]> git.proxmox.com Git - mirror_ubuntu-jammy-kernel.git/blame - arch/x86/kernel/cpu/common.c
x86/doc: Remove obvious weirdnesses from the x86 MM layout documentation
[mirror_ubuntu-jammy-kernel.git] / arch / x86 / kernel / cpu / common.c
CommitLineData
f0fc4aff 1#include <linux/bootmem.h>
9766cdbc 2#include <linux/linkage.h>
f0fc4aff 3#include <linux/bitops.h>
9766cdbc 4#include <linux/kernel.h>
186f4360 5#include <linux/export.h>
9766cdbc
JSR
6#include <linux/percpu.h>
7#include <linux/string.h>
ee098e1a 8#include <linux/ctype.h>
1da177e4 9#include <linux/delay.h>
68e21be2 10#include <linux/sched/mm.h>
e6017571 11#include <linux/sched/clock.h>
9164bb4a 12#include <linux/sched/task.h>
9766cdbc 13#include <linux/init.h>
0f46efeb 14#include <linux/kprobes.h>
9766cdbc 15#include <linux/kgdb.h>
1da177e4 16#include <linux/smp.h>
9766cdbc 17#include <linux/io.h>
b51ef52d 18#include <linux/syscore_ops.h>
9766cdbc
JSR
19
20#include <asm/stackprotector.h>
cdd6c482 21#include <asm/perf_event.h>
1da177e4 22#include <asm/mmu_context.h>
49d859d7 23#include <asm/archrandom.h>
9766cdbc
JSR
24#include <asm/hypervisor.h>
25#include <asm/processor.h>
1e02ce4c 26#include <asm/tlbflush.h>
f649e938 27#include <asm/debugreg.h>
9766cdbc 28#include <asm/sections.h>
f40c3300 29#include <asm/vsyscall.h>
8bdbd962
AC
30#include <linux/topology.h>
31#include <linux/cpumask.h>
9766cdbc 32#include <asm/pgtable.h>
60063497 33#include <linux/atomic.h>
9766cdbc
JSR
34#include <asm/proto.h>
35#include <asm/setup.h>
36#include <asm/apic.h>
37#include <asm/desc.h>
78f7f1e5 38#include <asm/fpu/internal.h>
27b07da7 39#include <asm/mtrr.h>
0274f955 40#include <asm/hwcap2.h>
8bdbd962 41#include <linux/numa.h>
9766cdbc 42#include <asm/asm.h>
0f6ff2bc 43#include <asm/bugs.h>
9766cdbc 44#include <asm/cpu.h>
a03a3e28 45#include <asm/mce.h>
9766cdbc 46#include <asm/msr.h>
8d4a4300 47#include <asm/pat.h>
d288e1cf
FY
48#include <asm/microcode.h>
49#include <asm/microcode_intel.h>
e641f5f5
IM
50
51#ifdef CONFIG_X86_LOCAL_APIC
bdbcdd48 52#include <asm/uv/uv.h>
1da177e4
LT
53#endif
54
55#include "cpu.h"
56
0274f955
GA
57u32 elf_hwcap2 __read_mostly;
58
c2d1cec1 59/* all of these masks are initialized in setup_cpu_local_masks() */
c2d1cec1 60cpumask_var_t cpu_initialized_mask;
9766cdbc
JSR
61cpumask_var_t cpu_callout_mask;
62cpumask_var_t cpu_callin_mask;
c2d1cec1
MT
63
64/* representing cpus for which sibling maps can be computed */
65cpumask_var_t cpu_sibling_setup_mask;
66
2f2f52ba 67/* correctly size the local cpu masks */
4369f1fb 68void __init setup_cpu_local_masks(void)
2f2f52ba
BG
69{
70 alloc_bootmem_cpumask_var(&cpu_initialized_mask);
71 alloc_bootmem_cpumask_var(&cpu_callin_mask);
72 alloc_bootmem_cpumask_var(&cpu_callout_mask);
73 alloc_bootmem_cpumask_var(&cpu_sibling_setup_mask);
74}
75
148f9bb8 76static void default_init(struct cpuinfo_x86 *c)
e8055139
OZ
77{
78#ifdef CONFIG_X86_64
27c13ece 79 cpu_detect_cache_sizes(c);
e8055139
OZ
80#else
81 /* Not much we can do here... */
82 /* Check if at least it has cpuid */
83 if (c->cpuid_level == -1) {
84 /* No cpuid. It must be an ancient CPU */
85 if (c->x86 == 4)
86 strcpy(c->x86_model_id, "486");
87 else if (c->x86 == 3)
88 strcpy(c->x86_model_id, "386");
89 }
90#endif
91}
92
148f9bb8 93static const struct cpu_dev default_cpu = {
e8055139
OZ
94 .c_init = default_init,
95 .c_vendor = "Unknown",
96 .c_x86_vendor = X86_VENDOR_UNKNOWN,
97};
98
148f9bb8 99static const struct cpu_dev *this_cpu = &default_cpu;
0a488a53 100
06deef89 101DEFINE_PER_CPU_PAGE_ALIGNED(struct gdt_page, gdt_page) = { .gdt = {
950ad7ff 102#ifdef CONFIG_X86_64
06deef89
BG
103 /*
104 * We need valid kernel segments for data and code in long mode too
105 * IRET will check the segment types kkeil 2000/10/28
106 * Also sysret mandates a special GDT layout
107 *
9766cdbc 108 * TLS descriptors are currently at a different place compared to i386.
06deef89
BG
109 * Hopefully nobody expects them at a fixed place (Wine?)
110 */
1e5de182
AM
111 [GDT_ENTRY_KERNEL32_CS] = GDT_ENTRY_INIT(0xc09b, 0, 0xfffff),
112 [GDT_ENTRY_KERNEL_CS] = GDT_ENTRY_INIT(0xa09b, 0, 0xfffff),
113 [GDT_ENTRY_KERNEL_DS] = GDT_ENTRY_INIT(0xc093, 0, 0xfffff),
114 [GDT_ENTRY_DEFAULT_USER32_CS] = GDT_ENTRY_INIT(0xc0fb, 0, 0xfffff),
115 [GDT_ENTRY_DEFAULT_USER_DS] = GDT_ENTRY_INIT(0xc0f3, 0, 0xfffff),
116 [GDT_ENTRY_DEFAULT_USER_CS] = GDT_ENTRY_INIT(0xa0fb, 0, 0xfffff),
950ad7ff 117#else
1e5de182
AM
118 [GDT_ENTRY_KERNEL_CS] = GDT_ENTRY_INIT(0xc09a, 0, 0xfffff),
119 [GDT_ENTRY_KERNEL_DS] = GDT_ENTRY_INIT(0xc092, 0, 0xfffff),
120 [GDT_ENTRY_DEFAULT_USER_CS] = GDT_ENTRY_INIT(0xc0fa, 0, 0xfffff),
121 [GDT_ENTRY_DEFAULT_USER_DS] = GDT_ENTRY_INIT(0xc0f2, 0, 0xfffff),
bf504672
RR
122 /*
123 * Segments used for calling PnP BIOS have byte granularity.
124 * They code segments and data segments have fixed 64k limits,
125 * the transfer segment sizes are set at run time.
126 */
6842ef0e 127 /* 32-bit code */
1e5de182 128 [GDT_ENTRY_PNPBIOS_CS32] = GDT_ENTRY_INIT(0x409a, 0, 0xffff),
6842ef0e 129 /* 16-bit code */
1e5de182 130 [GDT_ENTRY_PNPBIOS_CS16] = GDT_ENTRY_INIT(0x009a, 0, 0xffff),
6842ef0e 131 /* 16-bit data */
1e5de182 132 [GDT_ENTRY_PNPBIOS_DS] = GDT_ENTRY_INIT(0x0092, 0, 0xffff),
6842ef0e 133 /* 16-bit data */
1e5de182 134 [GDT_ENTRY_PNPBIOS_TS1] = GDT_ENTRY_INIT(0x0092, 0, 0),
6842ef0e 135 /* 16-bit data */
1e5de182 136 [GDT_ENTRY_PNPBIOS_TS2] = GDT_ENTRY_INIT(0x0092, 0, 0),
bf504672
RR
137 /*
138 * The APM segments have byte granularity and their bases
139 * are set at run time. All have 64k limits.
140 */
6842ef0e 141 /* 32-bit code */
1e5de182 142 [GDT_ENTRY_APMBIOS_BASE] = GDT_ENTRY_INIT(0x409a, 0, 0xffff),
bf504672 143 /* 16-bit code */
1e5de182 144 [GDT_ENTRY_APMBIOS_BASE+1] = GDT_ENTRY_INIT(0x009a, 0, 0xffff),
6842ef0e 145 /* data */
72c4d853 146 [GDT_ENTRY_APMBIOS_BASE+2] = GDT_ENTRY_INIT(0x4092, 0, 0xffff),
bf504672 147
1e5de182
AM
148 [GDT_ENTRY_ESPFIX_SS] = GDT_ENTRY_INIT(0xc092, 0, 0xfffff),
149 [GDT_ENTRY_PERCPU] = GDT_ENTRY_INIT(0xc092, 0, 0xfffff),
60a5317f 150 GDT_STACK_CANARY_INIT
950ad7ff 151#endif
06deef89 152} };
7a61d35d 153EXPORT_PER_CPU_SYMBOL_GPL(gdt_page);
ae1ee11b 154
8c3641e9 155static int __init x86_mpx_setup(char *s)
0c752a93 156{
8c3641e9 157 /* require an exact match without trailing characters */
2cd3949f
DH
158 if (strlen(s))
159 return 0;
0c752a93 160
8c3641e9
DH
161 /* do not emit a message if the feature is not present */
162 if (!boot_cpu_has(X86_FEATURE_MPX))
163 return 1;
6bad06b7 164
8c3641e9
DH
165 setup_clear_cpu_cap(X86_FEATURE_MPX);
166 pr_info("nompx: Intel Memory Protection Extensions (MPX) disabled\n");
b6f42a4a
FY
167 return 1;
168}
8c3641e9 169__setup("nompx", x86_mpx_setup);
b6f42a4a 170
0790c9aa 171#ifdef CONFIG_X86_64
c7ad5ad2 172static int __init x86_nopcid_setup(char *s)
0790c9aa 173{
c7ad5ad2
AL
174 /* nopcid doesn't accept parameters */
175 if (s)
176 return -EINVAL;
0790c9aa
AL
177
178 /* do not emit a message if the feature is not present */
179 if (!boot_cpu_has(X86_FEATURE_PCID))
c7ad5ad2 180 return 0;
0790c9aa
AL
181
182 setup_clear_cpu_cap(X86_FEATURE_PCID);
183 pr_info("nopcid: PCID feature disabled\n");
c7ad5ad2 184 return 0;
0790c9aa 185}
c7ad5ad2 186early_param("nopcid", x86_nopcid_setup);
0790c9aa
AL
187#endif
188
d12a72b8
AL
189static int __init x86_noinvpcid_setup(char *s)
190{
191 /* noinvpcid doesn't accept parameters */
192 if (s)
193 return -EINVAL;
194
195 /* do not emit a message if the feature is not present */
196 if (!boot_cpu_has(X86_FEATURE_INVPCID))
197 return 0;
198
199 setup_clear_cpu_cap(X86_FEATURE_INVPCID);
200 pr_info("noinvpcid: INVPCID feature disabled\n");
201 return 0;
202}
203early_param("noinvpcid", x86_noinvpcid_setup);
204
ba51dced 205#ifdef CONFIG_X86_32
148f9bb8
PG
206static int cachesize_override = -1;
207static int disable_x86_serial_nr = 1;
1da177e4 208
0a488a53
YL
209static int __init cachesize_setup(char *str)
210{
211 get_option(&str, &cachesize_override);
212 return 1;
213}
214__setup("cachesize=", cachesize_setup);
215
0a488a53
YL
216static int __init x86_sep_setup(char *s)
217{
218 setup_clear_cpu_cap(X86_FEATURE_SEP);
219 return 1;
220}
221__setup("nosep", x86_sep_setup);
222
223/* Standard macro to see if a specific flag is changeable */
224static inline int flag_is_changeable_p(u32 flag)
225{
226 u32 f1, f2;
227
94f6bac1
KH
228 /*
229 * Cyrix and IDT cpus allow disabling of CPUID
230 * so the code below may return different results
231 * when it is executed before and after enabling
232 * the CPUID. Add "volatile" to not allow gcc to
233 * optimize the subsequent calls to this function.
234 */
0f3fa48a
IM
235 asm volatile ("pushfl \n\t"
236 "pushfl \n\t"
237 "popl %0 \n\t"
238 "movl %0, %1 \n\t"
239 "xorl %2, %0 \n\t"
240 "pushl %0 \n\t"
241 "popfl \n\t"
242 "pushfl \n\t"
243 "popl %0 \n\t"
244 "popfl \n\t"
245
94f6bac1
KH
246 : "=&r" (f1), "=&r" (f2)
247 : "ir" (flag));
0a488a53
YL
248
249 return ((f1^f2) & flag) != 0;
250}
251
252/* Probe for the CPUID instruction */
148f9bb8 253int have_cpuid_p(void)
0a488a53
YL
254{
255 return flag_is_changeable_p(X86_EFLAGS_ID);
256}
257
148f9bb8 258static void squash_the_stupid_serial_number(struct cpuinfo_x86 *c)
0a488a53 259{
0f3fa48a
IM
260 unsigned long lo, hi;
261
262 if (!cpu_has(c, X86_FEATURE_PN) || !disable_x86_serial_nr)
263 return;
264
265 /* Disable processor serial number: */
266
267 rdmsr(MSR_IA32_BBL_CR_CTL, lo, hi);
268 lo |= 0x200000;
269 wrmsr(MSR_IA32_BBL_CR_CTL, lo, hi);
270
1b74dde7 271 pr_notice("CPU serial number disabled.\n");
0f3fa48a
IM
272 clear_cpu_cap(c, X86_FEATURE_PN);
273
274 /* Disabling the serial number may affect the cpuid level */
275 c->cpuid_level = cpuid_eax(0);
0a488a53
YL
276}
277
278static int __init x86_serial_nr_setup(char *s)
279{
280 disable_x86_serial_nr = 0;
281 return 1;
282}
283__setup("serialnumber", x86_serial_nr_setup);
ba51dced 284#else
102bbe3a
YL
285static inline int flag_is_changeable_p(u32 flag)
286{
287 return 1;
288}
102bbe3a
YL
289static inline void squash_the_stupid_serial_number(struct cpuinfo_x86 *c)
290{
291}
ba51dced 292#endif
0a488a53 293
de5397ad
FY
294static __init int setup_disable_smep(char *arg)
295{
b2cc2a07 296 setup_clear_cpu_cap(X86_FEATURE_SMEP);
0f6ff2bc
DH
297 /* Check for things that depend on SMEP being enabled: */
298 check_mpx_erratum(&boot_cpu_data);
de5397ad
FY
299 return 1;
300}
301__setup("nosmep", setup_disable_smep);
302
b2cc2a07 303static __always_inline void setup_smep(struct cpuinfo_x86 *c)
de5397ad 304{
b2cc2a07 305 if (cpu_has(c, X86_FEATURE_SMEP))
375074cc 306 cr4_set_bits(X86_CR4_SMEP);
de5397ad
FY
307}
308
52b6179a
PA
309static __init int setup_disable_smap(char *arg)
310{
b2cc2a07 311 setup_clear_cpu_cap(X86_FEATURE_SMAP);
52b6179a
PA
312 return 1;
313}
314__setup("nosmap", setup_disable_smap);
315
b2cc2a07
PA
316static __always_inline void setup_smap(struct cpuinfo_x86 *c)
317{
581b7f15 318 unsigned long eflags = native_save_fl();
b2cc2a07
PA
319
320 /* This should have been cleared long ago */
b2cc2a07
PA
321 BUG_ON(eflags & X86_EFLAGS_AC);
322
03bbd596
PA
323 if (cpu_has(c, X86_FEATURE_SMAP)) {
324#ifdef CONFIG_X86_SMAP
375074cc 325 cr4_set_bits(X86_CR4_SMAP);
03bbd596 326#else
375074cc 327 cr4_clear_bits(X86_CR4_SMAP);
03bbd596
PA
328#endif
329 }
de5397ad
FY
330}
331
06976945
DH
332/*
333 * Protection Keys are not available in 32-bit mode.
334 */
335static bool pku_disabled;
336
337static __always_inline void setup_pku(struct cpuinfo_x86 *c)
338{
e8df1a95
DH
339 /* check the boot processor, plus compile options for PKU: */
340 if (!cpu_feature_enabled(X86_FEATURE_PKU))
341 return;
342 /* checks the actual processor's cpuid bits: */
06976945
DH
343 if (!cpu_has(c, X86_FEATURE_PKU))
344 return;
345 if (pku_disabled)
346 return;
347
348 cr4_set_bits(X86_CR4_PKE);
349 /*
350 * Seting X86_CR4_PKE will cause the X86_FEATURE_OSPKE
351 * cpuid bit to be set. We need to ensure that we
352 * update that bit in this CPU's "cpu_info".
353 */
354 get_cpu_cap(c);
355}
356
357#ifdef CONFIG_X86_INTEL_MEMORY_PROTECTION_KEYS
358static __init int setup_disable_pku(char *arg)
359{
360 /*
361 * Do not clear the X86_FEATURE_PKU bit. All of the
362 * runtime checks are against OSPKE so clearing the
363 * bit does nothing.
364 *
365 * This way, we will see "pku" in cpuinfo, but not
366 * "ospke", which is exactly what we want. It shows
367 * that the CPU has PKU, but the OS has not enabled it.
368 * This happens to be exactly how a system would look
369 * if we disabled the config option.
370 */
371 pr_info("x86: 'nopku' specified, disabling Memory Protection Keys\n");
372 pku_disabled = true;
373 return 1;
374}
375__setup("nopku", setup_disable_pku);
376#endif /* CONFIG_X86_64 */
377
b38b0665
PA
378/*
379 * Some CPU features depend on higher CPUID levels, which may not always
380 * be available due to CPUID level capping or broken virtualization
381 * software. Add those features to this table to auto-disable them.
382 */
383struct cpuid_dependent_feature {
384 u32 feature;
385 u32 level;
386};
0f3fa48a 387
148f9bb8 388static const struct cpuid_dependent_feature
b38b0665
PA
389cpuid_dependent_features[] = {
390 { X86_FEATURE_MWAIT, 0x00000005 },
391 { X86_FEATURE_DCA, 0x00000009 },
392 { X86_FEATURE_XSAVE, 0x0000000d },
393 { 0, 0 }
394};
395
148f9bb8 396static void filter_cpuid_features(struct cpuinfo_x86 *c, bool warn)
b38b0665
PA
397{
398 const struct cpuid_dependent_feature *df;
9766cdbc 399
b38b0665 400 for (df = cpuid_dependent_features; df->feature; df++) {
0f3fa48a
IM
401
402 if (!cpu_has(c, df->feature))
403 continue;
b38b0665
PA
404 /*
405 * Note: cpuid_level is set to -1 if unavailable, but
406 * extended_extended_level is set to 0 if unavailable
407 * and the legitimate extended levels are all negative
408 * when signed; hence the weird messing around with
409 * signs here...
410 */
0f3fa48a 411 if (!((s32)df->level < 0 ?
f6db44df 412 (u32)df->level > (u32)c->extended_cpuid_level :
0f3fa48a
IM
413 (s32)df->level > (s32)c->cpuid_level))
414 continue;
415
416 clear_cpu_cap(c, df->feature);
417 if (!warn)
418 continue;
419
1b74dde7
CY
420 pr_warn("CPU: CPU feature " X86_CAP_FMT " disabled, no CPUID level 0x%x\n",
421 x86_cap_flag(df->feature), df->level);
b38b0665 422 }
f6db44df 423}
b38b0665 424
102bbe3a
YL
425/*
426 * Naming convention should be: <Name> [(<Codename>)]
427 * This table only is used unless init_<vendor>() below doesn't set it;
0f3fa48a
IM
428 * in particular, if CPUID levels 0x80000002..4 are supported, this
429 * isn't used
102bbe3a
YL
430 */
431
432/* Look up CPU names by table lookup. */
148f9bb8 433static const char *table_lookup_model(struct cpuinfo_x86 *c)
102bbe3a 434{
09dc68d9
JB
435#ifdef CONFIG_X86_32
436 const struct legacy_cpu_model_info *info;
102bbe3a
YL
437
438 if (c->x86_model >= 16)
439 return NULL; /* Range check */
440
441 if (!this_cpu)
442 return NULL;
443
09dc68d9 444 info = this_cpu->legacy_models;
102bbe3a 445
09dc68d9 446 while (info->family) {
102bbe3a
YL
447 if (info->family == c->x86)
448 return info->model_names[c->x86_model];
449 info++;
450 }
09dc68d9 451#endif
102bbe3a
YL
452 return NULL; /* Not found */
453}
454
6cbd2171
TG
455__u32 cpu_caps_cleared[NCAPINTS + NBUGINTS];
456__u32 cpu_caps_set[NCAPINTS + NBUGINTS];
7d851c8d 457
11e3a840
JF
458void load_percpu_segment(int cpu)
459{
460#ifdef CONFIG_X86_32
461 loadsegment(fs, __KERNEL_PERCPU);
462#else
45e876f7 463 __loadsegment_simple(gs, 0);
11e3a840
JF
464 wrmsrl(MSR_GS_BASE, (unsigned long)per_cpu(irq_stack_union.gs_base, cpu));
465#endif
60a5317f 466 load_stack_canary_segment();
11e3a840
JF
467}
468
72f5e08d
AL
469#ifdef CONFIG_X86_32
470/* The 32-bit entry code needs to find cpu_entry_area. */
471DEFINE_PER_CPU(struct cpu_entry_area *, cpu_entry_area);
472#endif
473
40e7f949
AL
474#ifdef CONFIG_X86_64
475/*
476 * Special IST stacks which the CPU switches to when it calls
477 * an IST-marked descriptor entry. Up to 7 stacks (hardware
478 * limit), all of them are 4K, except the debug stack which
479 * is 8K.
480 */
481static const unsigned int exception_stack_sizes[N_EXCEPTION_STACKS] = {
482 [0 ... N_EXCEPTION_STACKS - 1] = EXCEPTION_STKSZ,
483 [DEBUG_STACK - 1] = DEBUG_STKSZ
484};
485
486static DEFINE_PER_CPU_PAGE_ALIGNED(char, exception_stacks
487 [(N_EXCEPTION_STACKS - 1) * EXCEPTION_STKSZ + DEBUG_STKSZ]);
488#endif
489
c482feef
AL
490static DEFINE_PER_CPU_PAGE_ALIGNED(struct SYSENTER_stack_page,
491 SYSENTER_stack_storage);
492
40e7f949
AL
493static void __init
494set_percpu_fixmap_pages(int idx, void *ptr, int pages, pgprot_t prot)
495{
496 for ( ; pages; pages--, idx--, ptr += PAGE_SIZE)
497 __set_fixmap(idx, per_cpu_ptr_to_phys(ptr), prot);
498}
499
ef8813ab 500/* Setup the fixmap mappings only once per-processor */
40e7f949 501static void __init setup_cpu_entry_area(int cpu)
b23adb7d 502{
45fc8757 503#ifdef CONFIG_X86_64
3386bc8a
AL
504 extern char _entry_trampoline[];
505
c482feef 506 /* On 64-bit systems, we use a read-only fixmap GDT and TSS. */
ef8813ab 507 pgprot_t gdt_prot = PAGE_KERNEL_RO;
c482feef 508 pgprot_t tss_prot = PAGE_KERNEL_RO;
45fc8757 509#else
b23adb7d
AL
510 /*
511 * On native 32-bit systems, the GDT cannot be read-only because
512 * our double fault handler uses a task gate, and entering through
c482feef
AL
513 * a task gate needs to change an available TSS to busy. If the
514 * GDT is read-only, that will triple fault. The TSS cannot be
515 * read-only because the CPU writes to it on task switches.
b23adb7d 516 *
c482feef
AL
517 * On Xen PV, the GDT must be read-only because the hypervisor
518 * requires it.
b23adb7d 519 */
ef8813ab 520 pgprot_t gdt_prot = boot_cpu_has(X86_FEATURE_XENPV) ?
b23adb7d 521 PAGE_KERNEL_RO : PAGE_KERNEL;
c482feef 522 pgprot_t tss_prot = PAGE_KERNEL;
45fc8757 523#endif
69218e47 524
ef8813ab 525 __set_fixmap(get_cpu_entry_area_index(cpu, gdt), get_cpu_gdt_paddr(cpu), gdt_prot);
c482feef
AL
526 set_percpu_fixmap_pages(get_cpu_entry_area_index(cpu, SYSENTER_stack_page),
527 per_cpu_ptr(&SYSENTER_stack_storage, cpu), 1,
528 PAGE_KERNEL);
1a935bc3
AL
529
530 /*
531 * The Intel SDM says (Volume 3, 7.2.1):
532 *
533 * Avoid placing a page boundary in the part of the TSS that the
534 * processor reads during a task switch (the first 104 bytes). The
535 * processor may not correctly perform address translations if a
536 * boundary occurs in this area. During a task switch, the processor
537 * reads and writes into the first 104 bytes of each TSS (using
538 * contiguous physical addresses beginning with the physical address
539 * of the first byte of the TSS). So, after TSS access begins, if
540 * part of the 104 bytes is not physically contiguous, the processor
541 * will access incorrect information without generating a page-fault
542 * exception.
543 *
544 * There are also a lot of errata involving the TSS spanning a page
545 * boundary. Assert that we're not doing that.
546 */
547 BUILD_BUG_ON((offsetof(struct tss_struct, x86_tss) ^
548 offsetofend(struct tss_struct, x86_tss)) & PAGE_MASK);
72f5e08d
AL
549 BUILD_BUG_ON(sizeof(struct tss_struct) % PAGE_SIZE != 0);
550 set_percpu_fixmap_pages(get_cpu_entry_area_index(cpu, tss),
c482feef 551 &per_cpu(cpu_tss_rw, cpu),
72f5e08d 552 sizeof(struct tss_struct) / PAGE_SIZE,
c482feef 553 tss_prot);
1a935bc3 554
72f5e08d 555#ifdef CONFIG_X86_32
40e7f949 556 per_cpu(cpu_entry_area, cpu) = get_cpu_entry_area(cpu);
72f5e08d 557#endif
3386bc8a
AL
558
559#ifdef CONFIG_X86_64
40e7f949
AL
560 BUILD_BUG_ON(sizeof(exception_stacks) % PAGE_SIZE != 0);
561 BUILD_BUG_ON(sizeof(exception_stacks) !=
562 sizeof(((struct cpu_entry_area *)0)->exception_stacks));
563 set_percpu_fixmap_pages(get_cpu_entry_area_index(cpu, exception_stacks),
564 &per_cpu(exception_stacks, cpu),
565 sizeof(exception_stacks) / PAGE_SIZE,
566 PAGE_KERNEL);
567
3386bc8a
AL
568 __set_fixmap(get_cpu_entry_area_index(cpu, entry_trampoline),
569 __pa_symbol(_entry_trampoline), PAGE_KERNEL_RX);
570#endif
69218e47
TG
571}
572
40e7f949
AL
573void __init setup_cpu_entry_areas(void)
574{
575 unsigned int cpu;
576
577 for_each_possible_cpu(cpu)
578 setup_cpu_entry_area(cpu);
579}
580
45fc8757
TG
581/* Load the original GDT from the per-cpu structure */
582void load_direct_gdt(int cpu)
583{
584 struct desc_ptr gdt_descr;
585
586 gdt_descr.address = (long)get_cpu_gdt_rw(cpu);
587 gdt_descr.size = GDT_SIZE - 1;
588 load_gdt(&gdt_descr);
589}
590EXPORT_SYMBOL_GPL(load_direct_gdt);
591
69218e47
TG
592/* Load a fixmap remapping of the per-cpu GDT */
593void load_fixmap_gdt(int cpu)
594{
595 struct desc_ptr gdt_descr;
596
597 gdt_descr.address = (long)get_cpu_gdt_ro(cpu);
598 gdt_descr.size = GDT_SIZE - 1;
599 load_gdt(&gdt_descr);
600}
45fc8757 601EXPORT_SYMBOL_GPL(load_fixmap_gdt);
69218e47 602
0f3fa48a
IM
603/*
604 * Current gdt points %fs at the "master" per-cpu area: after this,
605 * it's on the real one.
606 */
552be871 607void switch_to_new_gdt(int cpu)
9d31d35b 608{
45fc8757
TG
609 /* Load the original GDT */
610 load_direct_gdt(cpu);
2697fbd5 611 /* Reload the per-cpu base */
11e3a840 612 load_percpu_segment(cpu);
9d31d35b
YL
613}
614
148f9bb8 615static const struct cpu_dev *cpu_devs[X86_VENDOR_NUM] = {};
1da177e4 616
148f9bb8 617static void get_model_name(struct cpuinfo_x86 *c)
1da177e4
LT
618{
619 unsigned int *v;
ee098e1a 620 char *p, *q, *s;
1da177e4 621
3da99c97 622 if (c->extended_cpuid_level < 0x80000004)
1b05d60d 623 return;
1da177e4 624
0f3fa48a 625 v = (unsigned int *)c->x86_model_id;
1da177e4
LT
626 cpuid(0x80000002, &v[0], &v[1], &v[2], &v[3]);
627 cpuid(0x80000003, &v[4], &v[5], &v[6], &v[7]);
628 cpuid(0x80000004, &v[8], &v[9], &v[10], &v[11]);
629 c->x86_model_id[48] = 0;
630
ee098e1a
BP
631 /* Trim whitespace */
632 p = q = s = &c->x86_model_id[0];
633
634 while (*p == ' ')
635 p++;
636
637 while (*p) {
638 /* Note the last non-whitespace index */
639 if (!isspace(*p))
640 s = q;
641
642 *q++ = *p++;
643 }
644
645 *(s + 1) = '\0';
1da177e4
LT
646}
647
148f9bb8 648void cpu_detect_cache_sizes(struct cpuinfo_x86 *c)
1da177e4 649{
9d31d35b 650 unsigned int n, dummy, ebx, ecx, edx, l2size;
1da177e4 651
3da99c97 652 n = c->extended_cpuid_level;
1da177e4
LT
653
654 if (n >= 0x80000005) {
9d31d35b 655 cpuid(0x80000005, &dummy, &ebx, &ecx, &edx);
9d31d35b 656 c->x86_cache_size = (ecx>>24) + (edx>>24);
140fc727
YL
657#ifdef CONFIG_X86_64
658 /* On K8 L1 TLB is inclusive, so don't count it */
659 c->x86_tlbsize = 0;
660#endif
1da177e4
LT
661 }
662
663 if (n < 0x80000006) /* Some chips just has a large L1. */
664 return;
665
0a488a53 666 cpuid(0x80000006, &dummy, &ebx, &ecx, &edx);
1da177e4 667 l2size = ecx >> 16;
34048c9e 668
140fc727
YL
669#ifdef CONFIG_X86_64
670 c->x86_tlbsize += ((ebx >> 16) & 0xfff) + (ebx & 0xfff);
671#else
1da177e4 672 /* do processor-specific cache resizing */
09dc68d9
JB
673 if (this_cpu->legacy_cache_size)
674 l2size = this_cpu->legacy_cache_size(c, l2size);
1da177e4
LT
675
676 /* Allow user to override all this if necessary. */
677 if (cachesize_override != -1)
678 l2size = cachesize_override;
679
34048c9e 680 if (l2size == 0)
1da177e4 681 return; /* Again, no L2 cache is possible */
140fc727 682#endif
1da177e4
LT
683
684 c->x86_cache_size = l2size;
1da177e4
LT
685}
686
e0ba94f1
AS
687u16 __read_mostly tlb_lli_4k[NR_INFO];
688u16 __read_mostly tlb_lli_2m[NR_INFO];
689u16 __read_mostly tlb_lli_4m[NR_INFO];
690u16 __read_mostly tlb_lld_4k[NR_INFO];
691u16 __read_mostly tlb_lld_2m[NR_INFO];
692u16 __read_mostly tlb_lld_4m[NR_INFO];
dd360393 693u16 __read_mostly tlb_lld_1g[NR_INFO];
e0ba94f1 694
f94fe119 695static void cpu_detect_tlb(struct cpuinfo_x86 *c)
e0ba94f1
AS
696{
697 if (this_cpu->c_detect_tlb)
698 this_cpu->c_detect_tlb(c);
699
f94fe119 700 pr_info("Last level iTLB entries: 4KB %d, 2MB %d, 4MB %d\n",
e0ba94f1 701 tlb_lli_4k[ENTRIES], tlb_lli_2m[ENTRIES],
f94fe119
SH
702 tlb_lli_4m[ENTRIES]);
703
704 pr_info("Last level dTLB entries: 4KB %d, 2MB %d, 4MB %d, 1GB %d\n",
705 tlb_lld_4k[ENTRIES], tlb_lld_2m[ENTRIES],
706 tlb_lld_4m[ENTRIES], tlb_lld_1g[ENTRIES]);
e0ba94f1
AS
707}
708
148f9bb8 709void detect_ht(struct cpuinfo_x86 *c)
1da177e4 710{
c8e56d20 711#ifdef CONFIG_SMP
0a488a53
YL
712 u32 eax, ebx, ecx, edx;
713 int index_msb, core_bits;
2eaad1fd 714 static bool printed;
1da177e4 715
0a488a53 716 if (!cpu_has(c, X86_FEATURE_HT))
9d31d35b 717 return;
1da177e4 718
0a488a53
YL
719 if (cpu_has(c, X86_FEATURE_CMP_LEGACY))
720 goto out;
1da177e4 721
1cd78776
YL
722 if (cpu_has(c, X86_FEATURE_XTOPOLOGY))
723 return;
1da177e4 724
0a488a53 725 cpuid(1, &eax, &ebx, &ecx, &edx);
1da177e4 726
9d31d35b
YL
727 smp_num_siblings = (ebx & 0xff0000) >> 16;
728
729 if (smp_num_siblings == 1) {
1b74dde7 730 pr_info_once("CPU0: Hyper-Threading is disabled\n");
0f3fa48a
IM
731 goto out;
732 }
9d31d35b 733
0f3fa48a
IM
734 if (smp_num_siblings <= 1)
735 goto out;
9d31d35b 736
0f3fa48a
IM
737 index_msb = get_count_order(smp_num_siblings);
738 c->phys_proc_id = apic->phys_pkg_id(c->initial_apicid, index_msb);
9d31d35b 739
0f3fa48a 740 smp_num_siblings = smp_num_siblings / c->x86_max_cores;
9d31d35b 741
0f3fa48a 742 index_msb = get_count_order(smp_num_siblings);
9d31d35b 743
0f3fa48a 744 core_bits = get_count_order(c->x86_max_cores);
9d31d35b 745
0f3fa48a
IM
746 c->cpu_core_id = apic->phys_pkg_id(c->initial_apicid, index_msb) &
747 ((1 << core_bits) - 1);
1da177e4 748
0a488a53 749out:
2eaad1fd 750 if (!printed && (c->x86_max_cores * smp_num_siblings) > 1) {
1b74dde7
CY
751 pr_info("CPU: Physical Processor ID: %d\n",
752 c->phys_proc_id);
753 pr_info("CPU: Processor Core ID: %d\n",
754 c->cpu_core_id);
2eaad1fd 755 printed = 1;
9d31d35b 756 }
9d31d35b 757#endif
97e4db7c 758}
1da177e4 759
148f9bb8 760static void get_cpu_vendor(struct cpuinfo_x86 *c)
1da177e4
LT
761{
762 char *v = c->x86_vendor_id;
0f3fa48a 763 int i;
1da177e4
LT
764
765 for (i = 0; i < X86_VENDOR_NUM; i++) {
10a434fc
YL
766 if (!cpu_devs[i])
767 break;
768
769 if (!strcmp(v, cpu_devs[i]->c_ident[0]) ||
770 (cpu_devs[i]->c_ident[1] &&
771 !strcmp(v, cpu_devs[i]->c_ident[1]))) {
0f3fa48a 772
10a434fc
YL
773 this_cpu = cpu_devs[i];
774 c->x86_vendor = this_cpu->c_x86_vendor;
775 return;
1da177e4
LT
776 }
777 }
10a434fc 778
1b74dde7
CY
779 pr_err_once("CPU: vendor_id '%s' unknown, using generic init.\n" \
780 "CPU: Your system may be unstable.\n", v);
10a434fc 781
fe38d855
CE
782 c->x86_vendor = X86_VENDOR_UNKNOWN;
783 this_cpu = &default_cpu;
1da177e4
LT
784}
785
148f9bb8 786void cpu_detect(struct cpuinfo_x86 *c)
1da177e4 787{
1da177e4 788 /* Get vendor name */
4a148513
HH
789 cpuid(0x00000000, (unsigned int *)&c->cpuid_level,
790 (unsigned int *)&c->x86_vendor_id[0],
791 (unsigned int *)&c->x86_vendor_id[8],
792 (unsigned int *)&c->x86_vendor_id[4]);
1da177e4 793
1da177e4 794 c->x86 = 4;
9d31d35b 795 /* Intel-defined flags: level 0x00000001 */
1da177e4
LT
796 if (c->cpuid_level >= 0x00000001) {
797 u32 junk, tfms, cap0, misc;
0f3fa48a 798
1da177e4 799 cpuid(0x00000001, &tfms, &misc, &junk, &cap0);
99f925ce
BP
800 c->x86 = x86_family(tfms);
801 c->x86_model = x86_model(tfms);
802 c->x86_mask = x86_stepping(tfms);
0f3fa48a 803
d4387bd3 804 if (cap0 & (1<<19)) {
d4387bd3 805 c->x86_clflush_size = ((misc >> 8) & 0xff) * 8;
9d31d35b 806 c->x86_cache_alignment = c->x86_clflush_size;
d4387bd3 807 }
1da177e4 808 }
1da177e4 809}
3da99c97 810
8bf1ebca
AL
811static void apply_forced_caps(struct cpuinfo_x86 *c)
812{
813 int i;
814
6cbd2171 815 for (i = 0; i < NCAPINTS + NBUGINTS; i++) {
8bf1ebca
AL
816 c->x86_capability[i] &= ~cpu_caps_cleared[i];
817 c->x86_capability[i] |= cpu_caps_set[i];
818 }
819}
820
148f9bb8 821void get_cpu_cap(struct cpuinfo_x86 *c)
093af8d7 822{
39c06df4 823 u32 eax, ebx, ecx, edx;
093af8d7 824
3da99c97
YL
825 /* Intel-defined flags: level 0x00000001 */
826 if (c->cpuid_level >= 0x00000001) {
39c06df4 827 cpuid(0x00000001, &eax, &ebx, &ecx, &edx);
0f3fa48a 828
39c06df4
BP
829 c->x86_capability[CPUID_1_ECX] = ecx;
830 c->x86_capability[CPUID_1_EDX] = edx;
3da99c97 831 }
093af8d7 832
3df8d920
AL
833 /* Thermal and Power Management Leaf: level 0x00000006 (eax) */
834 if (c->cpuid_level >= 0x00000006)
835 c->x86_capability[CPUID_6_EAX] = cpuid_eax(0x00000006);
836
bdc802dc
PA
837 /* Additional Intel-defined flags: level 0x00000007 */
838 if (c->cpuid_level >= 0x00000007) {
bdc802dc 839 cpuid_count(0x00000007, 0, &eax, &ebx, &ecx, &edx);
39c06df4 840 c->x86_capability[CPUID_7_0_EBX] = ebx;
dfb4a70f 841 c->x86_capability[CPUID_7_ECX] = ecx;
bdc802dc
PA
842 }
843
6229ad27
FY
844 /* Extended state features: level 0x0000000d */
845 if (c->cpuid_level >= 0x0000000d) {
6229ad27
FY
846 cpuid_count(0x0000000d, 1, &eax, &ebx, &ecx, &edx);
847
39c06df4 848 c->x86_capability[CPUID_D_1_EAX] = eax;
6229ad27
FY
849 }
850
cbc82b17
PWJ
851 /* Additional Intel-defined flags: level 0x0000000F */
852 if (c->cpuid_level >= 0x0000000F) {
cbc82b17
PWJ
853
854 /* QoS sub-leaf, EAX=0Fh, ECX=0 */
855 cpuid_count(0x0000000F, 0, &eax, &ebx, &ecx, &edx);
39c06df4
BP
856 c->x86_capability[CPUID_F_0_EDX] = edx;
857
cbc82b17
PWJ
858 if (cpu_has(c, X86_FEATURE_CQM_LLC)) {
859 /* will be overridden if occupancy monitoring exists */
860 c->x86_cache_max_rmid = ebx;
861
862 /* QoS sub-leaf, EAX=0Fh, ECX=1 */
863 cpuid_count(0x0000000F, 1, &eax, &ebx, &ecx, &edx);
39c06df4
BP
864 c->x86_capability[CPUID_F_1_EDX] = edx;
865
33c3cc7a
VS
866 if ((cpu_has(c, X86_FEATURE_CQM_OCCUP_LLC)) ||
867 ((cpu_has(c, X86_FEATURE_CQM_MBM_TOTAL)) ||
868 (cpu_has(c, X86_FEATURE_CQM_MBM_LOCAL)))) {
cbc82b17
PWJ
869 c->x86_cache_max_rmid = ecx;
870 c->x86_cache_occ_scale = ebx;
871 }
872 } else {
873 c->x86_cache_max_rmid = -1;
874 c->x86_cache_occ_scale = -1;
875 }
876 }
877
3da99c97 878 /* AMD-defined flags: level 0x80000001 */
39c06df4
BP
879 eax = cpuid_eax(0x80000000);
880 c->extended_cpuid_level = eax;
881
882 if ((eax & 0xffff0000) == 0x80000000) {
883 if (eax >= 0x80000001) {
884 cpuid(0x80000001, &eax, &ebx, &ecx, &edx);
0f3fa48a 885
39c06df4
BP
886 c->x86_capability[CPUID_8000_0001_ECX] = ecx;
887 c->x86_capability[CPUID_8000_0001_EDX] = edx;
093af8d7 888 }
093af8d7 889 }
093af8d7 890
71faad43
YG
891 if (c->extended_cpuid_level >= 0x80000007) {
892 cpuid(0x80000007, &eax, &ebx, &ecx, &edx);
893
894 c->x86_capability[CPUID_8000_0007_EBX] = ebx;
895 c->x86_power = edx;
896 }
897
5122c890 898 if (c->extended_cpuid_level >= 0x80000008) {
39c06df4 899 cpuid(0x80000008, &eax, &ebx, &ecx, &edx);
5122c890
YL
900
901 c->x86_virt_bits = (eax >> 8) & 0xff;
902 c->x86_phys_bits = eax & 0xff;
39c06df4 903 c->x86_capability[CPUID_8000_0008_EBX] = ebx;
093af8d7 904 }
13c6c532
JB
905#ifdef CONFIG_X86_32
906 else if (cpu_has(c, X86_FEATURE_PAE) || cpu_has(c, X86_FEATURE_PSE36))
907 c->x86_phys_bits = 36;
5122c890 908#endif
e3224234 909
2ccd71f1 910 if (c->extended_cpuid_level >= 0x8000000a)
39c06df4 911 c->x86_capability[CPUID_8000_000A_EDX] = cpuid_edx(0x8000000a);
093af8d7 912
1dedefd1 913 init_scattered_cpuid_features(c);
60d34501
AL
914
915 /*
916 * Clear/Set all flags overridden by options, after probe.
917 * This needs to happen each time we re-probe, which may happen
918 * several times during CPU initialization.
919 */
920 apply_forced_caps(c);
093af8d7 921}
1da177e4 922
148f9bb8 923static void identify_cpu_without_cpuid(struct cpuinfo_x86 *c)
aef93c8b
YL
924{
925#ifdef CONFIG_X86_32
926 int i;
927
928 /*
929 * First of all, decide if this is a 486 or higher
930 * It's a 486 if we can modify the AC flag
931 */
932 if (flag_is_changeable_p(X86_EFLAGS_AC))
933 c->x86 = 4;
934 else
935 c->x86 = 3;
936
937 for (i = 0; i < X86_VENDOR_NUM; i++)
938 if (cpu_devs[i] && cpu_devs[i]->c_identify) {
939 c->x86_vendor_id[0] = 0;
940 cpu_devs[i]->c_identify(c);
941 if (c->x86_vendor_id[0]) {
942 get_cpu_vendor(c);
943 break;
944 }
945 }
946#endif
947}
948
34048c9e
PC
949/*
950 * Do minimum CPU detection early.
951 * Fields really needed: vendor, cpuid_level, family, model, mask,
952 * cache alignment.
953 * The others are not touched to avoid unwanted side effects.
954 *
955 * WARNING: this function is only called on the BP. Don't add code here
956 * that is supposed to run on all CPUs.
957 */
3da99c97 958static void __init early_identify_cpu(struct cpuinfo_x86 *c)
d7cd5611 959{
6627d242
YL
960#ifdef CONFIG_X86_64
961 c->x86_clflush_size = 64;
13c6c532
JB
962 c->x86_phys_bits = 36;
963 c->x86_virt_bits = 48;
6627d242 964#else
d4387bd3 965 c->x86_clflush_size = 32;
13c6c532
JB
966 c->x86_phys_bits = 32;
967 c->x86_virt_bits = 32;
6627d242 968#endif
0a488a53 969 c->x86_cache_alignment = c->x86_clflush_size;
d7cd5611 970
3da99c97 971 memset(&c->x86_capability, 0, sizeof c->x86_capability);
0a488a53 972 c->extended_cpuid_level = 0;
d7cd5611 973
aef93c8b 974 /* cyrix could have cpuid enabled via c_identify()*/
05fb3c19
AL
975 if (have_cpuid_p()) {
976 cpu_detect(c);
977 get_cpu_vendor(c);
978 get_cpu_cap(c);
78d1b296 979 setup_force_cpu_cap(X86_FEATURE_CPUID);
d7cd5611 980
05fb3c19
AL
981 if (this_cpu->c_early_init)
982 this_cpu->c_early_init(c);
12cf105c 983
05fb3c19
AL
984 c->cpu_index = 0;
985 filter_cpuid_features(c, false);
093af8d7 986
05fb3c19
AL
987 if (this_cpu->c_bsp_init)
988 this_cpu->c_bsp_init(c);
78d1b296
BP
989 } else {
990 identify_cpu_without_cpuid(c);
991 setup_clear_cpu_cap(X86_FEATURE_CPUID);
05fb3c19 992 }
c3b83598
BP
993
994 setup_force_cpu_cap(X86_FEATURE_ALWAYS);
db52ef74 995 fpu__init_system(c);
b8b7abae
AL
996
997#ifdef CONFIG_X86_32
998 /*
999 * Regardless of whether PCID is enumerated, the SDM says
1000 * that it can't be enabled in 32-bit mode.
1001 */
1002 setup_clear_cpu_cap(X86_FEATURE_PCID);
1003#endif
d7cd5611
RR
1004}
1005
9d31d35b
YL
1006void __init early_cpu_init(void)
1007{
02dde8b4 1008 const struct cpu_dev *const *cdev;
10a434fc
YL
1009 int count = 0;
1010
ac23f253 1011#ifdef CONFIG_PROCESSOR_SELECT
1b74dde7 1012 pr_info("KERNEL supported cpus:\n");
31c997ca
IM
1013#endif
1014
10a434fc 1015 for (cdev = __x86_cpu_dev_start; cdev < __x86_cpu_dev_end; cdev++) {
02dde8b4 1016 const struct cpu_dev *cpudev = *cdev;
9d31d35b 1017
10a434fc
YL
1018 if (count >= X86_VENDOR_NUM)
1019 break;
1020 cpu_devs[count] = cpudev;
1021 count++;
1022
ac23f253 1023#ifdef CONFIG_PROCESSOR_SELECT
31c997ca
IM
1024 {
1025 unsigned int j;
1026
1027 for (j = 0; j < 2; j++) {
1028 if (!cpudev->c_ident[j])
1029 continue;
1b74dde7 1030 pr_info(" %s %s\n", cpudev->c_vendor,
31c997ca
IM
1031 cpudev->c_ident[j]);
1032 }
10a434fc 1033 }
0388423d 1034#endif
10a434fc 1035 }
9d31d35b 1036 early_identify_cpu(&boot_cpu_data);
d7cd5611 1037}
093af8d7 1038
b6734c35 1039/*
366d4a43
BP
1040 * The NOPL instruction is supposed to exist on all CPUs of family >= 6;
1041 * unfortunately, that's not true in practice because of early VIA
1042 * chips and (more importantly) broken virtualizers that are not easy
1043 * to detect. In the latter case it doesn't even *fail* reliably, so
1044 * probing for it doesn't even work. Disable it completely on 32-bit
ba0593bf 1045 * unless we can find a reliable way to detect all the broken cases.
366d4a43 1046 * Enable it explicitly on 64-bit for non-constant inputs of cpu_has().
b6734c35 1047 */
148f9bb8 1048static void detect_nopl(struct cpuinfo_x86 *c)
b6734c35 1049{
366d4a43 1050#ifdef CONFIG_X86_32
b6734c35 1051 clear_cpu_cap(c, X86_FEATURE_NOPL);
366d4a43
BP
1052#else
1053 set_cpu_cap(c, X86_FEATURE_NOPL);
58a5aac5 1054#endif
d7cd5611 1055}
58a5aac5 1056
7a5d6704
AL
1057static void detect_null_seg_behavior(struct cpuinfo_x86 *c)
1058{
1059#ifdef CONFIG_X86_64
58a5aac5 1060 /*
7a5d6704
AL
1061 * Empirically, writing zero to a segment selector on AMD does
1062 * not clear the base, whereas writing zero to a segment
1063 * selector on Intel does clear the base. Intel's behavior
1064 * allows slightly faster context switches in the common case
1065 * where GS is unused by the prev and next threads.
58a5aac5 1066 *
7a5d6704
AL
1067 * Since neither vendor documents this anywhere that I can see,
1068 * detect it directly instead of hardcoding the choice by
1069 * vendor.
1070 *
1071 * I've designated AMD's behavior as the "bug" because it's
1072 * counterintuitive and less friendly.
58a5aac5 1073 */
7a5d6704
AL
1074
1075 unsigned long old_base, tmp;
1076 rdmsrl(MSR_FS_BASE, old_base);
1077 wrmsrl(MSR_FS_BASE, 1);
1078 loadsegment(fs, 0);
1079 rdmsrl(MSR_FS_BASE, tmp);
1080 if (tmp != 0)
1081 set_cpu_bug(c, X86_BUG_NULL_SEG);
1082 wrmsrl(MSR_FS_BASE, old_base);
366d4a43 1083#endif
d7cd5611
RR
1084}
1085
148f9bb8 1086static void generic_identify(struct cpuinfo_x86 *c)
1da177e4 1087{
aef93c8b 1088 c->extended_cpuid_level = 0;
1da177e4 1089
3da99c97 1090 if (!have_cpuid_p())
aef93c8b 1091 identify_cpu_without_cpuid(c);
1d67953f 1092
aef93c8b 1093 /* cyrix could have cpuid enabled via c_identify()*/
a9853dd6 1094 if (!have_cpuid_p())
aef93c8b 1095 return;
1da177e4 1096
3da99c97 1097 cpu_detect(c);
1da177e4 1098
3da99c97 1099 get_cpu_vendor(c);
1da177e4 1100
3da99c97 1101 get_cpu_cap(c);
1da177e4 1102
3da99c97
YL
1103 if (c->cpuid_level >= 0x00000001) {
1104 c->initial_apicid = (cpuid_ebx(1) >> 24) & 0xFF;
b89d3b3e 1105#ifdef CONFIG_X86_32
c8e56d20 1106# ifdef CONFIG_SMP
cb8cc442 1107 c->apicid = apic->phys_pkg_id(c->initial_apicid, 0);
b89d3b3e 1108# else
3da99c97 1109 c->apicid = c->initial_apicid;
b89d3b3e
YL
1110# endif
1111#endif
b89d3b3e 1112 c->phys_proc_id = c->initial_apicid;
3da99c97 1113 }
1da177e4 1114
1b05d60d 1115 get_model_name(c); /* Default name */
1da177e4 1116
3da99c97 1117 detect_nopl(c);
7a5d6704
AL
1118
1119 detect_null_seg_behavior(c);
0230bb03
AL
1120
1121 /*
1122 * ESPFIX is a strange bug. All real CPUs have it. Paravirt
1123 * systems that run Linux at CPL > 0 may or may not have the
1124 * issue, but, even if they have the issue, there's absolutely
1125 * nothing we can do about it because we can't use the real IRET
1126 * instruction.
1127 *
1128 * NB: For the time being, only 32-bit kernels support
1129 * X86_BUG_ESPFIX as such. 64-bit kernels directly choose
1130 * whether to apply espfix using paravirt hooks. If any
1131 * non-paravirt system ever shows up that does *not* have the
1132 * ESPFIX issue, we can change this.
1133 */
1134#ifdef CONFIG_X86_32
1135# ifdef CONFIG_PARAVIRT
1136 do {
1137 extern void native_iret(void);
1138 if (pv_cpu_ops.iret == native_iret)
1139 set_cpu_bug(c, X86_BUG_ESPFIX);
1140 } while (0);
1141# else
1142 set_cpu_bug(c, X86_BUG_ESPFIX);
1143# endif
1144#endif
1da177e4 1145}
1da177e4 1146
cbc82b17
PWJ
1147static void x86_init_cache_qos(struct cpuinfo_x86 *c)
1148{
1149 /*
1150 * The heavy lifting of max_rmid and cache_occ_scale are handled
1151 * in get_cpu_cap(). Here we just set the max_rmid for the boot_cpu
1152 * in case CQM bits really aren't there in this CPU.
1153 */
1154 if (c != &boot_cpu_data) {
1155 boot_cpu_data.x86_cache_max_rmid =
1156 min(boot_cpu_data.x86_cache_max_rmid,
1157 c->x86_cache_max_rmid);
1158 }
1159}
1160
d49597fd 1161/*
9d85eb91
TG
1162 * Validate that ACPI/mptables have the same information about the
1163 * effective APIC id and update the package map.
d49597fd 1164 */
9d85eb91 1165static void validate_apic_and_package_id(struct cpuinfo_x86 *c)
d49597fd
TG
1166{
1167#ifdef CONFIG_SMP
9d85eb91 1168 unsigned int apicid, cpu = smp_processor_id();
d49597fd
TG
1169
1170 apicid = apic->cpu_present_to_apicid(cpu);
d49597fd 1171
9d85eb91
TG
1172 if (apicid != c->apicid) {
1173 pr_err(FW_BUG "CPU%u: APIC id mismatch. Firmware: %x APIC: %x\n",
d49597fd 1174 cpu, apicid, c->initial_apicid);
d49597fd 1175 }
9d85eb91 1176 BUG_ON(topology_update_package_map(c->phys_proc_id, cpu));
d49597fd
TG
1177#else
1178 c->logical_proc_id = 0;
1179#endif
1180}
1181
1da177e4
LT
1182/*
1183 * This does the hard work of actually picking apart the CPU stuff...
1184 */
148f9bb8 1185static void identify_cpu(struct cpuinfo_x86 *c)
1da177e4
LT
1186{
1187 int i;
1188
1189 c->loops_per_jiffy = loops_per_jiffy;
1190 c->x86_cache_size = -1;
1191 c->x86_vendor = X86_VENDOR_UNKNOWN;
1da177e4
LT
1192 c->x86_model = c->x86_mask = 0; /* So far unknown... */
1193 c->x86_vendor_id[0] = '\0'; /* Unset */
1194 c->x86_model_id[0] = '\0'; /* Unset */
94605eff 1195 c->x86_max_cores = 1;
102bbe3a 1196 c->x86_coreid_bits = 0;
79a8b9aa 1197 c->cu_id = 0xff;
11fdd252 1198#ifdef CONFIG_X86_64
102bbe3a 1199 c->x86_clflush_size = 64;
13c6c532
JB
1200 c->x86_phys_bits = 36;
1201 c->x86_virt_bits = 48;
102bbe3a
YL
1202#else
1203 c->cpuid_level = -1; /* CPUID not detected */
770d132f 1204 c->x86_clflush_size = 32;
13c6c532
JB
1205 c->x86_phys_bits = 32;
1206 c->x86_virt_bits = 32;
102bbe3a
YL
1207#endif
1208 c->x86_cache_alignment = c->x86_clflush_size;
1da177e4
LT
1209 memset(&c->x86_capability, 0, sizeof c->x86_capability);
1210
1da177e4
LT
1211 generic_identify(c);
1212
3898534d 1213 if (this_cpu->c_identify)
1da177e4
LT
1214 this_cpu->c_identify(c);
1215
6a6256f9 1216 /* Clear/Set all flags overridden by options, after probe */
8bf1ebca 1217 apply_forced_caps(c);
2759c328 1218
102bbe3a 1219#ifdef CONFIG_X86_64
cb8cc442 1220 c->apicid = apic->phys_pkg_id(c->initial_apicid, 0);
102bbe3a
YL
1221#endif
1222
1da177e4
LT
1223 /*
1224 * Vendor-specific initialization. In this section we
1225 * canonicalize the feature flags, meaning if there are
1226 * features a certain CPU supports which CPUID doesn't
1227 * tell us, CPUID claiming incorrect flags, or other bugs,
1228 * we handle them here.
1229 *
1230 * At the end of this section, c->x86_capability better
1231 * indicate the features this CPU genuinely supports!
1232 */
1233 if (this_cpu->c_init)
1234 this_cpu->c_init(c);
1235
1236 /* Disable the PN if appropriate */
1237 squash_the_stupid_serial_number(c);
1238
b2cc2a07
PA
1239 /* Set up SMEP/SMAP */
1240 setup_smep(c);
1241 setup_smap(c);
1242
1da177e4 1243 /*
0f3fa48a
IM
1244 * The vendor-specific functions might have changed features.
1245 * Now we do "generic changes."
1da177e4
LT
1246 */
1247
b38b0665
PA
1248 /* Filter out anything that depends on CPUID levels we don't have */
1249 filter_cpuid_features(c, true);
1250
1da177e4 1251 /* If the model name is still unset, do table lookup. */
34048c9e 1252 if (!c->x86_model_id[0]) {
02dde8b4 1253 const char *p;
1da177e4 1254 p = table_lookup_model(c);
34048c9e 1255 if (p)
1da177e4
LT
1256 strcpy(c->x86_model_id, p);
1257 else
1258 /* Last resort... */
1259 sprintf(c->x86_model_id, "%02x/%02x",
54a20f8c 1260 c->x86, c->x86_model);
1da177e4
LT
1261 }
1262
102bbe3a
YL
1263#ifdef CONFIG_X86_64
1264 detect_ht(c);
1265#endif
1266
49d859d7 1267 x86_init_rdrand(c);
cbc82b17 1268 x86_init_cache_qos(c);
06976945 1269 setup_pku(c);
3e0c3737
YL
1270
1271 /*
6a6256f9 1272 * Clear/Set all flags overridden by options, need do it
3e0c3737
YL
1273 * before following smp all cpus cap AND.
1274 */
8bf1ebca 1275 apply_forced_caps(c);
3e0c3737 1276
1da177e4
LT
1277 /*
1278 * On SMP, boot_cpu_data holds the common feature set between
1279 * all CPUs; so make sure that we indicate which features are
1280 * common between the CPUs. The first time this routine gets
1281 * executed, c == &boot_cpu_data.
1282 */
34048c9e 1283 if (c != &boot_cpu_data) {
1da177e4 1284 /* AND the already accumulated flags with these */
9d31d35b 1285 for (i = 0; i < NCAPINTS; i++)
1da177e4 1286 boot_cpu_data.x86_capability[i] &= c->x86_capability[i];
65fc985b
BP
1287
1288 /* OR, i.e. replicate the bug flags */
1289 for (i = NCAPINTS; i < NCAPINTS + NBUGINTS; i++)
1290 c->x86_capability[i] |= boot_cpu_data.x86_capability[i];
1da177e4
LT
1291 }
1292
1293 /* Init Machine Check Exception if available. */
5e09954a 1294 mcheck_cpu_init(c);
30d432df
AK
1295
1296 select_idle_routine(c);
102bbe3a 1297
de2d9445 1298#ifdef CONFIG_NUMA
102bbe3a
YL
1299 numa_add_cpu(smp_processor_id());
1300#endif
a6c4e076 1301}
31ab269a 1302
8b6c0ab1
IM
1303/*
1304 * Set up the CPU state needed to execute SYSENTER/SYSEXIT instructions
1305 * on 32-bit kernels:
1306 */
cfda7bb9
AL
1307#ifdef CONFIG_X86_32
1308void enable_sep_cpu(void)
1309{
8b6c0ab1
IM
1310 struct tss_struct *tss;
1311 int cpu;
cfda7bb9 1312
b3edfda4
BP
1313 if (!boot_cpu_has(X86_FEATURE_SEP))
1314 return;
1315
8b6c0ab1 1316 cpu = get_cpu();
c482feef 1317 tss = &per_cpu(cpu_tss_rw, cpu);
8b6c0ab1 1318
8b6c0ab1 1319 /*
cf9328cc
AL
1320 * We cache MSR_IA32_SYSENTER_CS's value in the TSS's ss1 field --
1321 * see the big comment in struct x86_hw_tss's definition.
8b6c0ab1 1322 */
cfda7bb9
AL
1323
1324 tss->x86_tss.ss1 = __KERNEL_CS;
8b6c0ab1 1325 wrmsr(MSR_IA32_SYSENTER_CS, tss->x86_tss.ss1, 0);
0f9a4810 1326 wrmsr(MSR_IA32_SYSENTER_ESP, (unsigned long)(cpu_SYSENTER_stack(cpu) + 1), 0);
4c8cd0c5 1327 wrmsr(MSR_IA32_SYSENTER_EIP, (unsigned long)entry_SYSENTER_32, 0);
8b6c0ab1 1328
cfda7bb9
AL
1329 put_cpu();
1330}
e04d645f
GC
1331#endif
1332
a6c4e076
JF
1333void __init identify_boot_cpu(void)
1334{
1335 identify_cpu(&boot_cpu_data);
102bbe3a 1336#ifdef CONFIG_X86_32
a6c4e076 1337 sysenter_setup();
6fe940d6 1338 enable_sep_cpu();
102bbe3a 1339#endif
5b556332 1340 cpu_detect_tlb(&boot_cpu_data);
a6c4e076 1341}
3b520b23 1342
148f9bb8 1343void identify_secondary_cpu(struct cpuinfo_x86 *c)
a6c4e076
JF
1344{
1345 BUG_ON(c == &boot_cpu_data);
1346 identify_cpu(c);
102bbe3a 1347#ifdef CONFIG_X86_32
a6c4e076 1348 enable_sep_cpu();
102bbe3a 1349#endif
a6c4e076 1350 mtrr_ap_init();
9d85eb91 1351 validate_apic_and_package_id(c);
1da177e4
LT
1352}
1353
191679fd
AK
1354static __init int setup_noclflush(char *arg)
1355{
840d2830 1356 setup_clear_cpu_cap(X86_FEATURE_CLFLUSH);
da4aaa7d 1357 setup_clear_cpu_cap(X86_FEATURE_CLFLUSHOPT);
191679fd
AK
1358 return 1;
1359}
1360__setup("noclflush", setup_noclflush);
1361
148f9bb8 1362void print_cpu_info(struct cpuinfo_x86 *c)
1da177e4 1363{
02dde8b4 1364 const char *vendor = NULL;
1da177e4 1365
0f3fa48a 1366 if (c->x86_vendor < X86_VENDOR_NUM) {
1da177e4 1367 vendor = this_cpu->c_vendor;
0f3fa48a
IM
1368 } else {
1369 if (c->cpuid_level >= 0)
1370 vendor = c->x86_vendor_id;
1371 }
1da177e4 1372
bd32a8cf 1373 if (vendor && !strstr(c->x86_model_id, vendor))
1b74dde7 1374 pr_cont("%s ", vendor);
1da177e4 1375
9d31d35b 1376 if (c->x86_model_id[0])
1b74dde7 1377 pr_cont("%s", c->x86_model_id);
1da177e4 1378 else
1b74dde7 1379 pr_cont("%d86", c->x86);
1da177e4 1380
1b74dde7 1381 pr_cont(" (family: 0x%x, model: 0x%x", c->x86, c->x86_model);
924e101a 1382
34048c9e 1383 if (c->x86_mask || c->cpuid_level >= 0)
1b74dde7 1384 pr_cont(", stepping: 0x%x)\n", c->x86_mask);
1da177e4 1385 else
1b74dde7 1386 pr_cont(")\n");
1da177e4
LT
1387}
1388
0c2a3913
AK
1389/*
1390 * clearcpuid= was already parsed in fpu__init_parse_early_param.
1391 * But we need to keep a dummy __setup around otherwise it would
1392 * show up as an environment variable for init.
1393 */
1394static __init int setup_clearcpuid(char *arg)
ac72e788 1395{
ac72e788
AK
1396 return 1;
1397}
0c2a3913 1398__setup("clearcpuid=", setup_clearcpuid);
ac72e788 1399
d5494d4f 1400#ifdef CONFIG_X86_64
947e76cd 1401DEFINE_PER_CPU_FIRST(union irq_stack_union,
277d5b40 1402 irq_stack_union) __aligned(PAGE_SIZE) __visible;
0f3fa48a 1403
bdf977b3 1404/*
a7fcf28d
AL
1405 * The following percpu variables are hot. Align current_task to
1406 * cacheline size such that they fall in the same cacheline.
bdf977b3
TH
1407 */
1408DEFINE_PER_CPU(struct task_struct *, current_task) ____cacheline_aligned =
1409 &init_task;
1410EXPORT_PER_CPU_SYMBOL(current_task);
d5494d4f 1411
bdf977b3 1412DEFINE_PER_CPU(char *, irq_stack_ptr) =
4950d6d4 1413 init_per_cpu_var(irq_stack_union.irq_stack) + IRQ_STACK_SIZE;
bdf977b3 1414
277d5b40 1415DEFINE_PER_CPU(unsigned int, irq_count) __visible = -1;
d5494d4f 1416
c2daa3be
PZ
1417DEFINE_PER_CPU(int, __preempt_count) = INIT_PREEMPT_COUNT;
1418EXPORT_PER_CPU_SYMBOL(__preempt_count);
1419
d5494d4f
YL
1420/* May not be marked __init: used by software suspend */
1421void syscall_init(void)
1da177e4 1422{
3386bc8a
AL
1423 extern char _entry_trampoline[];
1424 extern char entry_SYSCALL_64_trampoline[];
1425
72f5e08d 1426 int cpu = smp_processor_id();
3386bc8a
AL
1427 unsigned long SYSCALL64_entry_trampoline =
1428 (unsigned long)get_cpu_entry_area(cpu)->entry_trampoline +
1429 (entry_SYSCALL_64_trampoline - _entry_trampoline);
72f5e08d 1430
31ac34ca 1431 wrmsr(MSR_STAR, 0, (__USER32_CS << 16) | __KERNEL_CS);
3386bc8a 1432 wrmsrl(MSR_LSTAR, SYSCALL64_entry_trampoline);
d56fe4bf
IM
1433
1434#ifdef CONFIG_IA32_EMULATION
47edb651 1435 wrmsrl(MSR_CSTAR, (unsigned long)entry_SYSCALL_compat);
a76c7f46 1436 /*
487d1edb
DV
1437 * This only works on Intel CPUs.
1438 * On AMD CPUs these MSRs are 32-bit, CPU truncates MSR_IA32_SYSENTER_EIP.
1439 * This does not cause SYSENTER to jump to the wrong location, because
1440 * AMD doesn't allow SYSENTER in long mode (either 32- or 64-bit).
a76c7f46
DV
1441 */
1442 wrmsrl_safe(MSR_IA32_SYSENTER_CS, (u64)__KERNEL_CS);
0f9a4810 1443 wrmsrl_safe(MSR_IA32_SYSENTER_ESP, (unsigned long)(cpu_SYSENTER_stack(cpu) + 1));
4c8cd0c5 1444 wrmsrl_safe(MSR_IA32_SYSENTER_EIP, (u64)entry_SYSENTER_compat);
d56fe4bf 1445#else
47edb651 1446 wrmsrl(MSR_CSTAR, (unsigned long)ignore_sysret);
6b51311c 1447 wrmsrl_safe(MSR_IA32_SYSENTER_CS, (u64)GDT_ENTRY_INVALID_SEG);
d56fe4bf
IM
1448 wrmsrl_safe(MSR_IA32_SYSENTER_ESP, 0ULL);
1449 wrmsrl_safe(MSR_IA32_SYSENTER_EIP, 0ULL);
d5494d4f 1450#endif
03ae5768 1451
d5494d4f
YL
1452 /* Flags to clear on syscall */
1453 wrmsrl(MSR_SYSCALL_MASK,
63bcff2a 1454 X86_EFLAGS_TF|X86_EFLAGS_DF|X86_EFLAGS_IF|
8c7aa698 1455 X86_EFLAGS_IOPL|X86_EFLAGS_AC|X86_EFLAGS_NT);
1da177e4 1456}
62111195 1457
d5494d4f
YL
1458/*
1459 * Copies of the original ist values from the tss are only accessed during
1460 * debugging, no special alignment required.
1461 */
1462DEFINE_PER_CPU(struct orig_ist, orig_ist);
1463
228bdaa9 1464static DEFINE_PER_CPU(unsigned long, debug_stack_addr);
42181186 1465DEFINE_PER_CPU(int, debug_stack_usage);
228bdaa9
SR
1466
1467int is_debug_stack(unsigned long addr)
1468{
89cbc767
CL
1469 return __this_cpu_read(debug_stack_usage) ||
1470 (addr <= __this_cpu_read(debug_stack_addr) &&
1471 addr > (__this_cpu_read(debug_stack_addr) - DEBUG_STKSZ));
228bdaa9 1472}
0f46efeb 1473NOKPROBE_SYMBOL(is_debug_stack);
228bdaa9 1474
629f4f9d 1475DEFINE_PER_CPU(u32, debug_idt_ctr);
f8988175 1476
228bdaa9
SR
1477void debug_stack_set_zero(void)
1478{
629f4f9d
SA
1479 this_cpu_inc(debug_idt_ctr);
1480 load_current_idt();
228bdaa9 1481}
0f46efeb 1482NOKPROBE_SYMBOL(debug_stack_set_zero);
228bdaa9
SR
1483
1484void debug_stack_reset(void)
1485{
629f4f9d 1486 if (WARN_ON(!this_cpu_read(debug_idt_ctr)))
f8988175 1487 return;
629f4f9d
SA
1488 if (this_cpu_dec_return(debug_idt_ctr) == 0)
1489 load_current_idt();
228bdaa9 1490}
0f46efeb 1491NOKPROBE_SYMBOL(debug_stack_reset);
228bdaa9 1492
0f3fa48a 1493#else /* CONFIG_X86_64 */
d5494d4f 1494
bdf977b3
TH
1495DEFINE_PER_CPU(struct task_struct *, current_task) = &init_task;
1496EXPORT_PER_CPU_SYMBOL(current_task);
c2daa3be
PZ
1497DEFINE_PER_CPU(int, __preempt_count) = INIT_PREEMPT_COUNT;
1498EXPORT_PER_CPU_SYMBOL(__preempt_count);
bdf977b3 1499
a7fcf28d
AL
1500/*
1501 * On x86_32, vm86 modifies tss.sp0, so sp0 isn't a reliable way to find
1502 * the top of the kernel stack. Use an extra percpu variable to track the
1503 * top of the kernel stack directly.
1504 */
1505DEFINE_PER_CPU(unsigned long, cpu_current_top_of_stack) =
1506 (unsigned long)&init_thread_union + THREAD_SIZE;
1507EXPORT_PER_CPU_SYMBOL(cpu_current_top_of_stack);
1508
60a5317f 1509#ifdef CONFIG_CC_STACKPROTECTOR
53f82452 1510DEFINE_PER_CPU_ALIGNED(struct stack_canary, stack_canary);
60a5317f 1511#endif
d5494d4f 1512
0f3fa48a 1513#endif /* CONFIG_X86_64 */
c5413fbe 1514
9766cdbc
JSR
1515/*
1516 * Clear all 6 debug registers:
1517 */
1518static void clear_all_debug_regs(void)
1519{
1520 int i;
1521
1522 for (i = 0; i < 8; i++) {
1523 /* Ignore db4, db5 */
1524 if ((i == 4) || (i == 5))
1525 continue;
1526
1527 set_debugreg(0, i);
1528 }
1529}
c5413fbe 1530
0bb9fef9
JW
1531#ifdef CONFIG_KGDB
1532/*
1533 * Restore debug regs if using kgdbwait and you have a kernel debugger
1534 * connection established.
1535 */
1536static void dbg_restore_debug_regs(void)
1537{
1538 if (unlikely(kgdb_connected && arch_kgdb_ops.correct_hw_break))
1539 arch_kgdb_ops.correct_hw_break();
1540}
1541#else /* ! CONFIG_KGDB */
1542#define dbg_restore_debug_regs()
1543#endif /* ! CONFIG_KGDB */
1544
ce4b1b16
IM
1545static void wait_for_master_cpu(int cpu)
1546{
1547#ifdef CONFIG_SMP
1548 /*
1549 * wait for ACK from master CPU before continuing
1550 * with AP initialization
1551 */
1552 WARN_ON(cpumask_test_and_set_cpu(cpu, cpu_initialized_mask));
1553 while (!cpumask_test_cpu(cpu, cpu_callout_mask))
1554 cpu_relax();
1555#endif
1556}
1557
d2cbcc49
RR
1558/*
1559 * cpu_init() initializes state that is per-CPU. Some data is already
1560 * initialized (naturally) in the bootstrap process, such as the GDT
1561 * and IDT. We reload them nevertheless, this function acts as a
1562 * 'CPU state barrier', nothing should get across.
1ba76586 1563 * A lot of state is already set up in PDA init for 64 bit
d2cbcc49 1564 */
1ba76586 1565#ifdef CONFIG_X86_64
0f3fa48a 1566
148f9bb8 1567void cpu_init(void)
1ba76586 1568{
0fe1e009 1569 struct orig_ist *oist;
1ba76586 1570 struct task_struct *me;
0f3fa48a
IM
1571 struct tss_struct *t;
1572 unsigned long v;
fb59831b 1573 int cpu = raw_smp_processor_id();
1ba76586
YL
1574 int i;
1575
ce4b1b16
IM
1576 wait_for_master_cpu(cpu);
1577
1e02ce4c
AL
1578 /*
1579 * Initialize the CR4 shadow before doing anything that could
1580 * try to read it.
1581 */
1582 cr4_init_shadow();
1583
777284b6
BP
1584 if (cpu)
1585 load_ucode_ap();
e6ebf5de 1586
c482feef 1587 t = &per_cpu(cpu_tss_rw, cpu);
0fe1e009 1588 oist = &per_cpu(orig_ist, cpu);
0f3fa48a 1589
e7a22c1e 1590#ifdef CONFIG_NUMA
27fd185f 1591 if (this_cpu_read(numa_node) == 0 &&
e534c7c5
LS
1592 early_cpu_to_node(cpu) != NUMA_NO_NODE)
1593 set_numa_node(early_cpu_to_node(cpu));
e7a22c1e 1594#endif
1ba76586
YL
1595
1596 me = current;
1597
2eaad1fd 1598 pr_debug("Initializing CPU#%d\n", cpu);
1ba76586 1599
375074cc 1600 cr4_clear_bits(X86_CR4_VME|X86_CR4_PVI|X86_CR4_TSD|X86_CR4_DE);
1ba76586
YL
1601
1602 /*
1603 * Initialize the per-CPU GDT with the boot GDT,
1604 * and set up the GDT descriptor:
1605 */
1606
552be871 1607 switch_to_new_gdt(cpu);
2697fbd5
BG
1608 loadsegment(fs, 0);
1609
cf910e83 1610 load_current_idt();
1ba76586
YL
1611
1612 memset(me->thread.tls_array, 0, GDT_ENTRY_TLS_ENTRIES * 8);
1613 syscall_init();
1614
1615 wrmsrl(MSR_FS_BASE, 0);
1616 wrmsrl(MSR_KERNEL_GS_BASE, 0);
1617 barrier();
1618
4763ed4d 1619 x86_configure_nx();
659006bf 1620 x2apic_setup();
1ba76586
YL
1621
1622 /*
1623 * set up and load the per-CPU TSS
1624 */
0fe1e009 1625 if (!oist->ist[0]) {
40e7f949 1626 char *estacks = get_cpu_entry_area(cpu)->exception_stacks;
0f3fa48a 1627
1ba76586 1628 for (v = 0; v < N_EXCEPTION_STACKS; v++) {
0f3fa48a 1629 estacks += exception_stack_sizes[v];
0fe1e009 1630 oist->ist[v] = t->x86_tss.ist[v] =
1ba76586 1631 (unsigned long)estacks;
228bdaa9
SR
1632 if (v == DEBUG_STACK-1)
1633 per_cpu(debug_stack_addr, cpu) = (unsigned long)estacks;
1ba76586
YL
1634 }
1635 }
1636
7fb983b4 1637 t->x86_tss.io_bitmap_base = IO_BITMAP_OFFSET;
0f3fa48a 1638
1ba76586
YL
1639 /*
1640 * <= is required because the CPU will access up to
1641 * 8 bits beyond the end of the IO permission bitmap.
1642 */
1643 for (i = 0; i <= IO_BITMAP_LONGS; i++)
1644 t->io_bitmap[i] = ~0UL;
1645
f1f10076 1646 mmgrab(&init_mm);
1ba76586 1647 me->active_mm = &init_mm;
8c5dfd25 1648 BUG_ON(me->mm);
72c0098d 1649 initialize_tlbstate_and_flush();
1ba76586
YL
1650 enter_lazy_tlb(&init_mm, me);
1651
20bb8344 1652 /*
7f2590a1
AL
1653 * Initialize the TSS. sp0 points to the entry trampoline stack
1654 * regardless of what task is running.
20bb8344 1655 */
72f5e08d 1656 set_tss_desc(cpu, &get_cpu_entry_area(cpu)->tss.x86_tss);
1ba76586 1657 load_TR_desc();
0f9a4810 1658 load_sp0((unsigned long)(cpu_SYSENTER_stack(cpu) + 1));
20bb8344 1659
37868fe1 1660 load_mm_ldt(&init_mm);
1ba76586 1661
0bb9fef9
JW
1662 clear_all_debug_regs();
1663 dbg_restore_debug_regs();
1ba76586 1664
21c4cd10 1665 fpu__init_cpu();
1ba76586 1666
1ba76586
YL
1667 if (is_uv_system())
1668 uv_cpu_init();
69218e47 1669
69218e47 1670 load_fixmap_gdt(cpu);
1ba76586
YL
1671}
1672
1673#else
1674
148f9bb8 1675void cpu_init(void)
9ee79a3d 1676{
d2cbcc49
RR
1677 int cpu = smp_processor_id();
1678 struct task_struct *curr = current;
c482feef 1679 struct tss_struct *t = &per_cpu(cpu_tss_rw, cpu);
62111195 1680
ce4b1b16 1681 wait_for_master_cpu(cpu);
e6ebf5de 1682
5b2bdbc8
SR
1683 /*
1684 * Initialize the CR4 shadow before doing anything that could
1685 * try to read it.
1686 */
1687 cr4_init_shadow();
1688
ce4b1b16 1689 show_ucode_info_early();
62111195 1690
1b74dde7 1691 pr_info("Initializing CPU#%d\n", cpu);
62111195 1692
362f924b 1693 if (cpu_feature_enabled(X86_FEATURE_VME) ||
59e21e3d 1694 boot_cpu_has(X86_FEATURE_TSC) ||
362f924b 1695 boot_cpu_has(X86_FEATURE_DE))
375074cc 1696 cr4_clear_bits(X86_CR4_VME|X86_CR4_PVI|X86_CR4_TSD|X86_CR4_DE);
62111195 1697
cf910e83 1698 load_current_idt();
552be871 1699 switch_to_new_gdt(cpu);
1da177e4 1700
1da177e4
LT
1701 /*
1702 * Set up and load the per-CPU TSS and LDT
1703 */
f1f10076 1704 mmgrab(&init_mm);
62111195 1705 curr->active_mm = &init_mm;
8c5dfd25 1706 BUG_ON(curr->mm);
72c0098d 1707 initialize_tlbstate_and_flush();
62111195 1708 enter_lazy_tlb(&init_mm, curr);
1da177e4 1709
20bb8344
AL
1710 /*
1711 * Initialize the TSS. Don't bother initializing sp0, as the initial
1712 * task never enters user mode.
1713 */
72f5e08d 1714 set_tss_desc(cpu, &get_cpu_entry_area(cpu)->tss.x86_tss);
1da177e4 1715 load_TR_desc();
20bb8344 1716
37868fe1 1717 load_mm_ldt(&init_mm);
1da177e4 1718
7fb983b4 1719 t->x86_tss.io_bitmap_base = IO_BITMAP_OFFSET;
f9a196b8 1720
22c4e308 1721#ifdef CONFIG_DOUBLEFAULT
1da177e4
LT
1722 /* Set up doublefault TSS pointer in the GDT */
1723 __set_tss_desc(cpu, GDT_ENTRY_DOUBLEFAULT_TSS, &doublefault_tss);
22c4e308 1724#endif
1da177e4 1725
9766cdbc 1726 clear_all_debug_regs();
0bb9fef9 1727 dbg_restore_debug_regs();
1da177e4 1728
21c4cd10 1729 fpu__init_cpu();
69218e47 1730
69218e47 1731 load_fixmap_gdt(cpu);
1da177e4 1732}
1ba76586 1733#endif
5700f743 1734
b51ef52d
LA
1735static void bsp_resume(void)
1736{
1737 if (this_cpu->c_bsp_resume)
1738 this_cpu->c_bsp_resume(&boot_cpu_data);
1739}
1740
1741static struct syscore_ops cpu_syscore_ops = {
1742 .resume = bsp_resume,
1743};
1744
1745static int __init init_cpu_syscore(void)
1746{
1747 register_syscore_ops(&cpu_syscore_ops);
1748 return 0;
1749}
1750core_initcall(init_cpu_syscore);