]> git.proxmox.com Git - mirror_ubuntu-artful-kernel.git/blame - arch/x86/kernel/cpu/perf_event.c
perf: Factorize callchain context handling
[mirror_ubuntu-artful-kernel.git] / arch / x86 / kernel / cpu / perf_event.c
CommitLineData
241771ef 1/*
cdd6c482 2 * Performance events x86 architecture code
241771ef 3 *
98144511
IM
4 * Copyright (C) 2008 Thomas Gleixner <tglx@linutronix.de>
5 * Copyright (C) 2008-2009 Red Hat, Inc., Ingo Molnar
6 * Copyright (C) 2009 Jaswinder Singh Rajput
7 * Copyright (C) 2009 Advanced Micro Devices, Inc., Robert Richter
8 * Copyright (C) 2008-2009 Red Hat, Inc., Peter Zijlstra <pzijlstr@redhat.com>
30dd568c 9 * Copyright (C) 2009 Intel Corporation, <markus.t.metzger@intel.com>
1da53e02 10 * Copyright (C) 2009 Google, Inc., Stephane Eranian
241771ef
IM
11 *
12 * For licencing details see kernel-base/COPYING
13 */
14
cdd6c482 15#include <linux/perf_event.h>
241771ef
IM
16#include <linux/capability.h>
17#include <linux/notifier.h>
18#include <linux/hardirq.h>
19#include <linux/kprobes.h>
4ac13294 20#include <linux/module.h>
241771ef
IM
21#include <linux/kdebug.h>
22#include <linux/sched.h>
d7d59fb3 23#include <linux/uaccess.h>
5a0e3ad6 24#include <linux/slab.h>
74193ef0 25#include <linux/highmem.h>
30dd568c 26#include <linux/cpu.h>
272d30be 27#include <linux/bitops.h>
241771ef 28
241771ef 29#include <asm/apic.h>
d7d59fb3 30#include <asm/stacktrace.h>
4e935e47 31#include <asm/nmi.h>
257ef9d2 32#include <asm/compat.h>
241771ef 33
7645a24c
PZ
34#if 0
35#undef wrmsrl
36#define wrmsrl(msr, val) \
37do { \
38 trace_printk("wrmsrl(%lx, %lx)\n", (unsigned long)(msr),\
39 (unsigned long)(val)); \
40 native_write_msr((msr), (u32)((u64)(val)), \
41 (u32)((u64)(val) >> 32)); \
42} while (0)
43#endif
44
ef21f683
PZ
45/*
46 * best effort, GUP based copy_from_user() that assumes IRQ or NMI context
47 */
48static unsigned long
49copy_from_user_nmi(void *to, const void __user *from, unsigned long n)
50{
51 unsigned long offset, addr = (unsigned long)from;
52 int type = in_nmi() ? KM_NMI : KM_IRQ0;
53 unsigned long size, len = 0;
54 struct page *page;
55 void *map;
56 int ret;
57
58 do {
59 ret = __get_user_pages_fast(addr, 1, 0, &page);
60 if (!ret)
61 break;
62
63 offset = addr & (PAGE_SIZE - 1);
64 size = min(PAGE_SIZE - offset, n - len);
65
66 map = kmap_atomic(page, type);
67 memcpy(to, map+offset, size);
68 kunmap_atomic(map, type);
69 put_page(page);
70
71 len += size;
72 to += size;
73 addr += size;
74
75 } while (len < n);
76
77 return len;
78}
79
1da53e02 80struct event_constraint {
c91e0f5d
PZ
81 union {
82 unsigned long idxmsk[BITS_TO_LONGS(X86_PMC_IDX_MAX)];
b622d644 83 u64 idxmsk64;
c91e0f5d 84 };
b622d644
PZ
85 u64 code;
86 u64 cmask;
272d30be 87 int weight;
1da53e02
SE
88};
89
38331f62
SE
90struct amd_nb {
91 int nb_id; /* NorthBridge id */
92 int refcnt; /* reference count */
93 struct perf_event *owners[X86_PMC_IDX_MAX];
94 struct event_constraint event_constraints[X86_PMC_IDX_MAX];
95};
96
caff2bef
PZ
97#define MAX_LBR_ENTRIES 16
98
cdd6c482 99struct cpu_hw_events {
ca037701
PZ
100 /*
101 * Generic x86 PMC bits
102 */
1da53e02 103 struct perf_event *events[X86_PMC_IDX_MAX]; /* in counter order */
43f6201a 104 unsigned long active_mask[BITS_TO_LONGS(X86_PMC_IDX_MAX)];
b0f3f28e 105 int enabled;
241771ef 106
1da53e02
SE
107 int n_events;
108 int n_added;
90151c35 109 int n_txn;
1da53e02 110 int assign[X86_PMC_IDX_MAX]; /* event to counter assignment */
447a194b 111 u64 tags[X86_PMC_IDX_MAX];
1da53e02 112 struct perf_event *event_list[X86_PMC_IDX_MAX]; /* in enabled order */
ca037701 113
4d1c52b0
LM
114 unsigned int group_flag;
115
ca037701
PZ
116 /*
117 * Intel DebugStore bits
118 */
119 struct debug_store *ds;
120 u64 pebs_enabled;
121
caff2bef
PZ
122 /*
123 * Intel LBR bits
124 */
125 int lbr_users;
126 void *lbr_context;
127 struct perf_branch_stack lbr_stack;
128 struct perf_branch_entry lbr_entries[MAX_LBR_ENTRIES];
129
ca037701
PZ
130 /*
131 * AMD specific bits
132 */
38331f62 133 struct amd_nb *amd_nb;
b690081d
SE
134};
135
fce877e3 136#define __EVENT_CONSTRAINT(c, n, m, w) {\
b622d644 137 { .idxmsk64 = (n) }, \
c91e0f5d
PZ
138 .code = (c), \
139 .cmask = (m), \
fce877e3 140 .weight = (w), \
c91e0f5d 141}
b690081d 142
fce877e3
PZ
143#define EVENT_CONSTRAINT(c, n, m) \
144 __EVENT_CONSTRAINT(c, n, m, HWEIGHT(n))
145
ca037701
PZ
146/*
147 * Constraint on the Event code.
148 */
ed8777fc 149#define INTEL_EVENT_CONSTRAINT(c, n) \
a098f448 150 EVENT_CONSTRAINT(c, n, ARCH_PERFMON_EVENTSEL_EVENT)
8433be11 151
ca037701
PZ
152/*
153 * Constraint on the Event code + UMask + fixed-mask
a098f448
RR
154 *
155 * filter mask to validate fixed counter events.
156 * the following filters disqualify for fixed counters:
157 * - inv
158 * - edge
159 * - cnt-mask
160 * The other filters are supported by fixed counters.
161 * The any-thread option is supported starting with v3.
ca037701 162 */
ed8777fc 163#define FIXED_EVENT_CONSTRAINT(c, n) \
a098f448 164 EVENT_CONSTRAINT(c, (1ULL << (32+n)), X86_RAW_EVENT_MASK)
8433be11 165
ca037701
PZ
166/*
167 * Constraint on the Event code + UMask
168 */
169#define PEBS_EVENT_CONSTRAINT(c, n) \
170 EVENT_CONSTRAINT(c, n, INTEL_ARCH_EVENT_MASK)
171
ed8777fc
PZ
172#define EVENT_CONSTRAINT_END \
173 EVENT_CONSTRAINT(0, 0, 0)
174
175#define for_each_event_constraint(e, c) \
a1f2b70a 176 for ((e) = (c); (e)->weight; (e)++)
b690081d 177
8db909a7
PZ
178union perf_capabilities {
179 struct {
180 u64 lbr_format : 6;
181 u64 pebs_trap : 1;
182 u64 pebs_arch_reg : 1;
183 u64 pebs_format : 4;
184 u64 smm_freeze : 1;
185 };
186 u64 capabilities;
187};
188
241771ef 189/*
5f4ec28f 190 * struct x86_pmu - generic x86 pmu
241771ef 191 */
5f4ec28f 192struct x86_pmu {
ca037701
PZ
193 /*
194 * Generic x86 PMC bits
195 */
faa28ae0
RR
196 const char *name;
197 int version;
a3288106 198 int (*handle_irq)(struct pt_regs *);
9e35ad38 199 void (*disable_all)(void);
11164cd4 200 void (*enable_all)(int added);
aff3d91a
PZ
201 void (*enable)(struct perf_event *);
202 void (*disable)(struct perf_event *);
b4cdc5c2 203 int (*hw_config)(struct perf_event *event);
a072738e 204 int (*schedule_events)(struct cpu_hw_events *cpuc, int n, int *assign);
169e41eb
JSR
205 unsigned eventsel;
206 unsigned perfctr;
b0f3f28e 207 u64 (*event_map)(int);
169e41eb 208 int max_events;
948b1bb8
RR
209 int num_counters;
210 int num_counters_fixed;
211 int cntval_bits;
212 u64 cntval_mask;
04da8a43 213 int apic;
c619b8ff 214 u64 max_period;
63b14649
PZ
215 struct event_constraint *
216 (*get_event_constraints)(struct cpu_hw_events *cpuc,
217 struct perf_event *event);
218
c91e0f5d
PZ
219 void (*put_event_constraints)(struct cpu_hw_events *cpuc,
220 struct perf_event *event);
63b14649 221 struct event_constraint *event_constraints;
3c44780b 222 void (*quirks)(void);
68aa00ac 223 int perfctr_second_write;
3f6da390 224
b38b24ea 225 int (*cpu_prepare)(int cpu);
3f6da390
PZ
226 void (*cpu_starting)(int cpu);
227 void (*cpu_dying)(int cpu);
228 void (*cpu_dead)(int cpu);
ca037701
PZ
229
230 /*
231 * Intel Arch Perfmon v2+
232 */
8db909a7
PZ
233 u64 intel_ctrl;
234 union perf_capabilities intel_cap;
ca037701
PZ
235
236 /*
237 * Intel DebugStore bits
238 */
239 int bts, pebs;
240 int pebs_record_size;
241 void (*drain_pebs)(struct pt_regs *regs);
242 struct event_constraint *pebs_constraints;
caff2bef
PZ
243
244 /*
245 * Intel LBR
246 */
247 unsigned long lbr_tos, lbr_from, lbr_to; /* MSR base regs */
248 int lbr_nr; /* hardware stack size */
b56a3802
JSR
249};
250
4a06bd85 251static struct x86_pmu x86_pmu __read_mostly;
b56a3802 252
cdd6c482 253static DEFINE_PER_CPU(struct cpu_hw_events, cpu_hw_events) = {
b0f3f28e
PZ
254 .enabled = 1,
255};
241771ef 256
07088edb 257static int x86_perf_event_set_period(struct perf_event *event);
b690081d 258
8326f44d 259/*
dfc65094 260 * Generalized hw caching related hw_event table, filled
8326f44d 261 * in on a per model basis. A value of 0 means
dfc65094
IM
262 * 'not supported', -1 means 'hw_event makes no sense on
263 * this CPU', any other value means the raw hw_event
8326f44d
IM
264 * ID.
265 */
266
267#define C(x) PERF_COUNT_HW_CACHE_##x
268
269static u64 __read_mostly hw_cache_event_ids
270 [PERF_COUNT_HW_CACHE_MAX]
271 [PERF_COUNT_HW_CACHE_OP_MAX]
272 [PERF_COUNT_HW_CACHE_RESULT_MAX];
273
ee06094f 274/*
cdd6c482
IM
275 * Propagate event elapsed time into the generic event.
276 * Can only be executed on the CPU where the event is active.
ee06094f
IM
277 * Returns the delta events processed.
278 */
4b7bfd0d 279static u64
cc2ad4ba 280x86_perf_event_update(struct perf_event *event)
ee06094f 281{
cc2ad4ba 282 struct hw_perf_event *hwc = &event->hw;
948b1bb8 283 int shift = 64 - x86_pmu.cntval_bits;
ec3232bd 284 u64 prev_raw_count, new_raw_count;
cc2ad4ba 285 int idx = hwc->idx;
ec3232bd 286 s64 delta;
ee06094f 287
30dd568c
MM
288 if (idx == X86_PMC_IDX_FIXED_BTS)
289 return 0;
290
ee06094f 291 /*
cdd6c482 292 * Careful: an NMI might modify the previous event value.
ee06094f
IM
293 *
294 * Our tactic to handle this is to first atomically read and
295 * exchange a new raw count - then add that new-prev delta
cdd6c482 296 * count to the generic event atomically:
ee06094f
IM
297 */
298again:
e7850595 299 prev_raw_count = local64_read(&hwc->prev_count);
cdd6c482 300 rdmsrl(hwc->event_base + idx, new_raw_count);
ee06094f 301
e7850595 302 if (local64_cmpxchg(&hwc->prev_count, prev_raw_count,
ee06094f
IM
303 new_raw_count) != prev_raw_count)
304 goto again;
305
306 /*
307 * Now we have the new raw value and have updated the prev
308 * timestamp already. We can now calculate the elapsed delta
cdd6c482 309 * (event-)time and add that to the generic event.
ee06094f
IM
310 *
311 * Careful, not all hw sign-extends above the physical width
ec3232bd 312 * of the count.
ee06094f 313 */
ec3232bd
PZ
314 delta = (new_raw_count << shift) - (prev_raw_count << shift);
315 delta >>= shift;
ee06094f 316
e7850595
PZ
317 local64_add(delta, &event->count);
318 local64_sub(delta, &hwc->period_left);
4b7bfd0d
RR
319
320 return new_raw_count;
ee06094f
IM
321}
322
cdd6c482 323static atomic_t active_events;
4e935e47
PZ
324static DEFINE_MUTEX(pmc_reserve_mutex);
325
b27ea29c
RR
326#ifdef CONFIG_X86_LOCAL_APIC
327
4e935e47
PZ
328static bool reserve_pmc_hardware(void)
329{
330 int i;
331
332 if (nmi_watchdog == NMI_LOCAL_APIC)
333 disable_lapic_nmi_watchdog();
334
948b1bb8 335 for (i = 0; i < x86_pmu.num_counters; i++) {
4a06bd85 336 if (!reserve_perfctr_nmi(x86_pmu.perfctr + i))
4e935e47
PZ
337 goto perfctr_fail;
338 }
339
948b1bb8 340 for (i = 0; i < x86_pmu.num_counters; i++) {
4a06bd85 341 if (!reserve_evntsel_nmi(x86_pmu.eventsel + i))
4e935e47
PZ
342 goto eventsel_fail;
343 }
344
345 return true;
346
347eventsel_fail:
348 for (i--; i >= 0; i--)
4a06bd85 349 release_evntsel_nmi(x86_pmu.eventsel + i);
4e935e47 350
948b1bb8 351 i = x86_pmu.num_counters;
4e935e47
PZ
352
353perfctr_fail:
354 for (i--; i >= 0; i--)
4a06bd85 355 release_perfctr_nmi(x86_pmu.perfctr + i);
4e935e47
PZ
356
357 if (nmi_watchdog == NMI_LOCAL_APIC)
358 enable_lapic_nmi_watchdog();
359
360 return false;
361}
362
363static void release_pmc_hardware(void)
364{
365 int i;
366
948b1bb8 367 for (i = 0; i < x86_pmu.num_counters; i++) {
4a06bd85
RR
368 release_perfctr_nmi(x86_pmu.perfctr + i);
369 release_evntsel_nmi(x86_pmu.eventsel + i);
4e935e47
PZ
370 }
371
372 if (nmi_watchdog == NMI_LOCAL_APIC)
373 enable_lapic_nmi_watchdog();
374}
375
b27ea29c
RR
376#else
377
378static bool reserve_pmc_hardware(void) { return true; }
379static void release_pmc_hardware(void) {}
380
381#endif
382
ca037701
PZ
383static int reserve_ds_buffers(void);
384static void release_ds_buffers(void);
30dd568c 385
cdd6c482 386static void hw_perf_event_destroy(struct perf_event *event)
4e935e47 387{
cdd6c482 388 if (atomic_dec_and_mutex_lock(&active_events, &pmc_reserve_mutex)) {
4e935e47 389 release_pmc_hardware();
ca037701 390 release_ds_buffers();
4e935e47
PZ
391 mutex_unlock(&pmc_reserve_mutex);
392 }
393}
394
85cf9dba
RR
395static inline int x86_pmu_initialized(void)
396{
397 return x86_pmu.handle_irq != NULL;
398}
399
8326f44d 400static inline int
cdd6c482 401set_ext_hw_attr(struct hw_perf_event *hwc, struct perf_event_attr *attr)
8326f44d
IM
402{
403 unsigned int cache_type, cache_op, cache_result;
404 u64 config, val;
405
406 config = attr->config;
407
408 cache_type = (config >> 0) & 0xff;
409 if (cache_type >= PERF_COUNT_HW_CACHE_MAX)
410 return -EINVAL;
411
412 cache_op = (config >> 8) & 0xff;
413 if (cache_op >= PERF_COUNT_HW_CACHE_OP_MAX)
414 return -EINVAL;
415
416 cache_result = (config >> 16) & 0xff;
417 if (cache_result >= PERF_COUNT_HW_CACHE_RESULT_MAX)
418 return -EINVAL;
419
420 val = hw_cache_event_ids[cache_type][cache_op][cache_result];
421
422 if (val == 0)
423 return -ENOENT;
424
425 if (val == -1)
426 return -EINVAL;
427
428 hwc->config |= val;
429
430 return 0;
431}
432
c1726f34
RR
433static int x86_setup_perfctr(struct perf_event *event)
434{
435 struct perf_event_attr *attr = &event->attr;
436 struct hw_perf_event *hwc = &event->hw;
437 u64 config;
438
439 if (!hwc->sample_period) {
440 hwc->sample_period = x86_pmu.max_period;
441 hwc->last_period = hwc->sample_period;
e7850595 442 local64_set(&hwc->period_left, hwc->sample_period);
c1726f34
RR
443 } else {
444 /*
445 * If we have a PMU initialized but no APIC
446 * interrupts, we cannot sample hardware
447 * events (user-space has to fall back and
448 * sample via a hrtimer based software event):
449 */
450 if (!x86_pmu.apic)
451 return -EOPNOTSUPP;
452 }
453
454 if (attr->type == PERF_TYPE_RAW)
455 return 0;
456
457 if (attr->type == PERF_TYPE_HW_CACHE)
458 return set_ext_hw_attr(hwc, attr);
459
460 if (attr->config >= x86_pmu.max_events)
461 return -EINVAL;
462
463 /*
464 * The generic map:
465 */
466 config = x86_pmu.event_map(attr->config);
467
468 if (config == 0)
469 return -ENOENT;
470
471 if (config == -1LL)
472 return -EINVAL;
473
474 /*
475 * Branch tracing:
476 */
477 if ((attr->config == PERF_COUNT_HW_BRANCH_INSTRUCTIONS) &&
478 (hwc->sample_period == 1)) {
479 /* BTS is not supported by this architecture. */
480 if (!x86_pmu.bts)
481 return -EOPNOTSUPP;
482
483 /* BTS is currently only allowed for user-mode. */
484 if (!attr->exclude_kernel)
485 return -EOPNOTSUPP;
486 }
487
488 hwc->config |= config;
489
490 return 0;
491}
4261e0e0 492
b4cdc5c2 493static int x86_pmu_hw_config(struct perf_event *event)
a072738e 494{
ab608344
PZ
495 if (event->attr.precise_ip) {
496 int precise = 0;
497
498 /* Support for constant skid */
499 if (x86_pmu.pebs)
500 precise++;
501
502 /* Support for IP fixup */
503 if (x86_pmu.lbr_nr)
504 precise++;
505
506 if (event->attr.precise_ip > precise)
507 return -EOPNOTSUPP;
508 }
509
a072738e
CG
510 /*
511 * Generate PMC IRQs:
512 * (keep 'enabled' bit clear for now)
513 */
b4cdc5c2 514 event->hw.config = ARCH_PERFMON_EVENTSEL_INT;
a072738e
CG
515
516 /*
517 * Count user and OS events unless requested not to
518 */
b4cdc5c2
PZ
519 if (!event->attr.exclude_user)
520 event->hw.config |= ARCH_PERFMON_EVENTSEL_USR;
521 if (!event->attr.exclude_kernel)
522 event->hw.config |= ARCH_PERFMON_EVENTSEL_OS;
a072738e 523
b4cdc5c2
PZ
524 if (event->attr.type == PERF_TYPE_RAW)
525 event->hw.config |= event->attr.config & X86_RAW_EVENT_MASK;
a072738e 526
9d0fcba6 527 return x86_setup_perfctr(event);
a098f448
RR
528}
529
241771ef 530/*
0d48696f 531 * Setup the hardware configuration for a given attr_type
241771ef 532 */
cdd6c482 533static int __hw_perf_event_init(struct perf_event *event)
241771ef 534{
4e935e47 535 int err;
241771ef 536
85cf9dba
RR
537 if (!x86_pmu_initialized())
538 return -ENODEV;
241771ef 539
4e935e47 540 err = 0;
cdd6c482 541 if (!atomic_inc_not_zero(&active_events)) {
4e935e47 542 mutex_lock(&pmc_reserve_mutex);
cdd6c482 543 if (atomic_read(&active_events) == 0) {
30dd568c
MM
544 if (!reserve_pmc_hardware())
545 err = -EBUSY;
4b24a88b 546 else {
ca037701 547 err = reserve_ds_buffers();
4b24a88b
SE
548 if (err)
549 release_pmc_hardware();
550 }
30dd568c
MM
551 }
552 if (!err)
cdd6c482 553 atomic_inc(&active_events);
4e935e47
PZ
554 mutex_unlock(&pmc_reserve_mutex);
555 }
556 if (err)
557 return err;
558
cdd6c482 559 event->destroy = hw_perf_event_destroy;
a1792cda 560
4261e0e0
RR
561 event->hw.idx = -1;
562 event->hw.last_cpu = -1;
563 event->hw.last_tag = ~0ULL;
b690081d 564
9d0fcba6 565 return x86_pmu.hw_config(event);
4261e0e0
RR
566}
567
8c48e444 568static void x86_pmu_disable_all(void)
f87ad35d 569{
cdd6c482 570 struct cpu_hw_events *cpuc = &__get_cpu_var(cpu_hw_events);
9e35ad38
PZ
571 int idx;
572
948b1bb8 573 for (idx = 0; idx < x86_pmu.num_counters; idx++) {
b0f3f28e
PZ
574 u64 val;
575
43f6201a 576 if (!test_bit(idx, cpuc->active_mask))
4295ee62 577 continue;
8c48e444 578 rdmsrl(x86_pmu.eventsel + idx, val);
bb1165d6 579 if (!(val & ARCH_PERFMON_EVENTSEL_ENABLE))
4295ee62 580 continue;
bb1165d6 581 val &= ~ARCH_PERFMON_EVENTSEL_ENABLE;
8c48e444 582 wrmsrl(x86_pmu.eventsel + idx, val);
f87ad35d 583 }
f87ad35d
JSR
584}
585
9e35ad38 586void hw_perf_disable(void)
b56a3802 587{
1da53e02
SE
588 struct cpu_hw_events *cpuc = &__get_cpu_var(cpu_hw_events);
589
85cf9dba 590 if (!x86_pmu_initialized())
9e35ad38 591 return;
1da53e02 592
1a6e21f7
PZ
593 if (!cpuc->enabled)
594 return;
595
596 cpuc->n_added = 0;
597 cpuc->enabled = 0;
598 barrier();
1da53e02
SE
599
600 x86_pmu.disable_all();
b56a3802 601}
241771ef 602
11164cd4 603static void x86_pmu_enable_all(int added)
f87ad35d 604{
cdd6c482 605 struct cpu_hw_events *cpuc = &__get_cpu_var(cpu_hw_events);
f87ad35d
JSR
606 int idx;
607
948b1bb8 608 for (idx = 0; idx < x86_pmu.num_counters; idx++) {
cdd6c482 609 struct perf_event *event = cpuc->events[idx];
4295ee62 610 u64 val;
b0f3f28e 611
43f6201a 612 if (!test_bit(idx, cpuc->active_mask))
4295ee62 613 continue;
984b838c 614
cdd6c482 615 val = event->hw.config;
bb1165d6 616 val |= ARCH_PERFMON_EVENTSEL_ENABLE;
8c48e444 617 wrmsrl(x86_pmu.eventsel + idx, val);
f87ad35d
JSR
618 }
619}
620
1da53e02
SE
621static const struct pmu pmu;
622
623static inline int is_x86_event(struct perf_event *event)
624{
625 return event->pmu == &pmu;
626}
627
628static int x86_schedule_events(struct cpu_hw_events *cpuc, int n, int *assign)
629{
63b14649 630 struct event_constraint *c, *constraints[X86_PMC_IDX_MAX];
1da53e02 631 unsigned long used_mask[BITS_TO_LONGS(X86_PMC_IDX_MAX)];
c933c1a6 632 int i, j, w, wmax, num = 0;
1da53e02
SE
633 struct hw_perf_event *hwc;
634
635 bitmap_zero(used_mask, X86_PMC_IDX_MAX);
636
637 for (i = 0; i < n; i++) {
b622d644
PZ
638 c = x86_pmu.get_event_constraints(cpuc, cpuc->event_list[i]);
639 constraints[i] = c;
1da53e02
SE
640 }
641
8113070d
SE
642 /*
643 * fastpath, try to reuse previous register
644 */
c933c1a6 645 for (i = 0; i < n; i++) {
8113070d 646 hwc = &cpuc->event_list[i]->hw;
81269a08 647 c = constraints[i];
8113070d
SE
648
649 /* never assigned */
650 if (hwc->idx == -1)
651 break;
652
653 /* constraint still honored */
63b14649 654 if (!test_bit(hwc->idx, c->idxmsk))
8113070d
SE
655 break;
656
657 /* not already used */
658 if (test_bit(hwc->idx, used_mask))
659 break;
660
34538ee7 661 __set_bit(hwc->idx, used_mask);
8113070d
SE
662 if (assign)
663 assign[i] = hwc->idx;
664 }
c933c1a6 665 if (i == n)
8113070d
SE
666 goto done;
667
668 /*
669 * begin slow path
670 */
671
672 bitmap_zero(used_mask, X86_PMC_IDX_MAX);
673
1da53e02
SE
674 /*
675 * weight = number of possible counters
676 *
677 * 1 = most constrained, only works on one counter
678 * wmax = least constrained, works on any counter
679 *
680 * assign events to counters starting with most
681 * constrained events.
682 */
948b1bb8 683 wmax = x86_pmu.num_counters;
1da53e02
SE
684
685 /*
686 * when fixed event counters are present,
687 * wmax is incremented by 1 to account
688 * for one more choice
689 */
948b1bb8 690 if (x86_pmu.num_counters_fixed)
1da53e02
SE
691 wmax++;
692
8113070d 693 for (w = 1, num = n; num && w <= wmax; w++) {
1da53e02 694 /* for each event */
8113070d 695 for (i = 0; num && i < n; i++) {
81269a08 696 c = constraints[i];
1da53e02
SE
697 hwc = &cpuc->event_list[i]->hw;
698
272d30be 699 if (c->weight != w)
1da53e02
SE
700 continue;
701
984b3f57 702 for_each_set_bit(j, c->idxmsk, X86_PMC_IDX_MAX) {
1da53e02
SE
703 if (!test_bit(j, used_mask))
704 break;
705 }
706
707 if (j == X86_PMC_IDX_MAX)
708 break;
1da53e02 709
34538ee7 710 __set_bit(j, used_mask);
8113070d 711
1da53e02
SE
712 if (assign)
713 assign[i] = j;
714 num--;
715 }
716 }
8113070d 717done:
1da53e02
SE
718 /*
719 * scheduling failed or is just a simulation,
720 * free resources if necessary
721 */
722 if (!assign || num) {
723 for (i = 0; i < n; i++) {
724 if (x86_pmu.put_event_constraints)
725 x86_pmu.put_event_constraints(cpuc, cpuc->event_list[i]);
726 }
727 }
728 return num ? -ENOSPC : 0;
729}
730
731/*
732 * dogrp: true if must collect siblings events (group)
733 * returns total number of events and error code
734 */
735static int collect_events(struct cpu_hw_events *cpuc, struct perf_event *leader, bool dogrp)
736{
737 struct perf_event *event;
738 int n, max_count;
739
948b1bb8 740 max_count = x86_pmu.num_counters + x86_pmu.num_counters_fixed;
1da53e02
SE
741
742 /* current number of events already accepted */
743 n = cpuc->n_events;
744
745 if (is_x86_event(leader)) {
746 if (n >= max_count)
747 return -ENOSPC;
748 cpuc->event_list[n] = leader;
749 n++;
750 }
751 if (!dogrp)
752 return n;
753
754 list_for_each_entry(event, &leader->sibling_list, group_entry) {
755 if (!is_x86_event(event) ||
8113070d 756 event->state <= PERF_EVENT_STATE_OFF)
1da53e02
SE
757 continue;
758
759 if (n >= max_count)
760 return -ENOSPC;
761
762 cpuc->event_list[n] = event;
763 n++;
764 }
765 return n;
766}
767
1da53e02 768static inline void x86_assign_hw_event(struct perf_event *event,
447a194b 769 struct cpu_hw_events *cpuc, int i)
1da53e02 770{
447a194b
SE
771 struct hw_perf_event *hwc = &event->hw;
772
773 hwc->idx = cpuc->assign[i];
774 hwc->last_cpu = smp_processor_id();
775 hwc->last_tag = ++cpuc->tags[i];
1da53e02
SE
776
777 if (hwc->idx == X86_PMC_IDX_FIXED_BTS) {
778 hwc->config_base = 0;
779 hwc->event_base = 0;
780 } else if (hwc->idx >= X86_PMC_IDX_FIXED) {
781 hwc->config_base = MSR_ARCH_PERFMON_FIXED_CTR_CTRL;
782 /*
783 * We set it so that event_base + idx in wrmsr/rdmsr maps to
784 * MSR_ARCH_PERFMON_FIXED_CTR0 ... CTR2:
785 */
786 hwc->event_base =
787 MSR_ARCH_PERFMON_FIXED_CTR0 - X86_PMC_IDX_FIXED;
788 } else {
789 hwc->config_base = x86_pmu.eventsel;
790 hwc->event_base = x86_pmu.perfctr;
791 }
792}
793
447a194b
SE
794static inline int match_prev_assignment(struct hw_perf_event *hwc,
795 struct cpu_hw_events *cpuc,
796 int i)
797{
798 return hwc->idx == cpuc->assign[i] &&
799 hwc->last_cpu == smp_processor_id() &&
800 hwc->last_tag == cpuc->tags[i];
801}
802
c08053e6 803static int x86_pmu_start(struct perf_event *event);
d76a0812 804static void x86_pmu_stop(struct perf_event *event);
2e841873 805
9e35ad38 806void hw_perf_enable(void)
ee06094f 807{
1da53e02
SE
808 struct cpu_hw_events *cpuc = &__get_cpu_var(cpu_hw_events);
809 struct perf_event *event;
810 struct hw_perf_event *hwc;
11164cd4 811 int i, added = cpuc->n_added;
1da53e02 812
85cf9dba 813 if (!x86_pmu_initialized())
2b9ff0db 814 return;
1a6e21f7
PZ
815
816 if (cpuc->enabled)
817 return;
818
1da53e02 819 if (cpuc->n_added) {
19925ce7 820 int n_running = cpuc->n_events - cpuc->n_added;
1da53e02
SE
821 /*
822 * apply assignment obtained either from
823 * hw_perf_group_sched_in() or x86_pmu_enable()
824 *
825 * step1: save events moving to new counters
826 * step2: reprogram moved events into new counters
827 */
19925ce7 828 for (i = 0; i < n_running; i++) {
1da53e02
SE
829 event = cpuc->event_list[i];
830 hwc = &event->hw;
831
447a194b
SE
832 /*
833 * we can avoid reprogramming counter if:
834 * - assigned same counter as last time
835 * - running on same CPU as last time
836 * - no other event has used the counter since
837 */
838 if (hwc->idx == -1 ||
839 match_prev_assignment(hwc, cpuc, i))
1da53e02
SE
840 continue;
841
d76a0812 842 x86_pmu_stop(event);
1da53e02
SE
843 }
844
845 for (i = 0; i < cpuc->n_events; i++) {
1da53e02
SE
846 event = cpuc->event_list[i];
847 hwc = &event->hw;
848
45e16a68 849 if (!match_prev_assignment(hwc, cpuc, i))
447a194b 850 x86_assign_hw_event(event, cpuc, i);
45e16a68
PZ
851 else if (i < n_running)
852 continue;
1da53e02 853
c08053e6 854 x86_pmu_start(event);
1da53e02
SE
855 }
856 cpuc->n_added = 0;
857 perf_events_lapic_init();
858 }
1a6e21f7
PZ
859
860 cpuc->enabled = 1;
861 barrier();
862
11164cd4 863 x86_pmu.enable_all(added);
ee06094f 864}
ee06094f 865
31fa58af
RR
866static inline void __x86_pmu_enable_event(struct hw_perf_event *hwc,
867 u64 enable_mask)
b0f3f28e 868{
31fa58af 869 wrmsrl(hwc->config_base + hwc->idx, hwc->config | enable_mask);
b0f3f28e
PZ
870}
871
aff3d91a 872static inline void x86_pmu_disable_event(struct perf_event *event)
b0f3f28e 873{
aff3d91a 874 struct hw_perf_event *hwc = &event->hw;
7645a24c
PZ
875
876 wrmsrl(hwc->config_base + hwc->idx, hwc->config);
b0f3f28e
PZ
877}
878
245b2e70 879static DEFINE_PER_CPU(u64 [X86_PMC_IDX_MAX], pmc_prev_left);
241771ef 880
ee06094f
IM
881/*
882 * Set the next IRQ period, based on the hwc->period_left value.
cdd6c482 883 * To be called with the event disabled in hw:
ee06094f 884 */
e4abb5d4 885static int
07088edb 886x86_perf_event_set_period(struct perf_event *event)
241771ef 887{
07088edb 888 struct hw_perf_event *hwc = &event->hw;
e7850595 889 s64 left = local64_read(&hwc->period_left);
e4abb5d4 890 s64 period = hwc->sample_period;
7645a24c 891 int ret = 0, idx = hwc->idx;
ee06094f 892
30dd568c
MM
893 if (idx == X86_PMC_IDX_FIXED_BTS)
894 return 0;
895
ee06094f 896 /*
af901ca1 897 * If we are way outside a reasonable range then just skip forward:
ee06094f
IM
898 */
899 if (unlikely(left <= -period)) {
900 left = period;
e7850595 901 local64_set(&hwc->period_left, left);
9e350de3 902 hwc->last_period = period;
e4abb5d4 903 ret = 1;
ee06094f
IM
904 }
905
906 if (unlikely(left <= 0)) {
907 left += period;
e7850595 908 local64_set(&hwc->period_left, left);
9e350de3 909 hwc->last_period = period;
e4abb5d4 910 ret = 1;
ee06094f 911 }
1c80f4b5 912 /*
dfc65094 913 * Quirk: certain CPUs dont like it if just 1 hw_event is left:
1c80f4b5
IM
914 */
915 if (unlikely(left < 2))
916 left = 2;
241771ef 917
e4abb5d4
PZ
918 if (left > x86_pmu.max_period)
919 left = x86_pmu.max_period;
920
245b2e70 921 per_cpu(pmc_prev_left[idx], smp_processor_id()) = left;
ee06094f
IM
922
923 /*
cdd6c482 924 * The hw event starts counting from this event offset,
ee06094f
IM
925 * mark it to be able to extra future deltas:
926 */
e7850595 927 local64_set(&hwc->prev_count, (u64)-left);
ee06094f 928
68aa00ac
CG
929 wrmsrl(hwc->event_base + idx, (u64)(-left) & x86_pmu.cntval_mask);
930
931 /*
932 * Due to erratum on certan cpu we need
933 * a second write to be sure the register
934 * is updated properly
935 */
936 if (x86_pmu.perfctr_second_write) {
937 wrmsrl(hwc->event_base + idx,
948b1bb8 938 (u64)(-left) & x86_pmu.cntval_mask);
68aa00ac 939 }
e4abb5d4 940
cdd6c482 941 perf_event_update_userpage(event);
194002b2 942
e4abb5d4 943 return ret;
2f18d1e8
IM
944}
945
aff3d91a 946static void x86_pmu_enable_event(struct perf_event *event)
7c90cc45 947{
cdd6c482 948 struct cpu_hw_events *cpuc = &__get_cpu_var(cpu_hw_events);
7c90cc45 949 if (cpuc->enabled)
31fa58af
RR
950 __x86_pmu_enable_event(&event->hw,
951 ARCH_PERFMON_EVENTSEL_ENABLE);
241771ef
IM
952}
953
b690081d 954/*
1da53e02
SE
955 * activate a single event
956 *
957 * The event is added to the group of enabled events
958 * but only if it can be scehduled with existing events.
959 *
960 * Called with PMU disabled. If successful and return value 1,
961 * then guaranteed to call perf_enable() and hw_perf_enable()
fe9081cc
PZ
962 */
963static int x86_pmu_enable(struct perf_event *event)
964{
965 struct cpu_hw_events *cpuc = &__get_cpu_var(cpu_hw_events);
1da53e02
SE
966 struct hw_perf_event *hwc;
967 int assign[X86_PMC_IDX_MAX];
968 int n, n0, ret;
fe9081cc 969
1da53e02 970 hwc = &event->hw;
fe9081cc 971
1da53e02
SE
972 n0 = cpuc->n_events;
973 n = collect_events(cpuc, event, false);
974 if (n < 0)
975 return n;
53b441a5 976
4d1c52b0
LM
977 /*
978 * If group events scheduling transaction was started,
979 * skip the schedulability test here, it will be peformed
980 * at commit time(->commit_txn) as a whole
981 */
8d2cacbb 982 if (cpuc->group_flag & PERF_EVENT_TXN)
4d1c52b0
LM
983 goto out;
984
a072738e 985 ret = x86_pmu.schedule_events(cpuc, n, assign);
1da53e02
SE
986 if (ret)
987 return ret;
988 /*
989 * copy new assignment, now we know it is possible
990 * will be used by hw_perf_enable()
991 */
992 memcpy(cpuc->assign, assign, n*sizeof(int));
7e2ae347 993
4d1c52b0 994out:
1da53e02 995 cpuc->n_events = n;
356e1f2e 996 cpuc->n_added += n - n0;
90151c35 997 cpuc->n_txn += n - n0;
95cdd2e7
IM
998
999 return 0;
241771ef
IM
1000}
1001
d76a0812
SE
1002static int x86_pmu_start(struct perf_event *event)
1003{
c08053e6
PZ
1004 struct cpu_hw_events *cpuc = &__get_cpu_var(cpu_hw_events);
1005 int idx = event->hw.idx;
1006
1007 if (idx == -1)
d76a0812
SE
1008 return -EAGAIN;
1009
07088edb 1010 x86_perf_event_set_period(event);
c08053e6
PZ
1011 cpuc->events[idx] = event;
1012 __set_bit(idx, cpuc->active_mask);
aff3d91a 1013 x86_pmu.enable(event);
c08053e6 1014 perf_event_update_userpage(event);
d76a0812
SE
1015
1016 return 0;
1017}
1018
cdd6c482 1019static void x86_pmu_unthrottle(struct perf_event *event)
a78ac325 1020{
71e2d282
PZ
1021 int ret = x86_pmu_start(event);
1022 WARN_ON_ONCE(ret);
a78ac325
PZ
1023}
1024
cdd6c482 1025void perf_event_print_debug(void)
241771ef 1026{
2f18d1e8 1027 u64 ctrl, status, overflow, pmc_ctrl, pmc_count, prev_left, fixed;
ca037701 1028 u64 pebs;
cdd6c482 1029 struct cpu_hw_events *cpuc;
5bb9efe3 1030 unsigned long flags;
1e125676
IM
1031 int cpu, idx;
1032
948b1bb8 1033 if (!x86_pmu.num_counters)
1e125676 1034 return;
241771ef 1035
5bb9efe3 1036 local_irq_save(flags);
241771ef
IM
1037
1038 cpu = smp_processor_id();
cdd6c482 1039 cpuc = &per_cpu(cpu_hw_events, cpu);
241771ef 1040
faa28ae0 1041 if (x86_pmu.version >= 2) {
a1ef58f4
JSR
1042 rdmsrl(MSR_CORE_PERF_GLOBAL_CTRL, ctrl);
1043 rdmsrl(MSR_CORE_PERF_GLOBAL_STATUS, status);
1044 rdmsrl(MSR_CORE_PERF_GLOBAL_OVF_CTRL, overflow);
1045 rdmsrl(MSR_ARCH_PERFMON_FIXED_CTR_CTRL, fixed);
ca037701 1046 rdmsrl(MSR_IA32_PEBS_ENABLE, pebs);
a1ef58f4
JSR
1047
1048 pr_info("\n");
1049 pr_info("CPU#%d: ctrl: %016llx\n", cpu, ctrl);
1050 pr_info("CPU#%d: status: %016llx\n", cpu, status);
1051 pr_info("CPU#%d: overflow: %016llx\n", cpu, overflow);
1052 pr_info("CPU#%d: fixed: %016llx\n", cpu, fixed);
ca037701 1053 pr_info("CPU#%d: pebs: %016llx\n", cpu, pebs);
f87ad35d 1054 }
7645a24c 1055 pr_info("CPU#%d: active: %016llx\n", cpu, *(u64 *)cpuc->active_mask);
241771ef 1056
948b1bb8 1057 for (idx = 0; idx < x86_pmu.num_counters; idx++) {
4a06bd85
RR
1058 rdmsrl(x86_pmu.eventsel + idx, pmc_ctrl);
1059 rdmsrl(x86_pmu.perfctr + idx, pmc_count);
241771ef 1060
245b2e70 1061 prev_left = per_cpu(pmc_prev_left[idx], cpu);
241771ef 1062
a1ef58f4 1063 pr_info("CPU#%d: gen-PMC%d ctrl: %016llx\n",
241771ef 1064 cpu, idx, pmc_ctrl);
a1ef58f4 1065 pr_info("CPU#%d: gen-PMC%d count: %016llx\n",
241771ef 1066 cpu, idx, pmc_count);
a1ef58f4 1067 pr_info("CPU#%d: gen-PMC%d left: %016llx\n",
ee06094f 1068 cpu, idx, prev_left);
241771ef 1069 }
948b1bb8 1070 for (idx = 0; idx < x86_pmu.num_counters_fixed; idx++) {
2f18d1e8
IM
1071 rdmsrl(MSR_ARCH_PERFMON_FIXED_CTR0 + idx, pmc_count);
1072
a1ef58f4 1073 pr_info("CPU#%d: fixed-PMC%d count: %016llx\n",
2f18d1e8
IM
1074 cpu, idx, pmc_count);
1075 }
5bb9efe3 1076 local_irq_restore(flags);
241771ef
IM
1077}
1078
d76a0812 1079static void x86_pmu_stop(struct perf_event *event)
241771ef 1080{
d76a0812 1081 struct cpu_hw_events *cpuc = &__get_cpu_var(cpu_hw_events);
cdd6c482 1082 struct hw_perf_event *hwc = &event->hw;
2e841873 1083 int idx = hwc->idx;
241771ef 1084
71e2d282
PZ
1085 if (!__test_and_clear_bit(idx, cpuc->active_mask))
1086 return;
1087
aff3d91a 1088 x86_pmu.disable(event);
241771ef 1089
ee06094f 1090 /*
cdd6c482 1091 * Drain the remaining delta count out of a event
ee06094f
IM
1092 * that we are disabling:
1093 */
cc2ad4ba 1094 x86_perf_event_update(event);
30dd568c 1095
cdd6c482 1096 cpuc->events[idx] = NULL;
2e841873
PZ
1097}
1098
1099static void x86_pmu_disable(struct perf_event *event)
1100{
1101 struct cpu_hw_events *cpuc = &__get_cpu_var(cpu_hw_events);
1102 int i;
1103
90151c35
SE
1104 /*
1105 * If we're called during a txn, we don't need to do anything.
1106 * The events never got scheduled and ->cancel_txn will truncate
1107 * the event_list.
1108 */
8d2cacbb 1109 if (cpuc->group_flag & PERF_EVENT_TXN)
90151c35
SE
1110 return;
1111
d76a0812 1112 x86_pmu_stop(event);
194002b2 1113
1da53e02
SE
1114 for (i = 0; i < cpuc->n_events; i++) {
1115 if (event == cpuc->event_list[i]) {
1116
1117 if (x86_pmu.put_event_constraints)
1118 x86_pmu.put_event_constraints(cpuc, event);
1119
1120 while (++i < cpuc->n_events)
1121 cpuc->event_list[i-1] = cpuc->event_list[i];
1122
1123 --cpuc->n_events;
6c9687ab 1124 break;
1da53e02
SE
1125 }
1126 }
cdd6c482 1127 perf_event_update_userpage(event);
241771ef
IM
1128}
1129
8c48e444 1130static int x86_pmu_handle_irq(struct pt_regs *regs)
a29aa8a7 1131{
df1a132b 1132 struct perf_sample_data data;
cdd6c482
IM
1133 struct cpu_hw_events *cpuc;
1134 struct perf_event *event;
1135 struct hw_perf_event *hwc;
11d1578f 1136 int idx, handled = 0;
9029a5e3
IM
1137 u64 val;
1138
dc1d628a 1139 perf_sample_data_init(&data, 0);
df1a132b 1140
cdd6c482 1141 cpuc = &__get_cpu_var(cpu_hw_events);
962bf7a6 1142
948b1bb8 1143 for (idx = 0; idx < x86_pmu.num_counters; idx++) {
43f6201a 1144 if (!test_bit(idx, cpuc->active_mask))
a29aa8a7 1145 continue;
962bf7a6 1146
cdd6c482
IM
1147 event = cpuc->events[idx];
1148 hwc = &event->hw;
a4016a79 1149
cc2ad4ba 1150 val = x86_perf_event_update(event);
948b1bb8 1151 if (val & (1ULL << (x86_pmu.cntval_bits - 1)))
48e22d56 1152 continue;
962bf7a6 1153
9e350de3 1154 /*
cdd6c482 1155 * event overflow
9e350de3
PZ
1156 */
1157 handled = 1;
cdd6c482 1158 data.period = event->hw.last_period;
9e350de3 1159
07088edb 1160 if (!x86_perf_event_set_period(event))
e4abb5d4
PZ
1161 continue;
1162
cdd6c482 1163 if (perf_event_overflow(event, 1, &data, regs))
71e2d282 1164 x86_pmu_stop(event);
a29aa8a7 1165 }
962bf7a6 1166
9e350de3
PZ
1167 if (handled)
1168 inc_irq_stat(apic_perf_irqs);
1169
a29aa8a7
RR
1170 return handled;
1171}
39d81eab 1172
b6276f35
PZ
1173void smp_perf_pending_interrupt(struct pt_regs *regs)
1174{
1175 irq_enter();
1176 ack_APIC_irq();
1177 inc_irq_stat(apic_pending_irqs);
cdd6c482 1178 perf_event_do_pending();
b6276f35
PZ
1179 irq_exit();
1180}
1181
cdd6c482 1182void set_perf_event_pending(void)
b6276f35 1183{
04da8a43 1184#ifdef CONFIG_X86_LOCAL_APIC
7d428966
PZ
1185 if (!x86_pmu.apic || !x86_pmu_initialized())
1186 return;
1187
b6276f35 1188 apic->send_IPI_self(LOCAL_PENDING_VECTOR);
04da8a43 1189#endif
b6276f35
PZ
1190}
1191
cdd6c482 1192void perf_events_lapic_init(void)
241771ef 1193{
04da8a43 1194 if (!x86_pmu.apic || !x86_pmu_initialized())
241771ef 1195 return;
85cf9dba 1196
241771ef 1197 /*
c323d95f 1198 * Always use NMI for PMU
241771ef 1199 */
c323d95f 1200 apic_write(APIC_LVTPC, APIC_DM_NMI);
241771ef
IM
1201}
1202
1203static int __kprobes
cdd6c482 1204perf_event_nmi_handler(struct notifier_block *self,
241771ef
IM
1205 unsigned long cmd, void *__args)
1206{
1207 struct die_args *args = __args;
1208 struct pt_regs *regs;
b0f3f28e 1209
cdd6c482 1210 if (!atomic_read(&active_events))
63a809a2
PZ
1211 return NOTIFY_DONE;
1212
b0f3f28e
PZ
1213 switch (cmd) {
1214 case DIE_NMI:
1215 case DIE_NMI_IPI:
1216 break;
241771ef 1217
b0f3f28e 1218 default:
241771ef 1219 return NOTIFY_DONE;
b0f3f28e 1220 }
241771ef
IM
1221
1222 regs = args->regs;
1223
1224 apic_write(APIC_LVTPC, APIC_DM_NMI);
a4016a79
PZ
1225 /*
1226 * Can't rely on the handled return value to say it was our NMI, two
cdd6c482 1227 * events could trigger 'simultaneously' raising two back-to-back NMIs.
a4016a79
PZ
1228 *
1229 * If the first NMI handles both, the latter will be empty and daze
1230 * the CPU.
1231 */
a3288106 1232 x86_pmu.handle_irq(regs);
241771ef 1233
a4016a79 1234 return NOTIFY_STOP;
241771ef
IM
1235}
1236
f22f54f4
PZ
1237static __read_mostly struct notifier_block perf_event_nmi_notifier = {
1238 .notifier_call = perf_event_nmi_handler,
1239 .next = NULL,
1240 .priority = 1
1241};
1242
63b14649 1243static struct event_constraint unconstrained;
38331f62 1244static struct event_constraint emptyconstraint;
63b14649 1245
63b14649 1246static struct event_constraint *
f22f54f4 1247x86_get_event_constraints(struct cpu_hw_events *cpuc, struct perf_event *event)
1da53e02 1248{
63b14649 1249 struct event_constraint *c;
1da53e02 1250
1da53e02
SE
1251 if (x86_pmu.event_constraints) {
1252 for_each_event_constraint(c, x86_pmu.event_constraints) {
63b14649
PZ
1253 if ((event->hw.config & c->cmask) == c->code)
1254 return c;
1da53e02
SE
1255 }
1256 }
63b14649
PZ
1257
1258 return &unconstrained;
1da53e02
SE
1259}
1260
f22f54f4
PZ
1261#include "perf_event_amd.c"
1262#include "perf_event_p6.c"
a072738e 1263#include "perf_event_p4.c"
caff2bef 1264#include "perf_event_intel_lbr.c"
ca037701 1265#include "perf_event_intel_ds.c"
f22f54f4 1266#include "perf_event_intel.c"
f87ad35d 1267
3f6da390
PZ
1268static int __cpuinit
1269x86_pmu_notifier(struct notifier_block *self, unsigned long action, void *hcpu)
1270{
1271 unsigned int cpu = (long)hcpu;
b38b24ea 1272 int ret = NOTIFY_OK;
3f6da390
PZ
1273
1274 switch (action & ~CPU_TASKS_FROZEN) {
1275 case CPU_UP_PREPARE:
1276 if (x86_pmu.cpu_prepare)
b38b24ea 1277 ret = x86_pmu.cpu_prepare(cpu);
3f6da390
PZ
1278 break;
1279
1280 case CPU_STARTING:
1281 if (x86_pmu.cpu_starting)
1282 x86_pmu.cpu_starting(cpu);
1283 break;
1284
1285 case CPU_DYING:
1286 if (x86_pmu.cpu_dying)
1287 x86_pmu.cpu_dying(cpu);
1288 break;
1289
b38b24ea 1290 case CPU_UP_CANCELED:
3f6da390
PZ
1291 case CPU_DEAD:
1292 if (x86_pmu.cpu_dead)
1293 x86_pmu.cpu_dead(cpu);
1294 break;
1295
1296 default:
1297 break;
1298 }
1299
b38b24ea 1300 return ret;
3f6da390
PZ
1301}
1302
12558038
CG
1303static void __init pmu_check_apic(void)
1304{
1305 if (cpu_has_apic)
1306 return;
1307
1308 x86_pmu.apic = 0;
1309 pr_info("no APIC, boot with the \"lapic\" boot parameter to force-enable it.\n");
1310 pr_info("no hardware sampling interrupt available.\n");
1311}
1312
cdd6c482 1313void __init init_hw_perf_events(void)
b56a3802 1314{
b622d644 1315 struct event_constraint *c;
72eae04d
RR
1316 int err;
1317
cdd6c482 1318 pr_info("Performance Events: ");
1123e3ad 1319
b56a3802
JSR
1320 switch (boot_cpu_data.x86_vendor) {
1321 case X86_VENDOR_INTEL:
72eae04d 1322 err = intel_pmu_init();
b56a3802 1323 break;
f87ad35d 1324 case X86_VENDOR_AMD:
72eae04d 1325 err = amd_pmu_init();
f87ad35d 1326 break;
4138960a
RR
1327 default:
1328 return;
b56a3802 1329 }
1123e3ad 1330 if (err != 0) {
cdd6c482 1331 pr_cont("no PMU driver, software events only.\n");
b56a3802 1332 return;
1123e3ad 1333 }
b56a3802 1334
12558038
CG
1335 pmu_check_apic();
1336
1123e3ad 1337 pr_cont("%s PMU driver.\n", x86_pmu.name);
faa28ae0 1338
3c44780b
PZ
1339 if (x86_pmu.quirks)
1340 x86_pmu.quirks();
1341
948b1bb8 1342 if (x86_pmu.num_counters > X86_PMC_MAX_GENERIC) {
cdd6c482 1343 WARN(1, KERN_ERR "hw perf events %d > max(%d), clipping!",
948b1bb8
RR
1344 x86_pmu.num_counters, X86_PMC_MAX_GENERIC);
1345 x86_pmu.num_counters = X86_PMC_MAX_GENERIC;
241771ef 1346 }
948b1bb8
RR
1347 x86_pmu.intel_ctrl = (1 << x86_pmu.num_counters) - 1;
1348 perf_max_events = x86_pmu.num_counters;
241771ef 1349
948b1bb8 1350 if (x86_pmu.num_counters_fixed > X86_PMC_MAX_FIXED) {
cdd6c482 1351 WARN(1, KERN_ERR "hw perf events fixed %d > max(%d), clipping!",
948b1bb8
RR
1352 x86_pmu.num_counters_fixed, X86_PMC_MAX_FIXED);
1353 x86_pmu.num_counters_fixed = X86_PMC_MAX_FIXED;
703e937c 1354 }
862a1a5f 1355
d6dc0b4e 1356 x86_pmu.intel_ctrl |=
948b1bb8 1357 ((1LL << x86_pmu.num_counters_fixed)-1) << X86_PMC_IDX_FIXED;
241771ef 1358
cdd6c482
IM
1359 perf_events_lapic_init();
1360 register_die_notifier(&perf_event_nmi_notifier);
1123e3ad 1361
63b14649 1362 unconstrained = (struct event_constraint)
948b1bb8
RR
1363 __EVENT_CONSTRAINT(0, (1ULL << x86_pmu.num_counters) - 1,
1364 0, x86_pmu.num_counters);
63b14649 1365
b622d644
PZ
1366 if (x86_pmu.event_constraints) {
1367 for_each_event_constraint(c, x86_pmu.event_constraints) {
a098f448 1368 if (c->cmask != X86_RAW_EVENT_MASK)
b622d644
PZ
1369 continue;
1370
948b1bb8
RR
1371 c->idxmsk64 |= (1ULL << x86_pmu.num_counters) - 1;
1372 c->weight += x86_pmu.num_counters;
b622d644
PZ
1373 }
1374 }
1375
57c0c15b 1376 pr_info("... version: %d\n", x86_pmu.version);
948b1bb8
RR
1377 pr_info("... bit width: %d\n", x86_pmu.cntval_bits);
1378 pr_info("... generic registers: %d\n", x86_pmu.num_counters);
1379 pr_info("... value mask: %016Lx\n", x86_pmu.cntval_mask);
57c0c15b 1380 pr_info("... max period: %016Lx\n", x86_pmu.max_period);
948b1bb8 1381 pr_info("... fixed-purpose events: %d\n", x86_pmu.num_counters_fixed);
d6dc0b4e 1382 pr_info("... event mask: %016Lx\n", x86_pmu.intel_ctrl);
3f6da390
PZ
1383
1384 perf_cpu_notifier(x86_pmu_notifier);
241771ef 1385}
621a01ea 1386
cdd6c482 1387static inline void x86_pmu_read(struct perf_event *event)
ee06094f 1388{
cc2ad4ba 1389 x86_perf_event_update(event);
ee06094f
IM
1390}
1391
4d1c52b0
LM
1392/*
1393 * Start group events scheduling transaction
1394 * Set the flag to make pmu::enable() not perform the
1395 * schedulability test, it will be performed at commit time
1396 */
1397static void x86_pmu_start_txn(const struct pmu *pmu)
1398{
1399 struct cpu_hw_events *cpuc = &__get_cpu_var(cpu_hw_events);
1400
8d2cacbb 1401 cpuc->group_flag |= PERF_EVENT_TXN;
90151c35 1402 cpuc->n_txn = 0;
4d1c52b0
LM
1403}
1404
1405/*
1406 * Stop group events scheduling transaction
1407 * Clear the flag and pmu::enable() will perform the
1408 * schedulability test.
1409 */
1410static void x86_pmu_cancel_txn(const struct pmu *pmu)
1411{
1412 struct cpu_hw_events *cpuc = &__get_cpu_var(cpu_hw_events);
1413
8d2cacbb 1414 cpuc->group_flag &= ~PERF_EVENT_TXN;
90151c35
SE
1415 /*
1416 * Truncate the collected events.
1417 */
1418 cpuc->n_added -= cpuc->n_txn;
1419 cpuc->n_events -= cpuc->n_txn;
4d1c52b0
LM
1420}
1421
1422/*
1423 * Commit group events scheduling transaction
1424 * Perform the group schedulability test as a whole
1425 * Return 0 if success
1426 */
1427static int x86_pmu_commit_txn(const struct pmu *pmu)
1428{
1429 struct cpu_hw_events *cpuc = &__get_cpu_var(cpu_hw_events);
1430 int assign[X86_PMC_IDX_MAX];
1431 int n, ret;
1432
1433 n = cpuc->n_events;
1434
1435 if (!x86_pmu_initialized())
1436 return -EAGAIN;
1437
1438 ret = x86_pmu.schedule_events(cpuc, n, assign);
1439 if (ret)
1440 return ret;
1441
1442 /*
1443 * copy new assignment, now we know it is possible
1444 * will be used by hw_perf_enable()
1445 */
1446 memcpy(cpuc->assign, assign, n*sizeof(int));
1447
8d2cacbb 1448 cpuc->group_flag &= ~PERF_EVENT_TXN;
90151c35 1449
4d1c52b0
LM
1450 return 0;
1451}
1452
4aeb0b42
RR
1453static const struct pmu pmu = {
1454 .enable = x86_pmu_enable,
1455 .disable = x86_pmu_disable,
d76a0812
SE
1456 .start = x86_pmu_start,
1457 .stop = x86_pmu_stop,
4aeb0b42 1458 .read = x86_pmu_read,
a78ac325 1459 .unthrottle = x86_pmu_unthrottle,
4d1c52b0
LM
1460 .start_txn = x86_pmu_start_txn,
1461 .cancel_txn = x86_pmu_cancel_txn,
1462 .commit_txn = x86_pmu_commit_txn,
621a01ea
IM
1463};
1464
ca037701
PZ
1465/*
1466 * validate that we can schedule this event
1467 */
1468static int validate_event(struct perf_event *event)
1469{
1470 struct cpu_hw_events *fake_cpuc;
1471 struct event_constraint *c;
1472 int ret = 0;
1473
1474 fake_cpuc = kmalloc(sizeof(*fake_cpuc), GFP_KERNEL | __GFP_ZERO);
1475 if (!fake_cpuc)
1476 return -ENOMEM;
1477
1478 c = x86_pmu.get_event_constraints(fake_cpuc, event);
1479
1480 if (!c || !c->weight)
1481 ret = -ENOSPC;
1482
1483 if (x86_pmu.put_event_constraints)
1484 x86_pmu.put_event_constraints(fake_cpuc, event);
1485
1486 kfree(fake_cpuc);
1487
1488 return ret;
1489}
1490
1da53e02
SE
1491/*
1492 * validate a single event group
1493 *
1494 * validation include:
184f412c
IM
1495 * - check events are compatible which each other
1496 * - events do not compete for the same counter
1497 * - number of events <= number of counters
1da53e02
SE
1498 *
1499 * validation ensures the group can be loaded onto the
1500 * PMU if it was the only group available.
1501 */
fe9081cc
PZ
1502static int validate_group(struct perf_event *event)
1503{
1da53e02 1504 struct perf_event *leader = event->group_leader;
502568d5
PZ
1505 struct cpu_hw_events *fake_cpuc;
1506 int ret, n;
fe9081cc 1507
502568d5
PZ
1508 ret = -ENOMEM;
1509 fake_cpuc = kmalloc(sizeof(*fake_cpuc), GFP_KERNEL | __GFP_ZERO);
1510 if (!fake_cpuc)
1511 goto out;
fe9081cc 1512
1da53e02
SE
1513 /*
1514 * the event is not yet connected with its
1515 * siblings therefore we must first collect
1516 * existing siblings, then add the new event
1517 * before we can simulate the scheduling
1518 */
502568d5
PZ
1519 ret = -ENOSPC;
1520 n = collect_events(fake_cpuc, leader, true);
1da53e02 1521 if (n < 0)
502568d5 1522 goto out_free;
fe9081cc 1523
502568d5
PZ
1524 fake_cpuc->n_events = n;
1525 n = collect_events(fake_cpuc, event, false);
1da53e02 1526 if (n < 0)
502568d5 1527 goto out_free;
fe9081cc 1528
502568d5 1529 fake_cpuc->n_events = n;
1da53e02 1530
a072738e 1531 ret = x86_pmu.schedule_events(fake_cpuc, n, NULL);
502568d5
PZ
1532
1533out_free:
1534 kfree(fake_cpuc);
1535out:
1536 return ret;
fe9081cc
PZ
1537}
1538
cdd6c482 1539const struct pmu *hw_perf_event_init(struct perf_event *event)
621a01ea 1540{
8113070d 1541 const struct pmu *tmp;
621a01ea
IM
1542 int err;
1543
cdd6c482 1544 err = __hw_perf_event_init(event);
fe9081cc 1545 if (!err) {
8113070d
SE
1546 /*
1547 * we temporarily connect event to its pmu
1548 * such that validate_group() can classify
1549 * it as an x86 event using is_x86_event()
1550 */
1551 tmp = event->pmu;
1552 event->pmu = &pmu;
1553
fe9081cc
PZ
1554 if (event->group_leader != event)
1555 err = validate_group(event);
ca037701
PZ
1556 else
1557 err = validate_event(event);
8113070d
SE
1558
1559 event->pmu = tmp;
fe9081cc 1560 }
a1792cda 1561 if (err) {
cdd6c482
IM
1562 if (event->destroy)
1563 event->destroy(event);
9ea98e19 1564 return ERR_PTR(err);
a1792cda 1565 }
621a01ea 1566
4aeb0b42 1567 return &pmu;
621a01ea 1568}
d7d59fb3
PZ
1569
1570/*
1571 * callchain support
1572 */
1573
56962b44 1574static DEFINE_PER_CPU(struct perf_callchain_entry, perf_callchain_entry_nmi);
d7d59fb3
PZ
1575
1576
1577static void
1578backtrace_warning_symbol(void *data, char *msg, unsigned long symbol)
1579{
1580 /* Ignore warnings */
1581}
1582
1583static void backtrace_warning(void *data, char *msg)
1584{
1585 /* Ignore warnings */
1586}
1587
1588static int backtrace_stack(void *data, char *name)
1589{
038e836e 1590 return 0;
d7d59fb3
PZ
1591}
1592
1593static void backtrace_address(void *data, unsigned long addr, int reliable)
1594{
1595 struct perf_callchain_entry *entry = data;
1596
70791ce9 1597 perf_callchain_store(entry, addr);
d7d59fb3
PZ
1598}
1599
1600static const struct stacktrace_ops backtrace_ops = {
1601 .warning = backtrace_warning,
1602 .warning_symbol = backtrace_warning_symbol,
1603 .stack = backtrace_stack,
1604 .address = backtrace_address,
06d65bda 1605 .walk_stack = print_context_stack_bp,
d7d59fb3
PZ
1606};
1607
56962b44
FW
1608void
1609perf_callchain_kernel(struct perf_callchain_entry *entry, struct pt_regs *regs)
d7d59fb3 1610{
70791ce9 1611 perf_callchain_store(entry, regs->ip);
d7d59fb3 1612
48b5ba9c 1613 dump_trace(NULL, regs, NULL, regs->bp, &backtrace_ops, entry);
d7d59fb3
PZ
1614}
1615
257ef9d2
TE
1616#ifdef CONFIG_COMPAT
1617static inline int
1618perf_callchain_user32(struct pt_regs *regs, struct perf_callchain_entry *entry)
74193ef0 1619{
257ef9d2
TE
1620 /* 32-bit process in 64-bit kernel. */
1621 struct stack_frame_ia32 frame;
1622 const void __user *fp;
74193ef0 1623
257ef9d2
TE
1624 if (!test_thread_flag(TIF_IA32))
1625 return 0;
1626
1627 fp = compat_ptr(regs->bp);
1628 while (entry->nr < PERF_MAX_STACK_DEPTH) {
1629 unsigned long bytes;
1630 frame.next_frame = 0;
1631 frame.return_address = 0;
1632
1633 bytes = copy_from_user_nmi(&frame, fp, sizeof(frame));
1634 if (bytes != sizeof(frame))
1635 break;
74193ef0 1636
257ef9d2
TE
1637 if (fp < compat_ptr(regs->sp))
1638 break;
74193ef0 1639
70791ce9 1640 perf_callchain_store(entry, frame.return_address);
257ef9d2
TE
1641 fp = compat_ptr(frame.next_frame);
1642 }
1643 return 1;
d7d59fb3 1644}
257ef9d2
TE
1645#else
1646static inline int
1647perf_callchain_user32(struct pt_regs *regs, struct perf_callchain_entry *entry)
1648{
1649 return 0;
1650}
1651#endif
d7d59fb3 1652
56962b44
FW
1653void
1654perf_callchain_user(struct perf_callchain_entry *entry, struct pt_regs *regs)
d7d59fb3
PZ
1655{
1656 struct stack_frame frame;
1657 const void __user *fp;
1658
5a6cec3a 1659
74193ef0 1660 fp = (void __user *)regs->bp;
d7d59fb3 1661
70791ce9 1662 perf_callchain_store(entry, regs->ip);
d7d59fb3 1663
257ef9d2
TE
1664 if (perf_callchain_user32(regs, entry))
1665 return;
1666
f9188e02 1667 while (entry->nr < PERF_MAX_STACK_DEPTH) {
257ef9d2 1668 unsigned long bytes;
038e836e 1669 frame.next_frame = NULL;
d7d59fb3
PZ
1670 frame.return_address = 0;
1671
257ef9d2
TE
1672 bytes = copy_from_user_nmi(&frame, fp, sizeof(frame));
1673 if (bytes != sizeof(frame))
d7d59fb3
PZ
1674 break;
1675
5a6cec3a 1676 if ((unsigned long)fp < regs->sp)
d7d59fb3
PZ
1677 break;
1678
70791ce9 1679 perf_callchain_store(entry, frame.return_address);
038e836e 1680 fp = frame.next_frame;
d7d59fb3
PZ
1681 }
1682}
1683
56962b44 1684struct perf_callchain_entry *perf_callchain_buffer(void)
d7d59fb3 1685{
39447b38
ZY
1686 if (perf_guest_cbs && perf_guest_cbs->is_in_guest()) {
1687 /* TODO: We don't support guest os callchain now */
1688 return NULL;
1689 }
1690
d7d59fb3 1691 if (in_nmi())
56962b44 1692 return &__get_cpu_var(perf_callchain_entry_nmi);
d7d59fb3 1693
56962b44 1694 return &__get_cpu_var(perf_callchain_entry);
d7d59fb3 1695}
5331d7b8 1696
39447b38
ZY
1697unsigned long perf_instruction_pointer(struct pt_regs *regs)
1698{
1699 unsigned long ip;
dcf46b94 1700
39447b38
ZY
1701 if (perf_guest_cbs && perf_guest_cbs->is_in_guest())
1702 ip = perf_guest_cbs->get_guest_ip();
1703 else
1704 ip = instruction_pointer(regs);
dcf46b94 1705
39447b38
ZY
1706 return ip;
1707}
1708
1709unsigned long perf_misc_flags(struct pt_regs *regs)
1710{
1711 int misc = 0;
dcf46b94 1712
39447b38 1713 if (perf_guest_cbs && perf_guest_cbs->is_in_guest()) {
dcf46b94
ZY
1714 if (perf_guest_cbs->is_user_mode())
1715 misc |= PERF_RECORD_MISC_GUEST_USER;
1716 else
1717 misc |= PERF_RECORD_MISC_GUEST_KERNEL;
1718 } else {
1719 if (user_mode(regs))
1720 misc |= PERF_RECORD_MISC_USER;
1721 else
1722 misc |= PERF_RECORD_MISC_KERNEL;
1723 }
1724
39447b38 1725 if (regs->flags & PERF_EFLAGS_EXACT)
ab608344 1726 misc |= PERF_RECORD_MISC_EXACT_IP;
39447b38
ZY
1727
1728 return misc;
1729}