]> git.proxmox.com Git - mirror_ubuntu-artful-kernel.git/blame - arch/x86/kernel/head_32.S
Linux 2.6.35-rc3
[mirror_ubuntu-artful-kernel.git] / arch / x86 / kernel / head_32.S
CommitLineData
1da177e4 1/*
1da177e4
LT
2 *
3 * Copyright (C) 1991, 1992 Linus Torvalds
4 *
5 * Enhanced CPU detection and feature setting code by Mike Jagdis
6 * and Martin Mares, November 1997.
7 */
8
9.text
1da177e4 10#include <linux/threads.h>
8b2f7fff 11#include <linux/init.h>
1da177e4
LT
12#include <linux/linkage.h>
13#include <asm/segment.h>
0341c14d
JF
14#include <asm/page_types.h>
15#include <asm/pgtable_types.h>
1da177e4
LT
16#include <asm/cache.h>
17#include <asm/thread_info.h>
86feeaa8 18#include <asm/asm-offsets.h>
1da177e4 19#include <asm/setup.h>
551889a6 20#include <asm/processor-flags.h>
8a50e513
PA
21#include <asm/msr-index.h>
22#include <asm/cpufeature.h>
60a5317f 23#include <asm/percpu.h>
551889a6
IC
24
25/* Physical address */
26#define pa(X) ((X) - __PAGE_OFFSET)
1da177e4
LT
27
28/*
29 * References to members of the new_cpu_data structure.
30 */
31
32#define X86 new_cpu_data+CPUINFO_x86
33#define X86_VENDOR new_cpu_data+CPUINFO_x86_vendor
34#define X86_MODEL new_cpu_data+CPUINFO_x86_model
35#define X86_MASK new_cpu_data+CPUINFO_x86_mask
36#define X86_HARD_MATH new_cpu_data+CPUINFO_hard_math
37#define X86_CPUID new_cpu_data+CPUINFO_cpuid_level
38#define X86_CAPABILITY new_cpu_data+CPUINFO_x86_capability
39#define X86_VENDOR_ID new_cpu_data+CPUINFO_x86_vendor_id
40
41/*
c090f532
JF
42 * This is how much memory in addition to the memory covered up to
43 * and including _end we need mapped initially.
9ce8c2ed 44 * We need:
2bd2753f
YL
45 * (KERNEL_IMAGE_SIZE/4096) / 1024 pages (worst case, non PAE)
46 * (KERNEL_IMAGE_SIZE/4096) / 512 + 4 pages (worst case for PAE)
1da177e4
LT
47 *
48 * Modulo rounding, each megabyte assigned here requires a kilobyte of
49 * memory, which is currently unreclaimed.
50 *
51 * This should be a multiple of a page.
2bd2753f
YL
52 *
53 * KERNEL_IMAGE_SIZE should be greater than pa(_end)
54 * and small than max_low_pfn, otherwise will waste some page table entries
1da177e4 55 */
1da177e4 56
9ce8c2ed 57#if PTRS_PER_PMD > 1
c090f532 58#define PAGE_TABLE_SIZE(pages) (((pages) / PTRS_PER_PMD) + PTRS_PER_PGD)
9ce8c2ed 59#else
c090f532 60#define PAGE_TABLE_SIZE(pages) ((pages) / PTRS_PER_PGD)
9ce8c2ed 61#endif
9ce8c2ed 62
c090f532 63/* Enough space to fit pagetables for the low memory linear map */
60ac9821
PA
64MAPPING_BEYOND_END = \
65 PAGE_TABLE_SIZE(((1<<32) - __PAGE_OFFSET) >> PAGE_SHIFT) << PAGE_SHIFT
c090f532
JF
66
67/*
68 * Worst-case size of the kernel mapping we need to make:
69 * the worst-case size of the kernel itself, plus the extra we need
70 * to map for the linear map.
71 */
72KERNEL_PAGES = (KERNEL_IMAGE_SIZE + MAPPING_BEYOND_END)>>PAGE_SHIFT
73
b8a22a62 74INIT_MAP_SIZE = PAGE_TABLE_SIZE(KERNEL_PAGES) * PAGE_SIZE_asm
2bd2753f 75RESERVE_BRK(pagetables, INIT_MAP_SIZE)
796216a5 76
1da177e4
LT
77/*
78 * 32-bit kernel entrypoint; only used by the boot CPU. On entry,
79 * %esi points to the real-mode code as a 32-bit pointer.
80 * CS and DS must be 4 GB flat segments, but we don't depend on
81 * any particular GDT layout, because we load our own as soon as we
82 * can.
83 */
4ae59b91 84__HEAD
1da177e4 85ENTRY(startup_32)
a24e7851
RR
86 /* test KEEP_SEGMENTS flag to see if the bootloader is asking
87 us to not reload segments */
88 testb $(1<<6), BP_loadflags(%esi)
89 jnz 2f
1da177e4
LT
90
91/*
92 * Set segments to known values.
93 */
551889a6 94 lgdt pa(boot_gdt_descr)
1da177e4
LT
95 movl $(__BOOT_DS),%eax
96 movl %eax,%ds
97 movl %eax,%es
98 movl %eax,%fs
99 movl %eax,%gs
a24e7851 1002:
1da177e4
LT
101
102/*
103 * Clear BSS first so that there are no surprises...
1da177e4 104 */
a24e7851 105 cld
1da177e4 106 xorl %eax,%eax
551889a6
IC
107 movl $pa(__bss_start),%edi
108 movl $pa(__bss_stop),%ecx
1da177e4
LT
109 subl %edi,%ecx
110 shrl $2,%ecx
111 rep ; stosl
484b90c4
VG
112/*
113 * Copy bootup parameters out of the way.
114 * Note: %esi still has the pointer to the real-mode data.
115 * With the kexec as boot loader, parameter segment might be loaded beyond
116 * kernel image and might not even be addressable by early boot page tables.
117 * (kexec on panic case). Hence copy out the parameters before initializing
118 * page tables.
119 */
551889a6 120 movl $pa(boot_params),%edi
484b90c4
VG
121 movl $(PARAM_SIZE/4),%ecx
122 cld
123 rep
124 movsl
551889a6 125 movl pa(boot_params) + NEW_CL_POINTER,%esi
484b90c4 126 andl %esi,%esi
fa76dab9 127 jz 1f # No comand line
551889a6 128 movl $pa(boot_command_line),%edi
484b90c4
VG
129 movl $(COMMAND_LINE_SIZE/4),%ecx
130 rep
131 movsl
1321:
1da177e4 133
a24e7851 134#ifdef CONFIG_PARAVIRT
551889a6
IC
135 /* This is can only trip for a broken bootloader... */
136 cmpw $0x207, pa(boot_params + BP_version)
a24e7851
RR
137 jb default_entry
138
139 /* Paravirt-compatible boot parameters. Look to see what architecture
140 we're booting under. */
551889a6 141 movl pa(boot_params + BP_hardware_subarch), %eax
a24e7851
RR
142 cmpl $num_subarch_entries, %eax
143 jae bad_subarch
144
551889a6 145 movl pa(subarch_entries)(,%eax,4), %eax
a24e7851
RR
146 subl $__PAGE_OFFSET, %eax
147 jmp *%eax
148
149bad_subarch:
150WEAK(lguest_entry)
151WEAK(xen_entry)
152 /* Unknown implementation; there's really
153 nothing we can do at this point. */
154 ud2a
8b2f7fff
SR
155
156 __INITDATA
157
a24e7851
RR
158subarch_entries:
159 .long default_entry /* normal x86/PC */
160 .long lguest_entry /* lguest hypervisor */
161 .long xen_entry /* Xen hypervisor */
162bc7ab 162 .long default_entry /* Moorestown MID */
a24e7851
RR
163num_subarch_entries = (. - subarch_entries) / 4
164.previous
165#endif /* CONFIG_PARAVIRT */
166
1da177e4
LT
167/*
168 * Initialize page tables. This creates a PDE and a set of page
2bd2753f 169 * tables, which are located immediately beyond __brk_base. The variable
ccf3fe02 170 * _brk_end is set up to point to the first "safe" location.
1da177e4 171 * Mappings are created both at virtual address 0 (identity mapping)
2bd2753f 172 * and PAGE_OFFSET for up to _end.
1da177e4 173 *
551889a6 174 * Note that the stack is not yet set up!
1da177e4 175 */
a24e7851 176default_entry:
551889a6
IC
177#ifdef CONFIG_X86_PAE
178
179 /*
180 * In PAE mode swapper_pg_dir is statically defined to contain enough
181 * entries to cover the VMSPLIT option (that is the top 1, 2 or 3
182 * entries). The identity mapping is handled by pointing two PGD
183 * entries to the first kernel PMD.
184 *
185 * Note the upper half of each PMD or PTE are always zero at
186 * this stage.
187 */
188
86b2b70e 189#define KPMDS (((-__PAGE_OFFSET) >> 30) & 3) /* Number of kernel PMDs */
551889a6
IC
190
191 xorl %ebx,%ebx /* %ebx is kept at zero */
192
ccf3fe02 193 movl $pa(__brk_base), %edi
551889a6 194 movl $pa(swapper_pg_pmd), %edx
b2bc2731 195 movl $PTE_IDENT_ATTR, %eax
551889a6 19610:
b2bc2731 197 leal PDE_IDENT_ATTR(%edi),%ecx /* Create PMD entry */
551889a6
IC
198 movl %ecx,(%edx) /* Store PMD entry */
199 /* Upper half already zero */
200 addl $8,%edx
201 movl $512,%ecx
20211:
203 stosl
204 xchgl %eax,%ebx
205 stosl
206 xchgl %eax,%ebx
207 addl $0x1000,%eax
208 loop 11b
209
210 /*
c090f532 211 * End condition: we must map up to the end + MAPPING_BEYOND_END.
551889a6 212 */
c090f532 213 movl $pa(_end) + MAPPING_BEYOND_END + PTE_IDENT_ATTR, %ebp
551889a6
IC
214 cmpl %ebp,%eax
215 jb 10b
2161:
ccf3fe02
JF
217 addl $__PAGE_OFFSET, %edi
218 movl %edi, pa(_brk_end)
6af61a76
YL
219 shrl $12, %eax
220 movl %eax, pa(max_pfn_mapped)
551889a6
IC
221
222 /* Do early initialization of the fixmap area */
b2bc2731 223 movl $pa(swapper_pg_fixmap)+PDE_IDENT_ATTR,%eax
551889a6
IC
224 movl %eax,pa(swapper_pg_pmd+0x1000*KPMDS-8)
225#else /* Not PAE */
226
227page_pde_offset = (__PAGE_OFFSET >> 20);
228
ccf3fe02 229 movl $pa(__brk_base), %edi
551889a6 230 movl $pa(swapper_pg_dir), %edx
b2bc2731 231 movl $PTE_IDENT_ATTR, %eax
1da177e4 23210:
b2bc2731 233 leal PDE_IDENT_ATTR(%edi),%ecx /* Create PDE entry */
1da177e4
LT
234 movl %ecx,(%edx) /* Store identity PDE entry */
235 movl %ecx,page_pde_offset(%edx) /* Store kernel PDE entry */
236 addl $4,%edx
237 movl $1024, %ecx
23811:
239 stosl
240 addl $0x1000,%eax
241 loop 11b
551889a6 242 /*
c090f532 243 * End condition: we must map up to the end + MAPPING_BEYOND_END.
551889a6 244 */
c090f532 245 movl $pa(_end) + MAPPING_BEYOND_END + PTE_IDENT_ATTR, %ebp
1da177e4
LT
246 cmpl %ebp,%eax
247 jb 10b
ccf3fe02
JF
248 addl $__PAGE_OFFSET, %edi
249 movl %edi, pa(_brk_end)
6af61a76
YL
250 shrl $12, %eax
251 movl %eax, pa(max_pfn_mapped)
17d57a92 252
551889a6 253 /* Do early initialization of the fixmap area */
b2bc2731 254 movl $pa(swapper_pg_fixmap)+PDE_IDENT_ATTR,%eax
551889a6
IC
255 movl %eax,pa(swapper_pg_dir+0xffc)
256#endif
1da177e4 257 jmp 3f
1da177e4
LT
258/*
259 * Non-boot CPU entry point; entered from trampoline.S
260 * We can't lgdt here, because lgdt itself uses a data segment, but
52de74dd 261 * we know the trampoline has already loaded the boot_gdt for us.
f8657e1b
VG
262 *
263 * If cpu hotplug is not supported then this code can go in init section
264 * which will be freed later
1da177e4 265 */
f8657e1b 266
78b89ecd 267__CPUINIT
f8657e1b
VG
268
269#ifdef CONFIG_SMP
1da177e4
LT
270ENTRY(startup_32_smp)
271 cld
272 movl $(__BOOT_DS),%eax
273 movl %eax,%ds
274 movl %eax,%es
275 movl %eax,%fs
276 movl %eax,%gs
5756dd59
IC
277#endif /* CONFIG_SMP */
2783:
1da177e4
LT
279
280/*
281 * New page tables may be in 4Mbyte page mode and may
282 * be using the global pages.
283 *
284 * NOTE! If we are on a 486 we may have no cr4 at all!
285 * So we do not try to touch it unless we really have
286 * some bits in it to set. This won't work if the BSP
287 * implements cr4 but this AP does not -- very unlikely
288 * but be warned! The same applies to the pse feature
289 * if not equally supported. --macro
290 *
291 * NOTE! We have to correct for the fact that we're
292 * not yet offset PAGE_OFFSET..
293 */
551889a6 294#define cr4_bits pa(mmu_cr4_features)
1da177e4
LT
295 movl cr4_bits,%edx
296 andl %edx,%edx
297 jz 6f
298 movl %cr4,%eax # Turn on paging options (PSE,PAE,..)
299 orl %edx,%eax
300 movl %eax,%cr4
301
8a50e513
PA
302 testb $X86_CR4_PAE, %al # check if PAE is enabled
303 jz 6f
1da177e4
LT
304
305 /* Check if extended functions are implemented */
306 movl $0x80000000, %eax
307 cpuid
8a50e513
PA
308 /* Value must be in the range 0x80000001 to 0x8000ffff */
309 subl $0x80000001, %eax
310 cmpl $(0x8000ffff-0x80000001), %eax
311 ja 6f
1da177e4
LT
312 mov $0x80000001, %eax
313 cpuid
314 /* Execute Disable bit supported? */
8a50e513 315 btl $(X86_FEATURE_NX & 31), %edx
1da177e4
LT
316 jnc 6f
317
318 /* Setup EFER (Extended Feature Enable Register) */
8a50e513 319 movl $MSR_EFER, %ecx
1da177e4
LT
320 rdmsr
321
8a50e513 322 btsl $_EFER_NX, %eax
1da177e4
LT
323 /* Make changes effective */
324 wrmsr
325
3266:
1da177e4
LT
327
328/*
329 * Enable paging
330 */
551889a6 331 movl $pa(swapper_pg_dir),%eax
1da177e4
LT
332 movl %eax,%cr3 /* set the page table pointer.. */
333 movl %cr0,%eax
551889a6 334 orl $X86_CR0_PG,%eax
1da177e4
LT
335 movl %eax,%cr0 /* ..and set paging (PG) bit */
336 ljmp $__BOOT_CS,$1f /* Clear prefetch and normalize %eip */
3371:
338 /* Set up the stack pointer */
339 lss stack_start,%esp
340
341/*
342 * Initialize eflags. Some BIOS's leave bits like NT set. This would
343 * confuse the debugger if this code is traced.
344 * XXX - best to initialize before switching to protected mode.
345 */
346 pushl $0
347 popfl
348
349#ifdef CONFIG_SMP
50359501 350 cmpb $0, ready
1da177e4
LT
351 jz 1f /* Initial CPU cleans BSS */
352 jmp checkCPUtype
3531:
354#endif /* CONFIG_SMP */
355
356/*
357 * start system 32-bit setup. We need to re-do some of the things done
358 * in 16-bit mode for the "real" operations.
359 */
360 call setup_idt
361
1da177e4
LT
362checkCPUtype:
363
364 movl $-1,X86_CPUID # -1 for no CPUID initially
365
366/* check if it is 486 or 386. */
367/*
368 * XXX - this does a lot of unnecessary setup. Alignment checks don't
369 * apply at our cpl of 0 and the stack ought to be aligned already, and
370 * we don't need to preserve eflags.
371 */
372
373 movb $3,X86 # at least 386
374 pushfl # push EFLAGS
375 popl %eax # get EFLAGS
376 movl %eax,%ecx # save original EFLAGS
377 xorl $0x240000,%eax # flip AC and ID bits in EFLAGS
378 pushl %eax # copy to EFLAGS
379 popfl # set EFLAGS
380 pushfl # get new EFLAGS
381 popl %eax # put it in eax
382 xorl %ecx,%eax # change in flags
383 pushl %ecx # restore original EFLAGS
384 popfl
385 testl $0x40000,%eax # check if AC bit changed
386 je is386
387
388 movb $4,X86 # at least 486
389 testl $0x200000,%eax # check if ID bit changed
390 je is486
391
392 /* get vendor info */
393 xorl %eax,%eax # call CPUID with 0 -> return vendor ID
394 cpuid
395 movl %eax,X86_CPUID # save CPUID level
396 movl %ebx,X86_VENDOR_ID # lo 4 chars
397 movl %edx,X86_VENDOR_ID+4 # next 4 chars
398 movl %ecx,X86_VENDOR_ID+8 # last 4 chars
399
400 orl %eax,%eax # do we have processor info as well?
401 je is486
402
403 movl $1,%eax # Use the CPUID instruction to get CPU type
404 cpuid
405 movb %al,%cl # save reg for future use
406 andb $0x0f,%ah # mask processor family
407 movb %ah,X86
408 andb $0xf0,%al # mask model
409 shrb $4,%al
410 movb %al,X86_MODEL
411 andb $0x0f,%cl # mask mask revision
412 movb %cl,X86_MASK
413 movl %edx,X86_CAPABILITY
414
415is486: movl $0x50022,%ecx # set AM, WP, NE and MP
416 jmp 2f
417
418is386: movl $2,%ecx # set MP
4192: movl %cr0,%eax
420 andl $0x80000011,%eax # Save PG,PE,ET
421 orl %ecx,%eax
422 movl %eax,%cr0
423
424 call check_x87
2a57ff1a 425 lgdt early_gdt_descr
1da177e4
LT
426 lidt idt_descr
427 ljmp $(__KERNEL_CS),$1f
4281: movl $(__KERNEL_DS),%eax # reload all the segment registers
429 movl %eax,%ss # after changing gdt.
430
431 movl $(__USER_DS),%eax # DS/ES contains default USER segment
432 movl %eax,%ds
433 movl %eax,%es
434
0dd76d73
BG
435 movl $(__KERNEL_PERCPU), %eax
436 movl %eax,%fs # set this cpu's percpu
437
60a5317f
TH
438#ifdef CONFIG_CC_STACKPROTECTOR
439 /*
440 * The linker can't handle this by relocation. Manually set
441 * base address in stack canary segment descriptor.
442 */
443 cmpb $0,ready
444 jne 1f
dd17c8f7
RR
445 movl $gdt_page,%eax
446 movl $stack_canary,%ecx
60a5317f
TH
447 movw %cx, 8 * GDT_ENTRY_STACK_CANARY + 2(%eax)
448 shrl $16, %ecx
449 movb %cl, 8 * GDT_ENTRY_STACK_CANARY + 4(%eax)
450 movb %ch, 8 * GDT_ENTRY_STACK_CANARY + 7(%eax)
4511:
452#endif
453 movl $(__KERNEL_STACK_CANARY),%eax
464d1a78 454 movl %eax,%gs
60a5317f
TH
455
456 xorl %eax,%eax # Clear LDT
1da177e4 457 lldt %ax
f95d47ca 458
1da177e4 459 cld # gcc2 wants the direction flag cleared at all times
26fd5e08 460 pushl $0 # fake return address for unwinder
1da177e4 461#ifdef CONFIG_SMP
d92de65c
SL
462 movb ready, %cl
463 movb $1, ready
29fe5f3b 464 cmpb $0,%cl # the first CPU calls start_kernel
7c3576d2 465 je 1f
3e970473 466 movl (stack_start), %esp
7c3576d2 4671:
1da177e4 468#endif /* CONFIG_SMP */
e3f77edf 469 jmp *(initial_code)
1da177e4
LT
470
471/*
472 * We depend on ET to be correct. This checks for 287/387.
473 */
474check_x87:
475 movb $0,X86_HARD_MATH
476 clts
477 fninit
478 fstsw %ax
479 cmpb $0,%al
480 je 1f
481 movl %cr0,%eax /* no coprocessor: have to set bits */
482 xorl $4,%eax /* set EM */
483 movl %eax,%cr0
484 ret
485 ALIGN
4861: movb $1,X86_HARD_MATH
487 .byte 0xDB,0xE4 /* fsetpm for 287, ignored by 387 */
488 ret
489
490/*
491 * setup_idt
492 *
493 * sets up a idt with 256 entries pointing to
494 * ignore_int, interrupt gates. It doesn't actually load
495 * idt - that can be done only after paging has been enabled
496 * and the kernel moved to PAGE_OFFSET. Interrupts
497 * are enabled elsewhere, when we can be relatively
498 * sure everything is ok.
499 *
500 * Warning: %esi is live across this function.
501 */
502setup_idt:
503 lea ignore_int,%edx
504 movl $(__KERNEL_CS << 16),%eax
505 movw %dx,%ax /* selector = 0x0010 = cs */
506 movw $0x8E00,%dx /* interrupt gate - dpl=0, present */
507
508 lea idt_table,%edi
509 mov $256,%ecx
510rp_sidt:
511 movl %eax,(%edi)
512 movl %edx,4(%edi)
513 addl $8,%edi
514 dec %ecx
515 jne rp_sidt
ec5c0926
CE
516
517.macro set_early_handler handler,trapno
518 lea \handler,%edx
519 movl $(__KERNEL_CS << 16),%eax
520 movw %dx,%ax
521 movw $0x8E00,%dx /* interrupt gate - dpl=0, present */
522 lea idt_table,%edi
523 movl %eax,8*\trapno(%edi)
524 movl %edx,8*\trapno+4(%edi)
525.endm
526
527 set_early_handler handler=early_divide_err,trapno=0
528 set_early_handler handler=early_illegal_opcode,trapno=6
529 set_early_handler handler=early_protection_fault,trapno=13
530 set_early_handler handler=early_page_fault,trapno=14
531
1da177e4
LT
532 ret
533
ec5c0926
CE
534early_divide_err:
535 xor %edx,%edx
536 pushl $0 /* fake errcode */
537 jmp early_fault
538
539early_illegal_opcode:
540 movl $6,%edx
541 pushl $0 /* fake errcode */
542 jmp early_fault
543
544early_protection_fault:
545 movl $13,%edx
546 jmp early_fault
547
548early_page_fault:
549 movl $14,%edx
550 jmp early_fault
551
552early_fault:
553 cld
554#ifdef CONFIG_PRINTK
382f64ab 555 pusha
ec5c0926
CE
556 movl $(__KERNEL_DS),%eax
557 movl %eax,%ds
558 movl %eax,%es
559 cmpl $2,early_recursion_flag
560 je hlt_loop
561 incl early_recursion_flag
562 movl %cr2,%eax
563 pushl %eax
564 pushl %edx /* trapno */
565 pushl $fault_msg
ec5c0926 566 call printk
ec5c0926 567#endif
94878efd 568 call dump_stack
ec5c0926
CE
569hlt_loop:
570 hlt
571 jmp hlt_loop
572
1da177e4
LT
573/* This is the default interrupt "handler" :-) */
574 ALIGN
575ignore_int:
576 cld
d59745ce 577#ifdef CONFIG_PRINTK
1da177e4
LT
578 pushl %eax
579 pushl %ecx
580 pushl %edx
581 pushl %es
582 pushl %ds
583 movl $(__KERNEL_DS),%eax
584 movl %eax,%ds
585 movl %eax,%es
ec5c0926
CE
586 cmpl $2,early_recursion_flag
587 je hlt_loop
588 incl early_recursion_flag
1da177e4
LT
589 pushl 16(%esp)
590 pushl 24(%esp)
591 pushl 32(%esp)
592 pushl 40(%esp)
593 pushl $int_msg
594 call printk
d5e397cb
IM
595
596 call dump_stack
597
1da177e4
LT
598 addl $(5*4),%esp
599 popl %ds
600 popl %es
601 popl %edx
602 popl %ecx
603 popl %eax
d59745ce 604#endif
1da177e4
LT
605 iret
606
0e83815b 607 __REFDATA
583323b9
TG
608.align 4
609ENTRY(initial_code)
610 .long i386_start_kernel
611
1da177e4
LT
612/*
613 * BSS section
614 */
02b7da37 615__PAGE_ALIGNED_BSS
5ead97c8 616 .align PAGE_SIZE_asm
551889a6 617#ifdef CONFIG_X86_PAE
ed2b7e2b 618swapper_pg_pmd:
551889a6
IC
619 .fill 1024*KPMDS,4,0
620#else
1da177e4
LT
621ENTRY(swapper_pg_dir)
622 .fill 1024,4,0
551889a6 623#endif
aa65af3f 624swapper_pg_fixmap:
b1c931e3 625 .fill 1024,4,0
1da177e4
LT
626ENTRY(empty_zero_page)
627 .fill 4096,1,0
2bd2753f 628
1da177e4
LT
629/*
630 * This starts the data section.
631 */
551889a6 632#ifdef CONFIG_X86_PAE
abe1ee3a 633__PAGE_ALIGNED_DATA
551889a6
IC
634 /* Page-aligned for the benefit of paravirt? */
635 .align PAGE_SIZE_asm
636ENTRY(swapper_pg_dir)
b2bc2731 637 .long pa(swapper_pg_pmd+PGD_IDENT_ATTR),0 /* low identity map */
551889a6 638# if KPMDS == 3
b2bc2731
SS
639 .long pa(swapper_pg_pmd+PGD_IDENT_ATTR),0
640 .long pa(swapper_pg_pmd+PGD_IDENT_ATTR+0x1000),0
641 .long pa(swapper_pg_pmd+PGD_IDENT_ATTR+0x2000),0
551889a6
IC
642# elif KPMDS == 2
643 .long 0,0
b2bc2731
SS
644 .long pa(swapper_pg_pmd+PGD_IDENT_ATTR),0
645 .long pa(swapper_pg_pmd+PGD_IDENT_ATTR+0x1000),0
551889a6
IC
646# elif KPMDS == 1
647 .long 0,0
648 .long 0,0
b2bc2731 649 .long pa(swapper_pg_pmd+PGD_IDENT_ATTR),0
551889a6
IC
650# else
651# error "Kernel PMDs should be 1, 2 or 3"
652# endif
653 .align PAGE_SIZE_asm /* needs to be page-sized too */
654#endif
655
1da177e4 656.data
1da177e4
LT
657ENTRY(stack_start)
658 .long init_thread_union+THREAD_SIZE
659 .long __BOOT_DS
660
661ready: .byte 0
662
ec5c0926
CE
663early_recursion_flag:
664 .long 0
665
1da177e4 666int_msg:
d5e397cb 667 .asciz "Unknown interrupt or fault at: %p %p %p\n"
1da177e4 668
ec5c0926 669fault_msg:
575ca735
VN
670/* fault info: */
671 .ascii "BUG: Int %d: CR2 %p\n"
672/* pusha regs: */
673 .ascii " EDI %p ESI %p EBP %p ESP %p\n"
674 .ascii " EBX %p EDX %p ECX %p EAX %p\n"
675/* fault frame: */
676 .ascii " err %p EIP %p CS %p flg %p\n"
677 .ascii "Stack: %p %p %p %p %p %p %p %p\n"
678 .ascii " %p %p %p %p %p %p %p %p\n"
679 .asciz " %p %p %p %p %p %p %p %p\n"
ec5c0926 680
9702785a 681#include "../../x86/xen/xen-head.S"
5ead97c8 682
1da177e4
LT
683/*
684 * The IDT and GDT 'descriptors' are a strange 48-bit object
685 * only used by the lidt and lgdt instructions. They are not
686 * like usual segment descriptors - they consist of a 16-bit
687 * segment size, and 32-bit linear address value:
688 */
689
690.globl boot_gdt_descr
691.globl idt_descr
1da177e4
LT
692
693 ALIGN
694# early boot GDT descriptor (must use 1:1 address mapping)
695 .word 0 # 32 bit align gdt_desc.address
696boot_gdt_descr:
697 .word __BOOT_DS+7
52de74dd 698 .long boot_gdt - __PAGE_OFFSET
1da177e4
LT
699
700 .word 0 # 32-bit align idt_desc.address
701idt_descr:
702 .word IDT_ENTRIES*8-1 # idt contains 256 entries
703 .long idt_table
704
705# boot GDT descriptor (later on used by CPU#0):
706 .word 0 # 32 bit align gdt_desc.address
2a57ff1a 707ENTRY(early_gdt_descr)
1da177e4 708 .word GDT_ENTRIES*8-1
dd17c8f7 709 .long gdt_page /* Overwritten for secondary CPUs */
1da177e4 710
1da177e4 711/*
52de74dd 712 * The boot_gdt must mirror the equivalent in setup.S and is
1da177e4
LT
713 * used only for booting.
714 */
715 .align L1_CACHE_BYTES
52de74dd 716ENTRY(boot_gdt)
1da177e4
LT
717 .fill GDT_ENTRY_BOOT_CS,8,0
718 .quad 0x00cf9a000000ffff /* kernel 4GB code at 0x00000000 */
719 .quad 0x00cf92000000ffff /* kernel 4GB data at 0x00000000 */