]> git.proxmox.com Git - mirror_ubuntu-artful-kernel.git/blame - arch/x86/kernel/i387.c
x86: Use correct type for %cr4
[mirror_ubuntu-artful-kernel.git] / arch / x86 / kernel / i387.c
CommitLineData
1da177e4 1/*
1da177e4
LT
2 * Copyright (C) 1994 Linus Torvalds
3 *
4 * Pentium III FXSR, SSE support
5 * General FPU state handling cleanups
6 * Gareth Hughes <gareth@valinux.com>, May 2000
7 */
129f6946 8#include <linux/module.h>
44210111 9#include <linux/regset.h>
f668964e 10#include <linux/sched.h>
5a0e3ad6 11#include <linux/slab.h>
f668964e
IM
12
13#include <asm/sigcontext.h>
1da177e4 14#include <asm/processor.h>
1da177e4 15#include <asm/math_emu.h>
1da177e4 16#include <asm/uaccess.h>
f668964e
IM
17#include <asm/ptrace.h>
18#include <asm/i387.h>
19#include <asm/user.h>
1da177e4 20
44210111 21#ifdef CONFIG_X86_64
f668964e
IM
22# include <asm/sigcontext32.h>
23# include <asm/user32.h>
44210111 24#else
ab513701
SS
25# define save_i387_xstate_ia32 save_i387_xstate
26# define restore_i387_xstate_ia32 restore_i387_xstate
f668964e 27# define _fpstate_ia32 _fpstate
ab513701 28# define _xstate_ia32 _xstate
3c1c7f10 29# define sig_xstate_ia32_size sig_xstate_size
c37b5efe 30# define fx_sw_reserved_ia32 fx_sw_reserved
f668964e
IM
31# define user_i387_ia32_struct user_i387_struct
32# define user32_fxsr_struct user_fxsr_struct
44210111
RM
33#endif
34
1da177e4 35#ifdef CONFIG_MATH_EMULATION
f668964e 36# define HAVE_HWFP (boot_cpu_data.hard_math)
1da177e4 37#else
f668964e 38# define HAVE_HWFP 1
1da177e4
LT
39#endif
40
f668964e 41static unsigned int mxcsr_feature_mask __read_mostly = 0xffffffffu;
61c4628b 42unsigned int xstate_size;
3c1c7f10 43unsigned int sig_xstate_ia32_size = sizeof(struct _fpstate_ia32);
61c4628b 44static struct i387_fxsave_struct fx_scratch __cpuinitdata;
1da177e4 45
61c4628b 46void __cpuinit mxcsr_feature_mask_init(void)
1da177e4
LT
47{
48 unsigned long mask = 0;
f668964e 49
1da177e4
LT
50 clts();
51 if (cpu_has_fxsr) {
61c4628b
SS
52 memset(&fx_scratch, 0, sizeof(struct i387_fxsave_struct));
53 asm volatile("fxsave %0" : : "m" (fx_scratch));
54 mask = fx_scratch.mxcsr_mask;
3b095a04
CG
55 if (mask == 0)
56 mask = 0x0000ffbf;
57 }
1da177e4
LT
58 mxcsr_feature_mask &= mask;
59 stts();
60}
61
0e49bf66 62static void __cpuinit init_thread_xstate(void)
61c4628b 63{
0e49bf66
RR
64 /*
65 * Note that xstate_size might be overwriten later during
66 * xsave_init().
67 */
68
e8a496ac 69 if (!HAVE_HWFP) {
1f999ab5
RR
70 /*
71 * Disable xsave as we do not support it if i387
72 * emulation is enabled.
73 */
74 setup_clear_cpu_cap(X86_FEATURE_XSAVE);
75 setup_clear_cpu_cap(X86_FEATURE_XSAVEOPT);
e8a496ac
SS
76 xstate_size = sizeof(struct i387_soft_struct);
77 return;
78 }
79
61c4628b
SS
80 if (cpu_has_fxsr)
81 xstate_size = sizeof(struct i387_fxsave_struct);
82#ifdef CONFIG_X86_32
83 else
84 xstate_size = sizeof(struct i387_fsave_struct);
85#endif
61c4628b
SS
86}
87
44210111
RM
88#ifdef CONFIG_X86_64
89/*
90 * Called at bootup to set up the initial FPU state that is later cloned
91 * into all processes.
92 */
0e49bf66 93
44210111
RM
94void __cpuinit fpu_init(void)
95{
96 unsigned long oldcr0 = read_cr0();
f668964e 97
44210111
RM
98 set_in_cr4(X86_CR4_OSFXSR);
99 set_in_cr4(X86_CR4_OSXMMEXCPT);
100
f668964e 101 write_cr0(oldcr0 & ~(X86_CR0_TS|X86_CR0_EM)); /* clear TS and EM */
44210111 102
dc1e35c6
SS
103 if (!smp_processor_id())
104 init_thread_xstate();
dc1e35c6 105
44210111
RM
106 mxcsr_feature_mask_init();
107 /* clean state in init */
c9ad4882 108 current_thread_info()->status = 0;
44210111
RM
109 clear_used_math();
110}
0e49bf66
RR
111
112#else /* CONFIG_X86_64 */
113
114void __cpuinit fpu_init(void)
115{
116 if (!smp_processor_id())
117 init_thread_xstate();
118}
119
120#endif /* CONFIG_X86_32 */
44210111 121
5ee481da 122void fpu_finit(struct fpu *fpu)
1da177e4 123{
e8a496ac
SS
124#ifdef CONFIG_X86_32
125 if (!HAVE_HWFP) {
86603283
AK
126 finit_soft_fpu(&fpu->state->soft);
127 return;
e8a496ac
SS
128 }
129#endif
130
1da177e4 131 if (cpu_has_fxsr) {
86603283 132 struct i387_fxsave_struct *fx = &fpu->state->fxsave;
61c4628b
SS
133
134 memset(fx, 0, xstate_size);
135 fx->cwd = 0x37f;
1da177e4 136 if (cpu_has_xmm)
61c4628b 137 fx->mxcsr = MXCSR_DEFAULT;
1da177e4 138 } else {
86603283 139 struct i387_fsave_struct *fp = &fpu->state->fsave;
61c4628b
SS
140 memset(fp, 0, xstate_size);
141 fp->cwd = 0xffff037fu;
142 fp->swd = 0xffff0000u;
143 fp->twd = 0xffffffffu;
144 fp->fos = 0xffff0000u;
1da177e4 145 }
86603283 146}
5ee481da 147EXPORT_SYMBOL_GPL(fpu_finit);
86603283
AK
148
149/*
150 * The _current_ task is using the FPU for the first time
151 * so initialize it and set the mxcsr to its default
152 * value at reset if we support XMM instructions and then
153 * remeber the current task has used the FPU.
154 */
155int init_fpu(struct task_struct *tsk)
156{
157 int ret;
158
159 if (tsk_used_math(tsk)) {
160 if (HAVE_HWFP && tsk == current)
161 unlazy_fpu(tsk);
162 return 0;
163 }
164
44210111 165 /*
86603283 166 * Memory allocation at the first usage of the FPU and other state.
44210111 167 */
86603283
AK
168 ret = fpu_alloc(&tsk->thread.fpu);
169 if (ret)
170 return ret;
171
172 fpu_finit(&tsk->thread.fpu);
173
1da177e4 174 set_stopped_child_used_math(tsk);
aa283f49 175 return 0;
1da177e4
LT
176}
177
5b3efd50
SS
178/*
179 * The xstateregs_active() routine is the same as the fpregs_active() routine,
180 * as the "regset->n" for the xstate regset will be updated based on the feature
181 * capabilites supported by the xsave.
182 */
44210111
RM
183int fpregs_active(struct task_struct *target, const struct user_regset *regset)
184{
185 return tsk_used_math(target) ? regset->n : 0;
186}
1da177e4 187
44210111 188int xfpregs_active(struct task_struct *target, const struct user_regset *regset)
1da177e4 189{
44210111
RM
190 return (cpu_has_fxsr && tsk_used_math(target)) ? regset->n : 0;
191}
1da177e4 192
44210111
RM
193int xfpregs_get(struct task_struct *target, const struct user_regset *regset,
194 unsigned int pos, unsigned int count,
195 void *kbuf, void __user *ubuf)
196{
aa283f49
SS
197 int ret;
198
44210111
RM
199 if (!cpu_has_fxsr)
200 return -ENODEV;
201
aa283f49
SS
202 ret = init_fpu(target);
203 if (ret)
204 return ret;
44210111 205
29104e10
SS
206 sanitize_i387_state(target);
207
44210111 208 return user_regset_copyout(&pos, &count, &kbuf, &ubuf,
86603283 209 &target->thread.fpu.state->fxsave, 0, -1);
1da177e4 210}
44210111
RM
211
212int xfpregs_set(struct task_struct *target, const struct user_regset *regset,
213 unsigned int pos, unsigned int count,
214 const void *kbuf, const void __user *ubuf)
215{
216 int ret;
217
218 if (!cpu_has_fxsr)
219 return -ENODEV;
220
aa283f49
SS
221 ret = init_fpu(target);
222 if (ret)
223 return ret;
224
29104e10
SS
225 sanitize_i387_state(target);
226
44210111 227 ret = user_regset_copyin(&pos, &count, &kbuf, &ubuf,
86603283 228 &target->thread.fpu.state->fxsave, 0, -1);
44210111
RM
229
230 /*
231 * mxcsr reserved bits must be masked to zero for security reasons.
232 */
86603283 233 target->thread.fpu.state->fxsave.mxcsr &= mxcsr_feature_mask;
44210111 234
42deec6f
SS
235 /*
236 * update the header bits in the xsave header, indicating the
237 * presence of FP and SSE state.
238 */
239 if (cpu_has_xsave)
86603283 240 target->thread.fpu.state->xsave.xsave_hdr.xstate_bv |= XSTATE_FPSSE;
42deec6f 241
44210111
RM
242 return ret;
243}
244
5b3efd50
SS
245int xstateregs_get(struct task_struct *target, const struct user_regset *regset,
246 unsigned int pos, unsigned int count,
247 void *kbuf, void __user *ubuf)
248{
249 int ret;
250
251 if (!cpu_has_xsave)
252 return -ENODEV;
253
254 ret = init_fpu(target);
255 if (ret)
256 return ret;
257
258 /*
ff7fbc72
SS
259 * Copy the 48bytes defined by the software first into the xstate
260 * memory layout in the thread struct, so that we can copy the entire
261 * xstateregs to the user using one user_regset_copyout().
5b3efd50 262 */
86603283 263 memcpy(&target->thread.fpu.state->fxsave.sw_reserved,
ff7fbc72 264 xstate_fx_sw_bytes, sizeof(xstate_fx_sw_bytes));
5b3efd50
SS
265
266 /*
ff7fbc72 267 * Copy the xstate memory layout.
5b3efd50
SS
268 */
269 ret = user_regset_copyout(&pos, &count, &kbuf, &ubuf,
86603283 270 &target->thread.fpu.state->xsave, 0, -1);
5b3efd50
SS
271 return ret;
272}
273
274int xstateregs_set(struct task_struct *target, const struct user_regset *regset,
275 unsigned int pos, unsigned int count,
276 const void *kbuf, const void __user *ubuf)
277{
278 int ret;
279 struct xsave_hdr_struct *xsave_hdr;
280
281 if (!cpu_has_xsave)
282 return -ENODEV;
283
284 ret = init_fpu(target);
285 if (ret)
286 return ret;
287
288 ret = user_regset_copyin(&pos, &count, &kbuf, &ubuf,
86603283 289 &target->thread.fpu.state->xsave, 0, -1);
5b3efd50
SS
290
291 /*
292 * mxcsr reserved bits must be masked to zero for security reasons.
293 */
86603283 294 target->thread.fpu.state->fxsave.mxcsr &= mxcsr_feature_mask;
5b3efd50 295
86603283 296 xsave_hdr = &target->thread.fpu.state->xsave.xsave_hdr;
5b3efd50
SS
297
298 xsave_hdr->xstate_bv &= pcntxt_mask;
299 /*
300 * These bits must be zero.
301 */
302 xsave_hdr->reserved1[0] = xsave_hdr->reserved1[1] = 0;
303
304 return ret;
305}
306
44210111 307#if defined CONFIG_X86_32 || defined CONFIG_IA32_EMULATION
1da177e4 308
1da177e4
LT
309/*
310 * FPU tag word conversions.
311 */
312
3b095a04 313static inline unsigned short twd_i387_to_fxsr(unsigned short twd)
1da177e4
LT
314{
315 unsigned int tmp; /* to avoid 16 bit prefixes in the code */
3b095a04 316
1da177e4 317 /* Transform each pair of bits into 01 (valid) or 00 (empty) */
3b095a04 318 tmp = ~twd;
44210111 319 tmp = (tmp | (tmp>>1)) & 0x5555; /* 0V0V0V0V0V0V0V0V */
3b095a04
CG
320 /* and move the valid bits to the lower byte. */
321 tmp = (tmp | (tmp >> 1)) & 0x3333; /* 00VV00VV00VV00VV */
322 tmp = (tmp | (tmp >> 2)) & 0x0f0f; /* 0000VVVV0000VVVV */
323 tmp = (tmp | (tmp >> 4)) & 0x00ff; /* 00000000VVVVVVVV */
f668964e 324
3b095a04 325 return tmp;
1da177e4
LT
326}
327
1da177e4 328#define FPREG_ADDR(f, n) ((void *)&(f)->st_space + (n) * 16);
44210111
RM
329#define FP_EXP_TAG_VALID 0
330#define FP_EXP_TAG_ZERO 1
331#define FP_EXP_TAG_SPECIAL 2
332#define FP_EXP_TAG_EMPTY 3
333
334static inline u32 twd_fxsr_to_i387(struct i387_fxsave_struct *fxsave)
335{
336 struct _fpxreg *st;
337 u32 tos = (fxsave->swd >> 11) & 7;
338 u32 twd = (unsigned long) fxsave->twd;
339 u32 tag;
340 u32 ret = 0xffff0000u;
341 int i;
1da177e4 342
44210111 343 for (i = 0; i < 8; i++, twd >>= 1) {
3b095a04
CG
344 if (twd & 0x1) {
345 st = FPREG_ADDR(fxsave, (i - tos) & 7);
1da177e4 346
3b095a04 347 switch (st->exponent & 0x7fff) {
1da177e4 348 case 0x7fff:
44210111 349 tag = FP_EXP_TAG_SPECIAL;
1da177e4
LT
350 break;
351 case 0x0000:
3b095a04
CG
352 if (!st->significand[0] &&
353 !st->significand[1] &&
354 !st->significand[2] &&
44210111
RM
355 !st->significand[3])
356 tag = FP_EXP_TAG_ZERO;
357 else
358 tag = FP_EXP_TAG_SPECIAL;
1da177e4
LT
359 break;
360 default:
44210111
RM
361 if (st->significand[3] & 0x8000)
362 tag = FP_EXP_TAG_VALID;
363 else
364 tag = FP_EXP_TAG_SPECIAL;
1da177e4
LT
365 break;
366 }
367 } else {
44210111 368 tag = FP_EXP_TAG_EMPTY;
1da177e4 369 }
44210111 370 ret |= tag << (2 * i);
1da177e4
LT
371 }
372 return ret;
373}
374
375/*
44210111 376 * FXSR floating point environment conversions.
1da177e4
LT
377 */
378
f668964e
IM
379static void
380convert_from_fxsr(struct user_i387_ia32_struct *env, struct task_struct *tsk)
1da177e4 381{
86603283 382 struct i387_fxsave_struct *fxsave = &tsk->thread.fpu.state->fxsave;
44210111
RM
383 struct _fpreg *to = (struct _fpreg *) &env->st_space[0];
384 struct _fpxreg *from = (struct _fpxreg *) &fxsave->st_space[0];
385 int i;
1da177e4 386
44210111
RM
387 env->cwd = fxsave->cwd | 0xffff0000u;
388 env->swd = fxsave->swd | 0xffff0000u;
389 env->twd = twd_fxsr_to_i387(fxsave);
390
391#ifdef CONFIG_X86_64
392 env->fip = fxsave->rip;
393 env->foo = fxsave->rdp;
394 if (tsk == current) {
395 /*
396 * should be actually ds/cs at fpu exception time, but
397 * that information is not available in 64bit mode.
398 */
f668964e
IM
399 asm("mov %%ds, %[fos]" : [fos] "=r" (env->fos));
400 asm("mov %%cs, %[fcs]" : [fcs] "=r" (env->fcs));
1da177e4 401 } else {
44210111 402 struct pt_regs *regs = task_pt_regs(tsk);
f668964e 403
44210111
RM
404 env->fos = 0xffff0000 | tsk->thread.ds;
405 env->fcs = regs->cs;
1da177e4 406 }
44210111
RM
407#else
408 env->fip = fxsave->fip;
609b5297 409 env->fcs = (u16) fxsave->fcs | ((u32) fxsave->fop << 16);
44210111
RM
410 env->foo = fxsave->foo;
411 env->fos = fxsave->fos;
412#endif
1da177e4 413
44210111
RM
414 for (i = 0; i < 8; ++i)
415 memcpy(&to[i], &from[i], sizeof(to[0]));
1da177e4
LT
416}
417
44210111
RM
418static void convert_to_fxsr(struct task_struct *tsk,
419 const struct user_i387_ia32_struct *env)
1da177e4 420
1da177e4 421{
86603283 422 struct i387_fxsave_struct *fxsave = &tsk->thread.fpu.state->fxsave;
44210111
RM
423 struct _fpreg *from = (struct _fpreg *) &env->st_space[0];
424 struct _fpxreg *to = (struct _fpxreg *) &fxsave->st_space[0];
425 int i;
1da177e4 426
44210111
RM
427 fxsave->cwd = env->cwd;
428 fxsave->swd = env->swd;
429 fxsave->twd = twd_i387_to_fxsr(env->twd);
430 fxsave->fop = (u16) ((u32) env->fcs >> 16);
431#ifdef CONFIG_X86_64
432 fxsave->rip = env->fip;
433 fxsave->rdp = env->foo;
434 /* cs and ds ignored */
435#else
436 fxsave->fip = env->fip;
437 fxsave->fcs = (env->fcs & 0xffff);
438 fxsave->foo = env->foo;
439 fxsave->fos = env->fos;
440#endif
1da177e4 441
44210111
RM
442 for (i = 0; i < 8; ++i)
443 memcpy(&to[i], &from[i], sizeof(from[0]));
1da177e4
LT
444}
445
44210111
RM
446int fpregs_get(struct task_struct *target, const struct user_regset *regset,
447 unsigned int pos, unsigned int count,
448 void *kbuf, void __user *ubuf)
1da177e4 449{
44210111 450 struct user_i387_ia32_struct env;
aa283f49 451 int ret;
1da177e4 452
aa283f49
SS
453 ret = init_fpu(target);
454 if (ret)
455 return ret;
1da177e4 456
e8a496ac
SS
457 if (!HAVE_HWFP)
458 return fpregs_soft_get(target, regset, pos, count, kbuf, ubuf);
459
f668964e 460 if (!cpu_has_fxsr) {
44210111 461 return user_regset_copyout(&pos, &count, &kbuf, &ubuf,
86603283 462 &target->thread.fpu.state->fsave, 0,
61c4628b 463 -1);
f668964e 464 }
1da177e4 465
29104e10
SS
466 sanitize_i387_state(target);
467
44210111
RM
468 if (kbuf && pos == 0 && count == sizeof(env)) {
469 convert_from_fxsr(kbuf, target);
470 return 0;
1da177e4 471 }
44210111
RM
472
473 convert_from_fxsr(&env, target);
f668964e 474
44210111 475 return user_regset_copyout(&pos, &count, &kbuf, &ubuf, &env, 0, -1);
1da177e4
LT
476}
477
44210111
RM
478int fpregs_set(struct task_struct *target, const struct user_regset *regset,
479 unsigned int pos, unsigned int count,
480 const void *kbuf, const void __user *ubuf)
1da177e4 481{
44210111
RM
482 struct user_i387_ia32_struct env;
483 int ret;
1da177e4 484
aa283f49
SS
485 ret = init_fpu(target);
486 if (ret)
487 return ret;
488
29104e10
SS
489 sanitize_i387_state(target);
490
e8a496ac
SS
491 if (!HAVE_HWFP)
492 return fpregs_soft_set(target, regset, pos, count, kbuf, ubuf);
493
f668964e 494 if (!cpu_has_fxsr) {
44210111 495 return user_regset_copyin(&pos, &count, &kbuf, &ubuf,
86603283 496 &target->thread.fpu.state->fsave, 0, -1);
f668964e 497 }
44210111
RM
498
499 if (pos > 0 || count < sizeof(env))
500 convert_from_fxsr(&env, target);
501
502 ret = user_regset_copyin(&pos, &count, &kbuf, &ubuf, &env, 0, -1);
503 if (!ret)
504 convert_to_fxsr(target, &env);
505
42deec6f
SS
506 /*
507 * update the header bit in the xsave header, indicating the
508 * presence of FP.
509 */
510 if (cpu_has_xsave)
86603283 511 target->thread.fpu.state->xsave.xsave_hdr.xstate_bv |= XSTATE_FP;
44210111 512 return ret;
1da177e4
LT
513}
514
515/*
516 * Signal frame handlers.
517 */
518
44210111 519static inline int save_i387_fsave(struct _fpstate_ia32 __user *buf)
1da177e4
LT
520{
521 struct task_struct *tsk = current;
86603283 522 struct i387_fsave_struct *fp = &tsk->thread.fpu.state->fsave;
1da177e4 523
61c4628b
SS
524 fp->status = fp->swd;
525 if (__copy_to_user(buf, fp, sizeof(struct i387_fsave_struct)))
1da177e4
LT
526 return -1;
527 return 1;
528}
529
44210111 530static int save_i387_fxsave(struct _fpstate_ia32 __user *buf)
1da177e4
LT
531{
532 struct task_struct *tsk = current;
86603283 533 struct i387_fxsave_struct *fx = &tsk->thread.fpu.state->fxsave;
44210111 534 struct user_i387_ia32_struct env;
1da177e4
LT
535 int err = 0;
536
44210111
RM
537 convert_from_fxsr(&env, tsk);
538 if (__copy_to_user(buf, &env, sizeof(env)))
1da177e4
LT
539 return -1;
540
61c4628b 541 err |= __put_user(fx->swd, &buf->status);
3b095a04
CG
542 err |= __put_user(X86_FXSR_MAGIC, &buf->magic);
543 if (err)
1da177e4
LT
544 return -1;
545
c37b5efe 546 if (__copy_to_user(&buf->_fxsr_env[0], fx, xstate_size))
1da177e4
LT
547 return -1;
548 return 1;
549}
550
c37b5efe
SS
551static int save_i387_xsave(void __user *buf)
552{
04944b79 553 struct task_struct *tsk = current;
c37b5efe
SS
554 struct _fpstate_ia32 __user *fx = buf;
555 int err = 0;
556
29104e10
SS
557
558 sanitize_i387_state(tsk);
559
04944b79
SS
560 /*
561 * For legacy compatible, we always set FP/SSE bits in the bit
562 * vector while saving the state to the user context.
563 * This will enable us capturing any changes(during sigreturn) to
564 * the FP/SSE bits by the legacy applications which don't touch
565 * xstate_bv in the xsave header.
566 *
567 * xsave aware applications can change the xstate_bv in the xsave
568 * header as well as change any contents in the memory layout.
569 * xrestore as part of sigreturn will capture all the changes.
570 */
86603283 571 tsk->thread.fpu.state->xsave.xsave_hdr.xstate_bv |= XSTATE_FPSSE;
04944b79 572
c37b5efe
SS
573 if (save_i387_fxsave(fx) < 0)
574 return -1;
575
576 err = __copy_to_user(&fx->sw_reserved, &fx_sw_reserved_ia32,
577 sizeof(struct _fpx_sw_bytes));
578 err |= __put_user(FP_XSTATE_MAGIC2,
579 (__u32 __user *) (buf + sig_xstate_ia32_size
580 - FP_XSTATE_MAGIC2_SIZE));
581 if (err)
582 return -1;
583
584 return 1;
585}
586
ab513701 587int save_i387_xstate_ia32(void __user *buf)
1da177e4 588{
ab513701
SS
589 struct _fpstate_ia32 __user *fp = (struct _fpstate_ia32 __user *) buf;
590 struct task_struct *tsk = current;
591
3b095a04 592 if (!used_math())
1da177e4 593 return 0;
ab513701
SS
594
595 if (!access_ok(VERIFY_WRITE, buf, sig_xstate_ia32_size))
596 return -EACCES;
f668964e
IM
597 /*
598 * This will cause a "finit" to be triggered by the next
1da177e4
LT
599 * attempted FPU operation by the 'current' process.
600 */
601 clear_used_math();
602
f668964e 603 if (!HAVE_HWFP) {
44210111
RM
604 return fpregs_soft_get(current, NULL,
605 0, sizeof(struct user_i387_ia32_struct),
ab513701 606 NULL, fp) ? -1 : 1;
1da177e4 607 }
f668964e 608
ab513701
SS
609 unlazy_fpu(tsk);
610
c37b5efe
SS
611 if (cpu_has_xsave)
612 return save_i387_xsave(fp);
f668964e 613 if (cpu_has_fxsr)
ab513701 614 return save_i387_fxsave(fp);
f668964e 615 else
ab513701 616 return save_i387_fsave(fp);
1da177e4
LT
617}
618
44210111 619static inline int restore_i387_fsave(struct _fpstate_ia32 __user *buf)
1da177e4
LT
620{
621 struct task_struct *tsk = current;
f668964e 622
86603283 623 return __copy_from_user(&tsk->thread.fpu.state->fsave, buf,
3b095a04 624 sizeof(struct i387_fsave_struct));
1da177e4
LT
625}
626
c37b5efe
SS
627static int restore_i387_fxsave(struct _fpstate_ia32 __user *buf,
628 unsigned int size)
1da177e4 629{
1da177e4 630 struct task_struct *tsk = current;
44210111 631 struct user_i387_ia32_struct env;
f668964e
IM
632 int err;
633
86603283 634 err = __copy_from_user(&tsk->thread.fpu.state->fxsave, &buf->_fxsr_env[0],
c37b5efe 635 size);
1da177e4 636 /* mxcsr reserved bits must be masked to zero for security reasons */
86603283 637 tsk->thread.fpu.state->fxsave.mxcsr &= mxcsr_feature_mask;
44210111
RM
638 if (err || __copy_from_user(&env, buf, sizeof(env)))
639 return 1;
640 convert_to_fxsr(tsk, &env);
f668964e 641
44210111 642 return 0;
1da177e4
LT
643}
644
c37b5efe
SS
645static int restore_i387_xsave(void __user *buf)
646{
647 struct _fpx_sw_bytes fx_sw_user;
648 struct _fpstate_ia32 __user *fx_user =
649 ((struct _fpstate_ia32 __user *) buf);
650 struct i387_fxsave_struct __user *fx =
651 (struct i387_fxsave_struct __user *) &fx_user->_fxsr_env[0];
652 struct xsave_hdr_struct *xsave_hdr =
86603283 653 &current->thread.fpu.state->xsave.xsave_hdr;
6152e4b1 654 u64 mask;
c37b5efe
SS
655 int err;
656
657 if (check_for_xstate(fx, buf, &fx_sw_user))
658 goto fx_only;
659
6152e4b1 660 mask = fx_sw_user.xstate_bv;
c37b5efe
SS
661
662 err = restore_i387_fxsave(buf, fx_sw_user.xstate_size);
663
6152e4b1 664 xsave_hdr->xstate_bv &= pcntxt_mask;
c37b5efe
SS
665 /*
666 * These bits must be zero.
667 */
668 xsave_hdr->reserved1[0] = xsave_hdr->reserved1[1] = 0;
669
670 /*
671 * Init the state that is not present in the memory layout
672 * and enabled by the OS.
673 */
6152e4b1
PA
674 mask = ~(pcntxt_mask & ~mask);
675 xsave_hdr->xstate_bv &= mask;
c37b5efe
SS
676
677 return err;
678fx_only:
679 /*
680 * Couldn't find the extended state information in the memory
681 * layout. Restore the FP/SSE and init the other extended state
682 * enabled by the OS.
683 */
684 xsave_hdr->xstate_bv = XSTATE_FPSSE;
685 return restore_i387_fxsave(buf, sizeof(struct i387_fxsave_struct));
686}
687
ab513701 688int restore_i387_xstate_ia32(void __user *buf)
1da177e4
LT
689{
690 int err;
e8a496ac 691 struct task_struct *tsk = current;
ab513701 692 struct _fpstate_ia32 __user *fp = (struct _fpstate_ia32 __user *) buf;
1da177e4 693
e8a496ac 694 if (HAVE_HWFP)
fd3c3ed5
SS
695 clear_fpu(tsk);
696
ab513701
SS
697 if (!buf) {
698 if (used_math()) {
699 clear_fpu(tsk);
700 clear_used_math();
701 }
702
703 return 0;
704 } else
705 if (!access_ok(VERIFY_READ, buf, sig_xstate_ia32_size))
706 return -EACCES;
707
e8a496ac
SS
708 if (!used_math()) {
709 err = init_fpu(tsk);
710 if (err)
711 return err;
712 }
fd3c3ed5 713
e8a496ac 714 if (HAVE_HWFP) {
c37b5efe
SS
715 if (cpu_has_xsave)
716 err = restore_i387_xsave(buf);
717 else if (cpu_has_fxsr)
718 err = restore_i387_fxsave(fp, sizeof(struct
719 i387_fxsave_struct));
f668964e 720 else
ab513701 721 err = restore_i387_fsave(fp);
1da177e4 722 } else {
44210111
RM
723 err = fpregs_soft_set(current, NULL,
724 0, sizeof(struct user_i387_ia32_struct),
ab513701 725 NULL, fp) != 0;
1da177e4
LT
726 }
727 set_used_math();
f668964e 728
1da177e4
LT
729 return err;
730}
731
1da177e4
LT
732/*
733 * FPU state for core dumps.
60b3b9af
RM
734 * This is only used for a.out dumps now.
735 * It is declared generically using elf_fpregset_t (which is
736 * struct user_i387_struct) but is in fact only used for 32-bit
737 * dumps, so on 64-bit it is really struct user_i387_ia32_struct.
1da177e4 738 */
3b095a04 739int dump_fpu(struct pt_regs *regs, struct user_i387_struct *fpu)
1da177e4 740{
1da177e4 741 struct task_struct *tsk = current;
f668964e 742 int fpvalid;
1da177e4
LT
743
744 fpvalid = !!used_math();
60b3b9af
RM
745 if (fpvalid)
746 fpvalid = !fpregs_get(tsk, NULL,
747 0, sizeof(struct user_i387_ia32_struct),
748 fpu, NULL);
1da177e4
LT
749
750 return fpvalid;
751}
129f6946 752EXPORT_SYMBOL(dump_fpu);
1da177e4 753
60b3b9af 754#endif /* CONFIG_X86_32 || CONFIG_IA32_EMULATION */