]> git.proxmox.com Git - mirror_ubuntu-artful-kernel.git/blame - arch/x86/kernel/i8253.c
pxafb: lcsr1 is unused without CONFIG_FB_PXA_OVERLAY
[mirror_ubuntu-artful-kernel.git] / arch / x86 / kernel / i8253.c
CommitLineData
8d016ef1 1/*
835c34a1 2 * 8253/PIT functions
8d016ef1
JS
3 *
4 */
e9e2cdb4 5#include <linux/clockchips.h>
18de5bc4 6#include <linux/interrupt.h>
c8344bc2 7#include <linux/spinlock.h>
8d016ef1 8#include <linux/jiffies.h>
8d016ef1 9#include <linux/module.h>
c8344bc2
JSR
10#include <linux/delay.h>
11#include <linux/init.h>
12#include <linux/io.h>
8d016ef1 13
8d016ef1 14#include <asm/i8253.h>
4713e22c 15#include <asm/hpet.h>
c8344bc2 16#include <asm/smp.h>
8d016ef1 17
8d016ef1
JS
18DEFINE_SPINLOCK(i8253_lock);
19EXPORT_SYMBOL(i8253_lock);
20
1a0c009a
TG
21#ifdef CONFIG_X86_32
22static void pit_disable_clocksource(void);
23#else
24static inline void pit_disable_clocksource(void) { }
25#endif
26
e9e2cdb4
TG
27/*
28 * HPET replaces the PIT, when enabled. So we need to know, which of
29 * the two timers is used
30 */
31struct clock_event_device *global_clock_event;
32
33/*
34 * Initialize the PIT timer.
35 *
36 * This is also called after resume to bring the PIT into operation again.
37 */
38static void init_pit_timer(enum clock_event_mode mode,
39 struct clock_event_device *evt)
40{
5f627f8e 41 spin_lock(&i8253_lock);
e9e2cdb4 42
c8344bc2 43 switch (mode) {
e9e2cdb4
TG
44 case CLOCK_EVT_MODE_PERIODIC:
45 /* binary, mode 2, LSB/MSB, ch 0 */
466eed22
AC
46 outb_pit(0x34, PIT_MODE);
47 outb_pit(LATCH & 0xff , PIT_CH0); /* LSB */
48 outb_pit(LATCH >> 8 , PIT_CH0); /* MSB */
e9e2cdb4
TG
49 break;
50
e9e2cdb4
TG
51 case CLOCK_EVT_MODE_SHUTDOWN:
52 case CLOCK_EVT_MODE_UNUSED:
7671988b
TG
53 if (evt->mode == CLOCK_EVT_MODE_PERIODIC ||
54 evt->mode == CLOCK_EVT_MODE_ONESHOT) {
466eed22
AC
55 outb_pit(0x30, PIT_MODE);
56 outb_pit(0, PIT_CH0);
57 outb_pit(0, PIT_CH0);
7671988b 58 }
1a0c009a 59 pit_disable_clocksource();
18de5bc4
TG
60 break;
61
6b3964cd 62 case CLOCK_EVT_MODE_ONESHOT:
e9e2cdb4 63 /* One shot setup */
1a0c009a 64 pit_disable_clocksource();
466eed22 65 outb_pit(0x38, PIT_MODE);
18de5bc4
TG
66 break;
67
68 case CLOCK_EVT_MODE_RESUME:
69 /* Nothing to do here */
e9e2cdb4
TG
70 break;
71 }
5f627f8e 72 spin_unlock(&i8253_lock);
e9e2cdb4
TG
73}
74
75/*
76 * Program the next event in oneshot mode
77 *
78 * Delta is given in PIT ticks
79 */
80static int pit_next_event(unsigned long delta, struct clock_event_device *evt)
8d016ef1 81{
5f627f8e 82 spin_lock(&i8253_lock);
466eed22
AC
83 outb_pit(delta & 0xff , PIT_CH0); /* LSB */
84 outb_pit(delta >> 8 , PIT_CH0); /* MSB */
5f627f8e 85 spin_unlock(&i8253_lock);
e9e2cdb4
TG
86
87 return 0;
88}
89
90/*
91 * On UP the PIT can serve all of the possible timer functions. On SMP systems
92 * it can be solely used for the global tick.
93 *
27b46d76 94 * The profiling and update capabilities are switched off once the local apic is
e9e2cdb4
TG
95 * registered. This mechanism replaces the previous #ifdef LOCAL_APIC -
96 * !using_apic_timer decisions in do_timer_interrupt_hook()
97 */
c8344bc2 98static struct clock_event_device pit_ce = {
e9e2cdb4
TG
99 .name = "pit",
100 .features = CLOCK_EVT_FEAT_PERIODIC | CLOCK_EVT_FEAT_ONESHOT,
101 .set_mode = init_pit_timer,
102 .set_next_event = pit_next_event,
103 .shift = 32,
104 .irq = 0,
105};
106
107/*
108 * Initialize the conversion factor and the min/max deltas of the clock event
109 * structure and register the clock event source with the framework.
110 */
111void __init setup_pit_timer(void)
112{
113 /*
114 * Start pit with the boot cpu mask and make it global after the
115 * IO_APIC has been initialized.
116 */
c8344bc2
JSR
117 pit_ce.cpumask = cpumask_of(smp_processor_id());
118 pit_ce.mult = div_sc(CLOCK_TICK_RATE, NSEC_PER_SEC, pit_ce.shift);
119 pit_ce.max_delta_ns = clockevent_delta2ns(0x7FFF, &pit_ce);
120 pit_ce.min_delta_ns = clockevent_delta2ns(0xF, &pit_ce);
121
122 clockevents_register_device(&pit_ce);
123 global_clock_event = &pit_ce;
8d016ef1 124}
5d0cf410 125
f5e0e93f 126#ifndef CONFIG_X86_64
5d0cf410
JS
127/*
128 * Since the PIT overflows every tick, its not very useful
129 * to just read by itself. So use jiffies to emulate a free
130 * running counter:
131 */
132static cycle_t pit_read(void)
133{
c8344bc2
JSR
134 static int old_count;
135 static u32 old_jifs;
5d0cf410
JS
136 unsigned long flags;
137 int count;
6415ce9a 138 u32 jifs;
5d0cf410
JS
139
140 spin_lock_irqsave(&i8253_lock, flags);
e9e2cdb4 141 /*
6415ce9a
JS
142 * Although our caller may have the read side of xtime_lock,
143 * this is now a seqlock, and we are cheating in this routine
144 * by having side effects on state that we cannot undo if
145 * there is a collision on the seqlock and our caller has to
146 * retry. (Namely, old_jifs and old_count.) So we must treat
147 * jiffies as volatile despite the lock. We read jiffies
148 * before latching the timer count to guarantee that although
149 * the jiffies value might be older than the count (that is,
150 * the counter may underflow between the last point where
151 * jiffies was incremented and the point where we latch the
152 * count), it cannot be newer.
153 */
154 jifs = jiffies;
466eed22
AC
155 outb_pit(0x00, PIT_MODE); /* latch the count ASAP */
156 count = inb_pit(PIT_CH0); /* read the latched count */
157 count |= inb_pit(PIT_CH0) << 8;
5d0cf410
JS
158
159 /* VIA686a test code... reset the latch if count > max + 1 */
160 if (count > LATCH) {
466eed22
AC
161 outb_pit(0x34, PIT_MODE);
162 outb_pit(LATCH & 0xff, PIT_CH0);
163 outb_pit(LATCH >> 8, PIT_CH0);
5d0cf410
JS
164 count = LATCH - 1;
165 }
5d0cf410 166
6415ce9a
JS
167 /*
168 * It's possible for count to appear to go the wrong way for a
169 * couple of reasons:
170 *
171 * 1. The timer counter underflows, but we haven't handled the
172 * resulting interrupt and incremented jiffies yet.
173 * 2. Hardware problem with the timer, not giving us continuous time,
174 * the counter does small "jumps" upwards on some Pentium systems,
175 * (see c't 95/10 page 335 for Neptun bug.)
176 *
177 * Previous attempts to handle these cases intelligently were
178 * buggy, so we just do the simple thing now.
179 */
c8344bc2 180 if (count > old_count && jifs == old_jifs)
6415ce9a 181 count = old_count;
c8344bc2 182
6415ce9a
JS
183 old_count = count;
184 old_jifs = jifs;
185
186 spin_unlock_irqrestore(&i8253_lock, flags);
5d0cf410 187
6415ce9a 188 count = (LATCH - 1) - count;
5d0cf410
JS
189
190 return (cycle_t)(jifs * LATCH) + count;
191}
192
c8344bc2
JSR
193static struct clocksource pit_cs = {
194 .name = "pit",
195 .rating = 110,
196 .read = pit_read,
197 .mask = CLOCKSOURCE_MASK(32),
198 .mult = 0,
199 .shift = 20,
5d0cf410
JS
200};
201
1a0c009a
TG
202static void pit_disable_clocksource(void)
203{
204 /*
205 * Use mult to check whether it is registered or not
206 */
c8344bc2
JSR
207 if (pit_cs.mult) {
208 clocksource_unregister(&pit_cs);
209 pit_cs.mult = 0;
1a0c009a
TG
210 }
211}
212
5d0cf410
JS
213static int __init init_pit_clocksource(void)
214{
316da3b3
TG
215 /*
216 * Several reasons not to register PIT as a clocksource:
217 *
218 * - On SMP PIT does not scale due to i8253_lock
219 * - when HPET is enabled
220 * - when local APIC timer is active (PIT is switched off)
221 */
222 if (num_possible_cpus() > 1 || is_hpet_enabled() ||
c8344bc2 223 pit_ce.mode != CLOCK_EVT_MODE_PERIODIC)
5d0cf410
JS
224 return 0;
225
c8344bc2
JSR
226 pit_cs.mult = clocksource_hz2mult(CLOCK_TICK_RATE, pit_cs.shift);
227
228 return clocksource_register(&pit_cs);
5d0cf410 229}
6bb74df4 230arch_initcall(init_pit_clocksource);
f5e0e93f 231
c8344bc2 232#endif /* !CONFIG_X86_64 */