]> git.proxmox.com Git - mirror_ubuntu-artful-kernel.git/blame - arch/x86/kernel/irqinit_32.c
x86: use identical loop constructs in 32-bit and 64-bit native_init_IRQ()
[mirror_ubuntu-artful-kernel.git] / arch / x86 / kernel / irqinit_32.c
CommitLineData
1da177e4
LT
1#include <linux/errno.h>
2#include <linux/signal.h>
3#include <linux/sched.h>
4#include <linux/ioport.h>
5#include <linux/interrupt.h>
6#include <linux/slab.h>
7#include <linux/random.h>
1da177e4
LT
8#include <linux/init.h>
9#include <linux/kernel_stat.h>
10#include <linux/sysdev.h>
11#include <linux/bitops.h>
aa09e6cd
JSR
12#include <linux/io.h>
13#include <linux/delay.h>
1da177e4 14
1da177e4
LT
15#include <asm/atomic.h>
16#include <asm/system.h>
1da177e4
LT
17#include <asm/timer.h>
18#include <asm/pgtable.h>
1da177e4
LT
19#include <asm/desc.h>
20#include <asm/apic.h>
8e6dafd6 21#include <asm/setup.h>
1da177e4 22#include <asm/i8259.h>
aa09e6cd 23#include <asm/traps.h>
1da177e4 24
1da177e4
LT
25
26/*
27 * Note that on a 486, we don't want to do a SIGFPE on an irq13
28 * as the irq is unreliable, and exception 16 works correctly
29 * (ie as explained in the intel literature). On a 386, you
30 * can't use exception 16 due to bad IBM design, so we have to
31 * rely on the less exact irq13.
32 *
33 * Careful.. Not only is IRQ13 unreliable, but it is also
34 * leads to races. IBM designers who came up with it should
35 * be shot.
36 */
1da177e4 37
7d12e780 38static irqreturn_t math_error_irq(int cpl, void *dev_id)
1da177e4 39{
aa09e6cd 40 outb(0, 0xF0);
1da177e4
LT
41 if (ignore_fpu_irq || !boot_cpu_data.hard_math)
42 return IRQ_NONE;
65ea5b03 43 math_error((void __user *)get_irq_regs()->ip);
1da177e4
LT
44 return IRQ_HANDLED;
45}
46
47/*
48 * New motherboards sometimes make IRQ 13 be a PCI interrupt,
49 * so allow interrupt sharing.
50 */
6a61f6a5
TG
51static struct irqaction fpu_irq = {
52 .handler = math_error_irq,
6a61f6a5
TG
53 .name = "fpu",
54};
1da177e4 55
2ae111cd
CG
56/*
57 * IRQ2 is cascade interrupt to second interrupt controller
58 */
59static struct irqaction irq2 = {
60 .handler = no_action,
2ae111cd
CG
61 .name = "cascade",
62};
63
497c9a19
YL
64DEFINE_PER_CPU(vector_irq_t, vector_irq) = {
65 [0 ... IRQ0_VECTOR - 1] = -1,
66 [IRQ0_VECTOR] = 0,
67 [IRQ1_VECTOR] = 1,
68 [IRQ2_VECTOR] = 2,
69 [IRQ3_VECTOR] = 3,
70 [IRQ4_VECTOR] = 4,
71 [IRQ5_VECTOR] = 5,
72 [IRQ6_VECTOR] = 6,
73 [IRQ7_VECTOR] = 7,
74 [IRQ8_VECTOR] = 8,
75 [IRQ9_VECTOR] = 9,
76 [IRQ10_VECTOR] = 10,
77 [IRQ11_VECTOR] = 11,
78 [IRQ12_VECTOR] = 12,
79 [IRQ13_VECTOR] = 13,
80 [IRQ14_VECTOR] = 14,
81 [IRQ15_VECTOR] = 15,
82 [IRQ15_VECTOR + 1 ... NR_VECTORS - 1] = -1
83};
84
b77b881f
YL
85int vector_used_by_percpu_irq(unsigned int vector)
86{
87 int cpu;
88
89 for_each_online_cpu(cpu) {
90 if (per_cpu(vector_irq, cpu)[vector] != -1)
91 return 1;
92 }
93
94 return 0;
95}
96
7371d9fc
PE
97static void __init init_ISA_irqs(void)
98{
99 int i;
100
101#ifdef CONFIG_X86_LOCAL_APIC
102 init_bsp_APIC();
103#endif
104 init_8259A(0);
105
106 /*
107 * 16 old-style INTA-cycle interrupts:
108 */
109 for (i = 0; i < NR_IRQS_LEGACY; i++) {
110 struct irq_desc *desc = irq_to_desc(i);
111
112 desc->status = IRQ_DISABLED;
113 desc->action = NULL;
114 desc->depth = 1;
115
116 set_irq_chip_and_handler_name(i, &i8259A_chip,
117 handle_level_irq, "XT");
118 }
119}
120
d3561b7f
RR
121/* Overridden in paravirt.c */
122void init_IRQ(void) __attribute__((weak, alias("native_init_IRQ")));
123
36290d87
PE
124static void __init smp_intr_init(void)
125{
126#if defined(CONFIG_X86_LOCAL_APIC) && defined(CONFIG_SMP)
127 /*
128 * The reschedule interrupt is a CPU-to-CPU reschedule-helper
129 * IPI, driven by wakeup.
130 */
131 alloc_intr_gate(RESCHEDULE_VECTOR, reschedule_interrupt);
132
133 /* IPIs for invalidation */
134 alloc_intr_gate(INVALIDATE_TLB_VECTOR_START+0, invalidate_interrupt0);
135 alloc_intr_gate(INVALIDATE_TLB_VECTOR_START+1, invalidate_interrupt1);
136 alloc_intr_gate(INVALIDATE_TLB_VECTOR_START+2, invalidate_interrupt2);
137 alloc_intr_gate(INVALIDATE_TLB_VECTOR_START+3, invalidate_interrupt3);
138 alloc_intr_gate(INVALIDATE_TLB_VECTOR_START+4, invalidate_interrupt4);
139 alloc_intr_gate(INVALIDATE_TLB_VECTOR_START+5, invalidate_interrupt5);
140 alloc_intr_gate(INVALIDATE_TLB_VECTOR_START+6, invalidate_interrupt6);
141 alloc_intr_gate(INVALIDATE_TLB_VECTOR_START+7, invalidate_interrupt7);
142
143 /* IPI for generic function call */
144 alloc_intr_gate(CALL_FUNCTION_VECTOR, call_function_interrupt);
145
146 /* IPI for single call function */
147 alloc_intr_gate(CALL_FUNCTION_SINGLE_VECTOR,
148 call_function_single_interrupt);
149
150 /* Low priority IPI to cleanup after moving an irq */
151 set_intr_gate(IRQ_MOVE_CLEANUP_VECTOR, irq_move_cleanup_interrupt);
152 set_bit(IRQ_MOVE_CLEANUP_VECTOR, used_vectors);
153#endif
154}
155
f4651452
PE
156/**
157 * x86_quirk_pre_intr_init - initialisation prior to setting up interrupt vectors
158 *
159 * Description:
160 * Perform any necessary interrupt initialisation prior to setting up
161 * the "ordinary" interrupt call gates. For legacy reasons, the ISA
162 * interrupts should be initialised here if the machine emulates a PC
163 * in any way.
164 **/
165static void __init x86_quirk_pre_intr_init(void)
166{
167 if (x86_quirks->arch_pre_intr_init) {
168 if (x86_quirks->arch_pre_intr_init())
169 return;
170 }
171 init_ISA_irqs();
172}
173
22813c45 174static void __init apic_intr_init(void)
1da177e4 175{
36290d87 176 smp_intr_init();
2ae111cd
CG
177
178#ifdef CONFIG_X86_LOCAL_APIC
179 /* self generated IPI for local APIC timer */
180 alloc_intr_gate(LOCAL_TIMER_VECTOR, apic_timer_interrupt);
181
acaabe79
DS
182 /* generic IPI for platform specific use */
183 alloc_intr_gate(GENERIC_INTERRUPT_VECTOR, generic_interrupt);
184
2ae111cd
CG
185 /* IPI vectors for APIC spurious and error interrupts */
186 alloc_intr_gate(SPURIOUS_APIC_VECTOR, spurious_interrupt);
187 alloc_intr_gate(ERROR_APIC_VECTOR, error_interrupt);
188#endif
189
190#if defined(CONFIG_X86_LOCAL_APIC) && defined(CONFIG_X86_MCE_P4THERMAL)
191 /* thermal monitor LVT interrupt */
192 alloc_intr_gate(THERMAL_APIC_VECTOR, thermal_interrupt);
193#endif
22813c45
PE
194}
195
196void __init native_init_IRQ(void)
197{
198 int i;
199
200 /* Execute any quirks before the call gates are initialised: */
201 x86_quirk_pre_intr_init();
202
203 /*
204 * Cover the whole vector space, no vector can escape
205 * us. (some of these will be overridden and become
206 * 'special' SMP interrupts)
207 */
d3496c85 208 for (i = FIRST_EXTERNAL_VECTOR; i < NR_VECTORS; i++) {
22813c45
PE
209 /* SYSCALL_VECTOR was reserved in trap_init. */
210 if (i != SYSCALL_VECTOR)
211 set_intr_gate(i, interrupt[i-FIRST_EXTERNAL_VECTOR]);
212 }
213
214 apic_intr_init();
2ae111cd
CG
215
216 if (!acpi_ioapic)
217 setup_irq(2, &irq2);
218
8e6dafd6
IM
219 /*
220 * Call quirks after call gates are initialised (usually add in
221 * the architecture specific gates):
1da177e4 222 */
8e6dafd6 223 x86_quirk_intr_init();
1da177e4 224
1da177e4
LT
225 /*
226 * External FPU? Set up irq13 if so, for
227 * original braindamaged IBM FERR coupling.
228 */
229 if (boot_cpu_data.hard_math && !cpu_has_fpu)
230 setup_irq(FPU_IRQ, &fpu_irq);
231
232 irq_ctx_init(smp_processor_id());
233}