]> git.proxmox.com Git - mirror_ubuntu-artful-kernel.git/blame - arch/x86/kernel/process_64.c
x86/smp/boot: Add cmdline "cpu_init_udelay=N" to specify cpu_up() delay
[mirror_ubuntu-artful-kernel.git] / arch / x86 / kernel / process_64.c
CommitLineData
1da177e4 1/*
1da177e4
LT
2 * Copyright (C) 1995 Linus Torvalds
3 *
4 * Pentium III FXSR, SSE support
5 * Gareth Hughes <gareth@valinux.com>, May 2000
6612538c 6 *
1da177e4
LT
7 * X86-64 port
8 * Andi Kleen.
76e4f660
AR
9 *
10 * CPU hotplug support - ashok.raj@intel.com
1da177e4
LT
11 */
12
13/*
14 * This file handles the architecture-dependent parts of process handling..
15 */
16
76e4f660 17#include <linux/cpu.h>
1da177e4
LT
18#include <linux/errno.h>
19#include <linux/sched.h>
6612538c 20#include <linux/fs.h>
1da177e4
LT
21#include <linux/kernel.h>
22#include <linux/mm.h>
23#include <linux/elfcore.h>
24#include <linux/smp.h>
25#include <linux/slab.h>
26#include <linux/user.h>
1da177e4
LT
27#include <linux/interrupt.h>
28#include <linux/delay.h>
6612538c 29#include <linux/module.h>
1da177e4 30#include <linux/ptrace.h>
95833c83 31#include <linux/notifier.h>
c6fd91f0 32#include <linux/kprobes.h>
1eeb66a1 33#include <linux/kdebug.h>
529e25f6 34#include <linux/prctl.h>
7de08b4e
GP
35#include <linux/uaccess.h>
36#include <linux/io.h>
8b96f011 37#include <linux/ftrace.h>
1da177e4 38
1da177e4 39#include <asm/pgtable.h>
1da177e4
LT
40#include <asm/processor.h>
41#include <asm/i387.h>
1361b83a 42#include <asm/fpu-internal.h>
1da177e4 43#include <asm/mmu_context.h>
1da177e4 44#include <asm/prctl.h>
1da177e4
LT
45#include <asm/desc.h>
46#include <asm/proto.h>
47#include <asm/ia32.h>
95833c83 48#include <asm/idle.h>
bbc1f698 49#include <asm/syscalls.h>
66cb5917 50#include <asm/debugreg.h>
f05e798a 51#include <asm/switch_to.h>
1da177e4
LT
52
53asmlinkage extern void ret_from_fork(void);
54
c38e5038 55__visible DEFINE_PER_CPU(unsigned long, rsp_scratch);
1da177e4 56
6612538c 57/* Prints also some state that isn't saved in the pt_regs */
e2ce07c8 58void __show_regs(struct pt_regs *regs, int all)
1da177e4
LT
59{
60 unsigned long cr0 = 0L, cr2 = 0L, cr3 = 0L, cr4 = 0L, fs, gs, shadowgs;
bb1995d5 61 unsigned long d0, d1, d2, d3, d6, d7;
6612538c
HS
62 unsigned int fsindex, gsindex;
63 unsigned int ds, cs, es;
814e2c84 64
d015a092 65 printk(KERN_DEFAULT "RIP: %04lx:[<%016lx>] ", regs->cs & 0xffff, regs->ip);
5f01c988 66 printk_address(regs->ip);
d015a092 67 printk(KERN_DEFAULT "RSP: %04lx:%016lx EFLAGS: %08lx\n", regs->ss,
8092c654 68 regs->sp, regs->flags);
d015a092 69 printk(KERN_DEFAULT "RAX: %016lx RBX: %016lx RCX: %016lx\n",
65ea5b03 70 regs->ax, regs->bx, regs->cx);
d015a092 71 printk(KERN_DEFAULT "RDX: %016lx RSI: %016lx RDI: %016lx\n",
65ea5b03 72 regs->dx, regs->si, regs->di);
d015a092 73 printk(KERN_DEFAULT "RBP: %016lx R08: %016lx R09: %016lx\n",
65ea5b03 74 regs->bp, regs->r8, regs->r9);
d015a092 75 printk(KERN_DEFAULT "R10: %016lx R11: %016lx R12: %016lx\n",
7de08b4e 76 regs->r10, regs->r11, regs->r12);
d015a092 77 printk(KERN_DEFAULT "R13: %016lx R14: %016lx R15: %016lx\n",
7de08b4e 78 regs->r13, regs->r14, regs->r15);
1da177e4 79
7de08b4e
GP
80 asm("movl %%ds,%0" : "=r" (ds));
81 asm("movl %%cs,%0" : "=r" (cs));
82 asm("movl %%es,%0" : "=r" (es));
1da177e4
LT
83 asm("movl %%fs,%0" : "=r" (fsindex));
84 asm("movl %%gs,%0" : "=r" (gsindex));
85
86 rdmsrl(MSR_FS_BASE, fs);
7de08b4e
GP
87 rdmsrl(MSR_GS_BASE, gs);
88 rdmsrl(MSR_KERNEL_GS_BASE, shadowgs);
1da177e4 89
e2ce07c8
PE
90 if (!all)
91 return;
1da177e4 92
f51c9452
GOC
93 cr0 = read_cr0();
94 cr2 = read_cr2();
95 cr3 = read_cr3();
1e02ce4c 96 cr4 = __read_cr4();
1da177e4 97
d015a092 98 printk(KERN_DEFAULT "FS: %016lx(%04x) GS:%016lx(%04x) knlGS:%016lx\n",
7de08b4e 99 fs, fsindex, gs, gsindex, shadowgs);
d015a092 100 printk(KERN_DEFAULT "CS: %04x DS: %04x ES: %04x CR0: %016lx\n", cs, ds,
8092c654 101 es, cr0);
d015a092 102 printk(KERN_DEFAULT "CR2: %016lx CR3: %016lx CR4: %016lx\n", cr2, cr3,
8092c654 103 cr4);
bb1995d5
AS
104
105 get_debugreg(d0, 0);
106 get_debugreg(d1, 1);
107 get_debugreg(d2, 2);
bb1995d5
AS
108 get_debugreg(d3, 3);
109 get_debugreg(d6, 6);
110 get_debugreg(d7, 7);
4338774c
DJ
111
112 /* Only print out debug registers if they are in their non-default state. */
113 if ((d0 == 0) && (d1 == 0) && (d2 == 0) && (d3 == 0) &&
114 (d6 == DR6_RESERVED) && (d7 == 0x400))
115 return;
116
117 printk(KERN_DEFAULT "DR0: %016lx DR1: %016lx DR2: %016lx\n", d0, d1, d2);
d015a092 118 printk(KERN_DEFAULT "DR3: %016lx DR6: %016lx DR7: %016lx\n", d3, d6, d7);
4338774c 119
1da177e4
LT
120}
121
1da177e4
LT
122void release_thread(struct task_struct *dead_task)
123{
124 if (dead_task->mm) {
125 if (dead_task->mm->context.size) {
349eab6e 126 pr_warn("WARNING: dead process %s still has LDT? <%p/%d>\n",
c767a54b
JP
127 dead_task->comm,
128 dead_task->mm->context.ldt,
129 dead_task->mm->context.size);
1da177e4
LT
130 BUG();
131 }
132 }
133}
134
135static inline void set_32bit_tls(struct task_struct *t, int tls, u32 addr)
136{
6612538c 137 struct user_desc ud = {
1da177e4
LT
138 .base_addr = addr,
139 .limit = 0xfffff,
140 .seg_32bit = 1,
141 .limit_in_pages = 1,
142 .useable = 1,
143 };
ade1af77 144 struct desc_struct *desc = t->thread.tls_array;
1da177e4 145 desc += tls;
80fbb69a 146 fill_ldt(desc, &ud);
1da177e4
LT
147}
148
149static inline u32 read_32bit_tls(struct task_struct *t, int tls)
150{
91394eb0 151 return get_desc_base(&t->thread.tls_array[tls]);
1da177e4
LT
152}
153
6f2c55b8 154int copy_thread(unsigned long clone_flags, unsigned long sp,
afa86fc4 155 unsigned long arg, struct task_struct *p)
1da177e4
LT
156{
157 int err;
7de08b4e 158 struct pt_regs *childregs;
1da177e4
LT
159 struct task_struct *me = current;
160
7076aada
AV
161 p->thread.sp0 = (unsigned long)task_stack_page(p) + THREAD_SIZE;
162 childregs = task_pt_regs(p);
faca6227 163 p->thread.sp = (unsigned long) childregs;
e4f17c43 164 set_tsk_thread_flag(p, TIF_FORK);
66cb5917 165 p->thread.io_bitmap_ptr = NULL;
1da177e4 166
ada85708 167 savesegment(gs, p->thread.gsindex);
7ce5a2b9 168 p->thread.gs = p->thread.gsindex ? 0 : me->thread.gs;
ada85708 169 savesegment(fs, p->thread.fsindex);
7ce5a2b9 170 p->thread.fs = p->thread.fsindex ? 0 : me->thread.fs;
ada85708
JF
171 savesegment(es, p->thread.es);
172 savesegment(ds, p->thread.ds);
7076aada
AV
173 memset(p->thread.ptrace_bps, 0, sizeof(p->thread.ptrace_bps));
174
1d4b4b29 175 if (unlikely(p->flags & PF_KTHREAD)) {
7076aada
AV
176 /* kernel thread */
177 memset(childregs, 0, sizeof(struct pt_regs));
178 childregs->sp = (unsigned long)childregs;
179 childregs->ss = __KERNEL_DS;
180 childregs->bx = sp; /* function */
181 childregs->bp = arg;
182 childregs->orig_ax = -1;
183 childregs->cs = __KERNEL_CS | get_kernel_rpl();
1adfa76a 184 childregs->flags = X86_EFLAGS_IF | X86_EFLAGS_FIXED;
7076aada
AV
185 return 0;
186 }
1d4b4b29 187 *childregs = *current_pt_regs();
7076aada
AV
188
189 childregs->ax = 0;
1d4b4b29
AV
190 if (sp)
191 childregs->sp = sp;
1da177e4 192
66cb5917 193 err = -ENOMEM;
d3a4f48d 194 if (unlikely(test_tsk_thread_flag(me, TIF_IO_BITMAP))) {
cced4022
TM
195 p->thread.io_bitmap_ptr = kmemdup(me->thread.io_bitmap_ptr,
196 IO_BITMAP_BYTES, GFP_KERNEL);
1da177e4
LT
197 if (!p->thread.io_bitmap_ptr) {
198 p->thread.io_bitmap_max = 0;
199 return -ENOMEM;
200 }
d3a4f48d 201 set_tsk_thread_flag(p, TIF_IO_BITMAP);
6612538c 202 }
1da177e4
LT
203
204 /*
205 * Set a new TLS for the child thread?
206 */
207 if (clone_flags & CLONE_SETTLS) {
208#ifdef CONFIG_IA32_EMULATION
72c6fb4f 209 if (is_ia32_task())
efd1ca52 210 err = do_set_thread_area(p, -1,
65ea5b03 211 (struct user_desc __user *)childregs->si, 0);
7de08b4e
GP
212 else
213#endif
214 err = do_arch_prctl(p, ARCH_SET_FS, childregs->r8);
215 if (err)
1da177e4
LT
216 goto out;
217 }
218 err = 0;
219out:
220 if (err && p->thread.io_bitmap_ptr) {
221 kfree(p->thread.io_bitmap_ptr);
222 p->thread.io_bitmap_max = 0;
223 }
66cb5917 224
1da177e4
LT
225 return err;
226}
227
e634d8fc
PA
228static void
229start_thread_common(struct pt_regs *regs, unsigned long new_ip,
230 unsigned long new_sp,
231 unsigned int _cs, unsigned int _ss, unsigned int _ds)
513ad84b 232{
ada85708 233 loadsegment(fs, 0);
e634d8fc
PA
234 loadsegment(es, _ds);
235 loadsegment(ds, _ds);
513ad84b
IM
236 load_gs_index(0);
237 regs->ip = new_ip;
238 regs->sp = new_sp;
e634d8fc
PA
239 regs->cs = _cs;
240 regs->ss = _ss;
a6f05a6a 241 regs->flags = X86_EFLAGS_IF;
1daeaa31 242 force_iret();
513ad84b 243}
e634d8fc
PA
244
245void
246start_thread(struct pt_regs *regs, unsigned long new_ip, unsigned long new_sp)
247{
248 start_thread_common(regs, new_ip, new_sp,
249 __USER_CS, __USER_DS, 0);
250}
513ad84b 251
a6f05a6a
PA
252#ifdef CONFIG_IA32_EMULATION
253void start_thread_ia32(struct pt_regs *regs, u32 new_ip, u32 new_sp)
254{
e634d8fc 255 start_thread_common(regs, new_ip, new_sp,
d1a797f3
PA
256 test_thread_flag(TIF_X32)
257 ? __USER_CS : __USER32_CS,
258 __USER_DS, __USER_DS);
a6f05a6a
PA
259}
260#endif
513ad84b 261
1da177e4
LT
262/*
263 * switch_to(x,y) should switch tasks from x to y.
264 *
6612538c 265 * This could still be optimized:
1da177e4
LT
266 * - fold all the options into a flag word and test it with a single test.
267 * - could test fs/gs bitsliced
099f318b
AK
268 *
269 * Kprobes not supported here. Set the probe on schedule instead.
8b96f011 270 * Function graph tracer not supported too.
1da177e4 271 */
35ea7903 272__visible __notrace_funcgraph struct task_struct *
a88cde13 273__switch_to(struct task_struct *prev_p, struct task_struct *next_p)
1da177e4 274{
87b935a0
JF
275 struct thread_struct *prev = &prev_p->thread;
276 struct thread_struct *next = &next_p->thread;
6612538c 277 int cpu = smp_processor_id();
24933b82 278 struct tss_struct *tss = &per_cpu(cpu_tss, cpu);
478de5a9 279 unsigned fsindex, gsindex;
34ddc81a 280 fpu_switch_t fpu;
e07e23e1 281
7e16838d 282 fpu = switch_fpu_prepare(prev_p, next_p, cpu);
4903062b 283
478de5a9
JF
284 /* We must save %fs and %gs before load_TLS() because
285 * %fs and %gs may be cleared by load_TLS().
286 *
287 * (e.g. xen_load_tls())
288 */
289 savesegment(fs, fsindex);
290 savesegment(gs, gsindex);
291
f647d7c1
AL
292 /*
293 * Load TLS before restoring any segments so that segment loads
294 * reference the correct GDT entries.
295 */
1da177e4
LT
296 load_TLS(next, cpu);
297
3fe0a63e 298 /*
f647d7c1
AL
299 * Leave lazy mode, flushing any hypercalls made here. This
300 * must be done after loading TLS entries in the GDT but before
301 * loading segments that might reference them, and and it must
302 * be done before math_state_restore, so the TS bit is up to
303 * date.
3fe0a63e 304 */
224101ed 305 arch_end_context_switch(next_p);
3fe0a63e 306
f647d7c1
AL
307 /* Switch DS and ES.
308 *
309 * Reading them only returns the selectors, but writing them (if
310 * nonzero) loads the full descriptor from the GDT or LDT. The
311 * LDT for next is loaded in switch_mm, and the GDT is loaded
312 * above.
313 *
314 * We therefore need to write new values to the segment
315 * registers on every context switch unless both the new and old
316 * values are zero.
317 *
318 * Note that we don't need to do anything for CS and SS, as
319 * those are saved and restored as part of pt_regs.
320 */
321 savesegment(es, prev->es);
322 if (unlikely(next->es | prev->es))
323 loadsegment(es, next->es);
324
325 savesegment(ds, prev->ds);
326 if (unlikely(next->ds | prev->ds))
327 loadsegment(ds, next->ds);
328
7de08b4e 329 /*
1da177e4 330 * Switch FS and GS.
87b935a0 331 *
f647d7c1
AL
332 * These are even more complicated than FS and GS: they have
333 * 64-bit bases are that controlled by arch_prctl. Those bases
334 * only differ from the values in the GDT or LDT if the selector
335 * is 0.
336 *
337 * Loading the segment register resets the hidden base part of
338 * the register to 0 or the value from the GDT / LDT. If the
339 * next base address zero, writing 0 to the segment register is
340 * much faster than using wrmsr to explicitly zero the base.
341 *
342 * The thread_struct.fs and thread_struct.gs values are 0
343 * if the fs and gs bases respectively are not overridden
344 * from the values implied by fsindex and gsindex. They
345 * are nonzero, and store the nonzero base addresses, if
346 * the bases are overridden.
347 *
348 * (fs != 0 && fsindex != 0) || (gs != 0 && gsindex != 0) should
349 * be impossible.
350 *
351 * Therefore we need to reload the segment registers if either
352 * the old or new selector is nonzero, and we need to override
353 * the base address if next thread expects it to be overridden.
354 *
355 * This code is unnecessarily slow in the case where the old and
356 * new indexes are zero and the new base is nonzero -- it will
357 * unnecessarily write 0 to the selector before writing the new
358 * base address.
359 *
360 * Note: This all depends on arch_prctl being the only way that
361 * user code can override the segment base. Once wrfsbase and
362 * wrgsbase are enabled, most of this code will need to change.
1da177e4 363 */
87b935a0
JF
364 if (unlikely(fsindex | next->fsindex | prev->fs)) {
365 loadsegment(fs, next->fsindex);
f647d7c1 366
7de08b4e 367 /*
f647d7c1
AL
368 * If user code wrote a nonzero value to FS, then it also
369 * cleared the overridden base address.
370 *
371 * XXX: if user code wrote 0 to FS and cleared the base
372 * address itself, we won't notice and we'll incorrectly
373 * restore the prior base address next time we reschdule
374 * the process.
87b935a0
JF
375 */
376 if (fsindex)
7de08b4e 377 prev->fs = 0;
1da177e4 378 }
87b935a0
JF
379 if (next->fs)
380 wrmsrl(MSR_FS_BASE, next->fs);
381 prev->fsindex = fsindex;
382
383 if (unlikely(gsindex | next->gsindex | prev->gs)) {
384 load_gs_index(next->gsindex);
f647d7c1
AL
385
386 /* This works (and fails) the same way as fsindex above. */
87b935a0 387 if (gsindex)
7de08b4e 388 prev->gs = 0;
1da177e4 389 }
87b935a0
JF
390 if (next->gs)
391 wrmsrl(MSR_KERNEL_GS_BASE, next->gs);
392 prev->gsindex = gsindex;
1da177e4 393
34ddc81a
LT
394 switch_fpu_finish(next_p, fpu);
395
7de08b4e 396 /*
45948d77 397 * Switch the PDA and FPU contexts.
1da177e4 398 */
c6ae41e7 399 this_cpu_write(current_task, next_p);
18bd057b 400
c2daa3be
PZ
401 /*
402 * If it were not for PREEMPT_ACTIVE we could guarantee that the
403 * preempt_count of all tasks was equal here and this would not be
404 * needed.
405 */
406 task_thread_info(prev_p)->saved_preempt_count = this_cpu_read(__preempt_count);
407 this_cpu_write(__preempt_count, task_thread_info(next_p)->saved_preempt_count);
408
b27559a4
AL
409 /* Reload esp0 and ss1. This changes current_thread_info(). */
410 load_sp0(tss, next);
411
1da177e4 412 /*
d3a4f48d 413 * Now maybe reload the debug registers and handle I/O bitmaps
1da177e4 414 */
eee3af4a
MM
415 if (unlikely(task_thread_info(next_p)->flags & _TIF_WORK_CTXSW_NEXT ||
416 task_thread_info(prev_p)->flags & _TIF_WORK_CTXSW_PREV))
d3a4f48d 417 __switch_to_xtra(prev_p, next_p, tss);
1da177e4 418
61f01dd9
AL
419 if (static_cpu_has_bug(X86_BUG_SYSRET_SS_ATTRS)) {
420 /*
421 * AMD CPUs have a misfeature: SYSRET sets the SS selector but
422 * does not update the cached descriptor. As a result, if we
423 * do SYSRET while SS is NULL, we'll end up in user mode with
424 * SS apparently equal to __USER_DS but actually unusable.
425 *
426 * The straightforward workaround would be to fix it up just
427 * before SYSRET, but that would slow down the system call
428 * fast paths. Instead, we ensure that SS is never NULL in
429 * system call context. We do this by replacing NULL SS
430 * selectors at every context switch. SYSCALL sets up a valid
431 * SS, so the only way to get NULL is to re-enter the kernel
432 * from CPL 3 through an interrupt. Since that can't happen
433 * in the same task as a running syscall, we are guaranteed to
434 * context switch between every interrupt vector entry and a
435 * subsequent SYSRET.
436 *
437 * We read SS first because SS reads are much faster than
438 * writes. Out of caution, we force SS to __KERNEL_DS even if
439 * it previously had a different non-NULL value.
440 */
441 unsigned short ss_sel;
442 savesegment(ss, ss_sel);
443 if (ss_sel != __KERNEL_DS)
444 loadsegment(ss, __KERNEL_DS);
445 }
446
1da177e4
LT
447 return prev_p;
448}
449
1da177e4
LT
450void set_personality_64bit(void)
451{
452 /* inherit personality from parent */
453
454 /* Make sure to be in 64bit mode */
6612538c 455 clear_thread_flag(TIF_IA32);
6bd33008 456 clear_thread_flag(TIF_ADDR32);
bb212724 457 clear_thread_flag(TIF_X32);
1da177e4 458
375906f8
SW
459 /* Ensure the corresponding mm is not marked. */
460 if (current->mm)
461 current->mm->context.ia32_compat = 0;
462
1da177e4
LT
463 /* TBD: overwrites user setup. Should have two bits.
464 But 64bit processes have always behaved this way,
465 so it's not too bad. The main problem is just that
6612538c 466 32bit childs are affected again. */
1da177e4
LT
467 current->personality &= ~READ_IMPLIES_EXEC;
468}
469
d1a797f3 470void set_personality_ia32(bool x32)
05d43ed8
PA
471{
472 /* inherit personality from parent */
473
474 /* Make sure to be in 32bit mode */
6bd33008 475 set_thread_flag(TIF_ADDR32);
05d43ed8 476
375906f8 477 /* Mark the associated mm as containing 32-bit tasks. */
d1a797f3
PA
478 if (x32) {
479 clear_thread_flag(TIF_IA32);
480 set_thread_flag(TIF_X32);
b24dc8da
ON
481 if (current->mm)
482 current->mm->context.ia32_compat = TIF_X32;
d1a797f3 483 current->personality &= ~READ_IMPLIES_EXEC;
ce5f7a99
BP
484 /* is_compat_task() uses the presence of the x32
485 syscall bit flag to determine compat status */
486 current_thread_info()->status &= ~TS_COMPAT;
d1a797f3
PA
487 } else {
488 set_thread_flag(TIF_IA32);
489 clear_thread_flag(TIF_X32);
b24dc8da
ON
490 if (current->mm)
491 current->mm->context.ia32_compat = TIF_IA32;
d1a797f3
PA
492 current->personality |= force_personality32;
493 /* Prepare the first "return" to user space */
494 current_thread_info()->status |= TS_COMPAT;
495 }
05d43ed8 496}
febb72a6 497EXPORT_SYMBOL_GPL(set_personality_ia32);
05d43ed8 498
1da177e4
LT
499unsigned long get_wchan(struct task_struct *p)
500{
501 unsigned long stack;
7de08b4e 502 u64 fp, ip;
1da177e4
LT
503 int count = 0;
504
7de08b4e
GP
505 if (!p || p == current || p->state == TASK_RUNNING)
506 return 0;
57eafdc2 507 stack = (unsigned long)task_stack_page(p);
e1e23bb0 508 if (p->thread.sp < stack || p->thread.sp >= stack+THREAD_SIZE)
1da177e4 509 return 0;
faca6227 510 fp = *(u64 *)(p->thread.sp);
7de08b4e 511 do {
a88cde13 512 if (fp < (unsigned long)stack ||
e1e23bb0 513 fp >= (unsigned long)stack+THREAD_SIZE)
7de08b4e 514 return 0;
65ea5b03
PA
515 ip = *(u64 *)(fp+8);
516 if (!in_sched_functions(ip))
517 return ip;
7de08b4e
GP
518 fp = *(u64 *)fp;
519 } while (count++ < 16);
1da177e4
LT
520 return 0;
521}
522
523long do_arch_prctl(struct task_struct *task, int code, unsigned long addr)
7de08b4e
GP
524{
525 int ret = 0;
1da177e4
LT
526 int doit = task == current;
527 int cpu;
528
7de08b4e 529 switch (code) {
1da177e4 530 case ARCH_SET_GS:
84929801 531 if (addr >= TASK_SIZE_OF(task))
7de08b4e 532 return -EPERM;
1da177e4 533 cpu = get_cpu();
7de08b4e 534 /* handle small bases via the GDT because that's faster to
1da177e4 535 switch. */
7de08b4e
GP
536 if (addr <= 0xffffffff) {
537 set_32bit_tls(task, GS_TLS, addr);
538 if (doit) {
1da177e4 539 load_TLS(&task->thread, cpu);
7de08b4e 540 load_gs_index(GS_TLS_SEL);
1da177e4 541 }
7de08b4e 542 task->thread.gsindex = GS_TLS_SEL;
1da177e4 543 task->thread.gs = 0;
7de08b4e 544 } else {
1da177e4
LT
545 task->thread.gsindex = 0;
546 task->thread.gs = addr;
547 if (doit) {
a88cde13 548 load_gs_index(0);
715c85b1 549 ret = wrmsrl_safe(MSR_KERNEL_GS_BASE, addr);
7de08b4e 550 }
1da177e4
LT
551 }
552 put_cpu();
553 break;
554 case ARCH_SET_FS:
555 /* Not strictly needed for fs, but do it for symmetry
556 with gs */
84929801 557 if (addr >= TASK_SIZE_OF(task))
6612538c 558 return -EPERM;
1da177e4 559 cpu = get_cpu();
6612538c 560 /* handle small bases via the GDT because that's faster to
1da177e4 561 switch. */
6612538c 562 if (addr <= 0xffffffff) {
1da177e4 563 set_32bit_tls(task, FS_TLS, addr);
6612538c
HS
564 if (doit) {
565 load_TLS(&task->thread, cpu);
ada85708 566 loadsegment(fs, FS_TLS_SEL);
1da177e4
LT
567 }
568 task->thread.fsindex = FS_TLS_SEL;
569 task->thread.fs = 0;
6612538c 570 } else {
1da177e4
LT
571 task->thread.fsindex = 0;
572 task->thread.fs = addr;
573 if (doit) {
574 /* set the selector to 0 to not confuse
575 __switch_to */
ada85708 576 loadsegment(fs, 0);
715c85b1 577 ret = wrmsrl_safe(MSR_FS_BASE, addr);
1da177e4
LT
578 }
579 }
580 put_cpu();
581 break;
6612538c
HS
582 case ARCH_GET_FS: {
583 unsigned long base;
1da177e4
LT
584 if (task->thread.fsindex == FS_TLS_SEL)
585 base = read_32bit_tls(task, FS_TLS);
a88cde13 586 else if (doit)
1da177e4 587 rdmsrl(MSR_FS_BASE, base);
a88cde13 588 else
1da177e4 589 base = task->thread.fs;
6612538c
HS
590 ret = put_user(base, (unsigned long __user *)addr);
591 break;
1da177e4 592 }
6612538c 593 case ARCH_GET_GS: {
1da177e4 594 unsigned long base;
97c2803c 595 unsigned gsindex;
1da177e4
LT
596 if (task->thread.gsindex == GS_TLS_SEL)
597 base = read_32bit_tls(task, GS_TLS);
97c2803c 598 else if (doit) {
ada85708 599 savesegment(gs, gsindex);
97c2803c
JB
600 if (gsindex)
601 rdmsrl(MSR_KERNEL_GS_BASE, base);
602 else
603 base = task->thread.gs;
7de08b4e 604 } else
1da177e4 605 base = task->thread.gs;
6612538c 606 ret = put_user(base, (unsigned long __user *)addr);
1da177e4
LT
607 break;
608 }
609
610 default:
611 ret = -EINVAL;
612 break;
6612538c 613 }
1da177e4 614
6612538c
HS
615 return ret;
616}
1da177e4
LT
617
618long sys_arch_prctl(int code, unsigned long addr)
619{
620 return do_arch_prctl(current, code, addr);
1da177e4
LT
621}
622
89240ba0
SS
623unsigned long KSTK_ESP(struct task_struct *task)
624{
263042e4 625 return task_pt_regs(task)->sp;
89240ba0 626}