]> git.proxmox.com Git - mirror_ubuntu-artful-kernel.git/blame - arch/x86/kernel/smpboot.c
x86-32, hotplug: Add start_cpu0() entry point to head_32.S
[mirror_ubuntu-artful-kernel.git] / arch / x86 / kernel / smpboot.c
CommitLineData
c767a54b 1 /*
4cedb334
GOC
2 * x86 SMP booting functions
3 *
87c6fe26 4 * (c) 1995 Alan Cox, Building #3 <alan@lxorguk.ukuu.org.uk>
8f47e163 5 * (c) 1998, 1999, 2000, 2009 Ingo Molnar <mingo@redhat.com>
4cedb334
GOC
6 * Copyright 2001 Andi Kleen, SuSE Labs.
7 *
8 * Much of the core SMP work is based on previous work by Thomas Radke, to
9 * whom a great many thanks are extended.
10 *
11 * Thanks to Intel for making available several different Pentium,
12 * Pentium Pro and Pentium-II/Xeon MP machines.
13 * Original development of Linux SMP code supported by Caldera.
14 *
15 * This code is released under the GNU General Public License version 2 or
16 * later.
17 *
18 * Fixes
19 * Felix Koop : NR_CPUS used properly
20 * Jose Renau : Handle single CPU case.
21 * Alan Cox : By repeated request 8) - Total BogoMIPS report.
22 * Greg Wright : Fix for kernel stacks panic.
23 * Erich Boleyn : MP v1.4 and additional changes.
24 * Matthias Sattler : Changes for 2.1 kernel map.
25 * Michel Lespinasse : Changes for 2.1 kernel map.
26 * Michael Chastain : Change trampoline.S to gnu as.
27 * Alan Cox : Dumb bug: 'B' step PPro's are fine
28 * Ingo Molnar : Added APIC timers, based on code
29 * from Jose Renau
30 * Ingo Molnar : various cleanups and rewrites
31 * Tigran Aivazian : fixed "0.00 in /proc/uptime on SMP" bug.
32 * Maciej W. Rozycki : Bits for genuine 82489DX APICs
33 * Andi Kleen : Changed for SMP boot into long mode.
34 * Martin J. Bligh : Added support for multi-quad systems
35 * Dave Jones : Report invalid combinations of Athlon CPUs.
36 * Rusty Russell : Hacked into shape for new "hotplug" boot process.
37 * Andi Kleen : Converted to new state machine.
38 * Ashok Raj : CPU hotplug support
39 * Glauber Costa : i386 and x86_64 integration
40 */
41
c767a54b
JP
42#define pr_fmt(fmt) KBUILD_MODNAME ": " fmt
43
68a1c3f8
GC
44#include <linux/init.h>
45#include <linux/smp.h>
a355352b 46#include <linux/module.h>
70708a18 47#include <linux/sched.h>
69c18c15 48#include <linux/percpu.h>
91718e8d 49#include <linux/bootmem.h>
cb3c8b90
GOC
50#include <linux/err.h>
51#include <linux/nmi.h>
69575d38 52#include <linux/tboot.h>
35f720c5 53#include <linux/stackprotector.h>
5a0e3ad6 54#include <linux/gfp.h>
1a022e3f 55#include <linux/cpuidle.h>
69c18c15 56
8aef135c 57#include <asm/acpi.h>
cb3c8b90 58#include <asm/desc.h>
69c18c15
GC
59#include <asm/nmi.h>
60#include <asm/irq.h>
07bbc16a 61#include <asm/idle.h>
48927bbb 62#include <asm/realmode.h>
69c18c15
GC
63#include <asm/cpu.h>
64#include <asm/numa.h>
cb3c8b90
GOC
65#include <asm/pgtable.h>
66#include <asm/tlbflush.h>
67#include <asm/mtrr.h>
ea530692 68#include <asm/mwait.h>
7b6aa335 69#include <asm/apic.h>
7167d08e 70#include <asm/io_apic.h>
569712b2 71#include <asm/setup.h>
bdbcdd48 72#include <asm/uv/uv.h>
cb3c8b90 73#include <linux/mc146818rtc.h>
68a1c3f8 74
1164dd00 75#include <asm/smpboot_hooks.h>
b81bb373 76#include <asm/i8259.h>
cb3c8b90 77
48927bbb
JS
78#include <asm/realmode.h>
79
a8db8453
GOC
80/* State of each CPU */
81DEFINE_PER_CPU(int, cpu_state) = { 0 };
82
cb3c8b90 83#ifdef CONFIG_HOTPLUG_CPU
d7c53c9e
BP
84/*
85 * We need this for trampoline_base protection from concurrent accesses when
86 * off- and onlining cores wildly.
87 */
88static DEFINE_MUTEX(x86_cpu_hotplug_driver_mutex);
89
91d88ce2 90void cpu_hotplug_driver_lock(void)
d7c53c9e 91{
7eb43a6d 92 mutex_lock(&x86_cpu_hotplug_driver_mutex);
d7c53c9e
BP
93}
94
91d88ce2 95void cpu_hotplug_driver_unlock(void)
d7c53c9e 96{
7eb43a6d 97 mutex_unlock(&x86_cpu_hotplug_driver_mutex);
d7c53c9e
BP
98}
99
100ssize_t arch_cpu_probe(const char *buf, size_t count) { return -1; }
101ssize_t arch_cpu_release(const char *buf, size_t count) { return -1; }
cb3c8b90 102#endif
f6bc4029 103
a355352b
GC
104/* Number of siblings per CPU package */
105int smp_num_siblings = 1;
106EXPORT_SYMBOL(smp_num_siblings);
107
108/* Last level cache ID of each logical CPU */
0816b0f0 109DEFINE_PER_CPU_READ_MOSTLY(u16, cpu_llc_id) = BAD_APICID;
a355352b 110
a355352b 111/* representing HT siblings of each logical CPU */
0816b0f0 112DEFINE_PER_CPU_READ_MOSTLY(cpumask_var_t, cpu_sibling_map);
a355352b
GC
113EXPORT_PER_CPU_SYMBOL(cpu_sibling_map);
114
115/* representing HT and core siblings of each logical CPU */
0816b0f0 116DEFINE_PER_CPU_READ_MOSTLY(cpumask_var_t, cpu_core_map);
a355352b
GC
117EXPORT_PER_CPU_SYMBOL(cpu_core_map);
118
0816b0f0 119DEFINE_PER_CPU_READ_MOSTLY(cpumask_var_t, cpu_llc_shared_map);
b3d7336d 120
a355352b
GC
121/* Per CPU bogomips and other parameters */
122DEFINE_PER_CPU_SHARED_ALIGNED(struct cpuinfo_x86, cpu_info);
123EXPORT_PER_CPU_SYMBOL(cpu_info);
768d9505 124
2b6163bf 125atomic_t init_deasserted;
cb3c8b90 126
cb3c8b90 127/*
30106c17
FY
128 * Report back to the Boot Processor during boot time or to the caller processor
129 * during CPU online.
cb3c8b90 130 */
a4928cff 131static void __cpuinit smp_callin(void)
cb3c8b90
GOC
132{
133 int cpuid, phys_id;
134 unsigned long timeout;
135
136 /*
137 * If waken up by an INIT in an 82489DX configuration
138 * we may get here before an INIT-deassert IPI reaches
139 * our local APIC. We have to wait for the IPI or we'll
140 * lock up on an APIC access.
141 */
a9659366
IM
142 if (apic->wait_for_init_deassert)
143 apic->wait_for_init_deassert(&init_deasserted);
cb3c8b90
GOC
144
145 /*
146 * (This works even if the APIC is not enabled.)
147 */
4c9961d5 148 phys_id = read_apic_id();
cb3c8b90 149 cpuid = smp_processor_id();
c2d1cec1 150 if (cpumask_test_cpu(cpuid, cpu_callin_mask)) {
cb3c8b90
GOC
151 panic("%s: phys CPU#%d, CPU#%d already present??\n", __func__,
152 phys_id, cpuid);
153 }
cfc1b9a6 154 pr_debug("CPU#%d (phys ID: %d) waiting for CALLOUT\n", cpuid, phys_id);
cb3c8b90
GOC
155
156 /*
157 * STARTUP IPIs are fragile beasts as they might sometimes
158 * trigger some glue motherboard logic. Complete APIC bus
159 * silence for 1 second, this overestimates the time the
160 * boot CPU is spending to send the up to 2 STARTUP IPIs
161 * by a factor of two. This should be enough.
162 */
163
164 /*
165 * Waiting 2s total for startup (udelay is not yet working)
166 */
167 timeout = jiffies + 2*HZ;
168 while (time_before(jiffies, timeout)) {
169 /*
170 * Has the boot CPU finished it's STARTUP sequence?
171 */
c2d1cec1 172 if (cpumask_test_cpu(cpuid, cpu_callout_mask))
cb3c8b90
GOC
173 break;
174 cpu_relax();
175 }
176
177 if (!time_before(jiffies, timeout)) {
178 panic("%s: CPU%d started up but did not get a callout!\n",
179 __func__, cpuid);
180 }
181
182 /*
183 * the boot CPU has finished the init stage and is spinning
184 * on callin_map until we finish. We are free to set up this
185 * CPU, first the APIC. (this is probably redundant on most
186 * boards)
187 */
188
c767a54b 189 pr_debug("CALLIN, before setup_local_APIC()\n");
333344d9
IM
190 if (apic->smp_callin_clear_local_apic)
191 apic->smp_callin_clear_local_apic();
cb3c8b90
GOC
192 setup_local_APIC();
193 end_local_APIC_setup();
cb3c8b90 194
9d133e5d
SS
195 /*
196 * Need to setup vector mappings before we enable interrupts.
197 */
36e9e1ea 198 setup_vector_irq(smp_processor_id());
b565201c
JS
199
200 /*
201 * Save our processor parameters. Note: this information
202 * is needed for clock calibration.
203 */
204 smp_store_cpu_info(cpuid);
205
cb3c8b90
GOC
206 /*
207 * Get our bogomips.
b565201c
JS
208 * Update loops_per_jiffy in cpu_data. Previous call to
209 * smp_store_cpu_info() stored a value that is close but not as
210 * accurate as the value just calculated.
cb3c8b90 211 */
cb3c8b90 212 calibrate_delay();
b565201c 213 cpu_data(cpuid).loops_per_jiffy = loops_per_jiffy;
cfc1b9a6 214 pr_debug("Stack at about %p\n", &cpuid);
cb3c8b90 215
5ef428c4
AK
216 /*
217 * This must be done before setting cpu_online_mask
218 * or calling notify_cpu_starting.
219 */
220 set_cpu_sibling_map(raw_smp_processor_id());
221 wmb();
222
85257024
PZ
223 notify_cpu_starting(cpuid);
224
cb3c8b90
GOC
225 /*
226 * Allow the master to continue.
227 */
c2d1cec1 228 cpumask_set_cpu(cpuid, cpu_callin_mask);
cb3c8b90
GOC
229}
230
bbc2ff6a
GOC
231/*
232 * Activate a secondary processor.
233 */
0ca59dd9 234notrace static void __cpuinit start_secondary(void *unused)
bbc2ff6a
GOC
235{
236 /*
237 * Don't put *anything* before cpu_init(), SMP booting is too
238 * fragile that we want to limit the things done here to the
239 * most necessary things.
240 */
b40827fa 241 cpu_init();
df156f90 242 x86_cpuinit.early_percpu_clock_init();
b40827fa
BP
243 preempt_disable();
244 smp_callin();
fd89a137
JR
245
246#ifdef CONFIG_X86_32
b40827fa 247 /* switch away from the initial page table */
fd89a137
JR
248 load_cr3(swapper_pg_dir);
249 __flush_tlb_all();
250#endif
251
bbc2ff6a
GOC
252 /* otherwise gcc will move up smp_processor_id before the cpu_init */
253 barrier();
254 /*
255 * Check TSC synchronization with the BP:
256 */
257 check_tsc_sync_target();
258
bbc2ff6a 259 /*
d388e5fd
EB
260 * We need to hold vector_lock so there the set of online cpus
261 * does not change while we are assigning vectors to cpus. Holding
262 * this lock ensures we don't half assign or remove an irq from a cpu.
bbc2ff6a 263 */
d388e5fd 264 lock_vector_lock();
c2d1cec1 265 set_cpu_online(smp_processor_id(), true);
d388e5fd 266 unlock_vector_lock();
bbc2ff6a 267 per_cpu(cpu_state, smp_processor_id()) = CPU_ONLINE;
78c06176 268 x86_platform.nmi_init();
bbc2ff6a 269
0cefa5b9
MS
270 /* enable local interrupts */
271 local_irq_enable();
272
35f720c5
JP
273 /* to prevent fake stack check failure in clock setup */
274 boot_init_stack_canary();
0cefa5b9 275
736decac 276 x86_cpuinit.setup_percpu_clockev();
bbc2ff6a
GOC
277
278 wmb();
279 cpu_idle();
280}
281
30106c17
FY
282void __init smp_store_boot_cpu_info(void)
283{
284 int id = 0; /* CPU 0 */
285 struct cpuinfo_x86 *c = &cpu_data(id);
286
287 *c = boot_cpu_data;
288 c->cpu_index = id;
289}
290
1d89a7f0
GOC
291/*
292 * The bootstrap kernel entry code has set these up. Save them for
293 * a given CPU
294 */
1d89a7f0
GOC
295void __cpuinit smp_store_cpu_info(int id)
296{
297 struct cpuinfo_x86 *c = &cpu_data(id);
298
b3d7336d 299 *c = boot_cpu_data;
1d89a7f0 300 c->cpu_index = id;
30106c17
FY
301 /*
302 * During boot time, CPU0 has this setup already. Save the info when
303 * bringing up AP or offlined CPU0.
304 */
305 identify_secondary_cpu(c);
1d89a7f0
GOC
306}
307
316ad248
PZ
308static bool __cpuinit
309topology_sane(struct cpuinfo_x86 *c, struct cpuinfo_x86 *o, const char *name)
d4fbe4f0 310{
316ad248
PZ
311 int cpu1 = c->cpu_index, cpu2 = o->cpu_index;
312
313 return !WARN_ONCE(cpu_to_node(cpu1) != cpu_to_node(cpu2),
314 "sched: CPU #%d's %s-sibling CPU #%d is not on the same node! "
315 "[node: %d != %d]. Ignoring dependency.\n",
316 cpu1, name, cpu2, cpu_to_node(cpu1), cpu_to_node(cpu2));
317}
318
319#define link_mask(_m, c1, c2) \
320do { \
321 cpumask_set_cpu((c1), cpu_##_m##_mask(c2)); \
322 cpumask_set_cpu((c2), cpu_##_m##_mask(c1)); \
323} while (0)
324
325static bool __cpuinit match_smt(struct cpuinfo_x86 *c, struct cpuinfo_x86 *o)
326{
327 if (cpu_has(c, X86_FEATURE_TOPOEXT)) {
328 int cpu1 = c->cpu_index, cpu2 = o->cpu_index;
329
330 if (c->phys_proc_id == o->phys_proc_id &&
331 per_cpu(cpu_llc_id, cpu1) == per_cpu(cpu_llc_id, cpu2) &&
332 c->compute_unit_id == o->compute_unit_id)
333 return topology_sane(c, o, "smt");
334
335 } else if (c->phys_proc_id == o->phys_proc_id &&
336 c->cpu_core_id == o->cpu_core_id) {
337 return topology_sane(c, o, "smt");
338 }
339
340 return false;
341}
342
343static bool __cpuinit match_llc(struct cpuinfo_x86 *c, struct cpuinfo_x86 *o)
344{
345 int cpu1 = c->cpu_index, cpu2 = o->cpu_index;
346
347 if (per_cpu(cpu_llc_id, cpu1) != BAD_APICID &&
348 per_cpu(cpu_llc_id, cpu1) == per_cpu(cpu_llc_id, cpu2))
349 return topology_sane(c, o, "llc");
350
351 return false;
d4fbe4f0
AH
352}
353
316ad248
PZ
354static bool __cpuinit match_mc(struct cpuinfo_x86 *c, struct cpuinfo_x86 *o)
355{
161270fc
BP
356 if (c->phys_proc_id == o->phys_proc_id) {
357 if (cpu_has(c, X86_FEATURE_AMD_DCM))
358 return true;
316ad248 359
161270fc
BP
360 return topology_sane(c, o, "mc");
361 }
316ad248
PZ
362 return false;
363}
1d89a7f0 364
768d9505
GC
365void __cpuinit set_cpu_sibling_map(int cpu)
366{
316ad248
PZ
367 bool has_mc = boot_cpu_data.x86_max_cores > 1;
368 bool has_smt = smp_num_siblings > 1;
768d9505 369 struct cpuinfo_x86 *c = &cpu_data(cpu);
316ad248
PZ
370 struct cpuinfo_x86 *o;
371 int i;
768d9505 372
c2d1cec1 373 cpumask_set_cpu(cpu, cpu_sibling_setup_mask);
768d9505 374
316ad248 375 if (!has_smt && !has_mc) {
c2d1cec1 376 cpumask_set_cpu(cpu, cpu_sibling_mask(cpu));
316ad248
PZ
377 cpumask_set_cpu(cpu, cpu_llc_shared_mask(cpu));
378 cpumask_set_cpu(cpu, cpu_core_mask(cpu));
768d9505
GC
379 c->booted_cores = 1;
380 return;
381 }
382
c2d1cec1 383 for_each_cpu(i, cpu_sibling_setup_mask) {
316ad248
PZ
384 o = &cpu_data(i);
385
386 if ((i == cpu) || (has_smt && match_smt(c, o)))
387 link_mask(sibling, cpu, i);
388
389 if ((i == cpu) || (has_mc && match_llc(c, o)))
390 link_mask(llc_shared, cpu, i);
391
ceb1cbac
KB
392 }
393
394 /*
395 * This needs a separate iteration over the cpus because we rely on all
396 * cpu_sibling_mask links to be set-up.
397 */
398 for_each_cpu(i, cpu_sibling_setup_mask) {
399 o = &cpu_data(i);
400
316ad248
PZ
401 if ((i == cpu) || (has_mc && match_mc(c, o))) {
402 link_mask(core, cpu, i);
403
768d9505
GC
404 /*
405 * Does this new cpu bringup a new core?
406 */
c2d1cec1 407 if (cpumask_weight(cpu_sibling_mask(cpu)) == 1) {
768d9505
GC
408 /*
409 * for each core in package, increment
410 * the booted_cores for this new cpu
411 */
c2d1cec1 412 if (cpumask_first(cpu_sibling_mask(i)) == i)
768d9505
GC
413 c->booted_cores++;
414 /*
415 * increment the core count for all
416 * the other cpus in this package
417 */
418 if (i != cpu)
419 cpu_data(i).booted_cores++;
420 } else if (i != cpu && !c->booted_cores)
421 c->booted_cores = cpu_data(i).booted_cores;
422 }
423 }
424}
425
70708a18 426/* maps the cpu to the sched domain representing multi-core */
030bb203 427const struct cpumask *cpu_coregroup_mask(int cpu)
70708a18 428{
9f646389 429 return cpu_llc_shared_mask(cpu);
030bb203
RR
430}
431
a4928cff 432static void impress_friends(void)
904541e2
GOC
433{
434 int cpu;
435 unsigned long bogosum = 0;
436 /*
437 * Allow the user to impress friends.
438 */
c767a54b 439 pr_debug("Before bogomips\n");
904541e2 440 for_each_possible_cpu(cpu)
c2d1cec1 441 if (cpumask_test_cpu(cpu, cpu_callout_mask))
904541e2 442 bogosum += cpu_data(cpu).loops_per_jiffy;
c767a54b 443 pr_info("Total of %d processors activated (%lu.%02lu BogoMIPS)\n",
f68e00a3 444 num_online_cpus(),
904541e2
GOC
445 bogosum/(500000/HZ),
446 (bogosum/(5000/HZ))%100);
447
c767a54b 448 pr_debug("Before bogocount - setting activated=1\n");
904541e2
GOC
449}
450
569712b2 451void __inquire_remote_apic(int apicid)
cb3c8b90
GOC
452{
453 unsigned i, regs[] = { APIC_ID >> 4, APIC_LVR >> 4, APIC_SPIV >> 4 };
a6c23905 454 const char * const names[] = { "ID", "VERSION", "SPIV" };
cb3c8b90
GOC
455 int timeout;
456 u32 status;
457
c767a54b 458 pr_info("Inquiring remote APIC 0x%x...\n", apicid);
cb3c8b90
GOC
459
460 for (i = 0; i < ARRAY_SIZE(regs); i++) {
c767a54b 461 pr_info("... APIC 0x%x %s: ", apicid, names[i]);
cb3c8b90
GOC
462
463 /*
464 * Wait for idle.
465 */
466 status = safe_apic_wait_icr_idle();
467 if (status)
c767a54b 468 pr_cont("a previous APIC delivery may have failed\n");
cb3c8b90 469
1b374e4d 470 apic_icr_write(APIC_DM_REMRD | regs[i], apicid);
cb3c8b90
GOC
471
472 timeout = 0;
473 do {
474 udelay(100);
475 status = apic_read(APIC_ICR) & APIC_ICR_RR_MASK;
476 } while (status == APIC_ICR_RR_INPROG && timeout++ < 1000);
477
478 switch (status) {
479 case APIC_ICR_RR_VALID:
480 status = apic_read(APIC_RRR);
c767a54b 481 pr_cont("%08x\n", status);
cb3c8b90
GOC
482 break;
483 default:
c767a54b 484 pr_cont("failed\n");
cb3c8b90
GOC
485 }
486 }
487}
488
cb3c8b90
GOC
489/*
490 * Poke the other CPU in the eye via NMI to wake it up. Remember that the normal
491 * INIT, INIT, STARTUP sequence will reset the chip hard for us, and this
492 * won't ... remember to clear down the APIC, etc later.
493 */
cece3155 494int __cpuinit
569712b2 495wakeup_secondary_cpu_via_nmi(int logical_apicid, unsigned long start_eip)
cb3c8b90
GOC
496{
497 unsigned long send_status, accept_status = 0;
498 int maxlvt;
499
500 /* Target chip */
cb3c8b90
GOC
501 /* Boot on the stack */
502 /* Kick the second */
bdb1a9b6 503 apic_icr_write(APIC_DM_NMI | apic->dest_logical, logical_apicid);
cb3c8b90 504
cfc1b9a6 505 pr_debug("Waiting for send to finish...\n");
cb3c8b90
GOC
506 send_status = safe_apic_wait_icr_idle();
507
508 /*
509 * Give the other CPU some time to accept the IPI.
510 */
511 udelay(200);
569712b2 512 if (APIC_INTEGRATED(apic_version[boot_cpu_physical_apicid])) {
59ef48a5
CG
513 maxlvt = lapic_get_maxlvt();
514 if (maxlvt > 3) /* Due to the Pentium erratum 3AP. */
515 apic_write(APIC_ESR, 0);
516 accept_status = (apic_read(APIC_ESR) & 0xEF);
517 }
c767a54b 518 pr_debug("NMI sent\n");
cb3c8b90
GOC
519
520 if (send_status)
c767a54b 521 pr_err("APIC never delivered???\n");
cb3c8b90 522 if (accept_status)
c767a54b 523 pr_err("APIC delivery error (%lx)\n", accept_status);
cb3c8b90
GOC
524
525 return (send_status | accept_status);
526}
cb3c8b90 527
cece3155 528static int __cpuinit
569712b2 529wakeup_secondary_cpu_via_init(int phys_apicid, unsigned long start_eip)
cb3c8b90
GOC
530{
531 unsigned long send_status, accept_status = 0;
532 int maxlvt, num_starts, j;
533
593f4a78
MR
534 maxlvt = lapic_get_maxlvt();
535
cb3c8b90
GOC
536 /*
537 * Be paranoid about clearing APIC errors.
538 */
539 if (APIC_INTEGRATED(apic_version[phys_apicid])) {
593f4a78
MR
540 if (maxlvt > 3) /* Due to the Pentium erratum 3AP. */
541 apic_write(APIC_ESR, 0);
cb3c8b90
GOC
542 apic_read(APIC_ESR);
543 }
544
c767a54b 545 pr_debug("Asserting INIT\n");
cb3c8b90
GOC
546
547 /*
548 * Turn INIT on target chip
549 */
cb3c8b90
GOC
550 /*
551 * Send IPI
552 */
1b374e4d
SS
553 apic_icr_write(APIC_INT_LEVELTRIG | APIC_INT_ASSERT | APIC_DM_INIT,
554 phys_apicid);
cb3c8b90 555
cfc1b9a6 556 pr_debug("Waiting for send to finish...\n");
cb3c8b90
GOC
557 send_status = safe_apic_wait_icr_idle();
558
559 mdelay(10);
560
c767a54b 561 pr_debug("Deasserting INIT\n");
cb3c8b90
GOC
562
563 /* Target chip */
cb3c8b90 564 /* Send IPI */
1b374e4d 565 apic_icr_write(APIC_INT_LEVELTRIG | APIC_DM_INIT, phys_apicid);
cb3c8b90 566
cfc1b9a6 567 pr_debug("Waiting for send to finish...\n");
cb3c8b90
GOC
568 send_status = safe_apic_wait_icr_idle();
569
570 mb();
571 atomic_set(&init_deasserted, 1);
572
573 /*
574 * Should we send STARTUP IPIs ?
575 *
576 * Determine this based on the APIC version.
577 * If we don't have an integrated APIC, don't send the STARTUP IPIs.
578 */
579 if (APIC_INTEGRATED(apic_version[phys_apicid]))
580 num_starts = 2;
581 else
582 num_starts = 0;
583
584 /*
585 * Paravirt / VMI wants a startup IPI hook here to set up the
586 * target processor state.
587 */
588 startup_ipi_hook(phys_apicid, (unsigned long) start_secondary,
11d4c3f9 589 stack_start);
cb3c8b90
GOC
590
591 /*
592 * Run STARTUP IPI loop.
593 */
c767a54b 594 pr_debug("#startup loops: %d\n", num_starts);
cb3c8b90 595
cb3c8b90 596 for (j = 1; j <= num_starts; j++) {
c767a54b 597 pr_debug("Sending STARTUP #%d\n", j);
593f4a78
MR
598 if (maxlvt > 3) /* Due to the Pentium erratum 3AP. */
599 apic_write(APIC_ESR, 0);
cb3c8b90 600 apic_read(APIC_ESR);
c767a54b 601 pr_debug("After apic_write\n");
cb3c8b90
GOC
602
603 /*
604 * STARTUP IPI
605 */
606
607 /* Target chip */
cb3c8b90
GOC
608 /* Boot on the stack */
609 /* Kick the second */
1b374e4d
SS
610 apic_icr_write(APIC_DM_STARTUP | (start_eip >> 12),
611 phys_apicid);
cb3c8b90
GOC
612
613 /*
614 * Give the other CPU some time to accept the IPI.
615 */
616 udelay(300);
617
c767a54b 618 pr_debug("Startup point 1\n");
cb3c8b90 619
cfc1b9a6 620 pr_debug("Waiting for send to finish...\n");
cb3c8b90
GOC
621 send_status = safe_apic_wait_icr_idle();
622
623 /*
624 * Give the other CPU some time to accept the IPI.
625 */
626 udelay(200);
593f4a78 627 if (maxlvt > 3) /* Due to the Pentium erratum 3AP. */
cb3c8b90 628 apic_write(APIC_ESR, 0);
cb3c8b90
GOC
629 accept_status = (apic_read(APIC_ESR) & 0xEF);
630 if (send_status || accept_status)
631 break;
632 }
c767a54b 633 pr_debug("After Startup\n");
cb3c8b90
GOC
634
635 if (send_status)
c767a54b 636 pr_err("APIC never delivered???\n");
cb3c8b90 637 if (accept_status)
c767a54b 638 pr_err("APIC delivery error (%lx)\n", accept_status);
cb3c8b90
GOC
639
640 return (send_status | accept_status);
641}
cb3c8b90 642
2eaad1fd
MT
643/* reduce the number of lines printed when booting a large cpu count system */
644static void __cpuinit announce_cpu(int cpu, int apicid)
645{
646 static int current_node = -1;
4adc8b71 647 int node = early_cpu_to_node(cpu);
2eaad1fd
MT
648
649 if (system_state == SYSTEM_BOOTING) {
650 if (node != current_node) {
651 if (current_node > (-1))
c767a54b 652 pr_cont(" OK\n");
2eaad1fd
MT
653 current_node = node;
654 pr_info("Booting Node %3d, Processors ", node);
655 }
c767a54b 656 pr_cont(" #%d%s", cpu, cpu == (nr_cpu_ids - 1) ? " OK\n" : "");
2eaad1fd
MT
657 return;
658 } else
659 pr_info("Booting Node %d Processor %d APIC 0x%x\n",
660 node, cpu, apicid);
661}
662
cb3c8b90
GOC
663/*
664 * NOTE - on most systems this is a PHYSICAL apic ID, but on multiquad
665 * (ie clustered apic addressing mode), this is a LOGICAL apic ID.
1f5bcabf
IM
666 * Returns zero if CPU booted OK, else error code from
667 * ->wakeup_secondary_cpu.
cb3c8b90 668 */
7eb43a6d 669static int __cpuinit do_boot_cpu(int apicid, int cpu, struct task_struct *idle)
cb3c8b90 670{
48927bbb 671 volatile u32 *trampoline_status =
b429dbf6 672 (volatile u32 *) __va(real_mode_header->trampoline_status);
48927bbb 673 /* start_ip had better be page-aligned! */
f37240f1 674 unsigned long start_ip = real_mode_header->trampoline_start;
48927bbb 675
cb3c8b90 676 unsigned long boot_error = 0;
ab6fb7c0 677 int timeout;
cb3c8b90 678
816afe4f
RR
679 /* Just in case we booted with a single CPU. */
680 alternatives_enable_smp();
cb3c8b90 681
7eb43a6d
TG
682 idle->thread.sp = (unsigned long) (((struct pt_regs *)
683 (THREAD_SIZE + task_stack_page(idle))) - 1);
684 per_cpu(current_task, cpu) = idle;
cb3c8b90 685
c6f5e0ac 686#ifdef CONFIG_X86_32
cb3c8b90 687 /* Stack for startup_32 can be just as for start_secondary onwards */
cb3c8b90
GOC
688 irq_ctx_init(cpu);
689#else
7eb43a6d 690 clear_tsk_thread_flag(idle, TIF_FORK);
004aa322 691 initial_gs = per_cpu_offset(cpu);
9af45651 692 per_cpu(kernel_stack, cpu) =
7eb43a6d 693 (unsigned long)task_stack_page(idle) -
9af45651 694 KERNEL_STACK_OFFSET + THREAD_SIZE;
cb3c8b90 695#endif
a939098a 696 early_gdt_descr.address = (unsigned long)get_cpu_gdt_table(cpu);
3e970473 697 initial_code = (unsigned long)start_secondary;
7eb43a6d 698 stack_start = idle->thread.sp;
cb3c8b90 699
2eaad1fd
MT
700 /* So we see what's up */
701 announce_cpu(cpu, apicid);
cb3c8b90
GOC
702
703 /*
704 * This grunge runs the startup process for
705 * the targeted processor.
706 */
707
708 atomic_set(&init_deasserted, 0);
709
34d05591 710 if (get_uv_system_type() != UV_NON_UNIQUE_APIC) {
cb3c8b90 711
cfc1b9a6 712 pr_debug("Setting warm reset code and vector.\n");
cb3c8b90 713
34d05591
JS
714 smpboot_setup_warm_reset_vector(start_ip);
715 /*
716 * Be paranoid about clearing APIC errors.
db96b0a0
CG
717 */
718 if (APIC_INTEGRATED(apic_version[boot_cpu_physical_apicid])) {
719 apic_write(APIC_ESR, 0);
720 apic_read(APIC_ESR);
721 }
34d05591 722 }
cb3c8b90 723
cb3c8b90 724 /*
1f5bcabf
IM
725 * Kick the secondary CPU. Use the method in the APIC driver
726 * if it's defined - or use an INIT boot APIC message otherwise:
cb3c8b90 727 */
1f5bcabf
IM
728 if (apic->wakeup_secondary_cpu)
729 boot_error = apic->wakeup_secondary_cpu(apicid, start_ip);
730 else
731 boot_error = wakeup_secondary_cpu_via_init(apicid, start_ip);
cb3c8b90
GOC
732
733 if (!boot_error) {
734 /*
735 * allow APs to start initializing.
736 */
c767a54b 737 pr_debug("Before Callout %d\n", cpu);
c2d1cec1 738 cpumask_set_cpu(cpu, cpu_callout_mask);
c767a54b 739 pr_debug("After Callout %d\n", cpu);
cb3c8b90
GOC
740
741 /*
742 * Wait 5s total for a response
743 */
744 for (timeout = 0; timeout < 50000; timeout++) {
c2d1cec1 745 if (cpumask_test_cpu(cpu, cpu_callin_mask))
cb3c8b90
GOC
746 break; /* It has booted */
747 udelay(100);
68f202e4
SS
748 /*
749 * Allow other tasks to run while we wait for the
750 * AP to come online. This also gives a chance
751 * for the MTRR work(triggered by the AP coming online)
752 * to be completed in the stop machine context.
753 */
754 schedule();
cb3c8b90
GOC
755 }
756
21c3fcf3
YL
757 if (cpumask_test_cpu(cpu, cpu_callin_mask)) {
758 print_cpu_msr(&cpu_data(cpu));
2eaad1fd 759 pr_debug("CPU%d: has booted.\n", cpu);
21c3fcf3 760 } else {
cb3c8b90 761 boot_error = 1;
48927bbb 762 if (*trampoline_status == 0xA5A5A5A5)
cb3c8b90 763 /* trampoline started but...? */
2eaad1fd 764 pr_err("CPU%d: Stuck ??\n", cpu);
cb3c8b90
GOC
765 else
766 /* trampoline code not run */
c767a54b 767 pr_err("CPU%d: Not responding\n", cpu);
25dc0049
IM
768 if (apic->inquire_remote_apic)
769 apic->inquire_remote_apic(apicid);
cb3c8b90
GOC
770 }
771 }
1a51e3a0 772
cb3c8b90
GOC
773 if (boot_error) {
774 /* Try to put things back the way they were before ... */
23ca4bba 775 numa_remove_cpu(cpu); /* was set by numa_add_cpu */
c2d1cec1
MT
776
777 /* was set by do_boot_cpu() */
778 cpumask_clear_cpu(cpu, cpu_callout_mask);
779
780 /* was set by cpu_init() */
781 cpumask_clear_cpu(cpu, cpu_initialized_mask);
782
783 set_cpu_present(cpu, false);
cb3c8b90
GOC
784 per_cpu(x86_cpu_to_apicid, cpu) = BAD_APICID;
785 }
786
787 /* mark "stuck" area as not stuck */
48927bbb 788 *trampoline_status = 0;
cb3c8b90 789
02421f98
YL
790 if (get_uv_system_type() != UV_NON_UNIQUE_APIC) {
791 /*
792 * Cleanup possible dangling ends...
793 */
794 smpboot_restore_warm_reset_vector();
795 }
cb3c8b90
GOC
796 return boot_error;
797}
798
5cdaf183 799int __cpuinit native_cpu_up(unsigned int cpu, struct task_struct *tidle)
cb3c8b90 800{
a21769a4 801 int apicid = apic->cpu_present_to_apicid(cpu);
cb3c8b90
GOC
802 unsigned long flags;
803 int err;
804
805 WARN_ON(irqs_disabled());
806
cfc1b9a6 807 pr_debug("++++++++++++++++++++=_---CPU UP %u\n", cpu);
cb3c8b90 808
30106c17 809 if (apicid == BAD_APICID ||
c284b42a 810 !physid_isset(apicid, phys_cpu_present_map) ||
fa63030e 811 !apic->apic_id_valid(apicid)) {
c767a54b 812 pr_err("%s: bad cpu %d\n", __func__, cpu);
cb3c8b90
GOC
813 return -EINVAL;
814 }
815
816 /*
817 * Already booted CPU?
818 */
c2d1cec1 819 if (cpumask_test_cpu(cpu, cpu_callin_mask)) {
cfc1b9a6 820 pr_debug("do_boot_cpu %d Already started\n", cpu);
cb3c8b90
GOC
821 return -ENOSYS;
822 }
823
824 /*
825 * Save current MTRR state in case it was changed since early boot
826 * (e.g. by the ACPI SMI) to initialize new CPUs with MTRRs in sync:
827 */
828 mtrr_save_state();
829
830 per_cpu(cpu_state, cpu) = CPU_UP_PREPARE;
831
7eb43a6d 832 err = do_boot_cpu(apicid, cpu, tidle);
61165d7a 833 if (err) {
cfc1b9a6 834 pr_debug("do_boot_cpu failed %d\n", err);
61165d7a 835 return -EIO;
cb3c8b90
GOC
836 }
837
838 /*
839 * Check TSC synchronization with the AP (keep irqs disabled
840 * while doing so):
841 */
842 local_irq_save(flags);
843 check_tsc_sync_source(cpu);
844 local_irq_restore(flags);
845
7c04e64a 846 while (!cpu_online(cpu)) {
cb3c8b90
GOC
847 cpu_relax();
848 touch_nmi_watchdog();
849 }
850
851 return 0;
852}
853
7167d08e
HK
854/**
855 * arch_disable_smp_support() - disables SMP support for x86 at runtime
856 */
857void arch_disable_smp_support(void)
858{
859 disable_ioapic_support();
860}
861
8aef135c
GOC
862/*
863 * Fall back to non SMP mode after errors.
864 *
865 * RED-PEN audit/test this more. I bet there is more state messed up here.
866 */
867static __init void disable_smp(void)
868{
4f062896
RR
869 init_cpu_present(cpumask_of(0));
870 init_cpu_possible(cpumask_of(0));
8aef135c 871 smpboot_clear_io_apic_irqs();
0f385d1d 872
8aef135c 873 if (smp_found_config)
b6df1b8b 874 physid_set_mask_of_physid(boot_cpu_physical_apicid, &phys_cpu_present_map);
8aef135c 875 else
b6df1b8b 876 physid_set_mask_of_physid(0, &phys_cpu_present_map);
c2d1cec1
MT
877 cpumask_set_cpu(0, cpu_sibling_mask(0));
878 cpumask_set_cpu(0, cpu_core_mask(0));
8aef135c
GOC
879}
880
881/*
882 * Various sanity checks.
883 */
884static int __init smp_sanity_check(unsigned max_cpus)
885{
ac23d4ee 886 preempt_disable();
a58f03b0 887
1ff2f20d 888#if !defined(CONFIG_X86_BIGSMP) && defined(CONFIG_X86_32)
a58f03b0
YL
889 if (def_to_bigsmp && nr_cpu_ids > 8) {
890 unsigned int cpu;
891 unsigned nr;
892
c767a54b
JP
893 pr_warn("More than 8 CPUs detected - skipping them\n"
894 "Use CONFIG_X86_BIGSMP\n");
a58f03b0
YL
895
896 nr = 0;
897 for_each_present_cpu(cpu) {
898 if (nr >= 8)
c2d1cec1 899 set_cpu_present(cpu, false);
a58f03b0
YL
900 nr++;
901 }
902
903 nr = 0;
904 for_each_possible_cpu(cpu) {
905 if (nr >= 8)
c2d1cec1 906 set_cpu_possible(cpu, false);
a58f03b0
YL
907 nr++;
908 }
909
910 nr_cpu_ids = 8;
911 }
912#endif
913
8aef135c 914 if (!physid_isset(hard_smp_processor_id(), phys_cpu_present_map)) {
c767a54b 915 pr_warn("weird, boot CPU (#%d) not listed by the BIOS\n",
55c395b4
MT
916 hard_smp_processor_id());
917
8aef135c
GOC
918 physid_set(hard_smp_processor_id(), phys_cpu_present_map);
919 }
920
921 /*
922 * If we couldn't find an SMP configuration at boot time,
923 * get out of here now!
924 */
925 if (!smp_found_config && !acpi_lapic) {
ac23d4ee 926 preempt_enable();
c767a54b 927 pr_notice("SMP motherboard not detected\n");
8aef135c
GOC
928 disable_smp();
929 if (APIC_init_uniprocessor())
c767a54b 930 pr_notice("Local APIC not detected. Using dummy APIC emulation.\n");
8aef135c
GOC
931 return -1;
932 }
933
934 /*
935 * Should not be necessary because the MP table should list the boot
936 * CPU too, but we do it for the sake of robustness anyway.
937 */
a27a6210 938 if (!apic->check_phys_apicid_present(boot_cpu_physical_apicid)) {
c767a54b
JP
939 pr_notice("weird, boot CPU (#%d) not listed by the BIOS\n",
940 boot_cpu_physical_apicid);
8aef135c
GOC
941 physid_set(hard_smp_processor_id(), phys_cpu_present_map);
942 }
ac23d4ee 943 preempt_enable();
8aef135c
GOC
944
945 /*
946 * If we couldn't find a local APIC, then get out of here now!
947 */
948 if (APIC_INTEGRATED(apic_version[boot_cpu_physical_apicid]) &&
949 !cpu_has_apic) {
103428e5
CG
950 if (!disable_apic) {
951 pr_err("BIOS bug, local APIC #%d not detected!...\n",
952 boot_cpu_physical_apicid);
c767a54b 953 pr_err("... forcing use of dummy APIC emulation (tell your hw vendor)\n");
103428e5 954 }
8aef135c 955 smpboot_clear_io_apic();
7167d08e 956 disable_ioapic_support();
8aef135c
GOC
957 return -1;
958 }
959
960 verify_local_APIC();
961
962 /*
963 * If SMP should be disabled, then really disable it!
964 */
965 if (!max_cpus) {
c767a54b 966 pr_info("SMP mode deactivated\n");
8aef135c 967 smpboot_clear_io_apic();
d54db1ac 968
e90955c2 969 connect_bsp_APIC();
e90955c2 970 setup_local_APIC();
2fb270f3 971 bsp_end_local_APIC_setup();
8aef135c
GOC
972 return -1;
973 }
974
975 return 0;
976}
977
978static void __init smp_cpu_index_default(void)
979{
980 int i;
981 struct cpuinfo_x86 *c;
982
7c04e64a 983 for_each_possible_cpu(i) {
8aef135c
GOC
984 c = &cpu_data(i);
985 /* mark all to hotplug */
9628937d 986 c->cpu_index = nr_cpu_ids;
8aef135c
GOC
987 }
988}
989
990/*
991 * Prepare for SMP bootup. The MP table or ACPI has been read
992 * earlier. Just do some sanity checking here and enable APIC mode.
993 */
994void __init native_smp_prepare_cpus(unsigned int max_cpus)
995{
7ad728f9
RR
996 unsigned int i;
997
deef3250 998 preempt_disable();
8aef135c 999 smp_cpu_index_default();
792363d2 1000
8aef135c
GOC
1001 /*
1002 * Setup boot CPU information
1003 */
30106c17 1004 smp_store_boot_cpu_info(); /* Final full version of the data */
792363d2
YL
1005 cpumask_copy(cpu_callin_mask, cpumask_of(0));
1006 mb();
bd22a2f1 1007
8aef135c 1008 current_thread_info()->cpu = 0; /* needed? */
7ad728f9 1009 for_each_possible_cpu(i) {
79f55997
LZ
1010 zalloc_cpumask_var(&per_cpu(cpu_sibling_map, i), GFP_KERNEL);
1011 zalloc_cpumask_var(&per_cpu(cpu_core_map, i), GFP_KERNEL);
b3d7336d 1012 zalloc_cpumask_var(&per_cpu(cpu_llc_shared_map, i), GFP_KERNEL);
7ad728f9 1013 }
8aef135c
GOC
1014 set_cpu_sibling_map(0);
1015
6e1cb38a 1016
8aef135c 1017 if (smp_sanity_check(max_cpus) < 0) {
c767a54b 1018 pr_info("SMP disabled\n");
8aef135c 1019 disable_smp();
deef3250 1020 goto out;
8aef135c
GOC
1021 }
1022
fa47f7e5
SS
1023 default_setup_apic_routing();
1024
ac23d4ee 1025 preempt_disable();
4c9961d5 1026 if (read_apic_id() != boot_cpu_physical_apicid) {
8aef135c 1027 panic("Boot APIC ID in local APIC unexpected (%d vs %d)",
4c9961d5 1028 read_apic_id(), boot_cpu_physical_apicid);
8aef135c
GOC
1029 /* Or can we switch back to PIC here? */
1030 }
ac23d4ee 1031 preempt_enable();
8aef135c 1032
8aef135c 1033 connect_bsp_APIC();
b5841765 1034
8aef135c
GOC
1035 /*
1036 * Switch from PIC to APIC mode.
1037 */
1038 setup_local_APIC();
1039
8aef135c
GOC
1040 /*
1041 * Enable IO APIC before setting up error vector
1042 */
1043 if (!skip_ioapic_setup && nr_ioapics)
1044 enable_IO_APIC();
88d0f550 1045
2fb270f3 1046 bsp_end_local_APIC_setup();
8aef135c 1047
d83093b5
IM
1048 if (apic->setup_portio_remap)
1049 apic->setup_portio_remap();
8aef135c
GOC
1050
1051 smpboot_setup_io_apic();
1052 /*
1053 * Set up local APIC timer on boot CPU.
1054 */
1055
c767a54b 1056 pr_info("CPU%d: ", 0);
8aef135c 1057 print_cpu_info(&cpu_data(0));
736decac 1058 x86_init.timers.setup_percpu_clockev();
c4bd1fda
MS
1059
1060 if (is_uv_system())
1061 uv_system_init();
d0af9eed
SS
1062
1063 set_mtrr_aps_delayed_init();
deef3250
IM
1064out:
1065 preempt_enable();
8aef135c 1066}
d0af9eed
SS
1067
1068void arch_enable_nonboot_cpus_begin(void)
1069{
1070 set_mtrr_aps_delayed_init();
1071}
1072
1073void arch_enable_nonboot_cpus_end(void)
1074{
1075 mtrr_aps_init();
1076}
1077
a8db8453
GOC
1078/*
1079 * Early setup to make printk work.
1080 */
1081void __init native_smp_prepare_boot_cpu(void)
1082{
1083 int me = smp_processor_id();
552be871 1084 switch_to_new_gdt(me);
c2d1cec1
MT
1085 /* already set me in cpu_online_mask in boot_cpu_init() */
1086 cpumask_set_cpu(me, cpu_callout_mask);
a8db8453
GOC
1087 per_cpu(cpu_state, me) = CPU_ONLINE;
1088}
1089
83f7eb9c
GOC
1090void __init native_smp_cpus_done(unsigned int max_cpus)
1091{
c767a54b 1092 pr_debug("Boot done\n");
83f7eb9c 1093
99e8b9ca 1094 nmi_selftest();
83f7eb9c 1095 impress_friends();
83f7eb9c
GOC
1096#ifdef CONFIG_X86_IO_APIC
1097 setup_ioapic_dest();
1098#endif
d0af9eed 1099 mtrr_aps_init();
83f7eb9c
GOC
1100}
1101
3b11ce7f
MT
1102static int __initdata setup_possible_cpus = -1;
1103static int __init _setup_possible_cpus(char *str)
1104{
1105 get_option(&str, &setup_possible_cpus);
1106 return 0;
1107}
1108early_param("possible_cpus", _setup_possible_cpus);
1109
1110
68a1c3f8 1111/*
4f062896 1112 * cpu_possible_mask should be static, it cannot change as cpu's
68a1c3f8
GC
1113 * are onlined, or offlined. The reason is per-cpu data-structures
1114 * are allocated by some modules at init time, and dont expect to
1115 * do this dynamically on cpu arrival/departure.
4f062896 1116 * cpu_present_mask on the other hand can change dynamically.
68a1c3f8
GC
1117 * In case when cpu_hotplug is not compiled, then we resort to current
1118 * behaviour, which is cpu_possible == cpu_present.
1119 * - Ashok Raj
1120 *
1121 * Three ways to find out the number of additional hotplug CPUs:
1122 * - If the BIOS specified disabled CPUs in ACPI/mptables use that.
3b11ce7f 1123 * - The user can overwrite it with possible_cpus=NUM
68a1c3f8
GC
1124 * - Otherwise don't reserve additional CPUs.
1125 * We do this because additional CPUs waste a lot of memory.
1126 * -AK
1127 */
1128__init void prefill_possible_map(void)
1129{
cb48bb59 1130 int i, possible;
68a1c3f8 1131
329513a3
YL
1132 /* no processor from mptable or madt */
1133 if (!num_processors)
1134 num_processors = 1;
1135
5f2eb550
JB
1136 i = setup_max_cpus ?: 1;
1137 if (setup_possible_cpus == -1) {
1138 possible = num_processors;
1139#ifdef CONFIG_HOTPLUG_CPU
1140 if (setup_max_cpus)
1141 possible += disabled_cpus;
1142#else
1143 if (possible > i)
1144 possible = i;
1145#endif
1146 } else
3b11ce7f
MT
1147 possible = setup_possible_cpus;
1148
730cf272
MT
1149 total_cpus = max_t(int, possible, num_processors + disabled_cpus);
1150
2b633e3f
YL
1151 /* nr_cpu_ids could be reduced via nr_cpus= */
1152 if (possible > nr_cpu_ids) {
c767a54b 1153 pr_warn("%d Processors exceeds NR_CPUS limit of %d\n",
2b633e3f
YL
1154 possible, nr_cpu_ids);
1155 possible = nr_cpu_ids;
3b11ce7f 1156 }
68a1c3f8 1157
5f2eb550
JB
1158#ifdef CONFIG_HOTPLUG_CPU
1159 if (!setup_max_cpus)
1160#endif
1161 if (possible > i) {
c767a54b 1162 pr_warn("%d Processors exceeds max_cpus limit of %u\n",
5f2eb550
JB
1163 possible, setup_max_cpus);
1164 possible = i;
1165 }
1166
c767a54b 1167 pr_info("Allowing %d CPUs, %d hotplug CPUs\n",
68a1c3f8
GC
1168 possible, max_t(int, possible - num_processors, 0));
1169
1170 for (i = 0; i < possible; i++)
c2d1cec1 1171 set_cpu_possible(i, true);
5f2eb550
JB
1172 for (; i < NR_CPUS; i++)
1173 set_cpu_possible(i, false);
3461b0af
MT
1174
1175 nr_cpu_ids = possible;
68a1c3f8 1176}
69c18c15 1177
14adf855
CE
1178#ifdef CONFIG_HOTPLUG_CPU
1179
1180static void remove_siblinginfo(int cpu)
1181{
1182 int sibling;
1183 struct cpuinfo_x86 *c = &cpu_data(cpu);
1184
c2d1cec1
MT
1185 for_each_cpu(sibling, cpu_core_mask(cpu)) {
1186 cpumask_clear_cpu(cpu, cpu_core_mask(sibling));
14adf855
CE
1187 /*/
1188 * last thread sibling in this cpu core going down
1189 */
c2d1cec1 1190 if (cpumask_weight(cpu_sibling_mask(cpu)) == 1)
14adf855
CE
1191 cpu_data(sibling).booted_cores--;
1192 }
1193
c2d1cec1
MT
1194 for_each_cpu(sibling, cpu_sibling_mask(cpu))
1195 cpumask_clear_cpu(cpu, cpu_sibling_mask(sibling));
1196 cpumask_clear(cpu_sibling_mask(cpu));
1197 cpumask_clear(cpu_core_mask(cpu));
14adf855
CE
1198 c->phys_proc_id = 0;
1199 c->cpu_core_id = 0;
c2d1cec1 1200 cpumask_clear_cpu(cpu, cpu_sibling_setup_mask);
14adf855
CE
1201}
1202
69c18c15
GC
1203static void __ref remove_cpu_from_maps(int cpu)
1204{
c2d1cec1
MT
1205 set_cpu_online(cpu, false);
1206 cpumask_clear_cpu(cpu, cpu_callout_mask);
1207 cpumask_clear_cpu(cpu, cpu_callin_mask);
69c18c15 1208 /* was set by cpu_init() */
c2d1cec1 1209 cpumask_clear_cpu(cpu, cpu_initialized_mask);
23ca4bba 1210 numa_remove_cpu(cpu);
69c18c15
GC
1211}
1212
8227dce7 1213void cpu_disable_common(void)
69c18c15
GC
1214{
1215 int cpu = smp_processor_id();
69c18c15 1216
69c18c15
GC
1217 remove_siblinginfo(cpu);
1218
1219 /* It's now safe to remove this processor from the online map */
d388e5fd 1220 lock_vector_lock();
69c18c15 1221 remove_cpu_from_maps(cpu);
d388e5fd 1222 unlock_vector_lock();
d7b381bb 1223 fixup_irqs();
8227dce7
AN
1224}
1225
1226int native_cpu_disable(void)
1227{
8227dce7
AN
1228 clear_local_APIC();
1229
1230 cpu_disable_common();
69c18c15
GC
1231 return 0;
1232}
1233
93be71b6 1234void native_cpu_die(unsigned int cpu)
69c18c15
GC
1235{
1236 /* We don't do anything here: idle task is faking death itself. */
1237 unsigned int i;
1238
1239 for (i = 0; i < 10; i++) {
1240 /* They ack this in play_dead by setting CPU_DEAD */
1241 if (per_cpu(cpu_state, cpu) == CPU_DEAD) {
2eaad1fd
MT
1242 if (system_state == SYSTEM_RUNNING)
1243 pr_info("CPU %u is now offline\n", cpu);
69c18c15
GC
1244 return;
1245 }
1246 msleep(100);
1247 }
2eaad1fd 1248 pr_err("CPU %u didn't die...\n", cpu);
69c18c15 1249}
a21f5d88
AN
1250
1251void play_dead_common(void)
1252{
1253 idle_task_exit();
1254 reset_lazy_tlbstate();
02c68a02 1255 amd_e400_remove_cpu(raw_smp_processor_id());
a21f5d88
AN
1256
1257 mb();
1258 /* Ack it */
0a3aee0d 1259 __this_cpu_write(cpu_state, CPU_DEAD);
a21f5d88
AN
1260
1261 /*
1262 * With physical CPU hotplug, we should halt the cpu
1263 */
1264 local_irq_disable();
1265}
1266
ea530692
PA
1267/*
1268 * We need to flush the caches before going to sleep, lest we have
1269 * dirty data in our caches when we come back up.
1270 */
1271static inline void mwait_play_dead(void)
1272{
1273 unsigned int eax, ebx, ecx, edx;
1274 unsigned int highest_cstate = 0;
1275 unsigned int highest_subcstate = 0;
1276 int i;
ce5f6824 1277 void *mwait_ptr;
93789b32 1278 struct cpuinfo_x86 *c = __this_cpu_ptr(&cpu_info);
ea530692 1279
4f3c125c 1280 if (!(this_cpu_has(X86_FEATURE_MWAIT) && mwait_usable(c)))
ea530692 1281 return;
349c004e 1282 if (!this_cpu_has(X86_FEATURE_CLFLSH))
ce5f6824 1283 return;
7b543a53 1284 if (__this_cpu_read(cpu_info.cpuid_level) < CPUID_MWAIT_LEAF)
ea530692
PA
1285 return;
1286
1287 eax = CPUID_MWAIT_LEAF;
1288 ecx = 0;
1289 native_cpuid(&eax, &ebx, &ecx, &edx);
1290
1291 /*
1292 * eax will be 0 if EDX enumeration is not valid.
1293 * Initialized below to cstate, sub_cstate value when EDX is valid.
1294 */
1295 if (!(ecx & CPUID5_ECX_EXTENSIONS_SUPPORTED)) {
1296 eax = 0;
1297 } else {
1298 edx >>= MWAIT_SUBSTATE_SIZE;
1299 for (i = 0; i < 7 && edx; i++, edx >>= MWAIT_SUBSTATE_SIZE) {
1300 if (edx & MWAIT_SUBSTATE_MASK) {
1301 highest_cstate = i;
1302 highest_subcstate = edx & MWAIT_SUBSTATE_MASK;
1303 }
1304 }
1305 eax = (highest_cstate << MWAIT_SUBSTATE_SIZE) |
1306 (highest_subcstate - 1);
1307 }
1308
ce5f6824
PA
1309 /*
1310 * This should be a memory location in a cache line which is
1311 * unlikely to be touched by other processors. The actual
1312 * content is immaterial as it is not actually modified in any way.
1313 */
1314 mwait_ptr = &current_thread_info()->flags;
1315
a68e5c94
PA
1316 wbinvd();
1317
ea530692 1318 while (1) {
ce5f6824
PA
1319 /*
1320 * The CLFLUSH is a workaround for erratum AAI65 for
1321 * the Xeon 7400 series. It's not clear it is actually
1322 * needed, but it should be harmless in either case.
1323 * The WBINVD is insufficient due to the spurious-wakeup
1324 * case where we return around the loop.
1325 */
1326 clflush(mwait_ptr);
1327 __monitor(mwait_ptr, 0, 0);
ea530692
PA
1328 mb();
1329 __mwait(eax, 0);
1330 }
1331}
1332
1333static inline void hlt_play_dead(void)
1334{
7b543a53 1335 if (__this_cpu_read(cpu_info.x86) >= 4)
a68e5c94
PA
1336 wbinvd();
1337
ea530692 1338 while (1) {
ea530692
PA
1339 native_halt();
1340 }
1341}
1342
a21f5d88
AN
1343void native_play_dead(void)
1344{
1345 play_dead_common();
86886e55 1346 tboot_shutdown(TB_SHUTDOWN_WFS);
ea530692
PA
1347
1348 mwait_play_dead(); /* Only returns on failure */
1a022e3f
BO
1349 if (cpuidle_play_dead())
1350 hlt_play_dead();
a21f5d88
AN
1351}
1352
69c18c15 1353#else /* ... !CONFIG_HOTPLUG_CPU */
93be71b6 1354int native_cpu_disable(void)
69c18c15
GC
1355{
1356 return -ENOSYS;
1357}
1358
93be71b6 1359void native_cpu_die(unsigned int cpu)
69c18c15
GC
1360{
1361 /* We said "no" in __cpu_disable */
1362 BUG();
1363}
a21f5d88
AN
1364
1365void native_play_dead(void)
1366{
1367 BUG();
1368}
1369
68a1c3f8 1370#endif