]> git.proxmox.com Git - mirror_ubuntu-focal-kernel.git/blame - arch/x86/kernel/smpboot.c
Merge git://git.kernel.org/pub/scm/linux/kernel/git/davem/net
[mirror_ubuntu-focal-kernel.git] / arch / x86 / kernel / smpboot.c
CommitLineData
c767a54b 1 /*
4cedb334
GOC
2 * x86 SMP booting functions
3 *
87c6fe26 4 * (c) 1995 Alan Cox, Building #3 <alan@lxorguk.ukuu.org.uk>
8f47e163 5 * (c) 1998, 1999, 2000, 2009 Ingo Molnar <mingo@redhat.com>
4cedb334
GOC
6 * Copyright 2001 Andi Kleen, SuSE Labs.
7 *
8 * Much of the core SMP work is based on previous work by Thomas Radke, to
9 * whom a great many thanks are extended.
10 *
11 * Thanks to Intel for making available several different Pentium,
12 * Pentium Pro and Pentium-II/Xeon MP machines.
13 * Original development of Linux SMP code supported by Caldera.
14 *
15 * This code is released under the GNU General Public License version 2 or
16 * later.
17 *
18 * Fixes
19 * Felix Koop : NR_CPUS used properly
20 * Jose Renau : Handle single CPU case.
21 * Alan Cox : By repeated request 8) - Total BogoMIPS report.
22 * Greg Wright : Fix for kernel stacks panic.
23 * Erich Boleyn : MP v1.4 and additional changes.
24 * Matthias Sattler : Changes for 2.1 kernel map.
25 * Michel Lespinasse : Changes for 2.1 kernel map.
26 * Michael Chastain : Change trampoline.S to gnu as.
27 * Alan Cox : Dumb bug: 'B' step PPro's are fine
28 * Ingo Molnar : Added APIC timers, based on code
29 * from Jose Renau
30 * Ingo Molnar : various cleanups and rewrites
31 * Tigran Aivazian : fixed "0.00 in /proc/uptime on SMP" bug.
32 * Maciej W. Rozycki : Bits for genuine 82489DX APICs
33 * Andi Kleen : Changed for SMP boot into long mode.
34 * Martin J. Bligh : Added support for multi-quad systems
35 * Dave Jones : Report invalid combinations of Athlon CPUs.
36 * Rusty Russell : Hacked into shape for new "hotplug" boot process.
37 * Andi Kleen : Converted to new state machine.
38 * Ashok Raj : CPU hotplug support
39 * Glauber Costa : i386 and x86_64 integration
40 */
41
c767a54b
JP
42#define pr_fmt(fmt) KBUILD_MODNAME ": " fmt
43
68a1c3f8
GC
44#include <linux/init.h>
45#include <linux/smp.h>
186f4360 46#include <linux/export.h>
70708a18 47#include <linux/sched.h>
105ab3d8 48#include <linux/sched/topology.h>
ef8bd77f 49#include <linux/sched/hotplug.h>
68db0cf1 50#include <linux/sched/task_stack.h>
69c18c15 51#include <linux/percpu.h>
91718e8d 52#include <linux/bootmem.h>
cb3c8b90
GOC
53#include <linux/err.h>
54#include <linux/nmi.h>
69575d38 55#include <linux/tboot.h>
35f720c5 56#include <linux/stackprotector.h>
5a0e3ad6 57#include <linux/gfp.h>
1a022e3f 58#include <linux/cpuidle.h>
69c18c15 59
8aef135c 60#include <asm/acpi.h>
cb3c8b90 61#include <asm/desc.h>
69c18c15
GC
62#include <asm/nmi.h>
63#include <asm/irq.h>
48927bbb 64#include <asm/realmode.h>
69c18c15
GC
65#include <asm/cpu.h>
66#include <asm/numa.h>
cb3c8b90
GOC
67#include <asm/pgtable.h>
68#include <asm/tlbflush.h>
69#include <asm/mtrr.h>
ea530692 70#include <asm/mwait.h>
7b6aa335 71#include <asm/apic.h>
7167d08e 72#include <asm/io_apic.h>
78f7f1e5 73#include <asm/fpu/internal.h>
569712b2 74#include <asm/setup.h>
bdbcdd48 75#include <asm/uv/uv.h>
cb3c8b90 76#include <linux/mc146818rtc.h>
b81bb373 77#include <asm/i8259.h>
48927bbb 78#include <asm/realmode.h>
646e29a1 79#include <asm/misc.h>
48927bbb 80
a355352b
GC
81/* Number of siblings per CPU package */
82int smp_num_siblings = 1;
83EXPORT_SYMBOL(smp_num_siblings);
84
85/* Last level cache ID of each logical CPU */
0816b0f0 86DEFINE_PER_CPU_READ_MOSTLY(u16, cpu_llc_id) = BAD_APICID;
a355352b 87
a355352b 88/* representing HT siblings of each logical CPU */
0816b0f0 89DEFINE_PER_CPU_READ_MOSTLY(cpumask_var_t, cpu_sibling_map);
a355352b
GC
90EXPORT_PER_CPU_SYMBOL(cpu_sibling_map);
91
92/* representing HT and core siblings of each logical CPU */
0816b0f0 93DEFINE_PER_CPU_READ_MOSTLY(cpumask_var_t, cpu_core_map);
a355352b
GC
94EXPORT_PER_CPU_SYMBOL(cpu_core_map);
95
0816b0f0 96DEFINE_PER_CPU_READ_MOSTLY(cpumask_var_t, cpu_llc_shared_map);
b3d7336d 97
a355352b 98/* Per CPU bogomips and other parameters */
2c773dd3 99DEFINE_PER_CPU_READ_MOSTLY(struct cpuinfo_x86, cpu_info);
a355352b 100EXPORT_PER_CPU_SYMBOL(cpu_info);
768d9505 101
1f12e32f
TG
102/* Logical package management. We might want to allocate that dynamically */
103static int *physical_to_logical_pkg __read_mostly;
104static unsigned long *physical_package_map __read_mostly;;
1f12e32f
TG
105static unsigned int max_physical_pkg_id __read_mostly;
106unsigned int __max_logical_packages __read_mostly;
107EXPORT_SYMBOL(__max_logical_packages);
7b0501b1 108static unsigned int logical_packages __read_mostly;
1f12e32f 109
70b8301f
AK
110/* Maximum number of SMT threads on any online core */
111int __max_smt_threads __read_mostly;
112
7d25127c
TC
113/* Flag to indicate if a complete sched domain rebuild is required */
114bool x86_topology_update;
115
116int arch_update_cpu_topology(void)
117{
118 int retval = x86_topology_update;
119
120 x86_topology_update = false;
121 return retval;
122}
123
f77aa308
TG
124static inline void smpboot_setup_warm_reset_vector(unsigned long start_eip)
125{
126 unsigned long flags;
127
128 spin_lock_irqsave(&rtc_lock, flags);
129 CMOS_WRITE(0xa, 0xf);
130 spin_unlock_irqrestore(&rtc_lock, flags);
131 local_flush_tlb();
132 pr_debug("1.\n");
133 *((volatile unsigned short *)phys_to_virt(TRAMPOLINE_PHYS_HIGH)) =
134 start_eip >> 4;
135 pr_debug("2.\n");
136 *((volatile unsigned short *)phys_to_virt(TRAMPOLINE_PHYS_LOW)) =
137 start_eip & 0xf;
138 pr_debug("3.\n");
139}
140
141static inline void smpboot_restore_warm_reset_vector(void)
142{
143 unsigned long flags;
144
145 /*
146 * Install writable page 0 entry to set BIOS data area.
147 */
148 local_flush_tlb();
149
150 /*
151 * Paranoid: Set warm reset code and vector here back
152 * to default values.
153 */
154 spin_lock_irqsave(&rtc_lock, flags);
155 CMOS_WRITE(0, 0xf);
156 spin_unlock_irqrestore(&rtc_lock, flags);
157
158 *((volatile u32 *)phys_to_virt(TRAMPOLINE_PHYS_LOW)) = 0;
159}
160
cb3c8b90 161/*
30106c17
FY
162 * Report back to the Boot Processor during boot time or to the caller processor
163 * during CPU online.
cb3c8b90 164 */
148f9bb8 165static void smp_callin(void)
cb3c8b90
GOC
166{
167 int cpuid, phys_id;
cb3c8b90
GOC
168
169 /*
170 * If waken up by an INIT in an 82489DX configuration
656bba30
LB
171 * cpu_callout_mask guarantees we don't get here before
172 * an INIT_deassert IPI reaches our local APIC, so it is
173 * now safe to touch our local APIC.
cb3c8b90 174 */
e1c467e6 175 cpuid = smp_processor_id();
cb3c8b90
GOC
176
177 /*
178 * (This works even if the APIC is not enabled.)
179 */
4c9961d5 180 phys_id = read_apic_id();
cb3c8b90
GOC
181
182 /*
183 * the boot CPU has finished the init stage and is spinning
184 * on callin_map until we finish. We are free to set up this
185 * CPU, first the APIC. (this is probably redundant on most
186 * boards)
187 */
05f7e46d 188 apic_ap_setup();
cb3c8b90 189
b565201c
JS
190 /*
191 * Save our processor parameters. Note: this information
192 * is needed for clock calibration.
193 */
194 smp_store_cpu_info(cpuid);
195
cb3c8b90
GOC
196 /*
197 * Get our bogomips.
b565201c
JS
198 * Update loops_per_jiffy in cpu_data. Previous call to
199 * smp_store_cpu_info() stored a value that is close but not as
200 * accurate as the value just calculated.
cb3c8b90 201 */
cb3c8b90 202 calibrate_delay();
b565201c 203 cpu_data(cpuid).loops_per_jiffy = loops_per_jiffy;
cfc1b9a6 204 pr_debug("Stack at about %p\n", &cpuid);
cb3c8b90 205
5ef428c4
AK
206 /*
207 * This must be done before setting cpu_online_mask
208 * or calling notify_cpu_starting.
209 */
210 set_cpu_sibling_map(raw_smp_processor_id());
211 wmb();
212
85257024
PZ
213 notify_cpu_starting(cpuid);
214
cb3c8b90
GOC
215 /*
216 * Allow the master to continue.
217 */
c2d1cec1 218 cpumask_set_cpu(cpuid, cpu_callin_mask);
cb3c8b90
GOC
219}
220
e1c467e6
FY
221static int cpu0_logical_apicid;
222static int enable_start_cpu0;
bbc2ff6a
GOC
223/*
224 * Activate a secondary processor.
225 */
148f9bb8 226static void notrace start_secondary(void *unused)
bbc2ff6a
GOC
227{
228 /*
c7ad5ad2
AL
229 * Don't put *anything* except direct CPU state initialization
230 * before cpu_init(), SMP booting is too fragile that we want to
231 * limit the things done here to the most necessary things.
bbc2ff6a 232 */
c7ad5ad2
AL
233 if (boot_cpu_has(X86_FEATURE_PCID))
234 __write_cr4(__read_cr4() | X86_CR4_PCIDE);
b40827fa 235 cpu_init();
df156f90 236 x86_cpuinit.early_percpu_clock_init();
b40827fa
BP
237 preempt_disable();
238 smp_callin();
fd89a137 239
e1c467e6
FY
240 enable_start_cpu0 = 0;
241
fd89a137 242#ifdef CONFIG_X86_32
b40827fa 243 /* switch away from the initial page table */
fd89a137
JR
244 load_cr3(swapper_pg_dir);
245 __flush_tlb_all();
246#endif
247
bbc2ff6a
GOC
248 /* otherwise gcc will move up smp_processor_id before the cpu_init */
249 barrier();
250 /*
251 * Check TSC synchronization with the BP:
252 */
253 check_tsc_sync_target();
254
bbc2ff6a 255 /*
5a3f75e3
TG
256 * Lock vector_lock and initialize the vectors on this cpu
257 * before setting the cpu online. We must set it online with
258 * vector_lock held to prevent a concurrent setup/teardown
259 * from seeing a half valid vector space.
bbc2ff6a 260 */
d388e5fd 261 lock_vector_lock();
5a3f75e3 262 setup_vector_irq(smp_processor_id());
c2d1cec1 263 set_cpu_online(smp_processor_id(), true);
d388e5fd 264 unlock_vector_lock();
2a442c9c 265 cpu_set_state_online(smp_processor_id());
78c06176 266 x86_platform.nmi_init();
bbc2ff6a 267
0cefa5b9
MS
268 /* enable local interrupts */
269 local_irq_enable();
270
35f720c5
JP
271 /* to prevent fake stack check failure in clock setup */
272 boot_init_stack_canary();
0cefa5b9 273
736decac 274 x86_cpuinit.setup_percpu_clockev();
bbc2ff6a
GOC
275
276 wmb();
fc6d73d6 277 cpu_startup_entry(CPUHP_AP_ONLINE_IDLE);
bbc2ff6a
GOC
278}
279
9d85eb91
TG
280/**
281 * topology_update_package_map - Update the physical to logical package map
282 * @pkg: The physical package id as retrieved via CPUID
283 * @cpu: The cpu for which this is updated
284 */
285int topology_update_package_map(unsigned int pkg, unsigned int cpu)
1f12e32f 286{
9d85eb91 287 unsigned int new;
1f12e32f
TG
288
289 /* Called from early boot ? */
290 if (!physical_package_map)
291 return 0;
292
293 if (pkg >= max_physical_pkg_id)
294 return -EINVAL;
295
296 /* Set the logical package id */
297 if (test_and_set_bit(pkg, physical_package_map))
298 goto found;
299
9d85eb91
TG
300 if (logical_packages >= __max_logical_packages) {
301 pr_warn("Package %u of CPU %u exceeds BIOS package data %u.\n",
302 logical_packages, cpu, __max_logical_packages);
1f12e32f
TG
303 return -ENOSPC;
304 }
7b0501b1
JO
305
306 new = logical_packages++;
9d85eb91
TG
307 if (new != pkg) {
308 pr_info("CPU %u Converting physical %u to logical package %u\n",
309 cpu, pkg, new);
310 }
1f12e32f
TG
311 physical_to_logical_pkg[pkg] = new;
312
313found:
314 cpu_data(cpu).logical_proc_id = physical_to_logical_pkg[pkg];
315 return 0;
316}
317
318/**
319 * topology_phys_to_logical_pkg - Map a physical package id to a logical
320 *
321 * Returns logical package id or -1 if not found
322 */
323int topology_phys_to_logical_pkg(unsigned int phys_pkg)
324{
325 if (phys_pkg >= max_physical_pkg_id)
326 return -1;
327 return physical_to_logical_pkg[phys_pkg];
328}
329EXPORT_SYMBOL(topology_phys_to_logical_pkg);
330
9d85eb91 331static void __init smp_init_package_map(struct cpuinfo_x86 *c, unsigned int cpu)
1f12e32f 332{
9d85eb91 333 unsigned int ncpus;
1f12e32f
TG
334 size_t size;
335
336 /*
337 * Today neither Intel nor AMD support heterogenous systems. That
338 * might change in the future....
63d1e995
PZ
339 *
340 * While ideally we'd want '* smp_num_siblings' in the below @ncpus
341 * computation, this won't actually work since some Intel BIOSes
342 * report inconsistent HT data when they disable HT.
343 *
344 * In particular, they reduce the APIC-IDs to only include the cores,
345 * but leave the CPUID topology to say there are (2) siblings.
346 * This means we don't know how many threads there will be until
347 * after the APIC enumeration.
348 *
349 * By not including this we'll sometimes over-estimate the number of
350 * logical packages by the amount of !present siblings, but this is
351 * still better than MAX_LOCAL_APIC.
3e8db224
TG
352 *
353 * We use total_cpus not nr_cpu_ids because nr_cpu_ids can be limited
354 * on the command line leading to a similar issue as the HT disable
355 * problem because the hyperthreads are usually enumerated after the
356 * primary cores.
1f12e32f 357 */
63d1e995 358 ncpus = boot_cpu_data.x86_max_cores;
56402d63
TG
359 if (!ncpus) {
360 pr_warn("x86_max_cores == zero !?!?");
361 ncpus = 1;
362 }
363
3e8db224 364 __max_logical_packages = DIV_ROUND_UP(total_cpus, ncpus);
7b0501b1 365 logical_packages = 0;
1f12e32f
TG
366
367 /*
368 * Possibly larger than what we need as the number of apic ids per
369 * package can be smaller than the actual used apic ids.
370 */
371 max_physical_pkg_id = DIV_ROUND_UP(MAX_LOCAL_APIC, ncpus);
372 size = max_physical_pkg_id * sizeof(unsigned int);
373 physical_to_logical_pkg = kmalloc(size, GFP_KERNEL);
374 memset(physical_to_logical_pkg, 0xff, size);
375 size = BITS_TO_LONGS(max_physical_pkg_id) * sizeof(unsigned long);
376 physical_package_map = kzalloc(size, GFP_KERNEL);
1f12e32f 377
7b0501b1 378 pr_info("Max logical packages: %u\n", __max_logical_packages);
9d85eb91
TG
379
380 topology_update_package_map(c->phys_proc_id, cpu);
1f12e32f
TG
381}
382
30106c17
FY
383void __init smp_store_boot_cpu_info(void)
384{
385 int id = 0; /* CPU 0 */
386 struct cpuinfo_x86 *c = &cpu_data(id);
387
388 *c = boot_cpu_data;
389 c->cpu_index = id;
9d85eb91 390 smp_init_package_map(c, id);
30106c17
FY
391}
392
1d89a7f0
GOC
393/*
394 * The bootstrap kernel entry code has set these up. Save them for
395 * a given CPU
396 */
148f9bb8 397void smp_store_cpu_info(int id)
1d89a7f0
GOC
398{
399 struct cpuinfo_x86 *c = &cpu_data(id);
400
b3d7336d 401 *c = boot_cpu_data;
1d89a7f0 402 c->cpu_index = id;
30106c17
FY
403 /*
404 * During boot time, CPU0 has this setup already. Save the info when
405 * bringing up AP or offlined CPU0.
406 */
407 identify_secondary_cpu(c);
1d89a7f0
GOC
408}
409
cebf15eb
DH
410static bool
411topology_same_node(struct cpuinfo_x86 *c, struct cpuinfo_x86 *o)
412{
413 int cpu1 = c->cpu_index, cpu2 = o->cpu_index;
414
415 return (cpu_to_node(cpu1) == cpu_to_node(cpu2));
416}
417
148f9bb8 418static bool
316ad248 419topology_sane(struct cpuinfo_x86 *c, struct cpuinfo_x86 *o, const char *name)
d4fbe4f0 420{
316ad248
PZ
421 int cpu1 = c->cpu_index, cpu2 = o->cpu_index;
422
cebf15eb 423 return !WARN_ONCE(!topology_same_node(c, o),
316ad248
PZ
424 "sched: CPU #%d's %s-sibling CPU #%d is not on the same node! "
425 "[node: %d != %d]. Ignoring dependency.\n",
426 cpu1, name, cpu2, cpu_to_node(cpu1), cpu_to_node(cpu2));
427}
428
7d79a7bd 429#define link_mask(mfunc, c1, c2) \
316ad248 430do { \
7d79a7bd
BG
431 cpumask_set_cpu((c1), mfunc(c2)); \
432 cpumask_set_cpu((c2), mfunc(c1)); \
316ad248
PZ
433} while (0)
434
148f9bb8 435static bool match_smt(struct cpuinfo_x86 *c, struct cpuinfo_x86 *o)
316ad248 436{
362f924b 437 if (boot_cpu_has(X86_FEATURE_TOPOEXT)) {
316ad248
PZ
438 int cpu1 = c->cpu_index, cpu2 = o->cpu_index;
439
440 if (c->phys_proc_id == o->phys_proc_id &&
79a8b9aa
BP
441 per_cpu(cpu_llc_id, cpu1) == per_cpu(cpu_llc_id, cpu2)) {
442 if (c->cpu_core_id == o->cpu_core_id)
443 return topology_sane(c, o, "smt");
444
445 if ((c->cu_id != 0xff) &&
446 (o->cu_id != 0xff) &&
447 (c->cu_id == o->cu_id))
448 return topology_sane(c, o, "smt");
449 }
316ad248
PZ
450
451 } else if (c->phys_proc_id == o->phys_proc_id &&
452 c->cpu_core_id == o->cpu_core_id) {
453 return topology_sane(c, o, "smt");
454 }
455
456 return false;
457}
458
148f9bb8 459static bool match_llc(struct cpuinfo_x86 *c, struct cpuinfo_x86 *o)
316ad248
PZ
460{
461 int cpu1 = c->cpu_index, cpu2 = o->cpu_index;
462
463 if (per_cpu(cpu_llc_id, cpu1) != BAD_APICID &&
464 per_cpu(cpu_llc_id, cpu1) == per_cpu(cpu_llc_id, cpu2))
465 return topology_sane(c, o, "llc");
466
467 return false;
d4fbe4f0
AH
468}
469
cebf15eb
DH
470/*
471 * Unlike the other levels, we do not enforce keeping a
472 * multicore group inside a NUMA node. If this happens, we will
473 * discard the MC level of the topology later.
474 */
475static bool match_die(struct cpuinfo_x86 *c, struct cpuinfo_x86 *o)
316ad248 476{
cebf15eb
DH
477 if (c->phys_proc_id == o->phys_proc_id)
478 return true;
316ad248
PZ
479 return false;
480}
1d89a7f0 481
d3d37d85
TC
482#if defined(CONFIG_SCHED_SMT) || defined(CONFIG_SCHED_MC)
483static inline int x86_sched_itmt_flags(void)
484{
485 return sysctl_sched_itmt_enabled ? SD_ASYM_PACKING : 0;
486}
487
488#ifdef CONFIG_SCHED_MC
489static int x86_core_flags(void)
490{
491 return cpu_core_flags() | x86_sched_itmt_flags();
492}
493#endif
494#ifdef CONFIG_SCHED_SMT
495static int x86_smt_flags(void)
496{
497 return cpu_smt_flags() | x86_sched_itmt_flags();
498}
499#endif
500#endif
501
8f37961c 502static struct sched_domain_topology_level x86_numa_in_package_topology[] = {
cebf15eb 503#ifdef CONFIG_SCHED_SMT
d3d37d85 504 { cpu_smt_mask, x86_smt_flags, SD_INIT_NAME(SMT) },
cebf15eb
DH
505#endif
506#ifdef CONFIG_SCHED_MC
d3d37d85 507 { cpu_coregroup_mask, x86_core_flags, SD_INIT_NAME(MC) },
cebf15eb
DH
508#endif
509 { NULL, },
510};
8f37961c
TC
511
512static struct sched_domain_topology_level x86_topology[] = {
513#ifdef CONFIG_SCHED_SMT
d3d37d85 514 { cpu_smt_mask, x86_smt_flags, SD_INIT_NAME(SMT) },
8f37961c
TC
515#endif
516#ifdef CONFIG_SCHED_MC
d3d37d85 517 { cpu_coregroup_mask, x86_core_flags, SD_INIT_NAME(MC) },
8f37961c
TC
518#endif
519 { cpu_cpu_mask, SD_INIT_NAME(DIE) },
520 { NULL, },
521};
522
cebf15eb 523/*
8f37961c
TC
524 * Set if a package/die has multiple NUMA nodes inside.
525 * AMD Magny-Cours and Intel Cluster-on-Die have this.
cebf15eb 526 */
8f37961c 527static bool x86_has_numa_in_package;
cebf15eb 528
148f9bb8 529void set_cpu_sibling_map(int cpu)
768d9505 530{
316ad248 531 bool has_smt = smp_num_siblings > 1;
b0bc225d 532 bool has_mp = has_smt || boot_cpu_data.x86_max_cores > 1;
768d9505 533 struct cpuinfo_x86 *c = &cpu_data(cpu);
316ad248 534 struct cpuinfo_x86 *o;
70b8301f 535 int i, threads;
768d9505 536
c2d1cec1 537 cpumask_set_cpu(cpu, cpu_sibling_setup_mask);
768d9505 538
b0bc225d 539 if (!has_mp) {
7d79a7bd 540 cpumask_set_cpu(cpu, topology_sibling_cpumask(cpu));
316ad248 541 cpumask_set_cpu(cpu, cpu_llc_shared_mask(cpu));
7d79a7bd 542 cpumask_set_cpu(cpu, topology_core_cpumask(cpu));
768d9505
GC
543 c->booted_cores = 1;
544 return;
545 }
546
c2d1cec1 547 for_each_cpu(i, cpu_sibling_setup_mask) {
316ad248
PZ
548 o = &cpu_data(i);
549
550 if ((i == cpu) || (has_smt && match_smt(c, o)))
7d79a7bd 551 link_mask(topology_sibling_cpumask, cpu, i);
316ad248 552
b0bc225d 553 if ((i == cpu) || (has_mp && match_llc(c, o)))
7d79a7bd 554 link_mask(cpu_llc_shared_mask, cpu, i);
316ad248 555
ceb1cbac
KB
556 }
557
558 /*
559 * This needs a separate iteration over the cpus because we rely on all
7d79a7bd 560 * topology_sibling_cpumask links to be set-up.
ceb1cbac
KB
561 */
562 for_each_cpu(i, cpu_sibling_setup_mask) {
563 o = &cpu_data(i);
564
cebf15eb 565 if ((i == cpu) || (has_mp && match_die(c, o))) {
7d79a7bd 566 link_mask(topology_core_cpumask, cpu, i);
316ad248 567
768d9505
GC
568 /*
569 * Does this new cpu bringup a new core?
570 */
7d79a7bd
BG
571 if (cpumask_weight(
572 topology_sibling_cpumask(cpu)) == 1) {
768d9505
GC
573 /*
574 * for each core in package, increment
575 * the booted_cores for this new cpu
576 */
7d79a7bd
BG
577 if (cpumask_first(
578 topology_sibling_cpumask(i)) == i)
768d9505
GC
579 c->booted_cores++;
580 /*
581 * increment the core count for all
582 * the other cpus in this package
583 */
584 if (i != cpu)
585 cpu_data(i).booted_cores++;
586 } else if (i != cpu && !c->booted_cores)
587 c->booted_cores = cpu_data(i).booted_cores;
588 }
728e5653 589 if (match_die(c, o) && !topology_same_node(c, o))
8f37961c 590 x86_has_numa_in_package = true;
768d9505 591 }
70b8301f
AK
592
593 threads = cpumask_weight(topology_sibling_cpumask(cpu));
594 if (threads > __max_smt_threads)
595 __max_smt_threads = threads;
768d9505
GC
596}
597
70708a18 598/* maps the cpu to the sched domain representing multi-core */
030bb203 599const struct cpumask *cpu_coregroup_mask(int cpu)
70708a18 600{
9f646389 601 return cpu_llc_shared_mask(cpu);
030bb203
RR
602}
603
a4928cff 604static void impress_friends(void)
904541e2
GOC
605{
606 int cpu;
607 unsigned long bogosum = 0;
608 /*
609 * Allow the user to impress friends.
610 */
c767a54b 611 pr_debug("Before bogomips\n");
904541e2 612 for_each_possible_cpu(cpu)
c2d1cec1 613 if (cpumask_test_cpu(cpu, cpu_callout_mask))
904541e2 614 bogosum += cpu_data(cpu).loops_per_jiffy;
c767a54b 615 pr_info("Total of %d processors activated (%lu.%02lu BogoMIPS)\n",
f68e00a3 616 num_online_cpus(),
904541e2
GOC
617 bogosum/(500000/HZ),
618 (bogosum/(5000/HZ))%100);
619
c767a54b 620 pr_debug("Before bogocount - setting activated=1\n");
904541e2
GOC
621}
622
569712b2 623void __inquire_remote_apic(int apicid)
cb3c8b90
GOC
624{
625 unsigned i, regs[] = { APIC_ID >> 4, APIC_LVR >> 4, APIC_SPIV >> 4 };
a6c23905 626 const char * const names[] = { "ID", "VERSION", "SPIV" };
cb3c8b90
GOC
627 int timeout;
628 u32 status;
629
c767a54b 630 pr_info("Inquiring remote APIC 0x%x...\n", apicid);
cb3c8b90
GOC
631
632 for (i = 0; i < ARRAY_SIZE(regs); i++) {
c767a54b 633 pr_info("... APIC 0x%x %s: ", apicid, names[i]);
cb3c8b90
GOC
634
635 /*
636 * Wait for idle.
637 */
638 status = safe_apic_wait_icr_idle();
639 if (status)
c767a54b 640 pr_cont("a previous APIC delivery may have failed\n");
cb3c8b90 641
1b374e4d 642 apic_icr_write(APIC_DM_REMRD | regs[i], apicid);
cb3c8b90
GOC
643
644 timeout = 0;
645 do {
646 udelay(100);
647 status = apic_read(APIC_ICR) & APIC_ICR_RR_MASK;
648 } while (status == APIC_ICR_RR_INPROG && timeout++ < 1000);
649
650 switch (status) {
651 case APIC_ICR_RR_VALID:
652 status = apic_read(APIC_RRR);
c767a54b 653 pr_cont("%08x\n", status);
cb3c8b90
GOC
654 break;
655 default:
c767a54b 656 pr_cont("failed\n");
cb3c8b90
GOC
657 }
658 }
659}
660
d68921f9
LB
661/*
662 * The Multiprocessor Specification 1.4 (1997) example code suggests
663 * that there should be a 10ms delay between the BSP asserting INIT
664 * and de-asserting INIT, when starting a remote processor.
665 * But that slows boot and resume on modern processors, which include
666 * many cores and don't require that delay.
667 *
668 * Cmdline "init_cpu_udelay=" is available to over-ride this delay.
1a744cb3 669 * Modern processor families are quirked to remove the delay entirely.
d68921f9
LB
670 */
671#define UDELAY_10MS_DEFAULT 10000
672
656279a1 673static unsigned int init_udelay = UINT_MAX;
d68921f9
LB
674
675static int __init cpu_init_udelay(char *str)
676{
677 get_option(&str, &init_udelay);
678
679 return 0;
680}
681early_param("cpu_init_udelay", cpu_init_udelay);
682
1a744cb3
LB
683static void __init smp_quirk_init_udelay(void)
684{
685 /* if cmdline changed it from default, leave it alone */
656279a1 686 if (init_udelay != UINT_MAX)
1a744cb3
LB
687 return;
688
689 /* if modern processor, use no delay */
690 if (((boot_cpu_data.x86_vendor == X86_VENDOR_INTEL) && (boot_cpu_data.x86 == 6)) ||
656279a1 691 ((boot_cpu_data.x86_vendor == X86_VENDOR_AMD) && (boot_cpu_data.x86 >= 0xF))) {
1a744cb3 692 init_udelay = 0;
656279a1
LB
693 return;
694 }
f1ccd249
LB
695 /* else, use legacy delay */
696 init_udelay = UDELAY_10MS_DEFAULT;
1a744cb3
LB
697}
698
cb3c8b90
GOC
699/*
700 * Poke the other CPU in the eye via NMI to wake it up. Remember that the normal
701 * INIT, INIT, STARTUP sequence will reset the chip hard for us, and this
702 * won't ... remember to clear down the APIC, etc later.
703 */
148f9bb8 704int
e1c467e6 705wakeup_secondary_cpu_via_nmi(int apicid, unsigned long start_eip)
cb3c8b90
GOC
706{
707 unsigned long send_status, accept_status = 0;
708 int maxlvt;
709
710 /* Target chip */
cb3c8b90
GOC
711 /* Boot on the stack */
712 /* Kick the second */
e1c467e6 713 apic_icr_write(APIC_DM_NMI | apic->dest_logical, apicid);
cb3c8b90 714
cfc1b9a6 715 pr_debug("Waiting for send to finish...\n");
cb3c8b90
GOC
716 send_status = safe_apic_wait_icr_idle();
717
718 /*
719 * Give the other CPU some time to accept the IPI.
720 */
721 udelay(200);
cff9ab2b 722 if (APIC_INTEGRATED(boot_cpu_apic_version)) {
59ef48a5
CG
723 maxlvt = lapic_get_maxlvt();
724 if (maxlvt > 3) /* Due to the Pentium erratum 3AP. */
725 apic_write(APIC_ESR, 0);
726 accept_status = (apic_read(APIC_ESR) & 0xEF);
727 }
c767a54b 728 pr_debug("NMI sent\n");
cb3c8b90
GOC
729
730 if (send_status)
c767a54b 731 pr_err("APIC never delivered???\n");
cb3c8b90 732 if (accept_status)
c767a54b 733 pr_err("APIC delivery error (%lx)\n", accept_status);
cb3c8b90
GOC
734
735 return (send_status | accept_status);
736}
cb3c8b90 737
148f9bb8 738static int
569712b2 739wakeup_secondary_cpu_via_init(int phys_apicid, unsigned long start_eip)
cb3c8b90 740{
f5d6a52f 741 unsigned long send_status = 0, accept_status = 0;
cb3c8b90
GOC
742 int maxlvt, num_starts, j;
743
593f4a78
MR
744 maxlvt = lapic_get_maxlvt();
745
cb3c8b90
GOC
746 /*
747 * Be paranoid about clearing APIC errors.
748 */
cff9ab2b 749 if (APIC_INTEGRATED(boot_cpu_apic_version)) {
593f4a78
MR
750 if (maxlvt > 3) /* Due to the Pentium erratum 3AP. */
751 apic_write(APIC_ESR, 0);
cb3c8b90
GOC
752 apic_read(APIC_ESR);
753 }
754
c767a54b 755 pr_debug("Asserting INIT\n");
cb3c8b90
GOC
756
757 /*
758 * Turn INIT on target chip
759 */
cb3c8b90
GOC
760 /*
761 * Send IPI
762 */
1b374e4d
SS
763 apic_icr_write(APIC_INT_LEVELTRIG | APIC_INT_ASSERT | APIC_DM_INIT,
764 phys_apicid);
cb3c8b90 765
cfc1b9a6 766 pr_debug("Waiting for send to finish...\n");
cb3c8b90
GOC
767 send_status = safe_apic_wait_icr_idle();
768
7cb68598 769 udelay(init_udelay);
cb3c8b90 770
c767a54b 771 pr_debug("Deasserting INIT\n");
cb3c8b90
GOC
772
773 /* Target chip */
cb3c8b90 774 /* Send IPI */
1b374e4d 775 apic_icr_write(APIC_INT_LEVELTRIG | APIC_DM_INIT, phys_apicid);
cb3c8b90 776
cfc1b9a6 777 pr_debug("Waiting for send to finish...\n");
cb3c8b90
GOC
778 send_status = safe_apic_wait_icr_idle();
779
780 mb();
cb3c8b90
GOC
781
782 /*
783 * Should we send STARTUP IPIs ?
784 *
785 * Determine this based on the APIC version.
786 * If we don't have an integrated APIC, don't send the STARTUP IPIs.
787 */
cff9ab2b 788 if (APIC_INTEGRATED(boot_cpu_apic_version))
cb3c8b90
GOC
789 num_starts = 2;
790 else
791 num_starts = 0;
792
cb3c8b90
GOC
793 /*
794 * Run STARTUP IPI loop.
795 */
c767a54b 796 pr_debug("#startup loops: %d\n", num_starts);
cb3c8b90 797
cb3c8b90 798 for (j = 1; j <= num_starts; j++) {
c767a54b 799 pr_debug("Sending STARTUP #%d\n", j);
593f4a78
MR
800 if (maxlvt > 3) /* Due to the Pentium erratum 3AP. */
801 apic_write(APIC_ESR, 0);
cb3c8b90 802 apic_read(APIC_ESR);
c767a54b 803 pr_debug("After apic_write\n");
cb3c8b90
GOC
804
805 /*
806 * STARTUP IPI
807 */
808
809 /* Target chip */
cb3c8b90
GOC
810 /* Boot on the stack */
811 /* Kick the second */
1b374e4d
SS
812 apic_icr_write(APIC_DM_STARTUP | (start_eip >> 12),
813 phys_apicid);
cb3c8b90
GOC
814
815 /*
816 * Give the other CPU some time to accept the IPI.
817 */
fcafddec
LB
818 if (init_udelay == 0)
819 udelay(10);
820 else
a9bcaa02 821 udelay(300);
cb3c8b90 822
c767a54b 823 pr_debug("Startup point 1\n");
cb3c8b90 824
cfc1b9a6 825 pr_debug("Waiting for send to finish...\n");
cb3c8b90
GOC
826 send_status = safe_apic_wait_icr_idle();
827
828 /*
829 * Give the other CPU some time to accept the IPI.
830 */
fcafddec
LB
831 if (init_udelay == 0)
832 udelay(10);
833 else
a9bcaa02 834 udelay(200);
cb3c8b90 835
593f4a78 836 if (maxlvt > 3) /* Due to the Pentium erratum 3AP. */
cb3c8b90 837 apic_write(APIC_ESR, 0);
cb3c8b90
GOC
838 accept_status = (apic_read(APIC_ESR) & 0xEF);
839 if (send_status || accept_status)
840 break;
841 }
c767a54b 842 pr_debug("After Startup\n");
cb3c8b90
GOC
843
844 if (send_status)
c767a54b 845 pr_err("APIC never delivered???\n");
cb3c8b90 846 if (accept_status)
c767a54b 847 pr_err("APIC delivery error (%lx)\n", accept_status);
cb3c8b90
GOC
848
849 return (send_status | accept_status);
850}
cb3c8b90 851
2eaad1fd 852/* reduce the number of lines printed when booting a large cpu count system */
148f9bb8 853static void announce_cpu(int cpu, int apicid)
2eaad1fd
MT
854{
855 static int current_node = -1;
4adc8b71 856 int node = early_cpu_to_node(cpu);
a17bce4d 857 static int width, node_width;
646e29a1
BP
858
859 if (!width)
860 width = num_digits(num_possible_cpus()) + 1; /* + '#' sign */
2eaad1fd 861
a17bce4d
BP
862 if (!node_width)
863 node_width = num_digits(num_possible_nodes()) + 1; /* + '#' */
864
865 if (cpu == 1)
866 printk(KERN_INFO "x86: Booting SMP configuration:\n");
867
719b3680 868 if (system_state < SYSTEM_RUNNING) {
2eaad1fd
MT
869 if (node != current_node) {
870 if (current_node > (-1))
a17bce4d 871 pr_cont("\n");
2eaad1fd 872 current_node = node;
a17bce4d
BP
873
874 printk(KERN_INFO ".... node %*s#%d, CPUs: ",
875 node_width - num_digits(node), " ", node);
2eaad1fd 876 }
646e29a1
BP
877
878 /* Add padding for the BSP */
879 if (cpu == 1)
880 pr_cont("%*s", width + 1, " ");
881
882 pr_cont("%*s#%d", width - num_digits(cpu), " ", cpu);
883
2eaad1fd
MT
884 } else
885 pr_info("Booting Node %d Processor %d APIC 0x%x\n",
886 node, cpu, apicid);
887}
888
e1c467e6
FY
889static int wakeup_cpu0_nmi(unsigned int cmd, struct pt_regs *regs)
890{
891 int cpu;
892
893 cpu = smp_processor_id();
894 if (cpu == 0 && !cpu_online(cpu) && enable_start_cpu0)
895 return NMI_HANDLED;
896
897 return NMI_DONE;
898}
899
900/*
901 * Wake up AP by INIT, INIT, STARTUP sequence.
902 *
903 * Instead of waiting for STARTUP after INITs, BSP will execute the BIOS
904 * boot-strap code which is not a desired behavior for waking up BSP. To
905 * void the boot-strap code, wake up CPU0 by NMI instead.
906 *
907 * This works to wake up soft offlined CPU0 only. If CPU0 is hard offlined
908 * (i.e. physically hot removed and then hot added), NMI won't wake it up.
909 * We'll change this code in the future to wake up hard offlined CPU0 if
910 * real platform and request are available.
911 */
148f9bb8 912static int
e1c467e6
FY
913wakeup_cpu_via_init_nmi(int cpu, unsigned long start_ip, int apicid,
914 int *cpu0_nmi_registered)
915{
916 int id;
917 int boot_error;
918
ea7bdc65
JK
919 preempt_disable();
920
e1c467e6
FY
921 /*
922 * Wake up AP by INIT, INIT, STARTUP sequence.
923 */
ea7bdc65
JK
924 if (cpu) {
925 boot_error = wakeup_secondary_cpu_via_init(apicid, start_ip);
926 goto out;
927 }
e1c467e6
FY
928
929 /*
930 * Wake up BSP by nmi.
931 *
932 * Register a NMI handler to help wake up CPU0.
933 */
934 boot_error = register_nmi_handler(NMI_LOCAL,
935 wakeup_cpu0_nmi, 0, "wake_cpu0");
936
937 if (!boot_error) {
938 enable_start_cpu0 = 1;
939 *cpu0_nmi_registered = 1;
940 if (apic->dest_logical == APIC_DEST_LOGICAL)
941 id = cpu0_logical_apicid;
942 else
943 id = apicid;
944 boot_error = wakeup_secondary_cpu_via_nmi(id, start_ip);
945 }
ea7bdc65
JK
946
947out:
948 preempt_enable();
e1c467e6
FY
949
950 return boot_error;
951}
952
3f85483b
BO
953void common_cpu_up(unsigned int cpu, struct task_struct *idle)
954{
955 /* Just in case we booted with a single CPU. */
956 alternatives_enable_smp();
957
958 per_cpu(current_task, cpu) = idle;
959
960#ifdef CONFIG_X86_32
961 /* Stack for startup_32 can be just as for start_secondary onwards */
962 irq_ctx_init(cpu);
963 per_cpu(cpu_current_top_of_stack, cpu) =
964 (unsigned long)task_stack_page(idle) + THREAD_SIZE;
965#else
3f85483b
BO
966 initial_gs = per_cpu_offset(cpu);
967#endif
3f85483b
BO
968}
969
cb3c8b90
GOC
970/*
971 * NOTE - on most systems this is a PHYSICAL apic ID, but on multiquad
972 * (ie clustered apic addressing mode), this is a LOGICAL apic ID.
1f5bcabf
IM
973 * Returns zero if CPU booted OK, else error code from
974 * ->wakeup_secondary_cpu.
cb3c8b90 975 */
10e66760
VK
976static int do_boot_cpu(int apicid, int cpu, struct task_struct *idle,
977 int *cpu0_nmi_registered)
cb3c8b90 978{
48927bbb 979 volatile u32 *trampoline_status =
b429dbf6 980 (volatile u32 *) __va(real_mode_header->trampoline_status);
48927bbb 981 /* start_ip had better be page-aligned! */
f37240f1 982 unsigned long start_ip = real_mode_header->trampoline_start;
48927bbb 983
cb3c8b90 984 unsigned long boot_error = 0;
ce4b1b16 985 unsigned long timeout;
cb3c8b90 986
b9b1a9c3 987 idle->thread.sp = (unsigned long)task_pt_regs(idle);
69218e47 988 early_gdt_descr.address = (unsigned long)get_cpu_gdt_rw(cpu);
3e970473 989 initial_code = (unsigned long)start_secondary;
b32f96c7 990 initial_stack = idle->thread.sp;
cb3c8b90 991
20d5e4a9
ZG
992 /*
993 * Enable the espfix hack for this CPU
994 */
995#ifdef CONFIG_X86_ESPFIX64
996 init_espfix_ap(cpu);
997#endif
998
2eaad1fd
MT
999 /* So we see what's up */
1000 announce_cpu(cpu, apicid);
cb3c8b90
GOC
1001
1002 /*
1003 * This grunge runs the startup process for
1004 * the targeted processor.
1005 */
1006
34d05591 1007 if (get_uv_system_type() != UV_NON_UNIQUE_APIC) {
cb3c8b90 1008
cfc1b9a6 1009 pr_debug("Setting warm reset code and vector.\n");
cb3c8b90 1010
34d05591
JS
1011 smpboot_setup_warm_reset_vector(start_ip);
1012 /*
1013 * Be paranoid about clearing APIC errors.
db96b0a0 1014 */
cff9ab2b 1015 if (APIC_INTEGRATED(boot_cpu_apic_version)) {
db96b0a0
CG
1016 apic_write(APIC_ESR, 0);
1017 apic_read(APIC_ESR);
1018 }
34d05591 1019 }
cb3c8b90 1020
ce4b1b16
IM
1021 /*
1022 * AP might wait on cpu_callout_mask in cpu_init() with
1023 * cpu_initialized_mask set if previous attempt to online
1024 * it timed-out. Clear cpu_initialized_mask so that after
1025 * INIT/SIPI it could start with a clean state.
1026 */
1027 cpumask_clear_cpu(cpu, cpu_initialized_mask);
1028 smp_mb();
1029
cb3c8b90 1030 /*
e1c467e6
FY
1031 * Wake up a CPU in difference cases:
1032 * - Use the method in the APIC driver if it's defined
1033 * Otherwise,
1034 * - Use an INIT boot APIC message for APs or NMI for BSP.
cb3c8b90 1035 */
1f5bcabf
IM
1036 if (apic->wakeup_secondary_cpu)
1037 boot_error = apic->wakeup_secondary_cpu(apicid, start_ip);
1038 else
e1c467e6 1039 boot_error = wakeup_cpu_via_init_nmi(cpu, start_ip, apicid,
10e66760 1040 cpu0_nmi_registered);
cb3c8b90
GOC
1041
1042 if (!boot_error) {
1043 /*
6e38f1e7 1044 * Wait 10s total for first sign of life from AP
cb3c8b90 1045 */
ce4b1b16
IM
1046 boot_error = -1;
1047 timeout = jiffies + 10*HZ;
1048 while (time_before(jiffies, timeout)) {
1049 if (cpumask_test_cpu(cpu, cpu_initialized_mask)) {
1050 /*
1051 * Tell AP to proceed with initialization
1052 */
1053 cpumask_set_cpu(cpu, cpu_callout_mask);
1054 boot_error = 0;
1055 break;
1056 }
ce4b1b16
IM
1057 schedule();
1058 }
1059 }
cb3c8b90 1060
ce4b1b16 1061 if (!boot_error) {
cb3c8b90 1062 /*
ce4b1b16 1063 * Wait till AP completes initial initialization
cb3c8b90 1064 */
ce4b1b16 1065 while (!cpumask_test_cpu(cpu, cpu_callin_mask)) {
68f202e4
SS
1066 /*
1067 * Allow other tasks to run while we wait for the
1068 * AP to come online. This also gives a chance
1069 * for the MTRR work(triggered by the AP coming online)
1070 * to be completed in the stop machine context.
1071 */
1072 schedule();
cb3c8b90 1073 }
cb3c8b90
GOC
1074 }
1075
1076 /* mark "stuck" area as not stuck */
48927bbb 1077 *trampoline_status = 0;
cb3c8b90 1078
02421f98
YL
1079 if (get_uv_system_type() != UV_NON_UNIQUE_APIC) {
1080 /*
1081 * Cleanup possible dangling ends...
1082 */
1083 smpboot_restore_warm_reset_vector();
1084 }
e1c467e6 1085
cb3c8b90
GOC
1086 return boot_error;
1087}
1088
148f9bb8 1089int native_cpu_up(unsigned int cpu, struct task_struct *tidle)
cb3c8b90 1090{
a21769a4 1091 int apicid = apic->cpu_present_to_apicid(cpu);
10e66760 1092 int cpu0_nmi_registered = 0;
cb3c8b90 1093 unsigned long flags;
10e66760 1094 int err, ret = 0;
cb3c8b90
GOC
1095
1096 WARN_ON(irqs_disabled());
1097
cfc1b9a6 1098 pr_debug("++++++++++++++++++++=_---CPU UP %u\n", cpu);
cb3c8b90 1099
30106c17 1100 if (apicid == BAD_APICID ||
c284b42a 1101 !physid_isset(apicid, phys_cpu_present_map) ||
fa63030e 1102 !apic->apic_id_valid(apicid)) {
c767a54b 1103 pr_err("%s: bad cpu %d\n", __func__, cpu);
cb3c8b90
GOC
1104 return -EINVAL;
1105 }
1106
1107 /*
1108 * Already booted CPU?
1109 */
c2d1cec1 1110 if (cpumask_test_cpu(cpu, cpu_callin_mask)) {
cfc1b9a6 1111 pr_debug("do_boot_cpu %d Already started\n", cpu);
cb3c8b90
GOC
1112 return -ENOSYS;
1113 }
1114
1115 /*
1116 * Save current MTRR state in case it was changed since early boot
1117 * (e.g. by the ACPI SMI) to initialize new CPUs with MTRRs in sync:
1118 */
1119 mtrr_save_state();
1120
2a442c9c
PM
1121 /* x86 CPUs take themselves offline, so delayed offline is OK. */
1122 err = cpu_check_up_prepare(cpu);
1123 if (err && err != -EBUSY)
1124 return err;
cb3c8b90 1125
644c1541 1126 /* the FPU context is blank, nobody can own it */
317b622c 1127 per_cpu(fpu_fpregs_owner_ctx, cpu) = NULL;
644c1541 1128
3f85483b
BO
1129 common_cpu_up(cpu, tidle);
1130
10e66760 1131 err = do_boot_cpu(apicid, cpu, tidle, &cpu0_nmi_registered);
61165d7a 1132 if (err) {
feef1e8e 1133 pr_err("do_boot_cpu failed(%d) to wakeup CPU#%u\n", err, cpu);
10e66760
VK
1134 ret = -EIO;
1135 goto unreg_nmi;
cb3c8b90
GOC
1136 }
1137
1138 /*
1139 * Check TSC synchronization with the AP (keep irqs disabled
1140 * while doing so):
1141 */
1142 local_irq_save(flags);
1143 check_tsc_sync_source(cpu);
1144 local_irq_restore(flags);
1145
7c04e64a 1146 while (!cpu_online(cpu)) {
cb3c8b90
GOC
1147 cpu_relax();
1148 touch_nmi_watchdog();
1149 }
1150
10e66760
VK
1151unreg_nmi:
1152 /*
1153 * Clean up the nmi handler. Do this after the callin and callout sync
1154 * to avoid impact of possible long unregister time.
1155 */
1156 if (cpu0_nmi_registered)
1157 unregister_nmi_handler(NMI_LOCAL, "wake_cpu0");
1158
1159 return ret;
cb3c8b90
GOC
1160}
1161
7167d08e
HK
1162/**
1163 * arch_disable_smp_support() - disables SMP support for x86 at runtime
1164 */
1165void arch_disable_smp_support(void)
1166{
1167 disable_ioapic_support();
1168}
1169
8aef135c
GOC
1170/*
1171 * Fall back to non SMP mode after errors.
1172 *
1173 * RED-PEN audit/test this more. I bet there is more state messed up here.
1174 */
1175static __init void disable_smp(void)
1176{
613c25ef
TG
1177 pr_info("SMP disabled\n");
1178
ef4c59a4
TG
1179 disable_ioapic_support();
1180
4f062896
RR
1181 init_cpu_present(cpumask_of(0));
1182 init_cpu_possible(cpumask_of(0));
0f385d1d 1183
8aef135c 1184 if (smp_found_config)
b6df1b8b 1185 physid_set_mask_of_physid(boot_cpu_physical_apicid, &phys_cpu_present_map);
8aef135c 1186 else
b6df1b8b 1187 physid_set_mask_of_physid(0, &phys_cpu_present_map);
7d79a7bd
BG
1188 cpumask_set_cpu(0, topology_sibling_cpumask(0));
1189 cpumask_set_cpu(0, topology_core_cpumask(0));
8aef135c
GOC
1190}
1191
613c25ef
TG
1192enum {
1193 SMP_OK,
1194 SMP_NO_CONFIG,
1195 SMP_NO_APIC,
1196 SMP_FORCE_UP,
1197};
1198
8aef135c
GOC
1199/*
1200 * Various sanity checks.
1201 */
1202static int __init smp_sanity_check(unsigned max_cpus)
1203{
ac23d4ee 1204 preempt_disable();
a58f03b0 1205
1ff2f20d 1206#if !defined(CONFIG_X86_BIGSMP) && defined(CONFIG_X86_32)
a58f03b0
YL
1207 if (def_to_bigsmp && nr_cpu_ids > 8) {
1208 unsigned int cpu;
1209 unsigned nr;
1210
c767a54b
JP
1211 pr_warn("More than 8 CPUs detected - skipping them\n"
1212 "Use CONFIG_X86_BIGSMP\n");
a58f03b0
YL
1213
1214 nr = 0;
1215 for_each_present_cpu(cpu) {
1216 if (nr >= 8)
c2d1cec1 1217 set_cpu_present(cpu, false);
a58f03b0
YL
1218 nr++;
1219 }
1220
1221 nr = 0;
1222 for_each_possible_cpu(cpu) {
1223 if (nr >= 8)
c2d1cec1 1224 set_cpu_possible(cpu, false);
a58f03b0
YL
1225 nr++;
1226 }
1227
1228 nr_cpu_ids = 8;
1229 }
1230#endif
1231
8aef135c 1232 if (!physid_isset(hard_smp_processor_id(), phys_cpu_present_map)) {
c767a54b 1233 pr_warn("weird, boot CPU (#%d) not listed by the BIOS\n",
55c395b4
MT
1234 hard_smp_processor_id());
1235
8aef135c
GOC
1236 physid_set(hard_smp_processor_id(), phys_cpu_present_map);
1237 }
1238
1239 /*
1240 * If we couldn't find an SMP configuration at boot time,
1241 * get out of here now!
1242 */
1243 if (!smp_found_config && !acpi_lapic) {
ac23d4ee 1244 preempt_enable();
c767a54b 1245 pr_notice("SMP motherboard not detected\n");
613c25ef 1246 return SMP_NO_CONFIG;
8aef135c
GOC
1247 }
1248
1249 /*
1250 * Should not be necessary because the MP table should list the boot
1251 * CPU too, but we do it for the sake of robustness anyway.
1252 */
a27a6210 1253 if (!apic->check_phys_apicid_present(boot_cpu_physical_apicid)) {
c767a54b
JP
1254 pr_notice("weird, boot CPU (#%d) not listed by the BIOS\n",
1255 boot_cpu_physical_apicid);
8aef135c
GOC
1256 physid_set(hard_smp_processor_id(), phys_cpu_present_map);
1257 }
ac23d4ee 1258 preempt_enable();
8aef135c
GOC
1259
1260 /*
1261 * If we couldn't find a local APIC, then get out of here now!
1262 */
cff9ab2b 1263 if (APIC_INTEGRATED(boot_cpu_apic_version) &&
93984fbd 1264 !boot_cpu_has(X86_FEATURE_APIC)) {
103428e5
CG
1265 if (!disable_apic) {
1266 pr_err("BIOS bug, local APIC #%d not detected!...\n",
1267 boot_cpu_physical_apicid);
c767a54b 1268 pr_err("... forcing use of dummy APIC emulation (tell your hw vendor)\n");
103428e5 1269 }
613c25ef 1270 return SMP_NO_APIC;
8aef135c
GOC
1271 }
1272
8aef135c
GOC
1273 /*
1274 * If SMP should be disabled, then really disable it!
1275 */
1276 if (!max_cpus) {
c767a54b 1277 pr_info("SMP mode deactivated\n");
613c25ef 1278 return SMP_FORCE_UP;
8aef135c
GOC
1279 }
1280
613c25ef 1281 return SMP_OK;
8aef135c
GOC
1282}
1283
1284static void __init smp_cpu_index_default(void)
1285{
1286 int i;
1287 struct cpuinfo_x86 *c;
1288
7c04e64a 1289 for_each_possible_cpu(i) {
8aef135c
GOC
1290 c = &cpu_data(i);
1291 /* mark all to hotplug */
9628937d 1292 c->cpu_index = nr_cpu_ids;
8aef135c
GOC
1293 }
1294}
1295
1296/*
1297 * Prepare for SMP bootup. The MP table or ACPI has been read
1298 * earlier. Just do some sanity checking here and enable APIC mode.
1299 */
1300void __init native_smp_prepare_cpus(unsigned int max_cpus)
1301{
7ad728f9
RR
1302 unsigned int i;
1303
8aef135c 1304 smp_cpu_index_default();
792363d2 1305
8aef135c
GOC
1306 /*
1307 * Setup boot CPU information
1308 */
30106c17 1309 smp_store_boot_cpu_info(); /* Final full version of the data */
792363d2
YL
1310 cpumask_copy(cpu_callin_mask, cpumask_of(0));
1311 mb();
bd22a2f1 1312
7ad728f9 1313 for_each_possible_cpu(i) {
79f55997
LZ
1314 zalloc_cpumask_var(&per_cpu(cpu_sibling_map, i), GFP_KERNEL);
1315 zalloc_cpumask_var(&per_cpu(cpu_core_map, i), GFP_KERNEL);
b3d7336d 1316 zalloc_cpumask_var(&per_cpu(cpu_llc_shared_map, i), GFP_KERNEL);
7ad728f9 1317 }
8f37961c
TC
1318
1319 /*
1320 * Set 'default' x86 topology, this matches default_topology() in that
1321 * it has NUMA nodes as a topology level. See also
1322 * native_smp_cpus_done().
1323 *
1324 * Must be done before set_cpus_sibling_map() is ran.
1325 */
1326 set_sched_topology(x86_topology);
1327
8aef135c
GOC
1328 set_cpu_sibling_map(0);
1329
613c25ef
TG
1330 switch (smp_sanity_check(max_cpus)) {
1331 case SMP_NO_CONFIG:
8aef135c 1332 disable_smp();
613c25ef
TG
1333 if (APIC_init_uniprocessor())
1334 pr_notice("Local APIC not detected. Using dummy APIC emulation.\n");
1335 return;
1336 case SMP_NO_APIC:
1337 disable_smp();
1338 return;
1339 case SMP_FORCE_UP:
1340 disable_smp();
374aab33 1341 apic_bsp_setup(false);
250a1ac6 1342 return;
613c25ef
TG
1343 case SMP_OK:
1344 break;
8aef135c
GOC
1345 }
1346
4c9961d5 1347 if (read_apic_id() != boot_cpu_physical_apicid) {
8aef135c 1348 panic("Boot APIC ID in local APIC unexpected (%d vs %d)",
4c9961d5 1349 read_apic_id(), boot_cpu_physical_apicid);
8aef135c
GOC
1350 /* Or can we switch back to PIC here? */
1351 }
1352
384d9fe3 1353 default_setup_apic_routing();
374aab33 1354 cpu0_logical_apicid = apic_bsp_setup(false);
ef4c59a4 1355
d54ff31d 1356 pr_info("CPU0: ");
8aef135c 1357 print_cpu_info(&cpu_data(0));
c4bd1fda 1358
9ec808a0 1359 uv_system_init();
d0af9eed
SS
1360
1361 set_mtrr_aps_delayed_init();
1a744cb3
LB
1362
1363 smp_quirk_init_udelay();
8aef135c 1364}
d0af9eed
SS
1365
1366void arch_enable_nonboot_cpus_begin(void)
1367{
1368 set_mtrr_aps_delayed_init();
1369}
1370
1371void arch_enable_nonboot_cpus_end(void)
1372{
1373 mtrr_aps_init();
1374}
1375
a8db8453
GOC
1376/*
1377 * Early setup to make printk work.
1378 */
1379void __init native_smp_prepare_boot_cpu(void)
1380{
1381 int me = smp_processor_id();
552be871 1382 switch_to_new_gdt(me);
c2d1cec1
MT
1383 /* already set me in cpu_online_mask in boot_cpu_init() */
1384 cpumask_set_cpu(me, cpu_callout_mask);
2a442c9c 1385 cpu_set_state_online(me);
a8db8453
GOC
1386}
1387
83f7eb9c
GOC
1388void __init native_smp_cpus_done(unsigned int max_cpus)
1389{
c767a54b 1390 pr_debug("Boot done\n");
83f7eb9c 1391
8f37961c
TC
1392 if (x86_has_numa_in_package)
1393 set_sched_topology(x86_numa_in_package_topology);
1394
99e8b9ca 1395 nmi_selftest();
83f7eb9c 1396 impress_friends();
83f7eb9c 1397 setup_ioapic_dest();
d0af9eed 1398 mtrr_aps_init();
83f7eb9c
GOC
1399}
1400
3b11ce7f
MT
1401static int __initdata setup_possible_cpus = -1;
1402static int __init _setup_possible_cpus(char *str)
1403{
1404 get_option(&str, &setup_possible_cpus);
1405 return 0;
1406}
1407early_param("possible_cpus", _setup_possible_cpus);
1408
1409
68a1c3f8 1410/*
4f062896 1411 * cpu_possible_mask should be static, it cannot change as cpu's
68a1c3f8
GC
1412 * are onlined, or offlined. The reason is per-cpu data-structures
1413 * are allocated by some modules at init time, and dont expect to
1414 * do this dynamically on cpu arrival/departure.
4f062896 1415 * cpu_present_mask on the other hand can change dynamically.
68a1c3f8
GC
1416 * In case when cpu_hotplug is not compiled, then we resort to current
1417 * behaviour, which is cpu_possible == cpu_present.
1418 * - Ashok Raj
1419 *
1420 * Three ways to find out the number of additional hotplug CPUs:
1421 * - If the BIOS specified disabled CPUs in ACPI/mptables use that.
3b11ce7f 1422 * - The user can overwrite it with possible_cpus=NUM
68a1c3f8
GC
1423 * - Otherwise don't reserve additional CPUs.
1424 * We do this because additional CPUs waste a lot of memory.
1425 * -AK
1426 */
1427__init void prefill_possible_map(void)
1428{
cb48bb59 1429 int i, possible;
68a1c3f8 1430
2a51fe08
PB
1431 /* No boot processor was found in mptable or ACPI MADT */
1432 if (!num_processors) {
ff856051
VS
1433 if (boot_cpu_has(X86_FEATURE_APIC)) {
1434 int apicid = boot_cpu_physical_apicid;
1435 int cpu = hard_smp_processor_id();
2a51fe08 1436
ff856051 1437 pr_warn("Boot CPU (id %d) not listed by BIOS\n", cpu);
2a51fe08 1438
ff856051
VS
1439 /* Make sure boot cpu is enumerated */
1440 if (apic->cpu_present_to_apicid(0) == BAD_APICID &&
1441 apic->apic_id_valid(apicid))
1442 generic_processor_info(apicid, boot_cpu_apic_version);
1443 }
2a51fe08
PB
1444
1445 if (!num_processors)
1446 num_processors = 1;
1447 }
329513a3 1448
5f2eb550
JB
1449 i = setup_max_cpus ?: 1;
1450 if (setup_possible_cpus == -1) {
1451 possible = num_processors;
1452#ifdef CONFIG_HOTPLUG_CPU
1453 if (setup_max_cpus)
1454 possible += disabled_cpus;
1455#else
1456 if (possible > i)
1457 possible = i;
1458#endif
1459 } else
3b11ce7f
MT
1460 possible = setup_possible_cpus;
1461
730cf272
MT
1462 total_cpus = max_t(int, possible, num_processors + disabled_cpus);
1463
2b633e3f
YL
1464 /* nr_cpu_ids could be reduced via nr_cpus= */
1465 if (possible > nr_cpu_ids) {
9b130ad5 1466 pr_warn("%d Processors exceeds NR_CPUS limit of %u\n",
2b633e3f
YL
1467 possible, nr_cpu_ids);
1468 possible = nr_cpu_ids;
3b11ce7f 1469 }
68a1c3f8 1470
5f2eb550
JB
1471#ifdef CONFIG_HOTPLUG_CPU
1472 if (!setup_max_cpus)
1473#endif
1474 if (possible > i) {
c767a54b 1475 pr_warn("%d Processors exceeds max_cpus limit of %u\n",
5f2eb550
JB
1476 possible, setup_max_cpus);
1477 possible = i;
1478 }
1479
427d77a3
TG
1480 nr_cpu_ids = possible;
1481
c767a54b 1482 pr_info("Allowing %d CPUs, %d hotplug CPUs\n",
68a1c3f8
GC
1483 possible, max_t(int, possible - num_processors, 0));
1484
427d77a3
TG
1485 reset_cpu_possible_mask();
1486
68a1c3f8 1487 for (i = 0; i < possible; i++)
c2d1cec1 1488 set_cpu_possible(i, true);
68a1c3f8 1489}
69c18c15 1490
14adf855
CE
1491#ifdef CONFIG_HOTPLUG_CPU
1492
70b8301f
AK
1493/* Recompute SMT state for all CPUs on offline */
1494static void recompute_smt_state(void)
1495{
1496 int max_threads, cpu;
1497
1498 max_threads = 0;
1499 for_each_online_cpu (cpu) {
1500 int threads = cpumask_weight(topology_sibling_cpumask(cpu));
1501
1502 if (threads > max_threads)
1503 max_threads = threads;
1504 }
1505 __max_smt_threads = max_threads;
1506}
1507
14adf855
CE
1508static void remove_siblinginfo(int cpu)
1509{
1510 int sibling;
1511 struct cpuinfo_x86 *c = &cpu_data(cpu);
1512
7d79a7bd
BG
1513 for_each_cpu(sibling, topology_core_cpumask(cpu)) {
1514 cpumask_clear_cpu(cpu, topology_core_cpumask(sibling));
14adf855
CE
1515 /*/
1516 * last thread sibling in this cpu core going down
1517 */
7d79a7bd 1518 if (cpumask_weight(topology_sibling_cpumask(cpu)) == 1)
14adf855
CE
1519 cpu_data(sibling).booted_cores--;
1520 }
1521
7d79a7bd
BG
1522 for_each_cpu(sibling, topology_sibling_cpumask(cpu))
1523 cpumask_clear_cpu(cpu, topology_sibling_cpumask(sibling));
03bd4e1f
WL
1524 for_each_cpu(sibling, cpu_llc_shared_mask(cpu))
1525 cpumask_clear_cpu(cpu, cpu_llc_shared_mask(sibling));
1526 cpumask_clear(cpu_llc_shared_mask(cpu));
7d79a7bd
BG
1527 cpumask_clear(topology_sibling_cpumask(cpu));
1528 cpumask_clear(topology_core_cpumask(cpu));
14adf855
CE
1529 c->phys_proc_id = 0;
1530 c->cpu_core_id = 0;
c2d1cec1 1531 cpumask_clear_cpu(cpu, cpu_sibling_setup_mask);
70b8301f 1532 recompute_smt_state();
14adf855
CE
1533}
1534
4daa832d 1535static void remove_cpu_from_maps(int cpu)
69c18c15 1536{
c2d1cec1
MT
1537 set_cpu_online(cpu, false);
1538 cpumask_clear_cpu(cpu, cpu_callout_mask);
1539 cpumask_clear_cpu(cpu, cpu_callin_mask);
69c18c15 1540 /* was set by cpu_init() */
c2d1cec1 1541 cpumask_clear_cpu(cpu, cpu_initialized_mask);
23ca4bba 1542 numa_remove_cpu(cpu);
69c18c15
GC
1543}
1544
8227dce7 1545void cpu_disable_common(void)
69c18c15
GC
1546{
1547 int cpu = smp_processor_id();
69c18c15 1548
69c18c15
GC
1549 remove_siblinginfo(cpu);
1550
1551 /* It's now safe to remove this processor from the online map */
d388e5fd 1552 lock_vector_lock();
69c18c15 1553 remove_cpu_from_maps(cpu);
d388e5fd 1554 unlock_vector_lock();
d7b381bb 1555 fixup_irqs();
8227dce7
AN
1556}
1557
1558int native_cpu_disable(void)
1559{
da6139e4
PB
1560 int ret;
1561
1562 ret = check_irq_vectors_for_cpu_disable();
1563 if (ret)
1564 return ret;
1565
8227dce7 1566 clear_local_APIC();
8227dce7 1567 cpu_disable_common();
2ed53c0d 1568
69c18c15
GC
1569 return 0;
1570}
1571
2a442c9c 1572int common_cpu_die(unsigned int cpu)
54279552 1573{
2a442c9c 1574 int ret = 0;
54279552 1575
69c18c15 1576 /* We don't do anything here: idle task is faking death itself. */
54279552 1577
2ed53c0d 1578 /* They ack this in play_dead() by setting CPU_DEAD */
2a442c9c 1579 if (cpu_wait_death(cpu, 5)) {
2ed53c0d
LT
1580 if (system_state == SYSTEM_RUNNING)
1581 pr_info("CPU %u is now offline\n", cpu);
1582 } else {
1583 pr_err("CPU %u didn't die...\n", cpu);
2a442c9c 1584 ret = -1;
69c18c15 1585 }
2a442c9c
PM
1586
1587 return ret;
1588}
1589
1590void native_cpu_die(unsigned int cpu)
1591{
1592 common_cpu_die(cpu);
69c18c15 1593}
a21f5d88
AN
1594
1595void play_dead_common(void)
1596{
1597 idle_task_exit();
a21f5d88 1598
a21f5d88 1599 /* Ack it */
2a442c9c 1600 (void)cpu_report_death();
a21f5d88
AN
1601
1602 /*
1603 * With physical CPU hotplug, we should halt the cpu
1604 */
1605 local_irq_disable();
1606}
1607
e1c467e6
FY
1608static bool wakeup_cpu0(void)
1609{
1610 if (smp_processor_id() == 0 && enable_start_cpu0)
1611 return true;
1612
1613 return false;
1614}
1615
ea530692
PA
1616/*
1617 * We need to flush the caches before going to sleep, lest we have
1618 * dirty data in our caches when we come back up.
1619 */
1620static inline void mwait_play_dead(void)
1621{
1622 unsigned int eax, ebx, ecx, edx;
1623 unsigned int highest_cstate = 0;
1624 unsigned int highest_subcstate = 0;
ce5f6824 1625 void *mwait_ptr;
576cfb40 1626 int i;
ea530692 1627
69fb3676 1628 if (!this_cpu_has(X86_FEATURE_MWAIT))
ea530692 1629 return;
840d2830 1630 if (!this_cpu_has(X86_FEATURE_CLFLUSH))
ce5f6824 1631 return;
7b543a53 1632 if (__this_cpu_read(cpu_info.cpuid_level) < CPUID_MWAIT_LEAF)
ea530692
PA
1633 return;
1634
1635 eax = CPUID_MWAIT_LEAF;
1636 ecx = 0;
1637 native_cpuid(&eax, &ebx, &ecx, &edx);
1638
1639 /*
1640 * eax will be 0 if EDX enumeration is not valid.
1641 * Initialized below to cstate, sub_cstate value when EDX is valid.
1642 */
1643 if (!(ecx & CPUID5_ECX_EXTENSIONS_SUPPORTED)) {
1644 eax = 0;
1645 } else {
1646 edx >>= MWAIT_SUBSTATE_SIZE;
1647 for (i = 0; i < 7 && edx; i++, edx >>= MWAIT_SUBSTATE_SIZE) {
1648 if (edx & MWAIT_SUBSTATE_MASK) {
1649 highest_cstate = i;
1650 highest_subcstate = edx & MWAIT_SUBSTATE_MASK;
1651 }
1652 }
1653 eax = (highest_cstate << MWAIT_SUBSTATE_SIZE) |
1654 (highest_subcstate - 1);
1655 }
1656
ce5f6824
PA
1657 /*
1658 * This should be a memory location in a cache line which is
1659 * unlikely to be touched by other processors. The actual
1660 * content is immaterial as it is not actually modified in any way.
1661 */
1662 mwait_ptr = &current_thread_info()->flags;
1663
a68e5c94
PA
1664 wbinvd();
1665
ea530692 1666 while (1) {
ce5f6824
PA
1667 /*
1668 * The CLFLUSH is a workaround for erratum AAI65 for
1669 * the Xeon 7400 series. It's not clear it is actually
1670 * needed, but it should be harmless in either case.
1671 * The WBINVD is insufficient due to the spurious-wakeup
1672 * case where we return around the loop.
1673 */
7d590cca 1674 mb();
ce5f6824 1675 clflush(mwait_ptr);
7d590cca 1676 mb();
ce5f6824 1677 __monitor(mwait_ptr, 0, 0);
ea530692
PA
1678 mb();
1679 __mwait(eax, 0);
e1c467e6
FY
1680 /*
1681 * If NMI wants to wake up CPU0, start CPU0.
1682 */
1683 if (wakeup_cpu0())
1684 start_cpu0();
ea530692
PA
1685 }
1686}
1687
406f992e 1688void hlt_play_dead(void)
ea530692 1689{
7b543a53 1690 if (__this_cpu_read(cpu_info.x86) >= 4)
a68e5c94
PA
1691 wbinvd();
1692
ea530692 1693 while (1) {
ea530692 1694 native_halt();
e1c467e6
FY
1695 /*
1696 * If NMI wants to wake up CPU0, start CPU0.
1697 */
1698 if (wakeup_cpu0())
1699 start_cpu0();
ea530692
PA
1700 }
1701}
1702
a21f5d88
AN
1703void native_play_dead(void)
1704{
1705 play_dead_common();
86886e55 1706 tboot_shutdown(TB_SHUTDOWN_WFS);
ea530692
PA
1707
1708 mwait_play_dead(); /* Only returns on failure */
1a022e3f
BO
1709 if (cpuidle_play_dead())
1710 hlt_play_dead();
a21f5d88
AN
1711}
1712
69c18c15 1713#else /* ... !CONFIG_HOTPLUG_CPU */
93be71b6 1714int native_cpu_disable(void)
69c18c15
GC
1715{
1716 return -ENOSYS;
1717}
1718
93be71b6 1719void native_cpu_die(unsigned int cpu)
69c18c15
GC
1720{
1721 /* We said "no" in __cpu_disable */
1722 BUG();
1723}
a21f5d88
AN
1724
1725void native_play_dead(void)
1726{
1727 BUG();
1728}
1729
68a1c3f8 1730#endif