]> git.proxmox.com Git - mirror_ubuntu-artful-kernel.git/blame - arch/x86/kernel/smpboot.c
arm64: Adjust system_state check
[mirror_ubuntu-artful-kernel.git] / arch / x86 / kernel / smpboot.c
CommitLineData
c767a54b 1 /*
4cedb334
GOC
2 * x86 SMP booting functions
3 *
87c6fe26 4 * (c) 1995 Alan Cox, Building #3 <alan@lxorguk.ukuu.org.uk>
8f47e163 5 * (c) 1998, 1999, 2000, 2009 Ingo Molnar <mingo@redhat.com>
4cedb334
GOC
6 * Copyright 2001 Andi Kleen, SuSE Labs.
7 *
8 * Much of the core SMP work is based on previous work by Thomas Radke, to
9 * whom a great many thanks are extended.
10 *
11 * Thanks to Intel for making available several different Pentium,
12 * Pentium Pro and Pentium-II/Xeon MP machines.
13 * Original development of Linux SMP code supported by Caldera.
14 *
15 * This code is released under the GNU General Public License version 2 or
16 * later.
17 *
18 * Fixes
19 * Felix Koop : NR_CPUS used properly
20 * Jose Renau : Handle single CPU case.
21 * Alan Cox : By repeated request 8) - Total BogoMIPS report.
22 * Greg Wright : Fix for kernel stacks panic.
23 * Erich Boleyn : MP v1.4 and additional changes.
24 * Matthias Sattler : Changes for 2.1 kernel map.
25 * Michel Lespinasse : Changes for 2.1 kernel map.
26 * Michael Chastain : Change trampoline.S to gnu as.
27 * Alan Cox : Dumb bug: 'B' step PPro's are fine
28 * Ingo Molnar : Added APIC timers, based on code
29 * from Jose Renau
30 * Ingo Molnar : various cleanups and rewrites
31 * Tigran Aivazian : fixed "0.00 in /proc/uptime on SMP" bug.
32 * Maciej W. Rozycki : Bits for genuine 82489DX APICs
33 * Andi Kleen : Changed for SMP boot into long mode.
34 * Martin J. Bligh : Added support for multi-quad systems
35 * Dave Jones : Report invalid combinations of Athlon CPUs.
36 * Rusty Russell : Hacked into shape for new "hotplug" boot process.
37 * Andi Kleen : Converted to new state machine.
38 * Ashok Raj : CPU hotplug support
39 * Glauber Costa : i386 and x86_64 integration
40 */
41
c767a54b
JP
42#define pr_fmt(fmt) KBUILD_MODNAME ": " fmt
43
68a1c3f8
GC
44#include <linux/init.h>
45#include <linux/smp.h>
186f4360 46#include <linux/export.h>
70708a18 47#include <linux/sched.h>
105ab3d8 48#include <linux/sched/topology.h>
ef8bd77f 49#include <linux/sched/hotplug.h>
68db0cf1 50#include <linux/sched/task_stack.h>
69c18c15 51#include <linux/percpu.h>
91718e8d 52#include <linux/bootmem.h>
cb3c8b90
GOC
53#include <linux/err.h>
54#include <linux/nmi.h>
69575d38 55#include <linux/tboot.h>
35f720c5 56#include <linux/stackprotector.h>
5a0e3ad6 57#include <linux/gfp.h>
1a022e3f 58#include <linux/cpuidle.h>
69c18c15 59
8aef135c 60#include <asm/acpi.h>
cb3c8b90 61#include <asm/desc.h>
69c18c15
GC
62#include <asm/nmi.h>
63#include <asm/irq.h>
48927bbb 64#include <asm/realmode.h>
69c18c15
GC
65#include <asm/cpu.h>
66#include <asm/numa.h>
cb3c8b90
GOC
67#include <asm/pgtable.h>
68#include <asm/tlbflush.h>
69#include <asm/mtrr.h>
ea530692 70#include <asm/mwait.h>
7b6aa335 71#include <asm/apic.h>
7167d08e 72#include <asm/io_apic.h>
78f7f1e5 73#include <asm/fpu/internal.h>
569712b2 74#include <asm/setup.h>
bdbcdd48 75#include <asm/uv/uv.h>
cb3c8b90 76#include <linux/mc146818rtc.h>
b81bb373 77#include <asm/i8259.h>
48927bbb 78#include <asm/realmode.h>
646e29a1 79#include <asm/misc.h>
48927bbb 80
a355352b
GC
81/* Number of siblings per CPU package */
82int smp_num_siblings = 1;
83EXPORT_SYMBOL(smp_num_siblings);
84
85/* Last level cache ID of each logical CPU */
0816b0f0 86DEFINE_PER_CPU_READ_MOSTLY(u16, cpu_llc_id) = BAD_APICID;
a355352b 87
a355352b 88/* representing HT siblings of each logical CPU */
0816b0f0 89DEFINE_PER_CPU_READ_MOSTLY(cpumask_var_t, cpu_sibling_map);
a355352b
GC
90EXPORT_PER_CPU_SYMBOL(cpu_sibling_map);
91
92/* representing HT and core siblings of each logical CPU */
0816b0f0 93DEFINE_PER_CPU_READ_MOSTLY(cpumask_var_t, cpu_core_map);
a355352b
GC
94EXPORT_PER_CPU_SYMBOL(cpu_core_map);
95
0816b0f0 96DEFINE_PER_CPU_READ_MOSTLY(cpumask_var_t, cpu_llc_shared_map);
b3d7336d 97
a355352b 98/* Per CPU bogomips and other parameters */
2c773dd3 99DEFINE_PER_CPU_READ_MOSTLY(struct cpuinfo_x86, cpu_info);
a355352b 100EXPORT_PER_CPU_SYMBOL(cpu_info);
768d9505 101
1f12e32f
TG
102/* Logical package management. We might want to allocate that dynamically */
103static int *physical_to_logical_pkg __read_mostly;
104static unsigned long *physical_package_map __read_mostly;;
1f12e32f
TG
105static unsigned int max_physical_pkg_id __read_mostly;
106unsigned int __max_logical_packages __read_mostly;
107EXPORT_SYMBOL(__max_logical_packages);
7b0501b1 108static unsigned int logical_packages __read_mostly;
1f12e32f 109
70b8301f
AK
110/* Maximum number of SMT threads on any online core */
111int __max_smt_threads __read_mostly;
112
7d25127c
TC
113/* Flag to indicate if a complete sched domain rebuild is required */
114bool x86_topology_update;
115
116int arch_update_cpu_topology(void)
117{
118 int retval = x86_topology_update;
119
120 x86_topology_update = false;
121 return retval;
122}
123
f77aa308
TG
124static inline void smpboot_setup_warm_reset_vector(unsigned long start_eip)
125{
126 unsigned long flags;
127
128 spin_lock_irqsave(&rtc_lock, flags);
129 CMOS_WRITE(0xa, 0xf);
130 spin_unlock_irqrestore(&rtc_lock, flags);
131 local_flush_tlb();
132 pr_debug("1.\n");
133 *((volatile unsigned short *)phys_to_virt(TRAMPOLINE_PHYS_HIGH)) =
134 start_eip >> 4;
135 pr_debug("2.\n");
136 *((volatile unsigned short *)phys_to_virt(TRAMPOLINE_PHYS_LOW)) =
137 start_eip & 0xf;
138 pr_debug("3.\n");
139}
140
141static inline void smpboot_restore_warm_reset_vector(void)
142{
143 unsigned long flags;
144
145 /*
146 * Install writable page 0 entry to set BIOS data area.
147 */
148 local_flush_tlb();
149
150 /*
151 * Paranoid: Set warm reset code and vector here back
152 * to default values.
153 */
154 spin_lock_irqsave(&rtc_lock, flags);
155 CMOS_WRITE(0, 0xf);
156 spin_unlock_irqrestore(&rtc_lock, flags);
157
158 *((volatile u32 *)phys_to_virt(TRAMPOLINE_PHYS_LOW)) = 0;
159}
160
cb3c8b90 161/*
30106c17
FY
162 * Report back to the Boot Processor during boot time or to the caller processor
163 * during CPU online.
cb3c8b90 164 */
148f9bb8 165static void smp_callin(void)
cb3c8b90
GOC
166{
167 int cpuid, phys_id;
cb3c8b90
GOC
168
169 /*
170 * If waken up by an INIT in an 82489DX configuration
656bba30
LB
171 * cpu_callout_mask guarantees we don't get here before
172 * an INIT_deassert IPI reaches our local APIC, so it is
173 * now safe to touch our local APIC.
cb3c8b90 174 */
e1c467e6 175 cpuid = smp_processor_id();
cb3c8b90
GOC
176
177 /*
178 * (This works even if the APIC is not enabled.)
179 */
4c9961d5 180 phys_id = read_apic_id();
cb3c8b90
GOC
181
182 /*
183 * the boot CPU has finished the init stage and is spinning
184 * on callin_map until we finish. We are free to set up this
185 * CPU, first the APIC. (this is probably redundant on most
186 * boards)
187 */
05f7e46d 188 apic_ap_setup();
cb3c8b90 189
b565201c
JS
190 /*
191 * Save our processor parameters. Note: this information
192 * is needed for clock calibration.
193 */
194 smp_store_cpu_info(cpuid);
195
cb3c8b90
GOC
196 /*
197 * Get our bogomips.
b565201c
JS
198 * Update loops_per_jiffy in cpu_data. Previous call to
199 * smp_store_cpu_info() stored a value that is close but not as
200 * accurate as the value just calculated.
cb3c8b90 201 */
cb3c8b90 202 calibrate_delay();
b565201c 203 cpu_data(cpuid).loops_per_jiffy = loops_per_jiffy;
cfc1b9a6 204 pr_debug("Stack at about %p\n", &cpuid);
cb3c8b90 205
5ef428c4
AK
206 /*
207 * This must be done before setting cpu_online_mask
208 * or calling notify_cpu_starting.
209 */
210 set_cpu_sibling_map(raw_smp_processor_id());
211 wmb();
212
85257024
PZ
213 notify_cpu_starting(cpuid);
214
cb3c8b90
GOC
215 /*
216 * Allow the master to continue.
217 */
c2d1cec1 218 cpumask_set_cpu(cpuid, cpu_callin_mask);
cb3c8b90
GOC
219}
220
e1c467e6
FY
221static int cpu0_logical_apicid;
222static int enable_start_cpu0;
bbc2ff6a
GOC
223/*
224 * Activate a secondary processor.
225 */
148f9bb8 226static void notrace start_secondary(void *unused)
bbc2ff6a
GOC
227{
228 /*
229 * Don't put *anything* before cpu_init(), SMP booting is too
230 * fragile that we want to limit the things done here to the
231 * most necessary things.
232 */
b40827fa 233 cpu_init();
df156f90 234 x86_cpuinit.early_percpu_clock_init();
b40827fa
BP
235 preempt_disable();
236 smp_callin();
fd89a137 237
e1c467e6
FY
238 enable_start_cpu0 = 0;
239
fd89a137 240#ifdef CONFIG_X86_32
b40827fa 241 /* switch away from the initial page table */
fd89a137
JR
242 load_cr3(swapper_pg_dir);
243 __flush_tlb_all();
244#endif
245
bbc2ff6a
GOC
246 /* otherwise gcc will move up smp_processor_id before the cpu_init */
247 barrier();
248 /*
249 * Check TSC synchronization with the BP:
250 */
251 check_tsc_sync_target();
252
bbc2ff6a 253 /*
5a3f75e3
TG
254 * Lock vector_lock and initialize the vectors on this cpu
255 * before setting the cpu online. We must set it online with
256 * vector_lock held to prevent a concurrent setup/teardown
257 * from seeing a half valid vector space.
bbc2ff6a 258 */
d388e5fd 259 lock_vector_lock();
5a3f75e3 260 setup_vector_irq(smp_processor_id());
c2d1cec1 261 set_cpu_online(smp_processor_id(), true);
d388e5fd 262 unlock_vector_lock();
2a442c9c 263 cpu_set_state_online(smp_processor_id());
78c06176 264 x86_platform.nmi_init();
bbc2ff6a 265
0cefa5b9
MS
266 /* enable local interrupts */
267 local_irq_enable();
268
35f720c5
JP
269 /* to prevent fake stack check failure in clock setup */
270 boot_init_stack_canary();
0cefa5b9 271
736decac 272 x86_cpuinit.setup_percpu_clockev();
bbc2ff6a
GOC
273
274 wmb();
fc6d73d6 275 cpu_startup_entry(CPUHP_AP_ONLINE_IDLE);
bbc2ff6a
GOC
276}
277
9d85eb91
TG
278/**
279 * topology_update_package_map - Update the physical to logical package map
280 * @pkg: The physical package id as retrieved via CPUID
281 * @cpu: The cpu for which this is updated
282 */
283int topology_update_package_map(unsigned int pkg, unsigned int cpu)
1f12e32f 284{
9d85eb91 285 unsigned int new;
1f12e32f
TG
286
287 /* Called from early boot ? */
288 if (!physical_package_map)
289 return 0;
290
291 if (pkg >= max_physical_pkg_id)
292 return -EINVAL;
293
294 /* Set the logical package id */
295 if (test_and_set_bit(pkg, physical_package_map))
296 goto found;
297
9d85eb91
TG
298 if (logical_packages >= __max_logical_packages) {
299 pr_warn("Package %u of CPU %u exceeds BIOS package data %u.\n",
300 logical_packages, cpu, __max_logical_packages);
1f12e32f
TG
301 return -ENOSPC;
302 }
7b0501b1
JO
303
304 new = logical_packages++;
9d85eb91
TG
305 if (new != pkg) {
306 pr_info("CPU %u Converting physical %u to logical package %u\n",
307 cpu, pkg, new);
308 }
1f12e32f
TG
309 physical_to_logical_pkg[pkg] = new;
310
311found:
312 cpu_data(cpu).logical_proc_id = physical_to_logical_pkg[pkg];
313 return 0;
314}
315
316/**
317 * topology_phys_to_logical_pkg - Map a physical package id to a logical
318 *
319 * Returns logical package id or -1 if not found
320 */
321int topology_phys_to_logical_pkg(unsigned int phys_pkg)
322{
323 if (phys_pkg >= max_physical_pkg_id)
324 return -1;
325 return physical_to_logical_pkg[phys_pkg];
326}
327EXPORT_SYMBOL(topology_phys_to_logical_pkg);
328
9d85eb91 329static void __init smp_init_package_map(struct cpuinfo_x86 *c, unsigned int cpu)
1f12e32f 330{
9d85eb91 331 unsigned int ncpus;
1f12e32f
TG
332 size_t size;
333
334 /*
335 * Today neither Intel nor AMD support heterogenous systems. That
336 * might change in the future....
63d1e995
PZ
337 *
338 * While ideally we'd want '* smp_num_siblings' in the below @ncpus
339 * computation, this won't actually work since some Intel BIOSes
340 * report inconsistent HT data when they disable HT.
341 *
342 * In particular, they reduce the APIC-IDs to only include the cores,
343 * but leave the CPUID topology to say there are (2) siblings.
344 * This means we don't know how many threads there will be until
345 * after the APIC enumeration.
346 *
347 * By not including this we'll sometimes over-estimate the number of
348 * logical packages by the amount of !present siblings, but this is
349 * still better than MAX_LOCAL_APIC.
3e8db224
TG
350 *
351 * We use total_cpus not nr_cpu_ids because nr_cpu_ids can be limited
352 * on the command line leading to a similar issue as the HT disable
353 * problem because the hyperthreads are usually enumerated after the
354 * primary cores.
1f12e32f 355 */
63d1e995 356 ncpus = boot_cpu_data.x86_max_cores;
56402d63
TG
357 if (!ncpus) {
358 pr_warn("x86_max_cores == zero !?!?");
359 ncpus = 1;
360 }
361
3e8db224 362 __max_logical_packages = DIV_ROUND_UP(total_cpus, ncpus);
7b0501b1 363 logical_packages = 0;
1f12e32f
TG
364
365 /*
366 * Possibly larger than what we need as the number of apic ids per
367 * package can be smaller than the actual used apic ids.
368 */
369 max_physical_pkg_id = DIV_ROUND_UP(MAX_LOCAL_APIC, ncpus);
370 size = max_physical_pkg_id * sizeof(unsigned int);
371 physical_to_logical_pkg = kmalloc(size, GFP_KERNEL);
372 memset(physical_to_logical_pkg, 0xff, size);
373 size = BITS_TO_LONGS(max_physical_pkg_id) * sizeof(unsigned long);
374 physical_package_map = kzalloc(size, GFP_KERNEL);
1f12e32f 375
7b0501b1 376 pr_info("Max logical packages: %u\n", __max_logical_packages);
9d85eb91
TG
377
378 topology_update_package_map(c->phys_proc_id, cpu);
1f12e32f
TG
379}
380
30106c17
FY
381void __init smp_store_boot_cpu_info(void)
382{
383 int id = 0; /* CPU 0 */
384 struct cpuinfo_x86 *c = &cpu_data(id);
385
386 *c = boot_cpu_data;
387 c->cpu_index = id;
9d85eb91 388 smp_init_package_map(c, id);
30106c17
FY
389}
390
1d89a7f0
GOC
391/*
392 * The bootstrap kernel entry code has set these up. Save them for
393 * a given CPU
394 */
148f9bb8 395void smp_store_cpu_info(int id)
1d89a7f0
GOC
396{
397 struct cpuinfo_x86 *c = &cpu_data(id);
398
b3d7336d 399 *c = boot_cpu_data;
1d89a7f0 400 c->cpu_index = id;
30106c17
FY
401 /*
402 * During boot time, CPU0 has this setup already. Save the info when
403 * bringing up AP or offlined CPU0.
404 */
405 identify_secondary_cpu(c);
1d89a7f0
GOC
406}
407
cebf15eb
DH
408static bool
409topology_same_node(struct cpuinfo_x86 *c, struct cpuinfo_x86 *o)
410{
411 int cpu1 = c->cpu_index, cpu2 = o->cpu_index;
412
413 return (cpu_to_node(cpu1) == cpu_to_node(cpu2));
414}
415
148f9bb8 416static bool
316ad248 417topology_sane(struct cpuinfo_x86 *c, struct cpuinfo_x86 *o, const char *name)
d4fbe4f0 418{
316ad248
PZ
419 int cpu1 = c->cpu_index, cpu2 = o->cpu_index;
420
cebf15eb 421 return !WARN_ONCE(!topology_same_node(c, o),
316ad248
PZ
422 "sched: CPU #%d's %s-sibling CPU #%d is not on the same node! "
423 "[node: %d != %d]. Ignoring dependency.\n",
424 cpu1, name, cpu2, cpu_to_node(cpu1), cpu_to_node(cpu2));
425}
426
7d79a7bd 427#define link_mask(mfunc, c1, c2) \
316ad248 428do { \
7d79a7bd
BG
429 cpumask_set_cpu((c1), mfunc(c2)); \
430 cpumask_set_cpu((c2), mfunc(c1)); \
316ad248
PZ
431} while (0)
432
148f9bb8 433static bool match_smt(struct cpuinfo_x86 *c, struct cpuinfo_x86 *o)
316ad248 434{
362f924b 435 if (boot_cpu_has(X86_FEATURE_TOPOEXT)) {
316ad248
PZ
436 int cpu1 = c->cpu_index, cpu2 = o->cpu_index;
437
438 if (c->phys_proc_id == o->phys_proc_id &&
79a8b9aa
BP
439 per_cpu(cpu_llc_id, cpu1) == per_cpu(cpu_llc_id, cpu2)) {
440 if (c->cpu_core_id == o->cpu_core_id)
441 return topology_sane(c, o, "smt");
442
443 if ((c->cu_id != 0xff) &&
444 (o->cu_id != 0xff) &&
445 (c->cu_id == o->cu_id))
446 return topology_sane(c, o, "smt");
447 }
316ad248
PZ
448
449 } else if (c->phys_proc_id == o->phys_proc_id &&
450 c->cpu_core_id == o->cpu_core_id) {
451 return topology_sane(c, o, "smt");
452 }
453
454 return false;
455}
456
148f9bb8 457static bool match_llc(struct cpuinfo_x86 *c, struct cpuinfo_x86 *o)
316ad248
PZ
458{
459 int cpu1 = c->cpu_index, cpu2 = o->cpu_index;
460
461 if (per_cpu(cpu_llc_id, cpu1) != BAD_APICID &&
462 per_cpu(cpu_llc_id, cpu1) == per_cpu(cpu_llc_id, cpu2))
463 return topology_sane(c, o, "llc");
464
465 return false;
d4fbe4f0
AH
466}
467
cebf15eb
DH
468/*
469 * Unlike the other levels, we do not enforce keeping a
470 * multicore group inside a NUMA node. If this happens, we will
471 * discard the MC level of the topology later.
472 */
473static bool match_die(struct cpuinfo_x86 *c, struct cpuinfo_x86 *o)
316ad248 474{
cebf15eb
DH
475 if (c->phys_proc_id == o->phys_proc_id)
476 return true;
316ad248
PZ
477 return false;
478}
1d89a7f0 479
d3d37d85
TC
480#if defined(CONFIG_SCHED_SMT) || defined(CONFIG_SCHED_MC)
481static inline int x86_sched_itmt_flags(void)
482{
483 return sysctl_sched_itmt_enabled ? SD_ASYM_PACKING : 0;
484}
485
486#ifdef CONFIG_SCHED_MC
487static int x86_core_flags(void)
488{
489 return cpu_core_flags() | x86_sched_itmt_flags();
490}
491#endif
492#ifdef CONFIG_SCHED_SMT
493static int x86_smt_flags(void)
494{
495 return cpu_smt_flags() | x86_sched_itmt_flags();
496}
497#endif
498#endif
499
8f37961c 500static struct sched_domain_topology_level x86_numa_in_package_topology[] = {
cebf15eb 501#ifdef CONFIG_SCHED_SMT
d3d37d85 502 { cpu_smt_mask, x86_smt_flags, SD_INIT_NAME(SMT) },
cebf15eb
DH
503#endif
504#ifdef CONFIG_SCHED_MC
d3d37d85 505 { cpu_coregroup_mask, x86_core_flags, SD_INIT_NAME(MC) },
cebf15eb
DH
506#endif
507 { NULL, },
508};
8f37961c
TC
509
510static struct sched_domain_topology_level x86_topology[] = {
511#ifdef CONFIG_SCHED_SMT
d3d37d85 512 { cpu_smt_mask, x86_smt_flags, SD_INIT_NAME(SMT) },
8f37961c
TC
513#endif
514#ifdef CONFIG_SCHED_MC
d3d37d85 515 { cpu_coregroup_mask, x86_core_flags, SD_INIT_NAME(MC) },
8f37961c
TC
516#endif
517 { cpu_cpu_mask, SD_INIT_NAME(DIE) },
518 { NULL, },
519};
520
cebf15eb 521/*
8f37961c
TC
522 * Set if a package/die has multiple NUMA nodes inside.
523 * AMD Magny-Cours and Intel Cluster-on-Die have this.
cebf15eb 524 */
8f37961c 525static bool x86_has_numa_in_package;
cebf15eb 526
148f9bb8 527void set_cpu_sibling_map(int cpu)
768d9505 528{
316ad248 529 bool has_smt = smp_num_siblings > 1;
b0bc225d 530 bool has_mp = has_smt || boot_cpu_data.x86_max_cores > 1;
768d9505 531 struct cpuinfo_x86 *c = &cpu_data(cpu);
316ad248 532 struct cpuinfo_x86 *o;
70b8301f 533 int i, threads;
768d9505 534
c2d1cec1 535 cpumask_set_cpu(cpu, cpu_sibling_setup_mask);
768d9505 536
b0bc225d 537 if (!has_mp) {
7d79a7bd 538 cpumask_set_cpu(cpu, topology_sibling_cpumask(cpu));
316ad248 539 cpumask_set_cpu(cpu, cpu_llc_shared_mask(cpu));
7d79a7bd 540 cpumask_set_cpu(cpu, topology_core_cpumask(cpu));
768d9505
GC
541 c->booted_cores = 1;
542 return;
543 }
544
c2d1cec1 545 for_each_cpu(i, cpu_sibling_setup_mask) {
316ad248
PZ
546 o = &cpu_data(i);
547
548 if ((i == cpu) || (has_smt && match_smt(c, o)))
7d79a7bd 549 link_mask(topology_sibling_cpumask, cpu, i);
316ad248 550
b0bc225d 551 if ((i == cpu) || (has_mp && match_llc(c, o)))
7d79a7bd 552 link_mask(cpu_llc_shared_mask, cpu, i);
316ad248 553
ceb1cbac
KB
554 }
555
556 /*
557 * This needs a separate iteration over the cpus because we rely on all
7d79a7bd 558 * topology_sibling_cpumask links to be set-up.
ceb1cbac
KB
559 */
560 for_each_cpu(i, cpu_sibling_setup_mask) {
561 o = &cpu_data(i);
562
cebf15eb 563 if ((i == cpu) || (has_mp && match_die(c, o))) {
7d79a7bd 564 link_mask(topology_core_cpumask, cpu, i);
316ad248 565
768d9505
GC
566 /*
567 * Does this new cpu bringup a new core?
568 */
7d79a7bd
BG
569 if (cpumask_weight(
570 topology_sibling_cpumask(cpu)) == 1) {
768d9505
GC
571 /*
572 * for each core in package, increment
573 * the booted_cores for this new cpu
574 */
7d79a7bd
BG
575 if (cpumask_first(
576 topology_sibling_cpumask(i)) == i)
768d9505
GC
577 c->booted_cores++;
578 /*
579 * increment the core count for all
580 * the other cpus in this package
581 */
582 if (i != cpu)
583 cpu_data(i).booted_cores++;
584 } else if (i != cpu && !c->booted_cores)
585 c->booted_cores = cpu_data(i).booted_cores;
586 }
728e5653 587 if (match_die(c, o) && !topology_same_node(c, o))
8f37961c 588 x86_has_numa_in_package = true;
768d9505 589 }
70b8301f
AK
590
591 threads = cpumask_weight(topology_sibling_cpumask(cpu));
592 if (threads > __max_smt_threads)
593 __max_smt_threads = threads;
768d9505
GC
594}
595
70708a18 596/* maps the cpu to the sched domain representing multi-core */
030bb203 597const struct cpumask *cpu_coregroup_mask(int cpu)
70708a18 598{
9f646389 599 return cpu_llc_shared_mask(cpu);
030bb203
RR
600}
601
a4928cff 602static void impress_friends(void)
904541e2
GOC
603{
604 int cpu;
605 unsigned long bogosum = 0;
606 /*
607 * Allow the user to impress friends.
608 */
c767a54b 609 pr_debug("Before bogomips\n");
904541e2 610 for_each_possible_cpu(cpu)
c2d1cec1 611 if (cpumask_test_cpu(cpu, cpu_callout_mask))
904541e2 612 bogosum += cpu_data(cpu).loops_per_jiffy;
c767a54b 613 pr_info("Total of %d processors activated (%lu.%02lu BogoMIPS)\n",
f68e00a3 614 num_online_cpus(),
904541e2
GOC
615 bogosum/(500000/HZ),
616 (bogosum/(5000/HZ))%100);
617
c767a54b 618 pr_debug("Before bogocount - setting activated=1\n");
904541e2
GOC
619}
620
569712b2 621void __inquire_remote_apic(int apicid)
cb3c8b90
GOC
622{
623 unsigned i, regs[] = { APIC_ID >> 4, APIC_LVR >> 4, APIC_SPIV >> 4 };
a6c23905 624 const char * const names[] = { "ID", "VERSION", "SPIV" };
cb3c8b90
GOC
625 int timeout;
626 u32 status;
627
c767a54b 628 pr_info("Inquiring remote APIC 0x%x...\n", apicid);
cb3c8b90
GOC
629
630 for (i = 0; i < ARRAY_SIZE(regs); i++) {
c767a54b 631 pr_info("... APIC 0x%x %s: ", apicid, names[i]);
cb3c8b90
GOC
632
633 /*
634 * Wait for idle.
635 */
636 status = safe_apic_wait_icr_idle();
637 if (status)
c767a54b 638 pr_cont("a previous APIC delivery may have failed\n");
cb3c8b90 639
1b374e4d 640 apic_icr_write(APIC_DM_REMRD | regs[i], apicid);
cb3c8b90
GOC
641
642 timeout = 0;
643 do {
644 udelay(100);
645 status = apic_read(APIC_ICR) & APIC_ICR_RR_MASK;
646 } while (status == APIC_ICR_RR_INPROG && timeout++ < 1000);
647
648 switch (status) {
649 case APIC_ICR_RR_VALID:
650 status = apic_read(APIC_RRR);
c767a54b 651 pr_cont("%08x\n", status);
cb3c8b90
GOC
652 break;
653 default:
c767a54b 654 pr_cont("failed\n");
cb3c8b90
GOC
655 }
656 }
657}
658
d68921f9
LB
659/*
660 * The Multiprocessor Specification 1.4 (1997) example code suggests
661 * that there should be a 10ms delay between the BSP asserting INIT
662 * and de-asserting INIT, when starting a remote processor.
663 * But that slows boot and resume on modern processors, which include
664 * many cores and don't require that delay.
665 *
666 * Cmdline "init_cpu_udelay=" is available to over-ride this delay.
1a744cb3 667 * Modern processor families are quirked to remove the delay entirely.
d68921f9
LB
668 */
669#define UDELAY_10MS_DEFAULT 10000
670
656279a1 671static unsigned int init_udelay = UINT_MAX;
d68921f9
LB
672
673static int __init cpu_init_udelay(char *str)
674{
675 get_option(&str, &init_udelay);
676
677 return 0;
678}
679early_param("cpu_init_udelay", cpu_init_udelay);
680
1a744cb3
LB
681static void __init smp_quirk_init_udelay(void)
682{
683 /* if cmdline changed it from default, leave it alone */
656279a1 684 if (init_udelay != UINT_MAX)
1a744cb3
LB
685 return;
686
687 /* if modern processor, use no delay */
688 if (((boot_cpu_data.x86_vendor == X86_VENDOR_INTEL) && (boot_cpu_data.x86 == 6)) ||
656279a1 689 ((boot_cpu_data.x86_vendor == X86_VENDOR_AMD) && (boot_cpu_data.x86 >= 0xF))) {
1a744cb3 690 init_udelay = 0;
656279a1
LB
691 return;
692 }
f1ccd249
LB
693 /* else, use legacy delay */
694 init_udelay = UDELAY_10MS_DEFAULT;
1a744cb3
LB
695}
696
cb3c8b90
GOC
697/*
698 * Poke the other CPU in the eye via NMI to wake it up. Remember that the normal
699 * INIT, INIT, STARTUP sequence will reset the chip hard for us, and this
700 * won't ... remember to clear down the APIC, etc later.
701 */
148f9bb8 702int
e1c467e6 703wakeup_secondary_cpu_via_nmi(int apicid, unsigned long start_eip)
cb3c8b90
GOC
704{
705 unsigned long send_status, accept_status = 0;
706 int maxlvt;
707
708 /* Target chip */
cb3c8b90
GOC
709 /* Boot on the stack */
710 /* Kick the second */
e1c467e6 711 apic_icr_write(APIC_DM_NMI | apic->dest_logical, apicid);
cb3c8b90 712
cfc1b9a6 713 pr_debug("Waiting for send to finish...\n");
cb3c8b90
GOC
714 send_status = safe_apic_wait_icr_idle();
715
716 /*
717 * Give the other CPU some time to accept the IPI.
718 */
719 udelay(200);
cff9ab2b 720 if (APIC_INTEGRATED(boot_cpu_apic_version)) {
59ef48a5
CG
721 maxlvt = lapic_get_maxlvt();
722 if (maxlvt > 3) /* Due to the Pentium erratum 3AP. */
723 apic_write(APIC_ESR, 0);
724 accept_status = (apic_read(APIC_ESR) & 0xEF);
725 }
c767a54b 726 pr_debug("NMI sent\n");
cb3c8b90
GOC
727
728 if (send_status)
c767a54b 729 pr_err("APIC never delivered???\n");
cb3c8b90 730 if (accept_status)
c767a54b 731 pr_err("APIC delivery error (%lx)\n", accept_status);
cb3c8b90
GOC
732
733 return (send_status | accept_status);
734}
cb3c8b90 735
148f9bb8 736static int
569712b2 737wakeup_secondary_cpu_via_init(int phys_apicid, unsigned long start_eip)
cb3c8b90 738{
f5d6a52f 739 unsigned long send_status = 0, accept_status = 0;
cb3c8b90
GOC
740 int maxlvt, num_starts, j;
741
593f4a78
MR
742 maxlvt = lapic_get_maxlvt();
743
cb3c8b90
GOC
744 /*
745 * Be paranoid about clearing APIC errors.
746 */
cff9ab2b 747 if (APIC_INTEGRATED(boot_cpu_apic_version)) {
593f4a78
MR
748 if (maxlvt > 3) /* Due to the Pentium erratum 3AP. */
749 apic_write(APIC_ESR, 0);
cb3c8b90
GOC
750 apic_read(APIC_ESR);
751 }
752
c767a54b 753 pr_debug("Asserting INIT\n");
cb3c8b90
GOC
754
755 /*
756 * Turn INIT on target chip
757 */
cb3c8b90
GOC
758 /*
759 * Send IPI
760 */
1b374e4d
SS
761 apic_icr_write(APIC_INT_LEVELTRIG | APIC_INT_ASSERT | APIC_DM_INIT,
762 phys_apicid);
cb3c8b90 763
cfc1b9a6 764 pr_debug("Waiting for send to finish...\n");
cb3c8b90
GOC
765 send_status = safe_apic_wait_icr_idle();
766
7cb68598 767 udelay(init_udelay);
cb3c8b90 768
c767a54b 769 pr_debug("Deasserting INIT\n");
cb3c8b90
GOC
770
771 /* Target chip */
cb3c8b90 772 /* Send IPI */
1b374e4d 773 apic_icr_write(APIC_INT_LEVELTRIG | APIC_DM_INIT, phys_apicid);
cb3c8b90 774
cfc1b9a6 775 pr_debug("Waiting for send to finish...\n");
cb3c8b90
GOC
776 send_status = safe_apic_wait_icr_idle();
777
778 mb();
cb3c8b90
GOC
779
780 /*
781 * Should we send STARTUP IPIs ?
782 *
783 * Determine this based on the APIC version.
784 * If we don't have an integrated APIC, don't send the STARTUP IPIs.
785 */
cff9ab2b 786 if (APIC_INTEGRATED(boot_cpu_apic_version))
cb3c8b90
GOC
787 num_starts = 2;
788 else
789 num_starts = 0;
790
cb3c8b90
GOC
791 /*
792 * Run STARTUP IPI loop.
793 */
c767a54b 794 pr_debug("#startup loops: %d\n", num_starts);
cb3c8b90 795
cb3c8b90 796 for (j = 1; j <= num_starts; j++) {
c767a54b 797 pr_debug("Sending STARTUP #%d\n", j);
593f4a78
MR
798 if (maxlvt > 3) /* Due to the Pentium erratum 3AP. */
799 apic_write(APIC_ESR, 0);
cb3c8b90 800 apic_read(APIC_ESR);
c767a54b 801 pr_debug("After apic_write\n");
cb3c8b90
GOC
802
803 /*
804 * STARTUP IPI
805 */
806
807 /* Target chip */
cb3c8b90
GOC
808 /* Boot on the stack */
809 /* Kick the second */
1b374e4d
SS
810 apic_icr_write(APIC_DM_STARTUP | (start_eip >> 12),
811 phys_apicid);
cb3c8b90
GOC
812
813 /*
814 * Give the other CPU some time to accept the IPI.
815 */
fcafddec
LB
816 if (init_udelay == 0)
817 udelay(10);
818 else
a9bcaa02 819 udelay(300);
cb3c8b90 820
c767a54b 821 pr_debug("Startup point 1\n");
cb3c8b90 822
cfc1b9a6 823 pr_debug("Waiting for send to finish...\n");
cb3c8b90
GOC
824 send_status = safe_apic_wait_icr_idle();
825
826 /*
827 * Give the other CPU some time to accept the IPI.
828 */
fcafddec
LB
829 if (init_udelay == 0)
830 udelay(10);
831 else
a9bcaa02 832 udelay(200);
cb3c8b90 833
593f4a78 834 if (maxlvt > 3) /* Due to the Pentium erratum 3AP. */
cb3c8b90 835 apic_write(APIC_ESR, 0);
cb3c8b90
GOC
836 accept_status = (apic_read(APIC_ESR) & 0xEF);
837 if (send_status || accept_status)
838 break;
839 }
c767a54b 840 pr_debug("After Startup\n");
cb3c8b90
GOC
841
842 if (send_status)
c767a54b 843 pr_err("APIC never delivered???\n");
cb3c8b90 844 if (accept_status)
c767a54b 845 pr_err("APIC delivery error (%lx)\n", accept_status);
cb3c8b90
GOC
846
847 return (send_status | accept_status);
848}
cb3c8b90 849
2eaad1fd 850/* reduce the number of lines printed when booting a large cpu count system */
148f9bb8 851static void announce_cpu(int cpu, int apicid)
2eaad1fd
MT
852{
853 static int current_node = -1;
4adc8b71 854 int node = early_cpu_to_node(cpu);
a17bce4d 855 static int width, node_width;
646e29a1
BP
856
857 if (!width)
858 width = num_digits(num_possible_cpus()) + 1; /* + '#' sign */
2eaad1fd 859
a17bce4d
BP
860 if (!node_width)
861 node_width = num_digits(num_possible_nodes()) + 1; /* + '#' */
862
863 if (cpu == 1)
864 printk(KERN_INFO "x86: Booting SMP configuration:\n");
865
2eaad1fd
MT
866 if (system_state == SYSTEM_BOOTING) {
867 if (node != current_node) {
868 if (current_node > (-1))
a17bce4d 869 pr_cont("\n");
2eaad1fd 870 current_node = node;
a17bce4d
BP
871
872 printk(KERN_INFO ".... node %*s#%d, CPUs: ",
873 node_width - num_digits(node), " ", node);
2eaad1fd 874 }
646e29a1
BP
875
876 /* Add padding for the BSP */
877 if (cpu == 1)
878 pr_cont("%*s", width + 1, " ");
879
880 pr_cont("%*s#%d", width - num_digits(cpu), " ", cpu);
881
2eaad1fd
MT
882 } else
883 pr_info("Booting Node %d Processor %d APIC 0x%x\n",
884 node, cpu, apicid);
885}
886
e1c467e6
FY
887static int wakeup_cpu0_nmi(unsigned int cmd, struct pt_regs *regs)
888{
889 int cpu;
890
891 cpu = smp_processor_id();
892 if (cpu == 0 && !cpu_online(cpu) && enable_start_cpu0)
893 return NMI_HANDLED;
894
895 return NMI_DONE;
896}
897
898/*
899 * Wake up AP by INIT, INIT, STARTUP sequence.
900 *
901 * Instead of waiting for STARTUP after INITs, BSP will execute the BIOS
902 * boot-strap code which is not a desired behavior for waking up BSP. To
903 * void the boot-strap code, wake up CPU0 by NMI instead.
904 *
905 * This works to wake up soft offlined CPU0 only. If CPU0 is hard offlined
906 * (i.e. physically hot removed and then hot added), NMI won't wake it up.
907 * We'll change this code in the future to wake up hard offlined CPU0 if
908 * real platform and request are available.
909 */
148f9bb8 910static int
e1c467e6
FY
911wakeup_cpu_via_init_nmi(int cpu, unsigned long start_ip, int apicid,
912 int *cpu0_nmi_registered)
913{
914 int id;
915 int boot_error;
916
ea7bdc65
JK
917 preempt_disable();
918
e1c467e6
FY
919 /*
920 * Wake up AP by INIT, INIT, STARTUP sequence.
921 */
ea7bdc65
JK
922 if (cpu) {
923 boot_error = wakeup_secondary_cpu_via_init(apicid, start_ip);
924 goto out;
925 }
e1c467e6
FY
926
927 /*
928 * Wake up BSP by nmi.
929 *
930 * Register a NMI handler to help wake up CPU0.
931 */
932 boot_error = register_nmi_handler(NMI_LOCAL,
933 wakeup_cpu0_nmi, 0, "wake_cpu0");
934
935 if (!boot_error) {
936 enable_start_cpu0 = 1;
937 *cpu0_nmi_registered = 1;
938 if (apic->dest_logical == APIC_DEST_LOGICAL)
939 id = cpu0_logical_apicid;
940 else
941 id = apicid;
942 boot_error = wakeup_secondary_cpu_via_nmi(id, start_ip);
943 }
ea7bdc65
JK
944
945out:
946 preempt_enable();
e1c467e6
FY
947
948 return boot_error;
949}
950
3f85483b
BO
951void common_cpu_up(unsigned int cpu, struct task_struct *idle)
952{
953 /* Just in case we booted with a single CPU. */
954 alternatives_enable_smp();
955
956 per_cpu(current_task, cpu) = idle;
957
958#ifdef CONFIG_X86_32
959 /* Stack for startup_32 can be just as for start_secondary onwards */
960 irq_ctx_init(cpu);
961 per_cpu(cpu_current_top_of_stack, cpu) =
962 (unsigned long)task_stack_page(idle) + THREAD_SIZE;
963#else
3f85483b
BO
964 initial_gs = per_cpu_offset(cpu);
965#endif
3f85483b
BO
966}
967
cb3c8b90
GOC
968/*
969 * NOTE - on most systems this is a PHYSICAL apic ID, but on multiquad
970 * (ie clustered apic addressing mode), this is a LOGICAL apic ID.
1f5bcabf
IM
971 * Returns zero if CPU booted OK, else error code from
972 * ->wakeup_secondary_cpu.
cb3c8b90 973 */
148f9bb8 974static int do_boot_cpu(int apicid, int cpu, struct task_struct *idle)
cb3c8b90 975{
48927bbb 976 volatile u32 *trampoline_status =
b429dbf6 977 (volatile u32 *) __va(real_mode_header->trampoline_status);
48927bbb 978 /* start_ip had better be page-aligned! */
f37240f1 979 unsigned long start_ip = real_mode_header->trampoline_start;
48927bbb 980
cb3c8b90 981 unsigned long boot_error = 0;
e1c467e6 982 int cpu0_nmi_registered = 0;
ce4b1b16 983 unsigned long timeout;
cb3c8b90 984
b9b1a9c3 985 idle->thread.sp = (unsigned long)task_pt_regs(idle);
69218e47 986 early_gdt_descr.address = (unsigned long)get_cpu_gdt_rw(cpu);
3e970473 987 initial_code = (unsigned long)start_secondary;
b32f96c7 988 initial_stack = idle->thread.sp;
cb3c8b90 989
20d5e4a9
ZG
990 /*
991 * Enable the espfix hack for this CPU
992 */
993#ifdef CONFIG_X86_ESPFIX64
994 init_espfix_ap(cpu);
995#endif
996
2eaad1fd
MT
997 /* So we see what's up */
998 announce_cpu(cpu, apicid);
cb3c8b90
GOC
999
1000 /*
1001 * This grunge runs the startup process for
1002 * the targeted processor.
1003 */
1004
34d05591 1005 if (get_uv_system_type() != UV_NON_UNIQUE_APIC) {
cb3c8b90 1006
cfc1b9a6 1007 pr_debug("Setting warm reset code and vector.\n");
cb3c8b90 1008
34d05591
JS
1009 smpboot_setup_warm_reset_vector(start_ip);
1010 /*
1011 * Be paranoid about clearing APIC errors.
db96b0a0 1012 */
cff9ab2b 1013 if (APIC_INTEGRATED(boot_cpu_apic_version)) {
db96b0a0
CG
1014 apic_write(APIC_ESR, 0);
1015 apic_read(APIC_ESR);
1016 }
34d05591 1017 }
cb3c8b90 1018
ce4b1b16
IM
1019 /*
1020 * AP might wait on cpu_callout_mask in cpu_init() with
1021 * cpu_initialized_mask set if previous attempt to online
1022 * it timed-out. Clear cpu_initialized_mask so that after
1023 * INIT/SIPI it could start with a clean state.
1024 */
1025 cpumask_clear_cpu(cpu, cpu_initialized_mask);
1026 smp_mb();
1027
cb3c8b90 1028 /*
e1c467e6
FY
1029 * Wake up a CPU in difference cases:
1030 * - Use the method in the APIC driver if it's defined
1031 * Otherwise,
1032 * - Use an INIT boot APIC message for APs or NMI for BSP.
cb3c8b90 1033 */
1f5bcabf
IM
1034 if (apic->wakeup_secondary_cpu)
1035 boot_error = apic->wakeup_secondary_cpu(apicid, start_ip);
1036 else
e1c467e6
FY
1037 boot_error = wakeup_cpu_via_init_nmi(cpu, start_ip, apicid,
1038 &cpu0_nmi_registered);
cb3c8b90
GOC
1039
1040 if (!boot_error) {
1041 /*
6e38f1e7 1042 * Wait 10s total for first sign of life from AP
cb3c8b90 1043 */
ce4b1b16
IM
1044 boot_error = -1;
1045 timeout = jiffies + 10*HZ;
1046 while (time_before(jiffies, timeout)) {
1047 if (cpumask_test_cpu(cpu, cpu_initialized_mask)) {
1048 /*
1049 * Tell AP to proceed with initialization
1050 */
1051 cpumask_set_cpu(cpu, cpu_callout_mask);
1052 boot_error = 0;
1053 break;
1054 }
ce4b1b16
IM
1055 schedule();
1056 }
1057 }
cb3c8b90 1058
ce4b1b16 1059 if (!boot_error) {
cb3c8b90 1060 /*
ce4b1b16 1061 * Wait till AP completes initial initialization
cb3c8b90 1062 */
ce4b1b16 1063 while (!cpumask_test_cpu(cpu, cpu_callin_mask)) {
68f202e4
SS
1064 /*
1065 * Allow other tasks to run while we wait for the
1066 * AP to come online. This also gives a chance
1067 * for the MTRR work(triggered by the AP coming online)
1068 * to be completed in the stop machine context.
1069 */
1070 schedule();
cb3c8b90 1071 }
cb3c8b90
GOC
1072 }
1073
1074 /* mark "stuck" area as not stuck */
48927bbb 1075 *trampoline_status = 0;
cb3c8b90 1076
02421f98
YL
1077 if (get_uv_system_type() != UV_NON_UNIQUE_APIC) {
1078 /*
1079 * Cleanup possible dangling ends...
1080 */
1081 smpboot_restore_warm_reset_vector();
1082 }
e1c467e6
FY
1083 /*
1084 * Clean up the nmi handler. Do this after the callin and callout sync
1085 * to avoid impact of possible long unregister time.
1086 */
1087 if (cpu0_nmi_registered)
1088 unregister_nmi_handler(NMI_LOCAL, "wake_cpu0");
1089
cb3c8b90
GOC
1090 return boot_error;
1091}
1092
148f9bb8 1093int native_cpu_up(unsigned int cpu, struct task_struct *tidle)
cb3c8b90 1094{
a21769a4 1095 int apicid = apic->cpu_present_to_apicid(cpu);
cb3c8b90
GOC
1096 unsigned long flags;
1097 int err;
1098
1099 WARN_ON(irqs_disabled());
1100
cfc1b9a6 1101 pr_debug("++++++++++++++++++++=_---CPU UP %u\n", cpu);
cb3c8b90 1102
30106c17 1103 if (apicid == BAD_APICID ||
c284b42a 1104 !physid_isset(apicid, phys_cpu_present_map) ||
fa63030e 1105 !apic->apic_id_valid(apicid)) {
c767a54b 1106 pr_err("%s: bad cpu %d\n", __func__, cpu);
cb3c8b90
GOC
1107 return -EINVAL;
1108 }
1109
1110 /*
1111 * Already booted CPU?
1112 */
c2d1cec1 1113 if (cpumask_test_cpu(cpu, cpu_callin_mask)) {
cfc1b9a6 1114 pr_debug("do_boot_cpu %d Already started\n", cpu);
cb3c8b90
GOC
1115 return -ENOSYS;
1116 }
1117
1118 /*
1119 * Save current MTRR state in case it was changed since early boot
1120 * (e.g. by the ACPI SMI) to initialize new CPUs with MTRRs in sync:
1121 */
1122 mtrr_save_state();
1123
2a442c9c
PM
1124 /* x86 CPUs take themselves offline, so delayed offline is OK. */
1125 err = cpu_check_up_prepare(cpu);
1126 if (err && err != -EBUSY)
1127 return err;
cb3c8b90 1128
644c1541 1129 /* the FPU context is blank, nobody can own it */
317b622c 1130 per_cpu(fpu_fpregs_owner_ctx, cpu) = NULL;
644c1541 1131
3f85483b
BO
1132 common_cpu_up(cpu, tidle);
1133
7eb43a6d 1134 err = do_boot_cpu(apicid, cpu, tidle);
61165d7a 1135 if (err) {
feef1e8e 1136 pr_err("do_boot_cpu failed(%d) to wakeup CPU#%u\n", err, cpu);
61165d7a 1137 return -EIO;
cb3c8b90
GOC
1138 }
1139
1140 /*
1141 * Check TSC synchronization with the AP (keep irqs disabled
1142 * while doing so):
1143 */
1144 local_irq_save(flags);
1145 check_tsc_sync_source(cpu);
1146 local_irq_restore(flags);
1147
7c04e64a 1148 while (!cpu_online(cpu)) {
cb3c8b90
GOC
1149 cpu_relax();
1150 touch_nmi_watchdog();
1151 }
1152
1153 return 0;
1154}
1155
7167d08e
HK
1156/**
1157 * arch_disable_smp_support() - disables SMP support for x86 at runtime
1158 */
1159void arch_disable_smp_support(void)
1160{
1161 disable_ioapic_support();
1162}
1163
8aef135c
GOC
1164/*
1165 * Fall back to non SMP mode after errors.
1166 *
1167 * RED-PEN audit/test this more. I bet there is more state messed up here.
1168 */
1169static __init void disable_smp(void)
1170{
613c25ef
TG
1171 pr_info("SMP disabled\n");
1172
ef4c59a4
TG
1173 disable_ioapic_support();
1174
4f062896
RR
1175 init_cpu_present(cpumask_of(0));
1176 init_cpu_possible(cpumask_of(0));
0f385d1d 1177
8aef135c 1178 if (smp_found_config)
b6df1b8b 1179 physid_set_mask_of_physid(boot_cpu_physical_apicid, &phys_cpu_present_map);
8aef135c 1180 else
b6df1b8b 1181 physid_set_mask_of_physid(0, &phys_cpu_present_map);
7d79a7bd
BG
1182 cpumask_set_cpu(0, topology_sibling_cpumask(0));
1183 cpumask_set_cpu(0, topology_core_cpumask(0));
8aef135c
GOC
1184}
1185
613c25ef
TG
1186enum {
1187 SMP_OK,
1188 SMP_NO_CONFIG,
1189 SMP_NO_APIC,
1190 SMP_FORCE_UP,
1191};
1192
8aef135c
GOC
1193/*
1194 * Various sanity checks.
1195 */
1196static int __init smp_sanity_check(unsigned max_cpus)
1197{
ac23d4ee 1198 preempt_disable();
a58f03b0 1199
1ff2f20d 1200#if !defined(CONFIG_X86_BIGSMP) && defined(CONFIG_X86_32)
a58f03b0
YL
1201 if (def_to_bigsmp && nr_cpu_ids > 8) {
1202 unsigned int cpu;
1203 unsigned nr;
1204
c767a54b
JP
1205 pr_warn("More than 8 CPUs detected - skipping them\n"
1206 "Use CONFIG_X86_BIGSMP\n");
a58f03b0
YL
1207
1208 nr = 0;
1209 for_each_present_cpu(cpu) {
1210 if (nr >= 8)
c2d1cec1 1211 set_cpu_present(cpu, false);
a58f03b0
YL
1212 nr++;
1213 }
1214
1215 nr = 0;
1216 for_each_possible_cpu(cpu) {
1217 if (nr >= 8)
c2d1cec1 1218 set_cpu_possible(cpu, false);
a58f03b0
YL
1219 nr++;
1220 }
1221
1222 nr_cpu_ids = 8;
1223 }
1224#endif
1225
8aef135c 1226 if (!physid_isset(hard_smp_processor_id(), phys_cpu_present_map)) {
c767a54b 1227 pr_warn("weird, boot CPU (#%d) not listed by the BIOS\n",
55c395b4
MT
1228 hard_smp_processor_id());
1229
8aef135c
GOC
1230 physid_set(hard_smp_processor_id(), phys_cpu_present_map);
1231 }
1232
1233 /*
1234 * If we couldn't find an SMP configuration at boot time,
1235 * get out of here now!
1236 */
1237 if (!smp_found_config && !acpi_lapic) {
ac23d4ee 1238 preempt_enable();
c767a54b 1239 pr_notice("SMP motherboard not detected\n");
613c25ef 1240 return SMP_NO_CONFIG;
8aef135c
GOC
1241 }
1242
1243 /*
1244 * Should not be necessary because the MP table should list the boot
1245 * CPU too, but we do it for the sake of robustness anyway.
1246 */
a27a6210 1247 if (!apic->check_phys_apicid_present(boot_cpu_physical_apicid)) {
c767a54b
JP
1248 pr_notice("weird, boot CPU (#%d) not listed by the BIOS\n",
1249 boot_cpu_physical_apicid);
8aef135c
GOC
1250 physid_set(hard_smp_processor_id(), phys_cpu_present_map);
1251 }
ac23d4ee 1252 preempt_enable();
8aef135c
GOC
1253
1254 /*
1255 * If we couldn't find a local APIC, then get out of here now!
1256 */
cff9ab2b 1257 if (APIC_INTEGRATED(boot_cpu_apic_version) &&
93984fbd 1258 !boot_cpu_has(X86_FEATURE_APIC)) {
103428e5
CG
1259 if (!disable_apic) {
1260 pr_err("BIOS bug, local APIC #%d not detected!...\n",
1261 boot_cpu_physical_apicid);
c767a54b 1262 pr_err("... forcing use of dummy APIC emulation (tell your hw vendor)\n");
103428e5 1263 }
613c25ef 1264 return SMP_NO_APIC;
8aef135c
GOC
1265 }
1266
8aef135c
GOC
1267 /*
1268 * If SMP should be disabled, then really disable it!
1269 */
1270 if (!max_cpus) {
c767a54b 1271 pr_info("SMP mode deactivated\n");
613c25ef 1272 return SMP_FORCE_UP;
8aef135c
GOC
1273 }
1274
613c25ef 1275 return SMP_OK;
8aef135c
GOC
1276}
1277
1278static void __init smp_cpu_index_default(void)
1279{
1280 int i;
1281 struct cpuinfo_x86 *c;
1282
7c04e64a 1283 for_each_possible_cpu(i) {
8aef135c
GOC
1284 c = &cpu_data(i);
1285 /* mark all to hotplug */
9628937d 1286 c->cpu_index = nr_cpu_ids;
8aef135c
GOC
1287 }
1288}
1289
1290/*
1291 * Prepare for SMP bootup. The MP table or ACPI has been read
1292 * earlier. Just do some sanity checking here and enable APIC mode.
1293 */
1294void __init native_smp_prepare_cpus(unsigned int max_cpus)
1295{
7ad728f9
RR
1296 unsigned int i;
1297
8aef135c 1298 smp_cpu_index_default();
792363d2 1299
8aef135c
GOC
1300 /*
1301 * Setup boot CPU information
1302 */
30106c17 1303 smp_store_boot_cpu_info(); /* Final full version of the data */
792363d2
YL
1304 cpumask_copy(cpu_callin_mask, cpumask_of(0));
1305 mb();
bd22a2f1 1306
7ad728f9 1307 for_each_possible_cpu(i) {
79f55997
LZ
1308 zalloc_cpumask_var(&per_cpu(cpu_sibling_map, i), GFP_KERNEL);
1309 zalloc_cpumask_var(&per_cpu(cpu_core_map, i), GFP_KERNEL);
b3d7336d 1310 zalloc_cpumask_var(&per_cpu(cpu_llc_shared_map, i), GFP_KERNEL);
7ad728f9 1311 }
8f37961c
TC
1312
1313 /*
1314 * Set 'default' x86 topology, this matches default_topology() in that
1315 * it has NUMA nodes as a topology level. See also
1316 * native_smp_cpus_done().
1317 *
1318 * Must be done before set_cpus_sibling_map() is ran.
1319 */
1320 set_sched_topology(x86_topology);
1321
8aef135c
GOC
1322 set_cpu_sibling_map(0);
1323
613c25ef
TG
1324 switch (smp_sanity_check(max_cpus)) {
1325 case SMP_NO_CONFIG:
8aef135c 1326 disable_smp();
613c25ef
TG
1327 if (APIC_init_uniprocessor())
1328 pr_notice("Local APIC not detected. Using dummy APIC emulation.\n");
1329 return;
1330 case SMP_NO_APIC:
1331 disable_smp();
1332 return;
1333 case SMP_FORCE_UP:
1334 disable_smp();
374aab33 1335 apic_bsp_setup(false);
250a1ac6 1336 return;
613c25ef
TG
1337 case SMP_OK:
1338 break;
8aef135c
GOC
1339 }
1340
4c9961d5 1341 if (read_apic_id() != boot_cpu_physical_apicid) {
8aef135c 1342 panic("Boot APIC ID in local APIC unexpected (%d vs %d)",
4c9961d5 1343 read_apic_id(), boot_cpu_physical_apicid);
8aef135c
GOC
1344 /* Or can we switch back to PIC here? */
1345 }
1346
384d9fe3 1347 default_setup_apic_routing();
374aab33 1348 cpu0_logical_apicid = apic_bsp_setup(false);
ef4c59a4 1349
d54ff31d 1350 pr_info("CPU0: ");
8aef135c 1351 print_cpu_info(&cpu_data(0));
c4bd1fda 1352
9ec808a0 1353 uv_system_init();
d0af9eed
SS
1354
1355 set_mtrr_aps_delayed_init();
1a744cb3
LB
1356
1357 smp_quirk_init_udelay();
8aef135c 1358}
d0af9eed
SS
1359
1360void arch_enable_nonboot_cpus_begin(void)
1361{
1362 set_mtrr_aps_delayed_init();
1363}
1364
1365void arch_enable_nonboot_cpus_end(void)
1366{
1367 mtrr_aps_init();
1368}
1369
a8db8453
GOC
1370/*
1371 * Early setup to make printk work.
1372 */
1373void __init native_smp_prepare_boot_cpu(void)
1374{
1375 int me = smp_processor_id();
552be871 1376 switch_to_new_gdt(me);
c2d1cec1
MT
1377 /* already set me in cpu_online_mask in boot_cpu_init() */
1378 cpumask_set_cpu(me, cpu_callout_mask);
2a442c9c 1379 cpu_set_state_online(me);
a8db8453
GOC
1380}
1381
83f7eb9c
GOC
1382void __init native_smp_cpus_done(unsigned int max_cpus)
1383{
c767a54b 1384 pr_debug("Boot done\n");
83f7eb9c 1385
8f37961c
TC
1386 if (x86_has_numa_in_package)
1387 set_sched_topology(x86_numa_in_package_topology);
1388
99e8b9ca 1389 nmi_selftest();
83f7eb9c 1390 impress_friends();
83f7eb9c 1391 setup_ioapic_dest();
d0af9eed 1392 mtrr_aps_init();
83f7eb9c
GOC
1393}
1394
3b11ce7f
MT
1395static int __initdata setup_possible_cpus = -1;
1396static int __init _setup_possible_cpus(char *str)
1397{
1398 get_option(&str, &setup_possible_cpus);
1399 return 0;
1400}
1401early_param("possible_cpus", _setup_possible_cpus);
1402
1403
68a1c3f8 1404/*
4f062896 1405 * cpu_possible_mask should be static, it cannot change as cpu's
68a1c3f8
GC
1406 * are onlined, or offlined. The reason is per-cpu data-structures
1407 * are allocated by some modules at init time, and dont expect to
1408 * do this dynamically on cpu arrival/departure.
4f062896 1409 * cpu_present_mask on the other hand can change dynamically.
68a1c3f8
GC
1410 * In case when cpu_hotplug is not compiled, then we resort to current
1411 * behaviour, which is cpu_possible == cpu_present.
1412 * - Ashok Raj
1413 *
1414 * Three ways to find out the number of additional hotplug CPUs:
1415 * - If the BIOS specified disabled CPUs in ACPI/mptables use that.
3b11ce7f 1416 * - The user can overwrite it with possible_cpus=NUM
68a1c3f8
GC
1417 * - Otherwise don't reserve additional CPUs.
1418 * We do this because additional CPUs waste a lot of memory.
1419 * -AK
1420 */
1421__init void prefill_possible_map(void)
1422{
cb48bb59 1423 int i, possible;
68a1c3f8 1424
2a51fe08
PB
1425 /* No boot processor was found in mptable or ACPI MADT */
1426 if (!num_processors) {
ff856051
VS
1427 if (boot_cpu_has(X86_FEATURE_APIC)) {
1428 int apicid = boot_cpu_physical_apicid;
1429 int cpu = hard_smp_processor_id();
2a51fe08 1430
ff856051 1431 pr_warn("Boot CPU (id %d) not listed by BIOS\n", cpu);
2a51fe08 1432
ff856051
VS
1433 /* Make sure boot cpu is enumerated */
1434 if (apic->cpu_present_to_apicid(0) == BAD_APICID &&
1435 apic->apic_id_valid(apicid))
1436 generic_processor_info(apicid, boot_cpu_apic_version);
1437 }
2a51fe08
PB
1438
1439 if (!num_processors)
1440 num_processors = 1;
1441 }
329513a3 1442
5f2eb550
JB
1443 i = setup_max_cpus ?: 1;
1444 if (setup_possible_cpus == -1) {
1445 possible = num_processors;
1446#ifdef CONFIG_HOTPLUG_CPU
1447 if (setup_max_cpus)
1448 possible += disabled_cpus;
1449#else
1450 if (possible > i)
1451 possible = i;
1452#endif
1453 } else
3b11ce7f
MT
1454 possible = setup_possible_cpus;
1455
730cf272
MT
1456 total_cpus = max_t(int, possible, num_processors + disabled_cpus);
1457
2b633e3f
YL
1458 /* nr_cpu_ids could be reduced via nr_cpus= */
1459 if (possible > nr_cpu_ids) {
c767a54b 1460 pr_warn("%d Processors exceeds NR_CPUS limit of %d\n",
2b633e3f
YL
1461 possible, nr_cpu_ids);
1462 possible = nr_cpu_ids;
3b11ce7f 1463 }
68a1c3f8 1464
5f2eb550
JB
1465#ifdef CONFIG_HOTPLUG_CPU
1466 if (!setup_max_cpus)
1467#endif
1468 if (possible > i) {
c767a54b 1469 pr_warn("%d Processors exceeds max_cpus limit of %u\n",
5f2eb550
JB
1470 possible, setup_max_cpus);
1471 possible = i;
1472 }
1473
427d77a3
TG
1474 nr_cpu_ids = possible;
1475
c767a54b 1476 pr_info("Allowing %d CPUs, %d hotplug CPUs\n",
68a1c3f8
GC
1477 possible, max_t(int, possible - num_processors, 0));
1478
427d77a3
TG
1479 reset_cpu_possible_mask();
1480
68a1c3f8 1481 for (i = 0; i < possible; i++)
c2d1cec1 1482 set_cpu_possible(i, true);
68a1c3f8 1483}
69c18c15 1484
14adf855
CE
1485#ifdef CONFIG_HOTPLUG_CPU
1486
70b8301f
AK
1487/* Recompute SMT state for all CPUs on offline */
1488static void recompute_smt_state(void)
1489{
1490 int max_threads, cpu;
1491
1492 max_threads = 0;
1493 for_each_online_cpu (cpu) {
1494 int threads = cpumask_weight(topology_sibling_cpumask(cpu));
1495
1496 if (threads > max_threads)
1497 max_threads = threads;
1498 }
1499 __max_smt_threads = max_threads;
1500}
1501
14adf855
CE
1502static void remove_siblinginfo(int cpu)
1503{
1504 int sibling;
1505 struct cpuinfo_x86 *c = &cpu_data(cpu);
1506
7d79a7bd
BG
1507 for_each_cpu(sibling, topology_core_cpumask(cpu)) {
1508 cpumask_clear_cpu(cpu, topology_core_cpumask(sibling));
14adf855
CE
1509 /*/
1510 * last thread sibling in this cpu core going down
1511 */
7d79a7bd 1512 if (cpumask_weight(topology_sibling_cpumask(cpu)) == 1)
14adf855
CE
1513 cpu_data(sibling).booted_cores--;
1514 }
1515
7d79a7bd
BG
1516 for_each_cpu(sibling, topology_sibling_cpumask(cpu))
1517 cpumask_clear_cpu(cpu, topology_sibling_cpumask(sibling));
03bd4e1f
WL
1518 for_each_cpu(sibling, cpu_llc_shared_mask(cpu))
1519 cpumask_clear_cpu(cpu, cpu_llc_shared_mask(sibling));
1520 cpumask_clear(cpu_llc_shared_mask(cpu));
7d79a7bd
BG
1521 cpumask_clear(topology_sibling_cpumask(cpu));
1522 cpumask_clear(topology_core_cpumask(cpu));
14adf855
CE
1523 c->phys_proc_id = 0;
1524 c->cpu_core_id = 0;
c2d1cec1 1525 cpumask_clear_cpu(cpu, cpu_sibling_setup_mask);
70b8301f 1526 recompute_smt_state();
14adf855
CE
1527}
1528
4daa832d 1529static void remove_cpu_from_maps(int cpu)
69c18c15 1530{
c2d1cec1
MT
1531 set_cpu_online(cpu, false);
1532 cpumask_clear_cpu(cpu, cpu_callout_mask);
1533 cpumask_clear_cpu(cpu, cpu_callin_mask);
69c18c15 1534 /* was set by cpu_init() */
c2d1cec1 1535 cpumask_clear_cpu(cpu, cpu_initialized_mask);
23ca4bba 1536 numa_remove_cpu(cpu);
69c18c15
GC
1537}
1538
8227dce7 1539void cpu_disable_common(void)
69c18c15
GC
1540{
1541 int cpu = smp_processor_id();
69c18c15 1542
69c18c15
GC
1543 remove_siblinginfo(cpu);
1544
1545 /* It's now safe to remove this processor from the online map */
d388e5fd 1546 lock_vector_lock();
69c18c15 1547 remove_cpu_from_maps(cpu);
d388e5fd 1548 unlock_vector_lock();
d7b381bb 1549 fixup_irqs();
8227dce7
AN
1550}
1551
1552int native_cpu_disable(void)
1553{
da6139e4
PB
1554 int ret;
1555
1556 ret = check_irq_vectors_for_cpu_disable();
1557 if (ret)
1558 return ret;
1559
8227dce7 1560 clear_local_APIC();
8227dce7 1561 cpu_disable_common();
2ed53c0d 1562
69c18c15
GC
1563 return 0;
1564}
1565
2a442c9c 1566int common_cpu_die(unsigned int cpu)
54279552 1567{
2a442c9c 1568 int ret = 0;
54279552 1569
69c18c15 1570 /* We don't do anything here: idle task is faking death itself. */
54279552 1571
2ed53c0d 1572 /* They ack this in play_dead() by setting CPU_DEAD */
2a442c9c 1573 if (cpu_wait_death(cpu, 5)) {
2ed53c0d
LT
1574 if (system_state == SYSTEM_RUNNING)
1575 pr_info("CPU %u is now offline\n", cpu);
1576 } else {
1577 pr_err("CPU %u didn't die...\n", cpu);
2a442c9c 1578 ret = -1;
69c18c15 1579 }
2a442c9c
PM
1580
1581 return ret;
1582}
1583
1584void native_cpu_die(unsigned int cpu)
1585{
1586 common_cpu_die(cpu);
69c18c15 1587}
a21f5d88
AN
1588
1589void play_dead_common(void)
1590{
1591 idle_task_exit();
1592 reset_lazy_tlbstate();
a21f5d88 1593
a21f5d88 1594 /* Ack it */
2a442c9c 1595 (void)cpu_report_death();
a21f5d88
AN
1596
1597 /*
1598 * With physical CPU hotplug, we should halt the cpu
1599 */
1600 local_irq_disable();
1601}
1602
e1c467e6
FY
1603static bool wakeup_cpu0(void)
1604{
1605 if (smp_processor_id() == 0 && enable_start_cpu0)
1606 return true;
1607
1608 return false;
1609}
1610
ea530692
PA
1611/*
1612 * We need to flush the caches before going to sleep, lest we have
1613 * dirty data in our caches when we come back up.
1614 */
1615static inline void mwait_play_dead(void)
1616{
1617 unsigned int eax, ebx, ecx, edx;
1618 unsigned int highest_cstate = 0;
1619 unsigned int highest_subcstate = 0;
ce5f6824 1620 void *mwait_ptr;
576cfb40 1621 int i;
ea530692 1622
69fb3676 1623 if (!this_cpu_has(X86_FEATURE_MWAIT))
ea530692 1624 return;
840d2830 1625 if (!this_cpu_has(X86_FEATURE_CLFLUSH))
ce5f6824 1626 return;
7b543a53 1627 if (__this_cpu_read(cpu_info.cpuid_level) < CPUID_MWAIT_LEAF)
ea530692
PA
1628 return;
1629
1630 eax = CPUID_MWAIT_LEAF;
1631 ecx = 0;
1632 native_cpuid(&eax, &ebx, &ecx, &edx);
1633
1634 /*
1635 * eax will be 0 if EDX enumeration is not valid.
1636 * Initialized below to cstate, sub_cstate value when EDX is valid.
1637 */
1638 if (!(ecx & CPUID5_ECX_EXTENSIONS_SUPPORTED)) {
1639 eax = 0;
1640 } else {
1641 edx >>= MWAIT_SUBSTATE_SIZE;
1642 for (i = 0; i < 7 && edx; i++, edx >>= MWAIT_SUBSTATE_SIZE) {
1643 if (edx & MWAIT_SUBSTATE_MASK) {
1644 highest_cstate = i;
1645 highest_subcstate = edx & MWAIT_SUBSTATE_MASK;
1646 }
1647 }
1648 eax = (highest_cstate << MWAIT_SUBSTATE_SIZE) |
1649 (highest_subcstate - 1);
1650 }
1651
ce5f6824
PA
1652 /*
1653 * This should be a memory location in a cache line which is
1654 * unlikely to be touched by other processors. The actual
1655 * content is immaterial as it is not actually modified in any way.
1656 */
1657 mwait_ptr = &current_thread_info()->flags;
1658
a68e5c94
PA
1659 wbinvd();
1660
ea530692 1661 while (1) {
ce5f6824
PA
1662 /*
1663 * The CLFLUSH is a workaround for erratum AAI65 for
1664 * the Xeon 7400 series. It's not clear it is actually
1665 * needed, but it should be harmless in either case.
1666 * The WBINVD is insufficient due to the spurious-wakeup
1667 * case where we return around the loop.
1668 */
7d590cca 1669 mb();
ce5f6824 1670 clflush(mwait_ptr);
7d590cca 1671 mb();
ce5f6824 1672 __monitor(mwait_ptr, 0, 0);
ea530692
PA
1673 mb();
1674 __mwait(eax, 0);
e1c467e6
FY
1675 /*
1676 * If NMI wants to wake up CPU0, start CPU0.
1677 */
1678 if (wakeup_cpu0())
1679 start_cpu0();
ea530692
PA
1680 }
1681}
1682
406f992e 1683void hlt_play_dead(void)
ea530692 1684{
7b543a53 1685 if (__this_cpu_read(cpu_info.x86) >= 4)
a68e5c94
PA
1686 wbinvd();
1687
ea530692 1688 while (1) {
ea530692 1689 native_halt();
e1c467e6
FY
1690 /*
1691 * If NMI wants to wake up CPU0, start CPU0.
1692 */
1693 if (wakeup_cpu0())
1694 start_cpu0();
ea530692
PA
1695 }
1696}
1697
a21f5d88
AN
1698void native_play_dead(void)
1699{
1700 play_dead_common();
86886e55 1701 tboot_shutdown(TB_SHUTDOWN_WFS);
ea530692
PA
1702
1703 mwait_play_dead(); /* Only returns on failure */
1a022e3f
BO
1704 if (cpuidle_play_dead())
1705 hlt_play_dead();
a21f5d88
AN
1706}
1707
69c18c15 1708#else /* ... !CONFIG_HOTPLUG_CPU */
93be71b6 1709int native_cpu_disable(void)
69c18c15
GC
1710{
1711 return -ENOSYS;
1712}
1713
93be71b6 1714void native_cpu_die(unsigned int cpu)
69c18c15
GC
1715{
1716 /* We said "no" in __cpu_disable */
1717 BUG();
1718}
a21f5d88
AN
1719
1720void native_play_dead(void)
1721{
1722 BUG();
1723}
1724
68a1c3f8 1725#endif