]>
Commit | Line | Data |
---|---|---|
1da177e4 | 1 | /* |
dd3e6e8c TG |
2 | * Copyright (c) 1991,1992,1995 Linus Torvalds |
3 | * Copyright (c) 1994 Alan Modra | |
4 | * Copyright (c) 1995 Markus Kuhn | |
5 | * Copyright (c) 1996 Ingo Molnar | |
6 | * Copyright (c) 1998 Andrea Arcangeli | |
7 | * Copyright (c) 2002,2006 Vojtech Pavlik | |
8 | * Copyright (c) 2003 Andi Kleen | |
1da177e4 | 9 | * |
1da177e4 LT |
10 | */ |
11 | ||
ecce8508 | 12 | #include <linux/clockchips.h> |
1da177e4 LT |
13 | #include <linux/interrupt.h> |
14 | #include <linux/time.h> | |
1da177e4 LT |
15 | #include <linux/mca.h> |
16 | ||
dd3e6e8c TG |
17 | #include <asm/vsyscall.h> |
18 | #include <asm/x86_init.h> | |
ecce8508 TG |
19 | #include <asm/i8259.h> |
20 | #include <asm/i8253.h> | |
dd3e6e8c TG |
21 | #include <asm/timer.h> |
22 | #include <asm/hpet.h> | |
23 | #include <asm/time.h> | |
24 | #include <asm/nmi.h> | |
1da177e4 | 25 | |
64fcbac1 | 26 | #if defined(CONFIG_X86_32) && defined(CONFIG_X86_IO_APIC) |
1da177e4 | 27 | int timer_ack; |
64fcbac1 | 28 | #endif |
1da177e4 | 29 | |
1da177e4 LT |
30 | unsigned long profile_pc(struct pt_regs *regs) |
31 | { | |
32 | unsigned long pc = instruction_pointer(regs); | |
33 | ||
0cb91a22 | 34 | #ifdef CONFIG_SMP |
2c44e668 | 35 | if (!user_mode_vm(regs) && in_lock_functions(pc)) { |
0cb91a22 | 36 | #ifdef CONFIG_FRAME_POINTER |
2c460d0b | 37 | return *(unsigned long *)(regs->bp + sizeof(long)); |
0cb91a22 | 38 | #else |
65ea5b03 | 39 | unsigned long *sp = (unsigned long *)®s->sp; |
7b355202 | 40 | |
0cb91a22 | 41 | /* Return address is either directly at stack pointer |
65ea5b03 | 42 | or above a saved flags. Eflags has bits 22-31 zero, |
0cb91a22 | 43 | kernel addresses don't. */ |
fe599f9f | 44 | if (sp[0] >> 22) |
0cb91a22 AK |
45 | return sp[0]; |
46 | if (sp[1] >> 22) | |
47 | return sp[1]; | |
48 | #endif | |
49 | } | |
50 | #endif | |
1da177e4 LT |
51 | return pc; |
52 | } | |
53 | EXPORT_SYMBOL(profile_pc); | |
1da177e4 LT |
54 | |
55 | /* | |
6f84fa2f JS |
56 | * This is the same as the above, except we _also_ save the current |
57 | * Time Stamp Counter value at the time of the timer interrupt, so that | |
58 | * we later on can estimate the time of day more exactly. | |
1da177e4 | 59 | */ |
845b3944 | 60 | static irqreturn_t timer_interrupt(int irq, void *dev_id) |
1da177e4 | 61 | { |
3c9aea47 | 62 | /* Keep nmi watchdog up to date */ |
8ae93669 | 63 | inc_irq_stat(irq0_irqs); |
3c9aea47 | 64 | |
64fcbac1 | 65 | /* Optimized out for !IO_APIC and x86_64 */ |
1da177e4 LT |
66 | if (timer_ack) { |
67 | /* | |
68 | * Subtle, when I/O APICs are used we have to ack timer IRQ | |
d11d5794 | 69 | * manually to deassert NMI lines for the watchdog if run |
1da177e4 LT |
70 | * on an 82489DX-based system. |
71 | */ | |
72 | spin_lock(&i8259A_lock); | |
73 | outb(0x0c, PIC_MASTER_OCW3); | |
74 | /* Ack the IRQ; AEOI will end it automatically. */ | |
75 | inb(PIC_MASTER_POLL); | |
76 | spin_unlock(&i8259A_lock); | |
77 | } | |
1da177e4 | 78 | |
ecce8508 | 79 | global_clock_event->event_handler(global_clock_event); |
1da177e4 | 80 | |
33c053d0 | 81 | #ifdef CONFIG_MCA |
1da177e4 LT |
82 | if (MCA_bus) { |
83 | /* The PS/2 uses level-triggered interrupts. You can't | |
84 | turn them off, nor would you want to (any attempt to | |
85 | enable edge-triggered interrupts usually gets intercepted by a | |
86 | special hardware circuit). Hence we have to acknowledge | |
87 | the timer interrupt. Through some incredibly stupid | |
88 | design idea, the reset for IRQ 0 is done by setting the | |
89 | high bit of the PPI port B (0x61). Note that some PS/2s, | |
90 | notably the 55SX, work fine if this is removed. */ | |
91 | ||
69036c8c JSR |
92 | u8 irq_v = inb_p(0x61); /* read the current state */ |
93 | outb_p(irq_v | 0x80, 0x61); /* reset the IRQ */ | |
1da177e4 | 94 | } |
33c053d0 | 95 | #endif |
1da177e4 | 96 | |
1da177e4 LT |
97 | return IRQ_HANDLED; |
98 | } | |
99 | ||
845b3944 TG |
100 | static struct irqaction irq0 = { |
101 | .handler = timer_interrupt, | |
102 | .flags = IRQF_DISABLED | IRQF_NOBALANCING | IRQF_IRQPOLL | IRQF_TIMER, | |
103 | .name = "timer" | |
104 | }; | |
105 | ||
106 | void __init setup_default_timer_irq(void) | |
107 | { | |
108 | irq0.mask = cpumask_of_cpu(0); | |
109 | setup_irq(0, &irq0); | |
110 | } | |
111 | ||
112 | /* Default timer init function */ | |
e30fab3a | 113 | void __init hpet_time_init(void) |
1da177e4 | 114 | { |
e9e2cdb4 TG |
115 | if (!hpet_enable()) |
116 | setup_pit_timer(); | |
845b3944 TG |
117 | setup_default_timer_irq(); |
118 | } | |
119 | ||
120 | static void x86_late_time_init(void) | |
121 | { | |
122 | x86_init.timers.timer_init(); | |
1da177e4 | 123 | } |
1da177e4 | 124 | |
e30fab3a | 125 | /* |
845b3944 TG |
126 | * Initialize TSC and delay the periodic timer init to |
127 | * late x86_late_time_init() so ioremap works. | |
e30fab3a | 128 | */ |
1da177e4 LT |
129 | void __init time_init(void) |
130 | { | |
6bb74df4 | 131 | tsc_init(); |
845b3944 | 132 | late_time_init = x86_late_time_init; |
1da177e4 | 133 | } |