]> git.proxmox.com Git - mirror_ubuntu-bionic-kernel.git/blame - arch/x86/kvm/emulate.c
KVM: x86 emulator: Use ctxt->_eip directly in do_insn_fetch_byte()
[mirror_ubuntu-bionic-kernel.git] / arch / x86 / kvm / emulate.c
CommitLineData
6aa8b732 1/******************************************************************************
56e82318 2 * emulate.c
6aa8b732
AK
3 *
4 * Generic x86 (32-bit and 64-bit) instruction decoder and emulator.
5 *
6 * Copyright (c) 2005 Keir Fraser
7 *
8 * Linux coding style, mod r/m decoder, segment base fixes, real-mode
dcc0766b 9 * privileged instructions:
6aa8b732
AK
10 *
11 * Copyright (C) 2006 Qumranet
9611c187 12 * Copyright 2010 Red Hat, Inc. and/or its affiliates.
6aa8b732
AK
13 *
14 * Avi Kivity <avi@qumranet.com>
15 * Yaniv Kamay <yaniv@qumranet.com>
16 *
17 * This work is licensed under the terms of the GNU GPL, version 2. See
18 * the COPYING file in the top-level directory.
19 *
20 * From: xen-unstable 10676:af9809f51f81a3c43f276f00c81a52ef558afda4
21 */
22
edf88417 23#include <linux/kvm_host.h>
5fdbf976 24#include "kvm_cache_regs.h"
6aa8b732 25#include <linux/module.h>
56e82318 26#include <asm/kvm_emulate.h>
6aa8b732 27
3eeb3288 28#include "x86.h"
38ba30ba 29#include "tss.h"
e99f0507 30
6aa8b732
AK
31/*
32 * Opcode effective-address decode tables.
33 * Note that we only emulate instructions that have at least one memory
34 * operand (excluding implicit stack references). We assume that stack
35 * references and instruction fetches will never occur in special memory
36 * areas that require emulation. So, for example, 'mov <imm>,<reg>' need
37 * not be handled.
38 */
39
40/* Operand sizes: 8-bit operands or specified/overridden size. */
ab85b12b 41#define ByteOp (1<<0) /* 8-bit operands. */
6aa8b732 42/* Destination operand type. */
ab85b12b
AK
43#define ImplicitOps (1<<1) /* Implicit in opcode. No generic decode. */
44#define DstReg (2<<1) /* Register operand. */
45#define DstMem (3<<1) /* Memory operand. */
46#define DstAcc (4<<1) /* Destination Accumulator */
47#define DstDI (5<<1) /* Destination is in ES:(E)DI */
48#define DstMem64 (6<<1) /* 64bit memory operand */
943858e2 49#define DstImmUByte (7<<1) /* 8-bit unsigned immediate operand */
221192bd
MT
50#define DstDX (8<<1) /* Destination is in DX register */
51#define DstMask (0xf<<1)
6aa8b732 52/* Source operand type. */
221192bd
MT
53#define SrcNone (0<<5) /* No source operand. */
54#define SrcReg (1<<5) /* Register operand. */
55#define SrcMem (2<<5) /* Memory operand. */
56#define SrcMem16 (3<<5) /* Memory operand (16-bit). */
57#define SrcMem32 (4<<5) /* Memory operand (32-bit). */
58#define SrcImm (5<<5) /* Immediate operand. */
59#define SrcImmByte (6<<5) /* 8-bit sign-extended immediate operand. */
60#define SrcOne (7<<5) /* Implied '1' */
61#define SrcImmUByte (8<<5) /* 8-bit unsigned immediate operand. */
62#define SrcImmU (9<<5) /* Immediate operand, unsigned */
63#define SrcSI (0xa<<5) /* Source is in the DS:RSI */
64#define SrcImmFAddr (0xb<<5) /* Source is immediate far address */
65#define SrcMemFAddr (0xc<<5) /* Source is far address in memory */
66#define SrcAcc (0xd<<5) /* Source Accumulator */
67#define SrcImmU16 (0xe<<5) /* Immediate operand, unsigned, 16 bits */
68#define SrcDX (0xf<<5) /* Source is in DX register */
69#define SrcMask (0xf<<5)
6aa8b732 70/* Generic ModRM decode. */
221192bd 71#define ModRM (1<<9)
6aa8b732 72/* Destination is only written; never read. */
221192bd
MT
73#define Mov (1<<10)
74#define BitOp (1<<11)
75#define MemAbs (1<<12) /* Memory operand is absolute displacement */
76#define String (1<<13) /* String instruction (rep capable) */
77#define Stack (1<<14) /* Stack instruction (push/pop) */
78#define GroupMask (7<<15) /* Opcode uses one of the group mechanisms */
79#define Group (1<<15) /* Bits 3:5 of modrm byte extend opcode */
80#define GroupDual (2<<15) /* Alternate decoding of mod == 3 */
81#define Prefix (3<<15) /* Instruction varies with 66/f2/f3 prefix */
82#define RMExt (4<<15) /* Opcode extension in ModRM r/m if mod == 3 */
83#define Sse (1<<18) /* SSE Vector instruction */
d8769fed 84/* Misc flags */
8ea7d6ae 85#define Prot (1<<21) /* instruction generates #UD if not in prot-mode */
d867162c 86#define VendorSpecific (1<<22) /* Vendor specific instruction */
5a506b12 87#define NoAccess (1<<23) /* Don't access memory (lea/invlpg/verr etc) */
7f9b4b75 88#define Op3264 (1<<24) /* Operand is 64b in long mode, 32b otherwise */
047a4818 89#define Undefined (1<<25) /* No Such Instruction */
d380a5e4 90#define Lock (1<<26) /* lock prefix is allowed for the instruction */
e92805ac 91#define Priv (1<<27) /* instruction generates #GP if current CPL != 0 */
d8769fed 92#define No64 (1<<28)
0dc8d10f
GT
93/* Source 2 operand type */
94#define Src2None (0<<29)
95#define Src2CL (1<<29)
96#define Src2ImmByte (2<<29)
97#define Src2One (3<<29)
7db41eb7 98#define Src2Imm (4<<29)
0dc8d10f 99#define Src2Mask (7<<29)
6aa8b732 100
d0e53325
AK
101#define X2(x...) x, x
102#define X3(x...) X2(x), x
103#define X4(x...) X2(x), X2(x)
104#define X5(x...) X4(x), x
105#define X6(x...) X4(x), X2(x)
106#define X7(x...) X4(x), X3(x)
107#define X8(x...) X4(x), X4(x)
108#define X16(x...) X8(x), X8(x)
83babbca 109
d65b1dee
AK
110struct opcode {
111 u32 flags;
c4f035c6 112 u8 intercept;
120df890 113 union {
ef65c889 114 int (*execute)(struct x86_emulate_ctxt *ctxt);
120df890
AK
115 struct opcode *group;
116 struct group_dual *gdual;
0d7cdee8 117 struct gprefix *gprefix;
120df890 118 } u;
d09beabd 119 int (*check_perm)(struct x86_emulate_ctxt *ctxt);
120df890
AK
120};
121
122struct group_dual {
123 struct opcode mod012[8];
124 struct opcode mod3[8];
d65b1dee
AK
125};
126
0d7cdee8
AK
127struct gprefix {
128 struct opcode pfx_no;
129 struct opcode pfx_66;
130 struct opcode pfx_f2;
131 struct opcode pfx_f3;
132};
133
6aa8b732 134/* EFLAGS bit definitions. */
d4c6a154
GN
135#define EFLG_ID (1<<21)
136#define EFLG_VIP (1<<20)
137#define EFLG_VIF (1<<19)
138#define EFLG_AC (1<<18)
b1d86143
AP
139#define EFLG_VM (1<<17)
140#define EFLG_RF (1<<16)
d4c6a154
GN
141#define EFLG_IOPL (3<<12)
142#define EFLG_NT (1<<14)
6aa8b732
AK
143#define EFLG_OF (1<<11)
144#define EFLG_DF (1<<10)
b1d86143 145#define EFLG_IF (1<<9)
d4c6a154 146#define EFLG_TF (1<<8)
6aa8b732
AK
147#define EFLG_SF (1<<7)
148#define EFLG_ZF (1<<6)
149#define EFLG_AF (1<<4)
150#define EFLG_PF (1<<2)
151#define EFLG_CF (1<<0)
152
62bd430e
MG
153#define EFLG_RESERVED_ZEROS_MASK 0xffc0802a
154#define EFLG_RESERVED_ONE_MASK 2
155
6aa8b732
AK
156/*
157 * Instruction emulation:
158 * Most instructions are emulated directly via a fragment of inline assembly
159 * code. This allows us to save/restore EFLAGS and thus very easily pick up
160 * any modified flags.
161 */
162
05b3e0c2 163#if defined(CONFIG_X86_64)
6aa8b732
AK
164#define _LO32 "k" /* force 32-bit operand */
165#define _STK "%%rsp" /* stack pointer */
166#elif defined(__i386__)
167#define _LO32 "" /* force 32-bit operand */
168#define _STK "%%esp" /* stack pointer */
169#endif
170
171/*
172 * These EFLAGS bits are restored from saved value during emulation, and
173 * any changes are written back to the saved value after emulation.
174 */
175#define EFLAGS_MASK (EFLG_OF|EFLG_SF|EFLG_ZF|EFLG_AF|EFLG_PF|EFLG_CF)
176
177/* Before executing instruction: restore necessary bits in EFLAGS. */
e934c9c1
AK
178#define _PRE_EFLAGS(_sav, _msk, _tmp) \
179 /* EFLAGS = (_sav & _msk) | (EFLAGS & ~_msk); _sav &= ~_msk; */ \
180 "movl %"_sav",%"_LO32 _tmp"; " \
181 "push %"_tmp"; " \
182 "push %"_tmp"; " \
183 "movl %"_msk",%"_LO32 _tmp"; " \
184 "andl %"_LO32 _tmp",("_STK"); " \
185 "pushf; " \
186 "notl %"_LO32 _tmp"; " \
187 "andl %"_LO32 _tmp",("_STK"); " \
188 "andl %"_LO32 _tmp","__stringify(BITS_PER_LONG/4)"("_STK"); " \
189 "pop %"_tmp"; " \
190 "orl %"_LO32 _tmp",("_STK"); " \
191 "popf; " \
192 "pop %"_sav"; "
6aa8b732
AK
193
194/* After executing instruction: write-back necessary bits in EFLAGS. */
195#define _POST_EFLAGS(_sav, _msk, _tmp) \
196 /* _sav |= EFLAGS & _msk; */ \
197 "pushf; " \
198 "pop %"_tmp"; " \
199 "andl %"_msk",%"_LO32 _tmp"; " \
200 "orl %"_LO32 _tmp",%"_sav"; "
201
dda96d8f
AK
202#ifdef CONFIG_X86_64
203#define ON64(x) x
204#else
205#define ON64(x)
206#endif
207
b3b3d25a 208#define ____emulate_2op(_op, _src, _dst, _eflags, _x, _y, _suffix, _dsttype) \
6b7ad61f
AK
209 do { \
210 __asm__ __volatile__ ( \
211 _PRE_EFLAGS("0", "4", "2") \
212 _op _suffix " %"_x"3,%1; " \
213 _POST_EFLAGS("0", "4", "2") \
fb2c2641 214 : "=m" (_eflags), "+q" (*(_dsttype*)&(_dst).val),\
6b7ad61f
AK
215 "=&r" (_tmp) \
216 : _y ((_src).val), "i" (EFLAGS_MASK)); \
f3fd92fb 217 } while (0)
6b7ad61f
AK
218
219
6aa8b732
AK
220/* Raw emulation: instruction has two explicit operands. */
221#define __emulate_2op_nobyte(_op,_src,_dst,_eflags,_wx,_wy,_lx,_ly,_qx,_qy) \
6b7ad61f
AK
222 do { \
223 unsigned long _tmp; \
224 \
225 switch ((_dst).bytes) { \
226 case 2: \
b3b3d25a 227 ____emulate_2op(_op,_src,_dst,_eflags,_wx,_wy,"w",u16);\
6b7ad61f
AK
228 break; \
229 case 4: \
b3b3d25a 230 ____emulate_2op(_op,_src,_dst,_eflags,_lx,_ly,"l",u32);\
6b7ad61f
AK
231 break; \
232 case 8: \
b3b3d25a 233 ON64(____emulate_2op(_op,_src,_dst,_eflags,_qx,_qy,"q",u64)); \
6b7ad61f
AK
234 break; \
235 } \
6aa8b732
AK
236 } while (0)
237
238#define __emulate_2op(_op,_src,_dst,_eflags,_bx,_by,_wx,_wy,_lx,_ly,_qx,_qy) \
239 do { \
6b7ad61f 240 unsigned long _tmp; \
d77c26fc 241 switch ((_dst).bytes) { \
6aa8b732 242 case 1: \
b3b3d25a 243 ____emulate_2op(_op,_src,_dst,_eflags,_bx,_by,"b",u8); \
6aa8b732
AK
244 break; \
245 default: \
246 __emulate_2op_nobyte(_op, _src, _dst, _eflags, \
247 _wx, _wy, _lx, _ly, _qx, _qy); \
248 break; \
249 } \
250 } while (0)
251
252/* Source operand is byte-sized and may be restricted to just %cl. */
253#define emulate_2op_SrcB(_op, _src, _dst, _eflags) \
254 __emulate_2op(_op, _src, _dst, _eflags, \
255 "b", "c", "b", "c", "b", "c", "b", "c")
256
257/* Source operand is byte, word, long or quad sized. */
258#define emulate_2op_SrcV(_op, _src, _dst, _eflags) \
259 __emulate_2op(_op, _src, _dst, _eflags, \
260 "b", "q", "w", "r", _LO32, "r", "", "r")
261
262/* Source operand is word, long or quad sized. */
263#define emulate_2op_SrcV_nobyte(_op, _src, _dst, _eflags) \
264 __emulate_2op_nobyte(_op, _src, _dst, _eflags, \
265 "w", "r", _LO32, "r", "", "r")
266
d175226a 267/* Instruction has three operands and one operand is stored in ECX register */
7295261c
AK
268#define __emulate_2op_cl(_op, _cl, _src, _dst, _eflags, _suffix, _type) \
269 do { \
270 unsigned long _tmp; \
271 _type _clv = (_cl).val; \
272 _type _srcv = (_src).val; \
273 _type _dstv = (_dst).val; \
274 \
275 __asm__ __volatile__ ( \
276 _PRE_EFLAGS("0", "5", "2") \
277 _op _suffix " %4,%1 \n" \
278 _POST_EFLAGS("0", "5", "2") \
279 : "=m" (_eflags), "+r" (_dstv), "=&r" (_tmp) \
280 : "c" (_clv) , "r" (_srcv), "i" (EFLAGS_MASK) \
281 ); \
282 \
283 (_cl).val = (unsigned long) _clv; \
284 (_src).val = (unsigned long) _srcv; \
285 (_dst).val = (unsigned long) _dstv; \
d175226a
GT
286 } while (0)
287
7295261c
AK
288#define emulate_2op_cl(_op, _cl, _src, _dst, _eflags) \
289 do { \
290 switch ((_dst).bytes) { \
291 case 2: \
292 __emulate_2op_cl(_op, _cl, _src, _dst, _eflags, \
293 "w", unsigned short); \
294 break; \
295 case 4: \
296 __emulate_2op_cl(_op, _cl, _src, _dst, _eflags, \
297 "l", unsigned int); \
298 break; \
299 case 8: \
300 ON64(__emulate_2op_cl(_op, _cl, _src, _dst, _eflags, \
301 "q", unsigned long)); \
302 break; \
303 } \
d175226a
GT
304 } while (0)
305
dda96d8f 306#define __emulate_1op(_op, _dst, _eflags, _suffix) \
6aa8b732
AK
307 do { \
308 unsigned long _tmp; \
309 \
dda96d8f
AK
310 __asm__ __volatile__ ( \
311 _PRE_EFLAGS("0", "3", "2") \
312 _op _suffix " %1; " \
313 _POST_EFLAGS("0", "3", "2") \
314 : "=m" (_eflags), "+m" ((_dst).val), \
315 "=&r" (_tmp) \
316 : "i" (EFLAGS_MASK)); \
317 } while (0)
318
319/* Instruction has only one explicit operand (no source operand). */
320#define emulate_1op(_op, _dst, _eflags) \
321 do { \
d77c26fc 322 switch ((_dst).bytes) { \
dda96d8f
AK
323 case 1: __emulate_1op(_op, _dst, _eflags, "b"); break; \
324 case 2: __emulate_1op(_op, _dst, _eflags, "w"); break; \
325 case 4: __emulate_1op(_op, _dst, _eflags, "l"); break; \
326 case 8: ON64(__emulate_1op(_op, _dst, _eflags, "q")); break; \
6aa8b732
AK
327 } \
328 } while (0)
329
3f9f53b0
MG
330#define __emulate_1op_rax_rdx(_op, _src, _rax, _rdx, _eflags, _suffix) \
331 do { \
332 unsigned long _tmp; \
333 \
334 __asm__ __volatile__ ( \
335 _PRE_EFLAGS("0", "4", "1") \
336 _op _suffix " %5; " \
337 _POST_EFLAGS("0", "4", "1") \
338 : "=m" (_eflags), "=&r" (_tmp), \
339 "+a" (_rax), "+d" (_rdx) \
340 : "i" (EFLAGS_MASK), "m" ((_src).val), \
341 "a" (_rax), "d" (_rdx)); \
342 } while (0)
343
f6b3597b
AK
344#define __emulate_1op_rax_rdx_ex(_op, _src, _rax, _rdx, _eflags, _suffix, _ex) \
345 do { \
346 unsigned long _tmp; \
347 \
348 __asm__ __volatile__ ( \
349 _PRE_EFLAGS("0", "5", "1") \
350 "1: \n\t" \
351 _op _suffix " %6; " \
352 "2: \n\t" \
353 _POST_EFLAGS("0", "5", "1") \
354 ".pushsection .fixup,\"ax\" \n\t" \
355 "3: movb $1, %4 \n\t" \
356 "jmp 2b \n\t" \
357 ".popsection \n\t" \
358 _ASM_EXTABLE(1b, 3b) \
359 : "=m" (_eflags), "=&r" (_tmp), \
360 "+a" (_rax), "+d" (_rdx), "+qm"(_ex) \
361 : "i" (EFLAGS_MASK), "m" ((_src).val), \
362 "a" (_rax), "d" (_rdx)); \
363 } while (0)
364
3f9f53b0 365/* instruction has only one source operand, destination is implicit (e.g. mul, div, imul, idiv) */
7295261c
AK
366#define emulate_1op_rax_rdx(_op, _src, _rax, _rdx, _eflags) \
367 do { \
368 switch((_src).bytes) { \
369 case 1: \
370 __emulate_1op_rax_rdx(_op, _src, _rax, _rdx, \
371 _eflags, "b"); \
372 break; \
373 case 2: \
374 __emulate_1op_rax_rdx(_op, _src, _rax, _rdx, \
375 _eflags, "w"); \
376 break; \
377 case 4: \
378 __emulate_1op_rax_rdx(_op, _src, _rax, _rdx, \
379 _eflags, "l"); \
380 break; \
381 case 8: \
382 ON64(__emulate_1op_rax_rdx(_op, _src, _rax, _rdx, \
383 _eflags, "q")); \
384 break; \
3f9f53b0
MG
385 } \
386 } while (0)
387
f6b3597b
AK
388#define emulate_1op_rax_rdx_ex(_op, _src, _rax, _rdx, _eflags, _ex) \
389 do { \
390 switch((_src).bytes) { \
391 case 1: \
392 __emulate_1op_rax_rdx_ex(_op, _src, _rax, _rdx, \
393 _eflags, "b", _ex); \
394 break; \
395 case 2: \
396 __emulate_1op_rax_rdx_ex(_op, _src, _rax, _rdx, \
397 _eflags, "w", _ex); \
398 break; \
399 case 4: \
400 __emulate_1op_rax_rdx_ex(_op, _src, _rax, _rdx, \
401 _eflags, "l", _ex); \
402 break; \
403 case 8: ON64( \
404 __emulate_1op_rax_rdx_ex(_op, _src, _rax, _rdx, \
405 _eflags, "q", _ex)); \
406 break; \
407 } \
408 } while (0)
409
8a76d7f2
JR
410static int emulator_check_intercept(struct x86_emulate_ctxt *ctxt,
411 enum x86_intercept intercept,
412 enum x86_intercept_stage stage)
413{
414 struct x86_instruction_info info = {
415 .intercept = intercept,
9dac77fa
AK
416 .rep_prefix = ctxt->rep_prefix,
417 .modrm_mod = ctxt->modrm_mod,
418 .modrm_reg = ctxt->modrm_reg,
419 .modrm_rm = ctxt->modrm_rm,
420 .src_val = ctxt->src.val64,
421 .src_bytes = ctxt->src.bytes,
422 .dst_bytes = ctxt->dst.bytes,
423 .ad_bytes = ctxt->ad_bytes,
8a76d7f2
JR
424 .next_rip = ctxt->eip,
425 };
426
2953538e 427 return ctxt->ops->intercept(ctxt, &info, stage);
8a76d7f2
JR
428}
429
9dac77fa 430static inline unsigned long ad_mask(struct x86_emulate_ctxt *ctxt)
ddcb2885 431{
9dac77fa 432 return (1UL << (ctxt->ad_bytes << 3)) - 1;
ddcb2885
HH
433}
434
6aa8b732 435/* Access/update address held in a register, based on addressing mode. */
e4706772 436static inline unsigned long
9dac77fa 437address_mask(struct x86_emulate_ctxt *ctxt, unsigned long reg)
e4706772 438{
9dac77fa 439 if (ctxt->ad_bytes == sizeof(unsigned long))
e4706772
HH
440 return reg;
441 else
9dac77fa 442 return reg & ad_mask(ctxt);
e4706772
HH
443}
444
445static inline unsigned long
9dac77fa 446register_address(struct x86_emulate_ctxt *ctxt, unsigned long reg)
e4706772 447{
9dac77fa 448 return address_mask(ctxt, reg);
e4706772
HH
449}
450
7a957275 451static inline void
9dac77fa 452register_address_increment(struct x86_emulate_ctxt *ctxt, unsigned long *reg, int inc)
7a957275 453{
9dac77fa 454 if (ctxt->ad_bytes == sizeof(unsigned long))
7a957275
HH
455 *reg += inc;
456 else
9dac77fa 457 *reg = (*reg & ~ad_mask(ctxt)) | ((*reg + inc) & ad_mask(ctxt));
7a957275 458}
6aa8b732 459
9dac77fa 460static inline void jmp_rel(struct x86_emulate_ctxt *ctxt, int rel)
7a957275 461{
9dac77fa 462 register_address_increment(ctxt, &ctxt->_eip, rel);
7a957275 463}
098c937b 464
56697687
AK
465static u32 desc_limit_scaled(struct desc_struct *desc)
466{
467 u32 limit = get_desc_limit(desc);
468
469 return desc->g ? (limit << 12) | 0xfff : limit;
470}
471
9dac77fa 472static void set_seg_override(struct x86_emulate_ctxt *ctxt, int seg)
7a5b56df 473{
9dac77fa
AK
474 ctxt->has_seg_override = true;
475 ctxt->seg_override = seg;
7a5b56df
AK
476}
477
7b105ca2 478static unsigned long seg_base(struct x86_emulate_ctxt *ctxt, int seg)
7a5b56df
AK
479{
480 if (ctxt->mode == X86EMUL_MODE_PROT64 && seg < VCPU_SREG_FS)
481 return 0;
482
7b105ca2 483 return ctxt->ops->get_cached_segment_base(ctxt, seg);
7a5b56df
AK
484}
485
9dac77fa 486static unsigned seg_override(struct x86_emulate_ctxt *ctxt)
7a5b56df 487{
9dac77fa 488 if (!ctxt->has_seg_override)
7a5b56df
AK
489 return 0;
490
9dac77fa 491 return ctxt->seg_override;
7a5b56df
AK
492}
493
35d3d4a1
AK
494static int emulate_exception(struct x86_emulate_ctxt *ctxt, int vec,
495 u32 error, bool valid)
54b8486f 496{
da9cb575
AK
497 ctxt->exception.vector = vec;
498 ctxt->exception.error_code = error;
499 ctxt->exception.error_code_valid = valid;
35d3d4a1 500 return X86EMUL_PROPAGATE_FAULT;
54b8486f
GN
501}
502
3b88e41a
JR
503static int emulate_db(struct x86_emulate_ctxt *ctxt)
504{
505 return emulate_exception(ctxt, DB_VECTOR, 0, false);
506}
507
35d3d4a1 508static int emulate_gp(struct x86_emulate_ctxt *ctxt, int err)
54b8486f 509{
35d3d4a1 510 return emulate_exception(ctxt, GP_VECTOR, err, true);
54b8486f
GN
511}
512
618ff15d
AK
513static int emulate_ss(struct x86_emulate_ctxt *ctxt, int err)
514{
515 return emulate_exception(ctxt, SS_VECTOR, err, true);
516}
517
35d3d4a1 518static int emulate_ud(struct x86_emulate_ctxt *ctxt)
54b8486f 519{
35d3d4a1 520 return emulate_exception(ctxt, UD_VECTOR, 0, false);
54b8486f
GN
521}
522
35d3d4a1 523static int emulate_ts(struct x86_emulate_ctxt *ctxt, int err)
54b8486f 524{
35d3d4a1 525 return emulate_exception(ctxt, TS_VECTOR, err, true);
54b8486f
GN
526}
527
34d1f490
AK
528static int emulate_de(struct x86_emulate_ctxt *ctxt)
529{
35d3d4a1 530 return emulate_exception(ctxt, DE_VECTOR, 0, false);
34d1f490
AK
531}
532
1253791d
AK
533static int emulate_nm(struct x86_emulate_ctxt *ctxt)
534{
535 return emulate_exception(ctxt, NM_VECTOR, 0, false);
536}
537
1aa36616
AK
538static u16 get_segment_selector(struct x86_emulate_ctxt *ctxt, unsigned seg)
539{
540 u16 selector;
541 struct desc_struct desc;
542
543 ctxt->ops->get_segment(ctxt, &selector, &desc, NULL, seg);
544 return selector;
545}
546
547static void set_segment_selector(struct x86_emulate_ctxt *ctxt, u16 selector,
548 unsigned seg)
549{
550 u16 dummy;
551 u32 base3;
552 struct desc_struct desc;
553
554 ctxt->ops->get_segment(ctxt, &dummy, &desc, &base3, seg);
555 ctxt->ops->set_segment(ctxt, selector, &desc, base3, seg);
556}
557
3d9b938e 558static int __linearize(struct x86_emulate_ctxt *ctxt,
52fd8b44 559 struct segmented_address addr,
3d9b938e 560 unsigned size, bool write, bool fetch,
52fd8b44
AK
561 ulong *linear)
562{
618ff15d
AK
563 struct desc_struct desc;
564 bool usable;
52fd8b44 565 ulong la;
618ff15d 566 u32 lim;
1aa36616 567 u16 sel;
618ff15d 568 unsigned cpl, rpl;
52fd8b44 569
7b105ca2 570 la = seg_base(ctxt, addr.seg) + addr.ea;
618ff15d
AK
571 switch (ctxt->mode) {
572 case X86EMUL_MODE_REAL:
573 break;
574 case X86EMUL_MODE_PROT64:
575 if (((signed long)la << 16) >> 16 != la)
576 return emulate_gp(ctxt, 0);
577 break;
578 default:
1aa36616
AK
579 usable = ctxt->ops->get_segment(ctxt, &sel, &desc, NULL,
580 addr.seg);
618ff15d
AK
581 if (!usable)
582 goto bad;
583 /* code segment or read-only data segment */
584 if (((desc.type & 8) || !(desc.type & 2)) && write)
585 goto bad;
586 /* unreadable code segment */
3d9b938e 587 if (!fetch && (desc.type & 8) && !(desc.type & 2))
618ff15d
AK
588 goto bad;
589 lim = desc_limit_scaled(&desc);
590 if ((desc.type & 8) || !(desc.type & 4)) {
591 /* expand-up segment */
592 if (addr.ea > lim || (u32)(addr.ea + size - 1) > lim)
593 goto bad;
594 } else {
595 /* exapand-down segment */
596 if (addr.ea <= lim || (u32)(addr.ea + size - 1) <= lim)
597 goto bad;
598 lim = desc.d ? 0xffffffff : 0xffff;
599 if (addr.ea > lim || (u32)(addr.ea + size - 1) > lim)
600 goto bad;
601 }
717746e3 602 cpl = ctxt->ops->cpl(ctxt);
1aa36616 603 rpl = sel & 3;
618ff15d
AK
604 cpl = max(cpl, rpl);
605 if (!(desc.type & 8)) {
606 /* data segment */
607 if (cpl > desc.dpl)
608 goto bad;
609 } else if ((desc.type & 8) && !(desc.type & 4)) {
610 /* nonconforming code segment */
611 if (cpl != desc.dpl)
612 goto bad;
613 } else if ((desc.type & 8) && (desc.type & 4)) {
614 /* conforming code segment */
615 if (cpl < desc.dpl)
616 goto bad;
617 }
618 break;
619 }
9dac77fa 620 if (fetch ? ctxt->mode != X86EMUL_MODE_PROT64 : ctxt->ad_bytes != 8)
52fd8b44
AK
621 la &= (u32)-1;
622 *linear = la;
623 return X86EMUL_CONTINUE;
618ff15d
AK
624bad:
625 if (addr.seg == VCPU_SREG_SS)
626 return emulate_ss(ctxt, addr.seg);
627 else
628 return emulate_gp(ctxt, addr.seg);
52fd8b44
AK
629}
630
3d9b938e
NE
631static int linearize(struct x86_emulate_ctxt *ctxt,
632 struct segmented_address addr,
633 unsigned size, bool write,
634 ulong *linear)
635{
636 return __linearize(ctxt, addr, size, write, false, linear);
637}
638
639
3ca3ac4d
AK
640static int segmented_read_std(struct x86_emulate_ctxt *ctxt,
641 struct segmented_address addr,
642 void *data,
643 unsigned size)
644{
9fa088f4
AK
645 int rc;
646 ulong linear;
647
83b8795a 648 rc = linearize(ctxt, addr, size, false, &linear);
9fa088f4
AK
649 if (rc != X86EMUL_CONTINUE)
650 return rc;
0f65dd70 651 return ctxt->ops->read_std(ctxt, linear, data, size, &ctxt->exception);
3ca3ac4d
AK
652}
653
807941b1
TY
654/*
655 * Fetch the next byte of the instruction being emulated which is pointed to
656 * by ctxt->_eip, then increment ctxt->_eip.
657 *
658 * Also prefetch the remaining bytes of the instruction without crossing page
659 * boundary if they are not in fetch_cache yet.
660 */
661static int do_insn_fetch_byte(struct x86_emulate_ctxt *ctxt, u8 *dest)
62266869 662{
9dac77fa 663 struct fetch_cache *fc = &ctxt->fetch;
62266869 664 int rc;
2fb53ad8 665 int size, cur_size;
62266869 666
807941b1 667 if (ctxt->_eip == fc->end) {
3d9b938e 668 unsigned long linear;
807941b1
TY
669 struct segmented_address addr = { .seg = VCPU_SREG_CS,
670 .ea = ctxt->_eip };
2fb53ad8 671 cur_size = fc->end - fc->start;
807941b1
TY
672 size = min(15UL - cur_size,
673 PAGE_SIZE - offset_in_page(ctxt->_eip));
3d9b938e
NE
674 rc = __linearize(ctxt, addr, size, false, true, &linear);
675 if (rc != X86EMUL_CONTINUE)
676 return rc;
ef5d75cc
TY
677 rc = ctxt->ops->fetch(ctxt, linear, fc->data + cur_size,
678 size, &ctxt->exception);
3e2815e9 679 if (rc != X86EMUL_CONTINUE)
62266869 680 return rc;
2fb53ad8 681 fc->end += size;
62266869 682 }
807941b1
TY
683 *dest = fc->data[ctxt->_eip - fc->start];
684 ctxt->_eip++;
3e2815e9 685 return X86EMUL_CONTINUE;
62266869
AK
686}
687
688static int do_insn_fetch(struct x86_emulate_ctxt *ctxt,
807941b1 689 void *dest, unsigned size)
62266869 690{
3e2815e9 691 int rc;
62266869 692
eb3c79e6 693 /* x86 instructions are limited to 15 bytes. */
807941b1 694 if (ctxt->_eip + size - ctxt->eip > 15)
eb3c79e6 695 return X86EMUL_UNHANDLEABLE;
62266869 696 while (size--) {
807941b1 697 rc = do_insn_fetch_byte(ctxt, dest++);
3e2815e9 698 if (rc != X86EMUL_CONTINUE)
62266869
AK
699 return rc;
700 }
3e2815e9 701 return X86EMUL_CONTINUE;
62266869
AK
702}
703
67cbc90d 704/* Fetch next part of the instruction being emulated. */
807941b1 705#define insn_fetch(_type, _size, _ctxt) \
67cbc90d 706({ unsigned long _x; \
807941b1 707 rc = do_insn_fetch(_ctxt, &_x, (_size)); \
67cbc90d
TY
708 if (rc != X86EMUL_CONTINUE) \
709 goto done; \
67cbc90d
TY
710 (_type)_x; \
711})
712
807941b1
TY
713#define insn_fetch_arr(_arr, _size, _ctxt) \
714({ rc = do_insn_fetch(_ctxt, _arr, (_size)); \
67cbc90d
TY
715 if (rc != X86EMUL_CONTINUE) \
716 goto done; \
67cbc90d
TY
717})
718
1e3c5cb0
RR
719/*
720 * Given the 'reg' portion of a ModRM byte, and a register block, return a
721 * pointer into the block that addresses the relevant register.
722 * @highbyte_regs specifies whether to decode AH,CH,DH,BH.
723 */
724static void *decode_register(u8 modrm_reg, unsigned long *regs,
725 int highbyte_regs)
6aa8b732
AK
726{
727 void *p;
728
729 p = &regs[modrm_reg];
730 if (highbyte_regs && modrm_reg >= 4 && modrm_reg < 8)
731 p = (unsigned char *)&regs[modrm_reg & 3] + 1;
732 return p;
733}
734
735static int read_descriptor(struct x86_emulate_ctxt *ctxt,
90de84f5 736 struct segmented_address addr,
6aa8b732
AK
737 u16 *size, unsigned long *address, int op_bytes)
738{
739 int rc;
740
741 if (op_bytes == 2)
742 op_bytes = 3;
743 *address = 0;
3ca3ac4d 744 rc = segmented_read_std(ctxt, addr, size, 2);
1b30eaa8 745 if (rc != X86EMUL_CONTINUE)
6aa8b732 746 return rc;
30b31ab6 747 addr.ea += 2;
3ca3ac4d 748 rc = segmented_read_std(ctxt, addr, address, op_bytes);
6aa8b732
AK
749 return rc;
750}
751
bbe9abbd
NK
752static int test_cc(unsigned int condition, unsigned int flags)
753{
754 int rc = 0;
755
756 switch ((condition & 15) >> 1) {
757 case 0: /* o */
758 rc |= (flags & EFLG_OF);
759 break;
760 case 1: /* b/c/nae */
761 rc |= (flags & EFLG_CF);
762 break;
763 case 2: /* z/e */
764 rc |= (flags & EFLG_ZF);
765 break;
766 case 3: /* be/na */
767 rc |= (flags & (EFLG_CF|EFLG_ZF));
768 break;
769 case 4: /* s */
770 rc |= (flags & EFLG_SF);
771 break;
772 case 5: /* p/pe */
773 rc |= (flags & EFLG_PF);
774 break;
775 case 7: /* le/ng */
776 rc |= (flags & EFLG_ZF);
777 /* fall through */
778 case 6: /* l/nge */
779 rc |= (!(flags & EFLG_SF) != !(flags & EFLG_OF));
780 break;
781 }
782
783 /* Odd condition identifiers (lsb == 1) have inverted sense. */
784 return (!!rc ^ (condition & 1));
785}
786
91ff3cb4
AK
787static void fetch_register_operand(struct operand *op)
788{
789 switch (op->bytes) {
790 case 1:
791 op->val = *(u8 *)op->addr.reg;
792 break;
793 case 2:
794 op->val = *(u16 *)op->addr.reg;
795 break;
796 case 4:
797 op->val = *(u32 *)op->addr.reg;
798 break;
799 case 8:
800 op->val = *(u64 *)op->addr.reg;
801 break;
802 }
803}
804
1253791d
AK
805static void read_sse_reg(struct x86_emulate_ctxt *ctxt, sse128_t *data, int reg)
806{
807 ctxt->ops->get_fpu(ctxt);
808 switch (reg) {
809 case 0: asm("movdqu %%xmm0, %0" : "=m"(*data)); break;
810 case 1: asm("movdqu %%xmm1, %0" : "=m"(*data)); break;
811 case 2: asm("movdqu %%xmm2, %0" : "=m"(*data)); break;
812 case 3: asm("movdqu %%xmm3, %0" : "=m"(*data)); break;
813 case 4: asm("movdqu %%xmm4, %0" : "=m"(*data)); break;
814 case 5: asm("movdqu %%xmm5, %0" : "=m"(*data)); break;
815 case 6: asm("movdqu %%xmm6, %0" : "=m"(*data)); break;
816 case 7: asm("movdqu %%xmm7, %0" : "=m"(*data)); break;
817#ifdef CONFIG_X86_64
818 case 8: asm("movdqu %%xmm8, %0" : "=m"(*data)); break;
819 case 9: asm("movdqu %%xmm9, %0" : "=m"(*data)); break;
820 case 10: asm("movdqu %%xmm10, %0" : "=m"(*data)); break;
821 case 11: asm("movdqu %%xmm11, %0" : "=m"(*data)); break;
822 case 12: asm("movdqu %%xmm12, %0" : "=m"(*data)); break;
823 case 13: asm("movdqu %%xmm13, %0" : "=m"(*data)); break;
824 case 14: asm("movdqu %%xmm14, %0" : "=m"(*data)); break;
825 case 15: asm("movdqu %%xmm15, %0" : "=m"(*data)); break;
826#endif
827 default: BUG();
828 }
829 ctxt->ops->put_fpu(ctxt);
830}
831
832static void write_sse_reg(struct x86_emulate_ctxt *ctxt, sse128_t *data,
833 int reg)
834{
835 ctxt->ops->get_fpu(ctxt);
836 switch (reg) {
837 case 0: asm("movdqu %0, %%xmm0" : : "m"(*data)); break;
838 case 1: asm("movdqu %0, %%xmm1" : : "m"(*data)); break;
839 case 2: asm("movdqu %0, %%xmm2" : : "m"(*data)); break;
840 case 3: asm("movdqu %0, %%xmm3" : : "m"(*data)); break;
841 case 4: asm("movdqu %0, %%xmm4" : : "m"(*data)); break;
842 case 5: asm("movdqu %0, %%xmm5" : : "m"(*data)); break;
843 case 6: asm("movdqu %0, %%xmm6" : : "m"(*data)); break;
844 case 7: asm("movdqu %0, %%xmm7" : : "m"(*data)); break;
845#ifdef CONFIG_X86_64
846 case 8: asm("movdqu %0, %%xmm8" : : "m"(*data)); break;
847 case 9: asm("movdqu %0, %%xmm9" : : "m"(*data)); break;
848 case 10: asm("movdqu %0, %%xmm10" : : "m"(*data)); break;
849 case 11: asm("movdqu %0, %%xmm11" : : "m"(*data)); break;
850 case 12: asm("movdqu %0, %%xmm12" : : "m"(*data)); break;
851 case 13: asm("movdqu %0, %%xmm13" : : "m"(*data)); break;
852 case 14: asm("movdqu %0, %%xmm14" : : "m"(*data)); break;
853 case 15: asm("movdqu %0, %%xmm15" : : "m"(*data)); break;
854#endif
855 default: BUG();
856 }
857 ctxt->ops->put_fpu(ctxt);
858}
859
860static void decode_register_operand(struct x86_emulate_ctxt *ctxt,
861 struct operand *op,
3c118e24
AK
862 int inhibit_bytereg)
863{
9dac77fa
AK
864 unsigned reg = ctxt->modrm_reg;
865 int highbyte_regs = ctxt->rex_prefix == 0;
33615aa9 866
9dac77fa
AK
867 if (!(ctxt->d & ModRM))
868 reg = (ctxt->b & 7) | ((ctxt->rex_prefix & 1) << 3);
1253791d 869
9dac77fa 870 if (ctxt->d & Sse) {
1253791d
AK
871 op->type = OP_XMM;
872 op->bytes = 16;
873 op->addr.xmm = reg;
874 read_sse_reg(ctxt, &op->vec_val, reg);
875 return;
876 }
877
3c118e24 878 op->type = OP_REG;
9dac77fa
AK
879 if ((ctxt->d & ByteOp) && !inhibit_bytereg) {
880 op->addr.reg = decode_register(reg, ctxt->regs, highbyte_regs);
3c118e24
AK
881 op->bytes = 1;
882 } else {
9dac77fa
AK
883 op->addr.reg = decode_register(reg, ctxt->regs, 0);
884 op->bytes = ctxt->op_bytes;
3c118e24 885 }
91ff3cb4 886 fetch_register_operand(op);
3c118e24
AK
887 op->orig_val = op->val;
888}
889
1c73ef66 890static int decode_modrm(struct x86_emulate_ctxt *ctxt,
2dbd0dd7 891 struct operand *op)
1c73ef66 892{
1c73ef66 893 u8 sib;
f5b4edcd 894 int index_reg = 0, base_reg = 0, scale;
3e2815e9 895 int rc = X86EMUL_CONTINUE;
2dbd0dd7 896 ulong modrm_ea = 0;
1c73ef66 897
9dac77fa
AK
898 if (ctxt->rex_prefix) {
899 ctxt->modrm_reg = (ctxt->rex_prefix & 4) << 1; /* REX.R */
900 index_reg = (ctxt->rex_prefix & 2) << 2; /* REX.X */
901 ctxt->modrm_rm = base_reg = (ctxt->rex_prefix & 1) << 3; /* REG.B */
1c73ef66
AK
902 }
903
807941b1 904 ctxt->modrm = insn_fetch(u8, 1, ctxt);
9dac77fa
AK
905 ctxt->modrm_mod |= (ctxt->modrm & 0xc0) >> 6;
906 ctxt->modrm_reg |= (ctxt->modrm & 0x38) >> 3;
907 ctxt->modrm_rm |= (ctxt->modrm & 0x07);
908 ctxt->modrm_seg = VCPU_SREG_DS;
1c73ef66 909
9dac77fa 910 if (ctxt->modrm_mod == 3) {
2dbd0dd7 911 op->type = OP_REG;
9dac77fa
AK
912 op->bytes = (ctxt->d & ByteOp) ? 1 : ctxt->op_bytes;
913 op->addr.reg = decode_register(ctxt->modrm_rm,
914 ctxt->regs, ctxt->d & ByteOp);
915 if (ctxt->d & Sse) {
1253791d
AK
916 op->type = OP_XMM;
917 op->bytes = 16;
9dac77fa
AK
918 op->addr.xmm = ctxt->modrm_rm;
919 read_sse_reg(ctxt, &op->vec_val, ctxt->modrm_rm);
1253791d
AK
920 return rc;
921 }
2dbd0dd7 922 fetch_register_operand(op);
1c73ef66
AK
923 return rc;
924 }
925
2dbd0dd7
AK
926 op->type = OP_MEM;
927
9dac77fa
AK
928 if (ctxt->ad_bytes == 2) {
929 unsigned bx = ctxt->regs[VCPU_REGS_RBX];
930 unsigned bp = ctxt->regs[VCPU_REGS_RBP];
931 unsigned si = ctxt->regs[VCPU_REGS_RSI];
932 unsigned di = ctxt->regs[VCPU_REGS_RDI];
1c73ef66
AK
933
934 /* 16-bit ModR/M decode. */
9dac77fa 935 switch (ctxt->modrm_mod) {
1c73ef66 936 case 0:
9dac77fa 937 if (ctxt->modrm_rm == 6)
807941b1 938 modrm_ea += insn_fetch(u16, 2, ctxt);
1c73ef66
AK
939 break;
940 case 1:
807941b1 941 modrm_ea += insn_fetch(s8, 1, ctxt);
1c73ef66
AK
942 break;
943 case 2:
807941b1 944 modrm_ea += insn_fetch(u16, 2, ctxt);
1c73ef66
AK
945 break;
946 }
9dac77fa 947 switch (ctxt->modrm_rm) {
1c73ef66 948 case 0:
2dbd0dd7 949 modrm_ea += bx + si;
1c73ef66
AK
950 break;
951 case 1:
2dbd0dd7 952 modrm_ea += bx + di;
1c73ef66
AK
953 break;
954 case 2:
2dbd0dd7 955 modrm_ea += bp + si;
1c73ef66
AK
956 break;
957 case 3:
2dbd0dd7 958 modrm_ea += bp + di;
1c73ef66
AK
959 break;
960 case 4:
2dbd0dd7 961 modrm_ea += si;
1c73ef66
AK
962 break;
963 case 5:
2dbd0dd7 964 modrm_ea += di;
1c73ef66
AK
965 break;
966 case 6:
9dac77fa 967 if (ctxt->modrm_mod != 0)
2dbd0dd7 968 modrm_ea += bp;
1c73ef66
AK
969 break;
970 case 7:
2dbd0dd7 971 modrm_ea += bx;
1c73ef66
AK
972 break;
973 }
9dac77fa
AK
974 if (ctxt->modrm_rm == 2 || ctxt->modrm_rm == 3 ||
975 (ctxt->modrm_rm == 6 && ctxt->modrm_mod != 0))
976 ctxt->modrm_seg = VCPU_SREG_SS;
2dbd0dd7 977 modrm_ea = (u16)modrm_ea;
1c73ef66
AK
978 } else {
979 /* 32/64-bit ModR/M decode. */
9dac77fa 980 if ((ctxt->modrm_rm & 7) == 4) {
807941b1 981 sib = insn_fetch(u8, 1, ctxt);
1c73ef66
AK
982 index_reg |= (sib >> 3) & 7;
983 base_reg |= sib & 7;
984 scale = sib >> 6;
985
9dac77fa 986 if ((base_reg & 7) == 5 && ctxt->modrm_mod == 0)
807941b1 987 modrm_ea += insn_fetch(s32, 4, ctxt);
dc71d0f1 988 else
9dac77fa 989 modrm_ea += ctxt->regs[base_reg];
dc71d0f1 990 if (index_reg != 4)
9dac77fa
AK
991 modrm_ea += ctxt->regs[index_reg] << scale;
992 } else if ((ctxt->modrm_rm & 7) == 5 && ctxt->modrm_mod == 0) {
84411d85 993 if (ctxt->mode == X86EMUL_MODE_PROT64)
9dac77fa 994 ctxt->rip_relative = 1;
84411d85 995 } else
9dac77fa
AK
996 modrm_ea += ctxt->regs[ctxt->modrm_rm];
997 switch (ctxt->modrm_mod) {
1c73ef66 998 case 0:
9dac77fa 999 if (ctxt->modrm_rm == 5)
807941b1 1000 modrm_ea += insn_fetch(s32, 4, ctxt);
1c73ef66
AK
1001 break;
1002 case 1:
807941b1 1003 modrm_ea += insn_fetch(s8, 1, ctxt);
1c73ef66
AK
1004 break;
1005 case 2:
807941b1 1006 modrm_ea += insn_fetch(s32, 4, ctxt);
1c73ef66
AK
1007 break;
1008 }
1009 }
90de84f5 1010 op->addr.mem.ea = modrm_ea;
1c73ef66
AK
1011done:
1012 return rc;
1013}
1014
1015static int decode_abs(struct x86_emulate_ctxt *ctxt,
2dbd0dd7 1016 struct operand *op)
1c73ef66 1017{
3e2815e9 1018 int rc = X86EMUL_CONTINUE;
1c73ef66 1019
2dbd0dd7 1020 op->type = OP_MEM;
9dac77fa 1021 switch (ctxt->ad_bytes) {
1c73ef66 1022 case 2:
807941b1 1023 op->addr.mem.ea = insn_fetch(u16, 2, ctxt);
1c73ef66
AK
1024 break;
1025 case 4:
807941b1 1026 op->addr.mem.ea = insn_fetch(u32, 4, ctxt);
1c73ef66
AK
1027 break;
1028 case 8:
807941b1 1029 op->addr.mem.ea = insn_fetch(u64, 8, ctxt);
1c73ef66
AK
1030 break;
1031 }
1032done:
1033 return rc;
1034}
1035
9dac77fa 1036static void fetch_bit_operand(struct x86_emulate_ctxt *ctxt)
35c843c4 1037{
7129eeca 1038 long sv = 0, mask;
35c843c4 1039
9dac77fa
AK
1040 if (ctxt->dst.type == OP_MEM && ctxt->src.type == OP_REG) {
1041 mask = ~(ctxt->dst.bytes * 8 - 1);
35c843c4 1042
9dac77fa
AK
1043 if (ctxt->src.bytes == 2)
1044 sv = (s16)ctxt->src.val & (s16)mask;
1045 else if (ctxt->src.bytes == 4)
1046 sv = (s32)ctxt->src.val & (s32)mask;
35c843c4 1047
9dac77fa 1048 ctxt->dst.addr.mem.ea += (sv >> 3);
35c843c4 1049 }
ba7ff2b7
WY
1050
1051 /* only subword offset */
9dac77fa 1052 ctxt->src.val &= (ctxt->dst.bytes << 3) - 1;
35c843c4
WY
1053}
1054
dde7e6d1 1055static int read_emulated(struct x86_emulate_ctxt *ctxt,
dde7e6d1 1056 unsigned long addr, void *dest, unsigned size)
6aa8b732 1057{
dde7e6d1 1058 int rc;
9dac77fa 1059 struct read_cache *mc = &ctxt->mem_read;
6aa8b732 1060
dde7e6d1
AK
1061 while (size) {
1062 int n = min(size, 8u);
1063 size -= n;
1064 if (mc->pos < mc->end)
1065 goto read_cached;
5cd21917 1066
7b105ca2
TY
1067 rc = ctxt->ops->read_emulated(ctxt, addr, mc->data + mc->end, n,
1068 &ctxt->exception);
dde7e6d1
AK
1069 if (rc != X86EMUL_CONTINUE)
1070 return rc;
1071 mc->end += n;
6aa8b732 1072
dde7e6d1
AK
1073 read_cached:
1074 memcpy(dest, mc->data + mc->pos, n);
1075 mc->pos += n;
1076 dest += n;
1077 addr += n;
6aa8b732 1078 }
dde7e6d1
AK
1079 return X86EMUL_CONTINUE;
1080}
6aa8b732 1081
3ca3ac4d
AK
1082static int segmented_read(struct x86_emulate_ctxt *ctxt,
1083 struct segmented_address addr,
1084 void *data,
1085 unsigned size)
1086{
9fa088f4
AK
1087 int rc;
1088 ulong linear;
1089
83b8795a 1090 rc = linearize(ctxt, addr, size, false, &linear);
9fa088f4
AK
1091 if (rc != X86EMUL_CONTINUE)
1092 return rc;
7b105ca2 1093 return read_emulated(ctxt, linear, data, size);
3ca3ac4d
AK
1094}
1095
1096static int segmented_write(struct x86_emulate_ctxt *ctxt,
1097 struct segmented_address addr,
1098 const void *data,
1099 unsigned size)
1100{
9fa088f4
AK
1101 int rc;
1102 ulong linear;
1103
83b8795a 1104 rc = linearize(ctxt, addr, size, true, &linear);
9fa088f4
AK
1105 if (rc != X86EMUL_CONTINUE)
1106 return rc;
0f65dd70
AK
1107 return ctxt->ops->write_emulated(ctxt, linear, data, size,
1108 &ctxt->exception);
3ca3ac4d
AK
1109}
1110
1111static int segmented_cmpxchg(struct x86_emulate_ctxt *ctxt,
1112 struct segmented_address addr,
1113 const void *orig_data, const void *data,
1114 unsigned size)
1115{
9fa088f4
AK
1116 int rc;
1117 ulong linear;
1118
83b8795a 1119 rc = linearize(ctxt, addr, size, true, &linear);
9fa088f4
AK
1120 if (rc != X86EMUL_CONTINUE)
1121 return rc;
0f65dd70
AK
1122 return ctxt->ops->cmpxchg_emulated(ctxt, linear, orig_data, data,
1123 size, &ctxt->exception);
3ca3ac4d
AK
1124}
1125
dde7e6d1 1126static int pio_in_emulated(struct x86_emulate_ctxt *ctxt,
dde7e6d1
AK
1127 unsigned int size, unsigned short port,
1128 void *dest)
1129{
9dac77fa 1130 struct read_cache *rc = &ctxt->io_read;
b4c6abfe 1131
dde7e6d1 1132 if (rc->pos == rc->end) { /* refill pio read ahead */
dde7e6d1 1133 unsigned int in_page, n;
9dac77fa
AK
1134 unsigned int count = ctxt->rep_prefix ?
1135 address_mask(ctxt, ctxt->regs[VCPU_REGS_RCX]) : 1;
dde7e6d1 1136 in_page = (ctxt->eflags & EFLG_DF) ?
9dac77fa
AK
1137 offset_in_page(ctxt->regs[VCPU_REGS_RDI]) :
1138 PAGE_SIZE - offset_in_page(ctxt->regs[VCPU_REGS_RDI]);
dde7e6d1
AK
1139 n = min(min(in_page, (unsigned int)sizeof(rc->data)) / size,
1140 count);
1141 if (n == 0)
1142 n = 1;
1143 rc->pos = rc->end = 0;
7b105ca2 1144 if (!ctxt->ops->pio_in_emulated(ctxt, size, port, rc->data, n))
dde7e6d1
AK
1145 return 0;
1146 rc->end = n * size;
6aa8b732
AK
1147 }
1148
dde7e6d1
AK
1149 memcpy(dest, rc->data + rc->pos, size);
1150 rc->pos += size;
1151 return 1;
1152}
6aa8b732 1153
dde7e6d1 1154static void get_descriptor_table_ptr(struct x86_emulate_ctxt *ctxt,
dde7e6d1
AK
1155 u16 selector, struct desc_ptr *dt)
1156{
7b105ca2
TY
1157 struct x86_emulate_ops *ops = ctxt->ops;
1158
dde7e6d1
AK
1159 if (selector & 1 << 2) {
1160 struct desc_struct desc;
1aa36616
AK
1161 u16 sel;
1162
dde7e6d1 1163 memset (dt, 0, sizeof *dt);
1aa36616 1164 if (!ops->get_segment(ctxt, &sel, &desc, NULL, VCPU_SREG_LDTR))
dde7e6d1 1165 return;
e09d082c 1166
dde7e6d1
AK
1167 dt->size = desc_limit_scaled(&desc); /* what if limit > 65535? */
1168 dt->address = get_desc_base(&desc);
1169 } else
4bff1e86 1170 ops->get_gdt(ctxt, dt);
dde7e6d1 1171}
120df890 1172
dde7e6d1
AK
1173/* allowed just for 8 bytes segments */
1174static int read_segment_descriptor(struct x86_emulate_ctxt *ctxt,
dde7e6d1
AK
1175 u16 selector, struct desc_struct *desc)
1176{
1177 struct desc_ptr dt;
1178 u16 index = selector >> 3;
dde7e6d1 1179 ulong addr;
120df890 1180
7b105ca2 1181 get_descriptor_table_ptr(ctxt, selector, &dt);
120df890 1182
35d3d4a1
AK
1183 if (dt.size < index * 8 + 7)
1184 return emulate_gp(ctxt, selector & 0xfffc);
e09d082c 1185
7b105ca2
TY
1186 addr = dt.address + index * 8;
1187 return ctxt->ops->read_std(ctxt, addr, desc, sizeof *desc,
1188 &ctxt->exception);
dde7e6d1 1189}
ef65c889 1190
dde7e6d1
AK
1191/* allowed just for 8 bytes segments */
1192static int write_segment_descriptor(struct x86_emulate_ctxt *ctxt,
dde7e6d1
AK
1193 u16 selector, struct desc_struct *desc)
1194{
1195 struct desc_ptr dt;
1196 u16 index = selector >> 3;
dde7e6d1 1197 ulong addr;
6aa8b732 1198
7b105ca2 1199 get_descriptor_table_ptr(ctxt, selector, &dt);
6e3d5dfb 1200
35d3d4a1
AK
1201 if (dt.size < index * 8 + 7)
1202 return emulate_gp(ctxt, selector & 0xfffc);
6aa8b732 1203
dde7e6d1 1204 addr = dt.address + index * 8;
7b105ca2
TY
1205 return ctxt->ops->write_std(ctxt, addr, desc, sizeof *desc,
1206 &ctxt->exception);
dde7e6d1 1207}
c7e75a3d 1208
5601d05b 1209/* Does not support long mode */
dde7e6d1 1210static int load_segment_descriptor(struct x86_emulate_ctxt *ctxt,
dde7e6d1
AK
1211 u16 selector, int seg)
1212{
1213 struct desc_struct seg_desc;
1214 u8 dpl, rpl, cpl;
1215 unsigned err_vec = GP_VECTOR;
1216 u32 err_code = 0;
1217 bool null_selector = !(selector & ~0x3); /* 0000-0003 are null */
1218 int ret;
69f55cb1 1219
dde7e6d1 1220 memset(&seg_desc, 0, sizeof seg_desc);
69f55cb1 1221
dde7e6d1
AK
1222 if ((seg <= VCPU_SREG_GS && ctxt->mode == X86EMUL_MODE_VM86)
1223 || ctxt->mode == X86EMUL_MODE_REAL) {
1224 /* set real mode segment descriptor */
1225 set_desc_base(&seg_desc, selector << 4);
1226 set_desc_limit(&seg_desc, 0xffff);
1227 seg_desc.type = 3;
1228 seg_desc.p = 1;
1229 seg_desc.s = 1;
1230 goto load;
1231 }
1232
1233 /* NULL selector is not valid for TR, CS and SS */
1234 if ((seg == VCPU_SREG_CS || seg == VCPU_SREG_SS || seg == VCPU_SREG_TR)
1235 && null_selector)
1236 goto exception;
1237
1238 /* TR should be in GDT only */
1239 if (seg == VCPU_SREG_TR && (selector & (1 << 2)))
1240 goto exception;
1241
1242 if (null_selector) /* for NULL selector skip all following checks */
1243 goto load;
1244
7b105ca2 1245 ret = read_segment_descriptor(ctxt, selector, &seg_desc);
dde7e6d1
AK
1246 if (ret != X86EMUL_CONTINUE)
1247 return ret;
1248
1249 err_code = selector & 0xfffc;
1250 err_vec = GP_VECTOR;
1251
1252 /* can't load system descriptor into segment selecor */
1253 if (seg <= VCPU_SREG_GS && !seg_desc.s)
1254 goto exception;
1255
1256 if (!seg_desc.p) {
1257 err_vec = (seg == VCPU_SREG_SS) ? SS_VECTOR : NP_VECTOR;
1258 goto exception;
1259 }
1260
1261 rpl = selector & 3;
1262 dpl = seg_desc.dpl;
7b105ca2 1263 cpl = ctxt->ops->cpl(ctxt);
dde7e6d1
AK
1264
1265 switch (seg) {
1266 case VCPU_SREG_SS:
1267 /*
1268 * segment is not a writable data segment or segment
1269 * selector's RPL != CPL or segment selector's RPL != CPL
1270 */
1271 if (rpl != cpl || (seg_desc.type & 0xa) != 0x2 || dpl != cpl)
1272 goto exception;
6aa8b732 1273 break;
dde7e6d1
AK
1274 case VCPU_SREG_CS:
1275 if (!(seg_desc.type & 8))
1276 goto exception;
1277
1278 if (seg_desc.type & 4) {
1279 /* conforming */
1280 if (dpl > cpl)
1281 goto exception;
1282 } else {
1283 /* nonconforming */
1284 if (rpl > cpl || dpl != cpl)
1285 goto exception;
1286 }
1287 /* CS(RPL) <- CPL */
1288 selector = (selector & 0xfffc) | cpl;
6aa8b732 1289 break;
dde7e6d1
AK
1290 case VCPU_SREG_TR:
1291 if (seg_desc.s || (seg_desc.type != 1 && seg_desc.type != 9))
1292 goto exception;
1293 break;
1294 case VCPU_SREG_LDTR:
1295 if (seg_desc.s || seg_desc.type != 2)
1296 goto exception;
1297 break;
1298 default: /* DS, ES, FS, or GS */
4e62417b 1299 /*
dde7e6d1
AK
1300 * segment is not a data or readable code segment or
1301 * ((segment is a data or nonconforming code segment)
1302 * and (both RPL and CPL > DPL))
4e62417b 1303 */
dde7e6d1
AK
1304 if ((seg_desc.type & 0xa) == 0x8 ||
1305 (((seg_desc.type & 0xc) != 0xc) &&
1306 (rpl > dpl && cpl > dpl)))
1307 goto exception;
6aa8b732 1308 break;
dde7e6d1
AK
1309 }
1310
1311 if (seg_desc.s) {
1312 /* mark segment as accessed */
1313 seg_desc.type |= 1;
7b105ca2 1314 ret = write_segment_descriptor(ctxt, selector, &seg_desc);
dde7e6d1
AK
1315 if (ret != X86EMUL_CONTINUE)
1316 return ret;
1317 }
1318load:
7b105ca2 1319 ctxt->ops->set_segment(ctxt, selector, &seg_desc, 0, seg);
dde7e6d1
AK
1320 return X86EMUL_CONTINUE;
1321exception:
1322 emulate_exception(ctxt, err_vec, err_code, true);
1323 return X86EMUL_PROPAGATE_FAULT;
1324}
1325
31be40b3
WY
1326static void write_register_operand(struct operand *op)
1327{
1328 /* The 4-byte case *is* correct: in 64-bit mode we zero-extend. */
1329 switch (op->bytes) {
1330 case 1:
1331 *(u8 *)op->addr.reg = (u8)op->val;
1332 break;
1333 case 2:
1334 *(u16 *)op->addr.reg = (u16)op->val;
1335 break;
1336 case 4:
1337 *op->addr.reg = (u32)op->val;
1338 break; /* 64b: zero-extend */
1339 case 8:
1340 *op->addr.reg = op->val;
1341 break;
1342 }
1343}
1344
adddcecf 1345static int writeback(struct x86_emulate_ctxt *ctxt)
dde7e6d1
AK
1346{
1347 int rc;
dde7e6d1 1348
9dac77fa 1349 switch (ctxt->dst.type) {
dde7e6d1 1350 case OP_REG:
9dac77fa 1351 write_register_operand(&ctxt->dst);
6aa8b732 1352 break;
dde7e6d1 1353 case OP_MEM:
9dac77fa 1354 if (ctxt->lock_prefix)
3ca3ac4d 1355 rc = segmented_cmpxchg(ctxt,
9dac77fa
AK
1356 ctxt->dst.addr.mem,
1357 &ctxt->dst.orig_val,
1358 &ctxt->dst.val,
1359 ctxt->dst.bytes);
341de7e3 1360 else
3ca3ac4d 1361 rc = segmented_write(ctxt,
9dac77fa
AK
1362 ctxt->dst.addr.mem,
1363 &ctxt->dst.val,
1364 ctxt->dst.bytes);
dde7e6d1
AK
1365 if (rc != X86EMUL_CONTINUE)
1366 return rc;
a682e354 1367 break;
1253791d 1368 case OP_XMM:
9dac77fa 1369 write_sse_reg(ctxt, &ctxt->dst.vec_val, ctxt->dst.addr.xmm);
1253791d 1370 break;
dde7e6d1
AK
1371 case OP_NONE:
1372 /* no writeback */
414e6277 1373 break;
dde7e6d1 1374 default:
414e6277 1375 break;
6aa8b732 1376 }
dde7e6d1
AK
1377 return X86EMUL_CONTINUE;
1378}
6aa8b732 1379
4487b3b4 1380static int em_push(struct x86_emulate_ctxt *ctxt)
dde7e6d1 1381{
4179bb02 1382 struct segmented_address addr;
0dc8d10f 1383
9dac77fa
AK
1384 register_address_increment(ctxt, &ctxt->regs[VCPU_REGS_RSP], -ctxt->op_bytes);
1385 addr.ea = register_address(ctxt, ctxt->regs[VCPU_REGS_RSP]);
4179bb02
TY
1386 addr.seg = VCPU_SREG_SS;
1387
1388 /* Disable writeback. */
9dac77fa
AK
1389 ctxt->dst.type = OP_NONE;
1390 return segmented_write(ctxt, addr, &ctxt->src.val, ctxt->op_bytes);
dde7e6d1 1391}
69f55cb1 1392
dde7e6d1 1393static int emulate_pop(struct x86_emulate_ctxt *ctxt,
dde7e6d1
AK
1394 void *dest, int len)
1395{
dde7e6d1 1396 int rc;
90de84f5 1397 struct segmented_address addr;
8b4caf66 1398
9dac77fa 1399 addr.ea = register_address(ctxt, ctxt->regs[VCPU_REGS_RSP]);
90de84f5 1400 addr.seg = VCPU_SREG_SS;
3ca3ac4d 1401 rc = segmented_read(ctxt, addr, dest, len);
dde7e6d1
AK
1402 if (rc != X86EMUL_CONTINUE)
1403 return rc;
1404
9dac77fa 1405 register_address_increment(ctxt, &ctxt->regs[VCPU_REGS_RSP], len);
dde7e6d1 1406 return rc;
8b4caf66
LV
1407}
1408
c54fe504
TY
1409static int em_pop(struct x86_emulate_ctxt *ctxt)
1410{
9dac77fa 1411 return emulate_pop(ctxt, &ctxt->dst.val, ctxt->op_bytes);
c54fe504
TY
1412}
1413
dde7e6d1 1414static int emulate_popf(struct x86_emulate_ctxt *ctxt,
7b105ca2 1415 void *dest, int len)
9de41573
GN
1416{
1417 int rc;
dde7e6d1
AK
1418 unsigned long val, change_mask;
1419 int iopl = (ctxt->eflags & X86_EFLAGS_IOPL) >> IOPL_SHIFT;
7b105ca2 1420 int cpl = ctxt->ops->cpl(ctxt);
9de41573 1421
3b9be3bf 1422 rc = emulate_pop(ctxt, &val, len);
dde7e6d1
AK
1423 if (rc != X86EMUL_CONTINUE)
1424 return rc;
9de41573 1425
dde7e6d1
AK
1426 change_mask = EFLG_CF | EFLG_PF | EFLG_AF | EFLG_ZF | EFLG_SF | EFLG_OF
1427 | EFLG_TF | EFLG_DF | EFLG_NT | EFLG_RF | EFLG_AC | EFLG_ID;
9de41573 1428
dde7e6d1
AK
1429 switch(ctxt->mode) {
1430 case X86EMUL_MODE_PROT64:
1431 case X86EMUL_MODE_PROT32:
1432 case X86EMUL_MODE_PROT16:
1433 if (cpl == 0)
1434 change_mask |= EFLG_IOPL;
1435 if (cpl <= iopl)
1436 change_mask |= EFLG_IF;
1437 break;
1438 case X86EMUL_MODE_VM86:
35d3d4a1
AK
1439 if (iopl < 3)
1440 return emulate_gp(ctxt, 0);
dde7e6d1
AK
1441 change_mask |= EFLG_IF;
1442 break;
1443 default: /* real mode */
1444 change_mask |= (EFLG_IOPL | EFLG_IF);
1445 break;
9de41573 1446 }
dde7e6d1
AK
1447
1448 *(unsigned long *)dest =
1449 (ctxt->eflags & ~change_mask) | (val & change_mask);
1450
1451 return rc;
9de41573
GN
1452}
1453
62aaa2f0
TY
1454static int em_popf(struct x86_emulate_ctxt *ctxt)
1455{
9dac77fa
AK
1456 ctxt->dst.type = OP_REG;
1457 ctxt->dst.addr.reg = &ctxt->eflags;
1458 ctxt->dst.bytes = ctxt->op_bytes;
1459 return emulate_popf(ctxt, &ctxt->dst.val, ctxt->op_bytes);
62aaa2f0
TY
1460}
1461
7b105ca2 1462static int emulate_push_sreg(struct x86_emulate_ctxt *ctxt, int seg)
7b262e90 1463{
9dac77fa 1464 ctxt->src.val = get_segment_selector(ctxt, seg);
7b262e90 1465
4487b3b4 1466 return em_push(ctxt);
7b262e90
GN
1467}
1468
7b105ca2 1469static int emulate_pop_sreg(struct x86_emulate_ctxt *ctxt, int seg)
38ba30ba 1470{
dde7e6d1
AK
1471 unsigned long selector;
1472 int rc;
38ba30ba 1473
9dac77fa 1474 rc = emulate_pop(ctxt, &selector, ctxt->op_bytes);
dde7e6d1
AK
1475 if (rc != X86EMUL_CONTINUE)
1476 return rc;
1477
7b105ca2 1478 rc = load_segment_descriptor(ctxt, (u16)selector, seg);
dde7e6d1 1479 return rc;
38ba30ba
GN
1480}
1481
b96a7fad 1482static int em_pusha(struct x86_emulate_ctxt *ctxt)
38ba30ba 1483{
9dac77fa 1484 unsigned long old_esp = ctxt->regs[VCPU_REGS_RSP];
dde7e6d1
AK
1485 int rc = X86EMUL_CONTINUE;
1486 int reg = VCPU_REGS_RAX;
38ba30ba 1487
dde7e6d1
AK
1488 while (reg <= VCPU_REGS_RDI) {
1489 (reg == VCPU_REGS_RSP) ?
9dac77fa 1490 (ctxt->src.val = old_esp) : (ctxt->src.val = ctxt->regs[reg]);
38ba30ba 1491
4487b3b4 1492 rc = em_push(ctxt);
dde7e6d1
AK
1493 if (rc != X86EMUL_CONTINUE)
1494 return rc;
38ba30ba 1495
dde7e6d1 1496 ++reg;
38ba30ba 1497 }
38ba30ba 1498
dde7e6d1 1499 return rc;
38ba30ba
GN
1500}
1501
62aaa2f0
TY
1502static int em_pushf(struct x86_emulate_ctxt *ctxt)
1503{
9dac77fa 1504 ctxt->src.val = (unsigned long)ctxt->eflags;
62aaa2f0
TY
1505 return em_push(ctxt);
1506}
1507
b96a7fad 1508static int em_popa(struct x86_emulate_ctxt *ctxt)
38ba30ba 1509{
dde7e6d1
AK
1510 int rc = X86EMUL_CONTINUE;
1511 int reg = VCPU_REGS_RDI;
38ba30ba 1512
dde7e6d1
AK
1513 while (reg >= VCPU_REGS_RAX) {
1514 if (reg == VCPU_REGS_RSP) {
9dac77fa
AK
1515 register_address_increment(ctxt, &ctxt->regs[VCPU_REGS_RSP],
1516 ctxt->op_bytes);
dde7e6d1
AK
1517 --reg;
1518 }
38ba30ba 1519
9dac77fa 1520 rc = emulate_pop(ctxt, &ctxt->regs[reg], ctxt->op_bytes);
dde7e6d1
AK
1521 if (rc != X86EMUL_CONTINUE)
1522 break;
1523 --reg;
38ba30ba 1524 }
dde7e6d1 1525 return rc;
38ba30ba
GN
1526}
1527
7b105ca2 1528int emulate_int_real(struct x86_emulate_ctxt *ctxt, int irq)
6e154e56 1529{
7b105ca2 1530 struct x86_emulate_ops *ops = ctxt->ops;
5c56e1cf 1531 int rc;
6e154e56
MG
1532 struct desc_ptr dt;
1533 gva_t cs_addr;
1534 gva_t eip_addr;
1535 u16 cs, eip;
6e154e56
MG
1536
1537 /* TODO: Add limit checks */
9dac77fa 1538 ctxt->src.val = ctxt->eflags;
4487b3b4 1539 rc = em_push(ctxt);
5c56e1cf
AK
1540 if (rc != X86EMUL_CONTINUE)
1541 return rc;
6e154e56
MG
1542
1543 ctxt->eflags &= ~(EFLG_IF | EFLG_TF | EFLG_AC);
1544
9dac77fa 1545 ctxt->src.val = get_segment_selector(ctxt, VCPU_SREG_CS);
4487b3b4 1546 rc = em_push(ctxt);
5c56e1cf
AK
1547 if (rc != X86EMUL_CONTINUE)
1548 return rc;
6e154e56 1549
9dac77fa 1550 ctxt->src.val = ctxt->_eip;
4487b3b4 1551 rc = em_push(ctxt);
5c56e1cf
AK
1552 if (rc != X86EMUL_CONTINUE)
1553 return rc;
1554
4bff1e86 1555 ops->get_idt(ctxt, &dt);
6e154e56
MG
1556
1557 eip_addr = dt.address + (irq << 2);
1558 cs_addr = dt.address + (irq << 2) + 2;
1559
0f65dd70 1560 rc = ops->read_std(ctxt, cs_addr, &cs, 2, &ctxt->exception);
6e154e56
MG
1561 if (rc != X86EMUL_CONTINUE)
1562 return rc;
1563
0f65dd70 1564 rc = ops->read_std(ctxt, eip_addr, &eip, 2, &ctxt->exception);
6e154e56
MG
1565 if (rc != X86EMUL_CONTINUE)
1566 return rc;
1567
7b105ca2 1568 rc = load_segment_descriptor(ctxt, cs, VCPU_SREG_CS);
6e154e56
MG
1569 if (rc != X86EMUL_CONTINUE)
1570 return rc;
1571
9dac77fa 1572 ctxt->_eip = eip;
6e154e56
MG
1573
1574 return rc;
1575}
1576
7b105ca2 1577static int emulate_int(struct x86_emulate_ctxt *ctxt, int irq)
6e154e56
MG
1578{
1579 switch(ctxt->mode) {
1580 case X86EMUL_MODE_REAL:
7b105ca2 1581 return emulate_int_real(ctxt, irq);
6e154e56
MG
1582 case X86EMUL_MODE_VM86:
1583 case X86EMUL_MODE_PROT16:
1584 case X86EMUL_MODE_PROT32:
1585 case X86EMUL_MODE_PROT64:
1586 default:
1587 /* Protected mode interrupts unimplemented yet */
1588 return X86EMUL_UNHANDLEABLE;
1589 }
1590}
1591
7b105ca2 1592static int emulate_iret_real(struct x86_emulate_ctxt *ctxt)
38ba30ba 1593{
dde7e6d1
AK
1594 int rc = X86EMUL_CONTINUE;
1595 unsigned long temp_eip = 0;
1596 unsigned long temp_eflags = 0;
1597 unsigned long cs = 0;
1598 unsigned long mask = EFLG_CF | EFLG_PF | EFLG_AF | EFLG_ZF | EFLG_SF | EFLG_TF |
1599 EFLG_IF | EFLG_DF | EFLG_OF | EFLG_IOPL | EFLG_NT | EFLG_RF |
1600 EFLG_AC | EFLG_ID | (1 << 1); /* Last one is the reserved bit */
1601 unsigned long vm86_mask = EFLG_VM | EFLG_VIF | EFLG_VIP;
38ba30ba 1602
dde7e6d1 1603 /* TODO: Add stack limit check */
38ba30ba 1604
9dac77fa 1605 rc = emulate_pop(ctxt, &temp_eip, ctxt->op_bytes);
38ba30ba 1606
dde7e6d1
AK
1607 if (rc != X86EMUL_CONTINUE)
1608 return rc;
38ba30ba 1609
35d3d4a1
AK
1610 if (temp_eip & ~0xffff)
1611 return emulate_gp(ctxt, 0);
38ba30ba 1612
9dac77fa 1613 rc = emulate_pop(ctxt, &cs, ctxt->op_bytes);
38ba30ba 1614
dde7e6d1
AK
1615 if (rc != X86EMUL_CONTINUE)
1616 return rc;
38ba30ba 1617
9dac77fa 1618 rc = emulate_pop(ctxt, &temp_eflags, ctxt->op_bytes);
38ba30ba 1619
dde7e6d1
AK
1620 if (rc != X86EMUL_CONTINUE)
1621 return rc;
38ba30ba 1622
7b105ca2 1623 rc = load_segment_descriptor(ctxt, (u16)cs, VCPU_SREG_CS);
38ba30ba 1624
dde7e6d1
AK
1625 if (rc != X86EMUL_CONTINUE)
1626 return rc;
38ba30ba 1627
9dac77fa 1628 ctxt->_eip = temp_eip;
38ba30ba 1629
38ba30ba 1630
9dac77fa 1631 if (ctxt->op_bytes == 4)
dde7e6d1 1632 ctxt->eflags = ((temp_eflags & mask) | (ctxt->eflags & vm86_mask));
9dac77fa 1633 else if (ctxt->op_bytes == 2) {
dde7e6d1
AK
1634 ctxt->eflags &= ~0xffff;
1635 ctxt->eflags |= temp_eflags;
38ba30ba 1636 }
dde7e6d1
AK
1637
1638 ctxt->eflags &= ~EFLG_RESERVED_ZEROS_MASK; /* Clear reserved zeros */
1639 ctxt->eflags |= EFLG_RESERVED_ONE_MASK;
1640
1641 return rc;
38ba30ba
GN
1642}
1643
e01991e7 1644static int em_iret(struct x86_emulate_ctxt *ctxt)
c37eda13 1645{
dde7e6d1
AK
1646 switch(ctxt->mode) {
1647 case X86EMUL_MODE_REAL:
7b105ca2 1648 return emulate_iret_real(ctxt);
dde7e6d1
AK
1649 case X86EMUL_MODE_VM86:
1650 case X86EMUL_MODE_PROT16:
1651 case X86EMUL_MODE_PROT32:
1652 case X86EMUL_MODE_PROT64:
c37eda13 1653 default:
dde7e6d1
AK
1654 /* iret from protected mode unimplemented yet */
1655 return X86EMUL_UNHANDLEABLE;
c37eda13 1656 }
c37eda13
WY
1657}
1658
d2f62766
TY
1659static int em_jmp_far(struct x86_emulate_ctxt *ctxt)
1660{
d2f62766
TY
1661 int rc;
1662 unsigned short sel;
1663
9dac77fa 1664 memcpy(&sel, ctxt->src.valptr + ctxt->op_bytes, 2);
d2f62766 1665
7b105ca2 1666 rc = load_segment_descriptor(ctxt, sel, VCPU_SREG_CS);
d2f62766
TY
1667 if (rc != X86EMUL_CONTINUE)
1668 return rc;
1669
9dac77fa
AK
1670 ctxt->_eip = 0;
1671 memcpy(&ctxt->_eip, ctxt->src.valptr, ctxt->op_bytes);
d2f62766
TY
1672 return X86EMUL_CONTINUE;
1673}
1674
51187683 1675static int em_grp1a(struct x86_emulate_ctxt *ctxt)
8cdbd2c9 1676{
9dac77fa 1677 return emulate_pop(ctxt, &ctxt->dst.val, ctxt->dst.bytes);
8cdbd2c9
LV
1678}
1679
51187683 1680static int em_grp2(struct x86_emulate_ctxt *ctxt)
8cdbd2c9 1681{
9dac77fa 1682 switch (ctxt->modrm_reg) {
8cdbd2c9 1683 case 0: /* rol */
9dac77fa 1684 emulate_2op_SrcB("rol", ctxt->src, ctxt->dst, ctxt->eflags);
8cdbd2c9
LV
1685 break;
1686 case 1: /* ror */
9dac77fa 1687 emulate_2op_SrcB("ror", ctxt->src, ctxt->dst, ctxt->eflags);
8cdbd2c9
LV
1688 break;
1689 case 2: /* rcl */
9dac77fa 1690 emulate_2op_SrcB("rcl", ctxt->src, ctxt->dst, ctxt->eflags);
8cdbd2c9
LV
1691 break;
1692 case 3: /* rcr */
9dac77fa 1693 emulate_2op_SrcB("rcr", ctxt->src, ctxt->dst, ctxt->eflags);
8cdbd2c9
LV
1694 break;
1695 case 4: /* sal/shl */
1696 case 6: /* sal/shl */
9dac77fa 1697 emulate_2op_SrcB("sal", ctxt->src, ctxt->dst, ctxt->eflags);
8cdbd2c9
LV
1698 break;
1699 case 5: /* shr */
9dac77fa 1700 emulate_2op_SrcB("shr", ctxt->src, ctxt->dst, ctxt->eflags);
8cdbd2c9
LV
1701 break;
1702 case 7: /* sar */
9dac77fa 1703 emulate_2op_SrcB("sar", ctxt->src, ctxt->dst, ctxt->eflags);
8cdbd2c9
LV
1704 break;
1705 }
51187683 1706 return X86EMUL_CONTINUE;
8cdbd2c9
LV
1707}
1708
51187683 1709static int em_grp3(struct x86_emulate_ctxt *ctxt)
8cdbd2c9 1710{
9dac77fa
AK
1711 unsigned long *rax = &ctxt->regs[VCPU_REGS_RAX];
1712 unsigned long *rdx = &ctxt->regs[VCPU_REGS_RDX];
34d1f490 1713 u8 de = 0;
8cdbd2c9 1714
9dac77fa 1715 switch (ctxt->modrm_reg) {
8cdbd2c9 1716 case 0 ... 1: /* test */
9dac77fa 1717 emulate_2op_SrcV("test", ctxt->src, ctxt->dst, ctxt->eflags);
8cdbd2c9
LV
1718 break;
1719 case 2: /* not */
9dac77fa 1720 ctxt->dst.val = ~ctxt->dst.val;
8cdbd2c9
LV
1721 break;
1722 case 3: /* neg */
9dac77fa 1723 emulate_1op("neg", ctxt->dst, ctxt->eflags);
8cdbd2c9 1724 break;
3f9f53b0 1725 case 4: /* mul */
9dac77fa 1726 emulate_1op_rax_rdx("mul", ctxt->src, *rax, *rdx, ctxt->eflags);
3f9f53b0
MG
1727 break;
1728 case 5: /* imul */
9dac77fa 1729 emulate_1op_rax_rdx("imul", ctxt->src, *rax, *rdx, ctxt->eflags);
3f9f53b0
MG
1730 break;
1731 case 6: /* div */
9dac77fa 1732 emulate_1op_rax_rdx_ex("div", ctxt->src, *rax, *rdx,
34d1f490 1733 ctxt->eflags, de);
3f9f53b0
MG
1734 break;
1735 case 7: /* idiv */
9dac77fa 1736 emulate_1op_rax_rdx_ex("idiv", ctxt->src, *rax, *rdx,
34d1f490 1737 ctxt->eflags, de);
3f9f53b0 1738 break;
8cdbd2c9 1739 default:
8c5eee30 1740 return X86EMUL_UNHANDLEABLE;
8cdbd2c9 1741 }
34d1f490
AK
1742 if (de)
1743 return emulate_de(ctxt);
8c5eee30 1744 return X86EMUL_CONTINUE;
8cdbd2c9
LV
1745}
1746
51187683 1747static int em_grp45(struct x86_emulate_ctxt *ctxt)
8cdbd2c9 1748{
4179bb02 1749 int rc = X86EMUL_CONTINUE;
8cdbd2c9 1750
9dac77fa 1751 switch (ctxt->modrm_reg) {
8cdbd2c9 1752 case 0: /* inc */
9dac77fa 1753 emulate_1op("inc", ctxt->dst, ctxt->eflags);
8cdbd2c9
LV
1754 break;
1755 case 1: /* dec */
9dac77fa 1756 emulate_1op("dec", ctxt->dst, ctxt->eflags);
8cdbd2c9 1757 break;
d19292e4
MG
1758 case 2: /* call near abs */ {
1759 long int old_eip;
9dac77fa
AK
1760 old_eip = ctxt->_eip;
1761 ctxt->_eip = ctxt->src.val;
1762 ctxt->src.val = old_eip;
4487b3b4 1763 rc = em_push(ctxt);
d19292e4
MG
1764 break;
1765 }
8cdbd2c9 1766 case 4: /* jmp abs */
9dac77fa 1767 ctxt->_eip = ctxt->src.val;
8cdbd2c9 1768 break;
d2f62766
TY
1769 case 5: /* jmp far */
1770 rc = em_jmp_far(ctxt);
1771 break;
8cdbd2c9 1772 case 6: /* push */
4487b3b4 1773 rc = em_push(ctxt);
8cdbd2c9 1774 break;
8cdbd2c9 1775 }
4179bb02 1776 return rc;
8cdbd2c9
LV
1777}
1778
51187683 1779static int em_grp9(struct x86_emulate_ctxt *ctxt)
8cdbd2c9 1780{
9dac77fa 1781 u64 old = ctxt->dst.orig_val64;
8cdbd2c9 1782
9dac77fa
AK
1783 if (((u32) (old >> 0) != (u32) ctxt->regs[VCPU_REGS_RAX]) ||
1784 ((u32) (old >> 32) != (u32) ctxt->regs[VCPU_REGS_RDX])) {
1785 ctxt->regs[VCPU_REGS_RAX] = (u32) (old >> 0);
1786 ctxt->regs[VCPU_REGS_RDX] = (u32) (old >> 32);
05f086f8 1787 ctxt->eflags &= ~EFLG_ZF;
8cdbd2c9 1788 } else {
9dac77fa
AK
1789 ctxt->dst.val64 = ((u64)ctxt->regs[VCPU_REGS_RCX] << 32) |
1790 (u32) ctxt->regs[VCPU_REGS_RBX];
8cdbd2c9 1791
05f086f8 1792 ctxt->eflags |= EFLG_ZF;
8cdbd2c9 1793 }
1b30eaa8 1794 return X86EMUL_CONTINUE;
8cdbd2c9
LV
1795}
1796
ebda02c2
TY
1797static int em_ret(struct x86_emulate_ctxt *ctxt)
1798{
9dac77fa
AK
1799 ctxt->dst.type = OP_REG;
1800 ctxt->dst.addr.reg = &ctxt->_eip;
1801 ctxt->dst.bytes = ctxt->op_bytes;
ebda02c2
TY
1802 return em_pop(ctxt);
1803}
1804
e01991e7 1805static int em_ret_far(struct x86_emulate_ctxt *ctxt)
a77ab5ea 1806{
a77ab5ea
AK
1807 int rc;
1808 unsigned long cs;
1809
9dac77fa 1810 rc = emulate_pop(ctxt, &ctxt->_eip, ctxt->op_bytes);
1b30eaa8 1811 if (rc != X86EMUL_CONTINUE)
a77ab5ea 1812 return rc;
9dac77fa
AK
1813 if (ctxt->op_bytes == 4)
1814 ctxt->_eip = (u32)ctxt->_eip;
1815 rc = emulate_pop(ctxt, &cs, ctxt->op_bytes);
1b30eaa8 1816 if (rc != X86EMUL_CONTINUE)
a77ab5ea 1817 return rc;
7b105ca2 1818 rc = load_segment_descriptor(ctxt, (u16)cs, VCPU_SREG_CS);
a77ab5ea
AK
1819 return rc;
1820}
1821
7b105ca2 1822static int emulate_load_segment(struct x86_emulate_ctxt *ctxt, int seg)
09b5f4d3 1823{
09b5f4d3
WY
1824 unsigned short sel;
1825 int rc;
1826
9dac77fa 1827 memcpy(&sel, ctxt->src.valptr + ctxt->op_bytes, 2);
09b5f4d3 1828
7b105ca2 1829 rc = load_segment_descriptor(ctxt, sel, seg);
09b5f4d3
WY
1830 if (rc != X86EMUL_CONTINUE)
1831 return rc;
1832
9dac77fa 1833 ctxt->dst.val = ctxt->src.val;
09b5f4d3
WY
1834 return rc;
1835}
1836
7b105ca2 1837static void
e66bb2cc 1838setup_syscalls_segments(struct x86_emulate_ctxt *ctxt,
7b105ca2 1839 struct desc_struct *cs, struct desc_struct *ss)
e66bb2cc 1840{
1aa36616
AK
1841 u16 selector;
1842
79168fd1 1843 memset(cs, 0, sizeof(struct desc_struct));
7b105ca2 1844 ctxt->ops->get_segment(ctxt, &selector, cs, NULL, VCPU_SREG_CS);
79168fd1 1845 memset(ss, 0, sizeof(struct desc_struct));
e66bb2cc
AP
1846
1847 cs->l = 0; /* will be adjusted later */
79168fd1 1848 set_desc_base(cs, 0); /* flat segment */
e66bb2cc 1849 cs->g = 1; /* 4kb granularity */
79168fd1 1850 set_desc_limit(cs, 0xfffff); /* 4GB limit */
e66bb2cc
AP
1851 cs->type = 0x0b; /* Read, Execute, Accessed */
1852 cs->s = 1;
1853 cs->dpl = 0; /* will be adjusted later */
79168fd1
GN
1854 cs->p = 1;
1855 cs->d = 1;
e66bb2cc 1856
79168fd1
GN
1857 set_desc_base(ss, 0); /* flat segment */
1858 set_desc_limit(ss, 0xfffff); /* 4GB limit */
e66bb2cc
AP
1859 ss->g = 1; /* 4kb granularity */
1860 ss->s = 1;
1861 ss->type = 0x03; /* Read/Write, Accessed */
79168fd1 1862 ss->d = 1; /* 32bit stack segment */
e66bb2cc 1863 ss->dpl = 0;
79168fd1 1864 ss->p = 1;
e66bb2cc
AP
1865}
1866
e01991e7 1867static int em_syscall(struct x86_emulate_ctxt *ctxt)
e66bb2cc 1868{
7b105ca2 1869 struct x86_emulate_ops *ops = ctxt->ops;
79168fd1 1870 struct desc_struct cs, ss;
e66bb2cc 1871 u64 msr_data;
79168fd1 1872 u16 cs_sel, ss_sel;
c2ad2bb3 1873 u64 efer = 0;
e66bb2cc
AP
1874
1875 /* syscall is not available in real mode */
2e901c4c 1876 if (ctxt->mode == X86EMUL_MODE_REAL ||
35d3d4a1
AK
1877 ctxt->mode == X86EMUL_MODE_VM86)
1878 return emulate_ud(ctxt);
e66bb2cc 1879
c2ad2bb3 1880 ops->get_msr(ctxt, MSR_EFER, &efer);
7b105ca2 1881 setup_syscalls_segments(ctxt, &cs, &ss);
e66bb2cc 1882
717746e3 1883 ops->get_msr(ctxt, MSR_STAR, &msr_data);
e66bb2cc 1884 msr_data >>= 32;
79168fd1
GN
1885 cs_sel = (u16)(msr_data & 0xfffc);
1886 ss_sel = (u16)(msr_data + 8);
e66bb2cc 1887
c2ad2bb3 1888 if (efer & EFER_LMA) {
79168fd1 1889 cs.d = 0;
e66bb2cc
AP
1890 cs.l = 1;
1891 }
1aa36616
AK
1892 ops->set_segment(ctxt, cs_sel, &cs, 0, VCPU_SREG_CS);
1893 ops->set_segment(ctxt, ss_sel, &ss, 0, VCPU_SREG_SS);
e66bb2cc 1894
9dac77fa 1895 ctxt->regs[VCPU_REGS_RCX] = ctxt->_eip;
c2ad2bb3 1896 if (efer & EFER_LMA) {
e66bb2cc 1897#ifdef CONFIG_X86_64
9dac77fa 1898 ctxt->regs[VCPU_REGS_R11] = ctxt->eflags & ~EFLG_RF;
e66bb2cc 1899
717746e3 1900 ops->get_msr(ctxt,
3fb1b5db
GN
1901 ctxt->mode == X86EMUL_MODE_PROT64 ?
1902 MSR_LSTAR : MSR_CSTAR, &msr_data);
9dac77fa 1903 ctxt->_eip = msr_data;
e66bb2cc 1904
717746e3 1905 ops->get_msr(ctxt, MSR_SYSCALL_MASK, &msr_data);
e66bb2cc
AP
1906 ctxt->eflags &= ~(msr_data | EFLG_RF);
1907#endif
1908 } else {
1909 /* legacy mode */
717746e3 1910 ops->get_msr(ctxt, MSR_STAR, &msr_data);
9dac77fa 1911 ctxt->_eip = (u32)msr_data;
e66bb2cc
AP
1912
1913 ctxt->eflags &= ~(EFLG_VM | EFLG_IF | EFLG_RF);
1914 }
1915
e54cfa97 1916 return X86EMUL_CONTINUE;
e66bb2cc
AP
1917}
1918
e01991e7 1919static int em_sysenter(struct x86_emulate_ctxt *ctxt)
8c604352 1920{
7b105ca2 1921 struct x86_emulate_ops *ops = ctxt->ops;
79168fd1 1922 struct desc_struct cs, ss;
8c604352 1923 u64 msr_data;
79168fd1 1924 u16 cs_sel, ss_sel;
c2ad2bb3 1925 u64 efer = 0;
8c604352 1926
7b105ca2 1927 ops->get_msr(ctxt, MSR_EFER, &efer);
a0044755 1928 /* inject #GP if in real mode */
35d3d4a1
AK
1929 if (ctxt->mode == X86EMUL_MODE_REAL)
1930 return emulate_gp(ctxt, 0);
8c604352
AP
1931
1932 /* XXX sysenter/sysexit have not been tested in 64bit mode.
1933 * Therefore, we inject an #UD.
1934 */
35d3d4a1
AK
1935 if (ctxt->mode == X86EMUL_MODE_PROT64)
1936 return emulate_ud(ctxt);
8c604352 1937
7b105ca2 1938 setup_syscalls_segments(ctxt, &cs, &ss);
8c604352 1939
717746e3 1940 ops->get_msr(ctxt, MSR_IA32_SYSENTER_CS, &msr_data);
8c604352
AP
1941 switch (ctxt->mode) {
1942 case X86EMUL_MODE_PROT32:
35d3d4a1
AK
1943 if ((msr_data & 0xfffc) == 0x0)
1944 return emulate_gp(ctxt, 0);
8c604352
AP
1945 break;
1946 case X86EMUL_MODE_PROT64:
35d3d4a1
AK
1947 if (msr_data == 0x0)
1948 return emulate_gp(ctxt, 0);
8c604352
AP
1949 break;
1950 }
1951
1952 ctxt->eflags &= ~(EFLG_VM | EFLG_IF | EFLG_RF);
79168fd1
GN
1953 cs_sel = (u16)msr_data;
1954 cs_sel &= ~SELECTOR_RPL_MASK;
1955 ss_sel = cs_sel + 8;
1956 ss_sel &= ~SELECTOR_RPL_MASK;
c2ad2bb3 1957 if (ctxt->mode == X86EMUL_MODE_PROT64 || (efer & EFER_LMA)) {
79168fd1 1958 cs.d = 0;
8c604352
AP
1959 cs.l = 1;
1960 }
1961
1aa36616
AK
1962 ops->set_segment(ctxt, cs_sel, &cs, 0, VCPU_SREG_CS);
1963 ops->set_segment(ctxt, ss_sel, &ss, 0, VCPU_SREG_SS);
8c604352 1964
717746e3 1965 ops->get_msr(ctxt, MSR_IA32_SYSENTER_EIP, &msr_data);
9dac77fa 1966 ctxt->_eip = msr_data;
8c604352 1967
717746e3 1968 ops->get_msr(ctxt, MSR_IA32_SYSENTER_ESP, &msr_data);
9dac77fa 1969 ctxt->regs[VCPU_REGS_RSP] = msr_data;
8c604352 1970
e54cfa97 1971 return X86EMUL_CONTINUE;
8c604352
AP
1972}
1973
e01991e7 1974static int em_sysexit(struct x86_emulate_ctxt *ctxt)
4668f050 1975{
7b105ca2 1976 struct x86_emulate_ops *ops = ctxt->ops;
79168fd1 1977 struct desc_struct cs, ss;
4668f050
AP
1978 u64 msr_data;
1979 int usermode;
1249b96e 1980 u16 cs_sel = 0, ss_sel = 0;
4668f050 1981
a0044755
GN
1982 /* inject #GP if in real mode or Virtual 8086 mode */
1983 if (ctxt->mode == X86EMUL_MODE_REAL ||
35d3d4a1
AK
1984 ctxt->mode == X86EMUL_MODE_VM86)
1985 return emulate_gp(ctxt, 0);
4668f050 1986
7b105ca2 1987 setup_syscalls_segments(ctxt, &cs, &ss);
4668f050 1988
9dac77fa 1989 if ((ctxt->rex_prefix & 0x8) != 0x0)
4668f050
AP
1990 usermode = X86EMUL_MODE_PROT64;
1991 else
1992 usermode = X86EMUL_MODE_PROT32;
1993
1994 cs.dpl = 3;
1995 ss.dpl = 3;
717746e3 1996 ops->get_msr(ctxt, MSR_IA32_SYSENTER_CS, &msr_data);
4668f050
AP
1997 switch (usermode) {
1998 case X86EMUL_MODE_PROT32:
79168fd1 1999 cs_sel = (u16)(msr_data + 16);
35d3d4a1
AK
2000 if ((msr_data & 0xfffc) == 0x0)
2001 return emulate_gp(ctxt, 0);
79168fd1 2002 ss_sel = (u16)(msr_data + 24);
4668f050
AP
2003 break;
2004 case X86EMUL_MODE_PROT64:
79168fd1 2005 cs_sel = (u16)(msr_data + 32);
35d3d4a1
AK
2006 if (msr_data == 0x0)
2007 return emulate_gp(ctxt, 0);
79168fd1
GN
2008 ss_sel = cs_sel + 8;
2009 cs.d = 0;
4668f050
AP
2010 cs.l = 1;
2011 break;
2012 }
79168fd1
GN
2013 cs_sel |= SELECTOR_RPL_MASK;
2014 ss_sel |= SELECTOR_RPL_MASK;
4668f050 2015
1aa36616
AK
2016 ops->set_segment(ctxt, cs_sel, &cs, 0, VCPU_SREG_CS);
2017 ops->set_segment(ctxt, ss_sel, &ss, 0, VCPU_SREG_SS);
4668f050 2018
9dac77fa
AK
2019 ctxt->_eip = ctxt->regs[VCPU_REGS_RDX];
2020 ctxt->regs[VCPU_REGS_RSP] = ctxt->regs[VCPU_REGS_RCX];
4668f050 2021
e54cfa97 2022 return X86EMUL_CONTINUE;
4668f050
AP
2023}
2024
7b105ca2 2025static bool emulator_bad_iopl(struct x86_emulate_ctxt *ctxt)
f850e2e6
GN
2026{
2027 int iopl;
2028 if (ctxt->mode == X86EMUL_MODE_REAL)
2029 return false;
2030 if (ctxt->mode == X86EMUL_MODE_VM86)
2031 return true;
2032 iopl = (ctxt->eflags & X86_EFLAGS_IOPL) >> IOPL_SHIFT;
7b105ca2 2033 return ctxt->ops->cpl(ctxt) > iopl;
f850e2e6
GN
2034}
2035
2036static bool emulator_io_port_access_allowed(struct x86_emulate_ctxt *ctxt,
f850e2e6
GN
2037 u16 port, u16 len)
2038{
7b105ca2 2039 struct x86_emulate_ops *ops = ctxt->ops;
79168fd1 2040 struct desc_struct tr_seg;
5601d05b 2041 u32 base3;
f850e2e6 2042 int r;
1aa36616 2043 u16 tr, io_bitmap_ptr, perm, bit_idx = port & 0x7;
f850e2e6 2044 unsigned mask = (1 << len) - 1;
5601d05b 2045 unsigned long base;
f850e2e6 2046
1aa36616 2047 ops->get_segment(ctxt, &tr, &tr_seg, &base3, VCPU_SREG_TR);
79168fd1 2048 if (!tr_seg.p)
f850e2e6 2049 return false;
79168fd1 2050 if (desc_limit_scaled(&tr_seg) < 103)
f850e2e6 2051 return false;
5601d05b
GN
2052 base = get_desc_base(&tr_seg);
2053#ifdef CONFIG_X86_64
2054 base |= ((u64)base3) << 32;
2055#endif
0f65dd70 2056 r = ops->read_std(ctxt, base + 102, &io_bitmap_ptr, 2, NULL);
f850e2e6
GN
2057 if (r != X86EMUL_CONTINUE)
2058 return false;
79168fd1 2059 if (io_bitmap_ptr + port/8 > desc_limit_scaled(&tr_seg))
f850e2e6 2060 return false;
0f65dd70 2061 r = ops->read_std(ctxt, base + io_bitmap_ptr + port/8, &perm, 2, NULL);
f850e2e6
GN
2062 if (r != X86EMUL_CONTINUE)
2063 return false;
2064 if ((perm >> bit_idx) & mask)
2065 return false;
2066 return true;
2067}
2068
2069static bool emulator_io_permited(struct x86_emulate_ctxt *ctxt,
f850e2e6
GN
2070 u16 port, u16 len)
2071{
4fc40f07
GN
2072 if (ctxt->perm_ok)
2073 return true;
2074
7b105ca2
TY
2075 if (emulator_bad_iopl(ctxt))
2076 if (!emulator_io_port_access_allowed(ctxt, port, len))
f850e2e6 2077 return false;
4fc40f07
GN
2078
2079 ctxt->perm_ok = true;
2080
f850e2e6
GN
2081 return true;
2082}
2083
38ba30ba 2084static void save_state_to_tss16(struct x86_emulate_ctxt *ctxt,
38ba30ba
GN
2085 struct tss_segment_16 *tss)
2086{
9dac77fa 2087 tss->ip = ctxt->_eip;
38ba30ba 2088 tss->flag = ctxt->eflags;
9dac77fa
AK
2089 tss->ax = ctxt->regs[VCPU_REGS_RAX];
2090 tss->cx = ctxt->regs[VCPU_REGS_RCX];
2091 tss->dx = ctxt->regs[VCPU_REGS_RDX];
2092 tss->bx = ctxt->regs[VCPU_REGS_RBX];
2093 tss->sp = ctxt->regs[VCPU_REGS_RSP];
2094 tss->bp = ctxt->regs[VCPU_REGS_RBP];
2095 tss->si = ctxt->regs[VCPU_REGS_RSI];
2096 tss->di = ctxt->regs[VCPU_REGS_RDI];
38ba30ba 2097
1aa36616
AK
2098 tss->es = get_segment_selector(ctxt, VCPU_SREG_ES);
2099 tss->cs = get_segment_selector(ctxt, VCPU_SREG_CS);
2100 tss->ss = get_segment_selector(ctxt, VCPU_SREG_SS);
2101 tss->ds = get_segment_selector(ctxt, VCPU_SREG_DS);
2102 tss->ldt = get_segment_selector(ctxt, VCPU_SREG_LDTR);
38ba30ba
GN
2103}
2104
2105static int load_state_from_tss16(struct x86_emulate_ctxt *ctxt,
38ba30ba
GN
2106 struct tss_segment_16 *tss)
2107{
38ba30ba
GN
2108 int ret;
2109
9dac77fa 2110 ctxt->_eip = tss->ip;
38ba30ba 2111 ctxt->eflags = tss->flag | 2;
9dac77fa
AK
2112 ctxt->regs[VCPU_REGS_RAX] = tss->ax;
2113 ctxt->regs[VCPU_REGS_RCX] = tss->cx;
2114 ctxt->regs[VCPU_REGS_RDX] = tss->dx;
2115 ctxt->regs[VCPU_REGS_RBX] = tss->bx;
2116 ctxt->regs[VCPU_REGS_RSP] = tss->sp;
2117 ctxt->regs[VCPU_REGS_RBP] = tss->bp;
2118 ctxt->regs[VCPU_REGS_RSI] = tss->si;
2119 ctxt->regs[VCPU_REGS_RDI] = tss->di;
38ba30ba
GN
2120
2121 /*
2122 * SDM says that segment selectors are loaded before segment
2123 * descriptors
2124 */
1aa36616
AK
2125 set_segment_selector(ctxt, tss->ldt, VCPU_SREG_LDTR);
2126 set_segment_selector(ctxt, tss->es, VCPU_SREG_ES);
2127 set_segment_selector(ctxt, tss->cs, VCPU_SREG_CS);
2128 set_segment_selector(ctxt, tss->ss, VCPU_SREG_SS);
2129 set_segment_selector(ctxt, tss->ds, VCPU_SREG_DS);
38ba30ba
GN
2130
2131 /*
2132 * Now load segment descriptors. If fault happenes at this stage
2133 * it is handled in a context of new task
2134 */
7b105ca2 2135 ret = load_segment_descriptor(ctxt, tss->ldt, VCPU_SREG_LDTR);
38ba30ba
GN
2136 if (ret != X86EMUL_CONTINUE)
2137 return ret;
7b105ca2 2138 ret = load_segment_descriptor(ctxt, tss->es, VCPU_SREG_ES);
38ba30ba
GN
2139 if (ret != X86EMUL_CONTINUE)
2140 return ret;
7b105ca2 2141 ret = load_segment_descriptor(ctxt, tss->cs, VCPU_SREG_CS);
38ba30ba
GN
2142 if (ret != X86EMUL_CONTINUE)
2143 return ret;
7b105ca2 2144 ret = load_segment_descriptor(ctxt, tss->ss, VCPU_SREG_SS);
38ba30ba
GN
2145 if (ret != X86EMUL_CONTINUE)
2146 return ret;
7b105ca2 2147 ret = load_segment_descriptor(ctxt, tss->ds, VCPU_SREG_DS);
38ba30ba
GN
2148 if (ret != X86EMUL_CONTINUE)
2149 return ret;
2150
2151 return X86EMUL_CONTINUE;
2152}
2153
2154static int task_switch_16(struct x86_emulate_ctxt *ctxt,
38ba30ba
GN
2155 u16 tss_selector, u16 old_tss_sel,
2156 ulong old_tss_base, struct desc_struct *new_desc)
2157{
7b105ca2 2158 struct x86_emulate_ops *ops = ctxt->ops;
38ba30ba
GN
2159 struct tss_segment_16 tss_seg;
2160 int ret;
bcc55cba 2161 u32 new_tss_base = get_desc_base(new_desc);
38ba30ba 2162
0f65dd70 2163 ret = ops->read_std(ctxt, old_tss_base, &tss_seg, sizeof tss_seg,
bcc55cba 2164 &ctxt->exception);
db297e3d 2165 if (ret != X86EMUL_CONTINUE)
38ba30ba 2166 /* FIXME: need to provide precise fault address */
38ba30ba 2167 return ret;
38ba30ba 2168
7b105ca2 2169 save_state_to_tss16(ctxt, &tss_seg);
38ba30ba 2170
0f65dd70 2171 ret = ops->write_std(ctxt, old_tss_base, &tss_seg, sizeof tss_seg,
bcc55cba 2172 &ctxt->exception);
db297e3d 2173 if (ret != X86EMUL_CONTINUE)
38ba30ba 2174 /* FIXME: need to provide precise fault address */
38ba30ba 2175 return ret;
38ba30ba 2176
0f65dd70 2177 ret = ops->read_std(ctxt, new_tss_base, &tss_seg, sizeof tss_seg,
bcc55cba 2178 &ctxt->exception);
db297e3d 2179 if (ret != X86EMUL_CONTINUE)
38ba30ba 2180 /* FIXME: need to provide precise fault address */
38ba30ba 2181 return ret;
38ba30ba
GN
2182
2183 if (old_tss_sel != 0xffff) {
2184 tss_seg.prev_task_link = old_tss_sel;
2185
0f65dd70 2186 ret = ops->write_std(ctxt, new_tss_base,
38ba30ba
GN
2187 &tss_seg.prev_task_link,
2188 sizeof tss_seg.prev_task_link,
0f65dd70 2189 &ctxt->exception);
db297e3d 2190 if (ret != X86EMUL_CONTINUE)
38ba30ba 2191 /* FIXME: need to provide precise fault address */
38ba30ba 2192 return ret;
38ba30ba
GN
2193 }
2194
7b105ca2 2195 return load_state_from_tss16(ctxt, &tss_seg);
38ba30ba
GN
2196}
2197
2198static void save_state_to_tss32(struct x86_emulate_ctxt *ctxt,
38ba30ba
GN
2199 struct tss_segment_32 *tss)
2200{
7b105ca2 2201 tss->cr3 = ctxt->ops->get_cr(ctxt, 3);
9dac77fa 2202 tss->eip = ctxt->_eip;
38ba30ba 2203 tss->eflags = ctxt->eflags;
9dac77fa
AK
2204 tss->eax = ctxt->regs[VCPU_REGS_RAX];
2205 tss->ecx = ctxt->regs[VCPU_REGS_RCX];
2206 tss->edx = ctxt->regs[VCPU_REGS_RDX];
2207 tss->ebx = ctxt->regs[VCPU_REGS_RBX];
2208 tss->esp = ctxt->regs[VCPU_REGS_RSP];
2209 tss->ebp = ctxt->regs[VCPU_REGS_RBP];
2210 tss->esi = ctxt->regs[VCPU_REGS_RSI];
2211 tss->edi = ctxt->regs[VCPU_REGS_RDI];
38ba30ba 2212
1aa36616
AK
2213 tss->es = get_segment_selector(ctxt, VCPU_SREG_ES);
2214 tss->cs = get_segment_selector(ctxt, VCPU_SREG_CS);
2215 tss->ss = get_segment_selector(ctxt, VCPU_SREG_SS);
2216 tss->ds = get_segment_selector(ctxt, VCPU_SREG_DS);
2217 tss->fs = get_segment_selector(ctxt, VCPU_SREG_FS);
2218 tss->gs = get_segment_selector(ctxt, VCPU_SREG_GS);
2219 tss->ldt_selector = get_segment_selector(ctxt, VCPU_SREG_LDTR);
38ba30ba
GN
2220}
2221
2222static int load_state_from_tss32(struct x86_emulate_ctxt *ctxt,
38ba30ba
GN
2223 struct tss_segment_32 *tss)
2224{
38ba30ba
GN
2225 int ret;
2226
7b105ca2 2227 if (ctxt->ops->set_cr(ctxt, 3, tss->cr3))
35d3d4a1 2228 return emulate_gp(ctxt, 0);
9dac77fa 2229 ctxt->_eip = tss->eip;
38ba30ba 2230 ctxt->eflags = tss->eflags | 2;
9dac77fa
AK
2231 ctxt->regs[VCPU_REGS_RAX] = tss->eax;
2232 ctxt->regs[VCPU_REGS_RCX] = tss->ecx;
2233 ctxt->regs[VCPU_REGS_RDX] = tss->edx;
2234 ctxt->regs[VCPU_REGS_RBX] = tss->ebx;
2235 ctxt->regs[VCPU_REGS_RSP] = tss->esp;
2236 ctxt->regs[VCPU_REGS_RBP] = tss->ebp;
2237 ctxt->regs[VCPU_REGS_RSI] = tss->esi;
2238 ctxt->regs[VCPU_REGS_RDI] = tss->edi;
38ba30ba
GN
2239
2240 /*
2241 * SDM says that segment selectors are loaded before segment
2242 * descriptors
2243 */
1aa36616
AK
2244 set_segment_selector(ctxt, tss->ldt_selector, VCPU_SREG_LDTR);
2245 set_segment_selector(ctxt, tss->es, VCPU_SREG_ES);
2246 set_segment_selector(ctxt, tss->cs, VCPU_SREG_CS);
2247 set_segment_selector(ctxt, tss->ss, VCPU_SREG_SS);
2248 set_segment_selector(ctxt, tss->ds, VCPU_SREG_DS);
2249 set_segment_selector(ctxt, tss->fs, VCPU_SREG_FS);
2250 set_segment_selector(ctxt, tss->gs, VCPU_SREG_GS);
38ba30ba
GN
2251
2252 /*
2253 * Now load segment descriptors. If fault happenes at this stage
2254 * it is handled in a context of new task
2255 */
7b105ca2 2256 ret = load_segment_descriptor(ctxt, tss->ldt_selector, VCPU_SREG_LDTR);
38ba30ba
GN
2257 if (ret != X86EMUL_CONTINUE)
2258 return ret;
7b105ca2 2259 ret = load_segment_descriptor(ctxt, tss->es, VCPU_SREG_ES);
38ba30ba
GN
2260 if (ret != X86EMUL_CONTINUE)
2261 return ret;
7b105ca2 2262 ret = load_segment_descriptor(ctxt, tss->cs, VCPU_SREG_CS);
38ba30ba
GN
2263 if (ret != X86EMUL_CONTINUE)
2264 return ret;
7b105ca2 2265 ret = load_segment_descriptor(ctxt, tss->ss, VCPU_SREG_SS);
38ba30ba
GN
2266 if (ret != X86EMUL_CONTINUE)
2267 return ret;
7b105ca2 2268 ret = load_segment_descriptor(ctxt, tss->ds, VCPU_SREG_DS);
38ba30ba
GN
2269 if (ret != X86EMUL_CONTINUE)
2270 return ret;
7b105ca2 2271 ret = load_segment_descriptor(ctxt, tss->fs, VCPU_SREG_FS);
38ba30ba
GN
2272 if (ret != X86EMUL_CONTINUE)
2273 return ret;
7b105ca2 2274 ret = load_segment_descriptor(ctxt, tss->gs, VCPU_SREG_GS);
38ba30ba
GN
2275 if (ret != X86EMUL_CONTINUE)
2276 return ret;
2277
2278 return X86EMUL_CONTINUE;
2279}
2280
2281static int task_switch_32(struct x86_emulate_ctxt *ctxt,
38ba30ba
GN
2282 u16 tss_selector, u16 old_tss_sel,
2283 ulong old_tss_base, struct desc_struct *new_desc)
2284{
7b105ca2 2285 struct x86_emulate_ops *ops = ctxt->ops;
38ba30ba
GN
2286 struct tss_segment_32 tss_seg;
2287 int ret;
bcc55cba 2288 u32 new_tss_base = get_desc_base(new_desc);
38ba30ba 2289
0f65dd70 2290 ret = ops->read_std(ctxt, old_tss_base, &tss_seg, sizeof tss_seg,
bcc55cba 2291 &ctxt->exception);
db297e3d 2292 if (ret != X86EMUL_CONTINUE)
38ba30ba 2293 /* FIXME: need to provide precise fault address */
38ba30ba 2294 return ret;
38ba30ba 2295
7b105ca2 2296 save_state_to_tss32(ctxt, &tss_seg);
38ba30ba 2297
0f65dd70 2298 ret = ops->write_std(ctxt, old_tss_base, &tss_seg, sizeof tss_seg,
bcc55cba 2299 &ctxt->exception);
db297e3d 2300 if (ret != X86EMUL_CONTINUE)
38ba30ba 2301 /* FIXME: need to provide precise fault address */
38ba30ba 2302 return ret;
38ba30ba 2303
0f65dd70 2304 ret = ops->read_std(ctxt, new_tss_base, &tss_seg, sizeof tss_seg,
bcc55cba 2305 &ctxt->exception);
db297e3d 2306 if (ret != X86EMUL_CONTINUE)
38ba30ba 2307 /* FIXME: need to provide precise fault address */
38ba30ba 2308 return ret;
38ba30ba
GN
2309
2310 if (old_tss_sel != 0xffff) {
2311 tss_seg.prev_task_link = old_tss_sel;
2312
0f65dd70 2313 ret = ops->write_std(ctxt, new_tss_base,
38ba30ba
GN
2314 &tss_seg.prev_task_link,
2315 sizeof tss_seg.prev_task_link,
0f65dd70 2316 &ctxt->exception);
db297e3d 2317 if (ret != X86EMUL_CONTINUE)
38ba30ba 2318 /* FIXME: need to provide precise fault address */
38ba30ba 2319 return ret;
38ba30ba
GN
2320 }
2321
7b105ca2 2322 return load_state_from_tss32(ctxt, &tss_seg);
38ba30ba
GN
2323}
2324
2325static int emulator_do_task_switch(struct x86_emulate_ctxt *ctxt,
e269fb21
JK
2326 u16 tss_selector, int reason,
2327 bool has_error_code, u32 error_code)
38ba30ba 2328{
7b105ca2 2329 struct x86_emulate_ops *ops = ctxt->ops;
38ba30ba
GN
2330 struct desc_struct curr_tss_desc, next_tss_desc;
2331 int ret;
1aa36616 2332 u16 old_tss_sel = get_segment_selector(ctxt, VCPU_SREG_TR);
38ba30ba 2333 ulong old_tss_base =
4bff1e86 2334 ops->get_cached_segment_base(ctxt, VCPU_SREG_TR);
ceffb459 2335 u32 desc_limit;
38ba30ba
GN
2336
2337 /* FIXME: old_tss_base == ~0 ? */
2338
7b105ca2 2339 ret = read_segment_descriptor(ctxt, tss_selector, &next_tss_desc);
38ba30ba
GN
2340 if (ret != X86EMUL_CONTINUE)
2341 return ret;
7b105ca2 2342 ret = read_segment_descriptor(ctxt, old_tss_sel, &curr_tss_desc);
38ba30ba
GN
2343 if (ret != X86EMUL_CONTINUE)
2344 return ret;
2345
2346 /* FIXME: check that next_tss_desc is tss */
2347
2348 if (reason != TASK_SWITCH_IRET) {
2349 if ((tss_selector & 3) > next_tss_desc.dpl ||
717746e3 2350 ops->cpl(ctxt) > next_tss_desc.dpl)
35d3d4a1 2351 return emulate_gp(ctxt, 0);
38ba30ba
GN
2352 }
2353
ceffb459
GN
2354 desc_limit = desc_limit_scaled(&next_tss_desc);
2355 if (!next_tss_desc.p ||
2356 ((desc_limit < 0x67 && (next_tss_desc.type & 8)) ||
2357 desc_limit < 0x2b)) {
54b8486f 2358 emulate_ts(ctxt, tss_selector & 0xfffc);
38ba30ba
GN
2359 return X86EMUL_PROPAGATE_FAULT;
2360 }
2361
2362 if (reason == TASK_SWITCH_IRET || reason == TASK_SWITCH_JMP) {
2363 curr_tss_desc.type &= ~(1 << 1); /* clear busy flag */
7b105ca2 2364 write_segment_descriptor(ctxt, old_tss_sel, &curr_tss_desc);
38ba30ba
GN
2365 }
2366
2367 if (reason == TASK_SWITCH_IRET)
2368 ctxt->eflags = ctxt->eflags & ~X86_EFLAGS_NT;
2369
2370 /* set back link to prev task only if NT bit is set in eflags
2371 note that old_tss_sel is not used afetr this point */
2372 if (reason != TASK_SWITCH_CALL && reason != TASK_SWITCH_GATE)
2373 old_tss_sel = 0xffff;
2374
2375 if (next_tss_desc.type & 8)
7b105ca2 2376 ret = task_switch_32(ctxt, tss_selector, old_tss_sel,
38ba30ba
GN
2377 old_tss_base, &next_tss_desc);
2378 else
7b105ca2 2379 ret = task_switch_16(ctxt, tss_selector, old_tss_sel,
38ba30ba 2380 old_tss_base, &next_tss_desc);
0760d448
JK
2381 if (ret != X86EMUL_CONTINUE)
2382 return ret;
38ba30ba
GN
2383
2384 if (reason == TASK_SWITCH_CALL || reason == TASK_SWITCH_GATE)
2385 ctxt->eflags = ctxt->eflags | X86_EFLAGS_NT;
2386
2387 if (reason != TASK_SWITCH_IRET) {
2388 next_tss_desc.type |= (1 << 1); /* set busy flag */
7b105ca2 2389 write_segment_descriptor(ctxt, tss_selector, &next_tss_desc);
38ba30ba
GN
2390 }
2391
717746e3 2392 ops->set_cr(ctxt, 0, ops->get_cr(ctxt, 0) | X86_CR0_TS);
1aa36616 2393 ops->set_segment(ctxt, tss_selector, &next_tss_desc, 0, VCPU_SREG_TR);
38ba30ba 2394
e269fb21 2395 if (has_error_code) {
9dac77fa
AK
2396 ctxt->op_bytes = ctxt->ad_bytes = (next_tss_desc.type & 8) ? 4 : 2;
2397 ctxt->lock_prefix = 0;
2398 ctxt->src.val = (unsigned long) error_code;
4487b3b4 2399 ret = em_push(ctxt);
e269fb21
JK
2400 }
2401
38ba30ba
GN
2402 return ret;
2403}
2404
2405int emulator_task_switch(struct x86_emulate_ctxt *ctxt,
e269fb21
JK
2406 u16 tss_selector, int reason,
2407 bool has_error_code, u32 error_code)
38ba30ba 2408{
38ba30ba
GN
2409 int rc;
2410
9dac77fa
AK
2411 ctxt->_eip = ctxt->eip;
2412 ctxt->dst.type = OP_NONE;
38ba30ba 2413
7b105ca2 2414 rc = emulator_do_task_switch(ctxt, tss_selector, reason,
e269fb21 2415 has_error_code, error_code);
38ba30ba 2416
4179bb02 2417 if (rc == X86EMUL_CONTINUE)
9dac77fa 2418 ctxt->eip = ctxt->_eip;
38ba30ba 2419
a0c0ab2f 2420 return (rc == X86EMUL_UNHANDLEABLE) ? EMULATION_FAILED : EMULATION_OK;
38ba30ba
GN
2421}
2422
90de84f5 2423static void string_addr_inc(struct x86_emulate_ctxt *ctxt, unsigned seg,
d9271123 2424 int reg, struct operand *op)
a682e354 2425{
a682e354
GN
2426 int df = (ctxt->eflags & EFLG_DF) ? -1 : 1;
2427
9dac77fa
AK
2428 register_address_increment(ctxt, &ctxt->regs[reg], df * op->bytes);
2429 op->addr.mem.ea = register_address(ctxt, ctxt->regs[reg]);
90de84f5 2430 op->addr.mem.seg = seg;
a682e354
GN
2431}
2432
7af04fc0
AK
2433static int em_das(struct x86_emulate_ctxt *ctxt)
2434{
7af04fc0
AK
2435 u8 al, old_al;
2436 bool af, cf, old_cf;
2437
2438 cf = ctxt->eflags & X86_EFLAGS_CF;
9dac77fa 2439 al = ctxt->dst.val;
7af04fc0
AK
2440
2441 old_al = al;
2442 old_cf = cf;
2443 cf = false;
2444 af = ctxt->eflags & X86_EFLAGS_AF;
2445 if ((al & 0x0f) > 9 || af) {
2446 al -= 6;
2447 cf = old_cf | (al >= 250);
2448 af = true;
2449 } else {
2450 af = false;
2451 }
2452 if (old_al > 0x99 || old_cf) {
2453 al -= 0x60;
2454 cf = true;
2455 }
2456
9dac77fa 2457 ctxt->dst.val = al;
7af04fc0 2458 /* Set PF, ZF, SF */
9dac77fa
AK
2459 ctxt->src.type = OP_IMM;
2460 ctxt->src.val = 0;
2461 ctxt->src.bytes = 1;
2462 emulate_2op_SrcV("or", ctxt->src, ctxt->dst, ctxt->eflags);
7af04fc0
AK
2463 ctxt->eflags &= ~(X86_EFLAGS_AF | X86_EFLAGS_CF);
2464 if (cf)
2465 ctxt->eflags |= X86_EFLAGS_CF;
2466 if (af)
2467 ctxt->eflags |= X86_EFLAGS_AF;
2468 return X86EMUL_CONTINUE;
2469}
2470
0ef753b8
AK
2471static int em_call_far(struct x86_emulate_ctxt *ctxt)
2472{
0ef753b8
AK
2473 u16 sel, old_cs;
2474 ulong old_eip;
2475 int rc;
2476
1aa36616 2477 old_cs = get_segment_selector(ctxt, VCPU_SREG_CS);
9dac77fa 2478 old_eip = ctxt->_eip;
0ef753b8 2479
9dac77fa 2480 memcpy(&sel, ctxt->src.valptr + ctxt->op_bytes, 2);
7b105ca2 2481 if (load_segment_descriptor(ctxt, sel, VCPU_SREG_CS))
0ef753b8
AK
2482 return X86EMUL_CONTINUE;
2483
9dac77fa
AK
2484 ctxt->_eip = 0;
2485 memcpy(&ctxt->_eip, ctxt->src.valptr, ctxt->op_bytes);
0ef753b8 2486
9dac77fa 2487 ctxt->src.val = old_cs;
4487b3b4 2488 rc = em_push(ctxt);
0ef753b8
AK
2489 if (rc != X86EMUL_CONTINUE)
2490 return rc;
2491
9dac77fa 2492 ctxt->src.val = old_eip;
4487b3b4 2493 return em_push(ctxt);
0ef753b8
AK
2494}
2495
40ece7c7
AK
2496static int em_ret_near_imm(struct x86_emulate_ctxt *ctxt)
2497{
40ece7c7
AK
2498 int rc;
2499
9dac77fa
AK
2500 ctxt->dst.type = OP_REG;
2501 ctxt->dst.addr.reg = &ctxt->_eip;
2502 ctxt->dst.bytes = ctxt->op_bytes;
2503 rc = emulate_pop(ctxt, &ctxt->dst.val, ctxt->op_bytes);
40ece7c7
AK
2504 if (rc != X86EMUL_CONTINUE)
2505 return rc;
9dac77fa 2506 register_address_increment(ctxt, &ctxt->regs[VCPU_REGS_RSP], ctxt->src.val);
40ece7c7
AK
2507 return X86EMUL_CONTINUE;
2508}
2509
d67fc27a
TY
2510static int em_add(struct x86_emulate_ctxt *ctxt)
2511{
9dac77fa 2512 emulate_2op_SrcV("add", ctxt->src, ctxt->dst, ctxt->eflags);
d67fc27a
TY
2513 return X86EMUL_CONTINUE;
2514}
2515
2516static int em_or(struct x86_emulate_ctxt *ctxt)
2517{
9dac77fa 2518 emulate_2op_SrcV("or", ctxt->src, ctxt->dst, ctxt->eflags);
d67fc27a
TY
2519 return X86EMUL_CONTINUE;
2520}
2521
2522static int em_adc(struct x86_emulate_ctxt *ctxt)
2523{
9dac77fa 2524 emulate_2op_SrcV("adc", ctxt->src, ctxt->dst, ctxt->eflags);
d67fc27a
TY
2525 return X86EMUL_CONTINUE;
2526}
2527
2528static int em_sbb(struct x86_emulate_ctxt *ctxt)
2529{
9dac77fa 2530 emulate_2op_SrcV("sbb", ctxt->src, ctxt->dst, ctxt->eflags);
d67fc27a
TY
2531 return X86EMUL_CONTINUE;
2532}
2533
2534static int em_and(struct x86_emulate_ctxt *ctxt)
2535{
9dac77fa 2536 emulate_2op_SrcV("and", ctxt->src, ctxt->dst, ctxt->eflags);
d67fc27a
TY
2537 return X86EMUL_CONTINUE;
2538}
2539
2540static int em_sub(struct x86_emulate_ctxt *ctxt)
2541{
9dac77fa 2542 emulate_2op_SrcV("sub", ctxt->src, ctxt->dst, ctxt->eflags);
d67fc27a
TY
2543 return X86EMUL_CONTINUE;
2544}
2545
2546static int em_xor(struct x86_emulate_ctxt *ctxt)
2547{
9dac77fa 2548 emulate_2op_SrcV("xor", ctxt->src, ctxt->dst, ctxt->eflags);
d67fc27a
TY
2549 return X86EMUL_CONTINUE;
2550}
2551
2552static int em_cmp(struct x86_emulate_ctxt *ctxt)
2553{
9dac77fa 2554 emulate_2op_SrcV("cmp", ctxt->src, ctxt->dst, ctxt->eflags);
d67fc27a 2555 /* Disable writeback. */
9dac77fa 2556 ctxt->dst.type = OP_NONE;
d67fc27a
TY
2557 return X86EMUL_CONTINUE;
2558}
2559
9f21ca59
TY
2560static int em_test(struct x86_emulate_ctxt *ctxt)
2561{
9dac77fa 2562 emulate_2op_SrcV("test", ctxt->src, ctxt->dst, ctxt->eflags);
9f21ca59
TY
2563 return X86EMUL_CONTINUE;
2564}
2565
e4f973ae
TY
2566static int em_xchg(struct x86_emulate_ctxt *ctxt)
2567{
e4f973ae 2568 /* Write back the register source. */
9dac77fa
AK
2569 ctxt->src.val = ctxt->dst.val;
2570 write_register_operand(&ctxt->src);
e4f973ae
TY
2571
2572 /* Write back the memory destination with implicit LOCK prefix. */
9dac77fa
AK
2573 ctxt->dst.val = ctxt->src.orig_val;
2574 ctxt->lock_prefix = 1;
e4f973ae
TY
2575 return X86EMUL_CONTINUE;
2576}
2577
5c82aa29 2578static int em_imul(struct x86_emulate_ctxt *ctxt)
f3a1b9f4 2579{
9dac77fa 2580 emulate_2op_SrcV_nobyte("imul", ctxt->src, ctxt->dst, ctxt->eflags);
f3a1b9f4
AK
2581 return X86EMUL_CONTINUE;
2582}
2583
5c82aa29
AK
2584static int em_imul_3op(struct x86_emulate_ctxt *ctxt)
2585{
9dac77fa 2586 ctxt->dst.val = ctxt->src2.val;
5c82aa29
AK
2587 return em_imul(ctxt);
2588}
2589
61429142
AK
2590static int em_cwd(struct x86_emulate_ctxt *ctxt)
2591{
9dac77fa
AK
2592 ctxt->dst.type = OP_REG;
2593 ctxt->dst.bytes = ctxt->src.bytes;
2594 ctxt->dst.addr.reg = &ctxt->regs[VCPU_REGS_RDX];
2595 ctxt->dst.val = ~((ctxt->src.val >> (ctxt->src.bytes * 8 - 1)) - 1);
61429142
AK
2596
2597 return X86EMUL_CONTINUE;
2598}
2599
48bb5d3c
AK
2600static int em_rdtsc(struct x86_emulate_ctxt *ctxt)
2601{
48bb5d3c
AK
2602 u64 tsc = 0;
2603
717746e3 2604 ctxt->ops->get_msr(ctxt, MSR_IA32_TSC, &tsc);
9dac77fa
AK
2605 ctxt->regs[VCPU_REGS_RAX] = (u32)tsc;
2606 ctxt->regs[VCPU_REGS_RDX] = tsc >> 32;
48bb5d3c
AK
2607 return X86EMUL_CONTINUE;
2608}
2609
b9eac5f4
AK
2610static int em_mov(struct x86_emulate_ctxt *ctxt)
2611{
9dac77fa 2612 ctxt->dst.val = ctxt->src.val;
b9eac5f4
AK
2613 return X86EMUL_CONTINUE;
2614}
2615
1bd5f469
TY
2616static int em_mov_rm_sreg(struct x86_emulate_ctxt *ctxt)
2617{
9dac77fa 2618 if (ctxt->modrm_reg > VCPU_SREG_GS)
1bd5f469
TY
2619 return emulate_ud(ctxt);
2620
9dac77fa 2621 ctxt->dst.val = get_segment_selector(ctxt, ctxt->modrm_reg);
1bd5f469
TY
2622 return X86EMUL_CONTINUE;
2623}
2624
2625static int em_mov_sreg_rm(struct x86_emulate_ctxt *ctxt)
2626{
9dac77fa 2627 u16 sel = ctxt->src.val;
1bd5f469 2628
9dac77fa 2629 if (ctxt->modrm_reg == VCPU_SREG_CS || ctxt->modrm_reg > VCPU_SREG_GS)
1bd5f469
TY
2630 return emulate_ud(ctxt);
2631
9dac77fa 2632 if (ctxt->modrm_reg == VCPU_SREG_SS)
1bd5f469
TY
2633 ctxt->interruptibility = KVM_X86_SHADOW_INT_MOV_SS;
2634
2635 /* Disable writeback. */
9dac77fa
AK
2636 ctxt->dst.type = OP_NONE;
2637 return load_segment_descriptor(ctxt, sel, ctxt->modrm_reg);
1bd5f469
TY
2638}
2639
aa97bb48
AK
2640static int em_movdqu(struct x86_emulate_ctxt *ctxt)
2641{
9dac77fa 2642 memcpy(&ctxt->dst.vec_val, &ctxt->src.vec_val, ctxt->op_bytes);
aa97bb48
AK
2643 return X86EMUL_CONTINUE;
2644}
2645
38503911
AK
2646static int em_invlpg(struct x86_emulate_ctxt *ctxt)
2647{
9fa088f4
AK
2648 int rc;
2649 ulong linear;
2650
9dac77fa 2651 rc = linearize(ctxt, ctxt->src.addr.mem, 1, false, &linear);
9fa088f4 2652 if (rc == X86EMUL_CONTINUE)
3cb16fe7 2653 ctxt->ops->invlpg(ctxt, linear);
38503911 2654 /* Disable writeback. */
9dac77fa 2655 ctxt->dst.type = OP_NONE;
38503911
AK
2656 return X86EMUL_CONTINUE;
2657}
2658
2d04a05b
AK
2659static int em_clts(struct x86_emulate_ctxt *ctxt)
2660{
2661 ulong cr0;
2662
2663 cr0 = ctxt->ops->get_cr(ctxt, 0);
2664 cr0 &= ~X86_CR0_TS;
2665 ctxt->ops->set_cr(ctxt, 0, cr0);
2666 return X86EMUL_CONTINUE;
2667}
2668
26d05cc7
AK
2669static int em_vmcall(struct x86_emulate_ctxt *ctxt)
2670{
26d05cc7
AK
2671 int rc;
2672
9dac77fa 2673 if (ctxt->modrm_mod != 3 || ctxt->modrm_rm != 1)
26d05cc7
AK
2674 return X86EMUL_UNHANDLEABLE;
2675
2676 rc = ctxt->ops->fix_hypercall(ctxt);
2677 if (rc != X86EMUL_CONTINUE)
2678 return rc;
2679
2680 /* Let the processor re-execute the fixed hypercall */
9dac77fa 2681 ctxt->_eip = ctxt->eip;
26d05cc7 2682 /* Disable writeback. */
9dac77fa 2683 ctxt->dst.type = OP_NONE;
26d05cc7
AK
2684 return X86EMUL_CONTINUE;
2685}
2686
2687static int em_lgdt(struct x86_emulate_ctxt *ctxt)
2688{
26d05cc7
AK
2689 struct desc_ptr desc_ptr;
2690 int rc;
2691
9dac77fa 2692 rc = read_descriptor(ctxt, ctxt->src.addr.mem,
26d05cc7 2693 &desc_ptr.size, &desc_ptr.address,
9dac77fa 2694 ctxt->op_bytes);
26d05cc7
AK
2695 if (rc != X86EMUL_CONTINUE)
2696 return rc;
2697 ctxt->ops->set_gdt(ctxt, &desc_ptr);
2698 /* Disable writeback. */
9dac77fa 2699 ctxt->dst.type = OP_NONE;
26d05cc7
AK
2700 return X86EMUL_CONTINUE;
2701}
2702
5ef39c71 2703static int em_vmmcall(struct x86_emulate_ctxt *ctxt)
26d05cc7 2704{
26d05cc7
AK
2705 int rc;
2706
5ef39c71
AK
2707 rc = ctxt->ops->fix_hypercall(ctxt);
2708
26d05cc7 2709 /* Disable writeback. */
9dac77fa 2710 ctxt->dst.type = OP_NONE;
26d05cc7
AK
2711 return rc;
2712}
2713
2714static int em_lidt(struct x86_emulate_ctxt *ctxt)
2715{
26d05cc7
AK
2716 struct desc_ptr desc_ptr;
2717 int rc;
2718
9dac77fa 2719 rc = read_descriptor(ctxt, ctxt->src.addr.mem,
509cf9fe 2720 &desc_ptr.size, &desc_ptr.address,
9dac77fa 2721 ctxt->op_bytes);
26d05cc7
AK
2722 if (rc != X86EMUL_CONTINUE)
2723 return rc;
2724 ctxt->ops->set_idt(ctxt, &desc_ptr);
2725 /* Disable writeback. */
9dac77fa 2726 ctxt->dst.type = OP_NONE;
26d05cc7
AK
2727 return X86EMUL_CONTINUE;
2728}
2729
2730static int em_smsw(struct x86_emulate_ctxt *ctxt)
2731{
9dac77fa
AK
2732 ctxt->dst.bytes = 2;
2733 ctxt->dst.val = ctxt->ops->get_cr(ctxt, 0);
26d05cc7
AK
2734 return X86EMUL_CONTINUE;
2735}
2736
2737static int em_lmsw(struct x86_emulate_ctxt *ctxt)
2738{
26d05cc7 2739 ctxt->ops->set_cr(ctxt, 0, (ctxt->ops->get_cr(ctxt, 0) & ~0x0eul)
9dac77fa
AK
2740 | (ctxt->src.val & 0x0f));
2741 ctxt->dst.type = OP_NONE;
26d05cc7
AK
2742 return X86EMUL_CONTINUE;
2743}
2744
d06e03ad
TY
2745static int em_loop(struct x86_emulate_ctxt *ctxt)
2746{
9dac77fa
AK
2747 register_address_increment(ctxt, &ctxt->regs[VCPU_REGS_RCX], -1);
2748 if ((address_mask(ctxt, ctxt->regs[VCPU_REGS_RCX]) != 0) &&
2749 (ctxt->b == 0xe2 || test_cc(ctxt->b ^ 0x5, ctxt->eflags)))
2750 jmp_rel(ctxt, ctxt->src.val);
d06e03ad
TY
2751
2752 return X86EMUL_CONTINUE;
2753}
2754
2755static int em_jcxz(struct x86_emulate_ctxt *ctxt)
2756{
9dac77fa
AK
2757 if (address_mask(ctxt, ctxt->regs[VCPU_REGS_RCX]) == 0)
2758 jmp_rel(ctxt, ctxt->src.val);
d06e03ad
TY
2759
2760 return X86EMUL_CONTINUE;
2761}
2762
f411e6cd
TY
2763static int em_cli(struct x86_emulate_ctxt *ctxt)
2764{
2765 if (emulator_bad_iopl(ctxt))
2766 return emulate_gp(ctxt, 0);
2767
2768 ctxt->eflags &= ~X86_EFLAGS_IF;
2769 return X86EMUL_CONTINUE;
2770}
2771
2772static int em_sti(struct x86_emulate_ctxt *ctxt)
2773{
2774 if (emulator_bad_iopl(ctxt))
2775 return emulate_gp(ctxt, 0);
2776
2777 ctxt->interruptibility = KVM_X86_SHADOW_INT_STI;
2778 ctxt->eflags |= X86_EFLAGS_IF;
2779 return X86EMUL_CONTINUE;
2780}
2781
cfec82cb
JR
2782static bool valid_cr(int nr)
2783{
2784 switch (nr) {
2785 case 0:
2786 case 2 ... 4:
2787 case 8:
2788 return true;
2789 default:
2790 return false;
2791 }
2792}
2793
2794static int check_cr_read(struct x86_emulate_ctxt *ctxt)
2795{
9dac77fa 2796 if (!valid_cr(ctxt->modrm_reg))
cfec82cb
JR
2797 return emulate_ud(ctxt);
2798
2799 return X86EMUL_CONTINUE;
2800}
2801
2802static int check_cr_write(struct x86_emulate_ctxt *ctxt)
2803{
9dac77fa
AK
2804 u64 new_val = ctxt->src.val64;
2805 int cr = ctxt->modrm_reg;
c2ad2bb3 2806 u64 efer = 0;
cfec82cb
JR
2807
2808 static u64 cr_reserved_bits[] = {
2809 0xffffffff00000000ULL,
2810 0, 0, 0, /* CR3 checked later */
2811 CR4_RESERVED_BITS,
2812 0, 0, 0,
2813 CR8_RESERVED_BITS,
2814 };
2815
2816 if (!valid_cr(cr))
2817 return emulate_ud(ctxt);
2818
2819 if (new_val & cr_reserved_bits[cr])
2820 return emulate_gp(ctxt, 0);
2821
2822 switch (cr) {
2823 case 0: {
c2ad2bb3 2824 u64 cr4;
cfec82cb
JR
2825 if (((new_val & X86_CR0_PG) && !(new_val & X86_CR0_PE)) ||
2826 ((new_val & X86_CR0_NW) && !(new_val & X86_CR0_CD)))
2827 return emulate_gp(ctxt, 0);
2828
717746e3
AK
2829 cr4 = ctxt->ops->get_cr(ctxt, 4);
2830 ctxt->ops->get_msr(ctxt, MSR_EFER, &efer);
cfec82cb
JR
2831
2832 if ((new_val & X86_CR0_PG) && (efer & EFER_LME) &&
2833 !(cr4 & X86_CR4_PAE))
2834 return emulate_gp(ctxt, 0);
2835
2836 break;
2837 }
2838 case 3: {
2839 u64 rsvd = 0;
2840
c2ad2bb3
AK
2841 ctxt->ops->get_msr(ctxt, MSR_EFER, &efer);
2842 if (efer & EFER_LMA)
cfec82cb 2843 rsvd = CR3_L_MODE_RESERVED_BITS;
fd72c419 2844 else if (ctxt->ops->get_cr(ctxt, 4) & X86_CR4_PAE)
cfec82cb 2845 rsvd = CR3_PAE_RESERVED_BITS;
fd72c419 2846 else if (ctxt->ops->get_cr(ctxt, 0) & X86_CR0_PG)
cfec82cb
JR
2847 rsvd = CR3_NONPAE_RESERVED_BITS;
2848
2849 if (new_val & rsvd)
2850 return emulate_gp(ctxt, 0);
2851
2852 break;
2853 }
2854 case 4: {
c2ad2bb3 2855 u64 cr4;
cfec82cb 2856
717746e3
AK
2857 cr4 = ctxt->ops->get_cr(ctxt, 4);
2858 ctxt->ops->get_msr(ctxt, MSR_EFER, &efer);
cfec82cb
JR
2859
2860 if ((efer & EFER_LMA) && !(new_val & X86_CR4_PAE))
2861 return emulate_gp(ctxt, 0);
2862
2863 break;
2864 }
2865 }
2866
2867 return X86EMUL_CONTINUE;
2868}
2869
3b88e41a
JR
2870static int check_dr7_gd(struct x86_emulate_ctxt *ctxt)
2871{
2872 unsigned long dr7;
2873
717746e3 2874 ctxt->ops->get_dr(ctxt, 7, &dr7);
3b88e41a
JR
2875
2876 /* Check if DR7.Global_Enable is set */
2877 return dr7 & (1 << 13);
2878}
2879
2880static int check_dr_read(struct x86_emulate_ctxt *ctxt)
2881{
9dac77fa 2882 int dr = ctxt->modrm_reg;
3b88e41a
JR
2883 u64 cr4;
2884
2885 if (dr > 7)
2886 return emulate_ud(ctxt);
2887
717746e3 2888 cr4 = ctxt->ops->get_cr(ctxt, 4);
3b88e41a
JR
2889 if ((cr4 & X86_CR4_DE) && (dr == 4 || dr == 5))
2890 return emulate_ud(ctxt);
2891
2892 if (check_dr7_gd(ctxt))
2893 return emulate_db(ctxt);
2894
2895 return X86EMUL_CONTINUE;
2896}
2897
2898static int check_dr_write(struct x86_emulate_ctxt *ctxt)
2899{
9dac77fa
AK
2900 u64 new_val = ctxt->src.val64;
2901 int dr = ctxt->modrm_reg;
3b88e41a
JR
2902
2903 if ((dr == 6 || dr == 7) && (new_val & 0xffffffff00000000ULL))
2904 return emulate_gp(ctxt, 0);
2905
2906 return check_dr_read(ctxt);
2907}
2908
01de8b09
JR
2909static int check_svme(struct x86_emulate_ctxt *ctxt)
2910{
2911 u64 efer;
2912
717746e3 2913 ctxt->ops->get_msr(ctxt, MSR_EFER, &efer);
01de8b09
JR
2914
2915 if (!(efer & EFER_SVME))
2916 return emulate_ud(ctxt);
2917
2918 return X86EMUL_CONTINUE;
2919}
2920
2921static int check_svme_pa(struct x86_emulate_ctxt *ctxt)
2922{
9dac77fa 2923 u64 rax = ctxt->regs[VCPU_REGS_RAX];
01de8b09
JR
2924
2925 /* Valid physical address? */
d4224449 2926 if (rax & 0xffff000000000000ULL)
01de8b09
JR
2927 return emulate_gp(ctxt, 0);
2928
2929 return check_svme(ctxt);
2930}
2931
d7eb8203
JR
2932static int check_rdtsc(struct x86_emulate_ctxt *ctxt)
2933{
717746e3 2934 u64 cr4 = ctxt->ops->get_cr(ctxt, 4);
d7eb8203 2935
717746e3 2936 if (cr4 & X86_CR4_TSD && ctxt->ops->cpl(ctxt))
d7eb8203
JR
2937 return emulate_ud(ctxt);
2938
2939 return X86EMUL_CONTINUE;
2940}
2941
8061252e
JR
2942static int check_rdpmc(struct x86_emulate_ctxt *ctxt)
2943{
717746e3 2944 u64 cr4 = ctxt->ops->get_cr(ctxt, 4);
9dac77fa 2945 u64 rcx = ctxt->regs[VCPU_REGS_RCX];
8061252e 2946
717746e3 2947 if ((!(cr4 & X86_CR4_PCE) && ctxt->ops->cpl(ctxt)) ||
8061252e
JR
2948 (rcx > 3))
2949 return emulate_gp(ctxt, 0);
2950
2951 return X86EMUL_CONTINUE;
2952}
2953
f6511935
JR
2954static int check_perm_in(struct x86_emulate_ctxt *ctxt)
2955{
9dac77fa
AK
2956 ctxt->dst.bytes = min(ctxt->dst.bytes, 4u);
2957 if (!emulator_io_permited(ctxt, ctxt->src.val, ctxt->dst.bytes))
f6511935
JR
2958 return emulate_gp(ctxt, 0);
2959
2960 return X86EMUL_CONTINUE;
2961}
2962
2963static int check_perm_out(struct x86_emulate_ctxt *ctxt)
2964{
9dac77fa
AK
2965 ctxt->src.bytes = min(ctxt->src.bytes, 4u);
2966 if (!emulator_io_permited(ctxt, ctxt->dst.val, ctxt->src.bytes))
f6511935
JR
2967 return emulate_gp(ctxt, 0);
2968
2969 return X86EMUL_CONTINUE;
2970}
2971
73fba5f4 2972#define D(_y) { .flags = (_y) }
c4f035c6 2973#define DI(_y, _i) { .flags = (_y), .intercept = x86_intercept_##_i }
d09beabd
JR
2974#define DIP(_y, _i, _p) { .flags = (_y), .intercept = x86_intercept_##_i, \
2975 .check_perm = (_p) }
73fba5f4 2976#define N D(0)
01de8b09 2977#define EXT(_f, _e) { .flags = ((_f) | RMExt), .u.group = (_e) }
73fba5f4 2978#define G(_f, _g) { .flags = ((_f) | Group), .u.group = (_g) }
46561646 2979#define GD(_f, _g) { .flags = ((_f) | GroupDual), .u.gdual = (_g) }
73fba5f4 2980#define I(_f, _e) { .flags = (_f), .u.execute = (_e) }
c4f035c6
AK
2981#define II(_f, _e, _i) \
2982 { .flags = (_f), .u.execute = (_e), .intercept = x86_intercept_##_i }
d09beabd
JR
2983#define IIP(_f, _e, _i, _p) \
2984 { .flags = (_f), .u.execute = (_e), .intercept = x86_intercept_##_i, \
2985 .check_perm = (_p) }
aa97bb48 2986#define GP(_f, _g) { .flags = ((_f) | Prefix), .u.gprefix = (_g) }
73fba5f4 2987
8d8f4e9f 2988#define D2bv(_f) D((_f) | ByteOp), D(_f)
f6511935 2989#define D2bvIP(_f, _i, _p) DIP((_f) | ByteOp, _i, _p), DIP(_f, _i, _p)
8d8f4e9f
AK
2990#define I2bv(_f, _e) I((_f) | ByteOp, _e), I(_f, _e)
2991
d67fc27a
TY
2992#define I6ALU(_f, _e) I2bv((_f) | DstMem | SrcReg | ModRM, _e), \
2993 I2bv(((_f) | DstReg | SrcMem | ModRM) & ~Lock, _e), \
2994 I2bv(((_f) & ~Lock) | DstAcc | SrcImm, _e)
6230f7fc 2995
d7eb8203
JR
2996static struct opcode group7_rm1[] = {
2997 DI(SrcNone | ModRM | Priv, monitor),
2998 DI(SrcNone | ModRM | Priv, mwait),
2999 N, N, N, N, N, N,
3000};
3001
01de8b09
JR
3002static struct opcode group7_rm3[] = {
3003 DIP(SrcNone | ModRM | Prot | Priv, vmrun, check_svme_pa),
5ef39c71 3004 II(SrcNone | ModRM | Prot | VendorSpecific, em_vmmcall, vmmcall),
01de8b09
JR
3005 DIP(SrcNone | ModRM | Prot | Priv, vmload, check_svme_pa),
3006 DIP(SrcNone | ModRM | Prot | Priv, vmsave, check_svme_pa),
3007 DIP(SrcNone | ModRM | Prot | Priv, stgi, check_svme),
3008 DIP(SrcNone | ModRM | Prot | Priv, clgi, check_svme),
3009 DIP(SrcNone | ModRM | Prot | Priv, skinit, check_svme),
3010 DIP(SrcNone | ModRM | Prot | Priv, invlpga, check_svme),
3011};
6230f7fc 3012
d7eb8203
JR
3013static struct opcode group7_rm7[] = {
3014 N,
3015 DIP(SrcNone | ModRM, rdtscp, check_rdtsc),
3016 N, N, N, N, N, N,
3017};
d67fc27a 3018
73fba5f4 3019static struct opcode group1[] = {
d67fc27a
TY
3020 I(Lock, em_add),
3021 I(Lock, em_or),
3022 I(Lock, em_adc),
3023 I(Lock, em_sbb),
3024 I(Lock, em_and),
3025 I(Lock, em_sub),
3026 I(Lock, em_xor),
3027 I(0, em_cmp),
73fba5f4
AK
3028};
3029
3030static struct opcode group1A[] = {
3031 D(DstMem | SrcNone | ModRM | Mov | Stack), N, N, N, N, N, N, N,
3032};
3033
3034static struct opcode group3[] = {
3035 D(DstMem | SrcImm | ModRM), D(DstMem | SrcImm | ModRM),
3036 D(DstMem | SrcNone | ModRM | Lock), D(DstMem | SrcNone | ModRM | Lock),
3f9f53b0 3037 X4(D(SrcMem | ModRM)),
73fba5f4
AK
3038};
3039
3040static struct opcode group4[] = {
3041 D(ByteOp | DstMem | SrcNone | ModRM | Lock), D(ByteOp | DstMem | SrcNone | ModRM | Lock),
3042 N, N, N, N, N, N,
3043};
3044
3045static struct opcode group5[] = {
3046 D(DstMem | SrcNone | ModRM | Lock), D(DstMem | SrcNone | ModRM | Lock),
0ef753b8
AK
3047 D(SrcMem | ModRM | Stack),
3048 I(SrcMemFAddr | ModRM | ImplicitOps | Stack, em_call_far),
73fba5f4
AK
3049 D(SrcMem | ModRM | Stack), D(SrcMemFAddr | ModRM | ImplicitOps),
3050 D(SrcMem | ModRM | Stack), N,
3051};
3052
dee6bb70
JR
3053static struct opcode group6[] = {
3054 DI(ModRM | Prot, sldt),
3055 DI(ModRM | Prot, str),
3056 DI(ModRM | Prot | Priv, lldt),
3057 DI(ModRM | Prot | Priv, ltr),
3058 N, N, N, N,
3059};
3060
73fba5f4 3061static struct group_dual group7 = { {
dee6bb70
JR
3062 DI(ModRM | Mov | DstMem | Priv, sgdt),
3063 DI(ModRM | Mov | DstMem | Priv, sidt),
5ef39c71
AK
3064 II(ModRM | SrcMem | Priv, em_lgdt, lgdt),
3065 II(ModRM | SrcMem | Priv, em_lidt, lidt),
3066 II(SrcNone | ModRM | DstMem | Mov, em_smsw, smsw), N,
3067 II(SrcMem16 | ModRM | Mov | Priv, em_lmsw, lmsw),
3068 II(SrcMem | ModRM | ByteOp | Priv | NoAccess, em_invlpg, invlpg),
73fba5f4 3069}, {
5ef39c71
AK
3070 I(SrcNone | ModRM | Priv | VendorSpecific, em_vmcall),
3071 EXT(0, group7_rm1),
01de8b09 3072 N, EXT(0, group7_rm3),
5ef39c71
AK
3073 II(SrcNone | ModRM | DstMem | Mov, em_smsw, smsw), N,
3074 II(SrcMem16 | ModRM | Mov | Priv, em_lmsw, lmsw), EXT(0, group7_rm7),
73fba5f4
AK
3075} };
3076
3077static struct opcode group8[] = {
3078 N, N, N, N,
3079 D(DstMem | SrcImmByte | ModRM), D(DstMem | SrcImmByte | ModRM | Lock),
3080 D(DstMem | SrcImmByte | ModRM | Lock), D(DstMem | SrcImmByte | ModRM | Lock),
3081};
3082
3083static struct group_dual group9 = { {
3084 N, D(DstMem64 | ModRM | Lock), N, N, N, N, N, N,
3085}, {
3086 N, N, N, N, N, N, N, N,
3087} };
3088
a4d4a7c1
AK
3089static struct opcode group11[] = {
3090 I(DstMem | SrcImm | ModRM | Mov, em_mov), X7(D(Undefined)),
3091};
3092
aa97bb48
AK
3093static struct gprefix pfx_0f_6f_0f_7f = {
3094 N, N, N, I(Sse, em_movdqu),
3095};
3096
73fba5f4
AK
3097static struct opcode opcode_table[256] = {
3098 /* 0x00 - 0x07 */
d67fc27a 3099 I6ALU(Lock, em_add),
73fba5f4
AK
3100 D(ImplicitOps | Stack | No64), D(ImplicitOps | Stack | No64),
3101 /* 0x08 - 0x0F */
d67fc27a 3102 I6ALU(Lock, em_or),
73fba5f4
AK
3103 D(ImplicitOps | Stack | No64), N,
3104 /* 0x10 - 0x17 */
d67fc27a 3105 I6ALU(Lock, em_adc),
73fba5f4
AK
3106 D(ImplicitOps | Stack | No64), D(ImplicitOps | Stack | No64),
3107 /* 0x18 - 0x1F */
d67fc27a 3108 I6ALU(Lock, em_sbb),
73fba5f4
AK
3109 D(ImplicitOps | Stack | No64), D(ImplicitOps | Stack | No64),
3110 /* 0x20 - 0x27 */
d67fc27a 3111 I6ALU(Lock, em_and), N, N,
73fba5f4 3112 /* 0x28 - 0x2F */
d67fc27a 3113 I6ALU(Lock, em_sub), N, I(ByteOp | DstAcc | No64, em_das),
73fba5f4 3114 /* 0x30 - 0x37 */
d67fc27a 3115 I6ALU(Lock, em_xor), N, N,
73fba5f4 3116 /* 0x38 - 0x3F */
d67fc27a 3117 I6ALU(0, em_cmp), N, N,
73fba5f4
AK
3118 /* 0x40 - 0x4F */
3119 X16(D(DstReg)),
3120 /* 0x50 - 0x57 */
63540382 3121 X8(I(SrcReg | Stack, em_push)),
73fba5f4 3122 /* 0x58 - 0x5F */
c54fe504 3123 X8(I(DstReg | Stack, em_pop)),
73fba5f4 3124 /* 0x60 - 0x67 */
b96a7fad
TY
3125 I(ImplicitOps | Stack | No64, em_pusha),
3126 I(ImplicitOps | Stack | No64, em_popa),
73fba5f4
AK
3127 N, D(DstReg | SrcMem32 | ModRM | Mov) /* movsxd (x86/64) */ ,
3128 N, N, N, N,
3129 /* 0x68 - 0x6F */
d46164db
AK
3130 I(SrcImm | Mov | Stack, em_push),
3131 I(DstReg | SrcMem | ModRM | Src2Imm, em_imul_3op),
f3a1b9f4
AK
3132 I(SrcImmByte | Mov | Stack, em_push),
3133 I(DstReg | SrcMem | ModRM | Src2ImmByte, em_imul_3op),
221192bd
MT
3134 D2bvIP(DstDI | SrcDX | Mov | String, ins, check_perm_in), /* insb, insw/insd */
3135 D2bvIP(SrcSI | DstDX | String, outs, check_perm_out), /* outsb, outsw/outsd */
73fba5f4
AK
3136 /* 0x70 - 0x7F */
3137 X16(D(SrcImmByte)),
3138 /* 0x80 - 0x87 */
3139 G(ByteOp | DstMem | SrcImm | ModRM | Group, group1),
3140 G(DstMem | SrcImm | ModRM | Group, group1),
3141 G(ByteOp | DstMem | SrcImm | ModRM | No64 | Group, group1),
3142 G(DstMem | SrcImmByte | ModRM | Group, group1),
9f21ca59 3143 I2bv(DstMem | SrcReg | ModRM, em_test),
e4f973ae 3144 I2bv(DstMem | SrcReg | ModRM | Lock, em_xchg),
73fba5f4 3145 /* 0x88 - 0x8F */
b9eac5f4
AK
3146 I2bv(DstMem | SrcReg | ModRM | Mov, em_mov),
3147 I2bv(DstReg | SrcMem | ModRM | Mov, em_mov),
1bd5f469
TY
3148 I(DstMem | SrcNone | ModRM | Mov, em_mov_rm_sreg),
3149 D(ModRM | SrcMem | NoAccess | DstReg),
3150 I(ImplicitOps | SrcMem16 | ModRM, em_mov_sreg_rm),
3151 G(0, group1A),
73fba5f4 3152 /* 0x90 - 0x97 */
bf608f88 3153 DI(SrcAcc | DstReg, pause), X7(D(SrcAcc | DstReg)),
73fba5f4 3154 /* 0x98 - 0x9F */
61429142 3155 D(DstAcc | SrcNone), I(ImplicitOps | SrcAcc, em_cwd),
cc4feed5 3156 I(SrcImmFAddr | No64, em_call_far), N,
62aaa2f0
TY
3157 II(ImplicitOps | Stack, em_pushf, pushf),
3158 II(ImplicitOps | Stack, em_popf, popf), N, N,
73fba5f4 3159 /* 0xA0 - 0xA7 */
b9eac5f4
AK
3160 I2bv(DstAcc | SrcMem | Mov | MemAbs, em_mov),
3161 I2bv(DstMem | SrcAcc | Mov | MemAbs, em_mov),
3162 I2bv(SrcSI | DstDI | Mov | String, em_mov),
d67fc27a 3163 I2bv(SrcSI | DstDI | String, em_cmp),
73fba5f4 3164 /* 0xA8 - 0xAF */
9f21ca59 3165 I2bv(DstAcc | SrcImm, em_test),
b9eac5f4
AK
3166 I2bv(SrcAcc | DstDI | Mov | String, em_mov),
3167 I2bv(SrcSI | DstAcc | Mov | String, em_mov),
d67fc27a 3168 I2bv(SrcAcc | DstDI | String, em_cmp),
73fba5f4 3169 /* 0xB0 - 0xB7 */
b9eac5f4 3170 X8(I(ByteOp | DstReg | SrcImm | Mov, em_mov)),
73fba5f4 3171 /* 0xB8 - 0xBF */
b9eac5f4 3172 X8(I(DstReg | SrcImm | Mov, em_mov)),
73fba5f4 3173 /* 0xC0 - 0xC7 */
d2c6c7ad 3174 D2bv(DstMem | SrcImmByte | ModRM),
40ece7c7 3175 I(ImplicitOps | Stack | SrcImmU16, em_ret_near_imm),
ebda02c2 3176 I(ImplicitOps | Stack, em_ret),
09b5f4d3 3177 D(DstReg | SrcMemFAddr | ModRM | No64), D(DstReg | SrcMemFAddr | ModRM | No64),
a4d4a7c1 3178 G(ByteOp, group11), G(0, group11),
73fba5f4 3179 /* 0xC8 - 0xCF */
db5b0762 3180 N, N, N, I(ImplicitOps | Stack, em_ret_far),
3c6e276f 3181 D(ImplicitOps), DI(SrcImmByte, intn),
db5b0762 3182 D(ImplicitOps | No64), II(ImplicitOps, em_iret, iret),
73fba5f4 3183 /* 0xD0 - 0xD7 */
d2c6c7ad 3184 D2bv(DstMem | SrcOne | ModRM), D2bv(DstMem | ModRM),
73fba5f4
AK
3185 N, N, N, N,
3186 /* 0xD8 - 0xDF */
3187 N, N, N, N, N, N, N, N,
3188 /* 0xE0 - 0xE7 */
d06e03ad
TY
3189 X3(I(SrcImmByte, em_loop)),
3190 I(SrcImmByte, em_jcxz),
f6511935
JR
3191 D2bvIP(SrcImmUByte | DstAcc, in, check_perm_in),
3192 D2bvIP(SrcAcc | DstImmUByte, out, check_perm_out),
73fba5f4
AK
3193 /* 0xE8 - 0xEF */
3194 D(SrcImm | Stack), D(SrcImm | ImplicitOps),
db5b0762 3195 I(SrcImmFAddr | No64, em_jmp_far), D(SrcImmByte | ImplicitOps),
221192bd
MT
3196 D2bvIP(SrcDX | DstAcc, in, check_perm_in),
3197 D2bvIP(SrcAcc | DstDX, out, check_perm_out),
73fba5f4 3198 /* 0xF0 - 0xF7 */
bf608f88 3199 N, DI(ImplicitOps, icebp), N, N,
3c6e276f
AK
3200 DI(ImplicitOps | Priv, hlt), D(ImplicitOps),
3201 G(ByteOp, group3), G(0, group3),
73fba5f4 3202 /* 0xF8 - 0xFF */
f411e6cd
TY
3203 D(ImplicitOps), D(ImplicitOps),
3204 I(ImplicitOps, em_cli), I(ImplicitOps, em_sti),
73fba5f4
AK
3205 D(ImplicitOps), D(ImplicitOps), G(0, group4), G(0, group5),
3206};
3207
3208static struct opcode twobyte_table[256] = {
3209 /* 0x00 - 0x0F */
dee6bb70 3210 G(0, group6), GD(0, &group7), N, N,
db5b0762
TY
3211 N, I(ImplicitOps | VendorSpecific, em_syscall),
3212 II(ImplicitOps | Priv, em_clts, clts), N,
3c6e276f 3213 DI(ImplicitOps | Priv, invd), DI(ImplicitOps | Priv, wbinvd), N, N,
73fba5f4
AK
3214 N, D(ImplicitOps | ModRM), N, N,
3215 /* 0x10 - 0x1F */
3216 N, N, N, N, N, N, N, N, D(ImplicitOps | ModRM), N, N, N, N, N, N, N,
3217 /* 0x20 - 0x2F */
cfec82cb 3218 DIP(ModRM | DstMem | Priv | Op3264, cr_read, check_cr_read),
3b88e41a 3219 DIP(ModRM | DstMem | Priv | Op3264, dr_read, check_dr_read),
cfec82cb 3220 DIP(ModRM | SrcMem | Priv | Op3264, cr_write, check_cr_write),
3b88e41a 3221 DIP(ModRM | SrcMem | Priv | Op3264, dr_write, check_dr_write),
73fba5f4
AK
3222 N, N, N, N,
3223 N, N, N, N, N, N, N, N,
3224 /* 0x30 - 0x3F */
8061252e
JR
3225 DI(ImplicitOps | Priv, wrmsr),
3226 IIP(ImplicitOps, em_rdtsc, rdtsc, check_rdtsc),
3227 DI(ImplicitOps | Priv, rdmsr),
3228 DIP(ImplicitOps | Priv, rdpmc, check_rdpmc),
db5b0762
TY
3229 I(ImplicitOps | VendorSpecific, em_sysenter),
3230 I(ImplicitOps | Priv | VendorSpecific, em_sysexit),
d867162c 3231 N, N,
73fba5f4
AK
3232 N, N, N, N, N, N, N, N,
3233 /* 0x40 - 0x4F */
3234 X16(D(DstReg | SrcMem | ModRM | Mov)),
3235 /* 0x50 - 0x5F */
3236 N, N, N, N, N, N, N, N, N, N, N, N, N, N, N, N,
3237 /* 0x60 - 0x6F */
aa97bb48
AK
3238 N, N, N, N,
3239 N, N, N, N,
3240 N, N, N, N,
3241 N, N, N, GP(SrcMem | DstReg | ModRM | Mov, &pfx_0f_6f_0f_7f),
73fba5f4 3242 /* 0x70 - 0x7F */
aa97bb48
AK
3243 N, N, N, N,
3244 N, N, N, N,
3245 N, N, N, N,
3246 N, N, N, GP(SrcReg | DstMem | ModRM | Mov, &pfx_0f_6f_0f_7f),
73fba5f4
AK
3247 /* 0x80 - 0x8F */
3248 X16(D(SrcImm)),
3249 /* 0x90 - 0x9F */
ee45b58e 3250 X16(D(ByteOp | DstMem | SrcNone | ModRM| Mov)),
73fba5f4
AK
3251 /* 0xA0 - 0xA7 */
3252 D(ImplicitOps | Stack), D(ImplicitOps | Stack),
8061252e 3253 DI(ImplicitOps, cpuid), D(DstMem | SrcReg | ModRM | BitOp),
73fba5f4
AK
3254 D(DstMem | SrcReg | Src2ImmByte | ModRM),
3255 D(DstMem | SrcReg | Src2CL | ModRM), N, N,
3256 /* 0xA8 - 0xAF */
3257 D(ImplicitOps | Stack), D(ImplicitOps | Stack),
8061252e 3258 DI(ImplicitOps, rsm), D(DstMem | SrcReg | ModRM | BitOp | Lock),
73fba5f4
AK
3259 D(DstMem | SrcReg | Src2ImmByte | ModRM),
3260 D(DstMem | SrcReg | Src2CL | ModRM),
5c82aa29 3261 D(ModRM), I(DstReg | SrcMem | ModRM, em_imul),
73fba5f4 3262 /* 0xB0 - 0xB7 */
739ae406 3263 D2bv(DstMem | SrcReg | ModRM | Lock),
09b5f4d3
WY
3264 D(DstReg | SrcMemFAddr | ModRM), D(DstMem | SrcReg | ModRM | BitOp | Lock),
3265 D(DstReg | SrcMemFAddr | ModRM), D(DstReg | SrcMemFAddr | ModRM),
3266 D(ByteOp | DstReg | SrcMem | ModRM | Mov), D(DstReg | SrcMem16 | ModRM | Mov),
73fba5f4
AK
3267 /* 0xB8 - 0xBF */
3268 N, N,
ba7ff2b7 3269 G(BitOp, group8), D(DstMem | SrcReg | ModRM | BitOp | Lock),
d9574a25
WY
3270 D(DstReg | SrcMem | ModRM), D(DstReg | SrcMem | ModRM),
3271 D(ByteOp | DstReg | SrcMem | ModRM | Mov), D(DstReg | SrcMem16 | ModRM | Mov),
73fba5f4 3272 /* 0xC0 - 0xCF */
739ae406 3273 D2bv(DstMem | SrcReg | ModRM | Lock),
92f738a5 3274 N, D(DstMem | SrcReg | ModRM | Mov),
73fba5f4
AK
3275 N, N, N, GD(0, &group9),
3276 N, N, N, N, N, N, N, N,
3277 /* 0xD0 - 0xDF */
3278 N, N, N, N, N, N, N, N, N, N, N, N, N, N, N, N,
3279 /* 0xE0 - 0xEF */
3280 N, N, N, N, N, N, N, N, N, N, N, N, N, N, N, N,
3281 /* 0xF0 - 0xFF */
3282 N, N, N, N, N, N, N, N, N, N, N, N, N, N, N, N
3283};
3284
3285#undef D
3286#undef N
3287#undef G
3288#undef GD
3289#undef I
aa97bb48 3290#undef GP
01de8b09 3291#undef EXT
73fba5f4 3292
8d8f4e9f 3293#undef D2bv
f6511935 3294#undef D2bvIP
8d8f4e9f 3295#undef I2bv
d67fc27a 3296#undef I6ALU
8d8f4e9f 3297
9dac77fa 3298static unsigned imm_size(struct x86_emulate_ctxt *ctxt)
39f21ee5
AK
3299{
3300 unsigned size;
3301
9dac77fa 3302 size = (ctxt->d & ByteOp) ? 1 : ctxt->op_bytes;
39f21ee5
AK
3303 if (size == 8)
3304 size = 4;
3305 return size;
3306}
3307
3308static int decode_imm(struct x86_emulate_ctxt *ctxt, struct operand *op,
3309 unsigned size, bool sign_extension)
3310{
39f21ee5
AK
3311 int rc = X86EMUL_CONTINUE;
3312
3313 op->type = OP_IMM;
3314 op->bytes = size;
9dac77fa 3315 op->addr.mem.ea = ctxt->_eip;
39f21ee5
AK
3316 /* NB. Immediates are sign-extended as necessary. */
3317 switch (op->bytes) {
3318 case 1:
807941b1 3319 op->val = insn_fetch(s8, 1, ctxt);
39f21ee5
AK
3320 break;
3321 case 2:
807941b1 3322 op->val = insn_fetch(s16, 2, ctxt);
39f21ee5
AK
3323 break;
3324 case 4:
807941b1 3325 op->val = insn_fetch(s32, 4, ctxt);
39f21ee5
AK
3326 break;
3327 }
3328 if (!sign_extension) {
3329 switch (op->bytes) {
3330 case 1:
3331 op->val &= 0xff;
3332 break;
3333 case 2:
3334 op->val &= 0xffff;
3335 break;
3336 case 4:
3337 op->val &= 0xffffffff;
3338 break;
3339 }
3340 }
3341done:
3342 return rc;
3343}
3344
ef5d75cc 3345int x86_decode_insn(struct x86_emulate_ctxt *ctxt, void *insn, int insn_len)
dde7e6d1 3346{
dde7e6d1
AK
3347 int rc = X86EMUL_CONTINUE;
3348 int mode = ctxt->mode;
46561646 3349 int def_op_bytes, def_ad_bytes, goffset, simd_prefix;
0d7cdee8 3350 bool op_prefix = false;
46561646 3351 struct opcode opcode;
cb16c348 3352 struct operand memop = { .type = OP_NONE }, *memopp = NULL;
dde7e6d1 3353
9dac77fa
AK
3354 ctxt->_eip = ctxt->eip;
3355 ctxt->fetch.start = ctxt->_eip;
3356 ctxt->fetch.end = ctxt->fetch.start + insn_len;
dc25e89e 3357 if (insn_len > 0)
9dac77fa 3358 memcpy(ctxt->fetch.data, insn, insn_len);
dde7e6d1
AK
3359
3360 switch (mode) {
3361 case X86EMUL_MODE_REAL:
3362 case X86EMUL_MODE_VM86:
3363 case X86EMUL_MODE_PROT16:
3364 def_op_bytes = def_ad_bytes = 2;
3365 break;
3366 case X86EMUL_MODE_PROT32:
3367 def_op_bytes = def_ad_bytes = 4;
3368 break;
3369#ifdef CONFIG_X86_64
3370 case X86EMUL_MODE_PROT64:
3371 def_op_bytes = 4;
3372 def_ad_bytes = 8;
3373 break;
3374#endif
3375 default:
3376 return -1;
3377 }
3378
9dac77fa
AK
3379 ctxt->op_bytes = def_op_bytes;
3380 ctxt->ad_bytes = def_ad_bytes;
dde7e6d1
AK
3381
3382 /* Legacy prefixes. */
3383 for (;;) {
807941b1 3384 switch (ctxt->b = insn_fetch(u8, 1, ctxt)) {
dde7e6d1 3385 case 0x66: /* operand-size override */
0d7cdee8 3386 op_prefix = true;
dde7e6d1 3387 /* switch between 2/4 bytes */
9dac77fa 3388 ctxt->op_bytes = def_op_bytes ^ 6;
dde7e6d1
AK
3389 break;
3390 case 0x67: /* address-size override */
3391 if (mode == X86EMUL_MODE_PROT64)
3392 /* switch between 4/8 bytes */
9dac77fa 3393 ctxt->ad_bytes = def_ad_bytes ^ 12;
dde7e6d1
AK
3394 else
3395 /* switch between 2/4 bytes */
9dac77fa 3396 ctxt->ad_bytes = def_ad_bytes ^ 6;
dde7e6d1
AK
3397 break;
3398 case 0x26: /* ES override */
3399 case 0x2e: /* CS override */
3400 case 0x36: /* SS override */
3401 case 0x3e: /* DS override */
9dac77fa 3402 set_seg_override(ctxt, (ctxt->b >> 3) & 3);
dde7e6d1
AK
3403 break;
3404 case 0x64: /* FS override */
3405 case 0x65: /* GS override */
9dac77fa 3406 set_seg_override(ctxt, ctxt->b & 7);
dde7e6d1
AK
3407 break;
3408 case 0x40 ... 0x4f: /* REX */
3409 if (mode != X86EMUL_MODE_PROT64)
3410 goto done_prefixes;
9dac77fa 3411 ctxt->rex_prefix = ctxt->b;
dde7e6d1
AK
3412 continue;
3413 case 0xf0: /* LOCK */
9dac77fa 3414 ctxt->lock_prefix = 1;
dde7e6d1
AK
3415 break;
3416 case 0xf2: /* REPNE/REPNZ */
dde7e6d1 3417 case 0xf3: /* REP/REPE/REPZ */
9dac77fa 3418 ctxt->rep_prefix = ctxt->b;
dde7e6d1
AK
3419 break;
3420 default:
3421 goto done_prefixes;
3422 }
3423
3424 /* Any legacy prefix after a REX prefix nullifies its effect. */
3425
9dac77fa 3426 ctxt->rex_prefix = 0;
dde7e6d1
AK
3427 }
3428
3429done_prefixes:
3430
3431 /* REX prefix. */
9dac77fa
AK
3432 if (ctxt->rex_prefix & 8)
3433 ctxt->op_bytes = 8; /* REX.W */
dde7e6d1
AK
3434
3435 /* Opcode byte(s). */
9dac77fa 3436 opcode = opcode_table[ctxt->b];
d3ad6243 3437 /* Two-byte opcode? */
9dac77fa
AK
3438 if (ctxt->b == 0x0f) {
3439 ctxt->twobyte = 1;
807941b1 3440 ctxt->b = insn_fetch(u8, 1, ctxt);
9dac77fa 3441 opcode = twobyte_table[ctxt->b];
dde7e6d1 3442 }
9dac77fa 3443 ctxt->d = opcode.flags;
dde7e6d1 3444
9dac77fa
AK
3445 while (ctxt->d & GroupMask) {
3446 switch (ctxt->d & GroupMask) {
46561646 3447 case Group:
807941b1 3448 ctxt->modrm = insn_fetch(u8, 1, ctxt);
9dac77fa
AK
3449 --ctxt->_eip;
3450 goffset = (ctxt->modrm >> 3) & 7;
46561646
AK
3451 opcode = opcode.u.group[goffset];
3452 break;
3453 case GroupDual:
807941b1 3454 ctxt->modrm = insn_fetch(u8, 1, ctxt);
9dac77fa
AK
3455 --ctxt->_eip;
3456 goffset = (ctxt->modrm >> 3) & 7;
3457 if ((ctxt->modrm >> 6) == 3)
46561646
AK
3458 opcode = opcode.u.gdual->mod3[goffset];
3459 else
3460 opcode = opcode.u.gdual->mod012[goffset];
3461 break;
3462 case RMExt:
9dac77fa 3463 goffset = ctxt->modrm & 7;
01de8b09 3464 opcode = opcode.u.group[goffset];
46561646
AK
3465 break;
3466 case Prefix:
9dac77fa 3467 if (ctxt->rep_prefix && op_prefix)
46561646 3468 return X86EMUL_UNHANDLEABLE;
9dac77fa 3469 simd_prefix = op_prefix ? 0x66 : ctxt->rep_prefix;
46561646
AK
3470 switch (simd_prefix) {
3471 case 0x00: opcode = opcode.u.gprefix->pfx_no; break;
3472 case 0x66: opcode = opcode.u.gprefix->pfx_66; break;
3473 case 0xf2: opcode = opcode.u.gprefix->pfx_f2; break;
3474 case 0xf3: opcode = opcode.u.gprefix->pfx_f3; break;
3475 }
3476 break;
3477 default:
0d7cdee8 3478 return X86EMUL_UNHANDLEABLE;
0d7cdee8 3479 }
46561646 3480
9dac77fa
AK
3481 ctxt->d &= ~GroupMask;
3482 ctxt->d |= opcode.flags;
0d7cdee8
AK
3483 }
3484
9dac77fa
AK
3485 ctxt->execute = opcode.u.execute;
3486 ctxt->check_perm = opcode.check_perm;
3487 ctxt->intercept = opcode.intercept;
dde7e6d1
AK
3488
3489 /* Unrecognised? */
9dac77fa 3490 if (ctxt->d == 0 || (ctxt->d & Undefined))
dde7e6d1 3491 return -1;
dde7e6d1 3492
9dac77fa 3493 if (!(ctxt->d & VendorSpecific) && ctxt->only_vendor_specific_insn)
d867162c
AK
3494 return -1;
3495
9dac77fa
AK
3496 if (mode == X86EMUL_MODE_PROT64 && (ctxt->d & Stack))
3497 ctxt->op_bytes = 8;
dde7e6d1 3498
9dac77fa 3499 if (ctxt->d & Op3264) {
7f9b4b75 3500 if (mode == X86EMUL_MODE_PROT64)
9dac77fa 3501 ctxt->op_bytes = 8;
7f9b4b75 3502 else
9dac77fa 3503 ctxt->op_bytes = 4;
7f9b4b75
AK
3504 }
3505
9dac77fa
AK
3506 if (ctxt->d & Sse)
3507 ctxt->op_bytes = 16;
1253791d 3508
dde7e6d1 3509 /* ModRM and SIB bytes. */
9dac77fa 3510 if (ctxt->d & ModRM) {
ef5d75cc 3511 rc = decode_modrm(ctxt, &memop);
9dac77fa
AK
3512 if (!ctxt->has_seg_override)
3513 set_seg_override(ctxt, ctxt->modrm_seg);
3514 } else if (ctxt->d & MemAbs)
ef5d75cc 3515 rc = decode_abs(ctxt, &memop);
dde7e6d1
AK
3516 if (rc != X86EMUL_CONTINUE)
3517 goto done;
3518
9dac77fa
AK
3519 if (!ctxt->has_seg_override)
3520 set_seg_override(ctxt, VCPU_SREG_DS);
dde7e6d1 3521
9dac77fa 3522 memop.addr.mem.seg = seg_override(ctxt);
dde7e6d1 3523
9dac77fa 3524 if (memop.type == OP_MEM && ctxt->ad_bytes != 8)
90de84f5 3525 memop.addr.mem.ea = (u32)memop.addr.mem.ea;
dde7e6d1 3526
dde7e6d1
AK
3527 /*
3528 * Decode and fetch the source operand: register, memory
3529 * or immediate.
3530 */
9dac77fa 3531 switch (ctxt->d & SrcMask) {
dde7e6d1
AK
3532 case SrcNone:
3533 break;
3534 case SrcReg:
9dac77fa 3535 decode_register_operand(ctxt, &ctxt->src, 0);
dde7e6d1
AK
3536 break;
3537 case SrcMem16:
2dbd0dd7 3538 memop.bytes = 2;
dde7e6d1
AK
3539 goto srcmem_common;
3540 case SrcMem32:
2dbd0dd7 3541 memop.bytes = 4;
dde7e6d1
AK
3542 goto srcmem_common;
3543 case SrcMem:
9dac77fa
AK
3544 memop.bytes = (ctxt->d & ByteOp) ? 1 :
3545 ctxt->op_bytes;
dde7e6d1 3546 srcmem_common:
9dac77fa
AK
3547 ctxt->src = memop;
3548 memopp = &ctxt->src;
dde7e6d1 3549 break;
b250e605 3550 case SrcImmU16:
9dac77fa 3551 rc = decode_imm(ctxt, &ctxt->src, 2, false);
39f21ee5 3552 break;
dde7e6d1 3553 case SrcImm:
9dac77fa 3554 rc = decode_imm(ctxt, &ctxt->src, imm_size(ctxt), true);
39f21ee5 3555 break;
dde7e6d1 3556 case SrcImmU:
9dac77fa 3557 rc = decode_imm(ctxt, &ctxt->src, imm_size(ctxt), false);
dde7e6d1
AK
3558 break;
3559 case SrcImmByte:
9dac77fa 3560 rc = decode_imm(ctxt, &ctxt->src, 1, true);
39f21ee5 3561 break;
dde7e6d1 3562 case SrcImmUByte:
9dac77fa 3563 rc = decode_imm(ctxt, &ctxt->src, 1, false);
dde7e6d1
AK
3564 break;
3565 case SrcAcc:
9dac77fa
AK
3566 ctxt->src.type = OP_REG;
3567 ctxt->src.bytes = (ctxt->d & ByteOp) ? 1 : ctxt->op_bytes;
3568 ctxt->src.addr.reg = &ctxt->regs[VCPU_REGS_RAX];
3569 fetch_register_operand(&ctxt->src);
dde7e6d1
AK
3570 break;
3571 case SrcOne:
9dac77fa
AK
3572 ctxt->src.bytes = 1;
3573 ctxt->src.val = 1;
dde7e6d1
AK
3574 break;
3575 case SrcSI:
9dac77fa
AK
3576 ctxt->src.type = OP_MEM;
3577 ctxt->src.bytes = (ctxt->d & ByteOp) ? 1 : ctxt->op_bytes;
3578 ctxt->src.addr.mem.ea =
3579 register_address(ctxt, ctxt->regs[VCPU_REGS_RSI]);
3580 ctxt->src.addr.mem.seg = seg_override(ctxt);
3581 ctxt->src.val = 0;
dde7e6d1
AK
3582 break;
3583 case SrcImmFAddr:
9dac77fa
AK
3584 ctxt->src.type = OP_IMM;
3585 ctxt->src.addr.mem.ea = ctxt->_eip;
3586 ctxt->src.bytes = ctxt->op_bytes + 2;
807941b1 3587 insn_fetch_arr(ctxt->src.valptr, ctxt->src.bytes, ctxt);
dde7e6d1
AK
3588 break;
3589 case SrcMemFAddr:
9dac77fa 3590 memop.bytes = ctxt->op_bytes + 2;
2dbd0dd7 3591 goto srcmem_common;
dde7e6d1 3592 break;
221192bd 3593 case SrcDX:
9dac77fa
AK
3594 ctxt->src.type = OP_REG;
3595 ctxt->src.bytes = 2;
3596 ctxt->src.addr.reg = &ctxt->regs[VCPU_REGS_RDX];
3597 fetch_register_operand(&ctxt->src);
221192bd 3598 break;
dde7e6d1
AK
3599 }
3600
39f21ee5
AK
3601 if (rc != X86EMUL_CONTINUE)
3602 goto done;
3603
dde7e6d1
AK
3604 /*
3605 * Decode and fetch the second source operand: register, memory
3606 * or immediate.
3607 */
9dac77fa 3608 switch (ctxt->d & Src2Mask) {
dde7e6d1
AK
3609 case Src2None:
3610 break;
3611 case Src2CL:
9dac77fa 3612 ctxt->src2.bytes = 1;
9be3be1f 3613 ctxt->src2.val = ctxt->regs[VCPU_REGS_RCX] & 0xff;
dde7e6d1
AK
3614 break;
3615 case Src2ImmByte:
9dac77fa 3616 rc = decode_imm(ctxt, &ctxt->src2, 1, true);
dde7e6d1
AK
3617 break;
3618 case Src2One:
9dac77fa
AK
3619 ctxt->src2.bytes = 1;
3620 ctxt->src2.val = 1;
dde7e6d1 3621 break;
7db41eb7 3622 case Src2Imm:
9dac77fa 3623 rc = decode_imm(ctxt, &ctxt->src2, imm_size(ctxt), true);
7db41eb7 3624 break;
dde7e6d1
AK
3625 }
3626
39f21ee5
AK
3627 if (rc != X86EMUL_CONTINUE)
3628 goto done;
3629
dde7e6d1 3630 /* Decode and fetch the destination operand: register or memory. */
9dac77fa 3631 switch (ctxt->d & DstMask) {
dde7e6d1 3632 case DstReg:
9dac77fa
AK
3633 decode_register_operand(ctxt, &ctxt->dst,
3634 ctxt->twobyte && (ctxt->b == 0xb6 || ctxt->b == 0xb7));
dde7e6d1 3635 break;
943858e2 3636 case DstImmUByte:
9dac77fa
AK
3637 ctxt->dst.type = OP_IMM;
3638 ctxt->dst.addr.mem.ea = ctxt->_eip;
3639 ctxt->dst.bytes = 1;
807941b1 3640 ctxt->dst.val = insn_fetch(u8, 1, ctxt);
943858e2 3641 break;
dde7e6d1
AK
3642 case DstMem:
3643 case DstMem64:
9dac77fa
AK
3644 ctxt->dst = memop;
3645 memopp = &ctxt->dst;
3646 if ((ctxt->d & DstMask) == DstMem64)
3647 ctxt->dst.bytes = 8;
dde7e6d1 3648 else
9dac77fa
AK
3649 ctxt->dst.bytes = (ctxt->d & ByteOp) ? 1 : ctxt->op_bytes;
3650 if (ctxt->d & BitOp)
3651 fetch_bit_operand(ctxt);
3652 ctxt->dst.orig_val = ctxt->dst.val;
dde7e6d1
AK
3653 break;
3654 case DstAcc:
9dac77fa
AK
3655 ctxt->dst.type = OP_REG;
3656 ctxt->dst.bytes = (ctxt->d & ByteOp) ? 1 : ctxt->op_bytes;
3657 ctxt->dst.addr.reg = &ctxt->regs[VCPU_REGS_RAX];
3658 fetch_register_operand(&ctxt->dst);
3659 ctxt->dst.orig_val = ctxt->dst.val;
dde7e6d1
AK
3660 break;
3661 case DstDI:
9dac77fa
AK
3662 ctxt->dst.type = OP_MEM;
3663 ctxt->dst.bytes = (ctxt->d & ByteOp) ? 1 : ctxt->op_bytes;
3664 ctxt->dst.addr.mem.ea =
3665 register_address(ctxt, ctxt->regs[VCPU_REGS_RDI]);
3666 ctxt->dst.addr.mem.seg = VCPU_SREG_ES;
3667 ctxt->dst.val = 0;
dde7e6d1 3668 break;
221192bd 3669 case DstDX:
9dac77fa
AK
3670 ctxt->dst.type = OP_REG;
3671 ctxt->dst.bytes = 2;
3672 ctxt->dst.addr.reg = &ctxt->regs[VCPU_REGS_RDX];
3673 fetch_register_operand(&ctxt->dst);
221192bd 3674 break;
36089fed
WY
3675 case ImplicitOps:
3676 /* Special instructions do their own operand decoding. */
3677 default:
9dac77fa 3678 ctxt->dst.type = OP_NONE; /* Disable writeback. */
cb16c348 3679 break;
dde7e6d1
AK
3680 }
3681
3682done:
9dac77fa
AK
3683 if (memopp && memopp->type == OP_MEM && ctxt->rip_relative)
3684 memopp->addr.mem.ea += ctxt->_eip;
cb16c348 3685
a0c0ab2f 3686 return (rc == X86EMUL_UNHANDLEABLE) ? EMULATION_FAILED : EMULATION_OK;
dde7e6d1
AK
3687}
3688
3e2f65d5
GN
3689static bool string_insn_completed(struct x86_emulate_ctxt *ctxt)
3690{
3e2f65d5
GN
3691 /* The second termination condition only applies for REPE
3692 * and REPNE. Test if the repeat string operation prefix is
3693 * REPE/REPZ or REPNE/REPNZ and if it's the case it tests the
3694 * corresponding termination condition according to:
3695 * - if REPE/REPZ and ZF = 0 then done
3696 * - if REPNE/REPNZ and ZF = 1 then done
3697 */
9dac77fa
AK
3698 if (((ctxt->b == 0xa6) || (ctxt->b == 0xa7) ||
3699 (ctxt->b == 0xae) || (ctxt->b == 0xaf))
3700 && (((ctxt->rep_prefix == REPE_PREFIX) &&
3e2f65d5 3701 ((ctxt->eflags & EFLG_ZF) == 0))
9dac77fa 3702 || ((ctxt->rep_prefix == REPNE_PREFIX) &&
3e2f65d5
GN
3703 ((ctxt->eflags & EFLG_ZF) == EFLG_ZF))))
3704 return true;
3705
3706 return false;
3707}
3708
7b105ca2 3709int x86_emulate_insn(struct x86_emulate_ctxt *ctxt)
8b4caf66 3710{
9aabc88f 3711 struct x86_emulate_ops *ops = ctxt->ops;
8b4caf66 3712 u64 msr_data;
1b30eaa8 3713 int rc = X86EMUL_CONTINUE;
9dac77fa 3714 int saved_dst_type = ctxt->dst.type;
8b4caf66 3715
9dac77fa 3716 ctxt->mem_read.pos = 0;
310b5d30 3717
9dac77fa 3718 if (ctxt->mode == X86EMUL_MODE_PROT64 && (ctxt->d & No64)) {
35d3d4a1 3719 rc = emulate_ud(ctxt);
1161624f
GN
3720 goto done;
3721 }
3722
d380a5e4 3723 /* LOCK prefix is allowed only with some instructions */
9dac77fa 3724 if (ctxt->lock_prefix && (!(ctxt->d & Lock) || ctxt->dst.type != OP_MEM)) {
35d3d4a1 3725 rc = emulate_ud(ctxt);
d380a5e4
GN
3726 goto done;
3727 }
3728
9dac77fa 3729 if ((ctxt->d & SrcMask) == SrcMemFAddr && ctxt->src.type != OP_MEM) {
35d3d4a1 3730 rc = emulate_ud(ctxt);
081bca0e
AK
3731 goto done;
3732 }
3733
9dac77fa 3734 if ((ctxt->d & Sse)
717746e3
AK
3735 && ((ops->get_cr(ctxt, 0) & X86_CR0_EM)
3736 || !(ops->get_cr(ctxt, 4) & X86_CR4_OSFXSR))) {
1253791d
AK
3737 rc = emulate_ud(ctxt);
3738 goto done;
3739 }
3740
9dac77fa 3741 if ((ctxt->d & Sse) && (ops->get_cr(ctxt, 0) & X86_CR0_TS)) {
1253791d
AK
3742 rc = emulate_nm(ctxt);
3743 goto done;
3744 }
3745
9dac77fa
AK
3746 if (unlikely(ctxt->guest_mode) && ctxt->intercept) {
3747 rc = emulator_check_intercept(ctxt, ctxt->intercept,
8a76d7f2 3748 X86_ICPT_PRE_EXCEPT);
c4f035c6
AK
3749 if (rc != X86EMUL_CONTINUE)
3750 goto done;
3751 }
3752
e92805ac 3753 /* Privileged instruction can be executed only in CPL=0 */
9dac77fa 3754 if ((ctxt->d & Priv) && ops->cpl(ctxt)) {
35d3d4a1 3755 rc = emulate_gp(ctxt, 0);
e92805ac
GN
3756 goto done;
3757 }
3758
8ea7d6ae 3759 /* Instruction can only be executed in protected mode */
9dac77fa 3760 if ((ctxt->d & Prot) && !(ctxt->mode & X86EMUL_MODE_PROT)) {
8ea7d6ae
JR
3761 rc = emulate_ud(ctxt);
3762 goto done;
3763 }
3764
d09beabd 3765 /* Do instruction specific permission checks */
9dac77fa
AK
3766 if (ctxt->check_perm) {
3767 rc = ctxt->check_perm(ctxt);
d09beabd
JR
3768 if (rc != X86EMUL_CONTINUE)
3769 goto done;
3770 }
3771
9dac77fa
AK
3772 if (unlikely(ctxt->guest_mode) && ctxt->intercept) {
3773 rc = emulator_check_intercept(ctxt, ctxt->intercept,
8a76d7f2 3774 X86_ICPT_POST_EXCEPT);
c4f035c6
AK
3775 if (rc != X86EMUL_CONTINUE)
3776 goto done;
3777 }
3778
9dac77fa 3779 if (ctxt->rep_prefix && (ctxt->d & String)) {
b9fa9d6b 3780 /* All REP prefixes have the same first termination condition */
9dac77fa
AK
3781 if (address_mask(ctxt, ctxt->regs[VCPU_REGS_RCX]) == 0) {
3782 ctxt->eip = ctxt->_eip;
b9fa9d6b
AK
3783 goto done;
3784 }
b9fa9d6b
AK
3785 }
3786
9dac77fa
AK
3787 if ((ctxt->src.type == OP_MEM) && !(ctxt->d & NoAccess)) {
3788 rc = segmented_read(ctxt, ctxt->src.addr.mem,
3789 ctxt->src.valptr, ctxt->src.bytes);
b60d513c 3790 if (rc != X86EMUL_CONTINUE)
8b4caf66 3791 goto done;
9dac77fa 3792 ctxt->src.orig_val64 = ctxt->src.val64;
8b4caf66
LV
3793 }
3794
9dac77fa
AK
3795 if (ctxt->src2.type == OP_MEM) {
3796 rc = segmented_read(ctxt, ctxt->src2.addr.mem,
3797 &ctxt->src2.val, ctxt->src2.bytes);
e35b7b9c
GN
3798 if (rc != X86EMUL_CONTINUE)
3799 goto done;
3800 }
3801
9dac77fa 3802 if ((ctxt->d & DstMask) == ImplicitOps)
8b4caf66
LV
3803 goto special_insn;
3804
3805
9dac77fa 3806 if ((ctxt->dst.type == OP_MEM) && !(ctxt->d & Mov)) {
69f55cb1 3807 /* optimisation - avoid slow emulated read if Mov */
9dac77fa
AK
3808 rc = segmented_read(ctxt, ctxt->dst.addr.mem,
3809 &ctxt->dst.val, ctxt->dst.bytes);
69f55cb1
GN
3810 if (rc != X86EMUL_CONTINUE)
3811 goto done;
038e51de 3812 }
9dac77fa 3813 ctxt->dst.orig_val = ctxt->dst.val;
038e51de 3814
018a98db
AK
3815special_insn:
3816
9dac77fa
AK
3817 if (unlikely(ctxt->guest_mode) && ctxt->intercept) {
3818 rc = emulator_check_intercept(ctxt, ctxt->intercept,
8a76d7f2 3819 X86_ICPT_POST_MEMACCESS);
c4f035c6
AK
3820 if (rc != X86EMUL_CONTINUE)
3821 goto done;
3822 }
3823
9dac77fa
AK
3824 if (ctxt->execute) {
3825 rc = ctxt->execute(ctxt);
ef65c889
AK
3826 if (rc != X86EMUL_CONTINUE)
3827 goto done;
3828 goto writeback;
3829 }
3830
9dac77fa 3831 if (ctxt->twobyte)
6aa8b732
AK
3832 goto twobyte_insn;
3833
9dac77fa 3834 switch (ctxt->b) {
0934ac9d 3835 case 0x06: /* push es */
7b105ca2 3836 rc = emulate_push_sreg(ctxt, VCPU_SREG_ES);
0934ac9d
MG
3837 break;
3838 case 0x07: /* pop es */
7b105ca2 3839 rc = emulate_pop_sreg(ctxt, VCPU_SREG_ES);
0934ac9d 3840 break;
0934ac9d 3841 case 0x0e: /* push cs */
7b105ca2 3842 rc = emulate_push_sreg(ctxt, VCPU_SREG_CS);
0934ac9d 3843 break;
0934ac9d 3844 case 0x16: /* push ss */
7b105ca2 3845 rc = emulate_push_sreg(ctxt, VCPU_SREG_SS);
0934ac9d
MG
3846 break;
3847 case 0x17: /* pop ss */
7b105ca2 3848 rc = emulate_pop_sreg(ctxt, VCPU_SREG_SS);
0934ac9d 3849 break;
0934ac9d 3850 case 0x1e: /* push ds */
7b105ca2 3851 rc = emulate_push_sreg(ctxt, VCPU_SREG_DS);
0934ac9d
MG
3852 break;
3853 case 0x1f: /* pop ds */
7b105ca2 3854 rc = emulate_pop_sreg(ctxt, VCPU_SREG_DS);
0934ac9d 3855 break;
33615aa9 3856 case 0x40 ... 0x47: /* inc r16/r32 */
9dac77fa 3857 emulate_1op("inc", ctxt->dst, ctxt->eflags);
33615aa9
AK
3858 break;
3859 case 0x48 ... 0x4f: /* dec r16/r32 */
9dac77fa 3860 emulate_1op("dec", ctxt->dst, ctxt->eflags);
33615aa9 3861 break;
6aa8b732 3862 case 0x63: /* movsxd */
8b4caf66 3863 if (ctxt->mode != X86EMUL_MODE_PROT64)
6aa8b732 3864 goto cannot_emulate;
9dac77fa 3865 ctxt->dst.val = (s32) ctxt->src.val;
6aa8b732 3866 break;
018a98db
AK
3867 case 0x6c: /* insb */
3868 case 0x6d: /* insw/insd */
9dac77fa 3869 ctxt->src.val = ctxt->regs[VCPU_REGS_RDX];
a13a63fa 3870 goto do_io_in;
018a98db
AK
3871 case 0x6e: /* outsb */
3872 case 0x6f: /* outsw/outsd */
9dac77fa 3873 ctxt->dst.val = ctxt->regs[VCPU_REGS_RDX];
a13a63fa 3874 goto do_io_out;
7972995b 3875 break;
b2833e3c 3876 case 0x70 ... 0x7f: /* jcc (short) */
9dac77fa
AK
3877 if (test_cc(ctxt->b, ctxt->eflags))
3878 jmp_rel(ctxt, ctxt->src.val);
018a98db 3879 break;
7e0b54b1 3880 case 0x8d: /* lea r16/r32, m */
9dac77fa 3881 ctxt->dst.val = ctxt->src.addr.mem.ea;
7e0b54b1 3882 break;
6aa8b732 3883 case 0x8f: /* pop (sole member of Grp1a) */
51187683 3884 rc = em_grp1a(ctxt);
6aa8b732 3885 break;
3d9e77df 3886 case 0x90 ... 0x97: /* nop / xchg reg, rax */
9dac77fa 3887 if (ctxt->dst.addr.reg == &ctxt->regs[VCPU_REGS_RAX])
34698d8c 3888 break;
e4f973ae
TY
3889 rc = em_xchg(ctxt);
3890 break;
e8b6fa70 3891 case 0x98: /* cbw/cwde/cdqe */
9dac77fa
AK
3892 switch (ctxt->op_bytes) {
3893 case 2: ctxt->dst.val = (s8)ctxt->dst.val; break;
3894 case 4: ctxt->dst.val = (s16)ctxt->dst.val; break;
3895 case 8: ctxt->dst.val = (s32)ctxt->dst.val; break;
e8b6fa70
WY
3896 }
3897 break;
018a98db 3898 case 0xc0 ... 0xc1:
51187683 3899 rc = em_grp2(ctxt);
018a98db 3900 break;
09b5f4d3 3901 case 0xc4: /* les */
7b105ca2 3902 rc = emulate_load_segment(ctxt, VCPU_SREG_ES);
09b5f4d3
WY
3903 break;
3904 case 0xc5: /* lds */
7b105ca2 3905 rc = emulate_load_segment(ctxt, VCPU_SREG_DS);
09b5f4d3 3906 break;
6e154e56 3907 case 0xcc: /* int3 */
5c5df76b
TY
3908 rc = emulate_int(ctxt, 3);
3909 break;
6e154e56 3910 case 0xcd: /* int n */
9dac77fa 3911 rc = emulate_int(ctxt, ctxt->src.val);
6e154e56
MG
3912 break;
3913 case 0xce: /* into */
5c5df76b
TY
3914 if (ctxt->eflags & EFLG_OF)
3915 rc = emulate_int(ctxt, 4);
6e154e56 3916 break;
018a98db 3917 case 0xd0 ... 0xd1: /* Grp2 */
51187683 3918 rc = em_grp2(ctxt);
018a98db
AK
3919 break;
3920 case 0xd2 ... 0xd3: /* Grp2 */
9dac77fa 3921 ctxt->src.val = ctxt->regs[VCPU_REGS_RCX];
51187683 3922 rc = em_grp2(ctxt);
018a98db 3923 break;
a6a3034c
MG
3924 case 0xe4: /* inb */
3925 case 0xe5: /* in */
cf8f70bf 3926 goto do_io_in;
a6a3034c
MG
3927 case 0xe6: /* outb */
3928 case 0xe7: /* out */
cf8f70bf 3929 goto do_io_out;
1a52e051 3930 case 0xe8: /* call (near) */ {
9dac77fa
AK
3931 long int rel = ctxt->src.val;
3932 ctxt->src.val = (unsigned long) ctxt->_eip;
3933 jmp_rel(ctxt, rel);
4487b3b4 3934 rc = em_push(ctxt);
8cdbd2c9 3935 break;
1a52e051
NK
3936 }
3937 case 0xe9: /* jmp rel */
db5b0762 3938 case 0xeb: /* jmp rel short */
9dac77fa
AK
3939 jmp_rel(ctxt, ctxt->src.val);
3940 ctxt->dst.type = OP_NONE; /* Disable writeback. */
1a52e051 3941 break;
a6a3034c
MG
3942 case 0xec: /* in al,dx */
3943 case 0xed: /* in (e/r)ax,dx */
cf8f70bf 3944 do_io_in:
9dac77fa
AK
3945 if (!pio_in_emulated(ctxt, ctxt->dst.bytes, ctxt->src.val,
3946 &ctxt->dst.val))
cf8f70bf
GN
3947 goto done; /* IO is needed */
3948 break;
ce7a0ad3
WY
3949 case 0xee: /* out dx,al */
3950 case 0xef: /* out dx,(e/r)ax */
cf8f70bf 3951 do_io_out:
9dac77fa
AK
3952 ops->pio_out_emulated(ctxt, ctxt->src.bytes, ctxt->dst.val,
3953 &ctxt->src.val, 1);
3954 ctxt->dst.type = OP_NONE; /* Disable writeback. */
e93f36bc 3955 break;
111de5d6 3956 case 0xf4: /* hlt */
6c3287f7 3957 ctxt->ops->halt(ctxt);
19fdfa0d 3958 break;
111de5d6
AK
3959 case 0xf5: /* cmc */
3960 /* complement carry flag from eflags reg */
3961 ctxt->eflags ^= EFLG_CF;
111de5d6 3962 break;
018a98db 3963 case 0xf6 ... 0xf7: /* Grp3 */
51187683 3964 rc = em_grp3(ctxt);
018a98db 3965 break;
111de5d6
AK
3966 case 0xf8: /* clc */
3967 ctxt->eflags &= ~EFLG_CF;
111de5d6 3968 break;
8744aa9a
MG
3969 case 0xf9: /* stc */
3970 ctxt->eflags |= EFLG_CF;
3971 break;
fb4616f4
MG
3972 case 0xfc: /* cld */
3973 ctxt->eflags &= ~EFLG_DF;
fb4616f4
MG
3974 break;
3975 case 0xfd: /* std */
3976 ctxt->eflags |= EFLG_DF;
fb4616f4 3977 break;
ea79849d 3978 case 0xfe: /* Grp4 */
51187683 3979 rc = em_grp45(ctxt);
018a98db 3980 break;
ea79849d 3981 case 0xff: /* Grp5 */
51187683
TY
3982 rc = em_grp45(ctxt);
3983 break;
91269b8f
AK
3984 default:
3985 goto cannot_emulate;
6aa8b732 3986 }
018a98db 3987
7d9ddaed
AK
3988 if (rc != X86EMUL_CONTINUE)
3989 goto done;
3990
018a98db 3991writeback:
adddcecf 3992 rc = writeback(ctxt);
1b30eaa8 3993 if (rc != X86EMUL_CONTINUE)
018a98db
AK
3994 goto done;
3995
5cd21917
GN
3996 /*
3997 * restore dst type in case the decoding will be reused
3998 * (happens for string instruction )
3999 */
9dac77fa 4000 ctxt->dst.type = saved_dst_type;
5cd21917 4001
9dac77fa
AK
4002 if ((ctxt->d & SrcMask) == SrcSI)
4003 string_addr_inc(ctxt, seg_override(ctxt),
4004 VCPU_REGS_RSI, &ctxt->src);
a682e354 4005
9dac77fa 4006 if ((ctxt->d & DstMask) == DstDI)
90de84f5 4007 string_addr_inc(ctxt, VCPU_SREG_ES, VCPU_REGS_RDI,
9dac77fa 4008 &ctxt->dst);
d9271123 4009
9dac77fa
AK
4010 if (ctxt->rep_prefix && (ctxt->d & String)) {
4011 struct read_cache *r = &ctxt->io_read;
4012 register_address_increment(ctxt, &ctxt->regs[VCPU_REGS_RCX], -1);
3e2f65d5 4013
d2ddd1c4
GN
4014 if (!string_insn_completed(ctxt)) {
4015 /*
4016 * Re-enter guest when pio read ahead buffer is empty
4017 * or, if it is not used, after each 1024 iteration.
4018 */
9dac77fa 4019 if ((r->end != 0 || ctxt->regs[VCPU_REGS_RCX] & 0x3ff) &&
d2ddd1c4
GN
4020 (r->end == 0 || r->end != r->pos)) {
4021 /*
4022 * Reset read cache. Usually happens before
4023 * decode, but since instruction is restarted
4024 * we have to do it here.
4025 */
9dac77fa 4026 ctxt->mem_read.end = 0;
d2ddd1c4
GN
4027 return EMULATION_RESTART;
4028 }
4029 goto done; /* skip rip writeback */
0fa6ccbd 4030 }
5cd21917 4031 }
d2ddd1c4 4032
9dac77fa 4033 ctxt->eip = ctxt->_eip;
018a98db
AK
4034
4035done:
da9cb575
AK
4036 if (rc == X86EMUL_PROPAGATE_FAULT)
4037 ctxt->have_exception = true;
775fde86
JR
4038 if (rc == X86EMUL_INTERCEPTED)
4039 return EMULATION_INTERCEPTED;
4040
d2ddd1c4 4041 return (rc == X86EMUL_UNHANDLEABLE) ? EMULATION_FAILED : EMULATION_OK;
6aa8b732
AK
4042
4043twobyte_insn:
9dac77fa 4044 switch (ctxt->b) {
018a98db 4045 case 0x09: /* wbinvd */
cfb22375 4046 (ctxt->ops->wbinvd)(ctxt);
f5f48ee1
SY
4047 break;
4048 case 0x08: /* invd */
018a98db
AK
4049 case 0x0d: /* GrpP (prefetch) */
4050 case 0x18: /* Grp16 (prefetch/nop) */
018a98db
AK
4051 break;
4052 case 0x20: /* mov cr, reg */
9dac77fa 4053 ctxt->dst.val = ops->get_cr(ctxt, ctxt->modrm_reg);
018a98db 4054 break;
6aa8b732 4055 case 0x21: /* mov from dr to reg */
9dac77fa 4056 ops->get_dr(ctxt, ctxt->modrm_reg, &ctxt->dst.val);
6aa8b732 4057 break;
018a98db 4058 case 0x22: /* mov reg, cr */
9dac77fa 4059 if (ops->set_cr(ctxt, ctxt->modrm_reg, ctxt->src.val)) {
54b8486f 4060 emulate_gp(ctxt, 0);
da9cb575 4061 rc = X86EMUL_PROPAGATE_FAULT;
0f12244f
GN
4062 goto done;
4063 }
9dac77fa 4064 ctxt->dst.type = OP_NONE;
018a98db 4065 break;
6aa8b732 4066 case 0x23: /* mov from reg to dr */
9dac77fa 4067 if (ops->set_dr(ctxt, ctxt->modrm_reg, ctxt->src.val &
338dbc97 4068 ((ctxt->mode == X86EMUL_MODE_PROT64) ?
717746e3 4069 ~0ULL : ~0U)) < 0) {
338dbc97 4070 /* #UD condition is already handled by the code above */
54b8486f 4071 emulate_gp(ctxt, 0);
da9cb575 4072 rc = X86EMUL_PROPAGATE_FAULT;
338dbc97
GN
4073 goto done;
4074 }
4075
9dac77fa 4076 ctxt->dst.type = OP_NONE; /* no writeback */
6aa8b732 4077 break;
018a98db
AK
4078 case 0x30:
4079 /* wrmsr */
9dac77fa
AK
4080 msr_data = (u32)ctxt->regs[VCPU_REGS_RAX]
4081 | ((u64)ctxt->regs[VCPU_REGS_RDX] << 32);
4082 if (ops->set_msr(ctxt, ctxt->regs[VCPU_REGS_RCX], msr_data)) {
54b8486f 4083 emulate_gp(ctxt, 0);
da9cb575 4084 rc = X86EMUL_PROPAGATE_FAULT;
fd525365 4085 goto done;
018a98db
AK
4086 }
4087 rc = X86EMUL_CONTINUE;
018a98db
AK
4088 break;
4089 case 0x32:
4090 /* rdmsr */
9dac77fa 4091 if (ops->get_msr(ctxt, ctxt->regs[VCPU_REGS_RCX], &msr_data)) {
54b8486f 4092 emulate_gp(ctxt, 0);
da9cb575 4093 rc = X86EMUL_PROPAGATE_FAULT;
fd525365 4094 goto done;
018a98db 4095 } else {
9dac77fa
AK
4096 ctxt->regs[VCPU_REGS_RAX] = (u32)msr_data;
4097 ctxt->regs[VCPU_REGS_RDX] = msr_data >> 32;
018a98db
AK
4098 }
4099 rc = X86EMUL_CONTINUE;
018a98db 4100 break;
6aa8b732 4101 case 0x40 ... 0x4f: /* cmov */
9dac77fa
AK
4102 ctxt->dst.val = ctxt->dst.orig_val = ctxt->src.val;
4103 if (!test_cc(ctxt->b, ctxt->eflags))
4104 ctxt->dst.type = OP_NONE; /* no writeback */
6aa8b732 4105 break;
b2833e3c 4106 case 0x80 ... 0x8f: /* jnz rel, etc*/
9dac77fa
AK
4107 if (test_cc(ctxt->b, ctxt->eflags))
4108 jmp_rel(ctxt, ctxt->src.val);
018a98db 4109 break;
ee45b58e 4110 case 0x90 ... 0x9f: /* setcc r/m8 */
9dac77fa 4111 ctxt->dst.val = test_cc(ctxt->b, ctxt->eflags);
ee45b58e 4112 break;
0934ac9d 4113 case 0xa0: /* push fs */
7b105ca2 4114 rc = emulate_push_sreg(ctxt, VCPU_SREG_FS);
0934ac9d
MG
4115 break;
4116 case 0xa1: /* pop fs */
7b105ca2 4117 rc = emulate_pop_sreg(ctxt, VCPU_SREG_FS);
0934ac9d 4118 break;
7de75248
NK
4119 case 0xa3:
4120 bt: /* bt */
9dac77fa 4121 ctxt->dst.type = OP_NONE;
e4e03ded 4122 /* only subword offset */
9dac77fa
AK
4123 ctxt->src.val &= (ctxt->dst.bytes << 3) - 1;
4124 emulate_2op_SrcV_nobyte("bt", ctxt->src, ctxt->dst, ctxt->eflags);
7de75248 4125 break;
9bf8ea42
GT
4126 case 0xa4: /* shld imm8, r, r/m */
4127 case 0xa5: /* shld cl, r, r/m */
9dac77fa 4128 emulate_2op_cl("shld", ctxt->src2, ctxt->src, ctxt->dst, ctxt->eflags);
9bf8ea42 4129 break;
0934ac9d 4130 case 0xa8: /* push gs */
7b105ca2 4131 rc = emulate_push_sreg(ctxt, VCPU_SREG_GS);
0934ac9d
MG
4132 break;
4133 case 0xa9: /* pop gs */
7b105ca2 4134 rc = emulate_pop_sreg(ctxt, VCPU_SREG_GS);
0934ac9d 4135 break;
7de75248
NK
4136 case 0xab:
4137 bts: /* bts */
9dac77fa 4138 emulate_2op_SrcV_nobyte("bts", ctxt->src, ctxt->dst, ctxt->eflags);
7de75248 4139 break;
9bf8ea42
GT
4140 case 0xac: /* shrd imm8, r, r/m */
4141 case 0xad: /* shrd cl, r, r/m */
9dac77fa 4142 emulate_2op_cl("shrd", ctxt->src2, ctxt->src, ctxt->dst, ctxt->eflags);
9bf8ea42 4143 break;
2a7c5b8b
GC
4144 case 0xae: /* clflush */
4145 break;
6aa8b732
AK
4146 case 0xb0 ... 0xb1: /* cmpxchg */
4147 /*
4148 * Save real source value, then compare EAX against
4149 * destination.
4150 */
9dac77fa
AK
4151 ctxt->src.orig_val = ctxt->src.val;
4152 ctxt->src.val = ctxt->regs[VCPU_REGS_RAX];
4153 emulate_2op_SrcV("cmp", ctxt->src, ctxt->dst, ctxt->eflags);
05f086f8 4154 if (ctxt->eflags & EFLG_ZF) {
6aa8b732 4155 /* Success: write back to memory. */
9dac77fa 4156 ctxt->dst.val = ctxt->src.orig_val;
6aa8b732
AK
4157 } else {
4158 /* Failure: write the value we saw to EAX. */
9dac77fa
AK
4159 ctxt->dst.type = OP_REG;
4160 ctxt->dst.addr.reg = (unsigned long *)&ctxt->regs[VCPU_REGS_RAX];
6aa8b732
AK
4161 }
4162 break;
09b5f4d3 4163 case 0xb2: /* lss */
7b105ca2 4164 rc = emulate_load_segment(ctxt, VCPU_SREG_SS);
09b5f4d3 4165 break;
6aa8b732
AK
4166 case 0xb3:
4167 btr: /* btr */
9dac77fa 4168 emulate_2op_SrcV_nobyte("btr", ctxt->src, ctxt->dst, ctxt->eflags);
6aa8b732 4169 break;
09b5f4d3 4170 case 0xb4: /* lfs */
7b105ca2 4171 rc = emulate_load_segment(ctxt, VCPU_SREG_FS);
09b5f4d3
WY
4172 break;
4173 case 0xb5: /* lgs */
7b105ca2 4174 rc = emulate_load_segment(ctxt, VCPU_SREG_GS);
09b5f4d3 4175 break;
6aa8b732 4176 case 0xb6 ... 0xb7: /* movzx */
9dac77fa
AK
4177 ctxt->dst.bytes = ctxt->op_bytes;
4178 ctxt->dst.val = (ctxt->d & ByteOp) ? (u8) ctxt->src.val
4179 : (u16) ctxt->src.val;
6aa8b732 4180 break;
6aa8b732 4181 case 0xba: /* Grp8 */
9dac77fa 4182 switch (ctxt->modrm_reg & 3) {
6aa8b732
AK
4183 case 0:
4184 goto bt;
4185 case 1:
4186 goto bts;
4187 case 2:
4188 goto btr;
4189 case 3:
4190 goto btc;
4191 }
4192 break;
7de75248
NK
4193 case 0xbb:
4194 btc: /* btc */
9dac77fa 4195 emulate_2op_SrcV_nobyte("btc", ctxt->src, ctxt->dst, ctxt->eflags);
7de75248 4196 break;
d9574a25
WY
4197 case 0xbc: { /* bsf */
4198 u8 zf;
4199 __asm__ ("bsf %2, %0; setz %1"
9dac77fa
AK
4200 : "=r"(ctxt->dst.val), "=q"(zf)
4201 : "r"(ctxt->src.val));
d9574a25
WY
4202 ctxt->eflags &= ~X86_EFLAGS_ZF;
4203 if (zf) {
4204 ctxt->eflags |= X86_EFLAGS_ZF;
9dac77fa 4205 ctxt->dst.type = OP_NONE; /* Disable writeback. */
d9574a25
WY
4206 }
4207 break;
4208 }
4209 case 0xbd: { /* bsr */
4210 u8 zf;
4211 __asm__ ("bsr %2, %0; setz %1"
9dac77fa
AK
4212 : "=r"(ctxt->dst.val), "=q"(zf)
4213 : "r"(ctxt->src.val));
d9574a25
WY
4214 ctxt->eflags &= ~X86_EFLAGS_ZF;
4215 if (zf) {
4216 ctxt->eflags |= X86_EFLAGS_ZF;
9dac77fa 4217 ctxt->dst.type = OP_NONE; /* Disable writeback. */
d9574a25
WY
4218 }
4219 break;
4220 }
6aa8b732 4221 case 0xbe ... 0xbf: /* movsx */
9dac77fa
AK
4222 ctxt->dst.bytes = ctxt->op_bytes;
4223 ctxt->dst.val = (ctxt->d & ByteOp) ? (s8) ctxt->src.val :
4224 (s16) ctxt->src.val;
6aa8b732 4225 break;
92f738a5 4226 case 0xc0 ... 0xc1: /* xadd */
9dac77fa 4227 emulate_2op_SrcV("add", ctxt->src, ctxt->dst, ctxt->eflags);
92f738a5 4228 /* Write back the register source. */
9dac77fa
AK
4229 ctxt->src.val = ctxt->dst.orig_val;
4230 write_register_operand(&ctxt->src);
92f738a5 4231 break;
a012e65a 4232 case 0xc3: /* movnti */
9dac77fa
AK
4233 ctxt->dst.bytes = ctxt->op_bytes;
4234 ctxt->dst.val = (ctxt->op_bytes == 4) ? (u32) ctxt->src.val :
4235 (u64) ctxt->src.val;
a012e65a 4236 break;
6aa8b732 4237 case 0xc7: /* Grp9 (cmpxchg8b) */
51187683 4238 rc = em_grp9(ctxt);
8cdbd2c9 4239 break;
91269b8f
AK
4240 default:
4241 goto cannot_emulate;
6aa8b732 4242 }
7d9ddaed
AK
4243
4244 if (rc != X86EMUL_CONTINUE)
4245 goto done;
4246
6aa8b732
AK
4247 goto writeback;
4248
4249cannot_emulate:
a0c0ab2f 4250 return EMULATION_FAILED;
6aa8b732 4251}