]> git.proxmox.com Git - mirror_ubuntu-bionic-kernel.git/blame - arch/x86/kvm/mmu.c
KVM: MMU: don't get free page number in the loop
[mirror_ubuntu-bionic-kernel.git] / arch / x86 / kvm / mmu.c
CommitLineData
6aa8b732
AK
1/*
2 * Kernel-based Virtual Machine driver for Linux
3 *
4 * This module enables machines with Intel VT-x extensions to run virtual
5 * machines without emulation or binary translation.
6 *
7 * MMU support
8 *
9 * Copyright (C) 2006 Qumranet, Inc.
221d059d 10 * Copyright 2010 Red Hat, Inc. and/or its affilates.
6aa8b732
AK
11 *
12 * Authors:
13 * Yaniv Kamay <yaniv@qumranet.com>
14 * Avi Kivity <avi@qumranet.com>
15 *
16 * This work is licensed under the terms of the GNU GPL, version 2. See
17 * the COPYING file in the top-level directory.
18 *
19 */
e495606d 20
1d737c8a 21#include "mmu.h"
836a1b3c 22#include "x86.h"
6de4f3ad 23#include "kvm_cache_regs.h"
e495606d 24
edf88417 25#include <linux/kvm_host.h>
6aa8b732
AK
26#include <linux/types.h>
27#include <linux/string.h>
6aa8b732
AK
28#include <linux/mm.h>
29#include <linux/highmem.h>
30#include <linux/module.h>
448353ca 31#include <linux/swap.h>
05da4558 32#include <linux/hugetlb.h>
2f333bcb 33#include <linux/compiler.h>
bc6678a3 34#include <linux/srcu.h>
5a0e3ad6 35#include <linux/slab.h>
bf998156 36#include <linux/uaccess.h>
6aa8b732 37
e495606d
AK
38#include <asm/page.h>
39#include <asm/cmpxchg.h>
4e542370 40#include <asm/io.h>
13673a90 41#include <asm/vmx.h>
6aa8b732 42
18552672
JR
43/*
44 * When setting this variable to true it enables Two-Dimensional-Paging
45 * where the hardware walks 2 page tables:
46 * 1. the guest-virtual to guest-physical
47 * 2. while doing 1. it walks guest-physical to host-physical
48 * If the hardware supports that we don't need to do shadow paging.
49 */
2f333bcb 50bool tdp_enabled = false;
18552672 51
37a7d8b0
AK
52#undef MMU_DEBUG
53
54#undef AUDIT
55
56#ifdef AUDIT
57static void kvm_mmu_audit(struct kvm_vcpu *vcpu, const char *msg);
58#else
59static void kvm_mmu_audit(struct kvm_vcpu *vcpu, const char *msg) {}
60#endif
61
62#ifdef MMU_DEBUG
63
64#define pgprintk(x...) do { if (dbg) printk(x); } while (0)
65#define rmap_printk(x...) do { if (dbg) printk(x); } while (0)
66
67#else
68
69#define pgprintk(x...) do { } while (0)
70#define rmap_printk(x...) do { } while (0)
71
72#endif
73
74#if defined(MMU_DEBUG) || defined(AUDIT)
6ada8cca
AK
75static int dbg = 0;
76module_param(dbg, bool, 0644);
37a7d8b0 77#endif
6aa8b732 78
582801a9
MT
79static int oos_shadow = 1;
80module_param(oos_shadow, bool, 0644);
81
d6c69ee9
YD
82#ifndef MMU_DEBUG
83#define ASSERT(x) do { } while (0)
84#else
6aa8b732
AK
85#define ASSERT(x) \
86 if (!(x)) { \
87 printk(KERN_WARNING "assertion failed %s:%d: %s\n", \
88 __FILE__, __LINE__, #x); \
89 }
d6c69ee9 90#endif
6aa8b732 91
6aa8b732
AK
92#define PT_FIRST_AVAIL_BITS_SHIFT 9
93#define PT64_SECOND_AVAIL_BITS_SHIFT 52
94
6aa8b732
AK
95#define VALID_PAGE(x) ((x) != INVALID_PAGE)
96
97#define PT64_LEVEL_BITS 9
98
99#define PT64_LEVEL_SHIFT(level) \
d77c26fc 100 (PAGE_SHIFT + (level - 1) * PT64_LEVEL_BITS)
6aa8b732
AK
101
102#define PT64_LEVEL_MASK(level) \
103 (((1ULL << PT64_LEVEL_BITS) - 1) << PT64_LEVEL_SHIFT(level))
104
105#define PT64_INDEX(address, level)\
106 (((address) >> PT64_LEVEL_SHIFT(level)) & ((1 << PT64_LEVEL_BITS) - 1))
107
108
109#define PT32_LEVEL_BITS 10
110
111#define PT32_LEVEL_SHIFT(level) \
d77c26fc 112 (PAGE_SHIFT + (level - 1) * PT32_LEVEL_BITS)
6aa8b732
AK
113
114#define PT32_LEVEL_MASK(level) \
115 (((1ULL << PT32_LEVEL_BITS) - 1) << PT32_LEVEL_SHIFT(level))
e04da980
JR
116#define PT32_LVL_OFFSET_MASK(level) \
117 (PT32_BASE_ADDR_MASK & ((1ULL << (PAGE_SHIFT + (((level) - 1) \
118 * PT32_LEVEL_BITS))) - 1))
6aa8b732
AK
119
120#define PT32_INDEX(address, level)\
121 (((address) >> PT32_LEVEL_SHIFT(level)) & ((1 << PT32_LEVEL_BITS) - 1))
122
123
27aba766 124#define PT64_BASE_ADDR_MASK (((1ULL << 52) - 1) & ~(u64)(PAGE_SIZE-1))
6aa8b732
AK
125#define PT64_DIR_BASE_ADDR_MASK \
126 (PT64_BASE_ADDR_MASK & ~((1ULL << (PAGE_SHIFT + PT64_LEVEL_BITS)) - 1))
e04da980
JR
127#define PT64_LVL_ADDR_MASK(level) \
128 (PT64_BASE_ADDR_MASK & ~((1ULL << (PAGE_SHIFT + (((level) - 1) \
129 * PT64_LEVEL_BITS))) - 1))
130#define PT64_LVL_OFFSET_MASK(level) \
131 (PT64_BASE_ADDR_MASK & ((1ULL << (PAGE_SHIFT + (((level) - 1) \
132 * PT64_LEVEL_BITS))) - 1))
6aa8b732
AK
133
134#define PT32_BASE_ADDR_MASK PAGE_MASK
135#define PT32_DIR_BASE_ADDR_MASK \
136 (PAGE_MASK & ~((1ULL << (PAGE_SHIFT + PT32_LEVEL_BITS)) - 1))
e04da980
JR
137#define PT32_LVL_ADDR_MASK(level) \
138 (PAGE_MASK & ~((1ULL << (PAGE_SHIFT + (((level) - 1) \
139 * PT32_LEVEL_BITS))) - 1))
6aa8b732 140
79539cec
AK
141#define PT64_PERM_MASK (PT_PRESENT_MASK | PT_WRITABLE_MASK | PT_USER_MASK \
142 | PT64_NX_MASK)
6aa8b732 143
cd4a4e53
AK
144#define RMAP_EXT 4
145
fe135d2c
AK
146#define ACC_EXEC_MASK 1
147#define ACC_WRITE_MASK PT_WRITABLE_MASK
148#define ACC_USER_MASK PT_USER_MASK
149#define ACC_ALL (ACC_EXEC_MASK | ACC_WRITE_MASK | ACC_USER_MASK)
150
90bb6fc5
AK
151#include <trace/events/kvm.h>
152
07420171
AK
153#define CREATE_TRACE_POINTS
154#include "mmutrace.h"
155
1403283a
IE
156#define SPTE_HOST_WRITEABLE (1ULL << PT_FIRST_AVAIL_BITS_SHIFT)
157
135f8c2b
AK
158#define SHADOW_PT_INDEX(addr, level) PT64_INDEX(addr, level)
159
cd4a4e53 160struct kvm_rmap_desc {
d555c333 161 u64 *sptes[RMAP_EXT];
cd4a4e53
AK
162 struct kvm_rmap_desc *more;
163};
164
2d11123a
AK
165struct kvm_shadow_walk_iterator {
166 u64 addr;
167 hpa_t shadow_addr;
168 int level;
169 u64 *sptep;
170 unsigned index;
171};
172
173#define for_each_shadow_entry(_vcpu, _addr, _walker) \
174 for (shadow_walk_init(&(_walker), _vcpu, _addr); \
175 shadow_walk_okay(&(_walker)); \
176 shadow_walk_next(&(_walker)))
177
6b18493d 178typedef int (*mmu_parent_walk_fn) (struct kvm_mmu_page *sp);
ad8cfbe3 179
b5a33a75
AK
180static struct kmem_cache *pte_chain_cache;
181static struct kmem_cache *rmap_desc_cache;
d3d25b04 182static struct kmem_cache *mmu_page_header_cache;
b5a33a75 183
c7addb90
AK
184static u64 __read_mostly shadow_trap_nonpresent_pte;
185static u64 __read_mostly shadow_notrap_nonpresent_pte;
7b52345e
SY
186static u64 __read_mostly shadow_base_present_pte;
187static u64 __read_mostly shadow_nx_mask;
188static u64 __read_mostly shadow_x_mask; /* mutual exclusive with nx_mask */
189static u64 __read_mostly shadow_user_mask;
190static u64 __read_mostly shadow_accessed_mask;
191static u64 __read_mostly shadow_dirty_mask;
c7addb90 192
82725b20
DE
193static inline u64 rsvd_bits(int s, int e)
194{
195 return ((1ULL << (e - s + 1)) - 1) << s;
196}
197
c7addb90
AK
198void kvm_mmu_set_nonpresent_ptes(u64 trap_pte, u64 notrap_pte)
199{
200 shadow_trap_nonpresent_pte = trap_pte;
201 shadow_notrap_nonpresent_pte = notrap_pte;
202}
203EXPORT_SYMBOL_GPL(kvm_mmu_set_nonpresent_ptes);
204
7b52345e
SY
205void kvm_mmu_set_base_ptes(u64 base_pte)
206{
207 shadow_base_present_pte = base_pte;
208}
209EXPORT_SYMBOL_GPL(kvm_mmu_set_base_ptes);
210
211void kvm_mmu_set_mask_ptes(u64 user_mask, u64 accessed_mask,
4b12f0de 212 u64 dirty_mask, u64 nx_mask, u64 x_mask)
7b52345e
SY
213{
214 shadow_user_mask = user_mask;
215 shadow_accessed_mask = accessed_mask;
216 shadow_dirty_mask = dirty_mask;
217 shadow_nx_mask = nx_mask;
218 shadow_x_mask = x_mask;
219}
220EXPORT_SYMBOL_GPL(kvm_mmu_set_mask_ptes);
221
3dbe1415 222static bool is_write_protection(struct kvm_vcpu *vcpu)
6aa8b732 223{
4d4ec087 224 return kvm_read_cr0_bits(vcpu, X86_CR0_WP);
6aa8b732
AK
225}
226
227static int is_cpuid_PSE36(void)
228{
229 return 1;
230}
231
73b1087e
AK
232static int is_nx(struct kvm_vcpu *vcpu)
233{
f6801dff 234 return vcpu->arch.efer & EFER_NX;
73b1087e
AK
235}
236
c7addb90
AK
237static int is_shadow_present_pte(u64 pte)
238{
c7addb90
AK
239 return pte != shadow_trap_nonpresent_pte
240 && pte != shadow_notrap_nonpresent_pte;
241}
242
05da4558
MT
243static int is_large_pte(u64 pte)
244{
245 return pte & PT_PAGE_SIZE_MASK;
246}
247
8dae4445 248static int is_writable_pte(unsigned long pte)
6aa8b732
AK
249{
250 return pte & PT_WRITABLE_MASK;
251}
252
43a3795a 253static int is_dirty_gpte(unsigned long pte)
e3c5e7ec 254{
439e218a 255 return pte & PT_DIRTY_MASK;
e3c5e7ec
AK
256}
257
43a3795a 258static int is_rmap_spte(u64 pte)
cd4a4e53 259{
4b1a80fa 260 return is_shadow_present_pte(pte);
cd4a4e53
AK
261}
262
776e6633
MT
263static int is_last_spte(u64 pte, int level)
264{
265 if (level == PT_PAGE_TABLE_LEVEL)
266 return 1;
852e3c19 267 if (is_large_pte(pte))
776e6633
MT
268 return 1;
269 return 0;
270}
271
35149e21 272static pfn_t spte_to_pfn(u64 pte)
0b49ea86 273{
35149e21 274 return (pte & PT64_BASE_ADDR_MASK) >> PAGE_SHIFT;
0b49ea86
AK
275}
276
da928521
AK
277static gfn_t pse36_gfn_delta(u32 gpte)
278{
279 int shift = 32 - PT32_DIR_PSE36_SHIFT - PAGE_SHIFT;
280
281 return (gpte & PT32_DIR_PSE36_MASK) << shift;
282}
283
d555c333 284static void __set_spte(u64 *sptep, u64 spte)
e663ee64
AK
285{
286#ifdef CONFIG_X86_64
287 set_64bit((unsigned long *)sptep, spte);
288#else
289 set_64bit((unsigned long long *)sptep, spte);
290#endif
291}
292
e2dec939 293static int mmu_topup_memory_cache(struct kvm_mmu_memory_cache *cache,
2e3e5882 294 struct kmem_cache *base_cache, int min)
714b93da
AK
295{
296 void *obj;
297
298 if (cache->nobjs >= min)
e2dec939 299 return 0;
714b93da 300 while (cache->nobjs < ARRAY_SIZE(cache->objects)) {
2e3e5882 301 obj = kmem_cache_zalloc(base_cache, GFP_KERNEL);
714b93da 302 if (!obj)
e2dec939 303 return -ENOMEM;
714b93da
AK
304 cache->objects[cache->nobjs++] = obj;
305 }
e2dec939 306 return 0;
714b93da
AK
307}
308
e8ad9a70
XG
309static void mmu_free_memory_cache(struct kvm_mmu_memory_cache *mc,
310 struct kmem_cache *cache)
714b93da
AK
311{
312 while (mc->nobjs)
e8ad9a70 313 kmem_cache_free(cache, mc->objects[--mc->nobjs]);
714b93da
AK
314}
315
c1158e63 316static int mmu_topup_memory_cache_page(struct kvm_mmu_memory_cache *cache,
2e3e5882 317 int min)
c1158e63
AK
318{
319 struct page *page;
320
321 if (cache->nobjs >= min)
322 return 0;
323 while (cache->nobjs < ARRAY_SIZE(cache->objects)) {
2e3e5882 324 page = alloc_page(GFP_KERNEL);
c1158e63
AK
325 if (!page)
326 return -ENOMEM;
c1158e63
AK
327 cache->objects[cache->nobjs++] = page_address(page);
328 }
329 return 0;
330}
331
332static void mmu_free_memory_cache_page(struct kvm_mmu_memory_cache *mc)
333{
334 while (mc->nobjs)
c4d198d5 335 free_page((unsigned long)mc->objects[--mc->nobjs]);
c1158e63
AK
336}
337
2e3e5882 338static int mmu_topup_memory_caches(struct kvm_vcpu *vcpu)
714b93da 339{
e2dec939
AK
340 int r;
341
ad312c7c 342 r = mmu_topup_memory_cache(&vcpu->arch.mmu_pte_chain_cache,
2e3e5882 343 pte_chain_cache, 4);
e2dec939
AK
344 if (r)
345 goto out;
ad312c7c 346 r = mmu_topup_memory_cache(&vcpu->arch.mmu_rmap_desc_cache,
c41ef344 347 rmap_desc_cache, 4);
d3d25b04
AK
348 if (r)
349 goto out;
ad312c7c 350 r = mmu_topup_memory_cache_page(&vcpu->arch.mmu_page_cache, 8);
d3d25b04
AK
351 if (r)
352 goto out;
ad312c7c 353 r = mmu_topup_memory_cache(&vcpu->arch.mmu_page_header_cache,
2e3e5882 354 mmu_page_header_cache, 4);
e2dec939
AK
355out:
356 return r;
714b93da
AK
357}
358
359static void mmu_free_memory_caches(struct kvm_vcpu *vcpu)
360{
e8ad9a70
XG
361 mmu_free_memory_cache(&vcpu->arch.mmu_pte_chain_cache, pte_chain_cache);
362 mmu_free_memory_cache(&vcpu->arch.mmu_rmap_desc_cache, rmap_desc_cache);
ad312c7c 363 mmu_free_memory_cache_page(&vcpu->arch.mmu_page_cache);
e8ad9a70
XG
364 mmu_free_memory_cache(&vcpu->arch.mmu_page_header_cache,
365 mmu_page_header_cache);
714b93da
AK
366}
367
368static void *mmu_memory_cache_alloc(struct kvm_mmu_memory_cache *mc,
369 size_t size)
370{
371 void *p;
372
373 BUG_ON(!mc->nobjs);
374 p = mc->objects[--mc->nobjs];
714b93da
AK
375 return p;
376}
377
714b93da
AK
378static struct kvm_pte_chain *mmu_alloc_pte_chain(struct kvm_vcpu *vcpu)
379{
ad312c7c 380 return mmu_memory_cache_alloc(&vcpu->arch.mmu_pte_chain_cache,
714b93da
AK
381 sizeof(struct kvm_pte_chain));
382}
383
90cb0529 384static void mmu_free_pte_chain(struct kvm_pte_chain *pc)
714b93da 385{
e8ad9a70 386 kmem_cache_free(pte_chain_cache, pc);
714b93da
AK
387}
388
389static struct kvm_rmap_desc *mmu_alloc_rmap_desc(struct kvm_vcpu *vcpu)
390{
ad312c7c 391 return mmu_memory_cache_alloc(&vcpu->arch.mmu_rmap_desc_cache,
714b93da
AK
392 sizeof(struct kvm_rmap_desc));
393}
394
90cb0529 395static void mmu_free_rmap_desc(struct kvm_rmap_desc *rd)
714b93da 396{
e8ad9a70 397 kmem_cache_free(rmap_desc_cache, rd);
714b93da
AK
398}
399
2032a93d
LJ
400static gfn_t kvm_mmu_page_get_gfn(struct kvm_mmu_page *sp, int index)
401{
402 if (!sp->role.direct)
403 return sp->gfns[index];
404
405 return sp->gfn + (index << ((sp->role.level - 1) * PT64_LEVEL_BITS));
406}
407
408static void kvm_mmu_page_set_gfn(struct kvm_mmu_page *sp, int index, gfn_t gfn)
409{
410 if (sp->role.direct)
411 BUG_ON(gfn != kvm_mmu_page_get_gfn(sp, index));
412 else
413 sp->gfns[index] = gfn;
414}
415
05da4558
MT
416/*
417 * Return the pointer to the largepage write count for a given
418 * gfn, handling slots that are not large page aligned.
419 */
d25797b2
JR
420static int *slot_largepage_idx(gfn_t gfn,
421 struct kvm_memory_slot *slot,
422 int level)
05da4558
MT
423{
424 unsigned long idx;
425
d25797b2
JR
426 idx = (gfn / KVM_PAGES_PER_HPAGE(level)) -
427 (slot->base_gfn / KVM_PAGES_PER_HPAGE(level));
428 return &slot->lpage_info[level - 2][idx].write_count;
05da4558
MT
429}
430
431static void account_shadowed(struct kvm *kvm, gfn_t gfn)
432{
d25797b2 433 struct kvm_memory_slot *slot;
05da4558 434 int *write_count;
d25797b2 435 int i;
05da4558 436
2843099f 437 gfn = unalias_gfn(kvm, gfn);
d25797b2
JR
438
439 slot = gfn_to_memslot_unaliased(kvm, gfn);
440 for (i = PT_DIRECTORY_LEVEL;
441 i < PT_PAGE_TABLE_LEVEL + KVM_NR_PAGE_SIZES; ++i) {
442 write_count = slot_largepage_idx(gfn, slot, i);
443 *write_count += 1;
444 }
05da4558
MT
445}
446
447static void unaccount_shadowed(struct kvm *kvm, gfn_t gfn)
448{
d25797b2 449 struct kvm_memory_slot *slot;
05da4558 450 int *write_count;
d25797b2 451 int i;
05da4558 452
2843099f 453 gfn = unalias_gfn(kvm, gfn);
77a1a715 454 slot = gfn_to_memslot_unaliased(kvm, gfn);
d25797b2
JR
455 for (i = PT_DIRECTORY_LEVEL;
456 i < PT_PAGE_TABLE_LEVEL + KVM_NR_PAGE_SIZES; ++i) {
d25797b2
JR
457 write_count = slot_largepage_idx(gfn, slot, i);
458 *write_count -= 1;
459 WARN_ON(*write_count < 0);
460 }
05da4558
MT
461}
462
d25797b2
JR
463static int has_wrprotected_page(struct kvm *kvm,
464 gfn_t gfn,
465 int level)
05da4558 466{
2843099f 467 struct kvm_memory_slot *slot;
05da4558
MT
468 int *largepage_idx;
469
2843099f
IE
470 gfn = unalias_gfn(kvm, gfn);
471 slot = gfn_to_memslot_unaliased(kvm, gfn);
05da4558 472 if (slot) {
d25797b2 473 largepage_idx = slot_largepage_idx(gfn, slot, level);
05da4558
MT
474 return *largepage_idx;
475 }
476
477 return 1;
478}
479
d25797b2 480static int host_mapping_level(struct kvm *kvm, gfn_t gfn)
05da4558 481{
8f0b1ab6 482 unsigned long page_size;
d25797b2 483 int i, ret = 0;
05da4558 484
8f0b1ab6 485 page_size = kvm_host_page_size(kvm, gfn);
05da4558 486
d25797b2
JR
487 for (i = PT_PAGE_TABLE_LEVEL;
488 i < (PT_PAGE_TABLE_LEVEL + KVM_NR_PAGE_SIZES); ++i) {
489 if (page_size >= KVM_HPAGE_SIZE(i))
490 ret = i;
491 else
492 break;
493 }
494
4c2155ce 495 return ret;
05da4558
MT
496}
497
d25797b2 498static int mapping_level(struct kvm_vcpu *vcpu, gfn_t large_gfn)
05da4558
MT
499{
500 struct kvm_memory_slot *slot;
878403b7 501 int host_level, level, max_level;
05da4558
MT
502
503 slot = gfn_to_memslot(vcpu->kvm, large_gfn);
504 if (slot && slot->dirty_bitmap)
d25797b2 505 return PT_PAGE_TABLE_LEVEL;
05da4558 506
d25797b2
JR
507 host_level = host_mapping_level(vcpu->kvm, large_gfn);
508
509 if (host_level == PT_PAGE_TABLE_LEVEL)
510 return host_level;
511
878403b7
SY
512 max_level = kvm_x86_ops->get_lpage_level() < host_level ?
513 kvm_x86_ops->get_lpage_level() : host_level;
514
515 for (level = PT_DIRECTORY_LEVEL; level <= max_level; ++level)
d25797b2
JR
516 if (has_wrprotected_page(vcpu->kvm, large_gfn, level))
517 break;
d25797b2
JR
518
519 return level - 1;
05da4558
MT
520}
521
290fc38d
IE
522/*
523 * Take gfn and return the reverse mapping to it.
524 * Note: gfn must be unaliased before this function get called
525 */
526
44ad9944 527static unsigned long *gfn_to_rmap(struct kvm *kvm, gfn_t gfn, int level)
290fc38d
IE
528{
529 struct kvm_memory_slot *slot;
05da4558 530 unsigned long idx;
290fc38d
IE
531
532 slot = gfn_to_memslot(kvm, gfn);
44ad9944 533 if (likely(level == PT_PAGE_TABLE_LEVEL))
05da4558
MT
534 return &slot->rmap[gfn - slot->base_gfn];
535
44ad9944
JR
536 idx = (gfn / KVM_PAGES_PER_HPAGE(level)) -
537 (slot->base_gfn / KVM_PAGES_PER_HPAGE(level));
05da4558 538
44ad9944 539 return &slot->lpage_info[level - 2][idx].rmap_pde;
290fc38d
IE
540}
541
cd4a4e53
AK
542/*
543 * Reverse mapping data structures:
544 *
290fc38d
IE
545 * If rmapp bit zero is zero, then rmapp point to the shadw page table entry
546 * that points to page_address(page).
cd4a4e53 547 *
290fc38d
IE
548 * If rmapp bit zero is one, (then rmap & ~1) points to a struct kvm_rmap_desc
549 * containing more mappings.
53a27b39
MT
550 *
551 * Returns the number of rmap entries before the spte was added or zero if
552 * the spte was not added.
553 *
cd4a4e53 554 */
44ad9944 555static int rmap_add(struct kvm_vcpu *vcpu, u64 *spte, gfn_t gfn)
cd4a4e53 556{
4db35314 557 struct kvm_mmu_page *sp;
cd4a4e53 558 struct kvm_rmap_desc *desc;
290fc38d 559 unsigned long *rmapp;
53a27b39 560 int i, count = 0;
cd4a4e53 561
43a3795a 562 if (!is_rmap_spte(*spte))
53a27b39 563 return count;
290fc38d 564 gfn = unalias_gfn(vcpu->kvm, gfn);
4db35314 565 sp = page_header(__pa(spte));
2032a93d 566 kvm_mmu_page_set_gfn(sp, spte - sp->spt, gfn);
44ad9944 567 rmapp = gfn_to_rmap(vcpu->kvm, gfn, sp->role.level);
290fc38d 568 if (!*rmapp) {
cd4a4e53 569 rmap_printk("rmap_add: %p %llx 0->1\n", spte, *spte);
290fc38d
IE
570 *rmapp = (unsigned long)spte;
571 } else if (!(*rmapp & 1)) {
cd4a4e53 572 rmap_printk("rmap_add: %p %llx 1->many\n", spte, *spte);
714b93da 573 desc = mmu_alloc_rmap_desc(vcpu);
d555c333
AK
574 desc->sptes[0] = (u64 *)*rmapp;
575 desc->sptes[1] = spte;
290fc38d 576 *rmapp = (unsigned long)desc | 1;
cd4a4e53
AK
577 } else {
578 rmap_printk("rmap_add: %p %llx many->many\n", spte, *spte);
290fc38d 579 desc = (struct kvm_rmap_desc *)(*rmapp & ~1ul);
d555c333 580 while (desc->sptes[RMAP_EXT-1] && desc->more) {
cd4a4e53 581 desc = desc->more;
53a27b39
MT
582 count += RMAP_EXT;
583 }
d555c333 584 if (desc->sptes[RMAP_EXT-1]) {
714b93da 585 desc->more = mmu_alloc_rmap_desc(vcpu);
cd4a4e53
AK
586 desc = desc->more;
587 }
d555c333 588 for (i = 0; desc->sptes[i]; ++i)
cd4a4e53 589 ;
d555c333 590 desc->sptes[i] = spte;
cd4a4e53 591 }
53a27b39 592 return count;
cd4a4e53
AK
593}
594
290fc38d 595static void rmap_desc_remove_entry(unsigned long *rmapp,
cd4a4e53
AK
596 struct kvm_rmap_desc *desc,
597 int i,
598 struct kvm_rmap_desc *prev_desc)
599{
600 int j;
601
d555c333 602 for (j = RMAP_EXT - 1; !desc->sptes[j] && j > i; --j)
cd4a4e53 603 ;
d555c333
AK
604 desc->sptes[i] = desc->sptes[j];
605 desc->sptes[j] = NULL;
cd4a4e53
AK
606 if (j != 0)
607 return;
608 if (!prev_desc && !desc->more)
d555c333 609 *rmapp = (unsigned long)desc->sptes[0];
cd4a4e53
AK
610 else
611 if (prev_desc)
612 prev_desc->more = desc->more;
613 else
290fc38d 614 *rmapp = (unsigned long)desc->more | 1;
90cb0529 615 mmu_free_rmap_desc(desc);
cd4a4e53
AK
616}
617
290fc38d 618static void rmap_remove(struct kvm *kvm, u64 *spte)
cd4a4e53 619{
cd4a4e53
AK
620 struct kvm_rmap_desc *desc;
621 struct kvm_rmap_desc *prev_desc;
4db35314 622 struct kvm_mmu_page *sp;
35149e21 623 pfn_t pfn;
2032a93d 624 gfn_t gfn;
290fc38d 625 unsigned long *rmapp;
cd4a4e53
AK
626 int i;
627
43a3795a 628 if (!is_rmap_spte(*spte))
cd4a4e53 629 return;
4db35314 630 sp = page_header(__pa(spte));
35149e21 631 pfn = spte_to_pfn(*spte);
7b52345e 632 if (*spte & shadow_accessed_mask)
35149e21 633 kvm_set_pfn_accessed(pfn);
8dae4445 634 if (is_writable_pte(*spte))
acb66dd0 635 kvm_set_pfn_dirty(pfn);
2032a93d
LJ
636 gfn = kvm_mmu_page_get_gfn(sp, spte - sp->spt);
637 rmapp = gfn_to_rmap(kvm, gfn, sp->role.level);
290fc38d 638 if (!*rmapp) {
cd4a4e53
AK
639 printk(KERN_ERR "rmap_remove: %p %llx 0->BUG\n", spte, *spte);
640 BUG();
290fc38d 641 } else if (!(*rmapp & 1)) {
cd4a4e53 642 rmap_printk("rmap_remove: %p %llx 1->0\n", spte, *spte);
290fc38d 643 if ((u64 *)*rmapp != spte) {
cd4a4e53
AK
644 printk(KERN_ERR "rmap_remove: %p %llx 1->BUG\n",
645 spte, *spte);
646 BUG();
647 }
290fc38d 648 *rmapp = 0;
cd4a4e53
AK
649 } else {
650 rmap_printk("rmap_remove: %p %llx many->many\n", spte, *spte);
290fc38d 651 desc = (struct kvm_rmap_desc *)(*rmapp & ~1ul);
cd4a4e53
AK
652 prev_desc = NULL;
653 while (desc) {
d555c333
AK
654 for (i = 0; i < RMAP_EXT && desc->sptes[i]; ++i)
655 if (desc->sptes[i] == spte) {
290fc38d 656 rmap_desc_remove_entry(rmapp,
714b93da 657 desc, i,
cd4a4e53
AK
658 prev_desc);
659 return;
660 }
661 prev_desc = desc;
662 desc = desc->more;
663 }
186a3e52 664 pr_err("rmap_remove: %p %llx many->many\n", spte, *spte);
cd4a4e53
AK
665 BUG();
666 }
667}
668
98348e95 669static u64 *rmap_next(struct kvm *kvm, unsigned long *rmapp, u64 *spte)
374cbac0 670{
374cbac0 671 struct kvm_rmap_desc *desc;
98348e95
IE
672 u64 *prev_spte;
673 int i;
674
675 if (!*rmapp)
676 return NULL;
677 else if (!(*rmapp & 1)) {
678 if (!spte)
679 return (u64 *)*rmapp;
680 return NULL;
681 }
682 desc = (struct kvm_rmap_desc *)(*rmapp & ~1ul);
98348e95
IE
683 prev_spte = NULL;
684 while (desc) {
d555c333 685 for (i = 0; i < RMAP_EXT && desc->sptes[i]; ++i) {
98348e95 686 if (prev_spte == spte)
d555c333
AK
687 return desc->sptes[i];
688 prev_spte = desc->sptes[i];
98348e95
IE
689 }
690 desc = desc->more;
691 }
692 return NULL;
693}
694
b1a36821 695static int rmap_write_protect(struct kvm *kvm, u64 gfn)
98348e95 696{
290fc38d 697 unsigned long *rmapp;
374cbac0 698 u64 *spte;
44ad9944 699 int i, write_protected = 0;
374cbac0 700
4a4c9924 701 gfn = unalias_gfn(kvm, gfn);
44ad9944 702 rmapp = gfn_to_rmap(kvm, gfn, PT_PAGE_TABLE_LEVEL);
374cbac0 703
98348e95
IE
704 spte = rmap_next(kvm, rmapp, NULL);
705 while (spte) {
374cbac0 706 BUG_ON(!spte);
374cbac0 707 BUG_ON(!(*spte & PT_PRESENT_MASK));
374cbac0 708 rmap_printk("rmap_write_protect: spte %p %llx\n", spte, *spte);
8dae4445 709 if (is_writable_pte(*spte)) {
d555c333 710 __set_spte(spte, *spte & ~PT_WRITABLE_MASK);
caa5b8a5
ED
711 write_protected = 1;
712 }
9647c14c 713 spte = rmap_next(kvm, rmapp, spte);
374cbac0 714 }
855149aa 715 if (write_protected) {
35149e21 716 pfn_t pfn;
855149aa
IE
717
718 spte = rmap_next(kvm, rmapp, NULL);
35149e21
AL
719 pfn = spte_to_pfn(*spte);
720 kvm_set_pfn_dirty(pfn);
855149aa
IE
721 }
722
05da4558 723 /* check for huge page mappings */
44ad9944
JR
724 for (i = PT_DIRECTORY_LEVEL;
725 i < PT_PAGE_TABLE_LEVEL + KVM_NR_PAGE_SIZES; ++i) {
726 rmapp = gfn_to_rmap(kvm, gfn, i);
727 spte = rmap_next(kvm, rmapp, NULL);
728 while (spte) {
729 BUG_ON(!spte);
730 BUG_ON(!(*spte & PT_PRESENT_MASK));
731 BUG_ON((*spte & (PT_PAGE_SIZE_MASK|PT_PRESENT_MASK)) != (PT_PAGE_SIZE_MASK|PT_PRESENT_MASK));
732 pgprintk("rmap_write_protect(large): spte %p %llx %lld\n", spte, *spte, gfn);
8dae4445 733 if (is_writable_pte(*spte)) {
44ad9944
JR
734 rmap_remove(kvm, spte);
735 --kvm->stat.lpages;
736 __set_spte(spte, shadow_trap_nonpresent_pte);
737 spte = NULL;
738 write_protected = 1;
739 }
740 spte = rmap_next(kvm, rmapp, spte);
05da4558 741 }
05da4558
MT
742 }
743
b1a36821 744 return write_protected;
374cbac0
AK
745}
746
8a8365c5
FD
747static int kvm_unmap_rmapp(struct kvm *kvm, unsigned long *rmapp,
748 unsigned long data)
e930bffe
AA
749{
750 u64 *spte;
751 int need_tlb_flush = 0;
752
753 while ((spte = rmap_next(kvm, rmapp, NULL))) {
754 BUG_ON(!(*spte & PT_PRESENT_MASK));
755 rmap_printk("kvm_rmap_unmap_hva: spte %p %llx\n", spte, *spte);
756 rmap_remove(kvm, spte);
d555c333 757 __set_spte(spte, shadow_trap_nonpresent_pte);
e930bffe
AA
758 need_tlb_flush = 1;
759 }
760 return need_tlb_flush;
761}
762
8a8365c5
FD
763static int kvm_set_pte_rmapp(struct kvm *kvm, unsigned long *rmapp,
764 unsigned long data)
3da0dd43
IE
765{
766 int need_flush = 0;
767 u64 *spte, new_spte;
768 pte_t *ptep = (pte_t *)data;
769 pfn_t new_pfn;
770
771 WARN_ON(pte_huge(*ptep));
772 new_pfn = pte_pfn(*ptep);
773 spte = rmap_next(kvm, rmapp, NULL);
774 while (spte) {
775 BUG_ON(!is_shadow_present_pte(*spte));
776 rmap_printk("kvm_set_pte_rmapp: spte %p %llx\n", spte, *spte);
777 need_flush = 1;
778 if (pte_write(*ptep)) {
779 rmap_remove(kvm, spte);
780 __set_spte(spte, shadow_trap_nonpresent_pte);
781 spte = rmap_next(kvm, rmapp, NULL);
782 } else {
783 new_spte = *spte &~ (PT64_BASE_ADDR_MASK);
784 new_spte |= (u64)new_pfn << PAGE_SHIFT;
785
786 new_spte &= ~PT_WRITABLE_MASK;
787 new_spte &= ~SPTE_HOST_WRITEABLE;
8dae4445 788 if (is_writable_pte(*spte))
3da0dd43
IE
789 kvm_set_pfn_dirty(spte_to_pfn(*spte));
790 __set_spte(spte, new_spte);
791 spte = rmap_next(kvm, rmapp, spte);
792 }
793 }
794 if (need_flush)
795 kvm_flush_remote_tlbs(kvm);
796
797 return 0;
798}
799
8a8365c5
FD
800static int kvm_handle_hva(struct kvm *kvm, unsigned long hva,
801 unsigned long data,
3da0dd43 802 int (*handler)(struct kvm *kvm, unsigned long *rmapp,
8a8365c5 803 unsigned long data))
e930bffe 804{
852e3c19 805 int i, j;
90bb6fc5 806 int ret;
e930bffe 807 int retval = 0;
bc6678a3
MT
808 struct kvm_memslots *slots;
809
90d83dc3 810 slots = kvm_memslots(kvm);
e930bffe 811
46a26bf5
MT
812 for (i = 0; i < slots->nmemslots; i++) {
813 struct kvm_memory_slot *memslot = &slots->memslots[i];
e930bffe
AA
814 unsigned long start = memslot->userspace_addr;
815 unsigned long end;
816
e930bffe
AA
817 end = start + (memslot->npages << PAGE_SHIFT);
818 if (hva >= start && hva < end) {
819 gfn_t gfn_offset = (hva - start) >> PAGE_SHIFT;
852e3c19 820
90bb6fc5 821 ret = handler(kvm, &memslot->rmap[gfn_offset], data);
852e3c19
JR
822
823 for (j = 0; j < KVM_NR_PAGE_SIZES - 1; ++j) {
824 int idx = gfn_offset;
825 idx /= KVM_PAGES_PER_HPAGE(PT_DIRECTORY_LEVEL + j);
90bb6fc5 826 ret |= handler(kvm,
3da0dd43
IE
827 &memslot->lpage_info[j][idx].rmap_pde,
828 data);
852e3c19 829 }
90bb6fc5
AK
830 trace_kvm_age_page(hva, memslot, ret);
831 retval |= ret;
e930bffe
AA
832 }
833 }
834
835 return retval;
836}
837
838int kvm_unmap_hva(struct kvm *kvm, unsigned long hva)
839{
3da0dd43
IE
840 return kvm_handle_hva(kvm, hva, 0, kvm_unmap_rmapp);
841}
842
843void kvm_set_spte_hva(struct kvm *kvm, unsigned long hva, pte_t pte)
844{
8a8365c5 845 kvm_handle_hva(kvm, hva, (unsigned long)&pte, kvm_set_pte_rmapp);
e930bffe
AA
846}
847
8a8365c5
FD
848static int kvm_age_rmapp(struct kvm *kvm, unsigned long *rmapp,
849 unsigned long data)
e930bffe
AA
850{
851 u64 *spte;
852 int young = 0;
853
6316e1c8
RR
854 /*
855 * Emulate the accessed bit for EPT, by checking if this page has
856 * an EPT mapping, and clearing it if it does. On the next access,
857 * a new EPT mapping will be established.
858 * This has some overhead, but not as much as the cost of swapping
859 * out actively used pages or breaking up actively used hugepages.
860 */
534e38b4 861 if (!shadow_accessed_mask)
6316e1c8 862 return kvm_unmap_rmapp(kvm, rmapp, data);
534e38b4 863
e930bffe
AA
864 spte = rmap_next(kvm, rmapp, NULL);
865 while (spte) {
866 int _young;
867 u64 _spte = *spte;
868 BUG_ON(!(_spte & PT_PRESENT_MASK));
869 _young = _spte & PT_ACCESSED_MASK;
870 if (_young) {
871 young = 1;
872 clear_bit(PT_ACCESSED_SHIFT, (unsigned long *)spte);
873 }
874 spte = rmap_next(kvm, rmapp, spte);
875 }
876 return young;
877}
878
53a27b39
MT
879#define RMAP_RECYCLE_THRESHOLD 1000
880
852e3c19 881static void rmap_recycle(struct kvm_vcpu *vcpu, u64 *spte, gfn_t gfn)
53a27b39
MT
882{
883 unsigned long *rmapp;
852e3c19
JR
884 struct kvm_mmu_page *sp;
885
886 sp = page_header(__pa(spte));
53a27b39
MT
887
888 gfn = unalias_gfn(vcpu->kvm, gfn);
852e3c19 889 rmapp = gfn_to_rmap(vcpu->kvm, gfn, sp->role.level);
53a27b39 890
3da0dd43 891 kvm_unmap_rmapp(vcpu->kvm, rmapp, 0);
53a27b39
MT
892 kvm_flush_remote_tlbs(vcpu->kvm);
893}
894
e930bffe
AA
895int kvm_age_hva(struct kvm *kvm, unsigned long hva)
896{
3da0dd43 897 return kvm_handle_hva(kvm, hva, 0, kvm_age_rmapp);
e930bffe
AA
898}
899
d6c69ee9 900#ifdef MMU_DEBUG
47ad8e68 901static int is_empty_shadow_page(u64 *spt)
6aa8b732 902{
139bdb2d
AK
903 u64 *pos;
904 u64 *end;
905
47ad8e68 906 for (pos = spt, end = pos + PAGE_SIZE / sizeof(u64); pos != end; pos++)
3c915510 907 if (is_shadow_present_pte(*pos)) {
b8688d51 908 printk(KERN_ERR "%s: %p %llx\n", __func__,
139bdb2d 909 pos, *pos);
6aa8b732 910 return 0;
139bdb2d 911 }
6aa8b732
AK
912 return 1;
913}
d6c69ee9 914#endif
6aa8b732 915
4db35314 916static void kvm_mmu_free_page(struct kvm *kvm, struct kvm_mmu_page *sp)
260746c0 917{
4db35314 918 ASSERT(is_empty_shadow_page(sp->spt));
7775834a 919 hlist_del(&sp->hash_link);
4db35314
AK
920 list_del(&sp->link);
921 __free_page(virt_to_page(sp->spt));
2032a93d
LJ
922 if (!sp->role.direct)
923 __free_page(virt_to_page(sp->gfns));
e8ad9a70 924 kmem_cache_free(mmu_page_header_cache, sp);
f05e70ac 925 ++kvm->arch.n_free_mmu_pages;
260746c0
AK
926}
927
cea0f0e7
AK
928static unsigned kvm_page_table_hashfn(gfn_t gfn)
929{
1ae0a13d 930 return gfn & ((1 << KVM_MMU_HASH_SHIFT) - 1);
cea0f0e7
AK
931}
932
25c0de2c 933static struct kvm_mmu_page *kvm_mmu_alloc_page(struct kvm_vcpu *vcpu,
2032a93d 934 u64 *parent_pte, int direct)
6aa8b732 935{
4db35314 936 struct kvm_mmu_page *sp;
6aa8b732 937
ad312c7c
ZX
938 sp = mmu_memory_cache_alloc(&vcpu->arch.mmu_page_header_cache, sizeof *sp);
939 sp->spt = mmu_memory_cache_alloc(&vcpu->arch.mmu_page_cache, PAGE_SIZE);
2032a93d
LJ
940 if (!direct)
941 sp->gfns = mmu_memory_cache_alloc(&vcpu->arch.mmu_page_cache,
942 PAGE_SIZE);
4db35314 943 set_page_private(virt_to_page(sp->spt), (unsigned long)sp);
f05e70ac 944 list_add(&sp->link, &vcpu->kvm->arch.active_mmu_pages);
291f26bc 945 bitmap_zero(sp->slot_bitmap, KVM_MEMORY_SLOTS + KVM_PRIVATE_MEM_SLOTS);
4db35314
AK
946 sp->multimapped = 0;
947 sp->parent_pte = parent_pte;
f05e70ac 948 --vcpu->kvm->arch.n_free_mmu_pages;
4db35314 949 return sp;
6aa8b732
AK
950}
951
714b93da 952static void mmu_page_add_parent_pte(struct kvm_vcpu *vcpu,
4db35314 953 struct kvm_mmu_page *sp, u64 *parent_pte)
cea0f0e7
AK
954{
955 struct kvm_pte_chain *pte_chain;
956 struct hlist_node *node;
957 int i;
958
959 if (!parent_pte)
960 return;
4db35314
AK
961 if (!sp->multimapped) {
962 u64 *old = sp->parent_pte;
cea0f0e7
AK
963
964 if (!old) {
4db35314 965 sp->parent_pte = parent_pte;
cea0f0e7
AK
966 return;
967 }
4db35314 968 sp->multimapped = 1;
714b93da 969 pte_chain = mmu_alloc_pte_chain(vcpu);
4db35314
AK
970 INIT_HLIST_HEAD(&sp->parent_ptes);
971 hlist_add_head(&pte_chain->link, &sp->parent_ptes);
cea0f0e7
AK
972 pte_chain->parent_ptes[0] = old;
973 }
4db35314 974 hlist_for_each_entry(pte_chain, node, &sp->parent_ptes, link) {
cea0f0e7
AK
975 if (pte_chain->parent_ptes[NR_PTE_CHAIN_ENTRIES-1])
976 continue;
977 for (i = 0; i < NR_PTE_CHAIN_ENTRIES; ++i)
978 if (!pte_chain->parent_ptes[i]) {
979 pte_chain->parent_ptes[i] = parent_pte;
980 return;
981 }
982 }
714b93da 983 pte_chain = mmu_alloc_pte_chain(vcpu);
cea0f0e7 984 BUG_ON(!pte_chain);
4db35314 985 hlist_add_head(&pte_chain->link, &sp->parent_ptes);
cea0f0e7
AK
986 pte_chain->parent_ptes[0] = parent_pte;
987}
988
4db35314 989static void mmu_page_remove_parent_pte(struct kvm_mmu_page *sp,
cea0f0e7
AK
990 u64 *parent_pte)
991{
992 struct kvm_pte_chain *pte_chain;
993 struct hlist_node *node;
994 int i;
995
4db35314
AK
996 if (!sp->multimapped) {
997 BUG_ON(sp->parent_pte != parent_pte);
998 sp->parent_pte = NULL;
cea0f0e7
AK
999 return;
1000 }
4db35314 1001 hlist_for_each_entry(pte_chain, node, &sp->parent_ptes, link)
cea0f0e7
AK
1002 for (i = 0; i < NR_PTE_CHAIN_ENTRIES; ++i) {
1003 if (!pte_chain->parent_ptes[i])
1004 break;
1005 if (pte_chain->parent_ptes[i] != parent_pte)
1006 continue;
697fe2e2
AK
1007 while (i + 1 < NR_PTE_CHAIN_ENTRIES
1008 && pte_chain->parent_ptes[i + 1]) {
cea0f0e7
AK
1009 pte_chain->parent_ptes[i]
1010 = pte_chain->parent_ptes[i + 1];
1011 ++i;
1012 }
1013 pte_chain->parent_ptes[i] = NULL;
697fe2e2
AK
1014 if (i == 0) {
1015 hlist_del(&pte_chain->link);
90cb0529 1016 mmu_free_pte_chain(pte_chain);
4db35314
AK
1017 if (hlist_empty(&sp->parent_ptes)) {
1018 sp->multimapped = 0;
1019 sp->parent_pte = NULL;
697fe2e2
AK
1020 }
1021 }
cea0f0e7
AK
1022 return;
1023 }
1024 BUG();
1025}
1026
ad8cfbe3 1027
6b18493d 1028static void mmu_parent_walk(struct kvm_mmu_page *sp, mmu_parent_walk_fn fn)
ad8cfbe3
MT
1029{
1030 struct kvm_pte_chain *pte_chain;
1031 struct hlist_node *node;
1032 struct kvm_mmu_page *parent_sp;
1033 int i;
1034
1035 if (!sp->multimapped && sp->parent_pte) {
1036 parent_sp = page_header(__pa(sp->parent_pte));
6b18493d
XG
1037 fn(parent_sp);
1038 mmu_parent_walk(parent_sp, fn);
ad8cfbe3
MT
1039 return;
1040 }
1041 hlist_for_each_entry(pte_chain, node, &sp->parent_ptes, link)
1042 for (i = 0; i < NR_PTE_CHAIN_ENTRIES; ++i) {
1043 if (!pte_chain->parent_ptes[i])
1044 break;
1045 parent_sp = page_header(__pa(pte_chain->parent_ptes[i]));
6b18493d
XG
1046 fn(parent_sp);
1047 mmu_parent_walk(parent_sp, fn);
ad8cfbe3
MT
1048 }
1049}
1050
0074ff63
MT
1051static void kvm_mmu_update_unsync_bitmap(u64 *spte)
1052{
1053 unsigned int index;
1054 struct kvm_mmu_page *sp = page_header(__pa(spte));
1055
1056 index = spte - sp->spt;
60c8aec6
MT
1057 if (!__test_and_set_bit(index, sp->unsync_child_bitmap))
1058 sp->unsync_children++;
1059 WARN_ON(!sp->unsync_children);
0074ff63
MT
1060}
1061
1062static void kvm_mmu_update_parents_unsync(struct kvm_mmu_page *sp)
1063{
1064 struct kvm_pte_chain *pte_chain;
1065 struct hlist_node *node;
1066 int i;
1067
1068 if (!sp->parent_pte)
1069 return;
1070
1071 if (!sp->multimapped) {
1072 kvm_mmu_update_unsync_bitmap(sp->parent_pte);
1073 return;
1074 }
1075
1076 hlist_for_each_entry(pte_chain, node, &sp->parent_ptes, link)
1077 for (i = 0; i < NR_PTE_CHAIN_ENTRIES; ++i) {
1078 if (!pte_chain->parent_ptes[i])
1079 break;
1080 kvm_mmu_update_unsync_bitmap(pte_chain->parent_ptes[i]);
1081 }
1082}
1083
6b18493d 1084static int unsync_walk_fn(struct kvm_mmu_page *sp)
0074ff63 1085{
0074ff63
MT
1086 kvm_mmu_update_parents_unsync(sp);
1087 return 1;
1088}
1089
6b18493d 1090static void kvm_mmu_mark_parents_unsync(struct kvm_mmu_page *sp)
0074ff63 1091{
6b18493d 1092 mmu_parent_walk(sp, unsync_walk_fn);
0074ff63
MT
1093 kvm_mmu_update_parents_unsync(sp);
1094}
1095
d761a501
AK
1096static void nonpaging_prefetch_page(struct kvm_vcpu *vcpu,
1097 struct kvm_mmu_page *sp)
1098{
1099 int i;
1100
1101 for (i = 0; i < PT64_ENT_PER_PAGE; ++i)
1102 sp->spt[i] = shadow_trap_nonpresent_pte;
1103}
1104
e8bc217a
MT
1105static int nonpaging_sync_page(struct kvm_vcpu *vcpu,
1106 struct kvm_mmu_page *sp)
1107{
1108 return 1;
1109}
1110
a7052897
MT
1111static void nonpaging_invlpg(struct kvm_vcpu *vcpu, gva_t gva)
1112{
1113}
1114
60c8aec6
MT
1115#define KVM_PAGE_ARRAY_NR 16
1116
1117struct kvm_mmu_pages {
1118 struct mmu_page_and_offset {
1119 struct kvm_mmu_page *sp;
1120 unsigned int idx;
1121 } page[KVM_PAGE_ARRAY_NR];
1122 unsigned int nr;
1123};
1124
0074ff63
MT
1125#define for_each_unsync_children(bitmap, idx) \
1126 for (idx = find_first_bit(bitmap, 512); \
1127 idx < 512; \
1128 idx = find_next_bit(bitmap, 512, idx+1))
1129
cded19f3
HE
1130static int mmu_pages_add(struct kvm_mmu_pages *pvec, struct kvm_mmu_page *sp,
1131 int idx)
4731d4c7 1132{
60c8aec6 1133 int i;
4731d4c7 1134
60c8aec6
MT
1135 if (sp->unsync)
1136 for (i=0; i < pvec->nr; i++)
1137 if (pvec->page[i].sp == sp)
1138 return 0;
1139
1140 pvec->page[pvec->nr].sp = sp;
1141 pvec->page[pvec->nr].idx = idx;
1142 pvec->nr++;
1143 return (pvec->nr == KVM_PAGE_ARRAY_NR);
1144}
1145
1146static int __mmu_unsync_walk(struct kvm_mmu_page *sp,
1147 struct kvm_mmu_pages *pvec)
1148{
1149 int i, ret, nr_unsync_leaf = 0;
4731d4c7 1150
0074ff63 1151 for_each_unsync_children(sp->unsync_child_bitmap, i) {
4731d4c7
MT
1152 u64 ent = sp->spt[i];
1153
87917239 1154 if (is_shadow_present_pte(ent) && !is_large_pte(ent)) {
4731d4c7
MT
1155 struct kvm_mmu_page *child;
1156 child = page_header(ent & PT64_BASE_ADDR_MASK);
1157
1158 if (child->unsync_children) {
60c8aec6
MT
1159 if (mmu_pages_add(pvec, child, i))
1160 return -ENOSPC;
1161
1162 ret = __mmu_unsync_walk(child, pvec);
1163 if (!ret)
1164 __clear_bit(i, sp->unsync_child_bitmap);
1165 else if (ret > 0)
1166 nr_unsync_leaf += ret;
1167 else
4731d4c7
MT
1168 return ret;
1169 }
1170
1171 if (child->unsync) {
60c8aec6
MT
1172 nr_unsync_leaf++;
1173 if (mmu_pages_add(pvec, child, i))
1174 return -ENOSPC;
4731d4c7
MT
1175 }
1176 }
1177 }
1178
0074ff63 1179 if (find_first_bit(sp->unsync_child_bitmap, 512) == 512)
4731d4c7
MT
1180 sp->unsync_children = 0;
1181
60c8aec6
MT
1182 return nr_unsync_leaf;
1183}
1184
1185static int mmu_unsync_walk(struct kvm_mmu_page *sp,
1186 struct kvm_mmu_pages *pvec)
1187{
1188 if (!sp->unsync_children)
1189 return 0;
1190
1191 mmu_pages_add(pvec, sp, 0);
1192 return __mmu_unsync_walk(sp, pvec);
4731d4c7
MT
1193}
1194
4731d4c7
MT
1195static void kvm_unlink_unsync_page(struct kvm *kvm, struct kvm_mmu_page *sp)
1196{
1197 WARN_ON(!sp->unsync);
5e1b3ddb 1198 trace_kvm_mmu_sync_page(sp);
4731d4c7
MT
1199 sp->unsync = 0;
1200 --kvm->stat.mmu_unsync;
1201}
1202
1203static int kvm_mmu_zap_page(struct kvm *kvm, struct kvm_mmu_page *sp);
7775834a
XG
1204static int kvm_mmu_prepare_zap_page(struct kvm *kvm, struct kvm_mmu_page *sp,
1205 struct list_head *invalid_list);
1206static void kvm_mmu_commit_zap_page(struct kvm *kvm,
1207 struct list_head *invalid_list);
4731d4c7 1208
7ae680eb
XG
1209#define for_each_gfn_sp(kvm, sp, gfn, pos, n) \
1210 hlist_for_each_entry_safe(sp, pos, n, \
1211 &(kvm)->arch.mmu_page_hash[kvm_page_table_hashfn(gfn)], hash_link) \
1212 if ((sp)->gfn != (gfn)) {} else
1213
1214#define for_each_gfn_indirect_valid_sp(kvm, sp, gfn, pos, n) \
1215 hlist_for_each_entry_safe(sp, pos, n, \
1216 &(kvm)->arch.mmu_page_hash[kvm_page_table_hashfn(gfn)], hash_link) \
1217 if ((sp)->gfn != (gfn) || (sp)->role.direct || \
1218 (sp)->role.invalid) {} else
1219
1d9dc7e0
XG
1220static int __kvm_sync_page(struct kvm_vcpu *vcpu, struct kvm_mmu_page *sp,
1221 bool clear_unsync)
4731d4c7 1222{
5b7e0102 1223 if (sp->role.cr4_pae != !!is_pae(vcpu)) {
4731d4c7
MT
1224 kvm_mmu_zap_page(vcpu->kvm, sp);
1225 return 1;
1226 }
1227
1d9dc7e0
XG
1228 if (clear_unsync) {
1229 if (rmap_write_protect(vcpu->kvm, sp->gfn))
1230 kvm_flush_remote_tlbs(vcpu->kvm);
1231 kvm_unlink_unsync_page(vcpu->kvm, sp);
1232 }
1233
4731d4c7
MT
1234 if (vcpu->arch.mmu.sync_page(vcpu, sp)) {
1235 kvm_mmu_zap_page(vcpu->kvm, sp);
1236 return 1;
1237 }
1238
1239 kvm_mmu_flush_tlb(vcpu);
4731d4c7
MT
1240 return 0;
1241}
1242
1d9dc7e0
XG
1243static void mmu_convert_notrap(struct kvm_mmu_page *sp);
1244static int kvm_sync_page_transient(struct kvm_vcpu *vcpu,
1245 struct kvm_mmu_page *sp)
1246{
1247 int ret;
1248
1249 ret = __kvm_sync_page(vcpu, sp, false);
1250 if (!ret)
1251 mmu_convert_notrap(sp);
1252 return ret;
1253}
1254
1255static int kvm_sync_page(struct kvm_vcpu *vcpu, struct kvm_mmu_page *sp)
1256{
1257 return __kvm_sync_page(vcpu, sp, true);
1258}
1259
9f1a122f
XG
1260/* @gfn should be write-protected at the call site */
1261static void kvm_sync_pages(struct kvm_vcpu *vcpu, gfn_t gfn)
1262{
9f1a122f
XG
1263 struct kvm_mmu_page *s;
1264 struct hlist_node *node, *n;
9f1a122f
XG
1265 bool flush = false;
1266
7ae680eb
XG
1267 for_each_gfn_indirect_valid_sp(vcpu->kvm, s, gfn, node, n) {
1268 if (!s->unsync)
9f1a122f
XG
1269 continue;
1270
1271 WARN_ON(s->role.level != PT_PAGE_TABLE_LEVEL);
1272 if ((s->role.cr4_pae != !!is_pae(vcpu)) ||
1273 (vcpu->arch.mmu.sync_page(vcpu, s))) {
1274 kvm_mmu_zap_page(vcpu->kvm, s);
1275 continue;
1276 }
1277 kvm_unlink_unsync_page(vcpu->kvm, s);
1278 flush = true;
1279 }
1280
1281 if (flush)
1282 kvm_mmu_flush_tlb(vcpu);
1283}
1284
60c8aec6
MT
1285struct mmu_page_path {
1286 struct kvm_mmu_page *parent[PT64_ROOT_LEVEL-1];
1287 unsigned int idx[PT64_ROOT_LEVEL-1];
4731d4c7
MT
1288};
1289
60c8aec6
MT
1290#define for_each_sp(pvec, sp, parents, i) \
1291 for (i = mmu_pages_next(&pvec, &parents, -1), \
1292 sp = pvec.page[i].sp; \
1293 i < pvec.nr && ({ sp = pvec.page[i].sp; 1;}); \
1294 i = mmu_pages_next(&pvec, &parents, i))
1295
cded19f3
HE
1296static int mmu_pages_next(struct kvm_mmu_pages *pvec,
1297 struct mmu_page_path *parents,
1298 int i)
60c8aec6
MT
1299{
1300 int n;
1301
1302 for (n = i+1; n < pvec->nr; n++) {
1303 struct kvm_mmu_page *sp = pvec->page[n].sp;
1304
1305 if (sp->role.level == PT_PAGE_TABLE_LEVEL) {
1306 parents->idx[0] = pvec->page[n].idx;
1307 return n;
1308 }
1309
1310 parents->parent[sp->role.level-2] = sp;
1311 parents->idx[sp->role.level-1] = pvec->page[n].idx;
1312 }
1313
1314 return n;
1315}
1316
cded19f3 1317static void mmu_pages_clear_parents(struct mmu_page_path *parents)
4731d4c7 1318{
60c8aec6
MT
1319 struct kvm_mmu_page *sp;
1320 unsigned int level = 0;
1321
1322 do {
1323 unsigned int idx = parents->idx[level];
4731d4c7 1324
60c8aec6
MT
1325 sp = parents->parent[level];
1326 if (!sp)
1327 return;
1328
1329 --sp->unsync_children;
1330 WARN_ON((int)sp->unsync_children < 0);
1331 __clear_bit(idx, sp->unsync_child_bitmap);
1332 level++;
1333 } while (level < PT64_ROOT_LEVEL-1 && !sp->unsync_children);
4731d4c7
MT
1334}
1335
60c8aec6
MT
1336static void kvm_mmu_pages_init(struct kvm_mmu_page *parent,
1337 struct mmu_page_path *parents,
1338 struct kvm_mmu_pages *pvec)
4731d4c7 1339{
60c8aec6
MT
1340 parents->parent[parent->role.level-1] = NULL;
1341 pvec->nr = 0;
1342}
4731d4c7 1343
60c8aec6
MT
1344static void mmu_sync_children(struct kvm_vcpu *vcpu,
1345 struct kvm_mmu_page *parent)
1346{
1347 int i;
1348 struct kvm_mmu_page *sp;
1349 struct mmu_page_path parents;
1350 struct kvm_mmu_pages pages;
1351
1352 kvm_mmu_pages_init(parent, &parents, &pages);
1353 while (mmu_unsync_walk(parent, &pages)) {
b1a36821
MT
1354 int protected = 0;
1355
1356 for_each_sp(pages, sp, parents, i)
1357 protected |= rmap_write_protect(vcpu->kvm, sp->gfn);
1358
1359 if (protected)
1360 kvm_flush_remote_tlbs(vcpu->kvm);
1361
60c8aec6
MT
1362 for_each_sp(pages, sp, parents, i) {
1363 kvm_sync_page(vcpu, sp);
1364 mmu_pages_clear_parents(&parents);
1365 }
4731d4c7 1366 cond_resched_lock(&vcpu->kvm->mmu_lock);
60c8aec6
MT
1367 kvm_mmu_pages_init(parent, &parents, &pages);
1368 }
4731d4c7
MT
1369}
1370
cea0f0e7
AK
1371static struct kvm_mmu_page *kvm_mmu_get_page(struct kvm_vcpu *vcpu,
1372 gfn_t gfn,
1373 gva_t gaddr,
1374 unsigned level,
f6e2c02b 1375 int direct,
41074d07 1376 unsigned access,
f7d9c7b7 1377 u64 *parent_pte)
cea0f0e7
AK
1378{
1379 union kvm_mmu_page_role role;
cea0f0e7 1380 unsigned quadrant;
9f1a122f 1381 struct kvm_mmu_page *sp;
4731d4c7 1382 struct hlist_node *node, *tmp;
9f1a122f 1383 bool need_sync = false;
cea0f0e7 1384
a770f6f2 1385 role = vcpu->arch.mmu.base_role;
cea0f0e7 1386 role.level = level;
f6e2c02b 1387 role.direct = direct;
84b0c8c6 1388 if (role.direct)
5b7e0102 1389 role.cr4_pae = 0;
41074d07 1390 role.access = access;
b66d8000 1391 if (!tdp_enabled && vcpu->arch.mmu.root_level <= PT32_ROOT_LEVEL) {
cea0f0e7
AK
1392 quadrant = gaddr >> (PAGE_SHIFT + (PT64_PT_BITS * level));
1393 quadrant &= (1 << ((PT32_PT_BITS - PT64_PT_BITS) * level)) - 1;
1394 role.quadrant = quadrant;
1395 }
7ae680eb
XG
1396 for_each_gfn_sp(vcpu->kvm, sp, gfn, node, tmp) {
1397 if (!need_sync && sp->unsync)
1398 need_sync = true;
4731d4c7 1399
7ae680eb
XG
1400 if (sp->role.word != role.word)
1401 continue;
4731d4c7 1402
7ae680eb
XG
1403 if (sp->unsync && kvm_sync_page_transient(vcpu, sp))
1404 break;
e02aa901 1405
7ae680eb
XG
1406 mmu_page_add_parent_pte(vcpu, sp, parent_pte);
1407 if (sp->unsync_children) {
1408 set_bit(KVM_REQ_MMU_SYNC, &vcpu->requests);
1409 kvm_mmu_mark_parents_unsync(sp);
1410 } else if (sp->unsync)
1411 kvm_mmu_mark_parents_unsync(sp);
e02aa901 1412
7ae680eb
XG
1413 trace_kvm_mmu_get_page(sp, false);
1414 return sp;
1415 }
dfc5aa00 1416 ++vcpu->kvm->stat.mmu_cache_miss;
2032a93d 1417 sp = kvm_mmu_alloc_page(vcpu, parent_pte, direct);
4db35314
AK
1418 if (!sp)
1419 return sp;
4db35314
AK
1420 sp->gfn = gfn;
1421 sp->role = role;
7ae680eb
XG
1422 hlist_add_head(&sp->hash_link,
1423 &vcpu->kvm->arch.mmu_page_hash[kvm_page_table_hashfn(gfn)]);
f6e2c02b 1424 if (!direct) {
b1a36821
MT
1425 if (rmap_write_protect(vcpu->kvm, gfn))
1426 kvm_flush_remote_tlbs(vcpu->kvm);
9f1a122f
XG
1427 if (level > PT_PAGE_TABLE_LEVEL && need_sync)
1428 kvm_sync_pages(vcpu, gfn);
1429
4731d4c7
MT
1430 account_shadowed(vcpu->kvm, gfn);
1431 }
131d8279
AK
1432 if (shadow_trap_nonpresent_pte != shadow_notrap_nonpresent_pte)
1433 vcpu->arch.mmu.prefetch_page(vcpu, sp);
1434 else
1435 nonpaging_prefetch_page(vcpu, sp);
f691fe1d 1436 trace_kvm_mmu_get_page(sp, true);
4db35314 1437 return sp;
cea0f0e7
AK
1438}
1439
2d11123a
AK
1440static void shadow_walk_init(struct kvm_shadow_walk_iterator *iterator,
1441 struct kvm_vcpu *vcpu, u64 addr)
1442{
1443 iterator->addr = addr;
1444 iterator->shadow_addr = vcpu->arch.mmu.root_hpa;
1445 iterator->level = vcpu->arch.mmu.shadow_root_level;
1446 if (iterator->level == PT32E_ROOT_LEVEL) {
1447 iterator->shadow_addr
1448 = vcpu->arch.mmu.pae_root[(addr >> 30) & 3];
1449 iterator->shadow_addr &= PT64_BASE_ADDR_MASK;
1450 --iterator->level;
1451 if (!iterator->shadow_addr)
1452 iterator->level = 0;
1453 }
1454}
1455
1456static bool shadow_walk_okay(struct kvm_shadow_walk_iterator *iterator)
1457{
1458 if (iterator->level < PT_PAGE_TABLE_LEVEL)
1459 return false;
4d88954d
MT
1460
1461 if (iterator->level == PT_PAGE_TABLE_LEVEL)
1462 if (is_large_pte(*iterator->sptep))
1463 return false;
1464
2d11123a
AK
1465 iterator->index = SHADOW_PT_INDEX(iterator->addr, iterator->level);
1466 iterator->sptep = ((u64 *)__va(iterator->shadow_addr)) + iterator->index;
1467 return true;
1468}
1469
1470static void shadow_walk_next(struct kvm_shadow_walk_iterator *iterator)
1471{
1472 iterator->shadow_addr = *iterator->sptep & PT64_BASE_ADDR_MASK;
1473 --iterator->level;
1474}
1475
90cb0529 1476static void kvm_mmu_page_unlink_children(struct kvm *kvm,
4db35314 1477 struct kvm_mmu_page *sp)
a436036b 1478{
697fe2e2
AK
1479 unsigned i;
1480 u64 *pt;
1481 u64 ent;
1482
4db35314 1483 pt = sp->spt;
697fe2e2 1484
697fe2e2
AK
1485 for (i = 0; i < PT64_ENT_PER_PAGE; ++i) {
1486 ent = pt[i];
1487
05da4558 1488 if (is_shadow_present_pte(ent)) {
776e6633 1489 if (!is_last_spte(ent, sp->role.level)) {
05da4558
MT
1490 ent &= PT64_BASE_ADDR_MASK;
1491 mmu_page_remove_parent_pte(page_header(ent),
1492 &pt[i]);
1493 } else {
776e6633
MT
1494 if (is_large_pte(ent))
1495 --kvm->stat.lpages;
05da4558
MT
1496 rmap_remove(kvm, &pt[i]);
1497 }
1498 }
c7addb90 1499 pt[i] = shadow_trap_nonpresent_pte;
697fe2e2 1500 }
a436036b
AK
1501}
1502
4db35314 1503static void kvm_mmu_put_page(struct kvm_mmu_page *sp, u64 *parent_pte)
cea0f0e7 1504{
4db35314 1505 mmu_page_remove_parent_pte(sp, parent_pte);
a436036b
AK
1506}
1507
12b7d28f
AK
1508static void kvm_mmu_reset_last_pte_updated(struct kvm *kvm)
1509{
1510 int i;
988a2cae 1511 struct kvm_vcpu *vcpu;
12b7d28f 1512
988a2cae
GN
1513 kvm_for_each_vcpu(i, vcpu, kvm)
1514 vcpu->arch.last_pte_updated = NULL;
12b7d28f
AK
1515}
1516
31aa2b44 1517static void kvm_mmu_unlink_parents(struct kvm *kvm, struct kvm_mmu_page *sp)
a436036b
AK
1518{
1519 u64 *parent_pte;
1520
4db35314
AK
1521 while (sp->multimapped || sp->parent_pte) {
1522 if (!sp->multimapped)
1523 parent_pte = sp->parent_pte;
a436036b
AK
1524 else {
1525 struct kvm_pte_chain *chain;
1526
4db35314 1527 chain = container_of(sp->parent_ptes.first,
a436036b
AK
1528 struct kvm_pte_chain, link);
1529 parent_pte = chain->parent_ptes[0];
1530 }
697fe2e2 1531 BUG_ON(!parent_pte);
4db35314 1532 kvm_mmu_put_page(sp, parent_pte);
d555c333 1533 __set_spte(parent_pte, shadow_trap_nonpresent_pte);
a436036b 1534 }
31aa2b44
AK
1535}
1536
60c8aec6 1537static int mmu_zap_unsync_children(struct kvm *kvm,
7775834a
XG
1538 struct kvm_mmu_page *parent,
1539 struct list_head *invalid_list)
4731d4c7 1540{
60c8aec6
MT
1541 int i, zapped = 0;
1542 struct mmu_page_path parents;
1543 struct kvm_mmu_pages pages;
4731d4c7 1544
60c8aec6 1545 if (parent->role.level == PT_PAGE_TABLE_LEVEL)
4731d4c7 1546 return 0;
60c8aec6
MT
1547
1548 kvm_mmu_pages_init(parent, &parents, &pages);
1549 while (mmu_unsync_walk(parent, &pages)) {
1550 struct kvm_mmu_page *sp;
1551
1552 for_each_sp(pages, sp, parents, i) {
7775834a 1553 kvm_mmu_prepare_zap_page(kvm, sp, invalid_list);
60c8aec6 1554 mmu_pages_clear_parents(&parents);
77662e00 1555 zapped++;
60c8aec6 1556 }
60c8aec6
MT
1557 kvm_mmu_pages_init(parent, &parents, &pages);
1558 }
1559
1560 return zapped;
4731d4c7
MT
1561}
1562
7775834a
XG
1563static int kvm_mmu_prepare_zap_page(struct kvm *kvm, struct kvm_mmu_page *sp,
1564 struct list_head *invalid_list)
31aa2b44 1565{
4731d4c7 1566 int ret;
f691fe1d 1567
7775834a 1568 trace_kvm_mmu_prepare_zap_page(sp);
31aa2b44 1569 ++kvm->stat.mmu_shadow_zapped;
7775834a 1570 ret = mmu_zap_unsync_children(kvm, sp, invalid_list);
4db35314 1571 kvm_mmu_page_unlink_children(kvm, sp);
31aa2b44 1572 kvm_mmu_unlink_parents(kvm, sp);
f6e2c02b 1573 if (!sp->role.invalid && !sp->role.direct)
5b5c6a5a 1574 unaccount_shadowed(kvm, sp->gfn);
4731d4c7
MT
1575 if (sp->unsync)
1576 kvm_unlink_unsync_page(kvm, sp);
4db35314 1577 if (!sp->root_count) {
54a4f023
GJ
1578 /* Count self */
1579 ret++;
7775834a 1580 list_move(&sp->link, invalid_list);
2e53d63a 1581 } else {
5b5c6a5a 1582 list_move(&sp->link, &kvm->arch.active_mmu_pages);
2e53d63a
MT
1583 kvm_reload_remote_mmus(kvm);
1584 }
7775834a
XG
1585
1586 sp->role.invalid = 1;
12b7d28f 1587 kvm_mmu_reset_last_pte_updated(kvm);
4731d4c7 1588 return ret;
a436036b
AK
1589}
1590
7775834a
XG
1591static void kvm_mmu_commit_zap_page(struct kvm *kvm,
1592 struct list_head *invalid_list)
1593{
1594 struct kvm_mmu_page *sp;
1595
1596 if (list_empty(invalid_list))
1597 return;
1598
1599 kvm_flush_remote_tlbs(kvm);
1600
1601 do {
1602 sp = list_first_entry(invalid_list, struct kvm_mmu_page, link);
1603 WARN_ON(!sp->role.invalid || sp->root_count);
1604 kvm_mmu_free_page(kvm, sp);
1605 } while (!list_empty(invalid_list));
1606
1607}
1608
1609static int kvm_mmu_zap_page(struct kvm *kvm, struct kvm_mmu_page *sp)
1610{
1611 LIST_HEAD(invalid_list);
1612 int ret;
1613
1614 ret = kvm_mmu_prepare_zap_page(kvm, sp, &invalid_list);
1615 kvm_mmu_commit_zap_page(kvm, &invalid_list);
1616 return ret;
1617}
1618
82ce2c96
IE
1619/*
1620 * Changing the number of mmu pages allocated to the vm
1621 * Note: if kvm_nr_mmu_pages is too small, you will get dead lock
1622 */
1623void kvm_mmu_change_mmu_pages(struct kvm *kvm, unsigned int kvm_nr_mmu_pages)
1624{
025dbbf3
MT
1625 int used_pages;
1626
1627 used_pages = kvm->arch.n_alloc_mmu_pages - kvm->arch.n_free_mmu_pages;
1628 used_pages = max(0, used_pages);
1629
82ce2c96
IE
1630 /*
1631 * If we set the number of mmu pages to be smaller be than the
1632 * number of actived pages , we must to free some mmu pages before we
1633 * change the value
1634 */
1635
025dbbf3 1636 if (used_pages > kvm_nr_mmu_pages) {
77662e00
XG
1637 while (used_pages > kvm_nr_mmu_pages &&
1638 !list_empty(&kvm->arch.active_mmu_pages)) {
82ce2c96
IE
1639 struct kvm_mmu_page *page;
1640
f05e70ac 1641 page = container_of(kvm->arch.active_mmu_pages.prev,
82ce2c96 1642 struct kvm_mmu_page, link);
77662e00 1643 used_pages -= kvm_mmu_zap_page(kvm, page);
82ce2c96 1644 }
77662e00 1645 kvm_nr_mmu_pages = used_pages;
f05e70ac 1646 kvm->arch.n_free_mmu_pages = 0;
82ce2c96
IE
1647 }
1648 else
f05e70ac
ZX
1649 kvm->arch.n_free_mmu_pages += kvm_nr_mmu_pages
1650 - kvm->arch.n_alloc_mmu_pages;
82ce2c96 1651
f05e70ac 1652 kvm->arch.n_alloc_mmu_pages = kvm_nr_mmu_pages;
82ce2c96
IE
1653}
1654
f67a46f4 1655static int kvm_mmu_unprotect_page(struct kvm *kvm, gfn_t gfn)
a436036b 1656{
4db35314 1657 struct kvm_mmu_page *sp;
a436036b
AK
1658 struct hlist_node *node, *n;
1659 int r;
1660
b8688d51 1661 pgprintk("%s: looking for gfn %lx\n", __func__, gfn);
a436036b 1662 r = 0;
3246af0e 1663restart:
7ae680eb
XG
1664 for_each_gfn_indirect_valid_sp(kvm, sp, gfn, node, n) {
1665 pgprintk("%s: gfn %lx role %x\n", __func__, gfn,
1666 sp->role.word);
1667 r = 1;
1668 if (kvm_mmu_zap_page(kvm, sp))
1669 goto restart;
1670 }
a436036b 1671 return r;
cea0f0e7
AK
1672}
1673
f67a46f4 1674static void mmu_unshadow(struct kvm *kvm, gfn_t gfn)
97a0a01e 1675{
4db35314 1676 struct kvm_mmu_page *sp;
4677a3b6 1677 struct hlist_node *node, *nn;
97a0a01e 1678
3246af0e 1679restart:
7ae680eb
XG
1680 for_each_gfn_indirect_valid_sp(kvm, sp, gfn, node, nn) {
1681 pgprintk("%s: zap %lx %x\n",
1682 __func__, gfn, sp->role.word);
1683 if (kvm_mmu_zap_page(kvm, sp))
1684 goto restart;
97a0a01e
AK
1685 }
1686}
1687
38c335f1 1688static void page_header_update_slot(struct kvm *kvm, void *pte, gfn_t gfn)
6aa8b732 1689{
bc6678a3 1690 int slot = memslot_id(kvm, gfn);
4db35314 1691 struct kvm_mmu_page *sp = page_header(__pa(pte));
6aa8b732 1692
291f26bc 1693 __set_bit(slot, sp->slot_bitmap);
6aa8b732
AK
1694}
1695
6844dec6
MT
1696static void mmu_convert_notrap(struct kvm_mmu_page *sp)
1697{
1698 int i;
1699 u64 *pt = sp->spt;
1700
1701 if (shadow_trap_nonpresent_pte == shadow_notrap_nonpresent_pte)
1702 return;
1703
1704 for (i = 0; i < PT64_ENT_PER_PAGE; ++i) {
1705 if (pt[i] == shadow_notrap_nonpresent_pte)
d555c333 1706 __set_spte(&pt[i], shadow_trap_nonpresent_pte);
6844dec6
MT
1707 }
1708}
1709
74be52e3
SY
1710/*
1711 * The function is based on mtrr_type_lookup() in
1712 * arch/x86/kernel/cpu/mtrr/generic.c
1713 */
1714static int get_mtrr_type(struct mtrr_state_type *mtrr_state,
1715 u64 start, u64 end)
1716{
1717 int i;
1718 u64 base, mask;
1719 u8 prev_match, curr_match;
1720 int num_var_ranges = KVM_NR_VAR_MTRR;
1721
1722 if (!mtrr_state->enabled)
1723 return 0xFF;
1724
1725 /* Make end inclusive end, instead of exclusive */
1726 end--;
1727
1728 /* Look in fixed ranges. Just return the type as per start */
1729 if (mtrr_state->have_fixed && (start < 0x100000)) {
1730 int idx;
1731
1732 if (start < 0x80000) {
1733 idx = 0;
1734 idx += (start >> 16);
1735 return mtrr_state->fixed_ranges[idx];
1736 } else if (start < 0xC0000) {
1737 idx = 1 * 8;
1738 idx += ((start - 0x80000) >> 14);
1739 return mtrr_state->fixed_ranges[idx];
1740 } else if (start < 0x1000000) {
1741 idx = 3 * 8;
1742 idx += ((start - 0xC0000) >> 12);
1743 return mtrr_state->fixed_ranges[idx];
1744 }
1745 }
1746
1747 /*
1748 * Look in variable ranges
1749 * Look of multiple ranges matching this address and pick type
1750 * as per MTRR precedence
1751 */
1752 if (!(mtrr_state->enabled & 2))
1753 return mtrr_state->def_type;
1754
1755 prev_match = 0xFF;
1756 for (i = 0; i < num_var_ranges; ++i) {
1757 unsigned short start_state, end_state;
1758
1759 if (!(mtrr_state->var_ranges[i].mask_lo & (1 << 11)))
1760 continue;
1761
1762 base = (((u64)mtrr_state->var_ranges[i].base_hi) << 32) +
1763 (mtrr_state->var_ranges[i].base_lo & PAGE_MASK);
1764 mask = (((u64)mtrr_state->var_ranges[i].mask_hi) << 32) +
1765 (mtrr_state->var_ranges[i].mask_lo & PAGE_MASK);
1766
1767 start_state = ((start & mask) == (base & mask));
1768 end_state = ((end & mask) == (base & mask));
1769 if (start_state != end_state)
1770 return 0xFE;
1771
1772 if ((start & mask) != (base & mask))
1773 continue;
1774
1775 curr_match = mtrr_state->var_ranges[i].base_lo & 0xff;
1776 if (prev_match == 0xFF) {
1777 prev_match = curr_match;
1778 continue;
1779 }
1780
1781 if (prev_match == MTRR_TYPE_UNCACHABLE ||
1782 curr_match == MTRR_TYPE_UNCACHABLE)
1783 return MTRR_TYPE_UNCACHABLE;
1784
1785 if ((prev_match == MTRR_TYPE_WRBACK &&
1786 curr_match == MTRR_TYPE_WRTHROUGH) ||
1787 (prev_match == MTRR_TYPE_WRTHROUGH &&
1788 curr_match == MTRR_TYPE_WRBACK)) {
1789 prev_match = MTRR_TYPE_WRTHROUGH;
1790 curr_match = MTRR_TYPE_WRTHROUGH;
1791 }
1792
1793 if (prev_match != curr_match)
1794 return MTRR_TYPE_UNCACHABLE;
1795 }
1796
1797 if (prev_match != 0xFF)
1798 return prev_match;
1799
1800 return mtrr_state->def_type;
1801}
1802
4b12f0de 1803u8 kvm_get_guest_memory_type(struct kvm_vcpu *vcpu, gfn_t gfn)
74be52e3
SY
1804{
1805 u8 mtrr;
1806
1807 mtrr = get_mtrr_type(&vcpu->arch.mtrr_state, gfn << PAGE_SHIFT,
1808 (gfn << PAGE_SHIFT) + PAGE_SIZE);
1809 if (mtrr == 0xfe || mtrr == 0xff)
1810 mtrr = MTRR_TYPE_WRBACK;
1811 return mtrr;
1812}
4b12f0de 1813EXPORT_SYMBOL_GPL(kvm_get_guest_memory_type);
74be52e3 1814
9cf5cf5a
XG
1815static void __kvm_unsync_page(struct kvm_vcpu *vcpu, struct kvm_mmu_page *sp)
1816{
1817 trace_kvm_mmu_unsync_page(sp);
1818 ++vcpu->kvm->stat.mmu_unsync;
1819 sp->unsync = 1;
1820
1821 kvm_mmu_mark_parents_unsync(sp);
1822 mmu_convert_notrap(sp);
1823}
1824
1825static void kvm_unsync_pages(struct kvm_vcpu *vcpu, gfn_t gfn)
4731d4c7 1826{
4731d4c7
MT
1827 struct kvm_mmu_page *s;
1828 struct hlist_node *node, *n;
9cf5cf5a 1829
7ae680eb
XG
1830 for_each_gfn_indirect_valid_sp(vcpu->kvm, s, gfn, node, n) {
1831 if (s->unsync)
4731d4c7 1832 continue;
9cf5cf5a
XG
1833 WARN_ON(s->role.level != PT_PAGE_TABLE_LEVEL);
1834 __kvm_unsync_page(vcpu, s);
4731d4c7 1835 }
4731d4c7
MT
1836}
1837
1838static int mmu_need_write_protect(struct kvm_vcpu *vcpu, gfn_t gfn,
1839 bool can_unsync)
1840{
9cf5cf5a
XG
1841 struct kvm_mmu_page *s;
1842 struct hlist_node *node, *n;
1843 bool need_unsync = false;
1844
7ae680eb 1845 for_each_gfn_indirect_valid_sp(vcpu->kvm, s, gfn, node, n) {
9cf5cf5a 1846 if (s->role.level != PT_PAGE_TABLE_LEVEL)
4731d4c7 1847 return 1;
9cf5cf5a
XG
1848
1849 if (!need_unsync && !s->unsync) {
1850 if (!can_unsync || !oos_shadow)
1851 return 1;
1852 need_unsync = true;
1853 }
4731d4c7 1854 }
9cf5cf5a
XG
1855 if (need_unsync)
1856 kvm_unsync_pages(vcpu, gfn);
4731d4c7
MT
1857 return 0;
1858}
1859
d555c333 1860static int set_spte(struct kvm_vcpu *vcpu, u64 *sptep,
1e73f9dd 1861 unsigned pte_access, int user_fault,
852e3c19 1862 int write_fault, int dirty, int level,
c2d0ee46 1863 gfn_t gfn, pfn_t pfn, bool speculative,
1403283a 1864 bool can_unsync, bool reset_host_protection)
1c4f1fd6
AK
1865{
1866 u64 spte;
1e73f9dd 1867 int ret = 0;
64d4d521 1868
1c4f1fd6
AK
1869 /*
1870 * We don't set the accessed bit, since we sometimes want to see
1871 * whether the guest actually used the pte (in order to detect
1872 * demand paging).
1873 */
7b52345e 1874 spte = shadow_base_present_pte | shadow_dirty_mask;
947da538 1875 if (!speculative)
3201b5d9 1876 spte |= shadow_accessed_mask;
1c4f1fd6
AK
1877 if (!dirty)
1878 pte_access &= ~ACC_WRITE_MASK;
7b52345e
SY
1879 if (pte_access & ACC_EXEC_MASK)
1880 spte |= shadow_x_mask;
1881 else
1882 spte |= shadow_nx_mask;
1c4f1fd6 1883 if (pte_access & ACC_USER_MASK)
7b52345e 1884 spte |= shadow_user_mask;
852e3c19 1885 if (level > PT_PAGE_TABLE_LEVEL)
05da4558 1886 spte |= PT_PAGE_SIZE_MASK;
4b12f0de
SY
1887 if (tdp_enabled)
1888 spte |= kvm_x86_ops->get_mt_mask(vcpu, gfn,
1889 kvm_is_mmio_pfn(pfn));
1c4f1fd6 1890
1403283a
IE
1891 if (reset_host_protection)
1892 spte |= SPTE_HOST_WRITEABLE;
1893
35149e21 1894 spte |= (u64)pfn << PAGE_SHIFT;
1c4f1fd6
AK
1895
1896 if ((pte_access & ACC_WRITE_MASK)
8184dd38
AK
1897 || (!tdp_enabled && write_fault && !is_write_protection(vcpu)
1898 && !user_fault)) {
1c4f1fd6 1899
852e3c19
JR
1900 if (level > PT_PAGE_TABLE_LEVEL &&
1901 has_wrprotected_page(vcpu->kvm, gfn, level)) {
38187c83 1902 ret = 1;
6d74229f 1903 rmap_remove(vcpu->kvm, sptep);
38187c83
MT
1904 spte = shadow_trap_nonpresent_pte;
1905 goto set_pte;
1906 }
1907
1c4f1fd6 1908 spte |= PT_WRITABLE_MASK;
1c4f1fd6 1909
69325a12
AK
1910 if (!tdp_enabled && !(pte_access & ACC_WRITE_MASK))
1911 spte &= ~PT_USER_MASK;
1912
ecc5589f
MT
1913 /*
1914 * Optimization: for pte sync, if spte was writable the hash
1915 * lookup is unnecessary (and expensive). Write protection
1916 * is responsibility of mmu_get_page / kvm_sync_page.
1917 * Same reasoning can be applied to dirty page accounting.
1918 */
8dae4445 1919 if (!can_unsync && is_writable_pte(*sptep))
ecc5589f
MT
1920 goto set_pte;
1921
4731d4c7 1922 if (mmu_need_write_protect(vcpu, gfn, can_unsync)) {
1c4f1fd6 1923 pgprintk("%s: found shadow page for %lx, marking ro\n",
b8688d51 1924 __func__, gfn);
1e73f9dd 1925 ret = 1;
1c4f1fd6 1926 pte_access &= ~ACC_WRITE_MASK;
8dae4445 1927 if (is_writable_pte(spte))
1c4f1fd6 1928 spte &= ~PT_WRITABLE_MASK;
1c4f1fd6
AK
1929 }
1930 }
1931
1c4f1fd6
AK
1932 if (pte_access & ACC_WRITE_MASK)
1933 mark_page_dirty(vcpu->kvm, gfn);
1934
38187c83 1935set_pte:
d555c333 1936 __set_spte(sptep, spte);
1e73f9dd
MT
1937 return ret;
1938}
1939
d555c333 1940static void mmu_set_spte(struct kvm_vcpu *vcpu, u64 *sptep,
1e73f9dd
MT
1941 unsigned pt_access, unsigned pte_access,
1942 int user_fault, int write_fault, int dirty,
852e3c19 1943 int *ptwrite, int level, gfn_t gfn,
1403283a
IE
1944 pfn_t pfn, bool speculative,
1945 bool reset_host_protection)
1e73f9dd
MT
1946{
1947 int was_rmapped = 0;
8dae4445 1948 int was_writable = is_writable_pte(*sptep);
53a27b39 1949 int rmap_count;
1e73f9dd
MT
1950
1951 pgprintk("%s: spte %llx access %x write_fault %d"
1952 " user_fault %d gfn %lx\n",
d555c333 1953 __func__, *sptep, pt_access,
1e73f9dd
MT
1954 write_fault, user_fault, gfn);
1955
d555c333 1956 if (is_rmap_spte(*sptep)) {
1e73f9dd
MT
1957 /*
1958 * If we overwrite a PTE page pointer with a 2MB PMD, unlink
1959 * the parent of the now unreachable PTE.
1960 */
852e3c19
JR
1961 if (level > PT_PAGE_TABLE_LEVEL &&
1962 !is_large_pte(*sptep)) {
1e73f9dd 1963 struct kvm_mmu_page *child;
d555c333 1964 u64 pte = *sptep;
1e73f9dd
MT
1965
1966 child = page_header(pte & PT64_BASE_ADDR_MASK);
d555c333 1967 mmu_page_remove_parent_pte(child, sptep);
3be2264b
MT
1968 __set_spte(sptep, shadow_trap_nonpresent_pte);
1969 kvm_flush_remote_tlbs(vcpu->kvm);
d555c333 1970 } else if (pfn != spte_to_pfn(*sptep)) {
1e73f9dd 1971 pgprintk("hfn old %lx new %lx\n",
d555c333
AK
1972 spte_to_pfn(*sptep), pfn);
1973 rmap_remove(vcpu->kvm, sptep);
91546356
XG
1974 __set_spte(sptep, shadow_trap_nonpresent_pte);
1975 kvm_flush_remote_tlbs(vcpu->kvm);
6bed6b9e
JR
1976 } else
1977 was_rmapped = 1;
1e73f9dd 1978 }
852e3c19 1979
d555c333 1980 if (set_spte(vcpu, sptep, pte_access, user_fault, write_fault,
1403283a
IE
1981 dirty, level, gfn, pfn, speculative, true,
1982 reset_host_protection)) {
1e73f9dd
MT
1983 if (write_fault)
1984 *ptwrite = 1;
a378b4e6
MT
1985 kvm_x86_ops->tlb_flush(vcpu);
1986 }
1e73f9dd 1987
d555c333 1988 pgprintk("%s: setting spte %llx\n", __func__, *sptep);
1e73f9dd 1989 pgprintk("instantiating %s PTE (%s) at %ld (%llx) addr %p\n",
d555c333 1990 is_large_pte(*sptep)? "2MB" : "4kB",
a205bc19
JR
1991 *sptep & PT_PRESENT_MASK ?"RW":"R", gfn,
1992 *sptep, sptep);
d555c333 1993 if (!was_rmapped && is_large_pte(*sptep))
05da4558
MT
1994 ++vcpu->kvm->stat.lpages;
1995
d555c333 1996 page_header_update_slot(vcpu->kvm, sptep, gfn);
1c4f1fd6 1997 if (!was_rmapped) {
44ad9944 1998 rmap_count = rmap_add(vcpu, sptep, gfn);
acb66dd0 1999 kvm_release_pfn_clean(pfn);
53a27b39 2000 if (rmap_count > RMAP_RECYCLE_THRESHOLD)
852e3c19 2001 rmap_recycle(vcpu, sptep, gfn);
75e68e60 2002 } else {
8dae4445 2003 if (was_writable)
35149e21 2004 kvm_release_pfn_dirty(pfn);
75e68e60 2005 else
35149e21 2006 kvm_release_pfn_clean(pfn);
1c4f1fd6 2007 }
1b7fcd32 2008 if (speculative) {
d555c333 2009 vcpu->arch.last_pte_updated = sptep;
1b7fcd32
AK
2010 vcpu->arch.last_pte_gfn = gfn;
2011 }
1c4f1fd6
AK
2012}
2013
6aa8b732
AK
2014static void nonpaging_new_cr3(struct kvm_vcpu *vcpu)
2015{
2016}
2017
9f652d21 2018static int __direct_map(struct kvm_vcpu *vcpu, gpa_t v, int write,
852e3c19 2019 int level, gfn_t gfn, pfn_t pfn)
140754bc 2020{
9f652d21 2021 struct kvm_shadow_walk_iterator iterator;
140754bc 2022 struct kvm_mmu_page *sp;
9f652d21 2023 int pt_write = 0;
140754bc 2024 gfn_t pseudo_gfn;
6aa8b732 2025
9f652d21 2026 for_each_shadow_entry(vcpu, (u64)gfn << PAGE_SHIFT, iterator) {
852e3c19 2027 if (iterator.level == level) {
9f652d21
AK
2028 mmu_set_spte(vcpu, iterator.sptep, ACC_ALL, ACC_ALL,
2029 0, write, 1, &pt_write,
1403283a 2030 level, gfn, pfn, false, true);
9f652d21
AK
2031 ++vcpu->stat.pf_fixed;
2032 break;
6aa8b732
AK
2033 }
2034
9f652d21 2035 if (*iterator.sptep == shadow_trap_nonpresent_pte) {
c9fa0b3b
LJ
2036 u64 base_addr = iterator.addr;
2037
2038 base_addr &= PT64_LVL_ADDR_MASK(iterator.level);
2039 pseudo_gfn = base_addr >> PAGE_SHIFT;
9f652d21
AK
2040 sp = kvm_mmu_get_page(vcpu, pseudo_gfn, iterator.addr,
2041 iterator.level - 1,
2042 1, ACC_ALL, iterator.sptep);
2043 if (!sp) {
2044 pgprintk("nonpaging_map: ENOMEM\n");
2045 kvm_release_pfn_clean(pfn);
2046 return -ENOMEM;
2047 }
140754bc 2048
d555c333
AK
2049 __set_spte(iterator.sptep,
2050 __pa(sp->spt)
2051 | PT_PRESENT_MASK | PT_WRITABLE_MASK
2052 | shadow_user_mask | shadow_x_mask);
9f652d21
AK
2053 }
2054 }
2055 return pt_write;
6aa8b732
AK
2056}
2057
bf998156
HY
2058static void kvm_send_hwpoison_signal(struct kvm *kvm, gfn_t gfn)
2059{
2060 char buf[1];
2061 void __user *hva;
2062 int r;
2063
2064 /* Touch the page, so send SIGBUS */
2065 hva = (void __user *)gfn_to_hva(kvm, gfn);
2066 r = copy_from_user(buf, hva, 1);
2067}
2068
2069static int kvm_handle_bad_page(struct kvm *kvm, gfn_t gfn, pfn_t pfn)
2070{
2071 kvm_release_pfn_clean(pfn);
2072 if (is_hwpoison_pfn(pfn)) {
2073 kvm_send_hwpoison_signal(kvm, gfn);
2074 return 0;
2075 }
2076 return 1;
2077}
2078
10589a46
MT
2079static int nonpaging_map(struct kvm_vcpu *vcpu, gva_t v, int write, gfn_t gfn)
2080{
2081 int r;
852e3c19 2082 int level;
35149e21 2083 pfn_t pfn;
e930bffe 2084 unsigned long mmu_seq;
aaee2c94 2085
852e3c19
JR
2086 level = mapping_level(vcpu, gfn);
2087
2088 /*
2089 * This path builds a PAE pagetable - so we can map 2mb pages at
2090 * maximum. Therefore check if the level is larger than that.
2091 */
2092 if (level > PT_DIRECTORY_LEVEL)
2093 level = PT_DIRECTORY_LEVEL;
2094
2095 gfn &= ~(KVM_PAGES_PER_HPAGE(level) - 1);
05da4558 2096
e930bffe 2097 mmu_seq = vcpu->kvm->mmu_notifier_seq;
4c2155ce 2098 smp_rmb();
35149e21 2099 pfn = gfn_to_pfn(vcpu->kvm, gfn);
aaee2c94 2100
d196e343 2101 /* mmio */
bf998156
HY
2102 if (is_error_pfn(pfn))
2103 return kvm_handle_bad_page(vcpu->kvm, gfn, pfn);
d196e343 2104
aaee2c94 2105 spin_lock(&vcpu->kvm->mmu_lock);
e930bffe
AA
2106 if (mmu_notifier_retry(vcpu, mmu_seq))
2107 goto out_unlock;
eb787d10 2108 kvm_mmu_free_some_pages(vcpu);
852e3c19 2109 r = __direct_map(vcpu, v, write, level, gfn, pfn);
aaee2c94
MT
2110 spin_unlock(&vcpu->kvm->mmu_lock);
2111
aaee2c94 2112
10589a46 2113 return r;
e930bffe
AA
2114
2115out_unlock:
2116 spin_unlock(&vcpu->kvm->mmu_lock);
2117 kvm_release_pfn_clean(pfn);
2118 return 0;
10589a46
MT
2119}
2120
2121
17ac10ad
AK
2122static void mmu_free_roots(struct kvm_vcpu *vcpu)
2123{
2124 int i;
4db35314 2125 struct kvm_mmu_page *sp;
17ac10ad 2126
ad312c7c 2127 if (!VALID_PAGE(vcpu->arch.mmu.root_hpa))
7b53aa56 2128 return;
aaee2c94 2129 spin_lock(&vcpu->kvm->mmu_lock);
ad312c7c
ZX
2130 if (vcpu->arch.mmu.shadow_root_level == PT64_ROOT_LEVEL) {
2131 hpa_t root = vcpu->arch.mmu.root_hpa;
17ac10ad 2132
4db35314
AK
2133 sp = page_header(root);
2134 --sp->root_count;
2e53d63a
MT
2135 if (!sp->root_count && sp->role.invalid)
2136 kvm_mmu_zap_page(vcpu->kvm, sp);
ad312c7c 2137 vcpu->arch.mmu.root_hpa = INVALID_PAGE;
aaee2c94 2138 spin_unlock(&vcpu->kvm->mmu_lock);
17ac10ad
AK
2139 return;
2140 }
17ac10ad 2141 for (i = 0; i < 4; ++i) {
ad312c7c 2142 hpa_t root = vcpu->arch.mmu.pae_root[i];
17ac10ad 2143
417726a3 2144 if (root) {
417726a3 2145 root &= PT64_BASE_ADDR_MASK;
4db35314
AK
2146 sp = page_header(root);
2147 --sp->root_count;
2e53d63a
MT
2148 if (!sp->root_count && sp->role.invalid)
2149 kvm_mmu_zap_page(vcpu->kvm, sp);
417726a3 2150 }
ad312c7c 2151 vcpu->arch.mmu.pae_root[i] = INVALID_PAGE;
17ac10ad 2152 }
aaee2c94 2153 spin_unlock(&vcpu->kvm->mmu_lock);
ad312c7c 2154 vcpu->arch.mmu.root_hpa = INVALID_PAGE;
17ac10ad
AK
2155}
2156
8986ecc0
MT
2157static int mmu_check_root(struct kvm_vcpu *vcpu, gfn_t root_gfn)
2158{
2159 int ret = 0;
2160
2161 if (!kvm_is_visible_gfn(vcpu->kvm, root_gfn)) {
2162 set_bit(KVM_REQ_TRIPLE_FAULT, &vcpu->requests);
2163 ret = 1;
2164 }
2165
2166 return ret;
2167}
2168
2169static int mmu_alloc_roots(struct kvm_vcpu *vcpu)
17ac10ad
AK
2170{
2171 int i;
cea0f0e7 2172 gfn_t root_gfn;
4db35314 2173 struct kvm_mmu_page *sp;
f6e2c02b 2174 int direct = 0;
6de4f3ad 2175 u64 pdptr;
3bb65a22 2176
ad312c7c 2177 root_gfn = vcpu->arch.cr3 >> PAGE_SHIFT;
17ac10ad 2178
ad312c7c
ZX
2179 if (vcpu->arch.mmu.shadow_root_level == PT64_ROOT_LEVEL) {
2180 hpa_t root = vcpu->arch.mmu.root_hpa;
17ac10ad
AK
2181
2182 ASSERT(!VALID_PAGE(root));
8986ecc0
MT
2183 if (mmu_check_root(vcpu, root_gfn))
2184 return 1;
5a7388c2
EN
2185 if (tdp_enabled) {
2186 direct = 1;
2187 root_gfn = 0;
2188 }
8facbbff 2189 spin_lock(&vcpu->kvm->mmu_lock);
24955b6c 2190 kvm_mmu_free_some_pages(vcpu);
4db35314 2191 sp = kvm_mmu_get_page(vcpu, root_gfn, 0,
f6e2c02b 2192 PT64_ROOT_LEVEL, direct,
fb72d167 2193 ACC_ALL, NULL);
4db35314
AK
2194 root = __pa(sp->spt);
2195 ++sp->root_count;
8facbbff 2196 spin_unlock(&vcpu->kvm->mmu_lock);
ad312c7c 2197 vcpu->arch.mmu.root_hpa = root;
8986ecc0 2198 return 0;
17ac10ad 2199 }
f6e2c02b 2200 direct = !is_paging(vcpu);
17ac10ad 2201 for (i = 0; i < 4; ++i) {
ad312c7c 2202 hpa_t root = vcpu->arch.mmu.pae_root[i];
17ac10ad
AK
2203
2204 ASSERT(!VALID_PAGE(root));
ad312c7c 2205 if (vcpu->arch.mmu.root_level == PT32E_ROOT_LEVEL) {
6de4f3ad 2206 pdptr = kvm_pdptr_read(vcpu, i);
43a3795a 2207 if (!is_present_gpte(pdptr)) {
ad312c7c 2208 vcpu->arch.mmu.pae_root[i] = 0;
417726a3
AK
2209 continue;
2210 }
6de4f3ad 2211 root_gfn = pdptr >> PAGE_SHIFT;
ad312c7c 2212 } else if (vcpu->arch.mmu.root_level == 0)
cea0f0e7 2213 root_gfn = 0;
8986ecc0
MT
2214 if (mmu_check_root(vcpu, root_gfn))
2215 return 1;
5a7388c2
EN
2216 if (tdp_enabled) {
2217 direct = 1;
2218 root_gfn = i << 30;
2219 }
8facbbff 2220 spin_lock(&vcpu->kvm->mmu_lock);
24955b6c 2221 kvm_mmu_free_some_pages(vcpu);
4db35314 2222 sp = kvm_mmu_get_page(vcpu, root_gfn, i << 30,
f6e2c02b 2223 PT32_ROOT_LEVEL, direct,
f7d9c7b7 2224 ACC_ALL, NULL);
4db35314
AK
2225 root = __pa(sp->spt);
2226 ++sp->root_count;
8facbbff
AK
2227 spin_unlock(&vcpu->kvm->mmu_lock);
2228
ad312c7c 2229 vcpu->arch.mmu.pae_root[i] = root | PT_PRESENT_MASK;
17ac10ad 2230 }
ad312c7c 2231 vcpu->arch.mmu.root_hpa = __pa(vcpu->arch.mmu.pae_root);
8986ecc0 2232 return 0;
17ac10ad
AK
2233}
2234
0ba73cda
MT
2235static void mmu_sync_roots(struct kvm_vcpu *vcpu)
2236{
2237 int i;
2238 struct kvm_mmu_page *sp;
2239
2240 if (!VALID_PAGE(vcpu->arch.mmu.root_hpa))
2241 return;
2242 if (vcpu->arch.mmu.shadow_root_level == PT64_ROOT_LEVEL) {
2243 hpa_t root = vcpu->arch.mmu.root_hpa;
2244 sp = page_header(root);
2245 mmu_sync_children(vcpu, sp);
2246 return;
2247 }
2248 for (i = 0; i < 4; ++i) {
2249 hpa_t root = vcpu->arch.mmu.pae_root[i];
2250
8986ecc0 2251 if (root && VALID_PAGE(root)) {
0ba73cda
MT
2252 root &= PT64_BASE_ADDR_MASK;
2253 sp = page_header(root);
2254 mmu_sync_children(vcpu, sp);
2255 }
2256 }
2257}
2258
2259void kvm_mmu_sync_roots(struct kvm_vcpu *vcpu)
2260{
2261 spin_lock(&vcpu->kvm->mmu_lock);
2262 mmu_sync_roots(vcpu);
6cffe8ca 2263 spin_unlock(&vcpu->kvm->mmu_lock);
0ba73cda
MT
2264}
2265
1871c602
GN
2266static gpa_t nonpaging_gva_to_gpa(struct kvm_vcpu *vcpu, gva_t vaddr,
2267 u32 access, u32 *error)
6aa8b732 2268{
1871c602
GN
2269 if (error)
2270 *error = 0;
6aa8b732
AK
2271 return vaddr;
2272}
2273
2274static int nonpaging_page_fault(struct kvm_vcpu *vcpu, gva_t gva,
3f3e7124 2275 u32 error_code)
6aa8b732 2276{
e833240f 2277 gfn_t gfn;
e2dec939 2278 int r;
6aa8b732 2279
b8688d51 2280 pgprintk("%s: gva %lx error %x\n", __func__, gva, error_code);
e2dec939
AK
2281 r = mmu_topup_memory_caches(vcpu);
2282 if (r)
2283 return r;
714b93da 2284
6aa8b732 2285 ASSERT(vcpu);
ad312c7c 2286 ASSERT(VALID_PAGE(vcpu->arch.mmu.root_hpa));
6aa8b732 2287
e833240f 2288 gfn = gva >> PAGE_SHIFT;
6aa8b732 2289
e833240f
AK
2290 return nonpaging_map(vcpu, gva & PAGE_MASK,
2291 error_code & PFERR_WRITE_MASK, gfn);
6aa8b732
AK
2292}
2293
fb72d167
JR
2294static int tdp_page_fault(struct kvm_vcpu *vcpu, gva_t gpa,
2295 u32 error_code)
2296{
35149e21 2297 pfn_t pfn;
fb72d167 2298 int r;
852e3c19 2299 int level;
05da4558 2300 gfn_t gfn = gpa >> PAGE_SHIFT;
e930bffe 2301 unsigned long mmu_seq;
fb72d167
JR
2302
2303 ASSERT(vcpu);
2304 ASSERT(VALID_PAGE(vcpu->arch.mmu.root_hpa));
2305
2306 r = mmu_topup_memory_caches(vcpu);
2307 if (r)
2308 return r;
2309
852e3c19
JR
2310 level = mapping_level(vcpu, gfn);
2311
2312 gfn &= ~(KVM_PAGES_PER_HPAGE(level) - 1);
2313
e930bffe 2314 mmu_seq = vcpu->kvm->mmu_notifier_seq;
4c2155ce 2315 smp_rmb();
35149e21 2316 pfn = gfn_to_pfn(vcpu->kvm, gfn);
bf998156
HY
2317 if (is_error_pfn(pfn))
2318 return kvm_handle_bad_page(vcpu->kvm, gfn, pfn);
fb72d167 2319 spin_lock(&vcpu->kvm->mmu_lock);
e930bffe
AA
2320 if (mmu_notifier_retry(vcpu, mmu_seq))
2321 goto out_unlock;
fb72d167
JR
2322 kvm_mmu_free_some_pages(vcpu);
2323 r = __direct_map(vcpu, gpa, error_code & PFERR_WRITE_MASK,
852e3c19 2324 level, gfn, pfn);
fb72d167 2325 spin_unlock(&vcpu->kvm->mmu_lock);
fb72d167
JR
2326
2327 return r;
e930bffe
AA
2328
2329out_unlock:
2330 spin_unlock(&vcpu->kvm->mmu_lock);
2331 kvm_release_pfn_clean(pfn);
2332 return 0;
fb72d167
JR
2333}
2334
6aa8b732
AK
2335static void nonpaging_free(struct kvm_vcpu *vcpu)
2336{
17ac10ad 2337 mmu_free_roots(vcpu);
6aa8b732
AK
2338}
2339
2340static int nonpaging_init_context(struct kvm_vcpu *vcpu)
2341{
ad312c7c 2342 struct kvm_mmu *context = &vcpu->arch.mmu;
6aa8b732
AK
2343
2344 context->new_cr3 = nonpaging_new_cr3;
2345 context->page_fault = nonpaging_page_fault;
6aa8b732
AK
2346 context->gva_to_gpa = nonpaging_gva_to_gpa;
2347 context->free = nonpaging_free;
c7addb90 2348 context->prefetch_page = nonpaging_prefetch_page;
e8bc217a 2349 context->sync_page = nonpaging_sync_page;
a7052897 2350 context->invlpg = nonpaging_invlpg;
cea0f0e7 2351 context->root_level = 0;
6aa8b732 2352 context->shadow_root_level = PT32E_ROOT_LEVEL;
17c3ba9d 2353 context->root_hpa = INVALID_PAGE;
6aa8b732
AK
2354 return 0;
2355}
2356
d835dfec 2357void kvm_mmu_flush_tlb(struct kvm_vcpu *vcpu)
6aa8b732 2358{
1165f5fe 2359 ++vcpu->stat.tlb_flush;
cbdd1bea 2360 kvm_x86_ops->tlb_flush(vcpu);
6aa8b732
AK
2361}
2362
2363static void paging_new_cr3(struct kvm_vcpu *vcpu)
2364{
b8688d51 2365 pgprintk("%s: cr3 %lx\n", __func__, vcpu->arch.cr3);
cea0f0e7 2366 mmu_free_roots(vcpu);
6aa8b732
AK
2367}
2368
6aa8b732
AK
2369static void inject_page_fault(struct kvm_vcpu *vcpu,
2370 u64 addr,
2371 u32 err_code)
2372{
c3c91fee 2373 kvm_inject_page_fault(vcpu, addr, err_code);
6aa8b732
AK
2374}
2375
6aa8b732
AK
2376static void paging_free(struct kvm_vcpu *vcpu)
2377{
2378 nonpaging_free(vcpu);
2379}
2380
82725b20
DE
2381static bool is_rsvd_bits_set(struct kvm_vcpu *vcpu, u64 gpte, int level)
2382{
2383 int bit7;
2384
2385 bit7 = (gpte >> 7) & 1;
2386 return (gpte & vcpu->arch.mmu.rsvd_bits_mask[bit7][level-1]) != 0;
2387}
2388
6aa8b732
AK
2389#define PTTYPE 64
2390#include "paging_tmpl.h"
2391#undef PTTYPE
2392
2393#define PTTYPE 32
2394#include "paging_tmpl.h"
2395#undef PTTYPE
2396
82725b20
DE
2397static void reset_rsvds_bits_mask(struct kvm_vcpu *vcpu, int level)
2398{
2399 struct kvm_mmu *context = &vcpu->arch.mmu;
2400 int maxphyaddr = cpuid_maxphyaddr(vcpu);
2401 u64 exb_bit_rsvd = 0;
2402
2403 if (!is_nx(vcpu))
2404 exb_bit_rsvd = rsvd_bits(63, 63);
2405 switch (level) {
2406 case PT32_ROOT_LEVEL:
2407 /* no rsvd bits for 2 level 4K page table entries */
2408 context->rsvd_bits_mask[0][1] = 0;
2409 context->rsvd_bits_mask[0][0] = 0;
f815bce8
XG
2410 context->rsvd_bits_mask[1][0] = context->rsvd_bits_mask[0][0];
2411
2412 if (!is_pse(vcpu)) {
2413 context->rsvd_bits_mask[1][1] = 0;
2414 break;
2415 }
2416
82725b20
DE
2417 if (is_cpuid_PSE36())
2418 /* 36bits PSE 4MB page */
2419 context->rsvd_bits_mask[1][1] = rsvd_bits(17, 21);
2420 else
2421 /* 32 bits PSE 4MB page */
2422 context->rsvd_bits_mask[1][1] = rsvd_bits(13, 21);
82725b20
DE
2423 break;
2424 case PT32E_ROOT_LEVEL:
20c466b5
DE
2425 context->rsvd_bits_mask[0][2] =
2426 rsvd_bits(maxphyaddr, 63) |
2427 rsvd_bits(7, 8) | rsvd_bits(1, 2); /* PDPTE */
82725b20 2428 context->rsvd_bits_mask[0][1] = exb_bit_rsvd |
4c26b4cd 2429 rsvd_bits(maxphyaddr, 62); /* PDE */
82725b20
DE
2430 context->rsvd_bits_mask[0][0] = exb_bit_rsvd |
2431 rsvd_bits(maxphyaddr, 62); /* PTE */
2432 context->rsvd_bits_mask[1][1] = exb_bit_rsvd |
2433 rsvd_bits(maxphyaddr, 62) |
2434 rsvd_bits(13, 20); /* large page */
f815bce8 2435 context->rsvd_bits_mask[1][0] = context->rsvd_bits_mask[0][0];
82725b20
DE
2436 break;
2437 case PT64_ROOT_LEVEL:
2438 context->rsvd_bits_mask[0][3] = exb_bit_rsvd |
2439 rsvd_bits(maxphyaddr, 51) | rsvd_bits(7, 8);
2440 context->rsvd_bits_mask[0][2] = exb_bit_rsvd |
2441 rsvd_bits(maxphyaddr, 51) | rsvd_bits(7, 8);
2442 context->rsvd_bits_mask[0][1] = exb_bit_rsvd |
4c26b4cd 2443 rsvd_bits(maxphyaddr, 51);
82725b20
DE
2444 context->rsvd_bits_mask[0][0] = exb_bit_rsvd |
2445 rsvd_bits(maxphyaddr, 51);
2446 context->rsvd_bits_mask[1][3] = context->rsvd_bits_mask[0][3];
e04da980
JR
2447 context->rsvd_bits_mask[1][2] = exb_bit_rsvd |
2448 rsvd_bits(maxphyaddr, 51) |
2449 rsvd_bits(13, 29);
82725b20 2450 context->rsvd_bits_mask[1][1] = exb_bit_rsvd |
4c26b4cd
SY
2451 rsvd_bits(maxphyaddr, 51) |
2452 rsvd_bits(13, 20); /* large page */
f815bce8 2453 context->rsvd_bits_mask[1][0] = context->rsvd_bits_mask[0][0];
82725b20
DE
2454 break;
2455 }
2456}
2457
17ac10ad 2458static int paging64_init_context_common(struct kvm_vcpu *vcpu, int level)
6aa8b732 2459{
ad312c7c 2460 struct kvm_mmu *context = &vcpu->arch.mmu;
6aa8b732
AK
2461
2462 ASSERT(is_pae(vcpu));
2463 context->new_cr3 = paging_new_cr3;
2464 context->page_fault = paging64_page_fault;
6aa8b732 2465 context->gva_to_gpa = paging64_gva_to_gpa;
c7addb90 2466 context->prefetch_page = paging64_prefetch_page;
e8bc217a 2467 context->sync_page = paging64_sync_page;
a7052897 2468 context->invlpg = paging64_invlpg;
6aa8b732 2469 context->free = paging_free;
17ac10ad
AK
2470 context->root_level = level;
2471 context->shadow_root_level = level;
17c3ba9d 2472 context->root_hpa = INVALID_PAGE;
6aa8b732
AK
2473 return 0;
2474}
2475
17ac10ad
AK
2476static int paging64_init_context(struct kvm_vcpu *vcpu)
2477{
82725b20 2478 reset_rsvds_bits_mask(vcpu, PT64_ROOT_LEVEL);
17ac10ad
AK
2479 return paging64_init_context_common(vcpu, PT64_ROOT_LEVEL);
2480}
2481
6aa8b732
AK
2482static int paging32_init_context(struct kvm_vcpu *vcpu)
2483{
ad312c7c 2484 struct kvm_mmu *context = &vcpu->arch.mmu;
6aa8b732 2485
82725b20 2486 reset_rsvds_bits_mask(vcpu, PT32_ROOT_LEVEL);
6aa8b732
AK
2487 context->new_cr3 = paging_new_cr3;
2488 context->page_fault = paging32_page_fault;
6aa8b732
AK
2489 context->gva_to_gpa = paging32_gva_to_gpa;
2490 context->free = paging_free;
c7addb90 2491 context->prefetch_page = paging32_prefetch_page;
e8bc217a 2492 context->sync_page = paging32_sync_page;
a7052897 2493 context->invlpg = paging32_invlpg;
6aa8b732
AK
2494 context->root_level = PT32_ROOT_LEVEL;
2495 context->shadow_root_level = PT32E_ROOT_LEVEL;
17c3ba9d 2496 context->root_hpa = INVALID_PAGE;
6aa8b732
AK
2497 return 0;
2498}
2499
2500static int paging32E_init_context(struct kvm_vcpu *vcpu)
2501{
82725b20 2502 reset_rsvds_bits_mask(vcpu, PT32E_ROOT_LEVEL);
17ac10ad 2503 return paging64_init_context_common(vcpu, PT32E_ROOT_LEVEL);
6aa8b732
AK
2504}
2505
fb72d167
JR
2506static int init_kvm_tdp_mmu(struct kvm_vcpu *vcpu)
2507{
2508 struct kvm_mmu *context = &vcpu->arch.mmu;
2509
2510 context->new_cr3 = nonpaging_new_cr3;
2511 context->page_fault = tdp_page_fault;
2512 context->free = nonpaging_free;
2513 context->prefetch_page = nonpaging_prefetch_page;
e8bc217a 2514 context->sync_page = nonpaging_sync_page;
a7052897 2515 context->invlpg = nonpaging_invlpg;
67253af5 2516 context->shadow_root_level = kvm_x86_ops->get_tdp_level();
fb72d167
JR
2517 context->root_hpa = INVALID_PAGE;
2518
2519 if (!is_paging(vcpu)) {
2520 context->gva_to_gpa = nonpaging_gva_to_gpa;
2521 context->root_level = 0;
2522 } else if (is_long_mode(vcpu)) {
82725b20 2523 reset_rsvds_bits_mask(vcpu, PT64_ROOT_LEVEL);
fb72d167
JR
2524 context->gva_to_gpa = paging64_gva_to_gpa;
2525 context->root_level = PT64_ROOT_LEVEL;
2526 } else if (is_pae(vcpu)) {
82725b20 2527 reset_rsvds_bits_mask(vcpu, PT32E_ROOT_LEVEL);
fb72d167
JR
2528 context->gva_to_gpa = paging64_gva_to_gpa;
2529 context->root_level = PT32E_ROOT_LEVEL;
2530 } else {
82725b20 2531 reset_rsvds_bits_mask(vcpu, PT32_ROOT_LEVEL);
fb72d167
JR
2532 context->gva_to_gpa = paging32_gva_to_gpa;
2533 context->root_level = PT32_ROOT_LEVEL;
2534 }
2535
2536 return 0;
2537}
2538
2539static int init_kvm_softmmu(struct kvm_vcpu *vcpu)
6aa8b732 2540{
a770f6f2
AK
2541 int r;
2542
6aa8b732 2543 ASSERT(vcpu);
ad312c7c 2544 ASSERT(!VALID_PAGE(vcpu->arch.mmu.root_hpa));
6aa8b732
AK
2545
2546 if (!is_paging(vcpu))
a770f6f2 2547 r = nonpaging_init_context(vcpu);
a9058ecd 2548 else if (is_long_mode(vcpu))
a770f6f2 2549 r = paging64_init_context(vcpu);
6aa8b732 2550 else if (is_pae(vcpu))
a770f6f2 2551 r = paging32E_init_context(vcpu);
6aa8b732 2552 else
a770f6f2
AK
2553 r = paging32_init_context(vcpu);
2554
5b7e0102 2555 vcpu->arch.mmu.base_role.cr4_pae = !!is_pae(vcpu);
3dbe1415 2556 vcpu->arch.mmu.base_role.cr0_wp = is_write_protection(vcpu);
a770f6f2
AK
2557
2558 return r;
6aa8b732
AK
2559}
2560
fb72d167
JR
2561static int init_kvm_mmu(struct kvm_vcpu *vcpu)
2562{
35149e21
AL
2563 vcpu->arch.update_pte.pfn = bad_pfn;
2564
fb72d167
JR
2565 if (tdp_enabled)
2566 return init_kvm_tdp_mmu(vcpu);
2567 else
2568 return init_kvm_softmmu(vcpu);
2569}
2570
6aa8b732
AK
2571static void destroy_kvm_mmu(struct kvm_vcpu *vcpu)
2572{
2573 ASSERT(vcpu);
62ad0755
SY
2574 if (VALID_PAGE(vcpu->arch.mmu.root_hpa))
2575 /* mmu.free() should set root_hpa = INVALID_PAGE */
ad312c7c 2576 vcpu->arch.mmu.free(vcpu);
6aa8b732
AK
2577}
2578
2579int kvm_mmu_reset_context(struct kvm_vcpu *vcpu)
17c3ba9d
AK
2580{
2581 destroy_kvm_mmu(vcpu);
2582 return init_kvm_mmu(vcpu);
2583}
8668a3c4 2584EXPORT_SYMBOL_GPL(kvm_mmu_reset_context);
17c3ba9d
AK
2585
2586int kvm_mmu_load(struct kvm_vcpu *vcpu)
6aa8b732 2587{
714b93da
AK
2588 int r;
2589
e2dec939 2590 r = mmu_topup_memory_caches(vcpu);
17c3ba9d
AK
2591 if (r)
2592 goto out;
8986ecc0 2593 r = mmu_alloc_roots(vcpu);
8facbbff 2594 spin_lock(&vcpu->kvm->mmu_lock);
0ba73cda 2595 mmu_sync_roots(vcpu);
aaee2c94 2596 spin_unlock(&vcpu->kvm->mmu_lock);
8986ecc0
MT
2597 if (r)
2598 goto out;
3662cb1c 2599 /* set_cr3() should ensure TLB has been flushed */
ad312c7c 2600 kvm_x86_ops->set_cr3(vcpu, vcpu->arch.mmu.root_hpa);
714b93da
AK
2601out:
2602 return r;
6aa8b732 2603}
17c3ba9d
AK
2604EXPORT_SYMBOL_GPL(kvm_mmu_load);
2605
2606void kvm_mmu_unload(struct kvm_vcpu *vcpu)
2607{
2608 mmu_free_roots(vcpu);
2609}
6aa8b732 2610
09072daf 2611static void mmu_pte_write_zap_pte(struct kvm_vcpu *vcpu,
4db35314 2612 struct kvm_mmu_page *sp,
ac1b714e
AK
2613 u64 *spte)
2614{
2615 u64 pte;
2616 struct kvm_mmu_page *child;
2617
2618 pte = *spte;
c7addb90 2619 if (is_shadow_present_pte(pte)) {
776e6633 2620 if (is_last_spte(pte, sp->role.level))
290fc38d 2621 rmap_remove(vcpu->kvm, spte);
ac1b714e
AK
2622 else {
2623 child = page_header(pte & PT64_BASE_ADDR_MASK);
90cb0529 2624 mmu_page_remove_parent_pte(child, spte);
ac1b714e
AK
2625 }
2626 }
d555c333 2627 __set_spte(spte, shadow_trap_nonpresent_pte);
05da4558
MT
2628 if (is_large_pte(pte))
2629 --vcpu->kvm->stat.lpages;
ac1b714e
AK
2630}
2631
0028425f 2632static void mmu_pte_write_new_pte(struct kvm_vcpu *vcpu,
4db35314 2633 struct kvm_mmu_page *sp,
0028425f 2634 u64 *spte,
489f1d65 2635 const void *new)
0028425f 2636{
30945387 2637 if (sp->role.level != PT_PAGE_TABLE_LEVEL) {
7e4e4056
JR
2638 ++vcpu->kvm->stat.mmu_pde_zapped;
2639 return;
30945387 2640 }
0028425f 2641
4cee5764 2642 ++vcpu->kvm->stat.mmu_pte_updated;
5b7e0102 2643 if (!sp->role.cr4_pae)
489f1d65 2644 paging32_update_pte(vcpu, sp, spte, new);
0028425f 2645 else
489f1d65 2646 paging64_update_pte(vcpu, sp, spte, new);
0028425f
AK
2647}
2648
79539cec
AK
2649static bool need_remote_flush(u64 old, u64 new)
2650{
2651 if (!is_shadow_present_pte(old))
2652 return false;
2653 if (!is_shadow_present_pte(new))
2654 return true;
2655 if ((old ^ new) & PT64_BASE_ADDR_MASK)
2656 return true;
2657 old ^= PT64_NX_MASK;
2658 new ^= PT64_NX_MASK;
2659 return (old & ~new & PT64_PERM_MASK) != 0;
2660}
2661
2662static void mmu_pte_write_flush_tlb(struct kvm_vcpu *vcpu, u64 old, u64 new)
2663{
2664 if (need_remote_flush(old, new))
2665 kvm_flush_remote_tlbs(vcpu->kvm);
2666 else
2667 kvm_mmu_flush_tlb(vcpu);
2668}
2669
12b7d28f
AK
2670static bool last_updated_pte_accessed(struct kvm_vcpu *vcpu)
2671{
ad312c7c 2672 u64 *spte = vcpu->arch.last_pte_updated;
12b7d28f 2673
7b52345e 2674 return !!(spte && (*spte & shadow_accessed_mask));
12b7d28f
AK
2675}
2676
d7824fff 2677static void mmu_guess_page_from_pte_write(struct kvm_vcpu *vcpu, gpa_t gpa,
72016f3a 2678 u64 gpte)
d7824fff
AK
2679{
2680 gfn_t gfn;
35149e21 2681 pfn_t pfn;
d7824fff 2682
43a3795a 2683 if (!is_present_gpte(gpte))
d7824fff
AK
2684 return;
2685 gfn = (gpte & PT64_BASE_ADDR_MASK) >> PAGE_SHIFT;
72dc67a6 2686
e930bffe 2687 vcpu->arch.update_pte.mmu_seq = vcpu->kvm->mmu_notifier_seq;
4c2155ce 2688 smp_rmb();
35149e21 2689 pfn = gfn_to_pfn(vcpu->kvm, gfn);
72dc67a6 2690
35149e21
AL
2691 if (is_error_pfn(pfn)) {
2692 kvm_release_pfn_clean(pfn);
d196e343
AK
2693 return;
2694 }
d7824fff 2695 vcpu->arch.update_pte.gfn = gfn;
35149e21 2696 vcpu->arch.update_pte.pfn = pfn;
d7824fff
AK
2697}
2698
1b7fcd32
AK
2699static void kvm_mmu_access_page(struct kvm_vcpu *vcpu, gfn_t gfn)
2700{
2701 u64 *spte = vcpu->arch.last_pte_updated;
2702
2703 if (spte
2704 && vcpu->arch.last_pte_gfn == gfn
2705 && shadow_accessed_mask
2706 && !(*spte & shadow_accessed_mask)
2707 && is_shadow_present_pte(*spte))
2708 set_bit(PT_ACCESSED_SHIFT, (unsigned long *)spte);
2709}
2710
09072daf 2711void kvm_mmu_pte_write(struct kvm_vcpu *vcpu, gpa_t gpa,
ad218f85
MT
2712 const u8 *new, int bytes,
2713 bool guest_initiated)
da4a00f0 2714{
9b7a0325 2715 gfn_t gfn = gpa >> PAGE_SHIFT;
4db35314 2716 struct kvm_mmu_page *sp;
0e7bc4b9 2717 struct hlist_node *node, *n;
489f1d65 2718 u64 entry, gentry;
9b7a0325 2719 u64 *spte;
9b7a0325 2720 unsigned offset = offset_in_page(gpa);
0e7bc4b9 2721 unsigned pte_size;
9b7a0325 2722 unsigned page_offset;
0e7bc4b9 2723 unsigned misaligned;
fce0657f 2724 unsigned quadrant;
9b7a0325 2725 int level;
86a5ba02 2726 int flooded = 0;
ac1b714e 2727 int npte;
489f1d65 2728 int r;
08e850c6 2729 int invlpg_counter;
9b7a0325 2730
b8688d51 2731 pgprintk("%s: gpa %llx bytes %d\n", __func__, gpa, bytes);
72016f3a 2732
08e850c6 2733 invlpg_counter = atomic_read(&vcpu->kvm->arch.invlpg_counter);
72016f3a
AK
2734
2735 /*
2736 * Assume that the pte write on a page table of the same type
2737 * as the current vcpu paging mode. This is nearly always true
2738 * (might be false while changing modes). Note it is verified later
2739 * by update_pte().
2740 */
08e850c6 2741 if ((is_pae(vcpu) && bytes == 4) || !new) {
72016f3a 2742 /* Handle a 32-bit guest writing two halves of a 64-bit gpte */
08e850c6
AK
2743 if (is_pae(vcpu)) {
2744 gpa &= ~(gpa_t)7;
2745 bytes = 8;
2746 }
2747 r = kvm_read_guest(vcpu->kvm, gpa, &gentry, min(bytes, 8));
72016f3a
AK
2748 if (r)
2749 gentry = 0;
08e850c6
AK
2750 new = (const u8 *)&gentry;
2751 }
2752
2753 switch (bytes) {
2754 case 4:
2755 gentry = *(const u32 *)new;
2756 break;
2757 case 8:
2758 gentry = *(const u64 *)new;
2759 break;
2760 default:
2761 gentry = 0;
2762 break;
72016f3a
AK
2763 }
2764
2765 mmu_guess_page_from_pte_write(vcpu, gpa, gentry);
aaee2c94 2766 spin_lock(&vcpu->kvm->mmu_lock);
08e850c6
AK
2767 if (atomic_read(&vcpu->kvm->arch.invlpg_counter) != invlpg_counter)
2768 gentry = 0;
1b7fcd32 2769 kvm_mmu_access_page(vcpu, gfn);
eb787d10 2770 kvm_mmu_free_some_pages(vcpu);
4cee5764 2771 ++vcpu->kvm->stat.mmu_pte_write;
c7addb90 2772 kvm_mmu_audit(vcpu, "pre pte write");
ad218f85
MT
2773 if (guest_initiated) {
2774 if (gfn == vcpu->arch.last_pt_write_gfn
2775 && !last_updated_pte_accessed(vcpu)) {
2776 ++vcpu->arch.last_pt_write_count;
2777 if (vcpu->arch.last_pt_write_count >= 3)
2778 flooded = 1;
2779 } else {
2780 vcpu->arch.last_pt_write_gfn = gfn;
2781 vcpu->arch.last_pt_write_count = 1;
2782 vcpu->arch.last_pte_updated = NULL;
2783 }
86a5ba02 2784 }
3246af0e
XG
2785
2786restart:
7ae680eb 2787 for_each_gfn_indirect_valid_sp(vcpu->kvm, sp, gfn, node, n) {
5b7e0102 2788 pte_size = sp->role.cr4_pae ? 8 : 4;
0e7bc4b9 2789 misaligned = (offset ^ (offset + bytes - 1)) & ~(pte_size - 1);
e925c5ba 2790 misaligned |= bytes < 4;
86a5ba02 2791 if (misaligned || flooded) {
0e7bc4b9
AK
2792 /*
2793 * Misaligned accesses are too much trouble to fix
2794 * up; also, they usually indicate a page is not used
2795 * as a page table.
86a5ba02
AK
2796 *
2797 * If we're seeing too many writes to a page,
2798 * it may no longer be a page table, or we may be
2799 * forking, in which case it is better to unmap the
2800 * page.
0e7bc4b9
AK
2801 */
2802 pgprintk("misaligned: gpa %llx bytes %d role %x\n",
4db35314 2803 gpa, bytes, sp->role.word);
07385413 2804 if (kvm_mmu_zap_page(vcpu->kvm, sp))
3246af0e 2805 goto restart;
4cee5764 2806 ++vcpu->kvm->stat.mmu_flooded;
0e7bc4b9
AK
2807 continue;
2808 }
9b7a0325 2809 page_offset = offset;
4db35314 2810 level = sp->role.level;
ac1b714e 2811 npte = 1;
5b7e0102 2812 if (!sp->role.cr4_pae) {
ac1b714e
AK
2813 page_offset <<= 1; /* 32->64 */
2814 /*
2815 * A 32-bit pde maps 4MB while the shadow pdes map
2816 * only 2MB. So we need to double the offset again
2817 * and zap two pdes instead of one.
2818 */
2819 if (level == PT32_ROOT_LEVEL) {
6b8d0f9b 2820 page_offset &= ~7; /* kill rounding error */
ac1b714e
AK
2821 page_offset <<= 1;
2822 npte = 2;
2823 }
fce0657f 2824 quadrant = page_offset >> PAGE_SHIFT;
9b7a0325 2825 page_offset &= ~PAGE_MASK;
4db35314 2826 if (quadrant != sp->role.quadrant)
fce0657f 2827 continue;
9b7a0325 2828 }
4db35314 2829 spte = &sp->spt[page_offset / sizeof(*spte)];
ac1b714e 2830 while (npte--) {
79539cec 2831 entry = *spte;
4db35314 2832 mmu_pte_write_zap_pte(vcpu, sp, spte);
72016f3a
AK
2833 if (gentry)
2834 mmu_pte_write_new_pte(vcpu, sp, spte, &gentry);
79539cec 2835 mmu_pte_write_flush_tlb(vcpu, entry, *spte);
ac1b714e 2836 ++spte;
9b7a0325 2837 }
9b7a0325 2838 }
c7addb90 2839 kvm_mmu_audit(vcpu, "post pte write");
aaee2c94 2840 spin_unlock(&vcpu->kvm->mmu_lock);
35149e21
AL
2841 if (!is_error_pfn(vcpu->arch.update_pte.pfn)) {
2842 kvm_release_pfn_clean(vcpu->arch.update_pte.pfn);
2843 vcpu->arch.update_pte.pfn = bad_pfn;
d7824fff 2844 }
da4a00f0
AK
2845}
2846
a436036b
AK
2847int kvm_mmu_unprotect_page_virt(struct kvm_vcpu *vcpu, gva_t gva)
2848{
10589a46
MT
2849 gpa_t gpa;
2850 int r;
a436036b 2851
60f24784
AK
2852 if (tdp_enabled)
2853 return 0;
2854
1871c602 2855 gpa = kvm_mmu_gva_to_gpa_read(vcpu, gva, NULL);
10589a46 2856
aaee2c94 2857 spin_lock(&vcpu->kvm->mmu_lock);
10589a46 2858 r = kvm_mmu_unprotect_page(vcpu->kvm, gpa >> PAGE_SHIFT);
aaee2c94 2859 spin_unlock(&vcpu->kvm->mmu_lock);
10589a46 2860 return r;
a436036b 2861}
577bdc49 2862EXPORT_SYMBOL_GPL(kvm_mmu_unprotect_page_virt);
a436036b 2863
22d95b12 2864void __kvm_mmu_free_some_pages(struct kvm_vcpu *vcpu)
ebeace86 2865{
103ad25a
XG
2866 int free_pages;
2867
2868 free_pages = vcpu->kvm->arch.n_free_mmu_pages;
2869 while (free_pages < KVM_REFILL_PAGES &&
3b80fffe 2870 !list_empty(&vcpu->kvm->arch.active_mmu_pages)) {
4db35314 2871 struct kvm_mmu_page *sp;
ebeace86 2872
f05e70ac 2873 sp = container_of(vcpu->kvm->arch.active_mmu_pages.prev,
4db35314 2874 struct kvm_mmu_page, link);
103ad25a 2875 free_pages += kvm_mmu_zap_page(vcpu->kvm, sp);
4cee5764 2876 ++vcpu->kvm->stat.mmu_recycled;
ebeace86
AK
2877 }
2878}
ebeace86 2879
3067714c
AK
2880int kvm_mmu_page_fault(struct kvm_vcpu *vcpu, gva_t cr2, u32 error_code)
2881{
2882 int r;
2883 enum emulation_result er;
2884
ad312c7c 2885 r = vcpu->arch.mmu.page_fault(vcpu, cr2, error_code);
3067714c
AK
2886 if (r < 0)
2887 goto out;
2888
2889 if (!r) {
2890 r = 1;
2891 goto out;
2892 }
2893
b733bfb5
AK
2894 r = mmu_topup_memory_caches(vcpu);
2895 if (r)
2896 goto out;
2897
851ba692 2898 er = emulate_instruction(vcpu, cr2, error_code, 0);
3067714c
AK
2899
2900 switch (er) {
2901 case EMULATE_DONE:
2902 return 1;
2903 case EMULATE_DO_MMIO:
2904 ++vcpu->stat.mmio_exits;
6d77dbfc 2905 /* fall through */
3067714c 2906 case EMULATE_FAIL:
3f5d18a9 2907 return 0;
3067714c
AK
2908 default:
2909 BUG();
2910 }
2911out:
3067714c
AK
2912 return r;
2913}
2914EXPORT_SYMBOL_GPL(kvm_mmu_page_fault);
2915
a7052897
MT
2916void kvm_mmu_invlpg(struct kvm_vcpu *vcpu, gva_t gva)
2917{
a7052897 2918 vcpu->arch.mmu.invlpg(vcpu, gva);
a7052897
MT
2919 kvm_mmu_flush_tlb(vcpu);
2920 ++vcpu->stat.invlpg;
2921}
2922EXPORT_SYMBOL_GPL(kvm_mmu_invlpg);
2923
18552672
JR
2924void kvm_enable_tdp(void)
2925{
2926 tdp_enabled = true;
2927}
2928EXPORT_SYMBOL_GPL(kvm_enable_tdp);
2929
5f4cb662
JR
2930void kvm_disable_tdp(void)
2931{
2932 tdp_enabled = false;
2933}
2934EXPORT_SYMBOL_GPL(kvm_disable_tdp);
2935
6aa8b732
AK
2936static void free_mmu_pages(struct kvm_vcpu *vcpu)
2937{
ad312c7c 2938 free_page((unsigned long)vcpu->arch.mmu.pae_root);
6aa8b732
AK
2939}
2940
2941static int alloc_mmu_pages(struct kvm_vcpu *vcpu)
2942{
17ac10ad 2943 struct page *page;
6aa8b732
AK
2944 int i;
2945
2946 ASSERT(vcpu);
2947
17ac10ad
AK
2948 /*
2949 * When emulating 32-bit mode, cr3 is only 32 bits even on x86_64.
2950 * Therefore we need to allocate shadow page tables in the first
2951 * 4GB of memory, which happens to fit the DMA32 zone.
2952 */
2953 page = alloc_page(GFP_KERNEL | __GFP_DMA32);
2954 if (!page)
d7fa6ab2
WY
2955 return -ENOMEM;
2956
ad312c7c 2957 vcpu->arch.mmu.pae_root = page_address(page);
17ac10ad 2958 for (i = 0; i < 4; ++i)
ad312c7c 2959 vcpu->arch.mmu.pae_root[i] = INVALID_PAGE;
17ac10ad 2960
6aa8b732 2961 return 0;
6aa8b732
AK
2962}
2963
8018c27b 2964int kvm_mmu_create(struct kvm_vcpu *vcpu)
6aa8b732 2965{
6aa8b732 2966 ASSERT(vcpu);
ad312c7c 2967 ASSERT(!VALID_PAGE(vcpu->arch.mmu.root_hpa));
6aa8b732 2968
8018c27b
IM
2969 return alloc_mmu_pages(vcpu);
2970}
6aa8b732 2971
8018c27b
IM
2972int kvm_mmu_setup(struct kvm_vcpu *vcpu)
2973{
2974 ASSERT(vcpu);
ad312c7c 2975 ASSERT(!VALID_PAGE(vcpu->arch.mmu.root_hpa));
2c264957 2976
8018c27b 2977 return init_kvm_mmu(vcpu);
6aa8b732
AK
2978}
2979
2980void kvm_mmu_destroy(struct kvm_vcpu *vcpu)
2981{
2982 ASSERT(vcpu);
2983
2984 destroy_kvm_mmu(vcpu);
2985 free_mmu_pages(vcpu);
714b93da 2986 mmu_free_memory_caches(vcpu);
6aa8b732
AK
2987}
2988
90cb0529 2989void kvm_mmu_slot_remove_write_access(struct kvm *kvm, int slot)
6aa8b732 2990{
4db35314 2991 struct kvm_mmu_page *sp;
6aa8b732 2992
f05e70ac 2993 list_for_each_entry(sp, &kvm->arch.active_mmu_pages, link) {
6aa8b732
AK
2994 int i;
2995 u64 *pt;
2996
291f26bc 2997 if (!test_bit(slot, sp->slot_bitmap))
6aa8b732
AK
2998 continue;
2999
4db35314 3000 pt = sp->spt;
6aa8b732
AK
3001 for (i = 0; i < PT64_ENT_PER_PAGE; ++i)
3002 /* avoid RMW */
01c168ac 3003 if (is_writable_pte(pt[i]))
6aa8b732 3004 pt[i] &= ~PT_WRITABLE_MASK;
6aa8b732 3005 }
171d595d 3006 kvm_flush_remote_tlbs(kvm);
6aa8b732 3007}
37a7d8b0 3008
90cb0529 3009void kvm_mmu_zap_all(struct kvm *kvm)
e0fa826f 3010{
4db35314 3011 struct kvm_mmu_page *sp, *node;
e0fa826f 3012
aaee2c94 3013 spin_lock(&kvm->mmu_lock);
3246af0e 3014restart:
f05e70ac 3015 list_for_each_entry_safe(sp, node, &kvm->arch.active_mmu_pages, link)
07385413 3016 if (kvm_mmu_zap_page(kvm, sp))
3246af0e
XG
3017 goto restart;
3018
aaee2c94 3019 spin_unlock(&kvm->mmu_lock);
e0fa826f 3020
90cb0529 3021 kvm_flush_remote_tlbs(kvm);
e0fa826f
DL
3022}
3023
d35b8dd9 3024static int kvm_mmu_remove_some_alloc_mmu_pages(struct kvm *kvm)
3ee16c81
IE
3025{
3026 struct kvm_mmu_page *page;
3027
3028 page = container_of(kvm->arch.active_mmu_pages.prev,
3029 struct kvm_mmu_page, link);
54a4f023 3030 return kvm_mmu_zap_page(kvm, page);
3ee16c81
IE
3031}
3032
7f8275d0 3033static int mmu_shrink(struct shrinker *shrink, int nr_to_scan, gfp_t gfp_mask)
3ee16c81
IE
3034{
3035 struct kvm *kvm;
3036 struct kvm *kvm_freed = NULL;
3037 int cache_count = 0;
3038
3039 spin_lock(&kvm_lock);
3040
3041 list_for_each_entry(kvm, &vm_list, vm_list) {
d35b8dd9 3042 int npages, idx, freed_pages;
3ee16c81 3043
f656ce01 3044 idx = srcu_read_lock(&kvm->srcu);
3ee16c81
IE
3045 spin_lock(&kvm->mmu_lock);
3046 npages = kvm->arch.n_alloc_mmu_pages -
3047 kvm->arch.n_free_mmu_pages;
3048 cache_count += npages;
3049 if (!kvm_freed && nr_to_scan > 0 && npages > 0) {
d35b8dd9
GJ
3050 freed_pages = kvm_mmu_remove_some_alloc_mmu_pages(kvm);
3051 cache_count -= freed_pages;
3ee16c81
IE
3052 kvm_freed = kvm;
3053 }
3054 nr_to_scan--;
3055
3056 spin_unlock(&kvm->mmu_lock);
f656ce01 3057 srcu_read_unlock(&kvm->srcu, idx);
3ee16c81
IE
3058 }
3059 if (kvm_freed)
3060 list_move_tail(&kvm_freed->vm_list, &vm_list);
3061
3062 spin_unlock(&kvm_lock);
3063
3064 return cache_count;
3065}
3066
3067static struct shrinker mmu_shrinker = {
3068 .shrink = mmu_shrink,
3069 .seeks = DEFAULT_SEEKS * 10,
3070};
3071
2ddfd20e 3072static void mmu_destroy_caches(void)
b5a33a75
AK
3073{
3074 if (pte_chain_cache)
3075 kmem_cache_destroy(pte_chain_cache);
3076 if (rmap_desc_cache)
3077 kmem_cache_destroy(rmap_desc_cache);
d3d25b04
AK
3078 if (mmu_page_header_cache)
3079 kmem_cache_destroy(mmu_page_header_cache);
b5a33a75
AK
3080}
3081
3ee16c81
IE
3082void kvm_mmu_module_exit(void)
3083{
3084 mmu_destroy_caches();
3085 unregister_shrinker(&mmu_shrinker);
3086}
3087
b5a33a75
AK
3088int kvm_mmu_module_init(void)
3089{
3090 pte_chain_cache = kmem_cache_create("kvm_pte_chain",
3091 sizeof(struct kvm_pte_chain),
20c2df83 3092 0, 0, NULL);
b5a33a75
AK
3093 if (!pte_chain_cache)
3094 goto nomem;
3095 rmap_desc_cache = kmem_cache_create("kvm_rmap_desc",
3096 sizeof(struct kvm_rmap_desc),
20c2df83 3097 0, 0, NULL);
b5a33a75
AK
3098 if (!rmap_desc_cache)
3099 goto nomem;
3100
d3d25b04
AK
3101 mmu_page_header_cache = kmem_cache_create("kvm_mmu_page_header",
3102 sizeof(struct kvm_mmu_page),
20c2df83 3103 0, 0, NULL);
d3d25b04
AK
3104 if (!mmu_page_header_cache)
3105 goto nomem;
3106
3ee16c81
IE
3107 register_shrinker(&mmu_shrinker);
3108
b5a33a75
AK
3109 return 0;
3110
3111nomem:
3ee16c81 3112 mmu_destroy_caches();
b5a33a75
AK
3113 return -ENOMEM;
3114}
3115
3ad82a7e
ZX
3116/*
3117 * Caculate mmu pages needed for kvm.
3118 */
3119unsigned int kvm_mmu_calculate_mmu_pages(struct kvm *kvm)
3120{
3121 int i;
3122 unsigned int nr_mmu_pages;
3123 unsigned int nr_pages = 0;
bc6678a3 3124 struct kvm_memslots *slots;
3ad82a7e 3125
90d83dc3
LJ
3126 slots = kvm_memslots(kvm);
3127
bc6678a3
MT
3128 for (i = 0; i < slots->nmemslots; i++)
3129 nr_pages += slots->memslots[i].npages;
3ad82a7e
ZX
3130
3131 nr_mmu_pages = nr_pages * KVM_PERMILLE_MMU_PAGES / 1000;
3132 nr_mmu_pages = max(nr_mmu_pages,
3133 (unsigned int) KVM_MIN_ALLOC_MMU_PAGES);
3134
3135 return nr_mmu_pages;
3136}
3137
2f333bcb
MT
3138static void *pv_mmu_peek_buffer(struct kvm_pv_mmu_op_buffer *buffer,
3139 unsigned len)
3140{
3141 if (len > buffer->len)
3142 return NULL;
3143 return buffer->ptr;
3144}
3145
3146static void *pv_mmu_read_buffer(struct kvm_pv_mmu_op_buffer *buffer,
3147 unsigned len)
3148{
3149 void *ret;
3150
3151 ret = pv_mmu_peek_buffer(buffer, len);
3152 if (!ret)
3153 return ret;
3154 buffer->ptr += len;
3155 buffer->len -= len;
3156 buffer->processed += len;
3157 return ret;
3158}
3159
3160static int kvm_pv_mmu_write(struct kvm_vcpu *vcpu,
3161 gpa_t addr, gpa_t value)
3162{
3163 int bytes = 8;
3164 int r;
3165
3166 if (!is_long_mode(vcpu) && !is_pae(vcpu))
3167 bytes = 4;
3168
3169 r = mmu_topup_memory_caches(vcpu);
3170 if (r)
3171 return r;
3172
3200f405 3173 if (!emulator_write_phys(vcpu, addr, &value, bytes))
2f333bcb
MT
3174 return -EFAULT;
3175
3176 return 1;
3177}
3178
3179static int kvm_pv_mmu_flush_tlb(struct kvm_vcpu *vcpu)
3180{
a8cd0244 3181 kvm_set_cr3(vcpu, vcpu->arch.cr3);
2f333bcb
MT
3182 return 1;
3183}
3184
3185static int kvm_pv_mmu_release_pt(struct kvm_vcpu *vcpu, gpa_t addr)
3186{
3187 spin_lock(&vcpu->kvm->mmu_lock);
3188 mmu_unshadow(vcpu->kvm, addr >> PAGE_SHIFT);
3189 spin_unlock(&vcpu->kvm->mmu_lock);
3190 return 1;
3191}
3192
3193static int kvm_pv_mmu_op_one(struct kvm_vcpu *vcpu,
3194 struct kvm_pv_mmu_op_buffer *buffer)
3195{
3196 struct kvm_mmu_op_header *header;
3197
3198 header = pv_mmu_peek_buffer(buffer, sizeof *header);
3199 if (!header)
3200 return 0;
3201 switch (header->op) {
3202 case KVM_MMU_OP_WRITE_PTE: {
3203 struct kvm_mmu_op_write_pte *wpte;
3204
3205 wpte = pv_mmu_read_buffer(buffer, sizeof *wpte);
3206 if (!wpte)
3207 return 0;
3208 return kvm_pv_mmu_write(vcpu, wpte->pte_phys,
3209 wpte->pte_val);
3210 }
3211 case KVM_MMU_OP_FLUSH_TLB: {
3212 struct kvm_mmu_op_flush_tlb *ftlb;
3213
3214 ftlb = pv_mmu_read_buffer(buffer, sizeof *ftlb);
3215 if (!ftlb)
3216 return 0;
3217 return kvm_pv_mmu_flush_tlb(vcpu);
3218 }
3219 case KVM_MMU_OP_RELEASE_PT: {
3220 struct kvm_mmu_op_release_pt *rpt;
3221
3222 rpt = pv_mmu_read_buffer(buffer, sizeof *rpt);
3223 if (!rpt)
3224 return 0;
3225 return kvm_pv_mmu_release_pt(vcpu, rpt->pt_phys);
3226 }
3227 default: return 0;
3228 }
3229}
3230
3231int kvm_pv_mmu_op(struct kvm_vcpu *vcpu, unsigned long bytes,
3232 gpa_t addr, unsigned long *ret)
3233{
3234 int r;
6ad18fba 3235 struct kvm_pv_mmu_op_buffer *buffer = &vcpu->arch.mmu_op_buffer;
2f333bcb 3236
6ad18fba
DH
3237 buffer->ptr = buffer->buf;
3238 buffer->len = min_t(unsigned long, bytes, sizeof buffer->buf);
3239 buffer->processed = 0;
2f333bcb 3240
6ad18fba 3241 r = kvm_read_guest(vcpu->kvm, addr, buffer->buf, buffer->len);
2f333bcb
MT
3242 if (r)
3243 goto out;
3244
6ad18fba
DH
3245 while (buffer->len) {
3246 r = kvm_pv_mmu_op_one(vcpu, buffer);
2f333bcb
MT
3247 if (r < 0)
3248 goto out;
3249 if (r == 0)
3250 break;
3251 }
3252
3253 r = 1;
3254out:
6ad18fba 3255 *ret = buffer->processed;
2f333bcb
MT
3256 return r;
3257}
3258
94d8b056
MT
3259int kvm_mmu_get_spte_hierarchy(struct kvm_vcpu *vcpu, u64 addr, u64 sptes[4])
3260{
3261 struct kvm_shadow_walk_iterator iterator;
3262 int nr_sptes = 0;
3263
3264 spin_lock(&vcpu->kvm->mmu_lock);
3265 for_each_shadow_entry(vcpu, addr, iterator) {
3266 sptes[iterator.level-1] = *iterator.sptep;
3267 nr_sptes++;
3268 if (!is_shadow_present_pte(*iterator.sptep))
3269 break;
3270 }
3271 spin_unlock(&vcpu->kvm->mmu_lock);
3272
3273 return nr_sptes;
3274}
3275EXPORT_SYMBOL_GPL(kvm_mmu_get_spte_hierarchy);
3276
37a7d8b0
AK
3277#ifdef AUDIT
3278
3279static const char *audit_msg;
3280
3281static gva_t canonicalize(gva_t gva)
3282{
3283#ifdef CONFIG_X86_64
3284 gva = (long long)(gva << 16) >> 16;
3285#endif
3286 return gva;
3287}
3288
08a3732b 3289
805d32de 3290typedef void (*inspect_spte_fn) (struct kvm *kvm, u64 *sptep);
08a3732b
MT
3291
3292static void __mmu_spte_walk(struct kvm *kvm, struct kvm_mmu_page *sp,
3293 inspect_spte_fn fn)
3294{
3295 int i;
3296
3297 for (i = 0; i < PT64_ENT_PER_PAGE; ++i) {
3298 u64 ent = sp->spt[i];
3299
3300 if (is_shadow_present_pte(ent)) {
2920d728 3301 if (!is_last_spte(ent, sp->role.level)) {
08a3732b
MT
3302 struct kvm_mmu_page *child;
3303 child = page_header(ent & PT64_BASE_ADDR_MASK);
3304 __mmu_spte_walk(kvm, child, fn);
2920d728 3305 } else
805d32de 3306 fn(kvm, &sp->spt[i]);
08a3732b
MT
3307 }
3308 }
3309}
3310
3311static void mmu_spte_walk(struct kvm_vcpu *vcpu, inspect_spte_fn fn)
3312{
3313 int i;
3314 struct kvm_mmu_page *sp;
3315
3316 if (!VALID_PAGE(vcpu->arch.mmu.root_hpa))
3317 return;
3318 if (vcpu->arch.mmu.shadow_root_level == PT64_ROOT_LEVEL) {
3319 hpa_t root = vcpu->arch.mmu.root_hpa;
3320 sp = page_header(root);
3321 __mmu_spte_walk(vcpu->kvm, sp, fn);
3322 return;
3323 }
3324 for (i = 0; i < 4; ++i) {
3325 hpa_t root = vcpu->arch.mmu.pae_root[i];
3326
3327 if (root && VALID_PAGE(root)) {
3328 root &= PT64_BASE_ADDR_MASK;
3329 sp = page_header(root);
3330 __mmu_spte_walk(vcpu->kvm, sp, fn);
3331 }
3332 }
3333 return;
3334}
3335
37a7d8b0
AK
3336static void audit_mappings_page(struct kvm_vcpu *vcpu, u64 page_pte,
3337 gva_t va, int level)
3338{
3339 u64 *pt = __va(page_pte & PT64_BASE_ADDR_MASK);
3340 int i;
3341 gva_t va_delta = 1ul << (PAGE_SHIFT + 9 * (level - 1));
3342
3343 for (i = 0; i < PT64_ENT_PER_PAGE; ++i, va += va_delta) {
3344 u64 ent = pt[i];
3345
c7addb90 3346 if (ent == shadow_trap_nonpresent_pte)
37a7d8b0
AK
3347 continue;
3348
3349 va = canonicalize(va);
2920d728
MT
3350 if (is_shadow_present_pte(ent) && !is_last_spte(ent, level))
3351 audit_mappings_page(vcpu, ent, va, level - 1);
3352 else {
1871c602 3353 gpa_t gpa = kvm_mmu_gva_to_gpa_read(vcpu, va, NULL);
34382539
JK
3354 gfn_t gfn = gpa >> PAGE_SHIFT;
3355 pfn_t pfn = gfn_to_pfn(vcpu->kvm, gfn);
3356 hpa_t hpa = (hpa_t)pfn << PAGE_SHIFT;
37a7d8b0 3357
2aaf65e8
MT
3358 if (is_error_pfn(pfn)) {
3359 kvm_release_pfn_clean(pfn);
3360 continue;
3361 }
3362
c7addb90 3363 if (is_shadow_present_pte(ent)
37a7d8b0 3364 && (ent & PT64_BASE_ADDR_MASK) != hpa)
c7addb90
AK
3365 printk(KERN_ERR "xx audit error: (%s) levels %d"
3366 " gva %lx gpa %llx hpa %llx ent %llx %d\n",
ad312c7c 3367 audit_msg, vcpu->arch.mmu.root_level,
d77c26fc
MD
3368 va, gpa, hpa, ent,
3369 is_shadow_present_pte(ent));
c7addb90
AK
3370 else if (ent == shadow_notrap_nonpresent_pte
3371 && !is_error_hpa(hpa))
3372 printk(KERN_ERR "audit: (%s) notrap shadow,"
3373 " valid guest gva %lx\n", audit_msg, va);
35149e21 3374 kvm_release_pfn_clean(pfn);
c7addb90 3375
37a7d8b0
AK
3376 }
3377 }
3378}
3379
3380static void audit_mappings(struct kvm_vcpu *vcpu)
3381{
1ea252af 3382 unsigned i;
37a7d8b0 3383
ad312c7c
ZX
3384 if (vcpu->arch.mmu.root_level == 4)
3385 audit_mappings_page(vcpu, vcpu->arch.mmu.root_hpa, 0, 4);
37a7d8b0
AK
3386 else
3387 for (i = 0; i < 4; ++i)
ad312c7c 3388 if (vcpu->arch.mmu.pae_root[i] & PT_PRESENT_MASK)
37a7d8b0 3389 audit_mappings_page(vcpu,
ad312c7c 3390 vcpu->arch.mmu.pae_root[i],
37a7d8b0
AK
3391 i << 30,
3392 2);
3393}
3394
3395static int count_rmaps(struct kvm_vcpu *vcpu)
3396{
805d32de
XG
3397 struct kvm *kvm = vcpu->kvm;
3398 struct kvm_memslots *slots;
37a7d8b0 3399 int nmaps = 0;
bc6678a3 3400 int i, j, k, idx;
37a7d8b0 3401
bc6678a3 3402 idx = srcu_read_lock(&kvm->srcu);
90d83dc3 3403 slots = kvm_memslots(kvm);
37a7d8b0 3404 for (i = 0; i < KVM_MEMORY_SLOTS; ++i) {
bc6678a3 3405 struct kvm_memory_slot *m = &slots->memslots[i];
37a7d8b0
AK
3406 struct kvm_rmap_desc *d;
3407
3408 for (j = 0; j < m->npages; ++j) {
290fc38d 3409 unsigned long *rmapp = &m->rmap[j];
37a7d8b0 3410
290fc38d 3411 if (!*rmapp)
37a7d8b0 3412 continue;
290fc38d 3413 if (!(*rmapp & 1)) {
37a7d8b0
AK
3414 ++nmaps;
3415 continue;
3416 }
290fc38d 3417 d = (struct kvm_rmap_desc *)(*rmapp & ~1ul);
37a7d8b0
AK
3418 while (d) {
3419 for (k = 0; k < RMAP_EXT; ++k)
d555c333 3420 if (d->sptes[k])
37a7d8b0
AK
3421 ++nmaps;
3422 else
3423 break;
3424 d = d->more;
3425 }
3426 }
3427 }
bc6678a3 3428 srcu_read_unlock(&kvm->srcu, idx);
37a7d8b0
AK
3429 return nmaps;
3430}
3431
805d32de 3432void inspect_spte_has_rmap(struct kvm *kvm, u64 *sptep)
08a3732b
MT
3433{
3434 unsigned long *rmapp;
3435 struct kvm_mmu_page *rev_sp;
3436 gfn_t gfn;
3437
01c168ac 3438 if (is_writable_pte(*sptep)) {
08a3732b 3439 rev_sp = page_header(__pa(sptep));
2032a93d 3440 gfn = kvm_mmu_page_get_gfn(rev_sp, sptep - rev_sp->spt);
08a3732b
MT
3441
3442 if (!gfn_to_memslot(kvm, gfn)) {
3443 if (!printk_ratelimit())
3444 return;
3445 printk(KERN_ERR "%s: no memslot for gfn %ld\n",
3446 audit_msg, gfn);
3447 printk(KERN_ERR "%s: index %ld of sp (gfn=%lx)\n",
805d32de 3448 audit_msg, (long int)(sptep - rev_sp->spt),
08a3732b
MT
3449 rev_sp->gfn);
3450 dump_stack();
3451 return;
3452 }
3453
2032a93d 3454 rmapp = gfn_to_rmap(kvm, gfn, rev_sp->role.level);
08a3732b
MT
3455 if (!*rmapp) {
3456 if (!printk_ratelimit())
3457 return;
3458 printk(KERN_ERR "%s: no rmap for writable spte %llx\n",
3459 audit_msg, *sptep);
3460 dump_stack();
3461 }
3462 }
3463
3464}
3465
3466void audit_writable_sptes_have_rmaps(struct kvm_vcpu *vcpu)
3467{
3468 mmu_spte_walk(vcpu, inspect_spte_has_rmap);
3469}
3470
3471static void check_writable_mappings_rmap(struct kvm_vcpu *vcpu)
37a7d8b0 3472{
4db35314 3473 struct kvm_mmu_page *sp;
37a7d8b0
AK
3474 int i;
3475
f05e70ac 3476 list_for_each_entry(sp, &vcpu->kvm->arch.active_mmu_pages, link) {
4db35314 3477 u64 *pt = sp->spt;
37a7d8b0 3478
4db35314 3479 if (sp->role.level != PT_PAGE_TABLE_LEVEL)
37a7d8b0
AK
3480 continue;
3481
3482 for (i = 0; i < PT64_ENT_PER_PAGE; ++i) {
3483 u64 ent = pt[i];
3484
3485 if (!(ent & PT_PRESENT_MASK))
3486 continue;
01c168ac 3487 if (!is_writable_pte(ent))
37a7d8b0 3488 continue;
805d32de 3489 inspect_spte_has_rmap(vcpu->kvm, &pt[i]);
37a7d8b0
AK
3490 }
3491 }
08a3732b 3492 return;
37a7d8b0
AK
3493}
3494
3495static void audit_rmap(struct kvm_vcpu *vcpu)
3496{
08a3732b
MT
3497 check_writable_mappings_rmap(vcpu);
3498 count_rmaps(vcpu);
37a7d8b0
AK
3499}
3500
3501static void audit_write_protection(struct kvm_vcpu *vcpu)
3502{
4db35314 3503 struct kvm_mmu_page *sp;
290fc38d
IE
3504 struct kvm_memory_slot *slot;
3505 unsigned long *rmapp;
e58b0f9e 3506 u64 *spte;
290fc38d 3507 gfn_t gfn;
37a7d8b0 3508
f05e70ac 3509 list_for_each_entry(sp, &vcpu->kvm->arch.active_mmu_pages, link) {
f6e2c02b 3510 if (sp->role.direct)
37a7d8b0 3511 continue;
e58b0f9e
MT
3512 if (sp->unsync)
3513 continue;
37a7d8b0 3514
4db35314 3515 gfn = unalias_gfn(vcpu->kvm, sp->gfn);
2843099f 3516 slot = gfn_to_memslot_unaliased(vcpu->kvm, sp->gfn);
290fc38d 3517 rmapp = &slot->rmap[gfn - slot->base_gfn];
e58b0f9e
MT
3518
3519 spte = rmap_next(vcpu->kvm, rmapp, NULL);
3520 while (spte) {
01c168ac 3521 if (is_writable_pte(*spte))
e58b0f9e
MT
3522 printk(KERN_ERR "%s: (%s) shadow page has "
3523 "writable mappings: gfn %lx role %x\n",
b8688d51 3524 __func__, audit_msg, sp->gfn,
4db35314 3525 sp->role.word);
e58b0f9e
MT
3526 spte = rmap_next(vcpu->kvm, rmapp, spte);
3527 }
37a7d8b0
AK
3528 }
3529}
3530
3531static void kvm_mmu_audit(struct kvm_vcpu *vcpu, const char *msg)
3532{
3533 int olddbg = dbg;
3534
3535 dbg = 0;
3536 audit_msg = msg;
3537 audit_rmap(vcpu);
3538 audit_write_protection(vcpu);
2aaf65e8
MT
3539 if (strcmp("pre pte write", audit_msg) != 0)
3540 audit_mappings(vcpu);
08a3732b 3541 audit_writable_sptes_have_rmaps(vcpu);
37a7d8b0
AK
3542 dbg = olddbg;
3543}
3544
3545#endif