]> git.proxmox.com Git - mirror_ubuntu-bionic-kernel.git/blame - arch/x86/kvm/mmu.c
KVM: MMU: document fast invalidate all mmio sptes
[mirror_ubuntu-bionic-kernel.git] / arch / x86 / kvm / mmu.c
CommitLineData
6aa8b732
AK
1/*
2 * Kernel-based Virtual Machine driver for Linux
3 *
4 * This module enables machines with Intel VT-x extensions to run virtual
5 * machines without emulation or binary translation.
6 *
7 * MMU support
8 *
9 * Copyright (C) 2006 Qumranet, Inc.
9611c187 10 * Copyright 2010 Red Hat, Inc. and/or its affiliates.
6aa8b732
AK
11 *
12 * Authors:
13 * Yaniv Kamay <yaniv@qumranet.com>
14 * Avi Kivity <avi@qumranet.com>
15 *
16 * This work is licensed under the terms of the GNU GPL, version 2. See
17 * the COPYING file in the top-level directory.
18 *
19 */
e495606d 20
af585b92 21#include "irq.h"
1d737c8a 22#include "mmu.h"
836a1b3c 23#include "x86.h"
6de4f3ad 24#include "kvm_cache_regs.h"
e495606d 25
edf88417 26#include <linux/kvm_host.h>
6aa8b732
AK
27#include <linux/types.h>
28#include <linux/string.h>
6aa8b732
AK
29#include <linux/mm.h>
30#include <linux/highmem.h>
31#include <linux/module.h>
448353ca 32#include <linux/swap.h>
05da4558 33#include <linux/hugetlb.h>
2f333bcb 34#include <linux/compiler.h>
bc6678a3 35#include <linux/srcu.h>
5a0e3ad6 36#include <linux/slab.h>
bf998156 37#include <linux/uaccess.h>
6aa8b732 38
e495606d
AK
39#include <asm/page.h>
40#include <asm/cmpxchg.h>
4e542370 41#include <asm/io.h>
13673a90 42#include <asm/vmx.h>
6aa8b732 43
18552672
JR
44/*
45 * When setting this variable to true it enables Two-Dimensional-Paging
46 * where the hardware walks 2 page tables:
47 * 1. the guest-virtual to guest-physical
48 * 2. while doing 1. it walks guest-physical to host-physical
49 * If the hardware supports that we don't need to do shadow paging.
50 */
2f333bcb 51bool tdp_enabled = false;
18552672 52
8b1fe17c
XG
53enum {
54 AUDIT_PRE_PAGE_FAULT,
55 AUDIT_POST_PAGE_FAULT,
56 AUDIT_PRE_PTE_WRITE,
6903074c
XG
57 AUDIT_POST_PTE_WRITE,
58 AUDIT_PRE_SYNC,
59 AUDIT_POST_SYNC
8b1fe17c 60};
37a7d8b0 61
8b1fe17c 62#undef MMU_DEBUG
37a7d8b0
AK
63
64#ifdef MMU_DEBUG
65
66#define pgprintk(x...) do { if (dbg) printk(x); } while (0)
67#define rmap_printk(x...) do { if (dbg) printk(x); } while (0)
68
69#else
70
71#define pgprintk(x...) do { } while (0)
72#define rmap_printk(x...) do { } while (0)
73
74#endif
75
8b1fe17c 76#ifdef MMU_DEBUG
476bc001 77static bool dbg = 0;
6ada8cca 78module_param(dbg, bool, 0644);
37a7d8b0 79#endif
6aa8b732 80
d6c69ee9
YD
81#ifndef MMU_DEBUG
82#define ASSERT(x) do { } while (0)
83#else
6aa8b732
AK
84#define ASSERT(x) \
85 if (!(x)) { \
86 printk(KERN_WARNING "assertion failed %s:%d: %s\n", \
87 __FILE__, __LINE__, #x); \
88 }
d6c69ee9 89#endif
6aa8b732 90
957ed9ef
XG
91#define PTE_PREFETCH_NUM 8
92
00763e41 93#define PT_FIRST_AVAIL_BITS_SHIFT 10
6aa8b732
AK
94#define PT64_SECOND_AVAIL_BITS_SHIFT 52
95
6aa8b732
AK
96#define PT64_LEVEL_BITS 9
97
98#define PT64_LEVEL_SHIFT(level) \
d77c26fc 99 (PAGE_SHIFT + (level - 1) * PT64_LEVEL_BITS)
6aa8b732 100
6aa8b732
AK
101#define PT64_INDEX(address, level)\
102 (((address) >> PT64_LEVEL_SHIFT(level)) & ((1 << PT64_LEVEL_BITS) - 1))
103
104
105#define PT32_LEVEL_BITS 10
106
107#define PT32_LEVEL_SHIFT(level) \
d77c26fc 108 (PAGE_SHIFT + (level - 1) * PT32_LEVEL_BITS)
6aa8b732 109
e04da980
JR
110#define PT32_LVL_OFFSET_MASK(level) \
111 (PT32_BASE_ADDR_MASK & ((1ULL << (PAGE_SHIFT + (((level) - 1) \
112 * PT32_LEVEL_BITS))) - 1))
6aa8b732
AK
113
114#define PT32_INDEX(address, level)\
115 (((address) >> PT32_LEVEL_SHIFT(level)) & ((1 << PT32_LEVEL_BITS) - 1))
116
117
27aba766 118#define PT64_BASE_ADDR_MASK (((1ULL << 52) - 1) & ~(u64)(PAGE_SIZE-1))
6aa8b732
AK
119#define PT64_DIR_BASE_ADDR_MASK \
120 (PT64_BASE_ADDR_MASK & ~((1ULL << (PAGE_SHIFT + PT64_LEVEL_BITS)) - 1))
e04da980
JR
121#define PT64_LVL_ADDR_MASK(level) \
122 (PT64_BASE_ADDR_MASK & ~((1ULL << (PAGE_SHIFT + (((level) - 1) \
123 * PT64_LEVEL_BITS))) - 1))
124#define PT64_LVL_OFFSET_MASK(level) \
125 (PT64_BASE_ADDR_MASK & ((1ULL << (PAGE_SHIFT + (((level) - 1) \
126 * PT64_LEVEL_BITS))) - 1))
6aa8b732
AK
127
128#define PT32_BASE_ADDR_MASK PAGE_MASK
129#define PT32_DIR_BASE_ADDR_MASK \
130 (PAGE_MASK & ~((1ULL << (PAGE_SHIFT + PT32_LEVEL_BITS)) - 1))
e04da980
JR
131#define PT32_LVL_ADDR_MASK(level) \
132 (PAGE_MASK & ~((1ULL << (PAGE_SHIFT + (((level) - 1) \
133 * PT32_LEVEL_BITS))) - 1))
6aa8b732 134
79539cec
AK
135#define PT64_PERM_MASK (PT_PRESENT_MASK | PT_WRITABLE_MASK | PT_USER_MASK \
136 | PT64_NX_MASK)
6aa8b732 137
fe135d2c
AK
138#define ACC_EXEC_MASK 1
139#define ACC_WRITE_MASK PT_WRITABLE_MASK
140#define ACC_USER_MASK PT_USER_MASK
141#define ACC_ALL (ACC_EXEC_MASK | ACC_WRITE_MASK | ACC_USER_MASK)
142
90bb6fc5
AK
143#include <trace/events/kvm.h>
144
07420171
AK
145#define CREATE_TRACE_POINTS
146#include "mmutrace.h"
147
49fde340
XG
148#define SPTE_HOST_WRITEABLE (1ULL << PT_FIRST_AVAIL_BITS_SHIFT)
149#define SPTE_MMU_WRITEABLE (1ULL << (PT_FIRST_AVAIL_BITS_SHIFT + 1))
1403283a 150
135f8c2b
AK
151#define SHADOW_PT_INDEX(addr, level) PT64_INDEX(addr, level)
152
220f773a
TY
153/* make pte_list_desc fit well in cache line */
154#define PTE_LIST_EXT 3
155
53c07b18
XG
156struct pte_list_desc {
157 u64 *sptes[PTE_LIST_EXT];
158 struct pte_list_desc *more;
cd4a4e53
AK
159};
160
2d11123a
AK
161struct kvm_shadow_walk_iterator {
162 u64 addr;
163 hpa_t shadow_addr;
2d11123a 164 u64 *sptep;
dd3bfd59 165 int level;
2d11123a
AK
166 unsigned index;
167};
168
169#define for_each_shadow_entry(_vcpu, _addr, _walker) \
170 for (shadow_walk_init(&(_walker), _vcpu, _addr); \
171 shadow_walk_okay(&(_walker)); \
172 shadow_walk_next(&(_walker)))
173
c2a2ac2b
XG
174#define for_each_shadow_entry_lockless(_vcpu, _addr, _walker, spte) \
175 for (shadow_walk_init(&(_walker), _vcpu, _addr); \
176 shadow_walk_okay(&(_walker)) && \
177 ({ spte = mmu_spte_get_lockless(_walker.sptep); 1; }); \
178 __shadow_walk_next(&(_walker), spte))
179
53c07b18 180static struct kmem_cache *pte_list_desc_cache;
d3d25b04 181static struct kmem_cache *mmu_page_header_cache;
45221ab6 182static struct percpu_counter kvm_total_used_mmu_pages;
b5a33a75 183
7b52345e
SY
184static u64 __read_mostly shadow_nx_mask;
185static u64 __read_mostly shadow_x_mask; /* mutual exclusive with nx_mask */
186static u64 __read_mostly shadow_user_mask;
187static u64 __read_mostly shadow_accessed_mask;
188static u64 __read_mostly shadow_dirty_mask;
ce88decf
XG
189static u64 __read_mostly shadow_mmio_mask;
190
191static void mmu_spte_set(u64 *sptep, u64 spte);
e676505a 192static void mmu_free_roots(struct kvm_vcpu *vcpu);
ce88decf
XG
193
194void kvm_mmu_set_mmio_spte_mask(u64 mmio_mask)
195{
196 shadow_mmio_mask = mmio_mask;
197}
198EXPORT_SYMBOL_GPL(kvm_mmu_set_mmio_spte_mask);
199
f2fd125d
XG
200/*
201 * spte bits of bit 3 ~ bit 11 are used as low 9 bits of generation number,
202 * the bits of bits 52 ~ bit 61 are used as high 10 bits of generation
203 * number.
204 */
205#define MMIO_SPTE_GEN_LOW_SHIFT 3
206#define MMIO_SPTE_GEN_HIGH_SHIFT 52
207
f8f55942 208#define MMIO_GEN_SHIFT 19
f2fd125d
XG
209#define MMIO_GEN_LOW_SHIFT 9
210#define MMIO_GEN_LOW_MASK ((1 << MMIO_GEN_LOW_SHIFT) - 1)
f8f55942
XG
211#define MMIO_GEN_MASK ((1 << MMIO_GEN_SHIFT) - 1)
212#define MMIO_MAX_GEN ((1 << MMIO_GEN_SHIFT) - 1)
f2fd125d
XG
213
214static u64 generation_mmio_spte_mask(unsigned int gen)
215{
216 u64 mask;
217
218 WARN_ON(gen > MMIO_MAX_GEN);
219
220 mask = (gen & MMIO_GEN_LOW_MASK) << MMIO_SPTE_GEN_LOW_SHIFT;
221 mask |= ((u64)gen >> MMIO_GEN_LOW_SHIFT) << MMIO_SPTE_GEN_HIGH_SHIFT;
222 return mask;
223}
224
225static unsigned int get_mmio_spte_generation(u64 spte)
226{
227 unsigned int gen;
228
229 spte &= ~shadow_mmio_mask;
230
231 gen = (spte >> MMIO_SPTE_GEN_LOW_SHIFT) & MMIO_GEN_LOW_MASK;
232 gen |= (spte >> MMIO_SPTE_GEN_HIGH_SHIFT) << MMIO_GEN_LOW_SHIFT;
233 return gen;
234}
235
f8f55942
XG
236static unsigned int kvm_current_mmio_generation(struct kvm *kvm)
237{
69c9ea93
XG
238 /*
239 * Init kvm generation close to MMIO_MAX_GEN to easily test the
240 * code of handling generation number wrap-around.
241 */
242 return (kvm_memslots(kvm)->generation +
243 MMIO_MAX_GEN - 150) & MMIO_GEN_MASK;
f8f55942
XG
244}
245
f2fd125d
XG
246static void mark_mmio_spte(struct kvm *kvm, u64 *sptep, u64 gfn,
247 unsigned access)
ce88decf 248{
f8f55942
XG
249 unsigned int gen = kvm_current_mmio_generation(kvm);
250 u64 mask = generation_mmio_spte_mask(gen);
95b0430d 251
ce88decf 252 access &= ACC_WRITE_MASK | ACC_USER_MASK;
f2fd125d 253 mask |= shadow_mmio_mask | access | gfn << PAGE_SHIFT;
f2fd125d 254
f8f55942 255 trace_mark_mmio_spte(sptep, gfn, access, gen);
f2fd125d 256 mmu_spte_set(sptep, mask);
ce88decf
XG
257}
258
259static bool is_mmio_spte(u64 spte)
260{
261 return (spte & shadow_mmio_mask) == shadow_mmio_mask;
262}
263
264static gfn_t get_mmio_spte_gfn(u64 spte)
265{
f2fd125d
XG
266 u64 mask = generation_mmio_spte_mask(MMIO_MAX_GEN) | shadow_mmio_mask;
267 return (spte & ~mask) >> PAGE_SHIFT;
ce88decf
XG
268}
269
270static unsigned get_mmio_spte_access(u64 spte)
271{
f2fd125d
XG
272 u64 mask = generation_mmio_spte_mask(MMIO_MAX_GEN) | shadow_mmio_mask;
273 return (spte & ~mask) & ~PAGE_MASK;
ce88decf
XG
274}
275
f2fd125d
XG
276static bool set_mmio_spte(struct kvm *kvm, u64 *sptep, gfn_t gfn,
277 pfn_t pfn, unsigned access)
ce88decf
XG
278{
279 if (unlikely(is_noslot_pfn(pfn))) {
f2fd125d 280 mark_mmio_spte(kvm, sptep, gfn, access);
ce88decf
XG
281 return true;
282 }
283
284 return false;
285}
c7addb90 286
f8f55942
XG
287static bool check_mmio_spte(struct kvm *kvm, u64 spte)
288{
089504c0
XG
289 unsigned int kvm_gen, spte_gen;
290
291 kvm_gen = kvm_current_mmio_generation(kvm);
292 spte_gen = get_mmio_spte_generation(spte);
293
294 trace_check_mmio_spte(spte, kvm_gen, spte_gen);
295 return likely(kvm_gen == spte_gen);
f8f55942
XG
296}
297
82725b20
DE
298static inline u64 rsvd_bits(int s, int e)
299{
300 return ((1ULL << (e - s + 1)) - 1) << s;
301}
302
7b52345e 303void kvm_mmu_set_mask_ptes(u64 user_mask, u64 accessed_mask,
4b12f0de 304 u64 dirty_mask, u64 nx_mask, u64 x_mask)
7b52345e
SY
305{
306 shadow_user_mask = user_mask;
307 shadow_accessed_mask = accessed_mask;
308 shadow_dirty_mask = dirty_mask;
309 shadow_nx_mask = nx_mask;
310 shadow_x_mask = x_mask;
311}
312EXPORT_SYMBOL_GPL(kvm_mmu_set_mask_ptes);
313
6aa8b732
AK
314static int is_cpuid_PSE36(void)
315{
316 return 1;
317}
318
73b1087e
AK
319static int is_nx(struct kvm_vcpu *vcpu)
320{
f6801dff 321 return vcpu->arch.efer & EFER_NX;
73b1087e
AK
322}
323
c7addb90
AK
324static int is_shadow_present_pte(u64 pte)
325{
ce88decf 326 return pte & PT_PRESENT_MASK && !is_mmio_spte(pte);
c7addb90
AK
327}
328
05da4558
MT
329static int is_large_pte(u64 pte)
330{
331 return pte & PT_PAGE_SIZE_MASK;
332}
333
43a3795a 334static int is_dirty_gpte(unsigned long pte)
e3c5e7ec 335{
439e218a 336 return pte & PT_DIRTY_MASK;
e3c5e7ec
AK
337}
338
43a3795a 339static int is_rmap_spte(u64 pte)
cd4a4e53 340{
4b1a80fa 341 return is_shadow_present_pte(pte);
cd4a4e53
AK
342}
343
776e6633
MT
344static int is_last_spte(u64 pte, int level)
345{
346 if (level == PT_PAGE_TABLE_LEVEL)
347 return 1;
852e3c19 348 if (is_large_pte(pte))
776e6633
MT
349 return 1;
350 return 0;
351}
352
35149e21 353static pfn_t spte_to_pfn(u64 pte)
0b49ea86 354{
35149e21 355 return (pte & PT64_BASE_ADDR_MASK) >> PAGE_SHIFT;
0b49ea86
AK
356}
357
da928521
AK
358static gfn_t pse36_gfn_delta(u32 gpte)
359{
360 int shift = 32 - PT32_DIR_PSE36_SHIFT - PAGE_SHIFT;
361
362 return (gpte & PT32_DIR_PSE36_MASK) << shift;
363}
364
603e0651 365#ifdef CONFIG_X86_64
d555c333 366static void __set_spte(u64 *sptep, u64 spte)
e663ee64 367{
603e0651 368 *sptep = spte;
e663ee64
AK
369}
370
603e0651 371static void __update_clear_spte_fast(u64 *sptep, u64 spte)
a9221dd5 372{
603e0651
XG
373 *sptep = spte;
374}
375
376static u64 __update_clear_spte_slow(u64 *sptep, u64 spte)
377{
378 return xchg(sptep, spte);
379}
c2a2ac2b
XG
380
381static u64 __get_spte_lockless(u64 *sptep)
382{
383 return ACCESS_ONCE(*sptep);
384}
ce88decf
XG
385
386static bool __check_direct_spte_mmio_pf(u64 spte)
387{
388 /* It is valid if the spte is zapped. */
389 return spte == 0ull;
390}
a9221dd5 391#else
603e0651
XG
392union split_spte {
393 struct {
394 u32 spte_low;
395 u32 spte_high;
396 };
397 u64 spte;
398};
a9221dd5 399
c2a2ac2b
XG
400static void count_spte_clear(u64 *sptep, u64 spte)
401{
402 struct kvm_mmu_page *sp = page_header(__pa(sptep));
403
404 if (is_shadow_present_pte(spte))
405 return;
406
407 /* Ensure the spte is completely set before we increase the count */
408 smp_wmb();
409 sp->clear_spte_count++;
410}
411
603e0651
XG
412static void __set_spte(u64 *sptep, u64 spte)
413{
414 union split_spte *ssptep, sspte;
a9221dd5 415
603e0651
XG
416 ssptep = (union split_spte *)sptep;
417 sspte = (union split_spte)spte;
418
419 ssptep->spte_high = sspte.spte_high;
420
421 /*
422 * If we map the spte from nonpresent to present, We should store
423 * the high bits firstly, then set present bit, so cpu can not
424 * fetch this spte while we are setting the spte.
425 */
426 smp_wmb();
427
428 ssptep->spte_low = sspte.spte_low;
a9221dd5
AK
429}
430
603e0651
XG
431static void __update_clear_spte_fast(u64 *sptep, u64 spte)
432{
433 union split_spte *ssptep, sspte;
434
435 ssptep = (union split_spte *)sptep;
436 sspte = (union split_spte)spte;
437
438 ssptep->spte_low = sspte.spte_low;
439
440 /*
441 * If we map the spte from present to nonpresent, we should clear
442 * present bit firstly to avoid vcpu fetch the old high bits.
443 */
444 smp_wmb();
445
446 ssptep->spte_high = sspte.spte_high;
c2a2ac2b 447 count_spte_clear(sptep, spte);
603e0651
XG
448}
449
450static u64 __update_clear_spte_slow(u64 *sptep, u64 spte)
451{
452 union split_spte *ssptep, sspte, orig;
453
454 ssptep = (union split_spte *)sptep;
455 sspte = (union split_spte)spte;
456
457 /* xchg acts as a barrier before the setting of the high bits */
458 orig.spte_low = xchg(&ssptep->spte_low, sspte.spte_low);
41bc3186
ZJ
459 orig.spte_high = ssptep->spte_high;
460 ssptep->spte_high = sspte.spte_high;
c2a2ac2b 461 count_spte_clear(sptep, spte);
603e0651
XG
462
463 return orig.spte;
464}
c2a2ac2b
XG
465
466/*
467 * The idea using the light way get the spte on x86_32 guest is from
468 * gup_get_pte(arch/x86/mm/gup.c).
accaefe0
XG
469 *
470 * An spte tlb flush may be pending, because kvm_set_pte_rmapp
471 * coalesces them and we are running out of the MMU lock. Therefore
472 * we need to protect against in-progress updates of the spte.
473 *
474 * Reading the spte while an update is in progress may get the old value
475 * for the high part of the spte. The race is fine for a present->non-present
476 * change (because the high part of the spte is ignored for non-present spte),
477 * but for a present->present change we must reread the spte.
478 *
479 * All such changes are done in two steps (present->non-present and
480 * non-present->present), hence it is enough to count the number of
481 * present->non-present updates: if it changed while reading the spte,
482 * we might have hit the race. This is done using clear_spte_count.
c2a2ac2b
XG
483 */
484static u64 __get_spte_lockless(u64 *sptep)
485{
486 struct kvm_mmu_page *sp = page_header(__pa(sptep));
487 union split_spte spte, *orig = (union split_spte *)sptep;
488 int count;
489
490retry:
491 count = sp->clear_spte_count;
492 smp_rmb();
493
494 spte.spte_low = orig->spte_low;
495 smp_rmb();
496
497 spte.spte_high = orig->spte_high;
498 smp_rmb();
499
500 if (unlikely(spte.spte_low != orig->spte_low ||
501 count != sp->clear_spte_count))
502 goto retry;
503
504 return spte.spte;
505}
ce88decf
XG
506
507static bool __check_direct_spte_mmio_pf(u64 spte)
508{
509 union split_spte sspte = (union split_spte)spte;
510 u32 high_mmio_mask = shadow_mmio_mask >> 32;
511
512 /* It is valid if the spte is zapped. */
513 if (spte == 0ull)
514 return true;
515
516 /* It is valid if the spte is being zapped. */
517 if (sspte.spte_low == 0ull &&
518 (sspte.spte_high & high_mmio_mask) == high_mmio_mask)
519 return true;
520
521 return false;
522}
603e0651
XG
523#endif
524
c7ba5b48
XG
525static bool spte_is_locklessly_modifiable(u64 spte)
526{
feb3eb70
GN
527 return (spte & (SPTE_HOST_WRITEABLE | SPTE_MMU_WRITEABLE)) ==
528 (SPTE_HOST_WRITEABLE | SPTE_MMU_WRITEABLE);
c7ba5b48
XG
529}
530
8672b721
XG
531static bool spte_has_volatile_bits(u64 spte)
532{
c7ba5b48
XG
533 /*
534 * Always atomicly update spte if it can be updated
535 * out of mmu-lock, it can ensure dirty bit is not lost,
536 * also, it can help us to get a stable is_writable_pte()
537 * to ensure tlb flush is not missed.
538 */
539 if (spte_is_locklessly_modifiable(spte))
540 return true;
541
8672b721
XG
542 if (!shadow_accessed_mask)
543 return false;
544
545 if (!is_shadow_present_pte(spte))
546 return false;
547
4132779b
XG
548 if ((spte & shadow_accessed_mask) &&
549 (!is_writable_pte(spte) || (spte & shadow_dirty_mask)))
8672b721
XG
550 return false;
551
552 return true;
553}
554
4132779b
XG
555static bool spte_is_bit_cleared(u64 old_spte, u64 new_spte, u64 bit_mask)
556{
557 return (old_spte & bit_mask) && !(new_spte & bit_mask);
558}
559
1df9f2dc
XG
560/* Rules for using mmu_spte_set:
561 * Set the sptep from nonpresent to present.
562 * Note: the sptep being assigned *must* be either not present
563 * or in a state where the hardware will not attempt to update
564 * the spte.
565 */
566static void mmu_spte_set(u64 *sptep, u64 new_spte)
567{
568 WARN_ON(is_shadow_present_pte(*sptep));
569 __set_spte(sptep, new_spte);
570}
571
572/* Rules for using mmu_spte_update:
573 * Update the state bits, it means the mapped pfn is not changged.
6e7d0354
XG
574 *
575 * Whenever we overwrite a writable spte with a read-only one we
576 * should flush remote TLBs. Otherwise rmap_write_protect
577 * will find a read-only spte, even though the writable spte
578 * might be cached on a CPU's TLB, the return value indicates this
579 * case.
1df9f2dc 580 */
6e7d0354 581static bool mmu_spte_update(u64 *sptep, u64 new_spte)
b79b93f9 582{
c7ba5b48 583 u64 old_spte = *sptep;
6e7d0354 584 bool ret = false;
4132779b
XG
585
586 WARN_ON(!is_rmap_spte(new_spte));
b79b93f9 587
6e7d0354
XG
588 if (!is_shadow_present_pte(old_spte)) {
589 mmu_spte_set(sptep, new_spte);
590 return ret;
591 }
4132779b 592
c7ba5b48 593 if (!spte_has_volatile_bits(old_spte))
603e0651 594 __update_clear_spte_fast(sptep, new_spte);
4132779b 595 else
603e0651 596 old_spte = __update_clear_spte_slow(sptep, new_spte);
4132779b 597
c7ba5b48
XG
598 /*
599 * For the spte updated out of mmu-lock is safe, since
600 * we always atomicly update it, see the comments in
601 * spte_has_volatile_bits().
602 */
6e7d0354
XG
603 if (is_writable_pte(old_spte) && !is_writable_pte(new_spte))
604 ret = true;
605
4132779b 606 if (!shadow_accessed_mask)
6e7d0354 607 return ret;
4132779b
XG
608
609 if (spte_is_bit_cleared(old_spte, new_spte, shadow_accessed_mask))
610 kvm_set_pfn_accessed(spte_to_pfn(old_spte));
611 if (spte_is_bit_cleared(old_spte, new_spte, shadow_dirty_mask))
612 kvm_set_pfn_dirty(spte_to_pfn(old_spte));
6e7d0354
XG
613
614 return ret;
b79b93f9
AK
615}
616
1df9f2dc
XG
617/*
618 * Rules for using mmu_spte_clear_track_bits:
619 * It sets the sptep from present to nonpresent, and track the
620 * state bits, it is used to clear the last level sptep.
621 */
622static int mmu_spte_clear_track_bits(u64 *sptep)
623{
624 pfn_t pfn;
625 u64 old_spte = *sptep;
626
627 if (!spte_has_volatile_bits(old_spte))
603e0651 628 __update_clear_spte_fast(sptep, 0ull);
1df9f2dc 629 else
603e0651 630 old_spte = __update_clear_spte_slow(sptep, 0ull);
1df9f2dc
XG
631
632 if (!is_rmap_spte(old_spte))
633 return 0;
634
635 pfn = spte_to_pfn(old_spte);
86fde74c
XG
636
637 /*
638 * KVM does not hold the refcount of the page used by
639 * kvm mmu, before reclaiming the page, we should
640 * unmap it from mmu first.
641 */
642 WARN_ON(!kvm_is_mmio_pfn(pfn) && !page_count(pfn_to_page(pfn)));
643
1df9f2dc
XG
644 if (!shadow_accessed_mask || old_spte & shadow_accessed_mask)
645 kvm_set_pfn_accessed(pfn);
646 if (!shadow_dirty_mask || (old_spte & shadow_dirty_mask))
647 kvm_set_pfn_dirty(pfn);
648 return 1;
649}
650
651/*
652 * Rules for using mmu_spte_clear_no_track:
653 * Directly clear spte without caring the state bits of sptep,
654 * it is used to set the upper level spte.
655 */
656static void mmu_spte_clear_no_track(u64 *sptep)
657{
603e0651 658 __update_clear_spte_fast(sptep, 0ull);
1df9f2dc
XG
659}
660
c2a2ac2b
XG
661static u64 mmu_spte_get_lockless(u64 *sptep)
662{
663 return __get_spte_lockless(sptep);
664}
665
666static void walk_shadow_page_lockless_begin(struct kvm_vcpu *vcpu)
667{
c142786c
AK
668 /*
669 * Prevent page table teardown by making any free-er wait during
670 * kvm_flush_remote_tlbs() IPI to all active vcpus.
671 */
672 local_irq_disable();
673 vcpu->mode = READING_SHADOW_PAGE_TABLES;
674 /*
675 * Make sure a following spte read is not reordered ahead of the write
676 * to vcpu->mode.
677 */
678 smp_mb();
c2a2ac2b
XG
679}
680
681static void walk_shadow_page_lockless_end(struct kvm_vcpu *vcpu)
682{
c142786c
AK
683 /*
684 * Make sure the write to vcpu->mode is not reordered in front of
685 * reads to sptes. If it does, kvm_commit_zap_page() can see us
686 * OUTSIDE_GUEST_MODE and proceed to free the shadow page table.
687 */
688 smp_mb();
689 vcpu->mode = OUTSIDE_GUEST_MODE;
690 local_irq_enable();
c2a2ac2b
XG
691}
692
e2dec939 693static int mmu_topup_memory_cache(struct kvm_mmu_memory_cache *cache,
2e3e5882 694 struct kmem_cache *base_cache, int min)
714b93da
AK
695{
696 void *obj;
697
698 if (cache->nobjs >= min)
e2dec939 699 return 0;
714b93da 700 while (cache->nobjs < ARRAY_SIZE(cache->objects)) {
2e3e5882 701 obj = kmem_cache_zalloc(base_cache, GFP_KERNEL);
714b93da 702 if (!obj)
e2dec939 703 return -ENOMEM;
714b93da
AK
704 cache->objects[cache->nobjs++] = obj;
705 }
e2dec939 706 return 0;
714b93da
AK
707}
708
f759e2b4
XG
709static int mmu_memory_cache_free_objects(struct kvm_mmu_memory_cache *cache)
710{
711 return cache->nobjs;
712}
713
e8ad9a70
XG
714static void mmu_free_memory_cache(struct kvm_mmu_memory_cache *mc,
715 struct kmem_cache *cache)
714b93da
AK
716{
717 while (mc->nobjs)
e8ad9a70 718 kmem_cache_free(cache, mc->objects[--mc->nobjs]);
714b93da
AK
719}
720
c1158e63 721static int mmu_topup_memory_cache_page(struct kvm_mmu_memory_cache *cache,
2e3e5882 722 int min)
c1158e63 723{
842f22ed 724 void *page;
c1158e63
AK
725
726 if (cache->nobjs >= min)
727 return 0;
728 while (cache->nobjs < ARRAY_SIZE(cache->objects)) {
842f22ed 729 page = (void *)__get_free_page(GFP_KERNEL);
c1158e63
AK
730 if (!page)
731 return -ENOMEM;
842f22ed 732 cache->objects[cache->nobjs++] = page;
c1158e63
AK
733 }
734 return 0;
735}
736
737static void mmu_free_memory_cache_page(struct kvm_mmu_memory_cache *mc)
738{
739 while (mc->nobjs)
c4d198d5 740 free_page((unsigned long)mc->objects[--mc->nobjs]);
c1158e63
AK
741}
742
2e3e5882 743static int mmu_topup_memory_caches(struct kvm_vcpu *vcpu)
714b93da 744{
e2dec939
AK
745 int r;
746
53c07b18 747 r = mmu_topup_memory_cache(&vcpu->arch.mmu_pte_list_desc_cache,
67052b35 748 pte_list_desc_cache, 8 + PTE_PREFETCH_NUM);
d3d25b04
AK
749 if (r)
750 goto out;
ad312c7c 751 r = mmu_topup_memory_cache_page(&vcpu->arch.mmu_page_cache, 8);
d3d25b04
AK
752 if (r)
753 goto out;
ad312c7c 754 r = mmu_topup_memory_cache(&vcpu->arch.mmu_page_header_cache,
2e3e5882 755 mmu_page_header_cache, 4);
e2dec939
AK
756out:
757 return r;
714b93da
AK
758}
759
760static void mmu_free_memory_caches(struct kvm_vcpu *vcpu)
761{
53c07b18
XG
762 mmu_free_memory_cache(&vcpu->arch.mmu_pte_list_desc_cache,
763 pte_list_desc_cache);
ad312c7c 764 mmu_free_memory_cache_page(&vcpu->arch.mmu_page_cache);
e8ad9a70
XG
765 mmu_free_memory_cache(&vcpu->arch.mmu_page_header_cache,
766 mmu_page_header_cache);
714b93da
AK
767}
768
80feb89a 769static void *mmu_memory_cache_alloc(struct kvm_mmu_memory_cache *mc)
714b93da
AK
770{
771 void *p;
772
773 BUG_ON(!mc->nobjs);
774 p = mc->objects[--mc->nobjs];
714b93da
AK
775 return p;
776}
777
53c07b18 778static struct pte_list_desc *mmu_alloc_pte_list_desc(struct kvm_vcpu *vcpu)
714b93da 779{
80feb89a 780 return mmu_memory_cache_alloc(&vcpu->arch.mmu_pte_list_desc_cache);
714b93da
AK
781}
782
53c07b18 783static void mmu_free_pte_list_desc(struct pte_list_desc *pte_list_desc)
714b93da 784{
53c07b18 785 kmem_cache_free(pte_list_desc_cache, pte_list_desc);
714b93da
AK
786}
787
2032a93d
LJ
788static gfn_t kvm_mmu_page_get_gfn(struct kvm_mmu_page *sp, int index)
789{
790 if (!sp->role.direct)
791 return sp->gfns[index];
792
793 return sp->gfn + (index << ((sp->role.level - 1) * PT64_LEVEL_BITS));
794}
795
796static void kvm_mmu_page_set_gfn(struct kvm_mmu_page *sp, int index, gfn_t gfn)
797{
798 if (sp->role.direct)
799 BUG_ON(gfn != kvm_mmu_page_get_gfn(sp, index));
800 else
801 sp->gfns[index] = gfn;
802}
803
05da4558 804/*
d4dbf470
TY
805 * Return the pointer to the large page information for a given gfn,
806 * handling slots that are not large page aligned.
05da4558 807 */
d4dbf470
TY
808static struct kvm_lpage_info *lpage_info_slot(gfn_t gfn,
809 struct kvm_memory_slot *slot,
810 int level)
05da4558
MT
811{
812 unsigned long idx;
813
fb03cb6f 814 idx = gfn_to_index(gfn, slot->base_gfn, level);
db3fe4eb 815 return &slot->arch.lpage_info[level - 2][idx];
05da4558
MT
816}
817
818static void account_shadowed(struct kvm *kvm, gfn_t gfn)
819{
d25797b2 820 struct kvm_memory_slot *slot;
d4dbf470 821 struct kvm_lpage_info *linfo;
d25797b2 822 int i;
05da4558 823
a1f4d395 824 slot = gfn_to_memslot(kvm, gfn);
d25797b2
JR
825 for (i = PT_DIRECTORY_LEVEL;
826 i < PT_PAGE_TABLE_LEVEL + KVM_NR_PAGE_SIZES; ++i) {
d4dbf470
TY
827 linfo = lpage_info_slot(gfn, slot, i);
828 linfo->write_count += 1;
d25797b2 829 }
332b207d 830 kvm->arch.indirect_shadow_pages++;
05da4558
MT
831}
832
833static void unaccount_shadowed(struct kvm *kvm, gfn_t gfn)
834{
d25797b2 835 struct kvm_memory_slot *slot;
d4dbf470 836 struct kvm_lpage_info *linfo;
d25797b2 837 int i;
05da4558 838
a1f4d395 839 slot = gfn_to_memslot(kvm, gfn);
d25797b2
JR
840 for (i = PT_DIRECTORY_LEVEL;
841 i < PT_PAGE_TABLE_LEVEL + KVM_NR_PAGE_SIZES; ++i) {
d4dbf470
TY
842 linfo = lpage_info_slot(gfn, slot, i);
843 linfo->write_count -= 1;
844 WARN_ON(linfo->write_count < 0);
d25797b2 845 }
332b207d 846 kvm->arch.indirect_shadow_pages--;
05da4558
MT
847}
848
d25797b2
JR
849static int has_wrprotected_page(struct kvm *kvm,
850 gfn_t gfn,
851 int level)
05da4558 852{
2843099f 853 struct kvm_memory_slot *slot;
d4dbf470 854 struct kvm_lpage_info *linfo;
05da4558 855
a1f4d395 856 slot = gfn_to_memslot(kvm, gfn);
05da4558 857 if (slot) {
d4dbf470
TY
858 linfo = lpage_info_slot(gfn, slot, level);
859 return linfo->write_count;
05da4558
MT
860 }
861
862 return 1;
863}
864
d25797b2 865static int host_mapping_level(struct kvm *kvm, gfn_t gfn)
05da4558 866{
8f0b1ab6 867 unsigned long page_size;
d25797b2 868 int i, ret = 0;
05da4558 869
8f0b1ab6 870 page_size = kvm_host_page_size(kvm, gfn);
05da4558 871
d25797b2
JR
872 for (i = PT_PAGE_TABLE_LEVEL;
873 i < (PT_PAGE_TABLE_LEVEL + KVM_NR_PAGE_SIZES); ++i) {
874 if (page_size >= KVM_HPAGE_SIZE(i))
875 ret = i;
876 else
877 break;
878 }
879
4c2155ce 880 return ret;
05da4558
MT
881}
882
5d163b1c
XG
883static struct kvm_memory_slot *
884gfn_to_memslot_dirty_bitmap(struct kvm_vcpu *vcpu, gfn_t gfn,
885 bool no_dirty_log)
05da4558
MT
886{
887 struct kvm_memory_slot *slot;
5d163b1c
XG
888
889 slot = gfn_to_memslot(vcpu->kvm, gfn);
890 if (!slot || slot->flags & KVM_MEMSLOT_INVALID ||
891 (no_dirty_log && slot->dirty_bitmap))
892 slot = NULL;
893
894 return slot;
895}
896
897static bool mapping_level_dirty_bitmap(struct kvm_vcpu *vcpu, gfn_t large_gfn)
898{
a0a8eaba 899 return !gfn_to_memslot_dirty_bitmap(vcpu, large_gfn, true);
936a5fe6
AA
900}
901
902static int mapping_level(struct kvm_vcpu *vcpu, gfn_t large_gfn)
903{
904 int host_level, level, max_level;
05da4558 905
d25797b2
JR
906 host_level = host_mapping_level(vcpu->kvm, large_gfn);
907
908 if (host_level == PT_PAGE_TABLE_LEVEL)
909 return host_level;
910
55dd98c3 911 max_level = min(kvm_x86_ops->get_lpage_level(), host_level);
878403b7
SY
912
913 for (level = PT_DIRECTORY_LEVEL; level <= max_level; ++level)
d25797b2
JR
914 if (has_wrprotected_page(vcpu->kvm, large_gfn, level))
915 break;
d25797b2
JR
916
917 return level - 1;
05da4558
MT
918}
919
290fc38d 920/*
53c07b18 921 * Pte mapping structures:
cd4a4e53 922 *
53c07b18 923 * If pte_list bit zero is zero, then pte_list point to the spte.
cd4a4e53 924 *
53c07b18
XG
925 * If pte_list bit zero is one, (then pte_list & ~1) points to a struct
926 * pte_list_desc containing more mappings.
53a27b39 927 *
53c07b18 928 * Returns the number of pte entries before the spte was added or zero if
53a27b39
MT
929 * the spte was not added.
930 *
cd4a4e53 931 */
53c07b18
XG
932static int pte_list_add(struct kvm_vcpu *vcpu, u64 *spte,
933 unsigned long *pte_list)
cd4a4e53 934{
53c07b18 935 struct pte_list_desc *desc;
53a27b39 936 int i, count = 0;
cd4a4e53 937
53c07b18
XG
938 if (!*pte_list) {
939 rmap_printk("pte_list_add: %p %llx 0->1\n", spte, *spte);
940 *pte_list = (unsigned long)spte;
941 } else if (!(*pte_list & 1)) {
942 rmap_printk("pte_list_add: %p %llx 1->many\n", spte, *spte);
943 desc = mmu_alloc_pte_list_desc(vcpu);
944 desc->sptes[0] = (u64 *)*pte_list;
d555c333 945 desc->sptes[1] = spte;
53c07b18 946 *pte_list = (unsigned long)desc | 1;
cb16a7b3 947 ++count;
cd4a4e53 948 } else {
53c07b18
XG
949 rmap_printk("pte_list_add: %p %llx many->many\n", spte, *spte);
950 desc = (struct pte_list_desc *)(*pte_list & ~1ul);
951 while (desc->sptes[PTE_LIST_EXT-1] && desc->more) {
cd4a4e53 952 desc = desc->more;
53c07b18 953 count += PTE_LIST_EXT;
53a27b39 954 }
53c07b18
XG
955 if (desc->sptes[PTE_LIST_EXT-1]) {
956 desc->more = mmu_alloc_pte_list_desc(vcpu);
cd4a4e53
AK
957 desc = desc->more;
958 }
d555c333 959 for (i = 0; desc->sptes[i]; ++i)
cb16a7b3 960 ++count;
d555c333 961 desc->sptes[i] = spte;
cd4a4e53 962 }
53a27b39 963 return count;
cd4a4e53
AK
964}
965
53c07b18
XG
966static void
967pte_list_desc_remove_entry(unsigned long *pte_list, struct pte_list_desc *desc,
968 int i, struct pte_list_desc *prev_desc)
cd4a4e53
AK
969{
970 int j;
971
53c07b18 972 for (j = PTE_LIST_EXT - 1; !desc->sptes[j] && j > i; --j)
cd4a4e53 973 ;
d555c333
AK
974 desc->sptes[i] = desc->sptes[j];
975 desc->sptes[j] = NULL;
cd4a4e53
AK
976 if (j != 0)
977 return;
978 if (!prev_desc && !desc->more)
53c07b18 979 *pte_list = (unsigned long)desc->sptes[0];
cd4a4e53
AK
980 else
981 if (prev_desc)
982 prev_desc->more = desc->more;
983 else
53c07b18
XG
984 *pte_list = (unsigned long)desc->more | 1;
985 mmu_free_pte_list_desc(desc);
cd4a4e53
AK
986}
987
53c07b18 988static void pte_list_remove(u64 *spte, unsigned long *pte_list)
cd4a4e53 989{
53c07b18
XG
990 struct pte_list_desc *desc;
991 struct pte_list_desc *prev_desc;
cd4a4e53
AK
992 int i;
993
53c07b18
XG
994 if (!*pte_list) {
995 printk(KERN_ERR "pte_list_remove: %p 0->BUG\n", spte);
cd4a4e53 996 BUG();
53c07b18
XG
997 } else if (!(*pte_list & 1)) {
998 rmap_printk("pte_list_remove: %p 1->0\n", spte);
999 if ((u64 *)*pte_list != spte) {
1000 printk(KERN_ERR "pte_list_remove: %p 1->BUG\n", spte);
cd4a4e53
AK
1001 BUG();
1002 }
53c07b18 1003 *pte_list = 0;
cd4a4e53 1004 } else {
53c07b18
XG
1005 rmap_printk("pte_list_remove: %p many->many\n", spte);
1006 desc = (struct pte_list_desc *)(*pte_list & ~1ul);
cd4a4e53
AK
1007 prev_desc = NULL;
1008 while (desc) {
53c07b18 1009 for (i = 0; i < PTE_LIST_EXT && desc->sptes[i]; ++i)
d555c333 1010 if (desc->sptes[i] == spte) {
53c07b18 1011 pte_list_desc_remove_entry(pte_list,
714b93da 1012 desc, i,
cd4a4e53
AK
1013 prev_desc);
1014 return;
1015 }
1016 prev_desc = desc;
1017 desc = desc->more;
1018 }
53c07b18 1019 pr_err("pte_list_remove: %p many->many\n", spte);
cd4a4e53
AK
1020 BUG();
1021 }
1022}
1023
67052b35
XG
1024typedef void (*pte_list_walk_fn) (u64 *spte);
1025static void pte_list_walk(unsigned long *pte_list, pte_list_walk_fn fn)
1026{
1027 struct pte_list_desc *desc;
1028 int i;
1029
1030 if (!*pte_list)
1031 return;
1032
1033 if (!(*pte_list & 1))
1034 return fn((u64 *)*pte_list);
1035
1036 desc = (struct pte_list_desc *)(*pte_list & ~1ul);
1037 while (desc) {
1038 for (i = 0; i < PTE_LIST_EXT && desc->sptes[i]; ++i)
1039 fn(desc->sptes[i]);
1040 desc = desc->more;
1041 }
1042}
1043
9373e2c0 1044static unsigned long *__gfn_to_rmap(gfn_t gfn, int level,
9b9b1492 1045 struct kvm_memory_slot *slot)
53c07b18 1046{
77d11309 1047 unsigned long idx;
53c07b18 1048
77d11309 1049 idx = gfn_to_index(gfn, slot->base_gfn, level);
d89cc617 1050 return &slot->arch.rmap[level - PT_PAGE_TABLE_LEVEL][idx];
53c07b18
XG
1051}
1052
9b9b1492
TY
1053/*
1054 * Take gfn and return the reverse mapping to it.
1055 */
1056static unsigned long *gfn_to_rmap(struct kvm *kvm, gfn_t gfn, int level)
1057{
1058 struct kvm_memory_slot *slot;
1059
1060 slot = gfn_to_memslot(kvm, gfn);
9373e2c0 1061 return __gfn_to_rmap(gfn, level, slot);
9b9b1492
TY
1062}
1063
f759e2b4
XG
1064static bool rmap_can_add(struct kvm_vcpu *vcpu)
1065{
1066 struct kvm_mmu_memory_cache *cache;
1067
1068 cache = &vcpu->arch.mmu_pte_list_desc_cache;
1069 return mmu_memory_cache_free_objects(cache);
1070}
1071
53c07b18
XG
1072static int rmap_add(struct kvm_vcpu *vcpu, u64 *spte, gfn_t gfn)
1073{
1074 struct kvm_mmu_page *sp;
1075 unsigned long *rmapp;
1076
53c07b18
XG
1077 sp = page_header(__pa(spte));
1078 kvm_mmu_page_set_gfn(sp, spte - sp->spt, gfn);
1079 rmapp = gfn_to_rmap(vcpu->kvm, gfn, sp->role.level);
1080 return pte_list_add(vcpu, spte, rmapp);
1081}
1082
53c07b18
XG
1083static void rmap_remove(struct kvm *kvm, u64 *spte)
1084{
1085 struct kvm_mmu_page *sp;
1086 gfn_t gfn;
1087 unsigned long *rmapp;
1088
1089 sp = page_header(__pa(spte));
1090 gfn = kvm_mmu_page_get_gfn(sp, spte - sp->spt);
1091 rmapp = gfn_to_rmap(kvm, gfn, sp->role.level);
1092 pte_list_remove(spte, rmapp);
1093}
1094
1e3f42f0
TY
1095/*
1096 * Used by the following functions to iterate through the sptes linked by a
1097 * rmap. All fields are private and not assumed to be used outside.
1098 */
1099struct rmap_iterator {
1100 /* private fields */
1101 struct pte_list_desc *desc; /* holds the sptep if not NULL */
1102 int pos; /* index of the sptep */
1103};
1104
1105/*
1106 * Iteration must be started by this function. This should also be used after
1107 * removing/dropping sptes from the rmap link because in such cases the
1108 * information in the itererator may not be valid.
1109 *
1110 * Returns sptep if found, NULL otherwise.
1111 */
1112static u64 *rmap_get_first(unsigned long rmap, struct rmap_iterator *iter)
1113{
1114 if (!rmap)
1115 return NULL;
1116
1117 if (!(rmap & 1)) {
1118 iter->desc = NULL;
1119 return (u64 *)rmap;
1120 }
1121
1122 iter->desc = (struct pte_list_desc *)(rmap & ~1ul);
1123 iter->pos = 0;
1124 return iter->desc->sptes[iter->pos];
1125}
1126
1127/*
1128 * Must be used with a valid iterator: e.g. after rmap_get_first().
1129 *
1130 * Returns sptep if found, NULL otherwise.
1131 */
1132static u64 *rmap_get_next(struct rmap_iterator *iter)
1133{
1134 if (iter->desc) {
1135 if (iter->pos < PTE_LIST_EXT - 1) {
1136 u64 *sptep;
1137
1138 ++iter->pos;
1139 sptep = iter->desc->sptes[iter->pos];
1140 if (sptep)
1141 return sptep;
1142 }
1143
1144 iter->desc = iter->desc->more;
1145
1146 if (iter->desc) {
1147 iter->pos = 0;
1148 /* desc->sptes[0] cannot be NULL */
1149 return iter->desc->sptes[iter->pos];
1150 }
1151 }
1152
1153 return NULL;
1154}
1155
c3707958 1156static void drop_spte(struct kvm *kvm, u64 *sptep)
e4b502ea 1157{
1df9f2dc 1158 if (mmu_spte_clear_track_bits(sptep))
eb45fda4 1159 rmap_remove(kvm, sptep);
be38d276
AK
1160}
1161
8e22f955
XG
1162
1163static bool __drop_large_spte(struct kvm *kvm, u64 *sptep)
1164{
1165 if (is_large_pte(*sptep)) {
1166 WARN_ON(page_header(__pa(sptep))->role.level ==
1167 PT_PAGE_TABLE_LEVEL);
1168 drop_spte(kvm, sptep);
1169 --kvm->stat.lpages;
1170 return true;
1171 }
1172
1173 return false;
1174}
1175
1176static void drop_large_spte(struct kvm_vcpu *vcpu, u64 *sptep)
1177{
1178 if (__drop_large_spte(vcpu->kvm, sptep))
1179 kvm_flush_remote_tlbs(vcpu->kvm);
1180}
1181
1182/*
49fde340 1183 * Write-protect on the specified @sptep, @pt_protect indicates whether
6b73a960
MT
1184 * spte writ-protection is caused by protecting shadow page table.
1185 * @flush indicates whether tlb need be flushed.
49fde340
XG
1186 *
1187 * Note: write protection is difference between drity logging and spte
1188 * protection:
1189 * - for dirty logging, the spte can be set to writable at anytime if
1190 * its dirty bitmap is properly set.
1191 * - for spte protection, the spte can be writable only after unsync-ing
1192 * shadow page.
8e22f955 1193 *
6b73a960 1194 * Return true if the spte is dropped.
8e22f955 1195 */
6b73a960
MT
1196static bool
1197spte_write_protect(struct kvm *kvm, u64 *sptep, bool *flush, bool pt_protect)
d13bc5b5
XG
1198{
1199 u64 spte = *sptep;
1200
49fde340
XG
1201 if (!is_writable_pte(spte) &&
1202 !(pt_protect && spte_is_locklessly_modifiable(spte)))
d13bc5b5
XG
1203 return false;
1204
1205 rmap_printk("rmap_write_protect: spte %p %llx\n", sptep, *sptep);
1206
6b73a960
MT
1207 if (__drop_large_spte(kvm, sptep)) {
1208 *flush |= true;
1209 return true;
1210 }
1211
49fde340
XG
1212 if (pt_protect)
1213 spte &= ~SPTE_MMU_WRITEABLE;
d13bc5b5 1214 spte = spte & ~PT_WRITABLE_MASK;
49fde340 1215
6b73a960
MT
1216 *flush |= mmu_spte_update(sptep, spte);
1217 return false;
d13bc5b5
XG
1218}
1219
49fde340 1220static bool __rmap_write_protect(struct kvm *kvm, unsigned long *rmapp,
245c3912 1221 bool pt_protect)
98348e95 1222{
1e3f42f0
TY
1223 u64 *sptep;
1224 struct rmap_iterator iter;
d13bc5b5 1225 bool flush = false;
374cbac0 1226
1e3f42f0
TY
1227 for (sptep = rmap_get_first(*rmapp, &iter); sptep;) {
1228 BUG_ON(!(*sptep & PT_PRESENT_MASK));
6b73a960
MT
1229 if (spte_write_protect(kvm, sptep, &flush, pt_protect)) {
1230 sptep = rmap_get_first(*rmapp, &iter);
1231 continue;
1232 }
a0ed4607 1233
d13bc5b5 1234 sptep = rmap_get_next(&iter);
374cbac0 1235 }
855149aa 1236
d13bc5b5 1237 return flush;
a0ed4607
TY
1238}
1239
5dc99b23
TY
1240/**
1241 * kvm_mmu_write_protect_pt_masked - write protect selected PT level pages
1242 * @kvm: kvm instance
1243 * @slot: slot to protect
1244 * @gfn_offset: start of the BITS_PER_LONG pages we care about
1245 * @mask: indicates which pages we should protect
1246 *
1247 * Used when we do not need to care about huge page mappings: e.g. during dirty
1248 * logging we do not have any such mappings.
1249 */
1250void kvm_mmu_write_protect_pt_masked(struct kvm *kvm,
1251 struct kvm_memory_slot *slot,
1252 gfn_t gfn_offset, unsigned long mask)
a0ed4607
TY
1253{
1254 unsigned long *rmapp;
a0ed4607 1255
5dc99b23 1256 while (mask) {
65fbe37c
TY
1257 rmapp = __gfn_to_rmap(slot->base_gfn + gfn_offset + __ffs(mask),
1258 PT_PAGE_TABLE_LEVEL, slot);
245c3912 1259 __rmap_write_protect(kvm, rmapp, false);
05da4558 1260
5dc99b23
TY
1261 /* clear the first set bit */
1262 mask &= mask - 1;
1263 }
374cbac0
AK
1264}
1265
2f84569f 1266static bool rmap_write_protect(struct kvm *kvm, u64 gfn)
95d4c16c
TY
1267{
1268 struct kvm_memory_slot *slot;
5dc99b23
TY
1269 unsigned long *rmapp;
1270 int i;
2f84569f 1271 bool write_protected = false;
95d4c16c
TY
1272
1273 slot = gfn_to_memslot(kvm, gfn);
5dc99b23
TY
1274
1275 for (i = PT_PAGE_TABLE_LEVEL;
1276 i < PT_PAGE_TABLE_LEVEL + KVM_NR_PAGE_SIZES; ++i) {
1277 rmapp = __gfn_to_rmap(gfn, i, slot);
245c3912 1278 write_protected |= __rmap_write_protect(kvm, rmapp, true);
5dc99b23
TY
1279 }
1280
1281 return write_protected;
95d4c16c
TY
1282}
1283
8a8365c5 1284static int kvm_unmap_rmapp(struct kvm *kvm, unsigned long *rmapp,
048212d0 1285 struct kvm_memory_slot *slot, unsigned long data)
e930bffe 1286{
1e3f42f0
TY
1287 u64 *sptep;
1288 struct rmap_iterator iter;
e930bffe
AA
1289 int need_tlb_flush = 0;
1290
1e3f42f0
TY
1291 while ((sptep = rmap_get_first(*rmapp, &iter))) {
1292 BUG_ON(!(*sptep & PT_PRESENT_MASK));
1293 rmap_printk("kvm_rmap_unmap_hva: spte %p %llx\n", sptep, *sptep);
1294
1295 drop_spte(kvm, sptep);
e930bffe
AA
1296 need_tlb_flush = 1;
1297 }
1e3f42f0 1298
e930bffe
AA
1299 return need_tlb_flush;
1300}
1301
8a8365c5 1302static int kvm_set_pte_rmapp(struct kvm *kvm, unsigned long *rmapp,
048212d0 1303 struct kvm_memory_slot *slot, unsigned long data)
3da0dd43 1304{
1e3f42f0
TY
1305 u64 *sptep;
1306 struct rmap_iterator iter;
3da0dd43 1307 int need_flush = 0;
1e3f42f0 1308 u64 new_spte;
3da0dd43
IE
1309 pte_t *ptep = (pte_t *)data;
1310 pfn_t new_pfn;
1311
1312 WARN_ON(pte_huge(*ptep));
1313 new_pfn = pte_pfn(*ptep);
1e3f42f0
TY
1314
1315 for (sptep = rmap_get_first(*rmapp, &iter); sptep;) {
1316 BUG_ON(!is_shadow_present_pte(*sptep));
1317 rmap_printk("kvm_set_pte_rmapp: spte %p %llx\n", sptep, *sptep);
1318
3da0dd43 1319 need_flush = 1;
1e3f42f0 1320
3da0dd43 1321 if (pte_write(*ptep)) {
1e3f42f0
TY
1322 drop_spte(kvm, sptep);
1323 sptep = rmap_get_first(*rmapp, &iter);
3da0dd43 1324 } else {
1e3f42f0 1325 new_spte = *sptep & ~PT64_BASE_ADDR_MASK;
3da0dd43
IE
1326 new_spte |= (u64)new_pfn << PAGE_SHIFT;
1327
1328 new_spte &= ~PT_WRITABLE_MASK;
1329 new_spte &= ~SPTE_HOST_WRITEABLE;
b79b93f9 1330 new_spte &= ~shadow_accessed_mask;
1e3f42f0
TY
1331
1332 mmu_spte_clear_track_bits(sptep);
1333 mmu_spte_set(sptep, new_spte);
1334 sptep = rmap_get_next(&iter);
3da0dd43
IE
1335 }
1336 }
1e3f42f0 1337
3da0dd43
IE
1338 if (need_flush)
1339 kvm_flush_remote_tlbs(kvm);
1340
1341 return 0;
1342}
1343
84504ef3
TY
1344static int kvm_handle_hva_range(struct kvm *kvm,
1345 unsigned long start,
1346 unsigned long end,
1347 unsigned long data,
1348 int (*handler)(struct kvm *kvm,
1349 unsigned long *rmapp,
048212d0 1350 struct kvm_memory_slot *slot,
84504ef3 1351 unsigned long data))
e930bffe 1352{
be6ba0f0 1353 int j;
f395302e 1354 int ret = 0;
bc6678a3 1355 struct kvm_memslots *slots;
be6ba0f0 1356 struct kvm_memory_slot *memslot;
bc6678a3 1357
90d83dc3 1358 slots = kvm_memslots(kvm);
e930bffe 1359
be6ba0f0 1360 kvm_for_each_memslot(memslot, slots) {
84504ef3 1361 unsigned long hva_start, hva_end;
bcd3ef58 1362 gfn_t gfn_start, gfn_end;
e930bffe 1363
84504ef3
TY
1364 hva_start = max(start, memslot->userspace_addr);
1365 hva_end = min(end, memslot->userspace_addr +
1366 (memslot->npages << PAGE_SHIFT));
1367 if (hva_start >= hva_end)
1368 continue;
1369 /*
1370 * {gfn(page) | page intersects with [hva_start, hva_end)} =
bcd3ef58 1371 * {gfn_start, gfn_start+1, ..., gfn_end-1}.
84504ef3 1372 */
bcd3ef58 1373 gfn_start = hva_to_gfn_memslot(hva_start, memslot);
84504ef3 1374 gfn_end = hva_to_gfn_memslot(hva_end + PAGE_SIZE - 1, memslot);
852e3c19 1375
bcd3ef58
TY
1376 for (j = PT_PAGE_TABLE_LEVEL;
1377 j < PT_PAGE_TABLE_LEVEL + KVM_NR_PAGE_SIZES; ++j) {
1378 unsigned long idx, idx_end;
1379 unsigned long *rmapp;
d4dbf470 1380
bcd3ef58
TY
1381 /*
1382 * {idx(page_j) | page_j intersects with
1383 * [hva_start, hva_end)} = {idx, idx+1, ..., idx_end}.
1384 */
1385 idx = gfn_to_index(gfn_start, memslot->base_gfn, j);
1386 idx_end = gfn_to_index(gfn_end - 1, memslot->base_gfn, j);
852e3c19 1387
bcd3ef58 1388 rmapp = __gfn_to_rmap(gfn_start, j, memslot);
d4dbf470 1389
bcd3ef58
TY
1390 for (; idx <= idx_end; ++idx)
1391 ret |= handler(kvm, rmapp++, memslot, data);
e930bffe
AA
1392 }
1393 }
1394
f395302e 1395 return ret;
e930bffe
AA
1396}
1397
84504ef3
TY
1398static int kvm_handle_hva(struct kvm *kvm, unsigned long hva,
1399 unsigned long data,
1400 int (*handler)(struct kvm *kvm, unsigned long *rmapp,
048212d0 1401 struct kvm_memory_slot *slot,
84504ef3
TY
1402 unsigned long data))
1403{
1404 return kvm_handle_hva_range(kvm, hva, hva + 1, data, handler);
e930bffe
AA
1405}
1406
1407int kvm_unmap_hva(struct kvm *kvm, unsigned long hva)
1408{
3da0dd43
IE
1409 return kvm_handle_hva(kvm, hva, 0, kvm_unmap_rmapp);
1410}
1411
b3ae2096
TY
1412int kvm_unmap_hva_range(struct kvm *kvm, unsigned long start, unsigned long end)
1413{
1414 return kvm_handle_hva_range(kvm, start, end, 0, kvm_unmap_rmapp);
1415}
1416
3da0dd43
IE
1417void kvm_set_spte_hva(struct kvm *kvm, unsigned long hva, pte_t pte)
1418{
8a8365c5 1419 kvm_handle_hva(kvm, hva, (unsigned long)&pte, kvm_set_pte_rmapp);
e930bffe
AA
1420}
1421
8a8365c5 1422static int kvm_age_rmapp(struct kvm *kvm, unsigned long *rmapp,
048212d0 1423 struct kvm_memory_slot *slot, unsigned long data)
e930bffe 1424{
1e3f42f0 1425 u64 *sptep;
79f702a6 1426 struct rmap_iterator uninitialized_var(iter);
e930bffe
AA
1427 int young = 0;
1428
6316e1c8 1429 /*
3f6d8c8a
XH
1430 * In case of absence of EPT Access and Dirty Bits supports,
1431 * emulate the accessed bit for EPT, by checking if this page has
6316e1c8
RR
1432 * an EPT mapping, and clearing it if it does. On the next access,
1433 * a new EPT mapping will be established.
1434 * This has some overhead, but not as much as the cost of swapping
1435 * out actively used pages or breaking up actively used hugepages.
1436 */
f395302e
TY
1437 if (!shadow_accessed_mask) {
1438 young = kvm_unmap_rmapp(kvm, rmapp, slot, data);
1439 goto out;
1440 }
534e38b4 1441
1e3f42f0
TY
1442 for (sptep = rmap_get_first(*rmapp, &iter); sptep;
1443 sptep = rmap_get_next(&iter)) {
3f6d8c8a 1444 BUG_ON(!is_shadow_present_pte(*sptep));
1e3f42f0 1445
3f6d8c8a 1446 if (*sptep & shadow_accessed_mask) {
e930bffe 1447 young = 1;
3f6d8c8a
XH
1448 clear_bit((ffs(shadow_accessed_mask) - 1),
1449 (unsigned long *)sptep);
e930bffe 1450 }
e930bffe 1451 }
f395302e
TY
1452out:
1453 /* @data has hva passed to kvm_age_hva(). */
1454 trace_kvm_age_page(data, slot, young);
e930bffe
AA
1455 return young;
1456}
1457
8ee53820 1458static int kvm_test_age_rmapp(struct kvm *kvm, unsigned long *rmapp,
048212d0 1459 struct kvm_memory_slot *slot, unsigned long data)
8ee53820 1460{
1e3f42f0
TY
1461 u64 *sptep;
1462 struct rmap_iterator iter;
8ee53820
AA
1463 int young = 0;
1464
1465 /*
1466 * If there's no access bit in the secondary pte set by the
1467 * hardware it's up to gup-fast/gup to set the access bit in
1468 * the primary pte or in the page structure.
1469 */
1470 if (!shadow_accessed_mask)
1471 goto out;
1472
1e3f42f0
TY
1473 for (sptep = rmap_get_first(*rmapp, &iter); sptep;
1474 sptep = rmap_get_next(&iter)) {
3f6d8c8a 1475 BUG_ON(!is_shadow_present_pte(*sptep));
1e3f42f0 1476
3f6d8c8a 1477 if (*sptep & shadow_accessed_mask) {
8ee53820
AA
1478 young = 1;
1479 break;
1480 }
8ee53820
AA
1481 }
1482out:
1483 return young;
1484}
1485
53a27b39
MT
1486#define RMAP_RECYCLE_THRESHOLD 1000
1487
852e3c19 1488static void rmap_recycle(struct kvm_vcpu *vcpu, u64 *spte, gfn_t gfn)
53a27b39
MT
1489{
1490 unsigned long *rmapp;
852e3c19
JR
1491 struct kvm_mmu_page *sp;
1492
1493 sp = page_header(__pa(spte));
53a27b39 1494
852e3c19 1495 rmapp = gfn_to_rmap(vcpu->kvm, gfn, sp->role.level);
53a27b39 1496
048212d0 1497 kvm_unmap_rmapp(vcpu->kvm, rmapp, NULL, 0);
53a27b39
MT
1498 kvm_flush_remote_tlbs(vcpu->kvm);
1499}
1500
e930bffe
AA
1501int kvm_age_hva(struct kvm *kvm, unsigned long hva)
1502{
f395302e 1503 return kvm_handle_hva(kvm, hva, hva, kvm_age_rmapp);
e930bffe
AA
1504}
1505
8ee53820
AA
1506int kvm_test_age_hva(struct kvm *kvm, unsigned long hva)
1507{
1508 return kvm_handle_hva(kvm, hva, 0, kvm_test_age_rmapp);
1509}
1510
d6c69ee9 1511#ifdef MMU_DEBUG
47ad8e68 1512static int is_empty_shadow_page(u64 *spt)
6aa8b732 1513{
139bdb2d
AK
1514 u64 *pos;
1515 u64 *end;
1516
47ad8e68 1517 for (pos = spt, end = pos + PAGE_SIZE / sizeof(u64); pos != end; pos++)
3c915510 1518 if (is_shadow_present_pte(*pos)) {
b8688d51 1519 printk(KERN_ERR "%s: %p %llx\n", __func__,
139bdb2d 1520 pos, *pos);
6aa8b732 1521 return 0;
139bdb2d 1522 }
6aa8b732
AK
1523 return 1;
1524}
d6c69ee9 1525#endif
6aa8b732 1526
45221ab6
DH
1527/*
1528 * This value is the sum of all of the kvm instances's
1529 * kvm->arch.n_used_mmu_pages values. We need a global,
1530 * aggregate version in order to make the slab shrinker
1531 * faster
1532 */
1533static inline void kvm_mod_used_mmu_pages(struct kvm *kvm, int nr)
1534{
1535 kvm->arch.n_used_mmu_pages += nr;
1536 percpu_counter_add(&kvm_total_used_mmu_pages, nr);
1537}
1538
834be0d8 1539static void kvm_mmu_free_page(struct kvm_mmu_page *sp)
260746c0 1540{
4db35314 1541 ASSERT(is_empty_shadow_page(sp->spt));
7775834a 1542 hlist_del(&sp->hash_link);
bd4c86ea
XG
1543 list_del(&sp->link);
1544 free_page((unsigned long)sp->spt);
834be0d8
GN
1545 if (!sp->role.direct)
1546 free_page((unsigned long)sp->gfns);
e8ad9a70 1547 kmem_cache_free(mmu_page_header_cache, sp);
260746c0
AK
1548}
1549
cea0f0e7
AK
1550static unsigned kvm_page_table_hashfn(gfn_t gfn)
1551{
1ae0a13d 1552 return gfn & ((1 << KVM_MMU_HASH_SHIFT) - 1);
cea0f0e7
AK
1553}
1554
714b93da 1555static void mmu_page_add_parent_pte(struct kvm_vcpu *vcpu,
4db35314 1556 struct kvm_mmu_page *sp, u64 *parent_pte)
cea0f0e7 1557{
cea0f0e7
AK
1558 if (!parent_pte)
1559 return;
cea0f0e7 1560
67052b35 1561 pte_list_add(vcpu, parent_pte, &sp->parent_ptes);
cea0f0e7
AK
1562}
1563
4db35314 1564static void mmu_page_remove_parent_pte(struct kvm_mmu_page *sp,
cea0f0e7
AK
1565 u64 *parent_pte)
1566{
67052b35 1567 pte_list_remove(parent_pte, &sp->parent_ptes);
cea0f0e7
AK
1568}
1569
bcdd9a93
XG
1570static void drop_parent_pte(struct kvm_mmu_page *sp,
1571 u64 *parent_pte)
1572{
1573 mmu_page_remove_parent_pte(sp, parent_pte);
1df9f2dc 1574 mmu_spte_clear_no_track(parent_pte);
bcdd9a93
XG
1575}
1576
67052b35
XG
1577static struct kvm_mmu_page *kvm_mmu_alloc_page(struct kvm_vcpu *vcpu,
1578 u64 *parent_pte, int direct)
ad8cfbe3 1579{
67052b35 1580 struct kvm_mmu_page *sp;
7ddca7e4 1581
80feb89a
TY
1582 sp = mmu_memory_cache_alloc(&vcpu->arch.mmu_page_header_cache);
1583 sp->spt = mmu_memory_cache_alloc(&vcpu->arch.mmu_page_cache);
67052b35 1584 if (!direct)
80feb89a 1585 sp->gfns = mmu_memory_cache_alloc(&vcpu->arch.mmu_page_cache);
67052b35 1586 set_page_private(virt_to_page(sp->spt), (unsigned long)sp);
5304b8d3
XG
1587
1588 /*
1589 * The active_mmu_pages list is the FIFO list, do not move the
1590 * page until it is zapped. kvm_zap_obsolete_pages depends on
1591 * this feature. See the comments in kvm_zap_obsolete_pages().
1592 */
67052b35 1593 list_add(&sp->link, &vcpu->kvm->arch.active_mmu_pages);
67052b35
XG
1594 sp->parent_ptes = 0;
1595 mmu_page_add_parent_pte(vcpu, sp, parent_pte);
1596 kvm_mod_used_mmu_pages(vcpu->kvm, +1);
1597 return sp;
ad8cfbe3
MT
1598}
1599
67052b35 1600static void mark_unsync(u64 *spte);
1047df1f 1601static void kvm_mmu_mark_parents_unsync(struct kvm_mmu_page *sp)
0074ff63 1602{
67052b35 1603 pte_list_walk(&sp->parent_ptes, mark_unsync);
0074ff63
MT
1604}
1605
67052b35 1606static void mark_unsync(u64 *spte)
0074ff63 1607{
67052b35 1608 struct kvm_mmu_page *sp;
1047df1f 1609 unsigned int index;
0074ff63 1610
67052b35 1611 sp = page_header(__pa(spte));
1047df1f
XG
1612 index = spte - sp->spt;
1613 if (__test_and_set_bit(index, sp->unsync_child_bitmap))
0074ff63 1614 return;
1047df1f 1615 if (sp->unsync_children++)
0074ff63 1616 return;
1047df1f 1617 kvm_mmu_mark_parents_unsync(sp);
0074ff63
MT
1618}
1619
e8bc217a 1620static int nonpaging_sync_page(struct kvm_vcpu *vcpu,
a4a8e6f7 1621 struct kvm_mmu_page *sp)
e8bc217a
MT
1622{
1623 return 1;
1624}
1625
a7052897
MT
1626static void nonpaging_invlpg(struct kvm_vcpu *vcpu, gva_t gva)
1627{
1628}
1629
0f53b5b1
XG
1630static void nonpaging_update_pte(struct kvm_vcpu *vcpu,
1631 struct kvm_mmu_page *sp, u64 *spte,
7c562522 1632 const void *pte)
0f53b5b1
XG
1633{
1634 WARN_ON(1);
1635}
1636
60c8aec6
MT
1637#define KVM_PAGE_ARRAY_NR 16
1638
1639struct kvm_mmu_pages {
1640 struct mmu_page_and_offset {
1641 struct kvm_mmu_page *sp;
1642 unsigned int idx;
1643 } page[KVM_PAGE_ARRAY_NR];
1644 unsigned int nr;
1645};
1646
cded19f3
HE
1647static int mmu_pages_add(struct kvm_mmu_pages *pvec, struct kvm_mmu_page *sp,
1648 int idx)
4731d4c7 1649{
60c8aec6 1650 int i;
4731d4c7 1651
60c8aec6
MT
1652 if (sp->unsync)
1653 for (i=0; i < pvec->nr; i++)
1654 if (pvec->page[i].sp == sp)
1655 return 0;
1656
1657 pvec->page[pvec->nr].sp = sp;
1658 pvec->page[pvec->nr].idx = idx;
1659 pvec->nr++;
1660 return (pvec->nr == KVM_PAGE_ARRAY_NR);
1661}
1662
1663static int __mmu_unsync_walk(struct kvm_mmu_page *sp,
1664 struct kvm_mmu_pages *pvec)
1665{
1666 int i, ret, nr_unsync_leaf = 0;
4731d4c7 1667
37178b8b 1668 for_each_set_bit(i, sp->unsync_child_bitmap, 512) {
7a8f1a74 1669 struct kvm_mmu_page *child;
4731d4c7
MT
1670 u64 ent = sp->spt[i];
1671
7a8f1a74
XG
1672 if (!is_shadow_present_pte(ent) || is_large_pte(ent))
1673 goto clear_child_bitmap;
1674
1675 child = page_header(ent & PT64_BASE_ADDR_MASK);
1676
1677 if (child->unsync_children) {
1678 if (mmu_pages_add(pvec, child, i))
1679 return -ENOSPC;
1680
1681 ret = __mmu_unsync_walk(child, pvec);
1682 if (!ret)
1683 goto clear_child_bitmap;
1684 else if (ret > 0)
1685 nr_unsync_leaf += ret;
1686 else
1687 return ret;
1688 } else if (child->unsync) {
1689 nr_unsync_leaf++;
1690 if (mmu_pages_add(pvec, child, i))
1691 return -ENOSPC;
1692 } else
1693 goto clear_child_bitmap;
1694
1695 continue;
1696
1697clear_child_bitmap:
1698 __clear_bit(i, sp->unsync_child_bitmap);
1699 sp->unsync_children--;
1700 WARN_ON((int)sp->unsync_children < 0);
4731d4c7
MT
1701 }
1702
4731d4c7 1703
60c8aec6
MT
1704 return nr_unsync_leaf;
1705}
1706
1707static int mmu_unsync_walk(struct kvm_mmu_page *sp,
1708 struct kvm_mmu_pages *pvec)
1709{
1710 if (!sp->unsync_children)
1711 return 0;
1712
1713 mmu_pages_add(pvec, sp, 0);
1714 return __mmu_unsync_walk(sp, pvec);
4731d4c7
MT
1715}
1716
4731d4c7
MT
1717static void kvm_unlink_unsync_page(struct kvm *kvm, struct kvm_mmu_page *sp)
1718{
1719 WARN_ON(!sp->unsync);
5e1b3ddb 1720 trace_kvm_mmu_sync_page(sp);
4731d4c7
MT
1721 sp->unsync = 0;
1722 --kvm->stat.mmu_unsync;
1723}
1724
7775834a
XG
1725static int kvm_mmu_prepare_zap_page(struct kvm *kvm, struct kvm_mmu_page *sp,
1726 struct list_head *invalid_list);
1727static void kvm_mmu_commit_zap_page(struct kvm *kvm,
1728 struct list_head *invalid_list);
4731d4c7 1729
f34d251d
XG
1730/*
1731 * NOTE: we should pay more attention on the zapped-obsolete page
1732 * (is_obsolete_sp(sp) && sp->role.invalid) when you do hash list walk
1733 * since it has been deleted from active_mmu_pages but still can be found
1734 * at hast list.
1735 *
1736 * for_each_gfn_indirect_valid_sp has skipped that kind of page and
1737 * kvm_mmu_get_page(), the only user of for_each_gfn_sp(), has skipped
1738 * all the obsolete pages.
1739 */
1044b030
TY
1740#define for_each_gfn_sp(_kvm, _sp, _gfn) \
1741 hlist_for_each_entry(_sp, \
1742 &(_kvm)->arch.mmu_page_hash[kvm_page_table_hashfn(_gfn)], hash_link) \
1743 if ((_sp)->gfn != (_gfn)) {} else
1744
1745#define for_each_gfn_indirect_valid_sp(_kvm, _sp, _gfn) \
1746 for_each_gfn_sp(_kvm, _sp, _gfn) \
1747 if ((_sp)->role.direct || (_sp)->role.invalid) {} else
7ae680eb 1748
f918b443 1749/* @sp->gfn should be write-protected at the call site */
1d9dc7e0 1750static int __kvm_sync_page(struct kvm_vcpu *vcpu, struct kvm_mmu_page *sp,
d98ba053 1751 struct list_head *invalid_list, bool clear_unsync)
4731d4c7 1752{
5b7e0102 1753 if (sp->role.cr4_pae != !!is_pae(vcpu)) {
d98ba053 1754 kvm_mmu_prepare_zap_page(vcpu->kvm, sp, invalid_list);
4731d4c7
MT
1755 return 1;
1756 }
1757
f918b443 1758 if (clear_unsync)
1d9dc7e0 1759 kvm_unlink_unsync_page(vcpu->kvm, sp);
1d9dc7e0 1760
a4a8e6f7 1761 if (vcpu->arch.mmu.sync_page(vcpu, sp)) {
d98ba053 1762 kvm_mmu_prepare_zap_page(vcpu->kvm, sp, invalid_list);
4731d4c7
MT
1763 return 1;
1764 }
1765
1766 kvm_mmu_flush_tlb(vcpu);
4731d4c7
MT
1767 return 0;
1768}
1769
1d9dc7e0
XG
1770static int kvm_sync_page_transient(struct kvm_vcpu *vcpu,
1771 struct kvm_mmu_page *sp)
1772{
d98ba053 1773 LIST_HEAD(invalid_list);
1d9dc7e0
XG
1774 int ret;
1775
d98ba053 1776 ret = __kvm_sync_page(vcpu, sp, &invalid_list, false);
be71e061 1777 if (ret)
d98ba053
XG
1778 kvm_mmu_commit_zap_page(vcpu->kvm, &invalid_list);
1779
1d9dc7e0
XG
1780 return ret;
1781}
1782
e37fa785
XG
1783#ifdef CONFIG_KVM_MMU_AUDIT
1784#include "mmu_audit.c"
1785#else
1786static void kvm_mmu_audit(struct kvm_vcpu *vcpu, int point) { }
1787static void mmu_audit_disable(void) { }
1788#endif
1789
d98ba053
XG
1790static int kvm_sync_page(struct kvm_vcpu *vcpu, struct kvm_mmu_page *sp,
1791 struct list_head *invalid_list)
1d9dc7e0 1792{
d98ba053 1793 return __kvm_sync_page(vcpu, sp, invalid_list, true);
1d9dc7e0
XG
1794}
1795
9f1a122f
XG
1796/* @gfn should be write-protected at the call site */
1797static void kvm_sync_pages(struct kvm_vcpu *vcpu, gfn_t gfn)
1798{
9f1a122f 1799 struct kvm_mmu_page *s;
d98ba053 1800 LIST_HEAD(invalid_list);
9f1a122f
XG
1801 bool flush = false;
1802
b67bfe0d 1803 for_each_gfn_indirect_valid_sp(vcpu->kvm, s, gfn) {
7ae680eb 1804 if (!s->unsync)
9f1a122f
XG
1805 continue;
1806
1807 WARN_ON(s->role.level != PT_PAGE_TABLE_LEVEL);
a4a8e6f7 1808 kvm_unlink_unsync_page(vcpu->kvm, s);
9f1a122f 1809 if ((s->role.cr4_pae != !!is_pae(vcpu)) ||
a4a8e6f7 1810 (vcpu->arch.mmu.sync_page(vcpu, s))) {
d98ba053 1811 kvm_mmu_prepare_zap_page(vcpu->kvm, s, &invalid_list);
9f1a122f
XG
1812 continue;
1813 }
9f1a122f
XG
1814 flush = true;
1815 }
1816
d98ba053 1817 kvm_mmu_commit_zap_page(vcpu->kvm, &invalid_list);
9f1a122f
XG
1818 if (flush)
1819 kvm_mmu_flush_tlb(vcpu);
1820}
1821
60c8aec6
MT
1822struct mmu_page_path {
1823 struct kvm_mmu_page *parent[PT64_ROOT_LEVEL-1];
1824 unsigned int idx[PT64_ROOT_LEVEL-1];
4731d4c7
MT
1825};
1826
60c8aec6
MT
1827#define for_each_sp(pvec, sp, parents, i) \
1828 for (i = mmu_pages_next(&pvec, &parents, -1), \
1829 sp = pvec.page[i].sp; \
1830 i < pvec.nr && ({ sp = pvec.page[i].sp; 1;}); \
1831 i = mmu_pages_next(&pvec, &parents, i))
1832
cded19f3
HE
1833static int mmu_pages_next(struct kvm_mmu_pages *pvec,
1834 struct mmu_page_path *parents,
1835 int i)
60c8aec6
MT
1836{
1837 int n;
1838
1839 for (n = i+1; n < pvec->nr; n++) {
1840 struct kvm_mmu_page *sp = pvec->page[n].sp;
1841
1842 if (sp->role.level == PT_PAGE_TABLE_LEVEL) {
1843 parents->idx[0] = pvec->page[n].idx;
1844 return n;
1845 }
1846
1847 parents->parent[sp->role.level-2] = sp;
1848 parents->idx[sp->role.level-1] = pvec->page[n].idx;
1849 }
1850
1851 return n;
1852}
1853
cded19f3 1854static void mmu_pages_clear_parents(struct mmu_page_path *parents)
4731d4c7 1855{
60c8aec6
MT
1856 struct kvm_mmu_page *sp;
1857 unsigned int level = 0;
1858
1859 do {
1860 unsigned int idx = parents->idx[level];
4731d4c7 1861
60c8aec6
MT
1862 sp = parents->parent[level];
1863 if (!sp)
1864 return;
1865
1866 --sp->unsync_children;
1867 WARN_ON((int)sp->unsync_children < 0);
1868 __clear_bit(idx, sp->unsync_child_bitmap);
1869 level++;
1870 } while (level < PT64_ROOT_LEVEL-1 && !sp->unsync_children);
4731d4c7
MT
1871}
1872
60c8aec6
MT
1873static void kvm_mmu_pages_init(struct kvm_mmu_page *parent,
1874 struct mmu_page_path *parents,
1875 struct kvm_mmu_pages *pvec)
4731d4c7 1876{
60c8aec6
MT
1877 parents->parent[parent->role.level-1] = NULL;
1878 pvec->nr = 0;
1879}
4731d4c7 1880
60c8aec6
MT
1881static void mmu_sync_children(struct kvm_vcpu *vcpu,
1882 struct kvm_mmu_page *parent)
1883{
1884 int i;
1885 struct kvm_mmu_page *sp;
1886 struct mmu_page_path parents;
1887 struct kvm_mmu_pages pages;
d98ba053 1888 LIST_HEAD(invalid_list);
60c8aec6
MT
1889
1890 kvm_mmu_pages_init(parent, &parents, &pages);
1891 while (mmu_unsync_walk(parent, &pages)) {
2f84569f 1892 bool protected = false;
b1a36821
MT
1893
1894 for_each_sp(pages, sp, parents, i)
1895 protected |= rmap_write_protect(vcpu->kvm, sp->gfn);
1896
1897 if (protected)
1898 kvm_flush_remote_tlbs(vcpu->kvm);
1899
60c8aec6 1900 for_each_sp(pages, sp, parents, i) {
d98ba053 1901 kvm_sync_page(vcpu, sp, &invalid_list);
60c8aec6
MT
1902 mmu_pages_clear_parents(&parents);
1903 }
d98ba053 1904 kvm_mmu_commit_zap_page(vcpu->kvm, &invalid_list);
4731d4c7 1905 cond_resched_lock(&vcpu->kvm->mmu_lock);
60c8aec6
MT
1906 kvm_mmu_pages_init(parent, &parents, &pages);
1907 }
4731d4c7
MT
1908}
1909
c3707958
XG
1910static void init_shadow_page_table(struct kvm_mmu_page *sp)
1911{
1912 int i;
1913
1914 for (i = 0; i < PT64_ENT_PER_PAGE; ++i)
1915 sp->spt[i] = 0ull;
1916}
1917
a30f47cb
XG
1918static void __clear_sp_write_flooding_count(struct kvm_mmu_page *sp)
1919{
1920 sp->write_flooding_count = 0;
1921}
1922
1923static void clear_sp_write_flooding_count(u64 *spte)
1924{
1925 struct kvm_mmu_page *sp = page_header(__pa(spte));
1926
1927 __clear_sp_write_flooding_count(sp);
1928}
1929
5304b8d3
XG
1930static bool is_obsolete_sp(struct kvm *kvm, struct kvm_mmu_page *sp)
1931{
1932 return unlikely(sp->mmu_valid_gen != kvm->arch.mmu_valid_gen);
1933}
1934
cea0f0e7
AK
1935static struct kvm_mmu_page *kvm_mmu_get_page(struct kvm_vcpu *vcpu,
1936 gfn_t gfn,
1937 gva_t gaddr,
1938 unsigned level,
f6e2c02b 1939 int direct,
41074d07 1940 unsigned access,
f7d9c7b7 1941 u64 *parent_pte)
cea0f0e7
AK
1942{
1943 union kvm_mmu_page_role role;
cea0f0e7 1944 unsigned quadrant;
9f1a122f 1945 struct kvm_mmu_page *sp;
9f1a122f 1946 bool need_sync = false;
cea0f0e7 1947
a770f6f2 1948 role = vcpu->arch.mmu.base_role;
cea0f0e7 1949 role.level = level;
f6e2c02b 1950 role.direct = direct;
84b0c8c6 1951 if (role.direct)
5b7e0102 1952 role.cr4_pae = 0;
41074d07 1953 role.access = access;
c5a78f2b
JR
1954 if (!vcpu->arch.mmu.direct_map
1955 && vcpu->arch.mmu.root_level <= PT32_ROOT_LEVEL) {
cea0f0e7
AK
1956 quadrant = gaddr >> (PAGE_SHIFT + (PT64_PT_BITS * level));
1957 quadrant &= (1 << ((PT32_PT_BITS - PT64_PT_BITS) * level)) - 1;
1958 role.quadrant = quadrant;
1959 }
b67bfe0d 1960 for_each_gfn_sp(vcpu->kvm, sp, gfn) {
7f52af74
XG
1961 if (is_obsolete_sp(vcpu->kvm, sp))
1962 continue;
1963
7ae680eb
XG
1964 if (!need_sync && sp->unsync)
1965 need_sync = true;
4731d4c7 1966
7ae680eb
XG
1967 if (sp->role.word != role.word)
1968 continue;
4731d4c7 1969
7ae680eb
XG
1970 if (sp->unsync && kvm_sync_page_transient(vcpu, sp))
1971 break;
e02aa901 1972
7ae680eb
XG
1973 mmu_page_add_parent_pte(vcpu, sp, parent_pte);
1974 if (sp->unsync_children) {
a8eeb04a 1975 kvm_make_request(KVM_REQ_MMU_SYNC, vcpu);
7ae680eb
XG
1976 kvm_mmu_mark_parents_unsync(sp);
1977 } else if (sp->unsync)
1978 kvm_mmu_mark_parents_unsync(sp);
e02aa901 1979
a30f47cb 1980 __clear_sp_write_flooding_count(sp);
7ae680eb
XG
1981 trace_kvm_mmu_get_page(sp, false);
1982 return sp;
1983 }
dfc5aa00 1984 ++vcpu->kvm->stat.mmu_cache_miss;
2032a93d 1985 sp = kvm_mmu_alloc_page(vcpu, parent_pte, direct);
4db35314
AK
1986 if (!sp)
1987 return sp;
4db35314
AK
1988 sp->gfn = gfn;
1989 sp->role = role;
7ae680eb
XG
1990 hlist_add_head(&sp->hash_link,
1991 &vcpu->kvm->arch.mmu_page_hash[kvm_page_table_hashfn(gfn)]);
f6e2c02b 1992 if (!direct) {
b1a36821
MT
1993 if (rmap_write_protect(vcpu->kvm, gfn))
1994 kvm_flush_remote_tlbs(vcpu->kvm);
9f1a122f
XG
1995 if (level > PT_PAGE_TABLE_LEVEL && need_sync)
1996 kvm_sync_pages(vcpu, gfn);
1997
4731d4c7
MT
1998 account_shadowed(vcpu->kvm, gfn);
1999 }
5304b8d3 2000 sp->mmu_valid_gen = vcpu->kvm->arch.mmu_valid_gen;
c3707958 2001 init_shadow_page_table(sp);
f691fe1d 2002 trace_kvm_mmu_get_page(sp, true);
4db35314 2003 return sp;
cea0f0e7
AK
2004}
2005
2d11123a
AK
2006static void shadow_walk_init(struct kvm_shadow_walk_iterator *iterator,
2007 struct kvm_vcpu *vcpu, u64 addr)
2008{
2009 iterator->addr = addr;
2010 iterator->shadow_addr = vcpu->arch.mmu.root_hpa;
2011 iterator->level = vcpu->arch.mmu.shadow_root_level;
81407ca5
JR
2012
2013 if (iterator->level == PT64_ROOT_LEVEL &&
2014 vcpu->arch.mmu.root_level < PT64_ROOT_LEVEL &&
2015 !vcpu->arch.mmu.direct_map)
2016 --iterator->level;
2017
2d11123a
AK
2018 if (iterator->level == PT32E_ROOT_LEVEL) {
2019 iterator->shadow_addr
2020 = vcpu->arch.mmu.pae_root[(addr >> 30) & 3];
2021 iterator->shadow_addr &= PT64_BASE_ADDR_MASK;
2022 --iterator->level;
2023 if (!iterator->shadow_addr)
2024 iterator->level = 0;
2025 }
2026}
2027
2028static bool shadow_walk_okay(struct kvm_shadow_walk_iterator *iterator)
2029{
2030 if (iterator->level < PT_PAGE_TABLE_LEVEL)
2031 return false;
4d88954d 2032
2d11123a
AK
2033 iterator->index = SHADOW_PT_INDEX(iterator->addr, iterator->level);
2034 iterator->sptep = ((u64 *)__va(iterator->shadow_addr)) + iterator->index;
2035 return true;
2036}
2037
c2a2ac2b
XG
2038static void __shadow_walk_next(struct kvm_shadow_walk_iterator *iterator,
2039 u64 spte)
2d11123a 2040{
c2a2ac2b 2041 if (is_last_spte(spte, iterator->level)) {
052331be
XG
2042 iterator->level = 0;
2043 return;
2044 }
2045
c2a2ac2b 2046 iterator->shadow_addr = spte & PT64_BASE_ADDR_MASK;
2d11123a
AK
2047 --iterator->level;
2048}
2049
c2a2ac2b
XG
2050static void shadow_walk_next(struct kvm_shadow_walk_iterator *iterator)
2051{
2052 return __shadow_walk_next(iterator, *iterator->sptep);
2053}
2054
32ef26a3
AK
2055static void link_shadow_page(u64 *sptep, struct kvm_mmu_page *sp)
2056{
2057 u64 spte;
2058
24db2734
XG
2059 spte = __pa(sp->spt) | PT_PRESENT_MASK | PT_WRITABLE_MASK |
2060 shadow_user_mask | shadow_x_mask | shadow_accessed_mask;
2061
1df9f2dc 2062 mmu_spte_set(sptep, spte);
32ef26a3
AK
2063}
2064
a357bd22
AK
2065static void validate_direct_spte(struct kvm_vcpu *vcpu, u64 *sptep,
2066 unsigned direct_access)
2067{
2068 if (is_shadow_present_pte(*sptep) && !is_large_pte(*sptep)) {
2069 struct kvm_mmu_page *child;
2070
2071 /*
2072 * For the direct sp, if the guest pte's dirty bit
2073 * changed form clean to dirty, it will corrupt the
2074 * sp's access: allow writable in the read-only sp,
2075 * so we should update the spte at this point to get
2076 * a new sp with the correct access.
2077 */
2078 child = page_header(*sptep & PT64_BASE_ADDR_MASK);
2079 if (child->role.access == direct_access)
2080 return;
2081
bcdd9a93 2082 drop_parent_pte(child, sptep);
a357bd22
AK
2083 kvm_flush_remote_tlbs(vcpu->kvm);
2084 }
2085}
2086
505aef8f 2087static bool mmu_page_zap_pte(struct kvm *kvm, struct kvm_mmu_page *sp,
38e3b2b2
XG
2088 u64 *spte)
2089{
2090 u64 pte;
2091 struct kvm_mmu_page *child;
2092
2093 pte = *spte;
2094 if (is_shadow_present_pte(pte)) {
505aef8f 2095 if (is_last_spte(pte, sp->role.level)) {
c3707958 2096 drop_spte(kvm, spte);
505aef8f
XG
2097 if (is_large_pte(pte))
2098 --kvm->stat.lpages;
2099 } else {
38e3b2b2 2100 child = page_header(pte & PT64_BASE_ADDR_MASK);
bcdd9a93 2101 drop_parent_pte(child, spte);
38e3b2b2 2102 }
505aef8f
XG
2103 return true;
2104 }
2105
2106 if (is_mmio_spte(pte))
ce88decf 2107 mmu_spte_clear_no_track(spte);
c3707958 2108
505aef8f 2109 return false;
38e3b2b2
XG
2110}
2111
90cb0529 2112static void kvm_mmu_page_unlink_children(struct kvm *kvm,
4db35314 2113 struct kvm_mmu_page *sp)
a436036b 2114{
697fe2e2 2115 unsigned i;
697fe2e2 2116
38e3b2b2
XG
2117 for (i = 0; i < PT64_ENT_PER_PAGE; ++i)
2118 mmu_page_zap_pte(kvm, sp, sp->spt + i);
a436036b
AK
2119}
2120
4db35314 2121static void kvm_mmu_put_page(struct kvm_mmu_page *sp, u64 *parent_pte)
cea0f0e7 2122{
4db35314 2123 mmu_page_remove_parent_pte(sp, parent_pte);
a436036b
AK
2124}
2125
31aa2b44 2126static void kvm_mmu_unlink_parents(struct kvm *kvm, struct kvm_mmu_page *sp)
a436036b 2127{
1e3f42f0
TY
2128 u64 *sptep;
2129 struct rmap_iterator iter;
a436036b 2130
1e3f42f0
TY
2131 while ((sptep = rmap_get_first(sp->parent_ptes, &iter)))
2132 drop_parent_pte(sp, sptep);
31aa2b44
AK
2133}
2134
60c8aec6 2135static int mmu_zap_unsync_children(struct kvm *kvm,
7775834a
XG
2136 struct kvm_mmu_page *parent,
2137 struct list_head *invalid_list)
4731d4c7 2138{
60c8aec6
MT
2139 int i, zapped = 0;
2140 struct mmu_page_path parents;
2141 struct kvm_mmu_pages pages;
4731d4c7 2142
60c8aec6 2143 if (parent->role.level == PT_PAGE_TABLE_LEVEL)
4731d4c7 2144 return 0;
60c8aec6
MT
2145
2146 kvm_mmu_pages_init(parent, &parents, &pages);
2147 while (mmu_unsync_walk(parent, &pages)) {
2148 struct kvm_mmu_page *sp;
2149
2150 for_each_sp(pages, sp, parents, i) {
7775834a 2151 kvm_mmu_prepare_zap_page(kvm, sp, invalid_list);
60c8aec6 2152 mmu_pages_clear_parents(&parents);
77662e00 2153 zapped++;
60c8aec6 2154 }
60c8aec6
MT
2155 kvm_mmu_pages_init(parent, &parents, &pages);
2156 }
2157
2158 return zapped;
4731d4c7
MT
2159}
2160
7775834a
XG
2161static int kvm_mmu_prepare_zap_page(struct kvm *kvm, struct kvm_mmu_page *sp,
2162 struct list_head *invalid_list)
31aa2b44 2163{
4731d4c7 2164 int ret;
f691fe1d 2165
7775834a 2166 trace_kvm_mmu_prepare_zap_page(sp);
31aa2b44 2167 ++kvm->stat.mmu_shadow_zapped;
7775834a 2168 ret = mmu_zap_unsync_children(kvm, sp, invalid_list);
4db35314 2169 kvm_mmu_page_unlink_children(kvm, sp);
31aa2b44 2170 kvm_mmu_unlink_parents(kvm, sp);
5304b8d3 2171
f6e2c02b 2172 if (!sp->role.invalid && !sp->role.direct)
5b5c6a5a 2173 unaccount_shadowed(kvm, sp->gfn);
5304b8d3 2174
4731d4c7
MT
2175 if (sp->unsync)
2176 kvm_unlink_unsync_page(kvm, sp);
4db35314 2177 if (!sp->root_count) {
54a4f023
GJ
2178 /* Count self */
2179 ret++;
7775834a 2180 list_move(&sp->link, invalid_list);
aa6bd187 2181 kvm_mod_used_mmu_pages(kvm, -1);
2e53d63a 2182 } else {
5b5c6a5a 2183 list_move(&sp->link, &kvm->arch.active_mmu_pages);
05988d72
GN
2184
2185 /*
2186 * The obsolete pages can not be used on any vcpus.
2187 * See the comments in kvm_mmu_invalidate_zap_all_pages().
2188 */
2189 if (!sp->role.invalid && !is_obsolete_sp(kvm, sp))
2190 kvm_reload_remote_mmus(kvm);
2e53d63a 2191 }
7775834a
XG
2192
2193 sp->role.invalid = 1;
4731d4c7 2194 return ret;
a436036b
AK
2195}
2196
7775834a
XG
2197static void kvm_mmu_commit_zap_page(struct kvm *kvm,
2198 struct list_head *invalid_list)
2199{
945315b9 2200 struct kvm_mmu_page *sp, *nsp;
7775834a
XG
2201
2202 if (list_empty(invalid_list))
2203 return;
2204
c142786c
AK
2205 /*
2206 * wmb: make sure everyone sees our modifications to the page tables
2207 * rmb: make sure we see changes to vcpu->mode
2208 */
2209 smp_mb();
4f022648 2210
c142786c
AK
2211 /*
2212 * Wait for all vcpus to exit guest mode and/or lockless shadow
2213 * page table walks.
2214 */
2215 kvm_flush_remote_tlbs(kvm);
c2a2ac2b 2216
945315b9 2217 list_for_each_entry_safe(sp, nsp, invalid_list, link) {
7775834a 2218 WARN_ON(!sp->role.invalid || sp->root_count);
aa6bd187 2219 kvm_mmu_free_page(sp);
945315b9 2220 }
7775834a
XG
2221}
2222
5da59607
TY
2223static bool prepare_zap_oldest_mmu_page(struct kvm *kvm,
2224 struct list_head *invalid_list)
2225{
2226 struct kvm_mmu_page *sp;
2227
2228 if (list_empty(&kvm->arch.active_mmu_pages))
2229 return false;
2230
2231 sp = list_entry(kvm->arch.active_mmu_pages.prev,
2232 struct kvm_mmu_page, link);
2233 kvm_mmu_prepare_zap_page(kvm, sp, invalid_list);
2234
2235 return true;
2236}
2237
82ce2c96
IE
2238/*
2239 * Changing the number of mmu pages allocated to the vm
49d5ca26 2240 * Note: if goal_nr_mmu_pages is too small, you will get dead lock
82ce2c96 2241 */
49d5ca26 2242void kvm_mmu_change_mmu_pages(struct kvm *kvm, unsigned int goal_nr_mmu_pages)
82ce2c96 2243{
d98ba053 2244 LIST_HEAD(invalid_list);
82ce2c96 2245
b34cb590
TY
2246 spin_lock(&kvm->mmu_lock);
2247
49d5ca26 2248 if (kvm->arch.n_used_mmu_pages > goal_nr_mmu_pages) {
5da59607
TY
2249 /* Need to free some mmu pages to achieve the goal. */
2250 while (kvm->arch.n_used_mmu_pages > goal_nr_mmu_pages)
2251 if (!prepare_zap_oldest_mmu_page(kvm, &invalid_list))
2252 break;
82ce2c96 2253
aa6bd187 2254 kvm_mmu_commit_zap_page(kvm, &invalid_list);
49d5ca26 2255 goal_nr_mmu_pages = kvm->arch.n_used_mmu_pages;
82ce2c96 2256 }
82ce2c96 2257
49d5ca26 2258 kvm->arch.n_max_mmu_pages = goal_nr_mmu_pages;
b34cb590
TY
2259
2260 spin_unlock(&kvm->mmu_lock);
82ce2c96
IE
2261}
2262
1cb3f3ae 2263int kvm_mmu_unprotect_page(struct kvm *kvm, gfn_t gfn)
a436036b 2264{
4db35314 2265 struct kvm_mmu_page *sp;
d98ba053 2266 LIST_HEAD(invalid_list);
a436036b
AK
2267 int r;
2268
9ad17b10 2269 pgprintk("%s: looking for gfn %llx\n", __func__, gfn);
a436036b 2270 r = 0;
1cb3f3ae 2271 spin_lock(&kvm->mmu_lock);
b67bfe0d 2272 for_each_gfn_indirect_valid_sp(kvm, sp, gfn) {
9ad17b10 2273 pgprintk("%s: gfn %llx role %x\n", __func__, gfn,
7ae680eb
XG
2274 sp->role.word);
2275 r = 1;
f41d335a 2276 kvm_mmu_prepare_zap_page(kvm, sp, &invalid_list);
7ae680eb 2277 }
d98ba053 2278 kvm_mmu_commit_zap_page(kvm, &invalid_list);
1cb3f3ae
XG
2279 spin_unlock(&kvm->mmu_lock);
2280
a436036b 2281 return r;
cea0f0e7 2282}
1cb3f3ae 2283EXPORT_SYMBOL_GPL(kvm_mmu_unprotect_page);
cea0f0e7 2284
74be52e3
SY
2285/*
2286 * The function is based on mtrr_type_lookup() in
2287 * arch/x86/kernel/cpu/mtrr/generic.c
2288 */
2289static int get_mtrr_type(struct mtrr_state_type *mtrr_state,
2290 u64 start, u64 end)
2291{
2292 int i;
2293 u64 base, mask;
2294 u8 prev_match, curr_match;
2295 int num_var_ranges = KVM_NR_VAR_MTRR;
2296
2297 if (!mtrr_state->enabled)
2298 return 0xFF;
2299
2300 /* Make end inclusive end, instead of exclusive */
2301 end--;
2302
2303 /* Look in fixed ranges. Just return the type as per start */
2304 if (mtrr_state->have_fixed && (start < 0x100000)) {
2305 int idx;
2306
2307 if (start < 0x80000) {
2308 idx = 0;
2309 idx += (start >> 16);
2310 return mtrr_state->fixed_ranges[idx];
2311 } else if (start < 0xC0000) {
2312 idx = 1 * 8;
2313 idx += ((start - 0x80000) >> 14);
2314 return mtrr_state->fixed_ranges[idx];
2315 } else if (start < 0x1000000) {
2316 idx = 3 * 8;
2317 idx += ((start - 0xC0000) >> 12);
2318 return mtrr_state->fixed_ranges[idx];
2319 }
2320 }
2321
2322 /*
2323 * Look in variable ranges
2324 * Look of multiple ranges matching this address and pick type
2325 * as per MTRR precedence
2326 */
2327 if (!(mtrr_state->enabled & 2))
2328 return mtrr_state->def_type;
2329
2330 prev_match = 0xFF;
2331 for (i = 0; i < num_var_ranges; ++i) {
2332 unsigned short start_state, end_state;
2333
2334 if (!(mtrr_state->var_ranges[i].mask_lo & (1 << 11)))
2335 continue;
2336
2337 base = (((u64)mtrr_state->var_ranges[i].base_hi) << 32) +
2338 (mtrr_state->var_ranges[i].base_lo & PAGE_MASK);
2339 mask = (((u64)mtrr_state->var_ranges[i].mask_hi) << 32) +
2340 (mtrr_state->var_ranges[i].mask_lo & PAGE_MASK);
2341
2342 start_state = ((start & mask) == (base & mask));
2343 end_state = ((end & mask) == (base & mask));
2344 if (start_state != end_state)
2345 return 0xFE;
2346
2347 if ((start & mask) != (base & mask))
2348 continue;
2349
2350 curr_match = mtrr_state->var_ranges[i].base_lo & 0xff;
2351 if (prev_match == 0xFF) {
2352 prev_match = curr_match;
2353 continue;
2354 }
2355
2356 if (prev_match == MTRR_TYPE_UNCACHABLE ||
2357 curr_match == MTRR_TYPE_UNCACHABLE)
2358 return MTRR_TYPE_UNCACHABLE;
2359
2360 if ((prev_match == MTRR_TYPE_WRBACK &&
2361 curr_match == MTRR_TYPE_WRTHROUGH) ||
2362 (prev_match == MTRR_TYPE_WRTHROUGH &&
2363 curr_match == MTRR_TYPE_WRBACK)) {
2364 prev_match = MTRR_TYPE_WRTHROUGH;
2365 curr_match = MTRR_TYPE_WRTHROUGH;
2366 }
2367
2368 if (prev_match != curr_match)
2369 return MTRR_TYPE_UNCACHABLE;
2370 }
2371
2372 if (prev_match != 0xFF)
2373 return prev_match;
2374
2375 return mtrr_state->def_type;
2376}
2377
4b12f0de 2378u8 kvm_get_guest_memory_type(struct kvm_vcpu *vcpu, gfn_t gfn)
74be52e3
SY
2379{
2380 u8 mtrr;
2381
2382 mtrr = get_mtrr_type(&vcpu->arch.mtrr_state, gfn << PAGE_SHIFT,
2383 (gfn << PAGE_SHIFT) + PAGE_SIZE);
2384 if (mtrr == 0xfe || mtrr == 0xff)
2385 mtrr = MTRR_TYPE_WRBACK;
2386 return mtrr;
2387}
4b12f0de 2388EXPORT_SYMBOL_GPL(kvm_get_guest_memory_type);
74be52e3 2389
9cf5cf5a
XG
2390static void __kvm_unsync_page(struct kvm_vcpu *vcpu, struct kvm_mmu_page *sp)
2391{
2392 trace_kvm_mmu_unsync_page(sp);
2393 ++vcpu->kvm->stat.mmu_unsync;
2394 sp->unsync = 1;
2395
2396 kvm_mmu_mark_parents_unsync(sp);
9cf5cf5a
XG
2397}
2398
2399static void kvm_unsync_pages(struct kvm_vcpu *vcpu, gfn_t gfn)
4731d4c7 2400{
4731d4c7 2401 struct kvm_mmu_page *s;
9cf5cf5a 2402
b67bfe0d 2403 for_each_gfn_indirect_valid_sp(vcpu->kvm, s, gfn) {
7ae680eb 2404 if (s->unsync)
4731d4c7 2405 continue;
9cf5cf5a
XG
2406 WARN_ON(s->role.level != PT_PAGE_TABLE_LEVEL);
2407 __kvm_unsync_page(vcpu, s);
4731d4c7 2408 }
4731d4c7
MT
2409}
2410
2411static int mmu_need_write_protect(struct kvm_vcpu *vcpu, gfn_t gfn,
2412 bool can_unsync)
2413{
9cf5cf5a 2414 struct kvm_mmu_page *s;
9cf5cf5a
XG
2415 bool need_unsync = false;
2416
b67bfe0d 2417 for_each_gfn_indirect_valid_sp(vcpu->kvm, s, gfn) {
36a2e677
XG
2418 if (!can_unsync)
2419 return 1;
2420
9cf5cf5a 2421 if (s->role.level != PT_PAGE_TABLE_LEVEL)
4731d4c7 2422 return 1;
9cf5cf5a 2423
9bb4f6b1 2424 if (!s->unsync)
9cf5cf5a 2425 need_unsync = true;
4731d4c7 2426 }
9cf5cf5a
XG
2427 if (need_unsync)
2428 kvm_unsync_pages(vcpu, gfn);
4731d4c7
MT
2429 return 0;
2430}
2431
d555c333 2432static int set_spte(struct kvm_vcpu *vcpu, u64 *sptep,
c2288505 2433 unsigned pte_access, int level,
c2d0ee46 2434 gfn_t gfn, pfn_t pfn, bool speculative,
9bdbba13 2435 bool can_unsync, bool host_writable)
1c4f1fd6 2436{
6e7d0354 2437 u64 spte;
1e73f9dd 2438 int ret = 0;
64d4d521 2439
f2fd125d 2440 if (set_mmio_spte(vcpu->kvm, sptep, gfn, pfn, pte_access))
ce88decf
XG
2441 return 0;
2442
982c2565 2443 spte = PT_PRESENT_MASK;
947da538 2444 if (!speculative)
3201b5d9 2445 spte |= shadow_accessed_mask;
640d9b0d 2446
7b52345e
SY
2447 if (pte_access & ACC_EXEC_MASK)
2448 spte |= shadow_x_mask;
2449 else
2450 spte |= shadow_nx_mask;
49fde340 2451
1c4f1fd6 2452 if (pte_access & ACC_USER_MASK)
7b52345e 2453 spte |= shadow_user_mask;
49fde340 2454
852e3c19 2455 if (level > PT_PAGE_TABLE_LEVEL)
05da4558 2456 spte |= PT_PAGE_SIZE_MASK;
b0bc3ee2 2457 if (tdp_enabled)
4b12f0de
SY
2458 spte |= kvm_x86_ops->get_mt_mask(vcpu, gfn,
2459 kvm_is_mmio_pfn(pfn));
1c4f1fd6 2460
9bdbba13 2461 if (host_writable)
1403283a 2462 spte |= SPTE_HOST_WRITEABLE;
f8e453b0
XG
2463 else
2464 pte_access &= ~ACC_WRITE_MASK;
1403283a 2465
35149e21 2466 spte |= (u64)pfn << PAGE_SHIFT;
1c4f1fd6 2467
c2288505 2468 if (pte_access & ACC_WRITE_MASK) {
1c4f1fd6 2469
c2193463 2470 /*
7751babd
XG
2471 * Other vcpu creates new sp in the window between
2472 * mapping_level() and acquiring mmu-lock. We can
2473 * allow guest to retry the access, the mapping can
2474 * be fixed if guest refault.
c2193463 2475 */
852e3c19 2476 if (level > PT_PAGE_TABLE_LEVEL &&
c2193463 2477 has_wrprotected_page(vcpu->kvm, gfn, level))
be38d276 2478 goto done;
38187c83 2479
49fde340 2480 spte |= PT_WRITABLE_MASK | SPTE_MMU_WRITEABLE;
1c4f1fd6 2481
ecc5589f
MT
2482 /*
2483 * Optimization: for pte sync, if spte was writable the hash
2484 * lookup is unnecessary (and expensive). Write protection
2485 * is responsibility of mmu_get_page / kvm_sync_page.
2486 * Same reasoning can be applied to dirty page accounting.
2487 */
8dae4445 2488 if (!can_unsync && is_writable_pte(*sptep))
ecc5589f
MT
2489 goto set_pte;
2490
4731d4c7 2491 if (mmu_need_write_protect(vcpu, gfn, can_unsync)) {
9ad17b10 2492 pgprintk("%s: found shadow page for %llx, marking ro\n",
b8688d51 2493 __func__, gfn);
1e73f9dd 2494 ret = 1;
1c4f1fd6 2495 pte_access &= ~ACC_WRITE_MASK;
49fde340 2496 spte &= ~(PT_WRITABLE_MASK | SPTE_MMU_WRITEABLE);
1c4f1fd6
AK
2497 }
2498 }
2499
1c4f1fd6
AK
2500 if (pte_access & ACC_WRITE_MASK)
2501 mark_page_dirty(vcpu->kvm, gfn);
2502
38187c83 2503set_pte:
6e7d0354 2504 if (mmu_spte_update(sptep, spte))
b330aa0c 2505 kvm_flush_remote_tlbs(vcpu->kvm);
be38d276 2506done:
1e73f9dd
MT
2507 return ret;
2508}
2509
d555c333 2510static void mmu_set_spte(struct kvm_vcpu *vcpu, u64 *sptep,
f7616203
XG
2511 unsigned pte_access, int write_fault, int *emulate,
2512 int level, gfn_t gfn, pfn_t pfn, bool speculative,
2513 bool host_writable)
1e73f9dd
MT
2514{
2515 int was_rmapped = 0;
53a27b39 2516 int rmap_count;
1e73f9dd 2517
f7616203
XG
2518 pgprintk("%s: spte %llx write_fault %d gfn %llx\n", __func__,
2519 *sptep, write_fault, gfn);
1e73f9dd 2520
d555c333 2521 if (is_rmap_spte(*sptep)) {
1e73f9dd
MT
2522 /*
2523 * If we overwrite a PTE page pointer with a 2MB PMD, unlink
2524 * the parent of the now unreachable PTE.
2525 */
852e3c19
JR
2526 if (level > PT_PAGE_TABLE_LEVEL &&
2527 !is_large_pte(*sptep)) {
1e73f9dd 2528 struct kvm_mmu_page *child;
d555c333 2529 u64 pte = *sptep;
1e73f9dd
MT
2530
2531 child = page_header(pte & PT64_BASE_ADDR_MASK);
bcdd9a93 2532 drop_parent_pte(child, sptep);
3be2264b 2533 kvm_flush_remote_tlbs(vcpu->kvm);
d555c333 2534 } else if (pfn != spte_to_pfn(*sptep)) {
9ad17b10 2535 pgprintk("hfn old %llx new %llx\n",
d555c333 2536 spte_to_pfn(*sptep), pfn);
c3707958 2537 drop_spte(vcpu->kvm, sptep);
91546356 2538 kvm_flush_remote_tlbs(vcpu->kvm);
6bed6b9e
JR
2539 } else
2540 was_rmapped = 1;
1e73f9dd 2541 }
852e3c19 2542
c2288505
XG
2543 if (set_spte(vcpu, sptep, pte_access, level, gfn, pfn, speculative,
2544 true, host_writable)) {
1e73f9dd 2545 if (write_fault)
b90a0e6c 2546 *emulate = 1;
5304efde 2547 kvm_mmu_flush_tlb(vcpu);
a378b4e6 2548 }
1e73f9dd 2549
ce88decf
XG
2550 if (unlikely(is_mmio_spte(*sptep) && emulate))
2551 *emulate = 1;
2552
d555c333 2553 pgprintk("%s: setting spte %llx\n", __func__, *sptep);
9ad17b10 2554 pgprintk("instantiating %s PTE (%s) at %llx (%llx) addr %p\n",
d555c333 2555 is_large_pte(*sptep)? "2MB" : "4kB",
a205bc19
JR
2556 *sptep & PT_PRESENT_MASK ?"RW":"R", gfn,
2557 *sptep, sptep);
d555c333 2558 if (!was_rmapped && is_large_pte(*sptep))
05da4558
MT
2559 ++vcpu->kvm->stat.lpages;
2560
ffb61bb3 2561 if (is_shadow_present_pte(*sptep)) {
ffb61bb3
XG
2562 if (!was_rmapped) {
2563 rmap_count = rmap_add(vcpu, sptep, gfn);
2564 if (rmap_count > RMAP_RECYCLE_THRESHOLD)
2565 rmap_recycle(vcpu, sptep, gfn);
2566 }
1c4f1fd6 2567 }
cb9aaa30 2568
f3ac1a4b 2569 kvm_release_pfn_clean(pfn);
1c4f1fd6
AK
2570}
2571
6aa8b732
AK
2572static void nonpaging_new_cr3(struct kvm_vcpu *vcpu)
2573{
e676505a 2574 mmu_free_roots(vcpu);
6aa8b732
AK
2575}
2576
a052b42b
XG
2577static bool is_rsvd_bits_set(struct kvm_mmu *mmu, u64 gpte, int level)
2578{
2579 int bit7;
2580
2581 bit7 = (gpte >> 7) & 1;
2582 return (gpte & mmu->rsvd_bits_mask[bit7][level-1]) != 0;
2583}
2584
957ed9ef
XG
2585static pfn_t pte_prefetch_gfn_to_pfn(struct kvm_vcpu *vcpu, gfn_t gfn,
2586 bool no_dirty_log)
2587{
2588 struct kvm_memory_slot *slot;
957ed9ef 2589
5d163b1c 2590 slot = gfn_to_memslot_dirty_bitmap(vcpu, gfn, no_dirty_log);
903816fa 2591 if (!slot)
6c8ee57b 2592 return KVM_PFN_ERR_FAULT;
957ed9ef 2593
037d92dc 2594 return gfn_to_pfn_memslot_atomic(slot, gfn);
957ed9ef
XG
2595}
2596
a052b42b
XG
2597static bool prefetch_invalid_gpte(struct kvm_vcpu *vcpu,
2598 struct kvm_mmu_page *sp, u64 *spte,
2599 u64 gpte)
2600{
2601 if (is_rsvd_bits_set(&vcpu->arch.mmu, gpte, PT_PAGE_TABLE_LEVEL))
2602 goto no_present;
2603
2604 if (!is_present_gpte(gpte))
2605 goto no_present;
2606
2607 if (!(gpte & PT_ACCESSED_MASK))
2608 goto no_present;
2609
2610 return false;
2611
2612no_present:
2613 drop_spte(vcpu->kvm, spte);
2614 return true;
2615}
2616
957ed9ef
XG
2617static int direct_pte_prefetch_many(struct kvm_vcpu *vcpu,
2618 struct kvm_mmu_page *sp,
2619 u64 *start, u64 *end)
2620{
2621 struct page *pages[PTE_PREFETCH_NUM];
2622 unsigned access = sp->role.access;
2623 int i, ret;
2624 gfn_t gfn;
2625
2626 gfn = kvm_mmu_page_get_gfn(sp, start - sp->spt);
5d163b1c 2627 if (!gfn_to_memslot_dirty_bitmap(vcpu, gfn, access & ACC_WRITE_MASK))
957ed9ef
XG
2628 return -1;
2629
2630 ret = gfn_to_page_many_atomic(vcpu->kvm, gfn, pages, end - start);
2631 if (ret <= 0)
2632 return -1;
2633
2634 for (i = 0; i < ret; i++, gfn++, start++)
f7616203 2635 mmu_set_spte(vcpu, start, access, 0, NULL,
c2288505
XG
2636 sp->role.level, gfn, page_to_pfn(pages[i]),
2637 true, true);
957ed9ef
XG
2638
2639 return 0;
2640}
2641
2642static void __direct_pte_prefetch(struct kvm_vcpu *vcpu,
2643 struct kvm_mmu_page *sp, u64 *sptep)
2644{
2645 u64 *spte, *start = NULL;
2646 int i;
2647
2648 WARN_ON(!sp->role.direct);
2649
2650 i = (sptep - sp->spt) & ~(PTE_PREFETCH_NUM - 1);
2651 spte = sp->spt + i;
2652
2653 for (i = 0; i < PTE_PREFETCH_NUM; i++, spte++) {
c3707958 2654 if (is_shadow_present_pte(*spte) || spte == sptep) {
957ed9ef
XG
2655 if (!start)
2656 continue;
2657 if (direct_pte_prefetch_many(vcpu, sp, start, spte) < 0)
2658 break;
2659 start = NULL;
2660 } else if (!start)
2661 start = spte;
2662 }
2663}
2664
2665static void direct_pte_prefetch(struct kvm_vcpu *vcpu, u64 *sptep)
2666{
2667 struct kvm_mmu_page *sp;
2668
2669 /*
2670 * Since it's no accessed bit on EPT, it's no way to
2671 * distinguish between actually accessed translations
2672 * and prefetched, so disable pte prefetch if EPT is
2673 * enabled.
2674 */
2675 if (!shadow_accessed_mask)
2676 return;
2677
2678 sp = page_header(__pa(sptep));
2679 if (sp->role.level > PT_PAGE_TABLE_LEVEL)
2680 return;
2681
2682 __direct_pte_prefetch(vcpu, sp, sptep);
2683}
2684
9f652d21 2685static int __direct_map(struct kvm_vcpu *vcpu, gpa_t v, int write,
2ec4739d
XG
2686 int map_writable, int level, gfn_t gfn, pfn_t pfn,
2687 bool prefault)
140754bc 2688{
9f652d21 2689 struct kvm_shadow_walk_iterator iterator;
140754bc 2690 struct kvm_mmu_page *sp;
b90a0e6c 2691 int emulate = 0;
140754bc 2692 gfn_t pseudo_gfn;
6aa8b732 2693
9f652d21 2694 for_each_shadow_entry(vcpu, (u64)gfn << PAGE_SHIFT, iterator) {
852e3c19 2695 if (iterator.level == level) {
f7616203 2696 mmu_set_spte(vcpu, iterator.sptep, ACC_ALL,
c2288505
XG
2697 write, &emulate, level, gfn, pfn,
2698 prefault, map_writable);
957ed9ef 2699 direct_pte_prefetch(vcpu, iterator.sptep);
9f652d21
AK
2700 ++vcpu->stat.pf_fixed;
2701 break;
6aa8b732
AK
2702 }
2703
c3707958 2704 if (!is_shadow_present_pte(*iterator.sptep)) {
c9fa0b3b
LJ
2705 u64 base_addr = iterator.addr;
2706
2707 base_addr &= PT64_LVL_ADDR_MASK(iterator.level);
2708 pseudo_gfn = base_addr >> PAGE_SHIFT;
9f652d21
AK
2709 sp = kvm_mmu_get_page(vcpu, pseudo_gfn, iterator.addr,
2710 iterator.level - 1,
2711 1, ACC_ALL, iterator.sptep);
140754bc 2712
24db2734 2713 link_shadow_page(iterator.sptep, sp);
9f652d21
AK
2714 }
2715 }
b90a0e6c 2716 return emulate;
6aa8b732
AK
2717}
2718
77db5cbd 2719static void kvm_send_hwpoison_signal(unsigned long address, struct task_struct *tsk)
bf998156 2720{
77db5cbd
HY
2721 siginfo_t info;
2722
2723 info.si_signo = SIGBUS;
2724 info.si_errno = 0;
2725 info.si_code = BUS_MCEERR_AR;
2726 info.si_addr = (void __user *)address;
2727 info.si_addr_lsb = PAGE_SHIFT;
bf998156 2728
77db5cbd 2729 send_sig_info(SIGBUS, &info, tsk);
bf998156
HY
2730}
2731
d7c55201 2732static int kvm_handle_bad_page(struct kvm_vcpu *vcpu, gfn_t gfn, pfn_t pfn)
bf998156 2733{
4d8b81ab
XG
2734 /*
2735 * Do not cache the mmio info caused by writing the readonly gfn
2736 * into the spte otherwise read access on readonly gfn also can
2737 * caused mmio page fault and treat it as mmio access.
2738 * Return 1 to tell kvm to emulate it.
2739 */
2740 if (pfn == KVM_PFN_ERR_RO_FAULT)
2741 return 1;
2742
e6c1502b 2743 if (pfn == KVM_PFN_ERR_HWPOISON) {
bebb106a 2744 kvm_send_hwpoison_signal(gfn_to_hva(vcpu->kvm, gfn), current);
bf998156 2745 return 0;
d7c55201 2746 }
edba23e5 2747
d7c55201 2748 return -EFAULT;
bf998156
HY
2749}
2750
936a5fe6
AA
2751static void transparent_hugepage_adjust(struct kvm_vcpu *vcpu,
2752 gfn_t *gfnp, pfn_t *pfnp, int *levelp)
2753{
2754 pfn_t pfn = *pfnp;
2755 gfn_t gfn = *gfnp;
2756 int level = *levelp;
2757
2758 /*
2759 * Check if it's a transparent hugepage. If this would be an
2760 * hugetlbfs page, level wouldn't be set to
2761 * PT_PAGE_TABLE_LEVEL and there would be no adjustment done
2762 * here.
2763 */
81c52c56 2764 if (!is_error_noslot_pfn(pfn) && !kvm_is_mmio_pfn(pfn) &&
936a5fe6
AA
2765 level == PT_PAGE_TABLE_LEVEL &&
2766 PageTransCompound(pfn_to_page(pfn)) &&
2767 !has_wrprotected_page(vcpu->kvm, gfn, PT_DIRECTORY_LEVEL)) {
2768 unsigned long mask;
2769 /*
2770 * mmu_notifier_retry was successful and we hold the
2771 * mmu_lock here, so the pmd can't become splitting
2772 * from under us, and in turn
2773 * __split_huge_page_refcount() can't run from under
2774 * us and we can safely transfer the refcount from
2775 * PG_tail to PG_head as we switch the pfn to tail to
2776 * head.
2777 */
2778 *levelp = level = PT_DIRECTORY_LEVEL;
2779 mask = KVM_PAGES_PER_HPAGE(level) - 1;
2780 VM_BUG_ON((gfn & mask) != (pfn & mask));
2781 if (pfn & mask) {
2782 gfn &= ~mask;
2783 *gfnp = gfn;
2784 kvm_release_pfn_clean(pfn);
2785 pfn &= ~mask;
c3586667 2786 kvm_get_pfn(pfn);
936a5fe6
AA
2787 *pfnp = pfn;
2788 }
2789 }
2790}
2791
d7c55201
XG
2792static bool handle_abnormal_pfn(struct kvm_vcpu *vcpu, gva_t gva, gfn_t gfn,
2793 pfn_t pfn, unsigned access, int *ret_val)
2794{
2795 bool ret = true;
2796
2797 /* The pfn is invalid, report the error! */
81c52c56 2798 if (unlikely(is_error_pfn(pfn))) {
d7c55201
XG
2799 *ret_val = kvm_handle_bad_page(vcpu, gfn, pfn);
2800 goto exit;
2801 }
2802
ce88decf 2803 if (unlikely(is_noslot_pfn(pfn)))
d7c55201 2804 vcpu_cache_mmio_info(vcpu, gva, gfn, access);
d7c55201
XG
2805
2806 ret = false;
2807exit:
2808 return ret;
2809}
2810
c7ba5b48
XG
2811static bool page_fault_can_be_fast(struct kvm_vcpu *vcpu, u32 error_code)
2812{
2813 /*
2814 * #PF can be fast only if the shadow page table is present and it
2815 * is caused by write-protect, that means we just need change the
2816 * W bit of the spte which can be done out of mmu-lock.
2817 */
2818 if (!(error_code & PFERR_PRESENT_MASK) ||
2819 !(error_code & PFERR_WRITE_MASK))
2820 return false;
2821
2822 return true;
2823}
2824
2825static bool
2826fast_pf_fix_direct_spte(struct kvm_vcpu *vcpu, u64 *sptep, u64 spte)
2827{
2828 struct kvm_mmu_page *sp = page_header(__pa(sptep));
2829 gfn_t gfn;
2830
2831 WARN_ON(!sp->role.direct);
2832
2833 /*
2834 * The gfn of direct spte is stable since it is calculated
2835 * by sp->gfn.
2836 */
2837 gfn = kvm_mmu_page_get_gfn(sp, sptep - sp->spt);
2838
2839 if (cmpxchg64(sptep, spte, spte | PT_WRITABLE_MASK) == spte)
2840 mark_page_dirty(vcpu->kvm, gfn);
2841
2842 return true;
2843}
2844
2845/*
2846 * Return value:
2847 * - true: let the vcpu to access on the same address again.
2848 * - false: let the real page fault path to fix it.
2849 */
2850static bool fast_page_fault(struct kvm_vcpu *vcpu, gva_t gva, int level,
2851 u32 error_code)
2852{
2853 struct kvm_shadow_walk_iterator iterator;
2854 bool ret = false;
2855 u64 spte = 0ull;
2856
2857 if (!page_fault_can_be_fast(vcpu, error_code))
2858 return false;
2859
2860 walk_shadow_page_lockless_begin(vcpu);
2861 for_each_shadow_entry_lockless(vcpu, gva, iterator, spte)
2862 if (!is_shadow_present_pte(spte) || iterator.level < level)
2863 break;
2864
2865 /*
2866 * If the mapping has been changed, let the vcpu fault on the
2867 * same address again.
2868 */
2869 if (!is_rmap_spte(spte)) {
2870 ret = true;
2871 goto exit;
2872 }
2873
2874 if (!is_last_spte(spte, level))
2875 goto exit;
2876
2877 /*
2878 * Check if it is a spurious fault caused by TLB lazily flushed.
2879 *
2880 * Need not check the access of upper level table entries since
2881 * they are always ACC_ALL.
2882 */
2883 if (is_writable_pte(spte)) {
2884 ret = true;
2885 goto exit;
2886 }
2887
2888 /*
2889 * Currently, to simplify the code, only the spte write-protected
2890 * by dirty-log can be fast fixed.
2891 */
2892 if (!spte_is_locklessly_modifiable(spte))
2893 goto exit;
2894
2895 /*
2896 * Currently, fast page fault only works for direct mapping since
2897 * the gfn is not stable for indirect shadow page.
2898 * See Documentation/virtual/kvm/locking.txt to get more detail.
2899 */
2900 ret = fast_pf_fix_direct_spte(vcpu, iterator.sptep, spte);
2901exit:
a72faf25
XG
2902 trace_fast_page_fault(vcpu, gva, error_code, iterator.sptep,
2903 spte, ret);
c7ba5b48
XG
2904 walk_shadow_page_lockless_end(vcpu);
2905
2906 return ret;
2907}
2908
78b2c54a 2909static bool try_async_pf(struct kvm_vcpu *vcpu, bool prefault, gfn_t gfn,
060c2abe 2910 gva_t gva, pfn_t *pfn, bool write, bool *writable);
450e0b41 2911static void make_mmu_pages_available(struct kvm_vcpu *vcpu);
060c2abe 2912
c7ba5b48
XG
2913static int nonpaging_map(struct kvm_vcpu *vcpu, gva_t v, u32 error_code,
2914 gfn_t gfn, bool prefault)
10589a46
MT
2915{
2916 int r;
852e3c19 2917 int level;
936a5fe6 2918 int force_pt_level;
35149e21 2919 pfn_t pfn;
e930bffe 2920 unsigned long mmu_seq;
c7ba5b48 2921 bool map_writable, write = error_code & PFERR_WRITE_MASK;
aaee2c94 2922
936a5fe6
AA
2923 force_pt_level = mapping_level_dirty_bitmap(vcpu, gfn);
2924 if (likely(!force_pt_level)) {
2925 level = mapping_level(vcpu, gfn);
2926 /*
2927 * This path builds a PAE pagetable - so we can map
2928 * 2mb pages at maximum. Therefore check if the level
2929 * is larger than that.
2930 */
2931 if (level > PT_DIRECTORY_LEVEL)
2932 level = PT_DIRECTORY_LEVEL;
852e3c19 2933
936a5fe6
AA
2934 gfn &= ~(KVM_PAGES_PER_HPAGE(level) - 1);
2935 } else
2936 level = PT_PAGE_TABLE_LEVEL;
05da4558 2937
c7ba5b48
XG
2938 if (fast_page_fault(vcpu, v, level, error_code))
2939 return 0;
2940
e930bffe 2941 mmu_seq = vcpu->kvm->mmu_notifier_seq;
4c2155ce 2942 smp_rmb();
060c2abe 2943
78b2c54a 2944 if (try_async_pf(vcpu, prefault, gfn, v, &pfn, write, &map_writable))
060c2abe 2945 return 0;
aaee2c94 2946
d7c55201
XG
2947 if (handle_abnormal_pfn(vcpu, v, gfn, pfn, ACC_ALL, &r))
2948 return r;
d196e343 2949
aaee2c94 2950 spin_lock(&vcpu->kvm->mmu_lock);
8ca40a70 2951 if (mmu_notifier_retry(vcpu->kvm, mmu_seq))
e930bffe 2952 goto out_unlock;
450e0b41 2953 make_mmu_pages_available(vcpu);
936a5fe6
AA
2954 if (likely(!force_pt_level))
2955 transparent_hugepage_adjust(vcpu, &gfn, &pfn, &level);
2ec4739d
XG
2956 r = __direct_map(vcpu, v, write, map_writable, level, gfn, pfn,
2957 prefault);
aaee2c94
MT
2958 spin_unlock(&vcpu->kvm->mmu_lock);
2959
aaee2c94 2960
10589a46 2961 return r;
e930bffe
AA
2962
2963out_unlock:
2964 spin_unlock(&vcpu->kvm->mmu_lock);
2965 kvm_release_pfn_clean(pfn);
2966 return 0;
10589a46
MT
2967}
2968
2969
17ac10ad
AK
2970static void mmu_free_roots(struct kvm_vcpu *vcpu)
2971{
2972 int i;
4db35314 2973 struct kvm_mmu_page *sp;
d98ba053 2974 LIST_HEAD(invalid_list);
17ac10ad 2975
ad312c7c 2976 if (!VALID_PAGE(vcpu->arch.mmu.root_hpa))
7b53aa56 2977 return;
35af577a 2978
81407ca5
JR
2979 if (vcpu->arch.mmu.shadow_root_level == PT64_ROOT_LEVEL &&
2980 (vcpu->arch.mmu.root_level == PT64_ROOT_LEVEL ||
2981 vcpu->arch.mmu.direct_map)) {
ad312c7c 2982 hpa_t root = vcpu->arch.mmu.root_hpa;
17ac10ad 2983
35af577a 2984 spin_lock(&vcpu->kvm->mmu_lock);
4db35314
AK
2985 sp = page_header(root);
2986 --sp->root_count;
d98ba053
XG
2987 if (!sp->root_count && sp->role.invalid) {
2988 kvm_mmu_prepare_zap_page(vcpu->kvm, sp, &invalid_list);
2989 kvm_mmu_commit_zap_page(vcpu->kvm, &invalid_list);
2990 }
aaee2c94 2991 spin_unlock(&vcpu->kvm->mmu_lock);
35af577a 2992 vcpu->arch.mmu.root_hpa = INVALID_PAGE;
17ac10ad
AK
2993 return;
2994 }
35af577a
GN
2995
2996 spin_lock(&vcpu->kvm->mmu_lock);
17ac10ad 2997 for (i = 0; i < 4; ++i) {
ad312c7c 2998 hpa_t root = vcpu->arch.mmu.pae_root[i];
17ac10ad 2999
417726a3 3000 if (root) {
417726a3 3001 root &= PT64_BASE_ADDR_MASK;
4db35314
AK
3002 sp = page_header(root);
3003 --sp->root_count;
2e53d63a 3004 if (!sp->root_count && sp->role.invalid)
d98ba053
XG
3005 kvm_mmu_prepare_zap_page(vcpu->kvm, sp,
3006 &invalid_list);
417726a3 3007 }
ad312c7c 3008 vcpu->arch.mmu.pae_root[i] = INVALID_PAGE;
17ac10ad 3009 }
d98ba053 3010 kvm_mmu_commit_zap_page(vcpu->kvm, &invalid_list);
aaee2c94 3011 spin_unlock(&vcpu->kvm->mmu_lock);
ad312c7c 3012 vcpu->arch.mmu.root_hpa = INVALID_PAGE;
17ac10ad
AK
3013}
3014
8986ecc0
MT
3015static int mmu_check_root(struct kvm_vcpu *vcpu, gfn_t root_gfn)
3016{
3017 int ret = 0;
3018
3019 if (!kvm_is_visible_gfn(vcpu->kvm, root_gfn)) {
a8eeb04a 3020 kvm_make_request(KVM_REQ_TRIPLE_FAULT, vcpu);
8986ecc0
MT
3021 ret = 1;
3022 }
3023
3024 return ret;
3025}
3026
651dd37a
JR
3027static int mmu_alloc_direct_roots(struct kvm_vcpu *vcpu)
3028{
3029 struct kvm_mmu_page *sp;
7ebaf15e 3030 unsigned i;
651dd37a
JR
3031
3032 if (vcpu->arch.mmu.shadow_root_level == PT64_ROOT_LEVEL) {
3033 spin_lock(&vcpu->kvm->mmu_lock);
450e0b41 3034 make_mmu_pages_available(vcpu);
651dd37a
JR
3035 sp = kvm_mmu_get_page(vcpu, 0, 0, PT64_ROOT_LEVEL,
3036 1, ACC_ALL, NULL);
3037 ++sp->root_count;
3038 spin_unlock(&vcpu->kvm->mmu_lock);
3039 vcpu->arch.mmu.root_hpa = __pa(sp->spt);
3040 } else if (vcpu->arch.mmu.shadow_root_level == PT32E_ROOT_LEVEL) {
3041 for (i = 0; i < 4; ++i) {
3042 hpa_t root = vcpu->arch.mmu.pae_root[i];
3043
3044 ASSERT(!VALID_PAGE(root));
3045 spin_lock(&vcpu->kvm->mmu_lock);
450e0b41 3046 make_mmu_pages_available(vcpu);
649497d1
AK
3047 sp = kvm_mmu_get_page(vcpu, i << (30 - PAGE_SHIFT),
3048 i << 30,
651dd37a
JR
3049 PT32_ROOT_LEVEL, 1, ACC_ALL,
3050 NULL);
3051 root = __pa(sp->spt);
3052 ++sp->root_count;
3053 spin_unlock(&vcpu->kvm->mmu_lock);
3054 vcpu->arch.mmu.pae_root[i] = root | PT_PRESENT_MASK;
651dd37a 3055 }
6292757f 3056 vcpu->arch.mmu.root_hpa = __pa(vcpu->arch.mmu.pae_root);
651dd37a
JR
3057 } else
3058 BUG();
3059
3060 return 0;
3061}
3062
3063static int mmu_alloc_shadow_roots(struct kvm_vcpu *vcpu)
17ac10ad 3064{
4db35314 3065 struct kvm_mmu_page *sp;
81407ca5
JR
3066 u64 pdptr, pm_mask;
3067 gfn_t root_gfn;
3068 int i;
3bb65a22 3069
5777ed34 3070 root_gfn = vcpu->arch.mmu.get_cr3(vcpu) >> PAGE_SHIFT;
17ac10ad 3071
651dd37a
JR
3072 if (mmu_check_root(vcpu, root_gfn))
3073 return 1;
3074
3075 /*
3076 * Do we shadow a long mode page table? If so we need to
3077 * write-protect the guests page table root.
3078 */
3079 if (vcpu->arch.mmu.root_level == PT64_ROOT_LEVEL) {
ad312c7c 3080 hpa_t root = vcpu->arch.mmu.root_hpa;
17ac10ad
AK
3081
3082 ASSERT(!VALID_PAGE(root));
651dd37a 3083
8facbbff 3084 spin_lock(&vcpu->kvm->mmu_lock);
450e0b41 3085 make_mmu_pages_available(vcpu);
651dd37a
JR
3086 sp = kvm_mmu_get_page(vcpu, root_gfn, 0, PT64_ROOT_LEVEL,
3087 0, ACC_ALL, NULL);
4db35314
AK
3088 root = __pa(sp->spt);
3089 ++sp->root_count;
8facbbff 3090 spin_unlock(&vcpu->kvm->mmu_lock);
ad312c7c 3091 vcpu->arch.mmu.root_hpa = root;
8986ecc0 3092 return 0;
17ac10ad 3093 }
f87f9288 3094
651dd37a
JR
3095 /*
3096 * We shadow a 32 bit page table. This may be a legacy 2-level
81407ca5
JR
3097 * or a PAE 3-level page table. In either case we need to be aware that
3098 * the shadow page table may be a PAE or a long mode page table.
651dd37a 3099 */
81407ca5
JR
3100 pm_mask = PT_PRESENT_MASK;
3101 if (vcpu->arch.mmu.shadow_root_level == PT64_ROOT_LEVEL)
3102 pm_mask |= PT_ACCESSED_MASK | PT_WRITABLE_MASK | PT_USER_MASK;
3103
17ac10ad 3104 for (i = 0; i < 4; ++i) {
ad312c7c 3105 hpa_t root = vcpu->arch.mmu.pae_root[i];
17ac10ad
AK
3106
3107 ASSERT(!VALID_PAGE(root));
ad312c7c 3108 if (vcpu->arch.mmu.root_level == PT32E_ROOT_LEVEL) {
e4e517b4 3109 pdptr = vcpu->arch.mmu.get_pdptr(vcpu, i);
43a3795a 3110 if (!is_present_gpte(pdptr)) {
ad312c7c 3111 vcpu->arch.mmu.pae_root[i] = 0;
417726a3
AK
3112 continue;
3113 }
6de4f3ad 3114 root_gfn = pdptr >> PAGE_SHIFT;
f87f9288
JR
3115 if (mmu_check_root(vcpu, root_gfn))
3116 return 1;
5a7388c2 3117 }
8facbbff 3118 spin_lock(&vcpu->kvm->mmu_lock);
450e0b41 3119 make_mmu_pages_available(vcpu);
4db35314 3120 sp = kvm_mmu_get_page(vcpu, root_gfn, i << 30,
651dd37a 3121 PT32_ROOT_LEVEL, 0,
f7d9c7b7 3122 ACC_ALL, NULL);
4db35314
AK
3123 root = __pa(sp->spt);
3124 ++sp->root_count;
8facbbff
AK
3125 spin_unlock(&vcpu->kvm->mmu_lock);
3126
81407ca5 3127 vcpu->arch.mmu.pae_root[i] = root | pm_mask;
17ac10ad 3128 }
6292757f 3129 vcpu->arch.mmu.root_hpa = __pa(vcpu->arch.mmu.pae_root);
81407ca5
JR
3130
3131 /*
3132 * If we shadow a 32 bit page table with a long mode page
3133 * table we enter this path.
3134 */
3135 if (vcpu->arch.mmu.shadow_root_level == PT64_ROOT_LEVEL) {
3136 if (vcpu->arch.mmu.lm_root == NULL) {
3137 /*
3138 * The additional page necessary for this is only
3139 * allocated on demand.
3140 */
3141
3142 u64 *lm_root;
3143
3144 lm_root = (void*)get_zeroed_page(GFP_KERNEL);
3145 if (lm_root == NULL)
3146 return 1;
3147
3148 lm_root[0] = __pa(vcpu->arch.mmu.pae_root) | pm_mask;
3149
3150 vcpu->arch.mmu.lm_root = lm_root;
3151 }
3152
3153 vcpu->arch.mmu.root_hpa = __pa(vcpu->arch.mmu.lm_root);
3154 }
3155
8986ecc0 3156 return 0;
17ac10ad
AK
3157}
3158
651dd37a
JR
3159static int mmu_alloc_roots(struct kvm_vcpu *vcpu)
3160{
3161 if (vcpu->arch.mmu.direct_map)
3162 return mmu_alloc_direct_roots(vcpu);
3163 else
3164 return mmu_alloc_shadow_roots(vcpu);
3165}
3166
0ba73cda
MT
3167static void mmu_sync_roots(struct kvm_vcpu *vcpu)
3168{
3169 int i;
3170 struct kvm_mmu_page *sp;
3171
81407ca5
JR
3172 if (vcpu->arch.mmu.direct_map)
3173 return;
3174
0ba73cda
MT
3175 if (!VALID_PAGE(vcpu->arch.mmu.root_hpa))
3176 return;
6903074c 3177
bebb106a 3178 vcpu_clear_mmio_info(vcpu, ~0ul);
0375f7fa 3179 kvm_mmu_audit(vcpu, AUDIT_PRE_SYNC);
81407ca5 3180 if (vcpu->arch.mmu.root_level == PT64_ROOT_LEVEL) {
0ba73cda
MT
3181 hpa_t root = vcpu->arch.mmu.root_hpa;
3182 sp = page_header(root);
3183 mmu_sync_children(vcpu, sp);
0375f7fa 3184 kvm_mmu_audit(vcpu, AUDIT_POST_SYNC);
0ba73cda
MT
3185 return;
3186 }
3187 for (i = 0; i < 4; ++i) {
3188 hpa_t root = vcpu->arch.mmu.pae_root[i];
3189
8986ecc0 3190 if (root && VALID_PAGE(root)) {
0ba73cda
MT
3191 root &= PT64_BASE_ADDR_MASK;
3192 sp = page_header(root);
3193 mmu_sync_children(vcpu, sp);
3194 }
3195 }
0375f7fa 3196 kvm_mmu_audit(vcpu, AUDIT_POST_SYNC);
0ba73cda
MT
3197}
3198
3199void kvm_mmu_sync_roots(struct kvm_vcpu *vcpu)
3200{
3201 spin_lock(&vcpu->kvm->mmu_lock);
3202 mmu_sync_roots(vcpu);
6cffe8ca 3203 spin_unlock(&vcpu->kvm->mmu_lock);
0ba73cda
MT
3204}
3205
1871c602 3206static gpa_t nonpaging_gva_to_gpa(struct kvm_vcpu *vcpu, gva_t vaddr,
ab9ae313 3207 u32 access, struct x86_exception *exception)
6aa8b732 3208{
ab9ae313
AK
3209 if (exception)
3210 exception->error_code = 0;
6aa8b732
AK
3211 return vaddr;
3212}
3213
6539e738 3214static gpa_t nonpaging_gva_to_gpa_nested(struct kvm_vcpu *vcpu, gva_t vaddr,
ab9ae313
AK
3215 u32 access,
3216 struct x86_exception *exception)
6539e738 3217{
ab9ae313
AK
3218 if (exception)
3219 exception->error_code = 0;
6539e738
JR
3220 return vcpu->arch.nested_mmu.translate_gpa(vcpu, vaddr, access);
3221}
3222
ce88decf
XG
3223static bool quickly_check_mmio_pf(struct kvm_vcpu *vcpu, u64 addr, bool direct)
3224{
3225 if (direct)
3226 return vcpu_match_mmio_gpa(vcpu, addr);
3227
3228 return vcpu_match_mmio_gva(vcpu, addr);
3229}
3230
3231
3232/*
3233 * On direct hosts, the last spte is only allows two states
3234 * for mmio page fault:
3235 * - It is the mmio spte
3236 * - It is zapped or it is being zapped.
3237 *
3238 * This function completely checks the spte when the last spte
3239 * is not the mmio spte.
3240 */
3241static bool check_direct_spte_mmio_pf(u64 spte)
3242{
3243 return __check_direct_spte_mmio_pf(spte);
3244}
3245
3246static u64 walk_shadow_page_get_mmio_spte(struct kvm_vcpu *vcpu, u64 addr)
3247{
3248 struct kvm_shadow_walk_iterator iterator;
3249 u64 spte = 0ull;
3250
3251 walk_shadow_page_lockless_begin(vcpu);
3252 for_each_shadow_entry_lockless(vcpu, addr, iterator, spte)
3253 if (!is_shadow_present_pte(spte))
3254 break;
3255 walk_shadow_page_lockless_end(vcpu);
3256
3257 return spte;
3258}
3259
ce88decf
XG
3260int handle_mmio_page_fault_common(struct kvm_vcpu *vcpu, u64 addr, bool direct)
3261{
3262 u64 spte;
3263
3264 if (quickly_check_mmio_pf(vcpu, addr, direct))
b37fbea6 3265 return RET_MMIO_PF_EMULATE;
ce88decf
XG
3266
3267 spte = walk_shadow_page_get_mmio_spte(vcpu, addr);
3268
3269 if (is_mmio_spte(spte)) {
3270 gfn_t gfn = get_mmio_spte_gfn(spte);
3271 unsigned access = get_mmio_spte_access(spte);
3272
f8f55942
XG
3273 if (!check_mmio_spte(vcpu->kvm, spte))
3274 return RET_MMIO_PF_INVALID;
3275
ce88decf
XG
3276 if (direct)
3277 addr = 0;
4f022648
XG
3278
3279 trace_handle_mmio_page_fault(addr, gfn, access);
ce88decf 3280 vcpu_cache_mmio_info(vcpu, addr, gfn, access);
b37fbea6 3281 return RET_MMIO_PF_EMULATE;
ce88decf
XG
3282 }
3283
3284 /*
3285 * It's ok if the gva is remapped by other cpus on shadow guest,
3286 * it's a BUG if the gfn is not a mmio page.
3287 */
3288 if (direct && !check_direct_spte_mmio_pf(spte))
b37fbea6 3289 return RET_MMIO_PF_BUG;
ce88decf
XG
3290
3291 /*
3292 * If the page table is zapped by other cpus, let CPU fault again on
3293 * the address.
3294 */
b37fbea6 3295 return RET_MMIO_PF_RETRY;
ce88decf
XG
3296}
3297EXPORT_SYMBOL_GPL(handle_mmio_page_fault_common);
3298
3299static int handle_mmio_page_fault(struct kvm_vcpu *vcpu, u64 addr,
3300 u32 error_code, bool direct)
3301{
3302 int ret;
3303
3304 ret = handle_mmio_page_fault_common(vcpu, addr, direct);
b37fbea6 3305 WARN_ON(ret == RET_MMIO_PF_BUG);
ce88decf
XG
3306 return ret;
3307}
3308
6aa8b732 3309static int nonpaging_page_fault(struct kvm_vcpu *vcpu, gva_t gva,
78b2c54a 3310 u32 error_code, bool prefault)
6aa8b732 3311{
e833240f 3312 gfn_t gfn;
e2dec939 3313 int r;
6aa8b732 3314
b8688d51 3315 pgprintk("%s: gva %lx error %x\n", __func__, gva, error_code);
ce88decf 3316
f8f55942
XG
3317 if (unlikely(error_code & PFERR_RSVD_MASK)) {
3318 r = handle_mmio_page_fault(vcpu, gva, error_code, true);
3319
3320 if (likely(r != RET_MMIO_PF_INVALID))
3321 return r;
3322 }
ce88decf 3323
e2dec939
AK
3324 r = mmu_topup_memory_caches(vcpu);
3325 if (r)
3326 return r;
714b93da 3327
6aa8b732 3328 ASSERT(vcpu);
ad312c7c 3329 ASSERT(VALID_PAGE(vcpu->arch.mmu.root_hpa));
6aa8b732 3330
e833240f 3331 gfn = gva >> PAGE_SHIFT;
6aa8b732 3332
e833240f 3333 return nonpaging_map(vcpu, gva & PAGE_MASK,
c7ba5b48 3334 error_code, gfn, prefault);
6aa8b732
AK
3335}
3336
7e1fbeac 3337static int kvm_arch_setup_async_pf(struct kvm_vcpu *vcpu, gva_t gva, gfn_t gfn)
af585b92
GN
3338{
3339 struct kvm_arch_async_pf arch;
fb67e14f 3340
7c90705b 3341 arch.token = (vcpu->arch.apf.id++ << 12) | vcpu->vcpu_id;
af585b92 3342 arch.gfn = gfn;
c4806acd 3343 arch.direct_map = vcpu->arch.mmu.direct_map;
fb67e14f 3344 arch.cr3 = vcpu->arch.mmu.get_cr3(vcpu);
af585b92
GN
3345
3346 return kvm_setup_async_pf(vcpu, gva, gfn, &arch);
3347}
3348
3349static bool can_do_async_pf(struct kvm_vcpu *vcpu)
3350{
3351 if (unlikely(!irqchip_in_kernel(vcpu->kvm) ||
3352 kvm_event_needs_reinjection(vcpu)))
3353 return false;
3354
3355 return kvm_x86_ops->interrupt_allowed(vcpu);
3356}
3357
78b2c54a 3358static bool try_async_pf(struct kvm_vcpu *vcpu, bool prefault, gfn_t gfn,
612819c3 3359 gva_t gva, pfn_t *pfn, bool write, bool *writable)
af585b92
GN
3360{
3361 bool async;
3362
612819c3 3363 *pfn = gfn_to_pfn_async(vcpu->kvm, gfn, &async, write, writable);
af585b92
GN
3364
3365 if (!async)
3366 return false; /* *pfn has correct page already */
3367
78b2c54a 3368 if (!prefault && can_do_async_pf(vcpu)) {
c9b263d2 3369 trace_kvm_try_async_get_page(gva, gfn);
af585b92
GN
3370 if (kvm_find_async_pf_gfn(vcpu, gfn)) {
3371 trace_kvm_async_pf_doublefault(gva, gfn);
3372 kvm_make_request(KVM_REQ_APF_HALT, vcpu);
3373 return true;
3374 } else if (kvm_arch_setup_async_pf(vcpu, gva, gfn))
3375 return true;
3376 }
3377
612819c3 3378 *pfn = gfn_to_pfn_prot(vcpu->kvm, gfn, write, writable);
af585b92
GN
3379
3380 return false;
3381}
3382
56028d08 3383static int tdp_page_fault(struct kvm_vcpu *vcpu, gva_t gpa, u32 error_code,
78b2c54a 3384 bool prefault)
fb72d167 3385{
35149e21 3386 pfn_t pfn;
fb72d167 3387 int r;
852e3c19 3388 int level;
936a5fe6 3389 int force_pt_level;
05da4558 3390 gfn_t gfn = gpa >> PAGE_SHIFT;
e930bffe 3391 unsigned long mmu_seq;
612819c3
MT
3392 int write = error_code & PFERR_WRITE_MASK;
3393 bool map_writable;
fb72d167
JR
3394
3395 ASSERT(vcpu);
3396 ASSERT(VALID_PAGE(vcpu->arch.mmu.root_hpa));
3397
f8f55942
XG
3398 if (unlikely(error_code & PFERR_RSVD_MASK)) {
3399 r = handle_mmio_page_fault(vcpu, gpa, error_code, true);
3400
3401 if (likely(r != RET_MMIO_PF_INVALID))
3402 return r;
3403 }
ce88decf 3404
fb72d167
JR
3405 r = mmu_topup_memory_caches(vcpu);
3406 if (r)
3407 return r;
3408
936a5fe6
AA
3409 force_pt_level = mapping_level_dirty_bitmap(vcpu, gfn);
3410 if (likely(!force_pt_level)) {
3411 level = mapping_level(vcpu, gfn);
3412 gfn &= ~(KVM_PAGES_PER_HPAGE(level) - 1);
3413 } else
3414 level = PT_PAGE_TABLE_LEVEL;
852e3c19 3415
c7ba5b48
XG
3416 if (fast_page_fault(vcpu, gpa, level, error_code))
3417 return 0;
3418
e930bffe 3419 mmu_seq = vcpu->kvm->mmu_notifier_seq;
4c2155ce 3420 smp_rmb();
af585b92 3421
78b2c54a 3422 if (try_async_pf(vcpu, prefault, gfn, gpa, &pfn, write, &map_writable))
af585b92
GN
3423 return 0;
3424
d7c55201
XG
3425 if (handle_abnormal_pfn(vcpu, 0, gfn, pfn, ACC_ALL, &r))
3426 return r;
3427
fb72d167 3428 spin_lock(&vcpu->kvm->mmu_lock);
8ca40a70 3429 if (mmu_notifier_retry(vcpu->kvm, mmu_seq))
e930bffe 3430 goto out_unlock;
450e0b41 3431 make_mmu_pages_available(vcpu);
936a5fe6
AA
3432 if (likely(!force_pt_level))
3433 transparent_hugepage_adjust(vcpu, &gfn, &pfn, &level);
612819c3 3434 r = __direct_map(vcpu, gpa, write, map_writable,
2ec4739d 3435 level, gfn, pfn, prefault);
fb72d167 3436 spin_unlock(&vcpu->kvm->mmu_lock);
fb72d167
JR
3437
3438 return r;
e930bffe
AA
3439
3440out_unlock:
3441 spin_unlock(&vcpu->kvm->mmu_lock);
3442 kvm_release_pfn_clean(pfn);
3443 return 0;
fb72d167
JR
3444}
3445
6aa8b732
AK
3446static void nonpaging_free(struct kvm_vcpu *vcpu)
3447{
17ac10ad 3448 mmu_free_roots(vcpu);
6aa8b732
AK
3449}
3450
52fde8df
JR
3451static int nonpaging_init_context(struct kvm_vcpu *vcpu,
3452 struct kvm_mmu *context)
6aa8b732 3453{
6aa8b732
AK
3454 context->new_cr3 = nonpaging_new_cr3;
3455 context->page_fault = nonpaging_page_fault;
6aa8b732
AK
3456 context->gva_to_gpa = nonpaging_gva_to_gpa;
3457 context->free = nonpaging_free;
e8bc217a 3458 context->sync_page = nonpaging_sync_page;
a7052897 3459 context->invlpg = nonpaging_invlpg;
0f53b5b1 3460 context->update_pte = nonpaging_update_pte;
cea0f0e7 3461 context->root_level = 0;
6aa8b732 3462 context->shadow_root_level = PT32E_ROOT_LEVEL;
17c3ba9d 3463 context->root_hpa = INVALID_PAGE;
c5a78f2b 3464 context->direct_map = true;
2d48a985 3465 context->nx = false;
6aa8b732
AK
3466 return 0;
3467}
3468
d835dfec 3469void kvm_mmu_flush_tlb(struct kvm_vcpu *vcpu)
6aa8b732 3470{
1165f5fe 3471 ++vcpu->stat.tlb_flush;
a8eeb04a 3472 kvm_make_request(KVM_REQ_TLB_FLUSH, vcpu);
6aa8b732
AK
3473}
3474
3475static void paging_new_cr3(struct kvm_vcpu *vcpu)
3476{
9f8fe504 3477 pgprintk("%s: cr3 %lx\n", __func__, kvm_read_cr3(vcpu));
cea0f0e7 3478 mmu_free_roots(vcpu);
6aa8b732
AK
3479}
3480
5777ed34
JR
3481static unsigned long get_cr3(struct kvm_vcpu *vcpu)
3482{
9f8fe504 3483 return kvm_read_cr3(vcpu);
5777ed34
JR
3484}
3485
6389ee94
AK
3486static void inject_page_fault(struct kvm_vcpu *vcpu,
3487 struct x86_exception *fault)
6aa8b732 3488{
6389ee94 3489 vcpu->arch.mmu.inject_page_fault(vcpu, fault);
6aa8b732
AK
3490}
3491
6aa8b732
AK
3492static void paging_free(struct kvm_vcpu *vcpu)
3493{
3494 nonpaging_free(vcpu);
3495}
3496
8ea667f2
AK
3497static inline void protect_clean_gpte(unsigned *access, unsigned gpte)
3498{
3499 unsigned mask;
3500
3501 BUILD_BUG_ON(PT_WRITABLE_MASK != ACC_WRITE_MASK);
3502
3503 mask = (unsigned)~ACC_WRITE_MASK;
3504 /* Allow write access to dirty gptes */
3505 mask |= (gpte >> (PT_DIRTY_SHIFT - PT_WRITABLE_SHIFT)) & PT_WRITABLE_MASK;
3506 *access &= mask;
3507}
3508
f2fd125d
XG
3509static bool sync_mmio_spte(struct kvm *kvm, u64 *sptep, gfn_t gfn,
3510 unsigned access, int *nr_present)
ce88decf
XG
3511{
3512 if (unlikely(is_mmio_spte(*sptep))) {
3513 if (gfn != get_mmio_spte_gfn(*sptep)) {
3514 mmu_spte_clear_no_track(sptep);
3515 return true;
3516 }
3517
3518 (*nr_present)++;
f2fd125d 3519 mark_mmio_spte(kvm, sptep, gfn, access);
ce88decf
XG
3520 return true;
3521 }
3522
3523 return false;
3524}
3525
3d34adec
AK
3526static inline unsigned gpte_access(struct kvm_vcpu *vcpu, u64 gpte)
3527{
3528 unsigned access;
3529
3530 access = (gpte & (PT_WRITABLE_MASK | PT_USER_MASK)) | ACC_EXEC_MASK;
3531 access &= ~(gpte >> PT64_NX_SHIFT);
3532
3533 return access;
3534}
3535
6fd01b71
AK
3536static inline bool is_last_gpte(struct kvm_mmu *mmu, unsigned level, unsigned gpte)
3537{
3538 unsigned index;
3539
3540 index = level - 1;
3541 index |= (gpte & PT_PAGE_SIZE_MASK) >> (PT_PAGE_SIZE_SHIFT - 2);
3542 return mmu->last_pte_bitmap & (1 << index);
3543}
3544
6aa8b732
AK
3545#define PTTYPE 64
3546#include "paging_tmpl.h"
3547#undef PTTYPE
3548
3549#define PTTYPE 32
3550#include "paging_tmpl.h"
3551#undef PTTYPE
3552
52fde8df 3553static void reset_rsvds_bits_mask(struct kvm_vcpu *vcpu,
4d6931c3 3554 struct kvm_mmu *context)
82725b20 3555{
82725b20
DE
3556 int maxphyaddr = cpuid_maxphyaddr(vcpu);
3557 u64 exb_bit_rsvd = 0;
3558
2d48a985 3559 if (!context->nx)
82725b20 3560 exb_bit_rsvd = rsvd_bits(63, 63);
4d6931c3 3561 switch (context->root_level) {
82725b20
DE
3562 case PT32_ROOT_LEVEL:
3563 /* no rsvd bits for 2 level 4K page table entries */
3564 context->rsvd_bits_mask[0][1] = 0;
3565 context->rsvd_bits_mask[0][0] = 0;
f815bce8
XG
3566 context->rsvd_bits_mask[1][0] = context->rsvd_bits_mask[0][0];
3567
3568 if (!is_pse(vcpu)) {
3569 context->rsvd_bits_mask[1][1] = 0;
3570 break;
3571 }
3572
82725b20
DE
3573 if (is_cpuid_PSE36())
3574 /* 36bits PSE 4MB page */
3575 context->rsvd_bits_mask[1][1] = rsvd_bits(17, 21);
3576 else
3577 /* 32 bits PSE 4MB page */
3578 context->rsvd_bits_mask[1][1] = rsvd_bits(13, 21);
82725b20
DE
3579 break;
3580 case PT32E_ROOT_LEVEL:
20c466b5
DE
3581 context->rsvd_bits_mask[0][2] =
3582 rsvd_bits(maxphyaddr, 63) |
3583 rsvd_bits(7, 8) | rsvd_bits(1, 2); /* PDPTE */
82725b20 3584 context->rsvd_bits_mask[0][1] = exb_bit_rsvd |
4c26b4cd 3585 rsvd_bits(maxphyaddr, 62); /* PDE */
82725b20
DE
3586 context->rsvd_bits_mask[0][0] = exb_bit_rsvd |
3587 rsvd_bits(maxphyaddr, 62); /* PTE */
3588 context->rsvd_bits_mask[1][1] = exb_bit_rsvd |
3589 rsvd_bits(maxphyaddr, 62) |
3590 rsvd_bits(13, 20); /* large page */
f815bce8 3591 context->rsvd_bits_mask[1][0] = context->rsvd_bits_mask[0][0];
82725b20
DE
3592 break;
3593 case PT64_ROOT_LEVEL:
3594 context->rsvd_bits_mask[0][3] = exb_bit_rsvd |
3595 rsvd_bits(maxphyaddr, 51) | rsvd_bits(7, 8);
3596 context->rsvd_bits_mask[0][2] = exb_bit_rsvd |
3597 rsvd_bits(maxphyaddr, 51) | rsvd_bits(7, 8);
3598 context->rsvd_bits_mask[0][1] = exb_bit_rsvd |
4c26b4cd 3599 rsvd_bits(maxphyaddr, 51);
82725b20
DE
3600 context->rsvd_bits_mask[0][0] = exb_bit_rsvd |
3601 rsvd_bits(maxphyaddr, 51);
3602 context->rsvd_bits_mask[1][3] = context->rsvd_bits_mask[0][3];
e04da980
JR
3603 context->rsvd_bits_mask[1][2] = exb_bit_rsvd |
3604 rsvd_bits(maxphyaddr, 51) |
3605 rsvd_bits(13, 29);
82725b20 3606 context->rsvd_bits_mask[1][1] = exb_bit_rsvd |
4c26b4cd
SY
3607 rsvd_bits(maxphyaddr, 51) |
3608 rsvd_bits(13, 20); /* large page */
f815bce8 3609 context->rsvd_bits_mask[1][0] = context->rsvd_bits_mask[0][0];
82725b20
DE
3610 break;
3611 }
3612}
3613
97d64b78
AK
3614static void update_permission_bitmask(struct kvm_vcpu *vcpu, struct kvm_mmu *mmu)
3615{
3616 unsigned bit, byte, pfec;
3617 u8 map;
3618 bool fault, x, w, u, wf, uf, ff, smep;
3619
3620 smep = kvm_read_cr4_bits(vcpu, X86_CR4_SMEP);
3621 for (byte = 0; byte < ARRAY_SIZE(mmu->permissions); ++byte) {
3622 pfec = byte << 1;
3623 map = 0;
3624 wf = pfec & PFERR_WRITE_MASK;
3625 uf = pfec & PFERR_USER_MASK;
3626 ff = pfec & PFERR_FETCH_MASK;
3627 for (bit = 0; bit < 8; ++bit) {
3628 x = bit & ACC_EXEC_MASK;
3629 w = bit & ACC_WRITE_MASK;
3630 u = bit & ACC_USER_MASK;
3631
3632 /* Not really needed: !nx will cause pte.nx to fault */
3633 x |= !mmu->nx;
3634 /* Allow supervisor writes if !cr0.wp */
3635 w |= !is_write_protection(vcpu) && !uf;
3636 /* Disallow supervisor fetches of user code if cr4.smep */
3637 x &= !(smep && u && !uf);
3638
3639 fault = (ff && !x) || (uf && !u) || (wf && !w);
3640 map |= fault << bit;
3641 }
3642 mmu->permissions[byte] = map;
3643 }
3644}
3645
6fd01b71
AK
3646static void update_last_pte_bitmap(struct kvm_vcpu *vcpu, struct kvm_mmu *mmu)
3647{
3648 u8 map;
3649 unsigned level, root_level = mmu->root_level;
3650 const unsigned ps_set_index = 1 << 2; /* bit 2 of index: ps */
3651
3652 if (root_level == PT32E_ROOT_LEVEL)
3653 --root_level;
3654 /* PT_PAGE_TABLE_LEVEL always terminates */
3655 map = 1 | (1 << ps_set_index);
3656 for (level = PT_DIRECTORY_LEVEL; level <= root_level; ++level) {
3657 if (level <= PT_PDPE_LEVEL
3658 && (mmu->root_level >= PT32E_ROOT_LEVEL || is_pse(vcpu)))
3659 map |= 1 << (ps_set_index | (level - 1));
3660 }
3661 mmu->last_pte_bitmap = map;
3662}
3663
52fde8df
JR
3664static int paging64_init_context_common(struct kvm_vcpu *vcpu,
3665 struct kvm_mmu *context,
3666 int level)
6aa8b732 3667{
2d48a985 3668 context->nx = is_nx(vcpu);
4d6931c3 3669 context->root_level = level;
2d48a985 3670
4d6931c3 3671 reset_rsvds_bits_mask(vcpu, context);
97d64b78 3672 update_permission_bitmask(vcpu, context);
6fd01b71 3673 update_last_pte_bitmap(vcpu, context);
6aa8b732
AK
3674
3675 ASSERT(is_pae(vcpu));
3676 context->new_cr3 = paging_new_cr3;
3677 context->page_fault = paging64_page_fault;
6aa8b732 3678 context->gva_to_gpa = paging64_gva_to_gpa;
e8bc217a 3679 context->sync_page = paging64_sync_page;
a7052897 3680 context->invlpg = paging64_invlpg;
0f53b5b1 3681 context->update_pte = paging64_update_pte;
6aa8b732 3682 context->free = paging_free;
17ac10ad 3683 context->shadow_root_level = level;
17c3ba9d 3684 context->root_hpa = INVALID_PAGE;
c5a78f2b 3685 context->direct_map = false;
6aa8b732
AK
3686 return 0;
3687}
3688
52fde8df
JR
3689static int paging64_init_context(struct kvm_vcpu *vcpu,
3690 struct kvm_mmu *context)
17ac10ad 3691{
52fde8df 3692 return paging64_init_context_common(vcpu, context, PT64_ROOT_LEVEL);
17ac10ad
AK
3693}
3694
52fde8df
JR
3695static int paging32_init_context(struct kvm_vcpu *vcpu,
3696 struct kvm_mmu *context)
6aa8b732 3697{
2d48a985 3698 context->nx = false;
4d6931c3 3699 context->root_level = PT32_ROOT_LEVEL;
2d48a985 3700
4d6931c3 3701 reset_rsvds_bits_mask(vcpu, context);
97d64b78 3702 update_permission_bitmask(vcpu, context);
6fd01b71 3703 update_last_pte_bitmap(vcpu, context);
6aa8b732
AK
3704
3705 context->new_cr3 = paging_new_cr3;
3706 context->page_fault = paging32_page_fault;
6aa8b732
AK
3707 context->gva_to_gpa = paging32_gva_to_gpa;
3708 context->free = paging_free;
e8bc217a 3709 context->sync_page = paging32_sync_page;
a7052897 3710 context->invlpg = paging32_invlpg;
0f53b5b1 3711 context->update_pte = paging32_update_pte;
6aa8b732 3712 context->shadow_root_level = PT32E_ROOT_LEVEL;
17c3ba9d 3713 context->root_hpa = INVALID_PAGE;
c5a78f2b 3714 context->direct_map = false;
6aa8b732
AK
3715 return 0;
3716}
3717
52fde8df
JR
3718static int paging32E_init_context(struct kvm_vcpu *vcpu,
3719 struct kvm_mmu *context)
6aa8b732 3720{
52fde8df 3721 return paging64_init_context_common(vcpu, context, PT32E_ROOT_LEVEL);
6aa8b732
AK
3722}
3723
fb72d167
JR
3724static int init_kvm_tdp_mmu(struct kvm_vcpu *vcpu)
3725{
14dfe855 3726 struct kvm_mmu *context = vcpu->arch.walk_mmu;
fb72d167 3727
c445f8ef 3728 context->base_role.word = 0;
fb72d167
JR
3729 context->new_cr3 = nonpaging_new_cr3;
3730 context->page_fault = tdp_page_fault;
3731 context->free = nonpaging_free;
e8bc217a 3732 context->sync_page = nonpaging_sync_page;
a7052897 3733 context->invlpg = nonpaging_invlpg;
0f53b5b1 3734 context->update_pte = nonpaging_update_pte;
67253af5 3735 context->shadow_root_level = kvm_x86_ops->get_tdp_level();
fb72d167 3736 context->root_hpa = INVALID_PAGE;
c5a78f2b 3737 context->direct_map = true;
1c97f0a0 3738 context->set_cr3 = kvm_x86_ops->set_tdp_cr3;
5777ed34 3739 context->get_cr3 = get_cr3;
e4e517b4 3740 context->get_pdptr = kvm_pdptr_read;
cb659db8 3741 context->inject_page_fault = kvm_inject_page_fault;
fb72d167
JR
3742
3743 if (!is_paging(vcpu)) {
2d48a985 3744 context->nx = false;
fb72d167
JR
3745 context->gva_to_gpa = nonpaging_gva_to_gpa;
3746 context->root_level = 0;
3747 } else if (is_long_mode(vcpu)) {
2d48a985 3748 context->nx = is_nx(vcpu);
fb72d167 3749 context->root_level = PT64_ROOT_LEVEL;
4d6931c3
DB
3750 reset_rsvds_bits_mask(vcpu, context);
3751 context->gva_to_gpa = paging64_gva_to_gpa;
fb72d167 3752 } else if (is_pae(vcpu)) {
2d48a985 3753 context->nx = is_nx(vcpu);
fb72d167 3754 context->root_level = PT32E_ROOT_LEVEL;
4d6931c3
DB
3755 reset_rsvds_bits_mask(vcpu, context);
3756 context->gva_to_gpa = paging64_gva_to_gpa;
fb72d167 3757 } else {
2d48a985 3758 context->nx = false;
fb72d167 3759 context->root_level = PT32_ROOT_LEVEL;
4d6931c3
DB
3760 reset_rsvds_bits_mask(vcpu, context);
3761 context->gva_to_gpa = paging32_gva_to_gpa;
fb72d167
JR
3762 }
3763
97d64b78 3764 update_permission_bitmask(vcpu, context);
6fd01b71 3765 update_last_pte_bitmap(vcpu, context);
97d64b78 3766
fb72d167
JR
3767 return 0;
3768}
3769
52fde8df 3770int kvm_init_shadow_mmu(struct kvm_vcpu *vcpu, struct kvm_mmu *context)
6aa8b732 3771{
a770f6f2 3772 int r;
411c588d 3773 bool smep = kvm_read_cr4_bits(vcpu, X86_CR4_SMEP);
6aa8b732 3774 ASSERT(vcpu);
ad312c7c 3775 ASSERT(!VALID_PAGE(vcpu->arch.mmu.root_hpa));
6aa8b732
AK
3776
3777 if (!is_paging(vcpu))
52fde8df 3778 r = nonpaging_init_context(vcpu, context);
a9058ecd 3779 else if (is_long_mode(vcpu))
52fde8df 3780 r = paging64_init_context(vcpu, context);
6aa8b732 3781 else if (is_pae(vcpu))
52fde8df 3782 r = paging32E_init_context(vcpu, context);
6aa8b732 3783 else
52fde8df 3784 r = paging32_init_context(vcpu, context);
a770f6f2 3785
2c9afa52 3786 vcpu->arch.mmu.base_role.nxe = is_nx(vcpu);
5b7e0102 3787 vcpu->arch.mmu.base_role.cr4_pae = !!is_pae(vcpu);
f43addd4 3788 vcpu->arch.mmu.base_role.cr0_wp = is_write_protection(vcpu);
411c588d
AK
3789 vcpu->arch.mmu.base_role.smep_andnot_wp
3790 = smep && !is_write_protection(vcpu);
52fde8df
JR
3791
3792 return r;
3793}
3794EXPORT_SYMBOL_GPL(kvm_init_shadow_mmu);
3795
3796static int init_kvm_softmmu(struct kvm_vcpu *vcpu)
3797{
14dfe855 3798 int r = kvm_init_shadow_mmu(vcpu, vcpu->arch.walk_mmu);
52fde8df 3799
14dfe855
JR
3800 vcpu->arch.walk_mmu->set_cr3 = kvm_x86_ops->set_cr3;
3801 vcpu->arch.walk_mmu->get_cr3 = get_cr3;
e4e517b4 3802 vcpu->arch.walk_mmu->get_pdptr = kvm_pdptr_read;
14dfe855 3803 vcpu->arch.walk_mmu->inject_page_fault = kvm_inject_page_fault;
a770f6f2
AK
3804
3805 return r;
6aa8b732
AK
3806}
3807
02f59dc9
JR
3808static int init_kvm_nested_mmu(struct kvm_vcpu *vcpu)
3809{
3810 struct kvm_mmu *g_context = &vcpu->arch.nested_mmu;
3811
3812 g_context->get_cr3 = get_cr3;
e4e517b4 3813 g_context->get_pdptr = kvm_pdptr_read;
02f59dc9
JR
3814 g_context->inject_page_fault = kvm_inject_page_fault;
3815
3816 /*
3817 * Note that arch.mmu.gva_to_gpa translates l2_gva to l1_gpa. The
3818 * translation of l2_gpa to l1_gpa addresses is done using the
3819 * arch.nested_mmu.gva_to_gpa function. Basically the gva_to_gpa
3820 * functions between mmu and nested_mmu are swapped.
3821 */
3822 if (!is_paging(vcpu)) {
2d48a985 3823 g_context->nx = false;
02f59dc9
JR
3824 g_context->root_level = 0;
3825 g_context->gva_to_gpa = nonpaging_gva_to_gpa_nested;
3826 } else if (is_long_mode(vcpu)) {
2d48a985 3827 g_context->nx = is_nx(vcpu);
02f59dc9 3828 g_context->root_level = PT64_ROOT_LEVEL;
4d6931c3 3829 reset_rsvds_bits_mask(vcpu, g_context);
02f59dc9
JR
3830 g_context->gva_to_gpa = paging64_gva_to_gpa_nested;
3831 } else if (is_pae(vcpu)) {
2d48a985 3832 g_context->nx = is_nx(vcpu);
02f59dc9 3833 g_context->root_level = PT32E_ROOT_LEVEL;
4d6931c3 3834 reset_rsvds_bits_mask(vcpu, g_context);
02f59dc9
JR
3835 g_context->gva_to_gpa = paging64_gva_to_gpa_nested;
3836 } else {
2d48a985 3837 g_context->nx = false;
02f59dc9 3838 g_context->root_level = PT32_ROOT_LEVEL;
4d6931c3 3839 reset_rsvds_bits_mask(vcpu, g_context);
02f59dc9
JR
3840 g_context->gva_to_gpa = paging32_gva_to_gpa_nested;
3841 }
3842
97d64b78 3843 update_permission_bitmask(vcpu, g_context);
6fd01b71 3844 update_last_pte_bitmap(vcpu, g_context);
97d64b78 3845
02f59dc9
JR
3846 return 0;
3847}
3848
fb72d167
JR
3849static int init_kvm_mmu(struct kvm_vcpu *vcpu)
3850{
02f59dc9
JR
3851 if (mmu_is_nested(vcpu))
3852 return init_kvm_nested_mmu(vcpu);
3853 else if (tdp_enabled)
fb72d167
JR
3854 return init_kvm_tdp_mmu(vcpu);
3855 else
3856 return init_kvm_softmmu(vcpu);
3857}
3858
6aa8b732
AK
3859static void destroy_kvm_mmu(struct kvm_vcpu *vcpu)
3860{
3861 ASSERT(vcpu);
62ad0755
SY
3862 if (VALID_PAGE(vcpu->arch.mmu.root_hpa))
3863 /* mmu.free() should set root_hpa = INVALID_PAGE */
ad312c7c 3864 vcpu->arch.mmu.free(vcpu);
6aa8b732
AK
3865}
3866
3867int kvm_mmu_reset_context(struct kvm_vcpu *vcpu)
17c3ba9d
AK
3868{
3869 destroy_kvm_mmu(vcpu);
f8f7e5ee 3870 return init_kvm_mmu(vcpu);
17c3ba9d 3871}
8668a3c4 3872EXPORT_SYMBOL_GPL(kvm_mmu_reset_context);
17c3ba9d
AK
3873
3874int kvm_mmu_load(struct kvm_vcpu *vcpu)
6aa8b732 3875{
714b93da
AK
3876 int r;
3877
e2dec939 3878 r = mmu_topup_memory_caches(vcpu);
17c3ba9d
AK
3879 if (r)
3880 goto out;
8986ecc0 3881 r = mmu_alloc_roots(vcpu);
e2858b4a 3882 kvm_mmu_sync_roots(vcpu);
8986ecc0
MT
3883 if (r)
3884 goto out;
3662cb1c 3885 /* set_cr3() should ensure TLB has been flushed */
f43addd4 3886 vcpu->arch.mmu.set_cr3(vcpu, vcpu->arch.mmu.root_hpa);
714b93da
AK
3887out:
3888 return r;
6aa8b732 3889}
17c3ba9d
AK
3890EXPORT_SYMBOL_GPL(kvm_mmu_load);
3891
3892void kvm_mmu_unload(struct kvm_vcpu *vcpu)
3893{
3894 mmu_free_roots(vcpu);
3895}
4b16184c 3896EXPORT_SYMBOL_GPL(kvm_mmu_unload);
6aa8b732 3897
0028425f 3898static void mmu_pte_write_new_pte(struct kvm_vcpu *vcpu,
7c562522
XG
3899 struct kvm_mmu_page *sp, u64 *spte,
3900 const void *new)
0028425f 3901{
30945387 3902 if (sp->role.level != PT_PAGE_TABLE_LEVEL) {
7e4e4056
JR
3903 ++vcpu->kvm->stat.mmu_pde_zapped;
3904 return;
30945387 3905 }
0028425f 3906
4cee5764 3907 ++vcpu->kvm->stat.mmu_pte_updated;
7c562522 3908 vcpu->arch.mmu.update_pte(vcpu, sp, spte, new);
0028425f
AK
3909}
3910
79539cec
AK
3911static bool need_remote_flush(u64 old, u64 new)
3912{
3913 if (!is_shadow_present_pte(old))
3914 return false;
3915 if (!is_shadow_present_pte(new))
3916 return true;
3917 if ((old ^ new) & PT64_BASE_ADDR_MASK)
3918 return true;
3919 old ^= PT64_NX_MASK;
3920 new ^= PT64_NX_MASK;
3921 return (old & ~new & PT64_PERM_MASK) != 0;
3922}
3923
0671a8e7
XG
3924static void mmu_pte_write_flush_tlb(struct kvm_vcpu *vcpu, bool zap_page,
3925 bool remote_flush, bool local_flush)
79539cec 3926{
0671a8e7
XG
3927 if (zap_page)
3928 return;
3929
3930 if (remote_flush)
79539cec 3931 kvm_flush_remote_tlbs(vcpu->kvm);
0671a8e7 3932 else if (local_flush)
79539cec
AK
3933 kvm_mmu_flush_tlb(vcpu);
3934}
3935
889e5cbc
XG
3936static u64 mmu_pte_write_fetch_gpte(struct kvm_vcpu *vcpu, gpa_t *gpa,
3937 const u8 *new, int *bytes)
da4a00f0 3938{
889e5cbc
XG
3939 u64 gentry;
3940 int r;
72016f3a 3941
72016f3a
AK
3942 /*
3943 * Assume that the pte write on a page table of the same type
49b26e26
XG
3944 * as the current vcpu paging mode since we update the sptes only
3945 * when they have the same mode.
72016f3a 3946 */
889e5cbc 3947 if (is_pae(vcpu) && *bytes == 4) {
72016f3a 3948 /* Handle a 32-bit guest writing two halves of a 64-bit gpte */
889e5cbc
XG
3949 *gpa &= ~(gpa_t)7;
3950 *bytes = 8;
116eb3d3 3951 r = kvm_read_guest(vcpu->kvm, *gpa, &gentry, 8);
72016f3a
AK
3952 if (r)
3953 gentry = 0;
08e850c6
AK
3954 new = (const u8 *)&gentry;
3955 }
3956
889e5cbc 3957 switch (*bytes) {
08e850c6
AK
3958 case 4:
3959 gentry = *(const u32 *)new;
3960 break;
3961 case 8:
3962 gentry = *(const u64 *)new;
3963 break;
3964 default:
3965 gentry = 0;
3966 break;
72016f3a
AK
3967 }
3968
889e5cbc
XG
3969 return gentry;
3970}
3971
3972/*
3973 * If we're seeing too many writes to a page, it may no longer be a page table,
3974 * or we may be forking, in which case it is better to unmap the page.
3975 */
a138fe75 3976static bool detect_write_flooding(struct kvm_mmu_page *sp)
889e5cbc 3977{
a30f47cb
XG
3978 /*
3979 * Skip write-flooding detected for the sp whose level is 1, because
3980 * it can become unsync, then the guest page is not write-protected.
3981 */
f71fa31f 3982 if (sp->role.level == PT_PAGE_TABLE_LEVEL)
a30f47cb 3983 return false;
3246af0e 3984
a30f47cb 3985 return ++sp->write_flooding_count >= 3;
889e5cbc
XG
3986}
3987
3988/*
3989 * Misaligned accesses are too much trouble to fix up; also, they usually
3990 * indicate a page is not used as a page table.
3991 */
3992static bool detect_write_misaligned(struct kvm_mmu_page *sp, gpa_t gpa,
3993 int bytes)
3994{
3995 unsigned offset, pte_size, misaligned;
3996
3997 pgprintk("misaligned: gpa %llx bytes %d role %x\n",
3998 gpa, bytes, sp->role.word);
3999
4000 offset = offset_in_page(gpa);
4001 pte_size = sp->role.cr4_pae ? 8 : 4;
5d9ca30e
XG
4002
4003 /*
4004 * Sometimes, the OS only writes the last one bytes to update status
4005 * bits, for example, in linux, andb instruction is used in clear_bit().
4006 */
4007 if (!(offset & (pte_size - 1)) && bytes == 1)
4008 return false;
4009
889e5cbc
XG
4010 misaligned = (offset ^ (offset + bytes - 1)) & ~(pte_size - 1);
4011 misaligned |= bytes < 4;
4012
4013 return misaligned;
4014}
4015
4016static u64 *get_written_sptes(struct kvm_mmu_page *sp, gpa_t gpa, int *nspte)
4017{
4018 unsigned page_offset, quadrant;
4019 u64 *spte;
4020 int level;
4021
4022 page_offset = offset_in_page(gpa);
4023 level = sp->role.level;
4024 *nspte = 1;
4025 if (!sp->role.cr4_pae) {
4026 page_offset <<= 1; /* 32->64 */
4027 /*
4028 * A 32-bit pde maps 4MB while the shadow pdes map
4029 * only 2MB. So we need to double the offset again
4030 * and zap two pdes instead of one.
4031 */
4032 if (level == PT32_ROOT_LEVEL) {
4033 page_offset &= ~7; /* kill rounding error */
4034 page_offset <<= 1;
4035 *nspte = 2;
4036 }
4037 quadrant = page_offset >> PAGE_SHIFT;
4038 page_offset &= ~PAGE_MASK;
4039 if (quadrant != sp->role.quadrant)
4040 return NULL;
4041 }
4042
4043 spte = &sp->spt[page_offset / sizeof(*spte)];
4044 return spte;
4045}
4046
4047void kvm_mmu_pte_write(struct kvm_vcpu *vcpu, gpa_t gpa,
4048 const u8 *new, int bytes)
4049{
4050 gfn_t gfn = gpa >> PAGE_SHIFT;
4051 union kvm_mmu_page_role mask = { .word = 0 };
4052 struct kvm_mmu_page *sp;
889e5cbc
XG
4053 LIST_HEAD(invalid_list);
4054 u64 entry, gentry, *spte;
4055 int npte;
a30f47cb 4056 bool remote_flush, local_flush, zap_page;
889e5cbc
XG
4057
4058 /*
4059 * If we don't have indirect shadow pages, it means no page is
4060 * write-protected, so we can exit simply.
4061 */
4062 if (!ACCESS_ONCE(vcpu->kvm->arch.indirect_shadow_pages))
4063 return;
4064
4065 zap_page = remote_flush = local_flush = false;
4066
4067 pgprintk("%s: gpa %llx bytes %d\n", __func__, gpa, bytes);
4068
4069 gentry = mmu_pte_write_fetch_gpte(vcpu, &gpa, new, &bytes);
4070
4071 /*
4072 * No need to care whether allocation memory is successful
4073 * or not since pte prefetch is skiped if it does not have
4074 * enough objects in the cache.
4075 */
4076 mmu_topup_memory_caches(vcpu);
4077
4078 spin_lock(&vcpu->kvm->mmu_lock);
4079 ++vcpu->kvm->stat.mmu_pte_write;
0375f7fa 4080 kvm_mmu_audit(vcpu, AUDIT_PRE_PTE_WRITE);
889e5cbc 4081
fa1de2bf 4082 mask.cr0_wp = mask.cr4_pae = mask.nxe = 1;
b67bfe0d 4083 for_each_gfn_indirect_valid_sp(vcpu->kvm, sp, gfn) {
a30f47cb 4084 if (detect_write_misaligned(sp, gpa, bytes) ||
a138fe75 4085 detect_write_flooding(sp)) {
0671a8e7 4086 zap_page |= !!kvm_mmu_prepare_zap_page(vcpu->kvm, sp,
f41d335a 4087 &invalid_list);
4cee5764 4088 ++vcpu->kvm->stat.mmu_flooded;
0e7bc4b9
AK
4089 continue;
4090 }
889e5cbc
XG
4091
4092 spte = get_written_sptes(sp, gpa, &npte);
4093 if (!spte)
4094 continue;
4095
0671a8e7 4096 local_flush = true;
ac1b714e 4097 while (npte--) {
79539cec 4098 entry = *spte;
38e3b2b2 4099 mmu_page_zap_pte(vcpu->kvm, sp, spte);
fa1de2bf
XG
4100 if (gentry &&
4101 !((sp->role.word ^ vcpu->arch.mmu.base_role.word)
f759e2b4 4102 & mask.word) && rmap_can_add(vcpu))
7c562522 4103 mmu_pte_write_new_pte(vcpu, sp, spte, &gentry);
9bb4f6b1 4104 if (need_remote_flush(entry, *spte))
0671a8e7 4105 remote_flush = true;
ac1b714e 4106 ++spte;
9b7a0325 4107 }
9b7a0325 4108 }
0671a8e7 4109 mmu_pte_write_flush_tlb(vcpu, zap_page, remote_flush, local_flush);
d98ba053 4110 kvm_mmu_commit_zap_page(vcpu->kvm, &invalid_list);
0375f7fa 4111 kvm_mmu_audit(vcpu, AUDIT_POST_PTE_WRITE);
aaee2c94 4112 spin_unlock(&vcpu->kvm->mmu_lock);
da4a00f0
AK
4113}
4114
a436036b
AK
4115int kvm_mmu_unprotect_page_virt(struct kvm_vcpu *vcpu, gva_t gva)
4116{
10589a46
MT
4117 gpa_t gpa;
4118 int r;
a436036b 4119
c5a78f2b 4120 if (vcpu->arch.mmu.direct_map)
60f24784
AK
4121 return 0;
4122
1871c602 4123 gpa = kvm_mmu_gva_to_gpa_read(vcpu, gva, NULL);
10589a46 4124
10589a46 4125 r = kvm_mmu_unprotect_page(vcpu->kvm, gpa >> PAGE_SHIFT);
1cb3f3ae 4126
10589a46 4127 return r;
a436036b 4128}
577bdc49 4129EXPORT_SYMBOL_GPL(kvm_mmu_unprotect_page_virt);
a436036b 4130
81f4f76b 4131static void make_mmu_pages_available(struct kvm_vcpu *vcpu)
ebeace86 4132{
d98ba053 4133 LIST_HEAD(invalid_list);
103ad25a 4134
81f4f76b
TY
4135 if (likely(kvm_mmu_available_pages(vcpu->kvm) >= KVM_MIN_FREE_MMU_PAGES))
4136 return;
4137
5da59607
TY
4138 while (kvm_mmu_available_pages(vcpu->kvm) < KVM_REFILL_PAGES) {
4139 if (!prepare_zap_oldest_mmu_page(vcpu->kvm, &invalid_list))
4140 break;
ebeace86 4141
4cee5764 4142 ++vcpu->kvm->stat.mmu_recycled;
ebeace86 4143 }
aa6bd187 4144 kvm_mmu_commit_zap_page(vcpu->kvm, &invalid_list);
ebeace86 4145}
ebeace86 4146
1cb3f3ae
XG
4147static bool is_mmio_page_fault(struct kvm_vcpu *vcpu, gva_t addr)
4148{
4149 if (vcpu->arch.mmu.direct_map || mmu_is_nested(vcpu))
4150 return vcpu_match_mmio_gpa(vcpu, addr);
4151
4152 return vcpu_match_mmio_gva(vcpu, addr);
4153}
4154
dc25e89e
AP
4155int kvm_mmu_page_fault(struct kvm_vcpu *vcpu, gva_t cr2, u32 error_code,
4156 void *insn, int insn_len)
3067714c 4157{
1cb3f3ae 4158 int r, emulation_type = EMULTYPE_RETRY;
3067714c
AK
4159 enum emulation_result er;
4160
56028d08 4161 r = vcpu->arch.mmu.page_fault(vcpu, cr2, error_code, false);
3067714c
AK
4162 if (r < 0)
4163 goto out;
4164
4165 if (!r) {
4166 r = 1;
4167 goto out;
4168 }
4169
1cb3f3ae
XG
4170 if (is_mmio_page_fault(vcpu, cr2))
4171 emulation_type = 0;
4172
4173 er = x86_emulate_instruction(vcpu, cr2, emulation_type, insn, insn_len);
3067714c
AK
4174
4175 switch (er) {
4176 case EMULATE_DONE:
4177 return 1;
4178 case EMULATE_DO_MMIO:
4179 ++vcpu->stat.mmio_exits;
6d77dbfc 4180 /* fall through */
3067714c 4181 case EMULATE_FAIL:
3f5d18a9 4182 return 0;
3067714c
AK
4183 default:
4184 BUG();
4185 }
4186out:
3067714c
AK
4187 return r;
4188}
4189EXPORT_SYMBOL_GPL(kvm_mmu_page_fault);
4190
a7052897
MT
4191void kvm_mmu_invlpg(struct kvm_vcpu *vcpu, gva_t gva)
4192{
a7052897 4193 vcpu->arch.mmu.invlpg(vcpu, gva);
a7052897
MT
4194 kvm_mmu_flush_tlb(vcpu);
4195 ++vcpu->stat.invlpg;
4196}
4197EXPORT_SYMBOL_GPL(kvm_mmu_invlpg);
4198
18552672
JR
4199void kvm_enable_tdp(void)
4200{
4201 tdp_enabled = true;
4202}
4203EXPORT_SYMBOL_GPL(kvm_enable_tdp);
4204
5f4cb662
JR
4205void kvm_disable_tdp(void)
4206{
4207 tdp_enabled = false;
4208}
4209EXPORT_SYMBOL_GPL(kvm_disable_tdp);
4210
6aa8b732
AK
4211static void free_mmu_pages(struct kvm_vcpu *vcpu)
4212{
ad312c7c 4213 free_page((unsigned long)vcpu->arch.mmu.pae_root);
81407ca5
JR
4214 if (vcpu->arch.mmu.lm_root != NULL)
4215 free_page((unsigned long)vcpu->arch.mmu.lm_root);
6aa8b732
AK
4216}
4217
4218static int alloc_mmu_pages(struct kvm_vcpu *vcpu)
4219{
17ac10ad 4220 struct page *page;
6aa8b732
AK
4221 int i;
4222
4223 ASSERT(vcpu);
4224
17ac10ad
AK
4225 /*
4226 * When emulating 32-bit mode, cr3 is only 32 bits even on x86_64.
4227 * Therefore we need to allocate shadow page tables in the first
4228 * 4GB of memory, which happens to fit the DMA32 zone.
4229 */
4230 page = alloc_page(GFP_KERNEL | __GFP_DMA32);
4231 if (!page)
d7fa6ab2
WY
4232 return -ENOMEM;
4233
ad312c7c 4234 vcpu->arch.mmu.pae_root = page_address(page);
17ac10ad 4235 for (i = 0; i < 4; ++i)
ad312c7c 4236 vcpu->arch.mmu.pae_root[i] = INVALID_PAGE;
17ac10ad 4237
6aa8b732 4238 return 0;
6aa8b732
AK
4239}
4240
8018c27b 4241int kvm_mmu_create(struct kvm_vcpu *vcpu)
6aa8b732 4242{
6aa8b732 4243 ASSERT(vcpu);
e459e322
XG
4244
4245 vcpu->arch.walk_mmu = &vcpu->arch.mmu;
4246 vcpu->arch.mmu.root_hpa = INVALID_PAGE;
4247 vcpu->arch.mmu.translate_gpa = translate_gpa;
4248 vcpu->arch.nested_mmu.translate_gpa = translate_nested_gpa;
6aa8b732 4249
8018c27b
IM
4250 return alloc_mmu_pages(vcpu);
4251}
6aa8b732 4252
8018c27b
IM
4253int kvm_mmu_setup(struct kvm_vcpu *vcpu)
4254{
4255 ASSERT(vcpu);
ad312c7c 4256 ASSERT(!VALID_PAGE(vcpu->arch.mmu.root_hpa));
2c264957 4257
8018c27b 4258 return init_kvm_mmu(vcpu);
6aa8b732
AK
4259}
4260
90cb0529 4261void kvm_mmu_slot_remove_write_access(struct kvm *kvm, int slot)
6aa8b732 4262{
b99db1d3
TY
4263 struct kvm_memory_slot *memslot;
4264 gfn_t last_gfn;
4265 int i;
6aa8b732 4266
b99db1d3
TY
4267 memslot = id_to_memslot(kvm->memslots, slot);
4268 last_gfn = memslot->base_gfn + memslot->npages - 1;
6aa8b732 4269
9d1beefb
TY
4270 spin_lock(&kvm->mmu_lock);
4271
b99db1d3
TY
4272 for (i = PT_PAGE_TABLE_LEVEL;
4273 i < PT_PAGE_TABLE_LEVEL + KVM_NR_PAGE_SIZES; ++i) {
4274 unsigned long *rmapp;
4275 unsigned long last_index, index;
6aa8b732 4276
b99db1d3
TY
4277 rmapp = memslot->arch.rmap[i - PT_PAGE_TABLE_LEVEL];
4278 last_index = gfn_to_index(last_gfn, memslot->base_gfn, i);
da8dc75f 4279
b99db1d3
TY
4280 for (index = 0; index <= last_index; ++index, ++rmapp) {
4281 if (*rmapp)
4282 __rmap_write_protect(kvm, rmapp, false);
6b81b05e
TY
4283
4284 if (need_resched() || spin_needbreak(&kvm->mmu_lock)) {
4285 kvm_flush_remote_tlbs(kvm);
4286 cond_resched_lock(&kvm->mmu_lock);
4287 }
8234b22e 4288 }
6aa8b732 4289 }
b99db1d3 4290
171d595d 4291 kvm_flush_remote_tlbs(kvm);
9d1beefb 4292 spin_unlock(&kvm->mmu_lock);
6aa8b732 4293}
37a7d8b0 4294
e7d11c7a 4295#define BATCH_ZAP_PAGES 10
5304b8d3
XG
4296static void kvm_zap_obsolete_pages(struct kvm *kvm)
4297{
4298 struct kvm_mmu_page *sp, *node;
e7d11c7a 4299 int batch = 0;
5304b8d3
XG
4300
4301restart:
4302 list_for_each_entry_safe_reverse(sp, node,
4303 &kvm->arch.active_mmu_pages, link) {
e7d11c7a
XG
4304 int ret;
4305
5304b8d3
XG
4306 /*
4307 * No obsolete page exists before new created page since
4308 * active_mmu_pages is the FIFO list.
4309 */
4310 if (!is_obsolete_sp(kvm, sp))
4311 break;
4312
4313 /*
5304b8d3
XG
4314 * Since we are reversely walking the list and the invalid
4315 * list will be moved to the head, skip the invalid page
4316 * can help us to avoid the infinity list walking.
4317 */
4318 if (sp->role.invalid)
4319 continue;
4320
f34d251d
XG
4321 /*
4322 * Need not flush tlb since we only zap the sp with invalid
4323 * generation number.
4324 */
e7d11c7a 4325 if (batch >= BATCH_ZAP_PAGES &&
f34d251d 4326 cond_resched_lock(&kvm->mmu_lock)) {
e7d11c7a 4327 batch = 0;
5304b8d3
XG
4328 goto restart;
4329 }
4330
365c8868
XG
4331 ret = kvm_mmu_prepare_zap_page(kvm, sp,
4332 &kvm->arch.zapped_obsolete_pages);
e7d11c7a
XG
4333 batch += ret;
4334
4335 if (ret)
5304b8d3
XG
4336 goto restart;
4337 }
4338
f34d251d
XG
4339 /*
4340 * Should flush tlb before free page tables since lockless-walking
4341 * may use the pages.
4342 */
365c8868 4343 kvm_mmu_commit_zap_page(kvm, &kvm->arch.zapped_obsolete_pages);
5304b8d3
XG
4344}
4345
4346/*
4347 * Fast invalidate all shadow pages and use lock-break technique
4348 * to zap obsolete pages.
4349 *
4350 * It's required when memslot is being deleted or VM is being
4351 * destroyed, in these cases, we should ensure that KVM MMU does
4352 * not use any resource of the being-deleted slot or all slots
4353 * after calling the function.
4354 */
4355void kvm_mmu_invalidate_zap_all_pages(struct kvm *kvm)
4356{
4357 spin_lock(&kvm->mmu_lock);
35006126 4358 trace_kvm_mmu_invalidate_zap_all_pages(kvm);
5304b8d3
XG
4359 kvm->arch.mmu_valid_gen++;
4360
f34d251d
XG
4361 /*
4362 * Notify all vcpus to reload its shadow page table
4363 * and flush TLB. Then all vcpus will switch to new
4364 * shadow page table with the new mmu_valid_gen.
4365 *
4366 * Note: we should do this under the protection of
4367 * mmu-lock, otherwise, vcpu would purge shadow page
4368 * but miss tlb flush.
4369 */
4370 kvm_reload_remote_mmus(kvm);
4371
5304b8d3
XG
4372 kvm_zap_obsolete_pages(kvm);
4373 spin_unlock(&kvm->mmu_lock);
4374}
4375
365c8868
XG
4376static bool kvm_has_zapped_obsolete_pages(struct kvm *kvm)
4377{
4378 return unlikely(!list_empty_careful(&kvm->arch.zapped_obsolete_pages));
4379}
4380
f8f55942
XG
4381void kvm_mmu_invalidate_mmio_sptes(struct kvm *kvm)
4382{
4383 /*
4384 * The very rare case: if the generation-number is round,
4385 * zap all shadow pages.
4386 *
4387 * The max value is MMIO_MAX_GEN - 1 since it is not called
4388 * when mark memslot invalid.
4389 */
4390 if (unlikely(kvm_current_mmio_generation(kvm) >= (MMIO_MAX_GEN - 1)))
a8eca9dc 4391 kvm_mmu_invalidate_zap_all_pages(kvm);
f8f55942
XG
4392}
4393
1495f230 4394static int mmu_shrink(struct shrinker *shrink, struct shrink_control *sc)
3ee16c81
IE
4395{
4396 struct kvm *kvm;
1495f230 4397 int nr_to_scan = sc->nr_to_scan;
45221ab6
DH
4398
4399 if (nr_to_scan == 0)
4400 goto out;
3ee16c81 4401
e935b837 4402 raw_spin_lock(&kvm_lock);
3ee16c81
IE
4403
4404 list_for_each_entry(kvm, &vm_list, vm_list) {
3d56cbdf 4405 int idx;
d98ba053 4406 LIST_HEAD(invalid_list);
3ee16c81 4407
35f2d16b
TY
4408 /*
4409 * Never scan more than sc->nr_to_scan VM instances.
4410 * Will not hit this condition practically since we do not try
4411 * to shrink more than one VM and it is very unlikely to see
4412 * !n_used_mmu_pages so many times.
4413 */
4414 if (!nr_to_scan--)
4415 break;
19526396
GN
4416 /*
4417 * n_used_mmu_pages is accessed without holding kvm->mmu_lock
4418 * here. We may skip a VM instance errorneosly, but we do not
4419 * want to shrink a VM that only started to populate its MMU
4420 * anyway.
4421 */
365c8868
XG
4422 if (!kvm->arch.n_used_mmu_pages &&
4423 !kvm_has_zapped_obsolete_pages(kvm))
19526396 4424 continue;
19526396 4425
f656ce01 4426 idx = srcu_read_lock(&kvm->srcu);
3ee16c81 4427 spin_lock(&kvm->mmu_lock);
3ee16c81 4428
365c8868
XG
4429 if (kvm_has_zapped_obsolete_pages(kvm)) {
4430 kvm_mmu_commit_zap_page(kvm,
4431 &kvm->arch.zapped_obsolete_pages);
4432 goto unlock;
4433 }
4434
5da59607 4435 prepare_zap_oldest_mmu_page(kvm, &invalid_list);
d98ba053 4436 kvm_mmu_commit_zap_page(kvm, &invalid_list);
19526396 4437
365c8868 4438unlock:
3ee16c81 4439 spin_unlock(&kvm->mmu_lock);
f656ce01 4440 srcu_read_unlock(&kvm->srcu, idx);
19526396
GN
4441
4442 list_move_tail(&kvm->vm_list, &vm_list);
4443 break;
3ee16c81 4444 }
3ee16c81 4445
e935b837 4446 raw_spin_unlock(&kvm_lock);
3ee16c81 4447
45221ab6
DH
4448out:
4449 return percpu_counter_read_positive(&kvm_total_used_mmu_pages);
3ee16c81
IE
4450}
4451
4452static struct shrinker mmu_shrinker = {
4453 .shrink = mmu_shrink,
4454 .seeks = DEFAULT_SEEKS * 10,
4455};
4456
2ddfd20e 4457static void mmu_destroy_caches(void)
b5a33a75 4458{
53c07b18
XG
4459 if (pte_list_desc_cache)
4460 kmem_cache_destroy(pte_list_desc_cache);
d3d25b04
AK
4461 if (mmu_page_header_cache)
4462 kmem_cache_destroy(mmu_page_header_cache);
b5a33a75
AK
4463}
4464
4465int kvm_mmu_module_init(void)
4466{
53c07b18
XG
4467 pte_list_desc_cache = kmem_cache_create("pte_list_desc",
4468 sizeof(struct pte_list_desc),
20c2df83 4469 0, 0, NULL);
53c07b18 4470 if (!pte_list_desc_cache)
b5a33a75
AK
4471 goto nomem;
4472
d3d25b04
AK
4473 mmu_page_header_cache = kmem_cache_create("kvm_mmu_page_header",
4474 sizeof(struct kvm_mmu_page),
20c2df83 4475 0, 0, NULL);
d3d25b04
AK
4476 if (!mmu_page_header_cache)
4477 goto nomem;
4478
45bf21a8
WY
4479 if (percpu_counter_init(&kvm_total_used_mmu_pages, 0))
4480 goto nomem;
4481
3ee16c81
IE
4482 register_shrinker(&mmu_shrinker);
4483
b5a33a75
AK
4484 return 0;
4485
4486nomem:
3ee16c81 4487 mmu_destroy_caches();
b5a33a75
AK
4488 return -ENOMEM;
4489}
4490
3ad82a7e
ZX
4491/*
4492 * Caculate mmu pages needed for kvm.
4493 */
4494unsigned int kvm_mmu_calculate_mmu_pages(struct kvm *kvm)
4495{
3ad82a7e
ZX
4496 unsigned int nr_mmu_pages;
4497 unsigned int nr_pages = 0;
bc6678a3 4498 struct kvm_memslots *slots;
be6ba0f0 4499 struct kvm_memory_slot *memslot;
3ad82a7e 4500
90d83dc3
LJ
4501 slots = kvm_memslots(kvm);
4502
be6ba0f0
XG
4503 kvm_for_each_memslot(memslot, slots)
4504 nr_pages += memslot->npages;
3ad82a7e
ZX
4505
4506 nr_mmu_pages = nr_pages * KVM_PERMILLE_MMU_PAGES / 1000;
4507 nr_mmu_pages = max(nr_mmu_pages,
4508 (unsigned int) KVM_MIN_ALLOC_MMU_PAGES);
4509
4510 return nr_mmu_pages;
4511}
4512
94d8b056
MT
4513int kvm_mmu_get_spte_hierarchy(struct kvm_vcpu *vcpu, u64 addr, u64 sptes[4])
4514{
4515 struct kvm_shadow_walk_iterator iterator;
c2a2ac2b 4516 u64 spte;
94d8b056
MT
4517 int nr_sptes = 0;
4518
c2a2ac2b
XG
4519 walk_shadow_page_lockless_begin(vcpu);
4520 for_each_shadow_entry_lockless(vcpu, addr, iterator, spte) {
4521 sptes[iterator.level-1] = spte;
94d8b056 4522 nr_sptes++;
c2a2ac2b 4523 if (!is_shadow_present_pte(spte))
94d8b056
MT
4524 break;
4525 }
c2a2ac2b 4526 walk_shadow_page_lockless_end(vcpu);
94d8b056
MT
4527
4528 return nr_sptes;
4529}
4530EXPORT_SYMBOL_GPL(kvm_mmu_get_spte_hierarchy);
4531
c42fffe3
XG
4532void kvm_mmu_destroy(struct kvm_vcpu *vcpu)
4533{
4534 ASSERT(vcpu);
4535
4536 destroy_kvm_mmu(vcpu);
4537 free_mmu_pages(vcpu);
4538 mmu_free_memory_caches(vcpu);
b034cf01
XG
4539}
4540
b034cf01
XG
4541void kvm_mmu_module_exit(void)
4542{
4543 mmu_destroy_caches();
4544 percpu_counter_destroy(&kvm_total_used_mmu_pages);
4545 unregister_shrinker(&mmu_shrinker);
c42fffe3
XG
4546 mmu_audit_disable();
4547}