]> git.proxmox.com Git - mirror_ubuntu-bionic-kernel.git/blame - arch/x86/kvm/mmu.c
KVM: MMU: Use list_for_each_entry_safe in kvm_mmu_commit_zap_page()
[mirror_ubuntu-bionic-kernel.git] / arch / x86 / kvm / mmu.c
CommitLineData
6aa8b732
AK
1/*
2 * Kernel-based Virtual Machine driver for Linux
3 *
4 * This module enables machines with Intel VT-x extensions to run virtual
5 * machines without emulation or binary translation.
6 *
7 * MMU support
8 *
9 * Copyright (C) 2006 Qumranet, Inc.
9611c187 10 * Copyright 2010 Red Hat, Inc. and/or its affiliates.
6aa8b732
AK
11 *
12 * Authors:
13 * Yaniv Kamay <yaniv@qumranet.com>
14 * Avi Kivity <avi@qumranet.com>
15 *
16 * This work is licensed under the terms of the GNU GPL, version 2. See
17 * the COPYING file in the top-level directory.
18 *
19 */
e495606d 20
af585b92 21#include "irq.h"
1d737c8a 22#include "mmu.h"
836a1b3c 23#include "x86.h"
6de4f3ad 24#include "kvm_cache_regs.h"
e495606d 25
edf88417 26#include <linux/kvm_host.h>
6aa8b732
AK
27#include <linux/types.h>
28#include <linux/string.h>
6aa8b732
AK
29#include <linux/mm.h>
30#include <linux/highmem.h>
31#include <linux/module.h>
448353ca 32#include <linux/swap.h>
05da4558 33#include <linux/hugetlb.h>
2f333bcb 34#include <linux/compiler.h>
bc6678a3 35#include <linux/srcu.h>
5a0e3ad6 36#include <linux/slab.h>
bf998156 37#include <linux/uaccess.h>
6aa8b732 38
e495606d
AK
39#include <asm/page.h>
40#include <asm/cmpxchg.h>
4e542370 41#include <asm/io.h>
13673a90 42#include <asm/vmx.h>
6aa8b732 43
18552672
JR
44/*
45 * When setting this variable to true it enables Two-Dimensional-Paging
46 * where the hardware walks 2 page tables:
47 * 1. the guest-virtual to guest-physical
48 * 2. while doing 1. it walks guest-physical to host-physical
49 * If the hardware supports that we don't need to do shadow paging.
50 */
2f333bcb 51bool tdp_enabled = false;
18552672 52
8b1fe17c
XG
53enum {
54 AUDIT_PRE_PAGE_FAULT,
55 AUDIT_POST_PAGE_FAULT,
56 AUDIT_PRE_PTE_WRITE,
6903074c
XG
57 AUDIT_POST_PTE_WRITE,
58 AUDIT_PRE_SYNC,
59 AUDIT_POST_SYNC
8b1fe17c 60};
37a7d8b0 61
8b1fe17c 62#undef MMU_DEBUG
37a7d8b0
AK
63
64#ifdef MMU_DEBUG
65
66#define pgprintk(x...) do { if (dbg) printk(x); } while (0)
67#define rmap_printk(x...) do { if (dbg) printk(x); } while (0)
68
69#else
70
71#define pgprintk(x...) do { } while (0)
72#define rmap_printk(x...) do { } while (0)
73
74#endif
75
8b1fe17c 76#ifdef MMU_DEBUG
476bc001 77static bool dbg = 0;
6ada8cca 78module_param(dbg, bool, 0644);
37a7d8b0 79#endif
6aa8b732 80
d6c69ee9
YD
81#ifndef MMU_DEBUG
82#define ASSERT(x) do { } while (0)
83#else
6aa8b732
AK
84#define ASSERT(x) \
85 if (!(x)) { \
86 printk(KERN_WARNING "assertion failed %s:%d: %s\n", \
87 __FILE__, __LINE__, #x); \
88 }
d6c69ee9 89#endif
6aa8b732 90
957ed9ef
XG
91#define PTE_PREFETCH_NUM 8
92
00763e41 93#define PT_FIRST_AVAIL_BITS_SHIFT 10
6aa8b732
AK
94#define PT64_SECOND_AVAIL_BITS_SHIFT 52
95
6aa8b732
AK
96#define PT64_LEVEL_BITS 9
97
98#define PT64_LEVEL_SHIFT(level) \
d77c26fc 99 (PAGE_SHIFT + (level - 1) * PT64_LEVEL_BITS)
6aa8b732 100
6aa8b732
AK
101#define PT64_INDEX(address, level)\
102 (((address) >> PT64_LEVEL_SHIFT(level)) & ((1 << PT64_LEVEL_BITS) - 1))
103
104
105#define PT32_LEVEL_BITS 10
106
107#define PT32_LEVEL_SHIFT(level) \
d77c26fc 108 (PAGE_SHIFT + (level - 1) * PT32_LEVEL_BITS)
6aa8b732 109
e04da980
JR
110#define PT32_LVL_OFFSET_MASK(level) \
111 (PT32_BASE_ADDR_MASK & ((1ULL << (PAGE_SHIFT + (((level) - 1) \
112 * PT32_LEVEL_BITS))) - 1))
6aa8b732
AK
113
114#define PT32_INDEX(address, level)\
115 (((address) >> PT32_LEVEL_SHIFT(level)) & ((1 << PT32_LEVEL_BITS) - 1))
116
117
27aba766 118#define PT64_BASE_ADDR_MASK (((1ULL << 52) - 1) & ~(u64)(PAGE_SIZE-1))
6aa8b732
AK
119#define PT64_DIR_BASE_ADDR_MASK \
120 (PT64_BASE_ADDR_MASK & ~((1ULL << (PAGE_SHIFT + PT64_LEVEL_BITS)) - 1))
e04da980
JR
121#define PT64_LVL_ADDR_MASK(level) \
122 (PT64_BASE_ADDR_MASK & ~((1ULL << (PAGE_SHIFT + (((level) - 1) \
123 * PT64_LEVEL_BITS))) - 1))
124#define PT64_LVL_OFFSET_MASK(level) \
125 (PT64_BASE_ADDR_MASK & ((1ULL << (PAGE_SHIFT + (((level) - 1) \
126 * PT64_LEVEL_BITS))) - 1))
6aa8b732
AK
127
128#define PT32_BASE_ADDR_MASK PAGE_MASK
129#define PT32_DIR_BASE_ADDR_MASK \
130 (PAGE_MASK & ~((1ULL << (PAGE_SHIFT + PT32_LEVEL_BITS)) - 1))
e04da980
JR
131#define PT32_LVL_ADDR_MASK(level) \
132 (PAGE_MASK & ~((1ULL << (PAGE_SHIFT + (((level) - 1) \
133 * PT32_LEVEL_BITS))) - 1))
6aa8b732 134
79539cec
AK
135#define PT64_PERM_MASK (PT_PRESENT_MASK | PT_WRITABLE_MASK | PT_USER_MASK \
136 | PT64_NX_MASK)
6aa8b732 137
fe135d2c
AK
138#define ACC_EXEC_MASK 1
139#define ACC_WRITE_MASK PT_WRITABLE_MASK
140#define ACC_USER_MASK PT_USER_MASK
141#define ACC_ALL (ACC_EXEC_MASK | ACC_WRITE_MASK | ACC_USER_MASK)
142
90bb6fc5
AK
143#include <trace/events/kvm.h>
144
07420171
AK
145#define CREATE_TRACE_POINTS
146#include "mmutrace.h"
147
49fde340
XG
148#define SPTE_HOST_WRITEABLE (1ULL << PT_FIRST_AVAIL_BITS_SHIFT)
149#define SPTE_MMU_WRITEABLE (1ULL << (PT_FIRST_AVAIL_BITS_SHIFT + 1))
1403283a 150
135f8c2b
AK
151#define SHADOW_PT_INDEX(addr, level) PT64_INDEX(addr, level)
152
220f773a
TY
153/* make pte_list_desc fit well in cache line */
154#define PTE_LIST_EXT 3
155
53c07b18
XG
156struct pte_list_desc {
157 u64 *sptes[PTE_LIST_EXT];
158 struct pte_list_desc *more;
cd4a4e53
AK
159};
160
2d11123a
AK
161struct kvm_shadow_walk_iterator {
162 u64 addr;
163 hpa_t shadow_addr;
2d11123a 164 u64 *sptep;
dd3bfd59 165 int level;
2d11123a
AK
166 unsigned index;
167};
168
169#define for_each_shadow_entry(_vcpu, _addr, _walker) \
170 for (shadow_walk_init(&(_walker), _vcpu, _addr); \
171 shadow_walk_okay(&(_walker)); \
172 shadow_walk_next(&(_walker)))
173
c2a2ac2b
XG
174#define for_each_shadow_entry_lockless(_vcpu, _addr, _walker, spte) \
175 for (shadow_walk_init(&(_walker), _vcpu, _addr); \
176 shadow_walk_okay(&(_walker)) && \
177 ({ spte = mmu_spte_get_lockless(_walker.sptep); 1; }); \
178 __shadow_walk_next(&(_walker), spte))
179
53c07b18 180static struct kmem_cache *pte_list_desc_cache;
d3d25b04 181static struct kmem_cache *mmu_page_header_cache;
45221ab6 182static struct percpu_counter kvm_total_used_mmu_pages;
b5a33a75 183
7b52345e
SY
184static u64 __read_mostly shadow_nx_mask;
185static u64 __read_mostly shadow_x_mask; /* mutual exclusive with nx_mask */
186static u64 __read_mostly shadow_user_mask;
187static u64 __read_mostly shadow_accessed_mask;
188static u64 __read_mostly shadow_dirty_mask;
ce88decf
XG
189static u64 __read_mostly shadow_mmio_mask;
190
191static void mmu_spte_set(u64 *sptep, u64 spte);
e676505a 192static void mmu_free_roots(struct kvm_vcpu *vcpu);
ce88decf
XG
193
194void kvm_mmu_set_mmio_spte_mask(u64 mmio_mask)
195{
196 shadow_mmio_mask = mmio_mask;
197}
198EXPORT_SYMBOL_GPL(kvm_mmu_set_mmio_spte_mask);
199
200static void mark_mmio_spte(u64 *sptep, u64 gfn, unsigned access)
201{
202 access &= ACC_WRITE_MASK | ACC_USER_MASK;
203
4f022648 204 trace_mark_mmio_spte(sptep, gfn, access);
ce88decf
XG
205 mmu_spte_set(sptep, shadow_mmio_mask | access | gfn << PAGE_SHIFT);
206}
207
208static bool is_mmio_spte(u64 spte)
209{
210 return (spte & shadow_mmio_mask) == shadow_mmio_mask;
211}
212
213static gfn_t get_mmio_spte_gfn(u64 spte)
214{
215 return (spte & ~shadow_mmio_mask) >> PAGE_SHIFT;
216}
217
218static unsigned get_mmio_spte_access(u64 spte)
219{
220 return (spte & ~shadow_mmio_mask) & ~PAGE_MASK;
221}
222
223static bool set_mmio_spte(u64 *sptep, gfn_t gfn, pfn_t pfn, unsigned access)
224{
225 if (unlikely(is_noslot_pfn(pfn))) {
226 mark_mmio_spte(sptep, gfn, access);
227 return true;
228 }
229
230 return false;
231}
c7addb90 232
82725b20
DE
233static inline u64 rsvd_bits(int s, int e)
234{
235 return ((1ULL << (e - s + 1)) - 1) << s;
236}
237
7b52345e 238void kvm_mmu_set_mask_ptes(u64 user_mask, u64 accessed_mask,
4b12f0de 239 u64 dirty_mask, u64 nx_mask, u64 x_mask)
7b52345e
SY
240{
241 shadow_user_mask = user_mask;
242 shadow_accessed_mask = accessed_mask;
243 shadow_dirty_mask = dirty_mask;
244 shadow_nx_mask = nx_mask;
245 shadow_x_mask = x_mask;
246}
247EXPORT_SYMBOL_GPL(kvm_mmu_set_mask_ptes);
248
6aa8b732
AK
249static int is_cpuid_PSE36(void)
250{
251 return 1;
252}
253
73b1087e
AK
254static int is_nx(struct kvm_vcpu *vcpu)
255{
f6801dff 256 return vcpu->arch.efer & EFER_NX;
73b1087e
AK
257}
258
c7addb90
AK
259static int is_shadow_present_pte(u64 pte)
260{
ce88decf 261 return pte & PT_PRESENT_MASK && !is_mmio_spte(pte);
c7addb90
AK
262}
263
05da4558
MT
264static int is_large_pte(u64 pte)
265{
266 return pte & PT_PAGE_SIZE_MASK;
267}
268
43a3795a 269static int is_dirty_gpte(unsigned long pte)
e3c5e7ec 270{
439e218a 271 return pte & PT_DIRTY_MASK;
e3c5e7ec
AK
272}
273
43a3795a 274static int is_rmap_spte(u64 pte)
cd4a4e53 275{
4b1a80fa 276 return is_shadow_present_pte(pte);
cd4a4e53
AK
277}
278
776e6633
MT
279static int is_last_spte(u64 pte, int level)
280{
281 if (level == PT_PAGE_TABLE_LEVEL)
282 return 1;
852e3c19 283 if (is_large_pte(pte))
776e6633
MT
284 return 1;
285 return 0;
286}
287
35149e21 288static pfn_t spte_to_pfn(u64 pte)
0b49ea86 289{
35149e21 290 return (pte & PT64_BASE_ADDR_MASK) >> PAGE_SHIFT;
0b49ea86
AK
291}
292
da928521
AK
293static gfn_t pse36_gfn_delta(u32 gpte)
294{
295 int shift = 32 - PT32_DIR_PSE36_SHIFT - PAGE_SHIFT;
296
297 return (gpte & PT32_DIR_PSE36_MASK) << shift;
298}
299
603e0651 300#ifdef CONFIG_X86_64
d555c333 301static void __set_spte(u64 *sptep, u64 spte)
e663ee64 302{
603e0651 303 *sptep = spte;
e663ee64
AK
304}
305
603e0651 306static void __update_clear_spte_fast(u64 *sptep, u64 spte)
a9221dd5 307{
603e0651
XG
308 *sptep = spte;
309}
310
311static u64 __update_clear_spte_slow(u64 *sptep, u64 spte)
312{
313 return xchg(sptep, spte);
314}
c2a2ac2b
XG
315
316static u64 __get_spte_lockless(u64 *sptep)
317{
318 return ACCESS_ONCE(*sptep);
319}
ce88decf
XG
320
321static bool __check_direct_spte_mmio_pf(u64 spte)
322{
323 /* It is valid if the spte is zapped. */
324 return spte == 0ull;
325}
a9221dd5 326#else
603e0651
XG
327union split_spte {
328 struct {
329 u32 spte_low;
330 u32 spte_high;
331 };
332 u64 spte;
333};
a9221dd5 334
c2a2ac2b
XG
335static void count_spte_clear(u64 *sptep, u64 spte)
336{
337 struct kvm_mmu_page *sp = page_header(__pa(sptep));
338
339 if (is_shadow_present_pte(spte))
340 return;
341
342 /* Ensure the spte is completely set before we increase the count */
343 smp_wmb();
344 sp->clear_spte_count++;
345}
346
603e0651
XG
347static void __set_spte(u64 *sptep, u64 spte)
348{
349 union split_spte *ssptep, sspte;
a9221dd5 350
603e0651
XG
351 ssptep = (union split_spte *)sptep;
352 sspte = (union split_spte)spte;
353
354 ssptep->spte_high = sspte.spte_high;
355
356 /*
357 * If we map the spte from nonpresent to present, We should store
358 * the high bits firstly, then set present bit, so cpu can not
359 * fetch this spte while we are setting the spte.
360 */
361 smp_wmb();
362
363 ssptep->spte_low = sspte.spte_low;
a9221dd5
AK
364}
365
603e0651
XG
366static void __update_clear_spte_fast(u64 *sptep, u64 spte)
367{
368 union split_spte *ssptep, sspte;
369
370 ssptep = (union split_spte *)sptep;
371 sspte = (union split_spte)spte;
372
373 ssptep->spte_low = sspte.spte_low;
374
375 /*
376 * If we map the spte from present to nonpresent, we should clear
377 * present bit firstly to avoid vcpu fetch the old high bits.
378 */
379 smp_wmb();
380
381 ssptep->spte_high = sspte.spte_high;
c2a2ac2b 382 count_spte_clear(sptep, spte);
603e0651
XG
383}
384
385static u64 __update_clear_spte_slow(u64 *sptep, u64 spte)
386{
387 union split_spte *ssptep, sspte, orig;
388
389 ssptep = (union split_spte *)sptep;
390 sspte = (union split_spte)spte;
391
392 /* xchg acts as a barrier before the setting of the high bits */
393 orig.spte_low = xchg(&ssptep->spte_low, sspte.spte_low);
41bc3186
ZJ
394 orig.spte_high = ssptep->spte_high;
395 ssptep->spte_high = sspte.spte_high;
c2a2ac2b 396 count_spte_clear(sptep, spte);
603e0651
XG
397
398 return orig.spte;
399}
c2a2ac2b
XG
400
401/*
402 * The idea using the light way get the spte on x86_32 guest is from
403 * gup_get_pte(arch/x86/mm/gup.c).
404 * The difference is we can not catch the spte tlb flush if we leave
405 * guest mode, so we emulate it by increase clear_spte_count when spte
406 * is cleared.
407 */
408static u64 __get_spte_lockless(u64 *sptep)
409{
410 struct kvm_mmu_page *sp = page_header(__pa(sptep));
411 union split_spte spte, *orig = (union split_spte *)sptep;
412 int count;
413
414retry:
415 count = sp->clear_spte_count;
416 smp_rmb();
417
418 spte.spte_low = orig->spte_low;
419 smp_rmb();
420
421 spte.spte_high = orig->spte_high;
422 smp_rmb();
423
424 if (unlikely(spte.spte_low != orig->spte_low ||
425 count != sp->clear_spte_count))
426 goto retry;
427
428 return spte.spte;
429}
ce88decf
XG
430
431static bool __check_direct_spte_mmio_pf(u64 spte)
432{
433 union split_spte sspte = (union split_spte)spte;
434 u32 high_mmio_mask = shadow_mmio_mask >> 32;
435
436 /* It is valid if the spte is zapped. */
437 if (spte == 0ull)
438 return true;
439
440 /* It is valid if the spte is being zapped. */
441 if (sspte.spte_low == 0ull &&
442 (sspte.spte_high & high_mmio_mask) == high_mmio_mask)
443 return true;
444
445 return false;
446}
603e0651
XG
447#endif
448
c7ba5b48
XG
449static bool spte_is_locklessly_modifiable(u64 spte)
450{
feb3eb70
GN
451 return (spte & (SPTE_HOST_WRITEABLE | SPTE_MMU_WRITEABLE)) ==
452 (SPTE_HOST_WRITEABLE | SPTE_MMU_WRITEABLE);
c7ba5b48
XG
453}
454
8672b721
XG
455static bool spte_has_volatile_bits(u64 spte)
456{
c7ba5b48
XG
457 /*
458 * Always atomicly update spte if it can be updated
459 * out of mmu-lock, it can ensure dirty bit is not lost,
460 * also, it can help us to get a stable is_writable_pte()
461 * to ensure tlb flush is not missed.
462 */
463 if (spte_is_locklessly_modifiable(spte))
464 return true;
465
8672b721
XG
466 if (!shadow_accessed_mask)
467 return false;
468
469 if (!is_shadow_present_pte(spte))
470 return false;
471
4132779b
XG
472 if ((spte & shadow_accessed_mask) &&
473 (!is_writable_pte(spte) || (spte & shadow_dirty_mask)))
8672b721
XG
474 return false;
475
476 return true;
477}
478
4132779b
XG
479static bool spte_is_bit_cleared(u64 old_spte, u64 new_spte, u64 bit_mask)
480{
481 return (old_spte & bit_mask) && !(new_spte & bit_mask);
482}
483
1df9f2dc
XG
484/* Rules for using mmu_spte_set:
485 * Set the sptep from nonpresent to present.
486 * Note: the sptep being assigned *must* be either not present
487 * or in a state where the hardware will not attempt to update
488 * the spte.
489 */
490static void mmu_spte_set(u64 *sptep, u64 new_spte)
491{
492 WARN_ON(is_shadow_present_pte(*sptep));
493 __set_spte(sptep, new_spte);
494}
495
496/* Rules for using mmu_spte_update:
497 * Update the state bits, it means the mapped pfn is not changged.
6e7d0354
XG
498 *
499 * Whenever we overwrite a writable spte with a read-only one we
500 * should flush remote TLBs. Otherwise rmap_write_protect
501 * will find a read-only spte, even though the writable spte
502 * might be cached on a CPU's TLB, the return value indicates this
503 * case.
1df9f2dc 504 */
6e7d0354 505static bool mmu_spte_update(u64 *sptep, u64 new_spte)
b79b93f9 506{
c7ba5b48 507 u64 old_spte = *sptep;
6e7d0354 508 bool ret = false;
4132779b
XG
509
510 WARN_ON(!is_rmap_spte(new_spte));
b79b93f9 511
6e7d0354
XG
512 if (!is_shadow_present_pte(old_spte)) {
513 mmu_spte_set(sptep, new_spte);
514 return ret;
515 }
4132779b 516
c7ba5b48 517 if (!spte_has_volatile_bits(old_spte))
603e0651 518 __update_clear_spte_fast(sptep, new_spte);
4132779b 519 else
603e0651 520 old_spte = __update_clear_spte_slow(sptep, new_spte);
4132779b 521
c7ba5b48
XG
522 /*
523 * For the spte updated out of mmu-lock is safe, since
524 * we always atomicly update it, see the comments in
525 * spte_has_volatile_bits().
526 */
6e7d0354
XG
527 if (is_writable_pte(old_spte) && !is_writable_pte(new_spte))
528 ret = true;
529
4132779b 530 if (!shadow_accessed_mask)
6e7d0354 531 return ret;
4132779b
XG
532
533 if (spte_is_bit_cleared(old_spte, new_spte, shadow_accessed_mask))
534 kvm_set_pfn_accessed(spte_to_pfn(old_spte));
535 if (spte_is_bit_cleared(old_spte, new_spte, shadow_dirty_mask))
536 kvm_set_pfn_dirty(spte_to_pfn(old_spte));
6e7d0354
XG
537
538 return ret;
b79b93f9
AK
539}
540
1df9f2dc
XG
541/*
542 * Rules for using mmu_spte_clear_track_bits:
543 * It sets the sptep from present to nonpresent, and track the
544 * state bits, it is used to clear the last level sptep.
545 */
546static int mmu_spte_clear_track_bits(u64 *sptep)
547{
548 pfn_t pfn;
549 u64 old_spte = *sptep;
550
551 if (!spte_has_volatile_bits(old_spte))
603e0651 552 __update_clear_spte_fast(sptep, 0ull);
1df9f2dc 553 else
603e0651 554 old_spte = __update_clear_spte_slow(sptep, 0ull);
1df9f2dc
XG
555
556 if (!is_rmap_spte(old_spte))
557 return 0;
558
559 pfn = spte_to_pfn(old_spte);
86fde74c
XG
560
561 /*
562 * KVM does not hold the refcount of the page used by
563 * kvm mmu, before reclaiming the page, we should
564 * unmap it from mmu first.
565 */
566 WARN_ON(!kvm_is_mmio_pfn(pfn) && !page_count(pfn_to_page(pfn)));
567
1df9f2dc
XG
568 if (!shadow_accessed_mask || old_spte & shadow_accessed_mask)
569 kvm_set_pfn_accessed(pfn);
570 if (!shadow_dirty_mask || (old_spte & shadow_dirty_mask))
571 kvm_set_pfn_dirty(pfn);
572 return 1;
573}
574
575/*
576 * Rules for using mmu_spte_clear_no_track:
577 * Directly clear spte without caring the state bits of sptep,
578 * it is used to set the upper level spte.
579 */
580static void mmu_spte_clear_no_track(u64 *sptep)
581{
603e0651 582 __update_clear_spte_fast(sptep, 0ull);
1df9f2dc
XG
583}
584
c2a2ac2b
XG
585static u64 mmu_spte_get_lockless(u64 *sptep)
586{
587 return __get_spte_lockless(sptep);
588}
589
590static void walk_shadow_page_lockless_begin(struct kvm_vcpu *vcpu)
591{
c142786c
AK
592 /*
593 * Prevent page table teardown by making any free-er wait during
594 * kvm_flush_remote_tlbs() IPI to all active vcpus.
595 */
596 local_irq_disable();
597 vcpu->mode = READING_SHADOW_PAGE_TABLES;
598 /*
599 * Make sure a following spte read is not reordered ahead of the write
600 * to vcpu->mode.
601 */
602 smp_mb();
c2a2ac2b
XG
603}
604
605static void walk_shadow_page_lockless_end(struct kvm_vcpu *vcpu)
606{
c142786c
AK
607 /*
608 * Make sure the write to vcpu->mode is not reordered in front of
609 * reads to sptes. If it does, kvm_commit_zap_page() can see us
610 * OUTSIDE_GUEST_MODE and proceed to free the shadow page table.
611 */
612 smp_mb();
613 vcpu->mode = OUTSIDE_GUEST_MODE;
614 local_irq_enable();
c2a2ac2b
XG
615}
616
e2dec939 617static int mmu_topup_memory_cache(struct kvm_mmu_memory_cache *cache,
2e3e5882 618 struct kmem_cache *base_cache, int min)
714b93da
AK
619{
620 void *obj;
621
622 if (cache->nobjs >= min)
e2dec939 623 return 0;
714b93da 624 while (cache->nobjs < ARRAY_SIZE(cache->objects)) {
2e3e5882 625 obj = kmem_cache_zalloc(base_cache, GFP_KERNEL);
714b93da 626 if (!obj)
e2dec939 627 return -ENOMEM;
714b93da
AK
628 cache->objects[cache->nobjs++] = obj;
629 }
e2dec939 630 return 0;
714b93da
AK
631}
632
f759e2b4
XG
633static int mmu_memory_cache_free_objects(struct kvm_mmu_memory_cache *cache)
634{
635 return cache->nobjs;
636}
637
e8ad9a70
XG
638static void mmu_free_memory_cache(struct kvm_mmu_memory_cache *mc,
639 struct kmem_cache *cache)
714b93da
AK
640{
641 while (mc->nobjs)
e8ad9a70 642 kmem_cache_free(cache, mc->objects[--mc->nobjs]);
714b93da
AK
643}
644
c1158e63 645static int mmu_topup_memory_cache_page(struct kvm_mmu_memory_cache *cache,
2e3e5882 646 int min)
c1158e63 647{
842f22ed 648 void *page;
c1158e63
AK
649
650 if (cache->nobjs >= min)
651 return 0;
652 while (cache->nobjs < ARRAY_SIZE(cache->objects)) {
842f22ed 653 page = (void *)__get_free_page(GFP_KERNEL);
c1158e63
AK
654 if (!page)
655 return -ENOMEM;
842f22ed 656 cache->objects[cache->nobjs++] = page;
c1158e63
AK
657 }
658 return 0;
659}
660
661static void mmu_free_memory_cache_page(struct kvm_mmu_memory_cache *mc)
662{
663 while (mc->nobjs)
c4d198d5 664 free_page((unsigned long)mc->objects[--mc->nobjs]);
c1158e63
AK
665}
666
2e3e5882 667static int mmu_topup_memory_caches(struct kvm_vcpu *vcpu)
714b93da 668{
e2dec939
AK
669 int r;
670
53c07b18 671 r = mmu_topup_memory_cache(&vcpu->arch.mmu_pte_list_desc_cache,
67052b35 672 pte_list_desc_cache, 8 + PTE_PREFETCH_NUM);
d3d25b04
AK
673 if (r)
674 goto out;
ad312c7c 675 r = mmu_topup_memory_cache_page(&vcpu->arch.mmu_page_cache, 8);
d3d25b04
AK
676 if (r)
677 goto out;
ad312c7c 678 r = mmu_topup_memory_cache(&vcpu->arch.mmu_page_header_cache,
2e3e5882 679 mmu_page_header_cache, 4);
e2dec939
AK
680out:
681 return r;
714b93da
AK
682}
683
684static void mmu_free_memory_caches(struct kvm_vcpu *vcpu)
685{
53c07b18
XG
686 mmu_free_memory_cache(&vcpu->arch.mmu_pte_list_desc_cache,
687 pte_list_desc_cache);
ad312c7c 688 mmu_free_memory_cache_page(&vcpu->arch.mmu_page_cache);
e8ad9a70
XG
689 mmu_free_memory_cache(&vcpu->arch.mmu_page_header_cache,
690 mmu_page_header_cache);
714b93da
AK
691}
692
80feb89a 693static void *mmu_memory_cache_alloc(struct kvm_mmu_memory_cache *mc)
714b93da
AK
694{
695 void *p;
696
697 BUG_ON(!mc->nobjs);
698 p = mc->objects[--mc->nobjs];
714b93da
AK
699 return p;
700}
701
53c07b18 702static struct pte_list_desc *mmu_alloc_pte_list_desc(struct kvm_vcpu *vcpu)
714b93da 703{
80feb89a 704 return mmu_memory_cache_alloc(&vcpu->arch.mmu_pte_list_desc_cache);
714b93da
AK
705}
706
53c07b18 707static void mmu_free_pte_list_desc(struct pte_list_desc *pte_list_desc)
714b93da 708{
53c07b18 709 kmem_cache_free(pte_list_desc_cache, pte_list_desc);
714b93da
AK
710}
711
2032a93d
LJ
712static gfn_t kvm_mmu_page_get_gfn(struct kvm_mmu_page *sp, int index)
713{
714 if (!sp->role.direct)
715 return sp->gfns[index];
716
717 return sp->gfn + (index << ((sp->role.level - 1) * PT64_LEVEL_BITS));
718}
719
720static void kvm_mmu_page_set_gfn(struct kvm_mmu_page *sp, int index, gfn_t gfn)
721{
722 if (sp->role.direct)
723 BUG_ON(gfn != kvm_mmu_page_get_gfn(sp, index));
724 else
725 sp->gfns[index] = gfn;
726}
727
05da4558 728/*
d4dbf470
TY
729 * Return the pointer to the large page information for a given gfn,
730 * handling slots that are not large page aligned.
05da4558 731 */
d4dbf470
TY
732static struct kvm_lpage_info *lpage_info_slot(gfn_t gfn,
733 struct kvm_memory_slot *slot,
734 int level)
05da4558
MT
735{
736 unsigned long idx;
737
fb03cb6f 738 idx = gfn_to_index(gfn, slot->base_gfn, level);
db3fe4eb 739 return &slot->arch.lpage_info[level - 2][idx];
05da4558
MT
740}
741
742static void account_shadowed(struct kvm *kvm, gfn_t gfn)
743{
d25797b2 744 struct kvm_memory_slot *slot;
d4dbf470 745 struct kvm_lpage_info *linfo;
d25797b2 746 int i;
05da4558 747
a1f4d395 748 slot = gfn_to_memslot(kvm, gfn);
d25797b2
JR
749 for (i = PT_DIRECTORY_LEVEL;
750 i < PT_PAGE_TABLE_LEVEL + KVM_NR_PAGE_SIZES; ++i) {
d4dbf470
TY
751 linfo = lpage_info_slot(gfn, slot, i);
752 linfo->write_count += 1;
d25797b2 753 }
332b207d 754 kvm->arch.indirect_shadow_pages++;
05da4558
MT
755}
756
757static void unaccount_shadowed(struct kvm *kvm, gfn_t gfn)
758{
d25797b2 759 struct kvm_memory_slot *slot;
d4dbf470 760 struct kvm_lpage_info *linfo;
d25797b2 761 int i;
05da4558 762
a1f4d395 763 slot = gfn_to_memslot(kvm, gfn);
d25797b2
JR
764 for (i = PT_DIRECTORY_LEVEL;
765 i < PT_PAGE_TABLE_LEVEL + KVM_NR_PAGE_SIZES; ++i) {
d4dbf470
TY
766 linfo = lpage_info_slot(gfn, slot, i);
767 linfo->write_count -= 1;
768 WARN_ON(linfo->write_count < 0);
d25797b2 769 }
332b207d 770 kvm->arch.indirect_shadow_pages--;
05da4558
MT
771}
772
d25797b2
JR
773static int has_wrprotected_page(struct kvm *kvm,
774 gfn_t gfn,
775 int level)
05da4558 776{
2843099f 777 struct kvm_memory_slot *slot;
d4dbf470 778 struct kvm_lpage_info *linfo;
05da4558 779
a1f4d395 780 slot = gfn_to_memslot(kvm, gfn);
05da4558 781 if (slot) {
d4dbf470
TY
782 linfo = lpage_info_slot(gfn, slot, level);
783 return linfo->write_count;
05da4558
MT
784 }
785
786 return 1;
787}
788
d25797b2 789static int host_mapping_level(struct kvm *kvm, gfn_t gfn)
05da4558 790{
8f0b1ab6 791 unsigned long page_size;
d25797b2 792 int i, ret = 0;
05da4558 793
8f0b1ab6 794 page_size = kvm_host_page_size(kvm, gfn);
05da4558 795
d25797b2
JR
796 for (i = PT_PAGE_TABLE_LEVEL;
797 i < (PT_PAGE_TABLE_LEVEL + KVM_NR_PAGE_SIZES); ++i) {
798 if (page_size >= KVM_HPAGE_SIZE(i))
799 ret = i;
800 else
801 break;
802 }
803
4c2155ce 804 return ret;
05da4558
MT
805}
806
5d163b1c
XG
807static struct kvm_memory_slot *
808gfn_to_memslot_dirty_bitmap(struct kvm_vcpu *vcpu, gfn_t gfn,
809 bool no_dirty_log)
05da4558
MT
810{
811 struct kvm_memory_slot *slot;
5d163b1c
XG
812
813 slot = gfn_to_memslot(vcpu->kvm, gfn);
814 if (!slot || slot->flags & KVM_MEMSLOT_INVALID ||
815 (no_dirty_log && slot->dirty_bitmap))
816 slot = NULL;
817
818 return slot;
819}
820
821static bool mapping_level_dirty_bitmap(struct kvm_vcpu *vcpu, gfn_t large_gfn)
822{
a0a8eaba 823 return !gfn_to_memslot_dirty_bitmap(vcpu, large_gfn, true);
936a5fe6
AA
824}
825
826static int mapping_level(struct kvm_vcpu *vcpu, gfn_t large_gfn)
827{
828 int host_level, level, max_level;
05da4558 829
d25797b2
JR
830 host_level = host_mapping_level(vcpu->kvm, large_gfn);
831
832 if (host_level == PT_PAGE_TABLE_LEVEL)
833 return host_level;
834
55dd98c3 835 max_level = min(kvm_x86_ops->get_lpage_level(), host_level);
878403b7
SY
836
837 for (level = PT_DIRECTORY_LEVEL; level <= max_level; ++level)
d25797b2
JR
838 if (has_wrprotected_page(vcpu->kvm, large_gfn, level))
839 break;
d25797b2
JR
840
841 return level - 1;
05da4558
MT
842}
843
290fc38d 844/*
53c07b18 845 * Pte mapping structures:
cd4a4e53 846 *
53c07b18 847 * If pte_list bit zero is zero, then pte_list point to the spte.
cd4a4e53 848 *
53c07b18
XG
849 * If pte_list bit zero is one, (then pte_list & ~1) points to a struct
850 * pte_list_desc containing more mappings.
53a27b39 851 *
53c07b18 852 * Returns the number of pte entries before the spte was added or zero if
53a27b39
MT
853 * the spte was not added.
854 *
cd4a4e53 855 */
53c07b18
XG
856static int pte_list_add(struct kvm_vcpu *vcpu, u64 *spte,
857 unsigned long *pte_list)
cd4a4e53 858{
53c07b18 859 struct pte_list_desc *desc;
53a27b39 860 int i, count = 0;
cd4a4e53 861
53c07b18
XG
862 if (!*pte_list) {
863 rmap_printk("pte_list_add: %p %llx 0->1\n", spte, *spte);
864 *pte_list = (unsigned long)spte;
865 } else if (!(*pte_list & 1)) {
866 rmap_printk("pte_list_add: %p %llx 1->many\n", spte, *spte);
867 desc = mmu_alloc_pte_list_desc(vcpu);
868 desc->sptes[0] = (u64 *)*pte_list;
d555c333 869 desc->sptes[1] = spte;
53c07b18 870 *pte_list = (unsigned long)desc | 1;
cb16a7b3 871 ++count;
cd4a4e53 872 } else {
53c07b18
XG
873 rmap_printk("pte_list_add: %p %llx many->many\n", spte, *spte);
874 desc = (struct pte_list_desc *)(*pte_list & ~1ul);
875 while (desc->sptes[PTE_LIST_EXT-1] && desc->more) {
cd4a4e53 876 desc = desc->more;
53c07b18 877 count += PTE_LIST_EXT;
53a27b39 878 }
53c07b18
XG
879 if (desc->sptes[PTE_LIST_EXT-1]) {
880 desc->more = mmu_alloc_pte_list_desc(vcpu);
cd4a4e53
AK
881 desc = desc->more;
882 }
d555c333 883 for (i = 0; desc->sptes[i]; ++i)
cb16a7b3 884 ++count;
d555c333 885 desc->sptes[i] = spte;
cd4a4e53 886 }
53a27b39 887 return count;
cd4a4e53
AK
888}
889
53c07b18
XG
890static void
891pte_list_desc_remove_entry(unsigned long *pte_list, struct pte_list_desc *desc,
892 int i, struct pte_list_desc *prev_desc)
cd4a4e53
AK
893{
894 int j;
895
53c07b18 896 for (j = PTE_LIST_EXT - 1; !desc->sptes[j] && j > i; --j)
cd4a4e53 897 ;
d555c333
AK
898 desc->sptes[i] = desc->sptes[j];
899 desc->sptes[j] = NULL;
cd4a4e53
AK
900 if (j != 0)
901 return;
902 if (!prev_desc && !desc->more)
53c07b18 903 *pte_list = (unsigned long)desc->sptes[0];
cd4a4e53
AK
904 else
905 if (prev_desc)
906 prev_desc->more = desc->more;
907 else
53c07b18
XG
908 *pte_list = (unsigned long)desc->more | 1;
909 mmu_free_pte_list_desc(desc);
cd4a4e53
AK
910}
911
53c07b18 912static void pte_list_remove(u64 *spte, unsigned long *pte_list)
cd4a4e53 913{
53c07b18
XG
914 struct pte_list_desc *desc;
915 struct pte_list_desc *prev_desc;
cd4a4e53
AK
916 int i;
917
53c07b18
XG
918 if (!*pte_list) {
919 printk(KERN_ERR "pte_list_remove: %p 0->BUG\n", spte);
cd4a4e53 920 BUG();
53c07b18
XG
921 } else if (!(*pte_list & 1)) {
922 rmap_printk("pte_list_remove: %p 1->0\n", spte);
923 if ((u64 *)*pte_list != spte) {
924 printk(KERN_ERR "pte_list_remove: %p 1->BUG\n", spte);
cd4a4e53
AK
925 BUG();
926 }
53c07b18 927 *pte_list = 0;
cd4a4e53 928 } else {
53c07b18
XG
929 rmap_printk("pte_list_remove: %p many->many\n", spte);
930 desc = (struct pte_list_desc *)(*pte_list & ~1ul);
cd4a4e53
AK
931 prev_desc = NULL;
932 while (desc) {
53c07b18 933 for (i = 0; i < PTE_LIST_EXT && desc->sptes[i]; ++i)
d555c333 934 if (desc->sptes[i] == spte) {
53c07b18 935 pte_list_desc_remove_entry(pte_list,
714b93da 936 desc, i,
cd4a4e53
AK
937 prev_desc);
938 return;
939 }
940 prev_desc = desc;
941 desc = desc->more;
942 }
53c07b18 943 pr_err("pte_list_remove: %p many->many\n", spte);
cd4a4e53
AK
944 BUG();
945 }
946}
947
67052b35
XG
948typedef void (*pte_list_walk_fn) (u64 *spte);
949static void pte_list_walk(unsigned long *pte_list, pte_list_walk_fn fn)
950{
951 struct pte_list_desc *desc;
952 int i;
953
954 if (!*pte_list)
955 return;
956
957 if (!(*pte_list & 1))
958 return fn((u64 *)*pte_list);
959
960 desc = (struct pte_list_desc *)(*pte_list & ~1ul);
961 while (desc) {
962 for (i = 0; i < PTE_LIST_EXT && desc->sptes[i]; ++i)
963 fn(desc->sptes[i]);
964 desc = desc->more;
965 }
966}
967
9373e2c0 968static unsigned long *__gfn_to_rmap(gfn_t gfn, int level,
9b9b1492 969 struct kvm_memory_slot *slot)
53c07b18 970{
77d11309 971 unsigned long idx;
53c07b18 972
77d11309 973 idx = gfn_to_index(gfn, slot->base_gfn, level);
d89cc617 974 return &slot->arch.rmap[level - PT_PAGE_TABLE_LEVEL][idx];
53c07b18
XG
975}
976
9b9b1492
TY
977/*
978 * Take gfn and return the reverse mapping to it.
979 */
980static unsigned long *gfn_to_rmap(struct kvm *kvm, gfn_t gfn, int level)
981{
982 struct kvm_memory_slot *slot;
983
984 slot = gfn_to_memslot(kvm, gfn);
9373e2c0 985 return __gfn_to_rmap(gfn, level, slot);
9b9b1492
TY
986}
987
f759e2b4
XG
988static bool rmap_can_add(struct kvm_vcpu *vcpu)
989{
990 struct kvm_mmu_memory_cache *cache;
991
992 cache = &vcpu->arch.mmu_pte_list_desc_cache;
993 return mmu_memory_cache_free_objects(cache);
994}
995
53c07b18
XG
996static int rmap_add(struct kvm_vcpu *vcpu, u64 *spte, gfn_t gfn)
997{
998 struct kvm_mmu_page *sp;
999 unsigned long *rmapp;
1000
53c07b18
XG
1001 sp = page_header(__pa(spte));
1002 kvm_mmu_page_set_gfn(sp, spte - sp->spt, gfn);
1003 rmapp = gfn_to_rmap(vcpu->kvm, gfn, sp->role.level);
1004 return pte_list_add(vcpu, spte, rmapp);
1005}
1006
53c07b18
XG
1007static void rmap_remove(struct kvm *kvm, u64 *spte)
1008{
1009 struct kvm_mmu_page *sp;
1010 gfn_t gfn;
1011 unsigned long *rmapp;
1012
1013 sp = page_header(__pa(spte));
1014 gfn = kvm_mmu_page_get_gfn(sp, spte - sp->spt);
1015 rmapp = gfn_to_rmap(kvm, gfn, sp->role.level);
1016 pte_list_remove(spte, rmapp);
1017}
1018
1e3f42f0
TY
1019/*
1020 * Used by the following functions to iterate through the sptes linked by a
1021 * rmap. All fields are private and not assumed to be used outside.
1022 */
1023struct rmap_iterator {
1024 /* private fields */
1025 struct pte_list_desc *desc; /* holds the sptep if not NULL */
1026 int pos; /* index of the sptep */
1027};
1028
1029/*
1030 * Iteration must be started by this function. This should also be used after
1031 * removing/dropping sptes from the rmap link because in such cases the
1032 * information in the itererator may not be valid.
1033 *
1034 * Returns sptep if found, NULL otherwise.
1035 */
1036static u64 *rmap_get_first(unsigned long rmap, struct rmap_iterator *iter)
1037{
1038 if (!rmap)
1039 return NULL;
1040
1041 if (!(rmap & 1)) {
1042 iter->desc = NULL;
1043 return (u64 *)rmap;
1044 }
1045
1046 iter->desc = (struct pte_list_desc *)(rmap & ~1ul);
1047 iter->pos = 0;
1048 return iter->desc->sptes[iter->pos];
1049}
1050
1051/*
1052 * Must be used with a valid iterator: e.g. after rmap_get_first().
1053 *
1054 * Returns sptep if found, NULL otherwise.
1055 */
1056static u64 *rmap_get_next(struct rmap_iterator *iter)
1057{
1058 if (iter->desc) {
1059 if (iter->pos < PTE_LIST_EXT - 1) {
1060 u64 *sptep;
1061
1062 ++iter->pos;
1063 sptep = iter->desc->sptes[iter->pos];
1064 if (sptep)
1065 return sptep;
1066 }
1067
1068 iter->desc = iter->desc->more;
1069
1070 if (iter->desc) {
1071 iter->pos = 0;
1072 /* desc->sptes[0] cannot be NULL */
1073 return iter->desc->sptes[iter->pos];
1074 }
1075 }
1076
1077 return NULL;
1078}
1079
c3707958 1080static void drop_spte(struct kvm *kvm, u64 *sptep)
e4b502ea 1081{
1df9f2dc 1082 if (mmu_spte_clear_track_bits(sptep))
eb45fda4 1083 rmap_remove(kvm, sptep);
be38d276
AK
1084}
1085
8e22f955
XG
1086
1087static bool __drop_large_spte(struct kvm *kvm, u64 *sptep)
1088{
1089 if (is_large_pte(*sptep)) {
1090 WARN_ON(page_header(__pa(sptep))->role.level ==
1091 PT_PAGE_TABLE_LEVEL);
1092 drop_spte(kvm, sptep);
1093 --kvm->stat.lpages;
1094 return true;
1095 }
1096
1097 return false;
1098}
1099
1100static void drop_large_spte(struct kvm_vcpu *vcpu, u64 *sptep)
1101{
1102 if (__drop_large_spte(vcpu->kvm, sptep))
1103 kvm_flush_remote_tlbs(vcpu->kvm);
1104}
1105
1106/*
49fde340 1107 * Write-protect on the specified @sptep, @pt_protect indicates whether
6b73a960
MT
1108 * spte writ-protection is caused by protecting shadow page table.
1109 * @flush indicates whether tlb need be flushed.
49fde340
XG
1110 *
1111 * Note: write protection is difference between drity logging and spte
1112 * protection:
1113 * - for dirty logging, the spte can be set to writable at anytime if
1114 * its dirty bitmap is properly set.
1115 * - for spte protection, the spte can be writable only after unsync-ing
1116 * shadow page.
8e22f955 1117 *
6b73a960 1118 * Return true if the spte is dropped.
8e22f955 1119 */
6b73a960
MT
1120static bool
1121spte_write_protect(struct kvm *kvm, u64 *sptep, bool *flush, bool pt_protect)
d13bc5b5
XG
1122{
1123 u64 spte = *sptep;
1124
49fde340
XG
1125 if (!is_writable_pte(spte) &&
1126 !(pt_protect && spte_is_locklessly_modifiable(spte)))
d13bc5b5
XG
1127 return false;
1128
1129 rmap_printk("rmap_write_protect: spte %p %llx\n", sptep, *sptep);
1130
6b73a960
MT
1131 if (__drop_large_spte(kvm, sptep)) {
1132 *flush |= true;
1133 return true;
1134 }
1135
49fde340
XG
1136 if (pt_protect)
1137 spte &= ~SPTE_MMU_WRITEABLE;
d13bc5b5 1138 spte = spte & ~PT_WRITABLE_MASK;
49fde340 1139
6b73a960
MT
1140 *flush |= mmu_spte_update(sptep, spte);
1141 return false;
d13bc5b5
XG
1142}
1143
49fde340 1144static bool __rmap_write_protect(struct kvm *kvm, unsigned long *rmapp,
245c3912 1145 bool pt_protect)
98348e95 1146{
1e3f42f0
TY
1147 u64 *sptep;
1148 struct rmap_iterator iter;
d13bc5b5 1149 bool flush = false;
374cbac0 1150
1e3f42f0
TY
1151 for (sptep = rmap_get_first(*rmapp, &iter); sptep;) {
1152 BUG_ON(!(*sptep & PT_PRESENT_MASK));
6b73a960
MT
1153 if (spte_write_protect(kvm, sptep, &flush, pt_protect)) {
1154 sptep = rmap_get_first(*rmapp, &iter);
1155 continue;
1156 }
a0ed4607 1157
d13bc5b5 1158 sptep = rmap_get_next(&iter);
374cbac0 1159 }
855149aa 1160
d13bc5b5 1161 return flush;
a0ed4607
TY
1162}
1163
5dc99b23
TY
1164/**
1165 * kvm_mmu_write_protect_pt_masked - write protect selected PT level pages
1166 * @kvm: kvm instance
1167 * @slot: slot to protect
1168 * @gfn_offset: start of the BITS_PER_LONG pages we care about
1169 * @mask: indicates which pages we should protect
1170 *
1171 * Used when we do not need to care about huge page mappings: e.g. during dirty
1172 * logging we do not have any such mappings.
1173 */
1174void kvm_mmu_write_protect_pt_masked(struct kvm *kvm,
1175 struct kvm_memory_slot *slot,
1176 gfn_t gfn_offset, unsigned long mask)
a0ed4607
TY
1177{
1178 unsigned long *rmapp;
a0ed4607 1179
5dc99b23 1180 while (mask) {
65fbe37c
TY
1181 rmapp = __gfn_to_rmap(slot->base_gfn + gfn_offset + __ffs(mask),
1182 PT_PAGE_TABLE_LEVEL, slot);
245c3912 1183 __rmap_write_protect(kvm, rmapp, false);
05da4558 1184
5dc99b23
TY
1185 /* clear the first set bit */
1186 mask &= mask - 1;
1187 }
374cbac0
AK
1188}
1189
2f84569f 1190static bool rmap_write_protect(struct kvm *kvm, u64 gfn)
95d4c16c
TY
1191{
1192 struct kvm_memory_slot *slot;
5dc99b23
TY
1193 unsigned long *rmapp;
1194 int i;
2f84569f 1195 bool write_protected = false;
95d4c16c
TY
1196
1197 slot = gfn_to_memslot(kvm, gfn);
5dc99b23
TY
1198
1199 for (i = PT_PAGE_TABLE_LEVEL;
1200 i < PT_PAGE_TABLE_LEVEL + KVM_NR_PAGE_SIZES; ++i) {
1201 rmapp = __gfn_to_rmap(gfn, i, slot);
245c3912 1202 write_protected |= __rmap_write_protect(kvm, rmapp, true);
5dc99b23
TY
1203 }
1204
1205 return write_protected;
95d4c16c
TY
1206}
1207
8a8365c5 1208static int kvm_unmap_rmapp(struct kvm *kvm, unsigned long *rmapp,
048212d0 1209 struct kvm_memory_slot *slot, unsigned long data)
e930bffe 1210{
1e3f42f0
TY
1211 u64 *sptep;
1212 struct rmap_iterator iter;
e930bffe
AA
1213 int need_tlb_flush = 0;
1214
1e3f42f0
TY
1215 while ((sptep = rmap_get_first(*rmapp, &iter))) {
1216 BUG_ON(!(*sptep & PT_PRESENT_MASK));
1217 rmap_printk("kvm_rmap_unmap_hva: spte %p %llx\n", sptep, *sptep);
1218
1219 drop_spte(kvm, sptep);
e930bffe
AA
1220 need_tlb_flush = 1;
1221 }
1e3f42f0 1222
e930bffe
AA
1223 return need_tlb_flush;
1224}
1225
8a8365c5 1226static int kvm_set_pte_rmapp(struct kvm *kvm, unsigned long *rmapp,
048212d0 1227 struct kvm_memory_slot *slot, unsigned long data)
3da0dd43 1228{
1e3f42f0
TY
1229 u64 *sptep;
1230 struct rmap_iterator iter;
3da0dd43 1231 int need_flush = 0;
1e3f42f0 1232 u64 new_spte;
3da0dd43
IE
1233 pte_t *ptep = (pte_t *)data;
1234 pfn_t new_pfn;
1235
1236 WARN_ON(pte_huge(*ptep));
1237 new_pfn = pte_pfn(*ptep);
1e3f42f0
TY
1238
1239 for (sptep = rmap_get_first(*rmapp, &iter); sptep;) {
1240 BUG_ON(!is_shadow_present_pte(*sptep));
1241 rmap_printk("kvm_set_pte_rmapp: spte %p %llx\n", sptep, *sptep);
1242
3da0dd43 1243 need_flush = 1;
1e3f42f0 1244
3da0dd43 1245 if (pte_write(*ptep)) {
1e3f42f0
TY
1246 drop_spte(kvm, sptep);
1247 sptep = rmap_get_first(*rmapp, &iter);
3da0dd43 1248 } else {
1e3f42f0 1249 new_spte = *sptep & ~PT64_BASE_ADDR_MASK;
3da0dd43
IE
1250 new_spte |= (u64)new_pfn << PAGE_SHIFT;
1251
1252 new_spte &= ~PT_WRITABLE_MASK;
1253 new_spte &= ~SPTE_HOST_WRITEABLE;
b79b93f9 1254 new_spte &= ~shadow_accessed_mask;
1e3f42f0
TY
1255
1256 mmu_spte_clear_track_bits(sptep);
1257 mmu_spte_set(sptep, new_spte);
1258 sptep = rmap_get_next(&iter);
3da0dd43
IE
1259 }
1260 }
1e3f42f0 1261
3da0dd43
IE
1262 if (need_flush)
1263 kvm_flush_remote_tlbs(kvm);
1264
1265 return 0;
1266}
1267
84504ef3
TY
1268static int kvm_handle_hva_range(struct kvm *kvm,
1269 unsigned long start,
1270 unsigned long end,
1271 unsigned long data,
1272 int (*handler)(struct kvm *kvm,
1273 unsigned long *rmapp,
048212d0 1274 struct kvm_memory_slot *slot,
84504ef3 1275 unsigned long data))
e930bffe 1276{
be6ba0f0 1277 int j;
f395302e 1278 int ret = 0;
bc6678a3 1279 struct kvm_memslots *slots;
be6ba0f0 1280 struct kvm_memory_slot *memslot;
bc6678a3 1281
90d83dc3 1282 slots = kvm_memslots(kvm);
e930bffe 1283
be6ba0f0 1284 kvm_for_each_memslot(memslot, slots) {
84504ef3 1285 unsigned long hva_start, hva_end;
bcd3ef58 1286 gfn_t gfn_start, gfn_end;
e930bffe 1287
84504ef3
TY
1288 hva_start = max(start, memslot->userspace_addr);
1289 hva_end = min(end, memslot->userspace_addr +
1290 (memslot->npages << PAGE_SHIFT));
1291 if (hva_start >= hva_end)
1292 continue;
1293 /*
1294 * {gfn(page) | page intersects with [hva_start, hva_end)} =
bcd3ef58 1295 * {gfn_start, gfn_start+1, ..., gfn_end-1}.
84504ef3 1296 */
bcd3ef58 1297 gfn_start = hva_to_gfn_memslot(hva_start, memslot);
84504ef3 1298 gfn_end = hva_to_gfn_memslot(hva_end + PAGE_SIZE - 1, memslot);
852e3c19 1299
bcd3ef58
TY
1300 for (j = PT_PAGE_TABLE_LEVEL;
1301 j < PT_PAGE_TABLE_LEVEL + KVM_NR_PAGE_SIZES; ++j) {
1302 unsigned long idx, idx_end;
1303 unsigned long *rmapp;
d4dbf470 1304
bcd3ef58
TY
1305 /*
1306 * {idx(page_j) | page_j intersects with
1307 * [hva_start, hva_end)} = {idx, idx+1, ..., idx_end}.
1308 */
1309 idx = gfn_to_index(gfn_start, memslot->base_gfn, j);
1310 idx_end = gfn_to_index(gfn_end - 1, memslot->base_gfn, j);
852e3c19 1311
bcd3ef58 1312 rmapp = __gfn_to_rmap(gfn_start, j, memslot);
d4dbf470 1313
bcd3ef58
TY
1314 for (; idx <= idx_end; ++idx)
1315 ret |= handler(kvm, rmapp++, memslot, data);
e930bffe
AA
1316 }
1317 }
1318
f395302e 1319 return ret;
e930bffe
AA
1320}
1321
84504ef3
TY
1322static int kvm_handle_hva(struct kvm *kvm, unsigned long hva,
1323 unsigned long data,
1324 int (*handler)(struct kvm *kvm, unsigned long *rmapp,
048212d0 1325 struct kvm_memory_slot *slot,
84504ef3
TY
1326 unsigned long data))
1327{
1328 return kvm_handle_hva_range(kvm, hva, hva + 1, data, handler);
e930bffe
AA
1329}
1330
1331int kvm_unmap_hva(struct kvm *kvm, unsigned long hva)
1332{
3da0dd43
IE
1333 return kvm_handle_hva(kvm, hva, 0, kvm_unmap_rmapp);
1334}
1335
b3ae2096
TY
1336int kvm_unmap_hva_range(struct kvm *kvm, unsigned long start, unsigned long end)
1337{
1338 return kvm_handle_hva_range(kvm, start, end, 0, kvm_unmap_rmapp);
1339}
1340
3da0dd43
IE
1341void kvm_set_spte_hva(struct kvm *kvm, unsigned long hva, pte_t pte)
1342{
8a8365c5 1343 kvm_handle_hva(kvm, hva, (unsigned long)&pte, kvm_set_pte_rmapp);
e930bffe
AA
1344}
1345
8a8365c5 1346static int kvm_age_rmapp(struct kvm *kvm, unsigned long *rmapp,
048212d0 1347 struct kvm_memory_slot *slot, unsigned long data)
e930bffe 1348{
1e3f42f0 1349 u64 *sptep;
79f702a6 1350 struct rmap_iterator uninitialized_var(iter);
e930bffe
AA
1351 int young = 0;
1352
6316e1c8 1353 /*
3f6d8c8a
XH
1354 * In case of absence of EPT Access and Dirty Bits supports,
1355 * emulate the accessed bit for EPT, by checking if this page has
6316e1c8
RR
1356 * an EPT mapping, and clearing it if it does. On the next access,
1357 * a new EPT mapping will be established.
1358 * This has some overhead, but not as much as the cost of swapping
1359 * out actively used pages or breaking up actively used hugepages.
1360 */
f395302e
TY
1361 if (!shadow_accessed_mask) {
1362 young = kvm_unmap_rmapp(kvm, rmapp, slot, data);
1363 goto out;
1364 }
534e38b4 1365
1e3f42f0
TY
1366 for (sptep = rmap_get_first(*rmapp, &iter); sptep;
1367 sptep = rmap_get_next(&iter)) {
3f6d8c8a 1368 BUG_ON(!is_shadow_present_pte(*sptep));
1e3f42f0 1369
3f6d8c8a 1370 if (*sptep & shadow_accessed_mask) {
e930bffe 1371 young = 1;
3f6d8c8a
XH
1372 clear_bit((ffs(shadow_accessed_mask) - 1),
1373 (unsigned long *)sptep);
e930bffe 1374 }
e930bffe 1375 }
f395302e
TY
1376out:
1377 /* @data has hva passed to kvm_age_hva(). */
1378 trace_kvm_age_page(data, slot, young);
e930bffe
AA
1379 return young;
1380}
1381
8ee53820 1382static int kvm_test_age_rmapp(struct kvm *kvm, unsigned long *rmapp,
048212d0 1383 struct kvm_memory_slot *slot, unsigned long data)
8ee53820 1384{
1e3f42f0
TY
1385 u64 *sptep;
1386 struct rmap_iterator iter;
8ee53820
AA
1387 int young = 0;
1388
1389 /*
1390 * If there's no access bit in the secondary pte set by the
1391 * hardware it's up to gup-fast/gup to set the access bit in
1392 * the primary pte or in the page structure.
1393 */
1394 if (!shadow_accessed_mask)
1395 goto out;
1396
1e3f42f0
TY
1397 for (sptep = rmap_get_first(*rmapp, &iter); sptep;
1398 sptep = rmap_get_next(&iter)) {
3f6d8c8a 1399 BUG_ON(!is_shadow_present_pte(*sptep));
1e3f42f0 1400
3f6d8c8a 1401 if (*sptep & shadow_accessed_mask) {
8ee53820
AA
1402 young = 1;
1403 break;
1404 }
8ee53820
AA
1405 }
1406out:
1407 return young;
1408}
1409
53a27b39
MT
1410#define RMAP_RECYCLE_THRESHOLD 1000
1411
852e3c19 1412static void rmap_recycle(struct kvm_vcpu *vcpu, u64 *spte, gfn_t gfn)
53a27b39
MT
1413{
1414 unsigned long *rmapp;
852e3c19
JR
1415 struct kvm_mmu_page *sp;
1416
1417 sp = page_header(__pa(spte));
53a27b39 1418
852e3c19 1419 rmapp = gfn_to_rmap(vcpu->kvm, gfn, sp->role.level);
53a27b39 1420
048212d0 1421 kvm_unmap_rmapp(vcpu->kvm, rmapp, NULL, 0);
53a27b39
MT
1422 kvm_flush_remote_tlbs(vcpu->kvm);
1423}
1424
e930bffe
AA
1425int kvm_age_hva(struct kvm *kvm, unsigned long hva)
1426{
f395302e 1427 return kvm_handle_hva(kvm, hva, hva, kvm_age_rmapp);
e930bffe
AA
1428}
1429
8ee53820
AA
1430int kvm_test_age_hva(struct kvm *kvm, unsigned long hva)
1431{
1432 return kvm_handle_hva(kvm, hva, 0, kvm_test_age_rmapp);
1433}
1434
d6c69ee9 1435#ifdef MMU_DEBUG
47ad8e68 1436static int is_empty_shadow_page(u64 *spt)
6aa8b732 1437{
139bdb2d
AK
1438 u64 *pos;
1439 u64 *end;
1440
47ad8e68 1441 for (pos = spt, end = pos + PAGE_SIZE / sizeof(u64); pos != end; pos++)
3c915510 1442 if (is_shadow_present_pte(*pos)) {
b8688d51 1443 printk(KERN_ERR "%s: %p %llx\n", __func__,
139bdb2d 1444 pos, *pos);
6aa8b732 1445 return 0;
139bdb2d 1446 }
6aa8b732
AK
1447 return 1;
1448}
d6c69ee9 1449#endif
6aa8b732 1450
45221ab6
DH
1451/*
1452 * This value is the sum of all of the kvm instances's
1453 * kvm->arch.n_used_mmu_pages values. We need a global,
1454 * aggregate version in order to make the slab shrinker
1455 * faster
1456 */
1457static inline void kvm_mod_used_mmu_pages(struct kvm *kvm, int nr)
1458{
1459 kvm->arch.n_used_mmu_pages += nr;
1460 percpu_counter_add(&kvm_total_used_mmu_pages, nr);
1461}
1462
834be0d8 1463static void kvm_mmu_free_page(struct kvm_mmu_page *sp)
260746c0 1464{
4db35314 1465 ASSERT(is_empty_shadow_page(sp->spt));
7775834a 1466 hlist_del(&sp->hash_link);
bd4c86ea
XG
1467 list_del(&sp->link);
1468 free_page((unsigned long)sp->spt);
834be0d8
GN
1469 if (!sp->role.direct)
1470 free_page((unsigned long)sp->gfns);
e8ad9a70 1471 kmem_cache_free(mmu_page_header_cache, sp);
260746c0
AK
1472}
1473
cea0f0e7
AK
1474static unsigned kvm_page_table_hashfn(gfn_t gfn)
1475{
1ae0a13d 1476 return gfn & ((1 << KVM_MMU_HASH_SHIFT) - 1);
cea0f0e7
AK
1477}
1478
714b93da 1479static void mmu_page_add_parent_pte(struct kvm_vcpu *vcpu,
4db35314 1480 struct kvm_mmu_page *sp, u64 *parent_pte)
cea0f0e7 1481{
cea0f0e7
AK
1482 if (!parent_pte)
1483 return;
cea0f0e7 1484
67052b35 1485 pte_list_add(vcpu, parent_pte, &sp->parent_ptes);
cea0f0e7
AK
1486}
1487
4db35314 1488static void mmu_page_remove_parent_pte(struct kvm_mmu_page *sp,
cea0f0e7
AK
1489 u64 *parent_pte)
1490{
67052b35 1491 pte_list_remove(parent_pte, &sp->parent_ptes);
cea0f0e7
AK
1492}
1493
bcdd9a93
XG
1494static void drop_parent_pte(struct kvm_mmu_page *sp,
1495 u64 *parent_pte)
1496{
1497 mmu_page_remove_parent_pte(sp, parent_pte);
1df9f2dc 1498 mmu_spte_clear_no_track(parent_pte);
bcdd9a93
XG
1499}
1500
67052b35
XG
1501static struct kvm_mmu_page *kvm_mmu_alloc_page(struct kvm_vcpu *vcpu,
1502 u64 *parent_pte, int direct)
ad8cfbe3 1503{
67052b35 1504 struct kvm_mmu_page *sp;
80feb89a
TY
1505 sp = mmu_memory_cache_alloc(&vcpu->arch.mmu_page_header_cache);
1506 sp->spt = mmu_memory_cache_alloc(&vcpu->arch.mmu_page_cache);
67052b35 1507 if (!direct)
80feb89a 1508 sp->gfns = mmu_memory_cache_alloc(&vcpu->arch.mmu_page_cache);
67052b35
XG
1509 set_page_private(virt_to_page(sp->spt), (unsigned long)sp);
1510 list_add(&sp->link, &vcpu->kvm->arch.active_mmu_pages);
67052b35
XG
1511 sp->parent_ptes = 0;
1512 mmu_page_add_parent_pte(vcpu, sp, parent_pte);
1513 kvm_mod_used_mmu_pages(vcpu->kvm, +1);
1514 return sp;
ad8cfbe3
MT
1515}
1516
67052b35 1517static void mark_unsync(u64 *spte);
1047df1f 1518static void kvm_mmu_mark_parents_unsync(struct kvm_mmu_page *sp)
0074ff63 1519{
67052b35 1520 pte_list_walk(&sp->parent_ptes, mark_unsync);
0074ff63
MT
1521}
1522
67052b35 1523static void mark_unsync(u64 *spte)
0074ff63 1524{
67052b35 1525 struct kvm_mmu_page *sp;
1047df1f 1526 unsigned int index;
0074ff63 1527
67052b35 1528 sp = page_header(__pa(spte));
1047df1f
XG
1529 index = spte - sp->spt;
1530 if (__test_and_set_bit(index, sp->unsync_child_bitmap))
0074ff63 1531 return;
1047df1f 1532 if (sp->unsync_children++)
0074ff63 1533 return;
1047df1f 1534 kvm_mmu_mark_parents_unsync(sp);
0074ff63
MT
1535}
1536
e8bc217a 1537static int nonpaging_sync_page(struct kvm_vcpu *vcpu,
a4a8e6f7 1538 struct kvm_mmu_page *sp)
e8bc217a
MT
1539{
1540 return 1;
1541}
1542
a7052897
MT
1543static void nonpaging_invlpg(struct kvm_vcpu *vcpu, gva_t gva)
1544{
1545}
1546
0f53b5b1
XG
1547static void nonpaging_update_pte(struct kvm_vcpu *vcpu,
1548 struct kvm_mmu_page *sp, u64 *spte,
7c562522 1549 const void *pte)
0f53b5b1
XG
1550{
1551 WARN_ON(1);
1552}
1553
60c8aec6
MT
1554#define KVM_PAGE_ARRAY_NR 16
1555
1556struct kvm_mmu_pages {
1557 struct mmu_page_and_offset {
1558 struct kvm_mmu_page *sp;
1559 unsigned int idx;
1560 } page[KVM_PAGE_ARRAY_NR];
1561 unsigned int nr;
1562};
1563
cded19f3
HE
1564static int mmu_pages_add(struct kvm_mmu_pages *pvec, struct kvm_mmu_page *sp,
1565 int idx)
4731d4c7 1566{
60c8aec6 1567 int i;
4731d4c7 1568
60c8aec6
MT
1569 if (sp->unsync)
1570 for (i=0; i < pvec->nr; i++)
1571 if (pvec->page[i].sp == sp)
1572 return 0;
1573
1574 pvec->page[pvec->nr].sp = sp;
1575 pvec->page[pvec->nr].idx = idx;
1576 pvec->nr++;
1577 return (pvec->nr == KVM_PAGE_ARRAY_NR);
1578}
1579
1580static int __mmu_unsync_walk(struct kvm_mmu_page *sp,
1581 struct kvm_mmu_pages *pvec)
1582{
1583 int i, ret, nr_unsync_leaf = 0;
4731d4c7 1584
37178b8b 1585 for_each_set_bit(i, sp->unsync_child_bitmap, 512) {
7a8f1a74 1586 struct kvm_mmu_page *child;
4731d4c7
MT
1587 u64 ent = sp->spt[i];
1588
7a8f1a74
XG
1589 if (!is_shadow_present_pte(ent) || is_large_pte(ent))
1590 goto clear_child_bitmap;
1591
1592 child = page_header(ent & PT64_BASE_ADDR_MASK);
1593
1594 if (child->unsync_children) {
1595 if (mmu_pages_add(pvec, child, i))
1596 return -ENOSPC;
1597
1598 ret = __mmu_unsync_walk(child, pvec);
1599 if (!ret)
1600 goto clear_child_bitmap;
1601 else if (ret > 0)
1602 nr_unsync_leaf += ret;
1603 else
1604 return ret;
1605 } else if (child->unsync) {
1606 nr_unsync_leaf++;
1607 if (mmu_pages_add(pvec, child, i))
1608 return -ENOSPC;
1609 } else
1610 goto clear_child_bitmap;
1611
1612 continue;
1613
1614clear_child_bitmap:
1615 __clear_bit(i, sp->unsync_child_bitmap);
1616 sp->unsync_children--;
1617 WARN_ON((int)sp->unsync_children < 0);
4731d4c7
MT
1618 }
1619
4731d4c7 1620
60c8aec6
MT
1621 return nr_unsync_leaf;
1622}
1623
1624static int mmu_unsync_walk(struct kvm_mmu_page *sp,
1625 struct kvm_mmu_pages *pvec)
1626{
1627 if (!sp->unsync_children)
1628 return 0;
1629
1630 mmu_pages_add(pvec, sp, 0);
1631 return __mmu_unsync_walk(sp, pvec);
4731d4c7
MT
1632}
1633
4731d4c7
MT
1634static void kvm_unlink_unsync_page(struct kvm *kvm, struct kvm_mmu_page *sp)
1635{
1636 WARN_ON(!sp->unsync);
5e1b3ddb 1637 trace_kvm_mmu_sync_page(sp);
4731d4c7
MT
1638 sp->unsync = 0;
1639 --kvm->stat.mmu_unsync;
1640}
1641
7775834a
XG
1642static int kvm_mmu_prepare_zap_page(struct kvm *kvm, struct kvm_mmu_page *sp,
1643 struct list_head *invalid_list);
1644static void kvm_mmu_commit_zap_page(struct kvm *kvm,
1645 struct list_head *invalid_list);
4731d4c7 1646
1044b030
TY
1647#define for_each_gfn_sp(_kvm, _sp, _gfn) \
1648 hlist_for_each_entry(_sp, \
1649 &(_kvm)->arch.mmu_page_hash[kvm_page_table_hashfn(_gfn)], hash_link) \
1650 if ((_sp)->gfn != (_gfn)) {} else
1651
1652#define for_each_gfn_indirect_valid_sp(_kvm, _sp, _gfn) \
1653 for_each_gfn_sp(_kvm, _sp, _gfn) \
1654 if ((_sp)->role.direct || (_sp)->role.invalid) {} else
7ae680eb 1655
f918b443 1656/* @sp->gfn should be write-protected at the call site */
1d9dc7e0 1657static int __kvm_sync_page(struct kvm_vcpu *vcpu, struct kvm_mmu_page *sp,
d98ba053 1658 struct list_head *invalid_list, bool clear_unsync)
4731d4c7 1659{
5b7e0102 1660 if (sp->role.cr4_pae != !!is_pae(vcpu)) {
d98ba053 1661 kvm_mmu_prepare_zap_page(vcpu->kvm, sp, invalid_list);
4731d4c7
MT
1662 return 1;
1663 }
1664
f918b443 1665 if (clear_unsync)
1d9dc7e0 1666 kvm_unlink_unsync_page(vcpu->kvm, sp);
1d9dc7e0 1667
a4a8e6f7 1668 if (vcpu->arch.mmu.sync_page(vcpu, sp)) {
d98ba053 1669 kvm_mmu_prepare_zap_page(vcpu->kvm, sp, invalid_list);
4731d4c7
MT
1670 return 1;
1671 }
1672
1673 kvm_mmu_flush_tlb(vcpu);
4731d4c7
MT
1674 return 0;
1675}
1676
1d9dc7e0
XG
1677static int kvm_sync_page_transient(struct kvm_vcpu *vcpu,
1678 struct kvm_mmu_page *sp)
1679{
d98ba053 1680 LIST_HEAD(invalid_list);
1d9dc7e0
XG
1681 int ret;
1682
d98ba053 1683 ret = __kvm_sync_page(vcpu, sp, &invalid_list, false);
be71e061 1684 if (ret)
d98ba053
XG
1685 kvm_mmu_commit_zap_page(vcpu->kvm, &invalid_list);
1686
1d9dc7e0
XG
1687 return ret;
1688}
1689
e37fa785
XG
1690#ifdef CONFIG_KVM_MMU_AUDIT
1691#include "mmu_audit.c"
1692#else
1693static void kvm_mmu_audit(struct kvm_vcpu *vcpu, int point) { }
1694static void mmu_audit_disable(void) { }
1695#endif
1696
d98ba053
XG
1697static int kvm_sync_page(struct kvm_vcpu *vcpu, struct kvm_mmu_page *sp,
1698 struct list_head *invalid_list)
1d9dc7e0 1699{
d98ba053 1700 return __kvm_sync_page(vcpu, sp, invalid_list, true);
1d9dc7e0
XG
1701}
1702
9f1a122f
XG
1703/* @gfn should be write-protected at the call site */
1704static void kvm_sync_pages(struct kvm_vcpu *vcpu, gfn_t gfn)
1705{
9f1a122f 1706 struct kvm_mmu_page *s;
d98ba053 1707 LIST_HEAD(invalid_list);
9f1a122f
XG
1708 bool flush = false;
1709
b67bfe0d 1710 for_each_gfn_indirect_valid_sp(vcpu->kvm, s, gfn) {
7ae680eb 1711 if (!s->unsync)
9f1a122f
XG
1712 continue;
1713
1714 WARN_ON(s->role.level != PT_PAGE_TABLE_LEVEL);
a4a8e6f7 1715 kvm_unlink_unsync_page(vcpu->kvm, s);
9f1a122f 1716 if ((s->role.cr4_pae != !!is_pae(vcpu)) ||
a4a8e6f7 1717 (vcpu->arch.mmu.sync_page(vcpu, s))) {
d98ba053 1718 kvm_mmu_prepare_zap_page(vcpu->kvm, s, &invalid_list);
9f1a122f
XG
1719 continue;
1720 }
9f1a122f
XG
1721 flush = true;
1722 }
1723
d98ba053 1724 kvm_mmu_commit_zap_page(vcpu->kvm, &invalid_list);
9f1a122f
XG
1725 if (flush)
1726 kvm_mmu_flush_tlb(vcpu);
1727}
1728
60c8aec6
MT
1729struct mmu_page_path {
1730 struct kvm_mmu_page *parent[PT64_ROOT_LEVEL-1];
1731 unsigned int idx[PT64_ROOT_LEVEL-1];
4731d4c7
MT
1732};
1733
60c8aec6
MT
1734#define for_each_sp(pvec, sp, parents, i) \
1735 for (i = mmu_pages_next(&pvec, &parents, -1), \
1736 sp = pvec.page[i].sp; \
1737 i < pvec.nr && ({ sp = pvec.page[i].sp; 1;}); \
1738 i = mmu_pages_next(&pvec, &parents, i))
1739
cded19f3
HE
1740static int mmu_pages_next(struct kvm_mmu_pages *pvec,
1741 struct mmu_page_path *parents,
1742 int i)
60c8aec6
MT
1743{
1744 int n;
1745
1746 for (n = i+1; n < pvec->nr; n++) {
1747 struct kvm_mmu_page *sp = pvec->page[n].sp;
1748
1749 if (sp->role.level == PT_PAGE_TABLE_LEVEL) {
1750 parents->idx[0] = pvec->page[n].idx;
1751 return n;
1752 }
1753
1754 parents->parent[sp->role.level-2] = sp;
1755 parents->idx[sp->role.level-1] = pvec->page[n].idx;
1756 }
1757
1758 return n;
1759}
1760
cded19f3 1761static void mmu_pages_clear_parents(struct mmu_page_path *parents)
4731d4c7 1762{
60c8aec6
MT
1763 struct kvm_mmu_page *sp;
1764 unsigned int level = 0;
1765
1766 do {
1767 unsigned int idx = parents->idx[level];
4731d4c7 1768
60c8aec6
MT
1769 sp = parents->parent[level];
1770 if (!sp)
1771 return;
1772
1773 --sp->unsync_children;
1774 WARN_ON((int)sp->unsync_children < 0);
1775 __clear_bit(idx, sp->unsync_child_bitmap);
1776 level++;
1777 } while (level < PT64_ROOT_LEVEL-1 && !sp->unsync_children);
4731d4c7
MT
1778}
1779
60c8aec6
MT
1780static void kvm_mmu_pages_init(struct kvm_mmu_page *parent,
1781 struct mmu_page_path *parents,
1782 struct kvm_mmu_pages *pvec)
4731d4c7 1783{
60c8aec6
MT
1784 parents->parent[parent->role.level-1] = NULL;
1785 pvec->nr = 0;
1786}
4731d4c7 1787
60c8aec6
MT
1788static void mmu_sync_children(struct kvm_vcpu *vcpu,
1789 struct kvm_mmu_page *parent)
1790{
1791 int i;
1792 struct kvm_mmu_page *sp;
1793 struct mmu_page_path parents;
1794 struct kvm_mmu_pages pages;
d98ba053 1795 LIST_HEAD(invalid_list);
60c8aec6
MT
1796
1797 kvm_mmu_pages_init(parent, &parents, &pages);
1798 while (mmu_unsync_walk(parent, &pages)) {
2f84569f 1799 bool protected = false;
b1a36821
MT
1800
1801 for_each_sp(pages, sp, parents, i)
1802 protected |= rmap_write_protect(vcpu->kvm, sp->gfn);
1803
1804 if (protected)
1805 kvm_flush_remote_tlbs(vcpu->kvm);
1806
60c8aec6 1807 for_each_sp(pages, sp, parents, i) {
d98ba053 1808 kvm_sync_page(vcpu, sp, &invalid_list);
60c8aec6
MT
1809 mmu_pages_clear_parents(&parents);
1810 }
d98ba053 1811 kvm_mmu_commit_zap_page(vcpu->kvm, &invalid_list);
4731d4c7 1812 cond_resched_lock(&vcpu->kvm->mmu_lock);
60c8aec6
MT
1813 kvm_mmu_pages_init(parent, &parents, &pages);
1814 }
4731d4c7
MT
1815}
1816
c3707958
XG
1817static void init_shadow_page_table(struct kvm_mmu_page *sp)
1818{
1819 int i;
1820
1821 for (i = 0; i < PT64_ENT_PER_PAGE; ++i)
1822 sp->spt[i] = 0ull;
1823}
1824
a30f47cb
XG
1825static void __clear_sp_write_flooding_count(struct kvm_mmu_page *sp)
1826{
1827 sp->write_flooding_count = 0;
1828}
1829
1830static void clear_sp_write_flooding_count(u64 *spte)
1831{
1832 struct kvm_mmu_page *sp = page_header(__pa(spte));
1833
1834 __clear_sp_write_flooding_count(sp);
1835}
1836
cea0f0e7
AK
1837static struct kvm_mmu_page *kvm_mmu_get_page(struct kvm_vcpu *vcpu,
1838 gfn_t gfn,
1839 gva_t gaddr,
1840 unsigned level,
f6e2c02b 1841 int direct,
41074d07 1842 unsigned access,
f7d9c7b7 1843 u64 *parent_pte)
cea0f0e7
AK
1844{
1845 union kvm_mmu_page_role role;
cea0f0e7 1846 unsigned quadrant;
9f1a122f 1847 struct kvm_mmu_page *sp;
9f1a122f 1848 bool need_sync = false;
cea0f0e7 1849
a770f6f2 1850 role = vcpu->arch.mmu.base_role;
cea0f0e7 1851 role.level = level;
f6e2c02b 1852 role.direct = direct;
84b0c8c6 1853 if (role.direct)
5b7e0102 1854 role.cr4_pae = 0;
41074d07 1855 role.access = access;
c5a78f2b
JR
1856 if (!vcpu->arch.mmu.direct_map
1857 && vcpu->arch.mmu.root_level <= PT32_ROOT_LEVEL) {
cea0f0e7
AK
1858 quadrant = gaddr >> (PAGE_SHIFT + (PT64_PT_BITS * level));
1859 quadrant &= (1 << ((PT32_PT_BITS - PT64_PT_BITS) * level)) - 1;
1860 role.quadrant = quadrant;
1861 }
b67bfe0d 1862 for_each_gfn_sp(vcpu->kvm, sp, gfn) {
7ae680eb
XG
1863 if (!need_sync && sp->unsync)
1864 need_sync = true;
4731d4c7 1865
7ae680eb
XG
1866 if (sp->role.word != role.word)
1867 continue;
4731d4c7 1868
7ae680eb
XG
1869 if (sp->unsync && kvm_sync_page_transient(vcpu, sp))
1870 break;
e02aa901 1871
7ae680eb
XG
1872 mmu_page_add_parent_pte(vcpu, sp, parent_pte);
1873 if (sp->unsync_children) {
a8eeb04a 1874 kvm_make_request(KVM_REQ_MMU_SYNC, vcpu);
7ae680eb
XG
1875 kvm_mmu_mark_parents_unsync(sp);
1876 } else if (sp->unsync)
1877 kvm_mmu_mark_parents_unsync(sp);
e02aa901 1878
a30f47cb 1879 __clear_sp_write_flooding_count(sp);
7ae680eb
XG
1880 trace_kvm_mmu_get_page(sp, false);
1881 return sp;
1882 }
dfc5aa00 1883 ++vcpu->kvm->stat.mmu_cache_miss;
2032a93d 1884 sp = kvm_mmu_alloc_page(vcpu, parent_pte, direct);
4db35314
AK
1885 if (!sp)
1886 return sp;
4db35314
AK
1887 sp->gfn = gfn;
1888 sp->role = role;
7ae680eb
XG
1889 hlist_add_head(&sp->hash_link,
1890 &vcpu->kvm->arch.mmu_page_hash[kvm_page_table_hashfn(gfn)]);
f6e2c02b 1891 if (!direct) {
b1a36821
MT
1892 if (rmap_write_protect(vcpu->kvm, gfn))
1893 kvm_flush_remote_tlbs(vcpu->kvm);
9f1a122f
XG
1894 if (level > PT_PAGE_TABLE_LEVEL && need_sync)
1895 kvm_sync_pages(vcpu, gfn);
1896
4731d4c7
MT
1897 account_shadowed(vcpu->kvm, gfn);
1898 }
c3707958 1899 init_shadow_page_table(sp);
f691fe1d 1900 trace_kvm_mmu_get_page(sp, true);
4db35314 1901 return sp;
cea0f0e7
AK
1902}
1903
2d11123a
AK
1904static void shadow_walk_init(struct kvm_shadow_walk_iterator *iterator,
1905 struct kvm_vcpu *vcpu, u64 addr)
1906{
1907 iterator->addr = addr;
1908 iterator->shadow_addr = vcpu->arch.mmu.root_hpa;
1909 iterator->level = vcpu->arch.mmu.shadow_root_level;
81407ca5
JR
1910
1911 if (iterator->level == PT64_ROOT_LEVEL &&
1912 vcpu->arch.mmu.root_level < PT64_ROOT_LEVEL &&
1913 !vcpu->arch.mmu.direct_map)
1914 --iterator->level;
1915
2d11123a
AK
1916 if (iterator->level == PT32E_ROOT_LEVEL) {
1917 iterator->shadow_addr
1918 = vcpu->arch.mmu.pae_root[(addr >> 30) & 3];
1919 iterator->shadow_addr &= PT64_BASE_ADDR_MASK;
1920 --iterator->level;
1921 if (!iterator->shadow_addr)
1922 iterator->level = 0;
1923 }
1924}
1925
1926static bool shadow_walk_okay(struct kvm_shadow_walk_iterator *iterator)
1927{
1928 if (iterator->level < PT_PAGE_TABLE_LEVEL)
1929 return false;
4d88954d 1930
2d11123a
AK
1931 iterator->index = SHADOW_PT_INDEX(iterator->addr, iterator->level);
1932 iterator->sptep = ((u64 *)__va(iterator->shadow_addr)) + iterator->index;
1933 return true;
1934}
1935
c2a2ac2b
XG
1936static void __shadow_walk_next(struct kvm_shadow_walk_iterator *iterator,
1937 u64 spte)
2d11123a 1938{
c2a2ac2b 1939 if (is_last_spte(spte, iterator->level)) {
052331be
XG
1940 iterator->level = 0;
1941 return;
1942 }
1943
c2a2ac2b 1944 iterator->shadow_addr = spte & PT64_BASE_ADDR_MASK;
2d11123a
AK
1945 --iterator->level;
1946}
1947
c2a2ac2b
XG
1948static void shadow_walk_next(struct kvm_shadow_walk_iterator *iterator)
1949{
1950 return __shadow_walk_next(iterator, *iterator->sptep);
1951}
1952
32ef26a3
AK
1953static void link_shadow_page(u64 *sptep, struct kvm_mmu_page *sp)
1954{
1955 u64 spte;
1956
24db2734
XG
1957 spte = __pa(sp->spt) | PT_PRESENT_MASK | PT_WRITABLE_MASK |
1958 shadow_user_mask | shadow_x_mask | shadow_accessed_mask;
1959
1df9f2dc 1960 mmu_spte_set(sptep, spte);
32ef26a3
AK
1961}
1962
a357bd22
AK
1963static void validate_direct_spte(struct kvm_vcpu *vcpu, u64 *sptep,
1964 unsigned direct_access)
1965{
1966 if (is_shadow_present_pte(*sptep) && !is_large_pte(*sptep)) {
1967 struct kvm_mmu_page *child;
1968
1969 /*
1970 * For the direct sp, if the guest pte's dirty bit
1971 * changed form clean to dirty, it will corrupt the
1972 * sp's access: allow writable in the read-only sp,
1973 * so we should update the spte at this point to get
1974 * a new sp with the correct access.
1975 */
1976 child = page_header(*sptep & PT64_BASE_ADDR_MASK);
1977 if (child->role.access == direct_access)
1978 return;
1979
bcdd9a93 1980 drop_parent_pte(child, sptep);
a357bd22
AK
1981 kvm_flush_remote_tlbs(vcpu->kvm);
1982 }
1983}
1984
505aef8f 1985static bool mmu_page_zap_pte(struct kvm *kvm, struct kvm_mmu_page *sp,
38e3b2b2
XG
1986 u64 *spte)
1987{
1988 u64 pte;
1989 struct kvm_mmu_page *child;
1990
1991 pte = *spte;
1992 if (is_shadow_present_pte(pte)) {
505aef8f 1993 if (is_last_spte(pte, sp->role.level)) {
c3707958 1994 drop_spte(kvm, spte);
505aef8f
XG
1995 if (is_large_pte(pte))
1996 --kvm->stat.lpages;
1997 } else {
38e3b2b2 1998 child = page_header(pte & PT64_BASE_ADDR_MASK);
bcdd9a93 1999 drop_parent_pte(child, spte);
38e3b2b2 2000 }
505aef8f
XG
2001 return true;
2002 }
2003
2004 if (is_mmio_spte(pte))
ce88decf 2005 mmu_spte_clear_no_track(spte);
c3707958 2006
505aef8f 2007 return false;
38e3b2b2
XG
2008}
2009
90cb0529 2010static void kvm_mmu_page_unlink_children(struct kvm *kvm,
4db35314 2011 struct kvm_mmu_page *sp)
a436036b 2012{
697fe2e2 2013 unsigned i;
697fe2e2 2014
38e3b2b2
XG
2015 for (i = 0; i < PT64_ENT_PER_PAGE; ++i)
2016 mmu_page_zap_pte(kvm, sp, sp->spt + i);
a436036b
AK
2017}
2018
4db35314 2019static void kvm_mmu_put_page(struct kvm_mmu_page *sp, u64 *parent_pte)
cea0f0e7 2020{
4db35314 2021 mmu_page_remove_parent_pte(sp, parent_pte);
a436036b
AK
2022}
2023
31aa2b44 2024static void kvm_mmu_unlink_parents(struct kvm *kvm, struct kvm_mmu_page *sp)
a436036b 2025{
1e3f42f0
TY
2026 u64 *sptep;
2027 struct rmap_iterator iter;
a436036b 2028
1e3f42f0
TY
2029 while ((sptep = rmap_get_first(sp->parent_ptes, &iter)))
2030 drop_parent_pte(sp, sptep);
31aa2b44
AK
2031}
2032
60c8aec6 2033static int mmu_zap_unsync_children(struct kvm *kvm,
7775834a
XG
2034 struct kvm_mmu_page *parent,
2035 struct list_head *invalid_list)
4731d4c7 2036{
60c8aec6
MT
2037 int i, zapped = 0;
2038 struct mmu_page_path parents;
2039 struct kvm_mmu_pages pages;
4731d4c7 2040
60c8aec6 2041 if (parent->role.level == PT_PAGE_TABLE_LEVEL)
4731d4c7 2042 return 0;
60c8aec6
MT
2043
2044 kvm_mmu_pages_init(parent, &parents, &pages);
2045 while (mmu_unsync_walk(parent, &pages)) {
2046 struct kvm_mmu_page *sp;
2047
2048 for_each_sp(pages, sp, parents, i) {
7775834a 2049 kvm_mmu_prepare_zap_page(kvm, sp, invalid_list);
60c8aec6 2050 mmu_pages_clear_parents(&parents);
77662e00 2051 zapped++;
60c8aec6 2052 }
60c8aec6
MT
2053 kvm_mmu_pages_init(parent, &parents, &pages);
2054 }
2055
2056 return zapped;
4731d4c7
MT
2057}
2058
7775834a
XG
2059static int kvm_mmu_prepare_zap_page(struct kvm *kvm, struct kvm_mmu_page *sp,
2060 struct list_head *invalid_list)
31aa2b44 2061{
4731d4c7 2062 int ret;
f691fe1d 2063
7775834a 2064 trace_kvm_mmu_prepare_zap_page(sp);
31aa2b44 2065 ++kvm->stat.mmu_shadow_zapped;
7775834a 2066 ret = mmu_zap_unsync_children(kvm, sp, invalid_list);
4db35314 2067 kvm_mmu_page_unlink_children(kvm, sp);
31aa2b44 2068 kvm_mmu_unlink_parents(kvm, sp);
f6e2c02b 2069 if (!sp->role.invalid && !sp->role.direct)
5b5c6a5a 2070 unaccount_shadowed(kvm, sp->gfn);
4731d4c7
MT
2071 if (sp->unsync)
2072 kvm_unlink_unsync_page(kvm, sp);
4db35314 2073 if (!sp->root_count) {
54a4f023
GJ
2074 /* Count self */
2075 ret++;
7775834a 2076 list_move(&sp->link, invalid_list);
aa6bd187 2077 kvm_mod_used_mmu_pages(kvm, -1);
2e53d63a 2078 } else {
5b5c6a5a 2079 list_move(&sp->link, &kvm->arch.active_mmu_pages);
2e53d63a
MT
2080 kvm_reload_remote_mmus(kvm);
2081 }
7775834a
XG
2082
2083 sp->role.invalid = 1;
4731d4c7 2084 return ret;
a436036b
AK
2085}
2086
7775834a
XG
2087static void kvm_mmu_commit_zap_page(struct kvm *kvm,
2088 struct list_head *invalid_list)
2089{
945315b9 2090 struct kvm_mmu_page *sp, *nsp;
7775834a
XG
2091
2092 if (list_empty(invalid_list))
2093 return;
2094
c142786c
AK
2095 /*
2096 * wmb: make sure everyone sees our modifications to the page tables
2097 * rmb: make sure we see changes to vcpu->mode
2098 */
2099 smp_mb();
4f022648 2100
c142786c
AK
2101 /*
2102 * Wait for all vcpus to exit guest mode and/or lockless shadow
2103 * page table walks.
2104 */
2105 kvm_flush_remote_tlbs(kvm);
c2a2ac2b 2106
945315b9 2107 list_for_each_entry_safe(sp, nsp, invalid_list, link) {
7775834a 2108 WARN_ON(!sp->role.invalid || sp->root_count);
aa6bd187 2109 kvm_mmu_free_page(sp);
945315b9 2110 }
7775834a
XG
2111}
2112
82ce2c96
IE
2113/*
2114 * Changing the number of mmu pages allocated to the vm
49d5ca26 2115 * Note: if goal_nr_mmu_pages is too small, you will get dead lock
82ce2c96 2116 */
49d5ca26 2117void kvm_mmu_change_mmu_pages(struct kvm *kvm, unsigned int goal_nr_mmu_pages)
82ce2c96 2118{
d98ba053 2119 LIST_HEAD(invalid_list);
82ce2c96
IE
2120 /*
2121 * If we set the number of mmu pages to be smaller be than the
2122 * number of actived pages , we must to free some mmu pages before we
2123 * change the value
2124 */
2125
b34cb590
TY
2126 spin_lock(&kvm->mmu_lock);
2127
49d5ca26
DH
2128 if (kvm->arch.n_used_mmu_pages > goal_nr_mmu_pages) {
2129 while (kvm->arch.n_used_mmu_pages > goal_nr_mmu_pages &&
77662e00 2130 !list_empty(&kvm->arch.active_mmu_pages)) {
82ce2c96
IE
2131 struct kvm_mmu_page *page;
2132
f05e70ac 2133 page = container_of(kvm->arch.active_mmu_pages.prev,
82ce2c96 2134 struct kvm_mmu_page, link);
80b63faf 2135 kvm_mmu_prepare_zap_page(kvm, page, &invalid_list);
82ce2c96 2136 }
aa6bd187 2137 kvm_mmu_commit_zap_page(kvm, &invalid_list);
49d5ca26 2138 goal_nr_mmu_pages = kvm->arch.n_used_mmu_pages;
82ce2c96 2139 }
82ce2c96 2140
49d5ca26 2141 kvm->arch.n_max_mmu_pages = goal_nr_mmu_pages;
b34cb590
TY
2142
2143 spin_unlock(&kvm->mmu_lock);
82ce2c96
IE
2144}
2145
1cb3f3ae 2146int kvm_mmu_unprotect_page(struct kvm *kvm, gfn_t gfn)
a436036b 2147{
4db35314 2148 struct kvm_mmu_page *sp;
d98ba053 2149 LIST_HEAD(invalid_list);
a436036b
AK
2150 int r;
2151
9ad17b10 2152 pgprintk("%s: looking for gfn %llx\n", __func__, gfn);
a436036b 2153 r = 0;
1cb3f3ae 2154 spin_lock(&kvm->mmu_lock);
b67bfe0d 2155 for_each_gfn_indirect_valid_sp(kvm, sp, gfn) {
9ad17b10 2156 pgprintk("%s: gfn %llx role %x\n", __func__, gfn,
7ae680eb
XG
2157 sp->role.word);
2158 r = 1;
f41d335a 2159 kvm_mmu_prepare_zap_page(kvm, sp, &invalid_list);
7ae680eb 2160 }
d98ba053 2161 kvm_mmu_commit_zap_page(kvm, &invalid_list);
1cb3f3ae
XG
2162 spin_unlock(&kvm->mmu_lock);
2163
a436036b 2164 return r;
cea0f0e7 2165}
1cb3f3ae 2166EXPORT_SYMBOL_GPL(kvm_mmu_unprotect_page);
cea0f0e7 2167
74be52e3
SY
2168/*
2169 * The function is based on mtrr_type_lookup() in
2170 * arch/x86/kernel/cpu/mtrr/generic.c
2171 */
2172static int get_mtrr_type(struct mtrr_state_type *mtrr_state,
2173 u64 start, u64 end)
2174{
2175 int i;
2176 u64 base, mask;
2177 u8 prev_match, curr_match;
2178 int num_var_ranges = KVM_NR_VAR_MTRR;
2179
2180 if (!mtrr_state->enabled)
2181 return 0xFF;
2182
2183 /* Make end inclusive end, instead of exclusive */
2184 end--;
2185
2186 /* Look in fixed ranges. Just return the type as per start */
2187 if (mtrr_state->have_fixed && (start < 0x100000)) {
2188 int idx;
2189
2190 if (start < 0x80000) {
2191 idx = 0;
2192 idx += (start >> 16);
2193 return mtrr_state->fixed_ranges[idx];
2194 } else if (start < 0xC0000) {
2195 idx = 1 * 8;
2196 idx += ((start - 0x80000) >> 14);
2197 return mtrr_state->fixed_ranges[idx];
2198 } else if (start < 0x1000000) {
2199 idx = 3 * 8;
2200 idx += ((start - 0xC0000) >> 12);
2201 return mtrr_state->fixed_ranges[idx];
2202 }
2203 }
2204
2205 /*
2206 * Look in variable ranges
2207 * Look of multiple ranges matching this address and pick type
2208 * as per MTRR precedence
2209 */
2210 if (!(mtrr_state->enabled & 2))
2211 return mtrr_state->def_type;
2212
2213 prev_match = 0xFF;
2214 for (i = 0; i < num_var_ranges; ++i) {
2215 unsigned short start_state, end_state;
2216
2217 if (!(mtrr_state->var_ranges[i].mask_lo & (1 << 11)))
2218 continue;
2219
2220 base = (((u64)mtrr_state->var_ranges[i].base_hi) << 32) +
2221 (mtrr_state->var_ranges[i].base_lo & PAGE_MASK);
2222 mask = (((u64)mtrr_state->var_ranges[i].mask_hi) << 32) +
2223 (mtrr_state->var_ranges[i].mask_lo & PAGE_MASK);
2224
2225 start_state = ((start & mask) == (base & mask));
2226 end_state = ((end & mask) == (base & mask));
2227 if (start_state != end_state)
2228 return 0xFE;
2229
2230 if ((start & mask) != (base & mask))
2231 continue;
2232
2233 curr_match = mtrr_state->var_ranges[i].base_lo & 0xff;
2234 if (prev_match == 0xFF) {
2235 prev_match = curr_match;
2236 continue;
2237 }
2238
2239 if (prev_match == MTRR_TYPE_UNCACHABLE ||
2240 curr_match == MTRR_TYPE_UNCACHABLE)
2241 return MTRR_TYPE_UNCACHABLE;
2242
2243 if ((prev_match == MTRR_TYPE_WRBACK &&
2244 curr_match == MTRR_TYPE_WRTHROUGH) ||
2245 (prev_match == MTRR_TYPE_WRTHROUGH &&
2246 curr_match == MTRR_TYPE_WRBACK)) {
2247 prev_match = MTRR_TYPE_WRTHROUGH;
2248 curr_match = MTRR_TYPE_WRTHROUGH;
2249 }
2250
2251 if (prev_match != curr_match)
2252 return MTRR_TYPE_UNCACHABLE;
2253 }
2254
2255 if (prev_match != 0xFF)
2256 return prev_match;
2257
2258 return mtrr_state->def_type;
2259}
2260
4b12f0de 2261u8 kvm_get_guest_memory_type(struct kvm_vcpu *vcpu, gfn_t gfn)
74be52e3
SY
2262{
2263 u8 mtrr;
2264
2265 mtrr = get_mtrr_type(&vcpu->arch.mtrr_state, gfn << PAGE_SHIFT,
2266 (gfn << PAGE_SHIFT) + PAGE_SIZE);
2267 if (mtrr == 0xfe || mtrr == 0xff)
2268 mtrr = MTRR_TYPE_WRBACK;
2269 return mtrr;
2270}
4b12f0de 2271EXPORT_SYMBOL_GPL(kvm_get_guest_memory_type);
74be52e3 2272
9cf5cf5a
XG
2273static void __kvm_unsync_page(struct kvm_vcpu *vcpu, struct kvm_mmu_page *sp)
2274{
2275 trace_kvm_mmu_unsync_page(sp);
2276 ++vcpu->kvm->stat.mmu_unsync;
2277 sp->unsync = 1;
2278
2279 kvm_mmu_mark_parents_unsync(sp);
9cf5cf5a
XG
2280}
2281
2282static void kvm_unsync_pages(struct kvm_vcpu *vcpu, gfn_t gfn)
4731d4c7 2283{
4731d4c7 2284 struct kvm_mmu_page *s;
9cf5cf5a 2285
b67bfe0d 2286 for_each_gfn_indirect_valid_sp(vcpu->kvm, s, gfn) {
7ae680eb 2287 if (s->unsync)
4731d4c7 2288 continue;
9cf5cf5a
XG
2289 WARN_ON(s->role.level != PT_PAGE_TABLE_LEVEL);
2290 __kvm_unsync_page(vcpu, s);
4731d4c7 2291 }
4731d4c7
MT
2292}
2293
2294static int mmu_need_write_protect(struct kvm_vcpu *vcpu, gfn_t gfn,
2295 bool can_unsync)
2296{
9cf5cf5a 2297 struct kvm_mmu_page *s;
9cf5cf5a
XG
2298 bool need_unsync = false;
2299
b67bfe0d 2300 for_each_gfn_indirect_valid_sp(vcpu->kvm, s, gfn) {
36a2e677
XG
2301 if (!can_unsync)
2302 return 1;
2303
9cf5cf5a 2304 if (s->role.level != PT_PAGE_TABLE_LEVEL)
4731d4c7 2305 return 1;
9cf5cf5a 2306
9bb4f6b1 2307 if (!s->unsync)
9cf5cf5a 2308 need_unsync = true;
4731d4c7 2309 }
9cf5cf5a
XG
2310 if (need_unsync)
2311 kvm_unsync_pages(vcpu, gfn);
4731d4c7
MT
2312 return 0;
2313}
2314
d555c333 2315static int set_spte(struct kvm_vcpu *vcpu, u64 *sptep,
c2288505 2316 unsigned pte_access, int level,
c2d0ee46 2317 gfn_t gfn, pfn_t pfn, bool speculative,
9bdbba13 2318 bool can_unsync, bool host_writable)
1c4f1fd6 2319{
6e7d0354 2320 u64 spte;
1e73f9dd 2321 int ret = 0;
64d4d521 2322
ce88decf
XG
2323 if (set_mmio_spte(sptep, gfn, pfn, pte_access))
2324 return 0;
2325
982c2565 2326 spte = PT_PRESENT_MASK;
947da538 2327 if (!speculative)
3201b5d9 2328 spte |= shadow_accessed_mask;
640d9b0d 2329
7b52345e
SY
2330 if (pte_access & ACC_EXEC_MASK)
2331 spte |= shadow_x_mask;
2332 else
2333 spte |= shadow_nx_mask;
49fde340 2334
1c4f1fd6 2335 if (pte_access & ACC_USER_MASK)
7b52345e 2336 spte |= shadow_user_mask;
49fde340 2337
852e3c19 2338 if (level > PT_PAGE_TABLE_LEVEL)
05da4558 2339 spte |= PT_PAGE_SIZE_MASK;
b0bc3ee2 2340 if (tdp_enabled)
4b12f0de
SY
2341 spte |= kvm_x86_ops->get_mt_mask(vcpu, gfn,
2342 kvm_is_mmio_pfn(pfn));
1c4f1fd6 2343
9bdbba13 2344 if (host_writable)
1403283a 2345 spte |= SPTE_HOST_WRITEABLE;
f8e453b0
XG
2346 else
2347 pte_access &= ~ACC_WRITE_MASK;
1403283a 2348
35149e21 2349 spte |= (u64)pfn << PAGE_SHIFT;
1c4f1fd6 2350
c2288505 2351 if (pte_access & ACC_WRITE_MASK) {
1c4f1fd6 2352
c2193463 2353 /*
7751babd
XG
2354 * Other vcpu creates new sp in the window between
2355 * mapping_level() and acquiring mmu-lock. We can
2356 * allow guest to retry the access, the mapping can
2357 * be fixed if guest refault.
c2193463 2358 */
852e3c19 2359 if (level > PT_PAGE_TABLE_LEVEL &&
c2193463 2360 has_wrprotected_page(vcpu->kvm, gfn, level))
be38d276 2361 goto done;
38187c83 2362
49fde340 2363 spte |= PT_WRITABLE_MASK | SPTE_MMU_WRITEABLE;
1c4f1fd6 2364
ecc5589f
MT
2365 /*
2366 * Optimization: for pte sync, if spte was writable the hash
2367 * lookup is unnecessary (and expensive). Write protection
2368 * is responsibility of mmu_get_page / kvm_sync_page.
2369 * Same reasoning can be applied to dirty page accounting.
2370 */
8dae4445 2371 if (!can_unsync && is_writable_pte(*sptep))
ecc5589f
MT
2372 goto set_pte;
2373
4731d4c7 2374 if (mmu_need_write_protect(vcpu, gfn, can_unsync)) {
9ad17b10 2375 pgprintk("%s: found shadow page for %llx, marking ro\n",
b8688d51 2376 __func__, gfn);
1e73f9dd 2377 ret = 1;
1c4f1fd6 2378 pte_access &= ~ACC_WRITE_MASK;
49fde340 2379 spte &= ~(PT_WRITABLE_MASK | SPTE_MMU_WRITEABLE);
1c4f1fd6
AK
2380 }
2381 }
2382
1c4f1fd6
AK
2383 if (pte_access & ACC_WRITE_MASK)
2384 mark_page_dirty(vcpu->kvm, gfn);
2385
38187c83 2386set_pte:
6e7d0354 2387 if (mmu_spte_update(sptep, spte))
b330aa0c 2388 kvm_flush_remote_tlbs(vcpu->kvm);
be38d276 2389done:
1e73f9dd
MT
2390 return ret;
2391}
2392
d555c333 2393static void mmu_set_spte(struct kvm_vcpu *vcpu, u64 *sptep,
f7616203
XG
2394 unsigned pte_access, int write_fault, int *emulate,
2395 int level, gfn_t gfn, pfn_t pfn, bool speculative,
2396 bool host_writable)
1e73f9dd
MT
2397{
2398 int was_rmapped = 0;
53a27b39 2399 int rmap_count;
1e73f9dd 2400
f7616203
XG
2401 pgprintk("%s: spte %llx write_fault %d gfn %llx\n", __func__,
2402 *sptep, write_fault, gfn);
1e73f9dd 2403
d555c333 2404 if (is_rmap_spte(*sptep)) {
1e73f9dd
MT
2405 /*
2406 * If we overwrite a PTE page pointer with a 2MB PMD, unlink
2407 * the parent of the now unreachable PTE.
2408 */
852e3c19
JR
2409 if (level > PT_PAGE_TABLE_LEVEL &&
2410 !is_large_pte(*sptep)) {
1e73f9dd 2411 struct kvm_mmu_page *child;
d555c333 2412 u64 pte = *sptep;
1e73f9dd
MT
2413
2414 child = page_header(pte & PT64_BASE_ADDR_MASK);
bcdd9a93 2415 drop_parent_pte(child, sptep);
3be2264b 2416 kvm_flush_remote_tlbs(vcpu->kvm);
d555c333 2417 } else if (pfn != spte_to_pfn(*sptep)) {
9ad17b10 2418 pgprintk("hfn old %llx new %llx\n",
d555c333 2419 spte_to_pfn(*sptep), pfn);
c3707958 2420 drop_spte(vcpu->kvm, sptep);
91546356 2421 kvm_flush_remote_tlbs(vcpu->kvm);
6bed6b9e
JR
2422 } else
2423 was_rmapped = 1;
1e73f9dd 2424 }
852e3c19 2425
c2288505
XG
2426 if (set_spte(vcpu, sptep, pte_access, level, gfn, pfn, speculative,
2427 true, host_writable)) {
1e73f9dd 2428 if (write_fault)
b90a0e6c 2429 *emulate = 1;
5304efde 2430 kvm_mmu_flush_tlb(vcpu);
a378b4e6 2431 }
1e73f9dd 2432
ce88decf
XG
2433 if (unlikely(is_mmio_spte(*sptep) && emulate))
2434 *emulate = 1;
2435
d555c333 2436 pgprintk("%s: setting spte %llx\n", __func__, *sptep);
9ad17b10 2437 pgprintk("instantiating %s PTE (%s) at %llx (%llx) addr %p\n",
d555c333 2438 is_large_pte(*sptep)? "2MB" : "4kB",
a205bc19
JR
2439 *sptep & PT_PRESENT_MASK ?"RW":"R", gfn,
2440 *sptep, sptep);
d555c333 2441 if (!was_rmapped && is_large_pte(*sptep))
05da4558
MT
2442 ++vcpu->kvm->stat.lpages;
2443
ffb61bb3 2444 if (is_shadow_present_pte(*sptep)) {
ffb61bb3
XG
2445 if (!was_rmapped) {
2446 rmap_count = rmap_add(vcpu, sptep, gfn);
2447 if (rmap_count > RMAP_RECYCLE_THRESHOLD)
2448 rmap_recycle(vcpu, sptep, gfn);
2449 }
1c4f1fd6 2450 }
cb9aaa30 2451
f3ac1a4b 2452 kvm_release_pfn_clean(pfn);
1c4f1fd6
AK
2453}
2454
6aa8b732
AK
2455static void nonpaging_new_cr3(struct kvm_vcpu *vcpu)
2456{
e676505a 2457 mmu_free_roots(vcpu);
6aa8b732
AK
2458}
2459
a052b42b
XG
2460static bool is_rsvd_bits_set(struct kvm_mmu *mmu, u64 gpte, int level)
2461{
2462 int bit7;
2463
2464 bit7 = (gpte >> 7) & 1;
2465 return (gpte & mmu->rsvd_bits_mask[bit7][level-1]) != 0;
2466}
2467
957ed9ef
XG
2468static pfn_t pte_prefetch_gfn_to_pfn(struct kvm_vcpu *vcpu, gfn_t gfn,
2469 bool no_dirty_log)
2470{
2471 struct kvm_memory_slot *slot;
957ed9ef 2472
5d163b1c 2473 slot = gfn_to_memslot_dirty_bitmap(vcpu, gfn, no_dirty_log);
903816fa 2474 if (!slot)
6c8ee57b 2475 return KVM_PFN_ERR_FAULT;
957ed9ef 2476
037d92dc 2477 return gfn_to_pfn_memslot_atomic(slot, gfn);
957ed9ef
XG
2478}
2479
a052b42b
XG
2480static bool prefetch_invalid_gpte(struct kvm_vcpu *vcpu,
2481 struct kvm_mmu_page *sp, u64 *spte,
2482 u64 gpte)
2483{
2484 if (is_rsvd_bits_set(&vcpu->arch.mmu, gpte, PT_PAGE_TABLE_LEVEL))
2485 goto no_present;
2486
2487 if (!is_present_gpte(gpte))
2488 goto no_present;
2489
2490 if (!(gpte & PT_ACCESSED_MASK))
2491 goto no_present;
2492
2493 return false;
2494
2495no_present:
2496 drop_spte(vcpu->kvm, spte);
2497 return true;
2498}
2499
957ed9ef
XG
2500static int direct_pte_prefetch_many(struct kvm_vcpu *vcpu,
2501 struct kvm_mmu_page *sp,
2502 u64 *start, u64 *end)
2503{
2504 struct page *pages[PTE_PREFETCH_NUM];
2505 unsigned access = sp->role.access;
2506 int i, ret;
2507 gfn_t gfn;
2508
2509 gfn = kvm_mmu_page_get_gfn(sp, start - sp->spt);
5d163b1c 2510 if (!gfn_to_memslot_dirty_bitmap(vcpu, gfn, access & ACC_WRITE_MASK))
957ed9ef
XG
2511 return -1;
2512
2513 ret = gfn_to_page_many_atomic(vcpu->kvm, gfn, pages, end - start);
2514 if (ret <= 0)
2515 return -1;
2516
2517 for (i = 0; i < ret; i++, gfn++, start++)
f7616203 2518 mmu_set_spte(vcpu, start, access, 0, NULL,
c2288505
XG
2519 sp->role.level, gfn, page_to_pfn(pages[i]),
2520 true, true);
957ed9ef
XG
2521
2522 return 0;
2523}
2524
2525static void __direct_pte_prefetch(struct kvm_vcpu *vcpu,
2526 struct kvm_mmu_page *sp, u64 *sptep)
2527{
2528 u64 *spte, *start = NULL;
2529 int i;
2530
2531 WARN_ON(!sp->role.direct);
2532
2533 i = (sptep - sp->spt) & ~(PTE_PREFETCH_NUM - 1);
2534 spte = sp->spt + i;
2535
2536 for (i = 0; i < PTE_PREFETCH_NUM; i++, spte++) {
c3707958 2537 if (is_shadow_present_pte(*spte) || spte == sptep) {
957ed9ef
XG
2538 if (!start)
2539 continue;
2540 if (direct_pte_prefetch_many(vcpu, sp, start, spte) < 0)
2541 break;
2542 start = NULL;
2543 } else if (!start)
2544 start = spte;
2545 }
2546}
2547
2548static void direct_pte_prefetch(struct kvm_vcpu *vcpu, u64 *sptep)
2549{
2550 struct kvm_mmu_page *sp;
2551
2552 /*
2553 * Since it's no accessed bit on EPT, it's no way to
2554 * distinguish between actually accessed translations
2555 * and prefetched, so disable pte prefetch if EPT is
2556 * enabled.
2557 */
2558 if (!shadow_accessed_mask)
2559 return;
2560
2561 sp = page_header(__pa(sptep));
2562 if (sp->role.level > PT_PAGE_TABLE_LEVEL)
2563 return;
2564
2565 __direct_pte_prefetch(vcpu, sp, sptep);
2566}
2567
9f652d21 2568static int __direct_map(struct kvm_vcpu *vcpu, gpa_t v, int write,
2ec4739d
XG
2569 int map_writable, int level, gfn_t gfn, pfn_t pfn,
2570 bool prefault)
140754bc 2571{
9f652d21 2572 struct kvm_shadow_walk_iterator iterator;
140754bc 2573 struct kvm_mmu_page *sp;
b90a0e6c 2574 int emulate = 0;
140754bc 2575 gfn_t pseudo_gfn;
6aa8b732 2576
9f652d21 2577 for_each_shadow_entry(vcpu, (u64)gfn << PAGE_SHIFT, iterator) {
852e3c19 2578 if (iterator.level == level) {
f7616203 2579 mmu_set_spte(vcpu, iterator.sptep, ACC_ALL,
c2288505
XG
2580 write, &emulate, level, gfn, pfn,
2581 prefault, map_writable);
957ed9ef 2582 direct_pte_prefetch(vcpu, iterator.sptep);
9f652d21
AK
2583 ++vcpu->stat.pf_fixed;
2584 break;
6aa8b732
AK
2585 }
2586
c3707958 2587 if (!is_shadow_present_pte(*iterator.sptep)) {
c9fa0b3b
LJ
2588 u64 base_addr = iterator.addr;
2589
2590 base_addr &= PT64_LVL_ADDR_MASK(iterator.level);
2591 pseudo_gfn = base_addr >> PAGE_SHIFT;
9f652d21
AK
2592 sp = kvm_mmu_get_page(vcpu, pseudo_gfn, iterator.addr,
2593 iterator.level - 1,
2594 1, ACC_ALL, iterator.sptep);
140754bc 2595
24db2734 2596 link_shadow_page(iterator.sptep, sp);
9f652d21
AK
2597 }
2598 }
b90a0e6c 2599 return emulate;
6aa8b732
AK
2600}
2601
77db5cbd 2602static void kvm_send_hwpoison_signal(unsigned long address, struct task_struct *tsk)
bf998156 2603{
77db5cbd
HY
2604 siginfo_t info;
2605
2606 info.si_signo = SIGBUS;
2607 info.si_errno = 0;
2608 info.si_code = BUS_MCEERR_AR;
2609 info.si_addr = (void __user *)address;
2610 info.si_addr_lsb = PAGE_SHIFT;
bf998156 2611
77db5cbd 2612 send_sig_info(SIGBUS, &info, tsk);
bf998156
HY
2613}
2614
d7c55201 2615static int kvm_handle_bad_page(struct kvm_vcpu *vcpu, gfn_t gfn, pfn_t pfn)
bf998156 2616{
4d8b81ab
XG
2617 /*
2618 * Do not cache the mmio info caused by writing the readonly gfn
2619 * into the spte otherwise read access on readonly gfn also can
2620 * caused mmio page fault and treat it as mmio access.
2621 * Return 1 to tell kvm to emulate it.
2622 */
2623 if (pfn == KVM_PFN_ERR_RO_FAULT)
2624 return 1;
2625
e6c1502b 2626 if (pfn == KVM_PFN_ERR_HWPOISON) {
bebb106a 2627 kvm_send_hwpoison_signal(gfn_to_hva(vcpu->kvm, gfn), current);
bf998156 2628 return 0;
d7c55201 2629 }
edba23e5 2630
d7c55201 2631 return -EFAULT;
bf998156
HY
2632}
2633
936a5fe6
AA
2634static void transparent_hugepage_adjust(struct kvm_vcpu *vcpu,
2635 gfn_t *gfnp, pfn_t *pfnp, int *levelp)
2636{
2637 pfn_t pfn = *pfnp;
2638 gfn_t gfn = *gfnp;
2639 int level = *levelp;
2640
2641 /*
2642 * Check if it's a transparent hugepage. If this would be an
2643 * hugetlbfs page, level wouldn't be set to
2644 * PT_PAGE_TABLE_LEVEL and there would be no adjustment done
2645 * here.
2646 */
81c52c56 2647 if (!is_error_noslot_pfn(pfn) && !kvm_is_mmio_pfn(pfn) &&
936a5fe6
AA
2648 level == PT_PAGE_TABLE_LEVEL &&
2649 PageTransCompound(pfn_to_page(pfn)) &&
2650 !has_wrprotected_page(vcpu->kvm, gfn, PT_DIRECTORY_LEVEL)) {
2651 unsigned long mask;
2652 /*
2653 * mmu_notifier_retry was successful and we hold the
2654 * mmu_lock here, so the pmd can't become splitting
2655 * from under us, and in turn
2656 * __split_huge_page_refcount() can't run from under
2657 * us and we can safely transfer the refcount from
2658 * PG_tail to PG_head as we switch the pfn to tail to
2659 * head.
2660 */
2661 *levelp = level = PT_DIRECTORY_LEVEL;
2662 mask = KVM_PAGES_PER_HPAGE(level) - 1;
2663 VM_BUG_ON((gfn & mask) != (pfn & mask));
2664 if (pfn & mask) {
2665 gfn &= ~mask;
2666 *gfnp = gfn;
2667 kvm_release_pfn_clean(pfn);
2668 pfn &= ~mask;
c3586667 2669 kvm_get_pfn(pfn);
936a5fe6
AA
2670 *pfnp = pfn;
2671 }
2672 }
2673}
2674
d7c55201
XG
2675static bool handle_abnormal_pfn(struct kvm_vcpu *vcpu, gva_t gva, gfn_t gfn,
2676 pfn_t pfn, unsigned access, int *ret_val)
2677{
2678 bool ret = true;
2679
2680 /* The pfn is invalid, report the error! */
81c52c56 2681 if (unlikely(is_error_pfn(pfn))) {
d7c55201
XG
2682 *ret_val = kvm_handle_bad_page(vcpu, gfn, pfn);
2683 goto exit;
2684 }
2685
ce88decf 2686 if (unlikely(is_noslot_pfn(pfn)))
d7c55201 2687 vcpu_cache_mmio_info(vcpu, gva, gfn, access);
d7c55201
XG
2688
2689 ret = false;
2690exit:
2691 return ret;
2692}
2693
c7ba5b48
XG
2694static bool page_fault_can_be_fast(struct kvm_vcpu *vcpu, u32 error_code)
2695{
2696 /*
2697 * #PF can be fast only if the shadow page table is present and it
2698 * is caused by write-protect, that means we just need change the
2699 * W bit of the spte which can be done out of mmu-lock.
2700 */
2701 if (!(error_code & PFERR_PRESENT_MASK) ||
2702 !(error_code & PFERR_WRITE_MASK))
2703 return false;
2704
2705 return true;
2706}
2707
2708static bool
2709fast_pf_fix_direct_spte(struct kvm_vcpu *vcpu, u64 *sptep, u64 spte)
2710{
2711 struct kvm_mmu_page *sp = page_header(__pa(sptep));
2712 gfn_t gfn;
2713
2714 WARN_ON(!sp->role.direct);
2715
2716 /*
2717 * The gfn of direct spte is stable since it is calculated
2718 * by sp->gfn.
2719 */
2720 gfn = kvm_mmu_page_get_gfn(sp, sptep - sp->spt);
2721
2722 if (cmpxchg64(sptep, spte, spte | PT_WRITABLE_MASK) == spte)
2723 mark_page_dirty(vcpu->kvm, gfn);
2724
2725 return true;
2726}
2727
2728/*
2729 * Return value:
2730 * - true: let the vcpu to access on the same address again.
2731 * - false: let the real page fault path to fix it.
2732 */
2733static bool fast_page_fault(struct kvm_vcpu *vcpu, gva_t gva, int level,
2734 u32 error_code)
2735{
2736 struct kvm_shadow_walk_iterator iterator;
2737 bool ret = false;
2738 u64 spte = 0ull;
2739
2740 if (!page_fault_can_be_fast(vcpu, error_code))
2741 return false;
2742
2743 walk_shadow_page_lockless_begin(vcpu);
2744 for_each_shadow_entry_lockless(vcpu, gva, iterator, spte)
2745 if (!is_shadow_present_pte(spte) || iterator.level < level)
2746 break;
2747
2748 /*
2749 * If the mapping has been changed, let the vcpu fault on the
2750 * same address again.
2751 */
2752 if (!is_rmap_spte(spte)) {
2753 ret = true;
2754 goto exit;
2755 }
2756
2757 if (!is_last_spte(spte, level))
2758 goto exit;
2759
2760 /*
2761 * Check if it is a spurious fault caused by TLB lazily flushed.
2762 *
2763 * Need not check the access of upper level table entries since
2764 * they are always ACC_ALL.
2765 */
2766 if (is_writable_pte(spte)) {
2767 ret = true;
2768 goto exit;
2769 }
2770
2771 /*
2772 * Currently, to simplify the code, only the spte write-protected
2773 * by dirty-log can be fast fixed.
2774 */
2775 if (!spte_is_locklessly_modifiable(spte))
2776 goto exit;
2777
2778 /*
2779 * Currently, fast page fault only works for direct mapping since
2780 * the gfn is not stable for indirect shadow page.
2781 * See Documentation/virtual/kvm/locking.txt to get more detail.
2782 */
2783 ret = fast_pf_fix_direct_spte(vcpu, iterator.sptep, spte);
2784exit:
a72faf25
XG
2785 trace_fast_page_fault(vcpu, gva, error_code, iterator.sptep,
2786 spte, ret);
c7ba5b48
XG
2787 walk_shadow_page_lockless_end(vcpu);
2788
2789 return ret;
2790}
2791
78b2c54a 2792static bool try_async_pf(struct kvm_vcpu *vcpu, bool prefault, gfn_t gfn,
060c2abe
XG
2793 gva_t gva, pfn_t *pfn, bool write, bool *writable);
2794
c7ba5b48
XG
2795static int nonpaging_map(struct kvm_vcpu *vcpu, gva_t v, u32 error_code,
2796 gfn_t gfn, bool prefault)
10589a46
MT
2797{
2798 int r;
852e3c19 2799 int level;
936a5fe6 2800 int force_pt_level;
35149e21 2801 pfn_t pfn;
e930bffe 2802 unsigned long mmu_seq;
c7ba5b48 2803 bool map_writable, write = error_code & PFERR_WRITE_MASK;
aaee2c94 2804
936a5fe6
AA
2805 force_pt_level = mapping_level_dirty_bitmap(vcpu, gfn);
2806 if (likely(!force_pt_level)) {
2807 level = mapping_level(vcpu, gfn);
2808 /*
2809 * This path builds a PAE pagetable - so we can map
2810 * 2mb pages at maximum. Therefore check if the level
2811 * is larger than that.
2812 */
2813 if (level > PT_DIRECTORY_LEVEL)
2814 level = PT_DIRECTORY_LEVEL;
852e3c19 2815
936a5fe6
AA
2816 gfn &= ~(KVM_PAGES_PER_HPAGE(level) - 1);
2817 } else
2818 level = PT_PAGE_TABLE_LEVEL;
05da4558 2819
c7ba5b48
XG
2820 if (fast_page_fault(vcpu, v, level, error_code))
2821 return 0;
2822
e930bffe 2823 mmu_seq = vcpu->kvm->mmu_notifier_seq;
4c2155ce 2824 smp_rmb();
060c2abe 2825
78b2c54a 2826 if (try_async_pf(vcpu, prefault, gfn, v, &pfn, write, &map_writable))
060c2abe 2827 return 0;
aaee2c94 2828
d7c55201
XG
2829 if (handle_abnormal_pfn(vcpu, v, gfn, pfn, ACC_ALL, &r))
2830 return r;
d196e343 2831
aaee2c94 2832 spin_lock(&vcpu->kvm->mmu_lock);
8ca40a70 2833 if (mmu_notifier_retry(vcpu->kvm, mmu_seq))
e930bffe 2834 goto out_unlock;
eb787d10 2835 kvm_mmu_free_some_pages(vcpu);
936a5fe6
AA
2836 if (likely(!force_pt_level))
2837 transparent_hugepage_adjust(vcpu, &gfn, &pfn, &level);
2ec4739d
XG
2838 r = __direct_map(vcpu, v, write, map_writable, level, gfn, pfn,
2839 prefault);
aaee2c94
MT
2840 spin_unlock(&vcpu->kvm->mmu_lock);
2841
aaee2c94 2842
10589a46 2843 return r;
e930bffe
AA
2844
2845out_unlock:
2846 spin_unlock(&vcpu->kvm->mmu_lock);
2847 kvm_release_pfn_clean(pfn);
2848 return 0;
10589a46
MT
2849}
2850
2851
17ac10ad
AK
2852static void mmu_free_roots(struct kvm_vcpu *vcpu)
2853{
2854 int i;
4db35314 2855 struct kvm_mmu_page *sp;
d98ba053 2856 LIST_HEAD(invalid_list);
17ac10ad 2857
ad312c7c 2858 if (!VALID_PAGE(vcpu->arch.mmu.root_hpa))
7b53aa56 2859 return;
aaee2c94 2860 spin_lock(&vcpu->kvm->mmu_lock);
81407ca5
JR
2861 if (vcpu->arch.mmu.shadow_root_level == PT64_ROOT_LEVEL &&
2862 (vcpu->arch.mmu.root_level == PT64_ROOT_LEVEL ||
2863 vcpu->arch.mmu.direct_map)) {
ad312c7c 2864 hpa_t root = vcpu->arch.mmu.root_hpa;
17ac10ad 2865
4db35314
AK
2866 sp = page_header(root);
2867 --sp->root_count;
d98ba053
XG
2868 if (!sp->root_count && sp->role.invalid) {
2869 kvm_mmu_prepare_zap_page(vcpu->kvm, sp, &invalid_list);
2870 kvm_mmu_commit_zap_page(vcpu->kvm, &invalid_list);
2871 }
ad312c7c 2872 vcpu->arch.mmu.root_hpa = INVALID_PAGE;
aaee2c94 2873 spin_unlock(&vcpu->kvm->mmu_lock);
17ac10ad
AK
2874 return;
2875 }
17ac10ad 2876 for (i = 0; i < 4; ++i) {
ad312c7c 2877 hpa_t root = vcpu->arch.mmu.pae_root[i];
17ac10ad 2878
417726a3 2879 if (root) {
417726a3 2880 root &= PT64_BASE_ADDR_MASK;
4db35314
AK
2881 sp = page_header(root);
2882 --sp->root_count;
2e53d63a 2883 if (!sp->root_count && sp->role.invalid)
d98ba053
XG
2884 kvm_mmu_prepare_zap_page(vcpu->kvm, sp,
2885 &invalid_list);
417726a3 2886 }
ad312c7c 2887 vcpu->arch.mmu.pae_root[i] = INVALID_PAGE;
17ac10ad 2888 }
d98ba053 2889 kvm_mmu_commit_zap_page(vcpu->kvm, &invalid_list);
aaee2c94 2890 spin_unlock(&vcpu->kvm->mmu_lock);
ad312c7c 2891 vcpu->arch.mmu.root_hpa = INVALID_PAGE;
17ac10ad
AK
2892}
2893
8986ecc0
MT
2894static int mmu_check_root(struct kvm_vcpu *vcpu, gfn_t root_gfn)
2895{
2896 int ret = 0;
2897
2898 if (!kvm_is_visible_gfn(vcpu->kvm, root_gfn)) {
a8eeb04a 2899 kvm_make_request(KVM_REQ_TRIPLE_FAULT, vcpu);
8986ecc0
MT
2900 ret = 1;
2901 }
2902
2903 return ret;
2904}
2905
651dd37a
JR
2906static int mmu_alloc_direct_roots(struct kvm_vcpu *vcpu)
2907{
2908 struct kvm_mmu_page *sp;
7ebaf15e 2909 unsigned i;
651dd37a
JR
2910
2911 if (vcpu->arch.mmu.shadow_root_level == PT64_ROOT_LEVEL) {
2912 spin_lock(&vcpu->kvm->mmu_lock);
2913 kvm_mmu_free_some_pages(vcpu);
2914 sp = kvm_mmu_get_page(vcpu, 0, 0, PT64_ROOT_LEVEL,
2915 1, ACC_ALL, NULL);
2916 ++sp->root_count;
2917 spin_unlock(&vcpu->kvm->mmu_lock);
2918 vcpu->arch.mmu.root_hpa = __pa(sp->spt);
2919 } else if (vcpu->arch.mmu.shadow_root_level == PT32E_ROOT_LEVEL) {
2920 for (i = 0; i < 4; ++i) {
2921 hpa_t root = vcpu->arch.mmu.pae_root[i];
2922
2923 ASSERT(!VALID_PAGE(root));
2924 spin_lock(&vcpu->kvm->mmu_lock);
2925 kvm_mmu_free_some_pages(vcpu);
649497d1
AK
2926 sp = kvm_mmu_get_page(vcpu, i << (30 - PAGE_SHIFT),
2927 i << 30,
651dd37a
JR
2928 PT32_ROOT_LEVEL, 1, ACC_ALL,
2929 NULL);
2930 root = __pa(sp->spt);
2931 ++sp->root_count;
2932 spin_unlock(&vcpu->kvm->mmu_lock);
2933 vcpu->arch.mmu.pae_root[i] = root | PT_PRESENT_MASK;
651dd37a 2934 }
6292757f 2935 vcpu->arch.mmu.root_hpa = __pa(vcpu->arch.mmu.pae_root);
651dd37a
JR
2936 } else
2937 BUG();
2938
2939 return 0;
2940}
2941
2942static int mmu_alloc_shadow_roots(struct kvm_vcpu *vcpu)
17ac10ad 2943{
4db35314 2944 struct kvm_mmu_page *sp;
81407ca5
JR
2945 u64 pdptr, pm_mask;
2946 gfn_t root_gfn;
2947 int i;
3bb65a22 2948
5777ed34 2949 root_gfn = vcpu->arch.mmu.get_cr3(vcpu) >> PAGE_SHIFT;
17ac10ad 2950
651dd37a
JR
2951 if (mmu_check_root(vcpu, root_gfn))
2952 return 1;
2953
2954 /*
2955 * Do we shadow a long mode page table? If so we need to
2956 * write-protect the guests page table root.
2957 */
2958 if (vcpu->arch.mmu.root_level == PT64_ROOT_LEVEL) {
ad312c7c 2959 hpa_t root = vcpu->arch.mmu.root_hpa;
17ac10ad
AK
2960
2961 ASSERT(!VALID_PAGE(root));
651dd37a 2962
8facbbff 2963 spin_lock(&vcpu->kvm->mmu_lock);
24955b6c 2964 kvm_mmu_free_some_pages(vcpu);
651dd37a
JR
2965 sp = kvm_mmu_get_page(vcpu, root_gfn, 0, PT64_ROOT_LEVEL,
2966 0, ACC_ALL, NULL);
4db35314
AK
2967 root = __pa(sp->spt);
2968 ++sp->root_count;
8facbbff 2969 spin_unlock(&vcpu->kvm->mmu_lock);
ad312c7c 2970 vcpu->arch.mmu.root_hpa = root;
8986ecc0 2971 return 0;
17ac10ad 2972 }
f87f9288 2973
651dd37a
JR
2974 /*
2975 * We shadow a 32 bit page table. This may be a legacy 2-level
81407ca5
JR
2976 * or a PAE 3-level page table. In either case we need to be aware that
2977 * the shadow page table may be a PAE or a long mode page table.
651dd37a 2978 */
81407ca5
JR
2979 pm_mask = PT_PRESENT_MASK;
2980 if (vcpu->arch.mmu.shadow_root_level == PT64_ROOT_LEVEL)
2981 pm_mask |= PT_ACCESSED_MASK | PT_WRITABLE_MASK | PT_USER_MASK;
2982
17ac10ad 2983 for (i = 0; i < 4; ++i) {
ad312c7c 2984 hpa_t root = vcpu->arch.mmu.pae_root[i];
17ac10ad
AK
2985
2986 ASSERT(!VALID_PAGE(root));
ad312c7c 2987 if (vcpu->arch.mmu.root_level == PT32E_ROOT_LEVEL) {
e4e517b4 2988 pdptr = vcpu->arch.mmu.get_pdptr(vcpu, i);
43a3795a 2989 if (!is_present_gpte(pdptr)) {
ad312c7c 2990 vcpu->arch.mmu.pae_root[i] = 0;
417726a3
AK
2991 continue;
2992 }
6de4f3ad 2993 root_gfn = pdptr >> PAGE_SHIFT;
f87f9288
JR
2994 if (mmu_check_root(vcpu, root_gfn))
2995 return 1;
5a7388c2 2996 }
8facbbff 2997 spin_lock(&vcpu->kvm->mmu_lock);
24955b6c 2998 kvm_mmu_free_some_pages(vcpu);
4db35314 2999 sp = kvm_mmu_get_page(vcpu, root_gfn, i << 30,
651dd37a 3000 PT32_ROOT_LEVEL, 0,
f7d9c7b7 3001 ACC_ALL, NULL);
4db35314
AK
3002 root = __pa(sp->spt);
3003 ++sp->root_count;
8facbbff
AK
3004 spin_unlock(&vcpu->kvm->mmu_lock);
3005
81407ca5 3006 vcpu->arch.mmu.pae_root[i] = root | pm_mask;
17ac10ad 3007 }
6292757f 3008 vcpu->arch.mmu.root_hpa = __pa(vcpu->arch.mmu.pae_root);
81407ca5
JR
3009
3010 /*
3011 * If we shadow a 32 bit page table with a long mode page
3012 * table we enter this path.
3013 */
3014 if (vcpu->arch.mmu.shadow_root_level == PT64_ROOT_LEVEL) {
3015 if (vcpu->arch.mmu.lm_root == NULL) {
3016 /*
3017 * The additional page necessary for this is only
3018 * allocated on demand.
3019 */
3020
3021 u64 *lm_root;
3022
3023 lm_root = (void*)get_zeroed_page(GFP_KERNEL);
3024 if (lm_root == NULL)
3025 return 1;
3026
3027 lm_root[0] = __pa(vcpu->arch.mmu.pae_root) | pm_mask;
3028
3029 vcpu->arch.mmu.lm_root = lm_root;
3030 }
3031
3032 vcpu->arch.mmu.root_hpa = __pa(vcpu->arch.mmu.lm_root);
3033 }
3034
8986ecc0 3035 return 0;
17ac10ad
AK
3036}
3037
651dd37a
JR
3038static int mmu_alloc_roots(struct kvm_vcpu *vcpu)
3039{
3040 if (vcpu->arch.mmu.direct_map)
3041 return mmu_alloc_direct_roots(vcpu);
3042 else
3043 return mmu_alloc_shadow_roots(vcpu);
3044}
3045
0ba73cda
MT
3046static void mmu_sync_roots(struct kvm_vcpu *vcpu)
3047{
3048 int i;
3049 struct kvm_mmu_page *sp;
3050
81407ca5
JR
3051 if (vcpu->arch.mmu.direct_map)
3052 return;
3053
0ba73cda
MT
3054 if (!VALID_PAGE(vcpu->arch.mmu.root_hpa))
3055 return;
6903074c 3056
bebb106a 3057 vcpu_clear_mmio_info(vcpu, ~0ul);
0375f7fa 3058 kvm_mmu_audit(vcpu, AUDIT_PRE_SYNC);
81407ca5 3059 if (vcpu->arch.mmu.root_level == PT64_ROOT_LEVEL) {
0ba73cda
MT
3060 hpa_t root = vcpu->arch.mmu.root_hpa;
3061 sp = page_header(root);
3062 mmu_sync_children(vcpu, sp);
0375f7fa 3063 kvm_mmu_audit(vcpu, AUDIT_POST_SYNC);
0ba73cda
MT
3064 return;
3065 }
3066 for (i = 0; i < 4; ++i) {
3067 hpa_t root = vcpu->arch.mmu.pae_root[i];
3068
8986ecc0 3069 if (root && VALID_PAGE(root)) {
0ba73cda
MT
3070 root &= PT64_BASE_ADDR_MASK;
3071 sp = page_header(root);
3072 mmu_sync_children(vcpu, sp);
3073 }
3074 }
0375f7fa 3075 kvm_mmu_audit(vcpu, AUDIT_POST_SYNC);
0ba73cda
MT
3076}
3077
3078void kvm_mmu_sync_roots(struct kvm_vcpu *vcpu)
3079{
3080 spin_lock(&vcpu->kvm->mmu_lock);
3081 mmu_sync_roots(vcpu);
6cffe8ca 3082 spin_unlock(&vcpu->kvm->mmu_lock);
0ba73cda
MT
3083}
3084
1871c602 3085static gpa_t nonpaging_gva_to_gpa(struct kvm_vcpu *vcpu, gva_t vaddr,
ab9ae313 3086 u32 access, struct x86_exception *exception)
6aa8b732 3087{
ab9ae313
AK
3088 if (exception)
3089 exception->error_code = 0;
6aa8b732
AK
3090 return vaddr;
3091}
3092
6539e738 3093static gpa_t nonpaging_gva_to_gpa_nested(struct kvm_vcpu *vcpu, gva_t vaddr,
ab9ae313
AK
3094 u32 access,
3095 struct x86_exception *exception)
6539e738 3096{
ab9ae313
AK
3097 if (exception)
3098 exception->error_code = 0;
6539e738
JR
3099 return vcpu->arch.nested_mmu.translate_gpa(vcpu, vaddr, access);
3100}
3101
ce88decf
XG
3102static bool quickly_check_mmio_pf(struct kvm_vcpu *vcpu, u64 addr, bool direct)
3103{
3104 if (direct)
3105 return vcpu_match_mmio_gpa(vcpu, addr);
3106
3107 return vcpu_match_mmio_gva(vcpu, addr);
3108}
3109
3110
3111/*
3112 * On direct hosts, the last spte is only allows two states
3113 * for mmio page fault:
3114 * - It is the mmio spte
3115 * - It is zapped or it is being zapped.
3116 *
3117 * This function completely checks the spte when the last spte
3118 * is not the mmio spte.
3119 */
3120static bool check_direct_spte_mmio_pf(u64 spte)
3121{
3122 return __check_direct_spte_mmio_pf(spte);
3123}
3124
3125static u64 walk_shadow_page_get_mmio_spte(struct kvm_vcpu *vcpu, u64 addr)
3126{
3127 struct kvm_shadow_walk_iterator iterator;
3128 u64 spte = 0ull;
3129
3130 walk_shadow_page_lockless_begin(vcpu);
3131 for_each_shadow_entry_lockless(vcpu, addr, iterator, spte)
3132 if (!is_shadow_present_pte(spte))
3133 break;
3134 walk_shadow_page_lockless_end(vcpu);
3135
3136 return spte;
3137}
3138
3139/*
3140 * If it is a real mmio page fault, return 1 and emulat the instruction
3141 * directly, return 0 to let CPU fault again on the address, -1 is
3142 * returned if bug is detected.
3143 */
3144int handle_mmio_page_fault_common(struct kvm_vcpu *vcpu, u64 addr, bool direct)
3145{
3146 u64 spte;
3147
3148 if (quickly_check_mmio_pf(vcpu, addr, direct))
3149 return 1;
3150
3151 spte = walk_shadow_page_get_mmio_spte(vcpu, addr);
3152
3153 if (is_mmio_spte(spte)) {
3154 gfn_t gfn = get_mmio_spte_gfn(spte);
3155 unsigned access = get_mmio_spte_access(spte);
3156
3157 if (direct)
3158 addr = 0;
4f022648
XG
3159
3160 trace_handle_mmio_page_fault(addr, gfn, access);
ce88decf
XG
3161 vcpu_cache_mmio_info(vcpu, addr, gfn, access);
3162 return 1;
3163 }
3164
3165 /*
3166 * It's ok if the gva is remapped by other cpus on shadow guest,
3167 * it's a BUG if the gfn is not a mmio page.
3168 */
3169 if (direct && !check_direct_spte_mmio_pf(spte))
3170 return -1;
3171
3172 /*
3173 * If the page table is zapped by other cpus, let CPU fault again on
3174 * the address.
3175 */
3176 return 0;
3177}
3178EXPORT_SYMBOL_GPL(handle_mmio_page_fault_common);
3179
3180static int handle_mmio_page_fault(struct kvm_vcpu *vcpu, u64 addr,
3181 u32 error_code, bool direct)
3182{
3183 int ret;
3184
3185 ret = handle_mmio_page_fault_common(vcpu, addr, direct);
3186 WARN_ON(ret < 0);
3187 return ret;
3188}
3189
6aa8b732 3190static int nonpaging_page_fault(struct kvm_vcpu *vcpu, gva_t gva,
78b2c54a 3191 u32 error_code, bool prefault)
6aa8b732 3192{
e833240f 3193 gfn_t gfn;
e2dec939 3194 int r;
6aa8b732 3195
b8688d51 3196 pgprintk("%s: gva %lx error %x\n", __func__, gva, error_code);
ce88decf
XG
3197
3198 if (unlikely(error_code & PFERR_RSVD_MASK))
3199 return handle_mmio_page_fault(vcpu, gva, error_code, true);
3200
e2dec939
AK
3201 r = mmu_topup_memory_caches(vcpu);
3202 if (r)
3203 return r;
714b93da 3204
6aa8b732 3205 ASSERT(vcpu);
ad312c7c 3206 ASSERT(VALID_PAGE(vcpu->arch.mmu.root_hpa));
6aa8b732 3207
e833240f 3208 gfn = gva >> PAGE_SHIFT;
6aa8b732 3209
e833240f 3210 return nonpaging_map(vcpu, gva & PAGE_MASK,
c7ba5b48 3211 error_code, gfn, prefault);
6aa8b732
AK
3212}
3213
7e1fbeac 3214static int kvm_arch_setup_async_pf(struct kvm_vcpu *vcpu, gva_t gva, gfn_t gfn)
af585b92
GN
3215{
3216 struct kvm_arch_async_pf arch;
fb67e14f 3217
7c90705b 3218 arch.token = (vcpu->arch.apf.id++ << 12) | vcpu->vcpu_id;
af585b92 3219 arch.gfn = gfn;
c4806acd 3220 arch.direct_map = vcpu->arch.mmu.direct_map;
fb67e14f 3221 arch.cr3 = vcpu->arch.mmu.get_cr3(vcpu);
af585b92
GN
3222
3223 return kvm_setup_async_pf(vcpu, gva, gfn, &arch);
3224}
3225
3226static bool can_do_async_pf(struct kvm_vcpu *vcpu)
3227{
3228 if (unlikely(!irqchip_in_kernel(vcpu->kvm) ||
3229 kvm_event_needs_reinjection(vcpu)))
3230 return false;
3231
3232 return kvm_x86_ops->interrupt_allowed(vcpu);
3233}
3234
78b2c54a 3235static bool try_async_pf(struct kvm_vcpu *vcpu, bool prefault, gfn_t gfn,
612819c3 3236 gva_t gva, pfn_t *pfn, bool write, bool *writable)
af585b92
GN
3237{
3238 bool async;
3239
612819c3 3240 *pfn = gfn_to_pfn_async(vcpu->kvm, gfn, &async, write, writable);
af585b92
GN
3241
3242 if (!async)
3243 return false; /* *pfn has correct page already */
3244
78b2c54a 3245 if (!prefault && can_do_async_pf(vcpu)) {
c9b263d2 3246 trace_kvm_try_async_get_page(gva, gfn);
af585b92
GN
3247 if (kvm_find_async_pf_gfn(vcpu, gfn)) {
3248 trace_kvm_async_pf_doublefault(gva, gfn);
3249 kvm_make_request(KVM_REQ_APF_HALT, vcpu);
3250 return true;
3251 } else if (kvm_arch_setup_async_pf(vcpu, gva, gfn))
3252 return true;
3253 }
3254
612819c3 3255 *pfn = gfn_to_pfn_prot(vcpu->kvm, gfn, write, writable);
af585b92
GN
3256
3257 return false;
3258}
3259
56028d08 3260static int tdp_page_fault(struct kvm_vcpu *vcpu, gva_t gpa, u32 error_code,
78b2c54a 3261 bool prefault)
fb72d167 3262{
35149e21 3263 pfn_t pfn;
fb72d167 3264 int r;
852e3c19 3265 int level;
936a5fe6 3266 int force_pt_level;
05da4558 3267 gfn_t gfn = gpa >> PAGE_SHIFT;
e930bffe 3268 unsigned long mmu_seq;
612819c3
MT
3269 int write = error_code & PFERR_WRITE_MASK;
3270 bool map_writable;
fb72d167
JR
3271
3272 ASSERT(vcpu);
3273 ASSERT(VALID_PAGE(vcpu->arch.mmu.root_hpa));
3274
ce88decf
XG
3275 if (unlikely(error_code & PFERR_RSVD_MASK))
3276 return handle_mmio_page_fault(vcpu, gpa, error_code, true);
3277
fb72d167
JR
3278 r = mmu_topup_memory_caches(vcpu);
3279 if (r)
3280 return r;
3281
936a5fe6
AA
3282 force_pt_level = mapping_level_dirty_bitmap(vcpu, gfn);
3283 if (likely(!force_pt_level)) {
3284 level = mapping_level(vcpu, gfn);
3285 gfn &= ~(KVM_PAGES_PER_HPAGE(level) - 1);
3286 } else
3287 level = PT_PAGE_TABLE_LEVEL;
852e3c19 3288
c7ba5b48
XG
3289 if (fast_page_fault(vcpu, gpa, level, error_code))
3290 return 0;
3291
e930bffe 3292 mmu_seq = vcpu->kvm->mmu_notifier_seq;
4c2155ce 3293 smp_rmb();
af585b92 3294
78b2c54a 3295 if (try_async_pf(vcpu, prefault, gfn, gpa, &pfn, write, &map_writable))
af585b92
GN
3296 return 0;
3297
d7c55201
XG
3298 if (handle_abnormal_pfn(vcpu, 0, gfn, pfn, ACC_ALL, &r))
3299 return r;
3300
fb72d167 3301 spin_lock(&vcpu->kvm->mmu_lock);
8ca40a70 3302 if (mmu_notifier_retry(vcpu->kvm, mmu_seq))
e930bffe 3303 goto out_unlock;
fb72d167 3304 kvm_mmu_free_some_pages(vcpu);
936a5fe6
AA
3305 if (likely(!force_pt_level))
3306 transparent_hugepage_adjust(vcpu, &gfn, &pfn, &level);
612819c3 3307 r = __direct_map(vcpu, gpa, write, map_writable,
2ec4739d 3308 level, gfn, pfn, prefault);
fb72d167 3309 spin_unlock(&vcpu->kvm->mmu_lock);
fb72d167
JR
3310
3311 return r;
e930bffe
AA
3312
3313out_unlock:
3314 spin_unlock(&vcpu->kvm->mmu_lock);
3315 kvm_release_pfn_clean(pfn);
3316 return 0;
fb72d167
JR
3317}
3318
6aa8b732
AK
3319static void nonpaging_free(struct kvm_vcpu *vcpu)
3320{
17ac10ad 3321 mmu_free_roots(vcpu);
6aa8b732
AK
3322}
3323
52fde8df
JR
3324static int nonpaging_init_context(struct kvm_vcpu *vcpu,
3325 struct kvm_mmu *context)
6aa8b732 3326{
6aa8b732
AK
3327 context->new_cr3 = nonpaging_new_cr3;
3328 context->page_fault = nonpaging_page_fault;
6aa8b732
AK
3329 context->gva_to_gpa = nonpaging_gva_to_gpa;
3330 context->free = nonpaging_free;
e8bc217a 3331 context->sync_page = nonpaging_sync_page;
a7052897 3332 context->invlpg = nonpaging_invlpg;
0f53b5b1 3333 context->update_pte = nonpaging_update_pte;
cea0f0e7 3334 context->root_level = 0;
6aa8b732 3335 context->shadow_root_level = PT32E_ROOT_LEVEL;
17c3ba9d 3336 context->root_hpa = INVALID_PAGE;
c5a78f2b 3337 context->direct_map = true;
2d48a985 3338 context->nx = false;
6aa8b732
AK
3339 return 0;
3340}
3341
d835dfec 3342void kvm_mmu_flush_tlb(struct kvm_vcpu *vcpu)
6aa8b732 3343{
1165f5fe 3344 ++vcpu->stat.tlb_flush;
a8eeb04a 3345 kvm_make_request(KVM_REQ_TLB_FLUSH, vcpu);
6aa8b732
AK
3346}
3347
3348static void paging_new_cr3(struct kvm_vcpu *vcpu)
3349{
9f8fe504 3350 pgprintk("%s: cr3 %lx\n", __func__, kvm_read_cr3(vcpu));
cea0f0e7 3351 mmu_free_roots(vcpu);
6aa8b732
AK
3352}
3353
5777ed34
JR
3354static unsigned long get_cr3(struct kvm_vcpu *vcpu)
3355{
9f8fe504 3356 return kvm_read_cr3(vcpu);
5777ed34
JR
3357}
3358
6389ee94
AK
3359static void inject_page_fault(struct kvm_vcpu *vcpu,
3360 struct x86_exception *fault)
6aa8b732 3361{
6389ee94 3362 vcpu->arch.mmu.inject_page_fault(vcpu, fault);
6aa8b732
AK
3363}
3364
6aa8b732
AK
3365static void paging_free(struct kvm_vcpu *vcpu)
3366{
3367 nonpaging_free(vcpu);
3368}
3369
8ea667f2
AK
3370static inline void protect_clean_gpte(unsigned *access, unsigned gpte)
3371{
3372 unsigned mask;
3373
3374 BUILD_BUG_ON(PT_WRITABLE_MASK != ACC_WRITE_MASK);
3375
3376 mask = (unsigned)~ACC_WRITE_MASK;
3377 /* Allow write access to dirty gptes */
3378 mask |= (gpte >> (PT_DIRTY_SHIFT - PT_WRITABLE_SHIFT)) & PT_WRITABLE_MASK;
3379 *access &= mask;
3380}
3381
ce88decf
XG
3382static bool sync_mmio_spte(u64 *sptep, gfn_t gfn, unsigned access,
3383 int *nr_present)
3384{
3385 if (unlikely(is_mmio_spte(*sptep))) {
3386 if (gfn != get_mmio_spte_gfn(*sptep)) {
3387 mmu_spte_clear_no_track(sptep);
3388 return true;
3389 }
3390
3391 (*nr_present)++;
3392 mark_mmio_spte(sptep, gfn, access);
3393 return true;
3394 }
3395
3396 return false;
3397}
3398
3d34adec
AK
3399static inline unsigned gpte_access(struct kvm_vcpu *vcpu, u64 gpte)
3400{
3401 unsigned access;
3402
3403 access = (gpte & (PT_WRITABLE_MASK | PT_USER_MASK)) | ACC_EXEC_MASK;
3404 access &= ~(gpte >> PT64_NX_SHIFT);
3405
3406 return access;
3407}
3408
6fd01b71
AK
3409static inline bool is_last_gpte(struct kvm_mmu *mmu, unsigned level, unsigned gpte)
3410{
3411 unsigned index;
3412
3413 index = level - 1;
3414 index |= (gpte & PT_PAGE_SIZE_MASK) >> (PT_PAGE_SIZE_SHIFT - 2);
3415 return mmu->last_pte_bitmap & (1 << index);
3416}
3417
6aa8b732
AK
3418#define PTTYPE 64
3419#include "paging_tmpl.h"
3420#undef PTTYPE
3421
3422#define PTTYPE 32
3423#include "paging_tmpl.h"
3424#undef PTTYPE
3425
52fde8df 3426static void reset_rsvds_bits_mask(struct kvm_vcpu *vcpu,
4d6931c3 3427 struct kvm_mmu *context)
82725b20 3428{
82725b20
DE
3429 int maxphyaddr = cpuid_maxphyaddr(vcpu);
3430 u64 exb_bit_rsvd = 0;
3431
2d48a985 3432 if (!context->nx)
82725b20 3433 exb_bit_rsvd = rsvd_bits(63, 63);
4d6931c3 3434 switch (context->root_level) {
82725b20
DE
3435 case PT32_ROOT_LEVEL:
3436 /* no rsvd bits for 2 level 4K page table entries */
3437 context->rsvd_bits_mask[0][1] = 0;
3438 context->rsvd_bits_mask[0][0] = 0;
f815bce8
XG
3439 context->rsvd_bits_mask[1][0] = context->rsvd_bits_mask[0][0];
3440
3441 if (!is_pse(vcpu)) {
3442 context->rsvd_bits_mask[1][1] = 0;
3443 break;
3444 }
3445
82725b20
DE
3446 if (is_cpuid_PSE36())
3447 /* 36bits PSE 4MB page */
3448 context->rsvd_bits_mask[1][1] = rsvd_bits(17, 21);
3449 else
3450 /* 32 bits PSE 4MB page */
3451 context->rsvd_bits_mask[1][1] = rsvd_bits(13, 21);
82725b20
DE
3452 break;
3453 case PT32E_ROOT_LEVEL:
20c466b5
DE
3454 context->rsvd_bits_mask[0][2] =
3455 rsvd_bits(maxphyaddr, 63) |
3456 rsvd_bits(7, 8) | rsvd_bits(1, 2); /* PDPTE */
82725b20 3457 context->rsvd_bits_mask[0][1] = exb_bit_rsvd |
4c26b4cd 3458 rsvd_bits(maxphyaddr, 62); /* PDE */
82725b20
DE
3459 context->rsvd_bits_mask[0][0] = exb_bit_rsvd |
3460 rsvd_bits(maxphyaddr, 62); /* PTE */
3461 context->rsvd_bits_mask[1][1] = exb_bit_rsvd |
3462 rsvd_bits(maxphyaddr, 62) |
3463 rsvd_bits(13, 20); /* large page */
f815bce8 3464 context->rsvd_bits_mask[1][0] = context->rsvd_bits_mask[0][0];
82725b20
DE
3465 break;
3466 case PT64_ROOT_LEVEL:
3467 context->rsvd_bits_mask[0][3] = exb_bit_rsvd |
3468 rsvd_bits(maxphyaddr, 51) | rsvd_bits(7, 8);
3469 context->rsvd_bits_mask[0][2] = exb_bit_rsvd |
3470 rsvd_bits(maxphyaddr, 51) | rsvd_bits(7, 8);
3471 context->rsvd_bits_mask[0][1] = exb_bit_rsvd |
4c26b4cd 3472 rsvd_bits(maxphyaddr, 51);
82725b20
DE
3473 context->rsvd_bits_mask[0][0] = exb_bit_rsvd |
3474 rsvd_bits(maxphyaddr, 51);
3475 context->rsvd_bits_mask[1][3] = context->rsvd_bits_mask[0][3];
e04da980
JR
3476 context->rsvd_bits_mask[1][2] = exb_bit_rsvd |
3477 rsvd_bits(maxphyaddr, 51) |
3478 rsvd_bits(13, 29);
82725b20 3479 context->rsvd_bits_mask[1][1] = exb_bit_rsvd |
4c26b4cd
SY
3480 rsvd_bits(maxphyaddr, 51) |
3481 rsvd_bits(13, 20); /* large page */
f815bce8 3482 context->rsvd_bits_mask[1][0] = context->rsvd_bits_mask[0][0];
82725b20
DE
3483 break;
3484 }
3485}
3486
97d64b78
AK
3487static void update_permission_bitmask(struct kvm_vcpu *vcpu, struct kvm_mmu *mmu)
3488{
3489 unsigned bit, byte, pfec;
3490 u8 map;
3491 bool fault, x, w, u, wf, uf, ff, smep;
3492
3493 smep = kvm_read_cr4_bits(vcpu, X86_CR4_SMEP);
3494 for (byte = 0; byte < ARRAY_SIZE(mmu->permissions); ++byte) {
3495 pfec = byte << 1;
3496 map = 0;
3497 wf = pfec & PFERR_WRITE_MASK;
3498 uf = pfec & PFERR_USER_MASK;
3499 ff = pfec & PFERR_FETCH_MASK;
3500 for (bit = 0; bit < 8; ++bit) {
3501 x = bit & ACC_EXEC_MASK;
3502 w = bit & ACC_WRITE_MASK;
3503 u = bit & ACC_USER_MASK;
3504
3505 /* Not really needed: !nx will cause pte.nx to fault */
3506 x |= !mmu->nx;
3507 /* Allow supervisor writes if !cr0.wp */
3508 w |= !is_write_protection(vcpu) && !uf;
3509 /* Disallow supervisor fetches of user code if cr4.smep */
3510 x &= !(smep && u && !uf);
3511
3512 fault = (ff && !x) || (uf && !u) || (wf && !w);
3513 map |= fault << bit;
3514 }
3515 mmu->permissions[byte] = map;
3516 }
3517}
3518
6fd01b71
AK
3519static void update_last_pte_bitmap(struct kvm_vcpu *vcpu, struct kvm_mmu *mmu)
3520{
3521 u8 map;
3522 unsigned level, root_level = mmu->root_level;
3523 const unsigned ps_set_index = 1 << 2; /* bit 2 of index: ps */
3524
3525 if (root_level == PT32E_ROOT_LEVEL)
3526 --root_level;
3527 /* PT_PAGE_TABLE_LEVEL always terminates */
3528 map = 1 | (1 << ps_set_index);
3529 for (level = PT_DIRECTORY_LEVEL; level <= root_level; ++level) {
3530 if (level <= PT_PDPE_LEVEL
3531 && (mmu->root_level >= PT32E_ROOT_LEVEL || is_pse(vcpu)))
3532 map |= 1 << (ps_set_index | (level - 1));
3533 }
3534 mmu->last_pte_bitmap = map;
3535}
3536
52fde8df
JR
3537static int paging64_init_context_common(struct kvm_vcpu *vcpu,
3538 struct kvm_mmu *context,
3539 int level)
6aa8b732 3540{
2d48a985 3541 context->nx = is_nx(vcpu);
4d6931c3 3542 context->root_level = level;
2d48a985 3543
4d6931c3 3544 reset_rsvds_bits_mask(vcpu, context);
97d64b78 3545 update_permission_bitmask(vcpu, context);
6fd01b71 3546 update_last_pte_bitmap(vcpu, context);
6aa8b732
AK
3547
3548 ASSERT(is_pae(vcpu));
3549 context->new_cr3 = paging_new_cr3;
3550 context->page_fault = paging64_page_fault;
6aa8b732 3551 context->gva_to_gpa = paging64_gva_to_gpa;
e8bc217a 3552 context->sync_page = paging64_sync_page;
a7052897 3553 context->invlpg = paging64_invlpg;
0f53b5b1 3554 context->update_pte = paging64_update_pte;
6aa8b732 3555 context->free = paging_free;
17ac10ad 3556 context->shadow_root_level = level;
17c3ba9d 3557 context->root_hpa = INVALID_PAGE;
c5a78f2b 3558 context->direct_map = false;
6aa8b732
AK
3559 return 0;
3560}
3561
52fde8df
JR
3562static int paging64_init_context(struct kvm_vcpu *vcpu,
3563 struct kvm_mmu *context)
17ac10ad 3564{
52fde8df 3565 return paging64_init_context_common(vcpu, context, PT64_ROOT_LEVEL);
17ac10ad
AK
3566}
3567
52fde8df
JR
3568static int paging32_init_context(struct kvm_vcpu *vcpu,
3569 struct kvm_mmu *context)
6aa8b732 3570{
2d48a985 3571 context->nx = false;
4d6931c3 3572 context->root_level = PT32_ROOT_LEVEL;
2d48a985 3573
4d6931c3 3574 reset_rsvds_bits_mask(vcpu, context);
97d64b78 3575 update_permission_bitmask(vcpu, context);
6fd01b71 3576 update_last_pte_bitmap(vcpu, context);
6aa8b732
AK
3577
3578 context->new_cr3 = paging_new_cr3;
3579 context->page_fault = paging32_page_fault;
6aa8b732
AK
3580 context->gva_to_gpa = paging32_gva_to_gpa;
3581 context->free = paging_free;
e8bc217a 3582 context->sync_page = paging32_sync_page;
a7052897 3583 context->invlpg = paging32_invlpg;
0f53b5b1 3584 context->update_pte = paging32_update_pte;
6aa8b732 3585 context->shadow_root_level = PT32E_ROOT_LEVEL;
17c3ba9d 3586 context->root_hpa = INVALID_PAGE;
c5a78f2b 3587 context->direct_map = false;
6aa8b732
AK
3588 return 0;
3589}
3590
52fde8df
JR
3591static int paging32E_init_context(struct kvm_vcpu *vcpu,
3592 struct kvm_mmu *context)
6aa8b732 3593{
52fde8df 3594 return paging64_init_context_common(vcpu, context, PT32E_ROOT_LEVEL);
6aa8b732
AK
3595}
3596
fb72d167
JR
3597static int init_kvm_tdp_mmu(struct kvm_vcpu *vcpu)
3598{
14dfe855 3599 struct kvm_mmu *context = vcpu->arch.walk_mmu;
fb72d167 3600
c445f8ef 3601 context->base_role.word = 0;
fb72d167
JR
3602 context->new_cr3 = nonpaging_new_cr3;
3603 context->page_fault = tdp_page_fault;
3604 context->free = nonpaging_free;
e8bc217a 3605 context->sync_page = nonpaging_sync_page;
a7052897 3606 context->invlpg = nonpaging_invlpg;
0f53b5b1 3607 context->update_pte = nonpaging_update_pte;
67253af5 3608 context->shadow_root_level = kvm_x86_ops->get_tdp_level();
fb72d167 3609 context->root_hpa = INVALID_PAGE;
c5a78f2b 3610 context->direct_map = true;
1c97f0a0 3611 context->set_cr3 = kvm_x86_ops->set_tdp_cr3;
5777ed34 3612 context->get_cr3 = get_cr3;
e4e517b4 3613 context->get_pdptr = kvm_pdptr_read;
cb659db8 3614 context->inject_page_fault = kvm_inject_page_fault;
fb72d167
JR
3615
3616 if (!is_paging(vcpu)) {
2d48a985 3617 context->nx = false;
fb72d167
JR
3618 context->gva_to_gpa = nonpaging_gva_to_gpa;
3619 context->root_level = 0;
3620 } else if (is_long_mode(vcpu)) {
2d48a985 3621 context->nx = is_nx(vcpu);
fb72d167 3622 context->root_level = PT64_ROOT_LEVEL;
4d6931c3
DB
3623 reset_rsvds_bits_mask(vcpu, context);
3624 context->gva_to_gpa = paging64_gva_to_gpa;
fb72d167 3625 } else if (is_pae(vcpu)) {
2d48a985 3626 context->nx = is_nx(vcpu);
fb72d167 3627 context->root_level = PT32E_ROOT_LEVEL;
4d6931c3
DB
3628 reset_rsvds_bits_mask(vcpu, context);
3629 context->gva_to_gpa = paging64_gva_to_gpa;
fb72d167 3630 } else {
2d48a985 3631 context->nx = false;
fb72d167 3632 context->root_level = PT32_ROOT_LEVEL;
4d6931c3
DB
3633 reset_rsvds_bits_mask(vcpu, context);
3634 context->gva_to_gpa = paging32_gva_to_gpa;
fb72d167
JR
3635 }
3636
97d64b78 3637 update_permission_bitmask(vcpu, context);
6fd01b71 3638 update_last_pte_bitmap(vcpu, context);
97d64b78 3639
fb72d167
JR
3640 return 0;
3641}
3642
52fde8df 3643int kvm_init_shadow_mmu(struct kvm_vcpu *vcpu, struct kvm_mmu *context)
6aa8b732 3644{
a770f6f2 3645 int r;
411c588d 3646 bool smep = kvm_read_cr4_bits(vcpu, X86_CR4_SMEP);
6aa8b732 3647 ASSERT(vcpu);
ad312c7c 3648 ASSERT(!VALID_PAGE(vcpu->arch.mmu.root_hpa));
6aa8b732
AK
3649
3650 if (!is_paging(vcpu))
52fde8df 3651 r = nonpaging_init_context(vcpu, context);
a9058ecd 3652 else if (is_long_mode(vcpu))
52fde8df 3653 r = paging64_init_context(vcpu, context);
6aa8b732 3654 else if (is_pae(vcpu))
52fde8df 3655 r = paging32E_init_context(vcpu, context);
6aa8b732 3656 else
52fde8df 3657 r = paging32_init_context(vcpu, context);
a770f6f2 3658
2c9afa52 3659 vcpu->arch.mmu.base_role.nxe = is_nx(vcpu);
5b7e0102 3660 vcpu->arch.mmu.base_role.cr4_pae = !!is_pae(vcpu);
f43addd4 3661 vcpu->arch.mmu.base_role.cr0_wp = is_write_protection(vcpu);
411c588d
AK
3662 vcpu->arch.mmu.base_role.smep_andnot_wp
3663 = smep && !is_write_protection(vcpu);
52fde8df
JR
3664
3665 return r;
3666}
3667EXPORT_SYMBOL_GPL(kvm_init_shadow_mmu);
3668
3669static int init_kvm_softmmu(struct kvm_vcpu *vcpu)
3670{
14dfe855 3671 int r = kvm_init_shadow_mmu(vcpu, vcpu->arch.walk_mmu);
52fde8df 3672
14dfe855
JR
3673 vcpu->arch.walk_mmu->set_cr3 = kvm_x86_ops->set_cr3;
3674 vcpu->arch.walk_mmu->get_cr3 = get_cr3;
e4e517b4 3675 vcpu->arch.walk_mmu->get_pdptr = kvm_pdptr_read;
14dfe855 3676 vcpu->arch.walk_mmu->inject_page_fault = kvm_inject_page_fault;
a770f6f2
AK
3677
3678 return r;
6aa8b732
AK
3679}
3680
02f59dc9
JR
3681static int init_kvm_nested_mmu(struct kvm_vcpu *vcpu)
3682{
3683 struct kvm_mmu *g_context = &vcpu->arch.nested_mmu;
3684
3685 g_context->get_cr3 = get_cr3;
e4e517b4 3686 g_context->get_pdptr = kvm_pdptr_read;
02f59dc9
JR
3687 g_context->inject_page_fault = kvm_inject_page_fault;
3688
3689 /*
3690 * Note that arch.mmu.gva_to_gpa translates l2_gva to l1_gpa. The
3691 * translation of l2_gpa to l1_gpa addresses is done using the
3692 * arch.nested_mmu.gva_to_gpa function. Basically the gva_to_gpa
3693 * functions between mmu and nested_mmu are swapped.
3694 */
3695 if (!is_paging(vcpu)) {
2d48a985 3696 g_context->nx = false;
02f59dc9
JR
3697 g_context->root_level = 0;
3698 g_context->gva_to_gpa = nonpaging_gva_to_gpa_nested;
3699 } else if (is_long_mode(vcpu)) {
2d48a985 3700 g_context->nx = is_nx(vcpu);
02f59dc9 3701 g_context->root_level = PT64_ROOT_LEVEL;
4d6931c3 3702 reset_rsvds_bits_mask(vcpu, g_context);
02f59dc9
JR
3703 g_context->gva_to_gpa = paging64_gva_to_gpa_nested;
3704 } else if (is_pae(vcpu)) {
2d48a985 3705 g_context->nx = is_nx(vcpu);
02f59dc9 3706 g_context->root_level = PT32E_ROOT_LEVEL;
4d6931c3 3707 reset_rsvds_bits_mask(vcpu, g_context);
02f59dc9
JR
3708 g_context->gva_to_gpa = paging64_gva_to_gpa_nested;
3709 } else {
2d48a985 3710 g_context->nx = false;
02f59dc9 3711 g_context->root_level = PT32_ROOT_LEVEL;
4d6931c3 3712 reset_rsvds_bits_mask(vcpu, g_context);
02f59dc9
JR
3713 g_context->gva_to_gpa = paging32_gva_to_gpa_nested;
3714 }
3715
97d64b78 3716 update_permission_bitmask(vcpu, g_context);
6fd01b71 3717 update_last_pte_bitmap(vcpu, g_context);
97d64b78 3718
02f59dc9
JR
3719 return 0;
3720}
3721
fb72d167
JR
3722static int init_kvm_mmu(struct kvm_vcpu *vcpu)
3723{
02f59dc9
JR
3724 if (mmu_is_nested(vcpu))
3725 return init_kvm_nested_mmu(vcpu);
3726 else if (tdp_enabled)
fb72d167
JR
3727 return init_kvm_tdp_mmu(vcpu);
3728 else
3729 return init_kvm_softmmu(vcpu);
3730}
3731
6aa8b732
AK
3732static void destroy_kvm_mmu(struct kvm_vcpu *vcpu)
3733{
3734 ASSERT(vcpu);
62ad0755
SY
3735 if (VALID_PAGE(vcpu->arch.mmu.root_hpa))
3736 /* mmu.free() should set root_hpa = INVALID_PAGE */
ad312c7c 3737 vcpu->arch.mmu.free(vcpu);
6aa8b732
AK
3738}
3739
3740int kvm_mmu_reset_context(struct kvm_vcpu *vcpu)
17c3ba9d
AK
3741{
3742 destroy_kvm_mmu(vcpu);
f8f7e5ee 3743 return init_kvm_mmu(vcpu);
17c3ba9d 3744}
8668a3c4 3745EXPORT_SYMBOL_GPL(kvm_mmu_reset_context);
17c3ba9d
AK
3746
3747int kvm_mmu_load(struct kvm_vcpu *vcpu)
6aa8b732 3748{
714b93da
AK
3749 int r;
3750
e2dec939 3751 r = mmu_topup_memory_caches(vcpu);
17c3ba9d
AK
3752 if (r)
3753 goto out;
8986ecc0 3754 r = mmu_alloc_roots(vcpu);
8facbbff 3755 spin_lock(&vcpu->kvm->mmu_lock);
0ba73cda 3756 mmu_sync_roots(vcpu);
aaee2c94 3757 spin_unlock(&vcpu->kvm->mmu_lock);
8986ecc0
MT
3758 if (r)
3759 goto out;
3662cb1c 3760 /* set_cr3() should ensure TLB has been flushed */
f43addd4 3761 vcpu->arch.mmu.set_cr3(vcpu, vcpu->arch.mmu.root_hpa);
714b93da
AK
3762out:
3763 return r;
6aa8b732 3764}
17c3ba9d
AK
3765EXPORT_SYMBOL_GPL(kvm_mmu_load);
3766
3767void kvm_mmu_unload(struct kvm_vcpu *vcpu)
3768{
3769 mmu_free_roots(vcpu);
3770}
4b16184c 3771EXPORT_SYMBOL_GPL(kvm_mmu_unload);
6aa8b732 3772
0028425f 3773static void mmu_pte_write_new_pte(struct kvm_vcpu *vcpu,
7c562522
XG
3774 struct kvm_mmu_page *sp, u64 *spte,
3775 const void *new)
0028425f 3776{
30945387 3777 if (sp->role.level != PT_PAGE_TABLE_LEVEL) {
7e4e4056
JR
3778 ++vcpu->kvm->stat.mmu_pde_zapped;
3779 return;
30945387 3780 }
0028425f 3781
4cee5764 3782 ++vcpu->kvm->stat.mmu_pte_updated;
7c562522 3783 vcpu->arch.mmu.update_pte(vcpu, sp, spte, new);
0028425f
AK
3784}
3785
79539cec
AK
3786static bool need_remote_flush(u64 old, u64 new)
3787{
3788 if (!is_shadow_present_pte(old))
3789 return false;
3790 if (!is_shadow_present_pte(new))
3791 return true;
3792 if ((old ^ new) & PT64_BASE_ADDR_MASK)
3793 return true;
3794 old ^= PT64_NX_MASK;
3795 new ^= PT64_NX_MASK;
3796 return (old & ~new & PT64_PERM_MASK) != 0;
3797}
3798
0671a8e7
XG
3799static void mmu_pte_write_flush_tlb(struct kvm_vcpu *vcpu, bool zap_page,
3800 bool remote_flush, bool local_flush)
79539cec 3801{
0671a8e7
XG
3802 if (zap_page)
3803 return;
3804
3805 if (remote_flush)
79539cec 3806 kvm_flush_remote_tlbs(vcpu->kvm);
0671a8e7 3807 else if (local_flush)
79539cec
AK
3808 kvm_mmu_flush_tlb(vcpu);
3809}
3810
889e5cbc
XG
3811static u64 mmu_pte_write_fetch_gpte(struct kvm_vcpu *vcpu, gpa_t *gpa,
3812 const u8 *new, int *bytes)
da4a00f0 3813{
889e5cbc
XG
3814 u64 gentry;
3815 int r;
72016f3a 3816
72016f3a
AK
3817 /*
3818 * Assume that the pte write on a page table of the same type
49b26e26
XG
3819 * as the current vcpu paging mode since we update the sptes only
3820 * when they have the same mode.
72016f3a 3821 */
889e5cbc 3822 if (is_pae(vcpu) && *bytes == 4) {
72016f3a 3823 /* Handle a 32-bit guest writing two halves of a 64-bit gpte */
889e5cbc
XG
3824 *gpa &= ~(gpa_t)7;
3825 *bytes = 8;
116eb3d3 3826 r = kvm_read_guest(vcpu->kvm, *gpa, &gentry, 8);
72016f3a
AK
3827 if (r)
3828 gentry = 0;
08e850c6
AK
3829 new = (const u8 *)&gentry;
3830 }
3831
889e5cbc 3832 switch (*bytes) {
08e850c6
AK
3833 case 4:
3834 gentry = *(const u32 *)new;
3835 break;
3836 case 8:
3837 gentry = *(const u64 *)new;
3838 break;
3839 default:
3840 gentry = 0;
3841 break;
72016f3a
AK
3842 }
3843
889e5cbc
XG
3844 return gentry;
3845}
3846
3847/*
3848 * If we're seeing too many writes to a page, it may no longer be a page table,
3849 * or we may be forking, in which case it is better to unmap the page.
3850 */
a138fe75 3851static bool detect_write_flooding(struct kvm_mmu_page *sp)
889e5cbc 3852{
a30f47cb
XG
3853 /*
3854 * Skip write-flooding detected for the sp whose level is 1, because
3855 * it can become unsync, then the guest page is not write-protected.
3856 */
f71fa31f 3857 if (sp->role.level == PT_PAGE_TABLE_LEVEL)
a30f47cb 3858 return false;
3246af0e 3859
a30f47cb 3860 return ++sp->write_flooding_count >= 3;
889e5cbc
XG
3861}
3862
3863/*
3864 * Misaligned accesses are too much trouble to fix up; also, they usually
3865 * indicate a page is not used as a page table.
3866 */
3867static bool detect_write_misaligned(struct kvm_mmu_page *sp, gpa_t gpa,
3868 int bytes)
3869{
3870 unsigned offset, pte_size, misaligned;
3871
3872 pgprintk("misaligned: gpa %llx bytes %d role %x\n",
3873 gpa, bytes, sp->role.word);
3874
3875 offset = offset_in_page(gpa);
3876 pte_size = sp->role.cr4_pae ? 8 : 4;
5d9ca30e
XG
3877
3878 /*
3879 * Sometimes, the OS only writes the last one bytes to update status
3880 * bits, for example, in linux, andb instruction is used in clear_bit().
3881 */
3882 if (!(offset & (pte_size - 1)) && bytes == 1)
3883 return false;
3884
889e5cbc
XG
3885 misaligned = (offset ^ (offset + bytes - 1)) & ~(pte_size - 1);
3886 misaligned |= bytes < 4;
3887
3888 return misaligned;
3889}
3890
3891static u64 *get_written_sptes(struct kvm_mmu_page *sp, gpa_t gpa, int *nspte)
3892{
3893 unsigned page_offset, quadrant;
3894 u64 *spte;
3895 int level;
3896
3897 page_offset = offset_in_page(gpa);
3898 level = sp->role.level;
3899 *nspte = 1;
3900 if (!sp->role.cr4_pae) {
3901 page_offset <<= 1; /* 32->64 */
3902 /*
3903 * A 32-bit pde maps 4MB while the shadow pdes map
3904 * only 2MB. So we need to double the offset again
3905 * and zap two pdes instead of one.
3906 */
3907 if (level == PT32_ROOT_LEVEL) {
3908 page_offset &= ~7; /* kill rounding error */
3909 page_offset <<= 1;
3910 *nspte = 2;
3911 }
3912 quadrant = page_offset >> PAGE_SHIFT;
3913 page_offset &= ~PAGE_MASK;
3914 if (quadrant != sp->role.quadrant)
3915 return NULL;
3916 }
3917
3918 spte = &sp->spt[page_offset / sizeof(*spte)];
3919 return spte;
3920}
3921
3922void kvm_mmu_pte_write(struct kvm_vcpu *vcpu, gpa_t gpa,
3923 const u8 *new, int bytes)
3924{
3925 gfn_t gfn = gpa >> PAGE_SHIFT;
3926 union kvm_mmu_page_role mask = { .word = 0 };
3927 struct kvm_mmu_page *sp;
889e5cbc
XG
3928 LIST_HEAD(invalid_list);
3929 u64 entry, gentry, *spte;
3930 int npte;
a30f47cb 3931 bool remote_flush, local_flush, zap_page;
889e5cbc
XG
3932
3933 /*
3934 * If we don't have indirect shadow pages, it means no page is
3935 * write-protected, so we can exit simply.
3936 */
3937 if (!ACCESS_ONCE(vcpu->kvm->arch.indirect_shadow_pages))
3938 return;
3939
3940 zap_page = remote_flush = local_flush = false;
3941
3942 pgprintk("%s: gpa %llx bytes %d\n", __func__, gpa, bytes);
3943
3944 gentry = mmu_pte_write_fetch_gpte(vcpu, &gpa, new, &bytes);
3945
3946 /*
3947 * No need to care whether allocation memory is successful
3948 * or not since pte prefetch is skiped if it does not have
3949 * enough objects in the cache.
3950 */
3951 mmu_topup_memory_caches(vcpu);
3952
3953 spin_lock(&vcpu->kvm->mmu_lock);
3954 ++vcpu->kvm->stat.mmu_pte_write;
0375f7fa 3955 kvm_mmu_audit(vcpu, AUDIT_PRE_PTE_WRITE);
889e5cbc 3956
fa1de2bf 3957 mask.cr0_wp = mask.cr4_pae = mask.nxe = 1;
b67bfe0d 3958 for_each_gfn_indirect_valid_sp(vcpu->kvm, sp, gfn) {
a30f47cb 3959 if (detect_write_misaligned(sp, gpa, bytes) ||
a138fe75 3960 detect_write_flooding(sp)) {
0671a8e7 3961 zap_page |= !!kvm_mmu_prepare_zap_page(vcpu->kvm, sp,
f41d335a 3962 &invalid_list);
4cee5764 3963 ++vcpu->kvm->stat.mmu_flooded;
0e7bc4b9
AK
3964 continue;
3965 }
889e5cbc
XG
3966
3967 spte = get_written_sptes(sp, gpa, &npte);
3968 if (!spte)
3969 continue;
3970
0671a8e7 3971 local_flush = true;
ac1b714e 3972 while (npte--) {
79539cec 3973 entry = *spte;
38e3b2b2 3974 mmu_page_zap_pte(vcpu->kvm, sp, spte);
fa1de2bf
XG
3975 if (gentry &&
3976 !((sp->role.word ^ vcpu->arch.mmu.base_role.word)
f759e2b4 3977 & mask.word) && rmap_can_add(vcpu))
7c562522 3978 mmu_pte_write_new_pte(vcpu, sp, spte, &gentry);
9bb4f6b1 3979 if (need_remote_flush(entry, *spte))
0671a8e7 3980 remote_flush = true;
ac1b714e 3981 ++spte;
9b7a0325 3982 }
9b7a0325 3983 }
0671a8e7 3984 mmu_pte_write_flush_tlb(vcpu, zap_page, remote_flush, local_flush);
d98ba053 3985 kvm_mmu_commit_zap_page(vcpu->kvm, &invalid_list);
0375f7fa 3986 kvm_mmu_audit(vcpu, AUDIT_POST_PTE_WRITE);
aaee2c94 3987 spin_unlock(&vcpu->kvm->mmu_lock);
da4a00f0
AK
3988}
3989
a436036b
AK
3990int kvm_mmu_unprotect_page_virt(struct kvm_vcpu *vcpu, gva_t gva)
3991{
10589a46
MT
3992 gpa_t gpa;
3993 int r;
a436036b 3994
c5a78f2b 3995 if (vcpu->arch.mmu.direct_map)
60f24784
AK
3996 return 0;
3997
1871c602 3998 gpa = kvm_mmu_gva_to_gpa_read(vcpu, gva, NULL);
10589a46 3999
10589a46 4000 r = kvm_mmu_unprotect_page(vcpu->kvm, gpa >> PAGE_SHIFT);
1cb3f3ae 4001
10589a46 4002 return r;
a436036b 4003}
577bdc49 4004EXPORT_SYMBOL_GPL(kvm_mmu_unprotect_page_virt);
a436036b 4005
22d95b12 4006void __kvm_mmu_free_some_pages(struct kvm_vcpu *vcpu)
ebeace86 4007{
d98ba053 4008 LIST_HEAD(invalid_list);
103ad25a 4009
e0df7b9f 4010 while (kvm_mmu_available_pages(vcpu->kvm) < KVM_REFILL_PAGES &&
3b80fffe 4011 !list_empty(&vcpu->kvm->arch.active_mmu_pages)) {
4db35314 4012 struct kvm_mmu_page *sp;
ebeace86 4013
f05e70ac 4014 sp = container_of(vcpu->kvm->arch.active_mmu_pages.prev,
4db35314 4015 struct kvm_mmu_page, link);
e0df7b9f 4016 kvm_mmu_prepare_zap_page(vcpu->kvm, sp, &invalid_list);
4cee5764 4017 ++vcpu->kvm->stat.mmu_recycled;
ebeace86 4018 }
aa6bd187 4019 kvm_mmu_commit_zap_page(vcpu->kvm, &invalid_list);
ebeace86 4020}
ebeace86 4021
1cb3f3ae
XG
4022static bool is_mmio_page_fault(struct kvm_vcpu *vcpu, gva_t addr)
4023{
4024 if (vcpu->arch.mmu.direct_map || mmu_is_nested(vcpu))
4025 return vcpu_match_mmio_gpa(vcpu, addr);
4026
4027 return vcpu_match_mmio_gva(vcpu, addr);
4028}
4029
dc25e89e
AP
4030int kvm_mmu_page_fault(struct kvm_vcpu *vcpu, gva_t cr2, u32 error_code,
4031 void *insn, int insn_len)
3067714c 4032{
1cb3f3ae 4033 int r, emulation_type = EMULTYPE_RETRY;
3067714c
AK
4034 enum emulation_result er;
4035
56028d08 4036 r = vcpu->arch.mmu.page_fault(vcpu, cr2, error_code, false);
3067714c
AK
4037 if (r < 0)
4038 goto out;
4039
4040 if (!r) {
4041 r = 1;
4042 goto out;
4043 }
4044
1cb3f3ae
XG
4045 if (is_mmio_page_fault(vcpu, cr2))
4046 emulation_type = 0;
4047
4048 er = x86_emulate_instruction(vcpu, cr2, emulation_type, insn, insn_len);
3067714c
AK
4049
4050 switch (er) {
4051 case EMULATE_DONE:
4052 return 1;
4053 case EMULATE_DO_MMIO:
4054 ++vcpu->stat.mmio_exits;
6d77dbfc 4055 /* fall through */
3067714c 4056 case EMULATE_FAIL:
3f5d18a9 4057 return 0;
3067714c
AK
4058 default:
4059 BUG();
4060 }
4061out:
3067714c
AK
4062 return r;
4063}
4064EXPORT_SYMBOL_GPL(kvm_mmu_page_fault);
4065
a7052897
MT
4066void kvm_mmu_invlpg(struct kvm_vcpu *vcpu, gva_t gva)
4067{
a7052897 4068 vcpu->arch.mmu.invlpg(vcpu, gva);
a7052897
MT
4069 kvm_mmu_flush_tlb(vcpu);
4070 ++vcpu->stat.invlpg;
4071}
4072EXPORT_SYMBOL_GPL(kvm_mmu_invlpg);
4073
18552672
JR
4074void kvm_enable_tdp(void)
4075{
4076 tdp_enabled = true;
4077}
4078EXPORT_SYMBOL_GPL(kvm_enable_tdp);
4079
5f4cb662
JR
4080void kvm_disable_tdp(void)
4081{
4082 tdp_enabled = false;
4083}
4084EXPORT_SYMBOL_GPL(kvm_disable_tdp);
4085
6aa8b732
AK
4086static void free_mmu_pages(struct kvm_vcpu *vcpu)
4087{
ad312c7c 4088 free_page((unsigned long)vcpu->arch.mmu.pae_root);
81407ca5
JR
4089 if (vcpu->arch.mmu.lm_root != NULL)
4090 free_page((unsigned long)vcpu->arch.mmu.lm_root);
6aa8b732
AK
4091}
4092
4093static int alloc_mmu_pages(struct kvm_vcpu *vcpu)
4094{
17ac10ad 4095 struct page *page;
6aa8b732
AK
4096 int i;
4097
4098 ASSERT(vcpu);
4099
17ac10ad
AK
4100 /*
4101 * When emulating 32-bit mode, cr3 is only 32 bits even on x86_64.
4102 * Therefore we need to allocate shadow page tables in the first
4103 * 4GB of memory, which happens to fit the DMA32 zone.
4104 */
4105 page = alloc_page(GFP_KERNEL | __GFP_DMA32);
4106 if (!page)
d7fa6ab2
WY
4107 return -ENOMEM;
4108
ad312c7c 4109 vcpu->arch.mmu.pae_root = page_address(page);
17ac10ad 4110 for (i = 0; i < 4; ++i)
ad312c7c 4111 vcpu->arch.mmu.pae_root[i] = INVALID_PAGE;
17ac10ad 4112
6aa8b732 4113 return 0;
6aa8b732
AK
4114}
4115
8018c27b 4116int kvm_mmu_create(struct kvm_vcpu *vcpu)
6aa8b732 4117{
6aa8b732 4118 ASSERT(vcpu);
e459e322
XG
4119
4120 vcpu->arch.walk_mmu = &vcpu->arch.mmu;
4121 vcpu->arch.mmu.root_hpa = INVALID_PAGE;
4122 vcpu->arch.mmu.translate_gpa = translate_gpa;
4123 vcpu->arch.nested_mmu.translate_gpa = translate_nested_gpa;
6aa8b732 4124
8018c27b
IM
4125 return alloc_mmu_pages(vcpu);
4126}
6aa8b732 4127
8018c27b
IM
4128int kvm_mmu_setup(struct kvm_vcpu *vcpu)
4129{
4130 ASSERT(vcpu);
ad312c7c 4131 ASSERT(!VALID_PAGE(vcpu->arch.mmu.root_hpa));
2c264957 4132
8018c27b 4133 return init_kvm_mmu(vcpu);
6aa8b732
AK
4134}
4135
90cb0529 4136void kvm_mmu_slot_remove_write_access(struct kvm *kvm, int slot)
6aa8b732 4137{
b99db1d3
TY
4138 struct kvm_memory_slot *memslot;
4139 gfn_t last_gfn;
4140 int i;
6aa8b732 4141
b99db1d3
TY
4142 memslot = id_to_memslot(kvm->memslots, slot);
4143 last_gfn = memslot->base_gfn + memslot->npages - 1;
6aa8b732 4144
9d1beefb
TY
4145 spin_lock(&kvm->mmu_lock);
4146
b99db1d3
TY
4147 for (i = PT_PAGE_TABLE_LEVEL;
4148 i < PT_PAGE_TABLE_LEVEL + KVM_NR_PAGE_SIZES; ++i) {
4149 unsigned long *rmapp;
4150 unsigned long last_index, index;
6aa8b732 4151
b99db1d3
TY
4152 rmapp = memslot->arch.rmap[i - PT_PAGE_TABLE_LEVEL];
4153 last_index = gfn_to_index(last_gfn, memslot->base_gfn, i);
da8dc75f 4154
b99db1d3
TY
4155 for (index = 0; index <= last_index; ++index, ++rmapp) {
4156 if (*rmapp)
4157 __rmap_write_protect(kvm, rmapp, false);
6b81b05e
TY
4158
4159 if (need_resched() || spin_needbreak(&kvm->mmu_lock)) {
4160 kvm_flush_remote_tlbs(kvm);
4161 cond_resched_lock(&kvm->mmu_lock);
4162 }
8234b22e 4163 }
6aa8b732 4164 }
b99db1d3 4165
171d595d 4166 kvm_flush_remote_tlbs(kvm);
9d1beefb 4167 spin_unlock(&kvm->mmu_lock);
6aa8b732 4168}
37a7d8b0 4169
90cb0529 4170void kvm_mmu_zap_all(struct kvm *kvm)
e0fa826f 4171{
4db35314 4172 struct kvm_mmu_page *sp, *node;
d98ba053 4173 LIST_HEAD(invalid_list);
e0fa826f 4174
aaee2c94 4175 spin_lock(&kvm->mmu_lock);
3246af0e 4176restart:
f05e70ac 4177 list_for_each_entry_safe(sp, node, &kvm->arch.active_mmu_pages, link)
d98ba053 4178 if (kvm_mmu_prepare_zap_page(kvm, sp, &invalid_list))
3246af0e
XG
4179 goto restart;
4180
d98ba053 4181 kvm_mmu_commit_zap_page(kvm, &invalid_list);
aaee2c94 4182 spin_unlock(&kvm->mmu_lock);
e0fa826f
DL
4183}
4184
3d56cbdf
JK
4185static void kvm_mmu_remove_some_alloc_mmu_pages(struct kvm *kvm,
4186 struct list_head *invalid_list)
3ee16c81
IE
4187{
4188 struct kvm_mmu_page *page;
4189
85b70591
XG
4190 if (list_empty(&kvm->arch.active_mmu_pages))
4191 return;
4192
3ee16c81
IE
4193 page = container_of(kvm->arch.active_mmu_pages.prev,
4194 struct kvm_mmu_page, link);
3d56cbdf 4195 kvm_mmu_prepare_zap_page(kvm, page, invalid_list);
3ee16c81
IE
4196}
4197
1495f230 4198static int mmu_shrink(struct shrinker *shrink, struct shrink_control *sc)
3ee16c81
IE
4199{
4200 struct kvm *kvm;
1495f230 4201 int nr_to_scan = sc->nr_to_scan;
45221ab6
DH
4202
4203 if (nr_to_scan == 0)
4204 goto out;
3ee16c81 4205
e935b837 4206 raw_spin_lock(&kvm_lock);
3ee16c81
IE
4207
4208 list_for_each_entry(kvm, &vm_list, vm_list) {
3d56cbdf 4209 int idx;
d98ba053 4210 LIST_HEAD(invalid_list);
3ee16c81 4211
35f2d16b
TY
4212 /*
4213 * Never scan more than sc->nr_to_scan VM instances.
4214 * Will not hit this condition practically since we do not try
4215 * to shrink more than one VM and it is very unlikely to see
4216 * !n_used_mmu_pages so many times.
4217 */
4218 if (!nr_to_scan--)
4219 break;
19526396
GN
4220 /*
4221 * n_used_mmu_pages is accessed without holding kvm->mmu_lock
4222 * here. We may skip a VM instance errorneosly, but we do not
4223 * want to shrink a VM that only started to populate its MMU
4224 * anyway.
4225 */
35f2d16b 4226 if (!kvm->arch.n_used_mmu_pages)
19526396 4227 continue;
19526396 4228
f656ce01 4229 idx = srcu_read_lock(&kvm->srcu);
3ee16c81 4230 spin_lock(&kvm->mmu_lock);
3ee16c81 4231
19526396 4232 kvm_mmu_remove_some_alloc_mmu_pages(kvm, &invalid_list);
d98ba053 4233 kvm_mmu_commit_zap_page(kvm, &invalid_list);
19526396 4234
3ee16c81 4235 spin_unlock(&kvm->mmu_lock);
f656ce01 4236 srcu_read_unlock(&kvm->srcu, idx);
19526396
GN
4237
4238 list_move_tail(&kvm->vm_list, &vm_list);
4239 break;
3ee16c81 4240 }
3ee16c81 4241
e935b837 4242 raw_spin_unlock(&kvm_lock);
3ee16c81 4243
45221ab6
DH
4244out:
4245 return percpu_counter_read_positive(&kvm_total_used_mmu_pages);
3ee16c81
IE
4246}
4247
4248static struct shrinker mmu_shrinker = {
4249 .shrink = mmu_shrink,
4250 .seeks = DEFAULT_SEEKS * 10,
4251};
4252
2ddfd20e 4253static void mmu_destroy_caches(void)
b5a33a75 4254{
53c07b18
XG
4255 if (pte_list_desc_cache)
4256 kmem_cache_destroy(pte_list_desc_cache);
d3d25b04
AK
4257 if (mmu_page_header_cache)
4258 kmem_cache_destroy(mmu_page_header_cache);
b5a33a75
AK
4259}
4260
4261int kvm_mmu_module_init(void)
4262{
53c07b18
XG
4263 pte_list_desc_cache = kmem_cache_create("pte_list_desc",
4264 sizeof(struct pte_list_desc),
20c2df83 4265 0, 0, NULL);
53c07b18 4266 if (!pte_list_desc_cache)
b5a33a75
AK
4267 goto nomem;
4268
d3d25b04
AK
4269 mmu_page_header_cache = kmem_cache_create("kvm_mmu_page_header",
4270 sizeof(struct kvm_mmu_page),
20c2df83 4271 0, 0, NULL);
d3d25b04
AK
4272 if (!mmu_page_header_cache)
4273 goto nomem;
4274
45bf21a8
WY
4275 if (percpu_counter_init(&kvm_total_used_mmu_pages, 0))
4276 goto nomem;
4277
3ee16c81
IE
4278 register_shrinker(&mmu_shrinker);
4279
b5a33a75
AK
4280 return 0;
4281
4282nomem:
3ee16c81 4283 mmu_destroy_caches();
b5a33a75
AK
4284 return -ENOMEM;
4285}
4286
3ad82a7e
ZX
4287/*
4288 * Caculate mmu pages needed for kvm.
4289 */
4290unsigned int kvm_mmu_calculate_mmu_pages(struct kvm *kvm)
4291{
3ad82a7e
ZX
4292 unsigned int nr_mmu_pages;
4293 unsigned int nr_pages = 0;
bc6678a3 4294 struct kvm_memslots *slots;
be6ba0f0 4295 struct kvm_memory_slot *memslot;
3ad82a7e 4296
90d83dc3
LJ
4297 slots = kvm_memslots(kvm);
4298
be6ba0f0
XG
4299 kvm_for_each_memslot(memslot, slots)
4300 nr_pages += memslot->npages;
3ad82a7e
ZX
4301
4302 nr_mmu_pages = nr_pages * KVM_PERMILLE_MMU_PAGES / 1000;
4303 nr_mmu_pages = max(nr_mmu_pages,
4304 (unsigned int) KVM_MIN_ALLOC_MMU_PAGES);
4305
4306 return nr_mmu_pages;
4307}
4308
94d8b056
MT
4309int kvm_mmu_get_spte_hierarchy(struct kvm_vcpu *vcpu, u64 addr, u64 sptes[4])
4310{
4311 struct kvm_shadow_walk_iterator iterator;
c2a2ac2b 4312 u64 spte;
94d8b056
MT
4313 int nr_sptes = 0;
4314
c2a2ac2b
XG
4315 walk_shadow_page_lockless_begin(vcpu);
4316 for_each_shadow_entry_lockless(vcpu, addr, iterator, spte) {
4317 sptes[iterator.level-1] = spte;
94d8b056 4318 nr_sptes++;
c2a2ac2b 4319 if (!is_shadow_present_pte(spte))
94d8b056
MT
4320 break;
4321 }
c2a2ac2b 4322 walk_shadow_page_lockless_end(vcpu);
94d8b056
MT
4323
4324 return nr_sptes;
4325}
4326EXPORT_SYMBOL_GPL(kvm_mmu_get_spte_hierarchy);
4327
c42fffe3
XG
4328void kvm_mmu_destroy(struct kvm_vcpu *vcpu)
4329{
4330 ASSERT(vcpu);
4331
4332 destroy_kvm_mmu(vcpu);
4333 free_mmu_pages(vcpu);
4334 mmu_free_memory_caches(vcpu);
b034cf01
XG
4335}
4336
b034cf01
XG
4337void kvm_mmu_module_exit(void)
4338{
4339 mmu_destroy_caches();
4340 percpu_counter_destroy(&kvm_total_used_mmu_pages);
4341 unregister_shrinker(&mmu_shrinker);
c42fffe3
XG
4342 mmu_audit_disable();
4343}