]> git.proxmox.com Git - mirror_ubuntu-bionic-kernel.git/blame - arch/x86/kvm/mmu.c
KVM: MMU: introduce kvm_mmu_flush_or_zap
[mirror_ubuntu-bionic-kernel.git] / arch / x86 / kvm / mmu.c
CommitLineData
6aa8b732
AK
1/*
2 * Kernel-based Virtual Machine driver for Linux
3 *
4 * This module enables machines with Intel VT-x extensions to run virtual
5 * machines without emulation or binary translation.
6 *
7 * MMU support
8 *
9 * Copyright (C) 2006 Qumranet, Inc.
9611c187 10 * Copyright 2010 Red Hat, Inc. and/or its affiliates.
6aa8b732
AK
11 *
12 * Authors:
13 * Yaniv Kamay <yaniv@qumranet.com>
14 * Avi Kivity <avi@qumranet.com>
15 *
16 * This work is licensed under the terms of the GNU GPL, version 2. See
17 * the COPYING file in the top-level directory.
18 *
19 */
e495606d 20
af585b92 21#include "irq.h"
1d737c8a 22#include "mmu.h"
836a1b3c 23#include "x86.h"
6de4f3ad 24#include "kvm_cache_regs.h"
5f7dde7b 25#include "cpuid.h"
e495606d 26
edf88417 27#include <linux/kvm_host.h>
6aa8b732
AK
28#include <linux/types.h>
29#include <linux/string.h>
6aa8b732
AK
30#include <linux/mm.h>
31#include <linux/highmem.h>
32#include <linux/module.h>
448353ca 33#include <linux/swap.h>
05da4558 34#include <linux/hugetlb.h>
2f333bcb 35#include <linux/compiler.h>
bc6678a3 36#include <linux/srcu.h>
5a0e3ad6 37#include <linux/slab.h>
bf998156 38#include <linux/uaccess.h>
6aa8b732 39
e495606d
AK
40#include <asm/page.h>
41#include <asm/cmpxchg.h>
4e542370 42#include <asm/io.h>
13673a90 43#include <asm/vmx.h>
3d0c27ad 44#include <asm/kvm_page_track.h>
6aa8b732 45
18552672
JR
46/*
47 * When setting this variable to true it enables Two-Dimensional-Paging
48 * where the hardware walks 2 page tables:
49 * 1. the guest-virtual to guest-physical
50 * 2. while doing 1. it walks guest-physical to host-physical
51 * If the hardware supports that we don't need to do shadow paging.
52 */
2f333bcb 53bool tdp_enabled = false;
18552672 54
8b1fe17c
XG
55enum {
56 AUDIT_PRE_PAGE_FAULT,
57 AUDIT_POST_PAGE_FAULT,
58 AUDIT_PRE_PTE_WRITE,
6903074c
XG
59 AUDIT_POST_PTE_WRITE,
60 AUDIT_PRE_SYNC,
61 AUDIT_POST_SYNC
8b1fe17c 62};
37a7d8b0 63
8b1fe17c 64#undef MMU_DEBUG
37a7d8b0
AK
65
66#ifdef MMU_DEBUG
fa4a2c08
PB
67static bool dbg = 0;
68module_param(dbg, bool, 0644);
37a7d8b0
AK
69
70#define pgprintk(x...) do { if (dbg) printk(x); } while (0)
71#define rmap_printk(x...) do { if (dbg) printk(x); } while (0)
fa4a2c08 72#define MMU_WARN_ON(x) WARN_ON(x)
37a7d8b0 73#else
37a7d8b0
AK
74#define pgprintk(x...) do { } while (0)
75#define rmap_printk(x...) do { } while (0)
fa4a2c08 76#define MMU_WARN_ON(x) do { } while (0)
d6c69ee9 77#endif
6aa8b732 78
957ed9ef
XG
79#define PTE_PREFETCH_NUM 8
80
00763e41 81#define PT_FIRST_AVAIL_BITS_SHIFT 10
6aa8b732
AK
82#define PT64_SECOND_AVAIL_BITS_SHIFT 52
83
6aa8b732
AK
84#define PT64_LEVEL_BITS 9
85
86#define PT64_LEVEL_SHIFT(level) \
d77c26fc 87 (PAGE_SHIFT + (level - 1) * PT64_LEVEL_BITS)
6aa8b732 88
6aa8b732
AK
89#define PT64_INDEX(address, level)\
90 (((address) >> PT64_LEVEL_SHIFT(level)) & ((1 << PT64_LEVEL_BITS) - 1))
91
92
93#define PT32_LEVEL_BITS 10
94
95#define PT32_LEVEL_SHIFT(level) \
d77c26fc 96 (PAGE_SHIFT + (level - 1) * PT32_LEVEL_BITS)
6aa8b732 97
e04da980
JR
98#define PT32_LVL_OFFSET_MASK(level) \
99 (PT32_BASE_ADDR_MASK & ((1ULL << (PAGE_SHIFT + (((level) - 1) \
100 * PT32_LEVEL_BITS))) - 1))
6aa8b732
AK
101
102#define PT32_INDEX(address, level)\
103 (((address) >> PT32_LEVEL_SHIFT(level)) & ((1 << PT32_LEVEL_BITS) - 1))
104
105
27aba766 106#define PT64_BASE_ADDR_MASK (((1ULL << 52) - 1) & ~(u64)(PAGE_SIZE-1))
6aa8b732
AK
107#define PT64_DIR_BASE_ADDR_MASK \
108 (PT64_BASE_ADDR_MASK & ~((1ULL << (PAGE_SHIFT + PT64_LEVEL_BITS)) - 1))
e04da980
JR
109#define PT64_LVL_ADDR_MASK(level) \
110 (PT64_BASE_ADDR_MASK & ~((1ULL << (PAGE_SHIFT + (((level) - 1) \
111 * PT64_LEVEL_BITS))) - 1))
112#define PT64_LVL_OFFSET_MASK(level) \
113 (PT64_BASE_ADDR_MASK & ((1ULL << (PAGE_SHIFT + (((level) - 1) \
114 * PT64_LEVEL_BITS))) - 1))
6aa8b732
AK
115
116#define PT32_BASE_ADDR_MASK PAGE_MASK
117#define PT32_DIR_BASE_ADDR_MASK \
118 (PAGE_MASK & ~((1ULL << (PAGE_SHIFT + PT32_LEVEL_BITS)) - 1))
e04da980
JR
119#define PT32_LVL_ADDR_MASK(level) \
120 (PAGE_MASK & ~((1ULL << (PAGE_SHIFT + (((level) - 1) \
121 * PT32_LEVEL_BITS))) - 1))
6aa8b732 122
53166229
GN
123#define PT64_PERM_MASK (PT_PRESENT_MASK | PT_WRITABLE_MASK | shadow_user_mask \
124 | shadow_x_mask | shadow_nx_mask)
6aa8b732 125
fe135d2c
AK
126#define ACC_EXEC_MASK 1
127#define ACC_WRITE_MASK PT_WRITABLE_MASK
128#define ACC_USER_MASK PT_USER_MASK
129#define ACC_ALL (ACC_EXEC_MASK | ACC_WRITE_MASK | ACC_USER_MASK)
130
90bb6fc5
AK
131#include <trace/events/kvm.h>
132
07420171
AK
133#define CREATE_TRACE_POINTS
134#include "mmutrace.h"
135
49fde340
XG
136#define SPTE_HOST_WRITEABLE (1ULL << PT_FIRST_AVAIL_BITS_SHIFT)
137#define SPTE_MMU_WRITEABLE (1ULL << (PT_FIRST_AVAIL_BITS_SHIFT + 1))
1403283a 138
135f8c2b
AK
139#define SHADOW_PT_INDEX(addr, level) PT64_INDEX(addr, level)
140
220f773a
TY
141/* make pte_list_desc fit well in cache line */
142#define PTE_LIST_EXT 3
143
53c07b18
XG
144struct pte_list_desc {
145 u64 *sptes[PTE_LIST_EXT];
146 struct pte_list_desc *more;
cd4a4e53
AK
147};
148
2d11123a
AK
149struct kvm_shadow_walk_iterator {
150 u64 addr;
151 hpa_t shadow_addr;
2d11123a 152 u64 *sptep;
dd3bfd59 153 int level;
2d11123a
AK
154 unsigned index;
155};
156
157#define for_each_shadow_entry(_vcpu, _addr, _walker) \
158 for (shadow_walk_init(&(_walker), _vcpu, _addr); \
159 shadow_walk_okay(&(_walker)); \
160 shadow_walk_next(&(_walker)))
161
c2a2ac2b
XG
162#define for_each_shadow_entry_lockless(_vcpu, _addr, _walker, spte) \
163 for (shadow_walk_init(&(_walker), _vcpu, _addr); \
164 shadow_walk_okay(&(_walker)) && \
165 ({ spte = mmu_spte_get_lockless(_walker.sptep); 1; }); \
166 __shadow_walk_next(&(_walker), spte))
167
53c07b18 168static struct kmem_cache *pte_list_desc_cache;
d3d25b04 169static struct kmem_cache *mmu_page_header_cache;
45221ab6 170static struct percpu_counter kvm_total_used_mmu_pages;
b5a33a75 171
7b52345e
SY
172static u64 __read_mostly shadow_nx_mask;
173static u64 __read_mostly shadow_x_mask; /* mutual exclusive with nx_mask */
174static u64 __read_mostly shadow_user_mask;
175static u64 __read_mostly shadow_accessed_mask;
176static u64 __read_mostly shadow_dirty_mask;
ce88decf
XG
177static u64 __read_mostly shadow_mmio_mask;
178
179static void mmu_spte_set(u64 *sptep, u64 spte);
e676505a 180static void mmu_free_roots(struct kvm_vcpu *vcpu);
ce88decf
XG
181
182void kvm_mmu_set_mmio_spte_mask(u64 mmio_mask)
183{
184 shadow_mmio_mask = mmio_mask;
185}
186EXPORT_SYMBOL_GPL(kvm_mmu_set_mmio_spte_mask);
187
f2fd125d 188/*
ee3d1570
DM
189 * the low bit of the generation number is always presumed to be zero.
190 * This disables mmio caching during memslot updates. The concept is
191 * similar to a seqcount but instead of retrying the access we just punt
192 * and ignore the cache.
193 *
194 * spte bits 3-11 are used as bits 1-9 of the generation number,
195 * the bits 52-61 are used as bits 10-19 of the generation number.
f2fd125d 196 */
ee3d1570 197#define MMIO_SPTE_GEN_LOW_SHIFT 2
f2fd125d
XG
198#define MMIO_SPTE_GEN_HIGH_SHIFT 52
199
ee3d1570
DM
200#define MMIO_GEN_SHIFT 20
201#define MMIO_GEN_LOW_SHIFT 10
202#define MMIO_GEN_LOW_MASK ((1 << MMIO_GEN_LOW_SHIFT) - 2)
f8f55942 203#define MMIO_GEN_MASK ((1 << MMIO_GEN_SHIFT) - 1)
f2fd125d
XG
204
205static u64 generation_mmio_spte_mask(unsigned int gen)
206{
207 u64 mask;
208
842bb26a 209 WARN_ON(gen & ~MMIO_GEN_MASK);
f2fd125d
XG
210
211 mask = (gen & MMIO_GEN_LOW_MASK) << MMIO_SPTE_GEN_LOW_SHIFT;
212 mask |= ((u64)gen >> MMIO_GEN_LOW_SHIFT) << MMIO_SPTE_GEN_HIGH_SHIFT;
213 return mask;
214}
215
216static unsigned int get_mmio_spte_generation(u64 spte)
217{
218 unsigned int gen;
219
220 spte &= ~shadow_mmio_mask;
221
222 gen = (spte >> MMIO_SPTE_GEN_LOW_SHIFT) & MMIO_GEN_LOW_MASK;
223 gen |= (spte >> MMIO_SPTE_GEN_HIGH_SHIFT) << MMIO_GEN_LOW_SHIFT;
224 return gen;
225}
226
54bf36aa 227static unsigned int kvm_current_mmio_generation(struct kvm_vcpu *vcpu)
f8f55942 228{
54bf36aa 229 return kvm_vcpu_memslots(vcpu)->generation & MMIO_GEN_MASK;
f8f55942
XG
230}
231
54bf36aa 232static void mark_mmio_spte(struct kvm_vcpu *vcpu, u64 *sptep, u64 gfn,
f2fd125d 233 unsigned access)
ce88decf 234{
54bf36aa 235 unsigned int gen = kvm_current_mmio_generation(vcpu);
f8f55942 236 u64 mask = generation_mmio_spte_mask(gen);
95b0430d 237
ce88decf 238 access &= ACC_WRITE_MASK | ACC_USER_MASK;
f2fd125d 239 mask |= shadow_mmio_mask | access | gfn << PAGE_SHIFT;
f2fd125d 240
f8f55942 241 trace_mark_mmio_spte(sptep, gfn, access, gen);
f2fd125d 242 mmu_spte_set(sptep, mask);
ce88decf
XG
243}
244
245static bool is_mmio_spte(u64 spte)
246{
247 return (spte & shadow_mmio_mask) == shadow_mmio_mask;
248}
249
250static gfn_t get_mmio_spte_gfn(u64 spte)
251{
842bb26a 252 u64 mask = generation_mmio_spte_mask(MMIO_GEN_MASK) | shadow_mmio_mask;
f2fd125d 253 return (spte & ~mask) >> PAGE_SHIFT;
ce88decf
XG
254}
255
256static unsigned get_mmio_spte_access(u64 spte)
257{
842bb26a 258 u64 mask = generation_mmio_spte_mask(MMIO_GEN_MASK) | shadow_mmio_mask;
f2fd125d 259 return (spte & ~mask) & ~PAGE_MASK;
ce88decf
XG
260}
261
54bf36aa 262static bool set_mmio_spte(struct kvm_vcpu *vcpu, u64 *sptep, gfn_t gfn,
ba049e93 263 kvm_pfn_t pfn, unsigned access)
ce88decf
XG
264{
265 if (unlikely(is_noslot_pfn(pfn))) {
54bf36aa 266 mark_mmio_spte(vcpu, sptep, gfn, access);
ce88decf
XG
267 return true;
268 }
269
270 return false;
271}
c7addb90 272
54bf36aa 273static bool check_mmio_spte(struct kvm_vcpu *vcpu, u64 spte)
f8f55942 274{
089504c0
XG
275 unsigned int kvm_gen, spte_gen;
276
54bf36aa 277 kvm_gen = kvm_current_mmio_generation(vcpu);
089504c0
XG
278 spte_gen = get_mmio_spte_generation(spte);
279
280 trace_check_mmio_spte(spte, kvm_gen, spte_gen);
281 return likely(kvm_gen == spte_gen);
f8f55942
XG
282}
283
7b52345e 284void kvm_mmu_set_mask_ptes(u64 user_mask, u64 accessed_mask,
4b12f0de 285 u64 dirty_mask, u64 nx_mask, u64 x_mask)
7b52345e
SY
286{
287 shadow_user_mask = user_mask;
288 shadow_accessed_mask = accessed_mask;
289 shadow_dirty_mask = dirty_mask;
290 shadow_nx_mask = nx_mask;
291 shadow_x_mask = x_mask;
292}
293EXPORT_SYMBOL_GPL(kvm_mmu_set_mask_ptes);
294
6aa8b732
AK
295static int is_cpuid_PSE36(void)
296{
297 return 1;
298}
299
73b1087e
AK
300static int is_nx(struct kvm_vcpu *vcpu)
301{
f6801dff 302 return vcpu->arch.efer & EFER_NX;
73b1087e
AK
303}
304
c7addb90
AK
305static int is_shadow_present_pte(u64 pte)
306{
ce88decf 307 return pte & PT_PRESENT_MASK && !is_mmio_spte(pte);
c7addb90
AK
308}
309
05da4558
MT
310static int is_large_pte(u64 pte)
311{
312 return pte & PT_PAGE_SIZE_MASK;
313}
314
776e6633
MT
315static int is_last_spte(u64 pte, int level)
316{
317 if (level == PT_PAGE_TABLE_LEVEL)
318 return 1;
852e3c19 319 if (is_large_pte(pte))
776e6633
MT
320 return 1;
321 return 0;
322}
323
ba049e93 324static kvm_pfn_t spte_to_pfn(u64 pte)
0b49ea86 325{
35149e21 326 return (pte & PT64_BASE_ADDR_MASK) >> PAGE_SHIFT;
0b49ea86
AK
327}
328
da928521
AK
329static gfn_t pse36_gfn_delta(u32 gpte)
330{
331 int shift = 32 - PT32_DIR_PSE36_SHIFT - PAGE_SHIFT;
332
333 return (gpte & PT32_DIR_PSE36_MASK) << shift;
334}
335
603e0651 336#ifdef CONFIG_X86_64
d555c333 337static void __set_spte(u64 *sptep, u64 spte)
e663ee64 338{
603e0651 339 *sptep = spte;
e663ee64
AK
340}
341
603e0651 342static void __update_clear_spte_fast(u64 *sptep, u64 spte)
a9221dd5 343{
603e0651
XG
344 *sptep = spte;
345}
346
347static u64 __update_clear_spte_slow(u64 *sptep, u64 spte)
348{
349 return xchg(sptep, spte);
350}
c2a2ac2b
XG
351
352static u64 __get_spte_lockless(u64 *sptep)
353{
354 return ACCESS_ONCE(*sptep);
355}
a9221dd5 356#else
603e0651
XG
357union split_spte {
358 struct {
359 u32 spte_low;
360 u32 spte_high;
361 };
362 u64 spte;
363};
a9221dd5 364
c2a2ac2b
XG
365static void count_spte_clear(u64 *sptep, u64 spte)
366{
367 struct kvm_mmu_page *sp = page_header(__pa(sptep));
368
369 if (is_shadow_present_pte(spte))
370 return;
371
372 /* Ensure the spte is completely set before we increase the count */
373 smp_wmb();
374 sp->clear_spte_count++;
375}
376
603e0651
XG
377static void __set_spte(u64 *sptep, u64 spte)
378{
379 union split_spte *ssptep, sspte;
a9221dd5 380
603e0651
XG
381 ssptep = (union split_spte *)sptep;
382 sspte = (union split_spte)spte;
383
384 ssptep->spte_high = sspte.spte_high;
385
386 /*
387 * If we map the spte from nonpresent to present, We should store
388 * the high bits firstly, then set present bit, so cpu can not
389 * fetch this spte while we are setting the spte.
390 */
391 smp_wmb();
392
393 ssptep->spte_low = sspte.spte_low;
a9221dd5
AK
394}
395
603e0651
XG
396static void __update_clear_spte_fast(u64 *sptep, u64 spte)
397{
398 union split_spte *ssptep, sspte;
399
400 ssptep = (union split_spte *)sptep;
401 sspte = (union split_spte)spte;
402
403 ssptep->spte_low = sspte.spte_low;
404
405 /*
406 * If we map the spte from present to nonpresent, we should clear
407 * present bit firstly to avoid vcpu fetch the old high bits.
408 */
409 smp_wmb();
410
411 ssptep->spte_high = sspte.spte_high;
c2a2ac2b 412 count_spte_clear(sptep, spte);
603e0651
XG
413}
414
415static u64 __update_clear_spte_slow(u64 *sptep, u64 spte)
416{
417 union split_spte *ssptep, sspte, orig;
418
419 ssptep = (union split_spte *)sptep;
420 sspte = (union split_spte)spte;
421
422 /* xchg acts as a barrier before the setting of the high bits */
423 orig.spte_low = xchg(&ssptep->spte_low, sspte.spte_low);
41bc3186
ZJ
424 orig.spte_high = ssptep->spte_high;
425 ssptep->spte_high = sspte.spte_high;
c2a2ac2b 426 count_spte_clear(sptep, spte);
603e0651
XG
427
428 return orig.spte;
429}
c2a2ac2b
XG
430
431/*
432 * The idea using the light way get the spte on x86_32 guest is from
433 * gup_get_pte(arch/x86/mm/gup.c).
accaefe0
XG
434 *
435 * An spte tlb flush may be pending, because kvm_set_pte_rmapp
436 * coalesces them and we are running out of the MMU lock. Therefore
437 * we need to protect against in-progress updates of the spte.
438 *
439 * Reading the spte while an update is in progress may get the old value
440 * for the high part of the spte. The race is fine for a present->non-present
441 * change (because the high part of the spte is ignored for non-present spte),
442 * but for a present->present change we must reread the spte.
443 *
444 * All such changes are done in two steps (present->non-present and
445 * non-present->present), hence it is enough to count the number of
446 * present->non-present updates: if it changed while reading the spte,
447 * we might have hit the race. This is done using clear_spte_count.
c2a2ac2b
XG
448 */
449static u64 __get_spte_lockless(u64 *sptep)
450{
451 struct kvm_mmu_page *sp = page_header(__pa(sptep));
452 union split_spte spte, *orig = (union split_spte *)sptep;
453 int count;
454
455retry:
456 count = sp->clear_spte_count;
457 smp_rmb();
458
459 spte.spte_low = orig->spte_low;
460 smp_rmb();
461
462 spte.spte_high = orig->spte_high;
463 smp_rmb();
464
465 if (unlikely(spte.spte_low != orig->spte_low ||
466 count != sp->clear_spte_count))
467 goto retry;
468
469 return spte.spte;
470}
603e0651
XG
471#endif
472
c7ba5b48
XG
473static bool spte_is_locklessly_modifiable(u64 spte)
474{
feb3eb70
GN
475 return (spte & (SPTE_HOST_WRITEABLE | SPTE_MMU_WRITEABLE)) ==
476 (SPTE_HOST_WRITEABLE | SPTE_MMU_WRITEABLE);
c7ba5b48
XG
477}
478
8672b721
XG
479static bool spte_has_volatile_bits(u64 spte)
480{
c7ba5b48
XG
481 /*
482 * Always atomicly update spte if it can be updated
483 * out of mmu-lock, it can ensure dirty bit is not lost,
484 * also, it can help us to get a stable is_writable_pte()
485 * to ensure tlb flush is not missed.
486 */
487 if (spte_is_locklessly_modifiable(spte))
488 return true;
489
8672b721
XG
490 if (!shadow_accessed_mask)
491 return false;
492
493 if (!is_shadow_present_pte(spte))
494 return false;
495
4132779b
XG
496 if ((spte & shadow_accessed_mask) &&
497 (!is_writable_pte(spte) || (spte & shadow_dirty_mask)))
8672b721
XG
498 return false;
499
500 return true;
501}
502
4132779b
XG
503static bool spte_is_bit_cleared(u64 old_spte, u64 new_spte, u64 bit_mask)
504{
505 return (old_spte & bit_mask) && !(new_spte & bit_mask);
506}
507
7e71a59b
KH
508static bool spte_is_bit_changed(u64 old_spte, u64 new_spte, u64 bit_mask)
509{
510 return (old_spte & bit_mask) != (new_spte & bit_mask);
511}
512
1df9f2dc
XG
513/* Rules for using mmu_spte_set:
514 * Set the sptep from nonpresent to present.
515 * Note: the sptep being assigned *must* be either not present
516 * or in a state where the hardware will not attempt to update
517 * the spte.
518 */
519static void mmu_spte_set(u64 *sptep, u64 new_spte)
520{
521 WARN_ON(is_shadow_present_pte(*sptep));
522 __set_spte(sptep, new_spte);
523}
524
525/* Rules for using mmu_spte_update:
526 * Update the state bits, it means the mapped pfn is not changged.
6e7d0354
XG
527 *
528 * Whenever we overwrite a writable spte with a read-only one we
529 * should flush remote TLBs. Otherwise rmap_write_protect
530 * will find a read-only spte, even though the writable spte
531 * might be cached on a CPU's TLB, the return value indicates this
532 * case.
1df9f2dc 533 */
6e7d0354 534static bool mmu_spte_update(u64 *sptep, u64 new_spte)
b79b93f9 535{
c7ba5b48 536 u64 old_spte = *sptep;
6e7d0354 537 bool ret = false;
4132779b 538
afd28fe1 539 WARN_ON(!is_shadow_present_pte(new_spte));
b79b93f9 540
6e7d0354
XG
541 if (!is_shadow_present_pte(old_spte)) {
542 mmu_spte_set(sptep, new_spte);
543 return ret;
544 }
4132779b 545
c7ba5b48 546 if (!spte_has_volatile_bits(old_spte))
603e0651 547 __update_clear_spte_fast(sptep, new_spte);
4132779b 548 else
603e0651 549 old_spte = __update_clear_spte_slow(sptep, new_spte);
4132779b 550
c7ba5b48
XG
551 /*
552 * For the spte updated out of mmu-lock is safe, since
553 * we always atomicly update it, see the comments in
554 * spte_has_volatile_bits().
555 */
7f31c959
XG
556 if (spte_is_locklessly_modifiable(old_spte) &&
557 !is_writable_pte(new_spte))
6e7d0354
XG
558 ret = true;
559
4132779b 560 if (!shadow_accessed_mask)
6e7d0354 561 return ret;
4132779b 562
7e71a59b
KH
563 /*
564 * Flush TLB when accessed/dirty bits are changed in the page tables,
565 * to guarantee consistency between TLB and page tables.
566 */
567 if (spte_is_bit_changed(old_spte, new_spte,
568 shadow_accessed_mask | shadow_dirty_mask))
569 ret = true;
570
4132779b
XG
571 if (spte_is_bit_cleared(old_spte, new_spte, shadow_accessed_mask))
572 kvm_set_pfn_accessed(spte_to_pfn(old_spte));
573 if (spte_is_bit_cleared(old_spte, new_spte, shadow_dirty_mask))
574 kvm_set_pfn_dirty(spte_to_pfn(old_spte));
6e7d0354
XG
575
576 return ret;
b79b93f9
AK
577}
578
1df9f2dc
XG
579/*
580 * Rules for using mmu_spte_clear_track_bits:
581 * It sets the sptep from present to nonpresent, and track the
582 * state bits, it is used to clear the last level sptep.
583 */
584static int mmu_spte_clear_track_bits(u64 *sptep)
585{
ba049e93 586 kvm_pfn_t pfn;
1df9f2dc
XG
587 u64 old_spte = *sptep;
588
589 if (!spte_has_volatile_bits(old_spte))
603e0651 590 __update_clear_spte_fast(sptep, 0ull);
1df9f2dc 591 else
603e0651 592 old_spte = __update_clear_spte_slow(sptep, 0ull);
1df9f2dc 593
afd28fe1 594 if (!is_shadow_present_pte(old_spte))
1df9f2dc
XG
595 return 0;
596
597 pfn = spte_to_pfn(old_spte);
86fde74c
XG
598
599 /*
600 * KVM does not hold the refcount of the page used by
601 * kvm mmu, before reclaiming the page, we should
602 * unmap it from mmu first.
603 */
bf4bea8e 604 WARN_ON(!kvm_is_reserved_pfn(pfn) && !page_count(pfn_to_page(pfn)));
86fde74c 605
1df9f2dc
XG
606 if (!shadow_accessed_mask || old_spte & shadow_accessed_mask)
607 kvm_set_pfn_accessed(pfn);
608 if (!shadow_dirty_mask || (old_spte & shadow_dirty_mask))
609 kvm_set_pfn_dirty(pfn);
610 return 1;
611}
612
613/*
614 * Rules for using mmu_spte_clear_no_track:
615 * Directly clear spte without caring the state bits of sptep,
616 * it is used to set the upper level spte.
617 */
618static void mmu_spte_clear_no_track(u64 *sptep)
619{
603e0651 620 __update_clear_spte_fast(sptep, 0ull);
1df9f2dc
XG
621}
622
c2a2ac2b
XG
623static u64 mmu_spte_get_lockless(u64 *sptep)
624{
625 return __get_spte_lockless(sptep);
626}
627
628static void walk_shadow_page_lockless_begin(struct kvm_vcpu *vcpu)
629{
c142786c
AK
630 /*
631 * Prevent page table teardown by making any free-er wait during
632 * kvm_flush_remote_tlbs() IPI to all active vcpus.
633 */
634 local_irq_disable();
635 vcpu->mode = READING_SHADOW_PAGE_TABLES;
636 /*
637 * Make sure a following spte read is not reordered ahead of the write
638 * to vcpu->mode.
639 */
640 smp_mb();
c2a2ac2b
XG
641}
642
643static void walk_shadow_page_lockless_end(struct kvm_vcpu *vcpu)
644{
c142786c
AK
645 /*
646 * Make sure the write to vcpu->mode is not reordered in front of
647 * reads to sptes. If it does, kvm_commit_zap_page() can see us
648 * OUTSIDE_GUEST_MODE and proceed to free the shadow page table.
649 */
650 smp_mb();
651 vcpu->mode = OUTSIDE_GUEST_MODE;
652 local_irq_enable();
c2a2ac2b
XG
653}
654
e2dec939 655static int mmu_topup_memory_cache(struct kvm_mmu_memory_cache *cache,
2e3e5882 656 struct kmem_cache *base_cache, int min)
714b93da
AK
657{
658 void *obj;
659
660 if (cache->nobjs >= min)
e2dec939 661 return 0;
714b93da 662 while (cache->nobjs < ARRAY_SIZE(cache->objects)) {
2e3e5882 663 obj = kmem_cache_zalloc(base_cache, GFP_KERNEL);
714b93da 664 if (!obj)
e2dec939 665 return -ENOMEM;
714b93da
AK
666 cache->objects[cache->nobjs++] = obj;
667 }
e2dec939 668 return 0;
714b93da
AK
669}
670
f759e2b4
XG
671static int mmu_memory_cache_free_objects(struct kvm_mmu_memory_cache *cache)
672{
673 return cache->nobjs;
674}
675
e8ad9a70
XG
676static void mmu_free_memory_cache(struct kvm_mmu_memory_cache *mc,
677 struct kmem_cache *cache)
714b93da
AK
678{
679 while (mc->nobjs)
e8ad9a70 680 kmem_cache_free(cache, mc->objects[--mc->nobjs]);
714b93da
AK
681}
682
c1158e63 683static int mmu_topup_memory_cache_page(struct kvm_mmu_memory_cache *cache,
2e3e5882 684 int min)
c1158e63 685{
842f22ed 686 void *page;
c1158e63
AK
687
688 if (cache->nobjs >= min)
689 return 0;
690 while (cache->nobjs < ARRAY_SIZE(cache->objects)) {
842f22ed 691 page = (void *)__get_free_page(GFP_KERNEL);
c1158e63
AK
692 if (!page)
693 return -ENOMEM;
842f22ed 694 cache->objects[cache->nobjs++] = page;
c1158e63
AK
695 }
696 return 0;
697}
698
699static void mmu_free_memory_cache_page(struct kvm_mmu_memory_cache *mc)
700{
701 while (mc->nobjs)
c4d198d5 702 free_page((unsigned long)mc->objects[--mc->nobjs]);
c1158e63
AK
703}
704
2e3e5882 705static int mmu_topup_memory_caches(struct kvm_vcpu *vcpu)
714b93da 706{
e2dec939
AK
707 int r;
708
53c07b18 709 r = mmu_topup_memory_cache(&vcpu->arch.mmu_pte_list_desc_cache,
67052b35 710 pte_list_desc_cache, 8 + PTE_PREFETCH_NUM);
d3d25b04
AK
711 if (r)
712 goto out;
ad312c7c 713 r = mmu_topup_memory_cache_page(&vcpu->arch.mmu_page_cache, 8);
d3d25b04
AK
714 if (r)
715 goto out;
ad312c7c 716 r = mmu_topup_memory_cache(&vcpu->arch.mmu_page_header_cache,
2e3e5882 717 mmu_page_header_cache, 4);
e2dec939
AK
718out:
719 return r;
714b93da
AK
720}
721
722static void mmu_free_memory_caches(struct kvm_vcpu *vcpu)
723{
53c07b18
XG
724 mmu_free_memory_cache(&vcpu->arch.mmu_pte_list_desc_cache,
725 pte_list_desc_cache);
ad312c7c 726 mmu_free_memory_cache_page(&vcpu->arch.mmu_page_cache);
e8ad9a70
XG
727 mmu_free_memory_cache(&vcpu->arch.mmu_page_header_cache,
728 mmu_page_header_cache);
714b93da
AK
729}
730
80feb89a 731static void *mmu_memory_cache_alloc(struct kvm_mmu_memory_cache *mc)
714b93da
AK
732{
733 void *p;
734
735 BUG_ON(!mc->nobjs);
736 p = mc->objects[--mc->nobjs];
714b93da
AK
737 return p;
738}
739
53c07b18 740static struct pte_list_desc *mmu_alloc_pte_list_desc(struct kvm_vcpu *vcpu)
714b93da 741{
80feb89a 742 return mmu_memory_cache_alloc(&vcpu->arch.mmu_pte_list_desc_cache);
714b93da
AK
743}
744
53c07b18 745static void mmu_free_pte_list_desc(struct pte_list_desc *pte_list_desc)
714b93da 746{
53c07b18 747 kmem_cache_free(pte_list_desc_cache, pte_list_desc);
714b93da
AK
748}
749
2032a93d
LJ
750static gfn_t kvm_mmu_page_get_gfn(struct kvm_mmu_page *sp, int index)
751{
752 if (!sp->role.direct)
753 return sp->gfns[index];
754
755 return sp->gfn + (index << ((sp->role.level - 1) * PT64_LEVEL_BITS));
756}
757
758static void kvm_mmu_page_set_gfn(struct kvm_mmu_page *sp, int index, gfn_t gfn)
759{
760 if (sp->role.direct)
761 BUG_ON(gfn != kvm_mmu_page_get_gfn(sp, index));
762 else
763 sp->gfns[index] = gfn;
764}
765
05da4558 766/*
d4dbf470
TY
767 * Return the pointer to the large page information for a given gfn,
768 * handling slots that are not large page aligned.
05da4558 769 */
d4dbf470
TY
770static struct kvm_lpage_info *lpage_info_slot(gfn_t gfn,
771 struct kvm_memory_slot *slot,
772 int level)
05da4558
MT
773{
774 unsigned long idx;
775
fb03cb6f 776 idx = gfn_to_index(gfn, slot->base_gfn, level);
db3fe4eb 777 return &slot->arch.lpage_info[level - 2][idx];
05da4558
MT
778}
779
547ffaed
XG
780static void update_gfn_disallow_lpage_count(struct kvm_memory_slot *slot,
781 gfn_t gfn, int count)
782{
783 struct kvm_lpage_info *linfo;
784 int i;
785
786 for (i = PT_DIRECTORY_LEVEL; i <= PT_MAX_HUGEPAGE_LEVEL; ++i) {
787 linfo = lpage_info_slot(gfn, slot, i);
788 linfo->disallow_lpage += count;
789 WARN_ON(linfo->disallow_lpage < 0);
790 }
791}
792
793void kvm_mmu_gfn_disallow_lpage(struct kvm_memory_slot *slot, gfn_t gfn)
794{
795 update_gfn_disallow_lpage_count(slot, gfn, 1);
796}
797
798void kvm_mmu_gfn_allow_lpage(struct kvm_memory_slot *slot, gfn_t gfn)
799{
800 update_gfn_disallow_lpage_count(slot, gfn, -1);
801}
802
3ed1a478 803static void account_shadowed(struct kvm *kvm, struct kvm_mmu_page *sp)
05da4558 804{
699023e2 805 struct kvm_memslots *slots;
d25797b2 806 struct kvm_memory_slot *slot;
3ed1a478 807 gfn_t gfn;
05da4558 808
56ca57f9 809 kvm->arch.indirect_shadow_pages++;
3ed1a478 810 gfn = sp->gfn;
699023e2
PB
811 slots = kvm_memslots_for_spte_role(kvm, sp->role);
812 slot = __gfn_to_memslot(slots, gfn);
56ca57f9
XG
813
814 /* the non-leaf shadow pages are keeping readonly. */
815 if (sp->role.level > PT_PAGE_TABLE_LEVEL)
816 return kvm_slot_page_track_add_page(kvm, slot, gfn,
817 KVM_PAGE_TRACK_WRITE);
818
547ffaed 819 kvm_mmu_gfn_disallow_lpage(slot, gfn);
05da4558
MT
820}
821
3ed1a478 822static void unaccount_shadowed(struct kvm *kvm, struct kvm_mmu_page *sp)
05da4558 823{
699023e2 824 struct kvm_memslots *slots;
d25797b2 825 struct kvm_memory_slot *slot;
3ed1a478 826 gfn_t gfn;
05da4558 827
56ca57f9 828 kvm->arch.indirect_shadow_pages--;
3ed1a478 829 gfn = sp->gfn;
699023e2
PB
830 slots = kvm_memslots_for_spte_role(kvm, sp->role);
831 slot = __gfn_to_memslot(slots, gfn);
56ca57f9
XG
832 if (sp->role.level > PT_PAGE_TABLE_LEVEL)
833 return kvm_slot_page_track_remove_page(kvm, slot, gfn,
834 KVM_PAGE_TRACK_WRITE);
835
547ffaed 836 kvm_mmu_gfn_allow_lpage(slot, gfn);
05da4558
MT
837}
838
92f94f1e
XG
839static bool __mmu_gfn_lpage_is_disallowed(gfn_t gfn, int level,
840 struct kvm_memory_slot *slot)
05da4558 841{
d4dbf470 842 struct kvm_lpage_info *linfo;
05da4558
MT
843
844 if (slot) {
d4dbf470 845 linfo = lpage_info_slot(gfn, slot, level);
92f94f1e 846 return !!linfo->disallow_lpage;
05da4558
MT
847 }
848
92f94f1e 849 return true;
05da4558
MT
850}
851
92f94f1e
XG
852static bool mmu_gfn_lpage_is_disallowed(struct kvm_vcpu *vcpu, gfn_t gfn,
853 int level)
5225fdf8
TY
854{
855 struct kvm_memory_slot *slot;
856
857 slot = kvm_vcpu_gfn_to_memslot(vcpu, gfn);
92f94f1e 858 return __mmu_gfn_lpage_is_disallowed(gfn, level, slot);
5225fdf8
TY
859}
860
d25797b2 861static int host_mapping_level(struct kvm *kvm, gfn_t gfn)
05da4558 862{
8f0b1ab6 863 unsigned long page_size;
d25797b2 864 int i, ret = 0;
05da4558 865
8f0b1ab6 866 page_size = kvm_host_page_size(kvm, gfn);
05da4558 867
8a3d08f1 868 for (i = PT_PAGE_TABLE_LEVEL; i <= PT_MAX_HUGEPAGE_LEVEL; ++i) {
d25797b2
JR
869 if (page_size >= KVM_HPAGE_SIZE(i))
870 ret = i;
871 else
872 break;
873 }
874
4c2155ce 875 return ret;
05da4558
MT
876}
877
d8aacf5d
TY
878static inline bool memslot_valid_for_gpte(struct kvm_memory_slot *slot,
879 bool no_dirty_log)
880{
881 if (!slot || slot->flags & KVM_MEMSLOT_INVALID)
882 return false;
883 if (no_dirty_log && slot->dirty_bitmap)
884 return false;
885
886 return true;
887}
888
5d163b1c
XG
889static struct kvm_memory_slot *
890gfn_to_memslot_dirty_bitmap(struct kvm_vcpu *vcpu, gfn_t gfn,
891 bool no_dirty_log)
05da4558
MT
892{
893 struct kvm_memory_slot *slot;
5d163b1c 894
54bf36aa 895 slot = kvm_vcpu_gfn_to_memslot(vcpu, gfn);
d8aacf5d 896 if (!memslot_valid_for_gpte(slot, no_dirty_log))
5d163b1c
XG
897 slot = NULL;
898
899 return slot;
900}
901
fd136902
TY
902static int mapping_level(struct kvm_vcpu *vcpu, gfn_t large_gfn,
903 bool *force_pt_level)
936a5fe6
AA
904{
905 int host_level, level, max_level;
d8aacf5d
TY
906 struct kvm_memory_slot *slot;
907
8c85ac1c
TY
908 if (unlikely(*force_pt_level))
909 return PT_PAGE_TABLE_LEVEL;
05da4558 910
8c85ac1c
TY
911 slot = kvm_vcpu_gfn_to_memslot(vcpu, large_gfn);
912 *force_pt_level = !memslot_valid_for_gpte(slot, true);
fd136902
TY
913 if (unlikely(*force_pt_level))
914 return PT_PAGE_TABLE_LEVEL;
915
d25797b2
JR
916 host_level = host_mapping_level(vcpu->kvm, large_gfn);
917
918 if (host_level == PT_PAGE_TABLE_LEVEL)
919 return host_level;
920
55dd98c3 921 max_level = min(kvm_x86_ops->get_lpage_level(), host_level);
878403b7
SY
922
923 for (level = PT_DIRECTORY_LEVEL; level <= max_level; ++level)
92f94f1e 924 if (__mmu_gfn_lpage_is_disallowed(large_gfn, level, slot))
d25797b2 925 break;
d25797b2
JR
926
927 return level - 1;
05da4558
MT
928}
929
290fc38d 930/*
018aabb5 931 * About rmap_head encoding:
cd4a4e53 932 *
018aabb5
TY
933 * If the bit zero of rmap_head->val is clear, then it points to the only spte
934 * in this rmap chain. Otherwise, (rmap_head->val & ~1) points to a struct
53c07b18 935 * pte_list_desc containing more mappings.
018aabb5
TY
936 */
937
938/*
939 * Returns the number of pointers in the rmap chain, not counting the new one.
cd4a4e53 940 */
53c07b18 941static int pte_list_add(struct kvm_vcpu *vcpu, u64 *spte,
018aabb5 942 struct kvm_rmap_head *rmap_head)
cd4a4e53 943{
53c07b18 944 struct pte_list_desc *desc;
53a27b39 945 int i, count = 0;
cd4a4e53 946
018aabb5 947 if (!rmap_head->val) {
53c07b18 948 rmap_printk("pte_list_add: %p %llx 0->1\n", spte, *spte);
018aabb5
TY
949 rmap_head->val = (unsigned long)spte;
950 } else if (!(rmap_head->val & 1)) {
53c07b18
XG
951 rmap_printk("pte_list_add: %p %llx 1->many\n", spte, *spte);
952 desc = mmu_alloc_pte_list_desc(vcpu);
018aabb5 953 desc->sptes[0] = (u64 *)rmap_head->val;
d555c333 954 desc->sptes[1] = spte;
018aabb5 955 rmap_head->val = (unsigned long)desc | 1;
cb16a7b3 956 ++count;
cd4a4e53 957 } else {
53c07b18 958 rmap_printk("pte_list_add: %p %llx many->many\n", spte, *spte);
018aabb5 959 desc = (struct pte_list_desc *)(rmap_head->val & ~1ul);
53c07b18 960 while (desc->sptes[PTE_LIST_EXT-1] && desc->more) {
cd4a4e53 961 desc = desc->more;
53c07b18 962 count += PTE_LIST_EXT;
53a27b39 963 }
53c07b18
XG
964 if (desc->sptes[PTE_LIST_EXT-1]) {
965 desc->more = mmu_alloc_pte_list_desc(vcpu);
cd4a4e53
AK
966 desc = desc->more;
967 }
d555c333 968 for (i = 0; desc->sptes[i]; ++i)
cb16a7b3 969 ++count;
d555c333 970 desc->sptes[i] = spte;
cd4a4e53 971 }
53a27b39 972 return count;
cd4a4e53
AK
973}
974
53c07b18 975static void
018aabb5
TY
976pte_list_desc_remove_entry(struct kvm_rmap_head *rmap_head,
977 struct pte_list_desc *desc, int i,
978 struct pte_list_desc *prev_desc)
cd4a4e53
AK
979{
980 int j;
981
53c07b18 982 for (j = PTE_LIST_EXT - 1; !desc->sptes[j] && j > i; --j)
cd4a4e53 983 ;
d555c333
AK
984 desc->sptes[i] = desc->sptes[j];
985 desc->sptes[j] = NULL;
cd4a4e53
AK
986 if (j != 0)
987 return;
988 if (!prev_desc && !desc->more)
018aabb5 989 rmap_head->val = (unsigned long)desc->sptes[0];
cd4a4e53
AK
990 else
991 if (prev_desc)
992 prev_desc->more = desc->more;
993 else
018aabb5 994 rmap_head->val = (unsigned long)desc->more | 1;
53c07b18 995 mmu_free_pte_list_desc(desc);
cd4a4e53
AK
996}
997
018aabb5 998static void pte_list_remove(u64 *spte, struct kvm_rmap_head *rmap_head)
cd4a4e53 999{
53c07b18
XG
1000 struct pte_list_desc *desc;
1001 struct pte_list_desc *prev_desc;
cd4a4e53
AK
1002 int i;
1003
018aabb5 1004 if (!rmap_head->val) {
53c07b18 1005 printk(KERN_ERR "pte_list_remove: %p 0->BUG\n", spte);
cd4a4e53 1006 BUG();
018aabb5 1007 } else if (!(rmap_head->val & 1)) {
53c07b18 1008 rmap_printk("pte_list_remove: %p 1->0\n", spte);
018aabb5 1009 if ((u64 *)rmap_head->val != spte) {
53c07b18 1010 printk(KERN_ERR "pte_list_remove: %p 1->BUG\n", spte);
cd4a4e53
AK
1011 BUG();
1012 }
018aabb5 1013 rmap_head->val = 0;
cd4a4e53 1014 } else {
53c07b18 1015 rmap_printk("pte_list_remove: %p many->many\n", spte);
018aabb5 1016 desc = (struct pte_list_desc *)(rmap_head->val & ~1ul);
cd4a4e53
AK
1017 prev_desc = NULL;
1018 while (desc) {
018aabb5 1019 for (i = 0; i < PTE_LIST_EXT && desc->sptes[i]; ++i) {
d555c333 1020 if (desc->sptes[i] == spte) {
018aabb5
TY
1021 pte_list_desc_remove_entry(rmap_head,
1022 desc, i, prev_desc);
cd4a4e53
AK
1023 return;
1024 }
018aabb5 1025 }
cd4a4e53
AK
1026 prev_desc = desc;
1027 desc = desc->more;
1028 }
53c07b18 1029 pr_err("pte_list_remove: %p many->many\n", spte);
cd4a4e53
AK
1030 BUG();
1031 }
1032}
1033
018aabb5
TY
1034static struct kvm_rmap_head *__gfn_to_rmap(gfn_t gfn, int level,
1035 struct kvm_memory_slot *slot)
53c07b18 1036{
77d11309 1037 unsigned long idx;
53c07b18 1038
77d11309 1039 idx = gfn_to_index(gfn, slot->base_gfn, level);
d89cc617 1040 return &slot->arch.rmap[level - PT_PAGE_TABLE_LEVEL][idx];
53c07b18
XG
1041}
1042
018aabb5
TY
1043static struct kvm_rmap_head *gfn_to_rmap(struct kvm *kvm, gfn_t gfn,
1044 struct kvm_mmu_page *sp)
9b9b1492 1045{
699023e2 1046 struct kvm_memslots *slots;
9b9b1492
TY
1047 struct kvm_memory_slot *slot;
1048
699023e2
PB
1049 slots = kvm_memslots_for_spte_role(kvm, sp->role);
1050 slot = __gfn_to_memslot(slots, gfn);
e4cd1da9 1051 return __gfn_to_rmap(gfn, sp->role.level, slot);
9b9b1492
TY
1052}
1053
f759e2b4
XG
1054static bool rmap_can_add(struct kvm_vcpu *vcpu)
1055{
1056 struct kvm_mmu_memory_cache *cache;
1057
1058 cache = &vcpu->arch.mmu_pte_list_desc_cache;
1059 return mmu_memory_cache_free_objects(cache);
1060}
1061
53c07b18
XG
1062static int rmap_add(struct kvm_vcpu *vcpu, u64 *spte, gfn_t gfn)
1063{
1064 struct kvm_mmu_page *sp;
018aabb5 1065 struct kvm_rmap_head *rmap_head;
53c07b18 1066
53c07b18
XG
1067 sp = page_header(__pa(spte));
1068 kvm_mmu_page_set_gfn(sp, spte - sp->spt, gfn);
018aabb5
TY
1069 rmap_head = gfn_to_rmap(vcpu->kvm, gfn, sp);
1070 return pte_list_add(vcpu, spte, rmap_head);
53c07b18
XG
1071}
1072
53c07b18
XG
1073static void rmap_remove(struct kvm *kvm, u64 *spte)
1074{
1075 struct kvm_mmu_page *sp;
1076 gfn_t gfn;
018aabb5 1077 struct kvm_rmap_head *rmap_head;
53c07b18
XG
1078
1079 sp = page_header(__pa(spte));
1080 gfn = kvm_mmu_page_get_gfn(sp, spte - sp->spt);
018aabb5
TY
1081 rmap_head = gfn_to_rmap(kvm, gfn, sp);
1082 pte_list_remove(spte, rmap_head);
53c07b18
XG
1083}
1084
1e3f42f0
TY
1085/*
1086 * Used by the following functions to iterate through the sptes linked by a
1087 * rmap. All fields are private and not assumed to be used outside.
1088 */
1089struct rmap_iterator {
1090 /* private fields */
1091 struct pte_list_desc *desc; /* holds the sptep if not NULL */
1092 int pos; /* index of the sptep */
1093};
1094
1095/*
1096 * Iteration must be started by this function. This should also be used after
1097 * removing/dropping sptes from the rmap link because in such cases the
1098 * information in the itererator may not be valid.
1099 *
1100 * Returns sptep if found, NULL otherwise.
1101 */
018aabb5
TY
1102static u64 *rmap_get_first(struct kvm_rmap_head *rmap_head,
1103 struct rmap_iterator *iter)
1e3f42f0 1104{
77fbbbd2
TY
1105 u64 *sptep;
1106
018aabb5 1107 if (!rmap_head->val)
1e3f42f0
TY
1108 return NULL;
1109
018aabb5 1110 if (!(rmap_head->val & 1)) {
1e3f42f0 1111 iter->desc = NULL;
77fbbbd2
TY
1112 sptep = (u64 *)rmap_head->val;
1113 goto out;
1e3f42f0
TY
1114 }
1115
018aabb5 1116 iter->desc = (struct pte_list_desc *)(rmap_head->val & ~1ul);
1e3f42f0 1117 iter->pos = 0;
77fbbbd2
TY
1118 sptep = iter->desc->sptes[iter->pos];
1119out:
1120 BUG_ON(!is_shadow_present_pte(*sptep));
1121 return sptep;
1e3f42f0
TY
1122}
1123
1124/*
1125 * Must be used with a valid iterator: e.g. after rmap_get_first().
1126 *
1127 * Returns sptep if found, NULL otherwise.
1128 */
1129static u64 *rmap_get_next(struct rmap_iterator *iter)
1130{
77fbbbd2
TY
1131 u64 *sptep;
1132
1e3f42f0
TY
1133 if (iter->desc) {
1134 if (iter->pos < PTE_LIST_EXT - 1) {
1e3f42f0
TY
1135 ++iter->pos;
1136 sptep = iter->desc->sptes[iter->pos];
1137 if (sptep)
77fbbbd2 1138 goto out;
1e3f42f0
TY
1139 }
1140
1141 iter->desc = iter->desc->more;
1142
1143 if (iter->desc) {
1144 iter->pos = 0;
1145 /* desc->sptes[0] cannot be NULL */
77fbbbd2
TY
1146 sptep = iter->desc->sptes[iter->pos];
1147 goto out;
1e3f42f0
TY
1148 }
1149 }
1150
1151 return NULL;
77fbbbd2
TY
1152out:
1153 BUG_ON(!is_shadow_present_pte(*sptep));
1154 return sptep;
1e3f42f0
TY
1155}
1156
018aabb5
TY
1157#define for_each_rmap_spte(_rmap_head_, _iter_, _spte_) \
1158 for (_spte_ = rmap_get_first(_rmap_head_, _iter_); \
77fbbbd2 1159 _spte_; _spte_ = rmap_get_next(_iter_))
0d536790 1160
c3707958 1161static void drop_spte(struct kvm *kvm, u64 *sptep)
e4b502ea 1162{
1df9f2dc 1163 if (mmu_spte_clear_track_bits(sptep))
eb45fda4 1164 rmap_remove(kvm, sptep);
be38d276
AK
1165}
1166
8e22f955
XG
1167
1168static bool __drop_large_spte(struct kvm *kvm, u64 *sptep)
1169{
1170 if (is_large_pte(*sptep)) {
1171 WARN_ON(page_header(__pa(sptep))->role.level ==
1172 PT_PAGE_TABLE_LEVEL);
1173 drop_spte(kvm, sptep);
1174 --kvm->stat.lpages;
1175 return true;
1176 }
1177
1178 return false;
1179}
1180
1181static void drop_large_spte(struct kvm_vcpu *vcpu, u64 *sptep)
1182{
1183 if (__drop_large_spte(vcpu->kvm, sptep))
1184 kvm_flush_remote_tlbs(vcpu->kvm);
1185}
1186
1187/*
49fde340 1188 * Write-protect on the specified @sptep, @pt_protect indicates whether
c126d94f 1189 * spte write-protection is caused by protecting shadow page table.
49fde340 1190 *
b4619660 1191 * Note: write protection is difference between dirty logging and spte
49fde340
XG
1192 * protection:
1193 * - for dirty logging, the spte can be set to writable at anytime if
1194 * its dirty bitmap is properly set.
1195 * - for spte protection, the spte can be writable only after unsync-ing
1196 * shadow page.
8e22f955 1197 *
c126d94f 1198 * Return true if tlb need be flushed.
8e22f955 1199 */
c126d94f 1200static bool spte_write_protect(struct kvm *kvm, u64 *sptep, bool pt_protect)
d13bc5b5
XG
1201{
1202 u64 spte = *sptep;
1203
49fde340
XG
1204 if (!is_writable_pte(spte) &&
1205 !(pt_protect && spte_is_locklessly_modifiable(spte)))
d13bc5b5
XG
1206 return false;
1207
1208 rmap_printk("rmap_write_protect: spte %p %llx\n", sptep, *sptep);
1209
49fde340
XG
1210 if (pt_protect)
1211 spte &= ~SPTE_MMU_WRITEABLE;
d13bc5b5 1212 spte = spte & ~PT_WRITABLE_MASK;
49fde340 1213
c126d94f 1214 return mmu_spte_update(sptep, spte);
d13bc5b5
XG
1215}
1216
018aabb5
TY
1217static bool __rmap_write_protect(struct kvm *kvm,
1218 struct kvm_rmap_head *rmap_head,
245c3912 1219 bool pt_protect)
98348e95 1220{
1e3f42f0
TY
1221 u64 *sptep;
1222 struct rmap_iterator iter;
d13bc5b5 1223 bool flush = false;
374cbac0 1224
018aabb5 1225 for_each_rmap_spte(rmap_head, &iter, sptep)
c126d94f 1226 flush |= spte_write_protect(kvm, sptep, pt_protect);
855149aa 1227
d13bc5b5 1228 return flush;
a0ed4607
TY
1229}
1230
f4b4b180
KH
1231static bool spte_clear_dirty(struct kvm *kvm, u64 *sptep)
1232{
1233 u64 spte = *sptep;
1234
1235 rmap_printk("rmap_clear_dirty: spte %p %llx\n", sptep, *sptep);
1236
1237 spte &= ~shadow_dirty_mask;
1238
1239 return mmu_spte_update(sptep, spte);
1240}
1241
018aabb5 1242static bool __rmap_clear_dirty(struct kvm *kvm, struct kvm_rmap_head *rmap_head)
f4b4b180
KH
1243{
1244 u64 *sptep;
1245 struct rmap_iterator iter;
1246 bool flush = false;
1247
018aabb5 1248 for_each_rmap_spte(rmap_head, &iter, sptep)
f4b4b180 1249 flush |= spte_clear_dirty(kvm, sptep);
f4b4b180
KH
1250
1251 return flush;
1252}
1253
1254static bool spte_set_dirty(struct kvm *kvm, u64 *sptep)
1255{
1256 u64 spte = *sptep;
1257
1258 rmap_printk("rmap_set_dirty: spte %p %llx\n", sptep, *sptep);
1259
1260 spte |= shadow_dirty_mask;
1261
1262 return mmu_spte_update(sptep, spte);
1263}
1264
018aabb5 1265static bool __rmap_set_dirty(struct kvm *kvm, struct kvm_rmap_head *rmap_head)
f4b4b180
KH
1266{
1267 u64 *sptep;
1268 struct rmap_iterator iter;
1269 bool flush = false;
1270
018aabb5 1271 for_each_rmap_spte(rmap_head, &iter, sptep)
f4b4b180 1272 flush |= spte_set_dirty(kvm, sptep);
f4b4b180
KH
1273
1274 return flush;
1275}
1276
5dc99b23 1277/**
3b0f1d01 1278 * kvm_mmu_write_protect_pt_masked - write protect selected PT level pages
5dc99b23
TY
1279 * @kvm: kvm instance
1280 * @slot: slot to protect
1281 * @gfn_offset: start of the BITS_PER_LONG pages we care about
1282 * @mask: indicates which pages we should protect
1283 *
1284 * Used when we do not need to care about huge page mappings: e.g. during dirty
1285 * logging we do not have any such mappings.
1286 */
3b0f1d01 1287static void kvm_mmu_write_protect_pt_masked(struct kvm *kvm,
5dc99b23
TY
1288 struct kvm_memory_slot *slot,
1289 gfn_t gfn_offset, unsigned long mask)
a0ed4607 1290{
018aabb5 1291 struct kvm_rmap_head *rmap_head;
a0ed4607 1292
5dc99b23 1293 while (mask) {
018aabb5
TY
1294 rmap_head = __gfn_to_rmap(slot->base_gfn + gfn_offset + __ffs(mask),
1295 PT_PAGE_TABLE_LEVEL, slot);
1296 __rmap_write_protect(kvm, rmap_head, false);
05da4558 1297
5dc99b23
TY
1298 /* clear the first set bit */
1299 mask &= mask - 1;
1300 }
374cbac0
AK
1301}
1302
f4b4b180
KH
1303/**
1304 * kvm_mmu_clear_dirty_pt_masked - clear MMU D-bit for PT level pages
1305 * @kvm: kvm instance
1306 * @slot: slot to clear D-bit
1307 * @gfn_offset: start of the BITS_PER_LONG pages we care about
1308 * @mask: indicates which pages we should clear D-bit
1309 *
1310 * Used for PML to re-log the dirty GPAs after userspace querying dirty_bitmap.
1311 */
1312void kvm_mmu_clear_dirty_pt_masked(struct kvm *kvm,
1313 struct kvm_memory_slot *slot,
1314 gfn_t gfn_offset, unsigned long mask)
1315{
018aabb5 1316 struct kvm_rmap_head *rmap_head;
f4b4b180
KH
1317
1318 while (mask) {
018aabb5
TY
1319 rmap_head = __gfn_to_rmap(slot->base_gfn + gfn_offset + __ffs(mask),
1320 PT_PAGE_TABLE_LEVEL, slot);
1321 __rmap_clear_dirty(kvm, rmap_head);
f4b4b180
KH
1322
1323 /* clear the first set bit */
1324 mask &= mask - 1;
1325 }
1326}
1327EXPORT_SYMBOL_GPL(kvm_mmu_clear_dirty_pt_masked);
1328
3b0f1d01
KH
1329/**
1330 * kvm_arch_mmu_enable_log_dirty_pt_masked - enable dirty logging for selected
1331 * PT level pages.
1332 *
1333 * It calls kvm_mmu_write_protect_pt_masked to write protect selected pages to
1334 * enable dirty logging for them.
1335 *
1336 * Used when we do not need to care about huge page mappings: e.g. during dirty
1337 * logging we do not have any such mappings.
1338 */
1339void kvm_arch_mmu_enable_log_dirty_pt_masked(struct kvm *kvm,
1340 struct kvm_memory_slot *slot,
1341 gfn_t gfn_offset, unsigned long mask)
1342{
88178fd4
KH
1343 if (kvm_x86_ops->enable_log_dirty_pt_masked)
1344 kvm_x86_ops->enable_log_dirty_pt_masked(kvm, slot, gfn_offset,
1345 mask);
1346 else
1347 kvm_mmu_write_protect_pt_masked(kvm, slot, gfn_offset, mask);
3b0f1d01
KH
1348}
1349
aeecee2e
XG
1350bool kvm_mmu_slot_gfn_write_protect(struct kvm *kvm,
1351 struct kvm_memory_slot *slot, u64 gfn)
95d4c16c 1352{
018aabb5 1353 struct kvm_rmap_head *rmap_head;
5dc99b23 1354 int i;
2f84569f 1355 bool write_protected = false;
95d4c16c 1356
8a3d08f1 1357 for (i = PT_PAGE_TABLE_LEVEL; i <= PT_MAX_HUGEPAGE_LEVEL; ++i) {
018aabb5 1358 rmap_head = __gfn_to_rmap(gfn, i, slot);
aeecee2e 1359 write_protected |= __rmap_write_protect(kvm, rmap_head, true);
5dc99b23
TY
1360 }
1361
1362 return write_protected;
95d4c16c
TY
1363}
1364
aeecee2e
XG
1365static bool rmap_write_protect(struct kvm_vcpu *vcpu, u64 gfn)
1366{
1367 struct kvm_memory_slot *slot;
1368
1369 slot = kvm_vcpu_gfn_to_memslot(vcpu, gfn);
1370 return kvm_mmu_slot_gfn_write_protect(vcpu->kvm, slot, gfn);
1371}
1372
018aabb5 1373static bool kvm_zap_rmapp(struct kvm *kvm, struct kvm_rmap_head *rmap_head)
e930bffe 1374{
1e3f42f0
TY
1375 u64 *sptep;
1376 struct rmap_iterator iter;
6a49f85c 1377 bool flush = false;
e930bffe 1378
018aabb5 1379 while ((sptep = rmap_get_first(rmap_head, &iter))) {
6a49f85c 1380 rmap_printk("%s: spte %p %llx.\n", __func__, sptep, *sptep);
1e3f42f0
TY
1381
1382 drop_spte(kvm, sptep);
6a49f85c 1383 flush = true;
e930bffe 1384 }
1e3f42f0 1385
6a49f85c
XG
1386 return flush;
1387}
1388
018aabb5 1389static int kvm_unmap_rmapp(struct kvm *kvm, struct kvm_rmap_head *rmap_head,
6a49f85c
XG
1390 struct kvm_memory_slot *slot, gfn_t gfn, int level,
1391 unsigned long data)
1392{
018aabb5 1393 return kvm_zap_rmapp(kvm, rmap_head);
e930bffe
AA
1394}
1395
018aabb5 1396static int kvm_set_pte_rmapp(struct kvm *kvm, struct kvm_rmap_head *rmap_head,
8a9522d2
ALC
1397 struct kvm_memory_slot *slot, gfn_t gfn, int level,
1398 unsigned long data)
3da0dd43 1399{
1e3f42f0
TY
1400 u64 *sptep;
1401 struct rmap_iterator iter;
3da0dd43 1402 int need_flush = 0;
1e3f42f0 1403 u64 new_spte;
3da0dd43 1404 pte_t *ptep = (pte_t *)data;
ba049e93 1405 kvm_pfn_t new_pfn;
3da0dd43
IE
1406
1407 WARN_ON(pte_huge(*ptep));
1408 new_pfn = pte_pfn(*ptep);
1e3f42f0 1409
0d536790 1410restart:
018aabb5 1411 for_each_rmap_spte(rmap_head, &iter, sptep) {
8a9522d2
ALC
1412 rmap_printk("kvm_set_pte_rmapp: spte %p %llx gfn %llx (%d)\n",
1413 sptep, *sptep, gfn, level);
1e3f42f0 1414
3da0dd43 1415 need_flush = 1;
1e3f42f0 1416
3da0dd43 1417 if (pte_write(*ptep)) {
1e3f42f0 1418 drop_spte(kvm, sptep);
0d536790 1419 goto restart;
3da0dd43 1420 } else {
1e3f42f0 1421 new_spte = *sptep & ~PT64_BASE_ADDR_MASK;
3da0dd43
IE
1422 new_spte |= (u64)new_pfn << PAGE_SHIFT;
1423
1424 new_spte &= ~PT_WRITABLE_MASK;
1425 new_spte &= ~SPTE_HOST_WRITEABLE;
b79b93f9 1426 new_spte &= ~shadow_accessed_mask;
1e3f42f0
TY
1427
1428 mmu_spte_clear_track_bits(sptep);
1429 mmu_spte_set(sptep, new_spte);
3da0dd43
IE
1430 }
1431 }
1e3f42f0 1432
3da0dd43
IE
1433 if (need_flush)
1434 kvm_flush_remote_tlbs(kvm);
1435
1436 return 0;
1437}
1438
6ce1f4e2
XG
1439struct slot_rmap_walk_iterator {
1440 /* input fields. */
1441 struct kvm_memory_slot *slot;
1442 gfn_t start_gfn;
1443 gfn_t end_gfn;
1444 int start_level;
1445 int end_level;
1446
1447 /* output fields. */
1448 gfn_t gfn;
018aabb5 1449 struct kvm_rmap_head *rmap;
6ce1f4e2
XG
1450 int level;
1451
1452 /* private field. */
018aabb5 1453 struct kvm_rmap_head *end_rmap;
6ce1f4e2
XG
1454};
1455
1456static void
1457rmap_walk_init_level(struct slot_rmap_walk_iterator *iterator, int level)
1458{
1459 iterator->level = level;
1460 iterator->gfn = iterator->start_gfn;
1461 iterator->rmap = __gfn_to_rmap(iterator->gfn, level, iterator->slot);
1462 iterator->end_rmap = __gfn_to_rmap(iterator->end_gfn, level,
1463 iterator->slot);
1464}
1465
1466static void
1467slot_rmap_walk_init(struct slot_rmap_walk_iterator *iterator,
1468 struct kvm_memory_slot *slot, int start_level,
1469 int end_level, gfn_t start_gfn, gfn_t end_gfn)
1470{
1471 iterator->slot = slot;
1472 iterator->start_level = start_level;
1473 iterator->end_level = end_level;
1474 iterator->start_gfn = start_gfn;
1475 iterator->end_gfn = end_gfn;
1476
1477 rmap_walk_init_level(iterator, iterator->start_level);
1478}
1479
1480static bool slot_rmap_walk_okay(struct slot_rmap_walk_iterator *iterator)
1481{
1482 return !!iterator->rmap;
1483}
1484
1485static void slot_rmap_walk_next(struct slot_rmap_walk_iterator *iterator)
1486{
1487 if (++iterator->rmap <= iterator->end_rmap) {
1488 iterator->gfn += (1UL << KVM_HPAGE_GFN_SHIFT(iterator->level));
1489 return;
1490 }
1491
1492 if (++iterator->level > iterator->end_level) {
1493 iterator->rmap = NULL;
1494 return;
1495 }
1496
1497 rmap_walk_init_level(iterator, iterator->level);
1498}
1499
1500#define for_each_slot_rmap_range(_slot_, _start_level_, _end_level_, \
1501 _start_gfn, _end_gfn, _iter_) \
1502 for (slot_rmap_walk_init(_iter_, _slot_, _start_level_, \
1503 _end_level_, _start_gfn, _end_gfn); \
1504 slot_rmap_walk_okay(_iter_); \
1505 slot_rmap_walk_next(_iter_))
1506
84504ef3
TY
1507static int kvm_handle_hva_range(struct kvm *kvm,
1508 unsigned long start,
1509 unsigned long end,
1510 unsigned long data,
1511 int (*handler)(struct kvm *kvm,
018aabb5 1512 struct kvm_rmap_head *rmap_head,
048212d0 1513 struct kvm_memory_slot *slot,
8a9522d2
ALC
1514 gfn_t gfn,
1515 int level,
84504ef3 1516 unsigned long data))
e930bffe 1517{
bc6678a3 1518 struct kvm_memslots *slots;
be6ba0f0 1519 struct kvm_memory_slot *memslot;
6ce1f4e2
XG
1520 struct slot_rmap_walk_iterator iterator;
1521 int ret = 0;
9da0e4d5 1522 int i;
bc6678a3 1523
9da0e4d5
PB
1524 for (i = 0; i < KVM_ADDRESS_SPACE_NUM; i++) {
1525 slots = __kvm_memslots(kvm, i);
1526 kvm_for_each_memslot(memslot, slots) {
1527 unsigned long hva_start, hva_end;
1528 gfn_t gfn_start, gfn_end;
e930bffe 1529
9da0e4d5
PB
1530 hva_start = max(start, memslot->userspace_addr);
1531 hva_end = min(end, memslot->userspace_addr +
1532 (memslot->npages << PAGE_SHIFT));
1533 if (hva_start >= hva_end)
1534 continue;
1535 /*
1536 * {gfn(page) | page intersects with [hva_start, hva_end)} =
1537 * {gfn_start, gfn_start+1, ..., gfn_end-1}.
1538 */
1539 gfn_start = hva_to_gfn_memslot(hva_start, memslot);
1540 gfn_end = hva_to_gfn_memslot(hva_end + PAGE_SIZE - 1, memslot);
1541
1542 for_each_slot_rmap_range(memslot, PT_PAGE_TABLE_LEVEL,
1543 PT_MAX_HUGEPAGE_LEVEL,
1544 gfn_start, gfn_end - 1,
1545 &iterator)
1546 ret |= handler(kvm, iterator.rmap, memslot,
1547 iterator.gfn, iterator.level, data);
1548 }
e930bffe
AA
1549 }
1550
f395302e 1551 return ret;
e930bffe
AA
1552}
1553
84504ef3
TY
1554static int kvm_handle_hva(struct kvm *kvm, unsigned long hva,
1555 unsigned long data,
018aabb5
TY
1556 int (*handler)(struct kvm *kvm,
1557 struct kvm_rmap_head *rmap_head,
048212d0 1558 struct kvm_memory_slot *slot,
8a9522d2 1559 gfn_t gfn, int level,
84504ef3
TY
1560 unsigned long data))
1561{
1562 return kvm_handle_hva_range(kvm, hva, hva + 1, data, handler);
e930bffe
AA
1563}
1564
1565int kvm_unmap_hva(struct kvm *kvm, unsigned long hva)
1566{
3da0dd43
IE
1567 return kvm_handle_hva(kvm, hva, 0, kvm_unmap_rmapp);
1568}
1569
b3ae2096
TY
1570int kvm_unmap_hva_range(struct kvm *kvm, unsigned long start, unsigned long end)
1571{
1572 return kvm_handle_hva_range(kvm, start, end, 0, kvm_unmap_rmapp);
1573}
1574
3da0dd43
IE
1575void kvm_set_spte_hva(struct kvm *kvm, unsigned long hva, pte_t pte)
1576{
8a8365c5 1577 kvm_handle_hva(kvm, hva, (unsigned long)&pte, kvm_set_pte_rmapp);
e930bffe
AA
1578}
1579
018aabb5 1580static int kvm_age_rmapp(struct kvm *kvm, struct kvm_rmap_head *rmap_head,
8a9522d2
ALC
1581 struct kvm_memory_slot *slot, gfn_t gfn, int level,
1582 unsigned long data)
e930bffe 1583{
1e3f42f0 1584 u64 *sptep;
79f702a6 1585 struct rmap_iterator uninitialized_var(iter);
e930bffe
AA
1586 int young = 0;
1587
57128468 1588 BUG_ON(!shadow_accessed_mask);
534e38b4 1589
018aabb5 1590 for_each_rmap_spte(rmap_head, &iter, sptep) {
3f6d8c8a 1591 if (*sptep & shadow_accessed_mask) {
e930bffe 1592 young = 1;
3f6d8c8a
XH
1593 clear_bit((ffs(shadow_accessed_mask) - 1),
1594 (unsigned long *)sptep);
e930bffe 1595 }
018aabb5 1596 }
0d536790 1597
8a9522d2 1598 trace_kvm_age_page(gfn, level, slot, young);
e930bffe
AA
1599 return young;
1600}
1601
018aabb5 1602static int kvm_test_age_rmapp(struct kvm *kvm, struct kvm_rmap_head *rmap_head,
8a9522d2
ALC
1603 struct kvm_memory_slot *slot, gfn_t gfn,
1604 int level, unsigned long data)
8ee53820 1605{
1e3f42f0
TY
1606 u64 *sptep;
1607 struct rmap_iterator iter;
8ee53820
AA
1608 int young = 0;
1609
1610 /*
1611 * If there's no access bit in the secondary pte set by the
1612 * hardware it's up to gup-fast/gup to set the access bit in
1613 * the primary pte or in the page structure.
1614 */
1615 if (!shadow_accessed_mask)
1616 goto out;
1617
018aabb5 1618 for_each_rmap_spte(rmap_head, &iter, sptep) {
3f6d8c8a 1619 if (*sptep & shadow_accessed_mask) {
8ee53820
AA
1620 young = 1;
1621 break;
1622 }
018aabb5 1623 }
8ee53820
AA
1624out:
1625 return young;
1626}
1627
53a27b39
MT
1628#define RMAP_RECYCLE_THRESHOLD 1000
1629
852e3c19 1630static void rmap_recycle(struct kvm_vcpu *vcpu, u64 *spte, gfn_t gfn)
53a27b39 1631{
018aabb5 1632 struct kvm_rmap_head *rmap_head;
852e3c19
JR
1633 struct kvm_mmu_page *sp;
1634
1635 sp = page_header(__pa(spte));
53a27b39 1636
018aabb5 1637 rmap_head = gfn_to_rmap(vcpu->kvm, gfn, sp);
53a27b39 1638
018aabb5 1639 kvm_unmap_rmapp(vcpu->kvm, rmap_head, NULL, gfn, sp->role.level, 0);
53a27b39
MT
1640 kvm_flush_remote_tlbs(vcpu->kvm);
1641}
1642
57128468 1643int kvm_age_hva(struct kvm *kvm, unsigned long start, unsigned long end)
e930bffe 1644{
57128468
ALC
1645 /*
1646 * In case of absence of EPT Access and Dirty Bits supports,
1647 * emulate the accessed bit for EPT, by checking if this page has
1648 * an EPT mapping, and clearing it if it does. On the next access,
1649 * a new EPT mapping will be established.
1650 * This has some overhead, but not as much as the cost of swapping
1651 * out actively used pages or breaking up actively used hugepages.
1652 */
1653 if (!shadow_accessed_mask) {
1654 /*
1655 * We are holding the kvm->mmu_lock, and we are blowing up
1656 * shadow PTEs. MMU notifier consumers need to be kept at bay.
1657 * This is correct as long as we don't decouple the mmu_lock
1658 * protected regions (like invalidate_range_start|end does).
1659 */
1660 kvm->mmu_notifier_seq++;
1661 return kvm_handle_hva_range(kvm, start, end, 0,
1662 kvm_unmap_rmapp);
1663 }
1664
1665 return kvm_handle_hva_range(kvm, start, end, 0, kvm_age_rmapp);
e930bffe
AA
1666}
1667
8ee53820
AA
1668int kvm_test_age_hva(struct kvm *kvm, unsigned long hva)
1669{
1670 return kvm_handle_hva(kvm, hva, 0, kvm_test_age_rmapp);
1671}
1672
d6c69ee9 1673#ifdef MMU_DEBUG
47ad8e68 1674static int is_empty_shadow_page(u64 *spt)
6aa8b732 1675{
139bdb2d
AK
1676 u64 *pos;
1677 u64 *end;
1678
47ad8e68 1679 for (pos = spt, end = pos + PAGE_SIZE / sizeof(u64); pos != end; pos++)
3c915510 1680 if (is_shadow_present_pte(*pos)) {
b8688d51 1681 printk(KERN_ERR "%s: %p %llx\n", __func__,
139bdb2d 1682 pos, *pos);
6aa8b732 1683 return 0;
139bdb2d 1684 }
6aa8b732
AK
1685 return 1;
1686}
d6c69ee9 1687#endif
6aa8b732 1688
45221ab6
DH
1689/*
1690 * This value is the sum of all of the kvm instances's
1691 * kvm->arch.n_used_mmu_pages values. We need a global,
1692 * aggregate version in order to make the slab shrinker
1693 * faster
1694 */
1695static inline void kvm_mod_used_mmu_pages(struct kvm *kvm, int nr)
1696{
1697 kvm->arch.n_used_mmu_pages += nr;
1698 percpu_counter_add(&kvm_total_used_mmu_pages, nr);
1699}
1700
834be0d8 1701static void kvm_mmu_free_page(struct kvm_mmu_page *sp)
260746c0 1702{
fa4a2c08 1703 MMU_WARN_ON(!is_empty_shadow_page(sp->spt));
7775834a 1704 hlist_del(&sp->hash_link);
bd4c86ea
XG
1705 list_del(&sp->link);
1706 free_page((unsigned long)sp->spt);
834be0d8
GN
1707 if (!sp->role.direct)
1708 free_page((unsigned long)sp->gfns);
e8ad9a70 1709 kmem_cache_free(mmu_page_header_cache, sp);
260746c0
AK
1710}
1711
cea0f0e7
AK
1712static unsigned kvm_page_table_hashfn(gfn_t gfn)
1713{
1ae0a13d 1714 return gfn & ((1 << KVM_MMU_HASH_SHIFT) - 1);
cea0f0e7
AK
1715}
1716
714b93da 1717static void mmu_page_add_parent_pte(struct kvm_vcpu *vcpu,
4db35314 1718 struct kvm_mmu_page *sp, u64 *parent_pte)
cea0f0e7 1719{
cea0f0e7
AK
1720 if (!parent_pte)
1721 return;
cea0f0e7 1722
67052b35 1723 pte_list_add(vcpu, parent_pte, &sp->parent_ptes);
cea0f0e7
AK
1724}
1725
4db35314 1726static void mmu_page_remove_parent_pte(struct kvm_mmu_page *sp,
cea0f0e7
AK
1727 u64 *parent_pte)
1728{
67052b35 1729 pte_list_remove(parent_pte, &sp->parent_ptes);
cea0f0e7
AK
1730}
1731
bcdd9a93
XG
1732static void drop_parent_pte(struct kvm_mmu_page *sp,
1733 u64 *parent_pte)
1734{
1735 mmu_page_remove_parent_pte(sp, parent_pte);
1df9f2dc 1736 mmu_spte_clear_no_track(parent_pte);
bcdd9a93
XG
1737}
1738
47005792 1739static struct kvm_mmu_page *kvm_mmu_alloc_page(struct kvm_vcpu *vcpu, int direct)
ad8cfbe3 1740{
67052b35 1741 struct kvm_mmu_page *sp;
7ddca7e4 1742
80feb89a
TY
1743 sp = mmu_memory_cache_alloc(&vcpu->arch.mmu_page_header_cache);
1744 sp->spt = mmu_memory_cache_alloc(&vcpu->arch.mmu_page_cache);
67052b35 1745 if (!direct)
80feb89a 1746 sp->gfns = mmu_memory_cache_alloc(&vcpu->arch.mmu_page_cache);
67052b35 1747 set_page_private(virt_to_page(sp->spt), (unsigned long)sp);
5304b8d3
XG
1748
1749 /*
1750 * The active_mmu_pages list is the FIFO list, do not move the
1751 * page until it is zapped. kvm_zap_obsolete_pages depends on
1752 * this feature. See the comments in kvm_zap_obsolete_pages().
1753 */
67052b35 1754 list_add(&sp->link, &vcpu->kvm->arch.active_mmu_pages);
67052b35
XG
1755 kvm_mod_used_mmu_pages(vcpu->kvm, +1);
1756 return sp;
ad8cfbe3
MT
1757}
1758
67052b35 1759static void mark_unsync(u64 *spte);
1047df1f 1760static void kvm_mmu_mark_parents_unsync(struct kvm_mmu_page *sp)
0074ff63 1761{
74c4e63a
TY
1762 u64 *sptep;
1763 struct rmap_iterator iter;
1764
1765 for_each_rmap_spte(&sp->parent_ptes, &iter, sptep) {
1766 mark_unsync(sptep);
1767 }
0074ff63
MT
1768}
1769
67052b35 1770static void mark_unsync(u64 *spte)
0074ff63 1771{
67052b35 1772 struct kvm_mmu_page *sp;
1047df1f 1773 unsigned int index;
0074ff63 1774
67052b35 1775 sp = page_header(__pa(spte));
1047df1f
XG
1776 index = spte - sp->spt;
1777 if (__test_and_set_bit(index, sp->unsync_child_bitmap))
0074ff63 1778 return;
1047df1f 1779 if (sp->unsync_children++)
0074ff63 1780 return;
1047df1f 1781 kvm_mmu_mark_parents_unsync(sp);
0074ff63
MT
1782}
1783
e8bc217a 1784static int nonpaging_sync_page(struct kvm_vcpu *vcpu,
a4a8e6f7 1785 struct kvm_mmu_page *sp)
e8bc217a
MT
1786{
1787 return 1;
1788}
1789
a7052897
MT
1790static void nonpaging_invlpg(struct kvm_vcpu *vcpu, gva_t gva)
1791{
1792}
1793
0f53b5b1
XG
1794static void nonpaging_update_pte(struct kvm_vcpu *vcpu,
1795 struct kvm_mmu_page *sp, u64 *spte,
7c562522 1796 const void *pte)
0f53b5b1
XG
1797{
1798 WARN_ON(1);
1799}
1800
60c8aec6
MT
1801#define KVM_PAGE_ARRAY_NR 16
1802
1803struct kvm_mmu_pages {
1804 struct mmu_page_and_offset {
1805 struct kvm_mmu_page *sp;
1806 unsigned int idx;
1807 } page[KVM_PAGE_ARRAY_NR];
1808 unsigned int nr;
1809};
1810
cded19f3
HE
1811static int mmu_pages_add(struct kvm_mmu_pages *pvec, struct kvm_mmu_page *sp,
1812 int idx)
4731d4c7 1813{
60c8aec6 1814 int i;
4731d4c7 1815
60c8aec6
MT
1816 if (sp->unsync)
1817 for (i=0; i < pvec->nr; i++)
1818 if (pvec->page[i].sp == sp)
1819 return 0;
1820
1821 pvec->page[pvec->nr].sp = sp;
1822 pvec->page[pvec->nr].idx = idx;
1823 pvec->nr++;
1824 return (pvec->nr == KVM_PAGE_ARRAY_NR);
1825}
1826
fd951457
TY
1827static inline void clear_unsync_child_bit(struct kvm_mmu_page *sp, int idx)
1828{
1829 --sp->unsync_children;
1830 WARN_ON((int)sp->unsync_children < 0);
1831 __clear_bit(idx, sp->unsync_child_bitmap);
1832}
1833
60c8aec6
MT
1834static int __mmu_unsync_walk(struct kvm_mmu_page *sp,
1835 struct kvm_mmu_pages *pvec)
1836{
1837 int i, ret, nr_unsync_leaf = 0;
4731d4c7 1838
37178b8b 1839 for_each_set_bit(i, sp->unsync_child_bitmap, 512) {
7a8f1a74 1840 struct kvm_mmu_page *child;
4731d4c7
MT
1841 u64 ent = sp->spt[i];
1842
fd951457
TY
1843 if (!is_shadow_present_pte(ent) || is_large_pte(ent)) {
1844 clear_unsync_child_bit(sp, i);
1845 continue;
1846 }
7a8f1a74
XG
1847
1848 child = page_header(ent & PT64_BASE_ADDR_MASK);
1849
1850 if (child->unsync_children) {
1851 if (mmu_pages_add(pvec, child, i))
1852 return -ENOSPC;
1853
1854 ret = __mmu_unsync_walk(child, pvec);
fd951457
TY
1855 if (!ret) {
1856 clear_unsync_child_bit(sp, i);
1857 continue;
1858 } else if (ret > 0) {
7a8f1a74 1859 nr_unsync_leaf += ret;
fd951457 1860 } else
7a8f1a74
XG
1861 return ret;
1862 } else if (child->unsync) {
1863 nr_unsync_leaf++;
1864 if (mmu_pages_add(pvec, child, i))
1865 return -ENOSPC;
1866 } else
fd951457 1867 clear_unsync_child_bit(sp, i);
4731d4c7
MT
1868 }
1869
60c8aec6
MT
1870 return nr_unsync_leaf;
1871}
1872
e23d3fef
XG
1873#define INVALID_INDEX (-1)
1874
60c8aec6
MT
1875static int mmu_unsync_walk(struct kvm_mmu_page *sp,
1876 struct kvm_mmu_pages *pvec)
1877{
0a47cd85 1878 pvec->nr = 0;
60c8aec6
MT
1879 if (!sp->unsync_children)
1880 return 0;
1881
e23d3fef 1882 mmu_pages_add(pvec, sp, INVALID_INDEX);
60c8aec6 1883 return __mmu_unsync_walk(sp, pvec);
4731d4c7
MT
1884}
1885
4731d4c7
MT
1886static void kvm_unlink_unsync_page(struct kvm *kvm, struct kvm_mmu_page *sp)
1887{
1888 WARN_ON(!sp->unsync);
5e1b3ddb 1889 trace_kvm_mmu_sync_page(sp);
4731d4c7
MT
1890 sp->unsync = 0;
1891 --kvm->stat.mmu_unsync;
1892}
1893
7775834a
XG
1894static int kvm_mmu_prepare_zap_page(struct kvm *kvm, struct kvm_mmu_page *sp,
1895 struct list_head *invalid_list);
1896static void kvm_mmu_commit_zap_page(struct kvm *kvm,
1897 struct list_head *invalid_list);
4731d4c7 1898
f34d251d
XG
1899/*
1900 * NOTE: we should pay more attention on the zapped-obsolete page
1901 * (is_obsolete_sp(sp) && sp->role.invalid) when you do hash list walk
1902 * since it has been deleted from active_mmu_pages but still can be found
1903 * at hast list.
1904 *
1905 * for_each_gfn_indirect_valid_sp has skipped that kind of page and
1906 * kvm_mmu_get_page(), the only user of for_each_gfn_sp(), has skipped
1907 * all the obsolete pages.
1908 */
1044b030
TY
1909#define for_each_gfn_sp(_kvm, _sp, _gfn) \
1910 hlist_for_each_entry(_sp, \
1911 &(_kvm)->arch.mmu_page_hash[kvm_page_table_hashfn(_gfn)], hash_link) \
1912 if ((_sp)->gfn != (_gfn)) {} else
1913
1914#define for_each_gfn_indirect_valid_sp(_kvm, _sp, _gfn) \
1915 for_each_gfn_sp(_kvm, _sp, _gfn) \
1916 if ((_sp)->role.direct || (_sp)->role.invalid) {} else
7ae680eb 1917
f918b443 1918/* @sp->gfn should be write-protected at the call site */
1d9dc7e0 1919static int __kvm_sync_page(struct kvm_vcpu *vcpu, struct kvm_mmu_page *sp,
d98ba053 1920 struct list_head *invalid_list, bool clear_unsync)
4731d4c7 1921{
5b7e0102 1922 if (sp->role.cr4_pae != !!is_pae(vcpu)) {
d98ba053 1923 kvm_mmu_prepare_zap_page(vcpu->kvm, sp, invalid_list);
4731d4c7
MT
1924 return 1;
1925 }
1926
f918b443 1927 if (clear_unsync)
1d9dc7e0 1928 kvm_unlink_unsync_page(vcpu->kvm, sp);
1d9dc7e0 1929
a4a8e6f7 1930 if (vcpu->arch.mmu.sync_page(vcpu, sp)) {
d98ba053 1931 kvm_mmu_prepare_zap_page(vcpu->kvm, sp, invalid_list);
4731d4c7
MT
1932 return 1;
1933 }
1934
77c3913b 1935 kvm_make_request(KVM_REQ_TLB_FLUSH, vcpu);
4731d4c7
MT
1936 return 0;
1937}
1938
1d9dc7e0
XG
1939static int kvm_sync_page_transient(struct kvm_vcpu *vcpu,
1940 struct kvm_mmu_page *sp)
1941{
d98ba053 1942 LIST_HEAD(invalid_list);
1d9dc7e0
XG
1943 int ret;
1944
d98ba053 1945 ret = __kvm_sync_page(vcpu, sp, &invalid_list, false);
be71e061 1946 if (ret)
d98ba053
XG
1947 kvm_mmu_commit_zap_page(vcpu->kvm, &invalid_list);
1948
1d9dc7e0
XG
1949 return ret;
1950}
1951
e37fa785
XG
1952#ifdef CONFIG_KVM_MMU_AUDIT
1953#include "mmu_audit.c"
1954#else
1955static void kvm_mmu_audit(struct kvm_vcpu *vcpu, int point) { }
1956static void mmu_audit_disable(void) { }
1957#endif
1958
d98ba053
XG
1959static int kvm_sync_page(struct kvm_vcpu *vcpu, struct kvm_mmu_page *sp,
1960 struct list_head *invalid_list)
1d9dc7e0 1961{
d98ba053 1962 return __kvm_sync_page(vcpu, sp, invalid_list, true);
1d9dc7e0
XG
1963}
1964
9f1a122f
XG
1965/* @gfn should be write-protected at the call site */
1966static void kvm_sync_pages(struct kvm_vcpu *vcpu, gfn_t gfn)
1967{
9f1a122f 1968 struct kvm_mmu_page *s;
d98ba053 1969 LIST_HEAD(invalid_list);
9f1a122f
XG
1970 bool flush = false;
1971
b67bfe0d 1972 for_each_gfn_indirect_valid_sp(vcpu->kvm, s, gfn) {
7ae680eb 1973 if (!s->unsync)
9f1a122f
XG
1974 continue;
1975
1976 WARN_ON(s->role.level != PT_PAGE_TABLE_LEVEL);
a4a8e6f7 1977 kvm_unlink_unsync_page(vcpu->kvm, s);
9f1a122f 1978 if ((s->role.cr4_pae != !!is_pae(vcpu)) ||
a4a8e6f7 1979 (vcpu->arch.mmu.sync_page(vcpu, s))) {
d98ba053 1980 kvm_mmu_prepare_zap_page(vcpu->kvm, s, &invalid_list);
9f1a122f
XG
1981 continue;
1982 }
9f1a122f
XG
1983 flush = true;
1984 }
1985
d98ba053 1986 kvm_mmu_commit_zap_page(vcpu->kvm, &invalid_list);
9f1a122f 1987 if (flush)
77c3913b 1988 kvm_make_request(KVM_REQ_TLB_FLUSH, vcpu);
9f1a122f
XG
1989}
1990
60c8aec6 1991struct mmu_page_path {
0a47cd85
PB
1992 struct kvm_mmu_page *parent[PT64_ROOT_LEVEL];
1993 unsigned int idx[PT64_ROOT_LEVEL];
4731d4c7
MT
1994};
1995
60c8aec6 1996#define for_each_sp(pvec, sp, parents, i) \
0a47cd85 1997 for (i = mmu_pages_first(&pvec, &parents); \
60c8aec6
MT
1998 i < pvec.nr && ({ sp = pvec.page[i].sp; 1;}); \
1999 i = mmu_pages_next(&pvec, &parents, i))
2000
cded19f3
HE
2001static int mmu_pages_next(struct kvm_mmu_pages *pvec,
2002 struct mmu_page_path *parents,
2003 int i)
60c8aec6
MT
2004{
2005 int n;
2006
2007 for (n = i+1; n < pvec->nr; n++) {
2008 struct kvm_mmu_page *sp = pvec->page[n].sp;
0a47cd85
PB
2009 unsigned idx = pvec->page[n].idx;
2010 int level = sp->role.level;
60c8aec6 2011
0a47cd85
PB
2012 parents->idx[level-1] = idx;
2013 if (level == PT_PAGE_TABLE_LEVEL)
2014 break;
60c8aec6 2015
0a47cd85 2016 parents->parent[level-2] = sp;
60c8aec6
MT
2017 }
2018
2019 return n;
2020}
2021
0a47cd85
PB
2022static int mmu_pages_first(struct kvm_mmu_pages *pvec,
2023 struct mmu_page_path *parents)
2024{
2025 struct kvm_mmu_page *sp;
2026 int level;
2027
2028 if (pvec->nr == 0)
2029 return 0;
2030
e23d3fef
XG
2031 WARN_ON(pvec->page[0].idx != INVALID_INDEX);
2032
0a47cd85
PB
2033 sp = pvec->page[0].sp;
2034 level = sp->role.level;
2035 WARN_ON(level == PT_PAGE_TABLE_LEVEL);
2036
2037 parents->parent[level-2] = sp;
2038
2039 /* Also set up a sentinel. Further entries in pvec are all
2040 * children of sp, so this element is never overwritten.
2041 */
2042 parents->parent[level-1] = NULL;
2043 return mmu_pages_next(pvec, parents, 0);
2044}
2045
cded19f3 2046static void mmu_pages_clear_parents(struct mmu_page_path *parents)
4731d4c7 2047{
60c8aec6
MT
2048 struct kvm_mmu_page *sp;
2049 unsigned int level = 0;
2050
2051 do {
2052 unsigned int idx = parents->idx[level];
60c8aec6
MT
2053 sp = parents->parent[level];
2054 if (!sp)
2055 return;
2056
e23d3fef 2057 WARN_ON(idx == INVALID_INDEX);
fd951457 2058 clear_unsync_child_bit(sp, idx);
60c8aec6 2059 level++;
0a47cd85 2060 } while (!sp->unsync_children);
60c8aec6 2061}
4731d4c7 2062
60c8aec6
MT
2063static void mmu_sync_children(struct kvm_vcpu *vcpu,
2064 struct kvm_mmu_page *parent)
2065{
2066 int i;
2067 struct kvm_mmu_page *sp;
2068 struct mmu_page_path parents;
2069 struct kvm_mmu_pages pages;
d98ba053 2070 LIST_HEAD(invalid_list);
60c8aec6 2071
60c8aec6 2072 while (mmu_unsync_walk(parent, &pages)) {
2f84569f 2073 bool protected = false;
b1a36821
MT
2074
2075 for_each_sp(pages, sp, parents, i)
54bf36aa 2076 protected |= rmap_write_protect(vcpu, sp->gfn);
b1a36821
MT
2077
2078 if (protected)
2079 kvm_flush_remote_tlbs(vcpu->kvm);
2080
60c8aec6 2081 for_each_sp(pages, sp, parents, i) {
d98ba053 2082 kvm_sync_page(vcpu, sp, &invalid_list);
60c8aec6
MT
2083 mmu_pages_clear_parents(&parents);
2084 }
d98ba053 2085 kvm_mmu_commit_zap_page(vcpu->kvm, &invalid_list);
4731d4c7 2086 cond_resched_lock(&vcpu->kvm->mmu_lock);
60c8aec6 2087 }
4731d4c7
MT
2088}
2089
a30f47cb
XG
2090static void __clear_sp_write_flooding_count(struct kvm_mmu_page *sp)
2091{
e5691a81 2092 atomic_set(&sp->write_flooding_count, 0);
a30f47cb
XG
2093}
2094
2095static void clear_sp_write_flooding_count(u64 *spte)
2096{
2097 struct kvm_mmu_page *sp = page_header(__pa(spte));
2098
2099 __clear_sp_write_flooding_count(sp);
2100}
2101
5304b8d3
XG
2102static bool is_obsolete_sp(struct kvm *kvm, struct kvm_mmu_page *sp)
2103{
2104 return unlikely(sp->mmu_valid_gen != kvm->arch.mmu_valid_gen);
2105}
2106
cea0f0e7
AK
2107static struct kvm_mmu_page *kvm_mmu_get_page(struct kvm_vcpu *vcpu,
2108 gfn_t gfn,
2109 gva_t gaddr,
2110 unsigned level,
f6e2c02b 2111 int direct,
bb11c6c9 2112 unsigned access)
cea0f0e7
AK
2113{
2114 union kvm_mmu_page_role role;
cea0f0e7 2115 unsigned quadrant;
9f1a122f 2116 struct kvm_mmu_page *sp;
9f1a122f 2117 bool need_sync = false;
cea0f0e7 2118
a770f6f2 2119 role = vcpu->arch.mmu.base_role;
cea0f0e7 2120 role.level = level;
f6e2c02b 2121 role.direct = direct;
84b0c8c6 2122 if (role.direct)
5b7e0102 2123 role.cr4_pae = 0;
41074d07 2124 role.access = access;
c5a78f2b
JR
2125 if (!vcpu->arch.mmu.direct_map
2126 && vcpu->arch.mmu.root_level <= PT32_ROOT_LEVEL) {
cea0f0e7
AK
2127 quadrant = gaddr >> (PAGE_SHIFT + (PT64_PT_BITS * level));
2128 quadrant &= (1 << ((PT32_PT_BITS - PT64_PT_BITS) * level)) - 1;
2129 role.quadrant = quadrant;
2130 }
b67bfe0d 2131 for_each_gfn_sp(vcpu->kvm, sp, gfn) {
7f52af74
XG
2132 if (is_obsolete_sp(vcpu->kvm, sp))
2133 continue;
2134
7ae680eb
XG
2135 if (!need_sync && sp->unsync)
2136 need_sync = true;
4731d4c7 2137
7ae680eb
XG
2138 if (sp->role.word != role.word)
2139 continue;
4731d4c7 2140
7ae680eb
XG
2141 if (sp->unsync && kvm_sync_page_transient(vcpu, sp))
2142 break;
e02aa901 2143
98bba238 2144 if (sp->unsync_children)
a8eeb04a 2145 kvm_make_request(KVM_REQ_MMU_SYNC, vcpu);
e02aa901 2146
a30f47cb 2147 __clear_sp_write_flooding_count(sp);
7ae680eb
XG
2148 trace_kvm_mmu_get_page(sp, false);
2149 return sp;
2150 }
47005792 2151
dfc5aa00 2152 ++vcpu->kvm->stat.mmu_cache_miss;
47005792
TY
2153
2154 sp = kvm_mmu_alloc_page(vcpu, direct);
2155
4db35314
AK
2156 sp->gfn = gfn;
2157 sp->role = role;
7ae680eb
XG
2158 hlist_add_head(&sp->hash_link,
2159 &vcpu->kvm->arch.mmu_page_hash[kvm_page_table_hashfn(gfn)]);
f6e2c02b 2160 if (!direct) {
56ca57f9
XG
2161 /*
2162 * we should do write protection before syncing pages
2163 * otherwise the content of the synced shadow page may
2164 * be inconsistent with guest page table.
2165 */
2166 account_shadowed(vcpu->kvm, sp);
2167 if (level == PT_PAGE_TABLE_LEVEL &&
2168 rmap_write_protect(vcpu, gfn))
b1a36821 2169 kvm_flush_remote_tlbs(vcpu->kvm);
56ca57f9 2170
9f1a122f
XG
2171 if (level > PT_PAGE_TABLE_LEVEL && need_sync)
2172 kvm_sync_pages(vcpu, gfn);
4731d4c7 2173 }
5304b8d3 2174 sp->mmu_valid_gen = vcpu->kvm->arch.mmu_valid_gen;
77492664 2175 clear_page(sp->spt);
f691fe1d 2176 trace_kvm_mmu_get_page(sp, true);
4db35314 2177 return sp;
cea0f0e7
AK
2178}
2179
2d11123a
AK
2180static void shadow_walk_init(struct kvm_shadow_walk_iterator *iterator,
2181 struct kvm_vcpu *vcpu, u64 addr)
2182{
2183 iterator->addr = addr;
2184 iterator->shadow_addr = vcpu->arch.mmu.root_hpa;
2185 iterator->level = vcpu->arch.mmu.shadow_root_level;
81407ca5
JR
2186
2187 if (iterator->level == PT64_ROOT_LEVEL &&
2188 vcpu->arch.mmu.root_level < PT64_ROOT_LEVEL &&
2189 !vcpu->arch.mmu.direct_map)
2190 --iterator->level;
2191
2d11123a
AK
2192 if (iterator->level == PT32E_ROOT_LEVEL) {
2193 iterator->shadow_addr
2194 = vcpu->arch.mmu.pae_root[(addr >> 30) & 3];
2195 iterator->shadow_addr &= PT64_BASE_ADDR_MASK;
2196 --iterator->level;
2197 if (!iterator->shadow_addr)
2198 iterator->level = 0;
2199 }
2200}
2201
2202static bool shadow_walk_okay(struct kvm_shadow_walk_iterator *iterator)
2203{
2204 if (iterator->level < PT_PAGE_TABLE_LEVEL)
2205 return false;
4d88954d 2206
2d11123a
AK
2207 iterator->index = SHADOW_PT_INDEX(iterator->addr, iterator->level);
2208 iterator->sptep = ((u64 *)__va(iterator->shadow_addr)) + iterator->index;
2209 return true;
2210}
2211
c2a2ac2b
XG
2212static void __shadow_walk_next(struct kvm_shadow_walk_iterator *iterator,
2213 u64 spte)
2d11123a 2214{
c2a2ac2b 2215 if (is_last_spte(spte, iterator->level)) {
052331be
XG
2216 iterator->level = 0;
2217 return;
2218 }
2219
c2a2ac2b 2220 iterator->shadow_addr = spte & PT64_BASE_ADDR_MASK;
2d11123a
AK
2221 --iterator->level;
2222}
2223
c2a2ac2b
XG
2224static void shadow_walk_next(struct kvm_shadow_walk_iterator *iterator)
2225{
2226 return __shadow_walk_next(iterator, *iterator->sptep);
2227}
2228
98bba238
TY
2229static void link_shadow_page(struct kvm_vcpu *vcpu, u64 *sptep,
2230 struct kvm_mmu_page *sp)
32ef26a3
AK
2231{
2232 u64 spte;
2233
7a1638ce
YZ
2234 BUILD_BUG_ON(VMX_EPT_READABLE_MASK != PT_PRESENT_MASK ||
2235 VMX_EPT_WRITABLE_MASK != PT_WRITABLE_MASK);
2236
24db2734 2237 spte = __pa(sp->spt) | PT_PRESENT_MASK | PT_WRITABLE_MASK |
0e3d0648 2238 shadow_user_mask | shadow_x_mask | shadow_accessed_mask;
24db2734 2239
1df9f2dc 2240 mmu_spte_set(sptep, spte);
98bba238
TY
2241
2242 mmu_page_add_parent_pte(vcpu, sp, sptep);
2243
2244 if (sp->unsync_children || sp->unsync)
2245 mark_unsync(sptep);
32ef26a3
AK
2246}
2247
a357bd22
AK
2248static void validate_direct_spte(struct kvm_vcpu *vcpu, u64 *sptep,
2249 unsigned direct_access)
2250{
2251 if (is_shadow_present_pte(*sptep) && !is_large_pte(*sptep)) {
2252 struct kvm_mmu_page *child;
2253
2254 /*
2255 * For the direct sp, if the guest pte's dirty bit
2256 * changed form clean to dirty, it will corrupt the
2257 * sp's access: allow writable in the read-only sp,
2258 * so we should update the spte at this point to get
2259 * a new sp with the correct access.
2260 */
2261 child = page_header(*sptep & PT64_BASE_ADDR_MASK);
2262 if (child->role.access == direct_access)
2263 return;
2264
bcdd9a93 2265 drop_parent_pte(child, sptep);
a357bd22
AK
2266 kvm_flush_remote_tlbs(vcpu->kvm);
2267 }
2268}
2269
505aef8f 2270static bool mmu_page_zap_pte(struct kvm *kvm, struct kvm_mmu_page *sp,
38e3b2b2
XG
2271 u64 *spte)
2272{
2273 u64 pte;
2274 struct kvm_mmu_page *child;
2275
2276 pte = *spte;
2277 if (is_shadow_present_pte(pte)) {
505aef8f 2278 if (is_last_spte(pte, sp->role.level)) {
c3707958 2279 drop_spte(kvm, spte);
505aef8f
XG
2280 if (is_large_pte(pte))
2281 --kvm->stat.lpages;
2282 } else {
38e3b2b2 2283 child = page_header(pte & PT64_BASE_ADDR_MASK);
bcdd9a93 2284 drop_parent_pte(child, spte);
38e3b2b2 2285 }
505aef8f
XG
2286 return true;
2287 }
2288
2289 if (is_mmio_spte(pte))
ce88decf 2290 mmu_spte_clear_no_track(spte);
c3707958 2291
505aef8f 2292 return false;
38e3b2b2
XG
2293}
2294
90cb0529 2295static void kvm_mmu_page_unlink_children(struct kvm *kvm,
4db35314 2296 struct kvm_mmu_page *sp)
a436036b 2297{
697fe2e2 2298 unsigned i;
697fe2e2 2299
38e3b2b2
XG
2300 for (i = 0; i < PT64_ENT_PER_PAGE; ++i)
2301 mmu_page_zap_pte(kvm, sp, sp->spt + i);
a436036b
AK
2302}
2303
31aa2b44 2304static void kvm_mmu_unlink_parents(struct kvm *kvm, struct kvm_mmu_page *sp)
a436036b 2305{
1e3f42f0
TY
2306 u64 *sptep;
2307 struct rmap_iterator iter;
a436036b 2308
018aabb5 2309 while ((sptep = rmap_get_first(&sp->parent_ptes, &iter)))
1e3f42f0 2310 drop_parent_pte(sp, sptep);
31aa2b44
AK
2311}
2312
60c8aec6 2313static int mmu_zap_unsync_children(struct kvm *kvm,
7775834a
XG
2314 struct kvm_mmu_page *parent,
2315 struct list_head *invalid_list)
4731d4c7 2316{
60c8aec6
MT
2317 int i, zapped = 0;
2318 struct mmu_page_path parents;
2319 struct kvm_mmu_pages pages;
4731d4c7 2320
60c8aec6 2321 if (parent->role.level == PT_PAGE_TABLE_LEVEL)
4731d4c7 2322 return 0;
60c8aec6 2323
60c8aec6
MT
2324 while (mmu_unsync_walk(parent, &pages)) {
2325 struct kvm_mmu_page *sp;
2326
2327 for_each_sp(pages, sp, parents, i) {
7775834a 2328 kvm_mmu_prepare_zap_page(kvm, sp, invalid_list);
60c8aec6 2329 mmu_pages_clear_parents(&parents);
77662e00 2330 zapped++;
60c8aec6 2331 }
60c8aec6
MT
2332 }
2333
2334 return zapped;
4731d4c7
MT
2335}
2336
7775834a
XG
2337static int kvm_mmu_prepare_zap_page(struct kvm *kvm, struct kvm_mmu_page *sp,
2338 struct list_head *invalid_list)
31aa2b44 2339{
4731d4c7 2340 int ret;
f691fe1d 2341
7775834a 2342 trace_kvm_mmu_prepare_zap_page(sp);
31aa2b44 2343 ++kvm->stat.mmu_shadow_zapped;
7775834a 2344 ret = mmu_zap_unsync_children(kvm, sp, invalid_list);
4db35314 2345 kvm_mmu_page_unlink_children(kvm, sp);
31aa2b44 2346 kvm_mmu_unlink_parents(kvm, sp);
5304b8d3 2347
f6e2c02b 2348 if (!sp->role.invalid && !sp->role.direct)
3ed1a478 2349 unaccount_shadowed(kvm, sp);
5304b8d3 2350
4731d4c7
MT
2351 if (sp->unsync)
2352 kvm_unlink_unsync_page(kvm, sp);
4db35314 2353 if (!sp->root_count) {
54a4f023
GJ
2354 /* Count self */
2355 ret++;
7775834a 2356 list_move(&sp->link, invalid_list);
aa6bd187 2357 kvm_mod_used_mmu_pages(kvm, -1);
2e53d63a 2358 } else {
5b5c6a5a 2359 list_move(&sp->link, &kvm->arch.active_mmu_pages);
05988d72
GN
2360
2361 /*
2362 * The obsolete pages can not be used on any vcpus.
2363 * See the comments in kvm_mmu_invalidate_zap_all_pages().
2364 */
2365 if (!sp->role.invalid && !is_obsolete_sp(kvm, sp))
2366 kvm_reload_remote_mmus(kvm);
2e53d63a 2367 }
7775834a
XG
2368
2369 sp->role.invalid = 1;
4731d4c7 2370 return ret;
a436036b
AK
2371}
2372
7775834a
XG
2373static void kvm_mmu_commit_zap_page(struct kvm *kvm,
2374 struct list_head *invalid_list)
2375{
945315b9 2376 struct kvm_mmu_page *sp, *nsp;
7775834a
XG
2377
2378 if (list_empty(invalid_list))
2379 return;
2380
c142786c
AK
2381 /*
2382 * wmb: make sure everyone sees our modifications to the page tables
2383 * rmb: make sure we see changes to vcpu->mode
2384 */
2385 smp_mb();
4f022648 2386
c142786c
AK
2387 /*
2388 * Wait for all vcpus to exit guest mode and/or lockless shadow
2389 * page table walks.
2390 */
2391 kvm_flush_remote_tlbs(kvm);
c2a2ac2b 2392
945315b9 2393 list_for_each_entry_safe(sp, nsp, invalid_list, link) {
7775834a 2394 WARN_ON(!sp->role.invalid || sp->root_count);
aa6bd187 2395 kvm_mmu_free_page(sp);
945315b9 2396 }
7775834a
XG
2397}
2398
5da59607
TY
2399static bool prepare_zap_oldest_mmu_page(struct kvm *kvm,
2400 struct list_head *invalid_list)
2401{
2402 struct kvm_mmu_page *sp;
2403
2404 if (list_empty(&kvm->arch.active_mmu_pages))
2405 return false;
2406
d74c0e6b
GT
2407 sp = list_last_entry(&kvm->arch.active_mmu_pages,
2408 struct kvm_mmu_page, link);
5da59607
TY
2409 kvm_mmu_prepare_zap_page(kvm, sp, invalid_list);
2410
2411 return true;
2412}
2413
82ce2c96
IE
2414/*
2415 * Changing the number of mmu pages allocated to the vm
49d5ca26 2416 * Note: if goal_nr_mmu_pages is too small, you will get dead lock
82ce2c96 2417 */
49d5ca26 2418void kvm_mmu_change_mmu_pages(struct kvm *kvm, unsigned int goal_nr_mmu_pages)
82ce2c96 2419{
d98ba053 2420 LIST_HEAD(invalid_list);
82ce2c96 2421
b34cb590
TY
2422 spin_lock(&kvm->mmu_lock);
2423
49d5ca26 2424 if (kvm->arch.n_used_mmu_pages > goal_nr_mmu_pages) {
5da59607
TY
2425 /* Need to free some mmu pages to achieve the goal. */
2426 while (kvm->arch.n_used_mmu_pages > goal_nr_mmu_pages)
2427 if (!prepare_zap_oldest_mmu_page(kvm, &invalid_list))
2428 break;
82ce2c96 2429
aa6bd187 2430 kvm_mmu_commit_zap_page(kvm, &invalid_list);
49d5ca26 2431 goal_nr_mmu_pages = kvm->arch.n_used_mmu_pages;
82ce2c96 2432 }
82ce2c96 2433
49d5ca26 2434 kvm->arch.n_max_mmu_pages = goal_nr_mmu_pages;
b34cb590
TY
2435
2436 spin_unlock(&kvm->mmu_lock);
82ce2c96
IE
2437}
2438
1cb3f3ae 2439int kvm_mmu_unprotect_page(struct kvm *kvm, gfn_t gfn)
a436036b 2440{
4db35314 2441 struct kvm_mmu_page *sp;
d98ba053 2442 LIST_HEAD(invalid_list);
a436036b
AK
2443 int r;
2444
9ad17b10 2445 pgprintk("%s: looking for gfn %llx\n", __func__, gfn);
a436036b 2446 r = 0;
1cb3f3ae 2447 spin_lock(&kvm->mmu_lock);
b67bfe0d 2448 for_each_gfn_indirect_valid_sp(kvm, sp, gfn) {
9ad17b10 2449 pgprintk("%s: gfn %llx role %x\n", __func__, gfn,
7ae680eb
XG
2450 sp->role.word);
2451 r = 1;
f41d335a 2452 kvm_mmu_prepare_zap_page(kvm, sp, &invalid_list);
7ae680eb 2453 }
d98ba053 2454 kvm_mmu_commit_zap_page(kvm, &invalid_list);
1cb3f3ae
XG
2455 spin_unlock(&kvm->mmu_lock);
2456
a436036b 2457 return r;
cea0f0e7 2458}
1cb3f3ae 2459EXPORT_SYMBOL_GPL(kvm_mmu_unprotect_page);
cea0f0e7 2460
5c520e90 2461static void kvm_unsync_page(struct kvm_vcpu *vcpu, struct kvm_mmu_page *sp)
9cf5cf5a
XG
2462{
2463 trace_kvm_mmu_unsync_page(sp);
2464 ++vcpu->kvm->stat.mmu_unsync;
2465 sp->unsync = 1;
2466
2467 kvm_mmu_mark_parents_unsync(sp);
9cf5cf5a
XG
2468}
2469
3d0c27ad
XG
2470static bool mmu_need_write_protect(struct kvm_vcpu *vcpu, gfn_t gfn,
2471 bool can_unsync)
4731d4c7 2472{
5c520e90 2473 struct kvm_mmu_page *sp;
9cf5cf5a 2474
3d0c27ad
XG
2475 if (kvm_page_track_is_active(vcpu, gfn, KVM_PAGE_TRACK_WRITE))
2476 return true;
2477
5c520e90 2478 for_each_gfn_indirect_valid_sp(vcpu->kvm, sp, gfn) {
36a2e677 2479 if (!can_unsync)
3d0c27ad 2480 return true;
36a2e677 2481
5c520e90
XG
2482 if (sp->unsync)
2483 continue;
9cf5cf5a 2484
5c520e90
XG
2485 WARN_ON(sp->role.level != PT_PAGE_TABLE_LEVEL);
2486 kvm_unsync_page(vcpu, sp);
4731d4c7 2487 }
3d0c27ad
XG
2488
2489 return false;
4731d4c7
MT
2490}
2491
ba049e93 2492static bool kvm_is_mmio_pfn(kvm_pfn_t pfn)
d1fe9219
PB
2493{
2494 if (pfn_valid(pfn))
2495 return !is_zero_pfn(pfn) && PageReserved(pfn_to_page(pfn));
2496
2497 return true;
2498}
2499
d555c333 2500static int set_spte(struct kvm_vcpu *vcpu, u64 *sptep,
c2288505 2501 unsigned pte_access, int level,
ba049e93 2502 gfn_t gfn, kvm_pfn_t pfn, bool speculative,
9bdbba13 2503 bool can_unsync, bool host_writable)
1c4f1fd6 2504{
6e7d0354 2505 u64 spte;
1e73f9dd 2506 int ret = 0;
64d4d521 2507
54bf36aa 2508 if (set_mmio_spte(vcpu, sptep, gfn, pfn, pte_access))
ce88decf
XG
2509 return 0;
2510
982c2565 2511 spte = PT_PRESENT_MASK;
947da538 2512 if (!speculative)
3201b5d9 2513 spte |= shadow_accessed_mask;
640d9b0d 2514
7b52345e
SY
2515 if (pte_access & ACC_EXEC_MASK)
2516 spte |= shadow_x_mask;
2517 else
2518 spte |= shadow_nx_mask;
49fde340 2519
1c4f1fd6 2520 if (pte_access & ACC_USER_MASK)
7b52345e 2521 spte |= shadow_user_mask;
49fde340 2522
852e3c19 2523 if (level > PT_PAGE_TABLE_LEVEL)
05da4558 2524 spte |= PT_PAGE_SIZE_MASK;
b0bc3ee2 2525 if (tdp_enabled)
4b12f0de 2526 spte |= kvm_x86_ops->get_mt_mask(vcpu, gfn,
d1fe9219 2527 kvm_is_mmio_pfn(pfn));
1c4f1fd6 2528
9bdbba13 2529 if (host_writable)
1403283a 2530 spte |= SPTE_HOST_WRITEABLE;
f8e453b0
XG
2531 else
2532 pte_access &= ~ACC_WRITE_MASK;
1403283a 2533
35149e21 2534 spte |= (u64)pfn << PAGE_SHIFT;
1c4f1fd6 2535
c2288505 2536 if (pte_access & ACC_WRITE_MASK) {
1c4f1fd6 2537
c2193463 2538 /*
7751babd
XG
2539 * Other vcpu creates new sp in the window between
2540 * mapping_level() and acquiring mmu-lock. We can
2541 * allow guest to retry the access, the mapping can
2542 * be fixed if guest refault.
c2193463 2543 */
852e3c19 2544 if (level > PT_PAGE_TABLE_LEVEL &&
92f94f1e 2545 mmu_gfn_lpage_is_disallowed(vcpu, gfn, level))
be38d276 2546 goto done;
38187c83 2547
49fde340 2548 spte |= PT_WRITABLE_MASK | SPTE_MMU_WRITEABLE;
1c4f1fd6 2549
ecc5589f
MT
2550 /*
2551 * Optimization: for pte sync, if spte was writable the hash
2552 * lookup is unnecessary (and expensive). Write protection
2553 * is responsibility of mmu_get_page / kvm_sync_page.
2554 * Same reasoning can be applied to dirty page accounting.
2555 */
8dae4445 2556 if (!can_unsync && is_writable_pte(*sptep))
ecc5589f
MT
2557 goto set_pte;
2558
4731d4c7 2559 if (mmu_need_write_protect(vcpu, gfn, can_unsync)) {
9ad17b10 2560 pgprintk("%s: found shadow page for %llx, marking ro\n",
b8688d51 2561 __func__, gfn);
1e73f9dd 2562 ret = 1;
1c4f1fd6 2563 pte_access &= ~ACC_WRITE_MASK;
49fde340 2564 spte &= ~(PT_WRITABLE_MASK | SPTE_MMU_WRITEABLE);
1c4f1fd6
AK
2565 }
2566 }
2567
9b51a630 2568 if (pte_access & ACC_WRITE_MASK) {
54bf36aa 2569 kvm_vcpu_mark_page_dirty(vcpu, gfn);
9b51a630
KH
2570 spte |= shadow_dirty_mask;
2571 }
1c4f1fd6 2572
38187c83 2573set_pte:
6e7d0354 2574 if (mmu_spte_update(sptep, spte))
b330aa0c 2575 kvm_flush_remote_tlbs(vcpu->kvm);
be38d276 2576done:
1e73f9dd
MT
2577 return ret;
2578}
2579
029499b4 2580static bool mmu_set_spte(struct kvm_vcpu *vcpu, u64 *sptep, unsigned pte_access,
ba049e93 2581 int write_fault, int level, gfn_t gfn, kvm_pfn_t pfn,
029499b4 2582 bool speculative, bool host_writable)
1e73f9dd
MT
2583{
2584 int was_rmapped = 0;
53a27b39 2585 int rmap_count;
029499b4 2586 bool emulate = false;
1e73f9dd 2587
f7616203
XG
2588 pgprintk("%s: spte %llx write_fault %d gfn %llx\n", __func__,
2589 *sptep, write_fault, gfn);
1e73f9dd 2590
afd28fe1 2591 if (is_shadow_present_pte(*sptep)) {
1e73f9dd
MT
2592 /*
2593 * If we overwrite a PTE page pointer with a 2MB PMD, unlink
2594 * the parent of the now unreachable PTE.
2595 */
852e3c19
JR
2596 if (level > PT_PAGE_TABLE_LEVEL &&
2597 !is_large_pte(*sptep)) {
1e73f9dd 2598 struct kvm_mmu_page *child;
d555c333 2599 u64 pte = *sptep;
1e73f9dd
MT
2600
2601 child = page_header(pte & PT64_BASE_ADDR_MASK);
bcdd9a93 2602 drop_parent_pte(child, sptep);
3be2264b 2603 kvm_flush_remote_tlbs(vcpu->kvm);
d555c333 2604 } else if (pfn != spte_to_pfn(*sptep)) {
9ad17b10 2605 pgprintk("hfn old %llx new %llx\n",
d555c333 2606 spte_to_pfn(*sptep), pfn);
c3707958 2607 drop_spte(vcpu->kvm, sptep);
91546356 2608 kvm_flush_remote_tlbs(vcpu->kvm);
6bed6b9e
JR
2609 } else
2610 was_rmapped = 1;
1e73f9dd 2611 }
852e3c19 2612
c2288505
XG
2613 if (set_spte(vcpu, sptep, pte_access, level, gfn, pfn, speculative,
2614 true, host_writable)) {
1e73f9dd 2615 if (write_fault)
029499b4 2616 emulate = true;
77c3913b 2617 kvm_make_request(KVM_REQ_TLB_FLUSH, vcpu);
a378b4e6 2618 }
1e73f9dd 2619
029499b4
TY
2620 if (unlikely(is_mmio_spte(*sptep)))
2621 emulate = true;
ce88decf 2622
d555c333 2623 pgprintk("%s: setting spte %llx\n", __func__, *sptep);
9ad17b10 2624 pgprintk("instantiating %s PTE (%s) at %llx (%llx) addr %p\n",
d555c333 2625 is_large_pte(*sptep)? "2MB" : "4kB",
a205bc19
JR
2626 *sptep & PT_PRESENT_MASK ?"RW":"R", gfn,
2627 *sptep, sptep);
d555c333 2628 if (!was_rmapped && is_large_pte(*sptep))
05da4558
MT
2629 ++vcpu->kvm->stat.lpages;
2630
ffb61bb3 2631 if (is_shadow_present_pte(*sptep)) {
ffb61bb3
XG
2632 if (!was_rmapped) {
2633 rmap_count = rmap_add(vcpu, sptep, gfn);
2634 if (rmap_count > RMAP_RECYCLE_THRESHOLD)
2635 rmap_recycle(vcpu, sptep, gfn);
2636 }
1c4f1fd6 2637 }
cb9aaa30 2638
f3ac1a4b 2639 kvm_release_pfn_clean(pfn);
029499b4
TY
2640
2641 return emulate;
1c4f1fd6
AK
2642}
2643
ba049e93 2644static kvm_pfn_t pte_prefetch_gfn_to_pfn(struct kvm_vcpu *vcpu, gfn_t gfn,
957ed9ef
XG
2645 bool no_dirty_log)
2646{
2647 struct kvm_memory_slot *slot;
957ed9ef 2648
5d163b1c 2649 slot = gfn_to_memslot_dirty_bitmap(vcpu, gfn, no_dirty_log);
903816fa 2650 if (!slot)
6c8ee57b 2651 return KVM_PFN_ERR_FAULT;
957ed9ef 2652
037d92dc 2653 return gfn_to_pfn_memslot_atomic(slot, gfn);
957ed9ef
XG
2654}
2655
2656static int direct_pte_prefetch_many(struct kvm_vcpu *vcpu,
2657 struct kvm_mmu_page *sp,
2658 u64 *start, u64 *end)
2659{
2660 struct page *pages[PTE_PREFETCH_NUM];
d9ef13c2 2661 struct kvm_memory_slot *slot;
957ed9ef
XG
2662 unsigned access = sp->role.access;
2663 int i, ret;
2664 gfn_t gfn;
2665
2666 gfn = kvm_mmu_page_get_gfn(sp, start - sp->spt);
d9ef13c2
PB
2667 slot = gfn_to_memslot_dirty_bitmap(vcpu, gfn, access & ACC_WRITE_MASK);
2668 if (!slot)
957ed9ef
XG
2669 return -1;
2670
d9ef13c2 2671 ret = gfn_to_page_many_atomic(slot, gfn, pages, end - start);
957ed9ef
XG
2672 if (ret <= 0)
2673 return -1;
2674
2675 for (i = 0; i < ret; i++, gfn++, start++)
029499b4
TY
2676 mmu_set_spte(vcpu, start, access, 0, sp->role.level, gfn,
2677 page_to_pfn(pages[i]), true, true);
957ed9ef
XG
2678
2679 return 0;
2680}
2681
2682static void __direct_pte_prefetch(struct kvm_vcpu *vcpu,
2683 struct kvm_mmu_page *sp, u64 *sptep)
2684{
2685 u64 *spte, *start = NULL;
2686 int i;
2687
2688 WARN_ON(!sp->role.direct);
2689
2690 i = (sptep - sp->spt) & ~(PTE_PREFETCH_NUM - 1);
2691 spte = sp->spt + i;
2692
2693 for (i = 0; i < PTE_PREFETCH_NUM; i++, spte++) {
c3707958 2694 if (is_shadow_present_pte(*spte) || spte == sptep) {
957ed9ef
XG
2695 if (!start)
2696 continue;
2697 if (direct_pte_prefetch_many(vcpu, sp, start, spte) < 0)
2698 break;
2699 start = NULL;
2700 } else if (!start)
2701 start = spte;
2702 }
2703}
2704
2705static void direct_pte_prefetch(struct kvm_vcpu *vcpu, u64 *sptep)
2706{
2707 struct kvm_mmu_page *sp;
2708
2709 /*
2710 * Since it's no accessed bit on EPT, it's no way to
2711 * distinguish between actually accessed translations
2712 * and prefetched, so disable pte prefetch if EPT is
2713 * enabled.
2714 */
2715 if (!shadow_accessed_mask)
2716 return;
2717
2718 sp = page_header(__pa(sptep));
2719 if (sp->role.level > PT_PAGE_TABLE_LEVEL)
2720 return;
2721
2722 __direct_pte_prefetch(vcpu, sp, sptep);
2723}
2724
7ee0e5b2 2725static int __direct_map(struct kvm_vcpu *vcpu, int write, int map_writable,
ba049e93 2726 int level, gfn_t gfn, kvm_pfn_t pfn, bool prefault)
140754bc 2727{
9f652d21 2728 struct kvm_shadow_walk_iterator iterator;
140754bc 2729 struct kvm_mmu_page *sp;
b90a0e6c 2730 int emulate = 0;
140754bc 2731 gfn_t pseudo_gfn;
6aa8b732 2732
989c6b34
MT
2733 if (!VALID_PAGE(vcpu->arch.mmu.root_hpa))
2734 return 0;
2735
9f652d21 2736 for_each_shadow_entry(vcpu, (u64)gfn << PAGE_SHIFT, iterator) {
852e3c19 2737 if (iterator.level == level) {
029499b4
TY
2738 emulate = mmu_set_spte(vcpu, iterator.sptep, ACC_ALL,
2739 write, level, gfn, pfn, prefault,
2740 map_writable);
957ed9ef 2741 direct_pte_prefetch(vcpu, iterator.sptep);
9f652d21
AK
2742 ++vcpu->stat.pf_fixed;
2743 break;
6aa8b732
AK
2744 }
2745
404381c5 2746 drop_large_spte(vcpu, iterator.sptep);
c3707958 2747 if (!is_shadow_present_pte(*iterator.sptep)) {
c9fa0b3b
LJ
2748 u64 base_addr = iterator.addr;
2749
2750 base_addr &= PT64_LVL_ADDR_MASK(iterator.level);
2751 pseudo_gfn = base_addr >> PAGE_SHIFT;
9f652d21 2752 sp = kvm_mmu_get_page(vcpu, pseudo_gfn, iterator.addr,
bb11c6c9 2753 iterator.level - 1, 1, ACC_ALL);
140754bc 2754
98bba238 2755 link_shadow_page(vcpu, iterator.sptep, sp);
9f652d21
AK
2756 }
2757 }
b90a0e6c 2758 return emulate;
6aa8b732
AK
2759}
2760
77db5cbd 2761static void kvm_send_hwpoison_signal(unsigned long address, struct task_struct *tsk)
bf998156 2762{
77db5cbd
HY
2763 siginfo_t info;
2764
2765 info.si_signo = SIGBUS;
2766 info.si_errno = 0;
2767 info.si_code = BUS_MCEERR_AR;
2768 info.si_addr = (void __user *)address;
2769 info.si_addr_lsb = PAGE_SHIFT;
bf998156 2770
77db5cbd 2771 send_sig_info(SIGBUS, &info, tsk);
bf998156
HY
2772}
2773
ba049e93 2774static int kvm_handle_bad_page(struct kvm_vcpu *vcpu, gfn_t gfn, kvm_pfn_t pfn)
bf998156 2775{
4d8b81ab
XG
2776 /*
2777 * Do not cache the mmio info caused by writing the readonly gfn
2778 * into the spte otherwise read access on readonly gfn also can
2779 * caused mmio page fault and treat it as mmio access.
2780 * Return 1 to tell kvm to emulate it.
2781 */
2782 if (pfn == KVM_PFN_ERR_RO_FAULT)
2783 return 1;
2784
e6c1502b 2785 if (pfn == KVM_PFN_ERR_HWPOISON) {
54bf36aa 2786 kvm_send_hwpoison_signal(kvm_vcpu_gfn_to_hva(vcpu, gfn), current);
bf998156 2787 return 0;
d7c55201 2788 }
edba23e5 2789
d7c55201 2790 return -EFAULT;
bf998156
HY
2791}
2792
936a5fe6 2793static void transparent_hugepage_adjust(struct kvm_vcpu *vcpu,
ba049e93
DW
2794 gfn_t *gfnp, kvm_pfn_t *pfnp,
2795 int *levelp)
936a5fe6 2796{
ba049e93 2797 kvm_pfn_t pfn = *pfnp;
936a5fe6
AA
2798 gfn_t gfn = *gfnp;
2799 int level = *levelp;
2800
2801 /*
2802 * Check if it's a transparent hugepage. If this would be an
2803 * hugetlbfs page, level wouldn't be set to
2804 * PT_PAGE_TABLE_LEVEL and there would be no adjustment done
2805 * here.
2806 */
bf4bea8e 2807 if (!is_error_noslot_pfn(pfn) && !kvm_is_reserved_pfn(pfn) &&
936a5fe6
AA
2808 level == PT_PAGE_TABLE_LEVEL &&
2809 PageTransCompound(pfn_to_page(pfn)) &&
92f94f1e 2810 !mmu_gfn_lpage_is_disallowed(vcpu, gfn, PT_DIRECTORY_LEVEL)) {
936a5fe6
AA
2811 unsigned long mask;
2812 /*
2813 * mmu_notifier_retry was successful and we hold the
2814 * mmu_lock here, so the pmd can't become splitting
2815 * from under us, and in turn
2816 * __split_huge_page_refcount() can't run from under
2817 * us and we can safely transfer the refcount from
2818 * PG_tail to PG_head as we switch the pfn to tail to
2819 * head.
2820 */
2821 *levelp = level = PT_DIRECTORY_LEVEL;
2822 mask = KVM_PAGES_PER_HPAGE(level) - 1;
2823 VM_BUG_ON((gfn & mask) != (pfn & mask));
2824 if (pfn & mask) {
2825 gfn &= ~mask;
2826 *gfnp = gfn;
2827 kvm_release_pfn_clean(pfn);
2828 pfn &= ~mask;
c3586667 2829 kvm_get_pfn(pfn);
936a5fe6
AA
2830 *pfnp = pfn;
2831 }
2832 }
2833}
2834
d7c55201 2835static bool handle_abnormal_pfn(struct kvm_vcpu *vcpu, gva_t gva, gfn_t gfn,
ba049e93 2836 kvm_pfn_t pfn, unsigned access, int *ret_val)
d7c55201 2837{
d7c55201 2838 /* The pfn is invalid, report the error! */
81c52c56 2839 if (unlikely(is_error_pfn(pfn))) {
d7c55201 2840 *ret_val = kvm_handle_bad_page(vcpu, gfn, pfn);
798e88b3 2841 return true;
d7c55201
XG
2842 }
2843
ce88decf 2844 if (unlikely(is_noslot_pfn(pfn)))
d7c55201 2845 vcpu_cache_mmio_info(vcpu, gva, gfn, access);
d7c55201 2846
798e88b3 2847 return false;
d7c55201
XG
2848}
2849
e5552fd2 2850static bool page_fault_can_be_fast(u32 error_code)
c7ba5b48 2851{
1c118b82
XG
2852 /*
2853 * Do not fix the mmio spte with invalid generation number which
2854 * need to be updated by slow page fault path.
2855 */
2856 if (unlikely(error_code & PFERR_RSVD_MASK))
2857 return false;
2858
c7ba5b48
XG
2859 /*
2860 * #PF can be fast only if the shadow page table is present and it
2861 * is caused by write-protect, that means we just need change the
2862 * W bit of the spte which can be done out of mmu-lock.
2863 */
2864 if (!(error_code & PFERR_PRESENT_MASK) ||
2865 !(error_code & PFERR_WRITE_MASK))
2866 return false;
2867
2868 return true;
2869}
2870
2871static bool
92a476cb
XG
2872fast_pf_fix_direct_spte(struct kvm_vcpu *vcpu, struct kvm_mmu_page *sp,
2873 u64 *sptep, u64 spte)
c7ba5b48 2874{
c7ba5b48
XG
2875 gfn_t gfn;
2876
2877 WARN_ON(!sp->role.direct);
2878
2879 /*
2880 * The gfn of direct spte is stable since it is calculated
2881 * by sp->gfn.
2882 */
2883 gfn = kvm_mmu_page_get_gfn(sp, sptep - sp->spt);
2884
9b51a630
KH
2885 /*
2886 * Theoretically we could also set dirty bit (and flush TLB) here in
2887 * order to eliminate unnecessary PML logging. See comments in
2888 * set_spte. But fast_page_fault is very unlikely to happen with PML
2889 * enabled, so we do not do this. This might result in the same GPA
2890 * to be logged in PML buffer again when the write really happens, and
2891 * eventually to be called by mark_page_dirty twice. But it's also no
2892 * harm. This also avoids the TLB flush needed after setting dirty bit
2893 * so non-PML cases won't be impacted.
2894 *
2895 * Compare with set_spte where instead shadow_dirty_mask is set.
2896 */
c7ba5b48 2897 if (cmpxchg64(sptep, spte, spte | PT_WRITABLE_MASK) == spte)
54bf36aa 2898 kvm_vcpu_mark_page_dirty(vcpu, gfn);
c7ba5b48
XG
2899
2900 return true;
2901}
2902
2903/*
2904 * Return value:
2905 * - true: let the vcpu to access on the same address again.
2906 * - false: let the real page fault path to fix it.
2907 */
2908static bool fast_page_fault(struct kvm_vcpu *vcpu, gva_t gva, int level,
2909 u32 error_code)
2910{
2911 struct kvm_shadow_walk_iterator iterator;
92a476cb 2912 struct kvm_mmu_page *sp;
c7ba5b48
XG
2913 bool ret = false;
2914 u64 spte = 0ull;
2915
37f6a4e2
MT
2916 if (!VALID_PAGE(vcpu->arch.mmu.root_hpa))
2917 return false;
2918
e5552fd2 2919 if (!page_fault_can_be_fast(error_code))
c7ba5b48
XG
2920 return false;
2921
2922 walk_shadow_page_lockless_begin(vcpu);
2923 for_each_shadow_entry_lockless(vcpu, gva, iterator, spte)
2924 if (!is_shadow_present_pte(spte) || iterator.level < level)
2925 break;
2926
2927 /*
2928 * If the mapping has been changed, let the vcpu fault on the
2929 * same address again.
2930 */
afd28fe1 2931 if (!is_shadow_present_pte(spte)) {
c7ba5b48
XG
2932 ret = true;
2933 goto exit;
2934 }
2935
92a476cb
XG
2936 sp = page_header(__pa(iterator.sptep));
2937 if (!is_last_spte(spte, sp->role.level))
c7ba5b48
XG
2938 goto exit;
2939
2940 /*
2941 * Check if it is a spurious fault caused by TLB lazily flushed.
2942 *
2943 * Need not check the access of upper level table entries since
2944 * they are always ACC_ALL.
2945 */
2946 if (is_writable_pte(spte)) {
2947 ret = true;
2948 goto exit;
2949 }
2950
2951 /*
2952 * Currently, to simplify the code, only the spte write-protected
2953 * by dirty-log can be fast fixed.
2954 */
2955 if (!spte_is_locklessly_modifiable(spte))
2956 goto exit;
2957
c126d94f
XG
2958 /*
2959 * Do not fix write-permission on the large spte since we only dirty
2960 * the first page into the dirty-bitmap in fast_pf_fix_direct_spte()
2961 * that means other pages are missed if its slot is dirty-logged.
2962 *
2963 * Instead, we let the slow page fault path create a normal spte to
2964 * fix the access.
2965 *
2966 * See the comments in kvm_arch_commit_memory_region().
2967 */
2968 if (sp->role.level > PT_PAGE_TABLE_LEVEL)
2969 goto exit;
2970
c7ba5b48
XG
2971 /*
2972 * Currently, fast page fault only works for direct mapping since
2973 * the gfn is not stable for indirect shadow page.
2974 * See Documentation/virtual/kvm/locking.txt to get more detail.
2975 */
92a476cb 2976 ret = fast_pf_fix_direct_spte(vcpu, sp, iterator.sptep, spte);
c7ba5b48 2977exit:
a72faf25
XG
2978 trace_fast_page_fault(vcpu, gva, error_code, iterator.sptep,
2979 spte, ret);
c7ba5b48
XG
2980 walk_shadow_page_lockless_end(vcpu);
2981
2982 return ret;
2983}
2984
78b2c54a 2985static bool try_async_pf(struct kvm_vcpu *vcpu, bool prefault, gfn_t gfn,
ba049e93 2986 gva_t gva, kvm_pfn_t *pfn, bool write, bool *writable);
450e0b41 2987static void make_mmu_pages_available(struct kvm_vcpu *vcpu);
060c2abe 2988
c7ba5b48
XG
2989static int nonpaging_map(struct kvm_vcpu *vcpu, gva_t v, u32 error_code,
2990 gfn_t gfn, bool prefault)
10589a46
MT
2991{
2992 int r;
852e3c19 2993 int level;
fd136902 2994 bool force_pt_level = false;
ba049e93 2995 kvm_pfn_t pfn;
e930bffe 2996 unsigned long mmu_seq;
c7ba5b48 2997 bool map_writable, write = error_code & PFERR_WRITE_MASK;
aaee2c94 2998
fd136902 2999 level = mapping_level(vcpu, gfn, &force_pt_level);
936a5fe6 3000 if (likely(!force_pt_level)) {
936a5fe6
AA
3001 /*
3002 * This path builds a PAE pagetable - so we can map
3003 * 2mb pages at maximum. Therefore check if the level
3004 * is larger than that.
3005 */
3006 if (level > PT_DIRECTORY_LEVEL)
3007 level = PT_DIRECTORY_LEVEL;
852e3c19 3008
936a5fe6 3009 gfn &= ~(KVM_PAGES_PER_HPAGE(level) - 1);
fd136902 3010 }
05da4558 3011
c7ba5b48
XG
3012 if (fast_page_fault(vcpu, v, level, error_code))
3013 return 0;
3014
e930bffe 3015 mmu_seq = vcpu->kvm->mmu_notifier_seq;
4c2155ce 3016 smp_rmb();
060c2abe 3017
78b2c54a 3018 if (try_async_pf(vcpu, prefault, gfn, v, &pfn, write, &map_writable))
060c2abe 3019 return 0;
aaee2c94 3020
d7c55201
XG
3021 if (handle_abnormal_pfn(vcpu, v, gfn, pfn, ACC_ALL, &r))
3022 return r;
d196e343 3023
aaee2c94 3024 spin_lock(&vcpu->kvm->mmu_lock);
8ca40a70 3025 if (mmu_notifier_retry(vcpu->kvm, mmu_seq))
e930bffe 3026 goto out_unlock;
450e0b41 3027 make_mmu_pages_available(vcpu);
936a5fe6
AA
3028 if (likely(!force_pt_level))
3029 transparent_hugepage_adjust(vcpu, &gfn, &pfn, &level);
7ee0e5b2 3030 r = __direct_map(vcpu, write, map_writable, level, gfn, pfn, prefault);
aaee2c94
MT
3031 spin_unlock(&vcpu->kvm->mmu_lock);
3032
10589a46 3033 return r;
e930bffe
AA
3034
3035out_unlock:
3036 spin_unlock(&vcpu->kvm->mmu_lock);
3037 kvm_release_pfn_clean(pfn);
3038 return 0;
10589a46
MT
3039}
3040
3041
17ac10ad
AK
3042static void mmu_free_roots(struct kvm_vcpu *vcpu)
3043{
3044 int i;
4db35314 3045 struct kvm_mmu_page *sp;
d98ba053 3046 LIST_HEAD(invalid_list);
17ac10ad 3047
ad312c7c 3048 if (!VALID_PAGE(vcpu->arch.mmu.root_hpa))
7b53aa56 3049 return;
35af577a 3050
81407ca5
JR
3051 if (vcpu->arch.mmu.shadow_root_level == PT64_ROOT_LEVEL &&
3052 (vcpu->arch.mmu.root_level == PT64_ROOT_LEVEL ||
3053 vcpu->arch.mmu.direct_map)) {
ad312c7c 3054 hpa_t root = vcpu->arch.mmu.root_hpa;
17ac10ad 3055
35af577a 3056 spin_lock(&vcpu->kvm->mmu_lock);
4db35314
AK
3057 sp = page_header(root);
3058 --sp->root_count;
d98ba053
XG
3059 if (!sp->root_count && sp->role.invalid) {
3060 kvm_mmu_prepare_zap_page(vcpu->kvm, sp, &invalid_list);
3061 kvm_mmu_commit_zap_page(vcpu->kvm, &invalid_list);
3062 }
aaee2c94 3063 spin_unlock(&vcpu->kvm->mmu_lock);
35af577a 3064 vcpu->arch.mmu.root_hpa = INVALID_PAGE;
17ac10ad
AK
3065 return;
3066 }
35af577a
GN
3067
3068 spin_lock(&vcpu->kvm->mmu_lock);
17ac10ad 3069 for (i = 0; i < 4; ++i) {
ad312c7c 3070 hpa_t root = vcpu->arch.mmu.pae_root[i];
17ac10ad 3071
417726a3 3072 if (root) {
417726a3 3073 root &= PT64_BASE_ADDR_MASK;
4db35314
AK
3074 sp = page_header(root);
3075 --sp->root_count;
2e53d63a 3076 if (!sp->root_count && sp->role.invalid)
d98ba053
XG
3077 kvm_mmu_prepare_zap_page(vcpu->kvm, sp,
3078 &invalid_list);
417726a3 3079 }
ad312c7c 3080 vcpu->arch.mmu.pae_root[i] = INVALID_PAGE;
17ac10ad 3081 }
d98ba053 3082 kvm_mmu_commit_zap_page(vcpu->kvm, &invalid_list);
aaee2c94 3083 spin_unlock(&vcpu->kvm->mmu_lock);
ad312c7c 3084 vcpu->arch.mmu.root_hpa = INVALID_PAGE;
17ac10ad
AK
3085}
3086
8986ecc0
MT
3087static int mmu_check_root(struct kvm_vcpu *vcpu, gfn_t root_gfn)
3088{
3089 int ret = 0;
3090
3091 if (!kvm_is_visible_gfn(vcpu->kvm, root_gfn)) {
a8eeb04a 3092 kvm_make_request(KVM_REQ_TRIPLE_FAULT, vcpu);
8986ecc0
MT
3093 ret = 1;
3094 }
3095
3096 return ret;
3097}
3098
651dd37a
JR
3099static int mmu_alloc_direct_roots(struct kvm_vcpu *vcpu)
3100{
3101 struct kvm_mmu_page *sp;
7ebaf15e 3102 unsigned i;
651dd37a
JR
3103
3104 if (vcpu->arch.mmu.shadow_root_level == PT64_ROOT_LEVEL) {
3105 spin_lock(&vcpu->kvm->mmu_lock);
450e0b41 3106 make_mmu_pages_available(vcpu);
bb11c6c9 3107 sp = kvm_mmu_get_page(vcpu, 0, 0, PT64_ROOT_LEVEL, 1, ACC_ALL);
651dd37a
JR
3108 ++sp->root_count;
3109 spin_unlock(&vcpu->kvm->mmu_lock);
3110 vcpu->arch.mmu.root_hpa = __pa(sp->spt);
3111 } else if (vcpu->arch.mmu.shadow_root_level == PT32E_ROOT_LEVEL) {
3112 for (i = 0; i < 4; ++i) {
3113 hpa_t root = vcpu->arch.mmu.pae_root[i];
3114
fa4a2c08 3115 MMU_WARN_ON(VALID_PAGE(root));
651dd37a 3116 spin_lock(&vcpu->kvm->mmu_lock);
450e0b41 3117 make_mmu_pages_available(vcpu);
649497d1 3118 sp = kvm_mmu_get_page(vcpu, i << (30 - PAGE_SHIFT),
bb11c6c9 3119 i << 30, PT32_ROOT_LEVEL, 1, ACC_ALL);
651dd37a
JR
3120 root = __pa(sp->spt);
3121 ++sp->root_count;
3122 spin_unlock(&vcpu->kvm->mmu_lock);
3123 vcpu->arch.mmu.pae_root[i] = root | PT_PRESENT_MASK;
651dd37a 3124 }
6292757f 3125 vcpu->arch.mmu.root_hpa = __pa(vcpu->arch.mmu.pae_root);
651dd37a
JR
3126 } else
3127 BUG();
3128
3129 return 0;
3130}
3131
3132static int mmu_alloc_shadow_roots(struct kvm_vcpu *vcpu)
17ac10ad 3133{
4db35314 3134 struct kvm_mmu_page *sp;
81407ca5
JR
3135 u64 pdptr, pm_mask;
3136 gfn_t root_gfn;
3137 int i;
3bb65a22 3138
5777ed34 3139 root_gfn = vcpu->arch.mmu.get_cr3(vcpu) >> PAGE_SHIFT;
17ac10ad 3140
651dd37a
JR
3141 if (mmu_check_root(vcpu, root_gfn))
3142 return 1;
3143
3144 /*
3145 * Do we shadow a long mode page table? If so we need to
3146 * write-protect the guests page table root.
3147 */
3148 if (vcpu->arch.mmu.root_level == PT64_ROOT_LEVEL) {
ad312c7c 3149 hpa_t root = vcpu->arch.mmu.root_hpa;
17ac10ad 3150
fa4a2c08 3151 MMU_WARN_ON(VALID_PAGE(root));
651dd37a 3152
8facbbff 3153 spin_lock(&vcpu->kvm->mmu_lock);
450e0b41 3154 make_mmu_pages_available(vcpu);
651dd37a 3155 sp = kvm_mmu_get_page(vcpu, root_gfn, 0, PT64_ROOT_LEVEL,
bb11c6c9 3156 0, ACC_ALL);
4db35314
AK
3157 root = __pa(sp->spt);
3158 ++sp->root_count;
8facbbff 3159 spin_unlock(&vcpu->kvm->mmu_lock);
ad312c7c 3160 vcpu->arch.mmu.root_hpa = root;
8986ecc0 3161 return 0;
17ac10ad 3162 }
f87f9288 3163
651dd37a
JR
3164 /*
3165 * We shadow a 32 bit page table. This may be a legacy 2-level
81407ca5
JR
3166 * or a PAE 3-level page table. In either case we need to be aware that
3167 * the shadow page table may be a PAE or a long mode page table.
651dd37a 3168 */
81407ca5
JR
3169 pm_mask = PT_PRESENT_MASK;
3170 if (vcpu->arch.mmu.shadow_root_level == PT64_ROOT_LEVEL)
3171 pm_mask |= PT_ACCESSED_MASK | PT_WRITABLE_MASK | PT_USER_MASK;
3172
17ac10ad 3173 for (i = 0; i < 4; ++i) {
ad312c7c 3174 hpa_t root = vcpu->arch.mmu.pae_root[i];
17ac10ad 3175
fa4a2c08 3176 MMU_WARN_ON(VALID_PAGE(root));
ad312c7c 3177 if (vcpu->arch.mmu.root_level == PT32E_ROOT_LEVEL) {
e4e517b4 3178 pdptr = vcpu->arch.mmu.get_pdptr(vcpu, i);
43a3795a 3179 if (!is_present_gpte(pdptr)) {
ad312c7c 3180 vcpu->arch.mmu.pae_root[i] = 0;
417726a3
AK
3181 continue;
3182 }
6de4f3ad 3183 root_gfn = pdptr >> PAGE_SHIFT;
f87f9288
JR
3184 if (mmu_check_root(vcpu, root_gfn))
3185 return 1;
5a7388c2 3186 }
8facbbff 3187 spin_lock(&vcpu->kvm->mmu_lock);
450e0b41 3188 make_mmu_pages_available(vcpu);
bb11c6c9
TY
3189 sp = kvm_mmu_get_page(vcpu, root_gfn, i << 30, PT32_ROOT_LEVEL,
3190 0, ACC_ALL);
4db35314
AK
3191 root = __pa(sp->spt);
3192 ++sp->root_count;
8facbbff
AK
3193 spin_unlock(&vcpu->kvm->mmu_lock);
3194
81407ca5 3195 vcpu->arch.mmu.pae_root[i] = root | pm_mask;
17ac10ad 3196 }
6292757f 3197 vcpu->arch.mmu.root_hpa = __pa(vcpu->arch.mmu.pae_root);
81407ca5
JR
3198
3199 /*
3200 * If we shadow a 32 bit page table with a long mode page
3201 * table we enter this path.
3202 */
3203 if (vcpu->arch.mmu.shadow_root_level == PT64_ROOT_LEVEL) {
3204 if (vcpu->arch.mmu.lm_root == NULL) {
3205 /*
3206 * The additional page necessary for this is only
3207 * allocated on demand.
3208 */
3209
3210 u64 *lm_root;
3211
3212 lm_root = (void*)get_zeroed_page(GFP_KERNEL);
3213 if (lm_root == NULL)
3214 return 1;
3215
3216 lm_root[0] = __pa(vcpu->arch.mmu.pae_root) | pm_mask;
3217
3218 vcpu->arch.mmu.lm_root = lm_root;
3219 }
3220
3221 vcpu->arch.mmu.root_hpa = __pa(vcpu->arch.mmu.lm_root);
3222 }
3223
8986ecc0 3224 return 0;
17ac10ad
AK
3225}
3226
651dd37a
JR
3227static int mmu_alloc_roots(struct kvm_vcpu *vcpu)
3228{
3229 if (vcpu->arch.mmu.direct_map)
3230 return mmu_alloc_direct_roots(vcpu);
3231 else
3232 return mmu_alloc_shadow_roots(vcpu);
3233}
3234
0ba73cda
MT
3235static void mmu_sync_roots(struct kvm_vcpu *vcpu)
3236{
3237 int i;
3238 struct kvm_mmu_page *sp;
3239
81407ca5
JR
3240 if (vcpu->arch.mmu.direct_map)
3241 return;
3242
0ba73cda
MT
3243 if (!VALID_PAGE(vcpu->arch.mmu.root_hpa))
3244 return;
6903074c 3245
56f17dd3 3246 vcpu_clear_mmio_info(vcpu, MMIO_GVA_ANY);
0375f7fa 3247 kvm_mmu_audit(vcpu, AUDIT_PRE_SYNC);
81407ca5 3248 if (vcpu->arch.mmu.root_level == PT64_ROOT_LEVEL) {
0ba73cda
MT
3249 hpa_t root = vcpu->arch.mmu.root_hpa;
3250 sp = page_header(root);
3251 mmu_sync_children(vcpu, sp);
0375f7fa 3252 kvm_mmu_audit(vcpu, AUDIT_POST_SYNC);
0ba73cda
MT
3253 return;
3254 }
3255 for (i = 0; i < 4; ++i) {
3256 hpa_t root = vcpu->arch.mmu.pae_root[i];
3257
8986ecc0 3258 if (root && VALID_PAGE(root)) {
0ba73cda
MT
3259 root &= PT64_BASE_ADDR_MASK;
3260 sp = page_header(root);
3261 mmu_sync_children(vcpu, sp);
3262 }
3263 }
0375f7fa 3264 kvm_mmu_audit(vcpu, AUDIT_POST_SYNC);
0ba73cda
MT
3265}
3266
3267void kvm_mmu_sync_roots(struct kvm_vcpu *vcpu)
3268{
3269 spin_lock(&vcpu->kvm->mmu_lock);
3270 mmu_sync_roots(vcpu);
6cffe8ca 3271 spin_unlock(&vcpu->kvm->mmu_lock);
0ba73cda 3272}
bfd0a56b 3273EXPORT_SYMBOL_GPL(kvm_mmu_sync_roots);
0ba73cda 3274
1871c602 3275static gpa_t nonpaging_gva_to_gpa(struct kvm_vcpu *vcpu, gva_t vaddr,
ab9ae313 3276 u32 access, struct x86_exception *exception)
6aa8b732 3277{
ab9ae313
AK
3278 if (exception)
3279 exception->error_code = 0;
6aa8b732
AK
3280 return vaddr;
3281}
3282
6539e738 3283static gpa_t nonpaging_gva_to_gpa_nested(struct kvm_vcpu *vcpu, gva_t vaddr,
ab9ae313
AK
3284 u32 access,
3285 struct x86_exception *exception)
6539e738 3286{
ab9ae313
AK
3287 if (exception)
3288 exception->error_code = 0;
54987b7a 3289 return vcpu->arch.nested_mmu.translate_gpa(vcpu, vaddr, access, exception);
6539e738
JR
3290}
3291
d625b155
XG
3292static bool
3293__is_rsvd_bits_set(struct rsvd_bits_validate *rsvd_check, u64 pte, int level)
3294{
3295 int bit7 = (pte >> 7) & 1, low6 = pte & 0x3f;
3296
3297 return (pte & rsvd_check->rsvd_bits_mask[bit7][level-1]) |
3298 ((rsvd_check->bad_mt_xwr & (1ull << low6)) != 0);
3299}
3300
3301static bool is_rsvd_bits_set(struct kvm_mmu *mmu, u64 gpte, int level)
3302{
3303 return __is_rsvd_bits_set(&mmu->guest_rsvd_check, gpte, level);
3304}
3305
3306static bool is_shadow_zero_bits_set(struct kvm_mmu *mmu, u64 spte, int level)
3307{
3308 return __is_rsvd_bits_set(&mmu->shadow_zero_check, spte, level);
3309}
3310
ded58749 3311static bool mmio_info_in_cache(struct kvm_vcpu *vcpu, u64 addr, bool direct)
ce88decf
XG
3312{
3313 if (direct)
3314 return vcpu_match_mmio_gpa(vcpu, addr);
3315
3316 return vcpu_match_mmio_gva(vcpu, addr);
3317}
3318
47ab8751
XG
3319/* return true if reserved bit is detected on spte. */
3320static bool
3321walk_shadow_page_get_mmio_spte(struct kvm_vcpu *vcpu, u64 addr, u64 *sptep)
ce88decf
XG
3322{
3323 struct kvm_shadow_walk_iterator iterator;
47ab8751
XG
3324 u64 sptes[PT64_ROOT_LEVEL], spte = 0ull;
3325 int root, leaf;
3326 bool reserved = false;
ce88decf 3327
37f6a4e2 3328 if (!VALID_PAGE(vcpu->arch.mmu.root_hpa))
47ab8751 3329 goto exit;
37f6a4e2 3330
ce88decf 3331 walk_shadow_page_lockless_begin(vcpu);
47ab8751 3332
29ecd660
PB
3333 for (shadow_walk_init(&iterator, vcpu, addr),
3334 leaf = root = iterator.level;
47ab8751
XG
3335 shadow_walk_okay(&iterator);
3336 __shadow_walk_next(&iterator, spte)) {
47ab8751
XG
3337 spte = mmu_spte_get_lockless(iterator.sptep);
3338
3339 sptes[leaf - 1] = spte;
29ecd660 3340 leaf--;
47ab8751 3341
ce88decf
XG
3342 if (!is_shadow_present_pte(spte))
3343 break;
47ab8751
XG
3344
3345 reserved |= is_shadow_zero_bits_set(&vcpu->arch.mmu, spte,
58c95070 3346 iterator.level);
47ab8751
XG
3347 }
3348
ce88decf
XG
3349 walk_shadow_page_lockless_end(vcpu);
3350
47ab8751
XG
3351 if (reserved) {
3352 pr_err("%s: detect reserved bits on spte, addr 0x%llx, dump hierarchy:\n",
3353 __func__, addr);
29ecd660 3354 while (root > leaf) {
47ab8751
XG
3355 pr_err("------ spte 0x%llx level %d.\n",
3356 sptes[root - 1], root);
3357 root--;
3358 }
3359 }
3360exit:
3361 *sptep = spte;
3362 return reserved;
ce88decf
XG
3363}
3364
450869d6 3365int handle_mmio_page_fault(struct kvm_vcpu *vcpu, u64 addr, bool direct)
ce88decf
XG
3366{
3367 u64 spte;
47ab8751 3368 bool reserved;
ce88decf 3369
ded58749 3370 if (mmio_info_in_cache(vcpu, addr, direct))
b37fbea6 3371 return RET_MMIO_PF_EMULATE;
ce88decf 3372
47ab8751 3373 reserved = walk_shadow_page_get_mmio_spte(vcpu, addr, &spte);
450869d6 3374 if (WARN_ON(reserved))
47ab8751 3375 return RET_MMIO_PF_BUG;
ce88decf
XG
3376
3377 if (is_mmio_spte(spte)) {
3378 gfn_t gfn = get_mmio_spte_gfn(spte);
3379 unsigned access = get_mmio_spte_access(spte);
3380
54bf36aa 3381 if (!check_mmio_spte(vcpu, spte))
f8f55942
XG
3382 return RET_MMIO_PF_INVALID;
3383
ce88decf
XG
3384 if (direct)
3385 addr = 0;
4f022648
XG
3386
3387 trace_handle_mmio_page_fault(addr, gfn, access);
ce88decf 3388 vcpu_cache_mmio_info(vcpu, addr, gfn, access);
b37fbea6 3389 return RET_MMIO_PF_EMULATE;
ce88decf
XG
3390 }
3391
ce88decf
XG
3392 /*
3393 * If the page table is zapped by other cpus, let CPU fault again on
3394 * the address.
3395 */
b37fbea6 3396 return RET_MMIO_PF_RETRY;
ce88decf 3397}
450869d6 3398EXPORT_SYMBOL_GPL(handle_mmio_page_fault);
ce88decf 3399
3d0c27ad
XG
3400static bool page_fault_handle_page_track(struct kvm_vcpu *vcpu,
3401 u32 error_code, gfn_t gfn)
3402{
3403 if (unlikely(error_code & PFERR_RSVD_MASK))
3404 return false;
3405
3406 if (!(error_code & PFERR_PRESENT_MASK) ||
3407 !(error_code & PFERR_WRITE_MASK))
3408 return false;
3409
3410 /*
3411 * guest is writing the page which is write tracked which can
3412 * not be fixed by page fault handler.
3413 */
3414 if (kvm_page_track_is_active(vcpu, gfn, KVM_PAGE_TRACK_WRITE))
3415 return true;
3416
3417 return false;
3418}
3419
e5691a81
XG
3420static void shadow_page_table_clear_flood(struct kvm_vcpu *vcpu, gva_t addr)
3421{
3422 struct kvm_shadow_walk_iterator iterator;
3423 u64 spte;
3424
3425 if (!VALID_PAGE(vcpu->arch.mmu.root_hpa))
3426 return;
3427
3428 walk_shadow_page_lockless_begin(vcpu);
3429 for_each_shadow_entry_lockless(vcpu, addr, iterator, spte) {
3430 clear_sp_write_flooding_count(iterator.sptep);
3431 if (!is_shadow_present_pte(spte))
3432 break;
3433 }
3434 walk_shadow_page_lockless_end(vcpu);
3435}
3436
6aa8b732 3437static int nonpaging_page_fault(struct kvm_vcpu *vcpu, gva_t gva,
78b2c54a 3438 u32 error_code, bool prefault)
6aa8b732 3439{
3d0c27ad 3440 gfn_t gfn = gva >> PAGE_SHIFT;
e2dec939 3441 int r;
6aa8b732 3442
b8688d51 3443 pgprintk("%s: gva %lx error %x\n", __func__, gva, error_code);
ce88decf 3444
3d0c27ad
XG
3445 if (page_fault_handle_page_track(vcpu, error_code, gfn))
3446 return 1;
3447
e2dec939
AK
3448 r = mmu_topup_memory_caches(vcpu);
3449 if (r)
3450 return r;
714b93da 3451
fa4a2c08 3452 MMU_WARN_ON(!VALID_PAGE(vcpu->arch.mmu.root_hpa));
6aa8b732 3453
6aa8b732 3454
e833240f 3455 return nonpaging_map(vcpu, gva & PAGE_MASK,
c7ba5b48 3456 error_code, gfn, prefault);
6aa8b732
AK
3457}
3458
7e1fbeac 3459static int kvm_arch_setup_async_pf(struct kvm_vcpu *vcpu, gva_t gva, gfn_t gfn)
af585b92
GN
3460{
3461 struct kvm_arch_async_pf arch;
fb67e14f 3462
7c90705b 3463 arch.token = (vcpu->arch.apf.id++ << 12) | vcpu->vcpu_id;
af585b92 3464 arch.gfn = gfn;
c4806acd 3465 arch.direct_map = vcpu->arch.mmu.direct_map;
fb67e14f 3466 arch.cr3 = vcpu->arch.mmu.get_cr3(vcpu);
af585b92 3467
54bf36aa 3468 return kvm_setup_async_pf(vcpu, gva, kvm_vcpu_gfn_to_hva(vcpu, gfn), &arch);
af585b92
GN
3469}
3470
3471static bool can_do_async_pf(struct kvm_vcpu *vcpu)
3472{
35754c98 3473 if (unlikely(!lapic_in_kernel(vcpu) ||
af585b92
GN
3474 kvm_event_needs_reinjection(vcpu)))
3475 return false;
3476
3477 return kvm_x86_ops->interrupt_allowed(vcpu);
3478}
3479
78b2c54a 3480static bool try_async_pf(struct kvm_vcpu *vcpu, bool prefault, gfn_t gfn,
ba049e93 3481 gva_t gva, kvm_pfn_t *pfn, bool write, bool *writable)
af585b92 3482{
3520469d 3483 struct kvm_memory_slot *slot;
af585b92
GN
3484 bool async;
3485
54bf36aa 3486 slot = kvm_vcpu_gfn_to_memslot(vcpu, gfn);
3520469d
PB
3487 async = false;
3488 *pfn = __gfn_to_pfn_memslot(slot, gfn, false, &async, write, writable);
af585b92
GN
3489 if (!async)
3490 return false; /* *pfn has correct page already */
3491
78b2c54a 3492 if (!prefault && can_do_async_pf(vcpu)) {
c9b263d2 3493 trace_kvm_try_async_get_page(gva, gfn);
af585b92
GN
3494 if (kvm_find_async_pf_gfn(vcpu, gfn)) {
3495 trace_kvm_async_pf_doublefault(gva, gfn);
3496 kvm_make_request(KVM_REQ_APF_HALT, vcpu);
3497 return true;
3498 } else if (kvm_arch_setup_async_pf(vcpu, gva, gfn))
3499 return true;
3500 }
3501
3520469d 3502 *pfn = __gfn_to_pfn_memslot(slot, gfn, false, NULL, write, writable);
af585b92
GN
3503 return false;
3504}
3505
6a39bbc5
XG
3506static bool
3507check_hugepage_cache_consistency(struct kvm_vcpu *vcpu, gfn_t gfn, int level)
3508{
3509 int page_num = KVM_PAGES_PER_HPAGE(level);
3510
3511 gfn &= ~(page_num - 1);
3512
3513 return kvm_mtrr_check_gfn_range_consistency(vcpu, gfn, page_num);
3514}
3515
56028d08 3516static int tdp_page_fault(struct kvm_vcpu *vcpu, gva_t gpa, u32 error_code,
78b2c54a 3517 bool prefault)
fb72d167 3518{
ba049e93 3519 kvm_pfn_t pfn;
fb72d167 3520 int r;
852e3c19 3521 int level;
cd1872f0 3522 bool force_pt_level;
05da4558 3523 gfn_t gfn = gpa >> PAGE_SHIFT;
e930bffe 3524 unsigned long mmu_seq;
612819c3
MT
3525 int write = error_code & PFERR_WRITE_MASK;
3526 bool map_writable;
fb72d167 3527
fa4a2c08 3528 MMU_WARN_ON(!VALID_PAGE(vcpu->arch.mmu.root_hpa));
fb72d167 3529
3d0c27ad
XG
3530 if (page_fault_handle_page_track(vcpu, error_code, gfn))
3531 return 1;
3532
fb72d167
JR
3533 r = mmu_topup_memory_caches(vcpu);
3534 if (r)
3535 return r;
3536
fd136902
TY
3537 force_pt_level = !check_hugepage_cache_consistency(vcpu, gfn,
3538 PT_DIRECTORY_LEVEL);
3539 level = mapping_level(vcpu, gfn, &force_pt_level);
936a5fe6 3540 if (likely(!force_pt_level)) {
6a39bbc5
XG
3541 if (level > PT_DIRECTORY_LEVEL &&
3542 !check_hugepage_cache_consistency(vcpu, gfn, level))
3543 level = PT_DIRECTORY_LEVEL;
936a5fe6 3544 gfn &= ~(KVM_PAGES_PER_HPAGE(level) - 1);
fd136902 3545 }
852e3c19 3546
c7ba5b48
XG
3547 if (fast_page_fault(vcpu, gpa, level, error_code))
3548 return 0;
3549
e930bffe 3550 mmu_seq = vcpu->kvm->mmu_notifier_seq;
4c2155ce 3551 smp_rmb();
af585b92 3552
78b2c54a 3553 if (try_async_pf(vcpu, prefault, gfn, gpa, &pfn, write, &map_writable))
af585b92
GN
3554 return 0;
3555
d7c55201
XG
3556 if (handle_abnormal_pfn(vcpu, 0, gfn, pfn, ACC_ALL, &r))
3557 return r;
3558
fb72d167 3559 spin_lock(&vcpu->kvm->mmu_lock);
8ca40a70 3560 if (mmu_notifier_retry(vcpu->kvm, mmu_seq))
e930bffe 3561 goto out_unlock;
450e0b41 3562 make_mmu_pages_available(vcpu);
936a5fe6
AA
3563 if (likely(!force_pt_level))
3564 transparent_hugepage_adjust(vcpu, &gfn, &pfn, &level);
7ee0e5b2 3565 r = __direct_map(vcpu, write, map_writable, level, gfn, pfn, prefault);
fb72d167 3566 spin_unlock(&vcpu->kvm->mmu_lock);
fb72d167
JR
3567
3568 return r;
e930bffe
AA
3569
3570out_unlock:
3571 spin_unlock(&vcpu->kvm->mmu_lock);
3572 kvm_release_pfn_clean(pfn);
3573 return 0;
fb72d167
JR
3574}
3575
8a3c1a33
PB
3576static void nonpaging_init_context(struct kvm_vcpu *vcpu,
3577 struct kvm_mmu *context)
6aa8b732 3578{
6aa8b732 3579 context->page_fault = nonpaging_page_fault;
6aa8b732 3580 context->gva_to_gpa = nonpaging_gva_to_gpa;
e8bc217a 3581 context->sync_page = nonpaging_sync_page;
a7052897 3582 context->invlpg = nonpaging_invlpg;
0f53b5b1 3583 context->update_pte = nonpaging_update_pte;
cea0f0e7 3584 context->root_level = 0;
6aa8b732 3585 context->shadow_root_level = PT32E_ROOT_LEVEL;
17c3ba9d 3586 context->root_hpa = INVALID_PAGE;
c5a78f2b 3587 context->direct_map = true;
2d48a985 3588 context->nx = false;
6aa8b732
AK
3589}
3590
d8d173da 3591void kvm_mmu_new_cr3(struct kvm_vcpu *vcpu)
6aa8b732 3592{
cea0f0e7 3593 mmu_free_roots(vcpu);
6aa8b732
AK
3594}
3595
5777ed34
JR
3596static unsigned long get_cr3(struct kvm_vcpu *vcpu)
3597{
9f8fe504 3598 return kvm_read_cr3(vcpu);
5777ed34
JR
3599}
3600
6389ee94
AK
3601static void inject_page_fault(struct kvm_vcpu *vcpu,
3602 struct x86_exception *fault)
6aa8b732 3603{
6389ee94 3604 vcpu->arch.mmu.inject_page_fault(vcpu, fault);
6aa8b732
AK
3605}
3606
54bf36aa 3607static bool sync_mmio_spte(struct kvm_vcpu *vcpu, u64 *sptep, gfn_t gfn,
f2fd125d 3608 unsigned access, int *nr_present)
ce88decf
XG
3609{
3610 if (unlikely(is_mmio_spte(*sptep))) {
3611 if (gfn != get_mmio_spte_gfn(*sptep)) {
3612 mmu_spte_clear_no_track(sptep);
3613 return true;
3614 }
3615
3616 (*nr_present)++;
54bf36aa 3617 mark_mmio_spte(vcpu, sptep, gfn, access);
ce88decf
XG
3618 return true;
3619 }
3620
3621 return false;
3622}
3623
6fd01b71
AK
3624static inline bool is_last_gpte(struct kvm_mmu *mmu, unsigned level, unsigned gpte)
3625{
3626 unsigned index;
3627
3628 index = level - 1;
3629 index |= (gpte & PT_PAGE_SIZE_MASK) >> (PT_PAGE_SIZE_SHIFT - 2);
3630 return mmu->last_pte_bitmap & (1 << index);
3631}
3632
37406aaa
NHE
3633#define PTTYPE_EPT 18 /* arbitrary */
3634#define PTTYPE PTTYPE_EPT
3635#include "paging_tmpl.h"
3636#undef PTTYPE
3637
6aa8b732
AK
3638#define PTTYPE 64
3639#include "paging_tmpl.h"
3640#undef PTTYPE
3641
3642#define PTTYPE 32
3643#include "paging_tmpl.h"
3644#undef PTTYPE
3645
6dc98b86
XG
3646static void
3647__reset_rsvds_bits_mask(struct kvm_vcpu *vcpu,
3648 struct rsvd_bits_validate *rsvd_check,
3649 int maxphyaddr, int level, bool nx, bool gbpages,
6fec2144 3650 bool pse, bool amd)
82725b20 3651{
82725b20 3652 u64 exb_bit_rsvd = 0;
5f7dde7b 3653 u64 gbpages_bit_rsvd = 0;
a0c0feb5 3654 u64 nonleaf_bit8_rsvd = 0;
82725b20 3655
a0a64f50 3656 rsvd_check->bad_mt_xwr = 0;
25d92081 3657
6dc98b86 3658 if (!nx)
82725b20 3659 exb_bit_rsvd = rsvd_bits(63, 63);
6dc98b86 3660 if (!gbpages)
5f7dde7b 3661 gbpages_bit_rsvd = rsvd_bits(7, 7);
a0c0feb5
PB
3662
3663 /*
3664 * Non-leaf PML4Es and PDPEs reserve bit 8 (which would be the G bit for
3665 * leaf entries) on AMD CPUs only.
3666 */
6fec2144 3667 if (amd)
a0c0feb5
PB
3668 nonleaf_bit8_rsvd = rsvd_bits(8, 8);
3669
6dc98b86 3670 switch (level) {
82725b20
DE
3671 case PT32_ROOT_LEVEL:
3672 /* no rsvd bits for 2 level 4K page table entries */
a0a64f50
XG
3673 rsvd_check->rsvd_bits_mask[0][1] = 0;
3674 rsvd_check->rsvd_bits_mask[0][0] = 0;
3675 rsvd_check->rsvd_bits_mask[1][0] =
3676 rsvd_check->rsvd_bits_mask[0][0];
f815bce8 3677
6dc98b86 3678 if (!pse) {
a0a64f50 3679 rsvd_check->rsvd_bits_mask[1][1] = 0;
f815bce8
XG
3680 break;
3681 }
3682
82725b20
DE
3683 if (is_cpuid_PSE36())
3684 /* 36bits PSE 4MB page */
a0a64f50 3685 rsvd_check->rsvd_bits_mask[1][1] = rsvd_bits(17, 21);
82725b20
DE
3686 else
3687 /* 32 bits PSE 4MB page */
a0a64f50 3688 rsvd_check->rsvd_bits_mask[1][1] = rsvd_bits(13, 21);
82725b20
DE
3689 break;
3690 case PT32E_ROOT_LEVEL:
a0a64f50 3691 rsvd_check->rsvd_bits_mask[0][2] =
20c466b5 3692 rsvd_bits(maxphyaddr, 63) |
cd9ae5fe 3693 rsvd_bits(5, 8) | rsvd_bits(1, 2); /* PDPTE */
a0a64f50 3694 rsvd_check->rsvd_bits_mask[0][1] = exb_bit_rsvd |
4c26b4cd 3695 rsvd_bits(maxphyaddr, 62); /* PDE */
a0a64f50 3696 rsvd_check->rsvd_bits_mask[0][0] = exb_bit_rsvd |
82725b20 3697 rsvd_bits(maxphyaddr, 62); /* PTE */
a0a64f50 3698 rsvd_check->rsvd_bits_mask[1][1] = exb_bit_rsvd |
82725b20
DE
3699 rsvd_bits(maxphyaddr, 62) |
3700 rsvd_bits(13, 20); /* large page */
a0a64f50
XG
3701 rsvd_check->rsvd_bits_mask[1][0] =
3702 rsvd_check->rsvd_bits_mask[0][0];
82725b20
DE
3703 break;
3704 case PT64_ROOT_LEVEL:
a0a64f50
XG
3705 rsvd_check->rsvd_bits_mask[0][3] = exb_bit_rsvd |
3706 nonleaf_bit8_rsvd | rsvd_bits(7, 7) |
4c26b4cd 3707 rsvd_bits(maxphyaddr, 51);
a0a64f50
XG
3708 rsvd_check->rsvd_bits_mask[0][2] = exb_bit_rsvd |
3709 nonleaf_bit8_rsvd | gbpages_bit_rsvd |
82725b20 3710 rsvd_bits(maxphyaddr, 51);
a0a64f50
XG
3711 rsvd_check->rsvd_bits_mask[0][1] = exb_bit_rsvd |
3712 rsvd_bits(maxphyaddr, 51);
3713 rsvd_check->rsvd_bits_mask[0][0] = exb_bit_rsvd |
3714 rsvd_bits(maxphyaddr, 51);
3715 rsvd_check->rsvd_bits_mask[1][3] =
3716 rsvd_check->rsvd_bits_mask[0][3];
3717 rsvd_check->rsvd_bits_mask[1][2] = exb_bit_rsvd |
5f7dde7b 3718 gbpages_bit_rsvd | rsvd_bits(maxphyaddr, 51) |
e04da980 3719 rsvd_bits(13, 29);
a0a64f50 3720 rsvd_check->rsvd_bits_mask[1][1] = exb_bit_rsvd |
4c26b4cd
SY
3721 rsvd_bits(maxphyaddr, 51) |
3722 rsvd_bits(13, 20); /* large page */
a0a64f50
XG
3723 rsvd_check->rsvd_bits_mask[1][0] =
3724 rsvd_check->rsvd_bits_mask[0][0];
82725b20
DE
3725 break;
3726 }
3727}
3728
6dc98b86
XG
3729static void reset_rsvds_bits_mask(struct kvm_vcpu *vcpu,
3730 struct kvm_mmu *context)
3731{
3732 __reset_rsvds_bits_mask(vcpu, &context->guest_rsvd_check,
3733 cpuid_maxphyaddr(vcpu), context->root_level,
3734 context->nx, guest_cpuid_has_gbpages(vcpu),
6fec2144 3735 is_pse(vcpu), guest_cpuid_is_amd(vcpu));
6dc98b86
XG
3736}
3737
81b8eebb
XG
3738static void
3739__reset_rsvds_bits_mask_ept(struct rsvd_bits_validate *rsvd_check,
3740 int maxphyaddr, bool execonly)
25d92081 3741{
951f9fd7 3742 u64 bad_mt_xwr;
25d92081 3743
a0a64f50 3744 rsvd_check->rsvd_bits_mask[0][3] =
25d92081 3745 rsvd_bits(maxphyaddr, 51) | rsvd_bits(3, 7);
a0a64f50 3746 rsvd_check->rsvd_bits_mask[0][2] =
25d92081 3747 rsvd_bits(maxphyaddr, 51) | rsvd_bits(3, 6);
a0a64f50 3748 rsvd_check->rsvd_bits_mask[0][1] =
25d92081 3749 rsvd_bits(maxphyaddr, 51) | rsvd_bits(3, 6);
a0a64f50 3750 rsvd_check->rsvd_bits_mask[0][0] = rsvd_bits(maxphyaddr, 51);
25d92081
YZ
3751
3752 /* large page */
a0a64f50
XG
3753 rsvd_check->rsvd_bits_mask[1][3] = rsvd_check->rsvd_bits_mask[0][3];
3754 rsvd_check->rsvd_bits_mask[1][2] =
25d92081 3755 rsvd_bits(maxphyaddr, 51) | rsvd_bits(12, 29);
a0a64f50 3756 rsvd_check->rsvd_bits_mask[1][1] =
25d92081 3757 rsvd_bits(maxphyaddr, 51) | rsvd_bits(12, 20);
a0a64f50 3758 rsvd_check->rsvd_bits_mask[1][0] = rsvd_check->rsvd_bits_mask[0][0];
25d92081 3759
951f9fd7
PB
3760 bad_mt_xwr = 0xFFull << (2 * 8); /* bits 3..5 must not be 2 */
3761 bad_mt_xwr |= 0xFFull << (3 * 8); /* bits 3..5 must not be 3 */
3762 bad_mt_xwr |= 0xFFull << (7 * 8); /* bits 3..5 must not be 7 */
3763 bad_mt_xwr |= REPEAT_BYTE(1ull << 2); /* bits 0..2 must not be 010 */
3764 bad_mt_xwr |= REPEAT_BYTE(1ull << 6); /* bits 0..2 must not be 110 */
3765 if (!execonly) {
3766 /* bits 0..2 must not be 100 unless VMX capabilities allow it */
3767 bad_mt_xwr |= REPEAT_BYTE(1ull << 4);
25d92081 3768 }
951f9fd7 3769 rsvd_check->bad_mt_xwr = bad_mt_xwr;
25d92081
YZ
3770}
3771
81b8eebb
XG
3772static void reset_rsvds_bits_mask_ept(struct kvm_vcpu *vcpu,
3773 struct kvm_mmu *context, bool execonly)
3774{
3775 __reset_rsvds_bits_mask_ept(&context->guest_rsvd_check,
3776 cpuid_maxphyaddr(vcpu), execonly);
3777}
3778
c258b62b
XG
3779/*
3780 * the page table on host is the shadow page table for the page
3781 * table in guest or amd nested guest, its mmu features completely
3782 * follow the features in guest.
3783 */
3784void
3785reset_shadow_zero_bits_mask(struct kvm_vcpu *vcpu, struct kvm_mmu *context)
3786{
6fec2144
PB
3787 /*
3788 * Passing "true" to the last argument is okay; it adds a check
3789 * on bit 8 of the SPTEs which KVM doesn't use anyway.
3790 */
c258b62b
XG
3791 __reset_rsvds_bits_mask(vcpu, &context->shadow_zero_check,
3792 boot_cpu_data.x86_phys_bits,
3793 context->shadow_root_level, context->nx,
6fec2144
PB
3794 guest_cpuid_has_gbpages(vcpu), is_pse(vcpu),
3795 true);
c258b62b
XG
3796}
3797EXPORT_SYMBOL_GPL(reset_shadow_zero_bits_mask);
3798
6fec2144
PB
3799static inline bool boot_cpu_is_amd(void)
3800{
3801 WARN_ON_ONCE(!tdp_enabled);
3802 return shadow_x_mask == 0;
3803}
3804
c258b62b
XG
3805/*
3806 * the direct page table on host, use as much mmu features as
3807 * possible, however, kvm currently does not do execution-protection.
3808 */
3809static void
3810reset_tdp_shadow_zero_bits_mask(struct kvm_vcpu *vcpu,
3811 struct kvm_mmu *context)
3812{
6fec2144 3813 if (boot_cpu_is_amd())
c258b62b
XG
3814 __reset_rsvds_bits_mask(vcpu, &context->shadow_zero_check,
3815 boot_cpu_data.x86_phys_bits,
3816 context->shadow_root_level, false,
6fec2144 3817 cpu_has_gbpages, true, true);
c258b62b
XG
3818 else
3819 __reset_rsvds_bits_mask_ept(&context->shadow_zero_check,
3820 boot_cpu_data.x86_phys_bits,
3821 false);
3822
3823}
3824
3825/*
3826 * as the comments in reset_shadow_zero_bits_mask() except it
3827 * is the shadow page table for intel nested guest.
3828 */
3829static void
3830reset_ept_shadow_zero_bits_mask(struct kvm_vcpu *vcpu,
3831 struct kvm_mmu *context, bool execonly)
3832{
3833 __reset_rsvds_bits_mask_ept(&context->shadow_zero_check,
3834 boot_cpu_data.x86_phys_bits, execonly);
3835}
3836
edc90b7d
XG
3837static void update_permission_bitmask(struct kvm_vcpu *vcpu,
3838 struct kvm_mmu *mmu, bool ept)
97d64b78
AK
3839{
3840 unsigned bit, byte, pfec;
3841 u8 map;
66386ade 3842 bool fault, x, w, u, wf, uf, ff, smapf, cr4_smap, cr4_smep, smap = 0;
97d64b78 3843
66386ade 3844 cr4_smep = kvm_read_cr4_bits(vcpu, X86_CR4_SMEP);
97ec8c06 3845 cr4_smap = kvm_read_cr4_bits(vcpu, X86_CR4_SMAP);
97d64b78
AK
3846 for (byte = 0; byte < ARRAY_SIZE(mmu->permissions); ++byte) {
3847 pfec = byte << 1;
3848 map = 0;
3849 wf = pfec & PFERR_WRITE_MASK;
3850 uf = pfec & PFERR_USER_MASK;
3851 ff = pfec & PFERR_FETCH_MASK;
97ec8c06
FW
3852 /*
3853 * PFERR_RSVD_MASK bit is set in PFEC if the access is not
3854 * subject to SMAP restrictions, and cleared otherwise. The
3855 * bit is only meaningful if the SMAP bit is set in CR4.
3856 */
3857 smapf = !(pfec & PFERR_RSVD_MASK);
97d64b78
AK
3858 for (bit = 0; bit < 8; ++bit) {
3859 x = bit & ACC_EXEC_MASK;
3860 w = bit & ACC_WRITE_MASK;
3861 u = bit & ACC_USER_MASK;
3862
25d92081
YZ
3863 if (!ept) {
3864 /* Not really needed: !nx will cause pte.nx to fault */
3865 x |= !mmu->nx;
3866 /* Allow supervisor writes if !cr0.wp */
3867 w |= !is_write_protection(vcpu) && !uf;
3868 /* Disallow supervisor fetches of user code if cr4.smep */
66386ade 3869 x &= !(cr4_smep && u && !uf);
97ec8c06
FW
3870
3871 /*
3872 * SMAP:kernel-mode data accesses from user-mode
3873 * mappings should fault. A fault is considered
3874 * as a SMAP violation if all of the following
3875 * conditions are ture:
3876 * - X86_CR4_SMAP is set in CR4
3877 * - An user page is accessed
3878 * - Page fault in kernel mode
3879 * - if CPL = 3 or X86_EFLAGS_AC is clear
3880 *
3881 * Here, we cover the first three conditions.
3882 * The fourth is computed dynamically in
3883 * permission_fault() and is in smapf.
3884 *
3885 * Also, SMAP does not affect instruction
3886 * fetches, add the !ff check here to make it
3887 * clearer.
3888 */
3889 smap = cr4_smap && u && !uf && !ff;
25d92081
YZ
3890 } else
3891 /* Not really needed: no U/S accesses on ept */
3892 u = 1;
97d64b78 3893
97ec8c06
FW
3894 fault = (ff && !x) || (uf && !u) || (wf && !w) ||
3895 (smapf && smap);
97d64b78
AK
3896 map |= fault << bit;
3897 }
3898 mmu->permissions[byte] = map;
3899 }
3900}
3901
6fd01b71
AK
3902static void update_last_pte_bitmap(struct kvm_vcpu *vcpu, struct kvm_mmu *mmu)
3903{
3904 u8 map;
3905 unsigned level, root_level = mmu->root_level;
3906 const unsigned ps_set_index = 1 << 2; /* bit 2 of index: ps */
3907
3908 if (root_level == PT32E_ROOT_LEVEL)
3909 --root_level;
3910 /* PT_PAGE_TABLE_LEVEL always terminates */
3911 map = 1 | (1 << ps_set_index);
3912 for (level = PT_DIRECTORY_LEVEL; level <= root_level; ++level) {
3913 if (level <= PT_PDPE_LEVEL
3914 && (mmu->root_level >= PT32E_ROOT_LEVEL || is_pse(vcpu)))
3915 map |= 1 << (ps_set_index | (level - 1));
3916 }
3917 mmu->last_pte_bitmap = map;
3918}
3919
8a3c1a33
PB
3920static void paging64_init_context_common(struct kvm_vcpu *vcpu,
3921 struct kvm_mmu *context,
3922 int level)
6aa8b732 3923{
2d48a985 3924 context->nx = is_nx(vcpu);
4d6931c3 3925 context->root_level = level;
2d48a985 3926
4d6931c3 3927 reset_rsvds_bits_mask(vcpu, context);
25d92081 3928 update_permission_bitmask(vcpu, context, false);
6fd01b71 3929 update_last_pte_bitmap(vcpu, context);
6aa8b732 3930
fa4a2c08 3931 MMU_WARN_ON(!is_pae(vcpu));
6aa8b732 3932 context->page_fault = paging64_page_fault;
6aa8b732 3933 context->gva_to_gpa = paging64_gva_to_gpa;
e8bc217a 3934 context->sync_page = paging64_sync_page;
a7052897 3935 context->invlpg = paging64_invlpg;
0f53b5b1 3936 context->update_pte = paging64_update_pte;
17ac10ad 3937 context->shadow_root_level = level;
17c3ba9d 3938 context->root_hpa = INVALID_PAGE;
c5a78f2b 3939 context->direct_map = false;
6aa8b732
AK
3940}
3941
8a3c1a33
PB
3942static void paging64_init_context(struct kvm_vcpu *vcpu,
3943 struct kvm_mmu *context)
17ac10ad 3944{
8a3c1a33 3945 paging64_init_context_common(vcpu, context, PT64_ROOT_LEVEL);
17ac10ad
AK
3946}
3947
8a3c1a33
PB
3948static void paging32_init_context(struct kvm_vcpu *vcpu,
3949 struct kvm_mmu *context)
6aa8b732 3950{
2d48a985 3951 context->nx = false;
4d6931c3 3952 context->root_level = PT32_ROOT_LEVEL;
2d48a985 3953
4d6931c3 3954 reset_rsvds_bits_mask(vcpu, context);
25d92081 3955 update_permission_bitmask(vcpu, context, false);
6fd01b71 3956 update_last_pte_bitmap(vcpu, context);
6aa8b732 3957
6aa8b732 3958 context->page_fault = paging32_page_fault;
6aa8b732 3959 context->gva_to_gpa = paging32_gva_to_gpa;
e8bc217a 3960 context->sync_page = paging32_sync_page;
a7052897 3961 context->invlpg = paging32_invlpg;
0f53b5b1 3962 context->update_pte = paging32_update_pte;
6aa8b732 3963 context->shadow_root_level = PT32E_ROOT_LEVEL;
17c3ba9d 3964 context->root_hpa = INVALID_PAGE;
c5a78f2b 3965 context->direct_map = false;
6aa8b732
AK
3966}
3967
8a3c1a33
PB
3968static void paging32E_init_context(struct kvm_vcpu *vcpu,
3969 struct kvm_mmu *context)
6aa8b732 3970{
8a3c1a33 3971 paging64_init_context_common(vcpu, context, PT32E_ROOT_LEVEL);
6aa8b732
AK
3972}
3973
8a3c1a33 3974static void init_kvm_tdp_mmu(struct kvm_vcpu *vcpu)
fb72d167 3975{
ad896af0 3976 struct kvm_mmu *context = &vcpu->arch.mmu;
fb72d167 3977
c445f8ef 3978 context->base_role.word = 0;
699023e2 3979 context->base_role.smm = is_smm(vcpu);
fb72d167 3980 context->page_fault = tdp_page_fault;
e8bc217a 3981 context->sync_page = nonpaging_sync_page;
a7052897 3982 context->invlpg = nonpaging_invlpg;
0f53b5b1 3983 context->update_pte = nonpaging_update_pte;
67253af5 3984 context->shadow_root_level = kvm_x86_ops->get_tdp_level();
fb72d167 3985 context->root_hpa = INVALID_PAGE;
c5a78f2b 3986 context->direct_map = true;
1c97f0a0 3987 context->set_cr3 = kvm_x86_ops->set_tdp_cr3;
5777ed34 3988 context->get_cr3 = get_cr3;
e4e517b4 3989 context->get_pdptr = kvm_pdptr_read;
cb659db8 3990 context->inject_page_fault = kvm_inject_page_fault;
fb72d167
JR
3991
3992 if (!is_paging(vcpu)) {
2d48a985 3993 context->nx = false;
fb72d167
JR
3994 context->gva_to_gpa = nonpaging_gva_to_gpa;
3995 context->root_level = 0;
3996 } else if (is_long_mode(vcpu)) {
2d48a985 3997 context->nx = is_nx(vcpu);
fb72d167 3998 context->root_level = PT64_ROOT_LEVEL;
4d6931c3
DB
3999 reset_rsvds_bits_mask(vcpu, context);
4000 context->gva_to_gpa = paging64_gva_to_gpa;
fb72d167 4001 } else if (is_pae(vcpu)) {
2d48a985 4002 context->nx = is_nx(vcpu);
fb72d167 4003 context->root_level = PT32E_ROOT_LEVEL;
4d6931c3
DB
4004 reset_rsvds_bits_mask(vcpu, context);
4005 context->gva_to_gpa = paging64_gva_to_gpa;
fb72d167 4006 } else {
2d48a985 4007 context->nx = false;
fb72d167 4008 context->root_level = PT32_ROOT_LEVEL;
4d6931c3
DB
4009 reset_rsvds_bits_mask(vcpu, context);
4010 context->gva_to_gpa = paging32_gva_to_gpa;
fb72d167
JR
4011 }
4012
25d92081 4013 update_permission_bitmask(vcpu, context, false);
6fd01b71 4014 update_last_pte_bitmap(vcpu, context);
c258b62b 4015 reset_tdp_shadow_zero_bits_mask(vcpu, context);
fb72d167
JR
4016}
4017
ad896af0 4018void kvm_init_shadow_mmu(struct kvm_vcpu *vcpu)
6aa8b732 4019{
411c588d 4020 bool smep = kvm_read_cr4_bits(vcpu, X86_CR4_SMEP);
edc90b7d 4021 bool smap = kvm_read_cr4_bits(vcpu, X86_CR4_SMAP);
ad896af0
PB
4022 struct kvm_mmu *context = &vcpu->arch.mmu;
4023
fa4a2c08 4024 MMU_WARN_ON(VALID_PAGE(context->root_hpa));
6aa8b732
AK
4025
4026 if (!is_paging(vcpu))
8a3c1a33 4027 nonpaging_init_context(vcpu, context);
a9058ecd 4028 else if (is_long_mode(vcpu))
8a3c1a33 4029 paging64_init_context(vcpu, context);
6aa8b732 4030 else if (is_pae(vcpu))
8a3c1a33 4031 paging32E_init_context(vcpu, context);
6aa8b732 4032 else
8a3c1a33 4033 paging32_init_context(vcpu, context);
a770f6f2 4034
ad896af0
PB
4035 context->base_role.nxe = is_nx(vcpu);
4036 context->base_role.cr4_pae = !!is_pae(vcpu);
4037 context->base_role.cr0_wp = is_write_protection(vcpu);
4038 context->base_role.smep_andnot_wp
411c588d 4039 = smep && !is_write_protection(vcpu);
edc90b7d
XG
4040 context->base_role.smap_andnot_wp
4041 = smap && !is_write_protection(vcpu);
699023e2 4042 context->base_role.smm = is_smm(vcpu);
c258b62b 4043 reset_shadow_zero_bits_mask(vcpu, context);
52fde8df
JR
4044}
4045EXPORT_SYMBOL_GPL(kvm_init_shadow_mmu);
4046
ad896af0 4047void kvm_init_shadow_ept_mmu(struct kvm_vcpu *vcpu, bool execonly)
155a97a3 4048{
ad896af0
PB
4049 struct kvm_mmu *context = &vcpu->arch.mmu;
4050
fa4a2c08 4051 MMU_WARN_ON(VALID_PAGE(context->root_hpa));
155a97a3
NHE
4052
4053 context->shadow_root_level = kvm_x86_ops->get_tdp_level();
4054
4055 context->nx = true;
155a97a3
NHE
4056 context->page_fault = ept_page_fault;
4057 context->gva_to_gpa = ept_gva_to_gpa;
4058 context->sync_page = ept_sync_page;
4059 context->invlpg = ept_invlpg;
4060 context->update_pte = ept_update_pte;
155a97a3
NHE
4061 context->root_level = context->shadow_root_level;
4062 context->root_hpa = INVALID_PAGE;
4063 context->direct_map = false;
4064
4065 update_permission_bitmask(vcpu, context, true);
4066 reset_rsvds_bits_mask_ept(vcpu, context, execonly);
c258b62b 4067 reset_ept_shadow_zero_bits_mask(vcpu, context, execonly);
155a97a3
NHE
4068}
4069EXPORT_SYMBOL_GPL(kvm_init_shadow_ept_mmu);
4070
8a3c1a33 4071static void init_kvm_softmmu(struct kvm_vcpu *vcpu)
52fde8df 4072{
ad896af0
PB
4073 struct kvm_mmu *context = &vcpu->arch.mmu;
4074
4075 kvm_init_shadow_mmu(vcpu);
4076 context->set_cr3 = kvm_x86_ops->set_cr3;
4077 context->get_cr3 = get_cr3;
4078 context->get_pdptr = kvm_pdptr_read;
4079 context->inject_page_fault = kvm_inject_page_fault;
6aa8b732
AK
4080}
4081
8a3c1a33 4082static void init_kvm_nested_mmu(struct kvm_vcpu *vcpu)
02f59dc9
JR
4083{
4084 struct kvm_mmu *g_context = &vcpu->arch.nested_mmu;
4085
4086 g_context->get_cr3 = get_cr3;
e4e517b4 4087 g_context->get_pdptr = kvm_pdptr_read;
02f59dc9
JR
4088 g_context->inject_page_fault = kvm_inject_page_fault;
4089
4090 /*
0af2593b
DM
4091 * Note that arch.mmu.gva_to_gpa translates l2_gpa to l1_gpa using
4092 * L1's nested page tables (e.g. EPT12). The nested translation
4093 * of l2_gva to l1_gpa is done by arch.nested_mmu.gva_to_gpa using
4094 * L2's page tables as the first level of translation and L1's
4095 * nested page tables as the second level of translation. Basically
4096 * the gva_to_gpa functions between mmu and nested_mmu are swapped.
02f59dc9
JR
4097 */
4098 if (!is_paging(vcpu)) {
2d48a985 4099 g_context->nx = false;
02f59dc9
JR
4100 g_context->root_level = 0;
4101 g_context->gva_to_gpa = nonpaging_gva_to_gpa_nested;
4102 } else if (is_long_mode(vcpu)) {
2d48a985 4103 g_context->nx = is_nx(vcpu);
02f59dc9 4104 g_context->root_level = PT64_ROOT_LEVEL;
4d6931c3 4105 reset_rsvds_bits_mask(vcpu, g_context);
02f59dc9
JR
4106 g_context->gva_to_gpa = paging64_gva_to_gpa_nested;
4107 } else if (is_pae(vcpu)) {
2d48a985 4108 g_context->nx = is_nx(vcpu);
02f59dc9 4109 g_context->root_level = PT32E_ROOT_LEVEL;
4d6931c3 4110 reset_rsvds_bits_mask(vcpu, g_context);
02f59dc9
JR
4111 g_context->gva_to_gpa = paging64_gva_to_gpa_nested;
4112 } else {
2d48a985 4113 g_context->nx = false;
02f59dc9 4114 g_context->root_level = PT32_ROOT_LEVEL;
4d6931c3 4115 reset_rsvds_bits_mask(vcpu, g_context);
02f59dc9
JR
4116 g_context->gva_to_gpa = paging32_gva_to_gpa_nested;
4117 }
4118
25d92081 4119 update_permission_bitmask(vcpu, g_context, false);
6fd01b71 4120 update_last_pte_bitmap(vcpu, g_context);
02f59dc9
JR
4121}
4122
8a3c1a33 4123static void init_kvm_mmu(struct kvm_vcpu *vcpu)
fb72d167 4124{
02f59dc9 4125 if (mmu_is_nested(vcpu))
e0c6db3e 4126 init_kvm_nested_mmu(vcpu);
02f59dc9 4127 else if (tdp_enabled)
e0c6db3e 4128 init_kvm_tdp_mmu(vcpu);
fb72d167 4129 else
e0c6db3e 4130 init_kvm_softmmu(vcpu);
fb72d167
JR
4131}
4132
8a3c1a33 4133void kvm_mmu_reset_context(struct kvm_vcpu *vcpu)
6aa8b732 4134{
95f93af4 4135 kvm_mmu_unload(vcpu);
8a3c1a33 4136 init_kvm_mmu(vcpu);
17c3ba9d 4137}
8668a3c4 4138EXPORT_SYMBOL_GPL(kvm_mmu_reset_context);
17c3ba9d
AK
4139
4140int kvm_mmu_load(struct kvm_vcpu *vcpu)
6aa8b732 4141{
714b93da
AK
4142 int r;
4143
e2dec939 4144 r = mmu_topup_memory_caches(vcpu);
17c3ba9d
AK
4145 if (r)
4146 goto out;
8986ecc0 4147 r = mmu_alloc_roots(vcpu);
e2858b4a 4148 kvm_mmu_sync_roots(vcpu);
8986ecc0
MT
4149 if (r)
4150 goto out;
3662cb1c 4151 /* set_cr3() should ensure TLB has been flushed */
f43addd4 4152 vcpu->arch.mmu.set_cr3(vcpu, vcpu->arch.mmu.root_hpa);
714b93da
AK
4153out:
4154 return r;
6aa8b732 4155}
17c3ba9d
AK
4156EXPORT_SYMBOL_GPL(kvm_mmu_load);
4157
4158void kvm_mmu_unload(struct kvm_vcpu *vcpu)
4159{
4160 mmu_free_roots(vcpu);
95f93af4 4161 WARN_ON(VALID_PAGE(vcpu->arch.mmu.root_hpa));
17c3ba9d 4162}
4b16184c 4163EXPORT_SYMBOL_GPL(kvm_mmu_unload);
6aa8b732 4164
0028425f 4165static void mmu_pte_write_new_pte(struct kvm_vcpu *vcpu,
7c562522
XG
4166 struct kvm_mmu_page *sp, u64 *spte,
4167 const void *new)
0028425f 4168{
30945387 4169 if (sp->role.level != PT_PAGE_TABLE_LEVEL) {
7e4e4056
JR
4170 ++vcpu->kvm->stat.mmu_pde_zapped;
4171 return;
30945387 4172 }
0028425f 4173
4cee5764 4174 ++vcpu->kvm->stat.mmu_pte_updated;
7c562522 4175 vcpu->arch.mmu.update_pte(vcpu, sp, spte, new);
0028425f
AK
4176}
4177
79539cec
AK
4178static bool need_remote_flush(u64 old, u64 new)
4179{
4180 if (!is_shadow_present_pte(old))
4181 return false;
4182 if (!is_shadow_present_pte(new))
4183 return true;
4184 if ((old ^ new) & PT64_BASE_ADDR_MASK)
4185 return true;
53166229
GN
4186 old ^= shadow_nx_mask;
4187 new ^= shadow_nx_mask;
79539cec
AK
4188 return (old & ~new & PT64_PERM_MASK) != 0;
4189}
4190
b8c67b7a
PB
4191static void kvm_mmu_flush_or_zap(struct kvm_vcpu *vcpu,
4192 struct list_head *invalid_list,
4193 bool remote_flush, bool local_flush)
79539cec 4194{
b8c67b7a
PB
4195 if (!list_empty(invalid_list)) {
4196 kvm_mmu_commit_zap_page(vcpu->kvm, invalid_list);
0671a8e7 4197 return;
b8c67b7a 4198 }
0671a8e7
XG
4199
4200 if (remote_flush)
79539cec 4201 kvm_flush_remote_tlbs(vcpu->kvm);
0671a8e7 4202 else if (local_flush)
77c3913b 4203 kvm_make_request(KVM_REQ_TLB_FLUSH, vcpu);
79539cec
AK
4204}
4205
889e5cbc
XG
4206static u64 mmu_pte_write_fetch_gpte(struct kvm_vcpu *vcpu, gpa_t *gpa,
4207 const u8 *new, int *bytes)
da4a00f0 4208{
889e5cbc
XG
4209 u64 gentry;
4210 int r;
72016f3a 4211
72016f3a
AK
4212 /*
4213 * Assume that the pte write on a page table of the same type
49b26e26
XG
4214 * as the current vcpu paging mode since we update the sptes only
4215 * when they have the same mode.
72016f3a 4216 */
889e5cbc 4217 if (is_pae(vcpu) && *bytes == 4) {
72016f3a 4218 /* Handle a 32-bit guest writing two halves of a 64-bit gpte */
889e5cbc
XG
4219 *gpa &= ~(gpa_t)7;
4220 *bytes = 8;
54bf36aa 4221 r = kvm_vcpu_read_guest(vcpu, *gpa, &gentry, 8);
72016f3a
AK
4222 if (r)
4223 gentry = 0;
08e850c6
AK
4224 new = (const u8 *)&gentry;
4225 }
4226
889e5cbc 4227 switch (*bytes) {
08e850c6
AK
4228 case 4:
4229 gentry = *(const u32 *)new;
4230 break;
4231 case 8:
4232 gentry = *(const u64 *)new;
4233 break;
4234 default:
4235 gentry = 0;
4236 break;
72016f3a
AK
4237 }
4238
889e5cbc
XG
4239 return gentry;
4240}
4241
4242/*
4243 * If we're seeing too many writes to a page, it may no longer be a page table,
4244 * or we may be forking, in which case it is better to unmap the page.
4245 */
a138fe75 4246static bool detect_write_flooding(struct kvm_mmu_page *sp)
889e5cbc 4247{
a30f47cb
XG
4248 /*
4249 * Skip write-flooding detected for the sp whose level is 1, because
4250 * it can become unsync, then the guest page is not write-protected.
4251 */
f71fa31f 4252 if (sp->role.level == PT_PAGE_TABLE_LEVEL)
a30f47cb 4253 return false;
3246af0e 4254
e5691a81
XG
4255 atomic_inc(&sp->write_flooding_count);
4256 return atomic_read(&sp->write_flooding_count) >= 3;
889e5cbc
XG
4257}
4258
4259/*
4260 * Misaligned accesses are too much trouble to fix up; also, they usually
4261 * indicate a page is not used as a page table.
4262 */
4263static bool detect_write_misaligned(struct kvm_mmu_page *sp, gpa_t gpa,
4264 int bytes)
4265{
4266 unsigned offset, pte_size, misaligned;
4267
4268 pgprintk("misaligned: gpa %llx bytes %d role %x\n",
4269 gpa, bytes, sp->role.word);
4270
4271 offset = offset_in_page(gpa);
4272 pte_size = sp->role.cr4_pae ? 8 : 4;
5d9ca30e
XG
4273
4274 /*
4275 * Sometimes, the OS only writes the last one bytes to update status
4276 * bits, for example, in linux, andb instruction is used in clear_bit().
4277 */
4278 if (!(offset & (pte_size - 1)) && bytes == 1)
4279 return false;
4280
889e5cbc
XG
4281 misaligned = (offset ^ (offset + bytes - 1)) & ~(pte_size - 1);
4282 misaligned |= bytes < 4;
4283
4284 return misaligned;
4285}
4286
4287static u64 *get_written_sptes(struct kvm_mmu_page *sp, gpa_t gpa, int *nspte)
4288{
4289 unsigned page_offset, quadrant;
4290 u64 *spte;
4291 int level;
4292
4293 page_offset = offset_in_page(gpa);
4294 level = sp->role.level;
4295 *nspte = 1;
4296 if (!sp->role.cr4_pae) {
4297 page_offset <<= 1; /* 32->64 */
4298 /*
4299 * A 32-bit pde maps 4MB while the shadow pdes map
4300 * only 2MB. So we need to double the offset again
4301 * and zap two pdes instead of one.
4302 */
4303 if (level == PT32_ROOT_LEVEL) {
4304 page_offset &= ~7; /* kill rounding error */
4305 page_offset <<= 1;
4306 *nspte = 2;
4307 }
4308 quadrant = page_offset >> PAGE_SHIFT;
4309 page_offset &= ~PAGE_MASK;
4310 if (quadrant != sp->role.quadrant)
4311 return NULL;
4312 }
4313
4314 spte = &sp->spt[page_offset / sizeof(*spte)];
4315 return spte;
4316}
4317
13d268ca
XG
4318static void kvm_mmu_pte_write(struct kvm_vcpu *vcpu, gpa_t gpa,
4319 const u8 *new, int bytes)
889e5cbc
XG
4320{
4321 gfn_t gfn = gpa >> PAGE_SHIFT;
889e5cbc 4322 struct kvm_mmu_page *sp;
889e5cbc
XG
4323 LIST_HEAD(invalid_list);
4324 u64 entry, gentry, *spte;
4325 int npte;
b8c67b7a 4326 bool remote_flush, local_flush;
4141259b
AM
4327 union kvm_mmu_page_role mask = { };
4328
4329 mask.cr0_wp = 1;
4330 mask.cr4_pae = 1;
4331 mask.nxe = 1;
4332 mask.smep_andnot_wp = 1;
4333 mask.smap_andnot_wp = 1;
699023e2 4334 mask.smm = 1;
889e5cbc
XG
4335
4336 /*
4337 * If we don't have indirect shadow pages, it means no page is
4338 * write-protected, so we can exit simply.
4339 */
4340 if (!ACCESS_ONCE(vcpu->kvm->arch.indirect_shadow_pages))
4341 return;
4342
b8c67b7a 4343 remote_flush = local_flush = false;
889e5cbc
XG
4344
4345 pgprintk("%s: gpa %llx bytes %d\n", __func__, gpa, bytes);
4346
4347 gentry = mmu_pte_write_fetch_gpte(vcpu, &gpa, new, &bytes);
4348
4349 /*
4350 * No need to care whether allocation memory is successful
4351 * or not since pte prefetch is skiped if it does not have
4352 * enough objects in the cache.
4353 */
4354 mmu_topup_memory_caches(vcpu);
4355
4356 spin_lock(&vcpu->kvm->mmu_lock);
4357 ++vcpu->kvm->stat.mmu_pte_write;
0375f7fa 4358 kvm_mmu_audit(vcpu, AUDIT_PRE_PTE_WRITE);
889e5cbc 4359
b67bfe0d 4360 for_each_gfn_indirect_valid_sp(vcpu->kvm, sp, gfn) {
a30f47cb 4361 if (detect_write_misaligned(sp, gpa, bytes) ||
a138fe75 4362 detect_write_flooding(sp)) {
b8c67b7a 4363 kvm_mmu_prepare_zap_page(vcpu->kvm, sp, &invalid_list);
4cee5764 4364 ++vcpu->kvm->stat.mmu_flooded;
0e7bc4b9
AK
4365 continue;
4366 }
889e5cbc
XG
4367
4368 spte = get_written_sptes(sp, gpa, &npte);
4369 if (!spte)
4370 continue;
4371
0671a8e7 4372 local_flush = true;
ac1b714e 4373 while (npte--) {
79539cec 4374 entry = *spte;
38e3b2b2 4375 mmu_page_zap_pte(vcpu->kvm, sp, spte);
fa1de2bf
XG
4376 if (gentry &&
4377 !((sp->role.word ^ vcpu->arch.mmu.base_role.word)
f759e2b4 4378 & mask.word) && rmap_can_add(vcpu))
7c562522 4379 mmu_pte_write_new_pte(vcpu, sp, spte, &gentry);
9bb4f6b1 4380 if (need_remote_flush(entry, *spte))
0671a8e7 4381 remote_flush = true;
ac1b714e 4382 ++spte;
9b7a0325 4383 }
9b7a0325 4384 }
b8c67b7a 4385 kvm_mmu_flush_or_zap(vcpu, &invalid_list, remote_flush, local_flush);
0375f7fa 4386 kvm_mmu_audit(vcpu, AUDIT_POST_PTE_WRITE);
aaee2c94 4387 spin_unlock(&vcpu->kvm->mmu_lock);
da4a00f0
AK
4388}
4389
a436036b
AK
4390int kvm_mmu_unprotect_page_virt(struct kvm_vcpu *vcpu, gva_t gva)
4391{
10589a46
MT
4392 gpa_t gpa;
4393 int r;
a436036b 4394
c5a78f2b 4395 if (vcpu->arch.mmu.direct_map)
60f24784
AK
4396 return 0;
4397
1871c602 4398 gpa = kvm_mmu_gva_to_gpa_read(vcpu, gva, NULL);
10589a46 4399
10589a46 4400 r = kvm_mmu_unprotect_page(vcpu->kvm, gpa >> PAGE_SHIFT);
1cb3f3ae 4401
10589a46 4402 return r;
a436036b 4403}
577bdc49 4404EXPORT_SYMBOL_GPL(kvm_mmu_unprotect_page_virt);
a436036b 4405
81f4f76b 4406static void make_mmu_pages_available(struct kvm_vcpu *vcpu)
ebeace86 4407{
d98ba053 4408 LIST_HEAD(invalid_list);
103ad25a 4409
81f4f76b
TY
4410 if (likely(kvm_mmu_available_pages(vcpu->kvm) >= KVM_MIN_FREE_MMU_PAGES))
4411 return;
4412
5da59607
TY
4413 while (kvm_mmu_available_pages(vcpu->kvm) < KVM_REFILL_PAGES) {
4414 if (!prepare_zap_oldest_mmu_page(vcpu->kvm, &invalid_list))
4415 break;
ebeace86 4416
4cee5764 4417 ++vcpu->kvm->stat.mmu_recycled;
ebeace86 4418 }
aa6bd187 4419 kvm_mmu_commit_zap_page(vcpu->kvm, &invalid_list);
ebeace86 4420}
ebeace86 4421
dc25e89e
AP
4422int kvm_mmu_page_fault(struct kvm_vcpu *vcpu, gva_t cr2, u32 error_code,
4423 void *insn, int insn_len)
3067714c 4424{
1cb3f3ae 4425 int r, emulation_type = EMULTYPE_RETRY;
3067714c 4426 enum emulation_result er;
ded58749 4427 bool direct = vcpu->arch.mmu.direct_map || mmu_is_nested(vcpu);
3067714c 4428
e9ee956e
TY
4429 if (unlikely(error_code & PFERR_RSVD_MASK)) {
4430 r = handle_mmio_page_fault(vcpu, cr2, direct);
4431 if (r == RET_MMIO_PF_EMULATE) {
4432 emulation_type = 0;
4433 goto emulate;
4434 }
4435 if (r == RET_MMIO_PF_RETRY)
4436 return 1;
4437 if (r < 0)
4438 return r;
4439 }
4440
56028d08 4441 r = vcpu->arch.mmu.page_fault(vcpu, cr2, error_code, false);
3067714c 4442 if (r < 0)
e9ee956e
TY
4443 return r;
4444 if (!r)
4445 return 1;
3067714c 4446
ded58749 4447 if (mmio_info_in_cache(vcpu, cr2, direct))
1cb3f3ae 4448 emulation_type = 0;
e9ee956e 4449emulate:
1cb3f3ae 4450 er = x86_emulate_instruction(vcpu, cr2, emulation_type, insn, insn_len);
3067714c
AK
4451
4452 switch (er) {
4453 case EMULATE_DONE:
4454 return 1;
ac0a48c3 4455 case EMULATE_USER_EXIT:
3067714c 4456 ++vcpu->stat.mmio_exits;
6d77dbfc 4457 /* fall through */
3067714c 4458 case EMULATE_FAIL:
3f5d18a9 4459 return 0;
3067714c
AK
4460 default:
4461 BUG();
4462 }
3067714c
AK
4463}
4464EXPORT_SYMBOL_GPL(kvm_mmu_page_fault);
4465
a7052897
MT
4466void kvm_mmu_invlpg(struct kvm_vcpu *vcpu, gva_t gva)
4467{
a7052897 4468 vcpu->arch.mmu.invlpg(vcpu, gva);
77c3913b 4469 kvm_make_request(KVM_REQ_TLB_FLUSH, vcpu);
a7052897
MT
4470 ++vcpu->stat.invlpg;
4471}
4472EXPORT_SYMBOL_GPL(kvm_mmu_invlpg);
4473
18552672
JR
4474void kvm_enable_tdp(void)
4475{
4476 tdp_enabled = true;
4477}
4478EXPORT_SYMBOL_GPL(kvm_enable_tdp);
4479
5f4cb662
JR
4480void kvm_disable_tdp(void)
4481{
4482 tdp_enabled = false;
4483}
4484EXPORT_SYMBOL_GPL(kvm_disable_tdp);
4485
6aa8b732
AK
4486static void free_mmu_pages(struct kvm_vcpu *vcpu)
4487{
ad312c7c 4488 free_page((unsigned long)vcpu->arch.mmu.pae_root);
81407ca5
JR
4489 if (vcpu->arch.mmu.lm_root != NULL)
4490 free_page((unsigned long)vcpu->arch.mmu.lm_root);
6aa8b732
AK
4491}
4492
4493static int alloc_mmu_pages(struct kvm_vcpu *vcpu)
4494{
17ac10ad 4495 struct page *page;
6aa8b732
AK
4496 int i;
4497
17ac10ad
AK
4498 /*
4499 * When emulating 32-bit mode, cr3 is only 32 bits even on x86_64.
4500 * Therefore we need to allocate shadow page tables in the first
4501 * 4GB of memory, which happens to fit the DMA32 zone.
4502 */
4503 page = alloc_page(GFP_KERNEL | __GFP_DMA32);
4504 if (!page)
d7fa6ab2
WY
4505 return -ENOMEM;
4506
ad312c7c 4507 vcpu->arch.mmu.pae_root = page_address(page);
17ac10ad 4508 for (i = 0; i < 4; ++i)
ad312c7c 4509 vcpu->arch.mmu.pae_root[i] = INVALID_PAGE;
17ac10ad 4510
6aa8b732 4511 return 0;
6aa8b732
AK
4512}
4513
8018c27b 4514int kvm_mmu_create(struct kvm_vcpu *vcpu)
6aa8b732 4515{
e459e322
XG
4516 vcpu->arch.walk_mmu = &vcpu->arch.mmu;
4517 vcpu->arch.mmu.root_hpa = INVALID_PAGE;
4518 vcpu->arch.mmu.translate_gpa = translate_gpa;
4519 vcpu->arch.nested_mmu.translate_gpa = translate_nested_gpa;
6aa8b732 4520
8018c27b
IM
4521 return alloc_mmu_pages(vcpu);
4522}
6aa8b732 4523
8a3c1a33 4524void kvm_mmu_setup(struct kvm_vcpu *vcpu)
8018c27b 4525{
fa4a2c08 4526 MMU_WARN_ON(VALID_PAGE(vcpu->arch.mmu.root_hpa));
2c264957 4527
8a3c1a33 4528 init_kvm_mmu(vcpu);
6aa8b732
AK
4529}
4530
13d268ca
XG
4531void kvm_mmu_init_vm(struct kvm *kvm)
4532{
4533 struct kvm_page_track_notifier_node *node = &kvm->arch.mmu_sp_tracker;
4534
4535 node->track_write = kvm_mmu_pte_write;
4536 kvm_page_track_register_notifier(kvm, node);
4537}
4538
4539void kvm_mmu_uninit_vm(struct kvm *kvm)
4540{
4541 struct kvm_page_track_notifier_node *node = &kvm->arch.mmu_sp_tracker;
4542
4543 kvm_page_track_unregister_notifier(kvm, node);
4544}
4545
1bad2b2a 4546/* The return value indicates if tlb flush on all vcpus is needed. */
018aabb5 4547typedef bool (*slot_level_handler) (struct kvm *kvm, struct kvm_rmap_head *rmap_head);
1bad2b2a
XG
4548
4549/* The caller should hold mmu-lock before calling this function. */
4550static bool
4551slot_handle_level_range(struct kvm *kvm, struct kvm_memory_slot *memslot,
4552 slot_level_handler fn, int start_level, int end_level,
4553 gfn_t start_gfn, gfn_t end_gfn, bool lock_flush_tlb)
4554{
4555 struct slot_rmap_walk_iterator iterator;
4556 bool flush = false;
4557
4558 for_each_slot_rmap_range(memslot, start_level, end_level, start_gfn,
4559 end_gfn, &iterator) {
4560 if (iterator.rmap)
4561 flush |= fn(kvm, iterator.rmap);
4562
4563 if (need_resched() || spin_needbreak(&kvm->mmu_lock)) {
4564 if (flush && lock_flush_tlb) {
4565 kvm_flush_remote_tlbs(kvm);
4566 flush = false;
4567 }
4568 cond_resched_lock(&kvm->mmu_lock);
4569 }
4570 }
4571
4572 if (flush && lock_flush_tlb) {
4573 kvm_flush_remote_tlbs(kvm);
4574 flush = false;
4575 }
4576
4577 return flush;
4578}
4579
4580static bool
4581slot_handle_level(struct kvm *kvm, struct kvm_memory_slot *memslot,
4582 slot_level_handler fn, int start_level, int end_level,
4583 bool lock_flush_tlb)
4584{
4585 return slot_handle_level_range(kvm, memslot, fn, start_level,
4586 end_level, memslot->base_gfn,
4587 memslot->base_gfn + memslot->npages - 1,
4588 lock_flush_tlb);
4589}
4590
4591static bool
4592slot_handle_all_level(struct kvm *kvm, struct kvm_memory_slot *memslot,
4593 slot_level_handler fn, bool lock_flush_tlb)
4594{
4595 return slot_handle_level(kvm, memslot, fn, PT_PAGE_TABLE_LEVEL,
4596 PT_MAX_HUGEPAGE_LEVEL, lock_flush_tlb);
4597}
4598
4599static bool
4600slot_handle_large_level(struct kvm *kvm, struct kvm_memory_slot *memslot,
4601 slot_level_handler fn, bool lock_flush_tlb)
4602{
4603 return slot_handle_level(kvm, memslot, fn, PT_PAGE_TABLE_LEVEL + 1,
4604 PT_MAX_HUGEPAGE_LEVEL, lock_flush_tlb);
4605}
4606
4607static bool
4608slot_handle_leaf(struct kvm *kvm, struct kvm_memory_slot *memslot,
4609 slot_level_handler fn, bool lock_flush_tlb)
4610{
4611 return slot_handle_level(kvm, memslot, fn, PT_PAGE_TABLE_LEVEL,
4612 PT_PAGE_TABLE_LEVEL, lock_flush_tlb);
4613}
4614
efdfe536
XG
4615void kvm_zap_gfn_range(struct kvm *kvm, gfn_t gfn_start, gfn_t gfn_end)
4616{
4617 struct kvm_memslots *slots;
4618 struct kvm_memory_slot *memslot;
9da0e4d5 4619 int i;
efdfe536
XG
4620
4621 spin_lock(&kvm->mmu_lock);
9da0e4d5
PB
4622 for (i = 0; i < KVM_ADDRESS_SPACE_NUM; i++) {
4623 slots = __kvm_memslots(kvm, i);
4624 kvm_for_each_memslot(memslot, slots) {
4625 gfn_t start, end;
4626
4627 start = max(gfn_start, memslot->base_gfn);
4628 end = min(gfn_end, memslot->base_gfn + memslot->npages);
4629 if (start >= end)
4630 continue;
efdfe536 4631
9da0e4d5
PB
4632 slot_handle_level_range(kvm, memslot, kvm_zap_rmapp,
4633 PT_PAGE_TABLE_LEVEL, PT_MAX_HUGEPAGE_LEVEL,
4634 start, end - 1, true);
4635 }
efdfe536
XG
4636 }
4637
4638 spin_unlock(&kvm->mmu_lock);
4639}
4640
018aabb5
TY
4641static bool slot_rmap_write_protect(struct kvm *kvm,
4642 struct kvm_rmap_head *rmap_head)
d77aa73c 4643{
018aabb5 4644 return __rmap_write_protect(kvm, rmap_head, false);
d77aa73c
XG
4645}
4646
1c91cad4
KH
4647void kvm_mmu_slot_remove_write_access(struct kvm *kvm,
4648 struct kvm_memory_slot *memslot)
6aa8b732 4649{
d77aa73c 4650 bool flush;
6aa8b732 4651
9d1beefb 4652 spin_lock(&kvm->mmu_lock);
d77aa73c
XG
4653 flush = slot_handle_all_level(kvm, memslot, slot_rmap_write_protect,
4654 false);
9d1beefb 4655 spin_unlock(&kvm->mmu_lock);
198c74f4
XG
4656
4657 /*
4658 * kvm_mmu_slot_remove_write_access() and kvm_vm_ioctl_get_dirty_log()
4659 * which do tlb flush out of mmu-lock should be serialized by
4660 * kvm->slots_lock otherwise tlb flush would be missed.
4661 */
4662 lockdep_assert_held(&kvm->slots_lock);
4663
4664 /*
4665 * We can flush all the TLBs out of the mmu lock without TLB
4666 * corruption since we just change the spte from writable to
4667 * readonly so that we only need to care the case of changing
4668 * spte from present to present (changing the spte from present
4669 * to nonpresent will flush all the TLBs immediately), in other
4670 * words, the only case we care is mmu_spte_update() where we
4671 * haved checked SPTE_HOST_WRITEABLE | SPTE_MMU_WRITEABLE
4672 * instead of PT_WRITABLE_MASK, that means it does not depend
4673 * on PT_WRITABLE_MASK anymore.
4674 */
d91ffee9
KH
4675 if (flush)
4676 kvm_flush_remote_tlbs(kvm);
6aa8b732 4677}
37a7d8b0 4678
3ea3b7fa 4679static bool kvm_mmu_zap_collapsible_spte(struct kvm *kvm,
018aabb5 4680 struct kvm_rmap_head *rmap_head)
3ea3b7fa
WL
4681{
4682 u64 *sptep;
4683 struct rmap_iterator iter;
4684 int need_tlb_flush = 0;
ba049e93 4685 kvm_pfn_t pfn;
3ea3b7fa
WL
4686 struct kvm_mmu_page *sp;
4687
0d536790 4688restart:
018aabb5 4689 for_each_rmap_spte(rmap_head, &iter, sptep) {
3ea3b7fa
WL
4690 sp = page_header(__pa(sptep));
4691 pfn = spte_to_pfn(*sptep);
4692
4693 /*
decf6333
XG
4694 * We cannot do huge page mapping for indirect shadow pages,
4695 * which are found on the last rmap (level = 1) when not using
4696 * tdp; such shadow pages are synced with the page table in
4697 * the guest, and the guest page table is using 4K page size
4698 * mapping if the indirect sp has level = 1.
3ea3b7fa
WL
4699 */
4700 if (sp->role.direct &&
4701 !kvm_is_reserved_pfn(pfn) &&
4702 PageTransCompound(pfn_to_page(pfn))) {
4703 drop_spte(kvm, sptep);
3ea3b7fa 4704 need_tlb_flush = 1;
0d536790
XG
4705 goto restart;
4706 }
3ea3b7fa
WL
4707 }
4708
4709 return need_tlb_flush;
4710}
4711
4712void kvm_mmu_zap_collapsible_sptes(struct kvm *kvm,
f36f3f28 4713 const struct kvm_memory_slot *memslot)
3ea3b7fa 4714{
f36f3f28 4715 /* FIXME: const-ify all uses of struct kvm_memory_slot. */
3ea3b7fa 4716 spin_lock(&kvm->mmu_lock);
f36f3f28
PB
4717 slot_handle_leaf(kvm, (struct kvm_memory_slot *)memslot,
4718 kvm_mmu_zap_collapsible_spte, true);
3ea3b7fa
WL
4719 spin_unlock(&kvm->mmu_lock);
4720}
4721
f4b4b180
KH
4722void kvm_mmu_slot_leaf_clear_dirty(struct kvm *kvm,
4723 struct kvm_memory_slot *memslot)
4724{
d77aa73c 4725 bool flush;
f4b4b180
KH
4726
4727 spin_lock(&kvm->mmu_lock);
d77aa73c 4728 flush = slot_handle_leaf(kvm, memslot, __rmap_clear_dirty, false);
f4b4b180
KH
4729 spin_unlock(&kvm->mmu_lock);
4730
4731 lockdep_assert_held(&kvm->slots_lock);
4732
4733 /*
4734 * It's also safe to flush TLBs out of mmu lock here as currently this
4735 * function is only used for dirty logging, in which case flushing TLB
4736 * out of mmu lock also guarantees no dirty pages will be lost in
4737 * dirty_bitmap.
4738 */
4739 if (flush)
4740 kvm_flush_remote_tlbs(kvm);
4741}
4742EXPORT_SYMBOL_GPL(kvm_mmu_slot_leaf_clear_dirty);
4743
4744void kvm_mmu_slot_largepage_remove_write_access(struct kvm *kvm,
4745 struct kvm_memory_slot *memslot)
4746{
d77aa73c 4747 bool flush;
f4b4b180
KH
4748
4749 spin_lock(&kvm->mmu_lock);
d77aa73c
XG
4750 flush = slot_handle_large_level(kvm, memslot, slot_rmap_write_protect,
4751 false);
f4b4b180
KH
4752 spin_unlock(&kvm->mmu_lock);
4753
4754 /* see kvm_mmu_slot_remove_write_access */
4755 lockdep_assert_held(&kvm->slots_lock);
4756
4757 if (flush)
4758 kvm_flush_remote_tlbs(kvm);
4759}
4760EXPORT_SYMBOL_GPL(kvm_mmu_slot_largepage_remove_write_access);
4761
4762void kvm_mmu_slot_set_dirty(struct kvm *kvm,
4763 struct kvm_memory_slot *memslot)
4764{
d77aa73c 4765 bool flush;
f4b4b180
KH
4766
4767 spin_lock(&kvm->mmu_lock);
d77aa73c 4768 flush = slot_handle_all_level(kvm, memslot, __rmap_set_dirty, false);
f4b4b180
KH
4769 spin_unlock(&kvm->mmu_lock);
4770
4771 lockdep_assert_held(&kvm->slots_lock);
4772
4773 /* see kvm_mmu_slot_leaf_clear_dirty */
4774 if (flush)
4775 kvm_flush_remote_tlbs(kvm);
4776}
4777EXPORT_SYMBOL_GPL(kvm_mmu_slot_set_dirty);
4778
e7d11c7a 4779#define BATCH_ZAP_PAGES 10
5304b8d3
XG
4780static void kvm_zap_obsolete_pages(struct kvm *kvm)
4781{
4782 struct kvm_mmu_page *sp, *node;
e7d11c7a 4783 int batch = 0;
5304b8d3
XG
4784
4785restart:
4786 list_for_each_entry_safe_reverse(sp, node,
4787 &kvm->arch.active_mmu_pages, link) {
e7d11c7a
XG
4788 int ret;
4789
5304b8d3
XG
4790 /*
4791 * No obsolete page exists before new created page since
4792 * active_mmu_pages is the FIFO list.
4793 */
4794 if (!is_obsolete_sp(kvm, sp))
4795 break;
4796
4797 /*
5304b8d3
XG
4798 * Since we are reversely walking the list and the invalid
4799 * list will be moved to the head, skip the invalid page
4800 * can help us to avoid the infinity list walking.
4801 */
4802 if (sp->role.invalid)
4803 continue;
4804
f34d251d
XG
4805 /*
4806 * Need not flush tlb since we only zap the sp with invalid
4807 * generation number.
4808 */
e7d11c7a 4809 if (batch >= BATCH_ZAP_PAGES &&
f34d251d 4810 cond_resched_lock(&kvm->mmu_lock)) {
e7d11c7a 4811 batch = 0;
5304b8d3
XG
4812 goto restart;
4813 }
4814
365c8868
XG
4815 ret = kvm_mmu_prepare_zap_page(kvm, sp,
4816 &kvm->arch.zapped_obsolete_pages);
e7d11c7a
XG
4817 batch += ret;
4818
4819 if (ret)
5304b8d3
XG
4820 goto restart;
4821 }
4822
f34d251d
XG
4823 /*
4824 * Should flush tlb before free page tables since lockless-walking
4825 * may use the pages.
4826 */
365c8868 4827 kvm_mmu_commit_zap_page(kvm, &kvm->arch.zapped_obsolete_pages);
5304b8d3
XG
4828}
4829
4830/*
4831 * Fast invalidate all shadow pages and use lock-break technique
4832 * to zap obsolete pages.
4833 *
4834 * It's required when memslot is being deleted or VM is being
4835 * destroyed, in these cases, we should ensure that KVM MMU does
4836 * not use any resource of the being-deleted slot or all slots
4837 * after calling the function.
4838 */
4839void kvm_mmu_invalidate_zap_all_pages(struct kvm *kvm)
4840{
4841 spin_lock(&kvm->mmu_lock);
35006126 4842 trace_kvm_mmu_invalidate_zap_all_pages(kvm);
5304b8d3
XG
4843 kvm->arch.mmu_valid_gen++;
4844
f34d251d
XG
4845 /*
4846 * Notify all vcpus to reload its shadow page table
4847 * and flush TLB. Then all vcpus will switch to new
4848 * shadow page table with the new mmu_valid_gen.
4849 *
4850 * Note: we should do this under the protection of
4851 * mmu-lock, otherwise, vcpu would purge shadow page
4852 * but miss tlb flush.
4853 */
4854 kvm_reload_remote_mmus(kvm);
4855
5304b8d3
XG
4856 kvm_zap_obsolete_pages(kvm);
4857 spin_unlock(&kvm->mmu_lock);
4858}
4859
365c8868
XG
4860static bool kvm_has_zapped_obsolete_pages(struct kvm *kvm)
4861{
4862 return unlikely(!list_empty_careful(&kvm->arch.zapped_obsolete_pages));
4863}
4864
54bf36aa 4865void kvm_mmu_invalidate_mmio_sptes(struct kvm *kvm, struct kvm_memslots *slots)
f8f55942
XG
4866{
4867 /*
4868 * The very rare case: if the generation-number is round,
4869 * zap all shadow pages.
f8f55942 4870 */
54bf36aa 4871 if (unlikely((slots->generation & MMIO_GEN_MASK) == 0)) {
a629df7e 4872 printk_ratelimited(KERN_DEBUG "kvm: zapping shadow pages for mmio generation wraparound\n");
a8eca9dc 4873 kvm_mmu_invalidate_zap_all_pages(kvm);
7a2e8aaf 4874 }
f8f55942
XG
4875}
4876
70534a73
DC
4877static unsigned long
4878mmu_shrink_scan(struct shrinker *shrink, struct shrink_control *sc)
3ee16c81
IE
4879{
4880 struct kvm *kvm;
1495f230 4881 int nr_to_scan = sc->nr_to_scan;
70534a73 4882 unsigned long freed = 0;
3ee16c81 4883
2f303b74 4884 spin_lock(&kvm_lock);
3ee16c81
IE
4885
4886 list_for_each_entry(kvm, &vm_list, vm_list) {
3d56cbdf 4887 int idx;
d98ba053 4888 LIST_HEAD(invalid_list);
3ee16c81 4889
35f2d16b
TY
4890 /*
4891 * Never scan more than sc->nr_to_scan VM instances.
4892 * Will not hit this condition practically since we do not try
4893 * to shrink more than one VM and it is very unlikely to see
4894 * !n_used_mmu_pages so many times.
4895 */
4896 if (!nr_to_scan--)
4897 break;
19526396
GN
4898 /*
4899 * n_used_mmu_pages is accessed without holding kvm->mmu_lock
4900 * here. We may skip a VM instance errorneosly, but we do not
4901 * want to shrink a VM that only started to populate its MMU
4902 * anyway.
4903 */
365c8868
XG
4904 if (!kvm->arch.n_used_mmu_pages &&
4905 !kvm_has_zapped_obsolete_pages(kvm))
19526396 4906 continue;
19526396 4907
f656ce01 4908 idx = srcu_read_lock(&kvm->srcu);
3ee16c81 4909 spin_lock(&kvm->mmu_lock);
3ee16c81 4910
365c8868
XG
4911 if (kvm_has_zapped_obsolete_pages(kvm)) {
4912 kvm_mmu_commit_zap_page(kvm,
4913 &kvm->arch.zapped_obsolete_pages);
4914 goto unlock;
4915 }
4916
70534a73
DC
4917 if (prepare_zap_oldest_mmu_page(kvm, &invalid_list))
4918 freed++;
d98ba053 4919 kvm_mmu_commit_zap_page(kvm, &invalid_list);
19526396 4920
365c8868 4921unlock:
3ee16c81 4922 spin_unlock(&kvm->mmu_lock);
f656ce01 4923 srcu_read_unlock(&kvm->srcu, idx);
19526396 4924
70534a73
DC
4925 /*
4926 * unfair on small ones
4927 * per-vm shrinkers cry out
4928 * sadness comes quickly
4929 */
19526396
GN
4930 list_move_tail(&kvm->vm_list, &vm_list);
4931 break;
3ee16c81 4932 }
3ee16c81 4933
2f303b74 4934 spin_unlock(&kvm_lock);
70534a73 4935 return freed;
70534a73
DC
4936}
4937
4938static unsigned long
4939mmu_shrink_count(struct shrinker *shrink, struct shrink_control *sc)
4940{
45221ab6 4941 return percpu_counter_read_positive(&kvm_total_used_mmu_pages);
3ee16c81
IE
4942}
4943
4944static struct shrinker mmu_shrinker = {
70534a73
DC
4945 .count_objects = mmu_shrink_count,
4946 .scan_objects = mmu_shrink_scan,
3ee16c81
IE
4947 .seeks = DEFAULT_SEEKS * 10,
4948};
4949
2ddfd20e 4950static void mmu_destroy_caches(void)
b5a33a75 4951{
53c07b18
XG
4952 if (pte_list_desc_cache)
4953 kmem_cache_destroy(pte_list_desc_cache);
d3d25b04
AK
4954 if (mmu_page_header_cache)
4955 kmem_cache_destroy(mmu_page_header_cache);
b5a33a75
AK
4956}
4957
4958int kvm_mmu_module_init(void)
4959{
53c07b18
XG
4960 pte_list_desc_cache = kmem_cache_create("pte_list_desc",
4961 sizeof(struct pte_list_desc),
20c2df83 4962 0, 0, NULL);
53c07b18 4963 if (!pte_list_desc_cache)
b5a33a75
AK
4964 goto nomem;
4965
d3d25b04
AK
4966 mmu_page_header_cache = kmem_cache_create("kvm_mmu_page_header",
4967 sizeof(struct kvm_mmu_page),
20c2df83 4968 0, 0, NULL);
d3d25b04
AK
4969 if (!mmu_page_header_cache)
4970 goto nomem;
4971
908c7f19 4972 if (percpu_counter_init(&kvm_total_used_mmu_pages, 0, GFP_KERNEL))
45bf21a8
WY
4973 goto nomem;
4974
3ee16c81
IE
4975 register_shrinker(&mmu_shrinker);
4976
b5a33a75
AK
4977 return 0;
4978
4979nomem:
3ee16c81 4980 mmu_destroy_caches();
b5a33a75
AK
4981 return -ENOMEM;
4982}
4983
3ad82a7e
ZX
4984/*
4985 * Caculate mmu pages needed for kvm.
4986 */
4987unsigned int kvm_mmu_calculate_mmu_pages(struct kvm *kvm)
4988{
3ad82a7e
ZX
4989 unsigned int nr_mmu_pages;
4990 unsigned int nr_pages = 0;
bc6678a3 4991 struct kvm_memslots *slots;
be6ba0f0 4992 struct kvm_memory_slot *memslot;
9da0e4d5 4993 int i;
3ad82a7e 4994
9da0e4d5
PB
4995 for (i = 0; i < KVM_ADDRESS_SPACE_NUM; i++) {
4996 slots = __kvm_memslots(kvm, i);
90d83dc3 4997
9da0e4d5
PB
4998 kvm_for_each_memslot(memslot, slots)
4999 nr_pages += memslot->npages;
5000 }
3ad82a7e
ZX
5001
5002 nr_mmu_pages = nr_pages * KVM_PERMILLE_MMU_PAGES / 1000;
5003 nr_mmu_pages = max(nr_mmu_pages,
9da0e4d5 5004 (unsigned int) KVM_MIN_ALLOC_MMU_PAGES);
3ad82a7e
ZX
5005
5006 return nr_mmu_pages;
5007}
5008
c42fffe3
XG
5009void kvm_mmu_destroy(struct kvm_vcpu *vcpu)
5010{
95f93af4 5011 kvm_mmu_unload(vcpu);
c42fffe3
XG
5012 free_mmu_pages(vcpu);
5013 mmu_free_memory_caches(vcpu);
b034cf01
XG
5014}
5015
b034cf01
XG
5016void kvm_mmu_module_exit(void)
5017{
5018 mmu_destroy_caches();
5019 percpu_counter_destroy(&kvm_total_used_mmu_pages);
5020 unregister_shrinker(&mmu_shrinker);
c42fffe3
XG
5021 mmu_audit_disable();
5022}