]> git.proxmox.com Git - mirror_ubuntu-bionic-kernel.git/blame - arch/x86/kvm/mmu.c
KVM: MMU: remove oos_shadow parameter
[mirror_ubuntu-bionic-kernel.git] / arch / x86 / kvm / mmu.c
CommitLineData
6aa8b732
AK
1/*
2 * Kernel-based Virtual Machine driver for Linux
3 *
4 * This module enables machines with Intel VT-x extensions to run virtual
5 * machines without emulation or binary translation.
6 *
7 * MMU support
8 *
9 * Copyright (C) 2006 Qumranet, Inc.
9611c187 10 * Copyright 2010 Red Hat, Inc. and/or its affiliates.
6aa8b732
AK
11 *
12 * Authors:
13 * Yaniv Kamay <yaniv@qumranet.com>
14 * Avi Kivity <avi@qumranet.com>
15 *
16 * This work is licensed under the terms of the GNU GPL, version 2. See
17 * the COPYING file in the top-level directory.
18 *
19 */
e495606d 20
af585b92 21#include "irq.h"
1d737c8a 22#include "mmu.h"
836a1b3c 23#include "x86.h"
6de4f3ad 24#include "kvm_cache_regs.h"
e495606d 25
edf88417 26#include <linux/kvm_host.h>
6aa8b732
AK
27#include <linux/types.h>
28#include <linux/string.h>
6aa8b732
AK
29#include <linux/mm.h>
30#include <linux/highmem.h>
31#include <linux/module.h>
448353ca 32#include <linux/swap.h>
05da4558 33#include <linux/hugetlb.h>
2f333bcb 34#include <linux/compiler.h>
bc6678a3 35#include <linux/srcu.h>
5a0e3ad6 36#include <linux/slab.h>
bf998156 37#include <linux/uaccess.h>
6aa8b732 38
e495606d
AK
39#include <asm/page.h>
40#include <asm/cmpxchg.h>
4e542370 41#include <asm/io.h>
13673a90 42#include <asm/vmx.h>
6aa8b732 43
18552672
JR
44/*
45 * When setting this variable to true it enables Two-Dimensional-Paging
46 * where the hardware walks 2 page tables:
47 * 1. the guest-virtual to guest-physical
48 * 2. while doing 1. it walks guest-physical to host-physical
49 * If the hardware supports that we don't need to do shadow paging.
50 */
2f333bcb 51bool tdp_enabled = false;
18552672 52
8b1fe17c
XG
53enum {
54 AUDIT_PRE_PAGE_FAULT,
55 AUDIT_POST_PAGE_FAULT,
56 AUDIT_PRE_PTE_WRITE,
6903074c
XG
57 AUDIT_POST_PTE_WRITE,
58 AUDIT_PRE_SYNC,
59 AUDIT_POST_SYNC
8b1fe17c 60};
37a7d8b0 61
8b1fe17c
XG
62char *audit_point_name[] = {
63 "pre page fault",
64 "post page fault",
65 "pre pte write",
6903074c
XG
66 "post pte write",
67 "pre sync",
68 "post sync"
8b1fe17c 69};
37a7d8b0 70
0375f7fa
XG
71#ifdef CONFIG_KVM_MMU_AUDIT
72static void kvm_mmu_audit(struct kvm_vcpu *vcpu, int point);
73#else
74static void kvm_mmu_audit(struct kvm_vcpu *vcpu, int point) { }
75#endif
76
8b1fe17c 77#undef MMU_DEBUG
37a7d8b0
AK
78
79#ifdef MMU_DEBUG
80
81#define pgprintk(x...) do { if (dbg) printk(x); } while (0)
82#define rmap_printk(x...) do { if (dbg) printk(x); } while (0)
83
84#else
85
86#define pgprintk(x...) do { } while (0)
87#define rmap_printk(x...) do { } while (0)
88
89#endif
90
8b1fe17c 91#ifdef MMU_DEBUG
6ada8cca
AK
92static int dbg = 0;
93module_param(dbg, bool, 0644);
37a7d8b0 94#endif
6aa8b732 95
d6c69ee9
YD
96#ifndef MMU_DEBUG
97#define ASSERT(x) do { } while (0)
98#else
6aa8b732
AK
99#define ASSERT(x) \
100 if (!(x)) { \
101 printk(KERN_WARNING "assertion failed %s:%d: %s\n", \
102 __FILE__, __LINE__, #x); \
103 }
d6c69ee9 104#endif
6aa8b732 105
957ed9ef
XG
106#define PTE_PREFETCH_NUM 8
107
6aa8b732
AK
108#define PT_FIRST_AVAIL_BITS_SHIFT 9
109#define PT64_SECOND_AVAIL_BITS_SHIFT 52
110
6aa8b732
AK
111#define PT64_LEVEL_BITS 9
112
113#define PT64_LEVEL_SHIFT(level) \
d77c26fc 114 (PAGE_SHIFT + (level - 1) * PT64_LEVEL_BITS)
6aa8b732 115
6aa8b732
AK
116#define PT64_INDEX(address, level)\
117 (((address) >> PT64_LEVEL_SHIFT(level)) & ((1 << PT64_LEVEL_BITS) - 1))
118
119
120#define PT32_LEVEL_BITS 10
121
122#define PT32_LEVEL_SHIFT(level) \
d77c26fc 123 (PAGE_SHIFT + (level - 1) * PT32_LEVEL_BITS)
6aa8b732 124
e04da980
JR
125#define PT32_LVL_OFFSET_MASK(level) \
126 (PT32_BASE_ADDR_MASK & ((1ULL << (PAGE_SHIFT + (((level) - 1) \
127 * PT32_LEVEL_BITS))) - 1))
6aa8b732
AK
128
129#define PT32_INDEX(address, level)\
130 (((address) >> PT32_LEVEL_SHIFT(level)) & ((1 << PT32_LEVEL_BITS) - 1))
131
132
27aba766 133#define PT64_BASE_ADDR_MASK (((1ULL << 52) - 1) & ~(u64)(PAGE_SIZE-1))
6aa8b732
AK
134#define PT64_DIR_BASE_ADDR_MASK \
135 (PT64_BASE_ADDR_MASK & ~((1ULL << (PAGE_SHIFT + PT64_LEVEL_BITS)) - 1))
e04da980
JR
136#define PT64_LVL_ADDR_MASK(level) \
137 (PT64_BASE_ADDR_MASK & ~((1ULL << (PAGE_SHIFT + (((level) - 1) \
138 * PT64_LEVEL_BITS))) - 1))
139#define PT64_LVL_OFFSET_MASK(level) \
140 (PT64_BASE_ADDR_MASK & ((1ULL << (PAGE_SHIFT + (((level) - 1) \
141 * PT64_LEVEL_BITS))) - 1))
6aa8b732
AK
142
143#define PT32_BASE_ADDR_MASK PAGE_MASK
144#define PT32_DIR_BASE_ADDR_MASK \
145 (PAGE_MASK & ~((1ULL << (PAGE_SHIFT + PT32_LEVEL_BITS)) - 1))
e04da980
JR
146#define PT32_LVL_ADDR_MASK(level) \
147 (PAGE_MASK & ~((1ULL << (PAGE_SHIFT + (((level) - 1) \
148 * PT32_LEVEL_BITS))) - 1))
6aa8b732 149
79539cec
AK
150#define PT64_PERM_MASK (PT_PRESENT_MASK | PT_WRITABLE_MASK | PT_USER_MASK \
151 | PT64_NX_MASK)
6aa8b732 152
53c07b18 153#define PTE_LIST_EXT 4
cd4a4e53 154
fe135d2c
AK
155#define ACC_EXEC_MASK 1
156#define ACC_WRITE_MASK PT_WRITABLE_MASK
157#define ACC_USER_MASK PT_USER_MASK
158#define ACC_ALL (ACC_EXEC_MASK | ACC_WRITE_MASK | ACC_USER_MASK)
159
90bb6fc5
AK
160#include <trace/events/kvm.h>
161
07420171
AK
162#define CREATE_TRACE_POINTS
163#include "mmutrace.h"
164
1403283a
IE
165#define SPTE_HOST_WRITEABLE (1ULL << PT_FIRST_AVAIL_BITS_SHIFT)
166
135f8c2b
AK
167#define SHADOW_PT_INDEX(addr, level) PT64_INDEX(addr, level)
168
53c07b18
XG
169struct pte_list_desc {
170 u64 *sptes[PTE_LIST_EXT];
171 struct pte_list_desc *more;
cd4a4e53
AK
172};
173
2d11123a
AK
174struct kvm_shadow_walk_iterator {
175 u64 addr;
176 hpa_t shadow_addr;
2d11123a 177 u64 *sptep;
dd3bfd59 178 int level;
2d11123a
AK
179 unsigned index;
180};
181
182#define for_each_shadow_entry(_vcpu, _addr, _walker) \
183 for (shadow_walk_init(&(_walker), _vcpu, _addr); \
184 shadow_walk_okay(&(_walker)); \
185 shadow_walk_next(&(_walker)))
186
c2a2ac2b
XG
187#define for_each_shadow_entry_lockless(_vcpu, _addr, _walker, spte) \
188 for (shadow_walk_init(&(_walker), _vcpu, _addr); \
189 shadow_walk_okay(&(_walker)) && \
190 ({ spte = mmu_spte_get_lockless(_walker.sptep); 1; }); \
191 __shadow_walk_next(&(_walker), spte))
192
53c07b18 193static struct kmem_cache *pte_list_desc_cache;
d3d25b04 194static struct kmem_cache *mmu_page_header_cache;
45221ab6 195static struct percpu_counter kvm_total_used_mmu_pages;
b5a33a75 196
7b52345e
SY
197static u64 __read_mostly shadow_nx_mask;
198static u64 __read_mostly shadow_x_mask; /* mutual exclusive with nx_mask */
199static u64 __read_mostly shadow_user_mask;
200static u64 __read_mostly shadow_accessed_mask;
201static u64 __read_mostly shadow_dirty_mask;
ce88decf
XG
202static u64 __read_mostly shadow_mmio_mask;
203
204static void mmu_spte_set(u64 *sptep, u64 spte);
205
206void kvm_mmu_set_mmio_spte_mask(u64 mmio_mask)
207{
208 shadow_mmio_mask = mmio_mask;
209}
210EXPORT_SYMBOL_GPL(kvm_mmu_set_mmio_spte_mask);
211
212static void mark_mmio_spte(u64 *sptep, u64 gfn, unsigned access)
213{
214 access &= ACC_WRITE_MASK | ACC_USER_MASK;
215
4f022648 216 trace_mark_mmio_spte(sptep, gfn, access);
ce88decf
XG
217 mmu_spte_set(sptep, shadow_mmio_mask | access | gfn << PAGE_SHIFT);
218}
219
220static bool is_mmio_spte(u64 spte)
221{
222 return (spte & shadow_mmio_mask) == shadow_mmio_mask;
223}
224
225static gfn_t get_mmio_spte_gfn(u64 spte)
226{
227 return (spte & ~shadow_mmio_mask) >> PAGE_SHIFT;
228}
229
230static unsigned get_mmio_spte_access(u64 spte)
231{
232 return (spte & ~shadow_mmio_mask) & ~PAGE_MASK;
233}
234
235static bool set_mmio_spte(u64 *sptep, gfn_t gfn, pfn_t pfn, unsigned access)
236{
237 if (unlikely(is_noslot_pfn(pfn))) {
238 mark_mmio_spte(sptep, gfn, access);
239 return true;
240 }
241
242 return false;
243}
c7addb90 244
82725b20
DE
245static inline u64 rsvd_bits(int s, int e)
246{
247 return ((1ULL << (e - s + 1)) - 1) << s;
248}
249
7b52345e 250void kvm_mmu_set_mask_ptes(u64 user_mask, u64 accessed_mask,
4b12f0de 251 u64 dirty_mask, u64 nx_mask, u64 x_mask)
7b52345e
SY
252{
253 shadow_user_mask = user_mask;
254 shadow_accessed_mask = accessed_mask;
255 shadow_dirty_mask = dirty_mask;
256 shadow_nx_mask = nx_mask;
257 shadow_x_mask = x_mask;
258}
259EXPORT_SYMBOL_GPL(kvm_mmu_set_mask_ptes);
260
6aa8b732
AK
261static int is_cpuid_PSE36(void)
262{
263 return 1;
264}
265
73b1087e
AK
266static int is_nx(struct kvm_vcpu *vcpu)
267{
f6801dff 268 return vcpu->arch.efer & EFER_NX;
73b1087e
AK
269}
270
c7addb90
AK
271static int is_shadow_present_pte(u64 pte)
272{
ce88decf 273 return pte & PT_PRESENT_MASK && !is_mmio_spte(pte);
c7addb90
AK
274}
275
05da4558
MT
276static int is_large_pte(u64 pte)
277{
278 return pte & PT_PAGE_SIZE_MASK;
279}
280
43a3795a 281static int is_dirty_gpte(unsigned long pte)
e3c5e7ec 282{
439e218a 283 return pte & PT_DIRTY_MASK;
e3c5e7ec
AK
284}
285
43a3795a 286static int is_rmap_spte(u64 pte)
cd4a4e53 287{
4b1a80fa 288 return is_shadow_present_pte(pte);
cd4a4e53
AK
289}
290
776e6633
MT
291static int is_last_spte(u64 pte, int level)
292{
293 if (level == PT_PAGE_TABLE_LEVEL)
294 return 1;
852e3c19 295 if (is_large_pte(pte))
776e6633
MT
296 return 1;
297 return 0;
298}
299
35149e21 300static pfn_t spte_to_pfn(u64 pte)
0b49ea86 301{
35149e21 302 return (pte & PT64_BASE_ADDR_MASK) >> PAGE_SHIFT;
0b49ea86
AK
303}
304
da928521
AK
305static gfn_t pse36_gfn_delta(u32 gpte)
306{
307 int shift = 32 - PT32_DIR_PSE36_SHIFT - PAGE_SHIFT;
308
309 return (gpte & PT32_DIR_PSE36_MASK) << shift;
310}
311
603e0651 312#ifdef CONFIG_X86_64
d555c333 313static void __set_spte(u64 *sptep, u64 spte)
e663ee64 314{
603e0651 315 *sptep = spte;
e663ee64
AK
316}
317
603e0651 318static void __update_clear_spte_fast(u64 *sptep, u64 spte)
a9221dd5 319{
603e0651
XG
320 *sptep = spte;
321}
322
323static u64 __update_clear_spte_slow(u64 *sptep, u64 spte)
324{
325 return xchg(sptep, spte);
326}
c2a2ac2b
XG
327
328static u64 __get_spte_lockless(u64 *sptep)
329{
330 return ACCESS_ONCE(*sptep);
331}
ce88decf
XG
332
333static bool __check_direct_spte_mmio_pf(u64 spte)
334{
335 /* It is valid if the spte is zapped. */
336 return spte == 0ull;
337}
a9221dd5 338#else
603e0651
XG
339union split_spte {
340 struct {
341 u32 spte_low;
342 u32 spte_high;
343 };
344 u64 spte;
345};
a9221dd5 346
c2a2ac2b
XG
347static void count_spte_clear(u64 *sptep, u64 spte)
348{
349 struct kvm_mmu_page *sp = page_header(__pa(sptep));
350
351 if (is_shadow_present_pte(spte))
352 return;
353
354 /* Ensure the spte is completely set before we increase the count */
355 smp_wmb();
356 sp->clear_spte_count++;
357}
358
603e0651
XG
359static void __set_spte(u64 *sptep, u64 spte)
360{
361 union split_spte *ssptep, sspte;
a9221dd5 362
603e0651
XG
363 ssptep = (union split_spte *)sptep;
364 sspte = (union split_spte)spte;
365
366 ssptep->spte_high = sspte.spte_high;
367
368 /*
369 * If we map the spte from nonpresent to present, We should store
370 * the high bits firstly, then set present bit, so cpu can not
371 * fetch this spte while we are setting the spte.
372 */
373 smp_wmb();
374
375 ssptep->spte_low = sspte.spte_low;
a9221dd5
AK
376}
377
603e0651
XG
378static void __update_clear_spte_fast(u64 *sptep, u64 spte)
379{
380 union split_spte *ssptep, sspte;
381
382 ssptep = (union split_spte *)sptep;
383 sspte = (union split_spte)spte;
384
385 ssptep->spte_low = sspte.spte_low;
386
387 /*
388 * If we map the spte from present to nonpresent, we should clear
389 * present bit firstly to avoid vcpu fetch the old high bits.
390 */
391 smp_wmb();
392
393 ssptep->spte_high = sspte.spte_high;
c2a2ac2b 394 count_spte_clear(sptep, spte);
603e0651
XG
395}
396
397static u64 __update_clear_spte_slow(u64 *sptep, u64 spte)
398{
399 union split_spte *ssptep, sspte, orig;
400
401 ssptep = (union split_spte *)sptep;
402 sspte = (union split_spte)spte;
403
404 /* xchg acts as a barrier before the setting of the high bits */
405 orig.spte_low = xchg(&ssptep->spte_low, sspte.spte_low);
41bc3186
ZJ
406 orig.spte_high = ssptep->spte_high;
407 ssptep->spte_high = sspte.spte_high;
c2a2ac2b 408 count_spte_clear(sptep, spte);
603e0651
XG
409
410 return orig.spte;
411}
c2a2ac2b
XG
412
413/*
414 * The idea using the light way get the spte on x86_32 guest is from
415 * gup_get_pte(arch/x86/mm/gup.c).
416 * The difference is we can not catch the spte tlb flush if we leave
417 * guest mode, so we emulate it by increase clear_spte_count when spte
418 * is cleared.
419 */
420static u64 __get_spte_lockless(u64 *sptep)
421{
422 struct kvm_mmu_page *sp = page_header(__pa(sptep));
423 union split_spte spte, *orig = (union split_spte *)sptep;
424 int count;
425
426retry:
427 count = sp->clear_spte_count;
428 smp_rmb();
429
430 spte.spte_low = orig->spte_low;
431 smp_rmb();
432
433 spte.spte_high = orig->spte_high;
434 smp_rmb();
435
436 if (unlikely(spte.spte_low != orig->spte_low ||
437 count != sp->clear_spte_count))
438 goto retry;
439
440 return spte.spte;
441}
ce88decf
XG
442
443static bool __check_direct_spte_mmio_pf(u64 spte)
444{
445 union split_spte sspte = (union split_spte)spte;
446 u32 high_mmio_mask = shadow_mmio_mask >> 32;
447
448 /* It is valid if the spte is zapped. */
449 if (spte == 0ull)
450 return true;
451
452 /* It is valid if the spte is being zapped. */
453 if (sspte.spte_low == 0ull &&
454 (sspte.spte_high & high_mmio_mask) == high_mmio_mask)
455 return true;
456
457 return false;
458}
603e0651
XG
459#endif
460
8672b721
XG
461static bool spte_has_volatile_bits(u64 spte)
462{
463 if (!shadow_accessed_mask)
464 return false;
465
466 if (!is_shadow_present_pte(spte))
467 return false;
468
4132779b
XG
469 if ((spte & shadow_accessed_mask) &&
470 (!is_writable_pte(spte) || (spte & shadow_dirty_mask)))
8672b721
XG
471 return false;
472
473 return true;
474}
475
4132779b
XG
476static bool spte_is_bit_cleared(u64 old_spte, u64 new_spte, u64 bit_mask)
477{
478 return (old_spte & bit_mask) && !(new_spte & bit_mask);
479}
480
1df9f2dc
XG
481/* Rules for using mmu_spte_set:
482 * Set the sptep from nonpresent to present.
483 * Note: the sptep being assigned *must* be either not present
484 * or in a state where the hardware will not attempt to update
485 * the spte.
486 */
487static void mmu_spte_set(u64 *sptep, u64 new_spte)
488{
489 WARN_ON(is_shadow_present_pte(*sptep));
490 __set_spte(sptep, new_spte);
491}
492
493/* Rules for using mmu_spte_update:
494 * Update the state bits, it means the mapped pfn is not changged.
495 */
496static void mmu_spte_update(u64 *sptep, u64 new_spte)
b79b93f9 497{
4132779b
XG
498 u64 mask, old_spte = *sptep;
499
500 WARN_ON(!is_rmap_spte(new_spte));
b79b93f9 501
1df9f2dc
XG
502 if (!is_shadow_present_pte(old_spte))
503 return mmu_spte_set(sptep, new_spte);
504
4132779b
XG
505 new_spte |= old_spte & shadow_dirty_mask;
506
507 mask = shadow_accessed_mask;
508 if (is_writable_pte(old_spte))
509 mask |= shadow_dirty_mask;
510
511 if (!spte_has_volatile_bits(old_spte) || (new_spte & mask) == mask)
603e0651 512 __update_clear_spte_fast(sptep, new_spte);
4132779b 513 else
603e0651 514 old_spte = __update_clear_spte_slow(sptep, new_spte);
4132779b
XG
515
516 if (!shadow_accessed_mask)
517 return;
518
519 if (spte_is_bit_cleared(old_spte, new_spte, shadow_accessed_mask))
520 kvm_set_pfn_accessed(spte_to_pfn(old_spte));
521 if (spte_is_bit_cleared(old_spte, new_spte, shadow_dirty_mask))
522 kvm_set_pfn_dirty(spte_to_pfn(old_spte));
b79b93f9
AK
523}
524
1df9f2dc
XG
525/*
526 * Rules for using mmu_spte_clear_track_bits:
527 * It sets the sptep from present to nonpresent, and track the
528 * state bits, it is used to clear the last level sptep.
529 */
530static int mmu_spte_clear_track_bits(u64 *sptep)
531{
532 pfn_t pfn;
533 u64 old_spte = *sptep;
534
535 if (!spte_has_volatile_bits(old_spte))
603e0651 536 __update_clear_spte_fast(sptep, 0ull);
1df9f2dc 537 else
603e0651 538 old_spte = __update_clear_spte_slow(sptep, 0ull);
1df9f2dc
XG
539
540 if (!is_rmap_spte(old_spte))
541 return 0;
542
543 pfn = spte_to_pfn(old_spte);
544 if (!shadow_accessed_mask || old_spte & shadow_accessed_mask)
545 kvm_set_pfn_accessed(pfn);
546 if (!shadow_dirty_mask || (old_spte & shadow_dirty_mask))
547 kvm_set_pfn_dirty(pfn);
548 return 1;
549}
550
551/*
552 * Rules for using mmu_spte_clear_no_track:
553 * Directly clear spte without caring the state bits of sptep,
554 * it is used to set the upper level spte.
555 */
556static void mmu_spte_clear_no_track(u64 *sptep)
557{
603e0651 558 __update_clear_spte_fast(sptep, 0ull);
1df9f2dc
XG
559}
560
c2a2ac2b
XG
561static u64 mmu_spte_get_lockless(u64 *sptep)
562{
563 return __get_spte_lockless(sptep);
564}
565
566static void walk_shadow_page_lockless_begin(struct kvm_vcpu *vcpu)
567{
568 rcu_read_lock();
569 atomic_inc(&vcpu->kvm->arch.reader_counter);
570
571 /* Increase the counter before walking shadow page table */
572 smp_mb__after_atomic_inc();
573}
574
575static void walk_shadow_page_lockless_end(struct kvm_vcpu *vcpu)
576{
577 /* Decrease the counter after walking shadow page table finished */
578 smp_mb__before_atomic_dec();
579 atomic_dec(&vcpu->kvm->arch.reader_counter);
580 rcu_read_unlock();
581}
582
e2dec939 583static int mmu_topup_memory_cache(struct kvm_mmu_memory_cache *cache,
2e3e5882 584 struct kmem_cache *base_cache, int min)
714b93da
AK
585{
586 void *obj;
587
588 if (cache->nobjs >= min)
e2dec939 589 return 0;
714b93da 590 while (cache->nobjs < ARRAY_SIZE(cache->objects)) {
2e3e5882 591 obj = kmem_cache_zalloc(base_cache, GFP_KERNEL);
714b93da 592 if (!obj)
e2dec939 593 return -ENOMEM;
714b93da
AK
594 cache->objects[cache->nobjs++] = obj;
595 }
e2dec939 596 return 0;
714b93da
AK
597}
598
f759e2b4
XG
599static int mmu_memory_cache_free_objects(struct kvm_mmu_memory_cache *cache)
600{
601 return cache->nobjs;
602}
603
e8ad9a70
XG
604static void mmu_free_memory_cache(struct kvm_mmu_memory_cache *mc,
605 struct kmem_cache *cache)
714b93da
AK
606{
607 while (mc->nobjs)
e8ad9a70 608 kmem_cache_free(cache, mc->objects[--mc->nobjs]);
714b93da
AK
609}
610
c1158e63 611static int mmu_topup_memory_cache_page(struct kvm_mmu_memory_cache *cache,
2e3e5882 612 int min)
c1158e63 613{
842f22ed 614 void *page;
c1158e63
AK
615
616 if (cache->nobjs >= min)
617 return 0;
618 while (cache->nobjs < ARRAY_SIZE(cache->objects)) {
842f22ed 619 page = (void *)__get_free_page(GFP_KERNEL);
c1158e63
AK
620 if (!page)
621 return -ENOMEM;
842f22ed 622 cache->objects[cache->nobjs++] = page;
c1158e63
AK
623 }
624 return 0;
625}
626
627static void mmu_free_memory_cache_page(struct kvm_mmu_memory_cache *mc)
628{
629 while (mc->nobjs)
c4d198d5 630 free_page((unsigned long)mc->objects[--mc->nobjs]);
c1158e63
AK
631}
632
2e3e5882 633static int mmu_topup_memory_caches(struct kvm_vcpu *vcpu)
714b93da 634{
e2dec939
AK
635 int r;
636
53c07b18 637 r = mmu_topup_memory_cache(&vcpu->arch.mmu_pte_list_desc_cache,
67052b35 638 pte_list_desc_cache, 8 + PTE_PREFETCH_NUM);
d3d25b04
AK
639 if (r)
640 goto out;
ad312c7c 641 r = mmu_topup_memory_cache_page(&vcpu->arch.mmu_page_cache, 8);
d3d25b04
AK
642 if (r)
643 goto out;
ad312c7c 644 r = mmu_topup_memory_cache(&vcpu->arch.mmu_page_header_cache,
2e3e5882 645 mmu_page_header_cache, 4);
e2dec939
AK
646out:
647 return r;
714b93da
AK
648}
649
650static void mmu_free_memory_caches(struct kvm_vcpu *vcpu)
651{
53c07b18
XG
652 mmu_free_memory_cache(&vcpu->arch.mmu_pte_list_desc_cache,
653 pte_list_desc_cache);
ad312c7c 654 mmu_free_memory_cache_page(&vcpu->arch.mmu_page_cache);
e8ad9a70
XG
655 mmu_free_memory_cache(&vcpu->arch.mmu_page_header_cache,
656 mmu_page_header_cache);
714b93da
AK
657}
658
659static void *mmu_memory_cache_alloc(struct kvm_mmu_memory_cache *mc,
660 size_t size)
661{
662 void *p;
663
664 BUG_ON(!mc->nobjs);
665 p = mc->objects[--mc->nobjs];
714b93da
AK
666 return p;
667}
668
53c07b18 669static struct pte_list_desc *mmu_alloc_pte_list_desc(struct kvm_vcpu *vcpu)
714b93da 670{
53c07b18
XG
671 return mmu_memory_cache_alloc(&vcpu->arch.mmu_pte_list_desc_cache,
672 sizeof(struct pte_list_desc));
714b93da
AK
673}
674
53c07b18 675static void mmu_free_pte_list_desc(struct pte_list_desc *pte_list_desc)
714b93da 676{
53c07b18 677 kmem_cache_free(pte_list_desc_cache, pte_list_desc);
714b93da
AK
678}
679
2032a93d
LJ
680static gfn_t kvm_mmu_page_get_gfn(struct kvm_mmu_page *sp, int index)
681{
682 if (!sp->role.direct)
683 return sp->gfns[index];
684
685 return sp->gfn + (index << ((sp->role.level - 1) * PT64_LEVEL_BITS));
686}
687
688static void kvm_mmu_page_set_gfn(struct kvm_mmu_page *sp, int index, gfn_t gfn)
689{
690 if (sp->role.direct)
691 BUG_ON(gfn != kvm_mmu_page_get_gfn(sp, index));
692 else
693 sp->gfns[index] = gfn;
694}
695
05da4558 696/*
d4dbf470
TY
697 * Return the pointer to the large page information for a given gfn,
698 * handling slots that are not large page aligned.
05da4558 699 */
d4dbf470
TY
700static struct kvm_lpage_info *lpage_info_slot(gfn_t gfn,
701 struct kvm_memory_slot *slot,
702 int level)
05da4558
MT
703{
704 unsigned long idx;
705
82855413
JR
706 idx = (gfn >> KVM_HPAGE_GFN_SHIFT(level)) -
707 (slot->base_gfn >> KVM_HPAGE_GFN_SHIFT(level));
d4dbf470 708 return &slot->lpage_info[level - 2][idx];
05da4558
MT
709}
710
711static void account_shadowed(struct kvm *kvm, gfn_t gfn)
712{
d25797b2 713 struct kvm_memory_slot *slot;
d4dbf470 714 struct kvm_lpage_info *linfo;
d25797b2 715 int i;
05da4558 716
a1f4d395 717 slot = gfn_to_memslot(kvm, gfn);
d25797b2
JR
718 for (i = PT_DIRECTORY_LEVEL;
719 i < PT_PAGE_TABLE_LEVEL + KVM_NR_PAGE_SIZES; ++i) {
d4dbf470
TY
720 linfo = lpage_info_slot(gfn, slot, i);
721 linfo->write_count += 1;
d25797b2 722 }
332b207d 723 kvm->arch.indirect_shadow_pages++;
05da4558
MT
724}
725
726static void unaccount_shadowed(struct kvm *kvm, gfn_t gfn)
727{
d25797b2 728 struct kvm_memory_slot *slot;
d4dbf470 729 struct kvm_lpage_info *linfo;
d25797b2 730 int i;
05da4558 731
a1f4d395 732 slot = gfn_to_memslot(kvm, gfn);
d25797b2
JR
733 for (i = PT_DIRECTORY_LEVEL;
734 i < PT_PAGE_TABLE_LEVEL + KVM_NR_PAGE_SIZES; ++i) {
d4dbf470
TY
735 linfo = lpage_info_slot(gfn, slot, i);
736 linfo->write_count -= 1;
737 WARN_ON(linfo->write_count < 0);
d25797b2 738 }
332b207d 739 kvm->arch.indirect_shadow_pages--;
05da4558
MT
740}
741
d25797b2
JR
742static int has_wrprotected_page(struct kvm *kvm,
743 gfn_t gfn,
744 int level)
05da4558 745{
2843099f 746 struct kvm_memory_slot *slot;
d4dbf470 747 struct kvm_lpage_info *linfo;
05da4558 748
a1f4d395 749 slot = gfn_to_memslot(kvm, gfn);
05da4558 750 if (slot) {
d4dbf470
TY
751 linfo = lpage_info_slot(gfn, slot, level);
752 return linfo->write_count;
05da4558
MT
753 }
754
755 return 1;
756}
757
d25797b2 758static int host_mapping_level(struct kvm *kvm, gfn_t gfn)
05da4558 759{
8f0b1ab6 760 unsigned long page_size;
d25797b2 761 int i, ret = 0;
05da4558 762
8f0b1ab6 763 page_size = kvm_host_page_size(kvm, gfn);
05da4558 764
d25797b2
JR
765 for (i = PT_PAGE_TABLE_LEVEL;
766 i < (PT_PAGE_TABLE_LEVEL + KVM_NR_PAGE_SIZES); ++i) {
767 if (page_size >= KVM_HPAGE_SIZE(i))
768 ret = i;
769 else
770 break;
771 }
772
4c2155ce 773 return ret;
05da4558
MT
774}
775
5d163b1c
XG
776static struct kvm_memory_slot *
777gfn_to_memslot_dirty_bitmap(struct kvm_vcpu *vcpu, gfn_t gfn,
778 bool no_dirty_log)
05da4558
MT
779{
780 struct kvm_memory_slot *slot;
5d163b1c
XG
781
782 slot = gfn_to_memslot(vcpu->kvm, gfn);
783 if (!slot || slot->flags & KVM_MEMSLOT_INVALID ||
784 (no_dirty_log && slot->dirty_bitmap))
785 slot = NULL;
786
787 return slot;
788}
789
790static bool mapping_level_dirty_bitmap(struct kvm_vcpu *vcpu, gfn_t large_gfn)
791{
a0a8eaba 792 return !gfn_to_memslot_dirty_bitmap(vcpu, large_gfn, true);
936a5fe6
AA
793}
794
795static int mapping_level(struct kvm_vcpu *vcpu, gfn_t large_gfn)
796{
797 int host_level, level, max_level;
05da4558 798
d25797b2
JR
799 host_level = host_mapping_level(vcpu->kvm, large_gfn);
800
801 if (host_level == PT_PAGE_TABLE_LEVEL)
802 return host_level;
803
878403b7
SY
804 max_level = kvm_x86_ops->get_lpage_level() < host_level ?
805 kvm_x86_ops->get_lpage_level() : host_level;
806
807 for (level = PT_DIRECTORY_LEVEL; level <= max_level; ++level)
d25797b2
JR
808 if (has_wrprotected_page(vcpu->kvm, large_gfn, level))
809 break;
d25797b2
JR
810
811 return level - 1;
05da4558
MT
812}
813
290fc38d 814/*
53c07b18 815 * Pte mapping structures:
cd4a4e53 816 *
53c07b18 817 * If pte_list bit zero is zero, then pte_list point to the spte.
cd4a4e53 818 *
53c07b18
XG
819 * If pte_list bit zero is one, (then pte_list & ~1) points to a struct
820 * pte_list_desc containing more mappings.
53a27b39 821 *
53c07b18 822 * Returns the number of pte entries before the spte was added or zero if
53a27b39
MT
823 * the spte was not added.
824 *
cd4a4e53 825 */
53c07b18
XG
826static int pte_list_add(struct kvm_vcpu *vcpu, u64 *spte,
827 unsigned long *pte_list)
cd4a4e53 828{
53c07b18 829 struct pte_list_desc *desc;
53a27b39 830 int i, count = 0;
cd4a4e53 831
53c07b18
XG
832 if (!*pte_list) {
833 rmap_printk("pte_list_add: %p %llx 0->1\n", spte, *spte);
834 *pte_list = (unsigned long)spte;
835 } else if (!(*pte_list & 1)) {
836 rmap_printk("pte_list_add: %p %llx 1->many\n", spte, *spte);
837 desc = mmu_alloc_pte_list_desc(vcpu);
838 desc->sptes[0] = (u64 *)*pte_list;
d555c333 839 desc->sptes[1] = spte;
53c07b18 840 *pte_list = (unsigned long)desc | 1;
cb16a7b3 841 ++count;
cd4a4e53 842 } else {
53c07b18
XG
843 rmap_printk("pte_list_add: %p %llx many->many\n", spte, *spte);
844 desc = (struct pte_list_desc *)(*pte_list & ~1ul);
845 while (desc->sptes[PTE_LIST_EXT-1] && desc->more) {
cd4a4e53 846 desc = desc->more;
53c07b18 847 count += PTE_LIST_EXT;
53a27b39 848 }
53c07b18
XG
849 if (desc->sptes[PTE_LIST_EXT-1]) {
850 desc->more = mmu_alloc_pte_list_desc(vcpu);
cd4a4e53
AK
851 desc = desc->more;
852 }
d555c333 853 for (i = 0; desc->sptes[i]; ++i)
cb16a7b3 854 ++count;
d555c333 855 desc->sptes[i] = spte;
cd4a4e53 856 }
53a27b39 857 return count;
cd4a4e53
AK
858}
859
53c07b18
XG
860static u64 *pte_list_next(unsigned long *pte_list, u64 *spte)
861{
862 struct pte_list_desc *desc;
863 u64 *prev_spte;
864 int i;
865
866 if (!*pte_list)
867 return NULL;
868 else if (!(*pte_list & 1)) {
869 if (!spte)
870 return (u64 *)*pte_list;
871 return NULL;
872 }
873 desc = (struct pte_list_desc *)(*pte_list & ~1ul);
874 prev_spte = NULL;
875 while (desc) {
876 for (i = 0; i < PTE_LIST_EXT && desc->sptes[i]; ++i) {
877 if (prev_spte == spte)
878 return desc->sptes[i];
879 prev_spte = desc->sptes[i];
880 }
881 desc = desc->more;
882 }
883 return NULL;
884}
885
886static void
887pte_list_desc_remove_entry(unsigned long *pte_list, struct pte_list_desc *desc,
888 int i, struct pte_list_desc *prev_desc)
cd4a4e53
AK
889{
890 int j;
891
53c07b18 892 for (j = PTE_LIST_EXT - 1; !desc->sptes[j] && j > i; --j)
cd4a4e53 893 ;
d555c333
AK
894 desc->sptes[i] = desc->sptes[j];
895 desc->sptes[j] = NULL;
cd4a4e53
AK
896 if (j != 0)
897 return;
898 if (!prev_desc && !desc->more)
53c07b18 899 *pte_list = (unsigned long)desc->sptes[0];
cd4a4e53
AK
900 else
901 if (prev_desc)
902 prev_desc->more = desc->more;
903 else
53c07b18
XG
904 *pte_list = (unsigned long)desc->more | 1;
905 mmu_free_pte_list_desc(desc);
cd4a4e53
AK
906}
907
53c07b18 908static void pte_list_remove(u64 *spte, unsigned long *pte_list)
cd4a4e53 909{
53c07b18
XG
910 struct pte_list_desc *desc;
911 struct pte_list_desc *prev_desc;
cd4a4e53
AK
912 int i;
913
53c07b18
XG
914 if (!*pte_list) {
915 printk(KERN_ERR "pte_list_remove: %p 0->BUG\n", spte);
cd4a4e53 916 BUG();
53c07b18
XG
917 } else if (!(*pte_list & 1)) {
918 rmap_printk("pte_list_remove: %p 1->0\n", spte);
919 if ((u64 *)*pte_list != spte) {
920 printk(KERN_ERR "pte_list_remove: %p 1->BUG\n", spte);
cd4a4e53
AK
921 BUG();
922 }
53c07b18 923 *pte_list = 0;
cd4a4e53 924 } else {
53c07b18
XG
925 rmap_printk("pte_list_remove: %p many->many\n", spte);
926 desc = (struct pte_list_desc *)(*pte_list & ~1ul);
cd4a4e53
AK
927 prev_desc = NULL;
928 while (desc) {
53c07b18 929 for (i = 0; i < PTE_LIST_EXT && desc->sptes[i]; ++i)
d555c333 930 if (desc->sptes[i] == spte) {
53c07b18 931 pte_list_desc_remove_entry(pte_list,
714b93da 932 desc, i,
cd4a4e53
AK
933 prev_desc);
934 return;
935 }
936 prev_desc = desc;
937 desc = desc->more;
938 }
53c07b18 939 pr_err("pte_list_remove: %p many->many\n", spte);
cd4a4e53
AK
940 BUG();
941 }
942}
943
67052b35
XG
944typedef void (*pte_list_walk_fn) (u64 *spte);
945static void pte_list_walk(unsigned long *pte_list, pte_list_walk_fn fn)
946{
947 struct pte_list_desc *desc;
948 int i;
949
950 if (!*pte_list)
951 return;
952
953 if (!(*pte_list & 1))
954 return fn((u64 *)*pte_list);
955
956 desc = (struct pte_list_desc *)(*pte_list & ~1ul);
957 while (desc) {
958 for (i = 0; i < PTE_LIST_EXT && desc->sptes[i]; ++i)
959 fn(desc->sptes[i]);
960 desc = desc->more;
961 }
962}
963
9b9b1492
TY
964static unsigned long *__gfn_to_rmap(struct kvm *kvm, gfn_t gfn, int level,
965 struct kvm_memory_slot *slot)
53c07b18 966{
53c07b18
XG
967 struct kvm_lpage_info *linfo;
968
53c07b18
XG
969 if (likely(level == PT_PAGE_TABLE_LEVEL))
970 return &slot->rmap[gfn - slot->base_gfn];
971
972 linfo = lpage_info_slot(gfn, slot, level);
53c07b18
XG
973 return &linfo->rmap_pde;
974}
975
9b9b1492
TY
976/*
977 * Take gfn and return the reverse mapping to it.
978 */
979static unsigned long *gfn_to_rmap(struct kvm *kvm, gfn_t gfn, int level)
980{
981 struct kvm_memory_slot *slot;
982
983 slot = gfn_to_memslot(kvm, gfn);
984 return __gfn_to_rmap(kvm, gfn, level, slot);
985}
986
f759e2b4
XG
987static bool rmap_can_add(struct kvm_vcpu *vcpu)
988{
989 struct kvm_mmu_memory_cache *cache;
990
991 cache = &vcpu->arch.mmu_pte_list_desc_cache;
992 return mmu_memory_cache_free_objects(cache);
993}
994
53c07b18
XG
995static int rmap_add(struct kvm_vcpu *vcpu, u64 *spte, gfn_t gfn)
996{
997 struct kvm_mmu_page *sp;
998 unsigned long *rmapp;
999
53c07b18
XG
1000 sp = page_header(__pa(spte));
1001 kvm_mmu_page_set_gfn(sp, spte - sp->spt, gfn);
1002 rmapp = gfn_to_rmap(vcpu->kvm, gfn, sp->role.level);
1003 return pte_list_add(vcpu, spte, rmapp);
1004}
1005
1006static u64 *rmap_next(struct kvm *kvm, unsigned long *rmapp, u64 *spte)
1007{
1008 return pte_list_next(rmapp, spte);
1009}
1010
1011static void rmap_remove(struct kvm *kvm, u64 *spte)
1012{
1013 struct kvm_mmu_page *sp;
1014 gfn_t gfn;
1015 unsigned long *rmapp;
1016
1017 sp = page_header(__pa(spte));
1018 gfn = kvm_mmu_page_get_gfn(sp, spte - sp->spt);
1019 rmapp = gfn_to_rmap(kvm, gfn, sp->role.level);
1020 pte_list_remove(spte, rmapp);
1021}
1022
c3707958 1023static void drop_spte(struct kvm *kvm, u64 *sptep)
e4b502ea 1024{
1df9f2dc 1025 if (mmu_spte_clear_track_bits(sptep))
eb45fda4 1026 rmap_remove(kvm, sptep);
be38d276
AK
1027}
1028
95d4c16c
TY
1029int kvm_mmu_rmap_write_protect(struct kvm *kvm, u64 gfn,
1030 struct kvm_memory_slot *slot)
98348e95 1031{
290fc38d 1032 unsigned long *rmapp;
374cbac0 1033 u64 *spte;
44ad9944 1034 int i, write_protected = 0;
374cbac0 1035
9b9b1492 1036 rmapp = __gfn_to_rmap(kvm, gfn, PT_PAGE_TABLE_LEVEL, slot);
98348e95
IE
1037 spte = rmap_next(kvm, rmapp, NULL);
1038 while (spte) {
374cbac0 1039 BUG_ON(!(*spte & PT_PRESENT_MASK));
374cbac0 1040 rmap_printk("rmap_write_protect: spte %p %llx\n", spte, *spte);
8dae4445 1041 if (is_writable_pte(*spte)) {
1df9f2dc 1042 mmu_spte_update(spte, *spte & ~PT_WRITABLE_MASK);
caa5b8a5
ED
1043 write_protected = 1;
1044 }
9647c14c 1045 spte = rmap_next(kvm, rmapp, spte);
374cbac0 1046 }
855149aa 1047
05da4558 1048 /* check for huge page mappings */
44ad9944
JR
1049 for (i = PT_DIRECTORY_LEVEL;
1050 i < PT_PAGE_TABLE_LEVEL + KVM_NR_PAGE_SIZES; ++i) {
9b9b1492 1051 rmapp = __gfn_to_rmap(kvm, gfn, i, slot);
44ad9944
JR
1052 spte = rmap_next(kvm, rmapp, NULL);
1053 while (spte) {
44ad9944 1054 BUG_ON(!(*spte & PT_PRESENT_MASK));
d6eebf8b 1055 BUG_ON(!is_large_pte(*spte));
44ad9944 1056 pgprintk("rmap_write_protect(large): spte %p %llx %lld\n", spte, *spte, gfn);
8dae4445 1057 if (is_writable_pte(*spte)) {
c3707958 1058 drop_spte(kvm, spte);
44ad9944 1059 --kvm->stat.lpages;
44ad9944
JR
1060 spte = NULL;
1061 write_protected = 1;
1062 }
1063 spte = rmap_next(kvm, rmapp, spte);
05da4558 1064 }
05da4558
MT
1065 }
1066
b1a36821 1067 return write_protected;
374cbac0
AK
1068}
1069
95d4c16c
TY
1070static int rmap_write_protect(struct kvm *kvm, u64 gfn)
1071{
1072 struct kvm_memory_slot *slot;
1073
1074 slot = gfn_to_memslot(kvm, gfn);
1075 return kvm_mmu_rmap_write_protect(kvm, gfn, slot);
1076}
1077
8a8365c5
FD
1078static int kvm_unmap_rmapp(struct kvm *kvm, unsigned long *rmapp,
1079 unsigned long data)
e930bffe
AA
1080{
1081 u64 *spte;
1082 int need_tlb_flush = 0;
1083
1084 while ((spte = rmap_next(kvm, rmapp, NULL))) {
1085 BUG_ON(!(*spte & PT_PRESENT_MASK));
1086 rmap_printk("kvm_rmap_unmap_hva: spte %p %llx\n", spte, *spte);
c3707958 1087 drop_spte(kvm, spte);
e930bffe
AA
1088 need_tlb_flush = 1;
1089 }
1090 return need_tlb_flush;
1091}
1092
8a8365c5
FD
1093static int kvm_set_pte_rmapp(struct kvm *kvm, unsigned long *rmapp,
1094 unsigned long data)
3da0dd43
IE
1095{
1096 int need_flush = 0;
e4b502ea 1097 u64 *spte, new_spte;
3da0dd43
IE
1098 pte_t *ptep = (pte_t *)data;
1099 pfn_t new_pfn;
1100
1101 WARN_ON(pte_huge(*ptep));
1102 new_pfn = pte_pfn(*ptep);
1103 spte = rmap_next(kvm, rmapp, NULL);
1104 while (spte) {
1105 BUG_ON(!is_shadow_present_pte(*spte));
1106 rmap_printk("kvm_set_pte_rmapp: spte %p %llx\n", spte, *spte);
1107 need_flush = 1;
1108 if (pte_write(*ptep)) {
c3707958 1109 drop_spte(kvm, spte);
3da0dd43
IE
1110 spte = rmap_next(kvm, rmapp, NULL);
1111 } else {
1112 new_spte = *spte &~ (PT64_BASE_ADDR_MASK);
1113 new_spte |= (u64)new_pfn << PAGE_SHIFT;
1114
1115 new_spte &= ~PT_WRITABLE_MASK;
1116 new_spte &= ~SPTE_HOST_WRITEABLE;
b79b93f9 1117 new_spte &= ~shadow_accessed_mask;
1df9f2dc
XG
1118 mmu_spte_clear_track_bits(spte);
1119 mmu_spte_set(spte, new_spte);
3da0dd43
IE
1120 spte = rmap_next(kvm, rmapp, spte);
1121 }
1122 }
1123 if (need_flush)
1124 kvm_flush_remote_tlbs(kvm);
1125
1126 return 0;
1127}
1128
8a8365c5
FD
1129static int kvm_handle_hva(struct kvm *kvm, unsigned long hva,
1130 unsigned long data,
3da0dd43 1131 int (*handler)(struct kvm *kvm, unsigned long *rmapp,
8a8365c5 1132 unsigned long data))
e930bffe 1133{
be6ba0f0 1134 int j;
90bb6fc5 1135 int ret;
e930bffe 1136 int retval = 0;
bc6678a3 1137 struct kvm_memslots *slots;
be6ba0f0 1138 struct kvm_memory_slot *memslot;
bc6678a3 1139
90d83dc3 1140 slots = kvm_memslots(kvm);
e930bffe 1141
be6ba0f0 1142 kvm_for_each_memslot(memslot, slots) {
e930bffe
AA
1143 unsigned long start = memslot->userspace_addr;
1144 unsigned long end;
1145
e930bffe
AA
1146 end = start + (memslot->npages << PAGE_SHIFT);
1147 if (hva >= start && hva < end) {
1148 gfn_t gfn_offset = (hva - start) >> PAGE_SHIFT;
d4dbf470 1149 gfn_t gfn = memslot->base_gfn + gfn_offset;
852e3c19 1150
90bb6fc5 1151 ret = handler(kvm, &memslot->rmap[gfn_offset], data);
852e3c19
JR
1152
1153 for (j = 0; j < KVM_NR_PAGE_SIZES - 1; ++j) {
d4dbf470
TY
1154 struct kvm_lpage_info *linfo;
1155
1156 linfo = lpage_info_slot(gfn, memslot,
1157 PT_DIRECTORY_LEVEL + j);
1158 ret |= handler(kvm, &linfo->rmap_pde, data);
852e3c19 1159 }
90bb6fc5
AK
1160 trace_kvm_age_page(hva, memslot, ret);
1161 retval |= ret;
e930bffe
AA
1162 }
1163 }
1164
1165 return retval;
1166}
1167
1168int kvm_unmap_hva(struct kvm *kvm, unsigned long hva)
1169{
3da0dd43
IE
1170 return kvm_handle_hva(kvm, hva, 0, kvm_unmap_rmapp);
1171}
1172
1173void kvm_set_spte_hva(struct kvm *kvm, unsigned long hva, pte_t pte)
1174{
8a8365c5 1175 kvm_handle_hva(kvm, hva, (unsigned long)&pte, kvm_set_pte_rmapp);
e930bffe
AA
1176}
1177
8a8365c5
FD
1178static int kvm_age_rmapp(struct kvm *kvm, unsigned long *rmapp,
1179 unsigned long data)
e930bffe
AA
1180{
1181 u64 *spte;
1182 int young = 0;
1183
6316e1c8
RR
1184 /*
1185 * Emulate the accessed bit for EPT, by checking if this page has
1186 * an EPT mapping, and clearing it if it does. On the next access,
1187 * a new EPT mapping will be established.
1188 * This has some overhead, but not as much as the cost of swapping
1189 * out actively used pages or breaking up actively used hugepages.
1190 */
534e38b4 1191 if (!shadow_accessed_mask)
6316e1c8 1192 return kvm_unmap_rmapp(kvm, rmapp, data);
534e38b4 1193
e930bffe
AA
1194 spte = rmap_next(kvm, rmapp, NULL);
1195 while (spte) {
1196 int _young;
1197 u64 _spte = *spte;
1198 BUG_ON(!(_spte & PT_PRESENT_MASK));
1199 _young = _spte & PT_ACCESSED_MASK;
1200 if (_young) {
1201 young = 1;
1202 clear_bit(PT_ACCESSED_SHIFT, (unsigned long *)spte);
1203 }
1204 spte = rmap_next(kvm, rmapp, spte);
1205 }
1206 return young;
1207}
1208
8ee53820
AA
1209static int kvm_test_age_rmapp(struct kvm *kvm, unsigned long *rmapp,
1210 unsigned long data)
1211{
1212 u64 *spte;
1213 int young = 0;
1214
1215 /*
1216 * If there's no access bit in the secondary pte set by the
1217 * hardware it's up to gup-fast/gup to set the access bit in
1218 * the primary pte or in the page structure.
1219 */
1220 if (!shadow_accessed_mask)
1221 goto out;
1222
1223 spte = rmap_next(kvm, rmapp, NULL);
1224 while (spte) {
1225 u64 _spte = *spte;
1226 BUG_ON(!(_spte & PT_PRESENT_MASK));
1227 young = _spte & PT_ACCESSED_MASK;
1228 if (young) {
1229 young = 1;
1230 break;
1231 }
1232 spte = rmap_next(kvm, rmapp, spte);
1233 }
1234out:
1235 return young;
1236}
1237
53a27b39
MT
1238#define RMAP_RECYCLE_THRESHOLD 1000
1239
852e3c19 1240static void rmap_recycle(struct kvm_vcpu *vcpu, u64 *spte, gfn_t gfn)
53a27b39
MT
1241{
1242 unsigned long *rmapp;
852e3c19
JR
1243 struct kvm_mmu_page *sp;
1244
1245 sp = page_header(__pa(spte));
53a27b39 1246
852e3c19 1247 rmapp = gfn_to_rmap(vcpu->kvm, gfn, sp->role.level);
53a27b39 1248
3da0dd43 1249 kvm_unmap_rmapp(vcpu->kvm, rmapp, 0);
53a27b39
MT
1250 kvm_flush_remote_tlbs(vcpu->kvm);
1251}
1252
e930bffe
AA
1253int kvm_age_hva(struct kvm *kvm, unsigned long hva)
1254{
3da0dd43 1255 return kvm_handle_hva(kvm, hva, 0, kvm_age_rmapp);
e930bffe
AA
1256}
1257
8ee53820
AA
1258int kvm_test_age_hva(struct kvm *kvm, unsigned long hva)
1259{
1260 return kvm_handle_hva(kvm, hva, 0, kvm_test_age_rmapp);
1261}
1262
d6c69ee9 1263#ifdef MMU_DEBUG
47ad8e68 1264static int is_empty_shadow_page(u64 *spt)
6aa8b732 1265{
139bdb2d
AK
1266 u64 *pos;
1267 u64 *end;
1268
47ad8e68 1269 for (pos = spt, end = pos + PAGE_SIZE / sizeof(u64); pos != end; pos++)
3c915510 1270 if (is_shadow_present_pte(*pos)) {
b8688d51 1271 printk(KERN_ERR "%s: %p %llx\n", __func__,
139bdb2d 1272 pos, *pos);
6aa8b732 1273 return 0;
139bdb2d 1274 }
6aa8b732
AK
1275 return 1;
1276}
d6c69ee9 1277#endif
6aa8b732 1278
45221ab6
DH
1279/*
1280 * This value is the sum of all of the kvm instances's
1281 * kvm->arch.n_used_mmu_pages values. We need a global,
1282 * aggregate version in order to make the slab shrinker
1283 * faster
1284 */
1285static inline void kvm_mod_used_mmu_pages(struct kvm *kvm, int nr)
1286{
1287 kvm->arch.n_used_mmu_pages += nr;
1288 percpu_counter_add(&kvm_total_used_mmu_pages, nr);
1289}
1290
bd4c86ea
XG
1291/*
1292 * Remove the sp from shadow page cache, after call it,
1293 * we can not find this sp from the cache, and the shadow
1294 * page table is still valid.
1295 * It should be under the protection of mmu lock.
1296 */
1297static void kvm_mmu_isolate_page(struct kvm_mmu_page *sp)
260746c0 1298{
4db35314 1299 ASSERT(is_empty_shadow_page(sp->spt));
7775834a 1300 hlist_del(&sp->hash_link);
2032a93d 1301 if (!sp->role.direct)
842f22ed 1302 free_page((unsigned long)sp->gfns);
bd4c86ea
XG
1303}
1304
1305/*
1306 * Free the shadow page table and the sp, we can do it
1307 * out of the protection of mmu lock.
1308 */
1309static void kvm_mmu_free_page(struct kvm_mmu_page *sp)
1310{
1311 list_del(&sp->link);
1312 free_page((unsigned long)sp->spt);
e8ad9a70 1313 kmem_cache_free(mmu_page_header_cache, sp);
260746c0
AK
1314}
1315
cea0f0e7
AK
1316static unsigned kvm_page_table_hashfn(gfn_t gfn)
1317{
1ae0a13d 1318 return gfn & ((1 << KVM_MMU_HASH_SHIFT) - 1);
cea0f0e7
AK
1319}
1320
714b93da 1321static void mmu_page_add_parent_pte(struct kvm_vcpu *vcpu,
4db35314 1322 struct kvm_mmu_page *sp, u64 *parent_pte)
cea0f0e7 1323{
cea0f0e7
AK
1324 if (!parent_pte)
1325 return;
cea0f0e7 1326
67052b35 1327 pte_list_add(vcpu, parent_pte, &sp->parent_ptes);
cea0f0e7
AK
1328}
1329
4db35314 1330static void mmu_page_remove_parent_pte(struct kvm_mmu_page *sp,
cea0f0e7
AK
1331 u64 *parent_pte)
1332{
67052b35 1333 pte_list_remove(parent_pte, &sp->parent_ptes);
cea0f0e7
AK
1334}
1335
bcdd9a93
XG
1336static void drop_parent_pte(struct kvm_mmu_page *sp,
1337 u64 *parent_pte)
1338{
1339 mmu_page_remove_parent_pte(sp, parent_pte);
1df9f2dc 1340 mmu_spte_clear_no_track(parent_pte);
bcdd9a93
XG
1341}
1342
67052b35
XG
1343static struct kvm_mmu_page *kvm_mmu_alloc_page(struct kvm_vcpu *vcpu,
1344 u64 *parent_pte, int direct)
ad8cfbe3 1345{
67052b35
XG
1346 struct kvm_mmu_page *sp;
1347 sp = mmu_memory_cache_alloc(&vcpu->arch.mmu_page_header_cache,
1348 sizeof *sp);
1349 sp->spt = mmu_memory_cache_alloc(&vcpu->arch.mmu_page_cache, PAGE_SIZE);
1350 if (!direct)
1351 sp->gfns = mmu_memory_cache_alloc(&vcpu->arch.mmu_page_cache,
1352 PAGE_SIZE);
1353 set_page_private(virt_to_page(sp->spt), (unsigned long)sp);
1354 list_add(&sp->link, &vcpu->kvm->arch.active_mmu_pages);
93a5cef0 1355 bitmap_zero(sp->slot_bitmap, KVM_MEM_SLOTS_NUM);
67052b35
XG
1356 sp->parent_ptes = 0;
1357 mmu_page_add_parent_pte(vcpu, sp, parent_pte);
1358 kvm_mod_used_mmu_pages(vcpu->kvm, +1);
1359 return sp;
ad8cfbe3
MT
1360}
1361
67052b35 1362static void mark_unsync(u64 *spte);
1047df1f 1363static void kvm_mmu_mark_parents_unsync(struct kvm_mmu_page *sp)
0074ff63 1364{
67052b35 1365 pte_list_walk(&sp->parent_ptes, mark_unsync);
0074ff63
MT
1366}
1367
67052b35 1368static void mark_unsync(u64 *spte)
0074ff63 1369{
67052b35 1370 struct kvm_mmu_page *sp;
1047df1f 1371 unsigned int index;
0074ff63 1372
67052b35 1373 sp = page_header(__pa(spte));
1047df1f
XG
1374 index = spte - sp->spt;
1375 if (__test_and_set_bit(index, sp->unsync_child_bitmap))
0074ff63 1376 return;
1047df1f 1377 if (sp->unsync_children++)
0074ff63 1378 return;
1047df1f 1379 kvm_mmu_mark_parents_unsync(sp);
0074ff63
MT
1380}
1381
e8bc217a 1382static int nonpaging_sync_page(struct kvm_vcpu *vcpu,
a4a8e6f7 1383 struct kvm_mmu_page *sp)
e8bc217a
MT
1384{
1385 return 1;
1386}
1387
a7052897
MT
1388static void nonpaging_invlpg(struct kvm_vcpu *vcpu, gva_t gva)
1389{
1390}
1391
0f53b5b1
XG
1392static void nonpaging_update_pte(struct kvm_vcpu *vcpu,
1393 struct kvm_mmu_page *sp, u64 *spte,
7c562522 1394 const void *pte)
0f53b5b1
XG
1395{
1396 WARN_ON(1);
1397}
1398
60c8aec6
MT
1399#define KVM_PAGE_ARRAY_NR 16
1400
1401struct kvm_mmu_pages {
1402 struct mmu_page_and_offset {
1403 struct kvm_mmu_page *sp;
1404 unsigned int idx;
1405 } page[KVM_PAGE_ARRAY_NR];
1406 unsigned int nr;
1407};
1408
0074ff63
MT
1409#define for_each_unsync_children(bitmap, idx) \
1410 for (idx = find_first_bit(bitmap, 512); \
1411 idx < 512; \
1412 idx = find_next_bit(bitmap, 512, idx+1))
1413
cded19f3
HE
1414static int mmu_pages_add(struct kvm_mmu_pages *pvec, struct kvm_mmu_page *sp,
1415 int idx)
4731d4c7 1416{
60c8aec6 1417 int i;
4731d4c7 1418
60c8aec6
MT
1419 if (sp->unsync)
1420 for (i=0; i < pvec->nr; i++)
1421 if (pvec->page[i].sp == sp)
1422 return 0;
1423
1424 pvec->page[pvec->nr].sp = sp;
1425 pvec->page[pvec->nr].idx = idx;
1426 pvec->nr++;
1427 return (pvec->nr == KVM_PAGE_ARRAY_NR);
1428}
1429
1430static int __mmu_unsync_walk(struct kvm_mmu_page *sp,
1431 struct kvm_mmu_pages *pvec)
1432{
1433 int i, ret, nr_unsync_leaf = 0;
4731d4c7 1434
0074ff63 1435 for_each_unsync_children(sp->unsync_child_bitmap, i) {
7a8f1a74 1436 struct kvm_mmu_page *child;
4731d4c7
MT
1437 u64 ent = sp->spt[i];
1438
7a8f1a74
XG
1439 if (!is_shadow_present_pte(ent) || is_large_pte(ent))
1440 goto clear_child_bitmap;
1441
1442 child = page_header(ent & PT64_BASE_ADDR_MASK);
1443
1444 if (child->unsync_children) {
1445 if (mmu_pages_add(pvec, child, i))
1446 return -ENOSPC;
1447
1448 ret = __mmu_unsync_walk(child, pvec);
1449 if (!ret)
1450 goto clear_child_bitmap;
1451 else if (ret > 0)
1452 nr_unsync_leaf += ret;
1453 else
1454 return ret;
1455 } else if (child->unsync) {
1456 nr_unsync_leaf++;
1457 if (mmu_pages_add(pvec, child, i))
1458 return -ENOSPC;
1459 } else
1460 goto clear_child_bitmap;
1461
1462 continue;
1463
1464clear_child_bitmap:
1465 __clear_bit(i, sp->unsync_child_bitmap);
1466 sp->unsync_children--;
1467 WARN_ON((int)sp->unsync_children < 0);
4731d4c7
MT
1468 }
1469
4731d4c7 1470
60c8aec6
MT
1471 return nr_unsync_leaf;
1472}
1473
1474static int mmu_unsync_walk(struct kvm_mmu_page *sp,
1475 struct kvm_mmu_pages *pvec)
1476{
1477 if (!sp->unsync_children)
1478 return 0;
1479
1480 mmu_pages_add(pvec, sp, 0);
1481 return __mmu_unsync_walk(sp, pvec);
4731d4c7
MT
1482}
1483
4731d4c7
MT
1484static void kvm_unlink_unsync_page(struct kvm *kvm, struct kvm_mmu_page *sp)
1485{
1486 WARN_ON(!sp->unsync);
5e1b3ddb 1487 trace_kvm_mmu_sync_page(sp);
4731d4c7
MT
1488 sp->unsync = 0;
1489 --kvm->stat.mmu_unsync;
1490}
1491
7775834a
XG
1492static int kvm_mmu_prepare_zap_page(struct kvm *kvm, struct kvm_mmu_page *sp,
1493 struct list_head *invalid_list);
1494static void kvm_mmu_commit_zap_page(struct kvm *kvm,
1495 struct list_head *invalid_list);
4731d4c7 1496
f41d335a
XG
1497#define for_each_gfn_sp(kvm, sp, gfn, pos) \
1498 hlist_for_each_entry(sp, pos, \
7ae680eb
XG
1499 &(kvm)->arch.mmu_page_hash[kvm_page_table_hashfn(gfn)], hash_link) \
1500 if ((sp)->gfn != (gfn)) {} else
1501
f41d335a
XG
1502#define for_each_gfn_indirect_valid_sp(kvm, sp, gfn, pos) \
1503 hlist_for_each_entry(sp, pos, \
7ae680eb
XG
1504 &(kvm)->arch.mmu_page_hash[kvm_page_table_hashfn(gfn)], hash_link) \
1505 if ((sp)->gfn != (gfn) || (sp)->role.direct || \
1506 (sp)->role.invalid) {} else
1507
f918b443 1508/* @sp->gfn should be write-protected at the call site */
1d9dc7e0 1509static int __kvm_sync_page(struct kvm_vcpu *vcpu, struct kvm_mmu_page *sp,
d98ba053 1510 struct list_head *invalid_list, bool clear_unsync)
4731d4c7 1511{
5b7e0102 1512 if (sp->role.cr4_pae != !!is_pae(vcpu)) {
d98ba053 1513 kvm_mmu_prepare_zap_page(vcpu->kvm, sp, invalid_list);
4731d4c7
MT
1514 return 1;
1515 }
1516
f918b443 1517 if (clear_unsync)
1d9dc7e0 1518 kvm_unlink_unsync_page(vcpu->kvm, sp);
1d9dc7e0 1519
a4a8e6f7 1520 if (vcpu->arch.mmu.sync_page(vcpu, sp)) {
d98ba053 1521 kvm_mmu_prepare_zap_page(vcpu->kvm, sp, invalid_list);
4731d4c7
MT
1522 return 1;
1523 }
1524
1525 kvm_mmu_flush_tlb(vcpu);
4731d4c7
MT
1526 return 0;
1527}
1528
1d9dc7e0
XG
1529static int kvm_sync_page_transient(struct kvm_vcpu *vcpu,
1530 struct kvm_mmu_page *sp)
1531{
d98ba053 1532 LIST_HEAD(invalid_list);
1d9dc7e0
XG
1533 int ret;
1534
d98ba053 1535 ret = __kvm_sync_page(vcpu, sp, &invalid_list, false);
be71e061 1536 if (ret)
d98ba053
XG
1537 kvm_mmu_commit_zap_page(vcpu->kvm, &invalid_list);
1538
1d9dc7e0
XG
1539 return ret;
1540}
1541
d98ba053
XG
1542static int kvm_sync_page(struct kvm_vcpu *vcpu, struct kvm_mmu_page *sp,
1543 struct list_head *invalid_list)
1d9dc7e0 1544{
d98ba053 1545 return __kvm_sync_page(vcpu, sp, invalid_list, true);
1d9dc7e0
XG
1546}
1547
9f1a122f
XG
1548/* @gfn should be write-protected at the call site */
1549static void kvm_sync_pages(struct kvm_vcpu *vcpu, gfn_t gfn)
1550{
9f1a122f 1551 struct kvm_mmu_page *s;
f41d335a 1552 struct hlist_node *node;
d98ba053 1553 LIST_HEAD(invalid_list);
9f1a122f
XG
1554 bool flush = false;
1555
f41d335a 1556 for_each_gfn_indirect_valid_sp(vcpu->kvm, s, gfn, node) {
7ae680eb 1557 if (!s->unsync)
9f1a122f
XG
1558 continue;
1559
1560 WARN_ON(s->role.level != PT_PAGE_TABLE_LEVEL);
a4a8e6f7 1561 kvm_unlink_unsync_page(vcpu->kvm, s);
9f1a122f 1562 if ((s->role.cr4_pae != !!is_pae(vcpu)) ||
a4a8e6f7 1563 (vcpu->arch.mmu.sync_page(vcpu, s))) {
d98ba053 1564 kvm_mmu_prepare_zap_page(vcpu->kvm, s, &invalid_list);
9f1a122f
XG
1565 continue;
1566 }
9f1a122f
XG
1567 flush = true;
1568 }
1569
d98ba053 1570 kvm_mmu_commit_zap_page(vcpu->kvm, &invalid_list);
9f1a122f
XG
1571 if (flush)
1572 kvm_mmu_flush_tlb(vcpu);
1573}
1574
60c8aec6
MT
1575struct mmu_page_path {
1576 struct kvm_mmu_page *parent[PT64_ROOT_LEVEL-1];
1577 unsigned int idx[PT64_ROOT_LEVEL-1];
4731d4c7
MT
1578};
1579
60c8aec6
MT
1580#define for_each_sp(pvec, sp, parents, i) \
1581 for (i = mmu_pages_next(&pvec, &parents, -1), \
1582 sp = pvec.page[i].sp; \
1583 i < pvec.nr && ({ sp = pvec.page[i].sp; 1;}); \
1584 i = mmu_pages_next(&pvec, &parents, i))
1585
cded19f3
HE
1586static int mmu_pages_next(struct kvm_mmu_pages *pvec,
1587 struct mmu_page_path *parents,
1588 int i)
60c8aec6
MT
1589{
1590 int n;
1591
1592 for (n = i+1; n < pvec->nr; n++) {
1593 struct kvm_mmu_page *sp = pvec->page[n].sp;
1594
1595 if (sp->role.level == PT_PAGE_TABLE_LEVEL) {
1596 parents->idx[0] = pvec->page[n].idx;
1597 return n;
1598 }
1599
1600 parents->parent[sp->role.level-2] = sp;
1601 parents->idx[sp->role.level-1] = pvec->page[n].idx;
1602 }
1603
1604 return n;
1605}
1606
cded19f3 1607static void mmu_pages_clear_parents(struct mmu_page_path *parents)
4731d4c7 1608{
60c8aec6
MT
1609 struct kvm_mmu_page *sp;
1610 unsigned int level = 0;
1611
1612 do {
1613 unsigned int idx = parents->idx[level];
4731d4c7 1614
60c8aec6
MT
1615 sp = parents->parent[level];
1616 if (!sp)
1617 return;
1618
1619 --sp->unsync_children;
1620 WARN_ON((int)sp->unsync_children < 0);
1621 __clear_bit(idx, sp->unsync_child_bitmap);
1622 level++;
1623 } while (level < PT64_ROOT_LEVEL-1 && !sp->unsync_children);
4731d4c7
MT
1624}
1625
60c8aec6
MT
1626static void kvm_mmu_pages_init(struct kvm_mmu_page *parent,
1627 struct mmu_page_path *parents,
1628 struct kvm_mmu_pages *pvec)
4731d4c7 1629{
60c8aec6
MT
1630 parents->parent[parent->role.level-1] = NULL;
1631 pvec->nr = 0;
1632}
4731d4c7 1633
60c8aec6
MT
1634static void mmu_sync_children(struct kvm_vcpu *vcpu,
1635 struct kvm_mmu_page *parent)
1636{
1637 int i;
1638 struct kvm_mmu_page *sp;
1639 struct mmu_page_path parents;
1640 struct kvm_mmu_pages pages;
d98ba053 1641 LIST_HEAD(invalid_list);
60c8aec6
MT
1642
1643 kvm_mmu_pages_init(parent, &parents, &pages);
1644 while (mmu_unsync_walk(parent, &pages)) {
b1a36821
MT
1645 int protected = 0;
1646
1647 for_each_sp(pages, sp, parents, i)
1648 protected |= rmap_write_protect(vcpu->kvm, sp->gfn);
1649
1650 if (protected)
1651 kvm_flush_remote_tlbs(vcpu->kvm);
1652
60c8aec6 1653 for_each_sp(pages, sp, parents, i) {
d98ba053 1654 kvm_sync_page(vcpu, sp, &invalid_list);
60c8aec6
MT
1655 mmu_pages_clear_parents(&parents);
1656 }
d98ba053 1657 kvm_mmu_commit_zap_page(vcpu->kvm, &invalid_list);
4731d4c7 1658 cond_resched_lock(&vcpu->kvm->mmu_lock);
60c8aec6
MT
1659 kvm_mmu_pages_init(parent, &parents, &pages);
1660 }
4731d4c7
MT
1661}
1662
c3707958
XG
1663static void init_shadow_page_table(struct kvm_mmu_page *sp)
1664{
1665 int i;
1666
1667 for (i = 0; i < PT64_ENT_PER_PAGE; ++i)
1668 sp->spt[i] = 0ull;
1669}
1670
a30f47cb
XG
1671static void __clear_sp_write_flooding_count(struct kvm_mmu_page *sp)
1672{
1673 sp->write_flooding_count = 0;
1674}
1675
1676static void clear_sp_write_flooding_count(u64 *spte)
1677{
1678 struct kvm_mmu_page *sp = page_header(__pa(spte));
1679
1680 __clear_sp_write_flooding_count(sp);
1681}
1682
cea0f0e7
AK
1683static struct kvm_mmu_page *kvm_mmu_get_page(struct kvm_vcpu *vcpu,
1684 gfn_t gfn,
1685 gva_t gaddr,
1686 unsigned level,
f6e2c02b 1687 int direct,
41074d07 1688 unsigned access,
f7d9c7b7 1689 u64 *parent_pte)
cea0f0e7
AK
1690{
1691 union kvm_mmu_page_role role;
cea0f0e7 1692 unsigned quadrant;
9f1a122f 1693 struct kvm_mmu_page *sp;
f41d335a 1694 struct hlist_node *node;
9f1a122f 1695 bool need_sync = false;
cea0f0e7 1696
a770f6f2 1697 role = vcpu->arch.mmu.base_role;
cea0f0e7 1698 role.level = level;
f6e2c02b 1699 role.direct = direct;
84b0c8c6 1700 if (role.direct)
5b7e0102 1701 role.cr4_pae = 0;
41074d07 1702 role.access = access;
c5a78f2b
JR
1703 if (!vcpu->arch.mmu.direct_map
1704 && vcpu->arch.mmu.root_level <= PT32_ROOT_LEVEL) {
cea0f0e7
AK
1705 quadrant = gaddr >> (PAGE_SHIFT + (PT64_PT_BITS * level));
1706 quadrant &= (1 << ((PT32_PT_BITS - PT64_PT_BITS) * level)) - 1;
1707 role.quadrant = quadrant;
1708 }
f41d335a 1709 for_each_gfn_sp(vcpu->kvm, sp, gfn, node) {
7ae680eb
XG
1710 if (!need_sync && sp->unsync)
1711 need_sync = true;
4731d4c7 1712
7ae680eb
XG
1713 if (sp->role.word != role.word)
1714 continue;
4731d4c7 1715
7ae680eb
XG
1716 if (sp->unsync && kvm_sync_page_transient(vcpu, sp))
1717 break;
e02aa901 1718
7ae680eb
XG
1719 mmu_page_add_parent_pte(vcpu, sp, parent_pte);
1720 if (sp->unsync_children) {
a8eeb04a 1721 kvm_make_request(KVM_REQ_MMU_SYNC, vcpu);
7ae680eb
XG
1722 kvm_mmu_mark_parents_unsync(sp);
1723 } else if (sp->unsync)
1724 kvm_mmu_mark_parents_unsync(sp);
e02aa901 1725
a30f47cb 1726 __clear_sp_write_flooding_count(sp);
7ae680eb
XG
1727 trace_kvm_mmu_get_page(sp, false);
1728 return sp;
1729 }
dfc5aa00 1730 ++vcpu->kvm->stat.mmu_cache_miss;
2032a93d 1731 sp = kvm_mmu_alloc_page(vcpu, parent_pte, direct);
4db35314
AK
1732 if (!sp)
1733 return sp;
4db35314
AK
1734 sp->gfn = gfn;
1735 sp->role = role;
7ae680eb
XG
1736 hlist_add_head(&sp->hash_link,
1737 &vcpu->kvm->arch.mmu_page_hash[kvm_page_table_hashfn(gfn)]);
f6e2c02b 1738 if (!direct) {
b1a36821
MT
1739 if (rmap_write_protect(vcpu->kvm, gfn))
1740 kvm_flush_remote_tlbs(vcpu->kvm);
9f1a122f
XG
1741 if (level > PT_PAGE_TABLE_LEVEL && need_sync)
1742 kvm_sync_pages(vcpu, gfn);
1743
4731d4c7
MT
1744 account_shadowed(vcpu->kvm, gfn);
1745 }
c3707958 1746 init_shadow_page_table(sp);
f691fe1d 1747 trace_kvm_mmu_get_page(sp, true);
4db35314 1748 return sp;
cea0f0e7
AK
1749}
1750
2d11123a
AK
1751static void shadow_walk_init(struct kvm_shadow_walk_iterator *iterator,
1752 struct kvm_vcpu *vcpu, u64 addr)
1753{
1754 iterator->addr = addr;
1755 iterator->shadow_addr = vcpu->arch.mmu.root_hpa;
1756 iterator->level = vcpu->arch.mmu.shadow_root_level;
81407ca5
JR
1757
1758 if (iterator->level == PT64_ROOT_LEVEL &&
1759 vcpu->arch.mmu.root_level < PT64_ROOT_LEVEL &&
1760 !vcpu->arch.mmu.direct_map)
1761 --iterator->level;
1762
2d11123a
AK
1763 if (iterator->level == PT32E_ROOT_LEVEL) {
1764 iterator->shadow_addr
1765 = vcpu->arch.mmu.pae_root[(addr >> 30) & 3];
1766 iterator->shadow_addr &= PT64_BASE_ADDR_MASK;
1767 --iterator->level;
1768 if (!iterator->shadow_addr)
1769 iterator->level = 0;
1770 }
1771}
1772
1773static bool shadow_walk_okay(struct kvm_shadow_walk_iterator *iterator)
1774{
1775 if (iterator->level < PT_PAGE_TABLE_LEVEL)
1776 return false;
4d88954d 1777
2d11123a
AK
1778 iterator->index = SHADOW_PT_INDEX(iterator->addr, iterator->level);
1779 iterator->sptep = ((u64 *)__va(iterator->shadow_addr)) + iterator->index;
1780 return true;
1781}
1782
c2a2ac2b
XG
1783static void __shadow_walk_next(struct kvm_shadow_walk_iterator *iterator,
1784 u64 spte)
2d11123a 1785{
c2a2ac2b 1786 if (is_last_spte(spte, iterator->level)) {
052331be
XG
1787 iterator->level = 0;
1788 return;
1789 }
1790
c2a2ac2b 1791 iterator->shadow_addr = spte & PT64_BASE_ADDR_MASK;
2d11123a
AK
1792 --iterator->level;
1793}
1794
c2a2ac2b
XG
1795static void shadow_walk_next(struct kvm_shadow_walk_iterator *iterator)
1796{
1797 return __shadow_walk_next(iterator, *iterator->sptep);
1798}
1799
32ef26a3
AK
1800static void link_shadow_page(u64 *sptep, struct kvm_mmu_page *sp)
1801{
1802 u64 spte;
1803
1804 spte = __pa(sp->spt)
1805 | PT_PRESENT_MASK | PT_ACCESSED_MASK
1806 | PT_WRITABLE_MASK | PT_USER_MASK;
1df9f2dc 1807 mmu_spte_set(sptep, spte);
32ef26a3
AK
1808}
1809
a3aa51cf
AK
1810static void drop_large_spte(struct kvm_vcpu *vcpu, u64 *sptep)
1811{
1812 if (is_large_pte(*sptep)) {
c3707958 1813 drop_spte(vcpu->kvm, sptep);
a3aa51cf
AK
1814 kvm_flush_remote_tlbs(vcpu->kvm);
1815 }
1816}
1817
a357bd22
AK
1818static void validate_direct_spte(struct kvm_vcpu *vcpu, u64 *sptep,
1819 unsigned direct_access)
1820{
1821 if (is_shadow_present_pte(*sptep) && !is_large_pte(*sptep)) {
1822 struct kvm_mmu_page *child;
1823
1824 /*
1825 * For the direct sp, if the guest pte's dirty bit
1826 * changed form clean to dirty, it will corrupt the
1827 * sp's access: allow writable in the read-only sp,
1828 * so we should update the spte at this point to get
1829 * a new sp with the correct access.
1830 */
1831 child = page_header(*sptep & PT64_BASE_ADDR_MASK);
1832 if (child->role.access == direct_access)
1833 return;
1834
bcdd9a93 1835 drop_parent_pte(child, sptep);
a357bd22
AK
1836 kvm_flush_remote_tlbs(vcpu->kvm);
1837 }
1838}
1839
505aef8f 1840static bool mmu_page_zap_pte(struct kvm *kvm, struct kvm_mmu_page *sp,
38e3b2b2
XG
1841 u64 *spte)
1842{
1843 u64 pte;
1844 struct kvm_mmu_page *child;
1845
1846 pte = *spte;
1847 if (is_shadow_present_pte(pte)) {
505aef8f 1848 if (is_last_spte(pte, sp->role.level)) {
c3707958 1849 drop_spte(kvm, spte);
505aef8f
XG
1850 if (is_large_pte(pte))
1851 --kvm->stat.lpages;
1852 } else {
38e3b2b2 1853 child = page_header(pte & PT64_BASE_ADDR_MASK);
bcdd9a93 1854 drop_parent_pte(child, spte);
38e3b2b2 1855 }
505aef8f
XG
1856 return true;
1857 }
1858
1859 if (is_mmio_spte(pte))
ce88decf 1860 mmu_spte_clear_no_track(spte);
c3707958 1861
505aef8f 1862 return false;
38e3b2b2
XG
1863}
1864
90cb0529 1865static void kvm_mmu_page_unlink_children(struct kvm *kvm,
4db35314 1866 struct kvm_mmu_page *sp)
a436036b 1867{
697fe2e2 1868 unsigned i;
697fe2e2 1869
38e3b2b2
XG
1870 for (i = 0; i < PT64_ENT_PER_PAGE; ++i)
1871 mmu_page_zap_pte(kvm, sp, sp->spt + i);
a436036b
AK
1872}
1873
4db35314 1874static void kvm_mmu_put_page(struct kvm_mmu_page *sp, u64 *parent_pte)
cea0f0e7 1875{
4db35314 1876 mmu_page_remove_parent_pte(sp, parent_pte);
a436036b
AK
1877}
1878
31aa2b44 1879static void kvm_mmu_unlink_parents(struct kvm *kvm, struct kvm_mmu_page *sp)
a436036b
AK
1880{
1881 u64 *parent_pte;
1882
bcdd9a93
XG
1883 while ((parent_pte = pte_list_next(&sp->parent_ptes, NULL)))
1884 drop_parent_pte(sp, parent_pte);
31aa2b44
AK
1885}
1886
60c8aec6 1887static int mmu_zap_unsync_children(struct kvm *kvm,
7775834a
XG
1888 struct kvm_mmu_page *parent,
1889 struct list_head *invalid_list)
4731d4c7 1890{
60c8aec6
MT
1891 int i, zapped = 0;
1892 struct mmu_page_path parents;
1893 struct kvm_mmu_pages pages;
4731d4c7 1894
60c8aec6 1895 if (parent->role.level == PT_PAGE_TABLE_LEVEL)
4731d4c7 1896 return 0;
60c8aec6
MT
1897
1898 kvm_mmu_pages_init(parent, &parents, &pages);
1899 while (mmu_unsync_walk(parent, &pages)) {
1900 struct kvm_mmu_page *sp;
1901
1902 for_each_sp(pages, sp, parents, i) {
7775834a 1903 kvm_mmu_prepare_zap_page(kvm, sp, invalid_list);
60c8aec6 1904 mmu_pages_clear_parents(&parents);
77662e00 1905 zapped++;
60c8aec6 1906 }
60c8aec6
MT
1907 kvm_mmu_pages_init(parent, &parents, &pages);
1908 }
1909
1910 return zapped;
4731d4c7
MT
1911}
1912
7775834a
XG
1913static int kvm_mmu_prepare_zap_page(struct kvm *kvm, struct kvm_mmu_page *sp,
1914 struct list_head *invalid_list)
31aa2b44 1915{
4731d4c7 1916 int ret;
f691fe1d 1917
7775834a 1918 trace_kvm_mmu_prepare_zap_page(sp);
31aa2b44 1919 ++kvm->stat.mmu_shadow_zapped;
7775834a 1920 ret = mmu_zap_unsync_children(kvm, sp, invalid_list);
4db35314 1921 kvm_mmu_page_unlink_children(kvm, sp);
31aa2b44 1922 kvm_mmu_unlink_parents(kvm, sp);
f6e2c02b 1923 if (!sp->role.invalid && !sp->role.direct)
5b5c6a5a 1924 unaccount_shadowed(kvm, sp->gfn);
4731d4c7
MT
1925 if (sp->unsync)
1926 kvm_unlink_unsync_page(kvm, sp);
4db35314 1927 if (!sp->root_count) {
54a4f023
GJ
1928 /* Count self */
1929 ret++;
7775834a 1930 list_move(&sp->link, invalid_list);
aa6bd187 1931 kvm_mod_used_mmu_pages(kvm, -1);
2e53d63a 1932 } else {
5b5c6a5a 1933 list_move(&sp->link, &kvm->arch.active_mmu_pages);
2e53d63a
MT
1934 kvm_reload_remote_mmus(kvm);
1935 }
7775834a
XG
1936
1937 sp->role.invalid = 1;
4731d4c7 1938 return ret;
a436036b
AK
1939}
1940
c2a2ac2b
XG
1941static void kvm_mmu_isolate_pages(struct list_head *invalid_list)
1942{
1943 struct kvm_mmu_page *sp;
1944
1945 list_for_each_entry(sp, invalid_list, link)
1946 kvm_mmu_isolate_page(sp);
1947}
1948
1949static void free_pages_rcu(struct rcu_head *head)
1950{
1951 struct kvm_mmu_page *next, *sp;
1952
1953 sp = container_of(head, struct kvm_mmu_page, rcu);
1954 while (sp) {
1955 if (!list_empty(&sp->link))
1956 next = list_first_entry(&sp->link,
1957 struct kvm_mmu_page, link);
1958 else
1959 next = NULL;
1960 kvm_mmu_free_page(sp);
1961 sp = next;
1962 }
1963}
1964
7775834a
XG
1965static void kvm_mmu_commit_zap_page(struct kvm *kvm,
1966 struct list_head *invalid_list)
1967{
1968 struct kvm_mmu_page *sp;
1969
1970 if (list_empty(invalid_list))
1971 return;
1972
1973 kvm_flush_remote_tlbs(kvm);
1974
c2a2ac2b
XG
1975 if (atomic_read(&kvm->arch.reader_counter)) {
1976 kvm_mmu_isolate_pages(invalid_list);
1977 sp = list_first_entry(invalid_list, struct kvm_mmu_page, link);
1978 list_del_init(invalid_list);
4f022648
XG
1979
1980 trace_kvm_mmu_delay_free_pages(sp);
c2a2ac2b
XG
1981 call_rcu(&sp->rcu, free_pages_rcu);
1982 return;
1983 }
1984
7775834a
XG
1985 do {
1986 sp = list_first_entry(invalid_list, struct kvm_mmu_page, link);
1987 WARN_ON(!sp->role.invalid || sp->root_count);
bd4c86ea 1988 kvm_mmu_isolate_page(sp);
aa6bd187 1989 kvm_mmu_free_page(sp);
7775834a
XG
1990 } while (!list_empty(invalid_list));
1991
1992}
1993
82ce2c96
IE
1994/*
1995 * Changing the number of mmu pages allocated to the vm
49d5ca26 1996 * Note: if goal_nr_mmu_pages is too small, you will get dead lock
82ce2c96 1997 */
49d5ca26 1998void kvm_mmu_change_mmu_pages(struct kvm *kvm, unsigned int goal_nr_mmu_pages)
82ce2c96 1999{
d98ba053 2000 LIST_HEAD(invalid_list);
82ce2c96
IE
2001 /*
2002 * If we set the number of mmu pages to be smaller be than the
2003 * number of actived pages , we must to free some mmu pages before we
2004 * change the value
2005 */
2006
49d5ca26
DH
2007 if (kvm->arch.n_used_mmu_pages > goal_nr_mmu_pages) {
2008 while (kvm->arch.n_used_mmu_pages > goal_nr_mmu_pages &&
77662e00 2009 !list_empty(&kvm->arch.active_mmu_pages)) {
82ce2c96
IE
2010 struct kvm_mmu_page *page;
2011
f05e70ac 2012 page = container_of(kvm->arch.active_mmu_pages.prev,
82ce2c96 2013 struct kvm_mmu_page, link);
80b63faf 2014 kvm_mmu_prepare_zap_page(kvm, page, &invalid_list);
82ce2c96 2015 }
aa6bd187 2016 kvm_mmu_commit_zap_page(kvm, &invalid_list);
49d5ca26 2017 goal_nr_mmu_pages = kvm->arch.n_used_mmu_pages;
82ce2c96 2018 }
82ce2c96 2019
49d5ca26 2020 kvm->arch.n_max_mmu_pages = goal_nr_mmu_pages;
82ce2c96
IE
2021}
2022
1cb3f3ae 2023int kvm_mmu_unprotect_page(struct kvm *kvm, gfn_t gfn)
a436036b 2024{
4db35314 2025 struct kvm_mmu_page *sp;
f41d335a 2026 struct hlist_node *node;
d98ba053 2027 LIST_HEAD(invalid_list);
a436036b
AK
2028 int r;
2029
9ad17b10 2030 pgprintk("%s: looking for gfn %llx\n", __func__, gfn);
a436036b 2031 r = 0;
1cb3f3ae 2032 spin_lock(&kvm->mmu_lock);
f41d335a 2033 for_each_gfn_indirect_valid_sp(kvm, sp, gfn, node) {
9ad17b10 2034 pgprintk("%s: gfn %llx role %x\n", __func__, gfn,
7ae680eb
XG
2035 sp->role.word);
2036 r = 1;
f41d335a 2037 kvm_mmu_prepare_zap_page(kvm, sp, &invalid_list);
7ae680eb 2038 }
d98ba053 2039 kvm_mmu_commit_zap_page(kvm, &invalid_list);
1cb3f3ae
XG
2040 spin_unlock(&kvm->mmu_lock);
2041
a436036b 2042 return r;
cea0f0e7 2043}
1cb3f3ae 2044EXPORT_SYMBOL_GPL(kvm_mmu_unprotect_page);
cea0f0e7 2045
38c335f1 2046static void page_header_update_slot(struct kvm *kvm, void *pte, gfn_t gfn)
6aa8b732 2047{
bc6678a3 2048 int slot = memslot_id(kvm, gfn);
4db35314 2049 struct kvm_mmu_page *sp = page_header(__pa(pte));
6aa8b732 2050
291f26bc 2051 __set_bit(slot, sp->slot_bitmap);
6aa8b732
AK
2052}
2053
74be52e3
SY
2054/*
2055 * The function is based on mtrr_type_lookup() in
2056 * arch/x86/kernel/cpu/mtrr/generic.c
2057 */
2058static int get_mtrr_type(struct mtrr_state_type *mtrr_state,
2059 u64 start, u64 end)
2060{
2061 int i;
2062 u64 base, mask;
2063 u8 prev_match, curr_match;
2064 int num_var_ranges = KVM_NR_VAR_MTRR;
2065
2066 if (!mtrr_state->enabled)
2067 return 0xFF;
2068
2069 /* Make end inclusive end, instead of exclusive */
2070 end--;
2071
2072 /* Look in fixed ranges. Just return the type as per start */
2073 if (mtrr_state->have_fixed && (start < 0x100000)) {
2074 int idx;
2075
2076 if (start < 0x80000) {
2077 idx = 0;
2078 idx += (start >> 16);
2079 return mtrr_state->fixed_ranges[idx];
2080 } else if (start < 0xC0000) {
2081 idx = 1 * 8;
2082 idx += ((start - 0x80000) >> 14);
2083 return mtrr_state->fixed_ranges[idx];
2084 } else if (start < 0x1000000) {
2085 idx = 3 * 8;
2086 idx += ((start - 0xC0000) >> 12);
2087 return mtrr_state->fixed_ranges[idx];
2088 }
2089 }
2090
2091 /*
2092 * Look in variable ranges
2093 * Look of multiple ranges matching this address and pick type
2094 * as per MTRR precedence
2095 */
2096 if (!(mtrr_state->enabled & 2))
2097 return mtrr_state->def_type;
2098
2099 prev_match = 0xFF;
2100 for (i = 0; i < num_var_ranges; ++i) {
2101 unsigned short start_state, end_state;
2102
2103 if (!(mtrr_state->var_ranges[i].mask_lo & (1 << 11)))
2104 continue;
2105
2106 base = (((u64)mtrr_state->var_ranges[i].base_hi) << 32) +
2107 (mtrr_state->var_ranges[i].base_lo & PAGE_MASK);
2108 mask = (((u64)mtrr_state->var_ranges[i].mask_hi) << 32) +
2109 (mtrr_state->var_ranges[i].mask_lo & PAGE_MASK);
2110
2111 start_state = ((start & mask) == (base & mask));
2112 end_state = ((end & mask) == (base & mask));
2113 if (start_state != end_state)
2114 return 0xFE;
2115
2116 if ((start & mask) != (base & mask))
2117 continue;
2118
2119 curr_match = mtrr_state->var_ranges[i].base_lo & 0xff;
2120 if (prev_match == 0xFF) {
2121 prev_match = curr_match;
2122 continue;
2123 }
2124
2125 if (prev_match == MTRR_TYPE_UNCACHABLE ||
2126 curr_match == MTRR_TYPE_UNCACHABLE)
2127 return MTRR_TYPE_UNCACHABLE;
2128
2129 if ((prev_match == MTRR_TYPE_WRBACK &&
2130 curr_match == MTRR_TYPE_WRTHROUGH) ||
2131 (prev_match == MTRR_TYPE_WRTHROUGH &&
2132 curr_match == MTRR_TYPE_WRBACK)) {
2133 prev_match = MTRR_TYPE_WRTHROUGH;
2134 curr_match = MTRR_TYPE_WRTHROUGH;
2135 }
2136
2137 if (prev_match != curr_match)
2138 return MTRR_TYPE_UNCACHABLE;
2139 }
2140
2141 if (prev_match != 0xFF)
2142 return prev_match;
2143
2144 return mtrr_state->def_type;
2145}
2146
4b12f0de 2147u8 kvm_get_guest_memory_type(struct kvm_vcpu *vcpu, gfn_t gfn)
74be52e3
SY
2148{
2149 u8 mtrr;
2150
2151 mtrr = get_mtrr_type(&vcpu->arch.mtrr_state, gfn << PAGE_SHIFT,
2152 (gfn << PAGE_SHIFT) + PAGE_SIZE);
2153 if (mtrr == 0xfe || mtrr == 0xff)
2154 mtrr = MTRR_TYPE_WRBACK;
2155 return mtrr;
2156}
4b12f0de 2157EXPORT_SYMBOL_GPL(kvm_get_guest_memory_type);
74be52e3 2158
9cf5cf5a
XG
2159static void __kvm_unsync_page(struct kvm_vcpu *vcpu, struct kvm_mmu_page *sp)
2160{
2161 trace_kvm_mmu_unsync_page(sp);
2162 ++vcpu->kvm->stat.mmu_unsync;
2163 sp->unsync = 1;
2164
2165 kvm_mmu_mark_parents_unsync(sp);
9cf5cf5a
XG
2166}
2167
2168static void kvm_unsync_pages(struct kvm_vcpu *vcpu, gfn_t gfn)
4731d4c7 2169{
4731d4c7 2170 struct kvm_mmu_page *s;
f41d335a 2171 struct hlist_node *node;
9cf5cf5a 2172
f41d335a 2173 for_each_gfn_indirect_valid_sp(vcpu->kvm, s, gfn, node) {
7ae680eb 2174 if (s->unsync)
4731d4c7 2175 continue;
9cf5cf5a
XG
2176 WARN_ON(s->role.level != PT_PAGE_TABLE_LEVEL);
2177 __kvm_unsync_page(vcpu, s);
4731d4c7 2178 }
4731d4c7
MT
2179}
2180
2181static int mmu_need_write_protect(struct kvm_vcpu *vcpu, gfn_t gfn,
2182 bool can_unsync)
2183{
9cf5cf5a 2184 struct kvm_mmu_page *s;
f41d335a 2185 struct hlist_node *node;
9cf5cf5a
XG
2186 bool need_unsync = false;
2187
f41d335a 2188 for_each_gfn_indirect_valid_sp(vcpu->kvm, s, gfn, node) {
36a2e677
XG
2189 if (!can_unsync)
2190 return 1;
2191
9cf5cf5a 2192 if (s->role.level != PT_PAGE_TABLE_LEVEL)
4731d4c7 2193 return 1;
9cf5cf5a
XG
2194
2195 if (!need_unsync && !s->unsync) {
9cf5cf5a
XG
2196 need_unsync = true;
2197 }
4731d4c7 2198 }
9cf5cf5a
XG
2199 if (need_unsync)
2200 kvm_unsync_pages(vcpu, gfn);
4731d4c7
MT
2201 return 0;
2202}
2203
d555c333 2204static int set_spte(struct kvm_vcpu *vcpu, u64 *sptep,
1e73f9dd 2205 unsigned pte_access, int user_fault,
640d9b0d 2206 int write_fault, int level,
c2d0ee46 2207 gfn_t gfn, pfn_t pfn, bool speculative,
9bdbba13 2208 bool can_unsync, bool host_writable)
1c4f1fd6 2209{
b330aa0c 2210 u64 spte, entry = *sptep;
1e73f9dd 2211 int ret = 0;
64d4d521 2212
ce88decf
XG
2213 if (set_mmio_spte(sptep, gfn, pfn, pte_access))
2214 return 0;
2215
982c2565 2216 spte = PT_PRESENT_MASK;
947da538 2217 if (!speculative)
3201b5d9 2218 spte |= shadow_accessed_mask;
640d9b0d 2219
7b52345e
SY
2220 if (pte_access & ACC_EXEC_MASK)
2221 spte |= shadow_x_mask;
2222 else
2223 spte |= shadow_nx_mask;
1c4f1fd6 2224 if (pte_access & ACC_USER_MASK)
7b52345e 2225 spte |= shadow_user_mask;
852e3c19 2226 if (level > PT_PAGE_TABLE_LEVEL)
05da4558 2227 spte |= PT_PAGE_SIZE_MASK;
b0bc3ee2 2228 if (tdp_enabled)
4b12f0de
SY
2229 spte |= kvm_x86_ops->get_mt_mask(vcpu, gfn,
2230 kvm_is_mmio_pfn(pfn));
1c4f1fd6 2231
9bdbba13 2232 if (host_writable)
1403283a 2233 spte |= SPTE_HOST_WRITEABLE;
f8e453b0
XG
2234 else
2235 pte_access &= ~ACC_WRITE_MASK;
1403283a 2236
35149e21 2237 spte |= (u64)pfn << PAGE_SHIFT;
1c4f1fd6
AK
2238
2239 if ((pte_access & ACC_WRITE_MASK)
c5a78f2b
JR
2240 || (!vcpu->arch.mmu.direct_map && write_fault
2241 && !is_write_protection(vcpu) && !user_fault)) {
1c4f1fd6 2242
852e3c19
JR
2243 if (level > PT_PAGE_TABLE_LEVEL &&
2244 has_wrprotected_page(vcpu->kvm, gfn, level)) {
38187c83 2245 ret = 1;
c3707958 2246 drop_spte(vcpu->kvm, sptep);
be38d276 2247 goto done;
38187c83
MT
2248 }
2249
1c4f1fd6 2250 spte |= PT_WRITABLE_MASK;
1c4f1fd6 2251
c5a78f2b 2252 if (!vcpu->arch.mmu.direct_map
411c588d 2253 && !(pte_access & ACC_WRITE_MASK)) {
69325a12 2254 spte &= ~PT_USER_MASK;
411c588d
AK
2255 /*
2256 * If we converted a user page to a kernel page,
2257 * so that the kernel can write to it when cr0.wp=0,
2258 * then we should prevent the kernel from executing it
2259 * if SMEP is enabled.
2260 */
2261 if (kvm_read_cr4_bits(vcpu, X86_CR4_SMEP))
2262 spte |= PT64_NX_MASK;
2263 }
69325a12 2264
ecc5589f
MT
2265 /*
2266 * Optimization: for pte sync, if spte was writable the hash
2267 * lookup is unnecessary (and expensive). Write protection
2268 * is responsibility of mmu_get_page / kvm_sync_page.
2269 * Same reasoning can be applied to dirty page accounting.
2270 */
8dae4445 2271 if (!can_unsync && is_writable_pte(*sptep))
ecc5589f
MT
2272 goto set_pte;
2273
4731d4c7 2274 if (mmu_need_write_protect(vcpu, gfn, can_unsync)) {
9ad17b10 2275 pgprintk("%s: found shadow page for %llx, marking ro\n",
b8688d51 2276 __func__, gfn);
1e73f9dd 2277 ret = 1;
1c4f1fd6 2278 pte_access &= ~ACC_WRITE_MASK;
8dae4445 2279 if (is_writable_pte(spte))
1c4f1fd6 2280 spte &= ~PT_WRITABLE_MASK;
1c4f1fd6
AK
2281 }
2282 }
2283
1c4f1fd6
AK
2284 if (pte_access & ACC_WRITE_MASK)
2285 mark_page_dirty(vcpu->kvm, gfn);
2286
38187c83 2287set_pte:
1df9f2dc 2288 mmu_spte_update(sptep, spte);
b330aa0c
XG
2289 /*
2290 * If we overwrite a writable spte with a read-only one we
2291 * should flush remote TLBs. Otherwise rmap_write_protect
2292 * will find a read-only spte, even though the writable spte
2293 * might be cached on a CPU's TLB.
2294 */
2295 if (is_writable_pte(entry) && !is_writable_pte(*sptep))
2296 kvm_flush_remote_tlbs(vcpu->kvm);
be38d276 2297done:
1e73f9dd
MT
2298 return ret;
2299}
2300
d555c333 2301static void mmu_set_spte(struct kvm_vcpu *vcpu, u64 *sptep,
1e73f9dd 2302 unsigned pt_access, unsigned pte_access,
640d9b0d 2303 int user_fault, int write_fault,
b90a0e6c 2304 int *emulate, int level, gfn_t gfn,
1403283a 2305 pfn_t pfn, bool speculative,
9bdbba13 2306 bool host_writable)
1e73f9dd
MT
2307{
2308 int was_rmapped = 0;
53a27b39 2309 int rmap_count;
1e73f9dd
MT
2310
2311 pgprintk("%s: spte %llx access %x write_fault %d"
9ad17b10 2312 " user_fault %d gfn %llx\n",
d555c333 2313 __func__, *sptep, pt_access,
1e73f9dd
MT
2314 write_fault, user_fault, gfn);
2315
d555c333 2316 if (is_rmap_spte(*sptep)) {
1e73f9dd
MT
2317 /*
2318 * If we overwrite a PTE page pointer with a 2MB PMD, unlink
2319 * the parent of the now unreachable PTE.
2320 */
852e3c19
JR
2321 if (level > PT_PAGE_TABLE_LEVEL &&
2322 !is_large_pte(*sptep)) {
1e73f9dd 2323 struct kvm_mmu_page *child;
d555c333 2324 u64 pte = *sptep;
1e73f9dd
MT
2325
2326 child = page_header(pte & PT64_BASE_ADDR_MASK);
bcdd9a93 2327 drop_parent_pte(child, sptep);
3be2264b 2328 kvm_flush_remote_tlbs(vcpu->kvm);
d555c333 2329 } else if (pfn != spte_to_pfn(*sptep)) {
9ad17b10 2330 pgprintk("hfn old %llx new %llx\n",
d555c333 2331 spte_to_pfn(*sptep), pfn);
c3707958 2332 drop_spte(vcpu->kvm, sptep);
91546356 2333 kvm_flush_remote_tlbs(vcpu->kvm);
6bed6b9e
JR
2334 } else
2335 was_rmapped = 1;
1e73f9dd 2336 }
852e3c19 2337
d555c333 2338 if (set_spte(vcpu, sptep, pte_access, user_fault, write_fault,
640d9b0d 2339 level, gfn, pfn, speculative, true,
9bdbba13 2340 host_writable)) {
1e73f9dd 2341 if (write_fault)
b90a0e6c 2342 *emulate = 1;
5304efde 2343 kvm_mmu_flush_tlb(vcpu);
a378b4e6 2344 }
1e73f9dd 2345
ce88decf
XG
2346 if (unlikely(is_mmio_spte(*sptep) && emulate))
2347 *emulate = 1;
2348
d555c333 2349 pgprintk("%s: setting spte %llx\n", __func__, *sptep);
9ad17b10 2350 pgprintk("instantiating %s PTE (%s) at %llx (%llx) addr %p\n",
d555c333 2351 is_large_pte(*sptep)? "2MB" : "4kB",
a205bc19
JR
2352 *sptep & PT_PRESENT_MASK ?"RW":"R", gfn,
2353 *sptep, sptep);
d555c333 2354 if (!was_rmapped && is_large_pte(*sptep))
05da4558
MT
2355 ++vcpu->kvm->stat.lpages;
2356
ffb61bb3
XG
2357 if (is_shadow_present_pte(*sptep)) {
2358 page_header_update_slot(vcpu->kvm, sptep, gfn);
2359 if (!was_rmapped) {
2360 rmap_count = rmap_add(vcpu, sptep, gfn);
2361 if (rmap_count > RMAP_RECYCLE_THRESHOLD)
2362 rmap_recycle(vcpu, sptep, gfn);
2363 }
1c4f1fd6 2364 }
9ed5520d 2365 kvm_release_pfn_clean(pfn);
1c4f1fd6
AK
2366}
2367
6aa8b732
AK
2368static void nonpaging_new_cr3(struct kvm_vcpu *vcpu)
2369{
2370}
2371
957ed9ef
XG
2372static pfn_t pte_prefetch_gfn_to_pfn(struct kvm_vcpu *vcpu, gfn_t gfn,
2373 bool no_dirty_log)
2374{
2375 struct kvm_memory_slot *slot;
2376 unsigned long hva;
2377
5d163b1c 2378 slot = gfn_to_memslot_dirty_bitmap(vcpu, gfn, no_dirty_log);
957ed9ef 2379 if (!slot) {
fce92dce
XG
2380 get_page(fault_page);
2381 return page_to_pfn(fault_page);
957ed9ef
XG
2382 }
2383
2384 hva = gfn_to_hva_memslot(slot, gfn);
2385
2386 return hva_to_pfn_atomic(vcpu->kvm, hva);
2387}
2388
2389static int direct_pte_prefetch_many(struct kvm_vcpu *vcpu,
2390 struct kvm_mmu_page *sp,
2391 u64 *start, u64 *end)
2392{
2393 struct page *pages[PTE_PREFETCH_NUM];
2394 unsigned access = sp->role.access;
2395 int i, ret;
2396 gfn_t gfn;
2397
2398 gfn = kvm_mmu_page_get_gfn(sp, start - sp->spt);
5d163b1c 2399 if (!gfn_to_memslot_dirty_bitmap(vcpu, gfn, access & ACC_WRITE_MASK))
957ed9ef
XG
2400 return -1;
2401
2402 ret = gfn_to_page_many_atomic(vcpu->kvm, gfn, pages, end - start);
2403 if (ret <= 0)
2404 return -1;
2405
2406 for (i = 0; i < ret; i++, gfn++, start++)
2407 mmu_set_spte(vcpu, start, ACC_ALL,
640d9b0d 2408 access, 0, 0, NULL,
957ed9ef
XG
2409 sp->role.level, gfn,
2410 page_to_pfn(pages[i]), true, true);
2411
2412 return 0;
2413}
2414
2415static void __direct_pte_prefetch(struct kvm_vcpu *vcpu,
2416 struct kvm_mmu_page *sp, u64 *sptep)
2417{
2418 u64 *spte, *start = NULL;
2419 int i;
2420
2421 WARN_ON(!sp->role.direct);
2422
2423 i = (sptep - sp->spt) & ~(PTE_PREFETCH_NUM - 1);
2424 spte = sp->spt + i;
2425
2426 for (i = 0; i < PTE_PREFETCH_NUM; i++, spte++) {
c3707958 2427 if (is_shadow_present_pte(*spte) || spte == sptep) {
957ed9ef
XG
2428 if (!start)
2429 continue;
2430 if (direct_pte_prefetch_many(vcpu, sp, start, spte) < 0)
2431 break;
2432 start = NULL;
2433 } else if (!start)
2434 start = spte;
2435 }
2436}
2437
2438static void direct_pte_prefetch(struct kvm_vcpu *vcpu, u64 *sptep)
2439{
2440 struct kvm_mmu_page *sp;
2441
2442 /*
2443 * Since it's no accessed bit on EPT, it's no way to
2444 * distinguish between actually accessed translations
2445 * and prefetched, so disable pte prefetch if EPT is
2446 * enabled.
2447 */
2448 if (!shadow_accessed_mask)
2449 return;
2450
2451 sp = page_header(__pa(sptep));
2452 if (sp->role.level > PT_PAGE_TABLE_LEVEL)
2453 return;
2454
2455 __direct_pte_prefetch(vcpu, sp, sptep);
2456}
2457
9f652d21 2458static int __direct_map(struct kvm_vcpu *vcpu, gpa_t v, int write,
2ec4739d
XG
2459 int map_writable, int level, gfn_t gfn, pfn_t pfn,
2460 bool prefault)
140754bc 2461{
9f652d21 2462 struct kvm_shadow_walk_iterator iterator;
140754bc 2463 struct kvm_mmu_page *sp;
b90a0e6c 2464 int emulate = 0;
140754bc 2465 gfn_t pseudo_gfn;
6aa8b732 2466
9f652d21 2467 for_each_shadow_entry(vcpu, (u64)gfn << PAGE_SHIFT, iterator) {
852e3c19 2468 if (iterator.level == level) {
612819c3
MT
2469 unsigned pte_access = ACC_ALL;
2470
612819c3 2471 mmu_set_spte(vcpu, iterator.sptep, ACC_ALL, pte_access,
b90a0e6c 2472 0, write, &emulate,
2ec4739d 2473 level, gfn, pfn, prefault, map_writable);
957ed9ef 2474 direct_pte_prefetch(vcpu, iterator.sptep);
9f652d21
AK
2475 ++vcpu->stat.pf_fixed;
2476 break;
6aa8b732
AK
2477 }
2478
c3707958 2479 if (!is_shadow_present_pte(*iterator.sptep)) {
c9fa0b3b
LJ
2480 u64 base_addr = iterator.addr;
2481
2482 base_addr &= PT64_LVL_ADDR_MASK(iterator.level);
2483 pseudo_gfn = base_addr >> PAGE_SHIFT;
9f652d21
AK
2484 sp = kvm_mmu_get_page(vcpu, pseudo_gfn, iterator.addr,
2485 iterator.level - 1,
2486 1, ACC_ALL, iterator.sptep);
2487 if (!sp) {
2488 pgprintk("nonpaging_map: ENOMEM\n");
2489 kvm_release_pfn_clean(pfn);
2490 return -ENOMEM;
2491 }
140754bc 2492
1df9f2dc
XG
2493 mmu_spte_set(iterator.sptep,
2494 __pa(sp->spt)
2495 | PT_PRESENT_MASK | PT_WRITABLE_MASK
2496 | shadow_user_mask | shadow_x_mask
2497 | shadow_accessed_mask);
9f652d21
AK
2498 }
2499 }
b90a0e6c 2500 return emulate;
6aa8b732
AK
2501}
2502
77db5cbd 2503static void kvm_send_hwpoison_signal(unsigned long address, struct task_struct *tsk)
bf998156 2504{
77db5cbd
HY
2505 siginfo_t info;
2506
2507 info.si_signo = SIGBUS;
2508 info.si_errno = 0;
2509 info.si_code = BUS_MCEERR_AR;
2510 info.si_addr = (void __user *)address;
2511 info.si_addr_lsb = PAGE_SHIFT;
bf998156 2512
77db5cbd 2513 send_sig_info(SIGBUS, &info, tsk);
bf998156
HY
2514}
2515
d7c55201 2516static int kvm_handle_bad_page(struct kvm_vcpu *vcpu, gfn_t gfn, pfn_t pfn)
bf998156
HY
2517{
2518 kvm_release_pfn_clean(pfn);
2519 if (is_hwpoison_pfn(pfn)) {
bebb106a 2520 kvm_send_hwpoison_signal(gfn_to_hva(vcpu->kvm, gfn), current);
bf998156 2521 return 0;
d7c55201 2522 }
edba23e5 2523
d7c55201 2524 return -EFAULT;
bf998156
HY
2525}
2526
936a5fe6
AA
2527static void transparent_hugepage_adjust(struct kvm_vcpu *vcpu,
2528 gfn_t *gfnp, pfn_t *pfnp, int *levelp)
2529{
2530 pfn_t pfn = *pfnp;
2531 gfn_t gfn = *gfnp;
2532 int level = *levelp;
2533
2534 /*
2535 * Check if it's a transparent hugepage. If this would be an
2536 * hugetlbfs page, level wouldn't be set to
2537 * PT_PAGE_TABLE_LEVEL and there would be no adjustment done
2538 * here.
2539 */
2540 if (!is_error_pfn(pfn) && !kvm_is_mmio_pfn(pfn) &&
2541 level == PT_PAGE_TABLE_LEVEL &&
2542 PageTransCompound(pfn_to_page(pfn)) &&
2543 !has_wrprotected_page(vcpu->kvm, gfn, PT_DIRECTORY_LEVEL)) {
2544 unsigned long mask;
2545 /*
2546 * mmu_notifier_retry was successful and we hold the
2547 * mmu_lock here, so the pmd can't become splitting
2548 * from under us, and in turn
2549 * __split_huge_page_refcount() can't run from under
2550 * us and we can safely transfer the refcount from
2551 * PG_tail to PG_head as we switch the pfn to tail to
2552 * head.
2553 */
2554 *levelp = level = PT_DIRECTORY_LEVEL;
2555 mask = KVM_PAGES_PER_HPAGE(level) - 1;
2556 VM_BUG_ON((gfn & mask) != (pfn & mask));
2557 if (pfn & mask) {
2558 gfn &= ~mask;
2559 *gfnp = gfn;
2560 kvm_release_pfn_clean(pfn);
2561 pfn &= ~mask;
2562 if (!get_page_unless_zero(pfn_to_page(pfn)))
2563 BUG();
2564 *pfnp = pfn;
2565 }
2566 }
2567}
2568
d7c55201
XG
2569static bool mmu_invalid_pfn(pfn_t pfn)
2570{
ce88decf 2571 return unlikely(is_invalid_pfn(pfn));
d7c55201
XG
2572}
2573
2574static bool handle_abnormal_pfn(struct kvm_vcpu *vcpu, gva_t gva, gfn_t gfn,
2575 pfn_t pfn, unsigned access, int *ret_val)
2576{
2577 bool ret = true;
2578
2579 /* The pfn is invalid, report the error! */
2580 if (unlikely(is_invalid_pfn(pfn))) {
2581 *ret_val = kvm_handle_bad_page(vcpu, gfn, pfn);
2582 goto exit;
2583 }
2584
ce88decf 2585 if (unlikely(is_noslot_pfn(pfn)))
d7c55201 2586 vcpu_cache_mmio_info(vcpu, gva, gfn, access);
d7c55201
XG
2587
2588 ret = false;
2589exit:
2590 return ret;
2591}
2592
78b2c54a 2593static bool try_async_pf(struct kvm_vcpu *vcpu, bool prefault, gfn_t gfn,
060c2abe
XG
2594 gva_t gva, pfn_t *pfn, bool write, bool *writable);
2595
2596static int nonpaging_map(struct kvm_vcpu *vcpu, gva_t v, int write, gfn_t gfn,
78b2c54a 2597 bool prefault)
10589a46
MT
2598{
2599 int r;
852e3c19 2600 int level;
936a5fe6 2601 int force_pt_level;
35149e21 2602 pfn_t pfn;
e930bffe 2603 unsigned long mmu_seq;
612819c3 2604 bool map_writable;
aaee2c94 2605
936a5fe6
AA
2606 force_pt_level = mapping_level_dirty_bitmap(vcpu, gfn);
2607 if (likely(!force_pt_level)) {
2608 level = mapping_level(vcpu, gfn);
2609 /*
2610 * This path builds a PAE pagetable - so we can map
2611 * 2mb pages at maximum. Therefore check if the level
2612 * is larger than that.
2613 */
2614 if (level > PT_DIRECTORY_LEVEL)
2615 level = PT_DIRECTORY_LEVEL;
852e3c19 2616
936a5fe6
AA
2617 gfn &= ~(KVM_PAGES_PER_HPAGE(level) - 1);
2618 } else
2619 level = PT_PAGE_TABLE_LEVEL;
05da4558 2620
e930bffe 2621 mmu_seq = vcpu->kvm->mmu_notifier_seq;
4c2155ce 2622 smp_rmb();
060c2abe 2623
78b2c54a 2624 if (try_async_pf(vcpu, prefault, gfn, v, &pfn, write, &map_writable))
060c2abe 2625 return 0;
aaee2c94 2626
d7c55201
XG
2627 if (handle_abnormal_pfn(vcpu, v, gfn, pfn, ACC_ALL, &r))
2628 return r;
d196e343 2629
aaee2c94 2630 spin_lock(&vcpu->kvm->mmu_lock);
e930bffe
AA
2631 if (mmu_notifier_retry(vcpu, mmu_seq))
2632 goto out_unlock;
eb787d10 2633 kvm_mmu_free_some_pages(vcpu);
936a5fe6
AA
2634 if (likely(!force_pt_level))
2635 transparent_hugepage_adjust(vcpu, &gfn, &pfn, &level);
2ec4739d
XG
2636 r = __direct_map(vcpu, v, write, map_writable, level, gfn, pfn,
2637 prefault);
aaee2c94
MT
2638 spin_unlock(&vcpu->kvm->mmu_lock);
2639
aaee2c94 2640
10589a46 2641 return r;
e930bffe
AA
2642
2643out_unlock:
2644 spin_unlock(&vcpu->kvm->mmu_lock);
2645 kvm_release_pfn_clean(pfn);
2646 return 0;
10589a46
MT
2647}
2648
2649
17ac10ad
AK
2650static void mmu_free_roots(struct kvm_vcpu *vcpu)
2651{
2652 int i;
4db35314 2653 struct kvm_mmu_page *sp;
d98ba053 2654 LIST_HEAD(invalid_list);
17ac10ad 2655
ad312c7c 2656 if (!VALID_PAGE(vcpu->arch.mmu.root_hpa))
7b53aa56 2657 return;
aaee2c94 2658 spin_lock(&vcpu->kvm->mmu_lock);
81407ca5
JR
2659 if (vcpu->arch.mmu.shadow_root_level == PT64_ROOT_LEVEL &&
2660 (vcpu->arch.mmu.root_level == PT64_ROOT_LEVEL ||
2661 vcpu->arch.mmu.direct_map)) {
ad312c7c 2662 hpa_t root = vcpu->arch.mmu.root_hpa;
17ac10ad 2663
4db35314
AK
2664 sp = page_header(root);
2665 --sp->root_count;
d98ba053
XG
2666 if (!sp->root_count && sp->role.invalid) {
2667 kvm_mmu_prepare_zap_page(vcpu->kvm, sp, &invalid_list);
2668 kvm_mmu_commit_zap_page(vcpu->kvm, &invalid_list);
2669 }
ad312c7c 2670 vcpu->arch.mmu.root_hpa = INVALID_PAGE;
aaee2c94 2671 spin_unlock(&vcpu->kvm->mmu_lock);
17ac10ad
AK
2672 return;
2673 }
17ac10ad 2674 for (i = 0; i < 4; ++i) {
ad312c7c 2675 hpa_t root = vcpu->arch.mmu.pae_root[i];
17ac10ad 2676
417726a3 2677 if (root) {
417726a3 2678 root &= PT64_BASE_ADDR_MASK;
4db35314
AK
2679 sp = page_header(root);
2680 --sp->root_count;
2e53d63a 2681 if (!sp->root_count && sp->role.invalid)
d98ba053
XG
2682 kvm_mmu_prepare_zap_page(vcpu->kvm, sp,
2683 &invalid_list);
417726a3 2684 }
ad312c7c 2685 vcpu->arch.mmu.pae_root[i] = INVALID_PAGE;
17ac10ad 2686 }
d98ba053 2687 kvm_mmu_commit_zap_page(vcpu->kvm, &invalid_list);
aaee2c94 2688 spin_unlock(&vcpu->kvm->mmu_lock);
ad312c7c 2689 vcpu->arch.mmu.root_hpa = INVALID_PAGE;
17ac10ad
AK
2690}
2691
8986ecc0
MT
2692static int mmu_check_root(struct kvm_vcpu *vcpu, gfn_t root_gfn)
2693{
2694 int ret = 0;
2695
2696 if (!kvm_is_visible_gfn(vcpu->kvm, root_gfn)) {
a8eeb04a 2697 kvm_make_request(KVM_REQ_TRIPLE_FAULT, vcpu);
8986ecc0
MT
2698 ret = 1;
2699 }
2700
2701 return ret;
2702}
2703
651dd37a
JR
2704static int mmu_alloc_direct_roots(struct kvm_vcpu *vcpu)
2705{
2706 struct kvm_mmu_page *sp;
7ebaf15e 2707 unsigned i;
651dd37a
JR
2708
2709 if (vcpu->arch.mmu.shadow_root_level == PT64_ROOT_LEVEL) {
2710 spin_lock(&vcpu->kvm->mmu_lock);
2711 kvm_mmu_free_some_pages(vcpu);
2712 sp = kvm_mmu_get_page(vcpu, 0, 0, PT64_ROOT_LEVEL,
2713 1, ACC_ALL, NULL);
2714 ++sp->root_count;
2715 spin_unlock(&vcpu->kvm->mmu_lock);
2716 vcpu->arch.mmu.root_hpa = __pa(sp->spt);
2717 } else if (vcpu->arch.mmu.shadow_root_level == PT32E_ROOT_LEVEL) {
2718 for (i = 0; i < 4; ++i) {
2719 hpa_t root = vcpu->arch.mmu.pae_root[i];
2720
2721 ASSERT(!VALID_PAGE(root));
2722 spin_lock(&vcpu->kvm->mmu_lock);
2723 kvm_mmu_free_some_pages(vcpu);
649497d1
AK
2724 sp = kvm_mmu_get_page(vcpu, i << (30 - PAGE_SHIFT),
2725 i << 30,
651dd37a
JR
2726 PT32_ROOT_LEVEL, 1, ACC_ALL,
2727 NULL);
2728 root = __pa(sp->spt);
2729 ++sp->root_count;
2730 spin_unlock(&vcpu->kvm->mmu_lock);
2731 vcpu->arch.mmu.pae_root[i] = root | PT_PRESENT_MASK;
651dd37a 2732 }
6292757f 2733 vcpu->arch.mmu.root_hpa = __pa(vcpu->arch.mmu.pae_root);
651dd37a
JR
2734 } else
2735 BUG();
2736
2737 return 0;
2738}
2739
2740static int mmu_alloc_shadow_roots(struct kvm_vcpu *vcpu)
17ac10ad 2741{
4db35314 2742 struct kvm_mmu_page *sp;
81407ca5
JR
2743 u64 pdptr, pm_mask;
2744 gfn_t root_gfn;
2745 int i;
3bb65a22 2746
5777ed34 2747 root_gfn = vcpu->arch.mmu.get_cr3(vcpu) >> PAGE_SHIFT;
17ac10ad 2748
651dd37a
JR
2749 if (mmu_check_root(vcpu, root_gfn))
2750 return 1;
2751
2752 /*
2753 * Do we shadow a long mode page table? If so we need to
2754 * write-protect the guests page table root.
2755 */
2756 if (vcpu->arch.mmu.root_level == PT64_ROOT_LEVEL) {
ad312c7c 2757 hpa_t root = vcpu->arch.mmu.root_hpa;
17ac10ad
AK
2758
2759 ASSERT(!VALID_PAGE(root));
651dd37a 2760
8facbbff 2761 spin_lock(&vcpu->kvm->mmu_lock);
24955b6c 2762 kvm_mmu_free_some_pages(vcpu);
651dd37a
JR
2763 sp = kvm_mmu_get_page(vcpu, root_gfn, 0, PT64_ROOT_LEVEL,
2764 0, ACC_ALL, NULL);
4db35314
AK
2765 root = __pa(sp->spt);
2766 ++sp->root_count;
8facbbff 2767 spin_unlock(&vcpu->kvm->mmu_lock);
ad312c7c 2768 vcpu->arch.mmu.root_hpa = root;
8986ecc0 2769 return 0;
17ac10ad 2770 }
f87f9288 2771
651dd37a
JR
2772 /*
2773 * We shadow a 32 bit page table. This may be a legacy 2-level
81407ca5
JR
2774 * or a PAE 3-level page table. In either case we need to be aware that
2775 * the shadow page table may be a PAE or a long mode page table.
651dd37a 2776 */
81407ca5
JR
2777 pm_mask = PT_PRESENT_MASK;
2778 if (vcpu->arch.mmu.shadow_root_level == PT64_ROOT_LEVEL)
2779 pm_mask |= PT_ACCESSED_MASK | PT_WRITABLE_MASK | PT_USER_MASK;
2780
17ac10ad 2781 for (i = 0; i < 4; ++i) {
ad312c7c 2782 hpa_t root = vcpu->arch.mmu.pae_root[i];
17ac10ad
AK
2783
2784 ASSERT(!VALID_PAGE(root));
ad312c7c 2785 if (vcpu->arch.mmu.root_level == PT32E_ROOT_LEVEL) {
e4e517b4 2786 pdptr = vcpu->arch.mmu.get_pdptr(vcpu, i);
43a3795a 2787 if (!is_present_gpte(pdptr)) {
ad312c7c 2788 vcpu->arch.mmu.pae_root[i] = 0;
417726a3
AK
2789 continue;
2790 }
6de4f3ad 2791 root_gfn = pdptr >> PAGE_SHIFT;
f87f9288
JR
2792 if (mmu_check_root(vcpu, root_gfn))
2793 return 1;
5a7388c2 2794 }
8facbbff 2795 spin_lock(&vcpu->kvm->mmu_lock);
24955b6c 2796 kvm_mmu_free_some_pages(vcpu);
4db35314 2797 sp = kvm_mmu_get_page(vcpu, root_gfn, i << 30,
651dd37a 2798 PT32_ROOT_LEVEL, 0,
f7d9c7b7 2799 ACC_ALL, NULL);
4db35314
AK
2800 root = __pa(sp->spt);
2801 ++sp->root_count;
8facbbff
AK
2802 spin_unlock(&vcpu->kvm->mmu_lock);
2803
81407ca5 2804 vcpu->arch.mmu.pae_root[i] = root | pm_mask;
17ac10ad 2805 }
6292757f 2806 vcpu->arch.mmu.root_hpa = __pa(vcpu->arch.mmu.pae_root);
81407ca5
JR
2807
2808 /*
2809 * If we shadow a 32 bit page table with a long mode page
2810 * table we enter this path.
2811 */
2812 if (vcpu->arch.mmu.shadow_root_level == PT64_ROOT_LEVEL) {
2813 if (vcpu->arch.mmu.lm_root == NULL) {
2814 /*
2815 * The additional page necessary for this is only
2816 * allocated on demand.
2817 */
2818
2819 u64 *lm_root;
2820
2821 lm_root = (void*)get_zeroed_page(GFP_KERNEL);
2822 if (lm_root == NULL)
2823 return 1;
2824
2825 lm_root[0] = __pa(vcpu->arch.mmu.pae_root) | pm_mask;
2826
2827 vcpu->arch.mmu.lm_root = lm_root;
2828 }
2829
2830 vcpu->arch.mmu.root_hpa = __pa(vcpu->arch.mmu.lm_root);
2831 }
2832
8986ecc0 2833 return 0;
17ac10ad
AK
2834}
2835
651dd37a
JR
2836static int mmu_alloc_roots(struct kvm_vcpu *vcpu)
2837{
2838 if (vcpu->arch.mmu.direct_map)
2839 return mmu_alloc_direct_roots(vcpu);
2840 else
2841 return mmu_alloc_shadow_roots(vcpu);
2842}
2843
0ba73cda
MT
2844static void mmu_sync_roots(struct kvm_vcpu *vcpu)
2845{
2846 int i;
2847 struct kvm_mmu_page *sp;
2848
81407ca5
JR
2849 if (vcpu->arch.mmu.direct_map)
2850 return;
2851
0ba73cda
MT
2852 if (!VALID_PAGE(vcpu->arch.mmu.root_hpa))
2853 return;
6903074c 2854
bebb106a 2855 vcpu_clear_mmio_info(vcpu, ~0ul);
0375f7fa 2856 kvm_mmu_audit(vcpu, AUDIT_PRE_SYNC);
81407ca5 2857 if (vcpu->arch.mmu.root_level == PT64_ROOT_LEVEL) {
0ba73cda
MT
2858 hpa_t root = vcpu->arch.mmu.root_hpa;
2859 sp = page_header(root);
2860 mmu_sync_children(vcpu, sp);
0375f7fa 2861 kvm_mmu_audit(vcpu, AUDIT_POST_SYNC);
0ba73cda
MT
2862 return;
2863 }
2864 for (i = 0; i < 4; ++i) {
2865 hpa_t root = vcpu->arch.mmu.pae_root[i];
2866
8986ecc0 2867 if (root && VALID_PAGE(root)) {
0ba73cda
MT
2868 root &= PT64_BASE_ADDR_MASK;
2869 sp = page_header(root);
2870 mmu_sync_children(vcpu, sp);
2871 }
2872 }
0375f7fa 2873 kvm_mmu_audit(vcpu, AUDIT_POST_SYNC);
0ba73cda
MT
2874}
2875
2876void kvm_mmu_sync_roots(struct kvm_vcpu *vcpu)
2877{
2878 spin_lock(&vcpu->kvm->mmu_lock);
2879 mmu_sync_roots(vcpu);
6cffe8ca 2880 spin_unlock(&vcpu->kvm->mmu_lock);
0ba73cda
MT
2881}
2882
1871c602 2883static gpa_t nonpaging_gva_to_gpa(struct kvm_vcpu *vcpu, gva_t vaddr,
ab9ae313 2884 u32 access, struct x86_exception *exception)
6aa8b732 2885{
ab9ae313
AK
2886 if (exception)
2887 exception->error_code = 0;
6aa8b732
AK
2888 return vaddr;
2889}
2890
6539e738 2891static gpa_t nonpaging_gva_to_gpa_nested(struct kvm_vcpu *vcpu, gva_t vaddr,
ab9ae313
AK
2892 u32 access,
2893 struct x86_exception *exception)
6539e738 2894{
ab9ae313
AK
2895 if (exception)
2896 exception->error_code = 0;
6539e738
JR
2897 return vcpu->arch.nested_mmu.translate_gpa(vcpu, vaddr, access);
2898}
2899
ce88decf
XG
2900static bool quickly_check_mmio_pf(struct kvm_vcpu *vcpu, u64 addr, bool direct)
2901{
2902 if (direct)
2903 return vcpu_match_mmio_gpa(vcpu, addr);
2904
2905 return vcpu_match_mmio_gva(vcpu, addr);
2906}
2907
2908
2909/*
2910 * On direct hosts, the last spte is only allows two states
2911 * for mmio page fault:
2912 * - It is the mmio spte
2913 * - It is zapped or it is being zapped.
2914 *
2915 * This function completely checks the spte when the last spte
2916 * is not the mmio spte.
2917 */
2918static bool check_direct_spte_mmio_pf(u64 spte)
2919{
2920 return __check_direct_spte_mmio_pf(spte);
2921}
2922
2923static u64 walk_shadow_page_get_mmio_spte(struct kvm_vcpu *vcpu, u64 addr)
2924{
2925 struct kvm_shadow_walk_iterator iterator;
2926 u64 spte = 0ull;
2927
2928 walk_shadow_page_lockless_begin(vcpu);
2929 for_each_shadow_entry_lockless(vcpu, addr, iterator, spte)
2930 if (!is_shadow_present_pte(spte))
2931 break;
2932 walk_shadow_page_lockless_end(vcpu);
2933
2934 return spte;
2935}
2936
2937/*
2938 * If it is a real mmio page fault, return 1 and emulat the instruction
2939 * directly, return 0 to let CPU fault again on the address, -1 is
2940 * returned if bug is detected.
2941 */
2942int handle_mmio_page_fault_common(struct kvm_vcpu *vcpu, u64 addr, bool direct)
2943{
2944 u64 spte;
2945
2946 if (quickly_check_mmio_pf(vcpu, addr, direct))
2947 return 1;
2948
2949 spte = walk_shadow_page_get_mmio_spte(vcpu, addr);
2950
2951 if (is_mmio_spte(spte)) {
2952 gfn_t gfn = get_mmio_spte_gfn(spte);
2953 unsigned access = get_mmio_spte_access(spte);
2954
2955 if (direct)
2956 addr = 0;
4f022648
XG
2957
2958 trace_handle_mmio_page_fault(addr, gfn, access);
ce88decf
XG
2959 vcpu_cache_mmio_info(vcpu, addr, gfn, access);
2960 return 1;
2961 }
2962
2963 /*
2964 * It's ok if the gva is remapped by other cpus on shadow guest,
2965 * it's a BUG if the gfn is not a mmio page.
2966 */
2967 if (direct && !check_direct_spte_mmio_pf(spte))
2968 return -1;
2969
2970 /*
2971 * If the page table is zapped by other cpus, let CPU fault again on
2972 * the address.
2973 */
2974 return 0;
2975}
2976EXPORT_SYMBOL_GPL(handle_mmio_page_fault_common);
2977
2978static int handle_mmio_page_fault(struct kvm_vcpu *vcpu, u64 addr,
2979 u32 error_code, bool direct)
2980{
2981 int ret;
2982
2983 ret = handle_mmio_page_fault_common(vcpu, addr, direct);
2984 WARN_ON(ret < 0);
2985 return ret;
2986}
2987
6aa8b732 2988static int nonpaging_page_fault(struct kvm_vcpu *vcpu, gva_t gva,
78b2c54a 2989 u32 error_code, bool prefault)
6aa8b732 2990{
e833240f 2991 gfn_t gfn;
e2dec939 2992 int r;
6aa8b732 2993
b8688d51 2994 pgprintk("%s: gva %lx error %x\n", __func__, gva, error_code);
ce88decf
XG
2995
2996 if (unlikely(error_code & PFERR_RSVD_MASK))
2997 return handle_mmio_page_fault(vcpu, gva, error_code, true);
2998
e2dec939
AK
2999 r = mmu_topup_memory_caches(vcpu);
3000 if (r)
3001 return r;
714b93da 3002
6aa8b732 3003 ASSERT(vcpu);
ad312c7c 3004 ASSERT(VALID_PAGE(vcpu->arch.mmu.root_hpa));
6aa8b732 3005
e833240f 3006 gfn = gva >> PAGE_SHIFT;
6aa8b732 3007
e833240f 3008 return nonpaging_map(vcpu, gva & PAGE_MASK,
78b2c54a 3009 error_code & PFERR_WRITE_MASK, gfn, prefault);
6aa8b732
AK
3010}
3011
7e1fbeac 3012static int kvm_arch_setup_async_pf(struct kvm_vcpu *vcpu, gva_t gva, gfn_t gfn)
af585b92
GN
3013{
3014 struct kvm_arch_async_pf arch;
fb67e14f 3015
7c90705b 3016 arch.token = (vcpu->arch.apf.id++ << 12) | vcpu->vcpu_id;
af585b92 3017 arch.gfn = gfn;
c4806acd 3018 arch.direct_map = vcpu->arch.mmu.direct_map;
fb67e14f 3019 arch.cr3 = vcpu->arch.mmu.get_cr3(vcpu);
af585b92
GN
3020
3021 return kvm_setup_async_pf(vcpu, gva, gfn, &arch);
3022}
3023
3024static bool can_do_async_pf(struct kvm_vcpu *vcpu)
3025{
3026 if (unlikely(!irqchip_in_kernel(vcpu->kvm) ||
3027 kvm_event_needs_reinjection(vcpu)))
3028 return false;
3029
3030 return kvm_x86_ops->interrupt_allowed(vcpu);
3031}
3032
78b2c54a 3033static bool try_async_pf(struct kvm_vcpu *vcpu, bool prefault, gfn_t gfn,
612819c3 3034 gva_t gva, pfn_t *pfn, bool write, bool *writable)
af585b92
GN
3035{
3036 bool async;
3037
612819c3 3038 *pfn = gfn_to_pfn_async(vcpu->kvm, gfn, &async, write, writable);
af585b92
GN
3039
3040 if (!async)
3041 return false; /* *pfn has correct page already */
3042
3043 put_page(pfn_to_page(*pfn));
3044
78b2c54a 3045 if (!prefault && can_do_async_pf(vcpu)) {
c9b263d2 3046 trace_kvm_try_async_get_page(gva, gfn);
af585b92
GN
3047 if (kvm_find_async_pf_gfn(vcpu, gfn)) {
3048 trace_kvm_async_pf_doublefault(gva, gfn);
3049 kvm_make_request(KVM_REQ_APF_HALT, vcpu);
3050 return true;
3051 } else if (kvm_arch_setup_async_pf(vcpu, gva, gfn))
3052 return true;
3053 }
3054
612819c3 3055 *pfn = gfn_to_pfn_prot(vcpu->kvm, gfn, write, writable);
af585b92
GN
3056
3057 return false;
3058}
3059
56028d08 3060static int tdp_page_fault(struct kvm_vcpu *vcpu, gva_t gpa, u32 error_code,
78b2c54a 3061 bool prefault)
fb72d167 3062{
35149e21 3063 pfn_t pfn;
fb72d167 3064 int r;
852e3c19 3065 int level;
936a5fe6 3066 int force_pt_level;
05da4558 3067 gfn_t gfn = gpa >> PAGE_SHIFT;
e930bffe 3068 unsigned long mmu_seq;
612819c3
MT
3069 int write = error_code & PFERR_WRITE_MASK;
3070 bool map_writable;
fb72d167
JR
3071
3072 ASSERT(vcpu);
3073 ASSERT(VALID_PAGE(vcpu->arch.mmu.root_hpa));
3074
ce88decf
XG
3075 if (unlikely(error_code & PFERR_RSVD_MASK))
3076 return handle_mmio_page_fault(vcpu, gpa, error_code, true);
3077
fb72d167
JR
3078 r = mmu_topup_memory_caches(vcpu);
3079 if (r)
3080 return r;
3081
936a5fe6
AA
3082 force_pt_level = mapping_level_dirty_bitmap(vcpu, gfn);
3083 if (likely(!force_pt_level)) {
3084 level = mapping_level(vcpu, gfn);
3085 gfn &= ~(KVM_PAGES_PER_HPAGE(level) - 1);
3086 } else
3087 level = PT_PAGE_TABLE_LEVEL;
852e3c19 3088
e930bffe 3089 mmu_seq = vcpu->kvm->mmu_notifier_seq;
4c2155ce 3090 smp_rmb();
af585b92 3091
78b2c54a 3092 if (try_async_pf(vcpu, prefault, gfn, gpa, &pfn, write, &map_writable))
af585b92
GN
3093 return 0;
3094
d7c55201
XG
3095 if (handle_abnormal_pfn(vcpu, 0, gfn, pfn, ACC_ALL, &r))
3096 return r;
3097
fb72d167 3098 spin_lock(&vcpu->kvm->mmu_lock);
e930bffe
AA
3099 if (mmu_notifier_retry(vcpu, mmu_seq))
3100 goto out_unlock;
fb72d167 3101 kvm_mmu_free_some_pages(vcpu);
936a5fe6
AA
3102 if (likely(!force_pt_level))
3103 transparent_hugepage_adjust(vcpu, &gfn, &pfn, &level);
612819c3 3104 r = __direct_map(vcpu, gpa, write, map_writable,
2ec4739d 3105 level, gfn, pfn, prefault);
fb72d167 3106 spin_unlock(&vcpu->kvm->mmu_lock);
fb72d167
JR
3107
3108 return r;
e930bffe
AA
3109
3110out_unlock:
3111 spin_unlock(&vcpu->kvm->mmu_lock);
3112 kvm_release_pfn_clean(pfn);
3113 return 0;
fb72d167
JR
3114}
3115
6aa8b732
AK
3116static void nonpaging_free(struct kvm_vcpu *vcpu)
3117{
17ac10ad 3118 mmu_free_roots(vcpu);
6aa8b732
AK
3119}
3120
52fde8df
JR
3121static int nonpaging_init_context(struct kvm_vcpu *vcpu,
3122 struct kvm_mmu *context)
6aa8b732 3123{
6aa8b732
AK
3124 context->new_cr3 = nonpaging_new_cr3;
3125 context->page_fault = nonpaging_page_fault;
6aa8b732
AK
3126 context->gva_to_gpa = nonpaging_gva_to_gpa;
3127 context->free = nonpaging_free;
e8bc217a 3128 context->sync_page = nonpaging_sync_page;
a7052897 3129 context->invlpg = nonpaging_invlpg;
0f53b5b1 3130 context->update_pte = nonpaging_update_pte;
cea0f0e7 3131 context->root_level = 0;
6aa8b732 3132 context->shadow_root_level = PT32E_ROOT_LEVEL;
17c3ba9d 3133 context->root_hpa = INVALID_PAGE;
c5a78f2b 3134 context->direct_map = true;
2d48a985 3135 context->nx = false;
6aa8b732
AK
3136 return 0;
3137}
3138
d835dfec 3139void kvm_mmu_flush_tlb(struct kvm_vcpu *vcpu)
6aa8b732 3140{
1165f5fe 3141 ++vcpu->stat.tlb_flush;
a8eeb04a 3142 kvm_make_request(KVM_REQ_TLB_FLUSH, vcpu);
6aa8b732
AK
3143}
3144
3145static void paging_new_cr3(struct kvm_vcpu *vcpu)
3146{
9f8fe504 3147 pgprintk("%s: cr3 %lx\n", __func__, kvm_read_cr3(vcpu));
cea0f0e7 3148 mmu_free_roots(vcpu);
6aa8b732
AK
3149}
3150
5777ed34
JR
3151static unsigned long get_cr3(struct kvm_vcpu *vcpu)
3152{
9f8fe504 3153 return kvm_read_cr3(vcpu);
5777ed34
JR
3154}
3155
6389ee94
AK
3156static void inject_page_fault(struct kvm_vcpu *vcpu,
3157 struct x86_exception *fault)
6aa8b732 3158{
6389ee94 3159 vcpu->arch.mmu.inject_page_fault(vcpu, fault);
6aa8b732
AK
3160}
3161
6aa8b732
AK
3162static void paging_free(struct kvm_vcpu *vcpu)
3163{
3164 nonpaging_free(vcpu);
3165}
3166
3241f22d 3167static bool is_rsvd_bits_set(struct kvm_mmu *mmu, u64 gpte, int level)
82725b20
DE
3168{
3169 int bit7;
3170
3171 bit7 = (gpte >> 7) & 1;
3241f22d 3172 return (gpte & mmu->rsvd_bits_mask[bit7][level-1]) != 0;
82725b20
DE
3173}
3174
ce88decf
XG
3175static bool sync_mmio_spte(u64 *sptep, gfn_t gfn, unsigned access,
3176 int *nr_present)
3177{
3178 if (unlikely(is_mmio_spte(*sptep))) {
3179 if (gfn != get_mmio_spte_gfn(*sptep)) {
3180 mmu_spte_clear_no_track(sptep);
3181 return true;
3182 }
3183
3184 (*nr_present)++;
3185 mark_mmio_spte(sptep, gfn, access);
3186 return true;
3187 }
3188
3189 return false;
3190}
3191
6aa8b732
AK
3192#define PTTYPE 64
3193#include "paging_tmpl.h"
3194#undef PTTYPE
3195
3196#define PTTYPE 32
3197#include "paging_tmpl.h"
3198#undef PTTYPE
3199
52fde8df
JR
3200static void reset_rsvds_bits_mask(struct kvm_vcpu *vcpu,
3201 struct kvm_mmu *context,
3202 int level)
82725b20 3203{
82725b20
DE
3204 int maxphyaddr = cpuid_maxphyaddr(vcpu);
3205 u64 exb_bit_rsvd = 0;
3206
2d48a985 3207 if (!context->nx)
82725b20
DE
3208 exb_bit_rsvd = rsvd_bits(63, 63);
3209 switch (level) {
3210 case PT32_ROOT_LEVEL:
3211 /* no rsvd bits for 2 level 4K page table entries */
3212 context->rsvd_bits_mask[0][1] = 0;
3213 context->rsvd_bits_mask[0][0] = 0;
f815bce8
XG
3214 context->rsvd_bits_mask[1][0] = context->rsvd_bits_mask[0][0];
3215
3216 if (!is_pse(vcpu)) {
3217 context->rsvd_bits_mask[1][1] = 0;
3218 break;
3219 }
3220
82725b20
DE
3221 if (is_cpuid_PSE36())
3222 /* 36bits PSE 4MB page */
3223 context->rsvd_bits_mask[1][1] = rsvd_bits(17, 21);
3224 else
3225 /* 32 bits PSE 4MB page */
3226 context->rsvd_bits_mask[1][1] = rsvd_bits(13, 21);
82725b20
DE
3227 break;
3228 case PT32E_ROOT_LEVEL:
20c466b5
DE
3229 context->rsvd_bits_mask[0][2] =
3230 rsvd_bits(maxphyaddr, 63) |
3231 rsvd_bits(7, 8) | rsvd_bits(1, 2); /* PDPTE */
82725b20 3232 context->rsvd_bits_mask[0][1] = exb_bit_rsvd |
4c26b4cd 3233 rsvd_bits(maxphyaddr, 62); /* PDE */
82725b20
DE
3234 context->rsvd_bits_mask[0][0] = exb_bit_rsvd |
3235 rsvd_bits(maxphyaddr, 62); /* PTE */
3236 context->rsvd_bits_mask[1][1] = exb_bit_rsvd |
3237 rsvd_bits(maxphyaddr, 62) |
3238 rsvd_bits(13, 20); /* large page */
f815bce8 3239 context->rsvd_bits_mask[1][0] = context->rsvd_bits_mask[0][0];
82725b20
DE
3240 break;
3241 case PT64_ROOT_LEVEL:
3242 context->rsvd_bits_mask[0][3] = exb_bit_rsvd |
3243 rsvd_bits(maxphyaddr, 51) | rsvd_bits(7, 8);
3244 context->rsvd_bits_mask[0][2] = exb_bit_rsvd |
3245 rsvd_bits(maxphyaddr, 51) | rsvd_bits(7, 8);
3246 context->rsvd_bits_mask[0][1] = exb_bit_rsvd |
4c26b4cd 3247 rsvd_bits(maxphyaddr, 51);
82725b20
DE
3248 context->rsvd_bits_mask[0][0] = exb_bit_rsvd |
3249 rsvd_bits(maxphyaddr, 51);
3250 context->rsvd_bits_mask[1][3] = context->rsvd_bits_mask[0][3];
e04da980
JR
3251 context->rsvd_bits_mask[1][2] = exb_bit_rsvd |
3252 rsvd_bits(maxphyaddr, 51) |
3253 rsvd_bits(13, 29);
82725b20 3254 context->rsvd_bits_mask[1][1] = exb_bit_rsvd |
4c26b4cd
SY
3255 rsvd_bits(maxphyaddr, 51) |
3256 rsvd_bits(13, 20); /* large page */
f815bce8 3257 context->rsvd_bits_mask[1][0] = context->rsvd_bits_mask[0][0];
82725b20
DE
3258 break;
3259 }
3260}
3261
52fde8df
JR
3262static int paging64_init_context_common(struct kvm_vcpu *vcpu,
3263 struct kvm_mmu *context,
3264 int level)
6aa8b732 3265{
2d48a985
JR
3266 context->nx = is_nx(vcpu);
3267
52fde8df 3268 reset_rsvds_bits_mask(vcpu, context, level);
6aa8b732
AK
3269
3270 ASSERT(is_pae(vcpu));
3271 context->new_cr3 = paging_new_cr3;
3272 context->page_fault = paging64_page_fault;
6aa8b732 3273 context->gva_to_gpa = paging64_gva_to_gpa;
e8bc217a 3274 context->sync_page = paging64_sync_page;
a7052897 3275 context->invlpg = paging64_invlpg;
0f53b5b1 3276 context->update_pte = paging64_update_pte;
6aa8b732 3277 context->free = paging_free;
17ac10ad
AK
3278 context->root_level = level;
3279 context->shadow_root_level = level;
17c3ba9d 3280 context->root_hpa = INVALID_PAGE;
c5a78f2b 3281 context->direct_map = false;
6aa8b732
AK
3282 return 0;
3283}
3284
52fde8df
JR
3285static int paging64_init_context(struct kvm_vcpu *vcpu,
3286 struct kvm_mmu *context)
17ac10ad 3287{
52fde8df 3288 return paging64_init_context_common(vcpu, context, PT64_ROOT_LEVEL);
17ac10ad
AK
3289}
3290
52fde8df
JR
3291static int paging32_init_context(struct kvm_vcpu *vcpu,
3292 struct kvm_mmu *context)
6aa8b732 3293{
2d48a985
JR
3294 context->nx = false;
3295
52fde8df 3296 reset_rsvds_bits_mask(vcpu, context, PT32_ROOT_LEVEL);
6aa8b732
AK
3297
3298 context->new_cr3 = paging_new_cr3;
3299 context->page_fault = paging32_page_fault;
6aa8b732
AK
3300 context->gva_to_gpa = paging32_gva_to_gpa;
3301 context->free = paging_free;
e8bc217a 3302 context->sync_page = paging32_sync_page;
a7052897 3303 context->invlpg = paging32_invlpg;
0f53b5b1 3304 context->update_pte = paging32_update_pte;
6aa8b732
AK
3305 context->root_level = PT32_ROOT_LEVEL;
3306 context->shadow_root_level = PT32E_ROOT_LEVEL;
17c3ba9d 3307 context->root_hpa = INVALID_PAGE;
c5a78f2b 3308 context->direct_map = false;
6aa8b732
AK
3309 return 0;
3310}
3311
52fde8df
JR
3312static int paging32E_init_context(struct kvm_vcpu *vcpu,
3313 struct kvm_mmu *context)
6aa8b732 3314{
52fde8df 3315 return paging64_init_context_common(vcpu, context, PT32E_ROOT_LEVEL);
6aa8b732
AK
3316}
3317
fb72d167
JR
3318static int init_kvm_tdp_mmu(struct kvm_vcpu *vcpu)
3319{
14dfe855 3320 struct kvm_mmu *context = vcpu->arch.walk_mmu;
fb72d167 3321
c445f8ef 3322 context->base_role.word = 0;
fb72d167
JR
3323 context->new_cr3 = nonpaging_new_cr3;
3324 context->page_fault = tdp_page_fault;
3325 context->free = nonpaging_free;
e8bc217a 3326 context->sync_page = nonpaging_sync_page;
a7052897 3327 context->invlpg = nonpaging_invlpg;
0f53b5b1 3328 context->update_pte = nonpaging_update_pte;
67253af5 3329 context->shadow_root_level = kvm_x86_ops->get_tdp_level();
fb72d167 3330 context->root_hpa = INVALID_PAGE;
c5a78f2b 3331 context->direct_map = true;
1c97f0a0 3332 context->set_cr3 = kvm_x86_ops->set_tdp_cr3;
5777ed34 3333 context->get_cr3 = get_cr3;
e4e517b4 3334 context->get_pdptr = kvm_pdptr_read;
cb659db8 3335 context->inject_page_fault = kvm_inject_page_fault;
2d48a985 3336 context->nx = is_nx(vcpu);
fb72d167
JR
3337
3338 if (!is_paging(vcpu)) {
2d48a985 3339 context->nx = false;
fb72d167
JR
3340 context->gva_to_gpa = nonpaging_gva_to_gpa;
3341 context->root_level = 0;
3342 } else if (is_long_mode(vcpu)) {
2d48a985 3343 context->nx = is_nx(vcpu);
52fde8df 3344 reset_rsvds_bits_mask(vcpu, context, PT64_ROOT_LEVEL);
fb72d167
JR
3345 context->gva_to_gpa = paging64_gva_to_gpa;
3346 context->root_level = PT64_ROOT_LEVEL;
3347 } else if (is_pae(vcpu)) {
2d48a985 3348 context->nx = is_nx(vcpu);
52fde8df 3349 reset_rsvds_bits_mask(vcpu, context, PT32E_ROOT_LEVEL);
fb72d167
JR
3350 context->gva_to_gpa = paging64_gva_to_gpa;
3351 context->root_level = PT32E_ROOT_LEVEL;
3352 } else {
2d48a985 3353 context->nx = false;
52fde8df 3354 reset_rsvds_bits_mask(vcpu, context, PT32_ROOT_LEVEL);
fb72d167
JR
3355 context->gva_to_gpa = paging32_gva_to_gpa;
3356 context->root_level = PT32_ROOT_LEVEL;
3357 }
3358
3359 return 0;
3360}
3361
52fde8df 3362int kvm_init_shadow_mmu(struct kvm_vcpu *vcpu, struct kvm_mmu *context)
6aa8b732 3363{
a770f6f2 3364 int r;
411c588d 3365 bool smep = kvm_read_cr4_bits(vcpu, X86_CR4_SMEP);
6aa8b732 3366 ASSERT(vcpu);
ad312c7c 3367 ASSERT(!VALID_PAGE(vcpu->arch.mmu.root_hpa));
6aa8b732
AK
3368
3369 if (!is_paging(vcpu))
52fde8df 3370 r = nonpaging_init_context(vcpu, context);
a9058ecd 3371 else if (is_long_mode(vcpu))
52fde8df 3372 r = paging64_init_context(vcpu, context);
6aa8b732 3373 else if (is_pae(vcpu))
52fde8df 3374 r = paging32E_init_context(vcpu, context);
6aa8b732 3375 else
52fde8df 3376 r = paging32_init_context(vcpu, context);
a770f6f2 3377
5b7e0102 3378 vcpu->arch.mmu.base_role.cr4_pae = !!is_pae(vcpu);
f43addd4 3379 vcpu->arch.mmu.base_role.cr0_wp = is_write_protection(vcpu);
411c588d
AK
3380 vcpu->arch.mmu.base_role.smep_andnot_wp
3381 = smep && !is_write_protection(vcpu);
52fde8df
JR
3382
3383 return r;
3384}
3385EXPORT_SYMBOL_GPL(kvm_init_shadow_mmu);
3386
3387static int init_kvm_softmmu(struct kvm_vcpu *vcpu)
3388{
14dfe855 3389 int r = kvm_init_shadow_mmu(vcpu, vcpu->arch.walk_mmu);
52fde8df 3390
14dfe855
JR
3391 vcpu->arch.walk_mmu->set_cr3 = kvm_x86_ops->set_cr3;
3392 vcpu->arch.walk_mmu->get_cr3 = get_cr3;
e4e517b4 3393 vcpu->arch.walk_mmu->get_pdptr = kvm_pdptr_read;
14dfe855 3394 vcpu->arch.walk_mmu->inject_page_fault = kvm_inject_page_fault;
a770f6f2
AK
3395
3396 return r;
6aa8b732
AK
3397}
3398
02f59dc9
JR
3399static int init_kvm_nested_mmu(struct kvm_vcpu *vcpu)
3400{
3401 struct kvm_mmu *g_context = &vcpu->arch.nested_mmu;
3402
3403 g_context->get_cr3 = get_cr3;
e4e517b4 3404 g_context->get_pdptr = kvm_pdptr_read;
02f59dc9
JR
3405 g_context->inject_page_fault = kvm_inject_page_fault;
3406
3407 /*
3408 * Note that arch.mmu.gva_to_gpa translates l2_gva to l1_gpa. The
3409 * translation of l2_gpa to l1_gpa addresses is done using the
3410 * arch.nested_mmu.gva_to_gpa function. Basically the gva_to_gpa
3411 * functions between mmu and nested_mmu are swapped.
3412 */
3413 if (!is_paging(vcpu)) {
2d48a985 3414 g_context->nx = false;
02f59dc9
JR
3415 g_context->root_level = 0;
3416 g_context->gva_to_gpa = nonpaging_gva_to_gpa_nested;
3417 } else if (is_long_mode(vcpu)) {
2d48a985 3418 g_context->nx = is_nx(vcpu);
02f59dc9
JR
3419 reset_rsvds_bits_mask(vcpu, g_context, PT64_ROOT_LEVEL);
3420 g_context->root_level = PT64_ROOT_LEVEL;
3421 g_context->gva_to_gpa = paging64_gva_to_gpa_nested;
3422 } else if (is_pae(vcpu)) {
2d48a985 3423 g_context->nx = is_nx(vcpu);
02f59dc9
JR
3424 reset_rsvds_bits_mask(vcpu, g_context, PT32E_ROOT_LEVEL);
3425 g_context->root_level = PT32E_ROOT_LEVEL;
3426 g_context->gva_to_gpa = paging64_gva_to_gpa_nested;
3427 } else {
2d48a985 3428 g_context->nx = false;
02f59dc9
JR
3429 reset_rsvds_bits_mask(vcpu, g_context, PT32_ROOT_LEVEL);
3430 g_context->root_level = PT32_ROOT_LEVEL;
3431 g_context->gva_to_gpa = paging32_gva_to_gpa_nested;
3432 }
3433
3434 return 0;
3435}
3436
fb72d167
JR
3437static int init_kvm_mmu(struct kvm_vcpu *vcpu)
3438{
02f59dc9
JR
3439 if (mmu_is_nested(vcpu))
3440 return init_kvm_nested_mmu(vcpu);
3441 else if (tdp_enabled)
fb72d167
JR
3442 return init_kvm_tdp_mmu(vcpu);
3443 else
3444 return init_kvm_softmmu(vcpu);
3445}
3446
6aa8b732
AK
3447static void destroy_kvm_mmu(struct kvm_vcpu *vcpu)
3448{
3449 ASSERT(vcpu);
62ad0755
SY
3450 if (VALID_PAGE(vcpu->arch.mmu.root_hpa))
3451 /* mmu.free() should set root_hpa = INVALID_PAGE */
ad312c7c 3452 vcpu->arch.mmu.free(vcpu);
6aa8b732
AK
3453}
3454
3455int kvm_mmu_reset_context(struct kvm_vcpu *vcpu)
17c3ba9d
AK
3456{
3457 destroy_kvm_mmu(vcpu);
f8f7e5ee 3458 return init_kvm_mmu(vcpu);
17c3ba9d 3459}
8668a3c4 3460EXPORT_SYMBOL_GPL(kvm_mmu_reset_context);
17c3ba9d
AK
3461
3462int kvm_mmu_load(struct kvm_vcpu *vcpu)
6aa8b732 3463{
714b93da
AK
3464 int r;
3465
e2dec939 3466 r = mmu_topup_memory_caches(vcpu);
17c3ba9d
AK
3467 if (r)
3468 goto out;
8986ecc0 3469 r = mmu_alloc_roots(vcpu);
8facbbff 3470 spin_lock(&vcpu->kvm->mmu_lock);
0ba73cda 3471 mmu_sync_roots(vcpu);
aaee2c94 3472 spin_unlock(&vcpu->kvm->mmu_lock);
8986ecc0
MT
3473 if (r)
3474 goto out;
3662cb1c 3475 /* set_cr3() should ensure TLB has been flushed */
f43addd4 3476 vcpu->arch.mmu.set_cr3(vcpu, vcpu->arch.mmu.root_hpa);
714b93da
AK
3477out:
3478 return r;
6aa8b732 3479}
17c3ba9d
AK
3480EXPORT_SYMBOL_GPL(kvm_mmu_load);
3481
3482void kvm_mmu_unload(struct kvm_vcpu *vcpu)
3483{
3484 mmu_free_roots(vcpu);
3485}
4b16184c 3486EXPORT_SYMBOL_GPL(kvm_mmu_unload);
6aa8b732 3487
0028425f 3488static void mmu_pte_write_new_pte(struct kvm_vcpu *vcpu,
7c562522
XG
3489 struct kvm_mmu_page *sp, u64 *spte,
3490 const void *new)
0028425f 3491{
30945387 3492 if (sp->role.level != PT_PAGE_TABLE_LEVEL) {
7e4e4056
JR
3493 ++vcpu->kvm->stat.mmu_pde_zapped;
3494 return;
30945387 3495 }
0028425f 3496
4cee5764 3497 ++vcpu->kvm->stat.mmu_pte_updated;
7c562522 3498 vcpu->arch.mmu.update_pte(vcpu, sp, spte, new);
0028425f
AK
3499}
3500
79539cec
AK
3501static bool need_remote_flush(u64 old, u64 new)
3502{
3503 if (!is_shadow_present_pte(old))
3504 return false;
3505 if (!is_shadow_present_pte(new))
3506 return true;
3507 if ((old ^ new) & PT64_BASE_ADDR_MASK)
3508 return true;
3509 old ^= PT64_NX_MASK;
3510 new ^= PT64_NX_MASK;
3511 return (old & ~new & PT64_PERM_MASK) != 0;
3512}
3513
0671a8e7
XG
3514static void mmu_pte_write_flush_tlb(struct kvm_vcpu *vcpu, bool zap_page,
3515 bool remote_flush, bool local_flush)
79539cec 3516{
0671a8e7
XG
3517 if (zap_page)
3518 return;
3519
3520 if (remote_flush)
79539cec 3521 kvm_flush_remote_tlbs(vcpu->kvm);
0671a8e7 3522 else if (local_flush)
79539cec
AK
3523 kvm_mmu_flush_tlb(vcpu);
3524}
3525
889e5cbc
XG
3526static u64 mmu_pte_write_fetch_gpte(struct kvm_vcpu *vcpu, gpa_t *gpa,
3527 const u8 *new, int *bytes)
da4a00f0 3528{
889e5cbc
XG
3529 u64 gentry;
3530 int r;
72016f3a 3531
72016f3a
AK
3532 /*
3533 * Assume that the pte write on a page table of the same type
49b26e26
XG
3534 * as the current vcpu paging mode since we update the sptes only
3535 * when they have the same mode.
72016f3a 3536 */
889e5cbc 3537 if (is_pae(vcpu) && *bytes == 4) {
72016f3a 3538 /* Handle a 32-bit guest writing two halves of a 64-bit gpte */
889e5cbc
XG
3539 *gpa &= ~(gpa_t)7;
3540 *bytes = 8;
3541 r = kvm_read_guest(vcpu->kvm, *gpa, &gentry, min(*bytes, 8));
72016f3a
AK
3542 if (r)
3543 gentry = 0;
08e850c6
AK
3544 new = (const u8 *)&gentry;
3545 }
3546
889e5cbc 3547 switch (*bytes) {
08e850c6
AK
3548 case 4:
3549 gentry = *(const u32 *)new;
3550 break;
3551 case 8:
3552 gentry = *(const u64 *)new;
3553 break;
3554 default:
3555 gentry = 0;
3556 break;
72016f3a
AK
3557 }
3558
889e5cbc
XG
3559 return gentry;
3560}
3561
3562/*
3563 * If we're seeing too many writes to a page, it may no longer be a page table,
3564 * or we may be forking, in which case it is better to unmap the page.
3565 */
a30f47cb 3566static bool detect_write_flooding(struct kvm_mmu_page *sp, u64 *spte)
889e5cbc 3567{
a30f47cb
XG
3568 /*
3569 * Skip write-flooding detected for the sp whose level is 1, because
3570 * it can become unsync, then the guest page is not write-protected.
3571 */
3572 if (sp->role.level == 1)
3573 return false;
3246af0e 3574
a30f47cb 3575 return ++sp->write_flooding_count >= 3;
889e5cbc
XG
3576}
3577
3578/*
3579 * Misaligned accesses are too much trouble to fix up; also, they usually
3580 * indicate a page is not used as a page table.
3581 */
3582static bool detect_write_misaligned(struct kvm_mmu_page *sp, gpa_t gpa,
3583 int bytes)
3584{
3585 unsigned offset, pte_size, misaligned;
3586
3587 pgprintk("misaligned: gpa %llx bytes %d role %x\n",
3588 gpa, bytes, sp->role.word);
3589
3590 offset = offset_in_page(gpa);
3591 pte_size = sp->role.cr4_pae ? 8 : 4;
5d9ca30e
XG
3592
3593 /*
3594 * Sometimes, the OS only writes the last one bytes to update status
3595 * bits, for example, in linux, andb instruction is used in clear_bit().
3596 */
3597 if (!(offset & (pte_size - 1)) && bytes == 1)
3598 return false;
3599
889e5cbc
XG
3600 misaligned = (offset ^ (offset + bytes - 1)) & ~(pte_size - 1);
3601 misaligned |= bytes < 4;
3602
3603 return misaligned;
3604}
3605
3606static u64 *get_written_sptes(struct kvm_mmu_page *sp, gpa_t gpa, int *nspte)
3607{
3608 unsigned page_offset, quadrant;
3609 u64 *spte;
3610 int level;
3611
3612 page_offset = offset_in_page(gpa);
3613 level = sp->role.level;
3614 *nspte = 1;
3615 if (!sp->role.cr4_pae) {
3616 page_offset <<= 1; /* 32->64 */
3617 /*
3618 * A 32-bit pde maps 4MB while the shadow pdes map
3619 * only 2MB. So we need to double the offset again
3620 * and zap two pdes instead of one.
3621 */
3622 if (level == PT32_ROOT_LEVEL) {
3623 page_offset &= ~7; /* kill rounding error */
3624 page_offset <<= 1;
3625 *nspte = 2;
3626 }
3627 quadrant = page_offset >> PAGE_SHIFT;
3628 page_offset &= ~PAGE_MASK;
3629 if (quadrant != sp->role.quadrant)
3630 return NULL;
3631 }
3632
3633 spte = &sp->spt[page_offset / sizeof(*spte)];
3634 return spte;
3635}
3636
3637void kvm_mmu_pte_write(struct kvm_vcpu *vcpu, gpa_t gpa,
3638 const u8 *new, int bytes)
3639{
3640 gfn_t gfn = gpa >> PAGE_SHIFT;
3641 union kvm_mmu_page_role mask = { .word = 0 };
3642 struct kvm_mmu_page *sp;
3643 struct hlist_node *node;
3644 LIST_HEAD(invalid_list);
3645 u64 entry, gentry, *spte;
3646 int npte;
a30f47cb 3647 bool remote_flush, local_flush, zap_page;
889e5cbc
XG
3648
3649 /*
3650 * If we don't have indirect shadow pages, it means no page is
3651 * write-protected, so we can exit simply.
3652 */
3653 if (!ACCESS_ONCE(vcpu->kvm->arch.indirect_shadow_pages))
3654 return;
3655
3656 zap_page = remote_flush = local_flush = false;
3657
3658 pgprintk("%s: gpa %llx bytes %d\n", __func__, gpa, bytes);
3659
3660 gentry = mmu_pte_write_fetch_gpte(vcpu, &gpa, new, &bytes);
3661
3662 /*
3663 * No need to care whether allocation memory is successful
3664 * or not since pte prefetch is skiped if it does not have
3665 * enough objects in the cache.
3666 */
3667 mmu_topup_memory_caches(vcpu);
3668
3669 spin_lock(&vcpu->kvm->mmu_lock);
3670 ++vcpu->kvm->stat.mmu_pte_write;
0375f7fa 3671 kvm_mmu_audit(vcpu, AUDIT_PRE_PTE_WRITE);
889e5cbc 3672
fa1de2bf 3673 mask.cr0_wp = mask.cr4_pae = mask.nxe = 1;
f41d335a 3674 for_each_gfn_indirect_valid_sp(vcpu->kvm, sp, gfn, node) {
a30f47cb 3675 spte = get_written_sptes(sp, gpa, &npte);
889e5cbc 3676
a30f47cb
XG
3677 if (detect_write_misaligned(sp, gpa, bytes) ||
3678 detect_write_flooding(sp, spte)) {
0671a8e7 3679 zap_page |= !!kvm_mmu_prepare_zap_page(vcpu->kvm, sp,
f41d335a 3680 &invalid_list);
4cee5764 3681 ++vcpu->kvm->stat.mmu_flooded;
0e7bc4b9
AK
3682 continue;
3683 }
889e5cbc
XG
3684
3685 spte = get_written_sptes(sp, gpa, &npte);
3686 if (!spte)
3687 continue;
3688
0671a8e7 3689 local_flush = true;
ac1b714e 3690 while (npte--) {
79539cec 3691 entry = *spte;
38e3b2b2 3692 mmu_page_zap_pte(vcpu->kvm, sp, spte);
fa1de2bf
XG
3693 if (gentry &&
3694 !((sp->role.word ^ vcpu->arch.mmu.base_role.word)
f759e2b4 3695 & mask.word) && rmap_can_add(vcpu))
7c562522 3696 mmu_pte_write_new_pte(vcpu, sp, spte, &gentry);
0671a8e7
XG
3697 if (!remote_flush && need_remote_flush(entry, *spte))
3698 remote_flush = true;
ac1b714e 3699 ++spte;
9b7a0325 3700 }
9b7a0325 3701 }
0671a8e7 3702 mmu_pte_write_flush_tlb(vcpu, zap_page, remote_flush, local_flush);
d98ba053 3703 kvm_mmu_commit_zap_page(vcpu->kvm, &invalid_list);
0375f7fa 3704 kvm_mmu_audit(vcpu, AUDIT_POST_PTE_WRITE);
aaee2c94 3705 spin_unlock(&vcpu->kvm->mmu_lock);
da4a00f0
AK
3706}
3707
a436036b
AK
3708int kvm_mmu_unprotect_page_virt(struct kvm_vcpu *vcpu, gva_t gva)
3709{
10589a46
MT
3710 gpa_t gpa;
3711 int r;
a436036b 3712
c5a78f2b 3713 if (vcpu->arch.mmu.direct_map)
60f24784
AK
3714 return 0;
3715
1871c602 3716 gpa = kvm_mmu_gva_to_gpa_read(vcpu, gva, NULL);
10589a46 3717
10589a46 3718 r = kvm_mmu_unprotect_page(vcpu->kvm, gpa >> PAGE_SHIFT);
1cb3f3ae 3719
10589a46 3720 return r;
a436036b 3721}
577bdc49 3722EXPORT_SYMBOL_GPL(kvm_mmu_unprotect_page_virt);
a436036b 3723
22d95b12 3724void __kvm_mmu_free_some_pages(struct kvm_vcpu *vcpu)
ebeace86 3725{
d98ba053 3726 LIST_HEAD(invalid_list);
103ad25a 3727
e0df7b9f 3728 while (kvm_mmu_available_pages(vcpu->kvm) < KVM_REFILL_PAGES &&
3b80fffe 3729 !list_empty(&vcpu->kvm->arch.active_mmu_pages)) {
4db35314 3730 struct kvm_mmu_page *sp;
ebeace86 3731
f05e70ac 3732 sp = container_of(vcpu->kvm->arch.active_mmu_pages.prev,
4db35314 3733 struct kvm_mmu_page, link);
e0df7b9f 3734 kvm_mmu_prepare_zap_page(vcpu->kvm, sp, &invalid_list);
4cee5764 3735 ++vcpu->kvm->stat.mmu_recycled;
ebeace86 3736 }
aa6bd187 3737 kvm_mmu_commit_zap_page(vcpu->kvm, &invalid_list);
ebeace86 3738}
ebeace86 3739
1cb3f3ae
XG
3740static bool is_mmio_page_fault(struct kvm_vcpu *vcpu, gva_t addr)
3741{
3742 if (vcpu->arch.mmu.direct_map || mmu_is_nested(vcpu))
3743 return vcpu_match_mmio_gpa(vcpu, addr);
3744
3745 return vcpu_match_mmio_gva(vcpu, addr);
3746}
3747
dc25e89e
AP
3748int kvm_mmu_page_fault(struct kvm_vcpu *vcpu, gva_t cr2, u32 error_code,
3749 void *insn, int insn_len)
3067714c 3750{
1cb3f3ae 3751 int r, emulation_type = EMULTYPE_RETRY;
3067714c
AK
3752 enum emulation_result er;
3753
56028d08 3754 r = vcpu->arch.mmu.page_fault(vcpu, cr2, error_code, false);
3067714c
AK
3755 if (r < 0)
3756 goto out;
3757
3758 if (!r) {
3759 r = 1;
3760 goto out;
3761 }
3762
1cb3f3ae
XG
3763 if (is_mmio_page_fault(vcpu, cr2))
3764 emulation_type = 0;
3765
3766 er = x86_emulate_instruction(vcpu, cr2, emulation_type, insn, insn_len);
3067714c
AK
3767
3768 switch (er) {
3769 case EMULATE_DONE:
3770 return 1;
3771 case EMULATE_DO_MMIO:
3772 ++vcpu->stat.mmio_exits;
6d77dbfc 3773 /* fall through */
3067714c 3774 case EMULATE_FAIL:
3f5d18a9 3775 return 0;
3067714c
AK
3776 default:
3777 BUG();
3778 }
3779out:
3067714c
AK
3780 return r;
3781}
3782EXPORT_SYMBOL_GPL(kvm_mmu_page_fault);
3783
a7052897
MT
3784void kvm_mmu_invlpg(struct kvm_vcpu *vcpu, gva_t gva)
3785{
a7052897 3786 vcpu->arch.mmu.invlpg(vcpu, gva);
a7052897
MT
3787 kvm_mmu_flush_tlb(vcpu);
3788 ++vcpu->stat.invlpg;
3789}
3790EXPORT_SYMBOL_GPL(kvm_mmu_invlpg);
3791
18552672
JR
3792void kvm_enable_tdp(void)
3793{
3794 tdp_enabled = true;
3795}
3796EXPORT_SYMBOL_GPL(kvm_enable_tdp);
3797
5f4cb662
JR
3798void kvm_disable_tdp(void)
3799{
3800 tdp_enabled = false;
3801}
3802EXPORT_SYMBOL_GPL(kvm_disable_tdp);
3803
6aa8b732
AK
3804static void free_mmu_pages(struct kvm_vcpu *vcpu)
3805{
ad312c7c 3806 free_page((unsigned long)vcpu->arch.mmu.pae_root);
81407ca5
JR
3807 if (vcpu->arch.mmu.lm_root != NULL)
3808 free_page((unsigned long)vcpu->arch.mmu.lm_root);
6aa8b732
AK
3809}
3810
3811static int alloc_mmu_pages(struct kvm_vcpu *vcpu)
3812{
17ac10ad 3813 struct page *page;
6aa8b732
AK
3814 int i;
3815
3816 ASSERT(vcpu);
3817
17ac10ad
AK
3818 /*
3819 * When emulating 32-bit mode, cr3 is only 32 bits even on x86_64.
3820 * Therefore we need to allocate shadow page tables in the first
3821 * 4GB of memory, which happens to fit the DMA32 zone.
3822 */
3823 page = alloc_page(GFP_KERNEL | __GFP_DMA32);
3824 if (!page)
d7fa6ab2
WY
3825 return -ENOMEM;
3826
ad312c7c 3827 vcpu->arch.mmu.pae_root = page_address(page);
17ac10ad 3828 for (i = 0; i < 4; ++i)
ad312c7c 3829 vcpu->arch.mmu.pae_root[i] = INVALID_PAGE;
17ac10ad 3830
6aa8b732 3831 return 0;
6aa8b732
AK
3832}
3833
8018c27b 3834int kvm_mmu_create(struct kvm_vcpu *vcpu)
6aa8b732 3835{
6aa8b732 3836 ASSERT(vcpu);
e459e322
XG
3837
3838 vcpu->arch.walk_mmu = &vcpu->arch.mmu;
3839 vcpu->arch.mmu.root_hpa = INVALID_PAGE;
3840 vcpu->arch.mmu.translate_gpa = translate_gpa;
3841 vcpu->arch.nested_mmu.translate_gpa = translate_nested_gpa;
6aa8b732 3842
8018c27b
IM
3843 return alloc_mmu_pages(vcpu);
3844}
6aa8b732 3845
8018c27b
IM
3846int kvm_mmu_setup(struct kvm_vcpu *vcpu)
3847{
3848 ASSERT(vcpu);
ad312c7c 3849 ASSERT(!VALID_PAGE(vcpu->arch.mmu.root_hpa));
2c264957 3850
8018c27b 3851 return init_kvm_mmu(vcpu);
6aa8b732
AK
3852}
3853
90cb0529 3854void kvm_mmu_slot_remove_write_access(struct kvm *kvm, int slot)
6aa8b732 3855{
4db35314 3856 struct kvm_mmu_page *sp;
6aa8b732 3857
f05e70ac 3858 list_for_each_entry(sp, &kvm->arch.active_mmu_pages, link) {
6aa8b732
AK
3859 int i;
3860 u64 *pt;
3861
291f26bc 3862 if (!test_bit(slot, sp->slot_bitmap))
6aa8b732
AK
3863 continue;
3864
4db35314 3865 pt = sp->spt;
8234b22e 3866 for (i = 0; i < PT64_ENT_PER_PAGE; ++i) {
da8dc75f
XG
3867 if (!is_shadow_present_pte(pt[i]) ||
3868 !is_last_spte(pt[i], sp->role.level))
3869 continue;
3870
3871 if (is_large_pte(pt[i])) {
c3707958 3872 drop_spte(kvm, &pt[i]);
8234b22e 3873 --kvm->stat.lpages;
da8dc75f 3874 continue;
8234b22e 3875 }
da8dc75f 3876
6aa8b732 3877 /* avoid RMW */
01c168ac 3878 if (is_writable_pte(pt[i]))
1df9f2dc
XG
3879 mmu_spte_update(&pt[i],
3880 pt[i] & ~PT_WRITABLE_MASK);
8234b22e 3881 }
6aa8b732 3882 }
171d595d 3883 kvm_flush_remote_tlbs(kvm);
6aa8b732 3884}
37a7d8b0 3885
90cb0529 3886void kvm_mmu_zap_all(struct kvm *kvm)
e0fa826f 3887{
4db35314 3888 struct kvm_mmu_page *sp, *node;
d98ba053 3889 LIST_HEAD(invalid_list);
e0fa826f 3890
aaee2c94 3891 spin_lock(&kvm->mmu_lock);
3246af0e 3892restart:
f05e70ac 3893 list_for_each_entry_safe(sp, node, &kvm->arch.active_mmu_pages, link)
d98ba053 3894 if (kvm_mmu_prepare_zap_page(kvm, sp, &invalid_list))
3246af0e
XG
3895 goto restart;
3896
d98ba053 3897 kvm_mmu_commit_zap_page(kvm, &invalid_list);
aaee2c94 3898 spin_unlock(&kvm->mmu_lock);
e0fa826f
DL
3899}
3900
d98ba053
XG
3901static int kvm_mmu_remove_some_alloc_mmu_pages(struct kvm *kvm,
3902 struct list_head *invalid_list)
3ee16c81
IE
3903{
3904 struct kvm_mmu_page *page;
3905
3906 page = container_of(kvm->arch.active_mmu_pages.prev,
3907 struct kvm_mmu_page, link);
d98ba053 3908 return kvm_mmu_prepare_zap_page(kvm, page, invalid_list);
3ee16c81
IE
3909}
3910
1495f230 3911static int mmu_shrink(struct shrinker *shrink, struct shrink_control *sc)
3ee16c81
IE
3912{
3913 struct kvm *kvm;
3914 struct kvm *kvm_freed = NULL;
1495f230 3915 int nr_to_scan = sc->nr_to_scan;
45221ab6
DH
3916
3917 if (nr_to_scan == 0)
3918 goto out;
3ee16c81 3919
e935b837 3920 raw_spin_lock(&kvm_lock);
3ee16c81
IE
3921
3922 list_for_each_entry(kvm, &vm_list, vm_list) {
45221ab6 3923 int idx, freed_pages;
d98ba053 3924 LIST_HEAD(invalid_list);
3ee16c81 3925
f656ce01 3926 idx = srcu_read_lock(&kvm->srcu);
3ee16c81 3927 spin_lock(&kvm->mmu_lock);
45221ab6
DH
3928 if (!kvm_freed && nr_to_scan > 0 &&
3929 kvm->arch.n_used_mmu_pages > 0) {
d98ba053
XG
3930 freed_pages = kvm_mmu_remove_some_alloc_mmu_pages(kvm,
3931 &invalid_list);
3ee16c81
IE
3932 kvm_freed = kvm;
3933 }
3934 nr_to_scan--;
3935
d98ba053 3936 kvm_mmu_commit_zap_page(kvm, &invalid_list);
3ee16c81 3937 spin_unlock(&kvm->mmu_lock);
f656ce01 3938 srcu_read_unlock(&kvm->srcu, idx);
3ee16c81
IE
3939 }
3940 if (kvm_freed)
3941 list_move_tail(&kvm_freed->vm_list, &vm_list);
3942
e935b837 3943 raw_spin_unlock(&kvm_lock);
3ee16c81 3944
45221ab6
DH
3945out:
3946 return percpu_counter_read_positive(&kvm_total_used_mmu_pages);
3ee16c81
IE
3947}
3948
3949static struct shrinker mmu_shrinker = {
3950 .shrink = mmu_shrink,
3951 .seeks = DEFAULT_SEEKS * 10,
3952};
3953
2ddfd20e 3954static void mmu_destroy_caches(void)
b5a33a75 3955{
53c07b18
XG
3956 if (pte_list_desc_cache)
3957 kmem_cache_destroy(pte_list_desc_cache);
d3d25b04
AK
3958 if (mmu_page_header_cache)
3959 kmem_cache_destroy(mmu_page_header_cache);
b5a33a75
AK
3960}
3961
3962int kvm_mmu_module_init(void)
3963{
53c07b18
XG
3964 pte_list_desc_cache = kmem_cache_create("pte_list_desc",
3965 sizeof(struct pte_list_desc),
20c2df83 3966 0, 0, NULL);
53c07b18 3967 if (!pte_list_desc_cache)
b5a33a75
AK
3968 goto nomem;
3969
d3d25b04
AK
3970 mmu_page_header_cache = kmem_cache_create("kvm_mmu_page_header",
3971 sizeof(struct kvm_mmu_page),
20c2df83 3972 0, 0, NULL);
d3d25b04
AK
3973 if (!mmu_page_header_cache)
3974 goto nomem;
3975
45bf21a8
WY
3976 if (percpu_counter_init(&kvm_total_used_mmu_pages, 0))
3977 goto nomem;
3978
3ee16c81
IE
3979 register_shrinker(&mmu_shrinker);
3980
b5a33a75
AK
3981 return 0;
3982
3983nomem:
3ee16c81 3984 mmu_destroy_caches();
b5a33a75
AK
3985 return -ENOMEM;
3986}
3987
3ad82a7e
ZX
3988/*
3989 * Caculate mmu pages needed for kvm.
3990 */
3991unsigned int kvm_mmu_calculate_mmu_pages(struct kvm *kvm)
3992{
3ad82a7e
ZX
3993 unsigned int nr_mmu_pages;
3994 unsigned int nr_pages = 0;
bc6678a3 3995 struct kvm_memslots *slots;
be6ba0f0 3996 struct kvm_memory_slot *memslot;
3ad82a7e 3997
90d83dc3
LJ
3998 slots = kvm_memslots(kvm);
3999
be6ba0f0
XG
4000 kvm_for_each_memslot(memslot, slots)
4001 nr_pages += memslot->npages;
3ad82a7e
ZX
4002
4003 nr_mmu_pages = nr_pages * KVM_PERMILLE_MMU_PAGES / 1000;
4004 nr_mmu_pages = max(nr_mmu_pages,
4005 (unsigned int) KVM_MIN_ALLOC_MMU_PAGES);
4006
4007 return nr_mmu_pages;
4008}
4009
94d8b056
MT
4010int kvm_mmu_get_spte_hierarchy(struct kvm_vcpu *vcpu, u64 addr, u64 sptes[4])
4011{
4012 struct kvm_shadow_walk_iterator iterator;
c2a2ac2b 4013 u64 spte;
94d8b056
MT
4014 int nr_sptes = 0;
4015
c2a2ac2b
XG
4016 walk_shadow_page_lockless_begin(vcpu);
4017 for_each_shadow_entry_lockless(vcpu, addr, iterator, spte) {
4018 sptes[iterator.level-1] = spte;
94d8b056 4019 nr_sptes++;
c2a2ac2b 4020 if (!is_shadow_present_pte(spte))
94d8b056
MT
4021 break;
4022 }
c2a2ac2b 4023 walk_shadow_page_lockless_end(vcpu);
94d8b056
MT
4024
4025 return nr_sptes;
4026}
4027EXPORT_SYMBOL_GPL(kvm_mmu_get_spte_hierarchy);
4028
c42fffe3
XG
4029void kvm_mmu_destroy(struct kvm_vcpu *vcpu)
4030{
4031 ASSERT(vcpu);
4032
4033 destroy_kvm_mmu(vcpu);
4034 free_mmu_pages(vcpu);
4035 mmu_free_memory_caches(vcpu);
b034cf01
XG
4036}
4037
4038#ifdef CONFIG_KVM_MMU_AUDIT
4039#include "mmu_audit.c"
4040#else
4041static void mmu_audit_disable(void) { }
4042#endif
4043
4044void kvm_mmu_module_exit(void)
4045{
4046 mmu_destroy_caches();
4047 percpu_counter_destroy(&kvm_total_used_mmu_pages);
4048 unregister_shrinker(&mmu_shrinker);
c42fffe3
XG
4049 mmu_audit_disable();
4050}