]> git.proxmox.com Git - mirror_ubuntu-hirsute-kernel.git/blame - arch/x86/kvm/paging_tmpl.h
KVM, pkeys: introduce pkru_mask to cache conditions
[mirror_ubuntu-hirsute-kernel.git] / arch / x86 / kvm / paging_tmpl.h
CommitLineData
6aa8b732
AK
1/*
2 * Kernel-based Virtual Machine driver for Linux
3 *
4 * This module enables machines with Intel VT-x extensions to run virtual
5 * machines without emulation or binary translation.
6 *
7 * MMU support
8 *
9 * Copyright (C) 2006 Qumranet, Inc.
9611c187 10 * Copyright 2010 Red Hat, Inc. and/or its affiliates.
6aa8b732
AK
11 *
12 * Authors:
13 * Yaniv Kamay <yaniv@qumranet.com>
14 * Avi Kivity <avi@qumranet.com>
15 *
16 * This work is licensed under the terms of the GNU GPL, version 2. See
17 * the COPYING file in the top-level directory.
18 *
19 */
20
21/*
22 * We need the mmu code to access both 32-bit and 64-bit guest ptes,
23 * so the code in this file is compiled twice, once per pte size.
24 */
25
37406aaa
NHE
26/*
27 * This is used to catch non optimized PT_GUEST_(DIRTY|ACCESS)_SHIFT macro
28 * uses for EPT without A/D paging type.
29 */
30extern u64 __pure __using_nonexistent_pte_bit(void)
31 __compiletime_error("wrong use of PT_GUEST_(DIRTY|ACCESS)_SHIFT");
32
6aa8b732
AK
33#if PTTYPE == 64
34 #define pt_element_t u64
35 #define guest_walker guest_walker64
36 #define FNAME(name) paging##64_##name
37 #define PT_BASE_ADDR_MASK PT64_BASE_ADDR_MASK
e04da980
JR
38 #define PT_LVL_ADDR_MASK(lvl) PT64_LVL_ADDR_MASK(lvl)
39 #define PT_LVL_OFFSET_MASK(lvl) PT64_LVL_OFFSET_MASK(lvl)
6aa8b732 40 #define PT_INDEX(addr, level) PT64_INDEX(addr, level)
c7addb90 41 #define PT_LEVEL_BITS PT64_LEVEL_BITS
d8089bac
GN
42 #define PT_GUEST_ACCESSED_MASK PT_ACCESSED_MASK
43 #define PT_GUEST_DIRTY_MASK PT_DIRTY_MASK
44 #define PT_GUEST_DIRTY_SHIFT PT_DIRTY_SHIFT
45 #define PT_GUEST_ACCESSED_SHIFT PT_ACCESSED_SHIFT
cea0f0e7
AK
46 #ifdef CONFIG_X86_64
47 #define PT_MAX_FULL_LEVELS 4
b3e4e63f 48 #define CMPXCHG cmpxchg
cea0f0e7 49 #else
b3e4e63f 50 #define CMPXCHG cmpxchg64
cea0f0e7
AK
51 #define PT_MAX_FULL_LEVELS 2
52 #endif
6aa8b732
AK
53#elif PTTYPE == 32
54 #define pt_element_t u32
55 #define guest_walker guest_walker32
56 #define FNAME(name) paging##32_##name
57 #define PT_BASE_ADDR_MASK PT32_BASE_ADDR_MASK
e04da980
JR
58 #define PT_LVL_ADDR_MASK(lvl) PT32_LVL_ADDR_MASK(lvl)
59 #define PT_LVL_OFFSET_MASK(lvl) PT32_LVL_OFFSET_MASK(lvl)
6aa8b732 60 #define PT_INDEX(addr, level) PT32_INDEX(addr, level)
c7addb90 61 #define PT_LEVEL_BITS PT32_LEVEL_BITS
cea0f0e7 62 #define PT_MAX_FULL_LEVELS 2
d8089bac
GN
63 #define PT_GUEST_ACCESSED_MASK PT_ACCESSED_MASK
64 #define PT_GUEST_DIRTY_MASK PT_DIRTY_MASK
65 #define PT_GUEST_DIRTY_SHIFT PT_DIRTY_SHIFT
66 #define PT_GUEST_ACCESSED_SHIFT PT_ACCESSED_SHIFT
b3e4e63f 67 #define CMPXCHG cmpxchg
37406aaa
NHE
68#elif PTTYPE == PTTYPE_EPT
69 #define pt_element_t u64
70 #define guest_walker guest_walkerEPT
71 #define FNAME(name) ept_##name
72 #define PT_BASE_ADDR_MASK PT64_BASE_ADDR_MASK
73 #define PT_LVL_ADDR_MASK(lvl) PT64_LVL_ADDR_MASK(lvl)
74 #define PT_LVL_OFFSET_MASK(lvl) PT64_LVL_OFFSET_MASK(lvl)
75 #define PT_INDEX(addr, level) PT64_INDEX(addr, level)
76 #define PT_LEVEL_BITS PT64_LEVEL_BITS
77 #define PT_GUEST_ACCESSED_MASK 0
78 #define PT_GUEST_DIRTY_MASK 0
79 #define PT_GUEST_DIRTY_SHIFT __using_nonexistent_pte_bit()
80 #define PT_GUEST_ACCESSED_SHIFT __using_nonexistent_pte_bit()
81 #define CMPXCHG cmpxchg64
82 #define PT_MAX_FULL_LEVELS 4
6aa8b732
AK
83#else
84 #error Invalid PTTYPE value
85#endif
86
e04da980
JR
87#define gpte_to_gfn_lvl FNAME(gpte_to_gfn_lvl)
88#define gpte_to_gfn(pte) gpte_to_gfn_lvl((pte), PT_PAGE_TABLE_LEVEL)
5fb07ddb 89
6aa8b732
AK
90/*
91 * The guest_walker structure emulates the behavior of the hardware page
92 * table walker.
93 */
94struct guest_walker {
95 int level;
8cbc7069 96 unsigned max_level;
cea0f0e7 97 gfn_t table_gfn[PT_MAX_FULL_LEVELS];
7819026e 98 pt_element_t ptes[PT_MAX_FULL_LEVELS];
189be38d 99 pt_element_t prefetch_ptes[PTE_PREFETCH_NUM];
7819026e 100 gpa_t pte_gpa[PT_MAX_FULL_LEVELS];
8cbc7069 101 pt_element_t __user *ptep_user[PT_MAX_FULL_LEVELS];
ba6a3541 102 bool pte_writable[PT_MAX_FULL_LEVELS];
fe135d2c
AK
103 unsigned pt_access;
104 unsigned pte_access;
815af8d4 105 gfn_t gfn;
8c28d031 106 struct x86_exception fault;
6aa8b732
AK
107};
108
e04da980 109static gfn_t gpte_to_gfn_lvl(pt_element_t gpte, int lvl)
5fb07ddb 110{
e04da980 111 return (gpte & PT_LVL_ADDR_MASK(lvl)) >> PAGE_SHIFT;
5fb07ddb
AK
112}
113
0ad805a0
NHE
114static inline void FNAME(protect_clean_gpte)(unsigned *access, unsigned gpte)
115{
116 unsigned mask;
117
61719a8f
GN
118 /* dirty bit is not supported, so no need to track it */
119 if (!PT_GUEST_DIRTY_MASK)
120 return;
121
0ad805a0
NHE
122 BUILD_BUG_ON(PT_WRITABLE_MASK != ACC_WRITE_MASK);
123
124 mask = (unsigned)~ACC_WRITE_MASK;
125 /* Allow write access to dirty gptes */
d8089bac
GN
126 mask |= (gpte >> (PT_GUEST_DIRTY_SHIFT - PT_WRITABLE_SHIFT)) &
127 PT_WRITABLE_MASK;
0ad805a0
NHE
128 *access &= mask;
129}
130
0ad805a0
NHE
131static inline int FNAME(is_present_gpte)(unsigned long pte)
132{
37406aaa 133#if PTTYPE != PTTYPE_EPT
0ad805a0 134 return is_present_gpte(pte);
37406aaa
NHE
135#else
136 return pte & 7;
137#endif
0ad805a0
NHE
138}
139
a78484c6 140static int FNAME(cmpxchg_gpte)(struct kvm_vcpu *vcpu, struct kvm_mmu *mmu,
c8cfbb55
TY
141 pt_element_t __user *ptep_user, unsigned index,
142 pt_element_t orig_pte, pt_element_t new_pte)
b3e4e63f 143{
c8cfbb55 144 int npages;
b3e4e63f
MT
145 pt_element_t ret;
146 pt_element_t *table;
147 struct page *page;
148
c8cfbb55
TY
149 npages = get_user_pages_fast((unsigned long)ptep_user, 1, 1, &page);
150 /* Check if the user is doing something meaningless. */
151 if (unlikely(npages != 1))
a78484c6
RJ
152 return -EFAULT;
153
8fd75e12 154 table = kmap_atomic(page);
b3e4e63f 155 ret = CMPXCHG(&table[index], orig_pte, new_pte);
8fd75e12 156 kunmap_atomic(table);
b3e4e63f
MT
157
158 kvm_release_page_dirty(page);
159
160 return (ret != orig_pte);
161}
162
0ad805a0
NHE
163static bool FNAME(prefetch_invalid_gpte)(struct kvm_vcpu *vcpu,
164 struct kvm_mmu_page *sp, u64 *spte,
165 u64 gpte)
166{
d2b0f981 167 if (is_rsvd_bits_set(&vcpu->arch.mmu, gpte, PT_PAGE_TABLE_LEVEL))
0ad805a0
NHE
168 goto no_present;
169
170 if (!FNAME(is_present_gpte)(gpte))
171 goto no_present;
172
61719a8f
GN
173 /* if accessed bit is not supported prefetch non accessed gpte */
174 if (PT_GUEST_ACCESSED_MASK && !(gpte & PT_GUEST_ACCESSED_MASK))
0ad805a0
NHE
175 goto no_present;
176
177 return false;
178
179no_present:
180 drop_spte(vcpu->kvm, spte);
181 return true;
182}
183
184static inline unsigned FNAME(gpte_access)(struct kvm_vcpu *vcpu, u64 gpte)
185{
186 unsigned access;
37406aaa
NHE
187#if PTTYPE == PTTYPE_EPT
188 access = ((gpte & VMX_EPT_WRITABLE_MASK) ? ACC_WRITE_MASK : 0) |
189 ((gpte & VMX_EPT_EXECUTABLE_MASK) ? ACC_EXEC_MASK : 0) |
190 ACC_USER_MASK;
191#else
bb9eadf0
PB
192 BUILD_BUG_ON(ACC_EXEC_MASK != PT_PRESENT_MASK);
193 BUILD_BUG_ON(ACC_EXEC_MASK != 1);
194 access = gpte & (PT_WRITABLE_MASK | PT_USER_MASK | PT_PRESENT_MASK);
195 /* Combine NX with P (which is set here) to get ACC_EXEC_MASK. */
196 access ^= (gpte >> PT64_NX_SHIFT);
37406aaa 197#endif
0ad805a0
NHE
198
199 return access;
200}
201
8cbc7069
AK
202static int FNAME(update_accessed_dirty_bits)(struct kvm_vcpu *vcpu,
203 struct kvm_mmu *mmu,
204 struct guest_walker *walker,
205 int write_fault)
206{
207 unsigned level, index;
208 pt_element_t pte, orig_pte;
209 pt_element_t __user *ptep_user;
210 gfn_t table_gfn;
211 int ret;
212
61719a8f
GN
213 /* dirty/accessed bits are not supported, so no need to update them */
214 if (!PT_GUEST_DIRTY_MASK)
215 return 0;
216
8cbc7069
AK
217 for (level = walker->max_level; level >= walker->level; --level) {
218 pte = orig_pte = walker->ptes[level - 1];
219 table_gfn = walker->table_gfn[level - 1];
220 ptep_user = walker->ptep_user[level - 1];
221 index = offset_in_page(ptep_user) / sizeof(pt_element_t);
d8089bac 222 if (!(pte & PT_GUEST_ACCESSED_MASK)) {
8cbc7069 223 trace_kvm_mmu_set_accessed_bit(table_gfn, index, sizeof(pte));
d8089bac 224 pte |= PT_GUEST_ACCESSED_MASK;
8cbc7069 225 }
0ad805a0 226 if (level == walker->level && write_fault &&
d8089bac 227 !(pte & PT_GUEST_DIRTY_MASK)) {
8cbc7069 228 trace_kvm_mmu_set_dirty_bit(table_gfn, index, sizeof(pte));
d8089bac 229 pte |= PT_GUEST_DIRTY_MASK;
8cbc7069
AK
230 }
231 if (pte == orig_pte)
232 continue;
233
ba6a3541
PB
234 /*
235 * If the slot is read-only, simply do not process the accessed
236 * and dirty bits. This is the correct thing to do if the slot
237 * is ROM, and page tables in read-as-ROM/write-as-MMIO slots
238 * are only supported if the accessed and dirty bits are already
239 * set in the ROM (so that MMIO writes are never needed).
240 *
241 * Note that NPT does not allow this at all and faults, since
242 * it always wants nested page table entries for the guest
243 * page tables to be writable. And EPT works but will simply
244 * overwrite the read-only memory to set the accessed and dirty
245 * bits.
246 */
247 if (unlikely(!walker->pte_writable[level - 1]))
248 continue;
249
8cbc7069
AK
250 ret = FNAME(cmpxchg_gpte)(vcpu, mmu, ptep_user, index, orig_pte, pte);
251 if (ret)
252 return ret;
253
54bf36aa 254 kvm_vcpu_mark_page_dirty(vcpu, table_gfn);
17e4bce0 255 walker->ptes[level - 1] = pte;
8cbc7069
AK
256 }
257 return 0;
258}
259
ac79c978
AK
260/*
261 * Fetch a guest pte for a guest virtual address
262 */
1e301feb
JR
263static int FNAME(walk_addr_generic)(struct guest_walker *walker,
264 struct kvm_vcpu *vcpu, struct kvm_mmu *mmu,
33770780 265 gva_t addr, u32 access)
6aa8b732 266{
8cbc7069 267 int ret;
42bf3f0a 268 pt_element_t pte;
b7233635 269 pt_element_t __user *uninitialized_var(ptep_user);
cea0f0e7 270 gfn_t table_gfn;
b0cfeb5d 271 unsigned index, pt_access, pte_access, accessed_dirty;
42bf3f0a 272 gpa_t pte_gpa;
134291bf
TY
273 int offset;
274 const int write_fault = access & PFERR_WRITE_MASK;
275 const int user_fault = access & PFERR_USER_MASK;
276 const int fetch_fault = access & PFERR_FETCH_MASK;
277 u16 errcode = 0;
13d22b6a
AK
278 gpa_t real_gpa;
279 gfn_t gfn;
6aa8b732 280
6fbc2770 281 trace_kvm_mmu_pagetable_walk(addr, access);
92c1c1e8 282retry_walk:
1e301feb
JR
283 walker->level = mmu->root_level;
284 pte = mmu->get_cr3(vcpu);
285
1b0973bd 286#if PTTYPE == 64
1e301feb 287 if (walker->level == PT32E_ROOT_LEVEL) {
e4e517b4 288 pte = mmu->get_pdptr(vcpu, (addr >> 30) & 3);
07420171 289 trace_kvm_mmu_paging_element(pte, walker->level);
0ad805a0 290 if (!FNAME(is_present_gpte)(pte))
f59c1d2d 291 goto error;
1b0973bd
AK
292 --walker->level;
293 }
294#endif
8cbc7069 295 walker->max_level = walker->level;
1715d0dc 296 ASSERT(!(is_long_mode(vcpu) && !is_pae(vcpu)));
6aa8b732 297
d8089bac 298 accessed_dirty = PT_GUEST_ACCESSED_MASK;
13d22b6a
AK
299 pt_access = pte_access = ACC_ALL;
300 ++walker->level;
ac79c978 301
13d22b6a 302 do {
6e2ca7d1
TY
303 gfn_t real_gfn;
304 unsigned long host_addr;
305
13d22b6a
AK
306 pt_access &= pte_access;
307 --walker->level;
308
42bf3f0a 309 index = PT_INDEX(addr, walker->level);
ac79c978 310
5fb07ddb 311 table_gfn = gpte_to_gfn(pte);
2329d46d
JR
312 offset = index * sizeof(pt_element_t);
313 pte_gpa = gfn_to_gpa(table_gfn) + offset;
42bf3f0a 314 walker->table_gfn[walker->level - 1] = table_gfn;
7819026e 315 walker->pte_gpa[walker->level - 1] = pte_gpa;
42bf3f0a 316
6e2ca7d1 317 real_gfn = mmu->translate_gpa(vcpu, gfn_to_gpa(table_gfn),
54987b7a
PB
318 PFERR_USER_MASK|PFERR_WRITE_MASK,
319 &walker->fault);
5e352519
PB
320
321 /*
322 * FIXME: This can happen if emulation (for of an INS/OUTS
323 * instruction) triggers a nested page fault. The exit
324 * qualification / exit info field will incorrectly have
325 * "guest page access" as the nested page fault's cause,
326 * instead of "guest page structure access". To fix this,
327 * the x86_exception struct should be augmented with enough
328 * information to fix the exit_qualification or exit_info_1
329 * fields.
330 */
134291bf 331 if (unlikely(real_gfn == UNMAPPED_GVA))
54987b7a 332 return 0;
5e352519 333
6e2ca7d1
TY
334 real_gfn = gpa_to_gfn(real_gfn);
335
54bf36aa 336 host_addr = kvm_vcpu_gfn_to_hva_prot(vcpu, real_gfn,
ba6a3541 337 &walker->pte_writable[walker->level - 1]);
134291bf
TY
338 if (unlikely(kvm_is_error_hva(host_addr)))
339 goto error;
6e2ca7d1
TY
340
341 ptep_user = (pt_element_t __user *)((void *)host_addr + offset);
134291bf
TY
342 if (unlikely(__copy_from_user(&pte, ptep_user, sizeof(pte))))
343 goto error;
8cbc7069 344 walker->ptep_user[walker->level - 1] = ptep_user;
a6085fba 345
07420171 346 trace_kvm_mmu_paging_element(pte, walker->level);
42bf3f0a 347
0ad805a0 348 if (unlikely(!FNAME(is_present_gpte)(pte)))
134291bf 349 goto error;
7993ba43 350
d2b0f981 351 if (unlikely(is_rsvd_bits_set(mmu, pte, walker->level))) {
134291bf
TY
352 errcode |= PFERR_RSVD_MASK | PFERR_PRESENT_MASK;
353 goto error;
f59c1d2d 354 }
82725b20 355
b514c30f 356 accessed_dirty &= pte;
0ad805a0 357 pte_access = pt_access & FNAME(gpte_access)(vcpu, pte);
73b1087e 358
7819026e 359 walker->ptes[walker->level - 1] = pte;
6fd01b71 360 } while (!is_last_gpte(mmu, walker->level, pte));
42bf3f0a 361
f13577e8
PB
362 errcode = permission_fault(vcpu, mmu, pte_access, access);
363 if (unlikely(errcode))
f59c1d2d
AK
364 goto error;
365
13d22b6a
AK
366 gfn = gpte_to_gfn_lvl(pte, walker->level);
367 gfn += (addr & PT_LVL_OFFSET_MASK(walker->level)) >> PAGE_SHIFT;
368
369 if (PTTYPE == 32 && walker->level == PT_DIRECTORY_LEVEL && is_cpuid_PSE36())
370 gfn += pse36_gfn_delta(pte);
371
54987b7a 372 real_gpa = mmu->translate_gpa(vcpu, gfn_to_gpa(gfn), access, &walker->fault);
13d22b6a
AK
373 if (real_gpa == UNMAPPED_GVA)
374 return 0;
375
376 walker->gfn = real_gpa >> PAGE_SHIFT;
377
8ea667f2 378 if (!write_fault)
0ad805a0 379 FNAME(protect_clean_gpte)(&pte_access, pte);
908e7d79
GN
380 else
381 /*
61719a8f
GN
382 * On a write fault, fold the dirty bit into accessed_dirty.
383 * For modes without A/D bits support accessed_dirty will be
384 * always clear.
908e7d79 385 */
d8089bac
GN
386 accessed_dirty &= pte >>
387 (PT_GUEST_DIRTY_SHIFT - PT_GUEST_ACCESSED_SHIFT);
b514c30f
AK
388
389 if (unlikely(!accessed_dirty)) {
390 ret = FNAME(update_accessed_dirty_bits)(vcpu, mmu, walker, write_fault);
391 if (unlikely(ret < 0))
392 goto error;
393 else if (ret)
394 goto retry_walk;
395 }
42bf3f0a 396
fe135d2c
AK
397 walker->pt_access = pt_access;
398 walker->pte_access = pte_access;
399 pgprintk("%s: pte %llx pte_access %x pt_access %x\n",
518c5a05 400 __func__, (u64)pte, pte_access, pt_access);
7993ba43
AK
401 return 1;
402
f59c1d2d 403error:
134291bf 404 errcode |= write_fault | user_fault;
e57d4a35
YW
405 if (fetch_fault && (mmu->nx ||
406 kvm_read_cr4_bits(vcpu, X86_CR4_SMEP)))
134291bf 407 errcode |= PFERR_FETCH_MASK;
8df25a32 408
134291bf
TY
409 walker->fault.vector = PF_VECTOR;
410 walker->fault.error_code_valid = true;
411 walker->fault.error_code = errcode;
25d92081
YZ
412
413#if PTTYPE == PTTYPE_EPT
414 /*
415 * Use PFERR_RSVD_MASK in error_code to to tell if EPT
416 * misconfiguration requires to be injected. The detection is
417 * done by is_rsvd_bits_set() above.
418 *
419 * We set up the value of exit_qualification to inject:
420 * [2:0] - Derive from [2:0] of real exit_qualification at EPT violation
421 * [5:3] - Calculated by the page walk of the guest EPT page tables
422 * [7:8] - Derived from [7:8] of real exit_qualification
423 *
424 * The other bits are set to 0.
425 */
426 if (!(errcode & PFERR_RSVD_MASK)) {
427 vcpu->arch.exit_qualification &= 0x187;
428 vcpu->arch.exit_qualification |= ((pt_access & pte) & 0x7) << 3;
429 }
430#endif
6389ee94
AK
431 walker->fault.address = addr;
432 walker->fault.nested_page_fault = mmu != vcpu->arch.walk_mmu;
8df25a32 433
8c28d031 434 trace_kvm_mmu_walker_error(walker->fault.error_code);
fe551881 435 return 0;
6aa8b732
AK
436}
437
1e301feb 438static int FNAME(walk_addr)(struct guest_walker *walker,
33770780 439 struct kvm_vcpu *vcpu, gva_t addr, u32 access)
1e301feb
JR
440{
441 return FNAME(walk_addr_generic)(walker, vcpu, &vcpu->arch.mmu, addr,
33770780 442 access);
1e301feb
JR
443}
444
37406aaa 445#if PTTYPE != PTTYPE_EPT
6539e738
JR
446static int FNAME(walk_addr_nested)(struct guest_walker *walker,
447 struct kvm_vcpu *vcpu, gva_t addr,
33770780 448 u32 access)
6539e738
JR
449{
450 return FNAME(walk_addr_generic)(walker, vcpu, &vcpu->arch.nested_mmu,
33770780 451 addr, access);
6539e738 452}
37406aaa 453#endif
6539e738 454
bd6360cc
XG
455static bool
456FNAME(prefetch_gpte)(struct kvm_vcpu *vcpu, struct kvm_mmu_page *sp,
457 u64 *spte, pt_element_t gpte, bool no_dirty_log)
0028425f 458{
41074d07 459 unsigned pte_access;
bd6360cc 460 gfn_t gfn;
ba049e93 461 kvm_pfn_t pfn;
0028425f 462
0ad805a0 463 if (FNAME(prefetch_invalid_gpte)(vcpu, sp, spte, gpte))
bd6360cc 464 return false;
407c61c6 465
b8688d51 466 pgprintk("%s: gpte %llx spte %p\n", __func__, (u64)gpte, spte);
bd6360cc
XG
467
468 gfn = gpte_to_gfn(gpte);
0ad805a0
NHE
469 pte_access = sp->role.access & FNAME(gpte_access)(vcpu, gpte);
470 FNAME(protect_clean_gpte)(&pte_access, gpte);
bd6360cc
XG
471 pfn = pte_prefetch_gfn_to_pfn(vcpu, gfn,
472 no_dirty_log && (pte_access & ACC_WRITE_MASK));
81c52c56 473 if (is_error_pfn(pfn))
bd6360cc 474 return false;
0f53b5b1 475
1403283a 476 /*
bd6360cc
XG
477 * we call mmu_set_spte() with host_writable = true because
478 * pte_prefetch_gfn_to_pfn always gets a writable pfn.
1403283a 479 */
029499b4
TY
480 mmu_set_spte(vcpu, spte, pte_access, 0, PT_PAGE_TABLE_LEVEL, gfn, pfn,
481 true, true);
bd6360cc
XG
482
483 return true;
484}
485
486static void FNAME(update_pte)(struct kvm_vcpu *vcpu, struct kvm_mmu_page *sp,
487 u64 *spte, const void *pte)
488{
489 pt_element_t gpte = *(const pt_element_t *)pte;
490
491 FNAME(prefetch_gpte)(vcpu, sp, spte, gpte, false);
0028425f
AK
492}
493
39c8c672
AK
494static bool FNAME(gpte_changed)(struct kvm_vcpu *vcpu,
495 struct guest_walker *gw, int level)
496{
39c8c672 497 pt_element_t curr_pte;
189be38d
XG
498 gpa_t base_gpa, pte_gpa = gw->pte_gpa[level - 1];
499 u64 mask;
500 int r, index;
501
502 if (level == PT_PAGE_TABLE_LEVEL) {
503 mask = PTE_PREFETCH_NUM * sizeof(pt_element_t) - 1;
504 base_gpa = pte_gpa & ~mask;
505 index = (pte_gpa - base_gpa) / sizeof(pt_element_t);
506
54bf36aa 507 r = kvm_vcpu_read_guest_atomic(vcpu, base_gpa,
189be38d
XG
508 gw->prefetch_ptes, sizeof(gw->prefetch_ptes));
509 curr_pte = gw->prefetch_ptes[index];
510 } else
54bf36aa 511 r = kvm_vcpu_read_guest_atomic(vcpu, pte_gpa,
39c8c672 512 &curr_pte, sizeof(curr_pte));
189be38d 513
39c8c672
AK
514 return r || curr_pte != gw->ptes[level - 1];
515}
516
189be38d
XG
517static void FNAME(pte_prefetch)(struct kvm_vcpu *vcpu, struct guest_walker *gw,
518 u64 *sptep)
957ed9ef
XG
519{
520 struct kvm_mmu_page *sp;
189be38d 521 pt_element_t *gptep = gw->prefetch_ptes;
957ed9ef 522 u64 *spte;
189be38d 523 int i;
957ed9ef
XG
524
525 sp = page_header(__pa(sptep));
526
527 if (sp->role.level > PT_PAGE_TABLE_LEVEL)
528 return;
529
530 if (sp->role.direct)
531 return __direct_pte_prefetch(vcpu, sp, sptep);
532
533 i = (sptep - sp->spt) & ~(PTE_PREFETCH_NUM - 1);
957ed9ef
XG
534 spte = sp->spt + i;
535
536 for (i = 0; i < PTE_PREFETCH_NUM; i++, spte++) {
957ed9ef
XG
537 if (spte == sptep)
538 continue;
539
c3707958 540 if (is_shadow_present_pte(*spte))
957ed9ef
XG
541 continue;
542
bd6360cc 543 if (!FNAME(prefetch_gpte)(vcpu, sp, spte, gptep[i], true))
957ed9ef 544 break;
957ed9ef
XG
545 }
546}
547
6aa8b732
AK
548/*
549 * Fetch a shadow pte for a specific level in the paging hierarchy.
d4878f24
XG
550 * If the guest tries to write a write-protected page, we need to
551 * emulate this operation, return 1 to indicate this case.
6aa8b732 552 */
d4878f24 553static int FNAME(fetch)(struct kvm_vcpu *vcpu, gva_t addr,
e7a04c99 554 struct guest_walker *gw,
c2288505 555 int write_fault, int hlevel,
ba049e93 556 kvm_pfn_t pfn, bool map_writable, bool prefault)
6aa8b732 557{
5991b332 558 struct kvm_mmu_page *sp = NULL;
24157aaf 559 struct kvm_shadow_walk_iterator it;
d4878f24 560 unsigned direct_access, access = gw->pt_access;
029499b4 561 int top_level, emulate;
abb9e0b8 562
b36c7a7c 563 direct_access = gw->pte_access;
84754cd8 564
5991b332
AK
565 top_level = vcpu->arch.mmu.root_level;
566 if (top_level == PT32E_ROOT_LEVEL)
567 top_level = PT32_ROOT_LEVEL;
568 /*
569 * Verify that the top-level gpte is still there. Since the page
570 * is a root page, it is either write protected (and cannot be
571 * changed from now on) or it is invalid (in which case, we don't
572 * really care if it changes underneath us after this point).
573 */
574 if (FNAME(gpte_changed)(vcpu, gw, top_level))
575 goto out_gpte_changed;
576
37f6a4e2
MT
577 if (!VALID_PAGE(vcpu->arch.mmu.root_hpa))
578 goto out_gpte_changed;
579
24157aaf
AK
580 for (shadow_walk_init(&it, vcpu, addr);
581 shadow_walk_okay(&it) && it.level > gw->level;
582 shadow_walk_next(&it)) {
0b3c9333
AK
583 gfn_t table_gfn;
584
a30f47cb 585 clear_sp_write_flooding_count(it.sptep);
24157aaf 586 drop_large_spte(vcpu, it.sptep);
ef0197e8 587
5991b332 588 sp = NULL;
24157aaf
AK
589 if (!is_shadow_present_pte(*it.sptep)) {
590 table_gfn = gw->table_gfn[it.level - 2];
591 sp = kvm_mmu_get_page(vcpu, table_gfn, addr, it.level-1,
bb11c6c9 592 false, access);
5991b332 593 }
0b3c9333
AK
594
595 /*
596 * Verify that the gpte in the page we've just write
597 * protected is still there.
598 */
24157aaf 599 if (FNAME(gpte_changed)(vcpu, gw, it.level - 1))
0b3c9333 600 goto out_gpte_changed;
abb9e0b8 601
5991b332 602 if (sp)
98bba238 603 link_shadow_page(vcpu, it.sptep, sp);
e7a04c99 604 }
050e6499 605
0b3c9333 606 for (;
24157aaf
AK
607 shadow_walk_okay(&it) && it.level > hlevel;
608 shadow_walk_next(&it)) {
0b3c9333
AK
609 gfn_t direct_gfn;
610
a30f47cb 611 clear_sp_write_flooding_count(it.sptep);
24157aaf 612 validate_direct_spte(vcpu, it.sptep, direct_access);
0b3c9333 613
24157aaf 614 drop_large_spte(vcpu, it.sptep);
0b3c9333 615
24157aaf 616 if (is_shadow_present_pte(*it.sptep))
0b3c9333
AK
617 continue;
618
24157aaf 619 direct_gfn = gw->gfn & ~(KVM_PAGES_PER_HPAGE(it.level) - 1);
0b3c9333 620
24157aaf 621 sp = kvm_mmu_get_page(vcpu, direct_gfn, addr, it.level-1,
bb11c6c9 622 true, direct_access);
98bba238 623 link_shadow_page(vcpu, it.sptep, sp);
0b3c9333
AK
624 }
625
a30f47cb 626 clear_sp_write_flooding_count(it.sptep);
029499b4
TY
627 emulate = mmu_set_spte(vcpu, it.sptep, gw->pte_access, write_fault,
628 it.level, gw->gfn, pfn, prefault, map_writable);
189be38d 629 FNAME(pte_prefetch)(vcpu, gw, it.sptep);
0b3c9333 630
d4878f24 631 return emulate;
0b3c9333
AK
632
633out_gpte_changed:
0b3c9333 634 kvm_release_pfn_clean(pfn);
d4878f24 635 return 0;
6aa8b732
AK
636}
637
7751babd
XG
638 /*
639 * To see whether the mapped gfn can write its page table in the current
640 * mapping.
641 *
642 * It is the helper function of FNAME(page_fault). When guest uses large page
643 * size to map the writable gfn which is used as current page table, we should
644 * force kvm to use small page size to map it because new shadow page will be
645 * created when kvm establishes shadow page table that stop kvm using large
646 * page size. Do it early can avoid unnecessary #PF and emulation.
647 *
93c05d3e
XG
648 * @write_fault_to_shadow_pgtable will return true if the fault gfn is
649 * currently used as its page table.
650 *
7751babd
XG
651 * Note: the PDPT page table is not checked for PAE-32 bit guest. It is ok
652 * since the PDPT is always shadowed, that means, we can not use large page
653 * size to map the gfn which is used as PDPT.
654 */
655static bool
656FNAME(is_self_change_mapping)(struct kvm_vcpu *vcpu,
93c05d3e
XG
657 struct guest_walker *walker, int user_fault,
658 bool *write_fault_to_shadow_pgtable)
7751babd
XG
659{
660 int level;
661 gfn_t mask = ~(KVM_PAGES_PER_HPAGE(walker->level) - 1);
93c05d3e 662 bool self_changed = false;
7751babd
XG
663
664 if (!(walker->pte_access & ACC_WRITE_MASK ||
665 (!is_write_protection(vcpu) && !user_fault)))
666 return false;
667
93c05d3e
XG
668 for (level = walker->level; level <= walker->max_level; level++) {
669 gfn_t gfn = walker->gfn ^ walker->table_gfn[level - 1];
670
671 self_changed |= !(gfn & mask);
672 *write_fault_to_shadow_pgtable |= !gfn;
673 }
7751babd 674
93c05d3e 675 return self_changed;
7751babd
XG
676}
677
6aa8b732
AK
678/*
679 * Page fault handler. There are several causes for a page fault:
680 * - there is no shadow pte for the guest pte
681 * - write access through a shadow pte marked read only so that we can set
682 * the dirty bit
683 * - write access to a shadow pte marked read only so we can update the page
684 * dirty bitmap, when userspace requests it
685 * - mmio access; in this case we will never install a present shadow pte
686 * - normal guest page fault due to the guest pte marked not present, not
687 * writable, or not executable
688 *
e2dec939
AK
689 * Returns: 1 if we need to emulate the instruction, 0 otherwise, or
690 * a negative value on error.
6aa8b732 691 */
56028d08 692static int FNAME(page_fault)(struct kvm_vcpu *vcpu, gva_t addr, u32 error_code,
78b2c54a 693 bool prefault)
6aa8b732
AK
694{
695 int write_fault = error_code & PFERR_WRITE_MASK;
6aa8b732
AK
696 int user_fault = error_code & PFERR_USER_MASK;
697 struct guest_walker walker;
e2dec939 698 int r;
ba049e93 699 kvm_pfn_t pfn;
7e4e4056 700 int level = PT_PAGE_TABLE_LEVEL;
8c85ac1c 701 bool force_pt_level = false;
e930bffe 702 unsigned long mmu_seq;
93c05d3e 703 bool map_writable, is_self_change_mapping;
6aa8b732 704
b8688d51 705 pgprintk("%s: addr %lx err %x\n", __func__, addr, error_code);
714b93da 706
e2dec939
AK
707 r = mmu_topup_memory_caches(vcpu);
708 if (r)
709 return r;
714b93da 710
e9ee956e
TY
711 /*
712 * If PFEC.RSVD is set, this is a shadow page fault.
713 * The bit needs to be cleared before walking guest page tables.
714 */
715 error_code &= ~PFERR_RSVD_MASK;
716
6aa8b732 717 /*
a8b876b1 718 * Look up the guest pte for the faulting address.
6aa8b732 719 */
33770780 720 r = FNAME(walk_addr)(&walker, vcpu, addr, error_code);
6aa8b732
AK
721
722 /*
723 * The page is not mapped by the guest. Let the guest handle it.
724 */
7993ba43 725 if (!r) {
b8688d51 726 pgprintk("%s: guest page fault\n", __func__);
a30f47cb 727 if (!prefault)
fb67e14f 728 inject_page_fault(vcpu, &walker.fault);
a30f47cb 729
6aa8b732
AK
730 return 0;
731 }
732
e5691a81
XG
733 if (page_fault_handle_page_track(vcpu, error_code, walker.gfn)) {
734 shadow_page_table_clear_flood(vcpu, addr);
3d0c27ad 735 return 1;
e5691a81 736 }
3d0c27ad 737
93c05d3e
XG
738 vcpu->arch.write_fault_to_shadow_pgtable = false;
739
740 is_self_change_mapping = FNAME(is_self_change_mapping)(vcpu,
741 &walker, user_fault, &vcpu->arch.write_fault_to_shadow_pgtable);
742
5ed5c5c8 743 if (walker.level >= PT_DIRECTORY_LEVEL && !is_self_change_mapping) {
fd136902
TY
744 level = mapping_level(vcpu, walker.gfn, &force_pt_level);
745 if (likely(!force_pt_level)) {
746 level = min(walker.level, level);
5ed5c5c8
TY
747 walker.gfn = walker.gfn & ~(KVM_PAGES_PER_HPAGE(level) - 1);
748 }
749 } else
cd1872f0 750 force_pt_level = true;
7e4e4056 751
e930bffe 752 mmu_seq = vcpu->kvm->mmu_notifier_seq;
4c2155ce 753 smp_rmb();
af585b92 754
78b2c54a 755 if (try_async_pf(vcpu, prefault, walker.gfn, addr, &pfn, write_fault,
612819c3 756 &map_writable))
af585b92 757 return 0;
d7824fff 758
d7c55201
XG
759 if (handle_abnormal_pfn(vcpu, mmu_is_nested(vcpu) ? 0 : addr,
760 walker.gfn, pfn, walker.pte_access, &r))
761 return r;
762
c2288505
XG
763 /*
764 * Do not change pte_access if the pfn is a mmio page, otherwise
765 * we will cache the incorrect access into mmio spte.
766 */
767 if (write_fault && !(walker.pte_access & ACC_WRITE_MASK) &&
768 !is_write_protection(vcpu) && !user_fault &&
769 !is_noslot_pfn(pfn)) {
770 walker.pte_access |= ACC_WRITE_MASK;
771 walker.pte_access &= ~ACC_USER_MASK;
772
773 /*
774 * If we converted a user page to a kernel page,
775 * so that the kernel can write to it when cr0.wp=0,
776 * then we should prevent the kernel from executing it
777 * if SMEP is enabled.
778 */
779 if (kvm_read_cr4_bits(vcpu, X86_CR4_SMEP))
780 walker.pte_access &= ~ACC_EXEC_MASK;
781 }
782
aaee2c94 783 spin_lock(&vcpu->kvm->mmu_lock);
8ca40a70 784 if (mmu_notifier_retry(vcpu->kvm, mmu_seq))
e930bffe 785 goto out_unlock;
bc32ce21 786
0375f7fa 787 kvm_mmu_audit(vcpu, AUDIT_PRE_PAGE_FAULT);
450e0b41 788 make_mmu_pages_available(vcpu);
936a5fe6
AA
789 if (!force_pt_level)
790 transparent_hugepage_adjust(vcpu, &walker.gfn, &pfn, &level);
c2288505 791 r = FNAME(fetch)(vcpu, addr, &walker, write_fault,
d4878f24 792 level, pfn, map_writable, prefault);
1165f5fe 793 ++vcpu->stat.pf_fixed;
0375f7fa 794 kvm_mmu_audit(vcpu, AUDIT_POST_PAGE_FAULT);
aaee2c94 795 spin_unlock(&vcpu->kvm->mmu_lock);
6aa8b732 796
d4878f24 797 return r;
e930bffe
AA
798
799out_unlock:
800 spin_unlock(&vcpu->kvm->mmu_lock);
801 kvm_release_pfn_clean(pfn);
802 return 0;
6aa8b732
AK
803}
804
505aef8f
XG
805static gpa_t FNAME(get_level1_sp_gpa)(struct kvm_mmu_page *sp)
806{
807 int offset = 0;
808
f71fa31f 809 WARN_ON(sp->role.level != PT_PAGE_TABLE_LEVEL);
505aef8f
XG
810
811 if (PTTYPE == 32)
812 offset = sp->role.quadrant << PT64_LEVEL_BITS;
813
814 return gfn_to_gpa(sp->gfn) + offset * sizeof(pt_element_t);
815}
816
a461930b 817static void FNAME(invlpg)(struct kvm_vcpu *vcpu, gva_t gva)
a7052897 818{
a461930b 819 struct kvm_shadow_walk_iterator iterator;
f78978aa 820 struct kvm_mmu_page *sp;
a461930b
AK
821 int level;
822 u64 *sptep;
823
bebb106a
XG
824 vcpu_clear_mmio_info(vcpu, gva);
825
f57f2ef5
XG
826 /*
827 * No need to check return value here, rmap_can_add() can
828 * help us to skip pte prefetch later.
829 */
830 mmu_topup_memory_caches(vcpu);
a7052897 831
37f6a4e2
MT
832 if (!VALID_PAGE(vcpu->arch.mmu.root_hpa)) {
833 WARN_ON(1);
834 return;
835 }
836
f57f2ef5 837 spin_lock(&vcpu->kvm->mmu_lock);
a461930b
AK
838 for_each_shadow_entry(vcpu, gva, iterator) {
839 level = iterator.level;
840 sptep = iterator.sptep;
ad218f85 841
f78978aa 842 sp = page_header(__pa(sptep));
884a0ff0 843 if (is_last_spte(*sptep, level)) {
f57f2ef5
XG
844 pt_element_t gpte;
845 gpa_t pte_gpa;
846
f78978aa
XG
847 if (!sp->unsync)
848 break;
849
505aef8f 850 pte_gpa = FNAME(get_level1_sp_gpa)(sp);
08e850c6 851 pte_gpa += (sptep - sp->spt) * sizeof(pt_element_t);
a461930b 852
505aef8f
XG
853 if (mmu_page_zap_pte(vcpu->kvm, sp, sptep))
854 kvm_flush_remote_tlbs(vcpu->kvm);
f57f2ef5
XG
855
856 if (!rmap_can_add(vcpu))
857 break;
858
54bf36aa
PB
859 if (kvm_vcpu_read_guest_atomic(vcpu, pte_gpa, &gpte,
860 sizeof(pt_element_t)))
f57f2ef5
XG
861 break;
862
863 FNAME(update_pte)(vcpu, sp, sptep, &gpte);
87917239 864 }
a7052897 865
f78978aa 866 if (!is_shadow_present_pte(*sptep) || !sp->unsync_children)
a461930b
AK
867 break;
868 }
ad218f85 869 spin_unlock(&vcpu->kvm->mmu_lock);
a7052897
MT
870}
871
1871c602 872static gpa_t FNAME(gva_to_gpa)(struct kvm_vcpu *vcpu, gva_t vaddr, u32 access,
ab9ae313 873 struct x86_exception *exception)
6aa8b732
AK
874{
875 struct guest_walker walker;
e119d117
AK
876 gpa_t gpa = UNMAPPED_GVA;
877 int r;
6aa8b732 878
33770780 879 r = FNAME(walk_addr)(&walker, vcpu, vaddr, access);
6aa8b732 880
e119d117 881 if (r) {
1755fbcc 882 gpa = gfn_to_gpa(walker.gfn);
e119d117 883 gpa |= vaddr & ~PAGE_MASK;
8c28d031
AK
884 } else if (exception)
885 *exception = walker.fault;
6aa8b732
AK
886
887 return gpa;
888}
889
37406aaa 890#if PTTYPE != PTTYPE_EPT
6539e738 891static gpa_t FNAME(gva_to_gpa_nested)(struct kvm_vcpu *vcpu, gva_t vaddr,
ab9ae313
AK
892 u32 access,
893 struct x86_exception *exception)
6539e738
JR
894{
895 struct guest_walker walker;
896 gpa_t gpa = UNMAPPED_GVA;
897 int r;
898
33770780 899 r = FNAME(walk_addr_nested)(&walker, vcpu, vaddr, access);
6539e738
JR
900
901 if (r) {
902 gpa = gfn_to_gpa(walker.gfn);
903 gpa |= vaddr & ~PAGE_MASK;
8c28d031
AK
904 } else if (exception)
905 *exception = walker.fault;
6539e738
JR
906
907 return gpa;
908}
37406aaa 909#endif
6539e738 910
e8bc217a
MT
911/*
912 * Using the cached information from sp->gfns is safe because:
913 * - The spte has a reference to the struct page, so the pfn for a given gfn
914 * can't change unless all sptes pointing to it are nuked first.
a4ee1ca4
XG
915 *
916 * Note:
917 * We should flush all tlbs if spte is dropped even though guest is
918 * responsible for it. Since if we don't, kvm_mmu_notifier_invalidate_page
919 * and kvm_mmu_notifier_invalidate_range_start detect the mapping page isn't
920 * used by guest then tlbs are not flushed, so guest is allowed to access the
921 * freed pages.
a086f6a1 922 * And we increase kvm->tlbs_dirty to delay tlbs flush in this case.
e8bc217a 923 */
a4a8e6f7 924static int FNAME(sync_page)(struct kvm_vcpu *vcpu, struct kvm_mmu_page *sp)
e8bc217a 925{
505aef8f 926 int i, nr_present = 0;
9bdbba13 927 bool host_writable;
51fb60d8 928 gpa_t first_pte_gpa;
e8bc217a 929
2032a93d
LJ
930 /* direct kvm_mmu_page can not be unsync. */
931 BUG_ON(sp->role.direct);
932
505aef8f 933 first_pte_gpa = FNAME(get_level1_sp_gpa)(sp);
51fb60d8 934
e8bc217a
MT
935 for (i = 0; i < PT64_ENT_PER_PAGE; i++) {
936 unsigned pte_access;
937 pt_element_t gpte;
938 gpa_t pte_gpa;
f55c3f41 939 gfn_t gfn;
e8bc217a 940
ce88decf 941 if (!sp->spt[i])
e8bc217a
MT
942 continue;
943
51fb60d8 944 pte_gpa = first_pte_gpa + i * sizeof(pt_element_t);
e8bc217a 945
54bf36aa
PB
946 if (kvm_vcpu_read_guest_atomic(vcpu, pte_gpa, &gpte,
947 sizeof(pt_element_t)))
1f50f1b3 948 return 0;
e8bc217a 949
0ad805a0 950 if (FNAME(prefetch_invalid_gpte)(vcpu, sp, &sp->spt[i], gpte)) {
a086f6a1 951 vcpu->kvm->tlbs_dirty++;
407c61c6
XG
952 continue;
953 }
954
ce88decf
XG
955 gfn = gpte_to_gfn(gpte);
956 pte_access = sp->role.access;
0ad805a0
NHE
957 pte_access &= FNAME(gpte_access)(vcpu, gpte);
958 FNAME(protect_clean_gpte)(&pte_access, gpte);
ce88decf 959
54bf36aa 960 if (sync_mmio_spte(vcpu, &sp->spt[i], gfn, pte_access,
f2fd125d 961 &nr_present))
ce88decf
XG
962 continue;
963
407c61c6 964 if (gfn != sp->gfns[i]) {
c3707958 965 drop_spte(vcpu->kvm, &sp->spt[i]);
a086f6a1 966 vcpu->kvm->tlbs_dirty++;
e8bc217a
MT
967 continue;
968 }
969
970 nr_present++;
ce88decf 971
f8e453b0
XG
972 host_writable = sp->spt[i] & SPTE_HOST_WRITEABLE;
973
c2288505 974 set_spte(vcpu, &sp->spt[i], pte_access,
640d9b0d 975 PT_PAGE_TABLE_LEVEL, gfn,
1403283a 976 spte_to_pfn(sp->spt[i]), true, false,
9bdbba13 977 host_writable);
e8bc217a
MT
978 }
979
1f50f1b3 980 return nr_present;
e8bc217a
MT
981}
982
6aa8b732
AK
983#undef pt_element_t
984#undef guest_walker
985#undef FNAME
986#undef PT_BASE_ADDR_MASK
987#undef PT_INDEX
e04da980
JR
988#undef PT_LVL_ADDR_MASK
989#undef PT_LVL_OFFSET_MASK
c7addb90 990#undef PT_LEVEL_BITS
cea0f0e7 991#undef PT_MAX_FULL_LEVELS
5fb07ddb 992#undef gpte_to_gfn
e04da980 993#undef gpte_to_gfn_lvl
b3e4e63f 994#undef CMPXCHG
d8089bac
GN
995#undef PT_GUEST_ACCESSED_MASK
996#undef PT_GUEST_DIRTY_MASK
997#undef PT_GUEST_DIRTY_SHIFT
998#undef PT_GUEST_ACCESSED_SHIFT