]> git.proxmox.com Git - mirror_ubuntu-zesty-kernel.git/blame - arch/x86/kvm/paging_tmpl.h
KVM: MMU: rename 'reset_host_protection' to 'host_writable'
[mirror_ubuntu-zesty-kernel.git] / arch / x86 / kvm / paging_tmpl.h
CommitLineData
6aa8b732
AK
1/*
2 * Kernel-based Virtual Machine driver for Linux
3 *
4 * This module enables machines with Intel VT-x extensions to run virtual
5 * machines without emulation or binary translation.
6 *
7 * MMU support
8 *
9 * Copyright (C) 2006 Qumranet, Inc.
9611c187 10 * Copyright 2010 Red Hat, Inc. and/or its affiliates.
6aa8b732
AK
11 *
12 * Authors:
13 * Yaniv Kamay <yaniv@qumranet.com>
14 * Avi Kivity <avi@qumranet.com>
15 *
16 * This work is licensed under the terms of the GNU GPL, version 2. See
17 * the COPYING file in the top-level directory.
18 *
19 */
20
21/*
22 * We need the mmu code to access both 32-bit and 64-bit guest ptes,
23 * so the code in this file is compiled twice, once per pte size.
24 */
25
26#if PTTYPE == 64
27 #define pt_element_t u64
28 #define guest_walker guest_walker64
29 #define FNAME(name) paging##64_##name
30 #define PT_BASE_ADDR_MASK PT64_BASE_ADDR_MASK
e04da980
JR
31 #define PT_LVL_ADDR_MASK(lvl) PT64_LVL_ADDR_MASK(lvl)
32 #define PT_LVL_OFFSET_MASK(lvl) PT64_LVL_OFFSET_MASK(lvl)
6aa8b732 33 #define PT_INDEX(addr, level) PT64_INDEX(addr, level)
6aa8b732 34 #define PT_LEVEL_MASK(level) PT64_LEVEL_MASK(level)
c7addb90 35 #define PT_LEVEL_BITS PT64_LEVEL_BITS
cea0f0e7
AK
36 #ifdef CONFIG_X86_64
37 #define PT_MAX_FULL_LEVELS 4
b3e4e63f 38 #define CMPXCHG cmpxchg
cea0f0e7 39 #else
b3e4e63f 40 #define CMPXCHG cmpxchg64
cea0f0e7
AK
41 #define PT_MAX_FULL_LEVELS 2
42 #endif
6aa8b732
AK
43#elif PTTYPE == 32
44 #define pt_element_t u32
45 #define guest_walker guest_walker32
46 #define FNAME(name) paging##32_##name
47 #define PT_BASE_ADDR_MASK PT32_BASE_ADDR_MASK
e04da980
JR
48 #define PT_LVL_ADDR_MASK(lvl) PT32_LVL_ADDR_MASK(lvl)
49 #define PT_LVL_OFFSET_MASK(lvl) PT32_LVL_OFFSET_MASK(lvl)
6aa8b732 50 #define PT_INDEX(addr, level) PT32_INDEX(addr, level)
6aa8b732 51 #define PT_LEVEL_MASK(level) PT32_LEVEL_MASK(level)
c7addb90 52 #define PT_LEVEL_BITS PT32_LEVEL_BITS
cea0f0e7 53 #define PT_MAX_FULL_LEVELS 2
b3e4e63f 54 #define CMPXCHG cmpxchg
6aa8b732
AK
55#else
56 #error Invalid PTTYPE value
57#endif
58
e04da980
JR
59#define gpte_to_gfn_lvl FNAME(gpte_to_gfn_lvl)
60#define gpte_to_gfn(pte) gpte_to_gfn_lvl((pte), PT_PAGE_TABLE_LEVEL)
5fb07ddb 61
6aa8b732
AK
62/*
63 * The guest_walker structure emulates the behavior of the hardware page
64 * table walker.
65 */
66struct guest_walker {
67 int level;
cea0f0e7 68 gfn_t table_gfn[PT_MAX_FULL_LEVELS];
7819026e 69 pt_element_t ptes[PT_MAX_FULL_LEVELS];
189be38d 70 pt_element_t prefetch_ptes[PTE_PREFETCH_NUM];
7819026e 71 gpa_t pte_gpa[PT_MAX_FULL_LEVELS];
fe135d2c
AK
72 unsigned pt_access;
73 unsigned pte_access;
815af8d4 74 gfn_t gfn;
7993ba43 75 u32 error_code;
6aa8b732
AK
76};
77
e04da980 78static gfn_t gpte_to_gfn_lvl(pt_element_t gpte, int lvl)
5fb07ddb 79{
e04da980 80 return (gpte & PT_LVL_ADDR_MASK(lvl)) >> PAGE_SHIFT;
5fb07ddb
AK
81}
82
b3e4e63f
MT
83static bool FNAME(cmpxchg_gpte)(struct kvm *kvm,
84 gfn_t table_gfn, unsigned index,
85 pt_element_t orig_pte, pt_element_t new_pte)
86{
87 pt_element_t ret;
88 pt_element_t *table;
89 struct page *page;
90
91 page = gfn_to_page(kvm, table_gfn);
72dc67a6 92
b3e4e63f 93 table = kmap_atomic(page, KM_USER0);
b3e4e63f 94 ret = CMPXCHG(&table[index], orig_pte, new_pte);
b3e4e63f
MT
95 kunmap_atomic(table, KM_USER0);
96
97 kvm_release_page_dirty(page);
98
99 return (ret != orig_pte);
100}
101
bedbe4ee
AK
102static unsigned FNAME(gpte_access)(struct kvm_vcpu *vcpu, pt_element_t gpte)
103{
104 unsigned access;
105
106 access = (gpte & (PT_WRITABLE_MASK | PT_USER_MASK)) | ACC_EXEC_MASK;
107#if PTTYPE == 64
2d48a985 108 if (vcpu->arch.mmu.nx)
bedbe4ee
AK
109 access &= ~(gpte >> PT64_NX_SHIFT);
110#endif
111 return access;
112}
113
ac79c978
AK
114/*
115 * Fetch a guest pte for a guest virtual address
116 */
1e301feb
JR
117static int FNAME(walk_addr_generic)(struct guest_walker *walker,
118 struct kvm_vcpu *vcpu, struct kvm_mmu *mmu,
33770780 119 gva_t addr, u32 access)
6aa8b732 120{
42bf3f0a 121 pt_element_t pte;
cea0f0e7 122 gfn_t table_gfn;
f59c1d2d 123 unsigned index, pt_access, uninitialized_var(pte_access);
42bf3f0a 124 gpa_t pte_gpa;
f59c1d2d 125 bool eperm, present, rsvd_fault;
33770780
XG
126 int offset, write_fault, user_fault, fetch_fault;
127
128 write_fault = access & PFERR_WRITE_MASK;
129 user_fault = access & PFERR_USER_MASK;
130 fetch_fault = access & PFERR_FETCH_MASK;
6aa8b732 131
07420171
AK
132 trace_kvm_mmu_pagetable_walk(addr, write_fault, user_fault,
133 fetch_fault);
b3e4e63f 134walk:
f59c1d2d
AK
135 present = true;
136 eperm = rsvd_fault = false;
1e301feb
JR
137 walker->level = mmu->root_level;
138 pte = mmu->get_cr3(vcpu);
139
1b0973bd 140#if PTTYPE == 64
1e301feb 141 if (walker->level == PT32E_ROOT_LEVEL) {
d41d1895 142 pte = kvm_pdptr_read_mmu(vcpu, mmu, (addr >> 30) & 3);
07420171 143 trace_kvm_mmu_paging_element(pte, walker->level);
f59c1d2d
AK
144 if (!is_present_gpte(pte)) {
145 present = false;
146 goto error;
147 }
1b0973bd
AK
148 --walker->level;
149 }
150#endif
a9058ecd 151 ASSERT((!is_long_mode(vcpu) && is_pae(vcpu)) ||
1e301feb 152 (mmu->get_cr3(vcpu) & CR3_NONPAE_RESERVED_BITS) == 0);
6aa8b732 153
fe135d2c 154 pt_access = ACC_ALL;
ac79c978
AK
155
156 for (;;) {
42bf3f0a 157 index = PT_INDEX(addr, walker->level);
ac79c978 158
5fb07ddb 159 table_gfn = gpte_to_gfn(pte);
2329d46d
JR
160 offset = index * sizeof(pt_element_t);
161 pte_gpa = gfn_to_gpa(table_gfn) + offset;
42bf3f0a 162 walker->table_gfn[walker->level - 1] = table_gfn;
7819026e 163 walker->pte_gpa[walker->level - 1] = pte_gpa;
42bf3f0a 164
2329d46d
JR
165 if (kvm_read_guest_page_mmu(vcpu, mmu, table_gfn, &pte,
166 offset, sizeof(pte),
167 PFERR_USER_MASK|PFERR_WRITE_MASK)) {
f59c1d2d
AK
168 present = false;
169 break;
170 }
a6085fba 171
07420171 172 trace_kvm_mmu_paging_element(pte, walker->level);
42bf3f0a 173
f59c1d2d
AK
174 if (!is_present_gpte(pte)) {
175 present = false;
176 break;
177 }
7993ba43 178
3241f22d 179 if (is_rsvd_bits_set(&vcpu->arch.mmu, pte, walker->level)) {
f59c1d2d
AK
180 rsvd_fault = true;
181 break;
182 }
82725b20 183
8dae4445 184 if (write_fault && !is_writable_pte(pte))
7993ba43 185 if (user_fault || is_write_protection(vcpu))
f59c1d2d 186 eperm = true;
7993ba43 187
42bf3f0a 188 if (user_fault && !(pte & PT_USER_MASK))
f59c1d2d 189 eperm = true;
7993ba43 190
73b1087e 191#if PTTYPE == 64
24222c2f 192 if (fetch_fault && (pte & PT64_NX_MASK))
f59c1d2d 193 eperm = true;
73b1087e
AK
194#endif
195
f59c1d2d 196 if (!eperm && !rsvd_fault && !(pte & PT_ACCESSED_MASK)) {
07420171
AK
197 trace_kvm_mmu_set_accessed_bit(table_gfn, index,
198 sizeof(pte));
b3e4e63f
MT
199 if (FNAME(cmpxchg_gpte)(vcpu->kvm, table_gfn,
200 index, pte, pte|PT_ACCESSED_MASK))
201 goto walk;
f3b8c964 202 mark_page_dirty(vcpu->kvm, table_gfn);
42bf3f0a 203 pte |= PT_ACCESSED_MASK;
bf3f8e86 204 }
815af8d4 205
bedbe4ee 206 pte_access = pt_access & FNAME(gpte_access)(vcpu, pte);
fe135d2c 207
7819026e
MT
208 walker->ptes[walker->level - 1] = pte;
209
e04da980
JR
210 if ((walker->level == PT_PAGE_TABLE_LEVEL) ||
211 ((walker->level == PT_DIRECTORY_LEVEL) &&
814a59d2 212 is_large_pte(pte) &&
e04da980
JR
213 (PTTYPE == 64 || is_pse(vcpu))) ||
214 ((walker->level == PT_PDPE_LEVEL) &&
814a59d2 215 is_large_pte(pte) &&
1e301feb 216 mmu->root_level == PT64_ROOT_LEVEL)) {
e04da980 217 int lvl = walker->level;
2329d46d
JR
218 gpa_t real_gpa;
219 gfn_t gfn;
33770780 220 u32 ac;
e04da980 221
2329d46d
JR
222 gfn = gpte_to_gfn_lvl(pte, lvl);
223 gfn += (addr & PT_LVL_OFFSET_MASK(lvl)) >> PAGE_SHIFT;
e04da980
JR
224
225 if (PTTYPE == 32 &&
226 walker->level == PT_DIRECTORY_LEVEL &&
227 is_cpuid_PSE36())
2329d46d
JR
228 gfn += pse36_gfn_delta(pte);
229
33770780 230 ac = write_fault | fetch_fault | user_fault;
2329d46d
JR
231
232 real_gpa = mmu->translate_gpa(vcpu, gfn_to_gpa(gfn),
33770780 233 ac);
2329d46d
JR
234 if (real_gpa == UNMAPPED_GVA)
235 return 0;
236
237 walker->gfn = real_gpa >> PAGE_SHIFT;
e04da980 238
ac79c978 239 break;
815af8d4 240 }
ac79c978 241
fe135d2c 242 pt_access = pte_access;
ac79c978
AK
243 --walker->level;
244 }
42bf3f0a 245
f59c1d2d
AK
246 if (!present || eperm || rsvd_fault)
247 goto error;
248
43a3795a 249 if (write_fault && !is_dirty_gpte(pte)) {
b3e4e63f
MT
250 bool ret;
251
07420171 252 trace_kvm_mmu_set_dirty_bit(table_gfn, index, sizeof(pte));
b3e4e63f
MT
253 ret = FNAME(cmpxchg_gpte)(vcpu->kvm, table_gfn, index, pte,
254 pte|PT_DIRTY_MASK);
255 if (ret)
256 goto walk;
f3b8c964 257 mark_page_dirty(vcpu->kvm, table_gfn);
42bf3f0a 258 pte |= PT_DIRTY_MASK;
7819026e 259 walker->ptes[walker->level - 1] = pte;
42bf3f0a
AK
260 }
261
fe135d2c
AK
262 walker->pt_access = pt_access;
263 walker->pte_access = pte_access;
264 pgprintk("%s: pte %llx pte_access %x pt_access %x\n",
518c5a05 265 __func__, (u64)pte, pte_access, pt_access);
7993ba43
AK
266 return 1;
267
f59c1d2d 268error:
7993ba43 269 walker->error_code = 0;
f59c1d2d
AK
270 if (present)
271 walker->error_code |= PFERR_PRESENT_MASK;
20bd40dc
XG
272
273 walker->error_code |= write_fault | user_fault;
274
2d48a985 275 if (fetch_fault && mmu->nx)
73b1087e 276 walker->error_code |= PFERR_FETCH_MASK;
82725b20
DE
277 if (rsvd_fault)
278 walker->error_code |= PFERR_RSVD_MASK;
8df25a32
JR
279
280 vcpu->arch.fault.address = addr;
281 vcpu->arch.fault.error_code = walker->error_code;
282
07420171 283 trace_kvm_mmu_walker_error(walker->error_code);
fe551881 284 return 0;
6aa8b732
AK
285}
286
1e301feb 287static int FNAME(walk_addr)(struct guest_walker *walker,
33770780 288 struct kvm_vcpu *vcpu, gva_t addr, u32 access)
1e301feb
JR
289{
290 return FNAME(walk_addr_generic)(walker, vcpu, &vcpu->arch.mmu, addr,
33770780 291 access);
1e301feb
JR
292}
293
6539e738
JR
294static int FNAME(walk_addr_nested)(struct guest_walker *walker,
295 struct kvm_vcpu *vcpu, gva_t addr,
33770780 296 u32 access)
6539e738
JR
297{
298 return FNAME(walk_addr_generic)(walker, vcpu, &vcpu->arch.nested_mmu,
33770780 299 addr, access);
6539e738
JR
300}
301
ac3cd03c 302static void FNAME(update_pte)(struct kvm_vcpu *vcpu, struct kvm_mmu_page *sp,
489f1d65 303 u64 *spte, const void *pte)
0028425f
AK
304{
305 pt_element_t gpte;
41074d07 306 unsigned pte_access;
35149e21 307 pfn_t pfn;
fbc5d139 308 u64 new_spte;
0028425f 309
0028425f 310 gpte = *(const pt_element_t *)pte;
c7addb90 311 if (~gpte & (PT_PRESENT_MASK | PT_ACCESSED_MASK)) {
fbc5d139 312 if (!is_present_gpte(gpte)) {
ac3cd03c 313 if (sp->unsync)
fbc5d139
AK
314 new_spte = shadow_trap_nonpresent_pte;
315 else
316 new_spte = shadow_notrap_nonpresent_pte;
317 __set_spte(spte, new_spte);
318 }
c7addb90
AK
319 return;
320 }
b8688d51 321 pgprintk("%s: gpte %llx spte %p\n", __func__, (u64)gpte, spte);
ac3cd03c 322 pte_access = sp->role.access & FNAME(gpte_access)(vcpu, gpte);
d7824fff
AK
323 if (gpte_to_gfn(gpte) != vcpu->arch.update_pte.gfn)
324 return;
35149e21
AL
325 pfn = vcpu->arch.update_pte.pfn;
326 if (is_error_pfn(pfn))
d7824fff 327 return;
e930bffe
AA
328 if (mmu_notifier_retry(vcpu, vcpu->arch.update_pte.mmu_seq))
329 return;
35149e21 330 kvm_get_pfn(pfn);
1403283a 331 /*
9bdbba13 332 * we call mmu_set_spte() with host_writable = true beacuse that
1403283a
IE
333 * vcpu->arch.update_pte.pfn was fetched from get_user_pages(write = 1).
334 */
ac3cd03c 335 mmu_set_spte(vcpu, spte, sp->role.access, pte_access, 0, 0,
cb83cad2 336 is_dirty_gpte(gpte), NULL, PT_PAGE_TABLE_LEVEL,
1403283a 337 gpte_to_gfn(gpte), pfn, true, true);
0028425f
AK
338}
339
39c8c672
AK
340static bool FNAME(gpte_changed)(struct kvm_vcpu *vcpu,
341 struct guest_walker *gw, int level)
342{
39c8c672 343 pt_element_t curr_pte;
189be38d
XG
344 gpa_t base_gpa, pte_gpa = gw->pte_gpa[level - 1];
345 u64 mask;
346 int r, index;
347
348 if (level == PT_PAGE_TABLE_LEVEL) {
349 mask = PTE_PREFETCH_NUM * sizeof(pt_element_t) - 1;
350 base_gpa = pte_gpa & ~mask;
351 index = (pte_gpa - base_gpa) / sizeof(pt_element_t);
352
353 r = kvm_read_guest_atomic(vcpu->kvm, base_gpa,
354 gw->prefetch_ptes, sizeof(gw->prefetch_ptes));
355 curr_pte = gw->prefetch_ptes[index];
356 } else
357 r = kvm_read_guest_atomic(vcpu->kvm, pte_gpa,
39c8c672 358 &curr_pte, sizeof(curr_pte));
189be38d 359
39c8c672
AK
360 return r || curr_pte != gw->ptes[level - 1];
361}
362
189be38d
XG
363static void FNAME(pte_prefetch)(struct kvm_vcpu *vcpu, struct guest_walker *gw,
364 u64 *sptep)
957ed9ef
XG
365{
366 struct kvm_mmu_page *sp;
3241f22d 367 struct kvm_mmu *mmu = &vcpu->arch.mmu;
189be38d 368 pt_element_t *gptep = gw->prefetch_ptes;
957ed9ef 369 u64 *spte;
189be38d 370 int i;
957ed9ef
XG
371
372 sp = page_header(__pa(sptep));
373
374 if (sp->role.level > PT_PAGE_TABLE_LEVEL)
375 return;
376
377 if (sp->role.direct)
378 return __direct_pte_prefetch(vcpu, sp, sptep);
379
380 i = (sptep - sp->spt) & ~(PTE_PREFETCH_NUM - 1);
957ed9ef
XG
381 spte = sp->spt + i;
382
383 for (i = 0; i < PTE_PREFETCH_NUM; i++, spte++) {
384 pt_element_t gpte;
385 unsigned pte_access;
386 gfn_t gfn;
387 pfn_t pfn;
388 bool dirty;
389
390 if (spte == sptep)
391 continue;
392
393 if (*spte != shadow_trap_nonpresent_pte)
394 continue;
395
396 gpte = gptep[i];
397
e730b63c
XG
398 if (is_rsvd_bits_set(mmu, gpte, PT_PAGE_TABLE_LEVEL))
399 continue;
400
401 if (!is_present_gpte(gpte)) {
957ed9ef
XG
402 if (!sp->unsync)
403 __set_spte(spte, shadow_notrap_nonpresent_pte);
404 continue;
405 }
406
407 if (!(gpte & PT_ACCESSED_MASK))
408 continue;
409
410 pte_access = sp->role.access & FNAME(gpte_access)(vcpu, gpte);
411 gfn = gpte_to_gfn(gpte);
412 dirty = is_dirty_gpte(gpte);
413 pfn = pte_prefetch_gfn_to_pfn(vcpu, gfn,
414 (pte_access & ACC_WRITE_MASK) && dirty);
415 if (is_error_pfn(pfn)) {
416 kvm_release_pfn_clean(pfn);
417 break;
418 }
419
420 mmu_set_spte(vcpu, spte, sp->role.access, pte_access, 0, 0,
421 dirty, NULL, PT_PAGE_TABLE_LEVEL, gfn,
422 pfn, true, true);
423 }
424}
425
6aa8b732
AK
426/*
427 * Fetch a shadow pte for a specific level in the paging hierarchy.
428 */
e7a04c99
AK
429static u64 *FNAME(fetch)(struct kvm_vcpu *vcpu, gva_t addr,
430 struct guest_walker *gw,
7e4e4056 431 int user_fault, int write_fault, int hlevel,
612819c3 432 int *ptwrite, pfn_t pfn, bool map_writable)
6aa8b732 433{
abb9e0b8 434 unsigned access = gw->pt_access;
5991b332 435 struct kvm_mmu_page *sp = NULL;
84754cd8 436 bool dirty = is_dirty_gpte(gw->ptes[gw->level - 1]);
5991b332 437 int top_level;
84754cd8 438 unsigned direct_access;
24157aaf 439 struct kvm_shadow_walk_iterator it;
abb9e0b8 440
43a3795a 441 if (!is_present_gpte(gw->ptes[gw->level - 1]))
e7a04c99 442 return NULL;
6aa8b732 443
84754cd8
XG
444 direct_access = gw->pt_access & gw->pte_access;
445 if (!dirty)
446 direct_access &= ~ACC_WRITE_MASK;
447
5991b332
AK
448 top_level = vcpu->arch.mmu.root_level;
449 if (top_level == PT32E_ROOT_LEVEL)
450 top_level = PT32_ROOT_LEVEL;
451 /*
452 * Verify that the top-level gpte is still there. Since the page
453 * is a root page, it is either write protected (and cannot be
454 * changed from now on) or it is invalid (in which case, we don't
455 * really care if it changes underneath us after this point).
456 */
457 if (FNAME(gpte_changed)(vcpu, gw, top_level))
458 goto out_gpte_changed;
459
24157aaf
AK
460 for (shadow_walk_init(&it, vcpu, addr);
461 shadow_walk_okay(&it) && it.level > gw->level;
462 shadow_walk_next(&it)) {
0b3c9333
AK
463 gfn_t table_gfn;
464
24157aaf 465 drop_large_spte(vcpu, it.sptep);
ef0197e8 466
5991b332 467 sp = NULL;
24157aaf
AK
468 if (!is_shadow_present_pte(*it.sptep)) {
469 table_gfn = gw->table_gfn[it.level - 2];
470 sp = kvm_mmu_get_page(vcpu, table_gfn, addr, it.level-1,
471 false, access, it.sptep);
5991b332 472 }
0b3c9333
AK
473
474 /*
475 * Verify that the gpte in the page we've just write
476 * protected is still there.
477 */
24157aaf 478 if (FNAME(gpte_changed)(vcpu, gw, it.level - 1))
0b3c9333 479 goto out_gpte_changed;
abb9e0b8 480
5991b332 481 if (sp)
24157aaf 482 link_shadow_page(it.sptep, sp);
e7a04c99 483 }
050e6499 484
0b3c9333 485 for (;
24157aaf
AK
486 shadow_walk_okay(&it) && it.level > hlevel;
487 shadow_walk_next(&it)) {
0b3c9333
AK
488 gfn_t direct_gfn;
489
24157aaf 490 validate_direct_spte(vcpu, it.sptep, direct_access);
0b3c9333 491
24157aaf 492 drop_large_spte(vcpu, it.sptep);
0b3c9333 493
24157aaf 494 if (is_shadow_present_pte(*it.sptep))
0b3c9333
AK
495 continue;
496
24157aaf 497 direct_gfn = gw->gfn & ~(KVM_PAGES_PER_HPAGE(it.level) - 1);
0b3c9333 498
24157aaf
AK
499 sp = kvm_mmu_get_page(vcpu, direct_gfn, addr, it.level-1,
500 true, direct_access, it.sptep);
501 link_shadow_page(it.sptep, sp);
0b3c9333
AK
502 }
503
24157aaf
AK
504 mmu_set_spte(vcpu, it.sptep, access, gw->pte_access & access,
505 user_fault, write_fault, dirty, ptwrite, it.level,
612819c3 506 gw->gfn, pfn, false, map_writable);
189be38d 507 FNAME(pte_prefetch)(vcpu, gw, it.sptep);
0b3c9333 508
24157aaf 509 return it.sptep;
0b3c9333
AK
510
511out_gpte_changed:
5991b332 512 if (sp)
24157aaf 513 kvm_mmu_put_page(sp, it.sptep);
0b3c9333
AK
514 kvm_release_pfn_clean(pfn);
515 return NULL;
6aa8b732
AK
516}
517
6aa8b732
AK
518/*
519 * Page fault handler. There are several causes for a page fault:
520 * - there is no shadow pte for the guest pte
521 * - write access through a shadow pte marked read only so that we can set
522 * the dirty bit
523 * - write access to a shadow pte marked read only so we can update the page
524 * dirty bitmap, when userspace requests it
525 * - mmio access; in this case we will never install a present shadow pte
526 * - normal guest page fault due to the guest pte marked not present, not
527 * writable, or not executable
528 *
e2dec939
AK
529 * Returns: 1 if we need to emulate the instruction, 0 otherwise, or
530 * a negative value on error.
6aa8b732 531 */
56028d08
GN
532static int FNAME(page_fault)(struct kvm_vcpu *vcpu, gva_t addr, u32 error_code,
533 bool no_apf)
6aa8b732
AK
534{
535 int write_fault = error_code & PFERR_WRITE_MASK;
6aa8b732
AK
536 int user_fault = error_code & PFERR_USER_MASK;
537 struct guest_walker walker;
d555c333 538 u64 *sptep;
cea0f0e7 539 int write_pt = 0;
e2dec939 540 int r;
35149e21 541 pfn_t pfn;
7e4e4056 542 int level = PT_PAGE_TABLE_LEVEL;
e930bffe 543 unsigned long mmu_seq;
612819c3 544 bool map_writable;
6aa8b732 545
b8688d51 546 pgprintk("%s: addr %lx err %x\n", __func__, addr, error_code);
714b93da 547
e2dec939
AK
548 r = mmu_topup_memory_caches(vcpu);
549 if (r)
550 return r;
714b93da 551
6aa8b732 552 /*
a8b876b1 553 * Look up the guest pte for the faulting address.
6aa8b732 554 */
33770780 555 r = FNAME(walk_addr)(&walker, vcpu, addr, error_code);
6aa8b732
AK
556
557 /*
558 * The page is not mapped by the guest. Let the guest handle it.
559 */
7993ba43 560 if (!r) {
b8688d51 561 pgprintk("%s: guest page fault\n", __func__);
8df25a32 562 inject_page_fault(vcpu);
ad312c7c 563 vcpu->arch.last_pt_write_count = 0; /* reset fork detector */
6aa8b732
AK
564 return 0;
565 }
566
7e4e4056
JR
567 if (walker.level >= PT_DIRECTORY_LEVEL) {
568 level = min(walker.level, mapping_level(vcpu, walker.gfn));
569 walker.gfn = walker.gfn & ~(KVM_PAGES_PER_HPAGE(level) - 1);
05da4558 570 }
7e4e4056 571
e930bffe 572 mmu_seq = vcpu->kvm->mmu_notifier_seq;
4c2155ce 573 smp_rmb();
af585b92 574
612819c3
MT
575 if (try_async_pf(vcpu, no_apf, walker.gfn, addr, &pfn, write_fault,
576 &map_writable))
af585b92 577 return 0;
d7824fff 578
d196e343 579 /* mmio */
bf998156
HY
580 if (is_error_pfn(pfn))
581 return kvm_handle_bad_page(vcpu->kvm, walker.gfn, pfn);
d196e343 582
612819c3
MT
583 if (!map_writable)
584 walker.pte_access &= ~ACC_WRITE_MASK;
585
aaee2c94 586 spin_lock(&vcpu->kvm->mmu_lock);
e930bffe
AA
587 if (mmu_notifier_retry(vcpu, mmu_seq))
588 goto out_unlock;
bc32ce21 589
8b1fe17c 590 trace_kvm_mmu_audit(vcpu, AUDIT_PRE_PAGE_FAULT);
eb787d10 591 kvm_mmu_free_some_pages(vcpu);
d555c333 592 sptep = FNAME(fetch)(vcpu, addr, &walker, user_fault, write_fault,
612819c3 593 level, &write_pt, pfn, map_writable);
a24e8099 594 (void)sptep;
b8688d51 595 pgprintk("%s: shadow pte %p %llx ptwrite %d\n", __func__,
d555c333 596 sptep, *sptep, write_pt);
cea0f0e7 597
a25f7e1f 598 if (!write_pt)
ad312c7c 599 vcpu->arch.last_pt_write_count = 0; /* reset fork detector */
a25f7e1f 600
1165f5fe 601 ++vcpu->stat.pf_fixed;
8b1fe17c 602 trace_kvm_mmu_audit(vcpu, AUDIT_POST_PAGE_FAULT);
aaee2c94 603 spin_unlock(&vcpu->kvm->mmu_lock);
6aa8b732 604
cea0f0e7 605 return write_pt;
e930bffe
AA
606
607out_unlock:
608 spin_unlock(&vcpu->kvm->mmu_lock);
609 kvm_release_pfn_clean(pfn);
610 return 0;
6aa8b732
AK
611}
612
a461930b 613static void FNAME(invlpg)(struct kvm_vcpu *vcpu, gva_t gva)
a7052897 614{
a461930b 615 struct kvm_shadow_walk_iterator iterator;
f78978aa 616 struct kvm_mmu_page *sp;
08e850c6 617 gpa_t pte_gpa = -1;
a461930b
AK
618 int level;
619 u64 *sptep;
4539b358 620 int need_flush = 0;
a461930b
AK
621
622 spin_lock(&vcpu->kvm->mmu_lock);
a7052897 623
a461930b
AK
624 for_each_shadow_entry(vcpu, gva, iterator) {
625 level = iterator.level;
626 sptep = iterator.sptep;
ad218f85 627
f78978aa 628 sp = page_header(__pa(sptep));
884a0ff0 629 if (is_last_spte(*sptep, level)) {
22c9b2d1 630 int offset, shift;
08e850c6 631
f78978aa
XG
632 if (!sp->unsync)
633 break;
634
22c9b2d1
XG
635 shift = PAGE_SHIFT -
636 (PT_LEVEL_BITS - PT64_LEVEL_BITS) * level;
637 offset = sp->role.quadrant << shift;
638
639 pte_gpa = (sp->gfn << PAGE_SHIFT) + offset;
08e850c6 640 pte_gpa += (sptep - sp->spt) * sizeof(pt_element_t);
a461930b
AK
641
642 if (is_shadow_present_pte(*sptep)) {
a461930b
AK
643 if (is_large_pte(*sptep))
644 --vcpu->kvm->stat.lpages;
be38d276
AK
645 drop_spte(vcpu->kvm, sptep,
646 shadow_trap_nonpresent_pte);
4539b358 647 need_flush = 1;
be38d276
AK
648 } else
649 __set_spte(sptep, shadow_trap_nonpresent_pte);
a461930b 650 break;
87917239 651 }
a7052897 652
f78978aa 653 if (!is_shadow_present_pte(*sptep) || !sp->unsync_children)
a461930b
AK
654 break;
655 }
a7052897 656
4539b358
AA
657 if (need_flush)
658 kvm_flush_remote_tlbs(vcpu->kvm);
08e850c6
AK
659
660 atomic_inc(&vcpu->kvm->arch.invlpg_counter);
661
ad218f85 662 spin_unlock(&vcpu->kvm->mmu_lock);
08e850c6
AK
663
664 if (pte_gpa == -1)
665 return;
666
667 if (mmu_topup_memory_caches(vcpu))
668 return;
669 kvm_mmu_pte_write(vcpu, pte_gpa, NULL, sizeof(pt_element_t), 0);
a7052897
MT
670}
671
1871c602
GN
672static gpa_t FNAME(gva_to_gpa)(struct kvm_vcpu *vcpu, gva_t vaddr, u32 access,
673 u32 *error)
6aa8b732
AK
674{
675 struct guest_walker walker;
e119d117
AK
676 gpa_t gpa = UNMAPPED_GVA;
677 int r;
6aa8b732 678
33770780 679 r = FNAME(walk_addr)(&walker, vcpu, vaddr, access);
6aa8b732 680
e119d117 681 if (r) {
1755fbcc 682 gpa = gfn_to_gpa(walker.gfn);
e119d117 683 gpa |= vaddr & ~PAGE_MASK;
1871c602
GN
684 } else if (error)
685 *error = walker.error_code;
6aa8b732
AK
686
687 return gpa;
688}
689
6539e738
JR
690static gpa_t FNAME(gva_to_gpa_nested)(struct kvm_vcpu *vcpu, gva_t vaddr,
691 u32 access, u32 *error)
692{
693 struct guest_walker walker;
694 gpa_t gpa = UNMAPPED_GVA;
695 int r;
696
33770780 697 r = FNAME(walk_addr_nested)(&walker, vcpu, vaddr, access);
6539e738
JR
698
699 if (r) {
700 gpa = gfn_to_gpa(walker.gfn);
701 gpa |= vaddr & ~PAGE_MASK;
702 } else if (error)
703 *error = walker.error_code;
704
705 return gpa;
706}
707
c7addb90
AK
708static void FNAME(prefetch_page)(struct kvm_vcpu *vcpu,
709 struct kvm_mmu_page *sp)
710{
eab9f71f
AK
711 int i, j, offset, r;
712 pt_element_t pt[256 / sizeof(pt_element_t)];
713 gpa_t pte_gpa;
c7addb90 714
f6e2c02b 715 if (sp->role.direct
e5a4c8ca 716 || (PTTYPE == 32 && sp->role.level > PT_PAGE_TABLE_LEVEL)) {
c7addb90
AK
717 nonpaging_prefetch_page(vcpu, sp);
718 return;
719 }
720
eab9f71f
AK
721 pte_gpa = gfn_to_gpa(sp->gfn);
722 if (PTTYPE == 32) {
e5a4c8ca 723 offset = sp->role.quadrant << PT64_LEVEL_BITS;
eab9f71f
AK
724 pte_gpa += offset * sizeof(pt_element_t);
725 }
7ec54588 726
eab9f71f
AK
727 for (i = 0; i < PT64_ENT_PER_PAGE; i += ARRAY_SIZE(pt)) {
728 r = kvm_read_guest_atomic(vcpu->kvm, pte_gpa, pt, sizeof pt);
729 pte_gpa += ARRAY_SIZE(pt) * sizeof(pt_element_t);
730 for (j = 0; j < ARRAY_SIZE(pt); ++j)
43a3795a 731 if (r || is_present_gpte(pt[j]))
eab9f71f
AK
732 sp->spt[i+j] = shadow_trap_nonpresent_pte;
733 else
734 sp->spt[i+j] = shadow_notrap_nonpresent_pte;
7ec54588 735 }
c7addb90
AK
736}
737
e8bc217a
MT
738/*
739 * Using the cached information from sp->gfns is safe because:
740 * - The spte has a reference to the struct page, so the pfn for a given gfn
741 * can't change unless all sptes pointing to it are nuked first.
e8bc217a 742 */
be71e061
XG
743static int FNAME(sync_page)(struct kvm_vcpu *vcpu, struct kvm_mmu_page *sp,
744 bool clear_unsync)
e8bc217a
MT
745{
746 int i, offset, nr_present;
9bdbba13 747 bool host_writable;
51fb60d8 748 gpa_t first_pte_gpa;
e8bc217a
MT
749
750 offset = nr_present = 0;
751
2032a93d
LJ
752 /* direct kvm_mmu_page can not be unsync. */
753 BUG_ON(sp->role.direct);
754
e8bc217a
MT
755 if (PTTYPE == 32)
756 offset = sp->role.quadrant << PT64_LEVEL_BITS;
757
51fb60d8
GJ
758 first_pte_gpa = gfn_to_gpa(sp->gfn) + offset * sizeof(pt_element_t);
759
e8bc217a
MT
760 for (i = 0; i < PT64_ENT_PER_PAGE; i++) {
761 unsigned pte_access;
762 pt_element_t gpte;
763 gpa_t pte_gpa;
f55c3f41 764 gfn_t gfn;
e730b63c 765 bool rsvd_bits_set;
e8bc217a
MT
766
767 if (!is_shadow_present_pte(sp->spt[i]))
768 continue;
769
51fb60d8 770 pte_gpa = first_pte_gpa + i * sizeof(pt_element_t);
e8bc217a
MT
771
772 if (kvm_read_guest_atomic(vcpu->kvm, pte_gpa, &gpte,
773 sizeof(pt_element_t)))
774 return -EINVAL;
775
f55c3f41 776 gfn = gpte_to_gfn(gpte);
e730b63c
XG
777 rsvd_bits_set = is_rsvd_bits_set(&vcpu->arch.mmu, gpte,
778 PT_PAGE_TABLE_LEVEL);
779 if (rsvd_bits_set || gfn != sp->gfns[i] ||
780 !is_present_gpte(gpte) || !(gpte & PT_ACCESSED_MASK)) {
e8bc217a
MT
781 u64 nonpresent;
782
e730b63c
XG
783 if (rsvd_bits_set || is_present_gpte(gpte) ||
784 !clear_unsync)
e8bc217a
MT
785 nonpresent = shadow_trap_nonpresent_pte;
786 else
787 nonpresent = shadow_notrap_nonpresent_pte;
be38d276 788 drop_spte(vcpu->kvm, &sp->spt[i], nonpresent);
30bfb3c4 789 kvm_flush_remote_tlbs(vcpu->kvm);
e8bc217a
MT
790 continue;
791 }
792
793 nr_present++;
794 pte_access = sp->role.access & FNAME(gpte_access)(vcpu, gpte);
1403283a
IE
795 if (!(sp->spt[i] & SPTE_HOST_WRITEABLE)) {
796 pte_access &= ~ACC_WRITE_MASK;
9bdbba13 797 host_writable = 0;
1403283a 798 } else {
9bdbba13 799 host_writable = 1;
1403283a 800 }
e8bc217a 801 set_spte(vcpu, &sp->spt[i], pte_access, 0, 0,
7e4e4056 802 is_dirty_gpte(gpte), PT_PAGE_TABLE_LEVEL, gfn,
1403283a 803 spte_to_pfn(sp->spt[i]), true, false,
9bdbba13 804 host_writable);
e8bc217a
MT
805 }
806
807 return !nr_present;
808}
809
6aa8b732
AK
810#undef pt_element_t
811#undef guest_walker
812#undef FNAME
813#undef PT_BASE_ADDR_MASK
814#undef PT_INDEX
6aa8b732 815#undef PT_LEVEL_MASK
e04da980
JR
816#undef PT_LVL_ADDR_MASK
817#undef PT_LVL_OFFSET_MASK
c7addb90 818#undef PT_LEVEL_BITS
cea0f0e7 819#undef PT_MAX_FULL_LEVELS
5fb07ddb 820#undef gpte_to_gfn
e04da980 821#undef gpte_to_gfn_lvl
b3e4e63f 822#undef CMPXCHG