]> git.proxmox.com Git - mirror_ubuntu-jammy-kernel.git/blame - arch/x86/kvm/paging_tmpl.h
KVM: nVMX: Separate logic allocating shadow vmcs to a function
[mirror_ubuntu-jammy-kernel.git] / arch / x86 / kvm / paging_tmpl.h
CommitLineData
6aa8b732
AK
1/*
2 * Kernel-based Virtual Machine driver for Linux
3 *
4 * This module enables machines with Intel VT-x extensions to run virtual
5 * machines without emulation or binary translation.
6 *
7 * MMU support
8 *
9 * Copyright (C) 2006 Qumranet, Inc.
9611c187 10 * Copyright 2010 Red Hat, Inc. and/or its affiliates.
6aa8b732
AK
11 *
12 * Authors:
13 * Yaniv Kamay <yaniv@qumranet.com>
14 * Avi Kivity <avi@qumranet.com>
15 *
16 * This work is licensed under the terms of the GNU GPL, version 2. See
17 * the COPYING file in the top-level directory.
18 *
19 */
20
21/*
22 * We need the mmu code to access both 32-bit and 64-bit guest ptes,
23 * so the code in this file is compiled twice, once per pte size.
24 */
25
26#if PTTYPE == 64
27 #define pt_element_t u64
28 #define guest_walker guest_walker64
29 #define FNAME(name) paging##64_##name
30 #define PT_BASE_ADDR_MASK PT64_BASE_ADDR_MASK
e04da980
JR
31 #define PT_LVL_ADDR_MASK(lvl) PT64_LVL_ADDR_MASK(lvl)
32 #define PT_LVL_OFFSET_MASK(lvl) PT64_LVL_OFFSET_MASK(lvl)
6aa8b732 33 #define PT_INDEX(addr, level) PT64_INDEX(addr, level)
c7addb90 34 #define PT_LEVEL_BITS PT64_LEVEL_BITS
d8089bac
GN
35 #define PT_GUEST_DIRTY_SHIFT PT_DIRTY_SHIFT
36 #define PT_GUEST_ACCESSED_SHIFT PT_ACCESSED_SHIFT
86407bcb 37 #define PT_HAVE_ACCESSED_DIRTY(mmu) true
cea0f0e7
AK
38 #ifdef CONFIG_X86_64
39 #define PT_MAX_FULL_LEVELS 4
b3e4e63f 40 #define CMPXCHG cmpxchg
cea0f0e7 41 #else
b3e4e63f 42 #define CMPXCHG cmpxchg64
cea0f0e7
AK
43 #define PT_MAX_FULL_LEVELS 2
44 #endif
6aa8b732
AK
45#elif PTTYPE == 32
46 #define pt_element_t u32
47 #define guest_walker guest_walker32
48 #define FNAME(name) paging##32_##name
49 #define PT_BASE_ADDR_MASK PT32_BASE_ADDR_MASK
e04da980
JR
50 #define PT_LVL_ADDR_MASK(lvl) PT32_LVL_ADDR_MASK(lvl)
51 #define PT_LVL_OFFSET_MASK(lvl) PT32_LVL_OFFSET_MASK(lvl)
6aa8b732 52 #define PT_INDEX(addr, level) PT32_INDEX(addr, level)
c7addb90 53 #define PT_LEVEL_BITS PT32_LEVEL_BITS
cea0f0e7 54 #define PT_MAX_FULL_LEVELS 2
d8089bac
GN
55 #define PT_GUEST_DIRTY_SHIFT PT_DIRTY_SHIFT
56 #define PT_GUEST_ACCESSED_SHIFT PT_ACCESSED_SHIFT
86407bcb 57 #define PT_HAVE_ACCESSED_DIRTY(mmu) true
b3e4e63f 58 #define CMPXCHG cmpxchg
37406aaa
NHE
59#elif PTTYPE == PTTYPE_EPT
60 #define pt_element_t u64
61 #define guest_walker guest_walkerEPT
62 #define FNAME(name) ept_##name
63 #define PT_BASE_ADDR_MASK PT64_BASE_ADDR_MASK
64 #define PT_LVL_ADDR_MASK(lvl) PT64_LVL_ADDR_MASK(lvl)
65 #define PT_LVL_OFFSET_MASK(lvl) PT64_LVL_OFFSET_MASK(lvl)
66 #define PT_INDEX(addr, level) PT64_INDEX(addr, level)
67 #define PT_LEVEL_BITS PT64_LEVEL_BITS
ae1e2d10
PB
68 #define PT_GUEST_DIRTY_SHIFT 9
69 #define PT_GUEST_ACCESSED_SHIFT 8
70 #define PT_HAVE_ACCESSED_DIRTY(mmu) ((mmu)->ept_ad)
37406aaa
NHE
71 #define CMPXCHG cmpxchg64
72 #define PT_MAX_FULL_LEVELS 4
6aa8b732
AK
73#else
74 #error Invalid PTTYPE value
75#endif
76
ae1e2d10
PB
77#define PT_GUEST_DIRTY_MASK (1 << PT_GUEST_DIRTY_SHIFT)
78#define PT_GUEST_ACCESSED_MASK (1 << PT_GUEST_ACCESSED_SHIFT)
79
e04da980
JR
80#define gpte_to_gfn_lvl FNAME(gpte_to_gfn_lvl)
81#define gpte_to_gfn(pte) gpte_to_gfn_lvl((pte), PT_PAGE_TABLE_LEVEL)
5fb07ddb 82
6aa8b732
AK
83/*
84 * The guest_walker structure emulates the behavior of the hardware page
85 * table walker.
86 */
87struct guest_walker {
88 int level;
8cbc7069 89 unsigned max_level;
cea0f0e7 90 gfn_t table_gfn[PT_MAX_FULL_LEVELS];
7819026e 91 pt_element_t ptes[PT_MAX_FULL_LEVELS];
189be38d 92 pt_element_t prefetch_ptes[PTE_PREFETCH_NUM];
7819026e 93 gpa_t pte_gpa[PT_MAX_FULL_LEVELS];
8cbc7069 94 pt_element_t __user *ptep_user[PT_MAX_FULL_LEVELS];
ba6a3541 95 bool pte_writable[PT_MAX_FULL_LEVELS];
fe135d2c
AK
96 unsigned pt_access;
97 unsigned pte_access;
815af8d4 98 gfn_t gfn;
8c28d031 99 struct x86_exception fault;
6aa8b732
AK
100};
101
e04da980 102static gfn_t gpte_to_gfn_lvl(pt_element_t gpte, int lvl)
5fb07ddb 103{
e04da980 104 return (gpte & PT_LVL_ADDR_MASK(lvl)) >> PAGE_SHIFT;
5fb07ddb
AK
105}
106
86407bcb
PB
107static inline void FNAME(protect_clean_gpte)(struct kvm_mmu *mmu, unsigned *access,
108 unsigned gpte)
0ad805a0
NHE
109{
110 unsigned mask;
111
61719a8f 112 /* dirty bit is not supported, so no need to track it */
86407bcb 113 if (!PT_HAVE_ACCESSED_DIRTY(mmu))
61719a8f
GN
114 return;
115
0ad805a0
NHE
116 BUILD_BUG_ON(PT_WRITABLE_MASK != ACC_WRITE_MASK);
117
118 mask = (unsigned)~ACC_WRITE_MASK;
119 /* Allow write access to dirty gptes */
d8089bac
GN
120 mask |= (gpte >> (PT_GUEST_DIRTY_SHIFT - PT_WRITABLE_SHIFT)) &
121 PT_WRITABLE_MASK;
0ad805a0
NHE
122 *access &= mask;
123}
124
0ad805a0
NHE
125static inline int FNAME(is_present_gpte)(unsigned long pte)
126{
37406aaa 127#if PTTYPE != PTTYPE_EPT
812f30b2 128 return pte & PT_PRESENT_MASK;
37406aaa
NHE
129#else
130 return pte & 7;
131#endif
0ad805a0
NHE
132}
133
a78484c6 134static int FNAME(cmpxchg_gpte)(struct kvm_vcpu *vcpu, struct kvm_mmu *mmu,
c8cfbb55
TY
135 pt_element_t __user *ptep_user, unsigned index,
136 pt_element_t orig_pte, pt_element_t new_pte)
b3e4e63f 137{
c8cfbb55 138 int npages;
b3e4e63f
MT
139 pt_element_t ret;
140 pt_element_t *table;
141 struct page *page;
142
c8cfbb55
TY
143 npages = get_user_pages_fast((unsigned long)ptep_user, 1, 1, &page);
144 /* Check if the user is doing something meaningless. */
145 if (unlikely(npages != 1))
a78484c6
RJ
146 return -EFAULT;
147
8fd75e12 148 table = kmap_atomic(page);
b3e4e63f 149 ret = CMPXCHG(&table[index], orig_pte, new_pte);
8fd75e12 150 kunmap_atomic(table);
b3e4e63f
MT
151
152 kvm_release_page_dirty(page);
153
154 return (ret != orig_pte);
155}
156
0ad805a0
NHE
157static bool FNAME(prefetch_invalid_gpte)(struct kvm_vcpu *vcpu,
158 struct kvm_mmu_page *sp, u64 *spte,
159 u64 gpte)
160{
d2b0f981 161 if (is_rsvd_bits_set(&vcpu->arch.mmu, gpte, PT_PAGE_TABLE_LEVEL))
0ad805a0
NHE
162 goto no_present;
163
164 if (!FNAME(is_present_gpte)(gpte))
165 goto no_present;
166
61719a8f 167 /* if accessed bit is not supported prefetch non accessed gpte */
86407bcb 168 if (PT_HAVE_ACCESSED_DIRTY(&vcpu->arch.mmu) && !(gpte & PT_GUEST_ACCESSED_MASK))
0ad805a0
NHE
169 goto no_present;
170
171 return false;
172
173no_present:
174 drop_spte(vcpu->kvm, spte);
175 return true;
176}
177
d95c5568
BD
178/*
179 * For PTTYPE_EPT, a page table can be executable but not readable
180 * on supported processors. Therefore, set_spte does not automatically
181 * set bit 0 if execute only is supported. Here, we repurpose ACC_USER_MASK
182 * to signify readability since it isn't used in the EPT case
183 */
0ad805a0
NHE
184static inline unsigned FNAME(gpte_access)(struct kvm_vcpu *vcpu, u64 gpte)
185{
186 unsigned access;
37406aaa
NHE
187#if PTTYPE == PTTYPE_EPT
188 access = ((gpte & VMX_EPT_WRITABLE_MASK) ? ACC_WRITE_MASK : 0) |
189 ((gpte & VMX_EPT_EXECUTABLE_MASK) ? ACC_EXEC_MASK : 0) |
d95c5568 190 ((gpte & VMX_EPT_READABLE_MASK) ? ACC_USER_MASK : 0);
37406aaa 191#else
bb9eadf0
PB
192 BUILD_BUG_ON(ACC_EXEC_MASK != PT_PRESENT_MASK);
193 BUILD_BUG_ON(ACC_EXEC_MASK != 1);
194 access = gpte & (PT_WRITABLE_MASK | PT_USER_MASK | PT_PRESENT_MASK);
195 /* Combine NX with P (which is set here) to get ACC_EXEC_MASK. */
196 access ^= (gpte >> PT64_NX_SHIFT);
37406aaa 197#endif
0ad805a0
NHE
198
199 return access;
200}
201
8cbc7069
AK
202static int FNAME(update_accessed_dirty_bits)(struct kvm_vcpu *vcpu,
203 struct kvm_mmu *mmu,
204 struct guest_walker *walker,
205 int write_fault)
206{
207 unsigned level, index;
208 pt_element_t pte, orig_pte;
209 pt_element_t __user *ptep_user;
210 gfn_t table_gfn;
211 int ret;
212
61719a8f 213 /* dirty/accessed bits are not supported, so no need to update them */
86407bcb 214 if (!PT_HAVE_ACCESSED_DIRTY(mmu))
61719a8f
GN
215 return 0;
216
8cbc7069
AK
217 for (level = walker->max_level; level >= walker->level; --level) {
218 pte = orig_pte = walker->ptes[level - 1];
219 table_gfn = walker->table_gfn[level - 1];
220 ptep_user = walker->ptep_user[level - 1];
221 index = offset_in_page(ptep_user) / sizeof(pt_element_t);
d8089bac 222 if (!(pte & PT_GUEST_ACCESSED_MASK)) {
8cbc7069 223 trace_kvm_mmu_set_accessed_bit(table_gfn, index, sizeof(pte));
d8089bac 224 pte |= PT_GUEST_ACCESSED_MASK;
8cbc7069 225 }
0ad805a0 226 if (level == walker->level && write_fault &&
d8089bac 227 !(pte & PT_GUEST_DIRTY_MASK)) {
8cbc7069 228 trace_kvm_mmu_set_dirty_bit(table_gfn, index, sizeof(pte));
bab4165e
BD
229#if PTTYPE == PTTYPE_EPT
230 if (kvm_arch_write_log_dirty(vcpu))
231 return -EINVAL;
232#endif
d8089bac 233 pte |= PT_GUEST_DIRTY_MASK;
8cbc7069
AK
234 }
235 if (pte == orig_pte)
236 continue;
237
ba6a3541
PB
238 /*
239 * If the slot is read-only, simply do not process the accessed
240 * and dirty bits. This is the correct thing to do if the slot
241 * is ROM, and page tables in read-as-ROM/write-as-MMIO slots
242 * are only supported if the accessed and dirty bits are already
243 * set in the ROM (so that MMIO writes are never needed).
244 *
245 * Note that NPT does not allow this at all and faults, since
246 * it always wants nested page table entries for the guest
247 * page tables to be writable. And EPT works but will simply
248 * overwrite the read-only memory to set the accessed and dirty
249 * bits.
250 */
251 if (unlikely(!walker->pte_writable[level - 1]))
252 continue;
253
8cbc7069
AK
254 ret = FNAME(cmpxchg_gpte)(vcpu, mmu, ptep_user, index, orig_pte, pte);
255 if (ret)
256 return ret;
257
54bf36aa 258 kvm_vcpu_mark_page_dirty(vcpu, table_gfn);
17e4bce0 259 walker->ptes[level - 1] = pte;
8cbc7069
AK
260 }
261 return 0;
262}
263
be94f6b7
HH
264static inline unsigned FNAME(gpte_pkeys)(struct kvm_vcpu *vcpu, u64 gpte)
265{
266 unsigned pkeys = 0;
267#if PTTYPE == 64
268 pte_t pte = {.pte = gpte};
269
270 pkeys = pte_flags_pkey(pte_flags(pte));
271#endif
272 return pkeys;
273}
274
ac79c978
AK
275/*
276 * Fetch a guest pte for a guest virtual address
277 */
1e301feb
JR
278static int FNAME(walk_addr_generic)(struct guest_walker *walker,
279 struct kvm_vcpu *vcpu, struct kvm_mmu *mmu,
33770780 280 gva_t addr, u32 access)
6aa8b732 281{
8cbc7069 282 int ret;
42bf3f0a 283 pt_element_t pte;
b7233635 284 pt_element_t __user *uninitialized_var(ptep_user);
cea0f0e7 285 gfn_t table_gfn;
0780516a
PB
286 u64 pt_access, pte_access;
287 unsigned index, accessed_dirty, pte_pkey;
ae1e2d10 288 unsigned nested_access;
42bf3f0a 289 gpa_t pte_gpa;
86407bcb 290 bool have_ad;
134291bf 291 int offset;
0780516a 292 u64 walk_nx_mask = 0;
134291bf
TY
293 const int write_fault = access & PFERR_WRITE_MASK;
294 const int user_fault = access & PFERR_USER_MASK;
295 const int fetch_fault = access & PFERR_FETCH_MASK;
296 u16 errcode = 0;
13d22b6a
AK
297 gpa_t real_gpa;
298 gfn_t gfn;
6aa8b732 299
6fbc2770 300 trace_kvm_mmu_pagetable_walk(addr, access);
92c1c1e8 301retry_walk:
1e301feb
JR
302 walker->level = mmu->root_level;
303 pte = mmu->get_cr3(vcpu);
86407bcb 304 have_ad = PT_HAVE_ACCESSED_DIRTY(mmu);
1e301feb 305
1b0973bd 306#if PTTYPE == 64
0780516a 307 walk_nx_mask = 1ULL << PT64_NX_SHIFT;
1e301feb 308 if (walker->level == PT32E_ROOT_LEVEL) {
e4e517b4 309 pte = mmu->get_pdptr(vcpu, (addr >> 30) & 3);
07420171 310 trace_kvm_mmu_paging_element(pte, walker->level);
0ad805a0 311 if (!FNAME(is_present_gpte)(pte))
f59c1d2d 312 goto error;
1b0973bd
AK
313 --walker->level;
314 }
315#endif
8cbc7069 316 walker->max_level = walker->level;
1715d0dc 317 ASSERT(!(is_long_mode(vcpu) && !is_pae(vcpu)));
6aa8b732 318
ae1e2d10
PB
319 /*
320 * FIXME: on Intel processors, loads of the PDPTE registers for PAE paging
321 * by the MOV to CR instruction are treated as reads and do not cause the
322 * processor to set the dirty flag in any EPT paging-structure entry.
323 */
324 nested_access = (have_ad ? PFERR_WRITE_MASK : 0) | PFERR_USER_MASK;
325
0780516a 326 pte_access = ~0;
13d22b6a 327 ++walker->level;
ac79c978 328
13d22b6a 329 do {
6e2ca7d1
TY
330 gfn_t real_gfn;
331 unsigned long host_addr;
332
0780516a 333 pt_access = pte_access;
13d22b6a
AK
334 --walker->level;
335
42bf3f0a 336 index = PT_INDEX(addr, walker->level);
5fb07ddb 337 table_gfn = gpte_to_gfn(pte);
2329d46d
JR
338 offset = index * sizeof(pt_element_t);
339 pte_gpa = gfn_to_gpa(table_gfn) + offset;
829ee279
LP
340
341 BUG_ON(walker->level < 1);
42bf3f0a 342 walker->table_gfn[walker->level - 1] = table_gfn;
7819026e 343 walker->pte_gpa[walker->level - 1] = pte_gpa;
42bf3f0a 344
6e2ca7d1 345 real_gfn = mmu->translate_gpa(vcpu, gfn_to_gpa(table_gfn),
ae1e2d10 346 nested_access,
54987b7a 347 &walker->fault);
5e352519
PB
348
349 /*
350 * FIXME: This can happen if emulation (for of an INS/OUTS
351 * instruction) triggers a nested page fault. The exit
352 * qualification / exit info field will incorrectly have
353 * "guest page access" as the nested page fault's cause,
354 * instead of "guest page structure access". To fix this,
355 * the x86_exception struct should be augmented with enough
356 * information to fix the exit_qualification or exit_info_1
357 * fields.
358 */
134291bf 359 if (unlikely(real_gfn == UNMAPPED_GVA))
54987b7a 360 return 0;
5e352519 361
6e2ca7d1
TY
362 real_gfn = gpa_to_gfn(real_gfn);
363
54bf36aa 364 host_addr = kvm_vcpu_gfn_to_hva_prot(vcpu, real_gfn,
ba6a3541 365 &walker->pte_writable[walker->level - 1]);
134291bf
TY
366 if (unlikely(kvm_is_error_hva(host_addr)))
367 goto error;
6e2ca7d1
TY
368
369 ptep_user = (pt_element_t __user *)((void *)host_addr + offset);
134291bf
TY
370 if (unlikely(__copy_from_user(&pte, ptep_user, sizeof(pte))))
371 goto error;
8cbc7069 372 walker->ptep_user[walker->level - 1] = ptep_user;
a6085fba 373
07420171 374 trace_kvm_mmu_paging_element(pte, walker->level);
42bf3f0a 375
0780516a
PB
376 /*
377 * Inverting the NX it lets us AND it like other
378 * permission bits.
379 */
380 pte_access = pt_access & (pte ^ walk_nx_mask);
381
0ad805a0 382 if (unlikely(!FNAME(is_present_gpte)(pte)))
134291bf 383 goto error;
7993ba43 384
d2b0f981 385 if (unlikely(is_rsvd_bits_set(mmu, pte, walker->level))) {
7a98205d 386 errcode = PFERR_RSVD_MASK | PFERR_PRESENT_MASK;
134291bf 387 goto error;
f59c1d2d 388 }
82725b20 389
7819026e 390 walker->ptes[walker->level - 1] = pte;
6fd01b71 391 } while (!is_last_gpte(mmu, walker->level, pte));
42bf3f0a 392
be94f6b7 393 pte_pkey = FNAME(gpte_pkeys)(vcpu, pte);
0780516a
PB
394 accessed_dirty = have_ad ? pte_access & PT_GUEST_ACCESSED_MASK : 0;
395
396 /* Convert to ACC_*_MASK flags for struct guest_walker. */
397 walker->pt_access = FNAME(gpte_access)(vcpu, pt_access ^ walk_nx_mask);
398 walker->pte_access = FNAME(gpte_access)(vcpu, pte_access ^ walk_nx_mask);
399 errcode = permission_fault(vcpu, mmu, walker->pte_access, pte_pkey, access);
f13577e8 400 if (unlikely(errcode))
f59c1d2d
AK
401 goto error;
402
13d22b6a
AK
403 gfn = gpte_to_gfn_lvl(pte, walker->level);
404 gfn += (addr & PT_LVL_OFFSET_MASK(walker->level)) >> PAGE_SHIFT;
405
406 if (PTTYPE == 32 && walker->level == PT_DIRECTORY_LEVEL && is_cpuid_PSE36())
407 gfn += pse36_gfn_delta(pte);
408
54987b7a 409 real_gpa = mmu->translate_gpa(vcpu, gfn_to_gpa(gfn), access, &walker->fault);
13d22b6a
AK
410 if (real_gpa == UNMAPPED_GVA)
411 return 0;
412
413 walker->gfn = real_gpa >> PAGE_SHIFT;
414
8ea667f2 415 if (!write_fault)
0780516a 416 FNAME(protect_clean_gpte)(mmu, &walker->pte_access, pte);
908e7d79
GN
417 else
418 /*
61719a8f
GN
419 * On a write fault, fold the dirty bit into accessed_dirty.
420 * For modes without A/D bits support accessed_dirty will be
421 * always clear.
908e7d79 422 */
d8089bac
GN
423 accessed_dirty &= pte >>
424 (PT_GUEST_DIRTY_SHIFT - PT_GUEST_ACCESSED_SHIFT);
b514c30f
AK
425
426 if (unlikely(!accessed_dirty)) {
427 ret = FNAME(update_accessed_dirty_bits)(vcpu, mmu, walker, write_fault);
428 if (unlikely(ret < 0))
429 goto error;
430 else if (ret)
431 goto retry_walk;
432 }
42bf3f0a 433
fe135d2c 434 pgprintk("%s: pte %llx pte_access %x pt_access %x\n",
0780516a 435 __func__, (u64)pte, walker->pte_access, walker->pt_access);
7993ba43
AK
436 return 1;
437
f59c1d2d 438error:
134291bf 439 errcode |= write_fault | user_fault;
e57d4a35
YW
440 if (fetch_fault && (mmu->nx ||
441 kvm_read_cr4_bits(vcpu, X86_CR4_SMEP)))
134291bf 442 errcode |= PFERR_FETCH_MASK;
8df25a32 443
134291bf
TY
444 walker->fault.vector = PF_VECTOR;
445 walker->fault.error_code_valid = true;
446 walker->fault.error_code = errcode;
25d92081
YZ
447
448#if PTTYPE == PTTYPE_EPT
449 /*
450 * Use PFERR_RSVD_MASK in error_code to to tell if EPT
451 * misconfiguration requires to be injected. The detection is
452 * done by is_rsvd_bits_set() above.
453 *
454 * We set up the value of exit_qualification to inject:
ddd6f0e9
KA
455 * [2:0] - Derive from the access bits. The exit_qualification might be
456 * out of date if it is serving an EPT misconfiguration.
25d92081
YZ
457 * [5:3] - Calculated by the page walk of the guest EPT page tables
458 * [7:8] - Derived from [7:8] of real exit_qualification
459 *
460 * The other bits are set to 0.
461 */
462 if (!(errcode & PFERR_RSVD_MASK)) {
ddd6f0e9
KA
463 vcpu->arch.exit_qualification &= 0x180;
464 if (write_fault)
465 vcpu->arch.exit_qualification |= EPT_VIOLATION_ACC_WRITE;
466 if (user_fault)
467 vcpu->arch.exit_qualification |= EPT_VIOLATION_ACC_READ;
468 if (fetch_fault)
469 vcpu->arch.exit_qualification |= EPT_VIOLATION_ACC_INSTR;
0780516a 470 vcpu->arch.exit_qualification |= (pte_access & 0x7) << 3;
25d92081
YZ
471 }
472#endif
6389ee94
AK
473 walker->fault.address = addr;
474 walker->fault.nested_page_fault = mmu != vcpu->arch.walk_mmu;
8df25a32 475
8c28d031 476 trace_kvm_mmu_walker_error(walker->fault.error_code);
fe551881 477 return 0;
6aa8b732
AK
478}
479
1e301feb 480static int FNAME(walk_addr)(struct guest_walker *walker,
33770780 481 struct kvm_vcpu *vcpu, gva_t addr, u32 access)
1e301feb
JR
482{
483 return FNAME(walk_addr_generic)(walker, vcpu, &vcpu->arch.mmu, addr,
33770780 484 access);
1e301feb
JR
485}
486
37406aaa 487#if PTTYPE != PTTYPE_EPT
6539e738
JR
488static int FNAME(walk_addr_nested)(struct guest_walker *walker,
489 struct kvm_vcpu *vcpu, gva_t addr,
33770780 490 u32 access)
6539e738
JR
491{
492 return FNAME(walk_addr_generic)(walker, vcpu, &vcpu->arch.nested_mmu,
33770780 493 addr, access);
6539e738 494}
37406aaa 495#endif
6539e738 496
bd6360cc
XG
497static bool
498FNAME(prefetch_gpte)(struct kvm_vcpu *vcpu, struct kvm_mmu_page *sp,
499 u64 *spte, pt_element_t gpte, bool no_dirty_log)
0028425f 500{
41074d07 501 unsigned pte_access;
bd6360cc 502 gfn_t gfn;
ba049e93 503 kvm_pfn_t pfn;
0028425f 504
0ad805a0 505 if (FNAME(prefetch_invalid_gpte)(vcpu, sp, spte, gpte))
bd6360cc 506 return false;
407c61c6 507
b8688d51 508 pgprintk("%s: gpte %llx spte %p\n", __func__, (u64)gpte, spte);
bd6360cc
XG
509
510 gfn = gpte_to_gfn(gpte);
0ad805a0 511 pte_access = sp->role.access & FNAME(gpte_access)(vcpu, gpte);
86407bcb 512 FNAME(protect_clean_gpte)(&vcpu->arch.mmu, &pte_access, gpte);
bd6360cc
XG
513 pfn = pte_prefetch_gfn_to_pfn(vcpu, gfn,
514 no_dirty_log && (pte_access & ACC_WRITE_MASK));
81c52c56 515 if (is_error_pfn(pfn))
bd6360cc 516 return false;
0f53b5b1 517
1403283a 518 /*
bd6360cc
XG
519 * we call mmu_set_spte() with host_writable = true because
520 * pte_prefetch_gfn_to_pfn always gets a writable pfn.
1403283a 521 */
029499b4
TY
522 mmu_set_spte(vcpu, spte, pte_access, 0, PT_PAGE_TABLE_LEVEL, gfn, pfn,
523 true, true);
bd6360cc
XG
524
525 return true;
526}
527
528static void FNAME(update_pte)(struct kvm_vcpu *vcpu, struct kvm_mmu_page *sp,
529 u64 *spte, const void *pte)
530{
531 pt_element_t gpte = *(const pt_element_t *)pte;
532
533 FNAME(prefetch_gpte)(vcpu, sp, spte, gpte, false);
0028425f
AK
534}
535
39c8c672
AK
536static bool FNAME(gpte_changed)(struct kvm_vcpu *vcpu,
537 struct guest_walker *gw, int level)
538{
39c8c672 539 pt_element_t curr_pte;
189be38d
XG
540 gpa_t base_gpa, pte_gpa = gw->pte_gpa[level - 1];
541 u64 mask;
542 int r, index;
543
544 if (level == PT_PAGE_TABLE_LEVEL) {
545 mask = PTE_PREFETCH_NUM * sizeof(pt_element_t) - 1;
546 base_gpa = pte_gpa & ~mask;
547 index = (pte_gpa - base_gpa) / sizeof(pt_element_t);
548
54bf36aa 549 r = kvm_vcpu_read_guest_atomic(vcpu, base_gpa,
189be38d
XG
550 gw->prefetch_ptes, sizeof(gw->prefetch_ptes));
551 curr_pte = gw->prefetch_ptes[index];
552 } else
54bf36aa 553 r = kvm_vcpu_read_guest_atomic(vcpu, pte_gpa,
39c8c672 554 &curr_pte, sizeof(curr_pte));
189be38d 555
39c8c672
AK
556 return r || curr_pte != gw->ptes[level - 1];
557}
558
189be38d
XG
559static void FNAME(pte_prefetch)(struct kvm_vcpu *vcpu, struct guest_walker *gw,
560 u64 *sptep)
957ed9ef
XG
561{
562 struct kvm_mmu_page *sp;
189be38d 563 pt_element_t *gptep = gw->prefetch_ptes;
957ed9ef 564 u64 *spte;
189be38d 565 int i;
957ed9ef
XG
566
567 sp = page_header(__pa(sptep));
568
569 if (sp->role.level > PT_PAGE_TABLE_LEVEL)
570 return;
571
572 if (sp->role.direct)
573 return __direct_pte_prefetch(vcpu, sp, sptep);
574
575 i = (sptep - sp->spt) & ~(PTE_PREFETCH_NUM - 1);
957ed9ef
XG
576 spte = sp->spt + i;
577
578 for (i = 0; i < PTE_PREFETCH_NUM; i++, spte++) {
957ed9ef
XG
579 if (spte == sptep)
580 continue;
581
c3707958 582 if (is_shadow_present_pte(*spte))
957ed9ef
XG
583 continue;
584
bd6360cc 585 if (!FNAME(prefetch_gpte)(vcpu, sp, spte, gptep[i], true))
957ed9ef 586 break;
957ed9ef
XG
587 }
588}
589
6aa8b732
AK
590/*
591 * Fetch a shadow pte for a specific level in the paging hierarchy.
d4878f24
XG
592 * If the guest tries to write a write-protected page, we need to
593 * emulate this operation, return 1 to indicate this case.
6aa8b732 594 */
d4878f24 595static int FNAME(fetch)(struct kvm_vcpu *vcpu, gva_t addr,
e7a04c99 596 struct guest_walker *gw,
c2288505 597 int write_fault, int hlevel,
ba049e93 598 kvm_pfn_t pfn, bool map_writable, bool prefault)
6aa8b732 599{
5991b332 600 struct kvm_mmu_page *sp = NULL;
24157aaf 601 struct kvm_shadow_walk_iterator it;
d4878f24 602 unsigned direct_access, access = gw->pt_access;
9b8ebbdb 603 int top_level, ret;
abb9e0b8 604
b36c7a7c 605 direct_access = gw->pte_access;
84754cd8 606
5991b332
AK
607 top_level = vcpu->arch.mmu.root_level;
608 if (top_level == PT32E_ROOT_LEVEL)
609 top_level = PT32_ROOT_LEVEL;
610 /*
611 * Verify that the top-level gpte is still there. Since the page
612 * is a root page, it is either write protected (and cannot be
613 * changed from now on) or it is invalid (in which case, we don't
614 * really care if it changes underneath us after this point).
615 */
616 if (FNAME(gpte_changed)(vcpu, gw, top_level))
617 goto out_gpte_changed;
618
37f6a4e2
MT
619 if (!VALID_PAGE(vcpu->arch.mmu.root_hpa))
620 goto out_gpte_changed;
621
24157aaf
AK
622 for (shadow_walk_init(&it, vcpu, addr);
623 shadow_walk_okay(&it) && it.level > gw->level;
624 shadow_walk_next(&it)) {
0b3c9333
AK
625 gfn_t table_gfn;
626
a30f47cb 627 clear_sp_write_flooding_count(it.sptep);
24157aaf 628 drop_large_spte(vcpu, it.sptep);
ef0197e8 629
5991b332 630 sp = NULL;
24157aaf
AK
631 if (!is_shadow_present_pte(*it.sptep)) {
632 table_gfn = gw->table_gfn[it.level - 2];
633 sp = kvm_mmu_get_page(vcpu, table_gfn, addr, it.level-1,
bb11c6c9 634 false, access);
5991b332 635 }
0b3c9333
AK
636
637 /*
638 * Verify that the gpte in the page we've just write
639 * protected is still there.
640 */
24157aaf 641 if (FNAME(gpte_changed)(vcpu, gw, it.level - 1))
0b3c9333 642 goto out_gpte_changed;
abb9e0b8 643
5991b332 644 if (sp)
98bba238 645 link_shadow_page(vcpu, it.sptep, sp);
e7a04c99 646 }
050e6499 647
0b3c9333 648 for (;
24157aaf
AK
649 shadow_walk_okay(&it) && it.level > hlevel;
650 shadow_walk_next(&it)) {
0b3c9333
AK
651 gfn_t direct_gfn;
652
a30f47cb 653 clear_sp_write_flooding_count(it.sptep);
24157aaf 654 validate_direct_spte(vcpu, it.sptep, direct_access);
0b3c9333 655
24157aaf 656 drop_large_spte(vcpu, it.sptep);
0b3c9333 657
24157aaf 658 if (is_shadow_present_pte(*it.sptep))
0b3c9333
AK
659 continue;
660
24157aaf 661 direct_gfn = gw->gfn & ~(KVM_PAGES_PER_HPAGE(it.level) - 1);
0b3c9333 662
24157aaf 663 sp = kvm_mmu_get_page(vcpu, direct_gfn, addr, it.level-1,
bb11c6c9 664 true, direct_access);
98bba238 665 link_shadow_page(vcpu, it.sptep, sp);
0b3c9333
AK
666 }
667
a30f47cb 668 clear_sp_write_flooding_count(it.sptep);
9b8ebbdb
PB
669 ret = mmu_set_spte(vcpu, it.sptep, gw->pte_access, write_fault,
670 it.level, gw->gfn, pfn, prefault, map_writable);
189be38d 671 FNAME(pte_prefetch)(vcpu, gw, it.sptep);
0b3c9333 672
9b8ebbdb 673 return ret;
0b3c9333
AK
674
675out_gpte_changed:
0b3c9333 676 kvm_release_pfn_clean(pfn);
9b8ebbdb 677 return RET_PF_RETRY;
6aa8b732
AK
678}
679
7751babd
XG
680 /*
681 * To see whether the mapped gfn can write its page table in the current
682 * mapping.
683 *
684 * It is the helper function of FNAME(page_fault). When guest uses large page
685 * size to map the writable gfn which is used as current page table, we should
686 * force kvm to use small page size to map it because new shadow page will be
687 * created when kvm establishes shadow page table that stop kvm using large
688 * page size. Do it early can avoid unnecessary #PF and emulation.
689 *
93c05d3e
XG
690 * @write_fault_to_shadow_pgtable will return true if the fault gfn is
691 * currently used as its page table.
692 *
7751babd
XG
693 * Note: the PDPT page table is not checked for PAE-32 bit guest. It is ok
694 * since the PDPT is always shadowed, that means, we can not use large page
695 * size to map the gfn which is used as PDPT.
696 */
697static bool
698FNAME(is_self_change_mapping)(struct kvm_vcpu *vcpu,
93c05d3e
XG
699 struct guest_walker *walker, int user_fault,
700 bool *write_fault_to_shadow_pgtable)
7751babd
XG
701{
702 int level;
703 gfn_t mask = ~(KVM_PAGES_PER_HPAGE(walker->level) - 1);
93c05d3e 704 bool self_changed = false;
7751babd
XG
705
706 if (!(walker->pte_access & ACC_WRITE_MASK ||
707 (!is_write_protection(vcpu) && !user_fault)))
708 return false;
709
93c05d3e
XG
710 for (level = walker->level; level <= walker->max_level; level++) {
711 gfn_t gfn = walker->gfn ^ walker->table_gfn[level - 1];
712
713 self_changed |= !(gfn & mask);
714 *write_fault_to_shadow_pgtable |= !gfn;
715 }
7751babd 716
93c05d3e 717 return self_changed;
7751babd
XG
718}
719
6aa8b732
AK
720/*
721 * Page fault handler. There are several causes for a page fault:
722 * - there is no shadow pte for the guest pte
723 * - write access through a shadow pte marked read only so that we can set
724 * the dirty bit
725 * - write access to a shadow pte marked read only so we can update the page
726 * dirty bitmap, when userspace requests it
727 * - mmio access; in this case we will never install a present shadow pte
728 * - normal guest page fault due to the guest pte marked not present, not
729 * writable, or not executable
730 *
e2dec939
AK
731 * Returns: 1 if we need to emulate the instruction, 0 otherwise, or
732 * a negative value on error.
6aa8b732 733 */
56028d08 734static int FNAME(page_fault)(struct kvm_vcpu *vcpu, gva_t addr, u32 error_code,
78b2c54a 735 bool prefault)
6aa8b732
AK
736{
737 int write_fault = error_code & PFERR_WRITE_MASK;
6aa8b732
AK
738 int user_fault = error_code & PFERR_USER_MASK;
739 struct guest_walker walker;
e2dec939 740 int r;
ba049e93 741 kvm_pfn_t pfn;
7e4e4056 742 int level = PT_PAGE_TABLE_LEVEL;
8c85ac1c 743 bool force_pt_level = false;
e930bffe 744 unsigned long mmu_seq;
93c05d3e 745 bool map_writable, is_self_change_mapping;
6aa8b732 746
b8688d51 747 pgprintk("%s: addr %lx err %x\n", __func__, addr, error_code);
714b93da 748
e2dec939
AK
749 r = mmu_topup_memory_caches(vcpu);
750 if (r)
751 return r;
714b93da 752
e9ee956e
TY
753 /*
754 * If PFEC.RSVD is set, this is a shadow page fault.
755 * The bit needs to be cleared before walking guest page tables.
756 */
757 error_code &= ~PFERR_RSVD_MASK;
758
6aa8b732 759 /*
a8b876b1 760 * Look up the guest pte for the faulting address.
6aa8b732 761 */
33770780 762 r = FNAME(walk_addr)(&walker, vcpu, addr, error_code);
6aa8b732
AK
763
764 /*
765 * The page is not mapped by the guest. Let the guest handle it.
766 */
7993ba43 767 if (!r) {
b8688d51 768 pgprintk("%s: guest page fault\n", __func__);
a30f47cb 769 if (!prefault)
fb67e14f 770 inject_page_fault(vcpu, &walker.fault);
a30f47cb 771
9b8ebbdb 772 return RET_PF_RETRY;
6aa8b732
AK
773 }
774
e5691a81
XG
775 if (page_fault_handle_page_track(vcpu, error_code, walker.gfn)) {
776 shadow_page_table_clear_flood(vcpu, addr);
9b8ebbdb 777 return RET_PF_EMULATE;
e5691a81 778 }
3d0c27ad 779
93c05d3e
XG
780 vcpu->arch.write_fault_to_shadow_pgtable = false;
781
782 is_self_change_mapping = FNAME(is_self_change_mapping)(vcpu,
783 &walker, user_fault, &vcpu->arch.write_fault_to_shadow_pgtable);
784
5ed5c5c8 785 if (walker.level >= PT_DIRECTORY_LEVEL && !is_self_change_mapping) {
fd136902
TY
786 level = mapping_level(vcpu, walker.gfn, &force_pt_level);
787 if (likely(!force_pt_level)) {
788 level = min(walker.level, level);
5ed5c5c8
TY
789 walker.gfn = walker.gfn & ~(KVM_PAGES_PER_HPAGE(level) - 1);
790 }
791 } else
cd1872f0 792 force_pt_level = true;
7e4e4056 793
e930bffe 794 mmu_seq = vcpu->kvm->mmu_notifier_seq;
4c2155ce 795 smp_rmb();
af585b92 796
78b2c54a 797 if (try_async_pf(vcpu, prefault, walker.gfn, addr, &pfn, write_fault,
612819c3 798 &map_writable))
9b8ebbdb 799 return RET_PF_RETRY;
d7824fff 800
9034e6e8 801 if (handle_abnormal_pfn(vcpu, addr, walker.gfn, pfn, walker.pte_access, &r))
d7c55201
XG
802 return r;
803
c2288505
XG
804 /*
805 * Do not change pte_access if the pfn is a mmio page, otherwise
806 * we will cache the incorrect access into mmio spte.
807 */
808 if (write_fault && !(walker.pte_access & ACC_WRITE_MASK) &&
809 !is_write_protection(vcpu) && !user_fault &&
810 !is_noslot_pfn(pfn)) {
811 walker.pte_access |= ACC_WRITE_MASK;
812 walker.pte_access &= ~ACC_USER_MASK;
813
814 /*
815 * If we converted a user page to a kernel page,
816 * so that the kernel can write to it when cr0.wp=0,
817 * then we should prevent the kernel from executing it
818 * if SMEP is enabled.
819 */
820 if (kvm_read_cr4_bits(vcpu, X86_CR4_SMEP))
821 walker.pte_access &= ~ACC_EXEC_MASK;
822 }
823
aaee2c94 824 spin_lock(&vcpu->kvm->mmu_lock);
8ca40a70 825 if (mmu_notifier_retry(vcpu->kvm, mmu_seq))
e930bffe 826 goto out_unlock;
bc32ce21 827
0375f7fa 828 kvm_mmu_audit(vcpu, AUDIT_PRE_PAGE_FAULT);
26eeb53c
WL
829 if (make_mmu_pages_available(vcpu) < 0)
830 goto out_unlock;
936a5fe6
AA
831 if (!force_pt_level)
832 transparent_hugepage_adjust(vcpu, &walker.gfn, &pfn, &level);
c2288505 833 r = FNAME(fetch)(vcpu, addr, &walker, write_fault,
d4878f24 834 level, pfn, map_writable, prefault);
1165f5fe 835 ++vcpu->stat.pf_fixed;
0375f7fa 836 kvm_mmu_audit(vcpu, AUDIT_POST_PAGE_FAULT);
aaee2c94 837 spin_unlock(&vcpu->kvm->mmu_lock);
6aa8b732 838
d4878f24 839 return r;
e930bffe
AA
840
841out_unlock:
842 spin_unlock(&vcpu->kvm->mmu_lock);
843 kvm_release_pfn_clean(pfn);
9b8ebbdb 844 return RET_PF_RETRY;
6aa8b732
AK
845}
846
505aef8f
XG
847static gpa_t FNAME(get_level1_sp_gpa)(struct kvm_mmu_page *sp)
848{
849 int offset = 0;
850
f71fa31f 851 WARN_ON(sp->role.level != PT_PAGE_TABLE_LEVEL);
505aef8f
XG
852
853 if (PTTYPE == 32)
854 offset = sp->role.quadrant << PT64_LEVEL_BITS;
855
856 return gfn_to_gpa(sp->gfn) + offset * sizeof(pt_element_t);
857}
858
a461930b 859static void FNAME(invlpg)(struct kvm_vcpu *vcpu, gva_t gva)
a7052897 860{
a461930b 861 struct kvm_shadow_walk_iterator iterator;
f78978aa 862 struct kvm_mmu_page *sp;
a461930b
AK
863 int level;
864 u64 *sptep;
865
bebb106a
XG
866 vcpu_clear_mmio_info(vcpu, gva);
867
f57f2ef5
XG
868 /*
869 * No need to check return value here, rmap_can_add() can
870 * help us to skip pte prefetch later.
871 */
872 mmu_topup_memory_caches(vcpu);
a7052897 873
37f6a4e2
MT
874 if (!VALID_PAGE(vcpu->arch.mmu.root_hpa)) {
875 WARN_ON(1);
876 return;
877 }
878
f57f2ef5 879 spin_lock(&vcpu->kvm->mmu_lock);
a461930b
AK
880 for_each_shadow_entry(vcpu, gva, iterator) {
881 level = iterator.level;
882 sptep = iterator.sptep;
ad218f85 883
f78978aa 884 sp = page_header(__pa(sptep));
884a0ff0 885 if (is_last_spte(*sptep, level)) {
f57f2ef5
XG
886 pt_element_t gpte;
887 gpa_t pte_gpa;
888
f78978aa
XG
889 if (!sp->unsync)
890 break;
891
505aef8f 892 pte_gpa = FNAME(get_level1_sp_gpa)(sp);
08e850c6 893 pte_gpa += (sptep - sp->spt) * sizeof(pt_element_t);
a461930b 894
505aef8f
XG
895 if (mmu_page_zap_pte(vcpu->kvm, sp, sptep))
896 kvm_flush_remote_tlbs(vcpu->kvm);
f57f2ef5
XG
897
898 if (!rmap_can_add(vcpu))
899 break;
900
54bf36aa
PB
901 if (kvm_vcpu_read_guest_atomic(vcpu, pte_gpa, &gpte,
902 sizeof(pt_element_t)))
f57f2ef5
XG
903 break;
904
905 FNAME(update_pte)(vcpu, sp, sptep, &gpte);
87917239 906 }
a7052897 907
f78978aa 908 if (!is_shadow_present_pte(*sptep) || !sp->unsync_children)
a461930b
AK
909 break;
910 }
ad218f85 911 spin_unlock(&vcpu->kvm->mmu_lock);
a7052897
MT
912}
913
1871c602 914static gpa_t FNAME(gva_to_gpa)(struct kvm_vcpu *vcpu, gva_t vaddr, u32 access,
ab9ae313 915 struct x86_exception *exception)
6aa8b732
AK
916{
917 struct guest_walker walker;
e119d117
AK
918 gpa_t gpa = UNMAPPED_GVA;
919 int r;
6aa8b732 920
33770780 921 r = FNAME(walk_addr)(&walker, vcpu, vaddr, access);
6aa8b732 922
e119d117 923 if (r) {
1755fbcc 924 gpa = gfn_to_gpa(walker.gfn);
e119d117 925 gpa |= vaddr & ~PAGE_MASK;
8c28d031
AK
926 } else if (exception)
927 *exception = walker.fault;
6aa8b732
AK
928
929 return gpa;
930}
931
37406aaa 932#if PTTYPE != PTTYPE_EPT
6539e738 933static gpa_t FNAME(gva_to_gpa_nested)(struct kvm_vcpu *vcpu, gva_t vaddr,
ab9ae313
AK
934 u32 access,
935 struct x86_exception *exception)
6539e738
JR
936{
937 struct guest_walker walker;
938 gpa_t gpa = UNMAPPED_GVA;
939 int r;
940
33770780 941 r = FNAME(walk_addr_nested)(&walker, vcpu, vaddr, access);
6539e738
JR
942
943 if (r) {
944 gpa = gfn_to_gpa(walker.gfn);
945 gpa |= vaddr & ~PAGE_MASK;
8c28d031
AK
946 } else if (exception)
947 *exception = walker.fault;
6539e738
JR
948
949 return gpa;
950}
37406aaa 951#endif
6539e738 952
e8bc217a
MT
953/*
954 * Using the cached information from sp->gfns is safe because:
955 * - The spte has a reference to the struct page, so the pfn for a given gfn
956 * can't change unless all sptes pointing to it are nuked first.
a4ee1ca4
XG
957 *
958 * Note:
959 * We should flush all tlbs if spte is dropped even though guest is
960 * responsible for it. Since if we don't, kvm_mmu_notifier_invalidate_page
961 * and kvm_mmu_notifier_invalidate_range_start detect the mapping page isn't
962 * used by guest then tlbs are not flushed, so guest is allowed to access the
963 * freed pages.
a086f6a1 964 * And we increase kvm->tlbs_dirty to delay tlbs flush in this case.
e8bc217a 965 */
a4a8e6f7 966static int FNAME(sync_page)(struct kvm_vcpu *vcpu, struct kvm_mmu_page *sp)
e8bc217a 967{
505aef8f 968 int i, nr_present = 0;
9bdbba13 969 bool host_writable;
51fb60d8 970 gpa_t first_pte_gpa;
e8bc217a 971
2032a93d
LJ
972 /* direct kvm_mmu_page can not be unsync. */
973 BUG_ON(sp->role.direct);
974
505aef8f 975 first_pte_gpa = FNAME(get_level1_sp_gpa)(sp);
51fb60d8 976
e8bc217a
MT
977 for (i = 0; i < PT64_ENT_PER_PAGE; i++) {
978 unsigned pte_access;
979 pt_element_t gpte;
980 gpa_t pte_gpa;
f55c3f41 981 gfn_t gfn;
e8bc217a 982
ce88decf 983 if (!sp->spt[i])
e8bc217a
MT
984 continue;
985
51fb60d8 986 pte_gpa = first_pte_gpa + i * sizeof(pt_element_t);
e8bc217a 987
54bf36aa
PB
988 if (kvm_vcpu_read_guest_atomic(vcpu, pte_gpa, &gpte,
989 sizeof(pt_element_t)))
1f50f1b3 990 return 0;
e8bc217a 991
0ad805a0 992 if (FNAME(prefetch_invalid_gpte)(vcpu, sp, &sp->spt[i], gpte)) {
7bfdf217
LT
993 /*
994 * Update spte before increasing tlbs_dirty to make
995 * sure no tlb flush is lost after spte is zapped; see
996 * the comments in kvm_flush_remote_tlbs().
997 */
998 smp_wmb();
a086f6a1 999 vcpu->kvm->tlbs_dirty++;
407c61c6
XG
1000 continue;
1001 }
1002
ce88decf
XG
1003 gfn = gpte_to_gfn(gpte);
1004 pte_access = sp->role.access;
0ad805a0 1005 pte_access &= FNAME(gpte_access)(vcpu, gpte);
86407bcb 1006 FNAME(protect_clean_gpte)(&vcpu->arch.mmu, &pte_access, gpte);
ce88decf 1007
54bf36aa 1008 if (sync_mmio_spte(vcpu, &sp->spt[i], gfn, pte_access,
f2fd125d 1009 &nr_present))
ce88decf
XG
1010 continue;
1011
407c61c6 1012 if (gfn != sp->gfns[i]) {
c3707958 1013 drop_spte(vcpu->kvm, &sp->spt[i]);
7bfdf217
LT
1014 /*
1015 * The same as above where we are doing
1016 * prefetch_invalid_gpte().
1017 */
1018 smp_wmb();
a086f6a1 1019 vcpu->kvm->tlbs_dirty++;
e8bc217a
MT
1020 continue;
1021 }
1022
1023 nr_present++;
ce88decf 1024
f8e453b0
XG
1025 host_writable = sp->spt[i] & SPTE_HOST_WRITEABLE;
1026
c2288505 1027 set_spte(vcpu, &sp->spt[i], pte_access,
640d9b0d 1028 PT_PAGE_TABLE_LEVEL, gfn,
1403283a 1029 spte_to_pfn(sp->spt[i]), true, false,
9bdbba13 1030 host_writable);
e8bc217a
MT
1031 }
1032
1f50f1b3 1033 return nr_present;
e8bc217a
MT
1034}
1035
6aa8b732
AK
1036#undef pt_element_t
1037#undef guest_walker
1038#undef FNAME
1039#undef PT_BASE_ADDR_MASK
1040#undef PT_INDEX
e04da980
JR
1041#undef PT_LVL_ADDR_MASK
1042#undef PT_LVL_OFFSET_MASK
c7addb90 1043#undef PT_LEVEL_BITS
cea0f0e7 1044#undef PT_MAX_FULL_LEVELS
5fb07ddb 1045#undef gpte_to_gfn
e04da980 1046#undef gpte_to_gfn_lvl
b3e4e63f 1047#undef CMPXCHG
d8089bac
GN
1048#undef PT_GUEST_ACCESSED_MASK
1049#undef PT_GUEST_DIRTY_MASK
1050#undef PT_GUEST_DIRTY_SHIFT
1051#undef PT_GUEST_ACCESSED_SHIFT
86407bcb 1052#undef PT_HAVE_ACCESSED_DIRTY