]> git.proxmox.com Git - mirror_ubuntu-hirsute-kernel.git/blame - arch/x86/kvm/svm.c
KVM: Add struct kvm_vcpu pointer parameter to get_enable_apicv()
[mirror_ubuntu-hirsute-kernel.git] / arch / x86 / kvm / svm.c
CommitLineData
6aa8b732
AK
1/*
2 * Kernel-based Virtual Machine driver for Linux
3 *
4 * AMD SVM support
5 *
6 * Copyright (C) 2006 Qumranet, Inc.
9611c187 7 * Copyright 2010 Red Hat, Inc. and/or its affiliates.
6aa8b732
AK
8 *
9 * Authors:
10 * Yaniv Kamay <yaniv@qumranet.com>
11 * Avi Kivity <avi@qumranet.com>
12 *
13 * This work is licensed under the terms of the GNU GPL, version 2. See
14 * the COPYING file in the top-level directory.
15 *
16 */
44a95dae
SS
17
18#define pr_fmt(fmt) "SVM: " fmt
19
edf88417
AK
20#include <linux/kvm_host.h>
21
85f455f7 22#include "irq.h"
1d737c8a 23#include "mmu.h"
5fdbf976 24#include "kvm_cache_regs.h"
fe4c7b19 25#include "x86.h"
66f7b72e 26#include "cpuid.h"
25462f7f 27#include "pmu.h"
e495606d 28
6aa8b732 29#include <linux/module.h>
ae759544 30#include <linux/mod_devicetable.h>
9d8f549d 31#include <linux/kernel.h>
6aa8b732
AK
32#include <linux/vmalloc.h>
33#include <linux/highmem.h>
e8edc6e0 34#include <linux/sched.h>
af658dca 35#include <linux/trace_events.h>
5a0e3ad6 36#include <linux/slab.h>
5881f737
SS
37#include <linux/amd-iommu.h>
38#include <linux/hashtable.h>
c207aee4 39#include <linux/frame.h>
6aa8b732 40
8221c137 41#include <asm/apic.h>
1018faa6 42#include <asm/perf_event.h>
67ec6607 43#include <asm/tlbflush.h>
e495606d 44#include <asm/desc.h>
facb0139 45#include <asm/debugreg.h>
631bc487 46#include <asm/kvm_para.h>
411b44ba 47#include <asm/irq_remapping.h>
6aa8b732 48
63d1142f 49#include <asm/virtext.h>
229456fc 50#include "trace.h"
63d1142f 51
4ecac3fd
AK
52#define __ex(x) __kvm_handle_fault_on_reboot(x)
53
6aa8b732
AK
54MODULE_AUTHOR("Qumranet");
55MODULE_LICENSE("GPL");
56
ae759544
JT
57static const struct x86_cpu_id svm_cpu_id[] = {
58 X86_FEATURE_MATCH(X86_FEATURE_SVM),
59 {}
60};
61MODULE_DEVICE_TABLE(x86cpu, svm_cpu_id);
62
6aa8b732
AK
63#define IOPM_ALLOC_ORDER 2
64#define MSRPM_ALLOC_ORDER 1
65
6aa8b732
AK
66#define SEG_TYPE_LDT 2
67#define SEG_TYPE_BUSY_TSS16 3
68
6bc31bdc
AP
69#define SVM_FEATURE_NPT (1 << 0)
70#define SVM_FEATURE_LBRV (1 << 1)
71#define SVM_FEATURE_SVML (1 << 2)
72#define SVM_FEATURE_NRIP (1 << 3)
ddce97aa
AP
73#define SVM_FEATURE_TSC_RATE (1 << 4)
74#define SVM_FEATURE_VMCB_CLEAN (1 << 5)
75#define SVM_FEATURE_FLUSH_ASID (1 << 6)
76#define SVM_FEATURE_DECODE_ASSIST (1 << 7)
6bc31bdc 77#define SVM_FEATURE_PAUSE_FILTER (1 << 10)
80b7706e 78
340d3bc3
SS
79#define SVM_AVIC_DOORBELL 0xc001011b
80
410e4d57
JR
81#define NESTED_EXIT_HOST 0 /* Exit handled on host level */
82#define NESTED_EXIT_DONE 1 /* Exit caused nested vmexit */
83#define NESTED_EXIT_CONTINUE 2 /* Further checks needed */
84
24e09cbf
JR
85#define DEBUGCTL_RESERVED_BITS (~(0x3fULL))
86
fbc0db76 87#define TSC_RATIO_RSVD 0xffffff0000000000ULL
92a1f12d
JR
88#define TSC_RATIO_MIN 0x0000000000000001ULL
89#define TSC_RATIO_MAX 0x000000ffffffffffULL
fbc0db76 90
5446a979 91#define AVIC_HPA_MASK ~((0xFFFULL << 52) | 0xFFF)
44a95dae
SS
92
93/*
94 * 0xff is broadcast, so the max index allowed for physical APIC ID
95 * table is 0xfe. APIC IDs above 0xff are reserved.
96 */
97#define AVIC_MAX_PHYSICAL_ID_COUNT 255
98
18f40c53
SS
99#define AVIC_UNACCEL_ACCESS_WRITE_MASK 1
100#define AVIC_UNACCEL_ACCESS_OFFSET_MASK 0xFF0
101#define AVIC_UNACCEL_ACCESS_VECTOR_MASK 0xFFFFFFFF
102
5ea11f2b
SS
103/* AVIC GATAG is encoded using VM and VCPU IDs */
104#define AVIC_VCPU_ID_BITS 8
105#define AVIC_VCPU_ID_MASK ((1 << AVIC_VCPU_ID_BITS) - 1)
106
107#define AVIC_VM_ID_BITS 24
108#define AVIC_VM_ID_NR (1 << AVIC_VM_ID_BITS)
109#define AVIC_VM_ID_MASK ((1 << AVIC_VM_ID_BITS) - 1)
110
111#define AVIC_GATAG(x, y) (((x & AVIC_VM_ID_MASK) << AVIC_VCPU_ID_BITS) | \
112 (y & AVIC_VCPU_ID_MASK))
113#define AVIC_GATAG_TO_VMID(x) ((x >> AVIC_VCPU_ID_BITS) & AVIC_VM_ID_MASK)
114#define AVIC_GATAG_TO_VCPUID(x) (x & AVIC_VCPU_ID_MASK)
115
67ec6607
JR
116static bool erratum_383_found __read_mostly;
117
6c8166a7
AK
118static const u32 host_save_user_msrs[] = {
119#ifdef CONFIG_X86_64
120 MSR_STAR, MSR_LSTAR, MSR_CSTAR, MSR_SYSCALL_MASK, MSR_KERNEL_GS_BASE,
121 MSR_FS_BASE,
122#endif
123 MSR_IA32_SYSENTER_CS, MSR_IA32_SYSENTER_ESP, MSR_IA32_SYSENTER_EIP,
46896c73 124 MSR_TSC_AUX,
6c8166a7
AK
125};
126
127#define NR_HOST_SAVE_USER_MSRS ARRAY_SIZE(host_save_user_msrs)
128
129struct kvm_vcpu;
130
e6aa9abd
JR
131struct nested_state {
132 struct vmcb *hsave;
133 u64 hsave_msr;
4a810181 134 u64 vm_cr_msr;
e6aa9abd
JR
135 u64 vmcb;
136
137 /* These are the merged vectors */
138 u32 *msrpm;
139
140 /* gpa pointers to the real vectors */
141 u64 vmcb_msrpm;
ce2ac085 142 u64 vmcb_iopm;
aad42c64 143
cd3ff653
JR
144 /* A VMEXIT is required but not yet emulated */
145 bool exit_required;
146
aad42c64 147 /* cache for intercepts of the guest */
4ee546b4 148 u32 intercept_cr;
3aed041a 149 u32 intercept_dr;
aad42c64
JR
150 u32 intercept_exceptions;
151 u64 intercept;
152
5bd2edc3
JR
153 /* Nested Paging related state */
154 u64 nested_cr3;
e6aa9abd
JR
155};
156
323c3d80
JR
157#define MSRPM_OFFSETS 16
158static u32 msrpm_offsets[MSRPM_OFFSETS] __read_mostly;
159
2b036c6b
BO
160/*
161 * Set osvw_len to higher value when updated Revision Guides
162 * are published and we know what the new status bits are
163 */
164static uint64_t osvw_len = 4, osvw_status;
165
6c8166a7
AK
166struct vcpu_svm {
167 struct kvm_vcpu vcpu;
168 struct vmcb *vmcb;
169 unsigned long vmcb_pa;
170 struct svm_cpu_data *svm_data;
171 uint64_t asid_generation;
172 uint64_t sysenter_esp;
173 uint64_t sysenter_eip;
46896c73 174 uint64_t tsc_aux;
6c8166a7
AK
175
176 u64 next_rip;
177
178 u64 host_user_msrs[NR_HOST_SAVE_USER_MSRS];
afe9e66f 179 struct {
dacccfdd
AK
180 u16 fs;
181 u16 gs;
182 u16 ldt;
afe9e66f
AK
183 u64 gs_base;
184 } host;
6c8166a7
AK
185
186 u32 *msrpm;
6c8166a7 187
bd3d1ec3
AK
188 ulong nmi_iret_rip;
189
e6aa9abd 190 struct nested_state nested;
6be7d306
JK
191
192 bool nmi_singlestep;
ab2f4d73 193 u64 nmi_singlestep_guest_rflags;
66b7138f
JK
194
195 unsigned int3_injected;
196 unsigned long int3_rip;
fbc0db76 197
6092d3d3
JR
198 /* cached guest cpuid flags for faster access */
199 bool nrips_enabled : 1;
44a95dae 200
18f40c53 201 u32 ldr_reg;
44a95dae
SS
202 struct page *avic_backing_page;
203 u64 *avic_physical_id_cache;
8221c137 204 bool avic_is_running;
411b44ba
SS
205
206 /*
207 * Per-vcpu list of struct amd_svm_iommu_ir:
208 * This is used mainly to store interrupt remapping information used
209 * when update the vcpu affinity. This avoids the need to scan for
210 * IRTE and try to match ga_tag in the IOMMU driver.
211 */
212 struct list_head ir_list;
213 spinlock_t ir_list_lock;
214};
215
216/*
217 * This is a wrapper of struct amd_iommu_ir_data.
218 */
219struct amd_svm_iommu_ir {
220 struct list_head node; /* Used by SVM for per-vcpu ir_list */
221 void *data; /* Storing pointer to struct amd_ir_data */
6c8166a7
AK
222};
223
44a95dae
SS
224#define AVIC_LOGICAL_ID_ENTRY_GUEST_PHYSICAL_ID_MASK (0xFF)
225#define AVIC_LOGICAL_ID_ENTRY_VALID_MASK (1 << 31)
226
227#define AVIC_PHYSICAL_ID_ENTRY_HOST_PHYSICAL_ID_MASK (0xFFULL)
228#define AVIC_PHYSICAL_ID_ENTRY_BACKING_PAGE_MASK (0xFFFFFFFFFFULL << 12)
229#define AVIC_PHYSICAL_ID_ENTRY_IS_RUNNING_MASK (1ULL << 62)
230#define AVIC_PHYSICAL_ID_ENTRY_VALID_MASK (1ULL << 63)
231
fbc0db76
JR
232static DEFINE_PER_CPU(u64, current_tsc_ratio);
233#define TSC_RATIO_DEFAULT 0x0100000000ULL
234
455716fa
JR
235#define MSR_INVALID 0xffffffffU
236
09941fbb 237static const struct svm_direct_access_msrs {
ac72a9b7
JR
238 u32 index; /* Index of the MSR */
239 bool always; /* True if intercept is always on */
240} direct_access_msrs[] = {
8c06585d 241 { .index = MSR_STAR, .always = true },
ac72a9b7
JR
242 { .index = MSR_IA32_SYSENTER_CS, .always = true },
243#ifdef CONFIG_X86_64
244 { .index = MSR_GS_BASE, .always = true },
245 { .index = MSR_FS_BASE, .always = true },
246 { .index = MSR_KERNEL_GS_BASE, .always = true },
247 { .index = MSR_LSTAR, .always = true },
248 { .index = MSR_CSTAR, .always = true },
249 { .index = MSR_SYSCALL_MASK, .always = true },
250#endif
251 { .index = MSR_IA32_LASTBRANCHFROMIP, .always = false },
252 { .index = MSR_IA32_LASTBRANCHTOIP, .always = false },
253 { .index = MSR_IA32_LASTINTFROMIP, .always = false },
254 { .index = MSR_IA32_LASTINTTOIP, .always = false },
255 { .index = MSR_INVALID, .always = false },
6c8166a7
AK
256};
257
709ddebf
JR
258/* enable NPT for AMD64 and X86 with PAE */
259#if defined(CONFIG_X86_64) || defined(CONFIG_X86_PAE)
260static bool npt_enabled = true;
261#else
e0231715 262static bool npt_enabled;
709ddebf 263#endif
6c7dac72 264
e2358851
DB
265/* allow nested paging (virtualized MMU) for all guests */
266static int npt = true;
6c7dac72 267module_param(npt, int, S_IRUGO);
e3da3acd 268
e2358851
DB
269/* allow nested virtualization in KVM/SVM */
270static int nested = true;
236de055
AG
271module_param(nested, int, S_IRUGO);
272
44a95dae
SS
273/* enable / disable AVIC */
274static int avic;
5b8abf1f 275#ifdef CONFIG_X86_LOCAL_APIC
44a95dae 276module_param(avic, int, S_IRUGO);
5b8abf1f 277#endif
44a95dae 278
89c8a498
JN
279/* enable/disable Virtual VMLOAD VMSAVE */
280static int vls = true;
281module_param(vls, int, 0444);
282
640bd6e5
JN
283/* enable/disable Virtual GIF */
284static int vgif = true;
285module_param(vgif, int, 0444);
5ea11f2b 286
79a8059d 287static void svm_set_cr0(struct kvm_vcpu *vcpu, unsigned long cr0);
44874f84 288static void svm_flush_tlb(struct kvm_vcpu *vcpu);
a5c3832d 289static void svm_complete_interrupts(struct vcpu_svm *svm);
04d2cc77 290
410e4d57 291static int nested_svm_exit_handled(struct vcpu_svm *svm);
b8e88bc8 292static int nested_svm_intercept(struct vcpu_svm *svm);
cf74a78b 293static int nested_svm_vmexit(struct vcpu_svm *svm);
cf74a78b
AG
294static int nested_svm_check_exception(struct vcpu_svm *svm, unsigned nr,
295 bool has_error_code, u32 error_code);
296
8d28fec4 297enum {
116a0a23
JR
298 VMCB_INTERCEPTS, /* Intercept vectors, TSC offset,
299 pause filter count */
f56838e4 300 VMCB_PERM_MAP, /* IOPM Base and MSRPM Base */
d48086d1 301 VMCB_ASID, /* ASID */
decdbf6a 302 VMCB_INTR, /* int_ctl, int_vector */
b2747166 303 VMCB_NPT, /* npt_en, nCR3, gPAT */
dcca1a65 304 VMCB_CR, /* CR0, CR3, CR4, EFER */
72214b96 305 VMCB_DR, /* DR6, DR7 */
17a703cb 306 VMCB_DT, /* GDT, IDT */
060d0c9a 307 VMCB_SEG, /* CS, DS, SS, ES, CPL */
0574dec0 308 VMCB_CR2, /* CR2 only */
b53ba3f9 309 VMCB_LBR, /* DBGCTL, BR_FROM, BR_TO, LAST_EX_FROM, LAST_EX_TO */
44a95dae
SS
310 VMCB_AVIC, /* AVIC APIC_BAR, AVIC APIC_BACKING_PAGE,
311 * AVIC PHYSICAL_TABLE pointer,
312 * AVIC LOGICAL_TABLE pointer
313 */
8d28fec4
RJ
314 VMCB_DIRTY_MAX,
315};
316
0574dec0
JR
317/* TPR and CR2 are always written before VMRUN */
318#define VMCB_ALWAYS_DIRTY_MASK ((1U << VMCB_INTR) | (1U << VMCB_CR2))
8d28fec4 319
44a95dae
SS
320#define VMCB_AVIC_APIC_BAR_MASK 0xFFFFFFFFFF000ULL
321
8d28fec4
RJ
322static inline void mark_all_dirty(struct vmcb *vmcb)
323{
324 vmcb->control.clean = 0;
325}
326
327static inline void mark_all_clean(struct vmcb *vmcb)
328{
329 vmcb->control.clean = ((1 << VMCB_DIRTY_MAX) - 1)
330 & ~VMCB_ALWAYS_DIRTY_MASK;
331}
332
333static inline void mark_dirty(struct vmcb *vmcb, int bit)
334{
335 vmcb->control.clean &= ~(1 << bit);
336}
337
a2fa3e9f
GH
338static inline struct vcpu_svm *to_svm(struct kvm_vcpu *vcpu)
339{
fb3f0f51 340 return container_of(vcpu, struct vcpu_svm, vcpu);
a2fa3e9f
GH
341}
342
44a95dae
SS
343static inline void avic_update_vapic_bar(struct vcpu_svm *svm, u64 data)
344{
345 svm->vmcb->control.avic_vapic_bar = data & VMCB_AVIC_APIC_BAR_MASK;
346 mark_dirty(svm->vmcb, VMCB_AVIC);
347}
348
340d3bc3
SS
349static inline bool avic_vcpu_is_running(struct kvm_vcpu *vcpu)
350{
351 struct vcpu_svm *svm = to_svm(vcpu);
352 u64 *entry = svm->avic_physical_id_cache;
353
354 if (!entry)
355 return false;
356
357 return (READ_ONCE(*entry) & AVIC_PHYSICAL_ID_ENTRY_IS_RUNNING_MASK);
358}
359
384c6368
JR
360static void recalc_intercepts(struct vcpu_svm *svm)
361{
362 struct vmcb_control_area *c, *h;
363 struct nested_state *g;
364
116a0a23
JR
365 mark_dirty(svm->vmcb, VMCB_INTERCEPTS);
366
384c6368
JR
367 if (!is_guest_mode(&svm->vcpu))
368 return;
369
370 c = &svm->vmcb->control;
371 h = &svm->nested.hsave->control;
372 g = &svm->nested;
373
4ee546b4 374 c->intercept_cr = h->intercept_cr | g->intercept_cr;
3aed041a 375 c->intercept_dr = h->intercept_dr | g->intercept_dr;
384c6368
JR
376 c->intercept_exceptions = h->intercept_exceptions | g->intercept_exceptions;
377 c->intercept = h->intercept | g->intercept;
378}
379
4ee546b4
RJ
380static inline struct vmcb *get_host_vmcb(struct vcpu_svm *svm)
381{
382 if (is_guest_mode(&svm->vcpu))
383 return svm->nested.hsave;
384 else
385 return svm->vmcb;
386}
387
388static inline void set_cr_intercept(struct vcpu_svm *svm, int bit)
389{
390 struct vmcb *vmcb = get_host_vmcb(svm);
391
392 vmcb->control.intercept_cr |= (1U << bit);
393
394 recalc_intercepts(svm);
395}
396
397static inline void clr_cr_intercept(struct vcpu_svm *svm, int bit)
398{
399 struct vmcb *vmcb = get_host_vmcb(svm);
400
401 vmcb->control.intercept_cr &= ~(1U << bit);
402
403 recalc_intercepts(svm);
404}
405
406static inline bool is_cr_intercept(struct vcpu_svm *svm, int bit)
407{
408 struct vmcb *vmcb = get_host_vmcb(svm);
409
410 return vmcb->control.intercept_cr & (1U << bit);
411}
412
5315c716 413static inline void set_dr_intercepts(struct vcpu_svm *svm)
3aed041a
JR
414{
415 struct vmcb *vmcb = get_host_vmcb(svm);
416
5315c716
PB
417 vmcb->control.intercept_dr = (1 << INTERCEPT_DR0_READ)
418 | (1 << INTERCEPT_DR1_READ)
419 | (1 << INTERCEPT_DR2_READ)
420 | (1 << INTERCEPT_DR3_READ)
421 | (1 << INTERCEPT_DR4_READ)
422 | (1 << INTERCEPT_DR5_READ)
423 | (1 << INTERCEPT_DR6_READ)
424 | (1 << INTERCEPT_DR7_READ)
425 | (1 << INTERCEPT_DR0_WRITE)
426 | (1 << INTERCEPT_DR1_WRITE)
427 | (1 << INTERCEPT_DR2_WRITE)
428 | (1 << INTERCEPT_DR3_WRITE)
429 | (1 << INTERCEPT_DR4_WRITE)
430 | (1 << INTERCEPT_DR5_WRITE)
431 | (1 << INTERCEPT_DR6_WRITE)
432 | (1 << INTERCEPT_DR7_WRITE);
3aed041a
JR
433
434 recalc_intercepts(svm);
435}
436
5315c716 437static inline void clr_dr_intercepts(struct vcpu_svm *svm)
3aed041a
JR
438{
439 struct vmcb *vmcb = get_host_vmcb(svm);
440
5315c716 441 vmcb->control.intercept_dr = 0;
3aed041a
JR
442
443 recalc_intercepts(svm);
444}
445
18c918c5
JR
446static inline void set_exception_intercept(struct vcpu_svm *svm, int bit)
447{
448 struct vmcb *vmcb = get_host_vmcb(svm);
449
450 vmcb->control.intercept_exceptions |= (1U << bit);
451
452 recalc_intercepts(svm);
453}
454
455static inline void clr_exception_intercept(struct vcpu_svm *svm, int bit)
456{
457 struct vmcb *vmcb = get_host_vmcb(svm);
458
459 vmcb->control.intercept_exceptions &= ~(1U << bit);
460
461 recalc_intercepts(svm);
462}
463
8a05a1b8
JR
464static inline void set_intercept(struct vcpu_svm *svm, int bit)
465{
466 struct vmcb *vmcb = get_host_vmcb(svm);
467
468 vmcb->control.intercept |= (1ULL << bit);
469
470 recalc_intercepts(svm);
471}
472
473static inline void clr_intercept(struct vcpu_svm *svm, int bit)
474{
475 struct vmcb *vmcb = get_host_vmcb(svm);
476
477 vmcb->control.intercept &= ~(1ULL << bit);
478
479 recalc_intercepts(svm);
480}
481
640bd6e5
JN
482static inline bool vgif_enabled(struct vcpu_svm *svm)
483{
484 return !!(svm->vmcb->control.int_ctl & V_GIF_ENABLE_MASK);
485}
486
2af9194d
JR
487static inline void enable_gif(struct vcpu_svm *svm)
488{
640bd6e5
JN
489 if (vgif_enabled(svm))
490 svm->vmcb->control.int_ctl |= V_GIF_MASK;
491 else
492 svm->vcpu.arch.hflags |= HF_GIF_MASK;
2af9194d
JR
493}
494
495static inline void disable_gif(struct vcpu_svm *svm)
496{
640bd6e5
JN
497 if (vgif_enabled(svm))
498 svm->vmcb->control.int_ctl &= ~V_GIF_MASK;
499 else
500 svm->vcpu.arch.hflags &= ~HF_GIF_MASK;
2af9194d
JR
501}
502
503static inline bool gif_set(struct vcpu_svm *svm)
504{
640bd6e5
JN
505 if (vgif_enabled(svm))
506 return !!(svm->vmcb->control.int_ctl & V_GIF_MASK);
507 else
508 return !!(svm->vcpu.arch.hflags & HF_GIF_MASK);
2af9194d
JR
509}
510
4866d5e3 511static unsigned long iopm_base;
6aa8b732
AK
512
513struct kvm_ldttss_desc {
514 u16 limit0;
515 u16 base0;
e0231715
JR
516 unsigned base1:8, type:5, dpl:2, p:1;
517 unsigned limit1:4, zero0:3, g:1, base2:8;
6aa8b732
AK
518 u32 base3;
519 u32 zero1;
520} __attribute__((packed));
521
522struct svm_cpu_data {
523 int cpu;
524
5008fdf5
AK
525 u64 asid_generation;
526 u32 max_asid;
527 u32 next_asid;
6aa8b732
AK
528 struct kvm_ldttss_desc *tss_desc;
529
530 struct page *save_area;
531};
532
533static DEFINE_PER_CPU(struct svm_cpu_data *, svm_data);
534
535struct svm_init_data {
536 int cpu;
537 int r;
538};
539
09941fbb 540static const u32 msrpm_ranges[] = {0, 0xc0000000, 0xc0010000};
6aa8b732 541
9d8f549d 542#define NUM_MSR_MAPS ARRAY_SIZE(msrpm_ranges)
6aa8b732
AK
543#define MSRS_RANGE_SIZE 2048
544#define MSRS_IN_RANGE (MSRS_RANGE_SIZE * 8 / 2)
545
455716fa
JR
546static u32 svm_msrpm_offset(u32 msr)
547{
548 u32 offset;
549 int i;
550
551 for (i = 0; i < NUM_MSR_MAPS; i++) {
552 if (msr < msrpm_ranges[i] ||
553 msr >= msrpm_ranges[i] + MSRS_IN_RANGE)
554 continue;
555
556 offset = (msr - msrpm_ranges[i]) / 4; /* 4 msrs per u8 */
557 offset += (i * MSRS_RANGE_SIZE); /* add range offset */
558
559 /* Now we have the u8 offset - but need the u32 offset */
560 return offset / 4;
561 }
562
563 /* MSR not in any range */
564 return MSR_INVALID;
565}
566
6aa8b732
AK
567#define MAX_INST_SIZE 15
568
6aa8b732
AK
569static inline void clgi(void)
570{
4ecac3fd 571 asm volatile (__ex(SVM_CLGI));
6aa8b732
AK
572}
573
574static inline void stgi(void)
575{
4ecac3fd 576 asm volatile (__ex(SVM_STGI));
6aa8b732
AK
577}
578
579static inline void invlpga(unsigned long addr, u32 asid)
580{
e0231715 581 asm volatile (__ex(SVM_INVLPGA) : : "a"(addr), "c"(asid));
6aa8b732
AK
582}
583
855feb67 584static int get_npt_level(struct kvm_vcpu *vcpu)
4b16184c
JR
585{
586#ifdef CONFIG_X86_64
2a7266a8 587 return PT64_ROOT_4LEVEL;
4b16184c
JR
588#else
589 return PT32E_ROOT_LEVEL;
590#endif
591}
592
6aa8b732
AK
593static void svm_set_efer(struct kvm_vcpu *vcpu, u64 efer)
594{
6dc696d4 595 vcpu->arch.efer = efer;
709ddebf 596 if (!npt_enabled && !(efer & EFER_LMA))
2b5203ee 597 efer &= ~EFER_LME;
6aa8b732 598
9962d032 599 to_svm(vcpu)->vmcb->save.efer = efer | EFER_SVME;
dcca1a65 600 mark_dirty(to_svm(vcpu)->vmcb, VMCB_CR);
6aa8b732
AK
601}
602
6aa8b732
AK
603static int is_external_interrupt(u32 info)
604{
605 info &= SVM_EVTINJ_TYPE_MASK | SVM_EVTINJ_VALID;
606 return info == (SVM_EVTINJ_VALID | SVM_EVTINJ_TYPE_INTR);
607}
608
37ccdcbe 609static u32 svm_get_interrupt_shadow(struct kvm_vcpu *vcpu)
2809f5d2
GC
610{
611 struct vcpu_svm *svm = to_svm(vcpu);
612 u32 ret = 0;
613
614 if (svm->vmcb->control.int_state & SVM_INTERRUPT_SHADOW_MASK)
37ccdcbe
PB
615 ret = KVM_X86_SHADOW_INT_STI | KVM_X86_SHADOW_INT_MOV_SS;
616 return ret;
2809f5d2
GC
617}
618
619static void svm_set_interrupt_shadow(struct kvm_vcpu *vcpu, int mask)
620{
621 struct vcpu_svm *svm = to_svm(vcpu);
622
623 if (mask == 0)
624 svm->vmcb->control.int_state &= ~SVM_INTERRUPT_SHADOW_MASK;
625 else
626 svm->vmcb->control.int_state |= SVM_INTERRUPT_SHADOW_MASK;
627
628}
629
6aa8b732
AK
630static void skip_emulated_instruction(struct kvm_vcpu *vcpu)
631{
a2fa3e9f
GH
632 struct vcpu_svm *svm = to_svm(vcpu);
633
f104765b 634 if (svm->vmcb->control.next_rip != 0) {
d2922422 635 WARN_ON_ONCE(!static_cpu_has(X86_FEATURE_NRIPS));
6bc31bdc 636 svm->next_rip = svm->vmcb->control.next_rip;
f104765b 637 }
6bc31bdc 638
a2fa3e9f 639 if (!svm->next_rip) {
51d8b661 640 if (emulate_instruction(vcpu, EMULTYPE_SKIP) !=
f629cf84
GN
641 EMULATE_DONE)
642 printk(KERN_DEBUG "%s: NOP\n", __func__);
6aa8b732
AK
643 return;
644 }
5fdbf976
MT
645 if (svm->next_rip - kvm_rip_read(vcpu) > MAX_INST_SIZE)
646 printk(KERN_ERR "%s: ip 0x%lx next 0x%llx\n",
647 __func__, kvm_rip_read(vcpu), svm->next_rip);
6aa8b732 648
5fdbf976 649 kvm_rip_write(vcpu, svm->next_rip);
2809f5d2 650 svm_set_interrupt_shadow(vcpu, 0);
6aa8b732
AK
651}
652
cfcd20e5 653static void svm_queue_exception(struct kvm_vcpu *vcpu)
116a4752
JK
654{
655 struct vcpu_svm *svm = to_svm(vcpu);
cfcd20e5
WL
656 unsigned nr = vcpu->arch.exception.nr;
657 bool has_error_code = vcpu->arch.exception.has_error_code;
664f8e26 658 bool reinject = vcpu->arch.exception.injected;
cfcd20e5 659 u32 error_code = vcpu->arch.exception.error_code;
116a4752 660
e0231715
JR
661 /*
662 * If we are within a nested VM we'd better #VMEXIT and let the guest
663 * handle the exception
664 */
ce7ddec4
JR
665 if (!reinject &&
666 nested_svm_check_exception(svm, nr, has_error_code, error_code))
116a4752
JK
667 return;
668
2a6b20b8 669 if (nr == BP_VECTOR && !static_cpu_has(X86_FEATURE_NRIPS)) {
66b7138f
JK
670 unsigned long rip, old_rip = kvm_rip_read(&svm->vcpu);
671
672 /*
673 * For guest debugging where we have to reinject #BP if some
674 * INT3 is guest-owned:
675 * Emulate nRIP by moving RIP forward. Will fail if injection
676 * raises a fault that is not intercepted. Still better than
677 * failing in all cases.
678 */
679 skip_emulated_instruction(&svm->vcpu);
680 rip = kvm_rip_read(&svm->vcpu);
681 svm->int3_rip = rip + svm->vmcb->save.cs.base;
682 svm->int3_injected = rip - old_rip;
683 }
684
116a4752
JK
685 svm->vmcb->control.event_inj = nr
686 | SVM_EVTINJ_VALID
687 | (has_error_code ? SVM_EVTINJ_VALID_ERR : 0)
688 | SVM_EVTINJ_TYPE_EXEPT;
689 svm->vmcb->control.event_inj_err = error_code;
690}
691
67ec6607
JR
692static void svm_init_erratum_383(void)
693{
694 u32 low, high;
695 int err;
696 u64 val;
697
e6ee94d5 698 if (!static_cpu_has_bug(X86_BUG_AMD_TLB_MMATCH))
67ec6607
JR
699 return;
700
701 /* Use _safe variants to not break nested virtualization */
702 val = native_read_msr_safe(MSR_AMD64_DC_CFG, &err);
703 if (err)
704 return;
705
706 val |= (1ULL << 47);
707
708 low = lower_32_bits(val);
709 high = upper_32_bits(val);
710
711 native_write_msr_safe(MSR_AMD64_DC_CFG, low, high);
712
713 erratum_383_found = true;
714}
715
2b036c6b
BO
716static void svm_init_osvw(struct kvm_vcpu *vcpu)
717{
718 /*
719 * Guests should see errata 400 and 415 as fixed (assuming that
720 * HLT and IO instructions are intercepted).
721 */
722 vcpu->arch.osvw.length = (osvw_len >= 3) ? (osvw_len) : 3;
723 vcpu->arch.osvw.status = osvw_status & ~(6ULL);
724
725 /*
726 * By increasing VCPU's osvw.length to 3 we are telling the guest that
727 * all osvw.status bits inside that length, including bit 0 (which is
728 * reserved for erratum 298), are valid. However, if host processor's
729 * osvw_len is 0 then osvw_status[0] carries no information. We need to
730 * be conservative here and therefore we tell the guest that erratum 298
731 * is present (because we really don't know).
732 */
733 if (osvw_len == 0 && boot_cpu_data.x86 == 0x10)
734 vcpu->arch.osvw.status |= 1;
735}
736
6aa8b732
AK
737static int has_svm(void)
738{
63d1142f 739 const char *msg;
6aa8b732 740
63d1142f 741 if (!cpu_has_svm(&msg)) {
ff81ff10 742 printk(KERN_INFO "has_svm: %s\n", msg);
6aa8b732
AK
743 return 0;
744 }
745
6aa8b732
AK
746 return 1;
747}
748
13a34e06 749static void svm_hardware_disable(void)
6aa8b732 750{
fbc0db76
JR
751 /* Make sure we clean up behind us */
752 if (static_cpu_has(X86_FEATURE_TSCRATEMSR))
753 wrmsrl(MSR_AMD64_TSC_RATIO, TSC_RATIO_DEFAULT);
754
2c8dceeb 755 cpu_svm_disable();
1018faa6
JR
756
757 amd_pmu_disable_virt();
6aa8b732
AK
758}
759
13a34e06 760static int svm_hardware_enable(void)
6aa8b732
AK
761{
762
0fe1e009 763 struct svm_cpu_data *sd;
6aa8b732 764 uint64_t efer;
6aa8b732
AK
765 struct desc_struct *gdt;
766 int me = raw_smp_processor_id();
767
10474ae8
AG
768 rdmsrl(MSR_EFER, efer);
769 if (efer & EFER_SVME)
770 return -EBUSY;
771
6aa8b732 772 if (!has_svm()) {
1f5b77f5 773 pr_err("%s: err EOPNOTSUPP on %d\n", __func__, me);
10474ae8 774 return -EINVAL;
6aa8b732 775 }
0fe1e009 776 sd = per_cpu(svm_data, me);
0fe1e009 777 if (!sd) {
1f5b77f5 778 pr_err("%s: svm_data is NULL on %d\n", __func__, me);
10474ae8 779 return -EINVAL;
6aa8b732
AK
780 }
781
0fe1e009
TH
782 sd->asid_generation = 1;
783 sd->max_asid = cpuid_ebx(SVM_CPUID_FUNC) - 1;
784 sd->next_asid = sd->max_asid + 1;
6aa8b732 785
45fc8757 786 gdt = get_current_gdt_rw();
0fe1e009 787 sd->tss_desc = (struct kvm_ldttss_desc *)(gdt + GDT_ENTRY_TSS);
6aa8b732 788
9962d032 789 wrmsrl(MSR_EFER, efer | EFER_SVME);
6aa8b732 790
d0316554 791 wrmsrl(MSR_VM_HSAVE_PA, page_to_pfn(sd->save_area) << PAGE_SHIFT);
10474ae8 792
fbc0db76
JR
793 if (static_cpu_has(X86_FEATURE_TSCRATEMSR)) {
794 wrmsrl(MSR_AMD64_TSC_RATIO, TSC_RATIO_DEFAULT);
89cbc767 795 __this_cpu_write(current_tsc_ratio, TSC_RATIO_DEFAULT);
fbc0db76
JR
796 }
797
2b036c6b
BO
798
799 /*
800 * Get OSVW bits.
801 *
802 * Note that it is possible to have a system with mixed processor
803 * revisions and therefore different OSVW bits. If bits are not the same
804 * on different processors then choose the worst case (i.e. if erratum
805 * is present on one processor and not on another then assume that the
806 * erratum is present everywhere).
807 */
808 if (cpu_has(&boot_cpu_data, X86_FEATURE_OSVW)) {
809 uint64_t len, status = 0;
810 int err;
811
812 len = native_read_msr_safe(MSR_AMD64_OSVW_ID_LENGTH, &err);
813 if (!err)
814 status = native_read_msr_safe(MSR_AMD64_OSVW_STATUS,
815 &err);
816
817 if (err)
818 osvw_status = osvw_len = 0;
819 else {
820 if (len < osvw_len)
821 osvw_len = len;
822 osvw_status |= status;
823 osvw_status &= (1ULL << osvw_len) - 1;
824 }
825 } else
826 osvw_status = osvw_len = 0;
827
67ec6607
JR
828 svm_init_erratum_383();
829
1018faa6
JR
830 amd_pmu_enable_virt();
831
10474ae8 832 return 0;
6aa8b732
AK
833}
834
0da1db75
JR
835static void svm_cpu_uninit(int cpu)
836{
0fe1e009 837 struct svm_cpu_data *sd = per_cpu(svm_data, raw_smp_processor_id());
0da1db75 838
0fe1e009 839 if (!sd)
0da1db75
JR
840 return;
841
842 per_cpu(svm_data, raw_smp_processor_id()) = NULL;
0fe1e009
TH
843 __free_page(sd->save_area);
844 kfree(sd);
0da1db75
JR
845}
846
6aa8b732
AK
847static int svm_cpu_init(int cpu)
848{
0fe1e009 849 struct svm_cpu_data *sd;
6aa8b732
AK
850 int r;
851
0fe1e009
TH
852 sd = kzalloc(sizeof(struct svm_cpu_data), GFP_KERNEL);
853 if (!sd)
6aa8b732 854 return -ENOMEM;
0fe1e009
TH
855 sd->cpu = cpu;
856 sd->save_area = alloc_page(GFP_KERNEL);
6aa8b732 857 r = -ENOMEM;
0fe1e009 858 if (!sd->save_area)
6aa8b732
AK
859 goto err_1;
860
0fe1e009 861 per_cpu(svm_data, cpu) = sd;
6aa8b732
AK
862
863 return 0;
864
865err_1:
0fe1e009 866 kfree(sd);
6aa8b732
AK
867 return r;
868
869}
870
ac72a9b7
JR
871static bool valid_msr_intercept(u32 index)
872{
873 int i;
874
875 for (i = 0; direct_access_msrs[i].index != MSR_INVALID; i++)
876 if (direct_access_msrs[i].index == index)
877 return true;
878
879 return false;
880}
881
bfc733a7
RR
882static void set_msr_interception(u32 *msrpm, unsigned msr,
883 int read, int write)
6aa8b732 884{
455716fa
JR
885 u8 bit_read, bit_write;
886 unsigned long tmp;
887 u32 offset;
6aa8b732 888
ac72a9b7
JR
889 /*
890 * If this warning triggers extend the direct_access_msrs list at the
891 * beginning of the file
892 */
893 WARN_ON(!valid_msr_intercept(msr));
894
455716fa
JR
895 offset = svm_msrpm_offset(msr);
896 bit_read = 2 * (msr & 0x0f);
897 bit_write = 2 * (msr & 0x0f) + 1;
898 tmp = msrpm[offset];
899
900 BUG_ON(offset == MSR_INVALID);
901
902 read ? clear_bit(bit_read, &tmp) : set_bit(bit_read, &tmp);
903 write ? clear_bit(bit_write, &tmp) : set_bit(bit_write, &tmp);
904
905 msrpm[offset] = tmp;
6aa8b732
AK
906}
907
f65c229c 908static void svm_vcpu_init_msrpm(u32 *msrpm)
6aa8b732
AK
909{
910 int i;
911
f65c229c
JR
912 memset(msrpm, 0xff, PAGE_SIZE * (1 << MSRPM_ALLOC_ORDER));
913
ac72a9b7
JR
914 for (i = 0; direct_access_msrs[i].index != MSR_INVALID; i++) {
915 if (!direct_access_msrs[i].always)
916 continue;
917
918 set_msr_interception(msrpm, direct_access_msrs[i].index, 1, 1);
919 }
f65c229c
JR
920}
921
323c3d80
JR
922static void add_msr_offset(u32 offset)
923{
924 int i;
925
926 for (i = 0; i < MSRPM_OFFSETS; ++i) {
927
928 /* Offset already in list? */
929 if (msrpm_offsets[i] == offset)
bfc733a7 930 return;
323c3d80
JR
931
932 /* Slot used by another offset? */
933 if (msrpm_offsets[i] != MSR_INVALID)
934 continue;
935
936 /* Add offset to list */
937 msrpm_offsets[i] = offset;
938
939 return;
6aa8b732 940 }
323c3d80
JR
941
942 /*
943 * If this BUG triggers the msrpm_offsets table has an overflow. Just
944 * increase MSRPM_OFFSETS in this case.
945 */
bfc733a7 946 BUG();
6aa8b732
AK
947}
948
323c3d80 949static void init_msrpm_offsets(void)
f65c229c 950{
323c3d80 951 int i;
f65c229c 952
323c3d80
JR
953 memset(msrpm_offsets, 0xff, sizeof(msrpm_offsets));
954
955 for (i = 0; direct_access_msrs[i].index != MSR_INVALID; i++) {
956 u32 offset;
957
958 offset = svm_msrpm_offset(direct_access_msrs[i].index);
959 BUG_ON(offset == MSR_INVALID);
960
961 add_msr_offset(offset);
962 }
f65c229c
JR
963}
964
24e09cbf
JR
965static void svm_enable_lbrv(struct vcpu_svm *svm)
966{
967 u32 *msrpm = svm->msrpm;
968
0dc92119 969 svm->vmcb->control.virt_ext |= LBR_CTL_ENABLE_MASK;
24e09cbf
JR
970 set_msr_interception(msrpm, MSR_IA32_LASTBRANCHFROMIP, 1, 1);
971 set_msr_interception(msrpm, MSR_IA32_LASTBRANCHTOIP, 1, 1);
972 set_msr_interception(msrpm, MSR_IA32_LASTINTFROMIP, 1, 1);
973 set_msr_interception(msrpm, MSR_IA32_LASTINTTOIP, 1, 1);
974}
975
976static void svm_disable_lbrv(struct vcpu_svm *svm)
977{
978 u32 *msrpm = svm->msrpm;
979
0dc92119 980 svm->vmcb->control.virt_ext &= ~LBR_CTL_ENABLE_MASK;
24e09cbf
JR
981 set_msr_interception(msrpm, MSR_IA32_LASTBRANCHFROMIP, 0, 0);
982 set_msr_interception(msrpm, MSR_IA32_LASTBRANCHTOIP, 0, 0);
983 set_msr_interception(msrpm, MSR_IA32_LASTINTFROMIP, 0, 0);
984 set_msr_interception(msrpm, MSR_IA32_LASTINTTOIP, 0, 0);
985}
986
4aebd0e9
LP
987static void disable_nmi_singlestep(struct vcpu_svm *svm)
988{
989 svm->nmi_singlestep = false;
640bd6e5 990
ab2f4d73
LP
991 if (!(svm->vcpu.guest_debug & KVM_GUESTDBG_SINGLESTEP)) {
992 /* Clear our flags if they were not set by the guest */
993 if (!(svm->nmi_singlestep_guest_rflags & X86_EFLAGS_TF))
994 svm->vmcb->save.rflags &= ~X86_EFLAGS_TF;
995 if (!(svm->nmi_singlestep_guest_rflags & X86_EFLAGS_RF))
996 svm->vmcb->save.rflags &= ~X86_EFLAGS_RF;
997 }
4aebd0e9
LP
998}
999
5881f737
SS
1000/* Note:
1001 * This hash table is used to map VM_ID to a struct kvm_arch,
1002 * when handling AMD IOMMU GALOG notification to schedule in
1003 * a particular vCPU.
1004 */
1005#define SVM_VM_DATA_HASH_BITS 8
681bcea8 1006static DEFINE_HASHTABLE(svm_vm_data_hash, SVM_VM_DATA_HASH_BITS);
3f0d4db7
DV
1007static u32 next_vm_id = 0;
1008static bool next_vm_id_wrapped = 0;
681bcea8 1009static DEFINE_SPINLOCK(svm_vm_data_hash_lock);
5881f737
SS
1010
1011/* Note:
1012 * This function is called from IOMMU driver to notify
1013 * SVM to schedule in a particular vCPU of a particular VM.
1014 */
1015static int avic_ga_log_notifier(u32 ga_tag)
1016{
1017 unsigned long flags;
1018 struct kvm_arch *ka = NULL;
1019 struct kvm_vcpu *vcpu = NULL;
1020 u32 vm_id = AVIC_GATAG_TO_VMID(ga_tag);
1021 u32 vcpu_id = AVIC_GATAG_TO_VCPUID(ga_tag);
1022
1023 pr_debug("SVM: %s: vm_id=%#x, vcpu_id=%#x\n", __func__, vm_id, vcpu_id);
1024
1025 spin_lock_irqsave(&svm_vm_data_hash_lock, flags);
1026 hash_for_each_possible(svm_vm_data_hash, ka, hnode, vm_id) {
1027 struct kvm *kvm = container_of(ka, struct kvm, arch);
1028 struct kvm_arch *vm_data = &kvm->arch;
1029
1030 if (vm_data->avic_vm_id != vm_id)
1031 continue;
1032 vcpu = kvm_get_vcpu_by_id(kvm, vcpu_id);
1033 break;
1034 }
1035 spin_unlock_irqrestore(&svm_vm_data_hash_lock, flags);
1036
1037 if (!vcpu)
1038 return 0;
1039
1040 /* Note:
1041 * At this point, the IOMMU should have already set the pending
1042 * bit in the vAPIC backing page. So, we just need to schedule
1043 * in the vcpu.
1044 */
1045 if (vcpu->mode == OUTSIDE_GUEST_MODE)
1046 kvm_vcpu_wake_up(vcpu);
1047
1048 return 0;
1049}
1050
6aa8b732
AK
1051static __init int svm_hardware_setup(void)
1052{
1053 int cpu;
1054 struct page *iopm_pages;
f65c229c 1055 void *iopm_va;
6aa8b732
AK
1056 int r;
1057
6aa8b732
AK
1058 iopm_pages = alloc_pages(GFP_KERNEL, IOPM_ALLOC_ORDER);
1059
1060 if (!iopm_pages)
1061 return -ENOMEM;
c8681339
AL
1062
1063 iopm_va = page_address(iopm_pages);
1064 memset(iopm_va, 0xff, PAGE_SIZE * (1 << IOPM_ALLOC_ORDER));
6aa8b732
AK
1065 iopm_base = page_to_pfn(iopm_pages) << PAGE_SHIFT;
1066
323c3d80
JR
1067 init_msrpm_offsets();
1068
50a37eb4
JR
1069 if (boot_cpu_has(X86_FEATURE_NX))
1070 kvm_enable_efer_bits(EFER_NX);
1071
1b2fd70c
AG
1072 if (boot_cpu_has(X86_FEATURE_FXSR_OPT))
1073 kvm_enable_efer_bits(EFER_FFXSR);
1074
92a1f12d 1075 if (boot_cpu_has(X86_FEATURE_TSCRATEMSR)) {
92a1f12d 1076 kvm_has_tsc_control = true;
bc9b961b
HZ
1077 kvm_max_tsc_scaling_ratio = TSC_RATIO_MAX;
1078 kvm_tsc_scaling_ratio_frac_bits = 32;
92a1f12d
JR
1079 }
1080
236de055
AG
1081 if (nested) {
1082 printk(KERN_INFO "kvm: Nested Virtualization enabled\n");
eec4b140 1083 kvm_enable_efer_bits(EFER_SVME | EFER_LMSLE);
236de055
AG
1084 }
1085
3230bb47 1086 for_each_possible_cpu(cpu) {
6aa8b732
AK
1087 r = svm_cpu_init(cpu);
1088 if (r)
f65c229c 1089 goto err;
6aa8b732 1090 }
33bd6a0b 1091
2a6b20b8 1092 if (!boot_cpu_has(X86_FEATURE_NPT))
e3da3acd
JR
1093 npt_enabled = false;
1094
6c7dac72
JR
1095 if (npt_enabled && !npt) {
1096 printk(KERN_INFO "kvm: Nested Paging disabled\n");
1097 npt_enabled = false;
1098 }
1099
18552672 1100 if (npt_enabled) {
e3da3acd 1101 printk(KERN_INFO "kvm: Nested Paging enabled\n");
18552672 1102 kvm_enable_tdp();
5f4cb662
JR
1103 } else
1104 kvm_disable_tdp();
e3da3acd 1105
5b8abf1f
SS
1106 if (avic) {
1107 if (!npt_enabled ||
1108 !boot_cpu_has(X86_FEATURE_AVIC) ||
5881f737 1109 !IS_ENABLED(CONFIG_X86_LOCAL_APIC)) {
5b8abf1f 1110 avic = false;
5881f737 1111 } else {
5b8abf1f 1112 pr_info("AVIC enabled\n");
5881f737 1113
5881f737
SS
1114 amd_iommu_register_ga_log_notifier(&avic_ga_log_notifier);
1115 }
5b8abf1f 1116 }
44a95dae 1117
89c8a498
JN
1118 if (vls) {
1119 if (!npt_enabled ||
5442c269 1120 !boot_cpu_has(X86_FEATURE_V_VMSAVE_VMLOAD) ||
89c8a498
JN
1121 !IS_ENABLED(CONFIG_X86_64)) {
1122 vls = false;
1123 } else {
1124 pr_info("Virtual VMLOAD VMSAVE supported\n");
1125 }
1126 }
1127
640bd6e5
JN
1128 if (vgif) {
1129 if (!boot_cpu_has(X86_FEATURE_VGIF))
1130 vgif = false;
1131 else
1132 pr_info("Virtual GIF supported\n");
1133 }
1134
6aa8b732
AK
1135 return 0;
1136
f65c229c 1137err:
6aa8b732
AK
1138 __free_pages(iopm_pages, IOPM_ALLOC_ORDER);
1139 iopm_base = 0;
1140 return r;
1141}
1142
1143static __exit void svm_hardware_unsetup(void)
1144{
0da1db75
JR
1145 int cpu;
1146
3230bb47 1147 for_each_possible_cpu(cpu)
0da1db75
JR
1148 svm_cpu_uninit(cpu);
1149
6aa8b732 1150 __free_pages(pfn_to_page(iopm_base >> PAGE_SHIFT), IOPM_ALLOC_ORDER);
f65c229c 1151 iopm_base = 0;
6aa8b732
AK
1152}
1153
1154static void init_seg(struct vmcb_seg *seg)
1155{
1156 seg->selector = 0;
1157 seg->attrib = SVM_SELECTOR_P_MASK | SVM_SELECTOR_S_MASK |
e0231715 1158 SVM_SELECTOR_WRITE_MASK; /* Read/Write Data Segment */
6aa8b732
AK
1159 seg->limit = 0xffff;
1160 seg->base = 0;
1161}
1162
1163static void init_sys_seg(struct vmcb_seg *seg, uint32_t type)
1164{
1165 seg->selector = 0;
1166 seg->attrib = SVM_SELECTOR_P_MASK | type;
1167 seg->limit = 0xffff;
1168 seg->base = 0;
1169}
1170
f4e1b3c8
ZA
1171static void svm_write_tsc_offset(struct kvm_vcpu *vcpu, u64 offset)
1172{
1173 struct vcpu_svm *svm = to_svm(vcpu);
1174 u64 g_tsc_offset = 0;
1175
2030753d 1176 if (is_guest_mode(vcpu)) {
f4e1b3c8
ZA
1177 g_tsc_offset = svm->vmcb->control.tsc_offset -
1178 svm->nested.hsave->control.tsc_offset;
1179 svm->nested.hsave->control.tsc_offset = offset;
489223ed
YY
1180 } else
1181 trace_kvm_write_tsc_offset(vcpu->vcpu_id,
1182 svm->vmcb->control.tsc_offset,
1183 offset);
f4e1b3c8
ZA
1184
1185 svm->vmcb->control.tsc_offset = offset + g_tsc_offset;
116a0a23
JR
1186
1187 mark_dirty(svm->vmcb, VMCB_INTERCEPTS);
f4e1b3c8
ZA
1188}
1189
44a95dae
SS
1190static void avic_init_vmcb(struct vcpu_svm *svm)
1191{
1192 struct vmcb *vmcb = svm->vmcb;
1193 struct kvm_arch *vm_data = &svm->vcpu.kvm->arch;
d0ec49d4
TL
1194 phys_addr_t bpa = __sme_set(page_to_phys(svm->avic_backing_page));
1195 phys_addr_t lpa = __sme_set(page_to_phys(vm_data->avic_logical_id_table_page));
1196 phys_addr_t ppa = __sme_set(page_to_phys(vm_data->avic_physical_id_table_page));
44a95dae
SS
1197
1198 vmcb->control.avic_backing_page = bpa & AVIC_HPA_MASK;
1199 vmcb->control.avic_logical_id = lpa & AVIC_HPA_MASK;
1200 vmcb->control.avic_physical_id = ppa & AVIC_HPA_MASK;
1201 vmcb->control.avic_physical_id |= AVIC_MAX_PHYSICAL_ID_COUNT;
1202 vmcb->control.int_ctl |= AVIC_ENABLE_MASK;
1203 svm->vcpu.arch.apicv_active = true;
1204}
1205
5690891b 1206static void init_vmcb(struct vcpu_svm *svm)
6aa8b732 1207{
e6101a96
JR
1208 struct vmcb_control_area *control = &svm->vmcb->control;
1209 struct vmcb_save_area *save = &svm->vmcb->save;
6aa8b732 1210
4ee546b4 1211 svm->vcpu.arch.hflags = 0;
bff78274 1212
4ee546b4
RJ
1213 set_cr_intercept(svm, INTERCEPT_CR0_READ);
1214 set_cr_intercept(svm, INTERCEPT_CR3_READ);
1215 set_cr_intercept(svm, INTERCEPT_CR4_READ);
1216 set_cr_intercept(svm, INTERCEPT_CR0_WRITE);
1217 set_cr_intercept(svm, INTERCEPT_CR3_WRITE);
1218 set_cr_intercept(svm, INTERCEPT_CR4_WRITE);
3bbf3565
SS
1219 if (!kvm_vcpu_apicv_active(&svm->vcpu))
1220 set_cr_intercept(svm, INTERCEPT_CR8_WRITE);
6aa8b732 1221
5315c716 1222 set_dr_intercepts(svm);
6aa8b732 1223
18c918c5
JR
1224 set_exception_intercept(svm, PF_VECTOR);
1225 set_exception_intercept(svm, UD_VECTOR);
1226 set_exception_intercept(svm, MC_VECTOR);
54a20552 1227 set_exception_intercept(svm, AC_VECTOR);
cbdb967a 1228 set_exception_intercept(svm, DB_VECTOR);
6aa8b732 1229
8a05a1b8
JR
1230 set_intercept(svm, INTERCEPT_INTR);
1231 set_intercept(svm, INTERCEPT_NMI);
1232 set_intercept(svm, INTERCEPT_SMI);
1233 set_intercept(svm, INTERCEPT_SELECTIVE_CR0);
332b56e4 1234 set_intercept(svm, INTERCEPT_RDPMC);
8a05a1b8
JR
1235 set_intercept(svm, INTERCEPT_CPUID);
1236 set_intercept(svm, INTERCEPT_INVD);
1237 set_intercept(svm, INTERCEPT_HLT);
1238 set_intercept(svm, INTERCEPT_INVLPG);
1239 set_intercept(svm, INTERCEPT_INVLPGA);
1240 set_intercept(svm, INTERCEPT_IOIO_PROT);
1241 set_intercept(svm, INTERCEPT_MSR_PROT);
1242 set_intercept(svm, INTERCEPT_TASK_SWITCH);
1243 set_intercept(svm, INTERCEPT_SHUTDOWN);
1244 set_intercept(svm, INTERCEPT_VMRUN);
1245 set_intercept(svm, INTERCEPT_VMMCALL);
1246 set_intercept(svm, INTERCEPT_VMLOAD);
1247 set_intercept(svm, INTERCEPT_VMSAVE);
1248 set_intercept(svm, INTERCEPT_STGI);
1249 set_intercept(svm, INTERCEPT_CLGI);
1250 set_intercept(svm, INTERCEPT_SKINIT);
1251 set_intercept(svm, INTERCEPT_WBINVD);
81dd35d4 1252 set_intercept(svm, INTERCEPT_XSETBV);
6aa8b732 1253
668fffa3
MT
1254 if (!kvm_mwait_in_guest()) {
1255 set_intercept(svm, INTERCEPT_MONITOR);
1256 set_intercept(svm, INTERCEPT_MWAIT);
1257 }
1258
d0ec49d4
TL
1259 control->iopm_base_pa = __sme_set(iopm_base);
1260 control->msrpm_base_pa = __sme_set(__pa(svm->msrpm));
6aa8b732
AK
1261 control->int_ctl = V_INTR_MASKING_MASK;
1262
1263 init_seg(&save->es);
1264 init_seg(&save->ss);
1265 init_seg(&save->ds);
1266 init_seg(&save->fs);
1267 init_seg(&save->gs);
1268
1269 save->cs.selector = 0xf000;
04b66839 1270 save->cs.base = 0xffff0000;
6aa8b732
AK
1271 /* Executable/Readable Code Segment */
1272 save->cs.attrib = SVM_SELECTOR_READ_MASK | SVM_SELECTOR_P_MASK |
1273 SVM_SELECTOR_S_MASK | SVM_SELECTOR_CODE_MASK;
1274 save->cs.limit = 0xffff;
6aa8b732
AK
1275
1276 save->gdtr.limit = 0xffff;
1277 save->idtr.limit = 0xffff;
1278
1279 init_sys_seg(&save->ldtr, SEG_TYPE_LDT);
1280 init_sys_seg(&save->tr, SEG_TYPE_BUSY_TSS16);
1281
5690891b 1282 svm_set_efer(&svm->vcpu, 0);
d77c26fc 1283 save->dr6 = 0xffff0ff0;
f6e78475 1284 kvm_set_rflags(&svm->vcpu, 2);
6aa8b732 1285 save->rip = 0x0000fff0;
5fdbf976 1286 svm->vcpu.arch.regs[VCPU_REGS_RIP] = save->rip;
6aa8b732 1287
e0231715 1288 /*
18fa000a 1289 * svm_set_cr0() sets PG and WP and clears NW and CD on save->cr0.
d28bc9dd 1290 * It also updates the guest-visible cr0 value.
6aa8b732 1291 */
79a8059d 1292 svm_set_cr0(&svm->vcpu, X86_CR0_NW | X86_CR0_CD | X86_CR0_ET);
ebae871a 1293 kvm_mmu_reset_context(&svm->vcpu);
18fa000a 1294
66aee91a 1295 save->cr4 = X86_CR4_PAE;
6aa8b732 1296 /* rdx = ?? */
709ddebf
JR
1297
1298 if (npt_enabled) {
1299 /* Setup VMCB for Nested Paging */
1300 control->nested_ctl = 1;
8a05a1b8 1301 clr_intercept(svm, INTERCEPT_INVLPG);
18c918c5 1302 clr_exception_intercept(svm, PF_VECTOR);
4ee546b4
RJ
1303 clr_cr_intercept(svm, INTERCEPT_CR3_READ);
1304 clr_cr_intercept(svm, INTERCEPT_CR3_WRITE);
74545705 1305 save->g_pat = svm->vcpu.arch.pat;
709ddebf
JR
1306 save->cr3 = 0;
1307 save->cr4 = 0;
1308 }
f40f6a45 1309 svm->asid_generation = 0;
1371d904 1310
e6aa9abd 1311 svm->nested.vmcb = 0;
2af9194d
JR
1312 svm->vcpu.arch.hflags = 0;
1313
2a6b20b8 1314 if (boot_cpu_has(X86_FEATURE_PAUSEFILTER)) {
565d0998 1315 control->pause_filter_count = 3000;
8a05a1b8 1316 set_intercept(svm, INTERCEPT_PAUSE);
565d0998
ML
1317 }
1318
44a95dae
SS
1319 if (avic)
1320 avic_init_vmcb(svm);
1321
89c8a498
JN
1322 /*
1323 * If hardware supports Virtual VMLOAD VMSAVE then enable it
1324 * in VMCB and clear intercepts to avoid #VMEXIT.
1325 */
1326 if (vls) {
1327 clr_intercept(svm, INTERCEPT_VMLOAD);
1328 clr_intercept(svm, INTERCEPT_VMSAVE);
1329 svm->vmcb->control.virt_ext |= VIRTUAL_VMLOAD_VMSAVE_ENABLE_MASK;
1330 }
1331
640bd6e5
JN
1332 if (vgif) {
1333 clr_intercept(svm, INTERCEPT_STGI);
1334 clr_intercept(svm, INTERCEPT_CLGI);
1335 svm->vmcb->control.int_ctl |= V_GIF_ENABLE_MASK;
1336 }
1337
8d28fec4
RJ
1338 mark_all_dirty(svm->vmcb);
1339
2af9194d 1340 enable_gif(svm);
44a95dae
SS
1341
1342}
1343
d3e7dec0
DC
1344static u64 *avic_get_physical_id_entry(struct kvm_vcpu *vcpu,
1345 unsigned int index)
44a95dae
SS
1346{
1347 u64 *avic_physical_id_table;
1348 struct kvm_arch *vm_data = &vcpu->kvm->arch;
1349
1350 if (index >= AVIC_MAX_PHYSICAL_ID_COUNT)
1351 return NULL;
1352
1353 avic_physical_id_table = page_address(vm_data->avic_physical_id_table_page);
1354
1355 return &avic_physical_id_table[index];
1356}
1357
1358/**
1359 * Note:
1360 * AVIC hardware walks the nested page table to check permissions,
1361 * but does not use the SPA address specified in the leaf page
1362 * table entry since it uses address in the AVIC_BACKING_PAGE pointer
1363 * field of the VMCB. Therefore, we set up the
1364 * APIC_ACCESS_PAGE_PRIVATE_MEMSLOT (4KB) here.
1365 */
1366static int avic_init_access_page(struct kvm_vcpu *vcpu)
1367{
1368 struct kvm *kvm = vcpu->kvm;
1369 int ret;
1370
1371 if (kvm->arch.apic_access_page_done)
1372 return 0;
1373
1374 ret = x86_set_memory_region(kvm,
1375 APIC_ACCESS_PAGE_PRIVATE_MEMSLOT,
1376 APIC_DEFAULT_PHYS_BASE,
1377 PAGE_SIZE);
1378 if (ret)
1379 return ret;
1380
1381 kvm->arch.apic_access_page_done = true;
1382 return 0;
1383}
1384
1385static int avic_init_backing_page(struct kvm_vcpu *vcpu)
1386{
1387 int ret;
1388 u64 *entry, new_entry;
1389 int id = vcpu->vcpu_id;
1390 struct vcpu_svm *svm = to_svm(vcpu);
1391
1392 ret = avic_init_access_page(vcpu);
1393 if (ret)
1394 return ret;
1395
1396 if (id >= AVIC_MAX_PHYSICAL_ID_COUNT)
1397 return -EINVAL;
1398
1399 if (!svm->vcpu.arch.apic->regs)
1400 return -EINVAL;
1401
1402 svm->avic_backing_page = virt_to_page(svm->vcpu.arch.apic->regs);
1403
1404 /* Setting AVIC backing page address in the phy APIC ID table */
1405 entry = avic_get_physical_id_entry(vcpu, id);
1406 if (!entry)
1407 return -EINVAL;
1408
1409 new_entry = READ_ONCE(*entry);
d0ec49d4
TL
1410 new_entry = __sme_set((page_to_phys(svm->avic_backing_page) &
1411 AVIC_PHYSICAL_ID_ENTRY_BACKING_PAGE_MASK) |
1412 AVIC_PHYSICAL_ID_ENTRY_VALID_MASK);
44a95dae
SS
1413 WRITE_ONCE(*entry, new_entry);
1414
1415 svm->avic_physical_id_cache = entry;
1416
1417 return 0;
1418}
1419
1420static void avic_vm_destroy(struct kvm *kvm)
1421{
5881f737 1422 unsigned long flags;
44a95dae
SS
1423 struct kvm_arch *vm_data = &kvm->arch;
1424
3863dff0
DV
1425 if (!avic)
1426 return;
1427
44a95dae
SS
1428 if (vm_data->avic_logical_id_table_page)
1429 __free_page(vm_data->avic_logical_id_table_page);
1430 if (vm_data->avic_physical_id_table_page)
1431 __free_page(vm_data->avic_physical_id_table_page);
5881f737
SS
1432
1433 spin_lock_irqsave(&svm_vm_data_hash_lock, flags);
1434 hash_del(&vm_data->hnode);
1435 spin_unlock_irqrestore(&svm_vm_data_hash_lock, flags);
44a95dae
SS
1436}
1437
1438static int avic_vm_init(struct kvm *kvm)
1439{
5881f737 1440 unsigned long flags;
3f0d4db7 1441 int err = -ENOMEM;
44a95dae
SS
1442 struct kvm_arch *vm_data = &kvm->arch;
1443 struct page *p_page;
1444 struct page *l_page;
3f0d4db7
DV
1445 struct kvm_arch *ka;
1446 u32 vm_id;
44a95dae
SS
1447
1448 if (!avic)
1449 return 0;
1450
1451 /* Allocating physical APIC ID table (4KB) */
1452 p_page = alloc_page(GFP_KERNEL);
1453 if (!p_page)
1454 goto free_avic;
1455
1456 vm_data->avic_physical_id_table_page = p_page;
1457 clear_page(page_address(p_page));
1458
1459 /* Allocating logical APIC ID table (4KB) */
1460 l_page = alloc_page(GFP_KERNEL);
1461 if (!l_page)
1462 goto free_avic;
1463
1464 vm_data->avic_logical_id_table_page = l_page;
1465 clear_page(page_address(l_page));
1466
5881f737 1467 spin_lock_irqsave(&svm_vm_data_hash_lock, flags);
3f0d4db7
DV
1468 again:
1469 vm_id = next_vm_id = (next_vm_id + 1) & AVIC_VM_ID_MASK;
1470 if (vm_id == 0) { /* id is 1-based, zero is not okay */
1471 next_vm_id_wrapped = 1;
1472 goto again;
1473 }
1474 /* Is it still in use? Only possible if wrapped at least once */
1475 if (next_vm_id_wrapped) {
1476 hash_for_each_possible(svm_vm_data_hash, ka, hnode, vm_id) {
1477 struct kvm *k2 = container_of(ka, struct kvm, arch);
1478 struct kvm_arch *vd2 = &k2->arch;
1479 if (vd2->avic_vm_id == vm_id)
1480 goto again;
1481 }
1482 }
1483 vm_data->avic_vm_id = vm_id;
5881f737
SS
1484 hash_add(svm_vm_data_hash, &vm_data->hnode, vm_data->avic_vm_id);
1485 spin_unlock_irqrestore(&svm_vm_data_hash_lock, flags);
1486
44a95dae
SS
1487 return 0;
1488
1489free_avic:
1490 avic_vm_destroy(kvm);
1491 return err;
6aa8b732
AK
1492}
1493
411b44ba
SS
1494static inline int
1495avic_update_iommu_vcpu_affinity(struct kvm_vcpu *vcpu, int cpu, bool r)
8221c137 1496{
411b44ba
SS
1497 int ret = 0;
1498 unsigned long flags;
1499 struct amd_svm_iommu_ir *ir;
8221c137
SS
1500 struct vcpu_svm *svm = to_svm(vcpu);
1501
411b44ba
SS
1502 if (!kvm_arch_has_assigned_device(vcpu->kvm))
1503 return 0;
8221c137 1504
411b44ba
SS
1505 /*
1506 * Here, we go through the per-vcpu ir_list to update all existing
1507 * interrupt remapping table entry targeting this vcpu.
1508 */
1509 spin_lock_irqsave(&svm->ir_list_lock, flags);
8221c137 1510
411b44ba
SS
1511 if (list_empty(&svm->ir_list))
1512 goto out;
8221c137 1513
411b44ba
SS
1514 list_for_each_entry(ir, &svm->ir_list, node) {
1515 ret = amd_iommu_update_ga(cpu, r, ir->data);
1516 if (ret)
1517 break;
1518 }
1519out:
1520 spin_unlock_irqrestore(&svm->ir_list_lock, flags);
1521 return ret;
8221c137
SS
1522}
1523
1524static void avic_vcpu_load(struct kvm_vcpu *vcpu, int cpu)
1525{
1526 u64 entry;
1527 /* ID = 0xff (broadcast), ID > 0xff (reserved) */
7d669f50 1528 int h_physical_id = kvm_cpu_get_apicid(cpu);
8221c137
SS
1529 struct vcpu_svm *svm = to_svm(vcpu);
1530
1531 if (!kvm_vcpu_apicv_active(vcpu))
1532 return;
1533
1534 if (WARN_ON(h_physical_id >= AVIC_MAX_PHYSICAL_ID_COUNT))
1535 return;
1536
1537 entry = READ_ONCE(*(svm->avic_physical_id_cache));
1538 WARN_ON(entry & AVIC_PHYSICAL_ID_ENTRY_IS_RUNNING_MASK);
1539
1540 entry &= ~AVIC_PHYSICAL_ID_ENTRY_HOST_PHYSICAL_ID_MASK;
1541 entry |= (h_physical_id & AVIC_PHYSICAL_ID_ENTRY_HOST_PHYSICAL_ID_MASK);
1542
1543 entry &= ~AVIC_PHYSICAL_ID_ENTRY_IS_RUNNING_MASK;
1544 if (svm->avic_is_running)
1545 entry |= AVIC_PHYSICAL_ID_ENTRY_IS_RUNNING_MASK;
1546
1547 WRITE_ONCE(*(svm->avic_physical_id_cache), entry);
411b44ba
SS
1548 avic_update_iommu_vcpu_affinity(vcpu, h_physical_id,
1549 svm->avic_is_running);
8221c137
SS
1550}
1551
1552static void avic_vcpu_put(struct kvm_vcpu *vcpu)
1553{
1554 u64 entry;
1555 struct vcpu_svm *svm = to_svm(vcpu);
1556
1557 if (!kvm_vcpu_apicv_active(vcpu))
1558 return;
1559
1560 entry = READ_ONCE(*(svm->avic_physical_id_cache));
411b44ba
SS
1561 if (entry & AVIC_PHYSICAL_ID_ENTRY_IS_RUNNING_MASK)
1562 avic_update_iommu_vcpu_affinity(vcpu, -1, 0);
1563
8221c137
SS
1564 entry &= ~AVIC_PHYSICAL_ID_ENTRY_IS_RUNNING_MASK;
1565 WRITE_ONCE(*(svm->avic_physical_id_cache), entry);
6aa8b732
AK
1566}
1567
411b44ba
SS
1568/**
1569 * This function is called during VCPU halt/unhalt.
1570 */
1571static void avic_set_running(struct kvm_vcpu *vcpu, bool is_run)
1572{
1573 struct vcpu_svm *svm = to_svm(vcpu);
1574
1575 svm->avic_is_running = is_run;
1576 if (is_run)
1577 avic_vcpu_load(vcpu, vcpu->cpu);
1578 else
1579 avic_vcpu_put(vcpu);
1580}
1581
d28bc9dd 1582static void svm_vcpu_reset(struct kvm_vcpu *vcpu, bool init_event)
04d2cc77
AK
1583{
1584 struct vcpu_svm *svm = to_svm(vcpu);
66f7b72e
JS
1585 u32 dummy;
1586 u32 eax = 1;
04d2cc77 1587
d28bc9dd
NA
1588 if (!init_event) {
1589 svm->vcpu.arch.apic_base = APIC_DEFAULT_PHYS_BASE |
1590 MSR_IA32_APICBASE_ENABLE;
1591 if (kvm_vcpu_is_reset_bsp(&svm->vcpu))
1592 svm->vcpu.arch.apic_base |= MSR_IA32_APICBASE_BSP;
1593 }
5690891b 1594 init_vmcb(svm);
70433389 1595
e911eb3b 1596 kvm_cpuid(vcpu, &eax, &dummy, &dummy, &dummy, true);
66f7b72e 1597 kvm_register_write(vcpu, VCPU_REGS_RDX, eax);
44a95dae
SS
1598
1599 if (kvm_vcpu_apicv_active(vcpu) && !init_event)
1600 avic_update_vapic_bar(svm, APIC_DEFAULT_PHYS_BASE);
04d2cc77
AK
1601}
1602
dfa20099
SS
1603static int avic_init_vcpu(struct vcpu_svm *svm)
1604{
1605 int ret;
1606
1607 if (!avic)
1608 return 0;
1609
1610 ret = avic_init_backing_page(&svm->vcpu);
1611 if (ret)
1612 return ret;
1613
1614 INIT_LIST_HEAD(&svm->ir_list);
1615 spin_lock_init(&svm->ir_list_lock);
1616
1617 return ret;
1618}
1619
fb3f0f51 1620static struct kvm_vcpu *svm_create_vcpu(struct kvm *kvm, unsigned int id)
6aa8b732 1621{
a2fa3e9f 1622 struct vcpu_svm *svm;
6aa8b732 1623 struct page *page;
f65c229c 1624 struct page *msrpm_pages;
b286d5d8 1625 struct page *hsave_page;
3d6368ef 1626 struct page *nested_msrpm_pages;
fb3f0f51 1627 int err;
6aa8b732 1628
c16f862d 1629 svm = kmem_cache_zalloc(kvm_vcpu_cache, GFP_KERNEL);
fb3f0f51
RR
1630 if (!svm) {
1631 err = -ENOMEM;
1632 goto out;
1633 }
1634
1635 err = kvm_vcpu_init(&svm->vcpu, kvm, id);
1636 if (err)
1637 goto free_svm;
1638
b7af4043 1639 err = -ENOMEM;
6aa8b732 1640 page = alloc_page(GFP_KERNEL);
b7af4043 1641 if (!page)
fb3f0f51 1642 goto uninit;
6aa8b732 1643
f65c229c
JR
1644 msrpm_pages = alloc_pages(GFP_KERNEL, MSRPM_ALLOC_ORDER);
1645 if (!msrpm_pages)
b7af4043 1646 goto free_page1;
3d6368ef
AG
1647
1648 nested_msrpm_pages = alloc_pages(GFP_KERNEL, MSRPM_ALLOC_ORDER);
1649 if (!nested_msrpm_pages)
b7af4043 1650 goto free_page2;
f65c229c 1651
b286d5d8
AG
1652 hsave_page = alloc_page(GFP_KERNEL);
1653 if (!hsave_page)
b7af4043
TY
1654 goto free_page3;
1655
dfa20099
SS
1656 err = avic_init_vcpu(svm);
1657 if (err)
1658 goto free_page4;
44a95dae 1659
8221c137
SS
1660 /* We initialize this flag to true to make sure that the is_running
1661 * bit would be set the first time the vcpu is loaded.
1662 */
1663 svm->avic_is_running = true;
1664
e6aa9abd 1665 svm->nested.hsave = page_address(hsave_page);
b286d5d8 1666
b7af4043
TY
1667 svm->msrpm = page_address(msrpm_pages);
1668 svm_vcpu_init_msrpm(svm->msrpm);
1669
e6aa9abd 1670 svm->nested.msrpm = page_address(nested_msrpm_pages);
323c3d80 1671 svm_vcpu_init_msrpm(svm->nested.msrpm);
3d6368ef 1672
a2fa3e9f
GH
1673 svm->vmcb = page_address(page);
1674 clear_page(svm->vmcb);
d0ec49d4 1675 svm->vmcb_pa = __sme_set(page_to_pfn(page) << PAGE_SHIFT);
a2fa3e9f 1676 svm->asid_generation = 0;
5690891b 1677 init_vmcb(svm);
6aa8b732 1678
2b036c6b
BO
1679 svm_init_osvw(&svm->vcpu);
1680
fb3f0f51 1681 return &svm->vcpu;
36241b8c 1682
44a95dae
SS
1683free_page4:
1684 __free_page(hsave_page);
b7af4043
TY
1685free_page3:
1686 __free_pages(nested_msrpm_pages, MSRPM_ALLOC_ORDER);
1687free_page2:
1688 __free_pages(msrpm_pages, MSRPM_ALLOC_ORDER);
1689free_page1:
1690 __free_page(page);
fb3f0f51
RR
1691uninit:
1692 kvm_vcpu_uninit(&svm->vcpu);
1693free_svm:
a4770347 1694 kmem_cache_free(kvm_vcpu_cache, svm);
fb3f0f51
RR
1695out:
1696 return ERR_PTR(err);
6aa8b732
AK
1697}
1698
1699static void svm_free_vcpu(struct kvm_vcpu *vcpu)
1700{
a2fa3e9f
GH
1701 struct vcpu_svm *svm = to_svm(vcpu);
1702
d0ec49d4 1703 __free_page(pfn_to_page(__sme_clr(svm->vmcb_pa) >> PAGE_SHIFT));
f65c229c 1704 __free_pages(virt_to_page(svm->msrpm), MSRPM_ALLOC_ORDER);
e6aa9abd
JR
1705 __free_page(virt_to_page(svm->nested.hsave));
1706 __free_pages(virt_to_page(svm->nested.msrpm), MSRPM_ALLOC_ORDER);
fb3f0f51 1707 kvm_vcpu_uninit(vcpu);
a4770347 1708 kmem_cache_free(kvm_vcpu_cache, svm);
6aa8b732
AK
1709}
1710
15ad7146 1711static void svm_vcpu_load(struct kvm_vcpu *vcpu, int cpu)
6aa8b732 1712{
a2fa3e9f 1713 struct vcpu_svm *svm = to_svm(vcpu);
15ad7146 1714 int i;
0cc5064d 1715
0cc5064d 1716 if (unlikely(cpu != vcpu->cpu)) {
4b656b12 1717 svm->asid_generation = 0;
8d28fec4 1718 mark_all_dirty(svm->vmcb);
0cc5064d 1719 }
94dfbdb3 1720
82ca2d10
AK
1721#ifdef CONFIG_X86_64
1722 rdmsrl(MSR_GS_BASE, to_svm(vcpu)->host.gs_base);
1723#endif
dacccfdd
AK
1724 savesegment(fs, svm->host.fs);
1725 savesegment(gs, svm->host.gs);
1726 svm->host.ldt = kvm_read_ldt();
1727
94dfbdb3 1728 for (i = 0; i < NR_HOST_SAVE_USER_MSRS; i++)
a2fa3e9f 1729 rdmsrl(host_save_user_msrs[i], svm->host_user_msrs[i]);
fbc0db76 1730
ad721883
HZ
1731 if (static_cpu_has(X86_FEATURE_TSCRATEMSR)) {
1732 u64 tsc_ratio = vcpu->arch.tsc_scaling_ratio;
1733 if (tsc_ratio != __this_cpu_read(current_tsc_ratio)) {
1734 __this_cpu_write(current_tsc_ratio, tsc_ratio);
1735 wrmsrl(MSR_AMD64_TSC_RATIO, tsc_ratio);
1736 }
fbc0db76 1737 }
46896c73
PB
1738 /* This assumes that the kernel never uses MSR_TSC_AUX */
1739 if (static_cpu_has(X86_FEATURE_RDTSCP))
1740 wrmsrl(MSR_TSC_AUX, svm->tsc_aux);
8221c137
SS
1741
1742 avic_vcpu_load(vcpu, cpu);
6aa8b732
AK
1743}
1744
1745static void svm_vcpu_put(struct kvm_vcpu *vcpu)
1746{
a2fa3e9f 1747 struct vcpu_svm *svm = to_svm(vcpu);
94dfbdb3
AL
1748 int i;
1749
8221c137
SS
1750 avic_vcpu_put(vcpu);
1751
e1beb1d3 1752 ++vcpu->stat.host_state_reload;
dacccfdd
AK
1753 kvm_load_ldt(svm->host.ldt);
1754#ifdef CONFIG_X86_64
1755 loadsegment(fs, svm->host.fs);
296f781a 1756 wrmsrl(MSR_KERNEL_GS_BASE, current->thread.gsbase);
893a5ab6 1757 load_gs_index(svm->host.gs);
dacccfdd 1758#else
831ca609 1759#ifdef CONFIG_X86_32_LAZY_GS
dacccfdd 1760 loadsegment(gs, svm->host.gs);
831ca609 1761#endif
dacccfdd 1762#endif
94dfbdb3 1763 for (i = 0; i < NR_HOST_SAVE_USER_MSRS; i++)
a2fa3e9f 1764 wrmsrl(host_save_user_msrs[i], svm->host_user_msrs[i]);
6aa8b732
AK
1765}
1766
8221c137
SS
1767static void svm_vcpu_blocking(struct kvm_vcpu *vcpu)
1768{
1769 avic_set_running(vcpu, false);
1770}
1771
1772static void svm_vcpu_unblocking(struct kvm_vcpu *vcpu)
1773{
1774 avic_set_running(vcpu, true);
1775}
1776
6aa8b732
AK
1777static unsigned long svm_get_rflags(struct kvm_vcpu *vcpu)
1778{
9b611747
LP
1779 struct vcpu_svm *svm = to_svm(vcpu);
1780 unsigned long rflags = svm->vmcb->save.rflags;
1781
1782 if (svm->nmi_singlestep) {
1783 /* Hide our flags if they were not set by the guest */
1784 if (!(svm->nmi_singlestep_guest_rflags & X86_EFLAGS_TF))
1785 rflags &= ~X86_EFLAGS_TF;
1786 if (!(svm->nmi_singlestep_guest_rflags & X86_EFLAGS_RF))
1787 rflags &= ~X86_EFLAGS_RF;
1788 }
1789 return rflags;
6aa8b732
AK
1790}
1791
1792static void svm_set_rflags(struct kvm_vcpu *vcpu, unsigned long rflags)
1793{
9b611747
LP
1794 if (to_svm(vcpu)->nmi_singlestep)
1795 rflags |= (X86_EFLAGS_TF | X86_EFLAGS_RF);
1796
ae9fedc7 1797 /*
bb3541f1 1798 * Any change of EFLAGS.VM is accompanied by a reload of SS
ae9fedc7
PB
1799 * (caused by either a task switch or an inter-privilege IRET),
1800 * so we do not need to update the CPL here.
1801 */
a2fa3e9f 1802 to_svm(vcpu)->vmcb->save.rflags = rflags;
6aa8b732
AK
1803}
1804
6de4f3ad
AK
1805static void svm_cache_reg(struct kvm_vcpu *vcpu, enum kvm_reg reg)
1806{
1807 switch (reg) {
1808 case VCPU_EXREG_PDPTR:
1809 BUG_ON(!npt_enabled);
9f8fe504 1810 load_pdptrs(vcpu, vcpu->arch.walk_mmu, kvm_read_cr3(vcpu));
6de4f3ad
AK
1811 break;
1812 default:
1813 BUG();
1814 }
1815}
1816
f0b85051
AG
1817static void svm_set_vintr(struct vcpu_svm *svm)
1818{
8a05a1b8 1819 set_intercept(svm, INTERCEPT_VINTR);
f0b85051
AG
1820}
1821
1822static void svm_clear_vintr(struct vcpu_svm *svm)
1823{
8a05a1b8 1824 clr_intercept(svm, INTERCEPT_VINTR);
f0b85051
AG
1825}
1826
6aa8b732
AK
1827static struct vmcb_seg *svm_seg(struct kvm_vcpu *vcpu, int seg)
1828{
a2fa3e9f 1829 struct vmcb_save_area *save = &to_svm(vcpu)->vmcb->save;
6aa8b732
AK
1830
1831 switch (seg) {
1832 case VCPU_SREG_CS: return &save->cs;
1833 case VCPU_SREG_DS: return &save->ds;
1834 case VCPU_SREG_ES: return &save->es;
1835 case VCPU_SREG_FS: return &save->fs;
1836 case VCPU_SREG_GS: return &save->gs;
1837 case VCPU_SREG_SS: return &save->ss;
1838 case VCPU_SREG_TR: return &save->tr;
1839 case VCPU_SREG_LDTR: return &save->ldtr;
1840 }
1841 BUG();
8b6d44c7 1842 return NULL;
6aa8b732
AK
1843}
1844
1845static u64 svm_get_segment_base(struct kvm_vcpu *vcpu, int seg)
1846{
1847 struct vmcb_seg *s = svm_seg(vcpu, seg);
1848
1849 return s->base;
1850}
1851
1852static void svm_get_segment(struct kvm_vcpu *vcpu,
1853 struct kvm_segment *var, int seg)
1854{
1855 struct vmcb_seg *s = svm_seg(vcpu, seg);
1856
1857 var->base = s->base;
1858 var->limit = s->limit;
1859 var->selector = s->selector;
1860 var->type = s->attrib & SVM_SELECTOR_TYPE_MASK;
1861 var->s = (s->attrib >> SVM_SELECTOR_S_SHIFT) & 1;
1862 var->dpl = (s->attrib >> SVM_SELECTOR_DPL_SHIFT) & 3;
1863 var->present = (s->attrib >> SVM_SELECTOR_P_SHIFT) & 1;
1864 var->avl = (s->attrib >> SVM_SELECTOR_AVL_SHIFT) & 1;
1865 var->l = (s->attrib >> SVM_SELECTOR_L_SHIFT) & 1;
1866 var->db = (s->attrib >> SVM_SELECTOR_DB_SHIFT) & 1;
80112c89
JM
1867
1868 /*
1869 * AMD CPUs circa 2014 track the G bit for all segments except CS.
1870 * However, the SVM spec states that the G bit is not observed by the
1871 * CPU, and some VMware virtual CPUs drop the G bit for all segments.
1872 * So let's synthesize a legal G bit for all segments, this helps
1873 * running KVM nested. It also helps cross-vendor migration, because
1874 * Intel's vmentry has a check on the 'G' bit.
1875 */
1876 var->g = s->limit > 0xfffff;
25022acc 1877
e0231715
JR
1878 /*
1879 * AMD's VMCB does not have an explicit unusable field, so emulate it
19bca6ab
AP
1880 * for cross vendor migration purposes by "not present"
1881 */
8eae9570 1882 var->unusable = !var->present;
19bca6ab 1883
1fbdc7a5 1884 switch (seg) {
1fbdc7a5
AP
1885 case VCPU_SREG_TR:
1886 /*
1887 * Work around a bug where the busy flag in the tr selector
1888 * isn't exposed
1889 */
c0d09828 1890 var->type |= 0x2;
1fbdc7a5
AP
1891 break;
1892 case VCPU_SREG_DS:
1893 case VCPU_SREG_ES:
1894 case VCPU_SREG_FS:
1895 case VCPU_SREG_GS:
1896 /*
1897 * The accessed bit must always be set in the segment
1898 * descriptor cache, although it can be cleared in the
1899 * descriptor, the cached bit always remains at 1. Since
1900 * Intel has a check on this, set it here to support
1901 * cross-vendor migration.
1902 */
1903 if (!var->unusable)
1904 var->type |= 0x1;
1905 break;
b586eb02 1906 case VCPU_SREG_SS:
e0231715
JR
1907 /*
1908 * On AMD CPUs sometimes the DB bit in the segment
b586eb02
AP
1909 * descriptor is left as 1, although the whole segment has
1910 * been made unusable. Clear it here to pass an Intel VMX
1911 * entry check when cross vendor migrating.
1912 */
1913 if (var->unusable)
1914 var->db = 0;
d9c1b543 1915 /* This is symmetric with svm_set_segment() */
33b458d2 1916 var->dpl = to_svm(vcpu)->vmcb->save.cpl;
b586eb02 1917 break;
1fbdc7a5 1918 }
6aa8b732
AK
1919}
1920
2e4d2653
IE
1921static int svm_get_cpl(struct kvm_vcpu *vcpu)
1922{
1923 struct vmcb_save_area *save = &to_svm(vcpu)->vmcb->save;
1924
1925 return save->cpl;
1926}
1927
89a27f4d 1928static void svm_get_idt(struct kvm_vcpu *vcpu, struct desc_ptr *dt)
6aa8b732 1929{
a2fa3e9f
GH
1930 struct vcpu_svm *svm = to_svm(vcpu);
1931
89a27f4d
GN
1932 dt->size = svm->vmcb->save.idtr.limit;
1933 dt->address = svm->vmcb->save.idtr.base;
6aa8b732
AK
1934}
1935
89a27f4d 1936static void svm_set_idt(struct kvm_vcpu *vcpu, struct desc_ptr *dt)
6aa8b732 1937{
a2fa3e9f
GH
1938 struct vcpu_svm *svm = to_svm(vcpu);
1939
89a27f4d
GN
1940 svm->vmcb->save.idtr.limit = dt->size;
1941 svm->vmcb->save.idtr.base = dt->address ;
17a703cb 1942 mark_dirty(svm->vmcb, VMCB_DT);
6aa8b732
AK
1943}
1944
89a27f4d 1945static void svm_get_gdt(struct kvm_vcpu *vcpu, struct desc_ptr *dt)
6aa8b732 1946{
a2fa3e9f
GH
1947 struct vcpu_svm *svm = to_svm(vcpu);
1948
89a27f4d
GN
1949 dt->size = svm->vmcb->save.gdtr.limit;
1950 dt->address = svm->vmcb->save.gdtr.base;
6aa8b732
AK
1951}
1952
89a27f4d 1953static void svm_set_gdt(struct kvm_vcpu *vcpu, struct desc_ptr *dt)
6aa8b732 1954{
a2fa3e9f
GH
1955 struct vcpu_svm *svm = to_svm(vcpu);
1956
89a27f4d
GN
1957 svm->vmcb->save.gdtr.limit = dt->size;
1958 svm->vmcb->save.gdtr.base = dt->address ;
17a703cb 1959 mark_dirty(svm->vmcb, VMCB_DT);
6aa8b732
AK
1960}
1961
e8467fda
AK
1962static void svm_decache_cr0_guest_bits(struct kvm_vcpu *vcpu)
1963{
1964}
1965
aff48baa
AK
1966static void svm_decache_cr3(struct kvm_vcpu *vcpu)
1967{
1968}
1969
25c4c276 1970static void svm_decache_cr4_guest_bits(struct kvm_vcpu *vcpu)
399badf3
AK
1971{
1972}
1973
d225157b
AK
1974static void update_cr0_intercept(struct vcpu_svm *svm)
1975{
1976 ulong gcr0 = svm->vcpu.arch.cr0;
1977 u64 *hcr0 = &svm->vmcb->save.cr0;
1978
bd7e5b08
PB
1979 *hcr0 = (*hcr0 & ~SVM_CR0_SELECTIVE_MASK)
1980 | (gcr0 & SVM_CR0_SELECTIVE_MASK);
d225157b 1981
dcca1a65 1982 mark_dirty(svm->vmcb, VMCB_CR);
d225157b 1983
bd7e5b08 1984 if (gcr0 == *hcr0) {
4ee546b4
RJ
1985 clr_cr_intercept(svm, INTERCEPT_CR0_READ);
1986 clr_cr_intercept(svm, INTERCEPT_CR0_WRITE);
d225157b 1987 } else {
4ee546b4
RJ
1988 set_cr_intercept(svm, INTERCEPT_CR0_READ);
1989 set_cr_intercept(svm, INTERCEPT_CR0_WRITE);
d225157b
AK
1990 }
1991}
1992
6aa8b732
AK
1993static void svm_set_cr0(struct kvm_vcpu *vcpu, unsigned long cr0)
1994{
a2fa3e9f
GH
1995 struct vcpu_svm *svm = to_svm(vcpu);
1996
05b3e0c2 1997#ifdef CONFIG_X86_64
f6801dff 1998 if (vcpu->arch.efer & EFER_LME) {
707d92fa 1999 if (!is_paging(vcpu) && (cr0 & X86_CR0_PG)) {
f6801dff 2000 vcpu->arch.efer |= EFER_LMA;
2b5203ee 2001 svm->vmcb->save.efer |= EFER_LMA | EFER_LME;
6aa8b732
AK
2002 }
2003
d77c26fc 2004 if (is_paging(vcpu) && !(cr0 & X86_CR0_PG)) {
f6801dff 2005 vcpu->arch.efer &= ~EFER_LMA;
2b5203ee 2006 svm->vmcb->save.efer &= ~(EFER_LMA | EFER_LME);
6aa8b732
AK
2007 }
2008 }
2009#endif
ad312c7c 2010 vcpu->arch.cr0 = cr0;
888f9f3e
AK
2011
2012 if (!npt_enabled)
2013 cr0 |= X86_CR0_PG | X86_CR0_WP;
02daab21 2014
bcf166a9
PB
2015 /*
2016 * re-enable caching here because the QEMU bios
2017 * does not do it - this results in some delay at
2018 * reboot
2019 */
2020 if (kvm_check_has_quirk(vcpu->kvm, KVM_X86_QUIRK_CD_NW_CLEARED))
2021 cr0 &= ~(X86_CR0_CD | X86_CR0_NW);
a2fa3e9f 2022 svm->vmcb->save.cr0 = cr0;
dcca1a65 2023 mark_dirty(svm->vmcb, VMCB_CR);
d225157b 2024 update_cr0_intercept(svm);
6aa8b732
AK
2025}
2026
5e1746d6 2027static int svm_set_cr4(struct kvm_vcpu *vcpu, unsigned long cr4)
6aa8b732 2028{
1e02ce4c 2029 unsigned long host_cr4_mce = cr4_read_shadow() & X86_CR4_MCE;
e5eab0ce
JR
2030 unsigned long old_cr4 = to_svm(vcpu)->vmcb->save.cr4;
2031
5e1746d6
NHE
2032 if (cr4 & X86_CR4_VMXE)
2033 return 1;
2034
e5eab0ce 2035 if (npt_enabled && ((old_cr4 ^ cr4) & X86_CR4_PGE))
f40f6a45 2036 svm_flush_tlb(vcpu);
6394b649 2037
ec077263
JR
2038 vcpu->arch.cr4 = cr4;
2039 if (!npt_enabled)
2040 cr4 |= X86_CR4_PAE;
6394b649 2041 cr4 |= host_cr4_mce;
ec077263 2042 to_svm(vcpu)->vmcb->save.cr4 = cr4;
dcca1a65 2043 mark_dirty(to_svm(vcpu)->vmcb, VMCB_CR);
5e1746d6 2044 return 0;
6aa8b732
AK
2045}
2046
2047static void svm_set_segment(struct kvm_vcpu *vcpu,
2048 struct kvm_segment *var, int seg)
2049{
a2fa3e9f 2050 struct vcpu_svm *svm = to_svm(vcpu);
6aa8b732
AK
2051 struct vmcb_seg *s = svm_seg(vcpu, seg);
2052
2053 s->base = var->base;
2054 s->limit = var->limit;
2055 s->selector = var->selector;
d9c1b543
RP
2056 s->attrib = (var->type & SVM_SELECTOR_TYPE_MASK);
2057 s->attrib |= (var->s & 1) << SVM_SELECTOR_S_SHIFT;
2058 s->attrib |= (var->dpl & 3) << SVM_SELECTOR_DPL_SHIFT;
2059 s->attrib |= ((var->present & 1) && !var->unusable) << SVM_SELECTOR_P_SHIFT;
2060 s->attrib |= (var->avl & 1) << SVM_SELECTOR_AVL_SHIFT;
2061 s->attrib |= (var->l & 1) << SVM_SELECTOR_L_SHIFT;
2062 s->attrib |= (var->db & 1) << SVM_SELECTOR_DB_SHIFT;
2063 s->attrib |= (var->g & 1) << SVM_SELECTOR_G_SHIFT;
ae9fedc7
PB
2064
2065 /*
2066 * This is always accurate, except if SYSRET returned to a segment
2067 * with SS.DPL != 3. Intel does not have this quirk, and always
2068 * forces SS.DPL to 3 on sysret, so we ignore that case; fixing it
2069 * would entail passing the CPL to userspace and back.
2070 */
2071 if (seg == VCPU_SREG_SS)
d9c1b543
RP
2072 /* This is symmetric with svm_get_segment() */
2073 svm->vmcb->save.cpl = (var->dpl & 3);
6aa8b732 2074
060d0c9a 2075 mark_dirty(svm->vmcb, VMCB_SEG);
6aa8b732
AK
2076}
2077
cbdb967a 2078static void update_bp_intercept(struct kvm_vcpu *vcpu)
6aa8b732 2079{
d0bfb940
JK
2080 struct vcpu_svm *svm = to_svm(vcpu);
2081
18c918c5 2082 clr_exception_intercept(svm, BP_VECTOR);
44c11430 2083
d0bfb940 2084 if (vcpu->guest_debug & KVM_GUESTDBG_ENABLE) {
d0bfb940 2085 if (vcpu->guest_debug & KVM_GUESTDBG_USE_SW_BP)
18c918c5 2086 set_exception_intercept(svm, BP_VECTOR);
d0bfb940
JK
2087 } else
2088 vcpu->guest_debug = 0;
44c11430
GN
2089}
2090
0fe1e009 2091static void new_asid(struct vcpu_svm *svm, struct svm_cpu_data *sd)
6aa8b732 2092{
0fe1e009
TH
2093 if (sd->next_asid > sd->max_asid) {
2094 ++sd->asid_generation;
2095 sd->next_asid = 1;
a2fa3e9f 2096 svm->vmcb->control.tlb_ctl = TLB_CONTROL_FLUSH_ALL_ASID;
6aa8b732
AK
2097 }
2098
0fe1e009
TH
2099 svm->asid_generation = sd->asid_generation;
2100 svm->vmcb->control.asid = sd->next_asid++;
d48086d1
JR
2101
2102 mark_dirty(svm->vmcb, VMCB_ASID);
6aa8b732
AK
2103}
2104
73aaf249
JK
2105static u64 svm_get_dr6(struct kvm_vcpu *vcpu)
2106{
2107 return to_svm(vcpu)->vmcb->save.dr6;
2108}
2109
2110static void svm_set_dr6(struct kvm_vcpu *vcpu, unsigned long value)
2111{
2112 struct vcpu_svm *svm = to_svm(vcpu);
2113
2114 svm->vmcb->save.dr6 = value;
2115 mark_dirty(svm->vmcb, VMCB_DR);
2116}
2117
facb0139
PB
2118static void svm_sync_dirty_debug_regs(struct kvm_vcpu *vcpu)
2119{
2120 struct vcpu_svm *svm = to_svm(vcpu);
2121
2122 get_debugreg(vcpu->arch.db[0], 0);
2123 get_debugreg(vcpu->arch.db[1], 1);
2124 get_debugreg(vcpu->arch.db[2], 2);
2125 get_debugreg(vcpu->arch.db[3], 3);
2126 vcpu->arch.dr6 = svm_get_dr6(vcpu);
2127 vcpu->arch.dr7 = svm->vmcb->save.dr7;
2128
2129 vcpu->arch.switch_db_regs &= ~KVM_DEBUGREG_WONT_EXIT;
2130 set_dr_intercepts(svm);
2131}
2132
020df079 2133static void svm_set_dr7(struct kvm_vcpu *vcpu, unsigned long value)
6aa8b732 2134{
42dbaa5a 2135 struct vcpu_svm *svm = to_svm(vcpu);
42dbaa5a 2136
020df079 2137 svm->vmcb->save.dr7 = value;
72214b96 2138 mark_dirty(svm->vmcb, VMCB_DR);
6aa8b732
AK
2139}
2140
851ba692 2141static int pf_interception(struct vcpu_svm *svm)
6aa8b732 2142{
631bc487 2143 u64 fault_address = svm->vmcb->control.exit_info_2;
1261bfa3 2144 u64 error_code = svm->vmcb->control.exit_info_1;
6aa8b732 2145
1261bfa3 2146 return kvm_handle_page_fault(&svm->vcpu, error_code, fault_address,
dc25e89e 2147 svm->vmcb->control.insn_bytes,
1261bfa3 2148 svm->vmcb->control.insn_len, !npt_enabled);
6aa8b732
AK
2149}
2150
851ba692 2151static int db_interception(struct vcpu_svm *svm)
d0bfb940 2152{
851ba692
AK
2153 struct kvm_run *kvm_run = svm->vcpu.run;
2154
d0bfb940 2155 if (!(svm->vcpu.guest_debug &
44c11430 2156 (KVM_GUESTDBG_SINGLESTEP | KVM_GUESTDBG_USE_HW_BP)) &&
6be7d306 2157 !svm->nmi_singlestep) {
d0bfb940
JK
2158 kvm_queue_exception(&svm->vcpu, DB_VECTOR);
2159 return 1;
2160 }
44c11430 2161
6be7d306 2162 if (svm->nmi_singlestep) {
4aebd0e9 2163 disable_nmi_singlestep(svm);
44c11430
GN
2164 }
2165
2166 if (svm->vcpu.guest_debug &
e0231715 2167 (KVM_GUESTDBG_SINGLESTEP | KVM_GUESTDBG_USE_HW_BP)) {
44c11430
GN
2168 kvm_run->exit_reason = KVM_EXIT_DEBUG;
2169 kvm_run->debug.arch.pc =
2170 svm->vmcb->save.cs.base + svm->vmcb->save.rip;
2171 kvm_run->debug.arch.exception = DB_VECTOR;
2172 return 0;
2173 }
2174
2175 return 1;
d0bfb940
JK
2176}
2177
851ba692 2178static int bp_interception(struct vcpu_svm *svm)
d0bfb940 2179{
851ba692
AK
2180 struct kvm_run *kvm_run = svm->vcpu.run;
2181
d0bfb940
JK
2182 kvm_run->exit_reason = KVM_EXIT_DEBUG;
2183 kvm_run->debug.arch.pc = svm->vmcb->save.cs.base + svm->vmcb->save.rip;
2184 kvm_run->debug.arch.exception = BP_VECTOR;
2185 return 0;
2186}
2187
851ba692 2188static int ud_interception(struct vcpu_svm *svm)
7aa81cc0
AL
2189{
2190 int er;
2191
51d8b661 2192 er = emulate_instruction(&svm->vcpu, EMULTYPE_TRAP_UD);
7aa81cc0 2193 if (er != EMULATE_DONE)
7ee5d940 2194 kvm_queue_exception(&svm->vcpu, UD_VECTOR);
7aa81cc0
AL
2195 return 1;
2196}
2197
54a20552
EN
2198static int ac_interception(struct vcpu_svm *svm)
2199{
2200 kvm_queue_exception_e(&svm->vcpu, AC_VECTOR, 0);
2201 return 1;
2202}
2203
67ec6607
JR
2204static bool is_erratum_383(void)
2205{
2206 int err, i;
2207 u64 value;
2208
2209 if (!erratum_383_found)
2210 return false;
2211
2212 value = native_read_msr_safe(MSR_IA32_MC0_STATUS, &err);
2213 if (err)
2214 return false;
2215
2216 /* Bit 62 may or may not be set for this mce */
2217 value &= ~(1ULL << 62);
2218
2219 if (value != 0xb600000000010015ULL)
2220 return false;
2221
2222 /* Clear MCi_STATUS registers */
2223 for (i = 0; i < 6; ++i)
2224 native_write_msr_safe(MSR_IA32_MCx_STATUS(i), 0, 0);
2225
2226 value = native_read_msr_safe(MSR_IA32_MCG_STATUS, &err);
2227 if (!err) {
2228 u32 low, high;
2229
2230 value &= ~(1ULL << 2);
2231 low = lower_32_bits(value);
2232 high = upper_32_bits(value);
2233
2234 native_write_msr_safe(MSR_IA32_MCG_STATUS, low, high);
2235 }
2236
2237 /* Flush tlb to evict multi-match entries */
2238 __flush_tlb_all();
2239
2240 return true;
2241}
2242
fe5913e4 2243static void svm_handle_mce(struct vcpu_svm *svm)
53371b50 2244{
67ec6607
JR
2245 if (is_erratum_383()) {
2246 /*
2247 * Erratum 383 triggered. Guest state is corrupt so kill the
2248 * guest.
2249 */
2250 pr_err("KVM: Guest triggered AMD Erratum 383\n");
2251
a8eeb04a 2252 kvm_make_request(KVM_REQ_TRIPLE_FAULT, &svm->vcpu);
67ec6607
JR
2253
2254 return;
2255 }
2256
53371b50
JR
2257 /*
2258 * On an #MC intercept the MCE handler is not called automatically in
2259 * the host. So do it by hand here.
2260 */
2261 asm volatile (
2262 "int $0x12\n");
2263 /* not sure if we ever come back to this point */
2264
fe5913e4
JR
2265 return;
2266}
2267
2268static int mc_interception(struct vcpu_svm *svm)
2269{
53371b50
JR
2270 return 1;
2271}
2272
851ba692 2273static int shutdown_interception(struct vcpu_svm *svm)
46fe4ddd 2274{
851ba692
AK
2275 struct kvm_run *kvm_run = svm->vcpu.run;
2276
46fe4ddd
JR
2277 /*
2278 * VMCB is undefined after a SHUTDOWN intercept
2279 * so reinitialize it.
2280 */
a2fa3e9f 2281 clear_page(svm->vmcb);
5690891b 2282 init_vmcb(svm);
46fe4ddd
JR
2283
2284 kvm_run->exit_reason = KVM_EXIT_SHUTDOWN;
2285 return 0;
2286}
2287
851ba692 2288static int io_interception(struct vcpu_svm *svm)
6aa8b732 2289{
cf8f70bf 2290 struct kvm_vcpu *vcpu = &svm->vcpu;
d77c26fc 2291 u32 io_info = svm->vmcb->control.exit_info_1; /* address size bug? */
b742c1e6 2292 int size, in, string, ret;
039576c0 2293 unsigned port;
6aa8b732 2294
e756fc62 2295 ++svm->vcpu.stat.io_exits;
e70669ab 2296 string = (io_info & SVM_IOIO_STR_MASK) != 0;
039576c0 2297 in = (io_info & SVM_IOIO_TYPE_MASK) != 0;
8370c3d0 2298 if (string)
51d8b661 2299 return emulate_instruction(vcpu, 0) == EMULATE_DONE;
cf8f70bf 2300
039576c0
AK
2301 port = io_info >> 16;
2302 size = (io_info & SVM_IOIO_SIZE_MASK) >> SVM_IOIO_SIZE_SHIFT;
cf8f70bf 2303 svm->next_rip = svm->vmcb->control.exit_info_2;
b742c1e6 2304 ret = kvm_skip_emulated_instruction(&svm->vcpu);
cf8f70bf 2305
b742c1e6
LP
2306 /*
2307 * TODO: we might be squashing a KVM_GUESTDBG_SINGLESTEP-triggered
2308 * KVM_EXIT_DEBUG here.
2309 */
2310 if (in)
2311 return kvm_fast_pio_in(vcpu, size, port) && ret;
2312 else
2313 return kvm_fast_pio_out(vcpu, size, port) && ret;
6aa8b732
AK
2314}
2315
851ba692 2316static int nmi_interception(struct vcpu_svm *svm)
c47f098d
JR
2317{
2318 return 1;
2319}
2320
851ba692 2321static int intr_interception(struct vcpu_svm *svm)
a0698055
JR
2322{
2323 ++svm->vcpu.stat.irq_exits;
2324 return 1;
2325}
2326
851ba692 2327static int nop_on_interception(struct vcpu_svm *svm)
6aa8b732
AK
2328{
2329 return 1;
2330}
2331
851ba692 2332static int halt_interception(struct vcpu_svm *svm)
6aa8b732 2333{
5fdbf976 2334 svm->next_rip = kvm_rip_read(&svm->vcpu) + 1;
e756fc62 2335 return kvm_emulate_halt(&svm->vcpu);
6aa8b732
AK
2336}
2337
851ba692 2338static int vmmcall_interception(struct vcpu_svm *svm)
02e235bc 2339{
5fdbf976 2340 svm->next_rip = kvm_rip_read(&svm->vcpu) + 3;
0d9c055e 2341 return kvm_emulate_hypercall(&svm->vcpu);
02e235bc
AK
2342}
2343
5bd2edc3
JR
2344static unsigned long nested_svm_get_tdp_cr3(struct kvm_vcpu *vcpu)
2345{
2346 struct vcpu_svm *svm = to_svm(vcpu);
2347
2348 return svm->nested.nested_cr3;
2349}
2350
e4e517b4
AK
2351static u64 nested_svm_get_tdp_pdptr(struct kvm_vcpu *vcpu, int index)
2352{
2353 struct vcpu_svm *svm = to_svm(vcpu);
2354 u64 cr3 = svm->nested.nested_cr3;
2355 u64 pdpte;
2356 int ret;
2357
d0ec49d4 2358 ret = kvm_vcpu_read_guest_page(vcpu, gpa_to_gfn(__sme_clr(cr3)), &pdpte,
54bf36aa 2359 offset_in_page(cr3) + index * 8, 8);
e4e517b4
AK
2360 if (ret)
2361 return 0;
2362 return pdpte;
2363}
2364
5bd2edc3
JR
2365static void nested_svm_set_tdp_cr3(struct kvm_vcpu *vcpu,
2366 unsigned long root)
2367{
2368 struct vcpu_svm *svm = to_svm(vcpu);
2369
d0ec49d4 2370 svm->vmcb->control.nested_cr3 = __sme_set(root);
b2747166 2371 mark_dirty(svm->vmcb, VMCB_NPT);
f40f6a45 2372 svm_flush_tlb(vcpu);
5bd2edc3
JR
2373}
2374
6389ee94
AK
2375static void nested_svm_inject_npf_exit(struct kvm_vcpu *vcpu,
2376 struct x86_exception *fault)
5bd2edc3
JR
2377{
2378 struct vcpu_svm *svm = to_svm(vcpu);
2379
5e352519
PB
2380 if (svm->vmcb->control.exit_code != SVM_EXIT_NPF) {
2381 /*
2382 * TODO: track the cause of the nested page fault, and
2383 * correctly fill in the high bits of exit_info_1.
2384 */
2385 svm->vmcb->control.exit_code = SVM_EXIT_NPF;
2386 svm->vmcb->control.exit_code_hi = 0;
2387 svm->vmcb->control.exit_info_1 = (1ULL << 32);
2388 svm->vmcb->control.exit_info_2 = fault->address;
2389 }
2390
2391 svm->vmcb->control.exit_info_1 &= ~0xffffffffULL;
2392 svm->vmcb->control.exit_info_1 |= fault->error_code;
2393
2394 /*
2395 * The present bit is always zero for page structure faults on real
2396 * hardware.
2397 */
2398 if (svm->vmcb->control.exit_info_1 & (2ULL << 32))
2399 svm->vmcb->control.exit_info_1 &= ~1;
5bd2edc3
JR
2400
2401 nested_svm_vmexit(svm);
2402}
2403
8a3c1a33 2404static void nested_svm_init_mmu_context(struct kvm_vcpu *vcpu)
4b16184c 2405{
ad896af0
PB
2406 WARN_ON(mmu_is_nested(vcpu));
2407 kvm_init_shadow_mmu(vcpu);
4b16184c
JR
2408 vcpu->arch.mmu.set_cr3 = nested_svm_set_tdp_cr3;
2409 vcpu->arch.mmu.get_cr3 = nested_svm_get_tdp_cr3;
e4e517b4 2410 vcpu->arch.mmu.get_pdptr = nested_svm_get_tdp_pdptr;
4b16184c 2411 vcpu->arch.mmu.inject_page_fault = nested_svm_inject_npf_exit;
855feb67 2412 vcpu->arch.mmu.shadow_root_level = get_npt_level(vcpu);
c258b62b 2413 reset_shadow_zero_bits_mask(vcpu, &vcpu->arch.mmu);
4b16184c 2414 vcpu->arch.walk_mmu = &vcpu->arch.nested_mmu;
4b16184c
JR
2415}
2416
2417static void nested_svm_uninit_mmu_context(struct kvm_vcpu *vcpu)
2418{
2419 vcpu->arch.walk_mmu = &vcpu->arch.mmu;
2420}
2421
c0725420
AG
2422static int nested_svm_check_permissions(struct vcpu_svm *svm)
2423{
e9196ceb
DC
2424 if (!(svm->vcpu.arch.efer & EFER_SVME) ||
2425 !is_paging(&svm->vcpu)) {
c0725420
AG
2426 kvm_queue_exception(&svm->vcpu, UD_VECTOR);
2427 return 1;
2428 }
2429
2430 if (svm->vmcb->save.cpl) {
2431 kvm_inject_gp(&svm->vcpu, 0);
2432 return 1;
2433 }
2434
e9196ceb 2435 return 0;
c0725420
AG
2436}
2437
cf74a78b
AG
2438static int nested_svm_check_exception(struct vcpu_svm *svm, unsigned nr,
2439 bool has_error_code, u32 error_code)
2440{
b8e88bc8
JR
2441 int vmexit;
2442
2030753d 2443 if (!is_guest_mode(&svm->vcpu))
0295ad7d 2444 return 0;
cf74a78b 2445
adfe20fb
WL
2446 vmexit = nested_svm_intercept(svm);
2447 if (vmexit != NESTED_EXIT_DONE)
2448 return 0;
2449
0295ad7d
JR
2450 svm->vmcb->control.exit_code = SVM_EXIT_EXCP_BASE + nr;
2451 svm->vmcb->control.exit_code_hi = 0;
2452 svm->vmcb->control.exit_info_1 = error_code;
b96fb439
PB
2453
2454 /*
2455 * FIXME: we should not write CR2 when L1 intercepts an L2 #PF exception.
2456 * The fix is to add the ancillary datum (CR2 or DR6) to structs
2457 * kvm_queued_exception and kvm_vcpu_events, so that CR2 and DR6 can be
2458 * written only when inject_pending_event runs (DR6 would written here
2459 * too). This should be conditional on a new capability---if the
2460 * capability is disabled, kvm_multiple_exception would write the
2461 * ancillary information to CR2 or DR6, for backwards ABI-compatibility.
2462 */
adfe20fb
WL
2463 if (svm->vcpu.arch.exception.nested_apf)
2464 svm->vmcb->control.exit_info_2 = svm->vcpu.arch.apf.nested_apf_token;
2465 else
2466 svm->vmcb->control.exit_info_2 = svm->vcpu.arch.cr2;
b8e88bc8 2467
adfe20fb 2468 svm->nested.exit_required = true;
b8e88bc8 2469 return vmexit;
cf74a78b
AG
2470}
2471
8fe54654
JR
2472/* This function returns true if it is save to enable the irq window */
2473static inline bool nested_svm_intr(struct vcpu_svm *svm)
cf74a78b 2474{
2030753d 2475 if (!is_guest_mode(&svm->vcpu))
8fe54654 2476 return true;
cf74a78b 2477
26666957 2478 if (!(svm->vcpu.arch.hflags & HF_VINTR_MASK))
8fe54654 2479 return true;
cf74a78b 2480
26666957 2481 if (!(svm->vcpu.arch.hflags & HF_HIF_MASK))
8fe54654 2482 return false;
cf74a78b 2483
a0a07cd2
GN
2484 /*
2485 * if vmexit was already requested (by intercepted exception
2486 * for instance) do not overwrite it with "external interrupt"
2487 * vmexit.
2488 */
2489 if (svm->nested.exit_required)
2490 return false;
2491
197717d5
JR
2492 svm->vmcb->control.exit_code = SVM_EXIT_INTR;
2493 svm->vmcb->control.exit_info_1 = 0;
2494 svm->vmcb->control.exit_info_2 = 0;
26666957 2495
cd3ff653
JR
2496 if (svm->nested.intercept & 1ULL) {
2497 /*
2498 * The #vmexit can't be emulated here directly because this
c5ec2e56 2499 * code path runs with irqs and preemption disabled. A
cd3ff653
JR
2500 * #vmexit emulation might sleep. Only signal request for
2501 * the #vmexit here.
2502 */
2503 svm->nested.exit_required = true;
236649de 2504 trace_kvm_nested_intr_vmexit(svm->vmcb->save.rip);
8fe54654 2505 return false;
cf74a78b
AG
2506 }
2507
8fe54654 2508 return true;
cf74a78b
AG
2509}
2510
887f500c
JR
2511/* This function returns true if it is save to enable the nmi window */
2512static inline bool nested_svm_nmi(struct vcpu_svm *svm)
2513{
2030753d 2514 if (!is_guest_mode(&svm->vcpu))
887f500c
JR
2515 return true;
2516
2517 if (!(svm->nested.intercept & (1ULL << INTERCEPT_NMI)))
2518 return true;
2519
2520 svm->vmcb->control.exit_code = SVM_EXIT_NMI;
2521 svm->nested.exit_required = true;
2522
2523 return false;
cf74a78b
AG
2524}
2525
7597f129 2526static void *nested_svm_map(struct vcpu_svm *svm, u64 gpa, struct page **_page)
34f80cfa
JR
2527{
2528 struct page *page;
2529
6c3bd3d7
JR
2530 might_sleep();
2531
54bf36aa 2532 page = kvm_vcpu_gfn_to_page(&svm->vcpu, gpa >> PAGE_SHIFT);
34f80cfa
JR
2533 if (is_error_page(page))
2534 goto error;
2535
7597f129
JR
2536 *_page = page;
2537
2538 return kmap(page);
34f80cfa
JR
2539
2540error:
34f80cfa
JR
2541 kvm_inject_gp(&svm->vcpu, 0);
2542
2543 return NULL;
2544}
2545
7597f129 2546static void nested_svm_unmap(struct page *page)
34f80cfa 2547{
7597f129 2548 kunmap(page);
34f80cfa
JR
2549 kvm_release_page_dirty(page);
2550}
34f80cfa 2551
ce2ac085
JR
2552static int nested_svm_intercept_ioio(struct vcpu_svm *svm)
2553{
9bf41833
JK
2554 unsigned port, size, iopm_len;
2555 u16 val, mask;
2556 u8 start_bit;
ce2ac085 2557 u64 gpa;
34f80cfa 2558
ce2ac085
JR
2559 if (!(svm->nested.intercept & (1ULL << INTERCEPT_IOIO_PROT)))
2560 return NESTED_EXIT_HOST;
34f80cfa 2561
ce2ac085 2562 port = svm->vmcb->control.exit_info_1 >> 16;
9bf41833
JK
2563 size = (svm->vmcb->control.exit_info_1 & SVM_IOIO_SIZE_MASK) >>
2564 SVM_IOIO_SIZE_SHIFT;
ce2ac085 2565 gpa = svm->nested.vmcb_iopm + (port / 8);
9bf41833
JK
2566 start_bit = port % 8;
2567 iopm_len = (start_bit + size > 8) ? 2 : 1;
2568 mask = (0xf >> (4 - size)) << start_bit;
2569 val = 0;
ce2ac085 2570
54bf36aa 2571 if (kvm_vcpu_read_guest(&svm->vcpu, gpa, &val, iopm_len))
9bf41833 2572 return NESTED_EXIT_DONE;
ce2ac085 2573
9bf41833 2574 return (val & mask) ? NESTED_EXIT_DONE : NESTED_EXIT_HOST;
34f80cfa
JR
2575}
2576
d2477826 2577static int nested_svm_exit_handled_msr(struct vcpu_svm *svm)
4c2161ae 2578{
0d6b3537
JR
2579 u32 offset, msr, value;
2580 int write, mask;
4c2161ae 2581
3d62d9aa 2582 if (!(svm->nested.intercept & (1ULL << INTERCEPT_MSR_PROT)))
d2477826 2583 return NESTED_EXIT_HOST;
3d62d9aa 2584
0d6b3537
JR
2585 msr = svm->vcpu.arch.regs[VCPU_REGS_RCX];
2586 offset = svm_msrpm_offset(msr);
2587 write = svm->vmcb->control.exit_info_1 & 1;
2588 mask = 1 << ((2 * (msr & 0xf)) + write);
3d62d9aa 2589
0d6b3537
JR
2590 if (offset == MSR_INVALID)
2591 return NESTED_EXIT_DONE;
4c2161ae 2592
0d6b3537
JR
2593 /* Offset is in 32 bit units but need in 8 bit units */
2594 offset *= 4;
4c2161ae 2595
54bf36aa 2596 if (kvm_vcpu_read_guest(&svm->vcpu, svm->nested.vmcb_msrpm + offset, &value, 4))
0d6b3537 2597 return NESTED_EXIT_DONE;
3d62d9aa 2598
0d6b3537 2599 return (value & mask) ? NESTED_EXIT_DONE : NESTED_EXIT_HOST;
4c2161ae
JR
2600}
2601
ab2f4d73
LP
2602/* DB exceptions for our internal use must not cause vmexit */
2603static int nested_svm_intercept_db(struct vcpu_svm *svm)
2604{
2605 unsigned long dr6;
2606
2607 /* if we're not singlestepping, it's not ours */
2608 if (!svm->nmi_singlestep)
2609 return NESTED_EXIT_DONE;
2610
2611 /* if it's not a singlestep exception, it's not ours */
2612 if (kvm_get_dr(&svm->vcpu, 6, &dr6))
2613 return NESTED_EXIT_DONE;
2614 if (!(dr6 & DR6_BS))
2615 return NESTED_EXIT_DONE;
2616
2617 /* if the guest is singlestepping, it should get the vmexit */
2618 if (svm->nmi_singlestep_guest_rflags & X86_EFLAGS_TF) {
2619 disable_nmi_singlestep(svm);
2620 return NESTED_EXIT_DONE;
2621 }
2622
2623 /* it's ours, the nested hypervisor must not see this one */
2624 return NESTED_EXIT_HOST;
2625}
2626
410e4d57 2627static int nested_svm_exit_special(struct vcpu_svm *svm)
cf74a78b 2628{
cf74a78b 2629 u32 exit_code = svm->vmcb->control.exit_code;
4c2161ae 2630
410e4d57
JR
2631 switch (exit_code) {
2632 case SVM_EXIT_INTR:
2633 case SVM_EXIT_NMI:
ff47a49b 2634 case SVM_EXIT_EXCP_BASE + MC_VECTOR:
410e4d57 2635 return NESTED_EXIT_HOST;
410e4d57 2636 case SVM_EXIT_NPF:
e0231715 2637 /* For now we are always handling NPFs when using them */
410e4d57
JR
2638 if (npt_enabled)
2639 return NESTED_EXIT_HOST;
2640 break;
410e4d57 2641 case SVM_EXIT_EXCP_BASE + PF_VECTOR:
631bc487 2642 /* When we're shadowing, trap PFs, but not async PF */
1261bfa3 2643 if (!npt_enabled && svm->vcpu.arch.apf.host_apf_reason == 0)
410e4d57
JR
2644 return NESTED_EXIT_HOST;
2645 break;
2646 default:
2647 break;
cf74a78b
AG
2648 }
2649
410e4d57
JR
2650 return NESTED_EXIT_CONTINUE;
2651}
2652
2653/*
2654 * If this function returns true, this #vmexit was already handled
2655 */
b8e88bc8 2656static int nested_svm_intercept(struct vcpu_svm *svm)
410e4d57
JR
2657{
2658 u32 exit_code = svm->vmcb->control.exit_code;
2659 int vmexit = NESTED_EXIT_HOST;
2660
cf74a78b 2661 switch (exit_code) {
9c4e40b9 2662 case SVM_EXIT_MSR:
3d62d9aa 2663 vmexit = nested_svm_exit_handled_msr(svm);
9c4e40b9 2664 break;
ce2ac085
JR
2665 case SVM_EXIT_IOIO:
2666 vmexit = nested_svm_intercept_ioio(svm);
2667 break;
4ee546b4
RJ
2668 case SVM_EXIT_READ_CR0 ... SVM_EXIT_WRITE_CR8: {
2669 u32 bit = 1U << (exit_code - SVM_EXIT_READ_CR0);
2670 if (svm->nested.intercept_cr & bit)
410e4d57 2671 vmexit = NESTED_EXIT_DONE;
cf74a78b
AG
2672 break;
2673 }
3aed041a
JR
2674 case SVM_EXIT_READ_DR0 ... SVM_EXIT_WRITE_DR7: {
2675 u32 bit = 1U << (exit_code - SVM_EXIT_READ_DR0);
2676 if (svm->nested.intercept_dr & bit)
410e4d57 2677 vmexit = NESTED_EXIT_DONE;
cf74a78b
AG
2678 break;
2679 }
2680 case SVM_EXIT_EXCP_BASE ... SVM_EXIT_EXCP_BASE + 0x1f: {
2681 u32 excp_bits = 1 << (exit_code - SVM_EXIT_EXCP_BASE);
ab2f4d73
LP
2682 if (svm->nested.intercept_exceptions & excp_bits) {
2683 if (exit_code == SVM_EXIT_EXCP_BASE + DB_VECTOR)
2684 vmexit = nested_svm_intercept_db(svm);
2685 else
2686 vmexit = NESTED_EXIT_DONE;
2687 }
631bc487
GN
2688 /* async page fault always cause vmexit */
2689 else if ((exit_code == SVM_EXIT_EXCP_BASE + PF_VECTOR) &&
adfe20fb 2690 svm->vcpu.arch.exception.nested_apf != 0)
631bc487 2691 vmexit = NESTED_EXIT_DONE;
cf74a78b
AG
2692 break;
2693 }
228070b1
JR
2694 case SVM_EXIT_ERR: {
2695 vmexit = NESTED_EXIT_DONE;
2696 break;
2697 }
cf74a78b
AG
2698 default: {
2699 u64 exit_bits = 1ULL << (exit_code - SVM_EXIT_INTR);
aad42c64 2700 if (svm->nested.intercept & exit_bits)
410e4d57 2701 vmexit = NESTED_EXIT_DONE;
cf74a78b
AG
2702 }
2703 }
2704
b8e88bc8
JR
2705 return vmexit;
2706}
2707
2708static int nested_svm_exit_handled(struct vcpu_svm *svm)
2709{
2710 int vmexit;
2711
2712 vmexit = nested_svm_intercept(svm);
2713
2714 if (vmexit == NESTED_EXIT_DONE)
9c4e40b9 2715 nested_svm_vmexit(svm);
9c4e40b9
JR
2716
2717 return vmexit;
cf74a78b
AG
2718}
2719
0460a979
JR
2720static inline void copy_vmcb_control_area(struct vmcb *dst_vmcb, struct vmcb *from_vmcb)
2721{
2722 struct vmcb_control_area *dst = &dst_vmcb->control;
2723 struct vmcb_control_area *from = &from_vmcb->control;
2724
4ee546b4 2725 dst->intercept_cr = from->intercept_cr;
3aed041a 2726 dst->intercept_dr = from->intercept_dr;
0460a979
JR
2727 dst->intercept_exceptions = from->intercept_exceptions;
2728 dst->intercept = from->intercept;
2729 dst->iopm_base_pa = from->iopm_base_pa;
2730 dst->msrpm_base_pa = from->msrpm_base_pa;
2731 dst->tsc_offset = from->tsc_offset;
2732 dst->asid = from->asid;
2733 dst->tlb_ctl = from->tlb_ctl;
2734 dst->int_ctl = from->int_ctl;
2735 dst->int_vector = from->int_vector;
2736 dst->int_state = from->int_state;
2737 dst->exit_code = from->exit_code;
2738 dst->exit_code_hi = from->exit_code_hi;
2739 dst->exit_info_1 = from->exit_info_1;
2740 dst->exit_info_2 = from->exit_info_2;
2741 dst->exit_int_info = from->exit_int_info;
2742 dst->exit_int_info_err = from->exit_int_info_err;
2743 dst->nested_ctl = from->nested_ctl;
2744 dst->event_inj = from->event_inj;
2745 dst->event_inj_err = from->event_inj_err;
2746 dst->nested_cr3 = from->nested_cr3;
0dc92119 2747 dst->virt_ext = from->virt_ext;
0460a979
JR
2748}
2749
34f80cfa 2750static int nested_svm_vmexit(struct vcpu_svm *svm)
cf74a78b 2751{
34f80cfa 2752 struct vmcb *nested_vmcb;
e6aa9abd 2753 struct vmcb *hsave = svm->nested.hsave;
33740e40 2754 struct vmcb *vmcb = svm->vmcb;
7597f129 2755 struct page *page;
cf74a78b 2756
17897f36
JR
2757 trace_kvm_nested_vmexit_inject(vmcb->control.exit_code,
2758 vmcb->control.exit_info_1,
2759 vmcb->control.exit_info_2,
2760 vmcb->control.exit_int_info,
e097e5ff
SH
2761 vmcb->control.exit_int_info_err,
2762 KVM_ISA_SVM);
17897f36 2763
7597f129 2764 nested_vmcb = nested_svm_map(svm, svm->nested.vmcb, &page);
34f80cfa
JR
2765 if (!nested_vmcb)
2766 return 1;
2767
2030753d
JR
2768 /* Exit Guest-Mode */
2769 leave_guest_mode(&svm->vcpu);
06fc7772
JR
2770 svm->nested.vmcb = 0;
2771
cf74a78b 2772 /* Give the current vmcb to the guest */
33740e40
JR
2773 disable_gif(svm);
2774
2775 nested_vmcb->save.es = vmcb->save.es;
2776 nested_vmcb->save.cs = vmcb->save.cs;
2777 nested_vmcb->save.ss = vmcb->save.ss;
2778 nested_vmcb->save.ds = vmcb->save.ds;
2779 nested_vmcb->save.gdtr = vmcb->save.gdtr;
2780 nested_vmcb->save.idtr = vmcb->save.idtr;
3f6a9d16 2781 nested_vmcb->save.efer = svm->vcpu.arch.efer;
cdbbdc12 2782 nested_vmcb->save.cr0 = kvm_read_cr0(&svm->vcpu);
9f8fe504 2783 nested_vmcb->save.cr3 = kvm_read_cr3(&svm->vcpu);
33740e40 2784 nested_vmcb->save.cr2 = vmcb->save.cr2;
cdbbdc12 2785 nested_vmcb->save.cr4 = svm->vcpu.arch.cr4;
f6e78475 2786 nested_vmcb->save.rflags = kvm_get_rflags(&svm->vcpu);
33740e40
JR
2787 nested_vmcb->save.rip = vmcb->save.rip;
2788 nested_vmcb->save.rsp = vmcb->save.rsp;
2789 nested_vmcb->save.rax = vmcb->save.rax;
2790 nested_vmcb->save.dr7 = vmcb->save.dr7;
2791 nested_vmcb->save.dr6 = vmcb->save.dr6;
2792 nested_vmcb->save.cpl = vmcb->save.cpl;
2793
2794 nested_vmcb->control.int_ctl = vmcb->control.int_ctl;
2795 nested_vmcb->control.int_vector = vmcb->control.int_vector;
2796 nested_vmcb->control.int_state = vmcb->control.int_state;
2797 nested_vmcb->control.exit_code = vmcb->control.exit_code;
2798 nested_vmcb->control.exit_code_hi = vmcb->control.exit_code_hi;
2799 nested_vmcb->control.exit_info_1 = vmcb->control.exit_info_1;
2800 nested_vmcb->control.exit_info_2 = vmcb->control.exit_info_2;
2801 nested_vmcb->control.exit_int_info = vmcb->control.exit_int_info;
2802 nested_vmcb->control.exit_int_info_err = vmcb->control.exit_int_info_err;
6092d3d3
JR
2803
2804 if (svm->nrips_enabled)
2805 nested_vmcb->control.next_rip = vmcb->control.next_rip;
8d23c466
AG
2806
2807 /*
2808 * If we emulate a VMRUN/#VMEXIT in the same host #vmexit cycle we have
2809 * to make sure that we do not lose injected events. So check event_inj
2810 * here and copy it to exit_int_info if it is valid.
2811 * Exit_int_info and event_inj can't be both valid because the case
2812 * below only happens on a VMRUN instruction intercept which has
2813 * no valid exit_int_info set.
2814 */
2815 if (vmcb->control.event_inj & SVM_EVTINJ_VALID) {
2816 struct vmcb_control_area *nc = &nested_vmcb->control;
2817
2818 nc->exit_int_info = vmcb->control.event_inj;
2819 nc->exit_int_info_err = vmcb->control.event_inj_err;
2820 }
2821
33740e40
JR
2822 nested_vmcb->control.tlb_ctl = 0;
2823 nested_vmcb->control.event_inj = 0;
2824 nested_vmcb->control.event_inj_err = 0;
cf74a78b
AG
2825
2826 /* We always set V_INTR_MASKING and remember the old value in hflags */
2827 if (!(svm->vcpu.arch.hflags & HF_VINTR_MASK))
2828 nested_vmcb->control.int_ctl &= ~V_INTR_MASKING_MASK;
2829
cf74a78b 2830 /* Restore the original control entries */
0460a979 2831 copy_vmcb_control_area(vmcb, hsave);
cf74a78b 2832
219b65dc
AG
2833 kvm_clear_exception_queue(&svm->vcpu);
2834 kvm_clear_interrupt_queue(&svm->vcpu);
cf74a78b 2835
4b16184c
JR
2836 svm->nested.nested_cr3 = 0;
2837
cf74a78b
AG
2838 /* Restore selected save entries */
2839 svm->vmcb->save.es = hsave->save.es;
2840 svm->vmcb->save.cs = hsave->save.cs;
2841 svm->vmcb->save.ss = hsave->save.ss;
2842 svm->vmcb->save.ds = hsave->save.ds;
2843 svm->vmcb->save.gdtr = hsave->save.gdtr;
2844 svm->vmcb->save.idtr = hsave->save.idtr;
f6e78475 2845 kvm_set_rflags(&svm->vcpu, hsave->save.rflags);
cf74a78b
AG
2846 svm_set_efer(&svm->vcpu, hsave->save.efer);
2847 svm_set_cr0(&svm->vcpu, hsave->save.cr0 | X86_CR0_PE);
2848 svm_set_cr4(&svm->vcpu, hsave->save.cr4);
2849 if (npt_enabled) {
2850 svm->vmcb->save.cr3 = hsave->save.cr3;
2851 svm->vcpu.arch.cr3 = hsave->save.cr3;
2852 } else {
2390218b 2853 (void)kvm_set_cr3(&svm->vcpu, hsave->save.cr3);
cf74a78b
AG
2854 }
2855 kvm_register_write(&svm->vcpu, VCPU_REGS_RAX, hsave->save.rax);
2856 kvm_register_write(&svm->vcpu, VCPU_REGS_RSP, hsave->save.rsp);
2857 kvm_register_write(&svm->vcpu, VCPU_REGS_RIP, hsave->save.rip);
2858 svm->vmcb->save.dr7 = 0;
2859 svm->vmcb->save.cpl = 0;
2860 svm->vmcb->control.exit_int_info = 0;
2861
8d28fec4
RJ
2862 mark_all_dirty(svm->vmcb);
2863
7597f129 2864 nested_svm_unmap(page);
cf74a78b 2865
4b16184c 2866 nested_svm_uninit_mmu_context(&svm->vcpu);
cf74a78b
AG
2867 kvm_mmu_reset_context(&svm->vcpu);
2868 kvm_mmu_load(&svm->vcpu);
2869
2870 return 0;
2871}
3d6368ef 2872
9738b2c9 2873static bool nested_svm_vmrun_msrpm(struct vcpu_svm *svm)
3d6368ef 2874{
323c3d80
JR
2875 /*
2876 * This function merges the msr permission bitmaps of kvm and the
c5ec2e56 2877 * nested vmcb. It is optimized in that it only merges the parts where
323c3d80
JR
2878 * the kvm msr permission bitmap may contain zero bits
2879 */
3d6368ef 2880 int i;
9738b2c9 2881
323c3d80
JR
2882 if (!(svm->nested.intercept & (1ULL << INTERCEPT_MSR_PROT)))
2883 return true;
9738b2c9 2884
323c3d80
JR
2885 for (i = 0; i < MSRPM_OFFSETS; i++) {
2886 u32 value, p;
2887 u64 offset;
9738b2c9 2888
323c3d80
JR
2889 if (msrpm_offsets[i] == 0xffffffff)
2890 break;
3d6368ef 2891
0d6b3537
JR
2892 p = msrpm_offsets[i];
2893 offset = svm->nested.vmcb_msrpm + (p * 4);
323c3d80 2894
54bf36aa 2895 if (kvm_vcpu_read_guest(&svm->vcpu, offset, &value, 4))
323c3d80
JR
2896 return false;
2897
2898 svm->nested.msrpm[p] = svm->msrpm[p] | value;
2899 }
3d6368ef 2900
d0ec49d4 2901 svm->vmcb->control.msrpm_base_pa = __sme_set(__pa(svm->nested.msrpm));
9738b2c9
JR
2902
2903 return true;
3d6368ef
AG
2904}
2905
52c65a30
JR
2906static bool nested_vmcb_checks(struct vmcb *vmcb)
2907{
2908 if ((vmcb->control.intercept & (1ULL << INTERCEPT_VMRUN)) == 0)
2909 return false;
2910
dbe77584
JR
2911 if (vmcb->control.asid == 0)
2912 return false;
2913
4b16184c
JR
2914 if (vmcb->control.nested_ctl && !npt_enabled)
2915 return false;
2916
52c65a30
JR
2917 return true;
2918}
2919
9738b2c9 2920static bool nested_svm_vmrun(struct vcpu_svm *svm)
3d6368ef 2921{
9738b2c9 2922 struct vmcb *nested_vmcb;
e6aa9abd 2923 struct vmcb *hsave = svm->nested.hsave;
defbba56 2924 struct vmcb *vmcb = svm->vmcb;
7597f129 2925 struct page *page;
06fc7772 2926 u64 vmcb_gpa;
3d6368ef 2927
06fc7772 2928 vmcb_gpa = svm->vmcb->save.rax;
3d6368ef 2929
7597f129 2930 nested_vmcb = nested_svm_map(svm, svm->vmcb->save.rax, &page);
9738b2c9
JR
2931 if (!nested_vmcb)
2932 return false;
2933
52c65a30
JR
2934 if (!nested_vmcb_checks(nested_vmcb)) {
2935 nested_vmcb->control.exit_code = SVM_EXIT_ERR;
2936 nested_vmcb->control.exit_code_hi = 0;
2937 nested_vmcb->control.exit_info_1 = 0;
2938 nested_vmcb->control.exit_info_2 = 0;
2939
2940 nested_svm_unmap(page);
2941
2942 return false;
2943 }
2944
b75f4eb3 2945 trace_kvm_nested_vmrun(svm->vmcb->save.rip, vmcb_gpa,
0ac406de
JR
2946 nested_vmcb->save.rip,
2947 nested_vmcb->control.int_ctl,
2948 nested_vmcb->control.event_inj,
2949 nested_vmcb->control.nested_ctl);
2950
4ee546b4
RJ
2951 trace_kvm_nested_intercepts(nested_vmcb->control.intercept_cr & 0xffff,
2952 nested_vmcb->control.intercept_cr >> 16,
2e554e8d
JR
2953 nested_vmcb->control.intercept_exceptions,
2954 nested_vmcb->control.intercept);
2955
3d6368ef 2956 /* Clear internal status */
219b65dc
AG
2957 kvm_clear_exception_queue(&svm->vcpu);
2958 kvm_clear_interrupt_queue(&svm->vcpu);
3d6368ef 2959
e0231715
JR
2960 /*
2961 * Save the old vmcb, so we don't need to pick what we save, but can
2962 * restore everything when a VMEXIT occurs
2963 */
defbba56
JR
2964 hsave->save.es = vmcb->save.es;
2965 hsave->save.cs = vmcb->save.cs;
2966 hsave->save.ss = vmcb->save.ss;
2967 hsave->save.ds = vmcb->save.ds;
2968 hsave->save.gdtr = vmcb->save.gdtr;
2969 hsave->save.idtr = vmcb->save.idtr;
f6801dff 2970 hsave->save.efer = svm->vcpu.arch.efer;
4d4ec087 2971 hsave->save.cr0 = kvm_read_cr0(&svm->vcpu);
defbba56 2972 hsave->save.cr4 = svm->vcpu.arch.cr4;
f6e78475 2973 hsave->save.rflags = kvm_get_rflags(&svm->vcpu);
b75f4eb3 2974 hsave->save.rip = kvm_rip_read(&svm->vcpu);
defbba56
JR
2975 hsave->save.rsp = vmcb->save.rsp;
2976 hsave->save.rax = vmcb->save.rax;
2977 if (npt_enabled)
2978 hsave->save.cr3 = vmcb->save.cr3;
2979 else
9f8fe504 2980 hsave->save.cr3 = kvm_read_cr3(&svm->vcpu);
defbba56 2981
0460a979 2982 copy_vmcb_control_area(hsave, vmcb);
3d6368ef 2983
f6e78475 2984 if (kvm_get_rflags(&svm->vcpu) & X86_EFLAGS_IF)
3d6368ef
AG
2985 svm->vcpu.arch.hflags |= HF_HIF_MASK;
2986 else
2987 svm->vcpu.arch.hflags &= ~HF_HIF_MASK;
2988
4b16184c
JR
2989 if (nested_vmcb->control.nested_ctl) {
2990 kvm_mmu_unload(&svm->vcpu);
2991 svm->nested.nested_cr3 = nested_vmcb->control.nested_cr3;
2992 nested_svm_init_mmu_context(&svm->vcpu);
2993 }
2994
3d6368ef
AG
2995 /* Load the nested guest state */
2996 svm->vmcb->save.es = nested_vmcb->save.es;
2997 svm->vmcb->save.cs = nested_vmcb->save.cs;
2998 svm->vmcb->save.ss = nested_vmcb->save.ss;
2999 svm->vmcb->save.ds = nested_vmcb->save.ds;
3000 svm->vmcb->save.gdtr = nested_vmcb->save.gdtr;
3001 svm->vmcb->save.idtr = nested_vmcb->save.idtr;
f6e78475 3002 kvm_set_rflags(&svm->vcpu, nested_vmcb->save.rflags);
3d6368ef
AG
3003 svm_set_efer(&svm->vcpu, nested_vmcb->save.efer);
3004 svm_set_cr0(&svm->vcpu, nested_vmcb->save.cr0);
3005 svm_set_cr4(&svm->vcpu, nested_vmcb->save.cr4);
3006 if (npt_enabled) {
3007 svm->vmcb->save.cr3 = nested_vmcb->save.cr3;
3008 svm->vcpu.arch.cr3 = nested_vmcb->save.cr3;
0e5cbe36 3009 } else
2390218b 3010 (void)kvm_set_cr3(&svm->vcpu, nested_vmcb->save.cr3);
0e5cbe36
JR
3011
3012 /* Guest paging mode is active - reset mmu */
3013 kvm_mmu_reset_context(&svm->vcpu);
3014
defbba56 3015 svm->vmcb->save.cr2 = svm->vcpu.arch.cr2 = nested_vmcb->save.cr2;
3d6368ef
AG
3016 kvm_register_write(&svm->vcpu, VCPU_REGS_RAX, nested_vmcb->save.rax);
3017 kvm_register_write(&svm->vcpu, VCPU_REGS_RSP, nested_vmcb->save.rsp);
3018 kvm_register_write(&svm->vcpu, VCPU_REGS_RIP, nested_vmcb->save.rip);
e0231715 3019
3d6368ef
AG
3020 /* In case we don't even reach vcpu_run, the fields are not updated */
3021 svm->vmcb->save.rax = nested_vmcb->save.rax;
3022 svm->vmcb->save.rsp = nested_vmcb->save.rsp;
3023 svm->vmcb->save.rip = nested_vmcb->save.rip;
3024 svm->vmcb->save.dr7 = nested_vmcb->save.dr7;
3025 svm->vmcb->save.dr6 = nested_vmcb->save.dr6;
3026 svm->vmcb->save.cpl = nested_vmcb->save.cpl;
3027
f7138538 3028 svm->nested.vmcb_msrpm = nested_vmcb->control.msrpm_base_pa & ~0x0fffULL;
ce2ac085 3029 svm->nested.vmcb_iopm = nested_vmcb->control.iopm_base_pa & ~0x0fffULL;
3d6368ef 3030
aad42c64 3031 /* cache intercepts */
4ee546b4 3032 svm->nested.intercept_cr = nested_vmcb->control.intercept_cr;
3aed041a 3033 svm->nested.intercept_dr = nested_vmcb->control.intercept_dr;
aad42c64
JR
3034 svm->nested.intercept_exceptions = nested_vmcb->control.intercept_exceptions;
3035 svm->nested.intercept = nested_vmcb->control.intercept;
3036
f40f6a45 3037 svm_flush_tlb(&svm->vcpu);
3d6368ef 3038 svm->vmcb->control.int_ctl = nested_vmcb->control.int_ctl | V_INTR_MASKING_MASK;
3d6368ef
AG
3039 if (nested_vmcb->control.int_ctl & V_INTR_MASKING_MASK)
3040 svm->vcpu.arch.hflags |= HF_VINTR_MASK;
3041 else
3042 svm->vcpu.arch.hflags &= ~HF_VINTR_MASK;
3043
88ab24ad
JR
3044 if (svm->vcpu.arch.hflags & HF_VINTR_MASK) {
3045 /* We only want the cr8 intercept bits of the guest */
4ee546b4
RJ
3046 clr_cr_intercept(svm, INTERCEPT_CR8_READ);
3047 clr_cr_intercept(svm, INTERCEPT_CR8_WRITE);
88ab24ad
JR
3048 }
3049
0d945bd9 3050 /* We don't want to see VMMCALLs from a nested guest */
8a05a1b8 3051 clr_intercept(svm, INTERCEPT_VMMCALL);
0d945bd9 3052
0dc92119 3053 svm->vmcb->control.virt_ext = nested_vmcb->control.virt_ext;
3d6368ef
AG
3054 svm->vmcb->control.int_vector = nested_vmcb->control.int_vector;
3055 svm->vmcb->control.int_state = nested_vmcb->control.int_state;
3056 svm->vmcb->control.tsc_offset += nested_vmcb->control.tsc_offset;
3d6368ef
AG
3057 svm->vmcb->control.event_inj = nested_vmcb->control.event_inj;
3058 svm->vmcb->control.event_inj_err = nested_vmcb->control.event_inj_err;
3059
7597f129 3060 nested_svm_unmap(page);
9738b2c9 3061
2030753d
JR
3062 /* Enter Guest-Mode */
3063 enter_guest_mode(&svm->vcpu);
3064
384c6368
JR
3065 /*
3066 * Merge guest and host intercepts - must be called with vcpu in
3067 * guest-mode to take affect here
3068 */
3069 recalc_intercepts(svm);
3070
06fc7772 3071 svm->nested.vmcb = vmcb_gpa;
9738b2c9 3072
2af9194d 3073 enable_gif(svm);
3d6368ef 3074
8d28fec4
RJ
3075 mark_all_dirty(svm->vmcb);
3076
9738b2c9 3077 return true;
3d6368ef
AG
3078}
3079
9966bf68 3080static void nested_svm_vmloadsave(struct vmcb *from_vmcb, struct vmcb *to_vmcb)
5542675b
AG
3081{
3082 to_vmcb->save.fs = from_vmcb->save.fs;
3083 to_vmcb->save.gs = from_vmcb->save.gs;
3084 to_vmcb->save.tr = from_vmcb->save.tr;
3085 to_vmcb->save.ldtr = from_vmcb->save.ldtr;
3086 to_vmcb->save.kernel_gs_base = from_vmcb->save.kernel_gs_base;
3087 to_vmcb->save.star = from_vmcb->save.star;
3088 to_vmcb->save.lstar = from_vmcb->save.lstar;
3089 to_vmcb->save.cstar = from_vmcb->save.cstar;
3090 to_vmcb->save.sfmask = from_vmcb->save.sfmask;
3091 to_vmcb->save.sysenter_cs = from_vmcb->save.sysenter_cs;
3092 to_vmcb->save.sysenter_esp = from_vmcb->save.sysenter_esp;
3093 to_vmcb->save.sysenter_eip = from_vmcb->save.sysenter_eip;
5542675b
AG
3094}
3095
851ba692 3096static int vmload_interception(struct vcpu_svm *svm)
5542675b 3097{
9966bf68 3098 struct vmcb *nested_vmcb;
7597f129 3099 struct page *page;
b742c1e6 3100 int ret;
9966bf68 3101
5542675b
AG
3102 if (nested_svm_check_permissions(svm))
3103 return 1;
3104
7597f129 3105 nested_vmcb = nested_svm_map(svm, svm->vmcb->save.rax, &page);
9966bf68
JR
3106 if (!nested_vmcb)
3107 return 1;
3108
e3e9ed3d 3109 svm->next_rip = kvm_rip_read(&svm->vcpu) + 3;
b742c1e6 3110 ret = kvm_skip_emulated_instruction(&svm->vcpu);
e3e9ed3d 3111
9966bf68 3112 nested_svm_vmloadsave(nested_vmcb, svm->vmcb);
7597f129 3113 nested_svm_unmap(page);
5542675b 3114
b742c1e6 3115 return ret;
5542675b
AG
3116}
3117
851ba692 3118static int vmsave_interception(struct vcpu_svm *svm)
5542675b 3119{
9966bf68 3120 struct vmcb *nested_vmcb;
7597f129 3121 struct page *page;
b742c1e6 3122 int ret;
9966bf68 3123
5542675b
AG
3124 if (nested_svm_check_permissions(svm))
3125 return 1;
3126
7597f129 3127 nested_vmcb = nested_svm_map(svm, svm->vmcb->save.rax, &page);
9966bf68
JR
3128 if (!nested_vmcb)
3129 return 1;
3130
e3e9ed3d 3131 svm->next_rip = kvm_rip_read(&svm->vcpu) + 3;
b742c1e6 3132 ret = kvm_skip_emulated_instruction(&svm->vcpu);
e3e9ed3d 3133
9966bf68 3134 nested_svm_vmloadsave(svm->vmcb, nested_vmcb);
7597f129 3135 nested_svm_unmap(page);
5542675b 3136
b742c1e6 3137 return ret;
5542675b
AG
3138}
3139
851ba692 3140static int vmrun_interception(struct vcpu_svm *svm)
3d6368ef 3141{
3d6368ef
AG
3142 if (nested_svm_check_permissions(svm))
3143 return 1;
3144
b75f4eb3
RJ
3145 /* Save rip after vmrun instruction */
3146 kvm_rip_write(&svm->vcpu, kvm_rip_read(&svm->vcpu) + 3);
3d6368ef 3147
9738b2c9 3148 if (!nested_svm_vmrun(svm))
3d6368ef
AG
3149 return 1;
3150
9738b2c9 3151 if (!nested_svm_vmrun_msrpm(svm))
1f8da478
JR
3152 goto failed;
3153
3154 return 1;
3155
3156failed:
3157
3158 svm->vmcb->control.exit_code = SVM_EXIT_ERR;
3159 svm->vmcb->control.exit_code_hi = 0;
3160 svm->vmcb->control.exit_info_1 = 0;
3161 svm->vmcb->control.exit_info_2 = 0;
3162
3163 nested_svm_vmexit(svm);
3d6368ef
AG
3164
3165 return 1;
3166}
3167
851ba692 3168static int stgi_interception(struct vcpu_svm *svm)
1371d904 3169{
b742c1e6
LP
3170 int ret;
3171
1371d904
AG
3172 if (nested_svm_check_permissions(svm))
3173 return 1;
3174
640bd6e5
JN
3175 /*
3176 * If VGIF is enabled, the STGI intercept is only added to
3177 * detect the opening of the NMI window; remove it now.
3178 */
3179 if (vgif_enabled(svm))
3180 clr_intercept(svm, INTERCEPT_STGI);
3181
1371d904 3182 svm->next_rip = kvm_rip_read(&svm->vcpu) + 3;
b742c1e6 3183 ret = kvm_skip_emulated_instruction(&svm->vcpu);
3842d135 3184 kvm_make_request(KVM_REQ_EVENT, &svm->vcpu);
1371d904 3185
2af9194d 3186 enable_gif(svm);
1371d904 3187
b742c1e6 3188 return ret;
1371d904
AG
3189}
3190
851ba692 3191static int clgi_interception(struct vcpu_svm *svm)
1371d904 3192{
b742c1e6
LP
3193 int ret;
3194
1371d904
AG
3195 if (nested_svm_check_permissions(svm))
3196 return 1;
3197
3198 svm->next_rip = kvm_rip_read(&svm->vcpu) + 3;
b742c1e6 3199 ret = kvm_skip_emulated_instruction(&svm->vcpu);
1371d904 3200
2af9194d 3201 disable_gif(svm);
1371d904
AG
3202
3203 /* After a CLGI no interrupts should come */
340d3bc3
SS
3204 if (!kvm_vcpu_apicv_active(&svm->vcpu)) {
3205 svm_clear_vintr(svm);
3206 svm->vmcb->control.int_ctl &= ~V_IRQ_MASK;
3207 mark_dirty(svm->vmcb, VMCB_INTR);
3208 }
decdbf6a 3209
b742c1e6 3210 return ret;
1371d904
AG
3211}
3212
851ba692 3213static int invlpga_interception(struct vcpu_svm *svm)
ff092385
AG
3214{
3215 struct kvm_vcpu *vcpu = &svm->vcpu;
ff092385 3216
668f198f
DK
3217 trace_kvm_invlpga(svm->vmcb->save.rip, kvm_register_read(&svm->vcpu, VCPU_REGS_RCX),
3218 kvm_register_read(&svm->vcpu, VCPU_REGS_RAX));
ec1ff790 3219
ff092385 3220 /* Let's treat INVLPGA the same as INVLPG (can be optimized!) */
668f198f 3221 kvm_mmu_invlpg(vcpu, kvm_register_read(&svm->vcpu, VCPU_REGS_RAX));
ff092385
AG
3222
3223 svm->next_rip = kvm_rip_read(&svm->vcpu) + 3;
b742c1e6 3224 return kvm_skip_emulated_instruction(&svm->vcpu);
ff092385
AG
3225}
3226
532a46b9
JR
3227static int skinit_interception(struct vcpu_svm *svm)
3228{
668f198f 3229 trace_kvm_skinit(svm->vmcb->save.rip, kvm_register_read(&svm->vcpu, VCPU_REGS_RAX));
532a46b9
JR
3230
3231 kvm_queue_exception(&svm->vcpu, UD_VECTOR);
3232 return 1;
3233}
3234
dab429a7
DK
3235static int wbinvd_interception(struct vcpu_svm *svm)
3236{
6affcbed 3237 return kvm_emulate_wbinvd(&svm->vcpu);
dab429a7
DK
3238}
3239
81dd35d4
JR
3240static int xsetbv_interception(struct vcpu_svm *svm)
3241{
3242 u64 new_bv = kvm_read_edx_eax(&svm->vcpu);
3243 u32 index = kvm_register_read(&svm->vcpu, VCPU_REGS_RCX);
3244
3245 if (kvm_set_xcr(&svm->vcpu, index, new_bv) == 0) {
3246 svm->next_rip = kvm_rip_read(&svm->vcpu) + 3;
b742c1e6 3247 return kvm_skip_emulated_instruction(&svm->vcpu);
81dd35d4
JR
3248 }
3249
3250 return 1;
3251}
3252
851ba692 3253static int task_switch_interception(struct vcpu_svm *svm)
6aa8b732 3254{
37817f29 3255 u16 tss_selector;
64a7ec06
GN
3256 int reason;
3257 int int_type = svm->vmcb->control.exit_int_info &
3258 SVM_EXITINTINFO_TYPE_MASK;
8317c298 3259 int int_vec = svm->vmcb->control.exit_int_info & SVM_EVTINJ_VEC_MASK;
fe8e7f83
GN
3260 uint32_t type =
3261 svm->vmcb->control.exit_int_info & SVM_EXITINTINFO_TYPE_MASK;
3262 uint32_t idt_v =
3263 svm->vmcb->control.exit_int_info & SVM_EXITINTINFO_VALID;
e269fb21
JK
3264 bool has_error_code = false;
3265 u32 error_code = 0;
37817f29
IE
3266
3267 tss_selector = (u16)svm->vmcb->control.exit_info_1;
64a7ec06 3268
37817f29
IE
3269 if (svm->vmcb->control.exit_info_2 &
3270 (1ULL << SVM_EXITINFOSHIFT_TS_REASON_IRET))
64a7ec06
GN
3271 reason = TASK_SWITCH_IRET;
3272 else if (svm->vmcb->control.exit_info_2 &
3273 (1ULL << SVM_EXITINFOSHIFT_TS_REASON_JMP))
3274 reason = TASK_SWITCH_JMP;
fe8e7f83 3275 else if (idt_v)
64a7ec06
GN
3276 reason = TASK_SWITCH_GATE;
3277 else
3278 reason = TASK_SWITCH_CALL;
3279
fe8e7f83
GN
3280 if (reason == TASK_SWITCH_GATE) {
3281 switch (type) {
3282 case SVM_EXITINTINFO_TYPE_NMI:
3283 svm->vcpu.arch.nmi_injected = false;
3284 break;
3285 case SVM_EXITINTINFO_TYPE_EXEPT:
e269fb21
JK
3286 if (svm->vmcb->control.exit_info_2 &
3287 (1ULL << SVM_EXITINFOSHIFT_TS_HAS_ERROR_CODE)) {
3288 has_error_code = true;
3289 error_code =
3290 (u32)svm->vmcb->control.exit_info_2;
3291 }
fe8e7f83
GN
3292 kvm_clear_exception_queue(&svm->vcpu);
3293 break;
3294 case SVM_EXITINTINFO_TYPE_INTR:
3295 kvm_clear_interrupt_queue(&svm->vcpu);
3296 break;
3297 default:
3298 break;
3299 }
3300 }
64a7ec06 3301
8317c298
GN
3302 if (reason != TASK_SWITCH_GATE ||
3303 int_type == SVM_EXITINTINFO_TYPE_SOFT ||
3304 (int_type == SVM_EXITINTINFO_TYPE_EXEPT &&
f629cf84
GN
3305 (int_vec == OF_VECTOR || int_vec == BP_VECTOR)))
3306 skip_emulated_instruction(&svm->vcpu);
64a7ec06 3307
7f3d35fd
KW
3308 if (int_type != SVM_EXITINTINFO_TYPE_SOFT)
3309 int_vec = -1;
3310
3311 if (kvm_task_switch(&svm->vcpu, tss_selector, int_vec, reason,
acb54517
GN
3312 has_error_code, error_code) == EMULATE_FAIL) {
3313 svm->vcpu.run->exit_reason = KVM_EXIT_INTERNAL_ERROR;
3314 svm->vcpu.run->internal.suberror = KVM_INTERNAL_ERROR_EMULATION;
3315 svm->vcpu.run->internal.ndata = 0;
3316 return 0;
3317 }
3318 return 1;
6aa8b732
AK
3319}
3320
851ba692 3321static int cpuid_interception(struct vcpu_svm *svm)
6aa8b732 3322{
5fdbf976 3323 svm->next_rip = kvm_rip_read(&svm->vcpu) + 2;
6a908b62 3324 return kvm_emulate_cpuid(&svm->vcpu);
6aa8b732
AK
3325}
3326
851ba692 3327static int iret_interception(struct vcpu_svm *svm)
95ba8273
GN
3328{
3329 ++svm->vcpu.stat.nmi_window_exits;
8a05a1b8 3330 clr_intercept(svm, INTERCEPT_IRET);
44c11430 3331 svm->vcpu.arch.hflags |= HF_IRET_MASK;
bd3d1ec3 3332 svm->nmi_iret_rip = kvm_rip_read(&svm->vcpu);
f303b4ce 3333 kvm_make_request(KVM_REQ_EVENT, &svm->vcpu);
95ba8273
GN
3334 return 1;
3335}
3336
851ba692 3337static int invlpg_interception(struct vcpu_svm *svm)
a7052897 3338{
df4f3108
AP
3339 if (!static_cpu_has(X86_FEATURE_DECODEASSISTS))
3340 return emulate_instruction(&svm->vcpu, 0) == EMULATE_DONE;
3341
3342 kvm_mmu_invlpg(&svm->vcpu, svm->vmcb->control.exit_info_1);
b742c1e6 3343 return kvm_skip_emulated_instruction(&svm->vcpu);
a7052897
MT
3344}
3345
851ba692 3346static int emulate_on_interception(struct vcpu_svm *svm)
6aa8b732 3347{
51d8b661 3348 return emulate_instruction(&svm->vcpu, 0) == EMULATE_DONE;
6aa8b732
AK
3349}
3350
332b56e4
AK
3351static int rdpmc_interception(struct vcpu_svm *svm)
3352{
3353 int err;
3354
3355 if (!static_cpu_has(X86_FEATURE_NRIPS))
3356 return emulate_on_interception(svm);
3357
3358 err = kvm_rdpmc(&svm->vcpu);
6affcbed 3359 return kvm_complete_insn_gp(&svm->vcpu, err);
332b56e4
AK
3360}
3361
52eb5a6d
XL
3362static bool check_selective_cr0_intercepted(struct vcpu_svm *svm,
3363 unsigned long val)
628afd2a
JR
3364{
3365 unsigned long cr0 = svm->vcpu.arch.cr0;
3366 bool ret = false;
3367 u64 intercept;
3368
3369 intercept = svm->nested.intercept;
3370
3371 if (!is_guest_mode(&svm->vcpu) ||
3372 (!(intercept & (1ULL << INTERCEPT_SELECTIVE_CR0))))
3373 return false;
3374
3375 cr0 &= ~SVM_CR0_SELECTIVE_MASK;
3376 val &= ~SVM_CR0_SELECTIVE_MASK;
3377
3378 if (cr0 ^ val) {
3379 svm->vmcb->control.exit_code = SVM_EXIT_CR0_SEL_WRITE;
3380 ret = (nested_svm_exit_handled(svm) == NESTED_EXIT_DONE);
3381 }
3382
3383 return ret;
3384}
3385
7ff76d58
AP
3386#define CR_VALID (1ULL << 63)
3387
3388static int cr_interception(struct vcpu_svm *svm)
3389{
3390 int reg, cr;
3391 unsigned long val;
3392 int err;
3393
3394 if (!static_cpu_has(X86_FEATURE_DECODEASSISTS))
3395 return emulate_on_interception(svm);
3396
3397 if (unlikely((svm->vmcb->control.exit_info_1 & CR_VALID) == 0))
3398 return emulate_on_interception(svm);
3399
3400 reg = svm->vmcb->control.exit_info_1 & SVM_EXITINFO_REG_MASK;
5e57518d
DK
3401 if (svm->vmcb->control.exit_code == SVM_EXIT_CR0_SEL_WRITE)
3402 cr = SVM_EXIT_WRITE_CR0 - SVM_EXIT_READ_CR0;
3403 else
3404 cr = svm->vmcb->control.exit_code - SVM_EXIT_READ_CR0;
7ff76d58
AP
3405
3406 err = 0;
3407 if (cr >= 16) { /* mov to cr */
3408 cr -= 16;
3409 val = kvm_register_read(&svm->vcpu, reg);
3410 switch (cr) {
3411 case 0:
628afd2a
JR
3412 if (!check_selective_cr0_intercepted(svm, val))
3413 err = kvm_set_cr0(&svm->vcpu, val);
977b2d03
JR
3414 else
3415 return 1;
3416
7ff76d58
AP
3417 break;
3418 case 3:
3419 err = kvm_set_cr3(&svm->vcpu, val);
3420 break;
3421 case 4:
3422 err = kvm_set_cr4(&svm->vcpu, val);
3423 break;
3424 case 8:
3425 err = kvm_set_cr8(&svm->vcpu, val);
3426 break;
3427 default:
3428 WARN(1, "unhandled write to CR%d", cr);
3429 kvm_queue_exception(&svm->vcpu, UD_VECTOR);
3430 return 1;
3431 }
3432 } else { /* mov from cr */
3433 switch (cr) {
3434 case 0:
3435 val = kvm_read_cr0(&svm->vcpu);
3436 break;
3437 case 2:
3438 val = svm->vcpu.arch.cr2;
3439 break;
3440 case 3:
9f8fe504 3441 val = kvm_read_cr3(&svm->vcpu);
7ff76d58
AP
3442 break;
3443 case 4:
3444 val = kvm_read_cr4(&svm->vcpu);
3445 break;
3446 case 8:
3447 val = kvm_get_cr8(&svm->vcpu);
3448 break;
3449 default:
3450 WARN(1, "unhandled read from CR%d", cr);
3451 kvm_queue_exception(&svm->vcpu, UD_VECTOR);
3452 return 1;
3453 }
3454 kvm_register_write(&svm->vcpu, reg, val);
3455 }
6affcbed 3456 return kvm_complete_insn_gp(&svm->vcpu, err);
7ff76d58
AP
3457}
3458
cae3797a
AP
3459static int dr_interception(struct vcpu_svm *svm)
3460{
3461 int reg, dr;
3462 unsigned long val;
cae3797a 3463
facb0139
PB
3464 if (svm->vcpu.guest_debug == 0) {
3465 /*
3466 * No more DR vmexits; force a reload of the debug registers
3467 * and reenter on this instruction. The next vmexit will
3468 * retrieve the full state of the debug registers.
3469 */
3470 clr_dr_intercepts(svm);
3471 svm->vcpu.arch.switch_db_regs |= KVM_DEBUGREG_WONT_EXIT;
3472 return 1;
3473 }
3474
cae3797a
AP
3475 if (!boot_cpu_has(X86_FEATURE_DECODEASSISTS))
3476 return emulate_on_interception(svm);
3477
3478 reg = svm->vmcb->control.exit_info_1 & SVM_EXITINFO_REG_MASK;
3479 dr = svm->vmcb->control.exit_code - SVM_EXIT_READ_DR0;
3480
3481 if (dr >= 16) { /* mov to DRn */
16f8a6f9
NA
3482 if (!kvm_require_dr(&svm->vcpu, dr - 16))
3483 return 1;
cae3797a
AP
3484 val = kvm_register_read(&svm->vcpu, reg);
3485 kvm_set_dr(&svm->vcpu, dr - 16, val);
3486 } else {
16f8a6f9
NA
3487 if (!kvm_require_dr(&svm->vcpu, dr))
3488 return 1;
3489 kvm_get_dr(&svm->vcpu, dr, &val);
3490 kvm_register_write(&svm->vcpu, reg, val);
cae3797a
AP
3491 }
3492
b742c1e6 3493 return kvm_skip_emulated_instruction(&svm->vcpu);
cae3797a
AP
3494}
3495
851ba692 3496static int cr8_write_interception(struct vcpu_svm *svm)
1d075434 3497{
851ba692 3498 struct kvm_run *kvm_run = svm->vcpu.run;
eea1cff9 3499 int r;
851ba692 3500
0a5fff19
GN
3501 u8 cr8_prev = kvm_get_cr8(&svm->vcpu);
3502 /* instruction emulation calls kvm_set_cr8() */
7ff76d58 3503 r = cr_interception(svm);
35754c98 3504 if (lapic_in_kernel(&svm->vcpu))
7ff76d58 3505 return r;
0a5fff19 3506 if (cr8_prev <= kvm_get_cr8(&svm->vcpu))
7ff76d58 3507 return r;
1d075434
JR
3508 kvm_run->exit_reason = KVM_EXIT_SET_TPR;
3509 return 0;
3510}
3511
609e36d3 3512static int svm_get_msr(struct kvm_vcpu *vcpu, struct msr_data *msr_info)
6aa8b732 3513{
a2fa3e9f
GH
3514 struct vcpu_svm *svm = to_svm(vcpu);
3515
609e36d3 3516 switch (msr_info->index) {
af24a4e4 3517 case MSR_IA32_TSC: {
609e36d3 3518 msr_info->data = svm->vmcb->control.tsc_offset +
35181e86 3519 kvm_scale_tsc(vcpu, rdtsc());
fbc0db76 3520
6aa8b732
AK
3521 break;
3522 }
8c06585d 3523 case MSR_STAR:
609e36d3 3524 msr_info->data = svm->vmcb->save.star;
6aa8b732 3525 break;
0e859cac 3526#ifdef CONFIG_X86_64
6aa8b732 3527 case MSR_LSTAR:
609e36d3 3528 msr_info->data = svm->vmcb->save.lstar;
6aa8b732
AK
3529 break;
3530 case MSR_CSTAR:
609e36d3 3531 msr_info->data = svm->vmcb->save.cstar;
6aa8b732
AK
3532 break;
3533 case MSR_KERNEL_GS_BASE:
609e36d3 3534 msr_info->data = svm->vmcb->save.kernel_gs_base;
6aa8b732
AK
3535 break;
3536 case MSR_SYSCALL_MASK:
609e36d3 3537 msr_info->data = svm->vmcb->save.sfmask;
6aa8b732
AK
3538 break;
3539#endif
3540 case MSR_IA32_SYSENTER_CS:
609e36d3 3541 msr_info->data = svm->vmcb->save.sysenter_cs;
6aa8b732
AK
3542 break;
3543 case MSR_IA32_SYSENTER_EIP:
609e36d3 3544 msr_info->data = svm->sysenter_eip;
6aa8b732
AK
3545 break;
3546 case MSR_IA32_SYSENTER_ESP:
609e36d3 3547 msr_info->data = svm->sysenter_esp;
6aa8b732 3548 break;
46896c73
PB
3549 case MSR_TSC_AUX:
3550 if (!boot_cpu_has(X86_FEATURE_RDTSCP))
3551 return 1;
3552 msr_info->data = svm->tsc_aux;
3553 break;
e0231715
JR
3554 /*
3555 * Nobody will change the following 5 values in the VMCB so we can
3556 * safely return them on rdmsr. They will always be 0 until LBRV is
3557 * implemented.
3558 */
a2938c80 3559 case MSR_IA32_DEBUGCTLMSR:
609e36d3 3560 msr_info->data = svm->vmcb->save.dbgctl;
a2938c80
JR
3561 break;
3562 case MSR_IA32_LASTBRANCHFROMIP:
609e36d3 3563 msr_info->data = svm->vmcb->save.br_from;
a2938c80
JR
3564 break;
3565 case MSR_IA32_LASTBRANCHTOIP:
609e36d3 3566 msr_info->data = svm->vmcb->save.br_to;
a2938c80
JR
3567 break;
3568 case MSR_IA32_LASTINTFROMIP:
609e36d3 3569 msr_info->data = svm->vmcb->save.last_excp_from;
a2938c80
JR
3570 break;
3571 case MSR_IA32_LASTINTTOIP:
609e36d3 3572 msr_info->data = svm->vmcb->save.last_excp_to;
a2938c80 3573 break;
b286d5d8 3574 case MSR_VM_HSAVE_PA:
609e36d3 3575 msr_info->data = svm->nested.hsave_msr;
b286d5d8 3576 break;
eb6f302e 3577 case MSR_VM_CR:
609e36d3 3578 msr_info->data = svm->nested.vm_cr_msr;
eb6f302e 3579 break;
c8a73f18 3580 case MSR_IA32_UCODE_REV:
609e36d3 3581 msr_info->data = 0x01000065;
c8a73f18 3582 break;
ae8b7875
BP
3583 case MSR_F15H_IC_CFG: {
3584
3585 int family, model;
3586
3587 family = guest_cpuid_family(vcpu);
3588 model = guest_cpuid_model(vcpu);
3589
3590 if (family < 0 || model < 0)
3591 return kvm_get_msr_common(vcpu, msr_info);
3592
3593 msr_info->data = 0;
3594
3595 if (family == 0x15 &&
3596 (model >= 0x2 && model < 0x20))
3597 msr_info->data = 0x1E;
3598 }
3599 break;
6aa8b732 3600 default:
609e36d3 3601 return kvm_get_msr_common(vcpu, msr_info);
6aa8b732
AK
3602 }
3603 return 0;
3604}
3605
851ba692 3606static int rdmsr_interception(struct vcpu_svm *svm)
6aa8b732 3607{
668f198f 3608 u32 ecx = kvm_register_read(&svm->vcpu, VCPU_REGS_RCX);
609e36d3 3609 struct msr_data msr_info;
6aa8b732 3610
609e36d3
PB
3611 msr_info.index = ecx;
3612 msr_info.host_initiated = false;
3613 if (svm_get_msr(&svm->vcpu, &msr_info)) {
59200273 3614 trace_kvm_msr_read_ex(ecx);
c1a5d4f9 3615 kvm_inject_gp(&svm->vcpu, 0);
b742c1e6 3616 return 1;
59200273 3617 } else {
609e36d3 3618 trace_kvm_msr_read(ecx, msr_info.data);
af9ca2d7 3619
609e36d3
PB
3620 kvm_register_write(&svm->vcpu, VCPU_REGS_RAX,
3621 msr_info.data & 0xffffffff);
3622 kvm_register_write(&svm->vcpu, VCPU_REGS_RDX,
3623 msr_info.data >> 32);
5fdbf976 3624 svm->next_rip = kvm_rip_read(&svm->vcpu) + 2;
b742c1e6 3625 return kvm_skip_emulated_instruction(&svm->vcpu);
6aa8b732 3626 }
6aa8b732
AK
3627}
3628
4a810181
JR
3629static int svm_set_vm_cr(struct kvm_vcpu *vcpu, u64 data)
3630{
3631 struct vcpu_svm *svm = to_svm(vcpu);
3632 int svm_dis, chg_mask;
3633
3634 if (data & ~SVM_VM_CR_VALID_MASK)
3635 return 1;
3636
3637 chg_mask = SVM_VM_CR_VALID_MASK;
3638
3639 if (svm->nested.vm_cr_msr & SVM_VM_CR_SVM_DIS_MASK)
3640 chg_mask &= ~(SVM_VM_CR_SVM_LOCK_MASK | SVM_VM_CR_SVM_DIS_MASK);
3641
3642 svm->nested.vm_cr_msr &= ~chg_mask;
3643 svm->nested.vm_cr_msr |= (data & chg_mask);
3644
3645 svm_dis = svm->nested.vm_cr_msr & SVM_VM_CR_SVM_DIS_MASK;
3646
3647 /* check for svm_disable while efer.svme is set */
3648 if (svm_dis && (vcpu->arch.efer & EFER_SVME))
3649 return 1;
3650
3651 return 0;
3652}
3653
8fe8ab46 3654static int svm_set_msr(struct kvm_vcpu *vcpu, struct msr_data *msr)
6aa8b732 3655{
a2fa3e9f
GH
3656 struct vcpu_svm *svm = to_svm(vcpu);
3657
8fe8ab46
WA
3658 u32 ecx = msr->index;
3659 u64 data = msr->data;
6aa8b732 3660 switch (ecx) {
f4e1b3c8 3661 case MSR_IA32_TSC:
8fe8ab46 3662 kvm_write_tsc(vcpu, msr);
6aa8b732 3663 break;
8c06585d 3664 case MSR_STAR:
a2fa3e9f 3665 svm->vmcb->save.star = data;
6aa8b732 3666 break;
49b14f24 3667#ifdef CONFIG_X86_64
6aa8b732 3668 case MSR_LSTAR:
a2fa3e9f 3669 svm->vmcb->save.lstar = data;
6aa8b732
AK
3670 break;
3671 case MSR_CSTAR:
a2fa3e9f 3672 svm->vmcb->save.cstar = data;
6aa8b732
AK
3673 break;
3674 case MSR_KERNEL_GS_BASE:
a2fa3e9f 3675 svm->vmcb->save.kernel_gs_base = data;
6aa8b732
AK
3676 break;
3677 case MSR_SYSCALL_MASK:
a2fa3e9f 3678 svm->vmcb->save.sfmask = data;
6aa8b732
AK
3679 break;
3680#endif
3681 case MSR_IA32_SYSENTER_CS:
a2fa3e9f 3682 svm->vmcb->save.sysenter_cs = data;
6aa8b732
AK
3683 break;
3684 case MSR_IA32_SYSENTER_EIP:
017cb99e 3685 svm->sysenter_eip = data;
a2fa3e9f 3686 svm->vmcb->save.sysenter_eip = data;
6aa8b732
AK
3687 break;
3688 case MSR_IA32_SYSENTER_ESP:
017cb99e 3689 svm->sysenter_esp = data;
a2fa3e9f 3690 svm->vmcb->save.sysenter_esp = data;
6aa8b732 3691 break;
46896c73
PB
3692 case MSR_TSC_AUX:
3693 if (!boot_cpu_has(X86_FEATURE_RDTSCP))
3694 return 1;
3695
3696 /*
3697 * This is rare, so we update the MSR here instead of using
3698 * direct_access_msrs. Doing that would require a rdmsr in
3699 * svm_vcpu_put.
3700 */
3701 svm->tsc_aux = data;
3702 wrmsrl(MSR_TSC_AUX, svm->tsc_aux);
3703 break;
a2938c80 3704 case MSR_IA32_DEBUGCTLMSR:
2a6b20b8 3705 if (!boot_cpu_has(X86_FEATURE_LBRV)) {
a737f256
CD
3706 vcpu_unimpl(vcpu, "%s: MSR_IA32_DEBUGCTL 0x%llx, nop\n",
3707 __func__, data);
24e09cbf
JR
3708 break;
3709 }
3710 if (data & DEBUGCTL_RESERVED_BITS)
3711 return 1;
3712
3713 svm->vmcb->save.dbgctl = data;
b53ba3f9 3714 mark_dirty(svm->vmcb, VMCB_LBR);
24e09cbf
JR
3715 if (data & (1ULL<<0))
3716 svm_enable_lbrv(svm);
3717 else
3718 svm_disable_lbrv(svm);
a2938c80 3719 break;
b286d5d8 3720 case MSR_VM_HSAVE_PA:
e6aa9abd 3721 svm->nested.hsave_msr = data;
62b9abaa 3722 break;
3c5d0a44 3723 case MSR_VM_CR:
4a810181 3724 return svm_set_vm_cr(vcpu, data);
3c5d0a44 3725 case MSR_VM_IGNNE:
a737f256 3726 vcpu_unimpl(vcpu, "unimplemented wrmsr: 0x%x data 0x%llx\n", ecx, data);
3c5d0a44 3727 break;
44a95dae
SS
3728 case MSR_IA32_APICBASE:
3729 if (kvm_vcpu_apicv_active(vcpu))
3730 avic_update_vapic_bar(to_svm(vcpu), data);
3731 /* Follow through */
6aa8b732 3732 default:
8fe8ab46 3733 return kvm_set_msr_common(vcpu, msr);
6aa8b732
AK
3734 }
3735 return 0;
3736}
3737
851ba692 3738static int wrmsr_interception(struct vcpu_svm *svm)
6aa8b732 3739{
8fe8ab46 3740 struct msr_data msr;
668f198f
DK
3741 u32 ecx = kvm_register_read(&svm->vcpu, VCPU_REGS_RCX);
3742 u64 data = kvm_read_edx_eax(&svm->vcpu);
af9ca2d7 3743
8fe8ab46
WA
3744 msr.data = data;
3745 msr.index = ecx;
3746 msr.host_initiated = false;
af9ca2d7 3747
5fdbf976 3748 svm->next_rip = kvm_rip_read(&svm->vcpu) + 2;
854e8bb1 3749 if (kvm_set_msr(&svm->vcpu, &msr)) {
59200273 3750 trace_kvm_msr_write_ex(ecx, data);
c1a5d4f9 3751 kvm_inject_gp(&svm->vcpu, 0);
b742c1e6 3752 return 1;
59200273
AK
3753 } else {
3754 trace_kvm_msr_write(ecx, data);
b742c1e6 3755 return kvm_skip_emulated_instruction(&svm->vcpu);
59200273 3756 }
6aa8b732
AK
3757}
3758
851ba692 3759static int msr_interception(struct vcpu_svm *svm)
6aa8b732 3760{
e756fc62 3761 if (svm->vmcb->control.exit_info_1)
851ba692 3762 return wrmsr_interception(svm);
6aa8b732 3763 else
851ba692 3764 return rdmsr_interception(svm);
6aa8b732
AK
3765}
3766
851ba692 3767static int interrupt_window_interception(struct vcpu_svm *svm)
c1150d8c 3768{
3842d135 3769 kvm_make_request(KVM_REQ_EVENT, &svm->vcpu);
f0b85051 3770 svm_clear_vintr(svm);
85f455f7 3771 svm->vmcb->control.int_ctl &= ~V_IRQ_MASK;
decdbf6a 3772 mark_dirty(svm->vmcb, VMCB_INTR);
675acb75 3773 ++svm->vcpu.stat.irq_window_exits;
c1150d8c
DL
3774 return 1;
3775}
3776
565d0998
ML
3777static int pause_interception(struct vcpu_svm *svm)
3778{
de63ad4c
LM
3779 struct kvm_vcpu *vcpu = &svm->vcpu;
3780 bool in_kernel = (svm_get_cpl(vcpu) == 0);
3781
3782 kvm_vcpu_on_spin(vcpu, in_kernel);
565d0998
ML
3783 return 1;
3784}
3785
87c00572
GS
3786static int nop_interception(struct vcpu_svm *svm)
3787{
b742c1e6 3788 return kvm_skip_emulated_instruction(&(svm->vcpu));
87c00572
GS
3789}
3790
3791static int monitor_interception(struct vcpu_svm *svm)
3792{
3793 printk_once(KERN_WARNING "kvm: MONITOR instruction emulated as NOP!\n");
3794 return nop_interception(svm);
3795}
3796
3797static int mwait_interception(struct vcpu_svm *svm)
3798{
3799 printk_once(KERN_WARNING "kvm: MWAIT instruction emulated as NOP!\n");
3800 return nop_interception(svm);
3801}
3802
18f40c53
SS
3803enum avic_ipi_failure_cause {
3804 AVIC_IPI_FAILURE_INVALID_INT_TYPE,
3805 AVIC_IPI_FAILURE_TARGET_NOT_RUNNING,
3806 AVIC_IPI_FAILURE_INVALID_TARGET,
3807 AVIC_IPI_FAILURE_INVALID_BACKING_PAGE,
3808};
3809
3810static int avic_incomplete_ipi_interception(struct vcpu_svm *svm)
3811{
3812 u32 icrh = svm->vmcb->control.exit_info_1 >> 32;
3813 u32 icrl = svm->vmcb->control.exit_info_1;
3814 u32 id = svm->vmcb->control.exit_info_2 >> 32;
5446a979 3815 u32 index = svm->vmcb->control.exit_info_2 & 0xFF;
18f40c53
SS
3816 struct kvm_lapic *apic = svm->vcpu.arch.apic;
3817
3818 trace_kvm_avic_incomplete_ipi(svm->vcpu.vcpu_id, icrh, icrl, id, index);
3819
3820 switch (id) {
3821 case AVIC_IPI_FAILURE_INVALID_INT_TYPE:
3822 /*
3823 * AVIC hardware handles the generation of
3824 * IPIs when the specified Message Type is Fixed
3825 * (also known as fixed delivery mode) and
3826 * the Trigger Mode is edge-triggered. The hardware
3827 * also supports self and broadcast delivery modes
3828 * specified via the Destination Shorthand(DSH)
3829 * field of the ICRL. Logical and physical APIC ID
3830 * formats are supported. All other IPI types cause
3831 * a #VMEXIT, which needs to emulated.
3832 */
3833 kvm_lapic_reg_write(apic, APIC_ICR2, icrh);
3834 kvm_lapic_reg_write(apic, APIC_ICR, icrl);
3835 break;
3836 case AVIC_IPI_FAILURE_TARGET_NOT_RUNNING: {
3837 int i;
3838 struct kvm_vcpu *vcpu;
3839 struct kvm *kvm = svm->vcpu.kvm;
3840 struct kvm_lapic *apic = svm->vcpu.arch.apic;
3841
3842 /*
3843 * At this point, we expect that the AVIC HW has already
3844 * set the appropriate IRR bits on the valid target
3845 * vcpus. So, we just need to kick the appropriate vcpu.
3846 */
3847 kvm_for_each_vcpu(i, vcpu, kvm) {
3848 bool m = kvm_apic_match_dest(vcpu, apic,
3849 icrl & KVM_APIC_SHORT_MASK,
3850 GET_APIC_DEST_FIELD(icrh),
3851 icrl & KVM_APIC_DEST_MASK);
3852
3853 if (m && !avic_vcpu_is_running(vcpu))
3854 kvm_vcpu_wake_up(vcpu);
3855 }
3856 break;
3857 }
3858 case AVIC_IPI_FAILURE_INVALID_TARGET:
3859 break;
3860 case AVIC_IPI_FAILURE_INVALID_BACKING_PAGE:
3861 WARN_ONCE(1, "Invalid backing page\n");
3862 break;
3863 default:
3864 pr_err("Unknown IPI interception\n");
3865 }
3866
3867 return 1;
3868}
3869
3870static u32 *avic_get_logical_id_entry(struct kvm_vcpu *vcpu, u32 ldr, bool flat)
3871{
3872 struct kvm_arch *vm_data = &vcpu->kvm->arch;
3873 int index;
3874 u32 *logical_apic_id_table;
3875 int dlid = GET_APIC_LOGICAL_ID(ldr);
3876
3877 if (!dlid)
3878 return NULL;
3879
3880 if (flat) { /* flat */
3881 index = ffs(dlid) - 1;
3882 if (index > 7)
3883 return NULL;
3884 } else { /* cluster */
3885 int cluster = (dlid & 0xf0) >> 4;
3886 int apic = ffs(dlid & 0x0f) - 1;
3887
3888 if ((apic < 0) || (apic > 7) ||
3889 (cluster >= 0xf))
3890 return NULL;
3891 index = (cluster << 2) + apic;
3892 }
3893
3894 logical_apic_id_table = (u32 *) page_address(vm_data->avic_logical_id_table_page);
3895
3896 return &logical_apic_id_table[index];
3897}
3898
3899static int avic_ldr_write(struct kvm_vcpu *vcpu, u8 g_physical_id, u32 ldr,
3900 bool valid)
3901{
3902 bool flat;
3903 u32 *entry, new_entry;
3904
3905 flat = kvm_lapic_get_reg(vcpu->arch.apic, APIC_DFR) == APIC_DFR_FLAT;
3906 entry = avic_get_logical_id_entry(vcpu, ldr, flat);
3907 if (!entry)
3908 return -EINVAL;
3909
3910 new_entry = READ_ONCE(*entry);
3911 new_entry &= ~AVIC_LOGICAL_ID_ENTRY_GUEST_PHYSICAL_ID_MASK;
3912 new_entry |= (g_physical_id & AVIC_LOGICAL_ID_ENTRY_GUEST_PHYSICAL_ID_MASK);
3913 if (valid)
3914 new_entry |= AVIC_LOGICAL_ID_ENTRY_VALID_MASK;
3915 else
3916 new_entry &= ~AVIC_LOGICAL_ID_ENTRY_VALID_MASK;
3917 WRITE_ONCE(*entry, new_entry);
3918
3919 return 0;
3920}
3921
3922static int avic_handle_ldr_update(struct kvm_vcpu *vcpu)
3923{
3924 int ret;
3925 struct vcpu_svm *svm = to_svm(vcpu);
3926 u32 ldr = kvm_lapic_get_reg(vcpu->arch.apic, APIC_LDR);
3927
3928 if (!ldr)
3929 return 1;
3930
3931 ret = avic_ldr_write(vcpu, vcpu->vcpu_id, ldr, true);
3932 if (ret && svm->ldr_reg) {
3933 avic_ldr_write(vcpu, 0, svm->ldr_reg, false);
3934 svm->ldr_reg = 0;
3935 } else {
3936 svm->ldr_reg = ldr;
3937 }
3938 return ret;
3939}
3940
3941static int avic_handle_apic_id_update(struct kvm_vcpu *vcpu)
3942{
3943 u64 *old, *new;
3944 struct vcpu_svm *svm = to_svm(vcpu);
3945 u32 apic_id_reg = kvm_lapic_get_reg(vcpu->arch.apic, APIC_ID);
3946 u32 id = (apic_id_reg >> 24) & 0xff;
3947
3948 if (vcpu->vcpu_id == id)
3949 return 0;
3950
3951 old = avic_get_physical_id_entry(vcpu, vcpu->vcpu_id);
3952 new = avic_get_physical_id_entry(vcpu, id);
3953 if (!new || !old)
3954 return 1;
3955
3956 /* We need to move physical_id_entry to new offset */
3957 *new = *old;
3958 *old = 0ULL;
3959 to_svm(vcpu)->avic_physical_id_cache = new;
3960
3961 /*
3962 * Also update the guest physical APIC ID in the logical
3963 * APIC ID table entry if already setup the LDR.
3964 */
3965 if (svm->ldr_reg)
3966 avic_handle_ldr_update(vcpu);
3967
3968 return 0;
3969}
3970
3971static int avic_handle_dfr_update(struct kvm_vcpu *vcpu)
3972{
3973 struct vcpu_svm *svm = to_svm(vcpu);
3974 struct kvm_arch *vm_data = &vcpu->kvm->arch;
3975 u32 dfr = kvm_lapic_get_reg(vcpu->arch.apic, APIC_DFR);
3976 u32 mod = (dfr >> 28) & 0xf;
3977
3978 /*
3979 * We assume that all local APICs are using the same type.
3980 * If this changes, we need to flush the AVIC logical
3981 * APID id table.
3982 */
3983 if (vm_data->ldr_mode == mod)
3984 return 0;
3985
3986 clear_page(page_address(vm_data->avic_logical_id_table_page));
3987 vm_data->ldr_mode = mod;
3988
3989 if (svm->ldr_reg)
3990 avic_handle_ldr_update(vcpu);
3991 return 0;
3992}
3993
3994static int avic_unaccel_trap_write(struct vcpu_svm *svm)
3995{
3996 struct kvm_lapic *apic = svm->vcpu.arch.apic;
3997 u32 offset = svm->vmcb->control.exit_info_1 &
3998 AVIC_UNACCEL_ACCESS_OFFSET_MASK;
3999
4000 switch (offset) {
4001 case APIC_ID:
4002 if (avic_handle_apic_id_update(&svm->vcpu))
4003 return 0;
4004 break;
4005 case APIC_LDR:
4006 if (avic_handle_ldr_update(&svm->vcpu))
4007 return 0;
4008 break;
4009 case APIC_DFR:
4010 avic_handle_dfr_update(&svm->vcpu);
4011 break;
4012 default:
4013 break;
4014 }
4015
4016 kvm_lapic_reg_write(apic, offset, kvm_lapic_get_reg(apic, offset));
4017
4018 return 1;
4019}
4020
4021static bool is_avic_unaccelerated_access_trap(u32 offset)
4022{
4023 bool ret = false;
4024
4025 switch (offset) {
4026 case APIC_ID:
4027 case APIC_EOI:
4028 case APIC_RRR:
4029 case APIC_LDR:
4030 case APIC_DFR:
4031 case APIC_SPIV:
4032 case APIC_ESR:
4033 case APIC_ICR:
4034 case APIC_LVTT:
4035 case APIC_LVTTHMR:
4036 case APIC_LVTPC:
4037 case APIC_LVT0:
4038 case APIC_LVT1:
4039 case APIC_LVTERR:
4040 case APIC_TMICT:
4041 case APIC_TDCR:
4042 ret = true;
4043 break;
4044 default:
4045 break;
4046 }
4047 return ret;
4048}
4049
4050static int avic_unaccelerated_access_interception(struct vcpu_svm *svm)
4051{
4052 int ret = 0;
4053 u32 offset = svm->vmcb->control.exit_info_1 &
4054 AVIC_UNACCEL_ACCESS_OFFSET_MASK;
4055 u32 vector = svm->vmcb->control.exit_info_2 &
4056 AVIC_UNACCEL_ACCESS_VECTOR_MASK;
4057 bool write = (svm->vmcb->control.exit_info_1 >> 32) &
4058 AVIC_UNACCEL_ACCESS_WRITE_MASK;
4059 bool trap = is_avic_unaccelerated_access_trap(offset);
4060
4061 trace_kvm_avic_unaccelerated_access(svm->vcpu.vcpu_id, offset,
4062 trap, write, vector);
4063 if (trap) {
4064 /* Handling Trap */
4065 WARN_ONCE(!write, "svm: Handling trap read.\n");
4066 ret = avic_unaccel_trap_write(svm);
4067 } else {
4068 /* Handling Fault */
4069 ret = (emulate_instruction(&svm->vcpu, 0) == EMULATE_DONE);
4070 }
4071
4072 return ret;
4073}
4074
09941fbb 4075static int (*const svm_exit_handlers[])(struct vcpu_svm *svm) = {
7ff76d58
AP
4076 [SVM_EXIT_READ_CR0] = cr_interception,
4077 [SVM_EXIT_READ_CR3] = cr_interception,
4078 [SVM_EXIT_READ_CR4] = cr_interception,
4079 [SVM_EXIT_READ_CR8] = cr_interception,
5e57518d 4080 [SVM_EXIT_CR0_SEL_WRITE] = cr_interception,
628afd2a 4081 [SVM_EXIT_WRITE_CR0] = cr_interception,
7ff76d58
AP
4082 [SVM_EXIT_WRITE_CR3] = cr_interception,
4083 [SVM_EXIT_WRITE_CR4] = cr_interception,
e0231715 4084 [SVM_EXIT_WRITE_CR8] = cr8_write_interception,
cae3797a
AP
4085 [SVM_EXIT_READ_DR0] = dr_interception,
4086 [SVM_EXIT_READ_DR1] = dr_interception,
4087 [SVM_EXIT_READ_DR2] = dr_interception,
4088 [SVM_EXIT_READ_DR3] = dr_interception,
4089 [SVM_EXIT_READ_DR4] = dr_interception,
4090 [SVM_EXIT_READ_DR5] = dr_interception,
4091 [SVM_EXIT_READ_DR6] = dr_interception,
4092 [SVM_EXIT_READ_DR7] = dr_interception,
4093 [SVM_EXIT_WRITE_DR0] = dr_interception,
4094 [SVM_EXIT_WRITE_DR1] = dr_interception,
4095 [SVM_EXIT_WRITE_DR2] = dr_interception,
4096 [SVM_EXIT_WRITE_DR3] = dr_interception,
4097 [SVM_EXIT_WRITE_DR4] = dr_interception,
4098 [SVM_EXIT_WRITE_DR5] = dr_interception,
4099 [SVM_EXIT_WRITE_DR6] = dr_interception,
4100 [SVM_EXIT_WRITE_DR7] = dr_interception,
d0bfb940
JK
4101 [SVM_EXIT_EXCP_BASE + DB_VECTOR] = db_interception,
4102 [SVM_EXIT_EXCP_BASE + BP_VECTOR] = bp_interception,
7aa81cc0 4103 [SVM_EXIT_EXCP_BASE + UD_VECTOR] = ud_interception,
e0231715 4104 [SVM_EXIT_EXCP_BASE + PF_VECTOR] = pf_interception,
e0231715 4105 [SVM_EXIT_EXCP_BASE + MC_VECTOR] = mc_interception,
54a20552 4106 [SVM_EXIT_EXCP_BASE + AC_VECTOR] = ac_interception,
e0231715 4107 [SVM_EXIT_INTR] = intr_interception,
c47f098d 4108 [SVM_EXIT_NMI] = nmi_interception,
6aa8b732
AK
4109 [SVM_EXIT_SMI] = nop_on_interception,
4110 [SVM_EXIT_INIT] = nop_on_interception,
c1150d8c 4111 [SVM_EXIT_VINTR] = interrupt_window_interception,
332b56e4 4112 [SVM_EXIT_RDPMC] = rdpmc_interception,
6aa8b732 4113 [SVM_EXIT_CPUID] = cpuid_interception,
95ba8273 4114 [SVM_EXIT_IRET] = iret_interception,
cf5a94d1 4115 [SVM_EXIT_INVD] = emulate_on_interception,
565d0998 4116 [SVM_EXIT_PAUSE] = pause_interception,
6aa8b732 4117 [SVM_EXIT_HLT] = halt_interception,
a7052897 4118 [SVM_EXIT_INVLPG] = invlpg_interception,
ff092385 4119 [SVM_EXIT_INVLPGA] = invlpga_interception,
e0231715 4120 [SVM_EXIT_IOIO] = io_interception,
6aa8b732
AK
4121 [SVM_EXIT_MSR] = msr_interception,
4122 [SVM_EXIT_TASK_SWITCH] = task_switch_interception,
46fe4ddd 4123 [SVM_EXIT_SHUTDOWN] = shutdown_interception,
3d6368ef 4124 [SVM_EXIT_VMRUN] = vmrun_interception,
02e235bc 4125 [SVM_EXIT_VMMCALL] = vmmcall_interception,
5542675b
AG
4126 [SVM_EXIT_VMLOAD] = vmload_interception,
4127 [SVM_EXIT_VMSAVE] = vmsave_interception,
1371d904
AG
4128 [SVM_EXIT_STGI] = stgi_interception,
4129 [SVM_EXIT_CLGI] = clgi_interception,
532a46b9 4130 [SVM_EXIT_SKINIT] = skinit_interception,
dab429a7 4131 [SVM_EXIT_WBINVD] = wbinvd_interception,
87c00572
GS
4132 [SVM_EXIT_MONITOR] = monitor_interception,
4133 [SVM_EXIT_MWAIT] = mwait_interception,
81dd35d4 4134 [SVM_EXIT_XSETBV] = xsetbv_interception,
709ddebf 4135 [SVM_EXIT_NPF] = pf_interception,
64d60670 4136 [SVM_EXIT_RSM] = emulate_on_interception,
18f40c53
SS
4137 [SVM_EXIT_AVIC_INCOMPLETE_IPI] = avic_incomplete_ipi_interception,
4138 [SVM_EXIT_AVIC_UNACCELERATED_ACCESS] = avic_unaccelerated_access_interception,
6aa8b732
AK
4139};
4140
ae8cc059 4141static void dump_vmcb(struct kvm_vcpu *vcpu)
3f10c846
JR
4142{
4143 struct vcpu_svm *svm = to_svm(vcpu);
4144 struct vmcb_control_area *control = &svm->vmcb->control;
4145 struct vmcb_save_area *save = &svm->vmcb->save;
4146
4147 pr_err("VMCB Control Area:\n");
ae8cc059
JP
4148 pr_err("%-20s%04x\n", "cr_read:", control->intercept_cr & 0xffff);
4149 pr_err("%-20s%04x\n", "cr_write:", control->intercept_cr >> 16);
4150 pr_err("%-20s%04x\n", "dr_read:", control->intercept_dr & 0xffff);
4151 pr_err("%-20s%04x\n", "dr_write:", control->intercept_dr >> 16);
4152 pr_err("%-20s%08x\n", "exceptions:", control->intercept_exceptions);
4153 pr_err("%-20s%016llx\n", "intercepts:", control->intercept);
4154 pr_err("%-20s%d\n", "pause filter count:", control->pause_filter_count);
4155 pr_err("%-20s%016llx\n", "iopm_base_pa:", control->iopm_base_pa);
4156 pr_err("%-20s%016llx\n", "msrpm_base_pa:", control->msrpm_base_pa);
4157 pr_err("%-20s%016llx\n", "tsc_offset:", control->tsc_offset);
4158 pr_err("%-20s%d\n", "asid:", control->asid);
4159 pr_err("%-20s%d\n", "tlb_ctl:", control->tlb_ctl);
4160 pr_err("%-20s%08x\n", "int_ctl:", control->int_ctl);
4161 pr_err("%-20s%08x\n", "int_vector:", control->int_vector);
4162 pr_err("%-20s%08x\n", "int_state:", control->int_state);
4163 pr_err("%-20s%08x\n", "exit_code:", control->exit_code);
4164 pr_err("%-20s%016llx\n", "exit_info1:", control->exit_info_1);
4165 pr_err("%-20s%016llx\n", "exit_info2:", control->exit_info_2);
4166 pr_err("%-20s%08x\n", "exit_int_info:", control->exit_int_info);
4167 pr_err("%-20s%08x\n", "exit_int_info_err:", control->exit_int_info_err);
4168 pr_err("%-20s%lld\n", "nested_ctl:", control->nested_ctl);
4169 pr_err("%-20s%016llx\n", "nested_cr3:", control->nested_cr3);
44a95dae 4170 pr_err("%-20s%016llx\n", "avic_vapic_bar:", control->avic_vapic_bar);
ae8cc059
JP
4171 pr_err("%-20s%08x\n", "event_inj:", control->event_inj);
4172 pr_err("%-20s%08x\n", "event_inj_err:", control->event_inj_err);
0dc92119 4173 pr_err("%-20s%lld\n", "virt_ext:", control->virt_ext);
ae8cc059 4174 pr_err("%-20s%016llx\n", "next_rip:", control->next_rip);
44a95dae
SS
4175 pr_err("%-20s%016llx\n", "avic_backing_page:", control->avic_backing_page);
4176 pr_err("%-20s%016llx\n", "avic_logical_id:", control->avic_logical_id);
4177 pr_err("%-20s%016llx\n", "avic_physical_id:", control->avic_physical_id);
3f10c846 4178 pr_err("VMCB State Save Area:\n");
ae8cc059
JP
4179 pr_err("%-5s s: %04x a: %04x l: %08x b: %016llx\n",
4180 "es:",
4181 save->es.selector, save->es.attrib,
4182 save->es.limit, save->es.base);
4183 pr_err("%-5s s: %04x a: %04x l: %08x b: %016llx\n",
4184 "cs:",
4185 save->cs.selector, save->cs.attrib,
4186 save->cs.limit, save->cs.base);
4187 pr_err("%-5s s: %04x a: %04x l: %08x b: %016llx\n",
4188 "ss:",
4189 save->ss.selector, save->ss.attrib,
4190 save->ss.limit, save->ss.base);
4191 pr_err("%-5s s: %04x a: %04x l: %08x b: %016llx\n",
4192 "ds:",
4193 save->ds.selector, save->ds.attrib,
4194 save->ds.limit, save->ds.base);
4195 pr_err("%-5s s: %04x a: %04x l: %08x b: %016llx\n",
4196 "fs:",
4197 save->fs.selector, save->fs.attrib,
4198 save->fs.limit, save->fs.base);
4199 pr_err("%-5s s: %04x a: %04x l: %08x b: %016llx\n",
4200 "gs:",
4201 save->gs.selector, save->gs.attrib,
4202 save->gs.limit, save->gs.base);
4203 pr_err("%-5s s: %04x a: %04x l: %08x b: %016llx\n",
4204 "gdtr:",
4205 save->gdtr.selector, save->gdtr.attrib,
4206 save->gdtr.limit, save->gdtr.base);
4207 pr_err("%-5s s: %04x a: %04x l: %08x b: %016llx\n",
4208 "ldtr:",
4209 save->ldtr.selector, save->ldtr.attrib,
4210 save->ldtr.limit, save->ldtr.base);
4211 pr_err("%-5s s: %04x a: %04x l: %08x b: %016llx\n",
4212 "idtr:",
4213 save->idtr.selector, save->idtr.attrib,
4214 save->idtr.limit, save->idtr.base);
4215 pr_err("%-5s s: %04x a: %04x l: %08x b: %016llx\n",
4216 "tr:",
4217 save->tr.selector, save->tr.attrib,
4218 save->tr.limit, save->tr.base);
3f10c846
JR
4219 pr_err("cpl: %d efer: %016llx\n",
4220 save->cpl, save->efer);
ae8cc059
JP
4221 pr_err("%-15s %016llx %-13s %016llx\n",
4222 "cr0:", save->cr0, "cr2:", save->cr2);
4223 pr_err("%-15s %016llx %-13s %016llx\n",
4224 "cr3:", save->cr3, "cr4:", save->cr4);
4225 pr_err("%-15s %016llx %-13s %016llx\n",
4226 "dr6:", save->dr6, "dr7:", save->dr7);
4227 pr_err("%-15s %016llx %-13s %016llx\n",
4228 "rip:", save->rip, "rflags:", save->rflags);
4229 pr_err("%-15s %016llx %-13s %016llx\n",
4230 "rsp:", save->rsp, "rax:", save->rax);
4231 pr_err("%-15s %016llx %-13s %016llx\n",
4232 "star:", save->star, "lstar:", save->lstar);
4233 pr_err("%-15s %016llx %-13s %016llx\n",
4234 "cstar:", save->cstar, "sfmask:", save->sfmask);
4235 pr_err("%-15s %016llx %-13s %016llx\n",
4236 "kernel_gs_base:", save->kernel_gs_base,
4237 "sysenter_cs:", save->sysenter_cs);
4238 pr_err("%-15s %016llx %-13s %016llx\n",
4239 "sysenter_esp:", save->sysenter_esp,
4240 "sysenter_eip:", save->sysenter_eip);
4241 pr_err("%-15s %016llx %-13s %016llx\n",
4242 "gpat:", save->g_pat, "dbgctl:", save->dbgctl);
4243 pr_err("%-15s %016llx %-13s %016llx\n",
4244 "br_from:", save->br_from, "br_to:", save->br_to);
4245 pr_err("%-15s %016llx %-13s %016llx\n",
4246 "excp_from:", save->last_excp_from,
4247 "excp_to:", save->last_excp_to);
3f10c846
JR
4248}
4249
586f9607
AK
4250static void svm_get_exit_info(struct kvm_vcpu *vcpu, u64 *info1, u64 *info2)
4251{
4252 struct vmcb_control_area *control = &to_svm(vcpu)->vmcb->control;
4253
4254 *info1 = control->exit_info_1;
4255 *info2 = control->exit_info_2;
4256}
4257
851ba692 4258static int handle_exit(struct kvm_vcpu *vcpu)
6aa8b732 4259{
04d2cc77 4260 struct vcpu_svm *svm = to_svm(vcpu);
851ba692 4261 struct kvm_run *kvm_run = vcpu->run;
a2fa3e9f 4262 u32 exit_code = svm->vmcb->control.exit_code;
6aa8b732 4263
8b89fe1f
PB
4264 trace_kvm_exit(exit_code, vcpu, KVM_ISA_SVM);
4265
4ee546b4 4266 if (!is_cr_intercept(svm, INTERCEPT_CR0_WRITE))
2be4fc7a
JR
4267 vcpu->arch.cr0 = svm->vmcb->save.cr0;
4268 if (npt_enabled)
4269 vcpu->arch.cr3 = svm->vmcb->save.cr3;
af9ca2d7 4270
cd3ff653
JR
4271 if (unlikely(svm->nested.exit_required)) {
4272 nested_svm_vmexit(svm);
4273 svm->nested.exit_required = false;
4274
4275 return 1;
4276 }
4277
2030753d 4278 if (is_guest_mode(vcpu)) {
410e4d57
JR
4279 int vmexit;
4280
d8cabddf
JR
4281 trace_kvm_nested_vmexit(svm->vmcb->save.rip, exit_code,
4282 svm->vmcb->control.exit_info_1,
4283 svm->vmcb->control.exit_info_2,
4284 svm->vmcb->control.exit_int_info,
e097e5ff
SH
4285 svm->vmcb->control.exit_int_info_err,
4286 KVM_ISA_SVM);
d8cabddf 4287
410e4d57
JR
4288 vmexit = nested_svm_exit_special(svm);
4289
4290 if (vmexit == NESTED_EXIT_CONTINUE)
4291 vmexit = nested_svm_exit_handled(svm);
4292
4293 if (vmexit == NESTED_EXIT_DONE)
cf74a78b 4294 return 1;
cf74a78b
AG
4295 }
4296
a5c3832d
JR
4297 svm_complete_interrupts(svm);
4298
04d2cc77
AK
4299 if (svm->vmcb->control.exit_code == SVM_EXIT_ERR) {
4300 kvm_run->exit_reason = KVM_EXIT_FAIL_ENTRY;
4301 kvm_run->fail_entry.hardware_entry_failure_reason
4302 = svm->vmcb->control.exit_code;
3f10c846
JR
4303 pr_err("KVM: FAILED VMRUN WITH VMCB:\n");
4304 dump_vmcb(vcpu);
04d2cc77
AK
4305 return 0;
4306 }
4307
a2fa3e9f 4308 if (is_external_interrupt(svm->vmcb->control.exit_int_info) &&
709ddebf 4309 exit_code != SVM_EXIT_EXCP_BASE + PF_VECTOR &&
55c5e464
JR
4310 exit_code != SVM_EXIT_NPF && exit_code != SVM_EXIT_TASK_SWITCH &&
4311 exit_code != SVM_EXIT_INTR && exit_code != SVM_EXIT_NMI)
6614c7d0 4312 printk(KERN_ERR "%s: unexpected exit_int_info 0x%x "
6aa8b732 4313 "exit_code 0x%x\n",
b8688d51 4314 __func__, svm->vmcb->control.exit_int_info,
6aa8b732
AK
4315 exit_code);
4316
9d8f549d 4317 if (exit_code >= ARRAY_SIZE(svm_exit_handlers)
56919c5c 4318 || !svm_exit_handlers[exit_code]) {
faac2458 4319 WARN_ONCE(1, "svm: unexpected exit reason 0x%x\n", exit_code);
2bc19dc3
MT
4320 kvm_queue_exception(vcpu, UD_VECTOR);
4321 return 1;
6aa8b732
AK
4322 }
4323
851ba692 4324 return svm_exit_handlers[exit_code](svm);
6aa8b732
AK
4325}
4326
4327static void reload_tss(struct kvm_vcpu *vcpu)
4328{
4329 int cpu = raw_smp_processor_id();
4330
0fe1e009
TH
4331 struct svm_cpu_data *sd = per_cpu(svm_data, cpu);
4332 sd->tss_desc->type = 9; /* available 32/64-bit TSS */
6aa8b732
AK
4333 load_TR_desc();
4334}
4335
e756fc62 4336static void pre_svm_run(struct vcpu_svm *svm)
6aa8b732
AK
4337{
4338 int cpu = raw_smp_processor_id();
4339
0fe1e009 4340 struct svm_cpu_data *sd = per_cpu(svm_data, cpu);
6aa8b732 4341
4b656b12 4342 /* FIXME: handle wraparound of asid_generation */
0fe1e009
TH
4343 if (svm->asid_generation != sd->asid_generation)
4344 new_asid(svm, sd);
6aa8b732
AK
4345}
4346
95ba8273
GN
4347static void svm_inject_nmi(struct kvm_vcpu *vcpu)
4348{
4349 struct vcpu_svm *svm = to_svm(vcpu);
4350
4351 svm->vmcb->control.event_inj = SVM_EVTINJ_VALID | SVM_EVTINJ_TYPE_NMI;
4352 vcpu->arch.hflags |= HF_NMI_MASK;
8a05a1b8 4353 set_intercept(svm, INTERCEPT_IRET);
95ba8273
GN
4354 ++vcpu->stat.nmi_injections;
4355}
6aa8b732 4356
85f455f7 4357static inline void svm_inject_irq(struct vcpu_svm *svm, int irq)
6aa8b732
AK
4358{
4359 struct vmcb_control_area *control;
4360
340d3bc3 4361 /* The following fields are ignored when AVIC is enabled */
e756fc62 4362 control = &svm->vmcb->control;
85f455f7 4363 control->int_vector = irq;
6aa8b732
AK
4364 control->int_ctl &= ~V_INTR_PRIO_MASK;
4365 control->int_ctl |= V_IRQ_MASK |
4366 ((/*control->int_vector >> 4*/ 0xf) << V_INTR_PRIO_SHIFT);
decdbf6a 4367 mark_dirty(svm->vmcb, VMCB_INTR);
6aa8b732
AK
4368}
4369
66fd3f7f 4370static void svm_set_irq(struct kvm_vcpu *vcpu)
2a8067f1
ED
4371{
4372 struct vcpu_svm *svm = to_svm(vcpu);
4373
2af9194d 4374 BUG_ON(!(gif_set(svm)));
cf74a78b 4375
9fb2d2b4
GN
4376 trace_kvm_inj_virq(vcpu->arch.interrupt.nr);
4377 ++vcpu->stat.irq_injections;
4378
219b65dc
AG
4379 svm->vmcb->control.event_inj = vcpu->arch.interrupt.nr |
4380 SVM_EVTINJ_VALID | SVM_EVTINJ_TYPE_INTR;
2a8067f1
ED
4381}
4382
3bbf3565
SS
4383static inline bool svm_nested_virtualize_tpr(struct kvm_vcpu *vcpu)
4384{
4385 return is_guest_mode(vcpu) && (vcpu->arch.hflags & HF_VINTR_MASK);
4386}
4387
95ba8273 4388static void update_cr8_intercept(struct kvm_vcpu *vcpu, int tpr, int irr)
aaacfc9a
JR
4389{
4390 struct vcpu_svm *svm = to_svm(vcpu);
aaacfc9a 4391
3bbf3565
SS
4392 if (svm_nested_virtualize_tpr(vcpu) ||
4393 kvm_vcpu_apicv_active(vcpu))
88ab24ad
JR
4394 return;
4395
596f3142
RK
4396 clr_cr_intercept(svm, INTERCEPT_CR8_WRITE);
4397
95ba8273 4398 if (irr == -1)
aaacfc9a
JR
4399 return;
4400
95ba8273 4401 if (tpr >= irr)
4ee546b4 4402 set_cr_intercept(svm, INTERCEPT_CR8_WRITE);
95ba8273 4403}
aaacfc9a 4404
8d14695f
YZ
4405static void svm_set_virtual_x2apic_mode(struct kvm_vcpu *vcpu, bool set)
4406{
4407 return;
4408}
4409
b2a05fef 4410static bool svm_get_enable_apicv(struct kvm_vcpu *vcpu)
d62caabb 4411{
44a95dae
SS
4412 return avic;
4413}
4414
4415static void svm_hwapic_irr_update(struct kvm_vcpu *vcpu, int max_irr)
4416{
d62caabb
AS
4417}
4418
67c9dddc 4419static void svm_hwapic_isr_update(struct kvm_vcpu *vcpu, int max_isr)
44a95dae 4420{
d62caabb
AS
4421}
4422
44a95dae 4423/* Note: Currently only used by Hyper-V. */
d62caabb 4424static void svm_refresh_apicv_exec_ctrl(struct kvm_vcpu *vcpu)
c7c9c56c 4425{
44a95dae
SS
4426 struct vcpu_svm *svm = to_svm(vcpu);
4427 struct vmcb *vmcb = svm->vmcb;
4428
4429 if (!avic)
4430 return;
4431
4432 vmcb->control.int_ctl &= ~AVIC_ENABLE_MASK;
4433 mark_dirty(vmcb, VMCB_INTR);
c7c9c56c
YZ
4434}
4435
6308630b 4436static void svm_load_eoi_exitmap(struct kvm_vcpu *vcpu, u64 *eoi_exit_bitmap)
c7c9c56c
YZ
4437{
4438 return;
4439}
4440
340d3bc3
SS
4441static void svm_deliver_avic_intr(struct kvm_vcpu *vcpu, int vec)
4442{
4443 kvm_lapic_set_irr(vec, vcpu->arch.apic);
4444 smp_mb__after_atomic();
4445
4446 if (avic_vcpu_is_running(vcpu))
4447 wrmsrl(SVM_AVIC_DOORBELL,
7d669f50 4448 kvm_cpu_get_apicid(vcpu->cpu));
340d3bc3
SS
4449 else
4450 kvm_vcpu_wake_up(vcpu);
4451}
4452
411b44ba
SS
4453static void svm_ir_list_del(struct vcpu_svm *svm, struct amd_iommu_pi_data *pi)
4454{
4455 unsigned long flags;
4456 struct amd_svm_iommu_ir *cur;
4457
4458 spin_lock_irqsave(&svm->ir_list_lock, flags);
4459 list_for_each_entry(cur, &svm->ir_list, node) {
4460 if (cur->data != pi->ir_data)
4461 continue;
4462 list_del(&cur->node);
4463 kfree(cur);
4464 break;
4465 }
4466 spin_unlock_irqrestore(&svm->ir_list_lock, flags);
4467}
4468
4469static int svm_ir_list_add(struct vcpu_svm *svm, struct amd_iommu_pi_data *pi)
4470{
4471 int ret = 0;
4472 unsigned long flags;
4473 struct amd_svm_iommu_ir *ir;
4474
4475 /**
4476 * In some cases, the existing irte is updaed and re-set,
4477 * so we need to check here if it's already been * added
4478 * to the ir_list.
4479 */
4480 if (pi->ir_data && (pi->prev_ga_tag != 0)) {
4481 struct kvm *kvm = svm->vcpu.kvm;
4482 u32 vcpu_id = AVIC_GATAG_TO_VCPUID(pi->prev_ga_tag);
4483 struct kvm_vcpu *prev_vcpu = kvm_get_vcpu_by_id(kvm, vcpu_id);
4484 struct vcpu_svm *prev_svm;
4485
4486 if (!prev_vcpu) {
4487 ret = -EINVAL;
4488 goto out;
4489 }
4490
4491 prev_svm = to_svm(prev_vcpu);
4492 svm_ir_list_del(prev_svm, pi);
4493 }
4494
4495 /**
4496 * Allocating new amd_iommu_pi_data, which will get
4497 * add to the per-vcpu ir_list.
4498 */
4499 ir = kzalloc(sizeof(struct amd_svm_iommu_ir), GFP_KERNEL);
4500 if (!ir) {
4501 ret = -ENOMEM;
4502 goto out;
4503 }
4504 ir->data = pi->ir_data;
4505
4506 spin_lock_irqsave(&svm->ir_list_lock, flags);
4507 list_add(&ir->node, &svm->ir_list);
4508 spin_unlock_irqrestore(&svm->ir_list_lock, flags);
4509out:
4510 return ret;
4511}
4512
4513/**
4514 * Note:
4515 * The HW cannot support posting multicast/broadcast
4516 * interrupts to a vCPU. So, we still use legacy interrupt
4517 * remapping for these kind of interrupts.
4518 *
4519 * For lowest-priority interrupts, we only support
4520 * those with single CPU as the destination, e.g. user
4521 * configures the interrupts via /proc/irq or uses
4522 * irqbalance to make the interrupts single-CPU.
4523 */
4524static int
4525get_pi_vcpu_info(struct kvm *kvm, struct kvm_kernel_irq_routing_entry *e,
4526 struct vcpu_data *vcpu_info, struct vcpu_svm **svm)
4527{
4528 struct kvm_lapic_irq irq;
4529 struct kvm_vcpu *vcpu = NULL;
4530
4531 kvm_set_msi_irq(kvm, e, &irq);
4532
4533 if (!kvm_intr_is_single_vcpu(kvm, &irq, &vcpu)) {
4534 pr_debug("SVM: %s: use legacy intr remap mode for irq %u\n",
4535 __func__, irq.vector);
4536 return -1;
4537 }
4538
4539 pr_debug("SVM: %s: use GA mode for irq %u\n", __func__,
4540 irq.vector);
4541 *svm = to_svm(vcpu);
d0ec49d4 4542 vcpu_info->pi_desc_addr = __sme_set(page_to_phys((*svm)->avic_backing_page));
411b44ba
SS
4543 vcpu_info->vector = irq.vector;
4544
4545 return 0;
4546}
4547
4548/*
4549 * svm_update_pi_irte - set IRTE for Posted-Interrupts
4550 *
4551 * @kvm: kvm
4552 * @host_irq: host irq of the interrupt
4553 * @guest_irq: gsi of the interrupt
4554 * @set: set or unset PI
4555 * returns 0 on success, < 0 on failure
4556 */
4557static int svm_update_pi_irte(struct kvm *kvm, unsigned int host_irq,
4558 uint32_t guest_irq, bool set)
4559{
4560 struct kvm_kernel_irq_routing_entry *e;
4561 struct kvm_irq_routing_table *irq_rt;
4562 int idx, ret = -EINVAL;
4563
4564 if (!kvm_arch_has_assigned_device(kvm) ||
4565 !irq_remapping_cap(IRQ_POSTING_CAP))
4566 return 0;
4567
4568 pr_debug("SVM: %s: host_irq=%#x, guest_irq=%#x, set=%#x\n",
4569 __func__, host_irq, guest_irq, set);
4570
4571 idx = srcu_read_lock(&kvm->irq_srcu);
4572 irq_rt = srcu_dereference(kvm->irq_routing, &kvm->irq_srcu);
4573 WARN_ON(guest_irq >= irq_rt->nr_rt_entries);
4574
4575 hlist_for_each_entry(e, &irq_rt->map[guest_irq], link) {
4576 struct vcpu_data vcpu_info;
4577 struct vcpu_svm *svm = NULL;
4578
4579 if (e->type != KVM_IRQ_ROUTING_MSI)
4580 continue;
4581
4582 /**
4583 * Here, we setup with legacy mode in the following cases:
4584 * 1. When cannot target interrupt to a specific vcpu.
4585 * 2. Unsetting posted interrupt.
4586 * 3. APIC virtialization is disabled for the vcpu.
4587 */
4588 if (!get_pi_vcpu_info(kvm, e, &vcpu_info, &svm) && set &&
4589 kvm_vcpu_apicv_active(&svm->vcpu)) {
4590 struct amd_iommu_pi_data pi;
4591
4592 /* Try to enable guest_mode in IRTE */
d0ec49d4
TL
4593 pi.base = __sme_set(page_to_phys(svm->avic_backing_page) &
4594 AVIC_HPA_MASK);
411b44ba
SS
4595 pi.ga_tag = AVIC_GATAG(kvm->arch.avic_vm_id,
4596 svm->vcpu.vcpu_id);
4597 pi.is_guest_mode = true;
4598 pi.vcpu_data = &vcpu_info;
4599 ret = irq_set_vcpu_affinity(host_irq, &pi);
4600
4601 /**
4602 * Here, we successfully setting up vcpu affinity in
4603 * IOMMU guest mode. Now, we need to store the posted
4604 * interrupt information in a per-vcpu ir_list so that
4605 * we can reference to them directly when we update vcpu
4606 * scheduling information in IOMMU irte.
4607 */
4608 if (!ret && pi.is_guest_mode)
4609 svm_ir_list_add(svm, &pi);
4610 } else {
4611 /* Use legacy mode in IRTE */
4612 struct amd_iommu_pi_data pi;
4613
4614 /**
4615 * Here, pi is used to:
4616 * - Tell IOMMU to use legacy mode for this interrupt.
4617 * - Retrieve ga_tag of prior interrupt remapping data.
4618 */
4619 pi.is_guest_mode = false;
4620 ret = irq_set_vcpu_affinity(host_irq, &pi);
4621
4622 /**
4623 * Check if the posted interrupt was previously
4624 * setup with the guest_mode by checking if the ga_tag
4625 * was cached. If so, we need to clean up the per-vcpu
4626 * ir_list.
4627 */
4628 if (!ret && pi.prev_ga_tag) {
4629 int id = AVIC_GATAG_TO_VCPUID(pi.prev_ga_tag);
4630 struct kvm_vcpu *vcpu;
4631
4632 vcpu = kvm_get_vcpu_by_id(kvm, id);
4633 if (vcpu)
4634 svm_ir_list_del(to_svm(vcpu), &pi);
4635 }
4636 }
4637
4638 if (!ret && svm) {
4639 trace_kvm_pi_irte_update(svm->vcpu.vcpu_id,
4640 host_irq, e->gsi,
4641 vcpu_info.vector,
4642 vcpu_info.pi_desc_addr, set);
4643 }
4644
4645 if (ret < 0) {
4646 pr_err("%s: failed to update PI IRTE\n", __func__);
4647 goto out;
4648 }
4649 }
4650
4651 ret = 0;
4652out:
4653 srcu_read_unlock(&kvm->irq_srcu, idx);
4654 return ret;
4655}
4656
95ba8273
GN
4657static int svm_nmi_allowed(struct kvm_vcpu *vcpu)
4658{
4659 struct vcpu_svm *svm = to_svm(vcpu);
4660 struct vmcb *vmcb = svm->vmcb;
924584cc
JR
4661 int ret;
4662 ret = !(vmcb->control.int_state & SVM_INTERRUPT_SHADOW_MASK) &&
4663 !(svm->vcpu.arch.hflags & HF_NMI_MASK);
4664 ret = ret && gif_set(svm) && nested_svm_nmi(svm);
4665
4666 return ret;
aaacfc9a
JR
4667}
4668
3cfc3092
JK
4669static bool svm_get_nmi_mask(struct kvm_vcpu *vcpu)
4670{
4671 struct vcpu_svm *svm = to_svm(vcpu);
4672
4673 return !!(svm->vcpu.arch.hflags & HF_NMI_MASK);
4674}
4675
4676static void svm_set_nmi_mask(struct kvm_vcpu *vcpu, bool masked)
4677{
4678 struct vcpu_svm *svm = to_svm(vcpu);
4679
4680 if (masked) {
4681 svm->vcpu.arch.hflags |= HF_NMI_MASK;
8a05a1b8 4682 set_intercept(svm, INTERCEPT_IRET);
3cfc3092
JK
4683 } else {
4684 svm->vcpu.arch.hflags &= ~HF_NMI_MASK;
8a05a1b8 4685 clr_intercept(svm, INTERCEPT_IRET);
3cfc3092
JK
4686 }
4687}
4688
78646121
GN
4689static int svm_interrupt_allowed(struct kvm_vcpu *vcpu)
4690{
4691 struct vcpu_svm *svm = to_svm(vcpu);
4692 struct vmcb *vmcb = svm->vmcb;
7fcdb510
JR
4693 int ret;
4694
4695 if (!gif_set(svm) ||
4696 (vmcb->control.int_state & SVM_INTERRUPT_SHADOW_MASK))
4697 return 0;
4698
f6e78475 4699 ret = !!(kvm_get_rflags(vcpu) & X86_EFLAGS_IF);
7fcdb510 4700
2030753d 4701 if (is_guest_mode(vcpu))
7fcdb510
JR
4702 return ret && !(svm->vcpu.arch.hflags & HF_VINTR_MASK);
4703
4704 return ret;
78646121
GN
4705}
4706
c9a7953f 4707static void enable_irq_window(struct kvm_vcpu *vcpu)
6aa8b732 4708{
219b65dc 4709 struct vcpu_svm *svm = to_svm(vcpu);
219b65dc 4710
340d3bc3
SS
4711 if (kvm_vcpu_apicv_active(vcpu))
4712 return;
4713
e0231715
JR
4714 /*
4715 * In case GIF=0 we can't rely on the CPU to tell us when GIF becomes
4716 * 1, because that's a separate STGI/VMRUN intercept. The next time we
4717 * get that intercept, this function will be called again though and
640bd6e5
JN
4718 * we'll get the vintr intercept. However, if the vGIF feature is
4719 * enabled, the STGI interception will not occur. Enable the irq
4720 * window under the assumption that the hardware will set the GIF.
e0231715 4721 */
640bd6e5 4722 if ((vgif_enabled(svm) || gif_set(svm)) && nested_svm_intr(svm)) {
219b65dc
AG
4723 svm_set_vintr(svm);
4724 svm_inject_irq(svm, 0x0);
4725 }
85f455f7
ED
4726}
4727
c9a7953f 4728static void enable_nmi_window(struct kvm_vcpu *vcpu)
c1150d8c 4729{
04d2cc77 4730 struct vcpu_svm *svm = to_svm(vcpu);
c1150d8c 4731
44c11430
GN
4732 if ((svm->vcpu.arch.hflags & (HF_NMI_MASK | HF_IRET_MASK))
4733 == HF_NMI_MASK)
c9a7953f 4734 return; /* IRET will cause a vm exit */
44c11430 4735
640bd6e5
JN
4736 if (!gif_set(svm)) {
4737 if (vgif_enabled(svm))
4738 set_intercept(svm, INTERCEPT_STGI);
1a5e1852 4739 return; /* STGI will cause a vm exit */
640bd6e5 4740 }
1a5e1852
LP
4741
4742 if (svm->nested.exit_required)
4743 return; /* we're not going to run the guest yet */
4744
e0231715
JR
4745 /*
4746 * Something prevents NMI from been injected. Single step over possible
4747 * problem (IRET or exception injection or interrupt shadow)
4748 */
ab2f4d73 4749 svm->nmi_singlestep_guest_rflags = svm_get_rflags(vcpu);
6be7d306 4750 svm->nmi_singlestep = true;
44c11430 4751 svm->vmcb->save.rflags |= (X86_EFLAGS_TF | X86_EFLAGS_RF);
c1150d8c
DL
4752}
4753
cbc94022
IE
4754static int svm_set_tss_addr(struct kvm *kvm, unsigned int addr)
4755{
4756 return 0;
4757}
4758
d9e368d6
AK
4759static void svm_flush_tlb(struct kvm_vcpu *vcpu)
4760{
38e5e92f
JR
4761 struct vcpu_svm *svm = to_svm(vcpu);
4762
4763 if (static_cpu_has(X86_FEATURE_FLUSHBYASID))
4764 svm->vmcb->control.tlb_ctl = TLB_CONTROL_FLUSH_ASID;
4765 else
4766 svm->asid_generation--;
d9e368d6
AK
4767}
4768
04d2cc77
AK
4769static void svm_prepare_guest_switch(struct kvm_vcpu *vcpu)
4770{
4771}
4772
d7bf8221
JR
4773static inline void sync_cr8_to_lapic(struct kvm_vcpu *vcpu)
4774{
4775 struct vcpu_svm *svm = to_svm(vcpu);
4776
3bbf3565 4777 if (svm_nested_virtualize_tpr(vcpu))
88ab24ad
JR
4778 return;
4779
4ee546b4 4780 if (!is_cr_intercept(svm, INTERCEPT_CR8_WRITE)) {
d7bf8221 4781 int cr8 = svm->vmcb->control.int_ctl & V_TPR_MASK;
615d5193 4782 kvm_set_cr8(vcpu, cr8);
d7bf8221
JR
4783 }
4784}
4785
649d6864
JR
4786static inline void sync_lapic_to_cr8(struct kvm_vcpu *vcpu)
4787{
4788 struct vcpu_svm *svm = to_svm(vcpu);
4789 u64 cr8;
4790
3bbf3565
SS
4791 if (svm_nested_virtualize_tpr(vcpu) ||
4792 kvm_vcpu_apicv_active(vcpu))
88ab24ad
JR
4793 return;
4794
649d6864
JR
4795 cr8 = kvm_get_cr8(vcpu);
4796 svm->vmcb->control.int_ctl &= ~V_TPR_MASK;
4797 svm->vmcb->control.int_ctl |= cr8 & V_TPR_MASK;
4798}
4799
9222be18
GN
4800static void svm_complete_interrupts(struct vcpu_svm *svm)
4801{
4802 u8 vector;
4803 int type;
4804 u32 exitintinfo = svm->vmcb->control.exit_int_info;
66b7138f
JK
4805 unsigned int3_injected = svm->int3_injected;
4806
4807 svm->int3_injected = 0;
9222be18 4808
bd3d1ec3
AK
4809 /*
4810 * If we've made progress since setting HF_IRET_MASK, we've
4811 * executed an IRET and can allow NMI injection.
4812 */
4813 if ((svm->vcpu.arch.hflags & HF_IRET_MASK)
4814 && kvm_rip_read(&svm->vcpu) != svm->nmi_iret_rip) {
44c11430 4815 svm->vcpu.arch.hflags &= ~(HF_NMI_MASK | HF_IRET_MASK);
3842d135
AK
4816 kvm_make_request(KVM_REQ_EVENT, &svm->vcpu);
4817 }
44c11430 4818
9222be18
GN
4819 svm->vcpu.arch.nmi_injected = false;
4820 kvm_clear_exception_queue(&svm->vcpu);
4821 kvm_clear_interrupt_queue(&svm->vcpu);
4822
4823 if (!(exitintinfo & SVM_EXITINTINFO_VALID))
4824 return;
4825
3842d135
AK
4826 kvm_make_request(KVM_REQ_EVENT, &svm->vcpu);
4827
9222be18
GN
4828 vector = exitintinfo & SVM_EXITINTINFO_VEC_MASK;
4829 type = exitintinfo & SVM_EXITINTINFO_TYPE_MASK;
4830
4831 switch (type) {
4832 case SVM_EXITINTINFO_TYPE_NMI:
4833 svm->vcpu.arch.nmi_injected = true;
4834 break;
4835 case SVM_EXITINTINFO_TYPE_EXEPT:
66b7138f
JK
4836 /*
4837 * In case of software exceptions, do not reinject the vector,
4838 * but re-execute the instruction instead. Rewind RIP first
4839 * if we emulated INT3 before.
4840 */
4841 if (kvm_exception_is_soft(vector)) {
4842 if (vector == BP_VECTOR && int3_injected &&
4843 kvm_is_linear_rip(&svm->vcpu, svm->int3_rip))
4844 kvm_rip_write(&svm->vcpu,
4845 kvm_rip_read(&svm->vcpu) -
4846 int3_injected);
9222be18 4847 break;
66b7138f 4848 }
9222be18
GN
4849 if (exitintinfo & SVM_EXITINTINFO_VALID_ERR) {
4850 u32 err = svm->vmcb->control.exit_int_info_err;
ce7ddec4 4851 kvm_requeue_exception_e(&svm->vcpu, vector, err);
9222be18
GN
4852
4853 } else
ce7ddec4 4854 kvm_requeue_exception(&svm->vcpu, vector);
9222be18
GN
4855 break;
4856 case SVM_EXITINTINFO_TYPE_INTR:
66fd3f7f 4857 kvm_queue_interrupt(&svm->vcpu, vector, false);
9222be18
GN
4858 break;
4859 default:
4860 break;
4861 }
4862}
4863
b463a6f7
AK
4864static void svm_cancel_injection(struct kvm_vcpu *vcpu)
4865{
4866 struct vcpu_svm *svm = to_svm(vcpu);
4867 struct vmcb_control_area *control = &svm->vmcb->control;
4868
4869 control->exit_int_info = control->event_inj;
4870 control->exit_int_info_err = control->event_inj_err;
4871 control->event_inj = 0;
4872 svm_complete_interrupts(svm);
4873}
4874
851ba692 4875static void svm_vcpu_run(struct kvm_vcpu *vcpu)
6aa8b732 4876{
a2fa3e9f 4877 struct vcpu_svm *svm = to_svm(vcpu);
d9e368d6 4878
2041a06a
JR
4879 svm->vmcb->save.rax = vcpu->arch.regs[VCPU_REGS_RAX];
4880 svm->vmcb->save.rsp = vcpu->arch.regs[VCPU_REGS_RSP];
4881 svm->vmcb->save.rip = vcpu->arch.regs[VCPU_REGS_RIP];
4882
cd3ff653
JR
4883 /*
4884 * A vmexit emulation is required before the vcpu can be executed
4885 * again.
4886 */
4887 if (unlikely(svm->nested.exit_required))
4888 return;
4889
a12713c2
LP
4890 /*
4891 * Disable singlestep if we're injecting an interrupt/exception.
4892 * We don't want our modified rflags to be pushed on the stack where
4893 * we might not be able to easily reset them if we disabled NMI
4894 * singlestep later.
4895 */
4896 if (svm->nmi_singlestep && svm->vmcb->control.event_inj) {
4897 /*
4898 * Event injection happens before external interrupts cause a
4899 * vmexit and interrupts are disabled here, so smp_send_reschedule
4900 * is enough to force an immediate vmexit.
4901 */
4902 disable_nmi_singlestep(svm);
4903 smp_send_reschedule(vcpu->cpu);
4904 }
4905
e756fc62 4906 pre_svm_run(svm);
6aa8b732 4907
649d6864
JR
4908 sync_lapic_to_cr8(vcpu);
4909
cda0ffdd 4910 svm->vmcb->save.cr2 = vcpu->arch.cr2;
6aa8b732 4911
04d2cc77
AK
4912 clgi();
4913
4914 local_irq_enable();
36241b8c 4915
6aa8b732 4916 asm volatile (
7454766f
AK
4917 "push %%" _ASM_BP "; \n\t"
4918 "mov %c[rbx](%[svm]), %%" _ASM_BX " \n\t"
4919 "mov %c[rcx](%[svm]), %%" _ASM_CX " \n\t"
4920 "mov %c[rdx](%[svm]), %%" _ASM_DX " \n\t"
4921 "mov %c[rsi](%[svm]), %%" _ASM_SI " \n\t"
4922 "mov %c[rdi](%[svm]), %%" _ASM_DI " \n\t"
4923 "mov %c[rbp](%[svm]), %%" _ASM_BP " \n\t"
05b3e0c2 4924#ifdef CONFIG_X86_64
fb3f0f51
RR
4925 "mov %c[r8](%[svm]), %%r8 \n\t"
4926 "mov %c[r9](%[svm]), %%r9 \n\t"
4927 "mov %c[r10](%[svm]), %%r10 \n\t"
4928 "mov %c[r11](%[svm]), %%r11 \n\t"
4929 "mov %c[r12](%[svm]), %%r12 \n\t"
4930 "mov %c[r13](%[svm]), %%r13 \n\t"
4931 "mov %c[r14](%[svm]), %%r14 \n\t"
4932 "mov %c[r15](%[svm]), %%r15 \n\t"
6aa8b732
AK
4933#endif
4934
6aa8b732 4935 /* Enter guest mode */
7454766f
AK
4936 "push %%" _ASM_AX " \n\t"
4937 "mov %c[vmcb](%[svm]), %%" _ASM_AX " \n\t"
4ecac3fd
AK
4938 __ex(SVM_VMLOAD) "\n\t"
4939 __ex(SVM_VMRUN) "\n\t"
4940 __ex(SVM_VMSAVE) "\n\t"
7454766f 4941 "pop %%" _ASM_AX " \n\t"
6aa8b732
AK
4942
4943 /* Save guest registers, load host registers */
7454766f
AK
4944 "mov %%" _ASM_BX ", %c[rbx](%[svm]) \n\t"
4945 "mov %%" _ASM_CX ", %c[rcx](%[svm]) \n\t"
4946 "mov %%" _ASM_DX ", %c[rdx](%[svm]) \n\t"
4947 "mov %%" _ASM_SI ", %c[rsi](%[svm]) \n\t"
4948 "mov %%" _ASM_DI ", %c[rdi](%[svm]) \n\t"
4949 "mov %%" _ASM_BP ", %c[rbp](%[svm]) \n\t"
05b3e0c2 4950#ifdef CONFIG_X86_64
fb3f0f51
RR
4951 "mov %%r8, %c[r8](%[svm]) \n\t"
4952 "mov %%r9, %c[r9](%[svm]) \n\t"
4953 "mov %%r10, %c[r10](%[svm]) \n\t"
4954 "mov %%r11, %c[r11](%[svm]) \n\t"
4955 "mov %%r12, %c[r12](%[svm]) \n\t"
4956 "mov %%r13, %c[r13](%[svm]) \n\t"
4957 "mov %%r14, %c[r14](%[svm]) \n\t"
4958 "mov %%r15, %c[r15](%[svm]) \n\t"
6aa8b732 4959#endif
7454766f 4960 "pop %%" _ASM_BP
6aa8b732 4961 :
fb3f0f51 4962 : [svm]"a"(svm),
6aa8b732 4963 [vmcb]"i"(offsetof(struct vcpu_svm, vmcb_pa)),
ad312c7c
ZX
4964 [rbx]"i"(offsetof(struct vcpu_svm, vcpu.arch.regs[VCPU_REGS_RBX])),
4965 [rcx]"i"(offsetof(struct vcpu_svm, vcpu.arch.regs[VCPU_REGS_RCX])),
4966 [rdx]"i"(offsetof(struct vcpu_svm, vcpu.arch.regs[VCPU_REGS_RDX])),
4967 [rsi]"i"(offsetof(struct vcpu_svm, vcpu.arch.regs[VCPU_REGS_RSI])),
4968 [rdi]"i"(offsetof(struct vcpu_svm, vcpu.arch.regs[VCPU_REGS_RDI])),
4969 [rbp]"i"(offsetof(struct vcpu_svm, vcpu.arch.regs[VCPU_REGS_RBP]))
05b3e0c2 4970#ifdef CONFIG_X86_64
ad312c7c
ZX
4971 , [r8]"i"(offsetof(struct vcpu_svm, vcpu.arch.regs[VCPU_REGS_R8])),
4972 [r9]"i"(offsetof(struct vcpu_svm, vcpu.arch.regs[VCPU_REGS_R9])),
4973 [r10]"i"(offsetof(struct vcpu_svm, vcpu.arch.regs[VCPU_REGS_R10])),
4974 [r11]"i"(offsetof(struct vcpu_svm, vcpu.arch.regs[VCPU_REGS_R11])),
4975 [r12]"i"(offsetof(struct vcpu_svm, vcpu.arch.regs[VCPU_REGS_R12])),
4976 [r13]"i"(offsetof(struct vcpu_svm, vcpu.arch.regs[VCPU_REGS_R13])),
4977 [r14]"i"(offsetof(struct vcpu_svm, vcpu.arch.regs[VCPU_REGS_R14])),
4978 [r15]"i"(offsetof(struct vcpu_svm, vcpu.arch.regs[VCPU_REGS_R15]))
6aa8b732 4979#endif
54a08c04
LV
4980 : "cc", "memory"
4981#ifdef CONFIG_X86_64
7454766f 4982 , "rbx", "rcx", "rdx", "rsi", "rdi"
54a08c04 4983 , "r8", "r9", "r10", "r11" , "r12", "r13", "r14", "r15"
7454766f
AK
4984#else
4985 , "ebx", "ecx", "edx", "esi", "edi"
54a08c04
LV
4986#endif
4987 );
6aa8b732 4988
82ca2d10
AK
4989#ifdef CONFIG_X86_64
4990 wrmsrl(MSR_GS_BASE, svm->host.gs_base);
4991#else
dacccfdd 4992 loadsegment(fs, svm->host.fs);
831ca609
AK
4993#ifndef CONFIG_X86_32_LAZY_GS
4994 loadsegment(gs, svm->host.gs);
4995#endif
9581d442 4996#endif
6aa8b732
AK
4997
4998 reload_tss(vcpu);
4999
56ba47dd
AK
5000 local_irq_disable();
5001
13c34e07
AK
5002 vcpu->arch.cr2 = svm->vmcb->save.cr2;
5003 vcpu->arch.regs[VCPU_REGS_RAX] = svm->vmcb->save.rax;
5004 vcpu->arch.regs[VCPU_REGS_RSP] = svm->vmcb->save.rsp;
5005 vcpu->arch.regs[VCPU_REGS_RIP] = svm->vmcb->save.rip;
5006
3781c01c
JR
5007 if (unlikely(svm->vmcb->control.exit_code == SVM_EXIT_NMI))
5008 kvm_before_handle_nmi(&svm->vcpu);
5009
5010 stgi();
5011
5012 /* Any pending NMI will happen here */
5013
5014 if (unlikely(svm->vmcb->control.exit_code == SVM_EXIT_NMI))
5015 kvm_after_handle_nmi(&svm->vcpu);
5016
d7bf8221
JR
5017 sync_cr8_to_lapic(vcpu);
5018
a2fa3e9f 5019 svm->next_rip = 0;
9222be18 5020
38e5e92f
JR
5021 svm->vmcb->control.tlb_ctl = TLB_CONTROL_DO_NOTHING;
5022
631bc487
GN
5023 /* if exit due to PF check for async PF */
5024 if (svm->vmcb->control.exit_code == SVM_EXIT_EXCP_BASE + PF_VECTOR)
1261bfa3 5025 svm->vcpu.arch.apf.host_apf_reason = kvm_read_and_reset_pf_reason();
631bc487 5026
6de4f3ad
AK
5027 if (npt_enabled) {
5028 vcpu->arch.regs_avail &= ~(1 << VCPU_EXREG_PDPTR);
5029 vcpu->arch.regs_dirty &= ~(1 << VCPU_EXREG_PDPTR);
5030 }
fe5913e4
JR
5031
5032 /*
5033 * We need to handle MC intercepts here before the vcpu has a chance to
5034 * change the physical cpu
5035 */
5036 if (unlikely(svm->vmcb->control.exit_code ==
5037 SVM_EXIT_EXCP_BASE + MC_VECTOR))
5038 svm_handle_mce(svm);
8d28fec4
RJ
5039
5040 mark_all_clean(svm->vmcb);
6aa8b732 5041}
c207aee4 5042STACK_FRAME_NON_STANDARD(svm_vcpu_run);
6aa8b732 5043
6aa8b732
AK
5044static void svm_set_cr3(struct kvm_vcpu *vcpu, unsigned long root)
5045{
a2fa3e9f
GH
5046 struct vcpu_svm *svm = to_svm(vcpu);
5047
d0ec49d4 5048 svm->vmcb->save.cr3 = __sme_set(root);
dcca1a65 5049 mark_dirty(svm->vmcb, VMCB_CR);
f40f6a45 5050 svm_flush_tlb(vcpu);
6aa8b732
AK
5051}
5052
1c97f0a0
JR
5053static void set_tdp_cr3(struct kvm_vcpu *vcpu, unsigned long root)
5054{
5055 struct vcpu_svm *svm = to_svm(vcpu);
5056
d0ec49d4 5057 svm->vmcb->control.nested_cr3 = __sme_set(root);
b2747166 5058 mark_dirty(svm->vmcb, VMCB_NPT);
1c97f0a0
JR
5059
5060 /* Also sync guest cr3 here in case we live migrate */
9f8fe504 5061 svm->vmcb->save.cr3 = kvm_read_cr3(vcpu);
dcca1a65 5062 mark_dirty(svm->vmcb, VMCB_CR);
1c97f0a0 5063
f40f6a45 5064 svm_flush_tlb(vcpu);
1c97f0a0
JR
5065}
5066
6aa8b732
AK
5067static int is_disabled(void)
5068{
6031a61c
JR
5069 u64 vm_cr;
5070
5071 rdmsrl(MSR_VM_CR, vm_cr);
5072 if (vm_cr & (1 << SVM_VM_CR_SVM_DISABLE))
5073 return 1;
5074
6aa8b732
AK
5075 return 0;
5076}
5077
102d8325
IM
5078static void
5079svm_patch_hypercall(struct kvm_vcpu *vcpu, unsigned char *hypercall)
5080{
5081 /*
5082 * Patch in the VMMCALL instruction:
5083 */
5084 hypercall[0] = 0x0f;
5085 hypercall[1] = 0x01;
5086 hypercall[2] = 0xd9;
102d8325
IM
5087}
5088
002c7f7c
YS
5089static void svm_check_processor_compat(void *rtn)
5090{
5091 *(int *)rtn = 0;
5092}
5093
774ead3a
AK
5094static bool svm_cpu_has_accelerated_tpr(void)
5095{
5096 return false;
5097}
5098
6d396b55
PB
5099static bool svm_has_high_real_mode_segbase(void)
5100{
5101 return true;
5102}
5103
fc07e76a
PB
5104static u64 svm_get_mt_mask(struct kvm_vcpu *vcpu, gfn_t gfn, bool is_mmio)
5105{
5106 return 0;
5107}
5108
0e851880
SY
5109static void svm_cpuid_update(struct kvm_vcpu *vcpu)
5110{
6092d3d3
JR
5111 struct vcpu_svm *svm = to_svm(vcpu);
5112
5113 /* Update nrips enabled cache */
d6321d49 5114 svm->nrips_enabled = !!guest_cpuid_has(&svm->vcpu, X86_FEATURE_NRIPS);
46781eae
SS
5115
5116 if (!kvm_vcpu_apicv_active(vcpu))
5117 return;
5118
1b4d56b8 5119 guest_cpuid_clear(vcpu, X86_FEATURE_X2APIC);
0e851880
SY
5120}
5121
d4330ef2
JR
5122static void svm_set_supported_cpuid(u32 func, struct kvm_cpuid_entry2 *entry)
5123{
c2c63a49 5124 switch (func) {
46781eae
SS
5125 case 0x1:
5126 if (avic)
5127 entry->ecx &= ~bit(X86_FEATURE_X2APIC);
5128 break;
4c62a2dc
JR
5129 case 0x80000001:
5130 if (nested)
5131 entry->ecx |= (1 << 2); /* Set SVM bit */
5132 break;
c2c63a49
JR
5133 case 0x8000000A:
5134 entry->eax = 1; /* SVM revision 1 */
5135 entry->ebx = 8; /* Lets support 8 ASIDs in case we add proper
5136 ASID emulation to nested SVM */
5137 entry->ecx = 0; /* Reserved */
7a190667
JR
5138 entry->edx = 0; /* Per default do not support any
5139 additional features */
5140
5141 /* Support next_rip if host supports it */
2a6b20b8 5142 if (boot_cpu_has(X86_FEATURE_NRIPS))
7a190667 5143 entry->edx |= SVM_FEATURE_NRIP;
c2c63a49 5144
3d4aeaad
JR
5145 /* Support NPT for the guest if enabled */
5146 if (npt_enabled)
5147 entry->edx |= SVM_FEATURE_NPT;
5148
c2c63a49
JR
5149 break;
5150 }
d4330ef2
JR
5151}
5152
17cc3935 5153static int svm_get_lpage_level(void)
344f414f 5154{
17cc3935 5155 return PT_PDPE_LEVEL;
344f414f
JR
5156}
5157
4e47c7a6
SY
5158static bool svm_rdtscp_supported(void)
5159{
46896c73 5160 return boot_cpu_has(X86_FEATURE_RDTSCP);
4e47c7a6
SY
5161}
5162
ad756a16
MJ
5163static bool svm_invpcid_supported(void)
5164{
5165 return false;
5166}
5167
93c4adc7
PB
5168static bool svm_mpx_supported(void)
5169{
5170 return false;
5171}
5172
55412b2e
WL
5173static bool svm_xsaves_supported(void)
5174{
5175 return false;
5176}
5177
f5f48ee1
SY
5178static bool svm_has_wbinvd_exit(void)
5179{
5180 return true;
5181}
5182
8061252e 5183#define PRE_EX(exit) { .exit_code = (exit), \
40e19b51 5184 .stage = X86_ICPT_PRE_EXCEPT, }
cfec82cb 5185#define POST_EX(exit) { .exit_code = (exit), \
40e19b51 5186 .stage = X86_ICPT_POST_EXCEPT, }
d7eb8203 5187#define POST_MEM(exit) { .exit_code = (exit), \
40e19b51 5188 .stage = X86_ICPT_POST_MEMACCESS, }
cfec82cb 5189
09941fbb 5190static const struct __x86_intercept {
cfec82cb
JR
5191 u32 exit_code;
5192 enum x86_intercept_stage stage;
cfec82cb
JR
5193} x86_intercept_map[] = {
5194 [x86_intercept_cr_read] = POST_EX(SVM_EXIT_READ_CR0),
5195 [x86_intercept_cr_write] = POST_EX(SVM_EXIT_WRITE_CR0),
5196 [x86_intercept_clts] = POST_EX(SVM_EXIT_WRITE_CR0),
5197 [x86_intercept_lmsw] = POST_EX(SVM_EXIT_WRITE_CR0),
5198 [x86_intercept_smsw] = POST_EX(SVM_EXIT_READ_CR0),
3b88e41a
JR
5199 [x86_intercept_dr_read] = POST_EX(SVM_EXIT_READ_DR0),
5200 [x86_intercept_dr_write] = POST_EX(SVM_EXIT_WRITE_DR0),
dee6bb70
JR
5201 [x86_intercept_sldt] = POST_EX(SVM_EXIT_LDTR_READ),
5202 [x86_intercept_str] = POST_EX(SVM_EXIT_TR_READ),
5203 [x86_intercept_lldt] = POST_EX(SVM_EXIT_LDTR_WRITE),
5204 [x86_intercept_ltr] = POST_EX(SVM_EXIT_TR_WRITE),
5205 [x86_intercept_sgdt] = POST_EX(SVM_EXIT_GDTR_READ),
5206 [x86_intercept_sidt] = POST_EX(SVM_EXIT_IDTR_READ),
5207 [x86_intercept_lgdt] = POST_EX(SVM_EXIT_GDTR_WRITE),
5208 [x86_intercept_lidt] = POST_EX(SVM_EXIT_IDTR_WRITE),
01de8b09
JR
5209 [x86_intercept_vmrun] = POST_EX(SVM_EXIT_VMRUN),
5210 [x86_intercept_vmmcall] = POST_EX(SVM_EXIT_VMMCALL),
5211 [x86_intercept_vmload] = POST_EX(SVM_EXIT_VMLOAD),
5212 [x86_intercept_vmsave] = POST_EX(SVM_EXIT_VMSAVE),
5213 [x86_intercept_stgi] = POST_EX(SVM_EXIT_STGI),
5214 [x86_intercept_clgi] = POST_EX(SVM_EXIT_CLGI),
5215 [x86_intercept_skinit] = POST_EX(SVM_EXIT_SKINIT),
5216 [x86_intercept_invlpga] = POST_EX(SVM_EXIT_INVLPGA),
d7eb8203
JR
5217 [x86_intercept_rdtscp] = POST_EX(SVM_EXIT_RDTSCP),
5218 [x86_intercept_monitor] = POST_MEM(SVM_EXIT_MONITOR),
5219 [x86_intercept_mwait] = POST_EX(SVM_EXIT_MWAIT),
8061252e
JR
5220 [x86_intercept_invlpg] = POST_EX(SVM_EXIT_INVLPG),
5221 [x86_intercept_invd] = POST_EX(SVM_EXIT_INVD),
5222 [x86_intercept_wbinvd] = POST_EX(SVM_EXIT_WBINVD),
5223 [x86_intercept_wrmsr] = POST_EX(SVM_EXIT_MSR),
5224 [x86_intercept_rdtsc] = POST_EX(SVM_EXIT_RDTSC),
5225 [x86_intercept_rdmsr] = POST_EX(SVM_EXIT_MSR),
5226 [x86_intercept_rdpmc] = POST_EX(SVM_EXIT_RDPMC),
5227 [x86_intercept_cpuid] = PRE_EX(SVM_EXIT_CPUID),
5228 [x86_intercept_rsm] = PRE_EX(SVM_EXIT_RSM),
bf608f88
JR
5229 [x86_intercept_pause] = PRE_EX(SVM_EXIT_PAUSE),
5230 [x86_intercept_pushf] = PRE_EX(SVM_EXIT_PUSHF),
5231 [x86_intercept_popf] = PRE_EX(SVM_EXIT_POPF),
5232 [x86_intercept_intn] = PRE_EX(SVM_EXIT_SWINT),
5233 [x86_intercept_iret] = PRE_EX(SVM_EXIT_IRET),
5234 [x86_intercept_icebp] = PRE_EX(SVM_EXIT_ICEBP),
5235 [x86_intercept_hlt] = POST_EX(SVM_EXIT_HLT),
f6511935
JR
5236 [x86_intercept_in] = POST_EX(SVM_EXIT_IOIO),
5237 [x86_intercept_ins] = POST_EX(SVM_EXIT_IOIO),
5238 [x86_intercept_out] = POST_EX(SVM_EXIT_IOIO),
5239 [x86_intercept_outs] = POST_EX(SVM_EXIT_IOIO),
cfec82cb
JR
5240};
5241
8061252e 5242#undef PRE_EX
cfec82cb 5243#undef POST_EX
d7eb8203 5244#undef POST_MEM
cfec82cb 5245
8a76d7f2
JR
5246static int svm_check_intercept(struct kvm_vcpu *vcpu,
5247 struct x86_instruction_info *info,
5248 enum x86_intercept_stage stage)
5249{
cfec82cb
JR
5250 struct vcpu_svm *svm = to_svm(vcpu);
5251 int vmexit, ret = X86EMUL_CONTINUE;
5252 struct __x86_intercept icpt_info;
5253 struct vmcb *vmcb = svm->vmcb;
5254
5255 if (info->intercept >= ARRAY_SIZE(x86_intercept_map))
5256 goto out;
5257
5258 icpt_info = x86_intercept_map[info->intercept];
5259
40e19b51 5260 if (stage != icpt_info.stage)
cfec82cb
JR
5261 goto out;
5262
5263 switch (icpt_info.exit_code) {
5264 case SVM_EXIT_READ_CR0:
5265 if (info->intercept == x86_intercept_cr_read)
5266 icpt_info.exit_code += info->modrm_reg;
5267 break;
5268 case SVM_EXIT_WRITE_CR0: {
5269 unsigned long cr0, val;
5270 u64 intercept;
5271
5272 if (info->intercept == x86_intercept_cr_write)
5273 icpt_info.exit_code += info->modrm_reg;
5274
62baf44c
JK
5275 if (icpt_info.exit_code != SVM_EXIT_WRITE_CR0 ||
5276 info->intercept == x86_intercept_clts)
cfec82cb
JR
5277 break;
5278
5279 intercept = svm->nested.intercept;
5280
5281 if (!(intercept & (1ULL << INTERCEPT_SELECTIVE_CR0)))
5282 break;
5283
5284 cr0 = vcpu->arch.cr0 & ~SVM_CR0_SELECTIVE_MASK;
5285 val = info->src_val & ~SVM_CR0_SELECTIVE_MASK;
5286
5287 if (info->intercept == x86_intercept_lmsw) {
5288 cr0 &= 0xfUL;
5289 val &= 0xfUL;
5290 /* lmsw can't clear PE - catch this here */
5291 if (cr0 & X86_CR0_PE)
5292 val |= X86_CR0_PE;
5293 }
5294
5295 if (cr0 ^ val)
5296 icpt_info.exit_code = SVM_EXIT_CR0_SEL_WRITE;
5297
5298 break;
5299 }
3b88e41a
JR
5300 case SVM_EXIT_READ_DR0:
5301 case SVM_EXIT_WRITE_DR0:
5302 icpt_info.exit_code += info->modrm_reg;
5303 break;
8061252e
JR
5304 case SVM_EXIT_MSR:
5305 if (info->intercept == x86_intercept_wrmsr)
5306 vmcb->control.exit_info_1 = 1;
5307 else
5308 vmcb->control.exit_info_1 = 0;
5309 break;
bf608f88
JR
5310 case SVM_EXIT_PAUSE:
5311 /*
5312 * We get this for NOP only, but pause
5313 * is rep not, check this here
5314 */
5315 if (info->rep_prefix != REPE_PREFIX)
5316 goto out;
49a8afca 5317 break;
f6511935
JR
5318 case SVM_EXIT_IOIO: {
5319 u64 exit_info;
5320 u32 bytes;
5321
f6511935
JR
5322 if (info->intercept == x86_intercept_in ||
5323 info->intercept == x86_intercept_ins) {
6cbc5f5a
JK
5324 exit_info = ((info->src_val & 0xffff) << 16) |
5325 SVM_IOIO_TYPE_MASK;
f6511935 5326 bytes = info->dst_bytes;
6493f157 5327 } else {
6cbc5f5a 5328 exit_info = (info->dst_val & 0xffff) << 16;
6493f157 5329 bytes = info->src_bytes;
f6511935
JR
5330 }
5331
5332 if (info->intercept == x86_intercept_outs ||
5333 info->intercept == x86_intercept_ins)
5334 exit_info |= SVM_IOIO_STR_MASK;
5335
5336 if (info->rep_prefix)
5337 exit_info |= SVM_IOIO_REP_MASK;
5338
5339 bytes = min(bytes, 4u);
5340
5341 exit_info |= bytes << SVM_IOIO_SIZE_SHIFT;
5342
5343 exit_info |= (u32)info->ad_bytes << (SVM_IOIO_ASIZE_SHIFT - 1);
5344
5345 vmcb->control.exit_info_1 = exit_info;
5346 vmcb->control.exit_info_2 = info->next_rip;
5347
5348 break;
5349 }
cfec82cb
JR
5350 default:
5351 break;
5352 }
5353
f104765b
BD
5354 /* TODO: Advertise NRIPS to guest hypervisor unconditionally */
5355 if (static_cpu_has(X86_FEATURE_NRIPS))
5356 vmcb->control.next_rip = info->next_rip;
cfec82cb
JR
5357 vmcb->control.exit_code = icpt_info.exit_code;
5358 vmexit = nested_svm_exit_handled(svm);
5359
5360 ret = (vmexit == NESTED_EXIT_DONE) ? X86EMUL_INTERCEPTED
5361 : X86EMUL_CONTINUE;
5362
5363out:
5364 return ret;
8a76d7f2
JR
5365}
5366
a547c6db
YZ
5367static void svm_handle_external_intr(struct kvm_vcpu *vcpu)
5368{
5369 local_irq_enable();
f2485b3e
PB
5370 /*
5371 * We must have an instruction with interrupts enabled, so
5372 * the timer interrupt isn't delayed by the interrupt shadow.
5373 */
5374 asm("nop");
5375 local_irq_disable();
a547c6db
YZ
5376}
5377
ae97a3b8
RK
5378static void svm_sched_in(struct kvm_vcpu *vcpu, int cpu)
5379{
5380}
5381
be8ca170
SS
5382static inline void avic_post_state_restore(struct kvm_vcpu *vcpu)
5383{
5384 if (avic_handle_apic_id_update(vcpu) != 0)
5385 return;
5386 if (avic_handle_dfr_update(vcpu) != 0)
5387 return;
5388 avic_handle_ldr_update(vcpu);
5389}
5390
74f16909
BP
5391static void svm_setup_mce(struct kvm_vcpu *vcpu)
5392{
5393 /* [63:9] are reserved. */
5394 vcpu->arch.mcg_cap &= 0x1ff;
5395}
5396
404f6aac 5397static struct kvm_x86_ops svm_x86_ops __ro_after_init = {
6aa8b732
AK
5398 .cpu_has_kvm_support = has_svm,
5399 .disabled_by_bios = is_disabled,
5400 .hardware_setup = svm_hardware_setup,
5401 .hardware_unsetup = svm_hardware_unsetup,
002c7f7c 5402 .check_processor_compatibility = svm_check_processor_compat,
6aa8b732
AK
5403 .hardware_enable = svm_hardware_enable,
5404 .hardware_disable = svm_hardware_disable,
774ead3a 5405 .cpu_has_accelerated_tpr = svm_cpu_has_accelerated_tpr,
6d396b55 5406 .cpu_has_high_real_mode_segbase = svm_has_high_real_mode_segbase,
6aa8b732
AK
5407
5408 .vcpu_create = svm_create_vcpu,
5409 .vcpu_free = svm_free_vcpu,
04d2cc77 5410 .vcpu_reset = svm_vcpu_reset,
6aa8b732 5411
44a95dae
SS
5412 .vm_init = avic_vm_init,
5413 .vm_destroy = avic_vm_destroy,
5414
04d2cc77 5415 .prepare_guest_switch = svm_prepare_guest_switch,
6aa8b732
AK
5416 .vcpu_load = svm_vcpu_load,
5417 .vcpu_put = svm_vcpu_put,
8221c137
SS
5418 .vcpu_blocking = svm_vcpu_blocking,
5419 .vcpu_unblocking = svm_vcpu_unblocking,
6aa8b732 5420
a96036b8 5421 .update_bp_intercept = update_bp_intercept,
6aa8b732
AK
5422 .get_msr = svm_get_msr,
5423 .set_msr = svm_set_msr,
5424 .get_segment_base = svm_get_segment_base,
5425 .get_segment = svm_get_segment,
5426 .set_segment = svm_set_segment,
2e4d2653 5427 .get_cpl = svm_get_cpl,
1747fb71 5428 .get_cs_db_l_bits = kvm_get_cs_db_l_bits,
e8467fda 5429 .decache_cr0_guest_bits = svm_decache_cr0_guest_bits,
aff48baa 5430 .decache_cr3 = svm_decache_cr3,
25c4c276 5431 .decache_cr4_guest_bits = svm_decache_cr4_guest_bits,
6aa8b732 5432 .set_cr0 = svm_set_cr0,
6aa8b732
AK
5433 .set_cr3 = svm_set_cr3,
5434 .set_cr4 = svm_set_cr4,
5435 .set_efer = svm_set_efer,
5436 .get_idt = svm_get_idt,
5437 .set_idt = svm_set_idt,
5438 .get_gdt = svm_get_gdt,
5439 .set_gdt = svm_set_gdt,
73aaf249
JK
5440 .get_dr6 = svm_get_dr6,
5441 .set_dr6 = svm_set_dr6,
020df079 5442 .set_dr7 = svm_set_dr7,
facb0139 5443 .sync_dirty_debug_regs = svm_sync_dirty_debug_regs,
6de4f3ad 5444 .cache_reg = svm_cache_reg,
6aa8b732
AK
5445 .get_rflags = svm_get_rflags,
5446 .set_rflags = svm_set_rflags,
be94f6b7 5447
6aa8b732 5448 .tlb_flush = svm_flush_tlb,
6aa8b732 5449
6aa8b732 5450 .run = svm_vcpu_run,
04d2cc77 5451 .handle_exit = handle_exit,
6aa8b732 5452 .skip_emulated_instruction = skip_emulated_instruction,
2809f5d2
GC
5453 .set_interrupt_shadow = svm_set_interrupt_shadow,
5454 .get_interrupt_shadow = svm_get_interrupt_shadow,
102d8325 5455 .patch_hypercall = svm_patch_hypercall,
2a8067f1 5456 .set_irq = svm_set_irq,
95ba8273 5457 .set_nmi = svm_inject_nmi,
298101da 5458 .queue_exception = svm_queue_exception,
b463a6f7 5459 .cancel_injection = svm_cancel_injection,
78646121 5460 .interrupt_allowed = svm_interrupt_allowed,
95ba8273 5461 .nmi_allowed = svm_nmi_allowed,
3cfc3092
JK
5462 .get_nmi_mask = svm_get_nmi_mask,
5463 .set_nmi_mask = svm_set_nmi_mask,
95ba8273
GN
5464 .enable_nmi_window = enable_nmi_window,
5465 .enable_irq_window = enable_irq_window,
5466 .update_cr8_intercept = update_cr8_intercept,
8d14695f 5467 .set_virtual_x2apic_mode = svm_set_virtual_x2apic_mode,
d62caabb
AS
5468 .get_enable_apicv = svm_get_enable_apicv,
5469 .refresh_apicv_exec_ctrl = svm_refresh_apicv_exec_ctrl,
c7c9c56c 5470 .load_eoi_exitmap = svm_load_eoi_exitmap,
44a95dae
SS
5471 .hwapic_irr_update = svm_hwapic_irr_update,
5472 .hwapic_isr_update = svm_hwapic_isr_update,
be8ca170 5473 .apicv_post_state_restore = avic_post_state_restore,
cbc94022
IE
5474
5475 .set_tss_addr = svm_set_tss_addr,
67253af5 5476 .get_tdp_level = get_npt_level,
4b12f0de 5477 .get_mt_mask = svm_get_mt_mask,
229456fc 5478
586f9607 5479 .get_exit_info = svm_get_exit_info,
586f9607 5480
17cc3935 5481 .get_lpage_level = svm_get_lpage_level,
0e851880
SY
5482
5483 .cpuid_update = svm_cpuid_update,
4e47c7a6
SY
5484
5485 .rdtscp_supported = svm_rdtscp_supported,
ad756a16 5486 .invpcid_supported = svm_invpcid_supported,
93c4adc7 5487 .mpx_supported = svm_mpx_supported,
55412b2e 5488 .xsaves_supported = svm_xsaves_supported,
d4330ef2
JR
5489
5490 .set_supported_cpuid = svm_set_supported_cpuid,
f5f48ee1
SY
5491
5492 .has_wbinvd_exit = svm_has_wbinvd_exit,
99e3e30a
ZA
5493
5494 .write_tsc_offset = svm_write_tsc_offset,
1c97f0a0
JR
5495
5496 .set_tdp_cr3 = set_tdp_cr3,
8a76d7f2
JR
5497
5498 .check_intercept = svm_check_intercept,
a547c6db 5499 .handle_external_intr = svm_handle_external_intr,
ae97a3b8
RK
5500
5501 .sched_in = svm_sched_in,
25462f7f
WH
5502
5503 .pmu_ops = &amd_pmu_ops,
340d3bc3 5504 .deliver_posted_interrupt = svm_deliver_avic_intr,
411b44ba 5505 .update_pi_irte = svm_update_pi_irte,
74f16909 5506 .setup_mce = svm_setup_mce,
6aa8b732
AK
5507};
5508
5509static int __init svm_init(void)
5510{
cb498ea2 5511 return kvm_init(&svm_x86_ops, sizeof(struct vcpu_svm),
0ee75bea 5512 __alignof__(struct vcpu_svm), THIS_MODULE);
6aa8b732
AK
5513}
5514
5515static void __exit svm_exit(void)
5516{
cb498ea2 5517 kvm_exit();
6aa8b732
AK
5518}
5519
5520module_init(svm_init)
5521module_exit(svm_exit)