]> git.proxmox.com Git - mirror_ubuntu-hirsute-kernel.git/blame - arch/x86/kvm/svm.c
arch/x86: remove redundant null checks before kmem_cache_destroy
[mirror_ubuntu-hirsute-kernel.git] / arch / x86 / kvm / svm.c
CommitLineData
6aa8b732
AK
1/*
2 * Kernel-based Virtual Machine driver for Linux
3 *
4 * AMD SVM support
5 *
6 * Copyright (C) 2006 Qumranet, Inc.
9611c187 7 * Copyright 2010 Red Hat, Inc. and/or its affiliates.
6aa8b732
AK
8 *
9 * Authors:
10 * Yaniv Kamay <yaniv@qumranet.com>
11 * Avi Kivity <avi@qumranet.com>
12 *
13 * This work is licensed under the terms of the GNU GPL, version 2. See
14 * the COPYING file in the top-level directory.
15 *
16 */
44a95dae
SS
17
18#define pr_fmt(fmt) "SVM: " fmt
19
edf88417
AK
20#include <linux/kvm_host.h>
21
85f455f7 22#include "irq.h"
1d737c8a 23#include "mmu.h"
5fdbf976 24#include "kvm_cache_regs.h"
fe4c7b19 25#include "x86.h"
66f7b72e 26#include "cpuid.h"
25462f7f 27#include "pmu.h"
e495606d 28
6aa8b732 29#include <linux/module.h>
ae759544 30#include <linux/mod_devicetable.h>
9d8f549d 31#include <linux/kernel.h>
6aa8b732
AK
32#include <linux/vmalloc.h>
33#include <linux/highmem.h>
e8edc6e0 34#include <linux/sched.h>
af658dca 35#include <linux/trace_events.h>
5a0e3ad6 36#include <linux/slab.h>
5881f737
SS
37#include <linux/amd-iommu.h>
38#include <linux/hashtable.h>
c207aee4 39#include <linux/frame.h>
6aa8b732 40
8221c137 41#include <asm/apic.h>
1018faa6 42#include <asm/perf_event.h>
67ec6607 43#include <asm/tlbflush.h>
e495606d 44#include <asm/desc.h>
facb0139 45#include <asm/debugreg.h>
631bc487 46#include <asm/kvm_para.h>
411b44ba 47#include <asm/irq_remapping.h>
6aa8b732 48
63d1142f 49#include <asm/virtext.h>
229456fc 50#include "trace.h"
63d1142f 51
4ecac3fd
AK
52#define __ex(x) __kvm_handle_fault_on_reboot(x)
53
6aa8b732
AK
54MODULE_AUTHOR("Qumranet");
55MODULE_LICENSE("GPL");
56
ae759544
JT
57static const struct x86_cpu_id svm_cpu_id[] = {
58 X86_FEATURE_MATCH(X86_FEATURE_SVM),
59 {}
60};
61MODULE_DEVICE_TABLE(x86cpu, svm_cpu_id);
62
6aa8b732
AK
63#define IOPM_ALLOC_ORDER 2
64#define MSRPM_ALLOC_ORDER 1
65
6aa8b732
AK
66#define SEG_TYPE_LDT 2
67#define SEG_TYPE_BUSY_TSS16 3
68
6bc31bdc
AP
69#define SVM_FEATURE_NPT (1 << 0)
70#define SVM_FEATURE_LBRV (1 << 1)
71#define SVM_FEATURE_SVML (1 << 2)
72#define SVM_FEATURE_NRIP (1 << 3)
ddce97aa
AP
73#define SVM_FEATURE_TSC_RATE (1 << 4)
74#define SVM_FEATURE_VMCB_CLEAN (1 << 5)
75#define SVM_FEATURE_FLUSH_ASID (1 << 6)
76#define SVM_FEATURE_DECODE_ASSIST (1 << 7)
6bc31bdc 77#define SVM_FEATURE_PAUSE_FILTER (1 << 10)
80b7706e 78
340d3bc3
SS
79#define SVM_AVIC_DOORBELL 0xc001011b
80
410e4d57
JR
81#define NESTED_EXIT_HOST 0 /* Exit handled on host level */
82#define NESTED_EXIT_DONE 1 /* Exit caused nested vmexit */
83#define NESTED_EXIT_CONTINUE 2 /* Further checks needed */
84
24e09cbf
JR
85#define DEBUGCTL_RESERVED_BITS (~(0x3fULL))
86
fbc0db76 87#define TSC_RATIO_RSVD 0xffffff0000000000ULL
92a1f12d
JR
88#define TSC_RATIO_MIN 0x0000000000000001ULL
89#define TSC_RATIO_MAX 0x000000ffffffffffULL
fbc0db76 90
5446a979 91#define AVIC_HPA_MASK ~((0xFFFULL << 52) | 0xFFF)
44a95dae
SS
92
93/*
94 * 0xff is broadcast, so the max index allowed for physical APIC ID
95 * table is 0xfe. APIC IDs above 0xff are reserved.
96 */
97#define AVIC_MAX_PHYSICAL_ID_COUNT 255
98
18f40c53
SS
99#define AVIC_UNACCEL_ACCESS_WRITE_MASK 1
100#define AVIC_UNACCEL_ACCESS_OFFSET_MASK 0xFF0
101#define AVIC_UNACCEL_ACCESS_VECTOR_MASK 0xFFFFFFFF
102
5ea11f2b
SS
103/* AVIC GATAG is encoded using VM and VCPU IDs */
104#define AVIC_VCPU_ID_BITS 8
105#define AVIC_VCPU_ID_MASK ((1 << AVIC_VCPU_ID_BITS) - 1)
106
107#define AVIC_VM_ID_BITS 24
108#define AVIC_VM_ID_NR (1 << AVIC_VM_ID_BITS)
109#define AVIC_VM_ID_MASK ((1 << AVIC_VM_ID_BITS) - 1)
110
111#define AVIC_GATAG(x, y) (((x & AVIC_VM_ID_MASK) << AVIC_VCPU_ID_BITS) | \
112 (y & AVIC_VCPU_ID_MASK))
113#define AVIC_GATAG_TO_VMID(x) ((x >> AVIC_VCPU_ID_BITS) & AVIC_VM_ID_MASK)
114#define AVIC_GATAG_TO_VCPUID(x) (x & AVIC_VCPU_ID_MASK)
115
67ec6607
JR
116static bool erratum_383_found __read_mostly;
117
6c8166a7
AK
118static const u32 host_save_user_msrs[] = {
119#ifdef CONFIG_X86_64
120 MSR_STAR, MSR_LSTAR, MSR_CSTAR, MSR_SYSCALL_MASK, MSR_KERNEL_GS_BASE,
121 MSR_FS_BASE,
122#endif
123 MSR_IA32_SYSENTER_CS, MSR_IA32_SYSENTER_ESP, MSR_IA32_SYSENTER_EIP,
46896c73 124 MSR_TSC_AUX,
6c8166a7
AK
125};
126
127#define NR_HOST_SAVE_USER_MSRS ARRAY_SIZE(host_save_user_msrs)
128
129struct kvm_vcpu;
130
e6aa9abd
JR
131struct nested_state {
132 struct vmcb *hsave;
133 u64 hsave_msr;
4a810181 134 u64 vm_cr_msr;
e6aa9abd
JR
135 u64 vmcb;
136
137 /* These are the merged vectors */
138 u32 *msrpm;
139
140 /* gpa pointers to the real vectors */
141 u64 vmcb_msrpm;
ce2ac085 142 u64 vmcb_iopm;
aad42c64 143
cd3ff653
JR
144 /* A VMEXIT is required but not yet emulated */
145 bool exit_required;
146
aad42c64 147 /* cache for intercepts of the guest */
4ee546b4 148 u32 intercept_cr;
3aed041a 149 u32 intercept_dr;
aad42c64
JR
150 u32 intercept_exceptions;
151 u64 intercept;
152
5bd2edc3
JR
153 /* Nested Paging related state */
154 u64 nested_cr3;
e6aa9abd
JR
155};
156
323c3d80
JR
157#define MSRPM_OFFSETS 16
158static u32 msrpm_offsets[MSRPM_OFFSETS] __read_mostly;
159
2b036c6b
BO
160/*
161 * Set osvw_len to higher value when updated Revision Guides
162 * are published and we know what the new status bits are
163 */
164static uint64_t osvw_len = 4, osvw_status;
165
6c8166a7
AK
166struct vcpu_svm {
167 struct kvm_vcpu vcpu;
168 struct vmcb *vmcb;
169 unsigned long vmcb_pa;
170 struct svm_cpu_data *svm_data;
171 uint64_t asid_generation;
172 uint64_t sysenter_esp;
173 uint64_t sysenter_eip;
46896c73 174 uint64_t tsc_aux;
6c8166a7
AK
175
176 u64 next_rip;
177
178 u64 host_user_msrs[NR_HOST_SAVE_USER_MSRS];
afe9e66f 179 struct {
dacccfdd
AK
180 u16 fs;
181 u16 gs;
182 u16 ldt;
afe9e66f
AK
183 u64 gs_base;
184 } host;
6c8166a7
AK
185
186 u32 *msrpm;
6c8166a7 187
bd3d1ec3
AK
188 ulong nmi_iret_rip;
189
e6aa9abd 190 struct nested_state nested;
6be7d306
JK
191
192 bool nmi_singlestep;
ab2f4d73 193 u64 nmi_singlestep_guest_rflags;
66b7138f
JK
194
195 unsigned int3_injected;
196 unsigned long int3_rip;
fbc0db76 197
6092d3d3
JR
198 /* cached guest cpuid flags for faster access */
199 bool nrips_enabled : 1;
44a95dae 200
18f40c53 201 u32 ldr_reg;
44a95dae
SS
202 struct page *avic_backing_page;
203 u64 *avic_physical_id_cache;
8221c137 204 bool avic_is_running;
411b44ba
SS
205
206 /*
207 * Per-vcpu list of struct amd_svm_iommu_ir:
208 * This is used mainly to store interrupt remapping information used
209 * when update the vcpu affinity. This avoids the need to scan for
210 * IRTE and try to match ga_tag in the IOMMU driver.
211 */
212 struct list_head ir_list;
213 spinlock_t ir_list_lock;
214};
215
216/*
217 * This is a wrapper of struct amd_iommu_ir_data.
218 */
219struct amd_svm_iommu_ir {
220 struct list_head node; /* Used by SVM for per-vcpu ir_list */
221 void *data; /* Storing pointer to struct amd_ir_data */
6c8166a7
AK
222};
223
44a95dae
SS
224#define AVIC_LOGICAL_ID_ENTRY_GUEST_PHYSICAL_ID_MASK (0xFF)
225#define AVIC_LOGICAL_ID_ENTRY_VALID_MASK (1 << 31)
226
227#define AVIC_PHYSICAL_ID_ENTRY_HOST_PHYSICAL_ID_MASK (0xFFULL)
228#define AVIC_PHYSICAL_ID_ENTRY_BACKING_PAGE_MASK (0xFFFFFFFFFFULL << 12)
229#define AVIC_PHYSICAL_ID_ENTRY_IS_RUNNING_MASK (1ULL << 62)
230#define AVIC_PHYSICAL_ID_ENTRY_VALID_MASK (1ULL << 63)
231
fbc0db76
JR
232static DEFINE_PER_CPU(u64, current_tsc_ratio);
233#define TSC_RATIO_DEFAULT 0x0100000000ULL
234
455716fa
JR
235#define MSR_INVALID 0xffffffffU
236
09941fbb 237static const struct svm_direct_access_msrs {
ac72a9b7
JR
238 u32 index; /* Index of the MSR */
239 bool always; /* True if intercept is always on */
240} direct_access_msrs[] = {
8c06585d 241 { .index = MSR_STAR, .always = true },
ac72a9b7
JR
242 { .index = MSR_IA32_SYSENTER_CS, .always = true },
243#ifdef CONFIG_X86_64
244 { .index = MSR_GS_BASE, .always = true },
245 { .index = MSR_FS_BASE, .always = true },
246 { .index = MSR_KERNEL_GS_BASE, .always = true },
247 { .index = MSR_LSTAR, .always = true },
248 { .index = MSR_CSTAR, .always = true },
249 { .index = MSR_SYSCALL_MASK, .always = true },
250#endif
251 { .index = MSR_IA32_LASTBRANCHFROMIP, .always = false },
252 { .index = MSR_IA32_LASTBRANCHTOIP, .always = false },
253 { .index = MSR_IA32_LASTINTFROMIP, .always = false },
254 { .index = MSR_IA32_LASTINTTOIP, .always = false },
255 { .index = MSR_INVALID, .always = false },
6c8166a7
AK
256};
257
709ddebf
JR
258/* enable NPT for AMD64 and X86 with PAE */
259#if defined(CONFIG_X86_64) || defined(CONFIG_X86_PAE)
260static bool npt_enabled = true;
261#else
e0231715 262static bool npt_enabled;
709ddebf 263#endif
6c7dac72 264
e2358851
DB
265/* allow nested paging (virtualized MMU) for all guests */
266static int npt = true;
6c7dac72 267module_param(npt, int, S_IRUGO);
e3da3acd 268
e2358851
DB
269/* allow nested virtualization in KVM/SVM */
270static int nested = true;
236de055
AG
271module_param(nested, int, S_IRUGO);
272
44a95dae
SS
273/* enable / disable AVIC */
274static int avic;
5b8abf1f 275#ifdef CONFIG_X86_LOCAL_APIC
44a95dae 276module_param(avic, int, S_IRUGO);
5b8abf1f 277#endif
44a95dae 278
89c8a498
JN
279/* enable/disable Virtual VMLOAD VMSAVE */
280static int vls = true;
281module_param(vls, int, 0444);
282
640bd6e5
JN
283/* enable/disable Virtual GIF */
284static int vgif = true;
285module_param(vgif, int, 0444);
5ea11f2b 286
79a8059d 287static void svm_set_cr0(struct kvm_vcpu *vcpu, unsigned long cr0);
44874f84 288static void svm_flush_tlb(struct kvm_vcpu *vcpu);
a5c3832d 289static void svm_complete_interrupts(struct vcpu_svm *svm);
04d2cc77 290
410e4d57 291static int nested_svm_exit_handled(struct vcpu_svm *svm);
b8e88bc8 292static int nested_svm_intercept(struct vcpu_svm *svm);
cf74a78b 293static int nested_svm_vmexit(struct vcpu_svm *svm);
cf74a78b
AG
294static int nested_svm_check_exception(struct vcpu_svm *svm, unsigned nr,
295 bool has_error_code, u32 error_code);
296
8d28fec4 297enum {
116a0a23
JR
298 VMCB_INTERCEPTS, /* Intercept vectors, TSC offset,
299 pause filter count */
f56838e4 300 VMCB_PERM_MAP, /* IOPM Base and MSRPM Base */
d48086d1 301 VMCB_ASID, /* ASID */
decdbf6a 302 VMCB_INTR, /* int_ctl, int_vector */
b2747166 303 VMCB_NPT, /* npt_en, nCR3, gPAT */
dcca1a65 304 VMCB_CR, /* CR0, CR3, CR4, EFER */
72214b96 305 VMCB_DR, /* DR6, DR7 */
17a703cb 306 VMCB_DT, /* GDT, IDT */
060d0c9a 307 VMCB_SEG, /* CS, DS, SS, ES, CPL */
0574dec0 308 VMCB_CR2, /* CR2 only */
b53ba3f9 309 VMCB_LBR, /* DBGCTL, BR_FROM, BR_TO, LAST_EX_FROM, LAST_EX_TO */
44a95dae
SS
310 VMCB_AVIC, /* AVIC APIC_BAR, AVIC APIC_BACKING_PAGE,
311 * AVIC PHYSICAL_TABLE pointer,
312 * AVIC LOGICAL_TABLE pointer
313 */
8d28fec4
RJ
314 VMCB_DIRTY_MAX,
315};
316
0574dec0
JR
317/* TPR and CR2 are always written before VMRUN */
318#define VMCB_ALWAYS_DIRTY_MASK ((1U << VMCB_INTR) | (1U << VMCB_CR2))
8d28fec4 319
44a95dae
SS
320#define VMCB_AVIC_APIC_BAR_MASK 0xFFFFFFFFFF000ULL
321
8d28fec4
RJ
322static inline void mark_all_dirty(struct vmcb *vmcb)
323{
324 vmcb->control.clean = 0;
325}
326
327static inline void mark_all_clean(struct vmcb *vmcb)
328{
329 vmcb->control.clean = ((1 << VMCB_DIRTY_MAX) - 1)
330 & ~VMCB_ALWAYS_DIRTY_MASK;
331}
332
333static inline void mark_dirty(struct vmcb *vmcb, int bit)
334{
335 vmcb->control.clean &= ~(1 << bit);
336}
337
a2fa3e9f
GH
338static inline struct vcpu_svm *to_svm(struct kvm_vcpu *vcpu)
339{
fb3f0f51 340 return container_of(vcpu, struct vcpu_svm, vcpu);
a2fa3e9f
GH
341}
342
44a95dae
SS
343static inline void avic_update_vapic_bar(struct vcpu_svm *svm, u64 data)
344{
345 svm->vmcb->control.avic_vapic_bar = data & VMCB_AVIC_APIC_BAR_MASK;
346 mark_dirty(svm->vmcb, VMCB_AVIC);
347}
348
340d3bc3
SS
349static inline bool avic_vcpu_is_running(struct kvm_vcpu *vcpu)
350{
351 struct vcpu_svm *svm = to_svm(vcpu);
352 u64 *entry = svm->avic_physical_id_cache;
353
354 if (!entry)
355 return false;
356
357 return (READ_ONCE(*entry) & AVIC_PHYSICAL_ID_ENTRY_IS_RUNNING_MASK);
358}
359
384c6368
JR
360static void recalc_intercepts(struct vcpu_svm *svm)
361{
362 struct vmcb_control_area *c, *h;
363 struct nested_state *g;
364
116a0a23
JR
365 mark_dirty(svm->vmcb, VMCB_INTERCEPTS);
366
384c6368
JR
367 if (!is_guest_mode(&svm->vcpu))
368 return;
369
370 c = &svm->vmcb->control;
371 h = &svm->nested.hsave->control;
372 g = &svm->nested;
373
4ee546b4 374 c->intercept_cr = h->intercept_cr | g->intercept_cr;
3aed041a 375 c->intercept_dr = h->intercept_dr | g->intercept_dr;
384c6368
JR
376 c->intercept_exceptions = h->intercept_exceptions | g->intercept_exceptions;
377 c->intercept = h->intercept | g->intercept;
378}
379
4ee546b4
RJ
380static inline struct vmcb *get_host_vmcb(struct vcpu_svm *svm)
381{
382 if (is_guest_mode(&svm->vcpu))
383 return svm->nested.hsave;
384 else
385 return svm->vmcb;
386}
387
388static inline void set_cr_intercept(struct vcpu_svm *svm, int bit)
389{
390 struct vmcb *vmcb = get_host_vmcb(svm);
391
392 vmcb->control.intercept_cr |= (1U << bit);
393
394 recalc_intercepts(svm);
395}
396
397static inline void clr_cr_intercept(struct vcpu_svm *svm, int bit)
398{
399 struct vmcb *vmcb = get_host_vmcb(svm);
400
401 vmcb->control.intercept_cr &= ~(1U << bit);
402
403 recalc_intercepts(svm);
404}
405
406static inline bool is_cr_intercept(struct vcpu_svm *svm, int bit)
407{
408 struct vmcb *vmcb = get_host_vmcb(svm);
409
410 return vmcb->control.intercept_cr & (1U << bit);
411}
412
5315c716 413static inline void set_dr_intercepts(struct vcpu_svm *svm)
3aed041a
JR
414{
415 struct vmcb *vmcb = get_host_vmcb(svm);
416
5315c716
PB
417 vmcb->control.intercept_dr = (1 << INTERCEPT_DR0_READ)
418 | (1 << INTERCEPT_DR1_READ)
419 | (1 << INTERCEPT_DR2_READ)
420 | (1 << INTERCEPT_DR3_READ)
421 | (1 << INTERCEPT_DR4_READ)
422 | (1 << INTERCEPT_DR5_READ)
423 | (1 << INTERCEPT_DR6_READ)
424 | (1 << INTERCEPT_DR7_READ)
425 | (1 << INTERCEPT_DR0_WRITE)
426 | (1 << INTERCEPT_DR1_WRITE)
427 | (1 << INTERCEPT_DR2_WRITE)
428 | (1 << INTERCEPT_DR3_WRITE)
429 | (1 << INTERCEPT_DR4_WRITE)
430 | (1 << INTERCEPT_DR5_WRITE)
431 | (1 << INTERCEPT_DR6_WRITE)
432 | (1 << INTERCEPT_DR7_WRITE);
3aed041a
JR
433
434 recalc_intercepts(svm);
435}
436
5315c716 437static inline void clr_dr_intercepts(struct vcpu_svm *svm)
3aed041a
JR
438{
439 struct vmcb *vmcb = get_host_vmcb(svm);
440
5315c716 441 vmcb->control.intercept_dr = 0;
3aed041a
JR
442
443 recalc_intercepts(svm);
444}
445
18c918c5
JR
446static inline void set_exception_intercept(struct vcpu_svm *svm, int bit)
447{
448 struct vmcb *vmcb = get_host_vmcb(svm);
449
450 vmcb->control.intercept_exceptions |= (1U << bit);
451
452 recalc_intercepts(svm);
453}
454
455static inline void clr_exception_intercept(struct vcpu_svm *svm, int bit)
456{
457 struct vmcb *vmcb = get_host_vmcb(svm);
458
459 vmcb->control.intercept_exceptions &= ~(1U << bit);
460
461 recalc_intercepts(svm);
462}
463
8a05a1b8
JR
464static inline void set_intercept(struct vcpu_svm *svm, int bit)
465{
466 struct vmcb *vmcb = get_host_vmcb(svm);
467
468 vmcb->control.intercept |= (1ULL << bit);
469
470 recalc_intercepts(svm);
471}
472
473static inline void clr_intercept(struct vcpu_svm *svm, int bit)
474{
475 struct vmcb *vmcb = get_host_vmcb(svm);
476
477 vmcb->control.intercept &= ~(1ULL << bit);
478
479 recalc_intercepts(svm);
480}
481
640bd6e5
JN
482static inline bool vgif_enabled(struct vcpu_svm *svm)
483{
484 return !!(svm->vmcb->control.int_ctl & V_GIF_ENABLE_MASK);
485}
486
2af9194d
JR
487static inline void enable_gif(struct vcpu_svm *svm)
488{
640bd6e5
JN
489 if (vgif_enabled(svm))
490 svm->vmcb->control.int_ctl |= V_GIF_MASK;
491 else
492 svm->vcpu.arch.hflags |= HF_GIF_MASK;
2af9194d
JR
493}
494
495static inline void disable_gif(struct vcpu_svm *svm)
496{
640bd6e5
JN
497 if (vgif_enabled(svm))
498 svm->vmcb->control.int_ctl &= ~V_GIF_MASK;
499 else
500 svm->vcpu.arch.hflags &= ~HF_GIF_MASK;
2af9194d
JR
501}
502
503static inline bool gif_set(struct vcpu_svm *svm)
504{
640bd6e5
JN
505 if (vgif_enabled(svm))
506 return !!(svm->vmcb->control.int_ctl & V_GIF_MASK);
507 else
508 return !!(svm->vcpu.arch.hflags & HF_GIF_MASK);
2af9194d
JR
509}
510
4866d5e3 511static unsigned long iopm_base;
6aa8b732
AK
512
513struct kvm_ldttss_desc {
514 u16 limit0;
515 u16 base0;
e0231715
JR
516 unsigned base1:8, type:5, dpl:2, p:1;
517 unsigned limit1:4, zero0:3, g:1, base2:8;
6aa8b732
AK
518 u32 base3;
519 u32 zero1;
520} __attribute__((packed));
521
522struct svm_cpu_data {
523 int cpu;
524
5008fdf5
AK
525 u64 asid_generation;
526 u32 max_asid;
527 u32 next_asid;
6aa8b732
AK
528 struct kvm_ldttss_desc *tss_desc;
529
530 struct page *save_area;
531};
532
533static DEFINE_PER_CPU(struct svm_cpu_data *, svm_data);
534
535struct svm_init_data {
536 int cpu;
537 int r;
538};
539
09941fbb 540static const u32 msrpm_ranges[] = {0, 0xc0000000, 0xc0010000};
6aa8b732 541
9d8f549d 542#define NUM_MSR_MAPS ARRAY_SIZE(msrpm_ranges)
6aa8b732
AK
543#define MSRS_RANGE_SIZE 2048
544#define MSRS_IN_RANGE (MSRS_RANGE_SIZE * 8 / 2)
545
455716fa
JR
546static u32 svm_msrpm_offset(u32 msr)
547{
548 u32 offset;
549 int i;
550
551 for (i = 0; i < NUM_MSR_MAPS; i++) {
552 if (msr < msrpm_ranges[i] ||
553 msr >= msrpm_ranges[i] + MSRS_IN_RANGE)
554 continue;
555
556 offset = (msr - msrpm_ranges[i]) / 4; /* 4 msrs per u8 */
557 offset += (i * MSRS_RANGE_SIZE); /* add range offset */
558
559 /* Now we have the u8 offset - but need the u32 offset */
560 return offset / 4;
561 }
562
563 /* MSR not in any range */
564 return MSR_INVALID;
565}
566
6aa8b732
AK
567#define MAX_INST_SIZE 15
568
6aa8b732
AK
569static inline void clgi(void)
570{
4ecac3fd 571 asm volatile (__ex(SVM_CLGI));
6aa8b732
AK
572}
573
574static inline void stgi(void)
575{
4ecac3fd 576 asm volatile (__ex(SVM_STGI));
6aa8b732
AK
577}
578
579static inline void invlpga(unsigned long addr, u32 asid)
580{
e0231715 581 asm volatile (__ex(SVM_INVLPGA) : : "a"(addr), "c"(asid));
6aa8b732
AK
582}
583
855feb67 584static int get_npt_level(struct kvm_vcpu *vcpu)
4b16184c
JR
585{
586#ifdef CONFIG_X86_64
2a7266a8 587 return PT64_ROOT_4LEVEL;
4b16184c
JR
588#else
589 return PT32E_ROOT_LEVEL;
590#endif
591}
592
6aa8b732
AK
593static void svm_set_efer(struct kvm_vcpu *vcpu, u64 efer)
594{
6dc696d4 595 vcpu->arch.efer = efer;
709ddebf 596 if (!npt_enabled && !(efer & EFER_LMA))
2b5203ee 597 efer &= ~EFER_LME;
6aa8b732 598
9962d032 599 to_svm(vcpu)->vmcb->save.efer = efer | EFER_SVME;
dcca1a65 600 mark_dirty(to_svm(vcpu)->vmcb, VMCB_CR);
6aa8b732
AK
601}
602
6aa8b732
AK
603static int is_external_interrupt(u32 info)
604{
605 info &= SVM_EVTINJ_TYPE_MASK | SVM_EVTINJ_VALID;
606 return info == (SVM_EVTINJ_VALID | SVM_EVTINJ_TYPE_INTR);
607}
608
37ccdcbe 609static u32 svm_get_interrupt_shadow(struct kvm_vcpu *vcpu)
2809f5d2
GC
610{
611 struct vcpu_svm *svm = to_svm(vcpu);
612 u32 ret = 0;
613
614 if (svm->vmcb->control.int_state & SVM_INTERRUPT_SHADOW_MASK)
37ccdcbe
PB
615 ret = KVM_X86_SHADOW_INT_STI | KVM_X86_SHADOW_INT_MOV_SS;
616 return ret;
2809f5d2
GC
617}
618
619static void svm_set_interrupt_shadow(struct kvm_vcpu *vcpu, int mask)
620{
621 struct vcpu_svm *svm = to_svm(vcpu);
622
623 if (mask == 0)
624 svm->vmcb->control.int_state &= ~SVM_INTERRUPT_SHADOW_MASK;
625 else
626 svm->vmcb->control.int_state |= SVM_INTERRUPT_SHADOW_MASK;
627
628}
629
6aa8b732
AK
630static void skip_emulated_instruction(struct kvm_vcpu *vcpu)
631{
a2fa3e9f
GH
632 struct vcpu_svm *svm = to_svm(vcpu);
633
f104765b 634 if (svm->vmcb->control.next_rip != 0) {
d2922422 635 WARN_ON_ONCE(!static_cpu_has(X86_FEATURE_NRIPS));
6bc31bdc 636 svm->next_rip = svm->vmcb->control.next_rip;
f104765b 637 }
6bc31bdc 638
a2fa3e9f 639 if (!svm->next_rip) {
51d8b661 640 if (emulate_instruction(vcpu, EMULTYPE_SKIP) !=
f629cf84
GN
641 EMULATE_DONE)
642 printk(KERN_DEBUG "%s: NOP\n", __func__);
6aa8b732
AK
643 return;
644 }
5fdbf976
MT
645 if (svm->next_rip - kvm_rip_read(vcpu) > MAX_INST_SIZE)
646 printk(KERN_ERR "%s: ip 0x%lx next 0x%llx\n",
647 __func__, kvm_rip_read(vcpu), svm->next_rip);
6aa8b732 648
5fdbf976 649 kvm_rip_write(vcpu, svm->next_rip);
2809f5d2 650 svm_set_interrupt_shadow(vcpu, 0);
6aa8b732
AK
651}
652
cfcd20e5 653static void svm_queue_exception(struct kvm_vcpu *vcpu)
116a4752
JK
654{
655 struct vcpu_svm *svm = to_svm(vcpu);
cfcd20e5
WL
656 unsigned nr = vcpu->arch.exception.nr;
657 bool has_error_code = vcpu->arch.exception.has_error_code;
664f8e26 658 bool reinject = vcpu->arch.exception.injected;
cfcd20e5 659 u32 error_code = vcpu->arch.exception.error_code;
116a4752 660
e0231715
JR
661 /*
662 * If we are within a nested VM we'd better #VMEXIT and let the guest
663 * handle the exception
664 */
ce7ddec4
JR
665 if (!reinject &&
666 nested_svm_check_exception(svm, nr, has_error_code, error_code))
116a4752
JK
667 return;
668
2a6b20b8 669 if (nr == BP_VECTOR && !static_cpu_has(X86_FEATURE_NRIPS)) {
66b7138f
JK
670 unsigned long rip, old_rip = kvm_rip_read(&svm->vcpu);
671
672 /*
673 * For guest debugging where we have to reinject #BP if some
674 * INT3 is guest-owned:
675 * Emulate nRIP by moving RIP forward. Will fail if injection
676 * raises a fault that is not intercepted. Still better than
677 * failing in all cases.
678 */
679 skip_emulated_instruction(&svm->vcpu);
680 rip = kvm_rip_read(&svm->vcpu);
681 svm->int3_rip = rip + svm->vmcb->save.cs.base;
682 svm->int3_injected = rip - old_rip;
683 }
684
116a4752
JK
685 svm->vmcb->control.event_inj = nr
686 | SVM_EVTINJ_VALID
687 | (has_error_code ? SVM_EVTINJ_VALID_ERR : 0)
688 | SVM_EVTINJ_TYPE_EXEPT;
689 svm->vmcb->control.event_inj_err = error_code;
690}
691
67ec6607
JR
692static void svm_init_erratum_383(void)
693{
694 u32 low, high;
695 int err;
696 u64 val;
697
e6ee94d5 698 if (!static_cpu_has_bug(X86_BUG_AMD_TLB_MMATCH))
67ec6607
JR
699 return;
700
701 /* Use _safe variants to not break nested virtualization */
702 val = native_read_msr_safe(MSR_AMD64_DC_CFG, &err);
703 if (err)
704 return;
705
706 val |= (1ULL << 47);
707
708 low = lower_32_bits(val);
709 high = upper_32_bits(val);
710
711 native_write_msr_safe(MSR_AMD64_DC_CFG, low, high);
712
713 erratum_383_found = true;
714}
715
2b036c6b
BO
716static void svm_init_osvw(struct kvm_vcpu *vcpu)
717{
718 /*
719 * Guests should see errata 400 and 415 as fixed (assuming that
720 * HLT and IO instructions are intercepted).
721 */
722 vcpu->arch.osvw.length = (osvw_len >= 3) ? (osvw_len) : 3;
723 vcpu->arch.osvw.status = osvw_status & ~(6ULL);
724
725 /*
726 * By increasing VCPU's osvw.length to 3 we are telling the guest that
727 * all osvw.status bits inside that length, including bit 0 (which is
728 * reserved for erratum 298), are valid. However, if host processor's
729 * osvw_len is 0 then osvw_status[0] carries no information. We need to
730 * be conservative here and therefore we tell the guest that erratum 298
731 * is present (because we really don't know).
732 */
733 if (osvw_len == 0 && boot_cpu_data.x86 == 0x10)
734 vcpu->arch.osvw.status |= 1;
735}
736
6aa8b732
AK
737static int has_svm(void)
738{
63d1142f 739 const char *msg;
6aa8b732 740
63d1142f 741 if (!cpu_has_svm(&msg)) {
ff81ff10 742 printk(KERN_INFO "has_svm: %s\n", msg);
6aa8b732
AK
743 return 0;
744 }
745
6aa8b732
AK
746 return 1;
747}
748
13a34e06 749static void svm_hardware_disable(void)
6aa8b732 750{
fbc0db76
JR
751 /* Make sure we clean up behind us */
752 if (static_cpu_has(X86_FEATURE_TSCRATEMSR))
753 wrmsrl(MSR_AMD64_TSC_RATIO, TSC_RATIO_DEFAULT);
754
2c8dceeb 755 cpu_svm_disable();
1018faa6
JR
756
757 amd_pmu_disable_virt();
6aa8b732
AK
758}
759
13a34e06 760static int svm_hardware_enable(void)
6aa8b732
AK
761{
762
0fe1e009 763 struct svm_cpu_data *sd;
6aa8b732 764 uint64_t efer;
6aa8b732
AK
765 struct desc_struct *gdt;
766 int me = raw_smp_processor_id();
767
10474ae8
AG
768 rdmsrl(MSR_EFER, efer);
769 if (efer & EFER_SVME)
770 return -EBUSY;
771
6aa8b732 772 if (!has_svm()) {
1f5b77f5 773 pr_err("%s: err EOPNOTSUPP on %d\n", __func__, me);
10474ae8 774 return -EINVAL;
6aa8b732 775 }
0fe1e009 776 sd = per_cpu(svm_data, me);
0fe1e009 777 if (!sd) {
1f5b77f5 778 pr_err("%s: svm_data is NULL on %d\n", __func__, me);
10474ae8 779 return -EINVAL;
6aa8b732
AK
780 }
781
0fe1e009
TH
782 sd->asid_generation = 1;
783 sd->max_asid = cpuid_ebx(SVM_CPUID_FUNC) - 1;
784 sd->next_asid = sd->max_asid + 1;
6aa8b732 785
45fc8757 786 gdt = get_current_gdt_rw();
0fe1e009 787 sd->tss_desc = (struct kvm_ldttss_desc *)(gdt + GDT_ENTRY_TSS);
6aa8b732 788
9962d032 789 wrmsrl(MSR_EFER, efer | EFER_SVME);
6aa8b732 790
d0316554 791 wrmsrl(MSR_VM_HSAVE_PA, page_to_pfn(sd->save_area) << PAGE_SHIFT);
10474ae8 792
fbc0db76
JR
793 if (static_cpu_has(X86_FEATURE_TSCRATEMSR)) {
794 wrmsrl(MSR_AMD64_TSC_RATIO, TSC_RATIO_DEFAULT);
89cbc767 795 __this_cpu_write(current_tsc_ratio, TSC_RATIO_DEFAULT);
fbc0db76
JR
796 }
797
2b036c6b
BO
798
799 /*
800 * Get OSVW bits.
801 *
802 * Note that it is possible to have a system with mixed processor
803 * revisions and therefore different OSVW bits. If bits are not the same
804 * on different processors then choose the worst case (i.e. if erratum
805 * is present on one processor and not on another then assume that the
806 * erratum is present everywhere).
807 */
808 if (cpu_has(&boot_cpu_data, X86_FEATURE_OSVW)) {
809 uint64_t len, status = 0;
810 int err;
811
812 len = native_read_msr_safe(MSR_AMD64_OSVW_ID_LENGTH, &err);
813 if (!err)
814 status = native_read_msr_safe(MSR_AMD64_OSVW_STATUS,
815 &err);
816
817 if (err)
818 osvw_status = osvw_len = 0;
819 else {
820 if (len < osvw_len)
821 osvw_len = len;
822 osvw_status |= status;
823 osvw_status &= (1ULL << osvw_len) - 1;
824 }
825 } else
826 osvw_status = osvw_len = 0;
827
67ec6607
JR
828 svm_init_erratum_383();
829
1018faa6
JR
830 amd_pmu_enable_virt();
831
10474ae8 832 return 0;
6aa8b732
AK
833}
834
0da1db75
JR
835static void svm_cpu_uninit(int cpu)
836{
0fe1e009 837 struct svm_cpu_data *sd = per_cpu(svm_data, raw_smp_processor_id());
0da1db75 838
0fe1e009 839 if (!sd)
0da1db75
JR
840 return;
841
842 per_cpu(svm_data, raw_smp_processor_id()) = NULL;
0fe1e009
TH
843 __free_page(sd->save_area);
844 kfree(sd);
0da1db75
JR
845}
846
6aa8b732
AK
847static int svm_cpu_init(int cpu)
848{
0fe1e009 849 struct svm_cpu_data *sd;
6aa8b732
AK
850 int r;
851
0fe1e009
TH
852 sd = kzalloc(sizeof(struct svm_cpu_data), GFP_KERNEL);
853 if (!sd)
6aa8b732 854 return -ENOMEM;
0fe1e009
TH
855 sd->cpu = cpu;
856 sd->save_area = alloc_page(GFP_KERNEL);
6aa8b732 857 r = -ENOMEM;
0fe1e009 858 if (!sd->save_area)
6aa8b732
AK
859 goto err_1;
860
0fe1e009 861 per_cpu(svm_data, cpu) = sd;
6aa8b732
AK
862
863 return 0;
864
865err_1:
0fe1e009 866 kfree(sd);
6aa8b732
AK
867 return r;
868
869}
870
ac72a9b7
JR
871static bool valid_msr_intercept(u32 index)
872{
873 int i;
874
875 for (i = 0; direct_access_msrs[i].index != MSR_INVALID; i++)
876 if (direct_access_msrs[i].index == index)
877 return true;
878
879 return false;
880}
881
bfc733a7
RR
882static void set_msr_interception(u32 *msrpm, unsigned msr,
883 int read, int write)
6aa8b732 884{
455716fa
JR
885 u8 bit_read, bit_write;
886 unsigned long tmp;
887 u32 offset;
6aa8b732 888
ac72a9b7
JR
889 /*
890 * If this warning triggers extend the direct_access_msrs list at the
891 * beginning of the file
892 */
893 WARN_ON(!valid_msr_intercept(msr));
894
455716fa
JR
895 offset = svm_msrpm_offset(msr);
896 bit_read = 2 * (msr & 0x0f);
897 bit_write = 2 * (msr & 0x0f) + 1;
898 tmp = msrpm[offset];
899
900 BUG_ON(offset == MSR_INVALID);
901
902 read ? clear_bit(bit_read, &tmp) : set_bit(bit_read, &tmp);
903 write ? clear_bit(bit_write, &tmp) : set_bit(bit_write, &tmp);
904
905 msrpm[offset] = tmp;
6aa8b732
AK
906}
907
f65c229c 908static void svm_vcpu_init_msrpm(u32 *msrpm)
6aa8b732
AK
909{
910 int i;
911
f65c229c
JR
912 memset(msrpm, 0xff, PAGE_SIZE * (1 << MSRPM_ALLOC_ORDER));
913
ac72a9b7
JR
914 for (i = 0; direct_access_msrs[i].index != MSR_INVALID; i++) {
915 if (!direct_access_msrs[i].always)
916 continue;
917
918 set_msr_interception(msrpm, direct_access_msrs[i].index, 1, 1);
919 }
f65c229c
JR
920}
921
323c3d80
JR
922static void add_msr_offset(u32 offset)
923{
924 int i;
925
926 for (i = 0; i < MSRPM_OFFSETS; ++i) {
927
928 /* Offset already in list? */
929 if (msrpm_offsets[i] == offset)
bfc733a7 930 return;
323c3d80
JR
931
932 /* Slot used by another offset? */
933 if (msrpm_offsets[i] != MSR_INVALID)
934 continue;
935
936 /* Add offset to list */
937 msrpm_offsets[i] = offset;
938
939 return;
6aa8b732 940 }
323c3d80
JR
941
942 /*
943 * If this BUG triggers the msrpm_offsets table has an overflow. Just
944 * increase MSRPM_OFFSETS in this case.
945 */
bfc733a7 946 BUG();
6aa8b732
AK
947}
948
323c3d80 949static void init_msrpm_offsets(void)
f65c229c 950{
323c3d80 951 int i;
f65c229c 952
323c3d80
JR
953 memset(msrpm_offsets, 0xff, sizeof(msrpm_offsets));
954
955 for (i = 0; direct_access_msrs[i].index != MSR_INVALID; i++) {
956 u32 offset;
957
958 offset = svm_msrpm_offset(direct_access_msrs[i].index);
959 BUG_ON(offset == MSR_INVALID);
960
961 add_msr_offset(offset);
962 }
f65c229c
JR
963}
964
24e09cbf
JR
965static void svm_enable_lbrv(struct vcpu_svm *svm)
966{
967 u32 *msrpm = svm->msrpm;
968
0dc92119 969 svm->vmcb->control.virt_ext |= LBR_CTL_ENABLE_MASK;
24e09cbf
JR
970 set_msr_interception(msrpm, MSR_IA32_LASTBRANCHFROMIP, 1, 1);
971 set_msr_interception(msrpm, MSR_IA32_LASTBRANCHTOIP, 1, 1);
972 set_msr_interception(msrpm, MSR_IA32_LASTINTFROMIP, 1, 1);
973 set_msr_interception(msrpm, MSR_IA32_LASTINTTOIP, 1, 1);
974}
975
976static void svm_disable_lbrv(struct vcpu_svm *svm)
977{
978 u32 *msrpm = svm->msrpm;
979
0dc92119 980 svm->vmcb->control.virt_ext &= ~LBR_CTL_ENABLE_MASK;
24e09cbf
JR
981 set_msr_interception(msrpm, MSR_IA32_LASTBRANCHFROMIP, 0, 0);
982 set_msr_interception(msrpm, MSR_IA32_LASTBRANCHTOIP, 0, 0);
983 set_msr_interception(msrpm, MSR_IA32_LASTINTFROMIP, 0, 0);
984 set_msr_interception(msrpm, MSR_IA32_LASTINTTOIP, 0, 0);
985}
986
4aebd0e9
LP
987static void disable_nmi_singlestep(struct vcpu_svm *svm)
988{
989 svm->nmi_singlestep = false;
640bd6e5 990
ab2f4d73
LP
991 if (!(svm->vcpu.guest_debug & KVM_GUESTDBG_SINGLESTEP)) {
992 /* Clear our flags if they were not set by the guest */
993 if (!(svm->nmi_singlestep_guest_rflags & X86_EFLAGS_TF))
994 svm->vmcb->save.rflags &= ~X86_EFLAGS_TF;
995 if (!(svm->nmi_singlestep_guest_rflags & X86_EFLAGS_RF))
996 svm->vmcb->save.rflags &= ~X86_EFLAGS_RF;
997 }
4aebd0e9
LP
998}
999
5881f737
SS
1000/* Note:
1001 * This hash table is used to map VM_ID to a struct kvm_arch,
1002 * when handling AMD IOMMU GALOG notification to schedule in
1003 * a particular vCPU.
1004 */
1005#define SVM_VM_DATA_HASH_BITS 8
681bcea8 1006static DEFINE_HASHTABLE(svm_vm_data_hash, SVM_VM_DATA_HASH_BITS);
3f0d4db7
DV
1007static u32 next_vm_id = 0;
1008static bool next_vm_id_wrapped = 0;
681bcea8 1009static DEFINE_SPINLOCK(svm_vm_data_hash_lock);
5881f737
SS
1010
1011/* Note:
1012 * This function is called from IOMMU driver to notify
1013 * SVM to schedule in a particular vCPU of a particular VM.
1014 */
1015static int avic_ga_log_notifier(u32 ga_tag)
1016{
1017 unsigned long flags;
1018 struct kvm_arch *ka = NULL;
1019 struct kvm_vcpu *vcpu = NULL;
1020 u32 vm_id = AVIC_GATAG_TO_VMID(ga_tag);
1021 u32 vcpu_id = AVIC_GATAG_TO_VCPUID(ga_tag);
1022
1023 pr_debug("SVM: %s: vm_id=%#x, vcpu_id=%#x\n", __func__, vm_id, vcpu_id);
1024
1025 spin_lock_irqsave(&svm_vm_data_hash_lock, flags);
1026 hash_for_each_possible(svm_vm_data_hash, ka, hnode, vm_id) {
1027 struct kvm *kvm = container_of(ka, struct kvm, arch);
1028 struct kvm_arch *vm_data = &kvm->arch;
1029
1030 if (vm_data->avic_vm_id != vm_id)
1031 continue;
1032 vcpu = kvm_get_vcpu_by_id(kvm, vcpu_id);
1033 break;
1034 }
1035 spin_unlock_irqrestore(&svm_vm_data_hash_lock, flags);
1036
1037 if (!vcpu)
1038 return 0;
1039
1040 /* Note:
1041 * At this point, the IOMMU should have already set the pending
1042 * bit in the vAPIC backing page. So, we just need to schedule
1043 * in the vcpu.
1044 */
1045 if (vcpu->mode == OUTSIDE_GUEST_MODE)
1046 kvm_vcpu_wake_up(vcpu);
1047
1048 return 0;
1049}
1050
6aa8b732
AK
1051static __init int svm_hardware_setup(void)
1052{
1053 int cpu;
1054 struct page *iopm_pages;
f65c229c 1055 void *iopm_va;
6aa8b732
AK
1056 int r;
1057
6aa8b732
AK
1058 iopm_pages = alloc_pages(GFP_KERNEL, IOPM_ALLOC_ORDER);
1059
1060 if (!iopm_pages)
1061 return -ENOMEM;
c8681339
AL
1062
1063 iopm_va = page_address(iopm_pages);
1064 memset(iopm_va, 0xff, PAGE_SIZE * (1 << IOPM_ALLOC_ORDER));
6aa8b732
AK
1065 iopm_base = page_to_pfn(iopm_pages) << PAGE_SHIFT;
1066
323c3d80
JR
1067 init_msrpm_offsets();
1068
50a37eb4
JR
1069 if (boot_cpu_has(X86_FEATURE_NX))
1070 kvm_enable_efer_bits(EFER_NX);
1071
1b2fd70c
AG
1072 if (boot_cpu_has(X86_FEATURE_FXSR_OPT))
1073 kvm_enable_efer_bits(EFER_FFXSR);
1074
92a1f12d 1075 if (boot_cpu_has(X86_FEATURE_TSCRATEMSR)) {
92a1f12d 1076 kvm_has_tsc_control = true;
bc9b961b
HZ
1077 kvm_max_tsc_scaling_ratio = TSC_RATIO_MAX;
1078 kvm_tsc_scaling_ratio_frac_bits = 32;
92a1f12d
JR
1079 }
1080
236de055
AG
1081 if (nested) {
1082 printk(KERN_INFO "kvm: Nested Virtualization enabled\n");
eec4b140 1083 kvm_enable_efer_bits(EFER_SVME | EFER_LMSLE);
236de055
AG
1084 }
1085
3230bb47 1086 for_each_possible_cpu(cpu) {
6aa8b732
AK
1087 r = svm_cpu_init(cpu);
1088 if (r)
f65c229c 1089 goto err;
6aa8b732 1090 }
33bd6a0b 1091
2a6b20b8 1092 if (!boot_cpu_has(X86_FEATURE_NPT))
e3da3acd
JR
1093 npt_enabled = false;
1094
6c7dac72
JR
1095 if (npt_enabled && !npt) {
1096 printk(KERN_INFO "kvm: Nested Paging disabled\n");
1097 npt_enabled = false;
1098 }
1099
18552672 1100 if (npt_enabled) {
e3da3acd 1101 printk(KERN_INFO "kvm: Nested Paging enabled\n");
18552672 1102 kvm_enable_tdp();
5f4cb662
JR
1103 } else
1104 kvm_disable_tdp();
e3da3acd 1105
5b8abf1f
SS
1106 if (avic) {
1107 if (!npt_enabled ||
1108 !boot_cpu_has(X86_FEATURE_AVIC) ||
5881f737 1109 !IS_ENABLED(CONFIG_X86_LOCAL_APIC)) {
5b8abf1f 1110 avic = false;
5881f737 1111 } else {
5b8abf1f 1112 pr_info("AVIC enabled\n");
5881f737 1113
5881f737
SS
1114 amd_iommu_register_ga_log_notifier(&avic_ga_log_notifier);
1115 }
5b8abf1f 1116 }
44a95dae 1117
89c8a498
JN
1118 if (vls) {
1119 if (!npt_enabled ||
5442c269 1120 !boot_cpu_has(X86_FEATURE_V_VMSAVE_VMLOAD) ||
89c8a498
JN
1121 !IS_ENABLED(CONFIG_X86_64)) {
1122 vls = false;
1123 } else {
1124 pr_info("Virtual VMLOAD VMSAVE supported\n");
1125 }
1126 }
1127
640bd6e5
JN
1128 if (vgif) {
1129 if (!boot_cpu_has(X86_FEATURE_VGIF))
1130 vgif = false;
1131 else
1132 pr_info("Virtual GIF supported\n");
1133 }
1134
6aa8b732
AK
1135 return 0;
1136
f65c229c 1137err:
6aa8b732
AK
1138 __free_pages(iopm_pages, IOPM_ALLOC_ORDER);
1139 iopm_base = 0;
1140 return r;
1141}
1142
1143static __exit void svm_hardware_unsetup(void)
1144{
0da1db75
JR
1145 int cpu;
1146
3230bb47 1147 for_each_possible_cpu(cpu)
0da1db75
JR
1148 svm_cpu_uninit(cpu);
1149
6aa8b732 1150 __free_pages(pfn_to_page(iopm_base >> PAGE_SHIFT), IOPM_ALLOC_ORDER);
f65c229c 1151 iopm_base = 0;
6aa8b732
AK
1152}
1153
1154static void init_seg(struct vmcb_seg *seg)
1155{
1156 seg->selector = 0;
1157 seg->attrib = SVM_SELECTOR_P_MASK | SVM_SELECTOR_S_MASK |
e0231715 1158 SVM_SELECTOR_WRITE_MASK; /* Read/Write Data Segment */
6aa8b732
AK
1159 seg->limit = 0xffff;
1160 seg->base = 0;
1161}
1162
1163static void init_sys_seg(struct vmcb_seg *seg, uint32_t type)
1164{
1165 seg->selector = 0;
1166 seg->attrib = SVM_SELECTOR_P_MASK | type;
1167 seg->limit = 0xffff;
1168 seg->base = 0;
1169}
1170
f4e1b3c8
ZA
1171static void svm_write_tsc_offset(struct kvm_vcpu *vcpu, u64 offset)
1172{
1173 struct vcpu_svm *svm = to_svm(vcpu);
1174 u64 g_tsc_offset = 0;
1175
2030753d 1176 if (is_guest_mode(vcpu)) {
f4e1b3c8
ZA
1177 g_tsc_offset = svm->vmcb->control.tsc_offset -
1178 svm->nested.hsave->control.tsc_offset;
1179 svm->nested.hsave->control.tsc_offset = offset;
489223ed
YY
1180 } else
1181 trace_kvm_write_tsc_offset(vcpu->vcpu_id,
1182 svm->vmcb->control.tsc_offset,
1183 offset);
f4e1b3c8
ZA
1184
1185 svm->vmcb->control.tsc_offset = offset + g_tsc_offset;
116a0a23
JR
1186
1187 mark_dirty(svm->vmcb, VMCB_INTERCEPTS);
f4e1b3c8
ZA
1188}
1189
44a95dae
SS
1190static void avic_init_vmcb(struct vcpu_svm *svm)
1191{
1192 struct vmcb *vmcb = svm->vmcb;
1193 struct kvm_arch *vm_data = &svm->vcpu.kvm->arch;
d0ec49d4
TL
1194 phys_addr_t bpa = __sme_set(page_to_phys(svm->avic_backing_page));
1195 phys_addr_t lpa = __sme_set(page_to_phys(vm_data->avic_logical_id_table_page));
1196 phys_addr_t ppa = __sme_set(page_to_phys(vm_data->avic_physical_id_table_page));
44a95dae
SS
1197
1198 vmcb->control.avic_backing_page = bpa & AVIC_HPA_MASK;
1199 vmcb->control.avic_logical_id = lpa & AVIC_HPA_MASK;
1200 vmcb->control.avic_physical_id = ppa & AVIC_HPA_MASK;
1201 vmcb->control.avic_physical_id |= AVIC_MAX_PHYSICAL_ID_COUNT;
1202 vmcb->control.int_ctl |= AVIC_ENABLE_MASK;
44a95dae
SS
1203}
1204
5690891b 1205static void init_vmcb(struct vcpu_svm *svm)
6aa8b732 1206{
e6101a96
JR
1207 struct vmcb_control_area *control = &svm->vmcb->control;
1208 struct vmcb_save_area *save = &svm->vmcb->save;
6aa8b732 1209
4ee546b4 1210 svm->vcpu.arch.hflags = 0;
bff78274 1211
4ee546b4
RJ
1212 set_cr_intercept(svm, INTERCEPT_CR0_READ);
1213 set_cr_intercept(svm, INTERCEPT_CR3_READ);
1214 set_cr_intercept(svm, INTERCEPT_CR4_READ);
1215 set_cr_intercept(svm, INTERCEPT_CR0_WRITE);
1216 set_cr_intercept(svm, INTERCEPT_CR3_WRITE);
1217 set_cr_intercept(svm, INTERCEPT_CR4_WRITE);
3bbf3565
SS
1218 if (!kvm_vcpu_apicv_active(&svm->vcpu))
1219 set_cr_intercept(svm, INTERCEPT_CR8_WRITE);
6aa8b732 1220
5315c716 1221 set_dr_intercepts(svm);
6aa8b732 1222
18c918c5
JR
1223 set_exception_intercept(svm, PF_VECTOR);
1224 set_exception_intercept(svm, UD_VECTOR);
1225 set_exception_intercept(svm, MC_VECTOR);
54a20552 1226 set_exception_intercept(svm, AC_VECTOR);
cbdb967a 1227 set_exception_intercept(svm, DB_VECTOR);
6aa8b732 1228
8a05a1b8
JR
1229 set_intercept(svm, INTERCEPT_INTR);
1230 set_intercept(svm, INTERCEPT_NMI);
1231 set_intercept(svm, INTERCEPT_SMI);
1232 set_intercept(svm, INTERCEPT_SELECTIVE_CR0);
332b56e4 1233 set_intercept(svm, INTERCEPT_RDPMC);
8a05a1b8
JR
1234 set_intercept(svm, INTERCEPT_CPUID);
1235 set_intercept(svm, INTERCEPT_INVD);
1236 set_intercept(svm, INTERCEPT_HLT);
1237 set_intercept(svm, INTERCEPT_INVLPG);
1238 set_intercept(svm, INTERCEPT_INVLPGA);
1239 set_intercept(svm, INTERCEPT_IOIO_PROT);
1240 set_intercept(svm, INTERCEPT_MSR_PROT);
1241 set_intercept(svm, INTERCEPT_TASK_SWITCH);
1242 set_intercept(svm, INTERCEPT_SHUTDOWN);
1243 set_intercept(svm, INTERCEPT_VMRUN);
1244 set_intercept(svm, INTERCEPT_VMMCALL);
1245 set_intercept(svm, INTERCEPT_VMLOAD);
1246 set_intercept(svm, INTERCEPT_VMSAVE);
1247 set_intercept(svm, INTERCEPT_STGI);
1248 set_intercept(svm, INTERCEPT_CLGI);
1249 set_intercept(svm, INTERCEPT_SKINIT);
1250 set_intercept(svm, INTERCEPT_WBINVD);
81dd35d4 1251 set_intercept(svm, INTERCEPT_XSETBV);
6aa8b732 1252
668fffa3
MT
1253 if (!kvm_mwait_in_guest()) {
1254 set_intercept(svm, INTERCEPT_MONITOR);
1255 set_intercept(svm, INTERCEPT_MWAIT);
1256 }
1257
d0ec49d4
TL
1258 control->iopm_base_pa = __sme_set(iopm_base);
1259 control->msrpm_base_pa = __sme_set(__pa(svm->msrpm));
6aa8b732
AK
1260 control->int_ctl = V_INTR_MASKING_MASK;
1261
1262 init_seg(&save->es);
1263 init_seg(&save->ss);
1264 init_seg(&save->ds);
1265 init_seg(&save->fs);
1266 init_seg(&save->gs);
1267
1268 save->cs.selector = 0xf000;
04b66839 1269 save->cs.base = 0xffff0000;
6aa8b732
AK
1270 /* Executable/Readable Code Segment */
1271 save->cs.attrib = SVM_SELECTOR_READ_MASK | SVM_SELECTOR_P_MASK |
1272 SVM_SELECTOR_S_MASK | SVM_SELECTOR_CODE_MASK;
1273 save->cs.limit = 0xffff;
6aa8b732
AK
1274
1275 save->gdtr.limit = 0xffff;
1276 save->idtr.limit = 0xffff;
1277
1278 init_sys_seg(&save->ldtr, SEG_TYPE_LDT);
1279 init_sys_seg(&save->tr, SEG_TYPE_BUSY_TSS16);
1280
5690891b 1281 svm_set_efer(&svm->vcpu, 0);
d77c26fc 1282 save->dr6 = 0xffff0ff0;
f6e78475 1283 kvm_set_rflags(&svm->vcpu, 2);
6aa8b732 1284 save->rip = 0x0000fff0;
5fdbf976 1285 svm->vcpu.arch.regs[VCPU_REGS_RIP] = save->rip;
6aa8b732 1286
e0231715 1287 /*
18fa000a 1288 * svm_set_cr0() sets PG and WP and clears NW and CD on save->cr0.
d28bc9dd 1289 * It also updates the guest-visible cr0 value.
6aa8b732 1290 */
79a8059d 1291 svm_set_cr0(&svm->vcpu, X86_CR0_NW | X86_CR0_CD | X86_CR0_ET);
ebae871a 1292 kvm_mmu_reset_context(&svm->vcpu);
18fa000a 1293
66aee91a 1294 save->cr4 = X86_CR4_PAE;
6aa8b732 1295 /* rdx = ?? */
709ddebf
JR
1296
1297 if (npt_enabled) {
1298 /* Setup VMCB for Nested Paging */
1299 control->nested_ctl = 1;
8a05a1b8 1300 clr_intercept(svm, INTERCEPT_INVLPG);
18c918c5 1301 clr_exception_intercept(svm, PF_VECTOR);
4ee546b4
RJ
1302 clr_cr_intercept(svm, INTERCEPT_CR3_READ);
1303 clr_cr_intercept(svm, INTERCEPT_CR3_WRITE);
74545705 1304 save->g_pat = svm->vcpu.arch.pat;
709ddebf
JR
1305 save->cr3 = 0;
1306 save->cr4 = 0;
1307 }
f40f6a45 1308 svm->asid_generation = 0;
1371d904 1309
e6aa9abd 1310 svm->nested.vmcb = 0;
2af9194d
JR
1311 svm->vcpu.arch.hflags = 0;
1312
2a6b20b8 1313 if (boot_cpu_has(X86_FEATURE_PAUSEFILTER)) {
565d0998 1314 control->pause_filter_count = 3000;
8a05a1b8 1315 set_intercept(svm, INTERCEPT_PAUSE);
565d0998
ML
1316 }
1317
67034bb9 1318 if (kvm_vcpu_apicv_active(&svm->vcpu))
44a95dae
SS
1319 avic_init_vmcb(svm);
1320
89c8a498
JN
1321 /*
1322 * If hardware supports Virtual VMLOAD VMSAVE then enable it
1323 * in VMCB and clear intercepts to avoid #VMEXIT.
1324 */
1325 if (vls) {
1326 clr_intercept(svm, INTERCEPT_VMLOAD);
1327 clr_intercept(svm, INTERCEPT_VMSAVE);
1328 svm->vmcb->control.virt_ext |= VIRTUAL_VMLOAD_VMSAVE_ENABLE_MASK;
1329 }
1330
640bd6e5
JN
1331 if (vgif) {
1332 clr_intercept(svm, INTERCEPT_STGI);
1333 clr_intercept(svm, INTERCEPT_CLGI);
1334 svm->vmcb->control.int_ctl |= V_GIF_ENABLE_MASK;
1335 }
1336
8d28fec4
RJ
1337 mark_all_dirty(svm->vmcb);
1338
2af9194d 1339 enable_gif(svm);
44a95dae
SS
1340
1341}
1342
d3e7dec0
DC
1343static u64 *avic_get_physical_id_entry(struct kvm_vcpu *vcpu,
1344 unsigned int index)
44a95dae
SS
1345{
1346 u64 *avic_physical_id_table;
1347 struct kvm_arch *vm_data = &vcpu->kvm->arch;
1348
1349 if (index >= AVIC_MAX_PHYSICAL_ID_COUNT)
1350 return NULL;
1351
1352 avic_physical_id_table = page_address(vm_data->avic_physical_id_table_page);
1353
1354 return &avic_physical_id_table[index];
1355}
1356
1357/**
1358 * Note:
1359 * AVIC hardware walks the nested page table to check permissions,
1360 * but does not use the SPA address specified in the leaf page
1361 * table entry since it uses address in the AVIC_BACKING_PAGE pointer
1362 * field of the VMCB. Therefore, we set up the
1363 * APIC_ACCESS_PAGE_PRIVATE_MEMSLOT (4KB) here.
1364 */
1365static int avic_init_access_page(struct kvm_vcpu *vcpu)
1366{
1367 struct kvm *kvm = vcpu->kvm;
1368 int ret;
1369
1370 if (kvm->arch.apic_access_page_done)
1371 return 0;
1372
1373 ret = x86_set_memory_region(kvm,
1374 APIC_ACCESS_PAGE_PRIVATE_MEMSLOT,
1375 APIC_DEFAULT_PHYS_BASE,
1376 PAGE_SIZE);
1377 if (ret)
1378 return ret;
1379
1380 kvm->arch.apic_access_page_done = true;
1381 return 0;
1382}
1383
1384static int avic_init_backing_page(struct kvm_vcpu *vcpu)
1385{
1386 int ret;
1387 u64 *entry, new_entry;
1388 int id = vcpu->vcpu_id;
1389 struct vcpu_svm *svm = to_svm(vcpu);
1390
1391 ret = avic_init_access_page(vcpu);
1392 if (ret)
1393 return ret;
1394
1395 if (id >= AVIC_MAX_PHYSICAL_ID_COUNT)
1396 return -EINVAL;
1397
1398 if (!svm->vcpu.arch.apic->regs)
1399 return -EINVAL;
1400
1401 svm->avic_backing_page = virt_to_page(svm->vcpu.arch.apic->regs);
1402
1403 /* Setting AVIC backing page address in the phy APIC ID table */
1404 entry = avic_get_physical_id_entry(vcpu, id);
1405 if (!entry)
1406 return -EINVAL;
1407
1408 new_entry = READ_ONCE(*entry);
d0ec49d4
TL
1409 new_entry = __sme_set((page_to_phys(svm->avic_backing_page) &
1410 AVIC_PHYSICAL_ID_ENTRY_BACKING_PAGE_MASK) |
1411 AVIC_PHYSICAL_ID_ENTRY_VALID_MASK);
44a95dae
SS
1412 WRITE_ONCE(*entry, new_entry);
1413
1414 svm->avic_physical_id_cache = entry;
1415
1416 return 0;
1417}
1418
1419static void avic_vm_destroy(struct kvm *kvm)
1420{
5881f737 1421 unsigned long flags;
44a95dae
SS
1422 struct kvm_arch *vm_data = &kvm->arch;
1423
3863dff0
DV
1424 if (!avic)
1425 return;
1426
44a95dae
SS
1427 if (vm_data->avic_logical_id_table_page)
1428 __free_page(vm_data->avic_logical_id_table_page);
1429 if (vm_data->avic_physical_id_table_page)
1430 __free_page(vm_data->avic_physical_id_table_page);
5881f737
SS
1431
1432 spin_lock_irqsave(&svm_vm_data_hash_lock, flags);
1433 hash_del(&vm_data->hnode);
1434 spin_unlock_irqrestore(&svm_vm_data_hash_lock, flags);
44a95dae
SS
1435}
1436
1437static int avic_vm_init(struct kvm *kvm)
1438{
5881f737 1439 unsigned long flags;
3f0d4db7 1440 int err = -ENOMEM;
44a95dae
SS
1441 struct kvm_arch *vm_data = &kvm->arch;
1442 struct page *p_page;
1443 struct page *l_page;
3f0d4db7
DV
1444 struct kvm_arch *ka;
1445 u32 vm_id;
44a95dae
SS
1446
1447 if (!avic)
1448 return 0;
1449
1450 /* Allocating physical APIC ID table (4KB) */
1451 p_page = alloc_page(GFP_KERNEL);
1452 if (!p_page)
1453 goto free_avic;
1454
1455 vm_data->avic_physical_id_table_page = p_page;
1456 clear_page(page_address(p_page));
1457
1458 /* Allocating logical APIC ID table (4KB) */
1459 l_page = alloc_page(GFP_KERNEL);
1460 if (!l_page)
1461 goto free_avic;
1462
1463 vm_data->avic_logical_id_table_page = l_page;
1464 clear_page(page_address(l_page));
1465
5881f737 1466 spin_lock_irqsave(&svm_vm_data_hash_lock, flags);
3f0d4db7
DV
1467 again:
1468 vm_id = next_vm_id = (next_vm_id + 1) & AVIC_VM_ID_MASK;
1469 if (vm_id == 0) { /* id is 1-based, zero is not okay */
1470 next_vm_id_wrapped = 1;
1471 goto again;
1472 }
1473 /* Is it still in use? Only possible if wrapped at least once */
1474 if (next_vm_id_wrapped) {
1475 hash_for_each_possible(svm_vm_data_hash, ka, hnode, vm_id) {
1476 struct kvm *k2 = container_of(ka, struct kvm, arch);
1477 struct kvm_arch *vd2 = &k2->arch;
1478 if (vd2->avic_vm_id == vm_id)
1479 goto again;
1480 }
1481 }
1482 vm_data->avic_vm_id = vm_id;
5881f737
SS
1483 hash_add(svm_vm_data_hash, &vm_data->hnode, vm_data->avic_vm_id);
1484 spin_unlock_irqrestore(&svm_vm_data_hash_lock, flags);
1485
44a95dae
SS
1486 return 0;
1487
1488free_avic:
1489 avic_vm_destroy(kvm);
1490 return err;
6aa8b732
AK
1491}
1492
411b44ba
SS
1493static inline int
1494avic_update_iommu_vcpu_affinity(struct kvm_vcpu *vcpu, int cpu, bool r)
8221c137 1495{
411b44ba
SS
1496 int ret = 0;
1497 unsigned long flags;
1498 struct amd_svm_iommu_ir *ir;
8221c137
SS
1499 struct vcpu_svm *svm = to_svm(vcpu);
1500
411b44ba
SS
1501 if (!kvm_arch_has_assigned_device(vcpu->kvm))
1502 return 0;
8221c137 1503
411b44ba
SS
1504 /*
1505 * Here, we go through the per-vcpu ir_list to update all existing
1506 * interrupt remapping table entry targeting this vcpu.
1507 */
1508 spin_lock_irqsave(&svm->ir_list_lock, flags);
8221c137 1509
411b44ba
SS
1510 if (list_empty(&svm->ir_list))
1511 goto out;
8221c137 1512
411b44ba
SS
1513 list_for_each_entry(ir, &svm->ir_list, node) {
1514 ret = amd_iommu_update_ga(cpu, r, ir->data);
1515 if (ret)
1516 break;
1517 }
1518out:
1519 spin_unlock_irqrestore(&svm->ir_list_lock, flags);
1520 return ret;
8221c137
SS
1521}
1522
1523static void avic_vcpu_load(struct kvm_vcpu *vcpu, int cpu)
1524{
1525 u64 entry;
1526 /* ID = 0xff (broadcast), ID > 0xff (reserved) */
7d669f50 1527 int h_physical_id = kvm_cpu_get_apicid(cpu);
8221c137
SS
1528 struct vcpu_svm *svm = to_svm(vcpu);
1529
1530 if (!kvm_vcpu_apicv_active(vcpu))
1531 return;
1532
1533 if (WARN_ON(h_physical_id >= AVIC_MAX_PHYSICAL_ID_COUNT))
1534 return;
1535
1536 entry = READ_ONCE(*(svm->avic_physical_id_cache));
1537 WARN_ON(entry & AVIC_PHYSICAL_ID_ENTRY_IS_RUNNING_MASK);
1538
1539 entry &= ~AVIC_PHYSICAL_ID_ENTRY_HOST_PHYSICAL_ID_MASK;
1540 entry |= (h_physical_id & AVIC_PHYSICAL_ID_ENTRY_HOST_PHYSICAL_ID_MASK);
1541
1542 entry &= ~AVIC_PHYSICAL_ID_ENTRY_IS_RUNNING_MASK;
1543 if (svm->avic_is_running)
1544 entry |= AVIC_PHYSICAL_ID_ENTRY_IS_RUNNING_MASK;
1545
1546 WRITE_ONCE(*(svm->avic_physical_id_cache), entry);
411b44ba
SS
1547 avic_update_iommu_vcpu_affinity(vcpu, h_physical_id,
1548 svm->avic_is_running);
8221c137
SS
1549}
1550
1551static void avic_vcpu_put(struct kvm_vcpu *vcpu)
1552{
1553 u64 entry;
1554 struct vcpu_svm *svm = to_svm(vcpu);
1555
1556 if (!kvm_vcpu_apicv_active(vcpu))
1557 return;
1558
1559 entry = READ_ONCE(*(svm->avic_physical_id_cache));
411b44ba
SS
1560 if (entry & AVIC_PHYSICAL_ID_ENTRY_IS_RUNNING_MASK)
1561 avic_update_iommu_vcpu_affinity(vcpu, -1, 0);
1562
8221c137
SS
1563 entry &= ~AVIC_PHYSICAL_ID_ENTRY_IS_RUNNING_MASK;
1564 WRITE_ONCE(*(svm->avic_physical_id_cache), entry);
6aa8b732
AK
1565}
1566
411b44ba
SS
1567/**
1568 * This function is called during VCPU halt/unhalt.
1569 */
1570static void avic_set_running(struct kvm_vcpu *vcpu, bool is_run)
1571{
1572 struct vcpu_svm *svm = to_svm(vcpu);
1573
1574 svm->avic_is_running = is_run;
1575 if (is_run)
1576 avic_vcpu_load(vcpu, vcpu->cpu);
1577 else
1578 avic_vcpu_put(vcpu);
1579}
1580
d28bc9dd 1581static void svm_vcpu_reset(struct kvm_vcpu *vcpu, bool init_event)
04d2cc77
AK
1582{
1583 struct vcpu_svm *svm = to_svm(vcpu);
66f7b72e
JS
1584 u32 dummy;
1585 u32 eax = 1;
04d2cc77 1586
d28bc9dd
NA
1587 if (!init_event) {
1588 svm->vcpu.arch.apic_base = APIC_DEFAULT_PHYS_BASE |
1589 MSR_IA32_APICBASE_ENABLE;
1590 if (kvm_vcpu_is_reset_bsp(&svm->vcpu))
1591 svm->vcpu.arch.apic_base |= MSR_IA32_APICBASE_BSP;
1592 }
5690891b 1593 init_vmcb(svm);
70433389 1594
e911eb3b 1595 kvm_cpuid(vcpu, &eax, &dummy, &dummy, &dummy, true);
66f7b72e 1596 kvm_register_write(vcpu, VCPU_REGS_RDX, eax);
44a95dae
SS
1597
1598 if (kvm_vcpu_apicv_active(vcpu) && !init_event)
1599 avic_update_vapic_bar(svm, APIC_DEFAULT_PHYS_BASE);
04d2cc77
AK
1600}
1601
dfa20099
SS
1602static int avic_init_vcpu(struct vcpu_svm *svm)
1603{
1604 int ret;
1605
67034bb9 1606 if (!kvm_vcpu_apicv_active(&svm->vcpu))
dfa20099
SS
1607 return 0;
1608
1609 ret = avic_init_backing_page(&svm->vcpu);
1610 if (ret)
1611 return ret;
1612
1613 INIT_LIST_HEAD(&svm->ir_list);
1614 spin_lock_init(&svm->ir_list_lock);
1615
1616 return ret;
1617}
1618
fb3f0f51 1619static struct kvm_vcpu *svm_create_vcpu(struct kvm *kvm, unsigned int id)
6aa8b732 1620{
a2fa3e9f 1621 struct vcpu_svm *svm;
6aa8b732 1622 struct page *page;
f65c229c 1623 struct page *msrpm_pages;
b286d5d8 1624 struct page *hsave_page;
3d6368ef 1625 struct page *nested_msrpm_pages;
fb3f0f51 1626 int err;
6aa8b732 1627
c16f862d 1628 svm = kmem_cache_zalloc(kvm_vcpu_cache, GFP_KERNEL);
fb3f0f51
RR
1629 if (!svm) {
1630 err = -ENOMEM;
1631 goto out;
1632 }
1633
1634 err = kvm_vcpu_init(&svm->vcpu, kvm, id);
1635 if (err)
1636 goto free_svm;
1637
b7af4043 1638 err = -ENOMEM;
6aa8b732 1639 page = alloc_page(GFP_KERNEL);
b7af4043 1640 if (!page)
fb3f0f51 1641 goto uninit;
6aa8b732 1642
f65c229c
JR
1643 msrpm_pages = alloc_pages(GFP_KERNEL, MSRPM_ALLOC_ORDER);
1644 if (!msrpm_pages)
b7af4043 1645 goto free_page1;
3d6368ef
AG
1646
1647 nested_msrpm_pages = alloc_pages(GFP_KERNEL, MSRPM_ALLOC_ORDER);
1648 if (!nested_msrpm_pages)
b7af4043 1649 goto free_page2;
f65c229c 1650
b286d5d8
AG
1651 hsave_page = alloc_page(GFP_KERNEL);
1652 if (!hsave_page)
b7af4043
TY
1653 goto free_page3;
1654
dfa20099
SS
1655 err = avic_init_vcpu(svm);
1656 if (err)
1657 goto free_page4;
44a95dae 1658
8221c137
SS
1659 /* We initialize this flag to true to make sure that the is_running
1660 * bit would be set the first time the vcpu is loaded.
1661 */
1662 svm->avic_is_running = true;
1663
e6aa9abd 1664 svm->nested.hsave = page_address(hsave_page);
b286d5d8 1665
b7af4043
TY
1666 svm->msrpm = page_address(msrpm_pages);
1667 svm_vcpu_init_msrpm(svm->msrpm);
1668
e6aa9abd 1669 svm->nested.msrpm = page_address(nested_msrpm_pages);
323c3d80 1670 svm_vcpu_init_msrpm(svm->nested.msrpm);
3d6368ef 1671
a2fa3e9f
GH
1672 svm->vmcb = page_address(page);
1673 clear_page(svm->vmcb);
d0ec49d4 1674 svm->vmcb_pa = __sme_set(page_to_pfn(page) << PAGE_SHIFT);
a2fa3e9f 1675 svm->asid_generation = 0;
5690891b 1676 init_vmcb(svm);
6aa8b732 1677
2b036c6b
BO
1678 svm_init_osvw(&svm->vcpu);
1679
fb3f0f51 1680 return &svm->vcpu;
36241b8c 1681
44a95dae
SS
1682free_page4:
1683 __free_page(hsave_page);
b7af4043
TY
1684free_page3:
1685 __free_pages(nested_msrpm_pages, MSRPM_ALLOC_ORDER);
1686free_page2:
1687 __free_pages(msrpm_pages, MSRPM_ALLOC_ORDER);
1688free_page1:
1689 __free_page(page);
fb3f0f51
RR
1690uninit:
1691 kvm_vcpu_uninit(&svm->vcpu);
1692free_svm:
a4770347 1693 kmem_cache_free(kvm_vcpu_cache, svm);
fb3f0f51
RR
1694out:
1695 return ERR_PTR(err);
6aa8b732
AK
1696}
1697
1698static void svm_free_vcpu(struct kvm_vcpu *vcpu)
1699{
a2fa3e9f
GH
1700 struct vcpu_svm *svm = to_svm(vcpu);
1701
d0ec49d4 1702 __free_page(pfn_to_page(__sme_clr(svm->vmcb_pa) >> PAGE_SHIFT));
f65c229c 1703 __free_pages(virt_to_page(svm->msrpm), MSRPM_ALLOC_ORDER);
e6aa9abd
JR
1704 __free_page(virt_to_page(svm->nested.hsave));
1705 __free_pages(virt_to_page(svm->nested.msrpm), MSRPM_ALLOC_ORDER);
fb3f0f51 1706 kvm_vcpu_uninit(vcpu);
a4770347 1707 kmem_cache_free(kvm_vcpu_cache, svm);
6aa8b732
AK
1708}
1709
15ad7146 1710static void svm_vcpu_load(struct kvm_vcpu *vcpu, int cpu)
6aa8b732 1711{
a2fa3e9f 1712 struct vcpu_svm *svm = to_svm(vcpu);
15ad7146 1713 int i;
0cc5064d 1714
0cc5064d 1715 if (unlikely(cpu != vcpu->cpu)) {
4b656b12 1716 svm->asid_generation = 0;
8d28fec4 1717 mark_all_dirty(svm->vmcb);
0cc5064d 1718 }
94dfbdb3 1719
82ca2d10
AK
1720#ifdef CONFIG_X86_64
1721 rdmsrl(MSR_GS_BASE, to_svm(vcpu)->host.gs_base);
1722#endif
dacccfdd
AK
1723 savesegment(fs, svm->host.fs);
1724 savesegment(gs, svm->host.gs);
1725 svm->host.ldt = kvm_read_ldt();
1726
94dfbdb3 1727 for (i = 0; i < NR_HOST_SAVE_USER_MSRS; i++)
a2fa3e9f 1728 rdmsrl(host_save_user_msrs[i], svm->host_user_msrs[i]);
fbc0db76 1729
ad721883
HZ
1730 if (static_cpu_has(X86_FEATURE_TSCRATEMSR)) {
1731 u64 tsc_ratio = vcpu->arch.tsc_scaling_ratio;
1732 if (tsc_ratio != __this_cpu_read(current_tsc_ratio)) {
1733 __this_cpu_write(current_tsc_ratio, tsc_ratio);
1734 wrmsrl(MSR_AMD64_TSC_RATIO, tsc_ratio);
1735 }
fbc0db76 1736 }
46896c73
PB
1737 /* This assumes that the kernel never uses MSR_TSC_AUX */
1738 if (static_cpu_has(X86_FEATURE_RDTSCP))
1739 wrmsrl(MSR_TSC_AUX, svm->tsc_aux);
8221c137
SS
1740
1741 avic_vcpu_load(vcpu, cpu);
6aa8b732
AK
1742}
1743
1744static void svm_vcpu_put(struct kvm_vcpu *vcpu)
1745{
a2fa3e9f 1746 struct vcpu_svm *svm = to_svm(vcpu);
94dfbdb3
AL
1747 int i;
1748
8221c137
SS
1749 avic_vcpu_put(vcpu);
1750
e1beb1d3 1751 ++vcpu->stat.host_state_reload;
dacccfdd
AK
1752 kvm_load_ldt(svm->host.ldt);
1753#ifdef CONFIG_X86_64
1754 loadsegment(fs, svm->host.fs);
296f781a 1755 wrmsrl(MSR_KERNEL_GS_BASE, current->thread.gsbase);
893a5ab6 1756 load_gs_index(svm->host.gs);
dacccfdd 1757#else
831ca609 1758#ifdef CONFIG_X86_32_LAZY_GS
dacccfdd 1759 loadsegment(gs, svm->host.gs);
831ca609 1760#endif
dacccfdd 1761#endif
94dfbdb3 1762 for (i = 0; i < NR_HOST_SAVE_USER_MSRS; i++)
a2fa3e9f 1763 wrmsrl(host_save_user_msrs[i], svm->host_user_msrs[i]);
6aa8b732
AK
1764}
1765
8221c137
SS
1766static void svm_vcpu_blocking(struct kvm_vcpu *vcpu)
1767{
1768 avic_set_running(vcpu, false);
1769}
1770
1771static void svm_vcpu_unblocking(struct kvm_vcpu *vcpu)
1772{
1773 avic_set_running(vcpu, true);
1774}
1775
6aa8b732
AK
1776static unsigned long svm_get_rflags(struct kvm_vcpu *vcpu)
1777{
9b611747
LP
1778 struct vcpu_svm *svm = to_svm(vcpu);
1779 unsigned long rflags = svm->vmcb->save.rflags;
1780
1781 if (svm->nmi_singlestep) {
1782 /* Hide our flags if they were not set by the guest */
1783 if (!(svm->nmi_singlestep_guest_rflags & X86_EFLAGS_TF))
1784 rflags &= ~X86_EFLAGS_TF;
1785 if (!(svm->nmi_singlestep_guest_rflags & X86_EFLAGS_RF))
1786 rflags &= ~X86_EFLAGS_RF;
1787 }
1788 return rflags;
6aa8b732
AK
1789}
1790
1791static void svm_set_rflags(struct kvm_vcpu *vcpu, unsigned long rflags)
1792{
9b611747
LP
1793 if (to_svm(vcpu)->nmi_singlestep)
1794 rflags |= (X86_EFLAGS_TF | X86_EFLAGS_RF);
1795
ae9fedc7 1796 /*
bb3541f1 1797 * Any change of EFLAGS.VM is accompanied by a reload of SS
ae9fedc7
PB
1798 * (caused by either a task switch or an inter-privilege IRET),
1799 * so we do not need to update the CPL here.
1800 */
a2fa3e9f 1801 to_svm(vcpu)->vmcb->save.rflags = rflags;
6aa8b732
AK
1802}
1803
6de4f3ad
AK
1804static void svm_cache_reg(struct kvm_vcpu *vcpu, enum kvm_reg reg)
1805{
1806 switch (reg) {
1807 case VCPU_EXREG_PDPTR:
1808 BUG_ON(!npt_enabled);
9f8fe504 1809 load_pdptrs(vcpu, vcpu->arch.walk_mmu, kvm_read_cr3(vcpu));
6de4f3ad
AK
1810 break;
1811 default:
1812 BUG();
1813 }
1814}
1815
f0b85051
AG
1816static void svm_set_vintr(struct vcpu_svm *svm)
1817{
8a05a1b8 1818 set_intercept(svm, INTERCEPT_VINTR);
f0b85051
AG
1819}
1820
1821static void svm_clear_vintr(struct vcpu_svm *svm)
1822{
8a05a1b8 1823 clr_intercept(svm, INTERCEPT_VINTR);
f0b85051
AG
1824}
1825
6aa8b732
AK
1826static struct vmcb_seg *svm_seg(struct kvm_vcpu *vcpu, int seg)
1827{
a2fa3e9f 1828 struct vmcb_save_area *save = &to_svm(vcpu)->vmcb->save;
6aa8b732
AK
1829
1830 switch (seg) {
1831 case VCPU_SREG_CS: return &save->cs;
1832 case VCPU_SREG_DS: return &save->ds;
1833 case VCPU_SREG_ES: return &save->es;
1834 case VCPU_SREG_FS: return &save->fs;
1835 case VCPU_SREG_GS: return &save->gs;
1836 case VCPU_SREG_SS: return &save->ss;
1837 case VCPU_SREG_TR: return &save->tr;
1838 case VCPU_SREG_LDTR: return &save->ldtr;
1839 }
1840 BUG();
8b6d44c7 1841 return NULL;
6aa8b732
AK
1842}
1843
1844static u64 svm_get_segment_base(struct kvm_vcpu *vcpu, int seg)
1845{
1846 struct vmcb_seg *s = svm_seg(vcpu, seg);
1847
1848 return s->base;
1849}
1850
1851static void svm_get_segment(struct kvm_vcpu *vcpu,
1852 struct kvm_segment *var, int seg)
1853{
1854 struct vmcb_seg *s = svm_seg(vcpu, seg);
1855
1856 var->base = s->base;
1857 var->limit = s->limit;
1858 var->selector = s->selector;
1859 var->type = s->attrib & SVM_SELECTOR_TYPE_MASK;
1860 var->s = (s->attrib >> SVM_SELECTOR_S_SHIFT) & 1;
1861 var->dpl = (s->attrib >> SVM_SELECTOR_DPL_SHIFT) & 3;
1862 var->present = (s->attrib >> SVM_SELECTOR_P_SHIFT) & 1;
1863 var->avl = (s->attrib >> SVM_SELECTOR_AVL_SHIFT) & 1;
1864 var->l = (s->attrib >> SVM_SELECTOR_L_SHIFT) & 1;
1865 var->db = (s->attrib >> SVM_SELECTOR_DB_SHIFT) & 1;
80112c89
JM
1866
1867 /*
1868 * AMD CPUs circa 2014 track the G bit for all segments except CS.
1869 * However, the SVM spec states that the G bit is not observed by the
1870 * CPU, and some VMware virtual CPUs drop the G bit for all segments.
1871 * So let's synthesize a legal G bit for all segments, this helps
1872 * running KVM nested. It also helps cross-vendor migration, because
1873 * Intel's vmentry has a check on the 'G' bit.
1874 */
1875 var->g = s->limit > 0xfffff;
25022acc 1876
e0231715
JR
1877 /*
1878 * AMD's VMCB does not have an explicit unusable field, so emulate it
19bca6ab
AP
1879 * for cross vendor migration purposes by "not present"
1880 */
8eae9570 1881 var->unusable = !var->present;
19bca6ab 1882
1fbdc7a5 1883 switch (seg) {
1fbdc7a5
AP
1884 case VCPU_SREG_TR:
1885 /*
1886 * Work around a bug where the busy flag in the tr selector
1887 * isn't exposed
1888 */
c0d09828 1889 var->type |= 0x2;
1fbdc7a5
AP
1890 break;
1891 case VCPU_SREG_DS:
1892 case VCPU_SREG_ES:
1893 case VCPU_SREG_FS:
1894 case VCPU_SREG_GS:
1895 /*
1896 * The accessed bit must always be set in the segment
1897 * descriptor cache, although it can be cleared in the
1898 * descriptor, the cached bit always remains at 1. Since
1899 * Intel has a check on this, set it here to support
1900 * cross-vendor migration.
1901 */
1902 if (!var->unusable)
1903 var->type |= 0x1;
1904 break;
b586eb02 1905 case VCPU_SREG_SS:
e0231715
JR
1906 /*
1907 * On AMD CPUs sometimes the DB bit in the segment
b586eb02
AP
1908 * descriptor is left as 1, although the whole segment has
1909 * been made unusable. Clear it here to pass an Intel VMX
1910 * entry check when cross vendor migrating.
1911 */
1912 if (var->unusable)
1913 var->db = 0;
d9c1b543 1914 /* This is symmetric with svm_set_segment() */
33b458d2 1915 var->dpl = to_svm(vcpu)->vmcb->save.cpl;
b586eb02 1916 break;
1fbdc7a5 1917 }
6aa8b732
AK
1918}
1919
2e4d2653
IE
1920static int svm_get_cpl(struct kvm_vcpu *vcpu)
1921{
1922 struct vmcb_save_area *save = &to_svm(vcpu)->vmcb->save;
1923
1924 return save->cpl;
1925}
1926
89a27f4d 1927static void svm_get_idt(struct kvm_vcpu *vcpu, struct desc_ptr *dt)
6aa8b732 1928{
a2fa3e9f
GH
1929 struct vcpu_svm *svm = to_svm(vcpu);
1930
89a27f4d
GN
1931 dt->size = svm->vmcb->save.idtr.limit;
1932 dt->address = svm->vmcb->save.idtr.base;
6aa8b732
AK
1933}
1934
89a27f4d 1935static void svm_set_idt(struct kvm_vcpu *vcpu, struct desc_ptr *dt)
6aa8b732 1936{
a2fa3e9f
GH
1937 struct vcpu_svm *svm = to_svm(vcpu);
1938
89a27f4d
GN
1939 svm->vmcb->save.idtr.limit = dt->size;
1940 svm->vmcb->save.idtr.base = dt->address ;
17a703cb 1941 mark_dirty(svm->vmcb, VMCB_DT);
6aa8b732
AK
1942}
1943
89a27f4d 1944static void svm_get_gdt(struct kvm_vcpu *vcpu, struct desc_ptr *dt)
6aa8b732 1945{
a2fa3e9f
GH
1946 struct vcpu_svm *svm = to_svm(vcpu);
1947
89a27f4d
GN
1948 dt->size = svm->vmcb->save.gdtr.limit;
1949 dt->address = svm->vmcb->save.gdtr.base;
6aa8b732
AK
1950}
1951
89a27f4d 1952static void svm_set_gdt(struct kvm_vcpu *vcpu, struct desc_ptr *dt)
6aa8b732 1953{
a2fa3e9f
GH
1954 struct vcpu_svm *svm = to_svm(vcpu);
1955
89a27f4d
GN
1956 svm->vmcb->save.gdtr.limit = dt->size;
1957 svm->vmcb->save.gdtr.base = dt->address ;
17a703cb 1958 mark_dirty(svm->vmcb, VMCB_DT);
6aa8b732
AK
1959}
1960
e8467fda
AK
1961static void svm_decache_cr0_guest_bits(struct kvm_vcpu *vcpu)
1962{
1963}
1964
aff48baa
AK
1965static void svm_decache_cr3(struct kvm_vcpu *vcpu)
1966{
1967}
1968
25c4c276 1969static void svm_decache_cr4_guest_bits(struct kvm_vcpu *vcpu)
399badf3
AK
1970{
1971}
1972
d225157b
AK
1973static void update_cr0_intercept(struct vcpu_svm *svm)
1974{
1975 ulong gcr0 = svm->vcpu.arch.cr0;
1976 u64 *hcr0 = &svm->vmcb->save.cr0;
1977
bd7e5b08
PB
1978 *hcr0 = (*hcr0 & ~SVM_CR0_SELECTIVE_MASK)
1979 | (gcr0 & SVM_CR0_SELECTIVE_MASK);
d225157b 1980
dcca1a65 1981 mark_dirty(svm->vmcb, VMCB_CR);
d225157b 1982
bd7e5b08 1983 if (gcr0 == *hcr0) {
4ee546b4
RJ
1984 clr_cr_intercept(svm, INTERCEPT_CR0_READ);
1985 clr_cr_intercept(svm, INTERCEPT_CR0_WRITE);
d225157b 1986 } else {
4ee546b4
RJ
1987 set_cr_intercept(svm, INTERCEPT_CR0_READ);
1988 set_cr_intercept(svm, INTERCEPT_CR0_WRITE);
d225157b
AK
1989 }
1990}
1991
6aa8b732
AK
1992static void svm_set_cr0(struct kvm_vcpu *vcpu, unsigned long cr0)
1993{
a2fa3e9f
GH
1994 struct vcpu_svm *svm = to_svm(vcpu);
1995
05b3e0c2 1996#ifdef CONFIG_X86_64
f6801dff 1997 if (vcpu->arch.efer & EFER_LME) {
707d92fa 1998 if (!is_paging(vcpu) && (cr0 & X86_CR0_PG)) {
f6801dff 1999 vcpu->arch.efer |= EFER_LMA;
2b5203ee 2000 svm->vmcb->save.efer |= EFER_LMA | EFER_LME;
6aa8b732
AK
2001 }
2002
d77c26fc 2003 if (is_paging(vcpu) && !(cr0 & X86_CR0_PG)) {
f6801dff 2004 vcpu->arch.efer &= ~EFER_LMA;
2b5203ee 2005 svm->vmcb->save.efer &= ~(EFER_LMA | EFER_LME);
6aa8b732
AK
2006 }
2007 }
2008#endif
ad312c7c 2009 vcpu->arch.cr0 = cr0;
888f9f3e
AK
2010
2011 if (!npt_enabled)
2012 cr0 |= X86_CR0_PG | X86_CR0_WP;
02daab21 2013
bcf166a9
PB
2014 /*
2015 * re-enable caching here because the QEMU bios
2016 * does not do it - this results in some delay at
2017 * reboot
2018 */
2019 if (kvm_check_has_quirk(vcpu->kvm, KVM_X86_QUIRK_CD_NW_CLEARED))
2020 cr0 &= ~(X86_CR0_CD | X86_CR0_NW);
a2fa3e9f 2021 svm->vmcb->save.cr0 = cr0;
dcca1a65 2022 mark_dirty(svm->vmcb, VMCB_CR);
d225157b 2023 update_cr0_intercept(svm);
6aa8b732
AK
2024}
2025
5e1746d6 2026static int svm_set_cr4(struct kvm_vcpu *vcpu, unsigned long cr4)
6aa8b732 2027{
1e02ce4c 2028 unsigned long host_cr4_mce = cr4_read_shadow() & X86_CR4_MCE;
e5eab0ce
JR
2029 unsigned long old_cr4 = to_svm(vcpu)->vmcb->save.cr4;
2030
5e1746d6
NHE
2031 if (cr4 & X86_CR4_VMXE)
2032 return 1;
2033
e5eab0ce 2034 if (npt_enabled && ((old_cr4 ^ cr4) & X86_CR4_PGE))
f40f6a45 2035 svm_flush_tlb(vcpu);
6394b649 2036
ec077263
JR
2037 vcpu->arch.cr4 = cr4;
2038 if (!npt_enabled)
2039 cr4 |= X86_CR4_PAE;
6394b649 2040 cr4 |= host_cr4_mce;
ec077263 2041 to_svm(vcpu)->vmcb->save.cr4 = cr4;
dcca1a65 2042 mark_dirty(to_svm(vcpu)->vmcb, VMCB_CR);
5e1746d6 2043 return 0;
6aa8b732
AK
2044}
2045
2046static void svm_set_segment(struct kvm_vcpu *vcpu,
2047 struct kvm_segment *var, int seg)
2048{
a2fa3e9f 2049 struct vcpu_svm *svm = to_svm(vcpu);
6aa8b732
AK
2050 struct vmcb_seg *s = svm_seg(vcpu, seg);
2051
2052 s->base = var->base;
2053 s->limit = var->limit;
2054 s->selector = var->selector;
d9c1b543
RP
2055 s->attrib = (var->type & SVM_SELECTOR_TYPE_MASK);
2056 s->attrib |= (var->s & 1) << SVM_SELECTOR_S_SHIFT;
2057 s->attrib |= (var->dpl & 3) << SVM_SELECTOR_DPL_SHIFT;
2058 s->attrib |= ((var->present & 1) && !var->unusable) << SVM_SELECTOR_P_SHIFT;
2059 s->attrib |= (var->avl & 1) << SVM_SELECTOR_AVL_SHIFT;
2060 s->attrib |= (var->l & 1) << SVM_SELECTOR_L_SHIFT;
2061 s->attrib |= (var->db & 1) << SVM_SELECTOR_DB_SHIFT;
2062 s->attrib |= (var->g & 1) << SVM_SELECTOR_G_SHIFT;
ae9fedc7
PB
2063
2064 /*
2065 * This is always accurate, except if SYSRET returned to a segment
2066 * with SS.DPL != 3. Intel does not have this quirk, and always
2067 * forces SS.DPL to 3 on sysret, so we ignore that case; fixing it
2068 * would entail passing the CPL to userspace and back.
2069 */
2070 if (seg == VCPU_SREG_SS)
d9c1b543
RP
2071 /* This is symmetric with svm_get_segment() */
2072 svm->vmcb->save.cpl = (var->dpl & 3);
6aa8b732 2073
060d0c9a 2074 mark_dirty(svm->vmcb, VMCB_SEG);
6aa8b732
AK
2075}
2076
cbdb967a 2077static void update_bp_intercept(struct kvm_vcpu *vcpu)
6aa8b732 2078{
d0bfb940
JK
2079 struct vcpu_svm *svm = to_svm(vcpu);
2080
18c918c5 2081 clr_exception_intercept(svm, BP_VECTOR);
44c11430 2082
d0bfb940 2083 if (vcpu->guest_debug & KVM_GUESTDBG_ENABLE) {
d0bfb940 2084 if (vcpu->guest_debug & KVM_GUESTDBG_USE_SW_BP)
18c918c5 2085 set_exception_intercept(svm, BP_VECTOR);
d0bfb940
JK
2086 } else
2087 vcpu->guest_debug = 0;
44c11430
GN
2088}
2089
0fe1e009 2090static void new_asid(struct vcpu_svm *svm, struct svm_cpu_data *sd)
6aa8b732 2091{
0fe1e009
TH
2092 if (sd->next_asid > sd->max_asid) {
2093 ++sd->asid_generation;
2094 sd->next_asid = 1;
a2fa3e9f 2095 svm->vmcb->control.tlb_ctl = TLB_CONTROL_FLUSH_ALL_ASID;
6aa8b732
AK
2096 }
2097
0fe1e009
TH
2098 svm->asid_generation = sd->asid_generation;
2099 svm->vmcb->control.asid = sd->next_asid++;
d48086d1
JR
2100
2101 mark_dirty(svm->vmcb, VMCB_ASID);
6aa8b732
AK
2102}
2103
73aaf249
JK
2104static u64 svm_get_dr6(struct kvm_vcpu *vcpu)
2105{
2106 return to_svm(vcpu)->vmcb->save.dr6;
2107}
2108
2109static void svm_set_dr6(struct kvm_vcpu *vcpu, unsigned long value)
2110{
2111 struct vcpu_svm *svm = to_svm(vcpu);
2112
2113 svm->vmcb->save.dr6 = value;
2114 mark_dirty(svm->vmcb, VMCB_DR);
2115}
2116
facb0139
PB
2117static void svm_sync_dirty_debug_regs(struct kvm_vcpu *vcpu)
2118{
2119 struct vcpu_svm *svm = to_svm(vcpu);
2120
2121 get_debugreg(vcpu->arch.db[0], 0);
2122 get_debugreg(vcpu->arch.db[1], 1);
2123 get_debugreg(vcpu->arch.db[2], 2);
2124 get_debugreg(vcpu->arch.db[3], 3);
2125 vcpu->arch.dr6 = svm_get_dr6(vcpu);
2126 vcpu->arch.dr7 = svm->vmcb->save.dr7;
2127
2128 vcpu->arch.switch_db_regs &= ~KVM_DEBUGREG_WONT_EXIT;
2129 set_dr_intercepts(svm);
2130}
2131
020df079 2132static void svm_set_dr7(struct kvm_vcpu *vcpu, unsigned long value)
6aa8b732 2133{
42dbaa5a 2134 struct vcpu_svm *svm = to_svm(vcpu);
42dbaa5a 2135
020df079 2136 svm->vmcb->save.dr7 = value;
72214b96 2137 mark_dirty(svm->vmcb, VMCB_DR);
6aa8b732
AK
2138}
2139
851ba692 2140static int pf_interception(struct vcpu_svm *svm)
6aa8b732 2141{
631bc487 2142 u64 fault_address = svm->vmcb->control.exit_info_2;
1261bfa3 2143 u64 error_code = svm->vmcb->control.exit_info_1;
6aa8b732 2144
1261bfa3 2145 return kvm_handle_page_fault(&svm->vcpu, error_code, fault_address,
dc25e89e 2146 svm->vmcb->control.insn_bytes,
1261bfa3 2147 svm->vmcb->control.insn_len, !npt_enabled);
6aa8b732
AK
2148}
2149
851ba692 2150static int db_interception(struct vcpu_svm *svm)
d0bfb940 2151{
851ba692
AK
2152 struct kvm_run *kvm_run = svm->vcpu.run;
2153
d0bfb940 2154 if (!(svm->vcpu.guest_debug &
44c11430 2155 (KVM_GUESTDBG_SINGLESTEP | KVM_GUESTDBG_USE_HW_BP)) &&
6be7d306 2156 !svm->nmi_singlestep) {
d0bfb940
JK
2157 kvm_queue_exception(&svm->vcpu, DB_VECTOR);
2158 return 1;
2159 }
44c11430 2160
6be7d306 2161 if (svm->nmi_singlestep) {
4aebd0e9 2162 disable_nmi_singlestep(svm);
44c11430
GN
2163 }
2164
2165 if (svm->vcpu.guest_debug &
e0231715 2166 (KVM_GUESTDBG_SINGLESTEP | KVM_GUESTDBG_USE_HW_BP)) {
44c11430
GN
2167 kvm_run->exit_reason = KVM_EXIT_DEBUG;
2168 kvm_run->debug.arch.pc =
2169 svm->vmcb->save.cs.base + svm->vmcb->save.rip;
2170 kvm_run->debug.arch.exception = DB_VECTOR;
2171 return 0;
2172 }
2173
2174 return 1;
d0bfb940
JK
2175}
2176
851ba692 2177static int bp_interception(struct vcpu_svm *svm)
d0bfb940 2178{
851ba692
AK
2179 struct kvm_run *kvm_run = svm->vcpu.run;
2180
d0bfb940
JK
2181 kvm_run->exit_reason = KVM_EXIT_DEBUG;
2182 kvm_run->debug.arch.pc = svm->vmcb->save.cs.base + svm->vmcb->save.rip;
2183 kvm_run->debug.arch.exception = BP_VECTOR;
2184 return 0;
2185}
2186
851ba692 2187static int ud_interception(struct vcpu_svm *svm)
7aa81cc0
AL
2188{
2189 int er;
2190
51d8b661 2191 er = emulate_instruction(&svm->vcpu, EMULTYPE_TRAP_UD);
7aa81cc0 2192 if (er != EMULATE_DONE)
7ee5d940 2193 kvm_queue_exception(&svm->vcpu, UD_VECTOR);
7aa81cc0
AL
2194 return 1;
2195}
2196
54a20552
EN
2197static int ac_interception(struct vcpu_svm *svm)
2198{
2199 kvm_queue_exception_e(&svm->vcpu, AC_VECTOR, 0);
2200 return 1;
2201}
2202
67ec6607
JR
2203static bool is_erratum_383(void)
2204{
2205 int err, i;
2206 u64 value;
2207
2208 if (!erratum_383_found)
2209 return false;
2210
2211 value = native_read_msr_safe(MSR_IA32_MC0_STATUS, &err);
2212 if (err)
2213 return false;
2214
2215 /* Bit 62 may or may not be set for this mce */
2216 value &= ~(1ULL << 62);
2217
2218 if (value != 0xb600000000010015ULL)
2219 return false;
2220
2221 /* Clear MCi_STATUS registers */
2222 for (i = 0; i < 6; ++i)
2223 native_write_msr_safe(MSR_IA32_MCx_STATUS(i), 0, 0);
2224
2225 value = native_read_msr_safe(MSR_IA32_MCG_STATUS, &err);
2226 if (!err) {
2227 u32 low, high;
2228
2229 value &= ~(1ULL << 2);
2230 low = lower_32_bits(value);
2231 high = upper_32_bits(value);
2232
2233 native_write_msr_safe(MSR_IA32_MCG_STATUS, low, high);
2234 }
2235
2236 /* Flush tlb to evict multi-match entries */
2237 __flush_tlb_all();
2238
2239 return true;
2240}
2241
fe5913e4 2242static void svm_handle_mce(struct vcpu_svm *svm)
53371b50 2243{
67ec6607
JR
2244 if (is_erratum_383()) {
2245 /*
2246 * Erratum 383 triggered. Guest state is corrupt so kill the
2247 * guest.
2248 */
2249 pr_err("KVM: Guest triggered AMD Erratum 383\n");
2250
a8eeb04a 2251 kvm_make_request(KVM_REQ_TRIPLE_FAULT, &svm->vcpu);
67ec6607
JR
2252
2253 return;
2254 }
2255
53371b50
JR
2256 /*
2257 * On an #MC intercept the MCE handler is not called automatically in
2258 * the host. So do it by hand here.
2259 */
2260 asm volatile (
2261 "int $0x12\n");
2262 /* not sure if we ever come back to this point */
2263
fe5913e4
JR
2264 return;
2265}
2266
2267static int mc_interception(struct vcpu_svm *svm)
2268{
53371b50
JR
2269 return 1;
2270}
2271
851ba692 2272static int shutdown_interception(struct vcpu_svm *svm)
46fe4ddd 2273{
851ba692
AK
2274 struct kvm_run *kvm_run = svm->vcpu.run;
2275
46fe4ddd
JR
2276 /*
2277 * VMCB is undefined after a SHUTDOWN intercept
2278 * so reinitialize it.
2279 */
a2fa3e9f 2280 clear_page(svm->vmcb);
5690891b 2281 init_vmcb(svm);
46fe4ddd
JR
2282
2283 kvm_run->exit_reason = KVM_EXIT_SHUTDOWN;
2284 return 0;
2285}
2286
851ba692 2287static int io_interception(struct vcpu_svm *svm)
6aa8b732 2288{
cf8f70bf 2289 struct kvm_vcpu *vcpu = &svm->vcpu;
d77c26fc 2290 u32 io_info = svm->vmcb->control.exit_info_1; /* address size bug? */
b742c1e6 2291 int size, in, string, ret;
039576c0 2292 unsigned port;
6aa8b732 2293
e756fc62 2294 ++svm->vcpu.stat.io_exits;
e70669ab 2295 string = (io_info & SVM_IOIO_STR_MASK) != 0;
039576c0 2296 in = (io_info & SVM_IOIO_TYPE_MASK) != 0;
8370c3d0 2297 if (string)
51d8b661 2298 return emulate_instruction(vcpu, 0) == EMULATE_DONE;
cf8f70bf 2299
039576c0
AK
2300 port = io_info >> 16;
2301 size = (io_info & SVM_IOIO_SIZE_MASK) >> SVM_IOIO_SIZE_SHIFT;
cf8f70bf 2302 svm->next_rip = svm->vmcb->control.exit_info_2;
b742c1e6 2303 ret = kvm_skip_emulated_instruction(&svm->vcpu);
cf8f70bf 2304
b742c1e6
LP
2305 /*
2306 * TODO: we might be squashing a KVM_GUESTDBG_SINGLESTEP-triggered
2307 * KVM_EXIT_DEBUG here.
2308 */
2309 if (in)
2310 return kvm_fast_pio_in(vcpu, size, port) && ret;
2311 else
2312 return kvm_fast_pio_out(vcpu, size, port) && ret;
6aa8b732
AK
2313}
2314
851ba692 2315static int nmi_interception(struct vcpu_svm *svm)
c47f098d
JR
2316{
2317 return 1;
2318}
2319
851ba692 2320static int intr_interception(struct vcpu_svm *svm)
a0698055
JR
2321{
2322 ++svm->vcpu.stat.irq_exits;
2323 return 1;
2324}
2325
851ba692 2326static int nop_on_interception(struct vcpu_svm *svm)
6aa8b732
AK
2327{
2328 return 1;
2329}
2330
851ba692 2331static int halt_interception(struct vcpu_svm *svm)
6aa8b732 2332{
5fdbf976 2333 svm->next_rip = kvm_rip_read(&svm->vcpu) + 1;
e756fc62 2334 return kvm_emulate_halt(&svm->vcpu);
6aa8b732
AK
2335}
2336
851ba692 2337static int vmmcall_interception(struct vcpu_svm *svm)
02e235bc 2338{
5fdbf976 2339 svm->next_rip = kvm_rip_read(&svm->vcpu) + 3;
0d9c055e 2340 return kvm_emulate_hypercall(&svm->vcpu);
02e235bc
AK
2341}
2342
5bd2edc3
JR
2343static unsigned long nested_svm_get_tdp_cr3(struct kvm_vcpu *vcpu)
2344{
2345 struct vcpu_svm *svm = to_svm(vcpu);
2346
2347 return svm->nested.nested_cr3;
2348}
2349
e4e517b4
AK
2350static u64 nested_svm_get_tdp_pdptr(struct kvm_vcpu *vcpu, int index)
2351{
2352 struct vcpu_svm *svm = to_svm(vcpu);
2353 u64 cr3 = svm->nested.nested_cr3;
2354 u64 pdpte;
2355 int ret;
2356
d0ec49d4 2357 ret = kvm_vcpu_read_guest_page(vcpu, gpa_to_gfn(__sme_clr(cr3)), &pdpte,
54bf36aa 2358 offset_in_page(cr3) + index * 8, 8);
e4e517b4
AK
2359 if (ret)
2360 return 0;
2361 return pdpte;
2362}
2363
5bd2edc3
JR
2364static void nested_svm_set_tdp_cr3(struct kvm_vcpu *vcpu,
2365 unsigned long root)
2366{
2367 struct vcpu_svm *svm = to_svm(vcpu);
2368
d0ec49d4 2369 svm->vmcb->control.nested_cr3 = __sme_set(root);
b2747166 2370 mark_dirty(svm->vmcb, VMCB_NPT);
f40f6a45 2371 svm_flush_tlb(vcpu);
5bd2edc3
JR
2372}
2373
6389ee94
AK
2374static void nested_svm_inject_npf_exit(struct kvm_vcpu *vcpu,
2375 struct x86_exception *fault)
5bd2edc3
JR
2376{
2377 struct vcpu_svm *svm = to_svm(vcpu);
2378
5e352519
PB
2379 if (svm->vmcb->control.exit_code != SVM_EXIT_NPF) {
2380 /*
2381 * TODO: track the cause of the nested page fault, and
2382 * correctly fill in the high bits of exit_info_1.
2383 */
2384 svm->vmcb->control.exit_code = SVM_EXIT_NPF;
2385 svm->vmcb->control.exit_code_hi = 0;
2386 svm->vmcb->control.exit_info_1 = (1ULL << 32);
2387 svm->vmcb->control.exit_info_2 = fault->address;
2388 }
2389
2390 svm->vmcb->control.exit_info_1 &= ~0xffffffffULL;
2391 svm->vmcb->control.exit_info_1 |= fault->error_code;
2392
2393 /*
2394 * The present bit is always zero for page structure faults on real
2395 * hardware.
2396 */
2397 if (svm->vmcb->control.exit_info_1 & (2ULL << 32))
2398 svm->vmcb->control.exit_info_1 &= ~1;
5bd2edc3
JR
2399
2400 nested_svm_vmexit(svm);
2401}
2402
8a3c1a33 2403static void nested_svm_init_mmu_context(struct kvm_vcpu *vcpu)
4b16184c 2404{
ad896af0
PB
2405 WARN_ON(mmu_is_nested(vcpu));
2406 kvm_init_shadow_mmu(vcpu);
4b16184c
JR
2407 vcpu->arch.mmu.set_cr3 = nested_svm_set_tdp_cr3;
2408 vcpu->arch.mmu.get_cr3 = nested_svm_get_tdp_cr3;
e4e517b4 2409 vcpu->arch.mmu.get_pdptr = nested_svm_get_tdp_pdptr;
4b16184c 2410 vcpu->arch.mmu.inject_page_fault = nested_svm_inject_npf_exit;
855feb67 2411 vcpu->arch.mmu.shadow_root_level = get_npt_level(vcpu);
c258b62b 2412 reset_shadow_zero_bits_mask(vcpu, &vcpu->arch.mmu);
4b16184c 2413 vcpu->arch.walk_mmu = &vcpu->arch.nested_mmu;
4b16184c
JR
2414}
2415
2416static void nested_svm_uninit_mmu_context(struct kvm_vcpu *vcpu)
2417{
2418 vcpu->arch.walk_mmu = &vcpu->arch.mmu;
2419}
2420
c0725420
AG
2421static int nested_svm_check_permissions(struct vcpu_svm *svm)
2422{
e9196ceb
DC
2423 if (!(svm->vcpu.arch.efer & EFER_SVME) ||
2424 !is_paging(&svm->vcpu)) {
c0725420
AG
2425 kvm_queue_exception(&svm->vcpu, UD_VECTOR);
2426 return 1;
2427 }
2428
2429 if (svm->vmcb->save.cpl) {
2430 kvm_inject_gp(&svm->vcpu, 0);
2431 return 1;
2432 }
2433
e9196ceb 2434 return 0;
c0725420
AG
2435}
2436
cf74a78b
AG
2437static int nested_svm_check_exception(struct vcpu_svm *svm, unsigned nr,
2438 bool has_error_code, u32 error_code)
2439{
b8e88bc8
JR
2440 int vmexit;
2441
2030753d 2442 if (!is_guest_mode(&svm->vcpu))
0295ad7d 2443 return 0;
cf74a78b 2444
adfe20fb
WL
2445 vmexit = nested_svm_intercept(svm);
2446 if (vmexit != NESTED_EXIT_DONE)
2447 return 0;
2448
0295ad7d
JR
2449 svm->vmcb->control.exit_code = SVM_EXIT_EXCP_BASE + nr;
2450 svm->vmcb->control.exit_code_hi = 0;
2451 svm->vmcb->control.exit_info_1 = error_code;
b96fb439
PB
2452
2453 /*
2454 * FIXME: we should not write CR2 when L1 intercepts an L2 #PF exception.
2455 * The fix is to add the ancillary datum (CR2 or DR6) to structs
2456 * kvm_queued_exception and kvm_vcpu_events, so that CR2 and DR6 can be
2457 * written only when inject_pending_event runs (DR6 would written here
2458 * too). This should be conditional on a new capability---if the
2459 * capability is disabled, kvm_multiple_exception would write the
2460 * ancillary information to CR2 or DR6, for backwards ABI-compatibility.
2461 */
adfe20fb
WL
2462 if (svm->vcpu.arch.exception.nested_apf)
2463 svm->vmcb->control.exit_info_2 = svm->vcpu.arch.apf.nested_apf_token;
2464 else
2465 svm->vmcb->control.exit_info_2 = svm->vcpu.arch.cr2;
b8e88bc8 2466
adfe20fb 2467 svm->nested.exit_required = true;
b8e88bc8 2468 return vmexit;
cf74a78b
AG
2469}
2470
8fe54654
JR
2471/* This function returns true if it is save to enable the irq window */
2472static inline bool nested_svm_intr(struct vcpu_svm *svm)
cf74a78b 2473{
2030753d 2474 if (!is_guest_mode(&svm->vcpu))
8fe54654 2475 return true;
cf74a78b 2476
26666957 2477 if (!(svm->vcpu.arch.hflags & HF_VINTR_MASK))
8fe54654 2478 return true;
cf74a78b 2479
26666957 2480 if (!(svm->vcpu.arch.hflags & HF_HIF_MASK))
8fe54654 2481 return false;
cf74a78b 2482
a0a07cd2
GN
2483 /*
2484 * if vmexit was already requested (by intercepted exception
2485 * for instance) do not overwrite it with "external interrupt"
2486 * vmexit.
2487 */
2488 if (svm->nested.exit_required)
2489 return false;
2490
197717d5
JR
2491 svm->vmcb->control.exit_code = SVM_EXIT_INTR;
2492 svm->vmcb->control.exit_info_1 = 0;
2493 svm->vmcb->control.exit_info_2 = 0;
26666957 2494
cd3ff653
JR
2495 if (svm->nested.intercept & 1ULL) {
2496 /*
2497 * The #vmexit can't be emulated here directly because this
c5ec2e56 2498 * code path runs with irqs and preemption disabled. A
cd3ff653
JR
2499 * #vmexit emulation might sleep. Only signal request for
2500 * the #vmexit here.
2501 */
2502 svm->nested.exit_required = true;
236649de 2503 trace_kvm_nested_intr_vmexit(svm->vmcb->save.rip);
8fe54654 2504 return false;
cf74a78b
AG
2505 }
2506
8fe54654 2507 return true;
cf74a78b
AG
2508}
2509
887f500c
JR
2510/* This function returns true if it is save to enable the nmi window */
2511static inline bool nested_svm_nmi(struct vcpu_svm *svm)
2512{
2030753d 2513 if (!is_guest_mode(&svm->vcpu))
887f500c
JR
2514 return true;
2515
2516 if (!(svm->nested.intercept & (1ULL << INTERCEPT_NMI)))
2517 return true;
2518
2519 svm->vmcb->control.exit_code = SVM_EXIT_NMI;
2520 svm->nested.exit_required = true;
2521
2522 return false;
cf74a78b
AG
2523}
2524
7597f129 2525static void *nested_svm_map(struct vcpu_svm *svm, u64 gpa, struct page **_page)
34f80cfa
JR
2526{
2527 struct page *page;
2528
6c3bd3d7
JR
2529 might_sleep();
2530
54bf36aa 2531 page = kvm_vcpu_gfn_to_page(&svm->vcpu, gpa >> PAGE_SHIFT);
34f80cfa
JR
2532 if (is_error_page(page))
2533 goto error;
2534
7597f129
JR
2535 *_page = page;
2536
2537 return kmap(page);
34f80cfa
JR
2538
2539error:
34f80cfa
JR
2540 kvm_inject_gp(&svm->vcpu, 0);
2541
2542 return NULL;
2543}
2544
7597f129 2545static void nested_svm_unmap(struct page *page)
34f80cfa 2546{
7597f129 2547 kunmap(page);
34f80cfa
JR
2548 kvm_release_page_dirty(page);
2549}
34f80cfa 2550
ce2ac085
JR
2551static int nested_svm_intercept_ioio(struct vcpu_svm *svm)
2552{
9bf41833
JK
2553 unsigned port, size, iopm_len;
2554 u16 val, mask;
2555 u8 start_bit;
ce2ac085 2556 u64 gpa;
34f80cfa 2557
ce2ac085
JR
2558 if (!(svm->nested.intercept & (1ULL << INTERCEPT_IOIO_PROT)))
2559 return NESTED_EXIT_HOST;
34f80cfa 2560
ce2ac085 2561 port = svm->vmcb->control.exit_info_1 >> 16;
9bf41833
JK
2562 size = (svm->vmcb->control.exit_info_1 & SVM_IOIO_SIZE_MASK) >>
2563 SVM_IOIO_SIZE_SHIFT;
ce2ac085 2564 gpa = svm->nested.vmcb_iopm + (port / 8);
9bf41833
JK
2565 start_bit = port % 8;
2566 iopm_len = (start_bit + size > 8) ? 2 : 1;
2567 mask = (0xf >> (4 - size)) << start_bit;
2568 val = 0;
ce2ac085 2569
54bf36aa 2570 if (kvm_vcpu_read_guest(&svm->vcpu, gpa, &val, iopm_len))
9bf41833 2571 return NESTED_EXIT_DONE;
ce2ac085 2572
9bf41833 2573 return (val & mask) ? NESTED_EXIT_DONE : NESTED_EXIT_HOST;
34f80cfa
JR
2574}
2575
d2477826 2576static int nested_svm_exit_handled_msr(struct vcpu_svm *svm)
4c2161ae 2577{
0d6b3537
JR
2578 u32 offset, msr, value;
2579 int write, mask;
4c2161ae 2580
3d62d9aa 2581 if (!(svm->nested.intercept & (1ULL << INTERCEPT_MSR_PROT)))
d2477826 2582 return NESTED_EXIT_HOST;
3d62d9aa 2583
0d6b3537
JR
2584 msr = svm->vcpu.arch.regs[VCPU_REGS_RCX];
2585 offset = svm_msrpm_offset(msr);
2586 write = svm->vmcb->control.exit_info_1 & 1;
2587 mask = 1 << ((2 * (msr & 0xf)) + write);
3d62d9aa 2588
0d6b3537
JR
2589 if (offset == MSR_INVALID)
2590 return NESTED_EXIT_DONE;
4c2161ae 2591
0d6b3537
JR
2592 /* Offset is in 32 bit units but need in 8 bit units */
2593 offset *= 4;
4c2161ae 2594
54bf36aa 2595 if (kvm_vcpu_read_guest(&svm->vcpu, svm->nested.vmcb_msrpm + offset, &value, 4))
0d6b3537 2596 return NESTED_EXIT_DONE;
3d62d9aa 2597
0d6b3537 2598 return (value & mask) ? NESTED_EXIT_DONE : NESTED_EXIT_HOST;
4c2161ae
JR
2599}
2600
ab2f4d73
LP
2601/* DB exceptions for our internal use must not cause vmexit */
2602static int nested_svm_intercept_db(struct vcpu_svm *svm)
2603{
2604 unsigned long dr6;
2605
2606 /* if we're not singlestepping, it's not ours */
2607 if (!svm->nmi_singlestep)
2608 return NESTED_EXIT_DONE;
2609
2610 /* if it's not a singlestep exception, it's not ours */
2611 if (kvm_get_dr(&svm->vcpu, 6, &dr6))
2612 return NESTED_EXIT_DONE;
2613 if (!(dr6 & DR6_BS))
2614 return NESTED_EXIT_DONE;
2615
2616 /* if the guest is singlestepping, it should get the vmexit */
2617 if (svm->nmi_singlestep_guest_rflags & X86_EFLAGS_TF) {
2618 disable_nmi_singlestep(svm);
2619 return NESTED_EXIT_DONE;
2620 }
2621
2622 /* it's ours, the nested hypervisor must not see this one */
2623 return NESTED_EXIT_HOST;
2624}
2625
410e4d57 2626static int nested_svm_exit_special(struct vcpu_svm *svm)
cf74a78b 2627{
cf74a78b 2628 u32 exit_code = svm->vmcb->control.exit_code;
4c2161ae 2629
410e4d57
JR
2630 switch (exit_code) {
2631 case SVM_EXIT_INTR:
2632 case SVM_EXIT_NMI:
ff47a49b 2633 case SVM_EXIT_EXCP_BASE + MC_VECTOR:
410e4d57 2634 return NESTED_EXIT_HOST;
410e4d57 2635 case SVM_EXIT_NPF:
e0231715 2636 /* For now we are always handling NPFs when using them */
410e4d57
JR
2637 if (npt_enabled)
2638 return NESTED_EXIT_HOST;
2639 break;
410e4d57 2640 case SVM_EXIT_EXCP_BASE + PF_VECTOR:
631bc487 2641 /* When we're shadowing, trap PFs, but not async PF */
1261bfa3 2642 if (!npt_enabled && svm->vcpu.arch.apf.host_apf_reason == 0)
410e4d57
JR
2643 return NESTED_EXIT_HOST;
2644 break;
2645 default:
2646 break;
cf74a78b
AG
2647 }
2648
410e4d57
JR
2649 return NESTED_EXIT_CONTINUE;
2650}
2651
2652/*
2653 * If this function returns true, this #vmexit was already handled
2654 */
b8e88bc8 2655static int nested_svm_intercept(struct vcpu_svm *svm)
410e4d57
JR
2656{
2657 u32 exit_code = svm->vmcb->control.exit_code;
2658 int vmexit = NESTED_EXIT_HOST;
2659
cf74a78b 2660 switch (exit_code) {
9c4e40b9 2661 case SVM_EXIT_MSR:
3d62d9aa 2662 vmexit = nested_svm_exit_handled_msr(svm);
9c4e40b9 2663 break;
ce2ac085
JR
2664 case SVM_EXIT_IOIO:
2665 vmexit = nested_svm_intercept_ioio(svm);
2666 break;
4ee546b4
RJ
2667 case SVM_EXIT_READ_CR0 ... SVM_EXIT_WRITE_CR8: {
2668 u32 bit = 1U << (exit_code - SVM_EXIT_READ_CR0);
2669 if (svm->nested.intercept_cr & bit)
410e4d57 2670 vmexit = NESTED_EXIT_DONE;
cf74a78b
AG
2671 break;
2672 }
3aed041a
JR
2673 case SVM_EXIT_READ_DR0 ... SVM_EXIT_WRITE_DR7: {
2674 u32 bit = 1U << (exit_code - SVM_EXIT_READ_DR0);
2675 if (svm->nested.intercept_dr & bit)
410e4d57 2676 vmexit = NESTED_EXIT_DONE;
cf74a78b
AG
2677 break;
2678 }
2679 case SVM_EXIT_EXCP_BASE ... SVM_EXIT_EXCP_BASE + 0x1f: {
2680 u32 excp_bits = 1 << (exit_code - SVM_EXIT_EXCP_BASE);
ab2f4d73
LP
2681 if (svm->nested.intercept_exceptions & excp_bits) {
2682 if (exit_code == SVM_EXIT_EXCP_BASE + DB_VECTOR)
2683 vmexit = nested_svm_intercept_db(svm);
2684 else
2685 vmexit = NESTED_EXIT_DONE;
2686 }
631bc487
GN
2687 /* async page fault always cause vmexit */
2688 else if ((exit_code == SVM_EXIT_EXCP_BASE + PF_VECTOR) &&
adfe20fb 2689 svm->vcpu.arch.exception.nested_apf != 0)
631bc487 2690 vmexit = NESTED_EXIT_DONE;
cf74a78b
AG
2691 break;
2692 }
228070b1
JR
2693 case SVM_EXIT_ERR: {
2694 vmexit = NESTED_EXIT_DONE;
2695 break;
2696 }
cf74a78b
AG
2697 default: {
2698 u64 exit_bits = 1ULL << (exit_code - SVM_EXIT_INTR);
aad42c64 2699 if (svm->nested.intercept & exit_bits)
410e4d57 2700 vmexit = NESTED_EXIT_DONE;
cf74a78b
AG
2701 }
2702 }
2703
b8e88bc8
JR
2704 return vmexit;
2705}
2706
2707static int nested_svm_exit_handled(struct vcpu_svm *svm)
2708{
2709 int vmexit;
2710
2711 vmexit = nested_svm_intercept(svm);
2712
2713 if (vmexit == NESTED_EXIT_DONE)
9c4e40b9 2714 nested_svm_vmexit(svm);
9c4e40b9
JR
2715
2716 return vmexit;
cf74a78b
AG
2717}
2718
0460a979
JR
2719static inline void copy_vmcb_control_area(struct vmcb *dst_vmcb, struct vmcb *from_vmcb)
2720{
2721 struct vmcb_control_area *dst = &dst_vmcb->control;
2722 struct vmcb_control_area *from = &from_vmcb->control;
2723
4ee546b4 2724 dst->intercept_cr = from->intercept_cr;
3aed041a 2725 dst->intercept_dr = from->intercept_dr;
0460a979
JR
2726 dst->intercept_exceptions = from->intercept_exceptions;
2727 dst->intercept = from->intercept;
2728 dst->iopm_base_pa = from->iopm_base_pa;
2729 dst->msrpm_base_pa = from->msrpm_base_pa;
2730 dst->tsc_offset = from->tsc_offset;
2731 dst->asid = from->asid;
2732 dst->tlb_ctl = from->tlb_ctl;
2733 dst->int_ctl = from->int_ctl;
2734 dst->int_vector = from->int_vector;
2735 dst->int_state = from->int_state;
2736 dst->exit_code = from->exit_code;
2737 dst->exit_code_hi = from->exit_code_hi;
2738 dst->exit_info_1 = from->exit_info_1;
2739 dst->exit_info_2 = from->exit_info_2;
2740 dst->exit_int_info = from->exit_int_info;
2741 dst->exit_int_info_err = from->exit_int_info_err;
2742 dst->nested_ctl = from->nested_ctl;
2743 dst->event_inj = from->event_inj;
2744 dst->event_inj_err = from->event_inj_err;
2745 dst->nested_cr3 = from->nested_cr3;
0dc92119 2746 dst->virt_ext = from->virt_ext;
0460a979
JR
2747}
2748
34f80cfa 2749static int nested_svm_vmexit(struct vcpu_svm *svm)
cf74a78b 2750{
34f80cfa 2751 struct vmcb *nested_vmcb;
e6aa9abd 2752 struct vmcb *hsave = svm->nested.hsave;
33740e40 2753 struct vmcb *vmcb = svm->vmcb;
7597f129 2754 struct page *page;
cf74a78b 2755
17897f36
JR
2756 trace_kvm_nested_vmexit_inject(vmcb->control.exit_code,
2757 vmcb->control.exit_info_1,
2758 vmcb->control.exit_info_2,
2759 vmcb->control.exit_int_info,
e097e5ff
SH
2760 vmcb->control.exit_int_info_err,
2761 KVM_ISA_SVM);
17897f36 2762
7597f129 2763 nested_vmcb = nested_svm_map(svm, svm->nested.vmcb, &page);
34f80cfa
JR
2764 if (!nested_vmcb)
2765 return 1;
2766
2030753d
JR
2767 /* Exit Guest-Mode */
2768 leave_guest_mode(&svm->vcpu);
06fc7772
JR
2769 svm->nested.vmcb = 0;
2770
cf74a78b 2771 /* Give the current vmcb to the guest */
33740e40
JR
2772 disable_gif(svm);
2773
2774 nested_vmcb->save.es = vmcb->save.es;
2775 nested_vmcb->save.cs = vmcb->save.cs;
2776 nested_vmcb->save.ss = vmcb->save.ss;
2777 nested_vmcb->save.ds = vmcb->save.ds;
2778 nested_vmcb->save.gdtr = vmcb->save.gdtr;
2779 nested_vmcb->save.idtr = vmcb->save.idtr;
3f6a9d16 2780 nested_vmcb->save.efer = svm->vcpu.arch.efer;
cdbbdc12 2781 nested_vmcb->save.cr0 = kvm_read_cr0(&svm->vcpu);
9f8fe504 2782 nested_vmcb->save.cr3 = kvm_read_cr3(&svm->vcpu);
33740e40 2783 nested_vmcb->save.cr2 = vmcb->save.cr2;
cdbbdc12 2784 nested_vmcb->save.cr4 = svm->vcpu.arch.cr4;
f6e78475 2785 nested_vmcb->save.rflags = kvm_get_rflags(&svm->vcpu);
33740e40
JR
2786 nested_vmcb->save.rip = vmcb->save.rip;
2787 nested_vmcb->save.rsp = vmcb->save.rsp;
2788 nested_vmcb->save.rax = vmcb->save.rax;
2789 nested_vmcb->save.dr7 = vmcb->save.dr7;
2790 nested_vmcb->save.dr6 = vmcb->save.dr6;
2791 nested_vmcb->save.cpl = vmcb->save.cpl;
2792
2793 nested_vmcb->control.int_ctl = vmcb->control.int_ctl;
2794 nested_vmcb->control.int_vector = vmcb->control.int_vector;
2795 nested_vmcb->control.int_state = vmcb->control.int_state;
2796 nested_vmcb->control.exit_code = vmcb->control.exit_code;
2797 nested_vmcb->control.exit_code_hi = vmcb->control.exit_code_hi;
2798 nested_vmcb->control.exit_info_1 = vmcb->control.exit_info_1;
2799 nested_vmcb->control.exit_info_2 = vmcb->control.exit_info_2;
2800 nested_vmcb->control.exit_int_info = vmcb->control.exit_int_info;
2801 nested_vmcb->control.exit_int_info_err = vmcb->control.exit_int_info_err;
6092d3d3
JR
2802
2803 if (svm->nrips_enabled)
2804 nested_vmcb->control.next_rip = vmcb->control.next_rip;
8d23c466
AG
2805
2806 /*
2807 * If we emulate a VMRUN/#VMEXIT in the same host #vmexit cycle we have
2808 * to make sure that we do not lose injected events. So check event_inj
2809 * here and copy it to exit_int_info if it is valid.
2810 * Exit_int_info and event_inj can't be both valid because the case
2811 * below only happens on a VMRUN instruction intercept which has
2812 * no valid exit_int_info set.
2813 */
2814 if (vmcb->control.event_inj & SVM_EVTINJ_VALID) {
2815 struct vmcb_control_area *nc = &nested_vmcb->control;
2816
2817 nc->exit_int_info = vmcb->control.event_inj;
2818 nc->exit_int_info_err = vmcb->control.event_inj_err;
2819 }
2820
33740e40
JR
2821 nested_vmcb->control.tlb_ctl = 0;
2822 nested_vmcb->control.event_inj = 0;
2823 nested_vmcb->control.event_inj_err = 0;
cf74a78b
AG
2824
2825 /* We always set V_INTR_MASKING and remember the old value in hflags */
2826 if (!(svm->vcpu.arch.hflags & HF_VINTR_MASK))
2827 nested_vmcb->control.int_ctl &= ~V_INTR_MASKING_MASK;
2828
cf74a78b 2829 /* Restore the original control entries */
0460a979 2830 copy_vmcb_control_area(vmcb, hsave);
cf74a78b 2831
219b65dc
AG
2832 kvm_clear_exception_queue(&svm->vcpu);
2833 kvm_clear_interrupt_queue(&svm->vcpu);
cf74a78b 2834
4b16184c
JR
2835 svm->nested.nested_cr3 = 0;
2836
cf74a78b
AG
2837 /* Restore selected save entries */
2838 svm->vmcb->save.es = hsave->save.es;
2839 svm->vmcb->save.cs = hsave->save.cs;
2840 svm->vmcb->save.ss = hsave->save.ss;
2841 svm->vmcb->save.ds = hsave->save.ds;
2842 svm->vmcb->save.gdtr = hsave->save.gdtr;
2843 svm->vmcb->save.idtr = hsave->save.idtr;
f6e78475 2844 kvm_set_rflags(&svm->vcpu, hsave->save.rflags);
cf74a78b
AG
2845 svm_set_efer(&svm->vcpu, hsave->save.efer);
2846 svm_set_cr0(&svm->vcpu, hsave->save.cr0 | X86_CR0_PE);
2847 svm_set_cr4(&svm->vcpu, hsave->save.cr4);
2848 if (npt_enabled) {
2849 svm->vmcb->save.cr3 = hsave->save.cr3;
2850 svm->vcpu.arch.cr3 = hsave->save.cr3;
2851 } else {
2390218b 2852 (void)kvm_set_cr3(&svm->vcpu, hsave->save.cr3);
cf74a78b
AG
2853 }
2854 kvm_register_write(&svm->vcpu, VCPU_REGS_RAX, hsave->save.rax);
2855 kvm_register_write(&svm->vcpu, VCPU_REGS_RSP, hsave->save.rsp);
2856 kvm_register_write(&svm->vcpu, VCPU_REGS_RIP, hsave->save.rip);
2857 svm->vmcb->save.dr7 = 0;
2858 svm->vmcb->save.cpl = 0;
2859 svm->vmcb->control.exit_int_info = 0;
2860
8d28fec4
RJ
2861 mark_all_dirty(svm->vmcb);
2862
7597f129 2863 nested_svm_unmap(page);
cf74a78b 2864
4b16184c 2865 nested_svm_uninit_mmu_context(&svm->vcpu);
cf74a78b
AG
2866 kvm_mmu_reset_context(&svm->vcpu);
2867 kvm_mmu_load(&svm->vcpu);
2868
2869 return 0;
2870}
3d6368ef 2871
9738b2c9 2872static bool nested_svm_vmrun_msrpm(struct vcpu_svm *svm)
3d6368ef 2873{
323c3d80
JR
2874 /*
2875 * This function merges the msr permission bitmaps of kvm and the
c5ec2e56 2876 * nested vmcb. It is optimized in that it only merges the parts where
323c3d80
JR
2877 * the kvm msr permission bitmap may contain zero bits
2878 */
3d6368ef 2879 int i;
9738b2c9 2880
323c3d80
JR
2881 if (!(svm->nested.intercept & (1ULL << INTERCEPT_MSR_PROT)))
2882 return true;
9738b2c9 2883
323c3d80
JR
2884 for (i = 0; i < MSRPM_OFFSETS; i++) {
2885 u32 value, p;
2886 u64 offset;
9738b2c9 2887
323c3d80
JR
2888 if (msrpm_offsets[i] == 0xffffffff)
2889 break;
3d6368ef 2890
0d6b3537
JR
2891 p = msrpm_offsets[i];
2892 offset = svm->nested.vmcb_msrpm + (p * 4);
323c3d80 2893
54bf36aa 2894 if (kvm_vcpu_read_guest(&svm->vcpu, offset, &value, 4))
323c3d80
JR
2895 return false;
2896
2897 svm->nested.msrpm[p] = svm->msrpm[p] | value;
2898 }
3d6368ef 2899
d0ec49d4 2900 svm->vmcb->control.msrpm_base_pa = __sme_set(__pa(svm->nested.msrpm));
9738b2c9
JR
2901
2902 return true;
3d6368ef
AG
2903}
2904
52c65a30
JR
2905static bool nested_vmcb_checks(struct vmcb *vmcb)
2906{
2907 if ((vmcb->control.intercept & (1ULL << INTERCEPT_VMRUN)) == 0)
2908 return false;
2909
dbe77584
JR
2910 if (vmcb->control.asid == 0)
2911 return false;
2912
4b16184c
JR
2913 if (vmcb->control.nested_ctl && !npt_enabled)
2914 return false;
2915
52c65a30
JR
2916 return true;
2917}
2918
9738b2c9 2919static bool nested_svm_vmrun(struct vcpu_svm *svm)
3d6368ef 2920{
9738b2c9 2921 struct vmcb *nested_vmcb;
e6aa9abd 2922 struct vmcb *hsave = svm->nested.hsave;
defbba56 2923 struct vmcb *vmcb = svm->vmcb;
7597f129 2924 struct page *page;
06fc7772 2925 u64 vmcb_gpa;
3d6368ef 2926
06fc7772 2927 vmcb_gpa = svm->vmcb->save.rax;
3d6368ef 2928
7597f129 2929 nested_vmcb = nested_svm_map(svm, svm->vmcb->save.rax, &page);
9738b2c9
JR
2930 if (!nested_vmcb)
2931 return false;
2932
52c65a30
JR
2933 if (!nested_vmcb_checks(nested_vmcb)) {
2934 nested_vmcb->control.exit_code = SVM_EXIT_ERR;
2935 nested_vmcb->control.exit_code_hi = 0;
2936 nested_vmcb->control.exit_info_1 = 0;
2937 nested_vmcb->control.exit_info_2 = 0;
2938
2939 nested_svm_unmap(page);
2940
2941 return false;
2942 }
2943
b75f4eb3 2944 trace_kvm_nested_vmrun(svm->vmcb->save.rip, vmcb_gpa,
0ac406de
JR
2945 nested_vmcb->save.rip,
2946 nested_vmcb->control.int_ctl,
2947 nested_vmcb->control.event_inj,
2948 nested_vmcb->control.nested_ctl);
2949
4ee546b4
RJ
2950 trace_kvm_nested_intercepts(nested_vmcb->control.intercept_cr & 0xffff,
2951 nested_vmcb->control.intercept_cr >> 16,
2e554e8d
JR
2952 nested_vmcb->control.intercept_exceptions,
2953 nested_vmcb->control.intercept);
2954
3d6368ef 2955 /* Clear internal status */
219b65dc
AG
2956 kvm_clear_exception_queue(&svm->vcpu);
2957 kvm_clear_interrupt_queue(&svm->vcpu);
3d6368ef 2958
e0231715
JR
2959 /*
2960 * Save the old vmcb, so we don't need to pick what we save, but can
2961 * restore everything when a VMEXIT occurs
2962 */
defbba56
JR
2963 hsave->save.es = vmcb->save.es;
2964 hsave->save.cs = vmcb->save.cs;
2965 hsave->save.ss = vmcb->save.ss;
2966 hsave->save.ds = vmcb->save.ds;
2967 hsave->save.gdtr = vmcb->save.gdtr;
2968 hsave->save.idtr = vmcb->save.idtr;
f6801dff 2969 hsave->save.efer = svm->vcpu.arch.efer;
4d4ec087 2970 hsave->save.cr0 = kvm_read_cr0(&svm->vcpu);
defbba56 2971 hsave->save.cr4 = svm->vcpu.arch.cr4;
f6e78475 2972 hsave->save.rflags = kvm_get_rflags(&svm->vcpu);
b75f4eb3 2973 hsave->save.rip = kvm_rip_read(&svm->vcpu);
defbba56
JR
2974 hsave->save.rsp = vmcb->save.rsp;
2975 hsave->save.rax = vmcb->save.rax;
2976 if (npt_enabled)
2977 hsave->save.cr3 = vmcb->save.cr3;
2978 else
9f8fe504 2979 hsave->save.cr3 = kvm_read_cr3(&svm->vcpu);
defbba56 2980
0460a979 2981 copy_vmcb_control_area(hsave, vmcb);
3d6368ef 2982
f6e78475 2983 if (kvm_get_rflags(&svm->vcpu) & X86_EFLAGS_IF)
3d6368ef
AG
2984 svm->vcpu.arch.hflags |= HF_HIF_MASK;
2985 else
2986 svm->vcpu.arch.hflags &= ~HF_HIF_MASK;
2987
4b16184c
JR
2988 if (nested_vmcb->control.nested_ctl) {
2989 kvm_mmu_unload(&svm->vcpu);
2990 svm->nested.nested_cr3 = nested_vmcb->control.nested_cr3;
2991 nested_svm_init_mmu_context(&svm->vcpu);
2992 }
2993
3d6368ef
AG
2994 /* Load the nested guest state */
2995 svm->vmcb->save.es = nested_vmcb->save.es;
2996 svm->vmcb->save.cs = nested_vmcb->save.cs;
2997 svm->vmcb->save.ss = nested_vmcb->save.ss;
2998 svm->vmcb->save.ds = nested_vmcb->save.ds;
2999 svm->vmcb->save.gdtr = nested_vmcb->save.gdtr;
3000 svm->vmcb->save.idtr = nested_vmcb->save.idtr;
f6e78475 3001 kvm_set_rflags(&svm->vcpu, nested_vmcb->save.rflags);
3d6368ef
AG
3002 svm_set_efer(&svm->vcpu, nested_vmcb->save.efer);
3003 svm_set_cr0(&svm->vcpu, nested_vmcb->save.cr0);
3004 svm_set_cr4(&svm->vcpu, nested_vmcb->save.cr4);
3005 if (npt_enabled) {
3006 svm->vmcb->save.cr3 = nested_vmcb->save.cr3;
3007 svm->vcpu.arch.cr3 = nested_vmcb->save.cr3;
0e5cbe36 3008 } else
2390218b 3009 (void)kvm_set_cr3(&svm->vcpu, nested_vmcb->save.cr3);
0e5cbe36
JR
3010
3011 /* Guest paging mode is active - reset mmu */
3012 kvm_mmu_reset_context(&svm->vcpu);
3013
defbba56 3014 svm->vmcb->save.cr2 = svm->vcpu.arch.cr2 = nested_vmcb->save.cr2;
3d6368ef
AG
3015 kvm_register_write(&svm->vcpu, VCPU_REGS_RAX, nested_vmcb->save.rax);
3016 kvm_register_write(&svm->vcpu, VCPU_REGS_RSP, nested_vmcb->save.rsp);
3017 kvm_register_write(&svm->vcpu, VCPU_REGS_RIP, nested_vmcb->save.rip);
e0231715 3018
3d6368ef
AG
3019 /* In case we don't even reach vcpu_run, the fields are not updated */
3020 svm->vmcb->save.rax = nested_vmcb->save.rax;
3021 svm->vmcb->save.rsp = nested_vmcb->save.rsp;
3022 svm->vmcb->save.rip = nested_vmcb->save.rip;
3023 svm->vmcb->save.dr7 = nested_vmcb->save.dr7;
3024 svm->vmcb->save.dr6 = nested_vmcb->save.dr6;
3025 svm->vmcb->save.cpl = nested_vmcb->save.cpl;
3026
f7138538 3027 svm->nested.vmcb_msrpm = nested_vmcb->control.msrpm_base_pa & ~0x0fffULL;
ce2ac085 3028 svm->nested.vmcb_iopm = nested_vmcb->control.iopm_base_pa & ~0x0fffULL;
3d6368ef 3029
aad42c64 3030 /* cache intercepts */
4ee546b4 3031 svm->nested.intercept_cr = nested_vmcb->control.intercept_cr;
3aed041a 3032 svm->nested.intercept_dr = nested_vmcb->control.intercept_dr;
aad42c64
JR
3033 svm->nested.intercept_exceptions = nested_vmcb->control.intercept_exceptions;
3034 svm->nested.intercept = nested_vmcb->control.intercept;
3035
f40f6a45 3036 svm_flush_tlb(&svm->vcpu);
3d6368ef 3037 svm->vmcb->control.int_ctl = nested_vmcb->control.int_ctl | V_INTR_MASKING_MASK;
3d6368ef
AG
3038 if (nested_vmcb->control.int_ctl & V_INTR_MASKING_MASK)
3039 svm->vcpu.arch.hflags |= HF_VINTR_MASK;
3040 else
3041 svm->vcpu.arch.hflags &= ~HF_VINTR_MASK;
3042
88ab24ad
JR
3043 if (svm->vcpu.arch.hflags & HF_VINTR_MASK) {
3044 /* We only want the cr8 intercept bits of the guest */
4ee546b4
RJ
3045 clr_cr_intercept(svm, INTERCEPT_CR8_READ);
3046 clr_cr_intercept(svm, INTERCEPT_CR8_WRITE);
88ab24ad
JR
3047 }
3048
0d945bd9 3049 /* We don't want to see VMMCALLs from a nested guest */
8a05a1b8 3050 clr_intercept(svm, INTERCEPT_VMMCALL);
0d945bd9 3051
0dc92119 3052 svm->vmcb->control.virt_ext = nested_vmcb->control.virt_ext;
3d6368ef
AG
3053 svm->vmcb->control.int_vector = nested_vmcb->control.int_vector;
3054 svm->vmcb->control.int_state = nested_vmcb->control.int_state;
3055 svm->vmcb->control.tsc_offset += nested_vmcb->control.tsc_offset;
3d6368ef
AG
3056 svm->vmcb->control.event_inj = nested_vmcb->control.event_inj;
3057 svm->vmcb->control.event_inj_err = nested_vmcb->control.event_inj_err;
3058
7597f129 3059 nested_svm_unmap(page);
9738b2c9 3060
2030753d
JR
3061 /* Enter Guest-Mode */
3062 enter_guest_mode(&svm->vcpu);
3063
384c6368
JR
3064 /*
3065 * Merge guest and host intercepts - must be called with vcpu in
3066 * guest-mode to take affect here
3067 */
3068 recalc_intercepts(svm);
3069
06fc7772 3070 svm->nested.vmcb = vmcb_gpa;
9738b2c9 3071
2af9194d 3072 enable_gif(svm);
3d6368ef 3073
8d28fec4
RJ
3074 mark_all_dirty(svm->vmcb);
3075
9738b2c9 3076 return true;
3d6368ef
AG
3077}
3078
9966bf68 3079static void nested_svm_vmloadsave(struct vmcb *from_vmcb, struct vmcb *to_vmcb)
5542675b
AG
3080{
3081 to_vmcb->save.fs = from_vmcb->save.fs;
3082 to_vmcb->save.gs = from_vmcb->save.gs;
3083 to_vmcb->save.tr = from_vmcb->save.tr;
3084 to_vmcb->save.ldtr = from_vmcb->save.ldtr;
3085 to_vmcb->save.kernel_gs_base = from_vmcb->save.kernel_gs_base;
3086 to_vmcb->save.star = from_vmcb->save.star;
3087 to_vmcb->save.lstar = from_vmcb->save.lstar;
3088 to_vmcb->save.cstar = from_vmcb->save.cstar;
3089 to_vmcb->save.sfmask = from_vmcb->save.sfmask;
3090 to_vmcb->save.sysenter_cs = from_vmcb->save.sysenter_cs;
3091 to_vmcb->save.sysenter_esp = from_vmcb->save.sysenter_esp;
3092 to_vmcb->save.sysenter_eip = from_vmcb->save.sysenter_eip;
5542675b
AG
3093}
3094
851ba692 3095static int vmload_interception(struct vcpu_svm *svm)
5542675b 3096{
9966bf68 3097 struct vmcb *nested_vmcb;
7597f129 3098 struct page *page;
b742c1e6 3099 int ret;
9966bf68 3100
5542675b
AG
3101 if (nested_svm_check_permissions(svm))
3102 return 1;
3103
7597f129 3104 nested_vmcb = nested_svm_map(svm, svm->vmcb->save.rax, &page);
9966bf68
JR
3105 if (!nested_vmcb)
3106 return 1;
3107
e3e9ed3d 3108 svm->next_rip = kvm_rip_read(&svm->vcpu) + 3;
b742c1e6 3109 ret = kvm_skip_emulated_instruction(&svm->vcpu);
e3e9ed3d 3110
9966bf68 3111 nested_svm_vmloadsave(nested_vmcb, svm->vmcb);
7597f129 3112 nested_svm_unmap(page);
5542675b 3113
b742c1e6 3114 return ret;
5542675b
AG
3115}
3116
851ba692 3117static int vmsave_interception(struct vcpu_svm *svm)
5542675b 3118{
9966bf68 3119 struct vmcb *nested_vmcb;
7597f129 3120 struct page *page;
b742c1e6 3121 int ret;
9966bf68 3122
5542675b
AG
3123 if (nested_svm_check_permissions(svm))
3124 return 1;
3125
7597f129 3126 nested_vmcb = nested_svm_map(svm, svm->vmcb->save.rax, &page);
9966bf68
JR
3127 if (!nested_vmcb)
3128 return 1;
3129
e3e9ed3d 3130 svm->next_rip = kvm_rip_read(&svm->vcpu) + 3;
b742c1e6 3131 ret = kvm_skip_emulated_instruction(&svm->vcpu);
e3e9ed3d 3132
9966bf68 3133 nested_svm_vmloadsave(svm->vmcb, nested_vmcb);
7597f129 3134 nested_svm_unmap(page);
5542675b 3135
b742c1e6 3136 return ret;
5542675b
AG
3137}
3138
851ba692 3139static int vmrun_interception(struct vcpu_svm *svm)
3d6368ef 3140{
3d6368ef
AG
3141 if (nested_svm_check_permissions(svm))
3142 return 1;
3143
b75f4eb3
RJ
3144 /* Save rip after vmrun instruction */
3145 kvm_rip_write(&svm->vcpu, kvm_rip_read(&svm->vcpu) + 3);
3d6368ef 3146
9738b2c9 3147 if (!nested_svm_vmrun(svm))
3d6368ef
AG
3148 return 1;
3149
9738b2c9 3150 if (!nested_svm_vmrun_msrpm(svm))
1f8da478
JR
3151 goto failed;
3152
3153 return 1;
3154
3155failed:
3156
3157 svm->vmcb->control.exit_code = SVM_EXIT_ERR;
3158 svm->vmcb->control.exit_code_hi = 0;
3159 svm->vmcb->control.exit_info_1 = 0;
3160 svm->vmcb->control.exit_info_2 = 0;
3161
3162 nested_svm_vmexit(svm);
3d6368ef
AG
3163
3164 return 1;
3165}
3166
851ba692 3167static int stgi_interception(struct vcpu_svm *svm)
1371d904 3168{
b742c1e6
LP
3169 int ret;
3170
1371d904
AG
3171 if (nested_svm_check_permissions(svm))
3172 return 1;
3173
640bd6e5
JN
3174 /*
3175 * If VGIF is enabled, the STGI intercept is only added to
3176 * detect the opening of the NMI window; remove it now.
3177 */
3178 if (vgif_enabled(svm))
3179 clr_intercept(svm, INTERCEPT_STGI);
3180
1371d904 3181 svm->next_rip = kvm_rip_read(&svm->vcpu) + 3;
b742c1e6 3182 ret = kvm_skip_emulated_instruction(&svm->vcpu);
3842d135 3183 kvm_make_request(KVM_REQ_EVENT, &svm->vcpu);
1371d904 3184
2af9194d 3185 enable_gif(svm);
1371d904 3186
b742c1e6 3187 return ret;
1371d904
AG
3188}
3189
851ba692 3190static int clgi_interception(struct vcpu_svm *svm)
1371d904 3191{
b742c1e6
LP
3192 int ret;
3193
1371d904
AG
3194 if (nested_svm_check_permissions(svm))
3195 return 1;
3196
3197 svm->next_rip = kvm_rip_read(&svm->vcpu) + 3;
b742c1e6 3198 ret = kvm_skip_emulated_instruction(&svm->vcpu);
1371d904 3199
2af9194d 3200 disable_gif(svm);
1371d904
AG
3201
3202 /* After a CLGI no interrupts should come */
340d3bc3
SS
3203 if (!kvm_vcpu_apicv_active(&svm->vcpu)) {
3204 svm_clear_vintr(svm);
3205 svm->vmcb->control.int_ctl &= ~V_IRQ_MASK;
3206 mark_dirty(svm->vmcb, VMCB_INTR);
3207 }
decdbf6a 3208
b742c1e6 3209 return ret;
1371d904
AG
3210}
3211
851ba692 3212static int invlpga_interception(struct vcpu_svm *svm)
ff092385
AG
3213{
3214 struct kvm_vcpu *vcpu = &svm->vcpu;
ff092385 3215
668f198f
DK
3216 trace_kvm_invlpga(svm->vmcb->save.rip, kvm_register_read(&svm->vcpu, VCPU_REGS_RCX),
3217 kvm_register_read(&svm->vcpu, VCPU_REGS_RAX));
ec1ff790 3218
ff092385 3219 /* Let's treat INVLPGA the same as INVLPG (can be optimized!) */
668f198f 3220 kvm_mmu_invlpg(vcpu, kvm_register_read(&svm->vcpu, VCPU_REGS_RAX));
ff092385
AG
3221
3222 svm->next_rip = kvm_rip_read(&svm->vcpu) + 3;
b742c1e6 3223 return kvm_skip_emulated_instruction(&svm->vcpu);
ff092385
AG
3224}
3225
532a46b9
JR
3226static int skinit_interception(struct vcpu_svm *svm)
3227{
668f198f 3228 trace_kvm_skinit(svm->vmcb->save.rip, kvm_register_read(&svm->vcpu, VCPU_REGS_RAX));
532a46b9
JR
3229
3230 kvm_queue_exception(&svm->vcpu, UD_VECTOR);
3231 return 1;
3232}
3233
dab429a7
DK
3234static int wbinvd_interception(struct vcpu_svm *svm)
3235{
6affcbed 3236 return kvm_emulate_wbinvd(&svm->vcpu);
dab429a7
DK
3237}
3238
81dd35d4
JR
3239static int xsetbv_interception(struct vcpu_svm *svm)
3240{
3241 u64 new_bv = kvm_read_edx_eax(&svm->vcpu);
3242 u32 index = kvm_register_read(&svm->vcpu, VCPU_REGS_RCX);
3243
3244 if (kvm_set_xcr(&svm->vcpu, index, new_bv) == 0) {
3245 svm->next_rip = kvm_rip_read(&svm->vcpu) + 3;
b742c1e6 3246 return kvm_skip_emulated_instruction(&svm->vcpu);
81dd35d4
JR
3247 }
3248
3249 return 1;
3250}
3251
851ba692 3252static int task_switch_interception(struct vcpu_svm *svm)
6aa8b732 3253{
37817f29 3254 u16 tss_selector;
64a7ec06
GN
3255 int reason;
3256 int int_type = svm->vmcb->control.exit_int_info &
3257 SVM_EXITINTINFO_TYPE_MASK;
8317c298 3258 int int_vec = svm->vmcb->control.exit_int_info & SVM_EVTINJ_VEC_MASK;
fe8e7f83
GN
3259 uint32_t type =
3260 svm->vmcb->control.exit_int_info & SVM_EXITINTINFO_TYPE_MASK;
3261 uint32_t idt_v =
3262 svm->vmcb->control.exit_int_info & SVM_EXITINTINFO_VALID;
e269fb21
JK
3263 bool has_error_code = false;
3264 u32 error_code = 0;
37817f29
IE
3265
3266 tss_selector = (u16)svm->vmcb->control.exit_info_1;
64a7ec06 3267
37817f29
IE
3268 if (svm->vmcb->control.exit_info_2 &
3269 (1ULL << SVM_EXITINFOSHIFT_TS_REASON_IRET))
64a7ec06
GN
3270 reason = TASK_SWITCH_IRET;
3271 else if (svm->vmcb->control.exit_info_2 &
3272 (1ULL << SVM_EXITINFOSHIFT_TS_REASON_JMP))
3273 reason = TASK_SWITCH_JMP;
fe8e7f83 3274 else if (idt_v)
64a7ec06
GN
3275 reason = TASK_SWITCH_GATE;
3276 else
3277 reason = TASK_SWITCH_CALL;
3278
fe8e7f83
GN
3279 if (reason == TASK_SWITCH_GATE) {
3280 switch (type) {
3281 case SVM_EXITINTINFO_TYPE_NMI:
3282 svm->vcpu.arch.nmi_injected = false;
3283 break;
3284 case SVM_EXITINTINFO_TYPE_EXEPT:
e269fb21
JK
3285 if (svm->vmcb->control.exit_info_2 &
3286 (1ULL << SVM_EXITINFOSHIFT_TS_HAS_ERROR_CODE)) {
3287 has_error_code = true;
3288 error_code =
3289 (u32)svm->vmcb->control.exit_info_2;
3290 }
fe8e7f83
GN
3291 kvm_clear_exception_queue(&svm->vcpu);
3292 break;
3293 case SVM_EXITINTINFO_TYPE_INTR:
3294 kvm_clear_interrupt_queue(&svm->vcpu);
3295 break;
3296 default:
3297 break;
3298 }
3299 }
64a7ec06 3300
8317c298
GN
3301 if (reason != TASK_SWITCH_GATE ||
3302 int_type == SVM_EXITINTINFO_TYPE_SOFT ||
3303 (int_type == SVM_EXITINTINFO_TYPE_EXEPT &&
f629cf84
GN
3304 (int_vec == OF_VECTOR || int_vec == BP_VECTOR)))
3305 skip_emulated_instruction(&svm->vcpu);
64a7ec06 3306
7f3d35fd
KW
3307 if (int_type != SVM_EXITINTINFO_TYPE_SOFT)
3308 int_vec = -1;
3309
3310 if (kvm_task_switch(&svm->vcpu, tss_selector, int_vec, reason,
acb54517
GN
3311 has_error_code, error_code) == EMULATE_FAIL) {
3312 svm->vcpu.run->exit_reason = KVM_EXIT_INTERNAL_ERROR;
3313 svm->vcpu.run->internal.suberror = KVM_INTERNAL_ERROR_EMULATION;
3314 svm->vcpu.run->internal.ndata = 0;
3315 return 0;
3316 }
3317 return 1;
6aa8b732
AK
3318}
3319
851ba692 3320static int cpuid_interception(struct vcpu_svm *svm)
6aa8b732 3321{
5fdbf976 3322 svm->next_rip = kvm_rip_read(&svm->vcpu) + 2;
6a908b62 3323 return kvm_emulate_cpuid(&svm->vcpu);
6aa8b732
AK
3324}
3325
851ba692 3326static int iret_interception(struct vcpu_svm *svm)
95ba8273
GN
3327{
3328 ++svm->vcpu.stat.nmi_window_exits;
8a05a1b8 3329 clr_intercept(svm, INTERCEPT_IRET);
44c11430 3330 svm->vcpu.arch.hflags |= HF_IRET_MASK;
bd3d1ec3 3331 svm->nmi_iret_rip = kvm_rip_read(&svm->vcpu);
f303b4ce 3332 kvm_make_request(KVM_REQ_EVENT, &svm->vcpu);
95ba8273
GN
3333 return 1;
3334}
3335
851ba692 3336static int invlpg_interception(struct vcpu_svm *svm)
a7052897 3337{
df4f3108
AP
3338 if (!static_cpu_has(X86_FEATURE_DECODEASSISTS))
3339 return emulate_instruction(&svm->vcpu, 0) == EMULATE_DONE;
3340
3341 kvm_mmu_invlpg(&svm->vcpu, svm->vmcb->control.exit_info_1);
b742c1e6 3342 return kvm_skip_emulated_instruction(&svm->vcpu);
a7052897
MT
3343}
3344
851ba692 3345static int emulate_on_interception(struct vcpu_svm *svm)
6aa8b732 3346{
51d8b661 3347 return emulate_instruction(&svm->vcpu, 0) == EMULATE_DONE;
6aa8b732
AK
3348}
3349
332b56e4
AK
3350static int rdpmc_interception(struct vcpu_svm *svm)
3351{
3352 int err;
3353
3354 if (!static_cpu_has(X86_FEATURE_NRIPS))
3355 return emulate_on_interception(svm);
3356
3357 err = kvm_rdpmc(&svm->vcpu);
6affcbed 3358 return kvm_complete_insn_gp(&svm->vcpu, err);
332b56e4
AK
3359}
3360
52eb5a6d
XL
3361static bool check_selective_cr0_intercepted(struct vcpu_svm *svm,
3362 unsigned long val)
628afd2a
JR
3363{
3364 unsigned long cr0 = svm->vcpu.arch.cr0;
3365 bool ret = false;
3366 u64 intercept;
3367
3368 intercept = svm->nested.intercept;
3369
3370 if (!is_guest_mode(&svm->vcpu) ||
3371 (!(intercept & (1ULL << INTERCEPT_SELECTIVE_CR0))))
3372 return false;
3373
3374 cr0 &= ~SVM_CR0_SELECTIVE_MASK;
3375 val &= ~SVM_CR0_SELECTIVE_MASK;
3376
3377 if (cr0 ^ val) {
3378 svm->vmcb->control.exit_code = SVM_EXIT_CR0_SEL_WRITE;
3379 ret = (nested_svm_exit_handled(svm) == NESTED_EXIT_DONE);
3380 }
3381
3382 return ret;
3383}
3384
7ff76d58
AP
3385#define CR_VALID (1ULL << 63)
3386
3387static int cr_interception(struct vcpu_svm *svm)
3388{
3389 int reg, cr;
3390 unsigned long val;
3391 int err;
3392
3393 if (!static_cpu_has(X86_FEATURE_DECODEASSISTS))
3394 return emulate_on_interception(svm);
3395
3396 if (unlikely((svm->vmcb->control.exit_info_1 & CR_VALID) == 0))
3397 return emulate_on_interception(svm);
3398
3399 reg = svm->vmcb->control.exit_info_1 & SVM_EXITINFO_REG_MASK;
5e57518d
DK
3400 if (svm->vmcb->control.exit_code == SVM_EXIT_CR0_SEL_WRITE)
3401 cr = SVM_EXIT_WRITE_CR0 - SVM_EXIT_READ_CR0;
3402 else
3403 cr = svm->vmcb->control.exit_code - SVM_EXIT_READ_CR0;
7ff76d58
AP
3404
3405 err = 0;
3406 if (cr >= 16) { /* mov to cr */
3407 cr -= 16;
3408 val = kvm_register_read(&svm->vcpu, reg);
3409 switch (cr) {
3410 case 0:
628afd2a
JR
3411 if (!check_selective_cr0_intercepted(svm, val))
3412 err = kvm_set_cr0(&svm->vcpu, val);
977b2d03
JR
3413 else
3414 return 1;
3415
7ff76d58
AP
3416 break;
3417 case 3:
3418 err = kvm_set_cr3(&svm->vcpu, val);
3419 break;
3420 case 4:
3421 err = kvm_set_cr4(&svm->vcpu, val);
3422 break;
3423 case 8:
3424 err = kvm_set_cr8(&svm->vcpu, val);
3425 break;
3426 default:
3427 WARN(1, "unhandled write to CR%d", cr);
3428 kvm_queue_exception(&svm->vcpu, UD_VECTOR);
3429 return 1;
3430 }
3431 } else { /* mov from cr */
3432 switch (cr) {
3433 case 0:
3434 val = kvm_read_cr0(&svm->vcpu);
3435 break;
3436 case 2:
3437 val = svm->vcpu.arch.cr2;
3438 break;
3439 case 3:
9f8fe504 3440 val = kvm_read_cr3(&svm->vcpu);
7ff76d58
AP
3441 break;
3442 case 4:
3443 val = kvm_read_cr4(&svm->vcpu);
3444 break;
3445 case 8:
3446 val = kvm_get_cr8(&svm->vcpu);
3447 break;
3448 default:
3449 WARN(1, "unhandled read from CR%d", cr);
3450 kvm_queue_exception(&svm->vcpu, UD_VECTOR);
3451 return 1;
3452 }
3453 kvm_register_write(&svm->vcpu, reg, val);
3454 }
6affcbed 3455 return kvm_complete_insn_gp(&svm->vcpu, err);
7ff76d58
AP
3456}
3457
cae3797a
AP
3458static int dr_interception(struct vcpu_svm *svm)
3459{
3460 int reg, dr;
3461 unsigned long val;
cae3797a 3462
facb0139
PB
3463 if (svm->vcpu.guest_debug == 0) {
3464 /*
3465 * No more DR vmexits; force a reload of the debug registers
3466 * and reenter on this instruction. The next vmexit will
3467 * retrieve the full state of the debug registers.
3468 */
3469 clr_dr_intercepts(svm);
3470 svm->vcpu.arch.switch_db_regs |= KVM_DEBUGREG_WONT_EXIT;
3471 return 1;
3472 }
3473
cae3797a
AP
3474 if (!boot_cpu_has(X86_FEATURE_DECODEASSISTS))
3475 return emulate_on_interception(svm);
3476
3477 reg = svm->vmcb->control.exit_info_1 & SVM_EXITINFO_REG_MASK;
3478 dr = svm->vmcb->control.exit_code - SVM_EXIT_READ_DR0;
3479
3480 if (dr >= 16) { /* mov to DRn */
16f8a6f9
NA
3481 if (!kvm_require_dr(&svm->vcpu, dr - 16))
3482 return 1;
cae3797a
AP
3483 val = kvm_register_read(&svm->vcpu, reg);
3484 kvm_set_dr(&svm->vcpu, dr - 16, val);
3485 } else {
16f8a6f9
NA
3486 if (!kvm_require_dr(&svm->vcpu, dr))
3487 return 1;
3488 kvm_get_dr(&svm->vcpu, dr, &val);
3489 kvm_register_write(&svm->vcpu, reg, val);
cae3797a
AP
3490 }
3491
b742c1e6 3492 return kvm_skip_emulated_instruction(&svm->vcpu);
cae3797a
AP
3493}
3494
851ba692 3495static int cr8_write_interception(struct vcpu_svm *svm)
1d075434 3496{
851ba692 3497 struct kvm_run *kvm_run = svm->vcpu.run;
eea1cff9 3498 int r;
851ba692 3499
0a5fff19
GN
3500 u8 cr8_prev = kvm_get_cr8(&svm->vcpu);
3501 /* instruction emulation calls kvm_set_cr8() */
7ff76d58 3502 r = cr_interception(svm);
35754c98 3503 if (lapic_in_kernel(&svm->vcpu))
7ff76d58 3504 return r;
0a5fff19 3505 if (cr8_prev <= kvm_get_cr8(&svm->vcpu))
7ff76d58 3506 return r;
1d075434
JR
3507 kvm_run->exit_reason = KVM_EXIT_SET_TPR;
3508 return 0;
3509}
3510
609e36d3 3511static int svm_get_msr(struct kvm_vcpu *vcpu, struct msr_data *msr_info)
6aa8b732 3512{
a2fa3e9f
GH
3513 struct vcpu_svm *svm = to_svm(vcpu);
3514
609e36d3 3515 switch (msr_info->index) {
af24a4e4 3516 case MSR_IA32_TSC: {
609e36d3 3517 msr_info->data = svm->vmcb->control.tsc_offset +
35181e86 3518 kvm_scale_tsc(vcpu, rdtsc());
fbc0db76 3519
6aa8b732
AK
3520 break;
3521 }
8c06585d 3522 case MSR_STAR:
609e36d3 3523 msr_info->data = svm->vmcb->save.star;
6aa8b732 3524 break;
0e859cac 3525#ifdef CONFIG_X86_64
6aa8b732 3526 case MSR_LSTAR:
609e36d3 3527 msr_info->data = svm->vmcb->save.lstar;
6aa8b732
AK
3528 break;
3529 case MSR_CSTAR:
609e36d3 3530 msr_info->data = svm->vmcb->save.cstar;
6aa8b732
AK
3531 break;
3532 case MSR_KERNEL_GS_BASE:
609e36d3 3533 msr_info->data = svm->vmcb->save.kernel_gs_base;
6aa8b732
AK
3534 break;
3535 case MSR_SYSCALL_MASK:
609e36d3 3536 msr_info->data = svm->vmcb->save.sfmask;
6aa8b732
AK
3537 break;
3538#endif
3539 case MSR_IA32_SYSENTER_CS:
609e36d3 3540 msr_info->data = svm->vmcb->save.sysenter_cs;
6aa8b732
AK
3541 break;
3542 case MSR_IA32_SYSENTER_EIP:
609e36d3 3543 msr_info->data = svm->sysenter_eip;
6aa8b732
AK
3544 break;
3545 case MSR_IA32_SYSENTER_ESP:
609e36d3 3546 msr_info->data = svm->sysenter_esp;
6aa8b732 3547 break;
46896c73
PB
3548 case MSR_TSC_AUX:
3549 if (!boot_cpu_has(X86_FEATURE_RDTSCP))
3550 return 1;
3551 msr_info->data = svm->tsc_aux;
3552 break;
e0231715
JR
3553 /*
3554 * Nobody will change the following 5 values in the VMCB so we can
3555 * safely return them on rdmsr. They will always be 0 until LBRV is
3556 * implemented.
3557 */
a2938c80 3558 case MSR_IA32_DEBUGCTLMSR:
609e36d3 3559 msr_info->data = svm->vmcb->save.dbgctl;
a2938c80
JR
3560 break;
3561 case MSR_IA32_LASTBRANCHFROMIP:
609e36d3 3562 msr_info->data = svm->vmcb->save.br_from;
a2938c80
JR
3563 break;
3564 case MSR_IA32_LASTBRANCHTOIP:
609e36d3 3565 msr_info->data = svm->vmcb->save.br_to;
a2938c80
JR
3566 break;
3567 case MSR_IA32_LASTINTFROMIP:
609e36d3 3568 msr_info->data = svm->vmcb->save.last_excp_from;
a2938c80
JR
3569 break;
3570 case MSR_IA32_LASTINTTOIP:
609e36d3 3571 msr_info->data = svm->vmcb->save.last_excp_to;
a2938c80 3572 break;
b286d5d8 3573 case MSR_VM_HSAVE_PA:
609e36d3 3574 msr_info->data = svm->nested.hsave_msr;
b286d5d8 3575 break;
eb6f302e 3576 case MSR_VM_CR:
609e36d3 3577 msr_info->data = svm->nested.vm_cr_msr;
eb6f302e 3578 break;
c8a73f18 3579 case MSR_IA32_UCODE_REV:
609e36d3 3580 msr_info->data = 0x01000065;
c8a73f18 3581 break;
ae8b7875
BP
3582 case MSR_F15H_IC_CFG: {
3583
3584 int family, model;
3585
3586 family = guest_cpuid_family(vcpu);
3587 model = guest_cpuid_model(vcpu);
3588
3589 if (family < 0 || model < 0)
3590 return kvm_get_msr_common(vcpu, msr_info);
3591
3592 msr_info->data = 0;
3593
3594 if (family == 0x15 &&
3595 (model >= 0x2 && model < 0x20))
3596 msr_info->data = 0x1E;
3597 }
3598 break;
6aa8b732 3599 default:
609e36d3 3600 return kvm_get_msr_common(vcpu, msr_info);
6aa8b732
AK
3601 }
3602 return 0;
3603}
3604
851ba692 3605static int rdmsr_interception(struct vcpu_svm *svm)
6aa8b732 3606{
668f198f 3607 u32 ecx = kvm_register_read(&svm->vcpu, VCPU_REGS_RCX);
609e36d3 3608 struct msr_data msr_info;
6aa8b732 3609
609e36d3
PB
3610 msr_info.index = ecx;
3611 msr_info.host_initiated = false;
3612 if (svm_get_msr(&svm->vcpu, &msr_info)) {
59200273 3613 trace_kvm_msr_read_ex(ecx);
c1a5d4f9 3614 kvm_inject_gp(&svm->vcpu, 0);
b742c1e6 3615 return 1;
59200273 3616 } else {
609e36d3 3617 trace_kvm_msr_read(ecx, msr_info.data);
af9ca2d7 3618
609e36d3
PB
3619 kvm_register_write(&svm->vcpu, VCPU_REGS_RAX,
3620 msr_info.data & 0xffffffff);
3621 kvm_register_write(&svm->vcpu, VCPU_REGS_RDX,
3622 msr_info.data >> 32);
5fdbf976 3623 svm->next_rip = kvm_rip_read(&svm->vcpu) + 2;
b742c1e6 3624 return kvm_skip_emulated_instruction(&svm->vcpu);
6aa8b732 3625 }
6aa8b732
AK
3626}
3627
4a810181
JR
3628static int svm_set_vm_cr(struct kvm_vcpu *vcpu, u64 data)
3629{
3630 struct vcpu_svm *svm = to_svm(vcpu);
3631 int svm_dis, chg_mask;
3632
3633 if (data & ~SVM_VM_CR_VALID_MASK)
3634 return 1;
3635
3636 chg_mask = SVM_VM_CR_VALID_MASK;
3637
3638 if (svm->nested.vm_cr_msr & SVM_VM_CR_SVM_DIS_MASK)
3639 chg_mask &= ~(SVM_VM_CR_SVM_LOCK_MASK | SVM_VM_CR_SVM_DIS_MASK);
3640
3641 svm->nested.vm_cr_msr &= ~chg_mask;
3642 svm->nested.vm_cr_msr |= (data & chg_mask);
3643
3644 svm_dis = svm->nested.vm_cr_msr & SVM_VM_CR_SVM_DIS_MASK;
3645
3646 /* check for svm_disable while efer.svme is set */
3647 if (svm_dis && (vcpu->arch.efer & EFER_SVME))
3648 return 1;
3649
3650 return 0;
3651}
3652
8fe8ab46 3653static int svm_set_msr(struct kvm_vcpu *vcpu, struct msr_data *msr)
6aa8b732 3654{
a2fa3e9f
GH
3655 struct vcpu_svm *svm = to_svm(vcpu);
3656
8fe8ab46
WA
3657 u32 ecx = msr->index;
3658 u64 data = msr->data;
6aa8b732 3659 switch (ecx) {
f4e1b3c8 3660 case MSR_IA32_TSC:
8fe8ab46 3661 kvm_write_tsc(vcpu, msr);
6aa8b732 3662 break;
8c06585d 3663 case MSR_STAR:
a2fa3e9f 3664 svm->vmcb->save.star = data;
6aa8b732 3665 break;
49b14f24 3666#ifdef CONFIG_X86_64
6aa8b732 3667 case MSR_LSTAR:
a2fa3e9f 3668 svm->vmcb->save.lstar = data;
6aa8b732
AK
3669 break;
3670 case MSR_CSTAR:
a2fa3e9f 3671 svm->vmcb->save.cstar = data;
6aa8b732
AK
3672 break;
3673 case MSR_KERNEL_GS_BASE:
a2fa3e9f 3674 svm->vmcb->save.kernel_gs_base = data;
6aa8b732
AK
3675 break;
3676 case MSR_SYSCALL_MASK:
a2fa3e9f 3677 svm->vmcb->save.sfmask = data;
6aa8b732
AK
3678 break;
3679#endif
3680 case MSR_IA32_SYSENTER_CS:
a2fa3e9f 3681 svm->vmcb->save.sysenter_cs = data;
6aa8b732
AK
3682 break;
3683 case MSR_IA32_SYSENTER_EIP:
017cb99e 3684 svm->sysenter_eip = data;
a2fa3e9f 3685 svm->vmcb->save.sysenter_eip = data;
6aa8b732
AK
3686 break;
3687 case MSR_IA32_SYSENTER_ESP:
017cb99e 3688 svm->sysenter_esp = data;
a2fa3e9f 3689 svm->vmcb->save.sysenter_esp = data;
6aa8b732 3690 break;
46896c73
PB
3691 case MSR_TSC_AUX:
3692 if (!boot_cpu_has(X86_FEATURE_RDTSCP))
3693 return 1;
3694
3695 /*
3696 * This is rare, so we update the MSR here instead of using
3697 * direct_access_msrs. Doing that would require a rdmsr in
3698 * svm_vcpu_put.
3699 */
3700 svm->tsc_aux = data;
3701 wrmsrl(MSR_TSC_AUX, svm->tsc_aux);
3702 break;
a2938c80 3703 case MSR_IA32_DEBUGCTLMSR:
2a6b20b8 3704 if (!boot_cpu_has(X86_FEATURE_LBRV)) {
a737f256
CD
3705 vcpu_unimpl(vcpu, "%s: MSR_IA32_DEBUGCTL 0x%llx, nop\n",
3706 __func__, data);
24e09cbf
JR
3707 break;
3708 }
3709 if (data & DEBUGCTL_RESERVED_BITS)
3710 return 1;
3711
3712 svm->vmcb->save.dbgctl = data;
b53ba3f9 3713 mark_dirty(svm->vmcb, VMCB_LBR);
24e09cbf
JR
3714 if (data & (1ULL<<0))
3715 svm_enable_lbrv(svm);
3716 else
3717 svm_disable_lbrv(svm);
a2938c80 3718 break;
b286d5d8 3719 case MSR_VM_HSAVE_PA:
e6aa9abd 3720 svm->nested.hsave_msr = data;
62b9abaa 3721 break;
3c5d0a44 3722 case MSR_VM_CR:
4a810181 3723 return svm_set_vm_cr(vcpu, data);
3c5d0a44 3724 case MSR_VM_IGNNE:
a737f256 3725 vcpu_unimpl(vcpu, "unimplemented wrmsr: 0x%x data 0x%llx\n", ecx, data);
3c5d0a44 3726 break;
44a95dae
SS
3727 case MSR_IA32_APICBASE:
3728 if (kvm_vcpu_apicv_active(vcpu))
3729 avic_update_vapic_bar(to_svm(vcpu), data);
3730 /* Follow through */
6aa8b732 3731 default:
8fe8ab46 3732 return kvm_set_msr_common(vcpu, msr);
6aa8b732
AK
3733 }
3734 return 0;
3735}
3736
851ba692 3737static int wrmsr_interception(struct vcpu_svm *svm)
6aa8b732 3738{
8fe8ab46 3739 struct msr_data msr;
668f198f
DK
3740 u32 ecx = kvm_register_read(&svm->vcpu, VCPU_REGS_RCX);
3741 u64 data = kvm_read_edx_eax(&svm->vcpu);
af9ca2d7 3742
8fe8ab46
WA
3743 msr.data = data;
3744 msr.index = ecx;
3745 msr.host_initiated = false;
af9ca2d7 3746
5fdbf976 3747 svm->next_rip = kvm_rip_read(&svm->vcpu) + 2;
854e8bb1 3748 if (kvm_set_msr(&svm->vcpu, &msr)) {
59200273 3749 trace_kvm_msr_write_ex(ecx, data);
c1a5d4f9 3750 kvm_inject_gp(&svm->vcpu, 0);
b742c1e6 3751 return 1;
59200273
AK
3752 } else {
3753 trace_kvm_msr_write(ecx, data);
b742c1e6 3754 return kvm_skip_emulated_instruction(&svm->vcpu);
59200273 3755 }
6aa8b732
AK
3756}
3757
851ba692 3758static int msr_interception(struct vcpu_svm *svm)
6aa8b732 3759{
e756fc62 3760 if (svm->vmcb->control.exit_info_1)
851ba692 3761 return wrmsr_interception(svm);
6aa8b732 3762 else
851ba692 3763 return rdmsr_interception(svm);
6aa8b732
AK
3764}
3765
851ba692 3766static int interrupt_window_interception(struct vcpu_svm *svm)
c1150d8c 3767{
3842d135 3768 kvm_make_request(KVM_REQ_EVENT, &svm->vcpu);
f0b85051 3769 svm_clear_vintr(svm);
85f455f7 3770 svm->vmcb->control.int_ctl &= ~V_IRQ_MASK;
decdbf6a 3771 mark_dirty(svm->vmcb, VMCB_INTR);
675acb75 3772 ++svm->vcpu.stat.irq_window_exits;
c1150d8c
DL
3773 return 1;
3774}
3775
565d0998
ML
3776static int pause_interception(struct vcpu_svm *svm)
3777{
de63ad4c
LM
3778 struct kvm_vcpu *vcpu = &svm->vcpu;
3779 bool in_kernel = (svm_get_cpl(vcpu) == 0);
3780
3781 kvm_vcpu_on_spin(vcpu, in_kernel);
565d0998
ML
3782 return 1;
3783}
3784
87c00572
GS
3785static int nop_interception(struct vcpu_svm *svm)
3786{
b742c1e6 3787 return kvm_skip_emulated_instruction(&(svm->vcpu));
87c00572
GS
3788}
3789
3790static int monitor_interception(struct vcpu_svm *svm)
3791{
3792 printk_once(KERN_WARNING "kvm: MONITOR instruction emulated as NOP!\n");
3793 return nop_interception(svm);
3794}
3795
3796static int mwait_interception(struct vcpu_svm *svm)
3797{
3798 printk_once(KERN_WARNING "kvm: MWAIT instruction emulated as NOP!\n");
3799 return nop_interception(svm);
3800}
3801
18f40c53
SS
3802enum avic_ipi_failure_cause {
3803 AVIC_IPI_FAILURE_INVALID_INT_TYPE,
3804 AVIC_IPI_FAILURE_TARGET_NOT_RUNNING,
3805 AVIC_IPI_FAILURE_INVALID_TARGET,
3806 AVIC_IPI_FAILURE_INVALID_BACKING_PAGE,
3807};
3808
3809static int avic_incomplete_ipi_interception(struct vcpu_svm *svm)
3810{
3811 u32 icrh = svm->vmcb->control.exit_info_1 >> 32;
3812 u32 icrl = svm->vmcb->control.exit_info_1;
3813 u32 id = svm->vmcb->control.exit_info_2 >> 32;
5446a979 3814 u32 index = svm->vmcb->control.exit_info_2 & 0xFF;
18f40c53
SS
3815 struct kvm_lapic *apic = svm->vcpu.arch.apic;
3816
3817 trace_kvm_avic_incomplete_ipi(svm->vcpu.vcpu_id, icrh, icrl, id, index);
3818
3819 switch (id) {
3820 case AVIC_IPI_FAILURE_INVALID_INT_TYPE:
3821 /*
3822 * AVIC hardware handles the generation of
3823 * IPIs when the specified Message Type is Fixed
3824 * (also known as fixed delivery mode) and
3825 * the Trigger Mode is edge-triggered. The hardware
3826 * also supports self and broadcast delivery modes
3827 * specified via the Destination Shorthand(DSH)
3828 * field of the ICRL. Logical and physical APIC ID
3829 * formats are supported. All other IPI types cause
3830 * a #VMEXIT, which needs to emulated.
3831 */
3832 kvm_lapic_reg_write(apic, APIC_ICR2, icrh);
3833 kvm_lapic_reg_write(apic, APIC_ICR, icrl);
3834 break;
3835 case AVIC_IPI_FAILURE_TARGET_NOT_RUNNING: {
3836 int i;
3837 struct kvm_vcpu *vcpu;
3838 struct kvm *kvm = svm->vcpu.kvm;
3839 struct kvm_lapic *apic = svm->vcpu.arch.apic;
3840
3841 /*
3842 * At this point, we expect that the AVIC HW has already
3843 * set the appropriate IRR bits on the valid target
3844 * vcpus. So, we just need to kick the appropriate vcpu.
3845 */
3846 kvm_for_each_vcpu(i, vcpu, kvm) {
3847 bool m = kvm_apic_match_dest(vcpu, apic,
3848 icrl & KVM_APIC_SHORT_MASK,
3849 GET_APIC_DEST_FIELD(icrh),
3850 icrl & KVM_APIC_DEST_MASK);
3851
3852 if (m && !avic_vcpu_is_running(vcpu))
3853 kvm_vcpu_wake_up(vcpu);
3854 }
3855 break;
3856 }
3857 case AVIC_IPI_FAILURE_INVALID_TARGET:
3858 break;
3859 case AVIC_IPI_FAILURE_INVALID_BACKING_PAGE:
3860 WARN_ONCE(1, "Invalid backing page\n");
3861 break;
3862 default:
3863 pr_err("Unknown IPI interception\n");
3864 }
3865
3866 return 1;
3867}
3868
3869static u32 *avic_get_logical_id_entry(struct kvm_vcpu *vcpu, u32 ldr, bool flat)
3870{
3871 struct kvm_arch *vm_data = &vcpu->kvm->arch;
3872 int index;
3873 u32 *logical_apic_id_table;
3874 int dlid = GET_APIC_LOGICAL_ID(ldr);
3875
3876 if (!dlid)
3877 return NULL;
3878
3879 if (flat) { /* flat */
3880 index = ffs(dlid) - 1;
3881 if (index > 7)
3882 return NULL;
3883 } else { /* cluster */
3884 int cluster = (dlid & 0xf0) >> 4;
3885 int apic = ffs(dlid & 0x0f) - 1;
3886
3887 if ((apic < 0) || (apic > 7) ||
3888 (cluster >= 0xf))
3889 return NULL;
3890 index = (cluster << 2) + apic;
3891 }
3892
3893 logical_apic_id_table = (u32 *) page_address(vm_data->avic_logical_id_table_page);
3894
3895 return &logical_apic_id_table[index];
3896}
3897
3898static int avic_ldr_write(struct kvm_vcpu *vcpu, u8 g_physical_id, u32 ldr,
3899 bool valid)
3900{
3901 bool flat;
3902 u32 *entry, new_entry;
3903
3904 flat = kvm_lapic_get_reg(vcpu->arch.apic, APIC_DFR) == APIC_DFR_FLAT;
3905 entry = avic_get_logical_id_entry(vcpu, ldr, flat);
3906 if (!entry)
3907 return -EINVAL;
3908
3909 new_entry = READ_ONCE(*entry);
3910 new_entry &= ~AVIC_LOGICAL_ID_ENTRY_GUEST_PHYSICAL_ID_MASK;
3911 new_entry |= (g_physical_id & AVIC_LOGICAL_ID_ENTRY_GUEST_PHYSICAL_ID_MASK);
3912 if (valid)
3913 new_entry |= AVIC_LOGICAL_ID_ENTRY_VALID_MASK;
3914 else
3915 new_entry &= ~AVIC_LOGICAL_ID_ENTRY_VALID_MASK;
3916 WRITE_ONCE(*entry, new_entry);
3917
3918 return 0;
3919}
3920
3921static int avic_handle_ldr_update(struct kvm_vcpu *vcpu)
3922{
3923 int ret;
3924 struct vcpu_svm *svm = to_svm(vcpu);
3925 u32 ldr = kvm_lapic_get_reg(vcpu->arch.apic, APIC_LDR);
3926
3927 if (!ldr)
3928 return 1;
3929
3930 ret = avic_ldr_write(vcpu, vcpu->vcpu_id, ldr, true);
3931 if (ret && svm->ldr_reg) {
3932 avic_ldr_write(vcpu, 0, svm->ldr_reg, false);
3933 svm->ldr_reg = 0;
3934 } else {
3935 svm->ldr_reg = ldr;
3936 }
3937 return ret;
3938}
3939
3940static int avic_handle_apic_id_update(struct kvm_vcpu *vcpu)
3941{
3942 u64 *old, *new;
3943 struct vcpu_svm *svm = to_svm(vcpu);
3944 u32 apic_id_reg = kvm_lapic_get_reg(vcpu->arch.apic, APIC_ID);
3945 u32 id = (apic_id_reg >> 24) & 0xff;
3946
3947 if (vcpu->vcpu_id == id)
3948 return 0;
3949
3950 old = avic_get_physical_id_entry(vcpu, vcpu->vcpu_id);
3951 new = avic_get_physical_id_entry(vcpu, id);
3952 if (!new || !old)
3953 return 1;
3954
3955 /* We need to move physical_id_entry to new offset */
3956 *new = *old;
3957 *old = 0ULL;
3958 to_svm(vcpu)->avic_physical_id_cache = new;
3959
3960 /*
3961 * Also update the guest physical APIC ID in the logical
3962 * APIC ID table entry if already setup the LDR.
3963 */
3964 if (svm->ldr_reg)
3965 avic_handle_ldr_update(vcpu);
3966
3967 return 0;
3968}
3969
3970static int avic_handle_dfr_update(struct kvm_vcpu *vcpu)
3971{
3972 struct vcpu_svm *svm = to_svm(vcpu);
3973 struct kvm_arch *vm_data = &vcpu->kvm->arch;
3974 u32 dfr = kvm_lapic_get_reg(vcpu->arch.apic, APIC_DFR);
3975 u32 mod = (dfr >> 28) & 0xf;
3976
3977 /*
3978 * We assume that all local APICs are using the same type.
3979 * If this changes, we need to flush the AVIC logical
3980 * APID id table.
3981 */
3982 if (vm_data->ldr_mode == mod)
3983 return 0;
3984
3985 clear_page(page_address(vm_data->avic_logical_id_table_page));
3986 vm_data->ldr_mode = mod;
3987
3988 if (svm->ldr_reg)
3989 avic_handle_ldr_update(vcpu);
3990 return 0;
3991}
3992
3993static int avic_unaccel_trap_write(struct vcpu_svm *svm)
3994{
3995 struct kvm_lapic *apic = svm->vcpu.arch.apic;
3996 u32 offset = svm->vmcb->control.exit_info_1 &
3997 AVIC_UNACCEL_ACCESS_OFFSET_MASK;
3998
3999 switch (offset) {
4000 case APIC_ID:
4001 if (avic_handle_apic_id_update(&svm->vcpu))
4002 return 0;
4003 break;
4004 case APIC_LDR:
4005 if (avic_handle_ldr_update(&svm->vcpu))
4006 return 0;
4007 break;
4008 case APIC_DFR:
4009 avic_handle_dfr_update(&svm->vcpu);
4010 break;
4011 default:
4012 break;
4013 }
4014
4015 kvm_lapic_reg_write(apic, offset, kvm_lapic_get_reg(apic, offset));
4016
4017 return 1;
4018}
4019
4020static bool is_avic_unaccelerated_access_trap(u32 offset)
4021{
4022 bool ret = false;
4023
4024 switch (offset) {
4025 case APIC_ID:
4026 case APIC_EOI:
4027 case APIC_RRR:
4028 case APIC_LDR:
4029 case APIC_DFR:
4030 case APIC_SPIV:
4031 case APIC_ESR:
4032 case APIC_ICR:
4033 case APIC_LVTT:
4034 case APIC_LVTTHMR:
4035 case APIC_LVTPC:
4036 case APIC_LVT0:
4037 case APIC_LVT1:
4038 case APIC_LVTERR:
4039 case APIC_TMICT:
4040 case APIC_TDCR:
4041 ret = true;
4042 break;
4043 default:
4044 break;
4045 }
4046 return ret;
4047}
4048
4049static int avic_unaccelerated_access_interception(struct vcpu_svm *svm)
4050{
4051 int ret = 0;
4052 u32 offset = svm->vmcb->control.exit_info_1 &
4053 AVIC_UNACCEL_ACCESS_OFFSET_MASK;
4054 u32 vector = svm->vmcb->control.exit_info_2 &
4055 AVIC_UNACCEL_ACCESS_VECTOR_MASK;
4056 bool write = (svm->vmcb->control.exit_info_1 >> 32) &
4057 AVIC_UNACCEL_ACCESS_WRITE_MASK;
4058 bool trap = is_avic_unaccelerated_access_trap(offset);
4059
4060 trace_kvm_avic_unaccelerated_access(svm->vcpu.vcpu_id, offset,
4061 trap, write, vector);
4062 if (trap) {
4063 /* Handling Trap */
4064 WARN_ONCE(!write, "svm: Handling trap read.\n");
4065 ret = avic_unaccel_trap_write(svm);
4066 } else {
4067 /* Handling Fault */
4068 ret = (emulate_instruction(&svm->vcpu, 0) == EMULATE_DONE);
4069 }
4070
4071 return ret;
4072}
4073
09941fbb 4074static int (*const svm_exit_handlers[])(struct vcpu_svm *svm) = {
7ff76d58
AP
4075 [SVM_EXIT_READ_CR0] = cr_interception,
4076 [SVM_EXIT_READ_CR3] = cr_interception,
4077 [SVM_EXIT_READ_CR4] = cr_interception,
4078 [SVM_EXIT_READ_CR8] = cr_interception,
5e57518d 4079 [SVM_EXIT_CR0_SEL_WRITE] = cr_interception,
628afd2a 4080 [SVM_EXIT_WRITE_CR0] = cr_interception,
7ff76d58
AP
4081 [SVM_EXIT_WRITE_CR3] = cr_interception,
4082 [SVM_EXIT_WRITE_CR4] = cr_interception,
e0231715 4083 [SVM_EXIT_WRITE_CR8] = cr8_write_interception,
cae3797a
AP
4084 [SVM_EXIT_READ_DR0] = dr_interception,
4085 [SVM_EXIT_READ_DR1] = dr_interception,
4086 [SVM_EXIT_READ_DR2] = dr_interception,
4087 [SVM_EXIT_READ_DR3] = dr_interception,
4088 [SVM_EXIT_READ_DR4] = dr_interception,
4089 [SVM_EXIT_READ_DR5] = dr_interception,
4090 [SVM_EXIT_READ_DR6] = dr_interception,
4091 [SVM_EXIT_READ_DR7] = dr_interception,
4092 [SVM_EXIT_WRITE_DR0] = dr_interception,
4093 [SVM_EXIT_WRITE_DR1] = dr_interception,
4094 [SVM_EXIT_WRITE_DR2] = dr_interception,
4095 [SVM_EXIT_WRITE_DR3] = dr_interception,
4096 [SVM_EXIT_WRITE_DR4] = dr_interception,
4097 [SVM_EXIT_WRITE_DR5] = dr_interception,
4098 [SVM_EXIT_WRITE_DR6] = dr_interception,
4099 [SVM_EXIT_WRITE_DR7] = dr_interception,
d0bfb940
JK
4100 [SVM_EXIT_EXCP_BASE + DB_VECTOR] = db_interception,
4101 [SVM_EXIT_EXCP_BASE + BP_VECTOR] = bp_interception,
7aa81cc0 4102 [SVM_EXIT_EXCP_BASE + UD_VECTOR] = ud_interception,
e0231715 4103 [SVM_EXIT_EXCP_BASE + PF_VECTOR] = pf_interception,
e0231715 4104 [SVM_EXIT_EXCP_BASE + MC_VECTOR] = mc_interception,
54a20552 4105 [SVM_EXIT_EXCP_BASE + AC_VECTOR] = ac_interception,
e0231715 4106 [SVM_EXIT_INTR] = intr_interception,
c47f098d 4107 [SVM_EXIT_NMI] = nmi_interception,
6aa8b732
AK
4108 [SVM_EXIT_SMI] = nop_on_interception,
4109 [SVM_EXIT_INIT] = nop_on_interception,
c1150d8c 4110 [SVM_EXIT_VINTR] = interrupt_window_interception,
332b56e4 4111 [SVM_EXIT_RDPMC] = rdpmc_interception,
6aa8b732 4112 [SVM_EXIT_CPUID] = cpuid_interception,
95ba8273 4113 [SVM_EXIT_IRET] = iret_interception,
cf5a94d1 4114 [SVM_EXIT_INVD] = emulate_on_interception,
565d0998 4115 [SVM_EXIT_PAUSE] = pause_interception,
6aa8b732 4116 [SVM_EXIT_HLT] = halt_interception,
a7052897 4117 [SVM_EXIT_INVLPG] = invlpg_interception,
ff092385 4118 [SVM_EXIT_INVLPGA] = invlpga_interception,
e0231715 4119 [SVM_EXIT_IOIO] = io_interception,
6aa8b732
AK
4120 [SVM_EXIT_MSR] = msr_interception,
4121 [SVM_EXIT_TASK_SWITCH] = task_switch_interception,
46fe4ddd 4122 [SVM_EXIT_SHUTDOWN] = shutdown_interception,
3d6368ef 4123 [SVM_EXIT_VMRUN] = vmrun_interception,
02e235bc 4124 [SVM_EXIT_VMMCALL] = vmmcall_interception,
5542675b
AG
4125 [SVM_EXIT_VMLOAD] = vmload_interception,
4126 [SVM_EXIT_VMSAVE] = vmsave_interception,
1371d904
AG
4127 [SVM_EXIT_STGI] = stgi_interception,
4128 [SVM_EXIT_CLGI] = clgi_interception,
532a46b9 4129 [SVM_EXIT_SKINIT] = skinit_interception,
dab429a7 4130 [SVM_EXIT_WBINVD] = wbinvd_interception,
87c00572
GS
4131 [SVM_EXIT_MONITOR] = monitor_interception,
4132 [SVM_EXIT_MWAIT] = mwait_interception,
81dd35d4 4133 [SVM_EXIT_XSETBV] = xsetbv_interception,
709ddebf 4134 [SVM_EXIT_NPF] = pf_interception,
64d60670 4135 [SVM_EXIT_RSM] = emulate_on_interception,
18f40c53
SS
4136 [SVM_EXIT_AVIC_INCOMPLETE_IPI] = avic_incomplete_ipi_interception,
4137 [SVM_EXIT_AVIC_UNACCELERATED_ACCESS] = avic_unaccelerated_access_interception,
6aa8b732
AK
4138};
4139
ae8cc059 4140static void dump_vmcb(struct kvm_vcpu *vcpu)
3f10c846
JR
4141{
4142 struct vcpu_svm *svm = to_svm(vcpu);
4143 struct vmcb_control_area *control = &svm->vmcb->control;
4144 struct vmcb_save_area *save = &svm->vmcb->save;
4145
4146 pr_err("VMCB Control Area:\n");
ae8cc059
JP
4147 pr_err("%-20s%04x\n", "cr_read:", control->intercept_cr & 0xffff);
4148 pr_err("%-20s%04x\n", "cr_write:", control->intercept_cr >> 16);
4149 pr_err("%-20s%04x\n", "dr_read:", control->intercept_dr & 0xffff);
4150 pr_err("%-20s%04x\n", "dr_write:", control->intercept_dr >> 16);
4151 pr_err("%-20s%08x\n", "exceptions:", control->intercept_exceptions);
4152 pr_err("%-20s%016llx\n", "intercepts:", control->intercept);
4153 pr_err("%-20s%d\n", "pause filter count:", control->pause_filter_count);
4154 pr_err("%-20s%016llx\n", "iopm_base_pa:", control->iopm_base_pa);
4155 pr_err("%-20s%016llx\n", "msrpm_base_pa:", control->msrpm_base_pa);
4156 pr_err("%-20s%016llx\n", "tsc_offset:", control->tsc_offset);
4157 pr_err("%-20s%d\n", "asid:", control->asid);
4158 pr_err("%-20s%d\n", "tlb_ctl:", control->tlb_ctl);
4159 pr_err("%-20s%08x\n", "int_ctl:", control->int_ctl);
4160 pr_err("%-20s%08x\n", "int_vector:", control->int_vector);
4161 pr_err("%-20s%08x\n", "int_state:", control->int_state);
4162 pr_err("%-20s%08x\n", "exit_code:", control->exit_code);
4163 pr_err("%-20s%016llx\n", "exit_info1:", control->exit_info_1);
4164 pr_err("%-20s%016llx\n", "exit_info2:", control->exit_info_2);
4165 pr_err("%-20s%08x\n", "exit_int_info:", control->exit_int_info);
4166 pr_err("%-20s%08x\n", "exit_int_info_err:", control->exit_int_info_err);
4167 pr_err("%-20s%lld\n", "nested_ctl:", control->nested_ctl);
4168 pr_err("%-20s%016llx\n", "nested_cr3:", control->nested_cr3);
44a95dae 4169 pr_err("%-20s%016llx\n", "avic_vapic_bar:", control->avic_vapic_bar);
ae8cc059
JP
4170 pr_err("%-20s%08x\n", "event_inj:", control->event_inj);
4171 pr_err("%-20s%08x\n", "event_inj_err:", control->event_inj_err);
0dc92119 4172 pr_err("%-20s%lld\n", "virt_ext:", control->virt_ext);
ae8cc059 4173 pr_err("%-20s%016llx\n", "next_rip:", control->next_rip);
44a95dae
SS
4174 pr_err("%-20s%016llx\n", "avic_backing_page:", control->avic_backing_page);
4175 pr_err("%-20s%016llx\n", "avic_logical_id:", control->avic_logical_id);
4176 pr_err("%-20s%016llx\n", "avic_physical_id:", control->avic_physical_id);
3f10c846 4177 pr_err("VMCB State Save Area:\n");
ae8cc059
JP
4178 pr_err("%-5s s: %04x a: %04x l: %08x b: %016llx\n",
4179 "es:",
4180 save->es.selector, save->es.attrib,
4181 save->es.limit, save->es.base);
4182 pr_err("%-5s s: %04x a: %04x l: %08x b: %016llx\n",
4183 "cs:",
4184 save->cs.selector, save->cs.attrib,
4185 save->cs.limit, save->cs.base);
4186 pr_err("%-5s s: %04x a: %04x l: %08x b: %016llx\n",
4187 "ss:",
4188 save->ss.selector, save->ss.attrib,
4189 save->ss.limit, save->ss.base);
4190 pr_err("%-5s s: %04x a: %04x l: %08x b: %016llx\n",
4191 "ds:",
4192 save->ds.selector, save->ds.attrib,
4193 save->ds.limit, save->ds.base);
4194 pr_err("%-5s s: %04x a: %04x l: %08x b: %016llx\n",
4195 "fs:",
4196 save->fs.selector, save->fs.attrib,
4197 save->fs.limit, save->fs.base);
4198 pr_err("%-5s s: %04x a: %04x l: %08x b: %016llx\n",
4199 "gs:",
4200 save->gs.selector, save->gs.attrib,
4201 save->gs.limit, save->gs.base);
4202 pr_err("%-5s s: %04x a: %04x l: %08x b: %016llx\n",
4203 "gdtr:",
4204 save->gdtr.selector, save->gdtr.attrib,
4205 save->gdtr.limit, save->gdtr.base);
4206 pr_err("%-5s s: %04x a: %04x l: %08x b: %016llx\n",
4207 "ldtr:",
4208 save->ldtr.selector, save->ldtr.attrib,
4209 save->ldtr.limit, save->ldtr.base);
4210 pr_err("%-5s s: %04x a: %04x l: %08x b: %016llx\n",
4211 "idtr:",
4212 save->idtr.selector, save->idtr.attrib,
4213 save->idtr.limit, save->idtr.base);
4214 pr_err("%-5s s: %04x a: %04x l: %08x b: %016llx\n",
4215 "tr:",
4216 save->tr.selector, save->tr.attrib,
4217 save->tr.limit, save->tr.base);
3f10c846
JR
4218 pr_err("cpl: %d efer: %016llx\n",
4219 save->cpl, save->efer);
ae8cc059
JP
4220 pr_err("%-15s %016llx %-13s %016llx\n",
4221 "cr0:", save->cr0, "cr2:", save->cr2);
4222 pr_err("%-15s %016llx %-13s %016llx\n",
4223 "cr3:", save->cr3, "cr4:", save->cr4);
4224 pr_err("%-15s %016llx %-13s %016llx\n",
4225 "dr6:", save->dr6, "dr7:", save->dr7);
4226 pr_err("%-15s %016llx %-13s %016llx\n",
4227 "rip:", save->rip, "rflags:", save->rflags);
4228 pr_err("%-15s %016llx %-13s %016llx\n",
4229 "rsp:", save->rsp, "rax:", save->rax);
4230 pr_err("%-15s %016llx %-13s %016llx\n",
4231 "star:", save->star, "lstar:", save->lstar);
4232 pr_err("%-15s %016llx %-13s %016llx\n",
4233 "cstar:", save->cstar, "sfmask:", save->sfmask);
4234 pr_err("%-15s %016llx %-13s %016llx\n",
4235 "kernel_gs_base:", save->kernel_gs_base,
4236 "sysenter_cs:", save->sysenter_cs);
4237 pr_err("%-15s %016llx %-13s %016llx\n",
4238 "sysenter_esp:", save->sysenter_esp,
4239 "sysenter_eip:", save->sysenter_eip);
4240 pr_err("%-15s %016llx %-13s %016llx\n",
4241 "gpat:", save->g_pat, "dbgctl:", save->dbgctl);
4242 pr_err("%-15s %016llx %-13s %016llx\n",
4243 "br_from:", save->br_from, "br_to:", save->br_to);
4244 pr_err("%-15s %016llx %-13s %016llx\n",
4245 "excp_from:", save->last_excp_from,
4246 "excp_to:", save->last_excp_to);
3f10c846
JR
4247}
4248
586f9607
AK
4249static void svm_get_exit_info(struct kvm_vcpu *vcpu, u64 *info1, u64 *info2)
4250{
4251 struct vmcb_control_area *control = &to_svm(vcpu)->vmcb->control;
4252
4253 *info1 = control->exit_info_1;
4254 *info2 = control->exit_info_2;
4255}
4256
851ba692 4257static int handle_exit(struct kvm_vcpu *vcpu)
6aa8b732 4258{
04d2cc77 4259 struct vcpu_svm *svm = to_svm(vcpu);
851ba692 4260 struct kvm_run *kvm_run = vcpu->run;
a2fa3e9f 4261 u32 exit_code = svm->vmcb->control.exit_code;
6aa8b732 4262
8b89fe1f
PB
4263 trace_kvm_exit(exit_code, vcpu, KVM_ISA_SVM);
4264
4ee546b4 4265 if (!is_cr_intercept(svm, INTERCEPT_CR0_WRITE))
2be4fc7a
JR
4266 vcpu->arch.cr0 = svm->vmcb->save.cr0;
4267 if (npt_enabled)
4268 vcpu->arch.cr3 = svm->vmcb->save.cr3;
af9ca2d7 4269
cd3ff653
JR
4270 if (unlikely(svm->nested.exit_required)) {
4271 nested_svm_vmexit(svm);
4272 svm->nested.exit_required = false;
4273
4274 return 1;
4275 }
4276
2030753d 4277 if (is_guest_mode(vcpu)) {
410e4d57
JR
4278 int vmexit;
4279
d8cabddf
JR
4280 trace_kvm_nested_vmexit(svm->vmcb->save.rip, exit_code,
4281 svm->vmcb->control.exit_info_1,
4282 svm->vmcb->control.exit_info_2,
4283 svm->vmcb->control.exit_int_info,
e097e5ff
SH
4284 svm->vmcb->control.exit_int_info_err,
4285 KVM_ISA_SVM);
d8cabddf 4286
410e4d57
JR
4287 vmexit = nested_svm_exit_special(svm);
4288
4289 if (vmexit == NESTED_EXIT_CONTINUE)
4290 vmexit = nested_svm_exit_handled(svm);
4291
4292 if (vmexit == NESTED_EXIT_DONE)
cf74a78b 4293 return 1;
cf74a78b
AG
4294 }
4295
a5c3832d
JR
4296 svm_complete_interrupts(svm);
4297
04d2cc77
AK
4298 if (svm->vmcb->control.exit_code == SVM_EXIT_ERR) {
4299 kvm_run->exit_reason = KVM_EXIT_FAIL_ENTRY;
4300 kvm_run->fail_entry.hardware_entry_failure_reason
4301 = svm->vmcb->control.exit_code;
3f10c846
JR
4302 pr_err("KVM: FAILED VMRUN WITH VMCB:\n");
4303 dump_vmcb(vcpu);
04d2cc77
AK
4304 return 0;
4305 }
4306
a2fa3e9f 4307 if (is_external_interrupt(svm->vmcb->control.exit_int_info) &&
709ddebf 4308 exit_code != SVM_EXIT_EXCP_BASE + PF_VECTOR &&
55c5e464
JR
4309 exit_code != SVM_EXIT_NPF && exit_code != SVM_EXIT_TASK_SWITCH &&
4310 exit_code != SVM_EXIT_INTR && exit_code != SVM_EXIT_NMI)
6614c7d0 4311 printk(KERN_ERR "%s: unexpected exit_int_info 0x%x "
6aa8b732 4312 "exit_code 0x%x\n",
b8688d51 4313 __func__, svm->vmcb->control.exit_int_info,
6aa8b732
AK
4314 exit_code);
4315
9d8f549d 4316 if (exit_code >= ARRAY_SIZE(svm_exit_handlers)
56919c5c 4317 || !svm_exit_handlers[exit_code]) {
faac2458 4318 WARN_ONCE(1, "svm: unexpected exit reason 0x%x\n", exit_code);
2bc19dc3
MT
4319 kvm_queue_exception(vcpu, UD_VECTOR);
4320 return 1;
6aa8b732
AK
4321 }
4322
851ba692 4323 return svm_exit_handlers[exit_code](svm);
6aa8b732
AK
4324}
4325
4326static void reload_tss(struct kvm_vcpu *vcpu)
4327{
4328 int cpu = raw_smp_processor_id();
4329
0fe1e009
TH
4330 struct svm_cpu_data *sd = per_cpu(svm_data, cpu);
4331 sd->tss_desc->type = 9; /* available 32/64-bit TSS */
6aa8b732
AK
4332 load_TR_desc();
4333}
4334
e756fc62 4335static void pre_svm_run(struct vcpu_svm *svm)
6aa8b732
AK
4336{
4337 int cpu = raw_smp_processor_id();
4338
0fe1e009 4339 struct svm_cpu_data *sd = per_cpu(svm_data, cpu);
6aa8b732 4340
4b656b12 4341 /* FIXME: handle wraparound of asid_generation */
0fe1e009
TH
4342 if (svm->asid_generation != sd->asid_generation)
4343 new_asid(svm, sd);
6aa8b732
AK
4344}
4345
95ba8273
GN
4346static void svm_inject_nmi(struct kvm_vcpu *vcpu)
4347{
4348 struct vcpu_svm *svm = to_svm(vcpu);
4349
4350 svm->vmcb->control.event_inj = SVM_EVTINJ_VALID | SVM_EVTINJ_TYPE_NMI;
4351 vcpu->arch.hflags |= HF_NMI_MASK;
8a05a1b8 4352 set_intercept(svm, INTERCEPT_IRET);
95ba8273
GN
4353 ++vcpu->stat.nmi_injections;
4354}
6aa8b732 4355
85f455f7 4356static inline void svm_inject_irq(struct vcpu_svm *svm, int irq)
6aa8b732
AK
4357{
4358 struct vmcb_control_area *control;
4359
340d3bc3 4360 /* The following fields are ignored when AVIC is enabled */
e756fc62 4361 control = &svm->vmcb->control;
85f455f7 4362 control->int_vector = irq;
6aa8b732
AK
4363 control->int_ctl &= ~V_INTR_PRIO_MASK;
4364 control->int_ctl |= V_IRQ_MASK |
4365 ((/*control->int_vector >> 4*/ 0xf) << V_INTR_PRIO_SHIFT);
decdbf6a 4366 mark_dirty(svm->vmcb, VMCB_INTR);
6aa8b732
AK
4367}
4368
66fd3f7f 4369static void svm_set_irq(struct kvm_vcpu *vcpu)
2a8067f1
ED
4370{
4371 struct vcpu_svm *svm = to_svm(vcpu);
4372
2af9194d 4373 BUG_ON(!(gif_set(svm)));
cf74a78b 4374
9fb2d2b4
GN
4375 trace_kvm_inj_virq(vcpu->arch.interrupt.nr);
4376 ++vcpu->stat.irq_injections;
4377
219b65dc
AG
4378 svm->vmcb->control.event_inj = vcpu->arch.interrupt.nr |
4379 SVM_EVTINJ_VALID | SVM_EVTINJ_TYPE_INTR;
2a8067f1
ED
4380}
4381
3bbf3565
SS
4382static inline bool svm_nested_virtualize_tpr(struct kvm_vcpu *vcpu)
4383{
4384 return is_guest_mode(vcpu) && (vcpu->arch.hflags & HF_VINTR_MASK);
4385}
4386
95ba8273 4387static void update_cr8_intercept(struct kvm_vcpu *vcpu, int tpr, int irr)
aaacfc9a
JR
4388{
4389 struct vcpu_svm *svm = to_svm(vcpu);
aaacfc9a 4390
3bbf3565
SS
4391 if (svm_nested_virtualize_tpr(vcpu) ||
4392 kvm_vcpu_apicv_active(vcpu))
88ab24ad
JR
4393 return;
4394
596f3142
RK
4395 clr_cr_intercept(svm, INTERCEPT_CR8_WRITE);
4396
95ba8273 4397 if (irr == -1)
aaacfc9a
JR
4398 return;
4399
95ba8273 4400 if (tpr >= irr)
4ee546b4 4401 set_cr_intercept(svm, INTERCEPT_CR8_WRITE);
95ba8273 4402}
aaacfc9a 4403
8d14695f
YZ
4404static void svm_set_virtual_x2apic_mode(struct kvm_vcpu *vcpu, bool set)
4405{
4406 return;
4407}
4408
b2a05fef 4409static bool svm_get_enable_apicv(struct kvm_vcpu *vcpu)
d62caabb 4410{
67034bb9 4411 return avic && irqchip_split(vcpu->kvm);
44a95dae
SS
4412}
4413
4414static void svm_hwapic_irr_update(struct kvm_vcpu *vcpu, int max_irr)
4415{
d62caabb
AS
4416}
4417
67c9dddc 4418static void svm_hwapic_isr_update(struct kvm_vcpu *vcpu, int max_isr)
44a95dae 4419{
d62caabb
AS
4420}
4421
44a95dae 4422/* Note: Currently only used by Hyper-V. */
d62caabb 4423static void svm_refresh_apicv_exec_ctrl(struct kvm_vcpu *vcpu)
c7c9c56c 4424{
44a95dae
SS
4425 struct vcpu_svm *svm = to_svm(vcpu);
4426 struct vmcb *vmcb = svm->vmcb;
4427
67034bb9 4428 if (!kvm_vcpu_apicv_active(&svm->vcpu))
44a95dae
SS
4429 return;
4430
4431 vmcb->control.int_ctl &= ~AVIC_ENABLE_MASK;
4432 mark_dirty(vmcb, VMCB_INTR);
c7c9c56c
YZ
4433}
4434
6308630b 4435static void svm_load_eoi_exitmap(struct kvm_vcpu *vcpu, u64 *eoi_exit_bitmap)
c7c9c56c
YZ
4436{
4437 return;
4438}
4439
340d3bc3
SS
4440static void svm_deliver_avic_intr(struct kvm_vcpu *vcpu, int vec)
4441{
4442 kvm_lapic_set_irr(vec, vcpu->arch.apic);
4443 smp_mb__after_atomic();
4444
4445 if (avic_vcpu_is_running(vcpu))
4446 wrmsrl(SVM_AVIC_DOORBELL,
7d669f50 4447 kvm_cpu_get_apicid(vcpu->cpu));
340d3bc3
SS
4448 else
4449 kvm_vcpu_wake_up(vcpu);
4450}
4451
411b44ba
SS
4452static void svm_ir_list_del(struct vcpu_svm *svm, struct amd_iommu_pi_data *pi)
4453{
4454 unsigned long flags;
4455 struct amd_svm_iommu_ir *cur;
4456
4457 spin_lock_irqsave(&svm->ir_list_lock, flags);
4458 list_for_each_entry(cur, &svm->ir_list, node) {
4459 if (cur->data != pi->ir_data)
4460 continue;
4461 list_del(&cur->node);
4462 kfree(cur);
4463 break;
4464 }
4465 spin_unlock_irqrestore(&svm->ir_list_lock, flags);
4466}
4467
4468static int svm_ir_list_add(struct vcpu_svm *svm, struct amd_iommu_pi_data *pi)
4469{
4470 int ret = 0;
4471 unsigned long flags;
4472 struct amd_svm_iommu_ir *ir;
4473
4474 /**
4475 * In some cases, the existing irte is updaed and re-set,
4476 * so we need to check here if it's already been * added
4477 * to the ir_list.
4478 */
4479 if (pi->ir_data && (pi->prev_ga_tag != 0)) {
4480 struct kvm *kvm = svm->vcpu.kvm;
4481 u32 vcpu_id = AVIC_GATAG_TO_VCPUID(pi->prev_ga_tag);
4482 struct kvm_vcpu *prev_vcpu = kvm_get_vcpu_by_id(kvm, vcpu_id);
4483 struct vcpu_svm *prev_svm;
4484
4485 if (!prev_vcpu) {
4486 ret = -EINVAL;
4487 goto out;
4488 }
4489
4490 prev_svm = to_svm(prev_vcpu);
4491 svm_ir_list_del(prev_svm, pi);
4492 }
4493
4494 /**
4495 * Allocating new amd_iommu_pi_data, which will get
4496 * add to the per-vcpu ir_list.
4497 */
4498 ir = kzalloc(sizeof(struct amd_svm_iommu_ir), GFP_KERNEL);
4499 if (!ir) {
4500 ret = -ENOMEM;
4501 goto out;
4502 }
4503 ir->data = pi->ir_data;
4504
4505 spin_lock_irqsave(&svm->ir_list_lock, flags);
4506 list_add(&ir->node, &svm->ir_list);
4507 spin_unlock_irqrestore(&svm->ir_list_lock, flags);
4508out:
4509 return ret;
4510}
4511
4512/**
4513 * Note:
4514 * The HW cannot support posting multicast/broadcast
4515 * interrupts to a vCPU. So, we still use legacy interrupt
4516 * remapping for these kind of interrupts.
4517 *
4518 * For lowest-priority interrupts, we only support
4519 * those with single CPU as the destination, e.g. user
4520 * configures the interrupts via /proc/irq or uses
4521 * irqbalance to make the interrupts single-CPU.
4522 */
4523static int
4524get_pi_vcpu_info(struct kvm *kvm, struct kvm_kernel_irq_routing_entry *e,
4525 struct vcpu_data *vcpu_info, struct vcpu_svm **svm)
4526{
4527 struct kvm_lapic_irq irq;
4528 struct kvm_vcpu *vcpu = NULL;
4529
4530 kvm_set_msi_irq(kvm, e, &irq);
4531
4532 if (!kvm_intr_is_single_vcpu(kvm, &irq, &vcpu)) {
4533 pr_debug("SVM: %s: use legacy intr remap mode for irq %u\n",
4534 __func__, irq.vector);
4535 return -1;
4536 }
4537
4538 pr_debug("SVM: %s: use GA mode for irq %u\n", __func__,
4539 irq.vector);
4540 *svm = to_svm(vcpu);
d0ec49d4 4541 vcpu_info->pi_desc_addr = __sme_set(page_to_phys((*svm)->avic_backing_page));
411b44ba
SS
4542 vcpu_info->vector = irq.vector;
4543
4544 return 0;
4545}
4546
4547/*
4548 * svm_update_pi_irte - set IRTE for Posted-Interrupts
4549 *
4550 * @kvm: kvm
4551 * @host_irq: host irq of the interrupt
4552 * @guest_irq: gsi of the interrupt
4553 * @set: set or unset PI
4554 * returns 0 on success, < 0 on failure
4555 */
4556static int svm_update_pi_irte(struct kvm *kvm, unsigned int host_irq,
4557 uint32_t guest_irq, bool set)
4558{
4559 struct kvm_kernel_irq_routing_entry *e;
4560 struct kvm_irq_routing_table *irq_rt;
4561 int idx, ret = -EINVAL;
4562
4563 if (!kvm_arch_has_assigned_device(kvm) ||
4564 !irq_remapping_cap(IRQ_POSTING_CAP))
4565 return 0;
4566
4567 pr_debug("SVM: %s: host_irq=%#x, guest_irq=%#x, set=%#x\n",
4568 __func__, host_irq, guest_irq, set);
4569
4570 idx = srcu_read_lock(&kvm->irq_srcu);
4571 irq_rt = srcu_dereference(kvm->irq_routing, &kvm->irq_srcu);
4572 WARN_ON(guest_irq >= irq_rt->nr_rt_entries);
4573
4574 hlist_for_each_entry(e, &irq_rt->map[guest_irq], link) {
4575 struct vcpu_data vcpu_info;
4576 struct vcpu_svm *svm = NULL;
4577
4578 if (e->type != KVM_IRQ_ROUTING_MSI)
4579 continue;
4580
4581 /**
4582 * Here, we setup with legacy mode in the following cases:
4583 * 1. When cannot target interrupt to a specific vcpu.
4584 * 2. Unsetting posted interrupt.
4585 * 3. APIC virtialization is disabled for the vcpu.
4586 */
4587 if (!get_pi_vcpu_info(kvm, e, &vcpu_info, &svm) && set &&
4588 kvm_vcpu_apicv_active(&svm->vcpu)) {
4589 struct amd_iommu_pi_data pi;
4590
4591 /* Try to enable guest_mode in IRTE */
d0ec49d4
TL
4592 pi.base = __sme_set(page_to_phys(svm->avic_backing_page) &
4593 AVIC_HPA_MASK);
411b44ba
SS
4594 pi.ga_tag = AVIC_GATAG(kvm->arch.avic_vm_id,
4595 svm->vcpu.vcpu_id);
4596 pi.is_guest_mode = true;
4597 pi.vcpu_data = &vcpu_info;
4598 ret = irq_set_vcpu_affinity(host_irq, &pi);
4599
4600 /**
4601 * Here, we successfully setting up vcpu affinity in
4602 * IOMMU guest mode. Now, we need to store the posted
4603 * interrupt information in a per-vcpu ir_list so that
4604 * we can reference to them directly when we update vcpu
4605 * scheduling information in IOMMU irte.
4606 */
4607 if (!ret && pi.is_guest_mode)
4608 svm_ir_list_add(svm, &pi);
4609 } else {
4610 /* Use legacy mode in IRTE */
4611 struct amd_iommu_pi_data pi;
4612
4613 /**
4614 * Here, pi is used to:
4615 * - Tell IOMMU to use legacy mode for this interrupt.
4616 * - Retrieve ga_tag of prior interrupt remapping data.
4617 */
4618 pi.is_guest_mode = false;
4619 ret = irq_set_vcpu_affinity(host_irq, &pi);
4620
4621 /**
4622 * Check if the posted interrupt was previously
4623 * setup with the guest_mode by checking if the ga_tag
4624 * was cached. If so, we need to clean up the per-vcpu
4625 * ir_list.
4626 */
4627 if (!ret && pi.prev_ga_tag) {
4628 int id = AVIC_GATAG_TO_VCPUID(pi.prev_ga_tag);
4629 struct kvm_vcpu *vcpu;
4630
4631 vcpu = kvm_get_vcpu_by_id(kvm, id);
4632 if (vcpu)
4633 svm_ir_list_del(to_svm(vcpu), &pi);
4634 }
4635 }
4636
4637 if (!ret && svm) {
4638 trace_kvm_pi_irte_update(svm->vcpu.vcpu_id,
4639 host_irq, e->gsi,
4640 vcpu_info.vector,
4641 vcpu_info.pi_desc_addr, set);
4642 }
4643
4644 if (ret < 0) {
4645 pr_err("%s: failed to update PI IRTE\n", __func__);
4646 goto out;
4647 }
4648 }
4649
4650 ret = 0;
4651out:
4652 srcu_read_unlock(&kvm->irq_srcu, idx);
4653 return ret;
4654}
4655
95ba8273
GN
4656static int svm_nmi_allowed(struct kvm_vcpu *vcpu)
4657{
4658 struct vcpu_svm *svm = to_svm(vcpu);
4659 struct vmcb *vmcb = svm->vmcb;
924584cc
JR
4660 int ret;
4661 ret = !(vmcb->control.int_state & SVM_INTERRUPT_SHADOW_MASK) &&
4662 !(svm->vcpu.arch.hflags & HF_NMI_MASK);
4663 ret = ret && gif_set(svm) && nested_svm_nmi(svm);
4664
4665 return ret;
aaacfc9a
JR
4666}
4667
3cfc3092
JK
4668static bool svm_get_nmi_mask(struct kvm_vcpu *vcpu)
4669{
4670 struct vcpu_svm *svm = to_svm(vcpu);
4671
4672 return !!(svm->vcpu.arch.hflags & HF_NMI_MASK);
4673}
4674
4675static void svm_set_nmi_mask(struct kvm_vcpu *vcpu, bool masked)
4676{
4677 struct vcpu_svm *svm = to_svm(vcpu);
4678
4679 if (masked) {
4680 svm->vcpu.arch.hflags |= HF_NMI_MASK;
8a05a1b8 4681 set_intercept(svm, INTERCEPT_IRET);
3cfc3092
JK
4682 } else {
4683 svm->vcpu.arch.hflags &= ~HF_NMI_MASK;
8a05a1b8 4684 clr_intercept(svm, INTERCEPT_IRET);
3cfc3092
JK
4685 }
4686}
4687
78646121
GN
4688static int svm_interrupt_allowed(struct kvm_vcpu *vcpu)
4689{
4690 struct vcpu_svm *svm = to_svm(vcpu);
4691 struct vmcb *vmcb = svm->vmcb;
7fcdb510
JR
4692 int ret;
4693
4694 if (!gif_set(svm) ||
4695 (vmcb->control.int_state & SVM_INTERRUPT_SHADOW_MASK))
4696 return 0;
4697
f6e78475 4698 ret = !!(kvm_get_rflags(vcpu) & X86_EFLAGS_IF);
7fcdb510 4699
2030753d 4700 if (is_guest_mode(vcpu))
7fcdb510
JR
4701 return ret && !(svm->vcpu.arch.hflags & HF_VINTR_MASK);
4702
4703 return ret;
78646121
GN
4704}
4705
c9a7953f 4706static void enable_irq_window(struct kvm_vcpu *vcpu)
6aa8b732 4707{
219b65dc 4708 struct vcpu_svm *svm = to_svm(vcpu);
219b65dc 4709
340d3bc3
SS
4710 if (kvm_vcpu_apicv_active(vcpu))
4711 return;
4712
e0231715
JR
4713 /*
4714 * In case GIF=0 we can't rely on the CPU to tell us when GIF becomes
4715 * 1, because that's a separate STGI/VMRUN intercept. The next time we
4716 * get that intercept, this function will be called again though and
640bd6e5
JN
4717 * we'll get the vintr intercept. However, if the vGIF feature is
4718 * enabled, the STGI interception will not occur. Enable the irq
4719 * window under the assumption that the hardware will set the GIF.
e0231715 4720 */
640bd6e5 4721 if ((vgif_enabled(svm) || gif_set(svm)) && nested_svm_intr(svm)) {
219b65dc
AG
4722 svm_set_vintr(svm);
4723 svm_inject_irq(svm, 0x0);
4724 }
85f455f7
ED
4725}
4726
c9a7953f 4727static void enable_nmi_window(struct kvm_vcpu *vcpu)
c1150d8c 4728{
04d2cc77 4729 struct vcpu_svm *svm = to_svm(vcpu);
c1150d8c 4730
44c11430
GN
4731 if ((svm->vcpu.arch.hflags & (HF_NMI_MASK | HF_IRET_MASK))
4732 == HF_NMI_MASK)
c9a7953f 4733 return; /* IRET will cause a vm exit */
44c11430 4734
640bd6e5
JN
4735 if (!gif_set(svm)) {
4736 if (vgif_enabled(svm))
4737 set_intercept(svm, INTERCEPT_STGI);
1a5e1852 4738 return; /* STGI will cause a vm exit */
640bd6e5 4739 }
1a5e1852
LP
4740
4741 if (svm->nested.exit_required)
4742 return; /* we're not going to run the guest yet */
4743
e0231715
JR
4744 /*
4745 * Something prevents NMI from been injected. Single step over possible
4746 * problem (IRET or exception injection or interrupt shadow)
4747 */
ab2f4d73 4748 svm->nmi_singlestep_guest_rflags = svm_get_rflags(vcpu);
6be7d306 4749 svm->nmi_singlestep = true;
44c11430 4750 svm->vmcb->save.rflags |= (X86_EFLAGS_TF | X86_EFLAGS_RF);
c1150d8c
DL
4751}
4752
cbc94022
IE
4753static int svm_set_tss_addr(struct kvm *kvm, unsigned int addr)
4754{
4755 return 0;
4756}
4757
d9e368d6
AK
4758static void svm_flush_tlb(struct kvm_vcpu *vcpu)
4759{
38e5e92f
JR
4760 struct vcpu_svm *svm = to_svm(vcpu);
4761
4762 if (static_cpu_has(X86_FEATURE_FLUSHBYASID))
4763 svm->vmcb->control.tlb_ctl = TLB_CONTROL_FLUSH_ASID;
4764 else
4765 svm->asid_generation--;
d9e368d6
AK
4766}
4767
04d2cc77
AK
4768static void svm_prepare_guest_switch(struct kvm_vcpu *vcpu)
4769{
4770}
4771
d7bf8221
JR
4772static inline void sync_cr8_to_lapic(struct kvm_vcpu *vcpu)
4773{
4774 struct vcpu_svm *svm = to_svm(vcpu);
4775
3bbf3565 4776 if (svm_nested_virtualize_tpr(vcpu))
88ab24ad
JR
4777 return;
4778
4ee546b4 4779 if (!is_cr_intercept(svm, INTERCEPT_CR8_WRITE)) {
d7bf8221 4780 int cr8 = svm->vmcb->control.int_ctl & V_TPR_MASK;
615d5193 4781 kvm_set_cr8(vcpu, cr8);
d7bf8221
JR
4782 }
4783}
4784
649d6864
JR
4785static inline void sync_lapic_to_cr8(struct kvm_vcpu *vcpu)
4786{
4787 struct vcpu_svm *svm = to_svm(vcpu);
4788 u64 cr8;
4789
3bbf3565
SS
4790 if (svm_nested_virtualize_tpr(vcpu) ||
4791 kvm_vcpu_apicv_active(vcpu))
88ab24ad
JR
4792 return;
4793
649d6864
JR
4794 cr8 = kvm_get_cr8(vcpu);
4795 svm->vmcb->control.int_ctl &= ~V_TPR_MASK;
4796 svm->vmcb->control.int_ctl |= cr8 & V_TPR_MASK;
4797}
4798
9222be18
GN
4799static void svm_complete_interrupts(struct vcpu_svm *svm)
4800{
4801 u8 vector;
4802 int type;
4803 u32 exitintinfo = svm->vmcb->control.exit_int_info;
66b7138f
JK
4804 unsigned int3_injected = svm->int3_injected;
4805
4806 svm->int3_injected = 0;
9222be18 4807
bd3d1ec3
AK
4808 /*
4809 * If we've made progress since setting HF_IRET_MASK, we've
4810 * executed an IRET and can allow NMI injection.
4811 */
4812 if ((svm->vcpu.arch.hflags & HF_IRET_MASK)
4813 && kvm_rip_read(&svm->vcpu) != svm->nmi_iret_rip) {
44c11430 4814 svm->vcpu.arch.hflags &= ~(HF_NMI_MASK | HF_IRET_MASK);
3842d135
AK
4815 kvm_make_request(KVM_REQ_EVENT, &svm->vcpu);
4816 }
44c11430 4817
9222be18
GN
4818 svm->vcpu.arch.nmi_injected = false;
4819 kvm_clear_exception_queue(&svm->vcpu);
4820 kvm_clear_interrupt_queue(&svm->vcpu);
4821
4822 if (!(exitintinfo & SVM_EXITINTINFO_VALID))
4823 return;
4824
3842d135
AK
4825 kvm_make_request(KVM_REQ_EVENT, &svm->vcpu);
4826
9222be18
GN
4827 vector = exitintinfo & SVM_EXITINTINFO_VEC_MASK;
4828 type = exitintinfo & SVM_EXITINTINFO_TYPE_MASK;
4829
4830 switch (type) {
4831 case SVM_EXITINTINFO_TYPE_NMI:
4832 svm->vcpu.arch.nmi_injected = true;
4833 break;
4834 case SVM_EXITINTINFO_TYPE_EXEPT:
66b7138f
JK
4835 /*
4836 * In case of software exceptions, do not reinject the vector,
4837 * but re-execute the instruction instead. Rewind RIP first
4838 * if we emulated INT3 before.
4839 */
4840 if (kvm_exception_is_soft(vector)) {
4841 if (vector == BP_VECTOR && int3_injected &&
4842 kvm_is_linear_rip(&svm->vcpu, svm->int3_rip))
4843 kvm_rip_write(&svm->vcpu,
4844 kvm_rip_read(&svm->vcpu) -
4845 int3_injected);
9222be18 4846 break;
66b7138f 4847 }
9222be18
GN
4848 if (exitintinfo & SVM_EXITINTINFO_VALID_ERR) {
4849 u32 err = svm->vmcb->control.exit_int_info_err;
ce7ddec4 4850 kvm_requeue_exception_e(&svm->vcpu, vector, err);
9222be18
GN
4851
4852 } else
ce7ddec4 4853 kvm_requeue_exception(&svm->vcpu, vector);
9222be18
GN
4854 break;
4855 case SVM_EXITINTINFO_TYPE_INTR:
66fd3f7f 4856 kvm_queue_interrupt(&svm->vcpu, vector, false);
9222be18
GN
4857 break;
4858 default:
4859 break;
4860 }
4861}
4862
b463a6f7
AK
4863static void svm_cancel_injection(struct kvm_vcpu *vcpu)
4864{
4865 struct vcpu_svm *svm = to_svm(vcpu);
4866 struct vmcb_control_area *control = &svm->vmcb->control;
4867
4868 control->exit_int_info = control->event_inj;
4869 control->exit_int_info_err = control->event_inj_err;
4870 control->event_inj = 0;
4871 svm_complete_interrupts(svm);
4872}
4873
851ba692 4874static void svm_vcpu_run(struct kvm_vcpu *vcpu)
6aa8b732 4875{
a2fa3e9f 4876 struct vcpu_svm *svm = to_svm(vcpu);
d9e368d6 4877
2041a06a
JR
4878 svm->vmcb->save.rax = vcpu->arch.regs[VCPU_REGS_RAX];
4879 svm->vmcb->save.rsp = vcpu->arch.regs[VCPU_REGS_RSP];
4880 svm->vmcb->save.rip = vcpu->arch.regs[VCPU_REGS_RIP];
4881
cd3ff653
JR
4882 /*
4883 * A vmexit emulation is required before the vcpu can be executed
4884 * again.
4885 */
4886 if (unlikely(svm->nested.exit_required))
4887 return;
4888
a12713c2
LP
4889 /*
4890 * Disable singlestep if we're injecting an interrupt/exception.
4891 * We don't want our modified rflags to be pushed on the stack where
4892 * we might not be able to easily reset them if we disabled NMI
4893 * singlestep later.
4894 */
4895 if (svm->nmi_singlestep && svm->vmcb->control.event_inj) {
4896 /*
4897 * Event injection happens before external interrupts cause a
4898 * vmexit and interrupts are disabled here, so smp_send_reschedule
4899 * is enough to force an immediate vmexit.
4900 */
4901 disable_nmi_singlestep(svm);
4902 smp_send_reschedule(vcpu->cpu);
4903 }
4904
e756fc62 4905 pre_svm_run(svm);
6aa8b732 4906
649d6864
JR
4907 sync_lapic_to_cr8(vcpu);
4908
cda0ffdd 4909 svm->vmcb->save.cr2 = vcpu->arch.cr2;
6aa8b732 4910
04d2cc77
AK
4911 clgi();
4912
4913 local_irq_enable();
36241b8c 4914
6aa8b732 4915 asm volatile (
7454766f
AK
4916 "push %%" _ASM_BP "; \n\t"
4917 "mov %c[rbx](%[svm]), %%" _ASM_BX " \n\t"
4918 "mov %c[rcx](%[svm]), %%" _ASM_CX " \n\t"
4919 "mov %c[rdx](%[svm]), %%" _ASM_DX " \n\t"
4920 "mov %c[rsi](%[svm]), %%" _ASM_SI " \n\t"
4921 "mov %c[rdi](%[svm]), %%" _ASM_DI " \n\t"
4922 "mov %c[rbp](%[svm]), %%" _ASM_BP " \n\t"
05b3e0c2 4923#ifdef CONFIG_X86_64
fb3f0f51
RR
4924 "mov %c[r8](%[svm]), %%r8 \n\t"
4925 "mov %c[r9](%[svm]), %%r9 \n\t"
4926 "mov %c[r10](%[svm]), %%r10 \n\t"
4927 "mov %c[r11](%[svm]), %%r11 \n\t"
4928 "mov %c[r12](%[svm]), %%r12 \n\t"
4929 "mov %c[r13](%[svm]), %%r13 \n\t"
4930 "mov %c[r14](%[svm]), %%r14 \n\t"
4931 "mov %c[r15](%[svm]), %%r15 \n\t"
6aa8b732
AK
4932#endif
4933
6aa8b732 4934 /* Enter guest mode */
7454766f
AK
4935 "push %%" _ASM_AX " \n\t"
4936 "mov %c[vmcb](%[svm]), %%" _ASM_AX " \n\t"
4ecac3fd
AK
4937 __ex(SVM_VMLOAD) "\n\t"
4938 __ex(SVM_VMRUN) "\n\t"
4939 __ex(SVM_VMSAVE) "\n\t"
7454766f 4940 "pop %%" _ASM_AX " \n\t"
6aa8b732
AK
4941
4942 /* Save guest registers, load host registers */
7454766f
AK
4943 "mov %%" _ASM_BX ", %c[rbx](%[svm]) \n\t"
4944 "mov %%" _ASM_CX ", %c[rcx](%[svm]) \n\t"
4945 "mov %%" _ASM_DX ", %c[rdx](%[svm]) \n\t"
4946 "mov %%" _ASM_SI ", %c[rsi](%[svm]) \n\t"
4947 "mov %%" _ASM_DI ", %c[rdi](%[svm]) \n\t"
4948 "mov %%" _ASM_BP ", %c[rbp](%[svm]) \n\t"
05b3e0c2 4949#ifdef CONFIG_X86_64
fb3f0f51
RR
4950 "mov %%r8, %c[r8](%[svm]) \n\t"
4951 "mov %%r9, %c[r9](%[svm]) \n\t"
4952 "mov %%r10, %c[r10](%[svm]) \n\t"
4953 "mov %%r11, %c[r11](%[svm]) \n\t"
4954 "mov %%r12, %c[r12](%[svm]) \n\t"
4955 "mov %%r13, %c[r13](%[svm]) \n\t"
4956 "mov %%r14, %c[r14](%[svm]) \n\t"
4957 "mov %%r15, %c[r15](%[svm]) \n\t"
6aa8b732 4958#endif
7454766f 4959 "pop %%" _ASM_BP
6aa8b732 4960 :
fb3f0f51 4961 : [svm]"a"(svm),
6aa8b732 4962 [vmcb]"i"(offsetof(struct vcpu_svm, vmcb_pa)),
ad312c7c
ZX
4963 [rbx]"i"(offsetof(struct vcpu_svm, vcpu.arch.regs[VCPU_REGS_RBX])),
4964 [rcx]"i"(offsetof(struct vcpu_svm, vcpu.arch.regs[VCPU_REGS_RCX])),
4965 [rdx]"i"(offsetof(struct vcpu_svm, vcpu.arch.regs[VCPU_REGS_RDX])),
4966 [rsi]"i"(offsetof(struct vcpu_svm, vcpu.arch.regs[VCPU_REGS_RSI])),
4967 [rdi]"i"(offsetof(struct vcpu_svm, vcpu.arch.regs[VCPU_REGS_RDI])),
4968 [rbp]"i"(offsetof(struct vcpu_svm, vcpu.arch.regs[VCPU_REGS_RBP]))
05b3e0c2 4969#ifdef CONFIG_X86_64
ad312c7c
ZX
4970 , [r8]"i"(offsetof(struct vcpu_svm, vcpu.arch.regs[VCPU_REGS_R8])),
4971 [r9]"i"(offsetof(struct vcpu_svm, vcpu.arch.regs[VCPU_REGS_R9])),
4972 [r10]"i"(offsetof(struct vcpu_svm, vcpu.arch.regs[VCPU_REGS_R10])),
4973 [r11]"i"(offsetof(struct vcpu_svm, vcpu.arch.regs[VCPU_REGS_R11])),
4974 [r12]"i"(offsetof(struct vcpu_svm, vcpu.arch.regs[VCPU_REGS_R12])),
4975 [r13]"i"(offsetof(struct vcpu_svm, vcpu.arch.regs[VCPU_REGS_R13])),
4976 [r14]"i"(offsetof(struct vcpu_svm, vcpu.arch.regs[VCPU_REGS_R14])),
4977 [r15]"i"(offsetof(struct vcpu_svm, vcpu.arch.regs[VCPU_REGS_R15]))
6aa8b732 4978#endif
54a08c04
LV
4979 : "cc", "memory"
4980#ifdef CONFIG_X86_64
7454766f 4981 , "rbx", "rcx", "rdx", "rsi", "rdi"
54a08c04 4982 , "r8", "r9", "r10", "r11" , "r12", "r13", "r14", "r15"
7454766f
AK
4983#else
4984 , "ebx", "ecx", "edx", "esi", "edi"
54a08c04
LV
4985#endif
4986 );
6aa8b732 4987
82ca2d10
AK
4988#ifdef CONFIG_X86_64
4989 wrmsrl(MSR_GS_BASE, svm->host.gs_base);
4990#else
dacccfdd 4991 loadsegment(fs, svm->host.fs);
831ca609
AK
4992#ifndef CONFIG_X86_32_LAZY_GS
4993 loadsegment(gs, svm->host.gs);
4994#endif
9581d442 4995#endif
6aa8b732
AK
4996
4997 reload_tss(vcpu);
4998
56ba47dd
AK
4999 local_irq_disable();
5000
13c34e07
AK
5001 vcpu->arch.cr2 = svm->vmcb->save.cr2;
5002 vcpu->arch.regs[VCPU_REGS_RAX] = svm->vmcb->save.rax;
5003 vcpu->arch.regs[VCPU_REGS_RSP] = svm->vmcb->save.rsp;
5004 vcpu->arch.regs[VCPU_REGS_RIP] = svm->vmcb->save.rip;
5005
3781c01c
JR
5006 if (unlikely(svm->vmcb->control.exit_code == SVM_EXIT_NMI))
5007 kvm_before_handle_nmi(&svm->vcpu);
5008
5009 stgi();
5010
5011 /* Any pending NMI will happen here */
5012
5013 if (unlikely(svm->vmcb->control.exit_code == SVM_EXIT_NMI))
5014 kvm_after_handle_nmi(&svm->vcpu);
5015
d7bf8221
JR
5016 sync_cr8_to_lapic(vcpu);
5017
a2fa3e9f 5018 svm->next_rip = 0;
9222be18 5019
38e5e92f
JR
5020 svm->vmcb->control.tlb_ctl = TLB_CONTROL_DO_NOTHING;
5021
631bc487
GN
5022 /* if exit due to PF check for async PF */
5023 if (svm->vmcb->control.exit_code == SVM_EXIT_EXCP_BASE + PF_VECTOR)
1261bfa3 5024 svm->vcpu.arch.apf.host_apf_reason = kvm_read_and_reset_pf_reason();
631bc487 5025
6de4f3ad
AK
5026 if (npt_enabled) {
5027 vcpu->arch.regs_avail &= ~(1 << VCPU_EXREG_PDPTR);
5028 vcpu->arch.regs_dirty &= ~(1 << VCPU_EXREG_PDPTR);
5029 }
fe5913e4
JR
5030
5031 /*
5032 * We need to handle MC intercepts here before the vcpu has a chance to
5033 * change the physical cpu
5034 */
5035 if (unlikely(svm->vmcb->control.exit_code ==
5036 SVM_EXIT_EXCP_BASE + MC_VECTOR))
5037 svm_handle_mce(svm);
8d28fec4
RJ
5038
5039 mark_all_clean(svm->vmcb);
6aa8b732 5040}
c207aee4 5041STACK_FRAME_NON_STANDARD(svm_vcpu_run);
6aa8b732 5042
6aa8b732
AK
5043static void svm_set_cr3(struct kvm_vcpu *vcpu, unsigned long root)
5044{
a2fa3e9f
GH
5045 struct vcpu_svm *svm = to_svm(vcpu);
5046
d0ec49d4 5047 svm->vmcb->save.cr3 = __sme_set(root);
dcca1a65 5048 mark_dirty(svm->vmcb, VMCB_CR);
f40f6a45 5049 svm_flush_tlb(vcpu);
6aa8b732
AK
5050}
5051
1c97f0a0
JR
5052static void set_tdp_cr3(struct kvm_vcpu *vcpu, unsigned long root)
5053{
5054 struct vcpu_svm *svm = to_svm(vcpu);
5055
d0ec49d4 5056 svm->vmcb->control.nested_cr3 = __sme_set(root);
b2747166 5057 mark_dirty(svm->vmcb, VMCB_NPT);
1c97f0a0
JR
5058
5059 /* Also sync guest cr3 here in case we live migrate */
9f8fe504 5060 svm->vmcb->save.cr3 = kvm_read_cr3(vcpu);
dcca1a65 5061 mark_dirty(svm->vmcb, VMCB_CR);
1c97f0a0 5062
f40f6a45 5063 svm_flush_tlb(vcpu);
1c97f0a0
JR
5064}
5065
6aa8b732
AK
5066static int is_disabled(void)
5067{
6031a61c
JR
5068 u64 vm_cr;
5069
5070 rdmsrl(MSR_VM_CR, vm_cr);
5071 if (vm_cr & (1 << SVM_VM_CR_SVM_DISABLE))
5072 return 1;
5073
6aa8b732
AK
5074 return 0;
5075}
5076
102d8325
IM
5077static void
5078svm_patch_hypercall(struct kvm_vcpu *vcpu, unsigned char *hypercall)
5079{
5080 /*
5081 * Patch in the VMMCALL instruction:
5082 */
5083 hypercall[0] = 0x0f;
5084 hypercall[1] = 0x01;
5085 hypercall[2] = 0xd9;
102d8325
IM
5086}
5087
002c7f7c
YS
5088static void svm_check_processor_compat(void *rtn)
5089{
5090 *(int *)rtn = 0;
5091}
5092
774ead3a
AK
5093static bool svm_cpu_has_accelerated_tpr(void)
5094{
5095 return false;
5096}
5097
6d396b55
PB
5098static bool svm_has_high_real_mode_segbase(void)
5099{
5100 return true;
5101}
5102
fc07e76a
PB
5103static u64 svm_get_mt_mask(struct kvm_vcpu *vcpu, gfn_t gfn, bool is_mmio)
5104{
5105 return 0;
5106}
5107
0e851880
SY
5108static void svm_cpuid_update(struct kvm_vcpu *vcpu)
5109{
6092d3d3
JR
5110 struct vcpu_svm *svm = to_svm(vcpu);
5111
5112 /* Update nrips enabled cache */
d6321d49 5113 svm->nrips_enabled = !!guest_cpuid_has(&svm->vcpu, X86_FEATURE_NRIPS);
46781eae
SS
5114
5115 if (!kvm_vcpu_apicv_active(vcpu))
5116 return;
5117
1b4d56b8 5118 guest_cpuid_clear(vcpu, X86_FEATURE_X2APIC);
0e851880
SY
5119}
5120
d4330ef2
JR
5121static void svm_set_supported_cpuid(u32 func, struct kvm_cpuid_entry2 *entry)
5122{
c2c63a49 5123 switch (func) {
46781eae
SS
5124 case 0x1:
5125 if (avic)
5126 entry->ecx &= ~bit(X86_FEATURE_X2APIC);
5127 break;
4c62a2dc
JR
5128 case 0x80000001:
5129 if (nested)
5130 entry->ecx |= (1 << 2); /* Set SVM bit */
5131 break;
c2c63a49
JR
5132 case 0x8000000A:
5133 entry->eax = 1; /* SVM revision 1 */
5134 entry->ebx = 8; /* Lets support 8 ASIDs in case we add proper
5135 ASID emulation to nested SVM */
5136 entry->ecx = 0; /* Reserved */
7a190667
JR
5137 entry->edx = 0; /* Per default do not support any
5138 additional features */
5139
5140 /* Support next_rip if host supports it */
2a6b20b8 5141 if (boot_cpu_has(X86_FEATURE_NRIPS))
7a190667 5142 entry->edx |= SVM_FEATURE_NRIP;
c2c63a49 5143
3d4aeaad
JR
5144 /* Support NPT for the guest if enabled */
5145 if (npt_enabled)
5146 entry->edx |= SVM_FEATURE_NPT;
5147
c2c63a49
JR
5148 break;
5149 }
d4330ef2
JR
5150}
5151
17cc3935 5152static int svm_get_lpage_level(void)
344f414f 5153{
17cc3935 5154 return PT_PDPE_LEVEL;
344f414f
JR
5155}
5156
4e47c7a6
SY
5157static bool svm_rdtscp_supported(void)
5158{
46896c73 5159 return boot_cpu_has(X86_FEATURE_RDTSCP);
4e47c7a6
SY
5160}
5161
ad756a16
MJ
5162static bool svm_invpcid_supported(void)
5163{
5164 return false;
5165}
5166
93c4adc7
PB
5167static bool svm_mpx_supported(void)
5168{
5169 return false;
5170}
5171
55412b2e
WL
5172static bool svm_xsaves_supported(void)
5173{
5174 return false;
5175}
5176
f5f48ee1
SY
5177static bool svm_has_wbinvd_exit(void)
5178{
5179 return true;
5180}
5181
8061252e 5182#define PRE_EX(exit) { .exit_code = (exit), \
40e19b51 5183 .stage = X86_ICPT_PRE_EXCEPT, }
cfec82cb 5184#define POST_EX(exit) { .exit_code = (exit), \
40e19b51 5185 .stage = X86_ICPT_POST_EXCEPT, }
d7eb8203 5186#define POST_MEM(exit) { .exit_code = (exit), \
40e19b51 5187 .stage = X86_ICPT_POST_MEMACCESS, }
cfec82cb 5188
09941fbb 5189static const struct __x86_intercept {
cfec82cb
JR
5190 u32 exit_code;
5191 enum x86_intercept_stage stage;
cfec82cb
JR
5192} x86_intercept_map[] = {
5193 [x86_intercept_cr_read] = POST_EX(SVM_EXIT_READ_CR0),
5194 [x86_intercept_cr_write] = POST_EX(SVM_EXIT_WRITE_CR0),
5195 [x86_intercept_clts] = POST_EX(SVM_EXIT_WRITE_CR0),
5196 [x86_intercept_lmsw] = POST_EX(SVM_EXIT_WRITE_CR0),
5197 [x86_intercept_smsw] = POST_EX(SVM_EXIT_READ_CR0),
3b88e41a
JR
5198 [x86_intercept_dr_read] = POST_EX(SVM_EXIT_READ_DR0),
5199 [x86_intercept_dr_write] = POST_EX(SVM_EXIT_WRITE_DR0),
dee6bb70
JR
5200 [x86_intercept_sldt] = POST_EX(SVM_EXIT_LDTR_READ),
5201 [x86_intercept_str] = POST_EX(SVM_EXIT_TR_READ),
5202 [x86_intercept_lldt] = POST_EX(SVM_EXIT_LDTR_WRITE),
5203 [x86_intercept_ltr] = POST_EX(SVM_EXIT_TR_WRITE),
5204 [x86_intercept_sgdt] = POST_EX(SVM_EXIT_GDTR_READ),
5205 [x86_intercept_sidt] = POST_EX(SVM_EXIT_IDTR_READ),
5206 [x86_intercept_lgdt] = POST_EX(SVM_EXIT_GDTR_WRITE),
5207 [x86_intercept_lidt] = POST_EX(SVM_EXIT_IDTR_WRITE),
01de8b09
JR
5208 [x86_intercept_vmrun] = POST_EX(SVM_EXIT_VMRUN),
5209 [x86_intercept_vmmcall] = POST_EX(SVM_EXIT_VMMCALL),
5210 [x86_intercept_vmload] = POST_EX(SVM_EXIT_VMLOAD),
5211 [x86_intercept_vmsave] = POST_EX(SVM_EXIT_VMSAVE),
5212 [x86_intercept_stgi] = POST_EX(SVM_EXIT_STGI),
5213 [x86_intercept_clgi] = POST_EX(SVM_EXIT_CLGI),
5214 [x86_intercept_skinit] = POST_EX(SVM_EXIT_SKINIT),
5215 [x86_intercept_invlpga] = POST_EX(SVM_EXIT_INVLPGA),
d7eb8203
JR
5216 [x86_intercept_rdtscp] = POST_EX(SVM_EXIT_RDTSCP),
5217 [x86_intercept_monitor] = POST_MEM(SVM_EXIT_MONITOR),
5218 [x86_intercept_mwait] = POST_EX(SVM_EXIT_MWAIT),
8061252e
JR
5219 [x86_intercept_invlpg] = POST_EX(SVM_EXIT_INVLPG),
5220 [x86_intercept_invd] = POST_EX(SVM_EXIT_INVD),
5221 [x86_intercept_wbinvd] = POST_EX(SVM_EXIT_WBINVD),
5222 [x86_intercept_wrmsr] = POST_EX(SVM_EXIT_MSR),
5223 [x86_intercept_rdtsc] = POST_EX(SVM_EXIT_RDTSC),
5224 [x86_intercept_rdmsr] = POST_EX(SVM_EXIT_MSR),
5225 [x86_intercept_rdpmc] = POST_EX(SVM_EXIT_RDPMC),
5226 [x86_intercept_cpuid] = PRE_EX(SVM_EXIT_CPUID),
5227 [x86_intercept_rsm] = PRE_EX(SVM_EXIT_RSM),
bf608f88
JR
5228 [x86_intercept_pause] = PRE_EX(SVM_EXIT_PAUSE),
5229 [x86_intercept_pushf] = PRE_EX(SVM_EXIT_PUSHF),
5230 [x86_intercept_popf] = PRE_EX(SVM_EXIT_POPF),
5231 [x86_intercept_intn] = PRE_EX(SVM_EXIT_SWINT),
5232 [x86_intercept_iret] = PRE_EX(SVM_EXIT_IRET),
5233 [x86_intercept_icebp] = PRE_EX(SVM_EXIT_ICEBP),
5234 [x86_intercept_hlt] = POST_EX(SVM_EXIT_HLT),
f6511935
JR
5235 [x86_intercept_in] = POST_EX(SVM_EXIT_IOIO),
5236 [x86_intercept_ins] = POST_EX(SVM_EXIT_IOIO),
5237 [x86_intercept_out] = POST_EX(SVM_EXIT_IOIO),
5238 [x86_intercept_outs] = POST_EX(SVM_EXIT_IOIO),
cfec82cb
JR
5239};
5240
8061252e 5241#undef PRE_EX
cfec82cb 5242#undef POST_EX
d7eb8203 5243#undef POST_MEM
cfec82cb 5244
8a76d7f2
JR
5245static int svm_check_intercept(struct kvm_vcpu *vcpu,
5246 struct x86_instruction_info *info,
5247 enum x86_intercept_stage stage)
5248{
cfec82cb
JR
5249 struct vcpu_svm *svm = to_svm(vcpu);
5250 int vmexit, ret = X86EMUL_CONTINUE;
5251 struct __x86_intercept icpt_info;
5252 struct vmcb *vmcb = svm->vmcb;
5253
5254 if (info->intercept >= ARRAY_SIZE(x86_intercept_map))
5255 goto out;
5256
5257 icpt_info = x86_intercept_map[info->intercept];
5258
40e19b51 5259 if (stage != icpt_info.stage)
cfec82cb
JR
5260 goto out;
5261
5262 switch (icpt_info.exit_code) {
5263 case SVM_EXIT_READ_CR0:
5264 if (info->intercept == x86_intercept_cr_read)
5265 icpt_info.exit_code += info->modrm_reg;
5266 break;
5267 case SVM_EXIT_WRITE_CR0: {
5268 unsigned long cr0, val;
5269 u64 intercept;
5270
5271 if (info->intercept == x86_intercept_cr_write)
5272 icpt_info.exit_code += info->modrm_reg;
5273
62baf44c
JK
5274 if (icpt_info.exit_code != SVM_EXIT_WRITE_CR0 ||
5275 info->intercept == x86_intercept_clts)
cfec82cb
JR
5276 break;
5277
5278 intercept = svm->nested.intercept;
5279
5280 if (!(intercept & (1ULL << INTERCEPT_SELECTIVE_CR0)))
5281 break;
5282
5283 cr0 = vcpu->arch.cr0 & ~SVM_CR0_SELECTIVE_MASK;
5284 val = info->src_val & ~SVM_CR0_SELECTIVE_MASK;
5285
5286 if (info->intercept == x86_intercept_lmsw) {
5287 cr0 &= 0xfUL;
5288 val &= 0xfUL;
5289 /* lmsw can't clear PE - catch this here */
5290 if (cr0 & X86_CR0_PE)
5291 val |= X86_CR0_PE;
5292 }
5293
5294 if (cr0 ^ val)
5295 icpt_info.exit_code = SVM_EXIT_CR0_SEL_WRITE;
5296
5297 break;
5298 }
3b88e41a
JR
5299 case SVM_EXIT_READ_DR0:
5300 case SVM_EXIT_WRITE_DR0:
5301 icpt_info.exit_code += info->modrm_reg;
5302 break;
8061252e
JR
5303 case SVM_EXIT_MSR:
5304 if (info->intercept == x86_intercept_wrmsr)
5305 vmcb->control.exit_info_1 = 1;
5306 else
5307 vmcb->control.exit_info_1 = 0;
5308 break;
bf608f88
JR
5309 case SVM_EXIT_PAUSE:
5310 /*
5311 * We get this for NOP only, but pause
5312 * is rep not, check this here
5313 */
5314 if (info->rep_prefix != REPE_PREFIX)
5315 goto out;
49a8afca 5316 break;
f6511935
JR
5317 case SVM_EXIT_IOIO: {
5318 u64 exit_info;
5319 u32 bytes;
5320
f6511935
JR
5321 if (info->intercept == x86_intercept_in ||
5322 info->intercept == x86_intercept_ins) {
6cbc5f5a
JK
5323 exit_info = ((info->src_val & 0xffff) << 16) |
5324 SVM_IOIO_TYPE_MASK;
f6511935 5325 bytes = info->dst_bytes;
6493f157 5326 } else {
6cbc5f5a 5327 exit_info = (info->dst_val & 0xffff) << 16;
6493f157 5328 bytes = info->src_bytes;
f6511935
JR
5329 }
5330
5331 if (info->intercept == x86_intercept_outs ||
5332 info->intercept == x86_intercept_ins)
5333 exit_info |= SVM_IOIO_STR_MASK;
5334
5335 if (info->rep_prefix)
5336 exit_info |= SVM_IOIO_REP_MASK;
5337
5338 bytes = min(bytes, 4u);
5339
5340 exit_info |= bytes << SVM_IOIO_SIZE_SHIFT;
5341
5342 exit_info |= (u32)info->ad_bytes << (SVM_IOIO_ASIZE_SHIFT - 1);
5343
5344 vmcb->control.exit_info_1 = exit_info;
5345 vmcb->control.exit_info_2 = info->next_rip;
5346
5347 break;
5348 }
cfec82cb
JR
5349 default:
5350 break;
5351 }
5352
f104765b
BD
5353 /* TODO: Advertise NRIPS to guest hypervisor unconditionally */
5354 if (static_cpu_has(X86_FEATURE_NRIPS))
5355 vmcb->control.next_rip = info->next_rip;
cfec82cb
JR
5356 vmcb->control.exit_code = icpt_info.exit_code;
5357 vmexit = nested_svm_exit_handled(svm);
5358
5359 ret = (vmexit == NESTED_EXIT_DONE) ? X86EMUL_INTERCEPTED
5360 : X86EMUL_CONTINUE;
5361
5362out:
5363 return ret;
8a76d7f2
JR
5364}
5365
a547c6db
YZ
5366static void svm_handle_external_intr(struct kvm_vcpu *vcpu)
5367{
5368 local_irq_enable();
f2485b3e
PB
5369 /*
5370 * We must have an instruction with interrupts enabled, so
5371 * the timer interrupt isn't delayed by the interrupt shadow.
5372 */
5373 asm("nop");
5374 local_irq_disable();
a547c6db
YZ
5375}
5376
ae97a3b8
RK
5377static void svm_sched_in(struct kvm_vcpu *vcpu, int cpu)
5378{
5379}
5380
be8ca170
SS
5381static inline void avic_post_state_restore(struct kvm_vcpu *vcpu)
5382{
5383 if (avic_handle_apic_id_update(vcpu) != 0)
5384 return;
5385 if (avic_handle_dfr_update(vcpu) != 0)
5386 return;
5387 avic_handle_ldr_update(vcpu);
5388}
5389
74f16909
BP
5390static void svm_setup_mce(struct kvm_vcpu *vcpu)
5391{
5392 /* [63:9] are reserved. */
5393 vcpu->arch.mcg_cap &= 0x1ff;
5394}
5395
404f6aac 5396static struct kvm_x86_ops svm_x86_ops __ro_after_init = {
6aa8b732
AK
5397 .cpu_has_kvm_support = has_svm,
5398 .disabled_by_bios = is_disabled,
5399 .hardware_setup = svm_hardware_setup,
5400 .hardware_unsetup = svm_hardware_unsetup,
002c7f7c 5401 .check_processor_compatibility = svm_check_processor_compat,
6aa8b732
AK
5402 .hardware_enable = svm_hardware_enable,
5403 .hardware_disable = svm_hardware_disable,
774ead3a 5404 .cpu_has_accelerated_tpr = svm_cpu_has_accelerated_tpr,
6d396b55 5405 .cpu_has_high_real_mode_segbase = svm_has_high_real_mode_segbase,
6aa8b732
AK
5406
5407 .vcpu_create = svm_create_vcpu,
5408 .vcpu_free = svm_free_vcpu,
04d2cc77 5409 .vcpu_reset = svm_vcpu_reset,
6aa8b732 5410
44a95dae
SS
5411 .vm_init = avic_vm_init,
5412 .vm_destroy = avic_vm_destroy,
5413
04d2cc77 5414 .prepare_guest_switch = svm_prepare_guest_switch,
6aa8b732
AK
5415 .vcpu_load = svm_vcpu_load,
5416 .vcpu_put = svm_vcpu_put,
8221c137
SS
5417 .vcpu_blocking = svm_vcpu_blocking,
5418 .vcpu_unblocking = svm_vcpu_unblocking,
6aa8b732 5419
a96036b8 5420 .update_bp_intercept = update_bp_intercept,
6aa8b732
AK
5421 .get_msr = svm_get_msr,
5422 .set_msr = svm_set_msr,
5423 .get_segment_base = svm_get_segment_base,
5424 .get_segment = svm_get_segment,
5425 .set_segment = svm_set_segment,
2e4d2653 5426 .get_cpl = svm_get_cpl,
1747fb71 5427 .get_cs_db_l_bits = kvm_get_cs_db_l_bits,
e8467fda 5428 .decache_cr0_guest_bits = svm_decache_cr0_guest_bits,
aff48baa 5429 .decache_cr3 = svm_decache_cr3,
25c4c276 5430 .decache_cr4_guest_bits = svm_decache_cr4_guest_bits,
6aa8b732 5431 .set_cr0 = svm_set_cr0,
6aa8b732
AK
5432 .set_cr3 = svm_set_cr3,
5433 .set_cr4 = svm_set_cr4,
5434 .set_efer = svm_set_efer,
5435 .get_idt = svm_get_idt,
5436 .set_idt = svm_set_idt,
5437 .get_gdt = svm_get_gdt,
5438 .set_gdt = svm_set_gdt,
73aaf249
JK
5439 .get_dr6 = svm_get_dr6,
5440 .set_dr6 = svm_set_dr6,
020df079 5441 .set_dr7 = svm_set_dr7,
facb0139 5442 .sync_dirty_debug_regs = svm_sync_dirty_debug_regs,
6de4f3ad 5443 .cache_reg = svm_cache_reg,
6aa8b732
AK
5444 .get_rflags = svm_get_rflags,
5445 .set_rflags = svm_set_rflags,
be94f6b7 5446
6aa8b732 5447 .tlb_flush = svm_flush_tlb,
6aa8b732 5448
6aa8b732 5449 .run = svm_vcpu_run,
04d2cc77 5450 .handle_exit = handle_exit,
6aa8b732 5451 .skip_emulated_instruction = skip_emulated_instruction,
2809f5d2
GC
5452 .set_interrupt_shadow = svm_set_interrupt_shadow,
5453 .get_interrupt_shadow = svm_get_interrupt_shadow,
102d8325 5454 .patch_hypercall = svm_patch_hypercall,
2a8067f1 5455 .set_irq = svm_set_irq,
95ba8273 5456 .set_nmi = svm_inject_nmi,
298101da 5457 .queue_exception = svm_queue_exception,
b463a6f7 5458 .cancel_injection = svm_cancel_injection,
78646121 5459 .interrupt_allowed = svm_interrupt_allowed,
95ba8273 5460 .nmi_allowed = svm_nmi_allowed,
3cfc3092
JK
5461 .get_nmi_mask = svm_get_nmi_mask,
5462 .set_nmi_mask = svm_set_nmi_mask,
95ba8273
GN
5463 .enable_nmi_window = enable_nmi_window,
5464 .enable_irq_window = enable_irq_window,
5465 .update_cr8_intercept = update_cr8_intercept,
8d14695f 5466 .set_virtual_x2apic_mode = svm_set_virtual_x2apic_mode,
d62caabb
AS
5467 .get_enable_apicv = svm_get_enable_apicv,
5468 .refresh_apicv_exec_ctrl = svm_refresh_apicv_exec_ctrl,
c7c9c56c 5469 .load_eoi_exitmap = svm_load_eoi_exitmap,
44a95dae
SS
5470 .hwapic_irr_update = svm_hwapic_irr_update,
5471 .hwapic_isr_update = svm_hwapic_isr_update,
be8ca170 5472 .apicv_post_state_restore = avic_post_state_restore,
cbc94022
IE
5473
5474 .set_tss_addr = svm_set_tss_addr,
67253af5 5475 .get_tdp_level = get_npt_level,
4b12f0de 5476 .get_mt_mask = svm_get_mt_mask,
229456fc 5477
586f9607 5478 .get_exit_info = svm_get_exit_info,
586f9607 5479
17cc3935 5480 .get_lpage_level = svm_get_lpage_level,
0e851880
SY
5481
5482 .cpuid_update = svm_cpuid_update,
4e47c7a6
SY
5483
5484 .rdtscp_supported = svm_rdtscp_supported,
ad756a16 5485 .invpcid_supported = svm_invpcid_supported,
93c4adc7 5486 .mpx_supported = svm_mpx_supported,
55412b2e 5487 .xsaves_supported = svm_xsaves_supported,
d4330ef2
JR
5488
5489 .set_supported_cpuid = svm_set_supported_cpuid,
f5f48ee1
SY
5490
5491 .has_wbinvd_exit = svm_has_wbinvd_exit,
99e3e30a
ZA
5492
5493 .write_tsc_offset = svm_write_tsc_offset,
1c97f0a0
JR
5494
5495 .set_tdp_cr3 = set_tdp_cr3,
8a76d7f2
JR
5496
5497 .check_intercept = svm_check_intercept,
a547c6db 5498 .handle_external_intr = svm_handle_external_intr,
ae97a3b8
RK
5499
5500 .sched_in = svm_sched_in,
25462f7f
WH
5501
5502 .pmu_ops = &amd_pmu_ops,
340d3bc3 5503 .deliver_posted_interrupt = svm_deliver_avic_intr,
411b44ba 5504 .update_pi_irte = svm_update_pi_irte,
74f16909 5505 .setup_mce = svm_setup_mce,
6aa8b732
AK
5506};
5507
5508static int __init svm_init(void)
5509{
cb498ea2 5510 return kvm_init(&svm_x86_ops, sizeof(struct vcpu_svm),
0ee75bea 5511 __alignof__(struct vcpu_svm), THIS_MODULE);
6aa8b732
AK
5512}
5513
5514static void __exit svm_exit(void)
5515{
cb498ea2 5516 kvm_exit();
6aa8b732
AK
5517}
5518
5519module_init(svm_init)
5520module_exit(svm_exit)