]> git.proxmox.com Git - mirror_ubuntu-jammy-kernel.git/blame - arch/x86/kvm/x86.c
KVM: x86: Use KVM_BUG/KVM_BUG_ON to handle bugs that are fatal to the VM
[mirror_ubuntu-jammy-kernel.git] / arch / x86 / kvm / x86.c
CommitLineData
20c8ccb1 1// SPDX-License-Identifier: GPL-2.0-only
043405e1
CO
2/*
3 * Kernel-based Virtual Machine driver for Linux
4 *
5 * derived from drivers/kvm/kvm_main.c
6 *
7 * Copyright (C) 2006 Qumranet, Inc.
4d5c5d0f
BAY
8 * Copyright (C) 2008 Qumranet, Inc.
9 * Copyright IBM Corporation, 2008
9611c187 10 * Copyright 2010 Red Hat, Inc. and/or its affiliates.
043405e1
CO
11 *
12 * Authors:
13 * Avi Kivity <avi@qumranet.com>
14 * Yaniv Kamay <yaniv@qumranet.com>
4d5c5d0f
BAY
15 * Amit Shah <amit.shah@qumranet.com>
16 * Ben-Ami Yassour <benami@il.ibm.com>
043405e1
CO
17 */
18
edf88417 19#include <linux/kvm_host.h>
313a3dc7 20#include "irq.h"
88197e6a 21#include "ioapic.h"
1d737c8a 22#include "mmu.h"
7837699f 23#include "i8254.h"
37817f29 24#include "tss.h"
5fdbf976 25#include "kvm_cache_regs.h"
2f728d66 26#include "kvm_emulate.h"
26eef70c 27#include "x86.h"
00b27a3e 28#include "cpuid.h"
474a5bb9 29#include "pmu.h"
e83d5887 30#include "hyperv.h"
8df14af4 31#include "lapic.h"
23200b7a 32#include "xen.h"
313a3dc7 33
18068523 34#include <linux/clocksource.h>
4d5c5d0f 35#include <linux/interrupt.h>
313a3dc7
CO
36#include <linux/kvm.h>
37#include <linux/fs.h>
38#include <linux/vmalloc.h>
1767e931
PG
39#include <linux/export.h>
40#include <linux/moduleparam.h>
0de10343 41#include <linux/mman.h>
2bacc55c 42#include <linux/highmem.h>
19de40a8 43#include <linux/iommu.h>
62c476c7 44#include <linux/intel-iommu.h>
c8076604 45#include <linux/cpufreq.h>
18863bdd 46#include <linux/user-return-notifier.h>
a983fb23 47#include <linux/srcu.h>
5a0e3ad6 48#include <linux/slab.h>
ff9d07a0 49#include <linux/perf_event.h>
7bee342a 50#include <linux/uaccess.h>
af585b92 51#include <linux/hash.h>
a1b60c1c 52#include <linux/pci.h>
16e8d74d
MT
53#include <linux/timekeeper_internal.h>
54#include <linux/pvclock_gtod.h>
87276880
FW
55#include <linux/kvm_irqfd.h>
56#include <linux/irqbypass.h>
3905f9ad 57#include <linux/sched/stat.h>
0c5f81da 58#include <linux/sched/isolation.h>
d0ec49d4 59#include <linux/mem_encrypt.h>
72c3c0fe 60#include <linux/entry-kvm.h>
7d62874f 61#include <linux/suspend.h>
3905f9ad 62
aec51dc4 63#include <trace/events/kvm.h>
2ed152af 64
24f1e32c 65#include <asm/debugreg.h>
d825ed0a 66#include <asm/msr.h>
a5f61300 67#include <asm/desc.h>
890ca9ae 68#include <asm/mce.h>
784a4661 69#include <asm/pkru.h>
f89e32e0 70#include <linux/kernel_stat.h>
78f7f1e5 71#include <asm/fpu/internal.h> /* Ugh! */
1d5f066e 72#include <asm/pvclock.h>
217fc9cf 73#include <asm/div64.h>
efc64404 74#include <asm/irq_remapping.h>
b0c39dc6 75#include <asm/mshyperv.h>
0092e434 76#include <asm/hypervisor.h>
9715092f 77#include <asm/tlbflush.h>
bf8c55d8 78#include <asm/intel_pt.h>
b3dc0695 79#include <asm/emulate_prefix.h>
fe7e9488 80#include <asm/sgx.h>
dd2cb348 81#include <clocksource/hyperv_timer.h>
043405e1 82
d1898b73
DH
83#define CREATE_TRACE_POINTS
84#include "trace.h"
85
313a3dc7 86#define MAX_IO_MSRS 256
890ca9ae 87#define KVM_MAX_MCE_BANKS 32
c45dcc71
AR
88u64 __read_mostly kvm_mce_cap_supported = MCG_CTL_P | MCG_SER_P;
89EXPORT_SYMBOL_GPL(kvm_mce_cap_supported);
890ca9ae 90
0f65dd70 91#define emul_to_vcpu(ctxt) \
c9b8b07c 92 ((struct kvm_vcpu *)(ctxt)->vcpu)
0f65dd70 93
50a37eb4
JR
94/* EFER defaults:
95 * - enable syscall per default because its emulated by KVM
96 * - enable LME and LMA per default on 64 bit KVM
97 */
98#ifdef CONFIG_X86_64
1260edbe
LJ
99static
100u64 __read_mostly efer_reserved_bits = ~((u64)(EFER_SCE | EFER_LME | EFER_LMA));
50a37eb4 101#else
1260edbe 102static u64 __read_mostly efer_reserved_bits = ~((u64)EFER_SCE);
50a37eb4 103#endif
313a3dc7 104
b11306b5
SC
105static u64 __read_mostly cr4_reserved_bits = CR4_RESERVED_BITS;
106
0dbb1123
AK
107#define KVM_EXIT_HYPERCALL_VALID_MASK (1 << KVM_HC_MAP_GPA_RANGE)
108
c519265f
RK
109#define KVM_X2APIC_API_VALID_FLAGS (KVM_X2APIC_API_USE_32BIT_IDS | \
110 KVM_X2APIC_API_DISABLE_BROADCAST_QUIRK)
37131313 111
cb142eb7 112static void update_cr8_intercept(struct kvm_vcpu *vcpu);
7460fb4a 113static void process_nmi(struct kvm_vcpu *vcpu);
1f7becf1 114static void process_smi(struct kvm_vcpu *vcpu);
ee2cd4b7 115static void enter_smm(struct kvm_vcpu *vcpu);
6addfc42 116static void __kvm_set_rflags(struct kvm_vcpu *vcpu, unsigned long rflags);
01643c51
KH
117static void store_regs(struct kvm_vcpu *vcpu);
118static int sync_regs(struct kvm_vcpu *vcpu);
674eea0f 119
6dba9403
ML
120static int __set_sregs2(struct kvm_vcpu *vcpu, struct kvm_sregs2 *sregs2);
121static void __get_sregs2(struct kvm_vcpu *vcpu, struct kvm_sregs2 *sregs2);
122
afaf0b2f 123struct kvm_x86_ops kvm_x86_ops __read_mostly;
5fdbf976 124EXPORT_SYMBOL_GPL(kvm_x86_ops);
97896d04 125
9af5471b
JB
126#define KVM_X86_OP(func) \
127 DEFINE_STATIC_CALL_NULL(kvm_x86_##func, \
128 *(((struct kvm_x86_ops *)0)->func));
129#define KVM_X86_OP_NULL KVM_X86_OP
130#include <asm/kvm-x86-ops.h>
131EXPORT_STATIC_CALL_GPL(kvm_x86_get_cs_db_l_bits);
132EXPORT_STATIC_CALL_GPL(kvm_x86_cache_reg);
133EXPORT_STATIC_CALL_GPL(kvm_x86_tlb_flush_current);
134
893590c7 135static bool __read_mostly ignore_msrs = 0;
476bc001 136module_param(ignore_msrs, bool, S_IRUGO | S_IWUSR);
ed85c068 137
d855066f 138bool __read_mostly report_ignored_msrs = true;
fab0aa3b 139module_param(report_ignored_msrs, bool, S_IRUGO | S_IWUSR);
d855066f 140EXPORT_SYMBOL_GPL(report_ignored_msrs);
fab0aa3b 141
4c27625b 142unsigned int min_timer_period_us = 200;
9ed96e87
MT
143module_param(min_timer_period_us, uint, S_IRUGO | S_IWUSR);
144
630994b3
MT
145static bool __read_mostly kvmclock_periodic_sync = true;
146module_param(kvmclock_periodic_sync, bool, S_IRUGO);
147
893590c7 148bool __read_mostly kvm_has_tsc_control;
92a1f12d 149EXPORT_SYMBOL_GPL(kvm_has_tsc_control);
893590c7 150u32 __read_mostly kvm_max_guest_tsc_khz;
92a1f12d 151EXPORT_SYMBOL_GPL(kvm_max_guest_tsc_khz);
bc9b961b
HZ
152u8 __read_mostly kvm_tsc_scaling_ratio_frac_bits;
153EXPORT_SYMBOL_GPL(kvm_tsc_scaling_ratio_frac_bits);
154u64 __read_mostly kvm_max_tsc_scaling_ratio;
155EXPORT_SYMBOL_GPL(kvm_max_tsc_scaling_ratio);
64672c95
YJ
156u64 __read_mostly kvm_default_tsc_scaling_ratio;
157EXPORT_SYMBOL_GPL(kvm_default_tsc_scaling_ratio);
fe6b6bc8
CQ
158bool __read_mostly kvm_has_bus_lock_exit;
159EXPORT_SYMBOL_GPL(kvm_has_bus_lock_exit);
92a1f12d 160
cc578287 161/* tsc tolerance in parts per million - default to 1/2 of the NTP threshold */
893590c7 162static u32 __read_mostly tsc_tolerance_ppm = 250;
cc578287
ZA
163module_param(tsc_tolerance_ppm, uint, S_IRUGO | S_IWUSR);
164
c3941d9e
SC
165/*
166 * lapic timer advance (tscdeadline mode only) in nanoseconds. '-1' enables
d9f6e12f 167 * adaptive tuning starting from default advancement of 1000ns. '0' disables
c3941d9e 168 * advancement entirely. Any other value is used as-is and disables adaptive
d9f6e12f 169 * tuning, i.e. allows privileged userspace to set an exact advancement time.
c3941d9e
SC
170 */
171static int __read_mostly lapic_timer_advance_ns = -1;
0e6edceb 172module_param(lapic_timer_advance_ns, int, S_IRUGO | S_IWUSR);
d0659d94 173
52004014
FW
174static bool __read_mostly vector_hashing = true;
175module_param(vector_hashing, bool, S_IRUGO);
176
c4ae60e4
LA
177bool __read_mostly enable_vmware_backdoor = false;
178module_param(enable_vmware_backdoor, bool, S_IRUGO);
179EXPORT_SYMBOL_GPL(enable_vmware_backdoor);
180
6c86eedc
WL
181static bool __read_mostly force_emulation_prefix = false;
182module_param(force_emulation_prefix, bool, S_IRUGO);
183
0c5f81da
WL
184int __read_mostly pi_inject_timer = -1;
185module_param(pi_inject_timer, bint, S_IRUGO | S_IWUSR);
186
7e34fbd0
SC
187/*
188 * Restoring the host value for MSRs that are only consumed when running in
189 * usermode, e.g. SYSCALL MSRs and TSC_AUX, can be deferred until the CPU
190 * returns to userspace, i.e. the kernel can run with the guest's value.
191 */
192#define KVM_MAX_NR_USER_RETURN_MSRS 16
18863bdd 193
7e34fbd0 194struct kvm_user_return_msrs {
18863bdd
AK
195 struct user_return_notifier urn;
196 bool registered;
7e34fbd0 197 struct kvm_user_return_msr_values {
2bf78fa7
SY
198 u64 host;
199 u64 curr;
7e34fbd0 200 } values[KVM_MAX_NR_USER_RETURN_MSRS];
18863bdd
AK
201};
202
9cc39a5a
SC
203u32 __read_mostly kvm_nr_uret_msrs;
204EXPORT_SYMBOL_GPL(kvm_nr_uret_msrs);
205static u32 __read_mostly kvm_uret_msrs_list[KVM_MAX_NR_USER_RETURN_MSRS];
7e34fbd0 206static struct kvm_user_return_msrs __percpu *user_return_msrs;
18863bdd 207
cfc48181
SC
208#define KVM_SUPPORTED_XCR0 (XFEATURE_MASK_FP | XFEATURE_MASK_SSE \
209 | XFEATURE_MASK_YMM | XFEATURE_MASK_BNDREGS \
210 | XFEATURE_MASK_BNDCSR | XFEATURE_MASK_AVX512 \
211 | XFEATURE_MASK_PKRU)
212
91661989
SC
213u64 __read_mostly host_efer;
214EXPORT_SYMBOL_GPL(host_efer);
215
b96e6506 216bool __read_mostly allow_smaller_maxphyaddr = 0;
3edd6839
MG
217EXPORT_SYMBOL_GPL(allow_smaller_maxphyaddr);
218
fdf513e3
VK
219bool __read_mostly enable_apicv = true;
220EXPORT_SYMBOL_GPL(enable_apicv);
221
86137773
TL
222u64 __read_mostly host_xss;
223EXPORT_SYMBOL_GPL(host_xss);
408e9a31
PB
224u64 __read_mostly supported_xss;
225EXPORT_SYMBOL_GPL(supported_xss);
139a12cf 226
fcfe1bae
JZ
227const struct _kvm_stats_desc kvm_vm_stats_desc[] = {
228 KVM_GENERIC_VM_STATS(),
229 STATS_DESC_COUNTER(VM, mmu_shadow_zapped),
230 STATS_DESC_COUNTER(VM, mmu_pte_write),
231 STATS_DESC_COUNTER(VM, mmu_pde_zapped),
232 STATS_DESC_COUNTER(VM, mmu_flooded),
233 STATS_DESC_COUNTER(VM, mmu_recycled),
234 STATS_DESC_COUNTER(VM, mmu_cache_miss),
235 STATS_DESC_ICOUNTER(VM, mmu_unsync),
236 STATS_DESC_ICOUNTER(VM, lpages),
237 STATS_DESC_ICOUNTER(VM, nx_lpage_splits),
bc9e9e67 238 STATS_DESC_PCOUNTER(VM, max_mmu_page_hash_collisions)
fcfe1bae
JZ
239};
240static_assert(ARRAY_SIZE(kvm_vm_stats_desc) ==
241 sizeof(struct kvm_vm_stat) / sizeof(u64));
242
243const struct kvm_stats_header kvm_vm_stats_header = {
244 .name_size = KVM_STATS_NAME_SIZE,
245 .num_desc = ARRAY_SIZE(kvm_vm_stats_desc),
246 .id_offset = sizeof(struct kvm_stats_header),
247 .desc_offset = sizeof(struct kvm_stats_header) + KVM_STATS_NAME_SIZE,
248 .data_offset = sizeof(struct kvm_stats_header) + KVM_STATS_NAME_SIZE +
249 sizeof(kvm_vm_stats_desc),
250};
251
ce55c049
JZ
252const struct _kvm_stats_desc kvm_vcpu_stats_desc[] = {
253 KVM_GENERIC_VCPU_STATS(),
254 STATS_DESC_COUNTER(VCPU, pf_fixed),
255 STATS_DESC_COUNTER(VCPU, pf_guest),
256 STATS_DESC_COUNTER(VCPU, tlb_flush),
257 STATS_DESC_COUNTER(VCPU, invlpg),
258 STATS_DESC_COUNTER(VCPU, exits),
259 STATS_DESC_COUNTER(VCPU, io_exits),
260 STATS_DESC_COUNTER(VCPU, mmio_exits),
261 STATS_DESC_COUNTER(VCPU, signal_exits),
262 STATS_DESC_COUNTER(VCPU, irq_window_exits),
263 STATS_DESC_COUNTER(VCPU, nmi_window_exits),
264 STATS_DESC_COUNTER(VCPU, l1d_flush),
265 STATS_DESC_COUNTER(VCPU, halt_exits),
266 STATS_DESC_COUNTER(VCPU, request_irq_exits),
267 STATS_DESC_COUNTER(VCPU, irq_exits),
268 STATS_DESC_COUNTER(VCPU, host_state_reload),
269 STATS_DESC_COUNTER(VCPU, fpu_reload),
270 STATS_DESC_COUNTER(VCPU, insn_emulation),
271 STATS_DESC_COUNTER(VCPU, insn_emulation_fail),
272 STATS_DESC_COUNTER(VCPU, hypercalls),
273 STATS_DESC_COUNTER(VCPU, irq_injections),
274 STATS_DESC_COUNTER(VCPU, nmi_injections),
275 STATS_DESC_COUNTER(VCPU, req_event),
276 STATS_DESC_COUNTER(VCPU, nested_run),
277 STATS_DESC_COUNTER(VCPU, directed_yield_attempted),
278 STATS_DESC_COUNTER(VCPU, directed_yield_successful),
279 STATS_DESC_ICOUNTER(VCPU, guest_mode)
280};
281static_assert(ARRAY_SIZE(kvm_vcpu_stats_desc) ==
282 sizeof(struct kvm_vcpu_stat) / sizeof(u64));
283
284const struct kvm_stats_header kvm_vcpu_stats_header = {
285 .name_size = KVM_STATS_NAME_SIZE,
286 .num_desc = ARRAY_SIZE(kvm_vcpu_stats_desc),
287 .id_offset = sizeof(struct kvm_stats_header),
288 .desc_offset = sizeof(struct kvm_stats_header) + KVM_STATS_NAME_SIZE,
289 .data_offset = sizeof(struct kvm_stats_header) + KVM_STATS_NAME_SIZE +
290 sizeof(kvm_vcpu_stats_desc),
291};
292
2acf923e 293u64 __read_mostly host_xcr0;
cfc48181
SC
294u64 __read_mostly supported_xcr0;
295EXPORT_SYMBOL_GPL(supported_xcr0);
2acf923e 296
80fbd280 297static struct kmem_cache *x86_fpu_cache;
b666a4b6 298
c9b8b07c
SC
299static struct kmem_cache *x86_emulator_cache;
300
6abe9c13
PX
301/*
302 * When called, it means the previous get/set msr reached an invalid msr.
cc4cb017 303 * Return true if we want to ignore/silent this failed msr access.
6abe9c13 304 */
d632826f 305static bool kvm_msr_ignored_check(u32 msr, u64 data, bool write)
6abe9c13
PX
306{
307 const char *op = write ? "wrmsr" : "rdmsr";
308
309 if (ignore_msrs) {
310 if (report_ignored_msrs)
d383b314
TI
311 kvm_pr_unimpl("ignored %s: 0x%x data 0x%llx\n",
312 op, msr, data);
6abe9c13 313 /* Mask the error */
cc4cb017 314 return true;
6abe9c13 315 } else {
d383b314
TI
316 kvm_debug_ratelimited("unhandled %s: 0x%x data 0x%llx\n",
317 op, msr, data);
cc4cb017 318 return false;
6abe9c13
PX
319 }
320}
321
c9b8b07c
SC
322static struct kmem_cache *kvm_alloc_emulator_cache(void)
323{
06add254
SC
324 unsigned int useroffset = offsetof(struct x86_emulate_ctxt, src);
325 unsigned int size = sizeof(struct x86_emulate_ctxt);
326
327 return kmem_cache_create_usercopy("x86_emulator", size,
c9b8b07c 328 __alignof__(struct x86_emulate_ctxt),
06add254
SC
329 SLAB_ACCOUNT, useroffset,
330 size - useroffset, NULL);
c9b8b07c
SC
331}
332
b6785def 333static int emulator_fix_hypercall(struct x86_emulate_ctxt *ctxt);
d6aa1000 334
af585b92
GN
335static inline void kvm_async_pf_hash_reset(struct kvm_vcpu *vcpu)
336{
337 int i;
dd03bcaa 338 for (i = 0; i < ASYNC_PF_PER_VCPU; i++)
af585b92
GN
339 vcpu->arch.apf.gfns[i] = ~0;
340}
341
18863bdd
AK
342static void kvm_on_user_return(struct user_return_notifier *urn)
343{
344 unsigned slot;
7e34fbd0
SC
345 struct kvm_user_return_msrs *msrs
346 = container_of(urn, struct kvm_user_return_msrs, urn);
347 struct kvm_user_return_msr_values *values;
1650b4eb
IA
348 unsigned long flags;
349
350 /*
351 * Disabling irqs at this point since the following code could be
352 * interrupted and executed through kvm_arch_hardware_disable()
353 */
354 local_irq_save(flags);
7e34fbd0
SC
355 if (msrs->registered) {
356 msrs->registered = false;
1650b4eb
IA
357 user_return_notifier_unregister(urn);
358 }
359 local_irq_restore(flags);
9cc39a5a 360 for (slot = 0; slot < kvm_nr_uret_msrs; ++slot) {
7e34fbd0 361 values = &msrs->values[slot];
2bf78fa7 362 if (values->host != values->curr) {
9cc39a5a 363 wrmsrl(kvm_uret_msrs_list[slot], values->host);
2bf78fa7 364 values->curr = values->host;
18863bdd
AK
365 }
366 }
18863bdd
AK
367}
368
e5fda4bb 369static int kvm_probe_user_return_msr(u32 msr)
5104d7ff
SC
370{
371 u64 val;
372 int ret;
373
374 preempt_disable();
375 ret = rdmsrl_safe(msr, &val);
376 if (ret)
377 goto out;
378 ret = wrmsrl_safe(msr, val);
379out:
380 preempt_enable();
381 return ret;
382}
5104d7ff 383
e5fda4bb 384int kvm_add_user_return_msr(u32 msr)
2bf78fa7 385{
e5fda4bb
SC
386 BUG_ON(kvm_nr_uret_msrs >= KVM_MAX_NR_USER_RETURN_MSRS);
387
388 if (kvm_probe_user_return_msr(msr))
389 return -1;
390
391 kvm_uret_msrs_list[kvm_nr_uret_msrs] = msr;
392 return kvm_nr_uret_msrs++;
18863bdd 393}
e5fda4bb 394EXPORT_SYMBOL_GPL(kvm_add_user_return_msr);
18863bdd 395
8ea8b8d6
SC
396int kvm_find_user_return_msr(u32 msr)
397{
398 int i;
399
9cc39a5a
SC
400 for (i = 0; i < kvm_nr_uret_msrs; ++i) {
401 if (kvm_uret_msrs_list[i] == msr)
8ea8b8d6
SC
402 return i;
403 }
404 return -1;
405}
406EXPORT_SYMBOL_GPL(kvm_find_user_return_msr);
407
7e34fbd0 408static void kvm_user_return_msr_cpu_online(void)
18863bdd 409{
05c19c2f 410 unsigned int cpu = smp_processor_id();
7e34fbd0 411 struct kvm_user_return_msrs *msrs = per_cpu_ptr(user_return_msrs, cpu);
05c19c2f
SC
412 u64 value;
413 int i;
18863bdd 414
9cc39a5a
SC
415 for (i = 0; i < kvm_nr_uret_msrs; ++i) {
416 rdmsrl_safe(kvm_uret_msrs_list[i], &value);
7e34fbd0
SC
417 msrs->values[i].host = value;
418 msrs->values[i].curr = value;
05c19c2f 419 }
18863bdd
AK
420}
421
7e34fbd0 422int kvm_set_user_return_msr(unsigned slot, u64 value, u64 mask)
18863bdd 423{
013f6a5d 424 unsigned int cpu = smp_processor_id();
7e34fbd0 425 struct kvm_user_return_msrs *msrs = per_cpu_ptr(user_return_msrs, cpu);
8b3c3104 426 int err;
18863bdd 427
7e34fbd0
SC
428 value = (value & mask) | (msrs->values[slot].host & ~mask);
429 if (value == msrs->values[slot].curr)
8b3c3104 430 return 0;
9cc39a5a 431 err = wrmsrl_safe(kvm_uret_msrs_list[slot], value);
8b3c3104
AH
432 if (err)
433 return 1;
434
7e34fbd0
SC
435 msrs->values[slot].curr = value;
436 if (!msrs->registered) {
437 msrs->urn.on_user_return = kvm_on_user_return;
438 user_return_notifier_register(&msrs->urn);
439 msrs->registered = true;
18863bdd 440 }
8b3c3104 441 return 0;
18863bdd 442}
7e34fbd0 443EXPORT_SYMBOL_GPL(kvm_set_user_return_msr);
18863bdd 444
13a34e06 445static void drop_user_return_notifiers(void)
3548bab5 446{
013f6a5d 447 unsigned int cpu = smp_processor_id();
7e34fbd0 448 struct kvm_user_return_msrs *msrs = per_cpu_ptr(user_return_msrs, cpu);
3548bab5 449
7e34fbd0
SC
450 if (msrs->registered)
451 kvm_on_user_return(&msrs->urn);
3548bab5
AK
452}
453
6866b83e
CO
454u64 kvm_get_apic_base(struct kvm_vcpu *vcpu)
455{
8a5a87d9 456 return vcpu->arch.apic_base;
6866b83e
CO
457}
458EXPORT_SYMBOL_GPL(kvm_get_apic_base);
459
58871649
JM
460enum lapic_mode kvm_get_apic_mode(struct kvm_vcpu *vcpu)
461{
462 return kvm_apic_mode(kvm_get_apic_base(vcpu));
463}
464EXPORT_SYMBOL_GPL(kvm_get_apic_mode);
465
58cb628d
JK
466int kvm_set_apic_base(struct kvm_vcpu *vcpu, struct msr_data *msr_info)
467{
58871649
JM
468 enum lapic_mode old_mode = kvm_get_apic_mode(vcpu);
469 enum lapic_mode new_mode = kvm_apic_mode(msr_info->data);
a8ac864a 470 u64 reserved_bits = kvm_vcpu_reserved_gpa_bits_raw(vcpu) | 0x2ff |
d6321d49 471 (guest_cpuid_has(vcpu, X86_FEATURE_X2APIC) ? 0 : X2APIC_ENABLE);
58cb628d 472
58871649 473 if ((msr_info->data & reserved_bits) != 0 || new_mode == LAPIC_MODE_INVALID)
58cb628d 474 return 1;
58871649
JM
475 if (!msr_info->host_initiated) {
476 if (old_mode == LAPIC_MODE_X2APIC && new_mode == LAPIC_MODE_XAPIC)
477 return 1;
478 if (old_mode == LAPIC_MODE_DISABLED && new_mode == LAPIC_MODE_X2APIC)
479 return 1;
480 }
58cb628d
JK
481
482 kvm_lapic_set_base(vcpu, msr_info->data);
4abaffce 483 kvm_recalculate_apic_map(vcpu->kvm);
58cb628d 484 return 0;
6866b83e
CO
485}
486EXPORT_SYMBOL_GPL(kvm_set_apic_base);
487
3ebccdf3 488asmlinkage __visible noinstr void kvm_spurious_fault(void)
e3ba45b8
GL
489{
490 /* Fault while not rebooting. We want the trace. */
b4fdcf60 491 BUG_ON(!kvm_rebooting);
e3ba45b8
GL
492}
493EXPORT_SYMBOL_GPL(kvm_spurious_fault);
494
3fd28fce
ED
495#define EXCPT_BENIGN 0
496#define EXCPT_CONTRIBUTORY 1
497#define EXCPT_PF 2
498
499static int exception_class(int vector)
500{
501 switch (vector) {
502 case PF_VECTOR:
503 return EXCPT_PF;
504 case DE_VECTOR:
505 case TS_VECTOR:
506 case NP_VECTOR:
507 case SS_VECTOR:
508 case GP_VECTOR:
509 return EXCPT_CONTRIBUTORY;
510 default:
511 break;
512 }
513 return EXCPT_BENIGN;
514}
515
d6e8c854
NA
516#define EXCPT_FAULT 0
517#define EXCPT_TRAP 1
518#define EXCPT_ABORT 2
519#define EXCPT_INTERRUPT 3
520
521static int exception_type(int vector)
522{
523 unsigned int mask;
524
525 if (WARN_ON(vector > 31 || vector == NMI_VECTOR))
526 return EXCPT_INTERRUPT;
527
528 mask = 1 << vector;
529
530 /* #DB is trap, as instruction watchpoints are handled elsewhere */
531 if (mask & ((1 << DB_VECTOR) | (1 << BP_VECTOR) | (1 << OF_VECTOR)))
532 return EXCPT_TRAP;
533
534 if (mask & ((1 << DF_VECTOR) | (1 << MC_VECTOR)))
535 return EXCPT_ABORT;
536
537 /* Reserved exceptions will result in fault */
538 return EXCPT_FAULT;
539}
540
da998b46
JM
541void kvm_deliver_exception_payload(struct kvm_vcpu *vcpu)
542{
543 unsigned nr = vcpu->arch.exception.nr;
544 bool has_payload = vcpu->arch.exception.has_payload;
545 unsigned long payload = vcpu->arch.exception.payload;
546
547 if (!has_payload)
548 return;
549
550 switch (nr) {
f10c729f
JM
551 case DB_VECTOR:
552 /*
553 * "Certain debug exceptions may clear bit 0-3. The
554 * remaining contents of the DR6 register are never
555 * cleared by the processor".
556 */
557 vcpu->arch.dr6 &= ~DR_TRAP_BITS;
558 /*
9a3ecd5e
CQ
559 * In order to reflect the #DB exception payload in guest
560 * dr6, three components need to be considered: active low
561 * bit, FIXED_1 bits and active high bits (e.g. DR6_BD,
562 * DR6_BS and DR6_BT)
563 * DR6_ACTIVE_LOW contains the FIXED_1 and active low bits.
564 * In the target guest dr6:
565 * FIXED_1 bits should always be set.
566 * Active low bits should be cleared if 1-setting in payload.
567 * Active high bits should be set if 1-setting in payload.
568 *
569 * Note, the payload is compatible with the pending debug
570 * exceptions/exit qualification under VMX, that active_low bits
571 * are active high in payload.
572 * So they need to be flipped for DR6.
f10c729f 573 */
9a3ecd5e 574 vcpu->arch.dr6 |= DR6_ACTIVE_LOW;
f10c729f 575 vcpu->arch.dr6 |= payload;
9a3ecd5e 576 vcpu->arch.dr6 ^= payload & DR6_ACTIVE_LOW;
307f1cfa
OU
577
578 /*
579 * The #DB payload is defined as compatible with the 'pending
580 * debug exceptions' field under VMX, not DR6. While bit 12 is
581 * defined in the 'pending debug exceptions' field (enabled
582 * breakpoint), it is reserved and must be zero in DR6.
583 */
584 vcpu->arch.dr6 &= ~BIT(12);
f10c729f 585 break;
da998b46
JM
586 case PF_VECTOR:
587 vcpu->arch.cr2 = payload;
588 break;
589 }
590
591 vcpu->arch.exception.has_payload = false;
592 vcpu->arch.exception.payload = 0;
593}
594EXPORT_SYMBOL_GPL(kvm_deliver_exception_payload);
595
3fd28fce 596static void kvm_multiple_exception(struct kvm_vcpu *vcpu,
ce7ddec4 597 unsigned nr, bool has_error, u32 error_code,
91e86d22 598 bool has_payload, unsigned long payload, bool reinject)
3fd28fce
ED
599{
600 u32 prev_nr;
601 int class1, class2;
602
3842d135
AK
603 kvm_make_request(KVM_REQ_EVENT, vcpu);
604
664f8e26 605 if (!vcpu->arch.exception.pending && !vcpu->arch.exception.injected) {
3fd28fce 606 queue:
664f8e26
WL
607 if (reinject) {
608 /*
609 * On vmentry, vcpu->arch.exception.pending is only
610 * true if an event injection was blocked by
611 * nested_run_pending. In that case, however,
612 * vcpu_enter_guest requests an immediate exit,
613 * and the guest shouldn't proceed far enough to
614 * need reinjection.
615 */
616 WARN_ON_ONCE(vcpu->arch.exception.pending);
617 vcpu->arch.exception.injected = true;
91e86d22
JM
618 if (WARN_ON_ONCE(has_payload)) {
619 /*
620 * A reinjected event has already
621 * delivered its payload.
622 */
623 has_payload = false;
624 payload = 0;
625 }
664f8e26
WL
626 } else {
627 vcpu->arch.exception.pending = true;
628 vcpu->arch.exception.injected = false;
629 }
3fd28fce
ED
630 vcpu->arch.exception.has_error_code = has_error;
631 vcpu->arch.exception.nr = nr;
632 vcpu->arch.exception.error_code = error_code;
91e86d22
JM
633 vcpu->arch.exception.has_payload = has_payload;
634 vcpu->arch.exception.payload = payload;
a06230b6 635 if (!is_guest_mode(vcpu))
da998b46 636 kvm_deliver_exception_payload(vcpu);
3fd28fce
ED
637 return;
638 }
639
640 /* to check exception */
641 prev_nr = vcpu->arch.exception.nr;
642 if (prev_nr == DF_VECTOR) {
643 /* triple fault -> shutdown */
a8eeb04a 644 kvm_make_request(KVM_REQ_TRIPLE_FAULT, vcpu);
3fd28fce
ED
645 return;
646 }
647 class1 = exception_class(prev_nr);
648 class2 = exception_class(nr);
649 if ((class1 == EXCPT_CONTRIBUTORY && class2 == EXCPT_CONTRIBUTORY)
650 || (class1 == EXCPT_PF && class2 != EXCPT_BENIGN)) {
664f8e26
WL
651 /*
652 * Generate double fault per SDM Table 5-5. Set
653 * exception.pending = true so that the double fault
654 * can trigger a nested vmexit.
655 */
3fd28fce 656 vcpu->arch.exception.pending = true;
664f8e26 657 vcpu->arch.exception.injected = false;
3fd28fce
ED
658 vcpu->arch.exception.has_error_code = true;
659 vcpu->arch.exception.nr = DF_VECTOR;
660 vcpu->arch.exception.error_code = 0;
c851436a
JM
661 vcpu->arch.exception.has_payload = false;
662 vcpu->arch.exception.payload = 0;
3fd28fce
ED
663 } else
664 /* replace previous exception with a new one in a hope
665 that instruction re-execution will regenerate lost
666 exception */
667 goto queue;
668}
669
298101da
AK
670void kvm_queue_exception(struct kvm_vcpu *vcpu, unsigned nr)
671{
91e86d22 672 kvm_multiple_exception(vcpu, nr, false, 0, false, 0, false);
298101da
AK
673}
674EXPORT_SYMBOL_GPL(kvm_queue_exception);
675
ce7ddec4
JR
676void kvm_requeue_exception(struct kvm_vcpu *vcpu, unsigned nr)
677{
91e86d22 678 kvm_multiple_exception(vcpu, nr, false, 0, false, 0, true);
ce7ddec4
JR
679}
680EXPORT_SYMBOL_GPL(kvm_requeue_exception);
681
4d5523cf
PB
682void kvm_queue_exception_p(struct kvm_vcpu *vcpu, unsigned nr,
683 unsigned long payload)
f10c729f
JM
684{
685 kvm_multiple_exception(vcpu, nr, false, 0, true, payload, false);
686}
4d5523cf 687EXPORT_SYMBOL_GPL(kvm_queue_exception_p);
f10c729f 688
da998b46
JM
689static void kvm_queue_exception_e_p(struct kvm_vcpu *vcpu, unsigned nr,
690 u32 error_code, unsigned long payload)
691{
692 kvm_multiple_exception(vcpu, nr, true, error_code,
693 true, payload, false);
694}
695
6affcbed 696int kvm_complete_insn_gp(struct kvm_vcpu *vcpu, int err)
c3c91fee 697{
db8fcefa
AP
698 if (err)
699 kvm_inject_gp(vcpu, 0);
700 else
6affcbed
KH
701 return kvm_skip_emulated_instruction(vcpu);
702
703 return 1;
db8fcefa
AP
704}
705EXPORT_SYMBOL_GPL(kvm_complete_insn_gp);
8df25a32 706
6389ee94 707void kvm_inject_page_fault(struct kvm_vcpu *vcpu, struct x86_exception *fault)
c3c91fee
AK
708{
709 ++vcpu->stat.pf_guest;
adfe20fb
WL
710 vcpu->arch.exception.nested_apf =
711 is_guest_mode(vcpu) && fault->async_page_fault;
da998b46 712 if (vcpu->arch.exception.nested_apf) {
adfe20fb 713 vcpu->arch.apf.nested_apf_token = fault->address;
da998b46
JM
714 kvm_queue_exception_e(vcpu, PF_VECTOR, fault->error_code);
715 } else {
716 kvm_queue_exception_e_p(vcpu, PF_VECTOR, fault->error_code,
717 fault->address);
718 }
c3c91fee 719}
27d6c865 720EXPORT_SYMBOL_GPL(kvm_inject_page_fault);
c3c91fee 721
53b3d8e9
SC
722bool kvm_inject_emulated_page_fault(struct kvm_vcpu *vcpu,
723 struct x86_exception *fault)
d4f8cf66 724{
0cd665bd 725 struct kvm_mmu *fault_mmu;
53b3d8e9
SC
726 WARN_ON_ONCE(fault->vector != PF_VECTOR);
727
0cd665bd
PB
728 fault_mmu = fault->nested_page_fault ? vcpu->arch.mmu :
729 vcpu->arch.walk_mmu;
ef54bcfe 730
ee1fa209
JS
731 /*
732 * Invalidate the TLB entry for the faulting address, if it exists,
733 * else the access will fault indefinitely (and to emulate hardware).
734 */
735 if ((fault->error_code & PFERR_PRESENT_MASK) &&
736 !(fault->error_code & PFERR_RSVD_MASK))
737 kvm_mmu_invalidate_gva(vcpu, fault_mmu, fault->address,
738 fault_mmu->root_hpa);
739
740 fault_mmu->inject_page_fault(vcpu, fault);
ef54bcfe 741 return fault->nested_page_fault;
d4f8cf66 742}
53b3d8e9 743EXPORT_SYMBOL_GPL(kvm_inject_emulated_page_fault);
d4f8cf66 744
3419ffc8
SY
745void kvm_inject_nmi(struct kvm_vcpu *vcpu)
746{
7460fb4a
AK
747 atomic_inc(&vcpu->arch.nmi_queued);
748 kvm_make_request(KVM_REQ_NMI, vcpu);
3419ffc8
SY
749}
750EXPORT_SYMBOL_GPL(kvm_inject_nmi);
751
298101da
AK
752void kvm_queue_exception_e(struct kvm_vcpu *vcpu, unsigned nr, u32 error_code)
753{
91e86d22 754 kvm_multiple_exception(vcpu, nr, true, error_code, false, 0, false);
298101da
AK
755}
756EXPORT_SYMBOL_GPL(kvm_queue_exception_e);
757
ce7ddec4
JR
758void kvm_requeue_exception_e(struct kvm_vcpu *vcpu, unsigned nr, u32 error_code)
759{
91e86d22 760 kvm_multiple_exception(vcpu, nr, true, error_code, false, 0, true);
ce7ddec4
JR
761}
762EXPORT_SYMBOL_GPL(kvm_requeue_exception_e);
763
0a79b009
AK
764/*
765 * Checks if cpl <= required_cpl; if true, return true. Otherwise queue
766 * a #GP and return false.
767 */
768bool kvm_require_cpl(struct kvm_vcpu *vcpu, int required_cpl)
298101da 769{
b3646477 770 if (static_call(kvm_x86_get_cpl)(vcpu) <= required_cpl)
0a79b009
AK
771 return true;
772 kvm_queue_exception_e(vcpu, GP_VECTOR, 0);
773 return false;
298101da 774}
0a79b009 775EXPORT_SYMBOL_GPL(kvm_require_cpl);
298101da 776
16f8a6f9
NA
777bool kvm_require_dr(struct kvm_vcpu *vcpu, int dr)
778{
779 if ((dr != 4 && dr != 5) || !kvm_read_cr4_bits(vcpu, X86_CR4_DE))
780 return true;
781
782 kvm_queue_exception(vcpu, UD_VECTOR);
783 return false;
784}
785EXPORT_SYMBOL_GPL(kvm_require_dr);
786
ec92fe44
JR
787/*
788 * This function will be used to read from the physical memory of the currently
54bf36aa 789 * running guest. The difference to kvm_vcpu_read_guest_page is that this function
ec92fe44
JR
790 * can read from guest physical or from the guest's guest physical memory.
791 */
792int kvm_read_guest_page_mmu(struct kvm_vcpu *vcpu, struct kvm_mmu *mmu,
793 gfn_t ngfn, void *data, int offset, int len,
794 u32 access)
795{
54987b7a 796 struct x86_exception exception;
ec92fe44
JR
797 gfn_t real_gfn;
798 gpa_t ngpa;
799
800 ngpa = gfn_to_gpa(ngfn);
54987b7a 801 real_gfn = mmu->translate_gpa(vcpu, ngpa, access, &exception);
ec92fe44
JR
802 if (real_gfn == UNMAPPED_GVA)
803 return -EFAULT;
804
805 real_gfn = gpa_to_gfn(real_gfn);
806
54bf36aa 807 return kvm_vcpu_read_guest_page(vcpu, real_gfn, data, offset, len);
ec92fe44
JR
808}
809EXPORT_SYMBOL_GPL(kvm_read_guest_page_mmu);
810
16cfacc8
SC
811static inline u64 pdptr_rsvd_bits(struct kvm_vcpu *vcpu)
812{
5b7f575c 813 return vcpu->arch.reserved_gpa_bits | rsvd_bits(5, 8) | rsvd_bits(1, 2);
16cfacc8
SC
814}
815
a03490ed 816/*
16cfacc8 817 * Load the pae pdptrs. Return 1 if they are all valid, 0 otherwise.
a03490ed 818 */
ff03a073 819int load_pdptrs(struct kvm_vcpu *vcpu, struct kvm_mmu *mmu, unsigned long cr3)
a03490ed
CO
820{
821 gfn_t pdpt_gfn = cr3 >> PAGE_SHIFT;
822 unsigned offset = ((cr3 & (PAGE_SIZE-1)) >> 5) << 2;
823 int i;
824 int ret;
ff03a073 825 u64 pdpte[ARRAY_SIZE(mmu->pdptrs)];
a03490ed 826
ff03a073
JR
827 ret = kvm_read_guest_page_mmu(vcpu, mmu, pdpt_gfn, pdpte,
828 offset * sizeof(u64), sizeof(pdpte),
829 PFERR_USER_MASK|PFERR_WRITE_MASK);
a03490ed
CO
830 if (ret < 0) {
831 ret = 0;
832 goto out;
833 }
834 for (i = 0; i < ARRAY_SIZE(pdpte); ++i) {
812f30b2 835 if ((pdpte[i] & PT_PRESENT_MASK) &&
16cfacc8 836 (pdpte[i] & pdptr_rsvd_bits(vcpu))) {
a03490ed
CO
837 ret = 0;
838 goto out;
839 }
840 }
841 ret = 1;
842
ff03a073 843 memcpy(mmu->pdptrs, pdpte, sizeof(mmu->pdptrs));
cb3c1e2f 844 kvm_register_mark_dirty(vcpu, VCPU_EXREG_PDPTR);
158a48ec
ML
845 vcpu->arch.pdptrs_from_userspace = false;
846
a03490ed 847out:
a03490ed
CO
848
849 return ret;
850}
cc4b6871 851EXPORT_SYMBOL_GPL(load_pdptrs);
a03490ed 852
f27ad38a
TL
853void kvm_post_set_cr0(struct kvm_vcpu *vcpu, unsigned long old_cr0, unsigned long cr0)
854{
f27ad38a
TL
855 if ((cr0 ^ old_cr0) & X86_CR0_PG) {
856 kvm_clear_async_pf_completion_queue(vcpu);
857 kvm_async_pf_hash_reset(vcpu);
858 }
859
20f632bd 860 if ((cr0 ^ old_cr0) & KVM_MMU_CR0_ROLE_BITS)
f27ad38a
TL
861 kvm_mmu_reset_context(vcpu);
862
863 if (((cr0 ^ old_cr0) & X86_CR0_CD) &&
864 kvm_arch_has_noncoherent_dma(vcpu->kvm) &&
865 !kvm_check_has_quirk(vcpu->kvm, KVM_X86_QUIRK_CD_NW_CLEARED))
866 kvm_zap_gfn_range(vcpu->kvm, 0, ~0ULL);
867}
868EXPORT_SYMBOL_GPL(kvm_post_set_cr0);
869
49a9b07e 870int kvm_set_cr0(struct kvm_vcpu *vcpu, unsigned long cr0)
a03490ed 871{
aad82703 872 unsigned long old_cr0 = kvm_read_cr0(vcpu);
d42e3fae 873 unsigned long pdptr_bits = X86_CR0_CD | X86_CR0_NW | X86_CR0_PG;
aad82703 874
f9a48e6a
AK
875 cr0 |= X86_CR0_ET;
876
ab344828 877#ifdef CONFIG_X86_64
0f12244f
GN
878 if (cr0 & 0xffffffff00000000UL)
879 return 1;
ab344828
GN
880#endif
881
882 cr0 &= ~CR0_RESERVED_BITS;
a03490ed 883
0f12244f
GN
884 if ((cr0 & X86_CR0_NW) && !(cr0 & X86_CR0_CD))
885 return 1;
a03490ed 886
0f12244f
GN
887 if ((cr0 & X86_CR0_PG) && !(cr0 & X86_CR0_PE))
888 return 1;
a03490ed 889
a03490ed 890#ifdef CONFIG_X86_64
05487215
SC
891 if ((vcpu->arch.efer & EFER_LME) && !is_paging(vcpu) &&
892 (cr0 & X86_CR0_PG)) {
893 int cs_db, cs_l;
894
895 if (!is_pae(vcpu))
896 return 1;
b3646477 897 static_call(kvm_x86_get_cs_db_l_bits)(vcpu, &cs_db, &cs_l);
05487215 898 if (cs_l)
0f12244f 899 return 1;
a03490ed 900 }
05487215
SC
901#endif
902 if (!(vcpu->arch.efer & EFER_LME) && (cr0 & X86_CR0_PG) &&
903 is_pae(vcpu) && ((cr0 ^ old_cr0) & pdptr_bits) &&
904 !load_pdptrs(vcpu, vcpu->arch.walk_mmu, kvm_read_cr3(vcpu)))
905 return 1;
a03490ed 906
ad756a16
MJ
907 if (!(cr0 & X86_CR0_PG) && kvm_read_cr4_bits(vcpu, X86_CR4_PCIDE))
908 return 1;
909
b3646477 910 static_call(kvm_x86_set_cr0)(vcpu, cr0);
a03490ed 911
f27ad38a 912 kvm_post_set_cr0(vcpu, old_cr0, cr0);
b18d5431 913
0f12244f
GN
914 return 0;
915}
2d3ad1f4 916EXPORT_SYMBOL_GPL(kvm_set_cr0);
a03490ed 917
2d3ad1f4 918void kvm_lmsw(struct kvm_vcpu *vcpu, unsigned long msw)
a03490ed 919{
49a9b07e 920 (void)kvm_set_cr0(vcpu, kvm_read_cr0_bits(vcpu, ~0x0eul) | (msw & 0x0f));
a03490ed 921}
2d3ad1f4 922EXPORT_SYMBOL_GPL(kvm_lmsw);
a03490ed 923
139a12cf 924void kvm_load_guest_xsave_state(struct kvm_vcpu *vcpu)
42bdf991 925{
16809ecd
TL
926 if (vcpu->arch.guest_state_protected)
927 return;
928
139a12cf
AL
929 if (kvm_read_cr4_bits(vcpu, X86_CR4_OSXSAVE)) {
930
931 if (vcpu->arch.xcr0 != host_xcr0)
932 xsetbv(XCR_XFEATURE_ENABLED_MASK, vcpu->arch.xcr0);
933
934 if (vcpu->arch.xsaves_enabled &&
935 vcpu->arch.ia32_xss != host_xss)
936 wrmsrl(MSR_IA32_XSS, vcpu->arch.ia32_xss);
937 }
37486135
BM
938
939 if (static_cpu_has(X86_FEATURE_PKU) &&
940 (kvm_read_cr4_bits(vcpu, X86_CR4_PKE) ||
941 (vcpu->arch.xcr0 & XFEATURE_MASK_PKRU)) &&
942 vcpu->arch.pkru != vcpu->arch.host_pkru)
72a6c08c 943 write_pkru(vcpu->arch.pkru);
42bdf991 944}
139a12cf 945EXPORT_SYMBOL_GPL(kvm_load_guest_xsave_state);
42bdf991 946
139a12cf 947void kvm_load_host_xsave_state(struct kvm_vcpu *vcpu)
42bdf991 948{
16809ecd
TL
949 if (vcpu->arch.guest_state_protected)
950 return;
951
37486135
BM
952 if (static_cpu_has(X86_FEATURE_PKU) &&
953 (kvm_read_cr4_bits(vcpu, X86_CR4_PKE) ||
954 (vcpu->arch.xcr0 & XFEATURE_MASK_PKRU))) {
955 vcpu->arch.pkru = rdpkru();
956 if (vcpu->arch.pkru != vcpu->arch.host_pkru)
72a6c08c 957 write_pkru(vcpu->arch.host_pkru);
37486135
BM
958 }
959
139a12cf
AL
960 if (kvm_read_cr4_bits(vcpu, X86_CR4_OSXSAVE)) {
961
962 if (vcpu->arch.xcr0 != host_xcr0)
963 xsetbv(XCR_XFEATURE_ENABLED_MASK, host_xcr0);
964
965 if (vcpu->arch.xsaves_enabled &&
966 vcpu->arch.ia32_xss != host_xss)
967 wrmsrl(MSR_IA32_XSS, host_xss);
968 }
969
42bdf991 970}
139a12cf 971EXPORT_SYMBOL_GPL(kvm_load_host_xsave_state);
42bdf991 972
69b0049a 973static int __kvm_set_xcr(struct kvm_vcpu *vcpu, u32 index, u64 xcr)
2acf923e 974{
56c103ec
LJ
975 u64 xcr0 = xcr;
976 u64 old_xcr0 = vcpu->arch.xcr0;
46c34cb0 977 u64 valid_bits;
2acf923e
DC
978
979 /* Only support XCR_XFEATURE_ENABLED_MASK(xcr0) now */
980 if (index != XCR_XFEATURE_ENABLED_MASK)
981 return 1;
d91cab78 982 if (!(xcr0 & XFEATURE_MASK_FP))
2acf923e 983 return 1;
d91cab78 984 if ((xcr0 & XFEATURE_MASK_YMM) && !(xcr0 & XFEATURE_MASK_SSE))
2acf923e 985 return 1;
46c34cb0
PB
986
987 /*
988 * Do not allow the guest to set bits that we do not support
989 * saving. However, xcr0 bit 0 is always set, even if the
990 * emulated CPU does not support XSAVE (see fx_init).
991 */
d91cab78 992 valid_bits = vcpu->arch.guest_supported_xcr0 | XFEATURE_MASK_FP;
46c34cb0 993 if (xcr0 & ~valid_bits)
2acf923e 994 return 1;
46c34cb0 995
d91cab78
DH
996 if ((!(xcr0 & XFEATURE_MASK_BNDREGS)) !=
997 (!(xcr0 & XFEATURE_MASK_BNDCSR)))
390bd528
LJ
998 return 1;
999
d91cab78
DH
1000 if (xcr0 & XFEATURE_MASK_AVX512) {
1001 if (!(xcr0 & XFEATURE_MASK_YMM))
612263b3 1002 return 1;
d91cab78 1003 if ((xcr0 & XFEATURE_MASK_AVX512) != XFEATURE_MASK_AVX512)
612263b3
CP
1004 return 1;
1005 }
2acf923e 1006 vcpu->arch.xcr0 = xcr0;
56c103ec 1007
d91cab78 1008 if ((xcr0 ^ old_xcr0) & XFEATURE_MASK_EXTEND)
aedbaf4f 1009 kvm_update_cpuid_runtime(vcpu);
2acf923e
DC
1010 return 0;
1011}
1012
92f9895c 1013int kvm_emulate_xsetbv(struct kvm_vcpu *vcpu)
2acf923e 1014{
92f9895c
SC
1015 if (static_call(kvm_x86_get_cpl)(vcpu) != 0 ||
1016 __kvm_set_xcr(vcpu, kvm_rcx_read(vcpu), kvm_read_edx_eax(vcpu))) {
1017 kvm_inject_gp(vcpu, 0);
1018 return 1;
1019 }
bbefd4fc 1020
92f9895c 1021 return kvm_skip_emulated_instruction(vcpu);
2acf923e 1022}
92f9895c 1023EXPORT_SYMBOL_GPL(kvm_emulate_xsetbv);
2acf923e 1024
ee69c92b 1025bool kvm_is_valid_cr4(struct kvm_vcpu *vcpu, unsigned long cr4)
a03490ed 1026{
b11306b5 1027 if (cr4 & cr4_reserved_bits)
ee69c92b 1028 return false;
b9baba86 1029
b899c132 1030 if (cr4 & vcpu->arch.cr4_guest_rsvd_bits)
ee69c92b 1031 return false;
3ca94192 1032
b3646477 1033 return static_call(kvm_x86_is_valid_cr4)(vcpu, cr4);
3ca94192 1034}
ee69c92b 1035EXPORT_SYMBOL_GPL(kvm_is_valid_cr4);
3ca94192 1036
5b51cb13
TL
1037void kvm_post_set_cr4(struct kvm_vcpu *vcpu, unsigned long old_cr4, unsigned long cr4)
1038{
20f632bd 1039 if (((cr4 ^ old_cr4) & KVM_MMU_CR4_ROLE_BITS) ||
5b51cb13
TL
1040 (!(cr4 & X86_CR4_PCIDE) && (old_cr4 & X86_CR4_PCIDE)))
1041 kvm_mmu_reset_context(vcpu);
3ca94192 1042}
5b51cb13 1043EXPORT_SYMBOL_GPL(kvm_post_set_cr4);
3ca94192
WL
1044
1045int kvm_set_cr4(struct kvm_vcpu *vcpu, unsigned long cr4)
1046{
1047 unsigned long old_cr4 = kvm_read_cr4(vcpu);
1048 unsigned long pdptr_bits = X86_CR4_PGE | X86_CR4_PSE | X86_CR4_PAE |
cb957adb 1049 X86_CR4_SMEP;
3ca94192 1050
ee69c92b 1051 if (!kvm_is_valid_cr4(vcpu, cr4))
ae3e61e1
PB
1052 return 1;
1053
a03490ed 1054 if (is_long_mode(vcpu)) {
0f12244f
GN
1055 if (!(cr4 & X86_CR4_PAE))
1056 return 1;
d74fcfc1
SC
1057 if ((cr4 ^ old_cr4) & X86_CR4_LA57)
1058 return 1;
a2edf57f
AK
1059 } else if (is_paging(vcpu) && (cr4 & X86_CR4_PAE)
1060 && ((cr4 ^ old_cr4) & pdptr_bits)
9f8fe504
AK
1061 && !load_pdptrs(vcpu, vcpu->arch.walk_mmu,
1062 kvm_read_cr3(vcpu)))
0f12244f
GN
1063 return 1;
1064
ad756a16 1065 if ((cr4 & X86_CR4_PCIDE) && !(old_cr4 & X86_CR4_PCIDE)) {
d6321d49 1066 if (!guest_cpuid_has(vcpu, X86_FEATURE_PCID))
ad756a16
MJ
1067 return 1;
1068
1069 /* PCID can not be enabled when cr3[11:0]!=000H or EFER.LMA=0 */
1070 if ((kvm_read_cr3(vcpu) & X86_CR3_PCID_MASK) || !is_long_mode(vcpu))
1071 return 1;
1072 }
1073
b3646477 1074 static_call(kvm_x86_set_cr4)(vcpu, cr4);
a03490ed 1075
5b51cb13 1076 kvm_post_set_cr4(vcpu, old_cr4, cr4);
2acf923e 1077
0f12244f
GN
1078 return 0;
1079}
2d3ad1f4 1080EXPORT_SYMBOL_GPL(kvm_set_cr4);
a03490ed 1081
21823fbd
SC
1082static void kvm_invalidate_pcid(struct kvm_vcpu *vcpu, unsigned long pcid)
1083{
1084 struct kvm_mmu *mmu = vcpu->arch.mmu;
1085 unsigned long roots_to_free = 0;
1086 int i;
1087
1088 /*
1089 * If neither the current CR3 nor any of the prev_roots use the given
1090 * PCID, then nothing needs to be done here because a resync will
1091 * happen anyway before switching to any other CR3.
1092 */
1093 if (kvm_get_active_pcid(vcpu) == pcid) {
e62f1aa8 1094 kvm_make_request(KVM_REQ_MMU_SYNC, vcpu);
21823fbd
SC
1095 kvm_make_request(KVM_REQ_TLB_FLUSH_CURRENT, vcpu);
1096 }
1097
1098 for (i = 0; i < KVM_MMU_NUM_PREV_ROOTS; i++)
1099 if (kvm_get_pcid(vcpu, mmu->prev_roots[i].pgd) == pcid)
1100 roots_to_free |= KVM_MMU_ROOT_PREVIOUS(i);
1101
1102 kvm_mmu_free_roots(vcpu, mmu, roots_to_free);
1103}
1104
2390218b 1105int kvm_set_cr3(struct kvm_vcpu *vcpu, unsigned long cr3)
a03490ed 1106{
ade61e28 1107 bool skip_tlb_flush = false;
21823fbd 1108 unsigned long pcid = 0;
ac146235 1109#ifdef CONFIG_X86_64
c19986fe
JS
1110 bool pcid_enabled = kvm_read_cr4_bits(vcpu, X86_CR4_PCIDE);
1111
ade61e28 1112 if (pcid_enabled) {
208320ba
JS
1113 skip_tlb_flush = cr3 & X86_CR3_PCID_NOFLUSH;
1114 cr3 &= ~X86_CR3_PCID_NOFLUSH;
21823fbd 1115 pcid = cr3 & X86_CR3_PCID_MASK;
ade61e28 1116 }
ac146235 1117#endif
9d88fca7 1118
c7313155 1119 /* PDPTRs are always reloaded for PAE paging. */
21823fbd
SC
1120 if (cr3 == kvm_read_cr3(vcpu) && !is_pae_paging(vcpu))
1121 goto handle_tlb_flush;
d835dfec 1122
886bbcc7
SC
1123 /*
1124 * Do not condition the GPA check on long mode, this helper is used to
1125 * stuff CR3, e.g. for RSM emulation, and there is no guarantee that
1126 * the current vCPU mode is accurate.
1127 */
1128 if (kvm_vcpu_is_illegal_gpa(vcpu, cr3))
d1cd3ce9 1129 return 1;
886bbcc7
SC
1130
1131 if (is_pae_paging(vcpu) && !load_pdptrs(vcpu, vcpu->arch.walk_mmu, cr3))
346874c9 1132 return 1;
a03490ed 1133
21823fbd 1134 if (cr3 != kvm_read_cr3(vcpu))
b5129100 1135 kvm_mmu_new_pgd(vcpu, cr3);
21823fbd 1136
0f12244f 1137 vcpu->arch.cr3 = cr3;
cb3c1e2f 1138 kvm_register_mark_available(vcpu, VCPU_EXREG_CR3);
7c390d35 1139
21823fbd
SC
1140handle_tlb_flush:
1141 /*
1142 * A load of CR3 that flushes the TLB flushes only the current PCID,
1143 * even if PCID is disabled, in which case PCID=0 is flushed. It's a
1144 * moot point in the end because _disabling_ PCID will flush all PCIDs,
1145 * and it's impossible to use a non-zero PCID when PCID is disabled,
1146 * i.e. only PCID=0 can be relevant.
1147 */
1148 if (!skip_tlb_flush)
1149 kvm_invalidate_pcid(vcpu, pcid);
1150
0f12244f
GN
1151 return 0;
1152}
2d3ad1f4 1153EXPORT_SYMBOL_GPL(kvm_set_cr3);
a03490ed 1154
eea1cff9 1155int kvm_set_cr8(struct kvm_vcpu *vcpu, unsigned long cr8)
a03490ed 1156{
0f12244f
GN
1157 if (cr8 & CR8_RESERVED_BITS)
1158 return 1;
35754c98 1159 if (lapic_in_kernel(vcpu))
a03490ed
CO
1160 kvm_lapic_set_tpr(vcpu, cr8);
1161 else
ad312c7c 1162 vcpu->arch.cr8 = cr8;
0f12244f
GN
1163 return 0;
1164}
2d3ad1f4 1165EXPORT_SYMBOL_GPL(kvm_set_cr8);
a03490ed 1166
2d3ad1f4 1167unsigned long kvm_get_cr8(struct kvm_vcpu *vcpu)
a03490ed 1168{
35754c98 1169 if (lapic_in_kernel(vcpu))
a03490ed
CO
1170 return kvm_lapic_get_cr8(vcpu);
1171 else
ad312c7c 1172 return vcpu->arch.cr8;
a03490ed 1173}
2d3ad1f4 1174EXPORT_SYMBOL_GPL(kvm_get_cr8);
a03490ed 1175
ae561ede
NA
1176static void kvm_update_dr0123(struct kvm_vcpu *vcpu)
1177{
1178 int i;
1179
1180 if (!(vcpu->guest_debug & KVM_GUESTDBG_USE_HW_BP)) {
1181 for (i = 0; i < KVM_NR_DB_REGS; i++)
1182 vcpu->arch.eff_db[i] = vcpu->arch.db[i];
1183 vcpu->arch.switch_db_regs |= KVM_DEBUGREG_RELOAD;
1184 }
1185}
1186
7c86663b 1187void kvm_update_dr7(struct kvm_vcpu *vcpu)
c8639010
JK
1188{
1189 unsigned long dr7;
1190
1191 if (vcpu->guest_debug & KVM_GUESTDBG_USE_HW_BP)
1192 dr7 = vcpu->arch.guest_debug_dr7;
1193 else
1194 dr7 = vcpu->arch.dr7;
b3646477 1195 static_call(kvm_x86_set_dr7)(vcpu, dr7);
360b948d
PB
1196 vcpu->arch.switch_db_regs &= ~KVM_DEBUGREG_BP_ENABLED;
1197 if (dr7 & DR7_BP_EN_MASK)
1198 vcpu->arch.switch_db_regs |= KVM_DEBUGREG_BP_ENABLED;
c8639010 1199}
7c86663b 1200EXPORT_SYMBOL_GPL(kvm_update_dr7);
c8639010 1201
6f43ed01
NA
1202static u64 kvm_dr6_fixed(struct kvm_vcpu *vcpu)
1203{
1204 u64 fixed = DR6_FIXED_1;
1205
d6321d49 1206 if (!guest_cpuid_has(vcpu, X86_FEATURE_RTM))
6f43ed01 1207 fixed |= DR6_RTM;
e8ea85fb
CQ
1208
1209 if (!guest_cpuid_has(vcpu, X86_FEATURE_BUS_LOCK_DETECT))
1210 fixed |= DR6_BUS_LOCK;
6f43ed01
NA
1211 return fixed;
1212}
1213
996ff542 1214int kvm_set_dr(struct kvm_vcpu *vcpu, int dr, unsigned long val)
020df079 1215{
ea740059
MP
1216 size_t size = ARRAY_SIZE(vcpu->arch.db);
1217
020df079
GN
1218 switch (dr) {
1219 case 0 ... 3:
ea740059 1220 vcpu->arch.db[array_index_nospec(dr, size)] = val;
020df079
GN
1221 if (!(vcpu->guest_debug & KVM_GUESTDBG_USE_HW_BP))
1222 vcpu->arch.eff_db[dr] = val;
1223 break;
1224 case 4:
020df079 1225 case 6:
f5f6145e 1226 if (!kvm_dr6_valid(val))
996ff542 1227 return 1; /* #GP */
6f43ed01 1228 vcpu->arch.dr6 = (val & DR6_VOLATILE) | kvm_dr6_fixed(vcpu);
020df079
GN
1229 break;
1230 case 5:
020df079 1231 default: /* 7 */
b91991bf 1232 if (!kvm_dr7_valid(val))
996ff542 1233 return 1; /* #GP */
020df079 1234 vcpu->arch.dr7 = (val & DR7_VOLATILE) | DR7_FIXED_1;
c8639010 1235 kvm_update_dr7(vcpu);
020df079
GN
1236 break;
1237 }
1238
1239 return 0;
1240}
1241EXPORT_SYMBOL_GPL(kvm_set_dr);
1242
29d6ca41 1243void kvm_get_dr(struct kvm_vcpu *vcpu, int dr, unsigned long *val)
020df079 1244{
ea740059
MP
1245 size_t size = ARRAY_SIZE(vcpu->arch.db);
1246
020df079
GN
1247 switch (dr) {
1248 case 0 ... 3:
ea740059 1249 *val = vcpu->arch.db[array_index_nospec(dr, size)];
020df079
GN
1250 break;
1251 case 4:
020df079 1252 case 6:
5679b803 1253 *val = vcpu->arch.dr6;
020df079
GN
1254 break;
1255 case 5:
020df079
GN
1256 default: /* 7 */
1257 *val = vcpu->arch.dr7;
1258 break;
1259 }
338dbc97 1260}
020df079
GN
1261EXPORT_SYMBOL_GPL(kvm_get_dr);
1262
c483c454 1263int kvm_emulate_rdpmc(struct kvm_vcpu *vcpu)
022cd0e8 1264{
de3cd117 1265 u32 ecx = kvm_rcx_read(vcpu);
022cd0e8 1266 u64 data;
022cd0e8 1267
c483c454
SC
1268 if (kvm_pmu_rdpmc(vcpu, ecx, &data)) {
1269 kvm_inject_gp(vcpu, 0);
1270 return 1;
1271 }
1272
de3cd117
SC
1273 kvm_rax_write(vcpu, (u32)data);
1274 kvm_rdx_write(vcpu, data >> 32);
c483c454 1275 return kvm_skip_emulated_instruction(vcpu);
022cd0e8 1276}
c483c454 1277EXPORT_SYMBOL_GPL(kvm_emulate_rdpmc);
022cd0e8 1278
043405e1
CO
1279/*
1280 * List of msr numbers which we expose to userspace through KVM_GET_MSRS
1281 * and KVM_SET_MSRS, and KVM_GET_MSR_INDEX_LIST.
1282 *
7a5ee6ed
CQ
1283 * The three MSR lists(msrs_to_save, emulated_msrs, msr_based_features)
1284 * extract the supported MSRs from the related const lists.
1285 * msrs_to_save is selected from the msrs_to_save_all to reflect the
e3267cbb 1286 * capabilities of the host cpu. This capabilities test skips MSRs that are
7a5ee6ed 1287 * kvm-specific. Those are put in emulated_msrs_all; filtering of emulated_msrs
62ef68bb 1288 * may depend on host virtualization features rather than host cpu features.
043405e1 1289 */
e3267cbb 1290
7a5ee6ed 1291static const u32 msrs_to_save_all[] = {
043405e1 1292 MSR_IA32_SYSENTER_CS, MSR_IA32_SYSENTER_ESP, MSR_IA32_SYSENTER_EIP,
8c06585d 1293 MSR_STAR,
043405e1
CO
1294#ifdef CONFIG_X86_64
1295 MSR_CSTAR, MSR_KERNEL_GS_BASE, MSR_SYSCALL_MASK, MSR_LSTAR,
1296#endif
b3897a49 1297 MSR_IA32_TSC, MSR_IA32_CR_PAT, MSR_VM_HSAVE_PA,
32ad73db 1298 MSR_IA32_FEAT_CTL, MSR_IA32_BNDCFGS, MSR_TSC_AUX,
2bdb76c0 1299 MSR_IA32_SPEC_CTRL,
bf8c55d8
CP
1300 MSR_IA32_RTIT_CTL, MSR_IA32_RTIT_STATUS, MSR_IA32_RTIT_CR3_MATCH,
1301 MSR_IA32_RTIT_OUTPUT_BASE, MSR_IA32_RTIT_OUTPUT_MASK,
1302 MSR_IA32_RTIT_ADDR0_A, MSR_IA32_RTIT_ADDR0_B,
1303 MSR_IA32_RTIT_ADDR1_A, MSR_IA32_RTIT_ADDR1_B,
1304 MSR_IA32_RTIT_ADDR2_A, MSR_IA32_RTIT_ADDR2_B,
1305 MSR_IA32_RTIT_ADDR3_A, MSR_IA32_RTIT_ADDR3_B,
6e3ba4ab
TX
1306 MSR_IA32_UMWAIT_CONTROL,
1307
e2ada66e
JM
1308 MSR_ARCH_PERFMON_FIXED_CTR0, MSR_ARCH_PERFMON_FIXED_CTR1,
1309 MSR_ARCH_PERFMON_FIXED_CTR0 + 2, MSR_ARCH_PERFMON_FIXED_CTR0 + 3,
1310 MSR_CORE_PERF_FIXED_CTR_CTRL, MSR_CORE_PERF_GLOBAL_STATUS,
1311 MSR_CORE_PERF_GLOBAL_CTRL, MSR_CORE_PERF_GLOBAL_OVF_CTRL,
1312 MSR_ARCH_PERFMON_PERFCTR0, MSR_ARCH_PERFMON_PERFCTR1,
1313 MSR_ARCH_PERFMON_PERFCTR0 + 2, MSR_ARCH_PERFMON_PERFCTR0 + 3,
1314 MSR_ARCH_PERFMON_PERFCTR0 + 4, MSR_ARCH_PERFMON_PERFCTR0 + 5,
1315 MSR_ARCH_PERFMON_PERFCTR0 + 6, MSR_ARCH_PERFMON_PERFCTR0 + 7,
1316 MSR_ARCH_PERFMON_PERFCTR0 + 8, MSR_ARCH_PERFMON_PERFCTR0 + 9,
1317 MSR_ARCH_PERFMON_PERFCTR0 + 10, MSR_ARCH_PERFMON_PERFCTR0 + 11,
1318 MSR_ARCH_PERFMON_PERFCTR0 + 12, MSR_ARCH_PERFMON_PERFCTR0 + 13,
1319 MSR_ARCH_PERFMON_PERFCTR0 + 14, MSR_ARCH_PERFMON_PERFCTR0 + 15,
1320 MSR_ARCH_PERFMON_PERFCTR0 + 16, MSR_ARCH_PERFMON_PERFCTR0 + 17,
e2ada66e
JM
1321 MSR_ARCH_PERFMON_EVENTSEL0, MSR_ARCH_PERFMON_EVENTSEL1,
1322 MSR_ARCH_PERFMON_EVENTSEL0 + 2, MSR_ARCH_PERFMON_EVENTSEL0 + 3,
1323 MSR_ARCH_PERFMON_EVENTSEL0 + 4, MSR_ARCH_PERFMON_EVENTSEL0 + 5,
1324 MSR_ARCH_PERFMON_EVENTSEL0 + 6, MSR_ARCH_PERFMON_EVENTSEL0 + 7,
1325 MSR_ARCH_PERFMON_EVENTSEL0 + 8, MSR_ARCH_PERFMON_EVENTSEL0 + 9,
1326 MSR_ARCH_PERFMON_EVENTSEL0 + 10, MSR_ARCH_PERFMON_EVENTSEL0 + 11,
1327 MSR_ARCH_PERFMON_EVENTSEL0 + 12, MSR_ARCH_PERFMON_EVENTSEL0 + 13,
1328 MSR_ARCH_PERFMON_EVENTSEL0 + 14, MSR_ARCH_PERFMON_EVENTSEL0 + 15,
1329 MSR_ARCH_PERFMON_EVENTSEL0 + 16, MSR_ARCH_PERFMON_EVENTSEL0 + 17,
043405e1
CO
1330};
1331
7a5ee6ed 1332static u32 msrs_to_save[ARRAY_SIZE(msrs_to_save_all)];
043405e1
CO
1333static unsigned num_msrs_to_save;
1334
7a5ee6ed 1335static const u32 emulated_msrs_all[] = {
62ef68bb
PB
1336 MSR_KVM_SYSTEM_TIME, MSR_KVM_WALL_CLOCK,
1337 MSR_KVM_SYSTEM_TIME_NEW, MSR_KVM_WALL_CLOCK_NEW,
1338 HV_X64_MSR_GUEST_OS_ID, HV_X64_MSR_HYPERCALL,
1339 HV_X64_MSR_TIME_REF_COUNT, HV_X64_MSR_REFERENCE_TSC,
72c139ba 1340 HV_X64_MSR_TSC_FREQUENCY, HV_X64_MSR_APIC_FREQUENCY,
e7d9513b
AS
1341 HV_X64_MSR_CRASH_P0, HV_X64_MSR_CRASH_P1, HV_X64_MSR_CRASH_P2,
1342 HV_X64_MSR_CRASH_P3, HV_X64_MSR_CRASH_P4, HV_X64_MSR_CRASH_CTL,
e516cebb 1343 HV_X64_MSR_RESET,
11c4b1ca 1344 HV_X64_MSR_VP_INDEX,
9eec50b8 1345 HV_X64_MSR_VP_RUNTIME,
5c919412 1346 HV_X64_MSR_SCONTROL,
1f4b34f8 1347 HV_X64_MSR_STIMER0_CONFIG,
d4abc577 1348 HV_X64_MSR_VP_ASSIST_PAGE,
a2e164e7
VK
1349 HV_X64_MSR_REENLIGHTENMENT_CONTROL, HV_X64_MSR_TSC_EMULATION_CONTROL,
1350 HV_X64_MSR_TSC_EMULATION_STATUS,
f97f5a56
JD
1351 HV_X64_MSR_SYNDBG_OPTIONS,
1352 HV_X64_MSR_SYNDBG_CONTROL, HV_X64_MSR_SYNDBG_STATUS,
1353 HV_X64_MSR_SYNDBG_SEND_BUFFER, HV_X64_MSR_SYNDBG_RECV_BUFFER,
1354 HV_X64_MSR_SYNDBG_PENDING_BUFFER,
a2e164e7
VK
1355
1356 MSR_KVM_ASYNC_PF_EN, MSR_KVM_STEAL_TIME,
557a961a 1357 MSR_KVM_PV_EOI_EN, MSR_KVM_ASYNC_PF_INT, MSR_KVM_ASYNC_PF_ACK,
62ef68bb 1358
ba904635 1359 MSR_IA32_TSC_ADJUST,
09141ec0 1360 MSR_IA32_TSC_DEADLINE,
2bdb76c0 1361 MSR_IA32_ARCH_CAPABILITIES,
27461da3 1362 MSR_IA32_PERF_CAPABILITIES,
043405e1 1363 MSR_IA32_MISC_ENABLE,
908e75f3
AK
1364 MSR_IA32_MCG_STATUS,
1365 MSR_IA32_MCG_CTL,
c45dcc71 1366 MSR_IA32_MCG_EXT_CTL,
64d60670 1367 MSR_IA32_SMBASE,
52797bf9 1368 MSR_SMI_COUNT,
db2336a8
KH
1369 MSR_PLATFORM_INFO,
1370 MSR_MISC_FEATURES_ENABLES,
bc226f07 1371 MSR_AMD64_VIRT_SPEC_CTRL,
6c6a2ab9 1372 MSR_IA32_POWER_CTL,
99634e3e 1373 MSR_IA32_UCODE_REV,
191c8137 1374
95c5c7c7
PB
1375 /*
1376 * The following list leaves out MSRs whose values are determined
1377 * by arch/x86/kvm/vmx/nested.c based on CPUID or other MSRs.
1378 * We always support the "true" VMX control MSRs, even if the host
1379 * processor does not, so I am putting these registers here rather
7a5ee6ed 1380 * than in msrs_to_save_all.
95c5c7c7
PB
1381 */
1382 MSR_IA32_VMX_BASIC,
1383 MSR_IA32_VMX_TRUE_PINBASED_CTLS,
1384 MSR_IA32_VMX_TRUE_PROCBASED_CTLS,
1385 MSR_IA32_VMX_TRUE_EXIT_CTLS,
1386 MSR_IA32_VMX_TRUE_ENTRY_CTLS,
1387 MSR_IA32_VMX_MISC,
1388 MSR_IA32_VMX_CR0_FIXED0,
1389 MSR_IA32_VMX_CR4_FIXED0,
1390 MSR_IA32_VMX_VMCS_ENUM,
1391 MSR_IA32_VMX_PROCBASED_CTLS2,
1392 MSR_IA32_VMX_EPT_VPID_CAP,
1393 MSR_IA32_VMX_VMFUNC,
1394
191c8137 1395 MSR_K7_HWCR,
2d5ba19b 1396 MSR_KVM_POLL_CONTROL,
043405e1
CO
1397};
1398
7a5ee6ed 1399static u32 emulated_msrs[ARRAY_SIZE(emulated_msrs_all)];
62ef68bb
PB
1400static unsigned num_emulated_msrs;
1401
801e459a
TL
1402/*
1403 * List of msr numbers which are used to expose MSR-based features that
1404 * can be used by a hypervisor to validate requested CPU features.
1405 */
7a5ee6ed 1406static const u32 msr_based_features_all[] = {
1389309c
PB
1407 MSR_IA32_VMX_BASIC,
1408 MSR_IA32_VMX_TRUE_PINBASED_CTLS,
1409 MSR_IA32_VMX_PINBASED_CTLS,
1410 MSR_IA32_VMX_TRUE_PROCBASED_CTLS,
1411 MSR_IA32_VMX_PROCBASED_CTLS,
1412 MSR_IA32_VMX_TRUE_EXIT_CTLS,
1413 MSR_IA32_VMX_EXIT_CTLS,
1414 MSR_IA32_VMX_TRUE_ENTRY_CTLS,
1415 MSR_IA32_VMX_ENTRY_CTLS,
1416 MSR_IA32_VMX_MISC,
1417 MSR_IA32_VMX_CR0_FIXED0,
1418 MSR_IA32_VMX_CR0_FIXED1,
1419 MSR_IA32_VMX_CR4_FIXED0,
1420 MSR_IA32_VMX_CR4_FIXED1,
1421 MSR_IA32_VMX_VMCS_ENUM,
1422 MSR_IA32_VMX_PROCBASED_CTLS2,
1423 MSR_IA32_VMX_EPT_VPID_CAP,
1424 MSR_IA32_VMX_VMFUNC,
1425
d1d93fa9 1426 MSR_F10H_DECFG,
518e7b94 1427 MSR_IA32_UCODE_REV,
cd283252 1428 MSR_IA32_ARCH_CAPABILITIES,
27461da3 1429 MSR_IA32_PERF_CAPABILITIES,
801e459a
TL
1430};
1431
7a5ee6ed 1432static u32 msr_based_features[ARRAY_SIZE(msr_based_features_all)];
801e459a
TL
1433static unsigned int num_msr_based_features;
1434
4d22c17c 1435static u64 kvm_get_arch_capabilities(void)
5b76a3cf 1436{
4d22c17c 1437 u64 data = 0;
5b76a3cf 1438
4d22c17c
XL
1439 if (boot_cpu_has(X86_FEATURE_ARCH_CAPABILITIES))
1440 rdmsrl(MSR_IA32_ARCH_CAPABILITIES, data);
5b76a3cf 1441
b8e8c830
PB
1442 /*
1443 * If nx_huge_pages is enabled, KVM's shadow paging will ensure that
1444 * the nested hypervisor runs with NX huge pages. If it is not,
d9f6e12f 1445 * L1 is anyway vulnerable to ITLB_MULTIHIT exploits from other
b8e8c830
PB
1446 * L1 guests, so it need not worry about its own (L2) guests.
1447 */
1448 data |= ARCH_CAP_PSCHANGE_MC_NO;
1449
5b76a3cf
PB
1450 /*
1451 * If we're doing cache flushes (either "always" or "cond")
1452 * we will do one whenever the guest does a vmlaunch/vmresume.
1453 * If an outer hypervisor is doing the cache flush for us
1454 * (VMENTER_L1D_FLUSH_NESTED_VM), we can safely pass that
1455 * capability to the guest too, and if EPT is disabled we're not
1456 * vulnerable. Overall, only VMENTER_L1D_FLUSH_NEVER will
1457 * require a nested hypervisor to do a flush of its own.
1458 */
1459 if (l1tf_vmx_mitigation != VMENTER_L1D_FLUSH_NEVER)
1460 data |= ARCH_CAP_SKIP_VMENTRY_L1DFLUSH;
1461
0c54914d
PB
1462 if (!boot_cpu_has_bug(X86_BUG_CPU_MELTDOWN))
1463 data |= ARCH_CAP_RDCL_NO;
1464 if (!boot_cpu_has_bug(X86_BUG_SPEC_STORE_BYPASS))
1465 data |= ARCH_CAP_SSB_NO;
1466 if (!boot_cpu_has_bug(X86_BUG_MDS))
1467 data |= ARCH_CAP_MDS_NO;
1468
7131636e
PB
1469 if (!boot_cpu_has(X86_FEATURE_RTM)) {
1470 /*
1471 * If RTM=0 because the kernel has disabled TSX, the host might
1472 * have TAA_NO or TSX_CTRL. Clear TAA_NO (the guest sees RTM=0
1473 * and therefore knows that there cannot be TAA) but keep
1474 * TSX_CTRL: some buggy userspaces leave it set on tsx=on hosts,
1475 * and we want to allow migrating those guests to tsx=off hosts.
1476 */
1477 data &= ~ARCH_CAP_TAA_NO;
1478 } else if (!boot_cpu_has_bug(X86_BUG_TAA)) {
cbbaa272 1479 data |= ARCH_CAP_TAA_NO;
7131636e
PB
1480 } else {
1481 /*
1482 * Nothing to do here; we emulate TSX_CTRL if present on the
1483 * host so the guest can choose between disabling TSX or
1484 * using VERW to clear CPU buffers.
1485 */
1486 }
e1d38b63 1487
5b76a3cf
PB
1488 return data;
1489}
5b76a3cf 1490
66421c1e
WL
1491static int kvm_get_msr_feature(struct kvm_msr_entry *msr)
1492{
1493 switch (msr->index) {
cd283252 1494 case MSR_IA32_ARCH_CAPABILITIES:
5b76a3cf
PB
1495 msr->data = kvm_get_arch_capabilities();
1496 break;
1497 case MSR_IA32_UCODE_REV:
cd283252 1498 rdmsrl_safe(msr->index, &msr->data);
518e7b94 1499 break;
66421c1e 1500 default:
b3646477 1501 return static_call(kvm_x86_get_msr_feature)(msr);
66421c1e
WL
1502 }
1503 return 0;
1504}
1505
801e459a
TL
1506static int do_get_msr_feature(struct kvm_vcpu *vcpu, unsigned index, u64 *data)
1507{
1508 struct kvm_msr_entry msr;
66421c1e 1509 int r;
801e459a
TL
1510
1511 msr.index = index;
66421c1e 1512 r = kvm_get_msr_feature(&msr);
12bc2132
PX
1513
1514 if (r == KVM_MSR_RET_INVALID) {
1515 /* Unconditionally clear the output for simplicity */
1516 *data = 0;
d632826f 1517 if (kvm_msr_ignored_check(index, 0, false))
cc4cb017 1518 r = 0;
12bc2132
PX
1519 }
1520
66421c1e
WL
1521 if (r)
1522 return r;
801e459a
TL
1523
1524 *data = msr.data;
1525
1526 return 0;
1527}
1528
11988499 1529static bool __kvm_valid_efer(struct kvm_vcpu *vcpu, u64 efer)
15c4a640 1530{
1b4d56b8 1531 if (efer & EFER_FFXSR && !guest_cpuid_has(vcpu, X86_FEATURE_FXSR_OPT))
11988499 1532 return false;
1b2fd70c 1533
1b4d56b8 1534 if (efer & EFER_SVME && !guest_cpuid_has(vcpu, X86_FEATURE_SVM))
11988499 1535 return false;
d8017474 1536
0a629563
SC
1537 if (efer & (EFER_LME | EFER_LMA) &&
1538 !guest_cpuid_has(vcpu, X86_FEATURE_LM))
1539 return false;
1540
1541 if (efer & EFER_NX && !guest_cpuid_has(vcpu, X86_FEATURE_NX))
1542 return false;
d8017474 1543
384bb783 1544 return true;
11988499
SC
1545
1546}
1547bool kvm_valid_efer(struct kvm_vcpu *vcpu, u64 efer)
1548{
1549 if (efer & efer_reserved_bits)
1550 return false;
1551
1552 return __kvm_valid_efer(vcpu, efer);
384bb783
JK
1553}
1554EXPORT_SYMBOL_GPL(kvm_valid_efer);
1555
11988499 1556static int set_efer(struct kvm_vcpu *vcpu, struct msr_data *msr_info)
384bb783
JK
1557{
1558 u64 old_efer = vcpu->arch.efer;
11988499 1559 u64 efer = msr_info->data;
72f211ec 1560 int r;
384bb783 1561
11988499 1562 if (efer & efer_reserved_bits)
66f61c92 1563 return 1;
384bb783 1564
11988499
SC
1565 if (!msr_info->host_initiated) {
1566 if (!__kvm_valid_efer(vcpu, efer))
1567 return 1;
1568
1569 if (is_paging(vcpu) &&
1570 (vcpu->arch.efer & EFER_LME) != (efer & EFER_LME))
1571 return 1;
1572 }
384bb783 1573
15c4a640 1574 efer &= ~EFER_LMA;
f6801dff 1575 efer |= vcpu->arch.efer & EFER_LMA;
15c4a640 1576
b3646477 1577 r = static_call(kvm_x86_set_efer)(vcpu, efer);
72f211ec
ML
1578 if (r) {
1579 WARN_ON(r > 0);
1580 return r;
1581 }
a3d204e2 1582
aad82703
SY
1583 /* Update reserved bits */
1584 if ((efer ^ old_efer) & EFER_NX)
1585 kvm_mmu_reset_context(vcpu);
1586
b69e8cae 1587 return 0;
15c4a640
CO
1588}
1589
f2b4b7dd
JR
1590void kvm_enable_efer_bits(u64 mask)
1591{
1592 efer_reserved_bits &= ~mask;
1593}
1594EXPORT_SYMBOL_GPL(kvm_enable_efer_bits);
1595
51de8151
AG
1596bool kvm_msr_allowed(struct kvm_vcpu *vcpu, u32 index, u32 type)
1597{
b318e8de
SC
1598 struct kvm_x86_msr_filter *msr_filter;
1599 struct msr_bitmap_range *ranges;
1a155254 1600 struct kvm *kvm = vcpu->kvm;
b318e8de 1601 bool allowed;
1a155254 1602 int idx;
b318e8de 1603 u32 i;
1a155254 1604
b318e8de
SC
1605 /* x2APIC MSRs do not support filtering. */
1606 if (index >= 0x800 && index <= 0x8ff)
1a155254
AG
1607 return true;
1608
1a155254
AG
1609 idx = srcu_read_lock(&kvm->srcu);
1610
b318e8de
SC
1611 msr_filter = srcu_dereference(kvm->arch.msr_filter, &kvm->srcu);
1612 if (!msr_filter) {
1613 allowed = true;
1614 goto out;
1615 }
1616
1617 allowed = msr_filter->default_allow;
1618 ranges = msr_filter->ranges;
1619
1620 for (i = 0; i < msr_filter->count; i++) {
1a155254
AG
1621 u32 start = ranges[i].base;
1622 u32 end = start + ranges[i].nmsrs;
1623 u32 flags = ranges[i].flags;
1624 unsigned long *bitmap = ranges[i].bitmap;
1625
1626 if ((index >= start) && (index < end) && (flags & type)) {
b318e8de 1627 allowed = !!test_bit(index - start, bitmap);
1a155254
AG
1628 break;
1629 }
1630 }
1631
b318e8de 1632out:
1a155254
AG
1633 srcu_read_unlock(&kvm->srcu, idx);
1634
b318e8de 1635 return allowed;
51de8151
AG
1636}
1637EXPORT_SYMBOL_GPL(kvm_msr_allowed);
1638
15c4a640 1639/*
f20935d8
SC
1640 * Write @data into the MSR specified by @index. Select MSR specific fault
1641 * checks are bypassed if @host_initiated is %true.
15c4a640
CO
1642 * Returns 0 on success, non-0 otherwise.
1643 * Assumes vcpu_load() was already called.
1644 */
f20935d8
SC
1645static int __kvm_set_msr(struct kvm_vcpu *vcpu, u32 index, u64 data,
1646 bool host_initiated)
15c4a640 1647{
f20935d8
SC
1648 struct msr_data msr;
1649
1a155254 1650 if (!host_initiated && !kvm_msr_allowed(vcpu, index, KVM_MSR_FILTER_WRITE))
cc4cb017 1651 return KVM_MSR_RET_FILTERED;
1a155254 1652
f20935d8 1653 switch (index) {
854e8bb1
NA
1654 case MSR_FS_BASE:
1655 case MSR_GS_BASE:
1656 case MSR_KERNEL_GS_BASE:
1657 case MSR_CSTAR:
1658 case MSR_LSTAR:
f20935d8 1659 if (is_noncanonical_address(data, vcpu))
854e8bb1
NA
1660 return 1;
1661 break;
1662 case MSR_IA32_SYSENTER_EIP:
1663 case MSR_IA32_SYSENTER_ESP:
1664 /*
1665 * IA32_SYSENTER_ESP and IA32_SYSENTER_EIP cause #GP if
1666 * non-canonical address is written on Intel but not on
1667 * AMD (which ignores the top 32-bits, because it does
1668 * not implement 64-bit SYSENTER).
1669 *
1670 * 64-bit code should hence be able to write a non-canonical
1671 * value on AMD. Making the address canonical ensures that
1672 * vmentry does not fail on Intel after writing a non-canonical
1673 * value, and that something deterministic happens if the guest
1674 * invokes 64-bit SYSENTER.
1675 */
f20935d8 1676 data = get_canonical(data, vcpu_virt_addr_bits(vcpu));
61a05d44
SC
1677 break;
1678 case MSR_TSC_AUX:
1679 if (!kvm_is_supported_user_return_msr(MSR_TSC_AUX))
1680 return 1;
1681
1682 if (!host_initiated &&
1683 !guest_cpuid_has(vcpu, X86_FEATURE_RDTSCP) &&
1684 !guest_cpuid_has(vcpu, X86_FEATURE_RDPID))
1685 return 1;
1686
1687 /*
1688 * Per Intel's SDM, bits 63:32 are reserved, but AMD's APM has
1689 * incomplete and conflicting architectural behavior. Current
1690 * AMD CPUs completely ignore bits 63:32, i.e. they aren't
1691 * reserved and always read as zeros. Enforce Intel's reserved
1692 * bits check if and only if the guest CPU is Intel, and clear
1693 * the bits in all other cases. This ensures cross-vendor
1694 * migration will provide consistent behavior for the guest.
1695 */
1696 if (guest_cpuid_is_intel(vcpu) && (data >> 32) != 0)
1697 return 1;
1698
1699 data = (u32)data;
1700 break;
854e8bb1 1701 }
f20935d8
SC
1702
1703 msr.data = data;
1704 msr.index = index;
1705 msr.host_initiated = host_initiated;
1706
b3646477 1707 return static_call(kvm_x86_set_msr)(vcpu, &msr);
15c4a640
CO
1708}
1709
6abe9c13
PX
1710static int kvm_set_msr_ignored_check(struct kvm_vcpu *vcpu,
1711 u32 index, u64 data, bool host_initiated)
1712{
1713 int ret = __kvm_set_msr(vcpu, index, data, host_initiated);
1714
1715 if (ret == KVM_MSR_RET_INVALID)
d632826f 1716 if (kvm_msr_ignored_check(index, data, true))
cc4cb017 1717 ret = 0;
6abe9c13
PX
1718
1719 return ret;
1720}
1721
313a3dc7 1722/*
f20935d8
SC
1723 * Read the MSR specified by @index into @data. Select MSR specific fault
1724 * checks are bypassed if @host_initiated is %true.
1725 * Returns 0 on success, non-0 otherwise.
1726 * Assumes vcpu_load() was already called.
313a3dc7 1727 */
edef5c36
PB
1728int __kvm_get_msr(struct kvm_vcpu *vcpu, u32 index, u64 *data,
1729 bool host_initiated)
609e36d3
PB
1730{
1731 struct msr_data msr;
f20935d8 1732 int ret;
609e36d3 1733
1a155254 1734 if (!host_initiated && !kvm_msr_allowed(vcpu, index, KVM_MSR_FILTER_READ))
cc4cb017 1735 return KVM_MSR_RET_FILTERED;
1a155254 1736
61a05d44
SC
1737 switch (index) {
1738 case MSR_TSC_AUX:
1739 if (!kvm_is_supported_user_return_msr(MSR_TSC_AUX))
1740 return 1;
1741
1742 if (!host_initiated &&
1743 !guest_cpuid_has(vcpu, X86_FEATURE_RDTSCP) &&
1744 !guest_cpuid_has(vcpu, X86_FEATURE_RDPID))
1745 return 1;
1746 break;
1747 }
1748
609e36d3 1749 msr.index = index;
f20935d8 1750 msr.host_initiated = host_initiated;
609e36d3 1751
b3646477 1752 ret = static_call(kvm_x86_get_msr)(vcpu, &msr);
f20935d8
SC
1753 if (!ret)
1754 *data = msr.data;
1755 return ret;
609e36d3
PB
1756}
1757
6abe9c13
PX
1758static int kvm_get_msr_ignored_check(struct kvm_vcpu *vcpu,
1759 u32 index, u64 *data, bool host_initiated)
1760{
1761 int ret = __kvm_get_msr(vcpu, index, data, host_initiated);
1762
1763 if (ret == KVM_MSR_RET_INVALID) {
1764 /* Unconditionally clear *data for simplicity */
1765 *data = 0;
d632826f 1766 if (kvm_msr_ignored_check(index, 0, false))
cc4cb017 1767 ret = 0;
6abe9c13
PX
1768 }
1769
1770 return ret;
1771}
1772
f20935d8 1773int kvm_get_msr(struct kvm_vcpu *vcpu, u32 index, u64 *data)
313a3dc7 1774{
6abe9c13 1775 return kvm_get_msr_ignored_check(vcpu, index, data, false);
f20935d8
SC
1776}
1777EXPORT_SYMBOL_GPL(kvm_get_msr);
8fe8ab46 1778
f20935d8
SC
1779int kvm_set_msr(struct kvm_vcpu *vcpu, u32 index, u64 data)
1780{
6abe9c13 1781 return kvm_set_msr_ignored_check(vcpu, index, data, false);
f20935d8
SC
1782}
1783EXPORT_SYMBOL_GPL(kvm_set_msr);
1784
8b474427 1785static int complete_emulated_rdmsr(struct kvm_vcpu *vcpu)
1ae09954 1786{
8b474427
PB
1787 int err = vcpu->run->msr.error;
1788 if (!err) {
1ae09954
AG
1789 kvm_rax_write(vcpu, (u32)vcpu->run->msr.data);
1790 kvm_rdx_write(vcpu, vcpu->run->msr.data >> 32);
1791 }
1792
b3646477 1793 return static_call(kvm_x86_complete_emulated_msr)(vcpu, err);
1ae09954
AG
1794}
1795
1796static int complete_emulated_wrmsr(struct kvm_vcpu *vcpu)
1797{
b3646477 1798 return static_call(kvm_x86_complete_emulated_msr)(vcpu, vcpu->run->msr.error);
1ae09954
AG
1799}
1800
1801static u64 kvm_msr_reason(int r)
1802{
1803 switch (r) {
cc4cb017 1804 case KVM_MSR_RET_INVALID:
1ae09954 1805 return KVM_MSR_EXIT_REASON_UNKNOWN;
cc4cb017 1806 case KVM_MSR_RET_FILTERED:
1a155254 1807 return KVM_MSR_EXIT_REASON_FILTER;
1ae09954
AG
1808 default:
1809 return KVM_MSR_EXIT_REASON_INVAL;
1810 }
1811}
1812
1813static int kvm_msr_user_space(struct kvm_vcpu *vcpu, u32 index,
1814 u32 exit_reason, u64 data,
1815 int (*completion)(struct kvm_vcpu *vcpu),
1816 int r)
1817{
1818 u64 msr_reason = kvm_msr_reason(r);
1819
1820 /* Check if the user wanted to know about this MSR fault */
1821 if (!(vcpu->kvm->arch.user_space_msr_mask & msr_reason))
1822 return 0;
1823
1824 vcpu->run->exit_reason = exit_reason;
1825 vcpu->run->msr.error = 0;
1826 memset(vcpu->run->msr.pad, 0, sizeof(vcpu->run->msr.pad));
1827 vcpu->run->msr.reason = msr_reason;
1828 vcpu->run->msr.index = index;
1829 vcpu->run->msr.data = data;
1830 vcpu->arch.complete_userspace_io = completion;
1831
1832 return 1;
1833}
1834
1835static int kvm_get_msr_user_space(struct kvm_vcpu *vcpu, u32 index, int r)
1836{
1837 return kvm_msr_user_space(vcpu, index, KVM_EXIT_X86_RDMSR, 0,
1838 complete_emulated_rdmsr, r);
1839}
1840
1841static int kvm_set_msr_user_space(struct kvm_vcpu *vcpu, u32 index, u64 data, int r)
1842{
1843 return kvm_msr_user_space(vcpu, index, KVM_EXIT_X86_WRMSR, data,
1844 complete_emulated_wrmsr, r);
1845}
1846
1edce0a9
SC
1847int kvm_emulate_rdmsr(struct kvm_vcpu *vcpu)
1848{
1849 u32 ecx = kvm_rcx_read(vcpu);
1850 u64 data;
1ae09954
AG
1851 int r;
1852
1853 r = kvm_get_msr(vcpu, ecx, &data);
1edce0a9 1854
1ae09954
AG
1855 /* MSR read failed? See if we should ask user space */
1856 if (r && kvm_get_msr_user_space(vcpu, ecx, r)) {
1857 /* Bounce to user space */
1858 return 0;
1859 }
1860
8b474427
PB
1861 if (!r) {
1862 trace_kvm_msr_read(ecx, data);
1863
1864 kvm_rax_write(vcpu, data & -1u);
1865 kvm_rdx_write(vcpu, (data >> 32) & -1u);
1866 } else {
1edce0a9 1867 trace_kvm_msr_read_ex(ecx);
1edce0a9
SC
1868 }
1869
b3646477 1870 return static_call(kvm_x86_complete_emulated_msr)(vcpu, r);
1edce0a9
SC
1871}
1872EXPORT_SYMBOL_GPL(kvm_emulate_rdmsr);
1873
1874int kvm_emulate_wrmsr(struct kvm_vcpu *vcpu)
1875{
1876 u32 ecx = kvm_rcx_read(vcpu);
1877 u64 data = kvm_read_edx_eax(vcpu);
1ae09954 1878 int r;
1edce0a9 1879
1ae09954
AG
1880 r = kvm_set_msr(vcpu, ecx, data);
1881
1882 /* MSR write failed? See if we should ask user space */
7dffecaf 1883 if (r && kvm_set_msr_user_space(vcpu, ecx, data, r))
1ae09954
AG
1884 /* Bounce to user space */
1885 return 0;
7dffecaf
ML
1886
1887 /* Signal all other negative errors to userspace */
1888 if (r < 0)
1889 return r;
1ae09954 1890
8b474427
PB
1891 if (!r)
1892 trace_kvm_msr_write(ecx, data);
1893 else
1edce0a9 1894 trace_kvm_msr_write_ex(ecx, data);
1edce0a9 1895
b3646477 1896 return static_call(kvm_x86_complete_emulated_msr)(vcpu, r);
1edce0a9
SC
1897}
1898EXPORT_SYMBOL_GPL(kvm_emulate_wrmsr);
1899
5ff3a351
SC
1900int kvm_emulate_as_nop(struct kvm_vcpu *vcpu)
1901{
1902 return kvm_skip_emulated_instruction(vcpu);
1903}
1904EXPORT_SYMBOL_GPL(kvm_emulate_as_nop);
1905
1906int kvm_emulate_invd(struct kvm_vcpu *vcpu)
1907{
1908 /* Treat an INVD instruction as a NOP and just skip it. */
1909 return kvm_emulate_as_nop(vcpu);
1910}
1911EXPORT_SYMBOL_GPL(kvm_emulate_invd);
1912
1913int kvm_emulate_mwait(struct kvm_vcpu *vcpu)
1914{
1915 pr_warn_once("kvm: MWAIT instruction emulated as NOP!\n");
1916 return kvm_emulate_as_nop(vcpu);
1917}
1918EXPORT_SYMBOL_GPL(kvm_emulate_mwait);
1919
1920int kvm_handle_invalid_op(struct kvm_vcpu *vcpu)
1921{
1922 kvm_queue_exception(vcpu, UD_VECTOR);
1923 return 1;
1924}
1925EXPORT_SYMBOL_GPL(kvm_handle_invalid_op);
1926
1927int kvm_emulate_monitor(struct kvm_vcpu *vcpu)
1928{
1929 pr_warn_once("kvm: MONITOR instruction emulated as NOP!\n");
1930 return kvm_emulate_as_nop(vcpu);
1931}
1932EXPORT_SYMBOL_GPL(kvm_emulate_monitor);
1933
d89d04ab 1934static inline bool kvm_vcpu_exit_request(struct kvm_vcpu *vcpu)
5a9f5443 1935{
4ae7dc97 1936 xfer_to_guest_mode_prepare();
5a9f5443 1937 return vcpu->mode == EXITING_GUEST_MODE || kvm_request_pending(vcpu) ||
72c3c0fe 1938 xfer_to_guest_mode_work_pending();
5a9f5443 1939}
5a9f5443 1940
1e9e2622
WL
1941/*
1942 * The fast path for frequent and performance sensitive wrmsr emulation,
1943 * i.e. the sending of IPI, sending IPI early in the VM-Exit flow reduces
1944 * the latency of virtual IPI by avoiding the expensive bits of transitioning
1945 * from guest to host, e.g. reacquiring KVM's SRCU lock. In contrast to the
1946 * other cases which must be called after interrupts are enabled on the host.
1947 */
1948static int handle_fastpath_set_x2apic_icr_irqoff(struct kvm_vcpu *vcpu, u64 data)
1949{
e1be9ac8
WL
1950 if (!lapic_in_kernel(vcpu) || !apic_x2apic_mode(vcpu->arch.apic))
1951 return 1;
1952
1953 if (((data & APIC_SHORT_MASK) == APIC_DEST_NOSHORT) &&
1e9e2622 1954 ((data & APIC_DEST_MASK) == APIC_DEST_PHYSICAL) &&
4064a4c6
WL
1955 ((data & APIC_MODE_MASK) == APIC_DM_FIXED) &&
1956 ((u32)(data >> 32) != X2APIC_BROADCAST)) {
1e9e2622 1957
d5361678
WL
1958 data &= ~(1 << 12);
1959 kvm_apic_send_ipi(vcpu->arch.apic, (u32)data, (u32)(data >> 32));
1e9e2622 1960 kvm_lapic_set_reg(vcpu->arch.apic, APIC_ICR2, (u32)(data >> 32));
d5361678
WL
1961 kvm_lapic_set_reg(vcpu->arch.apic, APIC_ICR, (u32)data);
1962 trace_kvm_apic_write(APIC_ICR, (u32)data);
1963 return 0;
1e9e2622
WL
1964 }
1965
1966 return 1;
1967}
1968
ae95f566
WL
1969static int handle_fastpath_set_tscdeadline(struct kvm_vcpu *vcpu, u64 data)
1970{
1971 if (!kvm_can_use_hv_timer(vcpu))
1972 return 1;
1973
1974 kvm_set_lapic_tscdeadline_msr(vcpu, data);
1975 return 0;
1976}
1977
404d5d7b 1978fastpath_t handle_fastpath_set_msr_irqoff(struct kvm_vcpu *vcpu)
1e9e2622
WL
1979{
1980 u32 msr = kvm_rcx_read(vcpu);
8a1038de 1981 u64 data;
404d5d7b 1982 fastpath_t ret = EXIT_FASTPATH_NONE;
1e9e2622
WL
1983
1984 switch (msr) {
1985 case APIC_BASE_MSR + (APIC_ICR >> 4):
8a1038de 1986 data = kvm_read_edx_eax(vcpu);
404d5d7b
WL
1987 if (!handle_fastpath_set_x2apic_icr_irqoff(vcpu, data)) {
1988 kvm_skip_emulated_instruction(vcpu);
1989 ret = EXIT_FASTPATH_EXIT_HANDLED;
80bc97f2 1990 }
1e9e2622 1991 break;
09141ec0 1992 case MSR_IA32_TSC_DEADLINE:
ae95f566
WL
1993 data = kvm_read_edx_eax(vcpu);
1994 if (!handle_fastpath_set_tscdeadline(vcpu, data)) {
1995 kvm_skip_emulated_instruction(vcpu);
1996 ret = EXIT_FASTPATH_REENTER_GUEST;
1997 }
1998 break;
1e9e2622 1999 default:
404d5d7b 2000 break;
1e9e2622
WL
2001 }
2002
404d5d7b 2003 if (ret != EXIT_FASTPATH_NONE)
1e9e2622 2004 trace_kvm_msr_write(msr, data);
1e9e2622 2005
404d5d7b 2006 return ret;
1e9e2622
WL
2007}
2008EXPORT_SYMBOL_GPL(handle_fastpath_set_msr_irqoff);
2009
f20935d8
SC
2010/*
2011 * Adapt set_msr() to msr_io()'s calling convention
2012 */
2013static int do_get_msr(struct kvm_vcpu *vcpu, unsigned index, u64 *data)
2014{
6abe9c13 2015 return kvm_get_msr_ignored_check(vcpu, index, data, true);
f20935d8
SC
2016}
2017
2018static int do_set_msr(struct kvm_vcpu *vcpu, unsigned index, u64 *data)
2019{
6abe9c13 2020 return kvm_set_msr_ignored_check(vcpu, index, *data, true);
313a3dc7
CO
2021}
2022
16e8d74d 2023#ifdef CONFIG_X86_64
53fafdbb
MT
2024struct pvclock_clock {
2025 int vclock_mode;
2026 u64 cycle_last;
2027 u64 mask;
2028 u32 mult;
2029 u32 shift;
917f9475
PB
2030 u64 base_cycles;
2031 u64 offset;
53fafdbb
MT
2032};
2033
16e8d74d
MT
2034struct pvclock_gtod_data {
2035 seqcount_t seq;
2036
53fafdbb
MT
2037 struct pvclock_clock clock; /* extract of a clocksource struct */
2038 struct pvclock_clock raw_clock; /* extract of a clocksource struct */
16e8d74d 2039
917f9475 2040 ktime_t offs_boot;
55dd00a7 2041 u64 wall_time_sec;
16e8d74d
MT
2042};
2043
2044static struct pvclock_gtod_data pvclock_gtod_data;
2045
2046static void update_pvclock_gtod(struct timekeeper *tk)
2047{
2048 struct pvclock_gtod_data *vdata = &pvclock_gtod_data;
2049
2050 write_seqcount_begin(&vdata->seq);
2051
2052 /* copy pvclock gtod data */
b95a8a27 2053 vdata->clock.vclock_mode = tk->tkr_mono.clock->vdso_clock_mode;
876e7881
PZ
2054 vdata->clock.cycle_last = tk->tkr_mono.cycle_last;
2055 vdata->clock.mask = tk->tkr_mono.mask;
2056 vdata->clock.mult = tk->tkr_mono.mult;
2057 vdata->clock.shift = tk->tkr_mono.shift;
917f9475
PB
2058 vdata->clock.base_cycles = tk->tkr_mono.xtime_nsec;
2059 vdata->clock.offset = tk->tkr_mono.base;
16e8d74d 2060
b95a8a27 2061 vdata->raw_clock.vclock_mode = tk->tkr_raw.clock->vdso_clock_mode;
53fafdbb
MT
2062 vdata->raw_clock.cycle_last = tk->tkr_raw.cycle_last;
2063 vdata->raw_clock.mask = tk->tkr_raw.mask;
2064 vdata->raw_clock.mult = tk->tkr_raw.mult;
2065 vdata->raw_clock.shift = tk->tkr_raw.shift;
917f9475
PB
2066 vdata->raw_clock.base_cycles = tk->tkr_raw.xtime_nsec;
2067 vdata->raw_clock.offset = tk->tkr_raw.base;
16e8d74d 2068
55dd00a7
MT
2069 vdata->wall_time_sec = tk->xtime_sec;
2070
917f9475 2071 vdata->offs_boot = tk->offs_boot;
53fafdbb 2072
16e8d74d
MT
2073 write_seqcount_end(&vdata->seq);
2074}
8171cd68
PB
2075
2076static s64 get_kvmclock_base_ns(void)
2077{
2078 /* Count up from boot time, but with the frequency of the raw clock. */
2079 return ktime_to_ns(ktime_add(ktime_get_raw(), pvclock_gtod_data.offs_boot));
2080}
2081#else
2082static s64 get_kvmclock_base_ns(void)
2083{
2084 /* Master clock not used, so we can just use CLOCK_BOOTTIME. */
2085 return ktime_get_boottime_ns();
2086}
16e8d74d
MT
2087#endif
2088
629b5348 2089void kvm_write_wall_clock(struct kvm *kvm, gpa_t wall_clock, int sec_hi_ofs)
18068523 2090{
9ed3c444
AK
2091 int version;
2092 int r;
50d0a0f9 2093 struct pvclock_wall_clock wc;
629b5348 2094 u32 wc_sec_hi;
8171cd68 2095 u64 wall_nsec;
18068523
GOC
2096
2097 if (!wall_clock)
2098 return;
2099
9ed3c444
AK
2100 r = kvm_read_guest(kvm, wall_clock, &version, sizeof(version));
2101 if (r)
2102 return;
2103
2104 if (version & 1)
2105 ++version; /* first time write, random junk */
2106
2107 ++version;
18068523 2108
1dab1345
NK
2109 if (kvm_write_guest(kvm, wall_clock, &version, sizeof(version)))
2110 return;
18068523 2111
50d0a0f9
GH
2112 /*
2113 * The guest calculates current wall clock time by adding
34c238a1 2114 * system time (updated by kvm_guest_time_update below) to the
8171cd68 2115 * wall clock specified here. We do the reverse here.
50d0a0f9 2116 */
8171cd68 2117 wall_nsec = ktime_get_real_ns() - get_kvmclock_ns(kvm);
50d0a0f9 2118
8171cd68
PB
2119 wc.nsec = do_div(wall_nsec, 1000000000);
2120 wc.sec = (u32)wall_nsec; /* overflow in 2106 guest time */
50d0a0f9 2121 wc.version = version;
18068523
GOC
2122
2123 kvm_write_guest(kvm, wall_clock, &wc, sizeof(wc));
2124
629b5348
JM
2125 if (sec_hi_ofs) {
2126 wc_sec_hi = wall_nsec >> 32;
2127 kvm_write_guest(kvm, wall_clock + sec_hi_ofs,
2128 &wc_sec_hi, sizeof(wc_sec_hi));
2129 }
2130
18068523
GOC
2131 version++;
2132 kvm_write_guest(kvm, wall_clock, &version, sizeof(version));
18068523
GOC
2133}
2134
5b9bb0eb
OU
2135static void kvm_write_system_time(struct kvm_vcpu *vcpu, gpa_t system_time,
2136 bool old_msr, bool host_initiated)
2137{
2138 struct kvm_arch *ka = &vcpu->kvm->arch;
2139
2140 if (vcpu->vcpu_id == 0 && !host_initiated) {
1e293d1a 2141 if (ka->boot_vcpu_runs_old_kvmclock != old_msr)
5b9bb0eb
OU
2142 kvm_make_request(KVM_REQ_MASTERCLOCK_UPDATE, vcpu);
2143
2144 ka->boot_vcpu_runs_old_kvmclock = old_msr;
2145 }
2146
2147 vcpu->arch.time = system_time;
2148 kvm_make_request(KVM_REQ_GLOBAL_CLOCK_UPDATE, vcpu);
2149
2150 /* we verify if the enable bit is set... */
2151 vcpu->arch.pv_time_enabled = false;
2152 if (!(system_time & 1))
2153 return;
2154
2155 if (!kvm_gfn_to_hva_cache_init(vcpu->kvm,
2156 &vcpu->arch.pv_time, system_time & ~1ULL,
2157 sizeof(struct pvclock_vcpu_time_info)))
2158 vcpu->arch.pv_time_enabled = true;
2159
2160 return;
2161}
2162
50d0a0f9
GH
2163static uint32_t div_frac(uint32_t dividend, uint32_t divisor)
2164{
b51012de
PB
2165 do_shl32_div32(dividend, divisor);
2166 return dividend;
50d0a0f9
GH
2167}
2168
3ae13faa 2169static void kvm_get_time_scale(uint64_t scaled_hz, uint64_t base_hz,
5f4e3f88 2170 s8 *pshift, u32 *pmultiplier)
50d0a0f9 2171{
5f4e3f88 2172 uint64_t scaled64;
50d0a0f9
GH
2173 int32_t shift = 0;
2174 uint64_t tps64;
2175 uint32_t tps32;
2176
3ae13faa
PB
2177 tps64 = base_hz;
2178 scaled64 = scaled_hz;
50933623 2179 while (tps64 > scaled64*2 || tps64 & 0xffffffff00000000ULL) {
50d0a0f9
GH
2180 tps64 >>= 1;
2181 shift--;
2182 }
2183
2184 tps32 = (uint32_t)tps64;
50933623
JK
2185 while (tps32 <= scaled64 || scaled64 & 0xffffffff00000000ULL) {
2186 if (scaled64 & 0xffffffff00000000ULL || tps32 & 0x80000000)
5f4e3f88
ZA
2187 scaled64 >>= 1;
2188 else
2189 tps32 <<= 1;
50d0a0f9
GH
2190 shift++;
2191 }
2192
5f4e3f88
ZA
2193 *pshift = shift;
2194 *pmultiplier = div_frac(scaled64, tps32);
50d0a0f9
GH
2195}
2196
d828199e 2197#ifdef CONFIG_X86_64
16e8d74d 2198static atomic_t kvm_guest_has_master_clock = ATOMIC_INIT(0);
d828199e 2199#endif
16e8d74d 2200
c8076604 2201static DEFINE_PER_CPU(unsigned long, cpu_tsc_khz);
69b0049a 2202static unsigned long max_tsc_khz;
c8076604 2203
cc578287 2204static u32 adjust_tsc_khz(u32 khz, s32 ppm)
1e993611 2205{
cc578287
ZA
2206 u64 v = (u64)khz * (1000000 + ppm);
2207 do_div(v, 1000000);
2208 return v;
1e993611
JR
2209}
2210
1ab9287a
IS
2211static void kvm_vcpu_write_tsc_multiplier(struct kvm_vcpu *vcpu, u64 l1_multiplier);
2212
381d585c
HZ
2213static int set_tsc_khz(struct kvm_vcpu *vcpu, u32 user_tsc_khz, bool scale)
2214{
2215 u64 ratio;
2216
2217 /* Guest TSC same frequency as host TSC? */
2218 if (!scale) {
1ab9287a 2219 kvm_vcpu_write_tsc_multiplier(vcpu, kvm_default_tsc_scaling_ratio);
381d585c
HZ
2220 return 0;
2221 }
2222
2223 /* TSC scaling supported? */
2224 if (!kvm_has_tsc_control) {
2225 if (user_tsc_khz > tsc_khz) {
2226 vcpu->arch.tsc_catchup = 1;
2227 vcpu->arch.tsc_always_catchup = 1;
2228 return 0;
2229 } else {
3f16a5c3 2230 pr_warn_ratelimited("user requested TSC rate below hardware speed\n");
381d585c
HZ
2231 return -1;
2232 }
2233 }
2234
2235 /* TSC scaling required - calculate ratio */
2236 ratio = mul_u64_u32_div(1ULL << kvm_tsc_scaling_ratio_frac_bits,
2237 user_tsc_khz, tsc_khz);
2238
2239 if (ratio == 0 || ratio >= kvm_max_tsc_scaling_ratio) {
3f16a5c3
PB
2240 pr_warn_ratelimited("Invalid TSC scaling ratio - virtual-tsc-khz=%u\n",
2241 user_tsc_khz);
381d585c
HZ
2242 return -1;
2243 }
2244
1ab9287a 2245 kvm_vcpu_write_tsc_multiplier(vcpu, ratio);
381d585c
HZ
2246 return 0;
2247}
2248
4941b8cb 2249static int kvm_set_tsc_khz(struct kvm_vcpu *vcpu, u32 user_tsc_khz)
759379dd 2250{
cc578287
ZA
2251 u32 thresh_lo, thresh_hi;
2252 int use_scaling = 0;
217fc9cf 2253
03ba32ca 2254 /* tsc_khz can be zero if TSC calibration fails */
4941b8cb 2255 if (user_tsc_khz == 0) {
ad721883 2256 /* set tsc_scaling_ratio to a safe value */
1ab9287a 2257 kvm_vcpu_write_tsc_multiplier(vcpu, kvm_default_tsc_scaling_ratio);
381d585c 2258 return -1;
ad721883 2259 }
03ba32ca 2260
c285545f 2261 /* Compute a scale to convert nanoseconds in TSC cycles */
3ae13faa 2262 kvm_get_time_scale(user_tsc_khz * 1000LL, NSEC_PER_SEC,
cc578287
ZA
2263 &vcpu->arch.virtual_tsc_shift,
2264 &vcpu->arch.virtual_tsc_mult);
4941b8cb 2265 vcpu->arch.virtual_tsc_khz = user_tsc_khz;
cc578287
ZA
2266
2267 /*
2268 * Compute the variation in TSC rate which is acceptable
2269 * within the range of tolerance and decide if the
2270 * rate being applied is within that bounds of the hardware
2271 * rate. If so, no scaling or compensation need be done.
2272 */
2273 thresh_lo = adjust_tsc_khz(tsc_khz, -tsc_tolerance_ppm);
2274 thresh_hi = adjust_tsc_khz(tsc_khz, tsc_tolerance_ppm);
4941b8cb
PB
2275 if (user_tsc_khz < thresh_lo || user_tsc_khz > thresh_hi) {
2276 pr_debug("kvm: requested TSC rate %u falls outside tolerance [%u,%u]\n", user_tsc_khz, thresh_lo, thresh_hi);
cc578287
ZA
2277 use_scaling = 1;
2278 }
4941b8cb 2279 return set_tsc_khz(vcpu, user_tsc_khz, use_scaling);
c285545f
ZA
2280}
2281
2282static u64 compute_guest_tsc(struct kvm_vcpu *vcpu, s64 kernel_ns)
2283{
e26101b1 2284 u64 tsc = pvclock_scale_delta(kernel_ns-vcpu->arch.this_tsc_nsec,
cc578287
ZA
2285 vcpu->arch.virtual_tsc_mult,
2286 vcpu->arch.virtual_tsc_shift);
e26101b1 2287 tsc += vcpu->arch.this_tsc_write;
c285545f
ZA
2288 return tsc;
2289}
2290
b0c39dc6
VK
2291static inline int gtod_is_based_on_tsc(int mode)
2292{
b95a8a27 2293 return mode == VDSO_CLOCKMODE_TSC || mode == VDSO_CLOCKMODE_HVCLOCK;
b0c39dc6
VK
2294}
2295
69b0049a 2296static void kvm_track_tsc_matching(struct kvm_vcpu *vcpu)
b48aa97e
MT
2297{
2298#ifdef CONFIG_X86_64
2299 bool vcpus_matched;
b48aa97e
MT
2300 struct kvm_arch *ka = &vcpu->kvm->arch;
2301 struct pvclock_gtod_data *gtod = &pvclock_gtod_data;
2302
2303 vcpus_matched = (ka->nr_vcpus_matched_tsc + 1 ==
2304 atomic_read(&vcpu->kvm->online_vcpus));
2305
7f187922
MT
2306 /*
2307 * Once the masterclock is enabled, always perform request in
2308 * order to update it.
2309 *
2310 * In order to enable masterclock, the host clocksource must be TSC
2311 * and the vcpus need to have matched TSCs. When that happens,
2312 * perform request to enable masterclock.
2313 */
2314 if (ka->use_master_clock ||
b0c39dc6 2315 (gtod_is_based_on_tsc(gtod->clock.vclock_mode) && vcpus_matched))
b48aa97e
MT
2316 kvm_make_request(KVM_REQ_MASTERCLOCK_UPDATE, vcpu);
2317
2318 trace_kvm_track_tsc(vcpu->vcpu_id, ka->nr_vcpus_matched_tsc,
2319 atomic_read(&vcpu->kvm->online_vcpus),
2320 ka->use_master_clock, gtod->clock.vclock_mode);
2321#endif
2322}
2323
35181e86
HZ
2324/*
2325 * Multiply tsc by a fixed point number represented by ratio.
2326 *
2327 * The most significant 64-N bits (mult) of ratio represent the
2328 * integral part of the fixed point number; the remaining N bits
2329 * (frac) represent the fractional part, ie. ratio represents a fixed
2330 * point number (mult + frac * 2^(-N)).
2331 *
2332 * N equals to kvm_tsc_scaling_ratio_frac_bits.
2333 */
2334static inline u64 __scale_tsc(u64 ratio, u64 tsc)
2335{
2336 return mul_u64_u64_shr(tsc, ratio, kvm_tsc_scaling_ratio_frac_bits);
2337}
2338
fe3eb504 2339u64 kvm_scale_tsc(struct kvm_vcpu *vcpu, u64 tsc, u64 ratio)
35181e86
HZ
2340{
2341 u64 _tsc = tsc;
35181e86
HZ
2342
2343 if (ratio != kvm_default_tsc_scaling_ratio)
2344 _tsc = __scale_tsc(ratio, tsc);
2345
2346 return _tsc;
2347}
2348EXPORT_SYMBOL_GPL(kvm_scale_tsc);
2349
9b399dfd 2350static u64 kvm_compute_l1_tsc_offset(struct kvm_vcpu *vcpu, u64 target_tsc)
07c1419a
HZ
2351{
2352 u64 tsc;
2353
fe3eb504 2354 tsc = kvm_scale_tsc(vcpu, rdtsc(), vcpu->arch.l1_tsc_scaling_ratio);
07c1419a
HZ
2355
2356 return target_tsc - tsc;
2357}
2358
4ba76538
HZ
2359u64 kvm_read_l1_tsc(struct kvm_vcpu *vcpu, u64 host_tsc)
2360{
fe3eb504
IS
2361 return vcpu->arch.l1_tsc_offset +
2362 kvm_scale_tsc(vcpu, host_tsc, vcpu->arch.l1_tsc_scaling_ratio);
4ba76538
HZ
2363}
2364EXPORT_SYMBOL_GPL(kvm_read_l1_tsc);
2365
83150f29
IS
2366u64 kvm_calc_nested_tsc_offset(u64 l1_offset, u64 l2_offset, u64 l2_multiplier)
2367{
2368 u64 nested_offset;
2369
2370 if (l2_multiplier == kvm_default_tsc_scaling_ratio)
2371 nested_offset = l1_offset;
2372 else
2373 nested_offset = mul_s64_u64_shr((s64) l1_offset, l2_multiplier,
2374 kvm_tsc_scaling_ratio_frac_bits);
2375
2376 nested_offset += l2_offset;
2377 return nested_offset;
2378}
2379EXPORT_SYMBOL_GPL(kvm_calc_nested_tsc_offset);
2380
2381u64 kvm_calc_nested_tsc_multiplier(u64 l1_multiplier, u64 l2_multiplier)
2382{
2383 if (l2_multiplier != kvm_default_tsc_scaling_ratio)
2384 return mul_u64_u64_shr(l1_multiplier, l2_multiplier,
2385 kvm_tsc_scaling_ratio_frac_bits);
2386
2387 return l1_multiplier;
2388}
2389EXPORT_SYMBOL_GPL(kvm_calc_nested_tsc_multiplier);
2390
edcfe540 2391static void kvm_vcpu_write_tsc_offset(struct kvm_vcpu *vcpu, u64 l1_offset)
a545ab6a 2392{
edcfe540
IS
2393 trace_kvm_write_tsc_offset(vcpu->vcpu_id,
2394 vcpu->arch.l1_tsc_offset,
2395 l1_offset);
2396
2397 vcpu->arch.l1_tsc_offset = l1_offset;
2398
2399 /*
2400 * If we are here because L1 chose not to trap WRMSR to TSC then
2401 * according to the spec this should set L1's TSC (as opposed to
2402 * setting L1's offset for L2).
2403 */
2404 if (is_guest_mode(vcpu))
2405 vcpu->arch.tsc_offset = kvm_calc_nested_tsc_offset(
2406 l1_offset,
2407 static_call(kvm_x86_get_l2_tsc_offset)(vcpu),
2408 static_call(kvm_x86_get_l2_tsc_multiplier)(vcpu));
2409 else
2410 vcpu->arch.tsc_offset = l1_offset;
2411
2412 static_call(kvm_x86_write_tsc_offset)(vcpu, vcpu->arch.tsc_offset);
a545ab6a
LC
2413}
2414
1ab9287a
IS
2415static void kvm_vcpu_write_tsc_multiplier(struct kvm_vcpu *vcpu, u64 l1_multiplier)
2416{
2417 vcpu->arch.l1_tsc_scaling_ratio = l1_multiplier;
2418
2419 /* Userspace is changing the multiplier while L2 is active */
2420 if (is_guest_mode(vcpu))
2421 vcpu->arch.tsc_scaling_ratio = kvm_calc_nested_tsc_multiplier(
2422 l1_multiplier,
2423 static_call(kvm_x86_get_l2_tsc_multiplier)(vcpu));
2424 else
2425 vcpu->arch.tsc_scaling_ratio = l1_multiplier;
2426
2427 if (kvm_has_tsc_control)
2428 static_call(kvm_x86_write_tsc_multiplier)(
2429 vcpu, vcpu->arch.tsc_scaling_ratio);
2430}
2431
b0c39dc6
VK
2432static inline bool kvm_check_tsc_unstable(void)
2433{
2434#ifdef CONFIG_X86_64
2435 /*
2436 * TSC is marked unstable when we're running on Hyper-V,
2437 * 'TSC page' clocksource is good.
2438 */
b95a8a27 2439 if (pvclock_gtod_data.clock.vclock_mode == VDSO_CLOCKMODE_HVCLOCK)
b0c39dc6
VK
2440 return false;
2441#endif
2442 return check_tsc_unstable();
2443}
2444
0c899c25 2445static void kvm_synchronize_tsc(struct kvm_vcpu *vcpu, u64 data)
99e3e30a
ZA
2446{
2447 struct kvm *kvm = vcpu->kvm;
f38e098f 2448 u64 offset, ns, elapsed;
99e3e30a 2449 unsigned long flags;
b48aa97e 2450 bool matched;
0d3da0d2 2451 bool already_matched;
c5e8ec8e 2452 bool synchronizing = false;
99e3e30a 2453
038f8c11 2454 raw_spin_lock_irqsave(&kvm->arch.tsc_write_lock, flags);
9b399dfd 2455 offset = kvm_compute_l1_tsc_offset(vcpu, data);
8171cd68 2456 ns = get_kvmclock_base_ns();
f38e098f 2457 elapsed = ns - kvm->arch.last_tsc_nsec;
5d3cb0f6 2458
03ba32ca 2459 if (vcpu->arch.virtual_tsc_khz) {
0c899c25 2460 if (data == 0) {
bd8fab39
DP
2461 /*
2462 * detection of vcpu initialization -- need to sync
2463 * with other vCPUs. This particularly helps to keep
2464 * kvm_clock stable after CPU hotplug
2465 */
2466 synchronizing = true;
2467 } else {
2468 u64 tsc_exp = kvm->arch.last_tsc_write +
2469 nsec_to_cycles(vcpu, elapsed);
2470 u64 tsc_hz = vcpu->arch.virtual_tsc_khz * 1000LL;
2471 /*
2472 * Special case: TSC write with a small delta (1 second)
2473 * of virtual cycle time against real time is
2474 * interpreted as an attempt to synchronize the CPU.
2475 */
2476 synchronizing = data < tsc_exp + tsc_hz &&
2477 data + tsc_hz > tsc_exp;
2478 }
c5e8ec8e 2479 }
f38e098f
ZA
2480
2481 /*
5d3cb0f6
ZA
2482 * For a reliable TSC, we can match TSC offsets, and for an unstable
2483 * TSC, we add elapsed time in this computation. We could let the
2484 * compensation code attempt to catch up if we fall behind, but
2485 * it's better to try to match offsets from the beginning.
2486 */
c5e8ec8e 2487 if (synchronizing &&
5d3cb0f6 2488 vcpu->arch.virtual_tsc_khz == kvm->arch.last_tsc_khz) {
b0c39dc6 2489 if (!kvm_check_tsc_unstable()) {
e26101b1 2490 offset = kvm->arch.cur_tsc_offset;
f38e098f 2491 } else {
857e4099 2492 u64 delta = nsec_to_cycles(vcpu, elapsed);
5d3cb0f6 2493 data += delta;
9b399dfd 2494 offset = kvm_compute_l1_tsc_offset(vcpu, data);
f38e098f 2495 }
b48aa97e 2496 matched = true;
0d3da0d2 2497 already_matched = (vcpu->arch.this_tsc_generation == kvm->arch.cur_tsc_generation);
e26101b1
ZA
2498 } else {
2499 /*
2500 * We split periods of matched TSC writes into generations.
2501 * For each generation, we track the original measured
2502 * nanosecond time, offset, and write, so if TSCs are in
2503 * sync, we can match exact offset, and if not, we can match
4a969980 2504 * exact software computation in compute_guest_tsc()
e26101b1
ZA
2505 *
2506 * These values are tracked in kvm->arch.cur_xxx variables.
2507 */
2508 kvm->arch.cur_tsc_generation++;
2509 kvm->arch.cur_tsc_nsec = ns;
2510 kvm->arch.cur_tsc_write = data;
2511 kvm->arch.cur_tsc_offset = offset;
b48aa97e 2512 matched = false;
f38e098f 2513 }
e26101b1
ZA
2514
2515 /*
2516 * We also track th most recent recorded KHZ, write and time to
2517 * allow the matching interval to be extended at each write.
2518 */
f38e098f
ZA
2519 kvm->arch.last_tsc_nsec = ns;
2520 kvm->arch.last_tsc_write = data;
5d3cb0f6 2521 kvm->arch.last_tsc_khz = vcpu->arch.virtual_tsc_khz;
99e3e30a 2522
b183aa58 2523 vcpu->arch.last_guest_tsc = data;
e26101b1
ZA
2524
2525 /* Keep track of which generation this VCPU has synchronized to */
2526 vcpu->arch.this_tsc_generation = kvm->arch.cur_tsc_generation;
2527 vcpu->arch.this_tsc_nsec = kvm->arch.cur_tsc_nsec;
2528 vcpu->arch.this_tsc_write = kvm->arch.cur_tsc_write;
2529
a545ab6a 2530 kvm_vcpu_write_tsc_offset(vcpu, offset);
e26101b1 2531 raw_spin_unlock_irqrestore(&kvm->arch.tsc_write_lock, flags);
b48aa97e 2532
a83829f5 2533 spin_lock_irqsave(&kvm->arch.pvclock_gtod_sync_lock, flags);
0d3da0d2 2534 if (!matched) {
b48aa97e 2535 kvm->arch.nr_vcpus_matched_tsc = 0;
0d3da0d2
TG
2536 } else if (!already_matched) {
2537 kvm->arch.nr_vcpus_matched_tsc++;
2538 }
b48aa97e
MT
2539
2540 kvm_track_tsc_matching(vcpu);
a83829f5 2541 spin_unlock_irqrestore(&kvm->arch.pvclock_gtod_sync_lock, flags);
99e3e30a 2542}
e26101b1 2543
58ea6767
HZ
2544static inline void adjust_tsc_offset_guest(struct kvm_vcpu *vcpu,
2545 s64 adjustment)
2546{
56ba77a4 2547 u64 tsc_offset = vcpu->arch.l1_tsc_offset;
326e7425 2548 kvm_vcpu_write_tsc_offset(vcpu, tsc_offset + adjustment);
58ea6767
HZ
2549}
2550
2551static inline void adjust_tsc_offset_host(struct kvm_vcpu *vcpu, s64 adjustment)
2552{
805d705f 2553 if (vcpu->arch.l1_tsc_scaling_ratio != kvm_default_tsc_scaling_ratio)
58ea6767 2554 WARN_ON(adjustment < 0);
fe3eb504
IS
2555 adjustment = kvm_scale_tsc(vcpu, (u64) adjustment,
2556 vcpu->arch.l1_tsc_scaling_ratio);
ea26e4ec 2557 adjust_tsc_offset_guest(vcpu, adjustment);
58ea6767
HZ
2558}
2559
d828199e
MT
2560#ifdef CONFIG_X86_64
2561
a5a1d1c2 2562static u64 read_tsc(void)
d828199e 2563{
a5a1d1c2 2564 u64 ret = (u64)rdtsc_ordered();
03b9730b 2565 u64 last = pvclock_gtod_data.clock.cycle_last;
d828199e
MT
2566
2567 if (likely(ret >= last))
2568 return ret;
2569
2570 /*
2571 * GCC likes to generate cmov here, but this branch is extremely
6a6256f9 2572 * predictable (it's just a function of time and the likely is
d828199e
MT
2573 * very likely) and there's a data dependence, so force GCC
2574 * to generate a branch instead. I don't barrier() because
2575 * we don't actually need a barrier, and if this function
2576 * ever gets inlined it will generate worse code.
2577 */
2578 asm volatile ("");
2579 return last;
2580}
2581
53fafdbb
MT
2582static inline u64 vgettsc(struct pvclock_clock *clock, u64 *tsc_timestamp,
2583 int *mode)
d828199e
MT
2584{
2585 long v;
b0c39dc6
VK
2586 u64 tsc_pg_val;
2587
53fafdbb 2588 switch (clock->vclock_mode) {
b95a8a27 2589 case VDSO_CLOCKMODE_HVCLOCK:
b0c39dc6
VK
2590 tsc_pg_val = hv_read_tsc_page_tsc(hv_get_tsc_page(),
2591 tsc_timestamp);
2592 if (tsc_pg_val != U64_MAX) {
2593 /* TSC page valid */
b95a8a27 2594 *mode = VDSO_CLOCKMODE_HVCLOCK;
53fafdbb
MT
2595 v = (tsc_pg_val - clock->cycle_last) &
2596 clock->mask;
b0c39dc6
VK
2597 } else {
2598 /* TSC page invalid */
b95a8a27 2599 *mode = VDSO_CLOCKMODE_NONE;
b0c39dc6
VK
2600 }
2601 break;
b95a8a27
TG
2602 case VDSO_CLOCKMODE_TSC:
2603 *mode = VDSO_CLOCKMODE_TSC;
b0c39dc6 2604 *tsc_timestamp = read_tsc();
53fafdbb
MT
2605 v = (*tsc_timestamp - clock->cycle_last) &
2606 clock->mask;
b0c39dc6
VK
2607 break;
2608 default:
b95a8a27 2609 *mode = VDSO_CLOCKMODE_NONE;
b0c39dc6 2610 }
d828199e 2611
b95a8a27 2612 if (*mode == VDSO_CLOCKMODE_NONE)
b0c39dc6 2613 *tsc_timestamp = v = 0;
d828199e 2614
53fafdbb 2615 return v * clock->mult;
d828199e
MT
2616}
2617
53fafdbb 2618static int do_monotonic_raw(s64 *t, u64 *tsc_timestamp)
d828199e 2619{
cbcf2dd3 2620 struct pvclock_gtod_data *gtod = &pvclock_gtod_data;
d828199e 2621 unsigned long seq;
d828199e 2622 int mode;
cbcf2dd3 2623 u64 ns;
d828199e 2624
d828199e
MT
2625 do {
2626 seq = read_seqcount_begin(&gtod->seq);
917f9475 2627 ns = gtod->raw_clock.base_cycles;
53fafdbb 2628 ns += vgettsc(&gtod->raw_clock, tsc_timestamp, &mode);
917f9475
PB
2629 ns >>= gtod->raw_clock.shift;
2630 ns += ktime_to_ns(ktime_add(gtod->raw_clock.offset, gtod->offs_boot));
d828199e 2631 } while (unlikely(read_seqcount_retry(&gtod->seq, seq)));
cbcf2dd3 2632 *t = ns;
d828199e
MT
2633
2634 return mode;
2635}
2636
899a31f5 2637static int do_realtime(struct timespec64 *ts, u64 *tsc_timestamp)
55dd00a7
MT
2638{
2639 struct pvclock_gtod_data *gtod = &pvclock_gtod_data;
2640 unsigned long seq;
2641 int mode;
2642 u64 ns;
2643
2644 do {
2645 seq = read_seqcount_begin(&gtod->seq);
55dd00a7 2646 ts->tv_sec = gtod->wall_time_sec;
917f9475 2647 ns = gtod->clock.base_cycles;
53fafdbb 2648 ns += vgettsc(&gtod->clock, tsc_timestamp, &mode);
55dd00a7
MT
2649 ns >>= gtod->clock.shift;
2650 } while (unlikely(read_seqcount_retry(&gtod->seq, seq)));
2651
2652 ts->tv_sec += __iter_div_u64_rem(ns, NSEC_PER_SEC, &ns);
2653 ts->tv_nsec = ns;
2654
2655 return mode;
2656}
2657
b0c39dc6
VK
2658/* returns true if host is using TSC based clocksource */
2659static bool kvm_get_time_and_clockread(s64 *kernel_ns, u64 *tsc_timestamp)
d828199e 2660{
d828199e 2661 /* checked again under seqlock below */
b0c39dc6 2662 if (!gtod_is_based_on_tsc(pvclock_gtod_data.clock.vclock_mode))
d828199e
MT
2663 return false;
2664
53fafdbb 2665 return gtod_is_based_on_tsc(do_monotonic_raw(kernel_ns,
b0c39dc6 2666 tsc_timestamp));
d828199e 2667}
55dd00a7 2668
b0c39dc6 2669/* returns true if host is using TSC based clocksource */
899a31f5 2670static bool kvm_get_walltime_and_clockread(struct timespec64 *ts,
b0c39dc6 2671 u64 *tsc_timestamp)
55dd00a7
MT
2672{
2673 /* checked again under seqlock below */
b0c39dc6 2674 if (!gtod_is_based_on_tsc(pvclock_gtod_data.clock.vclock_mode))
55dd00a7
MT
2675 return false;
2676
b0c39dc6 2677 return gtod_is_based_on_tsc(do_realtime(ts, tsc_timestamp));
55dd00a7 2678}
d828199e
MT
2679#endif
2680
2681/*
2682 *
b48aa97e
MT
2683 * Assuming a stable TSC across physical CPUS, and a stable TSC
2684 * across virtual CPUs, the following condition is possible.
2685 * Each numbered line represents an event visible to both
d828199e
MT
2686 * CPUs at the next numbered event.
2687 *
2688 * "timespecX" represents host monotonic time. "tscX" represents
2689 * RDTSC value.
2690 *
2691 * VCPU0 on CPU0 | VCPU1 on CPU1
2692 *
2693 * 1. read timespec0,tsc0
2694 * 2. | timespec1 = timespec0 + N
2695 * | tsc1 = tsc0 + M
2696 * 3. transition to guest | transition to guest
2697 * 4. ret0 = timespec0 + (rdtsc - tsc0) |
2698 * 5. | ret1 = timespec1 + (rdtsc - tsc1)
2699 * | ret1 = timespec0 + N + (rdtsc - (tsc0 + M))
2700 *
2701 * Since ret0 update is visible to VCPU1 at time 5, to obey monotonicity:
2702 *
2703 * - ret0 < ret1
2704 * - timespec0 + (rdtsc - tsc0) < timespec0 + N + (rdtsc - (tsc0 + M))
2705 * ...
2706 * - 0 < N - M => M < N
2707 *
2708 * That is, when timespec0 != timespec1, M < N. Unfortunately that is not
2709 * always the case (the difference between two distinct xtime instances
2710 * might be smaller then the difference between corresponding TSC reads,
2711 * when updating guest vcpus pvclock areas).
2712 *
2713 * To avoid that problem, do not allow visibility of distinct
2714 * system_timestamp/tsc_timestamp values simultaneously: use a master
2715 * copy of host monotonic time values. Update that master copy
2716 * in lockstep.
2717 *
b48aa97e 2718 * Rely on synchronization of host TSCs and guest TSCs for monotonicity.
d828199e
MT
2719 *
2720 */
2721
2722static void pvclock_update_vm_gtod_copy(struct kvm *kvm)
2723{
2724#ifdef CONFIG_X86_64
2725 struct kvm_arch *ka = &kvm->arch;
2726 int vclock_mode;
b48aa97e
MT
2727 bool host_tsc_clocksource, vcpus_matched;
2728
2729 vcpus_matched = (ka->nr_vcpus_matched_tsc + 1 ==
2730 atomic_read(&kvm->online_vcpus));
d828199e
MT
2731
2732 /*
2733 * If the host uses TSC clock, then passthrough TSC as stable
2734 * to the guest.
2735 */
b48aa97e 2736 host_tsc_clocksource = kvm_get_time_and_clockread(
d828199e
MT
2737 &ka->master_kernel_ns,
2738 &ka->master_cycle_now);
2739
16a96021 2740 ka->use_master_clock = host_tsc_clocksource && vcpus_matched
a826faf1 2741 && !ka->backwards_tsc_observed
54750f2c 2742 && !ka->boot_vcpu_runs_old_kvmclock;
b48aa97e 2743
d828199e
MT
2744 if (ka->use_master_clock)
2745 atomic_set(&kvm_guest_has_master_clock, 1);
2746
2747 vclock_mode = pvclock_gtod_data.clock.vclock_mode;
b48aa97e
MT
2748 trace_kvm_update_master_clock(ka->use_master_clock, vclock_mode,
2749 vcpus_matched);
d828199e
MT
2750#endif
2751}
2752
2860c4b1
PB
2753void kvm_make_mclock_inprogress_request(struct kvm *kvm)
2754{
2755 kvm_make_all_cpus_request(kvm, KVM_REQ_MCLOCK_INPROGRESS);
2756}
2757
2e762ff7
MT
2758static void kvm_gen_update_masterclock(struct kvm *kvm)
2759{
2760#ifdef CONFIG_X86_64
2761 int i;
2762 struct kvm_vcpu *vcpu;
2763 struct kvm_arch *ka = &kvm->arch;
a83829f5 2764 unsigned long flags;
2e762ff7 2765
e880c6ea
VK
2766 kvm_hv_invalidate_tsc_page(kvm);
2767
2e762ff7 2768 kvm_make_mclock_inprogress_request(kvm);
c2c647f9 2769
2e762ff7 2770 /* no guest entries from this point */
a83829f5 2771 spin_lock_irqsave(&ka->pvclock_gtod_sync_lock, flags);
2e762ff7 2772 pvclock_update_vm_gtod_copy(kvm);
a83829f5 2773 spin_unlock_irqrestore(&ka->pvclock_gtod_sync_lock, flags);
2e762ff7
MT
2774
2775 kvm_for_each_vcpu(i, vcpu, kvm)
105b21bb 2776 kvm_make_request(KVM_REQ_CLOCK_UPDATE, vcpu);
2e762ff7
MT
2777
2778 /* guest entries allowed */
2779 kvm_for_each_vcpu(i, vcpu, kvm)
72875d8a 2780 kvm_clear_request(KVM_REQ_MCLOCK_INPROGRESS, vcpu);
2e762ff7
MT
2781#endif
2782}
2783
e891a32e 2784u64 get_kvmclock_ns(struct kvm *kvm)
108b249c 2785{
108b249c 2786 struct kvm_arch *ka = &kvm->arch;
8b953440 2787 struct pvclock_vcpu_time_info hv_clock;
a83829f5 2788 unsigned long flags;
e2c2206a 2789 u64 ret;
108b249c 2790
a83829f5 2791 spin_lock_irqsave(&ka->pvclock_gtod_sync_lock, flags);
8b953440 2792 if (!ka->use_master_clock) {
a83829f5 2793 spin_unlock_irqrestore(&ka->pvclock_gtod_sync_lock, flags);
8171cd68 2794 return get_kvmclock_base_ns() + ka->kvmclock_offset;
108b249c
PB
2795 }
2796
8b953440
PB
2797 hv_clock.tsc_timestamp = ka->master_cycle_now;
2798 hv_clock.system_time = ka->master_kernel_ns + ka->kvmclock_offset;
a83829f5 2799 spin_unlock_irqrestore(&ka->pvclock_gtod_sync_lock, flags);
8b953440 2800
e2c2206a
WL
2801 /* both __this_cpu_read() and rdtsc() should be on the same cpu */
2802 get_cpu();
2803
e70b57a6
WL
2804 if (__this_cpu_read(cpu_tsc_khz)) {
2805 kvm_get_time_scale(NSEC_PER_SEC, __this_cpu_read(cpu_tsc_khz) * 1000LL,
2806 &hv_clock.tsc_shift,
2807 &hv_clock.tsc_to_system_mul);
2808 ret = __pvclock_read_cycles(&hv_clock, rdtsc());
2809 } else
8171cd68 2810 ret = get_kvmclock_base_ns() + ka->kvmclock_offset;
e2c2206a
WL
2811
2812 put_cpu();
2813
2814 return ret;
108b249c
PB
2815}
2816
aa096aa0
JM
2817static void kvm_setup_pvclock_page(struct kvm_vcpu *v,
2818 struct gfn_to_hva_cache *cache,
2819 unsigned int offset)
0d6dd2ff
PB
2820{
2821 struct kvm_vcpu_arch *vcpu = &v->arch;
2822 struct pvclock_vcpu_time_info guest_hv_clock;
2823
aa096aa0
JM
2824 if (unlikely(kvm_read_guest_offset_cached(v->kvm, cache,
2825 &guest_hv_clock, offset, sizeof(guest_hv_clock))))
0d6dd2ff
PB
2826 return;
2827
2828 /* This VCPU is paused, but it's legal for a guest to read another
2829 * VCPU's kvmclock, so we really have to follow the specification where
2830 * it says that version is odd if data is being modified, and even after
2831 * it is consistent.
2832 *
2833 * Version field updates must be kept separate. This is because
2834 * kvm_write_guest_cached might use a "rep movs" instruction, and
2835 * writes within a string instruction are weakly ordered. So there
2836 * are three writes overall.
2837 *
2838 * As a small optimization, only write the version field in the first
2839 * and third write. The vcpu->pv_time cache is still valid, because the
2840 * version field is the first in the struct.
2841 */
2842 BUILD_BUG_ON(offsetof(struct pvclock_vcpu_time_info, version) != 0);
2843
51c4b8bb
LA
2844 if (guest_hv_clock.version & 1)
2845 ++guest_hv_clock.version; /* first time write, random junk */
2846
0d6dd2ff 2847 vcpu->hv_clock.version = guest_hv_clock.version + 1;
aa096aa0
JM
2848 kvm_write_guest_offset_cached(v->kvm, cache,
2849 &vcpu->hv_clock, offset,
2850 sizeof(vcpu->hv_clock.version));
0d6dd2ff
PB
2851
2852 smp_wmb();
2853
2854 /* retain PVCLOCK_GUEST_STOPPED if set in guest copy */
2855 vcpu->hv_clock.flags |= (guest_hv_clock.flags & PVCLOCK_GUEST_STOPPED);
2856
2857 if (vcpu->pvclock_set_guest_stopped_request) {
2858 vcpu->hv_clock.flags |= PVCLOCK_GUEST_STOPPED;
2859 vcpu->pvclock_set_guest_stopped_request = false;
2860 }
2861
2862 trace_kvm_pvclock_update(v->vcpu_id, &vcpu->hv_clock);
2863
aa096aa0
JM
2864 kvm_write_guest_offset_cached(v->kvm, cache,
2865 &vcpu->hv_clock, offset,
2866 sizeof(vcpu->hv_clock));
0d6dd2ff
PB
2867
2868 smp_wmb();
2869
2870 vcpu->hv_clock.version++;
aa096aa0
JM
2871 kvm_write_guest_offset_cached(v->kvm, cache,
2872 &vcpu->hv_clock, offset,
2873 sizeof(vcpu->hv_clock.version));
0d6dd2ff
PB
2874}
2875
34c238a1 2876static int kvm_guest_time_update(struct kvm_vcpu *v)
18068523 2877{
78db6a50 2878 unsigned long flags, tgt_tsc_khz;
18068523 2879 struct kvm_vcpu_arch *vcpu = &v->arch;
d828199e 2880 struct kvm_arch *ka = &v->kvm->arch;
f25e656d 2881 s64 kernel_ns;
d828199e 2882 u64 tsc_timestamp, host_tsc;
51d59c6b 2883 u8 pvclock_flags;
d828199e
MT
2884 bool use_master_clock;
2885
2886 kernel_ns = 0;
2887 host_tsc = 0;
18068523 2888
d828199e
MT
2889 /*
2890 * If the host uses TSC clock, then passthrough TSC as stable
2891 * to the guest.
2892 */
a83829f5 2893 spin_lock_irqsave(&ka->pvclock_gtod_sync_lock, flags);
d828199e
MT
2894 use_master_clock = ka->use_master_clock;
2895 if (use_master_clock) {
2896 host_tsc = ka->master_cycle_now;
2897 kernel_ns = ka->master_kernel_ns;
2898 }
a83829f5 2899 spin_unlock_irqrestore(&ka->pvclock_gtod_sync_lock, flags);
c09664bb
MT
2900
2901 /* Keep irq disabled to prevent changes to the clock */
2902 local_irq_save(flags);
78db6a50
PB
2903 tgt_tsc_khz = __this_cpu_read(cpu_tsc_khz);
2904 if (unlikely(tgt_tsc_khz == 0)) {
c09664bb
MT
2905 local_irq_restore(flags);
2906 kvm_make_request(KVM_REQ_CLOCK_UPDATE, v);
2907 return 1;
2908 }
d828199e 2909 if (!use_master_clock) {
4ea1636b 2910 host_tsc = rdtsc();
8171cd68 2911 kernel_ns = get_kvmclock_base_ns();
d828199e
MT
2912 }
2913
4ba76538 2914 tsc_timestamp = kvm_read_l1_tsc(v, host_tsc);
d828199e 2915
c285545f
ZA
2916 /*
2917 * We may have to catch up the TSC to match elapsed wall clock
2918 * time for two reasons, even if kvmclock is used.
2919 * 1) CPU could have been running below the maximum TSC rate
2920 * 2) Broken TSC compensation resets the base at each VCPU
2921 * entry to avoid unknown leaps of TSC even when running
2922 * again on the same CPU. This may cause apparent elapsed
2923 * time to disappear, and the guest to stand still or run
2924 * very slowly.
2925 */
2926 if (vcpu->tsc_catchup) {
2927 u64 tsc = compute_guest_tsc(v, kernel_ns);
2928 if (tsc > tsc_timestamp) {
f1e2b260 2929 adjust_tsc_offset_guest(v, tsc - tsc_timestamp);
c285545f
ZA
2930 tsc_timestamp = tsc;
2931 }
50d0a0f9
GH
2932 }
2933
18068523
GOC
2934 local_irq_restore(flags);
2935
0d6dd2ff 2936 /* With all the info we got, fill in the values */
18068523 2937
78db6a50 2938 if (kvm_has_tsc_control)
fe3eb504
IS
2939 tgt_tsc_khz = kvm_scale_tsc(v, tgt_tsc_khz,
2940 v->arch.l1_tsc_scaling_ratio);
78db6a50
PB
2941
2942 if (unlikely(vcpu->hw_tsc_khz != tgt_tsc_khz)) {
3ae13faa 2943 kvm_get_time_scale(NSEC_PER_SEC, tgt_tsc_khz * 1000LL,
5f4e3f88
ZA
2944 &vcpu->hv_clock.tsc_shift,
2945 &vcpu->hv_clock.tsc_to_system_mul);
78db6a50 2946 vcpu->hw_tsc_khz = tgt_tsc_khz;
8cfdc000
ZA
2947 }
2948
1d5f066e 2949 vcpu->hv_clock.tsc_timestamp = tsc_timestamp;
759379dd 2950 vcpu->hv_clock.system_time = kernel_ns + v->kvm->arch.kvmclock_offset;
28e4639a 2951 vcpu->last_guest_tsc = tsc_timestamp;
51d59c6b 2952
d828199e 2953 /* If the host uses TSC clocksource, then it is stable */
0d6dd2ff 2954 pvclock_flags = 0;
d828199e
MT
2955 if (use_master_clock)
2956 pvclock_flags |= PVCLOCK_TSC_STABLE_BIT;
2957
78c0337a
MT
2958 vcpu->hv_clock.flags = pvclock_flags;
2959
095cf55d 2960 if (vcpu->pv_time_enabled)
aa096aa0
JM
2961 kvm_setup_pvclock_page(v, &vcpu->pv_time, 0);
2962 if (vcpu->xen.vcpu_info_set)
2963 kvm_setup_pvclock_page(v, &vcpu->xen.vcpu_info_cache,
2964 offsetof(struct compat_vcpu_info, time));
f2340cd9
JM
2965 if (vcpu->xen.vcpu_time_info_set)
2966 kvm_setup_pvclock_page(v, &vcpu->xen.vcpu_time_info_cache, 0);
095cf55d
PB
2967 if (v == kvm_get_vcpu(v->kvm, 0))
2968 kvm_hv_setup_tsc_page(v->kvm, &vcpu->hv_clock);
8cfdc000 2969 return 0;
c8076604
GH
2970}
2971
0061d53d
MT
2972/*
2973 * kvmclock updates which are isolated to a given vcpu, such as
2974 * vcpu->cpu migration, should not allow system_timestamp from
2975 * the rest of the vcpus to remain static. Otherwise ntp frequency
2976 * correction applies to one vcpu's system_timestamp but not
2977 * the others.
2978 *
2979 * So in those cases, request a kvmclock update for all vcpus.
7e44e449
AJ
2980 * We need to rate-limit these requests though, as they can
2981 * considerably slow guests that have a large number of vcpus.
2982 * The time for a remote vcpu to update its kvmclock is bound
2983 * by the delay we use to rate-limit the updates.
0061d53d
MT
2984 */
2985
7e44e449
AJ
2986#define KVMCLOCK_UPDATE_DELAY msecs_to_jiffies(100)
2987
2988static void kvmclock_update_fn(struct work_struct *work)
0061d53d
MT
2989{
2990 int i;
7e44e449
AJ
2991 struct delayed_work *dwork = to_delayed_work(work);
2992 struct kvm_arch *ka = container_of(dwork, struct kvm_arch,
2993 kvmclock_update_work);
2994 struct kvm *kvm = container_of(ka, struct kvm, arch);
0061d53d
MT
2995 struct kvm_vcpu *vcpu;
2996
2997 kvm_for_each_vcpu(i, vcpu, kvm) {
105b21bb 2998 kvm_make_request(KVM_REQ_CLOCK_UPDATE, vcpu);
0061d53d
MT
2999 kvm_vcpu_kick(vcpu);
3000 }
3001}
3002
7e44e449
AJ
3003static void kvm_gen_kvmclock_update(struct kvm_vcpu *v)
3004{
3005 struct kvm *kvm = v->kvm;
3006
105b21bb 3007 kvm_make_request(KVM_REQ_CLOCK_UPDATE, v);
7e44e449
AJ
3008 schedule_delayed_work(&kvm->arch.kvmclock_update_work,
3009 KVMCLOCK_UPDATE_DELAY);
3010}
3011
332967a3
AJ
3012#define KVMCLOCK_SYNC_PERIOD (300 * HZ)
3013
3014static void kvmclock_sync_fn(struct work_struct *work)
3015{
3016 struct delayed_work *dwork = to_delayed_work(work);
3017 struct kvm_arch *ka = container_of(dwork, struct kvm_arch,
3018 kvmclock_sync_work);
3019 struct kvm *kvm = container_of(ka, struct kvm, arch);
3020
630994b3
MT
3021 if (!kvmclock_periodic_sync)
3022 return;
3023
332967a3
AJ
3024 schedule_delayed_work(&kvm->arch.kvmclock_update_work, 0);
3025 schedule_delayed_work(&kvm->arch.kvmclock_sync_work,
3026 KVMCLOCK_SYNC_PERIOD);
3027}
3028
191c8137
BP
3029/*
3030 * On AMD, HWCR[McStatusWrEn] controls whether setting MCi_STATUS results in #GP.
3031 */
3032static bool can_set_mci_status(struct kvm_vcpu *vcpu)
3033{
3034 /* McStatusWrEn enabled? */
23493d0a 3035 if (guest_cpuid_is_amd_or_hygon(vcpu))
191c8137
BP
3036 return !!(vcpu->arch.msr_hwcr & BIT_ULL(18));
3037
3038 return false;
3039}
3040
9ffd986c 3041static int set_msr_mce(struct kvm_vcpu *vcpu, struct msr_data *msr_info)
15c4a640 3042{
890ca9ae
HY
3043 u64 mcg_cap = vcpu->arch.mcg_cap;
3044 unsigned bank_num = mcg_cap & 0xff;
9ffd986c
WL
3045 u32 msr = msr_info->index;
3046 u64 data = msr_info->data;
890ca9ae 3047
15c4a640 3048 switch (msr) {
15c4a640 3049 case MSR_IA32_MCG_STATUS:
890ca9ae 3050 vcpu->arch.mcg_status = data;
15c4a640 3051 break;
c7ac679c 3052 case MSR_IA32_MCG_CTL:
44883f01
PB
3053 if (!(mcg_cap & MCG_CTL_P) &&
3054 (data || !msr_info->host_initiated))
890ca9ae
HY
3055 return 1;
3056 if (data != 0 && data != ~(u64)0)
44883f01 3057 return 1;
890ca9ae
HY
3058 vcpu->arch.mcg_ctl = data;
3059 break;
3060 default:
3061 if (msr >= MSR_IA32_MC0_CTL &&
81760dcc 3062 msr < MSR_IA32_MCx_CTL(bank_num)) {
6ec4c5ee
MP
3063 u32 offset = array_index_nospec(
3064 msr - MSR_IA32_MC0_CTL,
3065 MSR_IA32_MCx_CTL(bank_num) - MSR_IA32_MC0_CTL);
3066
114be429
AP
3067 /* only 0 or all 1s can be written to IA32_MCi_CTL
3068 * some Linux kernels though clear bit 10 in bank 4 to
3069 * workaround a BIOS/GART TBL issue on AMD K8s, ignore
3070 * this to avoid an uncatched #GP in the guest
3071 */
890ca9ae 3072 if ((offset & 0x3) == 0 &&
114be429 3073 data != 0 && (data | (1 << 10)) != ~(u64)0)
890ca9ae 3074 return -1;
191c8137
BP
3075
3076 /* MCi_STATUS */
9ffd986c 3077 if (!msr_info->host_initiated &&
191c8137
BP
3078 (offset & 0x3) == 1 && data != 0) {
3079 if (!can_set_mci_status(vcpu))
3080 return -1;
3081 }
3082
890ca9ae
HY
3083 vcpu->arch.mce_banks[offset] = data;
3084 break;
3085 }
3086 return 1;
3087 }
3088 return 0;
3089}
3090
2635b5c4
VK
3091static inline bool kvm_pv_async_pf_enabled(struct kvm_vcpu *vcpu)
3092{
3093 u64 mask = KVM_ASYNC_PF_ENABLED | KVM_ASYNC_PF_DELIVERY_AS_INT;
3094
3095 return (vcpu->arch.apf.msr_en_val & mask) == mask;
3096}
3097
344d9588
GN
3098static int kvm_pv_enable_async_pf(struct kvm_vcpu *vcpu, u64 data)
3099{
3100 gpa_t gpa = data & ~0x3f;
3101
2635b5c4
VK
3102 /* Bits 4:5 are reserved, Should be zero */
3103 if (data & 0x30)
344d9588
GN
3104 return 1;
3105
66570e96
OU
3106 if (!guest_pv_has(vcpu, KVM_FEATURE_ASYNC_PF_VMEXIT) &&
3107 (data & KVM_ASYNC_PF_DELIVERY_AS_PF_VMEXIT))
3108 return 1;
3109
3110 if (!guest_pv_has(vcpu, KVM_FEATURE_ASYNC_PF_INT) &&
3111 (data & KVM_ASYNC_PF_DELIVERY_AS_INT))
3112 return 1;
3113
9d3c447c 3114 if (!lapic_in_kernel(vcpu))
d831de17 3115 return data ? 1 : 0;
9d3c447c 3116
2635b5c4 3117 vcpu->arch.apf.msr_en_val = data;
344d9588 3118
2635b5c4 3119 if (!kvm_pv_async_pf_enabled(vcpu)) {
344d9588
GN
3120 kvm_clear_async_pf_completion_queue(vcpu);
3121 kvm_async_pf_hash_reset(vcpu);
3122 return 0;
3123 }
3124
4e335d9e 3125 if (kvm_gfn_to_hva_cache_init(vcpu->kvm, &vcpu->arch.apf.data, gpa,
68fd66f1 3126 sizeof(u64)))
344d9588
GN
3127 return 1;
3128
6adba527 3129 vcpu->arch.apf.send_user_only = !(data & KVM_ASYNC_PF_SEND_ALWAYS);
52a5c155 3130 vcpu->arch.apf.delivery_as_pf_vmexit = data & KVM_ASYNC_PF_DELIVERY_AS_PF_VMEXIT;
2635b5c4 3131
344d9588 3132 kvm_async_pf_wakeup_all(vcpu);
2635b5c4
VK
3133
3134 return 0;
3135}
3136
3137static int kvm_pv_enable_async_pf_int(struct kvm_vcpu *vcpu, u64 data)
3138{
3139 /* Bits 8-63 are reserved */
3140 if (data >> 8)
3141 return 1;
3142
3143 if (!lapic_in_kernel(vcpu))
3144 return 1;
3145
3146 vcpu->arch.apf.msr_int_val = data;
3147
3148 vcpu->arch.apf.vec = data & KVM_ASYNC_PF_VEC_MASK;
3149
344d9588
GN
3150 return 0;
3151}
3152
12f9a48f
GC
3153static void kvmclock_reset(struct kvm_vcpu *vcpu)
3154{
0b79459b 3155 vcpu->arch.pv_time_enabled = false;
49dedf0d 3156 vcpu->arch.time = 0;
12f9a48f
GC
3157}
3158
7780938c 3159static void kvm_vcpu_flush_tlb_all(struct kvm_vcpu *vcpu)
f38a7b75
WL
3160{
3161 ++vcpu->stat.tlb_flush;
b3646477 3162 static_call(kvm_x86_tlb_flush_all)(vcpu);
f38a7b75
WL
3163}
3164
0baedd79
VK
3165static void kvm_vcpu_flush_tlb_guest(struct kvm_vcpu *vcpu)
3166{
3167 ++vcpu->stat.tlb_flush;
b53e84ee
LJ
3168
3169 if (!tdp_enabled) {
3170 /*
3171 * A TLB flush on behalf of the guest is equivalent to
3172 * INVPCID(all), toggling CR4.PGE, etc., which requires
3173 * a forced sync of the shadow page tables. Unload the
3174 * entire MMU here and the subsequent load will sync the
3175 * shadow page tables, and also flush the TLB.
3176 */
3177 kvm_mmu_unload(vcpu);
3178 return;
3179 }
3180
b3646477 3181 static_call(kvm_x86_tlb_flush_guest)(vcpu);
0baedd79
VK
3182}
3183
c9aaa895
GC
3184static void record_steal_time(struct kvm_vcpu *vcpu)
3185{
b0431382
BO
3186 struct kvm_host_map map;
3187 struct kvm_steal_time *st;
3188
30b5c851
DW
3189 if (kvm_xen_msr_enabled(vcpu->kvm)) {
3190 kvm_xen_runstate_set_running(vcpu);
3191 return;
3192 }
3193
c9aaa895
GC
3194 if (!(vcpu->arch.st.msr_val & KVM_MSR_ENABLED))
3195 return;
3196
b0431382
BO
3197 /* -EAGAIN is returned in atomic context so we can just return. */
3198 if (kvm_map_gfn(vcpu, vcpu->arch.st.msr_val >> PAGE_SHIFT,
3199 &map, &vcpu->arch.st.cache, false))
c9aaa895
GC
3200 return;
3201
b0431382
BO
3202 st = map.hva +
3203 offset_in_page(vcpu->arch.st.msr_val & KVM_STEAL_VALID_BITS);
3204
f38a7b75
WL
3205 /*
3206 * Doing a TLB flush here, on the guest's behalf, can avoid
3207 * expensive IPIs.
3208 */
66570e96 3209 if (guest_pv_has(vcpu, KVM_FEATURE_PV_TLB_FLUSH)) {
af3511ff
LJ
3210 u8 st_preempted = xchg(&st->preempted, 0);
3211
66570e96 3212 trace_kvm_pv_tlb_flush(vcpu->vcpu_id,
af3511ff
LJ
3213 st_preempted & KVM_VCPU_FLUSH_TLB);
3214 if (st_preempted & KVM_VCPU_FLUSH_TLB)
66570e96 3215 kvm_vcpu_flush_tlb_guest(vcpu);
1eff0ada
WL
3216 } else {
3217 st->preempted = 0;
66570e96 3218 }
0b9f6c46 3219
a6bd811f 3220 vcpu->arch.st.preempted = 0;
35f3fae1 3221
b0431382
BO
3222 if (st->version & 1)
3223 st->version += 1; /* first time write, random junk */
35f3fae1 3224
b0431382 3225 st->version += 1;
35f3fae1
WL
3226
3227 smp_wmb();
3228
b0431382 3229 st->steal += current->sched_info.run_delay -
c54cdf14
LC
3230 vcpu->arch.st.last_steal;
3231 vcpu->arch.st.last_steal = current->sched_info.run_delay;
35f3fae1 3232
35f3fae1
WL
3233 smp_wmb();
3234
b0431382 3235 st->version += 1;
c9aaa895 3236
b0431382 3237 kvm_unmap_gfn(vcpu, &map, &vcpu->arch.st.cache, true, false);
c9aaa895
GC
3238}
3239
8fe8ab46 3240int kvm_set_msr_common(struct kvm_vcpu *vcpu, struct msr_data *msr_info)
15c4a640 3241{
5753785f 3242 bool pr = false;
8fe8ab46
WA
3243 u32 msr = msr_info->index;
3244 u64 data = msr_info->data;
5753785f 3245
1232f8e6 3246 if (msr && msr == vcpu->kvm->arch.xen_hvm_config.msr)
23200b7a 3247 return kvm_xen_write_hypercall_page(vcpu, data);
1232f8e6 3248
15c4a640 3249 switch (msr) {
2e32b719 3250 case MSR_AMD64_NB_CFG:
2e32b719
BP
3251 case MSR_IA32_UCODE_WRITE:
3252 case MSR_VM_HSAVE_PA:
3253 case MSR_AMD64_PATCH_LOADER:
3254 case MSR_AMD64_BU_CFG2:
405a353a 3255 case MSR_AMD64_DC_CFG:
0e1b869f 3256 case MSR_F15H_EX_CFG:
2e32b719
BP
3257 break;
3258
518e7b94
WL
3259 case MSR_IA32_UCODE_REV:
3260 if (msr_info->host_initiated)
3261 vcpu->arch.microcode_version = data;
3262 break;
0cf9135b
SC
3263 case MSR_IA32_ARCH_CAPABILITIES:
3264 if (!msr_info->host_initiated)
3265 return 1;
3266 vcpu->arch.arch_capabilities = data;
3267 break;
d574c539
VK
3268 case MSR_IA32_PERF_CAPABILITIES: {
3269 struct kvm_msr_entry msr_ent = {.index = msr, .data = 0};
3270
3271 if (!msr_info->host_initiated)
3272 return 1;
3273 if (guest_cpuid_has(vcpu, X86_FEATURE_PDCM) && kvm_get_msr_feature(&msr_ent))
3274 return 1;
3275 if (data & ~msr_ent.data)
3276 return 1;
3277
3278 vcpu->arch.perf_capabilities = data;
3279
3280 return 0;
3281 }
15c4a640 3282 case MSR_EFER:
11988499 3283 return set_efer(vcpu, msr_info);
8f1589d9
AP
3284 case MSR_K7_HWCR:
3285 data &= ~(u64)0x40; /* ignore flush filter disable */
82494028 3286 data &= ~(u64)0x100; /* ignore ignne emulation enable */
a223c313 3287 data &= ~(u64)0x8; /* ignore TLB cache disable */
191c8137
BP
3288
3289 /* Handle McStatusWrEn */
3290 if (data == BIT_ULL(18)) {
3291 vcpu->arch.msr_hwcr = data;
3292 } else if (data != 0) {
a737f256
CD
3293 vcpu_unimpl(vcpu, "unimplemented HWCR wrmsr: 0x%llx\n",
3294 data);
8f1589d9
AP
3295 return 1;
3296 }
15c4a640 3297 break;
f7c6d140
AP
3298 case MSR_FAM10H_MMIO_CONF_BASE:
3299 if (data != 0) {
a737f256
CD
3300 vcpu_unimpl(vcpu, "unimplemented MMIO_CONF_BASE wrmsr: "
3301 "0x%llx\n", data);
f7c6d140
AP
3302 return 1;
3303 }
15c4a640 3304 break;
9ba075a6 3305 case 0x200 ... 0x2ff:
ff53604b 3306 return kvm_mtrr_set_msr(vcpu, msr, data);
15c4a640 3307 case MSR_IA32_APICBASE:
58cb628d 3308 return kvm_set_apic_base(vcpu, msr_info);
bf10bd0b 3309 case APIC_BASE_MSR ... APIC_BASE_MSR + 0xff:
0105d1a5 3310 return kvm_x2apic_msr_write(vcpu, msr, data);
09141ec0 3311 case MSR_IA32_TSC_DEADLINE:
a3e06bbe
LJ
3312 kvm_set_lapic_tscdeadline_msr(vcpu, data);
3313 break;
ba904635 3314 case MSR_IA32_TSC_ADJUST:
d6321d49 3315 if (guest_cpuid_has(vcpu, X86_FEATURE_TSC_ADJUST)) {
ba904635 3316 if (!msr_info->host_initiated) {
d913b904 3317 s64 adj = data - vcpu->arch.ia32_tsc_adjust_msr;
d7add054 3318 adjust_tsc_offset_guest(vcpu, adj);
ba904635
WA
3319 }
3320 vcpu->arch.ia32_tsc_adjust_msr = data;
3321 }
3322 break;
15c4a640 3323 case MSR_IA32_MISC_ENABLE:
511a8556
WL
3324 if (!kvm_check_has_quirk(vcpu->kvm, KVM_X86_QUIRK_MISC_ENABLE_NO_MWAIT) &&
3325 ((vcpu->arch.ia32_misc_enable_msr ^ data) & MSR_IA32_MISC_ENABLE_MWAIT)) {
3326 if (!guest_cpuid_has(vcpu, X86_FEATURE_XMM3))
3327 return 1;
3328 vcpu->arch.ia32_misc_enable_msr = data;
aedbaf4f 3329 kvm_update_cpuid_runtime(vcpu);
511a8556
WL
3330 } else {
3331 vcpu->arch.ia32_misc_enable_msr = data;
3332 }
15c4a640 3333 break;
64d60670
PB
3334 case MSR_IA32_SMBASE:
3335 if (!msr_info->host_initiated)
3336 return 1;
3337 vcpu->arch.smbase = data;
3338 break;
73f624f4
PB
3339 case MSR_IA32_POWER_CTL:
3340 vcpu->arch.msr_ia32_power_ctl = data;
3341 break;
dd259935 3342 case MSR_IA32_TSC:
0c899c25
PB
3343 if (msr_info->host_initiated) {
3344 kvm_synchronize_tsc(vcpu, data);
3345 } else {
9b399dfd 3346 u64 adj = kvm_compute_l1_tsc_offset(vcpu, data) - vcpu->arch.l1_tsc_offset;
0c899c25
PB
3347 adjust_tsc_offset_guest(vcpu, adj);
3348 vcpu->arch.ia32_tsc_adjust_msr += adj;
3349 }
dd259935 3350 break;
864e2ab2
AL
3351 case MSR_IA32_XSS:
3352 if (!msr_info->host_initiated &&
3353 !guest_cpuid_has(vcpu, X86_FEATURE_XSAVES))
3354 return 1;
3355 /*
a1bead2a
SC
3356 * KVM supports exposing PT to the guest, but does not support
3357 * IA32_XSS[bit 8]. Guests have to use RDMSR/WRMSR rather than
3358 * XSAVES/XRSTORS to save/restore PT MSRs.
864e2ab2 3359 */
408e9a31 3360 if (data & ~supported_xss)
864e2ab2
AL
3361 return 1;
3362 vcpu->arch.ia32_xss = data;
3363 break;
52797bf9
LA
3364 case MSR_SMI_COUNT:
3365 if (!msr_info->host_initiated)
3366 return 1;
3367 vcpu->arch.smi_count = data;
3368 break;
11c6bffa 3369 case MSR_KVM_WALL_CLOCK_NEW:
66570e96
OU
3370 if (!guest_pv_has(vcpu, KVM_FEATURE_CLOCKSOURCE2))
3371 return 1;
3372
629b5348
JM
3373 vcpu->kvm->arch.wall_clock = data;
3374 kvm_write_wall_clock(vcpu->kvm, data, 0);
66570e96 3375 break;
18068523 3376 case MSR_KVM_WALL_CLOCK:
66570e96
OU
3377 if (!guest_pv_has(vcpu, KVM_FEATURE_CLOCKSOURCE))
3378 return 1;
3379
629b5348
JM
3380 vcpu->kvm->arch.wall_clock = data;
3381 kvm_write_wall_clock(vcpu->kvm, data, 0);
18068523 3382 break;
11c6bffa 3383 case MSR_KVM_SYSTEM_TIME_NEW:
66570e96
OU
3384 if (!guest_pv_has(vcpu, KVM_FEATURE_CLOCKSOURCE2))
3385 return 1;
3386
5b9bb0eb
OU
3387 kvm_write_system_time(vcpu, data, false, msr_info->host_initiated);
3388 break;
3389 case MSR_KVM_SYSTEM_TIME:
66570e96
OU
3390 if (!guest_pv_has(vcpu, KVM_FEATURE_CLOCKSOURCE))
3391 return 1;
3392
3393 kvm_write_system_time(vcpu, data, true, msr_info->host_initiated);
18068523 3394 break;
344d9588 3395 case MSR_KVM_ASYNC_PF_EN:
66570e96
OU
3396 if (!guest_pv_has(vcpu, KVM_FEATURE_ASYNC_PF))
3397 return 1;
3398
344d9588
GN
3399 if (kvm_pv_enable_async_pf(vcpu, data))
3400 return 1;
3401 break;
2635b5c4 3402 case MSR_KVM_ASYNC_PF_INT:
66570e96
OU
3403 if (!guest_pv_has(vcpu, KVM_FEATURE_ASYNC_PF_INT))
3404 return 1;
3405
2635b5c4
VK
3406 if (kvm_pv_enable_async_pf_int(vcpu, data))
3407 return 1;
3408 break;
557a961a 3409 case MSR_KVM_ASYNC_PF_ACK:
0a31df68 3410 if (!guest_pv_has(vcpu, KVM_FEATURE_ASYNC_PF_INT))
66570e96 3411 return 1;
557a961a
VK
3412 if (data & 0x1) {
3413 vcpu->arch.apf.pageready_pending = false;
3414 kvm_check_async_pf_completion(vcpu);
3415 }
3416 break;
c9aaa895 3417 case MSR_KVM_STEAL_TIME:
66570e96
OU
3418 if (!guest_pv_has(vcpu, KVM_FEATURE_STEAL_TIME))
3419 return 1;
c9aaa895
GC
3420
3421 if (unlikely(!sched_info_on()))
3422 return 1;
3423
3424 if (data & KVM_STEAL_RESERVED_MASK)
3425 return 1;
3426
c9aaa895
GC
3427 vcpu->arch.st.msr_val = data;
3428
3429 if (!(data & KVM_MSR_ENABLED))
3430 break;
3431
c9aaa895
GC
3432 kvm_make_request(KVM_REQ_STEAL_UPDATE, vcpu);
3433
3434 break;
ae7a2a3f 3435 case MSR_KVM_PV_EOI_EN:
66570e96
OU
3436 if (!guest_pv_has(vcpu, KVM_FEATURE_PV_EOI))
3437 return 1;
3438
72bbf935 3439 if (kvm_lapic_enable_pv_eoi(vcpu, data, sizeof(u8)))
ae7a2a3f
MT
3440 return 1;
3441 break;
c9aaa895 3442
2d5ba19b 3443 case MSR_KVM_POLL_CONTROL:
66570e96
OU
3444 if (!guest_pv_has(vcpu, KVM_FEATURE_POLL_CONTROL))
3445 return 1;
3446
2d5ba19b
MT
3447 /* only enable bit supported */
3448 if (data & (-1ULL << 1))
3449 return 1;
3450
3451 vcpu->arch.msr_kvm_poll_control = data;
3452 break;
3453
890ca9ae
HY
3454 case MSR_IA32_MCG_CTL:
3455 case MSR_IA32_MCG_STATUS:
81760dcc 3456 case MSR_IA32_MC0_CTL ... MSR_IA32_MCx_CTL(KVM_MAX_MCE_BANKS) - 1:
9ffd986c 3457 return set_msr_mce(vcpu, msr_info);
71db6023 3458
6912ac32
WH
3459 case MSR_K7_PERFCTR0 ... MSR_K7_PERFCTR3:
3460 case MSR_P6_PERFCTR0 ... MSR_P6_PERFCTR1:
df561f66
GS
3461 pr = true;
3462 fallthrough;
6912ac32
WH
3463 case MSR_K7_EVNTSEL0 ... MSR_K7_EVNTSEL3:
3464 case MSR_P6_EVNTSEL0 ... MSR_P6_EVNTSEL1:
c6702c9d 3465 if (kvm_pmu_is_valid_msr(vcpu, msr))
afd80d85 3466 return kvm_pmu_set_msr(vcpu, msr_info);
5753785f
GN
3467
3468 if (pr || data != 0)
a737f256
CD
3469 vcpu_unimpl(vcpu, "disabled perfctr wrmsr: "
3470 "0x%x data 0x%llx\n", msr, data);
5753785f 3471 break;
84e0cefa
JS
3472 case MSR_K7_CLK_CTL:
3473 /*
3474 * Ignore all writes to this no longer documented MSR.
3475 * Writes are only relevant for old K7 processors,
3476 * all pre-dating SVM, but a recommended workaround from
4a969980 3477 * AMD for these chips. It is possible to specify the
84e0cefa
JS
3478 * affected processor models on the command line, hence
3479 * the need to ignore the workaround.
3480 */
3481 break;
55cd8e5a 3482 case HV_X64_MSR_GUEST_OS_ID ... HV_X64_MSR_SINT15:
f97f5a56
JD
3483 case HV_X64_MSR_SYNDBG_CONTROL ... HV_X64_MSR_SYNDBG_PENDING_BUFFER:
3484 case HV_X64_MSR_SYNDBG_OPTIONS:
e7d9513b
AS
3485 case HV_X64_MSR_CRASH_P0 ... HV_X64_MSR_CRASH_P4:
3486 case HV_X64_MSR_CRASH_CTL:
1f4b34f8 3487 case HV_X64_MSR_STIMER0_CONFIG ... HV_X64_MSR_STIMER3_COUNT:
a2e164e7
VK
3488 case HV_X64_MSR_REENLIGHTENMENT_CONTROL:
3489 case HV_X64_MSR_TSC_EMULATION_CONTROL:
3490 case HV_X64_MSR_TSC_EMULATION_STATUS:
e7d9513b
AS
3491 return kvm_hv_set_msr_common(vcpu, msr, data,
3492 msr_info->host_initiated);
91c9c3ed 3493 case MSR_IA32_BBL_CR_CTL3:
3494 /* Drop writes to this legacy MSR -- see rdmsr
3495 * counterpart for further detail.
3496 */
fab0aa3b
EM
3497 if (report_ignored_msrs)
3498 vcpu_unimpl(vcpu, "ignored wrmsr: 0x%x data 0x%llx\n",
3499 msr, data);
91c9c3ed 3500 break;
2b036c6b 3501 case MSR_AMD64_OSVW_ID_LENGTH:
d6321d49 3502 if (!guest_cpuid_has(vcpu, X86_FEATURE_OSVW))
2b036c6b
BO
3503 return 1;
3504 vcpu->arch.osvw.length = data;
3505 break;
3506 case MSR_AMD64_OSVW_STATUS:
d6321d49 3507 if (!guest_cpuid_has(vcpu, X86_FEATURE_OSVW))
2b036c6b
BO
3508 return 1;
3509 vcpu->arch.osvw.status = data;
3510 break;
db2336a8
KH
3511 case MSR_PLATFORM_INFO:
3512 if (!msr_info->host_initiated ||
db2336a8
KH
3513 (!(data & MSR_PLATFORM_INFO_CPUID_FAULT) &&
3514 cpuid_fault_enabled(vcpu)))
3515 return 1;
3516 vcpu->arch.msr_platform_info = data;
3517 break;
3518 case MSR_MISC_FEATURES_ENABLES:
3519 if (data & ~MSR_MISC_FEATURES_ENABLES_CPUID_FAULT ||
3520 (data & MSR_MISC_FEATURES_ENABLES_CPUID_FAULT &&
3521 !supports_cpuid_fault(vcpu)))
3522 return 1;
3523 vcpu->arch.msr_misc_features_enables = data;
3524 break;
15c4a640 3525 default:
c6702c9d 3526 if (kvm_pmu_is_valid_msr(vcpu, msr))
afd80d85 3527 return kvm_pmu_set_msr(vcpu, msr_info);
6abe9c13 3528 return KVM_MSR_RET_INVALID;
15c4a640
CO
3529 }
3530 return 0;
3531}
3532EXPORT_SYMBOL_GPL(kvm_set_msr_common);
3533
44883f01 3534static int get_msr_mce(struct kvm_vcpu *vcpu, u32 msr, u64 *pdata, bool host)
15c4a640
CO
3535{
3536 u64 data;
890ca9ae
HY
3537 u64 mcg_cap = vcpu->arch.mcg_cap;
3538 unsigned bank_num = mcg_cap & 0xff;
15c4a640
CO
3539
3540 switch (msr) {
15c4a640
CO
3541 case MSR_IA32_P5_MC_ADDR:
3542 case MSR_IA32_P5_MC_TYPE:
890ca9ae
HY
3543 data = 0;
3544 break;
15c4a640 3545 case MSR_IA32_MCG_CAP:
890ca9ae
HY
3546 data = vcpu->arch.mcg_cap;
3547 break;
c7ac679c 3548 case MSR_IA32_MCG_CTL:
44883f01 3549 if (!(mcg_cap & MCG_CTL_P) && !host)
890ca9ae
HY
3550 return 1;
3551 data = vcpu->arch.mcg_ctl;
3552 break;
3553 case MSR_IA32_MCG_STATUS:
3554 data = vcpu->arch.mcg_status;
3555 break;
3556 default:
3557 if (msr >= MSR_IA32_MC0_CTL &&
81760dcc 3558 msr < MSR_IA32_MCx_CTL(bank_num)) {
6ec4c5ee
MP
3559 u32 offset = array_index_nospec(
3560 msr - MSR_IA32_MC0_CTL,
3561 MSR_IA32_MCx_CTL(bank_num) - MSR_IA32_MC0_CTL);
3562
890ca9ae
HY
3563 data = vcpu->arch.mce_banks[offset];
3564 break;
3565 }
3566 return 1;
3567 }
3568 *pdata = data;
3569 return 0;
3570}
3571
609e36d3 3572int kvm_get_msr_common(struct kvm_vcpu *vcpu, struct msr_data *msr_info)
890ca9ae 3573{
609e36d3 3574 switch (msr_info->index) {
890ca9ae 3575 case MSR_IA32_PLATFORM_ID:
15c4a640 3576 case MSR_IA32_EBL_CR_POWERON:
b5e2fec0
AG
3577 case MSR_IA32_LASTBRANCHFROMIP:
3578 case MSR_IA32_LASTBRANCHTOIP:
3579 case MSR_IA32_LASTINTFROMIP:
3580 case MSR_IA32_LASTINTTOIP:
059e5c32 3581 case MSR_AMD64_SYSCFG:
3afb1121
PB
3582 case MSR_K8_TSEG_ADDR:
3583 case MSR_K8_TSEG_MASK:
61a6bd67 3584 case MSR_VM_HSAVE_PA:
1fdbd48c 3585 case MSR_K8_INT_PENDING_MSG:
c323c0e5 3586 case MSR_AMD64_NB_CFG:
f7c6d140 3587 case MSR_FAM10H_MMIO_CONF_BASE:
2e32b719 3588 case MSR_AMD64_BU_CFG2:
0c2df2a1 3589 case MSR_IA32_PERF_CTL:
405a353a 3590 case MSR_AMD64_DC_CFG:
0e1b869f 3591 case MSR_F15H_EX_CFG:
2ca1a06a
VS
3592 /*
3593 * Intel Sandy Bridge CPUs must support the RAPL (running average power
3594 * limit) MSRs. Just return 0, as we do not want to expose the host
3595 * data here. Do not conditionalize this on CPUID, as KVM does not do
3596 * so for existing CPU-specific MSRs.
3597 */
3598 case MSR_RAPL_POWER_UNIT:
3599 case MSR_PP0_ENERGY_STATUS: /* Power plane 0 (core) */
3600 case MSR_PP1_ENERGY_STATUS: /* Power plane 1 (graphics uncore) */
3601 case MSR_PKG_ENERGY_STATUS: /* Total package */
3602 case MSR_DRAM_ENERGY_STATUS: /* DRAM controller */
609e36d3 3603 msr_info->data = 0;
15c4a640 3604 break;
c51eb52b 3605 case MSR_F15H_PERF_CTL0 ... MSR_F15H_PERF_CTR5:
c28fa560
VK
3606 if (kvm_pmu_is_valid_msr(vcpu, msr_info->index))
3607 return kvm_pmu_get_msr(vcpu, msr_info);
3608 if (!msr_info->host_initiated)
3609 return 1;
3610 msr_info->data = 0;
3611 break;
6912ac32
WH
3612 case MSR_K7_EVNTSEL0 ... MSR_K7_EVNTSEL3:
3613 case MSR_K7_PERFCTR0 ... MSR_K7_PERFCTR3:
3614 case MSR_P6_PERFCTR0 ... MSR_P6_PERFCTR1:
3615 case MSR_P6_EVNTSEL0 ... MSR_P6_EVNTSEL1:
c6702c9d 3616 if (kvm_pmu_is_valid_msr(vcpu, msr_info->index))
cbd71758 3617 return kvm_pmu_get_msr(vcpu, msr_info);
609e36d3 3618 msr_info->data = 0;
5753785f 3619 break;
742bc670 3620 case MSR_IA32_UCODE_REV:
518e7b94 3621 msr_info->data = vcpu->arch.microcode_version;
742bc670 3622 break;
0cf9135b
SC
3623 case MSR_IA32_ARCH_CAPABILITIES:
3624 if (!msr_info->host_initiated &&
3625 !guest_cpuid_has(vcpu, X86_FEATURE_ARCH_CAPABILITIES))
3626 return 1;
3627 msr_info->data = vcpu->arch.arch_capabilities;
3628 break;
d574c539
VK
3629 case MSR_IA32_PERF_CAPABILITIES:
3630 if (!msr_info->host_initiated &&
3631 !guest_cpuid_has(vcpu, X86_FEATURE_PDCM))
3632 return 1;
3633 msr_info->data = vcpu->arch.perf_capabilities;
3634 break;
73f624f4
PB
3635 case MSR_IA32_POWER_CTL:
3636 msr_info->data = vcpu->arch.msr_ia32_power_ctl;
3637 break;
cc5b54dd
ML
3638 case MSR_IA32_TSC: {
3639 /*
3640 * Intel SDM states that MSR_IA32_TSC read adds the TSC offset
3641 * even when not intercepted. AMD manual doesn't explicitly
3642 * state this but appears to behave the same.
3643 *
ee6fa053 3644 * On userspace reads and writes, however, we unconditionally
c0623f5e 3645 * return L1's TSC value to ensure backwards-compatible
ee6fa053 3646 * behavior for migration.
cc5b54dd 3647 */
fe3eb504 3648 u64 offset, ratio;
cc5b54dd 3649
fe3eb504
IS
3650 if (msr_info->host_initiated) {
3651 offset = vcpu->arch.l1_tsc_offset;
3652 ratio = vcpu->arch.l1_tsc_scaling_ratio;
3653 } else {
3654 offset = vcpu->arch.tsc_offset;
3655 ratio = vcpu->arch.tsc_scaling_ratio;
3656 }
3657
3658 msr_info->data = kvm_scale_tsc(vcpu, rdtsc(), ratio) + offset;
dd259935 3659 break;
cc5b54dd 3660 }
9ba075a6 3661 case MSR_MTRRcap:
9ba075a6 3662 case 0x200 ... 0x2ff:
ff53604b 3663 return kvm_mtrr_get_msr(vcpu, msr_info->index, &msr_info->data);
15c4a640 3664 case 0xcd: /* fsb frequency */
609e36d3 3665 msr_info->data = 3;
15c4a640 3666 break;
7b914098
JS
3667 /*
3668 * MSR_EBC_FREQUENCY_ID
3669 * Conservative value valid for even the basic CPU models.
3670 * Models 0,1: 000 in bits 23:21 indicating a bus speed of
3671 * 100MHz, model 2 000 in bits 18:16 indicating 100MHz,
3672 * and 266MHz for model 3, or 4. Set Core Clock
3673 * Frequency to System Bus Frequency Ratio to 1 (bits
3674 * 31:24) even though these are only valid for CPU
3675 * models > 2, however guests may end up dividing or
3676 * multiplying by zero otherwise.
3677 */
3678 case MSR_EBC_FREQUENCY_ID:
609e36d3 3679 msr_info->data = 1 << 24;
7b914098 3680 break;
15c4a640 3681 case MSR_IA32_APICBASE:
609e36d3 3682 msr_info->data = kvm_get_apic_base(vcpu);
15c4a640 3683 break;
bf10bd0b 3684 case APIC_BASE_MSR ... APIC_BASE_MSR + 0xff:
609e36d3 3685 return kvm_x2apic_msr_read(vcpu, msr_info->index, &msr_info->data);
09141ec0 3686 case MSR_IA32_TSC_DEADLINE:
609e36d3 3687 msr_info->data = kvm_get_lapic_tscdeadline_msr(vcpu);
a3e06bbe 3688 break;
ba904635 3689 case MSR_IA32_TSC_ADJUST:
609e36d3 3690 msr_info->data = (u64)vcpu->arch.ia32_tsc_adjust_msr;
ba904635 3691 break;
15c4a640 3692 case MSR_IA32_MISC_ENABLE:
609e36d3 3693 msr_info->data = vcpu->arch.ia32_misc_enable_msr;
15c4a640 3694 break;
64d60670
PB
3695 case MSR_IA32_SMBASE:
3696 if (!msr_info->host_initiated)
3697 return 1;
3698 msr_info->data = vcpu->arch.smbase;
15c4a640 3699 break;
52797bf9
LA
3700 case MSR_SMI_COUNT:
3701 msr_info->data = vcpu->arch.smi_count;
3702 break;
847f0ad8
AG
3703 case MSR_IA32_PERF_STATUS:
3704 /* TSC increment by tick */
609e36d3 3705 msr_info->data = 1000ULL;
847f0ad8 3706 /* CPU multiplier */
b0996ae4 3707 msr_info->data |= (((uint64_t)4ULL) << 40);
847f0ad8 3708 break;
15c4a640 3709 case MSR_EFER:
609e36d3 3710 msr_info->data = vcpu->arch.efer;
15c4a640 3711 break;
18068523 3712 case MSR_KVM_WALL_CLOCK:
1930e5dd
OU
3713 if (!guest_pv_has(vcpu, KVM_FEATURE_CLOCKSOURCE))
3714 return 1;
3715
3716 msr_info->data = vcpu->kvm->arch.wall_clock;
3717 break;
11c6bffa 3718 case MSR_KVM_WALL_CLOCK_NEW:
1930e5dd
OU
3719 if (!guest_pv_has(vcpu, KVM_FEATURE_CLOCKSOURCE2))
3720 return 1;
3721
609e36d3 3722 msr_info->data = vcpu->kvm->arch.wall_clock;
18068523
GOC
3723 break;
3724 case MSR_KVM_SYSTEM_TIME:
1930e5dd
OU
3725 if (!guest_pv_has(vcpu, KVM_FEATURE_CLOCKSOURCE))
3726 return 1;
3727
3728 msr_info->data = vcpu->arch.time;
3729 break;
11c6bffa 3730 case MSR_KVM_SYSTEM_TIME_NEW:
1930e5dd
OU
3731 if (!guest_pv_has(vcpu, KVM_FEATURE_CLOCKSOURCE2))
3732 return 1;
3733
609e36d3 3734 msr_info->data = vcpu->arch.time;
18068523 3735 break;
344d9588 3736 case MSR_KVM_ASYNC_PF_EN:
1930e5dd
OU
3737 if (!guest_pv_has(vcpu, KVM_FEATURE_ASYNC_PF))
3738 return 1;
3739
2635b5c4
VK
3740 msr_info->data = vcpu->arch.apf.msr_en_val;
3741 break;
3742 case MSR_KVM_ASYNC_PF_INT:
1930e5dd
OU
3743 if (!guest_pv_has(vcpu, KVM_FEATURE_ASYNC_PF_INT))
3744 return 1;
3745
2635b5c4 3746 msr_info->data = vcpu->arch.apf.msr_int_val;
344d9588 3747 break;
557a961a 3748 case MSR_KVM_ASYNC_PF_ACK:
0a31df68 3749 if (!guest_pv_has(vcpu, KVM_FEATURE_ASYNC_PF_INT))
1930e5dd
OU
3750 return 1;
3751
557a961a
VK
3752 msr_info->data = 0;
3753 break;
c9aaa895 3754 case MSR_KVM_STEAL_TIME:
1930e5dd
OU
3755 if (!guest_pv_has(vcpu, KVM_FEATURE_STEAL_TIME))
3756 return 1;
3757
609e36d3 3758 msr_info->data = vcpu->arch.st.msr_val;
c9aaa895 3759 break;
1d92128f 3760 case MSR_KVM_PV_EOI_EN:
1930e5dd
OU
3761 if (!guest_pv_has(vcpu, KVM_FEATURE_PV_EOI))
3762 return 1;
3763
609e36d3 3764 msr_info->data = vcpu->arch.pv_eoi.msr_val;
1d92128f 3765 break;
2d5ba19b 3766 case MSR_KVM_POLL_CONTROL:
1930e5dd
OU
3767 if (!guest_pv_has(vcpu, KVM_FEATURE_POLL_CONTROL))
3768 return 1;
3769
2d5ba19b
MT
3770 msr_info->data = vcpu->arch.msr_kvm_poll_control;
3771 break;
890ca9ae
HY
3772 case MSR_IA32_P5_MC_ADDR:
3773 case MSR_IA32_P5_MC_TYPE:
3774 case MSR_IA32_MCG_CAP:
3775 case MSR_IA32_MCG_CTL:
3776 case MSR_IA32_MCG_STATUS:
81760dcc 3777 case MSR_IA32_MC0_CTL ... MSR_IA32_MCx_CTL(KVM_MAX_MCE_BANKS) - 1:
44883f01
PB
3778 return get_msr_mce(vcpu, msr_info->index, &msr_info->data,
3779 msr_info->host_initiated);
864e2ab2
AL
3780 case MSR_IA32_XSS:
3781 if (!msr_info->host_initiated &&
3782 !guest_cpuid_has(vcpu, X86_FEATURE_XSAVES))
3783 return 1;
3784 msr_info->data = vcpu->arch.ia32_xss;
3785 break;
84e0cefa
JS
3786 case MSR_K7_CLK_CTL:
3787 /*
3788 * Provide expected ramp-up count for K7. All other
3789 * are set to zero, indicating minimum divisors for
3790 * every field.
3791 *
3792 * This prevents guest kernels on AMD host with CPU
3793 * type 6, model 8 and higher from exploding due to
3794 * the rdmsr failing.
3795 */
609e36d3 3796 msr_info->data = 0x20000000;
84e0cefa 3797 break;
55cd8e5a 3798 case HV_X64_MSR_GUEST_OS_ID ... HV_X64_MSR_SINT15:
f97f5a56
JD
3799 case HV_X64_MSR_SYNDBG_CONTROL ... HV_X64_MSR_SYNDBG_PENDING_BUFFER:
3800 case HV_X64_MSR_SYNDBG_OPTIONS:
e7d9513b
AS
3801 case HV_X64_MSR_CRASH_P0 ... HV_X64_MSR_CRASH_P4:
3802 case HV_X64_MSR_CRASH_CTL:
1f4b34f8 3803 case HV_X64_MSR_STIMER0_CONFIG ... HV_X64_MSR_STIMER3_COUNT:
a2e164e7
VK
3804 case HV_X64_MSR_REENLIGHTENMENT_CONTROL:
3805 case HV_X64_MSR_TSC_EMULATION_CONTROL:
3806 case HV_X64_MSR_TSC_EMULATION_STATUS:
e83d5887 3807 return kvm_hv_get_msr_common(vcpu,
44883f01
PB
3808 msr_info->index, &msr_info->data,
3809 msr_info->host_initiated);
91c9c3ed 3810 case MSR_IA32_BBL_CR_CTL3:
3811 /* This legacy MSR exists but isn't fully documented in current
3812 * silicon. It is however accessed by winxp in very narrow
3813 * scenarios where it sets bit #19, itself documented as
3814 * a "reserved" bit. Best effort attempt to source coherent
3815 * read data here should the balance of the register be
3816 * interpreted by the guest:
3817 *
3818 * L2 cache control register 3: 64GB range, 256KB size,
3819 * enabled, latency 0x1, configured
3820 */
609e36d3 3821 msr_info->data = 0xbe702111;
91c9c3ed 3822 break;
2b036c6b 3823 case MSR_AMD64_OSVW_ID_LENGTH:
d6321d49 3824 if (!guest_cpuid_has(vcpu, X86_FEATURE_OSVW))
2b036c6b 3825 return 1;
609e36d3 3826 msr_info->data = vcpu->arch.osvw.length;
2b036c6b
BO
3827 break;
3828 case MSR_AMD64_OSVW_STATUS:
d6321d49 3829 if (!guest_cpuid_has(vcpu, X86_FEATURE_OSVW))
2b036c6b 3830 return 1;
609e36d3 3831 msr_info->data = vcpu->arch.osvw.status;
2b036c6b 3832 break;
db2336a8 3833 case MSR_PLATFORM_INFO:
6fbbde9a
DS
3834 if (!msr_info->host_initiated &&
3835 !vcpu->kvm->arch.guest_can_read_msr_platform_info)
3836 return 1;
db2336a8
KH
3837 msr_info->data = vcpu->arch.msr_platform_info;
3838 break;
3839 case MSR_MISC_FEATURES_ENABLES:
3840 msr_info->data = vcpu->arch.msr_misc_features_enables;
3841 break;
191c8137
BP
3842 case MSR_K7_HWCR:
3843 msr_info->data = vcpu->arch.msr_hwcr;
3844 break;
15c4a640 3845 default:
c6702c9d 3846 if (kvm_pmu_is_valid_msr(vcpu, msr_info->index))
cbd71758 3847 return kvm_pmu_get_msr(vcpu, msr_info);
6abe9c13 3848 return KVM_MSR_RET_INVALID;
15c4a640 3849 }
15c4a640
CO
3850 return 0;
3851}
3852EXPORT_SYMBOL_GPL(kvm_get_msr_common);
3853
313a3dc7
CO
3854/*
3855 * Read or write a bunch of msrs. All parameters are kernel addresses.
3856 *
3857 * @return number of msrs set successfully.
3858 */
3859static int __msr_io(struct kvm_vcpu *vcpu, struct kvm_msrs *msrs,
3860 struct kvm_msr_entry *entries,
3861 int (*do_msr)(struct kvm_vcpu *vcpu,
3862 unsigned index, u64 *data))
3863{
801e459a 3864 int i;
313a3dc7 3865
313a3dc7
CO
3866 for (i = 0; i < msrs->nmsrs; ++i)
3867 if (do_msr(vcpu, entries[i].index, &entries[i].data))
3868 break;
3869
313a3dc7
CO
3870 return i;
3871}
3872
3873/*
3874 * Read or write a bunch of msrs. Parameters are user addresses.
3875 *
3876 * @return number of msrs set successfully.
3877 */
3878static int msr_io(struct kvm_vcpu *vcpu, struct kvm_msrs __user *user_msrs,
3879 int (*do_msr)(struct kvm_vcpu *vcpu,
3880 unsigned index, u64 *data),
3881 int writeback)
3882{
3883 struct kvm_msrs msrs;
3884 struct kvm_msr_entry *entries;
3885 int r, n;
3886 unsigned size;
3887
3888 r = -EFAULT;
0e96f31e 3889 if (copy_from_user(&msrs, user_msrs, sizeof(msrs)))
313a3dc7
CO
3890 goto out;
3891
3892 r = -E2BIG;
3893 if (msrs.nmsrs >= MAX_IO_MSRS)
3894 goto out;
3895
313a3dc7 3896 size = sizeof(struct kvm_msr_entry) * msrs.nmsrs;
ff5c2c03
SL
3897 entries = memdup_user(user_msrs->entries, size);
3898 if (IS_ERR(entries)) {
3899 r = PTR_ERR(entries);
313a3dc7 3900 goto out;
ff5c2c03 3901 }
313a3dc7
CO
3902
3903 r = n = __msr_io(vcpu, &msrs, entries, do_msr);
3904 if (r < 0)
3905 goto out_free;
3906
3907 r = -EFAULT;
3908 if (writeback && copy_to_user(user_msrs->entries, entries, size))
3909 goto out_free;
3910
3911 r = n;
3912
3913out_free:
7a73c028 3914 kfree(entries);
313a3dc7
CO
3915out:
3916 return r;
3917}
3918
4d5422ce
WL
3919static inline bool kvm_can_mwait_in_guest(void)
3920{
3921 return boot_cpu_has(X86_FEATURE_MWAIT) &&
8e9b29b6
KA
3922 !boot_cpu_has_bug(X86_BUG_MONITOR) &&
3923 boot_cpu_has(X86_FEATURE_ARAT);
4d5422ce
WL
3924}
3925
c21d54f0
VK
3926static int kvm_ioctl_get_supported_hv_cpuid(struct kvm_vcpu *vcpu,
3927 struct kvm_cpuid2 __user *cpuid_arg)
3928{
3929 struct kvm_cpuid2 cpuid;
3930 int r;
3931
3932 r = -EFAULT;
3933 if (copy_from_user(&cpuid, cpuid_arg, sizeof(cpuid)))
3934 return r;
3935
3936 r = kvm_get_hv_cpuid(vcpu, &cpuid, cpuid_arg->entries);
3937 if (r)
3938 return r;
3939
3940 r = -EFAULT;
3941 if (copy_to_user(cpuid_arg, &cpuid, sizeof(cpuid)))
3942 return r;
3943
3944 return 0;
3945}
3946
784aa3d7 3947int kvm_vm_ioctl_check_extension(struct kvm *kvm, long ext)
018d00d2 3948{
4d5422ce 3949 int r = 0;
018d00d2
ZX
3950
3951 switch (ext) {
3952 case KVM_CAP_IRQCHIP:
3953 case KVM_CAP_HLT:
3954 case KVM_CAP_MMU_SHADOW_CACHE_CONTROL:
018d00d2 3955 case KVM_CAP_SET_TSS_ADDR:
07716717 3956 case KVM_CAP_EXT_CPUID:
9c15bb1d 3957 case KVM_CAP_EXT_EMUL_CPUID:
c8076604 3958 case KVM_CAP_CLOCKSOURCE:
7837699f 3959 case KVM_CAP_PIT:
a28e4f5a 3960 case KVM_CAP_NOP_IO_DELAY:
62d9f0db 3961 case KVM_CAP_MP_STATE:
ed848624 3962 case KVM_CAP_SYNC_MMU:
a355c85c 3963 case KVM_CAP_USER_NMI:
52d939a0 3964 case KVM_CAP_REINJECT_CONTROL:
4925663a 3965 case KVM_CAP_IRQ_INJECT_STATUS:
d34e6b17 3966 case KVM_CAP_IOEVENTFD:
f848a5a8 3967 case KVM_CAP_IOEVENTFD_NO_LENGTH:
c5ff41ce 3968 case KVM_CAP_PIT2:
e9f42757 3969 case KVM_CAP_PIT_STATE2:
b927a3ce 3970 case KVM_CAP_SET_IDENTITY_MAP_ADDR:
3cfc3092 3971 case KVM_CAP_VCPU_EVENTS:
55cd8e5a 3972 case KVM_CAP_HYPERV:
10388a07 3973 case KVM_CAP_HYPERV_VAPIC:
c25bc163 3974 case KVM_CAP_HYPERV_SPIN:
5c919412 3975 case KVM_CAP_HYPERV_SYNIC:
efc479e6 3976 case KVM_CAP_HYPERV_SYNIC2:
d3457c87 3977 case KVM_CAP_HYPERV_VP_INDEX:
faeb7833 3978 case KVM_CAP_HYPERV_EVENTFD:
c1aea919 3979 case KVM_CAP_HYPERV_TLBFLUSH:
214ff83d 3980 case KVM_CAP_HYPERV_SEND_IPI:
2bc39970 3981 case KVM_CAP_HYPERV_CPUID:
644f7067 3982 case KVM_CAP_HYPERV_ENFORCE_CPUID:
c21d54f0 3983 case KVM_CAP_SYS_HYPERV_CPUID:
ab9f4ecb 3984 case KVM_CAP_PCI_SEGMENT:
a1efbe77 3985 case KVM_CAP_DEBUGREGS:
d2be1651 3986 case KVM_CAP_X86_ROBUST_SINGLESTEP:
2d5b5a66 3987 case KVM_CAP_XSAVE:
344d9588 3988 case KVM_CAP_ASYNC_PF:
72de5fa4 3989 case KVM_CAP_ASYNC_PF_INT:
92a1f12d 3990 case KVM_CAP_GET_TSC_KHZ:
1c0b28c2 3991 case KVM_CAP_KVMCLOCK_CTRL:
4d8b81ab 3992 case KVM_CAP_READONLY_MEM:
5f66b620 3993 case KVM_CAP_HYPERV_TIME:
100943c5 3994 case KVM_CAP_IOAPIC_POLARITY_IGNORED:
defcf51f 3995 case KVM_CAP_TSC_DEADLINE_TIMER:
90de4a18 3996 case KVM_CAP_DISABLE_QUIRKS:
d71ba788 3997 case KVM_CAP_SET_BOOT_CPU_ID:
49df6397 3998 case KVM_CAP_SPLIT_IRQCHIP:
460df4c1 3999 case KVM_CAP_IMMEDIATE_EXIT:
66bb8a06 4000 case KVM_CAP_PMU_EVENT_FILTER:
801e459a 4001 case KVM_CAP_GET_MSR_FEATURES:
6fbbde9a 4002 case KVM_CAP_MSR_PLATFORM_INFO:
c4f55198 4003 case KVM_CAP_EXCEPTION_PAYLOAD:
b9b2782c 4004 case KVM_CAP_SET_GUEST_DEBUG:
1aa561b1 4005 case KVM_CAP_LAST_CPU:
1ae09954 4006 case KVM_CAP_X86_USER_SPACE_MSR:
1a155254 4007 case KVM_CAP_X86_MSR_FILTER:
66570e96 4008 case KVM_CAP_ENFORCE_PV_FEATURE_CPUID:
fe7e9488
SC
4009#ifdef CONFIG_X86_SGX_KVM
4010 case KVM_CAP_SGX_ATTRIBUTE:
4011#endif
54526d1f 4012 case KVM_CAP_VM_COPY_ENC_CONTEXT_FROM:
6dba9403 4013 case KVM_CAP_SREGS2:
19238e75 4014 case KVM_CAP_EXIT_ON_EMULATION_FAILURE:
018d00d2
ZX
4015 r = 1;
4016 break;
0dbb1123
AK
4017 case KVM_CAP_EXIT_HYPERCALL:
4018 r = KVM_EXIT_HYPERCALL_VALID_MASK;
4019 break;
7e582ccb
ML
4020 case KVM_CAP_SET_GUEST_DEBUG2:
4021 return KVM_GUESTDBG_VALID_MASK;
b59b153d 4022#ifdef CONFIG_KVM_XEN
23200b7a
JM
4023 case KVM_CAP_XEN_HVM:
4024 r = KVM_XEN_HVM_CONFIG_HYPERCALL_MSR |
8d4e7e80
DW
4025 KVM_XEN_HVM_CONFIG_INTERCEPT_HCALL |
4026 KVM_XEN_HVM_CONFIG_SHARED_INFO;
30b5c851
DW
4027 if (sched_info_on())
4028 r |= KVM_XEN_HVM_CONFIG_RUNSTATE;
23200b7a 4029 break;
b59b153d 4030#endif
01643c51
KH
4031 case KVM_CAP_SYNC_REGS:
4032 r = KVM_SYNC_X86_VALID_FIELDS;
4033 break;
e3fd9a93
PB
4034 case KVM_CAP_ADJUST_CLOCK:
4035 r = KVM_CLOCK_TSC_STABLE;
4036 break;
4d5422ce 4037 case KVM_CAP_X86_DISABLE_EXITS:
b5170063
WL
4038 r |= KVM_X86_DISABLE_EXITS_HLT | KVM_X86_DISABLE_EXITS_PAUSE |
4039 KVM_X86_DISABLE_EXITS_CSTATE;
4d5422ce
WL
4040 if(kvm_can_mwait_in_guest())
4041 r |= KVM_X86_DISABLE_EXITS_MWAIT;
668fffa3 4042 break;
6d396b55
PB
4043 case KVM_CAP_X86_SMM:
4044 /* SMBASE is usually relocated above 1M on modern chipsets,
4045 * and SMM handlers might indeed rely on 4G segment limits,
4046 * so do not report SMM to be available if real mode is
4047 * emulated via vm86 mode. Still, do not go to great lengths
4048 * to avoid userspace's usage of the feature, because it is a
4049 * fringe case that is not enabled except via specific settings
4050 * of the module parameters.
4051 */
b3646477 4052 r = static_call(kvm_x86_has_emulated_msr)(kvm, MSR_IA32_SMBASE);
6d396b55 4053 break;
774ead3a 4054 case KVM_CAP_VAPIC:
b3646477 4055 r = !static_call(kvm_x86_cpu_has_accelerated_tpr)();
774ead3a 4056 break;
f725230a 4057 case KVM_CAP_NR_VCPUS:
8c3ba334
SL
4058 r = KVM_SOFT_MAX_VCPUS;
4059 break;
4060 case KVM_CAP_MAX_VCPUS:
f725230a
AK
4061 r = KVM_MAX_VCPUS;
4062 break;
a86cb413
TH
4063 case KVM_CAP_MAX_VCPU_ID:
4064 r = KVM_MAX_VCPU_ID;
4065 break;
a68a6a72
MT
4066 case KVM_CAP_PV_MMU: /* obsolete */
4067 r = 0;
2f333bcb 4068 break;
890ca9ae
HY
4069 case KVM_CAP_MCE:
4070 r = KVM_MAX_MCE_BANKS;
4071 break;
2d5b5a66 4072 case KVM_CAP_XCRS:
d366bf7e 4073 r = boot_cpu_has(X86_FEATURE_XSAVE);
2d5b5a66 4074 break;
92a1f12d
JR
4075 case KVM_CAP_TSC_CONTROL:
4076 r = kvm_has_tsc_control;
4077 break;
37131313
RK
4078 case KVM_CAP_X2APIC_API:
4079 r = KVM_X2APIC_API_VALID_FLAGS;
4080 break;
8fcc4b59 4081 case KVM_CAP_NESTED_STATE:
33b22172
PB
4082 r = kvm_x86_ops.nested_ops->get_state ?
4083 kvm_x86_ops.nested_ops->get_state(NULL, NULL, 0) : 0;
8fcc4b59 4084 break;
344c6c80 4085 case KVM_CAP_HYPERV_DIRECT_TLBFLUSH:
afaf0b2f 4086 r = kvm_x86_ops.enable_direct_tlbflush != NULL;
5a0165f6
VK
4087 break;
4088 case KVM_CAP_HYPERV_ENLIGHTENED_VMCS:
33b22172 4089 r = kvm_x86_ops.nested_ops->enable_evmcs != NULL;
344c6c80 4090 break;
3edd6839
MG
4091 case KVM_CAP_SMALLER_MAXPHYADDR:
4092 r = (int) allow_smaller_maxphyaddr;
4093 break;
004a0124
AJ
4094 case KVM_CAP_STEAL_TIME:
4095 r = sched_info_on();
4096 break;
fe6b6bc8
CQ
4097 case KVM_CAP_X86_BUS_LOCK_EXIT:
4098 if (kvm_has_bus_lock_exit)
4099 r = KVM_BUS_LOCK_DETECTION_OFF |
4100 KVM_BUS_LOCK_DETECTION_EXIT;
4101 else
4102 r = 0;
4103 break;
018d00d2 4104 default:
018d00d2
ZX
4105 break;
4106 }
4107 return r;
4108
4109}
4110
043405e1
CO
4111long kvm_arch_dev_ioctl(struct file *filp,
4112 unsigned int ioctl, unsigned long arg)
4113{
4114 void __user *argp = (void __user *)arg;
4115 long r;
4116
4117 switch (ioctl) {
4118 case KVM_GET_MSR_INDEX_LIST: {
4119 struct kvm_msr_list __user *user_msr_list = argp;
4120 struct kvm_msr_list msr_list;
4121 unsigned n;
4122
4123 r = -EFAULT;
0e96f31e 4124 if (copy_from_user(&msr_list, user_msr_list, sizeof(msr_list)))
043405e1
CO
4125 goto out;
4126 n = msr_list.nmsrs;
62ef68bb 4127 msr_list.nmsrs = num_msrs_to_save + num_emulated_msrs;
0e96f31e 4128 if (copy_to_user(user_msr_list, &msr_list, sizeof(msr_list)))
043405e1
CO
4129 goto out;
4130 r = -E2BIG;
e125e7b6 4131 if (n < msr_list.nmsrs)
043405e1
CO
4132 goto out;
4133 r = -EFAULT;
4134 if (copy_to_user(user_msr_list->indices, &msrs_to_save,
4135 num_msrs_to_save * sizeof(u32)))
4136 goto out;
e125e7b6 4137 if (copy_to_user(user_msr_list->indices + num_msrs_to_save,
043405e1 4138 &emulated_msrs,
62ef68bb 4139 num_emulated_msrs * sizeof(u32)))
043405e1
CO
4140 goto out;
4141 r = 0;
4142 break;
4143 }
9c15bb1d
BP
4144 case KVM_GET_SUPPORTED_CPUID:
4145 case KVM_GET_EMULATED_CPUID: {
674eea0f
AK
4146 struct kvm_cpuid2 __user *cpuid_arg = argp;
4147 struct kvm_cpuid2 cpuid;
4148
4149 r = -EFAULT;
0e96f31e 4150 if (copy_from_user(&cpuid, cpuid_arg, sizeof(cpuid)))
674eea0f 4151 goto out;
9c15bb1d
BP
4152
4153 r = kvm_dev_ioctl_get_cpuid(&cpuid, cpuid_arg->entries,
4154 ioctl);
674eea0f
AK
4155 if (r)
4156 goto out;
4157
4158 r = -EFAULT;
0e96f31e 4159 if (copy_to_user(cpuid_arg, &cpuid, sizeof(cpuid)))
674eea0f
AK
4160 goto out;
4161 r = 0;
4162 break;
4163 }
cf6c26ec 4164 case KVM_X86_GET_MCE_CAP_SUPPORTED:
890ca9ae 4165 r = -EFAULT;
c45dcc71
AR
4166 if (copy_to_user(argp, &kvm_mce_cap_supported,
4167 sizeof(kvm_mce_cap_supported)))
890ca9ae
HY
4168 goto out;
4169 r = 0;
4170 break;
801e459a
TL
4171 case KVM_GET_MSR_FEATURE_INDEX_LIST: {
4172 struct kvm_msr_list __user *user_msr_list = argp;
4173 struct kvm_msr_list msr_list;
4174 unsigned int n;
4175
4176 r = -EFAULT;
4177 if (copy_from_user(&msr_list, user_msr_list, sizeof(msr_list)))
4178 goto out;
4179 n = msr_list.nmsrs;
4180 msr_list.nmsrs = num_msr_based_features;
4181 if (copy_to_user(user_msr_list, &msr_list, sizeof(msr_list)))
4182 goto out;
4183 r = -E2BIG;
4184 if (n < msr_list.nmsrs)
4185 goto out;
4186 r = -EFAULT;
4187 if (copy_to_user(user_msr_list->indices, &msr_based_features,
4188 num_msr_based_features * sizeof(u32)))
4189 goto out;
4190 r = 0;
4191 break;
4192 }
4193 case KVM_GET_MSRS:
4194 r = msr_io(NULL, argp, do_get_msr_feature, 1);
4195 break;
c21d54f0
VK
4196 case KVM_GET_SUPPORTED_HV_CPUID:
4197 r = kvm_ioctl_get_supported_hv_cpuid(NULL, argp);
4198 break;
043405e1
CO
4199 default:
4200 r = -EINVAL;
cf6c26ec 4201 break;
043405e1
CO
4202 }
4203out:
4204 return r;
4205}
4206
f5f48ee1
SY
4207static void wbinvd_ipi(void *garbage)
4208{
4209 wbinvd();
4210}
4211
4212static bool need_emulate_wbinvd(struct kvm_vcpu *vcpu)
4213{
e0f0bbc5 4214 return kvm_arch_has_noncoherent_dma(vcpu->kvm);
f5f48ee1
SY
4215}
4216
313a3dc7
CO
4217void kvm_arch_vcpu_load(struct kvm_vcpu *vcpu, int cpu)
4218{
f5f48ee1
SY
4219 /* Address WBINVD may be executed by guest */
4220 if (need_emulate_wbinvd(vcpu)) {
b3646477 4221 if (static_call(kvm_x86_has_wbinvd_exit)())
f5f48ee1
SY
4222 cpumask_set_cpu(cpu, vcpu->arch.wbinvd_dirty_mask);
4223 else if (vcpu->cpu != -1 && vcpu->cpu != cpu)
4224 smp_call_function_single(vcpu->cpu,
4225 wbinvd_ipi, NULL, 1);
4226 }
4227
b3646477 4228 static_call(kvm_x86_vcpu_load)(vcpu, cpu);
8f6055cb 4229
37486135
BM
4230 /* Save host pkru register if supported */
4231 vcpu->arch.host_pkru = read_pkru();
4232
0dd6a6ed
ZA
4233 /* Apply any externally detected TSC adjustments (due to suspend) */
4234 if (unlikely(vcpu->arch.tsc_offset_adjustment)) {
4235 adjust_tsc_offset_host(vcpu, vcpu->arch.tsc_offset_adjustment);
4236 vcpu->arch.tsc_offset_adjustment = 0;
105b21bb 4237 kvm_make_request(KVM_REQ_CLOCK_UPDATE, vcpu);
0dd6a6ed 4238 }
8f6055cb 4239
b0c39dc6 4240 if (unlikely(vcpu->cpu != cpu) || kvm_check_tsc_unstable()) {
6f526ec5 4241 s64 tsc_delta = !vcpu->arch.last_host_tsc ? 0 :
4ea1636b 4242 rdtsc() - vcpu->arch.last_host_tsc;
e48672fa
ZA
4243 if (tsc_delta < 0)
4244 mark_tsc_unstable("KVM discovered backwards TSC");
ce7a058a 4245
b0c39dc6 4246 if (kvm_check_tsc_unstable()) {
9b399dfd 4247 u64 offset = kvm_compute_l1_tsc_offset(vcpu,
b183aa58 4248 vcpu->arch.last_guest_tsc);
a545ab6a 4249 kvm_vcpu_write_tsc_offset(vcpu, offset);
c285545f 4250 vcpu->arch.tsc_catchup = 1;
c285545f 4251 }
a749e247
PB
4252
4253 if (kvm_lapic_hv_timer_in_use(vcpu))
4254 kvm_lapic_restart_hv_timer(vcpu);
4255
d98d07ca
MT
4256 /*
4257 * On a host with synchronized TSC, there is no need to update
4258 * kvmclock on vcpu->cpu migration
4259 */
4260 if (!vcpu->kvm->arch.use_master_clock || vcpu->cpu == -1)
0061d53d 4261 kvm_make_request(KVM_REQ_GLOBAL_CLOCK_UPDATE, vcpu);
c285545f 4262 if (vcpu->cpu != cpu)
1bd2009e 4263 kvm_make_request(KVM_REQ_MIGRATE_TIMER, vcpu);
e48672fa 4264 vcpu->cpu = cpu;
6b7d7e76 4265 }
c9aaa895 4266
c9aaa895 4267 kvm_make_request(KVM_REQ_STEAL_UPDATE, vcpu);
313a3dc7
CO
4268}
4269
0b9f6c46
PX
4270static void kvm_steal_time_set_preempted(struct kvm_vcpu *vcpu)
4271{
b0431382
BO
4272 struct kvm_host_map map;
4273 struct kvm_steal_time *st;
4274
0b9f6c46
PX
4275 if (!(vcpu->arch.st.msr_val & KVM_MSR_ENABLED))
4276 return;
4277
a6bd811f 4278 if (vcpu->arch.st.preempted)
8c6de56a
BO
4279 return;
4280
b0431382
BO
4281 if (kvm_map_gfn(vcpu, vcpu->arch.st.msr_val >> PAGE_SHIFT, &map,
4282 &vcpu->arch.st.cache, true))
9c1a0744 4283 return;
b0431382
BO
4284
4285 st = map.hva +
4286 offset_in_page(vcpu->arch.st.msr_val & KVM_STEAL_VALID_BITS);
0b9f6c46 4287
a6bd811f 4288 st->preempted = vcpu->arch.st.preempted = KVM_VCPU_PREEMPTED;
0b9f6c46 4289
b0431382 4290 kvm_unmap_gfn(vcpu, &map, &vcpu->arch.st.cache, true, true);
0b9f6c46
PX
4291}
4292
313a3dc7
CO
4293void kvm_arch_vcpu_put(struct kvm_vcpu *vcpu)
4294{
9c1a0744
WL
4295 int idx;
4296
f1c6366e 4297 if (vcpu->preempted && !vcpu->arch.guest_state_protected)
b3646477 4298 vcpu->arch.preempted_in_kernel = !static_call(kvm_x86_get_cpl)(vcpu);
de63ad4c 4299
9c1a0744
WL
4300 /*
4301 * Take the srcu lock as memslots will be accessed to check the gfn
4302 * cache generation against the memslots generation.
4303 */
4304 idx = srcu_read_lock(&vcpu->kvm->srcu);
30b5c851
DW
4305 if (kvm_xen_msr_enabled(vcpu->kvm))
4306 kvm_xen_runstate_set_preempted(vcpu);
4307 else
4308 kvm_steal_time_set_preempted(vcpu);
9c1a0744 4309 srcu_read_unlock(&vcpu->kvm->srcu, idx);
30b5c851 4310
b3646477 4311 static_call(kvm_x86_vcpu_put)(vcpu);
4ea1636b 4312 vcpu->arch.last_host_tsc = rdtsc();
efdab992 4313 /*
f9dcf08e
RK
4314 * If userspace has set any breakpoints or watchpoints, dr6 is restored
4315 * on every vmexit, but if not, we might have a stale dr6 from the
4316 * guest. do_debug expects dr6 to be cleared after it runs, do the same.
efdab992 4317 */
f9dcf08e 4318 set_debugreg(0, 6);
313a3dc7
CO
4319}
4320
313a3dc7
CO
4321static int kvm_vcpu_ioctl_get_lapic(struct kvm_vcpu *vcpu,
4322 struct kvm_lapic_state *s)
4323{
fa59cc00 4324 if (vcpu->arch.apicv_active)
b3646477 4325 static_call(kvm_x86_sync_pir_to_irr)(vcpu);
d62caabb 4326
a92e2543 4327 return kvm_apic_get_state(vcpu, s);
313a3dc7
CO
4328}
4329
4330static int kvm_vcpu_ioctl_set_lapic(struct kvm_vcpu *vcpu,
4331 struct kvm_lapic_state *s)
4332{
a92e2543
RK
4333 int r;
4334
4335 r = kvm_apic_set_state(vcpu, s);
4336 if (r)
4337 return r;
cb142eb7 4338 update_cr8_intercept(vcpu);
313a3dc7
CO
4339
4340 return 0;
4341}
4342
127a457a
MG
4343static int kvm_cpu_accept_dm_intr(struct kvm_vcpu *vcpu)
4344{
71cc849b
PB
4345 /*
4346 * We can accept userspace's request for interrupt injection
4347 * as long as we have a place to store the interrupt number.
4348 * The actual injection will happen when the CPU is able to
4349 * deliver the interrupt.
4350 */
4351 if (kvm_cpu_has_extint(vcpu))
4352 return false;
4353
4354 /* Acknowledging ExtINT does not happen if LINT0 is masked. */
127a457a
MG
4355 return (!lapic_in_kernel(vcpu) ||
4356 kvm_apic_accept_pic_intr(vcpu));
4357}
4358
782d422b
MG
4359static int kvm_vcpu_ready_for_interrupt_injection(struct kvm_vcpu *vcpu)
4360{
fa7a549d
PB
4361 /*
4362 * Do not cause an interrupt window exit if an exception
4363 * is pending or an event needs reinjection; userspace
4364 * might want to inject the interrupt manually using KVM_SET_REGS
4365 * or KVM_SET_SREGS. For that to work, we must be at an
4366 * instruction boundary and with no events half-injected.
4367 */
4368 return (kvm_arch_interrupt_allowed(vcpu) &&
4369 kvm_cpu_accept_dm_intr(vcpu) &&
4370 !kvm_event_needs_reinjection(vcpu) &&
4371 !vcpu->arch.exception.pending);
782d422b
MG
4372}
4373
f77bc6a4
ZX
4374static int kvm_vcpu_ioctl_interrupt(struct kvm_vcpu *vcpu,
4375 struct kvm_interrupt *irq)
4376{
02cdb50f 4377 if (irq->irq >= KVM_NR_INTERRUPTS)
f77bc6a4 4378 return -EINVAL;
1c1a9ce9
SR
4379
4380 if (!irqchip_in_kernel(vcpu->kvm)) {
4381 kvm_queue_interrupt(vcpu, irq->irq, false);
4382 kvm_make_request(KVM_REQ_EVENT, vcpu);
4383 return 0;
4384 }
4385
4386 /*
4387 * With in-kernel LAPIC, we only use this to inject EXTINT, so
4388 * fail for in-kernel 8259.
4389 */
4390 if (pic_in_kernel(vcpu->kvm))
f77bc6a4 4391 return -ENXIO;
f77bc6a4 4392
1c1a9ce9
SR
4393 if (vcpu->arch.pending_external_vector != -1)
4394 return -EEXIST;
f77bc6a4 4395
1c1a9ce9 4396 vcpu->arch.pending_external_vector = irq->irq;
934bf653 4397 kvm_make_request(KVM_REQ_EVENT, vcpu);
f77bc6a4
ZX
4398 return 0;
4399}
4400
c4abb7c9
JK
4401static int kvm_vcpu_ioctl_nmi(struct kvm_vcpu *vcpu)
4402{
c4abb7c9 4403 kvm_inject_nmi(vcpu);
c4abb7c9
JK
4404
4405 return 0;
4406}
4407
f077825a
PB
4408static int kvm_vcpu_ioctl_smi(struct kvm_vcpu *vcpu)
4409{
64d60670
PB
4410 kvm_make_request(KVM_REQ_SMI, vcpu);
4411
f077825a
PB
4412 return 0;
4413}
4414
b209749f
AK
4415static int vcpu_ioctl_tpr_access_reporting(struct kvm_vcpu *vcpu,
4416 struct kvm_tpr_access_ctl *tac)
4417{
4418 if (tac->flags)
4419 return -EINVAL;
4420 vcpu->arch.tpr_access_reporting = !!tac->enabled;
4421 return 0;
4422}
4423
890ca9ae
HY
4424static int kvm_vcpu_ioctl_x86_setup_mce(struct kvm_vcpu *vcpu,
4425 u64 mcg_cap)
4426{
4427 int r;
4428 unsigned bank_num = mcg_cap & 0xff, bank;
4429
4430 r = -EINVAL;
c4e0e4ab 4431 if (!bank_num || bank_num > KVM_MAX_MCE_BANKS)
890ca9ae 4432 goto out;
c45dcc71 4433 if (mcg_cap & ~(kvm_mce_cap_supported | 0xff | 0xff0000))
890ca9ae
HY
4434 goto out;
4435 r = 0;
4436 vcpu->arch.mcg_cap = mcg_cap;
4437 /* Init IA32_MCG_CTL to all 1s */
4438 if (mcg_cap & MCG_CTL_P)
4439 vcpu->arch.mcg_ctl = ~(u64)0;
4440 /* Init IA32_MCi_CTL to all 1s */
4441 for (bank = 0; bank < bank_num; bank++)
4442 vcpu->arch.mce_banks[bank*4] = ~(u64)0;
c45dcc71 4443
b3646477 4444 static_call(kvm_x86_setup_mce)(vcpu);
890ca9ae
HY
4445out:
4446 return r;
4447}
4448
4449static int kvm_vcpu_ioctl_x86_set_mce(struct kvm_vcpu *vcpu,
4450 struct kvm_x86_mce *mce)
4451{
4452 u64 mcg_cap = vcpu->arch.mcg_cap;
4453 unsigned bank_num = mcg_cap & 0xff;
4454 u64 *banks = vcpu->arch.mce_banks;
4455
4456 if (mce->bank >= bank_num || !(mce->status & MCI_STATUS_VAL))
4457 return -EINVAL;
4458 /*
4459 * if IA32_MCG_CTL is not all 1s, the uncorrected error
4460 * reporting is disabled
4461 */
4462 if ((mce->status & MCI_STATUS_UC) && (mcg_cap & MCG_CTL_P) &&
4463 vcpu->arch.mcg_ctl != ~(u64)0)
4464 return 0;
4465 banks += 4 * mce->bank;
4466 /*
4467 * if IA32_MCi_CTL is not all 1s, the uncorrected error
4468 * reporting is disabled for the bank
4469 */
4470 if ((mce->status & MCI_STATUS_UC) && banks[0] != ~(u64)0)
4471 return 0;
4472 if (mce->status & MCI_STATUS_UC) {
4473 if ((vcpu->arch.mcg_status & MCG_STATUS_MCIP) ||
fc78f519 4474 !kvm_read_cr4_bits(vcpu, X86_CR4_MCE)) {
a8eeb04a 4475 kvm_make_request(KVM_REQ_TRIPLE_FAULT, vcpu);
890ca9ae
HY
4476 return 0;
4477 }
4478 if (banks[1] & MCI_STATUS_VAL)
4479 mce->status |= MCI_STATUS_OVER;
4480 banks[2] = mce->addr;
4481 banks[3] = mce->misc;
4482 vcpu->arch.mcg_status = mce->mcg_status;
4483 banks[1] = mce->status;
4484 kvm_queue_exception(vcpu, MC_VECTOR);
4485 } else if (!(banks[1] & MCI_STATUS_VAL)
4486 || !(banks[1] & MCI_STATUS_UC)) {
4487 if (banks[1] & MCI_STATUS_VAL)
4488 mce->status |= MCI_STATUS_OVER;
4489 banks[2] = mce->addr;
4490 banks[3] = mce->misc;
4491 banks[1] = mce->status;
4492 } else
4493 banks[1] |= MCI_STATUS_OVER;
4494 return 0;
4495}
4496
3cfc3092
JK
4497static void kvm_vcpu_ioctl_x86_get_vcpu_events(struct kvm_vcpu *vcpu,
4498 struct kvm_vcpu_events *events)
4499{
7460fb4a 4500 process_nmi(vcpu);
59073aaf 4501
1f7becf1
JZ
4502 if (kvm_check_request(KVM_REQ_SMI, vcpu))
4503 process_smi(vcpu);
4504
a06230b6
OU
4505 /*
4506 * In guest mode, payload delivery should be deferred,
4507 * so that the L1 hypervisor can intercept #PF before
4508 * CR2 is modified (or intercept #DB before DR6 is
4509 * modified under nVMX). Unless the per-VM capability,
4510 * KVM_CAP_EXCEPTION_PAYLOAD, is set, we may not defer the delivery of
4511 * an exception payload and handle after a KVM_GET_VCPU_EVENTS. Since we
4512 * opportunistically defer the exception payload, deliver it if the
4513 * capability hasn't been requested before processing a
4514 * KVM_GET_VCPU_EVENTS.
4515 */
4516 if (!vcpu->kvm->arch.exception_payload_enabled &&
4517 vcpu->arch.exception.pending && vcpu->arch.exception.has_payload)
4518 kvm_deliver_exception_payload(vcpu);
4519
664f8e26 4520 /*
59073aaf
JM
4521 * The API doesn't provide the instruction length for software
4522 * exceptions, so don't report them. As long as the guest RIP
4523 * isn't advanced, we should expect to encounter the exception
4524 * again.
664f8e26 4525 */
59073aaf
JM
4526 if (kvm_exception_is_soft(vcpu->arch.exception.nr)) {
4527 events->exception.injected = 0;
4528 events->exception.pending = 0;
4529 } else {
4530 events->exception.injected = vcpu->arch.exception.injected;
4531 events->exception.pending = vcpu->arch.exception.pending;
4532 /*
4533 * For ABI compatibility, deliberately conflate
4534 * pending and injected exceptions when
4535 * KVM_CAP_EXCEPTION_PAYLOAD isn't enabled.
4536 */
4537 if (!vcpu->kvm->arch.exception_payload_enabled)
4538 events->exception.injected |=
4539 vcpu->arch.exception.pending;
4540 }
3cfc3092
JK
4541 events->exception.nr = vcpu->arch.exception.nr;
4542 events->exception.has_error_code = vcpu->arch.exception.has_error_code;
4543 events->exception.error_code = vcpu->arch.exception.error_code;
59073aaf
JM
4544 events->exception_has_payload = vcpu->arch.exception.has_payload;
4545 events->exception_payload = vcpu->arch.exception.payload;
3cfc3092 4546
03b82a30 4547 events->interrupt.injected =
04140b41 4548 vcpu->arch.interrupt.injected && !vcpu->arch.interrupt.soft;
3cfc3092 4549 events->interrupt.nr = vcpu->arch.interrupt.nr;
03b82a30 4550 events->interrupt.soft = 0;
b3646477 4551 events->interrupt.shadow = static_call(kvm_x86_get_interrupt_shadow)(vcpu);
3cfc3092
JK
4552
4553 events->nmi.injected = vcpu->arch.nmi_injected;
7460fb4a 4554 events->nmi.pending = vcpu->arch.nmi_pending != 0;
b3646477 4555 events->nmi.masked = static_call(kvm_x86_get_nmi_mask)(vcpu);
97e69aa6 4556 events->nmi.pad = 0;
3cfc3092 4557
66450a21 4558 events->sipi_vector = 0; /* never valid when reporting to user space */
3cfc3092 4559
f077825a
PB
4560 events->smi.smm = is_smm(vcpu);
4561 events->smi.pending = vcpu->arch.smi_pending;
4562 events->smi.smm_inside_nmi =
4563 !!(vcpu->arch.hflags & HF_SMM_INSIDE_NMI_MASK);
4564 events->smi.latched_init = kvm_lapic_latched_init(vcpu);
4565
dab4b911 4566 events->flags = (KVM_VCPUEVENT_VALID_NMI_PENDING
f077825a
PB
4567 | KVM_VCPUEVENT_VALID_SHADOW
4568 | KVM_VCPUEVENT_VALID_SMM);
59073aaf
JM
4569 if (vcpu->kvm->arch.exception_payload_enabled)
4570 events->flags |= KVM_VCPUEVENT_VALID_PAYLOAD;
4571
97e69aa6 4572 memset(&events->reserved, 0, sizeof(events->reserved));
3cfc3092
JK
4573}
4574
dc87275f 4575static void kvm_smm_changed(struct kvm_vcpu *vcpu, bool entering_smm);
6ef4e07e 4576
3cfc3092
JK
4577static int kvm_vcpu_ioctl_x86_set_vcpu_events(struct kvm_vcpu *vcpu,
4578 struct kvm_vcpu_events *events)
4579{
dab4b911 4580 if (events->flags & ~(KVM_VCPUEVENT_VALID_NMI_PENDING
48005f64 4581 | KVM_VCPUEVENT_VALID_SIPI_VECTOR
f077825a 4582 | KVM_VCPUEVENT_VALID_SHADOW
59073aaf
JM
4583 | KVM_VCPUEVENT_VALID_SMM
4584 | KVM_VCPUEVENT_VALID_PAYLOAD))
3cfc3092
JK
4585 return -EINVAL;
4586
59073aaf
JM
4587 if (events->flags & KVM_VCPUEVENT_VALID_PAYLOAD) {
4588 if (!vcpu->kvm->arch.exception_payload_enabled)
4589 return -EINVAL;
4590 if (events->exception.pending)
4591 events->exception.injected = 0;
4592 else
4593 events->exception_has_payload = 0;
4594 } else {
4595 events->exception.pending = 0;
4596 events->exception_has_payload = 0;
4597 }
4598
4599 if ((events->exception.injected || events->exception.pending) &&
4600 (events->exception.nr > 31 || events->exception.nr == NMI_VECTOR))
78e546c8
PB
4601 return -EINVAL;
4602
28bf2888
DH
4603 /* INITs are latched while in SMM */
4604 if (events->flags & KVM_VCPUEVENT_VALID_SMM &&
4605 (events->smi.smm || events->smi.pending) &&
4606 vcpu->arch.mp_state == KVM_MP_STATE_INIT_RECEIVED)
4607 return -EINVAL;
4608
7460fb4a 4609 process_nmi(vcpu);
59073aaf
JM
4610 vcpu->arch.exception.injected = events->exception.injected;
4611 vcpu->arch.exception.pending = events->exception.pending;
3cfc3092
JK
4612 vcpu->arch.exception.nr = events->exception.nr;
4613 vcpu->arch.exception.has_error_code = events->exception.has_error_code;
4614 vcpu->arch.exception.error_code = events->exception.error_code;
59073aaf
JM
4615 vcpu->arch.exception.has_payload = events->exception_has_payload;
4616 vcpu->arch.exception.payload = events->exception_payload;
3cfc3092 4617
04140b41 4618 vcpu->arch.interrupt.injected = events->interrupt.injected;
3cfc3092
JK
4619 vcpu->arch.interrupt.nr = events->interrupt.nr;
4620 vcpu->arch.interrupt.soft = events->interrupt.soft;
48005f64 4621 if (events->flags & KVM_VCPUEVENT_VALID_SHADOW)
b3646477
JB
4622 static_call(kvm_x86_set_interrupt_shadow)(vcpu,
4623 events->interrupt.shadow);
3cfc3092
JK
4624
4625 vcpu->arch.nmi_injected = events->nmi.injected;
dab4b911
JK
4626 if (events->flags & KVM_VCPUEVENT_VALID_NMI_PENDING)
4627 vcpu->arch.nmi_pending = events->nmi.pending;
b3646477 4628 static_call(kvm_x86_set_nmi_mask)(vcpu, events->nmi.masked);
3cfc3092 4629
66450a21 4630 if (events->flags & KVM_VCPUEVENT_VALID_SIPI_VECTOR &&
bce87cce 4631 lapic_in_kernel(vcpu))
66450a21 4632 vcpu->arch.apic->sipi_vector = events->sipi_vector;
3cfc3092 4633
f077825a 4634 if (events->flags & KVM_VCPUEVENT_VALID_SMM) {
dc87275f
SC
4635 if (!!(vcpu->arch.hflags & HF_SMM_MASK) != events->smi.smm)
4636 kvm_smm_changed(vcpu, events->smi.smm);
6ef4e07e 4637
f077825a 4638 vcpu->arch.smi_pending = events->smi.pending;
f4ef1910
WL
4639
4640 if (events->smi.smm) {
4641 if (events->smi.smm_inside_nmi)
4642 vcpu->arch.hflags |= HF_SMM_INSIDE_NMI_MASK;
f077825a 4643 else
f4ef1910 4644 vcpu->arch.hflags &= ~HF_SMM_INSIDE_NMI_MASK;
ff90afa7
LA
4645 }
4646
4647 if (lapic_in_kernel(vcpu)) {
4648 if (events->smi.latched_init)
4649 set_bit(KVM_APIC_INIT, &vcpu->arch.apic->pending_events);
4650 else
4651 clear_bit(KVM_APIC_INIT, &vcpu->arch.apic->pending_events);
f077825a
PB
4652 }
4653 }
4654
3842d135
AK
4655 kvm_make_request(KVM_REQ_EVENT, vcpu);
4656
3cfc3092
JK
4657 return 0;
4658}
4659
a1efbe77
JK
4660static void kvm_vcpu_ioctl_x86_get_debugregs(struct kvm_vcpu *vcpu,
4661 struct kvm_debugregs *dbgregs)
4662{
73aaf249
JK
4663 unsigned long val;
4664
a1efbe77 4665 memcpy(dbgregs->db, vcpu->arch.db, sizeof(vcpu->arch.db));
16f8a6f9 4666 kvm_get_dr(vcpu, 6, &val);
73aaf249 4667 dbgregs->dr6 = val;
a1efbe77
JK
4668 dbgregs->dr7 = vcpu->arch.dr7;
4669 dbgregs->flags = 0;
97e69aa6 4670 memset(&dbgregs->reserved, 0, sizeof(dbgregs->reserved));
a1efbe77
JK
4671}
4672
4673static int kvm_vcpu_ioctl_x86_set_debugregs(struct kvm_vcpu *vcpu,
4674 struct kvm_debugregs *dbgregs)
4675{
4676 if (dbgregs->flags)
4677 return -EINVAL;
4678
fd238002 4679 if (!kvm_dr6_valid(dbgregs->dr6))
d14bdb55 4680 return -EINVAL;
fd238002 4681 if (!kvm_dr7_valid(dbgregs->dr7))
d14bdb55
PB
4682 return -EINVAL;
4683
a1efbe77 4684 memcpy(vcpu->arch.db, dbgregs->db, sizeof(vcpu->arch.db));
ae561ede 4685 kvm_update_dr0123(vcpu);
a1efbe77
JK
4686 vcpu->arch.dr6 = dbgregs->dr6;
4687 vcpu->arch.dr7 = dbgregs->dr7;
9926c9fd 4688 kvm_update_dr7(vcpu);
a1efbe77 4689
a1efbe77
JK
4690 return 0;
4691}
4692
df1daba7
PB
4693#define XSTATE_COMPACTION_ENABLED (1ULL << 63)
4694
4695static void fill_xsave(u8 *dest, struct kvm_vcpu *vcpu)
4696{
b666a4b6 4697 struct xregs_state *xsave = &vcpu->arch.guest_fpu->state.xsave;
400e4b20 4698 u64 xstate_bv = xsave->header.xfeatures;
df1daba7
PB
4699 u64 valid;
4700
4701 /*
4702 * Copy legacy XSAVE area, to avoid complications with CPUID
4703 * leaves 0 and 1 in the loop below.
4704 */
4705 memcpy(dest, xsave, XSAVE_HDR_OFFSET);
4706
4707 /* Set XSTATE_BV */
00c87e9a 4708 xstate_bv &= vcpu->arch.guest_supported_xcr0 | XFEATURE_MASK_FPSSE;
df1daba7
PB
4709 *(u64 *)(dest + XSAVE_HDR_OFFSET) = xstate_bv;
4710
4711 /*
4712 * Copy each region from the possibly compacted offset to the
4713 * non-compacted offset.
4714 */
d91cab78 4715 valid = xstate_bv & ~XFEATURE_MASK_FPSSE;
df1daba7 4716 while (valid) {
71ef4533 4717 u32 size, offset, ecx, edx;
abd16d68
SAS
4718 u64 xfeature_mask = valid & -valid;
4719 int xfeature_nr = fls64(xfeature_mask) - 1;
71ef4533
DH
4720 void *src;
4721
4722 cpuid_count(XSTATE_CPUID, xfeature_nr,
4723 &size, &offset, &ecx, &edx);
38cfd5e3 4724
71ef4533
DH
4725 if (xfeature_nr == XFEATURE_PKRU) {
4726 memcpy(dest + offset, &vcpu->arch.pkru,
4727 sizeof(vcpu->arch.pkru));
4728 } else {
4729 src = get_xsave_addr(xsave, xfeature_nr);
4730 if (src)
4731 memcpy(dest + offset, src, size);
df1daba7
PB
4732 }
4733
abd16d68 4734 valid -= xfeature_mask;
df1daba7
PB
4735 }
4736}
4737
4738static void load_xsave(struct kvm_vcpu *vcpu, u8 *src)
4739{
b666a4b6 4740 struct xregs_state *xsave = &vcpu->arch.guest_fpu->state.xsave;
df1daba7
PB
4741 u64 xstate_bv = *(u64 *)(src + XSAVE_HDR_OFFSET);
4742 u64 valid;
4743
4744 /*
4745 * Copy legacy XSAVE area, to avoid complications with CPUID
4746 * leaves 0 and 1 in the loop below.
4747 */
4748 memcpy(xsave, src, XSAVE_HDR_OFFSET);
4749
4750 /* Set XSTATE_BV and possibly XCOMP_BV. */
400e4b20 4751 xsave->header.xfeatures = xstate_bv;
782511b0 4752 if (boot_cpu_has(X86_FEATURE_XSAVES))
3a54450b 4753 xsave->header.xcomp_bv = host_xcr0 | XSTATE_COMPACTION_ENABLED;
df1daba7
PB
4754
4755 /*
4756 * Copy each region from the non-compacted offset to the
4757 * possibly compacted offset.
4758 */
d91cab78 4759 valid = xstate_bv & ~XFEATURE_MASK_FPSSE;
df1daba7 4760 while (valid) {
71ef4533 4761 u32 size, offset, ecx, edx;
abd16d68
SAS
4762 u64 xfeature_mask = valid & -valid;
4763 int xfeature_nr = fls64(xfeature_mask) - 1;
71ef4533
DH
4764
4765 cpuid_count(XSTATE_CPUID, xfeature_nr,
4766 &size, &offset, &ecx, &edx);
4767
4768 if (xfeature_nr == XFEATURE_PKRU) {
4769 memcpy(&vcpu->arch.pkru, src + offset,
4770 sizeof(vcpu->arch.pkru));
4771 } else {
4772 void *dest = get_xsave_addr(xsave, xfeature_nr);
4773
4774 if (dest)
38cfd5e3 4775 memcpy(dest, src + offset, size);
ee4100da 4776 }
df1daba7 4777
abd16d68 4778 valid -= xfeature_mask;
df1daba7
PB
4779 }
4780}
4781
2d5b5a66
SY
4782static void kvm_vcpu_ioctl_x86_get_xsave(struct kvm_vcpu *vcpu,
4783 struct kvm_xsave *guest_xsave)
4784{
ed02b213
TL
4785 if (!vcpu->arch.guest_fpu)
4786 return;
4787
d366bf7e 4788 if (boot_cpu_has(X86_FEATURE_XSAVE)) {
df1daba7
PB
4789 memset(guest_xsave, 0, sizeof(struct kvm_xsave));
4790 fill_xsave((u8 *) guest_xsave->region, vcpu);
4344ee98 4791 } else {
2d5b5a66 4792 memcpy(guest_xsave->region,
b666a4b6 4793 &vcpu->arch.guest_fpu->state.fxsave,
c47ada30 4794 sizeof(struct fxregs_state));
2d5b5a66 4795 *(u64 *)&guest_xsave->region[XSAVE_HDR_OFFSET / sizeof(u32)] =
d91cab78 4796 XFEATURE_MASK_FPSSE;
2d5b5a66
SY
4797 }
4798}
4799
a575813b
WL
4800#define XSAVE_MXCSR_OFFSET 24
4801
2d5b5a66
SY
4802static int kvm_vcpu_ioctl_x86_set_xsave(struct kvm_vcpu *vcpu,
4803 struct kvm_xsave *guest_xsave)
4804{
ed02b213
TL
4805 u64 xstate_bv;
4806 u32 mxcsr;
4807
4808 if (!vcpu->arch.guest_fpu)
4809 return 0;
4810
4811 xstate_bv = *(u64 *)&guest_xsave->region[XSAVE_HDR_OFFSET / sizeof(u32)];
4812 mxcsr = *(u32 *)&guest_xsave->region[XSAVE_MXCSR_OFFSET / sizeof(u32)];
2d5b5a66 4813
d366bf7e 4814 if (boot_cpu_has(X86_FEATURE_XSAVE)) {
d7876f1b
PB
4815 /*
4816 * Here we allow setting states that are not present in
4817 * CPUID leaf 0xD, index 0, EDX:EAX. This is for compatibility
4818 * with old userspace.
4819 */
cfc48181 4820 if (xstate_bv & ~supported_xcr0 || mxcsr & ~mxcsr_feature_mask)
d7876f1b 4821 return -EINVAL;
df1daba7 4822 load_xsave(vcpu, (u8 *)guest_xsave->region);
d7876f1b 4823 } else {
a575813b
WL
4824 if (xstate_bv & ~XFEATURE_MASK_FPSSE ||
4825 mxcsr & ~mxcsr_feature_mask)
2d5b5a66 4826 return -EINVAL;
b666a4b6 4827 memcpy(&vcpu->arch.guest_fpu->state.fxsave,
c47ada30 4828 guest_xsave->region, sizeof(struct fxregs_state));
2d5b5a66
SY
4829 }
4830 return 0;
4831}
4832
4833static void kvm_vcpu_ioctl_x86_get_xcrs(struct kvm_vcpu *vcpu,
4834 struct kvm_xcrs *guest_xcrs)
4835{
d366bf7e 4836 if (!boot_cpu_has(X86_FEATURE_XSAVE)) {
2d5b5a66
SY
4837 guest_xcrs->nr_xcrs = 0;
4838 return;
4839 }
4840
4841 guest_xcrs->nr_xcrs = 1;
4842 guest_xcrs->flags = 0;
4843 guest_xcrs->xcrs[0].xcr = XCR_XFEATURE_ENABLED_MASK;
4844 guest_xcrs->xcrs[0].value = vcpu->arch.xcr0;
4845}
4846
4847static int kvm_vcpu_ioctl_x86_set_xcrs(struct kvm_vcpu *vcpu,
4848 struct kvm_xcrs *guest_xcrs)
4849{
4850 int i, r = 0;
4851
d366bf7e 4852 if (!boot_cpu_has(X86_FEATURE_XSAVE))
2d5b5a66
SY
4853 return -EINVAL;
4854
4855 if (guest_xcrs->nr_xcrs > KVM_MAX_XCRS || guest_xcrs->flags)
4856 return -EINVAL;
4857
4858 for (i = 0; i < guest_xcrs->nr_xcrs; i++)
4859 /* Only support XCR0 currently */
c67a04cb 4860 if (guest_xcrs->xcrs[i].xcr == XCR_XFEATURE_ENABLED_MASK) {
2d5b5a66 4861 r = __kvm_set_xcr(vcpu, XCR_XFEATURE_ENABLED_MASK,
c67a04cb 4862 guest_xcrs->xcrs[i].value);
2d5b5a66
SY
4863 break;
4864 }
4865 if (r)
4866 r = -EINVAL;
4867 return r;
4868}
4869
1c0b28c2
EM
4870/*
4871 * kvm_set_guest_paused() indicates to the guest kernel that it has been
4872 * stopped by the hypervisor. This function will be called from the host only.
4873 * EINVAL is returned when the host attempts to set the flag for a guest that
4874 * does not support pv clocks.
4875 */
4876static int kvm_set_guest_paused(struct kvm_vcpu *vcpu)
4877{
0b79459b 4878 if (!vcpu->arch.pv_time_enabled)
1c0b28c2 4879 return -EINVAL;
51d59c6b 4880 vcpu->arch.pvclock_set_guest_stopped_request = true;
1c0b28c2
EM
4881 kvm_make_request(KVM_REQ_CLOCK_UPDATE, vcpu);
4882 return 0;
4883}
4884
5c919412
AS
4885static int kvm_vcpu_ioctl_enable_cap(struct kvm_vcpu *vcpu,
4886 struct kvm_enable_cap *cap)
4887{
57b119da
VK
4888 int r;
4889 uint16_t vmcs_version;
4890 void __user *user_ptr;
4891
5c919412
AS
4892 if (cap->flags)
4893 return -EINVAL;
4894
4895 switch (cap->cap) {
efc479e6
RK
4896 case KVM_CAP_HYPERV_SYNIC2:
4897 if (cap->args[0])
4898 return -EINVAL;
df561f66 4899 fallthrough;
b2869f28 4900
5c919412 4901 case KVM_CAP_HYPERV_SYNIC:
546d87e5
WL
4902 if (!irqchip_in_kernel(vcpu->kvm))
4903 return -EINVAL;
efc479e6
RK
4904 return kvm_hv_activate_synic(vcpu, cap->cap ==
4905 KVM_CAP_HYPERV_SYNIC2);
57b119da 4906 case KVM_CAP_HYPERV_ENLIGHTENED_VMCS:
33b22172 4907 if (!kvm_x86_ops.nested_ops->enable_evmcs)
5158917c 4908 return -ENOTTY;
33b22172 4909 r = kvm_x86_ops.nested_ops->enable_evmcs(vcpu, &vmcs_version);
57b119da
VK
4910 if (!r) {
4911 user_ptr = (void __user *)(uintptr_t)cap->args[0];
4912 if (copy_to_user(user_ptr, &vmcs_version,
4913 sizeof(vmcs_version)))
4914 r = -EFAULT;
4915 }
4916 return r;
344c6c80 4917 case KVM_CAP_HYPERV_DIRECT_TLBFLUSH:
afaf0b2f 4918 if (!kvm_x86_ops.enable_direct_tlbflush)
344c6c80
TL
4919 return -ENOTTY;
4920
b3646477 4921 return static_call(kvm_x86_enable_direct_tlbflush)(vcpu);
57b119da 4922
644f7067
VK
4923 case KVM_CAP_HYPERV_ENFORCE_CPUID:
4924 return kvm_hv_set_enforce_cpuid(vcpu, cap->args[0]);
4925
66570e96
OU
4926 case KVM_CAP_ENFORCE_PV_FEATURE_CPUID:
4927 vcpu->arch.pv_cpuid.enforce = cap->args[0];
01b4f510
OU
4928 if (vcpu->arch.pv_cpuid.enforce)
4929 kvm_update_pv_runtime(vcpu);
66570e96
OU
4930
4931 return 0;
5c919412
AS
4932 default:
4933 return -EINVAL;
4934 }
4935}
4936
313a3dc7
CO
4937long kvm_arch_vcpu_ioctl(struct file *filp,
4938 unsigned int ioctl, unsigned long arg)
4939{
4940 struct kvm_vcpu *vcpu = filp->private_data;
4941 void __user *argp = (void __user *)arg;
4942 int r;
d1ac91d8 4943 union {
6dba9403 4944 struct kvm_sregs2 *sregs2;
d1ac91d8
AK
4945 struct kvm_lapic_state *lapic;
4946 struct kvm_xsave *xsave;
4947 struct kvm_xcrs *xcrs;
4948 void *buffer;
4949 } u;
4950
9b062471
CD
4951 vcpu_load(vcpu);
4952
d1ac91d8 4953 u.buffer = NULL;
313a3dc7
CO
4954 switch (ioctl) {
4955 case KVM_GET_LAPIC: {
2204ae3c 4956 r = -EINVAL;
bce87cce 4957 if (!lapic_in_kernel(vcpu))
2204ae3c 4958 goto out;
254272ce
BG
4959 u.lapic = kzalloc(sizeof(struct kvm_lapic_state),
4960 GFP_KERNEL_ACCOUNT);
313a3dc7 4961
b772ff36 4962 r = -ENOMEM;
d1ac91d8 4963 if (!u.lapic)
b772ff36 4964 goto out;
d1ac91d8 4965 r = kvm_vcpu_ioctl_get_lapic(vcpu, u.lapic);
313a3dc7
CO
4966 if (r)
4967 goto out;
4968 r = -EFAULT;
d1ac91d8 4969 if (copy_to_user(argp, u.lapic, sizeof(struct kvm_lapic_state)))
313a3dc7
CO
4970 goto out;
4971 r = 0;
4972 break;
4973 }
4974 case KVM_SET_LAPIC: {
2204ae3c 4975 r = -EINVAL;
bce87cce 4976 if (!lapic_in_kernel(vcpu))
2204ae3c 4977 goto out;
ff5c2c03 4978 u.lapic = memdup_user(argp, sizeof(*u.lapic));
9b062471
CD
4979 if (IS_ERR(u.lapic)) {
4980 r = PTR_ERR(u.lapic);
4981 goto out_nofree;
4982 }
ff5c2c03 4983
d1ac91d8 4984 r = kvm_vcpu_ioctl_set_lapic(vcpu, u.lapic);
313a3dc7
CO
4985 break;
4986 }
f77bc6a4
ZX
4987 case KVM_INTERRUPT: {
4988 struct kvm_interrupt irq;
4989
4990 r = -EFAULT;
0e96f31e 4991 if (copy_from_user(&irq, argp, sizeof(irq)))
f77bc6a4
ZX
4992 goto out;
4993 r = kvm_vcpu_ioctl_interrupt(vcpu, &irq);
f77bc6a4
ZX
4994 break;
4995 }
c4abb7c9
JK
4996 case KVM_NMI: {
4997 r = kvm_vcpu_ioctl_nmi(vcpu);
c4abb7c9
JK
4998 break;
4999 }
f077825a
PB
5000 case KVM_SMI: {
5001 r = kvm_vcpu_ioctl_smi(vcpu);
5002 break;
5003 }
313a3dc7
CO
5004 case KVM_SET_CPUID: {
5005 struct kvm_cpuid __user *cpuid_arg = argp;
5006 struct kvm_cpuid cpuid;
5007
5008 r = -EFAULT;
0e96f31e 5009 if (copy_from_user(&cpuid, cpuid_arg, sizeof(cpuid)))
313a3dc7
CO
5010 goto out;
5011 r = kvm_vcpu_ioctl_set_cpuid(vcpu, &cpuid, cpuid_arg->entries);
313a3dc7
CO
5012 break;
5013 }
07716717
DK
5014 case KVM_SET_CPUID2: {
5015 struct kvm_cpuid2 __user *cpuid_arg = argp;
5016 struct kvm_cpuid2 cpuid;
5017
5018 r = -EFAULT;
0e96f31e 5019 if (copy_from_user(&cpuid, cpuid_arg, sizeof(cpuid)))
07716717
DK
5020 goto out;
5021 r = kvm_vcpu_ioctl_set_cpuid2(vcpu, &cpuid,
19355475 5022 cpuid_arg->entries);
07716717
DK
5023 break;
5024 }
5025 case KVM_GET_CPUID2: {
5026 struct kvm_cpuid2 __user *cpuid_arg = argp;
5027 struct kvm_cpuid2 cpuid;
5028
5029 r = -EFAULT;
0e96f31e 5030 if (copy_from_user(&cpuid, cpuid_arg, sizeof(cpuid)))
07716717
DK
5031 goto out;
5032 r = kvm_vcpu_ioctl_get_cpuid2(vcpu, &cpuid,
19355475 5033 cpuid_arg->entries);
07716717
DK
5034 if (r)
5035 goto out;
5036 r = -EFAULT;
0e96f31e 5037 if (copy_to_user(cpuid_arg, &cpuid, sizeof(cpuid)))
07716717
DK
5038 goto out;
5039 r = 0;
5040 break;
5041 }
801e459a
TL
5042 case KVM_GET_MSRS: {
5043 int idx = srcu_read_lock(&vcpu->kvm->srcu);
609e36d3 5044 r = msr_io(vcpu, argp, do_get_msr, 1);
801e459a 5045 srcu_read_unlock(&vcpu->kvm->srcu, idx);
313a3dc7 5046 break;
801e459a
TL
5047 }
5048 case KVM_SET_MSRS: {
5049 int idx = srcu_read_lock(&vcpu->kvm->srcu);
313a3dc7 5050 r = msr_io(vcpu, argp, do_set_msr, 0);
801e459a 5051 srcu_read_unlock(&vcpu->kvm->srcu, idx);
313a3dc7 5052 break;
801e459a 5053 }
b209749f
AK
5054 case KVM_TPR_ACCESS_REPORTING: {
5055 struct kvm_tpr_access_ctl tac;
5056
5057 r = -EFAULT;
0e96f31e 5058 if (copy_from_user(&tac, argp, sizeof(tac)))
b209749f
AK
5059 goto out;
5060 r = vcpu_ioctl_tpr_access_reporting(vcpu, &tac);
5061 if (r)
5062 goto out;
5063 r = -EFAULT;
0e96f31e 5064 if (copy_to_user(argp, &tac, sizeof(tac)))
b209749f
AK
5065 goto out;
5066 r = 0;
5067 break;
5068 };
b93463aa
AK
5069 case KVM_SET_VAPIC_ADDR: {
5070 struct kvm_vapic_addr va;
7301d6ab 5071 int idx;
b93463aa
AK
5072
5073 r = -EINVAL;
35754c98 5074 if (!lapic_in_kernel(vcpu))
b93463aa
AK
5075 goto out;
5076 r = -EFAULT;
0e96f31e 5077 if (copy_from_user(&va, argp, sizeof(va)))
b93463aa 5078 goto out;
7301d6ab 5079 idx = srcu_read_lock(&vcpu->kvm->srcu);
fda4e2e8 5080 r = kvm_lapic_set_vapic_addr(vcpu, va.vapic_addr);
7301d6ab 5081 srcu_read_unlock(&vcpu->kvm->srcu, idx);
b93463aa
AK
5082 break;
5083 }
890ca9ae
HY
5084 case KVM_X86_SETUP_MCE: {
5085 u64 mcg_cap;
5086
5087 r = -EFAULT;
0e96f31e 5088 if (copy_from_user(&mcg_cap, argp, sizeof(mcg_cap)))
890ca9ae
HY
5089 goto out;
5090 r = kvm_vcpu_ioctl_x86_setup_mce(vcpu, mcg_cap);
5091 break;
5092 }
5093 case KVM_X86_SET_MCE: {
5094 struct kvm_x86_mce mce;
5095
5096 r = -EFAULT;
0e96f31e 5097 if (copy_from_user(&mce, argp, sizeof(mce)))
890ca9ae
HY
5098 goto out;
5099 r = kvm_vcpu_ioctl_x86_set_mce(vcpu, &mce);
5100 break;
5101 }
3cfc3092
JK
5102 case KVM_GET_VCPU_EVENTS: {
5103 struct kvm_vcpu_events events;
5104
5105 kvm_vcpu_ioctl_x86_get_vcpu_events(vcpu, &events);
5106
5107 r = -EFAULT;
5108 if (copy_to_user(argp, &events, sizeof(struct kvm_vcpu_events)))
5109 break;
5110 r = 0;
5111 break;
5112 }
5113 case KVM_SET_VCPU_EVENTS: {
5114 struct kvm_vcpu_events events;
5115
5116 r = -EFAULT;
5117 if (copy_from_user(&events, argp, sizeof(struct kvm_vcpu_events)))
5118 break;
5119
5120 r = kvm_vcpu_ioctl_x86_set_vcpu_events(vcpu, &events);
5121 break;
5122 }
a1efbe77
JK
5123 case KVM_GET_DEBUGREGS: {
5124 struct kvm_debugregs dbgregs;
5125
5126 kvm_vcpu_ioctl_x86_get_debugregs(vcpu, &dbgregs);
5127
5128 r = -EFAULT;
5129 if (copy_to_user(argp, &dbgregs,
5130 sizeof(struct kvm_debugregs)))
5131 break;
5132 r = 0;
5133 break;
5134 }
5135 case KVM_SET_DEBUGREGS: {
5136 struct kvm_debugregs dbgregs;
5137
5138 r = -EFAULT;
5139 if (copy_from_user(&dbgregs, argp,
5140 sizeof(struct kvm_debugregs)))
5141 break;
5142
5143 r = kvm_vcpu_ioctl_x86_set_debugregs(vcpu, &dbgregs);
5144 break;
5145 }
2d5b5a66 5146 case KVM_GET_XSAVE: {
254272ce 5147 u.xsave = kzalloc(sizeof(struct kvm_xsave), GFP_KERNEL_ACCOUNT);
2d5b5a66 5148 r = -ENOMEM;
d1ac91d8 5149 if (!u.xsave)
2d5b5a66
SY
5150 break;
5151
d1ac91d8 5152 kvm_vcpu_ioctl_x86_get_xsave(vcpu, u.xsave);
2d5b5a66
SY
5153
5154 r = -EFAULT;
d1ac91d8 5155 if (copy_to_user(argp, u.xsave, sizeof(struct kvm_xsave)))
2d5b5a66
SY
5156 break;
5157 r = 0;
5158 break;
5159 }
5160 case KVM_SET_XSAVE: {
ff5c2c03 5161 u.xsave = memdup_user(argp, sizeof(*u.xsave));
9b062471
CD
5162 if (IS_ERR(u.xsave)) {
5163 r = PTR_ERR(u.xsave);
5164 goto out_nofree;
5165 }
2d5b5a66 5166
d1ac91d8 5167 r = kvm_vcpu_ioctl_x86_set_xsave(vcpu, u.xsave);
2d5b5a66
SY
5168 break;
5169 }
5170 case KVM_GET_XCRS: {
254272ce 5171 u.xcrs = kzalloc(sizeof(struct kvm_xcrs), GFP_KERNEL_ACCOUNT);
2d5b5a66 5172 r = -ENOMEM;
d1ac91d8 5173 if (!u.xcrs)
2d5b5a66
SY
5174 break;
5175
d1ac91d8 5176 kvm_vcpu_ioctl_x86_get_xcrs(vcpu, u.xcrs);
2d5b5a66
SY
5177
5178 r = -EFAULT;
d1ac91d8 5179 if (copy_to_user(argp, u.xcrs,
2d5b5a66
SY
5180 sizeof(struct kvm_xcrs)))
5181 break;
5182 r = 0;
5183 break;
5184 }
5185 case KVM_SET_XCRS: {
ff5c2c03 5186 u.xcrs = memdup_user(argp, sizeof(*u.xcrs));
9b062471
CD
5187 if (IS_ERR(u.xcrs)) {
5188 r = PTR_ERR(u.xcrs);
5189 goto out_nofree;
5190 }
2d5b5a66 5191
d1ac91d8 5192 r = kvm_vcpu_ioctl_x86_set_xcrs(vcpu, u.xcrs);
2d5b5a66
SY
5193 break;
5194 }
92a1f12d
JR
5195 case KVM_SET_TSC_KHZ: {
5196 u32 user_tsc_khz;
5197
5198 r = -EINVAL;
92a1f12d
JR
5199 user_tsc_khz = (u32)arg;
5200
26769f96
MT
5201 if (kvm_has_tsc_control &&
5202 user_tsc_khz >= kvm_max_guest_tsc_khz)
92a1f12d
JR
5203 goto out;
5204
cc578287
ZA
5205 if (user_tsc_khz == 0)
5206 user_tsc_khz = tsc_khz;
5207
381d585c
HZ
5208 if (!kvm_set_tsc_khz(vcpu, user_tsc_khz))
5209 r = 0;
92a1f12d 5210
92a1f12d
JR
5211 goto out;
5212 }
5213 case KVM_GET_TSC_KHZ: {
cc578287 5214 r = vcpu->arch.virtual_tsc_khz;
92a1f12d
JR
5215 goto out;
5216 }
1c0b28c2
EM
5217 case KVM_KVMCLOCK_CTRL: {
5218 r = kvm_set_guest_paused(vcpu);
5219 goto out;
5220 }
5c919412
AS
5221 case KVM_ENABLE_CAP: {
5222 struct kvm_enable_cap cap;
5223
5224 r = -EFAULT;
5225 if (copy_from_user(&cap, argp, sizeof(cap)))
5226 goto out;
5227 r = kvm_vcpu_ioctl_enable_cap(vcpu, &cap);
5228 break;
5229 }
8fcc4b59
JM
5230 case KVM_GET_NESTED_STATE: {
5231 struct kvm_nested_state __user *user_kvm_nested_state = argp;
5232 u32 user_data_size;
5233
5234 r = -EINVAL;
33b22172 5235 if (!kvm_x86_ops.nested_ops->get_state)
8fcc4b59
JM
5236 break;
5237
5238 BUILD_BUG_ON(sizeof(user_data_size) != sizeof(user_kvm_nested_state->size));
26b471c7 5239 r = -EFAULT;
8fcc4b59 5240 if (get_user(user_data_size, &user_kvm_nested_state->size))
26b471c7 5241 break;
8fcc4b59 5242
33b22172
PB
5243 r = kvm_x86_ops.nested_ops->get_state(vcpu, user_kvm_nested_state,
5244 user_data_size);
8fcc4b59 5245 if (r < 0)
26b471c7 5246 break;
8fcc4b59
JM
5247
5248 if (r > user_data_size) {
5249 if (put_user(r, &user_kvm_nested_state->size))
26b471c7
LA
5250 r = -EFAULT;
5251 else
5252 r = -E2BIG;
5253 break;
8fcc4b59 5254 }
26b471c7 5255
8fcc4b59
JM
5256 r = 0;
5257 break;
5258 }
5259 case KVM_SET_NESTED_STATE: {
5260 struct kvm_nested_state __user *user_kvm_nested_state = argp;
5261 struct kvm_nested_state kvm_state;
ad5996d9 5262 int idx;
8fcc4b59
JM
5263
5264 r = -EINVAL;
33b22172 5265 if (!kvm_x86_ops.nested_ops->set_state)
8fcc4b59
JM
5266 break;
5267
26b471c7 5268 r = -EFAULT;
8fcc4b59 5269 if (copy_from_user(&kvm_state, user_kvm_nested_state, sizeof(kvm_state)))
26b471c7 5270 break;
8fcc4b59 5271
26b471c7 5272 r = -EINVAL;
8fcc4b59 5273 if (kvm_state.size < sizeof(kvm_state))
26b471c7 5274 break;
8fcc4b59
JM
5275
5276 if (kvm_state.flags &
8cab6507 5277 ~(KVM_STATE_NESTED_RUN_PENDING | KVM_STATE_NESTED_GUEST_MODE
cc440cda
PB
5278 | KVM_STATE_NESTED_EVMCS | KVM_STATE_NESTED_MTF_PENDING
5279 | KVM_STATE_NESTED_GIF_SET))
26b471c7 5280 break;
8fcc4b59
JM
5281
5282 /* nested_run_pending implies guest_mode. */
8cab6507
VK
5283 if ((kvm_state.flags & KVM_STATE_NESTED_RUN_PENDING)
5284 && !(kvm_state.flags & KVM_STATE_NESTED_GUEST_MODE))
26b471c7 5285 break;
8fcc4b59 5286
ad5996d9 5287 idx = srcu_read_lock(&vcpu->kvm->srcu);
33b22172 5288 r = kvm_x86_ops.nested_ops->set_state(vcpu, user_kvm_nested_state, &kvm_state);
ad5996d9 5289 srcu_read_unlock(&vcpu->kvm->srcu, idx);
8fcc4b59
JM
5290 break;
5291 }
c21d54f0
VK
5292 case KVM_GET_SUPPORTED_HV_CPUID:
5293 r = kvm_ioctl_get_supported_hv_cpuid(vcpu, argp);
2bc39970 5294 break;
b59b153d 5295#ifdef CONFIG_KVM_XEN
3e324615
DW
5296 case KVM_XEN_VCPU_GET_ATTR: {
5297 struct kvm_xen_vcpu_attr xva;
5298
5299 r = -EFAULT;
5300 if (copy_from_user(&xva, argp, sizeof(xva)))
5301 goto out;
5302 r = kvm_xen_vcpu_get_attr(vcpu, &xva);
5303 if (!r && copy_to_user(argp, &xva, sizeof(xva)))
5304 r = -EFAULT;
5305 break;
5306 }
5307 case KVM_XEN_VCPU_SET_ATTR: {
5308 struct kvm_xen_vcpu_attr xva;
5309
5310 r = -EFAULT;
5311 if (copy_from_user(&xva, argp, sizeof(xva)))
5312 goto out;
5313 r = kvm_xen_vcpu_set_attr(vcpu, &xva);
5314 break;
5315 }
b59b153d 5316#endif
6dba9403
ML
5317 case KVM_GET_SREGS2: {
5318 u.sregs2 = kzalloc(sizeof(struct kvm_sregs2), GFP_KERNEL);
5319 r = -ENOMEM;
5320 if (!u.sregs2)
5321 goto out;
5322 __get_sregs2(vcpu, u.sregs2);
5323 r = -EFAULT;
5324 if (copy_to_user(argp, u.sregs2, sizeof(struct kvm_sregs2)))
5325 goto out;
5326 r = 0;
5327 break;
5328 }
5329 case KVM_SET_SREGS2: {
5330 u.sregs2 = memdup_user(argp, sizeof(struct kvm_sregs2));
5331 if (IS_ERR(u.sregs2)) {
5332 r = PTR_ERR(u.sregs2);
5333 u.sregs2 = NULL;
5334 goto out;
5335 }
5336 r = __set_sregs2(vcpu, u.sregs2);
5337 break;
5338 }
313a3dc7
CO
5339 default:
5340 r = -EINVAL;
5341 }
5342out:
d1ac91d8 5343 kfree(u.buffer);
9b062471
CD
5344out_nofree:
5345 vcpu_put(vcpu);
313a3dc7
CO
5346 return r;
5347}
5348
1499fa80 5349vm_fault_t kvm_arch_vcpu_fault(struct kvm_vcpu *vcpu, struct vm_fault *vmf)
5b1c1493
CO
5350{
5351 return VM_FAULT_SIGBUS;
5352}
5353
1fe779f8
CO
5354static int kvm_vm_ioctl_set_tss_addr(struct kvm *kvm, unsigned long addr)
5355{
5356 int ret;
5357
5358 if (addr > (unsigned int)(-3 * PAGE_SIZE))
951179ce 5359 return -EINVAL;
b3646477 5360 ret = static_call(kvm_x86_set_tss_addr)(kvm, addr);
1fe779f8
CO
5361 return ret;
5362}
5363
b927a3ce
SY
5364static int kvm_vm_ioctl_set_identity_map_addr(struct kvm *kvm,
5365 u64 ident_addr)
5366{
b3646477 5367 return static_call(kvm_x86_set_identity_map_addr)(kvm, ident_addr);
b927a3ce
SY
5368}
5369
1fe779f8 5370static int kvm_vm_ioctl_set_nr_mmu_pages(struct kvm *kvm,
bc8a3d89 5371 unsigned long kvm_nr_mmu_pages)
1fe779f8
CO
5372{
5373 if (kvm_nr_mmu_pages < KVM_MIN_ALLOC_MMU_PAGES)
5374 return -EINVAL;
5375
79fac95e 5376 mutex_lock(&kvm->slots_lock);
1fe779f8
CO
5377
5378 kvm_mmu_change_mmu_pages(kvm, kvm_nr_mmu_pages);
f05e70ac 5379 kvm->arch.n_requested_mmu_pages = kvm_nr_mmu_pages;
1fe779f8 5380
79fac95e 5381 mutex_unlock(&kvm->slots_lock);
1fe779f8
CO
5382 return 0;
5383}
5384
bc8a3d89 5385static unsigned long kvm_vm_ioctl_get_nr_mmu_pages(struct kvm *kvm)
1fe779f8 5386{
39de71ec 5387 return kvm->arch.n_max_mmu_pages;
1fe779f8
CO
5388}
5389
1fe779f8
CO
5390static int kvm_vm_ioctl_get_irqchip(struct kvm *kvm, struct kvm_irqchip *chip)
5391{
90bca052 5392 struct kvm_pic *pic = kvm->arch.vpic;
1fe779f8
CO
5393 int r;
5394
5395 r = 0;
5396 switch (chip->chip_id) {
5397 case KVM_IRQCHIP_PIC_MASTER:
90bca052 5398 memcpy(&chip->chip.pic, &pic->pics[0],
1fe779f8
CO
5399 sizeof(struct kvm_pic_state));
5400 break;
5401 case KVM_IRQCHIP_PIC_SLAVE:
90bca052 5402 memcpy(&chip->chip.pic, &pic->pics[1],
1fe779f8
CO
5403 sizeof(struct kvm_pic_state));
5404 break;
5405 case KVM_IRQCHIP_IOAPIC:
33392b49 5406 kvm_get_ioapic(kvm, &chip->chip.ioapic);
1fe779f8
CO
5407 break;
5408 default:
5409 r = -EINVAL;
5410 break;
5411 }
5412 return r;
5413}
5414
5415static int kvm_vm_ioctl_set_irqchip(struct kvm *kvm, struct kvm_irqchip *chip)
5416{
90bca052 5417 struct kvm_pic *pic = kvm->arch.vpic;
1fe779f8
CO
5418 int r;
5419
5420 r = 0;
5421 switch (chip->chip_id) {
5422 case KVM_IRQCHIP_PIC_MASTER:
90bca052
DH
5423 spin_lock(&pic->lock);
5424 memcpy(&pic->pics[0], &chip->chip.pic,
1fe779f8 5425 sizeof(struct kvm_pic_state));
90bca052 5426 spin_unlock(&pic->lock);
1fe779f8
CO
5427 break;
5428 case KVM_IRQCHIP_PIC_SLAVE:
90bca052
DH
5429 spin_lock(&pic->lock);
5430 memcpy(&pic->pics[1], &chip->chip.pic,
1fe779f8 5431 sizeof(struct kvm_pic_state));
90bca052 5432 spin_unlock(&pic->lock);
1fe779f8
CO
5433 break;
5434 case KVM_IRQCHIP_IOAPIC:
33392b49 5435 kvm_set_ioapic(kvm, &chip->chip.ioapic);
1fe779f8
CO
5436 break;
5437 default:
5438 r = -EINVAL;
5439 break;
5440 }
90bca052 5441 kvm_pic_update_irq(pic);
1fe779f8
CO
5442 return r;
5443}
5444
e0f63cb9
SY
5445static int kvm_vm_ioctl_get_pit(struct kvm *kvm, struct kvm_pit_state *ps)
5446{
34f3941c
RK
5447 struct kvm_kpit_state *kps = &kvm->arch.vpit->pit_state;
5448
5449 BUILD_BUG_ON(sizeof(*ps) != sizeof(kps->channels));
5450
5451 mutex_lock(&kps->lock);
5452 memcpy(ps, &kps->channels, sizeof(*ps));
5453 mutex_unlock(&kps->lock);
2da29bcc 5454 return 0;
e0f63cb9
SY
5455}
5456
5457static int kvm_vm_ioctl_set_pit(struct kvm *kvm, struct kvm_pit_state *ps)
5458{
0185604c 5459 int i;
09edea72
RK
5460 struct kvm_pit *pit = kvm->arch.vpit;
5461
5462 mutex_lock(&pit->pit_state.lock);
34f3941c 5463 memcpy(&pit->pit_state.channels, ps, sizeof(*ps));
0185604c 5464 for (i = 0; i < 3; i++)
09edea72
RK
5465 kvm_pit_load_count(pit, i, ps->channels[i].count, 0);
5466 mutex_unlock(&pit->pit_state.lock);
2da29bcc 5467 return 0;
e9f42757
BK
5468}
5469
5470static int kvm_vm_ioctl_get_pit2(struct kvm *kvm, struct kvm_pit_state2 *ps)
5471{
e9f42757
BK
5472 mutex_lock(&kvm->arch.vpit->pit_state.lock);
5473 memcpy(ps->channels, &kvm->arch.vpit->pit_state.channels,
5474 sizeof(ps->channels));
5475 ps->flags = kvm->arch.vpit->pit_state.flags;
5476 mutex_unlock(&kvm->arch.vpit->pit_state.lock);
97e69aa6 5477 memset(&ps->reserved, 0, sizeof(ps->reserved));
2da29bcc 5478 return 0;
e9f42757
BK
5479}
5480
5481static int kvm_vm_ioctl_set_pit2(struct kvm *kvm, struct kvm_pit_state2 *ps)
5482{
2da29bcc 5483 int start = 0;
0185604c 5484 int i;
e9f42757 5485 u32 prev_legacy, cur_legacy;
09edea72
RK
5486 struct kvm_pit *pit = kvm->arch.vpit;
5487
5488 mutex_lock(&pit->pit_state.lock);
5489 prev_legacy = pit->pit_state.flags & KVM_PIT_FLAGS_HPET_LEGACY;
e9f42757
BK
5490 cur_legacy = ps->flags & KVM_PIT_FLAGS_HPET_LEGACY;
5491 if (!prev_legacy && cur_legacy)
5492 start = 1;
09edea72
RK
5493 memcpy(&pit->pit_state.channels, &ps->channels,
5494 sizeof(pit->pit_state.channels));
5495 pit->pit_state.flags = ps->flags;
0185604c 5496 for (i = 0; i < 3; i++)
09edea72 5497 kvm_pit_load_count(pit, i, pit->pit_state.channels[i].count,
e5e57e7a 5498 start && i == 0);
09edea72 5499 mutex_unlock(&pit->pit_state.lock);
2da29bcc 5500 return 0;
e0f63cb9
SY
5501}
5502
52d939a0
MT
5503static int kvm_vm_ioctl_reinject(struct kvm *kvm,
5504 struct kvm_reinject_control *control)
5505{
71474e2f
RK
5506 struct kvm_pit *pit = kvm->arch.vpit;
5507
71474e2f
RK
5508 /* pit->pit_state.lock was overloaded to prevent userspace from getting
5509 * an inconsistent state after running multiple KVM_REINJECT_CONTROL
5510 * ioctls in parallel. Use a separate lock if that ioctl isn't rare.
5511 */
5512 mutex_lock(&pit->pit_state.lock);
5513 kvm_pit_set_reinject(pit, control->pit_reinject);
5514 mutex_unlock(&pit->pit_state.lock);
b39c90b6 5515
52d939a0
MT
5516 return 0;
5517}
5518
0dff0846 5519void kvm_arch_sync_dirty_log(struct kvm *kvm, struct kvm_memory_slot *memslot)
5bb064dc 5520{
a018eba5 5521
88178fd4 5522 /*
a018eba5
SC
5523 * Flush all CPUs' dirty log buffers to the dirty_bitmap. Called
5524 * before reporting dirty_bitmap to userspace. KVM flushes the buffers
5525 * on all VM-Exits, thus we only need to kick running vCPUs to force a
5526 * VM-Exit.
88178fd4 5527 */
a018eba5
SC
5528 struct kvm_vcpu *vcpu;
5529 int i;
5530
5531 kvm_for_each_vcpu(i, vcpu, kvm)
5532 kvm_vcpu_kick(vcpu);
5bb064dc
ZX
5533}
5534
aa2fbe6d
YZ
5535int kvm_vm_ioctl_irq_line(struct kvm *kvm, struct kvm_irq_level *irq_event,
5536 bool line_status)
23d43cf9
CD
5537{
5538 if (!irqchip_in_kernel(kvm))
5539 return -ENXIO;
5540
5541 irq_event->status = kvm_set_irq(kvm, KVM_USERSPACE_IRQ_SOURCE_ID,
aa2fbe6d
YZ
5542 irq_event->irq, irq_event->level,
5543 line_status);
23d43cf9
CD
5544 return 0;
5545}
5546
e5d83c74
PB
5547int kvm_vm_ioctl_enable_cap(struct kvm *kvm,
5548 struct kvm_enable_cap *cap)
90de4a18
NA
5549{
5550 int r;
5551
5552 if (cap->flags)
5553 return -EINVAL;
5554
5555 switch (cap->cap) {
5556 case KVM_CAP_DISABLE_QUIRKS:
5557 kvm->arch.disabled_quirks = cap->args[0];
5558 r = 0;
5559 break;
49df6397
SR
5560 case KVM_CAP_SPLIT_IRQCHIP: {
5561 mutex_lock(&kvm->lock);
b053b2ae
SR
5562 r = -EINVAL;
5563 if (cap->args[0] > MAX_NR_RESERVED_IOAPIC_PINS)
5564 goto split_irqchip_unlock;
49df6397
SR
5565 r = -EEXIST;
5566 if (irqchip_in_kernel(kvm))
5567 goto split_irqchip_unlock;
557abc40 5568 if (kvm->created_vcpus)
49df6397
SR
5569 goto split_irqchip_unlock;
5570 r = kvm_setup_empty_irq_routing(kvm);
5c0aea0e 5571 if (r)
49df6397
SR
5572 goto split_irqchip_unlock;
5573 /* Pairs with irqchip_in_kernel. */
5574 smp_wmb();
49776faf 5575 kvm->arch.irqchip_mode = KVM_IRQCHIP_SPLIT;
b053b2ae 5576 kvm->arch.nr_reserved_ioapic_pins = cap->args[0];
49df6397
SR
5577 r = 0;
5578split_irqchip_unlock:
5579 mutex_unlock(&kvm->lock);
5580 break;
5581 }
37131313
RK
5582 case KVM_CAP_X2APIC_API:
5583 r = -EINVAL;
5584 if (cap->args[0] & ~KVM_X2APIC_API_VALID_FLAGS)
5585 break;
5586
5587 if (cap->args[0] & KVM_X2APIC_API_USE_32BIT_IDS)
5588 kvm->arch.x2apic_format = true;
c519265f
RK
5589 if (cap->args[0] & KVM_X2APIC_API_DISABLE_BROADCAST_QUIRK)
5590 kvm->arch.x2apic_broadcast_quirk_disabled = true;
37131313
RK
5591
5592 r = 0;
5593 break;
4d5422ce
WL
5594 case KVM_CAP_X86_DISABLE_EXITS:
5595 r = -EINVAL;
5596 if (cap->args[0] & ~KVM_X86_DISABLE_VALID_EXITS)
5597 break;
5598
5599 if ((cap->args[0] & KVM_X86_DISABLE_EXITS_MWAIT) &&
5600 kvm_can_mwait_in_guest())
5601 kvm->arch.mwait_in_guest = true;
766d3571 5602 if (cap->args[0] & KVM_X86_DISABLE_EXITS_HLT)
caa057a2 5603 kvm->arch.hlt_in_guest = true;
b31c114b
WL
5604 if (cap->args[0] & KVM_X86_DISABLE_EXITS_PAUSE)
5605 kvm->arch.pause_in_guest = true;
b5170063
WL
5606 if (cap->args[0] & KVM_X86_DISABLE_EXITS_CSTATE)
5607 kvm->arch.cstate_in_guest = true;
4d5422ce
WL
5608 r = 0;
5609 break;
6fbbde9a
DS
5610 case KVM_CAP_MSR_PLATFORM_INFO:
5611 kvm->arch.guest_can_read_msr_platform_info = cap->args[0];
5612 r = 0;
c4f55198
JM
5613 break;
5614 case KVM_CAP_EXCEPTION_PAYLOAD:
5615 kvm->arch.exception_payload_enabled = cap->args[0];
5616 r = 0;
6fbbde9a 5617 break;
1ae09954
AG
5618 case KVM_CAP_X86_USER_SPACE_MSR:
5619 kvm->arch.user_space_msr_mask = cap->args[0];
5620 r = 0;
5621 break;
fe6b6bc8
CQ
5622 case KVM_CAP_X86_BUS_LOCK_EXIT:
5623 r = -EINVAL;
5624 if (cap->args[0] & ~KVM_BUS_LOCK_DETECTION_VALID_MODE)
5625 break;
5626
5627 if ((cap->args[0] & KVM_BUS_LOCK_DETECTION_OFF) &&
5628 (cap->args[0] & KVM_BUS_LOCK_DETECTION_EXIT))
5629 break;
5630
5631 if (kvm_has_bus_lock_exit &&
5632 cap->args[0] & KVM_BUS_LOCK_DETECTION_EXIT)
5633 kvm->arch.bus_lock_detection_enabled = true;
5634 r = 0;
5635 break;
fe7e9488
SC
5636#ifdef CONFIG_X86_SGX_KVM
5637 case KVM_CAP_SGX_ATTRIBUTE: {
5638 unsigned long allowed_attributes = 0;
5639
5640 r = sgx_set_attribute(&allowed_attributes, cap->args[0]);
5641 if (r)
5642 break;
5643
5644 /* KVM only supports the PROVISIONKEY privileged attribute. */
5645 if ((allowed_attributes & SGX_ATTR_PROVISIONKEY) &&
5646 !(allowed_attributes & ~SGX_ATTR_PROVISIONKEY))
5647 kvm->arch.sgx_provisioning_allowed = true;
5648 else
5649 r = -EINVAL;
5650 break;
5651 }
5652#endif
54526d1f
NT
5653 case KVM_CAP_VM_COPY_ENC_CONTEXT_FROM:
5654 r = -EINVAL;
5655 if (kvm_x86_ops.vm_copy_enc_context_from)
5656 r = kvm_x86_ops.vm_copy_enc_context_from(kvm, cap->args[0]);
5657 return r;
0dbb1123
AK
5658 case KVM_CAP_EXIT_HYPERCALL:
5659 if (cap->args[0] & ~KVM_EXIT_HYPERCALL_VALID_MASK) {
5660 r = -EINVAL;
5661 break;
5662 }
5663 kvm->arch.hypercall_exit_enabled = cap->args[0];
5664 r = 0;
5665 break;
19238e75
AL
5666 case KVM_CAP_EXIT_ON_EMULATION_FAILURE:
5667 r = -EINVAL;
5668 if (cap->args[0] & ~1)
5669 break;
5670 kvm->arch.exit_on_emulation_error = cap->args[0];
5671 r = 0;
5672 break;
90de4a18
NA
5673 default:
5674 r = -EINVAL;
5675 break;
5676 }
5677 return r;
5678}
5679
b318e8de
SC
5680static struct kvm_x86_msr_filter *kvm_alloc_msr_filter(bool default_allow)
5681{
5682 struct kvm_x86_msr_filter *msr_filter;
5683
5684 msr_filter = kzalloc(sizeof(*msr_filter), GFP_KERNEL_ACCOUNT);
5685 if (!msr_filter)
5686 return NULL;
5687
5688 msr_filter->default_allow = default_allow;
5689 return msr_filter;
5690}
5691
5692static void kvm_free_msr_filter(struct kvm_x86_msr_filter *msr_filter)
1a155254
AG
5693{
5694 u32 i;
1a155254 5695
b318e8de
SC
5696 if (!msr_filter)
5697 return;
5698
5699 for (i = 0; i < msr_filter->count; i++)
5700 kfree(msr_filter->ranges[i].bitmap);
1a155254 5701
b318e8de 5702 kfree(msr_filter);
1a155254
AG
5703}
5704
b318e8de
SC
5705static int kvm_add_msr_filter(struct kvm_x86_msr_filter *msr_filter,
5706 struct kvm_msr_filter_range *user_range)
1a155254 5707{
1a155254
AG
5708 unsigned long *bitmap = NULL;
5709 size_t bitmap_size;
1a155254
AG
5710
5711 if (!user_range->nmsrs)
5712 return 0;
5713
aca35288
SC
5714 if (user_range->flags & ~(KVM_MSR_FILTER_READ | KVM_MSR_FILTER_WRITE))
5715 return -EINVAL;
5716
5717 if (!user_range->flags)
5718 return -EINVAL;
5719
1a155254
AG
5720 bitmap_size = BITS_TO_LONGS(user_range->nmsrs) * sizeof(long);
5721 if (!bitmap_size || bitmap_size > KVM_MSR_FILTER_MAX_BITMAP_SIZE)
5722 return -EINVAL;
5723
5724 bitmap = memdup_user((__user u8*)user_range->bitmap, bitmap_size);
5725 if (IS_ERR(bitmap))
5726 return PTR_ERR(bitmap);
5727
aca35288 5728 msr_filter->ranges[msr_filter->count] = (struct msr_bitmap_range) {
1a155254
AG
5729 .flags = user_range->flags,
5730 .base = user_range->base,
5731 .nmsrs = user_range->nmsrs,
5732 .bitmap = bitmap,
5733 };
5734
b318e8de 5735 msr_filter->count++;
1a155254 5736 return 0;
1a155254
AG
5737}
5738
5739static int kvm_vm_ioctl_set_msr_filter(struct kvm *kvm, void __user *argp)
5740{
5741 struct kvm_msr_filter __user *user_msr_filter = argp;
b318e8de 5742 struct kvm_x86_msr_filter *new_filter, *old_filter;
1a155254
AG
5743 struct kvm_msr_filter filter;
5744 bool default_allow;
043248b3 5745 bool empty = true;
b318e8de 5746 int r = 0;
1a155254
AG
5747 u32 i;
5748
5749 if (copy_from_user(&filter, user_msr_filter, sizeof(filter)))
5750 return -EFAULT;
5751
043248b3
PB
5752 for (i = 0; i < ARRAY_SIZE(filter.ranges); i++)
5753 empty &= !filter.ranges[i].nmsrs;
1a155254
AG
5754
5755 default_allow = !(filter.flags & KVM_MSR_FILTER_DEFAULT_DENY);
043248b3
PB
5756 if (empty && !default_allow)
5757 return -EINVAL;
5758
b318e8de
SC
5759 new_filter = kvm_alloc_msr_filter(default_allow);
5760 if (!new_filter)
5761 return -ENOMEM;
1a155254 5762
1a155254 5763 for (i = 0; i < ARRAY_SIZE(filter.ranges); i++) {
b318e8de
SC
5764 r = kvm_add_msr_filter(new_filter, &filter.ranges[i]);
5765 if (r) {
5766 kvm_free_msr_filter(new_filter);
5767 return r;
5768 }
1a155254
AG
5769 }
5770
b318e8de
SC
5771 mutex_lock(&kvm->lock);
5772
5773 /* The per-VM filter is protected by kvm->lock... */
5774 old_filter = srcu_dereference_check(kvm->arch.msr_filter, &kvm->srcu, 1);
5775
5776 rcu_assign_pointer(kvm->arch.msr_filter, new_filter);
5777 synchronize_srcu(&kvm->srcu);
5778
5779 kvm_free_msr_filter(old_filter);
5780
1a155254
AG
5781 kvm_make_all_cpus_request(kvm, KVM_REQ_MSR_FILTER_CHANGED);
5782 mutex_unlock(&kvm->lock);
5783
b318e8de 5784 return 0;
1a155254
AG
5785}
5786
7d62874f
SS
5787#ifdef CONFIG_HAVE_KVM_PM_NOTIFIER
5788static int kvm_arch_suspend_notifier(struct kvm *kvm)
5789{
5790 struct kvm_vcpu *vcpu;
5791 int i, ret = 0;
5792
5793 mutex_lock(&kvm->lock);
5794 kvm_for_each_vcpu(i, vcpu, kvm) {
5795 if (!vcpu->arch.pv_time_enabled)
5796 continue;
5797
5798 ret = kvm_set_guest_paused(vcpu);
5799 if (ret) {
5800 kvm_err("Failed to pause guest VCPU%d: %d\n",
5801 vcpu->vcpu_id, ret);
5802 break;
5803 }
5804 }
5805 mutex_unlock(&kvm->lock);
5806
5807 return ret ? NOTIFY_BAD : NOTIFY_DONE;
5808}
5809
5810int kvm_arch_pm_notifier(struct kvm *kvm, unsigned long state)
5811{
5812 switch (state) {
5813 case PM_HIBERNATION_PREPARE:
5814 case PM_SUSPEND_PREPARE:
5815 return kvm_arch_suspend_notifier(kvm);
5816 }
5817
5818 return NOTIFY_DONE;
5819}
5820#endif /* CONFIG_HAVE_KVM_PM_NOTIFIER */
5821
1fe779f8
CO
5822long kvm_arch_vm_ioctl(struct file *filp,
5823 unsigned int ioctl, unsigned long arg)
5824{
5825 struct kvm *kvm = filp->private_data;
5826 void __user *argp = (void __user *)arg;
367e1319 5827 int r = -ENOTTY;
f0d66275
DH
5828 /*
5829 * This union makes it completely explicit to gcc-3.x
5830 * that these two variables' stack usage should be
5831 * combined, not added together.
5832 */
5833 union {
5834 struct kvm_pit_state ps;
e9f42757 5835 struct kvm_pit_state2 ps2;
c5ff41ce 5836 struct kvm_pit_config pit_config;
f0d66275 5837 } u;
1fe779f8
CO
5838
5839 switch (ioctl) {
5840 case KVM_SET_TSS_ADDR:
5841 r = kvm_vm_ioctl_set_tss_addr(kvm, arg);
1fe779f8 5842 break;
b927a3ce
SY
5843 case KVM_SET_IDENTITY_MAP_ADDR: {
5844 u64 ident_addr;
5845
1af1ac91
DH
5846 mutex_lock(&kvm->lock);
5847 r = -EINVAL;
5848 if (kvm->created_vcpus)
5849 goto set_identity_unlock;
b927a3ce 5850 r = -EFAULT;
0e96f31e 5851 if (copy_from_user(&ident_addr, argp, sizeof(ident_addr)))
1af1ac91 5852 goto set_identity_unlock;
b927a3ce 5853 r = kvm_vm_ioctl_set_identity_map_addr(kvm, ident_addr);
1af1ac91
DH
5854set_identity_unlock:
5855 mutex_unlock(&kvm->lock);
b927a3ce
SY
5856 break;
5857 }
1fe779f8
CO
5858 case KVM_SET_NR_MMU_PAGES:
5859 r = kvm_vm_ioctl_set_nr_mmu_pages(kvm, arg);
1fe779f8
CO
5860 break;
5861 case KVM_GET_NR_MMU_PAGES:
5862 r = kvm_vm_ioctl_get_nr_mmu_pages(kvm);
5863 break;
3ddea128 5864 case KVM_CREATE_IRQCHIP: {
3ddea128 5865 mutex_lock(&kvm->lock);
09941366 5866
3ddea128 5867 r = -EEXIST;
35e6eaa3 5868 if (irqchip_in_kernel(kvm))
3ddea128 5869 goto create_irqchip_unlock;
09941366 5870
3e515705 5871 r = -EINVAL;
557abc40 5872 if (kvm->created_vcpus)
3e515705 5873 goto create_irqchip_unlock;
09941366
RK
5874
5875 r = kvm_pic_init(kvm);
5876 if (r)
3ddea128 5877 goto create_irqchip_unlock;
09941366
RK
5878
5879 r = kvm_ioapic_init(kvm);
5880 if (r) {
09941366 5881 kvm_pic_destroy(kvm);
3ddea128 5882 goto create_irqchip_unlock;
09941366
RK
5883 }
5884
399ec807
AK
5885 r = kvm_setup_default_irq_routing(kvm);
5886 if (r) {
72bb2fcd 5887 kvm_ioapic_destroy(kvm);
09941366 5888 kvm_pic_destroy(kvm);
71ba994c 5889 goto create_irqchip_unlock;
399ec807 5890 }
49776faf 5891 /* Write kvm->irq_routing before enabling irqchip_in_kernel. */
71ba994c 5892 smp_wmb();
49776faf 5893 kvm->arch.irqchip_mode = KVM_IRQCHIP_KERNEL;
3ddea128
MT
5894 create_irqchip_unlock:
5895 mutex_unlock(&kvm->lock);
1fe779f8 5896 break;
3ddea128 5897 }
7837699f 5898 case KVM_CREATE_PIT:
c5ff41ce
JK
5899 u.pit_config.flags = KVM_PIT_SPEAKER_DUMMY;
5900 goto create_pit;
5901 case KVM_CREATE_PIT2:
5902 r = -EFAULT;
5903 if (copy_from_user(&u.pit_config, argp,
5904 sizeof(struct kvm_pit_config)))
5905 goto out;
5906 create_pit:
250715a6 5907 mutex_lock(&kvm->lock);
269e05e4
AK
5908 r = -EEXIST;
5909 if (kvm->arch.vpit)
5910 goto create_pit_unlock;
7837699f 5911 r = -ENOMEM;
c5ff41ce 5912 kvm->arch.vpit = kvm_create_pit(kvm, u.pit_config.flags);
7837699f
SY
5913 if (kvm->arch.vpit)
5914 r = 0;
269e05e4 5915 create_pit_unlock:
250715a6 5916 mutex_unlock(&kvm->lock);
7837699f 5917 break;
1fe779f8
CO
5918 case KVM_GET_IRQCHIP: {
5919 /* 0: PIC master, 1: PIC slave, 2: IOAPIC */
ff5c2c03 5920 struct kvm_irqchip *chip;
1fe779f8 5921
ff5c2c03
SL
5922 chip = memdup_user(argp, sizeof(*chip));
5923 if (IS_ERR(chip)) {
5924 r = PTR_ERR(chip);
1fe779f8 5925 goto out;
ff5c2c03
SL
5926 }
5927
1fe779f8 5928 r = -ENXIO;
826da321 5929 if (!irqchip_kernel(kvm))
f0d66275
DH
5930 goto get_irqchip_out;
5931 r = kvm_vm_ioctl_get_irqchip(kvm, chip);
1fe779f8 5932 if (r)
f0d66275 5933 goto get_irqchip_out;
1fe779f8 5934 r = -EFAULT;
0e96f31e 5935 if (copy_to_user(argp, chip, sizeof(*chip)))
f0d66275 5936 goto get_irqchip_out;
1fe779f8 5937 r = 0;
f0d66275
DH
5938 get_irqchip_out:
5939 kfree(chip);
1fe779f8
CO
5940 break;
5941 }
5942 case KVM_SET_IRQCHIP: {
5943 /* 0: PIC master, 1: PIC slave, 2: IOAPIC */
ff5c2c03 5944 struct kvm_irqchip *chip;
1fe779f8 5945
ff5c2c03
SL
5946 chip = memdup_user(argp, sizeof(*chip));
5947 if (IS_ERR(chip)) {
5948 r = PTR_ERR(chip);
1fe779f8 5949 goto out;
ff5c2c03
SL
5950 }
5951
1fe779f8 5952 r = -ENXIO;
826da321 5953 if (!irqchip_kernel(kvm))
f0d66275
DH
5954 goto set_irqchip_out;
5955 r = kvm_vm_ioctl_set_irqchip(kvm, chip);
f0d66275
DH
5956 set_irqchip_out:
5957 kfree(chip);
1fe779f8
CO
5958 break;
5959 }
e0f63cb9 5960 case KVM_GET_PIT: {
e0f63cb9 5961 r = -EFAULT;
f0d66275 5962 if (copy_from_user(&u.ps, argp, sizeof(struct kvm_pit_state)))
e0f63cb9
SY
5963 goto out;
5964 r = -ENXIO;
5965 if (!kvm->arch.vpit)
5966 goto out;
f0d66275 5967 r = kvm_vm_ioctl_get_pit(kvm, &u.ps);
e0f63cb9
SY
5968 if (r)
5969 goto out;
5970 r = -EFAULT;
f0d66275 5971 if (copy_to_user(argp, &u.ps, sizeof(struct kvm_pit_state)))
e0f63cb9
SY
5972 goto out;
5973 r = 0;
5974 break;
5975 }
5976 case KVM_SET_PIT: {
e0f63cb9 5977 r = -EFAULT;
0e96f31e 5978 if (copy_from_user(&u.ps, argp, sizeof(u.ps)))
e0f63cb9 5979 goto out;
7289fdb5 5980 mutex_lock(&kvm->lock);
e0f63cb9
SY
5981 r = -ENXIO;
5982 if (!kvm->arch.vpit)
7289fdb5 5983 goto set_pit_out;
f0d66275 5984 r = kvm_vm_ioctl_set_pit(kvm, &u.ps);
7289fdb5
SR
5985set_pit_out:
5986 mutex_unlock(&kvm->lock);
e0f63cb9
SY
5987 break;
5988 }
e9f42757
BK
5989 case KVM_GET_PIT2: {
5990 r = -ENXIO;
5991 if (!kvm->arch.vpit)
5992 goto out;
5993 r = kvm_vm_ioctl_get_pit2(kvm, &u.ps2);
5994 if (r)
5995 goto out;
5996 r = -EFAULT;
5997 if (copy_to_user(argp, &u.ps2, sizeof(u.ps2)))
5998 goto out;
5999 r = 0;
6000 break;
6001 }
6002 case KVM_SET_PIT2: {
6003 r = -EFAULT;
6004 if (copy_from_user(&u.ps2, argp, sizeof(u.ps2)))
6005 goto out;
7289fdb5 6006 mutex_lock(&kvm->lock);
e9f42757
BK
6007 r = -ENXIO;
6008 if (!kvm->arch.vpit)
7289fdb5 6009 goto set_pit2_out;
e9f42757 6010 r = kvm_vm_ioctl_set_pit2(kvm, &u.ps2);
7289fdb5
SR
6011set_pit2_out:
6012 mutex_unlock(&kvm->lock);
e9f42757
BK
6013 break;
6014 }
52d939a0
MT
6015 case KVM_REINJECT_CONTROL: {
6016 struct kvm_reinject_control control;
6017 r = -EFAULT;
6018 if (copy_from_user(&control, argp, sizeof(control)))
6019 goto out;
cad23e72
ML
6020 r = -ENXIO;
6021 if (!kvm->arch.vpit)
6022 goto out;
52d939a0 6023 r = kvm_vm_ioctl_reinject(kvm, &control);
52d939a0
MT
6024 break;
6025 }
d71ba788
PB
6026 case KVM_SET_BOOT_CPU_ID:
6027 r = 0;
6028 mutex_lock(&kvm->lock);
557abc40 6029 if (kvm->created_vcpus)
d71ba788
PB
6030 r = -EBUSY;
6031 else
6032 kvm->arch.bsp_vcpu_id = arg;
6033 mutex_unlock(&kvm->lock);
6034 break;
b59b153d 6035#ifdef CONFIG_KVM_XEN
ffde22ac 6036 case KVM_XEN_HVM_CONFIG: {
51776043 6037 struct kvm_xen_hvm_config xhc;
ffde22ac 6038 r = -EFAULT;
51776043 6039 if (copy_from_user(&xhc, argp, sizeof(xhc)))
ffde22ac 6040 goto out;
78e9878c 6041 r = kvm_xen_hvm_config(kvm, &xhc);
ffde22ac
ES
6042 break;
6043 }
a76b9641
JM
6044 case KVM_XEN_HVM_GET_ATTR: {
6045 struct kvm_xen_hvm_attr xha;
6046
6047 r = -EFAULT;
6048 if (copy_from_user(&xha, argp, sizeof(xha)))
ffde22ac 6049 goto out;
a76b9641
JM
6050 r = kvm_xen_hvm_get_attr(kvm, &xha);
6051 if (!r && copy_to_user(argp, &xha, sizeof(xha)))
6052 r = -EFAULT;
6053 break;
6054 }
6055 case KVM_XEN_HVM_SET_ATTR: {
6056 struct kvm_xen_hvm_attr xha;
6057
6058 r = -EFAULT;
6059 if (copy_from_user(&xha, argp, sizeof(xha)))
6060 goto out;
6061 r = kvm_xen_hvm_set_attr(kvm, &xha);
ffde22ac
ES
6062 break;
6063 }
b59b153d 6064#endif
afbcf7ab 6065 case KVM_SET_CLOCK: {
77fcbe82 6066 struct kvm_arch *ka = &kvm->arch;
afbcf7ab
GC
6067 struct kvm_clock_data user_ns;
6068 u64 now_ns;
afbcf7ab
GC
6069
6070 r = -EFAULT;
6071 if (copy_from_user(&user_ns, argp, sizeof(user_ns)))
6072 goto out;
6073
6074 r = -EINVAL;
6075 if (user_ns.flags)
6076 goto out;
6077
6078 r = 0;
0bc48bea
RK
6079 /*
6080 * TODO: userspace has to take care of races with VCPU_RUN, so
6081 * kvm_gen_update_masterclock() can be cut down to locked
6082 * pvclock_update_vm_gtod_copy().
6083 */
6084 kvm_gen_update_masterclock(kvm);
77fcbe82
VK
6085
6086 /*
6087 * This pairs with kvm_guest_time_update(): when masterclock is
6088 * in use, we use master_kernel_ns + kvmclock_offset to set
6089 * unsigned 'system_time' so if we use get_kvmclock_ns() (which
6090 * is slightly ahead) here we risk going negative on unsigned
6091 * 'system_time' when 'user_ns.clock' is very small.
6092 */
6093 spin_lock_irq(&ka->pvclock_gtod_sync_lock);
6094 if (kvm->arch.use_master_clock)
6095 now_ns = ka->master_kernel_ns;
6096 else
6097 now_ns = get_kvmclock_base_ns();
6098 ka->kvmclock_offset = user_ns.clock - now_ns;
6099 spin_unlock_irq(&ka->pvclock_gtod_sync_lock);
6100
0bc48bea 6101 kvm_make_all_cpus_request(kvm, KVM_REQ_CLOCK_UPDATE);
afbcf7ab
GC
6102 break;
6103 }
6104 case KVM_GET_CLOCK: {
afbcf7ab
GC
6105 struct kvm_clock_data user_ns;
6106 u64 now_ns;
6107
e891a32e 6108 now_ns = get_kvmclock_ns(kvm);
108b249c 6109 user_ns.clock = now_ns;
e3fd9a93 6110 user_ns.flags = kvm->arch.use_master_clock ? KVM_CLOCK_TSC_STABLE : 0;
97e69aa6 6111 memset(&user_ns.pad, 0, sizeof(user_ns.pad));
afbcf7ab
GC
6112
6113 r = -EFAULT;
6114 if (copy_to_user(argp, &user_ns, sizeof(user_ns)))
6115 goto out;
6116 r = 0;
6117 break;
6118 }
5acc5c06
BS
6119 case KVM_MEMORY_ENCRYPT_OP: {
6120 r = -ENOTTY;
afaf0b2f 6121 if (kvm_x86_ops.mem_enc_op)
b3646477 6122 r = static_call(kvm_x86_mem_enc_op)(kvm, argp);
5acc5c06
BS
6123 break;
6124 }
69eaedee
BS
6125 case KVM_MEMORY_ENCRYPT_REG_REGION: {
6126 struct kvm_enc_region region;
6127
6128 r = -EFAULT;
6129 if (copy_from_user(&region, argp, sizeof(region)))
6130 goto out;
6131
6132 r = -ENOTTY;
afaf0b2f 6133 if (kvm_x86_ops.mem_enc_reg_region)
b3646477 6134 r = static_call(kvm_x86_mem_enc_reg_region)(kvm, &region);
69eaedee
BS
6135 break;
6136 }
6137 case KVM_MEMORY_ENCRYPT_UNREG_REGION: {
6138 struct kvm_enc_region region;
6139
6140 r = -EFAULT;
6141 if (copy_from_user(&region, argp, sizeof(region)))
6142 goto out;
6143
6144 r = -ENOTTY;
afaf0b2f 6145 if (kvm_x86_ops.mem_enc_unreg_region)
b3646477 6146 r = static_call(kvm_x86_mem_enc_unreg_region)(kvm, &region);
69eaedee
BS
6147 break;
6148 }
faeb7833
RK
6149 case KVM_HYPERV_EVENTFD: {
6150 struct kvm_hyperv_eventfd hvevfd;
6151
6152 r = -EFAULT;
6153 if (copy_from_user(&hvevfd, argp, sizeof(hvevfd)))
6154 goto out;
6155 r = kvm_vm_ioctl_hv_eventfd(kvm, &hvevfd);
6156 break;
6157 }
66bb8a06
EH
6158 case KVM_SET_PMU_EVENT_FILTER:
6159 r = kvm_vm_ioctl_set_pmu_event_filter(kvm, argp);
6160 break;
1a155254
AG
6161 case KVM_X86_SET_MSR_FILTER:
6162 r = kvm_vm_ioctl_set_msr_filter(kvm, argp);
6163 break;
1fe779f8 6164 default:
ad6260da 6165 r = -ENOTTY;
1fe779f8
CO
6166 }
6167out:
6168 return r;
6169}
6170
a16b043c 6171static void kvm_init_msr_list(void)
043405e1 6172{
24c29b7a 6173 struct x86_pmu_capability x86_pmu;
043405e1 6174 u32 dummy[2];
7a5ee6ed 6175 unsigned i;
043405e1 6176
e2ada66e 6177 BUILD_BUG_ON_MSG(INTEL_PMC_MAX_FIXED != 4,
7a5ee6ed 6178 "Please update the fixed PMCs in msrs_to_saved_all[]");
24c29b7a
PB
6179
6180 perf_get_x86_pmu_capability(&x86_pmu);
e2ada66e 6181
6cbee2b9
XL
6182 num_msrs_to_save = 0;
6183 num_emulated_msrs = 0;
6184 num_msr_based_features = 0;
6185
7a5ee6ed
CQ
6186 for (i = 0; i < ARRAY_SIZE(msrs_to_save_all); i++) {
6187 if (rdmsr_safe(msrs_to_save_all[i], &dummy[0], &dummy[1]) < 0)
043405e1 6188 continue;
93c4adc7
PB
6189
6190 /*
6191 * Even MSRs that are valid in the host may not be exposed
9dbe6cf9 6192 * to the guests in some cases.
93c4adc7 6193 */
7a5ee6ed 6194 switch (msrs_to_save_all[i]) {
93c4adc7 6195 case MSR_IA32_BNDCFGS:
503234b3 6196 if (!kvm_mpx_supported())
93c4adc7
PB
6197 continue;
6198 break;
9dbe6cf9 6199 case MSR_TSC_AUX:
36fa06f9
SC
6200 if (!kvm_cpu_cap_has(X86_FEATURE_RDTSCP) &&
6201 !kvm_cpu_cap_has(X86_FEATURE_RDPID))
9dbe6cf9
PB
6202 continue;
6203 break;
f4cfcd2d
ML
6204 case MSR_IA32_UMWAIT_CONTROL:
6205 if (!kvm_cpu_cap_has(X86_FEATURE_WAITPKG))
6206 continue;
6207 break;
bf8c55d8
CP
6208 case MSR_IA32_RTIT_CTL:
6209 case MSR_IA32_RTIT_STATUS:
7b874c26 6210 if (!kvm_cpu_cap_has(X86_FEATURE_INTEL_PT))
bf8c55d8
CP
6211 continue;
6212 break;
6213 case MSR_IA32_RTIT_CR3_MATCH:
7b874c26 6214 if (!kvm_cpu_cap_has(X86_FEATURE_INTEL_PT) ||
bf8c55d8
CP
6215 !intel_pt_validate_hw_cap(PT_CAP_cr3_filtering))
6216 continue;
6217 break;
6218 case MSR_IA32_RTIT_OUTPUT_BASE:
6219 case MSR_IA32_RTIT_OUTPUT_MASK:
7b874c26 6220 if (!kvm_cpu_cap_has(X86_FEATURE_INTEL_PT) ||
bf8c55d8
CP
6221 (!intel_pt_validate_hw_cap(PT_CAP_topa_output) &&
6222 !intel_pt_validate_hw_cap(PT_CAP_single_range_output)))
6223 continue;
6224 break;
7cb85fc4 6225 case MSR_IA32_RTIT_ADDR0_A ... MSR_IA32_RTIT_ADDR3_B:
7b874c26 6226 if (!kvm_cpu_cap_has(X86_FEATURE_INTEL_PT) ||
7a5ee6ed 6227 msrs_to_save_all[i] - MSR_IA32_RTIT_ADDR0_A >=
bf8c55d8
CP
6228 intel_pt_validate_hw_cap(PT_CAP_num_address_ranges) * 2)
6229 continue;
6230 break;
cf05a67b 6231 case MSR_ARCH_PERFMON_PERFCTR0 ... MSR_ARCH_PERFMON_PERFCTR0 + 17:
7a5ee6ed 6232 if (msrs_to_save_all[i] - MSR_ARCH_PERFMON_PERFCTR0 >=
24c29b7a
PB
6233 min(INTEL_PMC_MAX_GENERIC, x86_pmu.num_counters_gp))
6234 continue;
6235 break;
cf05a67b 6236 case MSR_ARCH_PERFMON_EVENTSEL0 ... MSR_ARCH_PERFMON_EVENTSEL0 + 17:
7a5ee6ed 6237 if (msrs_to_save_all[i] - MSR_ARCH_PERFMON_EVENTSEL0 >=
24c29b7a
PB
6238 min(INTEL_PMC_MAX_GENERIC, x86_pmu.num_counters_gp))
6239 continue;
7cb85fc4 6240 break;
93c4adc7
PB
6241 default:
6242 break;
6243 }
6244
7a5ee6ed 6245 msrs_to_save[num_msrs_to_save++] = msrs_to_save_all[i];
043405e1 6246 }
62ef68bb 6247
7a5ee6ed 6248 for (i = 0; i < ARRAY_SIZE(emulated_msrs_all); i++) {
b3646477 6249 if (!static_call(kvm_x86_has_emulated_msr)(NULL, emulated_msrs_all[i]))
bc226f07 6250 continue;
62ef68bb 6251
7a5ee6ed 6252 emulated_msrs[num_emulated_msrs++] = emulated_msrs_all[i];
62ef68bb 6253 }
801e459a 6254
7a5ee6ed 6255 for (i = 0; i < ARRAY_SIZE(msr_based_features_all); i++) {
801e459a
TL
6256 struct kvm_msr_entry msr;
6257
7a5ee6ed 6258 msr.index = msr_based_features_all[i];
66421c1e 6259 if (kvm_get_msr_feature(&msr))
801e459a
TL
6260 continue;
6261
7a5ee6ed 6262 msr_based_features[num_msr_based_features++] = msr_based_features_all[i];
801e459a 6263 }
043405e1
CO
6264}
6265
bda9020e
MT
6266static int vcpu_mmio_write(struct kvm_vcpu *vcpu, gpa_t addr, int len,
6267 const void *v)
bbd9b64e 6268{
70252a10
AK
6269 int handled = 0;
6270 int n;
6271
6272 do {
6273 n = min(len, 8);
bce87cce 6274 if (!(lapic_in_kernel(vcpu) &&
e32edf4f
NN
6275 !kvm_iodevice_write(vcpu, &vcpu->arch.apic->dev, addr, n, v))
6276 && kvm_io_bus_write(vcpu, KVM_MMIO_BUS, addr, n, v))
70252a10
AK
6277 break;
6278 handled += n;
6279 addr += n;
6280 len -= n;
6281 v += n;
6282 } while (len);
bbd9b64e 6283
70252a10 6284 return handled;
bbd9b64e
CO
6285}
6286
bda9020e 6287static int vcpu_mmio_read(struct kvm_vcpu *vcpu, gpa_t addr, int len, void *v)
bbd9b64e 6288{
70252a10
AK
6289 int handled = 0;
6290 int n;
6291
6292 do {
6293 n = min(len, 8);
bce87cce 6294 if (!(lapic_in_kernel(vcpu) &&
e32edf4f
NN
6295 !kvm_iodevice_read(vcpu, &vcpu->arch.apic->dev,
6296 addr, n, v))
6297 && kvm_io_bus_read(vcpu, KVM_MMIO_BUS, addr, n, v))
70252a10 6298 break;
e39d200f 6299 trace_kvm_mmio(KVM_TRACE_MMIO_READ, n, addr, v);
70252a10
AK
6300 handled += n;
6301 addr += n;
6302 len -= n;
6303 v += n;
6304 } while (len);
bbd9b64e 6305
70252a10 6306 return handled;
bbd9b64e
CO
6307}
6308
2dafc6c2
GN
6309static void kvm_set_segment(struct kvm_vcpu *vcpu,
6310 struct kvm_segment *var, int seg)
6311{
b3646477 6312 static_call(kvm_x86_set_segment)(vcpu, var, seg);
2dafc6c2
GN
6313}
6314
6315void kvm_get_segment(struct kvm_vcpu *vcpu,
6316 struct kvm_segment *var, int seg)
6317{
b3646477 6318 static_call(kvm_x86_get_segment)(vcpu, var, seg);
2dafc6c2
GN
6319}
6320
54987b7a
PB
6321gpa_t translate_nested_gpa(struct kvm_vcpu *vcpu, gpa_t gpa, u32 access,
6322 struct x86_exception *exception)
02f59dc9
JR
6323{
6324 gpa_t t_gpa;
02f59dc9
JR
6325
6326 BUG_ON(!mmu_is_nested(vcpu));
6327
6328 /* NPT walks are always user-walks */
6329 access |= PFERR_USER_MASK;
44dd3ffa 6330 t_gpa = vcpu->arch.mmu->gva_to_gpa(vcpu, gpa, access, exception);
02f59dc9
JR
6331
6332 return t_gpa;
6333}
6334
ab9ae313
AK
6335gpa_t kvm_mmu_gva_to_gpa_read(struct kvm_vcpu *vcpu, gva_t gva,
6336 struct x86_exception *exception)
1871c602 6337{
b3646477 6338 u32 access = (static_call(kvm_x86_get_cpl)(vcpu) == 3) ? PFERR_USER_MASK : 0;
ab9ae313 6339 return vcpu->arch.walk_mmu->gva_to_gpa(vcpu, gva, access, exception);
1871c602 6340}
54f958cd 6341EXPORT_SYMBOL_GPL(kvm_mmu_gva_to_gpa_read);
1871c602 6342
ab9ae313
AK
6343 gpa_t kvm_mmu_gva_to_gpa_fetch(struct kvm_vcpu *vcpu, gva_t gva,
6344 struct x86_exception *exception)
1871c602 6345{
b3646477 6346 u32 access = (static_call(kvm_x86_get_cpl)(vcpu) == 3) ? PFERR_USER_MASK : 0;
1871c602 6347 access |= PFERR_FETCH_MASK;
ab9ae313 6348 return vcpu->arch.walk_mmu->gva_to_gpa(vcpu, gva, access, exception);
1871c602
GN
6349}
6350
ab9ae313
AK
6351gpa_t kvm_mmu_gva_to_gpa_write(struct kvm_vcpu *vcpu, gva_t gva,
6352 struct x86_exception *exception)
1871c602 6353{
b3646477 6354 u32 access = (static_call(kvm_x86_get_cpl)(vcpu) == 3) ? PFERR_USER_MASK : 0;
1871c602 6355 access |= PFERR_WRITE_MASK;
ab9ae313 6356 return vcpu->arch.walk_mmu->gva_to_gpa(vcpu, gva, access, exception);
1871c602 6357}
54f958cd 6358EXPORT_SYMBOL_GPL(kvm_mmu_gva_to_gpa_write);
1871c602
GN
6359
6360/* uses this to access any guest's mapped memory without checking CPL */
ab9ae313
AK
6361gpa_t kvm_mmu_gva_to_gpa_system(struct kvm_vcpu *vcpu, gva_t gva,
6362 struct x86_exception *exception)
1871c602 6363{
ab9ae313 6364 return vcpu->arch.walk_mmu->gva_to_gpa(vcpu, gva, 0, exception);
1871c602
GN
6365}
6366
6367static int kvm_read_guest_virt_helper(gva_t addr, void *val, unsigned int bytes,
6368 struct kvm_vcpu *vcpu, u32 access,
bcc55cba 6369 struct x86_exception *exception)
bbd9b64e
CO
6370{
6371 void *data = val;
10589a46 6372 int r = X86EMUL_CONTINUE;
bbd9b64e
CO
6373
6374 while (bytes) {
14dfe855 6375 gpa_t gpa = vcpu->arch.walk_mmu->gva_to_gpa(vcpu, addr, access,
ab9ae313 6376 exception);
bbd9b64e 6377 unsigned offset = addr & (PAGE_SIZE-1);
77c2002e 6378 unsigned toread = min(bytes, (unsigned)PAGE_SIZE - offset);
bbd9b64e
CO
6379 int ret;
6380
bcc55cba 6381 if (gpa == UNMAPPED_GVA)
ab9ae313 6382 return X86EMUL_PROPAGATE_FAULT;
54bf36aa
PB
6383 ret = kvm_vcpu_read_guest_page(vcpu, gpa >> PAGE_SHIFT, data,
6384 offset, toread);
10589a46 6385 if (ret < 0) {
c3cd7ffa 6386 r = X86EMUL_IO_NEEDED;
10589a46
MT
6387 goto out;
6388 }
bbd9b64e 6389
77c2002e
IE
6390 bytes -= toread;
6391 data += toread;
6392 addr += toread;
bbd9b64e 6393 }
10589a46 6394out:
10589a46 6395 return r;
bbd9b64e 6396}
77c2002e 6397
1871c602 6398/* used for instruction fetching */
0f65dd70
AK
6399static int kvm_fetch_guest_virt(struct x86_emulate_ctxt *ctxt,
6400 gva_t addr, void *val, unsigned int bytes,
bcc55cba 6401 struct x86_exception *exception)
1871c602 6402{
0f65dd70 6403 struct kvm_vcpu *vcpu = emul_to_vcpu(ctxt);
b3646477 6404 u32 access = (static_call(kvm_x86_get_cpl)(vcpu) == 3) ? PFERR_USER_MASK : 0;
44583cba
PB
6405 unsigned offset;
6406 int ret;
0f65dd70 6407
44583cba
PB
6408 /* Inline kvm_read_guest_virt_helper for speed. */
6409 gpa_t gpa = vcpu->arch.walk_mmu->gva_to_gpa(vcpu, addr, access|PFERR_FETCH_MASK,
6410 exception);
6411 if (unlikely(gpa == UNMAPPED_GVA))
6412 return X86EMUL_PROPAGATE_FAULT;
6413
6414 offset = addr & (PAGE_SIZE-1);
6415 if (WARN_ON(offset + bytes > PAGE_SIZE))
6416 bytes = (unsigned)PAGE_SIZE - offset;
54bf36aa
PB
6417 ret = kvm_vcpu_read_guest_page(vcpu, gpa >> PAGE_SHIFT, val,
6418 offset, bytes);
44583cba
PB
6419 if (unlikely(ret < 0))
6420 return X86EMUL_IO_NEEDED;
6421
6422 return X86EMUL_CONTINUE;
1871c602
GN
6423}
6424
ce14e868 6425int kvm_read_guest_virt(struct kvm_vcpu *vcpu,
0f65dd70 6426 gva_t addr, void *val, unsigned int bytes,
bcc55cba 6427 struct x86_exception *exception)
1871c602 6428{
b3646477 6429 u32 access = (static_call(kvm_x86_get_cpl)(vcpu) == 3) ? PFERR_USER_MASK : 0;
0f65dd70 6430
353c0956
PB
6431 /*
6432 * FIXME: this should call handle_emulation_failure if X86EMUL_IO_NEEDED
6433 * is returned, but our callers are not ready for that and they blindly
6434 * call kvm_inject_page_fault. Ensure that they at least do not leak
6435 * uninitialized kernel stack memory into cr2 and error code.
6436 */
6437 memset(exception, 0, sizeof(*exception));
1871c602 6438 return kvm_read_guest_virt_helper(addr, val, bytes, vcpu, access,
bcc55cba 6439 exception);
1871c602 6440}
064aea77 6441EXPORT_SYMBOL_GPL(kvm_read_guest_virt);
1871c602 6442
ce14e868
PB
6443static int emulator_read_std(struct x86_emulate_ctxt *ctxt,
6444 gva_t addr, void *val, unsigned int bytes,
3c9fa24c 6445 struct x86_exception *exception, bool system)
1871c602 6446{
0f65dd70 6447 struct kvm_vcpu *vcpu = emul_to_vcpu(ctxt);
3c9fa24c
PB
6448 u32 access = 0;
6449
b3646477 6450 if (!system && static_call(kvm_x86_get_cpl)(vcpu) == 3)
3c9fa24c
PB
6451 access |= PFERR_USER_MASK;
6452
6453 return kvm_read_guest_virt_helper(addr, val, bytes, vcpu, access, exception);
1871c602
GN
6454}
6455
7a036a6f
RK
6456static int kvm_read_guest_phys_system(struct x86_emulate_ctxt *ctxt,
6457 unsigned long addr, void *val, unsigned int bytes)
6458{
6459 struct kvm_vcpu *vcpu = emul_to_vcpu(ctxt);
6460 int r = kvm_vcpu_read_guest(vcpu, addr, val, bytes);
6461
6462 return r < 0 ? X86EMUL_IO_NEEDED : X86EMUL_CONTINUE;
6463}
6464
ce14e868
PB
6465static int kvm_write_guest_virt_helper(gva_t addr, void *val, unsigned int bytes,
6466 struct kvm_vcpu *vcpu, u32 access,
6467 struct x86_exception *exception)
77c2002e
IE
6468{
6469 void *data = val;
6470 int r = X86EMUL_CONTINUE;
6471
6472 while (bytes) {
14dfe855 6473 gpa_t gpa = vcpu->arch.walk_mmu->gva_to_gpa(vcpu, addr,
ce14e868 6474 access,
ab9ae313 6475 exception);
77c2002e
IE
6476 unsigned offset = addr & (PAGE_SIZE-1);
6477 unsigned towrite = min(bytes, (unsigned)PAGE_SIZE - offset);
6478 int ret;
6479
bcc55cba 6480 if (gpa == UNMAPPED_GVA)
ab9ae313 6481 return X86EMUL_PROPAGATE_FAULT;
54bf36aa 6482 ret = kvm_vcpu_write_guest(vcpu, gpa, data, towrite);
77c2002e 6483 if (ret < 0) {
c3cd7ffa 6484 r = X86EMUL_IO_NEEDED;
77c2002e
IE
6485 goto out;
6486 }
6487
6488 bytes -= towrite;
6489 data += towrite;
6490 addr += towrite;
6491 }
6492out:
6493 return r;
6494}
ce14e868
PB
6495
6496static int emulator_write_std(struct x86_emulate_ctxt *ctxt, gva_t addr, void *val,
3c9fa24c
PB
6497 unsigned int bytes, struct x86_exception *exception,
6498 bool system)
ce14e868
PB
6499{
6500 struct kvm_vcpu *vcpu = emul_to_vcpu(ctxt);
3c9fa24c
PB
6501 u32 access = PFERR_WRITE_MASK;
6502
b3646477 6503 if (!system && static_call(kvm_x86_get_cpl)(vcpu) == 3)
3c9fa24c 6504 access |= PFERR_USER_MASK;
ce14e868
PB
6505
6506 return kvm_write_guest_virt_helper(addr, val, bytes, vcpu,
3c9fa24c 6507 access, exception);
ce14e868
PB
6508}
6509
6510int kvm_write_guest_virt_system(struct kvm_vcpu *vcpu, gva_t addr, void *val,
6511 unsigned int bytes, struct x86_exception *exception)
6512{
c595ceee
PB
6513 /* kvm_write_guest_virt_system can pull in tons of pages. */
6514 vcpu->arch.l1tf_flush_l1d = true;
6515
ce14e868
PB
6516 return kvm_write_guest_virt_helper(addr, val, bytes, vcpu,
6517 PFERR_WRITE_MASK, exception);
6518}
6a4d7550 6519EXPORT_SYMBOL_GPL(kvm_write_guest_virt_system);
77c2002e 6520
082d06ed
WL
6521int handle_ud(struct kvm_vcpu *vcpu)
6522{
b3dc0695 6523 static const char kvm_emulate_prefix[] = { __KVM_EMULATE_PREFIX };
6c86eedc 6524 int emul_type = EMULTYPE_TRAP_UD;
6c86eedc
WL
6525 char sig[5]; /* ud2; .ascii "kvm" */
6526 struct x86_exception e;
6527
b3646477 6528 if (unlikely(!static_call(kvm_x86_can_emulate_instruction)(vcpu, NULL, 0)))
09e3e2a1
SC
6529 return 1;
6530
6c86eedc 6531 if (force_emulation_prefix &&
3c9fa24c
PB
6532 kvm_read_guest_virt(vcpu, kvm_get_linear_rip(vcpu),
6533 sig, sizeof(sig), &e) == 0 &&
b3dc0695 6534 memcmp(sig, kvm_emulate_prefix, sizeof(sig)) == 0) {
6c86eedc 6535 kvm_rip_write(vcpu, kvm_rip_read(vcpu) + sizeof(sig));
b4000606 6536 emul_type = EMULTYPE_TRAP_UD_FORCED;
6c86eedc 6537 }
082d06ed 6538
60fc3d02 6539 return kvm_emulate_instruction(vcpu, emul_type);
082d06ed
WL
6540}
6541EXPORT_SYMBOL_GPL(handle_ud);
6542
0f89b207
TL
6543static int vcpu_is_mmio_gpa(struct kvm_vcpu *vcpu, unsigned long gva,
6544 gpa_t gpa, bool write)
6545{
6546 /* For APIC access vmexit */
6547 if ((gpa & PAGE_MASK) == APIC_DEFAULT_PHYS_BASE)
6548 return 1;
6549
6550 if (vcpu_match_mmio_gpa(vcpu, gpa)) {
6551 trace_vcpu_match_mmio(gva, gpa, write, true);
6552 return 1;
6553 }
6554
6555 return 0;
6556}
6557
af7cc7d1
XG
6558static int vcpu_mmio_gva_to_gpa(struct kvm_vcpu *vcpu, unsigned long gva,
6559 gpa_t *gpa, struct x86_exception *exception,
6560 bool write)
6561{
b3646477 6562 u32 access = ((static_call(kvm_x86_get_cpl)(vcpu) == 3) ? PFERR_USER_MASK : 0)
97d64b78 6563 | (write ? PFERR_WRITE_MASK : 0);
af7cc7d1 6564
be94f6b7
HH
6565 /*
6566 * currently PKRU is only applied to ept enabled guest so
6567 * there is no pkey in EPT page table for L1 guest or EPT
6568 * shadow page table for L2 guest.
6569 */
97d64b78 6570 if (vcpu_match_mmio_gva(vcpu, gva)
97ec8c06 6571 && !permission_fault(vcpu, vcpu->arch.walk_mmu,
871bd034 6572 vcpu->arch.mmio_access, 0, access)) {
bebb106a
XG
6573 *gpa = vcpu->arch.mmio_gfn << PAGE_SHIFT |
6574 (gva & (PAGE_SIZE - 1));
4f022648 6575 trace_vcpu_match_mmio(gva, *gpa, write, false);
bebb106a
XG
6576 return 1;
6577 }
6578
af7cc7d1
XG
6579 *gpa = vcpu->arch.walk_mmu->gva_to_gpa(vcpu, gva, access, exception);
6580
6581 if (*gpa == UNMAPPED_GVA)
6582 return -1;
6583
0f89b207 6584 return vcpu_is_mmio_gpa(vcpu, gva, *gpa, write);
af7cc7d1
XG
6585}
6586
3200f405 6587int emulator_write_phys(struct kvm_vcpu *vcpu, gpa_t gpa,
bcc55cba 6588 const void *val, int bytes)
bbd9b64e
CO
6589{
6590 int ret;
6591
54bf36aa 6592 ret = kvm_vcpu_write_guest(vcpu, gpa, val, bytes);
9f811285 6593 if (ret < 0)
bbd9b64e 6594 return 0;
0eb05bf2 6595 kvm_page_track_write(vcpu, gpa, val, bytes);
bbd9b64e
CO
6596 return 1;
6597}
6598
77d197b2
XG
6599struct read_write_emulator_ops {
6600 int (*read_write_prepare)(struct kvm_vcpu *vcpu, void *val,
6601 int bytes);
6602 int (*read_write_emulate)(struct kvm_vcpu *vcpu, gpa_t gpa,
6603 void *val, int bytes);
6604 int (*read_write_mmio)(struct kvm_vcpu *vcpu, gpa_t gpa,
6605 int bytes, void *val);
6606 int (*read_write_exit_mmio)(struct kvm_vcpu *vcpu, gpa_t gpa,
6607 void *val, int bytes);
6608 bool write;
6609};
6610
6611static int read_prepare(struct kvm_vcpu *vcpu, void *val, int bytes)
6612{
6613 if (vcpu->mmio_read_completed) {
77d197b2 6614 trace_kvm_mmio(KVM_TRACE_MMIO_READ, bytes,
e39d200f 6615 vcpu->mmio_fragments[0].gpa, val);
77d197b2
XG
6616 vcpu->mmio_read_completed = 0;
6617 return 1;
6618 }
6619
6620 return 0;
6621}
6622
6623static int read_emulate(struct kvm_vcpu *vcpu, gpa_t gpa,
6624 void *val, int bytes)
6625{
54bf36aa 6626 return !kvm_vcpu_read_guest(vcpu, gpa, val, bytes);
77d197b2
XG
6627}
6628
6629static int write_emulate(struct kvm_vcpu *vcpu, gpa_t gpa,
6630 void *val, int bytes)
6631{
6632 return emulator_write_phys(vcpu, gpa, val, bytes);
6633}
6634
6635static int write_mmio(struct kvm_vcpu *vcpu, gpa_t gpa, int bytes, void *val)
6636{
e39d200f 6637 trace_kvm_mmio(KVM_TRACE_MMIO_WRITE, bytes, gpa, val);
77d197b2
XG
6638 return vcpu_mmio_write(vcpu, gpa, bytes, val);
6639}
6640
6641static int read_exit_mmio(struct kvm_vcpu *vcpu, gpa_t gpa,
6642 void *val, int bytes)
6643{
e39d200f 6644 trace_kvm_mmio(KVM_TRACE_MMIO_READ_UNSATISFIED, bytes, gpa, NULL);
77d197b2
XG
6645 return X86EMUL_IO_NEEDED;
6646}
6647
6648static int write_exit_mmio(struct kvm_vcpu *vcpu, gpa_t gpa,
6649 void *val, int bytes)
6650{
f78146b0
AK
6651 struct kvm_mmio_fragment *frag = &vcpu->mmio_fragments[0];
6652
87da7e66 6653 memcpy(vcpu->run->mmio.data, frag->data, min(8u, frag->len));
77d197b2
XG
6654 return X86EMUL_CONTINUE;
6655}
6656
0fbe9b0b 6657static const struct read_write_emulator_ops read_emultor = {
77d197b2
XG
6658 .read_write_prepare = read_prepare,
6659 .read_write_emulate = read_emulate,
6660 .read_write_mmio = vcpu_mmio_read,
6661 .read_write_exit_mmio = read_exit_mmio,
6662};
6663
0fbe9b0b 6664static const struct read_write_emulator_ops write_emultor = {
77d197b2
XG
6665 .read_write_emulate = write_emulate,
6666 .read_write_mmio = write_mmio,
6667 .read_write_exit_mmio = write_exit_mmio,
6668 .write = true,
6669};
6670
22388a3c
XG
6671static int emulator_read_write_onepage(unsigned long addr, void *val,
6672 unsigned int bytes,
6673 struct x86_exception *exception,
6674 struct kvm_vcpu *vcpu,
0fbe9b0b 6675 const struct read_write_emulator_ops *ops)
bbd9b64e 6676{
af7cc7d1
XG
6677 gpa_t gpa;
6678 int handled, ret;
22388a3c 6679 bool write = ops->write;
f78146b0 6680 struct kvm_mmio_fragment *frag;
c9b8b07c 6681 struct x86_emulate_ctxt *ctxt = vcpu->arch.emulate_ctxt;
0f89b207
TL
6682
6683 /*
6684 * If the exit was due to a NPF we may already have a GPA.
6685 * If the GPA is present, use it to avoid the GVA to GPA table walk.
6686 * Note, this cannot be used on string operations since string
6687 * operation using rep will only have the initial GPA from the NPF
6688 * occurred.
6689 */
744e699c
SC
6690 if (ctxt->gpa_available && emulator_can_use_gpa(ctxt) &&
6691 (addr & ~PAGE_MASK) == (ctxt->gpa_val & ~PAGE_MASK)) {
6692 gpa = ctxt->gpa_val;
618232e2
BS
6693 ret = vcpu_is_mmio_gpa(vcpu, addr, gpa, write);
6694 } else {
6695 ret = vcpu_mmio_gva_to_gpa(vcpu, addr, &gpa, exception, write);
6696 if (ret < 0)
6697 return X86EMUL_PROPAGATE_FAULT;
0f89b207 6698 }
10589a46 6699
618232e2 6700 if (!ret && ops->read_write_emulate(vcpu, gpa, val, bytes))
bbd9b64e
CO
6701 return X86EMUL_CONTINUE;
6702
bbd9b64e
CO
6703 /*
6704 * Is this MMIO handled locally?
6705 */
22388a3c 6706 handled = ops->read_write_mmio(vcpu, gpa, bytes, val);
70252a10 6707 if (handled == bytes)
bbd9b64e 6708 return X86EMUL_CONTINUE;
bbd9b64e 6709
70252a10
AK
6710 gpa += handled;
6711 bytes -= handled;
6712 val += handled;
6713
87da7e66
XG
6714 WARN_ON(vcpu->mmio_nr_fragments >= KVM_MAX_MMIO_FRAGMENTS);
6715 frag = &vcpu->mmio_fragments[vcpu->mmio_nr_fragments++];
6716 frag->gpa = gpa;
6717 frag->data = val;
6718 frag->len = bytes;
f78146b0 6719 return X86EMUL_CONTINUE;
bbd9b64e
CO
6720}
6721
52eb5a6d
XL
6722static int emulator_read_write(struct x86_emulate_ctxt *ctxt,
6723 unsigned long addr,
22388a3c
XG
6724 void *val, unsigned int bytes,
6725 struct x86_exception *exception,
0fbe9b0b 6726 const struct read_write_emulator_ops *ops)
bbd9b64e 6727{
0f65dd70 6728 struct kvm_vcpu *vcpu = emul_to_vcpu(ctxt);
f78146b0
AK
6729 gpa_t gpa;
6730 int rc;
6731
6732 if (ops->read_write_prepare &&
6733 ops->read_write_prepare(vcpu, val, bytes))
6734 return X86EMUL_CONTINUE;
6735
6736 vcpu->mmio_nr_fragments = 0;
0f65dd70 6737
bbd9b64e
CO
6738 /* Crossing a page boundary? */
6739 if (((addr + bytes - 1) ^ addr) & PAGE_MASK) {
f78146b0 6740 int now;
bbd9b64e
CO
6741
6742 now = -addr & ~PAGE_MASK;
22388a3c
XG
6743 rc = emulator_read_write_onepage(addr, val, now, exception,
6744 vcpu, ops);
6745
bbd9b64e
CO
6746 if (rc != X86EMUL_CONTINUE)
6747 return rc;
6748 addr += now;
bac15531
NA
6749 if (ctxt->mode != X86EMUL_MODE_PROT64)
6750 addr = (u32)addr;
bbd9b64e
CO
6751 val += now;
6752 bytes -= now;
6753 }
22388a3c 6754
f78146b0
AK
6755 rc = emulator_read_write_onepage(addr, val, bytes, exception,
6756 vcpu, ops);
6757 if (rc != X86EMUL_CONTINUE)
6758 return rc;
6759
6760 if (!vcpu->mmio_nr_fragments)
6761 return rc;
6762
6763 gpa = vcpu->mmio_fragments[0].gpa;
6764
6765 vcpu->mmio_needed = 1;
6766 vcpu->mmio_cur_fragment = 0;
6767
87da7e66 6768 vcpu->run->mmio.len = min(8u, vcpu->mmio_fragments[0].len);
f78146b0
AK
6769 vcpu->run->mmio.is_write = vcpu->mmio_is_write = ops->write;
6770 vcpu->run->exit_reason = KVM_EXIT_MMIO;
6771 vcpu->run->mmio.phys_addr = gpa;
6772
6773 return ops->read_write_exit_mmio(vcpu, gpa, val, bytes);
22388a3c
XG
6774}
6775
6776static int emulator_read_emulated(struct x86_emulate_ctxt *ctxt,
6777 unsigned long addr,
6778 void *val,
6779 unsigned int bytes,
6780 struct x86_exception *exception)
6781{
6782 return emulator_read_write(ctxt, addr, val, bytes,
6783 exception, &read_emultor);
6784}
6785
52eb5a6d 6786static int emulator_write_emulated(struct x86_emulate_ctxt *ctxt,
22388a3c
XG
6787 unsigned long addr,
6788 const void *val,
6789 unsigned int bytes,
6790 struct x86_exception *exception)
6791{
6792 return emulator_read_write(ctxt, addr, (void *)val, bytes,
6793 exception, &write_emultor);
bbd9b64e 6794}
bbd9b64e 6795
daea3e73
AK
6796#define CMPXCHG_TYPE(t, ptr, old, new) \
6797 (cmpxchg((t *)(ptr), *(t *)(old), *(t *)(new)) == *(t *)(old))
6798
6799#ifdef CONFIG_X86_64
6800# define CMPXCHG64(ptr, old, new) CMPXCHG_TYPE(u64, ptr, old, new)
6801#else
6802# define CMPXCHG64(ptr, old, new) \
9749a6c0 6803 (cmpxchg64((u64 *)(ptr), *(u64 *)(old), *(u64 *)(new)) == *(u64 *)(old))
daea3e73
AK
6804#endif
6805
0f65dd70
AK
6806static int emulator_cmpxchg_emulated(struct x86_emulate_ctxt *ctxt,
6807 unsigned long addr,
bbd9b64e
CO
6808 const void *old,
6809 const void *new,
6810 unsigned int bytes,
0f65dd70 6811 struct x86_exception *exception)
bbd9b64e 6812{
42e35f80 6813 struct kvm_host_map map;
0f65dd70 6814 struct kvm_vcpu *vcpu = emul_to_vcpu(ctxt);
9de6fe3c 6815 u64 page_line_mask;
daea3e73 6816 gpa_t gpa;
daea3e73
AK
6817 char *kaddr;
6818 bool exchanged;
2bacc55c 6819
daea3e73
AK
6820 /* guests cmpxchg8b have to be emulated atomically */
6821 if (bytes > 8 || (bytes & (bytes - 1)))
6822 goto emul_write;
10589a46 6823
daea3e73 6824 gpa = kvm_mmu_gva_to_gpa_write(vcpu, addr, NULL);
2bacc55c 6825
daea3e73
AK
6826 if (gpa == UNMAPPED_GVA ||
6827 (gpa & PAGE_MASK) == APIC_DEFAULT_PHYS_BASE)
6828 goto emul_write;
2bacc55c 6829
9de6fe3c
XL
6830 /*
6831 * Emulate the atomic as a straight write to avoid #AC if SLD is
6832 * enabled in the host and the access splits a cache line.
6833 */
6834 if (boot_cpu_has(X86_FEATURE_SPLIT_LOCK_DETECT))
6835 page_line_mask = ~(cache_line_size() - 1);
6836 else
6837 page_line_mask = PAGE_MASK;
6838
6839 if (((gpa + bytes - 1) & page_line_mask) != (gpa & page_line_mask))
daea3e73 6840 goto emul_write;
72dc67a6 6841
42e35f80 6842 if (kvm_vcpu_map(vcpu, gpa_to_gfn(gpa), &map))
c19b8bd6 6843 goto emul_write;
72dc67a6 6844
42e35f80
KA
6845 kaddr = map.hva + offset_in_page(gpa);
6846
daea3e73
AK
6847 switch (bytes) {
6848 case 1:
6849 exchanged = CMPXCHG_TYPE(u8, kaddr, old, new);
6850 break;
6851 case 2:
6852 exchanged = CMPXCHG_TYPE(u16, kaddr, old, new);
6853 break;
6854 case 4:
6855 exchanged = CMPXCHG_TYPE(u32, kaddr, old, new);
6856 break;
6857 case 8:
6858 exchanged = CMPXCHG64(kaddr, old, new);
6859 break;
6860 default:
6861 BUG();
2bacc55c 6862 }
42e35f80
KA
6863
6864 kvm_vcpu_unmap(vcpu, &map, true);
daea3e73
AK
6865
6866 if (!exchanged)
6867 return X86EMUL_CMPXCHG_FAILED;
6868
0eb05bf2 6869 kvm_page_track_write(vcpu, gpa, new, bytes);
8f6abd06
GN
6870
6871 return X86EMUL_CONTINUE;
4a5f48f6 6872
3200f405 6873emul_write:
daea3e73 6874 printk_once(KERN_WARNING "kvm: emulating exchange as write\n");
2bacc55c 6875
0f65dd70 6876 return emulator_write_emulated(ctxt, addr, new, bytes, exception);
bbd9b64e
CO
6877}
6878
cf8f70bf
GN
6879static int kernel_pio(struct kvm_vcpu *vcpu, void *pd)
6880{
cbfc6c91 6881 int r = 0, i;
cf8f70bf 6882
cbfc6c91
WL
6883 for (i = 0; i < vcpu->arch.pio.count; i++) {
6884 if (vcpu->arch.pio.in)
6885 r = kvm_io_bus_read(vcpu, KVM_PIO_BUS, vcpu->arch.pio.port,
6886 vcpu->arch.pio.size, pd);
6887 else
6888 r = kvm_io_bus_write(vcpu, KVM_PIO_BUS,
6889 vcpu->arch.pio.port, vcpu->arch.pio.size,
6890 pd);
6891 if (r)
6892 break;
6893 pd += vcpu->arch.pio.size;
6894 }
cf8f70bf
GN
6895 return r;
6896}
6897
6f6fbe98
XG
6898static int emulator_pio_in_out(struct kvm_vcpu *vcpu, int size,
6899 unsigned short port, void *val,
6900 unsigned int count, bool in)
cf8f70bf 6901{
cf8f70bf 6902 vcpu->arch.pio.port = port;
6f6fbe98 6903 vcpu->arch.pio.in = in;
7972995b 6904 vcpu->arch.pio.count = count;
cf8f70bf
GN
6905 vcpu->arch.pio.size = size;
6906
6907 if (!kernel_pio(vcpu, vcpu->arch.pio_data)) {
7972995b 6908 vcpu->arch.pio.count = 0;
cf8f70bf
GN
6909 return 1;
6910 }
6911
6912 vcpu->run->exit_reason = KVM_EXIT_IO;
6f6fbe98 6913 vcpu->run->io.direction = in ? KVM_EXIT_IO_IN : KVM_EXIT_IO_OUT;
cf8f70bf
GN
6914 vcpu->run->io.size = size;
6915 vcpu->run->io.data_offset = KVM_PIO_PAGE_OFFSET * PAGE_SIZE;
6916 vcpu->run->io.count = count;
6917 vcpu->run->io.port = port;
6918
6919 return 0;
6920}
6921
2e3bb4d8
SC
6922static int emulator_pio_in(struct kvm_vcpu *vcpu, int size,
6923 unsigned short port, void *val, unsigned int count)
cf8f70bf 6924{
6f6fbe98 6925 int ret;
ca1d4a9e 6926
6f6fbe98
XG
6927 if (vcpu->arch.pio.count)
6928 goto data_avail;
cf8f70bf 6929
cbfc6c91
WL
6930 memset(vcpu->arch.pio_data, 0, size * count);
6931
6f6fbe98
XG
6932 ret = emulator_pio_in_out(vcpu, size, port, val, count, true);
6933 if (ret) {
6934data_avail:
6935 memcpy(val, vcpu->arch.pio_data, size * count);
1171903d 6936 trace_kvm_pio(KVM_PIO_IN, port, size, count, vcpu->arch.pio_data);
7972995b 6937 vcpu->arch.pio.count = 0;
cf8f70bf
GN
6938 return 1;
6939 }
6940
cf8f70bf
GN
6941 return 0;
6942}
6943
2e3bb4d8
SC
6944static int emulator_pio_in_emulated(struct x86_emulate_ctxt *ctxt,
6945 int size, unsigned short port, void *val,
6946 unsigned int count)
6f6fbe98 6947{
2e3bb4d8 6948 return emulator_pio_in(emul_to_vcpu(ctxt), size, port, val, count);
6f6fbe98 6949
2e3bb4d8 6950}
6f6fbe98 6951
2e3bb4d8
SC
6952static int emulator_pio_out(struct kvm_vcpu *vcpu, int size,
6953 unsigned short port, const void *val,
6954 unsigned int count)
6955{
6f6fbe98 6956 memcpy(vcpu->arch.pio_data, val, size * count);
1171903d 6957 trace_kvm_pio(KVM_PIO_OUT, port, size, count, vcpu->arch.pio_data);
6f6fbe98
XG
6958 return emulator_pio_in_out(vcpu, size, port, (void *)val, count, false);
6959}
6960
2e3bb4d8
SC
6961static int emulator_pio_out_emulated(struct x86_emulate_ctxt *ctxt,
6962 int size, unsigned short port,
6963 const void *val, unsigned int count)
6964{
6965 return emulator_pio_out(emul_to_vcpu(ctxt), size, port, val, count);
6966}
6967
bbd9b64e
CO
6968static unsigned long get_segment_base(struct kvm_vcpu *vcpu, int seg)
6969{
b3646477 6970 return static_call(kvm_x86_get_segment_base)(vcpu, seg);
bbd9b64e
CO
6971}
6972
3cb16fe7 6973static void emulator_invlpg(struct x86_emulate_ctxt *ctxt, ulong address)
bbd9b64e 6974{
3cb16fe7 6975 kvm_mmu_invlpg(emul_to_vcpu(ctxt), address);
bbd9b64e
CO
6976}
6977
ae6a2375 6978static int kvm_emulate_wbinvd_noskip(struct kvm_vcpu *vcpu)
f5f48ee1
SY
6979{
6980 if (!need_emulate_wbinvd(vcpu))
6981 return X86EMUL_CONTINUE;
6982
b3646477 6983 if (static_call(kvm_x86_has_wbinvd_exit)()) {
2eec7343
JK
6984 int cpu = get_cpu();
6985
6986 cpumask_set_cpu(cpu, vcpu->arch.wbinvd_dirty_mask);
c2162e13 6987 on_each_cpu_mask(vcpu->arch.wbinvd_dirty_mask,
f5f48ee1 6988 wbinvd_ipi, NULL, 1);
2eec7343 6989 put_cpu();
f5f48ee1 6990 cpumask_clear(vcpu->arch.wbinvd_dirty_mask);
2eec7343
JK
6991 } else
6992 wbinvd();
f5f48ee1
SY
6993 return X86EMUL_CONTINUE;
6994}
5cb56059
JS
6995
6996int kvm_emulate_wbinvd(struct kvm_vcpu *vcpu)
6997{
6affcbed
KH
6998 kvm_emulate_wbinvd_noskip(vcpu);
6999 return kvm_skip_emulated_instruction(vcpu);
5cb56059 7000}
f5f48ee1
SY
7001EXPORT_SYMBOL_GPL(kvm_emulate_wbinvd);
7002
5cb56059
JS
7003
7004
bcaf5cc5
AK
7005static void emulator_wbinvd(struct x86_emulate_ctxt *ctxt)
7006{
5cb56059 7007 kvm_emulate_wbinvd_noskip(emul_to_vcpu(ctxt));
bcaf5cc5
AK
7008}
7009
29d6ca41
PB
7010static void emulator_get_dr(struct x86_emulate_ctxt *ctxt, int dr,
7011 unsigned long *dest)
bbd9b64e 7012{
29d6ca41 7013 kvm_get_dr(emul_to_vcpu(ctxt), dr, dest);
bbd9b64e
CO
7014}
7015
52eb5a6d
XL
7016static int emulator_set_dr(struct x86_emulate_ctxt *ctxt, int dr,
7017 unsigned long value)
bbd9b64e 7018{
338dbc97 7019
996ff542 7020 return kvm_set_dr(emul_to_vcpu(ctxt), dr, value);
bbd9b64e
CO
7021}
7022
52a46617 7023static u64 mk_cr_64(u64 curr_cr, u32 new_val)
5fdbf976 7024{
52a46617 7025 return (curr_cr & ~((1ULL << 32) - 1)) | new_val;
5fdbf976
MT
7026}
7027
717746e3 7028static unsigned long emulator_get_cr(struct x86_emulate_ctxt *ctxt, int cr)
bbd9b64e 7029{
717746e3 7030 struct kvm_vcpu *vcpu = emul_to_vcpu(ctxt);
52a46617
GN
7031 unsigned long value;
7032
7033 switch (cr) {
7034 case 0:
7035 value = kvm_read_cr0(vcpu);
7036 break;
7037 case 2:
7038 value = vcpu->arch.cr2;
7039 break;
7040 case 3:
9f8fe504 7041 value = kvm_read_cr3(vcpu);
52a46617
GN
7042 break;
7043 case 4:
7044 value = kvm_read_cr4(vcpu);
7045 break;
7046 case 8:
7047 value = kvm_get_cr8(vcpu);
7048 break;
7049 default:
a737f256 7050 kvm_err("%s: unexpected cr %u\n", __func__, cr);
52a46617
GN
7051 return 0;
7052 }
7053
7054 return value;
7055}
7056
717746e3 7057static int emulator_set_cr(struct x86_emulate_ctxt *ctxt, int cr, ulong val)
52a46617 7058{
717746e3 7059 struct kvm_vcpu *vcpu = emul_to_vcpu(ctxt);
0f12244f
GN
7060 int res = 0;
7061
52a46617
GN
7062 switch (cr) {
7063 case 0:
49a9b07e 7064 res = kvm_set_cr0(vcpu, mk_cr_64(kvm_read_cr0(vcpu), val));
52a46617
GN
7065 break;
7066 case 2:
7067 vcpu->arch.cr2 = val;
7068 break;
7069 case 3:
2390218b 7070 res = kvm_set_cr3(vcpu, val);
52a46617
GN
7071 break;
7072 case 4:
a83b29c6 7073 res = kvm_set_cr4(vcpu, mk_cr_64(kvm_read_cr4(vcpu), val));
52a46617
GN
7074 break;
7075 case 8:
eea1cff9 7076 res = kvm_set_cr8(vcpu, val);
52a46617
GN
7077 break;
7078 default:
a737f256 7079 kvm_err("%s: unexpected cr %u\n", __func__, cr);
0f12244f 7080 res = -1;
52a46617 7081 }
0f12244f
GN
7082
7083 return res;
52a46617
GN
7084}
7085
717746e3 7086static int emulator_get_cpl(struct x86_emulate_ctxt *ctxt)
9c537244 7087{
b3646477 7088 return static_call(kvm_x86_get_cpl)(emul_to_vcpu(ctxt));
9c537244
GN
7089}
7090
4bff1e86 7091static void emulator_get_gdt(struct x86_emulate_ctxt *ctxt, struct desc_ptr *dt)
2dafc6c2 7092{
b3646477 7093 static_call(kvm_x86_get_gdt)(emul_to_vcpu(ctxt), dt);
2dafc6c2
GN
7094}
7095
4bff1e86 7096static void emulator_get_idt(struct x86_emulate_ctxt *ctxt, struct desc_ptr *dt)
160ce1f1 7097{
b3646477 7098 static_call(kvm_x86_get_idt)(emul_to_vcpu(ctxt), dt);
160ce1f1
MG
7099}
7100
1ac9d0cf
AK
7101static void emulator_set_gdt(struct x86_emulate_ctxt *ctxt, struct desc_ptr *dt)
7102{
b3646477 7103 static_call(kvm_x86_set_gdt)(emul_to_vcpu(ctxt), dt);
1ac9d0cf
AK
7104}
7105
7106static void emulator_set_idt(struct x86_emulate_ctxt *ctxt, struct desc_ptr *dt)
7107{
b3646477 7108 static_call(kvm_x86_set_idt)(emul_to_vcpu(ctxt), dt);
1ac9d0cf
AK
7109}
7110
4bff1e86
AK
7111static unsigned long emulator_get_cached_segment_base(
7112 struct x86_emulate_ctxt *ctxt, int seg)
5951c442 7113{
4bff1e86 7114 return get_segment_base(emul_to_vcpu(ctxt), seg);
5951c442
GN
7115}
7116
1aa36616
AK
7117static bool emulator_get_segment(struct x86_emulate_ctxt *ctxt, u16 *selector,
7118 struct desc_struct *desc, u32 *base3,
7119 int seg)
2dafc6c2
GN
7120{
7121 struct kvm_segment var;
7122
4bff1e86 7123 kvm_get_segment(emul_to_vcpu(ctxt), &var, seg);
1aa36616 7124 *selector = var.selector;
2dafc6c2 7125
378a8b09
GN
7126 if (var.unusable) {
7127 memset(desc, 0, sizeof(*desc));
f0367ee1
RK
7128 if (base3)
7129 *base3 = 0;
2dafc6c2 7130 return false;
378a8b09 7131 }
2dafc6c2
GN
7132
7133 if (var.g)
7134 var.limit >>= 12;
7135 set_desc_limit(desc, var.limit);
7136 set_desc_base(desc, (unsigned long)var.base);
5601d05b
GN
7137#ifdef CONFIG_X86_64
7138 if (base3)
7139 *base3 = var.base >> 32;
7140#endif
2dafc6c2
GN
7141 desc->type = var.type;
7142 desc->s = var.s;
7143 desc->dpl = var.dpl;
7144 desc->p = var.present;
7145 desc->avl = var.avl;
7146 desc->l = var.l;
7147 desc->d = var.db;
7148 desc->g = var.g;
7149
7150 return true;
7151}
7152
1aa36616
AK
7153static void emulator_set_segment(struct x86_emulate_ctxt *ctxt, u16 selector,
7154 struct desc_struct *desc, u32 base3,
7155 int seg)
2dafc6c2 7156{
4bff1e86 7157 struct kvm_vcpu *vcpu = emul_to_vcpu(ctxt);
2dafc6c2
GN
7158 struct kvm_segment var;
7159
1aa36616 7160 var.selector = selector;
2dafc6c2 7161 var.base = get_desc_base(desc);
5601d05b
GN
7162#ifdef CONFIG_X86_64
7163 var.base |= ((u64)base3) << 32;
7164#endif
2dafc6c2
GN
7165 var.limit = get_desc_limit(desc);
7166 if (desc->g)
7167 var.limit = (var.limit << 12) | 0xfff;
7168 var.type = desc->type;
2dafc6c2
GN
7169 var.dpl = desc->dpl;
7170 var.db = desc->d;
7171 var.s = desc->s;
7172 var.l = desc->l;
7173 var.g = desc->g;
7174 var.avl = desc->avl;
7175 var.present = desc->p;
7176 var.unusable = !var.present;
7177 var.padding = 0;
7178
7179 kvm_set_segment(vcpu, &var, seg);
7180 return;
7181}
7182
717746e3
AK
7183static int emulator_get_msr(struct x86_emulate_ctxt *ctxt,
7184 u32 msr_index, u64 *pdata)
7185{
1ae09954
AG
7186 struct kvm_vcpu *vcpu = emul_to_vcpu(ctxt);
7187 int r;
7188
7189 r = kvm_get_msr(vcpu, msr_index, pdata);
7190
7191 if (r && kvm_get_msr_user_space(vcpu, msr_index, r)) {
7192 /* Bounce to user space */
7193 return X86EMUL_IO_NEEDED;
7194 }
7195
7196 return r;
717746e3
AK
7197}
7198
7199static int emulator_set_msr(struct x86_emulate_ctxt *ctxt,
7200 u32 msr_index, u64 data)
7201{
1ae09954
AG
7202 struct kvm_vcpu *vcpu = emul_to_vcpu(ctxt);
7203 int r;
7204
7205 r = kvm_set_msr(vcpu, msr_index, data);
7206
7207 if (r && kvm_set_msr_user_space(vcpu, msr_index, data, r)) {
7208 /* Bounce to user space */
7209 return X86EMUL_IO_NEEDED;
7210 }
7211
7212 return r;
717746e3
AK
7213}
7214
64d60670
PB
7215static u64 emulator_get_smbase(struct x86_emulate_ctxt *ctxt)
7216{
7217 struct kvm_vcpu *vcpu = emul_to_vcpu(ctxt);
7218
7219 return vcpu->arch.smbase;
7220}
7221
7222static void emulator_set_smbase(struct x86_emulate_ctxt *ctxt, u64 smbase)
7223{
7224 struct kvm_vcpu *vcpu = emul_to_vcpu(ctxt);
7225
7226 vcpu->arch.smbase = smbase;
7227}
7228
67f4d428
NA
7229static int emulator_check_pmc(struct x86_emulate_ctxt *ctxt,
7230 u32 pmc)
7231{
98ff80f5 7232 return kvm_pmu_is_valid_rdpmc_ecx(emul_to_vcpu(ctxt), pmc);
67f4d428
NA
7233}
7234
222d21aa
AK
7235static int emulator_read_pmc(struct x86_emulate_ctxt *ctxt,
7236 u32 pmc, u64 *pdata)
7237{
c6702c9d 7238 return kvm_pmu_rdpmc(emul_to_vcpu(ctxt), pmc, pdata);
222d21aa
AK
7239}
7240
6c3287f7
AK
7241static void emulator_halt(struct x86_emulate_ctxt *ctxt)
7242{
7243 emul_to_vcpu(ctxt)->arch.halt_request = 1;
7244}
7245
2953538e 7246static int emulator_intercept(struct x86_emulate_ctxt *ctxt,
8a76d7f2 7247 struct x86_instruction_info *info,
c4f035c6
AK
7248 enum x86_intercept_stage stage)
7249{
b3646477 7250 return static_call(kvm_x86_check_intercept)(emul_to_vcpu(ctxt), info, stage,
21f1b8f2 7251 &ctxt->exception);
c4f035c6
AK
7252}
7253
e911eb3b 7254static bool emulator_get_cpuid(struct x86_emulate_ctxt *ctxt,
f91af517
SC
7255 u32 *eax, u32 *ebx, u32 *ecx, u32 *edx,
7256 bool exact_only)
bdb42f5a 7257{
f91af517 7258 return kvm_cpuid(emul_to_vcpu(ctxt), eax, ebx, ecx, edx, exact_only);
bdb42f5a
SB
7259}
7260
5ae78e95
SC
7261static bool emulator_guest_has_long_mode(struct x86_emulate_ctxt *ctxt)
7262{
7263 return guest_cpuid_has(emul_to_vcpu(ctxt), X86_FEATURE_LM);
7264}
7265
7266static bool emulator_guest_has_movbe(struct x86_emulate_ctxt *ctxt)
7267{
7268 return guest_cpuid_has(emul_to_vcpu(ctxt), X86_FEATURE_MOVBE);
7269}
7270
7271static bool emulator_guest_has_fxsr(struct x86_emulate_ctxt *ctxt)
7272{
7273 return guest_cpuid_has(emul_to_vcpu(ctxt), X86_FEATURE_FXSR);
7274}
7275
dd856efa
AK
7276static ulong emulator_read_gpr(struct x86_emulate_ctxt *ctxt, unsigned reg)
7277{
27b4a9c4 7278 return kvm_register_read_raw(emul_to_vcpu(ctxt), reg);
dd856efa
AK
7279}
7280
7281static void emulator_write_gpr(struct x86_emulate_ctxt *ctxt, unsigned reg, ulong val)
7282{
27b4a9c4 7283 kvm_register_write_raw(emul_to_vcpu(ctxt), reg, val);
dd856efa
AK
7284}
7285
801806d9
NA
7286static void emulator_set_nmi_mask(struct x86_emulate_ctxt *ctxt, bool masked)
7287{
b3646477 7288 static_call(kvm_x86_set_nmi_mask)(emul_to_vcpu(ctxt), masked);
801806d9
NA
7289}
7290
6ed071f0
LP
7291static unsigned emulator_get_hflags(struct x86_emulate_ctxt *ctxt)
7292{
7293 return emul_to_vcpu(ctxt)->arch.hflags;
7294}
7295
edce4654 7296static void emulator_exiting_smm(struct x86_emulate_ctxt *ctxt)
6ed071f0 7297{
78fcb2c9
SC
7298 struct kvm_vcpu *vcpu = emul_to_vcpu(ctxt);
7299
dc87275f 7300 kvm_smm_changed(vcpu, false);
6ed071f0
LP
7301}
7302
ecc513e5 7303static int emulator_leave_smm(struct x86_emulate_ctxt *ctxt,
ed19321f 7304 const char *smstate)
0234bf88 7305{
ecc513e5 7306 return static_call(kvm_x86_leave_smm)(emul_to_vcpu(ctxt), smstate);
0234bf88
LP
7307}
7308
25b17226
SC
7309static void emulator_triple_fault(struct x86_emulate_ctxt *ctxt)
7310{
7311 kvm_make_request(KVM_REQ_TRIPLE_FAULT, emul_to_vcpu(ctxt));
7312}
7313
02d4160f
VK
7314static int emulator_set_xcr(struct x86_emulate_ctxt *ctxt, u32 index, u64 xcr)
7315{
7316 return __kvm_set_xcr(emul_to_vcpu(ctxt), index, xcr);
7317}
7318
0225fb50 7319static const struct x86_emulate_ops emulate_ops = {
dd856efa
AK
7320 .read_gpr = emulator_read_gpr,
7321 .write_gpr = emulator_write_gpr,
ce14e868
PB
7322 .read_std = emulator_read_std,
7323 .write_std = emulator_write_std,
7a036a6f 7324 .read_phys = kvm_read_guest_phys_system,
1871c602 7325 .fetch = kvm_fetch_guest_virt,
bbd9b64e
CO
7326 .read_emulated = emulator_read_emulated,
7327 .write_emulated = emulator_write_emulated,
7328 .cmpxchg_emulated = emulator_cmpxchg_emulated,
3cb16fe7 7329 .invlpg = emulator_invlpg,
cf8f70bf
GN
7330 .pio_in_emulated = emulator_pio_in_emulated,
7331 .pio_out_emulated = emulator_pio_out_emulated,
1aa36616
AK
7332 .get_segment = emulator_get_segment,
7333 .set_segment = emulator_set_segment,
5951c442 7334 .get_cached_segment_base = emulator_get_cached_segment_base,
2dafc6c2 7335 .get_gdt = emulator_get_gdt,
160ce1f1 7336 .get_idt = emulator_get_idt,
1ac9d0cf
AK
7337 .set_gdt = emulator_set_gdt,
7338 .set_idt = emulator_set_idt,
52a46617
GN
7339 .get_cr = emulator_get_cr,
7340 .set_cr = emulator_set_cr,
9c537244 7341 .cpl = emulator_get_cpl,
35aa5375
GN
7342 .get_dr = emulator_get_dr,
7343 .set_dr = emulator_set_dr,
64d60670
PB
7344 .get_smbase = emulator_get_smbase,
7345 .set_smbase = emulator_set_smbase,
717746e3
AK
7346 .set_msr = emulator_set_msr,
7347 .get_msr = emulator_get_msr,
67f4d428 7348 .check_pmc = emulator_check_pmc,
222d21aa 7349 .read_pmc = emulator_read_pmc,
6c3287f7 7350 .halt = emulator_halt,
bcaf5cc5 7351 .wbinvd = emulator_wbinvd,
d6aa1000 7352 .fix_hypercall = emulator_fix_hypercall,
c4f035c6 7353 .intercept = emulator_intercept,
bdb42f5a 7354 .get_cpuid = emulator_get_cpuid,
5ae78e95
SC
7355 .guest_has_long_mode = emulator_guest_has_long_mode,
7356 .guest_has_movbe = emulator_guest_has_movbe,
7357 .guest_has_fxsr = emulator_guest_has_fxsr,
801806d9 7358 .set_nmi_mask = emulator_set_nmi_mask,
6ed071f0 7359 .get_hflags = emulator_get_hflags,
edce4654 7360 .exiting_smm = emulator_exiting_smm,
ecc513e5 7361 .leave_smm = emulator_leave_smm,
25b17226 7362 .triple_fault = emulator_triple_fault,
02d4160f 7363 .set_xcr = emulator_set_xcr,
bbd9b64e
CO
7364};
7365
95cb2295
GN
7366static void toggle_interruptibility(struct kvm_vcpu *vcpu, u32 mask)
7367{
b3646477 7368 u32 int_shadow = static_call(kvm_x86_get_interrupt_shadow)(vcpu);
95cb2295
GN
7369 /*
7370 * an sti; sti; sequence only disable interrupts for the first
7371 * instruction. So, if the last instruction, be it emulated or
7372 * not, left the system with the INT_STI flag enabled, it
7373 * means that the last instruction is an sti. We should not
7374 * leave the flag on in this case. The same goes for mov ss
7375 */
37ccdcbe
PB
7376 if (int_shadow & mask)
7377 mask = 0;
6addfc42 7378 if (unlikely(int_shadow || mask)) {
b3646477 7379 static_call(kvm_x86_set_interrupt_shadow)(vcpu, mask);
6addfc42
PB
7380 if (!mask)
7381 kvm_make_request(KVM_REQ_EVENT, vcpu);
7382 }
95cb2295
GN
7383}
7384
ef54bcfe 7385static bool inject_emulated_exception(struct kvm_vcpu *vcpu)
54b8486f 7386{
c9b8b07c 7387 struct x86_emulate_ctxt *ctxt = vcpu->arch.emulate_ctxt;
da9cb575 7388 if (ctxt->exception.vector == PF_VECTOR)
53b3d8e9 7389 return kvm_inject_emulated_page_fault(vcpu, &ctxt->exception);
ef54bcfe
PB
7390
7391 if (ctxt->exception.error_code_valid)
da9cb575
AK
7392 kvm_queue_exception_e(vcpu, ctxt->exception.vector,
7393 ctxt->exception.error_code);
54b8486f 7394 else
da9cb575 7395 kvm_queue_exception(vcpu, ctxt->exception.vector);
ef54bcfe 7396 return false;
54b8486f
GN
7397}
7398
c9b8b07c
SC
7399static struct x86_emulate_ctxt *alloc_emulate_ctxt(struct kvm_vcpu *vcpu)
7400{
7401 struct x86_emulate_ctxt *ctxt;
7402
7403 ctxt = kmem_cache_zalloc(x86_emulator_cache, GFP_KERNEL_ACCOUNT);
7404 if (!ctxt) {
7405 pr_err("kvm: failed to allocate vcpu's emulator\n");
7406 return NULL;
7407 }
7408
7409 ctxt->vcpu = vcpu;
7410 ctxt->ops = &emulate_ops;
7411 vcpu->arch.emulate_ctxt = ctxt;
7412
7413 return ctxt;
7414}
7415
8ec4722d
MG
7416static void init_emulate_ctxt(struct kvm_vcpu *vcpu)
7417{
c9b8b07c 7418 struct x86_emulate_ctxt *ctxt = vcpu->arch.emulate_ctxt;
8ec4722d
MG
7419 int cs_db, cs_l;
7420
b3646477 7421 static_call(kvm_x86_get_cs_db_l_bits)(vcpu, &cs_db, &cs_l);
8ec4722d 7422
744e699c 7423 ctxt->gpa_available = false;
adf52235 7424 ctxt->eflags = kvm_get_rflags(vcpu);
c8401dda
PB
7425 ctxt->tf = (ctxt->eflags & X86_EFLAGS_TF) != 0;
7426
adf52235
TY
7427 ctxt->eip = kvm_rip_read(vcpu);
7428 ctxt->mode = (!is_protmode(vcpu)) ? X86EMUL_MODE_REAL :
7429 (ctxt->eflags & X86_EFLAGS_VM) ? X86EMUL_MODE_VM86 :
42bf549f 7430 (cs_l && is_long_mode(vcpu)) ? X86EMUL_MODE_PROT64 :
adf52235
TY
7431 cs_db ? X86EMUL_MODE_PROT32 :
7432 X86EMUL_MODE_PROT16;
a584539b 7433 BUILD_BUG_ON(HF_GUEST_MASK != X86EMUL_GUEST_MASK);
64d60670
PB
7434 BUILD_BUG_ON(HF_SMM_MASK != X86EMUL_SMM_MASK);
7435 BUILD_BUG_ON(HF_SMM_INSIDE_NMI_MASK != X86EMUL_SMM_INSIDE_NMI_MASK);
adf52235 7436
da6393cd
WL
7437 ctxt->interruptibility = 0;
7438 ctxt->have_exception = false;
7439 ctxt->exception.vector = -1;
7440 ctxt->perm_ok = false;
7441
dd856efa 7442 init_decode_cache(ctxt);
7ae441ea 7443 vcpu->arch.emulate_regs_need_sync_from_vcpu = false;
8ec4722d
MG
7444}
7445
9497e1f2 7446void kvm_inject_realmode_interrupt(struct kvm_vcpu *vcpu, int irq, int inc_eip)
63995653 7447{
c9b8b07c 7448 struct x86_emulate_ctxt *ctxt = vcpu->arch.emulate_ctxt;
63995653
MG
7449 int ret;
7450
7451 init_emulate_ctxt(vcpu);
7452
9dac77fa
AK
7453 ctxt->op_bytes = 2;
7454 ctxt->ad_bytes = 2;
7455 ctxt->_eip = ctxt->eip + inc_eip;
9d74191a 7456 ret = emulate_int_real(ctxt, irq);
63995653 7457
9497e1f2
SC
7458 if (ret != X86EMUL_CONTINUE) {
7459 kvm_make_request(KVM_REQ_TRIPLE_FAULT, vcpu);
7460 } else {
7461 ctxt->eip = ctxt->_eip;
7462 kvm_rip_write(vcpu, ctxt->eip);
7463 kvm_set_rflags(vcpu, ctxt->eflags);
7464 }
63995653
MG
7465}
7466EXPORT_SYMBOL_GPL(kvm_inject_realmode_interrupt);
7467
19238e75
AL
7468static void prepare_emulation_failure_exit(struct kvm_vcpu *vcpu)
7469{
7470 struct x86_emulate_ctxt *ctxt = vcpu->arch.emulate_ctxt;
7471 u32 insn_size = ctxt->fetch.end - ctxt->fetch.data;
7472 struct kvm_run *run = vcpu->run;
7473
7474 run->exit_reason = KVM_EXIT_INTERNAL_ERROR;
7475 run->emulation_failure.suberror = KVM_INTERNAL_ERROR_EMULATION;
7476 run->emulation_failure.ndata = 0;
7477 run->emulation_failure.flags = 0;
7478
7479 if (insn_size) {
7480 run->emulation_failure.ndata = 3;
7481 run->emulation_failure.flags |=
7482 KVM_INTERNAL_ERROR_EMULATION_FLAG_INSTRUCTION_BYTES;
7483 run->emulation_failure.insn_size = insn_size;
7484 memset(run->emulation_failure.insn_bytes, 0x90,
7485 sizeof(run->emulation_failure.insn_bytes));
7486 memcpy(run->emulation_failure.insn_bytes,
7487 ctxt->fetch.data, insn_size);
7488 }
7489}
7490
e2366171 7491static int handle_emulation_failure(struct kvm_vcpu *vcpu, int emulation_type)
6d77dbfc 7492{
19238e75
AL
7493 struct kvm *kvm = vcpu->kvm;
7494
6d77dbfc
GN
7495 ++vcpu->stat.insn_emulation_fail;
7496 trace_kvm_emulate_insn_failed(vcpu);
e2366171 7497
42cbf068
SC
7498 if (emulation_type & EMULTYPE_VMWARE_GP) {
7499 kvm_queue_exception_e(vcpu, GP_VECTOR, 0);
60fc3d02 7500 return 1;
42cbf068 7501 }
e2366171 7502
19238e75
AL
7503 if (kvm->arch.exit_on_emulation_error ||
7504 (emulation_type & EMULTYPE_SKIP)) {
7505 prepare_emulation_failure_exit(vcpu);
60fc3d02 7506 return 0;
738fece4
SC
7507 }
7508
22da61c9
SC
7509 kvm_queue_exception(vcpu, UD_VECTOR);
7510
b3646477 7511 if (!is_guest_mode(vcpu) && static_call(kvm_x86_get_cpl)(vcpu) == 0) {
fc3a9157
JR
7512 vcpu->run->exit_reason = KVM_EXIT_INTERNAL_ERROR;
7513 vcpu->run->internal.suberror = KVM_INTERNAL_ERROR_EMULATION;
7514 vcpu->run->internal.ndata = 0;
60fc3d02 7515 return 0;
fc3a9157 7516 }
e2366171 7517
60fc3d02 7518 return 1;
6d77dbfc
GN
7519}
7520
736c291c 7521static bool reexecute_instruction(struct kvm_vcpu *vcpu, gpa_t cr2_or_gpa,
991eebf9
GN
7522 bool write_fault_to_shadow_pgtable,
7523 int emulation_type)
a6f177ef 7524{
736c291c 7525 gpa_t gpa = cr2_or_gpa;
ba049e93 7526 kvm_pfn_t pfn;
a6f177ef 7527
92daa48b 7528 if (!(emulation_type & EMULTYPE_ALLOW_RETRY_PF))
991eebf9
GN
7529 return false;
7530
92daa48b
SC
7531 if (WARN_ON_ONCE(is_guest_mode(vcpu)) ||
7532 WARN_ON_ONCE(!(emulation_type & EMULTYPE_PF)))
6c3dfeb6
SC
7533 return false;
7534
44dd3ffa 7535 if (!vcpu->arch.mmu->direct_map) {
95b3cf69
XG
7536 /*
7537 * Write permission should be allowed since only
7538 * write access need to be emulated.
7539 */
736c291c 7540 gpa = kvm_mmu_gva_to_gpa_write(vcpu, cr2_or_gpa, NULL);
a6f177ef 7541
95b3cf69
XG
7542 /*
7543 * If the mapping is invalid in guest, let cpu retry
7544 * it to generate fault.
7545 */
7546 if (gpa == UNMAPPED_GVA)
7547 return true;
7548 }
a6f177ef 7549
8e3d9d06
XG
7550 /*
7551 * Do not retry the unhandleable instruction if it faults on the
7552 * readonly host memory, otherwise it will goto a infinite loop:
7553 * retry instruction -> write #PF -> emulation fail -> retry
7554 * instruction -> ...
7555 */
7556 pfn = gfn_to_pfn(vcpu->kvm, gpa_to_gfn(gpa));
95b3cf69
XG
7557
7558 /*
7559 * If the instruction failed on the error pfn, it can not be fixed,
7560 * report the error to userspace.
7561 */
7562 if (is_error_noslot_pfn(pfn))
7563 return false;
7564
7565 kvm_release_pfn_clean(pfn);
7566
7567 /* The instructions are well-emulated on direct mmu. */
44dd3ffa 7568 if (vcpu->arch.mmu->direct_map) {
95b3cf69
XG
7569 unsigned int indirect_shadow_pages;
7570
531810ca 7571 write_lock(&vcpu->kvm->mmu_lock);
95b3cf69 7572 indirect_shadow_pages = vcpu->kvm->arch.indirect_shadow_pages;
531810ca 7573 write_unlock(&vcpu->kvm->mmu_lock);
95b3cf69
XG
7574
7575 if (indirect_shadow_pages)
7576 kvm_mmu_unprotect_page(vcpu->kvm, gpa_to_gfn(gpa));
7577
a6f177ef 7578 return true;
8e3d9d06 7579 }
a6f177ef 7580
95b3cf69
XG
7581 /*
7582 * if emulation was due to access to shadowed page table
7583 * and it failed try to unshadow page and re-enter the
7584 * guest to let CPU execute the instruction.
7585 */
7586 kvm_mmu_unprotect_page(vcpu->kvm, gpa_to_gfn(gpa));
93c05d3e
XG
7587
7588 /*
7589 * If the access faults on its page table, it can not
7590 * be fixed by unprotecting shadow page and it should
7591 * be reported to userspace.
7592 */
7593 return !write_fault_to_shadow_pgtable;
a6f177ef
GN
7594}
7595
1cb3f3ae 7596static bool retry_instruction(struct x86_emulate_ctxt *ctxt,
736c291c 7597 gpa_t cr2_or_gpa, int emulation_type)
1cb3f3ae
XG
7598{
7599 struct kvm_vcpu *vcpu = emul_to_vcpu(ctxt);
736c291c 7600 unsigned long last_retry_eip, last_retry_addr, gpa = cr2_or_gpa;
1cb3f3ae
XG
7601
7602 last_retry_eip = vcpu->arch.last_retry_eip;
7603 last_retry_addr = vcpu->arch.last_retry_addr;
7604
7605 /*
7606 * If the emulation is caused by #PF and it is non-page_table
7607 * writing instruction, it means the VM-EXIT is caused by shadow
7608 * page protected, we can zap the shadow page and retry this
7609 * instruction directly.
7610 *
7611 * Note: if the guest uses a non-page-table modifying instruction
7612 * on the PDE that points to the instruction, then we will unmap
7613 * the instruction and go to an infinite loop. So, we cache the
7614 * last retried eip and the last fault address, if we meet the eip
7615 * and the address again, we can break out of the potential infinite
7616 * loop.
7617 */
7618 vcpu->arch.last_retry_eip = vcpu->arch.last_retry_addr = 0;
7619
92daa48b 7620 if (!(emulation_type & EMULTYPE_ALLOW_RETRY_PF))
1cb3f3ae
XG
7621 return false;
7622
92daa48b
SC
7623 if (WARN_ON_ONCE(is_guest_mode(vcpu)) ||
7624 WARN_ON_ONCE(!(emulation_type & EMULTYPE_PF)))
6c3dfeb6
SC
7625 return false;
7626
1cb3f3ae
XG
7627 if (x86_page_table_writing_insn(ctxt))
7628 return false;
7629
736c291c 7630 if (ctxt->eip == last_retry_eip && last_retry_addr == cr2_or_gpa)
1cb3f3ae
XG
7631 return false;
7632
7633 vcpu->arch.last_retry_eip = ctxt->eip;
736c291c 7634 vcpu->arch.last_retry_addr = cr2_or_gpa;
1cb3f3ae 7635
44dd3ffa 7636 if (!vcpu->arch.mmu->direct_map)
736c291c 7637 gpa = kvm_mmu_gva_to_gpa_write(vcpu, cr2_or_gpa, NULL);
1cb3f3ae 7638
22368028 7639 kvm_mmu_unprotect_page(vcpu->kvm, gpa_to_gfn(gpa));
1cb3f3ae
XG
7640
7641 return true;
7642}
7643
716d51ab
GN
7644static int complete_emulated_mmio(struct kvm_vcpu *vcpu);
7645static int complete_emulated_pio(struct kvm_vcpu *vcpu);
7646
dc87275f 7647static void kvm_smm_changed(struct kvm_vcpu *vcpu, bool entering_smm)
a584539b 7648{
1270e647 7649 trace_kvm_smm_transition(vcpu->vcpu_id, vcpu->arch.smbase, entering_smm);
0d7ee6f4 7650
dc87275f
SC
7651 if (entering_smm) {
7652 vcpu->arch.hflags |= HF_SMM_MASK;
7653 } else {
7654 vcpu->arch.hflags &= ~(HF_SMM_MASK | HF_SMM_INSIDE_NMI_MASK);
7655
c43203ca
PB
7656 /* Process a latched INIT or SMI, if any. */
7657 kvm_make_request(KVM_REQ_EVENT, vcpu);
64d60670 7658 }
699023e2
PB
7659
7660 kvm_mmu_reset_context(vcpu);
64d60670
PB
7661}
7662
4a1e10d5
PB
7663static int kvm_vcpu_check_hw_bp(unsigned long addr, u32 type, u32 dr7,
7664 unsigned long *db)
7665{
7666 u32 dr6 = 0;
7667 int i;
7668 u32 enable, rwlen;
7669
7670 enable = dr7;
7671 rwlen = dr7 >> 16;
7672 for (i = 0; i < 4; i++, enable >>= 2, rwlen >>= 4)
7673 if ((enable & 3) && (rwlen & 15) == type && db[i] == addr)
7674 dr6 |= (1 << i);
7675 return dr6;
7676}
7677
120c2c4f 7678static int kvm_vcpu_do_singlestep(struct kvm_vcpu *vcpu)
663f4c61
PB
7679{
7680 struct kvm_run *kvm_run = vcpu->run;
7681
c8401dda 7682 if (vcpu->guest_debug & KVM_GUESTDBG_SINGLESTEP) {
9a3ecd5e 7683 kvm_run->debug.arch.dr6 = DR6_BS | DR6_ACTIVE_LOW;
d5d260c5 7684 kvm_run->debug.arch.pc = kvm_get_linear_rip(vcpu);
c8401dda
PB
7685 kvm_run->debug.arch.exception = DB_VECTOR;
7686 kvm_run->exit_reason = KVM_EXIT_DEBUG;
60fc3d02 7687 return 0;
663f4c61 7688 }
120c2c4f 7689 kvm_queue_exception_p(vcpu, DB_VECTOR, DR6_BS);
60fc3d02 7690 return 1;
663f4c61
PB
7691}
7692
6affcbed
KH
7693int kvm_skip_emulated_instruction(struct kvm_vcpu *vcpu)
7694{
b3646477 7695 unsigned long rflags = static_call(kvm_x86_get_rflags)(vcpu);
f8ea7c60 7696 int r;
6affcbed 7697
b3646477 7698 r = static_call(kvm_x86_skip_emulated_instruction)(vcpu);
60fc3d02 7699 if (unlikely(!r))
f8ea7c60 7700 return 0;
c8401dda
PB
7701
7702 /*
7703 * rflags is the old, "raw" value of the flags. The new value has
7704 * not been saved yet.
7705 *
7706 * This is correct even for TF set by the guest, because "the
7707 * processor will not generate this exception after the instruction
7708 * that sets the TF flag".
7709 */
7710 if (unlikely(rflags & X86_EFLAGS_TF))
120c2c4f 7711 r = kvm_vcpu_do_singlestep(vcpu);
60fc3d02 7712 return r;
6affcbed
KH
7713}
7714EXPORT_SYMBOL_GPL(kvm_skip_emulated_instruction);
7715
4a1e10d5
PB
7716static bool kvm_vcpu_check_breakpoint(struct kvm_vcpu *vcpu, int *r)
7717{
4a1e10d5
PB
7718 if (unlikely(vcpu->guest_debug & KVM_GUESTDBG_USE_HW_BP) &&
7719 (vcpu->arch.guest_debug_dr7 & DR7_BP_EN_MASK)) {
82b32774
NA
7720 struct kvm_run *kvm_run = vcpu->run;
7721 unsigned long eip = kvm_get_linear_rip(vcpu);
7722 u32 dr6 = kvm_vcpu_check_hw_bp(eip, 0,
4a1e10d5
PB
7723 vcpu->arch.guest_debug_dr7,
7724 vcpu->arch.eff_db);
7725
7726 if (dr6 != 0) {
9a3ecd5e 7727 kvm_run->debug.arch.dr6 = dr6 | DR6_ACTIVE_LOW;
82b32774 7728 kvm_run->debug.arch.pc = eip;
4a1e10d5
PB
7729 kvm_run->debug.arch.exception = DB_VECTOR;
7730 kvm_run->exit_reason = KVM_EXIT_DEBUG;
60fc3d02 7731 *r = 0;
4a1e10d5
PB
7732 return true;
7733 }
7734 }
7735
4161a569
NA
7736 if (unlikely(vcpu->arch.dr7 & DR7_BP_EN_MASK) &&
7737 !(kvm_get_rflags(vcpu) & X86_EFLAGS_RF)) {
82b32774
NA
7738 unsigned long eip = kvm_get_linear_rip(vcpu);
7739 u32 dr6 = kvm_vcpu_check_hw_bp(eip, 0,
4a1e10d5
PB
7740 vcpu->arch.dr7,
7741 vcpu->arch.db);
7742
7743 if (dr6 != 0) {
4d5523cf 7744 kvm_queue_exception_p(vcpu, DB_VECTOR, dr6);
60fc3d02 7745 *r = 1;
4a1e10d5
PB
7746 return true;
7747 }
7748 }
7749
7750 return false;
7751}
7752
04789b66
LA
7753static bool is_vmware_backdoor_opcode(struct x86_emulate_ctxt *ctxt)
7754{
2d7921c4
AM
7755 switch (ctxt->opcode_len) {
7756 case 1:
7757 switch (ctxt->b) {
7758 case 0xe4: /* IN */
7759 case 0xe5:
7760 case 0xec:
7761 case 0xed:
7762 case 0xe6: /* OUT */
7763 case 0xe7:
7764 case 0xee:
7765 case 0xef:
7766 case 0x6c: /* INS */
7767 case 0x6d:
7768 case 0x6e: /* OUTS */
7769 case 0x6f:
7770 return true;
7771 }
7772 break;
7773 case 2:
7774 switch (ctxt->b) {
7775 case 0x33: /* RDPMC */
7776 return true;
7777 }
7778 break;
04789b66
LA
7779 }
7780
7781 return false;
7782}
7783
4aa2691d
WH
7784/*
7785 * Decode to be emulated instruction. Return EMULATION_OK if success.
7786 */
7787int x86_decode_emulated_instruction(struct kvm_vcpu *vcpu, int emulation_type,
7788 void *insn, int insn_len)
7789{
7790 int r = EMULATION_OK;
7791 struct x86_emulate_ctxt *ctxt = vcpu->arch.emulate_ctxt;
7792
7793 init_emulate_ctxt(vcpu);
7794
7795 /*
7796 * We will reenter on the same instruction since we do not set
7797 * complete_userspace_io. This does not handle watchpoints yet,
7798 * those would be handled in the emulate_ops.
7799 */
7800 if (!(emulation_type & EMULTYPE_SKIP) &&
7801 kvm_vcpu_check_breakpoint(vcpu, &r))
7802 return r;
7803
b35491e6 7804 r = x86_decode_insn(ctxt, insn, insn_len, emulation_type);
4aa2691d
WH
7805
7806 trace_kvm_emulate_insn_start(vcpu);
7807 ++vcpu->stat.insn_emulation;
7808
7809 return r;
7810}
7811EXPORT_SYMBOL_GPL(x86_decode_emulated_instruction);
7812
736c291c
SC
7813int x86_emulate_instruction(struct kvm_vcpu *vcpu, gpa_t cr2_or_gpa,
7814 int emulation_type, void *insn, int insn_len)
bbd9b64e 7815{
95cb2295 7816 int r;
c9b8b07c 7817 struct x86_emulate_ctxt *ctxt = vcpu->arch.emulate_ctxt;
7ae441ea 7818 bool writeback = true;
09e3e2a1
SC
7819 bool write_fault_to_spt;
7820
b3646477 7821 if (unlikely(!static_call(kvm_x86_can_emulate_instruction)(vcpu, insn, insn_len)))
09e3e2a1 7822 return 1;
bbd9b64e 7823
c595ceee
PB
7824 vcpu->arch.l1tf_flush_l1d = true;
7825
93c05d3e
XG
7826 /*
7827 * Clear write_fault_to_shadow_pgtable here to ensure it is
7828 * never reused.
7829 */
09e3e2a1 7830 write_fault_to_spt = vcpu->arch.write_fault_to_shadow_pgtable;
93c05d3e 7831 vcpu->arch.write_fault_to_shadow_pgtable = false;
8d7d8102 7832
571008da 7833 if (!(emulation_type & EMULTYPE_NO_DECODE)) {
4aa2691d 7834 kvm_clear_exception_queue(vcpu);
4a1e10d5 7835
4aa2691d
WH
7836 r = x86_decode_emulated_instruction(vcpu, emulation_type,
7837 insn, insn_len);
1d2887e2 7838 if (r != EMULATION_OK) {
b4000606 7839 if ((emulation_type & EMULTYPE_TRAP_UD) ||
c83fad65
SC
7840 (emulation_type & EMULTYPE_TRAP_UD_FORCED)) {
7841 kvm_queue_exception(vcpu, UD_VECTOR);
60fc3d02 7842 return 1;
c83fad65 7843 }
736c291c
SC
7844 if (reexecute_instruction(vcpu, cr2_or_gpa,
7845 write_fault_to_spt,
7846 emulation_type))
60fc3d02 7847 return 1;
8530a79c 7848 if (ctxt->have_exception) {
c8848cee
JD
7849 /*
7850 * #UD should result in just EMULATION_FAILED, and trap-like
7851 * exception should not be encountered during decode.
7852 */
7853 WARN_ON_ONCE(ctxt->exception.vector == UD_VECTOR ||
7854 exception_type(ctxt->exception.vector) == EXCPT_TRAP);
8530a79c 7855 inject_emulated_exception(vcpu);
60fc3d02 7856 return 1;
8530a79c 7857 }
e2366171 7858 return handle_emulation_failure(vcpu, emulation_type);
bbd9b64e
CO
7859 }
7860 }
7861
42cbf068
SC
7862 if ((emulation_type & EMULTYPE_VMWARE_GP) &&
7863 !is_vmware_backdoor_opcode(ctxt)) {
7864 kvm_queue_exception_e(vcpu, GP_VECTOR, 0);
60fc3d02 7865 return 1;
42cbf068 7866 }
04789b66 7867
1957aa63
SC
7868 /*
7869 * Note, EMULTYPE_SKIP is intended for use *only* by vendor callbacks
7870 * for kvm_skip_emulated_instruction(). The caller is responsible for
7871 * updating interruptibility state and injecting single-step #DBs.
7872 */
ba8afb6b 7873 if (emulation_type & EMULTYPE_SKIP) {
9dac77fa 7874 kvm_rip_write(vcpu, ctxt->_eip);
bb663c7a
NA
7875 if (ctxt->eflags & X86_EFLAGS_RF)
7876 kvm_set_rflags(vcpu, ctxt->eflags & ~X86_EFLAGS_RF);
60fc3d02 7877 return 1;
ba8afb6b
GN
7878 }
7879
736c291c 7880 if (retry_instruction(ctxt, cr2_or_gpa, emulation_type))
60fc3d02 7881 return 1;
1cb3f3ae 7882
7ae441ea 7883 /* this is needed for vmware backdoor interface to work since it
4d2179e1 7884 changes registers values during IO operation */
7ae441ea
GN
7885 if (vcpu->arch.emulate_regs_need_sync_from_vcpu) {
7886 vcpu->arch.emulate_regs_need_sync_from_vcpu = false;
dd856efa 7887 emulator_invalidate_register_cache(ctxt);
7ae441ea 7888 }
4d2179e1 7889
5cd21917 7890restart:
92daa48b
SC
7891 if (emulation_type & EMULTYPE_PF) {
7892 /* Save the faulting GPA (cr2) in the address field */
7893 ctxt->exception.address = cr2_or_gpa;
7894
7895 /* With shadow page tables, cr2 contains a GVA or nGPA. */
7896 if (vcpu->arch.mmu->direct_map) {
744e699c
SC
7897 ctxt->gpa_available = true;
7898 ctxt->gpa_val = cr2_or_gpa;
92daa48b
SC
7899 }
7900 } else {
7901 /* Sanitize the address out of an abundance of paranoia. */
7902 ctxt->exception.address = 0;
7903 }
0f89b207 7904
9d74191a 7905 r = x86_emulate_insn(ctxt);
bbd9b64e 7906
775fde86 7907 if (r == EMULATION_INTERCEPTED)
60fc3d02 7908 return 1;
775fde86 7909
d2ddd1c4 7910 if (r == EMULATION_FAILED) {
736c291c 7911 if (reexecute_instruction(vcpu, cr2_or_gpa, write_fault_to_spt,
991eebf9 7912 emulation_type))
60fc3d02 7913 return 1;
c3cd7ffa 7914
e2366171 7915 return handle_emulation_failure(vcpu, emulation_type);
bbd9b64e
CO
7916 }
7917
9d74191a 7918 if (ctxt->have_exception) {
60fc3d02 7919 r = 1;
ef54bcfe
PB
7920 if (inject_emulated_exception(vcpu))
7921 return r;
d2ddd1c4 7922 } else if (vcpu->arch.pio.count) {
0912c977
PB
7923 if (!vcpu->arch.pio.in) {
7924 /* FIXME: return into emulator if single-stepping. */
3457e419 7925 vcpu->arch.pio.count = 0;
0912c977 7926 } else {
7ae441ea 7927 writeback = false;
716d51ab
GN
7928 vcpu->arch.complete_userspace_io = complete_emulated_pio;
7929 }
60fc3d02 7930 r = 0;
7ae441ea 7931 } else if (vcpu->mmio_needed) {
bc8a0aaf
SC
7932 ++vcpu->stat.mmio_exits;
7933
7ae441ea
GN
7934 if (!vcpu->mmio_is_write)
7935 writeback = false;
60fc3d02 7936 r = 0;
716d51ab 7937 vcpu->arch.complete_userspace_io = complete_emulated_mmio;
7ae441ea 7938 } else if (r == EMULATION_RESTART)
5cd21917 7939 goto restart;
d2ddd1c4 7940 else
60fc3d02 7941 r = 1;
f850e2e6 7942
7ae441ea 7943 if (writeback) {
b3646477 7944 unsigned long rflags = static_call(kvm_x86_get_rflags)(vcpu);
9d74191a 7945 toggle_interruptibility(vcpu, ctxt->interruptibility);
7ae441ea 7946 vcpu->arch.emulate_regs_need_sync_to_vcpu = false;
38827dbd 7947 if (!ctxt->have_exception ||
75ee23b3
SC
7948 exception_type(ctxt->exception.vector) == EXCPT_TRAP) {
7949 kvm_rip_write(vcpu, ctxt->eip);
384dea1c 7950 if (r && (ctxt->tf || (vcpu->guest_debug & KVM_GUESTDBG_SINGLESTEP)))
120c2c4f 7951 r = kvm_vcpu_do_singlestep(vcpu);
afaf0b2f 7952 if (kvm_x86_ops.update_emulated_instruction)
b3646477 7953 static_call(kvm_x86_update_emulated_instruction)(vcpu);
38827dbd 7954 __kvm_set_rflags(vcpu, ctxt->eflags);
75ee23b3 7955 }
6addfc42
PB
7956
7957 /*
7958 * For STI, interrupts are shadowed; so KVM_REQ_EVENT will
7959 * do nothing, and it will be requested again as soon as
7960 * the shadow expires. But we still need to check here,
7961 * because POPF has no interrupt shadow.
7962 */
7963 if (unlikely((ctxt->eflags & ~rflags) & X86_EFLAGS_IF))
7964 kvm_make_request(KVM_REQ_EVENT, vcpu);
7ae441ea
GN
7965 } else
7966 vcpu->arch.emulate_regs_need_sync_to_vcpu = true;
e85d28f8
GN
7967
7968 return r;
de7d789a 7969}
c60658d1
SC
7970
7971int kvm_emulate_instruction(struct kvm_vcpu *vcpu, int emulation_type)
7972{
7973 return x86_emulate_instruction(vcpu, 0, emulation_type, NULL, 0);
7974}
7975EXPORT_SYMBOL_GPL(kvm_emulate_instruction);
7976
7977int kvm_emulate_instruction_from_buffer(struct kvm_vcpu *vcpu,
7978 void *insn, int insn_len)
7979{
7980 return x86_emulate_instruction(vcpu, 0, 0, insn, insn_len);
7981}
7982EXPORT_SYMBOL_GPL(kvm_emulate_instruction_from_buffer);
de7d789a 7983
8764ed55
SC
7984static int complete_fast_pio_out_port_0x7e(struct kvm_vcpu *vcpu)
7985{
7986 vcpu->arch.pio.count = 0;
7987 return 1;
7988}
7989
45def77e
SC
7990static int complete_fast_pio_out(struct kvm_vcpu *vcpu)
7991{
7992 vcpu->arch.pio.count = 0;
7993
7994 if (unlikely(!kvm_is_linear_rip(vcpu, vcpu->arch.pio.linear_rip)))
7995 return 1;
7996
7997 return kvm_skip_emulated_instruction(vcpu);
7998}
7999
dca7f128
SC
8000static int kvm_fast_pio_out(struct kvm_vcpu *vcpu, int size,
8001 unsigned short port)
de7d789a 8002{
de3cd117 8003 unsigned long val = kvm_rax_read(vcpu);
2e3bb4d8
SC
8004 int ret = emulator_pio_out(vcpu, size, port, &val, 1);
8005
8764ed55
SC
8006 if (ret)
8007 return ret;
45def77e 8008
8764ed55
SC
8009 /*
8010 * Workaround userspace that relies on old KVM behavior of %rip being
8011 * incremented prior to exiting to userspace to handle "OUT 0x7e".
8012 */
8013 if (port == 0x7e &&
8014 kvm_check_has_quirk(vcpu->kvm, KVM_X86_QUIRK_OUT_7E_INC_RIP)) {
8015 vcpu->arch.complete_userspace_io =
8016 complete_fast_pio_out_port_0x7e;
8017 kvm_skip_emulated_instruction(vcpu);
8018 } else {
45def77e
SC
8019 vcpu->arch.pio.linear_rip = kvm_get_linear_rip(vcpu);
8020 vcpu->arch.complete_userspace_io = complete_fast_pio_out;
8021 }
8764ed55 8022 return 0;
de7d789a 8023}
de7d789a 8024
8370c3d0
TL
8025static int complete_fast_pio_in(struct kvm_vcpu *vcpu)
8026{
8027 unsigned long val;
8028
8029 /* We should only ever be called with arch.pio.count equal to 1 */
8030 BUG_ON(vcpu->arch.pio.count != 1);
8031
45def77e
SC
8032 if (unlikely(!kvm_is_linear_rip(vcpu, vcpu->arch.pio.linear_rip))) {
8033 vcpu->arch.pio.count = 0;
8034 return 1;
8035 }
8036
8370c3d0 8037 /* For size less than 4 we merge, else we zero extend */
de3cd117 8038 val = (vcpu->arch.pio.size < 4) ? kvm_rax_read(vcpu) : 0;
8370c3d0
TL
8039
8040 /*
2e3bb4d8 8041 * Since vcpu->arch.pio.count == 1 let emulator_pio_in perform
8370c3d0
TL
8042 * the copy and tracing
8043 */
2e3bb4d8 8044 emulator_pio_in(vcpu, vcpu->arch.pio.size, vcpu->arch.pio.port, &val, 1);
de3cd117 8045 kvm_rax_write(vcpu, val);
8370c3d0 8046
45def77e 8047 return kvm_skip_emulated_instruction(vcpu);
8370c3d0
TL
8048}
8049
dca7f128
SC
8050static int kvm_fast_pio_in(struct kvm_vcpu *vcpu, int size,
8051 unsigned short port)
8370c3d0
TL
8052{
8053 unsigned long val;
8054 int ret;
8055
8056 /* For size less than 4 we merge, else we zero extend */
de3cd117 8057 val = (size < 4) ? kvm_rax_read(vcpu) : 0;
8370c3d0 8058
2e3bb4d8 8059 ret = emulator_pio_in(vcpu, size, port, &val, 1);
8370c3d0 8060 if (ret) {
de3cd117 8061 kvm_rax_write(vcpu, val);
8370c3d0
TL
8062 return ret;
8063 }
8064
45def77e 8065 vcpu->arch.pio.linear_rip = kvm_get_linear_rip(vcpu);
8370c3d0
TL
8066 vcpu->arch.complete_userspace_io = complete_fast_pio_in;
8067
8068 return 0;
8069}
dca7f128
SC
8070
8071int kvm_fast_pio(struct kvm_vcpu *vcpu, int size, unsigned short port, int in)
8072{
45def77e 8073 int ret;
dca7f128 8074
dca7f128 8075 if (in)
45def77e 8076 ret = kvm_fast_pio_in(vcpu, size, port);
dca7f128 8077 else
45def77e
SC
8078 ret = kvm_fast_pio_out(vcpu, size, port);
8079 return ret && kvm_skip_emulated_instruction(vcpu);
dca7f128
SC
8080}
8081EXPORT_SYMBOL_GPL(kvm_fast_pio);
8370c3d0 8082
251a5fd6 8083static int kvmclock_cpu_down_prep(unsigned int cpu)
8cfdc000 8084{
0a3aee0d 8085 __this_cpu_write(cpu_tsc_khz, 0);
251a5fd6 8086 return 0;
8cfdc000
ZA
8087}
8088
8089static void tsc_khz_changed(void *data)
c8076604 8090{
8cfdc000
ZA
8091 struct cpufreq_freqs *freq = data;
8092 unsigned long khz = 0;
8093
8094 if (data)
8095 khz = freq->new;
8096 else if (!boot_cpu_has(X86_FEATURE_CONSTANT_TSC))
8097 khz = cpufreq_quick_get(raw_smp_processor_id());
8098 if (!khz)
8099 khz = tsc_khz;
0a3aee0d 8100 __this_cpu_write(cpu_tsc_khz, khz);
c8076604
GH
8101}
8102
5fa4ec9c 8103#ifdef CONFIG_X86_64
0092e434
VK
8104static void kvm_hyperv_tsc_notifier(void)
8105{
0092e434
VK
8106 struct kvm *kvm;
8107 struct kvm_vcpu *vcpu;
8108 int cpu;
a83829f5 8109 unsigned long flags;
0092e434 8110
0d9ce162 8111 mutex_lock(&kvm_lock);
0092e434
VK
8112 list_for_each_entry(kvm, &vm_list, vm_list)
8113 kvm_make_mclock_inprogress_request(kvm);
8114
8115 hyperv_stop_tsc_emulation();
8116
8117 /* TSC frequency always matches when on Hyper-V */
8118 for_each_present_cpu(cpu)
8119 per_cpu(cpu_tsc_khz, cpu) = tsc_khz;
8120 kvm_max_guest_tsc_khz = tsc_khz;
8121
8122 list_for_each_entry(kvm, &vm_list, vm_list) {
8123 struct kvm_arch *ka = &kvm->arch;
8124
a83829f5 8125 spin_lock_irqsave(&ka->pvclock_gtod_sync_lock, flags);
0092e434 8126 pvclock_update_vm_gtod_copy(kvm);
a83829f5 8127 spin_unlock_irqrestore(&ka->pvclock_gtod_sync_lock, flags);
0092e434
VK
8128
8129 kvm_for_each_vcpu(cpu, vcpu, kvm)
8130 kvm_make_request(KVM_REQ_CLOCK_UPDATE, vcpu);
8131
8132 kvm_for_each_vcpu(cpu, vcpu, kvm)
8133 kvm_clear_request(KVM_REQ_MCLOCK_INPROGRESS, vcpu);
0092e434 8134 }
0d9ce162 8135 mutex_unlock(&kvm_lock);
0092e434 8136}
5fa4ec9c 8137#endif
0092e434 8138
df24014a 8139static void __kvmclock_cpufreq_notifier(struct cpufreq_freqs *freq, int cpu)
c8076604 8140{
c8076604
GH
8141 struct kvm *kvm;
8142 struct kvm_vcpu *vcpu;
8143 int i, send_ipi = 0;
8144
8cfdc000
ZA
8145 /*
8146 * We allow guests to temporarily run on slowing clocks,
8147 * provided we notify them after, or to run on accelerating
8148 * clocks, provided we notify them before. Thus time never
8149 * goes backwards.
8150 *
8151 * However, we have a problem. We can't atomically update
8152 * the frequency of a given CPU from this function; it is
8153 * merely a notifier, which can be called from any CPU.
8154 * Changing the TSC frequency at arbitrary points in time
8155 * requires a recomputation of local variables related to
8156 * the TSC for each VCPU. We must flag these local variables
8157 * to be updated and be sure the update takes place with the
8158 * new frequency before any guests proceed.
8159 *
8160 * Unfortunately, the combination of hotplug CPU and frequency
8161 * change creates an intractable locking scenario; the order
8162 * of when these callouts happen is undefined with respect to
8163 * CPU hotplug, and they can race with each other. As such,
8164 * merely setting per_cpu(cpu_tsc_khz) = X during a hotadd is
8165 * undefined; you can actually have a CPU frequency change take
8166 * place in between the computation of X and the setting of the
8167 * variable. To protect against this problem, all updates of
8168 * the per_cpu tsc_khz variable are done in an interrupt
8169 * protected IPI, and all callers wishing to update the value
8170 * must wait for a synchronous IPI to complete (which is trivial
8171 * if the caller is on the CPU already). This establishes the
8172 * necessary total order on variable updates.
8173 *
8174 * Note that because a guest time update may take place
8175 * anytime after the setting of the VCPU's request bit, the
8176 * correct TSC value must be set before the request. However,
8177 * to ensure the update actually makes it to any guest which
8178 * starts running in hardware virtualization between the set
8179 * and the acquisition of the spinlock, we must also ping the
8180 * CPU after setting the request bit.
8181 *
8182 */
8183
df24014a 8184 smp_call_function_single(cpu, tsc_khz_changed, freq, 1);
c8076604 8185
0d9ce162 8186 mutex_lock(&kvm_lock);
c8076604 8187 list_for_each_entry(kvm, &vm_list, vm_list) {
988a2cae 8188 kvm_for_each_vcpu(i, vcpu, kvm) {
df24014a 8189 if (vcpu->cpu != cpu)
c8076604 8190 continue;
c285545f 8191 kvm_make_request(KVM_REQ_CLOCK_UPDATE, vcpu);
0d9ce162 8192 if (vcpu->cpu != raw_smp_processor_id())
8cfdc000 8193 send_ipi = 1;
c8076604
GH
8194 }
8195 }
0d9ce162 8196 mutex_unlock(&kvm_lock);
c8076604
GH
8197
8198 if (freq->old < freq->new && send_ipi) {
8199 /*
8200 * We upscale the frequency. Must make the guest
8201 * doesn't see old kvmclock values while running with
8202 * the new frequency, otherwise we risk the guest sees
8203 * time go backwards.
8204 *
8205 * In case we update the frequency for another cpu
8206 * (which might be in guest context) send an interrupt
8207 * to kick the cpu out of guest context. Next time
8208 * guest context is entered kvmclock will be updated,
8209 * so the guest will not see stale values.
8210 */
df24014a 8211 smp_call_function_single(cpu, tsc_khz_changed, freq, 1);
c8076604 8212 }
df24014a
VK
8213}
8214
8215static int kvmclock_cpufreq_notifier(struct notifier_block *nb, unsigned long val,
8216 void *data)
8217{
8218 struct cpufreq_freqs *freq = data;
8219 int cpu;
8220
8221 if (val == CPUFREQ_PRECHANGE && freq->old > freq->new)
8222 return 0;
8223 if (val == CPUFREQ_POSTCHANGE && freq->old < freq->new)
8224 return 0;
8225
8226 for_each_cpu(cpu, freq->policy->cpus)
8227 __kvmclock_cpufreq_notifier(freq, cpu);
8228
c8076604
GH
8229 return 0;
8230}
8231
8232static struct notifier_block kvmclock_cpufreq_notifier_block = {
8cfdc000
ZA
8233 .notifier_call = kvmclock_cpufreq_notifier
8234};
8235
251a5fd6 8236static int kvmclock_cpu_online(unsigned int cpu)
8cfdc000 8237{
251a5fd6
SAS
8238 tsc_khz_changed(NULL);
8239 return 0;
8cfdc000
ZA
8240}
8241
b820cc0c
ZA
8242static void kvm_timer_init(void)
8243{
c285545f 8244 max_tsc_khz = tsc_khz;
460dd42e 8245
b820cc0c 8246 if (!boot_cpu_has(X86_FEATURE_CONSTANT_TSC)) {
c285545f 8247#ifdef CONFIG_CPU_FREQ
aaec7c03 8248 struct cpufreq_policy *policy;
758f588d
BP
8249 int cpu;
8250
3e26f230 8251 cpu = get_cpu();
aaec7c03 8252 policy = cpufreq_cpu_get(cpu);
9a11997e
WL
8253 if (policy) {
8254 if (policy->cpuinfo.max_freq)
8255 max_tsc_khz = policy->cpuinfo.max_freq;
8256 cpufreq_cpu_put(policy);
8257 }
3e26f230 8258 put_cpu();
c285545f 8259#endif
b820cc0c
ZA
8260 cpufreq_register_notifier(&kvmclock_cpufreq_notifier_block,
8261 CPUFREQ_TRANSITION_NOTIFIER);
8262 }
460dd42e 8263
73c1b41e 8264 cpuhp_setup_state(CPUHP_AP_X86_KVM_CLK_ONLINE, "x86/kvm/clk:online",
251a5fd6 8265 kvmclock_cpu_online, kvmclock_cpu_down_prep);
b820cc0c
ZA
8266}
8267
dd60d217
AK
8268DEFINE_PER_CPU(struct kvm_vcpu *, current_vcpu);
8269EXPORT_PER_CPU_SYMBOL_GPL(current_vcpu);
ff9d07a0 8270
f5132b01 8271int kvm_is_in_guest(void)
ff9d07a0 8272{
086c9855 8273 return __this_cpu_read(current_vcpu) != NULL;
ff9d07a0
ZY
8274}
8275
8276static int kvm_is_user_mode(void)
8277{
8278 int user_mode = 3;
dcf46b94 8279
086c9855 8280 if (__this_cpu_read(current_vcpu))
b3646477 8281 user_mode = static_call(kvm_x86_get_cpl)(__this_cpu_read(current_vcpu));
dcf46b94 8282
ff9d07a0
ZY
8283 return user_mode != 0;
8284}
8285
8286static unsigned long kvm_get_guest_ip(void)
8287{
8288 unsigned long ip = 0;
dcf46b94 8289
086c9855
AS
8290 if (__this_cpu_read(current_vcpu))
8291 ip = kvm_rip_read(__this_cpu_read(current_vcpu));
dcf46b94 8292
ff9d07a0
ZY
8293 return ip;
8294}
8295
8479e04e
LK
8296static void kvm_handle_intel_pt_intr(void)
8297{
8298 struct kvm_vcpu *vcpu = __this_cpu_read(current_vcpu);
8299
8300 kvm_make_request(KVM_REQ_PMI, vcpu);
8301 __set_bit(MSR_CORE_PERF_GLOBAL_OVF_CTRL_TRACE_TOPA_PMI_BIT,
8302 (unsigned long *)&vcpu->arch.pmu.global_status);
8303}
8304
ff9d07a0
ZY
8305static struct perf_guest_info_callbacks kvm_guest_cbs = {
8306 .is_in_guest = kvm_is_in_guest,
8307 .is_user_mode = kvm_is_user_mode,
8308 .get_guest_ip = kvm_get_guest_ip,
8479e04e 8309 .handle_intel_pt_intr = kvm_handle_intel_pt_intr,
ff9d07a0
ZY
8310};
8311
16e8d74d
MT
8312#ifdef CONFIG_X86_64
8313static void pvclock_gtod_update_fn(struct work_struct *work)
8314{
d828199e
MT
8315 struct kvm *kvm;
8316
8317 struct kvm_vcpu *vcpu;
8318 int i;
8319
0d9ce162 8320 mutex_lock(&kvm_lock);
d828199e
MT
8321 list_for_each_entry(kvm, &vm_list, vm_list)
8322 kvm_for_each_vcpu(i, vcpu, kvm)
105b21bb 8323 kvm_make_request(KVM_REQ_MASTERCLOCK_UPDATE, vcpu);
d828199e 8324 atomic_set(&kvm_guest_has_master_clock, 0);
0d9ce162 8325 mutex_unlock(&kvm_lock);
16e8d74d
MT
8326}
8327
8328static DECLARE_WORK(pvclock_gtod_work, pvclock_gtod_update_fn);
8329
3f804f6d
TG
8330/*
8331 * Indirection to move queue_work() out of the tk_core.seq write held
8332 * region to prevent possible deadlocks against time accessors which
8333 * are invoked with work related locks held.
8334 */
8335static void pvclock_irq_work_fn(struct irq_work *w)
8336{
8337 queue_work(system_long_wq, &pvclock_gtod_work);
8338}
8339
8340static DEFINE_IRQ_WORK(pvclock_irq_work, pvclock_irq_work_fn);
8341
16e8d74d
MT
8342/*
8343 * Notification about pvclock gtod data update.
8344 */
8345static int pvclock_gtod_notify(struct notifier_block *nb, unsigned long unused,
8346 void *priv)
8347{
8348 struct pvclock_gtod_data *gtod = &pvclock_gtod_data;
8349 struct timekeeper *tk = priv;
8350
8351 update_pvclock_gtod(tk);
8352
3f804f6d
TG
8353 /*
8354 * Disable master clock if host does not trust, or does not use,
8355 * TSC based clocksource. Delegate queue_work() to irq_work as
8356 * this is invoked with tk_core.seq write held.
16e8d74d 8357 */
b0c39dc6 8358 if (!gtod_is_based_on_tsc(gtod->clock.vclock_mode) &&
16e8d74d 8359 atomic_read(&kvm_guest_has_master_clock) != 0)
3f804f6d 8360 irq_work_queue(&pvclock_irq_work);
16e8d74d
MT
8361 return 0;
8362}
8363
8364static struct notifier_block pvclock_gtod_notifier = {
8365 .notifier_call = pvclock_gtod_notify,
8366};
8367#endif
8368
f8c16bba 8369int kvm_arch_init(void *opaque)
043405e1 8370{
d008dfdb 8371 struct kvm_x86_init_ops *ops = opaque;
b820cc0c 8372 int r;
f8c16bba 8373
afaf0b2f 8374 if (kvm_x86_ops.hardware_enable) {
f8c16bba 8375 printk(KERN_ERR "kvm: already loaded the other module\n");
56c6d28a
ZX
8376 r = -EEXIST;
8377 goto out;
f8c16bba
ZX
8378 }
8379
8380 if (!ops->cpu_has_kvm_support()) {
ef935c25 8381 pr_err_ratelimited("kvm: no hardware support\n");
56c6d28a
ZX
8382 r = -EOPNOTSUPP;
8383 goto out;
f8c16bba
ZX
8384 }
8385 if (ops->disabled_by_bios()) {
ef935c25 8386 pr_err_ratelimited("kvm: disabled by bios\n");
56c6d28a
ZX
8387 r = -EOPNOTSUPP;
8388 goto out;
f8c16bba
ZX
8389 }
8390
b666a4b6
MO
8391 /*
8392 * KVM explicitly assumes that the guest has an FPU and
8393 * FXSAVE/FXRSTOR. For example, the KVM_GET_FPU explicitly casts the
8394 * vCPU's FPU state as a fxregs_state struct.
8395 */
8396 if (!boot_cpu_has(X86_FEATURE_FPU) || !boot_cpu_has(X86_FEATURE_FXSR)) {
8397 printk(KERN_ERR "kvm: inadequate fpu\n");
8398 r = -EOPNOTSUPP;
8399 goto out;
8400 }
8401
013f6a5d 8402 r = -ENOMEM;
ed8e4812 8403 x86_fpu_cache = kmem_cache_create("x86_fpu", sizeof(struct fpu),
b666a4b6
MO
8404 __alignof__(struct fpu), SLAB_ACCOUNT,
8405 NULL);
8406 if (!x86_fpu_cache) {
8407 printk(KERN_ERR "kvm: failed to allocate cache for x86 fpu\n");
8408 goto out;
8409 }
8410
c9b8b07c
SC
8411 x86_emulator_cache = kvm_alloc_emulator_cache();
8412 if (!x86_emulator_cache) {
8413 pr_err("kvm: failed to allocate cache for x86 emulator\n");
8414 goto out_free_x86_fpu_cache;
8415 }
8416
7e34fbd0
SC
8417 user_return_msrs = alloc_percpu(struct kvm_user_return_msrs);
8418 if (!user_return_msrs) {
8419 printk(KERN_ERR "kvm: failed to allocate percpu kvm_user_return_msrs\n");
c9b8b07c 8420 goto out_free_x86_emulator_cache;
013f6a5d 8421 }
e5fda4bb 8422 kvm_nr_uret_msrs = 0;
013f6a5d 8423
97db56ce
AK
8424 r = kvm_mmu_module_init();
8425 if (r)
013f6a5d 8426 goto out_free_percpu;
97db56ce 8427
b820cc0c 8428 kvm_timer_init();
c8076604 8429
ff9d07a0
ZY
8430 perf_register_guest_info_callbacks(&kvm_guest_cbs);
8431
cfc48181 8432 if (boot_cpu_has(X86_FEATURE_XSAVE)) {
2acf923e 8433 host_xcr0 = xgetbv(XCR_XFEATURE_ENABLED_MASK);
cfc48181
SC
8434 supported_xcr0 = host_xcr0 & KVM_SUPPORTED_XCR0;
8435 }
2acf923e 8436
0c5f81da
WL
8437 if (pi_inject_timer == -1)
8438 pi_inject_timer = housekeeping_enabled(HK_FLAG_TIMER);
16e8d74d
MT
8439#ifdef CONFIG_X86_64
8440 pvclock_gtod_register_notifier(&pvclock_gtod_notifier);
0092e434 8441
5fa4ec9c 8442 if (hypervisor_is_type(X86_HYPER_MS_HYPERV))
0092e434 8443 set_hv_tscchange_cb(kvm_hyperv_tsc_notifier);
16e8d74d
MT
8444#endif
8445
f8c16bba 8446 return 0;
56c6d28a 8447
013f6a5d 8448out_free_percpu:
7e34fbd0 8449 free_percpu(user_return_msrs);
c9b8b07c
SC
8450out_free_x86_emulator_cache:
8451 kmem_cache_destroy(x86_emulator_cache);
b666a4b6
MO
8452out_free_x86_fpu_cache:
8453 kmem_cache_destroy(x86_fpu_cache);
56c6d28a 8454out:
56c6d28a 8455 return r;
043405e1 8456}
8776e519 8457
f8c16bba
ZX
8458void kvm_arch_exit(void)
8459{
0092e434 8460#ifdef CONFIG_X86_64
5fa4ec9c 8461 if (hypervisor_is_type(X86_HYPER_MS_HYPERV))
0092e434
VK
8462 clear_hv_tscchange_cb();
8463#endif
cef84c30 8464 kvm_lapic_exit();
ff9d07a0
ZY
8465 perf_unregister_guest_info_callbacks(&kvm_guest_cbs);
8466
888d256e
JK
8467 if (!boot_cpu_has(X86_FEATURE_CONSTANT_TSC))
8468 cpufreq_unregister_notifier(&kvmclock_cpufreq_notifier_block,
8469 CPUFREQ_TRANSITION_NOTIFIER);
251a5fd6 8470 cpuhp_remove_state_nocalls(CPUHP_AP_X86_KVM_CLK_ONLINE);
16e8d74d
MT
8471#ifdef CONFIG_X86_64
8472 pvclock_gtod_unregister_notifier(&pvclock_gtod_notifier);
3f804f6d 8473 irq_work_sync(&pvclock_irq_work);
594b27e6 8474 cancel_work_sync(&pvclock_gtod_work);
16e8d74d 8475#endif
afaf0b2f 8476 kvm_x86_ops.hardware_enable = NULL;
56c6d28a 8477 kvm_mmu_module_exit();
7e34fbd0 8478 free_percpu(user_return_msrs);
dfdc0a71 8479 kmem_cache_destroy(x86_emulator_cache);
b666a4b6 8480 kmem_cache_destroy(x86_fpu_cache);
b59b153d 8481#ifdef CONFIG_KVM_XEN
c462f859 8482 static_key_deferred_flush(&kvm_xen_enabled);
7d6bbebb 8483 WARN_ON(static_branch_unlikely(&kvm_xen_enabled.key));
b59b153d 8484#endif
56c6d28a 8485}
f8c16bba 8486
872f36eb 8487static int __kvm_vcpu_halt(struct kvm_vcpu *vcpu, int state, int reason)
8776e519
HB
8488{
8489 ++vcpu->stat.halt_exits;
35754c98 8490 if (lapic_in_kernel(vcpu)) {
647daca2 8491 vcpu->arch.mp_state = state;
8776e519
HB
8492 return 1;
8493 } else {
647daca2 8494 vcpu->run->exit_reason = reason;
8776e519
HB
8495 return 0;
8496 }
8497}
647daca2
TL
8498
8499int kvm_vcpu_halt(struct kvm_vcpu *vcpu)
8500{
8501 return __kvm_vcpu_halt(vcpu, KVM_MP_STATE_HALTED, KVM_EXIT_HLT);
8502}
5cb56059
JS
8503EXPORT_SYMBOL_GPL(kvm_vcpu_halt);
8504
8505int kvm_emulate_halt(struct kvm_vcpu *vcpu)
8506{
6affcbed
KH
8507 int ret = kvm_skip_emulated_instruction(vcpu);
8508 /*
8509 * TODO: we might be squashing a GUESTDBG_SINGLESTEP-triggered
8510 * KVM_EXIT_DEBUG here.
8511 */
8512 return kvm_vcpu_halt(vcpu) && ret;
5cb56059 8513}
8776e519
HB
8514EXPORT_SYMBOL_GPL(kvm_emulate_halt);
8515
647daca2
TL
8516int kvm_emulate_ap_reset_hold(struct kvm_vcpu *vcpu)
8517{
8518 int ret = kvm_skip_emulated_instruction(vcpu);
8519
8520 return __kvm_vcpu_halt(vcpu, KVM_MP_STATE_AP_RESET_HOLD, KVM_EXIT_AP_RESET_HOLD) && ret;
8521}
8522EXPORT_SYMBOL_GPL(kvm_emulate_ap_reset_hold);
8523
8ef81a9a 8524#ifdef CONFIG_X86_64
55dd00a7
MT
8525static int kvm_pv_clock_pairing(struct kvm_vcpu *vcpu, gpa_t paddr,
8526 unsigned long clock_type)
8527{
8528 struct kvm_clock_pairing clock_pairing;
899a31f5 8529 struct timespec64 ts;
80fbd89c 8530 u64 cycle;
55dd00a7
MT
8531 int ret;
8532
8533 if (clock_type != KVM_CLOCK_PAIRING_WALLCLOCK)
8534 return -KVM_EOPNOTSUPP;
8535
7ca7f3b9 8536 if (!kvm_get_walltime_and_clockread(&ts, &cycle))
55dd00a7
MT
8537 return -KVM_EOPNOTSUPP;
8538
8539 clock_pairing.sec = ts.tv_sec;
8540 clock_pairing.nsec = ts.tv_nsec;
8541 clock_pairing.tsc = kvm_read_l1_tsc(vcpu, cycle);
8542 clock_pairing.flags = 0;
bcbfbd8e 8543 memset(&clock_pairing.pad, 0, sizeof(clock_pairing.pad));
55dd00a7
MT
8544
8545 ret = 0;
8546 if (kvm_write_guest(vcpu->kvm, paddr, &clock_pairing,
8547 sizeof(struct kvm_clock_pairing)))
8548 ret = -KVM_EFAULT;
8549
8550 return ret;
8551}
8ef81a9a 8552#endif
55dd00a7 8553
6aef266c
SV
8554/*
8555 * kvm_pv_kick_cpu_op: Kick a vcpu.
8556 *
8557 * @apicid - apicid of vcpu to be kicked.
8558 */
8559static void kvm_pv_kick_cpu_op(struct kvm *kvm, unsigned long flags, int apicid)
8560{
24d2166b 8561 struct kvm_lapic_irq lapic_irq;
6aef266c 8562
150a84fe 8563 lapic_irq.shorthand = APIC_DEST_NOSHORT;
c96001c5 8564 lapic_irq.dest_mode = APIC_DEST_PHYSICAL;
ebd28fcb 8565 lapic_irq.level = 0;
24d2166b 8566 lapic_irq.dest_id = apicid;
93bbf0b8 8567 lapic_irq.msi_redir_hint = false;
6aef266c 8568
24d2166b 8569 lapic_irq.delivery_mode = APIC_DM_REMRD;
795a149e 8570 kvm_irq_delivery_to_apic(kvm, NULL, &lapic_irq, NULL);
6aef266c
SV
8571}
8572
4e19c36f
SS
8573bool kvm_apicv_activated(struct kvm *kvm)
8574{
8575 return (READ_ONCE(kvm->arch.apicv_inhibit_reasons) == 0);
8576}
8577EXPORT_SYMBOL_GPL(kvm_apicv_activated);
8578
4651fc56 8579static void kvm_apicv_init(struct kvm *kvm)
4e19c36f 8580{
4651fc56 8581 if (enable_apicv)
4e19c36f
SS
8582 clear_bit(APICV_INHIBIT_REASON_DISABLE,
8583 &kvm->arch.apicv_inhibit_reasons);
8584 else
8585 set_bit(APICV_INHIBIT_REASON_DISABLE,
8586 &kvm->arch.apicv_inhibit_reasons);
8587}
4e19c36f 8588
4a7132ef 8589static void kvm_sched_yield(struct kvm_vcpu *vcpu, unsigned long dest_id)
71506297
WL
8590{
8591 struct kvm_vcpu *target = NULL;
8592 struct kvm_apic_map *map;
8593
4a7132ef
WL
8594 vcpu->stat.directed_yield_attempted++;
8595
72b268a8
WL
8596 if (single_task_running())
8597 goto no_yield;
8598
71506297 8599 rcu_read_lock();
4a7132ef 8600 map = rcu_dereference(vcpu->kvm->arch.apic_map);
71506297
WL
8601
8602 if (likely(map) && dest_id <= map->max_apic_id && map->phys_map[dest_id])
8603 target = map->phys_map[dest_id]->vcpu;
8604
8605 rcu_read_unlock();
8606
4a7132ef
WL
8607 if (!target || !READ_ONCE(target->ready))
8608 goto no_yield;
8609
a1fa4cbd
WL
8610 /* Ignore requests to yield to self */
8611 if (vcpu == target)
8612 goto no_yield;
8613
4a7132ef
WL
8614 if (kvm_vcpu_yield_to(target) <= 0)
8615 goto no_yield;
8616
8617 vcpu->stat.directed_yield_successful++;
8618
8619no_yield:
8620 return;
71506297
WL
8621}
8622
0dbb1123
AK
8623static int complete_hypercall_exit(struct kvm_vcpu *vcpu)
8624{
8625 u64 ret = vcpu->run->hypercall.ret;
8626
8627 if (!is_64_bit_mode(vcpu))
8628 ret = (u32)ret;
8629 kvm_rax_write(vcpu, ret);
8630 ++vcpu->stat.hypercalls;
8631 return kvm_skip_emulated_instruction(vcpu);
8632}
8633
8776e519
HB
8634int kvm_emulate_hypercall(struct kvm_vcpu *vcpu)
8635{
8636 unsigned long nr, a0, a1, a2, a3, ret;
6356ee0c 8637 int op_64_bit;
8776e519 8638
23200b7a
JM
8639 if (kvm_xen_hypercall_enabled(vcpu->kvm))
8640 return kvm_xen_hypercall(vcpu);
8641
8f014550 8642 if (kvm_hv_hypercall_enabled(vcpu))
696ca779 8643 return kvm_hv_hypercall(vcpu);
55cd8e5a 8644
de3cd117
SC
8645 nr = kvm_rax_read(vcpu);
8646 a0 = kvm_rbx_read(vcpu);
8647 a1 = kvm_rcx_read(vcpu);
8648 a2 = kvm_rdx_read(vcpu);
8649 a3 = kvm_rsi_read(vcpu);
8776e519 8650
229456fc 8651 trace_kvm_hypercall(nr, a0, a1, a2, a3);
2714d1d3 8652
a449c7aa
NA
8653 op_64_bit = is_64_bit_mode(vcpu);
8654 if (!op_64_bit) {
8776e519
HB
8655 nr &= 0xFFFFFFFF;
8656 a0 &= 0xFFFFFFFF;
8657 a1 &= 0xFFFFFFFF;
8658 a2 &= 0xFFFFFFFF;
8659 a3 &= 0xFFFFFFFF;
8660 }
8661
b3646477 8662 if (static_call(kvm_x86_get_cpl)(vcpu) != 0) {
07708c4a 8663 ret = -KVM_EPERM;
696ca779 8664 goto out;
07708c4a
JK
8665 }
8666
66570e96
OU
8667 ret = -KVM_ENOSYS;
8668
8776e519 8669 switch (nr) {
b93463aa
AK
8670 case KVM_HC_VAPIC_POLL_IRQ:
8671 ret = 0;
8672 break;
6aef266c 8673 case KVM_HC_KICK_CPU:
66570e96
OU
8674 if (!guest_pv_has(vcpu, KVM_FEATURE_PV_UNHALT))
8675 break;
8676
6aef266c 8677 kvm_pv_kick_cpu_op(vcpu->kvm, a0, a1);
4a7132ef 8678 kvm_sched_yield(vcpu, a1);
6aef266c
SV
8679 ret = 0;
8680 break;
8ef81a9a 8681#ifdef CONFIG_X86_64
55dd00a7
MT
8682 case KVM_HC_CLOCK_PAIRING:
8683 ret = kvm_pv_clock_pairing(vcpu, a0, a1);
8684 break;
1ed199a4 8685#endif
4180bf1b 8686 case KVM_HC_SEND_IPI:
66570e96
OU
8687 if (!guest_pv_has(vcpu, KVM_FEATURE_PV_SEND_IPI))
8688 break;
8689
4180bf1b
WL
8690 ret = kvm_pv_send_ipi(vcpu->kvm, a0, a1, a2, a3, op_64_bit);
8691 break;
71506297 8692 case KVM_HC_SCHED_YIELD:
66570e96
OU
8693 if (!guest_pv_has(vcpu, KVM_FEATURE_PV_SCHED_YIELD))
8694 break;
8695
4a7132ef 8696 kvm_sched_yield(vcpu, a0);
71506297
WL
8697 ret = 0;
8698 break;
0dbb1123
AK
8699 case KVM_HC_MAP_GPA_RANGE: {
8700 u64 gpa = a0, npages = a1, attrs = a2;
8701
8702 ret = -KVM_ENOSYS;
8703 if (!(vcpu->kvm->arch.hypercall_exit_enabled & (1 << KVM_HC_MAP_GPA_RANGE)))
8704 break;
8705
8706 if (!PAGE_ALIGNED(gpa) || !npages ||
8707 gpa_to_gfn(gpa) + npages <= gpa_to_gfn(gpa)) {
8708 ret = -KVM_EINVAL;
8709 break;
8710 }
8711
8712 vcpu->run->exit_reason = KVM_EXIT_HYPERCALL;
8713 vcpu->run->hypercall.nr = KVM_HC_MAP_GPA_RANGE;
8714 vcpu->run->hypercall.args[0] = gpa;
8715 vcpu->run->hypercall.args[1] = npages;
8716 vcpu->run->hypercall.args[2] = attrs;
8717 vcpu->run->hypercall.longmode = op_64_bit;
8718 vcpu->arch.complete_userspace_io = complete_hypercall_exit;
8719 return 0;
8720 }
8776e519
HB
8721 default:
8722 ret = -KVM_ENOSYS;
8723 break;
8724 }
696ca779 8725out:
a449c7aa
NA
8726 if (!op_64_bit)
8727 ret = (u32)ret;
de3cd117 8728 kvm_rax_write(vcpu, ret);
6356ee0c 8729
f11c3a8d 8730 ++vcpu->stat.hypercalls;
6356ee0c 8731 return kvm_skip_emulated_instruction(vcpu);
8776e519
HB
8732}
8733EXPORT_SYMBOL_GPL(kvm_emulate_hypercall);
8734
b6785def 8735static int emulator_fix_hypercall(struct x86_emulate_ctxt *ctxt)
8776e519 8736{
d6aa1000 8737 struct kvm_vcpu *vcpu = emul_to_vcpu(ctxt);
8776e519 8738 char instruction[3];
5fdbf976 8739 unsigned long rip = kvm_rip_read(vcpu);
8776e519 8740
b3646477 8741 static_call(kvm_x86_patch_hypercall)(vcpu, instruction);
8776e519 8742
ce2e852e
DV
8743 return emulator_write_emulated(ctxt, rip, instruction, 3,
8744 &ctxt->exception);
8776e519
HB
8745}
8746
851ba692 8747static int dm_request_for_irq_injection(struct kvm_vcpu *vcpu)
b6c7a5dc 8748{
782d422b
MG
8749 return vcpu->run->request_interrupt_window &&
8750 likely(!pic_in_kernel(vcpu->kvm));
b6c7a5dc
HB
8751}
8752
851ba692 8753static void post_kvm_run_save(struct kvm_vcpu *vcpu)
b6c7a5dc 8754{
851ba692
AK
8755 struct kvm_run *kvm_run = vcpu->run;
8756
f1c6366e
TL
8757 /*
8758 * if_flag is obsolete and useless, so do not bother
8759 * setting it for SEV-ES guests. Userspace can just
8760 * use kvm_run->ready_for_interrupt_injection.
8761 */
8762 kvm_run->if_flag = !vcpu->arch.guest_state_protected
8763 && (kvm_get_rflags(vcpu) & X86_EFLAGS_IF) != 0;
8764
2d3ad1f4 8765 kvm_run->cr8 = kvm_get_cr8(vcpu);
b6c7a5dc 8766 kvm_run->apic_base = kvm_get_apic_base(vcpu);
127a457a
MG
8767 kvm_run->ready_for_interrupt_injection =
8768 pic_in_kernel(vcpu->kvm) ||
782d422b 8769 kvm_vcpu_ready_for_interrupt_injection(vcpu);
15aad3be
CQ
8770
8771 if (is_smm(vcpu))
8772 kvm_run->flags |= KVM_RUN_X86_SMM;
b6c7a5dc
HB
8773}
8774
95ba8273
GN
8775static void update_cr8_intercept(struct kvm_vcpu *vcpu)
8776{
8777 int max_irr, tpr;
8778
afaf0b2f 8779 if (!kvm_x86_ops.update_cr8_intercept)
95ba8273
GN
8780 return;
8781
bce87cce 8782 if (!lapic_in_kernel(vcpu))
88c808fd
AK
8783 return;
8784
d62caabb
AS
8785 if (vcpu->arch.apicv_active)
8786 return;
8787
8db3baa2
GN
8788 if (!vcpu->arch.apic->vapic_addr)
8789 max_irr = kvm_lapic_find_highest_irr(vcpu);
8790 else
8791 max_irr = -1;
95ba8273
GN
8792
8793 if (max_irr != -1)
8794 max_irr >>= 4;
8795
8796 tpr = kvm_lapic_get_cr8(vcpu);
8797
b3646477 8798 static_call(kvm_x86_update_cr8_intercept)(vcpu, tpr, max_irr);
95ba8273
GN
8799}
8800
b97f0745 8801
cb6a32c2
SC
8802int kvm_check_nested_events(struct kvm_vcpu *vcpu)
8803{
cb6a32c2
SC
8804 if (kvm_check_request(KVM_REQ_TRIPLE_FAULT, vcpu)) {
8805 kvm_x86_ops.nested_ops->triple_fault(vcpu);
8806 return 1;
8807 }
8808
8809 return kvm_x86_ops.nested_ops->check_events(vcpu);
8810}
8811
b97f0745
ML
8812static void kvm_inject_exception(struct kvm_vcpu *vcpu)
8813{
8814 if (vcpu->arch.exception.error_code && !is_protmode(vcpu))
8815 vcpu->arch.exception.error_code = false;
8816 static_call(kvm_x86_queue_exception)(vcpu);
8817}
8818
a5f6909a 8819static int inject_pending_event(struct kvm_vcpu *vcpu, bool *req_immediate_exit)
95ba8273 8820{
b6b8a145 8821 int r;
c6b22f59 8822 bool can_inject = true;
b6b8a145 8823
95ba8273 8824 /* try to reinject previous events if any */
664f8e26 8825
c6b22f59 8826 if (vcpu->arch.exception.injected) {
b97f0745 8827 kvm_inject_exception(vcpu);
c6b22f59
PB
8828 can_inject = false;
8829 }
664f8e26 8830 /*
a042c26f
LA
8831 * Do not inject an NMI or interrupt if there is a pending
8832 * exception. Exceptions and interrupts are recognized at
8833 * instruction boundaries, i.e. the start of an instruction.
8834 * Trap-like exceptions, e.g. #DB, have higher priority than
8835 * NMIs and interrupts, i.e. traps are recognized before an
8836 * NMI/interrupt that's pending on the same instruction.
8837 * Fault-like exceptions, e.g. #GP and #PF, are the lowest
8838 * priority, but are only generated (pended) during instruction
8839 * execution, i.e. a pending fault-like exception means the
8840 * fault occurred on the *previous* instruction and must be
8841 * serviced prior to recognizing any new events in order to
8842 * fully complete the previous instruction.
664f8e26 8843 */
1a680e35 8844 else if (!vcpu->arch.exception.pending) {
c6b22f59 8845 if (vcpu->arch.nmi_injected) {
b3646477 8846 static_call(kvm_x86_set_nmi)(vcpu);
c6b22f59
PB
8847 can_inject = false;
8848 } else if (vcpu->arch.interrupt.injected) {
b3646477 8849 static_call(kvm_x86_set_irq)(vcpu);
c6b22f59
PB
8850 can_inject = false;
8851 }
664f8e26
WL
8852 }
8853
3b82b8d7
SC
8854 WARN_ON_ONCE(vcpu->arch.exception.injected &&
8855 vcpu->arch.exception.pending);
8856
1a680e35
LA
8857 /*
8858 * Call check_nested_events() even if we reinjected a previous event
8859 * in order for caller to determine if it should require immediate-exit
8860 * from L2 to L1 due to pending L1 events which require exit
8861 * from L2 to L1.
8862 */
56083bdf 8863 if (is_guest_mode(vcpu)) {
cb6a32c2 8864 r = kvm_check_nested_events(vcpu);
c9d40913 8865 if (r < 0)
a5f6909a 8866 goto out;
664f8e26
WL
8867 }
8868
8869 /* try to inject new event if pending */
b59bb7bd 8870 if (vcpu->arch.exception.pending) {
5c1c85d0
AK
8871 trace_kvm_inj_exception(vcpu->arch.exception.nr,
8872 vcpu->arch.exception.has_error_code,
8873 vcpu->arch.exception.error_code);
d6e8c854 8874
664f8e26
WL
8875 vcpu->arch.exception.pending = false;
8876 vcpu->arch.exception.injected = true;
8877
d6e8c854
NA
8878 if (exception_type(vcpu->arch.exception.nr) == EXCPT_FAULT)
8879 __kvm_set_rflags(vcpu, kvm_get_rflags(vcpu) |
8880 X86_EFLAGS_RF);
8881
f10c729f 8882 if (vcpu->arch.exception.nr == DB_VECTOR) {
f10c729f
JM
8883 kvm_deliver_exception_payload(vcpu);
8884 if (vcpu->arch.dr7 & DR7_GD) {
8885 vcpu->arch.dr7 &= ~DR7_GD;
8886 kvm_update_dr7(vcpu);
8887 }
6bdf0662
NA
8888 }
8889
b97f0745 8890 kvm_inject_exception(vcpu);
c6b22f59 8891 can_inject = false;
1a680e35
LA
8892 }
8893
c9d40913
PB
8894 /*
8895 * Finally, inject interrupt events. If an event cannot be injected
8896 * due to architectural conditions (e.g. IF=0) a window-open exit
8897 * will re-request KVM_REQ_EVENT. Sometimes however an event is pending
8898 * and can architecturally be injected, but we cannot do it right now:
8899 * an interrupt could have arrived just now and we have to inject it
8900 * as a vmexit, or there could already an event in the queue, which is
8901 * indicated by can_inject. In that case we request an immediate exit
8902 * in order to make progress and get back here for another iteration.
8903 * The kvm_x86_ops hooks communicate this by returning -EBUSY.
8904 */
8905 if (vcpu->arch.smi_pending) {
b3646477 8906 r = can_inject ? static_call(kvm_x86_smi_allowed)(vcpu, true) : -EBUSY;
c9d40913 8907 if (r < 0)
a5f6909a 8908 goto out;
c9d40913
PB
8909 if (r) {
8910 vcpu->arch.smi_pending = false;
8911 ++vcpu->arch.smi_count;
8912 enter_smm(vcpu);
8913 can_inject = false;
8914 } else
b3646477 8915 static_call(kvm_x86_enable_smi_window)(vcpu);
c9d40913
PB
8916 }
8917
8918 if (vcpu->arch.nmi_pending) {
b3646477 8919 r = can_inject ? static_call(kvm_x86_nmi_allowed)(vcpu, true) : -EBUSY;
c9d40913 8920 if (r < 0)
a5f6909a 8921 goto out;
c9d40913
PB
8922 if (r) {
8923 --vcpu->arch.nmi_pending;
8924 vcpu->arch.nmi_injected = true;
b3646477 8925 static_call(kvm_x86_set_nmi)(vcpu);
c9d40913 8926 can_inject = false;
b3646477 8927 WARN_ON(static_call(kvm_x86_nmi_allowed)(vcpu, true) < 0);
c9d40913
PB
8928 }
8929 if (vcpu->arch.nmi_pending)
b3646477 8930 static_call(kvm_x86_enable_nmi_window)(vcpu);
c9d40913 8931 }
1a680e35 8932
c9d40913 8933 if (kvm_cpu_has_injectable_intr(vcpu)) {
b3646477 8934 r = can_inject ? static_call(kvm_x86_interrupt_allowed)(vcpu, true) : -EBUSY;
c9d40913 8935 if (r < 0)
a5f6909a 8936 goto out;
c9d40913
PB
8937 if (r) {
8938 kvm_queue_interrupt(vcpu, kvm_cpu_get_interrupt(vcpu), false);
b3646477
JB
8939 static_call(kvm_x86_set_irq)(vcpu);
8940 WARN_ON(static_call(kvm_x86_interrupt_allowed)(vcpu, true) < 0);
c9d40913
PB
8941 }
8942 if (kvm_cpu_has_injectable_intr(vcpu))
b3646477 8943 static_call(kvm_x86_enable_irq_window)(vcpu);
95ba8273 8944 }
ee2cd4b7 8945
c9d40913
PB
8946 if (is_guest_mode(vcpu) &&
8947 kvm_x86_ops.nested_ops->hv_timer_pending &&
8948 kvm_x86_ops.nested_ops->hv_timer_pending(vcpu))
8949 *req_immediate_exit = true;
8950
8951 WARN_ON(vcpu->arch.exception.pending);
a5f6909a 8952 return 0;
c9d40913 8953
a5f6909a
JM
8954out:
8955 if (r == -EBUSY) {
8956 *req_immediate_exit = true;
8957 r = 0;
8958 }
8959 return r;
95ba8273
GN
8960}
8961
7460fb4a
AK
8962static void process_nmi(struct kvm_vcpu *vcpu)
8963{
8964 unsigned limit = 2;
8965
8966 /*
8967 * x86 is limited to one NMI running, and one NMI pending after it.
8968 * If an NMI is already in progress, limit further NMIs to just one.
8969 * Otherwise, allow two (and we'll inject the first one immediately).
8970 */
b3646477 8971 if (static_call(kvm_x86_get_nmi_mask)(vcpu) || vcpu->arch.nmi_injected)
7460fb4a
AK
8972 limit = 1;
8973
8974 vcpu->arch.nmi_pending += atomic_xchg(&vcpu->arch.nmi_queued, 0);
8975 vcpu->arch.nmi_pending = min(vcpu->arch.nmi_pending, limit);
8976 kvm_make_request(KVM_REQ_EVENT, vcpu);
8977}
8978
ee2cd4b7 8979static u32 enter_smm_get_segment_flags(struct kvm_segment *seg)
660a5d51
PB
8980{
8981 u32 flags = 0;
8982 flags |= seg->g << 23;
8983 flags |= seg->db << 22;
8984 flags |= seg->l << 21;
8985 flags |= seg->avl << 20;
8986 flags |= seg->present << 15;
8987 flags |= seg->dpl << 13;
8988 flags |= seg->s << 12;
8989 flags |= seg->type << 8;
8990 return flags;
8991}
8992
ee2cd4b7 8993static void enter_smm_save_seg_32(struct kvm_vcpu *vcpu, char *buf, int n)
660a5d51
PB
8994{
8995 struct kvm_segment seg;
8996 int offset;
8997
8998 kvm_get_segment(vcpu, &seg, n);
8999 put_smstate(u32, buf, 0x7fa8 + n * 4, seg.selector);
9000
9001 if (n < 3)
9002 offset = 0x7f84 + n * 12;
9003 else
9004 offset = 0x7f2c + (n - 3) * 12;
9005
9006 put_smstate(u32, buf, offset + 8, seg.base);
9007 put_smstate(u32, buf, offset + 4, seg.limit);
ee2cd4b7 9008 put_smstate(u32, buf, offset, enter_smm_get_segment_flags(&seg));
660a5d51
PB
9009}
9010
efbb288a 9011#ifdef CONFIG_X86_64
ee2cd4b7 9012static void enter_smm_save_seg_64(struct kvm_vcpu *vcpu, char *buf, int n)
660a5d51
PB
9013{
9014 struct kvm_segment seg;
9015 int offset;
9016 u16 flags;
9017
9018 kvm_get_segment(vcpu, &seg, n);
9019 offset = 0x7e00 + n * 16;
9020
ee2cd4b7 9021 flags = enter_smm_get_segment_flags(&seg) >> 8;
660a5d51
PB
9022 put_smstate(u16, buf, offset, seg.selector);
9023 put_smstate(u16, buf, offset + 2, flags);
9024 put_smstate(u32, buf, offset + 4, seg.limit);
9025 put_smstate(u64, buf, offset + 8, seg.base);
9026}
efbb288a 9027#endif
660a5d51 9028
ee2cd4b7 9029static void enter_smm_save_state_32(struct kvm_vcpu *vcpu, char *buf)
660a5d51
PB
9030{
9031 struct desc_ptr dt;
9032 struct kvm_segment seg;
9033 unsigned long val;
9034 int i;
9035
9036 put_smstate(u32, buf, 0x7ffc, kvm_read_cr0(vcpu));
9037 put_smstate(u32, buf, 0x7ff8, kvm_read_cr3(vcpu));
9038 put_smstate(u32, buf, 0x7ff4, kvm_get_rflags(vcpu));
9039 put_smstate(u32, buf, 0x7ff0, kvm_rip_read(vcpu));
9040
9041 for (i = 0; i < 8; i++)
27b4a9c4 9042 put_smstate(u32, buf, 0x7fd0 + i * 4, kvm_register_read_raw(vcpu, i));
660a5d51
PB
9043
9044 kvm_get_dr(vcpu, 6, &val);
9045 put_smstate(u32, buf, 0x7fcc, (u32)val);
9046 kvm_get_dr(vcpu, 7, &val);
9047 put_smstate(u32, buf, 0x7fc8, (u32)val);
9048
9049 kvm_get_segment(vcpu, &seg, VCPU_SREG_TR);
9050 put_smstate(u32, buf, 0x7fc4, seg.selector);
9051 put_smstate(u32, buf, 0x7f64, seg.base);
9052 put_smstate(u32, buf, 0x7f60, seg.limit);
ee2cd4b7 9053 put_smstate(u32, buf, 0x7f5c, enter_smm_get_segment_flags(&seg));
660a5d51
PB
9054
9055 kvm_get_segment(vcpu, &seg, VCPU_SREG_LDTR);
9056 put_smstate(u32, buf, 0x7fc0, seg.selector);
9057 put_smstate(u32, buf, 0x7f80, seg.base);
9058 put_smstate(u32, buf, 0x7f7c, seg.limit);
ee2cd4b7 9059 put_smstate(u32, buf, 0x7f78, enter_smm_get_segment_flags(&seg));
660a5d51 9060
b3646477 9061 static_call(kvm_x86_get_gdt)(vcpu, &dt);
660a5d51
PB
9062 put_smstate(u32, buf, 0x7f74, dt.address);
9063 put_smstate(u32, buf, 0x7f70, dt.size);
9064
b3646477 9065 static_call(kvm_x86_get_idt)(vcpu, &dt);
660a5d51
PB
9066 put_smstate(u32, buf, 0x7f58, dt.address);
9067 put_smstate(u32, buf, 0x7f54, dt.size);
9068
9069 for (i = 0; i < 6; i++)
ee2cd4b7 9070 enter_smm_save_seg_32(vcpu, buf, i);
660a5d51
PB
9071
9072 put_smstate(u32, buf, 0x7f14, kvm_read_cr4(vcpu));
9073
9074 /* revision id */
9075 put_smstate(u32, buf, 0x7efc, 0x00020000);
9076 put_smstate(u32, buf, 0x7ef8, vcpu->arch.smbase);
9077}
9078
b68f3cc7 9079#ifdef CONFIG_X86_64
ee2cd4b7 9080static void enter_smm_save_state_64(struct kvm_vcpu *vcpu, char *buf)
660a5d51 9081{
660a5d51
PB
9082 struct desc_ptr dt;
9083 struct kvm_segment seg;
9084 unsigned long val;
9085 int i;
9086
9087 for (i = 0; i < 16; i++)
27b4a9c4 9088 put_smstate(u64, buf, 0x7ff8 - i * 8, kvm_register_read_raw(vcpu, i));
660a5d51
PB
9089
9090 put_smstate(u64, buf, 0x7f78, kvm_rip_read(vcpu));
9091 put_smstate(u32, buf, 0x7f70, kvm_get_rflags(vcpu));
9092
9093 kvm_get_dr(vcpu, 6, &val);
9094 put_smstate(u64, buf, 0x7f68, val);
9095 kvm_get_dr(vcpu, 7, &val);
9096 put_smstate(u64, buf, 0x7f60, val);
9097
9098 put_smstate(u64, buf, 0x7f58, kvm_read_cr0(vcpu));
9099 put_smstate(u64, buf, 0x7f50, kvm_read_cr3(vcpu));
9100 put_smstate(u64, buf, 0x7f48, kvm_read_cr4(vcpu));
9101
9102 put_smstate(u32, buf, 0x7f00, vcpu->arch.smbase);
9103
9104 /* revision id */
9105 put_smstate(u32, buf, 0x7efc, 0x00020064);
9106
9107 put_smstate(u64, buf, 0x7ed0, vcpu->arch.efer);
9108
9109 kvm_get_segment(vcpu, &seg, VCPU_SREG_TR);
9110 put_smstate(u16, buf, 0x7e90, seg.selector);
ee2cd4b7 9111 put_smstate(u16, buf, 0x7e92, enter_smm_get_segment_flags(&seg) >> 8);
660a5d51
PB
9112 put_smstate(u32, buf, 0x7e94, seg.limit);
9113 put_smstate(u64, buf, 0x7e98, seg.base);
9114
b3646477 9115 static_call(kvm_x86_get_idt)(vcpu, &dt);
660a5d51
PB
9116 put_smstate(u32, buf, 0x7e84, dt.size);
9117 put_smstate(u64, buf, 0x7e88, dt.address);
9118
9119 kvm_get_segment(vcpu, &seg, VCPU_SREG_LDTR);
9120 put_smstate(u16, buf, 0x7e70, seg.selector);
ee2cd4b7 9121 put_smstate(u16, buf, 0x7e72, enter_smm_get_segment_flags(&seg) >> 8);
660a5d51
PB
9122 put_smstate(u32, buf, 0x7e74, seg.limit);
9123 put_smstate(u64, buf, 0x7e78, seg.base);
9124
b3646477 9125 static_call(kvm_x86_get_gdt)(vcpu, &dt);
660a5d51
PB
9126 put_smstate(u32, buf, 0x7e64, dt.size);
9127 put_smstate(u64, buf, 0x7e68, dt.address);
9128
9129 for (i = 0; i < 6; i++)
ee2cd4b7 9130 enter_smm_save_seg_64(vcpu, buf, i);
660a5d51 9131}
b68f3cc7 9132#endif
660a5d51 9133
ee2cd4b7 9134static void enter_smm(struct kvm_vcpu *vcpu)
64d60670 9135{
660a5d51 9136 struct kvm_segment cs, ds;
18c3626e 9137 struct desc_ptr dt;
dbc4739b 9138 unsigned long cr0;
660a5d51 9139 char buf[512];
660a5d51 9140
660a5d51 9141 memset(buf, 0, 512);
b68f3cc7 9142#ifdef CONFIG_X86_64
d6321d49 9143 if (guest_cpuid_has(vcpu, X86_FEATURE_LM))
ee2cd4b7 9144 enter_smm_save_state_64(vcpu, buf);
660a5d51 9145 else
b68f3cc7 9146#endif
ee2cd4b7 9147 enter_smm_save_state_32(vcpu, buf);
660a5d51 9148
0234bf88 9149 /*
ecc513e5
SC
9150 * Give enter_smm() a chance to make ISA-specific changes to the vCPU
9151 * state (e.g. leave guest mode) after we've saved the state into the
9152 * SMM state-save area.
0234bf88 9153 */
ecc513e5 9154 static_call(kvm_x86_enter_smm)(vcpu, buf);
0234bf88 9155
dc87275f 9156 kvm_smm_changed(vcpu, true);
54bf36aa 9157 kvm_vcpu_write_guest(vcpu, vcpu->arch.smbase + 0xfe00, buf, sizeof(buf));
660a5d51 9158
b3646477 9159 if (static_call(kvm_x86_get_nmi_mask)(vcpu))
660a5d51
PB
9160 vcpu->arch.hflags |= HF_SMM_INSIDE_NMI_MASK;
9161 else
b3646477 9162 static_call(kvm_x86_set_nmi_mask)(vcpu, true);
660a5d51
PB
9163
9164 kvm_set_rflags(vcpu, X86_EFLAGS_FIXED);
9165 kvm_rip_write(vcpu, 0x8000);
9166
9167 cr0 = vcpu->arch.cr0 & ~(X86_CR0_PE | X86_CR0_EM | X86_CR0_TS | X86_CR0_PG);
b3646477 9168 static_call(kvm_x86_set_cr0)(vcpu, cr0);
660a5d51
PB
9169 vcpu->arch.cr0 = cr0;
9170
b3646477 9171 static_call(kvm_x86_set_cr4)(vcpu, 0);
660a5d51 9172
18c3626e
PB
9173 /* Undocumented: IDT limit is set to zero on entry to SMM. */
9174 dt.address = dt.size = 0;
b3646477 9175 static_call(kvm_x86_set_idt)(vcpu, &dt);
18c3626e 9176
996ff542 9177 kvm_set_dr(vcpu, 7, DR7_FIXED_1);
660a5d51
PB
9178
9179 cs.selector = (vcpu->arch.smbase >> 4) & 0xffff;
9180 cs.base = vcpu->arch.smbase;
9181
9182 ds.selector = 0;
9183 ds.base = 0;
9184
9185 cs.limit = ds.limit = 0xffffffff;
9186 cs.type = ds.type = 0x3;
9187 cs.dpl = ds.dpl = 0;
9188 cs.db = ds.db = 0;
9189 cs.s = ds.s = 1;
9190 cs.l = ds.l = 0;
9191 cs.g = ds.g = 1;
9192 cs.avl = ds.avl = 0;
9193 cs.present = ds.present = 1;
9194 cs.unusable = ds.unusable = 0;
9195 cs.padding = ds.padding = 0;
9196
9197 kvm_set_segment(vcpu, &cs, VCPU_SREG_CS);
9198 kvm_set_segment(vcpu, &ds, VCPU_SREG_DS);
9199 kvm_set_segment(vcpu, &ds, VCPU_SREG_ES);
9200 kvm_set_segment(vcpu, &ds, VCPU_SREG_FS);
9201 kvm_set_segment(vcpu, &ds, VCPU_SREG_GS);
9202 kvm_set_segment(vcpu, &ds, VCPU_SREG_SS);
9203
b68f3cc7 9204#ifdef CONFIG_X86_64
d6321d49 9205 if (guest_cpuid_has(vcpu, X86_FEATURE_LM))
b3646477 9206 static_call(kvm_x86_set_efer)(vcpu, 0);
b68f3cc7 9207#endif
660a5d51 9208
aedbaf4f 9209 kvm_update_cpuid_runtime(vcpu);
660a5d51 9210 kvm_mmu_reset_context(vcpu);
64d60670
PB
9211}
9212
ee2cd4b7 9213static void process_smi(struct kvm_vcpu *vcpu)
c43203ca
PB
9214{
9215 vcpu->arch.smi_pending = true;
9216 kvm_make_request(KVM_REQ_EVENT, vcpu);
9217}
9218
7ee30bc1
NNL
9219void kvm_make_scan_ioapic_request_mask(struct kvm *kvm,
9220 unsigned long *vcpu_bitmap)
9221{
9222 cpumask_var_t cpus;
7ee30bc1
NNL
9223
9224 zalloc_cpumask_var(&cpus, GFP_ATOMIC);
9225
db5a95ec 9226 kvm_make_vcpus_request_mask(kvm, KVM_REQ_SCAN_IOAPIC,
54163a34 9227 NULL, vcpu_bitmap, cpus);
7ee30bc1
NNL
9228
9229 free_cpumask_var(cpus);
9230}
9231
2860c4b1
PB
9232void kvm_make_scan_ioapic_request(struct kvm *kvm)
9233{
9234 kvm_make_all_cpus_request(kvm, KVM_REQ_SCAN_IOAPIC);
9235}
9236
8df14af4
SS
9237void kvm_vcpu_update_apicv(struct kvm_vcpu *vcpu)
9238{
9239 if (!lapic_in_kernel(vcpu))
9240 return;
9241
9242 vcpu->arch.apicv_active = kvm_apicv_activated(vcpu->kvm);
9243 kvm_apic_update_apicv(vcpu);
b3646477 9244 static_call(kvm_x86_refresh_apicv_exec_ctrl)(vcpu);
bca66dbc
VK
9245
9246 /*
9247 * When APICv gets disabled, we may still have injected interrupts
9248 * pending. At the same time, KVM_REQ_EVENT may not be set as APICv was
9249 * still active when the interrupt got accepted. Make sure
9250 * inject_pending_event() is called to check for that.
9251 */
9252 if (!vcpu->arch.apicv_active)
9253 kvm_make_request(KVM_REQ_EVENT, vcpu);
8df14af4
SS
9254}
9255EXPORT_SYMBOL_GPL(kvm_vcpu_update_apicv);
9256
9257/*
9258 * NOTE: Do not hold any lock prior to calling this.
9259 *
9260 * In particular, kvm_request_apicv_update() expects kvm->srcu not to be
9261 * locked, because it calls __x86_set_memory_region() which does
9262 * synchronize_srcu(&kvm->srcu).
9263 */
9264void kvm_request_apicv_update(struct kvm *kvm, bool activate, ulong bit)
9265{
7d611233 9266 struct kvm_vcpu *except;
8e205a6b
PB
9267 unsigned long old, new, expected;
9268
afaf0b2f 9269 if (!kvm_x86_ops.check_apicv_inhibit_reasons ||
b3646477 9270 !static_call(kvm_x86_check_apicv_inhibit_reasons)(bit))
ef8efd7a
SS
9271 return;
9272
8e205a6b
PB
9273 old = READ_ONCE(kvm->arch.apicv_inhibit_reasons);
9274 do {
9275 expected = new = old;
9276 if (activate)
9277 __clear_bit(bit, &new);
9278 else
9279 __set_bit(bit, &new);
9280 if (new == old)
9281 break;
9282 old = cmpxchg(&kvm->arch.apicv_inhibit_reasons, expected, new);
9283 } while (old != expected);
9284
9285 if (!!old == !!new)
9286 return;
8df14af4 9287
24bbf74c 9288 trace_kvm_apicv_update_request(activate, bit);
afaf0b2f 9289 if (kvm_x86_ops.pre_update_apicv_exec_ctrl)
b3646477 9290 static_call(kvm_x86_pre_update_apicv_exec_ctrl)(kvm, activate);
7d611233
SS
9291
9292 /*
9293 * Sending request to update APICV for all other vcpus,
9294 * while update the calling vcpu immediately instead of
9295 * waiting for another #VMEXIT to handle the request.
9296 */
9297 except = kvm_get_running_vcpu();
9298 kvm_make_all_cpus_request_except(kvm, KVM_REQ_APICV_UPDATE,
9299 except);
9300 if (except)
9301 kvm_vcpu_update_apicv(except);
8df14af4
SS
9302}
9303EXPORT_SYMBOL_GPL(kvm_request_apicv_update);
9304
3d81bc7e 9305static void vcpu_scan_ioapic(struct kvm_vcpu *vcpu)
c7c9c56c 9306{
dcbd3e49 9307 if (!kvm_apic_present(vcpu))
3d81bc7e 9308 return;
c7c9c56c 9309
6308630b 9310 bitmap_zero(vcpu->arch.ioapic_handled_vectors, 256);
c7c9c56c 9311
b053b2ae 9312 if (irqchip_split(vcpu->kvm))
6308630b 9313 kvm_scan_ioapic_routes(vcpu, vcpu->arch.ioapic_handled_vectors);
db2bdcbb 9314 else {
fa59cc00 9315 if (vcpu->arch.apicv_active)
b3646477 9316 static_call(kvm_x86_sync_pir_to_irr)(vcpu);
e97f852f
WL
9317 if (ioapic_in_kernel(vcpu->kvm))
9318 kvm_ioapic_scan_entry(vcpu, vcpu->arch.ioapic_handled_vectors);
db2bdcbb 9319 }
e40ff1d6
LA
9320
9321 if (is_guest_mode(vcpu))
9322 vcpu->arch.load_eoi_exitmap_pending = true;
9323 else
9324 kvm_make_request(KVM_REQ_LOAD_EOI_EXITMAP, vcpu);
9325}
9326
9327static void vcpu_load_eoi_exitmap(struct kvm_vcpu *vcpu)
9328{
9329 u64 eoi_exit_bitmap[4];
9330
9331 if (!kvm_apic_hw_enabled(vcpu->arch.apic))
9332 return;
9333
f2bc14b6
VK
9334 if (to_hv_vcpu(vcpu))
9335 bitmap_or((ulong *)eoi_exit_bitmap,
9336 vcpu->arch.ioapic_handled_vectors,
9337 to_hv_synic(vcpu)->vec_bitmap, 256);
9338
b3646477 9339 static_call(kvm_x86_load_eoi_exitmap)(vcpu, eoi_exit_bitmap);
c7c9c56c
YZ
9340}
9341
e649b3f0
ET
9342void kvm_arch_mmu_notifier_invalidate_range(struct kvm *kvm,
9343 unsigned long start, unsigned long end)
b1394e74
RK
9344{
9345 unsigned long apic_address;
9346
9347 /*
9348 * The physical address of apic access page is stored in the VMCS.
9349 * Update it when it becomes invalid.
9350 */
9351 apic_address = gfn_to_hva(kvm, APIC_DEFAULT_PHYS_BASE >> PAGE_SHIFT);
9352 if (start <= apic_address && apic_address < end)
9353 kvm_make_all_cpus_request(kvm, KVM_REQ_APIC_PAGE_RELOAD);
9354}
9355
4256f43f
TC
9356void kvm_vcpu_reload_apic_access_page(struct kvm_vcpu *vcpu)
9357{
35754c98 9358 if (!lapic_in_kernel(vcpu))
f439ed27
PB
9359 return;
9360
afaf0b2f 9361 if (!kvm_x86_ops.set_apic_access_page_addr)
4256f43f
TC
9362 return;
9363
b3646477 9364 static_call(kvm_x86_set_apic_access_page_addr)(vcpu);
4256f43f 9365}
4256f43f 9366
d264ee0c
SC
9367void __kvm_request_immediate_exit(struct kvm_vcpu *vcpu)
9368{
9369 smp_send_reschedule(vcpu->cpu);
9370}
9371EXPORT_SYMBOL_GPL(__kvm_request_immediate_exit);
9372
9357d939 9373/*
362c698f 9374 * Returns 1 to let vcpu_run() continue the guest execution loop without
9357d939
TY
9375 * exiting to the userspace. Otherwise, the value will be returned to the
9376 * userspace.
9377 */
851ba692 9378static int vcpu_enter_guest(struct kvm_vcpu *vcpu)
b6c7a5dc
HB
9379{
9380 int r;
62a193ed
MG
9381 bool req_int_win =
9382 dm_request_for_irq_injection(vcpu) &&
9383 kvm_cpu_accept_dm_intr(vcpu);
404d5d7b 9384 fastpath_t exit_fastpath;
62a193ed 9385
730dca42 9386 bool req_immediate_exit = false;
b6c7a5dc 9387
fb04a1ed
PX
9388 /* Forbid vmenter if vcpu dirty ring is soft-full */
9389 if (unlikely(vcpu->kvm->dirty_ring_size &&
9390 kvm_dirty_ring_soft_full(&vcpu->dirty_ring))) {
9391 vcpu->run->exit_reason = KVM_EXIT_DIRTY_RING_FULL;
9392 trace_kvm_dirty_ring_exit(vcpu);
9393 r = 0;
9394 goto out;
9395 }
9396
2fa6e1e1 9397 if (kvm_request_pending(vcpu)) {
67369273
SC
9398 if (kvm_check_request(KVM_REQ_VM_BUGGED, vcpu)) {
9399 r = -EIO;
9400 goto out;
9401 }
729c15c2 9402 if (kvm_check_request(KVM_REQ_GET_NESTED_STATE_PAGES, vcpu)) {
9a78e158 9403 if (unlikely(!kvm_x86_ops.nested_ops->get_nested_state_pages(vcpu))) {
671ddc70
JM
9404 r = 0;
9405 goto out;
9406 }
9407 }
a8eeb04a 9408 if (kvm_check_request(KVM_REQ_MMU_RELOAD, vcpu))
2e53d63a 9409 kvm_mmu_unload(vcpu);
a8eeb04a 9410 if (kvm_check_request(KVM_REQ_MIGRATE_TIMER, vcpu))
2f599714 9411 __kvm_migrate_timers(vcpu);
d828199e
MT
9412 if (kvm_check_request(KVM_REQ_MASTERCLOCK_UPDATE, vcpu))
9413 kvm_gen_update_masterclock(vcpu->kvm);
0061d53d
MT
9414 if (kvm_check_request(KVM_REQ_GLOBAL_CLOCK_UPDATE, vcpu))
9415 kvm_gen_kvmclock_update(vcpu);
34c238a1
ZA
9416 if (kvm_check_request(KVM_REQ_CLOCK_UPDATE, vcpu)) {
9417 r = kvm_guest_time_update(vcpu);
8cfdc000
ZA
9418 if (unlikely(r))
9419 goto out;
9420 }
a8eeb04a 9421 if (kvm_check_request(KVM_REQ_MMU_SYNC, vcpu))
4731d4c7 9422 kvm_mmu_sync_roots(vcpu);
727a7e27
PB
9423 if (kvm_check_request(KVM_REQ_LOAD_MMU_PGD, vcpu))
9424 kvm_mmu_load_pgd(vcpu);
eeeb4f67 9425 if (kvm_check_request(KVM_REQ_TLB_FLUSH, vcpu)) {
7780938c 9426 kvm_vcpu_flush_tlb_all(vcpu);
eeeb4f67
SC
9427
9428 /* Flushing all ASIDs flushes the current ASID... */
9429 kvm_clear_request(KVM_REQ_TLB_FLUSH_CURRENT, vcpu);
9430 }
9431 if (kvm_check_request(KVM_REQ_TLB_FLUSH_CURRENT, vcpu))
9432 kvm_vcpu_flush_tlb_current(vcpu);
07ffaf34 9433 if (kvm_check_request(KVM_REQ_TLB_FLUSH_GUEST, vcpu))
0baedd79 9434 kvm_vcpu_flush_tlb_guest(vcpu);
eeeb4f67 9435
a8eeb04a 9436 if (kvm_check_request(KVM_REQ_REPORT_TPR_ACCESS, vcpu)) {
851ba692 9437 vcpu->run->exit_reason = KVM_EXIT_TPR_ACCESS;
b93463aa
AK
9438 r = 0;
9439 goto out;
9440 }
a8eeb04a 9441 if (kvm_check_request(KVM_REQ_TRIPLE_FAULT, vcpu)) {
cb6a32c2
SC
9442 if (is_guest_mode(vcpu)) {
9443 kvm_x86_ops.nested_ops->triple_fault(vcpu);
9444 } else {
9445 vcpu->run->exit_reason = KVM_EXIT_SHUTDOWN;
9446 vcpu->mmio_needed = 0;
9447 r = 0;
9448 goto out;
9449 }
71c4dfaf 9450 }
af585b92
GN
9451 if (kvm_check_request(KVM_REQ_APF_HALT, vcpu)) {
9452 /* Page is swapped out. Do synthetic halt */
9453 vcpu->arch.apf.halted = true;
9454 r = 1;
9455 goto out;
9456 }
c9aaa895
GC
9457 if (kvm_check_request(KVM_REQ_STEAL_UPDATE, vcpu))
9458 record_steal_time(vcpu);
64d60670
PB
9459 if (kvm_check_request(KVM_REQ_SMI, vcpu))
9460 process_smi(vcpu);
7460fb4a
AK
9461 if (kvm_check_request(KVM_REQ_NMI, vcpu))
9462 process_nmi(vcpu);
f5132b01 9463 if (kvm_check_request(KVM_REQ_PMU, vcpu))
c6702c9d 9464 kvm_pmu_handle_event(vcpu);
f5132b01 9465 if (kvm_check_request(KVM_REQ_PMI, vcpu))
c6702c9d 9466 kvm_pmu_deliver_pmi(vcpu);
7543a635
SR
9467 if (kvm_check_request(KVM_REQ_IOAPIC_EOI_EXIT, vcpu)) {
9468 BUG_ON(vcpu->arch.pending_ioapic_eoi > 255);
9469 if (test_bit(vcpu->arch.pending_ioapic_eoi,
6308630b 9470 vcpu->arch.ioapic_handled_vectors)) {
7543a635
SR
9471 vcpu->run->exit_reason = KVM_EXIT_IOAPIC_EOI;
9472 vcpu->run->eoi.vector =
9473 vcpu->arch.pending_ioapic_eoi;
9474 r = 0;
9475 goto out;
9476 }
9477 }
3d81bc7e
YZ
9478 if (kvm_check_request(KVM_REQ_SCAN_IOAPIC, vcpu))
9479 vcpu_scan_ioapic(vcpu);
e40ff1d6
LA
9480 if (kvm_check_request(KVM_REQ_LOAD_EOI_EXITMAP, vcpu))
9481 vcpu_load_eoi_exitmap(vcpu);
4256f43f
TC
9482 if (kvm_check_request(KVM_REQ_APIC_PAGE_RELOAD, vcpu))
9483 kvm_vcpu_reload_apic_access_page(vcpu);
2ce79189
AS
9484 if (kvm_check_request(KVM_REQ_HV_CRASH, vcpu)) {
9485 vcpu->run->exit_reason = KVM_EXIT_SYSTEM_EVENT;
9486 vcpu->run->system_event.type = KVM_SYSTEM_EVENT_CRASH;
9487 r = 0;
9488 goto out;
9489 }
e516cebb
AS
9490 if (kvm_check_request(KVM_REQ_HV_RESET, vcpu)) {
9491 vcpu->run->exit_reason = KVM_EXIT_SYSTEM_EVENT;
9492 vcpu->run->system_event.type = KVM_SYSTEM_EVENT_RESET;
9493 r = 0;
9494 goto out;
9495 }
db397571 9496 if (kvm_check_request(KVM_REQ_HV_EXIT, vcpu)) {
9ff5e030
VK
9497 struct kvm_vcpu_hv *hv_vcpu = to_hv_vcpu(vcpu);
9498
db397571 9499 vcpu->run->exit_reason = KVM_EXIT_HYPERV;
9ff5e030 9500 vcpu->run->hyperv = hv_vcpu->exit;
db397571
AS
9501 r = 0;
9502 goto out;
9503 }
f3b138c5
AS
9504
9505 /*
9506 * KVM_REQ_HV_STIMER has to be processed after
9507 * KVM_REQ_CLOCK_UPDATE, because Hyper-V SynIC timers
9508 * depend on the guest clock being up-to-date
9509 */
1f4b34f8
AS
9510 if (kvm_check_request(KVM_REQ_HV_STIMER, vcpu))
9511 kvm_hv_process_stimers(vcpu);
8df14af4
SS
9512 if (kvm_check_request(KVM_REQ_APICV_UPDATE, vcpu))
9513 kvm_vcpu_update_apicv(vcpu);
557a961a
VK
9514 if (kvm_check_request(KVM_REQ_APF_READY, vcpu))
9515 kvm_check_async_pf_completion(vcpu);
1a155254 9516 if (kvm_check_request(KVM_REQ_MSR_FILTER_CHANGED, vcpu))
b3646477 9517 static_call(kvm_x86_msr_filter_changed)(vcpu);
a85863c2
MS
9518
9519 if (kvm_check_request(KVM_REQ_UPDATE_CPU_DIRTY_LOGGING, vcpu))
9520 static_call(kvm_x86_update_cpu_dirty_logging)(vcpu);
2f52d58c 9521 }
b93463aa 9522
40da8ccd
DW
9523 if (kvm_check_request(KVM_REQ_EVENT, vcpu) || req_int_win ||
9524 kvm_xen_has_interrupt(vcpu)) {
0f1e261e 9525 ++vcpu->stat.req_event;
4fe09bcf
JM
9526 r = kvm_apic_accept_events(vcpu);
9527 if (r < 0) {
9528 r = 0;
9529 goto out;
9530 }
66450a21
JK
9531 if (vcpu->arch.mp_state == KVM_MP_STATE_INIT_RECEIVED) {
9532 r = 1;
9533 goto out;
9534 }
9535
a5f6909a
JM
9536 r = inject_pending_event(vcpu, &req_immediate_exit);
9537 if (r < 0) {
9538 r = 0;
9539 goto out;
9540 }
c9d40913 9541 if (req_int_win)
b3646477 9542 static_call(kvm_x86_enable_irq_window)(vcpu);
b463a6f7
AK
9543
9544 if (kvm_lapic_enabled(vcpu)) {
9545 update_cr8_intercept(vcpu);
9546 kvm_lapic_sync_to_vapic(vcpu);
9547 }
9548 }
9549
d8368af8
AK
9550 r = kvm_mmu_reload(vcpu);
9551 if (unlikely(r)) {
d905c069 9552 goto cancel_injection;
d8368af8
AK
9553 }
9554
b6c7a5dc
HB
9555 preempt_disable();
9556
b3646477 9557 static_call(kvm_x86_prepare_guest_switch)(vcpu);
b95234c8
PB
9558
9559 /*
9560 * Disable IRQs before setting IN_GUEST_MODE. Posted interrupt
9561 * IPI are then delayed after guest entry, which ensures that they
9562 * result in virtual interrupt delivery.
9563 */
9564 local_irq_disable();
6b7e2d09
XG
9565 vcpu->mode = IN_GUEST_MODE;
9566
01b71917
MT
9567 srcu_read_unlock(&vcpu->kvm->srcu, vcpu->srcu_idx);
9568
0f127d12 9569 /*
b95234c8 9570 * 1) We should set ->mode before checking ->requests. Please see
cde9af6e 9571 * the comment in kvm_vcpu_exiting_guest_mode().
b95234c8 9572 *
81b01667 9573 * 2) For APICv, we should set ->mode before checking PID.ON. This
b95234c8
PB
9574 * pairs with the memory barrier implicit in pi_test_and_set_on
9575 * (see vmx_deliver_posted_interrupt).
9576 *
9577 * 3) This also orders the write to mode from any reads to the page
9578 * tables done while the VCPU is running. Please see the comment
9579 * in kvm_flush_remote_tlbs.
6b7e2d09 9580 */
01b71917 9581 smp_mb__after_srcu_read_unlock();
b6c7a5dc 9582
b95234c8
PB
9583 /*
9584 * This handles the case where a posted interrupt was
9585 * notified with kvm_vcpu_kick.
9586 */
fa59cc00 9587 if (kvm_lapic_enabled(vcpu) && vcpu->arch.apicv_active)
b3646477 9588 static_call(kvm_x86_sync_pir_to_irr)(vcpu);
32f88400 9589
5a9f5443 9590 if (kvm_vcpu_exit_request(vcpu)) {
6b7e2d09 9591 vcpu->mode = OUTSIDE_GUEST_MODE;
d94e1dc9 9592 smp_wmb();
6c142801
AK
9593 local_irq_enable();
9594 preempt_enable();
01b71917 9595 vcpu->srcu_idx = srcu_read_lock(&vcpu->kvm->srcu);
6c142801 9596 r = 1;
d905c069 9597 goto cancel_injection;
6c142801
AK
9598 }
9599
c43203ca
PB
9600 if (req_immediate_exit) {
9601 kvm_make_request(KVM_REQ_EVENT, vcpu);
b3646477 9602 static_call(kvm_x86_request_immediate_exit)(vcpu);
c43203ca 9603 }
d6185f20 9604
2620fe26
SC
9605 fpregs_assert_state_consistent();
9606 if (test_thread_flag(TIF_NEED_FPU_LOAD))
9607 switch_fpu_return();
5f409e20 9608
42dbaa5a 9609 if (unlikely(vcpu->arch.switch_db_regs)) {
42dbaa5a
JK
9610 set_debugreg(0, 7);
9611 set_debugreg(vcpu->arch.eff_db[0], 0);
9612 set_debugreg(vcpu->arch.eff_db[1], 1);
9613 set_debugreg(vcpu->arch.eff_db[2], 2);
9614 set_debugreg(vcpu->arch.eff_db[3], 3);
c77fb5fe 9615 set_debugreg(vcpu->arch.dr6, 6);
ae561ede 9616 vcpu->arch.switch_db_regs &= ~KVM_DEBUGREG_RELOAD;
f85d4016
LJ
9617 } else if (unlikely(hw_breakpoint_active())) {
9618 set_debugreg(0, 7);
42dbaa5a 9619 }
b6c7a5dc 9620
d89d04ab
PB
9621 for (;;) {
9622 exit_fastpath = static_call(kvm_x86_run)(vcpu);
9623 if (likely(exit_fastpath != EXIT_FASTPATH_REENTER_GUEST))
9624 break;
9625
9626 if (unlikely(kvm_vcpu_exit_request(vcpu))) {
9627 exit_fastpath = EXIT_FASTPATH_EXIT_HANDLED;
9628 break;
9629 }
9630
9631 if (vcpu->arch.apicv_active)
9632 static_call(kvm_x86_sync_pir_to_irr)(vcpu);
9633 }
b6c7a5dc 9634
c77fb5fe
PB
9635 /*
9636 * Do this here before restoring debug registers on the host. And
9637 * since we do this before handling the vmexit, a DR access vmexit
9638 * can (a) read the correct value of the debug registers, (b) set
9639 * KVM_DEBUGREG_WONT_EXIT again.
9640 */
9641 if (unlikely(vcpu->arch.switch_db_regs & KVM_DEBUGREG_WONT_EXIT)) {
c77fb5fe 9642 WARN_ON(vcpu->guest_debug & KVM_GUESTDBG_USE_HW_BP);
b3646477 9643 static_call(kvm_x86_sync_dirty_debug_regs)(vcpu);
70e4da7a 9644 kvm_update_dr0123(vcpu);
70e4da7a
PB
9645 kvm_update_dr7(vcpu);
9646 vcpu->arch.switch_db_regs &= ~KVM_DEBUGREG_RELOAD;
c77fb5fe
PB
9647 }
9648
24f1e32c
FW
9649 /*
9650 * If the guest has used debug registers, at least dr7
9651 * will be disabled while returning to the host.
9652 * If we don't have active breakpoints in the host, we don't
9653 * care about the messed up debug address registers. But if
9654 * we have some of them active, restore the old state.
9655 */
59d8eb53 9656 if (hw_breakpoint_active())
24f1e32c 9657 hw_breakpoint_restore();
42dbaa5a 9658
c967118d 9659 vcpu->arch.last_vmentry_cpu = vcpu->cpu;
4ba76538 9660 vcpu->arch.last_guest_tsc = kvm_read_l1_tsc(vcpu, rdtsc());
1d5f066e 9661
6b7e2d09 9662 vcpu->mode = OUTSIDE_GUEST_MODE;
d94e1dc9 9663 smp_wmb();
a547c6db 9664
b3646477 9665 static_call(kvm_x86_handle_exit_irqoff)(vcpu);
b6c7a5dc 9666
d7a08882
SC
9667 /*
9668 * Consume any pending interrupts, including the possible source of
9669 * VM-Exit on SVM and any ticks that occur between VM-Exit and now.
9670 * An instruction is required after local_irq_enable() to fully unblock
9671 * interrupts on processors that implement an interrupt shadow, the
9672 * stat.exits increment will do nicely.
9673 */
9674 kvm_before_interrupt(vcpu);
9675 local_irq_enable();
b6c7a5dc 9676 ++vcpu->stat.exits;
d7a08882
SC
9677 local_irq_disable();
9678 kvm_after_interrupt(vcpu);
b6c7a5dc 9679
16045714
WL
9680 /*
9681 * Wait until after servicing IRQs to account guest time so that any
9682 * ticks that occurred while running the guest are properly accounted
9683 * to the guest. Waiting until IRQs are enabled degrades the accuracy
9684 * of accounting via context tracking, but the loss of accuracy is
9685 * acceptable for all known use cases.
9686 */
9687 vtime_account_guest_exit();
9688
ec0671d5
WL
9689 if (lapic_in_kernel(vcpu)) {
9690 s64 delta = vcpu->arch.apic->lapic_timer.advance_expire_delta;
9691 if (delta != S64_MIN) {
9692 trace_kvm_wait_lapic_expire(vcpu->vcpu_id, delta);
9693 vcpu->arch.apic->lapic_timer.advance_expire_delta = S64_MIN;
9694 }
9695 }
b6c7a5dc 9696
f2485b3e 9697 local_irq_enable();
b6c7a5dc
HB
9698 preempt_enable();
9699
f656ce01 9700 vcpu->srcu_idx = srcu_read_lock(&vcpu->kvm->srcu);
3200f405 9701
b6c7a5dc
HB
9702 /*
9703 * Profile KVM exit RIPs:
9704 */
9705 if (unlikely(prof_on == KVM_PROFILING)) {
5fdbf976
MT
9706 unsigned long rip = kvm_rip_read(vcpu);
9707 profile_hit(KVM_PROFILING, (void *)rip);
b6c7a5dc
HB
9708 }
9709
cc578287
ZA
9710 if (unlikely(vcpu->arch.tsc_always_catchup))
9711 kvm_make_request(KVM_REQ_CLOCK_UPDATE, vcpu);
298101da 9712
5cfb1d5a
MT
9713 if (vcpu->arch.apic_attention)
9714 kvm_lapic_sync_from_vapic(vcpu);
b93463aa 9715
b3646477 9716 r = static_call(kvm_x86_handle_exit)(vcpu, exit_fastpath);
d905c069
MT
9717 return r;
9718
9719cancel_injection:
8081ad06
SC
9720 if (req_immediate_exit)
9721 kvm_make_request(KVM_REQ_EVENT, vcpu);
b3646477 9722 static_call(kvm_x86_cancel_injection)(vcpu);
ae7a2a3f
MT
9723 if (unlikely(vcpu->arch.apic_attention))
9724 kvm_lapic_sync_from_vapic(vcpu);
d7690175
MT
9725out:
9726 return r;
9727}
b6c7a5dc 9728
362c698f
PB
9729static inline int vcpu_block(struct kvm *kvm, struct kvm_vcpu *vcpu)
9730{
bf9f6ac8 9731 if (!kvm_arch_vcpu_runnable(vcpu) &&
b3646477 9732 (!kvm_x86_ops.pre_block || static_call(kvm_x86_pre_block)(vcpu) == 0)) {
9c8fd1ba
PB
9733 srcu_read_unlock(&kvm->srcu, vcpu->srcu_idx);
9734 kvm_vcpu_block(vcpu);
9735 vcpu->srcu_idx = srcu_read_lock(&kvm->srcu);
bf9f6ac8 9736
afaf0b2f 9737 if (kvm_x86_ops.post_block)
b3646477 9738 static_call(kvm_x86_post_block)(vcpu);
bf9f6ac8 9739
9c8fd1ba
PB
9740 if (!kvm_check_request(KVM_REQ_UNHALT, vcpu))
9741 return 1;
9742 }
362c698f 9743
4fe09bcf
JM
9744 if (kvm_apic_accept_events(vcpu) < 0)
9745 return 0;
362c698f
PB
9746 switch(vcpu->arch.mp_state) {
9747 case KVM_MP_STATE_HALTED:
647daca2 9748 case KVM_MP_STATE_AP_RESET_HOLD:
362c698f
PB
9749 vcpu->arch.pv.pv_unhalted = false;
9750 vcpu->arch.mp_state =
9751 KVM_MP_STATE_RUNNABLE;
df561f66 9752 fallthrough;
362c698f
PB
9753 case KVM_MP_STATE_RUNNABLE:
9754 vcpu->arch.apf.halted = false;
9755 break;
9756 case KVM_MP_STATE_INIT_RECEIVED:
9757 break;
9758 default:
9759 return -EINTR;
362c698f
PB
9760 }
9761 return 1;
9762}
09cec754 9763
5d9bc648
PB
9764static inline bool kvm_vcpu_running(struct kvm_vcpu *vcpu)
9765{
56083bdf 9766 if (is_guest_mode(vcpu))
cb6a32c2 9767 kvm_check_nested_events(vcpu);
0ad3bed6 9768
5d9bc648
PB
9769 return (vcpu->arch.mp_state == KVM_MP_STATE_RUNNABLE &&
9770 !vcpu->arch.apf.halted);
9771}
9772
362c698f 9773static int vcpu_run(struct kvm_vcpu *vcpu)
d7690175
MT
9774{
9775 int r;
f656ce01 9776 struct kvm *kvm = vcpu->kvm;
d7690175 9777
f656ce01 9778 vcpu->srcu_idx = srcu_read_lock(&kvm->srcu);
c595ceee 9779 vcpu->arch.l1tf_flush_l1d = true;
d7690175 9780
362c698f 9781 for (;;) {
58f800d5 9782 if (kvm_vcpu_running(vcpu)) {
851ba692 9783 r = vcpu_enter_guest(vcpu);
bf9f6ac8 9784 } else {
362c698f 9785 r = vcpu_block(kvm, vcpu);
bf9f6ac8
FW
9786 }
9787
09cec754
GN
9788 if (r <= 0)
9789 break;
9790
084071d5 9791 kvm_clear_request(KVM_REQ_UNBLOCK, vcpu);
09cec754
GN
9792 if (kvm_cpu_has_pending_timer(vcpu))
9793 kvm_inject_pending_timer_irqs(vcpu);
9794
782d422b
MG
9795 if (dm_request_for_irq_injection(vcpu) &&
9796 kvm_vcpu_ready_for_interrupt_injection(vcpu)) {
4ca7dd8c
PB
9797 r = 0;
9798 vcpu->run->exit_reason = KVM_EXIT_IRQ_WINDOW_OPEN;
09cec754 9799 ++vcpu->stat.request_irq_exits;
362c698f 9800 break;
09cec754 9801 }
af585b92 9802
f3020b88 9803 if (__xfer_to_guest_mode_work_pending()) {
f656ce01 9804 srcu_read_unlock(&kvm->srcu, vcpu->srcu_idx);
72c3c0fe
TG
9805 r = xfer_to_guest_mode_handle_work(vcpu);
9806 if (r)
9807 return r;
f656ce01 9808 vcpu->srcu_idx = srcu_read_lock(&kvm->srcu);
d7690175 9809 }
b6c7a5dc
HB
9810 }
9811
f656ce01 9812 srcu_read_unlock(&kvm->srcu, vcpu->srcu_idx);
b6c7a5dc
HB
9813
9814 return r;
9815}
9816
716d51ab
GN
9817static inline int complete_emulated_io(struct kvm_vcpu *vcpu)
9818{
9819 int r;
60fc3d02 9820
716d51ab 9821 vcpu->srcu_idx = srcu_read_lock(&vcpu->kvm->srcu);
0ce97a2b 9822 r = kvm_emulate_instruction(vcpu, EMULTYPE_NO_DECODE);
716d51ab 9823 srcu_read_unlock(&vcpu->kvm->srcu, vcpu->srcu_idx);
60fc3d02 9824 return r;
716d51ab
GN
9825}
9826
9827static int complete_emulated_pio(struct kvm_vcpu *vcpu)
9828{
9829 BUG_ON(!vcpu->arch.pio.count);
9830
9831 return complete_emulated_io(vcpu);
9832}
9833
f78146b0
AK
9834/*
9835 * Implements the following, as a state machine:
9836 *
9837 * read:
9838 * for each fragment
87da7e66
XG
9839 * for each mmio piece in the fragment
9840 * write gpa, len
9841 * exit
9842 * copy data
f78146b0
AK
9843 * execute insn
9844 *
9845 * write:
9846 * for each fragment
87da7e66
XG
9847 * for each mmio piece in the fragment
9848 * write gpa, len
9849 * copy data
9850 * exit
f78146b0 9851 */
716d51ab 9852static int complete_emulated_mmio(struct kvm_vcpu *vcpu)
5287f194
AK
9853{
9854 struct kvm_run *run = vcpu->run;
f78146b0 9855 struct kvm_mmio_fragment *frag;
87da7e66 9856 unsigned len;
5287f194 9857
716d51ab 9858 BUG_ON(!vcpu->mmio_needed);
5287f194 9859
716d51ab 9860 /* Complete previous fragment */
87da7e66
XG
9861 frag = &vcpu->mmio_fragments[vcpu->mmio_cur_fragment];
9862 len = min(8u, frag->len);
716d51ab 9863 if (!vcpu->mmio_is_write)
87da7e66
XG
9864 memcpy(frag->data, run->mmio.data, len);
9865
9866 if (frag->len <= 8) {
9867 /* Switch to the next fragment. */
9868 frag++;
9869 vcpu->mmio_cur_fragment++;
9870 } else {
9871 /* Go forward to the next mmio piece. */
9872 frag->data += len;
9873 frag->gpa += len;
9874 frag->len -= len;
9875 }
9876
a08d3b3b 9877 if (vcpu->mmio_cur_fragment >= vcpu->mmio_nr_fragments) {
716d51ab 9878 vcpu->mmio_needed = 0;
0912c977
PB
9879
9880 /* FIXME: return into emulator if single-stepping. */
cef4dea0 9881 if (vcpu->mmio_is_write)
716d51ab
GN
9882 return 1;
9883 vcpu->mmio_read_completed = 1;
9884 return complete_emulated_io(vcpu);
9885 }
87da7e66 9886
716d51ab
GN
9887 run->exit_reason = KVM_EXIT_MMIO;
9888 run->mmio.phys_addr = frag->gpa;
9889 if (vcpu->mmio_is_write)
87da7e66
XG
9890 memcpy(run->mmio.data, frag->data, min(8u, frag->len));
9891 run->mmio.len = min(8u, frag->len);
716d51ab
GN
9892 run->mmio.is_write = vcpu->mmio_is_write;
9893 vcpu->arch.complete_userspace_io = complete_emulated_mmio;
9894 return 0;
5287f194
AK
9895}
9896
c9aef3b8
SC
9897static void kvm_save_current_fpu(struct fpu *fpu)
9898{
9899 /*
9900 * If the target FPU state is not resident in the CPU registers, just
9901 * memcpy() from current, else save CPU state directly to the target.
9902 */
9903 if (test_thread_flag(TIF_NEED_FPU_LOAD))
9904 memcpy(&fpu->state, &current->thread.fpu.state,
9905 fpu_kernel_xstate_size);
9906 else
ebe7234b 9907 save_fpregs_to_fpstate(fpu);
c9aef3b8
SC
9908}
9909
822f312d
SAS
9910/* Swap (qemu) user FPU context for the guest FPU context. */
9911static void kvm_load_guest_fpu(struct kvm_vcpu *vcpu)
9912{
5f409e20
RR
9913 fpregs_lock();
9914
c9aef3b8
SC
9915 kvm_save_current_fpu(vcpu->arch.user_fpu);
9916
ed02b213
TL
9917 /*
9918 * Guests with protected state can't have it set by the hypervisor,
9919 * so skip trying to set it.
9920 */
9921 if (vcpu->arch.guest_fpu)
9922 /* PKRU is separately restored in kvm_x86_ops.run. */
1c61fada 9923 __restore_fpregs_from_fpstate(&vcpu->arch.guest_fpu->state,
ed02b213 9924 ~XFEATURE_MASK_PKRU);
5f409e20
RR
9925
9926 fpregs_mark_activate();
9927 fpregs_unlock();
9928
822f312d
SAS
9929 trace_kvm_fpu(1);
9930}
9931
9932/* When vcpu_run ends, restore user space FPU context. */
9933static void kvm_put_guest_fpu(struct kvm_vcpu *vcpu)
9934{
5f409e20
RR
9935 fpregs_lock();
9936
ed02b213
TL
9937 /*
9938 * Guests with protected state can't have it read by the hypervisor,
9939 * so skip trying to save it.
9940 */
9941 if (vcpu->arch.guest_fpu)
9942 kvm_save_current_fpu(vcpu->arch.guest_fpu);
c9aef3b8 9943
1c61fada 9944 restore_fpregs_from_fpstate(&vcpu->arch.user_fpu->state);
5f409e20
RR
9945
9946 fpregs_mark_activate();
9947 fpregs_unlock();
9948
822f312d
SAS
9949 ++vcpu->stat.fpu_reload;
9950 trace_kvm_fpu(0);
9951}
9952
1b94f6f8 9953int kvm_arch_vcpu_ioctl_run(struct kvm_vcpu *vcpu)
b6c7a5dc 9954{
1b94f6f8 9955 struct kvm_run *kvm_run = vcpu->run;
b6c7a5dc 9956 int r;
b6c7a5dc 9957
accb757d 9958 vcpu_load(vcpu);
20b7035c 9959 kvm_sigset_activate(vcpu);
15aad3be 9960 kvm_run->flags = 0;
5663d8f9
PX
9961 kvm_load_guest_fpu(vcpu);
9962
a4535290 9963 if (unlikely(vcpu->arch.mp_state == KVM_MP_STATE_UNINITIALIZED)) {
2f173d26
JS
9964 if (kvm_run->immediate_exit) {
9965 r = -EINTR;
9966 goto out;
9967 }
b6c7a5dc 9968 kvm_vcpu_block(vcpu);
4fe09bcf
JM
9969 if (kvm_apic_accept_events(vcpu) < 0) {
9970 r = 0;
9971 goto out;
9972 }
72875d8a 9973 kvm_clear_request(KVM_REQ_UNHALT, vcpu);
ac9f6dc0 9974 r = -EAGAIN;
a0595000
JS
9975 if (signal_pending(current)) {
9976 r = -EINTR;
1b94f6f8 9977 kvm_run->exit_reason = KVM_EXIT_INTR;
a0595000
JS
9978 ++vcpu->stat.signal_exits;
9979 }
ac9f6dc0 9980 goto out;
b6c7a5dc
HB
9981 }
9982
1b94f6f8 9983 if (kvm_run->kvm_valid_regs & ~KVM_SYNC_X86_VALID_FIELDS) {
01643c51
KH
9984 r = -EINVAL;
9985 goto out;
9986 }
9987
1b94f6f8 9988 if (kvm_run->kvm_dirty_regs) {
01643c51
KH
9989 r = sync_regs(vcpu);
9990 if (r != 0)
9991 goto out;
9992 }
9993
b6c7a5dc 9994 /* re-sync apic's tpr */
35754c98 9995 if (!lapic_in_kernel(vcpu)) {
eea1cff9
AP
9996 if (kvm_set_cr8(vcpu, kvm_run->cr8) != 0) {
9997 r = -EINVAL;
9998 goto out;
9999 }
10000 }
b6c7a5dc 10001
716d51ab
GN
10002 if (unlikely(vcpu->arch.complete_userspace_io)) {
10003 int (*cui)(struct kvm_vcpu *) = vcpu->arch.complete_userspace_io;
10004 vcpu->arch.complete_userspace_io = NULL;
10005 r = cui(vcpu);
10006 if (r <= 0)
5663d8f9 10007 goto out;
716d51ab
GN
10008 } else
10009 WARN_ON(vcpu->arch.pio.count || vcpu->mmio_needed);
5287f194 10010
460df4c1
PB
10011 if (kvm_run->immediate_exit)
10012 r = -EINTR;
10013 else
10014 r = vcpu_run(vcpu);
b6c7a5dc
HB
10015
10016out:
5663d8f9 10017 kvm_put_guest_fpu(vcpu);
1b94f6f8 10018 if (kvm_run->kvm_valid_regs)
01643c51 10019 store_regs(vcpu);
f1d86e46 10020 post_kvm_run_save(vcpu);
20b7035c 10021 kvm_sigset_deactivate(vcpu);
b6c7a5dc 10022
accb757d 10023 vcpu_put(vcpu);
b6c7a5dc
HB
10024 return r;
10025}
10026
01643c51 10027static void __get_regs(struct kvm_vcpu *vcpu, struct kvm_regs *regs)
b6c7a5dc 10028{
7ae441ea
GN
10029 if (vcpu->arch.emulate_regs_need_sync_to_vcpu) {
10030 /*
10031 * We are here if userspace calls get_regs() in the middle of
10032 * instruction emulation. Registers state needs to be copied
4a969980 10033 * back from emulation context to vcpu. Userspace shouldn't do
7ae441ea
GN
10034 * that usually, but some bad designed PV devices (vmware
10035 * backdoor interface) need this to work
10036 */
c9b8b07c 10037 emulator_writeback_register_cache(vcpu->arch.emulate_ctxt);
7ae441ea
GN
10038 vcpu->arch.emulate_regs_need_sync_to_vcpu = false;
10039 }
de3cd117
SC
10040 regs->rax = kvm_rax_read(vcpu);
10041 regs->rbx = kvm_rbx_read(vcpu);
10042 regs->rcx = kvm_rcx_read(vcpu);
10043 regs->rdx = kvm_rdx_read(vcpu);
10044 regs->rsi = kvm_rsi_read(vcpu);
10045 regs->rdi = kvm_rdi_read(vcpu);
e9c16c78 10046 regs->rsp = kvm_rsp_read(vcpu);
de3cd117 10047 regs->rbp = kvm_rbp_read(vcpu);
b6c7a5dc 10048#ifdef CONFIG_X86_64
de3cd117
SC
10049 regs->r8 = kvm_r8_read(vcpu);
10050 regs->r9 = kvm_r9_read(vcpu);
10051 regs->r10 = kvm_r10_read(vcpu);
10052 regs->r11 = kvm_r11_read(vcpu);
10053 regs->r12 = kvm_r12_read(vcpu);
10054 regs->r13 = kvm_r13_read(vcpu);
10055 regs->r14 = kvm_r14_read(vcpu);
10056 regs->r15 = kvm_r15_read(vcpu);
b6c7a5dc
HB
10057#endif
10058
5fdbf976 10059 regs->rip = kvm_rip_read(vcpu);
91586a3b 10060 regs->rflags = kvm_get_rflags(vcpu);
01643c51 10061}
b6c7a5dc 10062
01643c51
KH
10063int kvm_arch_vcpu_ioctl_get_regs(struct kvm_vcpu *vcpu, struct kvm_regs *regs)
10064{
10065 vcpu_load(vcpu);
10066 __get_regs(vcpu, regs);
1fc9b76b 10067 vcpu_put(vcpu);
b6c7a5dc
HB
10068 return 0;
10069}
10070
01643c51 10071static void __set_regs(struct kvm_vcpu *vcpu, struct kvm_regs *regs)
b6c7a5dc 10072{
7ae441ea
GN
10073 vcpu->arch.emulate_regs_need_sync_from_vcpu = true;
10074 vcpu->arch.emulate_regs_need_sync_to_vcpu = false;
10075
de3cd117
SC
10076 kvm_rax_write(vcpu, regs->rax);
10077 kvm_rbx_write(vcpu, regs->rbx);
10078 kvm_rcx_write(vcpu, regs->rcx);
10079 kvm_rdx_write(vcpu, regs->rdx);
10080 kvm_rsi_write(vcpu, regs->rsi);
10081 kvm_rdi_write(vcpu, regs->rdi);
e9c16c78 10082 kvm_rsp_write(vcpu, regs->rsp);
de3cd117 10083 kvm_rbp_write(vcpu, regs->rbp);
b6c7a5dc 10084#ifdef CONFIG_X86_64
de3cd117
SC
10085 kvm_r8_write(vcpu, regs->r8);
10086 kvm_r9_write(vcpu, regs->r9);
10087 kvm_r10_write(vcpu, regs->r10);
10088 kvm_r11_write(vcpu, regs->r11);
10089 kvm_r12_write(vcpu, regs->r12);
10090 kvm_r13_write(vcpu, regs->r13);
10091 kvm_r14_write(vcpu, regs->r14);
10092 kvm_r15_write(vcpu, regs->r15);
b6c7a5dc
HB
10093#endif
10094
5fdbf976 10095 kvm_rip_write(vcpu, regs->rip);
d73235d1 10096 kvm_set_rflags(vcpu, regs->rflags | X86_EFLAGS_FIXED);
b6c7a5dc 10097
b4f14abd
JK
10098 vcpu->arch.exception.pending = false;
10099
3842d135 10100 kvm_make_request(KVM_REQ_EVENT, vcpu);
01643c51 10101}
3842d135 10102
01643c51
KH
10103int kvm_arch_vcpu_ioctl_set_regs(struct kvm_vcpu *vcpu, struct kvm_regs *regs)
10104{
10105 vcpu_load(vcpu);
10106 __set_regs(vcpu, regs);
875656fe 10107 vcpu_put(vcpu);
b6c7a5dc
HB
10108 return 0;
10109}
10110
b6c7a5dc
HB
10111void kvm_get_cs_db_l_bits(struct kvm_vcpu *vcpu, int *db, int *l)
10112{
10113 struct kvm_segment cs;
10114
3e6e0aab 10115 kvm_get_segment(vcpu, &cs, VCPU_SREG_CS);
b6c7a5dc
HB
10116 *db = cs.db;
10117 *l = cs.l;
10118}
10119EXPORT_SYMBOL_GPL(kvm_get_cs_db_l_bits);
10120
6dba9403 10121static void __get_sregs_common(struct kvm_vcpu *vcpu, struct kvm_sregs *sregs)
b6c7a5dc 10122{
89a27f4d 10123 struct desc_ptr dt;
b6c7a5dc 10124
5265713a
TL
10125 if (vcpu->arch.guest_state_protected)
10126 goto skip_protected_regs;
10127
3e6e0aab
GT
10128 kvm_get_segment(vcpu, &sregs->cs, VCPU_SREG_CS);
10129 kvm_get_segment(vcpu, &sregs->ds, VCPU_SREG_DS);
10130 kvm_get_segment(vcpu, &sregs->es, VCPU_SREG_ES);
10131 kvm_get_segment(vcpu, &sregs->fs, VCPU_SREG_FS);
10132 kvm_get_segment(vcpu, &sregs->gs, VCPU_SREG_GS);
10133 kvm_get_segment(vcpu, &sregs->ss, VCPU_SREG_SS);
b6c7a5dc 10134
3e6e0aab
GT
10135 kvm_get_segment(vcpu, &sregs->tr, VCPU_SREG_TR);
10136 kvm_get_segment(vcpu, &sregs->ldt, VCPU_SREG_LDTR);
b6c7a5dc 10137
b3646477 10138 static_call(kvm_x86_get_idt)(vcpu, &dt);
89a27f4d
GN
10139 sregs->idt.limit = dt.size;
10140 sregs->idt.base = dt.address;
b3646477 10141 static_call(kvm_x86_get_gdt)(vcpu, &dt);
89a27f4d
GN
10142 sregs->gdt.limit = dt.size;
10143 sregs->gdt.base = dt.address;
b6c7a5dc 10144
ad312c7c 10145 sregs->cr2 = vcpu->arch.cr2;
9f8fe504 10146 sregs->cr3 = kvm_read_cr3(vcpu);
5265713a
TL
10147
10148skip_protected_regs:
10149 sregs->cr0 = kvm_read_cr0(vcpu);
fc78f519 10150 sregs->cr4 = kvm_read_cr4(vcpu);
2d3ad1f4 10151 sregs->cr8 = kvm_get_cr8(vcpu);
f6801dff 10152 sregs->efer = vcpu->arch.efer;
b6c7a5dc 10153 sregs->apic_base = kvm_get_apic_base(vcpu);
6dba9403 10154}
b6c7a5dc 10155
6dba9403
ML
10156static void __get_sregs(struct kvm_vcpu *vcpu, struct kvm_sregs *sregs)
10157{
10158 __get_sregs_common(vcpu, sregs);
10159
10160 if (vcpu->arch.guest_state_protected)
10161 return;
b6c7a5dc 10162
04140b41 10163 if (vcpu->arch.interrupt.injected && !vcpu->arch.interrupt.soft)
14d0bc1f
GN
10164 set_bit(vcpu->arch.interrupt.nr,
10165 (unsigned long *)sregs->interrupt_bitmap);
01643c51 10166}
16d7a191 10167
6dba9403
ML
10168static void __get_sregs2(struct kvm_vcpu *vcpu, struct kvm_sregs2 *sregs2)
10169{
10170 int i;
10171
10172 __get_sregs_common(vcpu, (struct kvm_sregs *)sregs2);
10173
10174 if (vcpu->arch.guest_state_protected)
10175 return;
10176
10177 if (is_pae_paging(vcpu)) {
10178 for (i = 0 ; i < 4 ; i++)
10179 sregs2->pdptrs[i] = kvm_pdptr_read(vcpu, i);
10180 sregs2->flags |= KVM_SREGS2_FLAGS_PDPTRS_VALID;
10181 }
10182}
10183
01643c51
KH
10184int kvm_arch_vcpu_ioctl_get_sregs(struct kvm_vcpu *vcpu,
10185 struct kvm_sregs *sregs)
10186{
10187 vcpu_load(vcpu);
10188 __get_sregs(vcpu, sregs);
bcdec41c 10189 vcpu_put(vcpu);
b6c7a5dc
HB
10190 return 0;
10191}
10192
62d9f0db
MT
10193int kvm_arch_vcpu_ioctl_get_mpstate(struct kvm_vcpu *vcpu,
10194 struct kvm_mp_state *mp_state)
10195{
4fe09bcf
JM
10196 int r;
10197
fd232561 10198 vcpu_load(vcpu);
f958bd23
SC
10199 if (kvm_mpx_supported())
10200 kvm_load_guest_fpu(vcpu);
fd232561 10201
4fe09bcf
JM
10202 r = kvm_apic_accept_events(vcpu);
10203 if (r < 0)
10204 goto out;
10205 r = 0;
10206
647daca2
TL
10207 if ((vcpu->arch.mp_state == KVM_MP_STATE_HALTED ||
10208 vcpu->arch.mp_state == KVM_MP_STATE_AP_RESET_HOLD) &&
10209 vcpu->arch.pv.pv_unhalted)
6aef266c
SV
10210 mp_state->mp_state = KVM_MP_STATE_RUNNABLE;
10211 else
10212 mp_state->mp_state = vcpu->arch.mp_state;
10213
4fe09bcf 10214out:
f958bd23
SC
10215 if (kvm_mpx_supported())
10216 kvm_put_guest_fpu(vcpu);
fd232561 10217 vcpu_put(vcpu);
4fe09bcf 10218 return r;
62d9f0db
MT
10219}
10220
10221int kvm_arch_vcpu_ioctl_set_mpstate(struct kvm_vcpu *vcpu,
10222 struct kvm_mp_state *mp_state)
10223{
e83dff5e
CD
10224 int ret = -EINVAL;
10225
10226 vcpu_load(vcpu);
10227
bce87cce 10228 if (!lapic_in_kernel(vcpu) &&
66450a21 10229 mp_state->mp_state != KVM_MP_STATE_RUNNABLE)
e83dff5e 10230 goto out;
66450a21 10231
27cbe7d6
LA
10232 /*
10233 * KVM_MP_STATE_INIT_RECEIVED means the processor is in
10234 * INIT state; latched init should be reported using
10235 * KVM_SET_VCPU_EVENTS, so reject it here.
10236 */
10237 if ((kvm_vcpu_latch_init(vcpu) || vcpu->arch.smi_pending) &&
28bf2888
DH
10238 (mp_state->mp_state == KVM_MP_STATE_SIPI_RECEIVED ||
10239 mp_state->mp_state == KVM_MP_STATE_INIT_RECEIVED))
e83dff5e 10240 goto out;
28bf2888 10241
66450a21
JK
10242 if (mp_state->mp_state == KVM_MP_STATE_SIPI_RECEIVED) {
10243 vcpu->arch.mp_state = KVM_MP_STATE_INIT_RECEIVED;
10244 set_bit(KVM_APIC_SIPI, &vcpu->arch.apic->pending_events);
10245 } else
10246 vcpu->arch.mp_state = mp_state->mp_state;
3842d135 10247 kvm_make_request(KVM_REQ_EVENT, vcpu);
e83dff5e
CD
10248
10249 ret = 0;
10250out:
10251 vcpu_put(vcpu);
10252 return ret;
62d9f0db
MT
10253}
10254
7f3d35fd
KW
10255int kvm_task_switch(struct kvm_vcpu *vcpu, u16 tss_selector, int idt_index,
10256 int reason, bool has_error_code, u32 error_code)
b6c7a5dc 10257{
c9b8b07c 10258 struct x86_emulate_ctxt *ctxt = vcpu->arch.emulate_ctxt;
8ec4722d 10259 int ret;
e01c2426 10260
8ec4722d 10261 init_emulate_ctxt(vcpu);
c697518a 10262
7f3d35fd 10263 ret = emulator_task_switch(ctxt, tss_selector, idt_index, reason,
9d74191a 10264 has_error_code, error_code);
1051778f
SC
10265 if (ret) {
10266 vcpu->run->exit_reason = KVM_EXIT_INTERNAL_ERROR;
10267 vcpu->run->internal.suberror = KVM_INTERNAL_ERROR_EMULATION;
10268 vcpu->run->internal.ndata = 0;
60fc3d02 10269 return 0;
1051778f 10270 }
37817f29 10271
9d74191a
TY
10272 kvm_rip_write(vcpu, ctxt->eip);
10273 kvm_set_rflags(vcpu, ctxt->eflags);
60fc3d02 10274 return 1;
37817f29
IE
10275}
10276EXPORT_SYMBOL_GPL(kvm_task_switch);
10277
ee69c92b 10278static bool kvm_is_valid_sregs(struct kvm_vcpu *vcpu, struct kvm_sregs *sregs)
f2981033 10279{
37b95951 10280 if ((sregs->efer & EFER_LME) && (sregs->cr0 & X86_CR0_PG)) {
f2981033
LT
10281 /*
10282 * When EFER.LME and CR0.PG are set, the processor is in
10283 * 64-bit mode (though maybe in a 32-bit code segment).
10284 * CR4.PAE and EFER.LMA must be set.
10285 */
ee69c92b
SC
10286 if (!(sregs->cr4 & X86_CR4_PAE) || !(sregs->efer & EFER_LMA))
10287 return false;
ca29e145 10288 if (kvm_vcpu_is_illegal_gpa(vcpu, sregs->cr3))
c1c35cf7 10289 return false;
f2981033
LT
10290 } else {
10291 /*
10292 * Not in 64-bit mode: EFER.LMA is clear and the code
10293 * segment cannot be 64-bit.
10294 */
10295 if (sregs->efer & EFER_LMA || sregs->cs.l)
ee69c92b 10296 return false;
f2981033
LT
10297 }
10298
ee69c92b 10299 return kvm_is_valid_cr4(vcpu, sregs->cr4);
f2981033
LT
10300}
10301
6dba9403
ML
10302static int __set_sregs_common(struct kvm_vcpu *vcpu, struct kvm_sregs *sregs,
10303 int *mmu_reset_needed, bool update_pdptrs)
b6c7a5dc 10304{
58cb628d 10305 struct msr_data apic_base_msr;
6dba9403 10306 int idx;
89a27f4d 10307 struct desc_ptr dt;
b4ef9d4e 10308
ee69c92b 10309 if (!kvm_is_valid_sregs(vcpu, sregs))
6dba9403 10310 return -EINVAL;
f2981033 10311
d3802286
JM
10312 apic_base_msr.data = sregs->apic_base;
10313 apic_base_msr.host_initiated = true;
10314 if (kvm_set_apic_base(vcpu, &apic_base_msr))
6dba9403 10315 return -EINVAL;
6d1068b3 10316
5265713a 10317 if (vcpu->arch.guest_state_protected)
6dba9403 10318 return 0;
5265713a 10319
89a27f4d
GN
10320 dt.size = sregs->idt.limit;
10321 dt.address = sregs->idt.base;
b3646477 10322 static_call(kvm_x86_set_idt)(vcpu, &dt);
89a27f4d
GN
10323 dt.size = sregs->gdt.limit;
10324 dt.address = sregs->gdt.base;
b3646477 10325 static_call(kvm_x86_set_gdt)(vcpu, &dt);
b6c7a5dc 10326
ad312c7c 10327 vcpu->arch.cr2 = sregs->cr2;
6dba9403 10328 *mmu_reset_needed |= kvm_read_cr3(vcpu) != sregs->cr3;
dc7e795e 10329 vcpu->arch.cr3 = sregs->cr3;
cb3c1e2f 10330 kvm_register_mark_available(vcpu, VCPU_EXREG_CR3);
b6c7a5dc 10331
2d3ad1f4 10332 kvm_set_cr8(vcpu, sregs->cr8);
b6c7a5dc 10333
6dba9403 10334 *mmu_reset_needed |= vcpu->arch.efer != sregs->efer;
b3646477 10335 static_call(kvm_x86_set_efer)(vcpu, sregs->efer);
b6c7a5dc 10336
6dba9403 10337 *mmu_reset_needed |= kvm_read_cr0(vcpu) != sregs->cr0;
b3646477 10338 static_call(kvm_x86_set_cr0)(vcpu, sregs->cr0);
d7306163 10339 vcpu->arch.cr0 = sregs->cr0;
b6c7a5dc 10340
6dba9403 10341 *mmu_reset_needed |= kvm_read_cr4(vcpu) != sregs->cr4;
b3646477 10342 static_call(kvm_x86_set_cr4)(vcpu, sregs->cr4);
63f42e02 10343
6dba9403
ML
10344 if (update_pdptrs) {
10345 idx = srcu_read_lock(&vcpu->kvm->srcu);
10346 if (is_pae_paging(vcpu)) {
10347 load_pdptrs(vcpu, vcpu->arch.walk_mmu, kvm_read_cr3(vcpu));
10348 *mmu_reset_needed = 1;
10349 }
10350 srcu_read_unlock(&vcpu->kvm->srcu, idx);
7c93be44 10351 }
b6c7a5dc 10352
3e6e0aab
GT
10353 kvm_set_segment(vcpu, &sregs->cs, VCPU_SREG_CS);
10354 kvm_set_segment(vcpu, &sregs->ds, VCPU_SREG_DS);
10355 kvm_set_segment(vcpu, &sregs->es, VCPU_SREG_ES);
10356 kvm_set_segment(vcpu, &sregs->fs, VCPU_SREG_FS);
10357 kvm_set_segment(vcpu, &sregs->gs, VCPU_SREG_GS);
10358 kvm_set_segment(vcpu, &sregs->ss, VCPU_SREG_SS);
b6c7a5dc 10359
3e6e0aab
GT
10360 kvm_set_segment(vcpu, &sregs->tr, VCPU_SREG_TR);
10361 kvm_set_segment(vcpu, &sregs->ldt, VCPU_SREG_LDTR);
b6c7a5dc 10362
5f0269f5
ME
10363 update_cr8_intercept(vcpu);
10364
9c3e4aab 10365 /* Older userspace won't unhalt the vcpu on reset. */
c5af89b6 10366 if (kvm_vcpu_is_bsp(vcpu) && kvm_rip_read(vcpu) == 0xfff0 &&
9c3e4aab 10367 sregs->cs.selector == 0xf000 && sregs->cs.base == 0xffff0000 &&
3eeb3288 10368 !is_protmode(vcpu))
9c3e4aab
MT
10369 vcpu->arch.mp_state = KVM_MP_STATE_RUNNABLE;
10370
6dba9403
ML
10371 return 0;
10372}
10373
10374static int __set_sregs(struct kvm_vcpu *vcpu, struct kvm_sregs *sregs)
10375{
10376 int pending_vec, max_bits;
10377 int mmu_reset_needed = 0;
10378 int ret = __set_sregs_common(vcpu, sregs, &mmu_reset_needed, true);
10379
10380 if (ret)
10381 return ret;
10382
10383 if (mmu_reset_needed)
10384 kvm_mmu_reset_context(vcpu);
10385
5265713a
TL
10386 max_bits = KVM_NR_INTERRUPTS;
10387 pending_vec = find_first_bit(
10388 (const unsigned long *)sregs->interrupt_bitmap, max_bits);
6dba9403 10389
5265713a
TL
10390 if (pending_vec < max_bits) {
10391 kvm_queue_interrupt(vcpu, pending_vec, false);
10392 pr_debug("Set back pending irq %d\n", pending_vec);
6dba9403 10393 kvm_make_request(KVM_REQ_EVENT, vcpu);
5265713a 10394 }
6dba9403
ML
10395 return 0;
10396}
5265713a 10397
6dba9403
ML
10398static int __set_sregs2(struct kvm_vcpu *vcpu, struct kvm_sregs2 *sregs2)
10399{
10400 int mmu_reset_needed = 0;
10401 bool valid_pdptrs = sregs2->flags & KVM_SREGS2_FLAGS_PDPTRS_VALID;
10402 bool pae = (sregs2->cr0 & X86_CR0_PG) && (sregs2->cr4 & X86_CR4_PAE) &&
10403 !(sregs2->efer & EFER_LMA);
10404 int i, ret;
3842d135 10405
6dba9403
ML
10406 if (sregs2->flags & ~KVM_SREGS2_FLAGS_PDPTRS_VALID)
10407 return -EINVAL;
10408
10409 if (valid_pdptrs && (!pae || vcpu->arch.guest_state_protected))
10410 return -EINVAL;
10411
10412 ret = __set_sregs_common(vcpu, (struct kvm_sregs *)sregs2,
10413 &mmu_reset_needed, !valid_pdptrs);
10414 if (ret)
10415 return ret;
10416
10417 if (valid_pdptrs) {
10418 for (i = 0; i < 4 ; i++)
10419 kvm_pdptr_write(vcpu, i, sregs2->pdptrs[i]);
10420
10421 kvm_register_mark_dirty(vcpu, VCPU_EXREG_PDPTR);
10422 mmu_reset_needed = 1;
158a48ec 10423 vcpu->arch.pdptrs_from_userspace = true;
6dba9403
ML
10424 }
10425 if (mmu_reset_needed)
10426 kvm_mmu_reset_context(vcpu);
10427 return 0;
01643c51
KH
10428}
10429
10430int kvm_arch_vcpu_ioctl_set_sregs(struct kvm_vcpu *vcpu,
10431 struct kvm_sregs *sregs)
10432{
10433 int ret;
10434
10435 vcpu_load(vcpu);
10436 ret = __set_sregs(vcpu, sregs);
b4ef9d4e
CD
10437 vcpu_put(vcpu);
10438 return ret;
b6c7a5dc
HB
10439}
10440
d0bfb940
JK
10441int kvm_arch_vcpu_ioctl_set_guest_debug(struct kvm_vcpu *vcpu,
10442 struct kvm_guest_debug *dbg)
b6c7a5dc 10443{
355be0b9 10444 unsigned long rflags;
ae675ef0 10445 int i, r;
b6c7a5dc 10446
8d4846b9
TL
10447 if (vcpu->arch.guest_state_protected)
10448 return -EINVAL;
10449
66b56562
CD
10450 vcpu_load(vcpu);
10451
4f926bf2
JK
10452 if (dbg->control & (KVM_GUESTDBG_INJECT_DB | KVM_GUESTDBG_INJECT_BP)) {
10453 r = -EBUSY;
10454 if (vcpu->arch.exception.pending)
2122ff5e 10455 goto out;
4f926bf2
JK
10456 if (dbg->control & KVM_GUESTDBG_INJECT_DB)
10457 kvm_queue_exception(vcpu, DB_VECTOR);
10458 else
10459 kvm_queue_exception(vcpu, BP_VECTOR);
10460 }
10461
91586a3b
JK
10462 /*
10463 * Read rflags as long as potentially injected trace flags are still
10464 * filtered out.
10465 */
10466 rflags = kvm_get_rflags(vcpu);
355be0b9
JK
10467
10468 vcpu->guest_debug = dbg->control;
10469 if (!(vcpu->guest_debug & KVM_GUESTDBG_ENABLE))
10470 vcpu->guest_debug = 0;
10471
10472 if (vcpu->guest_debug & KVM_GUESTDBG_USE_HW_BP) {
ae675ef0
JK
10473 for (i = 0; i < KVM_NR_DB_REGS; ++i)
10474 vcpu->arch.eff_db[i] = dbg->arch.debugreg[i];
c8639010 10475 vcpu->arch.guest_debug_dr7 = dbg->arch.debugreg[7];
ae675ef0
JK
10476 } else {
10477 for (i = 0; i < KVM_NR_DB_REGS; i++)
10478 vcpu->arch.eff_db[i] = vcpu->arch.db[i];
ae675ef0 10479 }
c8639010 10480 kvm_update_dr7(vcpu);
ae675ef0 10481
f92653ee 10482 if (vcpu->guest_debug & KVM_GUESTDBG_SINGLESTEP)
e87e46d5 10483 vcpu->arch.singlestep_rip = kvm_get_linear_rip(vcpu);
94fe45da 10484
91586a3b
JK
10485 /*
10486 * Trigger an rflags update that will inject or remove the trace
10487 * flags.
10488 */
10489 kvm_set_rflags(vcpu, rflags);
b6c7a5dc 10490
b3646477 10491 static_call(kvm_x86_update_exception_bitmap)(vcpu);
b6c7a5dc 10492
4f926bf2 10493 r = 0;
d0bfb940 10494
2122ff5e 10495out:
66b56562 10496 vcpu_put(vcpu);
b6c7a5dc
HB
10497 return r;
10498}
10499
8b006791
ZX
10500/*
10501 * Translate a guest virtual address to a guest physical address.
10502 */
10503int kvm_arch_vcpu_ioctl_translate(struct kvm_vcpu *vcpu,
10504 struct kvm_translation *tr)
10505{
10506 unsigned long vaddr = tr->linear_address;
10507 gpa_t gpa;
f656ce01 10508 int idx;
8b006791 10509
1da5b61d
CD
10510 vcpu_load(vcpu);
10511
f656ce01 10512 idx = srcu_read_lock(&vcpu->kvm->srcu);
1871c602 10513 gpa = kvm_mmu_gva_to_gpa_system(vcpu, vaddr, NULL);
f656ce01 10514 srcu_read_unlock(&vcpu->kvm->srcu, idx);
8b006791
ZX
10515 tr->physical_address = gpa;
10516 tr->valid = gpa != UNMAPPED_GVA;
10517 tr->writeable = 1;
10518 tr->usermode = 0;
8b006791 10519
1da5b61d 10520 vcpu_put(vcpu);
8b006791
ZX
10521 return 0;
10522}
10523
d0752060
HB
10524int kvm_arch_vcpu_ioctl_get_fpu(struct kvm_vcpu *vcpu, struct kvm_fpu *fpu)
10525{
1393123e 10526 struct fxregs_state *fxsave;
d0752060 10527
ed02b213
TL
10528 if (!vcpu->arch.guest_fpu)
10529 return 0;
10530
1393123e 10531 vcpu_load(vcpu);
d0752060 10532
b666a4b6 10533 fxsave = &vcpu->arch.guest_fpu->state.fxsave;
d0752060
HB
10534 memcpy(fpu->fpr, fxsave->st_space, 128);
10535 fpu->fcw = fxsave->cwd;
10536 fpu->fsw = fxsave->swd;
10537 fpu->ftwx = fxsave->twd;
10538 fpu->last_opcode = fxsave->fop;
10539 fpu->last_ip = fxsave->rip;
10540 fpu->last_dp = fxsave->rdp;
0e96f31e 10541 memcpy(fpu->xmm, fxsave->xmm_space, sizeof(fxsave->xmm_space));
d0752060 10542
1393123e 10543 vcpu_put(vcpu);
d0752060
HB
10544 return 0;
10545}
10546
10547int kvm_arch_vcpu_ioctl_set_fpu(struct kvm_vcpu *vcpu, struct kvm_fpu *fpu)
10548{
6a96bc7f
CD
10549 struct fxregs_state *fxsave;
10550
ed02b213
TL
10551 if (!vcpu->arch.guest_fpu)
10552 return 0;
10553
6a96bc7f
CD
10554 vcpu_load(vcpu);
10555
b666a4b6 10556 fxsave = &vcpu->arch.guest_fpu->state.fxsave;
d0752060 10557
d0752060
HB
10558 memcpy(fxsave->st_space, fpu->fpr, 128);
10559 fxsave->cwd = fpu->fcw;
10560 fxsave->swd = fpu->fsw;
10561 fxsave->twd = fpu->ftwx;
10562 fxsave->fop = fpu->last_opcode;
10563 fxsave->rip = fpu->last_ip;
10564 fxsave->rdp = fpu->last_dp;
0e96f31e 10565 memcpy(fxsave->xmm_space, fpu->xmm, sizeof(fxsave->xmm_space));
d0752060 10566
6a96bc7f 10567 vcpu_put(vcpu);
d0752060
HB
10568 return 0;
10569}
10570
01643c51
KH
10571static void store_regs(struct kvm_vcpu *vcpu)
10572{
10573 BUILD_BUG_ON(sizeof(struct kvm_sync_regs) > SYNC_REGS_SIZE_BYTES);
10574
10575 if (vcpu->run->kvm_valid_regs & KVM_SYNC_X86_REGS)
10576 __get_regs(vcpu, &vcpu->run->s.regs.regs);
10577
10578 if (vcpu->run->kvm_valid_regs & KVM_SYNC_X86_SREGS)
10579 __get_sregs(vcpu, &vcpu->run->s.regs.sregs);
10580
10581 if (vcpu->run->kvm_valid_regs & KVM_SYNC_X86_EVENTS)
10582 kvm_vcpu_ioctl_x86_get_vcpu_events(
10583 vcpu, &vcpu->run->s.regs.events);
10584}
10585
10586static int sync_regs(struct kvm_vcpu *vcpu)
10587{
10588 if (vcpu->run->kvm_dirty_regs & ~KVM_SYNC_X86_VALID_FIELDS)
10589 return -EINVAL;
10590
10591 if (vcpu->run->kvm_dirty_regs & KVM_SYNC_X86_REGS) {
10592 __set_regs(vcpu, &vcpu->run->s.regs.regs);
10593 vcpu->run->kvm_dirty_regs &= ~KVM_SYNC_X86_REGS;
10594 }
10595 if (vcpu->run->kvm_dirty_regs & KVM_SYNC_X86_SREGS) {
10596 if (__set_sregs(vcpu, &vcpu->run->s.regs.sregs))
10597 return -EINVAL;
10598 vcpu->run->kvm_dirty_regs &= ~KVM_SYNC_X86_SREGS;
10599 }
10600 if (vcpu->run->kvm_dirty_regs & KVM_SYNC_X86_EVENTS) {
10601 if (kvm_vcpu_ioctl_x86_set_vcpu_events(
10602 vcpu, &vcpu->run->s.regs.events))
10603 return -EINVAL;
10604 vcpu->run->kvm_dirty_regs &= ~KVM_SYNC_X86_EVENTS;
10605 }
10606
10607 return 0;
10608}
10609
0ee6a517 10610static void fx_init(struct kvm_vcpu *vcpu)
d0752060 10611{
ed02b213
TL
10612 if (!vcpu->arch.guest_fpu)
10613 return;
10614
b666a4b6 10615 fpstate_init(&vcpu->arch.guest_fpu->state);
782511b0 10616 if (boot_cpu_has(X86_FEATURE_XSAVES))
b666a4b6 10617 vcpu->arch.guest_fpu->state.xsave.header.xcomp_bv =
df1daba7 10618 host_xcr0 | XSTATE_COMPACTION_ENABLED;
d0752060 10619
2acf923e
DC
10620 /*
10621 * Ensure guest xcr0 is valid for loading
10622 */
d91cab78 10623 vcpu->arch.xcr0 = XFEATURE_MASK_FP;
2acf923e 10624
ad312c7c 10625 vcpu->arch.cr0 |= X86_CR0_ET;
d0752060 10626}
d0752060 10627
ed02b213
TL
10628void kvm_free_guest_fpu(struct kvm_vcpu *vcpu)
10629{
10630 if (vcpu->arch.guest_fpu) {
10631 kmem_cache_free(x86_fpu_cache, vcpu->arch.guest_fpu);
10632 vcpu->arch.guest_fpu = NULL;
10633 }
10634}
10635EXPORT_SYMBOL_GPL(kvm_free_guest_fpu);
10636
897cc38e 10637int kvm_arch_vcpu_precreate(struct kvm *kvm, unsigned int id)
e9b11c17 10638{
897cc38e
SC
10639 if (kvm_check_tsc_unstable() && atomic_read(&kvm->online_vcpus) != 0)
10640 pr_warn_once("kvm: SMP vm created on host with unstable TSC; "
10641 "guest TSC will not be reliable\n");
7f1ea208 10642
897cc38e 10643 return 0;
e9b11c17
ZX
10644}
10645
e529ef66 10646int kvm_arch_vcpu_create(struct kvm_vcpu *vcpu)
e9b11c17 10647{
95a0d01e
SC
10648 struct page *page;
10649 int r;
c447e76b 10650
63f5a190
SC
10651 vcpu->arch.last_vmentry_cpu = -1;
10652
95a0d01e
SC
10653 if (!irqchip_in_kernel(vcpu->kvm) || kvm_vcpu_is_reset_bsp(vcpu))
10654 vcpu->arch.mp_state = KVM_MP_STATE_RUNNABLE;
10655 else
10656 vcpu->arch.mp_state = KVM_MP_STATE_UNINITIALIZED;
c447e76b 10657
95a0d01e
SC
10658 r = kvm_mmu_create(vcpu);
10659 if (r < 0)
10660 return r;
10661
10662 if (irqchip_in_kernel(vcpu->kvm)) {
95a0d01e
SC
10663 r = kvm_create_lapic(vcpu, lapic_timer_advance_ns);
10664 if (r < 0)
10665 goto fail_mmu_destroy;
4e19c36f
SS
10666 if (kvm_apicv_activated(vcpu->kvm))
10667 vcpu->arch.apicv_active = true;
95a0d01e 10668 } else
6e4e3b4d 10669 static_branch_inc(&kvm_has_noapic_vcpu);
95a0d01e
SC
10670
10671 r = -ENOMEM;
10672
93bb59ca 10673 page = alloc_page(GFP_KERNEL_ACCOUNT | __GFP_ZERO);
95a0d01e
SC
10674 if (!page)
10675 goto fail_free_lapic;
10676 vcpu->arch.pio_data = page_address(page);
10677
10678 vcpu->arch.mce_banks = kzalloc(KVM_MAX_MCE_BANKS * sizeof(u64) * 4,
10679 GFP_KERNEL_ACCOUNT);
10680 if (!vcpu->arch.mce_banks)
10681 goto fail_free_pio_data;
10682 vcpu->arch.mcg_cap = KVM_MAX_MCE_BANKS;
10683
10684 if (!zalloc_cpumask_var(&vcpu->arch.wbinvd_dirty_mask,
10685 GFP_KERNEL_ACCOUNT))
10686 goto fail_free_mce_banks;
10687
c9b8b07c
SC
10688 if (!alloc_emulate_ctxt(vcpu))
10689 goto free_wbinvd_dirty_mask;
10690
95a0d01e
SC
10691 vcpu->arch.user_fpu = kmem_cache_zalloc(x86_fpu_cache,
10692 GFP_KERNEL_ACCOUNT);
10693 if (!vcpu->arch.user_fpu) {
10694 pr_err("kvm: failed to allocate userspace's fpu\n");
c9b8b07c 10695 goto free_emulate_ctxt;
95a0d01e
SC
10696 }
10697
10698 vcpu->arch.guest_fpu = kmem_cache_zalloc(x86_fpu_cache,
10699 GFP_KERNEL_ACCOUNT);
10700 if (!vcpu->arch.guest_fpu) {
10701 pr_err("kvm: failed to allocate vcpu's fpu\n");
10702 goto free_user_fpu;
10703 }
10704 fx_init(vcpu);
10705
95a0d01e 10706 vcpu->arch.maxphyaddr = cpuid_query_maxphyaddr(vcpu);
a8ac864a 10707 vcpu->arch.reserved_gpa_bits = kvm_vcpu_reserved_gpa_bits_raw(vcpu);
95a0d01e
SC
10708
10709 vcpu->arch.pat = MSR_IA32_CR_PAT_DEFAULT;
10710
10711 kvm_async_pf_hash_reset(vcpu);
10712 kvm_pmu_init(vcpu);
10713
10714 vcpu->arch.pending_external_vector = -1;
10715 vcpu->arch.preempted_in_kernel = false;
10716
3c86c0d3
VP
10717#if IS_ENABLED(CONFIG_HYPERV)
10718 vcpu->arch.hv_root_tdp = INVALID_PAGE;
10719#endif
10720
b3646477 10721 r = static_call(kvm_x86_vcpu_create)(vcpu);
95a0d01e
SC
10722 if (r)
10723 goto free_guest_fpu;
e9b11c17 10724
0cf9135b 10725 vcpu->arch.arch_capabilities = kvm_get_arch_capabilities();
e53d88af 10726 vcpu->arch.msr_platform_info = MSR_PLATFORM_INFO_CPUID_FAULT;
19efffa2 10727 kvm_vcpu_mtrr_init(vcpu);
ec7660cc 10728 vcpu_load(vcpu);
1ab9287a 10729 kvm_set_tsc_khz(vcpu, max_tsc_khz);
d28bc9dd 10730 kvm_vcpu_reset(vcpu, false);
c9060662 10731 kvm_init_mmu(vcpu);
e9b11c17 10732 vcpu_put(vcpu);
ec7660cc 10733 return 0;
95a0d01e
SC
10734
10735free_guest_fpu:
ed02b213 10736 kvm_free_guest_fpu(vcpu);
95a0d01e
SC
10737free_user_fpu:
10738 kmem_cache_free(x86_fpu_cache, vcpu->arch.user_fpu);
c9b8b07c
SC
10739free_emulate_ctxt:
10740 kmem_cache_free(x86_emulator_cache, vcpu->arch.emulate_ctxt);
95a0d01e
SC
10741free_wbinvd_dirty_mask:
10742 free_cpumask_var(vcpu->arch.wbinvd_dirty_mask);
10743fail_free_mce_banks:
10744 kfree(vcpu->arch.mce_banks);
10745fail_free_pio_data:
10746 free_page((unsigned long)vcpu->arch.pio_data);
10747fail_free_lapic:
10748 kvm_free_lapic(vcpu);
10749fail_mmu_destroy:
10750 kvm_mmu_destroy(vcpu);
10751 return r;
e9b11c17
ZX
10752}
10753
31928aa5 10754void kvm_arch_vcpu_postcreate(struct kvm_vcpu *vcpu)
42897d86 10755{
332967a3 10756 struct kvm *kvm = vcpu->kvm;
42897d86 10757
ec7660cc 10758 if (mutex_lock_killable(&vcpu->mutex))
31928aa5 10759 return;
ec7660cc 10760 vcpu_load(vcpu);
0c899c25 10761 kvm_synchronize_tsc(vcpu, 0);
42897d86 10762 vcpu_put(vcpu);
2d5ba19b
MT
10763
10764 /* poll control enabled by default */
10765 vcpu->arch.msr_kvm_poll_control = 1;
10766
ec7660cc 10767 mutex_unlock(&vcpu->mutex);
42897d86 10768
b34de572
WL
10769 if (kvmclock_periodic_sync && vcpu->vcpu_idx == 0)
10770 schedule_delayed_work(&kvm->arch.kvmclock_sync_work,
10771 KVMCLOCK_SYNC_PERIOD);
42897d86
MT
10772}
10773
d40ccc62 10774void kvm_arch_vcpu_destroy(struct kvm_vcpu *vcpu)
e9b11c17 10775{
4cbc418a 10776 struct gfn_to_pfn_cache *cache = &vcpu->arch.st.cache;
95a0d01e 10777 int idx;
344d9588 10778
4cbc418a
PB
10779 kvm_release_pfn(cache->pfn, cache->dirty, cache);
10780
50b143e1 10781 kvmclock_reset(vcpu);
e9b11c17 10782
b3646477 10783 static_call(kvm_x86_vcpu_free)(vcpu);
50b143e1 10784
c9b8b07c 10785 kmem_cache_free(x86_emulator_cache, vcpu->arch.emulate_ctxt);
50b143e1
SC
10786 free_cpumask_var(vcpu->arch.wbinvd_dirty_mask);
10787 kmem_cache_free(x86_fpu_cache, vcpu->arch.user_fpu);
ed02b213 10788 kvm_free_guest_fpu(vcpu);
95a0d01e
SC
10789
10790 kvm_hv_vcpu_uninit(vcpu);
10791 kvm_pmu_destroy(vcpu);
10792 kfree(vcpu->arch.mce_banks);
10793 kvm_free_lapic(vcpu);
10794 idx = srcu_read_lock(&vcpu->kvm->srcu);
10795 kvm_mmu_destroy(vcpu);
10796 srcu_read_unlock(&vcpu->kvm->srcu, idx);
10797 free_page((unsigned long)vcpu->arch.pio_data);
255cbecf 10798 kvfree(vcpu->arch.cpuid_entries);
95a0d01e 10799 if (!lapic_in_kernel(vcpu))
6e4e3b4d 10800 static_branch_dec(&kvm_has_noapic_vcpu);
e9b11c17
ZX
10801}
10802
d28bc9dd 10803void kvm_vcpu_reset(struct kvm_vcpu *vcpu, bool init_event)
e9b11c17 10804{
0aa18375
SC
10805 unsigned long old_cr0 = kvm_read_cr0(vcpu);
10806
b7e31be3
RK
10807 kvm_lapic_reset(vcpu, init_event);
10808
e69fab5d
PB
10809 vcpu->arch.hflags = 0;
10810
c43203ca 10811 vcpu->arch.smi_pending = 0;
52797bf9 10812 vcpu->arch.smi_count = 0;
7460fb4a
AK
10813 atomic_set(&vcpu->arch.nmi_queued, 0);
10814 vcpu->arch.nmi_pending = 0;
448fa4a9 10815 vcpu->arch.nmi_injected = false;
5f7552d4
NA
10816 kvm_clear_interrupt_queue(vcpu);
10817 kvm_clear_exception_queue(vcpu);
448fa4a9 10818
42dbaa5a 10819 memset(vcpu->arch.db, 0, sizeof(vcpu->arch.db));
ae561ede 10820 kvm_update_dr0123(vcpu);
9a3ecd5e 10821 vcpu->arch.dr6 = DR6_ACTIVE_LOW;
42dbaa5a 10822 vcpu->arch.dr7 = DR7_FIXED_1;
c8639010 10823 kvm_update_dr7(vcpu);
42dbaa5a 10824
1119022c
NA
10825 vcpu->arch.cr2 = 0;
10826
3842d135 10827 kvm_make_request(KVM_REQ_EVENT, vcpu);
2635b5c4
VK
10828 vcpu->arch.apf.msr_en_val = 0;
10829 vcpu->arch.apf.msr_int_val = 0;
c9aaa895 10830 vcpu->arch.st.msr_val = 0;
3842d135 10831
12f9a48f
GC
10832 kvmclock_reset(vcpu);
10833
af585b92
GN
10834 kvm_clear_async_pf_completion_queue(vcpu);
10835 kvm_async_pf_hash_reset(vcpu);
10836 vcpu->arch.apf.halted = false;
3842d135 10837
ed02b213 10838 if (vcpu->arch.guest_fpu && kvm_mpx_supported()) {
a554d207
WL
10839 void *mpx_state_buffer;
10840
10841 /*
10842 * To avoid have the INIT path from kvm_apic_has_events() that be
10843 * called with loaded FPU and does not let userspace fix the state.
10844 */
f775b13e
RR
10845 if (init_event)
10846 kvm_put_guest_fpu(vcpu);
b666a4b6 10847 mpx_state_buffer = get_xsave_addr(&vcpu->arch.guest_fpu->state.xsave,
abd16d68 10848 XFEATURE_BNDREGS);
a554d207
WL
10849 if (mpx_state_buffer)
10850 memset(mpx_state_buffer, 0, sizeof(struct mpx_bndreg_state));
b666a4b6 10851 mpx_state_buffer = get_xsave_addr(&vcpu->arch.guest_fpu->state.xsave,
abd16d68 10852 XFEATURE_BNDCSR);
a554d207
WL
10853 if (mpx_state_buffer)
10854 memset(mpx_state_buffer, 0, sizeof(struct mpx_bndcsr));
f775b13e
RR
10855 if (init_event)
10856 kvm_load_guest_fpu(vcpu);
a554d207
WL
10857 }
10858
64d60670 10859 if (!init_event) {
d28bc9dd 10860 kvm_pmu_reset(vcpu);
64d60670 10861 vcpu->arch.smbase = 0x30000;
db2336a8 10862
db2336a8 10863 vcpu->arch.msr_misc_features_enables = 0;
a554d207
WL
10864
10865 vcpu->arch.xcr0 = XFEATURE_MASK_FP;
64d60670 10866 }
f5132b01 10867
66f7b72e
JS
10868 memset(vcpu->arch.regs, 0, sizeof(vcpu->arch.regs));
10869 vcpu->arch.regs_avail = ~0;
10870 vcpu->arch.regs_dirty = ~0;
10871
a554d207
WL
10872 vcpu->arch.ia32_xss = 0;
10873
b3646477 10874 static_call(kvm_x86_vcpu_reset)(vcpu, init_event);
0aa18375
SC
10875
10876 /*
10877 * Reset the MMU context if paging was enabled prior to INIT (which is
10878 * implied if CR0.PG=1 as CR0 will be '0' prior to RESET). Unlike the
10879 * standard CR0/CR4/EFER modification paths, only CR0.PG needs to be
10880 * checked because it is unconditionally cleared on INIT and all other
10881 * paging related bits are ignored if paging is disabled, i.e. CR0.WP,
10882 * CR4, and EFER changes are all irrelevant if CR0.PG was '0'.
10883 */
10884 if (old_cr0 & X86_CR0_PG)
10885 kvm_mmu_reset_context(vcpu);
e9b11c17
ZX
10886}
10887
2b4a273b 10888void kvm_vcpu_deliver_sipi_vector(struct kvm_vcpu *vcpu, u8 vector)
66450a21
JK
10889{
10890 struct kvm_segment cs;
10891
10892 kvm_get_segment(vcpu, &cs, VCPU_SREG_CS);
10893 cs.selector = vector << 8;
10894 cs.base = vector << 12;
10895 kvm_set_segment(vcpu, &cs, VCPU_SREG_CS);
10896 kvm_rip_write(vcpu, 0);
e9b11c17 10897}
647daca2 10898EXPORT_SYMBOL_GPL(kvm_vcpu_deliver_sipi_vector);
e9b11c17 10899
13a34e06 10900int kvm_arch_hardware_enable(void)
e9b11c17 10901{
ca84d1a2
ZA
10902 struct kvm *kvm;
10903 struct kvm_vcpu *vcpu;
10904 int i;
0dd6a6ed
ZA
10905 int ret;
10906 u64 local_tsc;
10907 u64 max_tsc = 0;
10908 bool stable, backwards_tsc = false;
18863bdd 10909
7e34fbd0 10910 kvm_user_return_msr_cpu_online();
b3646477 10911 ret = static_call(kvm_x86_hardware_enable)();
0dd6a6ed
ZA
10912 if (ret != 0)
10913 return ret;
10914
4ea1636b 10915 local_tsc = rdtsc();
b0c39dc6 10916 stable = !kvm_check_tsc_unstable();
0dd6a6ed
ZA
10917 list_for_each_entry(kvm, &vm_list, vm_list) {
10918 kvm_for_each_vcpu(i, vcpu, kvm) {
10919 if (!stable && vcpu->cpu == smp_processor_id())
105b21bb 10920 kvm_make_request(KVM_REQ_CLOCK_UPDATE, vcpu);
0dd6a6ed
ZA
10921 if (stable && vcpu->arch.last_host_tsc > local_tsc) {
10922 backwards_tsc = true;
10923 if (vcpu->arch.last_host_tsc > max_tsc)
10924 max_tsc = vcpu->arch.last_host_tsc;
10925 }
10926 }
10927 }
10928
10929 /*
10930 * Sometimes, even reliable TSCs go backwards. This happens on
10931 * platforms that reset TSC during suspend or hibernate actions, but
10932 * maintain synchronization. We must compensate. Fortunately, we can
10933 * detect that condition here, which happens early in CPU bringup,
10934 * before any KVM threads can be running. Unfortunately, we can't
10935 * bring the TSCs fully up to date with real time, as we aren't yet far
10936 * enough into CPU bringup that we know how much real time has actually
9285ec4c 10937 * elapsed; our helper function, ktime_get_boottime_ns() will be using boot
0dd6a6ed
ZA
10938 * variables that haven't been updated yet.
10939 *
10940 * So we simply find the maximum observed TSC above, then record the
10941 * adjustment to TSC in each VCPU. When the VCPU later gets loaded,
10942 * the adjustment will be applied. Note that we accumulate
10943 * adjustments, in case multiple suspend cycles happen before some VCPU
10944 * gets a chance to run again. In the event that no KVM threads get a
10945 * chance to run, we will miss the entire elapsed period, as we'll have
10946 * reset last_host_tsc, so VCPUs will not have the TSC adjusted and may
10947 * loose cycle time. This isn't too big a deal, since the loss will be
10948 * uniform across all VCPUs (not to mention the scenario is extremely
10949 * unlikely). It is possible that a second hibernate recovery happens
10950 * much faster than a first, causing the observed TSC here to be
10951 * smaller; this would require additional padding adjustment, which is
10952 * why we set last_host_tsc to the local tsc observed here.
10953 *
10954 * N.B. - this code below runs only on platforms with reliable TSC,
10955 * as that is the only way backwards_tsc is set above. Also note
10956 * that this runs for ALL vcpus, which is not a bug; all VCPUs should
10957 * have the same delta_cyc adjustment applied if backwards_tsc
10958 * is detected. Note further, this adjustment is only done once,
10959 * as we reset last_host_tsc on all VCPUs to stop this from being
10960 * called multiple times (one for each physical CPU bringup).
10961 *
4a969980 10962 * Platforms with unreliable TSCs don't have to deal with this, they
0dd6a6ed
ZA
10963 * will be compensated by the logic in vcpu_load, which sets the TSC to
10964 * catchup mode. This will catchup all VCPUs to real time, but cannot
10965 * guarantee that they stay in perfect synchronization.
10966 */
10967 if (backwards_tsc) {
10968 u64 delta_cyc = max_tsc - local_tsc;
10969 list_for_each_entry(kvm, &vm_list, vm_list) {
a826faf1 10970 kvm->arch.backwards_tsc_observed = true;
0dd6a6ed
ZA
10971 kvm_for_each_vcpu(i, vcpu, kvm) {
10972 vcpu->arch.tsc_offset_adjustment += delta_cyc;
10973 vcpu->arch.last_host_tsc = local_tsc;
105b21bb 10974 kvm_make_request(KVM_REQ_MASTERCLOCK_UPDATE, vcpu);
0dd6a6ed
ZA
10975 }
10976
10977 /*
10978 * We have to disable TSC offset matching.. if you were
10979 * booting a VM while issuing an S4 host suspend....
10980 * you may have some problem. Solving this issue is
10981 * left as an exercise to the reader.
10982 */
10983 kvm->arch.last_tsc_nsec = 0;
10984 kvm->arch.last_tsc_write = 0;
10985 }
10986
10987 }
10988 return 0;
e9b11c17
ZX
10989}
10990
13a34e06 10991void kvm_arch_hardware_disable(void)
e9b11c17 10992{
b3646477 10993 static_call(kvm_x86_hardware_disable)();
13a34e06 10994 drop_user_return_notifiers();
e9b11c17
ZX
10995}
10996
b9904085 10997int kvm_arch_hardware_setup(void *opaque)
e9b11c17 10998{
d008dfdb 10999 struct kvm_x86_init_ops *ops = opaque;
9e9c3fe4
NA
11000 int r;
11001
91661989
SC
11002 rdmsrl_safe(MSR_EFER, &host_efer);
11003
408e9a31
PB
11004 if (boot_cpu_has(X86_FEATURE_XSAVES))
11005 rdmsrl(MSR_IA32_XSS, host_xss);
11006
d008dfdb 11007 r = ops->hardware_setup();
9e9c3fe4
NA
11008 if (r != 0)
11009 return r;
11010
afaf0b2f 11011 memcpy(&kvm_x86_ops, ops->runtime_ops, sizeof(kvm_x86_ops));
b3646477 11012 kvm_ops_static_call_update();
69c6f69a 11013
408e9a31
PB
11014 if (!kvm_cpu_cap_has(X86_FEATURE_XSAVES))
11015 supported_xss = 0;
11016
139f7425
PB
11017#define __kvm_cpu_cap_has(UNUSED_, f) kvm_cpu_cap_has(f)
11018 cr4_reserved_bits = __cr4_reserved_bits(__kvm_cpu_cap_has, UNUSED_);
11019#undef __kvm_cpu_cap_has
b11306b5 11020
35181e86
HZ
11021 if (kvm_has_tsc_control) {
11022 /*
11023 * Make sure the user can only configure tsc_khz values that
11024 * fit into a signed integer.
273ba457 11025 * A min value is not calculated because it will always
35181e86
HZ
11026 * be 1 on all machines.
11027 */
11028 u64 max = min(0x7fffffffULL,
11029 __scale_tsc(kvm_max_tsc_scaling_ratio, tsc_khz));
11030 kvm_max_guest_tsc_khz = max;
11031
ad721883 11032 kvm_default_tsc_scaling_ratio = 1ULL << kvm_tsc_scaling_ratio_frac_bits;
35181e86 11033 }
ad721883 11034
9e9c3fe4
NA
11035 kvm_init_msr_list();
11036 return 0;
e9b11c17
ZX
11037}
11038
11039void kvm_arch_hardware_unsetup(void)
11040{
b3646477 11041 static_call(kvm_x86_hardware_unsetup)();
e9b11c17
ZX
11042}
11043
b9904085 11044int kvm_arch_check_processor_compat(void *opaque)
e9b11c17 11045{
f1cdecf5 11046 struct cpuinfo_x86 *c = &cpu_data(smp_processor_id());
d008dfdb 11047 struct kvm_x86_init_ops *ops = opaque;
f1cdecf5
SC
11048
11049 WARN_ON(!irqs_disabled());
11050
139f7425
PB
11051 if (__cr4_reserved_bits(cpu_has, c) !=
11052 __cr4_reserved_bits(cpu_has, &boot_cpu_data))
f1cdecf5
SC
11053 return -EIO;
11054
d008dfdb 11055 return ops->check_processor_compatibility();
d71ba788
PB
11056}
11057
11058bool kvm_vcpu_is_reset_bsp(struct kvm_vcpu *vcpu)
11059{
11060 return vcpu->kvm->arch.bsp_vcpu_id == vcpu->vcpu_id;
11061}
11062EXPORT_SYMBOL_GPL(kvm_vcpu_is_reset_bsp);
11063
11064bool kvm_vcpu_is_bsp(struct kvm_vcpu *vcpu)
11065{
11066 return (vcpu->arch.apic_base & MSR_IA32_APICBASE_BSP) != 0;
e9b11c17
ZX
11067}
11068
6e4e3b4d
CL
11069__read_mostly DEFINE_STATIC_KEY_FALSE(kvm_has_noapic_vcpu);
11070EXPORT_SYMBOL_GPL(kvm_has_noapic_vcpu);
54e9818f 11071
e790d9ef
RK
11072void kvm_arch_sched_in(struct kvm_vcpu *vcpu, int cpu)
11073{
b35e5548
LX
11074 struct kvm_pmu *pmu = vcpu_to_pmu(vcpu);
11075
c595ceee 11076 vcpu->arch.l1tf_flush_l1d = true;
b35e5548
LX
11077 if (pmu->version && unlikely(pmu->event_count)) {
11078 pmu->need_cleanup = true;
11079 kvm_make_request(KVM_REQ_PMU, vcpu);
11080 }
b3646477 11081 static_call(kvm_x86_sched_in)(vcpu, cpu);
e790d9ef
RK
11082}
11083
562b6b08
SC
11084void kvm_arch_free_vm(struct kvm *kvm)
11085{
05f04ae4 11086 kfree(to_kvm_hv(kvm)->hv_pa_pg);
562b6b08 11087 vfree(kvm);
e790d9ef
RK
11088}
11089
562b6b08 11090
e08b9637 11091int kvm_arch_init_vm(struct kvm *kvm, unsigned long type)
d19a9cd2 11092{
e08b9637
CO
11093 if (type)
11094 return -EINVAL;
11095
6ef768fa 11096 INIT_HLIST_HEAD(&kvm->arch.mask_notifier_list);
f05e70ac 11097 INIT_LIST_HEAD(&kvm->arch.active_mmu_pages);
10605204 11098 INIT_LIST_HEAD(&kvm->arch.zapped_obsolete_pages);
1aa9b957 11099 INIT_LIST_HEAD(&kvm->arch.lpage_disallowed_mmu_pages);
4d5c5d0f 11100 INIT_LIST_HEAD(&kvm->arch.assigned_dev_head);
e0f0bbc5 11101 atomic_set(&kvm->arch.noncoherent_dma_count, 0);
d19a9cd2 11102
5550af4d
SY
11103 /* Reserve bit 0 of irq_sources_bitmap for userspace irq source */
11104 set_bit(KVM_USERSPACE_IRQ_SOURCE_ID, &kvm->arch.irq_sources_bitmap);
7a84428a
AW
11105 /* Reserve bit 1 of irq_sources_bitmap for irqfd-resampler */
11106 set_bit(KVM_IRQFD_RESAMPLE_IRQ_SOURCE_ID,
11107 &kvm->arch.irq_sources_bitmap);
5550af4d 11108
038f8c11 11109 raw_spin_lock_init(&kvm->arch.tsc_write_lock);
1e08ec4a 11110 mutex_init(&kvm->arch.apic_map_lock);
d828199e
MT
11111 spin_lock_init(&kvm->arch.pvclock_gtod_sync_lock);
11112
8171cd68 11113 kvm->arch.kvmclock_offset = -get_kvmclock_base_ns();
d828199e 11114 pvclock_update_vm_gtod_copy(kvm);
53f658b3 11115
6fbbde9a
DS
11116 kvm->arch.guest_can_read_msr_platform_info = true;
11117
3c86c0d3
VP
11118#if IS_ENABLED(CONFIG_HYPERV)
11119 spin_lock_init(&kvm->arch.hv_root_tdp_lock);
11120 kvm->arch.hv_root_tdp = INVALID_PAGE;
11121#endif
11122
7e44e449 11123 INIT_DELAYED_WORK(&kvm->arch.kvmclock_update_work, kvmclock_update_fn);
332967a3 11124 INIT_DELAYED_WORK(&kvm->arch.kvmclock_sync_work, kvmclock_sync_fn);
7e44e449 11125
4651fc56 11126 kvm_apicv_init(kvm);
cbc0236a 11127 kvm_hv_init_vm(kvm);
0eb05bf2 11128 kvm_page_track_init(kvm);
13d268ca 11129 kvm_mmu_init_vm(kvm);
0eb05bf2 11130
b3646477 11131 return static_call(kvm_x86_vm_init)(kvm);
d19a9cd2
ZX
11132}
11133
1aa9b957
JS
11134int kvm_arch_post_init_vm(struct kvm *kvm)
11135{
11136 return kvm_mmu_post_init_vm(kvm);
11137}
11138
d19a9cd2
ZX
11139static void kvm_unload_vcpu_mmu(struct kvm_vcpu *vcpu)
11140{
ec7660cc 11141 vcpu_load(vcpu);
d19a9cd2
ZX
11142 kvm_mmu_unload(vcpu);
11143 vcpu_put(vcpu);
11144}
11145
11146static void kvm_free_vcpus(struct kvm *kvm)
11147{
11148 unsigned int i;
988a2cae 11149 struct kvm_vcpu *vcpu;
d19a9cd2
ZX
11150
11151 /*
11152 * Unpin any mmu pages first.
11153 */
af585b92
GN
11154 kvm_for_each_vcpu(i, vcpu, kvm) {
11155 kvm_clear_async_pf_completion_queue(vcpu);
988a2cae 11156 kvm_unload_vcpu_mmu(vcpu);
af585b92 11157 }
988a2cae 11158 kvm_for_each_vcpu(i, vcpu, kvm)
4543bdc0 11159 kvm_vcpu_destroy(vcpu);
988a2cae
GN
11160
11161 mutex_lock(&kvm->lock);
11162 for (i = 0; i < atomic_read(&kvm->online_vcpus); i++)
11163 kvm->vcpus[i] = NULL;
d19a9cd2 11164
988a2cae
GN
11165 atomic_set(&kvm->online_vcpus, 0);
11166 mutex_unlock(&kvm->lock);
d19a9cd2
ZX
11167}
11168
ad8ba2cd
SY
11169void kvm_arch_sync_events(struct kvm *kvm)
11170{
332967a3 11171 cancel_delayed_work_sync(&kvm->arch.kvmclock_sync_work);
7e44e449 11172 cancel_delayed_work_sync(&kvm->arch.kvmclock_update_work);
aea924f6 11173 kvm_free_pit(kvm);
ad8ba2cd
SY
11174}
11175
ff5a983c
PX
11176#define ERR_PTR_USR(e) ((void __user *)ERR_PTR(e))
11177
11178/**
11179 * __x86_set_memory_region: Setup KVM internal memory slot
11180 *
11181 * @kvm: the kvm pointer to the VM.
11182 * @id: the slot ID to setup.
11183 * @gpa: the GPA to install the slot (unused when @size == 0).
11184 * @size: the size of the slot. Set to zero to uninstall a slot.
11185 *
11186 * This function helps to setup a KVM internal memory slot. Specify
11187 * @size > 0 to install a new slot, while @size == 0 to uninstall a
11188 * slot. The return code can be one of the following:
11189 *
11190 * HVA: on success (uninstall will return a bogus HVA)
11191 * -errno: on error
11192 *
11193 * The caller should always use IS_ERR() to check the return value
11194 * before use. Note, the KVM internal memory slots are guaranteed to
11195 * remain valid and unchanged until the VM is destroyed, i.e., the
11196 * GPA->HVA translation will not change. However, the HVA is a user
11197 * address, i.e. its accessibility is not guaranteed, and must be
11198 * accessed via __copy_{to,from}_user().
11199 */
11200void __user * __x86_set_memory_region(struct kvm *kvm, int id, gpa_t gpa,
11201 u32 size)
9da0e4d5
PB
11202{
11203 int i, r;
3f649ab7 11204 unsigned long hva, old_npages;
f0d648bd 11205 struct kvm_memslots *slots = kvm_memslots(kvm);
0577d1ab 11206 struct kvm_memory_slot *slot;
9da0e4d5
PB
11207
11208 /* Called with kvm->slots_lock held. */
1d8007bd 11209 if (WARN_ON(id >= KVM_MEM_SLOTS_NUM))
ff5a983c 11210 return ERR_PTR_USR(-EINVAL);
9da0e4d5 11211
f0d648bd
PB
11212 slot = id_to_memslot(slots, id);
11213 if (size) {
0577d1ab 11214 if (slot && slot->npages)
ff5a983c 11215 return ERR_PTR_USR(-EEXIST);
f0d648bd
PB
11216
11217 /*
11218 * MAP_SHARED to prevent internal slot pages from being moved
11219 * by fork()/COW.
11220 */
11221 hva = vm_mmap(NULL, 0, size, PROT_READ | PROT_WRITE,
11222 MAP_SHARED | MAP_ANONYMOUS, 0);
11223 if (IS_ERR((void *)hva))
ff5a983c 11224 return (void __user *)hva;
f0d648bd 11225 } else {
0577d1ab 11226 if (!slot || !slot->npages)
46914534 11227 return NULL;
f0d648bd 11228
0577d1ab 11229 old_npages = slot->npages;
b66f9bab 11230 hva = slot->userspace_addr;
f0d648bd
PB
11231 }
11232
9da0e4d5 11233 for (i = 0; i < KVM_ADDRESS_SPACE_NUM; i++) {
1d8007bd 11234 struct kvm_userspace_memory_region m;
9da0e4d5 11235
1d8007bd
PB
11236 m.slot = id | (i << 16);
11237 m.flags = 0;
11238 m.guest_phys_addr = gpa;
f0d648bd 11239 m.userspace_addr = hva;
1d8007bd 11240 m.memory_size = size;
9da0e4d5
PB
11241 r = __kvm_set_memory_region(kvm, &m);
11242 if (r < 0)
ff5a983c 11243 return ERR_PTR_USR(r);
9da0e4d5
PB
11244 }
11245
103c763c 11246 if (!size)
0577d1ab 11247 vm_munmap(hva, old_npages * PAGE_SIZE);
f0d648bd 11248
ff5a983c 11249 return (void __user *)hva;
9da0e4d5
PB
11250}
11251EXPORT_SYMBOL_GPL(__x86_set_memory_region);
11252
1aa9b957
JS
11253void kvm_arch_pre_destroy_vm(struct kvm *kvm)
11254{
11255 kvm_mmu_pre_destroy_vm(kvm);
11256}
11257
d19a9cd2
ZX
11258void kvm_arch_destroy_vm(struct kvm *kvm)
11259{
27469d29
AH
11260 if (current->mm == kvm->mm) {
11261 /*
11262 * Free memory regions allocated on behalf of userspace,
11263 * unless the the memory map has changed due to process exit
11264 * or fd copying.
11265 */
6a3c623b
PX
11266 mutex_lock(&kvm->slots_lock);
11267 __x86_set_memory_region(kvm, APIC_ACCESS_PAGE_PRIVATE_MEMSLOT,
11268 0, 0);
11269 __x86_set_memory_region(kvm, IDENTITY_PAGETABLE_PRIVATE_MEMSLOT,
11270 0, 0);
11271 __x86_set_memory_region(kvm, TSS_PRIVATE_MEMSLOT, 0, 0);
11272 mutex_unlock(&kvm->slots_lock);
27469d29 11273 }
b3646477 11274 static_call_cond(kvm_x86_vm_destroy)(kvm);
b318e8de 11275 kvm_free_msr_filter(srcu_dereference_check(kvm->arch.msr_filter, &kvm->srcu, 1));
c761159c
PX
11276 kvm_pic_destroy(kvm);
11277 kvm_ioapic_destroy(kvm);
d19a9cd2 11278 kvm_free_vcpus(kvm);
af1bae54 11279 kvfree(rcu_dereference_check(kvm->arch.apic_map, 1));
66bb8a06 11280 kfree(srcu_dereference_check(kvm->arch.pmu_event_filter, &kvm->srcu, 1));
13d268ca 11281 kvm_mmu_uninit_vm(kvm);
2beb6dad 11282 kvm_page_track_cleanup(kvm);
7d6bbebb 11283 kvm_xen_destroy_vm(kvm);
cbc0236a 11284 kvm_hv_destroy_vm(kvm);
d19a9cd2 11285}
0de10343 11286
c9b929b3 11287static void memslot_rmap_free(struct kvm_memory_slot *slot)
db3fe4eb
TY
11288{
11289 int i;
11290
d89cc617 11291 for (i = 0; i < KVM_NR_PAGE_SIZES; ++i) {
e96c81ee
SC
11292 kvfree(slot->arch.rmap[i]);
11293 slot->arch.rmap[i] = NULL;
c9b929b3
BG
11294 }
11295}
e96c81ee 11296
c9b929b3
BG
11297void kvm_arch_free_memslot(struct kvm *kvm, struct kvm_memory_slot *slot)
11298{
11299 int i;
11300
11301 memslot_rmap_free(slot);
d89cc617 11302
c9b929b3 11303 for (i = 1; i < KVM_NR_PAGE_SIZES; ++i) {
e96c81ee
SC
11304 kvfree(slot->arch.lpage_info[i - 1]);
11305 slot->arch.lpage_info[i - 1] = NULL;
db3fe4eb 11306 }
21ebbeda 11307
e96c81ee 11308 kvm_page_track_free_memslot(slot);
db3fe4eb
TY
11309}
11310
56dd1019
BG
11311static int memslot_rmap_alloc(struct kvm_memory_slot *slot,
11312 unsigned long npages)
11313{
11314 const int sz = sizeof(*slot->arch.rmap[0]);
11315 int i;
11316
11317 for (i = 0; i < KVM_NR_PAGE_SIZES; ++i) {
11318 int level = i + 1;
11319 int lpages = gfn_to_index(slot->base_gfn + npages - 1,
11320 slot->base_gfn, level) + 1;
11321
d501f747
BG
11322 WARN_ON(slot->arch.rmap[i]);
11323
56dd1019
BG
11324 slot->arch.rmap[i] = kvcalloc(lpages, sz, GFP_KERNEL_ACCOUNT);
11325 if (!slot->arch.rmap[i]) {
11326 memslot_rmap_free(slot);
11327 return -ENOMEM;
11328 }
11329 }
11330
11331 return 0;
11332}
11333
d501f747
BG
11334int alloc_all_memslots_rmaps(struct kvm *kvm)
11335{
11336 struct kvm_memslots *slots;
11337 struct kvm_memory_slot *slot;
11338 int r, i;
11339
11340 /*
11341 * Check if memslots alreday have rmaps early before acquiring
11342 * the slots_arch_lock below.
11343 */
11344 if (kvm_memslots_have_rmaps(kvm))
11345 return 0;
11346
11347 mutex_lock(&kvm->slots_arch_lock);
11348
11349 /*
11350 * Read memslots_have_rmaps again, under the slots arch lock,
11351 * before allocating the rmaps
11352 */
11353 if (kvm_memslots_have_rmaps(kvm)) {
11354 mutex_unlock(&kvm->slots_arch_lock);
11355 return 0;
11356 }
11357
11358 for (i = 0; i < KVM_ADDRESS_SPACE_NUM; i++) {
11359 slots = __kvm_memslots(kvm, i);
11360 kvm_for_each_memslot(slot, slots) {
11361 r = memslot_rmap_alloc(slot, slot->npages);
11362 if (r) {
11363 mutex_unlock(&kvm->slots_arch_lock);
11364 return r;
11365 }
11366 }
11367 }
11368
11369 /*
11370 * Ensure that memslots_have_rmaps becomes true strictly after
11371 * all the rmap pointers are set.
11372 */
11373 smp_store_release(&kvm->arch.memslots_have_rmaps, true);
11374 mutex_unlock(&kvm->slots_arch_lock);
11375 return 0;
11376}
11377
a2557408
BG
11378static int kvm_alloc_memslot_metadata(struct kvm *kvm,
11379 struct kvm_memory_slot *slot,
0dab98b7 11380 unsigned long npages)
db3fe4eb 11381{
56dd1019 11382 int i, r;
db3fe4eb 11383
edd4fa37
SC
11384 /*
11385 * Clear out the previous array pointers for the KVM_MR_MOVE case. The
11386 * old arrays will be freed by __kvm_set_memory_region() if installing
11387 * the new memslot is successful.
11388 */
11389 memset(&slot->arch, 0, sizeof(slot->arch));
11390
e2209710 11391 if (kvm_memslots_have_rmaps(kvm)) {
a2557408
BG
11392 r = memslot_rmap_alloc(slot, npages);
11393 if (r)
11394 return r;
11395 }
56dd1019
BG
11396
11397 for (i = 1; i < KVM_NR_PAGE_SIZES; ++i) {
92f94f1e 11398 struct kvm_lpage_info *linfo;
db3fe4eb
TY
11399 unsigned long ugfn;
11400 int lpages;
d89cc617 11401 int level = i + 1;
db3fe4eb
TY
11402
11403 lpages = gfn_to_index(slot->base_gfn + npages - 1,
11404 slot->base_gfn, level) + 1;
11405
254272ce 11406 linfo = kvcalloc(lpages, sizeof(*linfo), GFP_KERNEL_ACCOUNT);
92f94f1e 11407 if (!linfo)
db3fe4eb
TY
11408 goto out_free;
11409
92f94f1e
XG
11410 slot->arch.lpage_info[i - 1] = linfo;
11411
db3fe4eb 11412 if (slot->base_gfn & (KVM_PAGES_PER_HPAGE(level) - 1))
92f94f1e 11413 linfo[0].disallow_lpage = 1;
db3fe4eb 11414 if ((slot->base_gfn + npages) & (KVM_PAGES_PER_HPAGE(level) - 1))
92f94f1e 11415 linfo[lpages - 1].disallow_lpage = 1;
db3fe4eb
TY
11416 ugfn = slot->userspace_addr >> PAGE_SHIFT;
11417 /*
11418 * If the gfn and userspace address are not aligned wrt each
600087b6 11419 * other, disable large page support for this slot.
db3fe4eb 11420 */
600087b6 11421 if ((slot->base_gfn ^ ugfn) & (KVM_PAGES_PER_HPAGE(level) - 1)) {
db3fe4eb
TY
11422 unsigned long j;
11423
11424 for (j = 0; j < lpages; ++j)
92f94f1e 11425 linfo[j].disallow_lpage = 1;
db3fe4eb
TY
11426 }
11427 }
11428
21ebbeda
XG
11429 if (kvm_page_track_create_memslot(slot, npages))
11430 goto out_free;
11431
db3fe4eb
TY
11432 return 0;
11433
11434out_free:
c9b929b3 11435 memslot_rmap_free(slot);
d89cc617 11436
c9b929b3 11437 for (i = 1; i < KVM_NR_PAGE_SIZES; ++i) {
548ef284 11438 kvfree(slot->arch.lpage_info[i - 1]);
d89cc617 11439 slot->arch.lpage_info[i - 1] = NULL;
db3fe4eb
TY
11440 }
11441 return -ENOMEM;
11442}
11443
15248258 11444void kvm_arch_memslots_updated(struct kvm *kvm, u64 gen)
e59dbe09 11445{
91724814
BO
11446 struct kvm_vcpu *vcpu;
11447 int i;
11448
e6dff7d1
TY
11449 /*
11450 * memslots->generation has been incremented.
11451 * mmio generation may have reached its maximum value.
11452 */
15248258 11453 kvm_mmu_invalidate_mmio_sptes(kvm, gen);
91724814
BO
11454
11455 /* Force re-initialization of steal_time cache */
11456 kvm_for_each_vcpu(i, vcpu, kvm)
11457 kvm_vcpu_kick(vcpu);
e59dbe09
TY
11458}
11459
f7784b8e
MT
11460int kvm_arch_prepare_memory_region(struct kvm *kvm,
11461 struct kvm_memory_slot *memslot,
09170a49 11462 const struct kvm_userspace_memory_region *mem,
7b6195a9 11463 enum kvm_mr_change change)
0de10343 11464{
0dab98b7 11465 if (change == KVM_MR_CREATE || change == KVM_MR_MOVE)
a2557408 11466 return kvm_alloc_memslot_metadata(kvm, memslot,
0dab98b7 11467 mem->memory_size >> PAGE_SHIFT);
f7784b8e
MT
11468 return 0;
11469}
11470
a85863c2
MS
11471
11472static void kvm_mmu_update_cpu_dirty_logging(struct kvm *kvm, bool enable)
11473{
11474 struct kvm_arch *ka = &kvm->arch;
11475
11476 if (!kvm_x86_ops.cpu_dirty_log_size)
11477 return;
11478
11479 if ((enable && ++ka->cpu_dirty_logging_count == 1) ||
11480 (!enable && --ka->cpu_dirty_logging_count == 0))
11481 kvm_make_all_cpus_request(kvm, KVM_REQ_UPDATE_CPU_DIRTY_LOGGING);
11482
11483 WARN_ON_ONCE(ka->cpu_dirty_logging_count < 0);
11484}
11485
88178fd4 11486static void kvm_mmu_slot_apply_flags(struct kvm *kvm,
3741679b
AY
11487 struct kvm_memory_slot *old,
11488 struct kvm_memory_slot *new,
11489 enum kvm_mr_change change)
88178fd4 11490{
a85863c2
MS
11491 bool log_dirty_pages = new->flags & KVM_MEM_LOG_DIRTY_PAGES;
11492
3741679b 11493 /*
a85863c2
MS
11494 * Update CPU dirty logging if dirty logging is being toggled. This
11495 * applies to all operations.
3741679b 11496 */
a85863c2
MS
11497 if ((old->flags ^ new->flags) & KVM_MEM_LOG_DIRTY_PAGES)
11498 kvm_mmu_update_cpu_dirty_logging(kvm, log_dirty_pages);
88178fd4
KH
11499
11500 /*
a85863c2 11501 * Nothing more to do for RO slots (which can't be dirtied and can't be
b6e16ae5 11502 * made writable) or CREATE/MOVE/DELETE of a slot.
88178fd4 11503 *
b6e16ae5 11504 * For a memslot with dirty logging disabled:
3741679b
AY
11505 * CREATE: No dirty mappings will already exist.
11506 * MOVE/DELETE: The old mappings will already have been cleaned up by
11507 * kvm_arch_flush_shadow_memslot()
b6e16ae5
SC
11508 *
11509 * For a memslot with dirty logging enabled:
11510 * CREATE: No shadow pages exist, thus nothing to write-protect
11511 * and no dirty bits to clear.
11512 * MOVE/DELETE: The old mappings will already have been cleaned up by
11513 * kvm_arch_flush_shadow_memslot().
3741679b 11514 */
3741679b 11515 if ((change != KVM_MR_FLAGS_ONLY) || (new->flags & KVM_MEM_READONLY))
88178fd4 11516 return;
3741679b
AY
11517
11518 /*
52f46079
SC
11519 * READONLY and non-flags changes were filtered out above, and the only
11520 * other flag is LOG_DIRTY_PAGES, i.e. something is wrong if dirty
11521 * logging isn't being toggled on or off.
88178fd4 11522 */
52f46079
SC
11523 if (WARN_ON_ONCE(!((old->flags ^ new->flags) & KVM_MEM_LOG_DIRTY_PAGES)))
11524 return;
11525
b6e16ae5
SC
11526 if (!log_dirty_pages) {
11527 /*
11528 * Dirty logging tracks sptes in 4k granularity, meaning that
11529 * large sptes have to be split. If live migration succeeds,
11530 * the guest in the source machine will be destroyed and large
11531 * sptes will be created in the destination. However, if the
11532 * guest continues to run in the source machine (for example if
11533 * live migration fails), small sptes will remain around and
11534 * cause bad performance.
11535 *
11536 * Scan sptes if dirty logging has been stopped, dropping those
11537 * which can be collapsed into a single large-page spte. Later
11538 * page faults will create the large-page sptes.
11539 */
3741679b 11540 kvm_mmu_zap_collapsible_sptes(kvm, new);
b6e16ae5 11541 } else {
89212919
KZ
11542 /*
11543 * Initially-all-set does not require write protecting any page,
11544 * because they're all assumed to be dirty.
11545 */
11546 if (kvm_dirty_log_manual_protect_and_init_set(kvm))
11547 return;
a1419f8b 11548
a018eba5 11549 if (kvm_x86_ops.cpu_dirty_log_size) {
89212919
KZ
11550 kvm_mmu_slot_leaf_clear_dirty(kvm, new);
11551 kvm_mmu_slot_remove_write_access(kvm, new, PG_LEVEL_2M);
11552 } else {
11553 kvm_mmu_slot_remove_write_access(kvm, new, PG_LEVEL_4K);
3c9bd400 11554 }
88178fd4
KH
11555 }
11556}
11557
f7784b8e 11558void kvm_arch_commit_memory_region(struct kvm *kvm,
09170a49 11559 const struct kvm_userspace_memory_region *mem,
9d4c197c 11560 struct kvm_memory_slot *old,
f36f3f28 11561 const struct kvm_memory_slot *new,
8482644a 11562 enum kvm_mr_change change)
f7784b8e 11563{
48c0e4e9 11564 if (!kvm->arch.n_requested_mmu_pages)
4d66623c
WY
11565 kvm_mmu_change_mmu_pages(kvm,
11566 kvm_mmu_calculate_default_mmu_pages(kvm));
1c91cad4 11567
3ea3b7fa 11568 /*
f36f3f28 11569 * FIXME: const-ify all uses of struct kvm_memory_slot.
c972f3b1 11570 */
3741679b 11571 kvm_mmu_slot_apply_flags(kvm, old, (struct kvm_memory_slot *) new, change);
21198846
SC
11572
11573 /* Free the arrays associated with the old memslot. */
11574 if (change == KVM_MR_MOVE)
e96c81ee 11575 kvm_arch_free_memslot(kvm, old);
0de10343 11576}
1d737c8a 11577
2df72e9b 11578void kvm_arch_flush_shadow_all(struct kvm *kvm)
34d4cb8f 11579{
7390de1e 11580 kvm_mmu_zap_all(kvm);
34d4cb8f
MT
11581}
11582
2df72e9b
MT
11583void kvm_arch_flush_shadow_memslot(struct kvm *kvm,
11584 struct kvm_memory_slot *slot)
11585{
ae7cd873 11586 kvm_page_track_flush_slot(kvm, slot);
2df72e9b
MT
11587}
11588
e6c67d8c
LA
11589static inline bool kvm_guest_apic_has_interrupt(struct kvm_vcpu *vcpu)
11590{
11591 return (is_guest_mode(vcpu) &&
afaf0b2f 11592 kvm_x86_ops.guest_apic_has_interrupt &&
b3646477 11593 static_call(kvm_x86_guest_apic_has_interrupt)(vcpu));
e6c67d8c
LA
11594}
11595
5d9bc648
PB
11596static inline bool kvm_vcpu_has_events(struct kvm_vcpu *vcpu)
11597{
11598 if (!list_empty_careful(&vcpu->async_pf.done))
11599 return true;
11600
11601 if (kvm_apic_has_events(vcpu))
11602 return true;
11603
11604 if (vcpu->arch.pv.pv_unhalted)
11605 return true;
11606
a5f01f8e
WL
11607 if (vcpu->arch.exception.pending)
11608 return true;
11609
47a66eed
Z
11610 if (kvm_test_request(KVM_REQ_NMI, vcpu) ||
11611 (vcpu->arch.nmi_pending &&
b3646477 11612 static_call(kvm_x86_nmi_allowed)(vcpu, false)))
5d9bc648
PB
11613 return true;
11614
47a66eed 11615 if (kvm_test_request(KVM_REQ_SMI, vcpu) ||
a9fa7cb6 11616 (vcpu->arch.smi_pending &&
b3646477 11617 static_call(kvm_x86_smi_allowed)(vcpu, false)))
73917739
PB
11618 return true;
11619
5d9bc648 11620 if (kvm_arch_interrupt_allowed(vcpu) &&
e6c67d8c
LA
11621 (kvm_cpu_has_interrupt(vcpu) ||
11622 kvm_guest_apic_has_interrupt(vcpu)))
5d9bc648
PB
11623 return true;
11624
1f4b34f8
AS
11625 if (kvm_hv_has_stimer_pending(vcpu))
11626 return true;
11627
d2060bd4
SC
11628 if (is_guest_mode(vcpu) &&
11629 kvm_x86_ops.nested_ops->hv_timer_pending &&
11630 kvm_x86_ops.nested_ops->hv_timer_pending(vcpu))
11631 return true;
11632
5d9bc648
PB
11633 return false;
11634}
11635
1d737c8a
ZX
11636int kvm_arch_vcpu_runnable(struct kvm_vcpu *vcpu)
11637{
5d9bc648 11638 return kvm_vcpu_running(vcpu) || kvm_vcpu_has_events(vcpu);
1d737c8a 11639}
5736199a 11640
10dbdf98 11641bool kvm_arch_dy_has_pending_interrupt(struct kvm_vcpu *vcpu)
17e433b5 11642{
b3646477 11643 if (vcpu->arch.apicv_active && static_call(kvm_x86_dy_apicv_has_pending_interrupt)(vcpu))
52acd22f
WL
11644 return true;
11645
11646 return false;
11647}
11648
17e433b5
WL
11649bool kvm_arch_dy_runnable(struct kvm_vcpu *vcpu)
11650{
11651 if (READ_ONCE(vcpu->arch.pv.pv_unhalted))
11652 return true;
11653
11654 if (kvm_test_request(KVM_REQ_NMI, vcpu) ||
11655 kvm_test_request(KVM_REQ_SMI, vcpu) ||
11656 kvm_test_request(KVM_REQ_EVENT, vcpu))
11657 return true;
11658
10dbdf98 11659 return kvm_arch_dy_has_pending_interrupt(vcpu);
17e433b5
WL
11660}
11661
199b5763
LM
11662bool kvm_arch_vcpu_in_kernel(struct kvm_vcpu *vcpu)
11663{
b86bb11e
WL
11664 if (vcpu->arch.guest_state_protected)
11665 return true;
11666
de63ad4c 11667 return vcpu->arch.preempted_in_kernel;
199b5763
LM
11668}
11669
b6d33834 11670int kvm_arch_vcpu_should_kick(struct kvm_vcpu *vcpu)
5736199a 11671{
b6d33834 11672 return kvm_vcpu_exiting_guest_mode(vcpu) == IN_GUEST_MODE;
5736199a 11673}
78646121
GN
11674
11675int kvm_arch_interrupt_allowed(struct kvm_vcpu *vcpu)
11676{
b3646477 11677 return static_call(kvm_x86_interrupt_allowed)(vcpu, false);
78646121 11678}
229456fc 11679
82b32774 11680unsigned long kvm_get_linear_rip(struct kvm_vcpu *vcpu)
f92653ee 11681{
7ed9abfe
TL
11682 /* Can't read the RIP when guest state is protected, just return 0 */
11683 if (vcpu->arch.guest_state_protected)
11684 return 0;
11685
82b32774
NA
11686 if (is_64_bit_mode(vcpu))
11687 return kvm_rip_read(vcpu);
11688 return (u32)(get_segment_base(vcpu, VCPU_SREG_CS) +
11689 kvm_rip_read(vcpu));
11690}
11691EXPORT_SYMBOL_GPL(kvm_get_linear_rip);
f92653ee 11692
82b32774
NA
11693bool kvm_is_linear_rip(struct kvm_vcpu *vcpu, unsigned long linear_rip)
11694{
11695 return kvm_get_linear_rip(vcpu) == linear_rip;
f92653ee
JK
11696}
11697EXPORT_SYMBOL_GPL(kvm_is_linear_rip);
11698
94fe45da
JK
11699unsigned long kvm_get_rflags(struct kvm_vcpu *vcpu)
11700{
11701 unsigned long rflags;
11702
b3646477 11703 rflags = static_call(kvm_x86_get_rflags)(vcpu);
94fe45da 11704 if (vcpu->guest_debug & KVM_GUESTDBG_SINGLESTEP)
c310bac5 11705 rflags &= ~X86_EFLAGS_TF;
94fe45da
JK
11706 return rflags;
11707}
11708EXPORT_SYMBOL_GPL(kvm_get_rflags);
11709
6addfc42 11710static void __kvm_set_rflags(struct kvm_vcpu *vcpu, unsigned long rflags)
94fe45da
JK
11711{
11712 if (vcpu->guest_debug & KVM_GUESTDBG_SINGLESTEP &&
f92653ee 11713 kvm_is_linear_rip(vcpu, vcpu->arch.singlestep_rip))
c310bac5 11714 rflags |= X86_EFLAGS_TF;
b3646477 11715 static_call(kvm_x86_set_rflags)(vcpu, rflags);
6addfc42
PB
11716}
11717
11718void kvm_set_rflags(struct kvm_vcpu *vcpu, unsigned long rflags)
11719{
11720 __kvm_set_rflags(vcpu, rflags);
3842d135 11721 kvm_make_request(KVM_REQ_EVENT, vcpu);
94fe45da
JK
11722}
11723EXPORT_SYMBOL_GPL(kvm_set_rflags);
11724
56028d08
GN
11725void kvm_arch_async_page_ready(struct kvm_vcpu *vcpu, struct kvm_async_pf *work)
11726{
11727 int r;
11728
44dd3ffa 11729 if ((vcpu->arch.mmu->direct_map != work->arch.direct_map) ||
f2e10669 11730 work->wakeup_all)
56028d08
GN
11731 return;
11732
11733 r = kvm_mmu_reload(vcpu);
11734 if (unlikely(r))
11735 return;
11736
44dd3ffa 11737 if (!vcpu->arch.mmu->direct_map &&
d8dd54e0 11738 work->arch.cr3 != vcpu->arch.mmu->get_guest_pgd(vcpu))
fb67e14f
XG
11739 return;
11740
7a02674d 11741 kvm_mmu_do_page_fault(vcpu, work->cr2_or_gpa, 0, true);
56028d08
GN
11742}
11743
af585b92
GN
11744static inline u32 kvm_async_pf_hash_fn(gfn_t gfn)
11745{
dd03bcaa
PX
11746 BUILD_BUG_ON(!is_power_of_2(ASYNC_PF_PER_VCPU));
11747
af585b92
GN
11748 return hash_32(gfn & 0xffffffff, order_base_2(ASYNC_PF_PER_VCPU));
11749}
11750
11751static inline u32 kvm_async_pf_next_probe(u32 key)
11752{
dd03bcaa 11753 return (key + 1) & (ASYNC_PF_PER_VCPU - 1);
af585b92
GN
11754}
11755
11756static void kvm_add_async_pf_gfn(struct kvm_vcpu *vcpu, gfn_t gfn)
11757{
11758 u32 key = kvm_async_pf_hash_fn(gfn);
11759
11760 while (vcpu->arch.apf.gfns[key] != ~0)
11761 key = kvm_async_pf_next_probe(key);
11762
11763 vcpu->arch.apf.gfns[key] = gfn;
11764}
11765
11766static u32 kvm_async_pf_gfn_slot(struct kvm_vcpu *vcpu, gfn_t gfn)
11767{
11768 int i;
11769 u32 key = kvm_async_pf_hash_fn(gfn);
11770
dd03bcaa 11771 for (i = 0; i < ASYNC_PF_PER_VCPU &&
c7d28c24
XG
11772 (vcpu->arch.apf.gfns[key] != gfn &&
11773 vcpu->arch.apf.gfns[key] != ~0); i++)
af585b92
GN
11774 key = kvm_async_pf_next_probe(key);
11775
11776 return key;
11777}
11778
11779bool kvm_find_async_pf_gfn(struct kvm_vcpu *vcpu, gfn_t gfn)
11780{
11781 return vcpu->arch.apf.gfns[kvm_async_pf_gfn_slot(vcpu, gfn)] == gfn;
11782}
11783
11784static void kvm_del_async_pf_gfn(struct kvm_vcpu *vcpu, gfn_t gfn)
11785{
11786 u32 i, j, k;
11787
11788 i = j = kvm_async_pf_gfn_slot(vcpu, gfn);
0fd46044
PX
11789
11790 if (WARN_ON_ONCE(vcpu->arch.apf.gfns[i] != gfn))
11791 return;
11792
af585b92
GN
11793 while (true) {
11794 vcpu->arch.apf.gfns[i] = ~0;
11795 do {
11796 j = kvm_async_pf_next_probe(j);
11797 if (vcpu->arch.apf.gfns[j] == ~0)
11798 return;
11799 k = kvm_async_pf_hash_fn(vcpu->arch.apf.gfns[j]);
11800 /*
11801 * k lies cyclically in ]i,j]
11802 * | i.k.j |
11803 * |....j i.k.| or |.k..j i...|
11804 */
11805 } while ((i <= j) ? (i < k && k <= j) : (i < k || k <= j));
11806 vcpu->arch.apf.gfns[i] = vcpu->arch.apf.gfns[j];
11807 i = j;
11808 }
11809}
11810
68fd66f1 11811static inline int apf_put_user_notpresent(struct kvm_vcpu *vcpu)
7c90705b 11812{
68fd66f1
VK
11813 u32 reason = KVM_PV_REASON_PAGE_NOT_PRESENT;
11814
11815 return kvm_write_guest_cached(vcpu->kvm, &vcpu->arch.apf.data, &reason,
11816 sizeof(reason));
11817}
11818
11819static inline int apf_put_user_ready(struct kvm_vcpu *vcpu, u32 token)
11820{
2635b5c4 11821 unsigned int offset = offsetof(struct kvm_vcpu_pv_apf_data, token);
4e335d9e 11822
2635b5c4
VK
11823 return kvm_write_guest_offset_cached(vcpu->kvm, &vcpu->arch.apf.data,
11824 &token, offset, sizeof(token));
11825}
11826
11827static inline bool apf_pageready_slot_free(struct kvm_vcpu *vcpu)
11828{
11829 unsigned int offset = offsetof(struct kvm_vcpu_pv_apf_data, token);
11830 u32 val;
11831
11832 if (kvm_read_guest_offset_cached(vcpu->kvm, &vcpu->arch.apf.data,
11833 &val, offset, sizeof(val)))
11834 return false;
11835
11836 return !val;
7c90705b
GN
11837}
11838
1dfdb45e
PB
11839static bool kvm_can_deliver_async_pf(struct kvm_vcpu *vcpu)
11840{
11841 if (!vcpu->arch.apf.delivery_as_pf_vmexit && is_guest_mode(vcpu))
11842 return false;
11843
2635b5c4 11844 if (!kvm_pv_async_pf_enabled(vcpu) ||
b3646477 11845 (vcpu->arch.apf.send_user_only && static_call(kvm_x86_get_cpl)(vcpu) == 0))
1dfdb45e
PB
11846 return false;
11847
11848 return true;
11849}
11850
11851bool kvm_can_do_async_pf(struct kvm_vcpu *vcpu)
11852{
11853 if (unlikely(!lapic_in_kernel(vcpu) ||
11854 kvm_event_needs_reinjection(vcpu) ||
11855 vcpu->arch.exception.pending))
11856 return false;
11857
11858 if (kvm_hlt_in_guest(vcpu->kvm) && !kvm_can_deliver_async_pf(vcpu))
11859 return false;
11860
11861 /*
11862 * If interrupts are off we cannot even use an artificial
11863 * halt state.
11864 */
c300ab9f 11865 return kvm_arch_interrupt_allowed(vcpu);
1dfdb45e
PB
11866}
11867
2a18b7e7 11868bool kvm_arch_async_page_not_present(struct kvm_vcpu *vcpu,
af585b92
GN
11869 struct kvm_async_pf *work)
11870{
6389ee94
AK
11871 struct x86_exception fault;
11872
736c291c 11873 trace_kvm_async_pf_not_present(work->arch.token, work->cr2_or_gpa);
af585b92 11874 kvm_add_async_pf_gfn(vcpu, work->arch.gfn);
7c90705b 11875
1dfdb45e 11876 if (kvm_can_deliver_async_pf(vcpu) &&
68fd66f1 11877 !apf_put_user_notpresent(vcpu)) {
6389ee94
AK
11878 fault.vector = PF_VECTOR;
11879 fault.error_code_valid = true;
11880 fault.error_code = 0;
11881 fault.nested_page_fault = false;
11882 fault.address = work->arch.token;
adfe20fb 11883 fault.async_page_fault = true;
6389ee94 11884 kvm_inject_page_fault(vcpu, &fault);
2a18b7e7 11885 return true;
1dfdb45e
PB
11886 } else {
11887 /*
11888 * It is not possible to deliver a paravirtualized asynchronous
11889 * page fault, but putting the guest in an artificial halt state
11890 * can be beneficial nevertheless: if an interrupt arrives, we
11891 * can deliver it timely and perhaps the guest will schedule
11892 * another process. When the instruction that triggered a page
11893 * fault is retried, hopefully the page will be ready in the host.
11894 */
11895 kvm_make_request(KVM_REQ_APF_HALT, vcpu);
2a18b7e7 11896 return false;
7c90705b 11897 }
af585b92
GN
11898}
11899
11900void kvm_arch_async_page_present(struct kvm_vcpu *vcpu,
11901 struct kvm_async_pf *work)
11902{
2635b5c4
VK
11903 struct kvm_lapic_irq irq = {
11904 .delivery_mode = APIC_DM_FIXED,
11905 .vector = vcpu->arch.apf.vec
11906 };
6389ee94 11907
f2e10669 11908 if (work->wakeup_all)
7c90705b
GN
11909 work->arch.token = ~0; /* broadcast wakeup */
11910 else
11911 kvm_del_async_pf_gfn(vcpu, work->arch.gfn);
736c291c 11912 trace_kvm_async_pf_ready(work->arch.token, work->cr2_or_gpa);
7c90705b 11913
2a18b7e7
VK
11914 if ((work->wakeup_all || work->notpresent_injected) &&
11915 kvm_pv_async_pf_enabled(vcpu) &&
557a961a
VK
11916 !apf_put_user_ready(vcpu, work->arch.token)) {
11917 vcpu->arch.apf.pageready_pending = true;
2635b5c4 11918 kvm_apic_set_irq(vcpu, &irq, NULL);
557a961a 11919 }
2635b5c4 11920
e6d53e3b 11921 vcpu->arch.apf.halted = false;
a4fa1635 11922 vcpu->arch.mp_state = KVM_MP_STATE_RUNNABLE;
7c90705b
GN
11923}
11924
557a961a
VK
11925void kvm_arch_async_page_present_queued(struct kvm_vcpu *vcpu)
11926{
11927 kvm_make_request(KVM_REQ_APF_READY, vcpu);
11928 if (!vcpu->arch.apf.pageready_pending)
11929 kvm_vcpu_kick(vcpu);
11930}
11931
7c0ade6c 11932bool kvm_arch_can_dequeue_async_page_present(struct kvm_vcpu *vcpu)
7c90705b 11933{
2635b5c4 11934 if (!kvm_pv_async_pf_enabled(vcpu))
7c90705b
GN
11935 return true;
11936 else
2f15d027 11937 return kvm_lapic_enabled(vcpu) && apf_pageready_slot_free(vcpu);
af585b92
GN
11938}
11939
5544eb9b
PB
11940void kvm_arch_start_assignment(struct kvm *kvm)
11941{
57ab8794
MT
11942 if (atomic_inc_return(&kvm->arch.assigned_device_count) == 1)
11943 static_call_cond(kvm_x86_start_assignment)(kvm);
5544eb9b
PB
11944}
11945EXPORT_SYMBOL_GPL(kvm_arch_start_assignment);
11946
11947void kvm_arch_end_assignment(struct kvm *kvm)
11948{
11949 atomic_dec(&kvm->arch.assigned_device_count);
11950}
11951EXPORT_SYMBOL_GPL(kvm_arch_end_assignment);
11952
11953bool kvm_arch_has_assigned_device(struct kvm *kvm)
11954{
11955 return atomic_read(&kvm->arch.assigned_device_count);
11956}
11957EXPORT_SYMBOL_GPL(kvm_arch_has_assigned_device);
11958
e0f0bbc5
AW
11959void kvm_arch_register_noncoherent_dma(struct kvm *kvm)
11960{
11961 atomic_inc(&kvm->arch.noncoherent_dma_count);
11962}
11963EXPORT_SYMBOL_GPL(kvm_arch_register_noncoherent_dma);
11964
11965void kvm_arch_unregister_noncoherent_dma(struct kvm *kvm)
11966{
11967 atomic_dec(&kvm->arch.noncoherent_dma_count);
11968}
11969EXPORT_SYMBOL_GPL(kvm_arch_unregister_noncoherent_dma);
11970
11971bool kvm_arch_has_noncoherent_dma(struct kvm *kvm)
11972{
11973 return atomic_read(&kvm->arch.noncoherent_dma_count);
11974}
11975EXPORT_SYMBOL_GPL(kvm_arch_has_noncoherent_dma);
11976
14717e20
AW
11977bool kvm_arch_has_irq_bypass(void)
11978{
92735b1b 11979 return true;
14717e20
AW
11980}
11981
87276880
FW
11982int kvm_arch_irq_bypass_add_producer(struct irq_bypass_consumer *cons,
11983 struct irq_bypass_producer *prod)
11984{
11985 struct kvm_kernel_irqfd *irqfd =
11986 container_of(cons, struct kvm_kernel_irqfd, consumer);
2edd9cb7 11987 int ret;
87276880 11988
14717e20 11989 irqfd->producer = prod;
2edd9cb7 11990 kvm_arch_start_assignment(irqfd->kvm);
b3646477 11991 ret = static_call(kvm_x86_update_pi_irte)(irqfd->kvm,
2edd9cb7
ZL
11992 prod->irq, irqfd->gsi, 1);
11993
11994 if (ret)
11995 kvm_arch_end_assignment(irqfd->kvm);
87276880 11996
2edd9cb7 11997 return ret;
87276880
FW
11998}
11999
12000void kvm_arch_irq_bypass_del_producer(struct irq_bypass_consumer *cons,
12001 struct irq_bypass_producer *prod)
12002{
12003 int ret;
12004 struct kvm_kernel_irqfd *irqfd =
12005 container_of(cons, struct kvm_kernel_irqfd, consumer);
12006
87276880
FW
12007 WARN_ON(irqfd->producer != prod);
12008 irqfd->producer = NULL;
12009
12010 /*
12011 * When producer of consumer is unregistered, we change back to
12012 * remapped mode, so we can re-use the current implementation
bb3541f1 12013 * when the irq is masked/disabled or the consumer side (KVM
87276880
FW
12014 * int this case doesn't want to receive the interrupts.
12015 */
b3646477 12016 ret = static_call(kvm_x86_update_pi_irte)(irqfd->kvm, prod->irq, irqfd->gsi, 0);
87276880
FW
12017 if (ret)
12018 printk(KERN_INFO "irq bypass consumer (token %p) unregistration"
12019 " fails: %d\n", irqfd->consumer.token, ret);
2edd9cb7
ZL
12020
12021 kvm_arch_end_assignment(irqfd->kvm);
87276880
FW
12022}
12023
12024int kvm_arch_update_irqfd_routing(struct kvm *kvm, unsigned int host_irq,
12025 uint32_t guest_irq, bool set)
12026{
b3646477 12027 return static_call(kvm_x86_update_pi_irte)(kvm, host_irq, guest_irq, set);
87276880
FW
12028}
12029
52004014
FW
12030bool kvm_vector_hashing_enabled(void)
12031{
12032 return vector_hashing;
12033}
52004014 12034
2d5ba19b
MT
12035bool kvm_arch_no_poll(struct kvm_vcpu *vcpu)
12036{
12037 return (vcpu->arch.msr_kvm_poll_control & 1) == 0;
12038}
12039EXPORT_SYMBOL_GPL(kvm_arch_no_poll);
12040
841c2be0
ML
12041
12042int kvm_spec_ctrl_test_value(u64 value)
6441fa61 12043{
841c2be0
ML
12044 /*
12045 * test that setting IA32_SPEC_CTRL to given value
12046 * is allowed by the host processor
12047 */
6441fa61 12048
841c2be0
ML
12049 u64 saved_value;
12050 unsigned long flags;
12051 int ret = 0;
6441fa61 12052
841c2be0 12053 local_irq_save(flags);
6441fa61 12054
841c2be0
ML
12055 if (rdmsrl_safe(MSR_IA32_SPEC_CTRL, &saved_value))
12056 ret = 1;
12057 else if (wrmsrl_safe(MSR_IA32_SPEC_CTRL, value))
12058 ret = 1;
12059 else
12060 wrmsrl(MSR_IA32_SPEC_CTRL, saved_value);
6441fa61 12061
841c2be0 12062 local_irq_restore(flags);
6441fa61 12063
841c2be0 12064 return ret;
6441fa61 12065}
841c2be0 12066EXPORT_SYMBOL_GPL(kvm_spec_ctrl_test_value);
2d5ba19b 12067
89786147
MG
12068void kvm_fixup_and_inject_pf_error(struct kvm_vcpu *vcpu, gva_t gva, u16 error_code)
12069{
12070 struct x86_exception fault;
19cf4b7e
PB
12071 u32 access = error_code &
12072 (PFERR_WRITE_MASK | PFERR_FETCH_MASK | PFERR_USER_MASK);
89786147
MG
12073
12074 if (!(error_code & PFERR_PRESENT_MASK) ||
19cf4b7e 12075 vcpu->arch.walk_mmu->gva_to_gpa(vcpu, gva, access, &fault) != UNMAPPED_GVA) {
89786147
MG
12076 /*
12077 * If vcpu->arch.walk_mmu->gva_to_gpa succeeded, the page
12078 * tables probably do not match the TLB. Just proceed
12079 * with the error code that the processor gave.
12080 */
12081 fault.vector = PF_VECTOR;
12082 fault.error_code_valid = true;
12083 fault.error_code = error_code;
12084 fault.nested_page_fault = false;
12085 fault.address = gva;
12086 }
12087 vcpu->arch.walk_mmu->inject_page_fault(vcpu, &fault);
6441fa61 12088}
89786147 12089EXPORT_SYMBOL_GPL(kvm_fixup_and_inject_pf_error);
2d5ba19b 12090
3f3393b3
BM
12091/*
12092 * Handles kvm_read/write_guest_virt*() result and either injects #PF or returns
12093 * KVM_EXIT_INTERNAL_ERROR for cases not currently handled by KVM. Return value
12094 * indicates whether exit to userspace is needed.
12095 */
12096int kvm_handle_memory_failure(struct kvm_vcpu *vcpu, int r,
12097 struct x86_exception *e)
12098{
12099 if (r == X86EMUL_PROPAGATE_FAULT) {
12100 kvm_inject_emulated_page_fault(vcpu, e);
12101 return 1;
12102 }
12103
12104 /*
12105 * In case kvm_read/write_guest_virt*() failed with X86EMUL_IO_NEEDED
12106 * while handling a VMX instruction KVM could've handled the request
12107 * correctly by exiting to userspace and performing I/O but there
12108 * doesn't seem to be a real use-case behind such requests, just return
12109 * KVM_EXIT_INTERNAL_ERROR for now.
12110 */
12111 vcpu->run->exit_reason = KVM_EXIT_INTERNAL_ERROR;
12112 vcpu->run->internal.suberror = KVM_INTERNAL_ERROR_EMULATION;
12113 vcpu->run->internal.ndata = 0;
12114
12115 return 0;
12116}
12117EXPORT_SYMBOL_GPL(kvm_handle_memory_failure);
12118
9715092f
BM
12119int kvm_handle_invpcid(struct kvm_vcpu *vcpu, unsigned long type, gva_t gva)
12120{
12121 bool pcid_enabled;
12122 struct x86_exception e;
9715092f
BM
12123 struct {
12124 u64 pcid;
12125 u64 gla;
12126 } operand;
12127 int r;
12128
12129 r = kvm_read_guest_virt(vcpu, gva, &operand, sizeof(operand), &e);
12130 if (r != X86EMUL_CONTINUE)
12131 return kvm_handle_memory_failure(vcpu, r, &e);
12132
12133 if (operand.pcid >> 12 != 0) {
12134 kvm_inject_gp(vcpu, 0);
12135 return 1;
12136 }
12137
12138 pcid_enabled = kvm_read_cr4_bits(vcpu, X86_CR4_PCIDE);
12139
12140 switch (type) {
12141 case INVPCID_TYPE_INDIV_ADDR:
12142 if ((!pcid_enabled && (operand.pcid != 0)) ||
12143 is_noncanonical_address(operand.gla, vcpu)) {
12144 kvm_inject_gp(vcpu, 0);
12145 return 1;
12146 }
12147 kvm_mmu_invpcid_gva(vcpu, operand.gla, operand.pcid);
12148 return kvm_skip_emulated_instruction(vcpu);
12149
12150 case INVPCID_TYPE_SINGLE_CTXT:
12151 if (!pcid_enabled && (operand.pcid != 0)) {
12152 kvm_inject_gp(vcpu, 0);
12153 return 1;
12154 }
12155
21823fbd 12156 kvm_invalidate_pcid(vcpu, operand.pcid);
9715092f
BM
12157 return kvm_skip_emulated_instruction(vcpu);
12158
12159 case INVPCID_TYPE_ALL_NON_GLOBAL:
12160 /*
12161 * Currently, KVM doesn't mark global entries in the shadow
12162 * page tables, so a non-global flush just degenerates to a
12163 * global flush. If needed, we could optimize this later by
12164 * keeping track of global entries in shadow page tables.
12165 */
12166
12167 fallthrough;
12168 case INVPCID_TYPE_ALL_INCL_GLOBAL:
28f28d45 12169 kvm_make_request(KVM_REQ_TLB_FLUSH_GUEST, vcpu);
9715092f
BM
12170 return kvm_skip_emulated_instruction(vcpu);
12171
12172 default:
12173 BUG(); /* We have already checked above that type <= 3 */
12174 }
12175}
12176EXPORT_SYMBOL_GPL(kvm_handle_invpcid);
12177
8f423a80
TL
12178static int complete_sev_es_emulated_mmio(struct kvm_vcpu *vcpu)
12179{
12180 struct kvm_run *run = vcpu->run;
12181 struct kvm_mmio_fragment *frag;
12182 unsigned int len;
12183
12184 BUG_ON(!vcpu->mmio_needed);
12185
12186 /* Complete previous fragment */
12187 frag = &vcpu->mmio_fragments[vcpu->mmio_cur_fragment];
12188 len = min(8u, frag->len);
12189 if (!vcpu->mmio_is_write)
12190 memcpy(frag->data, run->mmio.data, len);
12191
12192 if (frag->len <= 8) {
12193 /* Switch to the next fragment. */
12194 frag++;
12195 vcpu->mmio_cur_fragment++;
12196 } else {
12197 /* Go forward to the next mmio piece. */
12198 frag->data += len;
12199 frag->gpa += len;
12200 frag->len -= len;
12201 }
12202
12203 if (vcpu->mmio_cur_fragment >= vcpu->mmio_nr_fragments) {
12204 vcpu->mmio_needed = 0;
12205
12206 // VMG change, at this point, we're always done
12207 // RIP has already been advanced
12208 return 1;
12209 }
12210
12211 // More MMIO is needed
12212 run->mmio.phys_addr = frag->gpa;
12213 run->mmio.len = min(8u, frag->len);
12214 run->mmio.is_write = vcpu->mmio_is_write;
12215 if (run->mmio.is_write)
12216 memcpy(run->mmio.data, frag->data, min(8u, frag->len));
12217 run->exit_reason = KVM_EXIT_MMIO;
12218
12219 vcpu->arch.complete_userspace_io = complete_sev_es_emulated_mmio;
12220
12221 return 0;
12222}
12223
12224int kvm_sev_es_mmio_write(struct kvm_vcpu *vcpu, gpa_t gpa, unsigned int bytes,
12225 void *data)
12226{
12227 int handled;
12228 struct kvm_mmio_fragment *frag;
12229
12230 if (!data)
12231 return -EINVAL;
12232
12233 handled = write_emultor.read_write_mmio(vcpu, gpa, bytes, data);
12234 if (handled == bytes)
12235 return 1;
12236
12237 bytes -= handled;
12238 gpa += handled;
12239 data += handled;
12240
12241 /*TODO: Check if need to increment number of frags */
12242 frag = vcpu->mmio_fragments;
12243 vcpu->mmio_nr_fragments = 1;
12244 frag->len = bytes;
12245 frag->gpa = gpa;
12246 frag->data = data;
12247
12248 vcpu->mmio_needed = 1;
12249 vcpu->mmio_cur_fragment = 0;
12250
12251 vcpu->run->mmio.phys_addr = gpa;
12252 vcpu->run->mmio.len = min(8u, frag->len);
12253 vcpu->run->mmio.is_write = 1;
12254 memcpy(vcpu->run->mmio.data, frag->data, min(8u, frag->len));
12255 vcpu->run->exit_reason = KVM_EXIT_MMIO;
12256
12257 vcpu->arch.complete_userspace_io = complete_sev_es_emulated_mmio;
12258
12259 return 0;
12260}
12261EXPORT_SYMBOL_GPL(kvm_sev_es_mmio_write);
12262
12263int kvm_sev_es_mmio_read(struct kvm_vcpu *vcpu, gpa_t gpa, unsigned int bytes,
12264 void *data)
12265{
12266 int handled;
12267 struct kvm_mmio_fragment *frag;
12268
12269 if (!data)
12270 return -EINVAL;
12271
12272 handled = read_emultor.read_write_mmio(vcpu, gpa, bytes, data);
12273 if (handled == bytes)
12274 return 1;
12275
12276 bytes -= handled;
12277 gpa += handled;
12278 data += handled;
12279
12280 /*TODO: Check if need to increment number of frags */
12281 frag = vcpu->mmio_fragments;
12282 vcpu->mmio_nr_fragments = 1;
12283 frag->len = bytes;
12284 frag->gpa = gpa;
12285 frag->data = data;
12286
12287 vcpu->mmio_needed = 1;
12288 vcpu->mmio_cur_fragment = 0;
12289
12290 vcpu->run->mmio.phys_addr = gpa;
12291 vcpu->run->mmio.len = min(8u, frag->len);
12292 vcpu->run->mmio.is_write = 0;
12293 vcpu->run->exit_reason = KVM_EXIT_MMIO;
12294
12295 vcpu->arch.complete_userspace_io = complete_sev_es_emulated_mmio;
12296
12297 return 0;
12298}
12299EXPORT_SYMBOL_GPL(kvm_sev_es_mmio_read);
12300
7ed9abfe
TL
12301static int complete_sev_es_emulated_ins(struct kvm_vcpu *vcpu)
12302{
12303 memcpy(vcpu->arch.guest_ins_data, vcpu->arch.pio_data,
12304 vcpu->arch.pio.count * vcpu->arch.pio.size);
12305 vcpu->arch.pio.count = 0;
12306
12307 return 1;
12308}
12309
12310static int kvm_sev_es_outs(struct kvm_vcpu *vcpu, unsigned int size,
12311 unsigned int port, void *data, unsigned int count)
12312{
12313 int ret;
12314
12315 ret = emulator_pio_out_emulated(vcpu->arch.emulate_ctxt, size, port,
12316 data, count);
12317 if (ret)
12318 return ret;
12319
12320 vcpu->arch.pio.count = 0;
12321
12322 return 0;
12323}
12324
12325static int kvm_sev_es_ins(struct kvm_vcpu *vcpu, unsigned int size,
12326 unsigned int port, void *data, unsigned int count)
12327{
12328 int ret;
12329
12330 ret = emulator_pio_in_emulated(vcpu->arch.emulate_ctxt, size, port,
12331 data, count);
12332 if (ret) {
12333 vcpu->arch.pio.count = 0;
12334 } else {
12335 vcpu->arch.guest_ins_data = data;
12336 vcpu->arch.complete_userspace_io = complete_sev_es_emulated_ins;
12337 }
12338
12339 return 0;
12340}
12341
12342int kvm_sev_es_string_io(struct kvm_vcpu *vcpu, unsigned int size,
12343 unsigned int port, void *data, unsigned int count,
12344 int in)
12345{
12346 return in ? kvm_sev_es_ins(vcpu, size, port, data, count)
12347 : kvm_sev_es_outs(vcpu, size, port, data, count);
12348}
12349EXPORT_SYMBOL_GPL(kvm_sev_es_string_io);
12350
d95df951 12351EXPORT_TRACEPOINT_SYMBOL_GPL(kvm_entry);
229456fc 12352EXPORT_TRACEPOINT_SYMBOL_GPL(kvm_exit);
931c33b1 12353EXPORT_TRACEPOINT_SYMBOL_GPL(kvm_fast_mmio);
229456fc
MT
12354EXPORT_TRACEPOINT_SYMBOL_GPL(kvm_inj_virq);
12355EXPORT_TRACEPOINT_SYMBOL_GPL(kvm_page_fault);
12356EXPORT_TRACEPOINT_SYMBOL_GPL(kvm_msr);
12357EXPORT_TRACEPOINT_SYMBOL_GPL(kvm_cr);
0ac406de 12358EXPORT_TRACEPOINT_SYMBOL_GPL(kvm_nested_vmrun);
d8cabddf 12359EXPORT_TRACEPOINT_SYMBOL_GPL(kvm_nested_vmexit);
17897f36 12360EXPORT_TRACEPOINT_SYMBOL_GPL(kvm_nested_vmexit_inject);
236649de 12361EXPORT_TRACEPOINT_SYMBOL_GPL(kvm_nested_intr_vmexit);
5497b955 12362EXPORT_TRACEPOINT_SYMBOL_GPL(kvm_nested_vmenter_failed);
ec1ff790 12363EXPORT_TRACEPOINT_SYMBOL_GPL(kvm_invlpga);
532a46b9 12364EXPORT_TRACEPOINT_SYMBOL_GPL(kvm_skinit);
2e554e8d 12365EXPORT_TRACEPOINT_SYMBOL_GPL(kvm_nested_intercepts);
489223ed 12366EXPORT_TRACEPOINT_SYMBOL_GPL(kvm_write_tsc_offset);
4f75bcc3 12367EXPORT_TRACEPOINT_SYMBOL_GPL(kvm_ple_window_update);
843e4330 12368EXPORT_TRACEPOINT_SYMBOL_GPL(kvm_pml_full);
efc64404 12369EXPORT_TRACEPOINT_SYMBOL_GPL(kvm_pi_irte_update);
18f40c53
SS
12370EXPORT_TRACEPOINT_SYMBOL_GPL(kvm_avic_unaccelerated_access);
12371EXPORT_TRACEPOINT_SYMBOL_GPL(kvm_avic_incomplete_ipi);
ab56f8e6 12372EXPORT_TRACEPOINT_SYMBOL_GPL(kvm_avic_ga_log);
24bbf74c 12373EXPORT_TRACEPOINT_SYMBOL_GPL(kvm_apicv_update_request);
d523ab6b
TL
12374EXPORT_TRACEPOINT_SYMBOL_GPL(kvm_vmgexit_enter);
12375EXPORT_TRACEPOINT_SYMBOL_GPL(kvm_vmgexit_exit);
59e38b58
TL
12376EXPORT_TRACEPOINT_SYMBOL_GPL(kvm_vmgexit_msr_protocol_enter);
12377EXPORT_TRACEPOINT_SYMBOL_GPL(kvm_vmgexit_msr_protocol_exit);