]> git.proxmox.com Git - mirror_ubuntu-jammy-kernel.git/blame - arch/x86/kvm/x86.c
KVM: x86/mmu: Rename unsync helper and update related comments
[mirror_ubuntu-jammy-kernel.git] / arch / x86 / kvm / x86.c
CommitLineData
20c8ccb1 1// SPDX-License-Identifier: GPL-2.0-only
043405e1
CO
2/*
3 * Kernel-based Virtual Machine driver for Linux
4 *
5 * derived from drivers/kvm/kvm_main.c
6 *
7 * Copyright (C) 2006 Qumranet, Inc.
4d5c5d0f
BAY
8 * Copyright (C) 2008 Qumranet, Inc.
9 * Copyright IBM Corporation, 2008
9611c187 10 * Copyright 2010 Red Hat, Inc. and/or its affiliates.
043405e1
CO
11 *
12 * Authors:
13 * Avi Kivity <avi@qumranet.com>
14 * Yaniv Kamay <yaniv@qumranet.com>
4d5c5d0f
BAY
15 * Amit Shah <amit.shah@qumranet.com>
16 * Ben-Ami Yassour <benami@il.ibm.com>
043405e1
CO
17 */
18
edf88417 19#include <linux/kvm_host.h>
313a3dc7 20#include "irq.h"
88197e6a 21#include "ioapic.h"
1d737c8a 22#include "mmu.h"
7837699f 23#include "i8254.h"
37817f29 24#include "tss.h"
5fdbf976 25#include "kvm_cache_regs.h"
2f728d66 26#include "kvm_emulate.h"
26eef70c 27#include "x86.h"
00b27a3e 28#include "cpuid.h"
474a5bb9 29#include "pmu.h"
e83d5887 30#include "hyperv.h"
8df14af4 31#include "lapic.h"
23200b7a 32#include "xen.h"
313a3dc7 33
18068523 34#include <linux/clocksource.h>
4d5c5d0f 35#include <linux/interrupt.h>
313a3dc7
CO
36#include <linux/kvm.h>
37#include <linux/fs.h>
38#include <linux/vmalloc.h>
1767e931
PG
39#include <linux/export.h>
40#include <linux/moduleparam.h>
0de10343 41#include <linux/mman.h>
2bacc55c 42#include <linux/highmem.h>
19de40a8 43#include <linux/iommu.h>
62c476c7 44#include <linux/intel-iommu.h>
c8076604 45#include <linux/cpufreq.h>
18863bdd 46#include <linux/user-return-notifier.h>
a983fb23 47#include <linux/srcu.h>
5a0e3ad6 48#include <linux/slab.h>
ff9d07a0 49#include <linux/perf_event.h>
7bee342a 50#include <linux/uaccess.h>
af585b92 51#include <linux/hash.h>
a1b60c1c 52#include <linux/pci.h>
16e8d74d
MT
53#include <linux/timekeeper_internal.h>
54#include <linux/pvclock_gtod.h>
87276880
FW
55#include <linux/kvm_irqfd.h>
56#include <linux/irqbypass.h>
3905f9ad 57#include <linux/sched/stat.h>
0c5f81da 58#include <linux/sched/isolation.h>
d0ec49d4 59#include <linux/mem_encrypt.h>
72c3c0fe 60#include <linux/entry-kvm.h>
7d62874f 61#include <linux/suspend.h>
3905f9ad 62
aec51dc4 63#include <trace/events/kvm.h>
2ed152af 64
24f1e32c 65#include <asm/debugreg.h>
d825ed0a 66#include <asm/msr.h>
a5f61300 67#include <asm/desc.h>
890ca9ae 68#include <asm/mce.h>
f89e32e0 69#include <linux/kernel_stat.h>
78f7f1e5 70#include <asm/fpu/internal.h> /* Ugh! */
1d5f066e 71#include <asm/pvclock.h>
217fc9cf 72#include <asm/div64.h>
efc64404 73#include <asm/irq_remapping.h>
b0c39dc6 74#include <asm/mshyperv.h>
0092e434 75#include <asm/hypervisor.h>
9715092f 76#include <asm/tlbflush.h>
bf8c55d8 77#include <asm/intel_pt.h>
b3dc0695 78#include <asm/emulate_prefix.h>
fe7e9488 79#include <asm/sgx.h>
dd2cb348 80#include <clocksource/hyperv_timer.h>
043405e1 81
d1898b73
DH
82#define CREATE_TRACE_POINTS
83#include "trace.h"
84
313a3dc7 85#define MAX_IO_MSRS 256
890ca9ae 86#define KVM_MAX_MCE_BANKS 32
c45dcc71
AR
87u64 __read_mostly kvm_mce_cap_supported = MCG_CTL_P | MCG_SER_P;
88EXPORT_SYMBOL_GPL(kvm_mce_cap_supported);
890ca9ae 89
0f65dd70 90#define emul_to_vcpu(ctxt) \
c9b8b07c 91 ((struct kvm_vcpu *)(ctxt)->vcpu)
0f65dd70 92
50a37eb4
JR
93/* EFER defaults:
94 * - enable syscall per default because its emulated by KVM
95 * - enable LME and LMA per default on 64 bit KVM
96 */
97#ifdef CONFIG_X86_64
1260edbe
LJ
98static
99u64 __read_mostly efer_reserved_bits = ~((u64)(EFER_SCE | EFER_LME | EFER_LMA));
50a37eb4 100#else
1260edbe 101static u64 __read_mostly efer_reserved_bits = ~((u64)EFER_SCE);
50a37eb4 102#endif
313a3dc7 103
b11306b5
SC
104static u64 __read_mostly cr4_reserved_bits = CR4_RESERVED_BITS;
105
0dbb1123
AK
106#define KVM_EXIT_HYPERCALL_VALID_MASK (1 << KVM_HC_MAP_GPA_RANGE)
107
c519265f
RK
108#define KVM_X2APIC_API_VALID_FLAGS (KVM_X2APIC_API_USE_32BIT_IDS | \
109 KVM_X2APIC_API_DISABLE_BROADCAST_QUIRK)
37131313 110
cb142eb7 111static void update_cr8_intercept(struct kvm_vcpu *vcpu);
7460fb4a 112static void process_nmi(struct kvm_vcpu *vcpu);
1f7becf1 113static void process_smi(struct kvm_vcpu *vcpu);
ee2cd4b7 114static void enter_smm(struct kvm_vcpu *vcpu);
6addfc42 115static void __kvm_set_rflags(struct kvm_vcpu *vcpu, unsigned long rflags);
01643c51
KH
116static void store_regs(struct kvm_vcpu *vcpu);
117static int sync_regs(struct kvm_vcpu *vcpu);
674eea0f 118
6dba9403
ML
119static int __set_sregs2(struct kvm_vcpu *vcpu, struct kvm_sregs2 *sregs2);
120static void __get_sregs2(struct kvm_vcpu *vcpu, struct kvm_sregs2 *sregs2);
121
afaf0b2f 122struct kvm_x86_ops kvm_x86_ops __read_mostly;
5fdbf976 123EXPORT_SYMBOL_GPL(kvm_x86_ops);
97896d04 124
9af5471b
JB
125#define KVM_X86_OP(func) \
126 DEFINE_STATIC_CALL_NULL(kvm_x86_##func, \
127 *(((struct kvm_x86_ops *)0)->func));
128#define KVM_X86_OP_NULL KVM_X86_OP
129#include <asm/kvm-x86-ops.h>
130EXPORT_STATIC_CALL_GPL(kvm_x86_get_cs_db_l_bits);
131EXPORT_STATIC_CALL_GPL(kvm_x86_cache_reg);
132EXPORT_STATIC_CALL_GPL(kvm_x86_tlb_flush_current);
133
893590c7 134static bool __read_mostly ignore_msrs = 0;
476bc001 135module_param(ignore_msrs, bool, S_IRUGO | S_IWUSR);
ed85c068 136
d855066f 137bool __read_mostly report_ignored_msrs = true;
fab0aa3b 138module_param(report_ignored_msrs, bool, S_IRUGO | S_IWUSR);
d855066f 139EXPORT_SYMBOL_GPL(report_ignored_msrs);
fab0aa3b 140
4c27625b 141unsigned int min_timer_period_us = 200;
9ed96e87
MT
142module_param(min_timer_period_us, uint, S_IRUGO | S_IWUSR);
143
630994b3
MT
144static bool __read_mostly kvmclock_periodic_sync = true;
145module_param(kvmclock_periodic_sync, bool, S_IRUGO);
146
893590c7 147bool __read_mostly kvm_has_tsc_control;
92a1f12d 148EXPORT_SYMBOL_GPL(kvm_has_tsc_control);
893590c7 149u32 __read_mostly kvm_max_guest_tsc_khz;
92a1f12d 150EXPORT_SYMBOL_GPL(kvm_max_guest_tsc_khz);
bc9b961b
HZ
151u8 __read_mostly kvm_tsc_scaling_ratio_frac_bits;
152EXPORT_SYMBOL_GPL(kvm_tsc_scaling_ratio_frac_bits);
153u64 __read_mostly kvm_max_tsc_scaling_ratio;
154EXPORT_SYMBOL_GPL(kvm_max_tsc_scaling_ratio);
64672c95
YJ
155u64 __read_mostly kvm_default_tsc_scaling_ratio;
156EXPORT_SYMBOL_GPL(kvm_default_tsc_scaling_ratio);
fe6b6bc8
CQ
157bool __read_mostly kvm_has_bus_lock_exit;
158EXPORT_SYMBOL_GPL(kvm_has_bus_lock_exit);
92a1f12d 159
cc578287 160/* tsc tolerance in parts per million - default to 1/2 of the NTP threshold */
893590c7 161static u32 __read_mostly tsc_tolerance_ppm = 250;
cc578287
ZA
162module_param(tsc_tolerance_ppm, uint, S_IRUGO | S_IWUSR);
163
c3941d9e
SC
164/*
165 * lapic timer advance (tscdeadline mode only) in nanoseconds. '-1' enables
d9f6e12f 166 * adaptive tuning starting from default advancement of 1000ns. '0' disables
c3941d9e 167 * advancement entirely. Any other value is used as-is and disables adaptive
d9f6e12f 168 * tuning, i.e. allows privileged userspace to set an exact advancement time.
c3941d9e
SC
169 */
170static int __read_mostly lapic_timer_advance_ns = -1;
0e6edceb 171module_param(lapic_timer_advance_ns, int, S_IRUGO | S_IWUSR);
d0659d94 172
52004014
FW
173static bool __read_mostly vector_hashing = true;
174module_param(vector_hashing, bool, S_IRUGO);
175
c4ae60e4
LA
176bool __read_mostly enable_vmware_backdoor = false;
177module_param(enable_vmware_backdoor, bool, S_IRUGO);
178EXPORT_SYMBOL_GPL(enable_vmware_backdoor);
179
6c86eedc
WL
180static bool __read_mostly force_emulation_prefix = false;
181module_param(force_emulation_prefix, bool, S_IRUGO);
182
0c5f81da
WL
183int __read_mostly pi_inject_timer = -1;
184module_param(pi_inject_timer, bint, S_IRUGO | S_IWUSR);
185
7e34fbd0
SC
186/*
187 * Restoring the host value for MSRs that are only consumed when running in
188 * usermode, e.g. SYSCALL MSRs and TSC_AUX, can be deferred until the CPU
189 * returns to userspace, i.e. the kernel can run with the guest's value.
190 */
191#define KVM_MAX_NR_USER_RETURN_MSRS 16
18863bdd 192
7e34fbd0 193struct kvm_user_return_msrs {
18863bdd
AK
194 struct user_return_notifier urn;
195 bool registered;
7e34fbd0 196 struct kvm_user_return_msr_values {
2bf78fa7
SY
197 u64 host;
198 u64 curr;
7e34fbd0 199 } values[KVM_MAX_NR_USER_RETURN_MSRS];
18863bdd
AK
200};
201
9cc39a5a
SC
202u32 __read_mostly kvm_nr_uret_msrs;
203EXPORT_SYMBOL_GPL(kvm_nr_uret_msrs);
204static u32 __read_mostly kvm_uret_msrs_list[KVM_MAX_NR_USER_RETURN_MSRS];
7e34fbd0 205static struct kvm_user_return_msrs __percpu *user_return_msrs;
18863bdd 206
cfc48181
SC
207#define KVM_SUPPORTED_XCR0 (XFEATURE_MASK_FP | XFEATURE_MASK_SSE \
208 | XFEATURE_MASK_YMM | XFEATURE_MASK_BNDREGS \
209 | XFEATURE_MASK_BNDCSR | XFEATURE_MASK_AVX512 \
210 | XFEATURE_MASK_PKRU)
211
91661989
SC
212u64 __read_mostly host_efer;
213EXPORT_SYMBOL_GPL(host_efer);
214
b96e6506 215bool __read_mostly allow_smaller_maxphyaddr = 0;
3edd6839
MG
216EXPORT_SYMBOL_GPL(allow_smaller_maxphyaddr);
217
fdf513e3
VK
218bool __read_mostly enable_apicv = true;
219EXPORT_SYMBOL_GPL(enable_apicv);
220
86137773
TL
221u64 __read_mostly host_xss;
222EXPORT_SYMBOL_GPL(host_xss);
408e9a31
PB
223u64 __read_mostly supported_xss;
224EXPORT_SYMBOL_GPL(supported_xss);
139a12cf 225
fcfe1bae
JZ
226const struct _kvm_stats_desc kvm_vm_stats_desc[] = {
227 KVM_GENERIC_VM_STATS(),
228 STATS_DESC_COUNTER(VM, mmu_shadow_zapped),
229 STATS_DESC_COUNTER(VM, mmu_pte_write),
230 STATS_DESC_COUNTER(VM, mmu_pde_zapped),
231 STATS_DESC_COUNTER(VM, mmu_flooded),
232 STATS_DESC_COUNTER(VM, mmu_recycled),
233 STATS_DESC_COUNTER(VM, mmu_cache_miss),
234 STATS_DESC_ICOUNTER(VM, mmu_unsync),
235 STATS_DESC_ICOUNTER(VM, lpages),
236 STATS_DESC_ICOUNTER(VM, nx_lpage_splits),
bc9e9e67 237 STATS_DESC_PCOUNTER(VM, max_mmu_page_hash_collisions)
fcfe1bae
JZ
238};
239static_assert(ARRAY_SIZE(kvm_vm_stats_desc) ==
240 sizeof(struct kvm_vm_stat) / sizeof(u64));
241
242const struct kvm_stats_header kvm_vm_stats_header = {
243 .name_size = KVM_STATS_NAME_SIZE,
244 .num_desc = ARRAY_SIZE(kvm_vm_stats_desc),
245 .id_offset = sizeof(struct kvm_stats_header),
246 .desc_offset = sizeof(struct kvm_stats_header) + KVM_STATS_NAME_SIZE,
247 .data_offset = sizeof(struct kvm_stats_header) + KVM_STATS_NAME_SIZE +
248 sizeof(kvm_vm_stats_desc),
249};
250
ce55c049
JZ
251const struct _kvm_stats_desc kvm_vcpu_stats_desc[] = {
252 KVM_GENERIC_VCPU_STATS(),
253 STATS_DESC_COUNTER(VCPU, pf_fixed),
254 STATS_DESC_COUNTER(VCPU, pf_guest),
255 STATS_DESC_COUNTER(VCPU, tlb_flush),
256 STATS_DESC_COUNTER(VCPU, invlpg),
257 STATS_DESC_COUNTER(VCPU, exits),
258 STATS_DESC_COUNTER(VCPU, io_exits),
259 STATS_DESC_COUNTER(VCPU, mmio_exits),
260 STATS_DESC_COUNTER(VCPU, signal_exits),
261 STATS_DESC_COUNTER(VCPU, irq_window_exits),
262 STATS_DESC_COUNTER(VCPU, nmi_window_exits),
263 STATS_DESC_COUNTER(VCPU, l1d_flush),
264 STATS_DESC_COUNTER(VCPU, halt_exits),
265 STATS_DESC_COUNTER(VCPU, request_irq_exits),
266 STATS_DESC_COUNTER(VCPU, irq_exits),
267 STATS_DESC_COUNTER(VCPU, host_state_reload),
268 STATS_DESC_COUNTER(VCPU, fpu_reload),
269 STATS_DESC_COUNTER(VCPU, insn_emulation),
270 STATS_DESC_COUNTER(VCPU, insn_emulation_fail),
271 STATS_DESC_COUNTER(VCPU, hypercalls),
272 STATS_DESC_COUNTER(VCPU, irq_injections),
273 STATS_DESC_COUNTER(VCPU, nmi_injections),
274 STATS_DESC_COUNTER(VCPU, req_event),
275 STATS_DESC_COUNTER(VCPU, nested_run),
276 STATS_DESC_COUNTER(VCPU, directed_yield_attempted),
277 STATS_DESC_COUNTER(VCPU, directed_yield_successful),
278 STATS_DESC_ICOUNTER(VCPU, guest_mode)
279};
280static_assert(ARRAY_SIZE(kvm_vcpu_stats_desc) ==
281 sizeof(struct kvm_vcpu_stat) / sizeof(u64));
282
283const struct kvm_stats_header kvm_vcpu_stats_header = {
284 .name_size = KVM_STATS_NAME_SIZE,
285 .num_desc = ARRAY_SIZE(kvm_vcpu_stats_desc),
286 .id_offset = sizeof(struct kvm_stats_header),
287 .desc_offset = sizeof(struct kvm_stats_header) + KVM_STATS_NAME_SIZE,
288 .data_offset = sizeof(struct kvm_stats_header) + KVM_STATS_NAME_SIZE +
289 sizeof(kvm_vcpu_stats_desc),
290};
291
2acf923e 292u64 __read_mostly host_xcr0;
cfc48181
SC
293u64 __read_mostly supported_xcr0;
294EXPORT_SYMBOL_GPL(supported_xcr0);
2acf923e 295
80fbd280 296static struct kmem_cache *x86_fpu_cache;
b666a4b6 297
c9b8b07c
SC
298static struct kmem_cache *x86_emulator_cache;
299
6abe9c13
PX
300/*
301 * When called, it means the previous get/set msr reached an invalid msr.
cc4cb017 302 * Return true if we want to ignore/silent this failed msr access.
6abe9c13 303 */
d632826f 304static bool kvm_msr_ignored_check(u32 msr, u64 data, bool write)
6abe9c13
PX
305{
306 const char *op = write ? "wrmsr" : "rdmsr";
307
308 if (ignore_msrs) {
309 if (report_ignored_msrs)
d383b314
TI
310 kvm_pr_unimpl("ignored %s: 0x%x data 0x%llx\n",
311 op, msr, data);
6abe9c13 312 /* Mask the error */
cc4cb017 313 return true;
6abe9c13 314 } else {
d383b314
TI
315 kvm_debug_ratelimited("unhandled %s: 0x%x data 0x%llx\n",
316 op, msr, data);
cc4cb017 317 return false;
6abe9c13
PX
318 }
319}
320
c9b8b07c
SC
321static struct kmem_cache *kvm_alloc_emulator_cache(void)
322{
06add254
SC
323 unsigned int useroffset = offsetof(struct x86_emulate_ctxt, src);
324 unsigned int size = sizeof(struct x86_emulate_ctxt);
325
326 return kmem_cache_create_usercopy("x86_emulator", size,
c9b8b07c 327 __alignof__(struct x86_emulate_ctxt),
06add254
SC
328 SLAB_ACCOUNT, useroffset,
329 size - useroffset, NULL);
c9b8b07c
SC
330}
331
b6785def 332static int emulator_fix_hypercall(struct x86_emulate_ctxt *ctxt);
d6aa1000 333
af585b92
GN
334static inline void kvm_async_pf_hash_reset(struct kvm_vcpu *vcpu)
335{
336 int i;
dd03bcaa 337 for (i = 0; i < ASYNC_PF_PER_VCPU; i++)
af585b92
GN
338 vcpu->arch.apf.gfns[i] = ~0;
339}
340
18863bdd
AK
341static void kvm_on_user_return(struct user_return_notifier *urn)
342{
343 unsigned slot;
7e34fbd0
SC
344 struct kvm_user_return_msrs *msrs
345 = container_of(urn, struct kvm_user_return_msrs, urn);
346 struct kvm_user_return_msr_values *values;
1650b4eb
IA
347 unsigned long flags;
348
349 /*
350 * Disabling irqs at this point since the following code could be
351 * interrupted and executed through kvm_arch_hardware_disable()
352 */
353 local_irq_save(flags);
7e34fbd0
SC
354 if (msrs->registered) {
355 msrs->registered = false;
1650b4eb
IA
356 user_return_notifier_unregister(urn);
357 }
358 local_irq_restore(flags);
9cc39a5a 359 for (slot = 0; slot < kvm_nr_uret_msrs; ++slot) {
7e34fbd0 360 values = &msrs->values[slot];
2bf78fa7 361 if (values->host != values->curr) {
9cc39a5a 362 wrmsrl(kvm_uret_msrs_list[slot], values->host);
2bf78fa7 363 values->curr = values->host;
18863bdd
AK
364 }
365 }
18863bdd
AK
366}
367
e5fda4bb 368static int kvm_probe_user_return_msr(u32 msr)
5104d7ff
SC
369{
370 u64 val;
371 int ret;
372
373 preempt_disable();
374 ret = rdmsrl_safe(msr, &val);
375 if (ret)
376 goto out;
377 ret = wrmsrl_safe(msr, val);
378out:
379 preempt_enable();
380 return ret;
381}
5104d7ff 382
e5fda4bb 383int kvm_add_user_return_msr(u32 msr)
2bf78fa7 384{
e5fda4bb
SC
385 BUG_ON(kvm_nr_uret_msrs >= KVM_MAX_NR_USER_RETURN_MSRS);
386
387 if (kvm_probe_user_return_msr(msr))
388 return -1;
389
390 kvm_uret_msrs_list[kvm_nr_uret_msrs] = msr;
391 return kvm_nr_uret_msrs++;
18863bdd 392}
e5fda4bb 393EXPORT_SYMBOL_GPL(kvm_add_user_return_msr);
18863bdd 394
8ea8b8d6
SC
395int kvm_find_user_return_msr(u32 msr)
396{
397 int i;
398
9cc39a5a
SC
399 for (i = 0; i < kvm_nr_uret_msrs; ++i) {
400 if (kvm_uret_msrs_list[i] == msr)
8ea8b8d6
SC
401 return i;
402 }
403 return -1;
404}
405EXPORT_SYMBOL_GPL(kvm_find_user_return_msr);
406
7e34fbd0 407static void kvm_user_return_msr_cpu_online(void)
18863bdd 408{
05c19c2f 409 unsigned int cpu = smp_processor_id();
7e34fbd0 410 struct kvm_user_return_msrs *msrs = per_cpu_ptr(user_return_msrs, cpu);
05c19c2f
SC
411 u64 value;
412 int i;
18863bdd 413
9cc39a5a
SC
414 for (i = 0; i < kvm_nr_uret_msrs; ++i) {
415 rdmsrl_safe(kvm_uret_msrs_list[i], &value);
7e34fbd0
SC
416 msrs->values[i].host = value;
417 msrs->values[i].curr = value;
05c19c2f 418 }
18863bdd
AK
419}
420
7e34fbd0 421int kvm_set_user_return_msr(unsigned slot, u64 value, u64 mask)
18863bdd 422{
013f6a5d 423 unsigned int cpu = smp_processor_id();
7e34fbd0 424 struct kvm_user_return_msrs *msrs = per_cpu_ptr(user_return_msrs, cpu);
8b3c3104 425 int err;
18863bdd 426
7e34fbd0
SC
427 value = (value & mask) | (msrs->values[slot].host & ~mask);
428 if (value == msrs->values[slot].curr)
8b3c3104 429 return 0;
9cc39a5a 430 err = wrmsrl_safe(kvm_uret_msrs_list[slot], value);
8b3c3104
AH
431 if (err)
432 return 1;
433
7e34fbd0
SC
434 msrs->values[slot].curr = value;
435 if (!msrs->registered) {
436 msrs->urn.on_user_return = kvm_on_user_return;
437 user_return_notifier_register(&msrs->urn);
438 msrs->registered = true;
18863bdd 439 }
8b3c3104 440 return 0;
18863bdd 441}
7e34fbd0 442EXPORT_SYMBOL_GPL(kvm_set_user_return_msr);
18863bdd 443
13a34e06 444static void drop_user_return_notifiers(void)
3548bab5 445{
013f6a5d 446 unsigned int cpu = smp_processor_id();
7e34fbd0 447 struct kvm_user_return_msrs *msrs = per_cpu_ptr(user_return_msrs, cpu);
3548bab5 448
7e34fbd0
SC
449 if (msrs->registered)
450 kvm_on_user_return(&msrs->urn);
3548bab5
AK
451}
452
6866b83e
CO
453u64 kvm_get_apic_base(struct kvm_vcpu *vcpu)
454{
8a5a87d9 455 return vcpu->arch.apic_base;
6866b83e
CO
456}
457EXPORT_SYMBOL_GPL(kvm_get_apic_base);
458
58871649
JM
459enum lapic_mode kvm_get_apic_mode(struct kvm_vcpu *vcpu)
460{
461 return kvm_apic_mode(kvm_get_apic_base(vcpu));
462}
463EXPORT_SYMBOL_GPL(kvm_get_apic_mode);
464
58cb628d
JK
465int kvm_set_apic_base(struct kvm_vcpu *vcpu, struct msr_data *msr_info)
466{
58871649
JM
467 enum lapic_mode old_mode = kvm_get_apic_mode(vcpu);
468 enum lapic_mode new_mode = kvm_apic_mode(msr_info->data);
a8ac864a 469 u64 reserved_bits = kvm_vcpu_reserved_gpa_bits_raw(vcpu) | 0x2ff |
d6321d49 470 (guest_cpuid_has(vcpu, X86_FEATURE_X2APIC) ? 0 : X2APIC_ENABLE);
58cb628d 471
58871649 472 if ((msr_info->data & reserved_bits) != 0 || new_mode == LAPIC_MODE_INVALID)
58cb628d 473 return 1;
58871649
JM
474 if (!msr_info->host_initiated) {
475 if (old_mode == LAPIC_MODE_X2APIC && new_mode == LAPIC_MODE_XAPIC)
476 return 1;
477 if (old_mode == LAPIC_MODE_DISABLED && new_mode == LAPIC_MODE_X2APIC)
478 return 1;
479 }
58cb628d
JK
480
481 kvm_lapic_set_base(vcpu, msr_info->data);
4abaffce 482 kvm_recalculate_apic_map(vcpu->kvm);
58cb628d 483 return 0;
6866b83e
CO
484}
485EXPORT_SYMBOL_GPL(kvm_set_apic_base);
486
3ebccdf3 487asmlinkage __visible noinstr void kvm_spurious_fault(void)
e3ba45b8
GL
488{
489 /* Fault while not rebooting. We want the trace. */
b4fdcf60 490 BUG_ON(!kvm_rebooting);
e3ba45b8
GL
491}
492EXPORT_SYMBOL_GPL(kvm_spurious_fault);
493
3fd28fce
ED
494#define EXCPT_BENIGN 0
495#define EXCPT_CONTRIBUTORY 1
496#define EXCPT_PF 2
497
498static int exception_class(int vector)
499{
500 switch (vector) {
501 case PF_VECTOR:
502 return EXCPT_PF;
503 case DE_VECTOR:
504 case TS_VECTOR:
505 case NP_VECTOR:
506 case SS_VECTOR:
507 case GP_VECTOR:
508 return EXCPT_CONTRIBUTORY;
509 default:
510 break;
511 }
512 return EXCPT_BENIGN;
513}
514
d6e8c854
NA
515#define EXCPT_FAULT 0
516#define EXCPT_TRAP 1
517#define EXCPT_ABORT 2
518#define EXCPT_INTERRUPT 3
519
520static int exception_type(int vector)
521{
522 unsigned int mask;
523
524 if (WARN_ON(vector > 31 || vector == NMI_VECTOR))
525 return EXCPT_INTERRUPT;
526
527 mask = 1 << vector;
528
529 /* #DB is trap, as instruction watchpoints are handled elsewhere */
530 if (mask & ((1 << DB_VECTOR) | (1 << BP_VECTOR) | (1 << OF_VECTOR)))
531 return EXCPT_TRAP;
532
533 if (mask & ((1 << DF_VECTOR) | (1 << MC_VECTOR)))
534 return EXCPT_ABORT;
535
536 /* Reserved exceptions will result in fault */
537 return EXCPT_FAULT;
538}
539
da998b46
JM
540void kvm_deliver_exception_payload(struct kvm_vcpu *vcpu)
541{
542 unsigned nr = vcpu->arch.exception.nr;
543 bool has_payload = vcpu->arch.exception.has_payload;
544 unsigned long payload = vcpu->arch.exception.payload;
545
546 if (!has_payload)
547 return;
548
549 switch (nr) {
f10c729f
JM
550 case DB_VECTOR:
551 /*
552 * "Certain debug exceptions may clear bit 0-3. The
553 * remaining contents of the DR6 register are never
554 * cleared by the processor".
555 */
556 vcpu->arch.dr6 &= ~DR_TRAP_BITS;
557 /*
9a3ecd5e
CQ
558 * In order to reflect the #DB exception payload in guest
559 * dr6, three components need to be considered: active low
560 * bit, FIXED_1 bits and active high bits (e.g. DR6_BD,
561 * DR6_BS and DR6_BT)
562 * DR6_ACTIVE_LOW contains the FIXED_1 and active low bits.
563 * In the target guest dr6:
564 * FIXED_1 bits should always be set.
565 * Active low bits should be cleared if 1-setting in payload.
566 * Active high bits should be set if 1-setting in payload.
567 *
568 * Note, the payload is compatible with the pending debug
569 * exceptions/exit qualification under VMX, that active_low bits
570 * are active high in payload.
571 * So they need to be flipped for DR6.
f10c729f 572 */
9a3ecd5e 573 vcpu->arch.dr6 |= DR6_ACTIVE_LOW;
f10c729f 574 vcpu->arch.dr6 |= payload;
9a3ecd5e 575 vcpu->arch.dr6 ^= payload & DR6_ACTIVE_LOW;
307f1cfa
OU
576
577 /*
578 * The #DB payload is defined as compatible with the 'pending
579 * debug exceptions' field under VMX, not DR6. While bit 12 is
580 * defined in the 'pending debug exceptions' field (enabled
581 * breakpoint), it is reserved and must be zero in DR6.
582 */
583 vcpu->arch.dr6 &= ~BIT(12);
f10c729f 584 break;
da998b46
JM
585 case PF_VECTOR:
586 vcpu->arch.cr2 = payload;
587 break;
588 }
589
590 vcpu->arch.exception.has_payload = false;
591 vcpu->arch.exception.payload = 0;
592}
593EXPORT_SYMBOL_GPL(kvm_deliver_exception_payload);
594
3fd28fce 595static void kvm_multiple_exception(struct kvm_vcpu *vcpu,
ce7ddec4 596 unsigned nr, bool has_error, u32 error_code,
91e86d22 597 bool has_payload, unsigned long payload, bool reinject)
3fd28fce
ED
598{
599 u32 prev_nr;
600 int class1, class2;
601
3842d135
AK
602 kvm_make_request(KVM_REQ_EVENT, vcpu);
603
664f8e26 604 if (!vcpu->arch.exception.pending && !vcpu->arch.exception.injected) {
3fd28fce 605 queue:
664f8e26
WL
606 if (reinject) {
607 /*
608 * On vmentry, vcpu->arch.exception.pending is only
609 * true if an event injection was blocked by
610 * nested_run_pending. In that case, however,
611 * vcpu_enter_guest requests an immediate exit,
612 * and the guest shouldn't proceed far enough to
613 * need reinjection.
614 */
615 WARN_ON_ONCE(vcpu->arch.exception.pending);
616 vcpu->arch.exception.injected = true;
91e86d22
JM
617 if (WARN_ON_ONCE(has_payload)) {
618 /*
619 * A reinjected event has already
620 * delivered its payload.
621 */
622 has_payload = false;
623 payload = 0;
624 }
664f8e26
WL
625 } else {
626 vcpu->arch.exception.pending = true;
627 vcpu->arch.exception.injected = false;
628 }
3fd28fce
ED
629 vcpu->arch.exception.has_error_code = has_error;
630 vcpu->arch.exception.nr = nr;
631 vcpu->arch.exception.error_code = error_code;
91e86d22
JM
632 vcpu->arch.exception.has_payload = has_payload;
633 vcpu->arch.exception.payload = payload;
a06230b6 634 if (!is_guest_mode(vcpu))
da998b46 635 kvm_deliver_exception_payload(vcpu);
3fd28fce
ED
636 return;
637 }
638
639 /* to check exception */
640 prev_nr = vcpu->arch.exception.nr;
641 if (prev_nr == DF_VECTOR) {
642 /* triple fault -> shutdown */
a8eeb04a 643 kvm_make_request(KVM_REQ_TRIPLE_FAULT, vcpu);
3fd28fce
ED
644 return;
645 }
646 class1 = exception_class(prev_nr);
647 class2 = exception_class(nr);
648 if ((class1 == EXCPT_CONTRIBUTORY && class2 == EXCPT_CONTRIBUTORY)
649 || (class1 == EXCPT_PF && class2 != EXCPT_BENIGN)) {
664f8e26
WL
650 /*
651 * Generate double fault per SDM Table 5-5. Set
652 * exception.pending = true so that the double fault
653 * can trigger a nested vmexit.
654 */
3fd28fce 655 vcpu->arch.exception.pending = true;
664f8e26 656 vcpu->arch.exception.injected = false;
3fd28fce
ED
657 vcpu->arch.exception.has_error_code = true;
658 vcpu->arch.exception.nr = DF_VECTOR;
659 vcpu->arch.exception.error_code = 0;
c851436a
JM
660 vcpu->arch.exception.has_payload = false;
661 vcpu->arch.exception.payload = 0;
3fd28fce
ED
662 } else
663 /* replace previous exception with a new one in a hope
664 that instruction re-execution will regenerate lost
665 exception */
666 goto queue;
667}
668
298101da
AK
669void kvm_queue_exception(struct kvm_vcpu *vcpu, unsigned nr)
670{
91e86d22 671 kvm_multiple_exception(vcpu, nr, false, 0, false, 0, false);
298101da
AK
672}
673EXPORT_SYMBOL_GPL(kvm_queue_exception);
674
ce7ddec4
JR
675void kvm_requeue_exception(struct kvm_vcpu *vcpu, unsigned nr)
676{
91e86d22 677 kvm_multiple_exception(vcpu, nr, false, 0, false, 0, true);
ce7ddec4
JR
678}
679EXPORT_SYMBOL_GPL(kvm_requeue_exception);
680
4d5523cf
PB
681void kvm_queue_exception_p(struct kvm_vcpu *vcpu, unsigned nr,
682 unsigned long payload)
f10c729f
JM
683{
684 kvm_multiple_exception(vcpu, nr, false, 0, true, payload, false);
685}
4d5523cf 686EXPORT_SYMBOL_GPL(kvm_queue_exception_p);
f10c729f 687
da998b46
JM
688static void kvm_queue_exception_e_p(struct kvm_vcpu *vcpu, unsigned nr,
689 u32 error_code, unsigned long payload)
690{
691 kvm_multiple_exception(vcpu, nr, true, error_code,
692 true, payload, false);
693}
694
6affcbed 695int kvm_complete_insn_gp(struct kvm_vcpu *vcpu, int err)
c3c91fee 696{
db8fcefa
AP
697 if (err)
698 kvm_inject_gp(vcpu, 0);
699 else
6affcbed
KH
700 return kvm_skip_emulated_instruction(vcpu);
701
702 return 1;
db8fcefa
AP
703}
704EXPORT_SYMBOL_GPL(kvm_complete_insn_gp);
8df25a32 705
6389ee94 706void kvm_inject_page_fault(struct kvm_vcpu *vcpu, struct x86_exception *fault)
c3c91fee
AK
707{
708 ++vcpu->stat.pf_guest;
adfe20fb
WL
709 vcpu->arch.exception.nested_apf =
710 is_guest_mode(vcpu) && fault->async_page_fault;
da998b46 711 if (vcpu->arch.exception.nested_apf) {
adfe20fb 712 vcpu->arch.apf.nested_apf_token = fault->address;
da998b46
JM
713 kvm_queue_exception_e(vcpu, PF_VECTOR, fault->error_code);
714 } else {
715 kvm_queue_exception_e_p(vcpu, PF_VECTOR, fault->error_code,
716 fault->address);
717 }
c3c91fee 718}
27d6c865 719EXPORT_SYMBOL_GPL(kvm_inject_page_fault);
c3c91fee 720
53b3d8e9
SC
721bool kvm_inject_emulated_page_fault(struct kvm_vcpu *vcpu,
722 struct x86_exception *fault)
d4f8cf66 723{
0cd665bd 724 struct kvm_mmu *fault_mmu;
53b3d8e9
SC
725 WARN_ON_ONCE(fault->vector != PF_VECTOR);
726
0cd665bd
PB
727 fault_mmu = fault->nested_page_fault ? vcpu->arch.mmu :
728 vcpu->arch.walk_mmu;
ef54bcfe 729
ee1fa209
JS
730 /*
731 * Invalidate the TLB entry for the faulting address, if it exists,
732 * else the access will fault indefinitely (and to emulate hardware).
733 */
734 if ((fault->error_code & PFERR_PRESENT_MASK) &&
735 !(fault->error_code & PFERR_RSVD_MASK))
736 kvm_mmu_invalidate_gva(vcpu, fault_mmu, fault->address,
737 fault_mmu->root_hpa);
738
739 fault_mmu->inject_page_fault(vcpu, fault);
ef54bcfe 740 return fault->nested_page_fault;
d4f8cf66 741}
53b3d8e9 742EXPORT_SYMBOL_GPL(kvm_inject_emulated_page_fault);
d4f8cf66 743
3419ffc8
SY
744void kvm_inject_nmi(struct kvm_vcpu *vcpu)
745{
7460fb4a
AK
746 atomic_inc(&vcpu->arch.nmi_queued);
747 kvm_make_request(KVM_REQ_NMI, vcpu);
3419ffc8
SY
748}
749EXPORT_SYMBOL_GPL(kvm_inject_nmi);
750
298101da
AK
751void kvm_queue_exception_e(struct kvm_vcpu *vcpu, unsigned nr, u32 error_code)
752{
91e86d22 753 kvm_multiple_exception(vcpu, nr, true, error_code, false, 0, false);
298101da
AK
754}
755EXPORT_SYMBOL_GPL(kvm_queue_exception_e);
756
ce7ddec4
JR
757void kvm_requeue_exception_e(struct kvm_vcpu *vcpu, unsigned nr, u32 error_code)
758{
91e86d22 759 kvm_multiple_exception(vcpu, nr, true, error_code, false, 0, true);
ce7ddec4
JR
760}
761EXPORT_SYMBOL_GPL(kvm_requeue_exception_e);
762
0a79b009
AK
763/*
764 * Checks if cpl <= required_cpl; if true, return true. Otherwise queue
765 * a #GP and return false.
766 */
767bool kvm_require_cpl(struct kvm_vcpu *vcpu, int required_cpl)
298101da 768{
b3646477 769 if (static_call(kvm_x86_get_cpl)(vcpu) <= required_cpl)
0a79b009
AK
770 return true;
771 kvm_queue_exception_e(vcpu, GP_VECTOR, 0);
772 return false;
298101da 773}
0a79b009 774EXPORT_SYMBOL_GPL(kvm_require_cpl);
298101da 775
16f8a6f9
NA
776bool kvm_require_dr(struct kvm_vcpu *vcpu, int dr)
777{
778 if ((dr != 4 && dr != 5) || !kvm_read_cr4_bits(vcpu, X86_CR4_DE))
779 return true;
780
781 kvm_queue_exception(vcpu, UD_VECTOR);
782 return false;
783}
784EXPORT_SYMBOL_GPL(kvm_require_dr);
785
ec92fe44
JR
786/*
787 * This function will be used to read from the physical memory of the currently
54bf36aa 788 * running guest. The difference to kvm_vcpu_read_guest_page is that this function
ec92fe44
JR
789 * can read from guest physical or from the guest's guest physical memory.
790 */
791int kvm_read_guest_page_mmu(struct kvm_vcpu *vcpu, struct kvm_mmu *mmu,
792 gfn_t ngfn, void *data, int offset, int len,
793 u32 access)
794{
54987b7a 795 struct x86_exception exception;
ec92fe44
JR
796 gfn_t real_gfn;
797 gpa_t ngpa;
798
799 ngpa = gfn_to_gpa(ngfn);
54987b7a 800 real_gfn = mmu->translate_gpa(vcpu, ngpa, access, &exception);
ec92fe44
JR
801 if (real_gfn == UNMAPPED_GVA)
802 return -EFAULT;
803
804 real_gfn = gpa_to_gfn(real_gfn);
805
54bf36aa 806 return kvm_vcpu_read_guest_page(vcpu, real_gfn, data, offset, len);
ec92fe44
JR
807}
808EXPORT_SYMBOL_GPL(kvm_read_guest_page_mmu);
809
16cfacc8
SC
810static inline u64 pdptr_rsvd_bits(struct kvm_vcpu *vcpu)
811{
5b7f575c 812 return vcpu->arch.reserved_gpa_bits | rsvd_bits(5, 8) | rsvd_bits(1, 2);
16cfacc8
SC
813}
814
a03490ed 815/*
16cfacc8 816 * Load the pae pdptrs. Return 1 if they are all valid, 0 otherwise.
a03490ed 817 */
ff03a073 818int load_pdptrs(struct kvm_vcpu *vcpu, struct kvm_mmu *mmu, unsigned long cr3)
a03490ed
CO
819{
820 gfn_t pdpt_gfn = cr3 >> PAGE_SHIFT;
821 unsigned offset = ((cr3 & (PAGE_SIZE-1)) >> 5) << 2;
822 int i;
823 int ret;
ff03a073 824 u64 pdpte[ARRAY_SIZE(mmu->pdptrs)];
a03490ed 825
ff03a073
JR
826 ret = kvm_read_guest_page_mmu(vcpu, mmu, pdpt_gfn, pdpte,
827 offset * sizeof(u64), sizeof(pdpte),
828 PFERR_USER_MASK|PFERR_WRITE_MASK);
a03490ed
CO
829 if (ret < 0) {
830 ret = 0;
831 goto out;
832 }
833 for (i = 0; i < ARRAY_SIZE(pdpte); ++i) {
812f30b2 834 if ((pdpte[i] & PT_PRESENT_MASK) &&
16cfacc8 835 (pdpte[i] & pdptr_rsvd_bits(vcpu))) {
a03490ed
CO
836 ret = 0;
837 goto out;
838 }
839 }
840 ret = 1;
841
ff03a073 842 memcpy(mmu->pdptrs, pdpte, sizeof(mmu->pdptrs));
cb3c1e2f 843 kvm_register_mark_dirty(vcpu, VCPU_EXREG_PDPTR);
158a48ec
ML
844 vcpu->arch.pdptrs_from_userspace = false;
845
a03490ed 846out:
a03490ed
CO
847
848 return ret;
849}
cc4b6871 850EXPORT_SYMBOL_GPL(load_pdptrs);
a03490ed 851
f27ad38a
TL
852void kvm_post_set_cr0(struct kvm_vcpu *vcpu, unsigned long old_cr0, unsigned long cr0)
853{
854 unsigned long update_bits = X86_CR0_PG | X86_CR0_WP;
855
856 if ((cr0 ^ old_cr0) & X86_CR0_PG) {
857 kvm_clear_async_pf_completion_queue(vcpu);
858 kvm_async_pf_hash_reset(vcpu);
859 }
860
861 if ((cr0 ^ old_cr0) & update_bits)
862 kvm_mmu_reset_context(vcpu);
863
864 if (((cr0 ^ old_cr0) & X86_CR0_CD) &&
865 kvm_arch_has_noncoherent_dma(vcpu->kvm) &&
866 !kvm_check_has_quirk(vcpu->kvm, KVM_X86_QUIRK_CD_NW_CLEARED))
867 kvm_zap_gfn_range(vcpu->kvm, 0, ~0ULL);
868}
869EXPORT_SYMBOL_GPL(kvm_post_set_cr0);
870
49a9b07e 871int kvm_set_cr0(struct kvm_vcpu *vcpu, unsigned long cr0)
a03490ed 872{
aad82703 873 unsigned long old_cr0 = kvm_read_cr0(vcpu);
d42e3fae 874 unsigned long pdptr_bits = X86_CR0_CD | X86_CR0_NW | X86_CR0_PG;
aad82703 875
f9a48e6a
AK
876 cr0 |= X86_CR0_ET;
877
ab344828 878#ifdef CONFIG_X86_64
0f12244f
GN
879 if (cr0 & 0xffffffff00000000UL)
880 return 1;
ab344828
GN
881#endif
882
883 cr0 &= ~CR0_RESERVED_BITS;
a03490ed 884
0f12244f
GN
885 if ((cr0 & X86_CR0_NW) && !(cr0 & X86_CR0_CD))
886 return 1;
a03490ed 887
0f12244f
GN
888 if ((cr0 & X86_CR0_PG) && !(cr0 & X86_CR0_PE))
889 return 1;
a03490ed 890
a03490ed 891#ifdef CONFIG_X86_64
05487215
SC
892 if ((vcpu->arch.efer & EFER_LME) && !is_paging(vcpu) &&
893 (cr0 & X86_CR0_PG)) {
894 int cs_db, cs_l;
895
896 if (!is_pae(vcpu))
897 return 1;
b3646477 898 static_call(kvm_x86_get_cs_db_l_bits)(vcpu, &cs_db, &cs_l);
05487215 899 if (cs_l)
0f12244f 900 return 1;
a03490ed 901 }
05487215
SC
902#endif
903 if (!(vcpu->arch.efer & EFER_LME) && (cr0 & X86_CR0_PG) &&
904 is_pae(vcpu) && ((cr0 ^ old_cr0) & pdptr_bits) &&
905 !load_pdptrs(vcpu, vcpu->arch.walk_mmu, kvm_read_cr3(vcpu)))
906 return 1;
a03490ed 907
ad756a16
MJ
908 if (!(cr0 & X86_CR0_PG) && kvm_read_cr4_bits(vcpu, X86_CR4_PCIDE))
909 return 1;
910
b3646477 911 static_call(kvm_x86_set_cr0)(vcpu, cr0);
a03490ed 912
f27ad38a 913 kvm_post_set_cr0(vcpu, old_cr0, cr0);
b18d5431 914
0f12244f
GN
915 return 0;
916}
2d3ad1f4 917EXPORT_SYMBOL_GPL(kvm_set_cr0);
a03490ed 918
2d3ad1f4 919void kvm_lmsw(struct kvm_vcpu *vcpu, unsigned long msw)
a03490ed 920{
49a9b07e 921 (void)kvm_set_cr0(vcpu, kvm_read_cr0_bits(vcpu, ~0x0eul) | (msw & 0x0f));
a03490ed 922}
2d3ad1f4 923EXPORT_SYMBOL_GPL(kvm_lmsw);
a03490ed 924
139a12cf 925void kvm_load_guest_xsave_state(struct kvm_vcpu *vcpu)
42bdf991 926{
16809ecd
TL
927 if (vcpu->arch.guest_state_protected)
928 return;
929
139a12cf
AL
930 if (kvm_read_cr4_bits(vcpu, X86_CR4_OSXSAVE)) {
931
932 if (vcpu->arch.xcr0 != host_xcr0)
933 xsetbv(XCR_XFEATURE_ENABLED_MASK, vcpu->arch.xcr0);
934
935 if (vcpu->arch.xsaves_enabled &&
936 vcpu->arch.ia32_xss != host_xss)
937 wrmsrl(MSR_IA32_XSS, vcpu->arch.ia32_xss);
938 }
37486135
BM
939
940 if (static_cpu_has(X86_FEATURE_PKU) &&
941 (kvm_read_cr4_bits(vcpu, X86_CR4_PKE) ||
942 (vcpu->arch.xcr0 & XFEATURE_MASK_PKRU)) &&
943 vcpu->arch.pkru != vcpu->arch.host_pkru)
944 __write_pkru(vcpu->arch.pkru);
42bdf991 945}
139a12cf 946EXPORT_SYMBOL_GPL(kvm_load_guest_xsave_state);
42bdf991 947
139a12cf 948void kvm_load_host_xsave_state(struct kvm_vcpu *vcpu)
42bdf991 949{
16809ecd
TL
950 if (vcpu->arch.guest_state_protected)
951 return;
952
37486135
BM
953 if (static_cpu_has(X86_FEATURE_PKU) &&
954 (kvm_read_cr4_bits(vcpu, X86_CR4_PKE) ||
955 (vcpu->arch.xcr0 & XFEATURE_MASK_PKRU))) {
956 vcpu->arch.pkru = rdpkru();
957 if (vcpu->arch.pkru != vcpu->arch.host_pkru)
958 __write_pkru(vcpu->arch.host_pkru);
959 }
960
139a12cf
AL
961 if (kvm_read_cr4_bits(vcpu, X86_CR4_OSXSAVE)) {
962
963 if (vcpu->arch.xcr0 != host_xcr0)
964 xsetbv(XCR_XFEATURE_ENABLED_MASK, host_xcr0);
965
966 if (vcpu->arch.xsaves_enabled &&
967 vcpu->arch.ia32_xss != host_xss)
968 wrmsrl(MSR_IA32_XSS, host_xss);
969 }
970
42bdf991 971}
139a12cf 972EXPORT_SYMBOL_GPL(kvm_load_host_xsave_state);
42bdf991 973
69b0049a 974static int __kvm_set_xcr(struct kvm_vcpu *vcpu, u32 index, u64 xcr)
2acf923e 975{
56c103ec
LJ
976 u64 xcr0 = xcr;
977 u64 old_xcr0 = vcpu->arch.xcr0;
46c34cb0 978 u64 valid_bits;
2acf923e
DC
979
980 /* Only support XCR_XFEATURE_ENABLED_MASK(xcr0) now */
981 if (index != XCR_XFEATURE_ENABLED_MASK)
982 return 1;
d91cab78 983 if (!(xcr0 & XFEATURE_MASK_FP))
2acf923e 984 return 1;
d91cab78 985 if ((xcr0 & XFEATURE_MASK_YMM) && !(xcr0 & XFEATURE_MASK_SSE))
2acf923e 986 return 1;
46c34cb0
PB
987
988 /*
989 * Do not allow the guest to set bits that we do not support
990 * saving. However, xcr0 bit 0 is always set, even if the
991 * emulated CPU does not support XSAVE (see fx_init).
992 */
d91cab78 993 valid_bits = vcpu->arch.guest_supported_xcr0 | XFEATURE_MASK_FP;
46c34cb0 994 if (xcr0 & ~valid_bits)
2acf923e 995 return 1;
46c34cb0 996
d91cab78
DH
997 if ((!(xcr0 & XFEATURE_MASK_BNDREGS)) !=
998 (!(xcr0 & XFEATURE_MASK_BNDCSR)))
390bd528
LJ
999 return 1;
1000
d91cab78
DH
1001 if (xcr0 & XFEATURE_MASK_AVX512) {
1002 if (!(xcr0 & XFEATURE_MASK_YMM))
612263b3 1003 return 1;
d91cab78 1004 if ((xcr0 & XFEATURE_MASK_AVX512) != XFEATURE_MASK_AVX512)
612263b3
CP
1005 return 1;
1006 }
2acf923e 1007 vcpu->arch.xcr0 = xcr0;
56c103ec 1008
d91cab78 1009 if ((xcr0 ^ old_xcr0) & XFEATURE_MASK_EXTEND)
aedbaf4f 1010 kvm_update_cpuid_runtime(vcpu);
2acf923e
DC
1011 return 0;
1012}
1013
92f9895c 1014int kvm_emulate_xsetbv(struct kvm_vcpu *vcpu)
2acf923e 1015{
92f9895c
SC
1016 if (static_call(kvm_x86_get_cpl)(vcpu) != 0 ||
1017 __kvm_set_xcr(vcpu, kvm_rcx_read(vcpu), kvm_read_edx_eax(vcpu))) {
1018 kvm_inject_gp(vcpu, 0);
1019 return 1;
1020 }
bbefd4fc 1021
92f9895c 1022 return kvm_skip_emulated_instruction(vcpu);
2acf923e 1023}
92f9895c 1024EXPORT_SYMBOL_GPL(kvm_emulate_xsetbv);
2acf923e 1025
ee69c92b 1026bool kvm_is_valid_cr4(struct kvm_vcpu *vcpu, unsigned long cr4)
a03490ed 1027{
b11306b5 1028 if (cr4 & cr4_reserved_bits)
ee69c92b 1029 return false;
b9baba86 1030
b899c132 1031 if (cr4 & vcpu->arch.cr4_guest_rsvd_bits)
ee69c92b 1032 return false;
3ca94192 1033
b3646477 1034 return static_call(kvm_x86_is_valid_cr4)(vcpu, cr4);
3ca94192 1035}
ee69c92b 1036EXPORT_SYMBOL_GPL(kvm_is_valid_cr4);
3ca94192 1037
5b51cb13
TL
1038void kvm_post_set_cr4(struct kvm_vcpu *vcpu, unsigned long old_cr4, unsigned long cr4)
1039{
1040 unsigned long mmu_role_bits = X86_CR4_PGE | X86_CR4_PSE | X86_CR4_PAE |
1041 X86_CR4_SMEP | X86_CR4_SMAP | X86_CR4_PKE;
1042
1043 if (((cr4 ^ old_cr4) & mmu_role_bits) ||
1044 (!(cr4 & X86_CR4_PCIDE) && (old_cr4 & X86_CR4_PCIDE)))
1045 kvm_mmu_reset_context(vcpu);
3ca94192 1046}
5b51cb13 1047EXPORT_SYMBOL_GPL(kvm_post_set_cr4);
3ca94192
WL
1048
1049int kvm_set_cr4(struct kvm_vcpu *vcpu, unsigned long cr4)
1050{
1051 unsigned long old_cr4 = kvm_read_cr4(vcpu);
1052 unsigned long pdptr_bits = X86_CR4_PGE | X86_CR4_PSE | X86_CR4_PAE |
cb957adb 1053 X86_CR4_SMEP;
3ca94192 1054
ee69c92b 1055 if (!kvm_is_valid_cr4(vcpu, cr4))
ae3e61e1
PB
1056 return 1;
1057
a03490ed 1058 if (is_long_mode(vcpu)) {
0f12244f
GN
1059 if (!(cr4 & X86_CR4_PAE))
1060 return 1;
d74fcfc1
SC
1061 if ((cr4 ^ old_cr4) & X86_CR4_LA57)
1062 return 1;
a2edf57f
AK
1063 } else if (is_paging(vcpu) && (cr4 & X86_CR4_PAE)
1064 && ((cr4 ^ old_cr4) & pdptr_bits)
9f8fe504
AK
1065 && !load_pdptrs(vcpu, vcpu->arch.walk_mmu,
1066 kvm_read_cr3(vcpu)))
0f12244f
GN
1067 return 1;
1068
ad756a16 1069 if ((cr4 & X86_CR4_PCIDE) && !(old_cr4 & X86_CR4_PCIDE)) {
d6321d49 1070 if (!guest_cpuid_has(vcpu, X86_FEATURE_PCID))
ad756a16
MJ
1071 return 1;
1072
1073 /* PCID can not be enabled when cr3[11:0]!=000H or EFER.LMA=0 */
1074 if ((kvm_read_cr3(vcpu) & X86_CR3_PCID_MASK) || !is_long_mode(vcpu))
1075 return 1;
1076 }
1077
b3646477 1078 static_call(kvm_x86_set_cr4)(vcpu, cr4);
a03490ed 1079
5b51cb13 1080 kvm_post_set_cr4(vcpu, old_cr4, cr4);
2acf923e 1081
0f12244f
GN
1082 return 0;
1083}
2d3ad1f4 1084EXPORT_SYMBOL_GPL(kvm_set_cr4);
a03490ed 1085
21823fbd
SC
1086static void kvm_invalidate_pcid(struct kvm_vcpu *vcpu, unsigned long pcid)
1087{
1088 struct kvm_mmu *mmu = vcpu->arch.mmu;
1089 unsigned long roots_to_free = 0;
1090 int i;
1091
1092 /*
1093 * If neither the current CR3 nor any of the prev_roots use the given
1094 * PCID, then nothing needs to be done here because a resync will
1095 * happen anyway before switching to any other CR3.
1096 */
1097 if (kvm_get_active_pcid(vcpu) == pcid) {
e62f1aa8 1098 kvm_make_request(KVM_REQ_MMU_SYNC, vcpu);
21823fbd
SC
1099 kvm_make_request(KVM_REQ_TLB_FLUSH_CURRENT, vcpu);
1100 }
1101
1102 for (i = 0; i < KVM_MMU_NUM_PREV_ROOTS; i++)
1103 if (kvm_get_pcid(vcpu, mmu->prev_roots[i].pgd) == pcid)
1104 roots_to_free |= KVM_MMU_ROOT_PREVIOUS(i);
1105
1106 kvm_mmu_free_roots(vcpu, mmu, roots_to_free);
1107}
1108
2390218b 1109int kvm_set_cr3(struct kvm_vcpu *vcpu, unsigned long cr3)
a03490ed 1110{
ade61e28 1111 bool skip_tlb_flush = false;
21823fbd 1112 unsigned long pcid = 0;
ac146235 1113#ifdef CONFIG_X86_64
c19986fe
JS
1114 bool pcid_enabled = kvm_read_cr4_bits(vcpu, X86_CR4_PCIDE);
1115
ade61e28 1116 if (pcid_enabled) {
208320ba
JS
1117 skip_tlb_flush = cr3 & X86_CR3_PCID_NOFLUSH;
1118 cr3 &= ~X86_CR3_PCID_NOFLUSH;
21823fbd 1119 pcid = cr3 & X86_CR3_PCID_MASK;
ade61e28 1120 }
ac146235 1121#endif
9d88fca7 1122
c7313155 1123 /* PDPTRs are always reloaded for PAE paging. */
21823fbd
SC
1124 if (cr3 == kvm_read_cr3(vcpu) && !is_pae_paging(vcpu))
1125 goto handle_tlb_flush;
d835dfec 1126
886bbcc7
SC
1127 /*
1128 * Do not condition the GPA check on long mode, this helper is used to
1129 * stuff CR3, e.g. for RSM emulation, and there is no guarantee that
1130 * the current vCPU mode is accurate.
1131 */
1132 if (kvm_vcpu_is_illegal_gpa(vcpu, cr3))
d1cd3ce9 1133 return 1;
886bbcc7
SC
1134
1135 if (is_pae_paging(vcpu) && !load_pdptrs(vcpu, vcpu->arch.walk_mmu, cr3))
346874c9 1136 return 1;
a03490ed 1137
21823fbd 1138 if (cr3 != kvm_read_cr3(vcpu))
b5129100 1139 kvm_mmu_new_pgd(vcpu, cr3);
21823fbd 1140
0f12244f 1141 vcpu->arch.cr3 = cr3;
cb3c1e2f 1142 kvm_register_mark_available(vcpu, VCPU_EXREG_CR3);
7c390d35 1143
21823fbd
SC
1144handle_tlb_flush:
1145 /*
1146 * A load of CR3 that flushes the TLB flushes only the current PCID,
1147 * even if PCID is disabled, in which case PCID=0 is flushed. It's a
1148 * moot point in the end because _disabling_ PCID will flush all PCIDs,
1149 * and it's impossible to use a non-zero PCID when PCID is disabled,
1150 * i.e. only PCID=0 can be relevant.
1151 */
1152 if (!skip_tlb_flush)
1153 kvm_invalidate_pcid(vcpu, pcid);
1154
0f12244f
GN
1155 return 0;
1156}
2d3ad1f4 1157EXPORT_SYMBOL_GPL(kvm_set_cr3);
a03490ed 1158
eea1cff9 1159int kvm_set_cr8(struct kvm_vcpu *vcpu, unsigned long cr8)
a03490ed 1160{
0f12244f
GN
1161 if (cr8 & CR8_RESERVED_BITS)
1162 return 1;
35754c98 1163 if (lapic_in_kernel(vcpu))
a03490ed
CO
1164 kvm_lapic_set_tpr(vcpu, cr8);
1165 else
ad312c7c 1166 vcpu->arch.cr8 = cr8;
0f12244f
GN
1167 return 0;
1168}
2d3ad1f4 1169EXPORT_SYMBOL_GPL(kvm_set_cr8);
a03490ed 1170
2d3ad1f4 1171unsigned long kvm_get_cr8(struct kvm_vcpu *vcpu)
a03490ed 1172{
35754c98 1173 if (lapic_in_kernel(vcpu))
a03490ed
CO
1174 return kvm_lapic_get_cr8(vcpu);
1175 else
ad312c7c 1176 return vcpu->arch.cr8;
a03490ed 1177}
2d3ad1f4 1178EXPORT_SYMBOL_GPL(kvm_get_cr8);
a03490ed 1179
ae561ede
NA
1180static void kvm_update_dr0123(struct kvm_vcpu *vcpu)
1181{
1182 int i;
1183
1184 if (!(vcpu->guest_debug & KVM_GUESTDBG_USE_HW_BP)) {
1185 for (i = 0; i < KVM_NR_DB_REGS; i++)
1186 vcpu->arch.eff_db[i] = vcpu->arch.db[i];
1187 vcpu->arch.switch_db_regs |= KVM_DEBUGREG_RELOAD;
1188 }
1189}
1190
7c86663b 1191void kvm_update_dr7(struct kvm_vcpu *vcpu)
c8639010
JK
1192{
1193 unsigned long dr7;
1194
1195 if (vcpu->guest_debug & KVM_GUESTDBG_USE_HW_BP)
1196 dr7 = vcpu->arch.guest_debug_dr7;
1197 else
1198 dr7 = vcpu->arch.dr7;
b3646477 1199 static_call(kvm_x86_set_dr7)(vcpu, dr7);
360b948d
PB
1200 vcpu->arch.switch_db_regs &= ~KVM_DEBUGREG_BP_ENABLED;
1201 if (dr7 & DR7_BP_EN_MASK)
1202 vcpu->arch.switch_db_regs |= KVM_DEBUGREG_BP_ENABLED;
c8639010 1203}
7c86663b 1204EXPORT_SYMBOL_GPL(kvm_update_dr7);
c8639010 1205
6f43ed01
NA
1206static u64 kvm_dr6_fixed(struct kvm_vcpu *vcpu)
1207{
1208 u64 fixed = DR6_FIXED_1;
1209
d6321d49 1210 if (!guest_cpuid_has(vcpu, X86_FEATURE_RTM))
6f43ed01 1211 fixed |= DR6_RTM;
e8ea85fb
CQ
1212
1213 if (!guest_cpuid_has(vcpu, X86_FEATURE_BUS_LOCK_DETECT))
1214 fixed |= DR6_BUS_LOCK;
6f43ed01
NA
1215 return fixed;
1216}
1217
996ff542 1218int kvm_set_dr(struct kvm_vcpu *vcpu, int dr, unsigned long val)
020df079 1219{
ea740059
MP
1220 size_t size = ARRAY_SIZE(vcpu->arch.db);
1221
020df079
GN
1222 switch (dr) {
1223 case 0 ... 3:
ea740059 1224 vcpu->arch.db[array_index_nospec(dr, size)] = val;
020df079
GN
1225 if (!(vcpu->guest_debug & KVM_GUESTDBG_USE_HW_BP))
1226 vcpu->arch.eff_db[dr] = val;
1227 break;
1228 case 4:
020df079 1229 case 6:
f5f6145e 1230 if (!kvm_dr6_valid(val))
996ff542 1231 return 1; /* #GP */
6f43ed01 1232 vcpu->arch.dr6 = (val & DR6_VOLATILE) | kvm_dr6_fixed(vcpu);
020df079
GN
1233 break;
1234 case 5:
020df079 1235 default: /* 7 */
b91991bf 1236 if (!kvm_dr7_valid(val))
996ff542 1237 return 1; /* #GP */
020df079 1238 vcpu->arch.dr7 = (val & DR7_VOLATILE) | DR7_FIXED_1;
c8639010 1239 kvm_update_dr7(vcpu);
020df079
GN
1240 break;
1241 }
1242
1243 return 0;
1244}
1245EXPORT_SYMBOL_GPL(kvm_set_dr);
1246
29d6ca41 1247void kvm_get_dr(struct kvm_vcpu *vcpu, int dr, unsigned long *val)
020df079 1248{
ea740059
MP
1249 size_t size = ARRAY_SIZE(vcpu->arch.db);
1250
020df079
GN
1251 switch (dr) {
1252 case 0 ... 3:
ea740059 1253 *val = vcpu->arch.db[array_index_nospec(dr, size)];
020df079
GN
1254 break;
1255 case 4:
020df079 1256 case 6:
5679b803 1257 *val = vcpu->arch.dr6;
020df079
GN
1258 break;
1259 case 5:
020df079
GN
1260 default: /* 7 */
1261 *val = vcpu->arch.dr7;
1262 break;
1263 }
338dbc97 1264}
020df079
GN
1265EXPORT_SYMBOL_GPL(kvm_get_dr);
1266
c483c454 1267int kvm_emulate_rdpmc(struct kvm_vcpu *vcpu)
022cd0e8 1268{
de3cd117 1269 u32 ecx = kvm_rcx_read(vcpu);
022cd0e8 1270 u64 data;
022cd0e8 1271
c483c454
SC
1272 if (kvm_pmu_rdpmc(vcpu, ecx, &data)) {
1273 kvm_inject_gp(vcpu, 0);
1274 return 1;
1275 }
1276
de3cd117
SC
1277 kvm_rax_write(vcpu, (u32)data);
1278 kvm_rdx_write(vcpu, data >> 32);
c483c454 1279 return kvm_skip_emulated_instruction(vcpu);
022cd0e8 1280}
c483c454 1281EXPORT_SYMBOL_GPL(kvm_emulate_rdpmc);
022cd0e8 1282
043405e1
CO
1283/*
1284 * List of msr numbers which we expose to userspace through KVM_GET_MSRS
1285 * and KVM_SET_MSRS, and KVM_GET_MSR_INDEX_LIST.
1286 *
7a5ee6ed
CQ
1287 * The three MSR lists(msrs_to_save, emulated_msrs, msr_based_features)
1288 * extract the supported MSRs from the related const lists.
1289 * msrs_to_save is selected from the msrs_to_save_all to reflect the
e3267cbb 1290 * capabilities of the host cpu. This capabilities test skips MSRs that are
7a5ee6ed 1291 * kvm-specific. Those are put in emulated_msrs_all; filtering of emulated_msrs
62ef68bb 1292 * may depend on host virtualization features rather than host cpu features.
043405e1 1293 */
e3267cbb 1294
7a5ee6ed 1295static const u32 msrs_to_save_all[] = {
043405e1 1296 MSR_IA32_SYSENTER_CS, MSR_IA32_SYSENTER_ESP, MSR_IA32_SYSENTER_EIP,
8c06585d 1297 MSR_STAR,
043405e1
CO
1298#ifdef CONFIG_X86_64
1299 MSR_CSTAR, MSR_KERNEL_GS_BASE, MSR_SYSCALL_MASK, MSR_LSTAR,
1300#endif
b3897a49 1301 MSR_IA32_TSC, MSR_IA32_CR_PAT, MSR_VM_HSAVE_PA,
32ad73db 1302 MSR_IA32_FEAT_CTL, MSR_IA32_BNDCFGS, MSR_TSC_AUX,
2bdb76c0 1303 MSR_IA32_SPEC_CTRL,
bf8c55d8
CP
1304 MSR_IA32_RTIT_CTL, MSR_IA32_RTIT_STATUS, MSR_IA32_RTIT_CR3_MATCH,
1305 MSR_IA32_RTIT_OUTPUT_BASE, MSR_IA32_RTIT_OUTPUT_MASK,
1306 MSR_IA32_RTIT_ADDR0_A, MSR_IA32_RTIT_ADDR0_B,
1307 MSR_IA32_RTIT_ADDR1_A, MSR_IA32_RTIT_ADDR1_B,
1308 MSR_IA32_RTIT_ADDR2_A, MSR_IA32_RTIT_ADDR2_B,
1309 MSR_IA32_RTIT_ADDR3_A, MSR_IA32_RTIT_ADDR3_B,
6e3ba4ab
TX
1310 MSR_IA32_UMWAIT_CONTROL,
1311
e2ada66e
JM
1312 MSR_ARCH_PERFMON_FIXED_CTR0, MSR_ARCH_PERFMON_FIXED_CTR1,
1313 MSR_ARCH_PERFMON_FIXED_CTR0 + 2, MSR_ARCH_PERFMON_FIXED_CTR0 + 3,
1314 MSR_CORE_PERF_FIXED_CTR_CTRL, MSR_CORE_PERF_GLOBAL_STATUS,
1315 MSR_CORE_PERF_GLOBAL_CTRL, MSR_CORE_PERF_GLOBAL_OVF_CTRL,
1316 MSR_ARCH_PERFMON_PERFCTR0, MSR_ARCH_PERFMON_PERFCTR1,
1317 MSR_ARCH_PERFMON_PERFCTR0 + 2, MSR_ARCH_PERFMON_PERFCTR0 + 3,
1318 MSR_ARCH_PERFMON_PERFCTR0 + 4, MSR_ARCH_PERFMON_PERFCTR0 + 5,
1319 MSR_ARCH_PERFMON_PERFCTR0 + 6, MSR_ARCH_PERFMON_PERFCTR0 + 7,
1320 MSR_ARCH_PERFMON_PERFCTR0 + 8, MSR_ARCH_PERFMON_PERFCTR0 + 9,
1321 MSR_ARCH_PERFMON_PERFCTR0 + 10, MSR_ARCH_PERFMON_PERFCTR0 + 11,
1322 MSR_ARCH_PERFMON_PERFCTR0 + 12, MSR_ARCH_PERFMON_PERFCTR0 + 13,
1323 MSR_ARCH_PERFMON_PERFCTR0 + 14, MSR_ARCH_PERFMON_PERFCTR0 + 15,
1324 MSR_ARCH_PERFMON_PERFCTR0 + 16, MSR_ARCH_PERFMON_PERFCTR0 + 17,
e2ada66e
JM
1325 MSR_ARCH_PERFMON_EVENTSEL0, MSR_ARCH_PERFMON_EVENTSEL1,
1326 MSR_ARCH_PERFMON_EVENTSEL0 + 2, MSR_ARCH_PERFMON_EVENTSEL0 + 3,
1327 MSR_ARCH_PERFMON_EVENTSEL0 + 4, MSR_ARCH_PERFMON_EVENTSEL0 + 5,
1328 MSR_ARCH_PERFMON_EVENTSEL0 + 6, MSR_ARCH_PERFMON_EVENTSEL0 + 7,
1329 MSR_ARCH_PERFMON_EVENTSEL0 + 8, MSR_ARCH_PERFMON_EVENTSEL0 + 9,
1330 MSR_ARCH_PERFMON_EVENTSEL0 + 10, MSR_ARCH_PERFMON_EVENTSEL0 + 11,
1331 MSR_ARCH_PERFMON_EVENTSEL0 + 12, MSR_ARCH_PERFMON_EVENTSEL0 + 13,
1332 MSR_ARCH_PERFMON_EVENTSEL0 + 14, MSR_ARCH_PERFMON_EVENTSEL0 + 15,
1333 MSR_ARCH_PERFMON_EVENTSEL0 + 16, MSR_ARCH_PERFMON_EVENTSEL0 + 17,
043405e1
CO
1334};
1335
7a5ee6ed 1336static u32 msrs_to_save[ARRAY_SIZE(msrs_to_save_all)];
043405e1
CO
1337static unsigned num_msrs_to_save;
1338
7a5ee6ed 1339static const u32 emulated_msrs_all[] = {
62ef68bb
PB
1340 MSR_KVM_SYSTEM_TIME, MSR_KVM_WALL_CLOCK,
1341 MSR_KVM_SYSTEM_TIME_NEW, MSR_KVM_WALL_CLOCK_NEW,
1342 HV_X64_MSR_GUEST_OS_ID, HV_X64_MSR_HYPERCALL,
1343 HV_X64_MSR_TIME_REF_COUNT, HV_X64_MSR_REFERENCE_TSC,
72c139ba 1344 HV_X64_MSR_TSC_FREQUENCY, HV_X64_MSR_APIC_FREQUENCY,
e7d9513b
AS
1345 HV_X64_MSR_CRASH_P0, HV_X64_MSR_CRASH_P1, HV_X64_MSR_CRASH_P2,
1346 HV_X64_MSR_CRASH_P3, HV_X64_MSR_CRASH_P4, HV_X64_MSR_CRASH_CTL,
e516cebb 1347 HV_X64_MSR_RESET,
11c4b1ca 1348 HV_X64_MSR_VP_INDEX,
9eec50b8 1349 HV_X64_MSR_VP_RUNTIME,
5c919412 1350 HV_X64_MSR_SCONTROL,
1f4b34f8 1351 HV_X64_MSR_STIMER0_CONFIG,
d4abc577 1352 HV_X64_MSR_VP_ASSIST_PAGE,
a2e164e7
VK
1353 HV_X64_MSR_REENLIGHTENMENT_CONTROL, HV_X64_MSR_TSC_EMULATION_CONTROL,
1354 HV_X64_MSR_TSC_EMULATION_STATUS,
f97f5a56
JD
1355 HV_X64_MSR_SYNDBG_OPTIONS,
1356 HV_X64_MSR_SYNDBG_CONTROL, HV_X64_MSR_SYNDBG_STATUS,
1357 HV_X64_MSR_SYNDBG_SEND_BUFFER, HV_X64_MSR_SYNDBG_RECV_BUFFER,
1358 HV_X64_MSR_SYNDBG_PENDING_BUFFER,
a2e164e7
VK
1359
1360 MSR_KVM_ASYNC_PF_EN, MSR_KVM_STEAL_TIME,
557a961a 1361 MSR_KVM_PV_EOI_EN, MSR_KVM_ASYNC_PF_INT, MSR_KVM_ASYNC_PF_ACK,
62ef68bb 1362
ba904635 1363 MSR_IA32_TSC_ADJUST,
09141ec0 1364 MSR_IA32_TSC_DEADLINE,
2bdb76c0 1365 MSR_IA32_ARCH_CAPABILITIES,
27461da3 1366 MSR_IA32_PERF_CAPABILITIES,
043405e1 1367 MSR_IA32_MISC_ENABLE,
908e75f3
AK
1368 MSR_IA32_MCG_STATUS,
1369 MSR_IA32_MCG_CTL,
c45dcc71 1370 MSR_IA32_MCG_EXT_CTL,
64d60670 1371 MSR_IA32_SMBASE,
52797bf9 1372 MSR_SMI_COUNT,
db2336a8
KH
1373 MSR_PLATFORM_INFO,
1374 MSR_MISC_FEATURES_ENABLES,
bc226f07 1375 MSR_AMD64_VIRT_SPEC_CTRL,
6c6a2ab9 1376 MSR_IA32_POWER_CTL,
99634e3e 1377 MSR_IA32_UCODE_REV,
191c8137 1378
95c5c7c7
PB
1379 /*
1380 * The following list leaves out MSRs whose values are determined
1381 * by arch/x86/kvm/vmx/nested.c based on CPUID or other MSRs.
1382 * We always support the "true" VMX control MSRs, even if the host
1383 * processor does not, so I am putting these registers here rather
7a5ee6ed 1384 * than in msrs_to_save_all.
95c5c7c7
PB
1385 */
1386 MSR_IA32_VMX_BASIC,
1387 MSR_IA32_VMX_TRUE_PINBASED_CTLS,
1388 MSR_IA32_VMX_TRUE_PROCBASED_CTLS,
1389 MSR_IA32_VMX_TRUE_EXIT_CTLS,
1390 MSR_IA32_VMX_TRUE_ENTRY_CTLS,
1391 MSR_IA32_VMX_MISC,
1392 MSR_IA32_VMX_CR0_FIXED0,
1393 MSR_IA32_VMX_CR4_FIXED0,
1394 MSR_IA32_VMX_VMCS_ENUM,
1395 MSR_IA32_VMX_PROCBASED_CTLS2,
1396 MSR_IA32_VMX_EPT_VPID_CAP,
1397 MSR_IA32_VMX_VMFUNC,
1398
191c8137 1399 MSR_K7_HWCR,
2d5ba19b 1400 MSR_KVM_POLL_CONTROL,
043405e1
CO
1401};
1402
7a5ee6ed 1403static u32 emulated_msrs[ARRAY_SIZE(emulated_msrs_all)];
62ef68bb
PB
1404static unsigned num_emulated_msrs;
1405
801e459a
TL
1406/*
1407 * List of msr numbers which are used to expose MSR-based features that
1408 * can be used by a hypervisor to validate requested CPU features.
1409 */
7a5ee6ed 1410static const u32 msr_based_features_all[] = {
1389309c
PB
1411 MSR_IA32_VMX_BASIC,
1412 MSR_IA32_VMX_TRUE_PINBASED_CTLS,
1413 MSR_IA32_VMX_PINBASED_CTLS,
1414 MSR_IA32_VMX_TRUE_PROCBASED_CTLS,
1415 MSR_IA32_VMX_PROCBASED_CTLS,
1416 MSR_IA32_VMX_TRUE_EXIT_CTLS,
1417 MSR_IA32_VMX_EXIT_CTLS,
1418 MSR_IA32_VMX_TRUE_ENTRY_CTLS,
1419 MSR_IA32_VMX_ENTRY_CTLS,
1420 MSR_IA32_VMX_MISC,
1421 MSR_IA32_VMX_CR0_FIXED0,
1422 MSR_IA32_VMX_CR0_FIXED1,
1423 MSR_IA32_VMX_CR4_FIXED0,
1424 MSR_IA32_VMX_CR4_FIXED1,
1425 MSR_IA32_VMX_VMCS_ENUM,
1426 MSR_IA32_VMX_PROCBASED_CTLS2,
1427 MSR_IA32_VMX_EPT_VPID_CAP,
1428 MSR_IA32_VMX_VMFUNC,
1429
d1d93fa9 1430 MSR_F10H_DECFG,
518e7b94 1431 MSR_IA32_UCODE_REV,
cd283252 1432 MSR_IA32_ARCH_CAPABILITIES,
27461da3 1433 MSR_IA32_PERF_CAPABILITIES,
801e459a
TL
1434};
1435
7a5ee6ed 1436static u32 msr_based_features[ARRAY_SIZE(msr_based_features_all)];
801e459a
TL
1437static unsigned int num_msr_based_features;
1438
4d22c17c 1439static u64 kvm_get_arch_capabilities(void)
5b76a3cf 1440{
4d22c17c 1441 u64 data = 0;
5b76a3cf 1442
4d22c17c
XL
1443 if (boot_cpu_has(X86_FEATURE_ARCH_CAPABILITIES))
1444 rdmsrl(MSR_IA32_ARCH_CAPABILITIES, data);
5b76a3cf 1445
b8e8c830
PB
1446 /*
1447 * If nx_huge_pages is enabled, KVM's shadow paging will ensure that
1448 * the nested hypervisor runs with NX huge pages. If it is not,
d9f6e12f 1449 * L1 is anyway vulnerable to ITLB_MULTIHIT exploits from other
b8e8c830
PB
1450 * L1 guests, so it need not worry about its own (L2) guests.
1451 */
1452 data |= ARCH_CAP_PSCHANGE_MC_NO;
1453
5b76a3cf
PB
1454 /*
1455 * If we're doing cache flushes (either "always" or "cond")
1456 * we will do one whenever the guest does a vmlaunch/vmresume.
1457 * If an outer hypervisor is doing the cache flush for us
1458 * (VMENTER_L1D_FLUSH_NESTED_VM), we can safely pass that
1459 * capability to the guest too, and if EPT is disabled we're not
1460 * vulnerable. Overall, only VMENTER_L1D_FLUSH_NEVER will
1461 * require a nested hypervisor to do a flush of its own.
1462 */
1463 if (l1tf_vmx_mitigation != VMENTER_L1D_FLUSH_NEVER)
1464 data |= ARCH_CAP_SKIP_VMENTRY_L1DFLUSH;
1465
0c54914d
PB
1466 if (!boot_cpu_has_bug(X86_BUG_CPU_MELTDOWN))
1467 data |= ARCH_CAP_RDCL_NO;
1468 if (!boot_cpu_has_bug(X86_BUG_SPEC_STORE_BYPASS))
1469 data |= ARCH_CAP_SSB_NO;
1470 if (!boot_cpu_has_bug(X86_BUG_MDS))
1471 data |= ARCH_CAP_MDS_NO;
1472
7131636e
PB
1473 if (!boot_cpu_has(X86_FEATURE_RTM)) {
1474 /*
1475 * If RTM=0 because the kernel has disabled TSX, the host might
1476 * have TAA_NO or TSX_CTRL. Clear TAA_NO (the guest sees RTM=0
1477 * and therefore knows that there cannot be TAA) but keep
1478 * TSX_CTRL: some buggy userspaces leave it set on tsx=on hosts,
1479 * and we want to allow migrating those guests to tsx=off hosts.
1480 */
1481 data &= ~ARCH_CAP_TAA_NO;
1482 } else if (!boot_cpu_has_bug(X86_BUG_TAA)) {
cbbaa272 1483 data |= ARCH_CAP_TAA_NO;
7131636e
PB
1484 } else {
1485 /*
1486 * Nothing to do here; we emulate TSX_CTRL if present on the
1487 * host so the guest can choose between disabling TSX or
1488 * using VERW to clear CPU buffers.
1489 */
1490 }
e1d38b63 1491
5b76a3cf
PB
1492 return data;
1493}
5b76a3cf 1494
66421c1e
WL
1495static int kvm_get_msr_feature(struct kvm_msr_entry *msr)
1496{
1497 switch (msr->index) {
cd283252 1498 case MSR_IA32_ARCH_CAPABILITIES:
5b76a3cf
PB
1499 msr->data = kvm_get_arch_capabilities();
1500 break;
1501 case MSR_IA32_UCODE_REV:
cd283252 1502 rdmsrl_safe(msr->index, &msr->data);
518e7b94 1503 break;
66421c1e 1504 default:
b3646477 1505 return static_call(kvm_x86_get_msr_feature)(msr);
66421c1e
WL
1506 }
1507 return 0;
1508}
1509
801e459a
TL
1510static int do_get_msr_feature(struct kvm_vcpu *vcpu, unsigned index, u64 *data)
1511{
1512 struct kvm_msr_entry msr;
66421c1e 1513 int r;
801e459a
TL
1514
1515 msr.index = index;
66421c1e 1516 r = kvm_get_msr_feature(&msr);
12bc2132
PX
1517
1518 if (r == KVM_MSR_RET_INVALID) {
1519 /* Unconditionally clear the output for simplicity */
1520 *data = 0;
d632826f 1521 if (kvm_msr_ignored_check(index, 0, false))
cc4cb017 1522 r = 0;
12bc2132
PX
1523 }
1524
66421c1e
WL
1525 if (r)
1526 return r;
801e459a
TL
1527
1528 *data = msr.data;
1529
1530 return 0;
1531}
1532
11988499 1533static bool __kvm_valid_efer(struct kvm_vcpu *vcpu, u64 efer)
15c4a640 1534{
1b4d56b8 1535 if (efer & EFER_FFXSR && !guest_cpuid_has(vcpu, X86_FEATURE_FXSR_OPT))
11988499 1536 return false;
1b2fd70c 1537
1b4d56b8 1538 if (efer & EFER_SVME && !guest_cpuid_has(vcpu, X86_FEATURE_SVM))
11988499 1539 return false;
d8017474 1540
0a629563
SC
1541 if (efer & (EFER_LME | EFER_LMA) &&
1542 !guest_cpuid_has(vcpu, X86_FEATURE_LM))
1543 return false;
1544
1545 if (efer & EFER_NX && !guest_cpuid_has(vcpu, X86_FEATURE_NX))
1546 return false;
d8017474 1547
384bb783 1548 return true;
11988499
SC
1549
1550}
1551bool kvm_valid_efer(struct kvm_vcpu *vcpu, u64 efer)
1552{
1553 if (efer & efer_reserved_bits)
1554 return false;
1555
1556 return __kvm_valid_efer(vcpu, efer);
384bb783
JK
1557}
1558EXPORT_SYMBOL_GPL(kvm_valid_efer);
1559
11988499 1560static int set_efer(struct kvm_vcpu *vcpu, struct msr_data *msr_info)
384bb783
JK
1561{
1562 u64 old_efer = vcpu->arch.efer;
11988499 1563 u64 efer = msr_info->data;
72f211ec 1564 int r;
384bb783 1565
11988499 1566 if (efer & efer_reserved_bits)
66f61c92 1567 return 1;
384bb783 1568
11988499
SC
1569 if (!msr_info->host_initiated) {
1570 if (!__kvm_valid_efer(vcpu, efer))
1571 return 1;
1572
1573 if (is_paging(vcpu) &&
1574 (vcpu->arch.efer & EFER_LME) != (efer & EFER_LME))
1575 return 1;
1576 }
384bb783 1577
15c4a640 1578 efer &= ~EFER_LMA;
f6801dff 1579 efer |= vcpu->arch.efer & EFER_LMA;
15c4a640 1580
b3646477 1581 r = static_call(kvm_x86_set_efer)(vcpu, efer);
72f211ec
ML
1582 if (r) {
1583 WARN_ON(r > 0);
1584 return r;
1585 }
a3d204e2 1586
aad82703
SY
1587 /* Update reserved bits */
1588 if ((efer ^ old_efer) & EFER_NX)
1589 kvm_mmu_reset_context(vcpu);
1590
b69e8cae 1591 return 0;
15c4a640
CO
1592}
1593
f2b4b7dd
JR
1594void kvm_enable_efer_bits(u64 mask)
1595{
1596 efer_reserved_bits &= ~mask;
1597}
1598EXPORT_SYMBOL_GPL(kvm_enable_efer_bits);
1599
51de8151
AG
1600bool kvm_msr_allowed(struct kvm_vcpu *vcpu, u32 index, u32 type)
1601{
b318e8de
SC
1602 struct kvm_x86_msr_filter *msr_filter;
1603 struct msr_bitmap_range *ranges;
1a155254 1604 struct kvm *kvm = vcpu->kvm;
b318e8de 1605 bool allowed;
1a155254 1606 int idx;
b318e8de 1607 u32 i;
1a155254 1608
b318e8de
SC
1609 /* x2APIC MSRs do not support filtering. */
1610 if (index >= 0x800 && index <= 0x8ff)
1a155254
AG
1611 return true;
1612
1a155254
AG
1613 idx = srcu_read_lock(&kvm->srcu);
1614
b318e8de
SC
1615 msr_filter = srcu_dereference(kvm->arch.msr_filter, &kvm->srcu);
1616 if (!msr_filter) {
1617 allowed = true;
1618 goto out;
1619 }
1620
1621 allowed = msr_filter->default_allow;
1622 ranges = msr_filter->ranges;
1623
1624 for (i = 0; i < msr_filter->count; i++) {
1a155254
AG
1625 u32 start = ranges[i].base;
1626 u32 end = start + ranges[i].nmsrs;
1627 u32 flags = ranges[i].flags;
1628 unsigned long *bitmap = ranges[i].bitmap;
1629
1630 if ((index >= start) && (index < end) && (flags & type)) {
b318e8de 1631 allowed = !!test_bit(index - start, bitmap);
1a155254
AG
1632 break;
1633 }
1634 }
1635
b318e8de 1636out:
1a155254
AG
1637 srcu_read_unlock(&kvm->srcu, idx);
1638
b318e8de 1639 return allowed;
51de8151
AG
1640}
1641EXPORT_SYMBOL_GPL(kvm_msr_allowed);
1642
15c4a640 1643/*
f20935d8
SC
1644 * Write @data into the MSR specified by @index. Select MSR specific fault
1645 * checks are bypassed if @host_initiated is %true.
15c4a640
CO
1646 * Returns 0 on success, non-0 otherwise.
1647 * Assumes vcpu_load() was already called.
1648 */
f20935d8
SC
1649static int __kvm_set_msr(struct kvm_vcpu *vcpu, u32 index, u64 data,
1650 bool host_initiated)
15c4a640 1651{
f20935d8
SC
1652 struct msr_data msr;
1653
1a155254 1654 if (!host_initiated && !kvm_msr_allowed(vcpu, index, KVM_MSR_FILTER_WRITE))
cc4cb017 1655 return KVM_MSR_RET_FILTERED;
1a155254 1656
f20935d8 1657 switch (index) {
854e8bb1
NA
1658 case MSR_FS_BASE:
1659 case MSR_GS_BASE:
1660 case MSR_KERNEL_GS_BASE:
1661 case MSR_CSTAR:
1662 case MSR_LSTAR:
f20935d8 1663 if (is_noncanonical_address(data, vcpu))
854e8bb1
NA
1664 return 1;
1665 break;
1666 case MSR_IA32_SYSENTER_EIP:
1667 case MSR_IA32_SYSENTER_ESP:
1668 /*
1669 * IA32_SYSENTER_ESP and IA32_SYSENTER_EIP cause #GP if
1670 * non-canonical address is written on Intel but not on
1671 * AMD (which ignores the top 32-bits, because it does
1672 * not implement 64-bit SYSENTER).
1673 *
1674 * 64-bit code should hence be able to write a non-canonical
1675 * value on AMD. Making the address canonical ensures that
1676 * vmentry does not fail on Intel after writing a non-canonical
1677 * value, and that something deterministic happens if the guest
1678 * invokes 64-bit SYSENTER.
1679 */
f20935d8 1680 data = get_canonical(data, vcpu_virt_addr_bits(vcpu));
61a05d44
SC
1681 break;
1682 case MSR_TSC_AUX:
1683 if (!kvm_is_supported_user_return_msr(MSR_TSC_AUX))
1684 return 1;
1685
1686 if (!host_initiated &&
1687 !guest_cpuid_has(vcpu, X86_FEATURE_RDTSCP) &&
1688 !guest_cpuid_has(vcpu, X86_FEATURE_RDPID))
1689 return 1;
1690
1691 /*
1692 * Per Intel's SDM, bits 63:32 are reserved, but AMD's APM has
1693 * incomplete and conflicting architectural behavior. Current
1694 * AMD CPUs completely ignore bits 63:32, i.e. they aren't
1695 * reserved and always read as zeros. Enforce Intel's reserved
1696 * bits check if and only if the guest CPU is Intel, and clear
1697 * the bits in all other cases. This ensures cross-vendor
1698 * migration will provide consistent behavior for the guest.
1699 */
1700 if (guest_cpuid_is_intel(vcpu) && (data >> 32) != 0)
1701 return 1;
1702
1703 data = (u32)data;
1704 break;
854e8bb1 1705 }
f20935d8
SC
1706
1707 msr.data = data;
1708 msr.index = index;
1709 msr.host_initiated = host_initiated;
1710
b3646477 1711 return static_call(kvm_x86_set_msr)(vcpu, &msr);
15c4a640
CO
1712}
1713
6abe9c13
PX
1714static int kvm_set_msr_ignored_check(struct kvm_vcpu *vcpu,
1715 u32 index, u64 data, bool host_initiated)
1716{
1717 int ret = __kvm_set_msr(vcpu, index, data, host_initiated);
1718
1719 if (ret == KVM_MSR_RET_INVALID)
d632826f 1720 if (kvm_msr_ignored_check(index, data, true))
cc4cb017 1721 ret = 0;
6abe9c13
PX
1722
1723 return ret;
1724}
1725
313a3dc7 1726/*
f20935d8
SC
1727 * Read the MSR specified by @index into @data. Select MSR specific fault
1728 * checks are bypassed if @host_initiated is %true.
1729 * Returns 0 on success, non-0 otherwise.
1730 * Assumes vcpu_load() was already called.
313a3dc7 1731 */
edef5c36
PB
1732int __kvm_get_msr(struct kvm_vcpu *vcpu, u32 index, u64 *data,
1733 bool host_initiated)
609e36d3
PB
1734{
1735 struct msr_data msr;
f20935d8 1736 int ret;
609e36d3 1737
1a155254 1738 if (!host_initiated && !kvm_msr_allowed(vcpu, index, KVM_MSR_FILTER_READ))
cc4cb017 1739 return KVM_MSR_RET_FILTERED;
1a155254 1740
61a05d44
SC
1741 switch (index) {
1742 case MSR_TSC_AUX:
1743 if (!kvm_is_supported_user_return_msr(MSR_TSC_AUX))
1744 return 1;
1745
1746 if (!host_initiated &&
1747 !guest_cpuid_has(vcpu, X86_FEATURE_RDTSCP) &&
1748 !guest_cpuid_has(vcpu, X86_FEATURE_RDPID))
1749 return 1;
1750 break;
1751 }
1752
609e36d3 1753 msr.index = index;
f20935d8 1754 msr.host_initiated = host_initiated;
609e36d3 1755
b3646477 1756 ret = static_call(kvm_x86_get_msr)(vcpu, &msr);
f20935d8
SC
1757 if (!ret)
1758 *data = msr.data;
1759 return ret;
609e36d3
PB
1760}
1761
6abe9c13
PX
1762static int kvm_get_msr_ignored_check(struct kvm_vcpu *vcpu,
1763 u32 index, u64 *data, bool host_initiated)
1764{
1765 int ret = __kvm_get_msr(vcpu, index, data, host_initiated);
1766
1767 if (ret == KVM_MSR_RET_INVALID) {
1768 /* Unconditionally clear *data for simplicity */
1769 *data = 0;
d632826f 1770 if (kvm_msr_ignored_check(index, 0, false))
cc4cb017 1771 ret = 0;
6abe9c13
PX
1772 }
1773
1774 return ret;
1775}
1776
f20935d8 1777int kvm_get_msr(struct kvm_vcpu *vcpu, u32 index, u64 *data)
313a3dc7 1778{
6abe9c13 1779 return kvm_get_msr_ignored_check(vcpu, index, data, false);
f20935d8
SC
1780}
1781EXPORT_SYMBOL_GPL(kvm_get_msr);
8fe8ab46 1782
f20935d8
SC
1783int kvm_set_msr(struct kvm_vcpu *vcpu, u32 index, u64 data)
1784{
6abe9c13 1785 return kvm_set_msr_ignored_check(vcpu, index, data, false);
f20935d8
SC
1786}
1787EXPORT_SYMBOL_GPL(kvm_set_msr);
1788
8b474427 1789static int complete_emulated_rdmsr(struct kvm_vcpu *vcpu)
1ae09954 1790{
8b474427
PB
1791 int err = vcpu->run->msr.error;
1792 if (!err) {
1ae09954
AG
1793 kvm_rax_write(vcpu, (u32)vcpu->run->msr.data);
1794 kvm_rdx_write(vcpu, vcpu->run->msr.data >> 32);
1795 }
1796
b3646477 1797 return static_call(kvm_x86_complete_emulated_msr)(vcpu, err);
1ae09954
AG
1798}
1799
1800static int complete_emulated_wrmsr(struct kvm_vcpu *vcpu)
1801{
b3646477 1802 return static_call(kvm_x86_complete_emulated_msr)(vcpu, vcpu->run->msr.error);
1ae09954
AG
1803}
1804
1805static u64 kvm_msr_reason(int r)
1806{
1807 switch (r) {
cc4cb017 1808 case KVM_MSR_RET_INVALID:
1ae09954 1809 return KVM_MSR_EXIT_REASON_UNKNOWN;
cc4cb017 1810 case KVM_MSR_RET_FILTERED:
1a155254 1811 return KVM_MSR_EXIT_REASON_FILTER;
1ae09954
AG
1812 default:
1813 return KVM_MSR_EXIT_REASON_INVAL;
1814 }
1815}
1816
1817static int kvm_msr_user_space(struct kvm_vcpu *vcpu, u32 index,
1818 u32 exit_reason, u64 data,
1819 int (*completion)(struct kvm_vcpu *vcpu),
1820 int r)
1821{
1822 u64 msr_reason = kvm_msr_reason(r);
1823
1824 /* Check if the user wanted to know about this MSR fault */
1825 if (!(vcpu->kvm->arch.user_space_msr_mask & msr_reason))
1826 return 0;
1827
1828 vcpu->run->exit_reason = exit_reason;
1829 vcpu->run->msr.error = 0;
1830 memset(vcpu->run->msr.pad, 0, sizeof(vcpu->run->msr.pad));
1831 vcpu->run->msr.reason = msr_reason;
1832 vcpu->run->msr.index = index;
1833 vcpu->run->msr.data = data;
1834 vcpu->arch.complete_userspace_io = completion;
1835
1836 return 1;
1837}
1838
1839static int kvm_get_msr_user_space(struct kvm_vcpu *vcpu, u32 index, int r)
1840{
1841 return kvm_msr_user_space(vcpu, index, KVM_EXIT_X86_RDMSR, 0,
1842 complete_emulated_rdmsr, r);
1843}
1844
1845static int kvm_set_msr_user_space(struct kvm_vcpu *vcpu, u32 index, u64 data, int r)
1846{
1847 return kvm_msr_user_space(vcpu, index, KVM_EXIT_X86_WRMSR, data,
1848 complete_emulated_wrmsr, r);
1849}
1850
1edce0a9
SC
1851int kvm_emulate_rdmsr(struct kvm_vcpu *vcpu)
1852{
1853 u32 ecx = kvm_rcx_read(vcpu);
1854 u64 data;
1ae09954
AG
1855 int r;
1856
1857 r = kvm_get_msr(vcpu, ecx, &data);
1edce0a9 1858
1ae09954
AG
1859 /* MSR read failed? See if we should ask user space */
1860 if (r && kvm_get_msr_user_space(vcpu, ecx, r)) {
1861 /* Bounce to user space */
1862 return 0;
1863 }
1864
8b474427
PB
1865 if (!r) {
1866 trace_kvm_msr_read(ecx, data);
1867
1868 kvm_rax_write(vcpu, data & -1u);
1869 kvm_rdx_write(vcpu, (data >> 32) & -1u);
1870 } else {
1edce0a9 1871 trace_kvm_msr_read_ex(ecx);
1edce0a9
SC
1872 }
1873
b3646477 1874 return static_call(kvm_x86_complete_emulated_msr)(vcpu, r);
1edce0a9
SC
1875}
1876EXPORT_SYMBOL_GPL(kvm_emulate_rdmsr);
1877
1878int kvm_emulate_wrmsr(struct kvm_vcpu *vcpu)
1879{
1880 u32 ecx = kvm_rcx_read(vcpu);
1881 u64 data = kvm_read_edx_eax(vcpu);
1ae09954 1882 int r;
1edce0a9 1883
1ae09954
AG
1884 r = kvm_set_msr(vcpu, ecx, data);
1885
1886 /* MSR write failed? See if we should ask user space */
7dffecaf 1887 if (r && kvm_set_msr_user_space(vcpu, ecx, data, r))
1ae09954
AG
1888 /* Bounce to user space */
1889 return 0;
7dffecaf
ML
1890
1891 /* Signal all other negative errors to userspace */
1892 if (r < 0)
1893 return r;
1ae09954 1894
8b474427
PB
1895 if (!r)
1896 trace_kvm_msr_write(ecx, data);
1897 else
1edce0a9 1898 trace_kvm_msr_write_ex(ecx, data);
1edce0a9 1899
b3646477 1900 return static_call(kvm_x86_complete_emulated_msr)(vcpu, r);
1edce0a9
SC
1901}
1902EXPORT_SYMBOL_GPL(kvm_emulate_wrmsr);
1903
5ff3a351
SC
1904int kvm_emulate_as_nop(struct kvm_vcpu *vcpu)
1905{
1906 return kvm_skip_emulated_instruction(vcpu);
1907}
1908EXPORT_SYMBOL_GPL(kvm_emulate_as_nop);
1909
1910int kvm_emulate_invd(struct kvm_vcpu *vcpu)
1911{
1912 /* Treat an INVD instruction as a NOP and just skip it. */
1913 return kvm_emulate_as_nop(vcpu);
1914}
1915EXPORT_SYMBOL_GPL(kvm_emulate_invd);
1916
1917int kvm_emulate_mwait(struct kvm_vcpu *vcpu)
1918{
1919 pr_warn_once("kvm: MWAIT instruction emulated as NOP!\n");
1920 return kvm_emulate_as_nop(vcpu);
1921}
1922EXPORT_SYMBOL_GPL(kvm_emulate_mwait);
1923
1924int kvm_handle_invalid_op(struct kvm_vcpu *vcpu)
1925{
1926 kvm_queue_exception(vcpu, UD_VECTOR);
1927 return 1;
1928}
1929EXPORT_SYMBOL_GPL(kvm_handle_invalid_op);
1930
1931int kvm_emulate_monitor(struct kvm_vcpu *vcpu)
1932{
1933 pr_warn_once("kvm: MONITOR instruction emulated as NOP!\n");
1934 return kvm_emulate_as_nop(vcpu);
1935}
1936EXPORT_SYMBOL_GPL(kvm_emulate_monitor);
1937
d89d04ab 1938static inline bool kvm_vcpu_exit_request(struct kvm_vcpu *vcpu)
5a9f5443 1939{
4ae7dc97 1940 xfer_to_guest_mode_prepare();
5a9f5443 1941 return vcpu->mode == EXITING_GUEST_MODE || kvm_request_pending(vcpu) ||
72c3c0fe 1942 xfer_to_guest_mode_work_pending();
5a9f5443 1943}
5a9f5443 1944
1e9e2622
WL
1945/*
1946 * The fast path for frequent and performance sensitive wrmsr emulation,
1947 * i.e. the sending of IPI, sending IPI early in the VM-Exit flow reduces
1948 * the latency of virtual IPI by avoiding the expensive bits of transitioning
1949 * from guest to host, e.g. reacquiring KVM's SRCU lock. In contrast to the
1950 * other cases which must be called after interrupts are enabled on the host.
1951 */
1952static int handle_fastpath_set_x2apic_icr_irqoff(struct kvm_vcpu *vcpu, u64 data)
1953{
e1be9ac8
WL
1954 if (!lapic_in_kernel(vcpu) || !apic_x2apic_mode(vcpu->arch.apic))
1955 return 1;
1956
1957 if (((data & APIC_SHORT_MASK) == APIC_DEST_NOSHORT) &&
1e9e2622 1958 ((data & APIC_DEST_MASK) == APIC_DEST_PHYSICAL) &&
4064a4c6
WL
1959 ((data & APIC_MODE_MASK) == APIC_DM_FIXED) &&
1960 ((u32)(data >> 32) != X2APIC_BROADCAST)) {
1e9e2622 1961
d5361678
WL
1962 data &= ~(1 << 12);
1963 kvm_apic_send_ipi(vcpu->arch.apic, (u32)data, (u32)(data >> 32));
1e9e2622 1964 kvm_lapic_set_reg(vcpu->arch.apic, APIC_ICR2, (u32)(data >> 32));
d5361678
WL
1965 kvm_lapic_set_reg(vcpu->arch.apic, APIC_ICR, (u32)data);
1966 trace_kvm_apic_write(APIC_ICR, (u32)data);
1967 return 0;
1e9e2622
WL
1968 }
1969
1970 return 1;
1971}
1972
ae95f566
WL
1973static int handle_fastpath_set_tscdeadline(struct kvm_vcpu *vcpu, u64 data)
1974{
1975 if (!kvm_can_use_hv_timer(vcpu))
1976 return 1;
1977
1978 kvm_set_lapic_tscdeadline_msr(vcpu, data);
1979 return 0;
1980}
1981
404d5d7b 1982fastpath_t handle_fastpath_set_msr_irqoff(struct kvm_vcpu *vcpu)
1e9e2622
WL
1983{
1984 u32 msr = kvm_rcx_read(vcpu);
8a1038de 1985 u64 data;
404d5d7b 1986 fastpath_t ret = EXIT_FASTPATH_NONE;
1e9e2622
WL
1987
1988 switch (msr) {
1989 case APIC_BASE_MSR + (APIC_ICR >> 4):
8a1038de 1990 data = kvm_read_edx_eax(vcpu);
404d5d7b
WL
1991 if (!handle_fastpath_set_x2apic_icr_irqoff(vcpu, data)) {
1992 kvm_skip_emulated_instruction(vcpu);
1993 ret = EXIT_FASTPATH_EXIT_HANDLED;
80bc97f2 1994 }
1e9e2622 1995 break;
09141ec0 1996 case MSR_IA32_TSC_DEADLINE:
ae95f566
WL
1997 data = kvm_read_edx_eax(vcpu);
1998 if (!handle_fastpath_set_tscdeadline(vcpu, data)) {
1999 kvm_skip_emulated_instruction(vcpu);
2000 ret = EXIT_FASTPATH_REENTER_GUEST;
2001 }
2002 break;
1e9e2622 2003 default:
404d5d7b 2004 break;
1e9e2622
WL
2005 }
2006
404d5d7b 2007 if (ret != EXIT_FASTPATH_NONE)
1e9e2622 2008 trace_kvm_msr_write(msr, data);
1e9e2622 2009
404d5d7b 2010 return ret;
1e9e2622
WL
2011}
2012EXPORT_SYMBOL_GPL(handle_fastpath_set_msr_irqoff);
2013
f20935d8
SC
2014/*
2015 * Adapt set_msr() to msr_io()'s calling convention
2016 */
2017static int do_get_msr(struct kvm_vcpu *vcpu, unsigned index, u64 *data)
2018{
6abe9c13 2019 return kvm_get_msr_ignored_check(vcpu, index, data, true);
f20935d8
SC
2020}
2021
2022static int do_set_msr(struct kvm_vcpu *vcpu, unsigned index, u64 *data)
2023{
6abe9c13 2024 return kvm_set_msr_ignored_check(vcpu, index, *data, true);
313a3dc7
CO
2025}
2026
16e8d74d 2027#ifdef CONFIG_X86_64
53fafdbb
MT
2028struct pvclock_clock {
2029 int vclock_mode;
2030 u64 cycle_last;
2031 u64 mask;
2032 u32 mult;
2033 u32 shift;
917f9475
PB
2034 u64 base_cycles;
2035 u64 offset;
53fafdbb
MT
2036};
2037
16e8d74d
MT
2038struct pvclock_gtod_data {
2039 seqcount_t seq;
2040
53fafdbb
MT
2041 struct pvclock_clock clock; /* extract of a clocksource struct */
2042 struct pvclock_clock raw_clock; /* extract of a clocksource struct */
16e8d74d 2043
917f9475 2044 ktime_t offs_boot;
55dd00a7 2045 u64 wall_time_sec;
16e8d74d
MT
2046};
2047
2048static struct pvclock_gtod_data pvclock_gtod_data;
2049
2050static void update_pvclock_gtod(struct timekeeper *tk)
2051{
2052 struct pvclock_gtod_data *vdata = &pvclock_gtod_data;
2053
2054 write_seqcount_begin(&vdata->seq);
2055
2056 /* copy pvclock gtod data */
b95a8a27 2057 vdata->clock.vclock_mode = tk->tkr_mono.clock->vdso_clock_mode;
876e7881
PZ
2058 vdata->clock.cycle_last = tk->tkr_mono.cycle_last;
2059 vdata->clock.mask = tk->tkr_mono.mask;
2060 vdata->clock.mult = tk->tkr_mono.mult;
2061 vdata->clock.shift = tk->tkr_mono.shift;
917f9475
PB
2062 vdata->clock.base_cycles = tk->tkr_mono.xtime_nsec;
2063 vdata->clock.offset = tk->tkr_mono.base;
16e8d74d 2064
b95a8a27 2065 vdata->raw_clock.vclock_mode = tk->tkr_raw.clock->vdso_clock_mode;
53fafdbb
MT
2066 vdata->raw_clock.cycle_last = tk->tkr_raw.cycle_last;
2067 vdata->raw_clock.mask = tk->tkr_raw.mask;
2068 vdata->raw_clock.mult = tk->tkr_raw.mult;
2069 vdata->raw_clock.shift = tk->tkr_raw.shift;
917f9475
PB
2070 vdata->raw_clock.base_cycles = tk->tkr_raw.xtime_nsec;
2071 vdata->raw_clock.offset = tk->tkr_raw.base;
16e8d74d 2072
55dd00a7
MT
2073 vdata->wall_time_sec = tk->xtime_sec;
2074
917f9475 2075 vdata->offs_boot = tk->offs_boot;
53fafdbb 2076
16e8d74d
MT
2077 write_seqcount_end(&vdata->seq);
2078}
8171cd68
PB
2079
2080static s64 get_kvmclock_base_ns(void)
2081{
2082 /* Count up from boot time, but with the frequency of the raw clock. */
2083 return ktime_to_ns(ktime_add(ktime_get_raw(), pvclock_gtod_data.offs_boot));
2084}
2085#else
2086static s64 get_kvmclock_base_ns(void)
2087{
2088 /* Master clock not used, so we can just use CLOCK_BOOTTIME. */
2089 return ktime_get_boottime_ns();
2090}
16e8d74d
MT
2091#endif
2092
629b5348 2093void kvm_write_wall_clock(struct kvm *kvm, gpa_t wall_clock, int sec_hi_ofs)
18068523 2094{
9ed3c444
AK
2095 int version;
2096 int r;
50d0a0f9 2097 struct pvclock_wall_clock wc;
629b5348 2098 u32 wc_sec_hi;
8171cd68 2099 u64 wall_nsec;
18068523
GOC
2100
2101 if (!wall_clock)
2102 return;
2103
9ed3c444
AK
2104 r = kvm_read_guest(kvm, wall_clock, &version, sizeof(version));
2105 if (r)
2106 return;
2107
2108 if (version & 1)
2109 ++version; /* first time write, random junk */
2110
2111 ++version;
18068523 2112
1dab1345
NK
2113 if (kvm_write_guest(kvm, wall_clock, &version, sizeof(version)))
2114 return;
18068523 2115
50d0a0f9
GH
2116 /*
2117 * The guest calculates current wall clock time by adding
34c238a1 2118 * system time (updated by kvm_guest_time_update below) to the
8171cd68 2119 * wall clock specified here. We do the reverse here.
50d0a0f9 2120 */
8171cd68 2121 wall_nsec = ktime_get_real_ns() - get_kvmclock_ns(kvm);
50d0a0f9 2122
8171cd68
PB
2123 wc.nsec = do_div(wall_nsec, 1000000000);
2124 wc.sec = (u32)wall_nsec; /* overflow in 2106 guest time */
50d0a0f9 2125 wc.version = version;
18068523
GOC
2126
2127 kvm_write_guest(kvm, wall_clock, &wc, sizeof(wc));
2128
629b5348
JM
2129 if (sec_hi_ofs) {
2130 wc_sec_hi = wall_nsec >> 32;
2131 kvm_write_guest(kvm, wall_clock + sec_hi_ofs,
2132 &wc_sec_hi, sizeof(wc_sec_hi));
2133 }
2134
18068523
GOC
2135 version++;
2136 kvm_write_guest(kvm, wall_clock, &version, sizeof(version));
18068523
GOC
2137}
2138
5b9bb0eb
OU
2139static void kvm_write_system_time(struct kvm_vcpu *vcpu, gpa_t system_time,
2140 bool old_msr, bool host_initiated)
2141{
2142 struct kvm_arch *ka = &vcpu->kvm->arch;
2143
2144 if (vcpu->vcpu_id == 0 && !host_initiated) {
1e293d1a 2145 if (ka->boot_vcpu_runs_old_kvmclock != old_msr)
5b9bb0eb
OU
2146 kvm_make_request(KVM_REQ_MASTERCLOCK_UPDATE, vcpu);
2147
2148 ka->boot_vcpu_runs_old_kvmclock = old_msr;
2149 }
2150
2151 vcpu->arch.time = system_time;
2152 kvm_make_request(KVM_REQ_GLOBAL_CLOCK_UPDATE, vcpu);
2153
2154 /* we verify if the enable bit is set... */
2155 vcpu->arch.pv_time_enabled = false;
2156 if (!(system_time & 1))
2157 return;
2158
2159 if (!kvm_gfn_to_hva_cache_init(vcpu->kvm,
2160 &vcpu->arch.pv_time, system_time & ~1ULL,
2161 sizeof(struct pvclock_vcpu_time_info)))
2162 vcpu->arch.pv_time_enabled = true;
2163
2164 return;
2165}
2166
50d0a0f9
GH
2167static uint32_t div_frac(uint32_t dividend, uint32_t divisor)
2168{
b51012de
PB
2169 do_shl32_div32(dividend, divisor);
2170 return dividend;
50d0a0f9
GH
2171}
2172
3ae13faa 2173static void kvm_get_time_scale(uint64_t scaled_hz, uint64_t base_hz,
5f4e3f88 2174 s8 *pshift, u32 *pmultiplier)
50d0a0f9 2175{
5f4e3f88 2176 uint64_t scaled64;
50d0a0f9
GH
2177 int32_t shift = 0;
2178 uint64_t tps64;
2179 uint32_t tps32;
2180
3ae13faa
PB
2181 tps64 = base_hz;
2182 scaled64 = scaled_hz;
50933623 2183 while (tps64 > scaled64*2 || tps64 & 0xffffffff00000000ULL) {
50d0a0f9
GH
2184 tps64 >>= 1;
2185 shift--;
2186 }
2187
2188 tps32 = (uint32_t)tps64;
50933623
JK
2189 while (tps32 <= scaled64 || scaled64 & 0xffffffff00000000ULL) {
2190 if (scaled64 & 0xffffffff00000000ULL || tps32 & 0x80000000)
5f4e3f88
ZA
2191 scaled64 >>= 1;
2192 else
2193 tps32 <<= 1;
50d0a0f9
GH
2194 shift++;
2195 }
2196
5f4e3f88
ZA
2197 *pshift = shift;
2198 *pmultiplier = div_frac(scaled64, tps32);
50d0a0f9
GH
2199}
2200
d828199e 2201#ifdef CONFIG_X86_64
16e8d74d 2202static atomic_t kvm_guest_has_master_clock = ATOMIC_INIT(0);
d828199e 2203#endif
16e8d74d 2204
c8076604 2205static DEFINE_PER_CPU(unsigned long, cpu_tsc_khz);
69b0049a 2206static unsigned long max_tsc_khz;
c8076604 2207
cc578287 2208static u32 adjust_tsc_khz(u32 khz, s32 ppm)
1e993611 2209{
cc578287
ZA
2210 u64 v = (u64)khz * (1000000 + ppm);
2211 do_div(v, 1000000);
2212 return v;
1e993611
JR
2213}
2214
1ab9287a
IS
2215static void kvm_vcpu_write_tsc_multiplier(struct kvm_vcpu *vcpu, u64 l1_multiplier);
2216
381d585c
HZ
2217static int set_tsc_khz(struct kvm_vcpu *vcpu, u32 user_tsc_khz, bool scale)
2218{
2219 u64 ratio;
2220
2221 /* Guest TSC same frequency as host TSC? */
2222 if (!scale) {
1ab9287a 2223 kvm_vcpu_write_tsc_multiplier(vcpu, kvm_default_tsc_scaling_ratio);
381d585c
HZ
2224 return 0;
2225 }
2226
2227 /* TSC scaling supported? */
2228 if (!kvm_has_tsc_control) {
2229 if (user_tsc_khz > tsc_khz) {
2230 vcpu->arch.tsc_catchup = 1;
2231 vcpu->arch.tsc_always_catchup = 1;
2232 return 0;
2233 } else {
3f16a5c3 2234 pr_warn_ratelimited("user requested TSC rate below hardware speed\n");
381d585c
HZ
2235 return -1;
2236 }
2237 }
2238
2239 /* TSC scaling required - calculate ratio */
2240 ratio = mul_u64_u32_div(1ULL << kvm_tsc_scaling_ratio_frac_bits,
2241 user_tsc_khz, tsc_khz);
2242
2243 if (ratio == 0 || ratio >= kvm_max_tsc_scaling_ratio) {
3f16a5c3
PB
2244 pr_warn_ratelimited("Invalid TSC scaling ratio - virtual-tsc-khz=%u\n",
2245 user_tsc_khz);
381d585c
HZ
2246 return -1;
2247 }
2248
1ab9287a 2249 kvm_vcpu_write_tsc_multiplier(vcpu, ratio);
381d585c
HZ
2250 return 0;
2251}
2252
4941b8cb 2253static int kvm_set_tsc_khz(struct kvm_vcpu *vcpu, u32 user_tsc_khz)
759379dd 2254{
cc578287
ZA
2255 u32 thresh_lo, thresh_hi;
2256 int use_scaling = 0;
217fc9cf 2257
03ba32ca 2258 /* tsc_khz can be zero if TSC calibration fails */
4941b8cb 2259 if (user_tsc_khz == 0) {
ad721883 2260 /* set tsc_scaling_ratio to a safe value */
1ab9287a 2261 kvm_vcpu_write_tsc_multiplier(vcpu, kvm_default_tsc_scaling_ratio);
381d585c 2262 return -1;
ad721883 2263 }
03ba32ca 2264
c285545f 2265 /* Compute a scale to convert nanoseconds in TSC cycles */
3ae13faa 2266 kvm_get_time_scale(user_tsc_khz * 1000LL, NSEC_PER_SEC,
cc578287
ZA
2267 &vcpu->arch.virtual_tsc_shift,
2268 &vcpu->arch.virtual_tsc_mult);
4941b8cb 2269 vcpu->arch.virtual_tsc_khz = user_tsc_khz;
cc578287
ZA
2270
2271 /*
2272 * Compute the variation in TSC rate which is acceptable
2273 * within the range of tolerance and decide if the
2274 * rate being applied is within that bounds of the hardware
2275 * rate. If so, no scaling or compensation need be done.
2276 */
2277 thresh_lo = adjust_tsc_khz(tsc_khz, -tsc_tolerance_ppm);
2278 thresh_hi = adjust_tsc_khz(tsc_khz, tsc_tolerance_ppm);
4941b8cb
PB
2279 if (user_tsc_khz < thresh_lo || user_tsc_khz > thresh_hi) {
2280 pr_debug("kvm: requested TSC rate %u falls outside tolerance [%u,%u]\n", user_tsc_khz, thresh_lo, thresh_hi);
cc578287
ZA
2281 use_scaling = 1;
2282 }
4941b8cb 2283 return set_tsc_khz(vcpu, user_tsc_khz, use_scaling);
c285545f
ZA
2284}
2285
2286static u64 compute_guest_tsc(struct kvm_vcpu *vcpu, s64 kernel_ns)
2287{
e26101b1 2288 u64 tsc = pvclock_scale_delta(kernel_ns-vcpu->arch.this_tsc_nsec,
cc578287
ZA
2289 vcpu->arch.virtual_tsc_mult,
2290 vcpu->arch.virtual_tsc_shift);
e26101b1 2291 tsc += vcpu->arch.this_tsc_write;
c285545f
ZA
2292 return tsc;
2293}
2294
b0c39dc6
VK
2295static inline int gtod_is_based_on_tsc(int mode)
2296{
b95a8a27 2297 return mode == VDSO_CLOCKMODE_TSC || mode == VDSO_CLOCKMODE_HVCLOCK;
b0c39dc6
VK
2298}
2299
69b0049a 2300static void kvm_track_tsc_matching(struct kvm_vcpu *vcpu)
b48aa97e
MT
2301{
2302#ifdef CONFIG_X86_64
2303 bool vcpus_matched;
b48aa97e
MT
2304 struct kvm_arch *ka = &vcpu->kvm->arch;
2305 struct pvclock_gtod_data *gtod = &pvclock_gtod_data;
2306
2307 vcpus_matched = (ka->nr_vcpus_matched_tsc + 1 ==
2308 atomic_read(&vcpu->kvm->online_vcpus));
2309
7f187922
MT
2310 /*
2311 * Once the masterclock is enabled, always perform request in
2312 * order to update it.
2313 *
2314 * In order to enable masterclock, the host clocksource must be TSC
2315 * and the vcpus need to have matched TSCs. When that happens,
2316 * perform request to enable masterclock.
2317 */
2318 if (ka->use_master_clock ||
b0c39dc6 2319 (gtod_is_based_on_tsc(gtod->clock.vclock_mode) && vcpus_matched))
b48aa97e
MT
2320 kvm_make_request(KVM_REQ_MASTERCLOCK_UPDATE, vcpu);
2321
2322 trace_kvm_track_tsc(vcpu->vcpu_id, ka->nr_vcpus_matched_tsc,
2323 atomic_read(&vcpu->kvm->online_vcpus),
2324 ka->use_master_clock, gtod->clock.vclock_mode);
2325#endif
2326}
2327
35181e86
HZ
2328/*
2329 * Multiply tsc by a fixed point number represented by ratio.
2330 *
2331 * The most significant 64-N bits (mult) of ratio represent the
2332 * integral part of the fixed point number; the remaining N bits
2333 * (frac) represent the fractional part, ie. ratio represents a fixed
2334 * point number (mult + frac * 2^(-N)).
2335 *
2336 * N equals to kvm_tsc_scaling_ratio_frac_bits.
2337 */
2338static inline u64 __scale_tsc(u64 ratio, u64 tsc)
2339{
2340 return mul_u64_u64_shr(tsc, ratio, kvm_tsc_scaling_ratio_frac_bits);
2341}
2342
fe3eb504 2343u64 kvm_scale_tsc(struct kvm_vcpu *vcpu, u64 tsc, u64 ratio)
35181e86
HZ
2344{
2345 u64 _tsc = tsc;
35181e86
HZ
2346
2347 if (ratio != kvm_default_tsc_scaling_ratio)
2348 _tsc = __scale_tsc(ratio, tsc);
2349
2350 return _tsc;
2351}
2352EXPORT_SYMBOL_GPL(kvm_scale_tsc);
2353
9b399dfd 2354static u64 kvm_compute_l1_tsc_offset(struct kvm_vcpu *vcpu, u64 target_tsc)
07c1419a
HZ
2355{
2356 u64 tsc;
2357
fe3eb504 2358 tsc = kvm_scale_tsc(vcpu, rdtsc(), vcpu->arch.l1_tsc_scaling_ratio);
07c1419a
HZ
2359
2360 return target_tsc - tsc;
2361}
2362
4ba76538
HZ
2363u64 kvm_read_l1_tsc(struct kvm_vcpu *vcpu, u64 host_tsc)
2364{
fe3eb504
IS
2365 return vcpu->arch.l1_tsc_offset +
2366 kvm_scale_tsc(vcpu, host_tsc, vcpu->arch.l1_tsc_scaling_ratio);
4ba76538
HZ
2367}
2368EXPORT_SYMBOL_GPL(kvm_read_l1_tsc);
2369
83150f29
IS
2370u64 kvm_calc_nested_tsc_offset(u64 l1_offset, u64 l2_offset, u64 l2_multiplier)
2371{
2372 u64 nested_offset;
2373
2374 if (l2_multiplier == kvm_default_tsc_scaling_ratio)
2375 nested_offset = l1_offset;
2376 else
2377 nested_offset = mul_s64_u64_shr((s64) l1_offset, l2_multiplier,
2378 kvm_tsc_scaling_ratio_frac_bits);
2379
2380 nested_offset += l2_offset;
2381 return nested_offset;
2382}
2383EXPORT_SYMBOL_GPL(kvm_calc_nested_tsc_offset);
2384
2385u64 kvm_calc_nested_tsc_multiplier(u64 l1_multiplier, u64 l2_multiplier)
2386{
2387 if (l2_multiplier != kvm_default_tsc_scaling_ratio)
2388 return mul_u64_u64_shr(l1_multiplier, l2_multiplier,
2389 kvm_tsc_scaling_ratio_frac_bits);
2390
2391 return l1_multiplier;
2392}
2393EXPORT_SYMBOL_GPL(kvm_calc_nested_tsc_multiplier);
2394
edcfe540 2395static void kvm_vcpu_write_tsc_offset(struct kvm_vcpu *vcpu, u64 l1_offset)
a545ab6a 2396{
edcfe540
IS
2397 trace_kvm_write_tsc_offset(vcpu->vcpu_id,
2398 vcpu->arch.l1_tsc_offset,
2399 l1_offset);
2400
2401 vcpu->arch.l1_tsc_offset = l1_offset;
2402
2403 /*
2404 * If we are here because L1 chose not to trap WRMSR to TSC then
2405 * according to the spec this should set L1's TSC (as opposed to
2406 * setting L1's offset for L2).
2407 */
2408 if (is_guest_mode(vcpu))
2409 vcpu->arch.tsc_offset = kvm_calc_nested_tsc_offset(
2410 l1_offset,
2411 static_call(kvm_x86_get_l2_tsc_offset)(vcpu),
2412 static_call(kvm_x86_get_l2_tsc_multiplier)(vcpu));
2413 else
2414 vcpu->arch.tsc_offset = l1_offset;
2415
2416 static_call(kvm_x86_write_tsc_offset)(vcpu, vcpu->arch.tsc_offset);
a545ab6a
LC
2417}
2418
1ab9287a
IS
2419static void kvm_vcpu_write_tsc_multiplier(struct kvm_vcpu *vcpu, u64 l1_multiplier)
2420{
2421 vcpu->arch.l1_tsc_scaling_ratio = l1_multiplier;
2422
2423 /* Userspace is changing the multiplier while L2 is active */
2424 if (is_guest_mode(vcpu))
2425 vcpu->arch.tsc_scaling_ratio = kvm_calc_nested_tsc_multiplier(
2426 l1_multiplier,
2427 static_call(kvm_x86_get_l2_tsc_multiplier)(vcpu));
2428 else
2429 vcpu->arch.tsc_scaling_ratio = l1_multiplier;
2430
2431 if (kvm_has_tsc_control)
2432 static_call(kvm_x86_write_tsc_multiplier)(
2433 vcpu, vcpu->arch.tsc_scaling_ratio);
2434}
2435
b0c39dc6
VK
2436static inline bool kvm_check_tsc_unstable(void)
2437{
2438#ifdef CONFIG_X86_64
2439 /*
2440 * TSC is marked unstable when we're running on Hyper-V,
2441 * 'TSC page' clocksource is good.
2442 */
b95a8a27 2443 if (pvclock_gtod_data.clock.vclock_mode == VDSO_CLOCKMODE_HVCLOCK)
b0c39dc6
VK
2444 return false;
2445#endif
2446 return check_tsc_unstable();
2447}
2448
0c899c25 2449static void kvm_synchronize_tsc(struct kvm_vcpu *vcpu, u64 data)
99e3e30a
ZA
2450{
2451 struct kvm *kvm = vcpu->kvm;
f38e098f 2452 u64 offset, ns, elapsed;
99e3e30a 2453 unsigned long flags;
b48aa97e 2454 bool matched;
0d3da0d2 2455 bool already_matched;
c5e8ec8e 2456 bool synchronizing = false;
99e3e30a 2457
038f8c11 2458 raw_spin_lock_irqsave(&kvm->arch.tsc_write_lock, flags);
9b399dfd 2459 offset = kvm_compute_l1_tsc_offset(vcpu, data);
8171cd68 2460 ns = get_kvmclock_base_ns();
f38e098f 2461 elapsed = ns - kvm->arch.last_tsc_nsec;
5d3cb0f6 2462
03ba32ca 2463 if (vcpu->arch.virtual_tsc_khz) {
0c899c25 2464 if (data == 0) {
bd8fab39
DP
2465 /*
2466 * detection of vcpu initialization -- need to sync
2467 * with other vCPUs. This particularly helps to keep
2468 * kvm_clock stable after CPU hotplug
2469 */
2470 synchronizing = true;
2471 } else {
2472 u64 tsc_exp = kvm->arch.last_tsc_write +
2473 nsec_to_cycles(vcpu, elapsed);
2474 u64 tsc_hz = vcpu->arch.virtual_tsc_khz * 1000LL;
2475 /*
2476 * Special case: TSC write with a small delta (1 second)
2477 * of virtual cycle time against real time is
2478 * interpreted as an attempt to synchronize the CPU.
2479 */
2480 synchronizing = data < tsc_exp + tsc_hz &&
2481 data + tsc_hz > tsc_exp;
2482 }
c5e8ec8e 2483 }
f38e098f
ZA
2484
2485 /*
5d3cb0f6
ZA
2486 * For a reliable TSC, we can match TSC offsets, and for an unstable
2487 * TSC, we add elapsed time in this computation. We could let the
2488 * compensation code attempt to catch up if we fall behind, but
2489 * it's better to try to match offsets from the beginning.
2490 */
c5e8ec8e 2491 if (synchronizing &&
5d3cb0f6 2492 vcpu->arch.virtual_tsc_khz == kvm->arch.last_tsc_khz) {
b0c39dc6 2493 if (!kvm_check_tsc_unstable()) {
e26101b1 2494 offset = kvm->arch.cur_tsc_offset;
f38e098f 2495 } else {
857e4099 2496 u64 delta = nsec_to_cycles(vcpu, elapsed);
5d3cb0f6 2497 data += delta;
9b399dfd 2498 offset = kvm_compute_l1_tsc_offset(vcpu, data);
f38e098f 2499 }
b48aa97e 2500 matched = true;
0d3da0d2 2501 already_matched = (vcpu->arch.this_tsc_generation == kvm->arch.cur_tsc_generation);
e26101b1
ZA
2502 } else {
2503 /*
2504 * We split periods of matched TSC writes into generations.
2505 * For each generation, we track the original measured
2506 * nanosecond time, offset, and write, so if TSCs are in
2507 * sync, we can match exact offset, and if not, we can match
4a969980 2508 * exact software computation in compute_guest_tsc()
e26101b1
ZA
2509 *
2510 * These values are tracked in kvm->arch.cur_xxx variables.
2511 */
2512 kvm->arch.cur_tsc_generation++;
2513 kvm->arch.cur_tsc_nsec = ns;
2514 kvm->arch.cur_tsc_write = data;
2515 kvm->arch.cur_tsc_offset = offset;
b48aa97e 2516 matched = false;
f38e098f 2517 }
e26101b1
ZA
2518
2519 /*
2520 * We also track th most recent recorded KHZ, write and time to
2521 * allow the matching interval to be extended at each write.
2522 */
f38e098f
ZA
2523 kvm->arch.last_tsc_nsec = ns;
2524 kvm->arch.last_tsc_write = data;
5d3cb0f6 2525 kvm->arch.last_tsc_khz = vcpu->arch.virtual_tsc_khz;
99e3e30a 2526
b183aa58 2527 vcpu->arch.last_guest_tsc = data;
e26101b1
ZA
2528
2529 /* Keep track of which generation this VCPU has synchronized to */
2530 vcpu->arch.this_tsc_generation = kvm->arch.cur_tsc_generation;
2531 vcpu->arch.this_tsc_nsec = kvm->arch.cur_tsc_nsec;
2532 vcpu->arch.this_tsc_write = kvm->arch.cur_tsc_write;
2533
a545ab6a 2534 kvm_vcpu_write_tsc_offset(vcpu, offset);
e26101b1 2535 raw_spin_unlock_irqrestore(&kvm->arch.tsc_write_lock, flags);
b48aa97e 2536
a83829f5 2537 spin_lock_irqsave(&kvm->arch.pvclock_gtod_sync_lock, flags);
0d3da0d2 2538 if (!matched) {
b48aa97e 2539 kvm->arch.nr_vcpus_matched_tsc = 0;
0d3da0d2
TG
2540 } else if (!already_matched) {
2541 kvm->arch.nr_vcpus_matched_tsc++;
2542 }
b48aa97e
MT
2543
2544 kvm_track_tsc_matching(vcpu);
a83829f5 2545 spin_unlock_irqrestore(&kvm->arch.pvclock_gtod_sync_lock, flags);
99e3e30a 2546}
e26101b1 2547
58ea6767
HZ
2548static inline void adjust_tsc_offset_guest(struct kvm_vcpu *vcpu,
2549 s64 adjustment)
2550{
56ba77a4 2551 u64 tsc_offset = vcpu->arch.l1_tsc_offset;
326e7425 2552 kvm_vcpu_write_tsc_offset(vcpu, tsc_offset + adjustment);
58ea6767
HZ
2553}
2554
2555static inline void adjust_tsc_offset_host(struct kvm_vcpu *vcpu, s64 adjustment)
2556{
805d705f 2557 if (vcpu->arch.l1_tsc_scaling_ratio != kvm_default_tsc_scaling_ratio)
58ea6767 2558 WARN_ON(adjustment < 0);
fe3eb504
IS
2559 adjustment = kvm_scale_tsc(vcpu, (u64) adjustment,
2560 vcpu->arch.l1_tsc_scaling_ratio);
ea26e4ec 2561 adjust_tsc_offset_guest(vcpu, adjustment);
58ea6767
HZ
2562}
2563
d828199e
MT
2564#ifdef CONFIG_X86_64
2565
a5a1d1c2 2566static u64 read_tsc(void)
d828199e 2567{
a5a1d1c2 2568 u64 ret = (u64)rdtsc_ordered();
03b9730b 2569 u64 last = pvclock_gtod_data.clock.cycle_last;
d828199e
MT
2570
2571 if (likely(ret >= last))
2572 return ret;
2573
2574 /*
2575 * GCC likes to generate cmov here, but this branch is extremely
6a6256f9 2576 * predictable (it's just a function of time and the likely is
d828199e
MT
2577 * very likely) and there's a data dependence, so force GCC
2578 * to generate a branch instead. I don't barrier() because
2579 * we don't actually need a barrier, and if this function
2580 * ever gets inlined it will generate worse code.
2581 */
2582 asm volatile ("");
2583 return last;
2584}
2585
53fafdbb
MT
2586static inline u64 vgettsc(struct pvclock_clock *clock, u64 *tsc_timestamp,
2587 int *mode)
d828199e
MT
2588{
2589 long v;
b0c39dc6
VK
2590 u64 tsc_pg_val;
2591
53fafdbb 2592 switch (clock->vclock_mode) {
b95a8a27 2593 case VDSO_CLOCKMODE_HVCLOCK:
b0c39dc6
VK
2594 tsc_pg_val = hv_read_tsc_page_tsc(hv_get_tsc_page(),
2595 tsc_timestamp);
2596 if (tsc_pg_val != U64_MAX) {
2597 /* TSC page valid */
b95a8a27 2598 *mode = VDSO_CLOCKMODE_HVCLOCK;
53fafdbb
MT
2599 v = (tsc_pg_val - clock->cycle_last) &
2600 clock->mask;
b0c39dc6
VK
2601 } else {
2602 /* TSC page invalid */
b95a8a27 2603 *mode = VDSO_CLOCKMODE_NONE;
b0c39dc6
VK
2604 }
2605 break;
b95a8a27
TG
2606 case VDSO_CLOCKMODE_TSC:
2607 *mode = VDSO_CLOCKMODE_TSC;
b0c39dc6 2608 *tsc_timestamp = read_tsc();
53fafdbb
MT
2609 v = (*tsc_timestamp - clock->cycle_last) &
2610 clock->mask;
b0c39dc6
VK
2611 break;
2612 default:
b95a8a27 2613 *mode = VDSO_CLOCKMODE_NONE;
b0c39dc6 2614 }
d828199e 2615
b95a8a27 2616 if (*mode == VDSO_CLOCKMODE_NONE)
b0c39dc6 2617 *tsc_timestamp = v = 0;
d828199e 2618
53fafdbb 2619 return v * clock->mult;
d828199e
MT
2620}
2621
53fafdbb 2622static int do_monotonic_raw(s64 *t, u64 *tsc_timestamp)
d828199e 2623{
cbcf2dd3 2624 struct pvclock_gtod_data *gtod = &pvclock_gtod_data;
d828199e 2625 unsigned long seq;
d828199e 2626 int mode;
cbcf2dd3 2627 u64 ns;
d828199e 2628
d828199e
MT
2629 do {
2630 seq = read_seqcount_begin(&gtod->seq);
917f9475 2631 ns = gtod->raw_clock.base_cycles;
53fafdbb 2632 ns += vgettsc(&gtod->raw_clock, tsc_timestamp, &mode);
917f9475
PB
2633 ns >>= gtod->raw_clock.shift;
2634 ns += ktime_to_ns(ktime_add(gtod->raw_clock.offset, gtod->offs_boot));
d828199e 2635 } while (unlikely(read_seqcount_retry(&gtod->seq, seq)));
cbcf2dd3 2636 *t = ns;
d828199e
MT
2637
2638 return mode;
2639}
2640
899a31f5 2641static int do_realtime(struct timespec64 *ts, u64 *tsc_timestamp)
55dd00a7
MT
2642{
2643 struct pvclock_gtod_data *gtod = &pvclock_gtod_data;
2644 unsigned long seq;
2645 int mode;
2646 u64 ns;
2647
2648 do {
2649 seq = read_seqcount_begin(&gtod->seq);
55dd00a7 2650 ts->tv_sec = gtod->wall_time_sec;
917f9475 2651 ns = gtod->clock.base_cycles;
53fafdbb 2652 ns += vgettsc(&gtod->clock, tsc_timestamp, &mode);
55dd00a7
MT
2653 ns >>= gtod->clock.shift;
2654 } while (unlikely(read_seqcount_retry(&gtod->seq, seq)));
2655
2656 ts->tv_sec += __iter_div_u64_rem(ns, NSEC_PER_SEC, &ns);
2657 ts->tv_nsec = ns;
2658
2659 return mode;
2660}
2661
b0c39dc6
VK
2662/* returns true if host is using TSC based clocksource */
2663static bool kvm_get_time_and_clockread(s64 *kernel_ns, u64 *tsc_timestamp)
d828199e 2664{
d828199e 2665 /* checked again under seqlock below */
b0c39dc6 2666 if (!gtod_is_based_on_tsc(pvclock_gtod_data.clock.vclock_mode))
d828199e
MT
2667 return false;
2668
53fafdbb 2669 return gtod_is_based_on_tsc(do_monotonic_raw(kernel_ns,
b0c39dc6 2670 tsc_timestamp));
d828199e 2671}
55dd00a7 2672
b0c39dc6 2673/* returns true if host is using TSC based clocksource */
899a31f5 2674static bool kvm_get_walltime_and_clockread(struct timespec64 *ts,
b0c39dc6 2675 u64 *tsc_timestamp)
55dd00a7
MT
2676{
2677 /* checked again under seqlock below */
b0c39dc6 2678 if (!gtod_is_based_on_tsc(pvclock_gtod_data.clock.vclock_mode))
55dd00a7
MT
2679 return false;
2680
b0c39dc6 2681 return gtod_is_based_on_tsc(do_realtime(ts, tsc_timestamp));
55dd00a7 2682}
d828199e
MT
2683#endif
2684
2685/*
2686 *
b48aa97e
MT
2687 * Assuming a stable TSC across physical CPUS, and a stable TSC
2688 * across virtual CPUs, the following condition is possible.
2689 * Each numbered line represents an event visible to both
d828199e
MT
2690 * CPUs at the next numbered event.
2691 *
2692 * "timespecX" represents host monotonic time. "tscX" represents
2693 * RDTSC value.
2694 *
2695 * VCPU0 on CPU0 | VCPU1 on CPU1
2696 *
2697 * 1. read timespec0,tsc0
2698 * 2. | timespec1 = timespec0 + N
2699 * | tsc1 = tsc0 + M
2700 * 3. transition to guest | transition to guest
2701 * 4. ret0 = timespec0 + (rdtsc - tsc0) |
2702 * 5. | ret1 = timespec1 + (rdtsc - tsc1)
2703 * | ret1 = timespec0 + N + (rdtsc - (tsc0 + M))
2704 *
2705 * Since ret0 update is visible to VCPU1 at time 5, to obey monotonicity:
2706 *
2707 * - ret0 < ret1
2708 * - timespec0 + (rdtsc - tsc0) < timespec0 + N + (rdtsc - (tsc0 + M))
2709 * ...
2710 * - 0 < N - M => M < N
2711 *
2712 * That is, when timespec0 != timespec1, M < N. Unfortunately that is not
2713 * always the case (the difference between two distinct xtime instances
2714 * might be smaller then the difference between corresponding TSC reads,
2715 * when updating guest vcpus pvclock areas).
2716 *
2717 * To avoid that problem, do not allow visibility of distinct
2718 * system_timestamp/tsc_timestamp values simultaneously: use a master
2719 * copy of host monotonic time values. Update that master copy
2720 * in lockstep.
2721 *
b48aa97e 2722 * Rely on synchronization of host TSCs and guest TSCs for monotonicity.
d828199e
MT
2723 *
2724 */
2725
2726static void pvclock_update_vm_gtod_copy(struct kvm *kvm)
2727{
2728#ifdef CONFIG_X86_64
2729 struct kvm_arch *ka = &kvm->arch;
2730 int vclock_mode;
b48aa97e
MT
2731 bool host_tsc_clocksource, vcpus_matched;
2732
2733 vcpus_matched = (ka->nr_vcpus_matched_tsc + 1 ==
2734 atomic_read(&kvm->online_vcpus));
d828199e
MT
2735
2736 /*
2737 * If the host uses TSC clock, then passthrough TSC as stable
2738 * to the guest.
2739 */
b48aa97e 2740 host_tsc_clocksource = kvm_get_time_and_clockread(
d828199e
MT
2741 &ka->master_kernel_ns,
2742 &ka->master_cycle_now);
2743
16a96021 2744 ka->use_master_clock = host_tsc_clocksource && vcpus_matched
a826faf1 2745 && !ka->backwards_tsc_observed
54750f2c 2746 && !ka->boot_vcpu_runs_old_kvmclock;
b48aa97e 2747
d828199e
MT
2748 if (ka->use_master_clock)
2749 atomic_set(&kvm_guest_has_master_clock, 1);
2750
2751 vclock_mode = pvclock_gtod_data.clock.vclock_mode;
b48aa97e
MT
2752 trace_kvm_update_master_clock(ka->use_master_clock, vclock_mode,
2753 vcpus_matched);
d828199e
MT
2754#endif
2755}
2756
2860c4b1
PB
2757void kvm_make_mclock_inprogress_request(struct kvm *kvm)
2758{
2759 kvm_make_all_cpus_request(kvm, KVM_REQ_MCLOCK_INPROGRESS);
2760}
2761
2e762ff7
MT
2762static void kvm_gen_update_masterclock(struct kvm *kvm)
2763{
2764#ifdef CONFIG_X86_64
2765 int i;
2766 struct kvm_vcpu *vcpu;
2767 struct kvm_arch *ka = &kvm->arch;
a83829f5 2768 unsigned long flags;
2e762ff7 2769
e880c6ea
VK
2770 kvm_hv_invalidate_tsc_page(kvm);
2771
2e762ff7 2772 kvm_make_mclock_inprogress_request(kvm);
c2c647f9 2773
2e762ff7 2774 /* no guest entries from this point */
a83829f5 2775 spin_lock_irqsave(&ka->pvclock_gtod_sync_lock, flags);
2e762ff7 2776 pvclock_update_vm_gtod_copy(kvm);
a83829f5 2777 spin_unlock_irqrestore(&ka->pvclock_gtod_sync_lock, flags);
2e762ff7
MT
2778
2779 kvm_for_each_vcpu(i, vcpu, kvm)
105b21bb 2780 kvm_make_request(KVM_REQ_CLOCK_UPDATE, vcpu);
2e762ff7
MT
2781
2782 /* guest entries allowed */
2783 kvm_for_each_vcpu(i, vcpu, kvm)
72875d8a 2784 kvm_clear_request(KVM_REQ_MCLOCK_INPROGRESS, vcpu);
2e762ff7
MT
2785#endif
2786}
2787
e891a32e 2788u64 get_kvmclock_ns(struct kvm *kvm)
108b249c 2789{
108b249c 2790 struct kvm_arch *ka = &kvm->arch;
8b953440 2791 struct pvclock_vcpu_time_info hv_clock;
a83829f5 2792 unsigned long flags;
e2c2206a 2793 u64 ret;
108b249c 2794
a83829f5 2795 spin_lock_irqsave(&ka->pvclock_gtod_sync_lock, flags);
8b953440 2796 if (!ka->use_master_clock) {
a83829f5 2797 spin_unlock_irqrestore(&ka->pvclock_gtod_sync_lock, flags);
8171cd68 2798 return get_kvmclock_base_ns() + ka->kvmclock_offset;
108b249c
PB
2799 }
2800
8b953440
PB
2801 hv_clock.tsc_timestamp = ka->master_cycle_now;
2802 hv_clock.system_time = ka->master_kernel_ns + ka->kvmclock_offset;
a83829f5 2803 spin_unlock_irqrestore(&ka->pvclock_gtod_sync_lock, flags);
8b953440 2804
e2c2206a
WL
2805 /* both __this_cpu_read() and rdtsc() should be on the same cpu */
2806 get_cpu();
2807
e70b57a6
WL
2808 if (__this_cpu_read(cpu_tsc_khz)) {
2809 kvm_get_time_scale(NSEC_PER_SEC, __this_cpu_read(cpu_tsc_khz) * 1000LL,
2810 &hv_clock.tsc_shift,
2811 &hv_clock.tsc_to_system_mul);
2812 ret = __pvclock_read_cycles(&hv_clock, rdtsc());
2813 } else
8171cd68 2814 ret = get_kvmclock_base_ns() + ka->kvmclock_offset;
e2c2206a
WL
2815
2816 put_cpu();
2817
2818 return ret;
108b249c
PB
2819}
2820
aa096aa0
JM
2821static void kvm_setup_pvclock_page(struct kvm_vcpu *v,
2822 struct gfn_to_hva_cache *cache,
2823 unsigned int offset)
0d6dd2ff
PB
2824{
2825 struct kvm_vcpu_arch *vcpu = &v->arch;
2826 struct pvclock_vcpu_time_info guest_hv_clock;
2827
aa096aa0
JM
2828 if (unlikely(kvm_read_guest_offset_cached(v->kvm, cache,
2829 &guest_hv_clock, offset, sizeof(guest_hv_clock))))
0d6dd2ff
PB
2830 return;
2831
2832 /* This VCPU is paused, but it's legal for a guest to read another
2833 * VCPU's kvmclock, so we really have to follow the specification where
2834 * it says that version is odd if data is being modified, and even after
2835 * it is consistent.
2836 *
2837 * Version field updates must be kept separate. This is because
2838 * kvm_write_guest_cached might use a "rep movs" instruction, and
2839 * writes within a string instruction are weakly ordered. So there
2840 * are three writes overall.
2841 *
2842 * As a small optimization, only write the version field in the first
2843 * and third write. The vcpu->pv_time cache is still valid, because the
2844 * version field is the first in the struct.
2845 */
2846 BUILD_BUG_ON(offsetof(struct pvclock_vcpu_time_info, version) != 0);
2847
51c4b8bb
LA
2848 if (guest_hv_clock.version & 1)
2849 ++guest_hv_clock.version; /* first time write, random junk */
2850
0d6dd2ff 2851 vcpu->hv_clock.version = guest_hv_clock.version + 1;
aa096aa0
JM
2852 kvm_write_guest_offset_cached(v->kvm, cache,
2853 &vcpu->hv_clock, offset,
2854 sizeof(vcpu->hv_clock.version));
0d6dd2ff
PB
2855
2856 smp_wmb();
2857
2858 /* retain PVCLOCK_GUEST_STOPPED if set in guest copy */
2859 vcpu->hv_clock.flags |= (guest_hv_clock.flags & PVCLOCK_GUEST_STOPPED);
2860
2861 if (vcpu->pvclock_set_guest_stopped_request) {
2862 vcpu->hv_clock.flags |= PVCLOCK_GUEST_STOPPED;
2863 vcpu->pvclock_set_guest_stopped_request = false;
2864 }
2865
2866 trace_kvm_pvclock_update(v->vcpu_id, &vcpu->hv_clock);
2867
aa096aa0
JM
2868 kvm_write_guest_offset_cached(v->kvm, cache,
2869 &vcpu->hv_clock, offset,
2870 sizeof(vcpu->hv_clock));
0d6dd2ff
PB
2871
2872 smp_wmb();
2873
2874 vcpu->hv_clock.version++;
aa096aa0
JM
2875 kvm_write_guest_offset_cached(v->kvm, cache,
2876 &vcpu->hv_clock, offset,
2877 sizeof(vcpu->hv_clock.version));
0d6dd2ff
PB
2878}
2879
34c238a1 2880static int kvm_guest_time_update(struct kvm_vcpu *v)
18068523 2881{
78db6a50 2882 unsigned long flags, tgt_tsc_khz;
18068523 2883 struct kvm_vcpu_arch *vcpu = &v->arch;
d828199e 2884 struct kvm_arch *ka = &v->kvm->arch;
f25e656d 2885 s64 kernel_ns;
d828199e 2886 u64 tsc_timestamp, host_tsc;
51d59c6b 2887 u8 pvclock_flags;
d828199e
MT
2888 bool use_master_clock;
2889
2890 kernel_ns = 0;
2891 host_tsc = 0;
18068523 2892
d828199e
MT
2893 /*
2894 * If the host uses TSC clock, then passthrough TSC as stable
2895 * to the guest.
2896 */
a83829f5 2897 spin_lock_irqsave(&ka->pvclock_gtod_sync_lock, flags);
d828199e
MT
2898 use_master_clock = ka->use_master_clock;
2899 if (use_master_clock) {
2900 host_tsc = ka->master_cycle_now;
2901 kernel_ns = ka->master_kernel_ns;
2902 }
a83829f5 2903 spin_unlock_irqrestore(&ka->pvclock_gtod_sync_lock, flags);
c09664bb
MT
2904
2905 /* Keep irq disabled to prevent changes to the clock */
2906 local_irq_save(flags);
78db6a50
PB
2907 tgt_tsc_khz = __this_cpu_read(cpu_tsc_khz);
2908 if (unlikely(tgt_tsc_khz == 0)) {
c09664bb
MT
2909 local_irq_restore(flags);
2910 kvm_make_request(KVM_REQ_CLOCK_UPDATE, v);
2911 return 1;
2912 }
d828199e 2913 if (!use_master_clock) {
4ea1636b 2914 host_tsc = rdtsc();
8171cd68 2915 kernel_ns = get_kvmclock_base_ns();
d828199e
MT
2916 }
2917
4ba76538 2918 tsc_timestamp = kvm_read_l1_tsc(v, host_tsc);
d828199e 2919
c285545f
ZA
2920 /*
2921 * We may have to catch up the TSC to match elapsed wall clock
2922 * time for two reasons, even if kvmclock is used.
2923 * 1) CPU could have been running below the maximum TSC rate
2924 * 2) Broken TSC compensation resets the base at each VCPU
2925 * entry to avoid unknown leaps of TSC even when running
2926 * again on the same CPU. This may cause apparent elapsed
2927 * time to disappear, and the guest to stand still or run
2928 * very slowly.
2929 */
2930 if (vcpu->tsc_catchup) {
2931 u64 tsc = compute_guest_tsc(v, kernel_ns);
2932 if (tsc > tsc_timestamp) {
f1e2b260 2933 adjust_tsc_offset_guest(v, tsc - tsc_timestamp);
c285545f
ZA
2934 tsc_timestamp = tsc;
2935 }
50d0a0f9
GH
2936 }
2937
18068523
GOC
2938 local_irq_restore(flags);
2939
0d6dd2ff 2940 /* With all the info we got, fill in the values */
18068523 2941
78db6a50 2942 if (kvm_has_tsc_control)
fe3eb504
IS
2943 tgt_tsc_khz = kvm_scale_tsc(v, tgt_tsc_khz,
2944 v->arch.l1_tsc_scaling_ratio);
78db6a50
PB
2945
2946 if (unlikely(vcpu->hw_tsc_khz != tgt_tsc_khz)) {
3ae13faa 2947 kvm_get_time_scale(NSEC_PER_SEC, tgt_tsc_khz * 1000LL,
5f4e3f88
ZA
2948 &vcpu->hv_clock.tsc_shift,
2949 &vcpu->hv_clock.tsc_to_system_mul);
78db6a50 2950 vcpu->hw_tsc_khz = tgt_tsc_khz;
8cfdc000
ZA
2951 }
2952
1d5f066e 2953 vcpu->hv_clock.tsc_timestamp = tsc_timestamp;
759379dd 2954 vcpu->hv_clock.system_time = kernel_ns + v->kvm->arch.kvmclock_offset;
28e4639a 2955 vcpu->last_guest_tsc = tsc_timestamp;
51d59c6b 2956
d828199e 2957 /* If the host uses TSC clocksource, then it is stable */
0d6dd2ff 2958 pvclock_flags = 0;
d828199e
MT
2959 if (use_master_clock)
2960 pvclock_flags |= PVCLOCK_TSC_STABLE_BIT;
2961
78c0337a
MT
2962 vcpu->hv_clock.flags = pvclock_flags;
2963
095cf55d 2964 if (vcpu->pv_time_enabled)
aa096aa0
JM
2965 kvm_setup_pvclock_page(v, &vcpu->pv_time, 0);
2966 if (vcpu->xen.vcpu_info_set)
2967 kvm_setup_pvclock_page(v, &vcpu->xen.vcpu_info_cache,
2968 offsetof(struct compat_vcpu_info, time));
f2340cd9
JM
2969 if (vcpu->xen.vcpu_time_info_set)
2970 kvm_setup_pvclock_page(v, &vcpu->xen.vcpu_time_info_cache, 0);
095cf55d
PB
2971 if (v == kvm_get_vcpu(v->kvm, 0))
2972 kvm_hv_setup_tsc_page(v->kvm, &vcpu->hv_clock);
8cfdc000 2973 return 0;
c8076604
GH
2974}
2975
0061d53d
MT
2976/*
2977 * kvmclock updates which are isolated to a given vcpu, such as
2978 * vcpu->cpu migration, should not allow system_timestamp from
2979 * the rest of the vcpus to remain static. Otherwise ntp frequency
2980 * correction applies to one vcpu's system_timestamp but not
2981 * the others.
2982 *
2983 * So in those cases, request a kvmclock update for all vcpus.
7e44e449
AJ
2984 * We need to rate-limit these requests though, as they can
2985 * considerably slow guests that have a large number of vcpus.
2986 * The time for a remote vcpu to update its kvmclock is bound
2987 * by the delay we use to rate-limit the updates.
0061d53d
MT
2988 */
2989
7e44e449
AJ
2990#define KVMCLOCK_UPDATE_DELAY msecs_to_jiffies(100)
2991
2992static void kvmclock_update_fn(struct work_struct *work)
0061d53d
MT
2993{
2994 int i;
7e44e449
AJ
2995 struct delayed_work *dwork = to_delayed_work(work);
2996 struct kvm_arch *ka = container_of(dwork, struct kvm_arch,
2997 kvmclock_update_work);
2998 struct kvm *kvm = container_of(ka, struct kvm, arch);
0061d53d
MT
2999 struct kvm_vcpu *vcpu;
3000
3001 kvm_for_each_vcpu(i, vcpu, kvm) {
105b21bb 3002 kvm_make_request(KVM_REQ_CLOCK_UPDATE, vcpu);
0061d53d
MT
3003 kvm_vcpu_kick(vcpu);
3004 }
3005}
3006
7e44e449
AJ
3007static void kvm_gen_kvmclock_update(struct kvm_vcpu *v)
3008{
3009 struct kvm *kvm = v->kvm;
3010
105b21bb 3011 kvm_make_request(KVM_REQ_CLOCK_UPDATE, v);
7e44e449
AJ
3012 schedule_delayed_work(&kvm->arch.kvmclock_update_work,
3013 KVMCLOCK_UPDATE_DELAY);
3014}
3015
332967a3
AJ
3016#define KVMCLOCK_SYNC_PERIOD (300 * HZ)
3017
3018static void kvmclock_sync_fn(struct work_struct *work)
3019{
3020 struct delayed_work *dwork = to_delayed_work(work);
3021 struct kvm_arch *ka = container_of(dwork, struct kvm_arch,
3022 kvmclock_sync_work);
3023 struct kvm *kvm = container_of(ka, struct kvm, arch);
3024
630994b3
MT
3025 if (!kvmclock_periodic_sync)
3026 return;
3027
332967a3
AJ
3028 schedule_delayed_work(&kvm->arch.kvmclock_update_work, 0);
3029 schedule_delayed_work(&kvm->arch.kvmclock_sync_work,
3030 KVMCLOCK_SYNC_PERIOD);
3031}
3032
191c8137
BP
3033/*
3034 * On AMD, HWCR[McStatusWrEn] controls whether setting MCi_STATUS results in #GP.
3035 */
3036static bool can_set_mci_status(struct kvm_vcpu *vcpu)
3037{
3038 /* McStatusWrEn enabled? */
23493d0a 3039 if (guest_cpuid_is_amd_or_hygon(vcpu))
191c8137
BP
3040 return !!(vcpu->arch.msr_hwcr & BIT_ULL(18));
3041
3042 return false;
3043}
3044
9ffd986c 3045static int set_msr_mce(struct kvm_vcpu *vcpu, struct msr_data *msr_info)
15c4a640 3046{
890ca9ae
HY
3047 u64 mcg_cap = vcpu->arch.mcg_cap;
3048 unsigned bank_num = mcg_cap & 0xff;
9ffd986c
WL
3049 u32 msr = msr_info->index;
3050 u64 data = msr_info->data;
890ca9ae 3051
15c4a640 3052 switch (msr) {
15c4a640 3053 case MSR_IA32_MCG_STATUS:
890ca9ae 3054 vcpu->arch.mcg_status = data;
15c4a640 3055 break;
c7ac679c 3056 case MSR_IA32_MCG_CTL:
44883f01
PB
3057 if (!(mcg_cap & MCG_CTL_P) &&
3058 (data || !msr_info->host_initiated))
890ca9ae
HY
3059 return 1;
3060 if (data != 0 && data != ~(u64)0)
44883f01 3061 return 1;
890ca9ae
HY
3062 vcpu->arch.mcg_ctl = data;
3063 break;
3064 default:
3065 if (msr >= MSR_IA32_MC0_CTL &&
81760dcc 3066 msr < MSR_IA32_MCx_CTL(bank_num)) {
6ec4c5ee
MP
3067 u32 offset = array_index_nospec(
3068 msr - MSR_IA32_MC0_CTL,
3069 MSR_IA32_MCx_CTL(bank_num) - MSR_IA32_MC0_CTL);
3070
114be429
AP
3071 /* only 0 or all 1s can be written to IA32_MCi_CTL
3072 * some Linux kernels though clear bit 10 in bank 4 to
3073 * workaround a BIOS/GART TBL issue on AMD K8s, ignore
3074 * this to avoid an uncatched #GP in the guest
3075 */
890ca9ae 3076 if ((offset & 0x3) == 0 &&
114be429 3077 data != 0 && (data | (1 << 10)) != ~(u64)0)
890ca9ae 3078 return -1;
191c8137
BP
3079
3080 /* MCi_STATUS */
9ffd986c 3081 if (!msr_info->host_initiated &&
191c8137
BP
3082 (offset & 0x3) == 1 && data != 0) {
3083 if (!can_set_mci_status(vcpu))
3084 return -1;
3085 }
3086
890ca9ae
HY
3087 vcpu->arch.mce_banks[offset] = data;
3088 break;
3089 }
3090 return 1;
3091 }
3092 return 0;
3093}
3094
2635b5c4
VK
3095static inline bool kvm_pv_async_pf_enabled(struct kvm_vcpu *vcpu)
3096{
3097 u64 mask = KVM_ASYNC_PF_ENABLED | KVM_ASYNC_PF_DELIVERY_AS_INT;
3098
3099 return (vcpu->arch.apf.msr_en_val & mask) == mask;
3100}
3101
344d9588
GN
3102static int kvm_pv_enable_async_pf(struct kvm_vcpu *vcpu, u64 data)
3103{
3104 gpa_t gpa = data & ~0x3f;
3105
2635b5c4
VK
3106 /* Bits 4:5 are reserved, Should be zero */
3107 if (data & 0x30)
344d9588
GN
3108 return 1;
3109
66570e96
OU
3110 if (!guest_pv_has(vcpu, KVM_FEATURE_ASYNC_PF_VMEXIT) &&
3111 (data & KVM_ASYNC_PF_DELIVERY_AS_PF_VMEXIT))
3112 return 1;
3113
3114 if (!guest_pv_has(vcpu, KVM_FEATURE_ASYNC_PF_INT) &&
3115 (data & KVM_ASYNC_PF_DELIVERY_AS_INT))
3116 return 1;
3117
9d3c447c 3118 if (!lapic_in_kernel(vcpu))
d831de17 3119 return data ? 1 : 0;
9d3c447c 3120
2635b5c4 3121 vcpu->arch.apf.msr_en_val = data;
344d9588 3122
2635b5c4 3123 if (!kvm_pv_async_pf_enabled(vcpu)) {
344d9588
GN
3124 kvm_clear_async_pf_completion_queue(vcpu);
3125 kvm_async_pf_hash_reset(vcpu);
3126 return 0;
3127 }
3128
4e335d9e 3129 if (kvm_gfn_to_hva_cache_init(vcpu->kvm, &vcpu->arch.apf.data, gpa,
68fd66f1 3130 sizeof(u64)))
344d9588
GN
3131 return 1;
3132
6adba527 3133 vcpu->arch.apf.send_user_only = !(data & KVM_ASYNC_PF_SEND_ALWAYS);
52a5c155 3134 vcpu->arch.apf.delivery_as_pf_vmexit = data & KVM_ASYNC_PF_DELIVERY_AS_PF_VMEXIT;
2635b5c4 3135
344d9588 3136 kvm_async_pf_wakeup_all(vcpu);
2635b5c4
VK
3137
3138 return 0;
3139}
3140
3141static int kvm_pv_enable_async_pf_int(struct kvm_vcpu *vcpu, u64 data)
3142{
3143 /* Bits 8-63 are reserved */
3144 if (data >> 8)
3145 return 1;
3146
3147 if (!lapic_in_kernel(vcpu))
3148 return 1;
3149
3150 vcpu->arch.apf.msr_int_val = data;
3151
3152 vcpu->arch.apf.vec = data & KVM_ASYNC_PF_VEC_MASK;
3153
344d9588
GN
3154 return 0;
3155}
3156
12f9a48f
GC
3157static void kvmclock_reset(struct kvm_vcpu *vcpu)
3158{
0b79459b 3159 vcpu->arch.pv_time_enabled = false;
49dedf0d 3160 vcpu->arch.time = 0;
12f9a48f
GC
3161}
3162
7780938c 3163static void kvm_vcpu_flush_tlb_all(struct kvm_vcpu *vcpu)
f38a7b75
WL
3164{
3165 ++vcpu->stat.tlb_flush;
b3646477 3166 static_call(kvm_x86_tlb_flush_all)(vcpu);
f38a7b75
WL
3167}
3168
0baedd79
VK
3169static void kvm_vcpu_flush_tlb_guest(struct kvm_vcpu *vcpu)
3170{
3171 ++vcpu->stat.tlb_flush;
b53e84ee
LJ
3172
3173 if (!tdp_enabled) {
3174 /*
3175 * A TLB flush on behalf of the guest is equivalent to
3176 * INVPCID(all), toggling CR4.PGE, etc., which requires
3177 * a forced sync of the shadow page tables. Unload the
3178 * entire MMU here and the subsequent load will sync the
3179 * shadow page tables, and also flush the TLB.
3180 */
3181 kvm_mmu_unload(vcpu);
3182 return;
3183 }
3184
b3646477 3185 static_call(kvm_x86_tlb_flush_guest)(vcpu);
0baedd79
VK
3186}
3187
c9aaa895
GC
3188static void record_steal_time(struct kvm_vcpu *vcpu)
3189{
b0431382
BO
3190 struct kvm_host_map map;
3191 struct kvm_steal_time *st;
3192
30b5c851
DW
3193 if (kvm_xen_msr_enabled(vcpu->kvm)) {
3194 kvm_xen_runstate_set_running(vcpu);
3195 return;
3196 }
3197
c9aaa895
GC
3198 if (!(vcpu->arch.st.msr_val & KVM_MSR_ENABLED))
3199 return;
3200
b0431382
BO
3201 /* -EAGAIN is returned in atomic context so we can just return. */
3202 if (kvm_map_gfn(vcpu, vcpu->arch.st.msr_val >> PAGE_SHIFT,
3203 &map, &vcpu->arch.st.cache, false))
c9aaa895
GC
3204 return;
3205
b0431382
BO
3206 st = map.hva +
3207 offset_in_page(vcpu->arch.st.msr_val & KVM_STEAL_VALID_BITS);
3208
f38a7b75
WL
3209 /*
3210 * Doing a TLB flush here, on the guest's behalf, can avoid
3211 * expensive IPIs.
3212 */
66570e96 3213 if (guest_pv_has(vcpu, KVM_FEATURE_PV_TLB_FLUSH)) {
af3511ff
LJ
3214 u8 st_preempted = xchg(&st->preempted, 0);
3215
66570e96 3216 trace_kvm_pv_tlb_flush(vcpu->vcpu_id,
af3511ff
LJ
3217 st_preempted & KVM_VCPU_FLUSH_TLB);
3218 if (st_preempted & KVM_VCPU_FLUSH_TLB)
66570e96 3219 kvm_vcpu_flush_tlb_guest(vcpu);
1eff0ada
WL
3220 } else {
3221 st->preempted = 0;
66570e96 3222 }
0b9f6c46 3223
a6bd811f 3224 vcpu->arch.st.preempted = 0;
35f3fae1 3225
b0431382
BO
3226 if (st->version & 1)
3227 st->version += 1; /* first time write, random junk */
35f3fae1 3228
b0431382 3229 st->version += 1;
35f3fae1
WL
3230
3231 smp_wmb();
3232
b0431382 3233 st->steal += current->sched_info.run_delay -
c54cdf14
LC
3234 vcpu->arch.st.last_steal;
3235 vcpu->arch.st.last_steal = current->sched_info.run_delay;
35f3fae1 3236
35f3fae1
WL
3237 smp_wmb();
3238
b0431382 3239 st->version += 1;
c9aaa895 3240
b0431382 3241 kvm_unmap_gfn(vcpu, &map, &vcpu->arch.st.cache, true, false);
c9aaa895
GC
3242}
3243
8fe8ab46 3244int kvm_set_msr_common(struct kvm_vcpu *vcpu, struct msr_data *msr_info)
15c4a640 3245{
5753785f 3246 bool pr = false;
8fe8ab46
WA
3247 u32 msr = msr_info->index;
3248 u64 data = msr_info->data;
5753785f 3249
1232f8e6 3250 if (msr && msr == vcpu->kvm->arch.xen_hvm_config.msr)
23200b7a 3251 return kvm_xen_write_hypercall_page(vcpu, data);
1232f8e6 3252
15c4a640 3253 switch (msr) {
2e32b719 3254 case MSR_AMD64_NB_CFG:
2e32b719
BP
3255 case MSR_IA32_UCODE_WRITE:
3256 case MSR_VM_HSAVE_PA:
3257 case MSR_AMD64_PATCH_LOADER:
3258 case MSR_AMD64_BU_CFG2:
405a353a 3259 case MSR_AMD64_DC_CFG:
0e1b869f 3260 case MSR_F15H_EX_CFG:
2e32b719
BP
3261 break;
3262
518e7b94
WL
3263 case MSR_IA32_UCODE_REV:
3264 if (msr_info->host_initiated)
3265 vcpu->arch.microcode_version = data;
3266 break;
0cf9135b
SC
3267 case MSR_IA32_ARCH_CAPABILITIES:
3268 if (!msr_info->host_initiated)
3269 return 1;
3270 vcpu->arch.arch_capabilities = data;
3271 break;
d574c539
VK
3272 case MSR_IA32_PERF_CAPABILITIES: {
3273 struct kvm_msr_entry msr_ent = {.index = msr, .data = 0};
3274
3275 if (!msr_info->host_initiated)
3276 return 1;
3277 if (guest_cpuid_has(vcpu, X86_FEATURE_PDCM) && kvm_get_msr_feature(&msr_ent))
3278 return 1;
3279 if (data & ~msr_ent.data)
3280 return 1;
3281
3282 vcpu->arch.perf_capabilities = data;
3283
3284 return 0;
3285 }
15c4a640 3286 case MSR_EFER:
11988499 3287 return set_efer(vcpu, msr_info);
8f1589d9
AP
3288 case MSR_K7_HWCR:
3289 data &= ~(u64)0x40; /* ignore flush filter disable */
82494028 3290 data &= ~(u64)0x100; /* ignore ignne emulation enable */
a223c313 3291 data &= ~(u64)0x8; /* ignore TLB cache disable */
191c8137
BP
3292
3293 /* Handle McStatusWrEn */
3294 if (data == BIT_ULL(18)) {
3295 vcpu->arch.msr_hwcr = data;
3296 } else if (data != 0) {
a737f256
CD
3297 vcpu_unimpl(vcpu, "unimplemented HWCR wrmsr: 0x%llx\n",
3298 data);
8f1589d9
AP
3299 return 1;
3300 }
15c4a640 3301 break;
f7c6d140
AP
3302 case MSR_FAM10H_MMIO_CONF_BASE:
3303 if (data != 0) {
a737f256
CD
3304 vcpu_unimpl(vcpu, "unimplemented MMIO_CONF_BASE wrmsr: "
3305 "0x%llx\n", data);
f7c6d140
AP
3306 return 1;
3307 }
15c4a640 3308 break;
9ba075a6 3309 case 0x200 ... 0x2ff:
ff53604b 3310 return kvm_mtrr_set_msr(vcpu, msr, data);
15c4a640 3311 case MSR_IA32_APICBASE:
58cb628d 3312 return kvm_set_apic_base(vcpu, msr_info);
bf10bd0b 3313 case APIC_BASE_MSR ... APIC_BASE_MSR + 0xff:
0105d1a5 3314 return kvm_x2apic_msr_write(vcpu, msr, data);
09141ec0 3315 case MSR_IA32_TSC_DEADLINE:
a3e06bbe
LJ
3316 kvm_set_lapic_tscdeadline_msr(vcpu, data);
3317 break;
ba904635 3318 case MSR_IA32_TSC_ADJUST:
d6321d49 3319 if (guest_cpuid_has(vcpu, X86_FEATURE_TSC_ADJUST)) {
ba904635 3320 if (!msr_info->host_initiated) {
d913b904 3321 s64 adj = data - vcpu->arch.ia32_tsc_adjust_msr;
d7add054 3322 adjust_tsc_offset_guest(vcpu, adj);
ba904635
WA
3323 }
3324 vcpu->arch.ia32_tsc_adjust_msr = data;
3325 }
3326 break;
15c4a640 3327 case MSR_IA32_MISC_ENABLE:
511a8556
WL
3328 if (!kvm_check_has_quirk(vcpu->kvm, KVM_X86_QUIRK_MISC_ENABLE_NO_MWAIT) &&
3329 ((vcpu->arch.ia32_misc_enable_msr ^ data) & MSR_IA32_MISC_ENABLE_MWAIT)) {
3330 if (!guest_cpuid_has(vcpu, X86_FEATURE_XMM3))
3331 return 1;
3332 vcpu->arch.ia32_misc_enable_msr = data;
aedbaf4f 3333 kvm_update_cpuid_runtime(vcpu);
511a8556
WL
3334 } else {
3335 vcpu->arch.ia32_misc_enable_msr = data;
3336 }
15c4a640 3337 break;
64d60670
PB
3338 case MSR_IA32_SMBASE:
3339 if (!msr_info->host_initiated)
3340 return 1;
3341 vcpu->arch.smbase = data;
3342 break;
73f624f4
PB
3343 case MSR_IA32_POWER_CTL:
3344 vcpu->arch.msr_ia32_power_ctl = data;
3345 break;
dd259935 3346 case MSR_IA32_TSC:
0c899c25
PB
3347 if (msr_info->host_initiated) {
3348 kvm_synchronize_tsc(vcpu, data);
3349 } else {
9b399dfd 3350 u64 adj = kvm_compute_l1_tsc_offset(vcpu, data) - vcpu->arch.l1_tsc_offset;
0c899c25
PB
3351 adjust_tsc_offset_guest(vcpu, adj);
3352 vcpu->arch.ia32_tsc_adjust_msr += adj;
3353 }
dd259935 3354 break;
864e2ab2
AL
3355 case MSR_IA32_XSS:
3356 if (!msr_info->host_initiated &&
3357 !guest_cpuid_has(vcpu, X86_FEATURE_XSAVES))
3358 return 1;
3359 /*
a1bead2a
SC
3360 * KVM supports exposing PT to the guest, but does not support
3361 * IA32_XSS[bit 8]. Guests have to use RDMSR/WRMSR rather than
3362 * XSAVES/XRSTORS to save/restore PT MSRs.
864e2ab2 3363 */
408e9a31 3364 if (data & ~supported_xss)
864e2ab2
AL
3365 return 1;
3366 vcpu->arch.ia32_xss = data;
3367 break;
52797bf9
LA
3368 case MSR_SMI_COUNT:
3369 if (!msr_info->host_initiated)
3370 return 1;
3371 vcpu->arch.smi_count = data;
3372 break;
11c6bffa 3373 case MSR_KVM_WALL_CLOCK_NEW:
66570e96
OU
3374 if (!guest_pv_has(vcpu, KVM_FEATURE_CLOCKSOURCE2))
3375 return 1;
3376
629b5348
JM
3377 vcpu->kvm->arch.wall_clock = data;
3378 kvm_write_wall_clock(vcpu->kvm, data, 0);
66570e96 3379 break;
18068523 3380 case MSR_KVM_WALL_CLOCK:
66570e96
OU
3381 if (!guest_pv_has(vcpu, KVM_FEATURE_CLOCKSOURCE))
3382 return 1;
3383
629b5348
JM
3384 vcpu->kvm->arch.wall_clock = data;
3385 kvm_write_wall_clock(vcpu->kvm, data, 0);
18068523 3386 break;
11c6bffa 3387 case MSR_KVM_SYSTEM_TIME_NEW:
66570e96
OU
3388 if (!guest_pv_has(vcpu, KVM_FEATURE_CLOCKSOURCE2))
3389 return 1;
3390
5b9bb0eb
OU
3391 kvm_write_system_time(vcpu, data, false, msr_info->host_initiated);
3392 break;
3393 case MSR_KVM_SYSTEM_TIME:
66570e96
OU
3394 if (!guest_pv_has(vcpu, KVM_FEATURE_CLOCKSOURCE))
3395 return 1;
3396
3397 kvm_write_system_time(vcpu, data, true, msr_info->host_initiated);
18068523 3398 break;
344d9588 3399 case MSR_KVM_ASYNC_PF_EN:
66570e96
OU
3400 if (!guest_pv_has(vcpu, KVM_FEATURE_ASYNC_PF))
3401 return 1;
3402
344d9588
GN
3403 if (kvm_pv_enable_async_pf(vcpu, data))
3404 return 1;
3405 break;
2635b5c4 3406 case MSR_KVM_ASYNC_PF_INT:
66570e96
OU
3407 if (!guest_pv_has(vcpu, KVM_FEATURE_ASYNC_PF_INT))
3408 return 1;
3409
2635b5c4
VK
3410 if (kvm_pv_enable_async_pf_int(vcpu, data))
3411 return 1;
3412 break;
557a961a 3413 case MSR_KVM_ASYNC_PF_ACK:
66570e96
OU
3414 if (!guest_pv_has(vcpu, KVM_FEATURE_ASYNC_PF))
3415 return 1;
557a961a
VK
3416 if (data & 0x1) {
3417 vcpu->arch.apf.pageready_pending = false;
3418 kvm_check_async_pf_completion(vcpu);
3419 }
3420 break;
c9aaa895 3421 case MSR_KVM_STEAL_TIME:
66570e96
OU
3422 if (!guest_pv_has(vcpu, KVM_FEATURE_STEAL_TIME))
3423 return 1;
c9aaa895
GC
3424
3425 if (unlikely(!sched_info_on()))
3426 return 1;
3427
3428 if (data & KVM_STEAL_RESERVED_MASK)
3429 return 1;
3430
c9aaa895
GC
3431 vcpu->arch.st.msr_val = data;
3432
3433 if (!(data & KVM_MSR_ENABLED))
3434 break;
3435
c9aaa895
GC
3436 kvm_make_request(KVM_REQ_STEAL_UPDATE, vcpu);
3437
3438 break;
ae7a2a3f 3439 case MSR_KVM_PV_EOI_EN:
66570e96
OU
3440 if (!guest_pv_has(vcpu, KVM_FEATURE_PV_EOI))
3441 return 1;
3442
72bbf935 3443 if (kvm_lapic_enable_pv_eoi(vcpu, data, sizeof(u8)))
ae7a2a3f
MT
3444 return 1;
3445 break;
c9aaa895 3446
2d5ba19b 3447 case MSR_KVM_POLL_CONTROL:
66570e96
OU
3448 if (!guest_pv_has(vcpu, KVM_FEATURE_POLL_CONTROL))
3449 return 1;
3450
2d5ba19b
MT
3451 /* only enable bit supported */
3452 if (data & (-1ULL << 1))
3453 return 1;
3454
3455 vcpu->arch.msr_kvm_poll_control = data;
3456 break;
3457
890ca9ae
HY
3458 case MSR_IA32_MCG_CTL:
3459 case MSR_IA32_MCG_STATUS:
81760dcc 3460 case MSR_IA32_MC0_CTL ... MSR_IA32_MCx_CTL(KVM_MAX_MCE_BANKS) - 1:
9ffd986c 3461 return set_msr_mce(vcpu, msr_info);
71db6023 3462
6912ac32
WH
3463 case MSR_K7_PERFCTR0 ... MSR_K7_PERFCTR3:
3464 case MSR_P6_PERFCTR0 ... MSR_P6_PERFCTR1:
df561f66
GS
3465 pr = true;
3466 fallthrough;
6912ac32
WH
3467 case MSR_K7_EVNTSEL0 ... MSR_K7_EVNTSEL3:
3468 case MSR_P6_EVNTSEL0 ... MSR_P6_EVNTSEL1:
c6702c9d 3469 if (kvm_pmu_is_valid_msr(vcpu, msr))
afd80d85 3470 return kvm_pmu_set_msr(vcpu, msr_info);
5753785f
GN
3471
3472 if (pr || data != 0)
a737f256
CD
3473 vcpu_unimpl(vcpu, "disabled perfctr wrmsr: "
3474 "0x%x data 0x%llx\n", msr, data);
5753785f 3475 break;
84e0cefa
JS
3476 case MSR_K7_CLK_CTL:
3477 /*
3478 * Ignore all writes to this no longer documented MSR.
3479 * Writes are only relevant for old K7 processors,
3480 * all pre-dating SVM, but a recommended workaround from
4a969980 3481 * AMD for these chips. It is possible to specify the
84e0cefa
JS
3482 * affected processor models on the command line, hence
3483 * the need to ignore the workaround.
3484 */
3485 break;
55cd8e5a 3486 case HV_X64_MSR_GUEST_OS_ID ... HV_X64_MSR_SINT15:
f97f5a56
JD
3487 case HV_X64_MSR_SYNDBG_CONTROL ... HV_X64_MSR_SYNDBG_PENDING_BUFFER:
3488 case HV_X64_MSR_SYNDBG_OPTIONS:
e7d9513b
AS
3489 case HV_X64_MSR_CRASH_P0 ... HV_X64_MSR_CRASH_P4:
3490 case HV_X64_MSR_CRASH_CTL:
1f4b34f8 3491 case HV_X64_MSR_STIMER0_CONFIG ... HV_X64_MSR_STIMER3_COUNT:
a2e164e7
VK
3492 case HV_X64_MSR_REENLIGHTENMENT_CONTROL:
3493 case HV_X64_MSR_TSC_EMULATION_CONTROL:
3494 case HV_X64_MSR_TSC_EMULATION_STATUS:
e7d9513b
AS
3495 return kvm_hv_set_msr_common(vcpu, msr, data,
3496 msr_info->host_initiated);
91c9c3ed 3497 case MSR_IA32_BBL_CR_CTL3:
3498 /* Drop writes to this legacy MSR -- see rdmsr
3499 * counterpart for further detail.
3500 */
fab0aa3b
EM
3501 if (report_ignored_msrs)
3502 vcpu_unimpl(vcpu, "ignored wrmsr: 0x%x data 0x%llx\n",
3503 msr, data);
91c9c3ed 3504 break;
2b036c6b 3505 case MSR_AMD64_OSVW_ID_LENGTH:
d6321d49 3506 if (!guest_cpuid_has(vcpu, X86_FEATURE_OSVW))
2b036c6b
BO
3507 return 1;
3508 vcpu->arch.osvw.length = data;
3509 break;
3510 case MSR_AMD64_OSVW_STATUS:
d6321d49 3511 if (!guest_cpuid_has(vcpu, X86_FEATURE_OSVW))
2b036c6b
BO
3512 return 1;
3513 vcpu->arch.osvw.status = data;
3514 break;
db2336a8
KH
3515 case MSR_PLATFORM_INFO:
3516 if (!msr_info->host_initiated ||
db2336a8
KH
3517 (!(data & MSR_PLATFORM_INFO_CPUID_FAULT) &&
3518 cpuid_fault_enabled(vcpu)))
3519 return 1;
3520 vcpu->arch.msr_platform_info = data;
3521 break;
3522 case MSR_MISC_FEATURES_ENABLES:
3523 if (data & ~MSR_MISC_FEATURES_ENABLES_CPUID_FAULT ||
3524 (data & MSR_MISC_FEATURES_ENABLES_CPUID_FAULT &&
3525 !supports_cpuid_fault(vcpu)))
3526 return 1;
3527 vcpu->arch.msr_misc_features_enables = data;
3528 break;
15c4a640 3529 default:
c6702c9d 3530 if (kvm_pmu_is_valid_msr(vcpu, msr))
afd80d85 3531 return kvm_pmu_set_msr(vcpu, msr_info);
6abe9c13 3532 return KVM_MSR_RET_INVALID;
15c4a640
CO
3533 }
3534 return 0;
3535}
3536EXPORT_SYMBOL_GPL(kvm_set_msr_common);
3537
44883f01 3538static int get_msr_mce(struct kvm_vcpu *vcpu, u32 msr, u64 *pdata, bool host)
15c4a640
CO
3539{
3540 u64 data;
890ca9ae
HY
3541 u64 mcg_cap = vcpu->arch.mcg_cap;
3542 unsigned bank_num = mcg_cap & 0xff;
15c4a640
CO
3543
3544 switch (msr) {
15c4a640
CO
3545 case MSR_IA32_P5_MC_ADDR:
3546 case MSR_IA32_P5_MC_TYPE:
890ca9ae
HY
3547 data = 0;
3548 break;
15c4a640 3549 case MSR_IA32_MCG_CAP:
890ca9ae
HY
3550 data = vcpu->arch.mcg_cap;
3551 break;
c7ac679c 3552 case MSR_IA32_MCG_CTL:
44883f01 3553 if (!(mcg_cap & MCG_CTL_P) && !host)
890ca9ae
HY
3554 return 1;
3555 data = vcpu->arch.mcg_ctl;
3556 break;
3557 case MSR_IA32_MCG_STATUS:
3558 data = vcpu->arch.mcg_status;
3559 break;
3560 default:
3561 if (msr >= MSR_IA32_MC0_CTL &&
81760dcc 3562 msr < MSR_IA32_MCx_CTL(bank_num)) {
6ec4c5ee
MP
3563 u32 offset = array_index_nospec(
3564 msr - MSR_IA32_MC0_CTL,
3565 MSR_IA32_MCx_CTL(bank_num) - MSR_IA32_MC0_CTL);
3566
890ca9ae
HY
3567 data = vcpu->arch.mce_banks[offset];
3568 break;
3569 }
3570 return 1;
3571 }
3572 *pdata = data;
3573 return 0;
3574}
3575
609e36d3 3576int kvm_get_msr_common(struct kvm_vcpu *vcpu, struct msr_data *msr_info)
890ca9ae 3577{
609e36d3 3578 switch (msr_info->index) {
890ca9ae 3579 case MSR_IA32_PLATFORM_ID:
15c4a640 3580 case MSR_IA32_EBL_CR_POWERON:
b5e2fec0
AG
3581 case MSR_IA32_LASTBRANCHFROMIP:
3582 case MSR_IA32_LASTBRANCHTOIP:
3583 case MSR_IA32_LASTINTFROMIP:
3584 case MSR_IA32_LASTINTTOIP:
059e5c32 3585 case MSR_AMD64_SYSCFG:
3afb1121
PB
3586 case MSR_K8_TSEG_ADDR:
3587 case MSR_K8_TSEG_MASK:
61a6bd67 3588 case MSR_VM_HSAVE_PA:
1fdbd48c 3589 case MSR_K8_INT_PENDING_MSG:
c323c0e5 3590 case MSR_AMD64_NB_CFG:
f7c6d140 3591 case MSR_FAM10H_MMIO_CONF_BASE:
2e32b719 3592 case MSR_AMD64_BU_CFG2:
0c2df2a1 3593 case MSR_IA32_PERF_CTL:
405a353a 3594 case MSR_AMD64_DC_CFG:
0e1b869f 3595 case MSR_F15H_EX_CFG:
2ca1a06a
VS
3596 /*
3597 * Intel Sandy Bridge CPUs must support the RAPL (running average power
3598 * limit) MSRs. Just return 0, as we do not want to expose the host
3599 * data here. Do not conditionalize this on CPUID, as KVM does not do
3600 * so for existing CPU-specific MSRs.
3601 */
3602 case MSR_RAPL_POWER_UNIT:
3603 case MSR_PP0_ENERGY_STATUS: /* Power plane 0 (core) */
3604 case MSR_PP1_ENERGY_STATUS: /* Power plane 1 (graphics uncore) */
3605 case MSR_PKG_ENERGY_STATUS: /* Total package */
3606 case MSR_DRAM_ENERGY_STATUS: /* DRAM controller */
609e36d3 3607 msr_info->data = 0;
15c4a640 3608 break;
c51eb52b 3609 case MSR_F15H_PERF_CTL0 ... MSR_F15H_PERF_CTR5:
c28fa560
VK
3610 if (kvm_pmu_is_valid_msr(vcpu, msr_info->index))
3611 return kvm_pmu_get_msr(vcpu, msr_info);
3612 if (!msr_info->host_initiated)
3613 return 1;
3614 msr_info->data = 0;
3615 break;
6912ac32
WH
3616 case MSR_K7_EVNTSEL0 ... MSR_K7_EVNTSEL3:
3617 case MSR_K7_PERFCTR0 ... MSR_K7_PERFCTR3:
3618 case MSR_P6_PERFCTR0 ... MSR_P6_PERFCTR1:
3619 case MSR_P6_EVNTSEL0 ... MSR_P6_EVNTSEL1:
c6702c9d 3620 if (kvm_pmu_is_valid_msr(vcpu, msr_info->index))
cbd71758 3621 return kvm_pmu_get_msr(vcpu, msr_info);
609e36d3 3622 msr_info->data = 0;
5753785f 3623 break;
742bc670 3624 case MSR_IA32_UCODE_REV:
518e7b94 3625 msr_info->data = vcpu->arch.microcode_version;
742bc670 3626 break;
0cf9135b
SC
3627 case MSR_IA32_ARCH_CAPABILITIES:
3628 if (!msr_info->host_initiated &&
3629 !guest_cpuid_has(vcpu, X86_FEATURE_ARCH_CAPABILITIES))
3630 return 1;
3631 msr_info->data = vcpu->arch.arch_capabilities;
3632 break;
d574c539
VK
3633 case MSR_IA32_PERF_CAPABILITIES:
3634 if (!msr_info->host_initiated &&
3635 !guest_cpuid_has(vcpu, X86_FEATURE_PDCM))
3636 return 1;
3637 msr_info->data = vcpu->arch.perf_capabilities;
3638 break;
73f624f4
PB
3639 case MSR_IA32_POWER_CTL:
3640 msr_info->data = vcpu->arch.msr_ia32_power_ctl;
3641 break;
cc5b54dd
ML
3642 case MSR_IA32_TSC: {
3643 /*
3644 * Intel SDM states that MSR_IA32_TSC read adds the TSC offset
3645 * even when not intercepted. AMD manual doesn't explicitly
3646 * state this but appears to behave the same.
3647 *
ee6fa053 3648 * On userspace reads and writes, however, we unconditionally
c0623f5e 3649 * return L1's TSC value to ensure backwards-compatible
ee6fa053 3650 * behavior for migration.
cc5b54dd 3651 */
fe3eb504 3652 u64 offset, ratio;
cc5b54dd 3653
fe3eb504
IS
3654 if (msr_info->host_initiated) {
3655 offset = vcpu->arch.l1_tsc_offset;
3656 ratio = vcpu->arch.l1_tsc_scaling_ratio;
3657 } else {
3658 offset = vcpu->arch.tsc_offset;
3659 ratio = vcpu->arch.tsc_scaling_ratio;
3660 }
3661
3662 msr_info->data = kvm_scale_tsc(vcpu, rdtsc(), ratio) + offset;
dd259935 3663 break;
cc5b54dd 3664 }
9ba075a6 3665 case MSR_MTRRcap:
9ba075a6 3666 case 0x200 ... 0x2ff:
ff53604b 3667 return kvm_mtrr_get_msr(vcpu, msr_info->index, &msr_info->data);
15c4a640 3668 case 0xcd: /* fsb frequency */
609e36d3 3669 msr_info->data = 3;
15c4a640 3670 break;
7b914098
JS
3671 /*
3672 * MSR_EBC_FREQUENCY_ID
3673 * Conservative value valid for even the basic CPU models.
3674 * Models 0,1: 000 in bits 23:21 indicating a bus speed of
3675 * 100MHz, model 2 000 in bits 18:16 indicating 100MHz,
3676 * and 266MHz for model 3, or 4. Set Core Clock
3677 * Frequency to System Bus Frequency Ratio to 1 (bits
3678 * 31:24) even though these are only valid for CPU
3679 * models > 2, however guests may end up dividing or
3680 * multiplying by zero otherwise.
3681 */
3682 case MSR_EBC_FREQUENCY_ID:
609e36d3 3683 msr_info->data = 1 << 24;
7b914098 3684 break;
15c4a640 3685 case MSR_IA32_APICBASE:
609e36d3 3686 msr_info->data = kvm_get_apic_base(vcpu);
15c4a640 3687 break;
bf10bd0b 3688 case APIC_BASE_MSR ... APIC_BASE_MSR + 0xff:
609e36d3 3689 return kvm_x2apic_msr_read(vcpu, msr_info->index, &msr_info->data);
09141ec0 3690 case MSR_IA32_TSC_DEADLINE:
609e36d3 3691 msr_info->data = kvm_get_lapic_tscdeadline_msr(vcpu);
a3e06bbe 3692 break;
ba904635 3693 case MSR_IA32_TSC_ADJUST:
609e36d3 3694 msr_info->data = (u64)vcpu->arch.ia32_tsc_adjust_msr;
ba904635 3695 break;
15c4a640 3696 case MSR_IA32_MISC_ENABLE:
609e36d3 3697 msr_info->data = vcpu->arch.ia32_misc_enable_msr;
15c4a640 3698 break;
64d60670
PB
3699 case MSR_IA32_SMBASE:
3700 if (!msr_info->host_initiated)
3701 return 1;
3702 msr_info->data = vcpu->arch.smbase;
15c4a640 3703 break;
52797bf9
LA
3704 case MSR_SMI_COUNT:
3705 msr_info->data = vcpu->arch.smi_count;
3706 break;
847f0ad8
AG
3707 case MSR_IA32_PERF_STATUS:
3708 /* TSC increment by tick */
609e36d3 3709 msr_info->data = 1000ULL;
847f0ad8 3710 /* CPU multiplier */
b0996ae4 3711 msr_info->data |= (((uint64_t)4ULL) << 40);
847f0ad8 3712 break;
15c4a640 3713 case MSR_EFER:
609e36d3 3714 msr_info->data = vcpu->arch.efer;
15c4a640 3715 break;
18068523 3716 case MSR_KVM_WALL_CLOCK:
1930e5dd
OU
3717 if (!guest_pv_has(vcpu, KVM_FEATURE_CLOCKSOURCE))
3718 return 1;
3719
3720 msr_info->data = vcpu->kvm->arch.wall_clock;
3721 break;
11c6bffa 3722 case MSR_KVM_WALL_CLOCK_NEW:
1930e5dd
OU
3723 if (!guest_pv_has(vcpu, KVM_FEATURE_CLOCKSOURCE2))
3724 return 1;
3725
609e36d3 3726 msr_info->data = vcpu->kvm->arch.wall_clock;
18068523
GOC
3727 break;
3728 case MSR_KVM_SYSTEM_TIME:
1930e5dd
OU
3729 if (!guest_pv_has(vcpu, KVM_FEATURE_CLOCKSOURCE))
3730 return 1;
3731
3732 msr_info->data = vcpu->arch.time;
3733 break;
11c6bffa 3734 case MSR_KVM_SYSTEM_TIME_NEW:
1930e5dd
OU
3735 if (!guest_pv_has(vcpu, KVM_FEATURE_CLOCKSOURCE2))
3736 return 1;
3737
609e36d3 3738 msr_info->data = vcpu->arch.time;
18068523 3739 break;
344d9588 3740 case MSR_KVM_ASYNC_PF_EN:
1930e5dd
OU
3741 if (!guest_pv_has(vcpu, KVM_FEATURE_ASYNC_PF))
3742 return 1;
3743
2635b5c4
VK
3744 msr_info->data = vcpu->arch.apf.msr_en_val;
3745 break;
3746 case MSR_KVM_ASYNC_PF_INT:
1930e5dd
OU
3747 if (!guest_pv_has(vcpu, KVM_FEATURE_ASYNC_PF_INT))
3748 return 1;
3749
2635b5c4 3750 msr_info->data = vcpu->arch.apf.msr_int_val;
344d9588 3751 break;
557a961a 3752 case MSR_KVM_ASYNC_PF_ACK:
1930e5dd
OU
3753 if (!guest_pv_has(vcpu, KVM_FEATURE_ASYNC_PF))
3754 return 1;
3755
557a961a
VK
3756 msr_info->data = 0;
3757 break;
c9aaa895 3758 case MSR_KVM_STEAL_TIME:
1930e5dd
OU
3759 if (!guest_pv_has(vcpu, KVM_FEATURE_STEAL_TIME))
3760 return 1;
3761
609e36d3 3762 msr_info->data = vcpu->arch.st.msr_val;
c9aaa895 3763 break;
1d92128f 3764 case MSR_KVM_PV_EOI_EN:
1930e5dd
OU
3765 if (!guest_pv_has(vcpu, KVM_FEATURE_PV_EOI))
3766 return 1;
3767
609e36d3 3768 msr_info->data = vcpu->arch.pv_eoi.msr_val;
1d92128f 3769 break;
2d5ba19b 3770 case MSR_KVM_POLL_CONTROL:
1930e5dd
OU
3771 if (!guest_pv_has(vcpu, KVM_FEATURE_POLL_CONTROL))
3772 return 1;
3773
2d5ba19b
MT
3774 msr_info->data = vcpu->arch.msr_kvm_poll_control;
3775 break;
890ca9ae
HY
3776 case MSR_IA32_P5_MC_ADDR:
3777 case MSR_IA32_P5_MC_TYPE:
3778 case MSR_IA32_MCG_CAP:
3779 case MSR_IA32_MCG_CTL:
3780 case MSR_IA32_MCG_STATUS:
81760dcc 3781 case MSR_IA32_MC0_CTL ... MSR_IA32_MCx_CTL(KVM_MAX_MCE_BANKS) - 1:
44883f01
PB
3782 return get_msr_mce(vcpu, msr_info->index, &msr_info->data,
3783 msr_info->host_initiated);
864e2ab2
AL
3784 case MSR_IA32_XSS:
3785 if (!msr_info->host_initiated &&
3786 !guest_cpuid_has(vcpu, X86_FEATURE_XSAVES))
3787 return 1;
3788 msr_info->data = vcpu->arch.ia32_xss;
3789 break;
84e0cefa
JS
3790 case MSR_K7_CLK_CTL:
3791 /*
3792 * Provide expected ramp-up count for K7. All other
3793 * are set to zero, indicating minimum divisors for
3794 * every field.
3795 *
3796 * This prevents guest kernels on AMD host with CPU
3797 * type 6, model 8 and higher from exploding due to
3798 * the rdmsr failing.
3799 */
609e36d3 3800 msr_info->data = 0x20000000;
84e0cefa 3801 break;
55cd8e5a 3802 case HV_X64_MSR_GUEST_OS_ID ... HV_X64_MSR_SINT15:
f97f5a56
JD
3803 case HV_X64_MSR_SYNDBG_CONTROL ... HV_X64_MSR_SYNDBG_PENDING_BUFFER:
3804 case HV_X64_MSR_SYNDBG_OPTIONS:
e7d9513b
AS
3805 case HV_X64_MSR_CRASH_P0 ... HV_X64_MSR_CRASH_P4:
3806 case HV_X64_MSR_CRASH_CTL:
1f4b34f8 3807 case HV_X64_MSR_STIMER0_CONFIG ... HV_X64_MSR_STIMER3_COUNT:
a2e164e7
VK
3808 case HV_X64_MSR_REENLIGHTENMENT_CONTROL:
3809 case HV_X64_MSR_TSC_EMULATION_CONTROL:
3810 case HV_X64_MSR_TSC_EMULATION_STATUS:
e83d5887 3811 return kvm_hv_get_msr_common(vcpu,
44883f01
PB
3812 msr_info->index, &msr_info->data,
3813 msr_info->host_initiated);
91c9c3ed 3814 case MSR_IA32_BBL_CR_CTL3:
3815 /* This legacy MSR exists but isn't fully documented in current
3816 * silicon. It is however accessed by winxp in very narrow
3817 * scenarios where it sets bit #19, itself documented as
3818 * a "reserved" bit. Best effort attempt to source coherent
3819 * read data here should the balance of the register be
3820 * interpreted by the guest:
3821 *
3822 * L2 cache control register 3: 64GB range, 256KB size,
3823 * enabled, latency 0x1, configured
3824 */
609e36d3 3825 msr_info->data = 0xbe702111;
91c9c3ed 3826 break;
2b036c6b 3827 case MSR_AMD64_OSVW_ID_LENGTH:
d6321d49 3828 if (!guest_cpuid_has(vcpu, X86_FEATURE_OSVW))
2b036c6b 3829 return 1;
609e36d3 3830 msr_info->data = vcpu->arch.osvw.length;
2b036c6b
BO
3831 break;
3832 case MSR_AMD64_OSVW_STATUS:
d6321d49 3833 if (!guest_cpuid_has(vcpu, X86_FEATURE_OSVW))
2b036c6b 3834 return 1;
609e36d3 3835 msr_info->data = vcpu->arch.osvw.status;
2b036c6b 3836 break;
db2336a8 3837 case MSR_PLATFORM_INFO:
6fbbde9a
DS
3838 if (!msr_info->host_initiated &&
3839 !vcpu->kvm->arch.guest_can_read_msr_platform_info)
3840 return 1;
db2336a8
KH
3841 msr_info->data = vcpu->arch.msr_platform_info;
3842 break;
3843 case MSR_MISC_FEATURES_ENABLES:
3844 msr_info->data = vcpu->arch.msr_misc_features_enables;
3845 break;
191c8137
BP
3846 case MSR_K7_HWCR:
3847 msr_info->data = vcpu->arch.msr_hwcr;
3848 break;
15c4a640 3849 default:
c6702c9d 3850 if (kvm_pmu_is_valid_msr(vcpu, msr_info->index))
cbd71758 3851 return kvm_pmu_get_msr(vcpu, msr_info);
6abe9c13 3852 return KVM_MSR_RET_INVALID;
15c4a640 3853 }
15c4a640
CO
3854 return 0;
3855}
3856EXPORT_SYMBOL_GPL(kvm_get_msr_common);
3857
313a3dc7
CO
3858/*
3859 * Read or write a bunch of msrs. All parameters are kernel addresses.
3860 *
3861 * @return number of msrs set successfully.
3862 */
3863static int __msr_io(struct kvm_vcpu *vcpu, struct kvm_msrs *msrs,
3864 struct kvm_msr_entry *entries,
3865 int (*do_msr)(struct kvm_vcpu *vcpu,
3866 unsigned index, u64 *data))
3867{
801e459a 3868 int i;
313a3dc7 3869
313a3dc7
CO
3870 for (i = 0; i < msrs->nmsrs; ++i)
3871 if (do_msr(vcpu, entries[i].index, &entries[i].data))
3872 break;
3873
313a3dc7
CO
3874 return i;
3875}
3876
3877/*
3878 * Read or write a bunch of msrs. Parameters are user addresses.
3879 *
3880 * @return number of msrs set successfully.
3881 */
3882static int msr_io(struct kvm_vcpu *vcpu, struct kvm_msrs __user *user_msrs,
3883 int (*do_msr)(struct kvm_vcpu *vcpu,
3884 unsigned index, u64 *data),
3885 int writeback)
3886{
3887 struct kvm_msrs msrs;
3888 struct kvm_msr_entry *entries;
3889 int r, n;
3890 unsigned size;
3891
3892 r = -EFAULT;
0e96f31e 3893 if (copy_from_user(&msrs, user_msrs, sizeof(msrs)))
313a3dc7
CO
3894 goto out;
3895
3896 r = -E2BIG;
3897 if (msrs.nmsrs >= MAX_IO_MSRS)
3898 goto out;
3899
313a3dc7 3900 size = sizeof(struct kvm_msr_entry) * msrs.nmsrs;
ff5c2c03
SL
3901 entries = memdup_user(user_msrs->entries, size);
3902 if (IS_ERR(entries)) {
3903 r = PTR_ERR(entries);
313a3dc7 3904 goto out;
ff5c2c03 3905 }
313a3dc7
CO
3906
3907 r = n = __msr_io(vcpu, &msrs, entries, do_msr);
3908 if (r < 0)
3909 goto out_free;
3910
3911 r = -EFAULT;
3912 if (writeback && copy_to_user(user_msrs->entries, entries, size))
3913 goto out_free;
3914
3915 r = n;
3916
3917out_free:
7a73c028 3918 kfree(entries);
313a3dc7
CO
3919out:
3920 return r;
3921}
3922
4d5422ce
WL
3923static inline bool kvm_can_mwait_in_guest(void)
3924{
3925 return boot_cpu_has(X86_FEATURE_MWAIT) &&
8e9b29b6
KA
3926 !boot_cpu_has_bug(X86_BUG_MONITOR) &&
3927 boot_cpu_has(X86_FEATURE_ARAT);
4d5422ce
WL
3928}
3929
c21d54f0
VK
3930static int kvm_ioctl_get_supported_hv_cpuid(struct kvm_vcpu *vcpu,
3931 struct kvm_cpuid2 __user *cpuid_arg)
3932{
3933 struct kvm_cpuid2 cpuid;
3934 int r;
3935
3936 r = -EFAULT;
3937 if (copy_from_user(&cpuid, cpuid_arg, sizeof(cpuid)))
3938 return r;
3939
3940 r = kvm_get_hv_cpuid(vcpu, &cpuid, cpuid_arg->entries);
3941 if (r)
3942 return r;
3943
3944 r = -EFAULT;
3945 if (copy_to_user(cpuid_arg, &cpuid, sizeof(cpuid)))
3946 return r;
3947
3948 return 0;
3949}
3950
784aa3d7 3951int kvm_vm_ioctl_check_extension(struct kvm *kvm, long ext)
018d00d2 3952{
4d5422ce 3953 int r = 0;
018d00d2
ZX
3954
3955 switch (ext) {
3956 case KVM_CAP_IRQCHIP:
3957 case KVM_CAP_HLT:
3958 case KVM_CAP_MMU_SHADOW_CACHE_CONTROL:
018d00d2 3959 case KVM_CAP_SET_TSS_ADDR:
07716717 3960 case KVM_CAP_EXT_CPUID:
9c15bb1d 3961 case KVM_CAP_EXT_EMUL_CPUID:
c8076604 3962 case KVM_CAP_CLOCKSOURCE:
7837699f 3963 case KVM_CAP_PIT:
a28e4f5a 3964 case KVM_CAP_NOP_IO_DELAY:
62d9f0db 3965 case KVM_CAP_MP_STATE:
ed848624 3966 case KVM_CAP_SYNC_MMU:
a355c85c 3967 case KVM_CAP_USER_NMI:
52d939a0 3968 case KVM_CAP_REINJECT_CONTROL:
4925663a 3969 case KVM_CAP_IRQ_INJECT_STATUS:
d34e6b17 3970 case KVM_CAP_IOEVENTFD:
f848a5a8 3971 case KVM_CAP_IOEVENTFD_NO_LENGTH:
c5ff41ce 3972 case KVM_CAP_PIT2:
e9f42757 3973 case KVM_CAP_PIT_STATE2:
b927a3ce 3974 case KVM_CAP_SET_IDENTITY_MAP_ADDR:
3cfc3092 3975 case KVM_CAP_VCPU_EVENTS:
55cd8e5a 3976 case KVM_CAP_HYPERV:
10388a07 3977 case KVM_CAP_HYPERV_VAPIC:
c25bc163 3978 case KVM_CAP_HYPERV_SPIN:
5c919412 3979 case KVM_CAP_HYPERV_SYNIC:
efc479e6 3980 case KVM_CAP_HYPERV_SYNIC2:
d3457c87 3981 case KVM_CAP_HYPERV_VP_INDEX:
faeb7833 3982 case KVM_CAP_HYPERV_EVENTFD:
c1aea919 3983 case KVM_CAP_HYPERV_TLBFLUSH:
214ff83d 3984 case KVM_CAP_HYPERV_SEND_IPI:
2bc39970 3985 case KVM_CAP_HYPERV_CPUID:
644f7067 3986 case KVM_CAP_HYPERV_ENFORCE_CPUID:
c21d54f0 3987 case KVM_CAP_SYS_HYPERV_CPUID:
ab9f4ecb 3988 case KVM_CAP_PCI_SEGMENT:
a1efbe77 3989 case KVM_CAP_DEBUGREGS:
d2be1651 3990 case KVM_CAP_X86_ROBUST_SINGLESTEP:
2d5b5a66 3991 case KVM_CAP_XSAVE:
344d9588 3992 case KVM_CAP_ASYNC_PF:
72de5fa4 3993 case KVM_CAP_ASYNC_PF_INT:
92a1f12d 3994 case KVM_CAP_GET_TSC_KHZ:
1c0b28c2 3995 case KVM_CAP_KVMCLOCK_CTRL:
4d8b81ab 3996 case KVM_CAP_READONLY_MEM:
5f66b620 3997 case KVM_CAP_HYPERV_TIME:
100943c5 3998 case KVM_CAP_IOAPIC_POLARITY_IGNORED:
defcf51f 3999 case KVM_CAP_TSC_DEADLINE_TIMER:
90de4a18 4000 case KVM_CAP_DISABLE_QUIRKS:
d71ba788 4001 case KVM_CAP_SET_BOOT_CPU_ID:
49df6397 4002 case KVM_CAP_SPLIT_IRQCHIP:
460df4c1 4003 case KVM_CAP_IMMEDIATE_EXIT:
66bb8a06 4004 case KVM_CAP_PMU_EVENT_FILTER:
801e459a 4005 case KVM_CAP_GET_MSR_FEATURES:
6fbbde9a 4006 case KVM_CAP_MSR_PLATFORM_INFO:
c4f55198 4007 case KVM_CAP_EXCEPTION_PAYLOAD:
b9b2782c 4008 case KVM_CAP_SET_GUEST_DEBUG:
1aa561b1 4009 case KVM_CAP_LAST_CPU:
1ae09954 4010 case KVM_CAP_X86_USER_SPACE_MSR:
1a155254 4011 case KVM_CAP_X86_MSR_FILTER:
66570e96 4012 case KVM_CAP_ENFORCE_PV_FEATURE_CPUID:
fe7e9488
SC
4013#ifdef CONFIG_X86_SGX_KVM
4014 case KVM_CAP_SGX_ATTRIBUTE:
4015#endif
54526d1f 4016 case KVM_CAP_VM_COPY_ENC_CONTEXT_FROM:
6dba9403 4017 case KVM_CAP_SREGS2:
018d00d2
ZX
4018 r = 1;
4019 break;
0dbb1123
AK
4020 case KVM_CAP_EXIT_HYPERCALL:
4021 r = KVM_EXIT_HYPERCALL_VALID_MASK;
4022 break;
7e582ccb
ML
4023 case KVM_CAP_SET_GUEST_DEBUG2:
4024 return KVM_GUESTDBG_VALID_MASK;
b59b153d 4025#ifdef CONFIG_KVM_XEN
23200b7a
JM
4026 case KVM_CAP_XEN_HVM:
4027 r = KVM_XEN_HVM_CONFIG_HYPERCALL_MSR |
8d4e7e80
DW
4028 KVM_XEN_HVM_CONFIG_INTERCEPT_HCALL |
4029 KVM_XEN_HVM_CONFIG_SHARED_INFO;
30b5c851
DW
4030 if (sched_info_on())
4031 r |= KVM_XEN_HVM_CONFIG_RUNSTATE;
23200b7a 4032 break;
b59b153d 4033#endif
01643c51
KH
4034 case KVM_CAP_SYNC_REGS:
4035 r = KVM_SYNC_X86_VALID_FIELDS;
4036 break;
e3fd9a93
PB
4037 case KVM_CAP_ADJUST_CLOCK:
4038 r = KVM_CLOCK_TSC_STABLE;
4039 break;
4d5422ce 4040 case KVM_CAP_X86_DISABLE_EXITS:
b5170063
WL
4041 r |= KVM_X86_DISABLE_EXITS_HLT | KVM_X86_DISABLE_EXITS_PAUSE |
4042 KVM_X86_DISABLE_EXITS_CSTATE;
4d5422ce
WL
4043 if(kvm_can_mwait_in_guest())
4044 r |= KVM_X86_DISABLE_EXITS_MWAIT;
668fffa3 4045 break;
6d396b55
PB
4046 case KVM_CAP_X86_SMM:
4047 /* SMBASE is usually relocated above 1M on modern chipsets,
4048 * and SMM handlers might indeed rely on 4G segment limits,
4049 * so do not report SMM to be available if real mode is
4050 * emulated via vm86 mode. Still, do not go to great lengths
4051 * to avoid userspace's usage of the feature, because it is a
4052 * fringe case that is not enabled except via specific settings
4053 * of the module parameters.
4054 */
b3646477 4055 r = static_call(kvm_x86_has_emulated_msr)(kvm, MSR_IA32_SMBASE);
6d396b55 4056 break;
774ead3a 4057 case KVM_CAP_VAPIC:
b3646477 4058 r = !static_call(kvm_x86_cpu_has_accelerated_tpr)();
774ead3a 4059 break;
f725230a 4060 case KVM_CAP_NR_VCPUS:
8c3ba334
SL
4061 r = KVM_SOFT_MAX_VCPUS;
4062 break;
4063 case KVM_CAP_MAX_VCPUS:
f725230a
AK
4064 r = KVM_MAX_VCPUS;
4065 break;
a86cb413
TH
4066 case KVM_CAP_MAX_VCPU_ID:
4067 r = KVM_MAX_VCPU_ID;
4068 break;
a68a6a72
MT
4069 case KVM_CAP_PV_MMU: /* obsolete */
4070 r = 0;
2f333bcb 4071 break;
890ca9ae
HY
4072 case KVM_CAP_MCE:
4073 r = KVM_MAX_MCE_BANKS;
4074 break;
2d5b5a66 4075 case KVM_CAP_XCRS:
d366bf7e 4076 r = boot_cpu_has(X86_FEATURE_XSAVE);
2d5b5a66 4077 break;
92a1f12d
JR
4078 case KVM_CAP_TSC_CONTROL:
4079 r = kvm_has_tsc_control;
4080 break;
37131313
RK
4081 case KVM_CAP_X2APIC_API:
4082 r = KVM_X2APIC_API_VALID_FLAGS;
4083 break;
8fcc4b59 4084 case KVM_CAP_NESTED_STATE:
33b22172
PB
4085 r = kvm_x86_ops.nested_ops->get_state ?
4086 kvm_x86_ops.nested_ops->get_state(NULL, NULL, 0) : 0;
8fcc4b59 4087 break;
344c6c80 4088 case KVM_CAP_HYPERV_DIRECT_TLBFLUSH:
afaf0b2f 4089 r = kvm_x86_ops.enable_direct_tlbflush != NULL;
5a0165f6
VK
4090 break;
4091 case KVM_CAP_HYPERV_ENLIGHTENED_VMCS:
33b22172 4092 r = kvm_x86_ops.nested_ops->enable_evmcs != NULL;
344c6c80 4093 break;
3edd6839
MG
4094 case KVM_CAP_SMALLER_MAXPHYADDR:
4095 r = (int) allow_smaller_maxphyaddr;
4096 break;
004a0124
AJ
4097 case KVM_CAP_STEAL_TIME:
4098 r = sched_info_on();
4099 break;
fe6b6bc8
CQ
4100 case KVM_CAP_X86_BUS_LOCK_EXIT:
4101 if (kvm_has_bus_lock_exit)
4102 r = KVM_BUS_LOCK_DETECTION_OFF |
4103 KVM_BUS_LOCK_DETECTION_EXIT;
4104 else
4105 r = 0;
4106 break;
018d00d2 4107 default:
018d00d2
ZX
4108 break;
4109 }
4110 return r;
4111
4112}
4113
043405e1
CO
4114long kvm_arch_dev_ioctl(struct file *filp,
4115 unsigned int ioctl, unsigned long arg)
4116{
4117 void __user *argp = (void __user *)arg;
4118 long r;
4119
4120 switch (ioctl) {
4121 case KVM_GET_MSR_INDEX_LIST: {
4122 struct kvm_msr_list __user *user_msr_list = argp;
4123 struct kvm_msr_list msr_list;
4124 unsigned n;
4125
4126 r = -EFAULT;
0e96f31e 4127 if (copy_from_user(&msr_list, user_msr_list, sizeof(msr_list)))
043405e1
CO
4128 goto out;
4129 n = msr_list.nmsrs;
62ef68bb 4130 msr_list.nmsrs = num_msrs_to_save + num_emulated_msrs;
0e96f31e 4131 if (copy_to_user(user_msr_list, &msr_list, sizeof(msr_list)))
043405e1
CO
4132 goto out;
4133 r = -E2BIG;
e125e7b6 4134 if (n < msr_list.nmsrs)
043405e1
CO
4135 goto out;
4136 r = -EFAULT;
4137 if (copy_to_user(user_msr_list->indices, &msrs_to_save,
4138 num_msrs_to_save * sizeof(u32)))
4139 goto out;
e125e7b6 4140 if (copy_to_user(user_msr_list->indices + num_msrs_to_save,
043405e1 4141 &emulated_msrs,
62ef68bb 4142 num_emulated_msrs * sizeof(u32)))
043405e1
CO
4143 goto out;
4144 r = 0;
4145 break;
4146 }
9c15bb1d
BP
4147 case KVM_GET_SUPPORTED_CPUID:
4148 case KVM_GET_EMULATED_CPUID: {
674eea0f
AK
4149 struct kvm_cpuid2 __user *cpuid_arg = argp;
4150 struct kvm_cpuid2 cpuid;
4151
4152 r = -EFAULT;
0e96f31e 4153 if (copy_from_user(&cpuid, cpuid_arg, sizeof(cpuid)))
674eea0f 4154 goto out;
9c15bb1d
BP
4155
4156 r = kvm_dev_ioctl_get_cpuid(&cpuid, cpuid_arg->entries,
4157 ioctl);
674eea0f
AK
4158 if (r)
4159 goto out;
4160
4161 r = -EFAULT;
0e96f31e 4162 if (copy_to_user(cpuid_arg, &cpuid, sizeof(cpuid)))
674eea0f
AK
4163 goto out;
4164 r = 0;
4165 break;
4166 }
cf6c26ec 4167 case KVM_X86_GET_MCE_CAP_SUPPORTED:
890ca9ae 4168 r = -EFAULT;
c45dcc71
AR
4169 if (copy_to_user(argp, &kvm_mce_cap_supported,
4170 sizeof(kvm_mce_cap_supported)))
890ca9ae
HY
4171 goto out;
4172 r = 0;
4173 break;
801e459a
TL
4174 case KVM_GET_MSR_FEATURE_INDEX_LIST: {
4175 struct kvm_msr_list __user *user_msr_list = argp;
4176 struct kvm_msr_list msr_list;
4177 unsigned int n;
4178
4179 r = -EFAULT;
4180 if (copy_from_user(&msr_list, user_msr_list, sizeof(msr_list)))
4181 goto out;
4182 n = msr_list.nmsrs;
4183 msr_list.nmsrs = num_msr_based_features;
4184 if (copy_to_user(user_msr_list, &msr_list, sizeof(msr_list)))
4185 goto out;
4186 r = -E2BIG;
4187 if (n < msr_list.nmsrs)
4188 goto out;
4189 r = -EFAULT;
4190 if (copy_to_user(user_msr_list->indices, &msr_based_features,
4191 num_msr_based_features * sizeof(u32)))
4192 goto out;
4193 r = 0;
4194 break;
4195 }
4196 case KVM_GET_MSRS:
4197 r = msr_io(NULL, argp, do_get_msr_feature, 1);
4198 break;
c21d54f0
VK
4199 case KVM_GET_SUPPORTED_HV_CPUID:
4200 r = kvm_ioctl_get_supported_hv_cpuid(NULL, argp);
4201 break;
043405e1
CO
4202 default:
4203 r = -EINVAL;
cf6c26ec 4204 break;
043405e1
CO
4205 }
4206out:
4207 return r;
4208}
4209
f5f48ee1
SY
4210static void wbinvd_ipi(void *garbage)
4211{
4212 wbinvd();
4213}
4214
4215static bool need_emulate_wbinvd(struct kvm_vcpu *vcpu)
4216{
e0f0bbc5 4217 return kvm_arch_has_noncoherent_dma(vcpu->kvm);
f5f48ee1
SY
4218}
4219
313a3dc7
CO
4220void kvm_arch_vcpu_load(struct kvm_vcpu *vcpu, int cpu)
4221{
f5f48ee1
SY
4222 /* Address WBINVD may be executed by guest */
4223 if (need_emulate_wbinvd(vcpu)) {
b3646477 4224 if (static_call(kvm_x86_has_wbinvd_exit)())
f5f48ee1
SY
4225 cpumask_set_cpu(cpu, vcpu->arch.wbinvd_dirty_mask);
4226 else if (vcpu->cpu != -1 && vcpu->cpu != cpu)
4227 smp_call_function_single(vcpu->cpu,
4228 wbinvd_ipi, NULL, 1);
4229 }
4230
b3646477 4231 static_call(kvm_x86_vcpu_load)(vcpu, cpu);
8f6055cb 4232
37486135
BM
4233 /* Save host pkru register if supported */
4234 vcpu->arch.host_pkru = read_pkru();
4235
0dd6a6ed
ZA
4236 /* Apply any externally detected TSC adjustments (due to suspend) */
4237 if (unlikely(vcpu->arch.tsc_offset_adjustment)) {
4238 adjust_tsc_offset_host(vcpu, vcpu->arch.tsc_offset_adjustment);
4239 vcpu->arch.tsc_offset_adjustment = 0;
105b21bb 4240 kvm_make_request(KVM_REQ_CLOCK_UPDATE, vcpu);
0dd6a6ed 4241 }
8f6055cb 4242
b0c39dc6 4243 if (unlikely(vcpu->cpu != cpu) || kvm_check_tsc_unstable()) {
6f526ec5 4244 s64 tsc_delta = !vcpu->arch.last_host_tsc ? 0 :
4ea1636b 4245 rdtsc() - vcpu->arch.last_host_tsc;
e48672fa
ZA
4246 if (tsc_delta < 0)
4247 mark_tsc_unstable("KVM discovered backwards TSC");
ce7a058a 4248
b0c39dc6 4249 if (kvm_check_tsc_unstable()) {
9b399dfd 4250 u64 offset = kvm_compute_l1_tsc_offset(vcpu,
b183aa58 4251 vcpu->arch.last_guest_tsc);
a545ab6a 4252 kvm_vcpu_write_tsc_offset(vcpu, offset);
c285545f 4253 vcpu->arch.tsc_catchup = 1;
c285545f 4254 }
a749e247
PB
4255
4256 if (kvm_lapic_hv_timer_in_use(vcpu))
4257 kvm_lapic_restart_hv_timer(vcpu);
4258
d98d07ca
MT
4259 /*
4260 * On a host with synchronized TSC, there is no need to update
4261 * kvmclock on vcpu->cpu migration
4262 */
4263 if (!vcpu->kvm->arch.use_master_clock || vcpu->cpu == -1)
0061d53d 4264 kvm_make_request(KVM_REQ_GLOBAL_CLOCK_UPDATE, vcpu);
c285545f 4265 if (vcpu->cpu != cpu)
1bd2009e 4266 kvm_make_request(KVM_REQ_MIGRATE_TIMER, vcpu);
e48672fa 4267 vcpu->cpu = cpu;
6b7d7e76 4268 }
c9aaa895 4269
c9aaa895 4270 kvm_make_request(KVM_REQ_STEAL_UPDATE, vcpu);
313a3dc7
CO
4271}
4272
0b9f6c46
PX
4273static void kvm_steal_time_set_preempted(struct kvm_vcpu *vcpu)
4274{
b0431382
BO
4275 struct kvm_host_map map;
4276 struct kvm_steal_time *st;
4277
0b9f6c46
PX
4278 if (!(vcpu->arch.st.msr_val & KVM_MSR_ENABLED))
4279 return;
4280
a6bd811f 4281 if (vcpu->arch.st.preempted)
8c6de56a
BO
4282 return;
4283
b0431382
BO
4284 if (kvm_map_gfn(vcpu, vcpu->arch.st.msr_val >> PAGE_SHIFT, &map,
4285 &vcpu->arch.st.cache, true))
9c1a0744 4286 return;
b0431382
BO
4287
4288 st = map.hva +
4289 offset_in_page(vcpu->arch.st.msr_val & KVM_STEAL_VALID_BITS);
0b9f6c46 4290
a6bd811f 4291 st->preempted = vcpu->arch.st.preempted = KVM_VCPU_PREEMPTED;
0b9f6c46 4292
b0431382 4293 kvm_unmap_gfn(vcpu, &map, &vcpu->arch.st.cache, true, true);
0b9f6c46
PX
4294}
4295
313a3dc7
CO
4296void kvm_arch_vcpu_put(struct kvm_vcpu *vcpu)
4297{
9c1a0744
WL
4298 int idx;
4299
f1c6366e 4300 if (vcpu->preempted && !vcpu->arch.guest_state_protected)
b3646477 4301 vcpu->arch.preempted_in_kernel = !static_call(kvm_x86_get_cpl)(vcpu);
de63ad4c 4302
9c1a0744
WL
4303 /*
4304 * Take the srcu lock as memslots will be accessed to check the gfn
4305 * cache generation against the memslots generation.
4306 */
4307 idx = srcu_read_lock(&vcpu->kvm->srcu);
30b5c851
DW
4308 if (kvm_xen_msr_enabled(vcpu->kvm))
4309 kvm_xen_runstate_set_preempted(vcpu);
4310 else
4311 kvm_steal_time_set_preempted(vcpu);
9c1a0744 4312 srcu_read_unlock(&vcpu->kvm->srcu, idx);
30b5c851 4313
b3646477 4314 static_call(kvm_x86_vcpu_put)(vcpu);
4ea1636b 4315 vcpu->arch.last_host_tsc = rdtsc();
efdab992 4316 /*
f9dcf08e
RK
4317 * If userspace has set any breakpoints or watchpoints, dr6 is restored
4318 * on every vmexit, but if not, we might have a stale dr6 from the
4319 * guest. do_debug expects dr6 to be cleared after it runs, do the same.
efdab992 4320 */
f9dcf08e 4321 set_debugreg(0, 6);
313a3dc7
CO
4322}
4323
313a3dc7
CO
4324static int kvm_vcpu_ioctl_get_lapic(struct kvm_vcpu *vcpu,
4325 struct kvm_lapic_state *s)
4326{
fa59cc00 4327 if (vcpu->arch.apicv_active)
b3646477 4328 static_call(kvm_x86_sync_pir_to_irr)(vcpu);
d62caabb 4329
a92e2543 4330 return kvm_apic_get_state(vcpu, s);
313a3dc7
CO
4331}
4332
4333static int kvm_vcpu_ioctl_set_lapic(struct kvm_vcpu *vcpu,
4334 struct kvm_lapic_state *s)
4335{
a92e2543
RK
4336 int r;
4337
4338 r = kvm_apic_set_state(vcpu, s);
4339 if (r)
4340 return r;
cb142eb7 4341 update_cr8_intercept(vcpu);
313a3dc7
CO
4342
4343 return 0;
4344}
4345
127a457a
MG
4346static int kvm_cpu_accept_dm_intr(struct kvm_vcpu *vcpu)
4347{
71cc849b
PB
4348 /*
4349 * We can accept userspace's request for interrupt injection
4350 * as long as we have a place to store the interrupt number.
4351 * The actual injection will happen when the CPU is able to
4352 * deliver the interrupt.
4353 */
4354 if (kvm_cpu_has_extint(vcpu))
4355 return false;
4356
4357 /* Acknowledging ExtINT does not happen if LINT0 is masked. */
127a457a
MG
4358 return (!lapic_in_kernel(vcpu) ||
4359 kvm_apic_accept_pic_intr(vcpu));
4360}
4361
782d422b
MG
4362static int kvm_vcpu_ready_for_interrupt_injection(struct kvm_vcpu *vcpu)
4363{
4364 return kvm_arch_interrupt_allowed(vcpu) &&
782d422b
MG
4365 kvm_cpu_accept_dm_intr(vcpu);
4366}
4367
f77bc6a4
ZX
4368static int kvm_vcpu_ioctl_interrupt(struct kvm_vcpu *vcpu,
4369 struct kvm_interrupt *irq)
4370{
02cdb50f 4371 if (irq->irq >= KVM_NR_INTERRUPTS)
f77bc6a4 4372 return -EINVAL;
1c1a9ce9
SR
4373
4374 if (!irqchip_in_kernel(vcpu->kvm)) {
4375 kvm_queue_interrupt(vcpu, irq->irq, false);
4376 kvm_make_request(KVM_REQ_EVENT, vcpu);
4377 return 0;
4378 }
4379
4380 /*
4381 * With in-kernel LAPIC, we only use this to inject EXTINT, so
4382 * fail for in-kernel 8259.
4383 */
4384 if (pic_in_kernel(vcpu->kvm))
f77bc6a4 4385 return -ENXIO;
f77bc6a4 4386
1c1a9ce9
SR
4387 if (vcpu->arch.pending_external_vector != -1)
4388 return -EEXIST;
f77bc6a4 4389
1c1a9ce9 4390 vcpu->arch.pending_external_vector = irq->irq;
934bf653 4391 kvm_make_request(KVM_REQ_EVENT, vcpu);
f77bc6a4
ZX
4392 return 0;
4393}
4394
c4abb7c9
JK
4395static int kvm_vcpu_ioctl_nmi(struct kvm_vcpu *vcpu)
4396{
c4abb7c9 4397 kvm_inject_nmi(vcpu);
c4abb7c9
JK
4398
4399 return 0;
4400}
4401
f077825a
PB
4402static int kvm_vcpu_ioctl_smi(struct kvm_vcpu *vcpu)
4403{
64d60670
PB
4404 kvm_make_request(KVM_REQ_SMI, vcpu);
4405
f077825a
PB
4406 return 0;
4407}
4408
b209749f
AK
4409static int vcpu_ioctl_tpr_access_reporting(struct kvm_vcpu *vcpu,
4410 struct kvm_tpr_access_ctl *tac)
4411{
4412 if (tac->flags)
4413 return -EINVAL;
4414 vcpu->arch.tpr_access_reporting = !!tac->enabled;
4415 return 0;
4416}
4417
890ca9ae
HY
4418static int kvm_vcpu_ioctl_x86_setup_mce(struct kvm_vcpu *vcpu,
4419 u64 mcg_cap)
4420{
4421 int r;
4422 unsigned bank_num = mcg_cap & 0xff, bank;
4423
4424 r = -EINVAL;
c4e0e4ab 4425 if (!bank_num || bank_num > KVM_MAX_MCE_BANKS)
890ca9ae 4426 goto out;
c45dcc71 4427 if (mcg_cap & ~(kvm_mce_cap_supported | 0xff | 0xff0000))
890ca9ae
HY
4428 goto out;
4429 r = 0;
4430 vcpu->arch.mcg_cap = mcg_cap;
4431 /* Init IA32_MCG_CTL to all 1s */
4432 if (mcg_cap & MCG_CTL_P)
4433 vcpu->arch.mcg_ctl = ~(u64)0;
4434 /* Init IA32_MCi_CTL to all 1s */
4435 for (bank = 0; bank < bank_num; bank++)
4436 vcpu->arch.mce_banks[bank*4] = ~(u64)0;
c45dcc71 4437
b3646477 4438 static_call(kvm_x86_setup_mce)(vcpu);
890ca9ae
HY
4439out:
4440 return r;
4441}
4442
4443static int kvm_vcpu_ioctl_x86_set_mce(struct kvm_vcpu *vcpu,
4444 struct kvm_x86_mce *mce)
4445{
4446 u64 mcg_cap = vcpu->arch.mcg_cap;
4447 unsigned bank_num = mcg_cap & 0xff;
4448 u64 *banks = vcpu->arch.mce_banks;
4449
4450 if (mce->bank >= bank_num || !(mce->status & MCI_STATUS_VAL))
4451 return -EINVAL;
4452 /*
4453 * if IA32_MCG_CTL is not all 1s, the uncorrected error
4454 * reporting is disabled
4455 */
4456 if ((mce->status & MCI_STATUS_UC) && (mcg_cap & MCG_CTL_P) &&
4457 vcpu->arch.mcg_ctl != ~(u64)0)
4458 return 0;
4459 banks += 4 * mce->bank;
4460 /*
4461 * if IA32_MCi_CTL is not all 1s, the uncorrected error
4462 * reporting is disabled for the bank
4463 */
4464 if ((mce->status & MCI_STATUS_UC) && banks[0] != ~(u64)0)
4465 return 0;
4466 if (mce->status & MCI_STATUS_UC) {
4467 if ((vcpu->arch.mcg_status & MCG_STATUS_MCIP) ||
fc78f519 4468 !kvm_read_cr4_bits(vcpu, X86_CR4_MCE)) {
a8eeb04a 4469 kvm_make_request(KVM_REQ_TRIPLE_FAULT, vcpu);
890ca9ae
HY
4470 return 0;
4471 }
4472 if (banks[1] & MCI_STATUS_VAL)
4473 mce->status |= MCI_STATUS_OVER;
4474 banks[2] = mce->addr;
4475 banks[3] = mce->misc;
4476 vcpu->arch.mcg_status = mce->mcg_status;
4477 banks[1] = mce->status;
4478 kvm_queue_exception(vcpu, MC_VECTOR);
4479 } else if (!(banks[1] & MCI_STATUS_VAL)
4480 || !(banks[1] & MCI_STATUS_UC)) {
4481 if (banks[1] & MCI_STATUS_VAL)
4482 mce->status |= MCI_STATUS_OVER;
4483 banks[2] = mce->addr;
4484 banks[3] = mce->misc;
4485 banks[1] = mce->status;
4486 } else
4487 banks[1] |= MCI_STATUS_OVER;
4488 return 0;
4489}
4490
3cfc3092
JK
4491static void kvm_vcpu_ioctl_x86_get_vcpu_events(struct kvm_vcpu *vcpu,
4492 struct kvm_vcpu_events *events)
4493{
7460fb4a 4494 process_nmi(vcpu);
59073aaf 4495
1f7becf1
JZ
4496 if (kvm_check_request(KVM_REQ_SMI, vcpu))
4497 process_smi(vcpu);
4498
a06230b6
OU
4499 /*
4500 * In guest mode, payload delivery should be deferred,
4501 * so that the L1 hypervisor can intercept #PF before
4502 * CR2 is modified (or intercept #DB before DR6 is
4503 * modified under nVMX). Unless the per-VM capability,
4504 * KVM_CAP_EXCEPTION_PAYLOAD, is set, we may not defer the delivery of
4505 * an exception payload and handle after a KVM_GET_VCPU_EVENTS. Since we
4506 * opportunistically defer the exception payload, deliver it if the
4507 * capability hasn't been requested before processing a
4508 * KVM_GET_VCPU_EVENTS.
4509 */
4510 if (!vcpu->kvm->arch.exception_payload_enabled &&
4511 vcpu->arch.exception.pending && vcpu->arch.exception.has_payload)
4512 kvm_deliver_exception_payload(vcpu);
4513
664f8e26 4514 /*
59073aaf
JM
4515 * The API doesn't provide the instruction length for software
4516 * exceptions, so don't report them. As long as the guest RIP
4517 * isn't advanced, we should expect to encounter the exception
4518 * again.
664f8e26 4519 */
59073aaf
JM
4520 if (kvm_exception_is_soft(vcpu->arch.exception.nr)) {
4521 events->exception.injected = 0;
4522 events->exception.pending = 0;
4523 } else {
4524 events->exception.injected = vcpu->arch.exception.injected;
4525 events->exception.pending = vcpu->arch.exception.pending;
4526 /*
4527 * For ABI compatibility, deliberately conflate
4528 * pending and injected exceptions when
4529 * KVM_CAP_EXCEPTION_PAYLOAD isn't enabled.
4530 */
4531 if (!vcpu->kvm->arch.exception_payload_enabled)
4532 events->exception.injected |=
4533 vcpu->arch.exception.pending;
4534 }
3cfc3092
JK
4535 events->exception.nr = vcpu->arch.exception.nr;
4536 events->exception.has_error_code = vcpu->arch.exception.has_error_code;
4537 events->exception.error_code = vcpu->arch.exception.error_code;
59073aaf
JM
4538 events->exception_has_payload = vcpu->arch.exception.has_payload;
4539 events->exception_payload = vcpu->arch.exception.payload;
3cfc3092 4540
03b82a30 4541 events->interrupt.injected =
04140b41 4542 vcpu->arch.interrupt.injected && !vcpu->arch.interrupt.soft;
3cfc3092 4543 events->interrupt.nr = vcpu->arch.interrupt.nr;
03b82a30 4544 events->interrupt.soft = 0;
b3646477 4545 events->interrupt.shadow = static_call(kvm_x86_get_interrupt_shadow)(vcpu);
3cfc3092
JK
4546
4547 events->nmi.injected = vcpu->arch.nmi_injected;
7460fb4a 4548 events->nmi.pending = vcpu->arch.nmi_pending != 0;
b3646477 4549 events->nmi.masked = static_call(kvm_x86_get_nmi_mask)(vcpu);
97e69aa6 4550 events->nmi.pad = 0;
3cfc3092 4551
66450a21 4552 events->sipi_vector = 0; /* never valid when reporting to user space */
3cfc3092 4553
f077825a
PB
4554 events->smi.smm = is_smm(vcpu);
4555 events->smi.pending = vcpu->arch.smi_pending;
4556 events->smi.smm_inside_nmi =
4557 !!(vcpu->arch.hflags & HF_SMM_INSIDE_NMI_MASK);
4558 events->smi.latched_init = kvm_lapic_latched_init(vcpu);
4559
dab4b911 4560 events->flags = (KVM_VCPUEVENT_VALID_NMI_PENDING
f077825a
PB
4561 | KVM_VCPUEVENT_VALID_SHADOW
4562 | KVM_VCPUEVENT_VALID_SMM);
59073aaf
JM
4563 if (vcpu->kvm->arch.exception_payload_enabled)
4564 events->flags |= KVM_VCPUEVENT_VALID_PAYLOAD;
4565
97e69aa6 4566 memset(&events->reserved, 0, sizeof(events->reserved));
3cfc3092
JK
4567}
4568
dc87275f 4569static void kvm_smm_changed(struct kvm_vcpu *vcpu, bool entering_smm);
6ef4e07e 4570
3cfc3092
JK
4571static int kvm_vcpu_ioctl_x86_set_vcpu_events(struct kvm_vcpu *vcpu,
4572 struct kvm_vcpu_events *events)
4573{
dab4b911 4574 if (events->flags & ~(KVM_VCPUEVENT_VALID_NMI_PENDING
48005f64 4575 | KVM_VCPUEVENT_VALID_SIPI_VECTOR
f077825a 4576 | KVM_VCPUEVENT_VALID_SHADOW
59073aaf
JM
4577 | KVM_VCPUEVENT_VALID_SMM
4578 | KVM_VCPUEVENT_VALID_PAYLOAD))
3cfc3092
JK
4579 return -EINVAL;
4580
59073aaf
JM
4581 if (events->flags & KVM_VCPUEVENT_VALID_PAYLOAD) {
4582 if (!vcpu->kvm->arch.exception_payload_enabled)
4583 return -EINVAL;
4584 if (events->exception.pending)
4585 events->exception.injected = 0;
4586 else
4587 events->exception_has_payload = 0;
4588 } else {
4589 events->exception.pending = 0;
4590 events->exception_has_payload = 0;
4591 }
4592
4593 if ((events->exception.injected || events->exception.pending) &&
4594 (events->exception.nr > 31 || events->exception.nr == NMI_VECTOR))
78e546c8
PB
4595 return -EINVAL;
4596
28bf2888
DH
4597 /* INITs are latched while in SMM */
4598 if (events->flags & KVM_VCPUEVENT_VALID_SMM &&
4599 (events->smi.smm || events->smi.pending) &&
4600 vcpu->arch.mp_state == KVM_MP_STATE_INIT_RECEIVED)
4601 return -EINVAL;
4602
7460fb4a 4603 process_nmi(vcpu);
59073aaf
JM
4604 vcpu->arch.exception.injected = events->exception.injected;
4605 vcpu->arch.exception.pending = events->exception.pending;
3cfc3092
JK
4606 vcpu->arch.exception.nr = events->exception.nr;
4607 vcpu->arch.exception.has_error_code = events->exception.has_error_code;
4608 vcpu->arch.exception.error_code = events->exception.error_code;
59073aaf
JM
4609 vcpu->arch.exception.has_payload = events->exception_has_payload;
4610 vcpu->arch.exception.payload = events->exception_payload;
3cfc3092 4611
04140b41 4612 vcpu->arch.interrupt.injected = events->interrupt.injected;
3cfc3092
JK
4613 vcpu->arch.interrupt.nr = events->interrupt.nr;
4614 vcpu->arch.interrupt.soft = events->interrupt.soft;
48005f64 4615 if (events->flags & KVM_VCPUEVENT_VALID_SHADOW)
b3646477
JB
4616 static_call(kvm_x86_set_interrupt_shadow)(vcpu,
4617 events->interrupt.shadow);
3cfc3092
JK
4618
4619 vcpu->arch.nmi_injected = events->nmi.injected;
dab4b911
JK
4620 if (events->flags & KVM_VCPUEVENT_VALID_NMI_PENDING)
4621 vcpu->arch.nmi_pending = events->nmi.pending;
b3646477 4622 static_call(kvm_x86_set_nmi_mask)(vcpu, events->nmi.masked);
3cfc3092 4623
66450a21 4624 if (events->flags & KVM_VCPUEVENT_VALID_SIPI_VECTOR &&
bce87cce 4625 lapic_in_kernel(vcpu))
66450a21 4626 vcpu->arch.apic->sipi_vector = events->sipi_vector;
3cfc3092 4627
f077825a 4628 if (events->flags & KVM_VCPUEVENT_VALID_SMM) {
dc87275f
SC
4629 if (!!(vcpu->arch.hflags & HF_SMM_MASK) != events->smi.smm)
4630 kvm_smm_changed(vcpu, events->smi.smm);
6ef4e07e 4631
f077825a 4632 vcpu->arch.smi_pending = events->smi.pending;
f4ef1910
WL
4633
4634 if (events->smi.smm) {
4635 if (events->smi.smm_inside_nmi)
4636 vcpu->arch.hflags |= HF_SMM_INSIDE_NMI_MASK;
f077825a 4637 else
f4ef1910 4638 vcpu->arch.hflags &= ~HF_SMM_INSIDE_NMI_MASK;
ff90afa7
LA
4639 }
4640
4641 if (lapic_in_kernel(vcpu)) {
4642 if (events->smi.latched_init)
4643 set_bit(KVM_APIC_INIT, &vcpu->arch.apic->pending_events);
4644 else
4645 clear_bit(KVM_APIC_INIT, &vcpu->arch.apic->pending_events);
f077825a
PB
4646 }
4647 }
4648
3842d135
AK
4649 kvm_make_request(KVM_REQ_EVENT, vcpu);
4650
3cfc3092
JK
4651 return 0;
4652}
4653
a1efbe77
JK
4654static void kvm_vcpu_ioctl_x86_get_debugregs(struct kvm_vcpu *vcpu,
4655 struct kvm_debugregs *dbgregs)
4656{
73aaf249
JK
4657 unsigned long val;
4658
a1efbe77 4659 memcpy(dbgregs->db, vcpu->arch.db, sizeof(vcpu->arch.db));
16f8a6f9 4660 kvm_get_dr(vcpu, 6, &val);
73aaf249 4661 dbgregs->dr6 = val;
a1efbe77
JK
4662 dbgregs->dr7 = vcpu->arch.dr7;
4663 dbgregs->flags = 0;
97e69aa6 4664 memset(&dbgregs->reserved, 0, sizeof(dbgregs->reserved));
a1efbe77
JK
4665}
4666
4667static int kvm_vcpu_ioctl_x86_set_debugregs(struct kvm_vcpu *vcpu,
4668 struct kvm_debugregs *dbgregs)
4669{
4670 if (dbgregs->flags)
4671 return -EINVAL;
4672
fd238002 4673 if (!kvm_dr6_valid(dbgregs->dr6))
d14bdb55 4674 return -EINVAL;
fd238002 4675 if (!kvm_dr7_valid(dbgregs->dr7))
d14bdb55
PB
4676 return -EINVAL;
4677
a1efbe77 4678 memcpy(vcpu->arch.db, dbgregs->db, sizeof(vcpu->arch.db));
ae561ede 4679 kvm_update_dr0123(vcpu);
a1efbe77
JK
4680 vcpu->arch.dr6 = dbgregs->dr6;
4681 vcpu->arch.dr7 = dbgregs->dr7;
9926c9fd 4682 kvm_update_dr7(vcpu);
a1efbe77 4683
a1efbe77
JK
4684 return 0;
4685}
4686
df1daba7
PB
4687#define XSTATE_COMPACTION_ENABLED (1ULL << 63)
4688
4689static void fill_xsave(u8 *dest, struct kvm_vcpu *vcpu)
4690{
b666a4b6 4691 struct xregs_state *xsave = &vcpu->arch.guest_fpu->state.xsave;
400e4b20 4692 u64 xstate_bv = xsave->header.xfeatures;
df1daba7
PB
4693 u64 valid;
4694
4695 /*
4696 * Copy legacy XSAVE area, to avoid complications with CPUID
4697 * leaves 0 and 1 in the loop below.
4698 */
4699 memcpy(dest, xsave, XSAVE_HDR_OFFSET);
4700
4701 /* Set XSTATE_BV */
00c87e9a 4702 xstate_bv &= vcpu->arch.guest_supported_xcr0 | XFEATURE_MASK_FPSSE;
df1daba7
PB
4703 *(u64 *)(dest + XSAVE_HDR_OFFSET) = xstate_bv;
4704
4705 /*
4706 * Copy each region from the possibly compacted offset to the
4707 * non-compacted offset.
4708 */
d91cab78 4709 valid = xstate_bv & ~XFEATURE_MASK_FPSSE;
df1daba7 4710 while (valid) {
abd16d68
SAS
4711 u64 xfeature_mask = valid & -valid;
4712 int xfeature_nr = fls64(xfeature_mask) - 1;
4713 void *src = get_xsave_addr(xsave, xfeature_nr);
df1daba7
PB
4714
4715 if (src) {
4716 u32 size, offset, ecx, edx;
abd16d68 4717 cpuid_count(XSTATE_CPUID, xfeature_nr,
df1daba7 4718 &size, &offset, &ecx, &edx);
abd16d68 4719 if (xfeature_nr == XFEATURE_PKRU)
38cfd5e3
PB
4720 memcpy(dest + offset, &vcpu->arch.pkru,
4721 sizeof(vcpu->arch.pkru));
4722 else
4723 memcpy(dest + offset, src, size);
4724
df1daba7
PB
4725 }
4726
abd16d68 4727 valid -= xfeature_mask;
df1daba7
PB
4728 }
4729}
4730
4731static void load_xsave(struct kvm_vcpu *vcpu, u8 *src)
4732{
b666a4b6 4733 struct xregs_state *xsave = &vcpu->arch.guest_fpu->state.xsave;
df1daba7
PB
4734 u64 xstate_bv = *(u64 *)(src + XSAVE_HDR_OFFSET);
4735 u64 valid;
4736
4737 /*
4738 * Copy legacy XSAVE area, to avoid complications with CPUID
4739 * leaves 0 and 1 in the loop below.
4740 */
4741 memcpy(xsave, src, XSAVE_HDR_OFFSET);
4742
4743 /* Set XSTATE_BV and possibly XCOMP_BV. */
400e4b20 4744 xsave->header.xfeatures = xstate_bv;
782511b0 4745 if (boot_cpu_has(X86_FEATURE_XSAVES))
3a54450b 4746 xsave->header.xcomp_bv = host_xcr0 | XSTATE_COMPACTION_ENABLED;
df1daba7
PB
4747
4748 /*
4749 * Copy each region from the non-compacted offset to the
4750 * possibly compacted offset.
4751 */
d91cab78 4752 valid = xstate_bv & ~XFEATURE_MASK_FPSSE;
df1daba7 4753 while (valid) {
abd16d68
SAS
4754 u64 xfeature_mask = valid & -valid;
4755 int xfeature_nr = fls64(xfeature_mask) - 1;
4756 void *dest = get_xsave_addr(xsave, xfeature_nr);
df1daba7
PB
4757
4758 if (dest) {
4759 u32 size, offset, ecx, edx;
abd16d68 4760 cpuid_count(XSTATE_CPUID, xfeature_nr,
df1daba7 4761 &size, &offset, &ecx, &edx);
abd16d68 4762 if (xfeature_nr == XFEATURE_PKRU)
38cfd5e3
PB
4763 memcpy(&vcpu->arch.pkru, src + offset,
4764 sizeof(vcpu->arch.pkru));
4765 else
4766 memcpy(dest, src + offset, size);
ee4100da 4767 }
df1daba7 4768
abd16d68 4769 valid -= xfeature_mask;
df1daba7
PB
4770 }
4771}
4772
2d5b5a66
SY
4773static void kvm_vcpu_ioctl_x86_get_xsave(struct kvm_vcpu *vcpu,
4774 struct kvm_xsave *guest_xsave)
4775{
ed02b213
TL
4776 if (!vcpu->arch.guest_fpu)
4777 return;
4778
d366bf7e 4779 if (boot_cpu_has(X86_FEATURE_XSAVE)) {
df1daba7
PB
4780 memset(guest_xsave, 0, sizeof(struct kvm_xsave));
4781 fill_xsave((u8 *) guest_xsave->region, vcpu);
4344ee98 4782 } else {
2d5b5a66 4783 memcpy(guest_xsave->region,
b666a4b6 4784 &vcpu->arch.guest_fpu->state.fxsave,
c47ada30 4785 sizeof(struct fxregs_state));
2d5b5a66 4786 *(u64 *)&guest_xsave->region[XSAVE_HDR_OFFSET / sizeof(u32)] =
d91cab78 4787 XFEATURE_MASK_FPSSE;
2d5b5a66
SY
4788 }
4789}
4790
a575813b
WL
4791#define XSAVE_MXCSR_OFFSET 24
4792
2d5b5a66
SY
4793static int kvm_vcpu_ioctl_x86_set_xsave(struct kvm_vcpu *vcpu,
4794 struct kvm_xsave *guest_xsave)
4795{
ed02b213
TL
4796 u64 xstate_bv;
4797 u32 mxcsr;
4798
4799 if (!vcpu->arch.guest_fpu)
4800 return 0;
4801
4802 xstate_bv = *(u64 *)&guest_xsave->region[XSAVE_HDR_OFFSET / sizeof(u32)];
4803 mxcsr = *(u32 *)&guest_xsave->region[XSAVE_MXCSR_OFFSET / sizeof(u32)];
2d5b5a66 4804
d366bf7e 4805 if (boot_cpu_has(X86_FEATURE_XSAVE)) {
d7876f1b
PB
4806 /*
4807 * Here we allow setting states that are not present in
4808 * CPUID leaf 0xD, index 0, EDX:EAX. This is for compatibility
4809 * with old userspace.
4810 */
cfc48181 4811 if (xstate_bv & ~supported_xcr0 || mxcsr & ~mxcsr_feature_mask)
d7876f1b 4812 return -EINVAL;
df1daba7 4813 load_xsave(vcpu, (u8 *)guest_xsave->region);
d7876f1b 4814 } else {
a575813b
WL
4815 if (xstate_bv & ~XFEATURE_MASK_FPSSE ||
4816 mxcsr & ~mxcsr_feature_mask)
2d5b5a66 4817 return -EINVAL;
b666a4b6 4818 memcpy(&vcpu->arch.guest_fpu->state.fxsave,
c47ada30 4819 guest_xsave->region, sizeof(struct fxregs_state));
2d5b5a66
SY
4820 }
4821 return 0;
4822}
4823
4824static void kvm_vcpu_ioctl_x86_get_xcrs(struct kvm_vcpu *vcpu,
4825 struct kvm_xcrs *guest_xcrs)
4826{
d366bf7e 4827 if (!boot_cpu_has(X86_FEATURE_XSAVE)) {
2d5b5a66
SY
4828 guest_xcrs->nr_xcrs = 0;
4829 return;
4830 }
4831
4832 guest_xcrs->nr_xcrs = 1;
4833 guest_xcrs->flags = 0;
4834 guest_xcrs->xcrs[0].xcr = XCR_XFEATURE_ENABLED_MASK;
4835 guest_xcrs->xcrs[0].value = vcpu->arch.xcr0;
4836}
4837
4838static int kvm_vcpu_ioctl_x86_set_xcrs(struct kvm_vcpu *vcpu,
4839 struct kvm_xcrs *guest_xcrs)
4840{
4841 int i, r = 0;
4842
d366bf7e 4843 if (!boot_cpu_has(X86_FEATURE_XSAVE))
2d5b5a66
SY
4844 return -EINVAL;
4845
4846 if (guest_xcrs->nr_xcrs > KVM_MAX_XCRS || guest_xcrs->flags)
4847 return -EINVAL;
4848
4849 for (i = 0; i < guest_xcrs->nr_xcrs; i++)
4850 /* Only support XCR0 currently */
c67a04cb 4851 if (guest_xcrs->xcrs[i].xcr == XCR_XFEATURE_ENABLED_MASK) {
2d5b5a66 4852 r = __kvm_set_xcr(vcpu, XCR_XFEATURE_ENABLED_MASK,
c67a04cb 4853 guest_xcrs->xcrs[i].value);
2d5b5a66
SY
4854 break;
4855 }
4856 if (r)
4857 r = -EINVAL;
4858 return r;
4859}
4860
1c0b28c2
EM
4861/*
4862 * kvm_set_guest_paused() indicates to the guest kernel that it has been
4863 * stopped by the hypervisor. This function will be called from the host only.
4864 * EINVAL is returned when the host attempts to set the flag for a guest that
4865 * does not support pv clocks.
4866 */
4867static int kvm_set_guest_paused(struct kvm_vcpu *vcpu)
4868{
0b79459b 4869 if (!vcpu->arch.pv_time_enabled)
1c0b28c2 4870 return -EINVAL;
51d59c6b 4871 vcpu->arch.pvclock_set_guest_stopped_request = true;
1c0b28c2
EM
4872 kvm_make_request(KVM_REQ_CLOCK_UPDATE, vcpu);
4873 return 0;
4874}
4875
5c919412
AS
4876static int kvm_vcpu_ioctl_enable_cap(struct kvm_vcpu *vcpu,
4877 struct kvm_enable_cap *cap)
4878{
57b119da
VK
4879 int r;
4880 uint16_t vmcs_version;
4881 void __user *user_ptr;
4882
5c919412
AS
4883 if (cap->flags)
4884 return -EINVAL;
4885
4886 switch (cap->cap) {
efc479e6
RK
4887 case KVM_CAP_HYPERV_SYNIC2:
4888 if (cap->args[0])
4889 return -EINVAL;
df561f66 4890 fallthrough;
b2869f28 4891
5c919412 4892 case KVM_CAP_HYPERV_SYNIC:
546d87e5
WL
4893 if (!irqchip_in_kernel(vcpu->kvm))
4894 return -EINVAL;
efc479e6
RK
4895 return kvm_hv_activate_synic(vcpu, cap->cap ==
4896 KVM_CAP_HYPERV_SYNIC2);
57b119da 4897 case KVM_CAP_HYPERV_ENLIGHTENED_VMCS:
33b22172 4898 if (!kvm_x86_ops.nested_ops->enable_evmcs)
5158917c 4899 return -ENOTTY;
33b22172 4900 r = kvm_x86_ops.nested_ops->enable_evmcs(vcpu, &vmcs_version);
57b119da
VK
4901 if (!r) {
4902 user_ptr = (void __user *)(uintptr_t)cap->args[0];
4903 if (copy_to_user(user_ptr, &vmcs_version,
4904 sizeof(vmcs_version)))
4905 r = -EFAULT;
4906 }
4907 return r;
344c6c80 4908 case KVM_CAP_HYPERV_DIRECT_TLBFLUSH:
afaf0b2f 4909 if (!kvm_x86_ops.enable_direct_tlbflush)
344c6c80
TL
4910 return -ENOTTY;
4911
b3646477 4912 return static_call(kvm_x86_enable_direct_tlbflush)(vcpu);
57b119da 4913
644f7067
VK
4914 case KVM_CAP_HYPERV_ENFORCE_CPUID:
4915 return kvm_hv_set_enforce_cpuid(vcpu, cap->args[0]);
4916
66570e96
OU
4917 case KVM_CAP_ENFORCE_PV_FEATURE_CPUID:
4918 vcpu->arch.pv_cpuid.enforce = cap->args[0];
01b4f510
OU
4919 if (vcpu->arch.pv_cpuid.enforce)
4920 kvm_update_pv_runtime(vcpu);
66570e96
OU
4921
4922 return 0;
5c919412
AS
4923 default:
4924 return -EINVAL;
4925 }
4926}
4927
313a3dc7
CO
4928long kvm_arch_vcpu_ioctl(struct file *filp,
4929 unsigned int ioctl, unsigned long arg)
4930{
4931 struct kvm_vcpu *vcpu = filp->private_data;
4932 void __user *argp = (void __user *)arg;
4933 int r;
d1ac91d8 4934 union {
6dba9403 4935 struct kvm_sregs2 *sregs2;
d1ac91d8
AK
4936 struct kvm_lapic_state *lapic;
4937 struct kvm_xsave *xsave;
4938 struct kvm_xcrs *xcrs;
4939 void *buffer;
4940 } u;
4941
9b062471
CD
4942 vcpu_load(vcpu);
4943
d1ac91d8 4944 u.buffer = NULL;
313a3dc7
CO
4945 switch (ioctl) {
4946 case KVM_GET_LAPIC: {
2204ae3c 4947 r = -EINVAL;
bce87cce 4948 if (!lapic_in_kernel(vcpu))
2204ae3c 4949 goto out;
254272ce
BG
4950 u.lapic = kzalloc(sizeof(struct kvm_lapic_state),
4951 GFP_KERNEL_ACCOUNT);
313a3dc7 4952
b772ff36 4953 r = -ENOMEM;
d1ac91d8 4954 if (!u.lapic)
b772ff36 4955 goto out;
d1ac91d8 4956 r = kvm_vcpu_ioctl_get_lapic(vcpu, u.lapic);
313a3dc7
CO
4957 if (r)
4958 goto out;
4959 r = -EFAULT;
d1ac91d8 4960 if (copy_to_user(argp, u.lapic, sizeof(struct kvm_lapic_state)))
313a3dc7
CO
4961 goto out;
4962 r = 0;
4963 break;
4964 }
4965 case KVM_SET_LAPIC: {
2204ae3c 4966 r = -EINVAL;
bce87cce 4967 if (!lapic_in_kernel(vcpu))
2204ae3c 4968 goto out;
ff5c2c03 4969 u.lapic = memdup_user(argp, sizeof(*u.lapic));
9b062471
CD
4970 if (IS_ERR(u.lapic)) {
4971 r = PTR_ERR(u.lapic);
4972 goto out_nofree;
4973 }
ff5c2c03 4974
d1ac91d8 4975 r = kvm_vcpu_ioctl_set_lapic(vcpu, u.lapic);
313a3dc7
CO
4976 break;
4977 }
f77bc6a4
ZX
4978 case KVM_INTERRUPT: {
4979 struct kvm_interrupt irq;
4980
4981 r = -EFAULT;
0e96f31e 4982 if (copy_from_user(&irq, argp, sizeof(irq)))
f77bc6a4
ZX
4983 goto out;
4984 r = kvm_vcpu_ioctl_interrupt(vcpu, &irq);
f77bc6a4
ZX
4985 break;
4986 }
c4abb7c9
JK
4987 case KVM_NMI: {
4988 r = kvm_vcpu_ioctl_nmi(vcpu);
c4abb7c9
JK
4989 break;
4990 }
f077825a
PB
4991 case KVM_SMI: {
4992 r = kvm_vcpu_ioctl_smi(vcpu);
4993 break;
4994 }
313a3dc7
CO
4995 case KVM_SET_CPUID: {
4996 struct kvm_cpuid __user *cpuid_arg = argp;
4997 struct kvm_cpuid cpuid;
4998
4999 r = -EFAULT;
0e96f31e 5000 if (copy_from_user(&cpuid, cpuid_arg, sizeof(cpuid)))
313a3dc7
CO
5001 goto out;
5002 r = kvm_vcpu_ioctl_set_cpuid(vcpu, &cpuid, cpuid_arg->entries);
313a3dc7
CO
5003 break;
5004 }
07716717
DK
5005 case KVM_SET_CPUID2: {
5006 struct kvm_cpuid2 __user *cpuid_arg = argp;
5007 struct kvm_cpuid2 cpuid;
5008
5009 r = -EFAULT;
0e96f31e 5010 if (copy_from_user(&cpuid, cpuid_arg, sizeof(cpuid)))
07716717
DK
5011 goto out;
5012 r = kvm_vcpu_ioctl_set_cpuid2(vcpu, &cpuid,
19355475 5013 cpuid_arg->entries);
07716717
DK
5014 break;
5015 }
5016 case KVM_GET_CPUID2: {
5017 struct kvm_cpuid2 __user *cpuid_arg = argp;
5018 struct kvm_cpuid2 cpuid;
5019
5020 r = -EFAULT;
0e96f31e 5021 if (copy_from_user(&cpuid, cpuid_arg, sizeof(cpuid)))
07716717
DK
5022 goto out;
5023 r = kvm_vcpu_ioctl_get_cpuid2(vcpu, &cpuid,
19355475 5024 cpuid_arg->entries);
07716717
DK
5025 if (r)
5026 goto out;
5027 r = -EFAULT;
0e96f31e 5028 if (copy_to_user(cpuid_arg, &cpuid, sizeof(cpuid)))
07716717
DK
5029 goto out;
5030 r = 0;
5031 break;
5032 }
801e459a
TL
5033 case KVM_GET_MSRS: {
5034 int idx = srcu_read_lock(&vcpu->kvm->srcu);
609e36d3 5035 r = msr_io(vcpu, argp, do_get_msr, 1);
801e459a 5036 srcu_read_unlock(&vcpu->kvm->srcu, idx);
313a3dc7 5037 break;
801e459a
TL
5038 }
5039 case KVM_SET_MSRS: {
5040 int idx = srcu_read_lock(&vcpu->kvm->srcu);
313a3dc7 5041 r = msr_io(vcpu, argp, do_set_msr, 0);
801e459a 5042 srcu_read_unlock(&vcpu->kvm->srcu, idx);
313a3dc7 5043 break;
801e459a 5044 }
b209749f
AK
5045 case KVM_TPR_ACCESS_REPORTING: {
5046 struct kvm_tpr_access_ctl tac;
5047
5048 r = -EFAULT;
0e96f31e 5049 if (copy_from_user(&tac, argp, sizeof(tac)))
b209749f
AK
5050 goto out;
5051 r = vcpu_ioctl_tpr_access_reporting(vcpu, &tac);
5052 if (r)
5053 goto out;
5054 r = -EFAULT;
0e96f31e 5055 if (copy_to_user(argp, &tac, sizeof(tac)))
b209749f
AK
5056 goto out;
5057 r = 0;
5058 break;
5059 };
b93463aa
AK
5060 case KVM_SET_VAPIC_ADDR: {
5061 struct kvm_vapic_addr va;
7301d6ab 5062 int idx;
b93463aa
AK
5063
5064 r = -EINVAL;
35754c98 5065 if (!lapic_in_kernel(vcpu))
b93463aa
AK
5066 goto out;
5067 r = -EFAULT;
0e96f31e 5068 if (copy_from_user(&va, argp, sizeof(va)))
b93463aa 5069 goto out;
7301d6ab 5070 idx = srcu_read_lock(&vcpu->kvm->srcu);
fda4e2e8 5071 r = kvm_lapic_set_vapic_addr(vcpu, va.vapic_addr);
7301d6ab 5072 srcu_read_unlock(&vcpu->kvm->srcu, idx);
b93463aa
AK
5073 break;
5074 }
890ca9ae
HY
5075 case KVM_X86_SETUP_MCE: {
5076 u64 mcg_cap;
5077
5078 r = -EFAULT;
0e96f31e 5079 if (copy_from_user(&mcg_cap, argp, sizeof(mcg_cap)))
890ca9ae
HY
5080 goto out;
5081 r = kvm_vcpu_ioctl_x86_setup_mce(vcpu, mcg_cap);
5082 break;
5083 }
5084 case KVM_X86_SET_MCE: {
5085 struct kvm_x86_mce mce;
5086
5087 r = -EFAULT;
0e96f31e 5088 if (copy_from_user(&mce, argp, sizeof(mce)))
890ca9ae
HY
5089 goto out;
5090 r = kvm_vcpu_ioctl_x86_set_mce(vcpu, &mce);
5091 break;
5092 }
3cfc3092
JK
5093 case KVM_GET_VCPU_EVENTS: {
5094 struct kvm_vcpu_events events;
5095
5096 kvm_vcpu_ioctl_x86_get_vcpu_events(vcpu, &events);
5097
5098 r = -EFAULT;
5099 if (copy_to_user(argp, &events, sizeof(struct kvm_vcpu_events)))
5100 break;
5101 r = 0;
5102 break;
5103 }
5104 case KVM_SET_VCPU_EVENTS: {
5105 struct kvm_vcpu_events events;
5106
5107 r = -EFAULT;
5108 if (copy_from_user(&events, argp, sizeof(struct kvm_vcpu_events)))
5109 break;
5110
5111 r = kvm_vcpu_ioctl_x86_set_vcpu_events(vcpu, &events);
5112 break;
5113 }
a1efbe77
JK
5114 case KVM_GET_DEBUGREGS: {
5115 struct kvm_debugregs dbgregs;
5116
5117 kvm_vcpu_ioctl_x86_get_debugregs(vcpu, &dbgregs);
5118
5119 r = -EFAULT;
5120 if (copy_to_user(argp, &dbgregs,
5121 sizeof(struct kvm_debugregs)))
5122 break;
5123 r = 0;
5124 break;
5125 }
5126 case KVM_SET_DEBUGREGS: {
5127 struct kvm_debugregs dbgregs;
5128
5129 r = -EFAULT;
5130 if (copy_from_user(&dbgregs, argp,
5131 sizeof(struct kvm_debugregs)))
5132 break;
5133
5134 r = kvm_vcpu_ioctl_x86_set_debugregs(vcpu, &dbgregs);
5135 break;
5136 }
2d5b5a66 5137 case KVM_GET_XSAVE: {
254272ce 5138 u.xsave = kzalloc(sizeof(struct kvm_xsave), GFP_KERNEL_ACCOUNT);
2d5b5a66 5139 r = -ENOMEM;
d1ac91d8 5140 if (!u.xsave)
2d5b5a66
SY
5141 break;
5142
d1ac91d8 5143 kvm_vcpu_ioctl_x86_get_xsave(vcpu, u.xsave);
2d5b5a66
SY
5144
5145 r = -EFAULT;
d1ac91d8 5146 if (copy_to_user(argp, u.xsave, sizeof(struct kvm_xsave)))
2d5b5a66
SY
5147 break;
5148 r = 0;
5149 break;
5150 }
5151 case KVM_SET_XSAVE: {
ff5c2c03 5152 u.xsave = memdup_user(argp, sizeof(*u.xsave));
9b062471
CD
5153 if (IS_ERR(u.xsave)) {
5154 r = PTR_ERR(u.xsave);
5155 goto out_nofree;
5156 }
2d5b5a66 5157
d1ac91d8 5158 r = kvm_vcpu_ioctl_x86_set_xsave(vcpu, u.xsave);
2d5b5a66
SY
5159 break;
5160 }
5161 case KVM_GET_XCRS: {
254272ce 5162 u.xcrs = kzalloc(sizeof(struct kvm_xcrs), GFP_KERNEL_ACCOUNT);
2d5b5a66 5163 r = -ENOMEM;
d1ac91d8 5164 if (!u.xcrs)
2d5b5a66
SY
5165 break;
5166
d1ac91d8 5167 kvm_vcpu_ioctl_x86_get_xcrs(vcpu, u.xcrs);
2d5b5a66
SY
5168
5169 r = -EFAULT;
d1ac91d8 5170 if (copy_to_user(argp, u.xcrs,
2d5b5a66
SY
5171 sizeof(struct kvm_xcrs)))
5172 break;
5173 r = 0;
5174 break;
5175 }
5176 case KVM_SET_XCRS: {
ff5c2c03 5177 u.xcrs = memdup_user(argp, sizeof(*u.xcrs));
9b062471
CD
5178 if (IS_ERR(u.xcrs)) {
5179 r = PTR_ERR(u.xcrs);
5180 goto out_nofree;
5181 }
2d5b5a66 5182
d1ac91d8 5183 r = kvm_vcpu_ioctl_x86_set_xcrs(vcpu, u.xcrs);
2d5b5a66
SY
5184 break;
5185 }
92a1f12d
JR
5186 case KVM_SET_TSC_KHZ: {
5187 u32 user_tsc_khz;
5188
5189 r = -EINVAL;
92a1f12d
JR
5190 user_tsc_khz = (u32)arg;
5191
26769f96
MT
5192 if (kvm_has_tsc_control &&
5193 user_tsc_khz >= kvm_max_guest_tsc_khz)
92a1f12d
JR
5194 goto out;
5195
cc578287
ZA
5196 if (user_tsc_khz == 0)
5197 user_tsc_khz = tsc_khz;
5198
381d585c
HZ
5199 if (!kvm_set_tsc_khz(vcpu, user_tsc_khz))
5200 r = 0;
92a1f12d 5201
92a1f12d
JR
5202 goto out;
5203 }
5204 case KVM_GET_TSC_KHZ: {
cc578287 5205 r = vcpu->arch.virtual_tsc_khz;
92a1f12d
JR
5206 goto out;
5207 }
1c0b28c2
EM
5208 case KVM_KVMCLOCK_CTRL: {
5209 r = kvm_set_guest_paused(vcpu);
5210 goto out;
5211 }
5c919412
AS
5212 case KVM_ENABLE_CAP: {
5213 struct kvm_enable_cap cap;
5214
5215 r = -EFAULT;
5216 if (copy_from_user(&cap, argp, sizeof(cap)))
5217 goto out;
5218 r = kvm_vcpu_ioctl_enable_cap(vcpu, &cap);
5219 break;
5220 }
8fcc4b59
JM
5221 case KVM_GET_NESTED_STATE: {
5222 struct kvm_nested_state __user *user_kvm_nested_state = argp;
5223 u32 user_data_size;
5224
5225 r = -EINVAL;
33b22172 5226 if (!kvm_x86_ops.nested_ops->get_state)
8fcc4b59
JM
5227 break;
5228
5229 BUILD_BUG_ON(sizeof(user_data_size) != sizeof(user_kvm_nested_state->size));
26b471c7 5230 r = -EFAULT;
8fcc4b59 5231 if (get_user(user_data_size, &user_kvm_nested_state->size))
26b471c7 5232 break;
8fcc4b59 5233
33b22172
PB
5234 r = kvm_x86_ops.nested_ops->get_state(vcpu, user_kvm_nested_state,
5235 user_data_size);
8fcc4b59 5236 if (r < 0)
26b471c7 5237 break;
8fcc4b59
JM
5238
5239 if (r > user_data_size) {
5240 if (put_user(r, &user_kvm_nested_state->size))
26b471c7
LA
5241 r = -EFAULT;
5242 else
5243 r = -E2BIG;
5244 break;
8fcc4b59 5245 }
26b471c7 5246
8fcc4b59
JM
5247 r = 0;
5248 break;
5249 }
5250 case KVM_SET_NESTED_STATE: {
5251 struct kvm_nested_state __user *user_kvm_nested_state = argp;
5252 struct kvm_nested_state kvm_state;
ad5996d9 5253 int idx;
8fcc4b59
JM
5254
5255 r = -EINVAL;
33b22172 5256 if (!kvm_x86_ops.nested_ops->set_state)
8fcc4b59
JM
5257 break;
5258
26b471c7 5259 r = -EFAULT;
8fcc4b59 5260 if (copy_from_user(&kvm_state, user_kvm_nested_state, sizeof(kvm_state)))
26b471c7 5261 break;
8fcc4b59 5262
26b471c7 5263 r = -EINVAL;
8fcc4b59 5264 if (kvm_state.size < sizeof(kvm_state))
26b471c7 5265 break;
8fcc4b59
JM
5266
5267 if (kvm_state.flags &
8cab6507 5268 ~(KVM_STATE_NESTED_RUN_PENDING | KVM_STATE_NESTED_GUEST_MODE
cc440cda
PB
5269 | KVM_STATE_NESTED_EVMCS | KVM_STATE_NESTED_MTF_PENDING
5270 | KVM_STATE_NESTED_GIF_SET))
26b471c7 5271 break;
8fcc4b59
JM
5272
5273 /* nested_run_pending implies guest_mode. */
8cab6507
VK
5274 if ((kvm_state.flags & KVM_STATE_NESTED_RUN_PENDING)
5275 && !(kvm_state.flags & KVM_STATE_NESTED_GUEST_MODE))
26b471c7 5276 break;
8fcc4b59 5277
ad5996d9 5278 idx = srcu_read_lock(&vcpu->kvm->srcu);
33b22172 5279 r = kvm_x86_ops.nested_ops->set_state(vcpu, user_kvm_nested_state, &kvm_state);
ad5996d9 5280 srcu_read_unlock(&vcpu->kvm->srcu, idx);
8fcc4b59
JM
5281 break;
5282 }
c21d54f0
VK
5283 case KVM_GET_SUPPORTED_HV_CPUID:
5284 r = kvm_ioctl_get_supported_hv_cpuid(vcpu, argp);
2bc39970 5285 break;
b59b153d 5286#ifdef CONFIG_KVM_XEN
3e324615
DW
5287 case KVM_XEN_VCPU_GET_ATTR: {
5288 struct kvm_xen_vcpu_attr xva;
5289
5290 r = -EFAULT;
5291 if (copy_from_user(&xva, argp, sizeof(xva)))
5292 goto out;
5293 r = kvm_xen_vcpu_get_attr(vcpu, &xva);
5294 if (!r && copy_to_user(argp, &xva, sizeof(xva)))
5295 r = -EFAULT;
5296 break;
5297 }
5298 case KVM_XEN_VCPU_SET_ATTR: {
5299 struct kvm_xen_vcpu_attr xva;
5300
5301 r = -EFAULT;
5302 if (copy_from_user(&xva, argp, sizeof(xva)))
5303 goto out;
5304 r = kvm_xen_vcpu_set_attr(vcpu, &xva);
5305 break;
5306 }
b59b153d 5307#endif
6dba9403
ML
5308 case KVM_GET_SREGS2: {
5309 u.sregs2 = kzalloc(sizeof(struct kvm_sregs2), GFP_KERNEL);
5310 r = -ENOMEM;
5311 if (!u.sregs2)
5312 goto out;
5313 __get_sregs2(vcpu, u.sregs2);
5314 r = -EFAULT;
5315 if (copy_to_user(argp, u.sregs2, sizeof(struct kvm_sregs2)))
5316 goto out;
5317 r = 0;
5318 break;
5319 }
5320 case KVM_SET_SREGS2: {
5321 u.sregs2 = memdup_user(argp, sizeof(struct kvm_sregs2));
5322 if (IS_ERR(u.sregs2)) {
5323 r = PTR_ERR(u.sregs2);
5324 u.sregs2 = NULL;
5325 goto out;
5326 }
5327 r = __set_sregs2(vcpu, u.sregs2);
5328 break;
5329 }
313a3dc7
CO
5330 default:
5331 r = -EINVAL;
5332 }
5333out:
d1ac91d8 5334 kfree(u.buffer);
9b062471
CD
5335out_nofree:
5336 vcpu_put(vcpu);
313a3dc7
CO
5337 return r;
5338}
5339
1499fa80 5340vm_fault_t kvm_arch_vcpu_fault(struct kvm_vcpu *vcpu, struct vm_fault *vmf)
5b1c1493
CO
5341{
5342 return VM_FAULT_SIGBUS;
5343}
5344
1fe779f8
CO
5345static int kvm_vm_ioctl_set_tss_addr(struct kvm *kvm, unsigned long addr)
5346{
5347 int ret;
5348
5349 if (addr > (unsigned int)(-3 * PAGE_SIZE))
951179ce 5350 return -EINVAL;
b3646477 5351 ret = static_call(kvm_x86_set_tss_addr)(kvm, addr);
1fe779f8
CO
5352 return ret;
5353}
5354
b927a3ce
SY
5355static int kvm_vm_ioctl_set_identity_map_addr(struct kvm *kvm,
5356 u64 ident_addr)
5357{
b3646477 5358 return static_call(kvm_x86_set_identity_map_addr)(kvm, ident_addr);
b927a3ce
SY
5359}
5360
1fe779f8 5361static int kvm_vm_ioctl_set_nr_mmu_pages(struct kvm *kvm,
bc8a3d89 5362 unsigned long kvm_nr_mmu_pages)
1fe779f8
CO
5363{
5364 if (kvm_nr_mmu_pages < KVM_MIN_ALLOC_MMU_PAGES)
5365 return -EINVAL;
5366
79fac95e 5367 mutex_lock(&kvm->slots_lock);
1fe779f8
CO
5368
5369 kvm_mmu_change_mmu_pages(kvm, kvm_nr_mmu_pages);
f05e70ac 5370 kvm->arch.n_requested_mmu_pages = kvm_nr_mmu_pages;
1fe779f8 5371
79fac95e 5372 mutex_unlock(&kvm->slots_lock);
1fe779f8
CO
5373 return 0;
5374}
5375
bc8a3d89 5376static unsigned long kvm_vm_ioctl_get_nr_mmu_pages(struct kvm *kvm)
1fe779f8 5377{
39de71ec 5378 return kvm->arch.n_max_mmu_pages;
1fe779f8
CO
5379}
5380
1fe779f8
CO
5381static int kvm_vm_ioctl_get_irqchip(struct kvm *kvm, struct kvm_irqchip *chip)
5382{
90bca052 5383 struct kvm_pic *pic = kvm->arch.vpic;
1fe779f8
CO
5384 int r;
5385
5386 r = 0;
5387 switch (chip->chip_id) {
5388 case KVM_IRQCHIP_PIC_MASTER:
90bca052 5389 memcpy(&chip->chip.pic, &pic->pics[0],
1fe779f8
CO
5390 sizeof(struct kvm_pic_state));
5391 break;
5392 case KVM_IRQCHIP_PIC_SLAVE:
90bca052 5393 memcpy(&chip->chip.pic, &pic->pics[1],
1fe779f8
CO
5394 sizeof(struct kvm_pic_state));
5395 break;
5396 case KVM_IRQCHIP_IOAPIC:
33392b49 5397 kvm_get_ioapic(kvm, &chip->chip.ioapic);
1fe779f8
CO
5398 break;
5399 default:
5400 r = -EINVAL;
5401 break;
5402 }
5403 return r;
5404}
5405
5406static int kvm_vm_ioctl_set_irqchip(struct kvm *kvm, struct kvm_irqchip *chip)
5407{
90bca052 5408 struct kvm_pic *pic = kvm->arch.vpic;
1fe779f8
CO
5409 int r;
5410
5411 r = 0;
5412 switch (chip->chip_id) {
5413 case KVM_IRQCHIP_PIC_MASTER:
90bca052
DH
5414 spin_lock(&pic->lock);
5415 memcpy(&pic->pics[0], &chip->chip.pic,
1fe779f8 5416 sizeof(struct kvm_pic_state));
90bca052 5417 spin_unlock(&pic->lock);
1fe779f8
CO
5418 break;
5419 case KVM_IRQCHIP_PIC_SLAVE:
90bca052
DH
5420 spin_lock(&pic->lock);
5421 memcpy(&pic->pics[1], &chip->chip.pic,
1fe779f8 5422 sizeof(struct kvm_pic_state));
90bca052 5423 spin_unlock(&pic->lock);
1fe779f8
CO
5424 break;
5425 case KVM_IRQCHIP_IOAPIC:
33392b49 5426 kvm_set_ioapic(kvm, &chip->chip.ioapic);
1fe779f8
CO
5427 break;
5428 default:
5429 r = -EINVAL;
5430 break;
5431 }
90bca052 5432 kvm_pic_update_irq(pic);
1fe779f8
CO
5433 return r;
5434}
5435
e0f63cb9
SY
5436static int kvm_vm_ioctl_get_pit(struct kvm *kvm, struct kvm_pit_state *ps)
5437{
34f3941c
RK
5438 struct kvm_kpit_state *kps = &kvm->arch.vpit->pit_state;
5439
5440 BUILD_BUG_ON(sizeof(*ps) != sizeof(kps->channels));
5441
5442 mutex_lock(&kps->lock);
5443 memcpy(ps, &kps->channels, sizeof(*ps));
5444 mutex_unlock(&kps->lock);
2da29bcc 5445 return 0;
e0f63cb9
SY
5446}
5447
5448static int kvm_vm_ioctl_set_pit(struct kvm *kvm, struct kvm_pit_state *ps)
5449{
0185604c 5450 int i;
09edea72
RK
5451 struct kvm_pit *pit = kvm->arch.vpit;
5452
5453 mutex_lock(&pit->pit_state.lock);
34f3941c 5454 memcpy(&pit->pit_state.channels, ps, sizeof(*ps));
0185604c 5455 for (i = 0; i < 3; i++)
09edea72
RK
5456 kvm_pit_load_count(pit, i, ps->channels[i].count, 0);
5457 mutex_unlock(&pit->pit_state.lock);
2da29bcc 5458 return 0;
e9f42757
BK
5459}
5460
5461static int kvm_vm_ioctl_get_pit2(struct kvm *kvm, struct kvm_pit_state2 *ps)
5462{
e9f42757
BK
5463 mutex_lock(&kvm->arch.vpit->pit_state.lock);
5464 memcpy(ps->channels, &kvm->arch.vpit->pit_state.channels,
5465 sizeof(ps->channels));
5466 ps->flags = kvm->arch.vpit->pit_state.flags;
5467 mutex_unlock(&kvm->arch.vpit->pit_state.lock);
97e69aa6 5468 memset(&ps->reserved, 0, sizeof(ps->reserved));
2da29bcc 5469 return 0;
e9f42757
BK
5470}
5471
5472static int kvm_vm_ioctl_set_pit2(struct kvm *kvm, struct kvm_pit_state2 *ps)
5473{
2da29bcc 5474 int start = 0;
0185604c 5475 int i;
e9f42757 5476 u32 prev_legacy, cur_legacy;
09edea72
RK
5477 struct kvm_pit *pit = kvm->arch.vpit;
5478
5479 mutex_lock(&pit->pit_state.lock);
5480 prev_legacy = pit->pit_state.flags & KVM_PIT_FLAGS_HPET_LEGACY;
e9f42757
BK
5481 cur_legacy = ps->flags & KVM_PIT_FLAGS_HPET_LEGACY;
5482 if (!prev_legacy && cur_legacy)
5483 start = 1;
09edea72
RK
5484 memcpy(&pit->pit_state.channels, &ps->channels,
5485 sizeof(pit->pit_state.channels));
5486 pit->pit_state.flags = ps->flags;
0185604c 5487 for (i = 0; i < 3; i++)
09edea72 5488 kvm_pit_load_count(pit, i, pit->pit_state.channels[i].count,
e5e57e7a 5489 start && i == 0);
09edea72 5490 mutex_unlock(&pit->pit_state.lock);
2da29bcc 5491 return 0;
e0f63cb9
SY
5492}
5493
52d939a0
MT
5494static int kvm_vm_ioctl_reinject(struct kvm *kvm,
5495 struct kvm_reinject_control *control)
5496{
71474e2f
RK
5497 struct kvm_pit *pit = kvm->arch.vpit;
5498
71474e2f
RK
5499 /* pit->pit_state.lock was overloaded to prevent userspace from getting
5500 * an inconsistent state after running multiple KVM_REINJECT_CONTROL
5501 * ioctls in parallel. Use a separate lock if that ioctl isn't rare.
5502 */
5503 mutex_lock(&pit->pit_state.lock);
5504 kvm_pit_set_reinject(pit, control->pit_reinject);
5505 mutex_unlock(&pit->pit_state.lock);
b39c90b6 5506
52d939a0
MT
5507 return 0;
5508}
5509
0dff0846 5510void kvm_arch_sync_dirty_log(struct kvm *kvm, struct kvm_memory_slot *memslot)
5bb064dc 5511{
a018eba5 5512
88178fd4 5513 /*
a018eba5
SC
5514 * Flush all CPUs' dirty log buffers to the dirty_bitmap. Called
5515 * before reporting dirty_bitmap to userspace. KVM flushes the buffers
5516 * on all VM-Exits, thus we only need to kick running vCPUs to force a
5517 * VM-Exit.
88178fd4 5518 */
a018eba5
SC
5519 struct kvm_vcpu *vcpu;
5520 int i;
5521
5522 kvm_for_each_vcpu(i, vcpu, kvm)
5523 kvm_vcpu_kick(vcpu);
5bb064dc
ZX
5524}
5525
aa2fbe6d
YZ
5526int kvm_vm_ioctl_irq_line(struct kvm *kvm, struct kvm_irq_level *irq_event,
5527 bool line_status)
23d43cf9
CD
5528{
5529 if (!irqchip_in_kernel(kvm))
5530 return -ENXIO;
5531
5532 irq_event->status = kvm_set_irq(kvm, KVM_USERSPACE_IRQ_SOURCE_ID,
aa2fbe6d
YZ
5533 irq_event->irq, irq_event->level,
5534 line_status);
23d43cf9
CD
5535 return 0;
5536}
5537
e5d83c74
PB
5538int kvm_vm_ioctl_enable_cap(struct kvm *kvm,
5539 struct kvm_enable_cap *cap)
90de4a18
NA
5540{
5541 int r;
5542
5543 if (cap->flags)
5544 return -EINVAL;
5545
5546 switch (cap->cap) {
5547 case KVM_CAP_DISABLE_QUIRKS:
5548 kvm->arch.disabled_quirks = cap->args[0];
5549 r = 0;
5550 break;
49df6397
SR
5551 case KVM_CAP_SPLIT_IRQCHIP: {
5552 mutex_lock(&kvm->lock);
b053b2ae
SR
5553 r = -EINVAL;
5554 if (cap->args[0] > MAX_NR_RESERVED_IOAPIC_PINS)
5555 goto split_irqchip_unlock;
49df6397
SR
5556 r = -EEXIST;
5557 if (irqchip_in_kernel(kvm))
5558 goto split_irqchip_unlock;
557abc40 5559 if (kvm->created_vcpus)
49df6397
SR
5560 goto split_irqchip_unlock;
5561 r = kvm_setup_empty_irq_routing(kvm);
5c0aea0e 5562 if (r)
49df6397
SR
5563 goto split_irqchip_unlock;
5564 /* Pairs with irqchip_in_kernel. */
5565 smp_wmb();
49776faf 5566 kvm->arch.irqchip_mode = KVM_IRQCHIP_SPLIT;
b053b2ae 5567 kvm->arch.nr_reserved_ioapic_pins = cap->args[0];
49df6397
SR
5568 r = 0;
5569split_irqchip_unlock:
5570 mutex_unlock(&kvm->lock);
5571 break;
5572 }
37131313
RK
5573 case KVM_CAP_X2APIC_API:
5574 r = -EINVAL;
5575 if (cap->args[0] & ~KVM_X2APIC_API_VALID_FLAGS)
5576 break;
5577
5578 if (cap->args[0] & KVM_X2APIC_API_USE_32BIT_IDS)
5579 kvm->arch.x2apic_format = true;
c519265f
RK
5580 if (cap->args[0] & KVM_X2APIC_API_DISABLE_BROADCAST_QUIRK)
5581 kvm->arch.x2apic_broadcast_quirk_disabled = true;
37131313
RK
5582
5583 r = 0;
5584 break;
4d5422ce
WL
5585 case KVM_CAP_X86_DISABLE_EXITS:
5586 r = -EINVAL;
5587 if (cap->args[0] & ~KVM_X86_DISABLE_VALID_EXITS)
5588 break;
5589
5590 if ((cap->args[0] & KVM_X86_DISABLE_EXITS_MWAIT) &&
5591 kvm_can_mwait_in_guest())
5592 kvm->arch.mwait_in_guest = true;
766d3571 5593 if (cap->args[0] & KVM_X86_DISABLE_EXITS_HLT)
caa057a2 5594 kvm->arch.hlt_in_guest = true;
b31c114b
WL
5595 if (cap->args[0] & KVM_X86_DISABLE_EXITS_PAUSE)
5596 kvm->arch.pause_in_guest = true;
b5170063
WL
5597 if (cap->args[0] & KVM_X86_DISABLE_EXITS_CSTATE)
5598 kvm->arch.cstate_in_guest = true;
4d5422ce
WL
5599 r = 0;
5600 break;
6fbbde9a
DS
5601 case KVM_CAP_MSR_PLATFORM_INFO:
5602 kvm->arch.guest_can_read_msr_platform_info = cap->args[0];
5603 r = 0;
c4f55198
JM
5604 break;
5605 case KVM_CAP_EXCEPTION_PAYLOAD:
5606 kvm->arch.exception_payload_enabled = cap->args[0];
5607 r = 0;
6fbbde9a 5608 break;
1ae09954
AG
5609 case KVM_CAP_X86_USER_SPACE_MSR:
5610 kvm->arch.user_space_msr_mask = cap->args[0];
5611 r = 0;
5612 break;
fe6b6bc8
CQ
5613 case KVM_CAP_X86_BUS_LOCK_EXIT:
5614 r = -EINVAL;
5615 if (cap->args[0] & ~KVM_BUS_LOCK_DETECTION_VALID_MODE)
5616 break;
5617
5618 if ((cap->args[0] & KVM_BUS_LOCK_DETECTION_OFF) &&
5619 (cap->args[0] & KVM_BUS_LOCK_DETECTION_EXIT))
5620 break;
5621
5622 if (kvm_has_bus_lock_exit &&
5623 cap->args[0] & KVM_BUS_LOCK_DETECTION_EXIT)
5624 kvm->arch.bus_lock_detection_enabled = true;
5625 r = 0;
5626 break;
fe7e9488
SC
5627#ifdef CONFIG_X86_SGX_KVM
5628 case KVM_CAP_SGX_ATTRIBUTE: {
5629 unsigned long allowed_attributes = 0;
5630
5631 r = sgx_set_attribute(&allowed_attributes, cap->args[0]);
5632 if (r)
5633 break;
5634
5635 /* KVM only supports the PROVISIONKEY privileged attribute. */
5636 if ((allowed_attributes & SGX_ATTR_PROVISIONKEY) &&
5637 !(allowed_attributes & ~SGX_ATTR_PROVISIONKEY))
5638 kvm->arch.sgx_provisioning_allowed = true;
5639 else
5640 r = -EINVAL;
5641 break;
5642 }
5643#endif
54526d1f
NT
5644 case KVM_CAP_VM_COPY_ENC_CONTEXT_FROM:
5645 r = -EINVAL;
5646 if (kvm_x86_ops.vm_copy_enc_context_from)
5647 r = kvm_x86_ops.vm_copy_enc_context_from(kvm, cap->args[0]);
5648 return r;
0dbb1123
AK
5649 case KVM_CAP_EXIT_HYPERCALL:
5650 if (cap->args[0] & ~KVM_EXIT_HYPERCALL_VALID_MASK) {
5651 r = -EINVAL;
5652 break;
5653 }
5654 kvm->arch.hypercall_exit_enabled = cap->args[0];
5655 r = 0;
5656 break;
90de4a18
NA
5657 default:
5658 r = -EINVAL;
5659 break;
5660 }
5661 return r;
5662}
5663
b318e8de
SC
5664static struct kvm_x86_msr_filter *kvm_alloc_msr_filter(bool default_allow)
5665{
5666 struct kvm_x86_msr_filter *msr_filter;
5667
5668 msr_filter = kzalloc(sizeof(*msr_filter), GFP_KERNEL_ACCOUNT);
5669 if (!msr_filter)
5670 return NULL;
5671
5672 msr_filter->default_allow = default_allow;
5673 return msr_filter;
5674}
5675
5676static void kvm_free_msr_filter(struct kvm_x86_msr_filter *msr_filter)
1a155254
AG
5677{
5678 u32 i;
1a155254 5679
b318e8de
SC
5680 if (!msr_filter)
5681 return;
5682
5683 for (i = 0; i < msr_filter->count; i++)
5684 kfree(msr_filter->ranges[i].bitmap);
1a155254 5685
b318e8de 5686 kfree(msr_filter);
1a155254
AG
5687}
5688
b318e8de
SC
5689static int kvm_add_msr_filter(struct kvm_x86_msr_filter *msr_filter,
5690 struct kvm_msr_filter_range *user_range)
1a155254 5691{
1a155254
AG
5692 unsigned long *bitmap = NULL;
5693 size_t bitmap_size;
1a155254
AG
5694
5695 if (!user_range->nmsrs)
5696 return 0;
5697
aca35288
SC
5698 if (user_range->flags & ~(KVM_MSR_FILTER_READ | KVM_MSR_FILTER_WRITE))
5699 return -EINVAL;
5700
5701 if (!user_range->flags)
5702 return -EINVAL;
5703
1a155254
AG
5704 bitmap_size = BITS_TO_LONGS(user_range->nmsrs) * sizeof(long);
5705 if (!bitmap_size || bitmap_size > KVM_MSR_FILTER_MAX_BITMAP_SIZE)
5706 return -EINVAL;
5707
5708 bitmap = memdup_user((__user u8*)user_range->bitmap, bitmap_size);
5709 if (IS_ERR(bitmap))
5710 return PTR_ERR(bitmap);
5711
aca35288 5712 msr_filter->ranges[msr_filter->count] = (struct msr_bitmap_range) {
1a155254
AG
5713 .flags = user_range->flags,
5714 .base = user_range->base,
5715 .nmsrs = user_range->nmsrs,
5716 .bitmap = bitmap,
5717 };
5718
b318e8de 5719 msr_filter->count++;
1a155254 5720 return 0;
1a155254
AG
5721}
5722
5723static int kvm_vm_ioctl_set_msr_filter(struct kvm *kvm, void __user *argp)
5724{
5725 struct kvm_msr_filter __user *user_msr_filter = argp;
b318e8de 5726 struct kvm_x86_msr_filter *new_filter, *old_filter;
1a155254
AG
5727 struct kvm_msr_filter filter;
5728 bool default_allow;
043248b3 5729 bool empty = true;
b318e8de 5730 int r = 0;
1a155254
AG
5731 u32 i;
5732
5733 if (copy_from_user(&filter, user_msr_filter, sizeof(filter)))
5734 return -EFAULT;
5735
043248b3
PB
5736 for (i = 0; i < ARRAY_SIZE(filter.ranges); i++)
5737 empty &= !filter.ranges[i].nmsrs;
1a155254
AG
5738
5739 default_allow = !(filter.flags & KVM_MSR_FILTER_DEFAULT_DENY);
043248b3
PB
5740 if (empty && !default_allow)
5741 return -EINVAL;
5742
b318e8de
SC
5743 new_filter = kvm_alloc_msr_filter(default_allow);
5744 if (!new_filter)
5745 return -ENOMEM;
1a155254 5746
1a155254 5747 for (i = 0; i < ARRAY_SIZE(filter.ranges); i++) {
b318e8de
SC
5748 r = kvm_add_msr_filter(new_filter, &filter.ranges[i]);
5749 if (r) {
5750 kvm_free_msr_filter(new_filter);
5751 return r;
5752 }
1a155254
AG
5753 }
5754
b318e8de
SC
5755 mutex_lock(&kvm->lock);
5756
5757 /* The per-VM filter is protected by kvm->lock... */
5758 old_filter = srcu_dereference_check(kvm->arch.msr_filter, &kvm->srcu, 1);
5759
5760 rcu_assign_pointer(kvm->arch.msr_filter, new_filter);
5761 synchronize_srcu(&kvm->srcu);
5762
5763 kvm_free_msr_filter(old_filter);
5764
1a155254
AG
5765 kvm_make_all_cpus_request(kvm, KVM_REQ_MSR_FILTER_CHANGED);
5766 mutex_unlock(&kvm->lock);
5767
b318e8de 5768 return 0;
1a155254
AG
5769}
5770
7d62874f
SS
5771#ifdef CONFIG_HAVE_KVM_PM_NOTIFIER
5772static int kvm_arch_suspend_notifier(struct kvm *kvm)
5773{
5774 struct kvm_vcpu *vcpu;
5775 int i, ret = 0;
5776
5777 mutex_lock(&kvm->lock);
5778 kvm_for_each_vcpu(i, vcpu, kvm) {
5779 if (!vcpu->arch.pv_time_enabled)
5780 continue;
5781
5782 ret = kvm_set_guest_paused(vcpu);
5783 if (ret) {
5784 kvm_err("Failed to pause guest VCPU%d: %d\n",
5785 vcpu->vcpu_id, ret);
5786 break;
5787 }
5788 }
5789 mutex_unlock(&kvm->lock);
5790
5791 return ret ? NOTIFY_BAD : NOTIFY_DONE;
5792}
5793
5794int kvm_arch_pm_notifier(struct kvm *kvm, unsigned long state)
5795{
5796 switch (state) {
5797 case PM_HIBERNATION_PREPARE:
5798 case PM_SUSPEND_PREPARE:
5799 return kvm_arch_suspend_notifier(kvm);
5800 }
5801
5802 return NOTIFY_DONE;
5803}
5804#endif /* CONFIG_HAVE_KVM_PM_NOTIFIER */
5805
1fe779f8
CO
5806long kvm_arch_vm_ioctl(struct file *filp,
5807 unsigned int ioctl, unsigned long arg)
5808{
5809 struct kvm *kvm = filp->private_data;
5810 void __user *argp = (void __user *)arg;
367e1319 5811 int r = -ENOTTY;
f0d66275
DH
5812 /*
5813 * This union makes it completely explicit to gcc-3.x
5814 * that these two variables' stack usage should be
5815 * combined, not added together.
5816 */
5817 union {
5818 struct kvm_pit_state ps;
e9f42757 5819 struct kvm_pit_state2 ps2;
c5ff41ce 5820 struct kvm_pit_config pit_config;
f0d66275 5821 } u;
1fe779f8
CO
5822
5823 switch (ioctl) {
5824 case KVM_SET_TSS_ADDR:
5825 r = kvm_vm_ioctl_set_tss_addr(kvm, arg);
1fe779f8 5826 break;
b927a3ce
SY
5827 case KVM_SET_IDENTITY_MAP_ADDR: {
5828 u64 ident_addr;
5829
1af1ac91
DH
5830 mutex_lock(&kvm->lock);
5831 r = -EINVAL;
5832 if (kvm->created_vcpus)
5833 goto set_identity_unlock;
b927a3ce 5834 r = -EFAULT;
0e96f31e 5835 if (copy_from_user(&ident_addr, argp, sizeof(ident_addr)))
1af1ac91 5836 goto set_identity_unlock;
b927a3ce 5837 r = kvm_vm_ioctl_set_identity_map_addr(kvm, ident_addr);
1af1ac91
DH
5838set_identity_unlock:
5839 mutex_unlock(&kvm->lock);
b927a3ce
SY
5840 break;
5841 }
1fe779f8
CO
5842 case KVM_SET_NR_MMU_PAGES:
5843 r = kvm_vm_ioctl_set_nr_mmu_pages(kvm, arg);
1fe779f8
CO
5844 break;
5845 case KVM_GET_NR_MMU_PAGES:
5846 r = kvm_vm_ioctl_get_nr_mmu_pages(kvm);
5847 break;
3ddea128 5848 case KVM_CREATE_IRQCHIP: {
3ddea128 5849 mutex_lock(&kvm->lock);
09941366 5850
3ddea128 5851 r = -EEXIST;
35e6eaa3 5852 if (irqchip_in_kernel(kvm))
3ddea128 5853 goto create_irqchip_unlock;
09941366 5854
3e515705 5855 r = -EINVAL;
557abc40 5856 if (kvm->created_vcpus)
3e515705 5857 goto create_irqchip_unlock;
09941366
RK
5858
5859 r = kvm_pic_init(kvm);
5860 if (r)
3ddea128 5861 goto create_irqchip_unlock;
09941366
RK
5862
5863 r = kvm_ioapic_init(kvm);
5864 if (r) {
09941366 5865 kvm_pic_destroy(kvm);
3ddea128 5866 goto create_irqchip_unlock;
09941366
RK
5867 }
5868
399ec807
AK
5869 r = kvm_setup_default_irq_routing(kvm);
5870 if (r) {
72bb2fcd 5871 kvm_ioapic_destroy(kvm);
09941366 5872 kvm_pic_destroy(kvm);
71ba994c 5873 goto create_irqchip_unlock;
399ec807 5874 }
49776faf 5875 /* Write kvm->irq_routing before enabling irqchip_in_kernel. */
71ba994c 5876 smp_wmb();
49776faf 5877 kvm->arch.irqchip_mode = KVM_IRQCHIP_KERNEL;
3ddea128
MT
5878 create_irqchip_unlock:
5879 mutex_unlock(&kvm->lock);
1fe779f8 5880 break;
3ddea128 5881 }
7837699f 5882 case KVM_CREATE_PIT:
c5ff41ce
JK
5883 u.pit_config.flags = KVM_PIT_SPEAKER_DUMMY;
5884 goto create_pit;
5885 case KVM_CREATE_PIT2:
5886 r = -EFAULT;
5887 if (copy_from_user(&u.pit_config, argp,
5888 sizeof(struct kvm_pit_config)))
5889 goto out;
5890 create_pit:
250715a6 5891 mutex_lock(&kvm->lock);
269e05e4
AK
5892 r = -EEXIST;
5893 if (kvm->arch.vpit)
5894 goto create_pit_unlock;
7837699f 5895 r = -ENOMEM;
c5ff41ce 5896 kvm->arch.vpit = kvm_create_pit(kvm, u.pit_config.flags);
7837699f
SY
5897 if (kvm->arch.vpit)
5898 r = 0;
269e05e4 5899 create_pit_unlock:
250715a6 5900 mutex_unlock(&kvm->lock);
7837699f 5901 break;
1fe779f8
CO
5902 case KVM_GET_IRQCHIP: {
5903 /* 0: PIC master, 1: PIC slave, 2: IOAPIC */
ff5c2c03 5904 struct kvm_irqchip *chip;
1fe779f8 5905
ff5c2c03
SL
5906 chip = memdup_user(argp, sizeof(*chip));
5907 if (IS_ERR(chip)) {
5908 r = PTR_ERR(chip);
1fe779f8 5909 goto out;
ff5c2c03
SL
5910 }
5911
1fe779f8 5912 r = -ENXIO;
826da321 5913 if (!irqchip_kernel(kvm))
f0d66275
DH
5914 goto get_irqchip_out;
5915 r = kvm_vm_ioctl_get_irqchip(kvm, chip);
1fe779f8 5916 if (r)
f0d66275 5917 goto get_irqchip_out;
1fe779f8 5918 r = -EFAULT;
0e96f31e 5919 if (copy_to_user(argp, chip, sizeof(*chip)))
f0d66275 5920 goto get_irqchip_out;
1fe779f8 5921 r = 0;
f0d66275
DH
5922 get_irqchip_out:
5923 kfree(chip);
1fe779f8
CO
5924 break;
5925 }
5926 case KVM_SET_IRQCHIP: {
5927 /* 0: PIC master, 1: PIC slave, 2: IOAPIC */
ff5c2c03 5928 struct kvm_irqchip *chip;
1fe779f8 5929
ff5c2c03
SL
5930 chip = memdup_user(argp, sizeof(*chip));
5931 if (IS_ERR(chip)) {
5932 r = PTR_ERR(chip);
1fe779f8 5933 goto out;
ff5c2c03
SL
5934 }
5935
1fe779f8 5936 r = -ENXIO;
826da321 5937 if (!irqchip_kernel(kvm))
f0d66275
DH
5938 goto set_irqchip_out;
5939 r = kvm_vm_ioctl_set_irqchip(kvm, chip);
f0d66275
DH
5940 set_irqchip_out:
5941 kfree(chip);
1fe779f8
CO
5942 break;
5943 }
e0f63cb9 5944 case KVM_GET_PIT: {
e0f63cb9 5945 r = -EFAULT;
f0d66275 5946 if (copy_from_user(&u.ps, argp, sizeof(struct kvm_pit_state)))
e0f63cb9
SY
5947 goto out;
5948 r = -ENXIO;
5949 if (!kvm->arch.vpit)
5950 goto out;
f0d66275 5951 r = kvm_vm_ioctl_get_pit(kvm, &u.ps);
e0f63cb9
SY
5952 if (r)
5953 goto out;
5954 r = -EFAULT;
f0d66275 5955 if (copy_to_user(argp, &u.ps, sizeof(struct kvm_pit_state)))
e0f63cb9
SY
5956 goto out;
5957 r = 0;
5958 break;
5959 }
5960 case KVM_SET_PIT: {
e0f63cb9 5961 r = -EFAULT;
0e96f31e 5962 if (copy_from_user(&u.ps, argp, sizeof(u.ps)))
e0f63cb9 5963 goto out;
7289fdb5 5964 mutex_lock(&kvm->lock);
e0f63cb9
SY
5965 r = -ENXIO;
5966 if (!kvm->arch.vpit)
7289fdb5 5967 goto set_pit_out;
f0d66275 5968 r = kvm_vm_ioctl_set_pit(kvm, &u.ps);
7289fdb5
SR
5969set_pit_out:
5970 mutex_unlock(&kvm->lock);
e0f63cb9
SY
5971 break;
5972 }
e9f42757
BK
5973 case KVM_GET_PIT2: {
5974 r = -ENXIO;
5975 if (!kvm->arch.vpit)
5976 goto out;
5977 r = kvm_vm_ioctl_get_pit2(kvm, &u.ps2);
5978 if (r)
5979 goto out;
5980 r = -EFAULT;
5981 if (copy_to_user(argp, &u.ps2, sizeof(u.ps2)))
5982 goto out;
5983 r = 0;
5984 break;
5985 }
5986 case KVM_SET_PIT2: {
5987 r = -EFAULT;
5988 if (copy_from_user(&u.ps2, argp, sizeof(u.ps2)))
5989 goto out;
7289fdb5 5990 mutex_lock(&kvm->lock);
e9f42757
BK
5991 r = -ENXIO;
5992 if (!kvm->arch.vpit)
7289fdb5 5993 goto set_pit2_out;
e9f42757 5994 r = kvm_vm_ioctl_set_pit2(kvm, &u.ps2);
7289fdb5
SR
5995set_pit2_out:
5996 mutex_unlock(&kvm->lock);
e9f42757
BK
5997 break;
5998 }
52d939a0
MT
5999 case KVM_REINJECT_CONTROL: {
6000 struct kvm_reinject_control control;
6001 r = -EFAULT;
6002 if (copy_from_user(&control, argp, sizeof(control)))
6003 goto out;
cad23e72
ML
6004 r = -ENXIO;
6005 if (!kvm->arch.vpit)
6006 goto out;
52d939a0 6007 r = kvm_vm_ioctl_reinject(kvm, &control);
52d939a0
MT
6008 break;
6009 }
d71ba788
PB
6010 case KVM_SET_BOOT_CPU_ID:
6011 r = 0;
6012 mutex_lock(&kvm->lock);
557abc40 6013 if (kvm->created_vcpus)
d71ba788
PB
6014 r = -EBUSY;
6015 else
6016 kvm->arch.bsp_vcpu_id = arg;
6017 mutex_unlock(&kvm->lock);
6018 break;
b59b153d 6019#ifdef CONFIG_KVM_XEN
ffde22ac 6020 case KVM_XEN_HVM_CONFIG: {
51776043 6021 struct kvm_xen_hvm_config xhc;
ffde22ac 6022 r = -EFAULT;
51776043 6023 if (copy_from_user(&xhc, argp, sizeof(xhc)))
ffde22ac 6024 goto out;
78e9878c 6025 r = kvm_xen_hvm_config(kvm, &xhc);
ffde22ac
ES
6026 break;
6027 }
a76b9641
JM
6028 case KVM_XEN_HVM_GET_ATTR: {
6029 struct kvm_xen_hvm_attr xha;
6030
6031 r = -EFAULT;
6032 if (copy_from_user(&xha, argp, sizeof(xha)))
ffde22ac 6033 goto out;
a76b9641
JM
6034 r = kvm_xen_hvm_get_attr(kvm, &xha);
6035 if (!r && copy_to_user(argp, &xha, sizeof(xha)))
6036 r = -EFAULT;
6037 break;
6038 }
6039 case KVM_XEN_HVM_SET_ATTR: {
6040 struct kvm_xen_hvm_attr xha;
6041
6042 r = -EFAULT;
6043 if (copy_from_user(&xha, argp, sizeof(xha)))
6044 goto out;
6045 r = kvm_xen_hvm_set_attr(kvm, &xha);
ffde22ac
ES
6046 break;
6047 }
b59b153d 6048#endif
afbcf7ab 6049 case KVM_SET_CLOCK: {
77fcbe82 6050 struct kvm_arch *ka = &kvm->arch;
afbcf7ab
GC
6051 struct kvm_clock_data user_ns;
6052 u64 now_ns;
afbcf7ab
GC
6053
6054 r = -EFAULT;
6055 if (copy_from_user(&user_ns, argp, sizeof(user_ns)))
6056 goto out;
6057
6058 r = -EINVAL;
6059 if (user_ns.flags)
6060 goto out;
6061
6062 r = 0;
0bc48bea
RK
6063 /*
6064 * TODO: userspace has to take care of races with VCPU_RUN, so
6065 * kvm_gen_update_masterclock() can be cut down to locked
6066 * pvclock_update_vm_gtod_copy().
6067 */
6068 kvm_gen_update_masterclock(kvm);
77fcbe82
VK
6069
6070 /*
6071 * This pairs with kvm_guest_time_update(): when masterclock is
6072 * in use, we use master_kernel_ns + kvmclock_offset to set
6073 * unsigned 'system_time' so if we use get_kvmclock_ns() (which
6074 * is slightly ahead) here we risk going negative on unsigned
6075 * 'system_time' when 'user_ns.clock' is very small.
6076 */
6077 spin_lock_irq(&ka->pvclock_gtod_sync_lock);
6078 if (kvm->arch.use_master_clock)
6079 now_ns = ka->master_kernel_ns;
6080 else
6081 now_ns = get_kvmclock_base_ns();
6082 ka->kvmclock_offset = user_ns.clock - now_ns;
6083 spin_unlock_irq(&ka->pvclock_gtod_sync_lock);
6084
0bc48bea 6085 kvm_make_all_cpus_request(kvm, KVM_REQ_CLOCK_UPDATE);
afbcf7ab
GC
6086 break;
6087 }
6088 case KVM_GET_CLOCK: {
afbcf7ab
GC
6089 struct kvm_clock_data user_ns;
6090 u64 now_ns;
6091
e891a32e 6092 now_ns = get_kvmclock_ns(kvm);
108b249c 6093 user_ns.clock = now_ns;
e3fd9a93 6094 user_ns.flags = kvm->arch.use_master_clock ? KVM_CLOCK_TSC_STABLE : 0;
97e69aa6 6095 memset(&user_ns.pad, 0, sizeof(user_ns.pad));
afbcf7ab
GC
6096
6097 r = -EFAULT;
6098 if (copy_to_user(argp, &user_ns, sizeof(user_ns)))
6099 goto out;
6100 r = 0;
6101 break;
6102 }
5acc5c06
BS
6103 case KVM_MEMORY_ENCRYPT_OP: {
6104 r = -ENOTTY;
afaf0b2f 6105 if (kvm_x86_ops.mem_enc_op)
b3646477 6106 r = static_call(kvm_x86_mem_enc_op)(kvm, argp);
5acc5c06
BS
6107 break;
6108 }
69eaedee
BS
6109 case KVM_MEMORY_ENCRYPT_REG_REGION: {
6110 struct kvm_enc_region region;
6111
6112 r = -EFAULT;
6113 if (copy_from_user(&region, argp, sizeof(region)))
6114 goto out;
6115
6116 r = -ENOTTY;
afaf0b2f 6117 if (kvm_x86_ops.mem_enc_reg_region)
b3646477 6118 r = static_call(kvm_x86_mem_enc_reg_region)(kvm, &region);
69eaedee
BS
6119 break;
6120 }
6121 case KVM_MEMORY_ENCRYPT_UNREG_REGION: {
6122 struct kvm_enc_region region;
6123
6124 r = -EFAULT;
6125 if (copy_from_user(&region, argp, sizeof(region)))
6126 goto out;
6127
6128 r = -ENOTTY;
afaf0b2f 6129 if (kvm_x86_ops.mem_enc_unreg_region)
b3646477 6130 r = static_call(kvm_x86_mem_enc_unreg_region)(kvm, &region);
69eaedee
BS
6131 break;
6132 }
faeb7833
RK
6133 case KVM_HYPERV_EVENTFD: {
6134 struct kvm_hyperv_eventfd hvevfd;
6135
6136 r = -EFAULT;
6137 if (copy_from_user(&hvevfd, argp, sizeof(hvevfd)))
6138 goto out;
6139 r = kvm_vm_ioctl_hv_eventfd(kvm, &hvevfd);
6140 break;
6141 }
66bb8a06
EH
6142 case KVM_SET_PMU_EVENT_FILTER:
6143 r = kvm_vm_ioctl_set_pmu_event_filter(kvm, argp);
6144 break;
1a155254
AG
6145 case KVM_X86_SET_MSR_FILTER:
6146 r = kvm_vm_ioctl_set_msr_filter(kvm, argp);
6147 break;
1fe779f8 6148 default:
ad6260da 6149 r = -ENOTTY;
1fe779f8
CO
6150 }
6151out:
6152 return r;
6153}
6154
a16b043c 6155static void kvm_init_msr_list(void)
043405e1 6156{
24c29b7a 6157 struct x86_pmu_capability x86_pmu;
043405e1 6158 u32 dummy[2];
7a5ee6ed 6159 unsigned i;
043405e1 6160
e2ada66e 6161 BUILD_BUG_ON_MSG(INTEL_PMC_MAX_FIXED != 4,
7a5ee6ed 6162 "Please update the fixed PMCs in msrs_to_saved_all[]");
24c29b7a
PB
6163
6164 perf_get_x86_pmu_capability(&x86_pmu);
e2ada66e 6165
6cbee2b9
XL
6166 num_msrs_to_save = 0;
6167 num_emulated_msrs = 0;
6168 num_msr_based_features = 0;
6169
7a5ee6ed
CQ
6170 for (i = 0; i < ARRAY_SIZE(msrs_to_save_all); i++) {
6171 if (rdmsr_safe(msrs_to_save_all[i], &dummy[0], &dummy[1]) < 0)
043405e1 6172 continue;
93c4adc7
PB
6173
6174 /*
6175 * Even MSRs that are valid in the host may not be exposed
9dbe6cf9 6176 * to the guests in some cases.
93c4adc7 6177 */
7a5ee6ed 6178 switch (msrs_to_save_all[i]) {
93c4adc7 6179 case MSR_IA32_BNDCFGS:
503234b3 6180 if (!kvm_mpx_supported())
93c4adc7
PB
6181 continue;
6182 break;
9dbe6cf9 6183 case MSR_TSC_AUX:
36fa06f9
SC
6184 if (!kvm_cpu_cap_has(X86_FEATURE_RDTSCP) &&
6185 !kvm_cpu_cap_has(X86_FEATURE_RDPID))
9dbe6cf9
PB
6186 continue;
6187 break;
f4cfcd2d
ML
6188 case MSR_IA32_UMWAIT_CONTROL:
6189 if (!kvm_cpu_cap_has(X86_FEATURE_WAITPKG))
6190 continue;
6191 break;
bf8c55d8
CP
6192 case MSR_IA32_RTIT_CTL:
6193 case MSR_IA32_RTIT_STATUS:
7b874c26 6194 if (!kvm_cpu_cap_has(X86_FEATURE_INTEL_PT))
bf8c55d8
CP
6195 continue;
6196 break;
6197 case MSR_IA32_RTIT_CR3_MATCH:
7b874c26 6198 if (!kvm_cpu_cap_has(X86_FEATURE_INTEL_PT) ||
bf8c55d8
CP
6199 !intel_pt_validate_hw_cap(PT_CAP_cr3_filtering))
6200 continue;
6201 break;
6202 case MSR_IA32_RTIT_OUTPUT_BASE:
6203 case MSR_IA32_RTIT_OUTPUT_MASK:
7b874c26 6204 if (!kvm_cpu_cap_has(X86_FEATURE_INTEL_PT) ||
bf8c55d8
CP
6205 (!intel_pt_validate_hw_cap(PT_CAP_topa_output) &&
6206 !intel_pt_validate_hw_cap(PT_CAP_single_range_output)))
6207 continue;
6208 break;
7cb85fc4 6209 case MSR_IA32_RTIT_ADDR0_A ... MSR_IA32_RTIT_ADDR3_B:
7b874c26 6210 if (!kvm_cpu_cap_has(X86_FEATURE_INTEL_PT) ||
7a5ee6ed 6211 msrs_to_save_all[i] - MSR_IA32_RTIT_ADDR0_A >=
bf8c55d8
CP
6212 intel_pt_validate_hw_cap(PT_CAP_num_address_ranges) * 2)
6213 continue;
6214 break;
cf05a67b 6215 case MSR_ARCH_PERFMON_PERFCTR0 ... MSR_ARCH_PERFMON_PERFCTR0 + 17:
7a5ee6ed 6216 if (msrs_to_save_all[i] - MSR_ARCH_PERFMON_PERFCTR0 >=
24c29b7a
PB
6217 min(INTEL_PMC_MAX_GENERIC, x86_pmu.num_counters_gp))
6218 continue;
6219 break;
cf05a67b 6220 case MSR_ARCH_PERFMON_EVENTSEL0 ... MSR_ARCH_PERFMON_EVENTSEL0 + 17:
7a5ee6ed 6221 if (msrs_to_save_all[i] - MSR_ARCH_PERFMON_EVENTSEL0 >=
24c29b7a
PB
6222 min(INTEL_PMC_MAX_GENERIC, x86_pmu.num_counters_gp))
6223 continue;
7cb85fc4 6224 break;
93c4adc7
PB
6225 default:
6226 break;
6227 }
6228
7a5ee6ed 6229 msrs_to_save[num_msrs_to_save++] = msrs_to_save_all[i];
043405e1 6230 }
62ef68bb 6231
7a5ee6ed 6232 for (i = 0; i < ARRAY_SIZE(emulated_msrs_all); i++) {
b3646477 6233 if (!static_call(kvm_x86_has_emulated_msr)(NULL, emulated_msrs_all[i]))
bc226f07 6234 continue;
62ef68bb 6235
7a5ee6ed 6236 emulated_msrs[num_emulated_msrs++] = emulated_msrs_all[i];
62ef68bb 6237 }
801e459a 6238
7a5ee6ed 6239 for (i = 0; i < ARRAY_SIZE(msr_based_features_all); i++) {
801e459a
TL
6240 struct kvm_msr_entry msr;
6241
7a5ee6ed 6242 msr.index = msr_based_features_all[i];
66421c1e 6243 if (kvm_get_msr_feature(&msr))
801e459a
TL
6244 continue;
6245
7a5ee6ed 6246 msr_based_features[num_msr_based_features++] = msr_based_features_all[i];
801e459a 6247 }
043405e1
CO
6248}
6249
bda9020e
MT
6250static int vcpu_mmio_write(struct kvm_vcpu *vcpu, gpa_t addr, int len,
6251 const void *v)
bbd9b64e 6252{
70252a10
AK
6253 int handled = 0;
6254 int n;
6255
6256 do {
6257 n = min(len, 8);
bce87cce 6258 if (!(lapic_in_kernel(vcpu) &&
e32edf4f
NN
6259 !kvm_iodevice_write(vcpu, &vcpu->arch.apic->dev, addr, n, v))
6260 && kvm_io_bus_write(vcpu, KVM_MMIO_BUS, addr, n, v))
70252a10
AK
6261 break;
6262 handled += n;
6263 addr += n;
6264 len -= n;
6265 v += n;
6266 } while (len);
bbd9b64e 6267
70252a10 6268 return handled;
bbd9b64e
CO
6269}
6270
bda9020e 6271static int vcpu_mmio_read(struct kvm_vcpu *vcpu, gpa_t addr, int len, void *v)
bbd9b64e 6272{
70252a10
AK
6273 int handled = 0;
6274 int n;
6275
6276 do {
6277 n = min(len, 8);
bce87cce 6278 if (!(lapic_in_kernel(vcpu) &&
e32edf4f
NN
6279 !kvm_iodevice_read(vcpu, &vcpu->arch.apic->dev,
6280 addr, n, v))
6281 && kvm_io_bus_read(vcpu, KVM_MMIO_BUS, addr, n, v))
70252a10 6282 break;
e39d200f 6283 trace_kvm_mmio(KVM_TRACE_MMIO_READ, n, addr, v);
70252a10
AK
6284 handled += n;
6285 addr += n;
6286 len -= n;
6287 v += n;
6288 } while (len);
bbd9b64e 6289
70252a10 6290 return handled;
bbd9b64e
CO
6291}
6292
2dafc6c2
GN
6293static void kvm_set_segment(struct kvm_vcpu *vcpu,
6294 struct kvm_segment *var, int seg)
6295{
b3646477 6296 static_call(kvm_x86_set_segment)(vcpu, var, seg);
2dafc6c2
GN
6297}
6298
6299void kvm_get_segment(struct kvm_vcpu *vcpu,
6300 struct kvm_segment *var, int seg)
6301{
b3646477 6302 static_call(kvm_x86_get_segment)(vcpu, var, seg);
2dafc6c2
GN
6303}
6304
54987b7a
PB
6305gpa_t translate_nested_gpa(struct kvm_vcpu *vcpu, gpa_t gpa, u32 access,
6306 struct x86_exception *exception)
02f59dc9
JR
6307{
6308 gpa_t t_gpa;
02f59dc9
JR
6309
6310 BUG_ON(!mmu_is_nested(vcpu));
6311
6312 /* NPT walks are always user-walks */
6313 access |= PFERR_USER_MASK;
44dd3ffa 6314 t_gpa = vcpu->arch.mmu->gva_to_gpa(vcpu, gpa, access, exception);
02f59dc9
JR
6315
6316 return t_gpa;
6317}
6318
ab9ae313
AK
6319gpa_t kvm_mmu_gva_to_gpa_read(struct kvm_vcpu *vcpu, gva_t gva,
6320 struct x86_exception *exception)
1871c602 6321{
b3646477 6322 u32 access = (static_call(kvm_x86_get_cpl)(vcpu) == 3) ? PFERR_USER_MASK : 0;
ab9ae313 6323 return vcpu->arch.walk_mmu->gva_to_gpa(vcpu, gva, access, exception);
1871c602 6324}
54f958cd 6325EXPORT_SYMBOL_GPL(kvm_mmu_gva_to_gpa_read);
1871c602 6326
ab9ae313
AK
6327 gpa_t kvm_mmu_gva_to_gpa_fetch(struct kvm_vcpu *vcpu, gva_t gva,
6328 struct x86_exception *exception)
1871c602 6329{
b3646477 6330 u32 access = (static_call(kvm_x86_get_cpl)(vcpu) == 3) ? PFERR_USER_MASK : 0;
1871c602 6331 access |= PFERR_FETCH_MASK;
ab9ae313 6332 return vcpu->arch.walk_mmu->gva_to_gpa(vcpu, gva, access, exception);
1871c602
GN
6333}
6334
ab9ae313
AK
6335gpa_t kvm_mmu_gva_to_gpa_write(struct kvm_vcpu *vcpu, gva_t gva,
6336 struct x86_exception *exception)
1871c602 6337{
b3646477 6338 u32 access = (static_call(kvm_x86_get_cpl)(vcpu) == 3) ? PFERR_USER_MASK : 0;
1871c602 6339 access |= PFERR_WRITE_MASK;
ab9ae313 6340 return vcpu->arch.walk_mmu->gva_to_gpa(vcpu, gva, access, exception);
1871c602 6341}
54f958cd 6342EXPORT_SYMBOL_GPL(kvm_mmu_gva_to_gpa_write);
1871c602
GN
6343
6344/* uses this to access any guest's mapped memory without checking CPL */
ab9ae313
AK
6345gpa_t kvm_mmu_gva_to_gpa_system(struct kvm_vcpu *vcpu, gva_t gva,
6346 struct x86_exception *exception)
1871c602 6347{
ab9ae313 6348 return vcpu->arch.walk_mmu->gva_to_gpa(vcpu, gva, 0, exception);
1871c602
GN
6349}
6350
6351static int kvm_read_guest_virt_helper(gva_t addr, void *val, unsigned int bytes,
6352 struct kvm_vcpu *vcpu, u32 access,
bcc55cba 6353 struct x86_exception *exception)
bbd9b64e
CO
6354{
6355 void *data = val;
10589a46 6356 int r = X86EMUL_CONTINUE;
bbd9b64e
CO
6357
6358 while (bytes) {
14dfe855 6359 gpa_t gpa = vcpu->arch.walk_mmu->gva_to_gpa(vcpu, addr, access,
ab9ae313 6360 exception);
bbd9b64e 6361 unsigned offset = addr & (PAGE_SIZE-1);
77c2002e 6362 unsigned toread = min(bytes, (unsigned)PAGE_SIZE - offset);
bbd9b64e
CO
6363 int ret;
6364
bcc55cba 6365 if (gpa == UNMAPPED_GVA)
ab9ae313 6366 return X86EMUL_PROPAGATE_FAULT;
54bf36aa
PB
6367 ret = kvm_vcpu_read_guest_page(vcpu, gpa >> PAGE_SHIFT, data,
6368 offset, toread);
10589a46 6369 if (ret < 0) {
c3cd7ffa 6370 r = X86EMUL_IO_NEEDED;
10589a46
MT
6371 goto out;
6372 }
bbd9b64e 6373
77c2002e
IE
6374 bytes -= toread;
6375 data += toread;
6376 addr += toread;
bbd9b64e 6377 }
10589a46 6378out:
10589a46 6379 return r;
bbd9b64e 6380}
77c2002e 6381
1871c602 6382/* used for instruction fetching */
0f65dd70
AK
6383static int kvm_fetch_guest_virt(struct x86_emulate_ctxt *ctxt,
6384 gva_t addr, void *val, unsigned int bytes,
bcc55cba 6385 struct x86_exception *exception)
1871c602 6386{
0f65dd70 6387 struct kvm_vcpu *vcpu = emul_to_vcpu(ctxt);
b3646477 6388 u32 access = (static_call(kvm_x86_get_cpl)(vcpu) == 3) ? PFERR_USER_MASK : 0;
44583cba
PB
6389 unsigned offset;
6390 int ret;
0f65dd70 6391
44583cba
PB
6392 /* Inline kvm_read_guest_virt_helper for speed. */
6393 gpa_t gpa = vcpu->arch.walk_mmu->gva_to_gpa(vcpu, addr, access|PFERR_FETCH_MASK,
6394 exception);
6395 if (unlikely(gpa == UNMAPPED_GVA))
6396 return X86EMUL_PROPAGATE_FAULT;
6397
6398 offset = addr & (PAGE_SIZE-1);
6399 if (WARN_ON(offset + bytes > PAGE_SIZE))
6400 bytes = (unsigned)PAGE_SIZE - offset;
54bf36aa
PB
6401 ret = kvm_vcpu_read_guest_page(vcpu, gpa >> PAGE_SHIFT, val,
6402 offset, bytes);
44583cba
PB
6403 if (unlikely(ret < 0))
6404 return X86EMUL_IO_NEEDED;
6405
6406 return X86EMUL_CONTINUE;
1871c602
GN
6407}
6408
ce14e868 6409int kvm_read_guest_virt(struct kvm_vcpu *vcpu,
0f65dd70 6410 gva_t addr, void *val, unsigned int bytes,
bcc55cba 6411 struct x86_exception *exception)
1871c602 6412{
b3646477 6413 u32 access = (static_call(kvm_x86_get_cpl)(vcpu) == 3) ? PFERR_USER_MASK : 0;
0f65dd70 6414
353c0956
PB
6415 /*
6416 * FIXME: this should call handle_emulation_failure if X86EMUL_IO_NEEDED
6417 * is returned, but our callers are not ready for that and they blindly
6418 * call kvm_inject_page_fault. Ensure that they at least do not leak
6419 * uninitialized kernel stack memory into cr2 and error code.
6420 */
6421 memset(exception, 0, sizeof(*exception));
1871c602 6422 return kvm_read_guest_virt_helper(addr, val, bytes, vcpu, access,
bcc55cba 6423 exception);
1871c602 6424}
064aea77 6425EXPORT_SYMBOL_GPL(kvm_read_guest_virt);
1871c602 6426
ce14e868
PB
6427static int emulator_read_std(struct x86_emulate_ctxt *ctxt,
6428 gva_t addr, void *val, unsigned int bytes,
3c9fa24c 6429 struct x86_exception *exception, bool system)
1871c602 6430{
0f65dd70 6431 struct kvm_vcpu *vcpu = emul_to_vcpu(ctxt);
3c9fa24c
PB
6432 u32 access = 0;
6433
b3646477 6434 if (!system && static_call(kvm_x86_get_cpl)(vcpu) == 3)
3c9fa24c
PB
6435 access |= PFERR_USER_MASK;
6436
6437 return kvm_read_guest_virt_helper(addr, val, bytes, vcpu, access, exception);
1871c602
GN
6438}
6439
7a036a6f
RK
6440static int kvm_read_guest_phys_system(struct x86_emulate_ctxt *ctxt,
6441 unsigned long addr, void *val, unsigned int bytes)
6442{
6443 struct kvm_vcpu *vcpu = emul_to_vcpu(ctxt);
6444 int r = kvm_vcpu_read_guest(vcpu, addr, val, bytes);
6445
6446 return r < 0 ? X86EMUL_IO_NEEDED : X86EMUL_CONTINUE;
6447}
6448
ce14e868
PB
6449static int kvm_write_guest_virt_helper(gva_t addr, void *val, unsigned int bytes,
6450 struct kvm_vcpu *vcpu, u32 access,
6451 struct x86_exception *exception)
77c2002e
IE
6452{
6453 void *data = val;
6454 int r = X86EMUL_CONTINUE;
6455
6456 while (bytes) {
14dfe855 6457 gpa_t gpa = vcpu->arch.walk_mmu->gva_to_gpa(vcpu, addr,
ce14e868 6458 access,
ab9ae313 6459 exception);
77c2002e
IE
6460 unsigned offset = addr & (PAGE_SIZE-1);
6461 unsigned towrite = min(bytes, (unsigned)PAGE_SIZE - offset);
6462 int ret;
6463
bcc55cba 6464 if (gpa == UNMAPPED_GVA)
ab9ae313 6465 return X86EMUL_PROPAGATE_FAULT;
54bf36aa 6466 ret = kvm_vcpu_write_guest(vcpu, gpa, data, towrite);
77c2002e 6467 if (ret < 0) {
c3cd7ffa 6468 r = X86EMUL_IO_NEEDED;
77c2002e
IE
6469 goto out;
6470 }
6471
6472 bytes -= towrite;
6473 data += towrite;
6474 addr += towrite;
6475 }
6476out:
6477 return r;
6478}
ce14e868
PB
6479
6480static int emulator_write_std(struct x86_emulate_ctxt *ctxt, gva_t addr, void *val,
3c9fa24c
PB
6481 unsigned int bytes, struct x86_exception *exception,
6482 bool system)
ce14e868
PB
6483{
6484 struct kvm_vcpu *vcpu = emul_to_vcpu(ctxt);
3c9fa24c
PB
6485 u32 access = PFERR_WRITE_MASK;
6486
b3646477 6487 if (!system && static_call(kvm_x86_get_cpl)(vcpu) == 3)
3c9fa24c 6488 access |= PFERR_USER_MASK;
ce14e868
PB
6489
6490 return kvm_write_guest_virt_helper(addr, val, bytes, vcpu,
3c9fa24c 6491 access, exception);
ce14e868
PB
6492}
6493
6494int kvm_write_guest_virt_system(struct kvm_vcpu *vcpu, gva_t addr, void *val,
6495 unsigned int bytes, struct x86_exception *exception)
6496{
c595ceee
PB
6497 /* kvm_write_guest_virt_system can pull in tons of pages. */
6498 vcpu->arch.l1tf_flush_l1d = true;
6499
ce14e868
PB
6500 return kvm_write_guest_virt_helper(addr, val, bytes, vcpu,
6501 PFERR_WRITE_MASK, exception);
6502}
6a4d7550 6503EXPORT_SYMBOL_GPL(kvm_write_guest_virt_system);
77c2002e 6504
082d06ed
WL
6505int handle_ud(struct kvm_vcpu *vcpu)
6506{
b3dc0695 6507 static const char kvm_emulate_prefix[] = { __KVM_EMULATE_PREFIX };
6c86eedc 6508 int emul_type = EMULTYPE_TRAP_UD;
6c86eedc
WL
6509 char sig[5]; /* ud2; .ascii "kvm" */
6510 struct x86_exception e;
6511
b3646477 6512 if (unlikely(!static_call(kvm_x86_can_emulate_instruction)(vcpu, NULL, 0)))
09e3e2a1
SC
6513 return 1;
6514
6c86eedc 6515 if (force_emulation_prefix &&
3c9fa24c
PB
6516 kvm_read_guest_virt(vcpu, kvm_get_linear_rip(vcpu),
6517 sig, sizeof(sig), &e) == 0 &&
b3dc0695 6518 memcmp(sig, kvm_emulate_prefix, sizeof(sig)) == 0) {
6c86eedc 6519 kvm_rip_write(vcpu, kvm_rip_read(vcpu) + sizeof(sig));
b4000606 6520 emul_type = EMULTYPE_TRAP_UD_FORCED;
6c86eedc 6521 }
082d06ed 6522
60fc3d02 6523 return kvm_emulate_instruction(vcpu, emul_type);
082d06ed
WL
6524}
6525EXPORT_SYMBOL_GPL(handle_ud);
6526
0f89b207
TL
6527static int vcpu_is_mmio_gpa(struct kvm_vcpu *vcpu, unsigned long gva,
6528 gpa_t gpa, bool write)
6529{
6530 /* For APIC access vmexit */
6531 if ((gpa & PAGE_MASK) == APIC_DEFAULT_PHYS_BASE)
6532 return 1;
6533
6534 if (vcpu_match_mmio_gpa(vcpu, gpa)) {
6535 trace_vcpu_match_mmio(gva, gpa, write, true);
6536 return 1;
6537 }
6538
6539 return 0;
6540}
6541
af7cc7d1
XG
6542static int vcpu_mmio_gva_to_gpa(struct kvm_vcpu *vcpu, unsigned long gva,
6543 gpa_t *gpa, struct x86_exception *exception,
6544 bool write)
6545{
b3646477 6546 u32 access = ((static_call(kvm_x86_get_cpl)(vcpu) == 3) ? PFERR_USER_MASK : 0)
97d64b78 6547 | (write ? PFERR_WRITE_MASK : 0);
af7cc7d1 6548
be94f6b7
HH
6549 /*
6550 * currently PKRU is only applied to ept enabled guest so
6551 * there is no pkey in EPT page table for L1 guest or EPT
6552 * shadow page table for L2 guest.
6553 */
97d64b78 6554 if (vcpu_match_mmio_gva(vcpu, gva)
97ec8c06 6555 && !permission_fault(vcpu, vcpu->arch.walk_mmu,
871bd034 6556 vcpu->arch.mmio_access, 0, access)) {
bebb106a
XG
6557 *gpa = vcpu->arch.mmio_gfn << PAGE_SHIFT |
6558 (gva & (PAGE_SIZE - 1));
4f022648 6559 trace_vcpu_match_mmio(gva, *gpa, write, false);
bebb106a
XG
6560 return 1;
6561 }
6562
af7cc7d1
XG
6563 *gpa = vcpu->arch.walk_mmu->gva_to_gpa(vcpu, gva, access, exception);
6564
6565 if (*gpa == UNMAPPED_GVA)
6566 return -1;
6567
0f89b207 6568 return vcpu_is_mmio_gpa(vcpu, gva, *gpa, write);
af7cc7d1
XG
6569}
6570
3200f405 6571int emulator_write_phys(struct kvm_vcpu *vcpu, gpa_t gpa,
bcc55cba 6572 const void *val, int bytes)
bbd9b64e
CO
6573{
6574 int ret;
6575
54bf36aa 6576 ret = kvm_vcpu_write_guest(vcpu, gpa, val, bytes);
9f811285 6577 if (ret < 0)
bbd9b64e 6578 return 0;
0eb05bf2 6579 kvm_page_track_write(vcpu, gpa, val, bytes);
bbd9b64e
CO
6580 return 1;
6581}
6582
77d197b2
XG
6583struct read_write_emulator_ops {
6584 int (*read_write_prepare)(struct kvm_vcpu *vcpu, void *val,
6585 int bytes);
6586 int (*read_write_emulate)(struct kvm_vcpu *vcpu, gpa_t gpa,
6587 void *val, int bytes);
6588 int (*read_write_mmio)(struct kvm_vcpu *vcpu, gpa_t gpa,
6589 int bytes, void *val);
6590 int (*read_write_exit_mmio)(struct kvm_vcpu *vcpu, gpa_t gpa,
6591 void *val, int bytes);
6592 bool write;
6593};
6594
6595static int read_prepare(struct kvm_vcpu *vcpu, void *val, int bytes)
6596{
6597 if (vcpu->mmio_read_completed) {
77d197b2 6598 trace_kvm_mmio(KVM_TRACE_MMIO_READ, bytes,
e39d200f 6599 vcpu->mmio_fragments[0].gpa, val);
77d197b2
XG
6600 vcpu->mmio_read_completed = 0;
6601 return 1;
6602 }
6603
6604 return 0;
6605}
6606
6607static int read_emulate(struct kvm_vcpu *vcpu, gpa_t gpa,
6608 void *val, int bytes)
6609{
54bf36aa 6610 return !kvm_vcpu_read_guest(vcpu, gpa, val, bytes);
77d197b2
XG
6611}
6612
6613static int write_emulate(struct kvm_vcpu *vcpu, gpa_t gpa,
6614 void *val, int bytes)
6615{
6616 return emulator_write_phys(vcpu, gpa, val, bytes);
6617}
6618
6619static int write_mmio(struct kvm_vcpu *vcpu, gpa_t gpa, int bytes, void *val)
6620{
e39d200f 6621 trace_kvm_mmio(KVM_TRACE_MMIO_WRITE, bytes, gpa, val);
77d197b2
XG
6622 return vcpu_mmio_write(vcpu, gpa, bytes, val);
6623}
6624
6625static int read_exit_mmio(struct kvm_vcpu *vcpu, gpa_t gpa,
6626 void *val, int bytes)
6627{
e39d200f 6628 trace_kvm_mmio(KVM_TRACE_MMIO_READ_UNSATISFIED, bytes, gpa, NULL);
77d197b2
XG
6629 return X86EMUL_IO_NEEDED;
6630}
6631
6632static int write_exit_mmio(struct kvm_vcpu *vcpu, gpa_t gpa,
6633 void *val, int bytes)
6634{
f78146b0
AK
6635 struct kvm_mmio_fragment *frag = &vcpu->mmio_fragments[0];
6636
87da7e66 6637 memcpy(vcpu->run->mmio.data, frag->data, min(8u, frag->len));
77d197b2
XG
6638 return X86EMUL_CONTINUE;
6639}
6640
0fbe9b0b 6641static const struct read_write_emulator_ops read_emultor = {
77d197b2
XG
6642 .read_write_prepare = read_prepare,
6643 .read_write_emulate = read_emulate,
6644 .read_write_mmio = vcpu_mmio_read,
6645 .read_write_exit_mmio = read_exit_mmio,
6646};
6647
0fbe9b0b 6648static const struct read_write_emulator_ops write_emultor = {
77d197b2
XG
6649 .read_write_emulate = write_emulate,
6650 .read_write_mmio = write_mmio,
6651 .read_write_exit_mmio = write_exit_mmio,
6652 .write = true,
6653};
6654
22388a3c
XG
6655static int emulator_read_write_onepage(unsigned long addr, void *val,
6656 unsigned int bytes,
6657 struct x86_exception *exception,
6658 struct kvm_vcpu *vcpu,
0fbe9b0b 6659 const struct read_write_emulator_ops *ops)
bbd9b64e 6660{
af7cc7d1
XG
6661 gpa_t gpa;
6662 int handled, ret;
22388a3c 6663 bool write = ops->write;
f78146b0 6664 struct kvm_mmio_fragment *frag;
c9b8b07c 6665 struct x86_emulate_ctxt *ctxt = vcpu->arch.emulate_ctxt;
0f89b207
TL
6666
6667 /*
6668 * If the exit was due to a NPF we may already have a GPA.
6669 * If the GPA is present, use it to avoid the GVA to GPA table walk.
6670 * Note, this cannot be used on string operations since string
6671 * operation using rep will only have the initial GPA from the NPF
6672 * occurred.
6673 */
744e699c
SC
6674 if (ctxt->gpa_available && emulator_can_use_gpa(ctxt) &&
6675 (addr & ~PAGE_MASK) == (ctxt->gpa_val & ~PAGE_MASK)) {
6676 gpa = ctxt->gpa_val;
618232e2
BS
6677 ret = vcpu_is_mmio_gpa(vcpu, addr, gpa, write);
6678 } else {
6679 ret = vcpu_mmio_gva_to_gpa(vcpu, addr, &gpa, exception, write);
6680 if (ret < 0)
6681 return X86EMUL_PROPAGATE_FAULT;
0f89b207 6682 }
10589a46 6683
618232e2 6684 if (!ret && ops->read_write_emulate(vcpu, gpa, val, bytes))
bbd9b64e
CO
6685 return X86EMUL_CONTINUE;
6686
bbd9b64e
CO
6687 /*
6688 * Is this MMIO handled locally?
6689 */
22388a3c 6690 handled = ops->read_write_mmio(vcpu, gpa, bytes, val);
70252a10 6691 if (handled == bytes)
bbd9b64e 6692 return X86EMUL_CONTINUE;
bbd9b64e 6693
70252a10
AK
6694 gpa += handled;
6695 bytes -= handled;
6696 val += handled;
6697
87da7e66
XG
6698 WARN_ON(vcpu->mmio_nr_fragments >= KVM_MAX_MMIO_FRAGMENTS);
6699 frag = &vcpu->mmio_fragments[vcpu->mmio_nr_fragments++];
6700 frag->gpa = gpa;
6701 frag->data = val;
6702 frag->len = bytes;
f78146b0 6703 return X86EMUL_CONTINUE;
bbd9b64e
CO
6704}
6705
52eb5a6d
XL
6706static int emulator_read_write(struct x86_emulate_ctxt *ctxt,
6707 unsigned long addr,
22388a3c
XG
6708 void *val, unsigned int bytes,
6709 struct x86_exception *exception,
0fbe9b0b 6710 const struct read_write_emulator_ops *ops)
bbd9b64e 6711{
0f65dd70 6712 struct kvm_vcpu *vcpu = emul_to_vcpu(ctxt);
f78146b0
AK
6713 gpa_t gpa;
6714 int rc;
6715
6716 if (ops->read_write_prepare &&
6717 ops->read_write_prepare(vcpu, val, bytes))
6718 return X86EMUL_CONTINUE;
6719
6720 vcpu->mmio_nr_fragments = 0;
0f65dd70 6721
bbd9b64e
CO
6722 /* Crossing a page boundary? */
6723 if (((addr + bytes - 1) ^ addr) & PAGE_MASK) {
f78146b0 6724 int now;
bbd9b64e
CO
6725
6726 now = -addr & ~PAGE_MASK;
22388a3c
XG
6727 rc = emulator_read_write_onepage(addr, val, now, exception,
6728 vcpu, ops);
6729
bbd9b64e
CO
6730 if (rc != X86EMUL_CONTINUE)
6731 return rc;
6732 addr += now;
bac15531
NA
6733 if (ctxt->mode != X86EMUL_MODE_PROT64)
6734 addr = (u32)addr;
bbd9b64e
CO
6735 val += now;
6736 bytes -= now;
6737 }
22388a3c 6738
f78146b0
AK
6739 rc = emulator_read_write_onepage(addr, val, bytes, exception,
6740 vcpu, ops);
6741 if (rc != X86EMUL_CONTINUE)
6742 return rc;
6743
6744 if (!vcpu->mmio_nr_fragments)
6745 return rc;
6746
6747 gpa = vcpu->mmio_fragments[0].gpa;
6748
6749 vcpu->mmio_needed = 1;
6750 vcpu->mmio_cur_fragment = 0;
6751
87da7e66 6752 vcpu->run->mmio.len = min(8u, vcpu->mmio_fragments[0].len);
f78146b0
AK
6753 vcpu->run->mmio.is_write = vcpu->mmio_is_write = ops->write;
6754 vcpu->run->exit_reason = KVM_EXIT_MMIO;
6755 vcpu->run->mmio.phys_addr = gpa;
6756
6757 return ops->read_write_exit_mmio(vcpu, gpa, val, bytes);
22388a3c
XG
6758}
6759
6760static int emulator_read_emulated(struct x86_emulate_ctxt *ctxt,
6761 unsigned long addr,
6762 void *val,
6763 unsigned int bytes,
6764 struct x86_exception *exception)
6765{
6766 return emulator_read_write(ctxt, addr, val, bytes,
6767 exception, &read_emultor);
6768}
6769
52eb5a6d 6770static int emulator_write_emulated(struct x86_emulate_ctxt *ctxt,
22388a3c
XG
6771 unsigned long addr,
6772 const void *val,
6773 unsigned int bytes,
6774 struct x86_exception *exception)
6775{
6776 return emulator_read_write(ctxt, addr, (void *)val, bytes,
6777 exception, &write_emultor);
bbd9b64e 6778}
bbd9b64e 6779
daea3e73
AK
6780#define CMPXCHG_TYPE(t, ptr, old, new) \
6781 (cmpxchg((t *)(ptr), *(t *)(old), *(t *)(new)) == *(t *)(old))
6782
6783#ifdef CONFIG_X86_64
6784# define CMPXCHG64(ptr, old, new) CMPXCHG_TYPE(u64, ptr, old, new)
6785#else
6786# define CMPXCHG64(ptr, old, new) \
9749a6c0 6787 (cmpxchg64((u64 *)(ptr), *(u64 *)(old), *(u64 *)(new)) == *(u64 *)(old))
daea3e73
AK
6788#endif
6789
0f65dd70
AK
6790static int emulator_cmpxchg_emulated(struct x86_emulate_ctxt *ctxt,
6791 unsigned long addr,
bbd9b64e
CO
6792 const void *old,
6793 const void *new,
6794 unsigned int bytes,
0f65dd70 6795 struct x86_exception *exception)
bbd9b64e 6796{
42e35f80 6797 struct kvm_host_map map;
0f65dd70 6798 struct kvm_vcpu *vcpu = emul_to_vcpu(ctxt);
9de6fe3c 6799 u64 page_line_mask;
daea3e73 6800 gpa_t gpa;
daea3e73
AK
6801 char *kaddr;
6802 bool exchanged;
2bacc55c 6803
daea3e73
AK
6804 /* guests cmpxchg8b have to be emulated atomically */
6805 if (bytes > 8 || (bytes & (bytes - 1)))
6806 goto emul_write;
10589a46 6807
daea3e73 6808 gpa = kvm_mmu_gva_to_gpa_write(vcpu, addr, NULL);
2bacc55c 6809
daea3e73
AK
6810 if (gpa == UNMAPPED_GVA ||
6811 (gpa & PAGE_MASK) == APIC_DEFAULT_PHYS_BASE)
6812 goto emul_write;
2bacc55c 6813
9de6fe3c
XL
6814 /*
6815 * Emulate the atomic as a straight write to avoid #AC if SLD is
6816 * enabled in the host and the access splits a cache line.
6817 */
6818 if (boot_cpu_has(X86_FEATURE_SPLIT_LOCK_DETECT))
6819 page_line_mask = ~(cache_line_size() - 1);
6820 else
6821 page_line_mask = PAGE_MASK;
6822
6823 if (((gpa + bytes - 1) & page_line_mask) != (gpa & page_line_mask))
daea3e73 6824 goto emul_write;
72dc67a6 6825
42e35f80 6826 if (kvm_vcpu_map(vcpu, gpa_to_gfn(gpa), &map))
c19b8bd6 6827 goto emul_write;
72dc67a6 6828
42e35f80
KA
6829 kaddr = map.hva + offset_in_page(gpa);
6830
daea3e73
AK
6831 switch (bytes) {
6832 case 1:
6833 exchanged = CMPXCHG_TYPE(u8, kaddr, old, new);
6834 break;
6835 case 2:
6836 exchanged = CMPXCHG_TYPE(u16, kaddr, old, new);
6837 break;
6838 case 4:
6839 exchanged = CMPXCHG_TYPE(u32, kaddr, old, new);
6840 break;
6841 case 8:
6842 exchanged = CMPXCHG64(kaddr, old, new);
6843 break;
6844 default:
6845 BUG();
2bacc55c 6846 }
42e35f80
KA
6847
6848 kvm_vcpu_unmap(vcpu, &map, true);
daea3e73
AK
6849
6850 if (!exchanged)
6851 return X86EMUL_CMPXCHG_FAILED;
6852
0eb05bf2 6853 kvm_page_track_write(vcpu, gpa, new, bytes);
8f6abd06
GN
6854
6855 return X86EMUL_CONTINUE;
4a5f48f6 6856
3200f405 6857emul_write:
daea3e73 6858 printk_once(KERN_WARNING "kvm: emulating exchange as write\n");
2bacc55c 6859
0f65dd70 6860 return emulator_write_emulated(ctxt, addr, new, bytes, exception);
bbd9b64e
CO
6861}
6862
cf8f70bf
GN
6863static int kernel_pio(struct kvm_vcpu *vcpu, void *pd)
6864{
cbfc6c91 6865 int r = 0, i;
cf8f70bf 6866
cbfc6c91
WL
6867 for (i = 0; i < vcpu->arch.pio.count; i++) {
6868 if (vcpu->arch.pio.in)
6869 r = kvm_io_bus_read(vcpu, KVM_PIO_BUS, vcpu->arch.pio.port,
6870 vcpu->arch.pio.size, pd);
6871 else
6872 r = kvm_io_bus_write(vcpu, KVM_PIO_BUS,
6873 vcpu->arch.pio.port, vcpu->arch.pio.size,
6874 pd);
6875 if (r)
6876 break;
6877 pd += vcpu->arch.pio.size;
6878 }
cf8f70bf
GN
6879 return r;
6880}
6881
6f6fbe98
XG
6882static int emulator_pio_in_out(struct kvm_vcpu *vcpu, int size,
6883 unsigned short port, void *val,
6884 unsigned int count, bool in)
cf8f70bf 6885{
cf8f70bf 6886 vcpu->arch.pio.port = port;
6f6fbe98 6887 vcpu->arch.pio.in = in;
7972995b 6888 vcpu->arch.pio.count = count;
cf8f70bf
GN
6889 vcpu->arch.pio.size = size;
6890
6891 if (!kernel_pio(vcpu, vcpu->arch.pio_data)) {
7972995b 6892 vcpu->arch.pio.count = 0;
cf8f70bf
GN
6893 return 1;
6894 }
6895
6896 vcpu->run->exit_reason = KVM_EXIT_IO;
6f6fbe98 6897 vcpu->run->io.direction = in ? KVM_EXIT_IO_IN : KVM_EXIT_IO_OUT;
cf8f70bf
GN
6898 vcpu->run->io.size = size;
6899 vcpu->run->io.data_offset = KVM_PIO_PAGE_OFFSET * PAGE_SIZE;
6900 vcpu->run->io.count = count;
6901 vcpu->run->io.port = port;
6902
6903 return 0;
6904}
6905
2e3bb4d8
SC
6906static int emulator_pio_in(struct kvm_vcpu *vcpu, int size,
6907 unsigned short port, void *val, unsigned int count)
cf8f70bf 6908{
6f6fbe98 6909 int ret;
ca1d4a9e 6910
6f6fbe98
XG
6911 if (vcpu->arch.pio.count)
6912 goto data_avail;
cf8f70bf 6913
cbfc6c91
WL
6914 memset(vcpu->arch.pio_data, 0, size * count);
6915
6f6fbe98
XG
6916 ret = emulator_pio_in_out(vcpu, size, port, val, count, true);
6917 if (ret) {
6918data_avail:
6919 memcpy(val, vcpu->arch.pio_data, size * count);
1171903d 6920 trace_kvm_pio(KVM_PIO_IN, port, size, count, vcpu->arch.pio_data);
7972995b 6921 vcpu->arch.pio.count = 0;
cf8f70bf
GN
6922 return 1;
6923 }
6924
cf8f70bf
GN
6925 return 0;
6926}
6927
2e3bb4d8
SC
6928static int emulator_pio_in_emulated(struct x86_emulate_ctxt *ctxt,
6929 int size, unsigned short port, void *val,
6930 unsigned int count)
6f6fbe98 6931{
2e3bb4d8 6932 return emulator_pio_in(emul_to_vcpu(ctxt), size, port, val, count);
6f6fbe98 6933
2e3bb4d8 6934}
6f6fbe98 6935
2e3bb4d8
SC
6936static int emulator_pio_out(struct kvm_vcpu *vcpu, int size,
6937 unsigned short port, const void *val,
6938 unsigned int count)
6939{
6f6fbe98 6940 memcpy(vcpu->arch.pio_data, val, size * count);
1171903d 6941 trace_kvm_pio(KVM_PIO_OUT, port, size, count, vcpu->arch.pio_data);
6f6fbe98
XG
6942 return emulator_pio_in_out(vcpu, size, port, (void *)val, count, false);
6943}
6944
2e3bb4d8
SC
6945static int emulator_pio_out_emulated(struct x86_emulate_ctxt *ctxt,
6946 int size, unsigned short port,
6947 const void *val, unsigned int count)
6948{
6949 return emulator_pio_out(emul_to_vcpu(ctxt), size, port, val, count);
6950}
6951
bbd9b64e
CO
6952static unsigned long get_segment_base(struct kvm_vcpu *vcpu, int seg)
6953{
b3646477 6954 return static_call(kvm_x86_get_segment_base)(vcpu, seg);
bbd9b64e
CO
6955}
6956
3cb16fe7 6957static void emulator_invlpg(struct x86_emulate_ctxt *ctxt, ulong address)
bbd9b64e 6958{
3cb16fe7 6959 kvm_mmu_invlpg(emul_to_vcpu(ctxt), address);
bbd9b64e
CO
6960}
6961
ae6a2375 6962static int kvm_emulate_wbinvd_noskip(struct kvm_vcpu *vcpu)
f5f48ee1
SY
6963{
6964 if (!need_emulate_wbinvd(vcpu))
6965 return X86EMUL_CONTINUE;
6966
b3646477 6967 if (static_call(kvm_x86_has_wbinvd_exit)()) {
2eec7343
JK
6968 int cpu = get_cpu();
6969
6970 cpumask_set_cpu(cpu, vcpu->arch.wbinvd_dirty_mask);
c2162e13 6971 on_each_cpu_mask(vcpu->arch.wbinvd_dirty_mask,
f5f48ee1 6972 wbinvd_ipi, NULL, 1);
2eec7343 6973 put_cpu();
f5f48ee1 6974 cpumask_clear(vcpu->arch.wbinvd_dirty_mask);
2eec7343
JK
6975 } else
6976 wbinvd();
f5f48ee1
SY
6977 return X86EMUL_CONTINUE;
6978}
5cb56059
JS
6979
6980int kvm_emulate_wbinvd(struct kvm_vcpu *vcpu)
6981{
6affcbed
KH
6982 kvm_emulate_wbinvd_noskip(vcpu);
6983 return kvm_skip_emulated_instruction(vcpu);
5cb56059 6984}
f5f48ee1
SY
6985EXPORT_SYMBOL_GPL(kvm_emulate_wbinvd);
6986
5cb56059
JS
6987
6988
bcaf5cc5
AK
6989static void emulator_wbinvd(struct x86_emulate_ctxt *ctxt)
6990{
5cb56059 6991 kvm_emulate_wbinvd_noskip(emul_to_vcpu(ctxt));
bcaf5cc5
AK
6992}
6993
29d6ca41
PB
6994static void emulator_get_dr(struct x86_emulate_ctxt *ctxt, int dr,
6995 unsigned long *dest)
bbd9b64e 6996{
29d6ca41 6997 kvm_get_dr(emul_to_vcpu(ctxt), dr, dest);
bbd9b64e
CO
6998}
6999
52eb5a6d
XL
7000static int emulator_set_dr(struct x86_emulate_ctxt *ctxt, int dr,
7001 unsigned long value)
bbd9b64e 7002{
338dbc97 7003
996ff542 7004 return kvm_set_dr(emul_to_vcpu(ctxt), dr, value);
bbd9b64e
CO
7005}
7006
52a46617 7007static u64 mk_cr_64(u64 curr_cr, u32 new_val)
5fdbf976 7008{
52a46617 7009 return (curr_cr & ~((1ULL << 32) - 1)) | new_val;
5fdbf976
MT
7010}
7011
717746e3 7012static unsigned long emulator_get_cr(struct x86_emulate_ctxt *ctxt, int cr)
bbd9b64e 7013{
717746e3 7014 struct kvm_vcpu *vcpu = emul_to_vcpu(ctxt);
52a46617
GN
7015 unsigned long value;
7016
7017 switch (cr) {
7018 case 0:
7019 value = kvm_read_cr0(vcpu);
7020 break;
7021 case 2:
7022 value = vcpu->arch.cr2;
7023 break;
7024 case 3:
9f8fe504 7025 value = kvm_read_cr3(vcpu);
52a46617
GN
7026 break;
7027 case 4:
7028 value = kvm_read_cr4(vcpu);
7029 break;
7030 case 8:
7031 value = kvm_get_cr8(vcpu);
7032 break;
7033 default:
a737f256 7034 kvm_err("%s: unexpected cr %u\n", __func__, cr);
52a46617
GN
7035 return 0;
7036 }
7037
7038 return value;
7039}
7040
717746e3 7041static int emulator_set_cr(struct x86_emulate_ctxt *ctxt, int cr, ulong val)
52a46617 7042{
717746e3 7043 struct kvm_vcpu *vcpu = emul_to_vcpu(ctxt);
0f12244f
GN
7044 int res = 0;
7045
52a46617
GN
7046 switch (cr) {
7047 case 0:
49a9b07e 7048 res = kvm_set_cr0(vcpu, mk_cr_64(kvm_read_cr0(vcpu), val));
52a46617
GN
7049 break;
7050 case 2:
7051 vcpu->arch.cr2 = val;
7052 break;
7053 case 3:
2390218b 7054 res = kvm_set_cr3(vcpu, val);
52a46617
GN
7055 break;
7056 case 4:
a83b29c6 7057 res = kvm_set_cr4(vcpu, mk_cr_64(kvm_read_cr4(vcpu), val));
52a46617
GN
7058 break;
7059 case 8:
eea1cff9 7060 res = kvm_set_cr8(vcpu, val);
52a46617
GN
7061 break;
7062 default:
a737f256 7063 kvm_err("%s: unexpected cr %u\n", __func__, cr);
0f12244f 7064 res = -1;
52a46617 7065 }
0f12244f
GN
7066
7067 return res;
52a46617
GN
7068}
7069
717746e3 7070static int emulator_get_cpl(struct x86_emulate_ctxt *ctxt)
9c537244 7071{
b3646477 7072 return static_call(kvm_x86_get_cpl)(emul_to_vcpu(ctxt));
9c537244
GN
7073}
7074
4bff1e86 7075static void emulator_get_gdt(struct x86_emulate_ctxt *ctxt, struct desc_ptr *dt)
2dafc6c2 7076{
b3646477 7077 static_call(kvm_x86_get_gdt)(emul_to_vcpu(ctxt), dt);
2dafc6c2
GN
7078}
7079
4bff1e86 7080static void emulator_get_idt(struct x86_emulate_ctxt *ctxt, struct desc_ptr *dt)
160ce1f1 7081{
b3646477 7082 static_call(kvm_x86_get_idt)(emul_to_vcpu(ctxt), dt);
160ce1f1
MG
7083}
7084
1ac9d0cf
AK
7085static void emulator_set_gdt(struct x86_emulate_ctxt *ctxt, struct desc_ptr *dt)
7086{
b3646477 7087 static_call(kvm_x86_set_gdt)(emul_to_vcpu(ctxt), dt);
1ac9d0cf
AK
7088}
7089
7090static void emulator_set_idt(struct x86_emulate_ctxt *ctxt, struct desc_ptr *dt)
7091{
b3646477 7092 static_call(kvm_x86_set_idt)(emul_to_vcpu(ctxt), dt);
1ac9d0cf
AK
7093}
7094
4bff1e86
AK
7095static unsigned long emulator_get_cached_segment_base(
7096 struct x86_emulate_ctxt *ctxt, int seg)
5951c442 7097{
4bff1e86 7098 return get_segment_base(emul_to_vcpu(ctxt), seg);
5951c442
GN
7099}
7100
1aa36616
AK
7101static bool emulator_get_segment(struct x86_emulate_ctxt *ctxt, u16 *selector,
7102 struct desc_struct *desc, u32 *base3,
7103 int seg)
2dafc6c2
GN
7104{
7105 struct kvm_segment var;
7106
4bff1e86 7107 kvm_get_segment(emul_to_vcpu(ctxt), &var, seg);
1aa36616 7108 *selector = var.selector;
2dafc6c2 7109
378a8b09
GN
7110 if (var.unusable) {
7111 memset(desc, 0, sizeof(*desc));
f0367ee1
RK
7112 if (base3)
7113 *base3 = 0;
2dafc6c2 7114 return false;
378a8b09 7115 }
2dafc6c2
GN
7116
7117 if (var.g)
7118 var.limit >>= 12;
7119 set_desc_limit(desc, var.limit);
7120 set_desc_base(desc, (unsigned long)var.base);
5601d05b
GN
7121#ifdef CONFIG_X86_64
7122 if (base3)
7123 *base3 = var.base >> 32;
7124#endif
2dafc6c2
GN
7125 desc->type = var.type;
7126 desc->s = var.s;
7127 desc->dpl = var.dpl;
7128 desc->p = var.present;
7129 desc->avl = var.avl;
7130 desc->l = var.l;
7131 desc->d = var.db;
7132 desc->g = var.g;
7133
7134 return true;
7135}
7136
1aa36616
AK
7137static void emulator_set_segment(struct x86_emulate_ctxt *ctxt, u16 selector,
7138 struct desc_struct *desc, u32 base3,
7139 int seg)
2dafc6c2 7140{
4bff1e86 7141 struct kvm_vcpu *vcpu = emul_to_vcpu(ctxt);
2dafc6c2
GN
7142 struct kvm_segment var;
7143
1aa36616 7144 var.selector = selector;
2dafc6c2 7145 var.base = get_desc_base(desc);
5601d05b
GN
7146#ifdef CONFIG_X86_64
7147 var.base |= ((u64)base3) << 32;
7148#endif
2dafc6c2
GN
7149 var.limit = get_desc_limit(desc);
7150 if (desc->g)
7151 var.limit = (var.limit << 12) | 0xfff;
7152 var.type = desc->type;
2dafc6c2
GN
7153 var.dpl = desc->dpl;
7154 var.db = desc->d;
7155 var.s = desc->s;
7156 var.l = desc->l;
7157 var.g = desc->g;
7158 var.avl = desc->avl;
7159 var.present = desc->p;
7160 var.unusable = !var.present;
7161 var.padding = 0;
7162
7163 kvm_set_segment(vcpu, &var, seg);
7164 return;
7165}
7166
717746e3
AK
7167static int emulator_get_msr(struct x86_emulate_ctxt *ctxt,
7168 u32 msr_index, u64 *pdata)
7169{
1ae09954
AG
7170 struct kvm_vcpu *vcpu = emul_to_vcpu(ctxt);
7171 int r;
7172
7173 r = kvm_get_msr(vcpu, msr_index, pdata);
7174
7175 if (r && kvm_get_msr_user_space(vcpu, msr_index, r)) {
7176 /* Bounce to user space */
7177 return X86EMUL_IO_NEEDED;
7178 }
7179
7180 return r;
717746e3
AK
7181}
7182
7183static int emulator_set_msr(struct x86_emulate_ctxt *ctxt,
7184 u32 msr_index, u64 data)
7185{
1ae09954
AG
7186 struct kvm_vcpu *vcpu = emul_to_vcpu(ctxt);
7187 int r;
7188
7189 r = kvm_set_msr(vcpu, msr_index, data);
7190
7191 if (r && kvm_set_msr_user_space(vcpu, msr_index, data, r)) {
7192 /* Bounce to user space */
7193 return X86EMUL_IO_NEEDED;
7194 }
7195
7196 return r;
717746e3
AK
7197}
7198
64d60670
PB
7199static u64 emulator_get_smbase(struct x86_emulate_ctxt *ctxt)
7200{
7201 struct kvm_vcpu *vcpu = emul_to_vcpu(ctxt);
7202
7203 return vcpu->arch.smbase;
7204}
7205
7206static void emulator_set_smbase(struct x86_emulate_ctxt *ctxt, u64 smbase)
7207{
7208 struct kvm_vcpu *vcpu = emul_to_vcpu(ctxt);
7209
7210 vcpu->arch.smbase = smbase;
7211}
7212
67f4d428
NA
7213static int emulator_check_pmc(struct x86_emulate_ctxt *ctxt,
7214 u32 pmc)
7215{
98ff80f5 7216 return kvm_pmu_is_valid_rdpmc_ecx(emul_to_vcpu(ctxt), pmc);
67f4d428
NA
7217}
7218
222d21aa
AK
7219static int emulator_read_pmc(struct x86_emulate_ctxt *ctxt,
7220 u32 pmc, u64 *pdata)
7221{
c6702c9d 7222 return kvm_pmu_rdpmc(emul_to_vcpu(ctxt), pmc, pdata);
222d21aa
AK
7223}
7224
6c3287f7
AK
7225static void emulator_halt(struct x86_emulate_ctxt *ctxt)
7226{
7227 emul_to_vcpu(ctxt)->arch.halt_request = 1;
7228}
7229
2953538e 7230static int emulator_intercept(struct x86_emulate_ctxt *ctxt,
8a76d7f2 7231 struct x86_instruction_info *info,
c4f035c6
AK
7232 enum x86_intercept_stage stage)
7233{
b3646477 7234 return static_call(kvm_x86_check_intercept)(emul_to_vcpu(ctxt), info, stage,
21f1b8f2 7235 &ctxt->exception);
c4f035c6
AK
7236}
7237
e911eb3b 7238static bool emulator_get_cpuid(struct x86_emulate_ctxt *ctxt,
f91af517
SC
7239 u32 *eax, u32 *ebx, u32 *ecx, u32 *edx,
7240 bool exact_only)
bdb42f5a 7241{
f91af517 7242 return kvm_cpuid(emul_to_vcpu(ctxt), eax, ebx, ecx, edx, exact_only);
bdb42f5a
SB
7243}
7244
5ae78e95
SC
7245static bool emulator_guest_has_long_mode(struct x86_emulate_ctxt *ctxt)
7246{
7247 return guest_cpuid_has(emul_to_vcpu(ctxt), X86_FEATURE_LM);
7248}
7249
7250static bool emulator_guest_has_movbe(struct x86_emulate_ctxt *ctxt)
7251{
7252 return guest_cpuid_has(emul_to_vcpu(ctxt), X86_FEATURE_MOVBE);
7253}
7254
7255static bool emulator_guest_has_fxsr(struct x86_emulate_ctxt *ctxt)
7256{
7257 return guest_cpuid_has(emul_to_vcpu(ctxt), X86_FEATURE_FXSR);
7258}
7259
dd856efa
AK
7260static ulong emulator_read_gpr(struct x86_emulate_ctxt *ctxt, unsigned reg)
7261{
27b4a9c4 7262 return kvm_register_read_raw(emul_to_vcpu(ctxt), reg);
dd856efa
AK
7263}
7264
7265static void emulator_write_gpr(struct x86_emulate_ctxt *ctxt, unsigned reg, ulong val)
7266{
27b4a9c4 7267 kvm_register_write_raw(emul_to_vcpu(ctxt), reg, val);
dd856efa
AK
7268}
7269
801806d9
NA
7270static void emulator_set_nmi_mask(struct x86_emulate_ctxt *ctxt, bool masked)
7271{
b3646477 7272 static_call(kvm_x86_set_nmi_mask)(emul_to_vcpu(ctxt), masked);
801806d9
NA
7273}
7274
6ed071f0
LP
7275static unsigned emulator_get_hflags(struct x86_emulate_ctxt *ctxt)
7276{
7277 return emul_to_vcpu(ctxt)->arch.hflags;
7278}
7279
edce4654 7280static void emulator_exiting_smm(struct x86_emulate_ctxt *ctxt)
6ed071f0 7281{
78fcb2c9
SC
7282 struct kvm_vcpu *vcpu = emul_to_vcpu(ctxt);
7283
dc87275f 7284 kvm_smm_changed(vcpu, false);
6ed071f0
LP
7285}
7286
ecc513e5 7287static int emulator_leave_smm(struct x86_emulate_ctxt *ctxt,
ed19321f 7288 const char *smstate)
0234bf88 7289{
ecc513e5 7290 return static_call(kvm_x86_leave_smm)(emul_to_vcpu(ctxt), smstate);
0234bf88
LP
7291}
7292
25b17226
SC
7293static void emulator_triple_fault(struct x86_emulate_ctxt *ctxt)
7294{
7295 kvm_make_request(KVM_REQ_TRIPLE_FAULT, emul_to_vcpu(ctxt));
7296}
7297
02d4160f
VK
7298static int emulator_set_xcr(struct x86_emulate_ctxt *ctxt, u32 index, u64 xcr)
7299{
7300 return __kvm_set_xcr(emul_to_vcpu(ctxt), index, xcr);
7301}
7302
0225fb50 7303static const struct x86_emulate_ops emulate_ops = {
dd856efa
AK
7304 .read_gpr = emulator_read_gpr,
7305 .write_gpr = emulator_write_gpr,
ce14e868
PB
7306 .read_std = emulator_read_std,
7307 .write_std = emulator_write_std,
7a036a6f 7308 .read_phys = kvm_read_guest_phys_system,
1871c602 7309 .fetch = kvm_fetch_guest_virt,
bbd9b64e
CO
7310 .read_emulated = emulator_read_emulated,
7311 .write_emulated = emulator_write_emulated,
7312 .cmpxchg_emulated = emulator_cmpxchg_emulated,
3cb16fe7 7313 .invlpg = emulator_invlpg,
cf8f70bf
GN
7314 .pio_in_emulated = emulator_pio_in_emulated,
7315 .pio_out_emulated = emulator_pio_out_emulated,
1aa36616
AK
7316 .get_segment = emulator_get_segment,
7317 .set_segment = emulator_set_segment,
5951c442 7318 .get_cached_segment_base = emulator_get_cached_segment_base,
2dafc6c2 7319 .get_gdt = emulator_get_gdt,
160ce1f1 7320 .get_idt = emulator_get_idt,
1ac9d0cf
AK
7321 .set_gdt = emulator_set_gdt,
7322 .set_idt = emulator_set_idt,
52a46617
GN
7323 .get_cr = emulator_get_cr,
7324 .set_cr = emulator_set_cr,
9c537244 7325 .cpl = emulator_get_cpl,
35aa5375
GN
7326 .get_dr = emulator_get_dr,
7327 .set_dr = emulator_set_dr,
64d60670
PB
7328 .get_smbase = emulator_get_smbase,
7329 .set_smbase = emulator_set_smbase,
717746e3
AK
7330 .set_msr = emulator_set_msr,
7331 .get_msr = emulator_get_msr,
67f4d428 7332 .check_pmc = emulator_check_pmc,
222d21aa 7333 .read_pmc = emulator_read_pmc,
6c3287f7 7334 .halt = emulator_halt,
bcaf5cc5 7335 .wbinvd = emulator_wbinvd,
d6aa1000 7336 .fix_hypercall = emulator_fix_hypercall,
c4f035c6 7337 .intercept = emulator_intercept,
bdb42f5a 7338 .get_cpuid = emulator_get_cpuid,
5ae78e95
SC
7339 .guest_has_long_mode = emulator_guest_has_long_mode,
7340 .guest_has_movbe = emulator_guest_has_movbe,
7341 .guest_has_fxsr = emulator_guest_has_fxsr,
801806d9 7342 .set_nmi_mask = emulator_set_nmi_mask,
6ed071f0 7343 .get_hflags = emulator_get_hflags,
edce4654 7344 .exiting_smm = emulator_exiting_smm,
ecc513e5 7345 .leave_smm = emulator_leave_smm,
25b17226 7346 .triple_fault = emulator_triple_fault,
02d4160f 7347 .set_xcr = emulator_set_xcr,
bbd9b64e
CO
7348};
7349
95cb2295
GN
7350static void toggle_interruptibility(struct kvm_vcpu *vcpu, u32 mask)
7351{
b3646477 7352 u32 int_shadow = static_call(kvm_x86_get_interrupt_shadow)(vcpu);
95cb2295
GN
7353 /*
7354 * an sti; sti; sequence only disable interrupts for the first
7355 * instruction. So, if the last instruction, be it emulated or
7356 * not, left the system with the INT_STI flag enabled, it
7357 * means that the last instruction is an sti. We should not
7358 * leave the flag on in this case. The same goes for mov ss
7359 */
37ccdcbe
PB
7360 if (int_shadow & mask)
7361 mask = 0;
6addfc42 7362 if (unlikely(int_shadow || mask)) {
b3646477 7363 static_call(kvm_x86_set_interrupt_shadow)(vcpu, mask);
6addfc42
PB
7364 if (!mask)
7365 kvm_make_request(KVM_REQ_EVENT, vcpu);
7366 }
95cb2295
GN
7367}
7368
ef54bcfe 7369static bool inject_emulated_exception(struct kvm_vcpu *vcpu)
54b8486f 7370{
c9b8b07c 7371 struct x86_emulate_ctxt *ctxt = vcpu->arch.emulate_ctxt;
da9cb575 7372 if (ctxt->exception.vector == PF_VECTOR)
53b3d8e9 7373 return kvm_inject_emulated_page_fault(vcpu, &ctxt->exception);
ef54bcfe
PB
7374
7375 if (ctxt->exception.error_code_valid)
da9cb575
AK
7376 kvm_queue_exception_e(vcpu, ctxt->exception.vector,
7377 ctxt->exception.error_code);
54b8486f 7378 else
da9cb575 7379 kvm_queue_exception(vcpu, ctxt->exception.vector);
ef54bcfe 7380 return false;
54b8486f
GN
7381}
7382
c9b8b07c
SC
7383static struct x86_emulate_ctxt *alloc_emulate_ctxt(struct kvm_vcpu *vcpu)
7384{
7385 struct x86_emulate_ctxt *ctxt;
7386
7387 ctxt = kmem_cache_zalloc(x86_emulator_cache, GFP_KERNEL_ACCOUNT);
7388 if (!ctxt) {
7389 pr_err("kvm: failed to allocate vcpu's emulator\n");
7390 return NULL;
7391 }
7392
7393 ctxt->vcpu = vcpu;
7394 ctxt->ops = &emulate_ops;
7395 vcpu->arch.emulate_ctxt = ctxt;
7396
7397 return ctxt;
7398}
7399
8ec4722d
MG
7400static void init_emulate_ctxt(struct kvm_vcpu *vcpu)
7401{
c9b8b07c 7402 struct x86_emulate_ctxt *ctxt = vcpu->arch.emulate_ctxt;
8ec4722d
MG
7403 int cs_db, cs_l;
7404
b3646477 7405 static_call(kvm_x86_get_cs_db_l_bits)(vcpu, &cs_db, &cs_l);
8ec4722d 7406
744e699c 7407 ctxt->gpa_available = false;
adf52235 7408 ctxt->eflags = kvm_get_rflags(vcpu);
c8401dda
PB
7409 ctxt->tf = (ctxt->eflags & X86_EFLAGS_TF) != 0;
7410
adf52235
TY
7411 ctxt->eip = kvm_rip_read(vcpu);
7412 ctxt->mode = (!is_protmode(vcpu)) ? X86EMUL_MODE_REAL :
7413 (ctxt->eflags & X86_EFLAGS_VM) ? X86EMUL_MODE_VM86 :
42bf549f 7414 (cs_l && is_long_mode(vcpu)) ? X86EMUL_MODE_PROT64 :
adf52235
TY
7415 cs_db ? X86EMUL_MODE_PROT32 :
7416 X86EMUL_MODE_PROT16;
a584539b 7417 BUILD_BUG_ON(HF_GUEST_MASK != X86EMUL_GUEST_MASK);
64d60670
PB
7418 BUILD_BUG_ON(HF_SMM_MASK != X86EMUL_SMM_MASK);
7419 BUILD_BUG_ON(HF_SMM_INSIDE_NMI_MASK != X86EMUL_SMM_INSIDE_NMI_MASK);
adf52235 7420
da6393cd
WL
7421 ctxt->interruptibility = 0;
7422 ctxt->have_exception = false;
7423 ctxt->exception.vector = -1;
7424 ctxt->perm_ok = false;
7425
dd856efa 7426 init_decode_cache(ctxt);
7ae441ea 7427 vcpu->arch.emulate_regs_need_sync_from_vcpu = false;
8ec4722d
MG
7428}
7429
9497e1f2 7430void kvm_inject_realmode_interrupt(struct kvm_vcpu *vcpu, int irq, int inc_eip)
63995653 7431{
c9b8b07c 7432 struct x86_emulate_ctxt *ctxt = vcpu->arch.emulate_ctxt;
63995653
MG
7433 int ret;
7434
7435 init_emulate_ctxt(vcpu);
7436
9dac77fa
AK
7437 ctxt->op_bytes = 2;
7438 ctxt->ad_bytes = 2;
7439 ctxt->_eip = ctxt->eip + inc_eip;
9d74191a 7440 ret = emulate_int_real(ctxt, irq);
63995653 7441
9497e1f2
SC
7442 if (ret != X86EMUL_CONTINUE) {
7443 kvm_make_request(KVM_REQ_TRIPLE_FAULT, vcpu);
7444 } else {
7445 ctxt->eip = ctxt->_eip;
7446 kvm_rip_write(vcpu, ctxt->eip);
7447 kvm_set_rflags(vcpu, ctxt->eflags);
7448 }
63995653
MG
7449}
7450EXPORT_SYMBOL_GPL(kvm_inject_realmode_interrupt);
7451
e2366171 7452static int handle_emulation_failure(struct kvm_vcpu *vcpu, int emulation_type)
6d77dbfc 7453{
6d77dbfc
GN
7454 ++vcpu->stat.insn_emulation_fail;
7455 trace_kvm_emulate_insn_failed(vcpu);
e2366171 7456
42cbf068
SC
7457 if (emulation_type & EMULTYPE_VMWARE_GP) {
7458 kvm_queue_exception_e(vcpu, GP_VECTOR, 0);
60fc3d02 7459 return 1;
42cbf068 7460 }
e2366171 7461
738fece4
SC
7462 if (emulation_type & EMULTYPE_SKIP) {
7463 vcpu->run->exit_reason = KVM_EXIT_INTERNAL_ERROR;
7464 vcpu->run->internal.suberror = KVM_INTERNAL_ERROR_EMULATION;
7465 vcpu->run->internal.ndata = 0;
60fc3d02 7466 return 0;
738fece4
SC
7467 }
7468
22da61c9
SC
7469 kvm_queue_exception(vcpu, UD_VECTOR);
7470
b3646477 7471 if (!is_guest_mode(vcpu) && static_call(kvm_x86_get_cpl)(vcpu) == 0) {
fc3a9157
JR
7472 vcpu->run->exit_reason = KVM_EXIT_INTERNAL_ERROR;
7473 vcpu->run->internal.suberror = KVM_INTERNAL_ERROR_EMULATION;
7474 vcpu->run->internal.ndata = 0;
60fc3d02 7475 return 0;
fc3a9157 7476 }
e2366171 7477
60fc3d02 7478 return 1;
6d77dbfc
GN
7479}
7480
736c291c 7481static bool reexecute_instruction(struct kvm_vcpu *vcpu, gpa_t cr2_or_gpa,
991eebf9
GN
7482 bool write_fault_to_shadow_pgtable,
7483 int emulation_type)
a6f177ef 7484{
736c291c 7485 gpa_t gpa = cr2_or_gpa;
ba049e93 7486 kvm_pfn_t pfn;
a6f177ef 7487
92daa48b 7488 if (!(emulation_type & EMULTYPE_ALLOW_RETRY_PF))
991eebf9
GN
7489 return false;
7490
92daa48b
SC
7491 if (WARN_ON_ONCE(is_guest_mode(vcpu)) ||
7492 WARN_ON_ONCE(!(emulation_type & EMULTYPE_PF)))
6c3dfeb6
SC
7493 return false;
7494
44dd3ffa 7495 if (!vcpu->arch.mmu->direct_map) {
95b3cf69
XG
7496 /*
7497 * Write permission should be allowed since only
7498 * write access need to be emulated.
7499 */
736c291c 7500 gpa = kvm_mmu_gva_to_gpa_write(vcpu, cr2_or_gpa, NULL);
a6f177ef 7501
95b3cf69
XG
7502 /*
7503 * If the mapping is invalid in guest, let cpu retry
7504 * it to generate fault.
7505 */
7506 if (gpa == UNMAPPED_GVA)
7507 return true;
7508 }
a6f177ef 7509
8e3d9d06
XG
7510 /*
7511 * Do not retry the unhandleable instruction if it faults on the
7512 * readonly host memory, otherwise it will goto a infinite loop:
7513 * retry instruction -> write #PF -> emulation fail -> retry
7514 * instruction -> ...
7515 */
7516 pfn = gfn_to_pfn(vcpu->kvm, gpa_to_gfn(gpa));
95b3cf69
XG
7517
7518 /*
7519 * If the instruction failed on the error pfn, it can not be fixed,
7520 * report the error to userspace.
7521 */
7522 if (is_error_noslot_pfn(pfn))
7523 return false;
7524
7525 kvm_release_pfn_clean(pfn);
7526
7527 /* The instructions are well-emulated on direct mmu. */
44dd3ffa 7528 if (vcpu->arch.mmu->direct_map) {
95b3cf69
XG
7529 unsigned int indirect_shadow_pages;
7530
531810ca 7531 write_lock(&vcpu->kvm->mmu_lock);
95b3cf69 7532 indirect_shadow_pages = vcpu->kvm->arch.indirect_shadow_pages;
531810ca 7533 write_unlock(&vcpu->kvm->mmu_lock);
95b3cf69
XG
7534
7535 if (indirect_shadow_pages)
7536 kvm_mmu_unprotect_page(vcpu->kvm, gpa_to_gfn(gpa));
7537
a6f177ef 7538 return true;
8e3d9d06 7539 }
a6f177ef 7540
95b3cf69
XG
7541 /*
7542 * if emulation was due to access to shadowed page table
7543 * and it failed try to unshadow page and re-enter the
7544 * guest to let CPU execute the instruction.
7545 */
7546 kvm_mmu_unprotect_page(vcpu->kvm, gpa_to_gfn(gpa));
93c05d3e
XG
7547
7548 /*
7549 * If the access faults on its page table, it can not
7550 * be fixed by unprotecting shadow page and it should
7551 * be reported to userspace.
7552 */
7553 return !write_fault_to_shadow_pgtable;
a6f177ef
GN
7554}
7555
1cb3f3ae 7556static bool retry_instruction(struct x86_emulate_ctxt *ctxt,
736c291c 7557 gpa_t cr2_or_gpa, int emulation_type)
1cb3f3ae
XG
7558{
7559 struct kvm_vcpu *vcpu = emul_to_vcpu(ctxt);
736c291c 7560 unsigned long last_retry_eip, last_retry_addr, gpa = cr2_or_gpa;
1cb3f3ae
XG
7561
7562 last_retry_eip = vcpu->arch.last_retry_eip;
7563 last_retry_addr = vcpu->arch.last_retry_addr;
7564
7565 /*
7566 * If the emulation is caused by #PF and it is non-page_table
7567 * writing instruction, it means the VM-EXIT is caused by shadow
7568 * page protected, we can zap the shadow page and retry this
7569 * instruction directly.
7570 *
7571 * Note: if the guest uses a non-page-table modifying instruction
7572 * on the PDE that points to the instruction, then we will unmap
7573 * the instruction and go to an infinite loop. So, we cache the
7574 * last retried eip and the last fault address, if we meet the eip
7575 * and the address again, we can break out of the potential infinite
7576 * loop.
7577 */
7578 vcpu->arch.last_retry_eip = vcpu->arch.last_retry_addr = 0;
7579
92daa48b 7580 if (!(emulation_type & EMULTYPE_ALLOW_RETRY_PF))
1cb3f3ae
XG
7581 return false;
7582
92daa48b
SC
7583 if (WARN_ON_ONCE(is_guest_mode(vcpu)) ||
7584 WARN_ON_ONCE(!(emulation_type & EMULTYPE_PF)))
6c3dfeb6
SC
7585 return false;
7586
1cb3f3ae
XG
7587 if (x86_page_table_writing_insn(ctxt))
7588 return false;
7589
736c291c 7590 if (ctxt->eip == last_retry_eip && last_retry_addr == cr2_or_gpa)
1cb3f3ae
XG
7591 return false;
7592
7593 vcpu->arch.last_retry_eip = ctxt->eip;
736c291c 7594 vcpu->arch.last_retry_addr = cr2_or_gpa;
1cb3f3ae 7595
44dd3ffa 7596 if (!vcpu->arch.mmu->direct_map)
736c291c 7597 gpa = kvm_mmu_gva_to_gpa_write(vcpu, cr2_or_gpa, NULL);
1cb3f3ae 7598
22368028 7599 kvm_mmu_unprotect_page(vcpu->kvm, gpa_to_gfn(gpa));
1cb3f3ae
XG
7600
7601 return true;
7602}
7603
716d51ab
GN
7604static int complete_emulated_mmio(struct kvm_vcpu *vcpu);
7605static int complete_emulated_pio(struct kvm_vcpu *vcpu);
7606
dc87275f 7607static void kvm_smm_changed(struct kvm_vcpu *vcpu, bool entering_smm)
a584539b 7608{
1270e647 7609 trace_kvm_smm_transition(vcpu->vcpu_id, vcpu->arch.smbase, entering_smm);
0d7ee6f4 7610
dc87275f
SC
7611 if (entering_smm) {
7612 vcpu->arch.hflags |= HF_SMM_MASK;
7613 } else {
7614 vcpu->arch.hflags &= ~(HF_SMM_MASK | HF_SMM_INSIDE_NMI_MASK);
7615
c43203ca
PB
7616 /* Process a latched INIT or SMI, if any. */
7617 kvm_make_request(KVM_REQ_EVENT, vcpu);
64d60670 7618 }
699023e2
PB
7619
7620 kvm_mmu_reset_context(vcpu);
64d60670
PB
7621}
7622
4a1e10d5
PB
7623static int kvm_vcpu_check_hw_bp(unsigned long addr, u32 type, u32 dr7,
7624 unsigned long *db)
7625{
7626 u32 dr6 = 0;
7627 int i;
7628 u32 enable, rwlen;
7629
7630 enable = dr7;
7631 rwlen = dr7 >> 16;
7632 for (i = 0; i < 4; i++, enable >>= 2, rwlen >>= 4)
7633 if ((enable & 3) && (rwlen & 15) == type && db[i] == addr)
7634 dr6 |= (1 << i);
7635 return dr6;
7636}
7637
120c2c4f 7638static int kvm_vcpu_do_singlestep(struct kvm_vcpu *vcpu)
663f4c61
PB
7639{
7640 struct kvm_run *kvm_run = vcpu->run;
7641
c8401dda 7642 if (vcpu->guest_debug & KVM_GUESTDBG_SINGLESTEP) {
9a3ecd5e 7643 kvm_run->debug.arch.dr6 = DR6_BS | DR6_ACTIVE_LOW;
d5d260c5 7644 kvm_run->debug.arch.pc = kvm_get_linear_rip(vcpu);
c8401dda
PB
7645 kvm_run->debug.arch.exception = DB_VECTOR;
7646 kvm_run->exit_reason = KVM_EXIT_DEBUG;
60fc3d02 7647 return 0;
663f4c61 7648 }
120c2c4f 7649 kvm_queue_exception_p(vcpu, DB_VECTOR, DR6_BS);
60fc3d02 7650 return 1;
663f4c61
PB
7651}
7652
6affcbed
KH
7653int kvm_skip_emulated_instruction(struct kvm_vcpu *vcpu)
7654{
b3646477 7655 unsigned long rflags = static_call(kvm_x86_get_rflags)(vcpu);
f8ea7c60 7656 int r;
6affcbed 7657
b3646477 7658 r = static_call(kvm_x86_skip_emulated_instruction)(vcpu);
60fc3d02 7659 if (unlikely(!r))
f8ea7c60 7660 return 0;
c8401dda
PB
7661
7662 /*
7663 * rflags is the old, "raw" value of the flags. The new value has
7664 * not been saved yet.
7665 *
7666 * This is correct even for TF set by the guest, because "the
7667 * processor will not generate this exception after the instruction
7668 * that sets the TF flag".
7669 */
7670 if (unlikely(rflags & X86_EFLAGS_TF))
120c2c4f 7671 r = kvm_vcpu_do_singlestep(vcpu);
60fc3d02 7672 return r;
6affcbed
KH
7673}
7674EXPORT_SYMBOL_GPL(kvm_skip_emulated_instruction);
7675
4a1e10d5
PB
7676static bool kvm_vcpu_check_breakpoint(struct kvm_vcpu *vcpu, int *r)
7677{
4a1e10d5
PB
7678 if (unlikely(vcpu->guest_debug & KVM_GUESTDBG_USE_HW_BP) &&
7679 (vcpu->arch.guest_debug_dr7 & DR7_BP_EN_MASK)) {
82b32774
NA
7680 struct kvm_run *kvm_run = vcpu->run;
7681 unsigned long eip = kvm_get_linear_rip(vcpu);
7682 u32 dr6 = kvm_vcpu_check_hw_bp(eip, 0,
4a1e10d5
PB
7683 vcpu->arch.guest_debug_dr7,
7684 vcpu->arch.eff_db);
7685
7686 if (dr6 != 0) {
9a3ecd5e 7687 kvm_run->debug.arch.dr6 = dr6 | DR6_ACTIVE_LOW;
82b32774 7688 kvm_run->debug.arch.pc = eip;
4a1e10d5
PB
7689 kvm_run->debug.arch.exception = DB_VECTOR;
7690 kvm_run->exit_reason = KVM_EXIT_DEBUG;
60fc3d02 7691 *r = 0;
4a1e10d5
PB
7692 return true;
7693 }
7694 }
7695
4161a569
NA
7696 if (unlikely(vcpu->arch.dr7 & DR7_BP_EN_MASK) &&
7697 !(kvm_get_rflags(vcpu) & X86_EFLAGS_RF)) {
82b32774
NA
7698 unsigned long eip = kvm_get_linear_rip(vcpu);
7699 u32 dr6 = kvm_vcpu_check_hw_bp(eip, 0,
4a1e10d5
PB
7700 vcpu->arch.dr7,
7701 vcpu->arch.db);
7702
7703 if (dr6 != 0) {
4d5523cf 7704 kvm_queue_exception_p(vcpu, DB_VECTOR, dr6);
60fc3d02 7705 *r = 1;
4a1e10d5
PB
7706 return true;
7707 }
7708 }
7709
7710 return false;
7711}
7712
04789b66
LA
7713static bool is_vmware_backdoor_opcode(struct x86_emulate_ctxt *ctxt)
7714{
2d7921c4
AM
7715 switch (ctxt->opcode_len) {
7716 case 1:
7717 switch (ctxt->b) {
7718 case 0xe4: /* IN */
7719 case 0xe5:
7720 case 0xec:
7721 case 0xed:
7722 case 0xe6: /* OUT */
7723 case 0xe7:
7724 case 0xee:
7725 case 0xef:
7726 case 0x6c: /* INS */
7727 case 0x6d:
7728 case 0x6e: /* OUTS */
7729 case 0x6f:
7730 return true;
7731 }
7732 break;
7733 case 2:
7734 switch (ctxt->b) {
7735 case 0x33: /* RDPMC */
7736 return true;
7737 }
7738 break;
04789b66
LA
7739 }
7740
7741 return false;
7742}
7743
4aa2691d
WH
7744/*
7745 * Decode to be emulated instruction. Return EMULATION_OK if success.
7746 */
7747int x86_decode_emulated_instruction(struct kvm_vcpu *vcpu, int emulation_type,
7748 void *insn, int insn_len)
7749{
7750 int r = EMULATION_OK;
7751 struct x86_emulate_ctxt *ctxt = vcpu->arch.emulate_ctxt;
7752
7753 init_emulate_ctxt(vcpu);
7754
7755 /*
7756 * We will reenter on the same instruction since we do not set
7757 * complete_userspace_io. This does not handle watchpoints yet,
7758 * those would be handled in the emulate_ops.
7759 */
7760 if (!(emulation_type & EMULTYPE_SKIP) &&
7761 kvm_vcpu_check_breakpoint(vcpu, &r))
7762 return r;
7763
b35491e6 7764 r = x86_decode_insn(ctxt, insn, insn_len, emulation_type);
4aa2691d
WH
7765
7766 trace_kvm_emulate_insn_start(vcpu);
7767 ++vcpu->stat.insn_emulation;
7768
7769 return r;
7770}
7771EXPORT_SYMBOL_GPL(x86_decode_emulated_instruction);
7772
736c291c
SC
7773int x86_emulate_instruction(struct kvm_vcpu *vcpu, gpa_t cr2_or_gpa,
7774 int emulation_type, void *insn, int insn_len)
bbd9b64e 7775{
95cb2295 7776 int r;
c9b8b07c 7777 struct x86_emulate_ctxt *ctxt = vcpu->arch.emulate_ctxt;
7ae441ea 7778 bool writeback = true;
09e3e2a1
SC
7779 bool write_fault_to_spt;
7780
b3646477 7781 if (unlikely(!static_call(kvm_x86_can_emulate_instruction)(vcpu, insn, insn_len)))
09e3e2a1 7782 return 1;
bbd9b64e 7783
c595ceee
PB
7784 vcpu->arch.l1tf_flush_l1d = true;
7785
93c05d3e
XG
7786 /*
7787 * Clear write_fault_to_shadow_pgtable here to ensure it is
7788 * never reused.
7789 */
09e3e2a1 7790 write_fault_to_spt = vcpu->arch.write_fault_to_shadow_pgtable;
93c05d3e 7791 vcpu->arch.write_fault_to_shadow_pgtable = false;
8d7d8102 7792
571008da 7793 if (!(emulation_type & EMULTYPE_NO_DECODE)) {
4aa2691d 7794 kvm_clear_exception_queue(vcpu);
4a1e10d5 7795
4aa2691d
WH
7796 r = x86_decode_emulated_instruction(vcpu, emulation_type,
7797 insn, insn_len);
1d2887e2 7798 if (r != EMULATION_OK) {
b4000606 7799 if ((emulation_type & EMULTYPE_TRAP_UD) ||
c83fad65
SC
7800 (emulation_type & EMULTYPE_TRAP_UD_FORCED)) {
7801 kvm_queue_exception(vcpu, UD_VECTOR);
60fc3d02 7802 return 1;
c83fad65 7803 }
736c291c
SC
7804 if (reexecute_instruction(vcpu, cr2_or_gpa,
7805 write_fault_to_spt,
7806 emulation_type))
60fc3d02 7807 return 1;
8530a79c 7808 if (ctxt->have_exception) {
c8848cee
JD
7809 /*
7810 * #UD should result in just EMULATION_FAILED, and trap-like
7811 * exception should not be encountered during decode.
7812 */
7813 WARN_ON_ONCE(ctxt->exception.vector == UD_VECTOR ||
7814 exception_type(ctxt->exception.vector) == EXCPT_TRAP);
8530a79c 7815 inject_emulated_exception(vcpu);
60fc3d02 7816 return 1;
8530a79c 7817 }
e2366171 7818 return handle_emulation_failure(vcpu, emulation_type);
bbd9b64e
CO
7819 }
7820 }
7821
42cbf068
SC
7822 if ((emulation_type & EMULTYPE_VMWARE_GP) &&
7823 !is_vmware_backdoor_opcode(ctxt)) {
7824 kvm_queue_exception_e(vcpu, GP_VECTOR, 0);
60fc3d02 7825 return 1;
42cbf068 7826 }
04789b66 7827
1957aa63
SC
7828 /*
7829 * Note, EMULTYPE_SKIP is intended for use *only* by vendor callbacks
7830 * for kvm_skip_emulated_instruction(). The caller is responsible for
7831 * updating interruptibility state and injecting single-step #DBs.
7832 */
ba8afb6b 7833 if (emulation_type & EMULTYPE_SKIP) {
9dac77fa 7834 kvm_rip_write(vcpu, ctxt->_eip);
bb663c7a
NA
7835 if (ctxt->eflags & X86_EFLAGS_RF)
7836 kvm_set_rflags(vcpu, ctxt->eflags & ~X86_EFLAGS_RF);
60fc3d02 7837 return 1;
ba8afb6b
GN
7838 }
7839
736c291c 7840 if (retry_instruction(ctxt, cr2_or_gpa, emulation_type))
60fc3d02 7841 return 1;
1cb3f3ae 7842
7ae441ea 7843 /* this is needed for vmware backdoor interface to work since it
4d2179e1 7844 changes registers values during IO operation */
7ae441ea
GN
7845 if (vcpu->arch.emulate_regs_need_sync_from_vcpu) {
7846 vcpu->arch.emulate_regs_need_sync_from_vcpu = false;
dd856efa 7847 emulator_invalidate_register_cache(ctxt);
7ae441ea 7848 }
4d2179e1 7849
5cd21917 7850restart:
92daa48b
SC
7851 if (emulation_type & EMULTYPE_PF) {
7852 /* Save the faulting GPA (cr2) in the address field */
7853 ctxt->exception.address = cr2_or_gpa;
7854
7855 /* With shadow page tables, cr2 contains a GVA or nGPA. */
7856 if (vcpu->arch.mmu->direct_map) {
744e699c
SC
7857 ctxt->gpa_available = true;
7858 ctxt->gpa_val = cr2_or_gpa;
92daa48b
SC
7859 }
7860 } else {
7861 /* Sanitize the address out of an abundance of paranoia. */
7862 ctxt->exception.address = 0;
7863 }
0f89b207 7864
9d74191a 7865 r = x86_emulate_insn(ctxt);
bbd9b64e 7866
775fde86 7867 if (r == EMULATION_INTERCEPTED)
60fc3d02 7868 return 1;
775fde86 7869
d2ddd1c4 7870 if (r == EMULATION_FAILED) {
736c291c 7871 if (reexecute_instruction(vcpu, cr2_or_gpa, write_fault_to_spt,
991eebf9 7872 emulation_type))
60fc3d02 7873 return 1;
c3cd7ffa 7874
e2366171 7875 return handle_emulation_failure(vcpu, emulation_type);
bbd9b64e
CO
7876 }
7877
9d74191a 7878 if (ctxt->have_exception) {
60fc3d02 7879 r = 1;
ef54bcfe
PB
7880 if (inject_emulated_exception(vcpu))
7881 return r;
d2ddd1c4 7882 } else if (vcpu->arch.pio.count) {
0912c977
PB
7883 if (!vcpu->arch.pio.in) {
7884 /* FIXME: return into emulator if single-stepping. */
3457e419 7885 vcpu->arch.pio.count = 0;
0912c977 7886 } else {
7ae441ea 7887 writeback = false;
716d51ab
GN
7888 vcpu->arch.complete_userspace_io = complete_emulated_pio;
7889 }
60fc3d02 7890 r = 0;
7ae441ea 7891 } else if (vcpu->mmio_needed) {
bc8a0aaf
SC
7892 ++vcpu->stat.mmio_exits;
7893
7ae441ea
GN
7894 if (!vcpu->mmio_is_write)
7895 writeback = false;
60fc3d02 7896 r = 0;
716d51ab 7897 vcpu->arch.complete_userspace_io = complete_emulated_mmio;
7ae441ea 7898 } else if (r == EMULATION_RESTART)
5cd21917 7899 goto restart;
d2ddd1c4 7900 else
60fc3d02 7901 r = 1;
f850e2e6 7902
7ae441ea 7903 if (writeback) {
b3646477 7904 unsigned long rflags = static_call(kvm_x86_get_rflags)(vcpu);
9d74191a 7905 toggle_interruptibility(vcpu, ctxt->interruptibility);
7ae441ea 7906 vcpu->arch.emulate_regs_need_sync_to_vcpu = false;
38827dbd 7907 if (!ctxt->have_exception ||
75ee23b3
SC
7908 exception_type(ctxt->exception.vector) == EXCPT_TRAP) {
7909 kvm_rip_write(vcpu, ctxt->eip);
384dea1c 7910 if (r && (ctxt->tf || (vcpu->guest_debug & KVM_GUESTDBG_SINGLESTEP)))
120c2c4f 7911 r = kvm_vcpu_do_singlestep(vcpu);
afaf0b2f 7912 if (kvm_x86_ops.update_emulated_instruction)
b3646477 7913 static_call(kvm_x86_update_emulated_instruction)(vcpu);
38827dbd 7914 __kvm_set_rflags(vcpu, ctxt->eflags);
75ee23b3 7915 }
6addfc42
PB
7916
7917 /*
7918 * For STI, interrupts are shadowed; so KVM_REQ_EVENT will
7919 * do nothing, and it will be requested again as soon as
7920 * the shadow expires. But we still need to check here,
7921 * because POPF has no interrupt shadow.
7922 */
7923 if (unlikely((ctxt->eflags & ~rflags) & X86_EFLAGS_IF))
7924 kvm_make_request(KVM_REQ_EVENT, vcpu);
7ae441ea
GN
7925 } else
7926 vcpu->arch.emulate_regs_need_sync_to_vcpu = true;
e85d28f8
GN
7927
7928 return r;
de7d789a 7929}
c60658d1
SC
7930
7931int kvm_emulate_instruction(struct kvm_vcpu *vcpu, int emulation_type)
7932{
7933 return x86_emulate_instruction(vcpu, 0, emulation_type, NULL, 0);
7934}
7935EXPORT_SYMBOL_GPL(kvm_emulate_instruction);
7936
7937int kvm_emulate_instruction_from_buffer(struct kvm_vcpu *vcpu,
7938 void *insn, int insn_len)
7939{
7940 return x86_emulate_instruction(vcpu, 0, 0, insn, insn_len);
7941}
7942EXPORT_SYMBOL_GPL(kvm_emulate_instruction_from_buffer);
de7d789a 7943
8764ed55
SC
7944static int complete_fast_pio_out_port_0x7e(struct kvm_vcpu *vcpu)
7945{
7946 vcpu->arch.pio.count = 0;
7947 return 1;
7948}
7949
45def77e
SC
7950static int complete_fast_pio_out(struct kvm_vcpu *vcpu)
7951{
7952 vcpu->arch.pio.count = 0;
7953
7954 if (unlikely(!kvm_is_linear_rip(vcpu, vcpu->arch.pio.linear_rip)))
7955 return 1;
7956
7957 return kvm_skip_emulated_instruction(vcpu);
7958}
7959
dca7f128
SC
7960static int kvm_fast_pio_out(struct kvm_vcpu *vcpu, int size,
7961 unsigned short port)
de7d789a 7962{
de3cd117 7963 unsigned long val = kvm_rax_read(vcpu);
2e3bb4d8
SC
7964 int ret = emulator_pio_out(vcpu, size, port, &val, 1);
7965
8764ed55
SC
7966 if (ret)
7967 return ret;
45def77e 7968
8764ed55
SC
7969 /*
7970 * Workaround userspace that relies on old KVM behavior of %rip being
7971 * incremented prior to exiting to userspace to handle "OUT 0x7e".
7972 */
7973 if (port == 0x7e &&
7974 kvm_check_has_quirk(vcpu->kvm, KVM_X86_QUIRK_OUT_7E_INC_RIP)) {
7975 vcpu->arch.complete_userspace_io =
7976 complete_fast_pio_out_port_0x7e;
7977 kvm_skip_emulated_instruction(vcpu);
7978 } else {
45def77e
SC
7979 vcpu->arch.pio.linear_rip = kvm_get_linear_rip(vcpu);
7980 vcpu->arch.complete_userspace_io = complete_fast_pio_out;
7981 }
8764ed55 7982 return 0;
de7d789a 7983}
de7d789a 7984
8370c3d0
TL
7985static int complete_fast_pio_in(struct kvm_vcpu *vcpu)
7986{
7987 unsigned long val;
7988
7989 /* We should only ever be called with arch.pio.count equal to 1 */
7990 BUG_ON(vcpu->arch.pio.count != 1);
7991
45def77e
SC
7992 if (unlikely(!kvm_is_linear_rip(vcpu, vcpu->arch.pio.linear_rip))) {
7993 vcpu->arch.pio.count = 0;
7994 return 1;
7995 }
7996
8370c3d0 7997 /* For size less than 4 we merge, else we zero extend */
de3cd117 7998 val = (vcpu->arch.pio.size < 4) ? kvm_rax_read(vcpu) : 0;
8370c3d0
TL
7999
8000 /*
2e3bb4d8 8001 * Since vcpu->arch.pio.count == 1 let emulator_pio_in perform
8370c3d0
TL
8002 * the copy and tracing
8003 */
2e3bb4d8 8004 emulator_pio_in(vcpu, vcpu->arch.pio.size, vcpu->arch.pio.port, &val, 1);
de3cd117 8005 kvm_rax_write(vcpu, val);
8370c3d0 8006
45def77e 8007 return kvm_skip_emulated_instruction(vcpu);
8370c3d0
TL
8008}
8009
dca7f128
SC
8010static int kvm_fast_pio_in(struct kvm_vcpu *vcpu, int size,
8011 unsigned short port)
8370c3d0
TL
8012{
8013 unsigned long val;
8014 int ret;
8015
8016 /* For size less than 4 we merge, else we zero extend */
de3cd117 8017 val = (size < 4) ? kvm_rax_read(vcpu) : 0;
8370c3d0 8018
2e3bb4d8 8019 ret = emulator_pio_in(vcpu, size, port, &val, 1);
8370c3d0 8020 if (ret) {
de3cd117 8021 kvm_rax_write(vcpu, val);
8370c3d0
TL
8022 return ret;
8023 }
8024
45def77e 8025 vcpu->arch.pio.linear_rip = kvm_get_linear_rip(vcpu);
8370c3d0
TL
8026 vcpu->arch.complete_userspace_io = complete_fast_pio_in;
8027
8028 return 0;
8029}
dca7f128
SC
8030
8031int kvm_fast_pio(struct kvm_vcpu *vcpu, int size, unsigned short port, int in)
8032{
45def77e 8033 int ret;
dca7f128 8034
dca7f128 8035 if (in)
45def77e 8036 ret = kvm_fast_pio_in(vcpu, size, port);
dca7f128 8037 else
45def77e
SC
8038 ret = kvm_fast_pio_out(vcpu, size, port);
8039 return ret && kvm_skip_emulated_instruction(vcpu);
dca7f128
SC
8040}
8041EXPORT_SYMBOL_GPL(kvm_fast_pio);
8370c3d0 8042
251a5fd6 8043static int kvmclock_cpu_down_prep(unsigned int cpu)
8cfdc000 8044{
0a3aee0d 8045 __this_cpu_write(cpu_tsc_khz, 0);
251a5fd6 8046 return 0;
8cfdc000
ZA
8047}
8048
8049static void tsc_khz_changed(void *data)
c8076604 8050{
8cfdc000
ZA
8051 struct cpufreq_freqs *freq = data;
8052 unsigned long khz = 0;
8053
8054 if (data)
8055 khz = freq->new;
8056 else if (!boot_cpu_has(X86_FEATURE_CONSTANT_TSC))
8057 khz = cpufreq_quick_get(raw_smp_processor_id());
8058 if (!khz)
8059 khz = tsc_khz;
0a3aee0d 8060 __this_cpu_write(cpu_tsc_khz, khz);
c8076604
GH
8061}
8062
5fa4ec9c 8063#ifdef CONFIG_X86_64
0092e434
VK
8064static void kvm_hyperv_tsc_notifier(void)
8065{
0092e434
VK
8066 struct kvm *kvm;
8067 struct kvm_vcpu *vcpu;
8068 int cpu;
a83829f5 8069 unsigned long flags;
0092e434 8070
0d9ce162 8071 mutex_lock(&kvm_lock);
0092e434
VK
8072 list_for_each_entry(kvm, &vm_list, vm_list)
8073 kvm_make_mclock_inprogress_request(kvm);
8074
8075 hyperv_stop_tsc_emulation();
8076
8077 /* TSC frequency always matches when on Hyper-V */
8078 for_each_present_cpu(cpu)
8079 per_cpu(cpu_tsc_khz, cpu) = tsc_khz;
8080 kvm_max_guest_tsc_khz = tsc_khz;
8081
8082 list_for_each_entry(kvm, &vm_list, vm_list) {
8083 struct kvm_arch *ka = &kvm->arch;
8084
a83829f5 8085 spin_lock_irqsave(&ka->pvclock_gtod_sync_lock, flags);
0092e434 8086 pvclock_update_vm_gtod_copy(kvm);
a83829f5 8087 spin_unlock_irqrestore(&ka->pvclock_gtod_sync_lock, flags);
0092e434
VK
8088
8089 kvm_for_each_vcpu(cpu, vcpu, kvm)
8090 kvm_make_request(KVM_REQ_CLOCK_UPDATE, vcpu);
8091
8092 kvm_for_each_vcpu(cpu, vcpu, kvm)
8093 kvm_clear_request(KVM_REQ_MCLOCK_INPROGRESS, vcpu);
0092e434 8094 }
0d9ce162 8095 mutex_unlock(&kvm_lock);
0092e434 8096}
5fa4ec9c 8097#endif
0092e434 8098
df24014a 8099static void __kvmclock_cpufreq_notifier(struct cpufreq_freqs *freq, int cpu)
c8076604 8100{
c8076604
GH
8101 struct kvm *kvm;
8102 struct kvm_vcpu *vcpu;
8103 int i, send_ipi = 0;
8104
8cfdc000
ZA
8105 /*
8106 * We allow guests to temporarily run on slowing clocks,
8107 * provided we notify them after, or to run on accelerating
8108 * clocks, provided we notify them before. Thus time never
8109 * goes backwards.
8110 *
8111 * However, we have a problem. We can't atomically update
8112 * the frequency of a given CPU from this function; it is
8113 * merely a notifier, which can be called from any CPU.
8114 * Changing the TSC frequency at arbitrary points in time
8115 * requires a recomputation of local variables related to
8116 * the TSC for each VCPU. We must flag these local variables
8117 * to be updated and be sure the update takes place with the
8118 * new frequency before any guests proceed.
8119 *
8120 * Unfortunately, the combination of hotplug CPU and frequency
8121 * change creates an intractable locking scenario; the order
8122 * of when these callouts happen is undefined with respect to
8123 * CPU hotplug, and they can race with each other. As such,
8124 * merely setting per_cpu(cpu_tsc_khz) = X during a hotadd is
8125 * undefined; you can actually have a CPU frequency change take
8126 * place in between the computation of X and the setting of the
8127 * variable. To protect against this problem, all updates of
8128 * the per_cpu tsc_khz variable are done in an interrupt
8129 * protected IPI, and all callers wishing to update the value
8130 * must wait for a synchronous IPI to complete (which is trivial
8131 * if the caller is on the CPU already). This establishes the
8132 * necessary total order on variable updates.
8133 *
8134 * Note that because a guest time update may take place
8135 * anytime after the setting of the VCPU's request bit, the
8136 * correct TSC value must be set before the request. However,
8137 * to ensure the update actually makes it to any guest which
8138 * starts running in hardware virtualization between the set
8139 * and the acquisition of the spinlock, we must also ping the
8140 * CPU after setting the request bit.
8141 *
8142 */
8143
df24014a 8144 smp_call_function_single(cpu, tsc_khz_changed, freq, 1);
c8076604 8145
0d9ce162 8146 mutex_lock(&kvm_lock);
c8076604 8147 list_for_each_entry(kvm, &vm_list, vm_list) {
988a2cae 8148 kvm_for_each_vcpu(i, vcpu, kvm) {
df24014a 8149 if (vcpu->cpu != cpu)
c8076604 8150 continue;
c285545f 8151 kvm_make_request(KVM_REQ_CLOCK_UPDATE, vcpu);
0d9ce162 8152 if (vcpu->cpu != raw_smp_processor_id())
8cfdc000 8153 send_ipi = 1;
c8076604
GH
8154 }
8155 }
0d9ce162 8156 mutex_unlock(&kvm_lock);
c8076604
GH
8157
8158 if (freq->old < freq->new && send_ipi) {
8159 /*
8160 * We upscale the frequency. Must make the guest
8161 * doesn't see old kvmclock values while running with
8162 * the new frequency, otherwise we risk the guest sees
8163 * time go backwards.
8164 *
8165 * In case we update the frequency for another cpu
8166 * (which might be in guest context) send an interrupt
8167 * to kick the cpu out of guest context. Next time
8168 * guest context is entered kvmclock will be updated,
8169 * so the guest will not see stale values.
8170 */
df24014a 8171 smp_call_function_single(cpu, tsc_khz_changed, freq, 1);
c8076604 8172 }
df24014a
VK
8173}
8174
8175static int kvmclock_cpufreq_notifier(struct notifier_block *nb, unsigned long val,
8176 void *data)
8177{
8178 struct cpufreq_freqs *freq = data;
8179 int cpu;
8180
8181 if (val == CPUFREQ_PRECHANGE && freq->old > freq->new)
8182 return 0;
8183 if (val == CPUFREQ_POSTCHANGE && freq->old < freq->new)
8184 return 0;
8185
8186 for_each_cpu(cpu, freq->policy->cpus)
8187 __kvmclock_cpufreq_notifier(freq, cpu);
8188
c8076604
GH
8189 return 0;
8190}
8191
8192static struct notifier_block kvmclock_cpufreq_notifier_block = {
8cfdc000
ZA
8193 .notifier_call = kvmclock_cpufreq_notifier
8194};
8195
251a5fd6 8196static int kvmclock_cpu_online(unsigned int cpu)
8cfdc000 8197{
251a5fd6
SAS
8198 tsc_khz_changed(NULL);
8199 return 0;
8cfdc000
ZA
8200}
8201
b820cc0c
ZA
8202static void kvm_timer_init(void)
8203{
c285545f 8204 max_tsc_khz = tsc_khz;
460dd42e 8205
b820cc0c 8206 if (!boot_cpu_has(X86_FEATURE_CONSTANT_TSC)) {
c285545f 8207#ifdef CONFIG_CPU_FREQ
aaec7c03 8208 struct cpufreq_policy *policy;
758f588d
BP
8209 int cpu;
8210
3e26f230 8211 cpu = get_cpu();
aaec7c03 8212 policy = cpufreq_cpu_get(cpu);
9a11997e
WL
8213 if (policy) {
8214 if (policy->cpuinfo.max_freq)
8215 max_tsc_khz = policy->cpuinfo.max_freq;
8216 cpufreq_cpu_put(policy);
8217 }
3e26f230 8218 put_cpu();
c285545f 8219#endif
b820cc0c
ZA
8220 cpufreq_register_notifier(&kvmclock_cpufreq_notifier_block,
8221 CPUFREQ_TRANSITION_NOTIFIER);
8222 }
460dd42e 8223
73c1b41e 8224 cpuhp_setup_state(CPUHP_AP_X86_KVM_CLK_ONLINE, "x86/kvm/clk:online",
251a5fd6 8225 kvmclock_cpu_online, kvmclock_cpu_down_prep);
b820cc0c
ZA
8226}
8227
dd60d217
AK
8228DEFINE_PER_CPU(struct kvm_vcpu *, current_vcpu);
8229EXPORT_PER_CPU_SYMBOL_GPL(current_vcpu);
ff9d07a0 8230
f5132b01 8231int kvm_is_in_guest(void)
ff9d07a0 8232{
086c9855 8233 return __this_cpu_read(current_vcpu) != NULL;
ff9d07a0
ZY
8234}
8235
8236static int kvm_is_user_mode(void)
8237{
8238 int user_mode = 3;
dcf46b94 8239
086c9855 8240 if (__this_cpu_read(current_vcpu))
b3646477 8241 user_mode = static_call(kvm_x86_get_cpl)(__this_cpu_read(current_vcpu));
dcf46b94 8242
ff9d07a0
ZY
8243 return user_mode != 0;
8244}
8245
8246static unsigned long kvm_get_guest_ip(void)
8247{
8248 unsigned long ip = 0;
dcf46b94 8249
086c9855
AS
8250 if (__this_cpu_read(current_vcpu))
8251 ip = kvm_rip_read(__this_cpu_read(current_vcpu));
dcf46b94 8252
ff9d07a0
ZY
8253 return ip;
8254}
8255
8479e04e
LK
8256static void kvm_handle_intel_pt_intr(void)
8257{
8258 struct kvm_vcpu *vcpu = __this_cpu_read(current_vcpu);
8259
8260 kvm_make_request(KVM_REQ_PMI, vcpu);
8261 __set_bit(MSR_CORE_PERF_GLOBAL_OVF_CTRL_TRACE_TOPA_PMI_BIT,
8262 (unsigned long *)&vcpu->arch.pmu.global_status);
8263}
8264
ff9d07a0
ZY
8265static struct perf_guest_info_callbacks kvm_guest_cbs = {
8266 .is_in_guest = kvm_is_in_guest,
8267 .is_user_mode = kvm_is_user_mode,
8268 .get_guest_ip = kvm_get_guest_ip,
8479e04e 8269 .handle_intel_pt_intr = kvm_handle_intel_pt_intr,
ff9d07a0
ZY
8270};
8271
16e8d74d
MT
8272#ifdef CONFIG_X86_64
8273static void pvclock_gtod_update_fn(struct work_struct *work)
8274{
d828199e
MT
8275 struct kvm *kvm;
8276
8277 struct kvm_vcpu *vcpu;
8278 int i;
8279
0d9ce162 8280 mutex_lock(&kvm_lock);
d828199e
MT
8281 list_for_each_entry(kvm, &vm_list, vm_list)
8282 kvm_for_each_vcpu(i, vcpu, kvm)
105b21bb 8283 kvm_make_request(KVM_REQ_MASTERCLOCK_UPDATE, vcpu);
d828199e 8284 atomic_set(&kvm_guest_has_master_clock, 0);
0d9ce162 8285 mutex_unlock(&kvm_lock);
16e8d74d
MT
8286}
8287
8288static DECLARE_WORK(pvclock_gtod_work, pvclock_gtod_update_fn);
8289
3f804f6d
TG
8290/*
8291 * Indirection to move queue_work() out of the tk_core.seq write held
8292 * region to prevent possible deadlocks against time accessors which
8293 * are invoked with work related locks held.
8294 */
8295static void pvclock_irq_work_fn(struct irq_work *w)
8296{
8297 queue_work(system_long_wq, &pvclock_gtod_work);
8298}
8299
8300static DEFINE_IRQ_WORK(pvclock_irq_work, pvclock_irq_work_fn);
8301
16e8d74d
MT
8302/*
8303 * Notification about pvclock gtod data update.
8304 */
8305static int pvclock_gtod_notify(struct notifier_block *nb, unsigned long unused,
8306 void *priv)
8307{
8308 struct pvclock_gtod_data *gtod = &pvclock_gtod_data;
8309 struct timekeeper *tk = priv;
8310
8311 update_pvclock_gtod(tk);
8312
3f804f6d
TG
8313 /*
8314 * Disable master clock if host does not trust, or does not use,
8315 * TSC based clocksource. Delegate queue_work() to irq_work as
8316 * this is invoked with tk_core.seq write held.
16e8d74d 8317 */
b0c39dc6 8318 if (!gtod_is_based_on_tsc(gtod->clock.vclock_mode) &&
16e8d74d 8319 atomic_read(&kvm_guest_has_master_clock) != 0)
3f804f6d 8320 irq_work_queue(&pvclock_irq_work);
16e8d74d
MT
8321 return 0;
8322}
8323
8324static struct notifier_block pvclock_gtod_notifier = {
8325 .notifier_call = pvclock_gtod_notify,
8326};
8327#endif
8328
f8c16bba 8329int kvm_arch_init(void *opaque)
043405e1 8330{
d008dfdb 8331 struct kvm_x86_init_ops *ops = opaque;
b820cc0c 8332 int r;
f8c16bba 8333
afaf0b2f 8334 if (kvm_x86_ops.hardware_enable) {
f8c16bba 8335 printk(KERN_ERR "kvm: already loaded the other module\n");
56c6d28a
ZX
8336 r = -EEXIST;
8337 goto out;
f8c16bba
ZX
8338 }
8339
8340 if (!ops->cpu_has_kvm_support()) {
ef935c25 8341 pr_err_ratelimited("kvm: no hardware support\n");
56c6d28a
ZX
8342 r = -EOPNOTSUPP;
8343 goto out;
f8c16bba
ZX
8344 }
8345 if (ops->disabled_by_bios()) {
ef935c25 8346 pr_err_ratelimited("kvm: disabled by bios\n");
56c6d28a
ZX
8347 r = -EOPNOTSUPP;
8348 goto out;
f8c16bba
ZX
8349 }
8350
b666a4b6
MO
8351 /*
8352 * KVM explicitly assumes that the guest has an FPU and
8353 * FXSAVE/FXRSTOR. For example, the KVM_GET_FPU explicitly casts the
8354 * vCPU's FPU state as a fxregs_state struct.
8355 */
8356 if (!boot_cpu_has(X86_FEATURE_FPU) || !boot_cpu_has(X86_FEATURE_FXSR)) {
8357 printk(KERN_ERR "kvm: inadequate fpu\n");
8358 r = -EOPNOTSUPP;
8359 goto out;
8360 }
8361
013f6a5d 8362 r = -ENOMEM;
ed8e4812 8363 x86_fpu_cache = kmem_cache_create("x86_fpu", sizeof(struct fpu),
b666a4b6
MO
8364 __alignof__(struct fpu), SLAB_ACCOUNT,
8365 NULL);
8366 if (!x86_fpu_cache) {
8367 printk(KERN_ERR "kvm: failed to allocate cache for x86 fpu\n");
8368 goto out;
8369 }
8370
c9b8b07c
SC
8371 x86_emulator_cache = kvm_alloc_emulator_cache();
8372 if (!x86_emulator_cache) {
8373 pr_err("kvm: failed to allocate cache for x86 emulator\n");
8374 goto out_free_x86_fpu_cache;
8375 }
8376
7e34fbd0
SC
8377 user_return_msrs = alloc_percpu(struct kvm_user_return_msrs);
8378 if (!user_return_msrs) {
8379 printk(KERN_ERR "kvm: failed to allocate percpu kvm_user_return_msrs\n");
c9b8b07c 8380 goto out_free_x86_emulator_cache;
013f6a5d 8381 }
e5fda4bb 8382 kvm_nr_uret_msrs = 0;
013f6a5d 8383
97db56ce
AK
8384 r = kvm_mmu_module_init();
8385 if (r)
013f6a5d 8386 goto out_free_percpu;
97db56ce 8387
b820cc0c 8388 kvm_timer_init();
c8076604 8389
ff9d07a0
ZY
8390 perf_register_guest_info_callbacks(&kvm_guest_cbs);
8391
cfc48181 8392 if (boot_cpu_has(X86_FEATURE_XSAVE)) {
2acf923e 8393 host_xcr0 = xgetbv(XCR_XFEATURE_ENABLED_MASK);
cfc48181
SC
8394 supported_xcr0 = host_xcr0 & KVM_SUPPORTED_XCR0;
8395 }
2acf923e 8396
0c5f81da
WL
8397 if (pi_inject_timer == -1)
8398 pi_inject_timer = housekeeping_enabled(HK_FLAG_TIMER);
16e8d74d
MT
8399#ifdef CONFIG_X86_64
8400 pvclock_gtod_register_notifier(&pvclock_gtod_notifier);
0092e434 8401
5fa4ec9c 8402 if (hypervisor_is_type(X86_HYPER_MS_HYPERV))
0092e434 8403 set_hv_tscchange_cb(kvm_hyperv_tsc_notifier);
16e8d74d
MT
8404#endif
8405
f8c16bba 8406 return 0;
56c6d28a 8407
013f6a5d 8408out_free_percpu:
7e34fbd0 8409 free_percpu(user_return_msrs);
c9b8b07c
SC
8410out_free_x86_emulator_cache:
8411 kmem_cache_destroy(x86_emulator_cache);
b666a4b6
MO
8412out_free_x86_fpu_cache:
8413 kmem_cache_destroy(x86_fpu_cache);
56c6d28a 8414out:
56c6d28a 8415 return r;
043405e1 8416}
8776e519 8417
f8c16bba
ZX
8418void kvm_arch_exit(void)
8419{
0092e434 8420#ifdef CONFIG_X86_64
5fa4ec9c 8421 if (hypervisor_is_type(X86_HYPER_MS_HYPERV))
0092e434
VK
8422 clear_hv_tscchange_cb();
8423#endif
cef84c30 8424 kvm_lapic_exit();
ff9d07a0
ZY
8425 perf_unregister_guest_info_callbacks(&kvm_guest_cbs);
8426
888d256e
JK
8427 if (!boot_cpu_has(X86_FEATURE_CONSTANT_TSC))
8428 cpufreq_unregister_notifier(&kvmclock_cpufreq_notifier_block,
8429 CPUFREQ_TRANSITION_NOTIFIER);
251a5fd6 8430 cpuhp_remove_state_nocalls(CPUHP_AP_X86_KVM_CLK_ONLINE);
16e8d74d
MT
8431#ifdef CONFIG_X86_64
8432 pvclock_gtod_unregister_notifier(&pvclock_gtod_notifier);
3f804f6d 8433 irq_work_sync(&pvclock_irq_work);
594b27e6 8434 cancel_work_sync(&pvclock_gtod_work);
16e8d74d 8435#endif
afaf0b2f 8436 kvm_x86_ops.hardware_enable = NULL;
56c6d28a 8437 kvm_mmu_module_exit();
7e34fbd0 8438 free_percpu(user_return_msrs);
dfdc0a71 8439 kmem_cache_destroy(x86_emulator_cache);
b666a4b6 8440 kmem_cache_destroy(x86_fpu_cache);
b59b153d 8441#ifdef CONFIG_KVM_XEN
c462f859 8442 static_key_deferred_flush(&kvm_xen_enabled);
7d6bbebb 8443 WARN_ON(static_branch_unlikely(&kvm_xen_enabled.key));
b59b153d 8444#endif
56c6d28a 8445}
f8c16bba 8446
872f36eb 8447static int __kvm_vcpu_halt(struct kvm_vcpu *vcpu, int state, int reason)
8776e519
HB
8448{
8449 ++vcpu->stat.halt_exits;
35754c98 8450 if (lapic_in_kernel(vcpu)) {
647daca2 8451 vcpu->arch.mp_state = state;
8776e519
HB
8452 return 1;
8453 } else {
647daca2 8454 vcpu->run->exit_reason = reason;
8776e519
HB
8455 return 0;
8456 }
8457}
647daca2
TL
8458
8459int kvm_vcpu_halt(struct kvm_vcpu *vcpu)
8460{
8461 return __kvm_vcpu_halt(vcpu, KVM_MP_STATE_HALTED, KVM_EXIT_HLT);
8462}
5cb56059
JS
8463EXPORT_SYMBOL_GPL(kvm_vcpu_halt);
8464
8465int kvm_emulate_halt(struct kvm_vcpu *vcpu)
8466{
6affcbed
KH
8467 int ret = kvm_skip_emulated_instruction(vcpu);
8468 /*
8469 * TODO: we might be squashing a GUESTDBG_SINGLESTEP-triggered
8470 * KVM_EXIT_DEBUG here.
8471 */
8472 return kvm_vcpu_halt(vcpu) && ret;
5cb56059 8473}
8776e519
HB
8474EXPORT_SYMBOL_GPL(kvm_emulate_halt);
8475
647daca2
TL
8476int kvm_emulate_ap_reset_hold(struct kvm_vcpu *vcpu)
8477{
8478 int ret = kvm_skip_emulated_instruction(vcpu);
8479
8480 return __kvm_vcpu_halt(vcpu, KVM_MP_STATE_AP_RESET_HOLD, KVM_EXIT_AP_RESET_HOLD) && ret;
8481}
8482EXPORT_SYMBOL_GPL(kvm_emulate_ap_reset_hold);
8483
8ef81a9a 8484#ifdef CONFIG_X86_64
55dd00a7
MT
8485static int kvm_pv_clock_pairing(struct kvm_vcpu *vcpu, gpa_t paddr,
8486 unsigned long clock_type)
8487{
8488 struct kvm_clock_pairing clock_pairing;
899a31f5 8489 struct timespec64 ts;
80fbd89c 8490 u64 cycle;
55dd00a7
MT
8491 int ret;
8492
8493 if (clock_type != KVM_CLOCK_PAIRING_WALLCLOCK)
8494 return -KVM_EOPNOTSUPP;
8495
7ca7f3b9 8496 if (!kvm_get_walltime_and_clockread(&ts, &cycle))
55dd00a7
MT
8497 return -KVM_EOPNOTSUPP;
8498
8499 clock_pairing.sec = ts.tv_sec;
8500 clock_pairing.nsec = ts.tv_nsec;
8501 clock_pairing.tsc = kvm_read_l1_tsc(vcpu, cycle);
8502 clock_pairing.flags = 0;
bcbfbd8e 8503 memset(&clock_pairing.pad, 0, sizeof(clock_pairing.pad));
55dd00a7
MT
8504
8505 ret = 0;
8506 if (kvm_write_guest(vcpu->kvm, paddr, &clock_pairing,
8507 sizeof(struct kvm_clock_pairing)))
8508 ret = -KVM_EFAULT;
8509
8510 return ret;
8511}
8ef81a9a 8512#endif
55dd00a7 8513
6aef266c
SV
8514/*
8515 * kvm_pv_kick_cpu_op: Kick a vcpu.
8516 *
8517 * @apicid - apicid of vcpu to be kicked.
8518 */
8519static void kvm_pv_kick_cpu_op(struct kvm *kvm, unsigned long flags, int apicid)
8520{
24d2166b 8521 struct kvm_lapic_irq lapic_irq;
6aef266c 8522
150a84fe 8523 lapic_irq.shorthand = APIC_DEST_NOSHORT;
c96001c5 8524 lapic_irq.dest_mode = APIC_DEST_PHYSICAL;
ebd28fcb 8525 lapic_irq.level = 0;
24d2166b 8526 lapic_irq.dest_id = apicid;
93bbf0b8 8527 lapic_irq.msi_redir_hint = false;
6aef266c 8528
24d2166b 8529 lapic_irq.delivery_mode = APIC_DM_REMRD;
795a149e 8530 kvm_irq_delivery_to_apic(kvm, NULL, &lapic_irq, NULL);
6aef266c
SV
8531}
8532
4e19c36f
SS
8533bool kvm_apicv_activated(struct kvm *kvm)
8534{
8535 return (READ_ONCE(kvm->arch.apicv_inhibit_reasons) == 0);
8536}
8537EXPORT_SYMBOL_GPL(kvm_apicv_activated);
8538
4651fc56 8539static void kvm_apicv_init(struct kvm *kvm)
4e19c36f 8540{
4651fc56 8541 if (enable_apicv)
4e19c36f
SS
8542 clear_bit(APICV_INHIBIT_REASON_DISABLE,
8543 &kvm->arch.apicv_inhibit_reasons);
8544 else
8545 set_bit(APICV_INHIBIT_REASON_DISABLE,
8546 &kvm->arch.apicv_inhibit_reasons);
8547}
4e19c36f 8548
4a7132ef 8549static void kvm_sched_yield(struct kvm_vcpu *vcpu, unsigned long dest_id)
71506297
WL
8550{
8551 struct kvm_vcpu *target = NULL;
8552 struct kvm_apic_map *map;
8553
4a7132ef
WL
8554 vcpu->stat.directed_yield_attempted++;
8555
72b268a8
WL
8556 if (single_task_running())
8557 goto no_yield;
8558
71506297 8559 rcu_read_lock();
4a7132ef 8560 map = rcu_dereference(vcpu->kvm->arch.apic_map);
71506297
WL
8561
8562 if (likely(map) && dest_id <= map->max_apic_id && map->phys_map[dest_id])
8563 target = map->phys_map[dest_id]->vcpu;
8564
8565 rcu_read_unlock();
8566
4a7132ef
WL
8567 if (!target || !READ_ONCE(target->ready))
8568 goto no_yield;
8569
a1fa4cbd
WL
8570 /* Ignore requests to yield to self */
8571 if (vcpu == target)
8572 goto no_yield;
8573
4a7132ef
WL
8574 if (kvm_vcpu_yield_to(target) <= 0)
8575 goto no_yield;
8576
8577 vcpu->stat.directed_yield_successful++;
8578
8579no_yield:
8580 return;
71506297
WL
8581}
8582
0dbb1123
AK
8583static int complete_hypercall_exit(struct kvm_vcpu *vcpu)
8584{
8585 u64 ret = vcpu->run->hypercall.ret;
8586
8587 if (!is_64_bit_mode(vcpu))
8588 ret = (u32)ret;
8589 kvm_rax_write(vcpu, ret);
8590 ++vcpu->stat.hypercalls;
8591 return kvm_skip_emulated_instruction(vcpu);
8592}
8593
8776e519
HB
8594int kvm_emulate_hypercall(struct kvm_vcpu *vcpu)
8595{
8596 unsigned long nr, a0, a1, a2, a3, ret;
6356ee0c 8597 int op_64_bit;
8776e519 8598
23200b7a
JM
8599 if (kvm_xen_hypercall_enabled(vcpu->kvm))
8600 return kvm_xen_hypercall(vcpu);
8601
8f014550 8602 if (kvm_hv_hypercall_enabled(vcpu))
696ca779 8603 return kvm_hv_hypercall(vcpu);
55cd8e5a 8604
de3cd117
SC
8605 nr = kvm_rax_read(vcpu);
8606 a0 = kvm_rbx_read(vcpu);
8607 a1 = kvm_rcx_read(vcpu);
8608 a2 = kvm_rdx_read(vcpu);
8609 a3 = kvm_rsi_read(vcpu);
8776e519 8610
229456fc 8611 trace_kvm_hypercall(nr, a0, a1, a2, a3);
2714d1d3 8612
a449c7aa
NA
8613 op_64_bit = is_64_bit_mode(vcpu);
8614 if (!op_64_bit) {
8776e519
HB
8615 nr &= 0xFFFFFFFF;
8616 a0 &= 0xFFFFFFFF;
8617 a1 &= 0xFFFFFFFF;
8618 a2 &= 0xFFFFFFFF;
8619 a3 &= 0xFFFFFFFF;
8620 }
8621
b3646477 8622 if (static_call(kvm_x86_get_cpl)(vcpu) != 0) {
07708c4a 8623 ret = -KVM_EPERM;
696ca779 8624 goto out;
07708c4a
JK
8625 }
8626
66570e96
OU
8627 ret = -KVM_ENOSYS;
8628
8776e519 8629 switch (nr) {
b93463aa
AK
8630 case KVM_HC_VAPIC_POLL_IRQ:
8631 ret = 0;
8632 break;
6aef266c 8633 case KVM_HC_KICK_CPU:
66570e96
OU
8634 if (!guest_pv_has(vcpu, KVM_FEATURE_PV_UNHALT))
8635 break;
8636
6aef266c 8637 kvm_pv_kick_cpu_op(vcpu->kvm, a0, a1);
4a7132ef 8638 kvm_sched_yield(vcpu, a1);
6aef266c
SV
8639 ret = 0;
8640 break;
8ef81a9a 8641#ifdef CONFIG_X86_64
55dd00a7
MT
8642 case KVM_HC_CLOCK_PAIRING:
8643 ret = kvm_pv_clock_pairing(vcpu, a0, a1);
8644 break;
1ed199a4 8645#endif
4180bf1b 8646 case KVM_HC_SEND_IPI:
66570e96
OU
8647 if (!guest_pv_has(vcpu, KVM_FEATURE_PV_SEND_IPI))
8648 break;
8649
4180bf1b
WL
8650 ret = kvm_pv_send_ipi(vcpu->kvm, a0, a1, a2, a3, op_64_bit);
8651 break;
71506297 8652 case KVM_HC_SCHED_YIELD:
66570e96
OU
8653 if (!guest_pv_has(vcpu, KVM_FEATURE_PV_SCHED_YIELD))
8654 break;
8655
4a7132ef 8656 kvm_sched_yield(vcpu, a0);
71506297
WL
8657 ret = 0;
8658 break;
0dbb1123
AK
8659 case KVM_HC_MAP_GPA_RANGE: {
8660 u64 gpa = a0, npages = a1, attrs = a2;
8661
8662 ret = -KVM_ENOSYS;
8663 if (!(vcpu->kvm->arch.hypercall_exit_enabled & (1 << KVM_HC_MAP_GPA_RANGE)))
8664 break;
8665
8666 if (!PAGE_ALIGNED(gpa) || !npages ||
8667 gpa_to_gfn(gpa) + npages <= gpa_to_gfn(gpa)) {
8668 ret = -KVM_EINVAL;
8669 break;
8670 }
8671
8672 vcpu->run->exit_reason = KVM_EXIT_HYPERCALL;
8673 vcpu->run->hypercall.nr = KVM_HC_MAP_GPA_RANGE;
8674 vcpu->run->hypercall.args[0] = gpa;
8675 vcpu->run->hypercall.args[1] = npages;
8676 vcpu->run->hypercall.args[2] = attrs;
8677 vcpu->run->hypercall.longmode = op_64_bit;
8678 vcpu->arch.complete_userspace_io = complete_hypercall_exit;
8679 return 0;
8680 }
8776e519
HB
8681 default:
8682 ret = -KVM_ENOSYS;
8683 break;
8684 }
696ca779 8685out:
a449c7aa
NA
8686 if (!op_64_bit)
8687 ret = (u32)ret;
de3cd117 8688 kvm_rax_write(vcpu, ret);
6356ee0c 8689
f11c3a8d 8690 ++vcpu->stat.hypercalls;
6356ee0c 8691 return kvm_skip_emulated_instruction(vcpu);
8776e519
HB
8692}
8693EXPORT_SYMBOL_GPL(kvm_emulate_hypercall);
8694
b6785def 8695static int emulator_fix_hypercall(struct x86_emulate_ctxt *ctxt)
8776e519 8696{
d6aa1000 8697 struct kvm_vcpu *vcpu = emul_to_vcpu(ctxt);
8776e519 8698 char instruction[3];
5fdbf976 8699 unsigned long rip = kvm_rip_read(vcpu);
8776e519 8700
b3646477 8701 static_call(kvm_x86_patch_hypercall)(vcpu, instruction);
8776e519 8702
ce2e852e
DV
8703 return emulator_write_emulated(ctxt, rip, instruction, 3,
8704 &ctxt->exception);
8776e519
HB
8705}
8706
851ba692 8707static int dm_request_for_irq_injection(struct kvm_vcpu *vcpu)
b6c7a5dc 8708{
782d422b
MG
8709 return vcpu->run->request_interrupt_window &&
8710 likely(!pic_in_kernel(vcpu->kvm));
b6c7a5dc
HB
8711}
8712
851ba692 8713static void post_kvm_run_save(struct kvm_vcpu *vcpu)
b6c7a5dc 8714{
851ba692
AK
8715 struct kvm_run *kvm_run = vcpu->run;
8716
f1c6366e
TL
8717 /*
8718 * if_flag is obsolete and useless, so do not bother
8719 * setting it for SEV-ES guests. Userspace can just
8720 * use kvm_run->ready_for_interrupt_injection.
8721 */
8722 kvm_run->if_flag = !vcpu->arch.guest_state_protected
8723 && (kvm_get_rflags(vcpu) & X86_EFLAGS_IF) != 0;
8724
2d3ad1f4 8725 kvm_run->cr8 = kvm_get_cr8(vcpu);
b6c7a5dc 8726 kvm_run->apic_base = kvm_get_apic_base(vcpu);
127a457a
MG
8727 kvm_run->ready_for_interrupt_injection =
8728 pic_in_kernel(vcpu->kvm) ||
782d422b 8729 kvm_vcpu_ready_for_interrupt_injection(vcpu);
15aad3be
CQ
8730
8731 if (is_smm(vcpu))
8732 kvm_run->flags |= KVM_RUN_X86_SMM;
b6c7a5dc
HB
8733}
8734
95ba8273
GN
8735static void update_cr8_intercept(struct kvm_vcpu *vcpu)
8736{
8737 int max_irr, tpr;
8738
afaf0b2f 8739 if (!kvm_x86_ops.update_cr8_intercept)
95ba8273
GN
8740 return;
8741
bce87cce 8742 if (!lapic_in_kernel(vcpu))
88c808fd
AK
8743 return;
8744
d62caabb
AS
8745 if (vcpu->arch.apicv_active)
8746 return;
8747
8db3baa2
GN
8748 if (!vcpu->arch.apic->vapic_addr)
8749 max_irr = kvm_lapic_find_highest_irr(vcpu);
8750 else
8751 max_irr = -1;
95ba8273
GN
8752
8753 if (max_irr != -1)
8754 max_irr >>= 4;
8755
8756 tpr = kvm_lapic_get_cr8(vcpu);
8757
b3646477 8758 static_call(kvm_x86_update_cr8_intercept)(vcpu, tpr, max_irr);
95ba8273
GN
8759}
8760
b97f0745 8761
cb6a32c2
SC
8762int kvm_check_nested_events(struct kvm_vcpu *vcpu)
8763{
cb6a32c2
SC
8764 if (kvm_check_request(KVM_REQ_TRIPLE_FAULT, vcpu)) {
8765 kvm_x86_ops.nested_ops->triple_fault(vcpu);
8766 return 1;
8767 }
8768
8769 return kvm_x86_ops.nested_ops->check_events(vcpu);
8770}
8771
b97f0745
ML
8772static void kvm_inject_exception(struct kvm_vcpu *vcpu)
8773{
8774 if (vcpu->arch.exception.error_code && !is_protmode(vcpu))
8775 vcpu->arch.exception.error_code = false;
8776 static_call(kvm_x86_queue_exception)(vcpu);
8777}
8778
a5f6909a 8779static int inject_pending_event(struct kvm_vcpu *vcpu, bool *req_immediate_exit)
95ba8273 8780{
b6b8a145 8781 int r;
c6b22f59 8782 bool can_inject = true;
b6b8a145 8783
95ba8273 8784 /* try to reinject previous events if any */
664f8e26 8785
c6b22f59 8786 if (vcpu->arch.exception.injected) {
b97f0745 8787 kvm_inject_exception(vcpu);
c6b22f59
PB
8788 can_inject = false;
8789 }
664f8e26 8790 /*
a042c26f
LA
8791 * Do not inject an NMI or interrupt if there is a pending
8792 * exception. Exceptions and interrupts are recognized at
8793 * instruction boundaries, i.e. the start of an instruction.
8794 * Trap-like exceptions, e.g. #DB, have higher priority than
8795 * NMIs and interrupts, i.e. traps are recognized before an
8796 * NMI/interrupt that's pending on the same instruction.
8797 * Fault-like exceptions, e.g. #GP and #PF, are the lowest
8798 * priority, but are only generated (pended) during instruction
8799 * execution, i.e. a pending fault-like exception means the
8800 * fault occurred on the *previous* instruction and must be
8801 * serviced prior to recognizing any new events in order to
8802 * fully complete the previous instruction.
664f8e26 8803 */
1a680e35 8804 else if (!vcpu->arch.exception.pending) {
c6b22f59 8805 if (vcpu->arch.nmi_injected) {
b3646477 8806 static_call(kvm_x86_set_nmi)(vcpu);
c6b22f59
PB
8807 can_inject = false;
8808 } else if (vcpu->arch.interrupt.injected) {
b3646477 8809 static_call(kvm_x86_set_irq)(vcpu);
c6b22f59
PB
8810 can_inject = false;
8811 }
664f8e26
WL
8812 }
8813
3b82b8d7
SC
8814 WARN_ON_ONCE(vcpu->arch.exception.injected &&
8815 vcpu->arch.exception.pending);
8816
1a680e35
LA
8817 /*
8818 * Call check_nested_events() even if we reinjected a previous event
8819 * in order for caller to determine if it should require immediate-exit
8820 * from L2 to L1 due to pending L1 events which require exit
8821 * from L2 to L1.
8822 */
56083bdf 8823 if (is_guest_mode(vcpu)) {
cb6a32c2 8824 r = kvm_check_nested_events(vcpu);
c9d40913 8825 if (r < 0)
a5f6909a 8826 goto out;
664f8e26
WL
8827 }
8828
8829 /* try to inject new event if pending */
b59bb7bd 8830 if (vcpu->arch.exception.pending) {
5c1c85d0
AK
8831 trace_kvm_inj_exception(vcpu->arch.exception.nr,
8832 vcpu->arch.exception.has_error_code,
8833 vcpu->arch.exception.error_code);
d6e8c854 8834
664f8e26
WL
8835 vcpu->arch.exception.pending = false;
8836 vcpu->arch.exception.injected = true;
8837
d6e8c854
NA
8838 if (exception_type(vcpu->arch.exception.nr) == EXCPT_FAULT)
8839 __kvm_set_rflags(vcpu, kvm_get_rflags(vcpu) |
8840 X86_EFLAGS_RF);
8841
f10c729f 8842 if (vcpu->arch.exception.nr == DB_VECTOR) {
f10c729f
JM
8843 kvm_deliver_exception_payload(vcpu);
8844 if (vcpu->arch.dr7 & DR7_GD) {
8845 vcpu->arch.dr7 &= ~DR7_GD;
8846 kvm_update_dr7(vcpu);
8847 }
6bdf0662
NA
8848 }
8849
b97f0745 8850 kvm_inject_exception(vcpu);
c6b22f59 8851 can_inject = false;
1a680e35
LA
8852 }
8853
c9d40913
PB
8854 /*
8855 * Finally, inject interrupt events. If an event cannot be injected
8856 * due to architectural conditions (e.g. IF=0) a window-open exit
8857 * will re-request KVM_REQ_EVENT. Sometimes however an event is pending
8858 * and can architecturally be injected, but we cannot do it right now:
8859 * an interrupt could have arrived just now and we have to inject it
8860 * as a vmexit, or there could already an event in the queue, which is
8861 * indicated by can_inject. In that case we request an immediate exit
8862 * in order to make progress and get back here for another iteration.
8863 * The kvm_x86_ops hooks communicate this by returning -EBUSY.
8864 */
8865 if (vcpu->arch.smi_pending) {
b3646477 8866 r = can_inject ? static_call(kvm_x86_smi_allowed)(vcpu, true) : -EBUSY;
c9d40913 8867 if (r < 0)
a5f6909a 8868 goto out;
c9d40913
PB
8869 if (r) {
8870 vcpu->arch.smi_pending = false;
8871 ++vcpu->arch.smi_count;
8872 enter_smm(vcpu);
8873 can_inject = false;
8874 } else
b3646477 8875 static_call(kvm_x86_enable_smi_window)(vcpu);
c9d40913
PB
8876 }
8877
8878 if (vcpu->arch.nmi_pending) {
b3646477 8879 r = can_inject ? static_call(kvm_x86_nmi_allowed)(vcpu, true) : -EBUSY;
c9d40913 8880 if (r < 0)
a5f6909a 8881 goto out;
c9d40913
PB
8882 if (r) {
8883 --vcpu->arch.nmi_pending;
8884 vcpu->arch.nmi_injected = true;
b3646477 8885 static_call(kvm_x86_set_nmi)(vcpu);
c9d40913 8886 can_inject = false;
b3646477 8887 WARN_ON(static_call(kvm_x86_nmi_allowed)(vcpu, true) < 0);
c9d40913
PB
8888 }
8889 if (vcpu->arch.nmi_pending)
b3646477 8890 static_call(kvm_x86_enable_nmi_window)(vcpu);
c9d40913 8891 }
1a680e35 8892
c9d40913 8893 if (kvm_cpu_has_injectable_intr(vcpu)) {
b3646477 8894 r = can_inject ? static_call(kvm_x86_interrupt_allowed)(vcpu, true) : -EBUSY;
c9d40913 8895 if (r < 0)
a5f6909a 8896 goto out;
c9d40913
PB
8897 if (r) {
8898 kvm_queue_interrupt(vcpu, kvm_cpu_get_interrupt(vcpu), false);
b3646477
JB
8899 static_call(kvm_x86_set_irq)(vcpu);
8900 WARN_ON(static_call(kvm_x86_interrupt_allowed)(vcpu, true) < 0);
c9d40913
PB
8901 }
8902 if (kvm_cpu_has_injectable_intr(vcpu))
b3646477 8903 static_call(kvm_x86_enable_irq_window)(vcpu);
95ba8273 8904 }
ee2cd4b7 8905
c9d40913
PB
8906 if (is_guest_mode(vcpu) &&
8907 kvm_x86_ops.nested_ops->hv_timer_pending &&
8908 kvm_x86_ops.nested_ops->hv_timer_pending(vcpu))
8909 *req_immediate_exit = true;
8910
8911 WARN_ON(vcpu->arch.exception.pending);
a5f6909a 8912 return 0;
c9d40913 8913
a5f6909a
JM
8914out:
8915 if (r == -EBUSY) {
8916 *req_immediate_exit = true;
8917 r = 0;
8918 }
8919 return r;
95ba8273
GN
8920}
8921
7460fb4a
AK
8922static void process_nmi(struct kvm_vcpu *vcpu)
8923{
8924 unsigned limit = 2;
8925
8926 /*
8927 * x86 is limited to one NMI running, and one NMI pending after it.
8928 * If an NMI is already in progress, limit further NMIs to just one.
8929 * Otherwise, allow two (and we'll inject the first one immediately).
8930 */
b3646477 8931 if (static_call(kvm_x86_get_nmi_mask)(vcpu) || vcpu->arch.nmi_injected)
7460fb4a
AK
8932 limit = 1;
8933
8934 vcpu->arch.nmi_pending += atomic_xchg(&vcpu->arch.nmi_queued, 0);
8935 vcpu->arch.nmi_pending = min(vcpu->arch.nmi_pending, limit);
8936 kvm_make_request(KVM_REQ_EVENT, vcpu);
8937}
8938
ee2cd4b7 8939static u32 enter_smm_get_segment_flags(struct kvm_segment *seg)
660a5d51
PB
8940{
8941 u32 flags = 0;
8942 flags |= seg->g << 23;
8943 flags |= seg->db << 22;
8944 flags |= seg->l << 21;
8945 flags |= seg->avl << 20;
8946 flags |= seg->present << 15;
8947 flags |= seg->dpl << 13;
8948 flags |= seg->s << 12;
8949 flags |= seg->type << 8;
8950 return flags;
8951}
8952
ee2cd4b7 8953static void enter_smm_save_seg_32(struct kvm_vcpu *vcpu, char *buf, int n)
660a5d51
PB
8954{
8955 struct kvm_segment seg;
8956 int offset;
8957
8958 kvm_get_segment(vcpu, &seg, n);
8959 put_smstate(u32, buf, 0x7fa8 + n * 4, seg.selector);
8960
8961 if (n < 3)
8962 offset = 0x7f84 + n * 12;
8963 else
8964 offset = 0x7f2c + (n - 3) * 12;
8965
8966 put_smstate(u32, buf, offset + 8, seg.base);
8967 put_smstate(u32, buf, offset + 4, seg.limit);
ee2cd4b7 8968 put_smstate(u32, buf, offset, enter_smm_get_segment_flags(&seg));
660a5d51
PB
8969}
8970
efbb288a 8971#ifdef CONFIG_X86_64
ee2cd4b7 8972static void enter_smm_save_seg_64(struct kvm_vcpu *vcpu, char *buf, int n)
660a5d51
PB
8973{
8974 struct kvm_segment seg;
8975 int offset;
8976 u16 flags;
8977
8978 kvm_get_segment(vcpu, &seg, n);
8979 offset = 0x7e00 + n * 16;
8980
ee2cd4b7 8981 flags = enter_smm_get_segment_flags(&seg) >> 8;
660a5d51
PB
8982 put_smstate(u16, buf, offset, seg.selector);
8983 put_smstate(u16, buf, offset + 2, flags);
8984 put_smstate(u32, buf, offset + 4, seg.limit);
8985 put_smstate(u64, buf, offset + 8, seg.base);
8986}
efbb288a 8987#endif
660a5d51 8988
ee2cd4b7 8989static void enter_smm_save_state_32(struct kvm_vcpu *vcpu, char *buf)
660a5d51
PB
8990{
8991 struct desc_ptr dt;
8992 struct kvm_segment seg;
8993 unsigned long val;
8994 int i;
8995
8996 put_smstate(u32, buf, 0x7ffc, kvm_read_cr0(vcpu));
8997 put_smstate(u32, buf, 0x7ff8, kvm_read_cr3(vcpu));
8998 put_smstate(u32, buf, 0x7ff4, kvm_get_rflags(vcpu));
8999 put_smstate(u32, buf, 0x7ff0, kvm_rip_read(vcpu));
9000
9001 for (i = 0; i < 8; i++)
27b4a9c4 9002 put_smstate(u32, buf, 0x7fd0 + i * 4, kvm_register_read_raw(vcpu, i));
660a5d51
PB
9003
9004 kvm_get_dr(vcpu, 6, &val);
9005 put_smstate(u32, buf, 0x7fcc, (u32)val);
9006 kvm_get_dr(vcpu, 7, &val);
9007 put_smstate(u32, buf, 0x7fc8, (u32)val);
9008
9009 kvm_get_segment(vcpu, &seg, VCPU_SREG_TR);
9010 put_smstate(u32, buf, 0x7fc4, seg.selector);
9011 put_smstate(u32, buf, 0x7f64, seg.base);
9012 put_smstate(u32, buf, 0x7f60, seg.limit);
ee2cd4b7 9013 put_smstate(u32, buf, 0x7f5c, enter_smm_get_segment_flags(&seg));
660a5d51
PB
9014
9015 kvm_get_segment(vcpu, &seg, VCPU_SREG_LDTR);
9016 put_smstate(u32, buf, 0x7fc0, seg.selector);
9017 put_smstate(u32, buf, 0x7f80, seg.base);
9018 put_smstate(u32, buf, 0x7f7c, seg.limit);
ee2cd4b7 9019 put_smstate(u32, buf, 0x7f78, enter_smm_get_segment_flags(&seg));
660a5d51 9020
b3646477 9021 static_call(kvm_x86_get_gdt)(vcpu, &dt);
660a5d51
PB
9022 put_smstate(u32, buf, 0x7f74, dt.address);
9023 put_smstate(u32, buf, 0x7f70, dt.size);
9024
b3646477 9025 static_call(kvm_x86_get_idt)(vcpu, &dt);
660a5d51
PB
9026 put_smstate(u32, buf, 0x7f58, dt.address);
9027 put_smstate(u32, buf, 0x7f54, dt.size);
9028
9029 for (i = 0; i < 6; i++)
ee2cd4b7 9030 enter_smm_save_seg_32(vcpu, buf, i);
660a5d51
PB
9031
9032 put_smstate(u32, buf, 0x7f14, kvm_read_cr4(vcpu));
9033
9034 /* revision id */
9035 put_smstate(u32, buf, 0x7efc, 0x00020000);
9036 put_smstate(u32, buf, 0x7ef8, vcpu->arch.smbase);
9037}
9038
b68f3cc7 9039#ifdef CONFIG_X86_64
ee2cd4b7 9040static void enter_smm_save_state_64(struct kvm_vcpu *vcpu, char *buf)
660a5d51 9041{
660a5d51
PB
9042 struct desc_ptr dt;
9043 struct kvm_segment seg;
9044 unsigned long val;
9045 int i;
9046
9047 for (i = 0; i < 16; i++)
27b4a9c4 9048 put_smstate(u64, buf, 0x7ff8 - i * 8, kvm_register_read_raw(vcpu, i));
660a5d51
PB
9049
9050 put_smstate(u64, buf, 0x7f78, kvm_rip_read(vcpu));
9051 put_smstate(u32, buf, 0x7f70, kvm_get_rflags(vcpu));
9052
9053 kvm_get_dr(vcpu, 6, &val);
9054 put_smstate(u64, buf, 0x7f68, val);
9055 kvm_get_dr(vcpu, 7, &val);
9056 put_smstate(u64, buf, 0x7f60, val);
9057
9058 put_smstate(u64, buf, 0x7f58, kvm_read_cr0(vcpu));
9059 put_smstate(u64, buf, 0x7f50, kvm_read_cr3(vcpu));
9060 put_smstate(u64, buf, 0x7f48, kvm_read_cr4(vcpu));
9061
9062 put_smstate(u32, buf, 0x7f00, vcpu->arch.smbase);
9063
9064 /* revision id */
9065 put_smstate(u32, buf, 0x7efc, 0x00020064);
9066
9067 put_smstate(u64, buf, 0x7ed0, vcpu->arch.efer);
9068
9069 kvm_get_segment(vcpu, &seg, VCPU_SREG_TR);
9070 put_smstate(u16, buf, 0x7e90, seg.selector);
ee2cd4b7 9071 put_smstate(u16, buf, 0x7e92, enter_smm_get_segment_flags(&seg) >> 8);
660a5d51
PB
9072 put_smstate(u32, buf, 0x7e94, seg.limit);
9073 put_smstate(u64, buf, 0x7e98, seg.base);
9074
b3646477 9075 static_call(kvm_x86_get_idt)(vcpu, &dt);
660a5d51
PB
9076 put_smstate(u32, buf, 0x7e84, dt.size);
9077 put_smstate(u64, buf, 0x7e88, dt.address);
9078
9079 kvm_get_segment(vcpu, &seg, VCPU_SREG_LDTR);
9080 put_smstate(u16, buf, 0x7e70, seg.selector);
ee2cd4b7 9081 put_smstate(u16, buf, 0x7e72, enter_smm_get_segment_flags(&seg) >> 8);
660a5d51
PB
9082 put_smstate(u32, buf, 0x7e74, seg.limit);
9083 put_smstate(u64, buf, 0x7e78, seg.base);
9084
b3646477 9085 static_call(kvm_x86_get_gdt)(vcpu, &dt);
660a5d51
PB
9086 put_smstate(u32, buf, 0x7e64, dt.size);
9087 put_smstate(u64, buf, 0x7e68, dt.address);
9088
9089 for (i = 0; i < 6; i++)
ee2cd4b7 9090 enter_smm_save_seg_64(vcpu, buf, i);
660a5d51 9091}
b68f3cc7 9092#endif
660a5d51 9093
ee2cd4b7 9094static void enter_smm(struct kvm_vcpu *vcpu)
64d60670 9095{
660a5d51 9096 struct kvm_segment cs, ds;
18c3626e 9097 struct desc_ptr dt;
660a5d51
PB
9098 char buf[512];
9099 u32 cr0;
9100
660a5d51 9101 memset(buf, 0, 512);
b68f3cc7 9102#ifdef CONFIG_X86_64
d6321d49 9103 if (guest_cpuid_has(vcpu, X86_FEATURE_LM))
ee2cd4b7 9104 enter_smm_save_state_64(vcpu, buf);
660a5d51 9105 else
b68f3cc7 9106#endif
ee2cd4b7 9107 enter_smm_save_state_32(vcpu, buf);
660a5d51 9108
0234bf88 9109 /*
ecc513e5
SC
9110 * Give enter_smm() a chance to make ISA-specific changes to the vCPU
9111 * state (e.g. leave guest mode) after we've saved the state into the
9112 * SMM state-save area.
0234bf88 9113 */
ecc513e5 9114 static_call(kvm_x86_enter_smm)(vcpu, buf);
0234bf88 9115
dc87275f 9116 kvm_smm_changed(vcpu, true);
54bf36aa 9117 kvm_vcpu_write_guest(vcpu, vcpu->arch.smbase + 0xfe00, buf, sizeof(buf));
660a5d51 9118
b3646477 9119 if (static_call(kvm_x86_get_nmi_mask)(vcpu))
660a5d51
PB
9120 vcpu->arch.hflags |= HF_SMM_INSIDE_NMI_MASK;
9121 else
b3646477 9122 static_call(kvm_x86_set_nmi_mask)(vcpu, true);
660a5d51
PB
9123
9124 kvm_set_rflags(vcpu, X86_EFLAGS_FIXED);
9125 kvm_rip_write(vcpu, 0x8000);
9126
9127 cr0 = vcpu->arch.cr0 & ~(X86_CR0_PE | X86_CR0_EM | X86_CR0_TS | X86_CR0_PG);
b3646477 9128 static_call(kvm_x86_set_cr0)(vcpu, cr0);
660a5d51
PB
9129 vcpu->arch.cr0 = cr0;
9130
b3646477 9131 static_call(kvm_x86_set_cr4)(vcpu, 0);
660a5d51 9132
18c3626e
PB
9133 /* Undocumented: IDT limit is set to zero on entry to SMM. */
9134 dt.address = dt.size = 0;
b3646477 9135 static_call(kvm_x86_set_idt)(vcpu, &dt);
18c3626e 9136
996ff542 9137 kvm_set_dr(vcpu, 7, DR7_FIXED_1);
660a5d51
PB
9138
9139 cs.selector = (vcpu->arch.smbase >> 4) & 0xffff;
9140 cs.base = vcpu->arch.smbase;
9141
9142 ds.selector = 0;
9143 ds.base = 0;
9144
9145 cs.limit = ds.limit = 0xffffffff;
9146 cs.type = ds.type = 0x3;
9147 cs.dpl = ds.dpl = 0;
9148 cs.db = ds.db = 0;
9149 cs.s = ds.s = 1;
9150 cs.l = ds.l = 0;
9151 cs.g = ds.g = 1;
9152 cs.avl = ds.avl = 0;
9153 cs.present = ds.present = 1;
9154 cs.unusable = ds.unusable = 0;
9155 cs.padding = ds.padding = 0;
9156
9157 kvm_set_segment(vcpu, &cs, VCPU_SREG_CS);
9158 kvm_set_segment(vcpu, &ds, VCPU_SREG_DS);
9159 kvm_set_segment(vcpu, &ds, VCPU_SREG_ES);
9160 kvm_set_segment(vcpu, &ds, VCPU_SREG_FS);
9161 kvm_set_segment(vcpu, &ds, VCPU_SREG_GS);
9162 kvm_set_segment(vcpu, &ds, VCPU_SREG_SS);
9163
b68f3cc7 9164#ifdef CONFIG_X86_64
d6321d49 9165 if (guest_cpuid_has(vcpu, X86_FEATURE_LM))
b3646477 9166 static_call(kvm_x86_set_efer)(vcpu, 0);
b68f3cc7 9167#endif
660a5d51 9168
aedbaf4f 9169 kvm_update_cpuid_runtime(vcpu);
660a5d51 9170 kvm_mmu_reset_context(vcpu);
64d60670
PB
9171}
9172
ee2cd4b7 9173static void process_smi(struct kvm_vcpu *vcpu)
c43203ca
PB
9174{
9175 vcpu->arch.smi_pending = true;
9176 kvm_make_request(KVM_REQ_EVENT, vcpu);
9177}
9178
7ee30bc1
NNL
9179void kvm_make_scan_ioapic_request_mask(struct kvm *kvm,
9180 unsigned long *vcpu_bitmap)
9181{
9182 cpumask_var_t cpus;
7ee30bc1
NNL
9183
9184 zalloc_cpumask_var(&cpus, GFP_ATOMIC);
9185
db5a95ec 9186 kvm_make_vcpus_request_mask(kvm, KVM_REQ_SCAN_IOAPIC,
54163a34 9187 NULL, vcpu_bitmap, cpus);
7ee30bc1
NNL
9188
9189 free_cpumask_var(cpus);
9190}
9191
2860c4b1
PB
9192void kvm_make_scan_ioapic_request(struct kvm *kvm)
9193{
9194 kvm_make_all_cpus_request(kvm, KVM_REQ_SCAN_IOAPIC);
9195}
9196
8df14af4
SS
9197void kvm_vcpu_update_apicv(struct kvm_vcpu *vcpu)
9198{
9199 if (!lapic_in_kernel(vcpu))
9200 return;
9201
9202 vcpu->arch.apicv_active = kvm_apicv_activated(vcpu->kvm);
9203 kvm_apic_update_apicv(vcpu);
b3646477 9204 static_call(kvm_x86_refresh_apicv_exec_ctrl)(vcpu);
bca66dbc
VK
9205
9206 /*
9207 * When APICv gets disabled, we may still have injected interrupts
9208 * pending. At the same time, KVM_REQ_EVENT may not be set as APICv was
9209 * still active when the interrupt got accepted. Make sure
9210 * inject_pending_event() is called to check for that.
9211 */
9212 if (!vcpu->arch.apicv_active)
9213 kvm_make_request(KVM_REQ_EVENT, vcpu);
8df14af4
SS
9214}
9215EXPORT_SYMBOL_GPL(kvm_vcpu_update_apicv);
9216
9217/*
9218 * NOTE: Do not hold any lock prior to calling this.
9219 *
9220 * In particular, kvm_request_apicv_update() expects kvm->srcu not to be
9221 * locked, because it calls __x86_set_memory_region() which does
9222 * synchronize_srcu(&kvm->srcu).
9223 */
9224void kvm_request_apicv_update(struct kvm *kvm, bool activate, ulong bit)
9225{
7d611233 9226 struct kvm_vcpu *except;
8e205a6b
PB
9227 unsigned long old, new, expected;
9228
afaf0b2f 9229 if (!kvm_x86_ops.check_apicv_inhibit_reasons ||
b3646477 9230 !static_call(kvm_x86_check_apicv_inhibit_reasons)(bit))
ef8efd7a
SS
9231 return;
9232
8e205a6b
PB
9233 old = READ_ONCE(kvm->arch.apicv_inhibit_reasons);
9234 do {
9235 expected = new = old;
9236 if (activate)
9237 __clear_bit(bit, &new);
9238 else
9239 __set_bit(bit, &new);
9240 if (new == old)
9241 break;
9242 old = cmpxchg(&kvm->arch.apicv_inhibit_reasons, expected, new);
9243 } while (old != expected);
9244
9245 if (!!old == !!new)
9246 return;
8df14af4 9247
24bbf74c 9248 trace_kvm_apicv_update_request(activate, bit);
afaf0b2f 9249 if (kvm_x86_ops.pre_update_apicv_exec_ctrl)
b3646477 9250 static_call(kvm_x86_pre_update_apicv_exec_ctrl)(kvm, activate);
7d611233
SS
9251
9252 /*
9253 * Sending request to update APICV for all other vcpus,
9254 * while update the calling vcpu immediately instead of
9255 * waiting for another #VMEXIT to handle the request.
9256 */
9257 except = kvm_get_running_vcpu();
9258 kvm_make_all_cpus_request_except(kvm, KVM_REQ_APICV_UPDATE,
9259 except);
9260 if (except)
9261 kvm_vcpu_update_apicv(except);
8df14af4
SS
9262}
9263EXPORT_SYMBOL_GPL(kvm_request_apicv_update);
9264
3d81bc7e 9265static void vcpu_scan_ioapic(struct kvm_vcpu *vcpu)
c7c9c56c 9266{
dcbd3e49 9267 if (!kvm_apic_present(vcpu))
3d81bc7e 9268 return;
c7c9c56c 9269
6308630b 9270 bitmap_zero(vcpu->arch.ioapic_handled_vectors, 256);
c7c9c56c 9271
b053b2ae 9272 if (irqchip_split(vcpu->kvm))
6308630b 9273 kvm_scan_ioapic_routes(vcpu, vcpu->arch.ioapic_handled_vectors);
db2bdcbb 9274 else {
fa59cc00 9275 if (vcpu->arch.apicv_active)
b3646477 9276 static_call(kvm_x86_sync_pir_to_irr)(vcpu);
e97f852f
WL
9277 if (ioapic_in_kernel(vcpu->kvm))
9278 kvm_ioapic_scan_entry(vcpu, vcpu->arch.ioapic_handled_vectors);
db2bdcbb 9279 }
e40ff1d6
LA
9280
9281 if (is_guest_mode(vcpu))
9282 vcpu->arch.load_eoi_exitmap_pending = true;
9283 else
9284 kvm_make_request(KVM_REQ_LOAD_EOI_EXITMAP, vcpu);
9285}
9286
9287static void vcpu_load_eoi_exitmap(struct kvm_vcpu *vcpu)
9288{
9289 u64 eoi_exit_bitmap[4];
9290
9291 if (!kvm_apic_hw_enabled(vcpu->arch.apic))
9292 return;
9293
f2bc14b6
VK
9294 if (to_hv_vcpu(vcpu))
9295 bitmap_or((ulong *)eoi_exit_bitmap,
9296 vcpu->arch.ioapic_handled_vectors,
9297 to_hv_synic(vcpu)->vec_bitmap, 256);
9298
b3646477 9299 static_call(kvm_x86_load_eoi_exitmap)(vcpu, eoi_exit_bitmap);
c7c9c56c
YZ
9300}
9301
e649b3f0
ET
9302void kvm_arch_mmu_notifier_invalidate_range(struct kvm *kvm,
9303 unsigned long start, unsigned long end)
b1394e74
RK
9304{
9305 unsigned long apic_address;
9306
9307 /*
9308 * The physical address of apic access page is stored in the VMCS.
9309 * Update it when it becomes invalid.
9310 */
9311 apic_address = gfn_to_hva(kvm, APIC_DEFAULT_PHYS_BASE >> PAGE_SHIFT);
9312 if (start <= apic_address && apic_address < end)
9313 kvm_make_all_cpus_request(kvm, KVM_REQ_APIC_PAGE_RELOAD);
9314}
9315
4256f43f
TC
9316void kvm_vcpu_reload_apic_access_page(struct kvm_vcpu *vcpu)
9317{
35754c98 9318 if (!lapic_in_kernel(vcpu))
f439ed27
PB
9319 return;
9320
afaf0b2f 9321 if (!kvm_x86_ops.set_apic_access_page_addr)
4256f43f
TC
9322 return;
9323
b3646477 9324 static_call(kvm_x86_set_apic_access_page_addr)(vcpu);
4256f43f 9325}
4256f43f 9326
d264ee0c
SC
9327void __kvm_request_immediate_exit(struct kvm_vcpu *vcpu)
9328{
9329 smp_send_reschedule(vcpu->cpu);
9330}
9331EXPORT_SYMBOL_GPL(__kvm_request_immediate_exit);
9332
9357d939 9333/*
362c698f 9334 * Returns 1 to let vcpu_run() continue the guest execution loop without
9357d939
TY
9335 * exiting to the userspace. Otherwise, the value will be returned to the
9336 * userspace.
9337 */
851ba692 9338static int vcpu_enter_guest(struct kvm_vcpu *vcpu)
b6c7a5dc
HB
9339{
9340 int r;
62a193ed
MG
9341 bool req_int_win =
9342 dm_request_for_irq_injection(vcpu) &&
9343 kvm_cpu_accept_dm_intr(vcpu);
404d5d7b 9344 fastpath_t exit_fastpath;
62a193ed 9345
730dca42 9346 bool req_immediate_exit = false;
b6c7a5dc 9347
fb04a1ed
PX
9348 /* Forbid vmenter if vcpu dirty ring is soft-full */
9349 if (unlikely(vcpu->kvm->dirty_ring_size &&
9350 kvm_dirty_ring_soft_full(&vcpu->dirty_ring))) {
9351 vcpu->run->exit_reason = KVM_EXIT_DIRTY_RING_FULL;
9352 trace_kvm_dirty_ring_exit(vcpu);
9353 r = 0;
9354 goto out;
9355 }
9356
2fa6e1e1 9357 if (kvm_request_pending(vcpu)) {
729c15c2 9358 if (kvm_check_request(KVM_REQ_GET_NESTED_STATE_PAGES, vcpu)) {
9a78e158 9359 if (unlikely(!kvm_x86_ops.nested_ops->get_nested_state_pages(vcpu))) {
671ddc70
JM
9360 r = 0;
9361 goto out;
9362 }
9363 }
a8eeb04a 9364 if (kvm_check_request(KVM_REQ_MMU_RELOAD, vcpu))
2e53d63a 9365 kvm_mmu_unload(vcpu);
a8eeb04a 9366 if (kvm_check_request(KVM_REQ_MIGRATE_TIMER, vcpu))
2f599714 9367 __kvm_migrate_timers(vcpu);
d828199e
MT
9368 if (kvm_check_request(KVM_REQ_MASTERCLOCK_UPDATE, vcpu))
9369 kvm_gen_update_masterclock(vcpu->kvm);
0061d53d
MT
9370 if (kvm_check_request(KVM_REQ_GLOBAL_CLOCK_UPDATE, vcpu))
9371 kvm_gen_kvmclock_update(vcpu);
34c238a1
ZA
9372 if (kvm_check_request(KVM_REQ_CLOCK_UPDATE, vcpu)) {
9373 r = kvm_guest_time_update(vcpu);
8cfdc000
ZA
9374 if (unlikely(r))
9375 goto out;
9376 }
a8eeb04a 9377 if (kvm_check_request(KVM_REQ_MMU_SYNC, vcpu))
4731d4c7 9378 kvm_mmu_sync_roots(vcpu);
727a7e27
PB
9379 if (kvm_check_request(KVM_REQ_LOAD_MMU_PGD, vcpu))
9380 kvm_mmu_load_pgd(vcpu);
eeeb4f67 9381 if (kvm_check_request(KVM_REQ_TLB_FLUSH, vcpu)) {
7780938c 9382 kvm_vcpu_flush_tlb_all(vcpu);
eeeb4f67
SC
9383
9384 /* Flushing all ASIDs flushes the current ASID... */
9385 kvm_clear_request(KVM_REQ_TLB_FLUSH_CURRENT, vcpu);
9386 }
9387 if (kvm_check_request(KVM_REQ_TLB_FLUSH_CURRENT, vcpu))
9388 kvm_vcpu_flush_tlb_current(vcpu);
07ffaf34 9389 if (kvm_check_request(KVM_REQ_TLB_FLUSH_GUEST, vcpu))
0baedd79 9390 kvm_vcpu_flush_tlb_guest(vcpu);
eeeb4f67 9391
a8eeb04a 9392 if (kvm_check_request(KVM_REQ_REPORT_TPR_ACCESS, vcpu)) {
851ba692 9393 vcpu->run->exit_reason = KVM_EXIT_TPR_ACCESS;
b93463aa
AK
9394 r = 0;
9395 goto out;
9396 }
a8eeb04a 9397 if (kvm_check_request(KVM_REQ_TRIPLE_FAULT, vcpu)) {
cb6a32c2
SC
9398 if (is_guest_mode(vcpu)) {
9399 kvm_x86_ops.nested_ops->triple_fault(vcpu);
9400 } else {
9401 vcpu->run->exit_reason = KVM_EXIT_SHUTDOWN;
9402 vcpu->mmio_needed = 0;
9403 r = 0;
9404 goto out;
9405 }
71c4dfaf 9406 }
af585b92
GN
9407 if (kvm_check_request(KVM_REQ_APF_HALT, vcpu)) {
9408 /* Page is swapped out. Do synthetic halt */
9409 vcpu->arch.apf.halted = true;
9410 r = 1;
9411 goto out;
9412 }
c9aaa895
GC
9413 if (kvm_check_request(KVM_REQ_STEAL_UPDATE, vcpu))
9414 record_steal_time(vcpu);
64d60670
PB
9415 if (kvm_check_request(KVM_REQ_SMI, vcpu))
9416 process_smi(vcpu);
7460fb4a
AK
9417 if (kvm_check_request(KVM_REQ_NMI, vcpu))
9418 process_nmi(vcpu);
f5132b01 9419 if (kvm_check_request(KVM_REQ_PMU, vcpu))
c6702c9d 9420 kvm_pmu_handle_event(vcpu);
f5132b01 9421 if (kvm_check_request(KVM_REQ_PMI, vcpu))
c6702c9d 9422 kvm_pmu_deliver_pmi(vcpu);
7543a635
SR
9423 if (kvm_check_request(KVM_REQ_IOAPIC_EOI_EXIT, vcpu)) {
9424 BUG_ON(vcpu->arch.pending_ioapic_eoi > 255);
9425 if (test_bit(vcpu->arch.pending_ioapic_eoi,
6308630b 9426 vcpu->arch.ioapic_handled_vectors)) {
7543a635
SR
9427 vcpu->run->exit_reason = KVM_EXIT_IOAPIC_EOI;
9428 vcpu->run->eoi.vector =
9429 vcpu->arch.pending_ioapic_eoi;
9430 r = 0;
9431 goto out;
9432 }
9433 }
3d81bc7e
YZ
9434 if (kvm_check_request(KVM_REQ_SCAN_IOAPIC, vcpu))
9435 vcpu_scan_ioapic(vcpu);
e40ff1d6
LA
9436 if (kvm_check_request(KVM_REQ_LOAD_EOI_EXITMAP, vcpu))
9437 vcpu_load_eoi_exitmap(vcpu);
4256f43f
TC
9438 if (kvm_check_request(KVM_REQ_APIC_PAGE_RELOAD, vcpu))
9439 kvm_vcpu_reload_apic_access_page(vcpu);
2ce79189
AS
9440 if (kvm_check_request(KVM_REQ_HV_CRASH, vcpu)) {
9441 vcpu->run->exit_reason = KVM_EXIT_SYSTEM_EVENT;
9442 vcpu->run->system_event.type = KVM_SYSTEM_EVENT_CRASH;
9443 r = 0;
9444 goto out;
9445 }
e516cebb
AS
9446 if (kvm_check_request(KVM_REQ_HV_RESET, vcpu)) {
9447 vcpu->run->exit_reason = KVM_EXIT_SYSTEM_EVENT;
9448 vcpu->run->system_event.type = KVM_SYSTEM_EVENT_RESET;
9449 r = 0;
9450 goto out;
9451 }
db397571 9452 if (kvm_check_request(KVM_REQ_HV_EXIT, vcpu)) {
9ff5e030
VK
9453 struct kvm_vcpu_hv *hv_vcpu = to_hv_vcpu(vcpu);
9454
db397571 9455 vcpu->run->exit_reason = KVM_EXIT_HYPERV;
9ff5e030 9456 vcpu->run->hyperv = hv_vcpu->exit;
db397571
AS
9457 r = 0;
9458 goto out;
9459 }
f3b138c5
AS
9460
9461 /*
9462 * KVM_REQ_HV_STIMER has to be processed after
9463 * KVM_REQ_CLOCK_UPDATE, because Hyper-V SynIC timers
9464 * depend on the guest clock being up-to-date
9465 */
1f4b34f8
AS
9466 if (kvm_check_request(KVM_REQ_HV_STIMER, vcpu))
9467 kvm_hv_process_stimers(vcpu);
8df14af4
SS
9468 if (kvm_check_request(KVM_REQ_APICV_UPDATE, vcpu))
9469 kvm_vcpu_update_apicv(vcpu);
557a961a
VK
9470 if (kvm_check_request(KVM_REQ_APF_READY, vcpu))
9471 kvm_check_async_pf_completion(vcpu);
1a155254 9472 if (kvm_check_request(KVM_REQ_MSR_FILTER_CHANGED, vcpu))
b3646477 9473 static_call(kvm_x86_msr_filter_changed)(vcpu);
a85863c2
MS
9474
9475 if (kvm_check_request(KVM_REQ_UPDATE_CPU_DIRTY_LOGGING, vcpu))
9476 static_call(kvm_x86_update_cpu_dirty_logging)(vcpu);
2f52d58c 9477 }
b93463aa 9478
40da8ccd
DW
9479 if (kvm_check_request(KVM_REQ_EVENT, vcpu) || req_int_win ||
9480 kvm_xen_has_interrupt(vcpu)) {
0f1e261e 9481 ++vcpu->stat.req_event;
4fe09bcf
JM
9482 r = kvm_apic_accept_events(vcpu);
9483 if (r < 0) {
9484 r = 0;
9485 goto out;
9486 }
66450a21
JK
9487 if (vcpu->arch.mp_state == KVM_MP_STATE_INIT_RECEIVED) {
9488 r = 1;
9489 goto out;
9490 }
9491
a5f6909a
JM
9492 r = inject_pending_event(vcpu, &req_immediate_exit);
9493 if (r < 0) {
9494 r = 0;
9495 goto out;
9496 }
c9d40913 9497 if (req_int_win)
b3646477 9498 static_call(kvm_x86_enable_irq_window)(vcpu);
b463a6f7
AK
9499
9500 if (kvm_lapic_enabled(vcpu)) {
9501 update_cr8_intercept(vcpu);
9502 kvm_lapic_sync_to_vapic(vcpu);
9503 }
9504 }
9505
d8368af8
AK
9506 r = kvm_mmu_reload(vcpu);
9507 if (unlikely(r)) {
d905c069 9508 goto cancel_injection;
d8368af8
AK
9509 }
9510
b6c7a5dc
HB
9511 preempt_disable();
9512
b3646477 9513 static_call(kvm_x86_prepare_guest_switch)(vcpu);
b95234c8
PB
9514
9515 /*
9516 * Disable IRQs before setting IN_GUEST_MODE. Posted interrupt
9517 * IPI are then delayed after guest entry, which ensures that they
9518 * result in virtual interrupt delivery.
9519 */
9520 local_irq_disable();
6b7e2d09
XG
9521 vcpu->mode = IN_GUEST_MODE;
9522
01b71917
MT
9523 srcu_read_unlock(&vcpu->kvm->srcu, vcpu->srcu_idx);
9524
0f127d12 9525 /*
b95234c8 9526 * 1) We should set ->mode before checking ->requests. Please see
cde9af6e 9527 * the comment in kvm_vcpu_exiting_guest_mode().
b95234c8 9528 *
81b01667 9529 * 2) For APICv, we should set ->mode before checking PID.ON. This
b95234c8
PB
9530 * pairs with the memory barrier implicit in pi_test_and_set_on
9531 * (see vmx_deliver_posted_interrupt).
9532 *
9533 * 3) This also orders the write to mode from any reads to the page
9534 * tables done while the VCPU is running. Please see the comment
9535 * in kvm_flush_remote_tlbs.
6b7e2d09 9536 */
01b71917 9537 smp_mb__after_srcu_read_unlock();
b6c7a5dc 9538
b95234c8
PB
9539 /*
9540 * This handles the case where a posted interrupt was
9541 * notified with kvm_vcpu_kick.
9542 */
fa59cc00 9543 if (kvm_lapic_enabled(vcpu) && vcpu->arch.apicv_active)
b3646477 9544 static_call(kvm_x86_sync_pir_to_irr)(vcpu);
32f88400 9545
5a9f5443 9546 if (kvm_vcpu_exit_request(vcpu)) {
6b7e2d09 9547 vcpu->mode = OUTSIDE_GUEST_MODE;
d94e1dc9 9548 smp_wmb();
6c142801
AK
9549 local_irq_enable();
9550 preempt_enable();
01b71917 9551 vcpu->srcu_idx = srcu_read_lock(&vcpu->kvm->srcu);
6c142801 9552 r = 1;
d905c069 9553 goto cancel_injection;
6c142801
AK
9554 }
9555
c43203ca
PB
9556 if (req_immediate_exit) {
9557 kvm_make_request(KVM_REQ_EVENT, vcpu);
b3646477 9558 static_call(kvm_x86_request_immediate_exit)(vcpu);
c43203ca 9559 }
d6185f20 9560
2620fe26
SC
9561 fpregs_assert_state_consistent();
9562 if (test_thread_flag(TIF_NEED_FPU_LOAD))
9563 switch_fpu_return();
5f409e20 9564
42dbaa5a 9565 if (unlikely(vcpu->arch.switch_db_regs)) {
42dbaa5a
JK
9566 set_debugreg(0, 7);
9567 set_debugreg(vcpu->arch.eff_db[0], 0);
9568 set_debugreg(vcpu->arch.eff_db[1], 1);
9569 set_debugreg(vcpu->arch.eff_db[2], 2);
9570 set_debugreg(vcpu->arch.eff_db[3], 3);
c77fb5fe 9571 set_debugreg(vcpu->arch.dr6, 6);
ae561ede 9572 vcpu->arch.switch_db_regs &= ~KVM_DEBUGREG_RELOAD;
42dbaa5a 9573 }
b6c7a5dc 9574
d89d04ab
PB
9575 for (;;) {
9576 exit_fastpath = static_call(kvm_x86_run)(vcpu);
9577 if (likely(exit_fastpath != EXIT_FASTPATH_REENTER_GUEST))
9578 break;
9579
9580 if (unlikely(kvm_vcpu_exit_request(vcpu))) {
9581 exit_fastpath = EXIT_FASTPATH_EXIT_HANDLED;
9582 break;
9583 }
9584
9585 if (vcpu->arch.apicv_active)
9586 static_call(kvm_x86_sync_pir_to_irr)(vcpu);
9587 }
b6c7a5dc 9588
c77fb5fe
PB
9589 /*
9590 * Do this here before restoring debug registers on the host. And
9591 * since we do this before handling the vmexit, a DR access vmexit
9592 * can (a) read the correct value of the debug registers, (b) set
9593 * KVM_DEBUGREG_WONT_EXIT again.
9594 */
9595 if (unlikely(vcpu->arch.switch_db_regs & KVM_DEBUGREG_WONT_EXIT)) {
c77fb5fe 9596 WARN_ON(vcpu->guest_debug & KVM_GUESTDBG_USE_HW_BP);
b3646477 9597 static_call(kvm_x86_sync_dirty_debug_regs)(vcpu);
70e4da7a 9598 kvm_update_dr0123(vcpu);
70e4da7a
PB
9599 kvm_update_dr7(vcpu);
9600 vcpu->arch.switch_db_regs &= ~KVM_DEBUGREG_RELOAD;
c77fb5fe
PB
9601 }
9602
24f1e32c
FW
9603 /*
9604 * If the guest has used debug registers, at least dr7
9605 * will be disabled while returning to the host.
9606 * If we don't have active breakpoints in the host, we don't
9607 * care about the messed up debug address registers. But if
9608 * we have some of them active, restore the old state.
9609 */
59d8eb53 9610 if (hw_breakpoint_active())
24f1e32c 9611 hw_breakpoint_restore();
42dbaa5a 9612
c967118d 9613 vcpu->arch.last_vmentry_cpu = vcpu->cpu;
4ba76538 9614 vcpu->arch.last_guest_tsc = kvm_read_l1_tsc(vcpu, rdtsc());
1d5f066e 9615
6b7e2d09 9616 vcpu->mode = OUTSIDE_GUEST_MODE;
d94e1dc9 9617 smp_wmb();
a547c6db 9618
b3646477 9619 static_call(kvm_x86_handle_exit_irqoff)(vcpu);
b6c7a5dc 9620
d7a08882
SC
9621 /*
9622 * Consume any pending interrupts, including the possible source of
9623 * VM-Exit on SVM and any ticks that occur between VM-Exit and now.
9624 * An instruction is required after local_irq_enable() to fully unblock
9625 * interrupts on processors that implement an interrupt shadow, the
9626 * stat.exits increment will do nicely.
9627 */
9628 kvm_before_interrupt(vcpu);
9629 local_irq_enable();
b6c7a5dc 9630 ++vcpu->stat.exits;
d7a08882
SC
9631 local_irq_disable();
9632 kvm_after_interrupt(vcpu);
b6c7a5dc 9633
16045714
WL
9634 /*
9635 * Wait until after servicing IRQs to account guest time so that any
9636 * ticks that occurred while running the guest are properly accounted
9637 * to the guest. Waiting until IRQs are enabled degrades the accuracy
9638 * of accounting via context tracking, but the loss of accuracy is
9639 * acceptable for all known use cases.
9640 */
9641 vtime_account_guest_exit();
9642
ec0671d5
WL
9643 if (lapic_in_kernel(vcpu)) {
9644 s64 delta = vcpu->arch.apic->lapic_timer.advance_expire_delta;
9645 if (delta != S64_MIN) {
9646 trace_kvm_wait_lapic_expire(vcpu->vcpu_id, delta);
9647 vcpu->arch.apic->lapic_timer.advance_expire_delta = S64_MIN;
9648 }
9649 }
b6c7a5dc 9650
f2485b3e 9651 local_irq_enable();
b6c7a5dc
HB
9652 preempt_enable();
9653
f656ce01 9654 vcpu->srcu_idx = srcu_read_lock(&vcpu->kvm->srcu);
3200f405 9655
b6c7a5dc
HB
9656 /*
9657 * Profile KVM exit RIPs:
9658 */
9659 if (unlikely(prof_on == KVM_PROFILING)) {
5fdbf976
MT
9660 unsigned long rip = kvm_rip_read(vcpu);
9661 profile_hit(KVM_PROFILING, (void *)rip);
b6c7a5dc
HB
9662 }
9663
cc578287
ZA
9664 if (unlikely(vcpu->arch.tsc_always_catchup))
9665 kvm_make_request(KVM_REQ_CLOCK_UPDATE, vcpu);
298101da 9666
5cfb1d5a
MT
9667 if (vcpu->arch.apic_attention)
9668 kvm_lapic_sync_from_vapic(vcpu);
b93463aa 9669
b3646477 9670 r = static_call(kvm_x86_handle_exit)(vcpu, exit_fastpath);
d905c069
MT
9671 return r;
9672
9673cancel_injection:
8081ad06
SC
9674 if (req_immediate_exit)
9675 kvm_make_request(KVM_REQ_EVENT, vcpu);
b3646477 9676 static_call(kvm_x86_cancel_injection)(vcpu);
ae7a2a3f
MT
9677 if (unlikely(vcpu->arch.apic_attention))
9678 kvm_lapic_sync_from_vapic(vcpu);
d7690175
MT
9679out:
9680 return r;
9681}
b6c7a5dc 9682
362c698f
PB
9683static inline int vcpu_block(struct kvm *kvm, struct kvm_vcpu *vcpu)
9684{
bf9f6ac8 9685 if (!kvm_arch_vcpu_runnable(vcpu) &&
b3646477 9686 (!kvm_x86_ops.pre_block || static_call(kvm_x86_pre_block)(vcpu) == 0)) {
9c8fd1ba
PB
9687 srcu_read_unlock(&kvm->srcu, vcpu->srcu_idx);
9688 kvm_vcpu_block(vcpu);
9689 vcpu->srcu_idx = srcu_read_lock(&kvm->srcu);
bf9f6ac8 9690
afaf0b2f 9691 if (kvm_x86_ops.post_block)
b3646477 9692 static_call(kvm_x86_post_block)(vcpu);
bf9f6ac8 9693
9c8fd1ba
PB
9694 if (!kvm_check_request(KVM_REQ_UNHALT, vcpu))
9695 return 1;
9696 }
362c698f 9697
4fe09bcf
JM
9698 if (kvm_apic_accept_events(vcpu) < 0)
9699 return 0;
362c698f
PB
9700 switch(vcpu->arch.mp_state) {
9701 case KVM_MP_STATE_HALTED:
647daca2 9702 case KVM_MP_STATE_AP_RESET_HOLD:
362c698f
PB
9703 vcpu->arch.pv.pv_unhalted = false;
9704 vcpu->arch.mp_state =
9705 KVM_MP_STATE_RUNNABLE;
df561f66 9706 fallthrough;
362c698f
PB
9707 case KVM_MP_STATE_RUNNABLE:
9708 vcpu->arch.apf.halted = false;
9709 break;
9710 case KVM_MP_STATE_INIT_RECEIVED:
9711 break;
9712 default:
9713 return -EINTR;
362c698f
PB
9714 }
9715 return 1;
9716}
09cec754 9717
5d9bc648
PB
9718static inline bool kvm_vcpu_running(struct kvm_vcpu *vcpu)
9719{
56083bdf 9720 if (is_guest_mode(vcpu))
cb6a32c2 9721 kvm_check_nested_events(vcpu);
0ad3bed6 9722
5d9bc648
PB
9723 return (vcpu->arch.mp_state == KVM_MP_STATE_RUNNABLE &&
9724 !vcpu->arch.apf.halted);
9725}
9726
362c698f 9727static int vcpu_run(struct kvm_vcpu *vcpu)
d7690175
MT
9728{
9729 int r;
f656ce01 9730 struct kvm *kvm = vcpu->kvm;
d7690175 9731
f656ce01 9732 vcpu->srcu_idx = srcu_read_lock(&kvm->srcu);
c595ceee 9733 vcpu->arch.l1tf_flush_l1d = true;
d7690175 9734
362c698f 9735 for (;;) {
58f800d5 9736 if (kvm_vcpu_running(vcpu)) {
851ba692 9737 r = vcpu_enter_guest(vcpu);
bf9f6ac8 9738 } else {
362c698f 9739 r = vcpu_block(kvm, vcpu);
bf9f6ac8
FW
9740 }
9741
09cec754
GN
9742 if (r <= 0)
9743 break;
9744
084071d5 9745 kvm_clear_request(KVM_REQ_UNBLOCK, vcpu);
09cec754
GN
9746 if (kvm_cpu_has_pending_timer(vcpu))
9747 kvm_inject_pending_timer_irqs(vcpu);
9748
782d422b
MG
9749 if (dm_request_for_irq_injection(vcpu) &&
9750 kvm_vcpu_ready_for_interrupt_injection(vcpu)) {
4ca7dd8c
PB
9751 r = 0;
9752 vcpu->run->exit_reason = KVM_EXIT_IRQ_WINDOW_OPEN;
09cec754 9753 ++vcpu->stat.request_irq_exits;
362c698f 9754 break;
09cec754 9755 }
af585b92 9756
f3020b88 9757 if (__xfer_to_guest_mode_work_pending()) {
f656ce01 9758 srcu_read_unlock(&kvm->srcu, vcpu->srcu_idx);
72c3c0fe
TG
9759 r = xfer_to_guest_mode_handle_work(vcpu);
9760 if (r)
9761 return r;
f656ce01 9762 vcpu->srcu_idx = srcu_read_lock(&kvm->srcu);
d7690175 9763 }
b6c7a5dc
HB
9764 }
9765
f656ce01 9766 srcu_read_unlock(&kvm->srcu, vcpu->srcu_idx);
b6c7a5dc
HB
9767
9768 return r;
9769}
9770
716d51ab
GN
9771static inline int complete_emulated_io(struct kvm_vcpu *vcpu)
9772{
9773 int r;
60fc3d02 9774
716d51ab 9775 vcpu->srcu_idx = srcu_read_lock(&vcpu->kvm->srcu);
0ce97a2b 9776 r = kvm_emulate_instruction(vcpu, EMULTYPE_NO_DECODE);
716d51ab 9777 srcu_read_unlock(&vcpu->kvm->srcu, vcpu->srcu_idx);
60fc3d02 9778 return r;
716d51ab
GN
9779}
9780
9781static int complete_emulated_pio(struct kvm_vcpu *vcpu)
9782{
9783 BUG_ON(!vcpu->arch.pio.count);
9784
9785 return complete_emulated_io(vcpu);
9786}
9787
f78146b0
AK
9788/*
9789 * Implements the following, as a state machine:
9790 *
9791 * read:
9792 * for each fragment
87da7e66
XG
9793 * for each mmio piece in the fragment
9794 * write gpa, len
9795 * exit
9796 * copy data
f78146b0
AK
9797 * execute insn
9798 *
9799 * write:
9800 * for each fragment
87da7e66
XG
9801 * for each mmio piece in the fragment
9802 * write gpa, len
9803 * copy data
9804 * exit
f78146b0 9805 */
716d51ab 9806static int complete_emulated_mmio(struct kvm_vcpu *vcpu)
5287f194
AK
9807{
9808 struct kvm_run *run = vcpu->run;
f78146b0 9809 struct kvm_mmio_fragment *frag;
87da7e66 9810 unsigned len;
5287f194 9811
716d51ab 9812 BUG_ON(!vcpu->mmio_needed);
5287f194 9813
716d51ab 9814 /* Complete previous fragment */
87da7e66
XG
9815 frag = &vcpu->mmio_fragments[vcpu->mmio_cur_fragment];
9816 len = min(8u, frag->len);
716d51ab 9817 if (!vcpu->mmio_is_write)
87da7e66
XG
9818 memcpy(frag->data, run->mmio.data, len);
9819
9820 if (frag->len <= 8) {
9821 /* Switch to the next fragment. */
9822 frag++;
9823 vcpu->mmio_cur_fragment++;
9824 } else {
9825 /* Go forward to the next mmio piece. */
9826 frag->data += len;
9827 frag->gpa += len;
9828 frag->len -= len;
9829 }
9830
a08d3b3b 9831 if (vcpu->mmio_cur_fragment >= vcpu->mmio_nr_fragments) {
716d51ab 9832 vcpu->mmio_needed = 0;
0912c977
PB
9833
9834 /* FIXME: return into emulator if single-stepping. */
cef4dea0 9835 if (vcpu->mmio_is_write)
716d51ab
GN
9836 return 1;
9837 vcpu->mmio_read_completed = 1;
9838 return complete_emulated_io(vcpu);
9839 }
87da7e66 9840
716d51ab
GN
9841 run->exit_reason = KVM_EXIT_MMIO;
9842 run->mmio.phys_addr = frag->gpa;
9843 if (vcpu->mmio_is_write)
87da7e66
XG
9844 memcpy(run->mmio.data, frag->data, min(8u, frag->len));
9845 run->mmio.len = min(8u, frag->len);
716d51ab
GN
9846 run->mmio.is_write = vcpu->mmio_is_write;
9847 vcpu->arch.complete_userspace_io = complete_emulated_mmio;
9848 return 0;
5287f194
AK
9849}
9850
c9aef3b8
SC
9851static void kvm_save_current_fpu(struct fpu *fpu)
9852{
9853 /*
9854 * If the target FPU state is not resident in the CPU registers, just
9855 * memcpy() from current, else save CPU state directly to the target.
9856 */
9857 if (test_thread_flag(TIF_NEED_FPU_LOAD))
9858 memcpy(&fpu->state, &current->thread.fpu.state,
9859 fpu_kernel_xstate_size);
9860 else
9861 copy_fpregs_to_fpstate(fpu);
9862}
9863
822f312d
SAS
9864/* Swap (qemu) user FPU context for the guest FPU context. */
9865static void kvm_load_guest_fpu(struct kvm_vcpu *vcpu)
9866{
5f409e20
RR
9867 fpregs_lock();
9868
c9aef3b8
SC
9869 kvm_save_current_fpu(vcpu->arch.user_fpu);
9870
ed02b213
TL
9871 /*
9872 * Guests with protected state can't have it set by the hypervisor,
9873 * so skip trying to set it.
9874 */
9875 if (vcpu->arch.guest_fpu)
9876 /* PKRU is separately restored in kvm_x86_ops.run. */
9877 __copy_kernel_to_fpregs(&vcpu->arch.guest_fpu->state,
9878 ~XFEATURE_MASK_PKRU);
5f409e20
RR
9879
9880 fpregs_mark_activate();
9881 fpregs_unlock();
9882
822f312d
SAS
9883 trace_kvm_fpu(1);
9884}
9885
9886/* When vcpu_run ends, restore user space FPU context. */
9887static void kvm_put_guest_fpu(struct kvm_vcpu *vcpu)
9888{
5f409e20
RR
9889 fpregs_lock();
9890
ed02b213
TL
9891 /*
9892 * Guests with protected state can't have it read by the hypervisor,
9893 * so skip trying to save it.
9894 */
9895 if (vcpu->arch.guest_fpu)
9896 kvm_save_current_fpu(vcpu->arch.guest_fpu);
c9aef3b8 9897
d9a710e5 9898 copy_kernel_to_fpregs(&vcpu->arch.user_fpu->state);
5f409e20
RR
9899
9900 fpregs_mark_activate();
9901 fpregs_unlock();
9902
822f312d
SAS
9903 ++vcpu->stat.fpu_reload;
9904 trace_kvm_fpu(0);
9905}
9906
1b94f6f8 9907int kvm_arch_vcpu_ioctl_run(struct kvm_vcpu *vcpu)
b6c7a5dc 9908{
1b94f6f8 9909 struct kvm_run *kvm_run = vcpu->run;
b6c7a5dc 9910 int r;
b6c7a5dc 9911
accb757d 9912 vcpu_load(vcpu);
20b7035c 9913 kvm_sigset_activate(vcpu);
15aad3be 9914 kvm_run->flags = 0;
5663d8f9
PX
9915 kvm_load_guest_fpu(vcpu);
9916
a4535290 9917 if (unlikely(vcpu->arch.mp_state == KVM_MP_STATE_UNINITIALIZED)) {
2f173d26
JS
9918 if (kvm_run->immediate_exit) {
9919 r = -EINTR;
9920 goto out;
9921 }
b6c7a5dc 9922 kvm_vcpu_block(vcpu);
4fe09bcf
JM
9923 if (kvm_apic_accept_events(vcpu) < 0) {
9924 r = 0;
9925 goto out;
9926 }
72875d8a 9927 kvm_clear_request(KVM_REQ_UNHALT, vcpu);
ac9f6dc0 9928 r = -EAGAIN;
a0595000
JS
9929 if (signal_pending(current)) {
9930 r = -EINTR;
1b94f6f8 9931 kvm_run->exit_reason = KVM_EXIT_INTR;
a0595000
JS
9932 ++vcpu->stat.signal_exits;
9933 }
ac9f6dc0 9934 goto out;
b6c7a5dc
HB
9935 }
9936
1b94f6f8 9937 if (kvm_run->kvm_valid_regs & ~KVM_SYNC_X86_VALID_FIELDS) {
01643c51
KH
9938 r = -EINVAL;
9939 goto out;
9940 }
9941
1b94f6f8 9942 if (kvm_run->kvm_dirty_regs) {
01643c51
KH
9943 r = sync_regs(vcpu);
9944 if (r != 0)
9945 goto out;
9946 }
9947
b6c7a5dc 9948 /* re-sync apic's tpr */
35754c98 9949 if (!lapic_in_kernel(vcpu)) {
eea1cff9
AP
9950 if (kvm_set_cr8(vcpu, kvm_run->cr8) != 0) {
9951 r = -EINVAL;
9952 goto out;
9953 }
9954 }
b6c7a5dc 9955
716d51ab
GN
9956 if (unlikely(vcpu->arch.complete_userspace_io)) {
9957 int (*cui)(struct kvm_vcpu *) = vcpu->arch.complete_userspace_io;
9958 vcpu->arch.complete_userspace_io = NULL;
9959 r = cui(vcpu);
9960 if (r <= 0)
5663d8f9 9961 goto out;
716d51ab
GN
9962 } else
9963 WARN_ON(vcpu->arch.pio.count || vcpu->mmio_needed);
5287f194 9964
460df4c1
PB
9965 if (kvm_run->immediate_exit)
9966 r = -EINTR;
9967 else
9968 r = vcpu_run(vcpu);
b6c7a5dc
HB
9969
9970out:
5663d8f9 9971 kvm_put_guest_fpu(vcpu);
1b94f6f8 9972 if (kvm_run->kvm_valid_regs)
01643c51 9973 store_regs(vcpu);
f1d86e46 9974 post_kvm_run_save(vcpu);
20b7035c 9975 kvm_sigset_deactivate(vcpu);
b6c7a5dc 9976
accb757d 9977 vcpu_put(vcpu);
b6c7a5dc
HB
9978 return r;
9979}
9980
01643c51 9981static void __get_regs(struct kvm_vcpu *vcpu, struct kvm_regs *regs)
b6c7a5dc 9982{
7ae441ea
GN
9983 if (vcpu->arch.emulate_regs_need_sync_to_vcpu) {
9984 /*
9985 * We are here if userspace calls get_regs() in the middle of
9986 * instruction emulation. Registers state needs to be copied
4a969980 9987 * back from emulation context to vcpu. Userspace shouldn't do
7ae441ea
GN
9988 * that usually, but some bad designed PV devices (vmware
9989 * backdoor interface) need this to work
9990 */
c9b8b07c 9991 emulator_writeback_register_cache(vcpu->arch.emulate_ctxt);
7ae441ea
GN
9992 vcpu->arch.emulate_regs_need_sync_to_vcpu = false;
9993 }
de3cd117
SC
9994 regs->rax = kvm_rax_read(vcpu);
9995 regs->rbx = kvm_rbx_read(vcpu);
9996 regs->rcx = kvm_rcx_read(vcpu);
9997 regs->rdx = kvm_rdx_read(vcpu);
9998 regs->rsi = kvm_rsi_read(vcpu);
9999 regs->rdi = kvm_rdi_read(vcpu);
e9c16c78 10000 regs->rsp = kvm_rsp_read(vcpu);
de3cd117 10001 regs->rbp = kvm_rbp_read(vcpu);
b6c7a5dc 10002#ifdef CONFIG_X86_64
de3cd117
SC
10003 regs->r8 = kvm_r8_read(vcpu);
10004 regs->r9 = kvm_r9_read(vcpu);
10005 regs->r10 = kvm_r10_read(vcpu);
10006 regs->r11 = kvm_r11_read(vcpu);
10007 regs->r12 = kvm_r12_read(vcpu);
10008 regs->r13 = kvm_r13_read(vcpu);
10009 regs->r14 = kvm_r14_read(vcpu);
10010 regs->r15 = kvm_r15_read(vcpu);
b6c7a5dc
HB
10011#endif
10012
5fdbf976 10013 regs->rip = kvm_rip_read(vcpu);
91586a3b 10014 regs->rflags = kvm_get_rflags(vcpu);
01643c51 10015}
b6c7a5dc 10016
01643c51
KH
10017int kvm_arch_vcpu_ioctl_get_regs(struct kvm_vcpu *vcpu, struct kvm_regs *regs)
10018{
10019 vcpu_load(vcpu);
10020 __get_regs(vcpu, regs);
1fc9b76b 10021 vcpu_put(vcpu);
b6c7a5dc
HB
10022 return 0;
10023}
10024
01643c51 10025static void __set_regs(struct kvm_vcpu *vcpu, struct kvm_regs *regs)
b6c7a5dc 10026{
7ae441ea
GN
10027 vcpu->arch.emulate_regs_need_sync_from_vcpu = true;
10028 vcpu->arch.emulate_regs_need_sync_to_vcpu = false;
10029
de3cd117
SC
10030 kvm_rax_write(vcpu, regs->rax);
10031 kvm_rbx_write(vcpu, regs->rbx);
10032 kvm_rcx_write(vcpu, regs->rcx);
10033 kvm_rdx_write(vcpu, regs->rdx);
10034 kvm_rsi_write(vcpu, regs->rsi);
10035 kvm_rdi_write(vcpu, regs->rdi);
e9c16c78 10036 kvm_rsp_write(vcpu, regs->rsp);
de3cd117 10037 kvm_rbp_write(vcpu, regs->rbp);
b6c7a5dc 10038#ifdef CONFIG_X86_64
de3cd117
SC
10039 kvm_r8_write(vcpu, regs->r8);
10040 kvm_r9_write(vcpu, regs->r9);
10041 kvm_r10_write(vcpu, regs->r10);
10042 kvm_r11_write(vcpu, regs->r11);
10043 kvm_r12_write(vcpu, regs->r12);
10044 kvm_r13_write(vcpu, regs->r13);
10045 kvm_r14_write(vcpu, regs->r14);
10046 kvm_r15_write(vcpu, regs->r15);
b6c7a5dc
HB
10047#endif
10048
5fdbf976 10049 kvm_rip_write(vcpu, regs->rip);
d73235d1 10050 kvm_set_rflags(vcpu, regs->rflags | X86_EFLAGS_FIXED);
b6c7a5dc 10051
b4f14abd
JK
10052 vcpu->arch.exception.pending = false;
10053
3842d135 10054 kvm_make_request(KVM_REQ_EVENT, vcpu);
01643c51 10055}
3842d135 10056
01643c51
KH
10057int kvm_arch_vcpu_ioctl_set_regs(struct kvm_vcpu *vcpu, struct kvm_regs *regs)
10058{
10059 vcpu_load(vcpu);
10060 __set_regs(vcpu, regs);
875656fe 10061 vcpu_put(vcpu);
b6c7a5dc
HB
10062 return 0;
10063}
10064
b6c7a5dc
HB
10065void kvm_get_cs_db_l_bits(struct kvm_vcpu *vcpu, int *db, int *l)
10066{
10067 struct kvm_segment cs;
10068
3e6e0aab 10069 kvm_get_segment(vcpu, &cs, VCPU_SREG_CS);
b6c7a5dc
HB
10070 *db = cs.db;
10071 *l = cs.l;
10072}
10073EXPORT_SYMBOL_GPL(kvm_get_cs_db_l_bits);
10074
6dba9403 10075static void __get_sregs_common(struct kvm_vcpu *vcpu, struct kvm_sregs *sregs)
b6c7a5dc 10076{
89a27f4d 10077 struct desc_ptr dt;
b6c7a5dc 10078
5265713a
TL
10079 if (vcpu->arch.guest_state_protected)
10080 goto skip_protected_regs;
10081
3e6e0aab
GT
10082 kvm_get_segment(vcpu, &sregs->cs, VCPU_SREG_CS);
10083 kvm_get_segment(vcpu, &sregs->ds, VCPU_SREG_DS);
10084 kvm_get_segment(vcpu, &sregs->es, VCPU_SREG_ES);
10085 kvm_get_segment(vcpu, &sregs->fs, VCPU_SREG_FS);
10086 kvm_get_segment(vcpu, &sregs->gs, VCPU_SREG_GS);
10087 kvm_get_segment(vcpu, &sregs->ss, VCPU_SREG_SS);
b6c7a5dc 10088
3e6e0aab
GT
10089 kvm_get_segment(vcpu, &sregs->tr, VCPU_SREG_TR);
10090 kvm_get_segment(vcpu, &sregs->ldt, VCPU_SREG_LDTR);
b6c7a5dc 10091
b3646477 10092 static_call(kvm_x86_get_idt)(vcpu, &dt);
89a27f4d
GN
10093 sregs->idt.limit = dt.size;
10094 sregs->idt.base = dt.address;
b3646477 10095 static_call(kvm_x86_get_gdt)(vcpu, &dt);
89a27f4d
GN
10096 sregs->gdt.limit = dt.size;
10097 sregs->gdt.base = dt.address;
b6c7a5dc 10098
ad312c7c 10099 sregs->cr2 = vcpu->arch.cr2;
9f8fe504 10100 sregs->cr3 = kvm_read_cr3(vcpu);
5265713a
TL
10101
10102skip_protected_regs:
10103 sregs->cr0 = kvm_read_cr0(vcpu);
fc78f519 10104 sregs->cr4 = kvm_read_cr4(vcpu);
2d3ad1f4 10105 sregs->cr8 = kvm_get_cr8(vcpu);
f6801dff 10106 sregs->efer = vcpu->arch.efer;
b6c7a5dc 10107 sregs->apic_base = kvm_get_apic_base(vcpu);
6dba9403 10108}
b6c7a5dc 10109
6dba9403
ML
10110static void __get_sregs(struct kvm_vcpu *vcpu, struct kvm_sregs *sregs)
10111{
10112 __get_sregs_common(vcpu, sregs);
10113
10114 if (vcpu->arch.guest_state_protected)
10115 return;
b6c7a5dc 10116
04140b41 10117 if (vcpu->arch.interrupt.injected && !vcpu->arch.interrupt.soft)
14d0bc1f
GN
10118 set_bit(vcpu->arch.interrupt.nr,
10119 (unsigned long *)sregs->interrupt_bitmap);
01643c51 10120}
16d7a191 10121
6dba9403
ML
10122static void __get_sregs2(struct kvm_vcpu *vcpu, struct kvm_sregs2 *sregs2)
10123{
10124 int i;
10125
10126 __get_sregs_common(vcpu, (struct kvm_sregs *)sregs2);
10127
10128 if (vcpu->arch.guest_state_protected)
10129 return;
10130
10131 if (is_pae_paging(vcpu)) {
10132 for (i = 0 ; i < 4 ; i++)
10133 sregs2->pdptrs[i] = kvm_pdptr_read(vcpu, i);
10134 sregs2->flags |= KVM_SREGS2_FLAGS_PDPTRS_VALID;
10135 }
10136}
10137
01643c51
KH
10138int kvm_arch_vcpu_ioctl_get_sregs(struct kvm_vcpu *vcpu,
10139 struct kvm_sregs *sregs)
10140{
10141 vcpu_load(vcpu);
10142 __get_sregs(vcpu, sregs);
bcdec41c 10143 vcpu_put(vcpu);
b6c7a5dc
HB
10144 return 0;
10145}
10146
62d9f0db
MT
10147int kvm_arch_vcpu_ioctl_get_mpstate(struct kvm_vcpu *vcpu,
10148 struct kvm_mp_state *mp_state)
10149{
4fe09bcf
JM
10150 int r;
10151
fd232561 10152 vcpu_load(vcpu);
f958bd23
SC
10153 if (kvm_mpx_supported())
10154 kvm_load_guest_fpu(vcpu);
fd232561 10155
4fe09bcf
JM
10156 r = kvm_apic_accept_events(vcpu);
10157 if (r < 0)
10158 goto out;
10159 r = 0;
10160
647daca2
TL
10161 if ((vcpu->arch.mp_state == KVM_MP_STATE_HALTED ||
10162 vcpu->arch.mp_state == KVM_MP_STATE_AP_RESET_HOLD) &&
10163 vcpu->arch.pv.pv_unhalted)
6aef266c
SV
10164 mp_state->mp_state = KVM_MP_STATE_RUNNABLE;
10165 else
10166 mp_state->mp_state = vcpu->arch.mp_state;
10167
4fe09bcf 10168out:
f958bd23
SC
10169 if (kvm_mpx_supported())
10170 kvm_put_guest_fpu(vcpu);
fd232561 10171 vcpu_put(vcpu);
4fe09bcf 10172 return r;
62d9f0db
MT
10173}
10174
10175int kvm_arch_vcpu_ioctl_set_mpstate(struct kvm_vcpu *vcpu,
10176 struct kvm_mp_state *mp_state)
10177{
e83dff5e
CD
10178 int ret = -EINVAL;
10179
10180 vcpu_load(vcpu);
10181
bce87cce 10182 if (!lapic_in_kernel(vcpu) &&
66450a21 10183 mp_state->mp_state != KVM_MP_STATE_RUNNABLE)
e83dff5e 10184 goto out;
66450a21 10185
27cbe7d6
LA
10186 /*
10187 * KVM_MP_STATE_INIT_RECEIVED means the processor is in
10188 * INIT state; latched init should be reported using
10189 * KVM_SET_VCPU_EVENTS, so reject it here.
10190 */
10191 if ((kvm_vcpu_latch_init(vcpu) || vcpu->arch.smi_pending) &&
28bf2888
DH
10192 (mp_state->mp_state == KVM_MP_STATE_SIPI_RECEIVED ||
10193 mp_state->mp_state == KVM_MP_STATE_INIT_RECEIVED))
e83dff5e 10194 goto out;
28bf2888 10195
66450a21
JK
10196 if (mp_state->mp_state == KVM_MP_STATE_SIPI_RECEIVED) {
10197 vcpu->arch.mp_state = KVM_MP_STATE_INIT_RECEIVED;
10198 set_bit(KVM_APIC_SIPI, &vcpu->arch.apic->pending_events);
10199 } else
10200 vcpu->arch.mp_state = mp_state->mp_state;
3842d135 10201 kvm_make_request(KVM_REQ_EVENT, vcpu);
e83dff5e
CD
10202
10203 ret = 0;
10204out:
10205 vcpu_put(vcpu);
10206 return ret;
62d9f0db
MT
10207}
10208
7f3d35fd
KW
10209int kvm_task_switch(struct kvm_vcpu *vcpu, u16 tss_selector, int idt_index,
10210 int reason, bool has_error_code, u32 error_code)
b6c7a5dc 10211{
c9b8b07c 10212 struct x86_emulate_ctxt *ctxt = vcpu->arch.emulate_ctxt;
8ec4722d 10213 int ret;
e01c2426 10214
8ec4722d 10215 init_emulate_ctxt(vcpu);
c697518a 10216
7f3d35fd 10217 ret = emulator_task_switch(ctxt, tss_selector, idt_index, reason,
9d74191a 10218 has_error_code, error_code);
1051778f
SC
10219 if (ret) {
10220 vcpu->run->exit_reason = KVM_EXIT_INTERNAL_ERROR;
10221 vcpu->run->internal.suberror = KVM_INTERNAL_ERROR_EMULATION;
10222 vcpu->run->internal.ndata = 0;
60fc3d02 10223 return 0;
1051778f 10224 }
37817f29 10225
9d74191a
TY
10226 kvm_rip_write(vcpu, ctxt->eip);
10227 kvm_set_rflags(vcpu, ctxt->eflags);
60fc3d02 10228 return 1;
37817f29
IE
10229}
10230EXPORT_SYMBOL_GPL(kvm_task_switch);
10231
ee69c92b 10232static bool kvm_is_valid_sregs(struct kvm_vcpu *vcpu, struct kvm_sregs *sregs)
f2981033 10233{
37b95951 10234 if ((sregs->efer & EFER_LME) && (sregs->cr0 & X86_CR0_PG)) {
f2981033
LT
10235 /*
10236 * When EFER.LME and CR0.PG are set, the processor is in
10237 * 64-bit mode (though maybe in a 32-bit code segment).
10238 * CR4.PAE and EFER.LMA must be set.
10239 */
ee69c92b
SC
10240 if (!(sregs->cr4 & X86_CR4_PAE) || !(sregs->efer & EFER_LMA))
10241 return false;
ca29e145 10242 if (kvm_vcpu_is_illegal_gpa(vcpu, sregs->cr3))
c1c35cf7 10243 return false;
f2981033
LT
10244 } else {
10245 /*
10246 * Not in 64-bit mode: EFER.LMA is clear and the code
10247 * segment cannot be 64-bit.
10248 */
10249 if (sregs->efer & EFER_LMA || sregs->cs.l)
ee69c92b 10250 return false;
f2981033
LT
10251 }
10252
ee69c92b 10253 return kvm_is_valid_cr4(vcpu, sregs->cr4);
f2981033
LT
10254}
10255
6dba9403
ML
10256static int __set_sregs_common(struct kvm_vcpu *vcpu, struct kvm_sregs *sregs,
10257 int *mmu_reset_needed, bool update_pdptrs)
b6c7a5dc 10258{
58cb628d 10259 struct msr_data apic_base_msr;
6dba9403 10260 int idx;
89a27f4d 10261 struct desc_ptr dt;
b4ef9d4e 10262
ee69c92b 10263 if (!kvm_is_valid_sregs(vcpu, sregs))
6dba9403 10264 return -EINVAL;
f2981033 10265
d3802286
JM
10266 apic_base_msr.data = sregs->apic_base;
10267 apic_base_msr.host_initiated = true;
10268 if (kvm_set_apic_base(vcpu, &apic_base_msr))
6dba9403 10269 return -EINVAL;
6d1068b3 10270
5265713a 10271 if (vcpu->arch.guest_state_protected)
6dba9403 10272 return 0;
5265713a 10273
89a27f4d
GN
10274 dt.size = sregs->idt.limit;
10275 dt.address = sregs->idt.base;
b3646477 10276 static_call(kvm_x86_set_idt)(vcpu, &dt);
89a27f4d
GN
10277 dt.size = sregs->gdt.limit;
10278 dt.address = sregs->gdt.base;
b3646477 10279 static_call(kvm_x86_set_gdt)(vcpu, &dt);
b6c7a5dc 10280
ad312c7c 10281 vcpu->arch.cr2 = sregs->cr2;
6dba9403 10282 *mmu_reset_needed |= kvm_read_cr3(vcpu) != sregs->cr3;
dc7e795e 10283 vcpu->arch.cr3 = sregs->cr3;
cb3c1e2f 10284 kvm_register_mark_available(vcpu, VCPU_EXREG_CR3);
b6c7a5dc 10285
2d3ad1f4 10286 kvm_set_cr8(vcpu, sregs->cr8);
b6c7a5dc 10287
6dba9403 10288 *mmu_reset_needed |= vcpu->arch.efer != sregs->efer;
b3646477 10289 static_call(kvm_x86_set_efer)(vcpu, sregs->efer);
b6c7a5dc 10290
6dba9403 10291 *mmu_reset_needed |= kvm_read_cr0(vcpu) != sregs->cr0;
b3646477 10292 static_call(kvm_x86_set_cr0)(vcpu, sregs->cr0);
d7306163 10293 vcpu->arch.cr0 = sregs->cr0;
b6c7a5dc 10294
6dba9403 10295 *mmu_reset_needed |= kvm_read_cr4(vcpu) != sregs->cr4;
b3646477 10296 static_call(kvm_x86_set_cr4)(vcpu, sregs->cr4);
63f42e02 10297
6dba9403
ML
10298 if (update_pdptrs) {
10299 idx = srcu_read_lock(&vcpu->kvm->srcu);
10300 if (is_pae_paging(vcpu)) {
10301 load_pdptrs(vcpu, vcpu->arch.walk_mmu, kvm_read_cr3(vcpu));
10302 *mmu_reset_needed = 1;
10303 }
10304 srcu_read_unlock(&vcpu->kvm->srcu, idx);
7c93be44 10305 }
b6c7a5dc 10306
3e6e0aab
GT
10307 kvm_set_segment(vcpu, &sregs->cs, VCPU_SREG_CS);
10308 kvm_set_segment(vcpu, &sregs->ds, VCPU_SREG_DS);
10309 kvm_set_segment(vcpu, &sregs->es, VCPU_SREG_ES);
10310 kvm_set_segment(vcpu, &sregs->fs, VCPU_SREG_FS);
10311 kvm_set_segment(vcpu, &sregs->gs, VCPU_SREG_GS);
10312 kvm_set_segment(vcpu, &sregs->ss, VCPU_SREG_SS);
b6c7a5dc 10313
3e6e0aab
GT
10314 kvm_set_segment(vcpu, &sregs->tr, VCPU_SREG_TR);
10315 kvm_set_segment(vcpu, &sregs->ldt, VCPU_SREG_LDTR);
b6c7a5dc 10316
5f0269f5
ME
10317 update_cr8_intercept(vcpu);
10318
9c3e4aab 10319 /* Older userspace won't unhalt the vcpu on reset. */
c5af89b6 10320 if (kvm_vcpu_is_bsp(vcpu) && kvm_rip_read(vcpu) == 0xfff0 &&
9c3e4aab 10321 sregs->cs.selector == 0xf000 && sregs->cs.base == 0xffff0000 &&
3eeb3288 10322 !is_protmode(vcpu))
9c3e4aab
MT
10323 vcpu->arch.mp_state = KVM_MP_STATE_RUNNABLE;
10324
6dba9403
ML
10325 return 0;
10326}
10327
10328static int __set_sregs(struct kvm_vcpu *vcpu, struct kvm_sregs *sregs)
10329{
10330 int pending_vec, max_bits;
10331 int mmu_reset_needed = 0;
10332 int ret = __set_sregs_common(vcpu, sregs, &mmu_reset_needed, true);
10333
10334 if (ret)
10335 return ret;
10336
10337 if (mmu_reset_needed)
10338 kvm_mmu_reset_context(vcpu);
10339
5265713a
TL
10340 max_bits = KVM_NR_INTERRUPTS;
10341 pending_vec = find_first_bit(
10342 (const unsigned long *)sregs->interrupt_bitmap, max_bits);
6dba9403 10343
5265713a
TL
10344 if (pending_vec < max_bits) {
10345 kvm_queue_interrupt(vcpu, pending_vec, false);
10346 pr_debug("Set back pending irq %d\n", pending_vec);
6dba9403 10347 kvm_make_request(KVM_REQ_EVENT, vcpu);
5265713a 10348 }
6dba9403
ML
10349 return 0;
10350}
5265713a 10351
6dba9403
ML
10352static int __set_sregs2(struct kvm_vcpu *vcpu, struct kvm_sregs2 *sregs2)
10353{
10354 int mmu_reset_needed = 0;
10355 bool valid_pdptrs = sregs2->flags & KVM_SREGS2_FLAGS_PDPTRS_VALID;
10356 bool pae = (sregs2->cr0 & X86_CR0_PG) && (sregs2->cr4 & X86_CR4_PAE) &&
10357 !(sregs2->efer & EFER_LMA);
10358 int i, ret;
3842d135 10359
6dba9403
ML
10360 if (sregs2->flags & ~KVM_SREGS2_FLAGS_PDPTRS_VALID)
10361 return -EINVAL;
10362
10363 if (valid_pdptrs && (!pae || vcpu->arch.guest_state_protected))
10364 return -EINVAL;
10365
10366 ret = __set_sregs_common(vcpu, (struct kvm_sregs *)sregs2,
10367 &mmu_reset_needed, !valid_pdptrs);
10368 if (ret)
10369 return ret;
10370
10371 if (valid_pdptrs) {
10372 for (i = 0; i < 4 ; i++)
10373 kvm_pdptr_write(vcpu, i, sregs2->pdptrs[i]);
10374
10375 kvm_register_mark_dirty(vcpu, VCPU_EXREG_PDPTR);
10376 mmu_reset_needed = 1;
158a48ec 10377 vcpu->arch.pdptrs_from_userspace = true;
6dba9403
ML
10378 }
10379 if (mmu_reset_needed)
10380 kvm_mmu_reset_context(vcpu);
10381 return 0;
01643c51
KH
10382}
10383
10384int kvm_arch_vcpu_ioctl_set_sregs(struct kvm_vcpu *vcpu,
10385 struct kvm_sregs *sregs)
10386{
10387 int ret;
10388
10389 vcpu_load(vcpu);
10390 ret = __set_sregs(vcpu, sregs);
b4ef9d4e
CD
10391 vcpu_put(vcpu);
10392 return ret;
b6c7a5dc
HB
10393}
10394
d0bfb940
JK
10395int kvm_arch_vcpu_ioctl_set_guest_debug(struct kvm_vcpu *vcpu,
10396 struct kvm_guest_debug *dbg)
b6c7a5dc 10397{
355be0b9 10398 unsigned long rflags;
ae675ef0 10399 int i, r;
b6c7a5dc 10400
8d4846b9
TL
10401 if (vcpu->arch.guest_state_protected)
10402 return -EINVAL;
10403
66b56562
CD
10404 vcpu_load(vcpu);
10405
4f926bf2
JK
10406 if (dbg->control & (KVM_GUESTDBG_INJECT_DB | KVM_GUESTDBG_INJECT_BP)) {
10407 r = -EBUSY;
10408 if (vcpu->arch.exception.pending)
2122ff5e 10409 goto out;
4f926bf2
JK
10410 if (dbg->control & KVM_GUESTDBG_INJECT_DB)
10411 kvm_queue_exception(vcpu, DB_VECTOR);
10412 else
10413 kvm_queue_exception(vcpu, BP_VECTOR);
10414 }
10415
91586a3b
JK
10416 /*
10417 * Read rflags as long as potentially injected trace flags are still
10418 * filtered out.
10419 */
10420 rflags = kvm_get_rflags(vcpu);
355be0b9
JK
10421
10422 vcpu->guest_debug = dbg->control;
10423 if (!(vcpu->guest_debug & KVM_GUESTDBG_ENABLE))
10424 vcpu->guest_debug = 0;
10425
10426 if (vcpu->guest_debug & KVM_GUESTDBG_USE_HW_BP) {
ae675ef0
JK
10427 for (i = 0; i < KVM_NR_DB_REGS; ++i)
10428 vcpu->arch.eff_db[i] = dbg->arch.debugreg[i];
c8639010 10429 vcpu->arch.guest_debug_dr7 = dbg->arch.debugreg[7];
ae675ef0
JK
10430 } else {
10431 for (i = 0; i < KVM_NR_DB_REGS; i++)
10432 vcpu->arch.eff_db[i] = vcpu->arch.db[i];
ae675ef0 10433 }
c8639010 10434 kvm_update_dr7(vcpu);
ae675ef0 10435
f92653ee 10436 if (vcpu->guest_debug & KVM_GUESTDBG_SINGLESTEP)
e87e46d5 10437 vcpu->arch.singlestep_rip = kvm_get_linear_rip(vcpu);
94fe45da 10438
91586a3b
JK
10439 /*
10440 * Trigger an rflags update that will inject or remove the trace
10441 * flags.
10442 */
10443 kvm_set_rflags(vcpu, rflags);
b6c7a5dc 10444
b3646477 10445 static_call(kvm_x86_update_exception_bitmap)(vcpu);
b6c7a5dc 10446
4f926bf2 10447 r = 0;
d0bfb940 10448
2122ff5e 10449out:
66b56562 10450 vcpu_put(vcpu);
b6c7a5dc
HB
10451 return r;
10452}
10453
8b006791
ZX
10454/*
10455 * Translate a guest virtual address to a guest physical address.
10456 */
10457int kvm_arch_vcpu_ioctl_translate(struct kvm_vcpu *vcpu,
10458 struct kvm_translation *tr)
10459{
10460 unsigned long vaddr = tr->linear_address;
10461 gpa_t gpa;
f656ce01 10462 int idx;
8b006791 10463
1da5b61d
CD
10464 vcpu_load(vcpu);
10465
f656ce01 10466 idx = srcu_read_lock(&vcpu->kvm->srcu);
1871c602 10467 gpa = kvm_mmu_gva_to_gpa_system(vcpu, vaddr, NULL);
f656ce01 10468 srcu_read_unlock(&vcpu->kvm->srcu, idx);
8b006791
ZX
10469 tr->physical_address = gpa;
10470 tr->valid = gpa != UNMAPPED_GVA;
10471 tr->writeable = 1;
10472 tr->usermode = 0;
8b006791 10473
1da5b61d 10474 vcpu_put(vcpu);
8b006791
ZX
10475 return 0;
10476}
10477
d0752060
HB
10478int kvm_arch_vcpu_ioctl_get_fpu(struct kvm_vcpu *vcpu, struct kvm_fpu *fpu)
10479{
1393123e 10480 struct fxregs_state *fxsave;
d0752060 10481
ed02b213
TL
10482 if (!vcpu->arch.guest_fpu)
10483 return 0;
10484
1393123e 10485 vcpu_load(vcpu);
d0752060 10486
b666a4b6 10487 fxsave = &vcpu->arch.guest_fpu->state.fxsave;
d0752060
HB
10488 memcpy(fpu->fpr, fxsave->st_space, 128);
10489 fpu->fcw = fxsave->cwd;
10490 fpu->fsw = fxsave->swd;
10491 fpu->ftwx = fxsave->twd;
10492 fpu->last_opcode = fxsave->fop;
10493 fpu->last_ip = fxsave->rip;
10494 fpu->last_dp = fxsave->rdp;
0e96f31e 10495 memcpy(fpu->xmm, fxsave->xmm_space, sizeof(fxsave->xmm_space));
d0752060 10496
1393123e 10497 vcpu_put(vcpu);
d0752060
HB
10498 return 0;
10499}
10500
10501int kvm_arch_vcpu_ioctl_set_fpu(struct kvm_vcpu *vcpu, struct kvm_fpu *fpu)
10502{
6a96bc7f
CD
10503 struct fxregs_state *fxsave;
10504
ed02b213
TL
10505 if (!vcpu->arch.guest_fpu)
10506 return 0;
10507
6a96bc7f
CD
10508 vcpu_load(vcpu);
10509
b666a4b6 10510 fxsave = &vcpu->arch.guest_fpu->state.fxsave;
d0752060 10511
d0752060
HB
10512 memcpy(fxsave->st_space, fpu->fpr, 128);
10513 fxsave->cwd = fpu->fcw;
10514 fxsave->swd = fpu->fsw;
10515 fxsave->twd = fpu->ftwx;
10516 fxsave->fop = fpu->last_opcode;
10517 fxsave->rip = fpu->last_ip;
10518 fxsave->rdp = fpu->last_dp;
0e96f31e 10519 memcpy(fxsave->xmm_space, fpu->xmm, sizeof(fxsave->xmm_space));
d0752060 10520
6a96bc7f 10521 vcpu_put(vcpu);
d0752060
HB
10522 return 0;
10523}
10524
01643c51
KH
10525static void store_regs(struct kvm_vcpu *vcpu)
10526{
10527 BUILD_BUG_ON(sizeof(struct kvm_sync_regs) > SYNC_REGS_SIZE_BYTES);
10528
10529 if (vcpu->run->kvm_valid_regs & KVM_SYNC_X86_REGS)
10530 __get_regs(vcpu, &vcpu->run->s.regs.regs);
10531
10532 if (vcpu->run->kvm_valid_regs & KVM_SYNC_X86_SREGS)
10533 __get_sregs(vcpu, &vcpu->run->s.regs.sregs);
10534
10535 if (vcpu->run->kvm_valid_regs & KVM_SYNC_X86_EVENTS)
10536 kvm_vcpu_ioctl_x86_get_vcpu_events(
10537 vcpu, &vcpu->run->s.regs.events);
10538}
10539
10540static int sync_regs(struct kvm_vcpu *vcpu)
10541{
10542 if (vcpu->run->kvm_dirty_regs & ~KVM_SYNC_X86_VALID_FIELDS)
10543 return -EINVAL;
10544
10545 if (vcpu->run->kvm_dirty_regs & KVM_SYNC_X86_REGS) {
10546 __set_regs(vcpu, &vcpu->run->s.regs.regs);
10547 vcpu->run->kvm_dirty_regs &= ~KVM_SYNC_X86_REGS;
10548 }
10549 if (vcpu->run->kvm_dirty_regs & KVM_SYNC_X86_SREGS) {
10550 if (__set_sregs(vcpu, &vcpu->run->s.regs.sregs))
10551 return -EINVAL;
10552 vcpu->run->kvm_dirty_regs &= ~KVM_SYNC_X86_SREGS;
10553 }
10554 if (vcpu->run->kvm_dirty_regs & KVM_SYNC_X86_EVENTS) {
10555 if (kvm_vcpu_ioctl_x86_set_vcpu_events(
10556 vcpu, &vcpu->run->s.regs.events))
10557 return -EINVAL;
10558 vcpu->run->kvm_dirty_regs &= ~KVM_SYNC_X86_EVENTS;
10559 }
10560
10561 return 0;
10562}
10563
0ee6a517 10564static void fx_init(struct kvm_vcpu *vcpu)
d0752060 10565{
ed02b213
TL
10566 if (!vcpu->arch.guest_fpu)
10567 return;
10568
b666a4b6 10569 fpstate_init(&vcpu->arch.guest_fpu->state);
782511b0 10570 if (boot_cpu_has(X86_FEATURE_XSAVES))
b666a4b6 10571 vcpu->arch.guest_fpu->state.xsave.header.xcomp_bv =
df1daba7 10572 host_xcr0 | XSTATE_COMPACTION_ENABLED;
d0752060 10573
2acf923e
DC
10574 /*
10575 * Ensure guest xcr0 is valid for loading
10576 */
d91cab78 10577 vcpu->arch.xcr0 = XFEATURE_MASK_FP;
2acf923e 10578
ad312c7c 10579 vcpu->arch.cr0 |= X86_CR0_ET;
d0752060 10580}
d0752060 10581
ed02b213
TL
10582void kvm_free_guest_fpu(struct kvm_vcpu *vcpu)
10583{
10584 if (vcpu->arch.guest_fpu) {
10585 kmem_cache_free(x86_fpu_cache, vcpu->arch.guest_fpu);
10586 vcpu->arch.guest_fpu = NULL;
10587 }
10588}
10589EXPORT_SYMBOL_GPL(kvm_free_guest_fpu);
10590
897cc38e 10591int kvm_arch_vcpu_precreate(struct kvm *kvm, unsigned int id)
e9b11c17 10592{
897cc38e
SC
10593 if (kvm_check_tsc_unstable() && atomic_read(&kvm->online_vcpus) != 0)
10594 pr_warn_once("kvm: SMP vm created on host with unstable TSC; "
10595 "guest TSC will not be reliable\n");
7f1ea208 10596
897cc38e 10597 return 0;
e9b11c17
ZX
10598}
10599
e529ef66 10600int kvm_arch_vcpu_create(struct kvm_vcpu *vcpu)
e9b11c17 10601{
95a0d01e
SC
10602 struct page *page;
10603 int r;
c447e76b 10604
63f5a190
SC
10605 vcpu->arch.last_vmentry_cpu = -1;
10606
95a0d01e
SC
10607 if (!irqchip_in_kernel(vcpu->kvm) || kvm_vcpu_is_reset_bsp(vcpu))
10608 vcpu->arch.mp_state = KVM_MP_STATE_RUNNABLE;
10609 else
10610 vcpu->arch.mp_state = KVM_MP_STATE_UNINITIALIZED;
c447e76b 10611
95a0d01e
SC
10612 r = kvm_mmu_create(vcpu);
10613 if (r < 0)
10614 return r;
10615
10616 if (irqchip_in_kernel(vcpu->kvm)) {
95a0d01e
SC
10617 r = kvm_create_lapic(vcpu, lapic_timer_advance_ns);
10618 if (r < 0)
10619 goto fail_mmu_destroy;
4e19c36f
SS
10620 if (kvm_apicv_activated(vcpu->kvm))
10621 vcpu->arch.apicv_active = true;
95a0d01e 10622 } else
6e4e3b4d 10623 static_branch_inc(&kvm_has_noapic_vcpu);
95a0d01e
SC
10624
10625 r = -ENOMEM;
10626
93bb59ca 10627 page = alloc_page(GFP_KERNEL_ACCOUNT | __GFP_ZERO);
95a0d01e
SC
10628 if (!page)
10629 goto fail_free_lapic;
10630 vcpu->arch.pio_data = page_address(page);
10631
10632 vcpu->arch.mce_banks = kzalloc(KVM_MAX_MCE_BANKS * sizeof(u64) * 4,
10633 GFP_KERNEL_ACCOUNT);
10634 if (!vcpu->arch.mce_banks)
10635 goto fail_free_pio_data;
10636 vcpu->arch.mcg_cap = KVM_MAX_MCE_BANKS;
10637
10638 if (!zalloc_cpumask_var(&vcpu->arch.wbinvd_dirty_mask,
10639 GFP_KERNEL_ACCOUNT))
10640 goto fail_free_mce_banks;
10641
c9b8b07c
SC
10642 if (!alloc_emulate_ctxt(vcpu))
10643 goto free_wbinvd_dirty_mask;
10644
95a0d01e
SC
10645 vcpu->arch.user_fpu = kmem_cache_zalloc(x86_fpu_cache,
10646 GFP_KERNEL_ACCOUNT);
10647 if (!vcpu->arch.user_fpu) {
10648 pr_err("kvm: failed to allocate userspace's fpu\n");
c9b8b07c 10649 goto free_emulate_ctxt;
95a0d01e
SC
10650 }
10651
10652 vcpu->arch.guest_fpu = kmem_cache_zalloc(x86_fpu_cache,
10653 GFP_KERNEL_ACCOUNT);
10654 if (!vcpu->arch.guest_fpu) {
10655 pr_err("kvm: failed to allocate vcpu's fpu\n");
10656 goto free_user_fpu;
10657 }
10658 fx_init(vcpu);
10659
95a0d01e 10660 vcpu->arch.maxphyaddr = cpuid_query_maxphyaddr(vcpu);
a8ac864a 10661 vcpu->arch.reserved_gpa_bits = kvm_vcpu_reserved_gpa_bits_raw(vcpu);
95a0d01e
SC
10662
10663 vcpu->arch.pat = MSR_IA32_CR_PAT_DEFAULT;
10664
10665 kvm_async_pf_hash_reset(vcpu);
10666 kvm_pmu_init(vcpu);
10667
10668 vcpu->arch.pending_external_vector = -1;
10669 vcpu->arch.preempted_in_kernel = false;
10670
3c86c0d3
VP
10671#if IS_ENABLED(CONFIG_HYPERV)
10672 vcpu->arch.hv_root_tdp = INVALID_PAGE;
10673#endif
10674
b3646477 10675 r = static_call(kvm_x86_vcpu_create)(vcpu);
95a0d01e
SC
10676 if (r)
10677 goto free_guest_fpu;
e9b11c17 10678
0cf9135b 10679 vcpu->arch.arch_capabilities = kvm_get_arch_capabilities();
e53d88af 10680 vcpu->arch.msr_platform_info = MSR_PLATFORM_INFO_CPUID_FAULT;
19efffa2 10681 kvm_vcpu_mtrr_init(vcpu);
ec7660cc 10682 vcpu_load(vcpu);
1ab9287a 10683 kvm_set_tsc_khz(vcpu, max_tsc_khz);
d28bc9dd 10684 kvm_vcpu_reset(vcpu, false);
c9060662 10685 kvm_init_mmu(vcpu);
e9b11c17 10686 vcpu_put(vcpu);
ec7660cc 10687 return 0;
95a0d01e
SC
10688
10689free_guest_fpu:
ed02b213 10690 kvm_free_guest_fpu(vcpu);
95a0d01e
SC
10691free_user_fpu:
10692 kmem_cache_free(x86_fpu_cache, vcpu->arch.user_fpu);
c9b8b07c
SC
10693free_emulate_ctxt:
10694 kmem_cache_free(x86_emulator_cache, vcpu->arch.emulate_ctxt);
95a0d01e
SC
10695free_wbinvd_dirty_mask:
10696 free_cpumask_var(vcpu->arch.wbinvd_dirty_mask);
10697fail_free_mce_banks:
10698 kfree(vcpu->arch.mce_banks);
10699fail_free_pio_data:
10700 free_page((unsigned long)vcpu->arch.pio_data);
10701fail_free_lapic:
10702 kvm_free_lapic(vcpu);
10703fail_mmu_destroy:
10704 kvm_mmu_destroy(vcpu);
10705 return r;
e9b11c17
ZX
10706}
10707
31928aa5 10708void kvm_arch_vcpu_postcreate(struct kvm_vcpu *vcpu)
42897d86 10709{
332967a3 10710 struct kvm *kvm = vcpu->kvm;
42897d86 10711
ec7660cc 10712 if (mutex_lock_killable(&vcpu->mutex))
31928aa5 10713 return;
ec7660cc 10714 vcpu_load(vcpu);
0c899c25 10715 kvm_synchronize_tsc(vcpu, 0);
42897d86 10716 vcpu_put(vcpu);
2d5ba19b
MT
10717
10718 /* poll control enabled by default */
10719 vcpu->arch.msr_kvm_poll_control = 1;
10720
ec7660cc 10721 mutex_unlock(&vcpu->mutex);
42897d86 10722
b34de572
WL
10723 if (kvmclock_periodic_sync && vcpu->vcpu_idx == 0)
10724 schedule_delayed_work(&kvm->arch.kvmclock_sync_work,
10725 KVMCLOCK_SYNC_PERIOD);
42897d86
MT
10726}
10727
d40ccc62 10728void kvm_arch_vcpu_destroy(struct kvm_vcpu *vcpu)
e9b11c17 10729{
4cbc418a 10730 struct gfn_to_pfn_cache *cache = &vcpu->arch.st.cache;
95a0d01e 10731 int idx;
344d9588 10732
4cbc418a
PB
10733 kvm_release_pfn(cache->pfn, cache->dirty, cache);
10734
50b143e1 10735 kvmclock_reset(vcpu);
e9b11c17 10736
b3646477 10737 static_call(kvm_x86_vcpu_free)(vcpu);
50b143e1 10738
c9b8b07c 10739 kmem_cache_free(x86_emulator_cache, vcpu->arch.emulate_ctxt);
50b143e1
SC
10740 free_cpumask_var(vcpu->arch.wbinvd_dirty_mask);
10741 kmem_cache_free(x86_fpu_cache, vcpu->arch.user_fpu);
ed02b213 10742 kvm_free_guest_fpu(vcpu);
95a0d01e
SC
10743
10744 kvm_hv_vcpu_uninit(vcpu);
10745 kvm_pmu_destroy(vcpu);
10746 kfree(vcpu->arch.mce_banks);
10747 kvm_free_lapic(vcpu);
10748 idx = srcu_read_lock(&vcpu->kvm->srcu);
10749 kvm_mmu_destroy(vcpu);
10750 srcu_read_unlock(&vcpu->kvm->srcu, idx);
10751 free_page((unsigned long)vcpu->arch.pio_data);
255cbecf 10752 kvfree(vcpu->arch.cpuid_entries);
95a0d01e 10753 if (!lapic_in_kernel(vcpu))
6e4e3b4d 10754 static_branch_dec(&kvm_has_noapic_vcpu);
e9b11c17
ZX
10755}
10756
d28bc9dd 10757void kvm_vcpu_reset(struct kvm_vcpu *vcpu, bool init_event)
e9b11c17 10758{
0aa18375
SC
10759 unsigned long old_cr0 = kvm_read_cr0(vcpu);
10760
b7e31be3
RK
10761 kvm_lapic_reset(vcpu, init_event);
10762
e69fab5d
PB
10763 vcpu->arch.hflags = 0;
10764
c43203ca 10765 vcpu->arch.smi_pending = 0;
52797bf9 10766 vcpu->arch.smi_count = 0;
7460fb4a
AK
10767 atomic_set(&vcpu->arch.nmi_queued, 0);
10768 vcpu->arch.nmi_pending = 0;
448fa4a9 10769 vcpu->arch.nmi_injected = false;
5f7552d4
NA
10770 kvm_clear_interrupt_queue(vcpu);
10771 kvm_clear_exception_queue(vcpu);
448fa4a9 10772
42dbaa5a 10773 memset(vcpu->arch.db, 0, sizeof(vcpu->arch.db));
ae561ede 10774 kvm_update_dr0123(vcpu);
9a3ecd5e 10775 vcpu->arch.dr6 = DR6_ACTIVE_LOW;
42dbaa5a 10776 vcpu->arch.dr7 = DR7_FIXED_1;
c8639010 10777 kvm_update_dr7(vcpu);
42dbaa5a 10778
1119022c
NA
10779 vcpu->arch.cr2 = 0;
10780
3842d135 10781 kvm_make_request(KVM_REQ_EVENT, vcpu);
2635b5c4
VK
10782 vcpu->arch.apf.msr_en_val = 0;
10783 vcpu->arch.apf.msr_int_val = 0;
c9aaa895 10784 vcpu->arch.st.msr_val = 0;
3842d135 10785
12f9a48f
GC
10786 kvmclock_reset(vcpu);
10787
af585b92
GN
10788 kvm_clear_async_pf_completion_queue(vcpu);
10789 kvm_async_pf_hash_reset(vcpu);
10790 vcpu->arch.apf.halted = false;
3842d135 10791
ed02b213 10792 if (vcpu->arch.guest_fpu && kvm_mpx_supported()) {
a554d207
WL
10793 void *mpx_state_buffer;
10794
10795 /*
10796 * To avoid have the INIT path from kvm_apic_has_events() that be
10797 * called with loaded FPU and does not let userspace fix the state.
10798 */
f775b13e
RR
10799 if (init_event)
10800 kvm_put_guest_fpu(vcpu);
b666a4b6 10801 mpx_state_buffer = get_xsave_addr(&vcpu->arch.guest_fpu->state.xsave,
abd16d68 10802 XFEATURE_BNDREGS);
a554d207
WL
10803 if (mpx_state_buffer)
10804 memset(mpx_state_buffer, 0, sizeof(struct mpx_bndreg_state));
b666a4b6 10805 mpx_state_buffer = get_xsave_addr(&vcpu->arch.guest_fpu->state.xsave,
abd16d68 10806 XFEATURE_BNDCSR);
a554d207
WL
10807 if (mpx_state_buffer)
10808 memset(mpx_state_buffer, 0, sizeof(struct mpx_bndcsr));
f775b13e
RR
10809 if (init_event)
10810 kvm_load_guest_fpu(vcpu);
a554d207
WL
10811 }
10812
64d60670 10813 if (!init_event) {
d28bc9dd 10814 kvm_pmu_reset(vcpu);
64d60670 10815 vcpu->arch.smbase = 0x30000;
db2336a8 10816
db2336a8 10817 vcpu->arch.msr_misc_features_enables = 0;
a554d207
WL
10818
10819 vcpu->arch.xcr0 = XFEATURE_MASK_FP;
64d60670 10820 }
f5132b01 10821
66f7b72e
JS
10822 memset(vcpu->arch.regs, 0, sizeof(vcpu->arch.regs));
10823 vcpu->arch.regs_avail = ~0;
10824 vcpu->arch.regs_dirty = ~0;
10825
a554d207
WL
10826 vcpu->arch.ia32_xss = 0;
10827
b3646477 10828 static_call(kvm_x86_vcpu_reset)(vcpu, init_event);
0aa18375
SC
10829
10830 /*
10831 * Reset the MMU context if paging was enabled prior to INIT (which is
10832 * implied if CR0.PG=1 as CR0 will be '0' prior to RESET). Unlike the
10833 * standard CR0/CR4/EFER modification paths, only CR0.PG needs to be
10834 * checked because it is unconditionally cleared on INIT and all other
10835 * paging related bits are ignored if paging is disabled, i.e. CR0.WP,
10836 * CR4, and EFER changes are all irrelevant if CR0.PG was '0'.
10837 */
10838 if (old_cr0 & X86_CR0_PG)
10839 kvm_mmu_reset_context(vcpu);
e9b11c17
ZX
10840}
10841
2b4a273b 10842void kvm_vcpu_deliver_sipi_vector(struct kvm_vcpu *vcpu, u8 vector)
66450a21
JK
10843{
10844 struct kvm_segment cs;
10845
10846 kvm_get_segment(vcpu, &cs, VCPU_SREG_CS);
10847 cs.selector = vector << 8;
10848 cs.base = vector << 12;
10849 kvm_set_segment(vcpu, &cs, VCPU_SREG_CS);
10850 kvm_rip_write(vcpu, 0);
e9b11c17 10851}
647daca2 10852EXPORT_SYMBOL_GPL(kvm_vcpu_deliver_sipi_vector);
e9b11c17 10853
13a34e06 10854int kvm_arch_hardware_enable(void)
e9b11c17 10855{
ca84d1a2
ZA
10856 struct kvm *kvm;
10857 struct kvm_vcpu *vcpu;
10858 int i;
0dd6a6ed
ZA
10859 int ret;
10860 u64 local_tsc;
10861 u64 max_tsc = 0;
10862 bool stable, backwards_tsc = false;
18863bdd 10863
7e34fbd0 10864 kvm_user_return_msr_cpu_online();
b3646477 10865 ret = static_call(kvm_x86_hardware_enable)();
0dd6a6ed
ZA
10866 if (ret != 0)
10867 return ret;
10868
4ea1636b 10869 local_tsc = rdtsc();
b0c39dc6 10870 stable = !kvm_check_tsc_unstable();
0dd6a6ed
ZA
10871 list_for_each_entry(kvm, &vm_list, vm_list) {
10872 kvm_for_each_vcpu(i, vcpu, kvm) {
10873 if (!stable && vcpu->cpu == smp_processor_id())
105b21bb 10874 kvm_make_request(KVM_REQ_CLOCK_UPDATE, vcpu);
0dd6a6ed
ZA
10875 if (stable && vcpu->arch.last_host_tsc > local_tsc) {
10876 backwards_tsc = true;
10877 if (vcpu->arch.last_host_tsc > max_tsc)
10878 max_tsc = vcpu->arch.last_host_tsc;
10879 }
10880 }
10881 }
10882
10883 /*
10884 * Sometimes, even reliable TSCs go backwards. This happens on
10885 * platforms that reset TSC during suspend or hibernate actions, but
10886 * maintain synchronization. We must compensate. Fortunately, we can
10887 * detect that condition here, which happens early in CPU bringup,
10888 * before any KVM threads can be running. Unfortunately, we can't
10889 * bring the TSCs fully up to date with real time, as we aren't yet far
10890 * enough into CPU bringup that we know how much real time has actually
9285ec4c 10891 * elapsed; our helper function, ktime_get_boottime_ns() will be using boot
0dd6a6ed
ZA
10892 * variables that haven't been updated yet.
10893 *
10894 * So we simply find the maximum observed TSC above, then record the
10895 * adjustment to TSC in each VCPU. When the VCPU later gets loaded,
10896 * the adjustment will be applied. Note that we accumulate
10897 * adjustments, in case multiple suspend cycles happen before some VCPU
10898 * gets a chance to run again. In the event that no KVM threads get a
10899 * chance to run, we will miss the entire elapsed period, as we'll have
10900 * reset last_host_tsc, so VCPUs will not have the TSC adjusted and may
10901 * loose cycle time. This isn't too big a deal, since the loss will be
10902 * uniform across all VCPUs (not to mention the scenario is extremely
10903 * unlikely). It is possible that a second hibernate recovery happens
10904 * much faster than a first, causing the observed TSC here to be
10905 * smaller; this would require additional padding adjustment, which is
10906 * why we set last_host_tsc to the local tsc observed here.
10907 *
10908 * N.B. - this code below runs only on platforms with reliable TSC,
10909 * as that is the only way backwards_tsc is set above. Also note
10910 * that this runs for ALL vcpus, which is not a bug; all VCPUs should
10911 * have the same delta_cyc adjustment applied if backwards_tsc
10912 * is detected. Note further, this adjustment is only done once,
10913 * as we reset last_host_tsc on all VCPUs to stop this from being
10914 * called multiple times (one for each physical CPU bringup).
10915 *
4a969980 10916 * Platforms with unreliable TSCs don't have to deal with this, they
0dd6a6ed
ZA
10917 * will be compensated by the logic in vcpu_load, which sets the TSC to
10918 * catchup mode. This will catchup all VCPUs to real time, but cannot
10919 * guarantee that they stay in perfect synchronization.
10920 */
10921 if (backwards_tsc) {
10922 u64 delta_cyc = max_tsc - local_tsc;
10923 list_for_each_entry(kvm, &vm_list, vm_list) {
a826faf1 10924 kvm->arch.backwards_tsc_observed = true;
0dd6a6ed
ZA
10925 kvm_for_each_vcpu(i, vcpu, kvm) {
10926 vcpu->arch.tsc_offset_adjustment += delta_cyc;
10927 vcpu->arch.last_host_tsc = local_tsc;
105b21bb 10928 kvm_make_request(KVM_REQ_MASTERCLOCK_UPDATE, vcpu);
0dd6a6ed
ZA
10929 }
10930
10931 /*
10932 * We have to disable TSC offset matching.. if you were
10933 * booting a VM while issuing an S4 host suspend....
10934 * you may have some problem. Solving this issue is
10935 * left as an exercise to the reader.
10936 */
10937 kvm->arch.last_tsc_nsec = 0;
10938 kvm->arch.last_tsc_write = 0;
10939 }
10940
10941 }
10942 return 0;
e9b11c17
ZX
10943}
10944
13a34e06 10945void kvm_arch_hardware_disable(void)
e9b11c17 10946{
b3646477 10947 static_call(kvm_x86_hardware_disable)();
13a34e06 10948 drop_user_return_notifiers();
e9b11c17
ZX
10949}
10950
b9904085 10951int kvm_arch_hardware_setup(void *opaque)
e9b11c17 10952{
d008dfdb 10953 struct kvm_x86_init_ops *ops = opaque;
9e9c3fe4
NA
10954 int r;
10955
91661989 10956 rdmsrl_safe(MSR_EFER, &host_efer);
8bbed95d
SC
10957 if (WARN_ON_ONCE(boot_cpu_has(X86_FEATURE_NX) &&
10958 !(host_efer & EFER_NX)))
10959 return -EIO;
91661989 10960
408e9a31
PB
10961 if (boot_cpu_has(X86_FEATURE_XSAVES))
10962 rdmsrl(MSR_IA32_XSS, host_xss);
10963
d008dfdb 10964 r = ops->hardware_setup();
9e9c3fe4
NA
10965 if (r != 0)
10966 return r;
10967
afaf0b2f 10968 memcpy(&kvm_x86_ops, ops->runtime_ops, sizeof(kvm_x86_ops));
b3646477 10969 kvm_ops_static_call_update();
69c6f69a 10970
408e9a31
PB
10971 if (!kvm_cpu_cap_has(X86_FEATURE_XSAVES))
10972 supported_xss = 0;
10973
139f7425
PB
10974#define __kvm_cpu_cap_has(UNUSED_, f) kvm_cpu_cap_has(f)
10975 cr4_reserved_bits = __cr4_reserved_bits(__kvm_cpu_cap_has, UNUSED_);
10976#undef __kvm_cpu_cap_has
b11306b5 10977
35181e86
HZ
10978 if (kvm_has_tsc_control) {
10979 /*
10980 * Make sure the user can only configure tsc_khz values that
10981 * fit into a signed integer.
273ba457 10982 * A min value is not calculated because it will always
35181e86
HZ
10983 * be 1 on all machines.
10984 */
10985 u64 max = min(0x7fffffffULL,
10986 __scale_tsc(kvm_max_tsc_scaling_ratio, tsc_khz));
10987 kvm_max_guest_tsc_khz = max;
10988
ad721883 10989 kvm_default_tsc_scaling_ratio = 1ULL << kvm_tsc_scaling_ratio_frac_bits;
35181e86 10990 }
ad721883 10991
9e9c3fe4
NA
10992 kvm_init_msr_list();
10993 return 0;
e9b11c17
ZX
10994}
10995
10996void kvm_arch_hardware_unsetup(void)
10997{
b3646477 10998 static_call(kvm_x86_hardware_unsetup)();
e9b11c17
ZX
10999}
11000
b9904085 11001int kvm_arch_check_processor_compat(void *opaque)
e9b11c17 11002{
f1cdecf5 11003 struct cpuinfo_x86 *c = &cpu_data(smp_processor_id());
d008dfdb 11004 struct kvm_x86_init_ops *ops = opaque;
f1cdecf5
SC
11005
11006 WARN_ON(!irqs_disabled());
11007
139f7425
PB
11008 if (__cr4_reserved_bits(cpu_has, c) !=
11009 __cr4_reserved_bits(cpu_has, &boot_cpu_data))
f1cdecf5
SC
11010 return -EIO;
11011
d008dfdb 11012 return ops->check_processor_compatibility();
d71ba788
PB
11013}
11014
11015bool kvm_vcpu_is_reset_bsp(struct kvm_vcpu *vcpu)
11016{
11017 return vcpu->kvm->arch.bsp_vcpu_id == vcpu->vcpu_id;
11018}
11019EXPORT_SYMBOL_GPL(kvm_vcpu_is_reset_bsp);
11020
11021bool kvm_vcpu_is_bsp(struct kvm_vcpu *vcpu)
11022{
11023 return (vcpu->arch.apic_base & MSR_IA32_APICBASE_BSP) != 0;
e9b11c17
ZX
11024}
11025
6e4e3b4d
CL
11026__read_mostly DEFINE_STATIC_KEY_FALSE(kvm_has_noapic_vcpu);
11027EXPORT_SYMBOL_GPL(kvm_has_noapic_vcpu);
54e9818f 11028
e790d9ef
RK
11029void kvm_arch_sched_in(struct kvm_vcpu *vcpu, int cpu)
11030{
b35e5548
LX
11031 struct kvm_pmu *pmu = vcpu_to_pmu(vcpu);
11032
c595ceee 11033 vcpu->arch.l1tf_flush_l1d = true;
b35e5548
LX
11034 if (pmu->version && unlikely(pmu->event_count)) {
11035 pmu->need_cleanup = true;
11036 kvm_make_request(KVM_REQ_PMU, vcpu);
11037 }
b3646477 11038 static_call(kvm_x86_sched_in)(vcpu, cpu);
e790d9ef
RK
11039}
11040
562b6b08
SC
11041void kvm_arch_free_vm(struct kvm *kvm)
11042{
05f04ae4 11043 kfree(to_kvm_hv(kvm)->hv_pa_pg);
562b6b08 11044 vfree(kvm);
e790d9ef
RK
11045}
11046
562b6b08 11047
e08b9637 11048int kvm_arch_init_vm(struct kvm *kvm, unsigned long type)
d19a9cd2 11049{
e08b9637
CO
11050 if (type)
11051 return -EINVAL;
11052
6ef768fa 11053 INIT_HLIST_HEAD(&kvm->arch.mask_notifier_list);
f05e70ac 11054 INIT_LIST_HEAD(&kvm->arch.active_mmu_pages);
10605204 11055 INIT_LIST_HEAD(&kvm->arch.zapped_obsolete_pages);
1aa9b957 11056 INIT_LIST_HEAD(&kvm->arch.lpage_disallowed_mmu_pages);
4d5c5d0f 11057 INIT_LIST_HEAD(&kvm->arch.assigned_dev_head);
e0f0bbc5 11058 atomic_set(&kvm->arch.noncoherent_dma_count, 0);
d19a9cd2 11059
5550af4d
SY
11060 /* Reserve bit 0 of irq_sources_bitmap for userspace irq source */
11061 set_bit(KVM_USERSPACE_IRQ_SOURCE_ID, &kvm->arch.irq_sources_bitmap);
7a84428a
AW
11062 /* Reserve bit 1 of irq_sources_bitmap for irqfd-resampler */
11063 set_bit(KVM_IRQFD_RESAMPLE_IRQ_SOURCE_ID,
11064 &kvm->arch.irq_sources_bitmap);
5550af4d 11065
038f8c11 11066 raw_spin_lock_init(&kvm->arch.tsc_write_lock);
1e08ec4a 11067 mutex_init(&kvm->arch.apic_map_lock);
d828199e
MT
11068 spin_lock_init(&kvm->arch.pvclock_gtod_sync_lock);
11069
8171cd68 11070 kvm->arch.kvmclock_offset = -get_kvmclock_base_ns();
d828199e 11071 pvclock_update_vm_gtod_copy(kvm);
53f658b3 11072
6fbbde9a
DS
11073 kvm->arch.guest_can_read_msr_platform_info = true;
11074
3c86c0d3
VP
11075#if IS_ENABLED(CONFIG_HYPERV)
11076 spin_lock_init(&kvm->arch.hv_root_tdp_lock);
11077 kvm->arch.hv_root_tdp = INVALID_PAGE;
11078#endif
11079
7e44e449 11080 INIT_DELAYED_WORK(&kvm->arch.kvmclock_update_work, kvmclock_update_fn);
332967a3 11081 INIT_DELAYED_WORK(&kvm->arch.kvmclock_sync_work, kvmclock_sync_fn);
7e44e449 11082
4651fc56 11083 kvm_apicv_init(kvm);
cbc0236a 11084 kvm_hv_init_vm(kvm);
0eb05bf2 11085 kvm_page_track_init(kvm);
13d268ca 11086 kvm_mmu_init_vm(kvm);
0eb05bf2 11087
b3646477 11088 return static_call(kvm_x86_vm_init)(kvm);
d19a9cd2
ZX
11089}
11090
1aa9b957
JS
11091int kvm_arch_post_init_vm(struct kvm *kvm)
11092{
11093 return kvm_mmu_post_init_vm(kvm);
11094}
11095
d19a9cd2
ZX
11096static void kvm_unload_vcpu_mmu(struct kvm_vcpu *vcpu)
11097{
ec7660cc 11098 vcpu_load(vcpu);
d19a9cd2
ZX
11099 kvm_mmu_unload(vcpu);
11100 vcpu_put(vcpu);
11101}
11102
11103static void kvm_free_vcpus(struct kvm *kvm)
11104{
11105 unsigned int i;
988a2cae 11106 struct kvm_vcpu *vcpu;
d19a9cd2
ZX
11107
11108 /*
11109 * Unpin any mmu pages first.
11110 */
af585b92
GN
11111 kvm_for_each_vcpu(i, vcpu, kvm) {
11112 kvm_clear_async_pf_completion_queue(vcpu);
988a2cae 11113 kvm_unload_vcpu_mmu(vcpu);
af585b92 11114 }
988a2cae 11115 kvm_for_each_vcpu(i, vcpu, kvm)
4543bdc0 11116 kvm_vcpu_destroy(vcpu);
988a2cae
GN
11117
11118 mutex_lock(&kvm->lock);
11119 for (i = 0; i < atomic_read(&kvm->online_vcpus); i++)
11120 kvm->vcpus[i] = NULL;
d19a9cd2 11121
988a2cae
GN
11122 atomic_set(&kvm->online_vcpus, 0);
11123 mutex_unlock(&kvm->lock);
d19a9cd2
ZX
11124}
11125
ad8ba2cd
SY
11126void kvm_arch_sync_events(struct kvm *kvm)
11127{
332967a3 11128 cancel_delayed_work_sync(&kvm->arch.kvmclock_sync_work);
7e44e449 11129 cancel_delayed_work_sync(&kvm->arch.kvmclock_update_work);
aea924f6 11130 kvm_free_pit(kvm);
ad8ba2cd
SY
11131}
11132
ff5a983c
PX
11133#define ERR_PTR_USR(e) ((void __user *)ERR_PTR(e))
11134
11135/**
11136 * __x86_set_memory_region: Setup KVM internal memory slot
11137 *
11138 * @kvm: the kvm pointer to the VM.
11139 * @id: the slot ID to setup.
11140 * @gpa: the GPA to install the slot (unused when @size == 0).
11141 * @size: the size of the slot. Set to zero to uninstall a slot.
11142 *
11143 * This function helps to setup a KVM internal memory slot. Specify
11144 * @size > 0 to install a new slot, while @size == 0 to uninstall a
11145 * slot. The return code can be one of the following:
11146 *
11147 * HVA: on success (uninstall will return a bogus HVA)
11148 * -errno: on error
11149 *
11150 * The caller should always use IS_ERR() to check the return value
11151 * before use. Note, the KVM internal memory slots are guaranteed to
11152 * remain valid and unchanged until the VM is destroyed, i.e., the
11153 * GPA->HVA translation will not change. However, the HVA is a user
11154 * address, i.e. its accessibility is not guaranteed, and must be
11155 * accessed via __copy_{to,from}_user().
11156 */
11157void __user * __x86_set_memory_region(struct kvm *kvm, int id, gpa_t gpa,
11158 u32 size)
9da0e4d5
PB
11159{
11160 int i, r;
3f649ab7 11161 unsigned long hva, old_npages;
f0d648bd 11162 struct kvm_memslots *slots = kvm_memslots(kvm);
0577d1ab 11163 struct kvm_memory_slot *slot;
9da0e4d5
PB
11164
11165 /* Called with kvm->slots_lock held. */
1d8007bd 11166 if (WARN_ON(id >= KVM_MEM_SLOTS_NUM))
ff5a983c 11167 return ERR_PTR_USR(-EINVAL);
9da0e4d5 11168
f0d648bd
PB
11169 slot = id_to_memslot(slots, id);
11170 if (size) {
0577d1ab 11171 if (slot && slot->npages)
ff5a983c 11172 return ERR_PTR_USR(-EEXIST);
f0d648bd
PB
11173
11174 /*
11175 * MAP_SHARED to prevent internal slot pages from being moved
11176 * by fork()/COW.
11177 */
11178 hva = vm_mmap(NULL, 0, size, PROT_READ | PROT_WRITE,
11179 MAP_SHARED | MAP_ANONYMOUS, 0);
11180 if (IS_ERR((void *)hva))
ff5a983c 11181 return (void __user *)hva;
f0d648bd 11182 } else {
0577d1ab 11183 if (!slot || !slot->npages)
46914534 11184 return NULL;
f0d648bd 11185
0577d1ab 11186 old_npages = slot->npages;
b66f9bab 11187 hva = slot->userspace_addr;
f0d648bd
PB
11188 }
11189
9da0e4d5 11190 for (i = 0; i < KVM_ADDRESS_SPACE_NUM; i++) {
1d8007bd 11191 struct kvm_userspace_memory_region m;
9da0e4d5 11192
1d8007bd
PB
11193 m.slot = id | (i << 16);
11194 m.flags = 0;
11195 m.guest_phys_addr = gpa;
f0d648bd 11196 m.userspace_addr = hva;
1d8007bd 11197 m.memory_size = size;
9da0e4d5
PB
11198 r = __kvm_set_memory_region(kvm, &m);
11199 if (r < 0)
ff5a983c 11200 return ERR_PTR_USR(r);
9da0e4d5
PB
11201 }
11202
103c763c 11203 if (!size)
0577d1ab 11204 vm_munmap(hva, old_npages * PAGE_SIZE);
f0d648bd 11205
ff5a983c 11206 return (void __user *)hva;
9da0e4d5
PB
11207}
11208EXPORT_SYMBOL_GPL(__x86_set_memory_region);
11209
1aa9b957
JS
11210void kvm_arch_pre_destroy_vm(struct kvm *kvm)
11211{
11212 kvm_mmu_pre_destroy_vm(kvm);
11213}
11214
d19a9cd2
ZX
11215void kvm_arch_destroy_vm(struct kvm *kvm)
11216{
27469d29
AH
11217 if (current->mm == kvm->mm) {
11218 /*
11219 * Free memory regions allocated on behalf of userspace,
11220 * unless the the memory map has changed due to process exit
11221 * or fd copying.
11222 */
6a3c623b
PX
11223 mutex_lock(&kvm->slots_lock);
11224 __x86_set_memory_region(kvm, APIC_ACCESS_PAGE_PRIVATE_MEMSLOT,
11225 0, 0);
11226 __x86_set_memory_region(kvm, IDENTITY_PAGETABLE_PRIVATE_MEMSLOT,
11227 0, 0);
11228 __x86_set_memory_region(kvm, TSS_PRIVATE_MEMSLOT, 0, 0);
11229 mutex_unlock(&kvm->slots_lock);
27469d29 11230 }
b3646477 11231 static_call_cond(kvm_x86_vm_destroy)(kvm);
b318e8de 11232 kvm_free_msr_filter(srcu_dereference_check(kvm->arch.msr_filter, &kvm->srcu, 1));
c761159c
PX
11233 kvm_pic_destroy(kvm);
11234 kvm_ioapic_destroy(kvm);
d19a9cd2 11235 kvm_free_vcpus(kvm);
af1bae54 11236 kvfree(rcu_dereference_check(kvm->arch.apic_map, 1));
66bb8a06 11237 kfree(srcu_dereference_check(kvm->arch.pmu_event_filter, &kvm->srcu, 1));
13d268ca 11238 kvm_mmu_uninit_vm(kvm);
2beb6dad 11239 kvm_page_track_cleanup(kvm);
7d6bbebb 11240 kvm_xen_destroy_vm(kvm);
cbc0236a 11241 kvm_hv_destroy_vm(kvm);
d19a9cd2 11242}
0de10343 11243
c9b929b3 11244static void memslot_rmap_free(struct kvm_memory_slot *slot)
db3fe4eb
TY
11245{
11246 int i;
11247
d89cc617 11248 for (i = 0; i < KVM_NR_PAGE_SIZES; ++i) {
e96c81ee
SC
11249 kvfree(slot->arch.rmap[i]);
11250 slot->arch.rmap[i] = NULL;
c9b929b3
BG
11251 }
11252}
e96c81ee 11253
c9b929b3
BG
11254void kvm_arch_free_memslot(struct kvm *kvm, struct kvm_memory_slot *slot)
11255{
11256 int i;
11257
11258 memslot_rmap_free(slot);
d89cc617 11259
c9b929b3 11260 for (i = 1; i < KVM_NR_PAGE_SIZES; ++i) {
e96c81ee
SC
11261 kvfree(slot->arch.lpage_info[i - 1]);
11262 slot->arch.lpage_info[i - 1] = NULL;
db3fe4eb 11263 }
21ebbeda 11264
e96c81ee 11265 kvm_page_track_free_memslot(slot);
db3fe4eb
TY
11266}
11267
56dd1019
BG
11268static int memslot_rmap_alloc(struct kvm_memory_slot *slot,
11269 unsigned long npages)
11270{
11271 const int sz = sizeof(*slot->arch.rmap[0]);
11272 int i;
11273
11274 for (i = 0; i < KVM_NR_PAGE_SIZES; ++i) {
11275 int level = i + 1;
11276 int lpages = gfn_to_index(slot->base_gfn + npages - 1,
11277 slot->base_gfn, level) + 1;
11278
d501f747
BG
11279 WARN_ON(slot->arch.rmap[i]);
11280
56dd1019
BG
11281 slot->arch.rmap[i] = kvcalloc(lpages, sz, GFP_KERNEL_ACCOUNT);
11282 if (!slot->arch.rmap[i]) {
11283 memslot_rmap_free(slot);
11284 return -ENOMEM;
11285 }
11286 }
11287
11288 return 0;
11289}
11290
d501f747
BG
11291int alloc_all_memslots_rmaps(struct kvm *kvm)
11292{
11293 struct kvm_memslots *slots;
11294 struct kvm_memory_slot *slot;
11295 int r, i;
11296
11297 /*
11298 * Check if memslots alreday have rmaps early before acquiring
11299 * the slots_arch_lock below.
11300 */
11301 if (kvm_memslots_have_rmaps(kvm))
11302 return 0;
11303
11304 mutex_lock(&kvm->slots_arch_lock);
11305
11306 /*
11307 * Read memslots_have_rmaps again, under the slots arch lock,
11308 * before allocating the rmaps
11309 */
11310 if (kvm_memslots_have_rmaps(kvm)) {
11311 mutex_unlock(&kvm->slots_arch_lock);
11312 return 0;
11313 }
11314
11315 for (i = 0; i < KVM_ADDRESS_SPACE_NUM; i++) {
11316 slots = __kvm_memslots(kvm, i);
11317 kvm_for_each_memslot(slot, slots) {
11318 r = memslot_rmap_alloc(slot, slot->npages);
11319 if (r) {
11320 mutex_unlock(&kvm->slots_arch_lock);
11321 return r;
11322 }
11323 }
11324 }
11325
11326 /*
11327 * Ensure that memslots_have_rmaps becomes true strictly after
11328 * all the rmap pointers are set.
11329 */
11330 smp_store_release(&kvm->arch.memslots_have_rmaps, true);
11331 mutex_unlock(&kvm->slots_arch_lock);
11332 return 0;
11333}
11334
a2557408
BG
11335static int kvm_alloc_memslot_metadata(struct kvm *kvm,
11336 struct kvm_memory_slot *slot,
0dab98b7 11337 unsigned long npages)
db3fe4eb 11338{
56dd1019 11339 int i, r;
db3fe4eb 11340
edd4fa37
SC
11341 /*
11342 * Clear out the previous array pointers for the KVM_MR_MOVE case. The
11343 * old arrays will be freed by __kvm_set_memory_region() if installing
11344 * the new memslot is successful.
11345 */
11346 memset(&slot->arch, 0, sizeof(slot->arch));
11347
e2209710 11348 if (kvm_memslots_have_rmaps(kvm)) {
a2557408
BG
11349 r = memslot_rmap_alloc(slot, npages);
11350 if (r)
11351 return r;
11352 }
56dd1019
BG
11353
11354 for (i = 1; i < KVM_NR_PAGE_SIZES; ++i) {
92f94f1e 11355 struct kvm_lpage_info *linfo;
db3fe4eb
TY
11356 unsigned long ugfn;
11357 int lpages;
d89cc617 11358 int level = i + 1;
db3fe4eb
TY
11359
11360 lpages = gfn_to_index(slot->base_gfn + npages - 1,
11361 slot->base_gfn, level) + 1;
11362
254272ce 11363 linfo = kvcalloc(lpages, sizeof(*linfo), GFP_KERNEL_ACCOUNT);
92f94f1e 11364 if (!linfo)
db3fe4eb
TY
11365 goto out_free;
11366
92f94f1e
XG
11367 slot->arch.lpage_info[i - 1] = linfo;
11368
db3fe4eb 11369 if (slot->base_gfn & (KVM_PAGES_PER_HPAGE(level) - 1))
92f94f1e 11370 linfo[0].disallow_lpage = 1;
db3fe4eb 11371 if ((slot->base_gfn + npages) & (KVM_PAGES_PER_HPAGE(level) - 1))
92f94f1e 11372 linfo[lpages - 1].disallow_lpage = 1;
db3fe4eb
TY
11373 ugfn = slot->userspace_addr >> PAGE_SHIFT;
11374 /*
11375 * If the gfn and userspace address are not aligned wrt each
600087b6 11376 * other, disable large page support for this slot.
db3fe4eb 11377 */
600087b6 11378 if ((slot->base_gfn ^ ugfn) & (KVM_PAGES_PER_HPAGE(level) - 1)) {
db3fe4eb
TY
11379 unsigned long j;
11380
11381 for (j = 0; j < lpages; ++j)
92f94f1e 11382 linfo[j].disallow_lpage = 1;
db3fe4eb
TY
11383 }
11384 }
11385
21ebbeda
XG
11386 if (kvm_page_track_create_memslot(slot, npages))
11387 goto out_free;
11388
db3fe4eb
TY
11389 return 0;
11390
11391out_free:
c9b929b3 11392 memslot_rmap_free(slot);
d89cc617 11393
c9b929b3 11394 for (i = 1; i < KVM_NR_PAGE_SIZES; ++i) {
548ef284 11395 kvfree(slot->arch.lpage_info[i - 1]);
d89cc617 11396 slot->arch.lpage_info[i - 1] = NULL;
db3fe4eb
TY
11397 }
11398 return -ENOMEM;
11399}
11400
15248258 11401void kvm_arch_memslots_updated(struct kvm *kvm, u64 gen)
e59dbe09 11402{
91724814
BO
11403 struct kvm_vcpu *vcpu;
11404 int i;
11405
e6dff7d1
TY
11406 /*
11407 * memslots->generation has been incremented.
11408 * mmio generation may have reached its maximum value.
11409 */
15248258 11410 kvm_mmu_invalidate_mmio_sptes(kvm, gen);
91724814
BO
11411
11412 /* Force re-initialization of steal_time cache */
11413 kvm_for_each_vcpu(i, vcpu, kvm)
11414 kvm_vcpu_kick(vcpu);
e59dbe09
TY
11415}
11416
f7784b8e
MT
11417int kvm_arch_prepare_memory_region(struct kvm *kvm,
11418 struct kvm_memory_slot *memslot,
09170a49 11419 const struct kvm_userspace_memory_region *mem,
7b6195a9 11420 enum kvm_mr_change change)
0de10343 11421{
0dab98b7 11422 if (change == KVM_MR_CREATE || change == KVM_MR_MOVE)
a2557408 11423 return kvm_alloc_memslot_metadata(kvm, memslot,
0dab98b7 11424 mem->memory_size >> PAGE_SHIFT);
f7784b8e
MT
11425 return 0;
11426}
11427
a85863c2
MS
11428
11429static void kvm_mmu_update_cpu_dirty_logging(struct kvm *kvm, bool enable)
11430{
11431 struct kvm_arch *ka = &kvm->arch;
11432
11433 if (!kvm_x86_ops.cpu_dirty_log_size)
11434 return;
11435
11436 if ((enable && ++ka->cpu_dirty_logging_count == 1) ||
11437 (!enable && --ka->cpu_dirty_logging_count == 0))
11438 kvm_make_all_cpus_request(kvm, KVM_REQ_UPDATE_CPU_DIRTY_LOGGING);
11439
11440 WARN_ON_ONCE(ka->cpu_dirty_logging_count < 0);
11441}
11442
88178fd4 11443static void kvm_mmu_slot_apply_flags(struct kvm *kvm,
3741679b
AY
11444 struct kvm_memory_slot *old,
11445 struct kvm_memory_slot *new,
11446 enum kvm_mr_change change)
88178fd4 11447{
a85863c2
MS
11448 bool log_dirty_pages = new->flags & KVM_MEM_LOG_DIRTY_PAGES;
11449
3741679b 11450 /*
a85863c2
MS
11451 * Update CPU dirty logging if dirty logging is being toggled. This
11452 * applies to all operations.
3741679b 11453 */
a85863c2
MS
11454 if ((old->flags ^ new->flags) & KVM_MEM_LOG_DIRTY_PAGES)
11455 kvm_mmu_update_cpu_dirty_logging(kvm, log_dirty_pages);
88178fd4
KH
11456
11457 /*
a85863c2 11458 * Nothing more to do for RO slots (which can't be dirtied and can't be
b6e16ae5 11459 * made writable) or CREATE/MOVE/DELETE of a slot.
88178fd4 11460 *
b6e16ae5 11461 * For a memslot with dirty logging disabled:
3741679b
AY
11462 * CREATE: No dirty mappings will already exist.
11463 * MOVE/DELETE: The old mappings will already have been cleaned up by
11464 * kvm_arch_flush_shadow_memslot()
b6e16ae5
SC
11465 *
11466 * For a memslot with dirty logging enabled:
11467 * CREATE: No shadow pages exist, thus nothing to write-protect
11468 * and no dirty bits to clear.
11469 * MOVE/DELETE: The old mappings will already have been cleaned up by
11470 * kvm_arch_flush_shadow_memslot().
3741679b 11471 */
3741679b 11472 if ((change != KVM_MR_FLAGS_ONLY) || (new->flags & KVM_MEM_READONLY))
88178fd4 11473 return;
3741679b
AY
11474
11475 /*
52f46079
SC
11476 * READONLY and non-flags changes were filtered out above, and the only
11477 * other flag is LOG_DIRTY_PAGES, i.e. something is wrong if dirty
11478 * logging isn't being toggled on or off.
88178fd4 11479 */
52f46079
SC
11480 if (WARN_ON_ONCE(!((old->flags ^ new->flags) & KVM_MEM_LOG_DIRTY_PAGES)))
11481 return;
11482
b6e16ae5
SC
11483 if (!log_dirty_pages) {
11484 /*
11485 * Dirty logging tracks sptes in 4k granularity, meaning that
11486 * large sptes have to be split. If live migration succeeds,
11487 * the guest in the source machine will be destroyed and large
11488 * sptes will be created in the destination. However, if the
11489 * guest continues to run in the source machine (for example if
11490 * live migration fails), small sptes will remain around and
11491 * cause bad performance.
11492 *
11493 * Scan sptes if dirty logging has been stopped, dropping those
11494 * which can be collapsed into a single large-page spte. Later
11495 * page faults will create the large-page sptes.
11496 */
3741679b 11497 kvm_mmu_zap_collapsible_sptes(kvm, new);
b6e16ae5 11498 } else {
89212919
KZ
11499 /*
11500 * Initially-all-set does not require write protecting any page,
11501 * because they're all assumed to be dirty.
11502 */
11503 if (kvm_dirty_log_manual_protect_and_init_set(kvm))
11504 return;
a1419f8b 11505
a018eba5 11506 if (kvm_x86_ops.cpu_dirty_log_size) {
89212919
KZ
11507 kvm_mmu_slot_leaf_clear_dirty(kvm, new);
11508 kvm_mmu_slot_remove_write_access(kvm, new, PG_LEVEL_2M);
11509 } else {
11510 kvm_mmu_slot_remove_write_access(kvm, new, PG_LEVEL_4K);
3c9bd400 11511 }
88178fd4
KH
11512 }
11513}
11514
f7784b8e 11515void kvm_arch_commit_memory_region(struct kvm *kvm,
09170a49 11516 const struct kvm_userspace_memory_region *mem,
9d4c197c 11517 struct kvm_memory_slot *old,
f36f3f28 11518 const struct kvm_memory_slot *new,
8482644a 11519 enum kvm_mr_change change)
f7784b8e 11520{
48c0e4e9 11521 if (!kvm->arch.n_requested_mmu_pages)
4d66623c
WY
11522 kvm_mmu_change_mmu_pages(kvm,
11523 kvm_mmu_calculate_default_mmu_pages(kvm));
1c91cad4 11524
3ea3b7fa 11525 /*
f36f3f28 11526 * FIXME: const-ify all uses of struct kvm_memory_slot.
c972f3b1 11527 */
3741679b 11528 kvm_mmu_slot_apply_flags(kvm, old, (struct kvm_memory_slot *) new, change);
21198846
SC
11529
11530 /* Free the arrays associated with the old memslot. */
11531 if (change == KVM_MR_MOVE)
e96c81ee 11532 kvm_arch_free_memslot(kvm, old);
0de10343 11533}
1d737c8a 11534
2df72e9b 11535void kvm_arch_flush_shadow_all(struct kvm *kvm)
34d4cb8f 11536{
7390de1e 11537 kvm_mmu_zap_all(kvm);
34d4cb8f
MT
11538}
11539
2df72e9b
MT
11540void kvm_arch_flush_shadow_memslot(struct kvm *kvm,
11541 struct kvm_memory_slot *slot)
11542{
ae7cd873 11543 kvm_page_track_flush_slot(kvm, slot);
2df72e9b
MT
11544}
11545
e6c67d8c
LA
11546static inline bool kvm_guest_apic_has_interrupt(struct kvm_vcpu *vcpu)
11547{
11548 return (is_guest_mode(vcpu) &&
afaf0b2f 11549 kvm_x86_ops.guest_apic_has_interrupt &&
b3646477 11550 static_call(kvm_x86_guest_apic_has_interrupt)(vcpu));
e6c67d8c
LA
11551}
11552
5d9bc648
PB
11553static inline bool kvm_vcpu_has_events(struct kvm_vcpu *vcpu)
11554{
11555 if (!list_empty_careful(&vcpu->async_pf.done))
11556 return true;
11557
11558 if (kvm_apic_has_events(vcpu))
11559 return true;
11560
11561 if (vcpu->arch.pv.pv_unhalted)
11562 return true;
11563
a5f01f8e
WL
11564 if (vcpu->arch.exception.pending)
11565 return true;
11566
47a66eed
Z
11567 if (kvm_test_request(KVM_REQ_NMI, vcpu) ||
11568 (vcpu->arch.nmi_pending &&
b3646477 11569 static_call(kvm_x86_nmi_allowed)(vcpu, false)))
5d9bc648
PB
11570 return true;
11571
47a66eed 11572 if (kvm_test_request(KVM_REQ_SMI, vcpu) ||
a9fa7cb6 11573 (vcpu->arch.smi_pending &&
b3646477 11574 static_call(kvm_x86_smi_allowed)(vcpu, false)))
73917739
PB
11575 return true;
11576
5d9bc648 11577 if (kvm_arch_interrupt_allowed(vcpu) &&
e6c67d8c
LA
11578 (kvm_cpu_has_interrupt(vcpu) ||
11579 kvm_guest_apic_has_interrupt(vcpu)))
5d9bc648
PB
11580 return true;
11581
1f4b34f8
AS
11582 if (kvm_hv_has_stimer_pending(vcpu))
11583 return true;
11584
d2060bd4
SC
11585 if (is_guest_mode(vcpu) &&
11586 kvm_x86_ops.nested_ops->hv_timer_pending &&
11587 kvm_x86_ops.nested_ops->hv_timer_pending(vcpu))
11588 return true;
11589
5d9bc648
PB
11590 return false;
11591}
11592
1d737c8a
ZX
11593int kvm_arch_vcpu_runnable(struct kvm_vcpu *vcpu)
11594{
5d9bc648 11595 return kvm_vcpu_running(vcpu) || kvm_vcpu_has_events(vcpu);
1d737c8a 11596}
5736199a 11597
10dbdf98 11598bool kvm_arch_dy_has_pending_interrupt(struct kvm_vcpu *vcpu)
17e433b5 11599{
b3646477 11600 if (vcpu->arch.apicv_active && static_call(kvm_x86_dy_apicv_has_pending_interrupt)(vcpu))
52acd22f
WL
11601 return true;
11602
11603 return false;
11604}
11605
17e433b5
WL
11606bool kvm_arch_dy_runnable(struct kvm_vcpu *vcpu)
11607{
11608 if (READ_ONCE(vcpu->arch.pv.pv_unhalted))
11609 return true;
11610
11611 if (kvm_test_request(KVM_REQ_NMI, vcpu) ||
11612 kvm_test_request(KVM_REQ_SMI, vcpu) ||
11613 kvm_test_request(KVM_REQ_EVENT, vcpu))
11614 return true;
11615
10dbdf98 11616 return kvm_arch_dy_has_pending_interrupt(vcpu);
17e433b5
WL
11617}
11618
199b5763
LM
11619bool kvm_arch_vcpu_in_kernel(struct kvm_vcpu *vcpu)
11620{
b86bb11e
WL
11621 if (vcpu->arch.guest_state_protected)
11622 return true;
11623
de63ad4c 11624 return vcpu->arch.preempted_in_kernel;
199b5763
LM
11625}
11626
b6d33834 11627int kvm_arch_vcpu_should_kick(struct kvm_vcpu *vcpu)
5736199a 11628{
b6d33834 11629 return kvm_vcpu_exiting_guest_mode(vcpu) == IN_GUEST_MODE;
5736199a 11630}
78646121
GN
11631
11632int kvm_arch_interrupt_allowed(struct kvm_vcpu *vcpu)
11633{
b3646477 11634 return static_call(kvm_x86_interrupt_allowed)(vcpu, false);
78646121 11635}
229456fc 11636
82b32774 11637unsigned long kvm_get_linear_rip(struct kvm_vcpu *vcpu)
f92653ee 11638{
7ed9abfe
TL
11639 /* Can't read the RIP when guest state is protected, just return 0 */
11640 if (vcpu->arch.guest_state_protected)
11641 return 0;
11642
82b32774
NA
11643 if (is_64_bit_mode(vcpu))
11644 return kvm_rip_read(vcpu);
11645 return (u32)(get_segment_base(vcpu, VCPU_SREG_CS) +
11646 kvm_rip_read(vcpu));
11647}
11648EXPORT_SYMBOL_GPL(kvm_get_linear_rip);
f92653ee 11649
82b32774
NA
11650bool kvm_is_linear_rip(struct kvm_vcpu *vcpu, unsigned long linear_rip)
11651{
11652 return kvm_get_linear_rip(vcpu) == linear_rip;
f92653ee
JK
11653}
11654EXPORT_SYMBOL_GPL(kvm_is_linear_rip);
11655
94fe45da
JK
11656unsigned long kvm_get_rflags(struct kvm_vcpu *vcpu)
11657{
11658 unsigned long rflags;
11659
b3646477 11660 rflags = static_call(kvm_x86_get_rflags)(vcpu);
94fe45da 11661 if (vcpu->guest_debug & KVM_GUESTDBG_SINGLESTEP)
c310bac5 11662 rflags &= ~X86_EFLAGS_TF;
94fe45da
JK
11663 return rflags;
11664}
11665EXPORT_SYMBOL_GPL(kvm_get_rflags);
11666
6addfc42 11667static void __kvm_set_rflags(struct kvm_vcpu *vcpu, unsigned long rflags)
94fe45da
JK
11668{
11669 if (vcpu->guest_debug & KVM_GUESTDBG_SINGLESTEP &&
f92653ee 11670 kvm_is_linear_rip(vcpu, vcpu->arch.singlestep_rip))
c310bac5 11671 rflags |= X86_EFLAGS_TF;
b3646477 11672 static_call(kvm_x86_set_rflags)(vcpu, rflags);
6addfc42
PB
11673}
11674
11675void kvm_set_rflags(struct kvm_vcpu *vcpu, unsigned long rflags)
11676{
11677 __kvm_set_rflags(vcpu, rflags);
3842d135 11678 kvm_make_request(KVM_REQ_EVENT, vcpu);
94fe45da
JK
11679}
11680EXPORT_SYMBOL_GPL(kvm_set_rflags);
11681
56028d08
GN
11682void kvm_arch_async_page_ready(struct kvm_vcpu *vcpu, struct kvm_async_pf *work)
11683{
11684 int r;
11685
44dd3ffa 11686 if ((vcpu->arch.mmu->direct_map != work->arch.direct_map) ||
f2e10669 11687 work->wakeup_all)
56028d08
GN
11688 return;
11689
11690 r = kvm_mmu_reload(vcpu);
11691 if (unlikely(r))
11692 return;
11693
44dd3ffa 11694 if (!vcpu->arch.mmu->direct_map &&
d8dd54e0 11695 work->arch.cr3 != vcpu->arch.mmu->get_guest_pgd(vcpu))
fb67e14f
XG
11696 return;
11697
7a02674d 11698 kvm_mmu_do_page_fault(vcpu, work->cr2_or_gpa, 0, true);
56028d08
GN
11699}
11700
af585b92
GN
11701static inline u32 kvm_async_pf_hash_fn(gfn_t gfn)
11702{
dd03bcaa
PX
11703 BUILD_BUG_ON(!is_power_of_2(ASYNC_PF_PER_VCPU));
11704
af585b92
GN
11705 return hash_32(gfn & 0xffffffff, order_base_2(ASYNC_PF_PER_VCPU));
11706}
11707
11708static inline u32 kvm_async_pf_next_probe(u32 key)
11709{
dd03bcaa 11710 return (key + 1) & (ASYNC_PF_PER_VCPU - 1);
af585b92
GN
11711}
11712
11713static void kvm_add_async_pf_gfn(struct kvm_vcpu *vcpu, gfn_t gfn)
11714{
11715 u32 key = kvm_async_pf_hash_fn(gfn);
11716
11717 while (vcpu->arch.apf.gfns[key] != ~0)
11718 key = kvm_async_pf_next_probe(key);
11719
11720 vcpu->arch.apf.gfns[key] = gfn;
11721}
11722
11723static u32 kvm_async_pf_gfn_slot(struct kvm_vcpu *vcpu, gfn_t gfn)
11724{
11725 int i;
11726 u32 key = kvm_async_pf_hash_fn(gfn);
11727
dd03bcaa 11728 for (i = 0; i < ASYNC_PF_PER_VCPU &&
c7d28c24
XG
11729 (vcpu->arch.apf.gfns[key] != gfn &&
11730 vcpu->arch.apf.gfns[key] != ~0); i++)
af585b92
GN
11731 key = kvm_async_pf_next_probe(key);
11732
11733 return key;
11734}
11735
11736bool kvm_find_async_pf_gfn(struct kvm_vcpu *vcpu, gfn_t gfn)
11737{
11738 return vcpu->arch.apf.gfns[kvm_async_pf_gfn_slot(vcpu, gfn)] == gfn;
11739}
11740
11741static void kvm_del_async_pf_gfn(struct kvm_vcpu *vcpu, gfn_t gfn)
11742{
11743 u32 i, j, k;
11744
11745 i = j = kvm_async_pf_gfn_slot(vcpu, gfn);
0fd46044
PX
11746
11747 if (WARN_ON_ONCE(vcpu->arch.apf.gfns[i] != gfn))
11748 return;
11749
af585b92
GN
11750 while (true) {
11751 vcpu->arch.apf.gfns[i] = ~0;
11752 do {
11753 j = kvm_async_pf_next_probe(j);
11754 if (vcpu->arch.apf.gfns[j] == ~0)
11755 return;
11756 k = kvm_async_pf_hash_fn(vcpu->arch.apf.gfns[j]);
11757 /*
11758 * k lies cyclically in ]i,j]
11759 * | i.k.j |
11760 * |....j i.k.| or |.k..j i...|
11761 */
11762 } while ((i <= j) ? (i < k && k <= j) : (i < k || k <= j));
11763 vcpu->arch.apf.gfns[i] = vcpu->arch.apf.gfns[j];
11764 i = j;
11765 }
11766}
11767
68fd66f1 11768static inline int apf_put_user_notpresent(struct kvm_vcpu *vcpu)
7c90705b 11769{
68fd66f1
VK
11770 u32 reason = KVM_PV_REASON_PAGE_NOT_PRESENT;
11771
11772 return kvm_write_guest_cached(vcpu->kvm, &vcpu->arch.apf.data, &reason,
11773 sizeof(reason));
11774}
11775
11776static inline int apf_put_user_ready(struct kvm_vcpu *vcpu, u32 token)
11777{
2635b5c4 11778 unsigned int offset = offsetof(struct kvm_vcpu_pv_apf_data, token);
4e335d9e 11779
2635b5c4
VK
11780 return kvm_write_guest_offset_cached(vcpu->kvm, &vcpu->arch.apf.data,
11781 &token, offset, sizeof(token));
11782}
11783
11784static inline bool apf_pageready_slot_free(struct kvm_vcpu *vcpu)
11785{
11786 unsigned int offset = offsetof(struct kvm_vcpu_pv_apf_data, token);
11787 u32 val;
11788
11789 if (kvm_read_guest_offset_cached(vcpu->kvm, &vcpu->arch.apf.data,
11790 &val, offset, sizeof(val)))
11791 return false;
11792
11793 return !val;
7c90705b
GN
11794}
11795
1dfdb45e
PB
11796static bool kvm_can_deliver_async_pf(struct kvm_vcpu *vcpu)
11797{
11798 if (!vcpu->arch.apf.delivery_as_pf_vmexit && is_guest_mode(vcpu))
11799 return false;
11800
2635b5c4 11801 if (!kvm_pv_async_pf_enabled(vcpu) ||
b3646477 11802 (vcpu->arch.apf.send_user_only && static_call(kvm_x86_get_cpl)(vcpu) == 0))
1dfdb45e
PB
11803 return false;
11804
11805 return true;
11806}
11807
11808bool kvm_can_do_async_pf(struct kvm_vcpu *vcpu)
11809{
11810 if (unlikely(!lapic_in_kernel(vcpu) ||
11811 kvm_event_needs_reinjection(vcpu) ||
11812 vcpu->arch.exception.pending))
11813 return false;
11814
11815 if (kvm_hlt_in_guest(vcpu->kvm) && !kvm_can_deliver_async_pf(vcpu))
11816 return false;
11817
11818 /*
11819 * If interrupts are off we cannot even use an artificial
11820 * halt state.
11821 */
c300ab9f 11822 return kvm_arch_interrupt_allowed(vcpu);
1dfdb45e
PB
11823}
11824
2a18b7e7 11825bool kvm_arch_async_page_not_present(struct kvm_vcpu *vcpu,
af585b92
GN
11826 struct kvm_async_pf *work)
11827{
6389ee94
AK
11828 struct x86_exception fault;
11829
736c291c 11830 trace_kvm_async_pf_not_present(work->arch.token, work->cr2_or_gpa);
af585b92 11831 kvm_add_async_pf_gfn(vcpu, work->arch.gfn);
7c90705b 11832
1dfdb45e 11833 if (kvm_can_deliver_async_pf(vcpu) &&
68fd66f1 11834 !apf_put_user_notpresent(vcpu)) {
6389ee94
AK
11835 fault.vector = PF_VECTOR;
11836 fault.error_code_valid = true;
11837 fault.error_code = 0;
11838 fault.nested_page_fault = false;
11839 fault.address = work->arch.token;
adfe20fb 11840 fault.async_page_fault = true;
6389ee94 11841 kvm_inject_page_fault(vcpu, &fault);
2a18b7e7 11842 return true;
1dfdb45e
PB
11843 } else {
11844 /*
11845 * It is not possible to deliver a paravirtualized asynchronous
11846 * page fault, but putting the guest in an artificial halt state
11847 * can be beneficial nevertheless: if an interrupt arrives, we
11848 * can deliver it timely and perhaps the guest will schedule
11849 * another process. When the instruction that triggered a page
11850 * fault is retried, hopefully the page will be ready in the host.
11851 */
11852 kvm_make_request(KVM_REQ_APF_HALT, vcpu);
2a18b7e7 11853 return false;
7c90705b 11854 }
af585b92
GN
11855}
11856
11857void kvm_arch_async_page_present(struct kvm_vcpu *vcpu,
11858 struct kvm_async_pf *work)
11859{
2635b5c4
VK
11860 struct kvm_lapic_irq irq = {
11861 .delivery_mode = APIC_DM_FIXED,
11862 .vector = vcpu->arch.apf.vec
11863 };
6389ee94 11864
f2e10669 11865 if (work->wakeup_all)
7c90705b
GN
11866 work->arch.token = ~0; /* broadcast wakeup */
11867 else
11868 kvm_del_async_pf_gfn(vcpu, work->arch.gfn);
736c291c 11869 trace_kvm_async_pf_ready(work->arch.token, work->cr2_or_gpa);
7c90705b 11870
2a18b7e7
VK
11871 if ((work->wakeup_all || work->notpresent_injected) &&
11872 kvm_pv_async_pf_enabled(vcpu) &&
557a961a
VK
11873 !apf_put_user_ready(vcpu, work->arch.token)) {
11874 vcpu->arch.apf.pageready_pending = true;
2635b5c4 11875 kvm_apic_set_irq(vcpu, &irq, NULL);
557a961a 11876 }
2635b5c4 11877
e6d53e3b 11878 vcpu->arch.apf.halted = false;
a4fa1635 11879 vcpu->arch.mp_state = KVM_MP_STATE_RUNNABLE;
7c90705b
GN
11880}
11881
557a961a
VK
11882void kvm_arch_async_page_present_queued(struct kvm_vcpu *vcpu)
11883{
11884 kvm_make_request(KVM_REQ_APF_READY, vcpu);
11885 if (!vcpu->arch.apf.pageready_pending)
11886 kvm_vcpu_kick(vcpu);
11887}
11888
7c0ade6c 11889bool kvm_arch_can_dequeue_async_page_present(struct kvm_vcpu *vcpu)
7c90705b 11890{
2635b5c4 11891 if (!kvm_pv_async_pf_enabled(vcpu))
7c90705b
GN
11892 return true;
11893 else
2f15d027 11894 return kvm_lapic_enabled(vcpu) && apf_pageready_slot_free(vcpu);
af585b92
GN
11895}
11896
5544eb9b
PB
11897void kvm_arch_start_assignment(struct kvm *kvm)
11898{
57ab8794
MT
11899 if (atomic_inc_return(&kvm->arch.assigned_device_count) == 1)
11900 static_call_cond(kvm_x86_start_assignment)(kvm);
5544eb9b
PB
11901}
11902EXPORT_SYMBOL_GPL(kvm_arch_start_assignment);
11903
11904void kvm_arch_end_assignment(struct kvm *kvm)
11905{
11906 atomic_dec(&kvm->arch.assigned_device_count);
11907}
11908EXPORT_SYMBOL_GPL(kvm_arch_end_assignment);
11909
11910bool kvm_arch_has_assigned_device(struct kvm *kvm)
11911{
11912 return atomic_read(&kvm->arch.assigned_device_count);
11913}
11914EXPORT_SYMBOL_GPL(kvm_arch_has_assigned_device);
11915
e0f0bbc5
AW
11916void kvm_arch_register_noncoherent_dma(struct kvm *kvm)
11917{
11918 atomic_inc(&kvm->arch.noncoherent_dma_count);
11919}
11920EXPORT_SYMBOL_GPL(kvm_arch_register_noncoherent_dma);
11921
11922void kvm_arch_unregister_noncoherent_dma(struct kvm *kvm)
11923{
11924 atomic_dec(&kvm->arch.noncoherent_dma_count);
11925}
11926EXPORT_SYMBOL_GPL(kvm_arch_unregister_noncoherent_dma);
11927
11928bool kvm_arch_has_noncoherent_dma(struct kvm *kvm)
11929{
11930 return atomic_read(&kvm->arch.noncoherent_dma_count);
11931}
11932EXPORT_SYMBOL_GPL(kvm_arch_has_noncoherent_dma);
11933
14717e20
AW
11934bool kvm_arch_has_irq_bypass(void)
11935{
92735b1b 11936 return true;
14717e20
AW
11937}
11938
87276880
FW
11939int kvm_arch_irq_bypass_add_producer(struct irq_bypass_consumer *cons,
11940 struct irq_bypass_producer *prod)
11941{
11942 struct kvm_kernel_irqfd *irqfd =
11943 container_of(cons, struct kvm_kernel_irqfd, consumer);
2edd9cb7 11944 int ret;
87276880 11945
14717e20 11946 irqfd->producer = prod;
2edd9cb7 11947 kvm_arch_start_assignment(irqfd->kvm);
b3646477 11948 ret = static_call(kvm_x86_update_pi_irte)(irqfd->kvm,
2edd9cb7
ZL
11949 prod->irq, irqfd->gsi, 1);
11950
11951 if (ret)
11952 kvm_arch_end_assignment(irqfd->kvm);
87276880 11953
2edd9cb7 11954 return ret;
87276880
FW
11955}
11956
11957void kvm_arch_irq_bypass_del_producer(struct irq_bypass_consumer *cons,
11958 struct irq_bypass_producer *prod)
11959{
11960 int ret;
11961 struct kvm_kernel_irqfd *irqfd =
11962 container_of(cons, struct kvm_kernel_irqfd, consumer);
11963
87276880
FW
11964 WARN_ON(irqfd->producer != prod);
11965 irqfd->producer = NULL;
11966
11967 /*
11968 * When producer of consumer is unregistered, we change back to
11969 * remapped mode, so we can re-use the current implementation
bb3541f1 11970 * when the irq is masked/disabled or the consumer side (KVM
87276880
FW
11971 * int this case doesn't want to receive the interrupts.
11972 */
b3646477 11973 ret = static_call(kvm_x86_update_pi_irte)(irqfd->kvm, prod->irq, irqfd->gsi, 0);
87276880
FW
11974 if (ret)
11975 printk(KERN_INFO "irq bypass consumer (token %p) unregistration"
11976 " fails: %d\n", irqfd->consumer.token, ret);
2edd9cb7
ZL
11977
11978 kvm_arch_end_assignment(irqfd->kvm);
87276880
FW
11979}
11980
11981int kvm_arch_update_irqfd_routing(struct kvm *kvm, unsigned int host_irq,
11982 uint32_t guest_irq, bool set)
11983{
b3646477 11984 return static_call(kvm_x86_update_pi_irte)(kvm, host_irq, guest_irq, set);
87276880
FW
11985}
11986
52004014
FW
11987bool kvm_vector_hashing_enabled(void)
11988{
11989 return vector_hashing;
11990}
52004014 11991
2d5ba19b
MT
11992bool kvm_arch_no_poll(struct kvm_vcpu *vcpu)
11993{
11994 return (vcpu->arch.msr_kvm_poll_control & 1) == 0;
11995}
11996EXPORT_SYMBOL_GPL(kvm_arch_no_poll);
11997
841c2be0
ML
11998
11999int kvm_spec_ctrl_test_value(u64 value)
6441fa61 12000{
841c2be0
ML
12001 /*
12002 * test that setting IA32_SPEC_CTRL to given value
12003 * is allowed by the host processor
12004 */
6441fa61 12005
841c2be0
ML
12006 u64 saved_value;
12007 unsigned long flags;
12008 int ret = 0;
6441fa61 12009
841c2be0 12010 local_irq_save(flags);
6441fa61 12011
841c2be0
ML
12012 if (rdmsrl_safe(MSR_IA32_SPEC_CTRL, &saved_value))
12013 ret = 1;
12014 else if (wrmsrl_safe(MSR_IA32_SPEC_CTRL, value))
12015 ret = 1;
12016 else
12017 wrmsrl(MSR_IA32_SPEC_CTRL, saved_value);
6441fa61 12018
841c2be0 12019 local_irq_restore(flags);
6441fa61 12020
841c2be0 12021 return ret;
6441fa61 12022}
841c2be0 12023EXPORT_SYMBOL_GPL(kvm_spec_ctrl_test_value);
2d5ba19b 12024
89786147
MG
12025void kvm_fixup_and_inject_pf_error(struct kvm_vcpu *vcpu, gva_t gva, u16 error_code)
12026{
12027 struct x86_exception fault;
19cf4b7e
PB
12028 u32 access = error_code &
12029 (PFERR_WRITE_MASK | PFERR_FETCH_MASK | PFERR_USER_MASK);
89786147
MG
12030
12031 if (!(error_code & PFERR_PRESENT_MASK) ||
19cf4b7e 12032 vcpu->arch.walk_mmu->gva_to_gpa(vcpu, gva, access, &fault) != UNMAPPED_GVA) {
89786147
MG
12033 /*
12034 * If vcpu->arch.walk_mmu->gva_to_gpa succeeded, the page
12035 * tables probably do not match the TLB. Just proceed
12036 * with the error code that the processor gave.
12037 */
12038 fault.vector = PF_VECTOR;
12039 fault.error_code_valid = true;
12040 fault.error_code = error_code;
12041 fault.nested_page_fault = false;
12042 fault.address = gva;
12043 }
12044 vcpu->arch.walk_mmu->inject_page_fault(vcpu, &fault);
6441fa61 12045}
89786147 12046EXPORT_SYMBOL_GPL(kvm_fixup_and_inject_pf_error);
2d5ba19b 12047
3f3393b3
BM
12048/*
12049 * Handles kvm_read/write_guest_virt*() result and either injects #PF or returns
12050 * KVM_EXIT_INTERNAL_ERROR for cases not currently handled by KVM. Return value
12051 * indicates whether exit to userspace is needed.
12052 */
12053int kvm_handle_memory_failure(struct kvm_vcpu *vcpu, int r,
12054 struct x86_exception *e)
12055{
12056 if (r == X86EMUL_PROPAGATE_FAULT) {
12057 kvm_inject_emulated_page_fault(vcpu, e);
12058 return 1;
12059 }
12060
12061 /*
12062 * In case kvm_read/write_guest_virt*() failed with X86EMUL_IO_NEEDED
12063 * while handling a VMX instruction KVM could've handled the request
12064 * correctly by exiting to userspace and performing I/O but there
12065 * doesn't seem to be a real use-case behind such requests, just return
12066 * KVM_EXIT_INTERNAL_ERROR for now.
12067 */
12068 vcpu->run->exit_reason = KVM_EXIT_INTERNAL_ERROR;
12069 vcpu->run->internal.suberror = KVM_INTERNAL_ERROR_EMULATION;
12070 vcpu->run->internal.ndata = 0;
12071
12072 return 0;
12073}
12074EXPORT_SYMBOL_GPL(kvm_handle_memory_failure);
12075
9715092f
BM
12076int kvm_handle_invpcid(struct kvm_vcpu *vcpu, unsigned long type, gva_t gva)
12077{
12078 bool pcid_enabled;
12079 struct x86_exception e;
9715092f
BM
12080 struct {
12081 u64 pcid;
12082 u64 gla;
12083 } operand;
12084 int r;
12085
12086 r = kvm_read_guest_virt(vcpu, gva, &operand, sizeof(operand), &e);
12087 if (r != X86EMUL_CONTINUE)
12088 return kvm_handle_memory_failure(vcpu, r, &e);
12089
12090 if (operand.pcid >> 12 != 0) {
12091 kvm_inject_gp(vcpu, 0);
12092 return 1;
12093 }
12094
12095 pcid_enabled = kvm_read_cr4_bits(vcpu, X86_CR4_PCIDE);
12096
12097 switch (type) {
12098 case INVPCID_TYPE_INDIV_ADDR:
12099 if ((!pcid_enabled && (operand.pcid != 0)) ||
12100 is_noncanonical_address(operand.gla, vcpu)) {
12101 kvm_inject_gp(vcpu, 0);
12102 return 1;
12103 }
12104 kvm_mmu_invpcid_gva(vcpu, operand.gla, operand.pcid);
12105 return kvm_skip_emulated_instruction(vcpu);
12106
12107 case INVPCID_TYPE_SINGLE_CTXT:
12108 if (!pcid_enabled && (operand.pcid != 0)) {
12109 kvm_inject_gp(vcpu, 0);
12110 return 1;
12111 }
12112
21823fbd 12113 kvm_invalidate_pcid(vcpu, operand.pcid);
9715092f
BM
12114 return kvm_skip_emulated_instruction(vcpu);
12115
12116 case INVPCID_TYPE_ALL_NON_GLOBAL:
12117 /*
12118 * Currently, KVM doesn't mark global entries in the shadow
12119 * page tables, so a non-global flush just degenerates to a
12120 * global flush. If needed, we could optimize this later by
12121 * keeping track of global entries in shadow page tables.
12122 */
12123
12124 fallthrough;
12125 case INVPCID_TYPE_ALL_INCL_GLOBAL:
28f28d45 12126 kvm_make_request(KVM_REQ_TLB_FLUSH_GUEST, vcpu);
9715092f
BM
12127 return kvm_skip_emulated_instruction(vcpu);
12128
12129 default:
12130 BUG(); /* We have already checked above that type <= 3 */
12131 }
12132}
12133EXPORT_SYMBOL_GPL(kvm_handle_invpcid);
12134
8f423a80
TL
12135static int complete_sev_es_emulated_mmio(struct kvm_vcpu *vcpu)
12136{
12137 struct kvm_run *run = vcpu->run;
12138 struct kvm_mmio_fragment *frag;
12139 unsigned int len;
12140
12141 BUG_ON(!vcpu->mmio_needed);
12142
12143 /* Complete previous fragment */
12144 frag = &vcpu->mmio_fragments[vcpu->mmio_cur_fragment];
12145 len = min(8u, frag->len);
12146 if (!vcpu->mmio_is_write)
12147 memcpy(frag->data, run->mmio.data, len);
12148
12149 if (frag->len <= 8) {
12150 /* Switch to the next fragment. */
12151 frag++;
12152 vcpu->mmio_cur_fragment++;
12153 } else {
12154 /* Go forward to the next mmio piece. */
12155 frag->data += len;
12156 frag->gpa += len;
12157 frag->len -= len;
12158 }
12159
12160 if (vcpu->mmio_cur_fragment >= vcpu->mmio_nr_fragments) {
12161 vcpu->mmio_needed = 0;
12162
12163 // VMG change, at this point, we're always done
12164 // RIP has already been advanced
12165 return 1;
12166 }
12167
12168 // More MMIO is needed
12169 run->mmio.phys_addr = frag->gpa;
12170 run->mmio.len = min(8u, frag->len);
12171 run->mmio.is_write = vcpu->mmio_is_write;
12172 if (run->mmio.is_write)
12173 memcpy(run->mmio.data, frag->data, min(8u, frag->len));
12174 run->exit_reason = KVM_EXIT_MMIO;
12175
12176 vcpu->arch.complete_userspace_io = complete_sev_es_emulated_mmio;
12177
12178 return 0;
12179}
12180
12181int kvm_sev_es_mmio_write(struct kvm_vcpu *vcpu, gpa_t gpa, unsigned int bytes,
12182 void *data)
12183{
12184 int handled;
12185 struct kvm_mmio_fragment *frag;
12186
12187 if (!data)
12188 return -EINVAL;
12189
12190 handled = write_emultor.read_write_mmio(vcpu, gpa, bytes, data);
12191 if (handled == bytes)
12192 return 1;
12193
12194 bytes -= handled;
12195 gpa += handled;
12196 data += handled;
12197
12198 /*TODO: Check if need to increment number of frags */
12199 frag = vcpu->mmio_fragments;
12200 vcpu->mmio_nr_fragments = 1;
12201 frag->len = bytes;
12202 frag->gpa = gpa;
12203 frag->data = data;
12204
12205 vcpu->mmio_needed = 1;
12206 vcpu->mmio_cur_fragment = 0;
12207
12208 vcpu->run->mmio.phys_addr = gpa;
12209 vcpu->run->mmio.len = min(8u, frag->len);
12210 vcpu->run->mmio.is_write = 1;
12211 memcpy(vcpu->run->mmio.data, frag->data, min(8u, frag->len));
12212 vcpu->run->exit_reason = KVM_EXIT_MMIO;
12213
12214 vcpu->arch.complete_userspace_io = complete_sev_es_emulated_mmio;
12215
12216 return 0;
12217}
12218EXPORT_SYMBOL_GPL(kvm_sev_es_mmio_write);
12219
12220int kvm_sev_es_mmio_read(struct kvm_vcpu *vcpu, gpa_t gpa, unsigned int bytes,
12221 void *data)
12222{
12223 int handled;
12224 struct kvm_mmio_fragment *frag;
12225
12226 if (!data)
12227 return -EINVAL;
12228
12229 handled = read_emultor.read_write_mmio(vcpu, gpa, bytes, data);
12230 if (handled == bytes)
12231 return 1;
12232
12233 bytes -= handled;
12234 gpa += handled;
12235 data += handled;
12236
12237 /*TODO: Check if need to increment number of frags */
12238 frag = vcpu->mmio_fragments;
12239 vcpu->mmio_nr_fragments = 1;
12240 frag->len = bytes;
12241 frag->gpa = gpa;
12242 frag->data = data;
12243
12244 vcpu->mmio_needed = 1;
12245 vcpu->mmio_cur_fragment = 0;
12246
12247 vcpu->run->mmio.phys_addr = gpa;
12248 vcpu->run->mmio.len = min(8u, frag->len);
12249 vcpu->run->mmio.is_write = 0;
12250 vcpu->run->exit_reason = KVM_EXIT_MMIO;
12251
12252 vcpu->arch.complete_userspace_io = complete_sev_es_emulated_mmio;
12253
12254 return 0;
12255}
12256EXPORT_SYMBOL_GPL(kvm_sev_es_mmio_read);
12257
7ed9abfe
TL
12258static int complete_sev_es_emulated_ins(struct kvm_vcpu *vcpu)
12259{
12260 memcpy(vcpu->arch.guest_ins_data, vcpu->arch.pio_data,
12261 vcpu->arch.pio.count * vcpu->arch.pio.size);
12262 vcpu->arch.pio.count = 0;
12263
12264 return 1;
12265}
12266
12267static int kvm_sev_es_outs(struct kvm_vcpu *vcpu, unsigned int size,
12268 unsigned int port, void *data, unsigned int count)
12269{
12270 int ret;
12271
12272 ret = emulator_pio_out_emulated(vcpu->arch.emulate_ctxt, size, port,
12273 data, count);
12274 if (ret)
12275 return ret;
12276
12277 vcpu->arch.pio.count = 0;
12278
12279 return 0;
12280}
12281
12282static int kvm_sev_es_ins(struct kvm_vcpu *vcpu, unsigned int size,
12283 unsigned int port, void *data, unsigned int count)
12284{
12285 int ret;
12286
12287 ret = emulator_pio_in_emulated(vcpu->arch.emulate_ctxt, size, port,
12288 data, count);
12289 if (ret) {
12290 vcpu->arch.pio.count = 0;
12291 } else {
12292 vcpu->arch.guest_ins_data = data;
12293 vcpu->arch.complete_userspace_io = complete_sev_es_emulated_ins;
12294 }
12295
12296 return 0;
12297}
12298
12299int kvm_sev_es_string_io(struct kvm_vcpu *vcpu, unsigned int size,
12300 unsigned int port, void *data, unsigned int count,
12301 int in)
12302{
12303 return in ? kvm_sev_es_ins(vcpu, size, port, data, count)
12304 : kvm_sev_es_outs(vcpu, size, port, data, count);
12305}
12306EXPORT_SYMBOL_GPL(kvm_sev_es_string_io);
12307
d95df951 12308EXPORT_TRACEPOINT_SYMBOL_GPL(kvm_entry);
229456fc 12309EXPORT_TRACEPOINT_SYMBOL_GPL(kvm_exit);
931c33b1 12310EXPORT_TRACEPOINT_SYMBOL_GPL(kvm_fast_mmio);
229456fc
MT
12311EXPORT_TRACEPOINT_SYMBOL_GPL(kvm_inj_virq);
12312EXPORT_TRACEPOINT_SYMBOL_GPL(kvm_page_fault);
12313EXPORT_TRACEPOINT_SYMBOL_GPL(kvm_msr);
12314EXPORT_TRACEPOINT_SYMBOL_GPL(kvm_cr);
0ac406de 12315EXPORT_TRACEPOINT_SYMBOL_GPL(kvm_nested_vmrun);
d8cabddf 12316EXPORT_TRACEPOINT_SYMBOL_GPL(kvm_nested_vmexit);
17897f36 12317EXPORT_TRACEPOINT_SYMBOL_GPL(kvm_nested_vmexit_inject);
236649de 12318EXPORT_TRACEPOINT_SYMBOL_GPL(kvm_nested_intr_vmexit);
5497b955 12319EXPORT_TRACEPOINT_SYMBOL_GPL(kvm_nested_vmenter_failed);
ec1ff790 12320EXPORT_TRACEPOINT_SYMBOL_GPL(kvm_invlpga);
532a46b9 12321EXPORT_TRACEPOINT_SYMBOL_GPL(kvm_skinit);
2e554e8d 12322EXPORT_TRACEPOINT_SYMBOL_GPL(kvm_nested_intercepts);
489223ed 12323EXPORT_TRACEPOINT_SYMBOL_GPL(kvm_write_tsc_offset);
4f75bcc3 12324EXPORT_TRACEPOINT_SYMBOL_GPL(kvm_ple_window_update);
843e4330 12325EXPORT_TRACEPOINT_SYMBOL_GPL(kvm_pml_full);
efc64404 12326EXPORT_TRACEPOINT_SYMBOL_GPL(kvm_pi_irte_update);
18f40c53
SS
12327EXPORT_TRACEPOINT_SYMBOL_GPL(kvm_avic_unaccelerated_access);
12328EXPORT_TRACEPOINT_SYMBOL_GPL(kvm_avic_incomplete_ipi);
ab56f8e6 12329EXPORT_TRACEPOINT_SYMBOL_GPL(kvm_avic_ga_log);
24bbf74c 12330EXPORT_TRACEPOINT_SYMBOL_GPL(kvm_apicv_update_request);
d523ab6b
TL
12331EXPORT_TRACEPOINT_SYMBOL_GPL(kvm_vmgexit_enter);
12332EXPORT_TRACEPOINT_SYMBOL_GPL(kvm_vmgexit_exit);
59e38b58
TL
12333EXPORT_TRACEPOINT_SYMBOL_GPL(kvm_vmgexit_msr_protocol_enter);
12334EXPORT_TRACEPOINT_SYMBOL_GPL(kvm_vmgexit_msr_protocol_exit);