]> git.proxmox.com Git - mirror_ubuntu-jammy-kernel.git/blame - arch/x86/kvm/x86.c
KVM: x86: Prevent KVM SVM from loading on kernels with 5-level paging
[mirror_ubuntu-jammy-kernel.git] / arch / x86 / kvm / x86.c
CommitLineData
20c8ccb1 1// SPDX-License-Identifier: GPL-2.0-only
043405e1
CO
2/*
3 * Kernel-based Virtual Machine driver for Linux
4 *
5 * derived from drivers/kvm/kvm_main.c
6 *
7 * Copyright (C) 2006 Qumranet, Inc.
4d5c5d0f
BAY
8 * Copyright (C) 2008 Qumranet, Inc.
9 * Copyright IBM Corporation, 2008
9611c187 10 * Copyright 2010 Red Hat, Inc. and/or its affiliates.
043405e1
CO
11 *
12 * Authors:
13 * Avi Kivity <avi@qumranet.com>
14 * Yaniv Kamay <yaniv@qumranet.com>
4d5c5d0f
BAY
15 * Amit Shah <amit.shah@qumranet.com>
16 * Ben-Ami Yassour <benami@il.ibm.com>
043405e1
CO
17 */
18
edf88417 19#include <linux/kvm_host.h>
313a3dc7 20#include "irq.h"
88197e6a 21#include "ioapic.h"
1d737c8a 22#include "mmu.h"
7837699f 23#include "i8254.h"
37817f29 24#include "tss.h"
5fdbf976 25#include "kvm_cache_regs.h"
2f728d66 26#include "kvm_emulate.h"
26eef70c 27#include "x86.h"
00b27a3e 28#include "cpuid.h"
474a5bb9 29#include "pmu.h"
e83d5887 30#include "hyperv.h"
8df14af4 31#include "lapic.h"
23200b7a 32#include "xen.h"
313a3dc7 33
18068523 34#include <linux/clocksource.h>
4d5c5d0f 35#include <linux/interrupt.h>
313a3dc7
CO
36#include <linux/kvm.h>
37#include <linux/fs.h>
38#include <linux/vmalloc.h>
1767e931
PG
39#include <linux/export.h>
40#include <linux/moduleparam.h>
0de10343 41#include <linux/mman.h>
2bacc55c 42#include <linux/highmem.h>
19de40a8 43#include <linux/iommu.h>
62c476c7 44#include <linux/intel-iommu.h>
c8076604 45#include <linux/cpufreq.h>
18863bdd 46#include <linux/user-return-notifier.h>
a983fb23 47#include <linux/srcu.h>
5a0e3ad6 48#include <linux/slab.h>
ff9d07a0 49#include <linux/perf_event.h>
7bee342a 50#include <linux/uaccess.h>
af585b92 51#include <linux/hash.h>
a1b60c1c 52#include <linux/pci.h>
16e8d74d
MT
53#include <linux/timekeeper_internal.h>
54#include <linux/pvclock_gtod.h>
87276880
FW
55#include <linux/kvm_irqfd.h>
56#include <linux/irqbypass.h>
3905f9ad 57#include <linux/sched/stat.h>
0c5f81da 58#include <linux/sched/isolation.h>
d0ec49d4 59#include <linux/mem_encrypt.h>
72c3c0fe 60#include <linux/entry-kvm.h>
3905f9ad 61
aec51dc4 62#include <trace/events/kvm.h>
2ed152af 63
24f1e32c 64#include <asm/debugreg.h>
d825ed0a 65#include <asm/msr.h>
a5f61300 66#include <asm/desc.h>
890ca9ae 67#include <asm/mce.h>
f89e32e0 68#include <linux/kernel_stat.h>
78f7f1e5 69#include <asm/fpu/internal.h> /* Ugh! */
1d5f066e 70#include <asm/pvclock.h>
217fc9cf 71#include <asm/div64.h>
efc64404 72#include <asm/irq_remapping.h>
b0c39dc6 73#include <asm/mshyperv.h>
0092e434 74#include <asm/hypervisor.h>
9715092f 75#include <asm/tlbflush.h>
bf8c55d8 76#include <asm/intel_pt.h>
b3dc0695 77#include <asm/emulate_prefix.h>
fe7e9488 78#include <asm/sgx.h>
dd2cb348 79#include <clocksource/hyperv_timer.h>
043405e1 80
d1898b73
DH
81#define CREATE_TRACE_POINTS
82#include "trace.h"
83
313a3dc7 84#define MAX_IO_MSRS 256
890ca9ae 85#define KVM_MAX_MCE_BANKS 32
c45dcc71
AR
86u64 __read_mostly kvm_mce_cap_supported = MCG_CTL_P | MCG_SER_P;
87EXPORT_SYMBOL_GPL(kvm_mce_cap_supported);
890ca9ae 88
0f65dd70 89#define emul_to_vcpu(ctxt) \
c9b8b07c 90 ((struct kvm_vcpu *)(ctxt)->vcpu)
0f65dd70 91
50a37eb4
JR
92/* EFER defaults:
93 * - enable syscall per default because its emulated by KVM
94 * - enable LME and LMA per default on 64 bit KVM
95 */
96#ifdef CONFIG_X86_64
1260edbe
LJ
97static
98u64 __read_mostly efer_reserved_bits = ~((u64)(EFER_SCE | EFER_LME | EFER_LMA));
50a37eb4 99#else
1260edbe 100static u64 __read_mostly efer_reserved_bits = ~((u64)EFER_SCE);
50a37eb4 101#endif
313a3dc7 102
b11306b5
SC
103static u64 __read_mostly cr4_reserved_bits = CR4_RESERVED_BITS;
104
c519265f
RK
105#define KVM_X2APIC_API_VALID_FLAGS (KVM_X2APIC_API_USE_32BIT_IDS | \
106 KVM_X2APIC_API_DISABLE_BROADCAST_QUIRK)
37131313 107
cb142eb7 108static void update_cr8_intercept(struct kvm_vcpu *vcpu);
7460fb4a 109static void process_nmi(struct kvm_vcpu *vcpu);
1f7becf1 110static void process_smi(struct kvm_vcpu *vcpu);
ee2cd4b7 111static void enter_smm(struct kvm_vcpu *vcpu);
6addfc42 112static void __kvm_set_rflags(struct kvm_vcpu *vcpu, unsigned long rflags);
01643c51
KH
113static void store_regs(struct kvm_vcpu *vcpu);
114static int sync_regs(struct kvm_vcpu *vcpu);
674eea0f 115
afaf0b2f 116struct kvm_x86_ops kvm_x86_ops __read_mostly;
5fdbf976 117EXPORT_SYMBOL_GPL(kvm_x86_ops);
97896d04 118
9af5471b
JB
119#define KVM_X86_OP(func) \
120 DEFINE_STATIC_CALL_NULL(kvm_x86_##func, \
121 *(((struct kvm_x86_ops *)0)->func));
122#define KVM_X86_OP_NULL KVM_X86_OP
123#include <asm/kvm-x86-ops.h>
124EXPORT_STATIC_CALL_GPL(kvm_x86_get_cs_db_l_bits);
125EXPORT_STATIC_CALL_GPL(kvm_x86_cache_reg);
126EXPORT_STATIC_CALL_GPL(kvm_x86_tlb_flush_current);
127
893590c7 128static bool __read_mostly ignore_msrs = 0;
476bc001 129module_param(ignore_msrs, bool, S_IRUGO | S_IWUSR);
ed85c068 130
d855066f 131bool __read_mostly report_ignored_msrs = true;
fab0aa3b 132module_param(report_ignored_msrs, bool, S_IRUGO | S_IWUSR);
d855066f 133EXPORT_SYMBOL_GPL(report_ignored_msrs);
fab0aa3b 134
4c27625b 135unsigned int min_timer_period_us = 200;
9ed96e87
MT
136module_param(min_timer_period_us, uint, S_IRUGO | S_IWUSR);
137
630994b3
MT
138static bool __read_mostly kvmclock_periodic_sync = true;
139module_param(kvmclock_periodic_sync, bool, S_IRUGO);
140
893590c7 141bool __read_mostly kvm_has_tsc_control;
92a1f12d 142EXPORT_SYMBOL_GPL(kvm_has_tsc_control);
893590c7 143u32 __read_mostly kvm_max_guest_tsc_khz;
92a1f12d 144EXPORT_SYMBOL_GPL(kvm_max_guest_tsc_khz);
bc9b961b
HZ
145u8 __read_mostly kvm_tsc_scaling_ratio_frac_bits;
146EXPORT_SYMBOL_GPL(kvm_tsc_scaling_ratio_frac_bits);
147u64 __read_mostly kvm_max_tsc_scaling_ratio;
148EXPORT_SYMBOL_GPL(kvm_max_tsc_scaling_ratio);
64672c95
YJ
149u64 __read_mostly kvm_default_tsc_scaling_ratio;
150EXPORT_SYMBOL_GPL(kvm_default_tsc_scaling_ratio);
fe6b6bc8
CQ
151bool __read_mostly kvm_has_bus_lock_exit;
152EXPORT_SYMBOL_GPL(kvm_has_bus_lock_exit);
92a1f12d 153
cc578287 154/* tsc tolerance in parts per million - default to 1/2 of the NTP threshold */
893590c7 155static u32 __read_mostly tsc_tolerance_ppm = 250;
cc578287
ZA
156module_param(tsc_tolerance_ppm, uint, S_IRUGO | S_IWUSR);
157
c3941d9e
SC
158/*
159 * lapic timer advance (tscdeadline mode only) in nanoseconds. '-1' enables
d9f6e12f 160 * adaptive tuning starting from default advancement of 1000ns. '0' disables
c3941d9e 161 * advancement entirely. Any other value is used as-is and disables adaptive
d9f6e12f 162 * tuning, i.e. allows privileged userspace to set an exact advancement time.
c3941d9e
SC
163 */
164static int __read_mostly lapic_timer_advance_ns = -1;
0e6edceb 165module_param(lapic_timer_advance_ns, int, S_IRUGO | S_IWUSR);
d0659d94 166
52004014
FW
167static bool __read_mostly vector_hashing = true;
168module_param(vector_hashing, bool, S_IRUGO);
169
c4ae60e4
LA
170bool __read_mostly enable_vmware_backdoor = false;
171module_param(enable_vmware_backdoor, bool, S_IRUGO);
172EXPORT_SYMBOL_GPL(enable_vmware_backdoor);
173
6c86eedc
WL
174static bool __read_mostly force_emulation_prefix = false;
175module_param(force_emulation_prefix, bool, S_IRUGO);
176
0c5f81da
WL
177int __read_mostly pi_inject_timer = -1;
178module_param(pi_inject_timer, bint, S_IRUGO | S_IWUSR);
179
7e34fbd0
SC
180/*
181 * Restoring the host value for MSRs that are only consumed when running in
182 * usermode, e.g. SYSCALL MSRs and TSC_AUX, can be deferred until the CPU
183 * returns to userspace, i.e. the kernel can run with the guest's value.
184 */
185#define KVM_MAX_NR_USER_RETURN_MSRS 16
18863bdd 186
7e34fbd0 187struct kvm_user_return_msrs {
18863bdd
AK
188 struct user_return_notifier urn;
189 bool registered;
7e34fbd0 190 struct kvm_user_return_msr_values {
2bf78fa7
SY
191 u64 host;
192 u64 curr;
7e34fbd0 193 } values[KVM_MAX_NR_USER_RETURN_MSRS];
18863bdd
AK
194};
195
9cc39a5a
SC
196u32 __read_mostly kvm_nr_uret_msrs;
197EXPORT_SYMBOL_GPL(kvm_nr_uret_msrs);
198static u32 __read_mostly kvm_uret_msrs_list[KVM_MAX_NR_USER_RETURN_MSRS];
7e34fbd0 199static struct kvm_user_return_msrs __percpu *user_return_msrs;
18863bdd 200
cfc48181
SC
201#define KVM_SUPPORTED_XCR0 (XFEATURE_MASK_FP | XFEATURE_MASK_SSE \
202 | XFEATURE_MASK_YMM | XFEATURE_MASK_BNDREGS \
203 | XFEATURE_MASK_BNDCSR | XFEATURE_MASK_AVX512 \
204 | XFEATURE_MASK_PKRU)
205
91661989
SC
206u64 __read_mostly host_efer;
207EXPORT_SYMBOL_GPL(host_efer);
208
b96e6506 209bool __read_mostly allow_smaller_maxphyaddr = 0;
3edd6839
MG
210EXPORT_SYMBOL_GPL(allow_smaller_maxphyaddr);
211
86137773
TL
212u64 __read_mostly host_xss;
213EXPORT_SYMBOL_GPL(host_xss);
408e9a31
PB
214u64 __read_mostly supported_xss;
215EXPORT_SYMBOL_GPL(supported_xss);
139a12cf 216
417bc304 217struct kvm_stats_debugfs_item debugfs_entries[] = {
812756a8
EGE
218 VCPU_STAT("pf_fixed", pf_fixed),
219 VCPU_STAT("pf_guest", pf_guest),
220 VCPU_STAT("tlb_flush", tlb_flush),
221 VCPU_STAT("invlpg", invlpg),
222 VCPU_STAT("exits", exits),
223 VCPU_STAT("io_exits", io_exits),
224 VCPU_STAT("mmio_exits", mmio_exits),
225 VCPU_STAT("signal_exits", signal_exits),
226 VCPU_STAT("irq_window", irq_window_exits),
227 VCPU_STAT("nmi_window", nmi_window_exits),
228 VCPU_STAT("halt_exits", halt_exits),
229 VCPU_STAT("halt_successful_poll", halt_successful_poll),
230 VCPU_STAT("halt_attempted_poll", halt_attempted_poll),
231 VCPU_STAT("halt_poll_invalid", halt_poll_invalid),
232 VCPU_STAT("halt_wakeup", halt_wakeup),
233 VCPU_STAT("hypercalls", hypercalls),
234 VCPU_STAT("request_irq", request_irq_exits),
235 VCPU_STAT("irq_exits", irq_exits),
236 VCPU_STAT("host_state_reload", host_state_reload),
237 VCPU_STAT("fpu_reload", fpu_reload),
238 VCPU_STAT("insn_emulation", insn_emulation),
239 VCPU_STAT("insn_emulation_fail", insn_emulation_fail),
240 VCPU_STAT("irq_injections", irq_injections),
241 VCPU_STAT("nmi_injections", nmi_injections),
242 VCPU_STAT("req_event", req_event),
243 VCPU_STAT("l1d_flush", l1d_flush),
cb953129
DM
244 VCPU_STAT("halt_poll_success_ns", halt_poll_success_ns),
245 VCPU_STAT("halt_poll_fail_ns", halt_poll_fail_ns),
43c11d91 246 VCPU_STAT("nested_run", nested_run),
4a7132ef
WL
247 VCPU_STAT("directed_yield_attempted", directed_yield_attempted),
248 VCPU_STAT("directed_yield_successful", directed_yield_successful),
812756a8
EGE
249 VM_STAT("mmu_shadow_zapped", mmu_shadow_zapped),
250 VM_STAT("mmu_pte_write", mmu_pte_write),
812756a8
EGE
251 VM_STAT("mmu_pde_zapped", mmu_pde_zapped),
252 VM_STAT("mmu_flooded", mmu_flooded),
253 VM_STAT("mmu_recycled", mmu_recycled),
254 VM_STAT("mmu_cache_miss", mmu_cache_miss),
255 VM_STAT("mmu_unsync", mmu_unsync),
256 VM_STAT("remote_tlb_flush", remote_tlb_flush),
257 VM_STAT("largepages", lpages, .mode = 0444),
258 VM_STAT("nx_largepages_splitted", nx_lpage_splits, .mode = 0444),
259 VM_STAT("max_mmu_page_hash_collisions", max_mmu_page_hash_collisions),
417bc304
HB
260 { NULL }
261};
262
2acf923e 263u64 __read_mostly host_xcr0;
cfc48181
SC
264u64 __read_mostly supported_xcr0;
265EXPORT_SYMBOL_GPL(supported_xcr0);
2acf923e 266
80fbd280 267static struct kmem_cache *x86_fpu_cache;
b666a4b6 268
c9b8b07c
SC
269static struct kmem_cache *x86_emulator_cache;
270
6abe9c13
PX
271/*
272 * When called, it means the previous get/set msr reached an invalid msr.
cc4cb017 273 * Return true if we want to ignore/silent this failed msr access.
6abe9c13 274 */
d632826f 275static bool kvm_msr_ignored_check(u32 msr, u64 data, bool write)
6abe9c13
PX
276{
277 const char *op = write ? "wrmsr" : "rdmsr";
278
279 if (ignore_msrs) {
280 if (report_ignored_msrs)
d383b314
TI
281 kvm_pr_unimpl("ignored %s: 0x%x data 0x%llx\n",
282 op, msr, data);
6abe9c13 283 /* Mask the error */
cc4cb017 284 return true;
6abe9c13 285 } else {
d383b314
TI
286 kvm_debug_ratelimited("unhandled %s: 0x%x data 0x%llx\n",
287 op, msr, data);
cc4cb017 288 return false;
6abe9c13
PX
289 }
290}
291
c9b8b07c
SC
292static struct kmem_cache *kvm_alloc_emulator_cache(void)
293{
06add254
SC
294 unsigned int useroffset = offsetof(struct x86_emulate_ctxt, src);
295 unsigned int size = sizeof(struct x86_emulate_ctxt);
296
297 return kmem_cache_create_usercopy("x86_emulator", size,
c9b8b07c 298 __alignof__(struct x86_emulate_ctxt),
06add254
SC
299 SLAB_ACCOUNT, useroffset,
300 size - useroffset, NULL);
c9b8b07c
SC
301}
302
b6785def 303static int emulator_fix_hypercall(struct x86_emulate_ctxt *ctxt);
d6aa1000 304
af585b92
GN
305static inline void kvm_async_pf_hash_reset(struct kvm_vcpu *vcpu)
306{
307 int i;
dd03bcaa 308 for (i = 0; i < ASYNC_PF_PER_VCPU; i++)
af585b92
GN
309 vcpu->arch.apf.gfns[i] = ~0;
310}
311
18863bdd
AK
312static void kvm_on_user_return(struct user_return_notifier *urn)
313{
314 unsigned slot;
7e34fbd0
SC
315 struct kvm_user_return_msrs *msrs
316 = container_of(urn, struct kvm_user_return_msrs, urn);
317 struct kvm_user_return_msr_values *values;
1650b4eb
IA
318 unsigned long flags;
319
320 /*
321 * Disabling irqs at this point since the following code could be
322 * interrupted and executed through kvm_arch_hardware_disable()
323 */
324 local_irq_save(flags);
7e34fbd0
SC
325 if (msrs->registered) {
326 msrs->registered = false;
1650b4eb
IA
327 user_return_notifier_unregister(urn);
328 }
329 local_irq_restore(flags);
9cc39a5a 330 for (slot = 0; slot < kvm_nr_uret_msrs; ++slot) {
7e34fbd0 331 values = &msrs->values[slot];
2bf78fa7 332 if (values->host != values->curr) {
9cc39a5a 333 wrmsrl(kvm_uret_msrs_list[slot], values->host);
2bf78fa7 334 values->curr = values->host;
18863bdd
AK
335 }
336 }
18863bdd
AK
337}
338
e5fda4bb 339static int kvm_probe_user_return_msr(u32 msr)
5104d7ff
SC
340{
341 u64 val;
342 int ret;
343
344 preempt_disable();
345 ret = rdmsrl_safe(msr, &val);
346 if (ret)
347 goto out;
348 ret = wrmsrl_safe(msr, val);
349out:
350 preempt_enable();
351 return ret;
352}
5104d7ff 353
e5fda4bb 354int kvm_add_user_return_msr(u32 msr)
2bf78fa7 355{
e5fda4bb
SC
356 BUG_ON(kvm_nr_uret_msrs >= KVM_MAX_NR_USER_RETURN_MSRS);
357
358 if (kvm_probe_user_return_msr(msr))
359 return -1;
360
361 kvm_uret_msrs_list[kvm_nr_uret_msrs] = msr;
362 return kvm_nr_uret_msrs++;
18863bdd 363}
e5fda4bb 364EXPORT_SYMBOL_GPL(kvm_add_user_return_msr);
18863bdd 365
8ea8b8d6
SC
366int kvm_find_user_return_msr(u32 msr)
367{
368 int i;
369
9cc39a5a
SC
370 for (i = 0; i < kvm_nr_uret_msrs; ++i) {
371 if (kvm_uret_msrs_list[i] == msr)
8ea8b8d6
SC
372 return i;
373 }
374 return -1;
375}
376EXPORT_SYMBOL_GPL(kvm_find_user_return_msr);
377
7e34fbd0 378static void kvm_user_return_msr_cpu_online(void)
18863bdd 379{
05c19c2f 380 unsigned int cpu = smp_processor_id();
7e34fbd0 381 struct kvm_user_return_msrs *msrs = per_cpu_ptr(user_return_msrs, cpu);
05c19c2f
SC
382 u64 value;
383 int i;
18863bdd 384
9cc39a5a
SC
385 for (i = 0; i < kvm_nr_uret_msrs; ++i) {
386 rdmsrl_safe(kvm_uret_msrs_list[i], &value);
7e34fbd0
SC
387 msrs->values[i].host = value;
388 msrs->values[i].curr = value;
05c19c2f 389 }
18863bdd
AK
390}
391
7e34fbd0 392int kvm_set_user_return_msr(unsigned slot, u64 value, u64 mask)
18863bdd 393{
013f6a5d 394 unsigned int cpu = smp_processor_id();
7e34fbd0 395 struct kvm_user_return_msrs *msrs = per_cpu_ptr(user_return_msrs, cpu);
8b3c3104 396 int err;
18863bdd 397
7e34fbd0
SC
398 value = (value & mask) | (msrs->values[slot].host & ~mask);
399 if (value == msrs->values[slot].curr)
8b3c3104 400 return 0;
9cc39a5a 401 err = wrmsrl_safe(kvm_uret_msrs_list[slot], value);
8b3c3104
AH
402 if (err)
403 return 1;
404
7e34fbd0
SC
405 msrs->values[slot].curr = value;
406 if (!msrs->registered) {
407 msrs->urn.on_user_return = kvm_on_user_return;
408 user_return_notifier_register(&msrs->urn);
409 msrs->registered = true;
18863bdd 410 }
8b3c3104 411 return 0;
18863bdd 412}
7e34fbd0 413EXPORT_SYMBOL_GPL(kvm_set_user_return_msr);
18863bdd 414
13a34e06 415static void drop_user_return_notifiers(void)
3548bab5 416{
013f6a5d 417 unsigned int cpu = smp_processor_id();
7e34fbd0 418 struct kvm_user_return_msrs *msrs = per_cpu_ptr(user_return_msrs, cpu);
3548bab5 419
7e34fbd0
SC
420 if (msrs->registered)
421 kvm_on_user_return(&msrs->urn);
3548bab5
AK
422}
423
6866b83e
CO
424u64 kvm_get_apic_base(struct kvm_vcpu *vcpu)
425{
8a5a87d9 426 return vcpu->arch.apic_base;
6866b83e
CO
427}
428EXPORT_SYMBOL_GPL(kvm_get_apic_base);
429
58871649
JM
430enum lapic_mode kvm_get_apic_mode(struct kvm_vcpu *vcpu)
431{
432 return kvm_apic_mode(kvm_get_apic_base(vcpu));
433}
434EXPORT_SYMBOL_GPL(kvm_get_apic_mode);
435
58cb628d
JK
436int kvm_set_apic_base(struct kvm_vcpu *vcpu, struct msr_data *msr_info)
437{
58871649
JM
438 enum lapic_mode old_mode = kvm_get_apic_mode(vcpu);
439 enum lapic_mode new_mode = kvm_apic_mode(msr_info->data);
a8ac864a 440 u64 reserved_bits = kvm_vcpu_reserved_gpa_bits_raw(vcpu) | 0x2ff |
d6321d49 441 (guest_cpuid_has(vcpu, X86_FEATURE_X2APIC) ? 0 : X2APIC_ENABLE);
58cb628d 442
58871649 443 if ((msr_info->data & reserved_bits) != 0 || new_mode == LAPIC_MODE_INVALID)
58cb628d 444 return 1;
58871649
JM
445 if (!msr_info->host_initiated) {
446 if (old_mode == LAPIC_MODE_X2APIC && new_mode == LAPIC_MODE_XAPIC)
447 return 1;
448 if (old_mode == LAPIC_MODE_DISABLED && new_mode == LAPIC_MODE_X2APIC)
449 return 1;
450 }
58cb628d
JK
451
452 kvm_lapic_set_base(vcpu, msr_info->data);
4abaffce 453 kvm_recalculate_apic_map(vcpu->kvm);
58cb628d 454 return 0;
6866b83e
CO
455}
456EXPORT_SYMBOL_GPL(kvm_set_apic_base);
457
3ebccdf3 458asmlinkage __visible noinstr void kvm_spurious_fault(void)
e3ba45b8
GL
459{
460 /* Fault while not rebooting. We want the trace. */
b4fdcf60 461 BUG_ON(!kvm_rebooting);
e3ba45b8
GL
462}
463EXPORT_SYMBOL_GPL(kvm_spurious_fault);
464
3fd28fce
ED
465#define EXCPT_BENIGN 0
466#define EXCPT_CONTRIBUTORY 1
467#define EXCPT_PF 2
468
469static int exception_class(int vector)
470{
471 switch (vector) {
472 case PF_VECTOR:
473 return EXCPT_PF;
474 case DE_VECTOR:
475 case TS_VECTOR:
476 case NP_VECTOR:
477 case SS_VECTOR:
478 case GP_VECTOR:
479 return EXCPT_CONTRIBUTORY;
480 default:
481 break;
482 }
483 return EXCPT_BENIGN;
484}
485
d6e8c854
NA
486#define EXCPT_FAULT 0
487#define EXCPT_TRAP 1
488#define EXCPT_ABORT 2
489#define EXCPT_INTERRUPT 3
490
491static int exception_type(int vector)
492{
493 unsigned int mask;
494
495 if (WARN_ON(vector > 31 || vector == NMI_VECTOR))
496 return EXCPT_INTERRUPT;
497
498 mask = 1 << vector;
499
500 /* #DB is trap, as instruction watchpoints are handled elsewhere */
501 if (mask & ((1 << DB_VECTOR) | (1 << BP_VECTOR) | (1 << OF_VECTOR)))
502 return EXCPT_TRAP;
503
504 if (mask & ((1 << DF_VECTOR) | (1 << MC_VECTOR)))
505 return EXCPT_ABORT;
506
507 /* Reserved exceptions will result in fault */
508 return EXCPT_FAULT;
509}
510
da998b46
JM
511void kvm_deliver_exception_payload(struct kvm_vcpu *vcpu)
512{
513 unsigned nr = vcpu->arch.exception.nr;
514 bool has_payload = vcpu->arch.exception.has_payload;
515 unsigned long payload = vcpu->arch.exception.payload;
516
517 if (!has_payload)
518 return;
519
520 switch (nr) {
f10c729f
JM
521 case DB_VECTOR:
522 /*
523 * "Certain debug exceptions may clear bit 0-3. The
524 * remaining contents of the DR6 register are never
525 * cleared by the processor".
526 */
527 vcpu->arch.dr6 &= ~DR_TRAP_BITS;
528 /*
9a3ecd5e
CQ
529 * In order to reflect the #DB exception payload in guest
530 * dr6, three components need to be considered: active low
531 * bit, FIXED_1 bits and active high bits (e.g. DR6_BD,
532 * DR6_BS and DR6_BT)
533 * DR6_ACTIVE_LOW contains the FIXED_1 and active low bits.
534 * In the target guest dr6:
535 * FIXED_1 bits should always be set.
536 * Active low bits should be cleared if 1-setting in payload.
537 * Active high bits should be set if 1-setting in payload.
538 *
539 * Note, the payload is compatible with the pending debug
540 * exceptions/exit qualification under VMX, that active_low bits
541 * are active high in payload.
542 * So they need to be flipped for DR6.
f10c729f 543 */
9a3ecd5e 544 vcpu->arch.dr6 |= DR6_ACTIVE_LOW;
f10c729f 545 vcpu->arch.dr6 |= payload;
9a3ecd5e 546 vcpu->arch.dr6 ^= payload & DR6_ACTIVE_LOW;
307f1cfa
OU
547
548 /*
549 * The #DB payload is defined as compatible with the 'pending
550 * debug exceptions' field under VMX, not DR6. While bit 12 is
551 * defined in the 'pending debug exceptions' field (enabled
552 * breakpoint), it is reserved and must be zero in DR6.
553 */
554 vcpu->arch.dr6 &= ~BIT(12);
f10c729f 555 break;
da998b46
JM
556 case PF_VECTOR:
557 vcpu->arch.cr2 = payload;
558 break;
559 }
560
561 vcpu->arch.exception.has_payload = false;
562 vcpu->arch.exception.payload = 0;
563}
564EXPORT_SYMBOL_GPL(kvm_deliver_exception_payload);
565
3fd28fce 566static void kvm_multiple_exception(struct kvm_vcpu *vcpu,
ce7ddec4 567 unsigned nr, bool has_error, u32 error_code,
91e86d22 568 bool has_payload, unsigned long payload, bool reinject)
3fd28fce
ED
569{
570 u32 prev_nr;
571 int class1, class2;
572
3842d135
AK
573 kvm_make_request(KVM_REQ_EVENT, vcpu);
574
664f8e26 575 if (!vcpu->arch.exception.pending && !vcpu->arch.exception.injected) {
3fd28fce 576 queue:
664f8e26
WL
577 if (reinject) {
578 /*
579 * On vmentry, vcpu->arch.exception.pending is only
580 * true if an event injection was blocked by
581 * nested_run_pending. In that case, however,
582 * vcpu_enter_guest requests an immediate exit,
583 * and the guest shouldn't proceed far enough to
584 * need reinjection.
585 */
586 WARN_ON_ONCE(vcpu->arch.exception.pending);
587 vcpu->arch.exception.injected = true;
91e86d22
JM
588 if (WARN_ON_ONCE(has_payload)) {
589 /*
590 * A reinjected event has already
591 * delivered its payload.
592 */
593 has_payload = false;
594 payload = 0;
595 }
664f8e26
WL
596 } else {
597 vcpu->arch.exception.pending = true;
598 vcpu->arch.exception.injected = false;
599 }
3fd28fce
ED
600 vcpu->arch.exception.has_error_code = has_error;
601 vcpu->arch.exception.nr = nr;
602 vcpu->arch.exception.error_code = error_code;
91e86d22
JM
603 vcpu->arch.exception.has_payload = has_payload;
604 vcpu->arch.exception.payload = payload;
a06230b6 605 if (!is_guest_mode(vcpu))
da998b46 606 kvm_deliver_exception_payload(vcpu);
3fd28fce
ED
607 return;
608 }
609
610 /* to check exception */
611 prev_nr = vcpu->arch.exception.nr;
612 if (prev_nr == DF_VECTOR) {
613 /* triple fault -> shutdown */
a8eeb04a 614 kvm_make_request(KVM_REQ_TRIPLE_FAULT, vcpu);
3fd28fce
ED
615 return;
616 }
617 class1 = exception_class(prev_nr);
618 class2 = exception_class(nr);
619 if ((class1 == EXCPT_CONTRIBUTORY && class2 == EXCPT_CONTRIBUTORY)
620 || (class1 == EXCPT_PF && class2 != EXCPT_BENIGN)) {
664f8e26
WL
621 /*
622 * Generate double fault per SDM Table 5-5. Set
623 * exception.pending = true so that the double fault
624 * can trigger a nested vmexit.
625 */
3fd28fce 626 vcpu->arch.exception.pending = true;
664f8e26 627 vcpu->arch.exception.injected = false;
3fd28fce
ED
628 vcpu->arch.exception.has_error_code = true;
629 vcpu->arch.exception.nr = DF_VECTOR;
630 vcpu->arch.exception.error_code = 0;
c851436a
JM
631 vcpu->arch.exception.has_payload = false;
632 vcpu->arch.exception.payload = 0;
3fd28fce
ED
633 } else
634 /* replace previous exception with a new one in a hope
635 that instruction re-execution will regenerate lost
636 exception */
637 goto queue;
638}
639
298101da
AK
640void kvm_queue_exception(struct kvm_vcpu *vcpu, unsigned nr)
641{
91e86d22 642 kvm_multiple_exception(vcpu, nr, false, 0, false, 0, false);
298101da
AK
643}
644EXPORT_SYMBOL_GPL(kvm_queue_exception);
645
ce7ddec4
JR
646void kvm_requeue_exception(struct kvm_vcpu *vcpu, unsigned nr)
647{
91e86d22 648 kvm_multiple_exception(vcpu, nr, false, 0, false, 0, true);
ce7ddec4
JR
649}
650EXPORT_SYMBOL_GPL(kvm_requeue_exception);
651
4d5523cf
PB
652void kvm_queue_exception_p(struct kvm_vcpu *vcpu, unsigned nr,
653 unsigned long payload)
f10c729f
JM
654{
655 kvm_multiple_exception(vcpu, nr, false, 0, true, payload, false);
656}
4d5523cf 657EXPORT_SYMBOL_GPL(kvm_queue_exception_p);
f10c729f 658
da998b46
JM
659static void kvm_queue_exception_e_p(struct kvm_vcpu *vcpu, unsigned nr,
660 u32 error_code, unsigned long payload)
661{
662 kvm_multiple_exception(vcpu, nr, true, error_code,
663 true, payload, false);
664}
665
6affcbed 666int kvm_complete_insn_gp(struct kvm_vcpu *vcpu, int err)
c3c91fee 667{
db8fcefa
AP
668 if (err)
669 kvm_inject_gp(vcpu, 0);
670 else
6affcbed
KH
671 return kvm_skip_emulated_instruction(vcpu);
672
673 return 1;
db8fcefa
AP
674}
675EXPORT_SYMBOL_GPL(kvm_complete_insn_gp);
8df25a32 676
6389ee94 677void kvm_inject_page_fault(struct kvm_vcpu *vcpu, struct x86_exception *fault)
c3c91fee
AK
678{
679 ++vcpu->stat.pf_guest;
adfe20fb
WL
680 vcpu->arch.exception.nested_apf =
681 is_guest_mode(vcpu) && fault->async_page_fault;
da998b46 682 if (vcpu->arch.exception.nested_apf) {
adfe20fb 683 vcpu->arch.apf.nested_apf_token = fault->address;
da998b46
JM
684 kvm_queue_exception_e(vcpu, PF_VECTOR, fault->error_code);
685 } else {
686 kvm_queue_exception_e_p(vcpu, PF_VECTOR, fault->error_code,
687 fault->address);
688 }
c3c91fee 689}
27d6c865 690EXPORT_SYMBOL_GPL(kvm_inject_page_fault);
c3c91fee 691
53b3d8e9
SC
692bool kvm_inject_emulated_page_fault(struct kvm_vcpu *vcpu,
693 struct x86_exception *fault)
d4f8cf66 694{
0cd665bd 695 struct kvm_mmu *fault_mmu;
53b3d8e9
SC
696 WARN_ON_ONCE(fault->vector != PF_VECTOR);
697
0cd665bd
PB
698 fault_mmu = fault->nested_page_fault ? vcpu->arch.mmu :
699 vcpu->arch.walk_mmu;
ef54bcfe 700
ee1fa209
JS
701 /*
702 * Invalidate the TLB entry for the faulting address, if it exists,
703 * else the access will fault indefinitely (and to emulate hardware).
704 */
705 if ((fault->error_code & PFERR_PRESENT_MASK) &&
706 !(fault->error_code & PFERR_RSVD_MASK))
707 kvm_mmu_invalidate_gva(vcpu, fault_mmu, fault->address,
708 fault_mmu->root_hpa);
709
710 fault_mmu->inject_page_fault(vcpu, fault);
ef54bcfe 711 return fault->nested_page_fault;
d4f8cf66 712}
53b3d8e9 713EXPORT_SYMBOL_GPL(kvm_inject_emulated_page_fault);
d4f8cf66 714
3419ffc8
SY
715void kvm_inject_nmi(struct kvm_vcpu *vcpu)
716{
7460fb4a
AK
717 atomic_inc(&vcpu->arch.nmi_queued);
718 kvm_make_request(KVM_REQ_NMI, vcpu);
3419ffc8
SY
719}
720EXPORT_SYMBOL_GPL(kvm_inject_nmi);
721
298101da
AK
722void kvm_queue_exception_e(struct kvm_vcpu *vcpu, unsigned nr, u32 error_code)
723{
91e86d22 724 kvm_multiple_exception(vcpu, nr, true, error_code, false, 0, false);
298101da
AK
725}
726EXPORT_SYMBOL_GPL(kvm_queue_exception_e);
727
ce7ddec4
JR
728void kvm_requeue_exception_e(struct kvm_vcpu *vcpu, unsigned nr, u32 error_code)
729{
91e86d22 730 kvm_multiple_exception(vcpu, nr, true, error_code, false, 0, true);
ce7ddec4
JR
731}
732EXPORT_SYMBOL_GPL(kvm_requeue_exception_e);
733
0a79b009
AK
734/*
735 * Checks if cpl <= required_cpl; if true, return true. Otherwise queue
736 * a #GP and return false.
737 */
738bool kvm_require_cpl(struct kvm_vcpu *vcpu, int required_cpl)
298101da 739{
b3646477 740 if (static_call(kvm_x86_get_cpl)(vcpu) <= required_cpl)
0a79b009
AK
741 return true;
742 kvm_queue_exception_e(vcpu, GP_VECTOR, 0);
743 return false;
298101da 744}
0a79b009 745EXPORT_SYMBOL_GPL(kvm_require_cpl);
298101da 746
16f8a6f9
NA
747bool kvm_require_dr(struct kvm_vcpu *vcpu, int dr)
748{
749 if ((dr != 4 && dr != 5) || !kvm_read_cr4_bits(vcpu, X86_CR4_DE))
750 return true;
751
752 kvm_queue_exception(vcpu, UD_VECTOR);
753 return false;
754}
755EXPORT_SYMBOL_GPL(kvm_require_dr);
756
ec92fe44
JR
757/*
758 * This function will be used to read from the physical memory of the currently
54bf36aa 759 * running guest. The difference to kvm_vcpu_read_guest_page is that this function
ec92fe44
JR
760 * can read from guest physical or from the guest's guest physical memory.
761 */
762int kvm_read_guest_page_mmu(struct kvm_vcpu *vcpu, struct kvm_mmu *mmu,
763 gfn_t ngfn, void *data, int offset, int len,
764 u32 access)
765{
54987b7a 766 struct x86_exception exception;
ec92fe44
JR
767 gfn_t real_gfn;
768 gpa_t ngpa;
769
770 ngpa = gfn_to_gpa(ngfn);
54987b7a 771 real_gfn = mmu->translate_gpa(vcpu, ngpa, access, &exception);
ec92fe44
JR
772 if (real_gfn == UNMAPPED_GVA)
773 return -EFAULT;
774
775 real_gfn = gpa_to_gfn(real_gfn);
776
54bf36aa 777 return kvm_vcpu_read_guest_page(vcpu, real_gfn, data, offset, len);
ec92fe44
JR
778}
779EXPORT_SYMBOL_GPL(kvm_read_guest_page_mmu);
780
69b0049a 781static int kvm_read_nested_guest_page(struct kvm_vcpu *vcpu, gfn_t gfn,
3d06b8bf
JR
782 void *data, int offset, int len, u32 access)
783{
784 return kvm_read_guest_page_mmu(vcpu, vcpu->arch.walk_mmu, gfn,
785 data, offset, len, access);
786}
787
16cfacc8
SC
788static inline u64 pdptr_rsvd_bits(struct kvm_vcpu *vcpu)
789{
5b7f575c 790 return vcpu->arch.reserved_gpa_bits | rsvd_bits(5, 8) | rsvd_bits(1, 2);
16cfacc8
SC
791}
792
a03490ed 793/*
16cfacc8 794 * Load the pae pdptrs. Return 1 if they are all valid, 0 otherwise.
a03490ed 795 */
ff03a073 796int load_pdptrs(struct kvm_vcpu *vcpu, struct kvm_mmu *mmu, unsigned long cr3)
a03490ed
CO
797{
798 gfn_t pdpt_gfn = cr3 >> PAGE_SHIFT;
799 unsigned offset = ((cr3 & (PAGE_SIZE-1)) >> 5) << 2;
800 int i;
801 int ret;
ff03a073 802 u64 pdpte[ARRAY_SIZE(mmu->pdptrs)];
a03490ed 803
ff03a073
JR
804 ret = kvm_read_guest_page_mmu(vcpu, mmu, pdpt_gfn, pdpte,
805 offset * sizeof(u64), sizeof(pdpte),
806 PFERR_USER_MASK|PFERR_WRITE_MASK);
a03490ed
CO
807 if (ret < 0) {
808 ret = 0;
809 goto out;
810 }
811 for (i = 0; i < ARRAY_SIZE(pdpte); ++i) {
812f30b2 812 if ((pdpte[i] & PT_PRESENT_MASK) &&
16cfacc8 813 (pdpte[i] & pdptr_rsvd_bits(vcpu))) {
a03490ed
CO
814 ret = 0;
815 goto out;
816 }
817 }
818 ret = 1;
819
ff03a073 820 memcpy(mmu->pdptrs, pdpte, sizeof(mmu->pdptrs));
cb3c1e2f
SC
821 kvm_register_mark_dirty(vcpu, VCPU_EXREG_PDPTR);
822
a03490ed 823out:
a03490ed
CO
824
825 return ret;
826}
cc4b6871 827EXPORT_SYMBOL_GPL(load_pdptrs);
a03490ed 828
9ed38ffa 829bool pdptrs_changed(struct kvm_vcpu *vcpu)
d835dfec 830{
ff03a073 831 u64 pdpte[ARRAY_SIZE(vcpu->arch.walk_mmu->pdptrs)];
3d06b8bf
JR
832 int offset;
833 gfn_t gfn;
d835dfec
AK
834 int r;
835
bf03d4f9 836 if (!is_pae_paging(vcpu))
d835dfec
AK
837 return false;
838
cb3c1e2f 839 if (!kvm_register_is_available(vcpu, VCPU_EXREG_PDPTR))
6de4f3ad
AK
840 return true;
841
a512177e
PB
842 gfn = (kvm_read_cr3(vcpu) & 0xffffffe0ul) >> PAGE_SHIFT;
843 offset = (kvm_read_cr3(vcpu) & 0xffffffe0ul) & (PAGE_SIZE - 1);
3d06b8bf
JR
844 r = kvm_read_nested_guest_page(vcpu, gfn, pdpte, offset, sizeof(pdpte),
845 PFERR_USER_MASK | PFERR_WRITE_MASK);
d835dfec 846 if (r < 0)
7f7f0d9c 847 return true;
d835dfec 848
7f7f0d9c 849 return memcmp(pdpte, vcpu->arch.walk_mmu->pdptrs, sizeof(pdpte)) != 0;
d835dfec 850}
9ed38ffa 851EXPORT_SYMBOL_GPL(pdptrs_changed);
d835dfec 852
f27ad38a
TL
853void kvm_post_set_cr0(struct kvm_vcpu *vcpu, unsigned long old_cr0, unsigned long cr0)
854{
855 unsigned long update_bits = X86_CR0_PG | X86_CR0_WP;
856
857 if ((cr0 ^ old_cr0) & X86_CR0_PG) {
858 kvm_clear_async_pf_completion_queue(vcpu);
859 kvm_async_pf_hash_reset(vcpu);
860 }
861
862 if ((cr0 ^ old_cr0) & update_bits)
863 kvm_mmu_reset_context(vcpu);
864
865 if (((cr0 ^ old_cr0) & X86_CR0_CD) &&
866 kvm_arch_has_noncoherent_dma(vcpu->kvm) &&
867 !kvm_check_has_quirk(vcpu->kvm, KVM_X86_QUIRK_CD_NW_CLEARED))
868 kvm_zap_gfn_range(vcpu->kvm, 0, ~0ULL);
869}
870EXPORT_SYMBOL_GPL(kvm_post_set_cr0);
871
49a9b07e 872int kvm_set_cr0(struct kvm_vcpu *vcpu, unsigned long cr0)
a03490ed 873{
aad82703 874 unsigned long old_cr0 = kvm_read_cr0(vcpu);
d42e3fae 875 unsigned long pdptr_bits = X86_CR0_CD | X86_CR0_NW | X86_CR0_PG;
aad82703 876
f9a48e6a
AK
877 cr0 |= X86_CR0_ET;
878
ab344828 879#ifdef CONFIG_X86_64
0f12244f
GN
880 if (cr0 & 0xffffffff00000000UL)
881 return 1;
ab344828
GN
882#endif
883
884 cr0 &= ~CR0_RESERVED_BITS;
a03490ed 885
0f12244f
GN
886 if ((cr0 & X86_CR0_NW) && !(cr0 & X86_CR0_CD))
887 return 1;
a03490ed 888
0f12244f
GN
889 if ((cr0 & X86_CR0_PG) && !(cr0 & X86_CR0_PE))
890 return 1;
a03490ed 891
a03490ed 892#ifdef CONFIG_X86_64
05487215
SC
893 if ((vcpu->arch.efer & EFER_LME) && !is_paging(vcpu) &&
894 (cr0 & X86_CR0_PG)) {
895 int cs_db, cs_l;
896
897 if (!is_pae(vcpu))
898 return 1;
b3646477 899 static_call(kvm_x86_get_cs_db_l_bits)(vcpu, &cs_db, &cs_l);
05487215 900 if (cs_l)
0f12244f 901 return 1;
a03490ed 902 }
05487215
SC
903#endif
904 if (!(vcpu->arch.efer & EFER_LME) && (cr0 & X86_CR0_PG) &&
905 is_pae(vcpu) && ((cr0 ^ old_cr0) & pdptr_bits) &&
906 !load_pdptrs(vcpu, vcpu->arch.walk_mmu, kvm_read_cr3(vcpu)))
907 return 1;
a03490ed 908
ad756a16
MJ
909 if (!(cr0 & X86_CR0_PG) && kvm_read_cr4_bits(vcpu, X86_CR4_PCIDE))
910 return 1;
911
b3646477 912 static_call(kvm_x86_set_cr0)(vcpu, cr0);
a03490ed 913
f27ad38a 914 kvm_post_set_cr0(vcpu, old_cr0, cr0);
b18d5431 915
0f12244f
GN
916 return 0;
917}
2d3ad1f4 918EXPORT_SYMBOL_GPL(kvm_set_cr0);
a03490ed 919
2d3ad1f4 920void kvm_lmsw(struct kvm_vcpu *vcpu, unsigned long msw)
a03490ed 921{
49a9b07e 922 (void)kvm_set_cr0(vcpu, kvm_read_cr0_bits(vcpu, ~0x0eul) | (msw & 0x0f));
a03490ed 923}
2d3ad1f4 924EXPORT_SYMBOL_GPL(kvm_lmsw);
a03490ed 925
139a12cf 926void kvm_load_guest_xsave_state(struct kvm_vcpu *vcpu)
42bdf991 927{
16809ecd
TL
928 if (vcpu->arch.guest_state_protected)
929 return;
930
139a12cf
AL
931 if (kvm_read_cr4_bits(vcpu, X86_CR4_OSXSAVE)) {
932
933 if (vcpu->arch.xcr0 != host_xcr0)
934 xsetbv(XCR_XFEATURE_ENABLED_MASK, vcpu->arch.xcr0);
935
936 if (vcpu->arch.xsaves_enabled &&
937 vcpu->arch.ia32_xss != host_xss)
938 wrmsrl(MSR_IA32_XSS, vcpu->arch.ia32_xss);
939 }
37486135
BM
940
941 if (static_cpu_has(X86_FEATURE_PKU) &&
942 (kvm_read_cr4_bits(vcpu, X86_CR4_PKE) ||
943 (vcpu->arch.xcr0 & XFEATURE_MASK_PKRU)) &&
944 vcpu->arch.pkru != vcpu->arch.host_pkru)
945 __write_pkru(vcpu->arch.pkru);
42bdf991 946}
139a12cf 947EXPORT_SYMBOL_GPL(kvm_load_guest_xsave_state);
42bdf991 948
139a12cf 949void kvm_load_host_xsave_state(struct kvm_vcpu *vcpu)
42bdf991 950{
16809ecd
TL
951 if (vcpu->arch.guest_state_protected)
952 return;
953
37486135
BM
954 if (static_cpu_has(X86_FEATURE_PKU) &&
955 (kvm_read_cr4_bits(vcpu, X86_CR4_PKE) ||
956 (vcpu->arch.xcr0 & XFEATURE_MASK_PKRU))) {
957 vcpu->arch.pkru = rdpkru();
958 if (vcpu->arch.pkru != vcpu->arch.host_pkru)
959 __write_pkru(vcpu->arch.host_pkru);
960 }
961
139a12cf
AL
962 if (kvm_read_cr4_bits(vcpu, X86_CR4_OSXSAVE)) {
963
964 if (vcpu->arch.xcr0 != host_xcr0)
965 xsetbv(XCR_XFEATURE_ENABLED_MASK, host_xcr0);
966
967 if (vcpu->arch.xsaves_enabled &&
968 vcpu->arch.ia32_xss != host_xss)
969 wrmsrl(MSR_IA32_XSS, host_xss);
970 }
971
42bdf991 972}
139a12cf 973EXPORT_SYMBOL_GPL(kvm_load_host_xsave_state);
42bdf991 974
69b0049a 975static int __kvm_set_xcr(struct kvm_vcpu *vcpu, u32 index, u64 xcr)
2acf923e 976{
56c103ec
LJ
977 u64 xcr0 = xcr;
978 u64 old_xcr0 = vcpu->arch.xcr0;
46c34cb0 979 u64 valid_bits;
2acf923e
DC
980
981 /* Only support XCR_XFEATURE_ENABLED_MASK(xcr0) now */
982 if (index != XCR_XFEATURE_ENABLED_MASK)
983 return 1;
d91cab78 984 if (!(xcr0 & XFEATURE_MASK_FP))
2acf923e 985 return 1;
d91cab78 986 if ((xcr0 & XFEATURE_MASK_YMM) && !(xcr0 & XFEATURE_MASK_SSE))
2acf923e 987 return 1;
46c34cb0
PB
988
989 /*
990 * Do not allow the guest to set bits that we do not support
991 * saving. However, xcr0 bit 0 is always set, even if the
992 * emulated CPU does not support XSAVE (see fx_init).
993 */
d91cab78 994 valid_bits = vcpu->arch.guest_supported_xcr0 | XFEATURE_MASK_FP;
46c34cb0 995 if (xcr0 & ~valid_bits)
2acf923e 996 return 1;
46c34cb0 997
d91cab78
DH
998 if ((!(xcr0 & XFEATURE_MASK_BNDREGS)) !=
999 (!(xcr0 & XFEATURE_MASK_BNDCSR)))
390bd528
LJ
1000 return 1;
1001
d91cab78
DH
1002 if (xcr0 & XFEATURE_MASK_AVX512) {
1003 if (!(xcr0 & XFEATURE_MASK_YMM))
612263b3 1004 return 1;
d91cab78 1005 if ((xcr0 & XFEATURE_MASK_AVX512) != XFEATURE_MASK_AVX512)
612263b3
CP
1006 return 1;
1007 }
2acf923e 1008 vcpu->arch.xcr0 = xcr0;
56c103ec 1009
d91cab78 1010 if ((xcr0 ^ old_xcr0) & XFEATURE_MASK_EXTEND)
aedbaf4f 1011 kvm_update_cpuid_runtime(vcpu);
2acf923e
DC
1012 return 0;
1013}
1014
92f9895c 1015int kvm_emulate_xsetbv(struct kvm_vcpu *vcpu)
2acf923e 1016{
92f9895c
SC
1017 if (static_call(kvm_x86_get_cpl)(vcpu) != 0 ||
1018 __kvm_set_xcr(vcpu, kvm_rcx_read(vcpu), kvm_read_edx_eax(vcpu))) {
1019 kvm_inject_gp(vcpu, 0);
1020 return 1;
1021 }
bbefd4fc 1022
92f9895c 1023 return kvm_skip_emulated_instruction(vcpu);
2acf923e 1024}
92f9895c 1025EXPORT_SYMBOL_GPL(kvm_emulate_xsetbv);
2acf923e 1026
ee69c92b 1027bool kvm_is_valid_cr4(struct kvm_vcpu *vcpu, unsigned long cr4)
a03490ed 1028{
b11306b5 1029 if (cr4 & cr4_reserved_bits)
ee69c92b 1030 return false;
b9baba86 1031
b899c132 1032 if (cr4 & vcpu->arch.cr4_guest_rsvd_bits)
ee69c92b 1033 return false;
3ca94192 1034
b3646477 1035 return static_call(kvm_x86_is_valid_cr4)(vcpu, cr4);
3ca94192 1036}
ee69c92b 1037EXPORT_SYMBOL_GPL(kvm_is_valid_cr4);
3ca94192 1038
5b51cb13
TL
1039void kvm_post_set_cr4(struct kvm_vcpu *vcpu, unsigned long old_cr4, unsigned long cr4)
1040{
1041 unsigned long mmu_role_bits = X86_CR4_PGE | X86_CR4_PSE | X86_CR4_PAE |
1042 X86_CR4_SMEP | X86_CR4_SMAP | X86_CR4_PKE;
1043
1044 if (((cr4 ^ old_cr4) & mmu_role_bits) ||
1045 (!(cr4 & X86_CR4_PCIDE) && (old_cr4 & X86_CR4_PCIDE)))
1046 kvm_mmu_reset_context(vcpu);
3ca94192 1047}
5b51cb13 1048EXPORT_SYMBOL_GPL(kvm_post_set_cr4);
3ca94192
WL
1049
1050int kvm_set_cr4(struct kvm_vcpu *vcpu, unsigned long cr4)
1051{
1052 unsigned long old_cr4 = kvm_read_cr4(vcpu);
1053 unsigned long pdptr_bits = X86_CR4_PGE | X86_CR4_PSE | X86_CR4_PAE |
cb957adb 1054 X86_CR4_SMEP;
3ca94192 1055
ee69c92b 1056 if (!kvm_is_valid_cr4(vcpu, cr4))
ae3e61e1
PB
1057 return 1;
1058
a03490ed 1059 if (is_long_mode(vcpu)) {
0f12244f
GN
1060 if (!(cr4 & X86_CR4_PAE))
1061 return 1;
d74fcfc1
SC
1062 if ((cr4 ^ old_cr4) & X86_CR4_LA57)
1063 return 1;
a2edf57f
AK
1064 } else if (is_paging(vcpu) && (cr4 & X86_CR4_PAE)
1065 && ((cr4 ^ old_cr4) & pdptr_bits)
9f8fe504
AK
1066 && !load_pdptrs(vcpu, vcpu->arch.walk_mmu,
1067 kvm_read_cr3(vcpu)))
0f12244f
GN
1068 return 1;
1069
ad756a16 1070 if ((cr4 & X86_CR4_PCIDE) && !(old_cr4 & X86_CR4_PCIDE)) {
d6321d49 1071 if (!guest_cpuid_has(vcpu, X86_FEATURE_PCID))
ad756a16
MJ
1072 return 1;
1073
1074 /* PCID can not be enabled when cr3[11:0]!=000H or EFER.LMA=0 */
1075 if ((kvm_read_cr3(vcpu) & X86_CR3_PCID_MASK) || !is_long_mode(vcpu))
1076 return 1;
1077 }
1078
b3646477 1079 static_call(kvm_x86_set_cr4)(vcpu, cr4);
a03490ed 1080
5b51cb13 1081 kvm_post_set_cr4(vcpu, old_cr4, cr4);
2acf923e 1082
0f12244f
GN
1083 return 0;
1084}
2d3ad1f4 1085EXPORT_SYMBOL_GPL(kvm_set_cr4);
a03490ed 1086
2390218b 1087int kvm_set_cr3(struct kvm_vcpu *vcpu, unsigned long cr3)
a03490ed 1088{
ade61e28 1089 bool skip_tlb_flush = false;
ac146235 1090#ifdef CONFIG_X86_64
c19986fe
JS
1091 bool pcid_enabled = kvm_read_cr4_bits(vcpu, X86_CR4_PCIDE);
1092
ade61e28 1093 if (pcid_enabled) {
208320ba
JS
1094 skip_tlb_flush = cr3 & X86_CR3_PCID_NOFLUSH;
1095 cr3 &= ~X86_CR3_PCID_NOFLUSH;
ade61e28 1096 }
ac146235 1097#endif
9d88fca7 1098
9f8fe504 1099 if (cr3 == kvm_read_cr3(vcpu) && !pdptrs_changed(vcpu)) {
956bf353
JS
1100 if (!skip_tlb_flush) {
1101 kvm_mmu_sync_roots(vcpu);
eeeb4f67 1102 kvm_make_request(KVM_REQ_TLB_FLUSH_CURRENT, vcpu);
956bf353 1103 }
0f12244f 1104 return 0;
d835dfec
AK
1105 }
1106
886bbcc7
SC
1107 /*
1108 * Do not condition the GPA check on long mode, this helper is used to
1109 * stuff CR3, e.g. for RSM emulation, and there is no guarantee that
1110 * the current vCPU mode is accurate.
1111 */
1112 if (kvm_vcpu_is_illegal_gpa(vcpu, cr3))
d1cd3ce9 1113 return 1;
886bbcc7
SC
1114
1115 if (is_pae_paging(vcpu) && !load_pdptrs(vcpu, vcpu->arch.walk_mmu, cr3))
346874c9 1116 return 1;
a03490ed 1117
be01e8e2 1118 kvm_mmu_new_pgd(vcpu, cr3, skip_tlb_flush, skip_tlb_flush);
0f12244f 1119 vcpu->arch.cr3 = cr3;
cb3c1e2f 1120 kvm_register_mark_available(vcpu, VCPU_EXREG_CR3);
7c390d35 1121
0f12244f
GN
1122 return 0;
1123}
2d3ad1f4 1124EXPORT_SYMBOL_GPL(kvm_set_cr3);
a03490ed 1125
eea1cff9 1126int kvm_set_cr8(struct kvm_vcpu *vcpu, unsigned long cr8)
a03490ed 1127{
0f12244f
GN
1128 if (cr8 & CR8_RESERVED_BITS)
1129 return 1;
35754c98 1130 if (lapic_in_kernel(vcpu))
a03490ed
CO
1131 kvm_lapic_set_tpr(vcpu, cr8);
1132 else
ad312c7c 1133 vcpu->arch.cr8 = cr8;
0f12244f
GN
1134 return 0;
1135}
2d3ad1f4 1136EXPORT_SYMBOL_GPL(kvm_set_cr8);
a03490ed 1137
2d3ad1f4 1138unsigned long kvm_get_cr8(struct kvm_vcpu *vcpu)
a03490ed 1139{
35754c98 1140 if (lapic_in_kernel(vcpu))
a03490ed
CO
1141 return kvm_lapic_get_cr8(vcpu);
1142 else
ad312c7c 1143 return vcpu->arch.cr8;
a03490ed 1144}
2d3ad1f4 1145EXPORT_SYMBOL_GPL(kvm_get_cr8);
a03490ed 1146
ae561ede
NA
1147static void kvm_update_dr0123(struct kvm_vcpu *vcpu)
1148{
1149 int i;
1150
1151 if (!(vcpu->guest_debug & KVM_GUESTDBG_USE_HW_BP)) {
1152 for (i = 0; i < KVM_NR_DB_REGS; i++)
1153 vcpu->arch.eff_db[i] = vcpu->arch.db[i];
1154 vcpu->arch.switch_db_regs |= KVM_DEBUGREG_RELOAD;
1155 }
1156}
1157
7c86663b 1158void kvm_update_dr7(struct kvm_vcpu *vcpu)
c8639010
JK
1159{
1160 unsigned long dr7;
1161
1162 if (vcpu->guest_debug & KVM_GUESTDBG_USE_HW_BP)
1163 dr7 = vcpu->arch.guest_debug_dr7;
1164 else
1165 dr7 = vcpu->arch.dr7;
b3646477 1166 static_call(kvm_x86_set_dr7)(vcpu, dr7);
360b948d
PB
1167 vcpu->arch.switch_db_regs &= ~KVM_DEBUGREG_BP_ENABLED;
1168 if (dr7 & DR7_BP_EN_MASK)
1169 vcpu->arch.switch_db_regs |= KVM_DEBUGREG_BP_ENABLED;
c8639010 1170}
7c86663b 1171EXPORT_SYMBOL_GPL(kvm_update_dr7);
c8639010 1172
6f43ed01
NA
1173static u64 kvm_dr6_fixed(struct kvm_vcpu *vcpu)
1174{
1175 u64 fixed = DR6_FIXED_1;
1176
d6321d49 1177 if (!guest_cpuid_has(vcpu, X86_FEATURE_RTM))
6f43ed01 1178 fixed |= DR6_RTM;
e8ea85fb
CQ
1179
1180 if (!guest_cpuid_has(vcpu, X86_FEATURE_BUS_LOCK_DETECT))
1181 fixed |= DR6_BUS_LOCK;
6f43ed01
NA
1182 return fixed;
1183}
1184
996ff542 1185int kvm_set_dr(struct kvm_vcpu *vcpu, int dr, unsigned long val)
020df079 1186{
ea740059
MP
1187 size_t size = ARRAY_SIZE(vcpu->arch.db);
1188
020df079
GN
1189 switch (dr) {
1190 case 0 ... 3:
ea740059 1191 vcpu->arch.db[array_index_nospec(dr, size)] = val;
020df079
GN
1192 if (!(vcpu->guest_debug & KVM_GUESTDBG_USE_HW_BP))
1193 vcpu->arch.eff_db[dr] = val;
1194 break;
1195 case 4:
020df079 1196 case 6:
f5f6145e 1197 if (!kvm_dr6_valid(val))
996ff542 1198 return 1; /* #GP */
6f43ed01 1199 vcpu->arch.dr6 = (val & DR6_VOLATILE) | kvm_dr6_fixed(vcpu);
020df079
GN
1200 break;
1201 case 5:
020df079 1202 default: /* 7 */
b91991bf 1203 if (!kvm_dr7_valid(val))
996ff542 1204 return 1; /* #GP */
020df079 1205 vcpu->arch.dr7 = (val & DR7_VOLATILE) | DR7_FIXED_1;
c8639010 1206 kvm_update_dr7(vcpu);
020df079
GN
1207 break;
1208 }
1209
1210 return 0;
1211}
1212EXPORT_SYMBOL_GPL(kvm_set_dr);
1213
29d6ca41 1214void kvm_get_dr(struct kvm_vcpu *vcpu, int dr, unsigned long *val)
020df079 1215{
ea740059
MP
1216 size_t size = ARRAY_SIZE(vcpu->arch.db);
1217
020df079
GN
1218 switch (dr) {
1219 case 0 ... 3:
ea740059 1220 *val = vcpu->arch.db[array_index_nospec(dr, size)];
020df079
GN
1221 break;
1222 case 4:
020df079 1223 case 6:
5679b803 1224 *val = vcpu->arch.dr6;
020df079
GN
1225 break;
1226 case 5:
020df079
GN
1227 default: /* 7 */
1228 *val = vcpu->arch.dr7;
1229 break;
1230 }
338dbc97 1231}
020df079
GN
1232EXPORT_SYMBOL_GPL(kvm_get_dr);
1233
c483c454 1234int kvm_emulate_rdpmc(struct kvm_vcpu *vcpu)
022cd0e8 1235{
de3cd117 1236 u32 ecx = kvm_rcx_read(vcpu);
022cd0e8 1237 u64 data;
022cd0e8 1238
c483c454
SC
1239 if (kvm_pmu_rdpmc(vcpu, ecx, &data)) {
1240 kvm_inject_gp(vcpu, 0);
1241 return 1;
1242 }
1243
de3cd117
SC
1244 kvm_rax_write(vcpu, (u32)data);
1245 kvm_rdx_write(vcpu, data >> 32);
c483c454 1246 return kvm_skip_emulated_instruction(vcpu);
022cd0e8 1247}
c483c454 1248EXPORT_SYMBOL_GPL(kvm_emulate_rdpmc);
022cd0e8 1249
043405e1
CO
1250/*
1251 * List of msr numbers which we expose to userspace through KVM_GET_MSRS
1252 * and KVM_SET_MSRS, and KVM_GET_MSR_INDEX_LIST.
1253 *
7a5ee6ed
CQ
1254 * The three MSR lists(msrs_to_save, emulated_msrs, msr_based_features)
1255 * extract the supported MSRs from the related const lists.
1256 * msrs_to_save is selected from the msrs_to_save_all to reflect the
e3267cbb 1257 * capabilities of the host cpu. This capabilities test skips MSRs that are
7a5ee6ed 1258 * kvm-specific. Those are put in emulated_msrs_all; filtering of emulated_msrs
62ef68bb 1259 * may depend on host virtualization features rather than host cpu features.
043405e1 1260 */
e3267cbb 1261
7a5ee6ed 1262static const u32 msrs_to_save_all[] = {
043405e1 1263 MSR_IA32_SYSENTER_CS, MSR_IA32_SYSENTER_ESP, MSR_IA32_SYSENTER_EIP,
8c06585d 1264 MSR_STAR,
043405e1
CO
1265#ifdef CONFIG_X86_64
1266 MSR_CSTAR, MSR_KERNEL_GS_BASE, MSR_SYSCALL_MASK, MSR_LSTAR,
1267#endif
b3897a49 1268 MSR_IA32_TSC, MSR_IA32_CR_PAT, MSR_VM_HSAVE_PA,
32ad73db 1269 MSR_IA32_FEAT_CTL, MSR_IA32_BNDCFGS, MSR_TSC_AUX,
2bdb76c0 1270 MSR_IA32_SPEC_CTRL,
bf8c55d8
CP
1271 MSR_IA32_RTIT_CTL, MSR_IA32_RTIT_STATUS, MSR_IA32_RTIT_CR3_MATCH,
1272 MSR_IA32_RTIT_OUTPUT_BASE, MSR_IA32_RTIT_OUTPUT_MASK,
1273 MSR_IA32_RTIT_ADDR0_A, MSR_IA32_RTIT_ADDR0_B,
1274 MSR_IA32_RTIT_ADDR1_A, MSR_IA32_RTIT_ADDR1_B,
1275 MSR_IA32_RTIT_ADDR2_A, MSR_IA32_RTIT_ADDR2_B,
1276 MSR_IA32_RTIT_ADDR3_A, MSR_IA32_RTIT_ADDR3_B,
6e3ba4ab
TX
1277 MSR_IA32_UMWAIT_CONTROL,
1278
e2ada66e
JM
1279 MSR_ARCH_PERFMON_FIXED_CTR0, MSR_ARCH_PERFMON_FIXED_CTR1,
1280 MSR_ARCH_PERFMON_FIXED_CTR0 + 2, MSR_ARCH_PERFMON_FIXED_CTR0 + 3,
1281 MSR_CORE_PERF_FIXED_CTR_CTRL, MSR_CORE_PERF_GLOBAL_STATUS,
1282 MSR_CORE_PERF_GLOBAL_CTRL, MSR_CORE_PERF_GLOBAL_OVF_CTRL,
1283 MSR_ARCH_PERFMON_PERFCTR0, MSR_ARCH_PERFMON_PERFCTR1,
1284 MSR_ARCH_PERFMON_PERFCTR0 + 2, MSR_ARCH_PERFMON_PERFCTR0 + 3,
1285 MSR_ARCH_PERFMON_PERFCTR0 + 4, MSR_ARCH_PERFMON_PERFCTR0 + 5,
1286 MSR_ARCH_PERFMON_PERFCTR0 + 6, MSR_ARCH_PERFMON_PERFCTR0 + 7,
1287 MSR_ARCH_PERFMON_PERFCTR0 + 8, MSR_ARCH_PERFMON_PERFCTR0 + 9,
1288 MSR_ARCH_PERFMON_PERFCTR0 + 10, MSR_ARCH_PERFMON_PERFCTR0 + 11,
1289 MSR_ARCH_PERFMON_PERFCTR0 + 12, MSR_ARCH_PERFMON_PERFCTR0 + 13,
1290 MSR_ARCH_PERFMON_PERFCTR0 + 14, MSR_ARCH_PERFMON_PERFCTR0 + 15,
1291 MSR_ARCH_PERFMON_PERFCTR0 + 16, MSR_ARCH_PERFMON_PERFCTR0 + 17,
e2ada66e
JM
1292 MSR_ARCH_PERFMON_EVENTSEL0, MSR_ARCH_PERFMON_EVENTSEL1,
1293 MSR_ARCH_PERFMON_EVENTSEL0 + 2, MSR_ARCH_PERFMON_EVENTSEL0 + 3,
1294 MSR_ARCH_PERFMON_EVENTSEL0 + 4, MSR_ARCH_PERFMON_EVENTSEL0 + 5,
1295 MSR_ARCH_PERFMON_EVENTSEL0 + 6, MSR_ARCH_PERFMON_EVENTSEL0 + 7,
1296 MSR_ARCH_PERFMON_EVENTSEL0 + 8, MSR_ARCH_PERFMON_EVENTSEL0 + 9,
1297 MSR_ARCH_PERFMON_EVENTSEL0 + 10, MSR_ARCH_PERFMON_EVENTSEL0 + 11,
1298 MSR_ARCH_PERFMON_EVENTSEL0 + 12, MSR_ARCH_PERFMON_EVENTSEL0 + 13,
1299 MSR_ARCH_PERFMON_EVENTSEL0 + 14, MSR_ARCH_PERFMON_EVENTSEL0 + 15,
1300 MSR_ARCH_PERFMON_EVENTSEL0 + 16, MSR_ARCH_PERFMON_EVENTSEL0 + 17,
043405e1
CO
1301};
1302
7a5ee6ed 1303static u32 msrs_to_save[ARRAY_SIZE(msrs_to_save_all)];
043405e1
CO
1304static unsigned num_msrs_to_save;
1305
7a5ee6ed 1306static const u32 emulated_msrs_all[] = {
62ef68bb
PB
1307 MSR_KVM_SYSTEM_TIME, MSR_KVM_WALL_CLOCK,
1308 MSR_KVM_SYSTEM_TIME_NEW, MSR_KVM_WALL_CLOCK_NEW,
1309 HV_X64_MSR_GUEST_OS_ID, HV_X64_MSR_HYPERCALL,
1310 HV_X64_MSR_TIME_REF_COUNT, HV_X64_MSR_REFERENCE_TSC,
72c139ba 1311 HV_X64_MSR_TSC_FREQUENCY, HV_X64_MSR_APIC_FREQUENCY,
e7d9513b
AS
1312 HV_X64_MSR_CRASH_P0, HV_X64_MSR_CRASH_P1, HV_X64_MSR_CRASH_P2,
1313 HV_X64_MSR_CRASH_P3, HV_X64_MSR_CRASH_P4, HV_X64_MSR_CRASH_CTL,
e516cebb 1314 HV_X64_MSR_RESET,
11c4b1ca 1315 HV_X64_MSR_VP_INDEX,
9eec50b8 1316 HV_X64_MSR_VP_RUNTIME,
5c919412 1317 HV_X64_MSR_SCONTROL,
1f4b34f8 1318 HV_X64_MSR_STIMER0_CONFIG,
d4abc577 1319 HV_X64_MSR_VP_ASSIST_PAGE,
a2e164e7
VK
1320 HV_X64_MSR_REENLIGHTENMENT_CONTROL, HV_X64_MSR_TSC_EMULATION_CONTROL,
1321 HV_X64_MSR_TSC_EMULATION_STATUS,
f97f5a56
JD
1322 HV_X64_MSR_SYNDBG_OPTIONS,
1323 HV_X64_MSR_SYNDBG_CONTROL, HV_X64_MSR_SYNDBG_STATUS,
1324 HV_X64_MSR_SYNDBG_SEND_BUFFER, HV_X64_MSR_SYNDBG_RECV_BUFFER,
1325 HV_X64_MSR_SYNDBG_PENDING_BUFFER,
a2e164e7
VK
1326
1327 MSR_KVM_ASYNC_PF_EN, MSR_KVM_STEAL_TIME,
557a961a 1328 MSR_KVM_PV_EOI_EN, MSR_KVM_ASYNC_PF_INT, MSR_KVM_ASYNC_PF_ACK,
62ef68bb 1329
ba904635 1330 MSR_IA32_TSC_ADJUST,
09141ec0 1331 MSR_IA32_TSC_DEADLINE,
2bdb76c0 1332 MSR_IA32_ARCH_CAPABILITIES,
27461da3 1333 MSR_IA32_PERF_CAPABILITIES,
043405e1 1334 MSR_IA32_MISC_ENABLE,
908e75f3
AK
1335 MSR_IA32_MCG_STATUS,
1336 MSR_IA32_MCG_CTL,
c45dcc71 1337 MSR_IA32_MCG_EXT_CTL,
64d60670 1338 MSR_IA32_SMBASE,
52797bf9 1339 MSR_SMI_COUNT,
db2336a8
KH
1340 MSR_PLATFORM_INFO,
1341 MSR_MISC_FEATURES_ENABLES,
bc226f07 1342 MSR_AMD64_VIRT_SPEC_CTRL,
6c6a2ab9 1343 MSR_IA32_POWER_CTL,
99634e3e 1344 MSR_IA32_UCODE_REV,
191c8137 1345
95c5c7c7
PB
1346 /*
1347 * The following list leaves out MSRs whose values are determined
1348 * by arch/x86/kvm/vmx/nested.c based on CPUID or other MSRs.
1349 * We always support the "true" VMX control MSRs, even if the host
1350 * processor does not, so I am putting these registers here rather
7a5ee6ed 1351 * than in msrs_to_save_all.
95c5c7c7
PB
1352 */
1353 MSR_IA32_VMX_BASIC,
1354 MSR_IA32_VMX_TRUE_PINBASED_CTLS,
1355 MSR_IA32_VMX_TRUE_PROCBASED_CTLS,
1356 MSR_IA32_VMX_TRUE_EXIT_CTLS,
1357 MSR_IA32_VMX_TRUE_ENTRY_CTLS,
1358 MSR_IA32_VMX_MISC,
1359 MSR_IA32_VMX_CR0_FIXED0,
1360 MSR_IA32_VMX_CR4_FIXED0,
1361 MSR_IA32_VMX_VMCS_ENUM,
1362 MSR_IA32_VMX_PROCBASED_CTLS2,
1363 MSR_IA32_VMX_EPT_VPID_CAP,
1364 MSR_IA32_VMX_VMFUNC,
1365
191c8137 1366 MSR_K7_HWCR,
2d5ba19b 1367 MSR_KVM_POLL_CONTROL,
043405e1
CO
1368};
1369
7a5ee6ed 1370static u32 emulated_msrs[ARRAY_SIZE(emulated_msrs_all)];
62ef68bb
PB
1371static unsigned num_emulated_msrs;
1372
801e459a
TL
1373/*
1374 * List of msr numbers which are used to expose MSR-based features that
1375 * can be used by a hypervisor to validate requested CPU features.
1376 */
7a5ee6ed 1377static const u32 msr_based_features_all[] = {
1389309c
PB
1378 MSR_IA32_VMX_BASIC,
1379 MSR_IA32_VMX_TRUE_PINBASED_CTLS,
1380 MSR_IA32_VMX_PINBASED_CTLS,
1381 MSR_IA32_VMX_TRUE_PROCBASED_CTLS,
1382 MSR_IA32_VMX_PROCBASED_CTLS,
1383 MSR_IA32_VMX_TRUE_EXIT_CTLS,
1384 MSR_IA32_VMX_EXIT_CTLS,
1385 MSR_IA32_VMX_TRUE_ENTRY_CTLS,
1386 MSR_IA32_VMX_ENTRY_CTLS,
1387 MSR_IA32_VMX_MISC,
1388 MSR_IA32_VMX_CR0_FIXED0,
1389 MSR_IA32_VMX_CR0_FIXED1,
1390 MSR_IA32_VMX_CR4_FIXED0,
1391 MSR_IA32_VMX_CR4_FIXED1,
1392 MSR_IA32_VMX_VMCS_ENUM,
1393 MSR_IA32_VMX_PROCBASED_CTLS2,
1394 MSR_IA32_VMX_EPT_VPID_CAP,
1395 MSR_IA32_VMX_VMFUNC,
1396
d1d93fa9 1397 MSR_F10H_DECFG,
518e7b94 1398 MSR_IA32_UCODE_REV,
cd283252 1399 MSR_IA32_ARCH_CAPABILITIES,
27461da3 1400 MSR_IA32_PERF_CAPABILITIES,
801e459a
TL
1401};
1402
7a5ee6ed 1403static u32 msr_based_features[ARRAY_SIZE(msr_based_features_all)];
801e459a
TL
1404static unsigned int num_msr_based_features;
1405
4d22c17c 1406static u64 kvm_get_arch_capabilities(void)
5b76a3cf 1407{
4d22c17c 1408 u64 data = 0;
5b76a3cf 1409
4d22c17c
XL
1410 if (boot_cpu_has(X86_FEATURE_ARCH_CAPABILITIES))
1411 rdmsrl(MSR_IA32_ARCH_CAPABILITIES, data);
5b76a3cf 1412
b8e8c830
PB
1413 /*
1414 * If nx_huge_pages is enabled, KVM's shadow paging will ensure that
1415 * the nested hypervisor runs with NX huge pages. If it is not,
d9f6e12f 1416 * L1 is anyway vulnerable to ITLB_MULTIHIT exploits from other
b8e8c830
PB
1417 * L1 guests, so it need not worry about its own (L2) guests.
1418 */
1419 data |= ARCH_CAP_PSCHANGE_MC_NO;
1420
5b76a3cf
PB
1421 /*
1422 * If we're doing cache flushes (either "always" or "cond")
1423 * we will do one whenever the guest does a vmlaunch/vmresume.
1424 * If an outer hypervisor is doing the cache flush for us
1425 * (VMENTER_L1D_FLUSH_NESTED_VM), we can safely pass that
1426 * capability to the guest too, and if EPT is disabled we're not
1427 * vulnerable. Overall, only VMENTER_L1D_FLUSH_NEVER will
1428 * require a nested hypervisor to do a flush of its own.
1429 */
1430 if (l1tf_vmx_mitigation != VMENTER_L1D_FLUSH_NEVER)
1431 data |= ARCH_CAP_SKIP_VMENTRY_L1DFLUSH;
1432
0c54914d
PB
1433 if (!boot_cpu_has_bug(X86_BUG_CPU_MELTDOWN))
1434 data |= ARCH_CAP_RDCL_NO;
1435 if (!boot_cpu_has_bug(X86_BUG_SPEC_STORE_BYPASS))
1436 data |= ARCH_CAP_SSB_NO;
1437 if (!boot_cpu_has_bug(X86_BUG_MDS))
1438 data |= ARCH_CAP_MDS_NO;
1439
7131636e
PB
1440 if (!boot_cpu_has(X86_FEATURE_RTM)) {
1441 /*
1442 * If RTM=0 because the kernel has disabled TSX, the host might
1443 * have TAA_NO or TSX_CTRL. Clear TAA_NO (the guest sees RTM=0
1444 * and therefore knows that there cannot be TAA) but keep
1445 * TSX_CTRL: some buggy userspaces leave it set on tsx=on hosts,
1446 * and we want to allow migrating those guests to tsx=off hosts.
1447 */
1448 data &= ~ARCH_CAP_TAA_NO;
1449 } else if (!boot_cpu_has_bug(X86_BUG_TAA)) {
cbbaa272 1450 data |= ARCH_CAP_TAA_NO;
7131636e
PB
1451 } else {
1452 /*
1453 * Nothing to do here; we emulate TSX_CTRL if present on the
1454 * host so the guest can choose between disabling TSX or
1455 * using VERW to clear CPU buffers.
1456 */
1457 }
e1d38b63 1458
5b76a3cf
PB
1459 return data;
1460}
5b76a3cf 1461
66421c1e
WL
1462static int kvm_get_msr_feature(struct kvm_msr_entry *msr)
1463{
1464 switch (msr->index) {
cd283252 1465 case MSR_IA32_ARCH_CAPABILITIES:
5b76a3cf
PB
1466 msr->data = kvm_get_arch_capabilities();
1467 break;
1468 case MSR_IA32_UCODE_REV:
cd283252 1469 rdmsrl_safe(msr->index, &msr->data);
518e7b94 1470 break;
66421c1e 1471 default:
b3646477 1472 return static_call(kvm_x86_get_msr_feature)(msr);
66421c1e
WL
1473 }
1474 return 0;
1475}
1476
801e459a
TL
1477static int do_get_msr_feature(struct kvm_vcpu *vcpu, unsigned index, u64 *data)
1478{
1479 struct kvm_msr_entry msr;
66421c1e 1480 int r;
801e459a
TL
1481
1482 msr.index = index;
66421c1e 1483 r = kvm_get_msr_feature(&msr);
12bc2132
PX
1484
1485 if (r == KVM_MSR_RET_INVALID) {
1486 /* Unconditionally clear the output for simplicity */
1487 *data = 0;
d632826f 1488 if (kvm_msr_ignored_check(index, 0, false))
cc4cb017 1489 r = 0;
12bc2132
PX
1490 }
1491
66421c1e
WL
1492 if (r)
1493 return r;
801e459a
TL
1494
1495 *data = msr.data;
1496
1497 return 0;
1498}
1499
11988499 1500static bool __kvm_valid_efer(struct kvm_vcpu *vcpu, u64 efer)
15c4a640 1501{
1b4d56b8 1502 if (efer & EFER_FFXSR && !guest_cpuid_has(vcpu, X86_FEATURE_FXSR_OPT))
11988499 1503 return false;
1b2fd70c 1504
1b4d56b8 1505 if (efer & EFER_SVME && !guest_cpuid_has(vcpu, X86_FEATURE_SVM))
11988499 1506 return false;
d8017474 1507
0a629563
SC
1508 if (efer & (EFER_LME | EFER_LMA) &&
1509 !guest_cpuid_has(vcpu, X86_FEATURE_LM))
1510 return false;
1511
1512 if (efer & EFER_NX && !guest_cpuid_has(vcpu, X86_FEATURE_NX))
1513 return false;
d8017474 1514
384bb783 1515 return true;
11988499
SC
1516
1517}
1518bool kvm_valid_efer(struct kvm_vcpu *vcpu, u64 efer)
1519{
1520 if (efer & efer_reserved_bits)
1521 return false;
1522
1523 return __kvm_valid_efer(vcpu, efer);
384bb783
JK
1524}
1525EXPORT_SYMBOL_GPL(kvm_valid_efer);
1526
11988499 1527static int set_efer(struct kvm_vcpu *vcpu, struct msr_data *msr_info)
384bb783
JK
1528{
1529 u64 old_efer = vcpu->arch.efer;
11988499 1530 u64 efer = msr_info->data;
72f211ec 1531 int r;
384bb783 1532
11988499 1533 if (efer & efer_reserved_bits)
66f61c92 1534 return 1;
384bb783 1535
11988499
SC
1536 if (!msr_info->host_initiated) {
1537 if (!__kvm_valid_efer(vcpu, efer))
1538 return 1;
1539
1540 if (is_paging(vcpu) &&
1541 (vcpu->arch.efer & EFER_LME) != (efer & EFER_LME))
1542 return 1;
1543 }
384bb783 1544
15c4a640 1545 efer &= ~EFER_LMA;
f6801dff 1546 efer |= vcpu->arch.efer & EFER_LMA;
15c4a640 1547
b3646477 1548 r = static_call(kvm_x86_set_efer)(vcpu, efer);
72f211ec
ML
1549 if (r) {
1550 WARN_ON(r > 0);
1551 return r;
1552 }
a3d204e2 1553
aad82703
SY
1554 /* Update reserved bits */
1555 if ((efer ^ old_efer) & EFER_NX)
1556 kvm_mmu_reset_context(vcpu);
1557
b69e8cae 1558 return 0;
15c4a640
CO
1559}
1560
f2b4b7dd
JR
1561void kvm_enable_efer_bits(u64 mask)
1562{
1563 efer_reserved_bits &= ~mask;
1564}
1565EXPORT_SYMBOL_GPL(kvm_enable_efer_bits);
1566
51de8151
AG
1567bool kvm_msr_allowed(struct kvm_vcpu *vcpu, u32 index, u32 type)
1568{
b318e8de
SC
1569 struct kvm_x86_msr_filter *msr_filter;
1570 struct msr_bitmap_range *ranges;
1a155254 1571 struct kvm *kvm = vcpu->kvm;
b318e8de 1572 bool allowed;
1a155254 1573 int idx;
b318e8de 1574 u32 i;
1a155254 1575
b318e8de
SC
1576 /* x2APIC MSRs do not support filtering. */
1577 if (index >= 0x800 && index <= 0x8ff)
1a155254
AG
1578 return true;
1579
1a155254
AG
1580 idx = srcu_read_lock(&kvm->srcu);
1581
b318e8de
SC
1582 msr_filter = srcu_dereference(kvm->arch.msr_filter, &kvm->srcu);
1583 if (!msr_filter) {
1584 allowed = true;
1585 goto out;
1586 }
1587
1588 allowed = msr_filter->default_allow;
1589 ranges = msr_filter->ranges;
1590
1591 for (i = 0; i < msr_filter->count; i++) {
1a155254
AG
1592 u32 start = ranges[i].base;
1593 u32 end = start + ranges[i].nmsrs;
1594 u32 flags = ranges[i].flags;
1595 unsigned long *bitmap = ranges[i].bitmap;
1596
1597 if ((index >= start) && (index < end) && (flags & type)) {
b318e8de 1598 allowed = !!test_bit(index - start, bitmap);
1a155254
AG
1599 break;
1600 }
1601 }
1602
b318e8de 1603out:
1a155254
AG
1604 srcu_read_unlock(&kvm->srcu, idx);
1605
b318e8de 1606 return allowed;
51de8151
AG
1607}
1608EXPORT_SYMBOL_GPL(kvm_msr_allowed);
1609
15c4a640 1610/*
f20935d8
SC
1611 * Write @data into the MSR specified by @index. Select MSR specific fault
1612 * checks are bypassed if @host_initiated is %true.
15c4a640
CO
1613 * Returns 0 on success, non-0 otherwise.
1614 * Assumes vcpu_load() was already called.
1615 */
f20935d8
SC
1616static int __kvm_set_msr(struct kvm_vcpu *vcpu, u32 index, u64 data,
1617 bool host_initiated)
15c4a640 1618{
f20935d8
SC
1619 struct msr_data msr;
1620
1a155254 1621 if (!host_initiated && !kvm_msr_allowed(vcpu, index, KVM_MSR_FILTER_WRITE))
cc4cb017 1622 return KVM_MSR_RET_FILTERED;
1a155254 1623
f20935d8 1624 switch (index) {
854e8bb1
NA
1625 case MSR_FS_BASE:
1626 case MSR_GS_BASE:
1627 case MSR_KERNEL_GS_BASE:
1628 case MSR_CSTAR:
1629 case MSR_LSTAR:
f20935d8 1630 if (is_noncanonical_address(data, vcpu))
854e8bb1
NA
1631 return 1;
1632 break;
1633 case MSR_IA32_SYSENTER_EIP:
1634 case MSR_IA32_SYSENTER_ESP:
1635 /*
1636 * IA32_SYSENTER_ESP and IA32_SYSENTER_EIP cause #GP if
1637 * non-canonical address is written on Intel but not on
1638 * AMD (which ignores the top 32-bits, because it does
1639 * not implement 64-bit SYSENTER).
1640 *
1641 * 64-bit code should hence be able to write a non-canonical
1642 * value on AMD. Making the address canonical ensures that
1643 * vmentry does not fail on Intel after writing a non-canonical
1644 * value, and that something deterministic happens if the guest
1645 * invokes 64-bit SYSENTER.
1646 */
f20935d8 1647 data = get_canonical(data, vcpu_virt_addr_bits(vcpu));
61a05d44
SC
1648 break;
1649 case MSR_TSC_AUX:
1650 if (!kvm_is_supported_user_return_msr(MSR_TSC_AUX))
1651 return 1;
1652
1653 if (!host_initiated &&
1654 !guest_cpuid_has(vcpu, X86_FEATURE_RDTSCP) &&
1655 !guest_cpuid_has(vcpu, X86_FEATURE_RDPID))
1656 return 1;
1657
1658 /*
1659 * Per Intel's SDM, bits 63:32 are reserved, but AMD's APM has
1660 * incomplete and conflicting architectural behavior. Current
1661 * AMD CPUs completely ignore bits 63:32, i.e. they aren't
1662 * reserved and always read as zeros. Enforce Intel's reserved
1663 * bits check if and only if the guest CPU is Intel, and clear
1664 * the bits in all other cases. This ensures cross-vendor
1665 * migration will provide consistent behavior for the guest.
1666 */
1667 if (guest_cpuid_is_intel(vcpu) && (data >> 32) != 0)
1668 return 1;
1669
1670 data = (u32)data;
1671 break;
854e8bb1 1672 }
f20935d8
SC
1673
1674 msr.data = data;
1675 msr.index = index;
1676 msr.host_initiated = host_initiated;
1677
b3646477 1678 return static_call(kvm_x86_set_msr)(vcpu, &msr);
15c4a640
CO
1679}
1680
6abe9c13
PX
1681static int kvm_set_msr_ignored_check(struct kvm_vcpu *vcpu,
1682 u32 index, u64 data, bool host_initiated)
1683{
1684 int ret = __kvm_set_msr(vcpu, index, data, host_initiated);
1685
1686 if (ret == KVM_MSR_RET_INVALID)
d632826f 1687 if (kvm_msr_ignored_check(index, data, true))
cc4cb017 1688 ret = 0;
6abe9c13
PX
1689
1690 return ret;
1691}
1692
313a3dc7 1693/*
f20935d8
SC
1694 * Read the MSR specified by @index into @data. Select MSR specific fault
1695 * checks are bypassed if @host_initiated is %true.
1696 * Returns 0 on success, non-0 otherwise.
1697 * Assumes vcpu_load() was already called.
313a3dc7 1698 */
edef5c36
PB
1699int __kvm_get_msr(struct kvm_vcpu *vcpu, u32 index, u64 *data,
1700 bool host_initiated)
609e36d3
PB
1701{
1702 struct msr_data msr;
f20935d8 1703 int ret;
609e36d3 1704
1a155254 1705 if (!host_initiated && !kvm_msr_allowed(vcpu, index, KVM_MSR_FILTER_READ))
cc4cb017 1706 return KVM_MSR_RET_FILTERED;
1a155254 1707
61a05d44
SC
1708 switch (index) {
1709 case MSR_TSC_AUX:
1710 if (!kvm_is_supported_user_return_msr(MSR_TSC_AUX))
1711 return 1;
1712
1713 if (!host_initiated &&
1714 !guest_cpuid_has(vcpu, X86_FEATURE_RDTSCP) &&
1715 !guest_cpuid_has(vcpu, X86_FEATURE_RDPID))
1716 return 1;
1717 break;
1718 }
1719
609e36d3 1720 msr.index = index;
f20935d8 1721 msr.host_initiated = host_initiated;
609e36d3 1722
b3646477 1723 ret = static_call(kvm_x86_get_msr)(vcpu, &msr);
f20935d8
SC
1724 if (!ret)
1725 *data = msr.data;
1726 return ret;
609e36d3
PB
1727}
1728
6abe9c13
PX
1729static int kvm_get_msr_ignored_check(struct kvm_vcpu *vcpu,
1730 u32 index, u64 *data, bool host_initiated)
1731{
1732 int ret = __kvm_get_msr(vcpu, index, data, host_initiated);
1733
1734 if (ret == KVM_MSR_RET_INVALID) {
1735 /* Unconditionally clear *data for simplicity */
1736 *data = 0;
d632826f 1737 if (kvm_msr_ignored_check(index, 0, false))
cc4cb017 1738 ret = 0;
6abe9c13
PX
1739 }
1740
1741 return ret;
1742}
1743
f20935d8 1744int kvm_get_msr(struct kvm_vcpu *vcpu, u32 index, u64 *data)
313a3dc7 1745{
6abe9c13 1746 return kvm_get_msr_ignored_check(vcpu, index, data, false);
f20935d8
SC
1747}
1748EXPORT_SYMBOL_GPL(kvm_get_msr);
8fe8ab46 1749
f20935d8
SC
1750int kvm_set_msr(struct kvm_vcpu *vcpu, u32 index, u64 data)
1751{
6abe9c13 1752 return kvm_set_msr_ignored_check(vcpu, index, data, false);
f20935d8
SC
1753}
1754EXPORT_SYMBOL_GPL(kvm_set_msr);
1755
8b474427 1756static int complete_emulated_rdmsr(struct kvm_vcpu *vcpu)
1ae09954 1757{
8b474427
PB
1758 int err = vcpu->run->msr.error;
1759 if (!err) {
1ae09954
AG
1760 kvm_rax_write(vcpu, (u32)vcpu->run->msr.data);
1761 kvm_rdx_write(vcpu, vcpu->run->msr.data >> 32);
1762 }
1763
b3646477 1764 return static_call(kvm_x86_complete_emulated_msr)(vcpu, err);
1ae09954
AG
1765}
1766
1767static int complete_emulated_wrmsr(struct kvm_vcpu *vcpu)
1768{
b3646477 1769 return static_call(kvm_x86_complete_emulated_msr)(vcpu, vcpu->run->msr.error);
1ae09954
AG
1770}
1771
1772static u64 kvm_msr_reason(int r)
1773{
1774 switch (r) {
cc4cb017 1775 case KVM_MSR_RET_INVALID:
1ae09954 1776 return KVM_MSR_EXIT_REASON_UNKNOWN;
cc4cb017 1777 case KVM_MSR_RET_FILTERED:
1a155254 1778 return KVM_MSR_EXIT_REASON_FILTER;
1ae09954
AG
1779 default:
1780 return KVM_MSR_EXIT_REASON_INVAL;
1781 }
1782}
1783
1784static int kvm_msr_user_space(struct kvm_vcpu *vcpu, u32 index,
1785 u32 exit_reason, u64 data,
1786 int (*completion)(struct kvm_vcpu *vcpu),
1787 int r)
1788{
1789 u64 msr_reason = kvm_msr_reason(r);
1790
1791 /* Check if the user wanted to know about this MSR fault */
1792 if (!(vcpu->kvm->arch.user_space_msr_mask & msr_reason))
1793 return 0;
1794
1795 vcpu->run->exit_reason = exit_reason;
1796 vcpu->run->msr.error = 0;
1797 memset(vcpu->run->msr.pad, 0, sizeof(vcpu->run->msr.pad));
1798 vcpu->run->msr.reason = msr_reason;
1799 vcpu->run->msr.index = index;
1800 vcpu->run->msr.data = data;
1801 vcpu->arch.complete_userspace_io = completion;
1802
1803 return 1;
1804}
1805
1806static int kvm_get_msr_user_space(struct kvm_vcpu *vcpu, u32 index, int r)
1807{
1808 return kvm_msr_user_space(vcpu, index, KVM_EXIT_X86_RDMSR, 0,
1809 complete_emulated_rdmsr, r);
1810}
1811
1812static int kvm_set_msr_user_space(struct kvm_vcpu *vcpu, u32 index, u64 data, int r)
1813{
1814 return kvm_msr_user_space(vcpu, index, KVM_EXIT_X86_WRMSR, data,
1815 complete_emulated_wrmsr, r);
1816}
1817
1edce0a9
SC
1818int kvm_emulate_rdmsr(struct kvm_vcpu *vcpu)
1819{
1820 u32 ecx = kvm_rcx_read(vcpu);
1821 u64 data;
1ae09954
AG
1822 int r;
1823
1824 r = kvm_get_msr(vcpu, ecx, &data);
1edce0a9 1825
1ae09954
AG
1826 /* MSR read failed? See if we should ask user space */
1827 if (r && kvm_get_msr_user_space(vcpu, ecx, r)) {
1828 /* Bounce to user space */
1829 return 0;
1830 }
1831
8b474427
PB
1832 if (!r) {
1833 trace_kvm_msr_read(ecx, data);
1834
1835 kvm_rax_write(vcpu, data & -1u);
1836 kvm_rdx_write(vcpu, (data >> 32) & -1u);
1837 } else {
1edce0a9 1838 trace_kvm_msr_read_ex(ecx);
1edce0a9
SC
1839 }
1840
b3646477 1841 return static_call(kvm_x86_complete_emulated_msr)(vcpu, r);
1edce0a9
SC
1842}
1843EXPORT_SYMBOL_GPL(kvm_emulate_rdmsr);
1844
1845int kvm_emulate_wrmsr(struct kvm_vcpu *vcpu)
1846{
1847 u32 ecx = kvm_rcx_read(vcpu);
1848 u64 data = kvm_read_edx_eax(vcpu);
1ae09954 1849 int r;
1edce0a9 1850
1ae09954
AG
1851 r = kvm_set_msr(vcpu, ecx, data);
1852
1853 /* MSR write failed? See if we should ask user space */
7dffecaf 1854 if (r && kvm_set_msr_user_space(vcpu, ecx, data, r))
1ae09954
AG
1855 /* Bounce to user space */
1856 return 0;
7dffecaf
ML
1857
1858 /* Signal all other negative errors to userspace */
1859 if (r < 0)
1860 return r;
1ae09954 1861
8b474427
PB
1862 if (!r)
1863 trace_kvm_msr_write(ecx, data);
1864 else
1edce0a9 1865 trace_kvm_msr_write_ex(ecx, data);
1edce0a9 1866
b3646477 1867 return static_call(kvm_x86_complete_emulated_msr)(vcpu, r);
1edce0a9
SC
1868}
1869EXPORT_SYMBOL_GPL(kvm_emulate_wrmsr);
1870
5ff3a351
SC
1871int kvm_emulate_as_nop(struct kvm_vcpu *vcpu)
1872{
1873 return kvm_skip_emulated_instruction(vcpu);
1874}
1875EXPORT_SYMBOL_GPL(kvm_emulate_as_nop);
1876
1877int kvm_emulate_invd(struct kvm_vcpu *vcpu)
1878{
1879 /* Treat an INVD instruction as a NOP and just skip it. */
1880 return kvm_emulate_as_nop(vcpu);
1881}
1882EXPORT_SYMBOL_GPL(kvm_emulate_invd);
1883
1884int kvm_emulate_mwait(struct kvm_vcpu *vcpu)
1885{
1886 pr_warn_once("kvm: MWAIT instruction emulated as NOP!\n");
1887 return kvm_emulate_as_nop(vcpu);
1888}
1889EXPORT_SYMBOL_GPL(kvm_emulate_mwait);
1890
1891int kvm_handle_invalid_op(struct kvm_vcpu *vcpu)
1892{
1893 kvm_queue_exception(vcpu, UD_VECTOR);
1894 return 1;
1895}
1896EXPORT_SYMBOL_GPL(kvm_handle_invalid_op);
1897
1898int kvm_emulate_monitor(struct kvm_vcpu *vcpu)
1899{
1900 pr_warn_once("kvm: MONITOR instruction emulated as NOP!\n");
1901 return kvm_emulate_as_nop(vcpu);
1902}
1903EXPORT_SYMBOL_GPL(kvm_emulate_monitor);
1904
d89d04ab 1905static inline bool kvm_vcpu_exit_request(struct kvm_vcpu *vcpu)
5a9f5443 1906{
4ae7dc97 1907 xfer_to_guest_mode_prepare();
5a9f5443 1908 return vcpu->mode == EXITING_GUEST_MODE || kvm_request_pending(vcpu) ||
72c3c0fe 1909 xfer_to_guest_mode_work_pending();
5a9f5443 1910}
5a9f5443 1911
1e9e2622
WL
1912/*
1913 * The fast path for frequent and performance sensitive wrmsr emulation,
1914 * i.e. the sending of IPI, sending IPI early in the VM-Exit flow reduces
1915 * the latency of virtual IPI by avoiding the expensive bits of transitioning
1916 * from guest to host, e.g. reacquiring KVM's SRCU lock. In contrast to the
1917 * other cases which must be called after interrupts are enabled on the host.
1918 */
1919static int handle_fastpath_set_x2apic_icr_irqoff(struct kvm_vcpu *vcpu, u64 data)
1920{
e1be9ac8
WL
1921 if (!lapic_in_kernel(vcpu) || !apic_x2apic_mode(vcpu->arch.apic))
1922 return 1;
1923
1924 if (((data & APIC_SHORT_MASK) == APIC_DEST_NOSHORT) &&
1e9e2622 1925 ((data & APIC_DEST_MASK) == APIC_DEST_PHYSICAL) &&
4064a4c6
WL
1926 ((data & APIC_MODE_MASK) == APIC_DM_FIXED) &&
1927 ((u32)(data >> 32) != X2APIC_BROADCAST)) {
1e9e2622 1928
d5361678
WL
1929 data &= ~(1 << 12);
1930 kvm_apic_send_ipi(vcpu->arch.apic, (u32)data, (u32)(data >> 32));
1e9e2622 1931 kvm_lapic_set_reg(vcpu->arch.apic, APIC_ICR2, (u32)(data >> 32));
d5361678
WL
1932 kvm_lapic_set_reg(vcpu->arch.apic, APIC_ICR, (u32)data);
1933 trace_kvm_apic_write(APIC_ICR, (u32)data);
1934 return 0;
1e9e2622
WL
1935 }
1936
1937 return 1;
1938}
1939
ae95f566
WL
1940static int handle_fastpath_set_tscdeadline(struct kvm_vcpu *vcpu, u64 data)
1941{
1942 if (!kvm_can_use_hv_timer(vcpu))
1943 return 1;
1944
1945 kvm_set_lapic_tscdeadline_msr(vcpu, data);
1946 return 0;
1947}
1948
404d5d7b 1949fastpath_t handle_fastpath_set_msr_irqoff(struct kvm_vcpu *vcpu)
1e9e2622
WL
1950{
1951 u32 msr = kvm_rcx_read(vcpu);
8a1038de 1952 u64 data;
404d5d7b 1953 fastpath_t ret = EXIT_FASTPATH_NONE;
1e9e2622
WL
1954
1955 switch (msr) {
1956 case APIC_BASE_MSR + (APIC_ICR >> 4):
8a1038de 1957 data = kvm_read_edx_eax(vcpu);
404d5d7b
WL
1958 if (!handle_fastpath_set_x2apic_icr_irqoff(vcpu, data)) {
1959 kvm_skip_emulated_instruction(vcpu);
1960 ret = EXIT_FASTPATH_EXIT_HANDLED;
80bc97f2 1961 }
1e9e2622 1962 break;
09141ec0 1963 case MSR_IA32_TSC_DEADLINE:
ae95f566
WL
1964 data = kvm_read_edx_eax(vcpu);
1965 if (!handle_fastpath_set_tscdeadline(vcpu, data)) {
1966 kvm_skip_emulated_instruction(vcpu);
1967 ret = EXIT_FASTPATH_REENTER_GUEST;
1968 }
1969 break;
1e9e2622 1970 default:
404d5d7b 1971 break;
1e9e2622
WL
1972 }
1973
404d5d7b 1974 if (ret != EXIT_FASTPATH_NONE)
1e9e2622 1975 trace_kvm_msr_write(msr, data);
1e9e2622 1976
404d5d7b 1977 return ret;
1e9e2622
WL
1978}
1979EXPORT_SYMBOL_GPL(handle_fastpath_set_msr_irqoff);
1980
f20935d8
SC
1981/*
1982 * Adapt set_msr() to msr_io()'s calling convention
1983 */
1984static int do_get_msr(struct kvm_vcpu *vcpu, unsigned index, u64 *data)
1985{
6abe9c13 1986 return kvm_get_msr_ignored_check(vcpu, index, data, true);
f20935d8
SC
1987}
1988
1989static int do_set_msr(struct kvm_vcpu *vcpu, unsigned index, u64 *data)
1990{
6abe9c13 1991 return kvm_set_msr_ignored_check(vcpu, index, *data, true);
313a3dc7
CO
1992}
1993
16e8d74d 1994#ifdef CONFIG_X86_64
53fafdbb
MT
1995struct pvclock_clock {
1996 int vclock_mode;
1997 u64 cycle_last;
1998 u64 mask;
1999 u32 mult;
2000 u32 shift;
917f9475
PB
2001 u64 base_cycles;
2002 u64 offset;
53fafdbb
MT
2003};
2004
16e8d74d
MT
2005struct pvclock_gtod_data {
2006 seqcount_t seq;
2007
53fafdbb
MT
2008 struct pvclock_clock clock; /* extract of a clocksource struct */
2009 struct pvclock_clock raw_clock; /* extract of a clocksource struct */
16e8d74d 2010
917f9475 2011 ktime_t offs_boot;
55dd00a7 2012 u64 wall_time_sec;
16e8d74d
MT
2013};
2014
2015static struct pvclock_gtod_data pvclock_gtod_data;
2016
2017static void update_pvclock_gtod(struct timekeeper *tk)
2018{
2019 struct pvclock_gtod_data *vdata = &pvclock_gtod_data;
2020
2021 write_seqcount_begin(&vdata->seq);
2022
2023 /* copy pvclock gtod data */
b95a8a27 2024 vdata->clock.vclock_mode = tk->tkr_mono.clock->vdso_clock_mode;
876e7881
PZ
2025 vdata->clock.cycle_last = tk->tkr_mono.cycle_last;
2026 vdata->clock.mask = tk->tkr_mono.mask;
2027 vdata->clock.mult = tk->tkr_mono.mult;
2028 vdata->clock.shift = tk->tkr_mono.shift;
917f9475
PB
2029 vdata->clock.base_cycles = tk->tkr_mono.xtime_nsec;
2030 vdata->clock.offset = tk->tkr_mono.base;
16e8d74d 2031
b95a8a27 2032 vdata->raw_clock.vclock_mode = tk->tkr_raw.clock->vdso_clock_mode;
53fafdbb
MT
2033 vdata->raw_clock.cycle_last = tk->tkr_raw.cycle_last;
2034 vdata->raw_clock.mask = tk->tkr_raw.mask;
2035 vdata->raw_clock.mult = tk->tkr_raw.mult;
2036 vdata->raw_clock.shift = tk->tkr_raw.shift;
917f9475
PB
2037 vdata->raw_clock.base_cycles = tk->tkr_raw.xtime_nsec;
2038 vdata->raw_clock.offset = tk->tkr_raw.base;
16e8d74d 2039
55dd00a7
MT
2040 vdata->wall_time_sec = tk->xtime_sec;
2041
917f9475 2042 vdata->offs_boot = tk->offs_boot;
53fafdbb 2043
16e8d74d
MT
2044 write_seqcount_end(&vdata->seq);
2045}
8171cd68
PB
2046
2047static s64 get_kvmclock_base_ns(void)
2048{
2049 /* Count up from boot time, but with the frequency of the raw clock. */
2050 return ktime_to_ns(ktime_add(ktime_get_raw(), pvclock_gtod_data.offs_boot));
2051}
2052#else
2053static s64 get_kvmclock_base_ns(void)
2054{
2055 /* Master clock not used, so we can just use CLOCK_BOOTTIME. */
2056 return ktime_get_boottime_ns();
2057}
16e8d74d
MT
2058#endif
2059
629b5348 2060void kvm_write_wall_clock(struct kvm *kvm, gpa_t wall_clock, int sec_hi_ofs)
18068523 2061{
9ed3c444
AK
2062 int version;
2063 int r;
50d0a0f9 2064 struct pvclock_wall_clock wc;
629b5348 2065 u32 wc_sec_hi;
8171cd68 2066 u64 wall_nsec;
18068523
GOC
2067
2068 if (!wall_clock)
2069 return;
2070
9ed3c444
AK
2071 r = kvm_read_guest(kvm, wall_clock, &version, sizeof(version));
2072 if (r)
2073 return;
2074
2075 if (version & 1)
2076 ++version; /* first time write, random junk */
2077
2078 ++version;
18068523 2079
1dab1345
NK
2080 if (kvm_write_guest(kvm, wall_clock, &version, sizeof(version)))
2081 return;
18068523 2082
50d0a0f9
GH
2083 /*
2084 * The guest calculates current wall clock time by adding
34c238a1 2085 * system time (updated by kvm_guest_time_update below) to the
8171cd68 2086 * wall clock specified here. We do the reverse here.
50d0a0f9 2087 */
8171cd68 2088 wall_nsec = ktime_get_real_ns() - get_kvmclock_ns(kvm);
50d0a0f9 2089
8171cd68
PB
2090 wc.nsec = do_div(wall_nsec, 1000000000);
2091 wc.sec = (u32)wall_nsec; /* overflow in 2106 guest time */
50d0a0f9 2092 wc.version = version;
18068523
GOC
2093
2094 kvm_write_guest(kvm, wall_clock, &wc, sizeof(wc));
2095
629b5348
JM
2096 if (sec_hi_ofs) {
2097 wc_sec_hi = wall_nsec >> 32;
2098 kvm_write_guest(kvm, wall_clock + sec_hi_ofs,
2099 &wc_sec_hi, sizeof(wc_sec_hi));
2100 }
2101
18068523
GOC
2102 version++;
2103 kvm_write_guest(kvm, wall_clock, &version, sizeof(version));
18068523
GOC
2104}
2105
5b9bb0eb
OU
2106static void kvm_write_system_time(struct kvm_vcpu *vcpu, gpa_t system_time,
2107 bool old_msr, bool host_initiated)
2108{
2109 struct kvm_arch *ka = &vcpu->kvm->arch;
2110
2111 if (vcpu->vcpu_id == 0 && !host_initiated) {
1e293d1a 2112 if (ka->boot_vcpu_runs_old_kvmclock != old_msr)
5b9bb0eb
OU
2113 kvm_make_request(KVM_REQ_MASTERCLOCK_UPDATE, vcpu);
2114
2115 ka->boot_vcpu_runs_old_kvmclock = old_msr;
2116 }
2117
2118 vcpu->arch.time = system_time;
2119 kvm_make_request(KVM_REQ_GLOBAL_CLOCK_UPDATE, vcpu);
2120
2121 /* we verify if the enable bit is set... */
2122 vcpu->arch.pv_time_enabled = false;
2123 if (!(system_time & 1))
2124 return;
2125
2126 if (!kvm_gfn_to_hva_cache_init(vcpu->kvm,
2127 &vcpu->arch.pv_time, system_time & ~1ULL,
2128 sizeof(struct pvclock_vcpu_time_info)))
2129 vcpu->arch.pv_time_enabled = true;
2130
2131 return;
2132}
2133
50d0a0f9
GH
2134static uint32_t div_frac(uint32_t dividend, uint32_t divisor)
2135{
b51012de
PB
2136 do_shl32_div32(dividend, divisor);
2137 return dividend;
50d0a0f9
GH
2138}
2139
3ae13faa 2140static void kvm_get_time_scale(uint64_t scaled_hz, uint64_t base_hz,
5f4e3f88 2141 s8 *pshift, u32 *pmultiplier)
50d0a0f9 2142{
5f4e3f88 2143 uint64_t scaled64;
50d0a0f9
GH
2144 int32_t shift = 0;
2145 uint64_t tps64;
2146 uint32_t tps32;
2147
3ae13faa
PB
2148 tps64 = base_hz;
2149 scaled64 = scaled_hz;
50933623 2150 while (tps64 > scaled64*2 || tps64 & 0xffffffff00000000ULL) {
50d0a0f9
GH
2151 tps64 >>= 1;
2152 shift--;
2153 }
2154
2155 tps32 = (uint32_t)tps64;
50933623
JK
2156 while (tps32 <= scaled64 || scaled64 & 0xffffffff00000000ULL) {
2157 if (scaled64 & 0xffffffff00000000ULL || tps32 & 0x80000000)
5f4e3f88
ZA
2158 scaled64 >>= 1;
2159 else
2160 tps32 <<= 1;
50d0a0f9
GH
2161 shift++;
2162 }
2163
5f4e3f88
ZA
2164 *pshift = shift;
2165 *pmultiplier = div_frac(scaled64, tps32);
50d0a0f9
GH
2166}
2167
d828199e 2168#ifdef CONFIG_X86_64
16e8d74d 2169static atomic_t kvm_guest_has_master_clock = ATOMIC_INIT(0);
d828199e 2170#endif
16e8d74d 2171
c8076604 2172static DEFINE_PER_CPU(unsigned long, cpu_tsc_khz);
69b0049a 2173static unsigned long max_tsc_khz;
c8076604 2174
cc578287 2175static u32 adjust_tsc_khz(u32 khz, s32 ppm)
1e993611 2176{
cc578287
ZA
2177 u64 v = (u64)khz * (1000000 + ppm);
2178 do_div(v, 1000000);
2179 return v;
1e993611
JR
2180}
2181
381d585c
HZ
2182static int set_tsc_khz(struct kvm_vcpu *vcpu, u32 user_tsc_khz, bool scale)
2183{
2184 u64 ratio;
2185
2186 /* Guest TSC same frequency as host TSC? */
2187 if (!scale) {
2188 vcpu->arch.tsc_scaling_ratio = kvm_default_tsc_scaling_ratio;
2189 return 0;
2190 }
2191
2192 /* TSC scaling supported? */
2193 if (!kvm_has_tsc_control) {
2194 if (user_tsc_khz > tsc_khz) {
2195 vcpu->arch.tsc_catchup = 1;
2196 vcpu->arch.tsc_always_catchup = 1;
2197 return 0;
2198 } else {
3f16a5c3 2199 pr_warn_ratelimited("user requested TSC rate below hardware speed\n");
381d585c
HZ
2200 return -1;
2201 }
2202 }
2203
2204 /* TSC scaling required - calculate ratio */
2205 ratio = mul_u64_u32_div(1ULL << kvm_tsc_scaling_ratio_frac_bits,
2206 user_tsc_khz, tsc_khz);
2207
2208 if (ratio == 0 || ratio >= kvm_max_tsc_scaling_ratio) {
3f16a5c3
PB
2209 pr_warn_ratelimited("Invalid TSC scaling ratio - virtual-tsc-khz=%u\n",
2210 user_tsc_khz);
381d585c
HZ
2211 return -1;
2212 }
2213
2214 vcpu->arch.tsc_scaling_ratio = ratio;
2215 return 0;
2216}
2217
4941b8cb 2218static int kvm_set_tsc_khz(struct kvm_vcpu *vcpu, u32 user_tsc_khz)
759379dd 2219{
cc578287
ZA
2220 u32 thresh_lo, thresh_hi;
2221 int use_scaling = 0;
217fc9cf 2222
03ba32ca 2223 /* tsc_khz can be zero if TSC calibration fails */
4941b8cb 2224 if (user_tsc_khz == 0) {
ad721883
HZ
2225 /* set tsc_scaling_ratio to a safe value */
2226 vcpu->arch.tsc_scaling_ratio = kvm_default_tsc_scaling_ratio;
381d585c 2227 return -1;
ad721883 2228 }
03ba32ca 2229
c285545f 2230 /* Compute a scale to convert nanoseconds in TSC cycles */
3ae13faa 2231 kvm_get_time_scale(user_tsc_khz * 1000LL, NSEC_PER_SEC,
cc578287
ZA
2232 &vcpu->arch.virtual_tsc_shift,
2233 &vcpu->arch.virtual_tsc_mult);
4941b8cb 2234 vcpu->arch.virtual_tsc_khz = user_tsc_khz;
cc578287
ZA
2235
2236 /*
2237 * Compute the variation in TSC rate which is acceptable
2238 * within the range of tolerance and decide if the
2239 * rate being applied is within that bounds of the hardware
2240 * rate. If so, no scaling or compensation need be done.
2241 */
2242 thresh_lo = adjust_tsc_khz(tsc_khz, -tsc_tolerance_ppm);
2243 thresh_hi = adjust_tsc_khz(tsc_khz, tsc_tolerance_ppm);
4941b8cb
PB
2244 if (user_tsc_khz < thresh_lo || user_tsc_khz > thresh_hi) {
2245 pr_debug("kvm: requested TSC rate %u falls outside tolerance [%u,%u]\n", user_tsc_khz, thresh_lo, thresh_hi);
cc578287
ZA
2246 use_scaling = 1;
2247 }
4941b8cb 2248 return set_tsc_khz(vcpu, user_tsc_khz, use_scaling);
c285545f
ZA
2249}
2250
2251static u64 compute_guest_tsc(struct kvm_vcpu *vcpu, s64 kernel_ns)
2252{
e26101b1 2253 u64 tsc = pvclock_scale_delta(kernel_ns-vcpu->arch.this_tsc_nsec,
cc578287
ZA
2254 vcpu->arch.virtual_tsc_mult,
2255 vcpu->arch.virtual_tsc_shift);
e26101b1 2256 tsc += vcpu->arch.this_tsc_write;
c285545f
ZA
2257 return tsc;
2258}
2259
b0c39dc6
VK
2260static inline int gtod_is_based_on_tsc(int mode)
2261{
b95a8a27 2262 return mode == VDSO_CLOCKMODE_TSC || mode == VDSO_CLOCKMODE_HVCLOCK;
b0c39dc6
VK
2263}
2264
69b0049a 2265static void kvm_track_tsc_matching(struct kvm_vcpu *vcpu)
b48aa97e
MT
2266{
2267#ifdef CONFIG_X86_64
2268 bool vcpus_matched;
b48aa97e
MT
2269 struct kvm_arch *ka = &vcpu->kvm->arch;
2270 struct pvclock_gtod_data *gtod = &pvclock_gtod_data;
2271
2272 vcpus_matched = (ka->nr_vcpus_matched_tsc + 1 ==
2273 atomic_read(&vcpu->kvm->online_vcpus));
2274
7f187922
MT
2275 /*
2276 * Once the masterclock is enabled, always perform request in
2277 * order to update it.
2278 *
2279 * In order to enable masterclock, the host clocksource must be TSC
2280 * and the vcpus need to have matched TSCs. When that happens,
2281 * perform request to enable masterclock.
2282 */
2283 if (ka->use_master_clock ||
b0c39dc6 2284 (gtod_is_based_on_tsc(gtod->clock.vclock_mode) && vcpus_matched))
b48aa97e
MT
2285 kvm_make_request(KVM_REQ_MASTERCLOCK_UPDATE, vcpu);
2286
2287 trace_kvm_track_tsc(vcpu->vcpu_id, ka->nr_vcpus_matched_tsc,
2288 atomic_read(&vcpu->kvm->online_vcpus),
2289 ka->use_master_clock, gtod->clock.vclock_mode);
2290#endif
2291}
2292
35181e86
HZ
2293/*
2294 * Multiply tsc by a fixed point number represented by ratio.
2295 *
2296 * The most significant 64-N bits (mult) of ratio represent the
2297 * integral part of the fixed point number; the remaining N bits
2298 * (frac) represent the fractional part, ie. ratio represents a fixed
2299 * point number (mult + frac * 2^(-N)).
2300 *
2301 * N equals to kvm_tsc_scaling_ratio_frac_bits.
2302 */
2303static inline u64 __scale_tsc(u64 ratio, u64 tsc)
2304{
2305 return mul_u64_u64_shr(tsc, ratio, kvm_tsc_scaling_ratio_frac_bits);
2306}
2307
2308u64 kvm_scale_tsc(struct kvm_vcpu *vcpu, u64 tsc)
2309{
2310 u64 _tsc = tsc;
2311 u64 ratio = vcpu->arch.tsc_scaling_ratio;
2312
2313 if (ratio != kvm_default_tsc_scaling_ratio)
2314 _tsc = __scale_tsc(ratio, tsc);
2315
2316 return _tsc;
2317}
2318EXPORT_SYMBOL_GPL(kvm_scale_tsc);
2319
07c1419a
HZ
2320static u64 kvm_compute_tsc_offset(struct kvm_vcpu *vcpu, u64 target_tsc)
2321{
2322 u64 tsc;
2323
2324 tsc = kvm_scale_tsc(vcpu, rdtsc());
2325
2326 return target_tsc - tsc;
2327}
2328
4ba76538
HZ
2329u64 kvm_read_l1_tsc(struct kvm_vcpu *vcpu, u64 host_tsc)
2330{
56ba77a4 2331 return vcpu->arch.l1_tsc_offset + kvm_scale_tsc(vcpu, host_tsc);
4ba76538
HZ
2332}
2333EXPORT_SYMBOL_GPL(kvm_read_l1_tsc);
2334
a545ab6a
LC
2335static void kvm_vcpu_write_tsc_offset(struct kvm_vcpu *vcpu, u64 offset)
2336{
56ba77a4 2337 vcpu->arch.l1_tsc_offset = offset;
b3646477 2338 vcpu->arch.tsc_offset = static_call(kvm_x86_write_l1_tsc_offset)(vcpu, offset);
a545ab6a
LC
2339}
2340
b0c39dc6
VK
2341static inline bool kvm_check_tsc_unstable(void)
2342{
2343#ifdef CONFIG_X86_64
2344 /*
2345 * TSC is marked unstable when we're running on Hyper-V,
2346 * 'TSC page' clocksource is good.
2347 */
b95a8a27 2348 if (pvclock_gtod_data.clock.vclock_mode == VDSO_CLOCKMODE_HVCLOCK)
b0c39dc6
VK
2349 return false;
2350#endif
2351 return check_tsc_unstable();
2352}
2353
0c899c25 2354static void kvm_synchronize_tsc(struct kvm_vcpu *vcpu, u64 data)
99e3e30a
ZA
2355{
2356 struct kvm *kvm = vcpu->kvm;
f38e098f 2357 u64 offset, ns, elapsed;
99e3e30a 2358 unsigned long flags;
b48aa97e 2359 bool matched;
0d3da0d2 2360 bool already_matched;
c5e8ec8e 2361 bool synchronizing = false;
99e3e30a 2362
038f8c11 2363 raw_spin_lock_irqsave(&kvm->arch.tsc_write_lock, flags);
07c1419a 2364 offset = kvm_compute_tsc_offset(vcpu, data);
8171cd68 2365 ns = get_kvmclock_base_ns();
f38e098f 2366 elapsed = ns - kvm->arch.last_tsc_nsec;
5d3cb0f6 2367
03ba32ca 2368 if (vcpu->arch.virtual_tsc_khz) {
0c899c25 2369 if (data == 0) {
bd8fab39
DP
2370 /*
2371 * detection of vcpu initialization -- need to sync
2372 * with other vCPUs. This particularly helps to keep
2373 * kvm_clock stable after CPU hotplug
2374 */
2375 synchronizing = true;
2376 } else {
2377 u64 tsc_exp = kvm->arch.last_tsc_write +
2378 nsec_to_cycles(vcpu, elapsed);
2379 u64 tsc_hz = vcpu->arch.virtual_tsc_khz * 1000LL;
2380 /*
2381 * Special case: TSC write with a small delta (1 second)
2382 * of virtual cycle time against real time is
2383 * interpreted as an attempt to synchronize the CPU.
2384 */
2385 synchronizing = data < tsc_exp + tsc_hz &&
2386 data + tsc_hz > tsc_exp;
2387 }
c5e8ec8e 2388 }
f38e098f
ZA
2389
2390 /*
5d3cb0f6
ZA
2391 * For a reliable TSC, we can match TSC offsets, and for an unstable
2392 * TSC, we add elapsed time in this computation. We could let the
2393 * compensation code attempt to catch up if we fall behind, but
2394 * it's better to try to match offsets from the beginning.
2395 */
c5e8ec8e 2396 if (synchronizing &&
5d3cb0f6 2397 vcpu->arch.virtual_tsc_khz == kvm->arch.last_tsc_khz) {
b0c39dc6 2398 if (!kvm_check_tsc_unstable()) {
e26101b1 2399 offset = kvm->arch.cur_tsc_offset;
f38e098f 2400 } else {
857e4099 2401 u64 delta = nsec_to_cycles(vcpu, elapsed);
5d3cb0f6 2402 data += delta;
07c1419a 2403 offset = kvm_compute_tsc_offset(vcpu, data);
f38e098f 2404 }
b48aa97e 2405 matched = true;
0d3da0d2 2406 already_matched = (vcpu->arch.this_tsc_generation == kvm->arch.cur_tsc_generation);
e26101b1
ZA
2407 } else {
2408 /*
2409 * We split periods of matched TSC writes into generations.
2410 * For each generation, we track the original measured
2411 * nanosecond time, offset, and write, so if TSCs are in
2412 * sync, we can match exact offset, and if not, we can match
4a969980 2413 * exact software computation in compute_guest_tsc()
e26101b1
ZA
2414 *
2415 * These values are tracked in kvm->arch.cur_xxx variables.
2416 */
2417 kvm->arch.cur_tsc_generation++;
2418 kvm->arch.cur_tsc_nsec = ns;
2419 kvm->arch.cur_tsc_write = data;
2420 kvm->arch.cur_tsc_offset = offset;
b48aa97e 2421 matched = false;
f38e098f 2422 }
e26101b1
ZA
2423
2424 /*
2425 * We also track th most recent recorded KHZ, write and time to
2426 * allow the matching interval to be extended at each write.
2427 */
f38e098f
ZA
2428 kvm->arch.last_tsc_nsec = ns;
2429 kvm->arch.last_tsc_write = data;
5d3cb0f6 2430 kvm->arch.last_tsc_khz = vcpu->arch.virtual_tsc_khz;
99e3e30a 2431
b183aa58 2432 vcpu->arch.last_guest_tsc = data;
e26101b1
ZA
2433
2434 /* Keep track of which generation this VCPU has synchronized to */
2435 vcpu->arch.this_tsc_generation = kvm->arch.cur_tsc_generation;
2436 vcpu->arch.this_tsc_nsec = kvm->arch.cur_tsc_nsec;
2437 vcpu->arch.this_tsc_write = kvm->arch.cur_tsc_write;
2438
a545ab6a 2439 kvm_vcpu_write_tsc_offset(vcpu, offset);
e26101b1 2440 raw_spin_unlock_irqrestore(&kvm->arch.tsc_write_lock, flags);
b48aa97e 2441
a83829f5 2442 spin_lock_irqsave(&kvm->arch.pvclock_gtod_sync_lock, flags);
0d3da0d2 2443 if (!matched) {
b48aa97e 2444 kvm->arch.nr_vcpus_matched_tsc = 0;
0d3da0d2
TG
2445 } else if (!already_matched) {
2446 kvm->arch.nr_vcpus_matched_tsc++;
2447 }
b48aa97e
MT
2448
2449 kvm_track_tsc_matching(vcpu);
a83829f5 2450 spin_unlock_irqrestore(&kvm->arch.pvclock_gtod_sync_lock, flags);
99e3e30a 2451}
e26101b1 2452
58ea6767
HZ
2453static inline void adjust_tsc_offset_guest(struct kvm_vcpu *vcpu,
2454 s64 adjustment)
2455{
56ba77a4 2456 u64 tsc_offset = vcpu->arch.l1_tsc_offset;
326e7425 2457 kvm_vcpu_write_tsc_offset(vcpu, tsc_offset + adjustment);
58ea6767
HZ
2458}
2459
2460static inline void adjust_tsc_offset_host(struct kvm_vcpu *vcpu, s64 adjustment)
2461{
2462 if (vcpu->arch.tsc_scaling_ratio != kvm_default_tsc_scaling_ratio)
2463 WARN_ON(adjustment < 0);
2464 adjustment = kvm_scale_tsc(vcpu, (u64) adjustment);
ea26e4ec 2465 adjust_tsc_offset_guest(vcpu, adjustment);
58ea6767
HZ
2466}
2467
d828199e
MT
2468#ifdef CONFIG_X86_64
2469
a5a1d1c2 2470static u64 read_tsc(void)
d828199e 2471{
a5a1d1c2 2472 u64 ret = (u64)rdtsc_ordered();
03b9730b 2473 u64 last = pvclock_gtod_data.clock.cycle_last;
d828199e
MT
2474
2475 if (likely(ret >= last))
2476 return ret;
2477
2478 /*
2479 * GCC likes to generate cmov here, but this branch is extremely
6a6256f9 2480 * predictable (it's just a function of time and the likely is
d828199e
MT
2481 * very likely) and there's a data dependence, so force GCC
2482 * to generate a branch instead. I don't barrier() because
2483 * we don't actually need a barrier, and if this function
2484 * ever gets inlined it will generate worse code.
2485 */
2486 asm volatile ("");
2487 return last;
2488}
2489
53fafdbb
MT
2490static inline u64 vgettsc(struct pvclock_clock *clock, u64 *tsc_timestamp,
2491 int *mode)
d828199e
MT
2492{
2493 long v;
b0c39dc6
VK
2494 u64 tsc_pg_val;
2495
53fafdbb 2496 switch (clock->vclock_mode) {
b95a8a27 2497 case VDSO_CLOCKMODE_HVCLOCK:
b0c39dc6
VK
2498 tsc_pg_val = hv_read_tsc_page_tsc(hv_get_tsc_page(),
2499 tsc_timestamp);
2500 if (tsc_pg_val != U64_MAX) {
2501 /* TSC page valid */
b95a8a27 2502 *mode = VDSO_CLOCKMODE_HVCLOCK;
53fafdbb
MT
2503 v = (tsc_pg_val - clock->cycle_last) &
2504 clock->mask;
b0c39dc6
VK
2505 } else {
2506 /* TSC page invalid */
b95a8a27 2507 *mode = VDSO_CLOCKMODE_NONE;
b0c39dc6
VK
2508 }
2509 break;
b95a8a27
TG
2510 case VDSO_CLOCKMODE_TSC:
2511 *mode = VDSO_CLOCKMODE_TSC;
b0c39dc6 2512 *tsc_timestamp = read_tsc();
53fafdbb
MT
2513 v = (*tsc_timestamp - clock->cycle_last) &
2514 clock->mask;
b0c39dc6
VK
2515 break;
2516 default:
b95a8a27 2517 *mode = VDSO_CLOCKMODE_NONE;
b0c39dc6 2518 }
d828199e 2519
b95a8a27 2520 if (*mode == VDSO_CLOCKMODE_NONE)
b0c39dc6 2521 *tsc_timestamp = v = 0;
d828199e 2522
53fafdbb 2523 return v * clock->mult;
d828199e
MT
2524}
2525
53fafdbb 2526static int do_monotonic_raw(s64 *t, u64 *tsc_timestamp)
d828199e 2527{
cbcf2dd3 2528 struct pvclock_gtod_data *gtod = &pvclock_gtod_data;
d828199e 2529 unsigned long seq;
d828199e 2530 int mode;
cbcf2dd3 2531 u64 ns;
d828199e 2532
d828199e
MT
2533 do {
2534 seq = read_seqcount_begin(&gtod->seq);
917f9475 2535 ns = gtod->raw_clock.base_cycles;
53fafdbb 2536 ns += vgettsc(&gtod->raw_clock, tsc_timestamp, &mode);
917f9475
PB
2537 ns >>= gtod->raw_clock.shift;
2538 ns += ktime_to_ns(ktime_add(gtod->raw_clock.offset, gtod->offs_boot));
d828199e 2539 } while (unlikely(read_seqcount_retry(&gtod->seq, seq)));
cbcf2dd3 2540 *t = ns;
d828199e
MT
2541
2542 return mode;
2543}
2544
899a31f5 2545static int do_realtime(struct timespec64 *ts, u64 *tsc_timestamp)
55dd00a7
MT
2546{
2547 struct pvclock_gtod_data *gtod = &pvclock_gtod_data;
2548 unsigned long seq;
2549 int mode;
2550 u64 ns;
2551
2552 do {
2553 seq = read_seqcount_begin(&gtod->seq);
55dd00a7 2554 ts->tv_sec = gtod->wall_time_sec;
917f9475 2555 ns = gtod->clock.base_cycles;
53fafdbb 2556 ns += vgettsc(&gtod->clock, tsc_timestamp, &mode);
55dd00a7
MT
2557 ns >>= gtod->clock.shift;
2558 } while (unlikely(read_seqcount_retry(&gtod->seq, seq)));
2559
2560 ts->tv_sec += __iter_div_u64_rem(ns, NSEC_PER_SEC, &ns);
2561 ts->tv_nsec = ns;
2562
2563 return mode;
2564}
2565
b0c39dc6
VK
2566/* returns true if host is using TSC based clocksource */
2567static bool kvm_get_time_and_clockread(s64 *kernel_ns, u64 *tsc_timestamp)
d828199e 2568{
d828199e 2569 /* checked again under seqlock below */
b0c39dc6 2570 if (!gtod_is_based_on_tsc(pvclock_gtod_data.clock.vclock_mode))
d828199e
MT
2571 return false;
2572
53fafdbb 2573 return gtod_is_based_on_tsc(do_monotonic_raw(kernel_ns,
b0c39dc6 2574 tsc_timestamp));
d828199e 2575}
55dd00a7 2576
b0c39dc6 2577/* returns true if host is using TSC based clocksource */
899a31f5 2578static bool kvm_get_walltime_and_clockread(struct timespec64 *ts,
b0c39dc6 2579 u64 *tsc_timestamp)
55dd00a7
MT
2580{
2581 /* checked again under seqlock below */
b0c39dc6 2582 if (!gtod_is_based_on_tsc(pvclock_gtod_data.clock.vclock_mode))
55dd00a7
MT
2583 return false;
2584
b0c39dc6 2585 return gtod_is_based_on_tsc(do_realtime(ts, tsc_timestamp));
55dd00a7 2586}
d828199e
MT
2587#endif
2588
2589/*
2590 *
b48aa97e
MT
2591 * Assuming a stable TSC across physical CPUS, and a stable TSC
2592 * across virtual CPUs, the following condition is possible.
2593 * Each numbered line represents an event visible to both
d828199e
MT
2594 * CPUs at the next numbered event.
2595 *
2596 * "timespecX" represents host monotonic time. "tscX" represents
2597 * RDTSC value.
2598 *
2599 * VCPU0 on CPU0 | VCPU1 on CPU1
2600 *
2601 * 1. read timespec0,tsc0
2602 * 2. | timespec1 = timespec0 + N
2603 * | tsc1 = tsc0 + M
2604 * 3. transition to guest | transition to guest
2605 * 4. ret0 = timespec0 + (rdtsc - tsc0) |
2606 * 5. | ret1 = timespec1 + (rdtsc - tsc1)
2607 * | ret1 = timespec0 + N + (rdtsc - (tsc0 + M))
2608 *
2609 * Since ret0 update is visible to VCPU1 at time 5, to obey monotonicity:
2610 *
2611 * - ret0 < ret1
2612 * - timespec0 + (rdtsc - tsc0) < timespec0 + N + (rdtsc - (tsc0 + M))
2613 * ...
2614 * - 0 < N - M => M < N
2615 *
2616 * That is, when timespec0 != timespec1, M < N. Unfortunately that is not
2617 * always the case (the difference between two distinct xtime instances
2618 * might be smaller then the difference between corresponding TSC reads,
2619 * when updating guest vcpus pvclock areas).
2620 *
2621 * To avoid that problem, do not allow visibility of distinct
2622 * system_timestamp/tsc_timestamp values simultaneously: use a master
2623 * copy of host monotonic time values. Update that master copy
2624 * in lockstep.
2625 *
b48aa97e 2626 * Rely on synchronization of host TSCs and guest TSCs for monotonicity.
d828199e
MT
2627 *
2628 */
2629
2630static void pvclock_update_vm_gtod_copy(struct kvm *kvm)
2631{
2632#ifdef CONFIG_X86_64
2633 struct kvm_arch *ka = &kvm->arch;
2634 int vclock_mode;
b48aa97e
MT
2635 bool host_tsc_clocksource, vcpus_matched;
2636
2637 vcpus_matched = (ka->nr_vcpus_matched_tsc + 1 ==
2638 atomic_read(&kvm->online_vcpus));
d828199e
MT
2639
2640 /*
2641 * If the host uses TSC clock, then passthrough TSC as stable
2642 * to the guest.
2643 */
b48aa97e 2644 host_tsc_clocksource = kvm_get_time_and_clockread(
d828199e
MT
2645 &ka->master_kernel_ns,
2646 &ka->master_cycle_now);
2647
16a96021 2648 ka->use_master_clock = host_tsc_clocksource && vcpus_matched
a826faf1 2649 && !ka->backwards_tsc_observed
54750f2c 2650 && !ka->boot_vcpu_runs_old_kvmclock;
b48aa97e 2651
d828199e
MT
2652 if (ka->use_master_clock)
2653 atomic_set(&kvm_guest_has_master_clock, 1);
2654
2655 vclock_mode = pvclock_gtod_data.clock.vclock_mode;
b48aa97e
MT
2656 trace_kvm_update_master_clock(ka->use_master_clock, vclock_mode,
2657 vcpus_matched);
d828199e
MT
2658#endif
2659}
2660
2860c4b1
PB
2661void kvm_make_mclock_inprogress_request(struct kvm *kvm)
2662{
2663 kvm_make_all_cpus_request(kvm, KVM_REQ_MCLOCK_INPROGRESS);
2664}
2665
2e762ff7
MT
2666static void kvm_gen_update_masterclock(struct kvm *kvm)
2667{
2668#ifdef CONFIG_X86_64
2669 int i;
2670 struct kvm_vcpu *vcpu;
2671 struct kvm_arch *ka = &kvm->arch;
a83829f5 2672 unsigned long flags;
2e762ff7 2673
e880c6ea
VK
2674 kvm_hv_invalidate_tsc_page(kvm);
2675
2e762ff7 2676 kvm_make_mclock_inprogress_request(kvm);
c2c647f9 2677
2e762ff7 2678 /* no guest entries from this point */
a83829f5 2679 spin_lock_irqsave(&ka->pvclock_gtod_sync_lock, flags);
2e762ff7 2680 pvclock_update_vm_gtod_copy(kvm);
a83829f5 2681 spin_unlock_irqrestore(&ka->pvclock_gtod_sync_lock, flags);
2e762ff7
MT
2682
2683 kvm_for_each_vcpu(i, vcpu, kvm)
105b21bb 2684 kvm_make_request(KVM_REQ_CLOCK_UPDATE, vcpu);
2e762ff7
MT
2685
2686 /* guest entries allowed */
2687 kvm_for_each_vcpu(i, vcpu, kvm)
72875d8a 2688 kvm_clear_request(KVM_REQ_MCLOCK_INPROGRESS, vcpu);
2e762ff7
MT
2689#endif
2690}
2691
e891a32e 2692u64 get_kvmclock_ns(struct kvm *kvm)
108b249c 2693{
108b249c 2694 struct kvm_arch *ka = &kvm->arch;
8b953440 2695 struct pvclock_vcpu_time_info hv_clock;
a83829f5 2696 unsigned long flags;
e2c2206a 2697 u64 ret;
108b249c 2698
a83829f5 2699 spin_lock_irqsave(&ka->pvclock_gtod_sync_lock, flags);
8b953440 2700 if (!ka->use_master_clock) {
a83829f5 2701 spin_unlock_irqrestore(&ka->pvclock_gtod_sync_lock, flags);
8171cd68 2702 return get_kvmclock_base_ns() + ka->kvmclock_offset;
108b249c
PB
2703 }
2704
8b953440
PB
2705 hv_clock.tsc_timestamp = ka->master_cycle_now;
2706 hv_clock.system_time = ka->master_kernel_ns + ka->kvmclock_offset;
a83829f5 2707 spin_unlock_irqrestore(&ka->pvclock_gtod_sync_lock, flags);
8b953440 2708
e2c2206a
WL
2709 /* both __this_cpu_read() and rdtsc() should be on the same cpu */
2710 get_cpu();
2711
e70b57a6
WL
2712 if (__this_cpu_read(cpu_tsc_khz)) {
2713 kvm_get_time_scale(NSEC_PER_SEC, __this_cpu_read(cpu_tsc_khz) * 1000LL,
2714 &hv_clock.tsc_shift,
2715 &hv_clock.tsc_to_system_mul);
2716 ret = __pvclock_read_cycles(&hv_clock, rdtsc());
2717 } else
8171cd68 2718 ret = get_kvmclock_base_ns() + ka->kvmclock_offset;
e2c2206a
WL
2719
2720 put_cpu();
2721
2722 return ret;
108b249c
PB
2723}
2724
aa096aa0
JM
2725static void kvm_setup_pvclock_page(struct kvm_vcpu *v,
2726 struct gfn_to_hva_cache *cache,
2727 unsigned int offset)
0d6dd2ff
PB
2728{
2729 struct kvm_vcpu_arch *vcpu = &v->arch;
2730 struct pvclock_vcpu_time_info guest_hv_clock;
2731
aa096aa0
JM
2732 if (unlikely(kvm_read_guest_offset_cached(v->kvm, cache,
2733 &guest_hv_clock, offset, sizeof(guest_hv_clock))))
0d6dd2ff
PB
2734 return;
2735
2736 /* This VCPU is paused, but it's legal for a guest to read another
2737 * VCPU's kvmclock, so we really have to follow the specification where
2738 * it says that version is odd if data is being modified, and even after
2739 * it is consistent.
2740 *
2741 * Version field updates must be kept separate. This is because
2742 * kvm_write_guest_cached might use a "rep movs" instruction, and
2743 * writes within a string instruction are weakly ordered. So there
2744 * are three writes overall.
2745 *
2746 * As a small optimization, only write the version field in the first
2747 * and third write. The vcpu->pv_time cache is still valid, because the
2748 * version field is the first in the struct.
2749 */
2750 BUILD_BUG_ON(offsetof(struct pvclock_vcpu_time_info, version) != 0);
2751
51c4b8bb
LA
2752 if (guest_hv_clock.version & 1)
2753 ++guest_hv_clock.version; /* first time write, random junk */
2754
0d6dd2ff 2755 vcpu->hv_clock.version = guest_hv_clock.version + 1;
aa096aa0
JM
2756 kvm_write_guest_offset_cached(v->kvm, cache,
2757 &vcpu->hv_clock, offset,
2758 sizeof(vcpu->hv_clock.version));
0d6dd2ff
PB
2759
2760 smp_wmb();
2761
2762 /* retain PVCLOCK_GUEST_STOPPED if set in guest copy */
2763 vcpu->hv_clock.flags |= (guest_hv_clock.flags & PVCLOCK_GUEST_STOPPED);
2764
2765 if (vcpu->pvclock_set_guest_stopped_request) {
2766 vcpu->hv_clock.flags |= PVCLOCK_GUEST_STOPPED;
2767 vcpu->pvclock_set_guest_stopped_request = false;
2768 }
2769
2770 trace_kvm_pvclock_update(v->vcpu_id, &vcpu->hv_clock);
2771
aa096aa0
JM
2772 kvm_write_guest_offset_cached(v->kvm, cache,
2773 &vcpu->hv_clock, offset,
2774 sizeof(vcpu->hv_clock));
0d6dd2ff
PB
2775
2776 smp_wmb();
2777
2778 vcpu->hv_clock.version++;
aa096aa0
JM
2779 kvm_write_guest_offset_cached(v->kvm, cache,
2780 &vcpu->hv_clock, offset,
2781 sizeof(vcpu->hv_clock.version));
0d6dd2ff
PB
2782}
2783
34c238a1 2784static int kvm_guest_time_update(struct kvm_vcpu *v)
18068523 2785{
78db6a50 2786 unsigned long flags, tgt_tsc_khz;
18068523 2787 struct kvm_vcpu_arch *vcpu = &v->arch;
d828199e 2788 struct kvm_arch *ka = &v->kvm->arch;
f25e656d 2789 s64 kernel_ns;
d828199e 2790 u64 tsc_timestamp, host_tsc;
51d59c6b 2791 u8 pvclock_flags;
d828199e
MT
2792 bool use_master_clock;
2793
2794 kernel_ns = 0;
2795 host_tsc = 0;
18068523 2796
d828199e
MT
2797 /*
2798 * If the host uses TSC clock, then passthrough TSC as stable
2799 * to the guest.
2800 */
a83829f5 2801 spin_lock_irqsave(&ka->pvclock_gtod_sync_lock, flags);
d828199e
MT
2802 use_master_clock = ka->use_master_clock;
2803 if (use_master_clock) {
2804 host_tsc = ka->master_cycle_now;
2805 kernel_ns = ka->master_kernel_ns;
2806 }
a83829f5 2807 spin_unlock_irqrestore(&ka->pvclock_gtod_sync_lock, flags);
c09664bb
MT
2808
2809 /* Keep irq disabled to prevent changes to the clock */
2810 local_irq_save(flags);
78db6a50
PB
2811 tgt_tsc_khz = __this_cpu_read(cpu_tsc_khz);
2812 if (unlikely(tgt_tsc_khz == 0)) {
c09664bb
MT
2813 local_irq_restore(flags);
2814 kvm_make_request(KVM_REQ_CLOCK_UPDATE, v);
2815 return 1;
2816 }
d828199e 2817 if (!use_master_clock) {
4ea1636b 2818 host_tsc = rdtsc();
8171cd68 2819 kernel_ns = get_kvmclock_base_ns();
d828199e
MT
2820 }
2821
4ba76538 2822 tsc_timestamp = kvm_read_l1_tsc(v, host_tsc);
d828199e 2823
c285545f
ZA
2824 /*
2825 * We may have to catch up the TSC to match elapsed wall clock
2826 * time for two reasons, even if kvmclock is used.
2827 * 1) CPU could have been running below the maximum TSC rate
2828 * 2) Broken TSC compensation resets the base at each VCPU
2829 * entry to avoid unknown leaps of TSC even when running
2830 * again on the same CPU. This may cause apparent elapsed
2831 * time to disappear, and the guest to stand still or run
2832 * very slowly.
2833 */
2834 if (vcpu->tsc_catchup) {
2835 u64 tsc = compute_guest_tsc(v, kernel_ns);
2836 if (tsc > tsc_timestamp) {
f1e2b260 2837 adjust_tsc_offset_guest(v, tsc - tsc_timestamp);
c285545f
ZA
2838 tsc_timestamp = tsc;
2839 }
50d0a0f9
GH
2840 }
2841
18068523
GOC
2842 local_irq_restore(flags);
2843
0d6dd2ff 2844 /* With all the info we got, fill in the values */
18068523 2845
78db6a50
PB
2846 if (kvm_has_tsc_control)
2847 tgt_tsc_khz = kvm_scale_tsc(v, tgt_tsc_khz);
2848
2849 if (unlikely(vcpu->hw_tsc_khz != tgt_tsc_khz)) {
3ae13faa 2850 kvm_get_time_scale(NSEC_PER_SEC, tgt_tsc_khz * 1000LL,
5f4e3f88
ZA
2851 &vcpu->hv_clock.tsc_shift,
2852 &vcpu->hv_clock.tsc_to_system_mul);
78db6a50 2853 vcpu->hw_tsc_khz = tgt_tsc_khz;
8cfdc000
ZA
2854 }
2855
1d5f066e 2856 vcpu->hv_clock.tsc_timestamp = tsc_timestamp;
759379dd 2857 vcpu->hv_clock.system_time = kernel_ns + v->kvm->arch.kvmclock_offset;
28e4639a 2858 vcpu->last_guest_tsc = tsc_timestamp;
51d59c6b 2859
d828199e 2860 /* If the host uses TSC clocksource, then it is stable */
0d6dd2ff 2861 pvclock_flags = 0;
d828199e
MT
2862 if (use_master_clock)
2863 pvclock_flags |= PVCLOCK_TSC_STABLE_BIT;
2864
78c0337a
MT
2865 vcpu->hv_clock.flags = pvclock_flags;
2866
095cf55d 2867 if (vcpu->pv_time_enabled)
aa096aa0
JM
2868 kvm_setup_pvclock_page(v, &vcpu->pv_time, 0);
2869 if (vcpu->xen.vcpu_info_set)
2870 kvm_setup_pvclock_page(v, &vcpu->xen.vcpu_info_cache,
2871 offsetof(struct compat_vcpu_info, time));
f2340cd9
JM
2872 if (vcpu->xen.vcpu_time_info_set)
2873 kvm_setup_pvclock_page(v, &vcpu->xen.vcpu_time_info_cache, 0);
095cf55d
PB
2874 if (v == kvm_get_vcpu(v->kvm, 0))
2875 kvm_hv_setup_tsc_page(v->kvm, &vcpu->hv_clock);
8cfdc000 2876 return 0;
c8076604
GH
2877}
2878
0061d53d
MT
2879/*
2880 * kvmclock updates which are isolated to a given vcpu, such as
2881 * vcpu->cpu migration, should not allow system_timestamp from
2882 * the rest of the vcpus to remain static. Otherwise ntp frequency
2883 * correction applies to one vcpu's system_timestamp but not
2884 * the others.
2885 *
2886 * So in those cases, request a kvmclock update for all vcpus.
7e44e449
AJ
2887 * We need to rate-limit these requests though, as they can
2888 * considerably slow guests that have a large number of vcpus.
2889 * The time for a remote vcpu to update its kvmclock is bound
2890 * by the delay we use to rate-limit the updates.
0061d53d
MT
2891 */
2892
7e44e449
AJ
2893#define KVMCLOCK_UPDATE_DELAY msecs_to_jiffies(100)
2894
2895static void kvmclock_update_fn(struct work_struct *work)
0061d53d
MT
2896{
2897 int i;
7e44e449
AJ
2898 struct delayed_work *dwork = to_delayed_work(work);
2899 struct kvm_arch *ka = container_of(dwork, struct kvm_arch,
2900 kvmclock_update_work);
2901 struct kvm *kvm = container_of(ka, struct kvm, arch);
0061d53d
MT
2902 struct kvm_vcpu *vcpu;
2903
2904 kvm_for_each_vcpu(i, vcpu, kvm) {
105b21bb 2905 kvm_make_request(KVM_REQ_CLOCK_UPDATE, vcpu);
0061d53d
MT
2906 kvm_vcpu_kick(vcpu);
2907 }
2908}
2909
7e44e449
AJ
2910static void kvm_gen_kvmclock_update(struct kvm_vcpu *v)
2911{
2912 struct kvm *kvm = v->kvm;
2913
105b21bb 2914 kvm_make_request(KVM_REQ_CLOCK_UPDATE, v);
7e44e449
AJ
2915 schedule_delayed_work(&kvm->arch.kvmclock_update_work,
2916 KVMCLOCK_UPDATE_DELAY);
2917}
2918
332967a3
AJ
2919#define KVMCLOCK_SYNC_PERIOD (300 * HZ)
2920
2921static void kvmclock_sync_fn(struct work_struct *work)
2922{
2923 struct delayed_work *dwork = to_delayed_work(work);
2924 struct kvm_arch *ka = container_of(dwork, struct kvm_arch,
2925 kvmclock_sync_work);
2926 struct kvm *kvm = container_of(ka, struct kvm, arch);
2927
630994b3
MT
2928 if (!kvmclock_periodic_sync)
2929 return;
2930
332967a3
AJ
2931 schedule_delayed_work(&kvm->arch.kvmclock_update_work, 0);
2932 schedule_delayed_work(&kvm->arch.kvmclock_sync_work,
2933 KVMCLOCK_SYNC_PERIOD);
2934}
2935
191c8137
BP
2936/*
2937 * On AMD, HWCR[McStatusWrEn] controls whether setting MCi_STATUS results in #GP.
2938 */
2939static bool can_set_mci_status(struct kvm_vcpu *vcpu)
2940{
2941 /* McStatusWrEn enabled? */
23493d0a 2942 if (guest_cpuid_is_amd_or_hygon(vcpu))
191c8137
BP
2943 return !!(vcpu->arch.msr_hwcr & BIT_ULL(18));
2944
2945 return false;
2946}
2947
9ffd986c 2948static int set_msr_mce(struct kvm_vcpu *vcpu, struct msr_data *msr_info)
15c4a640 2949{
890ca9ae
HY
2950 u64 mcg_cap = vcpu->arch.mcg_cap;
2951 unsigned bank_num = mcg_cap & 0xff;
9ffd986c
WL
2952 u32 msr = msr_info->index;
2953 u64 data = msr_info->data;
890ca9ae 2954
15c4a640 2955 switch (msr) {
15c4a640 2956 case MSR_IA32_MCG_STATUS:
890ca9ae 2957 vcpu->arch.mcg_status = data;
15c4a640 2958 break;
c7ac679c 2959 case MSR_IA32_MCG_CTL:
44883f01
PB
2960 if (!(mcg_cap & MCG_CTL_P) &&
2961 (data || !msr_info->host_initiated))
890ca9ae
HY
2962 return 1;
2963 if (data != 0 && data != ~(u64)0)
44883f01 2964 return 1;
890ca9ae
HY
2965 vcpu->arch.mcg_ctl = data;
2966 break;
2967 default:
2968 if (msr >= MSR_IA32_MC0_CTL &&
81760dcc 2969 msr < MSR_IA32_MCx_CTL(bank_num)) {
6ec4c5ee
MP
2970 u32 offset = array_index_nospec(
2971 msr - MSR_IA32_MC0_CTL,
2972 MSR_IA32_MCx_CTL(bank_num) - MSR_IA32_MC0_CTL);
2973
114be429
AP
2974 /* only 0 or all 1s can be written to IA32_MCi_CTL
2975 * some Linux kernels though clear bit 10 in bank 4 to
2976 * workaround a BIOS/GART TBL issue on AMD K8s, ignore
2977 * this to avoid an uncatched #GP in the guest
2978 */
890ca9ae 2979 if ((offset & 0x3) == 0 &&
114be429 2980 data != 0 && (data | (1 << 10)) != ~(u64)0)
890ca9ae 2981 return -1;
191c8137
BP
2982
2983 /* MCi_STATUS */
9ffd986c 2984 if (!msr_info->host_initiated &&
191c8137
BP
2985 (offset & 0x3) == 1 && data != 0) {
2986 if (!can_set_mci_status(vcpu))
2987 return -1;
2988 }
2989
890ca9ae
HY
2990 vcpu->arch.mce_banks[offset] = data;
2991 break;
2992 }
2993 return 1;
2994 }
2995 return 0;
2996}
2997
2635b5c4
VK
2998static inline bool kvm_pv_async_pf_enabled(struct kvm_vcpu *vcpu)
2999{
3000 u64 mask = KVM_ASYNC_PF_ENABLED | KVM_ASYNC_PF_DELIVERY_AS_INT;
3001
3002 return (vcpu->arch.apf.msr_en_val & mask) == mask;
3003}
3004
344d9588
GN
3005static int kvm_pv_enable_async_pf(struct kvm_vcpu *vcpu, u64 data)
3006{
3007 gpa_t gpa = data & ~0x3f;
3008
2635b5c4
VK
3009 /* Bits 4:5 are reserved, Should be zero */
3010 if (data & 0x30)
344d9588
GN
3011 return 1;
3012
66570e96
OU
3013 if (!guest_pv_has(vcpu, KVM_FEATURE_ASYNC_PF_VMEXIT) &&
3014 (data & KVM_ASYNC_PF_DELIVERY_AS_PF_VMEXIT))
3015 return 1;
3016
3017 if (!guest_pv_has(vcpu, KVM_FEATURE_ASYNC_PF_INT) &&
3018 (data & KVM_ASYNC_PF_DELIVERY_AS_INT))
3019 return 1;
3020
9d3c447c 3021 if (!lapic_in_kernel(vcpu))
d831de17 3022 return data ? 1 : 0;
9d3c447c 3023
2635b5c4 3024 vcpu->arch.apf.msr_en_val = data;
344d9588 3025
2635b5c4 3026 if (!kvm_pv_async_pf_enabled(vcpu)) {
344d9588
GN
3027 kvm_clear_async_pf_completion_queue(vcpu);
3028 kvm_async_pf_hash_reset(vcpu);
3029 return 0;
3030 }
3031
4e335d9e 3032 if (kvm_gfn_to_hva_cache_init(vcpu->kvm, &vcpu->arch.apf.data, gpa,
68fd66f1 3033 sizeof(u64)))
344d9588
GN
3034 return 1;
3035
6adba527 3036 vcpu->arch.apf.send_user_only = !(data & KVM_ASYNC_PF_SEND_ALWAYS);
52a5c155 3037 vcpu->arch.apf.delivery_as_pf_vmexit = data & KVM_ASYNC_PF_DELIVERY_AS_PF_VMEXIT;
2635b5c4 3038
344d9588 3039 kvm_async_pf_wakeup_all(vcpu);
2635b5c4
VK
3040
3041 return 0;
3042}
3043
3044static int kvm_pv_enable_async_pf_int(struct kvm_vcpu *vcpu, u64 data)
3045{
3046 /* Bits 8-63 are reserved */
3047 if (data >> 8)
3048 return 1;
3049
3050 if (!lapic_in_kernel(vcpu))
3051 return 1;
3052
3053 vcpu->arch.apf.msr_int_val = data;
3054
3055 vcpu->arch.apf.vec = data & KVM_ASYNC_PF_VEC_MASK;
3056
344d9588
GN
3057 return 0;
3058}
3059
12f9a48f
GC
3060static void kvmclock_reset(struct kvm_vcpu *vcpu)
3061{
0b79459b 3062 vcpu->arch.pv_time_enabled = false;
49dedf0d 3063 vcpu->arch.time = 0;
12f9a48f
GC
3064}
3065
7780938c 3066static void kvm_vcpu_flush_tlb_all(struct kvm_vcpu *vcpu)
f38a7b75
WL
3067{
3068 ++vcpu->stat.tlb_flush;
b3646477 3069 static_call(kvm_x86_tlb_flush_all)(vcpu);
f38a7b75
WL
3070}
3071
0baedd79
VK
3072static void kvm_vcpu_flush_tlb_guest(struct kvm_vcpu *vcpu)
3073{
3074 ++vcpu->stat.tlb_flush;
b3646477 3075 static_call(kvm_x86_tlb_flush_guest)(vcpu);
0baedd79
VK
3076}
3077
c9aaa895
GC
3078static void record_steal_time(struct kvm_vcpu *vcpu)
3079{
b0431382
BO
3080 struct kvm_host_map map;
3081 struct kvm_steal_time *st;
3082
30b5c851
DW
3083 if (kvm_xen_msr_enabled(vcpu->kvm)) {
3084 kvm_xen_runstate_set_running(vcpu);
3085 return;
3086 }
3087
c9aaa895
GC
3088 if (!(vcpu->arch.st.msr_val & KVM_MSR_ENABLED))
3089 return;
3090
b0431382
BO
3091 /* -EAGAIN is returned in atomic context so we can just return. */
3092 if (kvm_map_gfn(vcpu, vcpu->arch.st.msr_val >> PAGE_SHIFT,
3093 &map, &vcpu->arch.st.cache, false))
c9aaa895
GC
3094 return;
3095
b0431382
BO
3096 st = map.hva +
3097 offset_in_page(vcpu->arch.st.msr_val & KVM_STEAL_VALID_BITS);
3098
f38a7b75
WL
3099 /*
3100 * Doing a TLB flush here, on the guest's behalf, can avoid
3101 * expensive IPIs.
3102 */
66570e96
OU
3103 if (guest_pv_has(vcpu, KVM_FEATURE_PV_TLB_FLUSH)) {
3104 trace_kvm_pv_tlb_flush(vcpu->vcpu_id,
3105 st->preempted & KVM_VCPU_FLUSH_TLB);
3106 if (xchg(&st->preempted, 0) & KVM_VCPU_FLUSH_TLB)
3107 kvm_vcpu_flush_tlb_guest(vcpu);
3108 }
0b9f6c46 3109
a6bd811f 3110 vcpu->arch.st.preempted = 0;
35f3fae1 3111
b0431382
BO
3112 if (st->version & 1)
3113 st->version += 1; /* first time write, random junk */
35f3fae1 3114
b0431382 3115 st->version += 1;
35f3fae1
WL
3116
3117 smp_wmb();
3118
b0431382 3119 st->steal += current->sched_info.run_delay -
c54cdf14
LC
3120 vcpu->arch.st.last_steal;
3121 vcpu->arch.st.last_steal = current->sched_info.run_delay;
35f3fae1 3122
35f3fae1
WL
3123 smp_wmb();
3124
b0431382 3125 st->version += 1;
c9aaa895 3126
b0431382 3127 kvm_unmap_gfn(vcpu, &map, &vcpu->arch.st.cache, true, false);
c9aaa895
GC
3128}
3129
8fe8ab46 3130int kvm_set_msr_common(struct kvm_vcpu *vcpu, struct msr_data *msr_info)
15c4a640 3131{
5753785f 3132 bool pr = false;
8fe8ab46
WA
3133 u32 msr = msr_info->index;
3134 u64 data = msr_info->data;
5753785f 3135
1232f8e6 3136 if (msr && msr == vcpu->kvm->arch.xen_hvm_config.msr)
23200b7a 3137 return kvm_xen_write_hypercall_page(vcpu, data);
1232f8e6 3138
15c4a640 3139 switch (msr) {
2e32b719 3140 case MSR_AMD64_NB_CFG:
2e32b719
BP
3141 case MSR_IA32_UCODE_WRITE:
3142 case MSR_VM_HSAVE_PA:
3143 case MSR_AMD64_PATCH_LOADER:
3144 case MSR_AMD64_BU_CFG2:
405a353a 3145 case MSR_AMD64_DC_CFG:
0e1b869f 3146 case MSR_F15H_EX_CFG:
2e32b719
BP
3147 break;
3148
518e7b94
WL
3149 case MSR_IA32_UCODE_REV:
3150 if (msr_info->host_initiated)
3151 vcpu->arch.microcode_version = data;
3152 break;
0cf9135b
SC
3153 case MSR_IA32_ARCH_CAPABILITIES:
3154 if (!msr_info->host_initiated)
3155 return 1;
3156 vcpu->arch.arch_capabilities = data;
3157 break;
d574c539
VK
3158 case MSR_IA32_PERF_CAPABILITIES: {
3159 struct kvm_msr_entry msr_ent = {.index = msr, .data = 0};
3160
3161 if (!msr_info->host_initiated)
3162 return 1;
3163 if (guest_cpuid_has(vcpu, X86_FEATURE_PDCM) && kvm_get_msr_feature(&msr_ent))
3164 return 1;
3165 if (data & ~msr_ent.data)
3166 return 1;
3167
3168 vcpu->arch.perf_capabilities = data;
3169
3170 return 0;
3171 }
15c4a640 3172 case MSR_EFER:
11988499 3173 return set_efer(vcpu, msr_info);
8f1589d9
AP
3174 case MSR_K7_HWCR:
3175 data &= ~(u64)0x40; /* ignore flush filter disable */
82494028 3176 data &= ~(u64)0x100; /* ignore ignne emulation enable */
a223c313 3177 data &= ~(u64)0x8; /* ignore TLB cache disable */
191c8137
BP
3178
3179 /* Handle McStatusWrEn */
3180 if (data == BIT_ULL(18)) {
3181 vcpu->arch.msr_hwcr = data;
3182 } else if (data != 0) {
a737f256
CD
3183 vcpu_unimpl(vcpu, "unimplemented HWCR wrmsr: 0x%llx\n",
3184 data);
8f1589d9
AP
3185 return 1;
3186 }
15c4a640 3187 break;
f7c6d140
AP
3188 case MSR_FAM10H_MMIO_CONF_BASE:
3189 if (data != 0) {
a737f256
CD
3190 vcpu_unimpl(vcpu, "unimplemented MMIO_CONF_BASE wrmsr: "
3191 "0x%llx\n", data);
f7c6d140
AP
3192 return 1;
3193 }
15c4a640 3194 break;
9ba075a6 3195 case 0x200 ... 0x2ff:
ff53604b 3196 return kvm_mtrr_set_msr(vcpu, msr, data);
15c4a640 3197 case MSR_IA32_APICBASE:
58cb628d 3198 return kvm_set_apic_base(vcpu, msr_info);
bf10bd0b 3199 case APIC_BASE_MSR ... APIC_BASE_MSR + 0xff:
0105d1a5 3200 return kvm_x2apic_msr_write(vcpu, msr, data);
09141ec0 3201 case MSR_IA32_TSC_DEADLINE:
a3e06bbe
LJ
3202 kvm_set_lapic_tscdeadline_msr(vcpu, data);
3203 break;
ba904635 3204 case MSR_IA32_TSC_ADJUST:
d6321d49 3205 if (guest_cpuid_has(vcpu, X86_FEATURE_TSC_ADJUST)) {
ba904635 3206 if (!msr_info->host_initiated) {
d913b904 3207 s64 adj = data - vcpu->arch.ia32_tsc_adjust_msr;
d7add054 3208 adjust_tsc_offset_guest(vcpu, adj);
ba904635
WA
3209 }
3210 vcpu->arch.ia32_tsc_adjust_msr = data;
3211 }
3212 break;
15c4a640 3213 case MSR_IA32_MISC_ENABLE:
511a8556
WL
3214 if (!kvm_check_has_quirk(vcpu->kvm, KVM_X86_QUIRK_MISC_ENABLE_NO_MWAIT) &&
3215 ((vcpu->arch.ia32_misc_enable_msr ^ data) & MSR_IA32_MISC_ENABLE_MWAIT)) {
3216 if (!guest_cpuid_has(vcpu, X86_FEATURE_XMM3))
3217 return 1;
3218 vcpu->arch.ia32_misc_enable_msr = data;
aedbaf4f 3219 kvm_update_cpuid_runtime(vcpu);
511a8556
WL
3220 } else {
3221 vcpu->arch.ia32_misc_enable_msr = data;
3222 }
15c4a640 3223 break;
64d60670
PB
3224 case MSR_IA32_SMBASE:
3225 if (!msr_info->host_initiated)
3226 return 1;
3227 vcpu->arch.smbase = data;
3228 break;
73f624f4
PB
3229 case MSR_IA32_POWER_CTL:
3230 vcpu->arch.msr_ia32_power_ctl = data;
3231 break;
dd259935 3232 case MSR_IA32_TSC:
0c899c25
PB
3233 if (msr_info->host_initiated) {
3234 kvm_synchronize_tsc(vcpu, data);
3235 } else {
3236 u64 adj = kvm_compute_tsc_offset(vcpu, data) - vcpu->arch.l1_tsc_offset;
3237 adjust_tsc_offset_guest(vcpu, adj);
3238 vcpu->arch.ia32_tsc_adjust_msr += adj;
3239 }
dd259935 3240 break;
864e2ab2
AL
3241 case MSR_IA32_XSS:
3242 if (!msr_info->host_initiated &&
3243 !guest_cpuid_has(vcpu, X86_FEATURE_XSAVES))
3244 return 1;
3245 /*
a1bead2a
SC
3246 * KVM supports exposing PT to the guest, but does not support
3247 * IA32_XSS[bit 8]. Guests have to use RDMSR/WRMSR rather than
3248 * XSAVES/XRSTORS to save/restore PT MSRs.
864e2ab2 3249 */
408e9a31 3250 if (data & ~supported_xss)
864e2ab2
AL
3251 return 1;
3252 vcpu->arch.ia32_xss = data;
3253 break;
52797bf9
LA
3254 case MSR_SMI_COUNT:
3255 if (!msr_info->host_initiated)
3256 return 1;
3257 vcpu->arch.smi_count = data;
3258 break;
11c6bffa 3259 case MSR_KVM_WALL_CLOCK_NEW:
66570e96
OU
3260 if (!guest_pv_has(vcpu, KVM_FEATURE_CLOCKSOURCE2))
3261 return 1;
3262
629b5348
JM
3263 vcpu->kvm->arch.wall_clock = data;
3264 kvm_write_wall_clock(vcpu->kvm, data, 0);
66570e96 3265 break;
18068523 3266 case MSR_KVM_WALL_CLOCK:
66570e96
OU
3267 if (!guest_pv_has(vcpu, KVM_FEATURE_CLOCKSOURCE))
3268 return 1;
3269
629b5348
JM
3270 vcpu->kvm->arch.wall_clock = data;
3271 kvm_write_wall_clock(vcpu->kvm, data, 0);
18068523 3272 break;
11c6bffa 3273 case MSR_KVM_SYSTEM_TIME_NEW:
66570e96
OU
3274 if (!guest_pv_has(vcpu, KVM_FEATURE_CLOCKSOURCE2))
3275 return 1;
3276
5b9bb0eb
OU
3277 kvm_write_system_time(vcpu, data, false, msr_info->host_initiated);
3278 break;
3279 case MSR_KVM_SYSTEM_TIME:
66570e96
OU
3280 if (!guest_pv_has(vcpu, KVM_FEATURE_CLOCKSOURCE))
3281 return 1;
3282
3283 kvm_write_system_time(vcpu, data, true, msr_info->host_initiated);
18068523 3284 break;
344d9588 3285 case MSR_KVM_ASYNC_PF_EN:
66570e96
OU
3286 if (!guest_pv_has(vcpu, KVM_FEATURE_ASYNC_PF))
3287 return 1;
3288
344d9588
GN
3289 if (kvm_pv_enable_async_pf(vcpu, data))
3290 return 1;
3291 break;
2635b5c4 3292 case MSR_KVM_ASYNC_PF_INT:
66570e96
OU
3293 if (!guest_pv_has(vcpu, KVM_FEATURE_ASYNC_PF_INT))
3294 return 1;
3295
2635b5c4
VK
3296 if (kvm_pv_enable_async_pf_int(vcpu, data))
3297 return 1;
3298 break;
557a961a 3299 case MSR_KVM_ASYNC_PF_ACK:
66570e96
OU
3300 if (!guest_pv_has(vcpu, KVM_FEATURE_ASYNC_PF))
3301 return 1;
557a961a
VK
3302 if (data & 0x1) {
3303 vcpu->arch.apf.pageready_pending = false;
3304 kvm_check_async_pf_completion(vcpu);
3305 }
3306 break;
c9aaa895 3307 case MSR_KVM_STEAL_TIME:
66570e96
OU
3308 if (!guest_pv_has(vcpu, KVM_FEATURE_STEAL_TIME))
3309 return 1;
c9aaa895
GC
3310
3311 if (unlikely(!sched_info_on()))
3312 return 1;
3313
3314 if (data & KVM_STEAL_RESERVED_MASK)
3315 return 1;
3316
c9aaa895
GC
3317 vcpu->arch.st.msr_val = data;
3318
3319 if (!(data & KVM_MSR_ENABLED))
3320 break;
3321
c9aaa895
GC
3322 kvm_make_request(KVM_REQ_STEAL_UPDATE, vcpu);
3323
3324 break;
ae7a2a3f 3325 case MSR_KVM_PV_EOI_EN:
66570e96
OU
3326 if (!guest_pv_has(vcpu, KVM_FEATURE_PV_EOI))
3327 return 1;
3328
72bbf935 3329 if (kvm_lapic_enable_pv_eoi(vcpu, data, sizeof(u8)))
ae7a2a3f
MT
3330 return 1;
3331 break;
c9aaa895 3332
2d5ba19b 3333 case MSR_KVM_POLL_CONTROL:
66570e96
OU
3334 if (!guest_pv_has(vcpu, KVM_FEATURE_POLL_CONTROL))
3335 return 1;
3336
2d5ba19b
MT
3337 /* only enable bit supported */
3338 if (data & (-1ULL << 1))
3339 return 1;
3340
3341 vcpu->arch.msr_kvm_poll_control = data;
3342 break;
3343
890ca9ae
HY
3344 case MSR_IA32_MCG_CTL:
3345 case MSR_IA32_MCG_STATUS:
81760dcc 3346 case MSR_IA32_MC0_CTL ... MSR_IA32_MCx_CTL(KVM_MAX_MCE_BANKS) - 1:
9ffd986c 3347 return set_msr_mce(vcpu, msr_info);
71db6023 3348
6912ac32
WH
3349 case MSR_K7_PERFCTR0 ... MSR_K7_PERFCTR3:
3350 case MSR_P6_PERFCTR0 ... MSR_P6_PERFCTR1:
df561f66
GS
3351 pr = true;
3352 fallthrough;
6912ac32
WH
3353 case MSR_K7_EVNTSEL0 ... MSR_K7_EVNTSEL3:
3354 case MSR_P6_EVNTSEL0 ... MSR_P6_EVNTSEL1:
c6702c9d 3355 if (kvm_pmu_is_valid_msr(vcpu, msr))
afd80d85 3356 return kvm_pmu_set_msr(vcpu, msr_info);
5753785f
GN
3357
3358 if (pr || data != 0)
a737f256
CD
3359 vcpu_unimpl(vcpu, "disabled perfctr wrmsr: "
3360 "0x%x data 0x%llx\n", msr, data);
5753785f 3361 break;
84e0cefa
JS
3362 case MSR_K7_CLK_CTL:
3363 /*
3364 * Ignore all writes to this no longer documented MSR.
3365 * Writes are only relevant for old K7 processors,
3366 * all pre-dating SVM, but a recommended workaround from
4a969980 3367 * AMD for these chips. It is possible to specify the
84e0cefa
JS
3368 * affected processor models on the command line, hence
3369 * the need to ignore the workaround.
3370 */
3371 break;
55cd8e5a 3372 case HV_X64_MSR_GUEST_OS_ID ... HV_X64_MSR_SINT15:
f97f5a56
JD
3373 case HV_X64_MSR_SYNDBG_CONTROL ... HV_X64_MSR_SYNDBG_PENDING_BUFFER:
3374 case HV_X64_MSR_SYNDBG_OPTIONS:
e7d9513b
AS
3375 case HV_X64_MSR_CRASH_P0 ... HV_X64_MSR_CRASH_P4:
3376 case HV_X64_MSR_CRASH_CTL:
1f4b34f8 3377 case HV_X64_MSR_STIMER0_CONFIG ... HV_X64_MSR_STIMER3_COUNT:
a2e164e7
VK
3378 case HV_X64_MSR_REENLIGHTENMENT_CONTROL:
3379 case HV_X64_MSR_TSC_EMULATION_CONTROL:
3380 case HV_X64_MSR_TSC_EMULATION_STATUS:
e7d9513b
AS
3381 return kvm_hv_set_msr_common(vcpu, msr, data,
3382 msr_info->host_initiated);
91c9c3ed 3383 case MSR_IA32_BBL_CR_CTL3:
3384 /* Drop writes to this legacy MSR -- see rdmsr
3385 * counterpart for further detail.
3386 */
fab0aa3b
EM
3387 if (report_ignored_msrs)
3388 vcpu_unimpl(vcpu, "ignored wrmsr: 0x%x data 0x%llx\n",
3389 msr, data);
91c9c3ed 3390 break;
2b036c6b 3391 case MSR_AMD64_OSVW_ID_LENGTH:
d6321d49 3392 if (!guest_cpuid_has(vcpu, X86_FEATURE_OSVW))
2b036c6b
BO
3393 return 1;
3394 vcpu->arch.osvw.length = data;
3395 break;
3396 case MSR_AMD64_OSVW_STATUS:
d6321d49 3397 if (!guest_cpuid_has(vcpu, X86_FEATURE_OSVW))
2b036c6b
BO
3398 return 1;
3399 vcpu->arch.osvw.status = data;
3400 break;
db2336a8
KH
3401 case MSR_PLATFORM_INFO:
3402 if (!msr_info->host_initiated ||
db2336a8
KH
3403 (!(data & MSR_PLATFORM_INFO_CPUID_FAULT) &&
3404 cpuid_fault_enabled(vcpu)))
3405 return 1;
3406 vcpu->arch.msr_platform_info = data;
3407 break;
3408 case MSR_MISC_FEATURES_ENABLES:
3409 if (data & ~MSR_MISC_FEATURES_ENABLES_CPUID_FAULT ||
3410 (data & MSR_MISC_FEATURES_ENABLES_CPUID_FAULT &&
3411 !supports_cpuid_fault(vcpu)))
3412 return 1;
3413 vcpu->arch.msr_misc_features_enables = data;
3414 break;
15c4a640 3415 default:
c6702c9d 3416 if (kvm_pmu_is_valid_msr(vcpu, msr))
afd80d85 3417 return kvm_pmu_set_msr(vcpu, msr_info);
6abe9c13 3418 return KVM_MSR_RET_INVALID;
15c4a640
CO
3419 }
3420 return 0;
3421}
3422EXPORT_SYMBOL_GPL(kvm_set_msr_common);
3423
44883f01 3424static int get_msr_mce(struct kvm_vcpu *vcpu, u32 msr, u64 *pdata, bool host)
15c4a640
CO
3425{
3426 u64 data;
890ca9ae
HY
3427 u64 mcg_cap = vcpu->arch.mcg_cap;
3428 unsigned bank_num = mcg_cap & 0xff;
15c4a640
CO
3429
3430 switch (msr) {
15c4a640
CO
3431 case MSR_IA32_P5_MC_ADDR:
3432 case MSR_IA32_P5_MC_TYPE:
890ca9ae
HY
3433 data = 0;
3434 break;
15c4a640 3435 case MSR_IA32_MCG_CAP:
890ca9ae
HY
3436 data = vcpu->arch.mcg_cap;
3437 break;
c7ac679c 3438 case MSR_IA32_MCG_CTL:
44883f01 3439 if (!(mcg_cap & MCG_CTL_P) && !host)
890ca9ae
HY
3440 return 1;
3441 data = vcpu->arch.mcg_ctl;
3442 break;
3443 case MSR_IA32_MCG_STATUS:
3444 data = vcpu->arch.mcg_status;
3445 break;
3446 default:
3447 if (msr >= MSR_IA32_MC0_CTL &&
81760dcc 3448 msr < MSR_IA32_MCx_CTL(bank_num)) {
6ec4c5ee
MP
3449 u32 offset = array_index_nospec(
3450 msr - MSR_IA32_MC0_CTL,
3451 MSR_IA32_MCx_CTL(bank_num) - MSR_IA32_MC0_CTL);
3452
890ca9ae
HY
3453 data = vcpu->arch.mce_banks[offset];
3454 break;
3455 }
3456 return 1;
3457 }
3458 *pdata = data;
3459 return 0;
3460}
3461
609e36d3 3462int kvm_get_msr_common(struct kvm_vcpu *vcpu, struct msr_data *msr_info)
890ca9ae 3463{
609e36d3 3464 switch (msr_info->index) {
890ca9ae 3465 case MSR_IA32_PLATFORM_ID:
15c4a640 3466 case MSR_IA32_EBL_CR_POWERON:
b5e2fec0
AG
3467 case MSR_IA32_LASTBRANCHFROMIP:
3468 case MSR_IA32_LASTBRANCHTOIP:
3469 case MSR_IA32_LASTINTFROMIP:
3470 case MSR_IA32_LASTINTTOIP:
60af2ecd 3471 case MSR_K8_SYSCFG:
3afb1121
PB
3472 case MSR_K8_TSEG_ADDR:
3473 case MSR_K8_TSEG_MASK:
61a6bd67 3474 case MSR_VM_HSAVE_PA:
1fdbd48c 3475 case MSR_K8_INT_PENDING_MSG:
c323c0e5 3476 case MSR_AMD64_NB_CFG:
f7c6d140 3477 case MSR_FAM10H_MMIO_CONF_BASE:
2e32b719 3478 case MSR_AMD64_BU_CFG2:
0c2df2a1 3479 case MSR_IA32_PERF_CTL:
405a353a 3480 case MSR_AMD64_DC_CFG:
0e1b869f 3481 case MSR_F15H_EX_CFG:
2ca1a06a
VS
3482 /*
3483 * Intel Sandy Bridge CPUs must support the RAPL (running average power
3484 * limit) MSRs. Just return 0, as we do not want to expose the host
3485 * data here. Do not conditionalize this on CPUID, as KVM does not do
3486 * so for existing CPU-specific MSRs.
3487 */
3488 case MSR_RAPL_POWER_UNIT:
3489 case MSR_PP0_ENERGY_STATUS: /* Power plane 0 (core) */
3490 case MSR_PP1_ENERGY_STATUS: /* Power plane 1 (graphics uncore) */
3491 case MSR_PKG_ENERGY_STATUS: /* Total package */
3492 case MSR_DRAM_ENERGY_STATUS: /* DRAM controller */
609e36d3 3493 msr_info->data = 0;
15c4a640 3494 break;
c51eb52b 3495 case MSR_F15H_PERF_CTL0 ... MSR_F15H_PERF_CTR5:
c28fa560
VK
3496 if (kvm_pmu_is_valid_msr(vcpu, msr_info->index))
3497 return kvm_pmu_get_msr(vcpu, msr_info);
3498 if (!msr_info->host_initiated)
3499 return 1;
3500 msr_info->data = 0;
3501 break;
6912ac32
WH
3502 case MSR_K7_EVNTSEL0 ... MSR_K7_EVNTSEL3:
3503 case MSR_K7_PERFCTR0 ... MSR_K7_PERFCTR3:
3504 case MSR_P6_PERFCTR0 ... MSR_P6_PERFCTR1:
3505 case MSR_P6_EVNTSEL0 ... MSR_P6_EVNTSEL1:
c6702c9d 3506 if (kvm_pmu_is_valid_msr(vcpu, msr_info->index))
cbd71758 3507 return kvm_pmu_get_msr(vcpu, msr_info);
609e36d3 3508 msr_info->data = 0;
5753785f 3509 break;
742bc670 3510 case MSR_IA32_UCODE_REV:
518e7b94 3511 msr_info->data = vcpu->arch.microcode_version;
742bc670 3512 break;
0cf9135b
SC
3513 case MSR_IA32_ARCH_CAPABILITIES:
3514 if (!msr_info->host_initiated &&
3515 !guest_cpuid_has(vcpu, X86_FEATURE_ARCH_CAPABILITIES))
3516 return 1;
3517 msr_info->data = vcpu->arch.arch_capabilities;
3518 break;
d574c539
VK
3519 case MSR_IA32_PERF_CAPABILITIES:
3520 if (!msr_info->host_initiated &&
3521 !guest_cpuid_has(vcpu, X86_FEATURE_PDCM))
3522 return 1;
3523 msr_info->data = vcpu->arch.perf_capabilities;
3524 break;
73f624f4
PB
3525 case MSR_IA32_POWER_CTL:
3526 msr_info->data = vcpu->arch.msr_ia32_power_ctl;
3527 break;
cc5b54dd
ML
3528 case MSR_IA32_TSC: {
3529 /*
3530 * Intel SDM states that MSR_IA32_TSC read adds the TSC offset
3531 * even when not intercepted. AMD manual doesn't explicitly
3532 * state this but appears to behave the same.
3533 *
ee6fa053 3534 * On userspace reads and writes, however, we unconditionally
c0623f5e 3535 * return L1's TSC value to ensure backwards-compatible
ee6fa053 3536 * behavior for migration.
cc5b54dd
ML
3537 */
3538 u64 tsc_offset = msr_info->host_initiated ? vcpu->arch.l1_tsc_offset :
3539 vcpu->arch.tsc_offset;
3540
3541 msr_info->data = kvm_scale_tsc(vcpu, rdtsc()) + tsc_offset;
dd259935 3542 break;
cc5b54dd 3543 }
9ba075a6 3544 case MSR_MTRRcap:
9ba075a6 3545 case 0x200 ... 0x2ff:
ff53604b 3546 return kvm_mtrr_get_msr(vcpu, msr_info->index, &msr_info->data);
15c4a640 3547 case 0xcd: /* fsb frequency */
609e36d3 3548 msr_info->data = 3;
15c4a640 3549 break;
7b914098
JS
3550 /*
3551 * MSR_EBC_FREQUENCY_ID
3552 * Conservative value valid for even the basic CPU models.
3553 * Models 0,1: 000 in bits 23:21 indicating a bus speed of
3554 * 100MHz, model 2 000 in bits 18:16 indicating 100MHz,
3555 * and 266MHz for model 3, or 4. Set Core Clock
3556 * Frequency to System Bus Frequency Ratio to 1 (bits
3557 * 31:24) even though these are only valid for CPU
3558 * models > 2, however guests may end up dividing or
3559 * multiplying by zero otherwise.
3560 */
3561 case MSR_EBC_FREQUENCY_ID:
609e36d3 3562 msr_info->data = 1 << 24;
7b914098 3563 break;
15c4a640 3564 case MSR_IA32_APICBASE:
609e36d3 3565 msr_info->data = kvm_get_apic_base(vcpu);
15c4a640 3566 break;
bf10bd0b 3567 case APIC_BASE_MSR ... APIC_BASE_MSR + 0xff:
609e36d3 3568 return kvm_x2apic_msr_read(vcpu, msr_info->index, &msr_info->data);
09141ec0 3569 case MSR_IA32_TSC_DEADLINE:
609e36d3 3570 msr_info->data = kvm_get_lapic_tscdeadline_msr(vcpu);
a3e06bbe 3571 break;
ba904635 3572 case MSR_IA32_TSC_ADJUST:
609e36d3 3573 msr_info->data = (u64)vcpu->arch.ia32_tsc_adjust_msr;
ba904635 3574 break;
15c4a640 3575 case MSR_IA32_MISC_ENABLE:
609e36d3 3576 msr_info->data = vcpu->arch.ia32_misc_enable_msr;
15c4a640 3577 break;
64d60670
PB
3578 case MSR_IA32_SMBASE:
3579 if (!msr_info->host_initiated)
3580 return 1;
3581 msr_info->data = vcpu->arch.smbase;
15c4a640 3582 break;
52797bf9
LA
3583 case MSR_SMI_COUNT:
3584 msr_info->data = vcpu->arch.smi_count;
3585 break;
847f0ad8
AG
3586 case MSR_IA32_PERF_STATUS:
3587 /* TSC increment by tick */
609e36d3 3588 msr_info->data = 1000ULL;
847f0ad8 3589 /* CPU multiplier */
b0996ae4 3590 msr_info->data |= (((uint64_t)4ULL) << 40);
847f0ad8 3591 break;
15c4a640 3592 case MSR_EFER:
609e36d3 3593 msr_info->data = vcpu->arch.efer;
15c4a640 3594 break;
18068523 3595 case MSR_KVM_WALL_CLOCK:
1930e5dd
OU
3596 if (!guest_pv_has(vcpu, KVM_FEATURE_CLOCKSOURCE))
3597 return 1;
3598
3599 msr_info->data = vcpu->kvm->arch.wall_clock;
3600 break;
11c6bffa 3601 case MSR_KVM_WALL_CLOCK_NEW:
1930e5dd
OU
3602 if (!guest_pv_has(vcpu, KVM_FEATURE_CLOCKSOURCE2))
3603 return 1;
3604
609e36d3 3605 msr_info->data = vcpu->kvm->arch.wall_clock;
18068523
GOC
3606 break;
3607 case MSR_KVM_SYSTEM_TIME:
1930e5dd
OU
3608 if (!guest_pv_has(vcpu, KVM_FEATURE_CLOCKSOURCE))
3609 return 1;
3610
3611 msr_info->data = vcpu->arch.time;
3612 break;
11c6bffa 3613 case MSR_KVM_SYSTEM_TIME_NEW:
1930e5dd
OU
3614 if (!guest_pv_has(vcpu, KVM_FEATURE_CLOCKSOURCE2))
3615 return 1;
3616
609e36d3 3617 msr_info->data = vcpu->arch.time;
18068523 3618 break;
344d9588 3619 case MSR_KVM_ASYNC_PF_EN:
1930e5dd
OU
3620 if (!guest_pv_has(vcpu, KVM_FEATURE_ASYNC_PF))
3621 return 1;
3622
2635b5c4
VK
3623 msr_info->data = vcpu->arch.apf.msr_en_val;
3624 break;
3625 case MSR_KVM_ASYNC_PF_INT:
1930e5dd
OU
3626 if (!guest_pv_has(vcpu, KVM_FEATURE_ASYNC_PF_INT))
3627 return 1;
3628
2635b5c4 3629 msr_info->data = vcpu->arch.apf.msr_int_val;
344d9588 3630 break;
557a961a 3631 case MSR_KVM_ASYNC_PF_ACK:
1930e5dd
OU
3632 if (!guest_pv_has(vcpu, KVM_FEATURE_ASYNC_PF))
3633 return 1;
3634
557a961a
VK
3635 msr_info->data = 0;
3636 break;
c9aaa895 3637 case MSR_KVM_STEAL_TIME:
1930e5dd
OU
3638 if (!guest_pv_has(vcpu, KVM_FEATURE_STEAL_TIME))
3639 return 1;
3640
609e36d3 3641 msr_info->data = vcpu->arch.st.msr_val;
c9aaa895 3642 break;
1d92128f 3643 case MSR_KVM_PV_EOI_EN:
1930e5dd
OU
3644 if (!guest_pv_has(vcpu, KVM_FEATURE_PV_EOI))
3645 return 1;
3646
609e36d3 3647 msr_info->data = vcpu->arch.pv_eoi.msr_val;
1d92128f 3648 break;
2d5ba19b 3649 case MSR_KVM_POLL_CONTROL:
1930e5dd
OU
3650 if (!guest_pv_has(vcpu, KVM_FEATURE_POLL_CONTROL))
3651 return 1;
3652
2d5ba19b
MT
3653 msr_info->data = vcpu->arch.msr_kvm_poll_control;
3654 break;
890ca9ae
HY
3655 case MSR_IA32_P5_MC_ADDR:
3656 case MSR_IA32_P5_MC_TYPE:
3657 case MSR_IA32_MCG_CAP:
3658 case MSR_IA32_MCG_CTL:
3659 case MSR_IA32_MCG_STATUS:
81760dcc 3660 case MSR_IA32_MC0_CTL ... MSR_IA32_MCx_CTL(KVM_MAX_MCE_BANKS) - 1:
44883f01
PB
3661 return get_msr_mce(vcpu, msr_info->index, &msr_info->data,
3662 msr_info->host_initiated);
864e2ab2
AL
3663 case MSR_IA32_XSS:
3664 if (!msr_info->host_initiated &&
3665 !guest_cpuid_has(vcpu, X86_FEATURE_XSAVES))
3666 return 1;
3667 msr_info->data = vcpu->arch.ia32_xss;
3668 break;
84e0cefa
JS
3669 case MSR_K7_CLK_CTL:
3670 /*
3671 * Provide expected ramp-up count for K7. All other
3672 * are set to zero, indicating minimum divisors for
3673 * every field.
3674 *
3675 * This prevents guest kernels on AMD host with CPU
3676 * type 6, model 8 and higher from exploding due to
3677 * the rdmsr failing.
3678 */
609e36d3 3679 msr_info->data = 0x20000000;
84e0cefa 3680 break;
55cd8e5a 3681 case HV_X64_MSR_GUEST_OS_ID ... HV_X64_MSR_SINT15:
f97f5a56
JD
3682 case HV_X64_MSR_SYNDBG_CONTROL ... HV_X64_MSR_SYNDBG_PENDING_BUFFER:
3683 case HV_X64_MSR_SYNDBG_OPTIONS:
e7d9513b
AS
3684 case HV_X64_MSR_CRASH_P0 ... HV_X64_MSR_CRASH_P4:
3685 case HV_X64_MSR_CRASH_CTL:
1f4b34f8 3686 case HV_X64_MSR_STIMER0_CONFIG ... HV_X64_MSR_STIMER3_COUNT:
a2e164e7
VK
3687 case HV_X64_MSR_REENLIGHTENMENT_CONTROL:
3688 case HV_X64_MSR_TSC_EMULATION_CONTROL:
3689 case HV_X64_MSR_TSC_EMULATION_STATUS:
e83d5887 3690 return kvm_hv_get_msr_common(vcpu,
44883f01
PB
3691 msr_info->index, &msr_info->data,
3692 msr_info->host_initiated);
91c9c3ed 3693 case MSR_IA32_BBL_CR_CTL3:
3694 /* This legacy MSR exists but isn't fully documented in current
3695 * silicon. It is however accessed by winxp in very narrow
3696 * scenarios where it sets bit #19, itself documented as
3697 * a "reserved" bit. Best effort attempt to source coherent
3698 * read data here should the balance of the register be
3699 * interpreted by the guest:
3700 *
3701 * L2 cache control register 3: 64GB range, 256KB size,
3702 * enabled, latency 0x1, configured
3703 */
609e36d3 3704 msr_info->data = 0xbe702111;
91c9c3ed 3705 break;
2b036c6b 3706 case MSR_AMD64_OSVW_ID_LENGTH:
d6321d49 3707 if (!guest_cpuid_has(vcpu, X86_FEATURE_OSVW))
2b036c6b 3708 return 1;
609e36d3 3709 msr_info->data = vcpu->arch.osvw.length;
2b036c6b
BO
3710 break;
3711 case MSR_AMD64_OSVW_STATUS:
d6321d49 3712 if (!guest_cpuid_has(vcpu, X86_FEATURE_OSVW))
2b036c6b 3713 return 1;
609e36d3 3714 msr_info->data = vcpu->arch.osvw.status;
2b036c6b 3715 break;
db2336a8 3716 case MSR_PLATFORM_INFO:
6fbbde9a
DS
3717 if (!msr_info->host_initiated &&
3718 !vcpu->kvm->arch.guest_can_read_msr_platform_info)
3719 return 1;
db2336a8
KH
3720 msr_info->data = vcpu->arch.msr_platform_info;
3721 break;
3722 case MSR_MISC_FEATURES_ENABLES:
3723 msr_info->data = vcpu->arch.msr_misc_features_enables;
3724 break;
191c8137
BP
3725 case MSR_K7_HWCR:
3726 msr_info->data = vcpu->arch.msr_hwcr;
3727 break;
15c4a640 3728 default:
c6702c9d 3729 if (kvm_pmu_is_valid_msr(vcpu, msr_info->index))
cbd71758 3730 return kvm_pmu_get_msr(vcpu, msr_info);
6abe9c13 3731 return KVM_MSR_RET_INVALID;
15c4a640 3732 }
15c4a640
CO
3733 return 0;
3734}
3735EXPORT_SYMBOL_GPL(kvm_get_msr_common);
3736
313a3dc7
CO
3737/*
3738 * Read or write a bunch of msrs. All parameters are kernel addresses.
3739 *
3740 * @return number of msrs set successfully.
3741 */
3742static int __msr_io(struct kvm_vcpu *vcpu, struct kvm_msrs *msrs,
3743 struct kvm_msr_entry *entries,
3744 int (*do_msr)(struct kvm_vcpu *vcpu,
3745 unsigned index, u64 *data))
3746{
801e459a 3747 int i;
313a3dc7 3748
313a3dc7
CO
3749 for (i = 0; i < msrs->nmsrs; ++i)
3750 if (do_msr(vcpu, entries[i].index, &entries[i].data))
3751 break;
3752
313a3dc7
CO
3753 return i;
3754}
3755
3756/*
3757 * Read or write a bunch of msrs. Parameters are user addresses.
3758 *
3759 * @return number of msrs set successfully.
3760 */
3761static int msr_io(struct kvm_vcpu *vcpu, struct kvm_msrs __user *user_msrs,
3762 int (*do_msr)(struct kvm_vcpu *vcpu,
3763 unsigned index, u64 *data),
3764 int writeback)
3765{
3766 struct kvm_msrs msrs;
3767 struct kvm_msr_entry *entries;
3768 int r, n;
3769 unsigned size;
3770
3771 r = -EFAULT;
0e96f31e 3772 if (copy_from_user(&msrs, user_msrs, sizeof(msrs)))
313a3dc7
CO
3773 goto out;
3774
3775 r = -E2BIG;
3776 if (msrs.nmsrs >= MAX_IO_MSRS)
3777 goto out;
3778
313a3dc7 3779 size = sizeof(struct kvm_msr_entry) * msrs.nmsrs;
ff5c2c03
SL
3780 entries = memdup_user(user_msrs->entries, size);
3781 if (IS_ERR(entries)) {
3782 r = PTR_ERR(entries);
313a3dc7 3783 goto out;
ff5c2c03 3784 }
313a3dc7
CO
3785
3786 r = n = __msr_io(vcpu, &msrs, entries, do_msr);
3787 if (r < 0)
3788 goto out_free;
3789
3790 r = -EFAULT;
3791 if (writeback && copy_to_user(user_msrs->entries, entries, size))
3792 goto out_free;
3793
3794 r = n;
3795
3796out_free:
7a73c028 3797 kfree(entries);
313a3dc7
CO
3798out:
3799 return r;
3800}
3801
4d5422ce
WL
3802static inline bool kvm_can_mwait_in_guest(void)
3803{
3804 return boot_cpu_has(X86_FEATURE_MWAIT) &&
8e9b29b6
KA
3805 !boot_cpu_has_bug(X86_BUG_MONITOR) &&
3806 boot_cpu_has(X86_FEATURE_ARAT);
4d5422ce
WL
3807}
3808
c21d54f0
VK
3809static int kvm_ioctl_get_supported_hv_cpuid(struct kvm_vcpu *vcpu,
3810 struct kvm_cpuid2 __user *cpuid_arg)
3811{
3812 struct kvm_cpuid2 cpuid;
3813 int r;
3814
3815 r = -EFAULT;
3816 if (copy_from_user(&cpuid, cpuid_arg, sizeof(cpuid)))
3817 return r;
3818
3819 r = kvm_get_hv_cpuid(vcpu, &cpuid, cpuid_arg->entries);
3820 if (r)
3821 return r;
3822
3823 r = -EFAULT;
3824 if (copy_to_user(cpuid_arg, &cpuid, sizeof(cpuid)))
3825 return r;
3826
3827 return 0;
3828}
3829
784aa3d7 3830int kvm_vm_ioctl_check_extension(struct kvm *kvm, long ext)
018d00d2 3831{
4d5422ce 3832 int r = 0;
018d00d2
ZX
3833
3834 switch (ext) {
3835 case KVM_CAP_IRQCHIP:
3836 case KVM_CAP_HLT:
3837 case KVM_CAP_MMU_SHADOW_CACHE_CONTROL:
018d00d2 3838 case KVM_CAP_SET_TSS_ADDR:
07716717 3839 case KVM_CAP_EXT_CPUID:
9c15bb1d 3840 case KVM_CAP_EXT_EMUL_CPUID:
c8076604 3841 case KVM_CAP_CLOCKSOURCE:
7837699f 3842 case KVM_CAP_PIT:
a28e4f5a 3843 case KVM_CAP_NOP_IO_DELAY:
62d9f0db 3844 case KVM_CAP_MP_STATE:
ed848624 3845 case KVM_CAP_SYNC_MMU:
a355c85c 3846 case KVM_CAP_USER_NMI:
52d939a0 3847 case KVM_CAP_REINJECT_CONTROL:
4925663a 3848 case KVM_CAP_IRQ_INJECT_STATUS:
d34e6b17 3849 case KVM_CAP_IOEVENTFD:
f848a5a8 3850 case KVM_CAP_IOEVENTFD_NO_LENGTH:
c5ff41ce 3851 case KVM_CAP_PIT2:
e9f42757 3852 case KVM_CAP_PIT_STATE2:
b927a3ce 3853 case KVM_CAP_SET_IDENTITY_MAP_ADDR:
3cfc3092 3854 case KVM_CAP_VCPU_EVENTS:
55cd8e5a 3855 case KVM_CAP_HYPERV:
10388a07 3856 case KVM_CAP_HYPERV_VAPIC:
c25bc163 3857 case KVM_CAP_HYPERV_SPIN:
5c919412 3858 case KVM_CAP_HYPERV_SYNIC:
efc479e6 3859 case KVM_CAP_HYPERV_SYNIC2:
d3457c87 3860 case KVM_CAP_HYPERV_VP_INDEX:
faeb7833 3861 case KVM_CAP_HYPERV_EVENTFD:
c1aea919 3862 case KVM_CAP_HYPERV_TLBFLUSH:
214ff83d 3863 case KVM_CAP_HYPERV_SEND_IPI:
2bc39970 3864 case KVM_CAP_HYPERV_CPUID:
c21d54f0 3865 case KVM_CAP_SYS_HYPERV_CPUID:
ab9f4ecb 3866 case KVM_CAP_PCI_SEGMENT:
a1efbe77 3867 case KVM_CAP_DEBUGREGS:
d2be1651 3868 case KVM_CAP_X86_ROBUST_SINGLESTEP:
2d5b5a66 3869 case KVM_CAP_XSAVE:
344d9588 3870 case KVM_CAP_ASYNC_PF:
72de5fa4 3871 case KVM_CAP_ASYNC_PF_INT:
92a1f12d 3872 case KVM_CAP_GET_TSC_KHZ:
1c0b28c2 3873 case KVM_CAP_KVMCLOCK_CTRL:
4d8b81ab 3874 case KVM_CAP_READONLY_MEM:
5f66b620 3875 case KVM_CAP_HYPERV_TIME:
100943c5 3876 case KVM_CAP_IOAPIC_POLARITY_IGNORED:
defcf51f 3877 case KVM_CAP_TSC_DEADLINE_TIMER:
90de4a18 3878 case KVM_CAP_DISABLE_QUIRKS:
d71ba788 3879 case KVM_CAP_SET_BOOT_CPU_ID:
49df6397 3880 case KVM_CAP_SPLIT_IRQCHIP:
460df4c1 3881 case KVM_CAP_IMMEDIATE_EXIT:
66bb8a06 3882 case KVM_CAP_PMU_EVENT_FILTER:
801e459a 3883 case KVM_CAP_GET_MSR_FEATURES:
6fbbde9a 3884 case KVM_CAP_MSR_PLATFORM_INFO:
c4f55198 3885 case KVM_CAP_EXCEPTION_PAYLOAD:
b9b2782c 3886 case KVM_CAP_SET_GUEST_DEBUG:
1aa561b1 3887 case KVM_CAP_LAST_CPU:
1ae09954 3888 case KVM_CAP_X86_USER_SPACE_MSR:
1a155254 3889 case KVM_CAP_X86_MSR_FILTER:
66570e96 3890 case KVM_CAP_ENFORCE_PV_FEATURE_CPUID:
fe7e9488
SC
3891#ifdef CONFIG_X86_SGX_KVM
3892 case KVM_CAP_SGX_ATTRIBUTE:
3893#endif
54526d1f 3894 case KVM_CAP_VM_COPY_ENC_CONTEXT_FROM:
018d00d2
ZX
3895 r = 1;
3896 break;
7e582ccb
ML
3897 case KVM_CAP_SET_GUEST_DEBUG2:
3898 return KVM_GUESTDBG_VALID_MASK;
b59b153d 3899#ifdef CONFIG_KVM_XEN
23200b7a
JM
3900 case KVM_CAP_XEN_HVM:
3901 r = KVM_XEN_HVM_CONFIG_HYPERCALL_MSR |
8d4e7e80
DW
3902 KVM_XEN_HVM_CONFIG_INTERCEPT_HCALL |
3903 KVM_XEN_HVM_CONFIG_SHARED_INFO;
30b5c851
DW
3904 if (sched_info_on())
3905 r |= KVM_XEN_HVM_CONFIG_RUNSTATE;
23200b7a 3906 break;
b59b153d 3907#endif
01643c51
KH
3908 case KVM_CAP_SYNC_REGS:
3909 r = KVM_SYNC_X86_VALID_FIELDS;
3910 break;
e3fd9a93
PB
3911 case KVM_CAP_ADJUST_CLOCK:
3912 r = KVM_CLOCK_TSC_STABLE;
3913 break;
4d5422ce 3914 case KVM_CAP_X86_DISABLE_EXITS:
b5170063
WL
3915 r |= KVM_X86_DISABLE_EXITS_HLT | KVM_X86_DISABLE_EXITS_PAUSE |
3916 KVM_X86_DISABLE_EXITS_CSTATE;
4d5422ce
WL
3917 if(kvm_can_mwait_in_guest())
3918 r |= KVM_X86_DISABLE_EXITS_MWAIT;
668fffa3 3919 break;
6d396b55
PB
3920 case KVM_CAP_X86_SMM:
3921 /* SMBASE is usually relocated above 1M on modern chipsets,
3922 * and SMM handlers might indeed rely on 4G segment limits,
3923 * so do not report SMM to be available if real mode is
3924 * emulated via vm86 mode. Still, do not go to great lengths
3925 * to avoid userspace's usage of the feature, because it is a
3926 * fringe case that is not enabled except via specific settings
3927 * of the module parameters.
3928 */
b3646477 3929 r = static_call(kvm_x86_has_emulated_msr)(kvm, MSR_IA32_SMBASE);
6d396b55 3930 break;
774ead3a 3931 case KVM_CAP_VAPIC:
b3646477 3932 r = !static_call(kvm_x86_cpu_has_accelerated_tpr)();
774ead3a 3933 break;
f725230a 3934 case KVM_CAP_NR_VCPUS:
8c3ba334
SL
3935 r = KVM_SOFT_MAX_VCPUS;
3936 break;
3937 case KVM_CAP_MAX_VCPUS:
f725230a
AK
3938 r = KVM_MAX_VCPUS;
3939 break;
a86cb413
TH
3940 case KVM_CAP_MAX_VCPU_ID:
3941 r = KVM_MAX_VCPU_ID;
3942 break;
a68a6a72
MT
3943 case KVM_CAP_PV_MMU: /* obsolete */
3944 r = 0;
2f333bcb 3945 break;
890ca9ae
HY
3946 case KVM_CAP_MCE:
3947 r = KVM_MAX_MCE_BANKS;
3948 break;
2d5b5a66 3949 case KVM_CAP_XCRS:
d366bf7e 3950 r = boot_cpu_has(X86_FEATURE_XSAVE);
2d5b5a66 3951 break;
92a1f12d
JR
3952 case KVM_CAP_TSC_CONTROL:
3953 r = kvm_has_tsc_control;
3954 break;
37131313
RK
3955 case KVM_CAP_X2APIC_API:
3956 r = KVM_X2APIC_API_VALID_FLAGS;
3957 break;
8fcc4b59 3958 case KVM_CAP_NESTED_STATE:
33b22172
PB
3959 r = kvm_x86_ops.nested_ops->get_state ?
3960 kvm_x86_ops.nested_ops->get_state(NULL, NULL, 0) : 0;
8fcc4b59 3961 break;
344c6c80 3962 case KVM_CAP_HYPERV_DIRECT_TLBFLUSH:
afaf0b2f 3963 r = kvm_x86_ops.enable_direct_tlbflush != NULL;
5a0165f6
VK
3964 break;
3965 case KVM_CAP_HYPERV_ENLIGHTENED_VMCS:
33b22172 3966 r = kvm_x86_ops.nested_ops->enable_evmcs != NULL;
344c6c80 3967 break;
3edd6839
MG
3968 case KVM_CAP_SMALLER_MAXPHYADDR:
3969 r = (int) allow_smaller_maxphyaddr;
3970 break;
004a0124
AJ
3971 case KVM_CAP_STEAL_TIME:
3972 r = sched_info_on();
3973 break;
fe6b6bc8
CQ
3974 case KVM_CAP_X86_BUS_LOCK_EXIT:
3975 if (kvm_has_bus_lock_exit)
3976 r = KVM_BUS_LOCK_DETECTION_OFF |
3977 KVM_BUS_LOCK_DETECTION_EXIT;
3978 else
3979 r = 0;
3980 break;
018d00d2 3981 default:
018d00d2
ZX
3982 break;
3983 }
3984 return r;
3985
3986}
3987
043405e1
CO
3988long kvm_arch_dev_ioctl(struct file *filp,
3989 unsigned int ioctl, unsigned long arg)
3990{
3991 void __user *argp = (void __user *)arg;
3992 long r;
3993
3994 switch (ioctl) {
3995 case KVM_GET_MSR_INDEX_LIST: {
3996 struct kvm_msr_list __user *user_msr_list = argp;
3997 struct kvm_msr_list msr_list;
3998 unsigned n;
3999
4000 r = -EFAULT;
0e96f31e 4001 if (copy_from_user(&msr_list, user_msr_list, sizeof(msr_list)))
043405e1
CO
4002 goto out;
4003 n = msr_list.nmsrs;
62ef68bb 4004 msr_list.nmsrs = num_msrs_to_save + num_emulated_msrs;
0e96f31e 4005 if (copy_to_user(user_msr_list, &msr_list, sizeof(msr_list)))
043405e1
CO
4006 goto out;
4007 r = -E2BIG;
e125e7b6 4008 if (n < msr_list.nmsrs)
043405e1
CO
4009 goto out;
4010 r = -EFAULT;
4011 if (copy_to_user(user_msr_list->indices, &msrs_to_save,
4012 num_msrs_to_save * sizeof(u32)))
4013 goto out;
e125e7b6 4014 if (copy_to_user(user_msr_list->indices + num_msrs_to_save,
043405e1 4015 &emulated_msrs,
62ef68bb 4016 num_emulated_msrs * sizeof(u32)))
043405e1
CO
4017 goto out;
4018 r = 0;
4019 break;
4020 }
9c15bb1d
BP
4021 case KVM_GET_SUPPORTED_CPUID:
4022 case KVM_GET_EMULATED_CPUID: {
674eea0f
AK
4023 struct kvm_cpuid2 __user *cpuid_arg = argp;
4024 struct kvm_cpuid2 cpuid;
4025
4026 r = -EFAULT;
0e96f31e 4027 if (copy_from_user(&cpuid, cpuid_arg, sizeof(cpuid)))
674eea0f 4028 goto out;
9c15bb1d
BP
4029
4030 r = kvm_dev_ioctl_get_cpuid(&cpuid, cpuid_arg->entries,
4031 ioctl);
674eea0f
AK
4032 if (r)
4033 goto out;
4034
4035 r = -EFAULT;
0e96f31e 4036 if (copy_to_user(cpuid_arg, &cpuid, sizeof(cpuid)))
674eea0f
AK
4037 goto out;
4038 r = 0;
4039 break;
4040 }
cf6c26ec 4041 case KVM_X86_GET_MCE_CAP_SUPPORTED:
890ca9ae 4042 r = -EFAULT;
c45dcc71
AR
4043 if (copy_to_user(argp, &kvm_mce_cap_supported,
4044 sizeof(kvm_mce_cap_supported)))
890ca9ae
HY
4045 goto out;
4046 r = 0;
4047 break;
801e459a
TL
4048 case KVM_GET_MSR_FEATURE_INDEX_LIST: {
4049 struct kvm_msr_list __user *user_msr_list = argp;
4050 struct kvm_msr_list msr_list;
4051 unsigned int n;
4052
4053 r = -EFAULT;
4054 if (copy_from_user(&msr_list, user_msr_list, sizeof(msr_list)))
4055 goto out;
4056 n = msr_list.nmsrs;
4057 msr_list.nmsrs = num_msr_based_features;
4058 if (copy_to_user(user_msr_list, &msr_list, sizeof(msr_list)))
4059 goto out;
4060 r = -E2BIG;
4061 if (n < msr_list.nmsrs)
4062 goto out;
4063 r = -EFAULT;
4064 if (copy_to_user(user_msr_list->indices, &msr_based_features,
4065 num_msr_based_features * sizeof(u32)))
4066 goto out;
4067 r = 0;
4068 break;
4069 }
4070 case KVM_GET_MSRS:
4071 r = msr_io(NULL, argp, do_get_msr_feature, 1);
4072 break;
c21d54f0
VK
4073 case KVM_GET_SUPPORTED_HV_CPUID:
4074 r = kvm_ioctl_get_supported_hv_cpuid(NULL, argp);
4075 break;
043405e1
CO
4076 default:
4077 r = -EINVAL;
cf6c26ec 4078 break;
043405e1
CO
4079 }
4080out:
4081 return r;
4082}
4083
f5f48ee1
SY
4084static void wbinvd_ipi(void *garbage)
4085{
4086 wbinvd();
4087}
4088
4089static bool need_emulate_wbinvd(struct kvm_vcpu *vcpu)
4090{
e0f0bbc5 4091 return kvm_arch_has_noncoherent_dma(vcpu->kvm);
f5f48ee1
SY
4092}
4093
313a3dc7
CO
4094void kvm_arch_vcpu_load(struct kvm_vcpu *vcpu, int cpu)
4095{
f5f48ee1
SY
4096 /* Address WBINVD may be executed by guest */
4097 if (need_emulate_wbinvd(vcpu)) {
b3646477 4098 if (static_call(kvm_x86_has_wbinvd_exit)())
f5f48ee1
SY
4099 cpumask_set_cpu(cpu, vcpu->arch.wbinvd_dirty_mask);
4100 else if (vcpu->cpu != -1 && vcpu->cpu != cpu)
4101 smp_call_function_single(vcpu->cpu,
4102 wbinvd_ipi, NULL, 1);
4103 }
4104
b3646477 4105 static_call(kvm_x86_vcpu_load)(vcpu, cpu);
8f6055cb 4106
37486135
BM
4107 /* Save host pkru register if supported */
4108 vcpu->arch.host_pkru = read_pkru();
4109
0dd6a6ed
ZA
4110 /* Apply any externally detected TSC adjustments (due to suspend) */
4111 if (unlikely(vcpu->arch.tsc_offset_adjustment)) {
4112 adjust_tsc_offset_host(vcpu, vcpu->arch.tsc_offset_adjustment);
4113 vcpu->arch.tsc_offset_adjustment = 0;
105b21bb 4114 kvm_make_request(KVM_REQ_CLOCK_UPDATE, vcpu);
0dd6a6ed 4115 }
8f6055cb 4116
b0c39dc6 4117 if (unlikely(vcpu->cpu != cpu) || kvm_check_tsc_unstable()) {
6f526ec5 4118 s64 tsc_delta = !vcpu->arch.last_host_tsc ? 0 :
4ea1636b 4119 rdtsc() - vcpu->arch.last_host_tsc;
e48672fa
ZA
4120 if (tsc_delta < 0)
4121 mark_tsc_unstable("KVM discovered backwards TSC");
ce7a058a 4122
b0c39dc6 4123 if (kvm_check_tsc_unstable()) {
07c1419a 4124 u64 offset = kvm_compute_tsc_offset(vcpu,
b183aa58 4125 vcpu->arch.last_guest_tsc);
a545ab6a 4126 kvm_vcpu_write_tsc_offset(vcpu, offset);
c285545f 4127 vcpu->arch.tsc_catchup = 1;
c285545f 4128 }
a749e247
PB
4129
4130 if (kvm_lapic_hv_timer_in_use(vcpu))
4131 kvm_lapic_restart_hv_timer(vcpu);
4132
d98d07ca
MT
4133 /*
4134 * On a host with synchronized TSC, there is no need to update
4135 * kvmclock on vcpu->cpu migration
4136 */
4137 if (!vcpu->kvm->arch.use_master_clock || vcpu->cpu == -1)
0061d53d 4138 kvm_make_request(KVM_REQ_GLOBAL_CLOCK_UPDATE, vcpu);
c285545f 4139 if (vcpu->cpu != cpu)
1bd2009e 4140 kvm_make_request(KVM_REQ_MIGRATE_TIMER, vcpu);
e48672fa 4141 vcpu->cpu = cpu;
6b7d7e76 4142 }
c9aaa895 4143
c9aaa895 4144 kvm_make_request(KVM_REQ_STEAL_UPDATE, vcpu);
313a3dc7
CO
4145}
4146
0b9f6c46
PX
4147static void kvm_steal_time_set_preempted(struct kvm_vcpu *vcpu)
4148{
b0431382
BO
4149 struct kvm_host_map map;
4150 struct kvm_steal_time *st;
4151
0b9f6c46
PX
4152 if (!(vcpu->arch.st.msr_val & KVM_MSR_ENABLED))
4153 return;
4154
a6bd811f 4155 if (vcpu->arch.st.preempted)
8c6de56a
BO
4156 return;
4157
b0431382
BO
4158 if (kvm_map_gfn(vcpu, vcpu->arch.st.msr_val >> PAGE_SHIFT, &map,
4159 &vcpu->arch.st.cache, true))
9c1a0744 4160 return;
b0431382
BO
4161
4162 st = map.hva +
4163 offset_in_page(vcpu->arch.st.msr_val & KVM_STEAL_VALID_BITS);
0b9f6c46 4164
a6bd811f 4165 st->preempted = vcpu->arch.st.preempted = KVM_VCPU_PREEMPTED;
0b9f6c46 4166
b0431382 4167 kvm_unmap_gfn(vcpu, &map, &vcpu->arch.st.cache, true, true);
0b9f6c46
PX
4168}
4169
313a3dc7
CO
4170void kvm_arch_vcpu_put(struct kvm_vcpu *vcpu)
4171{
9c1a0744
WL
4172 int idx;
4173
f1c6366e 4174 if (vcpu->preempted && !vcpu->arch.guest_state_protected)
b3646477 4175 vcpu->arch.preempted_in_kernel = !static_call(kvm_x86_get_cpl)(vcpu);
de63ad4c 4176
9c1a0744
WL
4177 /*
4178 * Take the srcu lock as memslots will be accessed to check the gfn
4179 * cache generation against the memslots generation.
4180 */
4181 idx = srcu_read_lock(&vcpu->kvm->srcu);
30b5c851
DW
4182 if (kvm_xen_msr_enabled(vcpu->kvm))
4183 kvm_xen_runstate_set_preempted(vcpu);
4184 else
4185 kvm_steal_time_set_preempted(vcpu);
9c1a0744 4186 srcu_read_unlock(&vcpu->kvm->srcu, idx);
30b5c851 4187
b3646477 4188 static_call(kvm_x86_vcpu_put)(vcpu);
4ea1636b 4189 vcpu->arch.last_host_tsc = rdtsc();
efdab992 4190 /*
f9dcf08e
RK
4191 * If userspace has set any breakpoints or watchpoints, dr6 is restored
4192 * on every vmexit, but if not, we might have a stale dr6 from the
4193 * guest. do_debug expects dr6 to be cleared after it runs, do the same.
efdab992 4194 */
f9dcf08e 4195 set_debugreg(0, 6);
313a3dc7
CO
4196}
4197
313a3dc7
CO
4198static int kvm_vcpu_ioctl_get_lapic(struct kvm_vcpu *vcpu,
4199 struct kvm_lapic_state *s)
4200{
fa59cc00 4201 if (vcpu->arch.apicv_active)
b3646477 4202 static_call(kvm_x86_sync_pir_to_irr)(vcpu);
d62caabb 4203
a92e2543 4204 return kvm_apic_get_state(vcpu, s);
313a3dc7
CO
4205}
4206
4207static int kvm_vcpu_ioctl_set_lapic(struct kvm_vcpu *vcpu,
4208 struct kvm_lapic_state *s)
4209{
a92e2543
RK
4210 int r;
4211
4212 r = kvm_apic_set_state(vcpu, s);
4213 if (r)
4214 return r;
cb142eb7 4215 update_cr8_intercept(vcpu);
313a3dc7
CO
4216
4217 return 0;
4218}
4219
127a457a
MG
4220static int kvm_cpu_accept_dm_intr(struct kvm_vcpu *vcpu)
4221{
71cc849b
PB
4222 /*
4223 * We can accept userspace's request for interrupt injection
4224 * as long as we have a place to store the interrupt number.
4225 * The actual injection will happen when the CPU is able to
4226 * deliver the interrupt.
4227 */
4228 if (kvm_cpu_has_extint(vcpu))
4229 return false;
4230
4231 /* Acknowledging ExtINT does not happen if LINT0 is masked. */
127a457a
MG
4232 return (!lapic_in_kernel(vcpu) ||
4233 kvm_apic_accept_pic_intr(vcpu));
4234}
4235
782d422b
MG
4236static int kvm_vcpu_ready_for_interrupt_injection(struct kvm_vcpu *vcpu)
4237{
4238 return kvm_arch_interrupt_allowed(vcpu) &&
782d422b
MG
4239 kvm_cpu_accept_dm_intr(vcpu);
4240}
4241
f77bc6a4
ZX
4242static int kvm_vcpu_ioctl_interrupt(struct kvm_vcpu *vcpu,
4243 struct kvm_interrupt *irq)
4244{
02cdb50f 4245 if (irq->irq >= KVM_NR_INTERRUPTS)
f77bc6a4 4246 return -EINVAL;
1c1a9ce9
SR
4247
4248 if (!irqchip_in_kernel(vcpu->kvm)) {
4249 kvm_queue_interrupt(vcpu, irq->irq, false);
4250 kvm_make_request(KVM_REQ_EVENT, vcpu);
4251 return 0;
4252 }
4253
4254 /*
4255 * With in-kernel LAPIC, we only use this to inject EXTINT, so
4256 * fail for in-kernel 8259.
4257 */
4258 if (pic_in_kernel(vcpu->kvm))
f77bc6a4 4259 return -ENXIO;
f77bc6a4 4260
1c1a9ce9
SR
4261 if (vcpu->arch.pending_external_vector != -1)
4262 return -EEXIST;
f77bc6a4 4263
1c1a9ce9 4264 vcpu->arch.pending_external_vector = irq->irq;
934bf653 4265 kvm_make_request(KVM_REQ_EVENT, vcpu);
f77bc6a4
ZX
4266 return 0;
4267}
4268
c4abb7c9
JK
4269static int kvm_vcpu_ioctl_nmi(struct kvm_vcpu *vcpu)
4270{
c4abb7c9 4271 kvm_inject_nmi(vcpu);
c4abb7c9
JK
4272
4273 return 0;
4274}
4275
f077825a
PB
4276static int kvm_vcpu_ioctl_smi(struct kvm_vcpu *vcpu)
4277{
64d60670
PB
4278 kvm_make_request(KVM_REQ_SMI, vcpu);
4279
f077825a
PB
4280 return 0;
4281}
4282
b209749f
AK
4283static int vcpu_ioctl_tpr_access_reporting(struct kvm_vcpu *vcpu,
4284 struct kvm_tpr_access_ctl *tac)
4285{
4286 if (tac->flags)
4287 return -EINVAL;
4288 vcpu->arch.tpr_access_reporting = !!tac->enabled;
4289 return 0;
4290}
4291
890ca9ae
HY
4292static int kvm_vcpu_ioctl_x86_setup_mce(struct kvm_vcpu *vcpu,
4293 u64 mcg_cap)
4294{
4295 int r;
4296 unsigned bank_num = mcg_cap & 0xff, bank;
4297
4298 r = -EINVAL;
c4e0e4ab 4299 if (!bank_num || bank_num > KVM_MAX_MCE_BANKS)
890ca9ae 4300 goto out;
c45dcc71 4301 if (mcg_cap & ~(kvm_mce_cap_supported | 0xff | 0xff0000))
890ca9ae
HY
4302 goto out;
4303 r = 0;
4304 vcpu->arch.mcg_cap = mcg_cap;
4305 /* Init IA32_MCG_CTL to all 1s */
4306 if (mcg_cap & MCG_CTL_P)
4307 vcpu->arch.mcg_ctl = ~(u64)0;
4308 /* Init IA32_MCi_CTL to all 1s */
4309 for (bank = 0; bank < bank_num; bank++)
4310 vcpu->arch.mce_banks[bank*4] = ~(u64)0;
c45dcc71 4311
b3646477 4312 static_call(kvm_x86_setup_mce)(vcpu);
890ca9ae
HY
4313out:
4314 return r;
4315}
4316
4317static int kvm_vcpu_ioctl_x86_set_mce(struct kvm_vcpu *vcpu,
4318 struct kvm_x86_mce *mce)
4319{
4320 u64 mcg_cap = vcpu->arch.mcg_cap;
4321 unsigned bank_num = mcg_cap & 0xff;
4322 u64 *banks = vcpu->arch.mce_banks;
4323
4324 if (mce->bank >= bank_num || !(mce->status & MCI_STATUS_VAL))
4325 return -EINVAL;
4326 /*
4327 * if IA32_MCG_CTL is not all 1s, the uncorrected error
4328 * reporting is disabled
4329 */
4330 if ((mce->status & MCI_STATUS_UC) && (mcg_cap & MCG_CTL_P) &&
4331 vcpu->arch.mcg_ctl != ~(u64)0)
4332 return 0;
4333 banks += 4 * mce->bank;
4334 /*
4335 * if IA32_MCi_CTL is not all 1s, the uncorrected error
4336 * reporting is disabled for the bank
4337 */
4338 if ((mce->status & MCI_STATUS_UC) && banks[0] != ~(u64)0)
4339 return 0;
4340 if (mce->status & MCI_STATUS_UC) {
4341 if ((vcpu->arch.mcg_status & MCG_STATUS_MCIP) ||
fc78f519 4342 !kvm_read_cr4_bits(vcpu, X86_CR4_MCE)) {
a8eeb04a 4343 kvm_make_request(KVM_REQ_TRIPLE_FAULT, vcpu);
890ca9ae
HY
4344 return 0;
4345 }
4346 if (banks[1] & MCI_STATUS_VAL)
4347 mce->status |= MCI_STATUS_OVER;
4348 banks[2] = mce->addr;
4349 banks[3] = mce->misc;
4350 vcpu->arch.mcg_status = mce->mcg_status;
4351 banks[1] = mce->status;
4352 kvm_queue_exception(vcpu, MC_VECTOR);
4353 } else if (!(banks[1] & MCI_STATUS_VAL)
4354 || !(banks[1] & MCI_STATUS_UC)) {
4355 if (banks[1] & MCI_STATUS_VAL)
4356 mce->status |= MCI_STATUS_OVER;
4357 banks[2] = mce->addr;
4358 banks[3] = mce->misc;
4359 banks[1] = mce->status;
4360 } else
4361 banks[1] |= MCI_STATUS_OVER;
4362 return 0;
4363}
4364
3cfc3092
JK
4365static void kvm_vcpu_ioctl_x86_get_vcpu_events(struct kvm_vcpu *vcpu,
4366 struct kvm_vcpu_events *events)
4367{
7460fb4a 4368 process_nmi(vcpu);
59073aaf 4369
1f7becf1
JZ
4370 if (kvm_check_request(KVM_REQ_SMI, vcpu))
4371 process_smi(vcpu);
4372
a06230b6
OU
4373 /*
4374 * In guest mode, payload delivery should be deferred,
4375 * so that the L1 hypervisor can intercept #PF before
4376 * CR2 is modified (or intercept #DB before DR6 is
4377 * modified under nVMX). Unless the per-VM capability,
4378 * KVM_CAP_EXCEPTION_PAYLOAD, is set, we may not defer the delivery of
4379 * an exception payload and handle after a KVM_GET_VCPU_EVENTS. Since we
4380 * opportunistically defer the exception payload, deliver it if the
4381 * capability hasn't been requested before processing a
4382 * KVM_GET_VCPU_EVENTS.
4383 */
4384 if (!vcpu->kvm->arch.exception_payload_enabled &&
4385 vcpu->arch.exception.pending && vcpu->arch.exception.has_payload)
4386 kvm_deliver_exception_payload(vcpu);
4387
664f8e26 4388 /*
59073aaf
JM
4389 * The API doesn't provide the instruction length for software
4390 * exceptions, so don't report them. As long as the guest RIP
4391 * isn't advanced, we should expect to encounter the exception
4392 * again.
664f8e26 4393 */
59073aaf
JM
4394 if (kvm_exception_is_soft(vcpu->arch.exception.nr)) {
4395 events->exception.injected = 0;
4396 events->exception.pending = 0;
4397 } else {
4398 events->exception.injected = vcpu->arch.exception.injected;
4399 events->exception.pending = vcpu->arch.exception.pending;
4400 /*
4401 * For ABI compatibility, deliberately conflate
4402 * pending and injected exceptions when
4403 * KVM_CAP_EXCEPTION_PAYLOAD isn't enabled.
4404 */
4405 if (!vcpu->kvm->arch.exception_payload_enabled)
4406 events->exception.injected |=
4407 vcpu->arch.exception.pending;
4408 }
3cfc3092
JK
4409 events->exception.nr = vcpu->arch.exception.nr;
4410 events->exception.has_error_code = vcpu->arch.exception.has_error_code;
4411 events->exception.error_code = vcpu->arch.exception.error_code;
59073aaf
JM
4412 events->exception_has_payload = vcpu->arch.exception.has_payload;
4413 events->exception_payload = vcpu->arch.exception.payload;
3cfc3092 4414
03b82a30 4415 events->interrupt.injected =
04140b41 4416 vcpu->arch.interrupt.injected && !vcpu->arch.interrupt.soft;
3cfc3092 4417 events->interrupt.nr = vcpu->arch.interrupt.nr;
03b82a30 4418 events->interrupt.soft = 0;
b3646477 4419 events->interrupt.shadow = static_call(kvm_x86_get_interrupt_shadow)(vcpu);
3cfc3092
JK
4420
4421 events->nmi.injected = vcpu->arch.nmi_injected;
7460fb4a 4422 events->nmi.pending = vcpu->arch.nmi_pending != 0;
b3646477 4423 events->nmi.masked = static_call(kvm_x86_get_nmi_mask)(vcpu);
97e69aa6 4424 events->nmi.pad = 0;
3cfc3092 4425
66450a21 4426 events->sipi_vector = 0; /* never valid when reporting to user space */
3cfc3092 4427
f077825a
PB
4428 events->smi.smm = is_smm(vcpu);
4429 events->smi.pending = vcpu->arch.smi_pending;
4430 events->smi.smm_inside_nmi =
4431 !!(vcpu->arch.hflags & HF_SMM_INSIDE_NMI_MASK);
4432 events->smi.latched_init = kvm_lapic_latched_init(vcpu);
4433
dab4b911 4434 events->flags = (KVM_VCPUEVENT_VALID_NMI_PENDING
f077825a
PB
4435 | KVM_VCPUEVENT_VALID_SHADOW
4436 | KVM_VCPUEVENT_VALID_SMM);
59073aaf
JM
4437 if (vcpu->kvm->arch.exception_payload_enabled)
4438 events->flags |= KVM_VCPUEVENT_VALID_PAYLOAD;
4439
97e69aa6 4440 memset(&events->reserved, 0, sizeof(events->reserved));
3cfc3092
JK
4441}
4442
c5833c7a 4443static void kvm_smm_changed(struct kvm_vcpu *vcpu);
6ef4e07e 4444
3cfc3092
JK
4445static int kvm_vcpu_ioctl_x86_set_vcpu_events(struct kvm_vcpu *vcpu,
4446 struct kvm_vcpu_events *events)
4447{
dab4b911 4448 if (events->flags & ~(KVM_VCPUEVENT_VALID_NMI_PENDING
48005f64 4449 | KVM_VCPUEVENT_VALID_SIPI_VECTOR
f077825a 4450 | KVM_VCPUEVENT_VALID_SHADOW
59073aaf
JM
4451 | KVM_VCPUEVENT_VALID_SMM
4452 | KVM_VCPUEVENT_VALID_PAYLOAD))
3cfc3092
JK
4453 return -EINVAL;
4454
59073aaf
JM
4455 if (events->flags & KVM_VCPUEVENT_VALID_PAYLOAD) {
4456 if (!vcpu->kvm->arch.exception_payload_enabled)
4457 return -EINVAL;
4458 if (events->exception.pending)
4459 events->exception.injected = 0;
4460 else
4461 events->exception_has_payload = 0;
4462 } else {
4463 events->exception.pending = 0;
4464 events->exception_has_payload = 0;
4465 }
4466
4467 if ((events->exception.injected || events->exception.pending) &&
4468 (events->exception.nr > 31 || events->exception.nr == NMI_VECTOR))
78e546c8
PB
4469 return -EINVAL;
4470
28bf2888
DH
4471 /* INITs are latched while in SMM */
4472 if (events->flags & KVM_VCPUEVENT_VALID_SMM &&
4473 (events->smi.smm || events->smi.pending) &&
4474 vcpu->arch.mp_state == KVM_MP_STATE_INIT_RECEIVED)
4475 return -EINVAL;
4476
7460fb4a 4477 process_nmi(vcpu);
59073aaf
JM
4478 vcpu->arch.exception.injected = events->exception.injected;
4479 vcpu->arch.exception.pending = events->exception.pending;
3cfc3092
JK
4480 vcpu->arch.exception.nr = events->exception.nr;
4481 vcpu->arch.exception.has_error_code = events->exception.has_error_code;
4482 vcpu->arch.exception.error_code = events->exception.error_code;
59073aaf
JM
4483 vcpu->arch.exception.has_payload = events->exception_has_payload;
4484 vcpu->arch.exception.payload = events->exception_payload;
3cfc3092 4485
04140b41 4486 vcpu->arch.interrupt.injected = events->interrupt.injected;
3cfc3092
JK
4487 vcpu->arch.interrupt.nr = events->interrupt.nr;
4488 vcpu->arch.interrupt.soft = events->interrupt.soft;
48005f64 4489 if (events->flags & KVM_VCPUEVENT_VALID_SHADOW)
b3646477
JB
4490 static_call(kvm_x86_set_interrupt_shadow)(vcpu,
4491 events->interrupt.shadow);
3cfc3092
JK
4492
4493 vcpu->arch.nmi_injected = events->nmi.injected;
dab4b911
JK
4494 if (events->flags & KVM_VCPUEVENT_VALID_NMI_PENDING)
4495 vcpu->arch.nmi_pending = events->nmi.pending;
b3646477 4496 static_call(kvm_x86_set_nmi_mask)(vcpu, events->nmi.masked);
3cfc3092 4497
66450a21 4498 if (events->flags & KVM_VCPUEVENT_VALID_SIPI_VECTOR &&
bce87cce 4499 lapic_in_kernel(vcpu))
66450a21 4500 vcpu->arch.apic->sipi_vector = events->sipi_vector;
3cfc3092 4501
f077825a 4502 if (events->flags & KVM_VCPUEVENT_VALID_SMM) {
c5833c7a
SC
4503 if (!!(vcpu->arch.hflags & HF_SMM_MASK) != events->smi.smm) {
4504 if (events->smi.smm)
4505 vcpu->arch.hflags |= HF_SMM_MASK;
4506 else
4507 vcpu->arch.hflags &= ~HF_SMM_MASK;
4508 kvm_smm_changed(vcpu);
4509 }
6ef4e07e 4510
f077825a 4511 vcpu->arch.smi_pending = events->smi.pending;
f4ef1910
WL
4512
4513 if (events->smi.smm) {
4514 if (events->smi.smm_inside_nmi)
4515 vcpu->arch.hflags |= HF_SMM_INSIDE_NMI_MASK;
f077825a 4516 else
f4ef1910 4517 vcpu->arch.hflags &= ~HF_SMM_INSIDE_NMI_MASK;
ff90afa7
LA
4518 }
4519
4520 if (lapic_in_kernel(vcpu)) {
4521 if (events->smi.latched_init)
4522 set_bit(KVM_APIC_INIT, &vcpu->arch.apic->pending_events);
4523 else
4524 clear_bit(KVM_APIC_INIT, &vcpu->arch.apic->pending_events);
f077825a
PB
4525 }
4526 }
4527
3842d135
AK
4528 kvm_make_request(KVM_REQ_EVENT, vcpu);
4529
3cfc3092
JK
4530 return 0;
4531}
4532
a1efbe77
JK
4533static void kvm_vcpu_ioctl_x86_get_debugregs(struct kvm_vcpu *vcpu,
4534 struct kvm_debugregs *dbgregs)
4535{
73aaf249
JK
4536 unsigned long val;
4537
a1efbe77 4538 memcpy(dbgregs->db, vcpu->arch.db, sizeof(vcpu->arch.db));
16f8a6f9 4539 kvm_get_dr(vcpu, 6, &val);
73aaf249 4540 dbgregs->dr6 = val;
a1efbe77
JK
4541 dbgregs->dr7 = vcpu->arch.dr7;
4542 dbgregs->flags = 0;
97e69aa6 4543 memset(&dbgregs->reserved, 0, sizeof(dbgregs->reserved));
a1efbe77
JK
4544}
4545
4546static int kvm_vcpu_ioctl_x86_set_debugregs(struct kvm_vcpu *vcpu,
4547 struct kvm_debugregs *dbgregs)
4548{
4549 if (dbgregs->flags)
4550 return -EINVAL;
4551
fd238002 4552 if (!kvm_dr6_valid(dbgregs->dr6))
d14bdb55 4553 return -EINVAL;
fd238002 4554 if (!kvm_dr7_valid(dbgregs->dr7))
d14bdb55
PB
4555 return -EINVAL;
4556
a1efbe77 4557 memcpy(vcpu->arch.db, dbgregs->db, sizeof(vcpu->arch.db));
ae561ede 4558 kvm_update_dr0123(vcpu);
a1efbe77
JK
4559 vcpu->arch.dr6 = dbgregs->dr6;
4560 vcpu->arch.dr7 = dbgregs->dr7;
9926c9fd 4561 kvm_update_dr7(vcpu);
a1efbe77 4562
a1efbe77
JK
4563 return 0;
4564}
4565
df1daba7
PB
4566#define XSTATE_COMPACTION_ENABLED (1ULL << 63)
4567
4568static void fill_xsave(u8 *dest, struct kvm_vcpu *vcpu)
4569{
b666a4b6 4570 struct xregs_state *xsave = &vcpu->arch.guest_fpu->state.xsave;
400e4b20 4571 u64 xstate_bv = xsave->header.xfeatures;
df1daba7
PB
4572 u64 valid;
4573
4574 /*
4575 * Copy legacy XSAVE area, to avoid complications with CPUID
4576 * leaves 0 and 1 in the loop below.
4577 */
4578 memcpy(dest, xsave, XSAVE_HDR_OFFSET);
4579
4580 /* Set XSTATE_BV */
00c87e9a 4581 xstate_bv &= vcpu->arch.guest_supported_xcr0 | XFEATURE_MASK_FPSSE;
df1daba7
PB
4582 *(u64 *)(dest + XSAVE_HDR_OFFSET) = xstate_bv;
4583
4584 /*
4585 * Copy each region from the possibly compacted offset to the
4586 * non-compacted offset.
4587 */
d91cab78 4588 valid = xstate_bv & ~XFEATURE_MASK_FPSSE;
df1daba7 4589 while (valid) {
abd16d68
SAS
4590 u64 xfeature_mask = valid & -valid;
4591 int xfeature_nr = fls64(xfeature_mask) - 1;
4592 void *src = get_xsave_addr(xsave, xfeature_nr);
df1daba7
PB
4593
4594 if (src) {
4595 u32 size, offset, ecx, edx;
abd16d68 4596 cpuid_count(XSTATE_CPUID, xfeature_nr,
df1daba7 4597 &size, &offset, &ecx, &edx);
abd16d68 4598 if (xfeature_nr == XFEATURE_PKRU)
38cfd5e3
PB
4599 memcpy(dest + offset, &vcpu->arch.pkru,
4600 sizeof(vcpu->arch.pkru));
4601 else
4602 memcpy(dest + offset, src, size);
4603
df1daba7
PB
4604 }
4605
abd16d68 4606 valid -= xfeature_mask;
df1daba7
PB
4607 }
4608}
4609
4610static void load_xsave(struct kvm_vcpu *vcpu, u8 *src)
4611{
b666a4b6 4612 struct xregs_state *xsave = &vcpu->arch.guest_fpu->state.xsave;
df1daba7
PB
4613 u64 xstate_bv = *(u64 *)(src + XSAVE_HDR_OFFSET);
4614 u64 valid;
4615
4616 /*
4617 * Copy legacy XSAVE area, to avoid complications with CPUID
4618 * leaves 0 and 1 in the loop below.
4619 */
4620 memcpy(xsave, src, XSAVE_HDR_OFFSET);
4621
4622 /* Set XSTATE_BV and possibly XCOMP_BV. */
400e4b20 4623 xsave->header.xfeatures = xstate_bv;
782511b0 4624 if (boot_cpu_has(X86_FEATURE_XSAVES))
3a54450b 4625 xsave->header.xcomp_bv = host_xcr0 | XSTATE_COMPACTION_ENABLED;
df1daba7
PB
4626
4627 /*
4628 * Copy each region from the non-compacted offset to the
4629 * possibly compacted offset.
4630 */
d91cab78 4631 valid = xstate_bv & ~XFEATURE_MASK_FPSSE;
df1daba7 4632 while (valid) {
abd16d68
SAS
4633 u64 xfeature_mask = valid & -valid;
4634 int xfeature_nr = fls64(xfeature_mask) - 1;
4635 void *dest = get_xsave_addr(xsave, xfeature_nr);
df1daba7
PB
4636
4637 if (dest) {
4638 u32 size, offset, ecx, edx;
abd16d68 4639 cpuid_count(XSTATE_CPUID, xfeature_nr,
df1daba7 4640 &size, &offset, &ecx, &edx);
abd16d68 4641 if (xfeature_nr == XFEATURE_PKRU)
38cfd5e3
PB
4642 memcpy(&vcpu->arch.pkru, src + offset,
4643 sizeof(vcpu->arch.pkru));
4644 else
4645 memcpy(dest, src + offset, size);
ee4100da 4646 }
df1daba7 4647
abd16d68 4648 valid -= xfeature_mask;
df1daba7
PB
4649 }
4650}
4651
2d5b5a66
SY
4652static void kvm_vcpu_ioctl_x86_get_xsave(struct kvm_vcpu *vcpu,
4653 struct kvm_xsave *guest_xsave)
4654{
ed02b213
TL
4655 if (!vcpu->arch.guest_fpu)
4656 return;
4657
d366bf7e 4658 if (boot_cpu_has(X86_FEATURE_XSAVE)) {
df1daba7
PB
4659 memset(guest_xsave, 0, sizeof(struct kvm_xsave));
4660 fill_xsave((u8 *) guest_xsave->region, vcpu);
4344ee98 4661 } else {
2d5b5a66 4662 memcpy(guest_xsave->region,
b666a4b6 4663 &vcpu->arch.guest_fpu->state.fxsave,
c47ada30 4664 sizeof(struct fxregs_state));
2d5b5a66 4665 *(u64 *)&guest_xsave->region[XSAVE_HDR_OFFSET / sizeof(u32)] =
d91cab78 4666 XFEATURE_MASK_FPSSE;
2d5b5a66
SY
4667 }
4668}
4669
a575813b
WL
4670#define XSAVE_MXCSR_OFFSET 24
4671
2d5b5a66
SY
4672static int kvm_vcpu_ioctl_x86_set_xsave(struct kvm_vcpu *vcpu,
4673 struct kvm_xsave *guest_xsave)
4674{
ed02b213
TL
4675 u64 xstate_bv;
4676 u32 mxcsr;
4677
4678 if (!vcpu->arch.guest_fpu)
4679 return 0;
4680
4681 xstate_bv = *(u64 *)&guest_xsave->region[XSAVE_HDR_OFFSET / sizeof(u32)];
4682 mxcsr = *(u32 *)&guest_xsave->region[XSAVE_MXCSR_OFFSET / sizeof(u32)];
2d5b5a66 4683
d366bf7e 4684 if (boot_cpu_has(X86_FEATURE_XSAVE)) {
d7876f1b
PB
4685 /*
4686 * Here we allow setting states that are not present in
4687 * CPUID leaf 0xD, index 0, EDX:EAX. This is for compatibility
4688 * with old userspace.
4689 */
cfc48181 4690 if (xstate_bv & ~supported_xcr0 || mxcsr & ~mxcsr_feature_mask)
d7876f1b 4691 return -EINVAL;
df1daba7 4692 load_xsave(vcpu, (u8 *)guest_xsave->region);
d7876f1b 4693 } else {
a575813b
WL
4694 if (xstate_bv & ~XFEATURE_MASK_FPSSE ||
4695 mxcsr & ~mxcsr_feature_mask)
2d5b5a66 4696 return -EINVAL;
b666a4b6 4697 memcpy(&vcpu->arch.guest_fpu->state.fxsave,
c47ada30 4698 guest_xsave->region, sizeof(struct fxregs_state));
2d5b5a66
SY
4699 }
4700 return 0;
4701}
4702
4703static void kvm_vcpu_ioctl_x86_get_xcrs(struct kvm_vcpu *vcpu,
4704 struct kvm_xcrs *guest_xcrs)
4705{
d366bf7e 4706 if (!boot_cpu_has(X86_FEATURE_XSAVE)) {
2d5b5a66
SY
4707 guest_xcrs->nr_xcrs = 0;
4708 return;
4709 }
4710
4711 guest_xcrs->nr_xcrs = 1;
4712 guest_xcrs->flags = 0;
4713 guest_xcrs->xcrs[0].xcr = XCR_XFEATURE_ENABLED_MASK;
4714 guest_xcrs->xcrs[0].value = vcpu->arch.xcr0;
4715}
4716
4717static int kvm_vcpu_ioctl_x86_set_xcrs(struct kvm_vcpu *vcpu,
4718 struct kvm_xcrs *guest_xcrs)
4719{
4720 int i, r = 0;
4721
d366bf7e 4722 if (!boot_cpu_has(X86_FEATURE_XSAVE))
2d5b5a66
SY
4723 return -EINVAL;
4724
4725 if (guest_xcrs->nr_xcrs > KVM_MAX_XCRS || guest_xcrs->flags)
4726 return -EINVAL;
4727
4728 for (i = 0; i < guest_xcrs->nr_xcrs; i++)
4729 /* Only support XCR0 currently */
c67a04cb 4730 if (guest_xcrs->xcrs[i].xcr == XCR_XFEATURE_ENABLED_MASK) {
2d5b5a66 4731 r = __kvm_set_xcr(vcpu, XCR_XFEATURE_ENABLED_MASK,
c67a04cb 4732 guest_xcrs->xcrs[i].value);
2d5b5a66
SY
4733 break;
4734 }
4735 if (r)
4736 r = -EINVAL;
4737 return r;
4738}
4739
1c0b28c2
EM
4740/*
4741 * kvm_set_guest_paused() indicates to the guest kernel that it has been
4742 * stopped by the hypervisor. This function will be called from the host only.
4743 * EINVAL is returned when the host attempts to set the flag for a guest that
4744 * does not support pv clocks.
4745 */
4746static int kvm_set_guest_paused(struct kvm_vcpu *vcpu)
4747{
0b79459b 4748 if (!vcpu->arch.pv_time_enabled)
1c0b28c2 4749 return -EINVAL;
51d59c6b 4750 vcpu->arch.pvclock_set_guest_stopped_request = true;
1c0b28c2
EM
4751 kvm_make_request(KVM_REQ_CLOCK_UPDATE, vcpu);
4752 return 0;
4753}
4754
5c919412
AS
4755static int kvm_vcpu_ioctl_enable_cap(struct kvm_vcpu *vcpu,
4756 struct kvm_enable_cap *cap)
4757{
57b119da
VK
4758 int r;
4759 uint16_t vmcs_version;
4760 void __user *user_ptr;
4761
5c919412
AS
4762 if (cap->flags)
4763 return -EINVAL;
4764
4765 switch (cap->cap) {
efc479e6
RK
4766 case KVM_CAP_HYPERV_SYNIC2:
4767 if (cap->args[0])
4768 return -EINVAL;
df561f66 4769 fallthrough;
b2869f28 4770
5c919412 4771 case KVM_CAP_HYPERV_SYNIC:
546d87e5
WL
4772 if (!irqchip_in_kernel(vcpu->kvm))
4773 return -EINVAL;
efc479e6
RK
4774 return kvm_hv_activate_synic(vcpu, cap->cap ==
4775 KVM_CAP_HYPERV_SYNIC2);
57b119da 4776 case KVM_CAP_HYPERV_ENLIGHTENED_VMCS:
33b22172 4777 if (!kvm_x86_ops.nested_ops->enable_evmcs)
5158917c 4778 return -ENOTTY;
33b22172 4779 r = kvm_x86_ops.nested_ops->enable_evmcs(vcpu, &vmcs_version);
57b119da
VK
4780 if (!r) {
4781 user_ptr = (void __user *)(uintptr_t)cap->args[0];
4782 if (copy_to_user(user_ptr, &vmcs_version,
4783 sizeof(vmcs_version)))
4784 r = -EFAULT;
4785 }
4786 return r;
344c6c80 4787 case KVM_CAP_HYPERV_DIRECT_TLBFLUSH:
afaf0b2f 4788 if (!kvm_x86_ops.enable_direct_tlbflush)
344c6c80
TL
4789 return -ENOTTY;
4790
b3646477 4791 return static_call(kvm_x86_enable_direct_tlbflush)(vcpu);
57b119da 4792
66570e96
OU
4793 case KVM_CAP_ENFORCE_PV_FEATURE_CPUID:
4794 vcpu->arch.pv_cpuid.enforce = cap->args[0];
01b4f510
OU
4795 if (vcpu->arch.pv_cpuid.enforce)
4796 kvm_update_pv_runtime(vcpu);
66570e96
OU
4797
4798 return 0;
5c919412
AS
4799 default:
4800 return -EINVAL;
4801 }
4802}
4803
313a3dc7
CO
4804long kvm_arch_vcpu_ioctl(struct file *filp,
4805 unsigned int ioctl, unsigned long arg)
4806{
4807 struct kvm_vcpu *vcpu = filp->private_data;
4808 void __user *argp = (void __user *)arg;
4809 int r;
d1ac91d8
AK
4810 union {
4811 struct kvm_lapic_state *lapic;
4812 struct kvm_xsave *xsave;
4813 struct kvm_xcrs *xcrs;
4814 void *buffer;
4815 } u;
4816
9b062471
CD
4817 vcpu_load(vcpu);
4818
d1ac91d8 4819 u.buffer = NULL;
313a3dc7
CO
4820 switch (ioctl) {
4821 case KVM_GET_LAPIC: {
2204ae3c 4822 r = -EINVAL;
bce87cce 4823 if (!lapic_in_kernel(vcpu))
2204ae3c 4824 goto out;
254272ce
BG
4825 u.lapic = kzalloc(sizeof(struct kvm_lapic_state),
4826 GFP_KERNEL_ACCOUNT);
313a3dc7 4827
b772ff36 4828 r = -ENOMEM;
d1ac91d8 4829 if (!u.lapic)
b772ff36 4830 goto out;
d1ac91d8 4831 r = kvm_vcpu_ioctl_get_lapic(vcpu, u.lapic);
313a3dc7
CO
4832 if (r)
4833 goto out;
4834 r = -EFAULT;
d1ac91d8 4835 if (copy_to_user(argp, u.lapic, sizeof(struct kvm_lapic_state)))
313a3dc7
CO
4836 goto out;
4837 r = 0;
4838 break;
4839 }
4840 case KVM_SET_LAPIC: {
2204ae3c 4841 r = -EINVAL;
bce87cce 4842 if (!lapic_in_kernel(vcpu))
2204ae3c 4843 goto out;
ff5c2c03 4844 u.lapic = memdup_user(argp, sizeof(*u.lapic));
9b062471
CD
4845 if (IS_ERR(u.lapic)) {
4846 r = PTR_ERR(u.lapic);
4847 goto out_nofree;
4848 }
ff5c2c03 4849
d1ac91d8 4850 r = kvm_vcpu_ioctl_set_lapic(vcpu, u.lapic);
313a3dc7
CO
4851 break;
4852 }
f77bc6a4
ZX
4853 case KVM_INTERRUPT: {
4854 struct kvm_interrupt irq;
4855
4856 r = -EFAULT;
0e96f31e 4857 if (copy_from_user(&irq, argp, sizeof(irq)))
f77bc6a4
ZX
4858 goto out;
4859 r = kvm_vcpu_ioctl_interrupt(vcpu, &irq);
f77bc6a4
ZX
4860 break;
4861 }
c4abb7c9
JK
4862 case KVM_NMI: {
4863 r = kvm_vcpu_ioctl_nmi(vcpu);
c4abb7c9
JK
4864 break;
4865 }
f077825a
PB
4866 case KVM_SMI: {
4867 r = kvm_vcpu_ioctl_smi(vcpu);
4868 break;
4869 }
313a3dc7
CO
4870 case KVM_SET_CPUID: {
4871 struct kvm_cpuid __user *cpuid_arg = argp;
4872 struct kvm_cpuid cpuid;
4873
4874 r = -EFAULT;
0e96f31e 4875 if (copy_from_user(&cpuid, cpuid_arg, sizeof(cpuid)))
313a3dc7
CO
4876 goto out;
4877 r = kvm_vcpu_ioctl_set_cpuid(vcpu, &cpuid, cpuid_arg->entries);
313a3dc7
CO
4878 break;
4879 }
07716717
DK
4880 case KVM_SET_CPUID2: {
4881 struct kvm_cpuid2 __user *cpuid_arg = argp;
4882 struct kvm_cpuid2 cpuid;
4883
4884 r = -EFAULT;
0e96f31e 4885 if (copy_from_user(&cpuid, cpuid_arg, sizeof(cpuid)))
07716717
DK
4886 goto out;
4887 r = kvm_vcpu_ioctl_set_cpuid2(vcpu, &cpuid,
19355475 4888 cpuid_arg->entries);
07716717
DK
4889 break;
4890 }
4891 case KVM_GET_CPUID2: {
4892 struct kvm_cpuid2 __user *cpuid_arg = argp;
4893 struct kvm_cpuid2 cpuid;
4894
4895 r = -EFAULT;
0e96f31e 4896 if (copy_from_user(&cpuid, cpuid_arg, sizeof(cpuid)))
07716717
DK
4897 goto out;
4898 r = kvm_vcpu_ioctl_get_cpuid2(vcpu, &cpuid,
19355475 4899 cpuid_arg->entries);
07716717
DK
4900 if (r)
4901 goto out;
4902 r = -EFAULT;
0e96f31e 4903 if (copy_to_user(cpuid_arg, &cpuid, sizeof(cpuid)))
07716717
DK
4904 goto out;
4905 r = 0;
4906 break;
4907 }
801e459a
TL
4908 case KVM_GET_MSRS: {
4909 int idx = srcu_read_lock(&vcpu->kvm->srcu);
609e36d3 4910 r = msr_io(vcpu, argp, do_get_msr, 1);
801e459a 4911 srcu_read_unlock(&vcpu->kvm->srcu, idx);
313a3dc7 4912 break;
801e459a
TL
4913 }
4914 case KVM_SET_MSRS: {
4915 int idx = srcu_read_lock(&vcpu->kvm->srcu);
313a3dc7 4916 r = msr_io(vcpu, argp, do_set_msr, 0);
801e459a 4917 srcu_read_unlock(&vcpu->kvm->srcu, idx);
313a3dc7 4918 break;
801e459a 4919 }
b209749f
AK
4920 case KVM_TPR_ACCESS_REPORTING: {
4921 struct kvm_tpr_access_ctl tac;
4922
4923 r = -EFAULT;
0e96f31e 4924 if (copy_from_user(&tac, argp, sizeof(tac)))
b209749f
AK
4925 goto out;
4926 r = vcpu_ioctl_tpr_access_reporting(vcpu, &tac);
4927 if (r)
4928 goto out;
4929 r = -EFAULT;
0e96f31e 4930 if (copy_to_user(argp, &tac, sizeof(tac)))
b209749f
AK
4931 goto out;
4932 r = 0;
4933 break;
4934 };
b93463aa
AK
4935 case KVM_SET_VAPIC_ADDR: {
4936 struct kvm_vapic_addr va;
7301d6ab 4937 int idx;
b93463aa
AK
4938
4939 r = -EINVAL;
35754c98 4940 if (!lapic_in_kernel(vcpu))
b93463aa
AK
4941 goto out;
4942 r = -EFAULT;
0e96f31e 4943 if (copy_from_user(&va, argp, sizeof(va)))
b93463aa 4944 goto out;
7301d6ab 4945 idx = srcu_read_lock(&vcpu->kvm->srcu);
fda4e2e8 4946 r = kvm_lapic_set_vapic_addr(vcpu, va.vapic_addr);
7301d6ab 4947 srcu_read_unlock(&vcpu->kvm->srcu, idx);
b93463aa
AK
4948 break;
4949 }
890ca9ae
HY
4950 case KVM_X86_SETUP_MCE: {
4951 u64 mcg_cap;
4952
4953 r = -EFAULT;
0e96f31e 4954 if (copy_from_user(&mcg_cap, argp, sizeof(mcg_cap)))
890ca9ae
HY
4955 goto out;
4956 r = kvm_vcpu_ioctl_x86_setup_mce(vcpu, mcg_cap);
4957 break;
4958 }
4959 case KVM_X86_SET_MCE: {
4960 struct kvm_x86_mce mce;
4961
4962 r = -EFAULT;
0e96f31e 4963 if (copy_from_user(&mce, argp, sizeof(mce)))
890ca9ae
HY
4964 goto out;
4965 r = kvm_vcpu_ioctl_x86_set_mce(vcpu, &mce);
4966 break;
4967 }
3cfc3092
JK
4968 case KVM_GET_VCPU_EVENTS: {
4969 struct kvm_vcpu_events events;
4970
4971 kvm_vcpu_ioctl_x86_get_vcpu_events(vcpu, &events);
4972
4973 r = -EFAULT;
4974 if (copy_to_user(argp, &events, sizeof(struct kvm_vcpu_events)))
4975 break;
4976 r = 0;
4977 break;
4978 }
4979 case KVM_SET_VCPU_EVENTS: {
4980 struct kvm_vcpu_events events;
4981
4982 r = -EFAULT;
4983 if (copy_from_user(&events, argp, sizeof(struct kvm_vcpu_events)))
4984 break;
4985
4986 r = kvm_vcpu_ioctl_x86_set_vcpu_events(vcpu, &events);
4987 break;
4988 }
a1efbe77
JK
4989 case KVM_GET_DEBUGREGS: {
4990 struct kvm_debugregs dbgregs;
4991
4992 kvm_vcpu_ioctl_x86_get_debugregs(vcpu, &dbgregs);
4993
4994 r = -EFAULT;
4995 if (copy_to_user(argp, &dbgregs,
4996 sizeof(struct kvm_debugregs)))
4997 break;
4998 r = 0;
4999 break;
5000 }
5001 case KVM_SET_DEBUGREGS: {
5002 struct kvm_debugregs dbgregs;
5003
5004 r = -EFAULT;
5005 if (copy_from_user(&dbgregs, argp,
5006 sizeof(struct kvm_debugregs)))
5007 break;
5008
5009 r = kvm_vcpu_ioctl_x86_set_debugregs(vcpu, &dbgregs);
5010 break;
5011 }
2d5b5a66 5012 case KVM_GET_XSAVE: {
254272ce 5013 u.xsave = kzalloc(sizeof(struct kvm_xsave), GFP_KERNEL_ACCOUNT);
2d5b5a66 5014 r = -ENOMEM;
d1ac91d8 5015 if (!u.xsave)
2d5b5a66
SY
5016 break;
5017
d1ac91d8 5018 kvm_vcpu_ioctl_x86_get_xsave(vcpu, u.xsave);
2d5b5a66
SY
5019
5020 r = -EFAULT;
d1ac91d8 5021 if (copy_to_user(argp, u.xsave, sizeof(struct kvm_xsave)))
2d5b5a66
SY
5022 break;
5023 r = 0;
5024 break;
5025 }
5026 case KVM_SET_XSAVE: {
ff5c2c03 5027 u.xsave = memdup_user(argp, sizeof(*u.xsave));
9b062471
CD
5028 if (IS_ERR(u.xsave)) {
5029 r = PTR_ERR(u.xsave);
5030 goto out_nofree;
5031 }
2d5b5a66 5032
d1ac91d8 5033 r = kvm_vcpu_ioctl_x86_set_xsave(vcpu, u.xsave);
2d5b5a66
SY
5034 break;
5035 }
5036 case KVM_GET_XCRS: {
254272ce 5037 u.xcrs = kzalloc(sizeof(struct kvm_xcrs), GFP_KERNEL_ACCOUNT);
2d5b5a66 5038 r = -ENOMEM;
d1ac91d8 5039 if (!u.xcrs)
2d5b5a66
SY
5040 break;
5041
d1ac91d8 5042 kvm_vcpu_ioctl_x86_get_xcrs(vcpu, u.xcrs);
2d5b5a66
SY
5043
5044 r = -EFAULT;
d1ac91d8 5045 if (copy_to_user(argp, u.xcrs,
2d5b5a66
SY
5046 sizeof(struct kvm_xcrs)))
5047 break;
5048 r = 0;
5049 break;
5050 }
5051 case KVM_SET_XCRS: {
ff5c2c03 5052 u.xcrs = memdup_user(argp, sizeof(*u.xcrs));
9b062471
CD
5053 if (IS_ERR(u.xcrs)) {
5054 r = PTR_ERR(u.xcrs);
5055 goto out_nofree;
5056 }
2d5b5a66 5057
d1ac91d8 5058 r = kvm_vcpu_ioctl_x86_set_xcrs(vcpu, u.xcrs);
2d5b5a66
SY
5059 break;
5060 }
92a1f12d
JR
5061 case KVM_SET_TSC_KHZ: {
5062 u32 user_tsc_khz;
5063
5064 r = -EINVAL;
92a1f12d
JR
5065 user_tsc_khz = (u32)arg;
5066
26769f96
MT
5067 if (kvm_has_tsc_control &&
5068 user_tsc_khz >= kvm_max_guest_tsc_khz)
92a1f12d
JR
5069 goto out;
5070
cc578287
ZA
5071 if (user_tsc_khz == 0)
5072 user_tsc_khz = tsc_khz;
5073
381d585c
HZ
5074 if (!kvm_set_tsc_khz(vcpu, user_tsc_khz))
5075 r = 0;
92a1f12d 5076
92a1f12d
JR
5077 goto out;
5078 }
5079 case KVM_GET_TSC_KHZ: {
cc578287 5080 r = vcpu->arch.virtual_tsc_khz;
92a1f12d
JR
5081 goto out;
5082 }
1c0b28c2
EM
5083 case KVM_KVMCLOCK_CTRL: {
5084 r = kvm_set_guest_paused(vcpu);
5085 goto out;
5086 }
5c919412
AS
5087 case KVM_ENABLE_CAP: {
5088 struct kvm_enable_cap cap;
5089
5090 r = -EFAULT;
5091 if (copy_from_user(&cap, argp, sizeof(cap)))
5092 goto out;
5093 r = kvm_vcpu_ioctl_enable_cap(vcpu, &cap);
5094 break;
5095 }
8fcc4b59
JM
5096 case KVM_GET_NESTED_STATE: {
5097 struct kvm_nested_state __user *user_kvm_nested_state = argp;
5098 u32 user_data_size;
5099
5100 r = -EINVAL;
33b22172 5101 if (!kvm_x86_ops.nested_ops->get_state)
8fcc4b59
JM
5102 break;
5103
5104 BUILD_BUG_ON(sizeof(user_data_size) != sizeof(user_kvm_nested_state->size));
26b471c7 5105 r = -EFAULT;
8fcc4b59 5106 if (get_user(user_data_size, &user_kvm_nested_state->size))
26b471c7 5107 break;
8fcc4b59 5108
33b22172
PB
5109 r = kvm_x86_ops.nested_ops->get_state(vcpu, user_kvm_nested_state,
5110 user_data_size);
8fcc4b59 5111 if (r < 0)
26b471c7 5112 break;
8fcc4b59
JM
5113
5114 if (r > user_data_size) {
5115 if (put_user(r, &user_kvm_nested_state->size))
26b471c7
LA
5116 r = -EFAULT;
5117 else
5118 r = -E2BIG;
5119 break;
8fcc4b59 5120 }
26b471c7 5121
8fcc4b59
JM
5122 r = 0;
5123 break;
5124 }
5125 case KVM_SET_NESTED_STATE: {
5126 struct kvm_nested_state __user *user_kvm_nested_state = argp;
5127 struct kvm_nested_state kvm_state;
ad5996d9 5128 int idx;
8fcc4b59
JM
5129
5130 r = -EINVAL;
33b22172 5131 if (!kvm_x86_ops.nested_ops->set_state)
8fcc4b59
JM
5132 break;
5133
26b471c7 5134 r = -EFAULT;
8fcc4b59 5135 if (copy_from_user(&kvm_state, user_kvm_nested_state, sizeof(kvm_state)))
26b471c7 5136 break;
8fcc4b59 5137
26b471c7 5138 r = -EINVAL;
8fcc4b59 5139 if (kvm_state.size < sizeof(kvm_state))
26b471c7 5140 break;
8fcc4b59
JM
5141
5142 if (kvm_state.flags &
8cab6507 5143 ~(KVM_STATE_NESTED_RUN_PENDING | KVM_STATE_NESTED_GUEST_MODE
cc440cda
PB
5144 | KVM_STATE_NESTED_EVMCS | KVM_STATE_NESTED_MTF_PENDING
5145 | KVM_STATE_NESTED_GIF_SET))
26b471c7 5146 break;
8fcc4b59
JM
5147
5148 /* nested_run_pending implies guest_mode. */
8cab6507
VK
5149 if ((kvm_state.flags & KVM_STATE_NESTED_RUN_PENDING)
5150 && !(kvm_state.flags & KVM_STATE_NESTED_GUEST_MODE))
26b471c7 5151 break;
8fcc4b59 5152
ad5996d9 5153 idx = srcu_read_lock(&vcpu->kvm->srcu);
33b22172 5154 r = kvm_x86_ops.nested_ops->set_state(vcpu, user_kvm_nested_state, &kvm_state);
ad5996d9 5155 srcu_read_unlock(&vcpu->kvm->srcu, idx);
8fcc4b59
JM
5156 break;
5157 }
c21d54f0
VK
5158 case KVM_GET_SUPPORTED_HV_CPUID:
5159 r = kvm_ioctl_get_supported_hv_cpuid(vcpu, argp);
2bc39970 5160 break;
b59b153d 5161#ifdef CONFIG_KVM_XEN
3e324615
DW
5162 case KVM_XEN_VCPU_GET_ATTR: {
5163 struct kvm_xen_vcpu_attr xva;
5164
5165 r = -EFAULT;
5166 if (copy_from_user(&xva, argp, sizeof(xva)))
5167 goto out;
5168 r = kvm_xen_vcpu_get_attr(vcpu, &xva);
5169 if (!r && copy_to_user(argp, &xva, sizeof(xva)))
5170 r = -EFAULT;
5171 break;
5172 }
5173 case KVM_XEN_VCPU_SET_ATTR: {
5174 struct kvm_xen_vcpu_attr xva;
5175
5176 r = -EFAULT;
5177 if (copy_from_user(&xva, argp, sizeof(xva)))
5178 goto out;
5179 r = kvm_xen_vcpu_set_attr(vcpu, &xva);
5180 break;
5181 }
b59b153d 5182#endif
313a3dc7
CO
5183 default:
5184 r = -EINVAL;
5185 }
5186out:
d1ac91d8 5187 kfree(u.buffer);
9b062471
CD
5188out_nofree:
5189 vcpu_put(vcpu);
313a3dc7
CO
5190 return r;
5191}
5192
1499fa80 5193vm_fault_t kvm_arch_vcpu_fault(struct kvm_vcpu *vcpu, struct vm_fault *vmf)
5b1c1493
CO
5194{
5195 return VM_FAULT_SIGBUS;
5196}
5197
1fe779f8
CO
5198static int kvm_vm_ioctl_set_tss_addr(struct kvm *kvm, unsigned long addr)
5199{
5200 int ret;
5201
5202 if (addr > (unsigned int)(-3 * PAGE_SIZE))
951179ce 5203 return -EINVAL;
b3646477 5204 ret = static_call(kvm_x86_set_tss_addr)(kvm, addr);
1fe779f8
CO
5205 return ret;
5206}
5207
b927a3ce
SY
5208static int kvm_vm_ioctl_set_identity_map_addr(struct kvm *kvm,
5209 u64 ident_addr)
5210{
b3646477 5211 return static_call(kvm_x86_set_identity_map_addr)(kvm, ident_addr);
b927a3ce
SY
5212}
5213
1fe779f8 5214static int kvm_vm_ioctl_set_nr_mmu_pages(struct kvm *kvm,
bc8a3d89 5215 unsigned long kvm_nr_mmu_pages)
1fe779f8
CO
5216{
5217 if (kvm_nr_mmu_pages < KVM_MIN_ALLOC_MMU_PAGES)
5218 return -EINVAL;
5219
79fac95e 5220 mutex_lock(&kvm->slots_lock);
1fe779f8
CO
5221
5222 kvm_mmu_change_mmu_pages(kvm, kvm_nr_mmu_pages);
f05e70ac 5223 kvm->arch.n_requested_mmu_pages = kvm_nr_mmu_pages;
1fe779f8 5224
79fac95e 5225 mutex_unlock(&kvm->slots_lock);
1fe779f8
CO
5226 return 0;
5227}
5228
bc8a3d89 5229static unsigned long kvm_vm_ioctl_get_nr_mmu_pages(struct kvm *kvm)
1fe779f8 5230{
39de71ec 5231 return kvm->arch.n_max_mmu_pages;
1fe779f8
CO
5232}
5233
1fe779f8
CO
5234static int kvm_vm_ioctl_get_irqchip(struct kvm *kvm, struct kvm_irqchip *chip)
5235{
90bca052 5236 struct kvm_pic *pic = kvm->arch.vpic;
1fe779f8
CO
5237 int r;
5238
5239 r = 0;
5240 switch (chip->chip_id) {
5241 case KVM_IRQCHIP_PIC_MASTER:
90bca052 5242 memcpy(&chip->chip.pic, &pic->pics[0],
1fe779f8
CO
5243 sizeof(struct kvm_pic_state));
5244 break;
5245 case KVM_IRQCHIP_PIC_SLAVE:
90bca052 5246 memcpy(&chip->chip.pic, &pic->pics[1],
1fe779f8
CO
5247 sizeof(struct kvm_pic_state));
5248 break;
5249 case KVM_IRQCHIP_IOAPIC:
33392b49 5250 kvm_get_ioapic(kvm, &chip->chip.ioapic);
1fe779f8
CO
5251 break;
5252 default:
5253 r = -EINVAL;
5254 break;
5255 }
5256 return r;
5257}
5258
5259static int kvm_vm_ioctl_set_irqchip(struct kvm *kvm, struct kvm_irqchip *chip)
5260{
90bca052 5261 struct kvm_pic *pic = kvm->arch.vpic;
1fe779f8
CO
5262 int r;
5263
5264 r = 0;
5265 switch (chip->chip_id) {
5266 case KVM_IRQCHIP_PIC_MASTER:
90bca052
DH
5267 spin_lock(&pic->lock);
5268 memcpy(&pic->pics[0], &chip->chip.pic,
1fe779f8 5269 sizeof(struct kvm_pic_state));
90bca052 5270 spin_unlock(&pic->lock);
1fe779f8
CO
5271 break;
5272 case KVM_IRQCHIP_PIC_SLAVE:
90bca052
DH
5273 spin_lock(&pic->lock);
5274 memcpy(&pic->pics[1], &chip->chip.pic,
1fe779f8 5275 sizeof(struct kvm_pic_state));
90bca052 5276 spin_unlock(&pic->lock);
1fe779f8
CO
5277 break;
5278 case KVM_IRQCHIP_IOAPIC:
33392b49 5279 kvm_set_ioapic(kvm, &chip->chip.ioapic);
1fe779f8
CO
5280 break;
5281 default:
5282 r = -EINVAL;
5283 break;
5284 }
90bca052 5285 kvm_pic_update_irq(pic);
1fe779f8
CO
5286 return r;
5287}
5288
e0f63cb9
SY
5289static int kvm_vm_ioctl_get_pit(struct kvm *kvm, struct kvm_pit_state *ps)
5290{
34f3941c
RK
5291 struct kvm_kpit_state *kps = &kvm->arch.vpit->pit_state;
5292
5293 BUILD_BUG_ON(sizeof(*ps) != sizeof(kps->channels));
5294
5295 mutex_lock(&kps->lock);
5296 memcpy(ps, &kps->channels, sizeof(*ps));
5297 mutex_unlock(&kps->lock);
2da29bcc 5298 return 0;
e0f63cb9
SY
5299}
5300
5301static int kvm_vm_ioctl_set_pit(struct kvm *kvm, struct kvm_pit_state *ps)
5302{
0185604c 5303 int i;
09edea72
RK
5304 struct kvm_pit *pit = kvm->arch.vpit;
5305
5306 mutex_lock(&pit->pit_state.lock);
34f3941c 5307 memcpy(&pit->pit_state.channels, ps, sizeof(*ps));
0185604c 5308 for (i = 0; i < 3; i++)
09edea72
RK
5309 kvm_pit_load_count(pit, i, ps->channels[i].count, 0);
5310 mutex_unlock(&pit->pit_state.lock);
2da29bcc 5311 return 0;
e9f42757
BK
5312}
5313
5314static int kvm_vm_ioctl_get_pit2(struct kvm *kvm, struct kvm_pit_state2 *ps)
5315{
e9f42757
BK
5316 mutex_lock(&kvm->arch.vpit->pit_state.lock);
5317 memcpy(ps->channels, &kvm->arch.vpit->pit_state.channels,
5318 sizeof(ps->channels));
5319 ps->flags = kvm->arch.vpit->pit_state.flags;
5320 mutex_unlock(&kvm->arch.vpit->pit_state.lock);
97e69aa6 5321 memset(&ps->reserved, 0, sizeof(ps->reserved));
2da29bcc 5322 return 0;
e9f42757
BK
5323}
5324
5325static int kvm_vm_ioctl_set_pit2(struct kvm *kvm, struct kvm_pit_state2 *ps)
5326{
2da29bcc 5327 int start = 0;
0185604c 5328 int i;
e9f42757 5329 u32 prev_legacy, cur_legacy;
09edea72
RK
5330 struct kvm_pit *pit = kvm->arch.vpit;
5331
5332 mutex_lock(&pit->pit_state.lock);
5333 prev_legacy = pit->pit_state.flags & KVM_PIT_FLAGS_HPET_LEGACY;
e9f42757
BK
5334 cur_legacy = ps->flags & KVM_PIT_FLAGS_HPET_LEGACY;
5335 if (!prev_legacy && cur_legacy)
5336 start = 1;
09edea72
RK
5337 memcpy(&pit->pit_state.channels, &ps->channels,
5338 sizeof(pit->pit_state.channels));
5339 pit->pit_state.flags = ps->flags;
0185604c 5340 for (i = 0; i < 3; i++)
09edea72 5341 kvm_pit_load_count(pit, i, pit->pit_state.channels[i].count,
e5e57e7a 5342 start && i == 0);
09edea72 5343 mutex_unlock(&pit->pit_state.lock);
2da29bcc 5344 return 0;
e0f63cb9
SY
5345}
5346
52d939a0
MT
5347static int kvm_vm_ioctl_reinject(struct kvm *kvm,
5348 struct kvm_reinject_control *control)
5349{
71474e2f
RK
5350 struct kvm_pit *pit = kvm->arch.vpit;
5351
71474e2f
RK
5352 /* pit->pit_state.lock was overloaded to prevent userspace from getting
5353 * an inconsistent state after running multiple KVM_REINJECT_CONTROL
5354 * ioctls in parallel. Use a separate lock if that ioctl isn't rare.
5355 */
5356 mutex_lock(&pit->pit_state.lock);
5357 kvm_pit_set_reinject(pit, control->pit_reinject);
5358 mutex_unlock(&pit->pit_state.lock);
b39c90b6 5359
52d939a0
MT
5360 return 0;
5361}
5362
0dff0846 5363void kvm_arch_sync_dirty_log(struct kvm *kvm, struct kvm_memory_slot *memslot)
5bb064dc 5364{
a018eba5 5365
88178fd4 5366 /*
a018eba5
SC
5367 * Flush all CPUs' dirty log buffers to the dirty_bitmap. Called
5368 * before reporting dirty_bitmap to userspace. KVM flushes the buffers
5369 * on all VM-Exits, thus we only need to kick running vCPUs to force a
5370 * VM-Exit.
88178fd4 5371 */
a018eba5
SC
5372 struct kvm_vcpu *vcpu;
5373 int i;
5374
5375 kvm_for_each_vcpu(i, vcpu, kvm)
5376 kvm_vcpu_kick(vcpu);
5bb064dc
ZX
5377}
5378
aa2fbe6d
YZ
5379int kvm_vm_ioctl_irq_line(struct kvm *kvm, struct kvm_irq_level *irq_event,
5380 bool line_status)
23d43cf9
CD
5381{
5382 if (!irqchip_in_kernel(kvm))
5383 return -ENXIO;
5384
5385 irq_event->status = kvm_set_irq(kvm, KVM_USERSPACE_IRQ_SOURCE_ID,
aa2fbe6d
YZ
5386 irq_event->irq, irq_event->level,
5387 line_status);
23d43cf9
CD
5388 return 0;
5389}
5390
e5d83c74
PB
5391int kvm_vm_ioctl_enable_cap(struct kvm *kvm,
5392 struct kvm_enable_cap *cap)
90de4a18
NA
5393{
5394 int r;
5395
5396 if (cap->flags)
5397 return -EINVAL;
5398
5399 switch (cap->cap) {
5400 case KVM_CAP_DISABLE_QUIRKS:
5401 kvm->arch.disabled_quirks = cap->args[0];
5402 r = 0;
5403 break;
49df6397
SR
5404 case KVM_CAP_SPLIT_IRQCHIP: {
5405 mutex_lock(&kvm->lock);
b053b2ae
SR
5406 r = -EINVAL;
5407 if (cap->args[0] > MAX_NR_RESERVED_IOAPIC_PINS)
5408 goto split_irqchip_unlock;
49df6397
SR
5409 r = -EEXIST;
5410 if (irqchip_in_kernel(kvm))
5411 goto split_irqchip_unlock;
557abc40 5412 if (kvm->created_vcpus)
49df6397
SR
5413 goto split_irqchip_unlock;
5414 r = kvm_setup_empty_irq_routing(kvm);
5c0aea0e 5415 if (r)
49df6397
SR
5416 goto split_irqchip_unlock;
5417 /* Pairs with irqchip_in_kernel. */
5418 smp_wmb();
49776faf 5419 kvm->arch.irqchip_mode = KVM_IRQCHIP_SPLIT;
b053b2ae 5420 kvm->arch.nr_reserved_ioapic_pins = cap->args[0];
49df6397
SR
5421 r = 0;
5422split_irqchip_unlock:
5423 mutex_unlock(&kvm->lock);
5424 break;
5425 }
37131313
RK
5426 case KVM_CAP_X2APIC_API:
5427 r = -EINVAL;
5428 if (cap->args[0] & ~KVM_X2APIC_API_VALID_FLAGS)
5429 break;
5430
5431 if (cap->args[0] & KVM_X2APIC_API_USE_32BIT_IDS)
5432 kvm->arch.x2apic_format = true;
c519265f
RK
5433 if (cap->args[0] & KVM_X2APIC_API_DISABLE_BROADCAST_QUIRK)
5434 kvm->arch.x2apic_broadcast_quirk_disabled = true;
37131313
RK
5435
5436 r = 0;
5437 break;
4d5422ce
WL
5438 case KVM_CAP_X86_DISABLE_EXITS:
5439 r = -EINVAL;
5440 if (cap->args[0] & ~KVM_X86_DISABLE_VALID_EXITS)
5441 break;
5442
5443 if ((cap->args[0] & KVM_X86_DISABLE_EXITS_MWAIT) &&
5444 kvm_can_mwait_in_guest())
5445 kvm->arch.mwait_in_guest = true;
766d3571 5446 if (cap->args[0] & KVM_X86_DISABLE_EXITS_HLT)
caa057a2 5447 kvm->arch.hlt_in_guest = true;
b31c114b
WL
5448 if (cap->args[0] & KVM_X86_DISABLE_EXITS_PAUSE)
5449 kvm->arch.pause_in_guest = true;
b5170063
WL
5450 if (cap->args[0] & KVM_X86_DISABLE_EXITS_CSTATE)
5451 kvm->arch.cstate_in_guest = true;
4d5422ce
WL
5452 r = 0;
5453 break;
6fbbde9a
DS
5454 case KVM_CAP_MSR_PLATFORM_INFO:
5455 kvm->arch.guest_can_read_msr_platform_info = cap->args[0];
5456 r = 0;
c4f55198
JM
5457 break;
5458 case KVM_CAP_EXCEPTION_PAYLOAD:
5459 kvm->arch.exception_payload_enabled = cap->args[0];
5460 r = 0;
6fbbde9a 5461 break;
1ae09954
AG
5462 case KVM_CAP_X86_USER_SPACE_MSR:
5463 kvm->arch.user_space_msr_mask = cap->args[0];
5464 r = 0;
5465 break;
fe6b6bc8
CQ
5466 case KVM_CAP_X86_BUS_LOCK_EXIT:
5467 r = -EINVAL;
5468 if (cap->args[0] & ~KVM_BUS_LOCK_DETECTION_VALID_MODE)
5469 break;
5470
5471 if ((cap->args[0] & KVM_BUS_LOCK_DETECTION_OFF) &&
5472 (cap->args[0] & KVM_BUS_LOCK_DETECTION_EXIT))
5473 break;
5474
5475 if (kvm_has_bus_lock_exit &&
5476 cap->args[0] & KVM_BUS_LOCK_DETECTION_EXIT)
5477 kvm->arch.bus_lock_detection_enabled = true;
5478 r = 0;
5479 break;
fe7e9488
SC
5480#ifdef CONFIG_X86_SGX_KVM
5481 case KVM_CAP_SGX_ATTRIBUTE: {
5482 unsigned long allowed_attributes = 0;
5483
5484 r = sgx_set_attribute(&allowed_attributes, cap->args[0]);
5485 if (r)
5486 break;
5487
5488 /* KVM only supports the PROVISIONKEY privileged attribute. */
5489 if ((allowed_attributes & SGX_ATTR_PROVISIONKEY) &&
5490 !(allowed_attributes & ~SGX_ATTR_PROVISIONKEY))
5491 kvm->arch.sgx_provisioning_allowed = true;
5492 else
5493 r = -EINVAL;
5494 break;
5495 }
5496#endif
54526d1f
NT
5497 case KVM_CAP_VM_COPY_ENC_CONTEXT_FROM:
5498 r = -EINVAL;
5499 if (kvm_x86_ops.vm_copy_enc_context_from)
5500 r = kvm_x86_ops.vm_copy_enc_context_from(kvm, cap->args[0]);
5501 return r;
90de4a18
NA
5502 default:
5503 r = -EINVAL;
5504 break;
5505 }
5506 return r;
5507}
5508
b318e8de
SC
5509static struct kvm_x86_msr_filter *kvm_alloc_msr_filter(bool default_allow)
5510{
5511 struct kvm_x86_msr_filter *msr_filter;
5512
5513 msr_filter = kzalloc(sizeof(*msr_filter), GFP_KERNEL_ACCOUNT);
5514 if (!msr_filter)
5515 return NULL;
5516
5517 msr_filter->default_allow = default_allow;
5518 return msr_filter;
5519}
5520
5521static void kvm_free_msr_filter(struct kvm_x86_msr_filter *msr_filter)
1a155254
AG
5522{
5523 u32 i;
1a155254 5524
b318e8de
SC
5525 if (!msr_filter)
5526 return;
5527
5528 for (i = 0; i < msr_filter->count; i++)
5529 kfree(msr_filter->ranges[i].bitmap);
1a155254 5530
b318e8de 5531 kfree(msr_filter);
1a155254
AG
5532}
5533
b318e8de
SC
5534static int kvm_add_msr_filter(struct kvm_x86_msr_filter *msr_filter,
5535 struct kvm_msr_filter_range *user_range)
1a155254 5536{
1a155254
AG
5537 unsigned long *bitmap = NULL;
5538 size_t bitmap_size;
1a155254
AG
5539
5540 if (!user_range->nmsrs)
5541 return 0;
5542
aca35288
SC
5543 if (user_range->flags & ~(KVM_MSR_FILTER_READ | KVM_MSR_FILTER_WRITE))
5544 return -EINVAL;
5545
5546 if (!user_range->flags)
5547 return -EINVAL;
5548
1a155254
AG
5549 bitmap_size = BITS_TO_LONGS(user_range->nmsrs) * sizeof(long);
5550 if (!bitmap_size || bitmap_size > KVM_MSR_FILTER_MAX_BITMAP_SIZE)
5551 return -EINVAL;
5552
5553 bitmap = memdup_user((__user u8*)user_range->bitmap, bitmap_size);
5554 if (IS_ERR(bitmap))
5555 return PTR_ERR(bitmap);
5556
aca35288 5557 msr_filter->ranges[msr_filter->count] = (struct msr_bitmap_range) {
1a155254
AG
5558 .flags = user_range->flags,
5559 .base = user_range->base,
5560 .nmsrs = user_range->nmsrs,
5561 .bitmap = bitmap,
5562 };
5563
b318e8de 5564 msr_filter->count++;
1a155254 5565 return 0;
1a155254
AG
5566}
5567
5568static int kvm_vm_ioctl_set_msr_filter(struct kvm *kvm, void __user *argp)
5569{
5570 struct kvm_msr_filter __user *user_msr_filter = argp;
b318e8de 5571 struct kvm_x86_msr_filter *new_filter, *old_filter;
1a155254
AG
5572 struct kvm_msr_filter filter;
5573 bool default_allow;
043248b3 5574 bool empty = true;
b318e8de 5575 int r = 0;
1a155254
AG
5576 u32 i;
5577
5578 if (copy_from_user(&filter, user_msr_filter, sizeof(filter)))
5579 return -EFAULT;
5580
043248b3
PB
5581 for (i = 0; i < ARRAY_SIZE(filter.ranges); i++)
5582 empty &= !filter.ranges[i].nmsrs;
1a155254
AG
5583
5584 default_allow = !(filter.flags & KVM_MSR_FILTER_DEFAULT_DENY);
043248b3
PB
5585 if (empty && !default_allow)
5586 return -EINVAL;
5587
b318e8de
SC
5588 new_filter = kvm_alloc_msr_filter(default_allow);
5589 if (!new_filter)
5590 return -ENOMEM;
1a155254 5591
1a155254 5592 for (i = 0; i < ARRAY_SIZE(filter.ranges); i++) {
b318e8de
SC
5593 r = kvm_add_msr_filter(new_filter, &filter.ranges[i]);
5594 if (r) {
5595 kvm_free_msr_filter(new_filter);
5596 return r;
5597 }
1a155254
AG
5598 }
5599
b318e8de
SC
5600 mutex_lock(&kvm->lock);
5601
5602 /* The per-VM filter is protected by kvm->lock... */
5603 old_filter = srcu_dereference_check(kvm->arch.msr_filter, &kvm->srcu, 1);
5604
5605 rcu_assign_pointer(kvm->arch.msr_filter, new_filter);
5606 synchronize_srcu(&kvm->srcu);
5607
5608 kvm_free_msr_filter(old_filter);
5609
1a155254
AG
5610 kvm_make_all_cpus_request(kvm, KVM_REQ_MSR_FILTER_CHANGED);
5611 mutex_unlock(&kvm->lock);
5612
b318e8de 5613 return 0;
1a155254
AG
5614}
5615
1fe779f8
CO
5616long kvm_arch_vm_ioctl(struct file *filp,
5617 unsigned int ioctl, unsigned long arg)
5618{
5619 struct kvm *kvm = filp->private_data;
5620 void __user *argp = (void __user *)arg;
367e1319 5621 int r = -ENOTTY;
f0d66275
DH
5622 /*
5623 * This union makes it completely explicit to gcc-3.x
5624 * that these two variables' stack usage should be
5625 * combined, not added together.
5626 */
5627 union {
5628 struct kvm_pit_state ps;
e9f42757 5629 struct kvm_pit_state2 ps2;
c5ff41ce 5630 struct kvm_pit_config pit_config;
f0d66275 5631 } u;
1fe779f8
CO
5632
5633 switch (ioctl) {
5634 case KVM_SET_TSS_ADDR:
5635 r = kvm_vm_ioctl_set_tss_addr(kvm, arg);
1fe779f8 5636 break;
b927a3ce
SY
5637 case KVM_SET_IDENTITY_MAP_ADDR: {
5638 u64 ident_addr;
5639
1af1ac91
DH
5640 mutex_lock(&kvm->lock);
5641 r = -EINVAL;
5642 if (kvm->created_vcpus)
5643 goto set_identity_unlock;
b927a3ce 5644 r = -EFAULT;
0e96f31e 5645 if (copy_from_user(&ident_addr, argp, sizeof(ident_addr)))
1af1ac91 5646 goto set_identity_unlock;
b927a3ce 5647 r = kvm_vm_ioctl_set_identity_map_addr(kvm, ident_addr);
1af1ac91
DH
5648set_identity_unlock:
5649 mutex_unlock(&kvm->lock);
b927a3ce
SY
5650 break;
5651 }
1fe779f8
CO
5652 case KVM_SET_NR_MMU_PAGES:
5653 r = kvm_vm_ioctl_set_nr_mmu_pages(kvm, arg);
1fe779f8
CO
5654 break;
5655 case KVM_GET_NR_MMU_PAGES:
5656 r = kvm_vm_ioctl_get_nr_mmu_pages(kvm);
5657 break;
3ddea128 5658 case KVM_CREATE_IRQCHIP: {
3ddea128 5659 mutex_lock(&kvm->lock);
09941366 5660
3ddea128 5661 r = -EEXIST;
35e6eaa3 5662 if (irqchip_in_kernel(kvm))
3ddea128 5663 goto create_irqchip_unlock;
09941366 5664
3e515705 5665 r = -EINVAL;
557abc40 5666 if (kvm->created_vcpus)
3e515705 5667 goto create_irqchip_unlock;
09941366
RK
5668
5669 r = kvm_pic_init(kvm);
5670 if (r)
3ddea128 5671 goto create_irqchip_unlock;
09941366
RK
5672
5673 r = kvm_ioapic_init(kvm);
5674 if (r) {
09941366 5675 kvm_pic_destroy(kvm);
3ddea128 5676 goto create_irqchip_unlock;
09941366
RK
5677 }
5678
399ec807
AK
5679 r = kvm_setup_default_irq_routing(kvm);
5680 if (r) {
72bb2fcd 5681 kvm_ioapic_destroy(kvm);
09941366 5682 kvm_pic_destroy(kvm);
71ba994c 5683 goto create_irqchip_unlock;
399ec807 5684 }
49776faf 5685 /* Write kvm->irq_routing before enabling irqchip_in_kernel. */
71ba994c 5686 smp_wmb();
49776faf 5687 kvm->arch.irqchip_mode = KVM_IRQCHIP_KERNEL;
3ddea128
MT
5688 create_irqchip_unlock:
5689 mutex_unlock(&kvm->lock);
1fe779f8 5690 break;
3ddea128 5691 }
7837699f 5692 case KVM_CREATE_PIT:
c5ff41ce
JK
5693 u.pit_config.flags = KVM_PIT_SPEAKER_DUMMY;
5694 goto create_pit;
5695 case KVM_CREATE_PIT2:
5696 r = -EFAULT;
5697 if (copy_from_user(&u.pit_config, argp,
5698 sizeof(struct kvm_pit_config)))
5699 goto out;
5700 create_pit:
250715a6 5701 mutex_lock(&kvm->lock);
269e05e4
AK
5702 r = -EEXIST;
5703 if (kvm->arch.vpit)
5704 goto create_pit_unlock;
7837699f 5705 r = -ENOMEM;
c5ff41ce 5706 kvm->arch.vpit = kvm_create_pit(kvm, u.pit_config.flags);
7837699f
SY
5707 if (kvm->arch.vpit)
5708 r = 0;
269e05e4 5709 create_pit_unlock:
250715a6 5710 mutex_unlock(&kvm->lock);
7837699f 5711 break;
1fe779f8
CO
5712 case KVM_GET_IRQCHIP: {
5713 /* 0: PIC master, 1: PIC slave, 2: IOAPIC */
ff5c2c03 5714 struct kvm_irqchip *chip;
1fe779f8 5715
ff5c2c03
SL
5716 chip = memdup_user(argp, sizeof(*chip));
5717 if (IS_ERR(chip)) {
5718 r = PTR_ERR(chip);
1fe779f8 5719 goto out;
ff5c2c03
SL
5720 }
5721
1fe779f8 5722 r = -ENXIO;
826da321 5723 if (!irqchip_kernel(kvm))
f0d66275
DH
5724 goto get_irqchip_out;
5725 r = kvm_vm_ioctl_get_irqchip(kvm, chip);
1fe779f8 5726 if (r)
f0d66275 5727 goto get_irqchip_out;
1fe779f8 5728 r = -EFAULT;
0e96f31e 5729 if (copy_to_user(argp, chip, sizeof(*chip)))
f0d66275 5730 goto get_irqchip_out;
1fe779f8 5731 r = 0;
f0d66275
DH
5732 get_irqchip_out:
5733 kfree(chip);
1fe779f8
CO
5734 break;
5735 }
5736 case KVM_SET_IRQCHIP: {
5737 /* 0: PIC master, 1: PIC slave, 2: IOAPIC */
ff5c2c03 5738 struct kvm_irqchip *chip;
1fe779f8 5739
ff5c2c03
SL
5740 chip = memdup_user(argp, sizeof(*chip));
5741 if (IS_ERR(chip)) {
5742 r = PTR_ERR(chip);
1fe779f8 5743 goto out;
ff5c2c03
SL
5744 }
5745
1fe779f8 5746 r = -ENXIO;
826da321 5747 if (!irqchip_kernel(kvm))
f0d66275
DH
5748 goto set_irqchip_out;
5749 r = kvm_vm_ioctl_set_irqchip(kvm, chip);
f0d66275
DH
5750 set_irqchip_out:
5751 kfree(chip);
1fe779f8
CO
5752 break;
5753 }
e0f63cb9 5754 case KVM_GET_PIT: {
e0f63cb9 5755 r = -EFAULT;
f0d66275 5756 if (copy_from_user(&u.ps, argp, sizeof(struct kvm_pit_state)))
e0f63cb9
SY
5757 goto out;
5758 r = -ENXIO;
5759 if (!kvm->arch.vpit)
5760 goto out;
f0d66275 5761 r = kvm_vm_ioctl_get_pit(kvm, &u.ps);
e0f63cb9
SY
5762 if (r)
5763 goto out;
5764 r = -EFAULT;
f0d66275 5765 if (copy_to_user(argp, &u.ps, sizeof(struct kvm_pit_state)))
e0f63cb9
SY
5766 goto out;
5767 r = 0;
5768 break;
5769 }
5770 case KVM_SET_PIT: {
e0f63cb9 5771 r = -EFAULT;
0e96f31e 5772 if (copy_from_user(&u.ps, argp, sizeof(u.ps)))
e0f63cb9 5773 goto out;
7289fdb5 5774 mutex_lock(&kvm->lock);
e0f63cb9
SY
5775 r = -ENXIO;
5776 if (!kvm->arch.vpit)
7289fdb5 5777 goto set_pit_out;
f0d66275 5778 r = kvm_vm_ioctl_set_pit(kvm, &u.ps);
7289fdb5
SR
5779set_pit_out:
5780 mutex_unlock(&kvm->lock);
e0f63cb9
SY
5781 break;
5782 }
e9f42757
BK
5783 case KVM_GET_PIT2: {
5784 r = -ENXIO;
5785 if (!kvm->arch.vpit)
5786 goto out;
5787 r = kvm_vm_ioctl_get_pit2(kvm, &u.ps2);
5788 if (r)
5789 goto out;
5790 r = -EFAULT;
5791 if (copy_to_user(argp, &u.ps2, sizeof(u.ps2)))
5792 goto out;
5793 r = 0;
5794 break;
5795 }
5796 case KVM_SET_PIT2: {
5797 r = -EFAULT;
5798 if (copy_from_user(&u.ps2, argp, sizeof(u.ps2)))
5799 goto out;
7289fdb5 5800 mutex_lock(&kvm->lock);
e9f42757
BK
5801 r = -ENXIO;
5802 if (!kvm->arch.vpit)
7289fdb5 5803 goto set_pit2_out;
e9f42757 5804 r = kvm_vm_ioctl_set_pit2(kvm, &u.ps2);
7289fdb5
SR
5805set_pit2_out:
5806 mutex_unlock(&kvm->lock);
e9f42757
BK
5807 break;
5808 }
52d939a0
MT
5809 case KVM_REINJECT_CONTROL: {
5810 struct kvm_reinject_control control;
5811 r = -EFAULT;
5812 if (copy_from_user(&control, argp, sizeof(control)))
5813 goto out;
cad23e72
ML
5814 r = -ENXIO;
5815 if (!kvm->arch.vpit)
5816 goto out;
52d939a0 5817 r = kvm_vm_ioctl_reinject(kvm, &control);
52d939a0
MT
5818 break;
5819 }
d71ba788
PB
5820 case KVM_SET_BOOT_CPU_ID:
5821 r = 0;
5822 mutex_lock(&kvm->lock);
557abc40 5823 if (kvm->created_vcpus)
d71ba788
PB
5824 r = -EBUSY;
5825 else
5826 kvm->arch.bsp_vcpu_id = arg;
5827 mutex_unlock(&kvm->lock);
5828 break;
b59b153d 5829#ifdef CONFIG_KVM_XEN
ffde22ac 5830 case KVM_XEN_HVM_CONFIG: {
51776043 5831 struct kvm_xen_hvm_config xhc;
ffde22ac 5832 r = -EFAULT;
51776043 5833 if (copy_from_user(&xhc, argp, sizeof(xhc)))
ffde22ac 5834 goto out;
78e9878c 5835 r = kvm_xen_hvm_config(kvm, &xhc);
ffde22ac
ES
5836 break;
5837 }
a76b9641
JM
5838 case KVM_XEN_HVM_GET_ATTR: {
5839 struct kvm_xen_hvm_attr xha;
5840
5841 r = -EFAULT;
5842 if (copy_from_user(&xha, argp, sizeof(xha)))
ffde22ac 5843 goto out;
a76b9641
JM
5844 r = kvm_xen_hvm_get_attr(kvm, &xha);
5845 if (!r && copy_to_user(argp, &xha, sizeof(xha)))
5846 r = -EFAULT;
5847 break;
5848 }
5849 case KVM_XEN_HVM_SET_ATTR: {
5850 struct kvm_xen_hvm_attr xha;
5851
5852 r = -EFAULT;
5853 if (copy_from_user(&xha, argp, sizeof(xha)))
5854 goto out;
5855 r = kvm_xen_hvm_set_attr(kvm, &xha);
ffde22ac
ES
5856 break;
5857 }
b59b153d 5858#endif
afbcf7ab 5859 case KVM_SET_CLOCK: {
77fcbe82 5860 struct kvm_arch *ka = &kvm->arch;
afbcf7ab
GC
5861 struct kvm_clock_data user_ns;
5862 u64 now_ns;
afbcf7ab
GC
5863
5864 r = -EFAULT;
5865 if (copy_from_user(&user_ns, argp, sizeof(user_ns)))
5866 goto out;
5867
5868 r = -EINVAL;
5869 if (user_ns.flags)
5870 goto out;
5871
5872 r = 0;
0bc48bea
RK
5873 /*
5874 * TODO: userspace has to take care of races with VCPU_RUN, so
5875 * kvm_gen_update_masterclock() can be cut down to locked
5876 * pvclock_update_vm_gtod_copy().
5877 */
5878 kvm_gen_update_masterclock(kvm);
77fcbe82
VK
5879
5880 /*
5881 * This pairs with kvm_guest_time_update(): when masterclock is
5882 * in use, we use master_kernel_ns + kvmclock_offset to set
5883 * unsigned 'system_time' so if we use get_kvmclock_ns() (which
5884 * is slightly ahead) here we risk going negative on unsigned
5885 * 'system_time' when 'user_ns.clock' is very small.
5886 */
5887 spin_lock_irq(&ka->pvclock_gtod_sync_lock);
5888 if (kvm->arch.use_master_clock)
5889 now_ns = ka->master_kernel_ns;
5890 else
5891 now_ns = get_kvmclock_base_ns();
5892 ka->kvmclock_offset = user_ns.clock - now_ns;
5893 spin_unlock_irq(&ka->pvclock_gtod_sync_lock);
5894
0bc48bea 5895 kvm_make_all_cpus_request(kvm, KVM_REQ_CLOCK_UPDATE);
afbcf7ab
GC
5896 break;
5897 }
5898 case KVM_GET_CLOCK: {
afbcf7ab
GC
5899 struct kvm_clock_data user_ns;
5900 u64 now_ns;
5901
e891a32e 5902 now_ns = get_kvmclock_ns(kvm);
108b249c 5903 user_ns.clock = now_ns;
e3fd9a93 5904 user_ns.flags = kvm->arch.use_master_clock ? KVM_CLOCK_TSC_STABLE : 0;
97e69aa6 5905 memset(&user_ns.pad, 0, sizeof(user_ns.pad));
afbcf7ab
GC
5906
5907 r = -EFAULT;
5908 if (copy_to_user(argp, &user_ns, sizeof(user_ns)))
5909 goto out;
5910 r = 0;
5911 break;
5912 }
5acc5c06
BS
5913 case KVM_MEMORY_ENCRYPT_OP: {
5914 r = -ENOTTY;
afaf0b2f 5915 if (kvm_x86_ops.mem_enc_op)
b3646477 5916 r = static_call(kvm_x86_mem_enc_op)(kvm, argp);
5acc5c06
BS
5917 break;
5918 }
69eaedee
BS
5919 case KVM_MEMORY_ENCRYPT_REG_REGION: {
5920 struct kvm_enc_region region;
5921
5922 r = -EFAULT;
5923 if (copy_from_user(&region, argp, sizeof(region)))
5924 goto out;
5925
5926 r = -ENOTTY;
afaf0b2f 5927 if (kvm_x86_ops.mem_enc_reg_region)
b3646477 5928 r = static_call(kvm_x86_mem_enc_reg_region)(kvm, &region);
69eaedee
BS
5929 break;
5930 }
5931 case KVM_MEMORY_ENCRYPT_UNREG_REGION: {
5932 struct kvm_enc_region region;
5933
5934 r = -EFAULT;
5935 if (copy_from_user(&region, argp, sizeof(region)))
5936 goto out;
5937
5938 r = -ENOTTY;
afaf0b2f 5939 if (kvm_x86_ops.mem_enc_unreg_region)
b3646477 5940 r = static_call(kvm_x86_mem_enc_unreg_region)(kvm, &region);
69eaedee
BS
5941 break;
5942 }
faeb7833
RK
5943 case KVM_HYPERV_EVENTFD: {
5944 struct kvm_hyperv_eventfd hvevfd;
5945
5946 r = -EFAULT;
5947 if (copy_from_user(&hvevfd, argp, sizeof(hvevfd)))
5948 goto out;
5949 r = kvm_vm_ioctl_hv_eventfd(kvm, &hvevfd);
5950 break;
5951 }
66bb8a06
EH
5952 case KVM_SET_PMU_EVENT_FILTER:
5953 r = kvm_vm_ioctl_set_pmu_event_filter(kvm, argp);
5954 break;
1a155254
AG
5955 case KVM_X86_SET_MSR_FILTER:
5956 r = kvm_vm_ioctl_set_msr_filter(kvm, argp);
5957 break;
1fe779f8 5958 default:
ad6260da 5959 r = -ENOTTY;
1fe779f8
CO
5960 }
5961out:
5962 return r;
5963}
5964
a16b043c 5965static void kvm_init_msr_list(void)
043405e1 5966{
24c29b7a 5967 struct x86_pmu_capability x86_pmu;
043405e1 5968 u32 dummy[2];
7a5ee6ed 5969 unsigned i;
043405e1 5970
e2ada66e 5971 BUILD_BUG_ON_MSG(INTEL_PMC_MAX_FIXED != 4,
7a5ee6ed 5972 "Please update the fixed PMCs in msrs_to_saved_all[]");
24c29b7a
PB
5973
5974 perf_get_x86_pmu_capability(&x86_pmu);
e2ada66e 5975
6cbee2b9
XL
5976 num_msrs_to_save = 0;
5977 num_emulated_msrs = 0;
5978 num_msr_based_features = 0;
5979
7a5ee6ed
CQ
5980 for (i = 0; i < ARRAY_SIZE(msrs_to_save_all); i++) {
5981 if (rdmsr_safe(msrs_to_save_all[i], &dummy[0], &dummy[1]) < 0)
043405e1 5982 continue;
93c4adc7
PB
5983
5984 /*
5985 * Even MSRs that are valid in the host may not be exposed
9dbe6cf9 5986 * to the guests in some cases.
93c4adc7 5987 */
7a5ee6ed 5988 switch (msrs_to_save_all[i]) {
93c4adc7 5989 case MSR_IA32_BNDCFGS:
503234b3 5990 if (!kvm_mpx_supported())
93c4adc7
PB
5991 continue;
5992 break;
9dbe6cf9 5993 case MSR_TSC_AUX:
36fa06f9
SC
5994 if (!kvm_cpu_cap_has(X86_FEATURE_RDTSCP) &&
5995 !kvm_cpu_cap_has(X86_FEATURE_RDPID))
9dbe6cf9
PB
5996 continue;
5997 break;
f4cfcd2d
ML
5998 case MSR_IA32_UMWAIT_CONTROL:
5999 if (!kvm_cpu_cap_has(X86_FEATURE_WAITPKG))
6000 continue;
6001 break;
bf8c55d8
CP
6002 case MSR_IA32_RTIT_CTL:
6003 case MSR_IA32_RTIT_STATUS:
7b874c26 6004 if (!kvm_cpu_cap_has(X86_FEATURE_INTEL_PT))
bf8c55d8
CP
6005 continue;
6006 break;
6007 case MSR_IA32_RTIT_CR3_MATCH:
7b874c26 6008 if (!kvm_cpu_cap_has(X86_FEATURE_INTEL_PT) ||
bf8c55d8
CP
6009 !intel_pt_validate_hw_cap(PT_CAP_cr3_filtering))
6010 continue;
6011 break;
6012 case MSR_IA32_RTIT_OUTPUT_BASE:
6013 case MSR_IA32_RTIT_OUTPUT_MASK:
7b874c26 6014 if (!kvm_cpu_cap_has(X86_FEATURE_INTEL_PT) ||
bf8c55d8
CP
6015 (!intel_pt_validate_hw_cap(PT_CAP_topa_output) &&
6016 !intel_pt_validate_hw_cap(PT_CAP_single_range_output)))
6017 continue;
6018 break;
7cb85fc4 6019 case MSR_IA32_RTIT_ADDR0_A ... MSR_IA32_RTIT_ADDR3_B:
7b874c26 6020 if (!kvm_cpu_cap_has(X86_FEATURE_INTEL_PT) ||
7a5ee6ed 6021 msrs_to_save_all[i] - MSR_IA32_RTIT_ADDR0_A >=
bf8c55d8
CP
6022 intel_pt_validate_hw_cap(PT_CAP_num_address_ranges) * 2)
6023 continue;
6024 break;
cf05a67b 6025 case MSR_ARCH_PERFMON_PERFCTR0 ... MSR_ARCH_PERFMON_PERFCTR0 + 17:
7a5ee6ed 6026 if (msrs_to_save_all[i] - MSR_ARCH_PERFMON_PERFCTR0 >=
24c29b7a
PB
6027 min(INTEL_PMC_MAX_GENERIC, x86_pmu.num_counters_gp))
6028 continue;
6029 break;
cf05a67b 6030 case MSR_ARCH_PERFMON_EVENTSEL0 ... MSR_ARCH_PERFMON_EVENTSEL0 + 17:
7a5ee6ed 6031 if (msrs_to_save_all[i] - MSR_ARCH_PERFMON_EVENTSEL0 >=
24c29b7a
PB
6032 min(INTEL_PMC_MAX_GENERIC, x86_pmu.num_counters_gp))
6033 continue;
7cb85fc4 6034 break;
93c4adc7
PB
6035 default:
6036 break;
6037 }
6038
7a5ee6ed 6039 msrs_to_save[num_msrs_to_save++] = msrs_to_save_all[i];
043405e1 6040 }
62ef68bb 6041
7a5ee6ed 6042 for (i = 0; i < ARRAY_SIZE(emulated_msrs_all); i++) {
b3646477 6043 if (!static_call(kvm_x86_has_emulated_msr)(NULL, emulated_msrs_all[i]))
bc226f07 6044 continue;
62ef68bb 6045
7a5ee6ed 6046 emulated_msrs[num_emulated_msrs++] = emulated_msrs_all[i];
62ef68bb 6047 }
801e459a 6048
7a5ee6ed 6049 for (i = 0; i < ARRAY_SIZE(msr_based_features_all); i++) {
801e459a
TL
6050 struct kvm_msr_entry msr;
6051
7a5ee6ed 6052 msr.index = msr_based_features_all[i];
66421c1e 6053 if (kvm_get_msr_feature(&msr))
801e459a
TL
6054 continue;
6055
7a5ee6ed 6056 msr_based_features[num_msr_based_features++] = msr_based_features_all[i];
801e459a 6057 }
043405e1
CO
6058}
6059
bda9020e
MT
6060static int vcpu_mmio_write(struct kvm_vcpu *vcpu, gpa_t addr, int len,
6061 const void *v)
bbd9b64e 6062{
70252a10
AK
6063 int handled = 0;
6064 int n;
6065
6066 do {
6067 n = min(len, 8);
bce87cce 6068 if (!(lapic_in_kernel(vcpu) &&
e32edf4f
NN
6069 !kvm_iodevice_write(vcpu, &vcpu->arch.apic->dev, addr, n, v))
6070 && kvm_io_bus_write(vcpu, KVM_MMIO_BUS, addr, n, v))
70252a10
AK
6071 break;
6072 handled += n;
6073 addr += n;
6074 len -= n;
6075 v += n;
6076 } while (len);
bbd9b64e 6077
70252a10 6078 return handled;
bbd9b64e
CO
6079}
6080
bda9020e 6081static int vcpu_mmio_read(struct kvm_vcpu *vcpu, gpa_t addr, int len, void *v)
bbd9b64e 6082{
70252a10
AK
6083 int handled = 0;
6084 int n;
6085
6086 do {
6087 n = min(len, 8);
bce87cce 6088 if (!(lapic_in_kernel(vcpu) &&
e32edf4f
NN
6089 !kvm_iodevice_read(vcpu, &vcpu->arch.apic->dev,
6090 addr, n, v))
6091 && kvm_io_bus_read(vcpu, KVM_MMIO_BUS, addr, n, v))
70252a10 6092 break;
e39d200f 6093 trace_kvm_mmio(KVM_TRACE_MMIO_READ, n, addr, v);
70252a10
AK
6094 handled += n;
6095 addr += n;
6096 len -= n;
6097 v += n;
6098 } while (len);
bbd9b64e 6099
70252a10 6100 return handled;
bbd9b64e
CO
6101}
6102
2dafc6c2
GN
6103static void kvm_set_segment(struct kvm_vcpu *vcpu,
6104 struct kvm_segment *var, int seg)
6105{
b3646477 6106 static_call(kvm_x86_set_segment)(vcpu, var, seg);
2dafc6c2
GN
6107}
6108
6109void kvm_get_segment(struct kvm_vcpu *vcpu,
6110 struct kvm_segment *var, int seg)
6111{
b3646477 6112 static_call(kvm_x86_get_segment)(vcpu, var, seg);
2dafc6c2
GN
6113}
6114
54987b7a
PB
6115gpa_t translate_nested_gpa(struct kvm_vcpu *vcpu, gpa_t gpa, u32 access,
6116 struct x86_exception *exception)
02f59dc9
JR
6117{
6118 gpa_t t_gpa;
02f59dc9
JR
6119
6120 BUG_ON(!mmu_is_nested(vcpu));
6121
6122 /* NPT walks are always user-walks */
6123 access |= PFERR_USER_MASK;
44dd3ffa 6124 t_gpa = vcpu->arch.mmu->gva_to_gpa(vcpu, gpa, access, exception);
02f59dc9
JR
6125
6126 return t_gpa;
6127}
6128
ab9ae313
AK
6129gpa_t kvm_mmu_gva_to_gpa_read(struct kvm_vcpu *vcpu, gva_t gva,
6130 struct x86_exception *exception)
1871c602 6131{
b3646477 6132 u32 access = (static_call(kvm_x86_get_cpl)(vcpu) == 3) ? PFERR_USER_MASK : 0;
ab9ae313 6133 return vcpu->arch.walk_mmu->gva_to_gpa(vcpu, gva, access, exception);
1871c602 6134}
54f958cd 6135EXPORT_SYMBOL_GPL(kvm_mmu_gva_to_gpa_read);
1871c602 6136
ab9ae313
AK
6137 gpa_t kvm_mmu_gva_to_gpa_fetch(struct kvm_vcpu *vcpu, gva_t gva,
6138 struct x86_exception *exception)
1871c602 6139{
b3646477 6140 u32 access = (static_call(kvm_x86_get_cpl)(vcpu) == 3) ? PFERR_USER_MASK : 0;
1871c602 6141 access |= PFERR_FETCH_MASK;
ab9ae313 6142 return vcpu->arch.walk_mmu->gva_to_gpa(vcpu, gva, access, exception);
1871c602
GN
6143}
6144
ab9ae313
AK
6145gpa_t kvm_mmu_gva_to_gpa_write(struct kvm_vcpu *vcpu, gva_t gva,
6146 struct x86_exception *exception)
1871c602 6147{
b3646477 6148 u32 access = (static_call(kvm_x86_get_cpl)(vcpu) == 3) ? PFERR_USER_MASK : 0;
1871c602 6149 access |= PFERR_WRITE_MASK;
ab9ae313 6150 return vcpu->arch.walk_mmu->gva_to_gpa(vcpu, gva, access, exception);
1871c602 6151}
54f958cd 6152EXPORT_SYMBOL_GPL(kvm_mmu_gva_to_gpa_write);
1871c602
GN
6153
6154/* uses this to access any guest's mapped memory without checking CPL */
ab9ae313
AK
6155gpa_t kvm_mmu_gva_to_gpa_system(struct kvm_vcpu *vcpu, gva_t gva,
6156 struct x86_exception *exception)
1871c602 6157{
ab9ae313 6158 return vcpu->arch.walk_mmu->gva_to_gpa(vcpu, gva, 0, exception);
1871c602
GN
6159}
6160
6161static int kvm_read_guest_virt_helper(gva_t addr, void *val, unsigned int bytes,
6162 struct kvm_vcpu *vcpu, u32 access,
bcc55cba 6163 struct x86_exception *exception)
bbd9b64e
CO
6164{
6165 void *data = val;
10589a46 6166 int r = X86EMUL_CONTINUE;
bbd9b64e
CO
6167
6168 while (bytes) {
14dfe855 6169 gpa_t gpa = vcpu->arch.walk_mmu->gva_to_gpa(vcpu, addr, access,
ab9ae313 6170 exception);
bbd9b64e 6171 unsigned offset = addr & (PAGE_SIZE-1);
77c2002e 6172 unsigned toread = min(bytes, (unsigned)PAGE_SIZE - offset);
bbd9b64e
CO
6173 int ret;
6174
bcc55cba 6175 if (gpa == UNMAPPED_GVA)
ab9ae313 6176 return X86EMUL_PROPAGATE_FAULT;
54bf36aa
PB
6177 ret = kvm_vcpu_read_guest_page(vcpu, gpa >> PAGE_SHIFT, data,
6178 offset, toread);
10589a46 6179 if (ret < 0) {
c3cd7ffa 6180 r = X86EMUL_IO_NEEDED;
10589a46
MT
6181 goto out;
6182 }
bbd9b64e 6183
77c2002e
IE
6184 bytes -= toread;
6185 data += toread;
6186 addr += toread;
bbd9b64e 6187 }
10589a46 6188out:
10589a46 6189 return r;
bbd9b64e 6190}
77c2002e 6191
1871c602 6192/* used for instruction fetching */
0f65dd70
AK
6193static int kvm_fetch_guest_virt(struct x86_emulate_ctxt *ctxt,
6194 gva_t addr, void *val, unsigned int bytes,
bcc55cba 6195 struct x86_exception *exception)
1871c602 6196{
0f65dd70 6197 struct kvm_vcpu *vcpu = emul_to_vcpu(ctxt);
b3646477 6198 u32 access = (static_call(kvm_x86_get_cpl)(vcpu) == 3) ? PFERR_USER_MASK : 0;
44583cba
PB
6199 unsigned offset;
6200 int ret;
0f65dd70 6201
44583cba
PB
6202 /* Inline kvm_read_guest_virt_helper for speed. */
6203 gpa_t gpa = vcpu->arch.walk_mmu->gva_to_gpa(vcpu, addr, access|PFERR_FETCH_MASK,
6204 exception);
6205 if (unlikely(gpa == UNMAPPED_GVA))
6206 return X86EMUL_PROPAGATE_FAULT;
6207
6208 offset = addr & (PAGE_SIZE-1);
6209 if (WARN_ON(offset + bytes > PAGE_SIZE))
6210 bytes = (unsigned)PAGE_SIZE - offset;
54bf36aa
PB
6211 ret = kvm_vcpu_read_guest_page(vcpu, gpa >> PAGE_SHIFT, val,
6212 offset, bytes);
44583cba
PB
6213 if (unlikely(ret < 0))
6214 return X86EMUL_IO_NEEDED;
6215
6216 return X86EMUL_CONTINUE;
1871c602
GN
6217}
6218
ce14e868 6219int kvm_read_guest_virt(struct kvm_vcpu *vcpu,
0f65dd70 6220 gva_t addr, void *val, unsigned int bytes,
bcc55cba 6221 struct x86_exception *exception)
1871c602 6222{
b3646477 6223 u32 access = (static_call(kvm_x86_get_cpl)(vcpu) == 3) ? PFERR_USER_MASK : 0;
0f65dd70 6224
353c0956
PB
6225 /*
6226 * FIXME: this should call handle_emulation_failure if X86EMUL_IO_NEEDED
6227 * is returned, but our callers are not ready for that and they blindly
6228 * call kvm_inject_page_fault. Ensure that they at least do not leak
6229 * uninitialized kernel stack memory into cr2 and error code.
6230 */
6231 memset(exception, 0, sizeof(*exception));
1871c602 6232 return kvm_read_guest_virt_helper(addr, val, bytes, vcpu, access,
bcc55cba 6233 exception);
1871c602 6234}
064aea77 6235EXPORT_SYMBOL_GPL(kvm_read_guest_virt);
1871c602 6236
ce14e868
PB
6237static int emulator_read_std(struct x86_emulate_ctxt *ctxt,
6238 gva_t addr, void *val, unsigned int bytes,
3c9fa24c 6239 struct x86_exception *exception, bool system)
1871c602 6240{
0f65dd70 6241 struct kvm_vcpu *vcpu = emul_to_vcpu(ctxt);
3c9fa24c
PB
6242 u32 access = 0;
6243
b3646477 6244 if (!system && static_call(kvm_x86_get_cpl)(vcpu) == 3)
3c9fa24c
PB
6245 access |= PFERR_USER_MASK;
6246
6247 return kvm_read_guest_virt_helper(addr, val, bytes, vcpu, access, exception);
1871c602
GN
6248}
6249
7a036a6f
RK
6250static int kvm_read_guest_phys_system(struct x86_emulate_ctxt *ctxt,
6251 unsigned long addr, void *val, unsigned int bytes)
6252{
6253 struct kvm_vcpu *vcpu = emul_to_vcpu(ctxt);
6254 int r = kvm_vcpu_read_guest(vcpu, addr, val, bytes);
6255
6256 return r < 0 ? X86EMUL_IO_NEEDED : X86EMUL_CONTINUE;
6257}
6258
ce14e868
PB
6259static int kvm_write_guest_virt_helper(gva_t addr, void *val, unsigned int bytes,
6260 struct kvm_vcpu *vcpu, u32 access,
6261 struct x86_exception *exception)
77c2002e
IE
6262{
6263 void *data = val;
6264 int r = X86EMUL_CONTINUE;
6265
6266 while (bytes) {
14dfe855 6267 gpa_t gpa = vcpu->arch.walk_mmu->gva_to_gpa(vcpu, addr,
ce14e868 6268 access,
ab9ae313 6269 exception);
77c2002e
IE
6270 unsigned offset = addr & (PAGE_SIZE-1);
6271 unsigned towrite = min(bytes, (unsigned)PAGE_SIZE - offset);
6272 int ret;
6273
bcc55cba 6274 if (gpa == UNMAPPED_GVA)
ab9ae313 6275 return X86EMUL_PROPAGATE_FAULT;
54bf36aa 6276 ret = kvm_vcpu_write_guest(vcpu, gpa, data, towrite);
77c2002e 6277 if (ret < 0) {
c3cd7ffa 6278 r = X86EMUL_IO_NEEDED;
77c2002e
IE
6279 goto out;
6280 }
6281
6282 bytes -= towrite;
6283 data += towrite;
6284 addr += towrite;
6285 }
6286out:
6287 return r;
6288}
ce14e868
PB
6289
6290static int emulator_write_std(struct x86_emulate_ctxt *ctxt, gva_t addr, void *val,
3c9fa24c
PB
6291 unsigned int bytes, struct x86_exception *exception,
6292 bool system)
ce14e868
PB
6293{
6294 struct kvm_vcpu *vcpu = emul_to_vcpu(ctxt);
3c9fa24c
PB
6295 u32 access = PFERR_WRITE_MASK;
6296
b3646477 6297 if (!system && static_call(kvm_x86_get_cpl)(vcpu) == 3)
3c9fa24c 6298 access |= PFERR_USER_MASK;
ce14e868
PB
6299
6300 return kvm_write_guest_virt_helper(addr, val, bytes, vcpu,
3c9fa24c 6301 access, exception);
ce14e868
PB
6302}
6303
6304int kvm_write_guest_virt_system(struct kvm_vcpu *vcpu, gva_t addr, void *val,
6305 unsigned int bytes, struct x86_exception *exception)
6306{
c595ceee
PB
6307 /* kvm_write_guest_virt_system can pull in tons of pages. */
6308 vcpu->arch.l1tf_flush_l1d = true;
6309
ce14e868
PB
6310 return kvm_write_guest_virt_helper(addr, val, bytes, vcpu,
6311 PFERR_WRITE_MASK, exception);
6312}
6a4d7550 6313EXPORT_SYMBOL_GPL(kvm_write_guest_virt_system);
77c2002e 6314
082d06ed
WL
6315int handle_ud(struct kvm_vcpu *vcpu)
6316{
b3dc0695 6317 static const char kvm_emulate_prefix[] = { __KVM_EMULATE_PREFIX };
6c86eedc 6318 int emul_type = EMULTYPE_TRAP_UD;
6c86eedc
WL
6319 char sig[5]; /* ud2; .ascii "kvm" */
6320 struct x86_exception e;
6321
b3646477 6322 if (unlikely(!static_call(kvm_x86_can_emulate_instruction)(vcpu, NULL, 0)))
09e3e2a1
SC
6323 return 1;
6324
6c86eedc 6325 if (force_emulation_prefix &&
3c9fa24c
PB
6326 kvm_read_guest_virt(vcpu, kvm_get_linear_rip(vcpu),
6327 sig, sizeof(sig), &e) == 0 &&
b3dc0695 6328 memcmp(sig, kvm_emulate_prefix, sizeof(sig)) == 0) {
6c86eedc 6329 kvm_rip_write(vcpu, kvm_rip_read(vcpu) + sizeof(sig));
b4000606 6330 emul_type = EMULTYPE_TRAP_UD_FORCED;
6c86eedc 6331 }
082d06ed 6332
60fc3d02 6333 return kvm_emulate_instruction(vcpu, emul_type);
082d06ed
WL
6334}
6335EXPORT_SYMBOL_GPL(handle_ud);
6336
0f89b207
TL
6337static int vcpu_is_mmio_gpa(struct kvm_vcpu *vcpu, unsigned long gva,
6338 gpa_t gpa, bool write)
6339{
6340 /* For APIC access vmexit */
6341 if ((gpa & PAGE_MASK) == APIC_DEFAULT_PHYS_BASE)
6342 return 1;
6343
6344 if (vcpu_match_mmio_gpa(vcpu, gpa)) {
6345 trace_vcpu_match_mmio(gva, gpa, write, true);
6346 return 1;
6347 }
6348
6349 return 0;
6350}
6351
af7cc7d1
XG
6352static int vcpu_mmio_gva_to_gpa(struct kvm_vcpu *vcpu, unsigned long gva,
6353 gpa_t *gpa, struct x86_exception *exception,
6354 bool write)
6355{
b3646477 6356 u32 access = ((static_call(kvm_x86_get_cpl)(vcpu) == 3) ? PFERR_USER_MASK : 0)
97d64b78 6357 | (write ? PFERR_WRITE_MASK : 0);
af7cc7d1 6358
be94f6b7
HH
6359 /*
6360 * currently PKRU is only applied to ept enabled guest so
6361 * there is no pkey in EPT page table for L1 guest or EPT
6362 * shadow page table for L2 guest.
6363 */
97d64b78 6364 if (vcpu_match_mmio_gva(vcpu, gva)
97ec8c06 6365 && !permission_fault(vcpu, vcpu->arch.walk_mmu,
871bd034 6366 vcpu->arch.mmio_access, 0, access)) {
bebb106a
XG
6367 *gpa = vcpu->arch.mmio_gfn << PAGE_SHIFT |
6368 (gva & (PAGE_SIZE - 1));
4f022648 6369 trace_vcpu_match_mmio(gva, *gpa, write, false);
bebb106a
XG
6370 return 1;
6371 }
6372
af7cc7d1
XG
6373 *gpa = vcpu->arch.walk_mmu->gva_to_gpa(vcpu, gva, access, exception);
6374
6375 if (*gpa == UNMAPPED_GVA)
6376 return -1;
6377
0f89b207 6378 return vcpu_is_mmio_gpa(vcpu, gva, *gpa, write);
af7cc7d1
XG
6379}
6380
3200f405 6381int emulator_write_phys(struct kvm_vcpu *vcpu, gpa_t gpa,
bcc55cba 6382 const void *val, int bytes)
bbd9b64e
CO
6383{
6384 int ret;
6385
54bf36aa 6386 ret = kvm_vcpu_write_guest(vcpu, gpa, val, bytes);
9f811285 6387 if (ret < 0)
bbd9b64e 6388 return 0;
0eb05bf2 6389 kvm_page_track_write(vcpu, gpa, val, bytes);
bbd9b64e
CO
6390 return 1;
6391}
6392
77d197b2
XG
6393struct read_write_emulator_ops {
6394 int (*read_write_prepare)(struct kvm_vcpu *vcpu, void *val,
6395 int bytes);
6396 int (*read_write_emulate)(struct kvm_vcpu *vcpu, gpa_t gpa,
6397 void *val, int bytes);
6398 int (*read_write_mmio)(struct kvm_vcpu *vcpu, gpa_t gpa,
6399 int bytes, void *val);
6400 int (*read_write_exit_mmio)(struct kvm_vcpu *vcpu, gpa_t gpa,
6401 void *val, int bytes);
6402 bool write;
6403};
6404
6405static int read_prepare(struct kvm_vcpu *vcpu, void *val, int bytes)
6406{
6407 if (vcpu->mmio_read_completed) {
77d197b2 6408 trace_kvm_mmio(KVM_TRACE_MMIO_READ, bytes,
e39d200f 6409 vcpu->mmio_fragments[0].gpa, val);
77d197b2
XG
6410 vcpu->mmio_read_completed = 0;
6411 return 1;
6412 }
6413
6414 return 0;
6415}
6416
6417static int read_emulate(struct kvm_vcpu *vcpu, gpa_t gpa,
6418 void *val, int bytes)
6419{
54bf36aa 6420 return !kvm_vcpu_read_guest(vcpu, gpa, val, bytes);
77d197b2
XG
6421}
6422
6423static int write_emulate(struct kvm_vcpu *vcpu, gpa_t gpa,
6424 void *val, int bytes)
6425{
6426 return emulator_write_phys(vcpu, gpa, val, bytes);
6427}
6428
6429static int write_mmio(struct kvm_vcpu *vcpu, gpa_t gpa, int bytes, void *val)
6430{
e39d200f 6431 trace_kvm_mmio(KVM_TRACE_MMIO_WRITE, bytes, gpa, val);
77d197b2
XG
6432 return vcpu_mmio_write(vcpu, gpa, bytes, val);
6433}
6434
6435static int read_exit_mmio(struct kvm_vcpu *vcpu, gpa_t gpa,
6436 void *val, int bytes)
6437{
e39d200f 6438 trace_kvm_mmio(KVM_TRACE_MMIO_READ_UNSATISFIED, bytes, gpa, NULL);
77d197b2
XG
6439 return X86EMUL_IO_NEEDED;
6440}
6441
6442static int write_exit_mmio(struct kvm_vcpu *vcpu, gpa_t gpa,
6443 void *val, int bytes)
6444{
f78146b0
AK
6445 struct kvm_mmio_fragment *frag = &vcpu->mmio_fragments[0];
6446
87da7e66 6447 memcpy(vcpu->run->mmio.data, frag->data, min(8u, frag->len));
77d197b2
XG
6448 return X86EMUL_CONTINUE;
6449}
6450
0fbe9b0b 6451static const struct read_write_emulator_ops read_emultor = {
77d197b2
XG
6452 .read_write_prepare = read_prepare,
6453 .read_write_emulate = read_emulate,
6454 .read_write_mmio = vcpu_mmio_read,
6455 .read_write_exit_mmio = read_exit_mmio,
6456};
6457
0fbe9b0b 6458static const struct read_write_emulator_ops write_emultor = {
77d197b2
XG
6459 .read_write_emulate = write_emulate,
6460 .read_write_mmio = write_mmio,
6461 .read_write_exit_mmio = write_exit_mmio,
6462 .write = true,
6463};
6464
22388a3c
XG
6465static int emulator_read_write_onepage(unsigned long addr, void *val,
6466 unsigned int bytes,
6467 struct x86_exception *exception,
6468 struct kvm_vcpu *vcpu,
0fbe9b0b 6469 const struct read_write_emulator_ops *ops)
bbd9b64e 6470{
af7cc7d1
XG
6471 gpa_t gpa;
6472 int handled, ret;
22388a3c 6473 bool write = ops->write;
f78146b0 6474 struct kvm_mmio_fragment *frag;
c9b8b07c 6475 struct x86_emulate_ctxt *ctxt = vcpu->arch.emulate_ctxt;
0f89b207
TL
6476
6477 /*
6478 * If the exit was due to a NPF we may already have a GPA.
6479 * If the GPA is present, use it to avoid the GVA to GPA table walk.
6480 * Note, this cannot be used on string operations since string
6481 * operation using rep will only have the initial GPA from the NPF
6482 * occurred.
6483 */
744e699c
SC
6484 if (ctxt->gpa_available && emulator_can_use_gpa(ctxt) &&
6485 (addr & ~PAGE_MASK) == (ctxt->gpa_val & ~PAGE_MASK)) {
6486 gpa = ctxt->gpa_val;
618232e2
BS
6487 ret = vcpu_is_mmio_gpa(vcpu, addr, gpa, write);
6488 } else {
6489 ret = vcpu_mmio_gva_to_gpa(vcpu, addr, &gpa, exception, write);
6490 if (ret < 0)
6491 return X86EMUL_PROPAGATE_FAULT;
0f89b207 6492 }
10589a46 6493
618232e2 6494 if (!ret && ops->read_write_emulate(vcpu, gpa, val, bytes))
bbd9b64e
CO
6495 return X86EMUL_CONTINUE;
6496
bbd9b64e
CO
6497 /*
6498 * Is this MMIO handled locally?
6499 */
22388a3c 6500 handled = ops->read_write_mmio(vcpu, gpa, bytes, val);
70252a10 6501 if (handled == bytes)
bbd9b64e 6502 return X86EMUL_CONTINUE;
bbd9b64e 6503
70252a10
AK
6504 gpa += handled;
6505 bytes -= handled;
6506 val += handled;
6507
87da7e66
XG
6508 WARN_ON(vcpu->mmio_nr_fragments >= KVM_MAX_MMIO_FRAGMENTS);
6509 frag = &vcpu->mmio_fragments[vcpu->mmio_nr_fragments++];
6510 frag->gpa = gpa;
6511 frag->data = val;
6512 frag->len = bytes;
f78146b0 6513 return X86EMUL_CONTINUE;
bbd9b64e
CO
6514}
6515
52eb5a6d
XL
6516static int emulator_read_write(struct x86_emulate_ctxt *ctxt,
6517 unsigned long addr,
22388a3c
XG
6518 void *val, unsigned int bytes,
6519 struct x86_exception *exception,
0fbe9b0b 6520 const struct read_write_emulator_ops *ops)
bbd9b64e 6521{
0f65dd70 6522 struct kvm_vcpu *vcpu = emul_to_vcpu(ctxt);
f78146b0
AK
6523 gpa_t gpa;
6524 int rc;
6525
6526 if (ops->read_write_prepare &&
6527 ops->read_write_prepare(vcpu, val, bytes))
6528 return X86EMUL_CONTINUE;
6529
6530 vcpu->mmio_nr_fragments = 0;
0f65dd70 6531
bbd9b64e
CO
6532 /* Crossing a page boundary? */
6533 if (((addr + bytes - 1) ^ addr) & PAGE_MASK) {
f78146b0 6534 int now;
bbd9b64e
CO
6535
6536 now = -addr & ~PAGE_MASK;
22388a3c
XG
6537 rc = emulator_read_write_onepage(addr, val, now, exception,
6538 vcpu, ops);
6539
bbd9b64e
CO
6540 if (rc != X86EMUL_CONTINUE)
6541 return rc;
6542 addr += now;
bac15531
NA
6543 if (ctxt->mode != X86EMUL_MODE_PROT64)
6544 addr = (u32)addr;
bbd9b64e
CO
6545 val += now;
6546 bytes -= now;
6547 }
22388a3c 6548
f78146b0
AK
6549 rc = emulator_read_write_onepage(addr, val, bytes, exception,
6550 vcpu, ops);
6551 if (rc != X86EMUL_CONTINUE)
6552 return rc;
6553
6554 if (!vcpu->mmio_nr_fragments)
6555 return rc;
6556
6557 gpa = vcpu->mmio_fragments[0].gpa;
6558
6559 vcpu->mmio_needed = 1;
6560 vcpu->mmio_cur_fragment = 0;
6561
87da7e66 6562 vcpu->run->mmio.len = min(8u, vcpu->mmio_fragments[0].len);
f78146b0
AK
6563 vcpu->run->mmio.is_write = vcpu->mmio_is_write = ops->write;
6564 vcpu->run->exit_reason = KVM_EXIT_MMIO;
6565 vcpu->run->mmio.phys_addr = gpa;
6566
6567 return ops->read_write_exit_mmio(vcpu, gpa, val, bytes);
22388a3c
XG
6568}
6569
6570static int emulator_read_emulated(struct x86_emulate_ctxt *ctxt,
6571 unsigned long addr,
6572 void *val,
6573 unsigned int bytes,
6574 struct x86_exception *exception)
6575{
6576 return emulator_read_write(ctxt, addr, val, bytes,
6577 exception, &read_emultor);
6578}
6579
52eb5a6d 6580static int emulator_write_emulated(struct x86_emulate_ctxt *ctxt,
22388a3c
XG
6581 unsigned long addr,
6582 const void *val,
6583 unsigned int bytes,
6584 struct x86_exception *exception)
6585{
6586 return emulator_read_write(ctxt, addr, (void *)val, bytes,
6587 exception, &write_emultor);
bbd9b64e 6588}
bbd9b64e 6589
daea3e73
AK
6590#define CMPXCHG_TYPE(t, ptr, old, new) \
6591 (cmpxchg((t *)(ptr), *(t *)(old), *(t *)(new)) == *(t *)(old))
6592
6593#ifdef CONFIG_X86_64
6594# define CMPXCHG64(ptr, old, new) CMPXCHG_TYPE(u64, ptr, old, new)
6595#else
6596# define CMPXCHG64(ptr, old, new) \
9749a6c0 6597 (cmpxchg64((u64 *)(ptr), *(u64 *)(old), *(u64 *)(new)) == *(u64 *)(old))
daea3e73
AK
6598#endif
6599
0f65dd70
AK
6600static int emulator_cmpxchg_emulated(struct x86_emulate_ctxt *ctxt,
6601 unsigned long addr,
bbd9b64e
CO
6602 const void *old,
6603 const void *new,
6604 unsigned int bytes,
0f65dd70 6605 struct x86_exception *exception)
bbd9b64e 6606{
42e35f80 6607 struct kvm_host_map map;
0f65dd70 6608 struct kvm_vcpu *vcpu = emul_to_vcpu(ctxt);
9de6fe3c 6609 u64 page_line_mask;
daea3e73 6610 gpa_t gpa;
daea3e73
AK
6611 char *kaddr;
6612 bool exchanged;
2bacc55c 6613
daea3e73
AK
6614 /* guests cmpxchg8b have to be emulated atomically */
6615 if (bytes > 8 || (bytes & (bytes - 1)))
6616 goto emul_write;
10589a46 6617
daea3e73 6618 gpa = kvm_mmu_gva_to_gpa_write(vcpu, addr, NULL);
2bacc55c 6619
daea3e73
AK
6620 if (gpa == UNMAPPED_GVA ||
6621 (gpa & PAGE_MASK) == APIC_DEFAULT_PHYS_BASE)
6622 goto emul_write;
2bacc55c 6623
9de6fe3c
XL
6624 /*
6625 * Emulate the atomic as a straight write to avoid #AC if SLD is
6626 * enabled in the host and the access splits a cache line.
6627 */
6628 if (boot_cpu_has(X86_FEATURE_SPLIT_LOCK_DETECT))
6629 page_line_mask = ~(cache_line_size() - 1);
6630 else
6631 page_line_mask = PAGE_MASK;
6632
6633 if (((gpa + bytes - 1) & page_line_mask) != (gpa & page_line_mask))
daea3e73 6634 goto emul_write;
72dc67a6 6635
42e35f80 6636 if (kvm_vcpu_map(vcpu, gpa_to_gfn(gpa), &map))
c19b8bd6 6637 goto emul_write;
72dc67a6 6638
42e35f80
KA
6639 kaddr = map.hva + offset_in_page(gpa);
6640
daea3e73
AK
6641 switch (bytes) {
6642 case 1:
6643 exchanged = CMPXCHG_TYPE(u8, kaddr, old, new);
6644 break;
6645 case 2:
6646 exchanged = CMPXCHG_TYPE(u16, kaddr, old, new);
6647 break;
6648 case 4:
6649 exchanged = CMPXCHG_TYPE(u32, kaddr, old, new);
6650 break;
6651 case 8:
6652 exchanged = CMPXCHG64(kaddr, old, new);
6653 break;
6654 default:
6655 BUG();
2bacc55c 6656 }
42e35f80
KA
6657
6658 kvm_vcpu_unmap(vcpu, &map, true);
daea3e73
AK
6659
6660 if (!exchanged)
6661 return X86EMUL_CMPXCHG_FAILED;
6662
0eb05bf2 6663 kvm_page_track_write(vcpu, gpa, new, bytes);
8f6abd06
GN
6664
6665 return X86EMUL_CONTINUE;
4a5f48f6 6666
3200f405 6667emul_write:
daea3e73 6668 printk_once(KERN_WARNING "kvm: emulating exchange as write\n");
2bacc55c 6669
0f65dd70 6670 return emulator_write_emulated(ctxt, addr, new, bytes, exception);
bbd9b64e
CO
6671}
6672
cf8f70bf
GN
6673static int kernel_pio(struct kvm_vcpu *vcpu, void *pd)
6674{
cbfc6c91 6675 int r = 0, i;
cf8f70bf 6676
cbfc6c91
WL
6677 for (i = 0; i < vcpu->arch.pio.count; i++) {
6678 if (vcpu->arch.pio.in)
6679 r = kvm_io_bus_read(vcpu, KVM_PIO_BUS, vcpu->arch.pio.port,
6680 vcpu->arch.pio.size, pd);
6681 else
6682 r = kvm_io_bus_write(vcpu, KVM_PIO_BUS,
6683 vcpu->arch.pio.port, vcpu->arch.pio.size,
6684 pd);
6685 if (r)
6686 break;
6687 pd += vcpu->arch.pio.size;
6688 }
cf8f70bf
GN
6689 return r;
6690}
6691
6f6fbe98
XG
6692static int emulator_pio_in_out(struct kvm_vcpu *vcpu, int size,
6693 unsigned short port, void *val,
6694 unsigned int count, bool in)
cf8f70bf 6695{
cf8f70bf 6696 vcpu->arch.pio.port = port;
6f6fbe98 6697 vcpu->arch.pio.in = in;
7972995b 6698 vcpu->arch.pio.count = count;
cf8f70bf
GN
6699 vcpu->arch.pio.size = size;
6700
6701 if (!kernel_pio(vcpu, vcpu->arch.pio_data)) {
7972995b 6702 vcpu->arch.pio.count = 0;
cf8f70bf
GN
6703 return 1;
6704 }
6705
6706 vcpu->run->exit_reason = KVM_EXIT_IO;
6f6fbe98 6707 vcpu->run->io.direction = in ? KVM_EXIT_IO_IN : KVM_EXIT_IO_OUT;
cf8f70bf
GN
6708 vcpu->run->io.size = size;
6709 vcpu->run->io.data_offset = KVM_PIO_PAGE_OFFSET * PAGE_SIZE;
6710 vcpu->run->io.count = count;
6711 vcpu->run->io.port = port;
6712
6713 return 0;
6714}
6715
2e3bb4d8
SC
6716static int emulator_pio_in(struct kvm_vcpu *vcpu, int size,
6717 unsigned short port, void *val, unsigned int count)
cf8f70bf 6718{
6f6fbe98 6719 int ret;
ca1d4a9e 6720
6f6fbe98
XG
6721 if (vcpu->arch.pio.count)
6722 goto data_avail;
cf8f70bf 6723
cbfc6c91
WL
6724 memset(vcpu->arch.pio_data, 0, size * count);
6725
6f6fbe98
XG
6726 ret = emulator_pio_in_out(vcpu, size, port, val, count, true);
6727 if (ret) {
6728data_avail:
6729 memcpy(val, vcpu->arch.pio_data, size * count);
1171903d 6730 trace_kvm_pio(KVM_PIO_IN, port, size, count, vcpu->arch.pio_data);
7972995b 6731 vcpu->arch.pio.count = 0;
cf8f70bf
GN
6732 return 1;
6733 }
6734
cf8f70bf
GN
6735 return 0;
6736}
6737
2e3bb4d8
SC
6738static int emulator_pio_in_emulated(struct x86_emulate_ctxt *ctxt,
6739 int size, unsigned short port, void *val,
6740 unsigned int count)
6f6fbe98 6741{
2e3bb4d8 6742 return emulator_pio_in(emul_to_vcpu(ctxt), size, port, val, count);
6f6fbe98 6743
2e3bb4d8 6744}
6f6fbe98 6745
2e3bb4d8
SC
6746static int emulator_pio_out(struct kvm_vcpu *vcpu, int size,
6747 unsigned short port, const void *val,
6748 unsigned int count)
6749{
6f6fbe98 6750 memcpy(vcpu->arch.pio_data, val, size * count);
1171903d 6751 trace_kvm_pio(KVM_PIO_OUT, port, size, count, vcpu->arch.pio_data);
6f6fbe98
XG
6752 return emulator_pio_in_out(vcpu, size, port, (void *)val, count, false);
6753}
6754
2e3bb4d8
SC
6755static int emulator_pio_out_emulated(struct x86_emulate_ctxt *ctxt,
6756 int size, unsigned short port,
6757 const void *val, unsigned int count)
6758{
6759 return emulator_pio_out(emul_to_vcpu(ctxt), size, port, val, count);
6760}
6761
bbd9b64e
CO
6762static unsigned long get_segment_base(struct kvm_vcpu *vcpu, int seg)
6763{
b3646477 6764 return static_call(kvm_x86_get_segment_base)(vcpu, seg);
bbd9b64e
CO
6765}
6766
3cb16fe7 6767static void emulator_invlpg(struct x86_emulate_ctxt *ctxt, ulong address)
bbd9b64e 6768{
3cb16fe7 6769 kvm_mmu_invlpg(emul_to_vcpu(ctxt), address);
bbd9b64e
CO
6770}
6771
ae6a2375 6772static int kvm_emulate_wbinvd_noskip(struct kvm_vcpu *vcpu)
f5f48ee1
SY
6773{
6774 if (!need_emulate_wbinvd(vcpu))
6775 return X86EMUL_CONTINUE;
6776
b3646477 6777 if (static_call(kvm_x86_has_wbinvd_exit)()) {
2eec7343
JK
6778 int cpu = get_cpu();
6779
6780 cpumask_set_cpu(cpu, vcpu->arch.wbinvd_dirty_mask);
c2162e13 6781 on_each_cpu_mask(vcpu->arch.wbinvd_dirty_mask,
f5f48ee1 6782 wbinvd_ipi, NULL, 1);
2eec7343 6783 put_cpu();
f5f48ee1 6784 cpumask_clear(vcpu->arch.wbinvd_dirty_mask);
2eec7343
JK
6785 } else
6786 wbinvd();
f5f48ee1
SY
6787 return X86EMUL_CONTINUE;
6788}
5cb56059
JS
6789
6790int kvm_emulate_wbinvd(struct kvm_vcpu *vcpu)
6791{
6affcbed
KH
6792 kvm_emulate_wbinvd_noskip(vcpu);
6793 return kvm_skip_emulated_instruction(vcpu);
5cb56059 6794}
f5f48ee1
SY
6795EXPORT_SYMBOL_GPL(kvm_emulate_wbinvd);
6796
5cb56059
JS
6797
6798
bcaf5cc5
AK
6799static void emulator_wbinvd(struct x86_emulate_ctxt *ctxt)
6800{
5cb56059 6801 kvm_emulate_wbinvd_noskip(emul_to_vcpu(ctxt));
bcaf5cc5
AK
6802}
6803
29d6ca41
PB
6804static void emulator_get_dr(struct x86_emulate_ctxt *ctxt, int dr,
6805 unsigned long *dest)
bbd9b64e 6806{
29d6ca41 6807 kvm_get_dr(emul_to_vcpu(ctxt), dr, dest);
bbd9b64e
CO
6808}
6809
52eb5a6d
XL
6810static int emulator_set_dr(struct x86_emulate_ctxt *ctxt, int dr,
6811 unsigned long value)
bbd9b64e 6812{
338dbc97 6813
996ff542 6814 return kvm_set_dr(emul_to_vcpu(ctxt), dr, value);
bbd9b64e
CO
6815}
6816
52a46617 6817static u64 mk_cr_64(u64 curr_cr, u32 new_val)
5fdbf976 6818{
52a46617 6819 return (curr_cr & ~((1ULL << 32) - 1)) | new_val;
5fdbf976
MT
6820}
6821
717746e3 6822static unsigned long emulator_get_cr(struct x86_emulate_ctxt *ctxt, int cr)
bbd9b64e 6823{
717746e3 6824 struct kvm_vcpu *vcpu = emul_to_vcpu(ctxt);
52a46617
GN
6825 unsigned long value;
6826
6827 switch (cr) {
6828 case 0:
6829 value = kvm_read_cr0(vcpu);
6830 break;
6831 case 2:
6832 value = vcpu->arch.cr2;
6833 break;
6834 case 3:
9f8fe504 6835 value = kvm_read_cr3(vcpu);
52a46617
GN
6836 break;
6837 case 4:
6838 value = kvm_read_cr4(vcpu);
6839 break;
6840 case 8:
6841 value = kvm_get_cr8(vcpu);
6842 break;
6843 default:
a737f256 6844 kvm_err("%s: unexpected cr %u\n", __func__, cr);
52a46617
GN
6845 return 0;
6846 }
6847
6848 return value;
6849}
6850
717746e3 6851static int emulator_set_cr(struct x86_emulate_ctxt *ctxt, int cr, ulong val)
52a46617 6852{
717746e3 6853 struct kvm_vcpu *vcpu = emul_to_vcpu(ctxt);
0f12244f
GN
6854 int res = 0;
6855
52a46617
GN
6856 switch (cr) {
6857 case 0:
49a9b07e 6858 res = kvm_set_cr0(vcpu, mk_cr_64(kvm_read_cr0(vcpu), val));
52a46617
GN
6859 break;
6860 case 2:
6861 vcpu->arch.cr2 = val;
6862 break;
6863 case 3:
2390218b 6864 res = kvm_set_cr3(vcpu, val);
52a46617
GN
6865 break;
6866 case 4:
a83b29c6 6867 res = kvm_set_cr4(vcpu, mk_cr_64(kvm_read_cr4(vcpu), val));
52a46617
GN
6868 break;
6869 case 8:
eea1cff9 6870 res = kvm_set_cr8(vcpu, val);
52a46617
GN
6871 break;
6872 default:
a737f256 6873 kvm_err("%s: unexpected cr %u\n", __func__, cr);
0f12244f 6874 res = -1;
52a46617 6875 }
0f12244f
GN
6876
6877 return res;
52a46617
GN
6878}
6879
717746e3 6880static int emulator_get_cpl(struct x86_emulate_ctxt *ctxt)
9c537244 6881{
b3646477 6882 return static_call(kvm_x86_get_cpl)(emul_to_vcpu(ctxt));
9c537244
GN
6883}
6884
4bff1e86 6885static void emulator_get_gdt(struct x86_emulate_ctxt *ctxt, struct desc_ptr *dt)
2dafc6c2 6886{
b3646477 6887 static_call(kvm_x86_get_gdt)(emul_to_vcpu(ctxt), dt);
2dafc6c2
GN
6888}
6889
4bff1e86 6890static void emulator_get_idt(struct x86_emulate_ctxt *ctxt, struct desc_ptr *dt)
160ce1f1 6891{
b3646477 6892 static_call(kvm_x86_get_idt)(emul_to_vcpu(ctxt), dt);
160ce1f1
MG
6893}
6894
1ac9d0cf
AK
6895static void emulator_set_gdt(struct x86_emulate_ctxt *ctxt, struct desc_ptr *dt)
6896{
b3646477 6897 static_call(kvm_x86_set_gdt)(emul_to_vcpu(ctxt), dt);
1ac9d0cf
AK
6898}
6899
6900static void emulator_set_idt(struct x86_emulate_ctxt *ctxt, struct desc_ptr *dt)
6901{
b3646477 6902 static_call(kvm_x86_set_idt)(emul_to_vcpu(ctxt), dt);
1ac9d0cf
AK
6903}
6904
4bff1e86
AK
6905static unsigned long emulator_get_cached_segment_base(
6906 struct x86_emulate_ctxt *ctxt, int seg)
5951c442 6907{
4bff1e86 6908 return get_segment_base(emul_to_vcpu(ctxt), seg);
5951c442
GN
6909}
6910
1aa36616
AK
6911static bool emulator_get_segment(struct x86_emulate_ctxt *ctxt, u16 *selector,
6912 struct desc_struct *desc, u32 *base3,
6913 int seg)
2dafc6c2
GN
6914{
6915 struct kvm_segment var;
6916
4bff1e86 6917 kvm_get_segment(emul_to_vcpu(ctxt), &var, seg);
1aa36616 6918 *selector = var.selector;
2dafc6c2 6919
378a8b09
GN
6920 if (var.unusable) {
6921 memset(desc, 0, sizeof(*desc));
f0367ee1
RK
6922 if (base3)
6923 *base3 = 0;
2dafc6c2 6924 return false;
378a8b09 6925 }
2dafc6c2
GN
6926
6927 if (var.g)
6928 var.limit >>= 12;
6929 set_desc_limit(desc, var.limit);
6930 set_desc_base(desc, (unsigned long)var.base);
5601d05b
GN
6931#ifdef CONFIG_X86_64
6932 if (base3)
6933 *base3 = var.base >> 32;
6934#endif
2dafc6c2
GN
6935 desc->type = var.type;
6936 desc->s = var.s;
6937 desc->dpl = var.dpl;
6938 desc->p = var.present;
6939 desc->avl = var.avl;
6940 desc->l = var.l;
6941 desc->d = var.db;
6942 desc->g = var.g;
6943
6944 return true;
6945}
6946
1aa36616
AK
6947static void emulator_set_segment(struct x86_emulate_ctxt *ctxt, u16 selector,
6948 struct desc_struct *desc, u32 base3,
6949 int seg)
2dafc6c2 6950{
4bff1e86 6951 struct kvm_vcpu *vcpu = emul_to_vcpu(ctxt);
2dafc6c2
GN
6952 struct kvm_segment var;
6953
1aa36616 6954 var.selector = selector;
2dafc6c2 6955 var.base = get_desc_base(desc);
5601d05b
GN
6956#ifdef CONFIG_X86_64
6957 var.base |= ((u64)base3) << 32;
6958#endif
2dafc6c2
GN
6959 var.limit = get_desc_limit(desc);
6960 if (desc->g)
6961 var.limit = (var.limit << 12) | 0xfff;
6962 var.type = desc->type;
2dafc6c2
GN
6963 var.dpl = desc->dpl;
6964 var.db = desc->d;
6965 var.s = desc->s;
6966 var.l = desc->l;
6967 var.g = desc->g;
6968 var.avl = desc->avl;
6969 var.present = desc->p;
6970 var.unusable = !var.present;
6971 var.padding = 0;
6972
6973 kvm_set_segment(vcpu, &var, seg);
6974 return;
6975}
6976
717746e3
AK
6977static int emulator_get_msr(struct x86_emulate_ctxt *ctxt,
6978 u32 msr_index, u64 *pdata)
6979{
1ae09954
AG
6980 struct kvm_vcpu *vcpu = emul_to_vcpu(ctxt);
6981 int r;
6982
6983 r = kvm_get_msr(vcpu, msr_index, pdata);
6984
6985 if (r && kvm_get_msr_user_space(vcpu, msr_index, r)) {
6986 /* Bounce to user space */
6987 return X86EMUL_IO_NEEDED;
6988 }
6989
6990 return r;
717746e3
AK
6991}
6992
6993static int emulator_set_msr(struct x86_emulate_ctxt *ctxt,
6994 u32 msr_index, u64 data)
6995{
1ae09954
AG
6996 struct kvm_vcpu *vcpu = emul_to_vcpu(ctxt);
6997 int r;
6998
6999 r = kvm_set_msr(vcpu, msr_index, data);
7000
7001 if (r && kvm_set_msr_user_space(vcpu, msr_index, data, r)) {
7002 /* Bounce to user space */
7003 return X86EMUL_IO_NEEDED;
7004 }
7005
7006 return r;
717746e3
AK
7007}
7008
64d60670
PB
7009static u64 emulator_get_smbase(struct x86_emulate_ctxt *ctxt)
7010{
7011 struct kvm_vcpu *vcpu = emul_to_vcpu(ctxt);
7012
7013 return vcpu->arch.smbase;
7014}
7015
7016static void emulator_set_smbase(struct x86_emulate_ctxt *ctxt, u64 smbase)
7017{
7018 struct kvm_vcpu *vcpu = emul_to_vcpu(ctxt);
7019
7020 vcpu->arch.smbase = smbase;
7021}
7022
67f4d428
NA
7023static int emulator_check_pmc(struct x86_emulate_ctxt *ctxt,
7024 u32 pmc)
7025{
98ff80f5 7026 return kvm_pmu_is_valid_rdpmc_ecx(emul_to_vcpu(ctxt), pmc);
67f4d428
NA
7027}
7028
222d21aa
AK
7029static int emulator_read_pmc(struct x86_emulate_ctxt *ctxt,
7030 u32 pmc, u64 *pdata)
7031{
c6702c9d 7032 return kvm_pmu_rdpmc(emul_to_vcpu(ctxt), pmc, pdata);
222d21aa
AK
7033}
7034
6c3287f7
AK
7035static void emulator_halt(struct x86_emulate_ctxt *ctxt)
7036{
7037 emul_to_vcpu(ctxt)->arch.halt_request = 1;
7038}
7039
2953538e 7040static int emulator_intercept(struct x86_emulate_ctxt *ctxt,
8a76d7f2 7041 struct x86_instruction_info *info,
c4f035c6
AK
7042 enum x86_intercept_stage stage)
7043{
b3646477 7044 return static_call(kvm_x86_check_intercept)(emul_to_vcpu(ctxt), info, stage,
21f1b8f2 7045 &ctxt->exception);
c4f035c6
AK
7046}
7047
e911eb3b 7048static bool emulator_get_cpuid(struct x86_emulate_ctxt *ctxt,
f91af517
SC
7049 u32 *eax, u32 *ebx, u32 *ecx, u32 *edx,
7050 bool exact_only)
bdb42f5a 7051{
f91af517 7052 return kvm_cpuid(emul_to_vcpu(ctxt), eax, ebx, ecx, edx, exact_only);
bdb42f5a
SB
7053}
7054
5ae78e95
SC
7055static bool emulator_guest_has_long_mode(struct x86_emulate_ctxt *ctxt)
7056{
7057 return guest_cpuid_has(emul_to_vcpu(ctxt), X86_FEATURE_LM);
7058}
7059
7060static bool emulator_guest_has_movbe(struct x86_emulate_ctxt *ctxt)
7061{
7062 return guest_cpuid_has(emul_to_vcpu(ctxt), X86_FEATURE_MOVBE);
7063}
7064
7065static bool emulator_guest_has_fxsr(struct x86_emulate_ctxt *ctxt)
7066{
7067 return guest_cpuid_has(emul_to_vcpu(ctxt), X86_FEATURE_FXSR);
7068}
7069
dd856efa
AK
7070static ulong emulator_read_gpr(struct x86_emulate_ctxt *ctxt, unsigned reg)
7071{
27b4a9c4 7072 return kvm_register_read_raw(emul_to_vcpu(ctxt), reg);
dd856efa
AK
7073}
7074
7075static void emulator_write_gpr(struct x86_emulate_ctxt *ctxt, unsigned reg, ulong val)
7076{
27b4a9c4 7077 kvm_register_write_raw(emul_to_vcpu(ctxt), reg, val);
dd856efa
AK
7078}
7079
801806d9
NA
7080static void emulator_set_nmi_mask(struct x86_emulate_ctxt *ctxt, bool masked)
7081{
b3646477 7082 static_call(kvm_x86_set_nmi_mask)(emul_to_vcpu(ctxt), masked);
801806d9
NA
7083}
7084
6ed071f0
LP
7085static unsigned emulator_get_hflags(struct x86_emulate_ctxt *ctxt)
7086{
7087 return emul_to_vcpu(ctxt)->arch.hflags;
7088}
7089
7090static void emulator_set_hflags(struct x86_emulate_ctxt *ctxt, unsigned emul_flags)
7091{
c5833c7a 7092 emul_to_vcpu(ctxt)->arch.hflags = emul_flags;
6ed071f0
LP
7093}
7094
ed19321f
SC
7095static int emulator_pre_leave_smm(struct x86_emulate_ctxt *ctxt,
7096 const char *smstate)
0234bf88 7097{
b3646477 7098 return static_call(kvm_x86_pre_leave_smm)(emul_to_vcpu(ctxt), smstate);
0234bf88
LP
7099}
7100
c5833c7a
SC
7101static void emulator_post_leave_smm(struct x86_emulate_ctxt *ctxt)
7102{
7103 kvm_smm_changed(emul_to_vcpu(ctxt));
7104}
7105
02d4160f
VK
7106static int emulator_set_xcr(struct x86_emulate_ctxt *ctxt, u32 index, u64 xcr)
7107{
7108 return __kvm_set_xcr(emul_to_vcpu(ctxt), index, xcr);
7109}
7110
0225fb50 7111static const struct x86_emulate_ops emulate_ops = {
dd856efa
AK
7112 .read_gpr = emulator_read_gpr,
7113 .write_gpr = emulator_write_gpr,
ce14e868
PB
7114 .read_std = emulator_read_std,
7115 .write_std = emulator_write_std,
7a036a6f 7116 .read_phys = kvm_read_guest_phys_system,
1871c602 7117 .fetch = kvm_fetch_guest_virt,
bbd9b64e
CO
7118 .read_emulated = emulator_read_emulated,
7119 .write_emulated = emulator_write_emulated,
7120 .cmpxchg_emulated = emulator_cmpxchg_emulated,
3cb16fe7 7121 .invlpg = emulator_invlpg,
cf8f70bf
GN
7122 .pio_in_emulated = emulator_pio_in_emulated,
7123 .pio_out_emulated = emulator_pio_out_emulated,
1aa36616
AK
7124 .get_segment = emulator_get_segment,
7125 .set_segment = emulator_set_segment,
5951c442 7126 .get_cached_segment_base = emulator_get_cached_segment_base,
2dafc6c2 7127 .get_gdt = emulator_get_gdt,
160ce1f1 7128 .get_idt = emulator_get_idt,
1ac9d0cf
AK
7129 .set_gdt = emulator_set_gdt,
7130 .set_idt = emulator_set_idt,
52a46617
GN
7131 .get_cr = emulator_get_cr,
7132 .set_cr = emulator_set_cr,
9c537244 7133 .cpl = emulator_get_cpl,
35aa5375
GN
7134 .get_dr = emulator_get_dr,
7135 .set_dr = emulator_set_dr,
64d60670
PB
7136 .get_smbase = emulator_get_smbase,
7137 .set_smbase = emulator_set_smbase,
717746e3
AK
7138 .set_msr = emulator_set_msr,
7139 .get_msr = emulator_get_msr,
67f4d428 7140 .check_pmc = emulator_check_pmc,
222d21aa 7141 .read_pmc = emulator_read_pmc,
6c3287f7 7142 .halt = emulator_halt,
bcaf5cc5 7143 .wbinvd = emulator_wbinvd,
d6aa1000 7144 .fix_hypercall = emulator_fix_hypercall,
c4f035c6 7145 .intercept = emulator_intercept,
bdb42f5a 7146 .get_cpuid = emulator_get_cpuid,
5ae78e95
SC
7147 .guest_has_long_mode = emulator_guest_has_long_mode,
7148 .guest_has_movbe = emulator_guest_has_movbe,
7149 .guest_has_fxsr = emulator_guest_has_fxsr,
801806d9 7150 .set_nmi_mask = emulator_set_nmi_mask,
6ed071f0
LP
7151 .get_hflags = emulator_get_hflags,
7152 .set_hflags = emulator_set_hflags,
0234bf88 7153 .pre_leave_smm = emulator_pre_leave_smm,
c5833c7a 7154 .post_leave_smm = emulator_post_leave_smm,
02d4160f 7155 .set_xcr = emulator_set_xcr,
bbd9b64e
CO
7156};
7157
95cb2295
GN
7158static void toggle_interruptibility(struct kvm_vcpu *vcpu, u32 mask)
7159{
b3646477 7160 u32 int_shadow = static_call(kvm_x86_get_interrupt_shadow)(vcpu);
95cb2295
GN
7161 /*
7162 * an sti; sti; sequence only disable interrupts for the first
7163 * instruction. So, if the last instruction, be it emulated or
7164 * not, left the system with the INT_STI flag enabled, it
7165 * means that the last instruction is an sti. We should not
7166 * leave the flag on in this case. The same goes for mov ss
7167 */
37ccdcbe
PB
7168 if (int_shadow & mask)
7169 mask = 0;
6addfc42 7170 if (unlikely(int_shadow || mask)) {
b3646477 7171 static_call(kvm_x86_set_interrupt_shadow)(vcpu, mask);
6addfc42
PB
7172 if (!mask)
7173 kvm_make_request(KVM_REQ_EVENT, vcpu);
7174 }
95cb2295
GN
7175}
7176
ef54bcfe 7177static bool inject_emulated_exception(struct kvm_vcpu *vcpu)
54b8486f 7178{
c9b8b07c 7179 struct x86_emulate_ctxt *ctxt = vcpu->arch.emulate_ctxt;
da9cb575 7180 if (ctxt->exception.vector == PF_VECTOR)
53b3d8e9 7181 return kvm_inject_emulated_page_fault(vcpu, &ctxt->exception);
ef54bcfe
PB
7182
7183 if (ctxt->exception.error_code_valid)
da9cb575
AK
7184 kvm_queue_exception_e(vcpu, ctxt->exception.vector,
7185 ctxt->exception.error_code);
54b8486f 7186 else
da9cb575 7187 kvm_queue_exception(vcpu, ctxt->exception.vector);
ef54bcfe 7188 return false;
54b8486f
GN
7189}
7190
c9b8b07c
SC
7191static struct x86_emulate_ctxt *alloc_emulate_ctxt(struct kvm_vcpu *vcpu)
7192{
7193 struct x86_emulate_ctxt *ctxt;
7194
7195 ctxt = kmem_cache_zalloc(x86_emulator_cache, GFP_KERNEL_ACCOUNT);
7196 if (!ctxt) {
7197 pr_err("kvm: failed to allocate vcpu's emulator\n");
7198 return NULL;
7199 }
7200
7201 ctxt->vcpu = vcpu;
7202 ctxt->ops = &emulate_ops;
7203 vcpu->arch.emulate_ctxt = ctxt;
7204
7205 return ctxt;
7206}
7207
8ec4722d
MG
7208static void init_emulate_ctxt(struct kvm_vcpu *vcpu)
7209{
c9b8b07c 7210 struct x86_emulate_ctxt *ctxt = vcpu->arch.emulate_ctxt;
8ec4722d
MG
7211 int cs_db, cs_l;
7212
b3646477 7213 static_call(kvm_x86_get_cs_db_l_bits)(vcpu, &cs_db, &cs_l);
8ec4722d 7214
744e699c 7215 ctxt->gpa_available = false;
adf52235 7216 ctxt->eflags = kvm_get_rflags(vcpu);
c8401dda
PB
7217 ctxt->tf = (ctxt->eflags & X86_EFLAGS_TF) != 0;
7218
adf52235
TY
7219 ctxt->eip = kvm_rip_read(vcpu);
7220 ctxt->mode = (!is_protmode(vcpu)) ? X86EMUL_MODE_REAL :
7221 (ctxt->eflags & X86_EFLAGS_VM) ? X86EMUL_MODE_VM86 :
42bf549f 7222 (cs_l && is_long_mode(vcpu)) ? X86EMUL_MODE_PROT64 :
adf52235
TY
7223 cs_db ? X86EMUL_MODE_PROT32 :
7224 X86EMUL_MODE_PROT16;
a584539b 7225 BUILD_BUG_ON(HF_GUEST_MASK != X86EMUL_GUEST_MASK);
64d60670
PB
7226 BUILD_BUG_ON(HF_SMM_MASK != X86EMUL_SMM_MASK);
7227 BUILD_BUG_ON(HF_SMM_INSIDE_NMI_MASK != X86EMUL_SMM_INSIDE_NMI_MASK);
adf52235 7228
dd856efa 7229 init_decode_cache(ctxt);
7ae441ea 7230 vcpu->arch.emulate_regs_need_sync_from_vcpu = false;
8ec4722d
MG
7231}
7232
9497e1f2 7233void kvm_inject_realmode_interrupt(struct kvm_vcpu *vcpu, int irq, int inc_eip)
63995653 7234{
c9b8b07c 7235 struct x86_emulate_ctxt *ctxt = vcpu->arch.emulate_ctxt;
63995653
MG
7236 int ret;
7237
7238 init_emulate_ctxt(vcpu);
7239
9dac77fa
AK
7240 ctxt->op_bytes = 2;
7241 ctxt->ad_bytes = 2;
7242 ctxt->_eip = ctxt->eip + inc_eip;
9d74191a 7243 ret = emulate_int_real(ctxt, irq);
63995653 7244
9497e1f2
SC
7245 if (ret != X86EMUL_CONTINUE) {
7246 kvm_make_request(KVM_REQ_TRIPLE_FAULT, vcpu);
7247 } else {
7248 ctxt->eip = ctxt->_eip;
7249 kvm_rip_write(vcpu, ctxt->eip);
7250 kvm_set_rflags(vcpu, ctxt->eflags);
7251 }
63995653
MG
7252}
7253EXPORT_SYMBOL_GPL(kvm_inject_realmode_interrupt);
7254
e2366171 7255static int handle_emulation_failure(struct kvm_vcpu *vcpu, int emulation_type)
6d77dbfc 7256{
6d77dbfc
GN
7257 ++vcpu->stat.insn_emulation_fail;
7258 trace_kvm_emulate_insn_failed(vcpu);
e2366171 7259
42cbf068
SC
7260 if (emulation_type & EMULTYPE_VMWARE_GP) {
7261 kvm_queue_exception_e(vcpu, GP_VECTOR, 0);
60fc3d02 7262 return 1;
42cbf068 7263 }
e2366171 7264
738fece4
SC
7265 if (emulation_type & EMULTYPE_SKIP) {
7266 vcpu->run->exit_reason = KVM_EXIT_INTERNAL_ERROR;
7267 vcpu->run->internal.suberror = KVM_INTERNAL_ERROR_EMULATION;
7268 vcpu->run->internal.ndata = 0;
60fc3d02 7269 return 0;
738fece4
SC
7270 }
7271
22da61c9
SC
7272 kvm_queue_exception(vcpu, UD_VECTOR);
7273
b3646477 7274 if (!is_guest_mode(vcpu) && static_call(kvm_x86_get_cpl)(vcpu) == 0) {
fc3a9157
JR
7275 vcpu->run->exit_reason = KVM_EXIT_INTERNAL_ERROR;
7276 vcpu->run->internal.suberror = KVM_INTERNAL_ERROR_EMULATION;
7277 vcpu->run->internal.ndata = 0;
60fc3d02 7278 return 0;
fc3a9157 7279 }
e2366171 7280
60fc3d02 7281 return 1;
6d77dbfc
GN
7282}
7283
736c291c 7284static bool reexecute_instruction(struct kvm_vcpu *vcpu, gpa_t cr2_or_gpa,
991eebf9
GN
7285 bool write_fault_to_shadow_pgtable,
7286 int emulation_type)
a6f177ef 7287{
736c291c 7288 gpa_t gpa = cr2_or_gpa;
ba049e93 7289 kvm_pfn_t pfn;
a6f177ef 7290
92daa48b 7291 if (!(emulation_type & EMULTYPE_ALLOW_RETRY_PF))
991eebf9
GN
7292 return false;
7293
92daa48b
SC
7294 if (WARN_ON_ONCE(is_guest_mode(vcpu)) ||
7295 WARN_ON_ONCE(!(emulation_type & EMULTYPE_PF)))
6c3dfeb6
SC
7296 return false;
7297
44dd3ffa 7298 if (!vcpu->arch.mmu->direct_map) {
95b3cf69
XG
7299 /*
7300 * Write permission should be allowed since only
7301 * write access need to be emulated.
7302 */
736c291c 7303 gpa = kvm_mmu_gva_to_gpa_write(vcpu, cr2_or_gpa, NULL);
a6f177ef 7304
95b3cf69
XG
7305 /*
7306 * If the mapping is invalid in guest, let cpu retry
7307 * it to generate fault.
7308 */
7309 if (gpa == UNMAPPED_GVA)
7310 return true;
7311 }
a6f177ef 7312
8e3d9d06
XG
7313 /*
7314 * Do not retry the unhandleable instruction if it faults on the
7315 * readonly host memory, otherwise it will goto a infinite loop:
7316 * retry instruction -> write #PF -> emulation fail -> retry
7317 * instruction -> ...
7318 */
7319 pfn = gfn_to_pfn(vcpu->kvm, gpa_to_gfn(gpa));
95b3cf69
XG
7320
7321 /*
7322 * If the instruction failed on the error pfn, it can not be fixed,
7323 * report the error to userspace.
7324 */
7325 if (is_error_noslot_pfn(pfn))
7326 return false;
7327
7328 kvm_release_pfn_clean(pfn);
7329
7330 /* The instructions are well-emulated on direct mmu. */
44dd3ffa 7331 if (vcpu->arch.mmu->direct_map) {
95b3cf69
XG
7332 unsigned int indirect_shadow_pages;
7333
531810ca 7334 write_lock(&vcpu->kvm->mmu_lock);
95b3cf69 7335 indirect_shadow_pages = vcpu->kvm->arch.indirect_shadow_pages;
531810ca 7336 write_unlock(&vcpu->kvm->mmu_lock);
95b3cf69
XG
7337
7338 if (indirect_shadow_pages)
7339 kvm_mmu_unprotect_page(vcpu->kvm, gpa_to_gfn(gpa));
7340
a6f177ef 7341 return true;
8e3d9d06 7342 }
a6f177ef 7343
95b3cf69
XG
7344 /*
7345 * if emulation was due to access to shadowed page table
7346 * and it failed try to unshadow page and re-enter the
7347 * guest to let CPU execute the instruction.
7348 */
7349 kvm_mmu_unprotect_page(vcpu->kvm, gpa_to_gfn(gpa));
93c05d3e
XG
7350
7351 /*
7352 * If the access faults on its page table, it can not
7353 * be fixed by unprotecting shadow page and it should
7354 * be reported to userspace.
7355 */
7356 return !write_fault_to_shadow_pgtable;
a6f177ef
GN
7357}
7358
1cb3f3ae 7359static bool retry_instruction(struct x86_emulate_ctxt *ctxt,
736c291c 7360 gpa_t cr2_or_gpa, int emulation_type)
1cb3f3ae
XG
7361{
7362 struct kvm_vcpu *vcpu = emul_to_vcpu(ctxt);
736c291c 7363 unsigned long last_retry_eip, last_retry_addr, gpa = cr2_or_gpa;
1cb3f3ae
XG
7364
7365 last_retry_eip = vcpu->arch.last_retry_eip;
7366 last_retry_addr = vcpu->arch.last_retry_addr;
7367
7368 /*
7369 * If the emulation is caused by #PF and it is non-page_table
7370 * writing instruction, it means the VM-EXIT is caused by shadow
7371 * page protected, we can zap the shadow page and retry this
7372 * instruction directly.
7373 *
7374 * Note: if the guest uses a non-page-table modifying instruction
7375 * on the PDE that points to the instruction, then we will unmap
7376 * the instruction and go to an infinite loop. So, we cache the
7377 * last retried eip and the last fault address, if we meet the eip
7378 * and the address again, we can break out of the potential infinite
7379 * loop.
7380 */
7381 vcpu->arch.last_retry_eip = vcpu->arch.last_retry_addr = 0;
7382
92daa48b 7383 if (!(emulation_type & EMULTYPE_ALLOW_RETRY_PF))
1cb3f3ae
XG
7384 return false;
7385
92daa48b
SC
7386 if (WARN_ON_ONCE(is_guest_mode(vcpu)) ||
7387 WARN_ON_ONCE(!(emulation_type & EMULTYPE_PF)))
6c3dfeb6
SC
7388 return false;
7389
1cb3f3ae
XG
7390 if (x86_page_table_writing_insn(ctxt))
7391 return false;
7392
736c291c 7393 if (ctxt->eip == last_retry_eip && last_retry_addr == cr2_or_gpa)
1cb3f3ae
XG
7394 return false;
7395
7396 vcpu->arch.last_retry_eip = ctxt->eip;
736c291c 7397 vcpu->arch.last_retry_addr = cr2_or_gpa;
1cb3f3ae 7398
44dd3ffa 7399 if (!vcpu->arch.mmu->direct_map)
736c291c 7400 gpa = kvm_mmu_gva_to_gpa_write(vcpu, cr2_or_gpa, NULL);
1cb3f3ae 7401
22368028 7402 kvm_mmu_unprotect_page(vcpu->kvm, gpa_to_gfn(gpa));
1cb3f3ae
XG
7403
7404 return true;
7405}
7406
716d51ab
GN
7407static int complete_emulated_mmio(struct kvm_vcpu *vcpu);
7408static int complete_emulated_pio(struct kvm_vcpu *vcpu);
7409
64d60670 7410static void kvm_smm_changed(struct kvm_vcpu *vcpu)
a584539b 7411{
64d60670 7412 if (!(vcpu->arch.hflags & HF_SMM_MASK)) {
660a5d51
PB
7413 /* This is a good place to trace that we are exiting SMM. */
7414 trace_kvm_enter_smm(vcpu->vcpu_id, vcpu->arch.smbase, false);
7415
c43203ca
PB
7416 /* Process a latched INIT or SMI, if any. */
7417 kvm_make_request(KVM_REQ_EVENT, vcpu);
64d60670 7418 }
699023e2
PB
7419
7420 kvm_mmu_reset_context(vcpu);
64d60670
PB
7421}
7422
4a1e10d5
PB
7423static int kvm_vcpu_check_hw_bp(unsigned long addr, u32 type, u32 dr7,
7424 unsigned long *db)
7425{
7426 u32 dr6 = 0;
7427 int i;
7428 u32 enable, rwlen;
7429
7430 enable = dr7;
7431 rwlen = dr7 >> 16;
7432 for (i = 0; i < 4; i++, enable >>= 2, rwlen >>= 4)
7433 if ((enable & 3) && (rwlen & 15) == type && db[i] == addr)
7434 dr6 |= (1 << i);
7435 return dr6;
7436}
7437
120c2c4f 7438static int kvm_vcpu_do_singlestep(struct kvm_vcpu *vcpu)
663f4c61
PB
7439{
7440 struct kvm_run *kvm_run = vcpu->run;
7441
c8401dda 7442 if (vcpu->guest_debug & KVM_GUESTDBG_SINGLESTEP) {
9a3ecd5e 7443 kvm_run->debug.arch.dr6 = DR6_BS | DR6_ACTIVE_LOW;
d5d260c5 7444 kvm_run->debug.arch.pc = kvm_get_linear_rip(vcpu);
c8401dda
PB
7445 kvm_run->debug.arch.exception = DB_VECTOR;
7446 kvm_run->exit_reason = KVM_EXIT_DEBUG;
60fc3d02 7447 return 0;
663f4c61 7448 }
120c2c4f 7449 kvm_queue_exception_p(vcpu, DB_VECTOR, DR6_BS);
60fc3d02 7450 return 1;
663f4c61
PB
7451}
7452
6affcbed
KH
7453int kvm_skip_emulated_instruction(struct kvm_vcpu *vcpu)
7454{
b3646477 7455 unsigned long rflags = static_call(kvm_x86_get_rflags)(vcpu);
f8ea7c60 7456 int r;
6affcbed 7457
b3646477 7458 r = static_call(kvm_x86_skip_emulated_instruction)(vcpu);
60fc3d02 7459 if (unlikely(!r))
f8ea7c60 7460 return 0;
c8401dda
PB
7461
7462 /*
7463 * rflags is the old, "raw" value of the flags. The new value has
7464 * not been saved yet.
7465 *
7466 * This is correct even for TF set by the guest, because "the
7467 * processor will not generate this exception after the instruction
7468 * that sets the TF flag".
7469 */
7470 if (unlikely(rflags & X86_EFLAGS_TF))
120c2c4f 7471 r = kvm_vcpu_do_singlestep(vcpu);
60fc3d02 7472 return r;
6affcbed
KH
7473}
7474EXPORT_SYMBOL_GPL(kvm_skip_emulated_instruction);
7475
4a1e10d5
PB
7476static bool kvm_vcpu_check_breakpoint(struct kvm_vcpu *vcpu, int *r)
7477{
4a1e10d5
PB
7478 if (unlikely(vcpu->guest_debug & KVM_GUESTDBG_USE_HW_BP) &&
7479 (vcpu->arch.guest_debug_dr7 & DR7_BP_EN_MASK)) {
82b32774
NA
7480 struct kvm_run *kvm_run = vcpu->run;
7481 unsigned long eip = kvm_get_linear_rip(vcpu);
7482 u32 dr6 = kvm_vcpu_check_hw_bp(eip, 0,
4a1e10d5
PB
7483 vcpu->arch.guest_debug_dr7,
7484 vcpu->arch.eff_db);
7485
7486 if (dr6 != 0) {
9a3ecd5e 7487 kvm_run->debug.arch.dr6 = dr6 | DR6_ACTIVE_LOW;
82b32774 7488 kvm_run->debug.arch.pc = eip;
4a1e10d5
PB
7489 kvm_run->debug.arch.exception = DB_VECTOR;
7490 kvm_run->exit_reason = KVM_EXIT_DEBUG;
60fc3d02 7491 *r = 0;
4a1e10d5
PB
7492 return true;
7493 }
7494 }
7495
4161a569
NA
7496 if (unlikely(vcpu->arch.dr7 & DR7_BP_EN_MASK) &&
7497 !(kvm_get_rflags(vcpu) & X86_EFLAGS_RF)) {
82b32774
NA
7498 unsigned long eip = kvm_get_linear_rip(vcpu);
7499 u32 dr6 = kvm_vcpu_check_hw_bp(eip, 0,
4a1e10d5
PB
7500 vcpu->arch.dr7,
7501 vcpu->arch.db);
7502
7503 if (dr6 != 0) {
4d5523cf 7504 kvm_queue_exception_p(vcpu, DB_VECTOR, dr6);
60fc3d02 7505 *r = 1;
4a1e10d5
PB
7506 return true;
7507 }
7508 }
7509
7510 return false;
7511}
7512
04789b66
LA
7513static bool is_vmware_backdoor_opcode(struct x86_emulate_ctxt *ctxt)
7514{
2d7921c4
AM
7515 switch (ctxt->opcode_len) {
7516 case 1:
7517 switch (ctxt->b) {
7518 case 0xe4: /* IN */
7519 case 0xe5:
7520 case 0xec:
7521 case 0xed:
7522 case 0xe6: /* OUT */
7523 case 0xe7:
7524 case 0xee:
7525 case 0xef:
7526 case 0x6c: /* INS */
7527 case 0x6d:
7528 case 0x6e: /* OUTS */
7529 case 0x6f:
7530 return true;
7531 }
7532 break;
7533 case 2:
7534 switch (ctxt->b) {
7535 case 0x33: /* RDPMC */
7536 return true;
7537 }
7538 break;
04789b66
LA
7539 }
7540
7541 return false;
7542}
7543
4aa2691d
WH
7544/*
7545 * Decode to be emulated instruction. Return EMULATION_OK if success.
7546 */
7547int x86_decode_emulated_instruction(struct kvm_vcpu *vcpu, int emulation_type,
7548 void *insn, int insn_len)
7549{
7550 int r = EMULATION_OK;
7551 struct x86_emulate_ctxt *ctxt = vcpu->arch.emulate_ctxt;
7552
7553 init_emulate_ctxt(vcpu);
7554
7555 /*
7556 * We will reenter on the same instruction since we do not set
7557 * complete_userspace_io. This does not handle watchpoints yet,
7558 * those would be handled in the emulate_ops.
7559 */
7560 if (!(emulation_type & EMULTYPE_SKIP) &&
7561 kvm_vcpu_check_breakpoint(vcpu, &r))
7562 return r;
7563
7564 ctxt->interruptibility = 0;
7565 ctxt->have_exception = false;
7566 ctxt->exception.vector = -1;
7567 ctxt->perm_ok = false;
7568
7569 ctxt->ud = emulation_type & EMULTYPE_TRAP_UD;
7570
7571 r = x86_decode_insn(ctxt, insn, insn_len);
7572
7573 trace_kvm_emulate_insn_start(vcpu);
7574 ++vcpu->stat.insn_emulation;
7575
7576 return r;
7577}
7578EXPORT_SYMBOL_GPL(x86_decode_emulated_instruction);
7579
736c291c
SC
7580int x86_emulate_instruction(struct kvm_vcpu *vcpu, gpa_t cr2_or_gpa,
7581 int emulation_type, void *insn, int insn_len)
bbd9b64e 7582{
95cb2295 7583 int r;
c9b8b07c 7584 struct x86_emulate_ctxt *ctxt = vcpu->arch.emulate_ctxt;
7ae441ea 7585 bool writeback = true;
09e3e2a1
SC
7586 bool write_fault_to_spt;
7587
b3646477 7588 if (unlikely(!static_call(kvm_x86_can_emulate_instruction)(vcpu, insn, insn_len)))
09e3e2a1 7589 return 1;
bbd9b64e 7590
c595ceee
PB
7591 vcpu->arch.l1tf_flush_l1d = true;
7592
93c05d3e
XG
7593 /*
7594 * Clear write_fault_to_shadow_pgtable here to ensure it is
7595 * never reused.
7596 */
09e3e2a1 7597 write_fault_to_spt = vcpu->arch.write_fault_to_shadow_pgtable;
93c05d3e 7598 vcpu->arch.write_fault_to_shadow_pgtable = false;
8d7d8102 7599
571008da 7600 if (!(emulation_type & EMULTYPE_NO_DECODE)) {
4aa2691d 7601 kvm_clear_exception_queue(vcpu);
4a1e10d5 7602
4aa2691d
WH
7603 r = x86_decode_emulated_instruction(vcpu, emulation_type,
7604 insn, insn_len);
1d2887e2 7605 if (r != EMULATION_OK) {
b4000606 7606 if ((emulation_type & EMULTYPE_TRAP_UD) ||
c83fad65
SC
7607 (emulation_type & EMULTYPE_TRAP_UD_FORCED)) {
7608 kvm_queue_exception(vcpu, UD_VECTOR);
60fc3d02 7609 return 1;
c83fad65 7610 }
736c291c
SC
7611 if (reexecute_instruction(vcpu, cr2_or_gpa,
7612 write_fault_to_spt,
7613 emulation_type))
60fc3d02 7614 return 1;
8530a79c 7615 if (ctxt->have_exception) {
c8848cee
JD
7616 /*
7617 * #UD should result in just EMULATION_FAILED, and trap-like
7618 * exception should not be encountered during decode.
7619 */
7620 WARN_ON_ONCE(ctxt->exception.vector == UD_VECTOR ||
7621 exception_type(ctxt->exception.vector) == EXCPT_TRAP);
8530a79c 7622 inject_emulated_exception(vcpu);
60fc3d02 7623 return 1;
8530a79c 7624 }
e2366171 7625 return handle_emulation_failure(vcpu, emulation_type);
bbd9b64e
CO
7626 }
7627 }
7628
42cbf068
SC
7629 if ((emulation_type & EMULTYPE_VMWARE_GP) &&
7630 !is_vmware_backdoor_opcode(ctxt)) {
7631 kvm_queue_exception_e(vcpu, GP_VECTOR, 0);
60fc3d02 7632 return 1;
42cbf068 7633 }
04789b66 7634
1957aa63
SC
7635 /*
7636 * Note, EMULTYPE_SKIP is intended for use *only* by vendor callbacks
7637 * for kvm_skip_emulated_instruction(). The caller is responsible for
7638 * updating interruptibility state and injecting single-step #DBs.
7639 */
ba8afb6b 7640 if (emulation_type & EMULTYPE_SKIP) {
9dac77fa 7641 kvm_rip_write(vcpu, ctxt->_eip);
bb663c7a
NA
7642 if (ctxt->eflags & X86_EFLAGS_RF)
7643 kvm_set_rflags(vcpu, ctxt->eflags & ~X86_EFLAGS_RF);
60fc3d02 7644 return 1;
ba8afb6b
GN
7645 }
7646
736c291c 7647 if (retry_instruction(ctxt, cr2_or_gpa, emulation_type))
60fc3d02 7648 return 1;
1cb3f3ae 7649
7ae441ea 7650 /* this is needed for vmware backdoor interface to work since it
4d2179e1 7651 changes registers values during IO operation */
7ae441ea
GN
7652 if (vcpu->arch.emulate_regs_need_sync_from_vcpu) {
7653 vcpu->arch.emulate_regs_need_sync_from_vcpu = false;
dd856efa 7654 emulator_invalidate_register_cache(ctxt);
7ae441ea 7655 }
4d2179e1 7656
5cd21917 7657restart:
92daa48b
SC
7658 if (emulation_type & EMULTYPE_PF) {
7659 /* Save the faulting GPA (cr2) in the address field */
7660 ctxt->exception.address = cr2_or_gpa;
7661
7662 /* With shadow page tables, cr2 contains a GVA or nGPA. */
7663 if (vcpu->arch.mmu->direct_map) {
744e699c
SC
7664 ctxt->gpa_available = true;
7665 ctxt->gpa_val = cr2_or_gpa;
92daa48b
SC
7666 }
7667 } else {
7668 /* Sanitize the address out of an abundance of paranoia. */
7669 ctxt->exception.address = 0;
7670 }
0f89b207 7671
9d74191a 7672 r = x86_emulate_insn(ctxt);
bbd9b64e 7673
775fde86 7674 if (r == EMULATION_INTERCEPTED)
60fc3d02 7675 return 1;
775fde86 7676
d2ddd1c4 7677 if (r == EMULATION_FAILED) {
736c291c 7678 if (reexecute_instruction(vcpu, cr2_or_gpa, write_fault_to_spt,
991eebf9 7679 emulation_type))
60fc3d02 7680 return 1;
c3cd7ffa 7681
e2366171 7682 return handle_emulation_failure(vcpu, emulation_type);
bbd9b64e
CO
7683 }
7684
9d74191a 7685 if (ctxt->have_exception) {
60fc3d02 7686 r = 1;
ef54bcfe
PB
7687 if (inject_emulated_exception(vcpu))
7688 return r;
d2ddd1c4 7689 } else if (vcpu->arch.pio.count) {
0912c977
PB
7690 if (!vcpu->arch.pio.in) {
7691 /* FIXME: return into emulator if single-stepping. */
3457e419 7692 vcpu->arch.pio.count = 0;
0912c977 7693 } else {
7ae441ea 7694 writeback = false;
716d51ab
GN
7695 vcpu->arch.complete_userspace_io = complete_emulated_pio;
7696 }
60fc3d02 7697 r = 0;
7ae441ea 7698 } else if (vcpu->mmio_needed) {
bc8a0aaf
SC
7699 ++vcpu->stat.mmio_exits;
7700
7ae441ea
GN
7701 if (!vcpu->mmio_is_write)
7702 writeback = false;
60fc3d02 7703 r = 0;
716d51ab 7704 vcpu->arch.complete_userspace_io = complete_emulated_mmio;
7ae441ea 7705 } else if (r == EMULATION_RESTART)
5cd21917 7706 goto restart;
d2ddd1c4 7707 else
60fc3d02 7708 r = 1;
f850e2e6 7709
7ae441ea 7710 if (writeback) {
b3646477 7711 unsigned long rflags = static_call(kvm_x86_get_rflags)(vcpu);
9d74191a 7712 toggle_interruptibility(vcpu, ctxt->interruptibility);
7ae441ea 7713 vcpu->arch.emulate_regs_need_sync_to_vcpu = false;
38827dbd 7714 if (!ctxt->have_exception ||
75ee23b3
SC
7715 exception_type(ctxt->exception.vector) == EXCPT_TRAP) {
7716 kvm_rip_write(vcpu, ctxt->eip);
384dea1c 7717 if (r && (ctxt->tf || (vcpu->guest_debug & KVM_GUESTDBG_SINGLESTEP)))
120c2c4f 7718 r = kvm_vcpu_do_singlestep(vcpu);
afaf0b2f 7719 if (kvm_x86_ops.update_emulated_instruction)
b3646477 7720 static_call(kvm_x86_update_emulated_instruction)(vcpu);
38827dbd 7721 __kvm_set_rflags(vcpu, ctxt->eflags);
75ee23b3 7722 }
6addfc42
PB
7723
7724 /*
7725 * For STI, interrupts are shadowed; so KVM_REQ_EVENT will
7726 * do nothing, and it will be requested again as soon as
7727 * the shadow expires. But we still need to check here,
7728 * because POPF has no interrupt shadow.
7729 */
7730 if (unlikely((ctxt->eflags & ~rflags) & X86_EFLAGS_IF))
7731 kvm_make_request(KVM_REQ_EVENT, vcpu);
7ae441ea
GN
7732 } else
7733 vcpu->arch.emulate_regs_need_sync_to_vcpu = true;
e85d28f8
GN
7734
7735 return r;
de7d789a 7736}
c60658d1
SC
7737
7738int kvm_emulate_instruction(struct kvm_vcpu *vcpu, int emulation_type)
7739{
7740 return x86_emulate_instruction(vcpu, 0, emulation_type, NULL, 0);
7741}
7742EXPORT_SYMBOL_GPL(kvm_emulate_instruction);
7743
7744int kvm_emulate_instruction_from_buffer(struct kvm_vcpu *vcpu,
7745 void *insn, int insn_len)
7746{
7747 return x86_emulate_instruction(vcpu, 0, 0, insn, insn_len);
7748}
7749EXPORT_SYMBOL_GPL(kvm_emulate_instruction_from_buffer);
de7d789a 7750
8764ed55
SC
7751static int complete_fast_pio_out_port_0x7e(struct kvm_vcpu *vcpu)
7752{
7753 vcpu->arch.pio.count = 0;
7754 return 1;
7755}
7756
45def77e
SC
7757static int complete_fast_pio_out(struct kvm_vcpu *vcpu)
7758{
7759 vcpu->arch.pio.count = 0;
7760
7761 if (unlikely(!kvm_is_linear_rip(vcpu, vcpu->arch.pio.linear_rip)))
7762 return 1;
7763
7764 return kvm_skip_emulated_instruction(vcpu);
7765}
7766
dca7f128
SC
7767static int kvm_fast_pio_out(struct kvm_vcpu *vcpu, int size,
7768 unsigned short port)
de7d789a 7769{
de3cd117 7770 unsigned long val = kvm_rax_read(vcpu);
2e3bb4d8
SC
7771 int ret = emulator_pio_out(vcpu, size, port, &val, 1);
7772
8764ed55
SC
7773 if (ret)
7774 return ret;
45def77e 7775
8764ed55
SC
7776 /*
7777 * Workaround userspace that relies on old KVM behavior of %rip being
7778 * incremented prior to exiting to userspace to handle "OUT 0x7e".
7779 */
7780 if (port == 0x7e &&
7781 kvm_check_has_quirk(vcpu->kvm, KVM_X86_QUIRK_OUT_7E_INC_RIP)) {
7782 vcpu->arch.complete_userspace_io =
7783 complete_fast_pio_out_port_0x7e;
7784 kvm_skip_emulated_instruction(vcpu);
7785 } else {
45def77e
SC
7786 vcpu->arch.pio.linear_rip = kvm_get_linear_rip(vcpu);
7787 vcpu->arch.complete_userspace_io = complete_fast_pio_out;
7788 }
8764ed55 7789 return 0;
de7d789a 7790}
de7d789a 7791
8370c3d0
TL
7792static int complete_fast_pio_in(struct kvm_vcpu *vcpu)
7793{
7794 unsigned long val;
7795
7796 /* We should only ever be called with arch.pio.count equal to 1 */
7797 BUG_ON(vcpu->arch.pio.count != 1);
7798
45def77e
SC
7799 if (unlikely(!kvm_is_linear_rip(vcpu, vcpu->arch.pio.linear_rip))) {
7800 vcpu->arch.pio.count = 0;
7801 return 1;
7802 }
7803
8370c3d0 7804 /* For size less than 4 we merge, else we zero extend */
de3cd117 7805 val = (vcpu->arch.pio.size < 4) ? kvm_rax_read(vcpu) : 0;
8370c3d0
TL
7806
7807 /*
2e3bb4d8 7808 * Since vcpu->arch.pio.count == 1 let emulator_pio_in perform
8370c3d0
TL
7809 * the copy and tracing
7810 */
2e3bb4d8 7811 emulator_pio_in(vcpu, vcpu->arch.pio.size, vcpu->arch.pio.port, &val, 1);
de3cd117 7812 kvm_rax_write(vcpu, val);
8370c3d0 7813
45def77e 7814 return kvm_skip_emulated_instruction(vcpu);
8370c3d0
TL
7815}
7816
dca7f128
SC
7817static int kvm_fast_pio_in(struct kvm_vcpu *vcpu, int size,
7818 unsigned short port)
8370c3d0
TL
7819{
7820 unsigned long val;
7821 int ret;
7822
7823 /* For size less than 4 we merge, else we zero extend */
de3cd117 7824 val = (size < 4) ? kvm_rax_read(vcpu) : 0;
8370c3d0 7825
2e3bb4d8 7826 ret = emulator_pio_in(vcpu, size, port, &val, 1);
8370c3d0 7827 if (ret) {
de3cd117 7828 kvm_rax_write(vcpu, val);
8370c3d0
TL
7829 return ret;
7830 }
7831
45def77e 7832 vcpu->arch.pio.linear_rip = kvm_get_linear_rip(vcpu);
8370c3d0
TL
7833 vcpu->arch.complete_userspace_io = complete_fast_pio_in;
7834
7835 return 0;
7836}
dca7f128
SC
7837
7838int kvm_fast_pio(struct kvm_vcpu *vcpu, int size, unsigned short port, int in)
7839{
45def77e 7840 int ret;
dca7f128 7841
dca7f128 7842 if (in)
45def77e 7843 ret = kvm_fast_pio_in(vcpu, size, port);
dca7f128 7844 else
45def77e
SC
7845 ret = kvm_fast_pio_out(vcpu, size, port);
7846 return ret && kvm_skip_emulated_instruction(vcpu);
dca7f128
SC
7847}
7848EXPORT_SYMBOL_GPL(kvm_fast_pio);
8370c3d0 7849
251a5fd6 7850static int kvmclock_cpu_down_prep(unsigned int cpu)
8cfdc000 7851{
0a3aee0d 7852 __this_cpu_write(cpu_tsc_khz, 0);
251a5fd6 7853 return 0;
8cfdc000
ZA
7854}
7855
7856static void tsc_khz_changed(void *data)
c8076604 7857{
8cfdc000
ZA
7858 struct cpufreq_freqs *freq = data;
7859 unsigned long khz = 0;
7860
7861 if (data)
7862 khz = freq->new;
7863 else if (!boot_cpu_has(X86_FEATURE_CONSTANT_TSC))
7864 khz = cpufreq_quick_get(raw_smp_processor_id());
7865 if (!khz)
7866 khz = tsc_khz;
0a3aee0d 7867 __this_cpu_write(cpu_tsc_khz, khz);
c8076604
GH
7868}
7869
5fa4ec9c 7870#ifdef CONFIG_X86_64
0092e434
VK
7871static void kvm_hyperv_tsc_notifier(void)
7872{
0092e434
VK
7873 struct kvm *kvm;
7874 struct kvm_vcpu *vcpu;
7875 int cpu;
a83829f5 7876 unsigned long flags;
0092e434 7877
0d9ce162 7878 mutex_lock(&kvm_lock);
0092e434
VK
7879 list_for_each_entry(kvm, &vm_list, vm_list)
7880 kvm_make_mclock_inprogress_request(kvm);
7881
7882 hyperv_stop_tsc_emulation();
7883
7884 /* TSC frequency always matches when on Hyper-V */
7885 for_each_present_cpu(cpu)
7886 per_cpu(cpu_tsc_khz, cpu) = tsc_khz;
7887 kvm_max_guest_tsc_khz = tsc_khz;
7888
7889 list_for_each_entry(kvm, &vm_list, vm_list) {
7890 struct kvm_arch *ka = &kvm->arch;
7891
a83829f5 7892 spin_lock_irqsave(&ka->pvclock_gtod_sync_lock, flags);
0092e434 7893 pvclock_update_vm_gtod_copy(kvm);
a83829f5 7894 spin_unlock_irqrestore(&ka->pvclock_gtod_sync_lock, flags);
0092e434
VK
7895
7896 kvm_for_each_vcpu(cpu, vcpu, kvm)
7897 kvm_make_request(KVM_REQ_CLOCK_UPDATE, vcpu);
7898
7899 kvm_for_each_vcpu(cpu, vcpu, kvm)
7900 kvm_clear_request(KVM_REQ_MCLOCK_INPROGRESS, vcpu);
0092e434 7901 }
0d9ce162 7902 mutex_unlock(&kvm_lock);
0092e434 7903}
5fa4ec9c 7904#endif
0092e434 7905
df24014a 7906static void __kvmclock_cpufreq_notifier(struct cpufreq_freqs *freq, int cpu)
c8076604 7907{
c8076604
GH
7908 struct kvm *kvm;
7909 struct kvm_vcpu *vcpu;
7910 int i, send_ipi = 0;
7911
8cfdc000
ZA
7912 /*
7913 * We allow guests to temporarily run on slowing clocks,
7914 * provided we notify them after, or to run on accelerating
7915 * clocks, provided we notify them before. Thus time never
7916 * goes backwards.
7917 *
7918 * However, we have a problem. We can't atomically update
7919 * the frequency of a given CPU from this function; it is
7920 * merely a notifier, which can be called from any CPU.
7921 * Changing the TSC frequency at arbitrary points in time
7922 * requires a recomputation of local variables related to
7923 * the TSC for each VCPU. We must flag these local variables
7924 * to be updated and be sure the update takes place with the
7925 * new frequency before any guests proceed.
7926 *
7927 * Unfortunately, the combination of hotplug CPU and frequency
7928 * change creates an intractable locking scenario; the order
7929 * of when these callouts happen is undefined with respect to
7930 * CPU hotplug, and they can race with each other. As such,
7931 * merely setting per_cpu(cpu_tsc_khz) = X during a hotadd is
7932 * undefined; you can actually have a CPU frequency change take
7933 * place in between the computation of X and the setting of the
7934 * variable. To protect against this problem, all updates of
7935 * the per_cpu tsc_khz variable are done in an interrupt
7936 * protected IPI, and all callers wishing to update the value
7937 * must wait for a synchronous IPI to complete (which is trivial
7938 * if the caller is on the CPU already). This establishes the
7939 * necessary total order on variable updates.
7940 *
7941 * Note that because a guest time update may take place
7942 * anytime after the setting of the VCPU's request bit, the
7943 * correct TSC value must be set before the request. However,
7944 * to ensure the update actually makes it to any guest which
7945 * starts running in hardware virtualization between the set
7946 * and the acquisition of the spinlock, we must also ping the
7947 * CPU after setting the request bit.
7948 *
7949 */
7950
df24014a 7951 smp_call_function_single(cpu, tsc_khz_changed, freq, 1);
c8076604 7952
0d9ce162 7953 mutex_lock(&kvm_lock);
c8076604 7954 list_for_each_entry(kvm, &vm_list, vm_list) {
988a2cae 7955 kvm_for_each_vcpu(i, vcpu, kvm) {
df24014a 7956 if (vcpu->cpu != cpu)
c8076604 7957 continue;
c285545f 7958 kvm_make_request(KVM_REQ_CLOCK_UPDATE, vcpu);
0d9ce162 7959 if (vcpu->cpu != raw_smp_processor_id())
8cfdc000 7960 send_ipi = 1;
c8076604
GH
7961 }
7962 }
0d9ce162 7963 mutex_unlock(&kvm_lock);
c8076604
GH
7964
7965 if (freq->old < freq->new && send_ipi) {
7966 /*
7967 * We upscale the frequency. Must make the guest
7968 * doesn't see old kvmclock values while running with
7969 * the new frequency, otherwise we risk the guest sees
7970 * time go backwards.
7971 *
7972 * In case we update the frequency for another cpu
7973 * (which might be in guest context) send an interrupt
7974 * to kick the cpu out of guest context. Next time
7975 * guest context is entered kvmclock will be updated,
7976 * so the guest will not see stale values.
7977 */
df24014a 7978 smp_call_function_single(cpu, tsc_khz_changed, freq, 1);
c8076604 7979 }
df24014a
VK
7980}
7981
7982static int kvmclock_cpufreq_notifier(struct notifier_block *nb, unsigned long val,
7983 void *data)
7984{
7985 struct cpufreq_freqs *freq = data;
7986 int cpu;
7987
7988 if (val == CPUFREQ_PRECHANGE && freq->old > freq->new)
7989 return 0;
7990 if (val == CPUFREQ_POSTCHANGE && freq->old < freq->new)
7991 return 0;
7992
7993 for_each_cpu(cpu, freq->policy->cpus)
7994 __kvmclock_cpufreq_notifier(freq, cpu);
7995
c8076604
GH
7996 return 0;
7997}
7998
7999static struct notifier_block kvmclock_cpufreq_notifier_block = {
8cfdc000
ZA
8000 .notifier_call = kvmclock_cpufreq_notifier
8001};
8002
251a5fd6 8003static int kvmclock_cpu_online(unsigned int cpu)
8cfdc000 8004{
251a5fd6
SAS
8005 tsc_khz_changed(NULL);
8006 return 0;
8cfdc000
ZA
8007}
8008
b820cc0c
ZA
8009static void kvm_timer_init(void)
8010{
c285545f 8011 max_tsc_khz = tsc_khz;
460dd42e 8012
b820cc0c 8013 if (!boot_cpu_has(X86_FEATURE_CONSTANT_TSC)) {
c285545f 8014#ifdef CONFIG_CPU_FREQ
aaec7c03 8015 struct cpufreq_policy *policy;
758f588d
BP
8016 int cpu;
8017
3e26f230 8018 cpu = get_cpu();
aaec7c03 8019 policy = cpufreq_cpu_get(cpu);
9a11997e
WL
8020 if (policy) {
8021 if (policy->cpuinfo.max_freq)
8022 max_tsc_khz = policy->cpuinfo.max_freq;
8023 cpufreq_cpu_put(policy);
8024 }
3e26f230 8025 put_cpu();
c285545f 8026#endif
b820cc0c
ZA
8027 cpufreq_register_notifier(&kvmclock_cpufreq_notifier_block,
8028 CPUFREQ_TRANSITION_NOTIFIER);
8029 }
460dd42e 8030
73c1b41e 8031 cpuhp_setup_state(CPUHP_AP_X86_KVM_CLK_ONLINE, "x86/kvm/clk:online",
251a5fd6 8032 kvmclock_cpu_online, kvmclock_cpu_down_prep);
b820cc0c
ZA
8033}
8034
dd60d217
AK
8035DEFINE_PER_CPU(struct kvm_vcpu *, current_vcpu);
8036EXPORT_PER_CPU_SYMBOL_GPL(current_vcpu);
ff9d07a0 8037
f5132b01 8038int kvm_is_in_guest(void)
ff9d07a0 8039{
086c9855 8040 return __this_cpu_read(current_vcpu) != NULL;
ff9d07a0
ZY
8041}
8042
8043static int kvm_is_user_mode(void)
8044{
8045 int user_mode = 3;
dcf46b94 8046
086c9855 8047 if (__this_cpu_read(current_vcpu))
b3646477 8048 user_mode = static_call(kvm_x86_get_cpl)(__this_cpu_read(current_vcpu));
dcf46b94 8049
ff9d07a0
ZY
8050 return user_mode != 0;
8051}
8052
8053static unsigned long kvm_get_guest_ip(void)
8054{
8055 unsigned long ip = 0;
dcf46b94 8056
086c9855
AS
8057 if (__this_cpu_read(current_vcpu))
8058 ip = kvm_rip_read(__this_cpu_read(current_vcpu));
dcf46b94 8059
ff9d07a0
ZY
8060 return ip;
8061}
8062
8479e04e
LK
8063static void kvm_handle_intel_pt_intr(void)
8064{
8065 struct kvm_vcpu *vcpu = __this_cpu_read(current_vcpu);
8066
8067 kvm_make_request(KVM_REQ_PMI, vcpu);
8068 __set_bit(MSR_CORE_PERF_GLOBAL_OVF_CTRL_TRACE_TOPA_PMI_BIT,
8069 (unsigned long *)&vcpu->arch.pmu.global_status);
8070}
8071
ff9d07a0
ZY
8072static struct perf_guest_info_callbacks kvm_guest_cbs = {
8073 .is_in_guest = kvm_is_in_guest,
8074 .is_user_mode = kvm_is_user_mode,
8075 .get_guest_ip = kvm_get_guest_ip,
8479e04e 8076 .handle_intel_pt_intr = kvm_handle_intel_pt_intr,
ff9d07a0
ZY
8077};
8078
16e8d74d
MT
8079#ifdef CONFIG_X86_64
8080static void pvclock_gtod_update_fn(struct work_struct *work)
8081{
d828199e
MT
8082 struct kvm *kvm;
8083
8084 struct kvm_vcpu *vcpu;
8085 int i;
8086
0d9ce162 8087 mutex_lock(&kvm_lock);
d828199e
MT
8088 list_for_each_entry(kvm, &vm_list, vm_list)
8089 kvm_for_each_vcpu(i, vcpu, kvm)
105b21bb 8090 kvm_make_request(KVM_REQ_MASTERCLOCK_UPDATE, vcpu);
d828199e 8091 atomic_set(&kvm_guest_has_master_clock, 0);
0d9ce162 8092 mutex_unlock(&kvm_lock);
16e8d74d
MT
8093}
8094
8095static DECLARE_WORK(pvclock_gtod_work, pvclock_gtod_update_fn);
8096
8097/*
8098 * Notification about pvclock gtod data update.
8099 */
8100static int pvclock_gtod_notify(struct notifier_block *nb, unsigned long unused,
8101 void *priv)
8102{
8103 struct pvclock_gtod_data *gtod = &pvclock_gtod_data;
8104 struct timekeeper *tk = priv;
8105
8106 update_pvclock_gtod(tk);
8107
8108 /* disable master clock if host does not trust, or does not
b0c39dc6 8109 * use, TSC based clocksource.
16e8d74d 8110 */
b0c39dc6 8111 if (!gtod_is_based_on_tsc(gtod->clock.vclock_mode) &&
16e8d74d
MT
8112 atomic_read(&kvm_guest_has_master_clock) != 0)
8113 queue_work(system_long_wq, &pvclock_gtod_work);
8114
8115 return 0;
8116}
8117
8118static struct notifier_block pvclock_gtod_notifier = {
8119 .notifier_call = pvclock_gtod_notify,
8120};
8121#endif
8122
f8c16bba 8123int kvm_arch_init(void *opaque)
043405e1 8124{
d008dfdb 8125 struct kvm_x86_init_ops *ops = opaque;
b820cc0c 8126 int r;
f8c16bba 8127
afaf0b2f 8128 if (kvm_x86_ops.hardware_enable) {
f8c16bba 8129 printk(KERN_ERR "kvm: already loaded the other module\n");
56c6d28a
ZX
8130 r = -EEXIST;
8131 goto out;
f8c16bba
ZX
8132 }
8133
8134 if (!ops->cpu_has_kvm_support()) {
ef935c25 8135 pr_err_ratelimited("kvm: no hardware support\n");
56c6d28a
ZX
8136 r = -EOPNOTSUPP;
8137 goto out;
f8c16bba
ZX
8138 }
8139 if (ops->disabled_by_bios()) {
ef935c25 8140 pr_err_ratelimited("kvm: disabled by bios\n");
56c6d28a
ZX
8141 r = -EOPNOTSUPP;
8142 goto out;
f8c16bba
ZX
8143 }
8144
b666a4b6
MO
8145 /*
8146 * KVM explicitly assumes that the guest has an FPU and
8147 * FXSAVE/FXRSTOR. For example, the KVM_GET_FPU explicitly casts the
8148 * vCPU's FPU state as a fxregs_state struct.
8149 */
8150 if (!boot_cpu_has(X86_FEATURE_FPU) || !boot_cpu_has(X86_FEATURE_FXSR)) {
8151 printk(KERN_ERR "kvm: inadequate fpu\n");
8152 r = -EOPNOTSUPP;
8153 goto out;
8154 }
8155
013f6a5d 8156 r = -ENOMEM;
ed8e4812 8157 x86_fpu_cache = kmem_cache_create("x86_fpu", sizeof(struct fpu),
b666a4b6
MO
8158 __alignof__(struct fpu), SLAB_ACCOUNT,
8159 NULL);
8160 if (!x86_fpu_cache) {
8161 printk(KERN_ERR "kvm: failed to allocate cache for x86 fpu\n");
8162 goto out;
8163 }
8164
c9b8b07c
SC
8165 x86_emulator_cache = kvm_alloc_emulator_cache();
8166 if (!x86_emulator_cache) {
8167 pr_err("kvm: failed to allocate cache for x86 emulator\n");
8168 goto out_free_x86_fpu_cache;
8169 }
8170
7e34fbd0
SC
8171 user_return_msrs = alloc_percpu(struct kvm_user_return_msrs);
8172 if (!user_return_msrs) {
8173 printk(KERN_ERR "kvm: failed to allocate percpu kvm_user_return_msrs\n");
c9b8b07c 8174 goto out_free_x86_emulator_cache;
013f6a5d 8175 }
e5fda4bb 8176 kvm_nr_uret_msrs = 0;
013f6a5d 8177
97db56ce
AK
8178 r = kvm_mmu_module_init();
8179 if (r)
013f6a5d 8180 goto out_free_percpu;
97db56ce 8181
b820cc0c 8182 kvm_timer_init();
c8076604 8183
ff9d07a0
ZY
8184 perf_register_guest_info_callbacks(&kvm_guest_cbs);
8185
cfc48181 8186 if (boot_cpu_has(X86_FEATURE_XSAVE)) {
2acf923e 8187 host_xcr0 = xgetbv(XCR_XFEATURE_ENABLED_MASK);
cfc48181
SC
8188 supported_xcr0 = host_xcr0 & KVM_SUPPORTED_XCR0;
8189 }
2acf923e 8190
0c5f81da
WL
8191 if (pi_inject_timer == -1)
8192 pi_inject_timer = housekeeping_enabled(HK_FLAG_TIMER);
16e8d74d
MT
8193#ifdef CONFIG_X86_64
8194 pvclock_gtod_register_notifier(&pvclock_gtod_notifier);
0092e434 8195
5fa4ec9c 8196 if (hypervisor_is_type(X86_HYPER_MS_HYPERV))
0092e434 8197 set_hv_tscchange_cb(kvm_hyperv_tsc_notifier);
16e8d74d
MT
8198#endif
8199
f8c16bba 8200 return 0;
56c6d28a 8201
013f6a5d 8202out_free_percpu:
7e34fbd0 8203 free_percpu(user_return_msrs);
c9b8b07c
SC
8204out_free_x86_emulator_cache:
8205 kmem_cache_destroy(x86_emulator_cache);
b666a4b6
MO
8206out_free_x86_fpu_cache:
8207 kmem_cache_destroy(x86_fpu_cache);
56c6d28a 8208out:
56c6d28a 8209 return r;
043405e1 8210}
8776e519 8211
f8c16bba
ZX
8212void kvm_arch_exit(void)
8213{
0092e434 8214#ifdef CONFIG_X86_64
5fa4ec9c 8215 if (hypervisor_is_type(X86_HYPER_MS_HYPERV))
0092e434
VK
8216 clear_hv_tscchange_cb();
8217#endif
cef84c30 8218 kvm_lapic_exit();
ff9d07a0
ZY
8219 perf_unregister_guest_info_callbacks(&kvm_guest_cbs);
8220
888d256e
JK
8221 if (!boot_cpu_has(X86_FEATURE_CONSTANT_TSC))
8222 cpufreq_unregister_notifier(&kvmclock_cpufreq_notifier_block,
8223 CPUFREQ_TRANSITION_NOTIFIER);
251a5fd6 8224 cpuhp_remove_state_nocalls(CPUHP_AP_X86_KVM_CLK_ONLINE);
16e8d74d
MT
8225#ifdef CONFIG_X86_64
8226 pvclock_gtod_unregister_notifier(&pvclock_gtod_notifier);
8227#endif
afaf0b2f 8228 kvm_x86_ops.hardware_enable = NULL;
56c6d28a 8229 kvm_mmu_module_exit();
7e34fbd0 8230 free_percpu(user_return_msrs);
b666a4b6 8231 kmem_cache_destroy(x86_fpu_cache);
b59b153d 8232#ifdef CONFIG_KVM_XEN
c462f859 8233 static_key_deferred_flush(&kvm_xen_enabled);
7d6bbebb 8234 WARN_ON(static_branch_unlikely(&kvm_xen_enabled.key));
b59b153d 8235#endif
56c6d28a 8236}
f8c16bba 8237
872f36eb 8238static int __kvm_vcpu_halt(struct kvm_vcpu *vcpu, int state, int reason)
8776e519
HB
8239{
8240 ++vcpu->stat.halt_exits;
35754c98 8241 if (lapic_in_kernel(vcpu)) {
647daca2 8242 vcpu->arch.mp_state = state;
8776e519
HB
8243 return 1;
8244 } else {
647daca2 8245 vcpu->run->exit_reason = reason;
8776e519
HB
8246 return 0;
8247 }
8248}
647daca2
TL
8249
8250int kvm_vcpu_halt(struct kvm_vcpu *vcpu)
8251{
8252 return __kvm_vcpu_halt(vcpu, KVM_MP_STATE_HALTED, KVM_EXIT_HLT);
8253}
5cb56059
JS
8254EXPORT_SYMBOL_GPL(kvm_vcpu_halt);
8255
8256int kvm_emulate_halt(struct kvm_vcpu *vcpu)
8257{
6affcbed
KH
8258 int ret = kvm_skip_emulated_instruction(vcpu);
8259 /*
8260 * TODO: we might be squashing a GUESTDBG_SINGLESTEP-triggered
8261 * KVM_EXIT_DEBUG here.
8262 */
8263 return kvm_vcpu_halt(vcpu) && ret;
5cb56059 8264}
8776e519
HB
8265EXPORT_SYMBOL_GPL(kvm_emulate_halt);
8266
647daca2
TL
8267int kvm_emulate_ap_reset_hold(struct kvm_vcpu *vcpu)
8268{
8269 int ret = kvm_skip_emulated_instruction(vcpu);
8270
8271 return __kvm_vcpu_halt(vcpu, KVM_MP_STATE_AP_RESET_HOLD, KVM_EXIT_AP_RESET_HOLD) && ret;
8272}
8273EXPORT_SYMBOL_GPL(kvm_emulate_ap_reset_hold);
8274
8ef81a9a 8275#ifdef CONFIG_X86_64
55dd00a7
MT
8276static int kvm_pv_clock_pairing(struct kvm_vcpu *vcpu, gpa_t paddr,
8277 unsigned long clock_type)
8278{
8279 struct kvm_clock_pairing clock_pairing;
899a31f5 8280 struct timespec64 ts;
80fbd89c 8281 u64 cycle;
55dd00a7
MT
8282 int ret;
8283
8284 if (clock_type != KVM_CLOCK_PAIRING_WALLCLOCK)
8285 return -KVM_EOPNOTSUPP;
8286
7ca7f3b9 8287 if (!kvm_get_walltime_and_clockread(&ts, &cycle))
55dd00a7
MT
8288 return -KVM_EOPNOTSUPP;
8289
8290 clock_pairing.sec = ts.tv_sec;
8291 clock_pairing.nsec = ts.tv_nsec;
8292 clock_pairing.tsc = kvm_read_l1_tsc(vcpu, cycle);
8293 clock_pairing.flags = 0;
bcbfbd8e 8294 memset(&clock_pairing.pad, 0, sizeof(clock_pairing.pad));
55dd00a7
MT
8295
8296 ret = 0;
8297 if (kvm_write_guest(vcpu->kvm, paddr, &clock_pairing,
8298 sizeof(struct kvm_clock_pairing)))
8299 ret = -KVM_EFAULT;
8300
8301 return ret;
8302}
8ef81a9a 8303#endif
55dd00a7 8304
6aef266c
SV
8305/*
8306 * kvm_pv_kick_cpu_op: Kick a vcpu.
8307 *
8308 * @apicid - apicid of vcpu to be kicked.
8309 */
8310static void kvm_pv_kick_cpu_op(struct kvm *kvm, unsigned long flags, int apicid)
8311{
24d2166b 8312 struct kvm_lapic_irq lapic_irq;
6aef266c 8313
150a84fe 8314 lapic_irq.shorthand = APIC_DEST_NOSHORT;
c96001c5 8315 lapic_irq.dest_mode = APIC_DEST_PHYSICAL;
ebd28fcb 8316 lapic_irq.level = 0;
24d2166b 8317 lapic_irq.dest_id = apicid;
93bbf0b8 8318 lapic_irq.msi_redir_hint = false;
6aef266c 8319
24d2166b 8320 lapic_irq.delivery_mode = APIC_DM_REMRD;
795a149e 8321 kvm_irq_delivery_to_apic(kvm, NULL, &lapic_irq, NULL);
6aef266c
SV
8322}
8323
4e19c36f
SS
8324bool kvm_apicv_activated(struct kvm *kvm)
8325{
8326 return (READ_ONCE(kvm->arch.apicv_inhibit_reasons) == 0);
8327}
8328EXPORT_SYMBOL_GPL(kvm_apicv_activated);
8329
8330void kvm_apicv_init(struct kvm *kvm, bool enable)
8331{
8332 if (enable)
8333 clear_bit(APICV_INHIBIT_REASON_DISABLE,
8334 &kvm->arch.apicv_inhibit_reasons);
8335 else
8336 set_bit(APICV_INHIBIT_REASON_DISABLE,
8337 &kvm->arch.apicv_inhibit_reasons);
8338}
8339EXPORT_SYMBOL_GPL(kvm_apicv_init);
8340
4a7132ef 8341static void kvm_sched_yield(struct kvm_vcpu *vcpu, unsigned long dest_id)
71506297
WL
8342{
8343 struct kvm_vcpu *target = NULL;
8344 struct kvm_apic_map *map;
8345
4a7132ef
WL
8346 vcpu->stat.directed_yield_attempted++;
8347
71506297 8348 rcu_read_lock();
4a7132ef 8349 map = rcu_dereference(vcpu->kvm->arch.apic_map);
71506297
WL
8350
8351 if (likely(map) && dest_id <= map->max_apic_id && map->phys_map[dest_id])
8352 target = map->phys_map[dest_id]->vcpu;
8353
8354 rcu_read_unlock();
8355
4a7132ef
WL
8356 if (!target || !READ_ONCE(target->ready))
8357 goto no_yield;
8358
a1fa4cbd
WL
8359 /* Ignore requests to yield to self */
8360 if (vcpu == target)
8361 goto no_yield;
8362
4a7132ef
WL
8363 if (kvm_vcpu_yield_to(target) <= 0)
8364 goto no_yield;
8365
8366 vcpu->stat.directed_yield_successful++;
8367
8368no_yield:
8369 return;
71506297
WL
8370}
8371
8776e519
HB
8372int kvm_emulate_hypercall(struct kvm_vcpu *vcpu)
8373{
8374 unsigned long nr, a0, a1, a2, a3, ret;
6356ee0c 8375 int op_64_bit;
8776e519 8376
23200b7a
JM
8377 if (kvm_xen_hypercall_enabled(vcpu->kvm))
8378 return kvm_xen_hypercall(vcpu);
8379
8f014550 8380 if (kvm_hv_hypercall_enabled(vcpu))
696ca779 8381 return kvm_hv_hypercall(vcpu);
55cd8e5a 8382
de3cd117
SC
8383 nr = kvm_rax_read(vcpu);
8384 a0 = kvm_rbx_read(vcpu);
8385 a1 = kvm_rcx_read(vcpu);
8386 a2 = kvm_rdx_read(vcpu);
8387 a3 = kvm_rsi_read(vcpu);
8776e519 8388
229456fc 8389 trace_kvm_hypercall(nr, a0, a1, a2, a3);
2714d1d3 8390
a449c7aa
NA
8391 op_64_bit = is_64_bit_mode(vcpu);
8392 if (!op_64_bit) {
8776e519
HB
8393 nr &= 0xFFFFFFFF;
8394 a0 &= 0xFFFFFFFF;
8395 a1 &= 0xFFFFFFFF;
8396 a2 &= 0xFFFFFFFF;
8397 a3 &= 0xFFFFFFFF;
8398 }
8399
b3646477 8400 if (static_call(kvm_x86_get_cpl)(vcpu) != 0) {
07708c4a 8401 ret = -KVM_EPERM;
696ca779 8402 goto out;
07708c4a
JK
8403 }
8404
66570e96
OU
8405 ret = -KVM_ENOSYS;
8406
8776e519 8407 switch (nr) {
b93463aa
AK
8408 case KVM_HC_VAPIC_POLL_IRQ:
8409 ret = 0;
8410 break;
6aef266c 8411 case KVM_HC_KICK_CPU:
66570e96
OU
8412 if (!guest_pv_has(vcpu, KVM_FEATURE_PV_UNHALT))
8413 break;
8414
6aef266c 8415 kvm_pv_kick_cpu_op(vcpu->kvm, a0, a1);
4a7132ef 8416 kvm_sched_yield(vcpu, a1);
6aef266c
SV
8417 ret = 0;
8418 break;
8ef81a9a 8419#ifdef CONFIG_X86_64
55dd00a7
MT
8420 case KVM_HC_CLOCK_PAIRING:
8421 ret = kvm_pv_clock_pairing(vcpu, a0, a1);
8422 break;
1ed199a4 8423#endif
4180bf1b 8424 case KVM_HC_SEND_IPI:
66570e96
OU
8425 if (!guest_pv_has(vcpu, KVM_FEATURE_PV_SEND_IPI))
8426 break;
8427
4180bf1b
WL
8428 ret = kvm_pv_send_ipi(vcpu->kvm, a0, a1, a2, a3, op_64_bit);
8429 break;
71506297 8430 case KVM_HC_SCHED_YIELD:
66570e96
OU
8431 if (!guest_pv_has(vcpu, KVM_FEATURE_PV_SCHED_YIELD))
8432 break;
8433
4a7132ef 8434 kvm_sched_yield(vcpu, a0);
71506297
WL
8435 ret = 0;
8436 break;
8776e519
HB
8437 default:
8438 ret = -KVM_ENOSYS;
8439 break;
8440 }
696ca779 8441out:
a449c7aa
NA
8442 if (!op_64_bit)
8443 ret = (u32)ret;
de3cd117 8444 kvm_rax_write(vcpu, ret);
6356ee0c 8445
f11c3a8d 8446 ++vcpu->stat.hypercalls;
6356ee0c 8447 return kvm_skip_emulated_instruction(vcpu);
8776e519
HB
8448}
8449EXPORT_SYMBOL_GPL(kvm_emulate_hypercall);
8450
b6785def 8451static int emulator_fix_hypercall(struct x86_emulate_ctxt *ctxt)
8776e519 8452{
d6aa1000 8453 struct kvm_vcpu *vcpu = emul_to_vcpu(ctxt);
8776e519 8454 char instruction[3];
5fdbf976 8455 unsigned long rip = kvm_rip_read(vcpu);
8776e519 8456
b3646477 8457 static_call(kvm_x86_patch_hypercall)(vcpu, instruction);
8776e519 8458
ce2e852e
DV
8459 return emulator_write_emulated(ctxt, rip, instruction, 3,
8460 &ctxt->exception);
8776e519
HB
8461}
8462
851ba692 8463static int dm_request_for_irq_injection(struct kvm_vcpu *vcpu)
b6c7a5dc 8464{
782d422b
MG
8465 return vcpu->run->request_interrupt_window &&
8466 likely(!pic_in_kernel(vcpu->kvm));
b6c7a5dc
HB
8467}
8468
851ba692 8469static void post_kvm_run_save(struct kvm_vcpu *vcpu)
b6c7a5dc 8470{
851ba692
AK
8471 struct kvm_run *kvm_run = vcpu->run;
8472
f1c6366e
TL
8473 /*
8474 * if_flag is obsolete and useless, so do not bother
8475 * setting it for SEV-ES guests. Userspace can just
8476 * use kvm_run->ready_for_interrupt_injection.
8477 */
8478 kvm_run->if_flag = !vcpu->arch.guest_state_protected
8479 && (kvm_get_rflags(vcpu) & X86_EFLAGS_IF) != 0;
8480
2d3ad1f4 8481 kvm_run->cr8 = kvm_get_cr8(vcpu);
b6c7a5dc 8482 kvm_run->apic_base = kvm_get_apic_base(vcpu);
127a457a
MG
8483 kvm_run->ready_for_interrupt_injection =
8484 pic_in_kernel(vcpu->kvm) ||
782d422b 8485 kvm_vcpu_ready_for_interrupt_injection(vcpu);
15aad3be
CQ
8486
8487 if (is_smm(vcpu))
8488 kvm_run->flags |= KVM_RUN_X86_SMM;
b6c7a5dc
HB
8489}
8490
95ba8273
GN
8491static void update_cr8_intercept(struct kvm_vcpu *vcpu)
8492{
8493 int max_irr, tpr;
8494
afaf0b2f 8495 if (!kvm_x86_ops.update_cr8_intercept)
95ba8273
GN
8496 return;
8497
bce87cce 8498 if (!lapic_in_kernel(vcpu))
88c808fd
AK
8499 return;
8500
d62caabb
AS
8501 if (vcpu->arch.apicv_active)
8502 return;
8503
8db3baa2
GN
8504 if (!vcpu->arch.apic->vapic_addr)
8505 max_irr = kvm_lapic_find_highest_irr(vcpu);
8506 else
8507 max_irr = -1;
95ba8273
GN
8508
8509 if (max_irr != -1)
8510 max_irr >>= 4;
8511
8512 tpr = kvm_lapic_get_cr8(vcpu);
8513
b3646477 8514 static_call(kvm_x86_update_cr8_intercept)(vcpu, tpr, max_irr);
95ba8273
GN
8515}
8516
b97f0745 8517
cb6a32c2
SC
8518int kvm_check_nested_events(struct kvm_vcpu *vcpu)
8519{
8520 if (WARN_ON_ONCE(!is_guest_mode(vcpu)))
8521 return -EIO;
8522
8523 if (kvm_check_request(KVM_REQ_TRIPLE_FAULT, vcpu)) {
8524 kvm_x86_ops.nested_ops->triple_fault(vcpu);
8525 return 1;
8526 }
8527
8528 return kvm_x86_ops.nested_ops->check_events(vcpu);
8529}
8530
b97f0745
ML
8531static void kvm_inject_exception(struct kvm_vcpu *vcpu)
8532{
8533 if (vcpu->arch.exception.error_code && !is_protmode(vcpu))
8534 vcpu->arch.exception.error_code = false;
8535 static_call(kvm_x86_queue_exception)(vcpu);
8536}
8537
c9d40913 8538static void inject_pending_event(struct kvm_vcpu *vcpu, bool *req_immediate_exit)
95ba8273 8539{
b6b8a145 8540 int r;
c6b22f59 8541 bool can_inject = true;
b6b8a145 8542
95ba8273 8543 /* try to reinject previous events if any */
664f8e26 8544
c6b22f59 8545 if (vcpu->arch.exception.injected) {
b97f0745 8546 kvm_inject_exception(vcpu);
c6b22f59
PB
8547 can_inject = false;
8548 }
664f8e26 8549 /*
a042c26f
LA
8550 * Do not inject an NMI or interrupt if there is a pending
8551 * exception. Exceptions and interrupts are recognized at
8552 * instruction boundaries, i.e. the start of an instruction.
8553 * Trap-like exceptions, e.g. #DB, have higher priority than
8554 * NMIs and interrupts, i.e. traps are recognized before an
8555 * NMI/interrupt that's pending on the same instruction.
8556 * Fault-like exceptions, e.g. #GP and #PF, are the lowest
8557 * priority, but are only generated (pended) during instruction
8558 * execution, i.e. a pending fault-like exception means the
8559 * fault occurred on the *previous* instruction and must be
8560 * serviced prior to recognizing any new events in order to
8561 * fully complete the previous instruction.
664f8e26 8562 */
1a680e35 8563 else if (!vcpu->arch.exception.pending) {
c6b22f59 8564 if (vcpu->arch.nmi_injected) {
b3646477 8565 static_call(kvm_x86_set_nmi)(vcpu);
c6b22f59
PB
8566 can_inject = false;
8567 } else if (vcpu->arch.interrupt.injected) {
b3646477 8568 static_call(kvm_x86_set_irq)(vcpu);
c6b22f59
PB
8569 can_inject = false;
8570 }
664f8e26
WL
8571 }
8572
3b82b8d7
SC
8573 WARN_ON_ONCE(vcpu->arch.exception.injected &&
8574 vcpu->arch.exception.pending);
8575
1a680e35
LA
8576 /*
8577 * Call check_nested_events() even if we reinjected a previous event
8578 * in order for caller to determine if it should require immediate-exit
8579 * from L2 to L1 due to pending L1 events which require exit
8580 * from L2 to L1.
8581 */
56083bdf 8582 if (is_guest_mode(vcpu)) {
cb6a32c2 8583 r = kvm_check_nested_events(vcpu);
c9d40913
PB
8584 if (r < 0)
8585 goto busy;
664f8e26
WL
8586 }
8587
8588 /* try to inject new event if pending */
b59bb7bd 8589 if (vcpu->arch.exception.pending) {
5c1c85d0
AK
8590 trace_kvm_inj_exception(vcpu->arch.exception.nr,
8591 vcpu->arch.exception.has_error_code,
8592 vcpu->arch.exception.error_code);
d6e8c854 8593
664f8e26
WL
8594 vcpu->arch.exception.pending = false;
8595 vcpu->arch.exception.injected = true;
8596
d6e8c854
NA
8597 if (exception_type(vcpu->arch.exception.nr) == EXCPT_FAULT)
8598 __kvm_set_rflags(vcpu, kvm_get_rflags(vcpu) |
8599 X86_EFLAGS_RF);
8600
f10c729f 8601 if (vcpu->arch.exception.nr == DB_VECTOR) {
f10c729f
JM
8602 kvm_deliver_exception_payload(vcpu);
8603 if (vcpu->arch.dr7 & DR7_GD) {
8604 vcpu->arch.dr7 &= ~DR7_GD;
8605 kvm_update_dr7(vcpu);
8606 }
6bdf0662
NA
8607 }
8608
b97f0745 8609 kvm_inject_exception(vcpu);
c6b22f59 8610 can_inject = false;
1a680e35
LA
8611 }
8612
c9d40913
PB
8613 /*
8614 * Finally, inject interrupt events. If an event cannot be injected
8615 * due to architectural conditions (e.g. IF=0) a window-open exit
8616 * will re-request KVM_REQ_EVENT. Sometimes however an event is pending
8617 * and can architecturally be injected, but we cannot do it right now:
8618 * an interrupt could have arrived just now and we have to inject it
8619 * as a vmexit, or there could already an event in the queue, which is
8620 * indicated by can_inject. In that case we request an immediate exit
8621 * in order to make progress and get back here for another iteration.
8622 * The kvm_x86_ops hooks communicate this by returning -EBUSY.
8623 */
8624 if (vcpu->arch.smi_pending) {
b3646477 8625 r = can_inject ? static_call(kvm_x86_smi_allowed)(vcpu, true) : -EBUSY;
c9d40913
PB
8626 if (r < 0)
8627 goto busy;
8628 if (r) {
8629 vcpu->arch.smi_pending = false;
8630 ++vcpu->arch.smi_count;
8631 enter_smm(vcpu);
8632 can_inject = false;
8633 } else
b3646477 8634 static_call(kvm_x86_enable_smi_window)(vcpu);
c9d40913
PB
8635 }
8636
8637 if (vcpu->arch.nmi_pending) {
b3646477 8638 r = can_inject ? static_call(kvm_x86_nmi_allowed)(vcpu, true) : -EBUSY;
c9d40913
PB
8639 if (r < 0)
8640 goto busy;
8641 if (r) {
8642 --vcpu->arch.nmi_pending;
8643 vcpu->arch.nmi_injected = true;
b3646477 8644 static_call(kvm_x86_set_nmi)(vcpu);
c9d40913 8645 can_inject = false;
b3646477 8646 WARN_ON(static_call(kvm_x86_nmi_allowed)(vcpu, true) < 0);
c9d40913
PB
8647 }
8648 if (vcpu->arch.nmi_pending)
b3646477 8649 static_call(kvm_x86_enable_nmi_window)(vcpu);
c9d40913 8650 }
1a680e35 8651
c9d40913 8652 if (kvm_cpu_has_injectable_intr(vcpu)) {
b3646477 8653 r = can_inject ? static_call(kvm_x86_interrupt_allowed)(vcpu, true) : -EBUSY;
c9d40913
PB
8654 if (r < 0)
8655 goto busy;
8656 if (r) {
8657 kvm_queue_interrupt(vcpu, kvm_cpu_get_interrupt(vcpu), false);
b3646477
JB
8658 static_call(kvm_x86_set_irq)(vcpu);
8659 WARN_ON(static_call(kvm_x86_interrupt_allowed)(vcpu, true) < 0);
c9d40913
PB
8660 }
8661 if (kvm_cpu_has_injectable_intr(vcpu))
b3646477 8662 static_call(kvm_x86_enable_irq_window)(vcpu);
95ba8273 8663 }
ee2cd4b7 8664
c9d40913
PB
8665 if (is_guest_mode(vcpu) &&
8666 kvm_x86_ops.nested_ops->hv_timer_pending &&
8667 kvm_x86_ops.nested_ops->hv_timer_pending(vcpu))
8668 *req_immediate_exit = true;
8669
8670 WARN_ON(vcpu->arch.exception.pending);
8671 return;
8672
8673busy:
8674 *req_immediate_exit = true;
8675 return;
95ba8273
GN
8676}
8677
7460fb4a
AK
8678static void process_nmi(struct kvm_vcpu *vcpu)
8679{
8680 unsigned limit = 2;
8681
8682 /*
8683 * x86 is limited to one NMI running, and one NMI pending after it.
8684 * If an NMI is already in progress, limit further NMIs to just one.
8685 * Otherwise, allow two (and we'll inject the first one immediately).
8686 */
b3646477 8687 if (static_call(kvm_x86_get_nmi_mask)(vcpu) || vcpu->arch.nmi_injected)
7460fb4a
AK
8688 limit = 1;
8689
8690 vcpu->arch.nmi_pending += atomic_xchg(&vcpu->arch.nmi_queued, 0);
8691 vcpu->arch.nmi_pending = min(vcpu->arch.nmi_pending, limit);
8692 kvm_make_request(KVM_REQ_EVENT, vcpu);
8693}
8694
ee2cd4b7 8695static u32 enter_smm_get_segment_flags(struct kvm_segment *seg)
660a5d51
PB
8696{
8697 u32 flags = 0;
8698 flags |= seg->g << 23;
8699 flags |= seg->db << 22;
8700 flags |= seg->l << 21;
8701 flags |= seg->avl << 20;
8702 flags |= seg->present << 15;
8703 flags |= seg->dpl << 13;
8704 flags |= seg->s << 12;
8705 flags |= seg->type << 8;
8706 return flags;
8707}
8708
ee2cd4b7 8709static void enter_smm_save_seg_32(struct kvm_vcpu *vcpu, char *buf, int n)
660a5d51
PB
8710{
8711 struct kvm_segment seg;
8712 int offset;
8713
8714 kvm_get_segment(vcpu, &seg, n);
8715 put_smstate(u32, buf, 0x7fa8 + n * 4, seg.selector);
8716
8717 if (n < 3)
8718 offset = 0x7f84 + n * 12;
8719 else
8720 offset = 0x7f2c + (n - 3) * 12;
8721
8722 put_smstate(u32, buf, offset + 8, seg.base);
8723 put_smstate(u32, buf, offset + 4, seg.limit);
ee2cd4b7 8724 put_smstate(u32, buf, offset, enter_smm_get_segment_flags(&seg));
660a5d51
PB
8725}
8726
efbb288a 8727#ifdef CONFIG_X86_64
ee2cd4b7 8728static void enter_smm_save_seg_64(struct kvm_vcpu *vcpu, char *buf, int n)
660a5d51
PB
8729{
8730 struct kvm_segment seg;
8731 int offset;
8732 u16 flags;
8733
8734 kvm_get_segment(vcpu, &seg, n);
8735 offset = 0x7e00 + n * 16;
8736
ee2cd4b7 8737 flags = enter_smm_get_segment_flags(&seg) >> 8;
660a5d51
PB
8738 put_smstate(u16, buf, offset, seg.selector);
8739 put_smstate(u16, buf, offset + 2, flags);
8740 put_smstate(u32, buf, offset + 4, seg.limit);
8741 put_smstate(u64, buf, offset + 8, seg.base);
8742}
efbb288a 8743#endif
660a5d51 8744
ee2cd4b7 8745static void enter_smm_save_state_32(struct kvm_vcpu *vcpu, char *buf)
660a5d51
PB
8746{
8747 struct desc_ptr dt;
8748 struct kvm_segment seg;
8749 unsigned long val;
8750 int i;
8751
8752 put_smstate(u32, buf, 0x7ffc, kvm_read_cr0(vcpu));
8753 put_smstate(u32, buf, 0x7ff8, kvm_read_cr3(vcpu));
8754 put_smstate(u32, buf, 0x7ff4, kvm_get_rflags(vcpu));
8755 put_smstate(u32, buf, 0x7ff0, kvm_rip_read(vcpu));
8756
8757 for (i = 0; i < 8; i++)
27b4a9c4 8758 put_smstate(u32, buf, 0x7fd0 + i * 4, kvm_register_read_raw(vcpu, i));
660a5d51
PB
8759
8760 kvm_get_dr(vcpu, 6, &val);
8761 put_smstate(u32, buf, 0x7fcc, (u32)val);
8762 kvm_get_dr(vcpu, 7, &val);
8763 put_smstate(u32, buf, 0x7fc8, (u32)val);
8764
8765 kvm_get_segment(vcpu, &seg, VCPU_SREG_TR);
8766 put_smstate(u32, buf, 0x7fc4, seg.selector);
8767 put_smstate(u32, buf, 0x7f64, seg.base);
8768 put_smstate(u32, buf, 0x7f60, seg.limit);
ee2cd4b7 8769 put_smstate(u32, buf, 0x7f5c, enter_smm_get_segment_flags(&seg));
660a5d51
PB
8770
8771 kvm_get_segment(vcpu, &seg, VCPU_SREG_LDTR);
8772 put_smstate(u32, buf, 0x7fc0, seg.selector);
8773 put_smstate(u32, buf, 0x7f80, seg.base);
8774 put_smstate(u32, buf, 0x7f7c, seg.limit);
ee2cd4b7 8775 put_smstate(u32, buf, 0x7f78, enter_smm_get_segment_flags(&seg));
660a5d51 8776
b3646477 8777 static_call(kvm_x86_get_gdt)(vcpu, &dt);
660a5d51
PB
8778 put_smstate(u32, buf, 0x7f74, dt.address);
8779 put_smstate(u32, buf, 0x7f70, dt.size);
8780
b3646477 8781 static_call(kvm_x86_get_idt)(vcpu, &dt);
660a5d51
PB
8782 put_smstate(u32, buf, 0x7f58, dt.address);
8783 put_smstate(u32, buf, 0x7f54, dt.size);
8784
8785 for (i = 0; i < 6; i++)
ee2cd4b7 8786 enter_smm_save_seg_32(vcpu, buf, i);
660a5d51
PB
8787
8788 put_smstate(u32, buf, 0x7f14, kvm_read_cr4(vcpu));
8789
8790 /* revision id */
8791 put_smstate(u32, buf, 0x7efc, 0x00020000);
8792 put_smstate(u32, buf, 0x7ef8, vcpu->arch.smbase);
8793}
8794
b68f3cc7 8795#ifdef CONFIG_X86_64
ee2cd4b7 8796static void enter_smm_save_state_64(struct kvm_vcpu *vcpu, char *buf)
660a5d51 8797{
660a5d51
PB
8798 struct desc_ptr dt;
8799 struct kvm_segment seg;
8800 unsigned long val;
8801 int i;
8802
8803 for (i = 0; i < 16; i++)
27b4a9c4 8804 put_smstate(u64, buf, 0x7ff8 - i * 8, kvm_register_read_raw(vcpu, i));
660a5d51
PB
8805
8806 put_smstate(u64, buf, 0x7f78, kvm_rip_read(vcpu));
8807 put_smstate(u32, buf, 0x7f70, kvm_get_rflags(vcpu));
8808
8809 kvm_get_dr(vcpu, 6, &val);
8810 put_smstate(u64, buf, 0x7f68, val);
8811 kvm_get_dr(vcpu, 7, &val);
8812 put_smstate(u64, buf, 0x7f60, val);
8813
8814 put_smstate(u64, buf, 0x7f58, kvm_read_cr0(vcpu));
8815 put_smstate(u64, buf, 0x7f50, kvm_read_cr3(vcpu));
8816 put_smstate(u64, buf, 0x7f48, kvm_read_cr4(vcpu));
8817
8818 put_smstate(u32, buf, 0x7f00, vcpu->arch.smbase);
8819
8820 /* revision id */
8821 put_smstate(u32, buf, 0x7efc, 0x00020064);
8822
8823 put_smstate(u64, buf, 0x7ed0, vcpu->arch.efer);
8824
8825 kvm_get_segment(vcpu, &seg, VCPU_SREG_TR);
8826 put_smstate(u16, buf, 0x7e90, seg.selector);
ee2cd4b7 8827 put_smstate(u16, buf, 0x7e92, enter_smm_get_segment_flags(&seg) >> 8);
660a5d51
PB
8828 put_smstate(u32, buf, 0x7e94, seg.limit);
8829 put_smstate(u64, buf, 0x7e98, seg.base);
8830
b3646477 8831 static_call(kvm_x86_get_idt)(vcpu, &dt);
660a5d51
PB
8832 put_smstate(u32, buf, 0x7e84, dt.size);
8833 put_smstate(u64, buf, 0x7e88, dt.address);
8834
8835 kvm_get_segment(vcpu, &seg, VCPU_SREG_LDTR);
8836 put_smstate(u16, buf, 0x7e70, seg.selector);
ee2cd4b7 8837 put_smstate(u16, buf, 0x7e72, enter_smm_get_segment_flags(&seg) >> 8);
660a5d51
PB
8838 put_smstate(u32, buf, 0x7e74, seg.limit);
8839 put_smstate(u64, buf, 0x7e78, seg.base);
8840
b3646477 8841 static_call(kvm_x86_get_gdt)(vcpu, &dt);
660a5d51
PB
8842 put_smstate(u32, buf, 0x7e64, dt.size);
8843 put_smstate(u64, buf, 0x7e68, dt.address);
8844
8845 for (i = 0; i < 6; i++)
ee2cd4b7 8846 enter_smm_save_seg_64(vcpu, buf, i);
660a5d51 8847}
b68f3cc7 8848#endif
660a5d51 8849
ee2cd4b7 8850static void enter_smm(struct kvm_vcpu *vcpu)
64d60670 8851{
660a5d51 8852 struct kvm_segment cs, ds;
18c3626e 8853 struct desc_ptr dt;
660a5d51
PB
8854 char buf[512];
8855 u32 cr0;
8856
660a5d51 8857 trace_kvm_enter_smm(vcpu->vcpu_id, vcpu->arch.smbase, true);
660a5d51 8858 memset(buf, 0, 512);
b68f3cc7 8859#ifdef CONFIG_X86_64
d6321d49 8860 if (guest_cpuid_has(vcpu, X86_FEATURE_LM))
ee2cd4b7 8861 enter_smm_save_state_64(vcpu, buf);
660a5d51 8862 else
b68f3cc7 8863#endif
ee2cd4b7 8864 enter_smm_save_state_32(vcpu, buf);
660a5d51 8865
0234bf88
LP
8866 /*
8867 * Give pre_enter_smm() a chance to make ISA-specific changes to the
8868 * vCPU state (e.g. leave guest mode) after we've saved the state into
8869 * the SMM state-save area.
8870 */
b3646477 8871 static_call(kvm_x86_pre_enter_smm)(vcpu, buf);
0234bf88
LP
8872
8873 vcpu->arch.hflags |= HF_SMM_MASK;
54bf36aa 8874 kvm_vcpu_write_guest(vcpu, vcpu->arch.smbase + 0xfe00, buf, sizeof(buf));
660a5d51 8875
b3646477 8876 if (static_call(kvm_x86_get_nmi_mask)(vcpu))
660a5d51
PB
8877 vcpu->arch.hflags |= HF_SMM_INSIDE_NMI_MASK;
8878 else
b3646477 8879 static_call(kvm_x86_set_nmi_mask)(vcpu, true);
660a5d51
PB
8880
8881 kvm_set_rflags(vcpu, X86_EFLAGS_FIXED);
8882 kvm_rip_write(vcpu, 0x8000);
8883
8884 cr0 = vcpu->arch.cr0 & ~(X86_CR0_PE | X86_CR0_EM | X86_CR0_TS | X86_CR0_PG);
b3646477 8885 static_call(kvm_x86_set_cr0)(vcpu, cr0);
660a5d51
PB
8886 vcpu->arch.cr0 = cr0;
8887
b3646477 8888 static_call(kvm_x86_set_cr4)(vcpu, 0);
660a5d51 8889
18c3626e
PB
8890 /* Undocumented: IDT limit is set to zero on entry to SMM. */
8891 dt.address = dt.size = 0;
b3646477 8892 static_call(kvm_x86_set_idt)(vcpu, &dt);
18c3626e 8893
996ff542 8894 kvm_set_dr(vcpu, 7, DR7_FIXED_1);
660a5d51
PB
8895
8896 cs.selector = (vcpu->arch.smbase >> 4) & 0xffff;
8897 cs.base = vcpu->arch.smbase;
8898
8899 ds.selector = 0;
8900 ds.base = 0;
8901
8902 cs.limit = ds.limit = 0xffffffff;
8903 cs.type = ds.type = 0x3;
8904 cs.dpl = ds.dpl = 0;
8905 cs.db = ds.db = 0;
8906 cs.s = ds.s = 1;
8907 cs.l = ds.l = 0;
8908 cs.g = ds.g = 1;
8909 cs.avl = ds.avl = 0;
8910 cs.present = ds.present = 1;
8911 cs.unusable = ds.unusable = 0;
8912 cs.padding = ds.padding = 0;
8913
8914 kvm_set_segment(vcpu, &cs, VCPU_SREG_CS);
8915 kvm_set_segment(vcpu, &ds, VCPU_SREG_DS);
8916 kvm_set_segment(vcpu, &ds, VCPU_SREG_ES);
8917 kvm_set_segment(vcpu, &ds, VCPU_SREG_FS);
8918 kvm_set_segment(vcpu, &ds, VCPU_SREG_GS);
8919 kvm_set_segment(vcpu, &ds, VCPU_SREG_SS);
8920
b68f3cc7 8921#ifdef CONFIG_X86_64
d6321d49 8922 if (guest_cpuid_has(vcpu, X86_FEATURE_LM))
b3646477 8923 static_call(kvm_x86_set_efer)(vcpu, 0);
b68f3cc7 8924#endif
660a5d51 8925
aedbaf4f 8926 kvm_update_cpuid_runtime(vcpu);
660a5d51 8927 kvm_mmu_reset_context(vcpu);
64d60670
PB
8928}
8929
ee2cd4b7 8930static void process_smi(struct kvm_vcpu *vcpu)
c43203ca
PB
8931{
8932 vcpu->arch.smi_pending = true;
8933 kvm_make_request(KVM_REQ_EVENT, vcpu);
8934}
8935
7ee30bc1
NNL
8936void kvm_make_scan_ioapic_request_mask(struct kvm *kvm,
8937 unsigned long *vcpu_bitmap)
8938{
8939 cpumask_var_t cpus;
7ee30bc1
NNL
8940
8941 zalloc_cpumask_var(&cpus, GFP_ATOMIC);
8942
db5a95ec 8943 kvm_make_vcpus_request_mask(kvm, KVM_REQ_SCAN_IOAPIC,
54163a34 8944 NULL, vcpu_bitmap, cpus);
7ee30bc1
NNL
8945
8946 free_cpumask_var(cpus);
8947}
8948
2860c4b1
PB
8949void kvm_make_scan_ioapic_request(struct kvm *kvm)
8950{
8951 kvm_make_all_cpus_request(kvm, KVM_REQ_SCAN_IOAPIC);
8952}
8953
8df14af4
SS
8954void kvm_vcpu_update_apicv(struct kvm_vcpu *vcpu)
8955{
8956 if (!lapic_in_kernel(vcpu))
8957 return;
8958
8959 vcpu->arch.apicv_active = kvm_apicv_activated(vcpu->kvm);
8960 kvm_apic_update_apicv(vcpu);
b3646477 8961 static_call(kvm_x86_refresh_apicv_exec_ctrl)(vcpu);
8df14af4
SS
8962}
8963EXPORT_SYMBOL_GPL(kvm_vcpu_update_apicv);
8964
8965/*
8966 * NOTE: Do not hold any lock prior to calling this.
8967 *
8968 * In particular, kvm_request_apicv_update() expects kvm->srcu not to be
8969 * locked, because it calls __x86_set_memory_region() which does
8970 * synchronize_srcu(&kvm->srcu).
8971 */
8972void kvm_request_apicv_update(struct kvm *kvm, bool activate, ulong bit)
8973{
7d611233 8974 struct kvm_vcpu *except;
8e205a6b
PB
8975 unsigned long old, new, expected;
8976
afaf0b2f 8977 if (!kvm_x86_ops.check_apicv_inhibit_reasons ||
b3646477 8978 !static_call(kvm_x86_check_apicv_inhibit_reasons)(bit))
ef8efd7a
SS
8979 return;
8980
8e205a6b
PB
8981 old = READ_ONCE(kvm->arch.apicv_inhibit_reasons);
8982 do {
8983 expected = new = old;
8984 if (activate)
8985 __clear_bit(bit, &new);
8986 else
8987 __set_bit(bit, &new);
8988 if (new == old)
8989 break;
8990 old = cmpxchg(&kvm->arch.apicv_inhibit_reasons, expected, new);
8991 } while (old != expected);
8992
8993 if (!!old == !!new)
8994 return;
8df14af4 8995
24bbf74c 8996 trace_kvm_apicv_update_request(activate, bit);
afaf0b2f 8997 if (kvm_x86_ops.pre_update_apicv_exec_ctrl)
b3646477 8998 static_call(kvm_x86_pre_update_apicv_exec_ctrl)(kvm, activate);
7d611233
SS
8999
9000 /*
9001 * Sending request to update APICV for all other vcpus,
9002 * while update the calling vcpu immediately instead of
9003 * waiting for another #VMEXIT to handle the request.
9004 */
9005 except = kvm_get_running_vcpu();
9006 kvm_make_all_cpus_request_except(kvm, KVM_REQ_APICV_UPDATE,
9007 except);
9008 if (except)
9009 kvm_vcpu_update_apicv(except);
8df14af4
SS
9010}
9011EXPORT_SYMBOL_GPL(kvm_request_apicv_update);
9012
3d81bc7e 9013static void vcpu_scan_ioapic(struct kvm_vcpu *vcpu)
c7c9c56c 9014{
dcbd3e49 9015 if (!kvm_apic_present(vcpu))
3d81bc7e 9016 return;
c7c9c56c 9017
6308630b 9018 bitmap_zero(vcpu->arch.ioapic_handled_vectors, 256);
c7c9c56c 9019
b053b2ae 9020 if (irqchip_split(vcpu->kvm))
6308630b 9021 kvm_scan_ioapic_routes(vcpu, vcpu->arch.ioapic_handled_vectors);
db2bdcbb 9022 else {
fa59cc00 9023 if (vcpu->arch.apicv_active)
b3646477 9024 static_call(kvm_x86_sync_pir_to_irr)(vcpu);
e97f852f
WL
9025 if (ioapic_in_kernel(vcpu->kvm))
9026 kvm_ioapic_scan_entry(vcpu, vcpu->arch.ioapic_handled_vectors);
db2bdcbb 9027 }
e40ff1d6
LA
9028
9029 if (is_guest_mode(vcpu))
9030 vcpu->arch.load_eoi_exitmap_pending = true;
9031 else
9032 kvm_make_request(KVM_REQ_LOAD_EOI_EXITMAP, vcpu);
9033}
9034
9035static void vcpu_load_eoi_exitmap(struct kvm_vcpu *vcpu)
9036{
9037 u64 eoi_exit_bitmap[4];
9038
9039 if (!kvm_apic_hw_enabled(vcpu->arch.apic))
9040 return;
9041
f2bc14b6
VK
9042 if (to_hv_vcpu(vcpu))
9043 bitmap_or((ulong *)eoi_exit_bitmap,
9044 vcpu->arch.ioapic_handled_vectors,
9045 to_hv_synic(vcpu)->vec_bitmap, 256);
9046
b3646477 9047 static_call(kvm_x86_load_eoi_exitmap)(vcpu, eoi_exit_bitmap);
c7c9c56c
YZ
9048}
9049
e649b3f0
ET
9050void kvm_arch_mmu_notifier_invalidate_range(struct kvm *kvm,
9051 unsigned long start, unsigned long end)
b1394e74
RK
9052{
9053 unsigned long apic_address;
9054
9055 /*
9056 * The physical address of apic access page is stored in the VMCS.
9057 * Update it when it becomes invalid.
9058 */
9059 apic_address = gfn_to_hva(kvm, APIC_DEFAULT_PHYS_BASE >> PAGE_SHIFT);
9060 if (start <= apic_address && apic_address < end)
9061 kvm_make_all_cpus_request(kvm, KVM_REQ_APIC_PAGE_RELOAD);
9062}
9063
4256f43f
TC
9064void kvm_vcpu_reload_apic_access_page(struct kvm_vcpu *vcpu)
9065{
35754c98 9066 if (!lapic_in_kernel(vcpu))
f439ed27
PB
9067 return;
9068
afaf0b2f 9069 if (!kvm_x86_ops.set_apic_access_page_addr)
4256f43f
TC
9070 return;
9071
b3646477 9072 static_call(kvm_x86_set_apic_access_page_addr)(vcpu);
4256f43f 9073}
4256f43f 9074
d264ee0c
SC
9075void __kvm_request_immediate_exit(struct kvm_vcpu *vcpu)
9076{
9077 smp_send_reschedule(vcpu->cpu);
9078}
9079EXPORT_SYMBOL_GPL(__kvm_request_immediate_exit);
9080
9357d939 9081/*
362c698f 9082 * Returns 1 to let vcpu_run() continue the guest execution loop without
9357d939
TY
9083 * exiting to the userspace. Otherwise, the value will be returned to the
9084 * userspace.
9085 */
851ba692 9086static int vcpu_enter_guest(struct kvm_vcpu *vcpu)
b6c7a5dc
HB
9087{
9088 int r;
62a193ed
MG
9089 bool req_int_win =
9090 dm_request_for_irq_injection(vcpu) &&
9091 kvm_cpu_accept_dm_intr(vcpu);
404d5d7b 9092 fastpath_t exit_fastpath;
62a193ed 9093
730dca42 9094 bool req_immediate_exit = false;
b6c7a5dc 9095
fb04a1ed
PX
9096 /* Forbid vmenter if vcpu dirty ring is soft-full */
9097 if (unlikely(vcpu->kvm->dirty_ring_size &&
9098 kvm_dirty_ring_soft_full(&vcpu->dirty_ring))) {
9099 vcpu->run->exit_reason = KVM_EXIT_DIRTY_RING_FULL;
9100 trace_kvm_dirty_ring_exit(vcpu);
9101 r = 0;
9102 goto out;
9103 }
9104
2fa6e1e1 9105 if (kvm_request_pending(vcpu)) {
729c15c2 9106 if (kvm_check_request(KVM_REQ_GET_NESTED_STATE_PAGES, vcpu)) {
9a78e158 9107 if (unlikely(!kvm_x86_ops.nested_ops->get_nested_state_pages(vcpu))) {
671ddc70
JM
9108 r = 0;
9109 goto out;
9110 }
9111 }
a8eeb04a 9112 if (kvm_check_request(KVM_REQ_MMU_RELOAD, vcpu))
2e53d63a 9113 kvm_mmu_unload(vcpu);
a8eeb04a 9114 if (kvm_check_request(KVM_REQ_MIGRATE_TIMER, vcpu))
2f599714 9115 __kvm_migrate_timers(vcpu);
d828199e
MT
9116 if (kvm_check_request(KVM_REQ_MASTERCLOCK_UPDATE, vcpu))
9117 kvm_gen_update_masterclock(vcpu->kvm);
0061d53d
MT
9118 if (kvm_check_request(KVM_REQ_GLOBAL_CLOCK_UPDATE, vcpu))
9119 kvm_gen_kvmclock_update(vcpu);
34c238a1
ZA
9120 if (kvm_check_request(KVM_REQ_CLOCK_UPDATE, vcpu)) {
9121 r = kvm_guest_time_update(vcpu);
8cfdc000
ZA
9122 if (unlikely(r))
9123 goto out;
9124 }
a8eeb04a 9125 if (kvm_check_request(KVM_REQ_MMU_SYNC, vcpu))
4731d4c7 9126 kvm_mmu_sync_roots(vcpu);
727a7e27
PB
9127 if (kvm_check_request(KVM_REQ_LOAD_MMU_PGD, vcpu))
9128 kvm_mmu_load_pgd(vcpu);
eeeb4f67 9129 if (kvm_check_request(KVM_REQ_TLB_FLUSH, vcpu)) {
7780938c 9130 kvm_vcpu_flush_tlb_all(vcpu);
eeeb4f67
SC
9131
9132 /* Flushing all ASIDs flushes the current ASID... */
9133 kvm_clear_request(KVM_REQ_TLB_FLUSH_CURRENT, vcpu);
9134 }
9135 if (kvm_check_request(KVM_REQ_TLB_FLUSH_CURRENT, vcpu))
9136 kvm_vcpu_flush_tlb_current(vcpu);
0baedd79
VK
9137 if (kvm_check_request(KVM_REQ_HV_TLB_FLUSH, vcpu))
9138 kvm_vcpu_flush_tlb_guest(vcpu);
eeeb4f67 9139
a8eeb04a 9140 if (kvm_check_request(KVM_REQ_REPORT_TPR_ACCESS, vcpu)) {
851ba692 9141 vcpu->run->exit_reason = KVM_EXIT_TPR_ACCESS;
b93463aa
AK
9142 r = 0;
9143 goto out;
9144 }
a8eeb04a 9145 if (kvm_check_request(KVM_REQ_TRIPLE_FAULT, vcpu)) {
cb6a32c2
SC
9146 if (is_guest_mode(vcpu)) {
9147 kvm_x86_ops.nested_ops->triple_fault(vcpu);
9148 } else {
9149 vcpu->run->exit_reason = KVM_EXIT_SHUTDOWN;
9150 vcpu->mmio_needed = 0;
9151 r = 0;
9152 goto out;
9153 }
71c4dfaf 9154 }
af585b92
GN
9155 if (kvm_check_request(KVM_REQ_APF_HALT, vcpu)) {
9156 /* Page is swapped out. Do synthetic halt */
9157 vcpu->arch.apf.halted = true;
9158 r = 1;
9159 goto out;
9160 }
c9aaa895
GC
9161 if (kvm_check_request(KVM_REQ_STEAL_UPDATE, vcpu))
9162 record_steal_time(vcpu);
64d60670
PB
9163 if (kvm_check_request(KVM_REQ_SMI, vcpu))
9164 process_smi(vcpu);
7460fb4a
AK
9165 if (kvm_check_request(KVM_REQ_NMI, vcpu))
9166 process_nmi(vcpu);
f5132b01 9167 if (kvm_check_request(KVM_REQ_PMU, vcpu))
c6702c9d 9168 kvm_pmu_handle_event(vcpu);
f5132b01 9169 if (kvm_check_request(KVM_REQ_PMI, vcpu))
c6702c9d 9170 kvm_pmu_deliver_pmi(vcpu);
7543a635
SR
9171 if (kvm_check_request(KVM_REQ_IOAPIC_EOI_EXIT, vcpu)) {
9172 BUG_ON(vcpu->arch.pending_ioapic_eoi > 255);
9173 if (test_bit(vcpu->arch.pending_ioapic_eoi,
6308630b 9174 vcpu->arch.ioapic_handled_vectors)) {
7543a635
SR
9175 vcpu->run->exit_reason = KVM_EXIT_IOAPIC_EOI;
9176 vcpu->run->eoi.vector =
9177 vcpu->arch.pending_ioapic_eoi;
9178 r = 0;
9179 goto out;
9180 }
9181 }
3d81bc7e
YZ
9182 if (kvm_check_request(KVM_REQ_SCAN_IOAPIC, vcpu))
9183 vcpu_scan_ioapic(vcpu);
e40ff1d6
LA
9184 if (kvm_check_request(KVM_REQ_LOAD_EOI_EXITMAP, vcpu))
9185 vcpu_load_eoi_exitmap(vcpu);
4256f43f
TC
9186 if (kvm_check_request(KVM_REQ_APIC_PAGE_RELOAD, vcpu))
9187 kvm_vcpu_reload_apic_access_page(vcpu);
2ce79189
AS
9188 if (kvm_check_request(KVM_REQ_HV_CRASH, vcpu)) {
9189 vcpu->run->exit_reason = KVM_EXIT_SYSTEM_EVENT;
9190 vcpu->run->system_event.type = KVM_SYSTEM_EVENT_CRASH;
9191 r = 0;
9192 goto out;
9193 }
e516cebb
AS
9194 if (kvm_check_request(KVM_REQ_HV_RESET, vcpu)) {
9195 vcpu->run->exit_reason = KVM_EXIT_SYSTEM_EVENT;
9196 vcpu->run->system_event.type = KVM_SYSTEM_EVENT_RESET;
9197 r = 0;
9198 goto out;
9199 }
db397571 9200 if (kvm_check_request(KVM_REQ_HV_EXIT, vcpu)) {
9ff5e030
VK
9201 struct kvm_vcpu_hv *hv_vcpu = to_hv_vcpu(vcpu);
9202
db397571 9203 vcpu->run->exit_reason = KVM_EXIT_HYPERV;
9ff5e030 9204 vcpu->run->hyperv = hv_vcpu->exit;
db397571
AS
9205 r = 0;
9206 goto out;
9207 }
f3b138c5
AS
9208
9209 /*
9210 * KVM_REQ_HV_STIMER has to be processed after
9211 * KVM_REQ_CLOCK_UPDATE, because Hyper-V SynIC timers
9212 * depend on the guest clock being up-to-date
9213 */
1f4b34f8
AS
9214 if (kvm_check_request(KVM_REQ_HV_STIMER, vcpu))
9215 kvm_hv_process_stimers(vcpu);
8df14af4
SS
9216 if (kvm_check_request(KVM_REQ_APICV_UPDATE, vcpu))
9217 kvm_vcpu_update_apicv(vcpu);
557a961a
VK
9218 if (kvm_check_request(KVM_REQ_APF_READY, vcpu))
9219 kvm_check_async_pf_completion(vcpu);
1a155254 9220 if (kvm_check_request(KVM_REQ_MSR_FILTER_CHANGED, vcpu))
b3646477 9221 static_call(kvm_x86_msr_filter_changed)(vcpu);
a85863c2
MS
9222
9223 if (kvm_check_request(KVM_REQ_UPDATE_CPU_DIRTY_LOGGING, vcpu))
9224 static_call(kvm_x86_update_cpu_dirty_logging)(vcpu);
2f52d58c 9225 }
b93463aa 9226
40da8ccd
DW
9227 if (kvm_check_request(KVM_REQ_EVENT, vcpu) || req_int_win ||
9228 kvm_xen_has_interrupt(vcpu)) {
0f1e261e 9229 ++vcpu->stat.req_event;
66450a21
JK
9230 kvm_apic_accept_events(vcpu);
9231 if (vcpu->arch.mp_state == KVM_MP_STATE_INIT_RECEIVED) {
9232 r = 1;
9233 goto out;
9234 }
9235
c9d40913
PB
9236 inject_pending_event(vcpu, &req_immediate_exit);
9237 if (req_int_win)
b3646477 9238 static_call(kvm_x86_enable_irq_window)(vcpu);
b463a6f7
AK
9239
9240 if (kvm_lapic_enabled(vcpu)) {
9241 update_cr8_intercept(vcpu);
9242 kvm_lapic_sync_to_vapic(vcpu);
9243 }
9244 }
9245
d8368af8
AK
9246 r = kvm_mmu_reload(vcpu);
9247 if (unlikely(r)) {
d905c069 9248 goto cancel_injection;
d8368af8
AK
9249 }
9250
b6c7a5dc
HB
9251 preempt_disable();
9252
b3646477 9253 static_call(kvm_x86_prepare_guest_switch)(vcpu);
b95234c8
PB
9254
9255 /*
9256 * Disable IRQs before setting IN_GUEST_MODE. Posted interrupt
9257 * IPI are then delayed after guest entry, which ensures that they
9258 * result in virtual interrupt delivery.
9259 */
9260 local_irq_disable();
6b7e2d09
XG
9261 vcpu->mode = IN_GUEST_MODE;
9262
01b71917
MT
9263 srcu_read_unlock(&vcpu->kvm->srcu, vcpu->srcu_idx);
9264
0f127d12 9265 /*
b95234c8 9266 * 1) We should set ->mode before checking ->requests. Please see
cde9af6e 9267 * the comment in kvm_vcpu_exiting_guest_mode().
b95234c8 9268 *
81b01667 9269 * 2) For APICv, we should set ->mode before checking PID.ON. This
b95234c8
PB
9270 * pairs with the memory barrier implicit in pi_test_and_set_on
9271 * (see vmx_deliver_posted_interrupt).
9272 *
9273 * 3) This also orders the write to mode from any reads to the page
9274 * tables done while the VCPU is running. Please see the comment
9275 * in kvm_flush_remote_tlbs.
6b7e2d09 9276 */
01b71917 9277 smp_mb__after_srcu_read_unlock();
b6c7a5dc 9278
b95234c8
PB
9279 /*
9280 * This handles the case where a posted interrupt was
9281 * notified with kvm_vcpu_kick.
9282 */
fa59cc00 9283 if (kvm_lapic_enabled(vcpu) && vcpu->arch.apicv_active)
b3646477 9284 static_call(kvm_x86_sync_pir_to_irr)(vcpu);
32f88400 9285
5a9f5443 9286 if (kvm_vcpu_exit_request(vcpu)) {
6b7e2d09 9287 vcpu->mode = OUTSIDE_GUEST_MODE;
d94e1dc9 9288 smp_wmb();
6c142801
AK
9289 local_irq_enable();
9290 preempt_enable();
01b71917 9291 vcpu->srcu_idx = srcu_read_lock(&vcpu->kvm->srcu);
6c142801 9292 r = 1;
d905c069 9293 goto cancel_injection;
6c142801
AK
9294 }
9295
c43203ca
PB
9296 if (req_immediate_exit) {
9297 kvm_make_request(KVM_REQ_EVENT, vcpu);
b3646477 9298 static_call(kvm_x86_request_immediate_exit)(vcpu);
c43203ca 9299 }
d6185f20 9300
2620fe26
SC
9301 fpregs_assert_state_consistent();
9302 if (test_thread_flag(TIF_NEED_FPU_LOAD))
9303 switch_fpu_return();
5f409e20 9304
42dbaa5a 9305 if (unlikely(vcpu->arch.switch_db_regs)) {
42dbaa5a
JK
9306 set_debugreg(0, 7);
9307 set_debugreg(vcpu->arch.eff_db[0], 0);
9308 set_debugreg(vcpu->arch.eff_db[1], 1);
9309 set_debugreg(vcpu->arch.eff_db[2], 2);
9310 set_debugreg(vcpu->arch.eff_db[3], 3);
c77fb5fe 9311 set_debugreg(vcpu->arch.dr6, 6);
ae561ede 9312 vcpu->arch.switch_db_regs &= ~KVM_DEBUGREG_RELOAD;
42dbaa5a 9313 }
b6c7a5dc 9314
d89d04ab
PB
9315 for (;;) {
9316 exit_fastpath = static_call(kvm_x86_run)(vcpu);
9317 if (likely(exit_fastpath != EXIT_FASTPATH_REENTER_GUEST))
9318 break;
9319
9320 if (unlikely(kvm_vcpu_exit_request(vcpu))) {
9321 exit_fastpath = EXIT_FASTPATH_EXIT_HANDLED;
9322 break;
9323 }
9324
9325 if (vcpu->arch.apicv_active)
9326 static_call(kvm_x86_sync_pir_to_irr)(vcpu);
9327 }
b6c7a5dc 9328
c77fb5fe
PB
9329 /*
9330 * Do this here before restoring debug registers on the host. And
9331 * since we do this before handling the vmexit, a DR access vmexit
9332 * can (a) read the correct value of the debug registers, (b) set
9333 * KVM_DEBUGREG_WONT_EXIT again.
9334 */
9335 if (unlikely(vcpu->arch.switch_db_regs & KVM_DEBUGREG_WONT_EXIT)) {
c77fb5fe 9336 WARN_ON(vcpu->guest_debug & KVM_GUESTDBG_USE_HW_BP);
b3646477 9337 static_call(kvm_x86_sync_dirty_debug_regs)(vcpu);
70e4da7a 9338 kvm_update_dr0123(vcpu);
70e4da7a
PB
9339 kvm_update_dr7(vcpu);
9340 vcpu->arch.switch_db_regs &= ~KVM_DEBUGREG_RELOAD;
c77fb5fe
PB
9341 }
9342
24f1e32c
FW
9343 /*
9344 * If the guest has used debug registers, at least dr7
9345 * will be disabled while returning to the host.
9346 * If we don't have active breakpoints in the host, we don't
9347 * care about the messed up debug address registers. But if
9348 * we have some of them active, restore the old state.
9349 */
59d8eb53 9350 if (hw_breakpoint_active())
24f1e32c 9351 hw_breakpoint_restore();
42dbaa5a 9352
c967118d 9353 vcpu->arch.last_vmentry_cpu = vcpu->cpu;
4ba76538 9354 vcpu->arch.last_guest_tsc = kvm_read_l1_tsc(vcpu, rdtsc());
1d5f066e 9355
6b7e2d09 9356 vcpu->mode = OUTSIDE_GUEST_MODE;
d94e1dc9 9357 smp_wmb();
a547c6db 9358
b3646477 9359 static_call(kvm_x86_handle_exit_irqoff)(vcpu);
b6c7a5dc 9360
d7a08882
SC
9361 /*
9362 * Consume any pending interrupts, including the possible source of
9363 * VM-Exit on SVM and any ticks that occur between VM-Exit and now.
9364 * An instruction is required after local_irq_enable() to fully unblock
9365 * interrupts on processors that implement an interrupt shadow, the
9366 * stat.exits increment will do nicely.
9367 */
9368 kvm_before_interrupt(vcpu);
9369 local_irq_enable();
b6c7a5dc 9370 ++vcpu->stat.exits;
d7a08882
SC
9371 local_irq_disable();
9372 kvm_after_interrupt(vcpu);
b6c7a5dc 9373
ec0671d5
WL
9374 if (lapic_in_kernel(vcpu)) {
9375 s64 delta = vcpu->arch.apic->lapic_timer.advance_expire_delta;
9376 if (delta != S64_MIN) {
9377 trace_kvm_wait_lapic_expire(vcpu->vcpu_id, delta);
9378 vcpu->arch.apic->lapic_timer.advance_expire_delta = S64_MIN;
9379 }
9380 }
b6c7a5dc 9381
f2485b3e 9382 local_irq_enable();
b6c7a5dc
HB
9383 preempt_enable();
9384
f656ce01 9385 vcpu->srcu_idx = srcu_read_lock(&vcpu->kvm->srcu);
3200f405 9386
b6c7a5dc
HB
9387 /*
9388 * Profile KVM exit RIPs:
9389 */
9390 if (unlikely(prof_on == KVM_PROFILING)) {
5fdbf976
MT
9391 unsigned long rip = kvm_rip_read(vcpu);
9392 profile_hit(KVM_PROFILING, (void *)rip);
b6c7a5dc
HB
9393 }
9394
cc578287
ZA
9395 if (unlikely(vcpu->arch.tsc_always_catchup))
9396 kvm_make_request(KVM_REQ_CLOCK_UPDATE, vcpu);
298101da 9397
5cfb1d5a
MT
9398 if (vcpu->arch.apic_attention)
9399 kvm_lapic_sync_from_vapic(vcpu);
b93463aa 9400
b3646477 9401 r = static_call(kvm_x86_handle_exit)(vcpu, exit_fastpath);
d905c069
MT
9402 return r;
9403
9404cancel_injection:
8081ad06
SC
9405 if (req_immediate_exit)
9406 kvm_make_request(KVM_REQ_EVENT, vcpu);
b3646477 9407 static_call(kvm_x86_cancel_injection)(vcpu);
ae7a2a3f
MT
9408 if (unlikely(vcpu->arch.apic_attention))
9409 kvm_lapic_sync_from_vapic(vcpu);
d7690175
MT
9410out:
9411 return r;
9412}
b6c7a5dc 9413
362c698f
PB
9414static inline int vcpu_block(struct kvm *kvm, struct kvm_vcpu *vcpu)
9415{
bf9f6ac8 9416 if (!kvm_arch_vcpu_runnable(vcpu) &&
b3646477 9417 (!kvm_x86_ops.pre_block || static_call(kvm_x86_pre_block)(vcpu) == 0)) {
9c8fd1ba
PB
9418 srcu_read_unlock(&kvm->srcu, vcpu->srcu_idx);
9419 kvm_vcpu_block(vcpu);
9420 vcpu->srcu_idx = srcu_read_lock(&kvm->srcu);
bf9f6ac8 9421
afaf0b2f 9422 if (kvm_x86_ops.post_block)
b3646477 9423 static_call(kvm_x86_post_block)(vcpu);
bf9f6ac8 9424
9c8fd1ba
PB
9425 if (!kvm_check_request(KVM_REQ_UNHALT, vcpu))
9426 return 1;
9427 }
362c698f
PB
9428
9429 kvm_apic_accept_events(vcpu);
9430 switch(vcpu->arch.mp_state) {
9431 case KVM_MP_STATE_HALTED:
647daca2 9432 case KVM_MP_STATE_AP_RESET_HOLD:
362c698f
PB
9433 vcpu->arch.pv.pv_unhalted = false;
9434 vcpu->arch.mp_state =
9435 KVM_MP_STATE_RUNNABLE;
df561f66 9436 fallthrough;
362c698f
PB
9437 case KVM_MP_STATE_RUNNABLE:
9438 vcpu->arch.apf.halted = false;
9439 break;
9440 case KVM_MP_STATE_INIT_RECEIVED:
9441 break;
9442 default:
9443 return -EINTR;
362c698f
PB
9444 }
9445 return 1;
9446}
09cec754 9447
5d9bc648
PB
9448static inline bool kvm_vcpu_running(struct kvm_vcpu *vcpu)
9449{
56083bdf 9450 if (is_guest_mode(vcpu))
cb6a32c2 9451 kvm_check_nested_events(vcpu);
0ad3bed6 9452
5d9bc648
PB
9453 return (vcpu->arch.mp_state == KVM_MP_STATE_RUNNABLE &&
9454 !vcpu->arch.apf.halted);
9455}
9456
362c698f 9457static int vcpu_run(struct kvm_vcpu *vcpu)
d7690175
MT
9458{
9459 int r;
f656ce01 9460 struct kvm *kvm = vcpu->kvm;
d7690175 9461
f656ce01 9462 vcpu->srcu_idx = srcu_read_lock(&kvm->srcu);
c595ceee 9463 vcpu->arch.l1tf_flush_l1d = true;
d7690175 9464
362c698f 9465 for (;;) {
58f800d5 9466 if (kvm_vcpu_running(vcpu)) {
851ba692 9467 r = vcpu_enter_guest(vcpu);
bf9f6ac8 9468 } else {
362c698f 9469 r = vcpu_block(kvm, vcpu);
bf9f6ac8
FW
9470 }
9471
09cec754
GN
9472 if (r <= 0)
9473 break;
9474
72875d8a 9475 kvm_clear_request(KVM_REQ_PENDING_TIMER, vcpu);
09cec754
GN
9476 if (kvm_cpu_has_pending_timer(vcpu))
9477 kvm_inject_pending_timer_irqs(vcpu);
9478
782d422b
MG
9479 if (dm_request_for_irq_injection(vcpu) &&
9480 kvm_vcpu_ready_for_interrupt_injection(vcpu)) {
4ca7dd8c
PB
9481 r = 0;
9482 vcpu->run->exit_reason = KVM_EXIT_IRQ_WINDOW_OPEN;
09cec754 9483 ++vcpu->stat.request_irq_exits;
362c698f 9484 break;
09cec754 9485 }
af585b92 9486
f3020b88 9487 if (__xfer_to_guest_mode_work_pending()) {
f656ce01 9488 srcu_read_unlock(&kvm->srcu, vcpu->srcu_idx);
72c3c0fe
TG
9489 r = xfer_to_guest_mode_handle_work(vcpu);
9490 if (r)
9491 return r;
f656ce01 9492 vcpu->srcu_idx = srcu_read_lock(&kvm->srcu);
d7690175 9493 }
b6c7a5dc
HB
9494 }
9495
f656ce01 9496 srcu_read_unlock(&kvm->srcu, vcpu->srcu_idx);
b6c7a5dc
HB
9497
9498 return r;
9499}
9500
716d51ab
GN
9501static inline int complete_emulated_io(struct kvm_vcpu *vcpu)
9502{
9503 int r;
60fc3d02 9504
716d51ab 9505 vcpu->srcu_idx = srcu_read_lock(&vcpu->kvm->srcu);
0ce97a2b 9506 r = kvm_emulate_instruction(vcpu, EMULTYPE_NO_DECODE);
716d51ab 9507 srcu_read_unlock(&vcpu->kvm->srcu, vcpu->srcu_idx);
60fc3d02 9508 return r;
716d51ab
GN
9509}
9510
9511static int complete_emulated_pio(struct kvm_vcpu *vcpu)
9512{
9513 BUG_ON(!vcpu->arch.pio.count);
9514
9515 return complete_emulated_io(vcpu);
9516}
9517
f78146b0
AK
9518/*
9519 * Implements the following, as a state machine:
9520 *
9521 * read:
9522 * for each fragment
87da7e66
XG
9523 * for each mmio piece in the fragment
9524 * write gpa, len
9525 * exit
9526 * copy data
f78146b0
AK
9527 * execute insn
9528 *
9529 * write:
9530 * for each fragment
87da7e66
XG
9531 * for each mmio piece in the fragment
9532 * write gpa, len
9533 * copy data
9534 * exit
f78146b0 9535 */
716d51ab 9536static int complete_emulated_mmio(struct kvm_vcpu *vcpu)
5287f194
AK
9537{
9538 struct kvm_run *run = vcpu->run;
f78146b0 9539 struct kvm_mmio_fragment *frag;
87da7e66 9540 unsigned len;
5287f194 9541
716d51ab 9542 BUG_ON(!vcpu->mmio_needed);
5287f194 9543
716d51ab 9544 /* Complete previous fragment */
87da7e66
XG
9545 frag = &vcpu->mmio_fragments[vcpu->mmio_cur_fragment];
9546 len = min(8u, frag->len);
716d51ab 9547 if (!vcpu->mmio_is_write)
87da7e66
XG
9548 memcpy(frag->data, run->mmio.data, len);
9549
9550 if (frag->len <= 8) {
9551 /* Switch to the next fragment. */
9552 frag++;
9553 vcpu->mmio_cur_fragment++;
9554 } else {
9555 /* Go forward to the next mmio piece. */
9556 frag->data += len;
9557 frag->gpa += len;
9558 frag->len -= len;
9559 }
9560
a08d3b3b 9561 if (vcpu->mmio_cur_fragment >= vcpu->mmio_nr_fragments) {
716d51ab 9562 vcpu->mmio_needed = 0;
0912c977
PB
9563
9564 /* FIXME: return into emulator if single-stepping. */
cef4dea0 9565 if (vcpu->mmio_is_write)
716d51ab
GN
9566 return 1;
9567 vcpu->mmio_read_completed = 1;
9568 return complete_emulated_io(vcpu);
9569 }
87da7e66 9570
716d51ab
GN
9571 run->exit_reason = KVM_EXIT_MMIO;
9572 run->mmio.phys_addr = frag->gpa;
9573 if (vcpu->mmio_is_write)
87da7e66
XG
9574 memcpy(run->mmio.data, frag->data, min(8u, frag->len));
9575 run->mmio.len = min(8u, frag->len);
716d51ab
GN
9576 run->mmio.is_write = vcpu->mmio_is_write;
9577 vcpu->arch.complete_userspace_io = complete_emulated_mmio;
9578 return 0;
5287f194
AK
9579}
9580
c9aef3b8
SC
9581static void kvm_save_current_fpu(struct fpu *fpu)
9582{
9583 /*
9584 * If the target FPU state is not resident in the CPU registers, just
9585 * memcpy() from current, else save CPU state directly to the target.
9586 */
9587 if (test_thread_flag(TIF_NEED_FPU_LOAD))
9588 memcpy(&fpu->state, &current->thread.fpu.state,
9589 fpu_kernel_xstate_size);
9590 else
9591 copy_fpregs_to_fpstate(fpu);
9592}
9593
822f312d
SAS
9594/* Swap (qemu) user FPU context for the guest FPU context. */
9595static void kvm_load_guest_fpu(struct kvm_vcpu *vcpu)
9596{
5f409e20
RR
9597 fpregs_lock();
9598
c9aef3b8
SC
9599 kvm_save_current_fpu(vcpu->arch.user_fpu);
9600
ed02b213
TL
9601 /*
9602 * Guests with protected state can't have it set by the hypervisor,
9603 * so skip trying to set it.
9604 */
9605 if (vcpu->arch.guest_fpu)
9606 /* PKRU is separately restored in kvm_x86_ops.run. */
9607 __copy_kernel_to_fpregs(&vcpu->arch.guest_fpu->state,
9608 ~XFEATURE_MASK_PKRU);
5f409e20
RR
9609
9610 fpregs_mark_activate();
9611 fpregs_unlock();
9612
822f312d
SAS
9613 trace_kvm_fpu(1);
9614}
9615
9616/* When vcpu_run ends, restore user space FPU context. */
9617static void kvm_put_guest_fpu(struct kvm_vcpu *vcpu)
9618{
5f409e20
RR
9619 fpregs_lock();
9620
ed02b213
TL
9621 /*
9622 * Guests with protected state can't have it read by the hypervisor,
9623 * so skip trying to save it.
9624 */
9625 if (vcpu->arch.guest_fpu)
9626 kvm_save_current_fpu(vcpu->arch.guest_fpu);
c9aef3b8 9627
d9a710e5 9628 copy_kernel_to_fpregs(&vcpu->arch.user_fpu->state);
5f409e20
RR
9629
9630 fpregs_mark_activate();
9631 fpregs_unlock();
9632
822f312d
SAS
9633 ++vcpu->stat.fpu_reload;
9634 trace_kvm_fpu(0);
9635}
9636
1b94f6f8 9637int kvm_arch_vcpu_ioctl_run(struct kvm_vcpu *vcpu)
b6c7a5dc 9638{
1b94f6f8 9639 struct kvm_run *kvm_run = vcpu->run;
b6c7a5dc 9640 int r;
b6c7a5dc 9641
accb757d 9642 vcpu_load(vcpu);
20b7035c 9643 kvm_sigset_activate(vcpu);
15aad3be 9644 kvm_run->flags = 0;
5663d8f9
PX
9645 kvm_load_guest_fpu(vcpu);
9646
a4535290 9647 if (unlikely(vcpu->arch.mp_state == KVM_MP_STATE_UNINITIALIZED)) {
2f173d26
JS
9648 if (kvm_run->immediate_exit) {
9649 r = -EINTR;
9650 goto out;
9651 }
b6c7a5dc 9652 kvm_vcpu_block(vcpu);
66450a21 9653 kvm_apic_accept_events(vcpu);
72875d8a 9654 kvm_clear_request(KVM_REQ_UNHALT, vcpu);
ac9f6dc0 9655 r = -EAGAIN;
a0595000
JS
9656 if (signal_pending(current)) {
9657 r = -EINTR;
1b94f6f8 9658 kvm_run->exit_reason = KVM_EXIT_INTR;
a0595000
JS
9659 ++vcpu->stat.signal_exits;
9660 }
ac9f6dc0 9661 goto out;
b6c7a5dc
HB
9662 }
9663
1b94f6f8 9664 if (kvm_run->kvm_valid_regs & ~KVM_SYNC_X86_VALID_FIELDS) {
01643c51
KH
9665 r = -EINVAL;
9666 goto out;
9667 }
9668
1b94f6f8 9669 if (kvm_run->kvm_dirty_regs) {
01643c51
KH
9670 r = sync_regs(vcpu);
9671 if (r != 0)
9672 goto out;
9673 }
9674
b6c7a5dc 9675 /* re-sync apic's tpr */
35754c98 9676 if (!lapic_in_kernel(vcpu)) {
eea1cff9
AP
9677 if (kvm_set_cr8(vcpu, kvm_run->cr8) != 0) {
9678 r = -EINVAL;
9679 goto out;
9680 }
9681 }
b6c7a5dc 9682
716d51ab
GN
9683 if (unlikely(vcpu->arch.complete_userspace_io)) {
9684 int (*cui)(struct kvm_vcpu *) = vcpu->arch.complete_userspace_io;
9685 vcpu->arch.complete_userspace_io = NULL;
9686 r = cui(vcpu);
9687 if (r <= 0)
5663d8f9 9688 goto out;
716d51ab
GN
9689 } else
9690 WARN_ON(vcpu->arch.pio.count || vcpu->mmio_needed);
5287f194 9691
460df4c1
PB
9692 if (kvm_run->immediate_exit)
9693 r = -EINTR;
9694 else
9695 r = vcpu_run(vcpu);
b6c7a5dc
HB
9696
9697out:
5663d8f9 9698 kvm_put_guest_fpu(vcpu);
1b94f6f8 9699 if (kvm_run->kvm_valid_regs)
01643c51 9700 store_regs(vcpu);
f1d86e46 9701 post_kvm_run_save(vcpu);
20b7035c 9702 kvm_sigset_deactivate(vcpu);
b6c7a5dc 9703
accb757d 9704 vcpu_put(vcpu);
b6c7a5dc
HB
9705 return r;
9706}
9707
01643c51 9708static void __get_regs(struct kvm_vcpu *vcpu, struct kvm_regs *regs)
b6c7a5dc 9709{
7ae441ea
GN
9710 if (vcpu->arch.emulate_regs_need_sync_to_vcpu) {
9711 /*
9712 * We are here if userspace calls get_regs() in the middle of
9713 * instruction emulation. Registers state needs to be copied
4a969980 9714 * back from emulation context to vcpu. Userspace shouldn't do
7ae441ea
GN
9715 * that usually, but some bad designed PV devices (vmware
9716 * backdoor interface) need this to work
9717 */
c9b8b07c 9718 emulator_writeback_register_cache(vcpu->arch.emulate_ctxt);
7ae441ea
GN
9719 vcpu->arch.emulate_regs_need_sync_to_vcpu = false;
9720 }
de3cd117
SC
9721 regs->rax = kvm_rax_read(vcpu);
9722 regs->rbx = kvm_rbx_read(vcpu);
9723 regs->rcx = kvm_rcx_read(vcpu);
9724 regs->rdx = kvm_rdx_read(vcpu);
9725 regs->rsi = kvm_rsi_read(vcpu);
9726 regs->rdi = kvm_rdi_read(vcpu);
e9c16c78 9727 regs->rsp = kvm_rsp_read(vcpu);
de3cd117 9728 regs->rbp = kvm_rbp_read(vcpu);
b6c7a5dc 9729#ifdef CONFIG_X86_64
de3cd117
SC
9730 regs->r8 = kvm_r8_read(vcpu);
9731 regs->r9 = kvm_r9_read(vcpu);
9732 regs->r10 = kvm_r10_read(vcpu);
9733 regs->r11 = kvm_r11_read(vcpu);
9734 regs->r12 = kvm_r12_read(vcpu);
9735 regs->r13 = kvm_r13_read(vcpu);
9736 regs->r14 = kvm_r14_read(vcpu);
9737 regs->r15 = kvm_r15_read(vcpu);
b6c7a5dc
HB
9738#endif
9739
5fdbf976 9740 regs->rip = kvm_rip_read(vcpu);
91586a3b 9741 regs->rflags = kvm_get_rflags(vcpu);
01643c51 9742}
b6c7a5dc 9743
01643c51
KH
9744int kvm_arch_vcpu_ioctl_get_regs(struct kvm_vcpu *vcpu, struct kvm_regs *regs)
9745{
9746 vcpu_load(vcpu);
9747 __get_regs(vcpu, regs);
1fc9b76b 9748 vcpu_put(vcpu);
b6c7a5dc
HB
9749 return 0;
9750}
9751
01643c51 9752static void __set_regs(struct kvm_vcpu *vcpu, struct kvm_regs *regs)
b6c7a5dc 9753{
7ae441ea
GN
9754 vcpu->arch.emulate_regs_need_sync_from_vcpu = true;
9755 vcpu->arch.emulate_regs_need_sync_to_vcpu = false;
9756
de3cd117
SC
9757 kvm_rax_write(vcpu, regs->rax);
9758 kvm_rbx_write(vcpu, regs->rbx);
9759 kvm_rcx_write(vcpu, regs->rcx);
9760 kvm_rdx_write(vcpu, regs->rdx);
9761 kvm_rsi_write(vcpu, regs->rsi);
9762 kvm_rdi_write(vcpu, regs->rdi);
e9c16c78 9763 kvm_rsp_write(vcpu, regs->rsp);
de3cd117 9764 kvm_rbp_write(vcpu, regs->rbp);
b6c7a5dc 9765#ifdef CONFIG_X86_64
de3cd117
SC
9766 kvm_r8_write(vcpu, regs->r8);
9767 kvm_r9_write(vcpu, regs->r9);
9768 kvm_r10_write(vcpu, regs->r10);
9769 kvm_r11_write(vcpu, regs->r11);
9770 kvm_r12_write(vcpu, regs->r12);
9771 kvm_r13_write(vcpu, regs->r13);
9772 kvm_r14_write(vcpu, regs->r14);
9773 kvm_r15_write(vcpu, regs->r15);
b6c7a5dc
HB
9774#endif
9775
5fdbf976 9776 kvm_rip_write(vcpu, regs->rip);
d73235d1 9777 kvm_set_rflags(vcpu, regs->rflags | X86_EFLAGS_FIXED);
b6c7a5dc 9778
b4f14abd
JK
9779 vcpu->arch.exception.pending = false;
9780
3842d135 9781 kvm_make_request(KVM_REQ_EVENT, vcpu);
01643c51 9782}
3842d135 9783
01643c51
KH
9784int kvm_arch_vcpu_ioctl_set_regs(struct kvm_vcpu *vcpu, struct kvm_regs *regs)
9785{
9786 vcpu_load(vcpu);
9787 __set_regs(vcpu, regs);
875656fe 9788 vcpu_put(vcpu);
b6c7a5dc
HB
9789 return 0;
9790}
9791
b6c7a5dc
HB
9792void kvm_get_cs_db_l_bits(struct kvm_vcpu *vcpu, int *db, int *l)
9793{
9794 struct kvm_segment cs;
9795
3e6e0aab 9796 kvm_get_segment(vcpu, &cs, VCPU_SREG_CS);
b6c7a5dc
HB
9797 *db = cs.db;
9798 *l = cs.l;
9799}
9800EXPORT_SYMBOL_GPL(kvm_get_cs_db_l_bits);
9801
01643c51 9802static void __get_sregs(struct kvm_vcpu *vcpu, struct kvm_sregs *sregs)
b6c7a5dc 9803{
89a27f4d 9804 struct desc_ptr dt;
b6c7a5dc 9805
5265713a
TL
9806 if (vcpu->arch.guest_state_protected)
9807 goto skip_protected_regs;
9808
3e6e0aab
GT
9809 kvm_get_segment(vcpu, &sregs->cs, VCPU_SREG_CS);
9810 kvm_get_segment(vcpu, &sregs->ds, VCPU_SREG_DS);
9811 kvm_get_segment(vcpu, &sregs->es, VCPU_SREG_ES);
9812 kvm_get_segment(vcpu, &sregs->fs, VCPU_SREG_FS);
9813 kvm_get_segment(vcpu, &sregs->gs, VCPU_SREG_GS);
9814 kvm_get_segment(vcpu, &sregs->ss, VCPU_SREG_SS);
b6c7a5dc 9815
3e6e0aab
GT
9816 kvm_get_segment(vcpu, &sregs->tr, VCPU_SREG_TR);
9817 kvm_get_segment(vcpu, &sregs->ldt, VCPU_SREG_LDTR);
b6c7a5dc 9818
b3646477 9819 static_call(kvm_x86_get_idt)(vcpu, &dt);
89a27f4d
GN
9820 sregs->idt.limit = dt.size;
9821 sregs->idt.base = dt.address;
b3646477 9822 static_call(kvm_x86_get_gdt)(vcpu, &dt);
89a27f4d
GN
9823 sregs->gdt.limit = dt.size;
9824 sregs->gdt.base = dt.address;
b6c7a5dc 9825
ad312c7c 9826 sregs->cr2 = vcpu->arch.cr2;
9f8fe504 9827 sregs->cr3 = kvm_read_cr3(vcpu);
5265713a
TL
9828
9829skip_protected_regs:
9830 sregs->cr0 = kvm_read_cr0(vcpu);
fc78f519 9831 sregs->cr4 = kvm_read_cr4(vcpu);
2d3ad1f4 9832 sregs->cr8 = kvm_get_cr8(vcpu);
f6801dff 9833 sregs->efer = vcpu->arch.efer;
b6c7a5dc
HB
9834 sregs->apic_base = kvm_get_apic_base(vcpu);
9835
0e96f31e 9836 memset(sregs->interrupt_bitmap, 0, sizeof(sregs->interrupt_bitmap));
b6c7a5dc 9837
04140b41 9838 if (vcpu->arch.interrupt.injected && !vcpu->arch.interrupt.soft)
14d0bc1f
GN
9839 set_bit(vcpu->arch.interrupt.nr,
9840 (unsigned long *)sregs->interrupt_bitmap);
01643c51 9841}
16d7a191 9842
01643c51
KH
9843int kvm_arch_vcpu_ioctl_get_sregs(struct kvm_vcpu *vcpu,
9844 struct kvm_sregs *sregs)
9845{
9846 vcpu_load(vcpu);
9847 __get_sregs(vcpu, sregs);
bcdec41c 9848 vcpu_put(vcpu);
b6c7a5dc
HB
9849 return 0;
9850}
9851
62d9f0db
MT
9852int kvm_arch_vcpu_ioctl_get_mpstate(struct kvm_vcpu *vcpu,
9853 struct kvm_mp_state *mp_state)
9854{
fd232561 9855 vcpu_load(vcpu);
f958bd23
SC
9856 if (kvm_mpx_supported())
9857 kvm_load_guest_fpu(vcpu);
fd232561 9858
66450a21 9859 kvm_apic_accept_events(vcpu);
647daca2
TL
9860 if ((vcpu->arch.mp_state == KVM_MP_STATE_HALTED ||
9861 vcpu->arch.mp_state == KVM_MP_STATE_AP_RESET_HOLD) &&
9862 vcpu->arch.pv.pv_unhalted)
6aef266c
SV
9863 mp_state->mp_state = KVM_MP_STATE_RUNNABLE;
9864 else
9865 mp_state->mp_state = vcpu->arch.mp_state;
9866
f958bd23
SC
9867 if (kvm_mpx_supported())
9868 kvm_put_guest_fpu(vcpu);
fd232561 9869 vcpu_put(vcpu);
62d9f0db
MT
9870 return 0;
9871}
9872
9873int kvm_arch_vcpu_ioctl_set_mpstate(struct kvm_vcpu *vcpu,
9874 struct kvm_mp_state *mp_state)
9875{
e83dff5e
CD
9876 int ret = -EINVAL;
9877
9878 vcpu_load(vcpu);
9879
bce87cce 9880 if (!lapic_in_kernel(vcpu) &&
66450a21 9881 mp_state->mp_state != KVM_MP_STATE_RUNNABLE)
e83dff5e 9882 goto out;
66450a21 9883
27cbe7d6
LA
9884 /*
9885 * KVM_MP_STATE_INIT_RECEIVED means the processor is in
9886 * INIT state; latched init should be reported using
9887 * KVM_SET_VCPU_EVENTS, so reject it here.
9888 */
9889 if ((kvm_vcpu_latch_init(vcpu) || vcpu->arch.smi_pending) &&
28bf2888
DH
9890 (mp_state->mp_state == KVM_MP_STATE_SIPI_RECEIVED ||
9891 mp_state->mp_state == KVM_MP_STATE_INIT_RECEIVED))
e83dff5e 9892 goto out;
28bf2888 9893
66450a21
JK
9894 if (mp_state->mp_state == KVM_MP_STATE_SIPI_RECEIVED) {
9895 vcpu->arch.mp_state = KVM_MP_STATE_INIT_RECEIVED;
9896 set_bit(KVM_APIC_SIPI, &vcpu->arch.apic->pending_events);
9897 } else
9898 vcpu->arch.mp_state = mp_state->mp_state;
3842d135 9899 kvm_make_request(KVM_REQ_EVENT, vcpu);
e83dff5e
CD
9900
9901 ret = 0;
9902out:
9903 vcpu_put(vcpu);
9904 return ret;
62d9f0db
MT
9905}
9906
7f3d35fd
KW
9907int kvm_task_switch(struct kvm_vcpu *vcpu, u16 tss_selector, int idt_index,
9908 int reason, bool has_error_code, u32 error_code)
b6c7a5dc 9909{
c9b8b07c 9910 struct x86_emulate_ctxt *ctxt = vcpu->arch.emulate_ctxt;
8ec4722d 9911 int ret;
e01c2426 9912
8ec4722d 9913 init_emulate_ctxt(vcpu);
c697518a 9914
7f3d35fd 9915 ret = emulator_task_switch(ctxt, tss_selector, idt_index, reason,
9d74191a 9916 has_error_code, error_code);
1051778f
SC
9917 if (ret) {
9918 vcpu->run->exit_reason = KVM_EXIT_INTERNAL_ERROR;
9919 vcpu->run->internal.suberror = KVM_INTERNAL_ERROR_EMULATION;
9920 vcpu->run->internal.ndata = 0;
60fc3d02 9921 return 0;
1051778f 9922 }
37817f29 9923
9d74191a
TY
9924 kvm_rip_write(vcpu, ctxt->eip);
9925 kvm_set_rflags(vcpu, ctxt->eflags);
60fc3d02 9926 return 1;
37817f29
IE
9927}
9928EXPORT_SYMBOL_GPL(kvm_task_switch);
9929
ee69c92b 9930static bool kvm_is_valid_sregs(struct kvm_vcpu *vcpu, struct kvm_sregs *sregs)
f2981033 9931{
37b95951 9932 if ((sregs->efer & EFER_LME) && (sregs->cr0 & X86_CR0_PG)) {
f2981033
LT
9933 /*
9934 * When EFER.LME and CR0.PG are set, the processor is in
9935 * 64-bit mode (though maybe in a 32-bit code segment).
9936 * CR4.PAE and EFER.LMA must be set.
9937 */
ee69c92b
SC
9938 if (!(sregs->cr4 & X86_CR4_PAE) || !(sregs->efer & EFER_LMA))
9939 return false;
ca29e145 9940 if (kvm_vcpu_is_illegal_gpa(vcpu, sregs->cr3))
c1c35cf7 9941 return false;
f2981033
LT
9942 } else {
9943 /*
9944 * Not in 64-bit mode: EFER.LMA is clear and the code
9945 * segment cannot be 64-bit.
9946 */
9947 if (sregs->efer & EFER_LMA || sregs->cs.l)
ee69c92b 9948 return false;
f2981033
LT
9949 }
9950
ee69c92b 9951 return kvm_is_valid_cr4(vcpu, sregs->cr4);
f2981033
LT
9952}
9953
01643c51 9954static int __set_sregs(struct kvm_vcpu *vcpu, struct kvm_sregs *sregs)
b6c7a5dc 9955{
58cb628d 9956 struct msr_data apic_base_msr;
b6c7a5dc 9957 int mmu_reset_needed = 0;
63f42e02 9958 int pending_vec, max_bits, idx;
89a27f4d 9959 struct desc_ptr dt;
b4ef9d4e
CD
9960 int ret = -EINVAL;
9961
ee69c92b 9962 if (!kvm_is_valid_sregs(vcpu, sregs))
8dbfb2bf 9963 goto out;
f2981033 9964
d3802286
JM
9965 apic_base_msr.data = sregs->apic_base;
9966 apic_base_msr.host_initiated = true;
9967 if (kvm_set_apic_base(vcpu, &apic_base_msr))
b4ef9d4e 9968 goto out;
6d1068b3 9969
5265713a
TL
9970 if (vcpu->arch.guest_state_protected)
9971 goto skip_protected_regs;
9972
89a27f4d
GN
9973 dt.size = sregs->idt.limit;
9974 dt.address = sregs->idt.base;
b3646477 9975 static_call(kvm_x86_set_idt)(vcpu, &dt);
89a27f4d
GN
9976 dt.size = sregs->gdt.limit;
9977 dt.address = sregs->gdt.base;
b3646477 9978 static_call(kvm_x86_set_gdt)(vcpu, &dt);
b6c7a5dc 9979
ad312c7c 9980 vcpu->arch.cr2 = sregs->cr2;
9f8fe504 9981 mmu_reset_needed |= kvm_read_cr3(vcpu) != sregs->cr3;
dc7e795e 9982 vcpu->arch.cr3 = sregs->cr3;
cb3c1e2f 9983 kvm_register_mark_available(vcpu, VCPU_EXREG_CR3);
b6c7a5dc 9984
2d3ad1f4 9985 kvm_set_cr8(vcpu, sregs->cr8);
b6c7a5dc 9986
f6801dff 9987 mmu_reset_needed |= vcpu->arch.efer != sregs->efer;
b3646477 9988 static_call(kvm_x86_set_efer)(vcpu, sregs->efer);
b6c7a5dc 9989
4d4ec087 9990 mmu_reset_needed |= kvm_read_cr0(vcpu) != sregs->cr0;
b3646477 9991 static_call(kvm_x86_set_cr0)(vcpu, sregs->cr0);
d7306163 9992 vcpu->arch.cr0 = sregs->cr0;
b6c7a5dc 9993
fc78f519 9994 mmu_reset_needed |= kvm_read_cr4(vcpu) != sregs->cr4;
b3646477 9995 static_call(kvm_x86_set_cr4)(vcpu, sregs->cr4);
63f42e02
XG
9996
9997 idx = srcu_read_lock(&vcpu->kvm->srcu);
bf03d4f9 9998 if (is_pae_paging(vcpu)) {
9f8fe504 9999 load_pdptrs(vcpu, vcpu->arch.walk_mmu, kvm_read_cr3(vcpu));
7c93be44
MT
10000 mmu_reset_needed = 1;
10001 }
63f42e02 10002 srcu_read_unlock(&vcpu->kvm->srcu, idx);
b6c7a5dc
HB
10003
10004 if (mmu_reset_needed)
10005 kvm_mmu_reset_context(vcpu);
10006
3e6e0aab
GT
10007 kvm_set_segment(vcpu, &sregs->cs, VCPU_SREG_CS);
10008 kvm_set_segment(vcpu, &sregs->ds, VCPU_SREG_DS);
10009 kvm_set_segment(vcpu, &sregs->es, VCPU_SREG_ES);
10010 kvm_set_segment(vcpu, &sregs->fs, VCPU_SREG_FS);
10011 kvm_set_segment(vcpu, &sregs->gs, VCPU_SREG_GS);
10012 kvm_set_segment(vcpu, &sregs->ss, VCPU_SREG_SS);
b6c7a5dc 10013
3e6e0aab
GT
10014 kvm_set_segment(vcpu, &sregs->tr, VCPU_SREG_TR);
10015 kvm_set_segment(vcpu, &sregs->ldt, VCPU_SREG_LDTR);
b6c7a5dc 10016
5f0269f5
ME
10017 update_cr8_intercept(vcpu);
10018
9c3e4aab 10019 /* Older userspace won't unhalt the vcpu on reset. */
c5af89b6 10020 if (kvm_vcpu_is_bsp(vcpu) && kvm_rip_read(vcpu) == 0xfff0 &&
9c3e4aab 10021 sregs->cs.selector == 0xf000 && sregs->cs.base == 0xffff0000 &&
3eeb3288 10022 !is_protmode(vcpu))
9c3e4aab
MT
10023 vcpu->arch.mp_state = KVM_MP_STATE_RUNNABLE;
10024
5265713a
TL
10025skip_protected_regs:
10026 max_bits = KVM_NR_INTERRUPTS;
10027 pending_vec = find_first_bit(
10028 (const unsigned long *)sregs->interrupt_bitmap, max_bits);
10029 if (pending_vec < max_bits) {
10030 kvm_queue_interrupt(vcpu, pending_vec, false);
10031 pr_debug("Set back pending irq %d\n", pending_vec);
10032 }
10033
3842d135
AK
10034 kvm_make_request(KVM_REQ_EVENT, vcpu);
10035
b4ef9d4e
CD
10036 ret = 0;
10037out:
01643c51
KH
10038 return ret;
10039}
10040
10041int kvm_arch_vcpu_ioctl_set_sregs(struct kvm_vcpu *vcpu,
10042 struct kvm_sregs *sregs)
10043{
10044 int ret;
10045
10046 vcpu_load(vcpu);
10047 ret = __set_sregs(vcpu, sregs);
b4ef9d4e
CD
10048 vcpu_put(vcpu);
10049 return ret;
b6c7a5dc
HB
10050}
10051
d0bfb940
JK
10052int kvm_arch_vcpu_ioctl_set_guest_debug(struct kvm_vcpu *vcpu,
10053 struct kvm_guest_debug *dbg)
b6c7a5dc 10054{
355be0b9 10055 unsigned long rflags;
ae675ef0 10056 int i, r;
b6c7a5dc 10057
8d4846b9
TL
10058 if (vcpu->arch.guest_state_protected)
10059 return -EINVAL;
10060
66b56562
CD
10061 vcpu_load(vcpu);
10062
4f926bf2
JK
10063 if (dbg->control & (KVM_GUESTDBG_INJECT_DB | KVM_GUESTDBG_INJECT_BP)) {
10064 r = -EBUSY;
10065 if (vcpu->arch.exception.pending)
2122ff5e 10066 goto out;
4f926bf2
JK
10067 if (dbg->control & KVM_GUESTDBG_INJECT_DB)
10068 kvm_queue_exception(vcpu, DB_VECTOR);
10069 else
10070 kvm_queue_exception(vcpu, BP_VECTOR);
10071 }
10072
91586a3b
JK
10073 /*
10074 * Read rflags as long as potentially injected trace flags are still
10075 * filtered out.
10076 */
10077 rflags = kvm_get_rflags(vcpu);
355be0b9
JK
10078
10079 vcpu->guest_debug = dbg->control;
10080 if (!(vcpu->guest_debug & KVM_GUESTDBG_ENABLE))
10081 vcpu->guest_debug = 0;
10082
10083 if (vcpu->guest_debug & KVM_GUESTDBG_USE_HW_BP) {
ae675ef0
JK
10084 for (i = 0; i < KVM_NR_DB_REGS; ++i)
10085 vcpu->arch.eff_db[i] = dbg->arch.debugreg[i];
c8639010 10086 vcpu->arch.guest_debug_dr7 = dbg->arch.debugreg[7];
ae675ef0
JK
10087 } else {
10088 for (i = 0; i < KVM_NR_DB_REGS; i++)
10089 vcpu->arch.eff_db[i] = vcpu->arch.db[i];
ae675ef0 10090 }
c8639010 10091 kvm_update_dr7(vcpu);
ae675ef0 10092
f92653ee
JK
10093 if (vcpu->guest_debug & KVM_GUESTDBG_SINGLESTEP)
10094 vcpu->arch.singlestep_rip = kvm_rip_read(vcpu) +
10095 get_segment_base(vcpu, VCPU_SREG_CS);
94fe45da 10096
91586a3b
JK
10097 /*
10098 * Trigger an rflags update that will inject or remove the trace
10099 * flags.
10100 */
10101 kvm_set_rflags(vcpu, rflags);
b6c7a5dc 10102
b3646477 10103 static_call(kvm_x86_update_exception_bitmap)(vcpu);
b6c7a5dc 10104
4f926bf2 10105 r = 0;
d0bfb940 10106
2122ff5e 10107out:
66b56562 10108 vcpu_put(vcpu);
b6c7a5dc
HB
10109 return r;
10110}
10111
8b006791
ZX
10112/*
10113 * Translate a guest virtual address to a guest physical address.
10114 */
10115int kvm_arch_vcpu_ioctl_translate(struct kvm_vcpu *vcpu,
10116 struct kvm_translation *tr)
10117{
10118 unsigned long vaddr = tr->linear_address;
10119 gpa_t gpa;
f656ce01 10120 int idx;
8b006791 10121
1da5b61d
CD
10122 vcpu_load(vcpu);
10123
f656ce01 10124 idx = srcu_read_lock(&vcpu->kvm->srcu);
1871c602 10125 gpa = kvm_mmu_gva_to_gpa_system(vcpu, vaddr, NULL);
f656ce01 10126 srcu_read_unlock(&vcpu->kvm->srcu, idx);
8b006791
ZX
10127 tr->physical_address = gpa;
10128 tr->valid = gpa != UNMAPPED_GVA;
10129 tr->writeable = 1;
10130 tr->usermode = 0;
8b006791 10131
1da5b61d 10132 vcpu_put(vcpu);
8b006791
ZX
10133 return 0;
10134}
10135
d0752060
HB
10136int kvm_arch_vcpu_ioctl_get_fpu(struct kvm_vcpu *vcpu, struct kvm_fpu *fpu)
10137{
1393123e 10138 struct fxregs_state *fxsave;
d0752060 10139
ed02b213
TL
10140 if (!vcpu->arch.guest_fpu)
10141 return 0;
10142
1393123e 10143 vcpu_load(vcpu);
d0752060 10144
b666a4b6 10145 fxsave = &vcpu->arch.guest_fpu->state.fxsave;
d0752060
HB
10146 memcpy(fpu->fpr, fxsave->st_space, 128);
10147 fpu->fcw = fxsave->cwd;
10148 fpu->fsw = fxsave->swd;
10149 fpu->ftwx = fxsave->twd;
10150 fpu->last_opcode = fxsave->fop;
10151 fpu->last_ip = fxsave->rip;
10152 fpu->last_dp = fxsave->rdp;
0e96f31e 10153 memcpy(fpu->xmm, fxsave->xmm_space, sizeof(fxsave->xmm_space));
d0752060 10154
1393123e 10155 vcpu_put(vcpu);
d0752060
HB
10156 return 0;
10157}
10158
10159int kvm_arch_vcpu_ioctl_set_fpu(struct kvm_vcpu *vcpu, struct kvm_fpu *fpu)
10160{
6a96bc7f
CD
10161 struct fxregs_state *fxsave;
10162
ed02b213
TL
10163 if (!vcpu->arch.guest_fpu)
10164 return 0;
10165
6a96bc7f
CD
10166 vcpu_load(vcpu);
10167
b666a4b6 10168 fxsave = &vcpu->arch.guest_fpu->state.fxsave;
d0752060 10169
d0752060
HB
10170 memcpy(fxsave->st_space, fpu->fpr, 128);
10171 fxsave->cwd = fpu->fcw;
10172 fxsave->swd = fpu->fsw;
10173 fxsave->twd = fpu->ftwx;
10174 fxsave->fop = fpu->last_opcode;
10175 fxsave->rip = fpu->last_ip;
10176 fxsave->rdp = fpu->last_dp;
0e96f31e 10177 memcpy(fxsave->xmm_space, fpu->xmm, sizeof(fxsave->xmm_space));
d0752060 10178
6a96bc7f 10179 vcpu_put(vcpu);
d0752060
HB
10180 return 0;
10181}
10182
01643c51
KH
10183static void store_regs(struct kvm_vcpu *vcpu)
10184{
10185 BUILD_BUG_ON(sizeof(struct kvm_sync_regs) > SYNC_REGS_SIZE_BYTES);
10186
10187 if (vcpu->run->kvm_valid_regs & KVM_SYNC_X86_REGS)
10188 __get_regs(vcpu, &vcpu->run->s.regs.regs);
10189
10190 if (vcpu->run->kvm_valid_regs & KVM_SYNC_X86_SREGS)
10191 __get_sregs(vcpu, &vcpu->run->s.regs.sregs);
10192
10193 if (vcpu->run->kvm_valid_regs & KVM_SYNC_X86_EVENTS)
10194 kvm_vcpu_ioctl_x86_get_vcpu_events(
10195 vcpu, &vcpu->run->s.regs.events);
10196}
10197
10198static int sync_regs(struct kvm_vcpu *vcpu)
10199{
10200 if (vcpu->run->kvm_dirty_regs & ~KVM_SYNC_X86_VALID_FIELDS)
10201 return -EINVAL;
10202
10203 if (vcpu->run->kvm_dirty_regs & KVM_SYNC_X86_REGS) {
10204 __set_regs(vcpu, &vcpu->run->s.regs.regs);
10205 vcpu->run->kvm_dirty_regs &= ~KVM_SYNC_X86_REGS;
10206 }
10207 if (vcpu->run->kvm_dirty_regs & KVM_SYNC_X86_SREGS) {
10208 if (__set_sregs(vcpu, &vcpu->run->s.regs.sregs))
10209 return -EINVAL;
10210 vcpu->run->kvm_dirty_regs &= ~KVM_SYNC_X86_SREGS;
10211 }
10212 if (vcpu->run->kvm_dirty_regs & KVM_SYNC_X86_EVENTS) {
10213 if (kvm_vcpu_ioctl_x86_set_vcpu_events(
10214 vcpu, &vcpu->run->s.regs.events))
10215 return -EINVAL;
10216 vcpu->run->kvm_dirty_regs &= ~KVM_SYNC_X86_EVENTS;
10217 }
10218
10219 return 0;
10220}
10221
0ee6a517 10222static void fx_init(struct kvm_vcpu *vcpu)
d0752060 10223{
ed02b213
TL
10224 if (!vcpu->arch.guest_fpu)
10225 return;
10226
b666a4b6 10227 fpstate_init(&vcpu->arch.guest_fpu->state);
782511b0 10228 if (boot_cpu_has(X86_FEATURE_XSAVES))
b666a4b6 10229 vcpu->arch.guest_fpu->state.xsave.header.xcomp_bv =
df1daba7 10230 host_xcr0 | XSTATE_COMPACTION_ENABLED;
d0752060 10231
2acf923e
DC
10232 /*
10233 * Ensure guest xcr0 is valid for loading
10234 */
d91cab78 10235 vcpu->arch.xcr0 = XFEATURE_MASK_FP;
2acf923e 10236
ad312c7c 10237 vcpu->arch.cr0 |= X86_CR0_ET;
d0752060 10238}
d0752060 10239
ed02b213
TL
10240void kvm_free_guest_fpu(struct kvm_vcpu *vcpu)
10241{
10242 if (vcpu->arch.guest_fpu) {
10243 kmem_cache_free(x86_fpu_cache, vcpu->arch.guest_fpu);
10244 vcpu->arch.guest_fpu = NULL;
10245 }
10246}
10247EXPORT_SYMBOL_GPL(kvm_free_guest_fpu);
10248
897cc38e 10249int kvm_arch_vcpu_precreate(struct kvm *kvm, unsigned int id)
e9b11c17 10250{
897cc38e
SC
10251 if (kvm_check_tsc_unstable() && atomic_read(&kvm->online_vcpus) != 0)
10252 pr_warn_once("kvm: SMP vm created on host with unstable TSC; "
10253 "guest TSC will not be reliable\n");
7f1ea208 10254
897cc38e 10255 return 0;
e9b11c17
ZX
10256}
10257
e529ef66 10258int kvm_arch_vcpu_create(struct kvm_vcpu *vcpu)
e9b11c17 10259{
95a0d01e
SC
10260 struct page *page;
10261 int r;
c447e76b 10262
95a0d01e
SC
10263 if (!irqchip_in_kernel(vcpu->kvm) || kvm_vcpu_is_reset_bsp(vcpu))
10264 vcpu->arch.mp_state = KVM_MP_STATE_RUNNABLE;
10265 else
10266 vcpu->arch.mp_state = KVM_MP_STATE_UNINITIALIZED;
c447e76b 10267
95a0d01e 10268 kvm_set_tsc_khz(vcpu, max_tsc_khz);
c447e76b 10269
95a0d01e
SC
10270 r = kvm_mmu_create(vcpu);
10271 if (r < 0)
10272 return r;
10273
10274 if (irqchip_in_kernel(vcpu->kvm)) {
95a0d01e
SC
10275 r = kvm_create_lapic(vcpu, lapic_timer_advance_ns);
10276 if (r < 0)
10277 goto fail_mmu_destroy;
4e19c36f
SS
10278 if (kvm_apicv_activated(vcpu->kvm))
10279 vcpu->arch.apicv_active = true;
95a0d01e 10280 } else
6e4e3b4d 10281 static_branch_inc(&kvm_has_noapic_vcpu);
95a0d01e
SC
10282
10283 r = -ENOMEM;
10284
93bb59ca 10285 page = alloc_page(GFP_KERNEL_ACCOUNT | __GFP_ZERO);
95a0d01e
SC
10286 if (!page)
10287 goto fail_free_lapic;
10288 vcpu->arch.pio_data = page_address(page);
10289
10290 vcpu->arch.mce_banks = kzalloc(KVM_MAX_MCE_BANKS * sizeof(u64) * 4,
10291 GFP_KERNEL_ACCOUNT);
10292 if (!vcpu->arch.mce_banks)
10293 goto fail_free_pio_data;
10294 vcpu->arch.mcg_cap = KVM_MAX_MCE_BANKS;
10295
10296 if (!zalloc_cpumask_var(&vcpu->arch.wbinvd_dirty_mask,
10297 GFP_KERNEL_ACCOUNT))
10298 goto fail_free_mce_banks;
10299
c9b8b07c
SC
10300 if (!alloc_emulate_ctxt(vcpu))
10301 goto free_wbinvd_dirty_mask;
10302
95a0d01e
SC
10303 vcpu->arch.user_fpu = kmem_cache_zalloc(x86_fpu_cache,
10304 GFP_KERNEL_ACCOUNT);
10305 if (!vcpu->arch.user_fpu) {
10306 pr_err("kvm: failed to allocate userspace's fpu\n");
c9b8b07c 10307 goto free_emulate_ctxt;
95a0d01e
SC
10308 }
10309
10310 vcpu->arch.guest_fpu = kmem_cache_zalloc(x86_fpu_cache,
10311 GFP_KERNEL_ACCOUNT);
10312 if (!vcpu->arch.guest_fpu) {
10313 pr_err("kvm: failed to allocate vcpu's fpu\n");
10314 goto free_user_fpu;
10315 }
10316 fx_init(vcpu);
10317
95a0d01e 10318 vcpu->arch.maxphyaddr = cpuid_query_maxphyaddr(vcpu);
a8ac864a 10319 vcpu->arch.reserved_gpa_bits = kvm_vcpu_reserved_gpa_bits_raw(vcpu);
95a0d01e
SC
10320
10321 vcpu->arch.pat = MSR_IA32_CR_PAT_DEFAULT;
10322
10323 kvm_async_pf_hash_reset(vcpu);
10324 kvm_pmu_init(vcpu);
10325
10326 vcpu->arch.pending_external_vector = -1;
10327 vcpu->arch.preempted_in_kernel = false;
10328
b3646477 10329 r = static_call(kvm_x86_vcpu_create)(vcpu);
95a0d01e
SC
10330 if (r)
10331 goto free_guest_fpu;
e9b11c17 10332
0cf9135b 10333 vcpu->arch.arch_capabilities = kvm_get_arch_capabilities();
e53d88af 10334 vcpu->arch.msr_platform_info = MSR_PLATFORM_INFO_CPUID_FAULT;
19efffa2 10335 kvm_vcpu_mtrr_init(vcpu);
ec7660cc 10336 vcpu_load(vcpu);
d28bc9dd 10337 kvm_vcpu_reset(vcpu, false);
e1732991 10338 kvm_init_mmu(vcpu, false);
e9b11c17 10339 vcpu_put(vcpu);
ec7660cc 10340 return 0;
95a0d01e
SC
10341
10342free_guest_fpu:
ed02b213 10343 kvm_free_guest_fpu(vcpu);
95a0d01e
SC
10344free_user_fpu:
10345 kmem_cache_free(x86_fpu_cache, vcpu->arch.user_fpu);
c9b8b07c
SC
10346free_emulate_ctxt:
10347 kmem_cache_free(x86_emulator_cache, vcpu->arch.emulate_ctxt);
95a0d01e
SC
10348free_wbinvd_dirty_mask:
10349 free_cpumask_var(vcpu->arch.wbinvd_dirty_mask);
10350fail_free_mce_banks:
10351 kfree(vcpu->arch.mce_banks);
10352fail_free_pio_data:
10353 free_page((unsigned long)vcpu->arch.pio_data);
10354fail_free_lapic:
10355 kvm_free_lapic(vcpu);
10356fail_mmu_destroy:
10357 kvm_mmu_destroy(vcpu);
10358 return r;
e9b11c17
ZX
10359}
10360
31928aa5 10361void kvm_arch_vcpu_postcreate(struct kvm_vcpu *vcpu)
42897d86 10362{
332967a3 10363 struct kvm *kvm = vcpu->kvm;
42897d86 10364
ec7660cc 10365 if (mutex_lock_killable(&vcpu->mutex))
31928aa5 10366 return;
ec7660cc 10367 vcpu_load(vcpu);
0c899c25 10368 kvm_synchronize_tsc(vcpu, 0);
42897d86 10369 vcpu_put(vcpu);
2d5ba19b
MT
10370
10371 /* poll control enabled by default */
10372 vcpu->arch.msr_kvm_poll_control = 1;
10373
ec7660cc 10374 mutex_unlock(&vcpu->mutex);
42897d86 10375
b34de572
WL
10376 if (kvmclock_periodic_sync && vcpu->vcpu_idx == 0)
10377 schedule_delayed_work(&kvm->arch.kvmclock_sync_work,
10378 KVMCLOCK_SYNC_PERIOD);
42897d86
MT
10379}
10380
d40ccc62 10381void kvm_arch_vcpu_destroy(struct kvm_vcpu *vcpu)
e9b11c17 10382{
4cbc418a 10383 struct gfn_to_pfn_cache *cache = &vcpu->arch.st.cache;
95a0d01e 10384 int idx;
344d9588 10385
4cbc418a
PB
10386 kvm_release_pfn(cache->pfn, cache->dirty, cache);
10387
50b143e1 10388 kvmclock_reset(vcpu);
e9b11c17 10389
b3646477 10390 static_call(kvm_x86_vcpu_free)(vcpu);
50b143e1 10391
c9b8b07c 10392 kmem_cache_free(x86_emulator_cache, vcpu->arch.emulate_ctxt);
50b143e1
SC
10393 free_cpumask_var(vcpu->arch.wbinvd_dirty_mask);
10394 kmem_cache_free(x86_fpu_cache, vcpu->arch.user_fpu);
ed02b213 10395 kvm_free_guest_fpu(vcpu);
95a0d01e
SC
10396
10397 kvm_hv_vcpu_uninit(vcpu);
10398 kvm_pmu_destroy(vcpu);
10399 kfree(vcpu->arch.mce_banks);
10400 kvm_free_lapic(vcpu);
10401 idx = srcu_read_lock(&vcpu->kvm->srcu);
10402 kvm_mmu_destroy(vcpu);
10403 srcu_read_unlock(&vcpu->kvm->srcu, idx);
10404 free_page((unsigned long)vcpu->arch.pio_data);
255cbecf 10405 kvfree(vcpu->arch.cpuid_entries);
95a0d01e 10406 if (!lapic_in_kernel(vcpu))
6e4e3b4d 10407 static_branch_dec(&kvm_has_noapic_vcpu);
e9b11c17
ZX
10408}
10409
d28bc9dd 10410void kvm_vcpu_reset(struct kvm_vcpu *vcpu, bool init_event)
e9b11c17 10411{
b7e31be3
RK
10412 kvm_lapic_reset(vcpu, init_event);
10413
e69fab5d
PB
10414 vcpu->arch.hflags = 0;
10415
c43203ca 10416 vcpu->arch.smi_pending = 0;
52797bf9 10417 vcpu->arch.smi_count = 0;
7460fb4a
AK
10418 atomic_set(&vcpu->arch.nmi_queued, 0);
10419 vcpu->arch.nmi_pending = 0;
448fa4a9 10420 vcpu->arch.nmi_injected = false;
5f7552d4
NA
10421 kvm_clear_interrupt_queue(vcpu);
10422 kvm_clear_exception_queue(vcpu);
448fa4a9 10423
42dbaa5a 10424 memset(vcpu->arch.db, 0, sizeof(vcpu->arch.db));
ae561ede 10425 kvm_update_dr0123(vcpu);
9a3ecd5e 10426 vcpu->arch.dr6 = DR6_ACTIVE_LOW;
42dbaa5a 10427 vcpu->arch.dr7 = DR7_FIXED_1;
c8639010 10428 kvm_update_dr7(vcpu);
42dbaa5a 10429
1119022c
NA
10430 vcpu->arch.cr2 = 0;
10431
3842d135 10432 kvm_make_request(KVM_REQ_EVENT, vcpu);
2635b5c4
VK
10433 vcpu->arch.apf.msr_en_val = 0;
10434 vcpu->arch.apf.msr_int_val = 0;
c9aaa895 10435 vcpu->arch.st.msr_val = 0;
3842d135 10436
12f9a48f
GC
10437 kvmclock_reset(vcpu);
10438
af585b92
GN
10439 kvm_clear_async_pf_completion_queue(vcpu);
10440 kvm_async_pf_hash_reset(vcpu);
10441 vcpu->arch.apf.halted = false;
3842d135 10442
ed02b213 10443 if (vcpu->arch.guest_fpu && kvm_mpx_supported()) {
a554d207
WL
10444 void *mpx_state_buffer;
10445
10446 /*
10447 * To avoid have the INIT path from kvm_apic_has_events() that be
10448 * called with loaded FPU and does not let userspace fix the state.
10449 */
f775b13e
RR
10450 if (init_event)
10451 kvm_put_guest_fpu(vcpu);
b666a4b6 10452 mpx_state_buffer = get_xsave_addr(&vcpu->arch.guest_fpu->state.xsave,
abd16d68 10453 XFEATURE_BNDREGS);
a554d207
WL
10454 if (mpx_state_buffer)
10455 memset(mpx_state_buffer, 0, sizeof(struct mpx_bndreg_state));
b666a4b6 10456 mpx_state_buffer = get_xsave_addr(&vcpu->arch.guest_fpu->state.xsave,
abd16d68 10457 XFEATURE_BNDCSR);
a554d207
WL
10458 if (mpx_state_buffer)
10459 memset(mpx_state_buffer, 0, sizeof(struct mpx_bndcsr));
f775b13e
RR
10460 if (init_event)
10461 kvm_load_guest_fpu(vcpu);
a554d207
WL
10462 }
10463
64d60670 10464 if (!init_event) {
d28bc9dd 10465 kvm_pmu_reset(vcpu);
64d60670 10466 vcpu->arch.smbase = 0x30000;
db2336a8 10467
db2336a8 10468 vcpu->arch.msr_misc_features_enables = 0;
a554d207
WL
10469
10470 vcpu->arch.xcr0 = XFEATURE_MASK_FP;
64d60670 10471 }
f5132b01 10472
66f7b72e
JS
10473 memset(vcpu->arch.regs, 0, sizeof(vcpu->arch.regs));
10474 vcpu->arch.regs_avail = ~0;
10475 vcpu->arch.regs_dirty = ~0;
10476
a554d207
WL
10477 vcpu->arch.ia32_xss = 0;
10478
b3646477 10479 static_call(kvm_x86_vcpu_reset)(vcpu, init_event);
e9b11c17
ZX
10480}
10481
2b4a273b 10482void kvm_vcpu_deliver_sipi_vector(struct kvm_vcpu *vcpu, u8 vector)
66450a21
JK
10483{
10484 struct kvm_segment cs;
10485
10486 kvm_get_segment(vcpu, &cs, VCPU_SREG_CS);
10487 cs.selector = vector << 8;
10488 cs.base = vector << 12;
10489 kvm_set_segment(vcpu, &cs, VCPU_SREG_CS);
10490 kvm_rip_write(vcpu, 0);
e9b11c17 10491}
647daca2 10492EXPORT_SYMBOL_GPL(kvm_vcpu_deliver_sipi_vector);
e9b11c17 10493
13a34e06 10494int kvm_arch_hardware_enable(void)
e9b11c17 10495{
ca84d1a2
ZA
10496 struct kvm *kvm;
10497 struct kvm_vcpu *vcpu;
10498 int i;
0dd6a6ed
ZA
10499 int ret;
10500 u64 local_tsc;
10501 u64 max_tsc = 0;
10502 bool stable, backwards_tsc = false;
18863bdd 10503
7e34fbd0 10504 kvm_user_return_msr_cpu_online();
b3646477 10505 ret = static_call(kvm_x86_hardware_enable)();
0dd6a6ed
ZA
10506 if (ret != 0)
10507 return ret;
10508
4ea1636b 10509 local_tsc = rdtsc();
b0c39dc6 10510 stable = !kvm_check_tsc_unstable();
0dd6a6ed
ZA
10511 list_for_each_entry(kvm, &vm_list, vm_list) {
10512 kvm_for_each_vcpu(i, vcpu, kvm) {
10513 if (!stable && vcpu->cpu == smp_processor_id())
105b21bb 10514 kvm_make_request(KVM_REQ_CLOCK_UPDATE, vcpu);
0dd6a6ed
ZA
10515 if (stable && vcpu->arch.last_host_tsc > local_tsc) {
10516 backwards_tsc = true;
10517 if (vcpu->arch.last_host_tsc > max_tsc)
10518 max_tsc = vcpu->arch.last_host_tsc;
10519 }
10520 }
10521 }
10522
10523 /*
10524 * Sometimes, even reliable TSCs go backwards. This happens on
10525 * platforms that reset TSC during suspend or hibernate actions, but
10526 * maintain synchronization. We must compensate. Fortunately, we can
10527 * detect that condition here, which happens early in CPU bringup,
10528 * before any KVM threads can be running. Unfortunately, we can't
10529 * bring the TSCs fully up to date with real time, as we aren't yet far
10530 * enough into CPU bringup that we know how much real time has actually
9285ec4c 10531 * elapsed; our helper function, ktime_get_boottime_ns() will be using boot
0dd6a6ed
ZA
10532 * variables that haven't been updated yet.
10533 *
10534 * So we simply find the maximum observed TSC above, then record the
10535 * adjustment to TSC in each VCPU. When the VCPU later gets loaded,
10536 * the adjustment will be applied. Note that we accumulate
10537 * adjustments, in case multiple suspend cycles happen before some VCPU
10538 * gets a chance to run again. In the event that no KVM threads get a
10539 * chance to run, we will miss the entire elapsed period, as we'll have
10540 * reset last_host_tsc, so VCPUs will not have the TSC adjusted and may
10541 * loose cycle time. This isn't too big a deal, since the loss will be
10542 * uniform across all VCPUs (not to mention the scenario is extremely
10543 * unlikely). It is possible that a second hibernate recovery happens
10544 * much faster than a first, causing the observed TSC here to be
10545 * smaller; this would require additional padding adjustment, which is
10546 * why we set last_host_tsc to the local tsc observed here.
10547 *
10548 * N.B. - this code below runs only on platforms with reliable TSC,
10549 * as that is the only way backwards_tsc is set above. Also note
10550 * that this runs for ALL vcpus, which is not a bug; all VCPUs should
10551 * have the same delta_cyc adjustment applied if backwards_tsc
10552 * is detected. Note further, this adjustment is only done once,
10553 * as we reset last_host_tsc on all VCPUs to stop this from being
10554 * called multiple times (one for each physical CPU bringup).
10555 *
4a969980 10556 * Platforms with unreliable TSCs don't have to deal with this, they
0dd6a6ed
ZA
10557 * will be compensated by the logic in vcpu_load, which sets the TSC to
10558 * catchup mode. This will catchup all VCPUs to real time, but cannot
10559 * guarantee that they stay in perfect synchronization.
10560 */
10561 if (backwards_tsc) {
10562 u64 delta_cyc = max_tsc - local_tsc;
10563 list_for_each_entry(kvm, &vm_list, vm_list) {
a826faf1 10564 kvm->arch.backwards_tsc_observed = true;
0dd6a6ed
ZA
10565 kvm_for_each_vcpu(i, vcpu, kvm) {
10566 vcpu->arch.tsc_offset_adjustment += delta_cyc;
10567 vcpu->arch.last_host_tsc = local_tsc;
105b21bb 10568 kvm_make_request(KVM_REQ_MASTERCLOCK_UPDATE, vcpu);
0dd6a6ed
ZA
10569 }
10570
10571 /*
10572 * We have to disable TSC offset matching.. if you were
10573 * booting a VM while issuing an S4 host suspend....
10574 * you may have some problem. Solving this issue is
10575 * left as an exercise to the reader.
10576 */
10577 kvm->arch.last_tsc_nsec = 0;
10578 kvm->arch.last_tsc_write = 0;
10579 }
10580
10581 }
10582 return 0;
e9b11c17
ZX
10583}
10584
13a34e06 10585void kvm_arch_hardware_disable(void)
e9b11c17 10586{
b3646477 10587 static_call(kvm_x86_hardware_disable)();
13a34e06 10588 drop_user_return_notifiers();
e9b11c17
ZX
10589}
10590
b9904085 10591int kvm_arch_hardware_setup(void *opaque)
e9b11c17 10592{
d008dfdb 10593 struct kvm_x86_init_ops *ops = opaque;
9e9c3fe4
NA
10594 int r;
10595
91661989
SC
10596 rdmsrl_safe(MSR_EFER, &host_efer);
10597
408e9a31
PB
10598 if (boot_cpu_has(X86_FEATURE_XSAVES))
10599 rdmsrl(MSR_IA32_XSS, host_xss);
10600
d008dfdb 10601 r = ops->hardware_setup();
9e9c3fe4
NA
10602 if (r != 0)
10603 return r;
10604
afaf0b2f 10605 memcpy(&kvm_x86_ops, ops->runtime_ops, sizeof(kvm_x86_ops));
b3646477 10606 kvm_ops_static_call_update();
69c6f69a 10607
408e9a31
PB
10608 if (!kvm_cpu_cap_has(X86_FEATURE_XSAVES))
10609 supported_xss = 0;
10610
139f7425
PB
10611#define __kvm_cpu_cap_has(UNUSED_, f) kvm_cpu_cap_has(f)
10612 cr4_reserved_bits = __cr4_reserved_bits(__kvm_cpu_cap_has, UNUSED_);
10613#undef __kvm_cpu_cap_has
b11306b5 10614
35181e86
HZ
10615 if (kvm_has_tsc_control) {
10616 /*
10617 * Make sure the user can only configure tsc_khz values that
10618 * fit into a signed integer.
273ba457 10619 * A min value is not calculated because it will always
35181e86
HZ
10620 * be 1 on all machines.
10621 */
10622 u64 max = min(0x7fffffffULL,
10623 __scale_tsc(kvm_max_tsc_scaling_ratio, tsc_khz));
10624 kvm_max_guest_tsc_khz = max;
10625
ad721883 10626 kvm_default_tsc_scaling_ratio = 1ULL << kvm_tsc_scaling_ratio_frac_bits;
35181e86 10627 }
ad721883 10628
9e9c3fe4
NA
10629 kvm_init_msr_list();
10630 return 0;
e9b11c17
ZX
10631}
10632
10633void kvm_arch_hardware_unsetup(void)
10634{
b3646477 10635 static_call(kvm_x86_hardware_unsetup)();
e9b11c17
ZX
10636}
10637
b9904085 10638int kvm_arch_check_processor_compat(void *opaque)
e9b11c17 10639{
f1cdecf5 10640 struct cpuinfo_x86 *c = &cpu_data(smp_processor_id());
d008dfdb 10641 struct kvm_x86_init_ops *ops = opaque;
f1cdecf5
SC
10642
10643 WARN_ON(!irqs_disabled());
10644
139f7425
PB
10645 if (__cr4_reserved_bits(cpu_has, c) !=
10646 __cr4_reserved_bits(cpu_has, &boot_cpu_data))
f1cdecf5
SC
10647 return -EIO;
10648
d008dfdb 10649 return ops->check_processor_compatibility();
d71ba788
PB
10650}
10651
10652bool kvm_vcpu_is_reset_bsp(struct kvm_vcpu *vcpu)
10653{
10654 return vcpu->kvm->arch.bsp_vcpu_id == vcpu->vcpu_id;
10655}
10656EXPORT_SYMBOL_GPL(kvm_vcpu_is_reset_bsp);
10657
10658bool kvm_vcpu_is_bsp(struct kvm_vcpu *vcpu)
10659{
10660 return (vcpu->arch.apic_base & MSR_IA32_APICBASE_BSP) != 0;
e9b11c17
ZX
10661}
10662
6e4e3b4d
CL
10663__read_mostly DEFINE_STATIC_KEY_FALSE(kvm_has_noapic_vcpu);
10664EXPORT_SYMBOL_GPL(kvm_has_noapic_vcpu);
54e9818f 10665
e790d9ef
RK
10666void kvm_arch_sched_in(struct kvm_vcpu *vcpu, int cpu)
10667{
b35e5548
LX
10668 struct kvm_pmu *pmu = vcpu_to_pmu(vcpu);
10669
c595ceee 10670 vcpu->arch.l1tf_flush_l1d = true;
b35e5548
LX
10671 if (pmu->version && unlikely(pmu->event_count)) {
10672 pmu->need_cleanup = true;
10673 kvm_make_request(KVM_REQ_PMU, vcpu);
10674 }
b3646477 10675 static_call(kvm_x86_sched_in)(vcpu, cpu);
e790d9ef
RK
10676}
10677
562b6b08
SC
10678void kvm_arch_free_vm(struct kvm *kvm)
10679{
05f04ae4 10680 kfree(to_kvm_hv(kvm)->hv_pa_pg);
562b6b08 10681 vfree(kvm);
e790d9ef
RK
10682}
10683
562b6b08 10684
e08b9637 10685int kvm_arch_init_vm(struct kvm *kvm, unsigned long type)
d19a9cd2 10686{
e08b9637
CO
10687 if (type)
10688 return -EINVAL;
10689
6ef768fa 10690 INIT_HLIST_HEAD(&kvm->arch.mask_notifier_list);
f05e70ac 10691 INIT_LIST_HEAD(&kvm->arch.active_mmu_pages);
10605204 10692 INIT_LIST_HEAD(&kvm->arch.zapped_obsolete_pages);
1aa9b957 10693 INIT_LIST_HEAD(&kvm->arch.lpage_disallowed_mmu_pages);
4d5c5d0f 10694 INIT_LIST_HEAD(&kvm->arch.assigned_dev_head);
e0f0bbc5 10695 atomic_set(&kvm->arch.noncoherent_dma_count, 0);
d19a9cd2 10696
5550af4d
SY
10697 /* Reserve bit 0 of irq_sources_bitmap for userspace irq source */
10698 set_bit(KVM_USERSPACE_IRQ_SOURCE_ID, &kvm->arch.irq_sources_bitmap);
7a84428a
AW
10699 /* Reserve bit 1 of irq_sources_bitmap for irqfd-resampler */
10700 set_bit(KVM_IRQFD_RESAMPLE_IRQ_SOURCE_ID,
10701 &kvm->arch.irq_sources_bitmap);
5550af4d 10702
038f8c11 10703 raw_spin_lock_init(&kvm->arch.tsc_write_lock);
1e08ec4a 10704 mutex_init(&kvm->arch.apic_map_lock);
d828199e
MT
10705 spin_lock_init(&kvm->arch.pvclock_gtod_sync_lock);
10706
8171cd68 10707 kvm->arch.kvmclock_offset = -get_kvmclock_base_ns();
d828199e 10708 pvclock_update_vm_gtod_copy(kvm);
53f658b3 10709
6fbbde9a
DS
10710 kvm->arch.guest_can_read_msr_platform_info = true;
10711
7e44e449 10712 INIT_DELAYED_WORK(&kvm->arch.kvmclock_update_work, kvmclock_update_fn);
332967a3 10713 INIT_DELAYED_WORK(&kvm->arch.kvmclock_sync_work, kvmclock_sync_fn);
7e44e449 10714
cbc0236a 10715 kvm_hv_init_vm(kvm);
0eb05bf2 10716 kvm_page_track_init(kvm);
13d268ca 10717 kvm_mmu_init_vm(kvm);
0eb05bf2 10718
b3646477 10719 return static_call(kvm_x86_vm_init)(kvm);
d19a9cd2
ZX
10720}
10721
1aa9b957
JS
10722int kvm_arch_post_init_vm(struct kvm *kvm)
10723{
10724 return kvm_mmu_post_init_vm(kvm);
10725}
10726
d19a9cd2
ZX
10727static void kvm_unload_vcpu_mmu(struct kvm_vcpu *vcpu)
10728{
ec7660cc 10729 vcpu_load(vcpu);
d19a9cd2
ZX
10730 kvm_mmu_unload(vcpu);
10731 vcpu_put(vcpu);
10732}
10733
10734static void kvm_free_vcpus(struct kvm *kvm)
10735{
10736 unsigned int i;
988a2cae 10737 struct kvm_vcpu *vcpu;
d19a9cd2
ZX
10738
10739 /*
10740 * Unpin any mmu pages first.
10741 */
af585b92
GN
10742 kvm_for_each_vcpu(i, vcpu, kvm) {
10743 kvm_clear_async_pf_completion_queue(vcpu);
988a2cae 10744 kvm_unload_vcpu_mmu(vcpu);
af585b92 10745 }
988a2cae 10746 kvm_for_each_vcpu(i, vcpu, kvm)
4543bdc0 10747 kvm_vcpu_destroy(vcpu);
988a2cae
GN
10748
10749 mutex_lock(&kvm->lock);
10750 for (i = 0; i < atomic_read(&kvm->online_vcpus); i++)
10751 kvm->vcpus[i] = NULL;
d19a9cd2 10752
988a2cae
GN
10753 atomic_set(&kvm->online_vcpus, 0);
10754 mutex_unlock(&kvm->lock);
d19a9cd2
ZX
10755}
10756
ad8ba2cd
SY
10757void kvm_arch_sync_events(struct kvm *kvm)
10758{
332967a3 10759 cancel_delayed_work_sync(&kvm->arch.kvmclock_sync_work);
7e44e449 10760 cancel_delayed_work_sync(&kvm->arch.kvmclock_update_work);
aea924f6 10761 kvm_free_pit(kvm);
ad8ba2cd
SY
10762}
10763
ff5a983c
PX
10764#define ERR_PTR_USR(e) ((void __user *)ERR_PTR(e))
10765
10766/**
10767 * __x86_set_memory_region: Setup KVM internal memory slot
10768 *
10769 * @kvm: the kvm pointer to the VM.
10770 * @id: the slot ID to setup.
10771 * @gpa: the GPA to install the slot (unused when @size == 0).
10772 * @size: the size of the slot. Set to zero to uninstall a slot.
10773 *
10774 * This function helps to setup a KVM internal memory slot. Specify
10775 * @size > 0 to install a new slot, while @size == 0 to uninstall a
10776 * slot. The return code can be one of the following:
10777 *
10778 * HVA: on success (uninstall will return a bogus HVA)
10779 * -errno: on error
10780 *
10781 * The caller should always use IS_ERR() to check the return value
10782 * before use. Note, the KVM internal memory slots are guaranteed to
10783 * remain valid and unchanged until the VM is destroyed, i.e., the
10784 * GPA->HVA translation will not change. However, the HVA is a user
10785 * address, i.e. its accessibility is not guaranteed, and must be
10786 * accessed via __copy_{to,from}_user().
10787 */
10788void __user * __x86_set_memory_region(struct kvm *kvm, int id, gpa_t gpa,
10789 u32 size)
9da0e4d5
PB
10790{
10791 int i, r;
3f649ab7 10792 unsigned long hva, old_npages;
f0d648bd 10793 struct kvm_memslots *slots = kvm_memslots(kvm);
0577d1ab 10794 struct kvm_memory_slot *slot;
9da0e4d5
PB
10795
10796 /* Called with kvm->slots_lock held. */
1d8007bd 10797 if (WARN_ON(id >= KVM_MEM_SLOTS_NUM))
ff5a983c 10798 return ERR_PTR_USR(-EINVAL);
9da0e4d5 10799
f0d648bd
PB
10800 slot = id_to_memslot(slots, id);
10801 if (size) {
0577d1ab 10802 if (slot && slot->npages)
ff5a983c 10803 return ERR_PTR_USR(-EEXIST);
f0d648bd
PB
10804
10805 /*
10806 * MAP_SHARED to prevent internal slot pages from being moved
10807 * by fork()/COW.
10808 */
10809 hva = vm_mmap(NULL, 0, size, PROT_READ | PROT_WRITE,
10810 MAP_SHARED | MAP_ANONYMOUS, 0);
10811 if (IS_ERR((void *)hva))
ff5a983c 10812 return (void __user *)hva;
f0d648bd 10813 } else {
0577d1ab 10814 if (!slot || !slot->npages)
46914534 10815 return NULL;
f0d648bd 10816
0577d1ab 10817 old_npages = slot->npages;
b66f9bab 10818 hva = slot->userspace_addr;
f0d648bd
PB
10819 }
10820
9da0e4d5 10821 for (i = 0; i < KVM_ADDRESS_SPACE_NUM; i++) {
1d8007bd 10822 struct kvm_userspace_memory_region m;
9da0e4d5 10823
1d8007bd
PB
10824 m.slot = id | (i << 16);
10825 m.flags = 0;
10826 m.guest_phys_addr = gpa;
f0d648bd 10827 m.userspace_addr = hva;
1d8007bd 10828 m.memory_size = size;
9da0e4d5
PB
10829 r = __kvm_set_memory_region(kvm, &m);
10830 if (r < 0)
ff5a983c 10831 return ERR_PTR_USR(r);
9da0e4d5
PB
10832 }
10833
103c763c 10834 if (!size)
0577d1ab 10835 vm_munmap(hva, old_npages * PAGE_SIZE);
f0d648bd 10836
ff5a983c 10837 return (void __user *)hva;
9da0e4d5
PB
10838}
10839EXPORT_SYMBOL_GPL(__x86_set_memory_region);
10840
1aa9b957
JS
10841void kvm_arch_pre_destroy_vm(struct kvm *kvm)
10842{
10843 kvm_mmu_pre_destroy_vm(kvm);
10844}
10845
d19a9cd2
ZX
10846void kvm_arch_destroy_vm(struct kvm *kvm)
10847{
27469d29
AH
10848 if (current->mm == kvm->mm) {
10849 /*
10850 * Free memory regions allocated on behalf of userspace,
10851 * unless the the memory map has changed due to process exit
10852 * or fd copying.
10853 */
6a3c623b
PX
10854 mutex_lock(&kvm->slots_lock);
10855 __x86_set_memory_region(kvm, APIC_ACCESS_PAGE_PRIVATE_MEMSLOT,
10856 0, 0);
10857 __x86_set_memory_region(kvm, IDENTITY_PAGETABLE_PRIVATE_MEMSLOT,
10858 0, 0);
10859 __x86_set_memory_region(kvm, TSS_PRIVATE_MEMSLOT, 0, 0);
10860 mutex_unlock(&kvm->slots_lock);
27469d29 10861 }
b3646477 10862 static_call_cond(kvm_x86_vm_destroy)(kvm);
b318e8de 10863 kvm_free_msr_filter(srcu_dereference_check(kvm->arch.msr_filter, &kvm->srcu, 1));
c761159c
PX
10864 kvm_pic_destroy(kvm);
10865 kvm_ioapic_destroy(kvm);
d19a9cd2 10866 kvm_free_vcpus(kvm);
af1bae54 10867 kvfree(rcu_dereference_check(kvm->arch.apic_map, 1));
66bb8a06 10868 kfree(srcu_dereference_check(kvm->arch.pmu_event_filter, &kvm->srcu, 1));
13d268ca 10869 kvm_mmu_uninit_vm(kvm);
2beb6dad 10870 kvm_page_track_cleanup(kvm);
7d6bbebb 10871 kvm_xen_destroy_vm(kvm);
cbc0236a 10872 kvm_hv_destroy_vm(kvm);
d19a9cd2 10873}
0de10343 10874
e96c81ee 10875void kvm_arch_free_memslot(struct kvm *kvm, struct kvm_memory_slot *slot)
db3fe4eb
TY
10876{
10877 int i;
10878
d89cc617 10879 for (i = 0; i < KVM_NR_PAGE_SIZES; ++i) {
e96c81ee
SC
10880 kvfree(slot->arch.rmap[i]);
10881 slot->arch.rmap[i] = NULL;
10882
d89cc617
TY
10883 if (i == 0)
10884 continue;
10885
e96c81ee
SC
10886 kvfree(slot->arch.lpage_info[i - 1]);
10887 slot->arch.lpage_info[i - 1] = NULL;
db3fe4eb 10888 }
21ebbeda 10889
e96c81ee 10890 kvm_page_track_free_memslot(slot);
db3fe4eb
TY
10891}
10892
0dab98b7
SC
10893static int kvm_alloc_memslot_metadata(struct kvm_memory_slot *slot,
10894 unsigned long npages)
db3fe4eb
TY
10895{
10896 int i;
10897
edd4fa37
SC
10898 /*
10899 * Clear out the previous array pointers for the KVM_MR_MOVE case. The
10900 * old arrays will be freed by __kvm_set_memory_region() if installing
10901 * the new memslot is successful.
10902 */
10903 memset(&slot->arch, 0, sizeof(slot->arch));
10904
d89cc617 10905 for (i = 0; i < KVM_NR_PAGE_SIZES; ++i) {
92f94f1e 10906 struct kvm_lpage_info *linfo;
db3fe4eb
TY
10907 unsigned long ugfn;
10908 int lpages;
d89cc617 10909 int level = i + 1;
db3fe4eb
TY
10910
10911 lpages = gfn_to_index(slot->base_gfn + npages - 1,
10912 slot->base_gfn, level) + 1;
10913
d89cc617 10914 slot->arch.rmap[i] =
778e1cdd 10915 kvcalloc(lpages, sizeof(*slot->arch.rmap[i]),
254272ce 10916 GFP_KERNEL_ACCOUNT);
d89cc617 10917 if (!slot->arch.rmap[i])
77d11309 10918 goto out_free;
d89cc617
TY
10919 if (i == 0)
10920 continue;
77d11309 10921
254272ce 10922 linfo = kvcalloc(lpages, sizeof(*linfo), GFP_KERNEL_ACCOUNT);
92f94f1e 10923 if (!linfo)
db3fe4eb
TY
10924 goto out_free;
10925
92f94f1e
XG
10926 slot->arch.lpage_info[i - 1] = linfo;
10927
db3fe4eb 10928 if (slot->base_gfn & (KVM_PAGES_PER_HPAGE(level) - 1))
92f94f1e 10929 linfo[0].disallow_lpage = 1;
db3fe4eb 10930 if ((slot->base_gfn + npages) & (KVM_PAGES_PER_HPAGE(level) - 1))
92f94f1e 10931 linfo[lpages - 1].disallow_lpage = 1;
db3fe4eb
TY
10932 ugfn = slot->userspace_addr >> PAGE_SHIFT;
10933 /*
10934 * If the gfn and userspace address are not aligned wrt each
600087b6 10935 * other, disable large page support for this slot.
db3fe4eb 10936 */
600087b6 10937 if ((slot->base_gfn ^ ugfn) & (KVM_PAGES_PER_HPAGE(level) - 1)) {
db3fe4eb
TY
10938 unsigned long j;
10939
10940 for (j = 0; j < lpages; ++j)
92f94f1e 10941 linfo[j].disallow_lpage = 1;
db3fe4eb
TY
10942 }
10943 }
10944
21ebbeda
XG
10945 if (kvm_page_track_create_memslot(slot, npages))
10946 goto out_free;
10947
db3fe4eb
TY
10948 return 0;
10949
10950out_free:
d89cc617 10951 for (i = 0; i < KVM_NR_PAGE_SIZES; ++i) {
548ef284 10952 kvfree(slot->arch.rmap[i]);
d89cc617
TY
10953 slot->arch.rmap[i] = NULL;
10954 if (i == 0)
10955 continue;
10956
548ef284 10957 kvfree(slot->arch.lpage_info[i - 1]);
d89cc617 10958 slot->arch.lpage_info[i - 1] = NULL;
db3fe4eb
TY
10959 }
10960 return -ENOMEM;
10961}
10962
15248258 10963void kvm_arch_memslots_updated(struct kvm *kvm, u64 gen)
e59dbe09 10964{
91724814
BO
10965 struct kvm_vcpu *vcpu;
10966 int i;
10967
e6dff7d1
TY
10968 /*
10969 * memslots->generation has been incremented.
10970 * mmio generation may have reached its maximum value.
10971 */
15248258 10972 kvm_mmu_invalidate_mmio_sptes(kvm, gen);
91724814
BO
10973
10974 /* Force re-initialization of steal_time cache */
10975 kvm_for_each_vcpu(i, vcpu, kvm)
10976 kvm_vcpu_kick(vcpu);
e59dbe09
TY
10977}
10978
f7784b8e
MT
10979int kvm_arch_prepare_memory_region(struct kvm *kvm,
10980 struct kvm_memory_slot *memslot,
09170a49 10981 const struct kvm_userspace_memory_region *mem,
7b6195a9 10982 enum kvm_mr_change change)
0de10343 10983{
0dab98b7
SC
10984 if (change == KVM_MR_CREATE || change == KVM_MR_MOVE)
10985 return kvm_alloc_memslot_metadata(memslot,
10986 mem->memory_size >> PAGE_SHIFT);
f7784b8e
MT
10987 return 0;
10988}
10989
a85863c2
MS
10990
10991static void kvm_mmu_update_cpu_dirty_logging(struct kvm *kvm, bool enable)
10992{
10993 struct kvm_arch *ka = &kvm->arch;
10994
10995 if (!kvm_x86_ops.cpu_dirty_log_size)
10996 return;
10997
10998 if ((enable && ++ka->cpu_dirty_logging_count == 1) ||
10999 (!enable && --ka->cpu_dirty_logging_count == 0))
11000 kvm_make_all_cpus_request(kvm, KVM_REQ_UPDATE_CPU_DIRTY_LOGGING);
11001
11002 WARN_ON_ONCE(ka->cpu_dirty_logging_count < 0);
11003}
11004
88178fd4 11005static void kvm_mmu_slot_apply_flags(struct kvm *kvm,
3741679b
AY
11006 struct kvm_memory_slot *old,
11007 struct kvm_memory_slot *new,
11008 enum kvm_mr_change change)
88178fd4 11009{
a85863c2
MS
11010 bool log_dirty_pages = new->flags & KVM_MEM_LOG_DIRTY_PAGES;
11011
3741679b 11012 /*
a85863c2
MS
11013 * Update CPU dirty logging if dirty logging is being toggled. This
11014 * applies to all operations.
3741679b 11015 */
a85863c2
MS
11016 if ((old->flags ^ new->flags) & KVM_MEM_LOG_DIRTY_PAGES)
11017 kvm_mmu_update_cpu_dirty_logging(kvm, log_dirty_pages);
88178fd4
KH
11018
11019 /*
a85863c2 11020 * Nothing more to do for RO slots (which can't be dirtied and can't be
b6e16ae5 11021 * made writable) or CREATE/MOVE/DELETE of a slot.
88178fd4 11022 *
b6e16ae5 11023 * For a memslot with dirty logging disabled:
3741679b
AY
11024 * CREATE: No dirty mappings will already exist.
11025 * MOVE/DELETE: The old mappings will already have been cleaned up by
11026 * kvm_arch_flush_shadow_memslot()
b6e16ae5
SC
11027 *
11028 * For a memslot with dirty logging enabled:
11029 * CREATE: No shadow pages exist, thus nothing to write-protect
11030 * and no dirty bits to clear.
11031 * MOVE/DELETE: The old mappings will already have been cleaned up by
11032 * kvm_arch_flush_shadow_memslot().
3741679b 11033 */
3741679b 11034 if ((change != KVM_MR_FLAGS_ONLY) || (new->flags & KVM_MEM_READONLY))
88178fd4 11035 return;
3741679b
AY
11036
11037 /*
52f46079
SC
11038 * READONLY and non-flags changes were filtered out above, and the only
11039 * other flag is LOG_DIRTY_PAGES, i.e. something is wrong if dirty
11040 * logging isn't being toggled on or off.
88178fd4 11041 */
52f46079
SC
11042 if (WARN_ON_ONCE(!((old->flags ^ new->flags) & KVM_MEM_LOG_DIRTY_PAGES)))
11043 return;
11044
b6e16ae5
SC
11045 if (!log_dirty_pages) {
11046 /*
11047 * Dirty logging tracks sptes in 4k granularity, meaning that
11048 * large sptes have to be split. If live migration succeeds,
11049 * the guest in the source machine will be destroyed and large
11050 * sptes will be created in the destination. However, if the
11051 * guest continues to run in the source machine (for example if
11052 * live migration fails), small sptes will remain around and
11053 * cause bad performance.
11054 *
11055 * Scan sptes if dirty logging has been stopped, dropping those
11056 * which can be collapsed into a single large-page spte. Later
11057 * page faults will create the large-page sptes.
11058 */
3741679b 11059 kvm_mmu_zap_collapsible_sptes(kvm, new);
b6e16ae5 11060 } else {
a1419f8b
SC
11061 /* By default, write-protect everything to log writes. */
11062 int level = PG_LEVEL_4K;
11063
a018eba5 11064 if (kvm_x86_ops.cpu_dirty_log_size) {
a1419f8b
SC
11065 /*
11066 * Clear all dirty bits, unless pages are treated as
11067 * dirty from the get-go.
11068 */
a018eba5
SC
11069 if (!kvm_dirty_log_manual_protect_and_init_set(kvm))
11070 kvm_mmu_slot_leaf_clear_dirty(kvm, new);
3c9bd400 11071
a1419f8b
SC
11072 /*
11073 * Write-protect large pages on write so that dirty
11074 * logging happens at 4k granularity. No need to
11075 * write-protect small SPTEs since write accesses are
11076 * logged by the CPU via dirty bits.
11077 */
11078 level = PG_LEVEL_2M;
11079 } else if (kvm_dirty_log_manual_protect_and_init_set(kvm)) {
3c9bd400
JZ
11080 /*
11081 * If we're with initial-all-set, we don't need
11082 * to write protect any small page because
11083 * they're reported as dirty already. However
11084 * we still need to write-protect huge pages
11085 * so that the page split can happen lazily on
11086 * the first write to the huge page.
11087 */
a1419f8b 11088 level = PG_LEVEL_2M;
3c9bd400 11089 }
a1419f8b 11090 kvm_mmu_slot_remove_write_access(kvm, new, level);
88178fd4
KH
11091 }
11092}
11093
f7784b8e 11094void kvm_arch_commit_memory_region(struct kvm *kvm,
09170a49 11095 const struct kvm_userspace_memory_region *mem,
9d4c197c 11096 struct kvm_memory_slot *old,
f36f3f28 11097 const struct kvm_memory_slot *new,
8482644a 11098 enum kvm_mr_change change)
f7784b8e 11099{
48c0e4e9 11100 if (!kvm->arch.n_requested_mmu_pages)
4d66623c
WY
11101 kvm_mmu_change_mmu_pages(kvm,
11102 kvm_mmu_calculate_default_mmu_pages(kvm));
1c91cad4 11103
3ea3b7fa 11104 /*
f36f3f28 11105 * FIXME: const-ify all uses of struct kvm_memory_slot.
c972f3b1 11106 */
3741679b 11107 kvm_mmu_slot_apply_flags(kvm, old, (struct kvm_memory_slot *) new, change);
21198846
SC
11108
11109 /* Free the arrays associated with the old memslot. */
11110 if (change == KVM_MR_MOVE)
e96c81ee 11111 kvm_arch_free_memslot(kvm, old);
0de10343 11112}
1d737c8a 11113
2df72e9b 11114void kvm_arch_flush_shadow_all(struct kvm *kvm)
34d4cb8f 11115{
7390de1e 11116 kvm_mmu_zap_all(kvm);
34d4cb8f
MT
11117}
11118
2df72e9b
MT
11119void kvm_arch_flush_shadow_memslot(struct kvm *kvm,
11120 struct kvm_memory_slot *slot)
11121{
ae7cd873 11122 kvm_page_track_flush_slot(kvm, slot);
2df72e9b
MT
11123}
11124
e6c67d8c
LA
11125static inline bool kvm_guest_apic_has_interrupt(struct kvm_vcpu *vcpu)
11126{
11127 return (is_guest_mode(vcpu) &&
afaf0b2f 11128 kvm_x86_ops.guest_apic_has_interrupt &&
b3646477 11129 static_call(kvm_x86_guest_apic_has_interrupt)(vcpu));
e6c67d8c
LA
11130}
11131
5d9bc648
PB
11132static inline bool kvm_vcpu_has_events(struct kvm_vcpu *vcpu)
11133{
11134 if (!list_empty_careful(&vcpu->async_pf.done))
11135 return true;
11136
11137 if (kvm_apic_has_events(vcpu))
11138 return true;
11139
11140 if (vcpu->arch.pv.pv_unhalted)
11141 return true;
11142
a5f01f8e
WL
11143 if (vcpu->arch.exception.pending)
11144 return true;
11145
47a66eed
Z
11146 if (kvm_test_request(KVM_REQ_NMI, vcpu) ||
11147 (vcpu->arch.nmi_pending &&
b3646477 11148 static_call(kvm_x86_nmi_allowed)(vcpu, false)))
5d9bc648
PB
11149 return true;
11150
47a66eed 11151 if (kvm_test_request(KVM_REQ_SMI, vcpu) ||
a9fa7cb6 11152 (vcpu->arch.smi_pending &&
b3646477 11153 static_call(kvm_x86_smi_allowed)(vcpu, false)))
73917739
PB
11154 return true;
11155
5d9bc648 11156 if (kvm_arch_interrupt_allowed(vcpu) &&
e6c67d8c
LA
11157 (kvm_cpu_has_interrupt(vcpu) ||
11158 kvm_guest_apic_has_interrupt(vcpu)))
5d9bc648
PB
11159 return true;
11160
1f4b34f8
AS
11161 if (kvm_hv_has_stimer_pending(vcpu))
11162 return true;
11163
d2060bd4
SC
11164 if (is_guest_mode(vcpu) &&
11165 kvm_x86_ops.nested_ops->hv_timer_pending &&
11166 kvm_x86_ops.nested_ops->hv_timer_pending(vcpu))
11167 return true;
11168
5d9bc648
PB
11169 return false;
11170}
11171
1d737c8a
ZX
11172int kvm_arch_vcpu_runnable(struct kvm_vcpu *vcpu)
11173{
5d9bc648 11174 return kvm_vcpu_running(vcpu) || kvm_vcpu_has_events(vcpu);
1d737c8a 11175}
5736199a 11176
10dbdf98 11177bool kvm_arch_dy_has_pending_interrupt(struct kvm_vcpu *vcpu)
17e433b5 11178{
b3646477 11179 if (vcpu->arch.apicv_active && static_call(kvm_x86_dy_apicv_has_pending_interrupt)(vcpu))
52acd22f
WL
11180 return true;
11181
11182 return false;
11183}
11184
17e433b5
WL
11185bool kvm_arch_dy_runnable(struct kvm_vcpu *vcpu)
11186{
11187 if (READ_ONCE(vcpu->arch.pv.pv_unhalted))
11188 return true;
11189
11190 if (kvm_test_request(KVM_REQ_NMI, vcpu) ||
11191 kvm_test_request(KVM_REQ_SMI, vcpu) ||
11192 kvm_test_request(KVM_REQ_EVENT, vcpu))
11193 return true;
11194
10dbdf98 11195 return kvm_arch_dy_has_pending_interrupt(vcpu);
17e433b5
WL
11196}
11197
199b5763
LM
11198bool kvm_arch_vcpu_in_kernel(struct kvm_vcpu *vcpu)
11199{
b86bb11e
WL
11200 if (vcpu->arch.guest_state_protected)
11201 return true;
11202
de63ad4c 11203 return vcpu->arch.preempted_in_kernel;
199b5763
LM
11204}
11205
b6d33834 11206int kvm_arch_vcpu_should_kick(struct kvm_vcpu *vcpu)
5736199a 11207{
b6d33834 11208 return kvm_vcpu_exiting_guest_mode(vcpu) == IN_GUEST_MODE;
5736199a 11209}
78646121
GN
11210
11211int kvm_arch_interrupt_allowed(struct kvm_vcpu *vcpu)
11212{
b3646477 11213 return static_call(kvm_x86_interrupt_allowed)(vcpu, false);
78646121 11214}
229456fc 11215
82b32774 11216unsigned long kvm_get_linear_rip(struct kvm_vcpu *vcpu)
f92653ee 11217{
7ed9abfe
TL
11218 /* Can't read the RIP when guest state is protected, just return 0 */
11219 if (vcpu->arch.guest_state_protected)
11220 return 0;
11221
82b32774
NA
11222 if (is_64_bit_mode(vcpu))
11223 return kvm_rip_read(vcpu);
11224 return (u32)(get_segment_base(vcpu, VCPU_SREG_CS) +
11225 kvm_rip_read(vcpu));
11226}
11227EXPORT_SYMBOL_GPL(kvm_get_linear_rip);
f92653ee 11228
82b32774
NA
11229bool kvm_is_linear_rip(struct kvm_vcpu *vcpu, unsigned long linear_rip)
11230{
11231 return kvm_get_linear_rip(vcpu) == linear_rip;
f92653ee
JK
11232}
11233EXPORT_SYMBOL_GPL(kvm_is_linear_rip);
11234
94fe45da
JK
11235unsigned long kvm_get_rflags(struct kvm_vcpu *vcpu)
11236{
11237 unsigned long rflags;
11238
b3646477 11239 rflags = static_call(kvm_x86_get_rflags)(vcpu);
94fe45da 11240 if (vcpu->guest_debug & KVM_GUESTDBG_SINGLESTEP)
c310bac5 11241 rflags &= ~X86_EFLAGS_TF;
94fe45da
JK
11242 return rflags;
11243}
11244EXPORT_SYMBOL_GPL(kvm_get_rflags);
11245
6addfc42 11246static void __kvm_set_rflags(struct kvm_vcpu *vcpu, unsigned long rflags)
94fe45da
JK
11247{
11248 if (vcpu->guest_debug & KVM_GUESTDBG_SINGLESTEP &&
f92653ee 11249 kvm_is_linear_rip(vcpu, vcpu->arch.singlestep_rip))
c310bac5 11250 rflags |= X86_EFLAGS_TF;
b3646477 11251 static_call(kvm_x86_set_rflags)(vcpu, rflags);
6addfc42
PB
11252}
11253
11254void kvm_set_rflags(struct kvm_vcpu *vcpu, unsigned long rflags)
11255{
11256 __kvm_set_rflags(vcpu, rflags);
3842d135 11257 kvm_make_request(KVM_REQ_EVENT, vcpu);
94fe45da
JK
11258}
11259EXPORT_SYMBOL_GPL(kvm_set_rflags);
11260
56028d08
GN
11261void kvm_arch_async_page_ready(struct kvm_vcpu *vcpu, struct kvm_async_pf *work)
11262{
11263 int r;
11264
44dd3ffa 11265 if ((vcpu->arch.mmu->direct_map != work->arch.direct_map) ||
f2e10669 11266 work->wakeup_all)
56028d08
GN
11267 return;
11268
11269 r = kvm_mmu_reload(vcpu);
11270 if (unlikely(r))
11271 return;
11272
44dd3ffa 11273 if (!vcpu->arch.mmu->direct_map &&
d8dd54e0 11274 work->arch.cr3 != vcpu->arch.mmu->get_guest_pgd(vcpu))
fb67e14f
XG
11275 return;
11276
7a02674d 11277 kvm_mmu_do_page_fault(vcpu, work->cr2_or_gpa, 0, true);
56028d08
GN
11278}
11279
af585b92
GN
11280static inline u32 kvm_async_pf_hash_fn(gfn_t gfn)
11281{
dd03bcaa
PX
11282 BUILD_BUG_ON(!is_power_of_2(ASYNC_PF_PER_VCPU));
11283
af585b92
GN
11284 return hash_32(gfn & 0xffffffff, order_base_2(ASYNC_PF_PER_VCPU));
11285}
11286
11287static inline u32 kvm_async_pf_next_probe(u32 key)
11288{
dd03bcaa 11289 return (key + 1) & (ASYNC_PF_PER_VCPU - 1);
af585b92
GN
11290}
11291
11292static void kvm_add_async_pf_gfn(struct kvm_vcpu *vcpu, gfn_t gfn)
11293{
11294 u32 key = kvm_async_pf_hash_fn(gfn);
11295
11296 while (vcpu->arch.apf.gfns[key] != ~0)
11297 key = kvm_async_pf_next_probe(key);
11298
11299 vcpu->arch.apf.gfns[key] = gfn;
11300}
11301
11302static u32 kvm_async_pf_gfn_slot(struct kvm_vcpu *vcpu, gfn_t gfn)
11303{
11304 int i;
11305 u32 key = kvm_async_pf_hash_fn(gfn);
11306
dd03bcaa 11307 for (i = 0; i < ASYNC_PF_PER_VCPU &&
c7d28c24
XG
11308 (vcpu->arch.apf.gfns[key] != gfn &&
11309 vcpu->arch.apf.gfns[key] != ~0); i++)
af585b92
GN
11310 key = kvm_async_pf_next_probe(key);
11311
11312 return key;
11313}
11314
11315bool kvm_find_async_pf_gfn(struct kvm_vcpu *vcpu, gfn_t gfn)
11316{
11317 return vcpu->arch.apf.gfns[kvm_async_pf_gfn_slot(vcpu, gfn)] == gfn;
11318}
11319
11320static void kvm_del_async_pf_gfn(struct kvm_vcpu *vcpu, gfn_t gfn)
11321{
11322 u32 i, j, k;
11323
11324 i = j = kvm_async_pf_gfn_slot(vcpu, gfn);
0fd46044
PX
11325
11326 if (WARN_ON_ONCE(vcpu->arch.apf.gfns[i] != gfn))
11327 return;
11328
af585b92
GN
11329 while (true) {
11330 vcpu->arch.apf.gfns[i] = ~0;
11331 do {
11332 j = kvm_async_pf_next_probe(j);
11333 if (vcpu->arch.apf.gfns[j] == ~0)
11334 return;
11335 k = kvm_async_pf_hash_fn(vcpu->arch.apf.gfns[j]);
11336 /*
11337 * k lies cyclically in ]i,j]
11338 * | i.k.j |
11339 * |....j i.k.| or |.k..j i...|
11340 */
11341 } while ((i <= j) ? (i < k && k <= j) : (i < k || k <= j));
11342 vcpu->arch.apf.gfns[i] = vcpu->arch.apf.gfns[j];
11343 i = j;
11344 }
11345}
11346
68fd66f1 11347static inline int apf_put_user_notpresent(struct kvm_vcpu *vcpu)
7c90705b 11348{
68fd66f1
VK
11349 u32 reason = KVM_PV_REASON_PAGE_NOT_PRESENT;
11350
11351 return kvm_write_guest_cached(vcpu->kvm, &vcpu->arch.apf.data, &reason,
11352 sizeof(reason));
11353}
11354
11355static inline int apf_put_user_ready(struct kvm_vcpu *vcpu, u32 token)
11356{
2635b5c4 11357 unsigned int offset = offsetof(struct kvm_vcpu_pv_apf_data, token);
4e335d9e 11358
2635b5c4
VK
11359 return kvm_write_guest_offset_cached(vcpu->kvm, &vcpu->arch.apf.data,
11360 &token, offset, sizeof(token));
11361}
11362
11363static inline bool apf_pageready_slot_free(struct kvm_vcpu *vcpu)
11364{
11365 unsigned int offset = offsetof(struct kvm_vcpu_pv_apf_data, token);
11366 u32 val;
11367
11368 if (kvm_read_guest_offset_cached(vcpu->kvm, &vcpu->arch.apf.data,
11369 &val, offset, sizeof(val)))
11370 return false;
11371
11372 return !val;
7c90705b
GN
11373}
11374
1dfdb45e
PB
11375static bool kvm_can_deliver_async_pf(struct kvm_vcpu *vcpu)
11376{
11377 if (!vcpu->arch.apf.delivery_as_pf_vmexit && is_guest_mode(vcpu))
11378 return false;
11379
2635b5c4 11380 if (!kvm_pv_async_pf_enabled(vcpu) ||
b3646477 11381 (vcpu->arch.apf.send_user_only && static_call(kvm_x86_get_cpl)(vcpu) == 0))
1dfdb45e
PB
11382 return false;
11383
11384 return true;
11385}
11386
11387bool kvm_can_do_async_pf(struct kvm_vcpu *vcpu)
11388{
11389 if (unlikely(!lapic_in_kernel(vcpu) ||
11390 kvm_event_needs_reinjection(vcpu) ||
11391 vcpu->arch.exception.pending))
11392 return false;
11393
11394 if (kvm_hlt_in_guest(vcpu->kvm) && !kvm_can_deliver_async_pf(vcpu))
11395 return false;
11396
11397 /*
11398 * If interrupts are off we cannot even use an artificial
11399 * halt state.
11400 */
c300ab9f 11401 return kvm_arch_interrupt_allowed(vcpu);
1dfdb45e
PB
11402}
11403
2a18b7e7 11404bool kvm_arch_async_page_not_present(struct kvm_vcpu *vcpu,
af585b92
GN
11405 struct kvm_async_pf *work)
11406{
6389ee94
AK
11407 struct x86_exception fault;
11408
736c291c 11409 trace_kvm_async_pf_not_present(work->arch.token, work->cr2_or_gpa);
af585b92 11410 kvm_add_async_pf_gfn(vcpu, work->arch.gfn);
7c90705b 11411
1dfdb45e 11412 if (kvm_can_deliver_async_pf(vcpu) &&
68fd66f1 11413 !apf_put_user_notpresent(vcpu)) {
6389ee94
AK
11414 fault.vector = PF_VECTOR;
11415 fault.error_code_valid = true;
11416 fault.error_code = 0;
11417 fault.nested_page_fault = false;
11418 fault.address = work->arch.token;
adfe20fb 11419 fault.async_page_fault = true;
6389ee94 11420 kvm_inject_page_fault(vcpu, &fault);
2a18b7e7 11421 return true;
1dfdb45e
PB
11422 } else {
11423 /*
11424 * It is not possible to deliver a paravirtualized asynchronous
11425 * page fault, but putting the guest in an artificial halt state
11426 * can be beneficial nevertheless: if an interrupt arrives, we
11427 * can deliver it timely and perhaps the guest will schedule
11428 * another process. When the instruction that triggered a page
11429 * fault is retried, hopefully the page will be ready in the host.
11430 */
11431 kvm_make_request(KVM_REQ_APF_HALT, vcpu);
2a18b7e7 11432 return false;
7c90705b 11433 }
af585b92
GN
11434}
11435
11436void kvm_arch_async_page_present(struct kvm_vcpu *vcpu,
11437 struct kvm_async_pf *work)
11438{
2635b5c4
VK
11439 struct kvm_lapic_irq irq = {
11440 .delivery_mode = APIC_DM_FIXED,
11441 .vector = vcpu->arch.apf.vec
11442 };
6389ee94 11443
f2e10669 11444 if (work->wakeup_all)
7c90705b
GN
11445 work->arch.token = ~0; /* broadcast wakeup */
11446 else
11447 kvm_del_async_pf_gfn(vcpu, work->arch.gfn);
736c291c 11448 trace_kvm_async_pf_ready(work->arch.token, work->cr2_or_gpa);
7c90705b 11449
2a18b7e7
VK
11450 if ((work->wakeup_all || work->notpresent_injected) &&
11451 kvm_pv_async_pf_enabled(vcpu) &&
557a961a
VK
11452 !apf_put_user_ready(vcpu, work->arch.token)) {
11453 vcpu->arch.apf.pageready_pending = true;
2635b5c4 11454 kvm_apic_set_irq(vcpu, &irq, NULL);
557a961a 11455 }
2635b5c4 11456
e6d53e3b 11457 vcpu->arch.apf.halted = false;
a4fa1635 11458 vcpu->arch.mp_state = KVM_MP_STATE_RUNNABLE;
7c90705b
GN
11459}
11460
557a961a
VK
11461void kvm_arch_async_page_present_queued(struct kvm_vcpu *vcpu)
11462{
11463 kvm_make_request(KVM_REQ_APF_READY, vcpu);
11464 if (!vcpu->arch.apf.pageready_pending)
11465 kvm_vcpu_kick(vcpu);
11466}
11467
7c0ade6c 11468bool kvm_arch_can_dequeue_async_page_present(struct kvm_vcpu *vcpu)
7c90705b 11469{
2635b5c4 11470 if (!kvm_pv_async_pf_enabled(vcpu))
7c90705b
GN
11471 return true;
11472 else
2f15d027 11473 return kvm_lapic_enabled(vcpu) && apf_pageready_slot_free(vcpu);
af585b92
GN
11474}
11475
5544eb9b
PB
11476void kvm_arch_start_assignment(struct kvm *kvm)
11477{
11478 atomic_inc(&kvm->arch.assigned_device_count);
11479}
11480EXPORT_SYMBOL_GPL(kvm_arch_start_assignment);
11481
11482void kvm_arch_end_assignment(struct kvm *kvm)
11483{
11484 atomic_dec(&kvm->arch.assigned_device_count);
11485}
11486EXPORT_SYMBOL_GPL(kvm_arch_end_assignment);
11487
11488bool kvm_arch_has_assigned_device(struct kvm *kvm)
11489{
11490 return atomic_read(&kvm->arch.assigned_device_count);
11491}
11492EXPORT_SYMBOL_GPL(kvm_arch_has_assigned_device);
11493
e0f0bbc5
AW
11494void kvm_arch_register_noncoherent_dma(struct kvm *kvm)
11495{
11496 atomic_inc(&kvm->arch.noncoherent_dma_count);
11497}
11498EXPORT_SYMBOL_GPL(kvm_arch_register_noncoherent_dma);
11499
11500void kvm_arch_unregister_noncoherent_dma(struct kvm *kvm)
11501{
11502 atomic_dec(&kvm->arch.noncoherent_dma_count);
11503}
11504EXPORT_SYMBOL_GPL(kvm_arch_unregister_noncoherent_dma);
11505
11506bool kvm_arch_has_noncoherent_dma(struct kvm *kvm)
11507{
11508 return atomic_read(&kvm->arch.noncoherent_dma_count);
11509}
11510EXPORT_SYMBOL_GPL(kvm_arch_has_noncoherent_dma);
11511
14717e20
AW
11512bool kvm_arch_has_irq_bypass(void)
11513{
92735b1b 11514 return true;
14717e20
AW
11515}
11516
87276880
FW
11517int kvm_arch_irq_bypass_add_producer(struct irq_bypass_consumer *cons,
11518 struct irq_bypass_producer *prod)
11519{
11520 struct kvm_kernel_irqfd *irqfd =
11521 container_of(cons, struct kvm_kernel_irqfd, consumer);
2edd9cb7 11522 int ret;
87276880 11523
14717e20 11524 irqfd->producer = prod;
2edd9cb7 11525 kvm_arch_start_assignment(irqfd->kvm);
b3646477 11526 ret = static_call(kvm_x86_update_pi_irte)(irqfd->kvm,
2edd9cb7
ZL
11527 prod->irq, irqfd->gsi, 1);
11528
11529 if (ret)
11530 kvm_arch_end_assignment(irqfd->kvm);
87276880 11531
2edd9cb7 11532 return ret;
87276880
FW
11533}
11534
11535void kvm_arch_irq_bypass_del_producer(struct irq_bypass_consumer *cons,
11536 struct irq_bypass_producer *prod)
11537{
11538 int ret;
11539 struct kvm_kernel_irqfd *irqfd =
11540 container_of(cons, struct kvm_kernel_irqfd, consumer);
11541
87276880
FW
11542 WARN_ON(irqfd->producer != prod);
11543 irqfd->producer = NULL;
11544
11545 /*
11546 * When producer of consumer is unregistered, we change back to
11547 * remapped mode, so we can re-use the current implementation
bb3541f1 11548 * when the irq is masked/disabled or the consumer side (KVM
87276880
FW
11549 * int this case doesn't want to receive the interrupts.
11550 */
b3646477 11551 ret = static_call(kvm_x86_update_pi_irte)(irqfd->kvm, prod->irq, irqfd->gsi, 0);
87276880
FW
11552 if (ret)
11553 printk(KERN_INFO "irq bypass consumer (token %p) unregistration"
11554 " fails: %d\n", irqfd->consumer.token, ret);
2edd9cb7
ZL
11555
11556 kvm_arch_end_assignment(irqfd->kvm);
87276880
FW
11557}
11558
11559int kvm_arch_update_irqfd_routing(struct kvm *kvm, unsigned int host_irq,
11560 uint32_t guest_irq, bool set)
11561{
b3646477 11562 return static_call(kvm_x86_update_pi_irte)(kvm, host_irq, guest_irq, set);
87276880
FW
11563}
11564
52004014
FW
11565bool kvm_vector_hashing_enabled(void)
11566{
11567 return vector_hashing;
11568}
52004014 11569
2d5ba19b
MT
11570bool kvm_arch_no_poll(struct kvm_vcpu *vcpu)
11571{
11572 return (vcpu->arch.msr_kvm_poll_control & 1) == 0;
11573}
11574EXPORT_SYMBOL_GPL(kvm_arch_no_poll);
11575
841c2be0
ML
11576
11577int kvm_spec_ctrl_test_value(u64 value)
6441fa61 11578{
841c2be0
ML
11579 /*
11580 * test that setting IA32_SPEC_CTRL to given value
11581 * is allowed by the host processor
11582 */
6441fa61 11583
841c2be0
ML
11584 u64 saved_value;
11585 unsigned long flags;
11586 int ret = 0;
6441fa61 11587
841c2be0 11588 local_irq_save(flags);
6441fa61 11589
841c2be0
ML
11590 if (rdmsrl_safe(MSR_IA32_SPEC_CTRL, &saved_value))
11591 ret = 1;
11592 else if (wrmsrl_safe(MSR_IA32_SPEC_CTRL, value))
11593 ret = 1;
11594 else
11595 wrmsrl(MSR_IA32_SPEC_CTRL, saved_value);
6441fa61 11596
841c2be0 11597 local_irq_restore(flags);
6441fa61 11598
841c2be0 11599 return ret;
6441fa61 11600}
841c2be0 11601EXPORT_SYMBOL_GPL(kvm_spec_ctrl_test_value);
2d5ba19b 11602
89786147
MG
11603void kvm_fixup_and_inject_pf_error(struct kvm_vcpu *vcpu, gva_t gva, u16 error_code)
11604{
11605 struct x86_exception fault;
19cf4b7e
PB
11606 u32 access = error_code &
11607 (PFERR_WRITE_MASK | PFERR_FETCH_MASK | PFERR_USER_MASK);
89786147
MG
11608
11609 if (!(error_code & PFERR_PRESENT_MASK) ||
19cf4b7e 11610 vcpu->arch.walk_mmu->gva_to_gpa(vcpu, gva, access, &fault) != UNMAPPED_GVA) {
89786147
MG
11611 /*
11612 * If vcpu->arch.walk_mmu->gva_to_gpa succeeded, the page
11613 * tables probably do not match the TLB. Just proceed
11614 * with the error code that the processor gave.
11615 */
11616 fault.vector = PF_VECTOR;
11617 fault.error_code_valid = true;
11618 fault.error_code = error_code;
11619 fault.nested_page_fault = false;
11620 fault.address = gva;
11621 }
11622 vcpu->arch.walk_mmu->inject_page_fault(vcpu, &fault);
6441fa61 11623}
89786147 11624EXPORT_SYMBOL_GPL(kvm_fixup_and_inject_pf_error);
2d5ba19b 11625
3f3393b3
BM
11626/*
11627 * Handles kvm_read/write_guest_virt*() result and either injects #PF or returns
11628 * KVM_EXIT_INTERNAL_ERROR for cases not currently handled by KVM. Return value
11629 * indicates whether exit to userspace is needed.
11630 */
11631int kvm_handle_memory_failure(struct kvm_vcpu *vcpu, int r,
11632 struct x86_exception *e)
11633{
11634 if (r == X86EMUL_PROPAGATE_FAULT) {
11635 kvm_inject_emulated_page_fault(vcpu, e);
11636 return 1;
11637 }
11638
11639 /*
11640 * In case kvm_read/write_guest_virt*() failed with X86EMUL_IO_NEEDED
11641 * while handling a VMX instruction KVM could've handled the request
11642 * correctly by exiting to userspace and performing I/O but there
11643 * doesn't seem to be a real use-case behind such requests, just return
11644 * KVM_EXIT_INTERNAL_ERROR for now.
11645 */
11646 vcpu->run->exit_reason = KVM_EXIT_INTERNAL_ERROR;
11647 vcpu->run->internal.suberror = KVM_INTERNAL_ERROR_EMULATION;
11648 vcpu->run->internal.ndata = 0;
11649
11650 return 0;
11651}
11652EXPORT_SYMBOL_GPL(kvm_handle_memory_failure);
11653
9715092f
BM
11654int kvm_handle_invpcid(struct kvm_vcpu *vcpu, unsigned long type, gva_t gva)
11655{
11656 bool pcid_enabled;
11657 struct x86_exception e;
11658 unsigned i;
11659 unsigned long roots_to_free = 0;
11660 struct {
11661 u64 pcid;
11662 u64 gla;
11663 } operand;
11664 int r;
11665
11666 r = kvm_read_guest_virt(vcpu, gva, &operand, sizeof(operand), &e);
11667 if (r != X86EMUL_CONTINUE)
11668 return kvm_handle_memory_failure(vcpu, r, &e);
11669
11670 if (operand.pcid >> 12 != 0) {
11671 kvm_inject_gp(vcpu, 0);
11672 return 1;
11673 }
11674
11675 pcid_enabled = kvm_read_cr4_bits(vcpu, X86_CR4_PCIDE);
11676
11677 switch (type) {
11678 case INVPCID_TYPE_INDIV_ADDR:
11679 if ((!pcid_enabled && (operand.pcid != 0)) ||
11680 is_noncanonical_address(operand.gla, vcpu)) {
11681 kvm_inject_gp(vcpu, 0);
11682 return 1;
11683 }
11684 kvm_mmu_invpcid_gva(vcpu, operand.gla, operand.pcid);
11685 return kvm_skip_emulated_instruction(vcpu);
11686
11687 case INVPCID_TYPE_SINGLE_CTXT:
11688 if (!pcid_enabled && (operand.pcid != 0)) {
11689 kvm_inject_gp(vcpu, 0);
11690 return 1;
11691 }
11692
11693 if (kvm_get_active_pcid(vcpu) == operand.pcid) {
11694 kvm_mmu_sync_roots(vcpu);
11695 kvm_make_request(KVM_REQ_TLB_FLUSH_CURRENT, vcpu);
11696 }
11697
11698 for (i = 0; i < KVM_MMU_NUM_PREV_ROOTS; i++)
11699 if (kvm_get_pcid(vcpu, vcpu->arch.mmu->prev_roots[i].pgd)
11700 == operand.pcid)
11701 roots_to_free |= KVM_MMU_ROOT_PREVIOUS(i);
11702
11703 kvm_mmu_free_roots(vcpu, vcpu->arch.mmu, roots_to_free);
11704 /*
11705 * If neither the current cr3 nor any of the prev_roots use the
11706 * given PCID, then nothing needs to be done here because a
11707 * resync will happen anyway before switching to any other CR3.
11708 */
11709
11710 return kvm_skip_emulated_instruction(vcpu);
11711
11712 case INVPCID_TYPE_ALL_NON_GLOBAL:
11713 /*
11714 * Currently, KVM doesn't mark global entries in the shadow
11715 * page tables, so a non-global flush just degenerates to a
11716 * global flush. If needed, we could optimize this later by
11717 * keeping track of global entries in shadow page tables.
11718 */
11719
11720 fallthrough;
11721 case INVPCID_TYPE_ALL_INCL_GLOBAL:
f66c53b3 11722 kvm_make_request(KVM_REQ_MMU_RELOAD, vcpu);
9715092f
BM
11723 return kvm_skip_emulated_instruction(vcpu);
11724
11725 default:
11726 BUG(); /* We have already checked above that type <= 3 */
11727 }
11728}
11729EXPORT_SYMBOL_GPL(kvm_handle_invpcid);
11730
8f423a80
TL
11731static int complete_sev_es_emulated_mmio(struct kvm_vcpu *vcpu)
11732{
11733 struct kvm_run *run = vcpu->run;
11734 struct kvm_mmio_fragment *frag;
11735 unsigned int len;
11736
11737 BUG_ON(!vcpu->mmio_needed);
11738
11739 /* Complete previous fragment */
11740 frag = &vcpu->mmio_fragments[vcpu->mmio_cur_fragment];
11741 len = min(8u, frag->len);
11742 if (!vcpu->mmio_is_write)
11743 memcpy(frag->data, run->mmio.data, len);
11744
11745 if (frag->len <= 8) {
11746 /* Switch to the next fragment. */
11747 frag++;
11748 vcpu->mmio_cur_fragment++;
11749 } else {
11750 /* Go forward to the next mmio piece. */
11751 frag->data += len;
11752 frag->gpa += len;
11753 frag->len -= len;
11754 }
11755
11756 if (vcpu->mmio_cur_fragment >= vcpu->mmio_nr_fragments) {
11757 vcpu->mmio_needed = 0;
11758
11759 // VMG change, at this point, we're always done
11760 // RIP has already been advanced
11761 return 1;
11762 }
11763
11764 // More MMIO is needed
11765 run->mmio.phys_addr = frag->gpa;
11766 run->mmio.len = min(8u, frag->len);
11767 run->mmio.is_write = vcpu->mmio_is_write;
11768 if (run->mmio.is_write)
11769 memcpy(run->mmio.data, frag->data, min(8u, frag->len));
11770 run->exit_reason = KVM_EXIT_MMIO;
11771
11772 vcpu->arch.complete_userspace_io = complete_sev_es_emulated_mmio;
11773
11774 return 0;
11775}
11776
11777int kvm_sev_es_mmio_write(struct kvm_vcpu *vcpu, gpa_t gpa, unsigned int bytes,
11778 void *data)
11779{
11780 int handled;
11781 struct kvm_mmio_fragment *frag;
11782
11783 if (!data)
11784 return -EINVAL;
11785
11786 handled = write_emultor.read_write_mmio(vcpu, gpa, bytes, data);
11787 if (handled == bytes)
11788 return 1;
11789
11790 bytes -= handled;
11791 gpa += handled;
11792 data += handled;
11793
11794 /*TODO: Check if need to increment number of frags */
11795 frag = vcpu->mmio_fragments;
11796 vcpu->mmio_nr_fragments = 1;
11797 frag->len = bytes;
11798 frag->gpa = gpa;
11799 frag->data = data;
11800
11801 vcpu->mmio_needed = 1;
11802 vcpu->mmio_cur_fragment = 0;
11803
11804 vcpu->run->mmio.phys_addr = gpa;
11805 vcpu->run->mmio.len = min(8u, frag->len);
11806 vcpu->run->mmio.is_write = 1;
11807 memcpy(vcpu->run->mmio.data, frag->data, min(8u, frag->len));
11808 vcpu->run->exit_reason = KVM_EXIT_MMIO;
11809
11810 vcpu->arch.complete_userspace_io = complete_sev_es_emulated_mmio;
11811
11812 return 0;
11813}
11814EXPORT_SYMBOL_GPL(kvm_sev_es_mmio_write);
11815
11816int kvm_sev_es_mmio_read(struct kvm_vcpu *vcpu, gpa_t gpa, unsigned int bytes,
11817 void *data)
11818{
11819 int handled;
11820 struct kvm_mmio_fragment *frag;
11821
11822 if (!data)
11823 return -EINVAL;
11824
11825 handled = read_emultor.read_write_mmio(vcpu, gpa, bytes, data);
11826 if (handled == bytes)
11827 return 1;
11828
11829 bytes -= handled;
11830 gpa += handled;
11831 data += handled;
11832
11833 /*TODO: Check if need to increment number of frags */
11834 frag = vcpu->mmio_fragments;
11835 vcpu->mmio_nr_fragments = 1;
11836 frag->len = bytes;
11837 frag->gpa = gpa;
11838 frag->data = data;
11839
11840 vcpu->mmio_needed = 1;
11841 vcpu->mmio_cur_fragment = 0;
11842
11843 vcpu->run->mmio.phys_addr = gpa;
11844 vcpu->run->mmio.len = min(8u, frag->len);
11845 vcpu->run->mmio.is_write = 0;
11846 vcpu->run->exit_reason = KVM_EXIT_MMIO;
11847
11848 vcpu->arch.complete_userspace_io = complete_sev_es_emulated_mmio;
11849
11850 return 0;
11851}
11852EXPORT_SYMBOL_GPL(kvm_sev_es_mmio_read);
11853
7ed9abfe
TL
11854static int complete_sev_es_emulated_ins(struct kvm_vcpu *vcpu)
11855{
11856 memcpy(vcpu->arch.guest_ins_data, vcpu->arch.pio_data,
11857 vcpu->arch.pio.count * vcpu->arch.pio.size);
11858 vcpu->arch.pio.count = 0;
11859
11860 return 1;
11861}
11862
11863static int kvm_sev_es_outs(struct kvm_vcpu *vcpu, unsigned int size,
11864 unsigned int port, void *data, unsigned int count)
11865{
11866 int ret;
11867
11868 ret = emulator_pio_out_emulated(vcpu->arch.emulate_ctxt, size, port,
11869 data, count);
11870 if (ret)
11871 return ret;
11872
11873 vcpu->arch.pio.count = 0;
11874
11875 return 0;
11876}
11877
11878static int kvm_sev_es_ins(struct kvm_vcpu *vcpu, unsigned int size,
11879 unsigned int port, void *data, unsigned int count)
11880{
11881 int ret;
11882
11883 ret = emulator_pio_in_emulated(vcpu->arch.emulate_ctxt, size, port,
11884 data, count);
11885 if (ret) {
11886 vcpu->arch.pio.count = 0;
11887 } else {
11888 vcpu->arch.guest_ins_data = data;
11889 vcpu->arch.complete_userspace_io = complete_sev_es_emulated_ins;
11890 }
11891
11892 return 0;
11893}
11894
11895int kvm_sev_es_string_io(struct kvm_vcpu *vcpu, unsigned int size,
11896 unsigned int port, void *data, unsigned int count,
11897 int in)
11898{
11899 return in ? kvm_sev_es_ins(vcpu, size, port, data, count)
11900 : kvm_sev_es_outs(vcpu, size, port, data, count);
11901}
11902EXPORT_SYMBOL_GPL(kvm_sev_es_string_io);
11903
d95df951 11904EXPORT_TRACEPOINT_SYMBOL_GPL(kvm_entry);
229456fc 11905EXPORT_TRACEPOINT_SYMBOL_GPL(kvm_exit);
931c33b1 11906EXPORT_TRACEPOINT_SYMBOL_GPL(kvm_fast_mmio);
229456fc
MT
11907EXPORT_TRACEPOINT_SYMBOL_GPL(kvm_inj_virq);
11908EXPORT_TRACEPOINT_SYMBOL_GPL(kvm_page_fault);
11909EXPORT_TRACEPOINT_SYMBOL_GPL(kvm_msr);
11910EXPORT_TRACEPOINT_SYMBOL_GPL(kvm_cr);
0ac406de 11911EXPORT_TRACEPOINT_SYMBOL_GPL(kvm_nested_vmrun);
d8cabddf 11912EXPORT_TRACEPOINT_SYMBOL_GPL(kvm_nested_vmexit);
17897f36 11913EXPORT_TRACEPOINT_SYMBOL_GPL(kvm_nested_vmexit_inject);
236649de 11914EXPORT_TRACEPOINT_SYMBOL_GPL(kvm_nested_intr_vmexit);
5497b955 11915EXPORT_TRACEPOINT_SYMBOL_GPL(kvm_nested_vmenter_failed);
ec1ff790 11916EXPORT_TRACEPOINT_SYMBOL_GPL(kvm_invlpga);
532a46b9 11917EXPORT_TRACEPOINT_SYMBOL_GPL(kvm_skinit);
2e554e8d 11918EXPORT_TRACEPOINT_SYMBOL_GPL(kvm_nested_intercepts);
489223ed 11919EXPORT_TRACEPOINT_SYMBOL_GPL(kvm_write_tsc_offset);
4f75bcc3 11920EXPORT_TRACEPOINT_SYMBOL_GPL(kvm_ple_window_update);
843e4330 11921EXPORT_TRACEPOINT_SYMBOL_GPL(kvm_pml_full);
efc64404 11922EXPORT_TRACEPOINT_SYMBOL_GPL(kvm_pi_irte_update);
18f40c53
SS
11923EXPORT_TRACEPOINT_SYMBOL_GPL(kvm_avic_unaccelerated_access);
11924EXPORT_TRACEPOINT_SYMBOL_GPL(kvm_avic_incomplete_ipi);
ab56f8e6 11925EXPORT_TRACEPOINT_SYMBOL_GPL(kvm_avic_ga_log);
24bbf74c 11926EXPORT_TRACEPOINT_SYMBOL_GPL(kvm_apicv_update_request);
d523ab6b
TL
11927EXPORT_TRACEPOINT_SYMBOL_GPL(kvm_vmgexit_enter);
11928EXPORT_TRACEPOINT_SYMBOL_GPL(kvm_vmgexit_exit);
59e38b58
TL
11929EXPORT_TRACEPOINT_SYMBOL_GPL(kvm_vmgexit_msr_protocol_enter);
11930EXPORT_TRACEPOINT_SYMBOL_GPL(kvm_vmgexit_msr_protocol_exit);