]> git.proxmox.com Git - mirror_ubuntu-jammy-kernel.git/blame - arch/x86/kvm/x86.c
x86/kvm/hyper-v: don't announce GUEST IDLE MSR support
[mirror_ubuntu-jammy-kernel.git] / arch / x86 / kvm / x86.c
CommitLineData
043405e1
CO
1/*
2 * Kernel-based Virtual Machine driver for Linux
3 *
4 * derived from drivers/kvm/kvm_main.c
5 *
6 * Copyright (C) 2006 Qumranet, Inc.
4d5c5d0f
BAY
7 * Copyright (C) 2008 Qumranet, Inc.
8 * Copyright IBM Corporation, 2008
9611c187 9 * Copyright 2010 Red Hat, Inc. and/or its affiliates.
043405e1
CO
10 *
11 * Authors:
12 * Avi Kivity <avi@qumranet.com>
13 * Yaniv Kamay <yaniv@qumranet.com>
4d5c5d0f
BAY
14 * Amit Shah <amit.shah@qumranet.com>
15 * Ben-Ami Yassour <benami@il.ibm.com>
043405e1
CO
16 *
17 * This work is licensed under the terms of the GNU GPL, version 2. See
18 * the COPYING file in the top-level directory.
19 *
20 */
21
edf88417 22#include <linux/kvm_host.h>
313a3dc7 23#include "irq.h"
1d737c8a 24#include "mmu.h"
7837699f 25#include "i8254.h"
37817f29 26#include "tss.h"
5fdbf976 27#include "kvm_cache_regs.h"
26eef70c 28#include "x86.h"
00b27a3e 29#include "cpuid.h"
474a5bb9 30#include "pmu.h"
e83d5887 31#include "hyperv.h"
313a3dc7 32
18068523 33#include <linux/clocksource.h>
4d5c5d0f 34#include <linux/interrupt.h>
313a3dc7
CO
35#include <linux/kvm.h>
36#include <linux/fs.h>
37#include <linux/vmalloc.h>
1767e931
PG
38#include <linux/export.h>
39#include <linux/moduleparam.h>
0de10343 40#include <linux/mman.h>
2bacc55c 41#include <linux/highmem.h>
19de40a8 42#include <linux/iommu.h>
62c476c7 43#include <linux/intel-iommu.h>
c8076604 44#include <linux/cpufreq.h>
18863bdd 45#include <linux/user-return-notifier.h>
a983fb23 46#include <linux/srcu.h>
5a0e3ad6 47#include <linux/slab.h>
ff9d07a0 48#include <linux/perf_event.h>
7bee342a 49#include <linux/uaccess.h>
af585b92 50#include <linux/hash.h>
a1b60c1c 51#include <linux/pci.h>
16e8d74d
MT
52#include <linux/timekeeper_internal.h>
53#include <linux/pvclock_gtod.h>
87276880
FW
54#include <linux/kvm_irqfd.h>
55#include <linux/irqbypass.h>
3905f9ad 56#include <linux/sched/stat.h>
d0ec49d4 57#include <linux/mem_encrypt.h>
3905f9ad 58
aec51dc4 59#include <trace/events/kvm.h>
2ed152af 60
24f1e32c 61#include <asm/debugreg.h>
d825ed0a 62#include <asm/msr.h>
a5f61300 63#include <asm/desc.h>
890ca9ae 64#include <asm/mce.h>
f89e32e0 65#include <linux/kernel_stat.h>
78f7f1e5 66#include <asm/fpu/internal.h> /* Ugh! */
1d5f066e 67#include <asm/pvclock.h>
217fc9cf 68#include <asm/div64.h>
efc64404 69#include <asm/irq_remapping.h>
b0c39dc6 70#include <asm/mshyperv.h>
0092e434 71#include <asm/hypervisor.h>
bf8c55d8 72#include <asm/intel_pt.h>
043405e1 73
d1898b73
DH
74#define CREATE_TRACE_POINTS
75#include "trace.h"
76
313a3dc7 77#define MAX_IO_MSRS 256
890ca9ae 78#define KVM_MAX_MCE_BANKS 32
c45dcc71
AR
79u64 __read_mostly kvm_mce_cap_supported = MCG_CTL_P | MCG_SER_P;
80EXPORT_SYMBOL_GPL(kvm_mce_cap_supported);
890ca9ae 81
0f65dd70
AK
82#define emul_to_vcpu(ctxt) \
83 container_of(ctxt, struct kvm_vcpu, arch.emulate_ctxt)
84
50a37eb4
JR
85/* EFER defaults:
86 * - enable syscall per default because its emulated by KVM
87 * - enable LME and LMA per default on 64 bit KVM
88 */
89#ifdef CONFIG_X86_64
1260edbe
LJ
90static
91u64 __read_mostly efer_reserved_bits = ~((u64)(EFER_SCE | EFER_LME | EFER_LMA));
50a37eb4 92#else
1260edbe 93static u64 __read_mostly efer_reserved_bits = ~((u64)EFER_SCE);
50a37eb4 94#endif
313a3dc7 95
ba1389b7
AK
96#define VM_STAT(x) offsetof(struct kvm, stat.x), KVM_STAT_VM
97#define VCPU_STAT(x) offsetof(struct kvm_vcpu, stat.x), KVM_STAT_VCPU
417bc304 98
c519265f
RK
99#define KVM_X2APIC_API_VALID_FLAGS (KVM_X2APIC_API_USE_32BIT_IDS | \
100 KVM_X2APIC_API_DISABLE_BROADCAST_QUIRK)
37131313 101
cb142eb7 102static void update_cr8_intercept(struct kvm_vcpu *vcpu);
7460fb4a 103static void process_nmi(struct kvm_vcpu *vcpu);
ee2cd4b7 104static void enter_smm(struct kvm_vcpu *vcpu);
6addfc42 105static void __kvm_set_rflags(struct kvm_vcpu *vcpu, unsigned long rflags);
01643c51
KH
106static void store_regs(struct kvm_vcpu *vcpu);
107static int sync_regs(struct kvm_vcpu *vcpu);
674eea0f 108
893590c7 109struct kvm_x86_ops *kvm_x86_ops __read_mostly;
5fdbf976 110EXPORT_SYMBOL_GPL(kvm_x86_ops);
97896d04 111
893590c7 112static bool __read_mostly ignore_msrs = 0;
476bc001 113module_param(ignore_msrs, bool, S_IRUGO | S_IWUSR);
ed85c068 114
fab0aa3b
EM
115static bool __read_mostly report_ignored_msrs = true;
116module_param(report_ignored_msrs, bool, S_IRUGO | S_IWUSR);
117
4c27625b 118unsigned int min_timer_period_us = 200;
9ed96e87
MT
119module_param(min_timer_period_us, uint, S_IRUGO | S_IWUSR);
120
630994b3
MT
121static bool __read_mostly kvmclock_periodic_sync = true;
122module_param(kvmclock_periodic_sync, bool, S_IRUGO);
123
893590c7 124bool __read_mostly kvm_has_tsc_control;
92a1f12d 125EXPORT_SYMBOL_GPL(kvm_has_tsc_control);
893590c7 126u32 __read_mostly kvm_max_guest_tsc_khz;
92a1f12d 127EXPORT_SYMBOL_GPL(kvm_max_guest_tsc_khz);
bc9b961b
HZ
128u8 __read_mostly kvm_tsc_scaling_ratio_frac_bits;
129EXPORT_SYMBOL_GPL(kvm_tsc_scaling_ratio_frac_bits);
130u64 __read_mostly kvm_max_tsc_scaling_ratio;
131EXPORT_SYMBOL_GPL(kvm_max_tsc_scaling_ratio);
64672c95
YJ
132u64 __read_mostly kvm_default_tsc_scaling_ratio;
133EXPORT_SYMBOL_GPL(kvm_default_tsc_scaling_ratio);
92a1f12d 134
cc578287 135/* tsc tolerance in parts per million - default to 1/2 of the NTP threshold */
893590c7 136static u32 __read_mostly tsc_tolerance_ppm = 250;
cc578287
ZA
137module_param(tsc_tolerance_ppm, uint, S_IRUGO | S_IWUSR);
138
d0659d94 139/* lapic timer advance (tscdeadline mode only) in nanoseconds */
3b8a5df6 140unsigned int __read_mostly lapic_timer_advance_ns = 1000;
d0659d94 141module_param(lapic_timer_advance_ns, uint, S_IRUGO | S_IWUSR);
c5ce8235 142EXPORT_SYMBOL_GPL(lapic_timer_advance_ns);
d0659d94 143
52004014
FW
144static bool __read_mostly vector_hashing = true;
145module_param(vector_hashing, bool, S_IRUGO);
146
c4ae60e4
LA
147bool __read_mostly enable_vmware_backdoor = false;
148module_param(enable_vmware_backdoor, bool, S_IRUGO);
149EXPORT_SYMBOL_GPL(enable_vmware_backdoor);
150
6c86eedc
WL
151static bool __read_mostly force_emulation_prefix = false;
152module_param(force_emulation_prefix, bool, S_IRUGO);
153
18863bdd
AK
154#define KVM_NR_SHARED_MSRS 16
155
156struct kvm_shared_msrs_global {
157 int nr;
2bf78fa7 158 u32 msrs[KVM_NR_SHARED_MSRS];
18863bdd
AK
159};
160
161struct kvm_shared_msrs {
162 struct user_return_notifier urn;
163 bool registered;
2bf78fa7
SY
164 struct kvm_shared_msr_values {
165 u64 host;
166 u64 curr;
167 } values[KVM_NR_SHARED_MSRS];
18863bdd
AK
168};
169
170static struct kvm_shared_msrs_global __read_mostly shared_msrs_global;
013f6a5d 171static struct kvm_shared_msrs __percpu *shared_msrs;
18863bdd 172
417bc304 173struct kvm_stats_debugfs_item debugfs_entries[] = {
ba1389b7
AK
174 { "pf_fixed", VCPU_STAT(pf_fixed) },
175 { "pf_guest", VCPU_STAT(pf_guest) },
176 { "tlb_flush", VCPU_STAT(tlb_flush) },
177 { "invlpg", VCPU_STAT(invlpg) },
178 { "exits", VCPU_STAT(exits) },
179 { "io_exits", VCPU_STAT(io_exits) },
180 { "mmio_exits", VCPU_STAT(mmio_exits) },
181 { "signal_exits", VCPU_STAT(signal_exits) },
182 { "irq_window", VCPU_STAT(irq_window_exits) },
f08864b4 183 { "nmi_window", VCPU_STAT(nmi_window_exits) },
ba1389b7 184 { "halt_exits", VCPU_STAT(halt_exits) },
f7819512 185 { "halt_successful_poll", VCPU_STAT(halt_successful_poll) },
62bea5bf 186 { "halt_attempted_poll", VCPU_STAT(halt_attempted_poll) },
3491caf2 187 { "halt_poll_invalid", VCPU_STAT(halt_poll_invalid) },
ba1389b7 188 { "halt_wakeup", VCPU_STAT(halt_wakeup) },
f11c3a8d 189 { "hypercalls", VCPU_STAT(hypercalls) },
ba1389b7
AK
190 { "request_irq", VCPU_STAT(request_irq_exits) },
191 { "irq_exits", VCPU_STAT(irq_exits) },
192 { "host_state_reload", VCPU_STAT(host_state_reload) },
ba1389b7
AK
193 { "fpu_reload", VCPU_STAT(fpu_reload) },
194 { "insn_emulation", VCPU_STAT(insn_emulation) },
195 { "insn_emulation_fail", VCPU_STAT(insn_emulation_fail) },
fa89a817 196 { "irq_injections", VCPU_STAT(irq_injections) },
c4abb7c9 197 { "nmi_injections", VCPU_STAT(nmi_injections) },
0f1e261e 198 { "req_event", VCPU_STAT(req_event) },
c595ceee 199 { "l1d_flush", VCPU_STAT(l1d_flush) },
4cee5764
AK
200 { "mmu_shadow_zapped", VM_STAT(mmu_shadow_zapped) },
201 { "mmu_pte_write", VM_STAT(mmu_pte_write) },
202 { "mmu_pte_updated", VM_STAT(mmu_pte_updated) },
203 { "mmu_pde_zapped", VM_STAT(mmu_pde_zapped) },
204 { "mmu_flooded", VM_STAT(mmu_flooded) },
205 { "mmu_recycled", VM_STAT(mmu_recycled) },
dfc5aa00 206 { "mmu_cache_miss", VM_STAT(mmu_cache_miss) },
4731d4c7 207 { "mmu_unsync", VM_STAT(mmu_unsync) },
0f74a24c 208 { "remote_tlb_flush", VM_STAT(remote_tlb_flush) },
05da4558 209 { "largepages", VM_STAT(lpages) },
f3414bc7
DM
210 { "max_mmu_page_hash_collisions",
211 VM_STAT(max_mmu_page_hash_collisions) },
417bc304
HB
212 { NULL }
213};
214
2acf923e
DC
215u64 __read_mostly host_xcr0;
216
b666a4b6
MO
217struct kmem_cache *x86_fpu_cache;
218EXPORT_SYMBOL_GPL(x86_fpu_cache);
219
b6785def 220static int emulator_fix_hypercall(struct x86_emulate_ctxt *ctxt);
d6aa1000 221
af585b92
GN
222static inline void kvm_async_pf_hash_reset(struct kvm_vcpu *vcpu)
223{
224 int i;
225 for (i = 0; i < roundup_pow_of_two(ASYNC_PF_PER_VCPU); i++)
226 vcpu->arch.apf.gfns[i] = ~0;
227}
228
18863bdd
AK
229static void kvm_on_user_return(struct user_return_notifier *urn)
230{
231 unsigned slot;
18863bdd
AK
232 struct kvm_shared_msrs *locals
233 = container_of(urn, struct kvm_shared_msrs, urn);
2bf78fa7 234 struct kvm_shared_msr_values *values;
1650b4eb
IA
235 unsigned long flags;
236
237 /*
238 * Disabling irqs at this point since the following code could be
239 * interrupted and executed through kvm_arch_hardware_disable()
240 */
241 local_irq_save(flags);
242 if (locals->registered) {
243 locals->registered = false;
244 user_return_notifier_unregister(urn);
245 }
246 local_irq_restore(flags);
18863bdd 247 for (slot = 0; slot < shared_msrs_global.nr; ++slot) {
2bf78fa7
SY
248 values = &locals->values[slot];
249 if (values->host != values->curr) {
250 wrmsrl(shared_msrs_global.msrs[slot], values->host);
251 values->curr = values->host;
18863bdd
AK
252 }
253 }
18863bdd
AK
254}
255
2bf78fa7 256static void shared_msr_update(unsigned slot, u32 msr)
18863bdd 257{
18863bdd 258 u64 value;
013f6a5d
MT
259 unsigned int cpu = smp_processor_id();
260 struct kvm_shared_msrs *smsr = per_cpu_ptr(shared_msrs, cpu);
18863bdd 261
2bf78fa7
SY
262 /* only read, and nobody should modify it at this time,
263 * so don't need lock */
264 if (slot >= shared_msrs_global.nr) {
265 printk(KERN_ERR "kvm: invalid MSR slot!");
266 return;
267 }
268 rdmsrl_safe(msr, &value);
269 smsr->values[slot].host = value;
270 smsr->values[slot].curr = value;
271}
272
273void kvm_define_shared_msr(unsigned slot, u32 msr)
274{
0123be42 275 BUG_ON(slot >= KVM_NR_SHARED_MSRS);
c847fe88 276 shared_msrs_global.msrs[slot] = msr;
18863bdd
AK
277 if (slot >= shared_msrs_global.nr)
278 shared_msrs_global.nr = slot + 1;
18863bdd
AK
279}
280EXPORT_SYMBOL_GPL(kvm_define_shared_msr);
281
282static void kvm_shared_msr_cpu_online(void)
283{
284 unsigned i;
18863bdd
AK
285
286 for (i = 0; i < shared_msrs_global.nr; ++i)
2bf78fa7 287 shared_msr_update(i, shared_msrs_global.msrs[i]);
18863bdd
AK
288}
289
8b3c3104 290int kvm_set_shared_msr(unsigned slot, u64 value, u64 mask)
18863bdd 291{
013f6a5d
MT
292 unsigned int cpu = smp_processor_id();
293 struct kvm_shared_msrs *smsr = per_cpu_ptr(shared_msrs, cpu);
8b3c3104 294 int err;
18863bdd 295
2bf78fa7 296 if (((value ^ smsr->values[slot].curr) & mask) == 0)
8b3c3104 297 return 0;
2bf78fa7 298 smsr->values[slot].curr = value;
8b3c3104
AH
299 err = wrmsrl_safe(shared_msrs_global.msrs[slot], value);
300 if (err)
301 return 1;
302
18863bdd
AK
303 if (!smsr->registered) {
304 smsr->urn.on_user_return = kvm_on_user_return;
305 user_return_notifier_register(&smsr->urn);
306 smsr->registered = true;
307 }
8b3c3104 308 return 0;
18863bdd
AK
309}
310EXPORT_SYMBOL_GPL(kvm_set_shared_msr);
311
13a34e06 312static void drop_user_return_notifiers(void)
3548bab5 313{
013f6a5d
MT
314 unsigned int cpu = smp_processor_id();
315 struct kvm_shared_msrs *smsr = per_cpu_ptr(shared_msrs, cpu);
3548bab5
AK
316
317 if (smsr->registered)
318 kvm_on_user_return(&smsr->urn);
319}
320
6866b83e
CO
321u64 kvm_get_apic_base(struct kvm_vcpu *vcpu)
322{
8a5a87d9 323 return vcpu->arch.apic_base;
6866b83e
CO
324}
325EXPORT_SYMBOL_GPL(kvm_get_apic_base);
326
58871649
JM
327enum lapic_mode kvm_get_apic_mode(struct kvm_vcpu *vcpu)
328{
329 return kvm_apic_mode(kvm_get_apic_base(vcpu));
330}
331EXPORT_SYMBOL_GPL(kvm_get_apic_mode);
332
58cb628d
JK
333int kvm_set_apic_base(struct kvm_vcpu *vcpu, struct msr_data *msr_info)
334{
58871649
JM
335 enum lapic_mode old_mode = kvm_get_apic_mode(vcpu);
336 enum lapic_mode new_mode = kvm_apic_mode(msr_info->data);
d6321d49
RK
337 u64 reserved_bits = ((~0ULL) << cpuid_maxphyaddr(vcpu)) | 0x2ff |
338 (guest_cpuid_has(vcpu, X86_FEATURE_X2APIC) ? 0 : X2APIC_ENABLE);
58cb628d 339
58871649 340 if ((msr_info->data & reserved_bits) != 0 || new_mode == LAPIC_MODE_INVALID)
58cb628d 341 return 1;
58871649
JM
342 if (!msr_info->host_initiated) {
343 if (old_mode == LAPIC_MODE_X2APIC && new_mode == LAPIC_MODE_XAPIC)
344 return 1;
345 if (old_mode == LAPIC_MODE_DISABLED && new_mode == LAPIC_MODE_X2APIC)
346 return 1;
347 }
58cb628d
JK
348
349 kvm_lapic_set_base(vcpu, msr_info->data);
350 return 0;
6866b83e
CO
351}
352EXPORT_SYMBOL_GPL(kvm_set_apic_base);
353
2605fc21 354asmlinkage __visible void kvm_spurious_fault(void)
e3ba45b8
GL
355{
356 /* Fault while not rebooting. We want the trace. */
357 BUG();
358}
359EXPORT_SYMBOL_GPL(kvm_spurious_fault);
360
3fd28fce
ED
361#define EXCPT_BENIGN 0
362#define EXCPT_CONTRIBUTORY 1
363#define EXCPT_PF 2
364
365static int exception_class(int vector)
366{
367 switch (vector) {
368 case PF_VECTOR:
369 return EXCPT_PF;
370 case DE_VECTOR:
371 case TS_VECTOR:
372 case NP_VECTOR:
373 case SS_VECTOR:
374 case GP_VECTOR:
375 return EXCPT_CONTRIBUTORY;
376 default:
377 break;
378 }
379 return EXCPT_BENIGN;
380}
381
d6e8c854
NA
382#define EXCPT_FAULT 0
383#define EXCPT_TRAP 1
384#define EXCPT_ABORT 2
385#define EXCPT_INTERRUPT 3
386
387static int exception_type(int vector)
388{
389 unsigned int mask;
390
391 if (WARN_ON(vector > 31 || vector == NMI_VECTOR))
392 return EXCPT_INTERRUPT;
393
394 mask = 1 << vector;
395
396 /* #DB is trap, as instruction watchpoints are handled elsewhere */
397 if (mask & ((1 << DB_VECTOR) | (1 << BP_VECTOR) | (1 << OF_VECTOR)))
398 return EXCPT_TRAP;
399
400 if (mask & ((1 << DF_VECTOR) | (1 << MC_VECTOR)))
401 return EXCPT_ABORT;
402
403 /* Reserved exceptions will result in fault */
404 return EXCPT_FAULT;
405}
406
da998b46
JM
407void kvm_deliver_exception_payload(struct kvm_vcpu *vcpu)
408{
409 unsigned nr = vcpu->arch.exception.nr;
410 bool has_payload = vcpu->arch.exception.has_payload;
411 unsigned long payload = vcpu->arch.exception.payload;
412
413 if (!has_payload)
414 return;
415
416 switch (nr) {
f10c729f
JM
417 case DB_VECTOR:
418 /*
419 * "Certain debug exceptions may clear bit 0-3. The
420 * remaining contents of the DR6 register are never
421 * cleared by the processor".
422 */
423 vcpu->arch.dr6 &= ~DR_TRAP_BITS;
424 /*
425 * DR6.RTM is set by all #DB exceptions that don't clear it.
426 */
427 vcpu->arch.dr6 |= DR6_RTM;
428 vcpu->arch.dr6 |= payload;
429 /*
430 * Bit 16 should be set in the payload whenever the #DB
431 * exception should clear DR6.RTM. This makes the payload
432 * compatible with the pending debug exceptions under VMX.
433 * Though not currently documented in the SDM, this also
434 * makes the payload compatible with the exit qualification
435 * for #DB exceptions under VMX.
436 */
437 vcpu->arch.dr6 ^= payload & DR6_RTM;
438 break;
da998b46
JM
439 case PF_VECTOR:
440 vcpu->arch.cr2 = payload;
441 break;
442 }
443
444 vcpu->arch.exception.has_payload = false;
445 vcpu->arch.exception.payload = 0;
446}
447EXPORT_SYMBOL_GPL(kvm_deliver_exception_payload);
448
3fd28fce 449static void kvm_multiple_exception(struct kvm_vcpu *vcpu,
ce7ddec4 450 unsigned nr, bool has_error, u32 error_code,
91e86d22 451 bool has_payload, unsigned long payload, bool reinject)
3fd28fce
ED
452{
453 u32 prev_nr;
454 int class1, class2;
455
3842d135
AK
456 kvm_make_request(KVM_REQ_EVENT, vcpu);
457
664f8e26 458 if (!vcpu->arch.exception.pending && !vcpu->arch.exception.injected) {
3fd28fce 459 queue:
3ffb2468
NA
460 if (has_error && !is_protmode(vcpu))
461 has_error = false;
664f8e26
WL
462 if (reinject) {
463 /*
464 * On vmentry, vcpu->arch.exception.pending is only
465 * true if an event injection was blocked by
466 * nested_run_pending. In that case, however,
467 * vcpu_enter_guest requests an immediate exit,
468 * and the guest shouldn't proceed far enough to
469 * need reinjection.
470 */
471 WARN_ON_ONCE(vcpu->arch.exception.pending);
472 vcpu->arch.exception.injected = true;
91e86d22
JM
473 if (WARN_ON_ONCE(has_payload)) {
474 /*
475 * A reinjected event has already
476 * delivered its payload.
477 */
478 has_payload = false;
479 payload = 0;
480 }
664f8e26
WL
481 } else {
482 vcpu->arch.exception.pending = true;
483 vcpu->arch.exception.injected = false;
484 }
3fd28fce
ED
485 vcpu->arch.exception.has_error_code = has_error;
486 vcpu->arch.exception.nr = nr;
487 vcpu->arch.exception.error_code = error_code;
91e86d22
JM
488 vcpu->arch.exception.has_payload = has_payload;
489 vcpu->arch.exception.payload = payload;
da998b46
JM
490 /*
491 * In guest mode, payload delivery should be deferred,
492 * so that the L1 hypervisor can intercept #PF before
f10c729f
JM
493 * CR2 is modified (or intercept #DB before DR6 is
494 * modified under nVMX). However, for ABI
495 * compatibility with KVM_GET_VCPU_EVENTS and
496 * KVM_SET_VCPU_EVENTS, we can't delay payload
497 * delivery unless userspace has enabled this
498 * functionality via the per-VM capability,
499 * KVM_CAP_EXCEPTION_PAYLOAD.
da998b46
JM
500 */
501 if (!vcpu->kvm->arch.exception_payload_enabled ||
502 !is_guest_mode(vcpu))
503 kvm_deliver_exception_payload(vcpu);
3fd28fce
ED
504 return;
505 }
506
507 /* to check exception */
508 prev_nr = vcpu->arch.exception.nr;
509 if (prev_nr == DF_VECTOR) {
510 /* triple fault -> shutdown */
a8eeb04a 511 kvm_make_request(KVM_REQ_TRIPLE_FAULT, vcpu);
3fd28fce
ED
512 return;
513 }
514 class1 = exception_class(prev_nr);
515 class2 = exception_class(nr);
516 if ((class1 == EXCPT_CONTRIBUTORY && class2 == EXCPT_CONTRIBUTORY)
517 || (class1 == EXCPT_PF && class2 != EXCPT_BENIGN)) {
664f8e26
WL
518 /*
519 * Generate double fault per SDM Table 5-5. Set
520 * exception.pending = true so that the double fault
521 * can trigger a nested vmexit.
522 */
3fd28fce 523 vcpu->arch.exception.pending = true;
664f8e26 524 vcpu->arch.exception.injected = false;
3fd28fce
ED
525 vcpu->arch.exception.has_error_code = true;
526 vcpu->arch.exception.nr = DF_VECTOR;
527 vcpu->arch.exception.error_code = 0;
c851436a
JM
528 vcpu->arch.exception.has_payload = false;
529 vcpu->arch.exception.payload = 0;
3fd28fce
ED
530 } else
531 /* replace previous exception with a new one in a hope
532 that instruction re-execution will regenerate lost
533 exception */
534 goto queue;
535}
536
298101da
AK
537void kvm_queue_exception(struct kvm_vcpu *vcpu, unsigned nr)
538{
91e86d22 539 kvm_multiple_exception(vcpu, nr, false, 0, false, 0, false);
298101da
AK
540}
541EXPORT_SYMBOL_GPL(kvm_queue_exception);
542
ce7ddec4
JR
543void kvm_requeue_exception(struct kvm_vcpu *vcpu, unsigned nr)
544{
91e86d22 545 kvm_multiple_exception(vcpu, nr, false, 0, false, 0, true);
ce7ddec4
JR
546}
547EXPORT_SYMBOL_GPL(kvm_requeue_exception);
548
f10c729f
JM
549static void kvm_queue_exception_p(struct kvm_vcpu *vcpu, unsigned nr,
550 unsigned long payload)
551{
552 kvm_multiple_exception(vcpu, nr, false, 0, true, payload, false);
553}
554
da998b46
JM
555static void kvm_queue_exception_e_p(struct kvm_vcpu *vcpu, unsigned nr,
556 u32 error_code, unsigned long payload)
557{
558 kvm_multiple_exception(vcpu, nr, true, error_code,
559 true, payload, false);
560}
561
6affcbed 562int kvm_complete_insn_gp(struct kvm_vcpu *vcpu, int err)
c3c91fee 563{
db8fcefa
AP
564 if (err)
565 kvm_inject_gp(vcpu, 0);
566 else
6affcbed
KH
567 return kvm_skip_emulated_instruction(vcpu);
568
569 return 1;
db8fcefa
AP
570}
571EXPORT_SYMBOL_GPL(kvm_complete_insn_gp);
8df25a32 572
6389ee94 573void kvm_inject_page_fault(struct kvm_vcpu *vcpu, struct x86_exception *fault)
c3c91fee
AK
574{
575 ++vcpu->stat.pf_guest;
adfe20fb
WL
576 vcpu->arch.exception.nested_apf =
577 is_guest_mode(vcpu) && fault->async_page_fault;
da998b46 578 if (vcpu->arch.exception.nested_apf) {
adfe20fb 579 vcpu->arch.apf.nested_apf_token = fault->address;
da998b46
JM
580 kvm_queue_exception_e(vcpu, PF_VECTOR, fault->error_code);
581 } else {
582 kvm_queue_exception_e_p(vcpu, PF_VECTOR, fault->error_code,
583 fault->address);
584 }
c3c91fee 585}
27d6c865 586EXPORT_SYMBOL_GPL(kvm_inject_page_fault);
c3c91fee 587
ef54bcfe 588static bool kvm_propagate_fault(struct kvm_vcpu *vcpu, struct x86_exception *fault)
d4f8cf66 589{
6389ee94
AK
590 if (mmu_is_nested(vcpu) && !fault->nested_page_fault)
591 vcpu->arch.nested_mmu.inject_page_fault(vcpu, fault);
d4f8cf66 592 else
44dd3ffa 593 vcpu->arch.mmu->inject_page_fault(vcpu, fault);
ef54bcfe
PB
594
595 return fault->nested_page_fault;
d4f8cf66
JR
596}
597
3419ffc8
SY
598void kvm_inject_nmi(struct kvm_vcpu *vcpu)
599{
7460fb4a
AK
600 atomic_inc(&vcpu->arch.nmi_queued);
601 kvm_make_request(KVM_REQ_NMI, vcpu);
3419ffc8
SY
602}
603EXPORT_SYMBOL_GPL(kvm_inject_nmi);
604
298101da
AK
605void kvm_queue_exception_e(struct kvm_vcpu *vcpu, unsigned nr, u32 error_code)
606{
91e86d22 607 kvm_multiple_exception(vcpu, nr, true, error_code, false, 0, false);
298101da
AK
608}
609EXPORT_SYMBOL_GPL(kvm_queue_exception_e);
610
ce7ddec4
JR
611void kvm_requeue_exception_e(struct kvm_vcpu *vcpu, unsigned nr, u32 error_code)
612{
91e86d22 613 kvm_multiple_exception(vcpu, nr, true, error_code, false, 0, true);
ce7ddec4
JR
614}
615EXPORT_SYMBOL_GPL(kvm_requeue_exception_e);
616
0a79b009
AK
617/*
618 * Checks if cpl <= required_cpl; if true, return true. Otherwise queue
619 * a #GP and return false.
620 */
621bool kvm_require_cpl(struct kvm_vcpu *vcpu, int required_cpl)
298101da 622{
0a79b009
AK
623 if (kvm_x86_ops->get_cpl(vcpu) <= required_cpl)
624 return true;
625 kvm_queue_exception_e(vcpu, GP_VECTOR, 0);
626 return false;
298101da 627}
0a79b009 628EXPORT_SYMBOL_GPL(kvm_require_cpl);
298101da 629
16f8a6f9
NA
630bool kvm_require_dr(struct kvm_vcpu *vcpu, int dr)
631{
632 if ((dr != 4 && dr != 5) || !kvm_read_cr4_bits(vcpu, X86_CR4_DE))
633 return true;
634
635 kvm_queue_exception(vcpu, UD_VECTOR);
636 return false;
637}
638EXPORT_SYMBOL_GPL(kvm_require_dr);
639
ec92fe44
JR
640/*
641 * This function will be used to read from the physical memory of the currently
54bf36aa 642 * running guest. The difference to kvm_vcpu_read_guest_page is that this function
ec92fe44
JR
643 * can read from guest physical or from the guest's guest physical memory.
644 */
645int kvm_read_guest_page_mmu(struct kvm_vcpu *vcpu, struct kvm_mmu *mmu,
646 gfn_t ngfn, void *data, int offset, int len,
647 u32 access)
648{
54987b7a 649 struct x86_exception exception;
ec92fe44
JR
650 gfn_t real_gfn;
651 gpa_t ngpa;
652
653 ngpa = gfn_to_gpa(ngfn);
54987b7a 654 real_gfn = mmu->translate_gpa(vcpu, ngpa, access, &exception);
ec92fe44
JR
655 if (real_gfn == UNMAPPED_GVA)
656 return -EFAULT;
657
658 real_gfn = gpa_to_gfn(real_gfn);
659
54bf36aa 660 return kvm_vcpu_read_guest_page(vcpu, real_gfn, data, offset, len);
ec92fe44
JR
661}
662EXPORT_SYMBOL_GPL(kvm_read_guest_page_mmu);
663
69b0049a 664static int kvm_read_nested_guest_page(struct kvm_vcpu *vcpu, gfn_t gfn,
3d06b8bf
JR
665 void *data, int offset, int len, u32 access)
666{
667 return kvm_read_guest_page_mmu(vcpu, vcpu->arch.walk_mmu, gfn,
668 data, offset, len, access);
669}
670
a03490ed
CO
671/*
672 * Load the pae pdptrs. Return true is they are all valid.
673 */
ff03a073 674int load_pdptrs(struct kvm_vcpu *vcpu, struct kvm_mmu *mmu, unsigned long cr3)
a03490ed
CO
675{
676 gfn_t pdpt_gfn = cr3 >> PAGE_SHIFT;
677 unsigned offset = ((cr3 & (PAGE_SIZE-1)) >> 5) << 2;
678 int i;
679 int ret;
ff03a073 680 u64 pdpte[ARRAY_SIZE(mmu->pdptrs)];
a03490ed 681
ff03a073
JR
682 ret = kvm_read_guest_page_mmu(vcpu, mmu, pdpt_gfn, pdpte,
683 offset * sizeof(u64), sizeof(pdpte),
684 PFERR_USER_MASK|PFERR_WRITE_MASK);
a03490ed
CO
685 if (ret < 0) {
686 ret = 0;
687 goto out;
688 }
689 for (i = 0; i < ARRAY_SIZE(pdpte); ++i) {
812f30b2 690 if ((pdpte[i] & PT_PRESENT_MASK) &&
a0a64f50 691 (pdpte[i] &
44dd3ffa 692 vcpu->arch.mmu->guest_rsvd_check.rsvd_bits_mask[0][2])) {
a03490ed
CO
693 ret = 0;
694 goto out;
695 }
696 }
697 ret = 1;
698
ff03a073 699 memcpy(mmu->pdptrs, pdpte, sizeof(mmu->pdptrs));
6de4f3ad
AK
700 __set_bit(VCPU_EXREG_PDPTR,
701 (unsigned long *)&vcpu->arch.regs_avail);
702 __set_bit(VCPU_EXREG_PDPTR,
703 (unsigned long *)&vcpu->arch.regs_dirty);
a03490ed 704out:
a03490ed
CO
705
706 return ret;
707}
cc4b6871 708EXPORT_SYMBOL_GPL(load_pdptrs);
a03490ed 709
9ed38ffa 710bool pdptrs_changed(struct kvm_vcpu *vcpu)
d835dfec 711{
ff03a073 712 u64 pdpte[ARRAY_SIZE(vcpu->arch.walk_mmu->pdptrs)];
d835dfec 713 bool changed = true;
3d06b8bf
JR
714 int offset;
715 gfn_t gfn;
d835dfec
AK
716 int r;
717
d35b34a9 718 if (is_long_mode(vcpu) || !is_pae(vcpu) || !is_paging(vcpu))
d835dfec
AK
719 return false;
720
6de4f3ad
AK
721 if (!test_bit(VCPU_EXREG_PDPTR,
722 (unsigned long *)&vcpu->arch.regs_avail))
723 return true;
724
a512177e
PB
725 gfn = (kvm_read_cr3(vcpu) & 0xffffffe0ul) >> PAGE_SHIFT;
726 offset = (kvm_read_cr3(vcpu) & 0xffffffe0ul) & (PAGE_SIZE - 1);
3d06b8bf
JR
727 r = kvm_read_nested_guest_page(vcpu, gfn, pdpte, offset, sizeof(pdpte),
728 PFERR_USER_MASK | PFERR_WRITE_MASK);
d835dfec
AK
729 if (r < 0)
730 goto out;
ff03a073 731 changed = memcmp(pdpte, vcpu->arch.walk_mmu->pdptrs, sizeof(pdpte)) != 0;
d835dfec 732out:
d835dfec
AK
733
734 return changed;
735}
9ed38ffa 736EXPORT_SYMBOL_GPL(pdptrs_changed);
d835dfec 737
49a9b07e 738int kvm_set_cr0(struct kvm_vcpu *vcpu, unsigned long cr0)
a03490ed 739{
aad82703 740 unsigned long old_cr0 = kvm_read_cr0(vcpu);
d81135a5 741 unsigned long update_bits = X86_CR0_PG | X86_CR0_WP;
aad82703 742
f9a48e6a
AK
743 cr0 |= X86_CR0_ET;
744
ab344828 745#ifdef CONFIG_X86_64
0f12244f
GN
746 if (cr0 & 0xffffffff00000000UL)
747 return 1;
ab344828
GN
748#endif
749
750 cr0 &= ~CR0_RESERVED_BITS;
a03490ed 751
0f12244f
GN
752 if ((cr0 & X86_CR0_NW) && !(cr0 & X86_CR0_CD))
753 return 1;
a03490ed 754
0f12244f
GN
755 if ((cr0 & X86_CR0_PG) && !(cr0 & X86_CR0_PE))
756 return 1;
a03490ed
CO
757
758 if (!is_paging(vcpu) && (cr0 & X86_CR0_PG)) {
759#ifdef CONFIG_X86_64
f6801dff 760 if ((vcpu->arch.efer & EFER_LME)) {
a03490ed
CO
761 int cs_db, cs_l;
762
0f12244f
GN
763 if (!is_pae(vcpu))
764 return 1;
a03490ed 765 kvm_x86_ops->get_cs_db_l_bits(vcpu, &cs_db, &cs_l);
0f12244f
GN
766 if (cs_l)
767 return 1;
a03490ed
CO
768 } else
769#endif
ff03a073 770 if (is_pae(vcpu) && !load_pdptrs(vcpu, vcpu->arch.walk_mmu,
9f8fe504 771 kvm_read_cr3(vcpu)))
0f12244f 772 return 1;
a03490ed
CO
773 }
774
ad756a16
MJ
775 if (!(cr0 & X86_CR0_PG) && kvm_read_cr4_bits(vcpu, X86_CR4_PCIDE))
776 return 1;
777
a03490ed 778 kvm_x86_ops->set_cr0(vcpu, cr0);
a03490ed 779
d170c419 780 if ((cr0 ^ old_cr0) & X86_CR0_PG) {
e5f3f027 781 kvm_clear_async_pf_completion_queue(vcpu);
d170c419
LJ
782 kvm_async_pf_hash_reset(vcpu);
783 }
e5f3f027 784
aad82703
SY
785 if ((cr0 ^ old_cr0) & update_bits)
786 kvm_mmu_reset_context(vcpu);
b18d5431 787
879ae188
LE
788 if (((cr0 ^ old_cr0) & X86_CR0_CD) &&
789 kvm_arch_has_noncoherent_dma(vcpu->kvm) &&
790 !kvm_check_has_quirk(vcpu->kvm, KVM_X86_QUIRK_CD_NW_CLEARED))
b18d5431
XG
791 kvm_zap_gfn_range(vcpu->kvm, 0, ~0ULL);
792
0f12244f
GN
793 return 0;
794}
2d3ad1f4 795EXPORT_SYMBOL_GPL(kvm_set_cr0);
a03490ed 796
2d3ad1f4 797void kvm_lmsw(struct kvm_vcpu *vcpu, unsigned long msw)
a03490ed 798{
49a9b07e 799 (void)kvm_set_cr0(vcpu, kvm_read_cr0_bits(vcpu, ~0x0eul) | (msw & 0x0f));
a03490ed 800}
2d3ad1f4 801EXPORT_SYMBOL_GPL(kvm_lmsw);
a03490ed 802
42bdf991
MT
803static void kvm_load_guest_xcr0(struct kvm_vcpu *vcpu)
804{
805 if (kvm_read_cr4_bits(vcpu, X86_CR4_OSXSAVE) &&
806 !vcpu->guest_xcr0_loaded) {
807 /* kvm_set_xcr() also depends on this */
476b7ada
PB
808 if (vcpu->arch.xcr0 != host_xcr0)
809 xsetbv(XCR_XFEATURE_ENABLED_MASK, vcpu->arch.xcr0);
42bdf991
MT
810 vcpu->guest_xcr0_loaded = 1;
811 }
812}
813
814static void kvm_put_guest_xcr0(struct kvm_vcpu *vcpu)
815{
816 if (vcpu->guest_xcr0_loaded) {
817 if (vcpu->arch.xcr0 != host_xcr0)
818 xsetbv(XCR_XFEATURE_ENABLED_MASK, host_xcr0);
819 vcpu->guest_xcr0_loaded = 0;
820 }
821}
822
69b0049a 823static int __kvm_set_xcr(struct kvm_vcpu *vcpu, u32 index, u64 xcr)
2acf923e 824{
56c103ec
LJ
825 u64 xcr0 = xcr;
826 u64 old_xcr0 = vcpu->arch.xcr0;
46c34cb0 827 u64 valid_bits;
2acf923e
DC
828
829 /* Only support XCR_XFEATURE_ENABLED_MASK(xcr0) now */
830 if (index != XCR_XFEATURE_ENABLED_MASK)
831 return 1;
d91cab78 832 if (!(xcr0 & XFEATURE_MASK_FP))
2acf923e 833 return 1;
d91cab78 834 if ((xcr0 & XFEATURE_MASK_YMM) && !(xcr0 & XFEATURE_MASK_SSE))
2acf923e 835 return 1;
46c34cb0
PB
836
837 /*
838 * Do not allow the guest to set bits that we do not support
839 * saving. However, xcr0 bit 0 is always set, even if the
840 * emulated CPU does not support XSAVE (see fx_init).
841 */
d91cab78 842 valid_bits = vcpu->arch.guest_supported_xcr0 | XFEATURE_MASK_FP;
46c34cb0 843 if (xcr0 & ~valid_bits)
2acf923e 844 return 1;
46c34cb0 845
d91cab78
DH
846 if ((!(xcr0 & XFEATURE_MASK_BNDREGS)) !=
847 (!(xcr0 & XFEATURE_MASK_BNDCSR)))
390bd528
LJ
848 return 1;
849
d91cab78
DH
850 if (xcr0 & XFEATURE_MASK_AVX512) {
851 if (!(xcr0 & XFEATURE_MASK_YMM))
612263b3 852 return 1;
d91cab78 853 if ((xcr0 & XFEATURE_MASK_AVX512) != XFEATURE_MASK_AVX512)
612263b3
CP
854 return 1;
855 }
2acf923e 856 vcpu->arch.xcr0 = xcr0;
56c103ec 857
d91cab78 858 if ((xcr0 ^ old_xcr0) & XFEATURE_MASK_EXTEND)
56c103ec 859 kvm_update_cpuid(vcpu);
2acf923e
DC
860 return 0;
861}
862
863int kvm_set_xcr(struct kvm_vcpu *vcpu, u32 index, u64 xcr)
864{
764bcbc5
Z
865 if (kvm_x86_ops->get_cpl(vcpu) != 0 ||
866 __kvm_set_xcr(vcpu, index, xcr)) {
2acf923e
DC
867 kvm_inject_gp(vcpu, 0);
868 return 1;
869 }
870 return 0;
871}
872EXPORT_SYMBOL_GPL(kvm_set_xcr);
873
a83b29c6 874int kvm_set_cr4(struct kvm_vcpu *vcpu, unsigned long cr4)
a03490ed 875{
fc78f519 876 unsigned long old_cr4 = kvm_read_cr4(vcpu);
0be0226f 877 unsigned long pdptr_bits = X86_CR4_PGE | X86_CR4_PSE | X86_CR4_PAE |
b9baba86 878 X86_CR4_SMEP | X86_CR4_SMAP | X86_CR4_PKE;
0be0226f 879
0f12244f
GN
880 if (cr4 & CR4_RESERVED_BITS)
881 return 1;
a03490ed 882
d6321d49 883 if (!guest_cpuid_has(vcpu, X86_FEATURE_XSAVE) && (cr4 & X86_CR4_OSXSAVE))
2acf923e
DC
884 return 1;
885
d6321d49 886 if (!guest_cpuid_has(vcpu, X86_FEATURE_SMEP) && (cr4 & X86_CR4_SMEP))
2acf923e
DC
887 return 1;
888
d6321d49 889 if (!guest_cpuid_has(vcpu, X86_FEATURE_SMAP) && (cr4 & X86_CR4_SMAP))
c68b734f
YW
890 return 1;
891
d6321d49 892 if (!guest_cpuid_has(vcpu, X86_FEATURE_FSGSBASE) && (cr4 & X86_CR4_FSGSBASE))
97ec8c06
FW
893 return 1;
894
d6321d49 895 if (!guest_cpuid_has(vcpu, X86_FEATURE_PKU) && (cr4 & X86_CR4_PKE))
74dc2b4f
YW
896 return 1;
897
fd8cb433 898 if (!guest_cpuid_has(vcpu, X86_FEATURE_LA57) && (cr4 & X86_CR4_LA57))
b9baba86
HH
899 return 1;
900
ae3e61e1
PB
901 if (!guest_cpuid_has(vcpu, X86_FEATURE_UMIP) && (cr4 & X86_CR4_UMIP))
902 return 1;
903
a03490ed 904 if (is_long_mode(vcpu)) {
0f12244f
GN
905 if (!(cr4 & X86_CR4_PAE))
906 return 1;
a2edf57f
AK
907 } else if (is_paging(vcpu) && (cr4 & X86_CR4_PAE)
908 && ((cr4 ^ old_cr4) & pdptr_bits)
9f8fe504
AK
909 && !load_pdptrs(vcpu, vcpu->arch.walk_mmu,
910 kvm_read_cr3(vcpu)))
0f12244f
GN
911 return 1;
912
ad756a16 913 if ((cr4 & X86_CR4_PCIDE) && !(old_cr4 & X86_CR4_PCIDE)) {
d6321d49 914 if (!guest_cpuid_has(vcpu, X86_FEATURE_PCID))
ad756a16
MJ
915 return 1;
916
917 /* PCID can not be enabled when cr3[11:0]!=000H or EFER.LMA=0 */
918 if ((kvm_read_cr3(vcpu) & X86_CR3_PCID_MASK) || !is_long_mode(vcpu))
919 return 1;
920 }
921
5e1746d6 922 if (kvm_x86_ops->set_cr4(vcpu, cr4))
0f12244f 923 return 1;
a03490ed 924
ad756a16
MJ
925 if (((cr4 ^ old_cr4) & pdptr_bits) ||
926 (!(cr4 & X86_CR4_PCIDE) && (old_cr4 & X86_CR4_PCIDE)))
aad82703 927 kvm_mmu_reset_context(vcpu);
0f12244f 928
b9baba86 929 if ((cr4 ^ old_cr4) & (X86_CR4_OSXSAVE | X86_CR4_PKE))
00b27a3e 930 kvm_update_cpuid(vcpu);
2acf923e 931
0f12244f
GN
932 return 0;
933}
2d3ad1f4 934EXPORT_SYMBOL_GPL(kvm_set_cr4);
a03490ed 935
2390218b 936int kvm_set_cr3(struct kvm_vcpu *vcpu, unsigned long cr3)
a03490ed 937{
ade61e28 938 bool skip_tlb_flush = false;
ac146235 939#ifdef CONFIG_X86_64
c19986fe
JS
940 bool pcid_enabled = kvm_read_cr4_bits(vcpu, X86_CR4_PCIDE);
941
ade61e28 942 if (pcid_enabled) {
208320ba
JS
943 skip_tlb_flush = cr3 & X86_CR3_PCID_NOFLUSH;
944 cr3 &= ~X86_CR3_PCID_NOFLUSH;
ade61e28 945 }
ac146235 946#endif
9d88fca7 947
9f8fe504 948 if (cr3 == kvm_read_cr3(vcpu) && !pdptrs_changed(vcpu)) {
956bf353
JS
949 if (!skip_tlb_flush) {
950 kvm_mmu_sync_roots(vcpu);
ade61e28 951 kvm_make_request(KVM_REQ_TLB_FLUSH, vcpu);
956bf353 952 }
0f12244f 953 return 0;
d835dfec
AK
954 }
955
d1cd3ce9 956 if (is_long_mode(vcpu) &&
a780a3ea 957 (cr3 & rsvd_bits(cpuid_maxphyaddr(vcpu), 63)))
d1cd3ce9
YZ
958 return 1;
959 else if (is_pae(vcpu) && is_paging(vcpu) &&
d9f89b88 960 !load_pdptrs(vcpu, vcpu->arch.walk_mmu, cr3))
346874c9 961 return 1;
a03490ed 962
ade61e28 963 kvm_mmu_new_cr3(vcpu, cr3, skip_tlb_flush);
0f12244f 964 vcpu->arch.cr3 = cr3;
aff48baa 965 __set_bit(VCPU_EXREG_CR3, (ulong *)&vcpu->arch.regs_avail);
7c390d35 966
0f12244f
GN
967 return 0;
968}
2d3ad1f4 969EXPORT_SYMBOL_GPL(kvm_set_cr3);
a03490ed 970
eea1cff9 971int kvm_set_cr8(struct kvm_vcpu *vcpu, unsigned long cr8)
a03490ed 972{
0f12244f
GN
973 if (cr8 & CR8_RESERVED_BITS)
974 return 1;
35754c98 975 if (lapic_in_kernel(vcpu))
a03490ed
CO
976 kvm_lapic_set_tpr(vcpu, cr8);
977 else
ad312c7c 978 vcpu->arch.cr8 = cr8;
0f12244f
GN
979 return 0;
980}
2d3ad1f4 981EXPORT_SYMBOL_GPL(kvm_set_cr8);
a03490ed 982
2d3ad1f4 983unsigned long kvm_get_cr8(struct kvm_vcpu *vcpu)
a03490ed 984{
35754c98 985 if (lapic_in_kernel(vcpu))
a03490ed
CO
986 return kvm_lapic_get_cr8(vcpu);
987 else
ad312c7c 988 return vcpu->arch.cr8;
a03490ed 989}
2d3ad1f4 990EXPORT_SYMBOL_GPL(kvm_get_cr8);
a03490ed 991
ae561ede
NA
992static void kvm_update_dr0123(struct kvm_vcpu *vcpu)
993{
994 int i;
995
996 if (!(vcpu->guest_debug & KVM_GUESTDBG_USE_HW_BP)) {
997 for (i = 0; i < KVM_NR_DB_REGS; i++)
998 vcpu->arch.eff_db[i] = vcpu->arch.db[i];
999 vcpu->arch.switch_db_regs |= KVM_DEBUGREG_RELOAD;
1000 }
1001}
1002
73aaf249
JK
1003static void kvm_update_dr6(struct kvm_vcpu *vcpu)
1004{
1005 if (!(vcpu->guest_debug & KVM_GUESTDBG_USE_HW_BP))
1006 kvm_x86_ops->set_dr6(vcpu, vcpu->arch.dr6);
1007}
1008
c8639010
JK
1009static void kvm_update_dr7(struct kvm_vcpu *vcpu)
1010{
1011 unsigned long dr7;
1012
1013 if (vcpu->guest_debug & KVM_GUESTDBG_USE_HW_BP)
1014 dr7 = vcpu->arch.guest_debug_dr7;
1015 else
1016 dr7 = vcpu->arch.dr7;
1017 kvm_x86_ops->set_dr7(vcpu, dr7);
360b948d
PB
1018 vcpu->arch.switch_db_regs &= ~KVM_DEBUGREG_BP_ENABLED;
1019 if (dr7 & DR7_BP_EN_MASK)
1020 vcpu->arch.switch_db_regs |= KVM_DEBUGREG_BP_ENABLED;
c8639010
JK
1021}
1022
6f43ed01
NA
1023static u64 kvm_dr6_fixed(struct kvm_vcpu *vcpu)
1024{
1025 u64 fixed = DR6_FIXED_1;
1026
d6321d49 1027 if (!guest_cpuid_has(vcpu, X86_FEATURE_RTM))
6f43ed01
NA
1028 fixed |= DR6_RTM;
1029 return fixed;
1030}
1031
338dbc97 1032static int __kvm_set_dr(struct kvm_vcpu *vcpu, int dr, unsigned long val)
020df079
GN
1033{
1034 switch (dr) {
1035 case 0 ... 3:
1036 vcpu->arch.db[dr] = val;
1037 if (!(vcpu->guest_debug & KVM_GUESTDBG_USE_HW_BP))
1038 vcpu->arch.eff_db[dr] = val;
1039 break;
1040 case 4:
020df079
GN
1041 /* fall through */
1042 case 6:
338dbc97
GN
1043 if (val & 0xffffffff00000000ULL)
1044 return -1; /* #GP */
6f43ed01 1045 vcpu->arch.dr6 = (val & DR6_VOLATILE) | kvm_dr6_fixed(vcpu);
73aaf249 1046 kvm_update_dr6(vcpu);
020df079
GN
1047 break;
1048 case 5:
020df079
GN
1049 /* fall through */
1050 default: /* 7 */
338dbc97
GN
1051 if (val & 0xffffffff00000000ULL)
1052 return -1; /* #GP */
020df079 1053 vcpu->arch.dr7 = (val & DR7_VOLATILE) | DR7_FIXED_1;
c8639010 1054 kvm_update_dr7(vcpu);
020df079
GN
1055 break;
1056 }
1057
1058 return 0;
1059}
338dbc97
GN
1060
1061int kvm_set_dr(struct kvm_vcpu *vcpu, int dr, unsigned long val)
1062{
16f8a6f9 1063 if (__kvm_set_dr(vcpu, dr, val)) {
338dbc97 1064 kvm_inject_gp(vcpu, 0);
16f8a6f9
NA
1065 return 1;
1066 }
1067 return 0;
338dbc97 1068}
020df079
GN
1069EXPORT_SYMBOL_GPL(kvm_set_dr);
1070
16f8a6f9 1071int kvm_get_dr(struct kvm_vcpu *vcpu, int dr, unsigned long *val)
020df079
GN
1072{
1073 switch (dr) {
1074 case 0 ... 3:
1075 *val = vcpu->arch.db[dr];
1076 break;
1077 case 4:
020df079
GN
1078 /* fall through */
1079 case 6:
73aaf249
JK
1080 if (vcpu->guest_debug & KVM_GUESTDBG_USE_HW_BP)
1081 *val = vcpu->arch.dr6;
1082 else
1083 *val = kvm_x86_ops->get_dr6(vcpu);
020df079
GN
1084 break;
1085 case 5:
020df079
GN
1086 /* fall through */
1087 default: /* 7 */
1088 *val = vcpu->arch.dr7;
1089 break;
1090 }
338dbc97
GN
1091 return 0;
1092}
020df079
GN
1093EXPORT_SYMBOL_GPL(kvm_get_dr);
1094
022cd0e8
AK
1095bool kvm_rdpmc(struct kvm_vcpu *vcpu)
1096{
1097 u32 ecx = kvm_register_read(vcpu, VCPU_REGS_RCX);
1098 u64 data;
1099 int err;
1100
c6702c9d 1101 err = kvm_pmu_rdpmc(vcpu, ecx, &data);
022cd0e8
AK
1102 if (err)
1103 return err;
1104 kvm_register_write(vcpu, VCPU_REGS_RAX, (u32)data);
1105 kvm_register_write(vcpu, VCPU_REGS_RDX, data >> 32);
1106 return err;
1107}
1108EXPORT_SYMBOL_GPL(kvm_rdpmc);
1109
043405e1
CO
1110/*
1111 * List of msr numbers which we expose to userspace through KVM_GET_MSRS
1112 * and KVM_SET_MSRS, and KVM_GET_MSR_INDEX_LIST.
1113 *
1114 * This list is modified at module load time to reflect the
e3267cbb 1115 * capabilities of the host cpu. This capabilities test skips MSRs that are
62ef68bb
PB
1116 * kvm-specific. Those are put in emulated_msrs; filtering of emulated_msrs
1117 * may depend on host virtualization features rather than host cpu features.
043405e1 1118 */
e3267cbb 1119
043405e1
CO
1120static u32 msrs_to_save[] = {
1121 MSR_IA32_SYSENTER_CS, MSR_IA32_SYSENTER_ESP, MSR_IA32_SYSENTER_EIP,
8c06585d 1122 MSR_STAR,
043405e1
CO
1123#ifdef CONFIG_X86_64
1124 MSR_CSTAR, MSR_KERNEL_GS_BASE, MSR_SYSCALL_MASK, MSR_LSTAR,
1125#endif
b3897a49 1126 MSR_IA32_TSC, MSR_IA32_CR_PAT, MSR_VM_HSAVE_PA,
9dbe6cf9 1127 MSR_IA32_FEATURE_CONTROL, MSR_IA32_BNDCFGS, MSR_TSC_AUX,
bf8c55d8
CP
1128 MSR_IA32_SPEC_CTRL, MSR_IA32_ARCH_CAPABILITIES,
1129 MSR_IA32_RTIT_CTL, MSR_IA32_RTIT_STATUS, MSR_IA32_RTIT_CR3_MATCH,
1130 MSR_IA32_RTIT_OUTPUT_BASE, MSR_IA32_RTIT_OUTPUT_MASK,
1131 MSR_IA32_RTIT_ADDR0_A, MSR_IA32_RTIT_ADDR0_B,
1132 MSR_IA32_RTIT_ADDR1_A, MSR_IA32_RTIT_ADDR1_B,
1133 MSR_IA32_RTIT_ADDR2_A, MSR_IA32_RTIT_ADDR2_B,
1134 MSR_IA32_RTIT_ADDR3_A, MSR_IA32_RTIT_ADDR3_B,
043405e1
CO
1135};
1136
1137static unsigned num_msrs_to_save;
1138
62ef68bb
PB
1139static u32 emulated_msrs[] = {
1140 MSR_KVM_SYSTEM_TIME, MSR_KVM_WALL_CLOCK,
1141 MSR_KVM_SYSTEM_TIME_NEW, MSR_KVM_WALL_CLOCK_NEW,
1142 HV_X64_MSR_GUEST_OS_ID, HV_X64_MSR_HYPERCALL,
1143 HV_X64_MSR_TIME_REF_COUNT, HV_X64_MSR_REFERENCE_TSC,
72c139ba 1144 HV_X64_MSR_TSC_FREQUENCY, HV_X64_MSR_APIC_FREQUENCY,
e7d9513b
AS
1145 HV_X64_MSR_CRASH_P0, HV_X64_MSR_CRASH_P1, HV_X64_MSR_CRASH_P2,
1146 HV_X64_MSR_CRASH_P3, HV_X64_MSR_CRASH_P4, HV_X64_MSR_CRASH_CTL,
e516cebb 1147 HV_X64_MSR_RESET,
11c4b1ca 1148 HV_X64_MSR_VP_INDEX,
9eec50b8 1149 HV_X64_MSR_VP_RUNTIME,
5c919412 1150 HV_X64_MSR_SCONTROL,
1f4b34f8 1151 HV_X64_MSR_STIMER0_CONFIG,
d4abc577 1152 HV_X64_MSR_VP_ASSIST_PAGE,
a2e164e7
VK
1153 HV_X64_MSR_REENLIGHTENMENT_CONTROL, HV_X64_MSR_TSC_EMULATION_CONTROL,
1154 HV_X64_MSR_TSC_EMULATION_STATUS,
1155
1156 MSR_KVM_ASYNC_PF_EN, MSR_KVM_STEAL_TIME,
62ef68bb
PB
1157 MSR_KVM_PV_EOI_EN,
1158
ba904635 1159 MSR_IA32_TSC_ADJUST,
a3e06bbe 1160 MSR_IA32_TSCDEADLINE,
043405e1 1161 MSR_IA32_MISC_ENABLE,
908e75f3
AK
1162 MSR_IA32_MCG_STATUS,
1163 MSR_IA32_MCG_CTL,
c45dcc71 1164 MSR_IA32_MCG_EXT_CTL,
64d60670 1165 MSR_IA32_SMBASE,
52797bf9 1166 MSR_SMI_COUNT,
db2336a8
KH
1167 MSR_PLATFORM_INFO,
1168 MSR_MISC_FEATURES_ENABLES,
bc226f07 1169 MSR_AMD64_VIRT_SPEC_CTRL,
043405e1
CO
1170};
1171
62ef68bb
PB
1172static unsigned num_emulated_msrs;
1173
801e459a
TL
1174/*
1175 * List of msr numbers which are used to expose MSR-based features that
1176 * can be used by a hypervisor to validate requested CPU features.
1177 */
1178static u32 msr_based_features[] = {
1389309c
PB
1179 MSR_IA32_VMX_BASIC,
1180 MSR_IA32_VMX_TRUE_PINBASED_CTLS,
1181 MSR_IA32_VMX_PINBASED_CTLS,
1182 MSR_IA32_VMX_TRUE_PROCBASED_CTLS,
1183 MSR_IA32_VMX_PROCBASED_CTLS,
1184 MSR_IA32_VMX_TRUE_EXIT_CTLS,
1185 MSR_IA32_VMX_EXIT_CTLS,
1186 MSR_IA32_VMX_TRUE_ENTRY_CTLS,
1187 MSR_IA32_VMX_ENTRY_CTLS,
1188 MSR_IA32_VMX_MISC,
1189 MSR_IA32_VMX_CR0_FIXED0,
1190 MSR_IA32_VMX_CR0_FIXED1,
1191 MSR_IA32_VMX_CR4_FIXED0,
1192 MSR_IA32_VMX_CR4_FIXED1,
1193 MSR_IA32_VMX_VMCS_ENUM,
1194 MSR_IA32_VMX_PROCBASED_CTLS2,
1195 MSR_IA32_VMX_EPT_VPID_CAP,
1196 MSR_IA32_VMX_VMFUNC,
1197
d1d93fa9 1198 MSR_F10H_DECFG,
518e7b94 1199 MSR_IA32_UCODE_REV,
cd283252 1200 MSR_IA32_ARCH_CAPABILITIES,
801e459a
TL
1201};
1202
1203static unsigned int num_msr_based_features;
1204
5b76a3cf
PB
1205u64 kvm_get_arch_capabilities(void)
1206{
1207 u64 data;
1208
1209 rdmsrl_safe(MSR_IA32_ARCH_CAPABILITIES, &data);
1210
1211 /*
1212 * If we're doing cache flushes (either "always" or "cond")
1213 * we will do one whenever the guest does a vmlaunch/vmresume.
1214 * If an outer hypervisor is doing the cache flush for us
1215 * (VMENTER_L1D_FLUSH_NESTED_VM), we can safely pass that
1216 * capability to the guest too, and if EPT is disabled we're not
1217 * vulnerable. Overall, only VMENTER_L1D_FLUSH_NEVER will
1218 * require a nested hypervisor to do a flush of its own.
1219 */
1220 if (l1tf_vmx_mitigation != VMENTER_L1D_FLUSH_NEVER)
1221 data |= ARCH_CAP_SKIP_VMENTRY_L1DFLUSH;
1222
1223 return data;
1224}
1225EXPORT_SYMBOL_GPL(kvm_get_arch_capabilities);
1226
66421c1e
WL
1227static int kvm_get_msr_feature(struct kvm_msr_entry *msr)
1228{
1229 switch (msr->index) {
cd283252 1230 case MSR_IA32_ARCH_CAPABILITIES:
5b76a3cf
PB
1231 msr->data = kvm_get_arch_capabilities();
1232 break;
1233 case MSR_IA32_UCODE_REV:
cd283252 1234 rdmsrl_safe(msr->index, &msr->data);
518e7b94 1235 break;
66421c1e
WL
1236 default:
1237 if (kvm_x86_ops->get_msr_feature(msr))
1238 return 1;
1239 }
1240 return 0;
1241}
1242
801e459a
TL
1243static int do_get_msr_feature(struct kvm_vcpu *vcpu, unsigned index, u64 *data)
1244{
1245 struct kvm_msr_entry msr;
66421c1e 1246 int r;
801e459a
TL
1247
1248 msr.index = index;
66421c1e
WL
1249 r = kvm_get_msr_feature(&msr);
1250 if (r)
1251 return r;
801e459a
TL
1252
1253 *data = msr.data;
1254
1255 return 0;
1256}
1257
384bb783 1258bool kvm_valid_efer(struct kvm_vcpu *vcpu, u64 efer)
15c4a640 1259{
b69e8cae 1260 if (efer & efer_reserved_bits)
384bb783 1261 return false;
15c4a640 1262
1b4d56b8 1263 if (efer & EFER_FFXSR && !guest_cpuid_has(vcpu, X86_FEATURE_FXSR_OPT))
384bb783 1264 return false;
1b2fd70c 1265
1b4d56b8 1266 if (efer & EFER_SVME && !guest_cpuid_has(vcpu, X86_FEATURE_SVM))
384bb783 1267 return false;
d8017474 1268
384bb783
JK
1269 return true;
1270}
1271EXPORT_SYMBOL_GPL(kvm_valid_efer);
1272
1273static int set_efer(struct kvm_vcpu *vcpu, u64 efer)
1274{
1275 u64 old_efer = vcpu->arch.efer;
1276
1277 if (!kvm_valid_efer(vcpu, efer))
1278 return 1;
1279
1280 if (is_paging(vcpu)
1281 && (vcpu->arch.efer & EFER_LME) != (efer & EFER_LME))
1282 return 1;
1283
15c4a640 1284 efer &= ~EFER_LMA;
f6801dff 1285 efer |= vcpu->arch.efer & EFER_LMA;
15c4a640 1286
a3d204e2
SY
1287 kvm_x86_ops->set_efer(vcpu, efer);
1288
aad82703
SY
1289 /* Update reserved bits */
1290 if ((efer ^ old_efer) & EFER_NX)
1291 kvm_mmu_reset_context(vcpu);
1292
b69e8cae 1293 return 0;
15c4a640
CO
1294}
1295
f2b4b7dd
JR
1296void kvm_enable_efer_bits(u64 mask)
1297{
1298 efer_reserved_bits &= ~mask;
1299}
1300EXPORT_SYMBOL_GPL(kvm_enable_efer_bits);
1301
15c4a640
CO
1302/*
1303 * Writes msr value into into the appropriate "register".
1304 * Returns 0 on success, non-0 otherwise.
1305 * Assumes vcpu_load() was already called.
1306 */
8fe8ab46 1307int kvm_set_msr(struct kvm_vcpu *vcpu, struct msr_data *msr)
15c4a640 1308{
854e8bb1
NA
1309 switch (msr->index) {
1310 case MSR_FS_BASE:
1311 case MSR_GS_BASE:
1312 case MSR_KERNEL_GS_BASE:
1313 case MSR_CSTAR:
1314 case MSR_LSTAR:
fd8cb433 1315 if (is_noncanonical_address(msr->data, vcpu))
854e8bb1
NA
1316 return 1;
1317 break;
1318 case MSR_IA32_SYSENTER_EIP:
1319 case MSR_IA32_SYSENTER_ESP:
1320 /*
1321 * IA32_SYSENTER_ESP and IA32_SYSENTER_EIP cause #GP if
1322 * non-canonical address is written on Intel but not on
1323 * AMD (which ignores the top 32-bits, because it does
1324 * not implement 64-bit SYSENTER).
1325 *
1326 * 64-bit code should hence be able to write a non-canonical
1327 * value on AMD. Making the address canonical ensures that
1328 * vmentry does not fail on Intel after writing a non-canonical
1329 * value, and that something deterministic happens if the guest
1330 * invokes 64-bit SYSENTER.
1331 */
fd8cb433 1332 msr->data = get_canonical(msr->data, vcpu_virt_addr_bits(vcpu));
854e8bb1 1333 }
8fe8ab46 1334 return kvm_x86_ops->set_msr(vcpu, msr);
15c4a640 1335}
854e8bb1 1336EXPORT_SYMBOL_GPL(kvm_set_msr);
15c4a640 1337
313a3dc7
CO
1338/*
1339 * Adapt set_msr() to msr_io()'s calling convention
1340 */
609e36d3
PB
1341static int do_get_msr(struct kvm_vcpu *vcpu, unsigned index, u64 *data)
1342{
1343 struct msr_data msr;
1344 int r;
1345
1346 msr.index = index;
1347 msr.host_initiated = true;
1348 r = kvm_get_msr(vcpu, &msr);
1349 if (r)
1350 return r;
1351
1352 *data = msr.data;
1353 return 0;
1354}
1355
313a3dc7
CO
1356static int do_set_msr(struct kvm_vcpu *vcpu, unsigned index, u64 *data)
1357{
8fe8ab46
WA
1358 struct msr_data msr;
1359
1360 msr.data = *data;
1361 msr.index = index;
1362 msr.host_initiated = true;
1363 return kvm_set_msr(vcpu, &msr);
313a3dc7
CO
1364}
1365
16e8d74d
MT
1366#ifdef CONFIG_X86_64
1367struct pvclock_gtod_data {
1368 seqcount_t seq;
1369
1370 struct { /* extract of a clocksource struct */
1371 int vclock_mode;
a5a1d1c2
TG
1372 u64 cycle_last;
1373 u64 mask;
16e8d74d
MT
1374 u32 mult;
1375 u32 shift;
1376 } clock;
1377
cbcf2dd3
TG
1378 u64 boot_ns;
1379 u64 nsec_base;
55dd00a7 1380 u64 wall_time_sec;
16e8d74d
MT
1381};
1382
1383static struct pvclock_gtod_data pvclock_gtod_data;
1384
1385static void update_pvclock_gtod(struct timekeeper *tk)
1386{
1387 struct pvclock_gtod_data *vdata = &pvclock_gtod_data;
cbcf2dd3
TG
1388 u64 boot_ns;
1389
876e7881 1390 boot_ns = ktime_to_ns(ktime_add(tk->tkr_mono.base, tk->offs_boot));
16e8d74d
MT
1391
1392 write_seqcount_begin(&vdata->seq);
1393
1394 /* copy pvclock gtod data */
876e7881
PZ
1395 vdata->clock.vclock_mode = tk->tkr_mono.clock->archdata.vclock_mode;
1396 vdata->clock.cycle_last = tk->tkr_mono.cycle_last;
1397 vdata->clock.mask = tk->tkr_mono.mask;
1398 vdata->clock.mult = tk->tkr_mono.mult;
1399 vdata->clock.shift = tk->tkr_mono.shift;
16e8d74d 1400
cbcf2dd3 1401 vdata->boot_ns = boot_ns;
876e7881 1402 vdata->nsec_base = tk->tkr_mono.xtime_nsec;
16e8d74d 1403
55dd00a7
MT
1404 vdata->wall_time_sec = tk->xtime_sec;
1405
16e8d74d
MT
1406 write_seqcount_end(&vdata->seq);
1407}
1408#endif
1409
bab5bb39
NK
1410void kvm_set_pending_timer(struct kvm_vcpu *vcpu)
1411{
1412 /*
1413 * Note: KVM_REQ_PENDING_TIMER is implicitly checked in
1414 * vcpu_enter_guest. This function is only called from
1415 * the physical CPU that is running vcpu.
1416 */
1417 kvm_make_request(KVM_REQ_PENDING_TIMER, vcpu);
1418}
16e8d74d 1419
18068523
GOC
1420static void kvm_write_wall_clock(struct kvm *kvm, gpa_t wall_clock)
1421{
9ed3c444
AK
1422 int version;
1423 int r;
50d0a0f9 1424 struct pvclock_wall_clock wc;
87aeb54f 1425 struct timespec64 boot;
18068523
GOC
1426
1427 if (!wall_clock)
1428 return;
1429
9ed3c444
AK
1430 r = kvm_read_guest(kvm, wall_clock, &version, sizeof(version));
1431 if (r)
1432 return;
1433
1434 if (version & 1)
1435 ++version; /* first time write, random junk */
1436
1437 ++version;
18068523 1438
1dab1345
NK
1439 if (kvm_write_guest(kvm, wall_clock, &version, sizeof(version)))
1440 return;
18068523 1441
50d0a0f9
GH
1442 /*
1443 * The guest calculates current wall clock time by adding
34c238a1 1444 * system time (updated by kvm_guest_time_update below) to the
50d0a0f9
GH
1445 * wall clock specified here. guest system time equals host
1446 * system time for us, thus we must fill in host boot time here.
1447 */
87aeb54f 1448 getboottime64(&boot);
50d0a0f9 1449
4b648665 1450 if (kvm->arch.kvmclock_offset) {
87aeb54f
AB
1451 struct timespec64 ts = ns_to_timespec64(kvm->arch.kvmclock_offset);
1452 boot = timespec64_sub(boot, ts);
4b648665 1453 }
87aeb54f 1454 wc.sec = (u32)boot.tv_sec; /* overflow in 2106 guest time */
50d0a0f9
GH
1455 wc.nsec = boot.tv_nsec;
1456 wc.version = version;
18068523
GOC
1457
1458 kvm_write_guest(kvm, wall_clock, &wc, sizeof(wc));
1459
1460 version++;
1461 kvm_write_guest(kvm, wall_clock, &version, sizeof(version));
18068523
GOC
1462}
1463
50d0a0f9
GH
1464static uint32_t div_frac(uint32_t dividend, uint32_t divisor)
1465{
b51012de
PB
1466 do_shl32_div32(dividend, divisor);
1467 return dividend;
50d0a0f9
GH
1468}
1469
3ae13faa 1470static void kvm_get_time_scale(uint64_t scaled_hz, uint64_t base_hz,
5f4e3f88 1471 s8 *pshift, u32 *pmultiplier)
50d0a0f9 1472{
5f4e3f88 1473 uint64_t scaled64;
50d0a0f9
GH
1474 int32_t shift = 0;
1475 uint64_t tps64;
1476 uint32_t tps32;
1477
3ae13faa
PB
1478 tps64 = base_hz;
1479 scaled64 = scaled_hz;
50933623 1480 while (tps64 > scaled64*2 || tps64 & 0xffffffff00000000ULL) {
50d0a0f9
GH
1481 tps64 >>= 1;
1482 shift--;
1483 }
1484
1485 tps32 = (uint32_t)tps64;
50933623
JK
1486 while (tps32 <= scaled64 || scaled64 & 0xffffffff00000000ULL) {
1487 if (scaled64 & 0xffffffff00000000ULL || tps32 & 0x80000000)
5f4e3f88
ZA
1488 scaled64 >>= 1;
1489 else
1490 tps32 <<= 1;
50d0a0f9
GH
1491 shift++;
1492 }
1493
5f4e3f88
ZA
1494 *pshift = shift;
1495 *pmultiplier = div_frac(scaled64, tps32);
50d0a0f9 1496
3ae13faa
PB
1497 pr_debug("%s: base_hz %llu => %llu, shift %d, mul %u\n",
1498 __func__, base_hz, scaled_hz, shift, *pmultiplier);
50d0a0f9
GH
1499}
1500
d828199e 1501#ifdef CONFIG_X86_64
16e8d74d 1502static atomic_t kvm_guest_has_master_clock = ATOMIC_INIT(0);
d828199e 1503#endif
16e8d74d 1504
c8076604 1505static DEFINE_PER_CPU(unsigned long, cpu_tsc_khz);
69b0049a 1506static unsigned long max_tsc_khz;
c8076604 1507
cc578287 1508static u32 adjust_tsc_khz(u32 khz, s32 ppm)
1e993611 1509{
cc578287
ZA
1510 u64 v = (u64)khz * (1000000 + ppm);
1511 do_div(v, 1000000);
1512 return v;
1e993611
JR
1513}
1514
381d585c
HZ
1515static int set_tsc_khz(struct kvm_vcpu *vcpu, u32 user_tsc_khz, bool scale)
1516{
1517 u64 ratio;
1518
1519 /* Guest TSC same frequency as host TSC? */
1520 if (!scale) {
1521 vcpu->arch.tsc_scaling_ratio = kvm_default_tsc_scaling_ratio;
1522 return 0;
1523 }
1524
1525 /* TSC scaling supported? */
1526 if (!kvm_has_tsc_control) {
1527 if (user_tsc_khz > tsc_khz) {
1528 vcpu->arch.tsc_catchup = 1;
1529 vcpu->arch.tsc_always_catchup = 1;
1530 return 0;
1531 } else {
1532 WARN(1, "user requested TSC rate below hardware speed\n");
1533 return -1;
1534 }
1535 }
1536
1537 /* TSC scaling required - calculate ratio */
1538 ratio = mul_u64_u32_div(1ULL << kvm_tsc_scaling_ratio_frac_bits,
1539 user_tsc_khz, tsc_khz);
1540
1541 if (ratio == 0 || ratio >= kvm_max_tsc_scaling_ratio) {
1542 WARN_ONCE(1, "Invalid TSC scaling ratio - virtual-tsc-khz=%u\n",
1543 user_tsc_khz);
1544 return -1;
1545 }
1546
1547 vcpu->arch.tsc_scaling_ratio = ratio;
1548 return 0;
1549}
1550
4941b8cb 1551static int kvm_set_tsc_khz(struct kvm_vcpu *vcpu, u32 user_tsc_khz)
759379dd 1552{
cc578287
ZA
1553 u32 thresh_lo, thresh_hi;
1554 int use_scaling = 0;
217fc9cf 1555
03ba32ca 1556 /* tsc_khz can be zero if TSC calibration fails */
4941b8cb 1557 if (user_tsc_khz == 0) {
ad721883
HZ
1558 /* set tsc_scaling_ratio to a safe value */
1559 vcpu->arch.tsc_scaling_ratio = kvm_default_tsc_scaling_ratio;
381d585c 1560 return -1;
ad721883 1561 }
03ba32ca 1562
c285545f 1563 /* Compute a scale to convert nanoseconds in TSC cycles */
3ae13faa 1564 kvm_get_time_scale(user_tsc_khz * 1000LL, NSEC_PER_SEC,
cc578287
ZA
1565 &vcpu->arch.virtual_tsc_shift,
1566 &vcpu->arch.virtual_tsc_mult);
4941b8cb 1567 vcpu->arch.virtual_tsc_khz = user_tsc_khz;
cc578287
ZA
1568
1569 /*
1570 * Compute the variation in TSC rate which is acceptable
1571 * within the range of tolerance and decide if the
1572 * rate being applied is within that bounds of the hardware
1573 * rate. If so, no scaling or compensation need be done.
1574 */
1575 thresh_lo = adjust_tsc_khz(tsc_khz, -tsc_tolerance_ppm);
1576 thresh_hi = adjust_tsc_khz(tsc_khz, tsc_tolerance_ppm);
4941b8cb
PB
1577 if (user_tsc_khz < thresh_lo || user_tsc_khz > thresh_hi) {
1578 pr_debug("kvm: requested TSC rate %u falls outside tolerance [%u,%u]\n", user_tsc_khz, thresh_lo, thresh_hi);
cc578287
ZA
1579 use_scaling = 1;
1580 }
4941b8cb 1581 return set_tsc_khz(vcpu, user_tsc_khz, use_scaling);
c285545f
ZA
1582}
1583
1584static u64 compute_guest_tsc(struct kvm_vcpu *vcpu, s64 kernel_ns)
1585{
e26101b1 1586 u64 tsc = pvclock_scale_delta(kernel_ns-vcpu->arch.this_tsc_nsec,
cc578287
ZA
1587 vcpu->arch.virtual_tsc_mult,
1588 vcpu->arch.virtual_tsc_shift);
e26101b1 1589 tsc += vcpu->arch.this_tsc_write;
c285545f
ZA
1590 return tsc;
1591}
1592
b0c39dc6
VK
1593static inline int gtod_is_based_on_tsc(int mode)
1594{
1595 return mode == VCLOCK_TSC || mode == VCLOCK_HVCLOCK;
1596}
1597
69b0049a 1598static void kvm_track_tsc_matching(struct kvm_vcpu *vcpu)
b48aa97e
MT
1599{
1600#ifdef CONFIG_X86_64
1601 bool vcpus_matched;
b48aa97e
MT
1602 struct kvm_arch *ka = &vcpu->kvm->arch;
1603 struct pvclock_gtod_data *gtod = &pvclock_gtod_data;
1604
1605 vcpus_matched = (ka->nr_vcpus_matched_tsc + 1 ==
1606 atomic_read(&vcpu->kvm->online_vcpus));
1607
7f187922
MT
1608 /*
1609 * Once the masterclock is enabled, always perform request in
1610 * order to update it.
1611 *
1612 * In order to enable masterclock, the host clocksource must be TSC
1613 * and the vcpus need to have matched TSCs. When that happens,
1614 * perform request to enable masterclock.
1615 */
1616 if (ka->use_master_clock ||
b0c39dc6 1617 (gtod_is_based_on_tsc(gtod->clock.vclock_mode) && vcpus_matched))
b48aa97e
MT
1618 kvm_make_request(KVM_REQ_MASTERCLOCK_UPDATE, vcpu);
1619
1620 trace_kvm_track_tsc(vcpu->vcpu_id, ka->nr_vcpus_matched_tsc,
1621 atomic_read(&vcpu->kvm->online_vcpus),
1622 ka->use_master_clock, gtod->clock.vclock_mode);
1623#endif
1624}
1625
ba904635
WA
1626static void update_ia32_tsc_adjust_msr(struct kvm_vcpu *vcpu, s64 offset)
1627{
e79f245d 1628 u64 curr_offset = kvm_x86_ops->read_l1_tsc_offset(vcpu);
ba904635
WA
1629 vcpu->arch.ia32_tsc_adjust_msr += offset - curr_offset;
1630}
1631
35181e86
HZ
1632/*
1633 * Multiply tsc by a fixed point number represented by ratio.
1634 *
1635 * The most significant 64-N bits (mult) of ratio represent the
1636 * integral part of the fixed point number; the remaining N bits
1637 * (frac) represent the fractional part, ie. ratio represents a fixed
1638 * point number (mult + frac * 2^(-N)).
1639 *
1640 * N equals to kvm_tsc_scaling_ratio_frac_bits.
1641 */
1642static inline u64 __scale_tsc(u64 ratio, u64 tsc)
1643{
1644 return mul_u64_u64_shr(tsc, ratio, kvm_tsc_scaling_ratio_frac_bits);
1645}
1646
1647u64 kvm_scale_tsc(struct kvm_vcpu *vcpu, u64 tsc)
1648{
1649 u64 _tsc = tsc;
1650 u64 ratio = vcpu->arch.tsc_scaling_ratio;
1651
1652 if (ratio != kvm_default_tsc_scaling_ratio)
1653 _tsc = __scale_tsc(ratio, tsc);
1654
1655 return _tsc;
1656}
1657EXPORT_SYMBOL_GPL(kvm_scale_tsc);
1658
07c1419a
HZ
1659static u64 kvm_compute_tsc_offset(struct kvm_vcpu *vcpu, u64 target_tsc)
1660{
1661 u64 tsc;
1662
1663 tsc = kvm_scale_tsc(vcpu, rdtsc());
1664
1665 return target_tsc - tsc;
1666}
1667
4ba76538
HZ
1668u64 kvm_read_l1_tsc(struct kvm_vcpu *vcpu, u64 host_tsc)
1669{
e79f245d
KA
1670 u64 tsc_offset = kvm_x86_ops->read_l1_tsc_offset(vcpu);
1671
1672 return tsc_offset + kvm_scale_tsc(vcpu, host_tsc);
4ba76538
HZ
1673}
1674EXPORT_SYMBOL_GPL(kvm_read_l1_tsc);
1675
a545ab6a
LC
1676static void kvm_vcpu_write_tsc_offset(struct kvm_vcpu *vcpu, u64 offset)
1677{
326e7425 1678 vcpu->arch.tsc_offset = kvm_x86_ops->write_l1_tsc_offset(vcpu, offset);
a545ab6a
LC
1679}
1680
b0c39dc6
VK
1681static inline bool kvm_check_tsc_unstable(void)
1682{
1683#ifdef CONFIG_X86_64
1684 /*
1685 * TSC is marked unstable when we're running on Hyper-V,
1686 * 'TSC page' clocksource is good.
1687 */
1688 if (pvclock_gtod_data.clock.vclock_mode == VCLOCK_HVCLOCK)
1689 return false;
1690#endif
1691 return check_tsc_unstable();
1692}
1693
8fe8ab46 1694void kvm_write_tsc(struct kvm_vcpu *vcpu, struct msr_data *msr)
99e3e30a
ZA
1695{
1696 struct kvm *kvm = vcpu->kvm;
f38e098f 1697 u64 offset, ns, elapsed;
99e3e30a 1698 unsigned long flags;
b48aa97e 1699 bool matched;
0d3da0d2 1700 bool already_matched;
8fe8ab46 1701 u64 data = msr->data;
c5e8ec8e 1702 bool synchronizing = false;
99e3e30a 1703
038f8c11 1704 raw_spin_lock_irqsave(&kvm->arch.tsc_write_lock, flags);
07c1419a 1705 offset = kvm_compute_tsc_offset(vcpu, data);
108b249c 1706 ns = ktime_get_boot_ns();
f38e098f 1707 elapsed = ns - kvm->arch.last_tsc_nsec;
5d3cb0f6 1708
03ba32ca 1709 if (vcpu->arch.virtual_tsc_khz) {
bd8fab39
DP
1710 if (data == 0 && msr->host_initiated) {
1711 /*
1712 * detection of vcpu initialization -- need to sync
1713 * with other vCPUs. This particularly helps to keep
1714 * kvm_clock stable after CPU hotplug
1715 */
1716 synchronizing = true;
1717 } else {
1718 u64 tsc_exp = kvm->arch.last_tsc_write +
1719 nsec_to_cycles(vcpu, elapsed);
1720 u64 tsc_hz = vcpu->arch.virtual_tsc_khz * 1000LL;
1721 /*
1722 * Special case: TSC write with a small delta (1 second)
1723 * of virtual cycle time against real time is
1724 * interpreted as an attempt to synchronize the CPU.
1725 */
1726 synchronizing = data < tsc_exp + tsc_hz &&
1727 data + tsc_hz > tsc_exp;
1728 }
c5e8ec8e 1729 }
f38e098f
ZA
1730
1731 /*
5d3cb0f6
ZA
1732 * For a reliable TSC, we can match TSC offsets, and for an unstable
1733 * TSC, we add elapsed time in this computation. We could let the
1734 * compensation code attempt to catch up if we fall behind, but
1735 * it's better to try to match offsets from the beginning.
1736 */
c5e8ec8e 1737 if (synchronizing &&
5d3cb0f6 1738 vcpu->arch.virtual_tsc_khz == kvm->arch.last_tsc_khz) {
b0c39dc6 1739 if (!kvm_check_tsc_unstable()) {
e26101b1 1740 offset = kvm->arch.cur_tsc_offset;
f38e098f
ZA
1741 pr_debug("kvm: matched tsc offset for %llu\n", data);
1742 } else {
857e4099 1743 u64 delta = nsec_to_cycles(vcpu, elapsed);
5d3cb0f6 1744 data += delta;
07c1419a 1745 offset = kvm_compute_tsc_offset(vcpu, data);
759379dd 1746 pr_debug("kvm: adjusted tsc offset by %llu\n", delta);
f38e098f 1747 }
b48aa97e 1748 matched = true;
0d3da0d2 1749 already_matched = (vcpu->arch.this_tsc_generation == kvm->arch.cur_tsc_generation);
e26101b1
ZA
1750 } else {
1751 /*
1752 * We split periods of matched TSC writes into generations.
1753 * For each generation, we track the original measured
1754 * nanosecond time, offset, and write, so if TSCs are in
1755 * sync, we can match exact offset, and if not, we can match
4a969980 1756 * exact software computation in compute_guest_tsc()
e26101b1
ZA
1757 *
1758 * These values are tracked in kvm->arch.cur_xxx variables.
1759 */
1760 kvm->arch.cur_tsc_generation++;
1761 kvm->arch.cur_tsc_nsec = ns;
1762 kvm->arch.cur_tsc_write = data;
1763 kvm->arch.cur_tsc_offset = offset;
b48aa97e 1764 matched = false;
0d3da0d2 1765 pr_debug("kvm: new tsc generation %llu, clock %llu\n",
e26101b1 1766 kvm->arch.cur_tsc_generation, data);
f38e098f 1767 }
e26101b1
ZA
1768
1769 /*
1770 * We also track th most recent recorded KHZ, write and time to
1771 * allow the matching interval to be extended at each write.
1772 */
f38e098f
ZA
1773 kvm->arch.last_tsc_nsec = ns;
1774 kvm->arch.last_tsc_write = data;
5d3cb0f6 1775 kvm->arch.last_tsc_khz = vcpu->arch.virtual_tsc_khz;
99e3e30a 1776
b183aa58 1777 vcpu->arch.last_guest_tsc = data;
e26101b1
ZA
1778
1779 /* Keep track of which generation this VCPU has synchronized to */
1780 vcpu->arch.this_tsc_generation = kvm->arch.cur_tsc_generation;
1781 vcpu->arch.this_tsc_nsec = kvm->arch.cur_tsc_nsec;
1782 vcpu->arch.this_tsc_write = kvm->arch.cur_tsc_write;
1783
d6321d49 1784 if (!msr->host_initiated && guest_cpuid_has(vcpu, X86_FEATURE_TSC_ADJUST))
ba904635 1785 update_ia32_tsc_adjust_msr(vcpu, offset);
d6321d49 1786
a545ab6a 1787 kvm_vcpu_write_tsc_offset(vcpu, offset);
e26101b1 1788 raw_spin_unlock_irqrestore(&kvm->arch.tsc_write_lock, flags);
b48aa97e
MT
1789
1790 spin_lock(&kvm->arch.pvclock_gtod_sync_lock);
0d3da0d2 1791 if (!matched) {
b48aa97e 1792 kvm->arch.nr_vcpus_matched_tsc = 0;
0d3da0d2
TG
1793 } else if (!already_matched) {
1794 kvm->arch.nr_vcpus_matched_tsc++;
1795 }
b48aa97e
MT
1796
1797 kvm_track_tsc_matching(vcpu);
1798 spin_unlock(&kvm->arch.pvclock_gtod_sync_lock);
99e3e30a 1799}
e26101b1 1800
99e3e30a
ZA
1801EXPORT_SYMBOL_GPL(kvm_write_tsc);
1802
58ea6767
HZ
1803static inline void adjust_tsc_offset_guest(struct kvm_vcpu *vcpu,
1804 s64 adjustment)
1805{
326e7425
LS
1806 u64 tsc_offset = kvm_x86_ops->read_l1_tsc_offset(vcpu);
1807 kvm_vcpu_write_tsc_offset(vcpu, tsc_offset + adjustment);
58ea6767
HZ
1808}
1809
1810static inline void adjust_tsc_offset_host(struct kvm_vcpu *vcpu, s64 adjustment)
1811{
1812 if (vcpu->arch.tsc_scaling_ratio != kvm_default_tsc_scaling_ratio)
1813 WARN_ON(adjustment < 0);
1814 adjustment = kvm_scale_tsc(vcpu, (u64) adjustment);
ea26e4ec 1815 adjust_tsc_offset_guest(vcpu, adjustment);
58ea6767
HZ
1816}
1817
d828199e
MT
1818#ifdef CONFIG_X86_64
1819
a5a1d1c2 1820static u64 read_tsc(void)
d828199e 1821{
a5a1d1c2 1822 u64 ret = (u64)rdtsc_ordered();
03b9730b 1823 u64 last = pvclock_gtod_data.clock.cycle_last;
d828199e
MT
1824
1825 if (likely(ret >= last))
1826 return ret;
1827
1828 /*
1829 * GCC likes to generate cmov here, but this branch is extremely
6a6256f9 1830 * predictable (it's just a function of time and the likely is
d828199e
MT
1831 * very likely) and there's a data dependence, so force GCC
1832 * to generate a branch instead. I don't barrier() because
1833 * we don't actually need a barrier, and if this function
1834 * ever gets inlined it will generate worse code.
1835 */
1836 asm volatile ("");
1837 return last;
1838}
1839
b0c39dc6 1840static inline u64 vgettsc(u64 *tsc_timestamp, int *mode)
d828199e
MT
1841{
1842 long v;
1843 struct pvclock_gtod_data *gtod = &pvclock_gtod_data;
b0c39dc6
VK
1844 u64 tsc_pg_val;
1845
1846 switch (gtod->clock.vclock_mode) {
1847 case VCLOCK_HVCLOCK:
1848 tsc_pg_val = hv_read_tsc_page_tsc(hv_get_tsc_page(),
1849 tsc_timestamp);
1850 if (tsc_pg_val != U64_MAX) {
1851 /* TSC page valid */
1852 *mode = VCLOCK_HVCLOCK;
1853 v = (tsc_pg_val - gtod->clock.cycle_last) &
1854 gtod->clock.mask;
1855 } else {
1856 /* TSC page invalid */
1857 *mode = VCLOCK_NONE;
1858 }
1859 break;
1860 case VCLOCK_TSC:
1861 *mode = VCLOCK_TSC;
1862 *tsc_timestamp = read_tsc();
1863 v = (*tsc_timestamp - gtod->clock.cycle_last) &
1864 gtod->clock.mask;
1865 break;
1866 default:
1867 *mode = VCLOCK_NONE;
1868 }
d828199e 1869
b0c39dc6
VK
1870 if (*mode == VCLOCK_NONE)
1871 *tsc_timestamp = v = 0;
d828199e 1872
d828199e
MT
1873 return v * gtod->clock.mult;
1874}
1875
b0c39dc6 1876static int do_monotonic_boot(s64 *t, u64 *tsc_timestamp)
d828199e 1877{
cbcf2dd3 1878 struct pvclock_gtod_data *gtod = &pvclock_gtod_data;
d828199e 1879 unsigned long seq;
d828199e 1880 int mode;
cbcf2dd3 1881 u64 ns;
d828199e 1882
d828199e
MT
1883 do {
1884 seq = read_seqcount_begin(&gtod->seq);
cbcf2dd3 1885 ns = gtod->nsec_base;
b0c39dc6 1886 ns += vgettsc(tsc_timestamp, &mode);
d828199e 1887 ns >>= gtod->clock.shift;
cbcf2dd3 1888 ns += gtod->boot_ns;
d828199e 1889 } while (unlikely(read_seqcount_retry(&gtod->seq, seq)));
cbcf2dd3 1890 *t = ns;
d828199e
MT
1891
1892 return mode;
1893}
1894
899a31f5 1895static int do_realtime(struct timespec64 *ts, u64 *tsc_timestamp)
55dd00a7
MT
1896{
1897 struct pvclock_gtod_data *gtod = &pvclock_gtod_data;
1898 unsigned long seq;
1899 int mode;
1900 u64 ns;
1901
1902 do {
1903 seq = read_seqcount_begin(&gtod->seq);
55dd00a7
MT
1904 ts->tv_sec = gtod->wall_time_sec;
1905 ns = gtod->nsec_base;
b0c39dc6 1906 ns += vgettsc(tsc_timestamp, &mode);
55dd00a7
MT
1907 ns >>= gtod->clock.shift;
1908 } while (unlikely(read_seqcount_retry(&gtod->seq, seq)));
1909
1910 ts->tv_sec += __iter_div_u64_rem(ns, NSEC_PER_SEC, &ns);
1911 ts->tv_nsec = ns;
1912
1913 return mode;
1914}
1915
b0c39dc6
VK
1916/* returns true if host is using TSC based clocksource */
1917static bool kvm_get_time_and_clockread(s64 *kernel_ns, u64 *tsc_timestamp)
d828199e 1918{
d828199e 1919 /* checked again under seqlock below */
b0c39dc6 1920 if (!gtod_is_based_on_tsc(pvclock_gtod_data.clock.vclock_mode))
d828199e
MT
1921 return false;
1922
b0c39dc6
VK
1923 return gtod_is_based_on_tsc(do_monotonic_boot(kernel_ns,
1924 tsc_timestamp));
d828199e 1925}
55dd00a7 1926
b0c39dc6 1927/* returns true if host is using TSC based clocksource */
899a31f5 1928static bool kvm_get_walltime_and_clockread(struct timespec64 *ts,
b0c39dc6 1929 u64 *tsc_timestamp)
55dd00a7
MT
1930{
1931 /* checked again under seqlock below */
b0c39dc6 1932 if (!gtod_is_based_on_tsc(pvclock_gtod_data.clock.vclock_mode))
55dd00a7
MT
1933 return false;
1934
b0c39dc6 1935 return gtod_is_based_on_tsc(do_realtime(ts, tsc_timestamp));
55dd00a7 1936}
d828199e
MT
1937#endif
1938
1939/*
1940 *
b48aa97e
MT
1941 * Assuming a stable TSC across physical CPUS, and a stable TSC
1942 * across virtual CPUs, the following condition is possible.
1943 * Each numbered line represents an event visible to both
d828199e
MT
1944 * CPUs at the next numbered event.
1945 *
1946 * "timespecX" represents host monotonic time. "tscX" represents
1947 * RDTSC value.
1948 *
1949 * VCPU0 on CPU0 | VCPU1 on CPU1
1950 *
1951 * 1. read timespec0,tsc0
1952 * 2. | timespec1 = timespec0 + N
1953 * | tsc1 = tsc0 + M
1954 * 3. transition to guest | transition to guest
1955 * 4. ret0 = timespec0 + (rdtsc - tsc0) |
1956 * 5. | ret1 = timespec1 + (rdtsc - tsc1)
1957 * | ret1 = timespec0 + N + (rdtsc - (tsc0 + M))
1958 *
1959 * Since ret0 update is visible to VCPU1 at time 5, to obey monotonicity:
1960 *
1961 * - ret0 < ret1
1962 * - timespec0 + (rdtsc - tsc0) < timespec0 + N + (rdtsc - (tsc0 + M))
1963 * ...
1964 * - 0 < N - M => M < N
1965 *
1966 * That is, when timespec0 != timespec1, M < N. Unfortunately that is not
1967 * always the case (the difference between two distinct xtime instances
1968 * might be smaller then the difference between corresponding TSC reads,
1969 * when updating guest vcpus pvclock areas).
1970 *
1971 * To avoid that problem, do not allow visibility of distinct
1972 * system_timestamp/tsc_timestamp values simultaneously: use a master
1973 * copy of host monotonic time values. Update that master copy
1974 * in lockstep.
1975 *
b48aa97e 1976 * Rely on synchronization of host TSCs and guest TSCs for monotonicity.
d828199e
MT
1977 *
1978 */
1979
1980static void pvclock_update_vm_gtod_copy(struct kvm *kvm)
1981{
1982#ifdef CONFIG_X86_64
1983 struct kvm_arch *ka = &kvm->arch;
1984 int vclock_mode;
b48aa97e
MT
1985 bool host_tsc_clocksource, vcpus_matched;
1986
1987 vcpus_matched = (ka->nr_vcpus_matched_tsc + 1 ==
1988 atomic_read(&kvm->online_vcpus));
d828199e
MT
1989
1990 /*
1991 * If the host uses TSC clock, then passthrough TSC as stable
1992 * to the guest.
1993 */
b48aa97e 1994 host_tsc_clocksource = kvm_get_time_and_clockread(
d828199e
MT
1995 &ka->master_kernel_ns,
1996 &ka->master_cycle_now);
1997
16a96021 1998 ka->use_master_clock = host_tsc_clocksource && vcpus_matched
a826faf1 1999 && !ka->backwards_tsc_observed
54750f2c 2000 && !ka->boot_vcpu_runs_old_kvmclock;
b48aa97e 2001
d828199e
MT
2002 if (ka->use_master_clock)
2003 atomic_set(&kvm_guest_has_master_clock, 1);
2004
2005 vclock_mode = pvclock_gtod_data.clock.vclock_mode;
b48aa97e
MT
2006 trace_kvm_update_master_clock(ka->use_master_clock, vclock_mode,
2007 vcpus_matched);
d828199e
MT
2008#endif
2009}
2010
2860c4b1
PB
2011void kvm_make_mclock_inprogress_request(struct kvm *kvm)
2012{
2013 kvm_make_all_cpus_request(kvm, KVM_REQ_MCLOCK_INPROGRESS);
2014}
2015
2e762ff7
MT
2016static void kvm_gen_update_masterclock(struct kvm *kvm)
2017{
2018#ifdef CONFIG_X86_64
2019 int i;
2020 struct kvm_vcpu *vcpu;
2021 struct kvm_arch *ka = &kvm->arch;
2022
2023 spin_lock(&ka->pvclock_gtod_sync_lock);
2024 kvm_make_mclock_inprogress_request(kvm);
2025 /* no guest entries from this point */
2026 pvclock_update_vm_gtod_copy(kvm);
2027
2028 kvm_for_each_vcpu(i, vcpu, kvm)
105b21bb 2029 kvm_make_request(KVM_REQ_CLOCK_UPDATE, vcpu);
2e762ff7
MT
2030
2031 /* guest entries allowed */
2032 kvm_for_each_vcpu(i, vcpu, kvm)
72875d8a 2033 kvm_clear_request(KVM_REQ_MCLOCK_INPROGRESS, vcpu);
2e762ff7
MT
2034
2035 spin_unlock(&ka->pvclock_gtod_sync_lock);
2036#endif
2037}
2038
e891a32e 2039u64 get_kvmclock_ns(struct kvm *kvm)
108b249c 2040{
108b249c 2041 struct kvm_arch *ka = &kvm->arch;
8b953440 2042 struct pvclock_vcpu_time_info hv_clock;
e2c2206a 2043 u64 ret;
108b249c 2044
8b953440
PB
2045 spin_lock(&ka->pvclock_gtod_sync_lock);
2046 if (!ka->use_master_clock) {
2047 spin_unlock(&ka->pvclock_gtod_sync_lock);
2048 return ktime_get_boot_ns() + ka->kvmclock_offset;
108b249c
PB
2049 }
2050
8b953440
PB
2051 hv_clock.tsc_timestamp = ka->master_cycle_now;
2052 hv_clock.system_time = ka->master_kernel_ns + ka->kvmclock_offset;
2053 spin_unlock(&ka->pvclock_gtod_sync_lock);
2054
e2c2206a
WL
2055 /* both __this_cpu_read() and rdtsc() should be on the same cpu */
2056 get_cpu();
2057
e70b57a6
WL
2058 if (__this_cpu_read(cpu_tsc_khz)) {
2059 kvm_get_time_scale(NSEC_PER_SEC, __this_cpu_read(cpu_tsc_khz) * 1000LL,
2060 &hv_clock.tsc_shift,
2061 &hv_clock.tsc_to_system_mul);
2062 ret = __pvclock_read_cycles(&hv_clock, rdtsc());
2063 } else
2064 ret = ktime_get_boot_ns() + ka->kvmclock_offset;
e2c2206a
WL
2065
2066 put_cpu();
2067
2068 return ret;
108b249c
PB
2069}
2070
0d6dd2ff
PB
2071static void kvm_setup_pvclock_page(struct kvm_vcpu *v)
2072{
2073 struct kvm_vcpu_arch *vcpu = &v->arch;
2074 struct pvclock_vcpu_time_info guest_hv_clock;
2075
4e335d9e 2076 if (unlikely(kvm_read_guest_cached(v->kvm, &vcpu->pv_time,
0d6dd2ff
PB
2077 &guest_hv_clock, sizeof(guest_hv_clock))))
2078 return;
2079
2080 /* This VCPU is paused, but it's legal for a guest to read another
2081 * VCPU's kvmclock, so we really have to follow the specification where
2082 * it says that version is odd if data is being modified, and even after
2083 * it is consistent.
2084 *
2085 * Version field updates must be kept separate. This is because
2086 * kvm_write_guest_cached might use a "rep movs" instruction, and
2087 * writes within a string instruction are weakly ordered. So there
2088 * are three writes overall.
2089 *
2090 * As a small optimization, only write the version field in the first
2091 * and third write. The vcpu->pv_time cache is still valid, because the
2092 * version field is the first in the struct.
2093 */
2094 BUILD_BUG_ON(offsetof(struct pvclock_vcpu_time_info, version) != 0);
2095
51c4b8bb
LA
2096 if (guest_hv_clock.version & 1)
2097 ++guest_hv_clock.version; /* first time write, random junk */
2098
0d6dd2ff 2099 vcpu->hv_clock.version = guest_hv_clock.version + 1;
4e335d9e
PB
2100 kvm_write_guest_cached(v->kvm, &vcpu->pv_time,
2101 &vcpu->hv_clock,
2102 sizeof(vcpu->hv_clock.version));
0d6dd2ff
PB
2103
2104 smp_wmb();
2105
2106 /* retain PVCLOCK_GUEST_STOPPED if set in guest copy */
2107 vcpu->hv_clock.flags |= (guest_hv_clock.flags & PVCLOCK_GUEST_STOPPED);
2108
2109 if (vcpu->pvclock_set_guest_stopped_request) {
2110 vcpu->hv_clock.flags |= PVCLOCK_GUEST_STOPPED;
2111 vcpu->pvclock_set_guest_stopped_request = false;
2112 }
2113
2114 trace_kvm_pvclock_update(v->vcpu_id, &vcpu->hv_clock);
2115
4e335d9e
PB
2116 kvm_write_guest_cached(v->kvm, &vcpu->pv_time,
2117 &vcpu->hv_clock,
2118 sizeof(vcpu->hv_clock));
0d6dd2ff
PB
2119
2120 smp_wmb();
2121
2122 vcpu->hv_clock.version++;
4e335d9e
PB
2123 kvm_write_guest_cached(v->kvm, &vcpu->pv_time,
2124 &vcpu->hv_clock,
2125 sizeof(vcpu->hv_clock.version));
0d6dd2ff
PB
2126}
2127
34c238a1 2128static int kvm_guest_time_update(struct kvm_vcpu *v)
18068523 2129{
78db6a50 2130 unsigned long flags, tgt_tsc_khz;
18068523 2131 struct kvm_vcpu_arch *vcpu = &v->arch;
d828199e 2132 struct kvm_arch *ka = &v->kvm->arch;
f25e656d 2133 s64 kernel_ns;
d828199e 2134 u64 tsc_timestamp, host_tsc;
51d59c6b 2135 u8 pvclock_flags;
d828199e
MT
2136 bool use_master_clock;
2137
2138 kernel_ns = 0;
2139 host_tsc = 0;
18068523 2140
d828199e
MT
2141 /*
2142 * If the host uses TSC clock, then passthrough TSC as stable
2143 * to the guest.
2144 */
2145 spin_lock(&ka->pvclock_gtod_sync_lock);
2146 use_master_clock = ka->use_master_clock;
2147 if (use_master_clock) {
2148 host_tsc = ka->master_cycle_now;
2149 kernel_ns = ka->master_kernel_ns;
2150 }
2151 spin_unlock(&ka->pvclock_gtod_sync_lock);
c09664bb
MT
2152
2153 /* Keep irq disabled to prevent changes to the clock */
2154 local_irq_save(flags);
78db6a50
PB
2155 tgt_tsc_khz = __this_cpu_read(cpu_tsc_khz);
2156 if (unlikely(tgt_tsc_khz == 0)) {
c09664bb
MT
2157 local_irq_restore(flags);
2158 kvm_make_request(KVM_REQ_CLOCK_UPDATE, v);
2159 return 1;
2160 }
d828199e 2161 if (!use_master_clock) {
4ea1636b 2162 host_tsc = rdtsc();
108b249c 2163 kernel_ns = ktime_get_boot_ns();
d828199e
MT
2164 }
2165
4ba76538 2166 tsc_timestamp = kvm_read_l1_tsc(v, host_tsc);
d828199e 2167
c285545f
ZA
2168 /*
2169 * We may have to catch up the TSC to match elapsed wall clock
2170 * time for two reasons, even if kvmclock is used.
2171 * 1) CPU could have been running below the maximum TSC rate
2172 * 2) Broken TSC compensation resets the base at each VCPU
2173 * entry to avoid unknown leaps of TSC even when running
2174 * again on the same CPU. This may cause apparent elapsed
2175 * time to disappear, and the guest to stand still or run
2176 * very slowly.
2177 */
2178 if (vcpu->tsc_catchup) {
2179 u64 tsc = compute_guest_tsc(v, kernel_ns);
2180 if (tsc > tsc_timestamp) {
f1e2b260 2181 adjust_tsc_offset_guest(v, tsc - tsc_timestamp);
c285545f
ZA
2182 tsc_timestamp = tsc;
2183 }
50d0a0f9
GH
2184 }
2185
18068523
GOC
2186 local_irq_restore(flags);
2187
0d6dd2ff 2188 /* With all the info we got, fill in the values */
18068523 2189
78db6a50
PB
2190 if (kvm_has_tsc_control)
2191 tgt_tsc_khz = kvm_scale_tsc(v, tgt_tsc_khz);
2192
2193 if (unlikely(vcpu->hw_tsc_khz != tgt_tsc_khz)) {
3ae13faa 2194 kvm_get_time_scale(NSEC_PER_SEC, tgt_tsc_khz * 1000LL,
5f4e3f88
ZA
2195 &vcpu->hv_clock.tsc_shift,
2196 &vcpu->hv_clock.tsc_to_system_mul);
78db6a50 2197 vcpu->hw_tsc_khz = tgt_tsc_khz;
8cfdc000
ZA
2198 }
2199
1d5f066e 2200 vcpu->hv_clock.tsc_timestamp = tsc_timestamp;
759379dd 2201 vcpu->hv_clock.system_time = kernel_ns + v->kvm->arch.kvmclock_offset;
28e4639a 2202 vcpu->last_guest_tsc = tsc_timestamp;
51d59c6b 2203
d828199e 2204 /* If the host uses TSC clocksource, then it is stable */
0d6dd2ff 2205 pvclock_flags = 0;
d828199e
MT
2206 if (use_master_clock)
2207 pvclock_flags |= PVCLOCK_TSC_STABLE_BIT;
2208
78c0337a
MT
2209 vcpu->hv_clock.flags = pvclock_flags;
2210
095cf55d
PB
2211 if (vcpu->pv_time_enabled)
2212 kvm_setup_pvclock_page(v);
2213 if (v == kvm_get_vcpu(v->kvm, 0))
2214 kvm_hv_setup_tsc_page(v->kvm, &vcpu->hv_clock);
8cfdc000 2215 return 0;
c8076604
GH
2216}
2217
0061d53d
MT
2218/*
2219 * kvmclock updates which are isolated to a given vcpu, such as
2220 * vcpu->cpu migration, should not allow system_timestamp from
2221 * the rest of the vcpus to remain static. Otherwise ntp frequency
2222 * correction applies to one vcpu's system_timestamp but not
2223 * the others.
2224 *
2225 * So in those cases, request a kvmclock update for all vcpus.
7e44e449
AJ
2226 * We need to rate-limit these requests though, as they can
2227 * considerably slow guests that have a large number of vcpus.
2228 * The time for a remote vcpu to update its kvmclock is bound
2229 * by the delay we use to rate-limit the updates.
0061d53d
MT
2230 */
2231
7e44e449
AJ
2232#define KVMCLOCK_UPDATE_DELAY msecs_to_jiffies(100)
2233
2234static void kvmclock_update_fn(struct work_struct *work)
0061d53d
MT
2235{
2236 int i;
7e44e449
AJ
2237 struct delayed_work *dwork = to_delayed_work(work);
2238 struct kvm_arch *ka = container_of(dwork, struct kvm_arch,
2239 kvmclock_update_work);
2240 struct kvm *kvm = container_of(ka, struct kvm, arch);
0061d53d
MT
2241 struct kvm_vcpu *vcpu;
2242
2243 kvm_for_each_vcpu(i, vcpu, kvm) {
105b21bb 2244 kvm_make_request(KVM_REQ_CLOCK_UPDATE, vcpu);
0061d53d
MT
2245 kvm_vcpu_kick(vcpu);
2246 }
2247}
2248
7e44e449
AJ
2249static void kvm_gen_kvmclock_update(struct kvm_vcpu *v)
2250{
2251 struct kvm *kvm = v->kvm;
2252
105b21bb 2253 kvm_make_request(KVM_REQ_CLOCK_UPDATE, v);
7e44e449
AJ
2254 schedule_delayed_work(&kvm->arch.kvmclock_update_work,
2255 KVMCLOCK_UPDATE_DELAY);
2256}
2257
332967a3
AJ
2258#define KVMCLOCK_SYNC_PERIOD (300 * HZ)
2259
2260static void kvmclock_sync_fn(struct work_struct *work)
2261{
2262 struct delayed_work *dwork = to_delayed_work(work);
2263 struct kvm_arch *ka = container_of(dwork, struct kvm_arch,
2264 kvmclock_sync_work);
2265 struct kvm *kvm = container_of(ka, struct kvm, arch);
2266
630994b3
MT
2267 if (!kvmclock_periodic_sync)
2268 return;
2269
332967a3
AJ
2270 schedule_delayed_work(&kvm->arch.kvmclock_update_work, 0);
2271 schedule_delayed_work(&kvm->arch.kvmclock_sync_work,
2272 KVMCLOCK_SYNC_PERIOD);
2273}
2274
9ffd986c 2275static int set_msr_mce(struct kvm_vcpu *vcpu, struct msr_data *msr_info)
15c4a640 2276{
890ca9ae
HY
2277 u64 mcg_cap = vcpu->arch.mcg_cap;
2278 unsigned bank_num = mcg_cap & 0xff;
9ffd986c
WL
2279 u32 msr = msr_info->index;
2280 u64 data = msr_info->data;
890ca9ae 2281
15c4a640 2282 switch (msr) {
15c4a640 2283 case MSR_IA32_MCG_STATUS:
890ca9ae 2284 vcpu->arch.mcg_status = data;
15c4a640 2285 break;
c7ac679c 2286 case MSR_IA32_MCG_CTL:
44883f01
PB
2287 if (!(mcg_cap & MCG_CTL_P) &&
2288 (data || !msr_info->host_initiated))
890ca9ae
HY
2289 return 1;
2290 if (data != 0 && data != ~(u64)0)
44883f01 2291 return 1;
890ca9ae
HY
2292 vcpu->arch.mcg_ctl = data;
2293 break;
2294 default:
2295 if (msr >= MSR_IA32_MC0_CTL &&
81760dcc 2296 msr < MSR_IA32_MCx_CTL(bank_num)) {
890ca9ae 2297 u32 offset = msr - MSR_IA32_MC0_CTL;
114be429
AP
2298 /* only 0 or all 1s can be written to IA32_MCi_CTL
2299 * some Linux kernels though clear bit 10 in bank 4 to
2300 * workaround a BIOS/GART TBL issue on AMD K8s, ignore
2301 * this to avoid an uncatched #GP in the guest
2302 */
890ca9ae 2303 if ((offset & 0x3) == 0 &&
114be429 2304 data != 0 && (data | (1 << 10)) != ~(u64)0)
890ca9ae 2305 return -1;
9ffd986c
WL
2306 if (!msr_info->host_initiated &&
2307 (offset & 0x3) == 1 && data != 0)
2308 return -1;
890ca9ae
HY
2309 vcpu->arch.mce_banks[offset] = data;
2310 break;
2311 }
2312 return 1;
2313 }
2314 return 0;
2315}
2316
ffde22ac
ES
2317static int xen_hvm_config(struct kvm_vcpu *vcpu, u64 data)
2318{
2319 struct kvm *kvm = vcpu->kvm;
2320 int lm = is_long_mode(vcpu);
2321 u8 *blob_addr = lm ? (u8 *)(long)kvm->arch.xen_hvm_config.blob_addr_64
2322 : (u8 *)(long)kvm->arch.xen_hvm_config.blob_addr_32;
2323 u8 blob_size = lm ? kvm->arch.xen_hvm_config.blob_size_64
2324 : kvm->arch.xen_hvm_config.blob_size_32;
2325 u32 page_num = data & ~PAGE_MASK;
2326 u64 page_addr = data & PAGE_MASK;
2327 u8 *page;
2328 int r;
2329
2330 r = -E2BIG;
2331 if (page_num >= blob_size)
2332 goto out;
2333 r = -ENOMEM;
ff5c2c03
SL
2334 page = memdup_user(blob_addr + (page_num * PAGE_SIZE), PAGE_SIZE);
2335 if (IS_ERR(page)) {
2336 r = PTR_ERR(page);
ffde22ac 2337 goto out;
ff5c2c03 2338 }
54bf36aa 2339 if (kvm_vcpu_write_guest(vcpu, page_addr, page, PAGE_SIZE))
ffde22ac
ES
2340 goto out_free;
2341 r = 0;
2342out_free:
2343 kfree(page);
2344out:
2345 return r;
2346}
2347
344d9588
GN
2348static int kvm_pv_enable_async_pf(struct kvm_vcpu *vcpu, u64 data)
2349{
2350 gpa_t gpa = data & ~0x3f;
2351
52a5c155
WL
2352 /* Bits 3:5 are reserved, Should be zero */
2353 if (data & 0x38)
344d9588
GN
2354 return 1;
2355
2356 vcpu->arch.apf.msr_val = data;
2357
2358 if (!(data & KVM_ASYNC_PF_ENABLED)) {
2359 kvm_clear_async_pf_completion_queue(vcpu);
2360 kvm_async_pf_hash_reset(vcpu);
2361 return 0;
2362 }
2363
4e335d9e 2364 if (kvm_gfn_to_hva_cache_init(vcpu->kvm, &vcpu->arch.apf.data, gpa,
8f964525 2365 sizeof(u32)))
344d9588
GN
2366 return 1;
2367
6adba527 2368 vcpu->arch.apf.send_user_only = !(data & KVM_ASYNC_PF_SEND_ALWAYS);
52a5c155 2369 vcpu->arch.apf.delivery_as_pf_vmexit = data & KVM_ASYNC_PF_DELIVERY_AS_PF_VMEXIT;
344d9588
GN
2370 kvm_async_pf_wakeup_all(vcpu);
2371 return 0;
2372}
2373
12f9a48f
GC
2374static void kvmclock_reset(struct kvm_vcpu *vcpu)
2375{
0b79459b 2376 vcpu->arch.pv_time_enabled = false;
12f9a48f
GC
2377}
2378
f38a7b75
WL
2379static void kvm_vcpu_flush_tlb(struct kvm_vcpu *vcpu, bool invalidate_gpa)
2380{
2381 ++vcpu->stat.tlb_flush;
2382 kvm_x86_ops->tlb_flush(vcpu, invalidate_gpa);
2383}
2384
c9aaa895
GC
2385static void record_steal_time(struct kvm_vcpu *vcpu)
2386{
2387 if (!(vcpu->arch.st.msr_val & KVM_MSR_ENABLED))
2388 return;
2389
4e335d9e 2390 if (unlikely(kvm_read_guest_cached(vcpu->kvm, &vcpu->arch.st.stime,
c9aaa895
GC
2391 &vcpu->arch.st.steal, sizeof(struct kvm_steal_time))))
2392 return;
2393
f38a7b75
WL
2394 /*
2395 * Doing a TLB flush here, on the guest's behalf, can avoid
2396 * expensive IPIs.
2397 */
2398 if (xchg(&vcpu->arch.st.steal.preempted, 0) & KVM_VCPU_FLUSH_TLB)
2399 kvm_vcpu_flush_tlb(vcpu, false);
0b9f6c46 2400
35f3fae1
WL
2401 if (vcpu->arch.st.steal.version & 1)
2402 vcpu->arch.st.steal.version += 1; /* first time write, random junk */
2403
2404 vcpu->arch.st.steal.version += 1;
2405
4e335d9e 2406 kvm_write_guest_cached(vcpu->kvm, &vcpu->arch.st.stime,
35f3fae1
WL
2407 &vcpu->arch.st.steal, sizeof(struct kvm_steal_time));
2408
2409 smp_wmb();
2410
c54cdf14
LC
2411 vcpu->arch.st.steal.steal += current->sched_info.run_delay -
2412 vcpu->arch.st.last_steal;
2413 vcpu->arch.st.last_steal = current->sched_info.run_delay;
35f3fae1 2414
4e335d9e 2415 kvm_write_guest_cached(vcpu->kvm, &vcpu->arch.st.stime,
35f3fae1
WL
2416 &vcpu->arch.st.steal, sizeof(struct kvm_steal_time));
2417
2418 smp_wmb();
2419
2420 vcpu->arch.st.steal.version += 1;
c9aaa895 2421
4e335d9e 2422 kvm_write_guest_cached(vcpu->kvm, &vcpu->arch.st.stime,
c9aaa895
GC
2423 &vcpu->arch.st.steal, sizeof(struct kvm_steal_time));
2424}
2425
8fe8ab46 2426int kvm_set_msr_common(struct kvm_vcpu *vcpu, struct msr_data *msr_info)
15c4a640 2427{
5753785f 2428 bool pr = false;
8fe8ab46
WA
2429 u32 msr = msr_info->index;
2430 u64 data = msr_info->data;
5753785f 2431
15c4a640 2432 switch (msr) {
2e32b719 2433 case MSR_AMD64_NB_CFG:
2e32b719
BP
2434 case MSR_IA32_UCODE_WRITE:
2435 case MSR_VM_HSAVE_PA:
2436 case MSR_AMD64_PATCH_LOADER:
2437 case MSR_AMD64_BU_CFG2:
405a353a 2438 case MSR_AMD64_DC_CFG:
0e1b869f 2439 case MSR_F15H_EX_CFG:
2e32b719
BP
2440 break;
2441
518e7b94
WL
2442 case MSR_IA32_UCODE_REV:
2443 if (msr_info->host_initiated)
2444 vcpu->arch.microcode_version = data;
2445 break;
15c4a640 2446 case MSR_EFER:
b69e8cae 2447 return set_efer(vcpu, data);
8f1589d9
AP
2448 case MSR_K7_HWCR:
2449 data &= ~(u64)0x40; /* ignore flush filter disable */
82494028 2450 data &= ~(u64)0x100; /* ignore ignne emulation enable */
a223c313 2451 data &= ~(u64)0x8; /* ignore TLB cache disable */
22d48b2d 2452 data &= ~(u64)0x40000; /* ignore Mc status write enable */
8f1589d9 2453 if (data != 0) {
a737f256
CD
2454 vcpu_unimpl(vcpu, "unimplemented HWCR wrmsr: 0x%llx\n",
2455 data);
8f1589d9
AP
2456 return 1;
2457 }
15c4a640 2458 break;
f7c6d140
AP
2459 case MSR_FAM10H_MMIO_CONF_BASE:
2460 if (data != 0) {
a737f256
CD
2461 vcpu_unimpl(vcpu, "unimplemented MMIO_CONF_BASE wrmsr: "
2462 "0x%llx\n", data);
f7c6d140
AP
2463 return 1;
2464 }
15c4a640 2465 break;
b5e2fec0
AG
2466 case MSR_IA32_DEBUGCTLMSR:
2467 if (!data) {
2468 /* We support the non-activated case already */
2469 break;
2470 } else if (data & ~(DEBUGCTLMSR_LBR | DEBUGCTLMSR_BTF)) {
2471 /* Values other than LBR and BTF are vendor-specific,
2472 thus reserved and should throw a #GP */
2473 return 1;
2474 }
a737f256
CD
2475 vcpu_unimpl(vcpu, "%s: MSR_IA32_DEBUGCTLMSR 0x%llx, nop\n",
2476 __func__, data);
b5e2fec0 2477 break;
9ba075a6 2478 case 0x200 ... 0x2ff:
ff53604b 2479 return kvm_mtrr_set_msr(vcpu, msr, data);
15c4a640 2480 case MSR_IA32_APICBASE:
58cb628d 2481 return kvm_set_apic_base(vcpu, msr_info);
0105d1a5
GN
2482 case APIC_BASE_MSR ... APIC_BASE_MSR + 0x3ff:
2483 return kvm_x2apic_msr_write(vcpu, msr, data);
a3e06bbe
LJ
2484 case MSR_IA32_TSCDEADLINE:
2485 kvm_set_lapic_tscdeadline_msr(vcpu, data);
2486 break;
ba904635 2487 case MSR_IA32_TSC_ADJUST:
d6321d49 2488 if (guest_cpuid_has(vcpu, X86_FEATURE_TSC_ADJUST)) {
ba904635 2489 if (!msr_info->host_initiated) {
d913b904 2490 s64 adj = data - vcpu->arch.ia32_tsc_adjust_msr;
d7add054 2491 adjust_tsc_offset_guest(vcpu, adj);
ba904635
WA
2492 }
2493 vcpu->arch.ia32_tsc_adjust_msr = data;
2494 }
2495 break;
15c4a640 2496 case MSR_IA32_MISC_ENABLE:
ad312c7c 2497 vcpu->arch.ia32_misc_enable_msr = data;
15c4a640 2498 break;
64d60670
PB
2499 case MSR_IA32_SMBASE:
2500 if (!msr_info->host_initiated)
2501 return 1;
2502 vcpu->arch.smbase = data;
2503 break;
dd259935
PB
2504 case MSR_IA32_TSC:
2505 kvm_write_tsc(vcpu, msr_info);
2506 break;
52797bf9
LA
2507 case MSR_SMI_COUNT:
2508 if (!msr_info->host_initiated)
2509 return 1;
2510 vcpu->arch.smi_count = data;
2511 break;
11c6bffa 2512 case MSR_KVM_WALL_CLOCK_NEW:
18068523
GOC
2513 case MSR_KVM_WALL_CLOCK:
2514 vcpu->kvm->arch.wall_clock = data;
2515 kvm_write_wall_clock(vcpu->kvm, data);
2516 break;
11c6bffa 2517 case MSR_KVM_SYSTEM_TIME_NEW:
18068523 2518 case MSR_KVM_SYSTEM_TIME: {
54750f2c
MT
2519 struct kvm_arch *ka = &vcpu->kvm->arch;
2520
12f9a48f 2521 kvmclock_reset(vcpu);
18068523 2522
54750f2c
MT
2523 if (vcpu->vcpu_id == 0 && !msr_info->host_initiated) {
2524 bool tmp = (msr == MSR_KVM_SYSTEM_TIME);
2525
2526 if (ka->boot_vcpu_runs_old_kvmclock != tmp)
1bd2009e 2527 kvm_make_request(KVM_REQ_MASTERCLOCK_UPDATE, vcpu);
54750f2c
MT
2528
2529 ka->boot_vcpu_runs_old_kvmclock = tmp;
2530 }
2531
18068523 2532 vcpu->arch.time = data;
0061d53d 2533 kvm_make_request(KVM_REQ_GLOBAL_CLOCK_UPDATE, vcpu);
18068523
GOC
2534
2535 /* we verify if the enable bit is set... */
2536 if (!(data & 1))
2537 break;
2538
4e335d9e 2539 if (kvm_gfn_to_hva_cache_init(vcpu->kvm,
8f964525
AH
2540 &vcpu->arch.pv_time, data & ~1ULL,
2541 sizeof(struct pvclock_vcpu_time_info)))
0b79459b
AH
2542 vcpu->arch.pv_time_enabled = false;
2543 else
2544 vcpu->arch.pv_time_enabled = true;
32cad84f 2545
18068523
GOC
2546 break;
2547 }
344d9588
GN
2548 case MSR_KVM_ASYNC_PF_EN:
2549 if (kvm_pv_enable_async_pf(vcpu, data))
2550 return 1;
2551 break;
c9aaa895
GC
2552 case MSR_KVM_STEAL_TIME:
2553
2554 if (unlikely(!sched_info_on()))
2555 return 1;
2556
2557 if (data & KVM_STEAL_RESERVED_MASK)
2558 return 1;
2559
4e335d9e 2560 if (kvm_gfn_to_hva_cache_init(vcpu->kvm, &vcpu->arch.st.stime,
8f964525
AH
2561 data & KVM_STEAL_VALID_BITS,
2562 sizeof(struct kvm_steal_time)))
c9aaa895
GC
2563 return 1;
2564
2565 vcpu->arch.st.msr_val = data;
2566
2567 if (!(data & KVM_MSR_ENABLED))
2568 break;
2569
c9aaa895
GC
2570 kvm_make_request(KVM_REQ_STEAL_UPDATE, vcpu);
2571
2572 break;
ae7a2a3f 2573 case MSR_KVM_PV_EOI_EN:
72bbf935 2574 if (kvm_lapic_enable_pv_eoi(vcpu, data, sizeof(u8)))
ae7a2a3f
MT
2575 return 1;
2576 break;
c9aaa895 2577
890ca9ae
HY
2578 case MSR_IA32_MCG_CTL:
2579 case MSR_IA32_MCG_STATUS:
81760dcc 2580 case MSR_IA32_MC0_CTL ... MSR_IA32_MCx_CTL(KVM_MAX_MCE_BANKS) - 1:
9ffd986c 2581 return set_msr_mce(vcpu, msr_info);
71db6023 2582
6912ac32
WH
2583 case MSR_K7_PERFCTR0 ... MSR_K7_PERFCTR3:
2584 case MSR_P6_PERFCTR0 ... MSR_P6_PERFCTR1:
2585 pr = true; /* fall through */
2586 case MSR_K7_EVNTSEL0 ... MSR_K7_EVNTSEL3:
2587 case MSR_P6_EVNTSEL0 ... MSR_P6_EVNTSEL1:
c6702c9d 2588 if (kvm_pmu_is_valid_msr(vcpu, msr))
afd80d85 2589 return kvm_pmu_set_msr(vcpu, msr_info);
5753785f
GN
2590
2591 if (pr || data != 0)
a737f256
CD
2592 vcpu_unimpl(vcpu, "disabled perfctr wrmsr: "
2593 "0x%x data 0x%llx\n", msr, data);
5753785f 2594 break;
84e0cefa
JS
2595 case MSR_K7_CLK_CTL:
2596 /*
2597 * Ignore all writes to this no longer documented MSR.
2598 * Writes are only relevant for old K7 processors,
2599 * all pre-dating SVM, but a recommended workaround from
4a969980 2600 * AMD for these chips. It is possible to specify the
84e0cefa
JS
2601 * affected processor models on the command line, hence
2602 * the need to ignore the workaround.
2603 */
2604 break;
55cd8e5a 2605 case HV_X64_MSR_GUEST_OS_ID ... HV_X64_MSR_SINT15:
e7d9513b
AS
2606 case HV_X64_MSR_CRASH_P0 ... HV_X64_MSR_CRASH_P4:
2607 case HV_X64_MSR_CRASH_CTL:
1f4b34f8 2608 case HV_X64_MSR_STIMER0_CONFIG ... HV_X64_MSR_STIMER3_COUNT:
a2e164e7
VK
2609 case HV_X64_MSR_REENLIGHTENMENT_CONTROL:
2610 case HV_X64_MSR_TSC_EMULATION_CONTROL:
2611 case HV_X64_MSR_TSC_EMULATION_STATUS:
e7d9513b
AS
2612 return kvm_hv_set_msr_common(vcpu, msr, data,
2613 msr_info->host_initiated);
91c9c3ed 2614 case MSR_IA32_BBL_CR_CTL3:
2615 /* Drop writes to this legacy MSR -- see rdmsr
2616 * counterpart for further detail.
2617 */
fab0aa3b
EM
2618 if (report_ignored_msrs)
2619 vcpu_unimpl(vcpu, "ignored wrmsr: 0x%x data 0x%llx\n",
2620 msr, data);
91c9c3ed 2621 break;
2b036c6b 2622 case MSR_AMD64_OSVW_ID_LENGTH:
d6321d49 2623 if (!guest_cpuid_has(vcpu, X86_FEATURE_OSVW))
2b036c6b
BO
2624 return 1;
2625 vcpu->arch.osvw.length = data;
2626 break;
2627 case MSR_AMD64_OSVW_STATUS:
d6321d49 2628 if (!guest_cpuid_has(vcpu, X86_FEATURE_OSVW))
2b036c6b
BO
2629 return 1;
2630 vcpu->arch.osvw.status = data;
2631 break;
db2336a8
KH
2632 case MSR_PLATFORM_INFO:
2633 if (!msr_info->host_initiated ||
db2336a8
KH
2634 (!(data & MSR_PLATFORM_INFO_CPUID_FAULT) &&
2635 cpuid_fault_enabled(vcpu)))
2636 return 1;
2637 vcpu->arch.msr_platform_info = data;
2638 break;
2639 case MSR_MISC_FEATURES_ENABLES:
2640 if (data & ~MSR_MISC_FEATURES_ENABLES_CPUID_FAULT ||
2641 (data & MSR_MISC_FEATURES_ENABLES_CPUID_FAULT &&
2642 !supports_cpuid_fault(vcpu)))
2643 return 1;
2644 vcpu->arch.msr_misc_features_enables = data;
2645 break;
15c4a640 2646 default:
ffde22ac
ES
2647 if (msr && (msr == vcpu->kvm->arch.xen_hvm_config.msr))
2648 return xen_hvm_config(vcpu, data);
c6702c9d 2649 if (kvm_pmu_is_valid_msr(vcpu, msr))
afd80d85 2650 return kvm_pmu_set_msr(vcpu, msr_info);
ed85c068 2651 if (!ignore_msrs) {
ae0f5499 2652 vcpu_debug_ratelimited(vcpu, "unhandled wrmsr: 0x%x data 0x%llx\n",
a737f256 2653 msr, data);
ed85c068
AP
2654 return 1;
2655 } else {
fab0aa3b
EM
2656 if (report_ignored_msrs)
2657 vcpu_unimpl(vcpu,
2658 "ignored wrmsr: 0x%x data 0x%llx\n",
2659 msr, data);
ed85c068
AP
2660 break;
2661 }
15c4a640
CO
2662 }
2663 return 0;
2664}
2665EXPORT_SYMBOL_GPL(kvm_set_msr_common);
2666
2667
2668/*
2669 * Reads an msr value (of 'msr_index') into 'pdata'.
2670 * Returns 0 on success, non-0 otherwise.
2671 * Assumes vcpu_load() was already called.
2672 */
609e36d3 2673int kvm_get_msr(struct kvm_vcpu *vcpu, struct msr_data *msr)
15c4a640 2674{
609e36d3 2675 return kvm_x86_ops->get_msr(vcpu, msr);
15c4a640 2676}
ff651cb6 2677EXPORT_SYMBOL_GPL(kvm_get_msr);
15c4a640 2678
44883f01 2679static int get_msr_mce(struct kvm_vcpu *vcpu, u32 msr, u64 *pdata, bool host)
15c4a640
CO
2680{
2681 u64 data;
890ca9ae
HY
2682 u64 mcg_cap = vcpu->arch.mcg_cap;
2683 unsigned bank_num = mcg_cap & 0xff;
15c4a640
CO
2684
2685 switch (msr) {
15c4a640
CO
2686 case MSR_IA32_P5_MC_ADDR:
2687 case MSR_IA32_P5_MC_TYPE:
890ca9ae
HY
2688 data = 0;
2689 break;
15c4a640 2690 case MSR_IA32_MCG_CAP:
890ca9ae
HY
2691 data = vcpu->arch.mcg_cap;
2692 break;
c7ac679c 2693 case MSR_IA32_MCG_CTL:
44883f01 2694 if (!(mcg_cap & MCG_CTL_P) && !host)
890ca9ae
HY
2695 return 1;
2696 data = vcpu->arch.mcg_ctl;
2697 break;
2698 case MSR_IA32_MCG_STATUS:
2699 data = vcpu->arch.mcg_status;
2700 break;
2701 default:
2702 if (msr >= MSR_IA32_MC0_CTL &&
81760dcc 2703 msr < MSR_IA32_MCx_CTL(bank_num)) {
890ca9ae
HY
2704 u32 offset = msr - MSR_IA32_MC0_CTL;
2705 data = vcpu->arch.mce_banks[offset];
2706 break;
2707 }
2708 return 1;
2709 }
2710 *pdata = data;
2711 return 0;
2712}
2713
609e36d3 2714int kvm_get_msr_common(struct kvm_vcpu *vcpu, struct msr_data *msr_info)
890ca9ae 2715{
609e36d3 2716 switch (msr_info->index) {
890ca9ae 2717 case MSR_IA32_PLATFORM_ID:
15c4a640 2718 case MSR_IA32_EBL_CR_POWERON:
b5e2fec0
AG
2719 case MSR_IA32_DEBUGCTLMSR:
2720 case MSR_IA32_LASTBRANCHFROMIP:
2721 case MSR_IA32_LASTBRANCHTOIP:
2722 case MSR_IA32_LASTINTFROMIP:
2723 case MSR_IA32_LASTINTTOIP:
60af2ecd 2724 case MSR_K8_SYSCFG:
3afb1121
PB
2725 case MSR_K8_TSEG_ADDR:
2726 case MSR_K8_TSEG_MASK:
60af2ecd 2727 case MSR_K7_HWCR:
61a6bd67 2728 case MSR_VM_HSAVE_PA:
1fdbd48c 2729 case MSR_K8_INT_PENDING_MSG:
c323c0e5 2730 case MSR_AMD64_NB_CFG:
f7c6d140 2731 case MSR_FAM10H_MMIO_CONF_BASE:
2e32b719 2732 case MSR_AMD64_BU_CFG2:
0c2df2a1 2733 case MSR_IA32_PERF_CTL:
405a353a 2734 case MSR_AMD64_DC_CFG:
0e1b869f 2735 case MSR_F15H_EX_CFG:
609e36d3 2736 msr_info->data = 0;
15c4a640 2737 break;
c51eb52b 2738 case MSR_F15H_PERF_CTL0 ... MSR_F15H_PERF_CTR5:
6912ac32
WH
2739 case MSR_K7_EVNTSEL0 ... MSR_K7_EVNTSEL3:
2740 case MSR_K7_PERFCTR0 ... MSR_K7_PERFCTR3:
2741 case MSR_P6_PERFCTR0 ... MSR_P6_PERFCTR1:
2742 case MSR_P6_EVNTSEL0 ... MSR_P6_EVNTSEL1:
c6702c9d 2743 if (kvm_pmu_is_valid_msr(vcpu, msr_info->index))
609e36d3
PB
2744 return kvm_pmu_get_msr(vcpu, msr_info->index, &msr_info->data);
2745 msr_info->data = 0;
5753785f 2746 break;
742bc670 2747 case MSR_IA32_UCODE_REV:
518e7b94 2748 msr_info->data = vcpu->arch.microcode_version;
742bc670 2749 break;
dd259935
PB
2750 case MSR_IA32_TSC:
2751 msr_info->data = kvm_scale_tsc(vcpu, rdtsc()) + vcpu->arch.tsc_offset;
2752 break;
9ba075a6 2753 case MSR_MTRRcap:
9ba075a6 2754 case 0x200 ... 0x2ff:
ff53604b 2755 return kvm_mtrr_get_msr(vcpu, msr_info->index, &msr_info->data);
15c4a640 2756 case 0xcd: /* fsb frequency */
609e36d3 2757 msr_info->data = 3;
15c4a640 2758 break;
7b914098
JS
2759 /*
2760 * MSR_EBC_FREQUENCY_ID
2761 * Conservative value valid for even the basic CPU models.
2762 * Models 0,1: 000 in bits 23:21 indicating a bus speed of
2763 * 100MHz, model 2 000 in bits 18:16 indicating 100MHz,
2764 * and 266MHz for model 3, or 4. Set Core Clock
2765 * Frequency to System Bus Frequency Ratio to 1 (bits
2766 * 31:24) even though these are only valid for CPU
2767 * models > 2, however guests may end up dividing or
2768 * multiplying by zero otherwise.
2769 */
2770 case MSR_EBC_FREQUENCY_ID:
609e36d3 2771 msr_info->data = 1 << 24;
7b914098 2772 break;
15c4a640 2773 case MSR_IA32_APICBASE:
609e36d3 2774 msr_info->data = kvm_get_apic_base(vcpu);
15c4a640 2775 break;
0105d1a5 2776 case APIC_BASE_MSR ... APIC_BASE_MSR + 0x3ff:
609e36d3 2777 return kvm_x2apic_msr_read(vcpu, msr_info->index, &msr_info->data);
0105d1a5 2778 break;
a3e06bbe 2779 case MSR_IA32_TSCDEADLINE:
609e36d3 2780 msr_info->data = kvm_get_lapic_tscdeadline_msr(vcpu);
a3e06bbe 2781 break;
ba904635 2782 case MSR_IA32_TSC_ADJUST:
609e36d3 2783 msr_info->data = (u64)vcpu->arch.ia32_tsc_adjust_msr;
ba904635 2784 break;
15c4a640 2785 case MSR_IA32_MISC_ENABLE:
609e36d3 2786 msr_info->data = vcpu->arch.ia32_misc_enable_msr;
15c4a640 2787 break;
64d60670
PB
2788 case MSR_IA32_SMBASE:
2789 if (!msr_info->host_initiated)
2790 return 1;
2791 msr_info->data = vcpu->arch.smbase;
15c4a640 2792 break;
52797bf9
LA
2793 case MSR_SMI_COUNT:
2794 msr_info->data = vcpu->arch.smi_count;
2795 break;
847f0ad8
AG
2796 case MSR_IA32_PERF_STATUS:
2797 /* TSC increment by tick */
609e36d3 2798 msr_info->data = 1000ULL;
847f0ad8 2799 /* CPU multiplier */
b0996ae4 2800 msr_info->data |= (((uint64_t)4ULL) << 40);
847f0ad8 2801 break;
15c4a640 2802 case MSR_EFER:
609e36d3 2803 msr_info->data = vcpu->arch.efer;
15c4a640 2804 break;
18068523 2805 case MSR_KVM_WALL_CLOCK:
11c6bffa 2806 case MSR_KVM_WALL_CLOCK_NEW:
609e36d3 2807 msr_info->data = vcpu->kvm->arch.wall_clock;
18068523
GOC
2808 break;
2809 case MSR_KVM_SYSTEM_TIME:
11c6bffa 2810 case MSR_KVM_SYSTEM_TIME_NEW:
609e36d3 2811 msr_info->data = vcpu->arch.time;
18068523 2812 break;
344d9588 2813 case MSR_KVM_ASYNC_PF_EN:
609e36d3 2814 msr_info->data = vcpu->arch.apf.msr_val;
344d9588 2815 break;
c9aaa895 2816 case MSR_KVM_STEAL_TIME:
609e36d3 2817 msr_info->data = vcpu->arch.st.msr_val;
c9aaa895 2818 break;
1d92128f 2819 case MSR_KVM_PV_EOI_EN:
609e36d3 2820 msr_info->data = vcpu->arch.pv_eoi.msr_val;
1d92128f 2821 break;
890ca9ae
HY
2822 case MSR_IA32_P5_MC_ADDR:
2823 case MSR_IA32_P5_MC_TYPE:
2824 case MSR_IA32_MCG_CAP:
2825 case MSR_IA32_MCG_CTL:
2826 case MSR_IA32_MCG_STATUS:
81760dcc 2827 case MSR_IA32_MC0_CTL ... MSR_IA32_MCx_CTL(KVM_MAX_MCE_BANKS) - 1:
44883f01
PB
2828 return get_msr_mce(vcpu, msr_info->index, &msr_info->data,
2829 msr_info->host_initiated);
84e0cefa
JS
2830 case MSR_K7_CLK_CTL:
2831 /*
2832 * Provide expected ramp-up count for K7. All other
2833 * are set to zero, indicating minimum divisors for
2834 * every field.
2835 *
2836 * This prevents guest kernels on AMD host with CPU
2837 * type 6, model 8 and higher from exploding due to
2838 * the rdmsr failing.
2839 */
609e36d3 2840 msr_info->data = 0x20000000;
84e0cefa 2841 break;
55cd8e5a 2842 case HV_X64_MSR_GUEST_OS_ID ... HV_X64_MSR_SINT15:
e7d9513b
AS
2843 case HV_X64_MSR_CRASH_P0 ... HV_X64_MSR_CRASH_P4:
2844 case HV_X64_MSR_CRASH_CTL:
1f4b34f8 2845 case HV_X64_MSR_STIMER0_CONFIG ... HV_X64_MSR_STIMER3_COUNT:
a2e164e7
VK
2846 case HV_X64_MSR_REENLIGHTENMENT_CONTROL:
2847 case HV_X64_MSR_TSC_EMULATION_CONTROL:
2848 case HV_X64_MSR_TSC_EMULATION_STATUS:
e83d5887 2849 return kvm_hv_get_msr_common(vcpu,
44883f01
PB
2850 msr_info->index, &msr_info->data,
2851 msr_info->host_initiated);
55cd8e5a 2852 break;
91c9c3ed 2853 case MSR_IA32_BBL_CR_CTL3:
2854 /* This legacy MSR exists but isn't fully documented in current
2855 * silicon. It is however accessed by winxp in very narrow
2856 * scenarios where it sets bit #19, itself documented as
2857 * a "reserved" bit. Best effort attempt to source coherent
2858 * read data here should the balance of the register be
2859 * interpreted by the guest:
2860 *
2861 * L2 cache control register 3: 64GB range, 256KB size,
2862 * enabled, latency 0x1, configured
2863 */
609e36d3 2864 msr_info->data = 0xbe702111;
91c9c3ed 2865 break;
2b036c6b 2866 case MSR_AMD64_OSVW_ID_LENGTH:
d6321d49 2867 if (!guest_cpuid_has(vcpu, X86_FEATURE_OSVW))
2b036c6b 2868 return 1;
609e36d3 2869 msr_info->data = vcpu->arch.osvw.length;
2b036c6b
BO
2870 break;
2871 case MSR_AMD64_OSVW_STATUS:
d6321d49 2872 if (!guest_cpuid_has(vcpu, X86_FEATURE_OSVW))
2b036c6b 2873 return 1;
609e36d3 2874 msr_info->data = vcpu->arch.osvw.status;
2b036c6b 2875 break;
db2336a8 2876 case MSR_PLATFORM_INFO:
6fbbde9a
DS
2877 if (!msr_info->host_initiated &&
2878 !vcpu->kvm->arch.guest_can_read_msr_platform_info)
2879 return 1;
db2336a8
KH
2880 msr_info->data = vcpu->arch.msr_platform_info;
2881 break;
2882 case MSR_MISC_FEATURES_ENABLES:
2883 msr_info->data = vcpu->arch.msr_misc_features_enables;
2884 break;
15c4a640 2885 default:
c6702c9d 2886 if (kvm_pmu_is_valid_msr(vcpu, msr_info->index))
609e36d3 2887 return kvm_pmu_get_msr(vcpu, msr_info->index, &msr_info->data);
ed85c068 2888 if (!ignore_msrs) {
ae0f5499
BD
2889 vcpu_debug_ratelimited(vcpu, "unhandled rdmsr: 0x%x\n",
2890 msr_info->index);
ed85c068
AP
2891 return 1;
2892 } else {
fab0aa3b
EM
2893 if (report_ignored_msrs)
2894 vcpu_unimpl(vcpu, "ignored rdmsr: 0x%x\n",
2895 msr_info->index);
609e36d3 2896 msr_info->data = 0;
ed85c068
AP
2897 }
2898 break;
15c4a640 2899 }
15c4a640
CO
2900 return 0;
2901}
2902EXPORT_SYMBOL_GPL(kvm_get_msr_common);
2903
313a3dc7
CO
2904/*
2905 * Read or write a bunch of msrs. All parameters are kernel addresses.
2906 *
2907 * @return number of msrs set successfully.
2908 */
2909static int __msr_io(struct kvm_vcpu *vcpu, struct kvm_msrs *msrs,
2910 struct kvm_msr_entry *entries,
2911 int (*do_msr)(struct kvm_vcpu *vcpu,
2912 unsigned index, u64 *data))
2913{
801e459a 2914 int i;
313a3dc7 2915
313a3dc7
CO
2916 for (i = 0; i < msrs->nmsrs; ++i)
2917 if (do_msr(vcpu, entries[i].index, &entries[i].data))
2918 break;
2919
313a3dc7
CO
2920 return i;
2921}
2922
2923/*
2924 * Read or write a bunch of msrs. Parameters are user addresses.
2925 *
2926 * @return number of msrs set successfully.
2927 */
2928static int msr_io(struct kvm_vcpu *vcpu, struct kvm_msrs __user *user_msrs,
2929 int (*do_msr)(struct kvm_vcpu *vcpu,
2930 unsigned index, u64 *data),
2931 int writeback)
2932{
2933 struct kvm_msrs msrs;
2934 struct kvm_msr_entry *entries;
2935 int r, n;
2936 unsigned size;
2937
2938 r = -EFAULT;
0e96f31e 2939 if (copy_from_user(&msrs, user_msrs, sizeof(msrs)))
313a3dc7
CO
2940 goto out;
2941
2942 r = -E2BIG;
2943 if (msrs.nmsrs >= MAX_IO_MSRS)
2944 goto out;
2945
313a3dc7 2946 size = sizeof(struct kvm_msr_entry) * msrs.nmsrs;
ff5c2c03
SL
2947 entries = memdup_user(user_msrs->entries, size);
2948 if (IS_ERR(entries)) {
2949 r = PTR_ERR(entries);
313a3dc7 2950 goto out;
ff5c2c03 2951 }
313a3dc7
CO
2952
2953 r = n = __msr_io(vcpu, &msrs, entries, do_msr);
2954 if (r < 0)
2955 goto out_free;
2956
2957 r = -EFAULT;
2958 if (writeback && copy_to_user(user_msrs->entries, entries, size))
2959 goto out_free;
2960
2961 r = n;
2962
2963out_free:
7a73c028 2964 kfree(entries);
313a3dc7
CO
2965out:
2966 return r;
2967}
2968
4d5422ce
WL
2969static inline bool kvm_can_mwait_in_guest(void)
2970{
2971 return boot_cpu_has(X86_FEATURE_MWAIT) &&
8e9b29b6
KA
2972 !boot_cpu_has_bug(X86_BUG_MONITOR) &&
2973 boot_cpu_has(X86_FEATURE_ARAT);
4d5422ce
WL
2974}
2975
784aa3d7 2976int kvm_vm_ioctl_check_extension(struct kvm *kvm, long ext)
018d00d2 2977{
4d5422ce 2978 int r = 0;
018d00d2
ZX
2979
2980 switch (ext) {
2981 case KVM_CAP_IRQCHIP:
2982 case KVM_CAP_HLT:
2983 case KVM_CAP_MMU_SHADOW_CACHE_CONTROL:
018d00d2 2984 case KVM_CAP_SET_TSS_ADDR:
07716717 2985 case KVM_CAP_EXT_CPUID:
9c15bb1d 2986 case KVM_CAP_EXT_EMUL_CPUID:
c8076604 2987 case KVM_CAP_CLOCKSOURCE:
7837699f 2988 case KVM_CAP_PIT:
a28e4f5a 2989 case KVM_CAP_NOP_IO_DELAY:
62d9f0db 2990 case KVM_CAP_MP_STATE:
ed848624 2991 case KVM_CAP_SYNC_MMU:
a355c85c 2992 case KVM_CAP_USER_NMI:
52d939a0 2993 case KVM_CAP_REINJECT_CONTROL:
4925663a 2994 case KVM_CAP_IRQ_INJECT_STATUS:
d34e6b17 2995 case KVM_CAP_IOEVENTFD:
f848a5a8 2996 case KVM_CAP_IOEVENTFD_NO_LENGTH:
c5ff41ce 2997 case KVM_CAP_PIT2:
e9f42757 2998 case KVM_CAP_PIT_STATE2:
b927a3ce 2999 case KVM_CAP_SET_IDENTITY_MAP_ADDR:
ffde22ac 3000 case KVM_CAP_XEN_HVM:
3cfc3092 3001 case KVM_CAP_VCPU_EVENTS:
55cd8e5a 3002 case KVM_CAP_HYPERV:
10388a07 3003 case KVM_CAP_HYPERV_VAPIC:
c25bc163 3004 case KVM_CAP_HYPERV_SPIN:
5c919412 3005 case KVM_CAP_HYPERV_SYNIC:
efc479e6 3006 case KVM_CAP_HYPERV_SYNIC2:
d3457c87 3007 case KVM_CAP_HYPERV_VP_INDEX:
faeb7833 3008 case KVM_CAP_HYPERV_EVENTFD:
c1aea919 3009 case KVM_CAP_HYPERV_TLBFLUSH:
214ff83d 3010 case KVM_CAP_HYPERV_SEND_IPI:
57b119da 3011 case KVM_CAP_HYPERV_ENLIGHTENED_VMCS:
2bc39970 3012 case KVM_CAP_HYPERV_CPUID:
ab9f4ecb 3013 case KVM_CAP_PCI_SEGMENT:
a1efbe77 3014 case KVM_CAP_DEBUGREGS:
d2be1651 3015 case KVM_CAP_X86_ROBUST_SINGLESTEP:
2d5b5a66 3016 case KVM_CAP_XSAVE:
344d9588 3017 case KVM_CAP_ASYNC_PF:
92a1f12d 3018 case KVM_CAP_GET_TSC_KHZ:
1c0b28c2 3019 case KVM_CAP_KVMCLOCK_CTRL:
4d8b81ab 3020 case KVM_CAP_READONLY_MEM:
5f66b620 3021 case KVM_CAP_HYPERV_TIME:
100943c5 3022 case KVM_CAP_IOAPIC_POLARITY_IGNORED:
defcf51f 3023 case KVM_CAP_TSC_DEADLINE_TIMER:
90de4a18 3024 case KVM_CAP_DISABLE_QUIRKS:
d71ba788 3025 case KVM_CAP_SET_BOOT_CPU_ID:
49df6397 3026 case KVM_CAP_SPLIT_IRQCHIP:
460df4c1 3027 case KVM_CAP_IMMEDIATE_EXIT:
801e459a 3028 case KVM_CAP_GET_MSR_FEATURES:
6fbbde9a 3029 case KVM_CAP_MSR_PLATFORM_INFO:
c4f55198 3030 case KVM_CAP_EXCEPTION_PAYLOAD:
018d00d2
ZX
3031 r = 1;
3032 break;
01643c51
KH
3033 case KVM_CAP_SYNC_REGS:
3034 r = KVM_SYNC_X86_VALID_FIELDS;
3035 break;
e3fd9a93
PB
3036 case KVM_CAP_ADJUST_CLOCK:
3037 r = KVM_CLOCK_TSC_STABLE;
3038 break;
4d5422ce 3039 case KVM_CAP_X86_DISABLE_EXITS:
766d3571 3040 r |= KVM_X86_DISABLE_EXITS_HLT | KVM_X86_DISABLE_EXITS_PAUSE;
4d5422ce
WL
3041 if(kvm_can_mwait_in_guest())
3042 r |= KVM_X86_DISABLE_EXITS_MWAIT;
668fffa3 3043 break;
6d396b55
PB
3044 case KVM_CAP_X86_SMM:
3045 /* SMBASE is usually relocated above 1M on modern chipsets,
3046 * and SMM handlers might indeed rely on 4G segment limits,
3047 * so do not report SMM to be available if real mode is
3048 * emulated via vm86 mode. Still, do not go to great lengths
3049 * to avoid userspace's usage of the feature, because it is a
3050 * fringe case that is not enabled except via specific settings
3051 * of the module parameters.
3052 */
bc226f07 3053 r = kvm_x86_ops->has_emulated_msr(MSR_IA32_SMBASE);
6d396b55 3054 break;
774ead3a
AK
3055 case KVM_CAP_VAPIC:
3056 r = !kvm_x86_ops->cpu_has_accelerated_tpr();
3057 break;
f725230a 3058 case KVM_CAP_NR_VCPUS:
8c3ba334
SL
3059 r = KVM_SOFT_MAX_VCPUS;
3060 break;
3061 case KVM_CAP_MAX_VCPUS:
f725230a
AK
3062 r = KVM_MAX_VCPUS;
3063 break;
a988b910 3064 case KVM_CAP_NR_MEMSLOTS:
bbacc0c1 3065 r = KVM_USER_MEM_SLOTS;
a988b910 3066 break;
a68a6a72
MT
3067 case KVM_CAP_PV_MMU: /* obsolete */
3068 r = 0;
2f333bcb 3069 break;
890ca9ae
HY
3070 case KVM_CAP_MCE:
3071 r = KVM_MAX_MCE_BANKS;
3072 break;
2d5b5a66 3073 case KVM_CAP_XCRS:
d366bf7e 3074 r = boot_cpu_has(X86_FEATURE_XSAVE);
2d5b5a66 3075 break;
92a1f12d
JR
3076 case KVM_CAP_TSC_CONTROL:
3077 r = kvm_has_tsc_control;
3078 break;
37131313
RK
3079 case KVM_CAP_X2APIC_API:
3080 r = KVM_X2APIC_API_VALID_FLAGS;
3081 break;
8fcc4b59
JM
3082 case KVM_CAP_NESTED_STATE:
3083 r = kvm_x86_ops->get_nested_state ?
3084 kvm_x86_ops->get_nested_state(NULL, 0, 0) : 0;
3085 break;
018d00d2 3086 default:
018d00d2
ZX
3087 break;
3088 }
3089 return r;
3090
3091}
3092
043405e1
CO
3093long kvm_arch_dev_ioctl(struct file *filp,
3094 unsigned int ioctl, unsigned long arg)
3095{
3096 void __user *argp = (void __user *)arg;
3097 long r;
3098
3099 switch (ioctl) {
3100 case KVM_GET_MSR_INDEX_LIST: {
3101 struct kvm_msr_list __user *user_msr_list = argp;
3102 struct kvm_msr_list msr_list;
3103 unsigned n;
3104
3105 r = -EFAULT;
0e96f31e 3106 if (copy_from_user(&msr_list, user_msr_list, sizeof(msr_list)))
043405e1
CO
3107 goto out;
3108 n = msr_list.nmsrs;
62ef68bb 3109 msr_list.nmsrs = num_msrs_to_save + num_emulated_msrs;
0e96f31e 3110 if (copy_to_user(user_msr_list, &msr_list, sizeof(msr_list)))
043405e1
CO
3111 goto out;
3112 r = -E2BIG;
e125e7b6 3113 if (n < msr_list.nmsrs)
043405e1
CO
3114 goto out;
3115 r = -EFAULT;
3116 if (copy_to_user(user_msr_list->indices, &msrs_to_save,
3117 num_msrs_to_save * sizeof(u32)))
3118 goto out;
e125e7b6 3119 if (copy_to_user(user_msr_list->indices + num_msrs_to_save,
043405e1 3120 &emulated_msrs,
62ef68bb 3121 num_emulated_msrs * sizeof(u32)))
043405e1
CO
3122 goto out;
3123 r = 0;
3124 break;
3125 }
9c15bb1d
BP
3126 case KVM_GET_SUPPORTED_CPUID:
3127 case KVM_GET_EMULATED_CPUID: {
674eea0f
AK
3128 struct kvm_cpuid2 __user *cpuid_arg = argp;
3129 struct kvm_cpuid2 cpuid;
3130
3131 r = -EFAULT;
0e96f31e 3132 if (copy_from_user(&cpuid, cpuid_arg, sizeof(cpuid)))
674eea0f 3133 goto out;
9c15bb1d
BP
3134
3135 r = kvm_dev_ioctl_get_cpuid(&cpuid, cpuid_arg->entries,
3136 ioctl);
674eea0f
AK
3137 if (r)
3138 goto out;
3139
3140 r = -EFAULT;
0e96f31e 3141 if (copy_to_user(cpuid_arg, &cpuid, sizeof(cpuid)))
674eea0f
AK
3142 goto out;
3143 r = 0;
3144 break;
3145 }
890ca9ae 3146 case KVM_X86_GET_MCE_CAP_SUPPORTED: {
890ca9ae 3147 r = -EFAULT;
c45dcc71
AR
3148 if (copy_to_user(argp, &kvm_mce_cap_supported,
3149 sizeof(kvm_mce_cap_supported)))
890ca9ae
HY
3150 goto out;
3151 r = 0;
3152 break;
801e459a
TL
3153 case KVM_GET_MSR_FEATURE_INDEX_LIST: {
3154 struct kvm_msr_list __user *user_msr_list = argp;
3155 struct kvm_msr_list msr_list;
3156 unsigned int n;
3157
3158 r = -EFAULT;
3159 if (copy_from_user(&msr_list, user_msr_list, sizeof(msr_list)))
3160 goto out;
3161 n = msr_list.nmsrs;
3162 msr_list.nmsrs = num_msr_based_features;
3163 if (copy_to_user(user_msr_list, &msr_list, sizeof(msr_list)))
3164 goto out;
3165 r = -E2BIG;
3166 if (n < msr_list.nmsrs)
3167 goto out;
3168 r = -EFAULT;
3169 if (copy_to_user(user_msr_list->indices, &msr_based_features,
3170 num_msr_based_features * sizeof(u32)))
3171 goto out;
3172 r = 0;
3173 break;
3174 }
3175 case KVM_GET_MSRS:
3176 r = msr_io(NULL, argp, do_get_msr_feature, 1);
3177 break;
890ca9ae 3178 }
043405e1
CO
3179 default:
3180 r = -EINVAL;
3181 }
3182out:
3183 return r;
3184}
3185
f5f48ee1
SY
3186static void wbinvd_ipi(void *garbage)
3187{
3188 wbinvd();
3189}
3190
3191static bool need_emulate_wbinvd(struct kvm_vcpu *vcpu)
3192{
e0f0bbc5 3193 return kvm_arch_has_noncoherent_dma(vcpu->kvm);
f5f48ee1
SY
3194}
3195
313a3dc7
CO
3196void kvm_arch_vcpu_load(struct kvm_vcpu *vcpu, int cpu)
3197{
f5f48ee1
SY
3198 /* Address WBINVD may be executed by guest */
3199 if (need_emulate_wbinvd(vcpu)) {
3200 if (kvm_x86_ops->has_wbinvd_exit())
3201 cpumask_set_cpu(cpu, vcpu->arch.wbinvd_dirty_mask);
3202 else if (vcpu->cpu != -1 && vcpu->cpu != cpu)
3203 smp_call_function_single(vcpu->cpu,
3204 wbinvd_ipi, NULL, 1);
3205 }
3206
313a3dc7 3207 kvm_x86_ops->vcpu_load(vcpu, cpu);
8f6055cb 3208
0dd6a6ed
ZA
3209 /* Apply any externally detected TSC adjustments (due to suspend) */
3210 if (unlikely(vcpu->arch.tsc_offset_adjustment)) {
3211 adjust_tsc_offset_host(vcpu, vcpu->arch.tsc_offset_adjustment);
3212 vcpu->arch.tsc_offset_adjustment = 0;
105b21bb 3213 kvm_make_request(KVM_REQ_CLOCK_UPDATE, vcpu);
0dd6a6ed 3214 }
8f6055cb 3215
b0c39dc6 3216 if (unlikely(vcpu->cpu != cpu) || kvm_check_tsc_unstable()) {
6f526ec5 3217 s64 tsc_delta = !vcpu->arch.last_host_tsc ? 0 :
4ea1636b 3218 rdtsc() - vcpu->arch.last_host_tsc;
e48672fa
ZA
3219 if (tsc_delta < 0)
3220 mark_tsc_unstable("KVM discovered backwards TSC");
ce7a058a 3221
b0c39dc6 3222 if (kvm_check_tsc_unstable()) {
07c1419a 3223 u64 offset = kvm_compute_tsc_offset(vcpu,
b183aa58 3224 vcpu->arch.last_guest_tsc);
a545ab6a 3225 kvm_vcpu_write_tsc_offset(vcpu, offset);
c285545f 3226 vcpu->arch.tsc_catchup = 1;
c285545f 3227 }
a749e247
PB
3228
3229 if (kvm_lapic_hv_timer_in_use(vcpu))
3230 kvm_lapic_restart_hv_timer(vcpu);
3231
d98d07ca
MT
3232 /*
3233 * On a host with synchronized TSC, there is no need to update
3234 * kvmclock on vcpu->cpu migration
3235 */
3236 if (!vcpu->kvm->arch.use_master_clock || vcpu->cpu == -1)
0061d53d 3237 kvm_make_request(KVM_REQ_GLOBAL_CLOCK_UPDATE, vcpu);
c285545f 3238 if (vcpu->cpu != cpu)
1bd2009e 3239 kvm_make_request(KVM_REQ_MIGRATE_TIMER, vcpu);
e48672fa 3240 vcpu->cpu = cpu;
6b7d7e76 3241 }
c9aaa895 3242
c9aaa895 3243 kvm_make_request(KVM_REQ_STEAL_UPDATE, vcpu);
313a3dc7
CO
3244}
3245
0b9f6c46
PX
3246static void kvm_steal_time_set_preempted(struct kvm_vcpu *vcpu)
3247{
3248 if (!(vcpu->arch.st.msr_val & KVM_MSR_ENABLED))
3249 return;
3250
fa55eedd 3251 vcpu->arch.st.steal.preempted = KVM_VCPU_PREEMPTED;
0b9f6c46 3252
4e335d9e 3253 kvm_write_guest_offset_cached(vcpu->kvm, &vcpu->arch.st.stime,
0b9f6c46
PX
3254 &vcpu->arch.st.steal.preempted,
3255 offsetof(struct kvm_steal_time, preempted),
3256 sizeof(vcpu->arch.st.steal.preempted));
3257}
3258
313a3dc7
CO
3259void kvm_arch_vcpu_put(struct kvm_vcpu *vcpu)
3260{
cc0d907c 3261 int idx;
de63ad4c
LM
3262
3263 if (vcpu->preempted)
3264 vcpu->arch.preempted_in_kernel = !kvm_x86_ops->get_cpl(vcpu);
3265
931f261b
AA
3266 /*
3267 * Disable page faults because we're in atomic context here.
3268 * kvm_write_guest_offset_cached() would call might_fault()
3269 * that relies on pagefault_disable() to tell if there's a
3270 * bug. NOTE: the write to guest memory may not go through if
3271 * during postcopy live migration or if there's heavy guest
3272 * paging.
3273 */
3274 pagefault_disable();
cc0d907c
AA
3275 /*
3276 * kvm_memslots() will be called by
3277 * kvm_write_guest_offset_cached() so take the srcu lock.
3278 */
3279 idx = srcu_read_lock(&vcpu->kvm->srcu);
0b9f6c46 3280 kvm_steal_time_set_preempted(vcpu);
cc0d907c 3281 srcu_read_unlock(&vcpu->kvm->srcu, idx);
931f261b 3282 pagefault_enable();
02daab21 3283 kvm_x86_ops->vcpu_put(vcpu);
4ea1636b 3284 vcpu->arch.last_host_tsc = rdtsc();
efdab992 3285 /*
f9dcf08e
RK
3286 * If userspace has set any breakpoints or watchpoints, dr6 is restored
3287 * on every vmexit, but if not, we might have a stale dr6 from the
3288 * guest. do_debug expects dr6 to be cleared after it runs, do the same.
efdab992 3289 */
f9dcf08e 3290 set_debugreg(0, 6);
313a3dc7
CO
3291}
3292
313a3dc7
CO
3293static int kvm_vcpu_ioctl_get_lapic(struct kvm_vcpu *vcpu,
3294 struct kvm_lapic_state *s)
3295{
fa59cc00 3296 if (vcpu->arch.apicv_active)
d62caabb
AS
3297 kvm_x86_ops->sync_pir_to_irr(vcpu);
3298
a92e2543 3299 return kvm_apic_get_state(vcpu, s);
313a3dc7
CO
3300}
3301
3302static int kvm_vcpu_ioctl_set_lapic(struct kvm_vcpu *vcpu,
3303 struct kvm_lapic_state *s)
3304{
a92e2543
RK
3305 int r;
3306
3307 r = kvm_apic_set_state(vcpu, s);
3308 if (r)
3309 return r;
cb142eb7 3310 update_cr8_intercept(vcpu);
313a3dc7
CO
3311
3312 return 0;
3313}
3314
127a457a
MG
3315static int kvm_cpu_accept_dm_intr(struct kvm_vcpu *vcpu)
3316{
3317 return (!lapic_in_kernel(vcpu) ||
3318 kvm_apic_accept_pic_intr(vcpu));
3319}
3320
782d422b
MG
3321/*
3322 * if userspace requested an interrupt window, check that the
3323 * interrupt window is open.
3324 *
3325 * No need to exit to userspace if we already have an interrupt queued.
3326 */
3327static int kvm_vcpu_ready_for_interrupt_injection(struct kvm_vcpu *vcpu)
3328{
3329 return kvm_arch_interrupt_allowed(vcpu) &&
3330 !kvm_cpu_has_interrupt(vcpu) &&
3331 !kvm_event_needs_reinjection(vcpu) &&
3332 kvm_cpu_accept_dm_intr(vcpu);
3333}
3334
f77bc6a4
ZX
3335static int kvm_vcpu_ioctl_interrupt(struct kvm_vcpu *vcpu,
3336 struct kvm_interrupt *irq)
3337{
02cdb50f 3338 if (irq->irq >= KVM_NR_INTERRUPTS)
f77bc6a4 3339 return -EINVAL;
1c1a9ce9
SR
3340
3341 if (!irqchip_in_kernel(vcpu->kvm)) {
3342 kvm_queue_interrupt(vcpu, irq->irq, false);
3343 kvm_make_request(KVM_REQ_EVENT, vcpu);
3344 return 0;
3345 }
3346
3347 /*
3348 * With in-kernel LAPIC, we only use this to inject EXTINT, so
3349 * fail for in-kernel 8259.
3350 */
3351 if (pic_in_kernel(vcpu->kvm))
f77bc6a4 3352 return -ENXIO;
f77bc6a4 3353
1c1a9ce9
SR
3354 if (vcpu->arch.pending_external_vector != -1)
3355 return -EEXIST;
f77bc6a4 3356
1c1a9ce9 3357 vcpu->arch.pending_external_vector = irq->irq;
934bf653 3358 kvm_make_request(KVM_REQ_EVENT, vcpu);
f77bc6a4
ZX
3359 return 0;
3360}
3361
c4abb7c9
JK
3362static int kvm_vcpu_ioctl_nmi(struct kvm_vcpu *vcpu)
3363{
c4abb7c9 3364 kvm_inject_nmi(vcpu);
c4abb7c9
JK
3365
3366 return 0;
3367}
3368
f077825a
PB
3369static int kvm_vcpu_ioctl_smi(struct kvm_vcpu *vcpu)
3370{
64d60670
PB
3371 kvm_make_request(KVM_REQ_SMI, vcpu);
3372
f077825a
PB
3373 return 0;
3374}
3375
b209749f
AK
3376static int vcpu_ioctl_tpr_access_reporting(struct kvm_vcpu *vcpu,
3377 struct kvm_tpr_access_ctl *tac)
3378{
3379 if (tac->flags)
3380 return -EINVAL;
3381 vcpu->arch.tpr_access_reporting = !!tac->enabled;
3382 return 0;
3383}
3384
890ca9ae
HY
3385static int kvm_vcpu_ioctl_x86_setup_mce(struct kvm_vcpu *vcpu,
3386 u64 mcg_cap)
3387{
3388 int r;
3389 unsigned bank_num = mcg_cap & 0xff, bank;
3390
3391 r = -EINVAL;
a9e38c3e 3392 if (!bank_num || bank_num >= KVM_MAX_MCE_BANKS)
890ca9ae 3393 goto out;
c45dcc71 3394 if (mcg_cap & ~(kvm_mce_cap_supported | 0xff | 0xff0000))
890ca9ae
HY
3395 goto out;
3396 r = 0;
3397 vcpu->arch.mcg_cap = mcg_cap;
3398 /* Init IA32_MCG_CTL to all 1s */
3399 if (mcg_cap & MCG_CTL_P)
3400 vcpu->arch.mcg_ctl = ~(u64)0;
3401 /* Init IA32_MCi_CTL to all 1s */
3402 for (bank = 0; bank < bank_num; bank++)
3403 vcpu->arch.mce_banks[bank*4] = ~(u64)0;
c45dcc71
AR
3404
3405 if (kvm_x86_ops->setup_mce)
3406 kvm_x86_ops->setup_mce(vcpu);
890ca9ae
HY
3407out:
3408 return r;
3409}
3410
3411static int kvm_vcpu_ioctl_x86_set_mce(struct kvm_vcpu *vcpu,
3412 struct kvm_x86_mce *mce)
3413{
3414 u64 mcg_cap = vcpu->arch.mcg_cap;
3415 unsigned bank_num = mcg_cap & 0xff;
3416 u64 *banks = vcpu->arch.mce_banks;
3417
3418 if (mce->bank >= bank_num || !(mce->status & MCI_STATUS_VAL))
3419 return -EINVAL;
3420 /*
3421 * if IA32_MCG_CTL is not all 1s, the uncorrected error
3422 * reporting is disabled
3423 */
3424 if ((mce->status & MCI_STATUS_UC) && (mcg_cap & MCG_CTL_P) &&
3425 vcpu->arch.mcg_ctl != ~(u64)0)
3426 return 0;
3427 banks += 4 * mce->bank;
3428 /*
3429 * if IA32_MCi_CTL is not all 1s, the uncorrected error
3430 * reporting is disabled for the bank
3431 */
3432 if ((mce->status & MCI_STATUS_UC) && banks[0] != ~(u64)0)
3433 return 0;
3434 if (mce->status & MCI_STATUS_UC) {
3435 if ((vcpu->arch.mcg_status & MCG_STATUS_MCIP) ||
fc78f519 3436 !kvm_read_cr4_bits(vcpu, X86_CR4_MCE)) {
a8eeb04a 3437 kvm_make_request(KVM_REQ_TRIPLE_FAULT, vcpu);
890ca9ae
HY
3438 return 0;
3439 }
3440 if (banks[1] & MCI_STATUS_VAL)
3441 mce->status |= MCI_STATUS_OVER;
3442 banks[2] = mce->addr;
3443 banks[3] = mce->misc;
3444 vcpu->arch.mcg_status = mce->mcg_status;
3445 banks[1] = mce->status;
3446 kvm_queue_exception(vcpu, MC_VECTOR);
3447 } else if (!(banks[1] & MCI_STATUS_VAL)
3448 || !(banks[1] & MCI_STATUS_UC)) {
3449 if (banks[1] & MCI_STATUS_VAL)
3450 mce->status |= MCI_STATUS_OVER;
3451 banks[2] = mce->addr;
3452 banks[3] = mce->misc;
3453 banks[1] = mce->status;
3454 } else
3455 banks[1] |= MCI_STATUS_OVER;
3456 return 0;
3457}
3458
3cfc3092
JK
3459static void kvm_vcpu_ioctl_x86_get_vcpu_events(struct kvm_vcpu *vcpu,
3460 struct kvm_vcpu_events *events)
3461{
7460fb4a 3462 process_nmi(vcpu);
59073aaf 3463
664f8e26 3464 /*
59073aaf
JM
3465 * The API doesn't provide the instruction length for software
3466 * exceptions, so don't report them. As long as the guest RIP
3467 * isn't advanced, we should expect to encounter the exception
3468 * again.
664f8e26 3469 */
59073aaf
JM
3470 if (kvm_exception_is_soft(vcpu->arch.exception.nr)) {
3471 events->exception.injected = 0;
3472 events->exception.pending = 0;
3473 } else {
3474 events->exception.injected = vcpu->arch.exception.injected;
3475 events->exception.pending = vcpu->arch.exception.pending;
3476 /*
3477 * For ABI compatibility, deliberately conflate
3478 * pending and injected exceptions when
3479 * KVM_CAP_EXCEPTION_PAYLOAD isn't enabled.
3480 */
3481 if (!vcpu->kvm->arch.exception_payload_enabled)
3482 events->exception.injected |=
3483 vcpu->arch.exception.pending;
3484 }
3cfc3092
JK
3485 events->exception.nr = vcpu->arch.exception.nr;
3486 events->exception.has_error_code = vcpu->arch.exception.has_error_code;
3487 events->exception.error_code = vcpu->arch.exception.error_code;
59073aaf
JM
3488 events->exception_has_payload = vcpu->arch.exception.has_payload;
3489 events->exception_payload = vcpu->arch.exception.payload;
3cfc3092 3490
03b82a30 3491 events->interrupt.injected =
04140b41 3492 vcpu->arch.interrupt.injected && !vcpu->arch.interrupt.soft;
3cfc3092 3493 events->interrupt.nr = vcpu->arch.interrupt.nr;
03b82a30 3494 events->interrupt.soft = 0;
37ccdcbe 3495 events->interrupt.shadow = kvm_x86_ops->get_interrupt_shadow(vcpu);
3cfc3092
JK
3496
3497 events->nmi.injected = vcpu->arch.nmi_injected;
7460fb4a 3498 events->nmi.pending = vcpu->arch.nmi_pending != 0;
3cfc3092 3499 events->nmi.masked = kvm_x86_ops->get_nmi_mask(vcpu);
97e69aa6 3500 events->nmi.pad = 0;
3cfc3092 3501
66450a21 3502 events->sipi_vector = 0; /* never valid when reporting to user space */
3cfc3092 3503
f077825a
PB
3504 events->smi.smm = is_smm(vcpu);
3505 events->smi.pending = vcpu->arch.smi_pending;
3506 events->smi.smm_inside_nmi =
3507 !!(vcpu->arch.hflags & HF_SMM_INSIDE_NMI_MASK);
3508 events->smi.latched_init = kvm_lapic_latched_init(vcpu);
3509
dab4b911 3510 events->flags = (KVM_VCPUEVENT_VALID_NMI_PENDING
f077825a
PB
3511 | KVM_VCPUEVENT_VALID_SHADOW
3512 | KVM_VCPUEVENT_VALID_SMM);
59073aaf
JM
3513 if (vcpu->kvm->arch.exception_payload_enabled)
3514 events->flags |= KVM_VCPUEVENT_VALID_PAYLOAD;
3515
97e69aa6 3516 memset(&events->reserved, 0, sizeof(events->reserved));
3cfc3092
JK
3517}
3518
6ef4e07e
XG
3519static void kvm_set_hflags(struct kvm_vcpu *vcpu, unsigned emul_flags);
3520
3cfc3092
JK
3521static int kvm_vcpu_ioctl_x86_set_vcpu_events(struct kvm_vcpu *vcpu,
3522 struct kvm_vcpu_events *events)
3523{
dab4b911 3524 if (events->flags & ~(KVM_VCPUEVENT_VALID_NMI_PENDING
48005f64 3525 | KVM_VCPUEVENT_VALID_SIPI_VECTOR
f077825a 3526 | KVM_VCPUEVENT_VALID_SHADOW
59073aaf
JM
3527 | KVM_VCPUEVENT_VALID_SMM
3528 | KVM_VCPUEVENT_VALID_PAYLOAD))
3cfc3092
JK
3529 return -EINVAL;
3530
59073aaf
JM
3531 if (events->flags & KVM_VCPUEVENT_VALID_PAYLOAD) {
3532 if (!vcpu->kvm->arch.exception_payload_enabled)
3533 return -EINVAL;
3534 if (events->exception.pending)
3535 events->exception.injected = 0;
3536 else
3537 events->exception_has_payload = 0;
3538 } else {
3539 events->exception.pending = 0;
3540 events->exception_has_payload = 0;
3541 }
3542
3543 if ((events->exception.injected || events->exception.pending) &&
3544 (events->exception.nr > 31 || events->exception.nr == NMI_VECTOR))
78e546c8
PB
3545 return -EINVAL;
3546
28bf2888
DH
3547 /* INITs are latched while in SMM */
3548 if (events->flags & KVM_VCPUEVENT_VALID_SMM &&
3549 (events->smi.smm || events->smi.pending) &&
3550 vcpu->arch.mp_state == KVM_MP_STATE_INIT_RECEIVED)
3551 return -EINVAL;
3552
7460fb4a 3553 process_nmi(vcpu);
59073aaf
JM
3554 vcpu->arch.exception.injected = events->exception.injected;
3555 vcpu->arch.exception.pending = events->exception.pending;
3cfc3092
JK
3556 vcpu->arch.exception.nr = events->exception.nr;
3557 vcpu->arch.exception.has_error_code = events->exception.has_error_code;
3558 vcpu->arch.exception.error_code = events->exception.error_code;
59073aaf
JM
3559 vcpu->arch.exception.has_payload = events->exception_has_payload;
3560 vcpu->arch.exception.payload = events->exception_payload;
3cfc3092 3561
04140b41 3562 vcpu->arch.interrupt.injected = events->interrupt.injected;
3cfc3092
JK
3563 vcpu->arch.interrupt.nr = events->interrupt.nr;
3564 vcpu->arch.interrupt.soft = events->interrupt.soft;
48005f64
JK
3565 if (events->flags & KVM_VCPUEVENT_VALID_SHADOW)
3566 kvm_x86_ops->set_interrupt_shadow(vcpu,
3567 events->interrupt.shadow);
3cfc3092
JK
3568
3569 vcpu->arch.nmi_injected = events->nmi.injected;
dab4b911
JK
3570 if (events->flags & KVM_VCPUEVENT_VALID_NMI_PENDING)
3571 vcpu->arch.nmi_pending = events->nmi.pending;
3cfc3092
JK
3572 kvm_x86_ops->set_nmi_mask(vcpu, events->nmi.masked);
3573
66450a21 3574 if (events->flags & KVM_VCPUEVENT_VALID_SIPI_VECTOR &&
bce87cce 3575 lapic_in_kernel(vcpu))
66450a21 3576 vcpu->arch.apic->sipi_vector = events->sipi_vector;
3cfc3092 3577
f077825a 3578 if (events->flags & KVM_VCPUEVENT_VALID_SMM) {
6ef4e07e 3579 u32 hflags = vcpu->arch.hflags;
f077825a 3580 if (events->smi.smm)
6ef4e07e 3581 hflags |= HF_SMM_MASK;
f077825a 3582 else
6ef4e07e
XG
3583 hflags &= ~HF_SMM_MASK;
3584 kvm_set_hflags(vcpu, hflags);
3585
f077825a 3586 vcpu->arch.smi_pending = events->smi.pending;
f4ef1910
WL
3587
3588 if (events->smi.smm) {
3589 if (events->smi.smm_inside_nmi)
3590 vcpu->arch.hflags |= HF_SMM_INSIDE_NMI_MASK;
f077825a 3591 else
f4ef1910
WL
3592 vcpu->arch.hflags &= ~HF_SMM_INSIDE_NMI_MASK;
3593 if (lapic_in_kernel(vcpu)) {
3594 if (events->smi.latched_init)
3595 set_bit(KVM_APIC_INIT, &vcpu->arch.apic->pending_events);
3596 else
3597 clear_bit(KVM_APIC_INIT, &vcpu->arch.apic->pending_events);
3598 }
f077825a
PB
3599 }
3600 }
3601
3842d135
AK
3602 kvm_make_request(KVM_REQ_EVENT, vcpu);
3603
3cfc3092
JK
3604 return 0;
3605}
3606
a1efbe77
JK
3607static void kvm_vcpu_ioctl_x86_get_debugregs(struct kvm_vcpu *vcpu,
3608 struct kvm_debugregs *dbgregs)
3609{
73aaf249
JK
3610 unsigned long val;
3611
a1efbe77 3612 memcpy(dbgregs->db, vcpu->arch.db, sizeof(vcpu->arch.db));
16f8a6f9 3613 kvm_get_dr(vcpu, 6, &val);
73aaf249 3614 dbgregs->dr6 = val;
a1efbe77
JK
3615 dbgregs->dr7 = vcpu->arch.dr7;
3616 dbgregs->flags = 0;
97e69aa6 3617 memset(&dbgregs->reserved, 0, sizeof(dbgregs->reserved));
a1efbe77
JK
3618}
3619
3620static int kvm_vcpu_ioctl_x86_set_debugregs(struct kvm_vcpu *vcpu,
3621 struct kvm_debugregs *dbgregs)
3622{
3623 if (dbgregs->flags)
3624 return -EINVAL;
3625
d14bdb55
PB
3626 if (dbgregs->dr6 & ~0xffffffffull)
3627 return -EINVAL;
3628 if (dbgregs->dr7 & ~0xffffffffull)
3629 return -EINVAL;
3630
a1efbe77 3631 memcpy(vcpu->arch.db, dbgregs->db, sizeof(vcpu->arch.db));
ae561ede 3632 kvm_update_dr0123(vcpu);
a1efbe77 3633 vcpu->arch.dr6 = dbgregs->dr6;
73aaf249 3634 kvm_update_dr6(vcpu);
a1efbe77 3635 vcpu->arch.dr7 = dbgregs->dr7;
9926c9fd 3636 kvm_update_dr7(vcpu);
a1efbe77 3637
a1efbe77
JK
3638 return 0;
3639}
3640
df1daba7
PB
3641#define XSTATE_COMPACTION_ENABLED (1ULL << 63)
3642
3643static void fill_xsave(u8 *dest, struct kvm_vcpu *vcpu)
3644{
b666a4b6 3645 struct xregs_state *xsave = &vcpu->arch.guest_fpu->state.xsave;
400e4b20 3646 u64 xstate_bv = xsave->header.xfeatures;
df1daba7
PB
3647 u64 valid;
3648
3649 /*
3650 * Copy legacy XSAVE area, to avoid complications with CPUID
3651 * leaves 0 and 1 in the loop below.
3652 */
3653 memcpy(dest, xsave, XSAVE_HDR_OFFSET);
3654
3655 /* Set XSTATE_BV */
00c87e9a 3656 xstate_bv &= vcpu->arch.guest_supported_xcr0 | XFEATURE_MASK_FPSSE;
df1daba7
PB
3657 *(u64 *)(dest + XSAVE_HDR_OFFSET) = xstate_bv;
3658
3659 /*
3660 * Copy each region from the possibly compacted offset to the
3661 * non-compacted offset.
3662 */
d91cab78 3663 valid = xstate_bv & ~XFEATURE_MASK_FPSSE;
df1daba7
PB
3664 while (valid) {
3665 u64 feature = valid & -valid;
3666 int index = fls64(feature) - 1;
3667 void *src = get_xsave_addr(xsave, feature);
3668
3669 if (src) {
3670 u32 size, offset, ecx, edx;
3671 cpuid_count(XSTATE_CPUID, index,
3672 &size, &offset, &ecx, &edx);
38cfd5e3
PB
3673 if (feature == XFEATURE_MASK_PKRU)
3674 memcpy(dest + offset, &vcpu->arch.pkru,
3675 sizeof(vcpu->arch.pkru));
3676 else
3677 memcpy(dest + offset, src, size);
3678
df1daba7
PB
3679 }
3680
3681 valid -= feature;
3682 }
3683}
3684
3685static void load_xsave(struct kvm_vcpu *vcpu, u8 *src)
3686{
b666a4b6 3687 struct xregs_state *xsave = &vcpu->arch.guest_fpu->state.xsave;
df1daba7
PB
3688 u64 xstate_bv = *(u64 *)(src + XSAVE_HDR_OFFSET);
3689 u64 valid;
3690
3691 /*
3692 * Copy legacy XSAVE area, to avoid complications with CPUID
3693 * leaves 0 and 1 in the loop below.
3694 */
3695 memcpy(xsave, src, XSAVE_HDR_OFFSET);
3696
3697 /* Set XSTATE_BV and possibly XCOMP_BV. */
400e4b20 3698 xsave->header.xfeatures = xstate_bv;
782511b0 3699 if (boot_cpu_has(X86_FEATURE_XSAVES))
3a54450b 3700 xsave->header.xcomp_bv = host_xcr0 | XSTATE_COMPACTION_ENABLED;
df1daba7
PB
3701
3702 /*
3703 * Copy each region from the non-compacted offset to the
3704 * possibly compacted offset.
3705 */
d91cab78 3706 valid = xstate_bv & ~XFEATURE_MASK_FPSSE;
df1daba7
PB
3707 while (valid) {
3708 u64 feature = valid & -valid;
3709 int index = fls64(feature) - 1;
3710 void *dest = get_xsave_addr(xsave, feature);
3711
3712 if (dest) {
3713 u32 size, offset, ecx, edx;
3714 cpuid_count(XSTATE_CPUID, index,
3715 &size, &offset, &ecx, &edx);
38cfd5e3
PB
3716 if (feature == XFEATURE_MASK_PKRU)
3717 memcpy(&vcpu->arch.pkru, src + offset,
3718 sizeof(vcpu->arch.pkru));
3719 else
3720 memcpy(dest, src + offset, size);
ee4100da 3721 }
df1daba7
PB
3722
3723 valid -= feature;
3724 }
3725}
3726
2d5b5a66
SY
3727static void kvm_vcpu_ioctl_x86_get_xsave(struct kvm_vcpu *vcpu,
3728 struct kvm_xsave *guest_xsave)
3729{
d366bf7e 3730 if (boot_cpu_has(X86_FEATURE_XSAVE)) {
df1daba7
PB
3731 memset(guest_xsave, 0, sizeof(struct kvm_xsave));
3732 fill_xsave((u8 *) guest_xsave->region, vcpu);
4344ee98 3733 } else {
2d5b5a66 3734 memcpy(guest_xsave->region,
b666a4b6 3735 &vcpu->arch.guest_fpu->state.fxsave,
c47ada30 3736 sizeof(struct fxregs_state));
2d5b5a66 3737 *(u64 *)&guest_xsave->region[XSAVE_HDR_OFFSET / sizeof(u32)] =
d91cab78 3738 XFEATURE_MASK_FPSSE;
2d5b5a66
SY
3739 }
3740}
3741
a575813b
WL
3742#define XSAVE_MXCSR_OFFSET 24
3743
2d5b5a66
SY
3744static int kvm_vcpu_ioctl_x86_set_xsave(struct kvm_vcpu *vcpu,
3745 struct kvm_xsave *guest_xsave)
3746{
3747 u64 xstate_bv =
3748 *(u64 *)&guest_xsave->region[XSAVE_HDR_OFFSET / sizeof(u32)];
a575813b 3749 u32 mxcsr = *(u32 *)&guest_xsave->region[XSAVE_MXCSR_OFFSET / sizeof(u32)];
2d5b5a66 3750
d366bf7e 3751 if (boot_cpu_has(X86_FEATURE_XSAVE)) {
d7876f1b
PB
3752 /*
3753 * Here we allow setting states that are not present in
3754 * CPUID leaf 0xD, index 0, EDX:EAX. This is for compatibility
3755 * with old userspace.
3756 */
a575813b
WL
3757 if (xstate_bv & ~kvm_supported_xcr0() ||
3758 mxcsr & ~mxcsr_feature_mask)
d7876f1b 3759 return -EINVAL;
df1daba7 3760 load_xsave(vcpu, (u8 *)guest_xsave->region);
d7876f1b 3761 } else {
a575813b
WL
3762 if (xstate_bv & ~XFEATURE_MASK_FPSSE ||
3763 mxcsr & ~mxcsr_feature_mask)
2d5b5a66 3764 return -EINVAL;
b666a4b6 3765 memcpy(&vcpu->arch.guest_fpu->state.fxsave,
c47ada30 3766 guest_xsave->region, sizeof(struct fxregs_state));
2d5b5a66
SY
3767 }
3768 return 0;
3769}
3770
3771static void kvm_vcpu_ioctl_x86_get_xcrs(struct kvm_vcpu *vcpu,
3772 struct kvm_xcrs *guest_xcrs)
3773{
d366bf7e 3774 if (!boot_cpu_has(X86_FEATURE_XSAVE)) {
2d5b5a66
SY
3775 guest_xcrs->nr_xcrs = 0;
3776 return;
3777 }
3778
3779 guest_xcrs->nr_xcrs = 1;
3780 guest_xcrs->flags = 0;
3781 guest_xcrs->xcrs[0].xcr = XCR_XFEATURE_ENABLED_MASK;
3782 guest_xcrs->xcrs[0].value = vcpu->arch.xcr0;
3783}
3784
3785static int kvm_vcpu_ioctl_x86_set_xcrs(struct kvm_vcpu *vcpu,
3786 struct kvm_xcrs *guest_xcrs)
3787{
3788 int i, r = 0;
3789
d366bf7e 3790 if (!boot_cpu_has(X86_FEATURE_XSAVE))
2d5b5a66
SY
3791 return -EINVAL;
3792
3793 if (guest_xcrs->nr_xcrs > KVM_MAX_XCRS || guest_xcrs->flags)
3794 return -EINVAL;
3795
3796 for (i = 0; i < guest_xcrs->nr_xcrs; i++)
3797 /* Only support XCR0 currently */
c67a04cb 3798 if (guest_xcrs->xcrs[i].xcr == XCR_XFEATURE_ENABLED_MASK) {
2d5b5a66 3799 r = __kvm_set_xcr(vcpu, XCR_XFEATURE_ENABLED_MASK,
c67a04cb 3800 guest_xcrs->xcrs[i].value);
2d5b5a66
SY
3801 break;
3802 }
3803 if (r)
3804 r = -EINVAL;
3805 return r;
3806}
3807
1c0b28c2
EM
3808/*
3809 * kvm_set_guest_paused() indicates to the guest kernel that it has been
3810 * stopped by the hypervisor. This function will be called from the host only.
3811 * EINVAL is returned when the host attempts to set the flag for a guest that
3812 * does not support pv clocks.
3813 */
3814static int kvm_set_guest_paused(struct kvm_vcpu *vcpu)
3815{
0b79459b 3816 if (!vcpu->arch.pv_time_enabled)
1c0b28c2 3817 return -EINVAL;
51d59c6b 3818 vcpu->arch.pvclock_set_guest_stopped_request = true;
1c0b28c2
EM
3819 kvm_make_request(KVM_REQ_CLOCK_UPDATE, vcpu);
3820 return 0;
3821}
3822
5c919412
AS
3823static int kvm_vcpu_ioctl_enable_cap(struct kvm_vcpu *vcpu,
3824 struct kvm_enable_cap *cap)
3825{
57b119da
VK
3826 int r;
3827 uint16_t vmcs_version;
3828 void __user *user_ptr;
3829
5c919412
AS
3830 if (cap->flags)
3831 return -EINVAL;
3832
3833 switch (cap->cap) {
efc479e6
RK
3834 case KVM_CAP_HYPERV_SYNIC2:
3835 if (cap->args[0])
3836 return -EINVAL;
5c919412 3837 case KVM_CAP_HYPERV_SYNIC:
546d87e5
WL
3838 if (!irqchip_in_kernel(vcpu->kvm))
3839 return -EINVAL;
efc479e6
RK
3840 return kvm_hv_activate_synic(vcpu, cap->cap ==
3841 KVM_CAP_HYPERV_SYNIC2);
57b119da 3842 case KVM_CAP_HYPERV_ENLIGHTENED_VMCS:
5158917c
SC
3843 if (!kvm_x86_ops->nested_enable_evmcs)
3844 return -ENOTTY;
57b119da
VK
3845 r = kvm_x86_ops->nested_enable_evmcs(vcpu, &vmcs_version);
3846 if (!r) {
3847 user_ptr = (void __user *)(uintptr_t)cap->args[0];
3848 if (copy_to_user(user_ptr, &vmcs_version,
3849 sizeof(vmcs_version)))
3850 r = -EFAULT;
3851 }
3852 return r;
3853
5c919412
AS
3854 default:
3855 return -EINVAL;
3856 }
3857}
3858
313a3dc7
CO
3859long kvm_arch_vcpu_ioctl(struct file *filp,
3860 unsigned int ioctl, unsigned long arg)
3861{
3862 struct kvm_vcpu *vcpu = filp->private_data;
3863 void __user *argp = (void __user *)arg;
3864 int r;
d1ac91d8
AK
3865 union {
3866 struct kvm_lapic_state *lapic;
3867 struct kvm_xsave *xsave;
3868 struct kvm_xcrs *xcrs;
3869 void *buffer;
3870 } u;
3871
9b062471
CD
3872 vcpu_load(vcpu);
3873
d1ac91d8 3874 u.buffer = NULL;
313a3dc7
CO
3875 switch (ioctl) {
3876 case KVM_GET_LAPIC: {
2204ae3c 3877 r = -EINVAL;
bce87cce 3878 if (!lapic_in_kernel(vcpu))
2204ae3c 3879 goto out;
d1ac91d8 3880 u.lapic = kzalloc(sizeof(struct kvm_lapic_state), GFP_KERNEL);
313a3dc7 3881
b772ff36 3882 r = -ENOMEM;
d1ac91d8 3883 if (!u.lapic)
b772ff36 3884 goto out;
d1ac91d8 3885 r = kvm_vcpu_ioctl_get_lapic(vcpu, u.lapic);
313a3dc7
CO
3886 if (r)
3887 goto out;
3888 r = -EFAULT;
d1ac91d8 3889 if (copy_to_user(argp, u.lapic, sizeof(struct kvm_lapic_state)))
313a3dc7
CO
3890 goto out;
3891 r = 0;
3892 break;
3893 }
3894 case KVM_SET_LAPIC: {
2204ae3c 3895 r = -EINVAL;
bce87cce 3896 if (!lapic_in_kernel(vcpu))
2204ae3c 3897 goto out;
ff5c2c03 3898 u.lapic = memdup_user(argp, sizeof(*u.lapic));
9b062471
CD
3899 if (IS_ERR(u.lapic)) {
3900 r = PTR_ERR(u.lapic);
3901 goto out_nofree;
3902 }
ff5c2c03 3903
d1ac91d8 3904 r = kvm_vcpu_ioctl_set_lapic(vcpu, u.lapic);
313a3dc7
CO
3905 break;
3906 }
f77bc6a4
ZX
3907 case KVM_INTERRUPT: {
3908 struct kvm_interrupt irq;
3909
3910 r = -EFAULT;
0e96f31e 3911 if (copy_from_user(&irq, argp, sizeof(irq)))
f77bc6a4
ZX
3912 goto out;
3913 r = kvm_vcpu_ioctl_interrupt(vcpu, &irq);
f77bc6a4
ZX
3914 break;
3915 }
c4abb7c9
JK
3916 case KVM_NMI: {
3917 r = kvm_vcpu_ioctl_nmi(vcpu);
c4abb7c9
JK
3918 break;
3919 }
f077825a
PB
3920 case KVM_SMI: {
3921 r = kvm_vcpu_ioctl_smi(vcpu);
3922 break;
3923 }
313a3dc7
CO
3924 case KVM_SET_CPUID: {
3925 struct kvm_cpuid __user *cpuid_arg = argp;
3926 struct kvm_cpuid cpuid;
3927
3928 r = -EFAULT;
0e96f31e 3929 if (copy_from_user(&cpuid, cpuid_arg, sizeof(cpuid)))
313a3dc7
CO
3930 goto out;
3931 r = kvm_vcpu_ioctl_set_cpuid(vcpu, &cpuid, cpuid_arg->entries);
313a3dc7
CO
3932 break;
3933 }
07716717
DK
3934 case KVM_SET_CPUID2: {
3935 struct kvm_cpuid2 __user *cpuid_arg = argp;
3936 struct kvm_cpuid2 cpuid;
3937
3938 r = -EFAULT;
0e96f31e 3939 if (copy_from_user(&cpuid, cpuid_arg, sizeof(cpuid)))
07716717
DK
3940 goto out;
3941 r = kvm_vcpu_ioctl_set_cpuid2(vcpu, &cpuid,
19355475 3942 cpuid_arg->entries);
07716717
DK
3943 break;
3944 }
3945 case KVM_GET_CPUID2: {
3946 struct kvm_cpuid2 __user *cpuid_arg = argp;
3947 struct kvm_cpuid2 cpuid;
3948
3949 r = -EFAULT;
0e96f31e 3950 if (copy_from_user(&cpuid, cpuid_arg, sizeof(cpuid)))
07716717
DK
3951 goto out;
3952 r = kvm_vcpu_ioctl_get_cpuid2(vcpu, &cpuid,
19355475 3953 cpuid_arg->entries);
07716717
DK
3954 if (r)
3955 goto out;
3956 r = -EFAULT;
0e96f31e 3957 if (copy_to_user(cpuid_arg, &cpuid, sizeof(cpuid)))
07716717
DK
3958 goto out;
3959 r = 0;
3960 break;
3961 }
801e459a
TL
3962 case KVM_GET_MSRS: {
3963 int idx = srcu_read_lock(&vcpu->kvm->srcu);
609e36d3 3964 r = msr_io(vcpu, argp, do_get_msr, 1);
801e459a 3965 srcu_read_unlock(&vcpu->kvm->srcu, idx);
313a3dc7 3966 break;
801e459a
TL
3967 }
3968 case KVM_SET_MSRS: {
3969 int idx = srcu_read_lock(&vcpu->kvm->srcu);
313a3dc7 3970 r = msr_io(vcpu, argp, do_set_msr, 0);
801e459a 3971 srcu_read_unlock(&vcpu->kvm->srcu, idx);
313a3dc7 3972 break;
801e459a 3973 }
b209749f
AK
3974 case KVM_TPR_ACCESS_REPORTING: {
3975 struct kvm_tpr_access_ctl tac;
3976
3977 r = -EFAULT;
0e96f31e 3978 if (copy_from_user(&tac, argp, sizeof(tac)))
b209749f
AK
3979 goto out;
3980 r = vcpu_ioctl_tpr_access_reporting(vcpu, &tac);
3981 if (r)
3982 goto out;
3983 r = -EFAULT;
0e96f31e 3984 if (copy_to_user(argp, &tac, sizeof(tac)))
b209749f
AK
3985 goto out;
3986 r = 0;
3987 break;
3988 };
b93463aa
AK
3989 case KVM_SET_VAPIC_ADDR: {
3990 struct kvm_vapic_addr va;
7301d6ab 3991 int idx;
b93463aa
AK
3992
3993 r = -EINVAL;
35754c98 3994 if (!lapic_in_kernel(vcpu))
b93463aa
AK
3995 goto out;
3996 r = -EFAULT;
0e96f31e 3997 if (copy_from_user(&va, argp, sizeof(va)))
b93463aa 3998 goto out;
7301d6ab 3999 idx = srcu_read_lock(&vcpu->kvm->srcu);
fda4e2e8 4000 r = kvm_lapic_set_vapic_addr(vcpu, va.vapic_addr);
7301d6ab 4001 srcu_read_unlock(&vcpu->kvm->srcu, idx);
b93463aa
AK
4002 break;
4003 }
890ca9ae
HY
4004 case KVM_X86_SETUP_MCE: {
4005 u64 mcg_cap;
4006
4007 r = -EFAULT;
0e96f31e 4008 if (copy_from_user(&mcg_cap, argp, sizeof(mcg_cap)))
890ca9ae
HY
4009 goto out;
4010 r = kvm_vcpu_ioctl_x86_setup_mce(vcpu, mcg_cap);
4011 break;
4012 }
4013 case KVM_X86_SET_MCE: {
4014 struct kvm_x86_mce mce;
4015
4016 r = -EFAULT;
0e96f31e 4017 if (copy_from_user(&mce, argp, sizeof(mce)))
890ca9ae
HY
4018 goto out;
4019 r = kvm_vcpu_ioctl_x86_set_mce(vcpu, &mce);
4020 break;
4021 }
3cfc3092
JK
4022 case KVM_GET_VCPU_EVENTS: {
4023 struct kvm_vcpu_events events;
4024
4025 kvm_vcpu_ioctl_x86_get_vcpu_events(vcpu, &events);
4026
4027 r = -EFAULT;
4028 if (copy_to_user(argp, &events, sizeof(struct kvm_vcpu_events)))
4029 break;
4030 r = 0;
4031 break;
4032 }
4033 case KVM_SET_VCPU_EVENTS: {
4034 struct kvm_vcpu_events events;
4035
4036 r = -EFAULT;
4037 if (copy_from_user(&events, argp, sizeof(struct kvm_vcpu_events)))
4038 break;
4039
4040 r = kvm_vcpu_ioctl_x86_set_vcpu_events(vcpu, &events);
4041 break;
4042 }
a1efbe77
JK
4043 case KVM_GET_DEBUGREGS: {
4044 struct kvm_debugregs dbgregs;
4045
4046 kvm_vcpu_ioctl_x86_get_debugregs(vcpu, &dbgregs);
4047
4048 r = -EFAULT;
4049 if (copy_to_user(argp, &dbgregs,
4050 sizeof(struct kvm_debugregs)))
4051 break;
4052 r = 0;
4053 break;
4054 }
4055 case KVM_SET_DEBUGREGS: {
4056 struct kvm_debugregs dbgregs;
4057
4058 r = -EFAULT;
4059 if (copy_from_user(&dbgregs, argp,
4060 sizeof(struct kvm_debugregs)))
4061 break;
4062
4063 r = kvm_vcpu_ioctl_x86_set_debugregs(vcpu, &dbgregs);
4064 break;
4065 }
2d5b5a66 4066 case KVM_GET_XSAVE: {
d1ac91d8 4067 u.xsave = kzalloc(sizeof(struct kvm_xsave), GFP_KERNEL);
2d5b5a66 4068 r = -ENOMEM;
d1ac91d8 4069 if (!u.xsave)
2d5b5a66
SY
4070 break;
4071
d1ac91d8 4072 kvm_vcpu_ioctl_x86_get_xsave(vcpu, u.xsave);
2d5b5a66
SY
4073
4074 r = -EFAULT;
d1ac91d8 4075 if (copy_to_user(argp, u.xsave, sizeof(struct kvm_xsave)))
2d5b5a66
SY
4076 break;
4077 r = 0;
4078 break;
4079 }
4080 case KVM_SET_XSAVE: {
ff5c2c03 4081 u.xsave = memdup_user(argp, sizeof(*u.xsave));
9b062471
CD
4082 if (IS_ERR(u.xsave)) {
4083 r = PTR_ERR(u.xsave);
4084 goto out_nofree;
4085 }
2d5b5a66 4086
d1ac91d8 4087 r = kvm_vcpu_ioctl_x86_set_xsave(vcpu, u.xsave);
2d5b5a66
SY
4088 break;
4089 }
4090 case KVM_GET_XCRS: {
d1ac91d8 4091 u.xcrs = kzalloc(sizeof(struct kvm_xcrs), GFP_KERNEL);
2d5b5a66 4092 r = -ENOMEM;
d1ac91d8 4093 if (!u.xcrs)
2d5b5a66
SY
4094 break;
4095
d1ac91d8 4096 kvm_vcpu_ioctl_x86_get_xcrs(vcpu, u.xcrs);
2d5b5a66
SY
4097
4098 r = -EFAULT;
d1ac91d8 4099 if (copy_to_user(argp, u.xcrs,
2d5b5a66
SY
4100 sizeof(struct kvm_xcrs)))
4101 break;
4102 r = 0;
4103 break;
4104 }
4105 case KVM_SET_XCRS: {
ff5c2c03 4106 u.xcrs = memdup_user(argp, sizeof(*u.xcrs));
9b062471
CD
4107 if (IS_ERR(u.xcrs)) {
4108 r = PTR_ERR(u.xcrs);
4109 goto out_nofree;
4110 }
2d5b5a66 4111
d1ac91d8 4112 r = kvm_vcpu_ioctl_x86_set_xcrs(vcpu, u.xcrs);
2d5b5a66
SY
4113 break;
4114 }
92a1f12d
JR
4115 case KVM_SET_TSC_KHZ: {
4116 u32 user_tsc_khz;
4117
4118 r = -EINVAL;
92a1f12d
JR
4119 user_tsc_khz = (u32)arg;
4120
4121 if (user_tsc_khz >= kvm_max_guest_tsc_khz)
4122 goto out;
4123
cc578287
ZA
4124 if (user_tsc_khz == 0)
4125 user_tsc_khz = tsc_khz;
4126
381d585c
HZ
4127 if (!kvm_set_tsc_khz(vcpu, user_tsc_khz))
4128 r = 0;
92a1f12d 4129
92a1f12d
JR
4130 goto out;
4131 }
4132 case KVM_GET_TSC_KHZ: {
cc578287 4133 r = vcpu->arch.virtual_tsc_khz;
92a1f12d
JR
4134 goto out;
4135 }
1c0b28c2
EM
4136 case KVM_KVMCLOCK_CTRL: {
4137 r = kvm_set_guest_paused(vcpu);
4138 goto out;
4139 }
5c919412
AS
4140 case KVM_ENABLE_CAP: {
4141 struct kvm_enable_cap cap;
4142
4143 r = -EFAULT;
4144 if (copy_from_user(&cap, argp, sizeof(cap)))
4145 goto out;
4146 r = kvm_vcpu_ioctl_enable_cap(vcpu, &cap);
4147 break;
4148 }
8fcc4b59
JM
4149 case KVM_GET_NESTED_STATE: {
4150 struct kvm_nested_state __user *user_kvm_nested_state = argp;
4151 u32 user_data_size;
4152
4153 r = -EINVAL;
4154 if (!kvm_x86_ops->get_nested_state)
4155 break;
4156
4157 BUILD_BUG_ON(sizeof(user_data_size) != sizeof(user_kvm_nested_state->size));
26b471c7 4158 r = -EFAULT;
8fcc4b59 4159 if (get_user(user_data_size, &user_kvm_nested_state->size))
26b471c7 4160 break;
8fcc4b59
JM
4161
4162 r = kvm_x86_ops->get_nested_state(vcpu, user_kvm_nested_state,
4163 user_data_size);
4164 if (r < 0)
26b471c7 4165 break;
8fcc4b59
JM
4166
4167 if (r > user_data_size) {
4168 if (put_user(r, &user_kvm_nested_state->size))
26b471c7
LA
4169 r = -EFAULT;
4170 else
4171 r = -E2BIG;
4172 break;
8fcc4b59 4173 }
26b471c7 4174
8fcc4b59
JM
4175 r = 0;
4176 break;
4177 }
4178 case KVM_SET_NESTED_STATE: {
4179 struct kvm_nested_state __user *user_kvm_nested_state = argp;
4180 struct kvm_nested_state kvm_state;
4181
4182 r = -EINVAL;
4183 if (!kvm_x86_ops->set_nested_state)
4184 break;
4185
26b471c7 4186 r = -EFAULT;
8fcc4b59 4187 if (copy_from_user(&kvm_state, user_kvm_nested_state, sizeof(kvm_state)))
26b471c7 4188 break;
8fcc4b59 4189
26b471c7 4190 r = -EINVAL;
8fcc4b59 4191 if (kvm_state.size < sizeof(kvm_state))
26b471c7 4192 break;
8fcc4b59
JM
4193
4194 if (kvm_state.flags &
8cab6507
VK
4195 ~(KVM_STATE_NESTED_RUN_PENDING | KVM_STATE_NESTED_GUEST_MODE
4196 | KVM_STATE_NESTED_EVMCS))
26b471c7 4197 break;
8fcc4b59
JM
4198
4199 /* nested_run_pending implies guest_mode. */
8cab6507
VK
4200 if ((kvm_state.flags & KVM_STATE_NESTED_RUN_PENDING)
4201 && !(kvm_state.flags & KVM_STATE_NESTED_GUEST_MODE))
26b471c7 4202 break;
8fcc4b59
JM
4203
4204 r = kvm_x86_ops->set_nested_state(vcpu, user_kvm_nested_state, &kvm_state);
4205 break;
4206 }
2bc39970
VK
4207 case KVM_GET_SUPPORTED_HV_CPUID: {
4208 struct kvm_cpuid2 __user *cpuid_arg = argp;
4209 struct kvm_cpuid2 cpuid;
4210
4211 r = -EFAULT;
4212 if (copy_from_user(&cpuid, cpuid_arg, sizeof(cpuid)))
4213 goto out;
4214
4215 r = kvm_vcpu_ioctl_get_hv_cpuid(vcpu, &cpuid,
4216 cpuid_arg->entries);
4217 if (r)
4218 goto out;
4219
4220 r = -EFAULT;
4221 if (copy_to_user(cpuid_arg, &cpuid, sizeof(cpuid)))
4222 goto out;
4223 r = 0;
4224 break;
4225 }
313a3dc7
CO
4226 default:
4227 r = -EINVAL;
4228 }
4229out:
d1ac91d8 4230 kfree(u.buffer);
9b062471
CD
4231out_nofree:
4232 vcpu_put(vcpu);
313a3dc7
CO
4233 return r;
4234}
4235
1499fa80 4236vm_fault_t kvm_arch_vcpu_fault(struct kvm_vcpu *vcpu, struct vm_fault *vmf)
5b1c1493
CO
4237{
4238 return VM_FAULT_SIGBUS;
4239}
4240
1fe779f8
CO
4241static int kvm_vm_ioctl_set_tss_addr(struct kvm *kvm, unsigned long addr)
4242{
4243 int ret;
4244
4245 if (addr > (unsigned int)(-3 * PAGE_SIZE))
951179ce 4246 return -EINVAL;
1fe779f8
CO
4247 ret = kvm_x86_ops->set_tss_addr(kvm, addr);
4248 return ret;
4249}
4250
b927a3ce
SY
4251static int kvm_vm_ioctl_set_identity_map_addr(struct kvm *kvm,
4252 u64 ident_addr)
4253{
2ac52ab8 4254 return kvm_x86_ops->set_identity_map_addr(kvm, ident_addr);
b927a3ce
SY
4255}
4256
1fe779f8
CO
4257static int kvm_vm_ioctl_set_nr_mmu_pages(struct kvm *kvm,
4258 u32 kvm_nr_mmu_pages)
4259{
4260 if (kvm_nr_mmu_pages < KVM_MIN_ALLOC_MMU_PAGES)
4261 return -EINVAL;
4262
79fac95e 4263 mutex_lock(&kvm->slots_lock);
1fe779f8
CO
4264
4265 kvm_mmu_change_mmu_pages(kvm, kvm_nr_mmu_pages);
f05e70ac 4266 kvm->arch.n_requested_mmu_pages = kvm_nr_mmu_pages;
1fe779f8 4267
79fac95e 4268 mutex_unlock(&kvm->slots_lock);
1fe779f8
CO
4269 return 0;
4270}
4271
4272static int kvm_vm_ioctl_get_nr_mmu_pages(struct kvm *kvm)
4273{
39de71ec 4274 return kvm->arch.n_max_mmu_pages;
1fe779f8
CO
4275}
4276
1fe779f8
CO
4277static int kvm_vm_ioctl_get_irqchip(struct kvm *kvm, struct kvm_irqchip *chip)
4278{
90bca052 4279 struct kvm_pic *pic = kvm->arch.vpic;
1fe779f8
CO
4280 int r;
4281
4282 r = 0;
4283 switch (chip->chip_id) {
4284 case KVM_IRQCHIP_PIC_MASTER:
90bca052 4285 memcpy(&chip->chip.pic, &pic->pics[0],
1fe779f8
CO
4286 sizeof(struct kvm_pic_state));
4287 break;
4288 case KVM_IRQCHIP_PIC_SLAVE:
90bca052 4289 memcpy(&chip->chip.pic, &pic->pics[1],
1fe779f8
CO
4290 sizeof(struct kvm_pic_state));
4291 break;
4292 case KVM_IRQCHIP_IOAPIC:
33392b49 4293 kvm_get_ioapic(kvm, &chip->chip.ioapic);
1fe779f8
CO
4294 break;
4295 default:
4296 r = -EINVAL;
4297 break;
4298 }
4299 return r;
4300}
4301
4302static int kvm_vm_ioctl_set_irqchip(struct kvm *kvm, struct kvm_irqchip *chip)
4303{
90bca052 4304 struct kvm_pic *pic = kvm->arch.vpic;
1fe779f8
CO
4305 int r;
4306
4307 r = 0;
4308 switch (chip->chip_id) {
4309 case KVM_IRQCHIP_PIC_MASTER:
90bca052
DH
4310 spin_lock(&pic->lock);
4311 memcpy(&pic->pics[0], &chip->chip.pic,
1fe779f8 4312 sizeof(struct kvm_pic_state));
90bca052 4313 spin_unlock(&pic->lock);
1fe779f8
CO
4314 break;
4315 case KVM_IRQCHIP_PIC_SLAVE:
90bca052
DH
4316 spin_lock(&pic->lock);
4317 memcpy(&pic->pics[1], &chip->chip.pic,
1fe779f8 4318 sizeof(struct kvm_pic_state));
90bca052 4319 spin_unlock(&pic->lock);
1fe779f8
CO
4320 break;
4321 case KVM_IRQCHIP_IOAPIC:
33392b49 4322 kvm_set_ioapic(kvm, &chip->chip.ioapic);
1fe779f8
CO
4323 break;
4324 default:
4325 r = -EINVAL;
4326 break;
4327 }
90bca052 4328 kvm_pic_update_irq(pic);
1fe779f8
CO
4329 return r;
4330}
4331
e0f63cb9
SY
4332static int kvm_vm_ioctl_get_pit(struct kvm *kvm, struct kvm_pit_state *ps)
4333{
34f3941c
RK
4334 struct kvm_kpit_state *kps = &kvm->arch.vpit->pit_state;
4335
4336 BUILD_BUG_ON(sizeof(*ps) != sizeof(kps->channels));
4337
4338 mutex_lock(&kps->lock);
4339 memcpy(ps, &kps->channels, sizeof(*ps));
4340 mutex_unlock(&kps->lock);
2da29bcc 4341 return 0;
e0f63cb9
SY
4342}
4343
4344static int kvm_vm_ioctl_set_pit(struct kvm *kvm, struct kvm_pit_state *ps)
4345{
0185604c 4346 int i;
09edea72
RK
4347 struct kvm_pit *pit = kvm->arch.vpit;
4348
4349 mutex_lock(&pit->pit_state.lock);
34f3941c 4350 memcpy(&pit->pit_state.channels, ps, sizeof(*ps));
0185604c 4351 for (i = 0; i < 3; i++)
09edea72
RK
4352 kvm_pit_load_count(pit, i, ps->channels[i].count, 0);
4353 mutex_unlock(&pit->pit_state.lock);
2da29bcc 4354 return 0;
e9f42757
BK
4355}
4356
4357static int kvm_vm_ioctl_get_pit2(struct kvm *kvm, struct kvm_pit_state2 *ps)
4358{
e9f42757
BK
4359 mutex_lock(&kvm->arch.vpit->pit_state.lock);
4360 memcpy(ps->channels, &kvm->arch.vpit->pit_state.channels,
4361 sizeof(ps->channels));
4362 ps->flags = kvm->arch.vpit->pit_state.flags;
4363 mutex_unlock(&kvm->arch.vpit->pit_state.lock);
97e69aa6 4364 memset(&ps->reserved, 0, sizeof(ps->reserved));
2da29bcc 4365 return 0;
e9f42757
BK
4366}
4367
4368static int kvm_vm_ioctl_set_pit2(struct kvm *kvm, struct kvm_pit_state2 *ps)
4369{
2da29bcc 4370 int start = 0;
0185604c 4371 int i;
e9f42757 4372 u32 prev_legacy, cur_legacy;
09edea72
RK
4373 struct kvm_pit *pit = kvm->arch.vpit;
4374
4375 mutex_lock(&pit->pit_state.lock);
4376 prev_legacy = pit->pit_state.flags & KVM_PIT_FLAGS_HPET_LEGACY;
e9f42757
BK
4377 cur_legacy = ps->flags & KVM_PIT_FLAGS_HPET_LEGACY;
4378 if (!prev_legacy && cur_legacy)
4379 start = 1;
09edea72
RK
4380 memcpy(&pit->pit_state.channels, &ps->channels,
4381 sizeof(pit->pit_state.channels));
4382 pit->pit_state.flags = ps->flags;
0185604c 4383 for (i = 0; i < 3; i++)
09edea72 4384 kvm_pit_load_count(pit, i, pit->pit_state.channels[i].count,
e5e57e7a 4385 start && i == 0);
09edea72 4386 mutex_unlock(&pit->pit_state.lock);
2da29bcc 4387 return 0;
e0f63cb9
SY
4388}
4389
52d939a0
MT
4390static int kvm_vm_ioctl_reinject(struct kvm *kvm,
4391 struct kvm_reinject_control *control)
4392{
71474e2f
RK
4393 struct kvm_pit *pit = kvm->arch.vpit;
4394
4395 if (!pit)
52d939a0 4396 return -ENXIO;
b39c90b6 4397
71474e2f
RK
4398 /* pit->pit_state.lock was overloaded to prevent userspace from getting
4399 * an inconsistent state after running multiple KVM_REINJECT_CONTROL
4400 * ioctls in parallel. Use a separate lock if that ioctl isn't rare.
4401 */
4402 mutex_lock(&pit->pit_state.lock);
4403 kvm_pit_set_reinject(pit, control->pit_reinject);
4404 mutex_unlock(&pit->pit_state.lock);
b39c90b6 4405
52d939a0
MT
4406 return 0;
4407}
4408
95d4c16c 4409/**
60c34612
TY
4410 * kvm_vm_ioctl_get_dirty_log - get and clear the log of dirty pages in a slot
4411 * @kvm: kvm instance
4412 * @log: slot id and address to which we copy the log
95d4c16c 4413 *
e108ff2f
PB
4414 * Steps 1-4 below provide general overview of dirty page logging. See
4415 * kvm_get_dirty_log_protect() function description for additional details.
4416 *
4417 * We call kvm_get_dirty_log_protect() to handle steps 1-3, upon return we
4418 * always flush the TLB (step 4) even if previous step failed and the dirty
4419 * bitmap may be corrupt. Regardless of previous outcome the KVM logging API
4420 * does not preclude user space subsequent dirty log read. Flushing TLB ensures
4421 * writes will be marked dirty for next log read.
95d4c16c 4422 *
60c34612
TY
4423 * 1. Take a snapshot of the bit and clear it if needed.
4424 * 2. Write protect the corresponding page.
e108ff2f
PB
4425 * 3. Copy the snapshot to the userspace.
4426 * 4. Flush TLB's if needed.
5bb064dc 4427 */
60c34612 4428int kvm_vm_ioctl_get_dirty_log(struct kvm *kvm, struct kvm_dirty_log *log)
5bb064dc 4429{
8fe65a82 4430 bool flush = false;
e108ff2f 4431 int r;
5bb064dc 4432
79fac95e 4433 mutex_lock(&kvm->slots_lock);
5bb064dc 4434
88178fd4
KH
4435 /*
4436 * Flush potentially hardware-cached dirty pages to dirty_bitmap.
4437 */
4438 if (kvm_x86_ops->flush_log_dirty)
4439 kvm_x86_ops->flush_log_dirty(kvm);
4440
8fe65a82 4441 r = kvm_get_dirty_log_protect(kvm, log, &flush);
198c74f4
XG
4442
4443 /*
4444 * All the TLBs can be flushed out of mmu lock, see the comments in
4445 * kvm_mmu_slot_remove_write_access().
4446 */
e108ff2f 4447 lockdep_assert_held(&kvm->slots_lock);
8fe65a82 4448 if (flush)
2a31b9db
PB
4449 kvm_flush_remote_tlbs(kvm);
4450
4451 mutex_unlock(&kvm->slots_lock);
4452 return r;
4453}
4454
4455int kvm_vm_ioctl_clear_dirty_log(struct kvm *kvm, struct kvm_clear_dirty_log *log)
4456{
4457 bool flush = false;
4458 int r;
4459
4460 mutex_lock(&kvm->slots_lock);
4461
4462 /*
4463 * Flush potentially hardware-cached dirty pages to dirty_bitmap.
4464 */
4465 if (kvm_x86_ops->flush_log_dirty)
4466 kvm_x86_ops->flush_log_dirty(kvm);
4467
4468 r = kvm_clear_dirty_log_protect(kvm, log, &flush);
4469
4470 /*
4471 * All the TLBs can be flushed out of mmu lock, see the comments in
4472 * kvm_mmu_slot_remove_write_access().
4473 */
4474 lockdep_assert_held(&kvm->slots_lock);
4475 if (flush)
198c74f4
XG
4476 kvm_flush_remote_tlbs(kvm);
4477
79fac95e 4478 mutex_unlock(&kvm->slots_lock);
5bb064dc
ZX
4479 return r;
4480}
4481
aa2fbe6d
YZ
4482int kvm_vm_ioctl_irq_line(struct kvm *kvm, struct kvm_irq_level *irq_event,
4483 bool line_status)
23d43cf9
CD
4484{
4485 if (!irqchip_in_kernel(kvm))
4486 return -ENXIO;
4487
4488 irq_event->status = kvm_set_irq(kvm, KVM_USERSPACE_IRQ_SOURCE_ID,
aa2fbe6d
YZ
4489 irq_event->irq, irq_event->level,
4490 line_status);
23d43cf9
CD
4491 return 0;
4492}
4493
e5d83c74
PB
4494int kvm_vm_ioctl_enable_cap(struct kvm *kvm,
4495 struct kvm_enable_cap *cap)
90de4a18
NA
4496{
4497 int r;
4498
4499 if (cap->flags)
4500 return -EINVAL;
4501
4502 switch (cap->cap) {
4503 case KVM_CAP_DISABLE_QUIRKS:
4504 kvm->arch.disabled_quirks = cap->args[0];
4505 r = 0;
4506 break;
49df6397
SR
4507 case KVM_CAP_SPLIT_IRQCHIP: {
4508 mutex_lock(&kvm->lock);
b053b2ae
SR
4509 r = -EINVAL;
4510 if (cap->args[0] > MAX_NR_RESERVED_IOAPIC_PINS)
4511 goto split_irqchip_unlock;
49df6397
SR
4512 r = -EEXIST;
4513 if (irqchip_in_kernel(kvm))
4514 goto split_irqchip_unlock;
557abc40 4515 if (kvm->created_vcpus)
49df6397
SR
4516 goto split_irqchip_unlock;
4517 r = kvm_setup_empty_irq_routing(kvm);
5c0aea0e 4518 if (r)
49df6397
SR
4519 goto split_irqchip_unlock;
4520 /* Pairs with irqchip_in_kernel. */
4521 smp_wmb();
49776faf 4522 kvm->arch.irqchip_mode = KVM_IRQCHIP_SPLIT;
b053b2ae 4523 kvm->arch.nr_reserved_ioapic_pins = cap->args[0];
49df6397
SR
4524 r = 0;
4525split_irqchip_unlock:
4526 mutex_unlock(&kvm->lock);
4527 break;
4528 }
37131313
RK
4529 case KVM_CAP_X2APIC_API:
4530 r = -EINVAL;
4531 if (cap->args[0] & ~KVM_X2APIC_API_VALID_FLAGS)
4532 break;
4533
4534 if (cap->args[0] & KVM_X2APIC_API_USE_32BIT_IDS)
4535 kvm->arch.x2apic_format = true;
c519265f
RK
4536 if (cap->args[0] & KVM_X2APIC_API_DISABLE_BROADCAST_QUIRK)
4537 kvm->arch.x2apic_broadcast_quirk_disabled = true;
37131313
RK
4538
4539 r = 0;
4540 break;
4d5422ce
WL
4541 case KVM_CAP_X86_DISABLE_EXITS:
4542 r = -EINVAL;
4543 if (cap->args[0] & ~KVM_X86_DISABLE_VALID_EXITS)
4544 break;
4545
4546 if ((cap->args[0] & KVM_X86_DISABLE_EXITS_MWAIT) &&
4547 kvm_can_mwait_in_guest())
4548 kvm->arch.mwait_in_guest = true;
766d3571 4549 if (cap->args[0] & KVM_X86_DISABLE_EXITS_HLT)
caa057a2 4550 kvm->arch.hlt_in_guest = true;
b31c114b
WL
4551 if (cap->args[0] & KVM_X86_DISABLE_EXITS_PAUSE)
4552 kvm->arch.pause_in_guest = true;
4d5422ce
WL
4553 r = 0;
4554 break;
6fbbde9a
DS
4555 case KVM_CAP_MSR_PLATFORM_INFO:
4556 kvm->arch.guest_can_read_msr_platform_info = cap->args[0];
4557 r = 0;
c4f55198
JM
4558 break;
4559 case KVM_CAP_EXCEPTION_PAYLOAD:
4560 kvm->arch.exception_payload_enabled = cap->args[0];
4561 r = 0;
6fbbde9a 4562 break;
90de4a18
NA
4563 default:
4564 r = -EINVAL;
4565 break;
4566 }
4567 return r;
4568}
4569
1fe779f8
CO
4570long kvm_arch_vm_ioctl(struct file *filp,
4571 unsigned int ioctl, unsigned long arg)
4572{
4573 struct kvm *kvm = filp->private_data;
4574 void __user *argp = (void __user *)arg;
367e1319 4575 int r = -ENOTTY;
f0d66275
DH
4576 /*
4577 * This union makes it completely explicit to gcc-3.x
4578 * that these two variables' stack usage should be
4579 * combined, not added together.
4580 */
4581 union {
4582 struct kvm_pit_state ps;
e9f42757 4583 struct kvm_pit_state2 ps2;
c5ff41ce 4584 struct kvm_pit_config pit_config;
f0d66275 4585 } u;
1fe779f8
CO
4586
4587 switch (ioctl) {
4588 case KVM_SET_TSS_ADDR:
4589 r = kvm_vm_ioctl_set_tss_addr(kvm, arg);
1fe779f8 4590 break;
b927a3ce
SY
4591 case KVM_SET_IDENTITY_MAP_ADDR: {
4592 u64 ident_addr;
4593
1af1ac91
DH
4594 mutex_lock(&kvm->lock);
4595 r = -EINVAL;
4596 if (kvm->created_vcpus)
4597 goto set_identity_unlock;
b927a3ce 4598 r = -EFAULT;
0e96f31e 4599 if (copy_from_user(&ident_addr, argp, sizeof(ident_addr)))
1af1ac91 4600 goto set_identity_unlock;
b927a3ce 4601 r = kvm_vm_ioctl_set_identity_map_addr(kvm, ident_addr);
1af1ac91
DH
4602set_identity_unlock:
4603 mutex_unlock(&kvm->lock);
b927a3ce
SY
4604 break;
4605 }
1fe779f8
CO
4606 case KVM_SET_NR_MMU_PAGES:
4607 r = kvm_vm_ioctl_set_nr_mmu_pages(kvm, arg);
1fe779f8
CO
4608 break;
4609 case KVM_GET_NR_MMU_PAGES:
4610 r = kvm_vm_ioctl_get_nr_mmu_pages(kvm);
4611 break;
3ddea128 4612 case KVM_CREATE_IRQCHIP: {
3ddea128 4613 mutex_lock(&kvm->lock);
09941366 4614
3ddea128 4615 r = -EEXIST;
35e6eaa3 4616 if (irqchip_in_kernel(kvm))
3ddea128 4617 goto create_irqchip_unlock;
09941366 4618
3e515705 4619 r = -EINVAL;
557abc40 4620 if (kvm->created_vcpus)
3e515705 4621 goto create_irqchip_unlock;
09941366
RK
4622
4623 r = kvm_pic_init(kvm);
4624 if (r)
3ddea128 4625 goto create_irqchip_unlock;
09941366
RK
4626
4627 r = kvm_ioapic_init(kvm);
4628 if (r) {
09941366 4629 kvm_pic_destroy(kvm);
3ddea128 4630 goto create_irqchip_unlock;
09941366
RK
4631 }
4632
399ec807
AK
4633 r = kvm_setup_default_irq_routing(kvm);
4634 if (r) {
72bb2fcd 4635 kvm_ioapic_destroy(kvm);
09941366 4636 kvm_pic_destroy(kvm);
71ba994c 4637 goto create_irqchip_unlock;
399ec807 4638 }
49776faf 4639 /* Write kvm->irq_routing before enabling irqchip_in_kernel. */
71ba994c 4640 smp_wmb();
49776faf 4641 kvm->arch.irqchip_mode = KVM_IRQCHIP_KERNEL;
3ddea128
MT
4642 create_irqchip_unlock:
4643 mutex_unlock(&kvm->lock);
1fe779f8 4644 break;
3ddea128 4645 }
7837699f 4646 case KVM_CREATE_PIT:
c5ff41ce
JK
4647 u.pit_config.flags = KVM_PIT_SPEAKER_DUMMY;
4648 goto create_pit;
4649 case KVM_CREATE_PIT2:
4650 r = -EFAULT;
4651 if (copy_from_user(&u.pit_config, argp,
4652 sizeof(struct kvm_pit_config)))
4653 goto out;
4654 create_pit:
250715a6 4655 mutex_lock(&kvm->lock);
269e05e4
AK
4656 r = -EEXIST;
4657 if (kvm->arch.vpit)
4658 goto create_pit_unlock;
7837699f 4659 r = -ENOMEM;
c5ff41ce 4660 kvm->arch.vpit = kvm_create_pit(kvm, u.pit_config.flags);
7837699f
SY
4661 if (kvm->arch.vpit)
4662 r = 0;
269e05e4 4663 create_pit_unlock:
250715a6 4664 mutex_unlock(&kvm->lock);
7837699f 4665 break;
1fe779f8
CO
4666 case KVM_GET_IRQCHIP: {
4667 /* 0: PIC master, 1: PIC slave, 2: IOAPIC */
ff5c2c03 4668 struct kvm_irqchip *chip;
1fe779f8 4669
ff5c2c03
SL
4670 chip = memdup_user(argp, sizeof(*chip));
4671 if (IS_ERR(chip)) {
4672 r = PTR_ERR(chip);
1fe779f8 4673 goto out;
ff5c2c03
SL
4674 }
4675
1fe779f8 4676 r = -ENXIO;
826da321 4677 if (!irqchip_kernel(kvm))
f0d66275
DH
4678 goto get_irqchip_out;
4679 r = kvm_vm_ioctl_get_irqchip(kvm, chip);
1fe779f8 4680 if (r)
f0d66275 4681 goto get_irqchip_out;
1fe779f8 4682 r = -EFAULT;
0e96f31e 4683 if (copy_to_user(argp, chip, sizeof(*chip)))
f0d66275 4684 goto get_irqchip_out;
1fe779f8 4685 r = 0;
f0d66275
DH
4686 get_irqchip_out:
4687 kfree(chip);
1fe779f8
CO
4688 break;
4689 }
4690 case KVM_SET_IRQCHIP: {
4691 /* 0: PIC master, 1: PIC slave, 2: IOAPIC */
ff5c2c03 4692 struct kvm_irqchip *chip;
1fe779f8 4693
ff5c2c03
SL
4694 chip = memdup_user(argp, sizeof(*chip));
4695 if (IS_ERR(chip)) {
4696 r = PTR_ERR(chip);
1fe779f8 4697 goto out;
ff5c2c03
SL
4698 }
4699
1fe779f8 4700 r = -ENXIO;
826da321 4701 if (!irqchip_kernel(kvm))
f0d66275
DH
4702 goto set_irqchip_out;
4703 r = kvm_vm_ioctl_set_irqchip(kvm, chip);
1fe779f8 4704 if (r)
f0d66275 4705 goto set_irqchip_out;
1fe779f8 4706 r = 0;
f0d66275
DH
4707 set_irqchip_out:
4708 kfree(chip);
1fe779f8
CO
4709 break;
4710 }
e0f63cb9 4711 case KVM_GET_PIT: {
e0f63cb9 4712 r = -EFAULT;
f0d66275 4713 if (copy_from_user(&u.ps, argp, sizeof(struct kvm_pit_state)))
e0f63cb9
SY
4714 goto out;
4715 r = -ENXIO;
4716 if (!kvm->arch.vpit)
4717 goto out;
f0d66275 4718 r = kvm_vm_ioctl_get_pit(kvm, &u.ps);
e0f63cb9
SY
4719 if (r)
4720 goto out;
4721 r = -EFAULT;
f0d66275 4722 if (copy_to_user(argp, &u.ps, sizeof(struct kvm_pit_state)))
e0f63cb9
SY
4723 goto out;
4724 r = 0;
4725 break;
4726 }
4727 case KVM_SET_PIT: {
e0f63cb9 4728 r = -EFAULT;
0e96f31e 4729 if (copy_from_user(&u.ps, argp, sizeof(u.ps)))
e0f63cb9
SY
4730 goto out;
4731 r = -ENXIO;
4732 if (!kvm->arch.vpit)
4733 goto out;
f0d66275 4734 r = kvm_vm_ioctl_set_pit(kvm, &u.ps);
e0f63cb9
SY
4735 break;
4736 }
e9f42757
BK
4737 case KVM_GET_PIT2: {
4738 r = -ENXIO;
4739 if (!kvm->arch.vpit)
4740 goto out;
4741 r = kvm_vm_ioctl_get_pit2(kvm, &u.ps2);
4742 if (r)
4743 goto out;
4744 r = -EFAULT;
4745 if (copy_to_user(argp, &u.ps2, sizeof(u.ps2)))
4746 goto out;
4747 r = 0;
4748 break;
4749 }
4750 case KVM_SET_PIT2: {
4751 r = -EFAULT;
4752 if (copy_from_user(&u.ps2, argp, sizeof(u.ps2)))
4753 goto out;
4754 r = -ENXIO;
4755 if (!kvm->arch.vpit)
4756 goto out;
4757 r = kvm_vm_ioctl_set_pit2(kvm, &u.ps2);
e9f42757
BK
4758 break;
4759 }
52d939a0
MT
4760 case KVM_REINJECT_CONTROL: {
4761 struct kvm_reinject_control control;
4762 r = -EFAULT;
4763 if (copy_from_user(&control, argp, sizeof(control)))
4764 goto out;
4765 r = kvm_vm_ioctl_reinject(kvm, &control);
52d939a0
MT
4766 break;
4767 }
d71ba788
PB
4768 case KVM_SET_BOOT_CPU_ID:
4769 r = 0;
4770 mutex_lock(&kvm->lock);
557abc40 4771 if (kvm->created_vcpus)
d71ba788
PB
4772 r = -EBUSY;
4773 else
4774 kvm->arch.bsp_vcpu_id = arg;
4775 mutex_unlock(&kvm->lock);
4776 break;
ffde22ac 4777 case KVM_XEN_HVM_CONFIG: {
51776043 4778 struct kvm_xen_hvm_config xhc;
ffde22ac 4779 r = -EFAULT;
51776043 4780 if (copy_from_user(&xhc, argp, sizeof(xhc)))
ffde22ac
ES
4781 goto out;
4782 r = -EINVAL;
51776043 4783 if (xhc.flags)
ffde22ac 4784 goto out;
51776043 4785 memcpy(&kvm->arch.xen_hvm_config, &xhc, sizeof(xhc));
ffde22ac
ES
4786 r = 0;
4787 break;
4788 }
afbcf7ab 4789 case KVM_SET_CLOCK: {
afbcf7ab
GC
4790 struct kvm_clock_data user_ns;
4791 u64 now_ns;
afbcf7ab
GC
4792
4793 r = -EFAULT;
4794 if (copy_from_user(&user_ns, argp, sizeof(user_ns)))
4795 goto out;
4796
4797 r = -EINVAL;
4798 if (user_ns.flags)
4799 goto out;
4800
4801 r = 0;
0bc48bea
RK
4802 /*
4803 * TODO: userspace has to take care of races with VCPU_RUN, so
4804 * kvm_gen_update_masterclock() can be cut down to locked
4805 * pvclock_update_vm_gtod_copy().
4806 */
4807 kvm_gen_update_masterclock(kvm);
e891a32e 4808 now_ns = get_kvmclock_ns(kvm);
108b249c 4809 kvm->arch.kvmclock_offset += user_ns.clock - now_ns;
0bc48bea 4810 kvm_make_all_cpus_request(kvm, KVM_REQ_CLOCK_UPDATE);
afbcf7ab
GC
4811 break;
4812 }
4813 case KVM_GET_CLOCK: {
afbcf7ab
GC
4814 struct kvm_clock_data user_ns;
4815 u64 now_ns;
4816
e891a32e 4817 now_ns = get_kvmclock_ns(kvm);
108b249c 4818 user_ns.clock = now_ns;
e3fd9a93 4819 user_ns.flags = kvm->arch.use_master_clock ? KVM_CLOCK_TSC_STABLE : 0;
97e69aa6 4820 memset(&user_ns.pad, 0, sizeof(user_ns.pad));
afbcf7ab
GC
4821
4822 r = -EFAULT;
4823 if (copy_to_user(argp, &user_ns, sizeof(user_ns)))
4824 goto out;
4825 r = 0;
4826 break;
4827 }
5acc5c06
BS
4828 case KVM_MEMORY_ENCRYPT_OP: {
4829 r = -ENOTTY;
4830 if (kvm_x86_ops->mem_enc_op)
4831 r = kvm_x86_ops->mem_enc_op(kvm, argp);
4832 break;
4833 }
69eaedee
BS
4834 case KVM_MEMORY_ENCRYPT_REG_REGION: {
4835 struct kvm_enc_region region;
4836
4837 r = -EFAULT;
4838 if (copy_from_user(&region, argp, sizeof(region)))
4839 goto out;
4840
4841 r = -ENOTTY;
4842 if (kvm_x86_ops->mem_enc_reg_region)
4843 r = kvm_x86_ops->mem_enc_reg_region(kvm, &region);
4844 break;
4845 }
4846 case KVM_MEMORY_ENCRYPT_UNREG_REGION: {
4847 struct kvm_enc_region region;
4848
4849 r = -EFAULT;
4850 if (copy_from_user(&region, argp, sizeof(region)))
4851 goto out;
4852
4853 r = -ENOTTY;
4854 if (kvm_x86_ops->mem_enc_unreg_region)
4855 r = kvm_x86_ops->mem_enc_unreg_region(kvm, &region);
4856 break;
4857 }
faeb7833
RK
4858 case KVM_HYPERV_EVENTFD: {
4859 struct kvm_hyperv_eventfd hvevfd;
4860
4861 r = -EFAULT;
4862 if (copy_from_user(&hvevfd, argp, sizeof(hvevfd)))
4863 goto out;
4864 r = kvm_vm_ioctl_hv_eventfd(kvm, &hvevfd);
4865 break;
4866 }
1fe779f8 4867 default:
ad6260da 4868 r = -ENOTTY;
1fe779f8
CO
4869 }
4870out:
4871 return r;
4872}
4873
a16b043c 4874static void kvm_init_msr_list(void)
043405e1
CO
4875{
4876 u32 dummy[2];
4877 unsigned i, j;
4878
62ef68bb 4879 for (i = j = 0; i < ARRAY_SIZE(msrs_to_save); i++) {
043405e1
CO
4880 if (rdmsr_safe(msrs_to_save[i], &dummy[0], &dummy[1]) < 0)
4881 continue;
93c4adc7
PB
4882
4883 /*
4884 * Even MSRs that are valid in the host may not be exposed
9dbe6cf9 4885 * to the guests in some cases.
93c4adc7
PB
4886 */
4887 switch (msrs_to_save[i]) {
4888 case MSR_IA32_BNDCFGS:
503234b3 4889 if (!kvm_mpx_supported())
93c4adc7
PB
4890 continue;
4891 break;
9dbe6cf9
PB
4892 case MSR_TSC_AUX:
4893 if (!kvm_x86_ops->rdtscp_supported())
4894 continue;
4895 break;
bf8c55d8
CP
4896 case MSR_IA32_RTIT_CTL:
4897 case MSR_IA32_RTIT_STATUS:
4898 if (!kvm_x86_ops->pt_supported())
4899 continue;
4900 break;
4901 case MSR_IA32_RTIT_CR3_MATCH:
4902 if (!kvm_x86_ops->pt_supported() ||
4903 !intel_pt_validate_hw_cap(PT_CAP_cr3_filtering))
4904 continue;
4905 break;
4906 case MSR_IA32_RTIT_OUTPUT_BASE:
4907 case MSR_IA32_RTIT_OUTPUT_MASK:
4908 if (!kvm_x86_ops->pt_supported() ||
4909 (!intel_pt_validate_hw_cap(PT_CAP_topa_output) &&
4910 !intel_pt_validate_hw_cap(PT_CAP_single_range_output)))
4911 continue;
4912 break;
4913 case MSR_IA32_RTIT_ADDR0_A ... MSR_IA32_RTIT_ADDR3_B: {
4914 if (!kvm_x86_ops->pt_supported() ||
4915 msrs_to_save[i] - MSR_IA32_RTIT_ADDR0_A >=
4916 intel_pt_validate_hw_cap(PT_CAP_num_address_ranges) * 2)
4917 continue;
4918 break;
4919 }
93c4adc7
PB
4920 default:
4921 break;
4922 }
4923
043405e1
CO
4924 if (j < i)
4925 msrs_to_save[j] = msrs_to_save[i];
4926 j++;
4927 }
4928 num_msrs_to_save = j;
62ef68bb
PB
4929
4930 for (i = j = 0; i < ARRAY_SIZE(emulated_msrs); i++) {
bc226f07
TL
4931 if (!kvm_x86_ops->has_emulated_msr(emulated_msrs[i]))
4932 continue;
62ef68bb
PB
4933
4934 if (j < i)
4935 emulated_msrs[j] = emulated_msrs[i];
4936 j++;
4937 }
4938 num_emulated_msrs = j;
801e459a
TL
4939
4940 for (i = j = 0; i < ARRAY_SIZE(msr_based_features); i++) {
4941 struct kvm_msr_entry msr;
4942
4943 msr.index = msr_based_features[i];
66421c1e 4944 if (kvm_get_msr_feature(&msr))
801e459a
TL
4945 continue;
4946
4947 if (j < i)
4948 msr_based_features[j] = msr_based_features[i];
4949 j++;
4950 }
4951 num_msr_based_features = j;
043405e1
CO
4952}
4953
bda9020e
MT
4954static int vcpu_mmio_write(struct kvm_vcpu *vcpu, gpa_t addr, int len,
4955 const void *v)
bbd9b64e 4956{
70252a10
AK
4957 int handled = 0;
4958 int n;
4959
4960 do {
4961 n = min(len, 8);
bce87cce 4962 if (!(lapic_in_kernel(vcpu) &&
e32edf4f
NN
4963 !kvm_iodevice_write(vcpu, &vcpu->arch.apic->dev, addr, n, v))
4964 && kvm_io_bus_write(vcpu, KVM_MMIO_BUS, addr, n, v))
70252a10
AK
4965 break;
4966 handled += n;
4967 addr += n;
4968 len -= n;
4969 v += n;
4970 } while (len);
bbd9b64e 4971
70252a10 4972 return handled;
bbd9b64e
CO
4973}
4974
bda9020e 4975static int vcpu_mmio_read(struct kvm_vcpu *vcpu, gpa_t addr, int len, void *v)
bbd9b64e 4976{
70252a10
AK
4977 int handled = 0;
4978 int n;
4979
4980 do {
4981 n = min(len, 8);
bce87cce 4982 if (!(lapic_in_kernel(vcpu) &&
e32edf4f
NN
4983 !kvm_iodevice_read(vcpu, &vcpu->arch.apic->dev,
4984 addr, n, v))
4985 && kvm_io_bus_read(vcpu, KVM_MMIO_BUS, addr, n, v))
70252a10 4986 break;
e39d200f 4987 trace_kvm_mmio(KVM_TRACE_MMIO_READ, n, addr, v);
70252a10
AK
4988 handled += n;
4989 addr += n;
4990 len -= n;
4991 v += n;
4992 } while (len);
bbd9b64e 4993
70252a10 4994 return handled;
bbd9b64e
CO
4995}
4996
2dafc6c2
GN
4997static void kvm_set_segment(struct kvm_vcpu *vcpu,
4998 struct kvm_segment *var, int seg)
4999{
5000 kvm_x86_ops->set_segment(vcpu, var, seg);
5001}
5002
5003void kvm_get_segment(struct kvm_vcpu *vcpu,
5004 struct kvm_segment *var, int seg)
5005{
5006 kvm_x86_ops->get_segment(vcpu, var, seg);
5007}
5008
54987b7a
PB
5009gpa_t translate_nested_gpa(struct kvm_vcpu *vcpu, gpa_t gpa, u32 access,
5010 struct x86_exception *exception)
02f59dc9
JR
5011{
5012 gpa_t t_gpa;
02f59dc9
JR
5013
5014 BUG_ON(!mmu_is_nested(vcpu));
5015
5016 /* NPT walks are always user-walks */
5017 access |= PFERR_USER_MASK;
44dd3ffa 5018 t_gpa = vcpu->arch.mmu->gva_to_gpa(vcpu, gpa, access, exception);
02f59dc9
JR
5019
5020 return t_gpa;
5021}
5022
ab9ae313
AK
5023gpa_t kvm_mmu_gva_to_gpa_read(struct kvm_vcpu *vcpu, gva_t gva,
5024 struct x86_exception *exception)
1871c602
GN
5025{
5026 u32 access = (kvm_x86_ops->get_cpl(vcpu) == 3) ? PFERR_USER_MASK : 0;
ab9ae313 5027 return vcpu->arch.walk_mmu->gva_to_gpa(vcpu, gva, access, exception);
1871c602
GN
5028}
5029
ab9ae313
AK
5030 gpa_t kvm_mmu_gva_to_gpa_fetch(struct kvm_vcpu *vcpu, gva_t gva,
5031 struct x86_exception *exception)
1871c602
GN
5032{
5033 u32 access = (kvm_x86_ops->get_cpl(vcpu) == 3) ? PFERR_USER_MASK : 0;
5034 access |= PFERR_FETCH_MASK;
ab9ae313 5035 return vcpu->arch.walk_mmu->gva_to_gpa(vcpu, gva, access, exception);
1871c602
GN
5036}
5037
ab9ae313
AK
5038gpa_t kvm_mmu_gva_to_gpa_write(struct kvm_vcpu *vcpu, gva_t gva,
5039 struct x86_exception *exception)
1871c602
GN
5040{
5041 u32 access = (kvm_x86_ops->get_cpl(vcpu) == 3) ? PFERR_USER_MASK : 0;
5042 access |= PFERR_WRITE_MASK;
ab9ae313 5043 return vcpu->arch.walk_mmu->gva_to_gpa(vcpu, gva, access, exception);
1871c602
GN
5044}
5045
5046/* uses this to access any guest's mapped memory without checking CPL */
ab9ae313
AK
5047gpa_t kvm_mmu_gva_to_gpa_system(struct kvm_vcpu *vcpu, gva_t gva,
5048 struct x86_exception *exception)
1871c602 5049{
ab9ae313 5050 return vcpu->arch.walk_mmu->gva_to_gpa(vcpu, gva, 0, exception);
1871c602
GN
5051}
5052
5053static int kvm_read_guest_virt_helper(gva_t addr, void *val, unsigned int bytes,
5054 struct kvm_vcpu *vcpu, u32 access,
bcc55cba 5055 struct x86_exception *exception)
bbd9b64e
CO
5056{
5057 void *data = val;
10589a46 5058 int r = X86EMUL_CONTINUE;
bbd9b64e
CO
5059
5060 while (bytes) {
14dfe855 5061 gpa_t gpa = vcpu->arch.walk_mmu->gva_to_gpa(vcpu, addr, access,
ab9ae313 5062 exception);
bbd9b64e 5063 unsigned offset = addr & (PAGE_SIZE-1);
77c2002e 5064 unsigned toread = min(bytes, (unsigned)PAGE_SIZE - offset);
bbd9b64e
CO
5065 int ret;
5066
bcc55cba 5067 if (gpa == UNMAPPED_GVA)
ab9ae313 5068 return X86EMUL_PROPAGATE_FAULT;
54bf36aa
PB
5069 ret = kvm_vcpu_read_guest_page(vcpu, gpa >> PAGE_SHIFT, data,
5070 offset, toread);
10589a46 5071 if (ret < 0) {
c3cd7ffa 5072 r = X86EMUL_IO_NEEDED;
10589a46
MT
5073 goto out;
5074 }
bbd9b64e 5075
77c2002e
IE
5076 bytes -= toread;
5077 data += toread;
5078 addr += toread;
bbd9b64e 5079 }
10589a46 5080out:
10589a46 5081 return r;
bbd9b64e 5082}
77c2002e 5083
1871c602 5084/* used for instruction fetching */
0f65dd70
AK
5085static int kvm_fetch_guest_virt(struct x86_emulate_ctxt *ctxt,
5086 gva_t addr, void *val, unsigned int bytes,
bcc55cba 5087 struct x86_exception *exception)
1871c602 5088{
0f65dd70 5089 struct kvm_vcpu *vcpu = emul_to_vcpu(ctxt);
1871c602 5090 u32 access = (kvm_x86_ops->get_cpl(vcpu) == 3) ? PFERR_USER_MASK : 0;
44583cba
PB
5091 unsigned offset;
5092 int ret;
0f65dd70 5093
44583cba
PB
5094 /* Inline kvm_read_guest_virt_helper for speed. */
5095 gpa_t gpa = vcpu->arch.walk_mmu->gva_to_gpa(vcpu, addr, access|PFERR_FETCH_MASK,
5096 exception);
5097 if (unlikely(gpa == UNMAPPED_GVA))
5098 return X86EMUL_PROPAGATE_FAULT;
5099
5100 offset = addr & (PAGE_SIZE-1);
5101 if (WARN_ON(offset + bytes > PAGE_SIZE))
5102 bytes = (unsigned)PAGE_SIZE - offset;
54bf36aa
PB
5103 ret = kvm_vcpu_read_guest_page(vcpu, gpa >> PAGE_SHIFT, val,
5104 offset, bytes);
44583cba
PB
5105 if (unlikely(ret < 0))
5106 return X86EMUL_IO_NEEDED;
5107
5108 return X86EMUL_CONTINUE;
1871c602
GN
5109}
5110
ce14e868 5111int kvm_read_guest_virt(struct kvm_vcpu *vcpu,
0f65dd70 5112 gva_t addr, void *val, unsigned int bytes,
bcc55cba 5113 struct x86_exception *exception)
1871c602
GN
5114{
5115 u32 access = (kvm_x86_ops->get_cpl(vcpu) == 3) ? PFERR_USER_MASK : 0;
0f65dd70 5116
1871c602 5117 return kvm_read_guest_virt_helper(addr, val, bytes, vcpu, access,
bcc55cba 5118 exception);
1871c602 5119}
064aea77 5120EXPORT_SYMBOL_GPL(kvm_read_guest_virt);
1871c602 5121
ce14e868
PB
5122static int emulator_read_std(struct x86_emulate_ctxt *ctxt,
5123 gva_t addr, void *val, unsigned int bytes,
3c9fa24c 5124 struct x86_exception *exception, bool system)
1871c602 5125{
0f65dd70 5126 struct kvm_vcpu *vcpu = emul_to_vcpu(ctxt);
3c9fa24c
PB
5127 u32 access = 0;
5128
5129 if (!system && kvm_x86_ops->get_cpl(vcpu) == 3)
5130 access |= PFERR_USER_MASK;
5131
5132 return kvm_read_guest_virt_helper(addr, val, bytes, vcpu, access, exception);
1871c602
GN
5133}
5134
7a036a6f
RK
5135static int kvm_read_guest_phys_system(struct x86_emulate_ctxt *ctxt,
5136 unsigned long addr, void *val, unsigned int bytes)
5137{
5138 struct kvm_vcpu *vcpu = emul_to_vcpu(ctxt);
5139 int r = kvm_vcpu_read_guest(vcpu, addr, val, bytes);
5140
5141 return r < 0 ? X86EMUL_IO_NEEDED : X86EMUL_CONTINUE;
5142}
5143
ce14e868
PB
5144static int kvm_write_guest_virt_helper(gva_t addr, void *val, unsigned int bytes,
5145 struct kvm_vcpu *vcpu, u32 access,
5146 struct x86_exception *exception)
77c2002e
IE
5147{
5148 void *data = val;
5149 int r = X86EMUL_CONTINUE;
5150
5151 while (bytes) {
14dfe855 5152 gpa_t gpa = vcpu->arch.walk_mmu->gva_to_gpa(vcpu, addr,
ce14e868 5153 access,
ab9ae313 5154 exception);
77c2002e
IE
5155 unsigned offset = addr & (PAGE_SIZE-1);
5156 unsigned towrite = min(bytes, (unsigned)PAGE_SIZE - offset);
5157 int ret;
5158
bcc55cba 5159 if (gpa == UNMAPPED_GVA)
ab9ae313 5160 return X86EMUL_PROPAGATE_FAULT;
54bf36aa 5161 ret = kvm_vcpu_write_guest(vcpu, gpa, data, towrite);
77c2002e 5162 if (ret < 0) {
c3cd7ffa 5163 r = X86EMUL_IO_NEEDED;
77c2002e
IE
5164 goto out;
5165 }
5166
5167 bytes -= towrite;
5168 data += towrite;
5169 addr += towrite;
5170 }
5171out:
5172 return r;
5173}
ce14e868
PB
5174
5175static int emulator_write_std(struct x86_emulate_ctxt *ctxt, gva_t addr, void *val,
3c9fa24c
PB
5176 unsigned int bytes, struct x86_exception *exception,
5177 bool system)
ce14e868
PB
5178{
5179 struct kvm_vcpu *vcpu = emul_to_vcpu(ctxt);
3c9fa24c
PB
5180 u32 access = PFERR_WRITE_MASK;
5181
5182 if (!system && kvm_x86_ops->get_cpl(vcpu) == 3)
5183 access |= PFERR_USER_MASK;
ce14e868
PB
5184
5185 return kvm_write_guest_virt_helper(addr, val, bytes, vcpu,
3c9fa24c 5186 access, exception);
ce14e868
PB
5187}
5188
5189int kvm_write_guest_virt_system(struct kvm_vcpu *vcpu, gva_t addr, void *val,
5190 unsigned int bytes, struct x86_exception *exception)
5191{
c595ceee
PB
5192 /* kvm_write_guest_virt_system can pull in tons of pages. */
5193 vcpu->arch.l1tf_flush_l1d = true;
5194
ce14e868
PB
5195 return kvm_write_guest_virt_helper(addr, val, bytes, vcpu,
5196 PFERR_WRITE_MASK, exception);
5197}
6a4d7550 5198EXPORT_SYMBOL_GPL(kvm_write_guest_virt_system);
77c2002e 5199
082d06ed
WL
5200int handle_ud(struct kvm_vcpu *vcpu)
5201{
6c86eedc 5202 int emul_type = EMULTYPE_TRAP_UD;
082d06ed 5203 enum emulation_result er;
6c86eedc
WL
5204 char sig[5]; /* ud2; .ascii "kvm" */
5205 struct x86_exception e;
5206
5207 if (force_emulation_prefix &&
3c9fa24c
PB
5208 kvm_read_guest_virt(vcpu, kvm_get_linear_rip(vcpu),
5209 sig, sizeof(sig), &e) == 0 &&
6c86eedc
WL
5210 memcmp(sig, "\xf\xbkvm", sizeof(sig)) == 0) {
5211 kvm_rip_write(vcpu, kvm_rip_read(vcpu) + sizeof(sig));
5212 emul_type = 0;
5213 }
082d06ed 5214
0ce97a2b 5215 er = kvm_emulate_instruction(vcpu, emul_type);
082d06ed
WL
5216 if (er == EMULATE_USER_EXIT)
5217 return 0;
5218 if (er != EMULATE_DONE)
5219 kvm_queue_exception(vcpu, UD_VECTOR);
5220 return 1;
5221}
5222EXPORT_SYMBOL_GPL(handle_ud);
5223
0f89b207
TL
5224static int vcpu_is_mmio_gpa(struct kvm_vcpu *vcpu, unsigned long gva,
5225 gpa_t gpa, bool write)
5226{
5227 /* For APIC access vmexit */
5228 if ((gpa & PAGE_MASK) == APIC_DEFAULT_PHYS_BASE)
5229 return 1;
5230
5231 if (vcpu_match_mmio_gpa(vcpu, gpa)) {
5232 trace_vcpu_match_mmio(gva, gpa, write, true);
5233 return 1;
5234 }
5235
5236 return 0;
5237}
5238
af7cc7d1
XG
5239static int vcpu_mmio_gva_to_gpa(struct kvm_vcpu *vcpu, unsigned long gva,
5240 gpa_t *gpa, struct x86_exception *exception,
5241 bool write)
5242{
97d64b78
AK
5243 u32 access = ((kvm_x86_ops->get_cpl(vcpu) == 3) ? PFERR_USER_MASK : 0)
5244 | (write ? PFERR_WRITE_MASK : 0);
af7cc7d1 5245
be94f6b7
HH
5246 /*
5247 * currently PKRU is only applied to ept enabled guest so
5248 * there is no pkey in EPT page table for L1 guest or EPT
5249 * shadow page table for L2 guest.
5250 */
97d64b78 5251 if (vcpu_match_mmio_gva(vcpu, gva)
97ec8c06 5252 && !permission_fault(vcpu, vcpu->arch.walk_mmu,
be94f6b7 5253 vcpu->arch.access, 0, access)) {
bebb106a
XG
5254 *gpa = vcpu->arch.mmio_gfn << PAGE_SHIFT |
5255 (gva & (PAGE_SIZE - 1));
4f022648 5256 trace_vcpu_match_mmio(gva, *gpa, write, false);
bebb106a
XG
5257 return 1;
5258 }
5259
af7cc7d1
XG
5260 *gpa = vcpu->arch.walk_mmu->gva_to_gpa(vcpu, gva, access, exception);
5261
5262 if (*gpa == UNMAPPED_GVA)
5263 return -1;
5264
0f89b207 5265 return vcpu_is_mmio_gpa(vcpu, gva, *gpa, write);
af7cc7d1
XG
5266}
5267
3200f405 5268int emulator_write_phys(struct kvm_vcpu *vcpu, gpa_t gpa,
bcc55cba 5269 const void *val, int bytes)
bbd9b64e
CO
5270{
5271 int ret;
5272
54bf36aa 5273 ret = kvm_vcpu_write_guest(vcpu, gpa, val, bytes);
9f811285 5274 if (ret < 0)
bbd9b64e 5275 return 0;
0eb05bf2 5276 kvm_page_track_write(vcpu, gpa, val, bytes);
bbd9b64e
CO
5277 return 1;
5278}
5279
77d197b2
XG
5280struct read_write_emulator_ops {
5281 int (*read_write_prepare)(struct kvm_vcpu *vcpu, void *val,
5282 int bytes);
5283 int (*read_write_emulate)(struct kvm_vcpu *vcpu, gpa_t gpa,
5284 void *val, int bytes);
5285 int (*read_write_mmio)(struct kvm_vcpu *vcpu, gpa_t gpa,
5286 int bytes, void *val);
5287 int (*read_write_exit_mmio)(struct kvm_vcpu *vcpu, gpa_t gpa,
5288 void *val, int bytes);
5289 bool write;
5290};
5291
5292static int read_prepare(struct kvm_vcpu *vcpu, void *val, int bytes)
5293{
5294 if (vcpu->mmio_read_completed) {
77d197b2 5295 trace_kvm_mmio(KVM_TRACE_MMIO_READ, bytes,
e39d200f 5296 vcpu->mmio_fragments[0].gpa, val);
77d197b2
XG
5297 vcpu->mmio_read_completed = 0;
5298 return 1;
5299 }
5300
5301 return 0;
5302}
5303
5304static int read_emulate(struct kvm_vcpu *vcpu, gpa_t gpa,
5305 void *val, int bytes)
5306{
54bf36aa 5307 return !kvm_vcpu_read_guest(vcpu, gpa, val, bytes);
77d197b2
XG
5308}
5309
5310static int write_emulate(struct kvm_vcpu *vcpu, gpa_t gpa,
5311 void *val, int bytes)
5312{
5313 return emulator_write_phys(vcpu, gpa, val, bytes);
5314}
5315
5316static int write_mmio(struct kvm_vcpu *vcpu, gpa_t gpa, int bytes, void *val)
5317{
e39d200f 5318 trace_kvm_mmio(KVM_TRACE_MMIO_WRITE, bytes, gpa, val);
77d197b2
XG
5319 return vcpu_mmio_write(vcpu, gpa, bytes, val);
5320}
5321
5322static int read_exit_mmio(struct kvm_vcpu *vcpu, gpa_t gpa,
5323 void *val, int bytes)
5324{
e39d200f 5325 trace_kvm_mmio(KVM_TRACE_MMIO_READ_UNSATISFIED, bytes, gpa, NULL);
77d197b2
XG
5326 return X86EMUL_IO_NEEDED;
5327}
5328
5329static int write_exit_mmio(struct kvm_vcpu *vcpu, gpa_t gpa,
5330 void *val, int bytes)
5331{
f78146b0
AK
5332 struct kvm_mmio_fragment *frag = &vcpu->mmio_fragments[0];
5333
87da7e66 5334 memcpy(vcpu->run->mmio.data, frag->data, min(8u, frag->len));
77d197b2
XG
5335 return X86EMUL_CONTINUE;
5336}
5337
0fbe9b0b 5338static const struct read_write_emulator_ops read_emultor = {
77d197b2
XG
5339 .read_write_prepare = read_prepare,
5340 .read_write_emulate = read_emulate,
5341 .read_write_mmio = vcpu_mmio_read,
5342 .read_write_exit_mmio = read_exit_mmio,
5343};
5344
0fbe9b0b 5345static const struct read_write_emulator_ops write_emultor = {
77d197b2
XG
5346 .read_write_emulate = write_emulate,
5347 .read_write_mmio = write_mmio,
5348 .read_write_exit_mmio = write_exit_mmio,
5349 .write = true,
5350};
5351
22388a3c
XG
5352static int emulator_read_write_onepage(unsigned long addr, void *val,
5353 unsigned int bytes,
5354 struct x86_exception *exception,
5355 struct kvm_vcpu *vcpu,
0fbe9b0b 5356 const struct read_write_emulator_ops *ops)
bbd9b64e 5357{
af7cc7d1
XG
5358 gpa_t gpa;
5359 int handled, ret;
22388a3c 5360 bool write = ops->write;
f78146b0 5361 struct kvm_mmio_fragment *frag;
0f89b207
TL
5362 struct x86_emulate_ctxt *ctxt = &vcpu->arch.emulate_ctxt;
5363
5364 /*
5365 * If the exit was due to a NPF we may already have a GPA.
5366 * If the GPA is present, use it to avoid the GVA to GPA table walk.
5367 * Note, this cannot be used on string operations since string
5368 * operation using rep will only have the initial GPA from the NPF
5369 * occurred.
5370 */
5371 if (vcpu->arch.gpa_available &&
5372 emulator_can_use_gpa(ctxt) &&
618232e2
BS
5373 (addr & ~PAGE_MASK) == (vcpu->arch.gpa_val & ~PAGE_MASK)) {
5374 gpa = vcpu->arch.gpa_val;
5375 ret = vcpu_is_mmio_gpa(vcpu, addr, gpa, write);
5376 } else {
5377 ret = vcpu_mmio_gva_to_gpa(vcpu, addr, &gpa, exception, write);
5378 if (ret < 0)
5379 return X86EMUL_PROPAGATE_FAULT;
0f89b207 5380 }
10589a46 5381
618232e2 5382 if (!ret && ops->read_write_emulate(vcpu, gpa, val, bytes))
bbd9b64e
CO
5383 return X86EMUL_CONTINUE;
5384
bbd9b64e
CO
5385 /*
5386 * Is this MMIO handled locally?
5387 */
22388a3c 5388 handled = ops->read_write_mmio(vcpu, gpa, bytes, val);
70252a10 5389 if (handled == bytes)
bbd9b64e 5390 return X86EMUL_CONTINUE;
bbd9b64e 5391
70252a10
AK
5392 gpa += handled;
5393 bytes -= handled;
5394 val += handled;
5395
87da7e66
XG
5396 WARN_ON(vcpu->mmio_nr_fragments >= KVM_MAX_MMIO_FRAGMENTS);
5397 frag = &vcpu->mmio_fragments[vcpu->mmio_nr_fragments++];
5398 frag->gpa = gpa;
5399 frag->data = val;
5400 frag->len = bytes;
f78146b0 5401 return X86EMUL_CONTINUE;
bbd9b64e
CO
5402}
5403
52eb5a6d
XL
5404static int emulator_read_write(struct x86_emulate_ctxt *ctxt,
5405 unsigned long addr,
22388a3c
XG
5406 void *val, unsigned int bytes,
5407 struct x86_exception *exception,
0fbe9b0b 5408 const struct read_write_emulator_ops *ops)
bbd9b64e 5409{
0f65dd70 5410 struct kvm_vcpu *vcpu = emul_to_vcpu(ctxt);
f78146b0
AK
5411 gpa_t gpa;
5412 int rc;
5413
5414 if (ops->read_write_prepare &&
5415 ops->read_write_prepare(vcpu, val, bytes))
5416 return X86EMUL_CONTINUE;
5417
5418 vcpu->mmio_nr_fragments = 0;
0f65dd70 5419
bbd9b64e
CO
5420 /* Crossing a page boundary? */
5421 if (((addr + bytes - 1) ^ addr) & PAGE_MASK) {
f78146b0 5422 int now;
bbd9b64e
CO
5423
5424 now = -addr & ~PAGE_MASK;
22388a3c
XG
5425 rc = emulator_read_write_onepage(addr, val, now, exception,
5426 vcpu, ops);
5427
bbd9b64e
CO
5428 if (rc != X86EMUL_CONTINUE)
5429 return rc;
5430 addr += now;
bac15531
NA
5431 if (ctxt->mode != X86EMUL_MODE_PROT64)
5432 addr = (u32)addr;
bbd9b64e
CO
5433 val += now;
5434 bytes -= now;
5435 }
22388a3c 5436
f78146b0
AK
5437 rc = emulator_read_write_onepage(addr, val, bytes, exception,
5438 vcpu, ops);
5439 if (rc != X86EMUL_CONTINUE)
5440 return rc;
5441
5442 if (!vcpu->mmio_nr_fragments)
5443 return rc;
5444
5445 gpa = vcpu->mmio_fragments[0].gpa;
5446
5447 vcpu->mmio_needed = 1;
5448 vcpu->mmio_cur_fragment = 0;
5449
87da7e66 5450 vcpu->run->mmio.len = min(8u, vcpu->mmio_fragments[0].len);
f78146b0
AK
5451 vcpu->run->mmio.is_write = vcpu->mmio_is_write = ops->write;
5452 vcpu->run->exit_reason = KVM_EXIT_MMIO;
5453 vcpu->run->mmio.phys_addr = gpa;
5454
5455 return ops->read_write_exit_mmio(vcpu, gpa, val, bytes);
22388a3c
XG
5456}
5457
5458static int emulator_read_emulated(struct x86_emulate_ctxt *ctxt,
5459 unsigned long addr,
5460 void *val,
5461 unsigned int bytes,
5462 struct x86_exception *exception)
5463{
5464 return emulator_read_write(ctxt, addr, val, bytes,
5465 exception, &read_emultor);
5466}
5467
52eb5a6d 5468static int emulator_write_emulated(struct x86_emulate_ctxt *ctxt,
22388a3c
XG
5469 unsigned long addr,
5470 const void *val,
5471 unsigned int bytes,
5472 struct x86_exception *exception)
5473{
5474 return emulator_read_write(ctxt, addr, (void *)val, bytes,
5475 exception, &write_emultor);
bbd9b64e 5476}
bbd9b64e 5477
daea3e73
AK
5478#define CMPXCHG_TYPE(t, ptr, old, new) \
5479 (cmpxchg((t *)(ptr), *(t *)(old), *(t *)(new)) == *(t *)(old))
5480
5481#ifdef CONFIG_X86_64
5482# define CMPXCHG64(ptr, old, new) CMPXCHG_TYPE(u64, ptr, old, new)
5483#else
5484# define CMPXCHG64(ptr, old, new) \
9749a6c0 5485 (cmpxchg64((u64 *)(ptr), *(u64 *)(old), *(u64 *)(new)) == *(u64 *)(old))
daea3e73
AK
5486#endif
5487
0f65dd70
AK
5488static int emulator_cmpxchg_emulated(struct x86_emulate_ctxt *ctxt,
5489 unsigned long addr,
bbd9b64e
CO
5490 const void *old,
5491 const void *new,
5492 unsigned int bytes,
0f65dd70 5493 struct x86_exception *exception)
bbd9b64e 5494{
0f65dd70 5495 struct kvm_vcpu *vcpu = emul_to_vcpu(ctxt);
daea3e73
AK
5496 gpa_t gpa;
5497 struct page *page;
5498 char *kaddr;
5499 bool exchanged;
2bacc55c 5500
daea3e73
AK
5501 /* guests cmpxchg8b have to be emulated atomically */
5502 if (bytes > 8 || (bytes & (bytes - 1)))
5503 goto emul_write;
10589a46 5504
daea3e73 5505 gpa = kvm_mmu_gva_to_gpa_write(vcpu, addr, NULL);
2bacc55c 5506
daea3e73
AK
5507 if (gpa == UNMAPPED_GVA ||
5508 (gpa & PAGE_MASK) == APIC_DEFAULT_PHYS_BASE)
5509 goto emul_write;
2bacc55c 5510
daea3e73
AK
5511 if (((gpa + bytes - 1) & PAGE_MASK) != (gpa & PAGE_MASK))
5512 goto emul_write;
72dc67a6 5513
54bf36aa 5514 page = kvm_vcpu_gfn_to_page(vcpu, gpa >> PAGE_SHIFT);
32cad84f 5515 if (is_error_page(page))
c19b8bd6 5516 goto emul_write;
72dc67a6 5517
8fd75e12 5518 kaddr = kmap_atomic(page);
daea3e73
AK
5519 kaddr += offset_in_page(gpa);
5520 switch (bytes) {
5521 case 1:
5522 exchanged = CMPXCHG_TYPE(u8, kaddr, old, new);
5523 break;
5524 case 2:
5525 exchanged = CMPXCHG_TYPE(u16, kaddr, old, new);
5526 break;
5527 case 4:
5528 exchanged = CMPXCHG_TYPE(u32, kaddr, old, new);
5529 break;
5530 case 8:
5531 exchanged = CMPXCHG64(kaddr, old, new);
5532 break;
5533 default:
5534 BUG();
2bacc55c 5535 }
8fd75e12 5536 kunmap_atomic(kaddr);
daea3e73
AK
5537 kvm_release_page_dirty(page);
5538
5539 if (!exchanged)
5540 return X86EMUL_CMPXCHG_FAILED;
5541
54bf36aa 5542 kvm_vcpu_mark_page_dirty(vcpu, gpa >> PAGE_SHIFT);
0eb05bf2 5543 kvm_page_track_write(vcpu, gpa, new, bytes);
8f6abd06
GN
5544
5545 return X86EMUL_CONTINUE;
4a5f48f6 5546
3200f405 5547emul_write:
daea3e73 5548 printk_once(KERN_WARNING "kvm: emulating exchange as write\n");
2bacc55c 5549
0f65dd70 5550 return emulator_write_emulated(ctxt, addr, new, bytes, exception);
bbd9b64e
CO
5551}
5552
cf8f70bf
GN
5553static int kernel_pio(struct kvm_vcpu *vcpu, void *pd)
5554{
cbfc6c91 5555 int r = 0, i;
cf8f70bf 5556
cbfc6c91
WL
5557 for (i = 0; i < vcpu->arch.pio.count; i++) {
5558 if (vcpu->arch.pio.in)
5559 r = kvm_io_bus_read(vcpu, KVM_PIO_BUS, vcpu->arch.pio.port,
5560 vcpu->arch.pio.size, pd);
5561 else
5562 r = kvm_io_bus_write(vcpu, KVM_PIO_BUS,
5563 vcpu->arch.pio.port, vcpu->arch.pio.size,
5564 pd);
5565 if (r)
5566 break;
5567 pd += vcpu->arch.pio.size;
5568 }
cf8f70bf
GN
5569 return r;
5570}
5571
6f6fbe98
XG
5572static int emulator_pio_in_out(struct kvm_vcpu *vcpu, int size,
5573 unsigned short port, void *val,
5574 unsigned int count, bool in)
cf8f70bf 5575{
cf8f70bf 5576 vcpu->arch.pio.port = port;
6f6fbe98 5577 vcpu->arch.pio.in = in;
7972995b 5578 vcpu->arch.pio.count = count;
cf8f70bf
GN
5579 vcpu->arch.pio.size = size;
5580
5581 if (!kernel_pio(vcpu, vcpu->arch.pio_data)) {
7972995b 5582 vcpu->arch.pio.count = 0;
cf8f70bf
GN
5583 return 1;
5584 }
5585
5586 vcpu->run->exit_reason = KVM_EXIT_IO;
6f6fbe98 5587 vcpu->run->io.direction = in ? KVM_EXIT_IO_IN : KVM_EXIT_IO_OUT;
cf8f70bf
GN
5588 vcpu->run->io.size = size;
5589 vcpu->run->io.data_offset = KVM_PIO_PAGE_OFFSET * PAGE_SIZE;
5590 vcpu->run->io.count = count;
5591 vcpu->run->io.port = port;
5592
5593 return 0;
5594}
5595
6f6fbe98
XG
5596static int emulator_pio_in_emulated(struct x86_emulate_ctxt *ctxt,
5597 int size, unsigned short port, void *val,
5598 unsigned int count)
cf8f70bf 5599{
ca1d4a9e 5600 struct kvm_vcpu *vcpu = emul_to_vcpu(ctxt);
6f6fbe98 5601 int ret;
ca1d4a9e 5602
6f6fbe98
XG
5603 if (vcpu->arch.pio.count)
5604 goto data_avail;
cf8f70bf 5605
cbfc6c91
WL
5606 memset(vcpu->arch.pio_data, 0, size * count);
5607
6f6fbe98
XG
5608 ret = emulator_pio_in_out(vcpu, size, port, val, count, true);
5609 if (ret) {
5610data_avail:
5611 memcpy(val, vcpu->arch.pio_data, size * count);
1171903d 5612 trace_kvm_pio(KVM_PIO_IN, port, size, count, vcpu->arch.pio_data);
7972995b 5613 vcpu->arch.pio.count = 0;
cf8f70bf
GN
5614 return 1;
5615 }
5616
cf8f70bf
GN
5617 return 0;
5618}
5619
6f6fbe98
XG
5620static int emulator_pio_out_emulated(struct x86_emulate_ctxt *ctxt,
5621 int size, unsigned short port,
5622 const void *val, unsigned int count)
5623{
5624 struct kvm_vcpu *vcpu = emul_to_vcpu(ctxt);
5625
5626 memcpy(vcpu->arch.pio_data, val, size * count);
1171903d 5627 trace_kvm_pio(KVM_PIO_OUT, port, size, count, vcpu->arch.pio_data);
6f6fbe98
XG
5628 return emulator_pio_in_out(vcpu, size, port, (void *)val, count, false);
5629}
5630
bbd9b64e
CO
5631static unsigned long get_segment_base(struct kvm_vcpu *vcpu, int seg)
5632{
5633 return kvm_x86_ops->get_segment_base(vcpu, seg);
5634}
5635
3cb16fe7 5636static void emulator_invlpg(struct x86_emulate_ctxt *ctxt, ulong address)
bbd9b64e 5637{
3cb16fe7 5638 kvm_mmu_invlpg(emul_to_vcpu(ctxt), address);
bbd9b64e
CO
5639}
5640
ae6a2375 5641static int kvm_emulate_wbinvd_noskip(struct kvm_vcpu *vcpu)
f5f48ee1
SY
5642{
5643 if (!need_emulate_wbinvd(vcpu))
5644 return X86EMUL_CONTINUE;
5645
5646 if (kvm_x86_ops->has_wbinvd_exit()) {
2eec7343
JK
5647 int cpu = get_cpu();
5648
5649 cpumask_set_cpu(cpu, vcpu->arch.wbinvd_dirty_mask);
f5f48ee1
SY
5650 smp_call_function_many(vcpu->arch.wbinvd_dirty_mask,
5651 wbinvd_ipi, NULL, 1);
2eec7343 5652 put_cpu();
f5f48ee1 5653 cpumask_clear(vcpu->arch.wbinvd_dirty_mask);
2eec7343
JK
5654 } else
5655 wbinvd();
f5f48ee1
SY
5656 return X86EMUL_CONTINUE;
5657}
5cb56059
JS
5658
5659int kvm_emulate_wbinvd(struct kvm_vcpu *vcpu)
5660{
6affcbed
KH
5661 kvm_emulate_wbinvd_noskip(vcpu);
5662 return kvm_skip_emulated_instruction(vcpu);
5cb56059 5663}
f5f48ee1
SY
5664EXPORT_SYMBOL_GPL(kvm_emulate_wbinvd);
5665
5cb56059
JS
5666
5667
bcaf5cc5
AK
5668static void emulator_wbinvd(struct x86_emulate_ctxt *ctxt)
5669{
5cb56059 5670 kvm_emulate_wbinvd_noskip(emul_to_vcpu(ctxt));
bcaf5cc5
AK
5671}
5672
52eb5a6d
XL
5673static int emulator_get_dr(struct x86_emulate_ctxt *ctxt, int dr,
5674 unsigned long *dest)
bbd9b64e 5675{
16f8a6f9 5676 return kvm_get_dr(emul_to_vcpu(ctxt), dr, dest);
bbd9b64e
CO
5677}
5678
52eb5a6d
XL
5679static int emulator_set_dr(struct x86_emulate_ctxt *ctxt, int dr,
5680 unsigned long value)
bbd9b64e 5681{
338dbc97 5682
717746e3 5683 return __kvm_set_dr(emul_to_vcpu(ctxt), dr, value);
bbd9b64e
CO
5684}
5685
52a46617 5686static u64 mk_cr_64(u64 curr_cr, u32 new_val)
5fdbf976 5687{
52a46617 5688 return (curr_cr & ~((1ULL << 32) - 1)) | new_val;
5fdbf976
MT
5689}
5690
717746e3 5691static unsigned long emulator_get_cr(struct x86_emulate_ctxt *ctxt, int cr)
bbd9b64e 5692{
717746e3 5693 struct kvm_vcpu *vcpu = emul_to_vcpu(ctxt);
52a46617
GN
5694 unsigned long value;
5695
5696 switch (cr) {
5697 case 0:
5698 value = kvm_read_cr0(vcpu);
5699 break;
5700 case 2:
5701 value = vcpu->arch.cr2;
5702 break;
5703 case 3:
9f8fe504 5704 value = kvm_read_cr3(vcpu);
52a46617
GN
5705 break;
5706 case 4:
5707 value = kvm_read_cr4(vcpu);
5708 break;
5709 case 8:
5710 value = kvm_get_cr8(vcpu);
5711 break;
5712 default:
a737f256 5713 kvm_err("%s: unexpected cr %u\n", __func__, cr);
52a46617
GN
5714 return 0;
5715 }
5716
5717 return value;
5718}
5719
717746e3 5720static int emulator_set_cr(struct x86_emulate_ctxt *ctxt, int cr, ulong val)
52a46617 5721{
717746e3 5722 struct kvm_vcpu *vcpu = emul_to_vcpu(ctxt);
0f12244f
GN
5723 int res = 0;
5724
52a46617
GN
5725 switch (cr) {
5726 case 0:
49a9b07e 5727 res = kvm_set_cr0(vcpu, mk_cr_64(kvm_read_cr0(vcpu), val));
52a46617
GN
5728 break;
5729 case 2:
5730 vcpu->arch.cr2 = val;
5731 break;
5732 case 3:
2390218b 5733 res = kvm_set_cr3(vcpu, val);
52a46617
GN
5734 break;
5735 case 4:
a83b29c6 5736 res = kvm_set_cr4(vcpu, mk_cr_64(kvm_read_cr4(vcpu), val));
52a46617
GN
5737 break;
5738 case 8:
eea1cff9 5739 res = kvm_set_cr8(vcpu, val);
52a46617
GN
5740 break;
5741 default:
a737f256 5742 kvm_err("%s: unexpected cr %u\n", __func__, cr);
0f12244f 5743 res = -1;
52a46617 5744 }
0f12244f
GN
5745
5746 return res;
52a46617
GN
5747}
5748
717746e3 5749static int emulator_get_cpl(struct x86_emulate_ctxt *ctxt)
9c537244 5750{
717746e3 5751 return kvm_x86_ops->get_cpl(emul_to_vcpu(ctxt));
9c537244
GN
5752}
5753
4bff1e86 5754static void emulator_get_gdt(struct x86_emulate_ctxt *ctxt, struct desc_ptr *dt)
2dafc6c2 5755{
4bff1e86 5756 kvm_x86_ops->get_gdt(emul_to_vcpu(ctxt), dt);
2dafc6c2
GN
5757}
5758
4bff1e86 5759static void emulator_get_idt(struct x86_emulate_ctxt *ctxt, struct desc_ptr *dt)
160ce1f1 5760{
4bff1e86 5761 kvm_x86_ops->get_idt(emul_to_vcpu(ctxt), dt);
160ce1f1
MG
5762}
5763
1ac9d0cf
AK
5764static void emulator_set_gdt(struct x86_emulate_ctxt *ctxt, struct desc_ptr *dt)
5765{
5766 kvm_x86_ops->set_gdt(emul_to_vcpu(ctxt), dt);
5767}
5768
5769static void emulator_set_idt(struct x86_emulate_ctxt *ctxt, struct desc_ptr *dt)
5770{
5771 kvm_x86_ops->set_idt(emul_to_vcpu(ctxt), dt);
5772}
5773
4bff1e86
AK
5774static unsigned long emulator_get_cached_segment_base(
5775 struct x86_emulate_ctxt *ctxt, int seg)
5951c442 5776{
4bff1e86 5777 return get_segment_base(emul_to_vcpu(ctxt), seg);
5951c442
GN
5778}
5779
1aa36616
AK
5780static bool emulator_get_segment(struct x86_emulate_ctxt *ctxt, u16 *selector,
5781 struct desc_struct *desc, u32 *base3,
5782 int seg)
2dafc6c2
GN
5783{
5784 struct kvm_segment var;
5785
4bff1e86 5786 kvm_get_segment(emul_to_vcpu(ctxt), &var, seg);
1aa36616 5787 *selector = var.selector;
2dafc6c2 5788
378a8b09
GN
5789 if (var.unusable) {
5790 memset(desc, 0, sizeof(*desc));
f0367ee1
RK
5791 if (base3)
5792 *base3 = 0;
2dafc6c2 5793 return false;
378a8b09 5794 }
2dafc6c2
GN
5795
5796 if (var.g)
5797 var.limit >>= 12;
5798 set_desc_limit(desc, var.limit);
5799 set_desc_base(desc, (unsigned long)var.base);
5601d05b
GN
5800#ifdef CONFIG_X86_64
5801 if (base3)
5802 *base3 = var.base >> 32;
5803#endif
2dafc6c2
GN
5804 desc->type = var.type;
5805 desc->s = var.s;
5806 desc->dpl = var.dpl;
5807 desc->p = var.present;
5808 desc->avl = var.avl;
5809 desc->l = var.l;
5810 desc->d = var.db;
5811 desc->g = var.g;
5812
5813 return true;
5814}
5815
1aa36616
AK
5816static void emulator_set_segment(struct x86_emulate_ctxt *ctxt, u16 selector,
5817 struct desc_struct *desc, u32 base3,
5818 int seg)
2dafc6c2 5819{
4bff1e86 5820 struct kvm_vcpu *vcpu = emul_to_vcpu(ctxt);
2dafc6c2
GN
5821 struct kvm_segment var;
5822
1aa36616 5823 var.selector = selector;
2dafc6c2 5824 var.base = get_desc_base(desc);
5601d05b
GN
5825#ifdef CONFIG_X86_64
5826 var.base |= ((u64)base3) << 32;
5827#endif
2dafc6c2
GN
5828 var.limit = get_desc_limit(desc);
5829 if (desc->g)
5830 var.limit = (var.limit << 12) | 0xfff;
5831 var.type = desc->type;
2dafc6c2
GN
5832 var.dpl = desc->dpl;
5833 var.db = desc->d;
5834 var.s = desc->s;
5835 var.l = desc->l;
5836 var.g = desc->g;
5837 var.avl = desc->avl;
5838 var.present = desc->p;
5839 var.unusable = !var.present;
5840 var.padding = 0;
5841
5842 kvm_set_segment(vcpu, &var, seg);
5843 return;
5844}
5845
717746e3
AK
5846static int emulator_get_msr(struct x86_emulate_ctxt *ctxt,
5847 u32 msr_index, u64 *pdata)
5848{
609e36d3
PB
5849 struct msr_data msr;
5850 int r;
5851
5852 msr.index = msr_index;
5853 msr.host_initiated = false;
5854 r = kvm_get_msr(emul_to_vcpu(ctxt), &msr);
5855 if (r)
5856 return r;
5857
5858 *pdata = msr.data;
5859 return 0;
717746e3
AK
5860}
5861
5862static int emulator_set_msr(struct x86_emulate_ctxt *ctxt,
5863 u32 msr_index, u64 data)
5864{
8fe8ab46
WA
5865 struct msr_data msr;
5866
5867 msr.data = data;
5868 msr.index = msr_index;
5869 msr.host_initiated = false;
5870 return kvm_set_msr(emul_to_vcpu(ctxt), &msr);
717746e3
AK
5871}
5872
64d60670
PB
5873static u64 emulator_get_smbase(struct x86_emulate_ctxt *ctxt)
5874{
5875 struct kvm_vcpu *vcpu = emul_to_vcpu(ctxt);
5876
5877 return vcpu->arch.smbase;
5878}
5879
5880static void emulator_set_smbase(struct x86_emulate_ctxt *ctxt, u64 smbase)
5881{
5882 struct kvm_vcpu *vcpu = emul_to_vcpu(ctxt);
5883
5884 vcpu->arch.smbase = smbase;
5885}
5886
67f4d428
NA
5887static int emulator_check_pmc(struct x86_emulate_ctxt *ctxt,
5888 u32 pmc)
5889{
c6702c9d 5890 return kvm_pmu_is_valid_msr_idx(emul_to_vcpu(ctxt), pmc);
67f4d428
NA
5891}
5892
222d21aa
AK
5893static int emulator_read_pmc(struct x86_emulate_ctxt *ctxt,
5894 u32 pmc, u64 *pdata)
5895{
c6702c9d 5896 return kvm_pmu_rdpmc(emul_to_vcpu(ctxt), pmc, pdata);
222d21aa
AK
5897}
5898
6c3287f7
AK
5899static void emulator_halt(struct x86_emulate_ctxt *ctxt)
5900{
5901 emul_to_vcpu(ctxt)->arch.halt_request = 1;
5902}
5903
2953538e 5904static int emulator_intercept(struct x86_emulate_ctxt *ctxt,
8a76d7f2 5905 struct x86_instruction_info *info,
c4f035c6
AK
5906 enum x86_intercept_stage stage)
5907{
2953538e 5908 return kvm_x86_ops->check_intercept(emul_to_vcpu(ctxt), info, stage);
c4f035c6
AK
5909}
5910
e911eb3b
YZ
5911static bool emulator_get_cpuid(struct x86_emulate_ctxt *ctxt,
5912 u32 *eax, u32 *ebx, u32 *ecx, u32 *edx, bool check_limit)
bdb42f5a 5913{
e911eb3b 5914 return kvm_cpuid(emul_to_vcpu(ctxt), eax, ebx, ecx, edx, check_limit);
bdb42f5a
SB
5915}
5916
dd856efa
AK
5917static ulong emulator_read_gpr(struct x86_emulate_ctxt *ctxt, unsigned reg)
5918{
5919 return kvm_register_read(emul_to_vcpu(ctxt), reg);
5920}
5921
5922static void emulator_write_gpr(struct x86_emulate_ctxt *ctxt, unsigned reg, ulong val)
5923{
5924 kvm_register_write(emul_to_vcpu(ctxt), reg, val);
5925}
5926
801806d9
NA
5927static void emulator_set_nmi_mask(struct x86_emulate_ctxt *ctxt, bool masked)
5928{
5929 kvm_x86_ops->set_nmi_mask(emul_to_vcpu(ctxt), masked);
5930}
5931
6ed071f0
LP
5932static unsigned emulator_get_hflags(struct x86_emulate_ctxt *ctxt)
5933{
5934 return emul_to_vcpu(ctxt)->arch.hflags;
5935}
5936
5937static void emulator_set_hflags(struct x86_emulate_ctxt *ctxt, unsigned emul_flags)
5938{
5939 kvm_set_hflags(emul_to_vcpu(ctxt), emul_flags);
5940}
5941
0234bf88
LP
5942static int emulator_pre_leave_smm(struct x86_emulate_ctxt *ctxt, u64 smbase)
5943{
5944 return kvm_x86_ops->pre_leave_smm(emul_to_vcpu(ctxt), smbase);
5945}
5946
0225fb50 5947static const struct x86_emulate_ops emulate_ops = {
dd856efa
AK
5948 .read_gpr = emulator_read_gpr,
5949 .write_gpr = emulator_write_gpr,
ce14e868
PB
5950 .read_std = emulator_read_std,
5951 .write_std = emulator_write_std,
7a036a6f 5952 .read_phys = kvm_read_guest_phys_system,
1871c602 5953 .fetch = kvm_fetch_guest_virt,
bbd9b64e
CO
5954 .read_emulated = emulator_read_emulated,
5955 .write_emulated = emulator_write_emulated,
5956 .cmpxchg_emulated = emulator_cmpxchg_emulated,
3cb16fe7 5957 .invlpg = emulator_invlpg,
cf8f70bf
GN
5958 .pio_in_emulated = emulator_pio_in_emulated,
5959 .pio_out_emulated = emulator_pio_out_emulated,
1aa36616
AK
5960 .get_segment = emulator_get_segment,
5961 .set_segment = emulator_set_segment,
5951c442 5962 .get_cached_segment_base = emulator_get_cached_segment_base,
2dafc6c2 5963 .get_gdt = emulator_get_gdt,
160ce1f1 5964 .get_idt = emulator_get_idt,
1ac9d0cf
AK
5965 .set_gdt = emulator_set_gdt,
5966 .set_idt = emulator_set_idt,
52a46617
GN
5967 .get_cr = emulator_get_cr,
5968 .set_cr = emulator_set_cr,
9c537244 5969 .cpl = emulator_get_cpl,
35aa5375
GN
5970 .get_dr = emulator_get_dr,
5971 .set_dr = emulator_set_dr,
64d60670
PB
5972 .get_smbase = emulator_get_smbase,
5973 .set_smbase = emulator_set_smbase,
717746e3
AK
5974 .set_msr = emulator_set_msr,
5975 .get_msr = emulator_get_msr,
67f4d428 5976 .check_pmc = emulator_check_pmc,
222d21aa 5977 .read_pmc = emulator_read_pmc,
6c3287f7 5978 .halt = emulator_halt,
bcaf5cc5 5979 .wbinvd = emulator_wbinvd,
d6aa1000 5980 .fix_hypercall = emulator_fix_hypercall,
c4f035c6 5981 .intercept = emulator_intercept,
bdb42f5a 5982 .get_cpuid = emulator_get_cpuid,
801806d9 5983 .set_nmi_mask = emulator_set_nmi_mask,
6ed071f0
LP
5984 .get_hflags = emulator_get_hflags,
5985 .set_hflags = emulator_set_hflags,
0234bf88 5986 .pre_leave_smm = emulator_pre_leave_smm,
bbd9b64e
CO
5987};
5988
95cb2295
GN
5989static void toggle_interruptibility(struct kvm_vcpu *vcpu, u32 mask)
5990{
37ccdcbe 5991 u32 int_shadow = kvm_x86_ops->get_interrupt_shadow(vcpu);
95cb2295
GN
5992 /*
5993 * an sti; sti; sequence only disable interrupts for the first
5994 * instruction. So, if the last instruction, be it emulated or
5995 * not, left the system with the INT_STI flag enabled, it
5996 * means that the last instruction is an sti. We should not
5997 * leave the flag on in this case. The same goes for mov ss
5998 */
37ccdcbe
PB
5999 if (int_shadow & mask)
6000 mask = 0;
6addfc42 6001 if (unlikely(int_shadow || mask)) {
95cb2295 6002 kvm_x86_ops->set_interrupt_shadow(vcpu, mask);
6addfc42
PB
6003 if (!mask)
6004 kvm_make_request(KVM_REQ_EVENT, vcpu);
6005 }
95cb2295
GN
6006}
6007
ef54bcfe 6008static bool inject_emulated_exception(struct kvm_vcpu *vcpu)
54b8486f
GN
6009{
6010 struct x86_emulate_ctxt *ctxt = &vcpu->arch.emulate_ctxt;
da9cb575 6011 if (ctxt->exception.vector == PF_VECTOR)
ef54bcfe
PB
6012 return kvm_propagate_fault(vcpu, &ctxt->exception);
6013
6014 if (ctxt->exception.error_code_valid)
da9cb575
AK
6015 kvm_queue_exception_e(vcpu, ctxt->exception.vector,
6016 ctxt->exception.error_code);
54b8486f 6017 else
da9cb575 6018 kvm_queue_exception(vcpu, ctxt->exception.vector);
ef54bcfe 6019 return false;
54b8486f
GN
6020}
6021
8ec4722d
MG
6022static void init_emulate_ctxt(struct kvm_vcpu *vcpu)
6023{
adf52235 6024 struct x86_emulate_ctxt *ctxt = &vcpu->arch.emulate_ctxt;
8ec4722d
MG
6025 int cs_db, cs_l;
6026
8ec4722d
MG
6027 kvm_x86_ops->get_cs_db_l_bits(vcpu, &cs_db, &cs_l);
6028
adf52235 6029 ctxt->eflags = kvm_get_rflags(vcpu);
c8401dda
PB
6030 ctxt->tf = (ctxt->eflags & X86_EFLAGS_TF) != 0;
6031
adf52235
TY
6032 ctxt->eip = kvm_rip_read(vcpu);
6033 ctxt->mode = (!is_protmode(vcpu)) ? X86EMUL_MODE_REAL :
6034 (ctxt->eflags & X86_EFLAGS_VM) ? X86EMUL_MODE_VM86 :
42bf549f 6035 (cs_l && is_long_mode(vcpu)) ? X86EMUL_MODE_PROT64 :
adf52235
TY
6036 cs_db ? X86EMUL_MODE_PROT32 :
6037 X86EMUL_MODE_PROT16;
a584539b 6038 BUILD_BUG_ON(HF_GUEST_MASK != X86EMUL_GUEST_MASK);
64d60670
PB
6039 BUILD_BUG_ON(HF_SMM_MASK != X86EMUL_SMM_MASK);
6040 BUILD_BUG_ON(HF_SMM_INSIDE_NMI_MASK != X86EMUL_SMM_INSIDE_NMI_MASK);
adf52235 6041
dd856efa 6042 init_decode_cache(ctxt);
7ae441ea 6043 vcpu->arch.emulate_regs_need_sync_from_vcpu = false;
8ec4722d
MG
6044}
6045
71f9833b 6046int kvm_inject_realmode_interrupt(struct kvm_vcpu *vcpu, int irq, int inc_eip)
63995653 6047{
9d74191a 6048 struct x86_emulate_ctxt *ctxt = &vcpu->arch.emulate_ctxt;
63995653
MG
6049 int ret;
6050
6051 init_emulate_ctxt(vcpu);
6052
9dac77fa
AK
6053 ctxt->op_bytes = 2;
6054 ctxt->ad_bytes = 2;
6055 ctxt->_eip = ctxt->eip + inc_eip;
9d74191a 6056 ret = emulate_int_real(ctxt, irq);
63995653
MG
6057
6058 if (ret != X86EMUL_CONTINUE)
6059 return EMULATE_FAIL;
6060
9dac77fa 6061 ctxt->eip = ctxt->_eip;
9d74191a
TY
6062 kvm_rip_write(vcpu, ctxt->eip);
6063 kvm_set_rflags(vcpu, ctxt->eflags);
63995653 6064
63995653
MG
6065 return EMULATE_DONE;
6066}
6067EXPORT_SYMBOL_GPL(kvm_inject_realmode_interrupt);
6068
e2366171 6069static int handle_emulation_failure(struct kvm_vcpu *vcpu, int emulation_type)
6d77dbfc 6070{
fc3a9157
JR
6071 int r = EMULATE_DONE;
6072
6d77dbfc
GN
6073 ++vcpu->stat.insn_emulation_fail;
6074 trace_kvm_emulate_insn_failed(vcpu);
e2366171
LA
6075
6076 if (emulation_type & EMULTYPE_NO_UD_ON_FAIL)
6077 return EMULATE_FAIL;
6078
a2b9e6c1 6079 if (!is_guest_mode(vcpu) && kvm_x86_ops->get_cpl(vcpu) == 0) {
fc3a9157
JR
6080 vcpu->run->exit_reason = KVM_EXIT_INTERNAL_ERROR;
6081 vcpu->run->internal.suberror = KVM_INTERNAL_ERROR_EMULATION;
6082 vcpu->run->internal.ndata = 0;
1f4dcb3b 6083 r = EMULATE_USER_EXIT;
fc3a9157 6084 }
e2366171 6085
6d77dbfc 6086 kvm_queue_exception(vcpu, UD_VECTOR);
fc3a9157
JR
6087
6088 return r;
6d77dbfc
GN
6089}
6090
93c05d3e 6091static bool reexecute_instruction(struct kvm_vcpu *vcpu, gva_t cr2,
991eebf9
GN
6092 bool write_fault_to_shadow_pgtable,
6093 int emulation_type)
a6f177ef 6094{
95b3cf69 6095 gpa_t gpa = cr2;
ba049e93 6096 kvm_pfn_t pfn;
a6f177ef 6097
384bf221 6098 if (!(emulation_type & EMULTYPE_ALLOW_RETRY))
991eebf9
GN
6099 return false;
6100
6c3dfeb6
SC
6101 if (WARN_ON_ONCE(is_guest_mode(vcpu)))
6102 return false;
6103
44dd3ffa 6104 if (!vcpu->arch.mmu->direct_map) {
95b3cf69
XG
6105 /*
6106 * Write permission should be allowed since only
6107 * write access need to be emulated.
6108 */
6109 gpa = kvm_mmu_gva_to_gpa_write(vcpu, cr2, NULL);
a6f177ef 6110
95b3cf69
XG
6111 /*
6112 * If the mapping is invalid in guest, let cpu retry
6113 * it to generate fault.
6114 */
6115 if (gpa == UNMAPPED_GVA)
6116 return true;
6117 }
a6f177ef 6118
8e3d9d06
XG
6119 /*
6120 * Do not retry the unhandleable instruction if it faults on the
6121 * readonly host memory, otherwise it will goto a infinite loop:
6122 * retry instruction -> write #PF -> emulation fail -> retry
6123 * instruction -> ...
6124 */
6125 pfn = gfn_to_pfn(vcpu->kvm, gpa_to_gfn(gpa));
95b3cf69
XG
6126
6127 /*
6128 * If the instruction failed on the error pfn, it can not be fixed,
6129 * report the error to userspace.
6130 */
6131 if (is_error_noslot_pfn(pfn))
6132 return false;
6133
6134 kvm_release_pfn_clean(pfn);
6135
6136 /* The instructions are well-emulated on direct mmu. */
44dd3ffa 6137 if (vcpu->arch.mmu->direct_map) {
95b3cf69
XG
6138 unsigned int indirect_shadow_pages;
6139
6140 spin_lock(&vcpu->kvm->mmu_lock);
6141 indirect_shadow_pages = vcpu->kvm->arch.indirect_shadow_pages;
6142 spin_unlock(&vcpu->kvm->mmu_lock);
6143
6144 if (indirect_shadow_pages)
6145 kvm_mmu_unprotect_page(vcpu->kvm, gpa_to_gfn(gpa));
6146
a6f177ef 6147 return true;
8e3d9d06 6148 }
a6f177ef 6149
95b3cf69
XG
6150 /*
6151 * if emulation was due to access to shadowed page table
6152 * and it failed try to unshadow page and re-enter the
6153 * guest to let CPU execute the instruction.
6154 */
6155 kvm_mmu_unprotect_page(vcpu->kvm, gpa_to_gfn(gpa));
93c05d3e
XG
6156
6157 /*
6158 * If the access faults on its page table, it can not
6159 * be fixed by unprotecting shadow page and it should
6160 * be reported to userspace.
6161 */
6162 return !write_fault_to_shadow_pgtable;
a6f177ef
GN
6163}
6164
1cb3f3ae
XG
6165static bool retry_instruction(struct x86_emulate_ctxt *ctxt,
6166 unsigned long cr2, int emulation_type)
6167{
6168 struct kvm_vcpu *vcpu = emul_to_vcpu(ctxt);
6169 unsigned long last_retry_eip, last_retry_addr, gpa = cr2;
6170
6171 last_retry_eip = vcpu->arch.last_retry_eip;
6172 last_retry_addr = vcpu->arch.last_retry_addr;
6173
6174 /*
6175 * If the emulation is caused by #PF and it is non-page_table
6176 * writing instruction, it means the VM-EXIT is caused by shadow
6177 * page protected, we can zap the shadow page and retry this
6178 * instruction directly.
6179 *
6180 * Note: if the guest uses a non-page-table modifying instruction
6181 * on the PDE that points to the instruction, then we will unmap
6182 * the instruction and go to an infinite loop. So, we cache the
6183 * last retried eip and the last fault address, if we meet the eip
6184 * and the address again, we can break out of the potential infinite
6185 * loop.
6186 */
6187 vcpu->arch.last_retry_eip = vcpu->arch.last_retry_addr = 0;
6188
384bf221 6189 if (!(emulation_type & EMULTYPE_ALLOW_RETRY))
1cb3f3ae
XG
6190 return false;
6191
6c3dfeb6
SC
6192 if (WARN_ON_ONCE(is_guest_mode(vcpu)))
6193 return false;
6194
1cb3f3ae
XG
6195 if (x86_page_table_writing_insn(ctxt))
6196 return false;
6197
6198 if (ctxt->eip == last_retry_eip && last_retry_addr == cr2)
6199 return false;
6200
6201 vcpu->arch.last_retry_eip = ctxt->eip;
6202 vcpu->arch.last_retry_addr = cr2;
6203
44dd3ffa 6204 if (!vcpu->arch.mmu->direct_map)
1cb3f3ae
XG
6205 gpa = kvm_mmu_gva_to_gpa_write(vcpu, cr2, NULL);
6206
22368028 6207 kvm_mmu_unprotect_page(vcpu->kvm, gpa_to_gfn(gpa));
1cb3f3ae
XG
6208
6209 return true;
6210}
6211
716d51ab
GN
6212static int complete_emulated_mmio(struct kvm_vcpu *vcpu);
6213static int complete_emulated_pio(struct kvm_vcpu *vcpu);
6214
64d60670 6215static void kvm_smm_changed(struct kvm_vcpu *vcpu)
a584539b 6216{
64d60670 6217 if (!(vcpu->arch.hflags & HF_SMM_MASK)) {
660a5d51
PB
6218 /* This is a good place to trace that we are exiting SMM. */
6219 trace_kvm_enter_smm(vcpu->vcpu_id, vcpu->arch.smbase, false);
6220
c43203ca
PB
6221 /* Process a latched INIT or SMI, if any. */
6222 kvm_make_request(KVM_REQ_EVENT, vcpu);
64d60670 6223 }
699023e2
PB
6224
6225 kvm_mmu_reset_context(vcpu);
64d60670
PB
6226}
6227
6228static void kvm_set_hflags(struct kvm_vcpu *vcpu, unsigned emul_flags)
6229{
6230 unsigned changed = vcpu->arch.hflags ^ emul_flags;
6231
a584539b 6232 vcpu->arch.hflags = emul_flags;
64d60670
PB
6233
6234 if (changed & HF_SMM_MASK)
6235 kvm_smm_changed(vcpu);
a584539b
PB
6236}
6237
4a1e10d5
PB
6238static int kvm_vcpu_check_hw_bp(unsigned long addr, u32 type, u32 dr7,
6239 unsigned long *db)
6240{
6241 u32 dr6 = 0;
6242 int i;
6243 u32 enable, rwlen;
6244
6245 enable = dr7;
6246 rwlen = dr7 >> 16;
6247 for (i = 0; i < 4; i++, enable >>= 2, rwlen >>= 4)
6248 if ((enable & 3) && (rwlen & 15) == type && db[i] == addr)
6249 dr6 |= (1 << i);
6250 return dr6;
6251}
6252
c8401dda 6253static void kvm_vcpu_do_singlestep(struct kvm_vcpu *vcpu, int *r)
663f4c61
PB
6254{
6255 struct kvm_run *kvm_run = vcpu->run;
6256
c8401dda
PB
6257 if (vcpu->guest_debug & KVM_GUESTDBG_SINGLESTEP) {
6258 kvm_run->debug.arch.dr6 = DR6_BS | DR6_FIXED_1 | DR6_RTM;
6259 kvm_run->debug.arch.pc = vcpu->arch.singlestep_rip;
6260 kvm_run->debug.arch.exception = DB_VECTOR;
6261 kvm_run->exit_reason = KVM_EXIT_DEBUG;
6262 *r = EMULATE_USER_EXIT;
6263 } else {
f10c729f 6264 kvm_queue_exception_p(vcpu, DB_VECTOR, DR6_BS);
663f4c61
PB
6265 }
6266}
6267
6affcbed
KH
6268int kvm_skip_emulated_instruction(struct kvm_vcpu *vcpu)
6269{
6270 unsigned long rflags = kvm_x86_ops->get_rflags(vcpu);
6271 int r = EMULATE_DONE;
6272
6273 kvm_x86_ops->skip_emulated_instruction(vcpu);
c8401dda
PB
6274
6275 /*
6276 * rflags is the old, "raw" value of the flags. The new value has
6277 * not been saved yet.
6278 *
6279 * This is correct even for TF set by the guest, because "the
6280 * processor will not generate this exception after the instruction
6281 * that sets the TF flag".
6282 */
6283 if (unlikely(rflags & X86_EFLAGS_TF))
6284 kvm_vcpu_do_singlestep(vcpu, &r);
6affcbed
KH
6285 return r == EMULATE_DONE;
6286}
6287EXPORT_SYMBOL_GPL(kvm_skip_emulated_instruction);
6288
4a1e10d5
PB
6289static bool kvm_vcpu_check_breakpoint(struct kvm_vcpu *vcpu, int *r)
6290{
4a1e10d5
PB
6291 if (unlikely(vcpu->guest_debug & KVM_GUESTDBG_USE_HW_BP) &&
6292 (vcpu->arch.guest_debug_dr7 & DR7_BP_EN_MASK)) {
82b32774
NA
6293 struct kvm_run *kvm_run = vcpu->run;
6294 unsigned long eip = kvm_get_linear_rip(vcpu);
6295 u32 dr6 = kvm_vcpu_check_hw_bp(eip, 0,
4a1e10d5
PB
6296 vcpu->arch.guest_debug_dr7,
6297 vcpu->arch.eff_db);
6298
6299 if (dr6 != 0) {
6f43ed01 6300 kvm_run->debug.arch.dr6 = dr6 | DR6_FIXED_1 | DR6_RTM;
82b32774 6301 kvm_run->debug.arch.pc = eip;
4a1e10d5
PB
6302 kvm_run->debug.arch.exception = DB_VECTOR;
6303 kvm_run->exit_reason = KVM_EXIT_DEBUG;
6304 *r = EMULATE_USER_EXIT;
6305 return true;
6306 }
6307 }
6308
4161a569
NA
6309 if (unlikely(vcpu->arch.dr7 & DR7_BP_EN_MASK) &&
6310 !(kvm_get_rflags(vcpu) & X86_EFLAGS_RF)) {
82b32774
NA
6311 unsigned long eip = kvm_get_linear_rip(vcpu);
6312 u32 dr6 = kvm_vcpu_check_hw_bp(eip, 0,
4a1e10d5
PB
6313 vcpu->arch.dr7,
6314 vcpu->arch.db);
6315
6316 if (dr6 != 0) {
6317 vcpu->arch.dr6 &= ~15;
6f43ed01 6318 vcpu->arch.dr6 |= dr6 | DR6_RTM;
4a1e10d5
PB
6319 kvm_queue_exception(vcpu, DB_VECTOR);
6320 *r = EMULATE_DONE;
6321 return true;
6322 }
6323 }
6324
6325 return false;
6326}
6327
04789b66
LA
6328static bool is_vmware_backdoor_opcode(struct x86_emulate_ctxt *ctxt)
6329{
2d7921c4
AM
6330 switch (ctxt->opcode_len) {
6331 case 1:
6332 switch (ctxt->b) {
6333 case 0xe4: /* IN */
6334 case 0xe5:
6335 case 0xec:
6336 case 0xed:
6337 case 0xe6: /* OUT */
6338 case 0xe7:
6339 case 0xee:
6340 case 0xef:
6341 case 0x6c: /* INS */
6342 case 0x6d:
6343 case 0x6e: /* OUTS */
6344 case 0x6f:
6345 return true;
6346 }
6347 break;
6348 case 2:
6349 switch (ctxt->b) {
6350 case 0x33: /* RDPMC */
6351 return true;
6352 }
6353 break;
04789b66
LA
6354 }
6355
6356 return false;
6357}
6358
51d8b661
AP
6359int x86_emulate_instruction(struct kvm_vcpu *vcpu,
6360 unsigned long cr2,
dc25e89e
AP
6361 int emulation_type,
6362 void *insn,
6363 int insn_len)
bbd9b64e 6364{
95cb2295 6365 int r;
9d74191a 6366 struct x86_emulate_ctxt *ctxt = &vcpu->arch.emulate_ctxt;
7ae441ea 6367 bool writeback = true;
93c05d3e 6368 bool write_fault_to_spt = vcpu->arch.write_fault_to_shadow_pgtable;
bbd9b64e 6369
c595ceee
PB
6370 vcpu->arch.l1tf_flush_l1d = true;
6371
93c05d3e
XG
6372 /*
6373 * Clear write_fault_to_shadow_pgtable here to ensure it is
6374 * never reused.
6375 */
6376 vcpu->arch.write_fault_to_shadow_pgtable = false;
26eef70c 6377 kvm_clear_exception_queue(vcpu);
8d7d8102 6378
571008da 6379 if (!(emulation_type & EMULTYPE_NO_DECODE)) {
8ec4722d 6380 init_emulate_ctxt(vcpu);
4a1e10d5
PB
6381
6382 /*
6383 * We will reenter on the same instruction since
6384 * we do not set complete_userspace_io. This does not
6385 * handle watchpoints yet, those would be handled in
6386 * the emulate_ops.
6387 */
d391f120
VK
6388 if (!(emulation_type & EMULTYPE_SKIP) &&
6389 kvm_vcpu_check_breakpoint(vcpu, &r))
4a1e10d5
PB
6390 return r;
6391
9d74191a
TY
6392 ctxt->interruptibility = 0;
6393 ctxt->have_exception = false;
e0ad0b47 6394 ctxt->exception.vector = -1;
9d74191a 6395 ctxt->perm_ok = false;
bbd9b64e 6396
b51e974f 6397 ctxt->ud = emulation_type & EMULTYPE_TRAP_UD;
4005996e 6398
9d74191a 6399 r = x86_decode_insn(ctxt, insn, insn_len);
bbd9b64e 6400
e46479f8 6401 trace_kvm_emulate_insn_start(vcpu);
f2b5756b 6402 ++vcpu->stat.insn_emulation;
1d2887e2 6403 if (r != EMULATION_OK) {
4005996e
AK
6404 if (emulation_type & EMULTYPE_TRAP_UD)
6405 return EMULATE_FAIL;
991eebf9
GN
6406 if (reexecute_instruction(vcpu, cr2, write_fault_to_spt,
6407 emulation_type))
bbd9b64e 6408 return EMULATE_DONE;
6ea6e843
PB
6409 if (ctxt->have_exception && inject_emulated_exception(vcpu))
6410 return EMULATE_DONE;
6d77dbfc
GN
6411 if (emulation_type & EMULTYPE_SKIP)
6412 return EMULATE_FAIL;
e2366171 6413 return handle_emulation_failure(vcpu, emulation_type);
bbd9b64e
CO
6414 }
6415 }
6416
04789b66
LA
6417 if ((emulation_type & EMULTYPE_VMWARE) &&
6418 !is_vmware_backdoor_opcode(ctxt))
6419 return EMULATE_FAIL;
6420
ba8afb6b 6421 if (emulation_type & EMULTYPE_SKIP) {
9dac77fa 6422 kvm_rip_write(vcpu, ctxt->_eip);
bb663c7a
NA
6423 if (ctxt->eflags & X86_EFLAGS_RF)
6424 kvm_set_rflags(vcpu, ctxt->eflags & ~X86_EFLAGS_RF);
ba8afb6b
GN
6425 return EMULATE_DONE;
6426 }
6427
1cb3f3ae
XG
6428 if (retry_instruction(ctxt, cr2, emulation_type))
6429 return EMULATE_DONE;
6430
7ae441ea 6431 /* this is needed for vmware backdoor interface to work since it
4d2179e1 6432 changes registers values during IO operation */
7ae441ea
GN
6433 if (vcpu->arch.emulate_regs_need_sync_from_vcpu) {
6434 vcpu->arch.emulate_regs_need_sync_from_vcpu = false;
dd856efa 6435 emulator_invalidate_register_cache(ctxt);
7ae441ea 6436 }
4d2179e1 6437
5cd21917 6438restart:
0f89b207
TL
6439 /* Save the faulting GPA (cr2) in the address field */
6440 ctxt->exception.address = cr2;
6441
9d74191a 6442 r = x86_emulate_insn(ctxt);
bbd9b64e 6443
775fde86
JR
6444 if (r == EMULATION_INTERCEPTED)
6445 return EMULATE_DONE;
6446
d2ddd1c4 6447 if (r == EMULATION_FAILED) {
991eebf9
GN
6448 if (reexecute_instruction(vcpu, cr2, write_fault_to_spt,
6449 emulation_type))
c3cd7ffa
GN
6450 return EMULATE_DONE;
6451
e2366171 6452 return handle_emulation_failure(vcpu, emulation_type);
bbd9b64e
CO
6453 }
6454
9d74191a 6455 if (ctxt->have_exception) {
d2ddd1c4 6456 r = EMULATE_DONE;
ef54bcfe
PB
6457 if (inject_emulated_exception(vcpu))
6458 return r;
d2ddd1c4 6459 } else if (vcpu->arch.pio.count) {
0912c977
PB
6460 if (!vcpu->arch.pio.in) {
6461 /* FIXME: return into emulator if single-stepping. */
3457e419 6462 vcpu->arch.pio.count = 0;
0912c977 6463 } else {
7ae441ea 6464 writeback = false;
716d51ab
GN
6465 vcpu->arch.complete_userspace_io = complete_emulated_pio;
6466 }
ac0a48c3 6467 r = EMULATE_USER_EXIT;
7ae441ea
GN
6468 } else if (vcpu->mmio_needed) {
6469 if (!vcpu->mmio_is_write)
6470 writeback = false;
ac0a48c3 6471 r = EMULATE_USER_EXIT;
716d51ab 6472 vcpu->arch.complete_userspace_io = complete_emulated_mmio;
7ae441ea 6473 } else if (r == EMULATION_RESTART)
5cd21917 6474 goto restart;
d2ddd1c4
GN
6475 else
6476 r = EMULATE_DONE;
f850e2e6 6477
7ae441ea 6478 if (writeback) {
6addfc42 6479 unsigned long rflags = kvm_x86_ops->get_rflags(vcpu);
9d74191a 6480 toggle_interruptibility(vcpu, ctxt->interruptibility);
7ae441ea 6481 vcpu->arch.emulate_regs_need_sync_to_vcpu = false;
9d74191a 6482 kvm_rip_write(vcpu, ctxt->eip);
c8401dda
PB
6483 if (r == EMULATE_DONE &&
6484 (ctxt->tf || (vcpu->guest_debug & KVM_GUESTDBG_SINGLESTEP)))
6485 kvm_vcpu_do_singlestep(vcpu, &r);
38827dbd
NA
6486 if (!ctxt->have_exception ||
6487 exception_type(ctxt->exception.vector) == EXCPT_TRAP)
6488 __kvm_set_rflags(vcpu, ctxt->eflags);
6addfc42
PB
6489
6490 /*
6491 * For STI, interrupts are shadowed; so KVM_REQ_EVENT will
6492 * do nothing, and it will be requested again as soon as
6493 * the shadow expires. But we still need to check here,
6494 * because POPF has no interrupt shadow.
6495 */
6496 if (unlikely((ctxt->eflags & ~rflags) & X86_EFLAGS_IF))
6497 kvm_make_request(KVM_REQ_EVENT, vcpu);
7ae441ea
GN
6498 } else
6499 vcpu->arch.emulate_regs_need_sync_to_vcpu = true;
e85d28f8
GN
6500
6501 return r;
de7d789a 6502}
c60658d1
SC
6503
6504int kvm_emulate_instruction(struct kvm_vcpu *vcpu, int emulation_type)
6505{
6506 return x86_emulate_instruction(vcpu, 0, emulation_type, NULL, 0);
6507}
6508EXPORT_SYMBOL_GPL(kvm_emulate_instruction);
6509
6510int kvm_emulate_instruction_from_buffer(struct kvm_vcpu *vcpu,
6511 void *insn, int insn_len)
6512{
6513 return x86_emulate_instruction(vcpu, 0, 0, insn, insn_len);
6514}
6515EXPORT_SYMBOL_GPL(kvm_emulate_instruction_from_buffer);
de7d789a 6516
dca7f128
SC
6517static int kvm_fast_pio_out(struct kvm_vcpu *vcpu, int size,
6518 unsigned short port)
de7d789a 6519{
cf8f70bf 6520 unsigned long val = kvm_register_read(vcpu, VCPU_REGS_RAX);
ca1d4a9e
AK
6521 int ret = emulator_pio_out_emulated(&vcpu->arch.emulate_ctxt,
6522 size, port, &val, 1);
cf8f70bf 6523 /* do not return to emulator after return from userspace */
7972995b 6524 vcpu->arch.pio.count = 0;
de7d789a
CO
6525 return ret;
6526}
de7d789a 6527
8370c3d0
TL
6528static int complete_fast_pio_in(struct kvm_vcpu *vcpu)
6529{
6530 unsigned long val;
6531
6532 /* We should only ever be called with arch.pio.count equal to 1 */
6533 BUG_ON(vcpu->arch.pio.count != 1);
6534
6535 /* For size less than 4 we merge, else we zero extend */
6536 val = (vcpu->arch.pio.size < 4) ? kvm_register_read(vcpu, VCPU_REGS_RAX)
6537 : 0;
6538
6539 /*
6540 * Since vcpu->arch.pio.count == 1 let emulator_pio_in_emulated perform
6541 * the copy and tracing
6542 */
6543 emulator_pio_in_emulated(&vcpu->arch.emulate_ctxt, vcpu->arch.pio.size,
6544 vcpu->arch.pio.port, &val, 1);
6545 kvm_register_write(vcpu, VCPU_REGS_RAX, val);
6546
6547 return 1;
6548}
6549
dca7f128
SC
6550static int kvm_fast_pio_in(struct kvm_vcpu *vcpu, int size,
6551 unsigned short port)
8370c3d0
TL
6552{
6553 unsigned long val;
6554 int ret;
6555
6556 /* For size less than 4 we merge, else we zero extend */
6557 val = (size < 4) ? kvm_register_read(vcpu, VCPU_REGS_RAX) : 0;
6558
6559 ret = emulator_pio_in_emulated(&vcpu->arch.emulate_ctxt, size, port,
6560 &val, 1);
6561 if (ret) {
6562 kvm_register_write(vcpu, VCPU_REGS_RAX, val);
6563 return ret;
6564 }
6565
6566 vcpu->arch.complete_userspace_io = complete_fast_pio_in;
6567
6568 return 0;
6569}
dca7f128
SC
6570
6571int kvm_fast_pio(struct kvm_vcpu *vcpu, int size, unsigned short port, int in)
6572{
6573 int ret = kvm_skip_emulated_instruction(vcpu);
6574
6575 /*
6576 * TODO: we might be squashing a KVM_GUESTDBG_SINGLESTEP-triggered
6577 * KVM_EXIT_DEBUG here.
6578 */
6579 if (in)
6580 return kvm_fast_pio_in(vcpu, size, port) && ret;
6581 else
6582 return kvm_fast_pio_out(vcpu, size, port) && ret;
6583}
6584EXPORT_SYMBOL_GPL(kvm_fast_pio);
8370c3d0 6585
251a5fd6 6586static int kvmclock_cpu_down_prep(unsigned int cpu)
8cfdc000 6587{
0a3aee0d 6588 __this_cpu_write(cpu_tsc_khz, 0);
251a5fd6 6589 return 0;
8cfdc000
ZA
6590}
6591
6592static void tsc_khz_changed(void *data)
c8076604 6593{
8cfdc000
ZA
6594 struct cpufreq_freqs *freq = data;
6595 unsigned long khz = 0;
6596
6597 if (data)
6598 khz = freq->new;
6599 else if (!boot_cpu_has(X86_FEATURE_CONSTANT_TSC))
6600 khz = cpufreq_quick_get(raw_smp_processor_id());
6601 if (!khz)
6602 khz = tsc_khz;
0a3aee0d 6603 __this_cpu_write(cpu_tsc_khz, khz);
c8076604
GH
6604}
6605
5fa4ec9c 6606#ifdef CONFIG_X86_64
0092e434
VK
6607static void kvm_hyperv_tsc_notifier(void)
6608{
0092e434
VK
6609 struct kvm *kvm;
6610 struct kvm_vcpu *vcpu;
6611 int cpu;
6612
6613 spin_lock(&kvm_lock);
6614 list_for_each_entry(kvm, &vm_list, vm_list)
6615 kvm_make_mclock_inprogress_request(kvm);
6616
6617 hyperv_stop_tsc_emulation();
6618
6619 /* TSC frequency always matches when on Hyper-V */
6620 for_each_present_cpu(cpu)
6621 per_cpu(cpu_tsc_khz, cpu) = tsc_khz;
6622 kvm_max_guest_tsc_khz = tsc_khz;
6623
6624 list_for_each_entry(kvm, &vm_list, vm_list) {
6625 struct kvm_arch *ka = &kvm->arch;
6626
6627 spin_lock(&ka->pvclock_gtod_sync_lock);
6628
6629 pvclock_update_vm_gtod_copy(kvm);
6630
6631 kvm_for_each_vcpu(cpu, vcpu, kvm)
6632 kvm_make_request(KVM_REQ_CLOCK_UPDATE, vcpu);
6633
6634 kvm_for_each_vcpu(cpu, vcpu, kvm)
6635 kvm_clear_request(KVM_REQ_MCLOCK_INPROGRESS, vcpu);
6636
6637 spin_unlock(&ka->pvclock_gtod_sync_lock);
6638 }
6639 spin_unlock(&kvm_lock);
0092e434 6640}
5fa4ec9c 6641#endif
0092e434 6642
c8076604
GH
6643static int kvmclock_cpufreq_notifier(struct notifier_block *nb, unsigned long val,
6644 void *data)
6645{
6646 struct cpufreq_freqs *freq = data;
6647 struct kvm *kvm;
6648 struct kvm_vcpu *vcpu;
6649 int i, send_ipi = 0;
6650
8cfdc000
ZA
6651 /*
6652 * We allow guests to temporarily run on slowing clocks,
6653 * provided we notify them after, or to run on accelerating
6654 * clocks, provided we notify them before. Thus time never
6655 * goes backwards.
6656 *
6657 * However, we have a problem. We can't atomically update
6658 * the frequency of a given CPU from this function; it is
6659 * merely a notifier, which can be called from any CPU.
6660 * Changing the TSC frequency at arbitrary points in time
6661 * requires a recomputation of local variables related to
6662 * the TSC for each VCPU. We must flag these local variables
6663 * to be updated and be sure the update takes place with the
6664 * new frequency before any guests proceed.
6665 *
6666 * Unfortunately, the combination of hotplug CPU and frequency
6667 * change creates an intractable locking scenario; the order
6668 * of when these callouts happen is undefined with respect to
6669 * CPU hotplug, and they can race with each other. As such,
6670 * merely setting per_cpu(cpu_tsc_khz) = X during a hotadd is
6671 * undefined; you can actually have a CPU frequency change take
6672 * place in between the computation of X and the setting of the
6673 * variable. To protect against this problem, all updates of
6674 * the per_cpu tsc_khz variable are done in an interrupt
6675 * protected IPI, and all callers wishing to update the value
6676 * must wait for a synchronous IPI to complete (which is trivial
6677 * if the caller is on the CPU already). This establishes the
6678 * necessary total order on variable updates.
6679 *
6680 * Note that because a guest time update may take place
6681 * anytime after the setting of the VCPU's request bit, the
6682 * correct TSC value must be set before the request. However,
6683 * to ensure the update actually makes it to any guest which
6684 * starts running in hardware virtualization between the set
6685 * and the acquisition of the spinlock, we must also ping the
6686 * CPU after setting the request bit.
6687 *
6688 */
6689
c8076604
GH
6690 if (val == CPUFREQ_PRECHANGE && freq->old > freq->new)
6691 return 0;
6692 if (val == CPUFREQ_POSTCHANGE && freq->old < freq->new)
6693 return 0;
8cfdc000
ZA
6694
6695 smp_call_function_single(freq->cpu, tsc_khz_changed, freq, 1);
c8076604 6696
2f303b74 6697 spin_lock(&kvm_lock);
c8076604 6698 list_for_each_entry(kvm, &vm_list, vm_list) {
988a2cae 6699 kvm_for_each_vcpu(i, vcpu, kvm) {
c8076604
GH
6700 if (vcpu->cpu != freq->cpu)
6701 continue;
c285545f 6702 kvm_make_request(KVM_REQ_CLOCK_UPDATE, vcpu);
c8076604 6703 if (vcpu->cpu != smp_processor_id())
8cfdc000 6704 send_ipi = 1;
c8076604
GH
6705 }
6706 }
2f303b74 6707 spin_unlock(&kvm_lock);
c8076604
GH
6708
6709 if (freq->old < freq->new && send_ipi) {
6710 /*
6711 * We upscale the frequency. Must make the guest
6712 * doesn't see old kvmclock values while running with
6713 * the new frequency, otherwise we risk the guest sees
6714 * time go backwards.
6715 *
6716 * In case we update the frequency for another cpu
6717 * (which might be in guest context) send an interrupt
6718 * to kick the cpu out of guest context. Next time
6719 * guest context is entered kvmclock will be updated,
6720 * so the guest will not see stale values.
6721 */
8cfdc000 6722 smp_call_function_single(freq->cpu, tsc_khz_changed, freq, 1);
c8076604
GH
6723 }
6724 return 0;
6725}
6726
6727static struct notifier_block kvmclock_cpufreq_notifier_block = {
8cfdc000
ZA
6728 .notifier_call = kvmclock_cpufreq_notifier
6729};
6730
251a5fd6 6731static int kvmclock_cpu_online(unsigned int cpu)
8cfdc000 6732{
251a5fd6
SAS
6733 tsc_khz_changed(NULL);
6734 return 0;
8cfdc000
ZA
6735}
6736
b820cc0c
ZA
6737static void kvm_timer_init(void)
6738{
c285545f 6739 max_tsc_khz = tsc_khz;
460dd42e 6740
b820cc0c 6741 if (!boot_cpu_has(X86_FEATURE_CONSTANT_TSC)) {
c285545f
ZA
6742#ifdef CONFIG_CPU_FREQ
6743 struct cpufreq_policy policy;
758f588d
BP
6744 int cpu;
6745
c285545f 6746 memset(&policy, 0, sizeof(policy));
3e26f230
AK
6747 cpu = get_cpu();
6748 cpufreq_get_policy(&policy, cpu);
c285545f
ZA
6749 if (policy.cpuinfo.max_freq)
6750 max_tsc_khz = policy.cpuinfo.max_freq;
3e26f230 6751 put_cpu();
c285545f 6752#endif
b820cc0c
ZA
6753 cpufreq_register_notifier(&kvmclock_cpufreq_notifier_block,
6754 CPUFREQ_TRANSITION_NOTIFIER);
6755 }
c285545f 6756 pr_debug("kvm: max_tsc_khz = %ld\n", max_tsc_khz);
460dd42e 6757
73c1b41e 6758 cpuhp_setup_state(CPUHP_AP_X86_KVM_CLK_ONLINE, "x86/kvm/clk:online",
251a5fd6 6759 kvmclock_cpu_online, kvmclock_cpu_down_prep);
b820cc0c
ZA
6760}
6761
dd60d217
AK
6762DEFINE_PER_CPU(struct kvm_vcpu *, current_vcpu);
6763EXPORT_PER_CPU_SYMBOL_GPL(current_vcpu);
ff9d07a0 6764
f5132b01 6765int kvm_is_in_guest(void)
ff9d07a0 6766{
086c9855 6767 return __this_cpu_read(current_vcpu) != NULL;
ff9d07a0
ZY
6768}
6769
6770static int kvm_is_user_mode(void)
6771{
6772 int user_mode = 3;
dcf46b94 6773
086c9855
AS
6774 if (__this_cpu_read(current_vcpu))
6775 user_mode = kvm_x86_ops->get_cpl(__this_cpu_read(current_vcpu));
dcf46b94 6776
ff9d07a0
ZY
6777 return user_mode != 0;
6778}
6779
6780static unsigned long kvm_get_guest_ip(void)
6781{
6782 unsigned long ip = 0;
dcf46b94 6783
086c9855
AS
6784 if (__this_cpu_read(current_vcpu))
6785 ip = kvm_rip_read(__this_cpu_read(current_vcpu));
dcf46b94 6786
ff9d07a0
ZY
6787 return ip;
6788}
6789
6790static struct perf_guest_info_callbacks kvm_guest_cbs = {
6791 .is_in_guest = kvm_is_in_guest,
6792 .is_user_mode = kvm_is_user_mode,
6793 .get_guest_ip = kvm_get_guest_ip,
6794};
6795
ce88decf
XG
6796static void kvm_set_mmio_spte_mask(void)
6797{
6798 u64 mask;
6799 int maxphyaddr = boot_cpu_data.x86_phys_bits;
6800
6801 /*
6802 * Set the reserved bits and the present bit of an paging-structure
6803 * entry to generate page fault with PFER.RSV = 1.
6804 */
28a1f3ac
JS
6805
6806 /*
6807 * Mask the uppermost physical address bit, which would be reserved as
6808 * long as the supported physical address width is less than 52.
6809 */
6810 mask = 1ull << 51;
885032b9 6811
885032b9 6812 /* Set the present bit. */
ce88decf
XG
6813 mask |= 1ull;
6814
ce88decf
XG
6815 /*
6816 * If reserved bit is not supported, clear the present bit to disable
6817 * mmio page fault.
6818 */
7288bde1 6819 if (IS_ENABLED(CONFIG_X86_64) && maxphyaddr == 52)
ce88decf 6820 mask &= ~1ull;
ce88decf 6821
dcdca5fe 6822 kvm_mmu_set_mmio_spte_mask(mask, mask);
ce88decf
XG
6823}
6824
16e8d74d
MT
6825#ifdef CONFIG_X86_64
6826static void pvclock_gtod_update_fn(struct work_struct *work)
6827{
d828199e
MT
6828 struct kvm *kvm;
6829
6830 struct kvm_vcpu *vcpu;
6831 int i;
6832
2f303b74 6833 spin_lock(&kvm_lock);
d828199e
MT
6834 list_for_each_entry(kvm, &vm_list, vm_list)
6835 kvm_for_each_vcpu(i, vcpu, kvm)
105b21bb 6836 kvm_make_request(KVM_REQ_MASTERCLOCK_UPDATE, vcpu);
d828199e 6837 atomic_set(&kvm_guest_has_master_clock, 0);
2f303b74 6838 spin_unlock(&kvm_lock);
16e8d74d
MT
6839}
6840
6841static DECLARE_WORK(pvclock_gtod_work, pvclock_gtod_update_fn);
6842
6843/*
6844 * Notification about pvclock gtod data update.
6845 */
6846static int pvclock_gtod_notify(struct notifier_block *nb, unsigned long unused,
6847 void *priv)
6848{
6849 struct pvclock_gtod_data *gtod = &pvclock_gtod_data;
6850 struct timekeeper *tk = priv;
6851
6852 update_pvclock_gtod(tk);
6853
6854 /* disable master clock if host does not trust, or does not
b0c39dc6 6855 * use, TSC based clocksource.
16e8d74d 6856 */
b0c39dc6 6857 if (!gtod_is_based_on_tsc(gtod->clock.vclock_mode) &&
16e8d74d
MT
6858 atomic_read(&kvm_guest_has_master_clock) != 0)
6859 queue_work(system_long_wq, &pvclock_gtod_work);
6860
6861 return 0;
6862}
6863
6864static struct notifier_block pvclock_gtod_notifier = {
6865 .notifier_call = pvclock_gtod_notify,
6866};
6867#endif
6868
f8c16bba 6869int kvm_arch_init(void *opaque)
043405e1 6870{
b820cc0c 6871 int r;
6b61edf7 6872 struct kvm_x86_ops *ops = opaque;
f8c16bba 6873
f8c16bba
ZX
6874 if (kvm_x86_ops) {
6875 printk(KERN_ERR "kvm: already loaded the other module\n");
56c6d28a
ZX
6876 r = -EEXIST;
6877 goto out;
f8c16bba
ZX
6878 }
6879
6880 if (!ops->cpu_has_kvm_support()) {
6881 printk(KERN_ERR "kvm: no hardware support\n");
56c6d28a
ZX
6882 r = -EOPNOTSUPP;
6883 goto out;
f8c16bba
ZX
6884 }
6885 if (ops->disabled_by_bios()) {
6886 printk(KERN_ERR "kvm: disabled by bios\n");
56c6d28a
ZX
6887 r = -EOPNOTSUPP;
6888 goto out;
f8c16bba
ZX
6889 }
6890
b666a4b6
MO
6891 /*
6892 * KVM explicitly assumes that the guest has an FPU and
6893 * FXSAVE/FXRSTOR. For example, the KVM_GET_FPU explicitly casts the
6894 * vCPU's FPU state as a fxregs_state struct.
6895 */
6896 if (!boot_cpu_has(X86_FEATURE_FPU) || !boot_cpu_has(X86_FEATURE_FXSR)) {
6897 printk(KERN_ERR "kvm: inadequate fpu\n");
6898 r = -EOPNOTSUPP;
6899 goto out;
6900 }
6901
013f6a5d 6902 r = -ENOMEM;
ed8e4812 6903 x86_fpu_cache = kmem_cache_create("x86_fpu", sizeof(struct fpu),
b666a4b6
MO
6904 __alignof__(struct fpu), SLAB_ACCOUNT,
6905 NULL);
6906 if (!x86_fpu_cache) {
6907 printk(KERN_ERR "kvm: failed to allocate cache for x86 fpu\n");
6908 goto out;
6909 }
6910
013f6a5d
MT
6911 shared_msrs = alloc_percpu(struct kvm_shared_msrs);
6912 if (!shared_msrs) {
6913 printk(KERN_ERR "kvm: failed to allocate percpu kvm_shared_msrs\n");
b666a4b6 6914 goto out_free_x86_fpu_cache;
013f6a5d
MT
6915 }
6916
97db56ce
AK
6917 r = kvm_mmu_module_init();
6918 if (r)
013f6a5d 6919 goto out_free_percpu;
97db56ce 6920
ce88decf 6921 kvm_set_mmio_spte_mask();
97db56ce 6922
f8c16bba 6923 kvm_x86_ops = ops;
920c8377 6924
7b52345e 6925 kvm_mmu_set_mask_ptes(PT_USER_MASK, PT_ACCESSED_MASK,
ffb128c8 6926 PT_DIRTY_MASK, PT64_NX_MASK, 0,
d0ec49d4 6927 PT_PRESENT_MASK, 0, sme_me_mask);
b820cc0c 6928 kvm_timer_init();
c8076604 6929
ff9d07a0
ZY
6930 perf_register_guest_info_callbacks(&kvm_guest_cbs);
6931
d366bf7e 6932 if (boot_cpu_has(X86_FEATURE_XSAVE))
2acf923e
DC
6933 host_xcr0 = xgetbv(XCR_XFEATURE_ENABLED_MASK);
6934
c5cc421b 6935 kvm_lapic_init();
16e8d74d
MT
6936#ifdef CONFIG_X86_64
6937 pvclock_gtod_register_notifier(&pvclock_gtod_notifier);
0092e434 6938
5fa4ec9c 6939 if (hypervisor_is_type(X86_HYPER_MS_HYPERV))
0092e434 6940 set_hv_tscchange_cb(kvm_hyperv_tsc_notifier);
16e8d74d
MT
6941#endif
6942
f8c16bba 6943 return 0;
56c6d28a 6944
013f6a5d
MT
6945out_free_percpu:
6946 free_percpu(shared_msrs);
b666a4b6
MO
6947out_free_x86_fpu_cache:
6948 kmem_cache_destroy(x86_fpu_cache);
56c6d28a 6949out:
56c6d28a 6950 return r;
043405e1 6951}
8776e519 6952
f8c16bba
ZX
6953void kvm_arch_exit(void)
6954{
0092e434 6955#ifdef CONFIG_X86_64
5fa4ec9c 6956 if (hypervisor_is_type(X86_HYPER_MS_HYPERV))
0092e434
VK
6957 clear_hv_tscchange_cb();
6958#endif
cef84c30 6959 kvm_lapic_exit();
ff9d07a0
ZY
6960 perf_unregister_guest_info_callbacks(&kvm_guest_cbs);
6961
888d256e
JK
6962 if (!boot_cpu_has(X86_FEATURE_CONSTANT_TSC))
6963 cpufreq_unregister_notifier(&kvmclock_cpufreq_notifier_block,
6964 CPUFREQ_TRANSITION_NOTIFIER);
251a5fd6 6965 cpuhp_remove_state_nocalls(CPUHP_AP_X86_KVM_CLK_ONLINE);
16e8d74d
MT
6966#ifdef CONFIG_X86_64
6967 pvclock_gtod_unregister_notifier(&pvclock_gtod_notifier);
6968#endif
f8c16bba 6969 kvm_x86_ops = NULL;
56c6d28a 6970 kvm_mmu_module_exit();
013f6a5d 6971 free_percpu(shared_msrs);
b666a4b6 6972 kmem_cache_destroy(x86_fpu_cache);
56c6d28a 6973}
f8c16bba 6974
5cb56059 6975int kvm_vcpu_halt(struct kvm_vcpu *vcpu)
8776e519
HB
6976{
6977 ++vcpu->stat.halt_exits;
35754c98 6978 if (lapic_in_kernel(vcpu)) {
a4535290 6979 vcpu->arch.mp_state = KVM_MP_STATE_HALTED;
8776e519
HB
6980 return 1;
6981 } else {
6982 vcpu->run->exit_reason = KVM_EXIT_HLT;
6983 return 0;
6984 }
6985}
5cb56059
JS
6986EXPORT_SYMBOL_GPL(kvm_vcpu_halt);
6987
6988int kvm_emulate_halt(struct kvm_vcpu *vcpu)
6989{
6affcbed
KH
6990 int ret = kvm_skip_emulated_instruction(vcpu);
6991 /*
6992 * TODO: we might be squashing a GUESTDBG_SINGLESTEP-triggered
6993 * KVM_EXIT_DEBUG here.
6994 */
6995 return kvm_vcpu_halt(vcpu) && ret;
5cb56059 6996}
8776e519
HB
6997EXPORT_SYMBOL_GPL(kvm_emulate_halt);
6998
8ef81a9a 6999#ifdef CONFIG_X86_64
55dd00a7
MT
7000static int kvm_pv_clock_pairing(struct kvm_vcpu *vcpu, gpa_t paddr,
7001 unsigned long clock_type)
7002{
7003 struct kvm_clock_pairing clock_pairing;
899a31f5 7004 struct timespec64 ts;
80fbd89c 7005 u64 cycle;
55dd00a7
MT
7006 int ret;
7007
7008 if (clock_type != KVM_CLOCK_PAIRING_WALLCLOCK)
7009 return -KVM_EOPNOTSUPP;
7010
7011 if (kvm_get_walltime_and_clockread(&ts, &cycle) == false)
7012 return -KVM_EOPNOTSUPP;
7013
7014 clock_pairing.sec = ts.tv_sec;
7015 clock_pairing.nsec = ts.tv_nsec;
7016 clock_pairing.tsc = kvm_read_l1_tsc(vcpu, cycle);
7017 clock_pairing.flags = 0;
bcbfbd8e 7018 memset(&clock_pairing.pad, 0, sizeof(clock_pairing.pad));
55dd00a7
MT
7019
7020 ret = 0;
7021 if (kvm_write_guest(vcpu->kvm, paddr, &clock_pairing,
7022 sizeof(struct kvm_clock_pairing)))
7023 ret = -KVM_EFAULT;
7024
7025 return ret;
7026}
8ef81a9a 7027#endif
55dd00a7 7028
6aef266c
SV
7029/*
7030 * kvm_pv_kick_cpu_op: Kick a vcpu.
7031 *
7032 * @apicid - apicid of vcpu to be kicked.
7033 */
7034static void kvm_pv_kick_cpu_op(struct kvm *kvm, unsigned long flags, int apicid)
7035{
24d2166b 7036 struct kvm_lapic_irq lapic_irq;
6aef266c 7037
24d2166b
R
7038 lapic_irq.shorthand = 0;
7039 lapic_irq.dest_mode = 0;
ebd28fcb 7040 lapic_irq.level = 0;
24d2166b 7041 lapic_irq.dest_id = apicid;
93bbf0b8 7042 lapic_irq.msi_redir_hint = false;
6aef266c 7043
24d2166b 7044 lapic_irq.delivery_mode = APIC_DM_REMRD;
795a149e 7045 kvm_irq_delivery_to_apic(kvm, NULL, &lapic_irq, NULL);
6aef266c
SV
7046}
7047
d62caabb
AS
7048void kvm_vcpu_deactivate_apicv(struct kvm_vcpu *vcpu)
7049{
7050 vcpu->arch.apicv_active = false;
7051 kvm_x86_ops->refresh_apicv_exec_ctrl(vcpu);
7052}
7053
8776e519
HB
7054int kvm_emulate_hypercall(struct kvm_vcpu *vcpu)
7055{
7056 unsigned long nr, a0, a1, a2, a3, ret;
6356ee0c 7057 int op_64_bit;
8776e519 7058
696ca779
RK
7059 if (kvm_hv_hypercall_enabled(vcpu->kvm))
7060 return kvm_hv_hypercall(vcpu);
55cd8e5a 7061
5fdbf976
MT
7062 nr = kvm_register_read(vcpu, VCPU_REGS_RAX);
7063 a0 = kvm_register_read(vcpu, VCPU_REGS_RBX);
7064 a1 = kvm_register_read(vcpu, VCPU_REGS_RCX);
7065 a2 = kvm_register_read(vcpu, VCPU_REGS_RDX);
7066 a3 = kvm_register_read(vcpu, VCPU_REGS_RSI);
8776e519 7067
229456fc 7068 trace_kvm_hypercall(nr, a0, a1, a2, a3);
2714d1d3 7069
a449c7aa
NA
7070 op_64_bit = is_64_bit_mode(vcpu);
7071 if (!op_64_bit) {
8776e519
HB
7072 nr &= 0xFFFFFFFF;
7073 a0 &= 0xFFFFFFFF;
7074 a1 &= 0xFFFFFFFF;
7075 a2 &= 0xFFFFFFFF;
7076 a3 &= 0xFFFFFFFF;
7077 }
7078
07708c4a
JK
7079 if (kvm_x86_ops->get_cpl(vcpu) != 0) {
7080 ret = -KVM_EPERM;
696ca779 7081 goto out;
07708c4a
JK
7082 }
7083
8776e519 7084 switch (nr) {
b93463aa
AK
7085 case KVM_HC_VAPIC_POLL_IRQ:
7086 ret = 0;
7087 break;
6aef266c
SV
7088 case KVM_HC_KICK_CPU:
7089 kvm_pv_kick_cpu_op(vcpu->kvm, a0, a1);
7090 ret = 0;
7091 break;
8ef81a9a 7092#ifdef CONFIG_X86_64
55dd00a7
MT
7093 case KVM_HC_CLOCK_PAIRING:
7094 ret = kvm_pv_clock_pairing(vcpu, a0, a1);
7095 break;
4180bf1b
WL
7096 case KVM_HC_SEND_IPI:
7097 ret = kvm_pv_send_ipi(vcpu->kvm, a0, a1, a2, a3, op_64_bit);
7098 break;
8ef81a9a 7099#endif
8776e519
HB
7100 default:
7101 ret = -KVM_ENOSYS;
7102 break;
7103 }
696ca779 7104out:
a449c7aa
NA
7105 if (!op_64_bit)
7106 ret = (u32)ret;
5fdbf976 7107 kvm_register_write(vcpu, VCPU_REGS_RAX, ret);
6356ee0c 7108
f11c3a8d 7109 ++vcpu->stat.hypercalls;
6356ee0c 7110 return kvm_skip_emulated_instruction(vcpu);
8776e519
HB
7111}
7112EXPORT_SYMBOL_GPL(kvm_emulate_hypercall);
7113
b6785def 7114static int emulator_fix_hypercall(struct x86_emulate_ctxt *ctxt)
8776e519 7115{
d6aa1000 7116 struct kvm_vcpu *vcpu = emul_to_vcpu(ctxt);
8776e519 7117 char instruction[3];
5fdbf976 7118 unsigned long rip = kvm_rip_read(vcpu);
8776e519 7119
8776e519 7120 kvm_x86_ops->patch_hypercall(vcpu, instruction);
8776e519 7121
ce2e852e
DV
7122 return emulator_write_emulated(ctxt, rip, instruction, 3,
7123 &ctxt->exception);
8776e519
HB
7124}
7125
851ba692 7126static int dm_request_for_irq_injection(struct kvm_vcpu *vcpu)
b6c7a5dc 7127{
782d422b
MG
7128 return vcpu->run->request_interrupt_window &&
7129 likely(!pic_in_kernel(vcpu->kvm));
b6c7a5dc
HB
7130}
7131
851ba692 7132static void post_kvm_run_save(struct kvm_vcpu *vcpu)
b6c7a5dc 7133{
851ba692
AK
7134 struct kvm_run *kvm_run = vcpu->run;
7135
91586a3b 7136 kvm_run->if_flag = (kvm_get_rflags(vcpu) & X86_EFLAGS_IF) != 0;
f077825a 7137 kvm_run->flags = is_smm(vcpu) ? KVM_RUN_X86_SMM : 0;
2d3ad1f4 7138 kvm_run->cr8 = kvm_get_cr8(vcpu);
b6c7a5dc 7139 kvm_run->apic_base = kvm_get_apic_base(vcpu);
127a457a
MG
7140 kvm_run->ready_for_interrupt_injection =
7141 pic_in_kernel(vcpu->kvm) ||
782d422b 7142 kvm_vcpu_ready_for_interrupt_injection(vcpu);
b6c7a5dc
HB
7143}
7144
95ba8273
GN
7145static void update_cr8_intercept(struct kvm_vcpu *vcpu)
7146{
7147 int max_irr, tpr;
7148
7149 if (!kvm_x86_ops->update_cr8_intercept)
7150 return;
7151
bce87cce 7152 if (!lapic_in_kernel(vcpu))
88c808fd
AK
7153 return;
7154
d62caabb
AS
7155 if (vcpu->arch.apicv_active)
7156 return;
7157
8db3baa2
GN
7158 if (!vcpu->arch.apic->vapic_addr)
7159 max_irr = kvm_lapic_find_highest_irr(vcpu);
7160 else
7161 max_irr = -1;
95ba8273
GN
7162
7163 if (max_irr != -1)
7164 max_irr >>= 4;
7165
7166 tpr = kvm_lapic_get_cr8(vcpu);
7167
7168 kvm_x86_ops->update_cr8_intercept(vcpu, tpr, max_irr);
7169}
7170
b6b8a145 7171static int inject_pending_event(struct kvm_vcpu *vcpu, bool req_int_win)
95ba8273 7172{
b6b8a145
JK
7173 int r;
7174
95ba8273 7175 /* try to reinject previous events if any */
664f8e26 7176
1a680e35
LA
7177 if (vcpu->arch.exception.injected)
7178 kvm_x86_ops->queue_exception(vcpu);
664f8e26 7179 /*
a042c26f
LA
7180 * Do not inject an NMI or interrupt if there is a pending
7181 * exception. Exceptions and interrupts are recognized at
7182 * instruction boundaries, i.e. the start of an instruction.
7183 * Trap-like exceptions, e.g. #DB, have higher priority than
7184 * NMIs and interrupts, i.e. traps are recognized before an
7185 * NMI/interrupt that's pending on the same instruction.
7186 * Fault-like exceptions, e.g. #GP and #PF, are the lowest
7187 * priority, but are only generated (pended) during instruction
7188 * execution, i.e. a pending fault-like exception means the
7189 * fault occurred on the *previous* instruction and must be
7190 * serviced prior to recognizing any new events in order to
7191 * fully complete the previous instruction.
664f8e26 7192 */
1a680e35
LA
7193 else if (!vcpu->arch.exception.pending) {
7194 if (vcpu->arch.nmi_injected)
664f8e26 7195 kvm_x86_ops->set_nmi(vcpu);
1a680e35 7196 else if (vcpu->arch.interrupt.injected)
664f8e26 7197 kvm_x86_ops->set_irq(vcpu);
664f8e26
WL
7198 }
7199
1a680e35
LA
7200 /*
7201 * Call check_nested_events() even if we reinjected a previous event
7202 * in order for caller to determine if it should require immediate-exit
7203 * from L2 to L1 due to pending L1 events which require exit
7204 * from L2 to L1.
7205 */
664f8e26
WL
7206 if (is_guest_mode(vcpu) && kvm_x86_ops->check_nested_events) {
7207 r = kvm_x86_ops->check_nested_events(vcpu, req_int_win);
7208 if (r != 0)
7209 return r;
7210 }
7211
7212 /* try to inject new event if pending */
b59bb7bd 7213 if (vcpu->arch.exception.pending) {
5c1c85d0
AK
7214 trace_kvm_inj_exception(vcpu->arch.exception.nr,
7215 vcpu->arch.exception.has_error_code,
7216 vcpu->arch.exception.error_code);
d6e8c854 7217
1a680e35 7218 WARN_ON_ONCE(vcpu->arch.exception.injected);
664f8e26
WL
7219 vcpu->arch.exception.pending = false;
7220 vcpu->arch.exception.injected = true;
7221
d6e8c854
NA
7222 if (exception_type(vcpu->arch.exception.nr) == EXCPT_FAULT)
7223 __kvm_set_rflags(vcpu, kvm_get_rflags(vcpu) |
7224 X86_EFLAGS_RF);
7225
f10c729f
JM
7226 if (vcpu->arch.exception.nr == DB_VECTOR) {
7227 /*
7228 * This code assumes that nSVM doesn't use
7229 * check_nested_events(). If it does, the
7230 * DR6/DR7 changes should happen before L1
7231 * gets a #VMEXIT for an intercepted #DB in
7232 * L2. (Under VMX, on the other hand, the
7233 * DR6/DR7 changes should not happen in the
7234 * event of a VM-exit to L1 for an intercepted
7235 * #DB in L2.)
7236 */
7237 kvm_deliver_exception_payload(vcpu);
7238 if (vcpu->arch.dr7 & DR7_GD) {
7239 vcpu->arch.dr7 &= ~DR7_GD;
7240 kvm_update_dr7(vcpu);
7241 }
6bdf0662
NA
7242 }
7243
cfcd20e5 7244 kvm_x86_ops->queue_exception(vcpu);
1a680e35
LA
7245 }
7246
7247 /* Don't consider new event if we re-injected an event */
7248 if (kvm_event_needs_reinjection(vcpu))
7249 return 0;
7250
7251 if (vcpu->arch.smi_pending && !is_smm(vcpu) &&
7252 kvm_x86_ops->smi_allowed(vcpu)) {
c43203ca 7253 vcpu->arch.smi_pending = false;
52797bf9 7254 ++vcpu->arch.smi_count;
ee2cd4b7 7255 enter_smm(vcpu);
c43203ca 7256 } else if (vcpu->arch.nmi_pending && kvm_x86_ops->nmi_allowed(vcpu)) {
321c5658
YS
7257 --vcpu->arch.nmi_pending;
7258 vcpu->arch.nmi_injected = true;
7259 kvm_x86_ops->set_nmi(vcpu);
c7c9c56c 7260 } else if (kvm_cpu_has_injectable_intr(vcpu)) {
9242b5b6
BD
7261 /*
7262 * Because interrupts can be injected asynchronously, we are
7263 * calling check_nested_events again here to avoid a race condition.
7264 * See https://lkml.org/lkml/2014/7/2/60 for discussion about this
7265 * proposal and current concerns. Perhaps we should be setting
7266 * KVM_REQ_EVENT only on certain events and not unconditionally?
7267 */
7268 if (is_guest_mode(vcpu) && kvm_x86_ops->check_nested_events) {
7269 r = kvm_x86_ops->check_nested_events(vcpu, req_int_win);
7270 if (r != 0)
7271 return r;
7272 }
95ba8273 7273 if (kvm_x86_ops->interrupt_allowed(vcpu)) {
66fd3f7f
GN
7274 kvm_queue_interrupt(vcpu, kvm_cpu_get_interrupt(vcpu),
7275 false);
7276 kvm_x86_ops->set_irq(vcpu);
95ba8273
GN
7277 }
7278 }
ee2cd4b7 7279
b6b8a145 7280 return 0;
95ba8273
GN
7281}
7282
7460fb4a
AK
7283static void process_nmi(struct kvm_vcpu *vcpu)
7284{
7285 unsigned limit = 2;
7286
7287 /*
7288 * x86 is limited to one NMI running, and one NMI pending after it.
7289 * If an NMI is already in progress, limit further NMIs to just one.
7290 * Otherwise, allow two (and we'll inject the first one immediately).
7291 */
7292 if (kvm_x86_ops->get_nmi_mask(vcpu) || vcpu->arch.nmi_injected)
7293 limit = 1;
7294
7295 vcpu->arch.nmi_pending += atomic_xchg(&vcpu->arch.nmi_queued, 0);
7296 vcpu->arch.nmi_pending = min(vcpu->arch.nmi_pending, limit);
7297 kvm_make_request(KVM_REQ_EVENT, vcpu);
7298}
7299
ee2cd4b7 7300static u32 enter_smm_get_segment_flags(struct kvm_segment *seg)
660a5d51
PB
7301{
7302 u32 flags = 0;
7303 flags |= seg->g << 23;
7304 flags |= seg->db << 22;
7305 flags |= seg->l << 21;
7306 flags |= seg->avl << 20;
7307 flags |= seg->present << 15;
7308 flags |= seg->dpl << 13;
7309 flags |= seg->s << 12;
7310 flags |= seg->type << 8;
7311 return flags;
7312}
7313
ee2cd4b7 7314static void enter_smm_save_seg_32(struct kvm_vcpu *vcpu, char *buf, int n)
660a5d51
PB
7315{
7316 struct kvm_segment seg;
7317 int offset;
7318
7319 kvm_get_segment(vcpu, &seg, n);
7320 put_smstate(u32, buf, 0x7fa8 + n * 4, seg.selector);
7321
7322 if (n < 3)
7323 offset = 0x7f84 + n * 12;
7324 else
7325 offset = 0x7f2c + (n - 3) * 12;
7326
7327 put_smstate(u32, buf, offset + 8, seg.base);
7328 put_smstate(u32, buf, offset + 4, seg.limit);
ee2cd4b7 7329 put_smstate(u32, buf, offset, enter_smm_get_segment_flags(&seg));
660a5d51
PB
7330}
7331
efbb288a 7332#ifdef CONFIG_X86_64
ee2cd4b7 7333static void enter_smm_save_seg_64(struct kvm_vcpu *vcpu, char *buf, int n)
660a5d51
PB
7334{
7335 struct kvm_segment seg;
7336 int offset;
7337 u16 flags;
7338
7339 kvm_get_segment(vcpu, &seg, n);
7340 offset = 0x7e00 + n * 16;
7341
ee2cd4b7 7342 flags = enter_smm_get_segment_flags(&seg) >> 8;
660a5d51
PB
7343 put_smstate(u16, buf, offset, seg.selector);
7344 put_smstate(u16, buf, offset + 2, flags);
7345 put_smstate(u32, buf, offset + 4, seg.limit);
7346 put_smstate(u64, buf, offset + 8, seg.base);
7347}
efbb288a 7348#endif
660a5d51 7349
ee2cd4b7 7350static void enter_smm_save_state_32(struct kvm_vcpu *vcpu, char *buf)
660a5d51
PB
7351{
7352 struct desc_ptr dt;
7353 struct kvm_segment seg;
7354 unsigned long val;
7355 int i;
7356
7357 put_smstate(u32, buf, 0x7ffc, kvm_read_cr0(vcpu));
7358 put_smstate(u32, buf, 0x7ff8, kvm_read_cr3(vcpu));
7359 put_smstate(u32, buf, 0x7ff4, kvm_get_rflags(vcpu));
7360 put_smstate(u32, buf, 0x7ff0, kvm_rip_read(vcpu));
7361
7362 for (i = 0; i < 8; i++)
7363 put_smstate(u32, buf, 0x7fd0 + i * 4, kvm_register_read(vcpu, i));
7364
7365 kvm_get_dr(vcpu, 6, &val);
7366 put_smstate(u32, buf, 0x7fcc, (u32)val);
7367 kvm_get_dr(vcpu, 7, &val);
7368 put_smstate(u32, buf, 0x7fc8, (u32)val);
7369
7370 kvm_get_segment(vcpu, &seg, VCPU_SREG_TR);
7371 put_smstate(u32, buf, 0x7fc4, seg.selector);
7372 put_smstate(u32, buf, 0x7f64, seg.base);
7373 put_smstate(u32, buf, 0x7f60, seg.limit);
ee2cd4b7 7374 put_smstate(u32, buf, 0x7f5c, enter_smm_get_segment_flags(&seg));
660a5d51
PB
7375
7376 kvm_get_segment(vcpu, &seg, VCPU_SREG_LDTR);
7377 put_smstate(u32, buf, 0x7fc0, seg.selector);
7378 put_smstate(u32, buf, 0x7f80, seg.base);
7379 put_smstate(u32, buf, 0x7f7c, seg.limit);
ee2cd4b7 7380 put_smstate(u32, buf, 0x7f78, enter_smm_get_segment_flags(&seg));
660a5d51
PB
7381
7382 kvm_x86_ops->get_gdt(vcpu, &dt);
7383 put_smstate(u32, buf, 0x7f74, dt.address);
7384 put_smstate(u32, buf, 0x7f70, dt.size);
7385
7386 kvm_x86_ops->get_idt(vcpu, &dt);
7387 put_smstate(u32, buf, 0x7f58, dt.address);
7388 put_smstate(u32, buf, 0x7f54, dt.size);
7389
7390 for (i = 0; i < 6; i++)
ee2cd4b7 7391 enter_smm_save_seg_32(vcpu, buf, i);
660a5d51
PB
7392
7393 put_smstate(u32, buf, 0x7f14, kvm_read_cr4(vcpu));
7394
7395 /* revision id */
7396 put_smstate(u32, buf, 0x7efc, 0x00020000);
7397 put_smstate(u32, buf, 0x7ef8, vcpu->arch.smbase);
7398}
7399
ee2cd4b7 7400static void enter_smm_save_state_64(struct kvm_vcpu *vcpu, char *buf)
660a5d51
PB
7401{
7402#ifdef CONFIG_X86_64
7403 struct desc_ptr dt;
7404 struct kvm_segment seg;
7405 unsigned long val;
7406 int i;
7407
7408 for (i = 0; i < 16; i++)
7409 put_smstate(u64, buf, 0x7ff8 - i * 8, kvm_register_read(vcpu, i));
7410
7411 put_smstate(u64, buf, 0x7f78, kvm_rip_read(vcpu));
7412 put_smstate(u32, buf, 0x7f70, kvm_get_rflags(vcpu));
7413
7414 kvm_get_dr(vcpu, 6, &val);
7415 put_smstate(u64, buf, 0x7f68, val);
7416 kvm_get_dr(vcpu, 7, &val);
7417 put_smstate(u64, buf, 0x7f60, val);
7418
7419 put_smstate(u64, buf, 0x7f58, kvm_read_cr0(vcpu));
7420 put_smstate(u64, buf, 0x7f50, kvm_read_cr3(vcpu));
7421 put_smstate(u64, buf, 0x7f48, kvm_read_cr4(vcpu));
7422
7423 put_smstate(u32, buf, 0x7f00, vcpu->arch.smbase);
7424
7425 /* revision id */
7426 put_smstate(u32, buf, 0x7efc, 0x00020064);
7427
7428 put_smstate(u64, buf, 0x7ed0, vcpu->arch.efer);
7429
7430 kvm_get_segment(vcpu, &seg, VCPU_SREG_TR);
7431 put_smstate(u16, buf, 0x7e90, seg.selector);
ee2cd4b7 7432 put_smstate(u16, buf, 0x7e92, enter_smm_get_segment_flags(&seg) >> 8);
660a5d51
PB
7433 put_smstate(u32, buf, 0x7e94, seg.limit);
7434 put_smstate(u64, buf, 0x7e98, seg.base);
7435
7436 kvm_x86_ops->get_idt(vcpu, &dt);
7437 put_smstate(u32, buf, 0x7e84, dt.size);
7438 put_smstate(u64, buf, 0x7e88, dt.address);
7439
7440 kvm_get_segment(vcpu, &seg, VCPU_SREG_LDTR);
7441 put_smstate(u16, buf, 0x7e70, seg.selector);
ee2cd4b7 7442 put_smstate(u16, buf, 0x7e72, enter_smm_get_segment_flags(&seg) >> 8);
660a5d51
PB
7443 put_smstate(u32, buf, 0x7e74, seg.limit);
7444 put_smstate(u64, buf, 0x7e78, seg.base);
7445
7446 kvm_x86_ops->get_gdt(vcpu, &dt);
7447 put_smstate(u32, buf, 0x7e64, dt.size);
7448 put_smstate(u64, buf, 0x7e68, dt.address);
7449
7450 for (i = 0; i < 6; i++)
ee2cd4b7 7451 enter_smm_save_seg_64(vcpu, buf, i);
660a5d51
PB
7452#else
7453 WARN_ON_ONCE(1);
7454#endif
7455}
7456
ee2cd4b7 7457static void enter_smm(struct kvm_vcpu *vcpu)
64d60670 7458{
660a5d51 7459 struct kvm_segment cs, ds;
18c3626e 7460 struct desc_ptr dt;
660a5d51
PB
7461 char buf[512];
7462 u32 cr0;
7463
660a5d51 7464 trace_kvm_enter_smm(vcpu->vcpu_id, vcpu->arch.smbase, true);
660a5d51 7465 memset(buf, 0, 512);
d6321d49 7466 if (guest_cpuid_has(vcpu, X86_FEATURE_LM))
ee2cd4b7 7467 enter_smm_save_state_64(vcpu, buf);
660a5d51 7468 else
ee2cd4b7 7469 enter_smm_save_state_32(vcpu, buf);
660a5d51 7470
0234bf88
LP
7471 /*
7472 * Give pre_enter_smm() a chance to make ISA-specific changes to the
7473 * vCPU state (e.g. leave guest mode) after we've saved the state into
7474 * the SMM state-save area.
7475 */
7476 kvm_x86_ops->pre_enter_smm(vcpu, buf);
7477
7478 vcpu->arch.hflags |= HF_SMM_MASK;
54bf36aa 7479 kvm_vcpu_write_guest(vcpu, vcpu->arch.smbase + 0xfe00, buf, sizeof(buf));
660a5d51
PB
7480
7481 if (kvm_x86_ops->get_nmi_mask(vcpu))
7482 vcpu->arch.hflags |= HF_SMM_INSIDE_NMI_MASK;
7483 else
7484 kvm_x86_ops->set_nmi_mask(vcpu, true);
7485
7486 kvm_set_rflags(vcpu, X86_EFLAGS_FIXED);
7487 kvm_rip_write(vcpu, 0x8000);
7488
7489 cr0 = vcpu->arch.cr0 & ~(X86_CR0_PE | X86_CR0_EM | X86_CR0_TS | X86_CR0_PG);
7490 kvm_x86_ops->set_cr0(vcpu, cr0);
7491 vcpu->arch.cr0 = cr0;
7492
7493 kvm_x86_ops->set_cr4(vcpu, 0);
7494
18c3626e
PB
7495 /* Undocumented: IDT limit is set to zero on entry to SMM. */
7496 dt.address = dt.size = 0;
7497 kvm_x86_ops->set_idt(vcpu, &dt);
7498
660a5d51
PB
7499 __kvm_set_dr(vcpu, 7, DR7_FIXED_1);
7500
7501 cs.selector = (vcpu->arch.smbase >> 4) & 0xffff;
7502 cs.base = vcpu->arch.smbase;
7503
7504 ds.selector = 0;
7505 ds.base = 0;
7506
7507 cs.limit = ds.limit = 0xffffffff;
7508 cs.type = ds.type = 0x3;
7509 cs.dpl = ds.dpl = 0;
7510 cs.db = ds.db = 0;
7511 cs.s = ds.s = 1;
7512 cs.l = ds.l = 0;
7513 cs.g = ds.g = 1;
7514 cs.avl = ds.avl = 0;
7515 cs.present = ds.present = 1;
7516 cs.unusable = ds.unusable = 0;
7517 cs.padding = ds.padding = 0;
7518
7519 kvm_set_segment(vcpu, &cs, VCPU_SREG_CS);
7520 kvm_set_segment(vcpu, &ds, VCPU_SREG_DS);
7521 kvm_set_segment(vcpu, &ds, VCPU_SREG_ES);
7522 kvm_set_segment(vcpu, &ds, VCPU_SREG_FS);
7523 kvm_set_segment(vcpu, &ds, VCPU_SREG_GS);
7524 kvm_set_segment(vcpu, &ds, VCPU_SREG_SS);
7525
d6321d49 7526 if (guest_cpuid_has(vcpu, X86_FEATURE_LM))
660a5d51
PB
7527 kvm_x86_ops->set_efer(vcpu, 0);
7528
7529 kvm_update_cpuid(vcpu);
7530 kvm_mmu_reset_context(vcpu);
64d60670
PB
7531}
7532
ee2cd4b7 7533static void process_smi(struct kvm_vcpu *vcpu)
c43203ca
PB
7534{
7535 vcpu->arch.smi_pending = true;
7536 kvm_make_request(KVM_REQ_EVENT, vcpu);
7537}
7538
2860c4b1
PB
7539void kvm_make_scan_ioapic_request(struct kvm *kvm)
7540{
7541 kvm_make_all_cpus_request(kvm, KVM_REQ_SCAN_IOAPIC);
7542}
7543
3d81bc7e 7544static void vcpu_scan_ioapic(struct kvm_vcpu *vcpu)
c7c9c56c 7545{
dcbd3e49 7546 if (!kvm_apic_present(vcpu))
3d81bc7e 7547 return;
c7c9c56c 7548
6308630b 7549 bitmap_zero(vcpu->arch.ioapic_handled_vectors, 256);
c7c9c56c 7550
b053b2ae 7551 if (irqchip_split(vcpu->kvm))
6308630b 7552 kvm_scan_ioapic_routes(vcpu, vcpu->arch.ioapic_handled_vectors);
db2bdcbb 7553 else {
fa59cc00 7554 if (vcpu->arch.apicv_active)
d62caabb 7555 kvm_x86_ops->sync_pir_to_irr(vcpu);
e97f852f
WL
7556 if (ioapic_in_kernel(vcpu->kvm))
7557 kvm_ioapic_scan_entry(vcpu, vcpu->arch.ioapic_handled_vectors);
db2bdcbb 7558 }
e40ff1d6
LA
7559
7560 if (is_guest_mode(vcpu))
7561 vcpu->arch.load_eoi_exitmap_pending = true;
7562 else
7563 kvm_make_request(KVM_REQ_LOAD_EOI_EXITMAP, vcpu);
7564}
7565
7566static void vcpu_load_eoi_exitmap(struct kvm_vcpu *vcpu)
7567{
7568 u64 eoi_exit_bitmap[4];
7569
7570 if (!kvm_apic_hw_enabled(vcpu->arch.apic))
7571 return;
7572
5c919412
AS
7573 bitmap_or((ulong *)eoi_exit_bitmap, vcpu->arch.ioapic_handled_vectors,
7574 vcpu_to_synic(vcpu)->vec_bitmap, 256);
7575 kvm_x86_ops->load_eoi_exitmap(vcpu, eoi_exit_bitmap);
c7c9c56c
YZ
7576}
7577
93065ac7
MH
7578int kvm_arch_mmu_notifier_invalidate_range(struct kvm *kvm,
7579 unsigned long start, unsigned long end,
7580 bool blockable)
b1394e74
RK
7581{
7582 unsigned long apic_address;
7583
7584 /*
7585 * The physical address of apic access page is stored in the VMCS.
7586 * Update it when it becomes invalid.
7587 */
7588 apic_address = gfn_to_hva(kvm, APIC_DEFAULT_PHYS_BASE >> PAGE_SHIFT);
7589 if (start <= apic_address && apic_address < end)
7590 kvm_make_all_cpus_request(kvm, KVM_REQ_APIC_PAGE_RELOAD);
93065ac7
MH
7591
7592 return 0;
b1394e74
RK
7593}
7594
4256f43f
TC
7595void kvm_vcpu_reload_apic_access_page(struct kvm_vcpu *vcpu)
7596{
c24ae0dc
TC
7597 struct page *page = NULL;
7598
35754c98 7599 if (!lapic_in_kernel(vcpu))
f439ed27
PB
7600 return;
7601
4256f43f
TC
7602 if (!kvm_x86_ops->set_apic_access_page_addr)
7603 return;
7604
c24ae0dc 7605 page = gfn_to_page(vcpu->kvm, APIC_DEFAULT_PHYS_BASE >> PAGE_SHIFT);
e8fd5e9e
AA
7606 if (is_error_page(page))
7607 return;
c24ae0dc
TC
7608 kvm_x86_ops->set_apic_access_page_addr(vcpu, page_to_phys(page));
7609
7610 /*
7611 * Do not pin apic access page in memory, the MMU notifier
7612 * will call us again if it is migrated or swapped out.
7613 */
7614 put_page(page);
4256f43f
TC
7615}
7616EXPORT_SYMBOL_GPL(kvm_vcpu_reload_apic_access_page);
7617
d264ee0c
SC
7618void __kvm_request_immediate_exit(struct kvm_vcpu *vcpu)
7619{
7620 smp_send_reschedule(vcpu->cpu);
7621}
7622EXPORT_SYMBOL_GPL(__kvm_request_immediate_exit);
7623
9357d939 7624/*
362c698f 7625 * Returns 1 to let vcpu_run() continue the guest execution loop without
9357d939
TY
7626 * exiting to the userspace. Otherwise, the value will be returned to the
7627 * userspace.
7628 */
851ba692 7629static int vcpu_enter_guest(struct kvm_vcpu *vcpu)
b6c7a5dc
HB
7630{
7631 int r;
62a193ed
MG
7632 bool req_int_win =
7633 dm_request_for_irq_injection(vcpu) &&
7634 kvm_cpu_accept_dm_intr(vcpu);
7635
730dca42 7636 bool req_immediate_exit = false;
b6c7a5dc 7637
2fa6e1e1 7638 if (kvm_request_pending(vcpu)) {
7f7f1ba3
PB
7639 if (kvm_check_request(KVM_REQ_GET_VMCS12_PAGES, vcpu))
7640 kvm_x86_ops->get_vmcs12_pages(vcpu);
a8eeb04a 7641 if (kvm_check_request(KVM_REQ_MMU_RELOAD, vcpu))
2e53d63a 7642 kvm_mmu_unload(vcpu);
a8eeb04a 7643 if (kvm_check_request(KVM_REQ_MIGRATE_TIMER, vcpu))
2f599714 7644 __kvm_migrate_timers(vcpu);
d828199e
MT
7645 if (kvm_check_request(KVM_REQ_MASTERCLOCK_UPDATE, vcpu))
7646 kvm_gen_update_masterclock(vcpu->kvm);
0061d53d
MT
7647 if (kvm_check_request(KVM_REQ_GLOBAL_CLOCK_UPDATE, vcpu))
7648 kvm_gen_kvmclock_update(vcpu);
34c238a1
ZA
7649 if (kvm_check_request(KVM_REQ_CLOCK_UPDATE, vcpu)) {
7650 r = kvm_guest_time_update(vcpu);
8cfdc000
ZA
7651 if (unlikely(r))
7652 goto out;
7653 }
a8eeb04a 7654 if (kvm_check_request(KVM_REQ_MMU_SYNC, vcpu))
4731d4c7 7655 kvm_mmu_sync_roots(vcpu);
6e42782f
JS
7656 if (kvm_check_request(KVM_REQ_LOAD_CR3, vcpu))
7657 kvm_mmu_load_cr3(vcpu);
a8eeb04a 7658 if (kvm_check_request(KVM_REQ_TLB_FLUSH, vcpu))
c2ba05cc 7659 kvm_vcpu_flush_tlb(vcpu, true);
a8eeb04a 7660 if (kvm_check_request(KVM_REQ_REPORT_TPR_ACCESS, vcpu)) {
851ba692 7661 vcpu->run->exit_reason = KVM_EXIT_TPR_ACCESS;
b93463aa
AK
7662 r = 0;
7663 goto out;
7664 }
a8eeb04a 7665 if (kvm_check_request(KVM_REQ_TRIPLE_FAULT, vcpu)) {
851ba692 7666 vcpu->run->exit_reason = KVM_EXIT_SHUTDOWN;
bbeac283 7667 vcpu->mmio_needed = 0;
71c4dfaf
JR
7668 r = 0;
7669 goto out;
7670 }
af585b92
GN
7671 if (kvm_check_request(KVM_REQ_APF_HALT, vcpu)) {
7672 /* Page is swapped out. Do synthetic halt */
7673 vcpu->arch.apf.halted = true;
7674 r = 1;
7675 goto out;
7676 }
c9aaa895
GC
7677 if (kvm_check_request(KVM_REQ_STEAL_UPDATE, vcpu))
7678 record_steal_time(vcpu);
64d60670
PB
7679 if (kvm_check_request(KVM_REQ_SMI, vcpu))
7680 process_smi(vcpu);
7460fb4a
AK
7681 if (kvm_check_request(KVM_REQ_NMI, vcpu))
7682 process_nmi(vcpu);
f5132b01 7683 if (kvm_check_request(KVM_REQ_PMU, vcpu))
c6702c9d 7684 kvm_pmu_handle_event(vcpu);
f5132b01 7685 if (kvm_check_request(KVM_REQ_PMI, vcpu))
c6702c9d 7686 kvm_pmu_deliver_pmi(vcpu);
7543a635
SR
7687 if (kvm_check_request(KVM_REQ_IOAPIC_EOI_EXIT, vcpu)) {
7688 BUG_ON(vcpu->arch.pending_ioapic_eoi > 255);
7689 if (test_bit(vcpu->arch.pending_ioapic_eoi,
6308630b 7690 vcpu->arch.ioapic_handled_vectors)) {
7543a635
SR
7691 vcpu->run->exit_reason = KVM_EXIT_IOAPIC_EOI;
7692 vcpu->run->eoi.vector =
7693 vcpu->arch.pending_ioapic_eoi;
7694 r = 0;
7695 goto out;
7696 }
7697 }
3d81bc7e
YZ
7698 if (kvm_check_request(KVM_REQ_SCAN_IOAPIC, vcpu))
7699 vcpu_scan_ioapic(vcpu);
e40ff1d6
LA
7700 if (kvm_check_request(KVM_REQ_LOAD_EOI_EXITMAP, vcpu))
7701 vcpu_load_eoi_exitmap(vcpu);
4256f43f
TC
7702 if (kvm_check_request(KVM_REQ_APIC_PAGE_RELOAD, vcpu))
7703 kvm_vcpu_reload_apic_access_page(vcpu);
2ce79189
AS
7704 if (kvm_check_request(KVM_REQ_HV_CRASH, vcpu)) {
7705 vcpu->run->exit_reason = KVM_EXIT_SYSTEM_EVENT;
7706 vcpu->run->system_event.type = KVM_SYSTEM_EVENT_CRASH;
7707 r = 0;
7708 goto out;
7709 }
e516cebb
AS
7710 if (kvm_check_request(KVM_REQ_HV_RESET, vcpu)) {
7711 vcpu->run->exit_reason = KVM_EXIT_SYSTEM_EVENT;
7712 vcpu->run->system_event.type = KVM_SYSTEM_EVENT_RESET;
7713 r = 0;
7714 goto out;
7715 }
db397571
AS
7716 if (kvm_check_request(KVM_REQ_HV_EXIT, vcpu)) {
7717 vcpu->run->exit_reason = KVM_EXIT_HYPERV;
7718 vcpu->run->hyperv = vcpu->arch.hyperv.exit;
7719 r = 0;
7720 goto out;
7721 }
f3b138c5
AS
7722
7723 /*
7724 * KVM_REQ_HV_STIMER has to be processed after
7725 * KVM_REQ_CLOCK_UPDATE, because Hyper-V SynIC timers
7726 * depend on the guest clock being up-to-date
7727 */
1f4b34f8
AS
7728 if (kvm_check_request(KVM_REQ_HV_STIMER, vcpu))
7729 kvm_hv_process_stimers(vcpu);
2f52d58c 7730 }
b93463aa 7731
b463a6f7 7732 if (kvm_check_request(KVM_REQ_EVENT, vcpu) || req_int_win) {
0f1e261e 7733 ++vcpu->stat.req_event;
66450a21
JK
7734 kvm_apic_accept_events(vcpu);
7735 if (vcpu->arch.mp_state == KVM_MP_STATE_INIT_RECEIVED) {
7736 r = 1;
7737 goto out;
7738 }
7739
b6b8a145
JK
7740 if (inject_pending_event(vcpu, req_int_win) != 0)
7741 req_immediate_exit = true;
321c5658 7742 else {
cc3d967f 7743 /* Enable SMI/NMI/IRQ window open exits if needed.
c43203ca 7744 *
cc3d967f
LP
7745 * SMIs have three cases:
7746 * 1) They can be nested, and then there is nothing to
7747 * do here because RSM will cause a vmexit anyway.
7748 * 2) There is an ISA-specific reason why SMI cannot be
7749 * injected, and the moment when this changes can be
7750 * intercepted.
7751 * 3) Or the SMI can be pending because
7752 * inject_pending_event has completed the injection
7753 * of an IRQ or NMI from the previous vmexit, and
7754 * then we request an immediate exit to inject the
7755 * SMI.
c43203ca
PB
7756 */
7757 if (vcpu->arch.smi_pending && !is_smm(vcpu))
cc3d967f
LP
7758 if (!kvm_x86_ops->enable_smi_window(vcpu))
7759 req_immediate_exit = true;
321c5658
YS
7760 if (vcpu->arch.nmi_pending)
7761 kvm_x86_ops->enable_nmi_window(vcpu);
7762 if (kvm_cpu_has_injectable_intr(vcpu) || req_int_win)
7763 kvm_x86_ops->enable_irq_window(vcpu);
664f8e26 7764 WARN_ON(vcpu->arch.exception.pending);
321c5658 7765 }
b463a6f7
AK
7766
7767 if (kvm_lapic_enabled(vcpu)) {
7768 update_cr8_intercept(vcpu);
7769 kvm_lapic_sync_to_vapic(vcpu);
7770 }
7771 }
7772
d8368af8
AK
7773 r = kvm_mmu_reload(vcpu);
7774 if (unlikely(r)) {
d905c069 7775 goto cancel_injection;
d8368af8
AK
7776 }
7777
b6c7a5dc
HB
7778 preempt_disable();
7779
7780 kvm_x86_ops->prepare_guest_switch(vcpu);
b95234c8
PB
7781
7782 /*
7783 * Disable IRQs before setting IN_GUEST_MODE. Posted interrupt
7784 * IPI are then delayed after guest entry, which ensures that they
7785 * result in virtual interrupt delivery.
7786 */
7787 local_irq_disable();
6b7e2d09
XG
7788 vcpu->mode = IN_GUEST_MODE;
7789
01b71917
MT
7790 srcu_read_unlock(&vcpu->kvm->srcu, vcpu->srcu_idx);
7791
0f127d12 7792 /*
b95234c8 7793 * 1) We should set ->mode before checking ->requests. Please see
cde9af6e 7794 * the comment in kvm_vcpu_exiting_guest_mode().
b95234c8
PB
7795 *
7796 * 2) For APICv, we should set ->mode before checking PIR.ON. This
7797 * pairs with the memory barrier implicit in pi_test_and_set_on
7798 * (see vmx_deliver_posted_interrupt).
7799 *
7800 * 3) This also orders the write to mode from any reads to the page
7801 * tables done while the VCPU is running. Please see the comment
7802 * in kvm_flush_remote_tlbs.
6b7e2d09 7803 */
01b71917 7804 smp_mb__after_srcu_read_unlock();
b6c7a5dc 7805
b95234c8
PB
7806 /*
7807 * This handles the case where a posted interrupt was
7808 * notified with kvm_vcpu_kick.
7809 */
fa59cc00
LA
7810 if (kvm_lapic_enabled(vcpu) && vcpu->arch.apicv_active)
7811 kvm_x86_ops->sync_pir_to_irr(vcpu);
32f88400 7812
2fa6e1e1 7813 if (vcpu->mode == EXITING_GUEST_MODE || kvm_request_pending(vcpu)
d94e1dc9 7814 || need_resched() || signal_pending(current)) {
6b7e2d09 7815 vcpu->mode = OUTSIDE_GUEST_MODE;
d94e1dc9 7816 smp_wmb();
6c142801
AK
7817 local_irq_enable();
7818 preempt_enable();
01b71917 7819 vcpu->srcu_idx = srcu_read_lock(&vcpu->kvm->srcu);
6c142801 7820 r = 1;
d905c069 7821 goto cancel_injection;
6c142801
AK
7822 }
7823
fc5b7f3b
DM
7824 kvm_load_guest_xcr0(vcpu);
7825
c43203ca
PB
7826 if (req_immediate_exit) {
7827 kvm_make_request(KVM_REQ_EVENT, vcpu);
d264ee0c 7828 kvm_x86_ops->request_immediate_exit(vcpu);
c43203ca 7829 }
d6185f20 7830
8b89fe1f 7831 trace_kvm_entry(vcpu->vcpu_id);
9c48d517
WL
7832 if (lapic_timer_advance_ns)
7833 wait_lapic_expire(vcpu);
6edaa530 7834 guest_enter_irqoff();
b6c7a5dc 7835
42dbaa5a 7836 if (unlikely(vcpu->arch.switch_db_regs)) {
42dbaa5a
JK
7837 set_debugreg(0, 7);
7838 set_debugreg(vcpu->arch.eff_db[0], 0);
7839 set_debugreg(vcpu->arch.eff_db[1], 1);
7840 set_debugreg(vcpu->arch.eff_db[2], 2);
7841 set_debugreg(vcpu->arch.eff_db[3], 3);
c77fb5fe 7842 set_debugreg(vcpu->arch.dr6, 6);
ae561ede 7843 vcpu->arch.switch_db_regs &= ~KVM_DEBUGREG_RELOAD;
42dbaa5a 7844 }
b6c7a5dc 7845
851ba692 7846 kvm_x86_ops->run(vcpu);
b6c7a5dc 7847
c77fb5fe
PB
7848 /*
7849 * Do this here before restoring debug registers on the host. And
7850 * since we do this before handling the vmexit, a DR access vmexit
7851 * can (a) read the correct value of the debug registers, (b) set
7852 * KVM_DEBUGREG_WONT_EXIT again.
7853 */
7854 if (unlikely(vcpu->arch.switch_db_regs & KVM_DEBUGREG_WONT_EXIT)) {
c77fb5fe
PB
7855 WARN_ON(vcpu->guest_debug & KVM_GUESTDBG_USE_HW_BP);
7856 kvm_x86_ops->sync_dirty_debug_regs(vcpu);
70e4da7a
PB
7857 kvm_update_dr0123(vcpu);
7858 kvm_update_dr6(vcpu);
7859 kvm_update_dr7(vcpu);
7860 vcpu->arch.switch_db_regs &= ~KVM_DEBUGREG_RELOAD;
c77fb5fe
PB
7861 }
7862
24f1e32c
FW
7863 /*
7864 * If the guest has used debug registers, at least dr7
7865 * will be disabled while returning to the host.
7866 * If we don't have active breakpoints in the host, we don't
7867 * care about the messed up debug address registers. But if
7868 * we have some of them active, restore the old state.
7869 */
59d8eb53 7870 if (hw_breakpoint_active())
24f1e32c 7871 hw_breakpoint_restore();
42dbaa5a 7872
4ba76538 7873 vcpu->arch.last_guest_tsc = kvm_read_l1_tsc(vcpu, rdtsc());
1d5f066e 7874
6b7e2d09 7875 vcpu->mode = OUTSIDE_GUEST_MODE;
d94e1dc9 7876 smp_wmb();
a547c6db 7877
fc5b7f3b
DM
7878 kvm_put_guest_xcr0(vcpu);
7879
dd60d217 7880 kvm_before_interrupt(vcpu);
a547c6db 7881 kvm_x86_ops->handle_external_intr(vcpu);
dd60d217 7882 kvm_after_interrupt(vcpu);
b6c7a5dc
HB
7883
7884 ++vcpu->stat.exits;
7885
f2485b3e 7886 guest_exit_irqoff();
b6c7a5dc 7887
f2485b3e 7888 local_irq_enable();
b6c7a5dc
HB
7889 preempt_enable();
7890
f656ce01 7891 vcpu->srcu_idx = srcu_read_lock(&vcpu->kvm->srcu);
3200f405 7892
b6c7a5dc
HB
7893 /*
7894 * Profile KVM exit RIPs:
7895 */
7896 if (unlikely(prof_on == KVM_PROFILING)) {
5fdbf976
MT
7897 unsigned long rip = kvm_rip_read(vcpu);
7898 profile_hit(KVM_PROFILING, (void *)rip);
b6c7a5dc
HB
7899 }
7900
cc578287
ZA
7901 if (unlikely(vcpu->arch.tsc_always_catchup))
7902 kvm_make_request(KVM_REQ_CLOCK_UPDATE, vcpu);
298101da 7903
5cfb1d5a
MT
7904 if (vcpu->arch.apic_attention)
7905 kvm_lapic_sync_from_vapic(vcpu);
b93463aa 7906
618232e2 7907 vcpu->arch.gpa_available = false;
851ba692 7908 r = kvm_x86_ops->handle_exit(vcpu);
d905c069
MT
7909 return r;
7910
7911cancel_injection:
7912 kvm_x86_ops->cancel_injection(vcpu);
ae7a2a3f
MT
7913 if (unlikely(vcpu->arch.apic_attention))
7914 kvm_lapic_sync_from_vapic(vcpu);
d7690175
MT
7915out:
7916 return r;
7917}
b6c7a5dc 7918
362c698f
PB
7919static inline int vcpu_block(struct kvm *kvm, struct kvm_vcpu *vcpu)
7920{
bf9f6ac8
FW
7921 if (!kvm_arch_vcpu_runnable(vcpu) &&
7922 (!kvm_x86_ops->pre_block || kvm_x86_ops->pre_block(vcpu) == 0)) {
9c8fd1ba
PB
7923 srcu_read_unlock(&kvm->srcu, vcpu->srcu_idx);
7924 kvm_vcpu_block(vcpu);
7925 vcpu->srcu_idx = srcu_read_lock(&kvm->srcu);
bf9f6ac8
FW
7926
7927 if (kvm_x86_ops->post_block)
7928 kvm_x86_ops->post_block(vcpu);
7929
9c8fd1ba
PB
7930 if (!kvm_check_request(KVM_REQ_UNHALT, vcpu))
7931 return 1;
7932 }
362c698f
PB
7933
7934 kvm_apic_accept_events(vcpu);
7935 switch(vcpu->arch.mp_state) {
7936 case KVM_MP_STATE_HALTED:
7937 vcpu->arch.pv.pv_unhalted = false;
7938 vcpu->arch.mp_state =
7939 KVM_MP_STATE_RUNNABLE;
7940 case KVM_MP_STATE_RUNNABLE:
7941 vcpu->arch.apf.halted = false;
7942 break;
7943 case KVM_MP_STATE_INIT_RECEIVED:
7944 break;
7945 default:
7946 return -EINTR;
7947 break;
7948 }
7949 return 1;
7950}
09cec754 7951
5d9bc648
PB
7952static inline bool kvm_vcpu_running(struct kvm_vcpu *vcpu)
7953{
0ad3bed6
PB
7954 if (is_guest_mode(vcpu) && kvm_x86_ops->check_nested_events)
7955 kvm_x86_ops->check_nested_events(vcpu, false);
7956
5d9bc648
PB
7957 return (vcpu->arch.mp_state == KVM_MP_STATE_RUNNABLE &&
7958 !vcpu->arch.apf.halted);
7959}
7960
362c698f 7961static int vcpu_run(struct kvm_vcpu *vcpu)
d7690175
MT
7962{
7963 int r;
f656ce01 7964 struct kvm *kvm = vcpu->kvm;
d7690175 7965
f656ce01 7966 vcpu->srcu_idx = srcu_read_lock(&kvm->srcu);
c595ceee 7967 vcpu->arch.l1tf_flush_l1d = true;
d7690175 7968
362c698f 7969 for (;;) {
58f800d5 7970 if (kvm_vcpu_running(vcpu)) {
851ba692 7971 r = vcpu_enter_guest(vcpu);
bf9f6ac8 7972 } else {
362c698f 7973 r = vcpu_block(kvm, vcpu);
bf9f6ac8
FW
7974 }
7975
09cec754
GN
7976 if (r <= 0)
7977 break;
7978
72875d8a 7979 kvm_clear_request(KVM_REQ_PENDING_TIMER, vcpu);
09cec754
GN
7980 if (kvm_cpu_has_pending_timer(vcpu))
7981 kvm_inject_pending_timer_irqs(vcpu);
7982
782d422b
MG
7983 if (dm_request_for_irq_injection(vcpu) &&
7984 kvm_vcpu_ready_for_interrupt_injection(vcpu)) {
4ca7dd8c
PB
7985 r = 0;
7986 vcpu->run->exit_reason = KVM_EXIT_IRQ_WINDOW_OPEN;
09cec754 7987 ++vcpu->stat.request_irq_exits;
362c698f 7988 break;
09cec754 7989 }
af585b92
GN
7990
7991 kvm_check_async_pf_completion(vcpu);
7992
09cec754
GN
7993 if (signal_pending(current)) {
7994 r = -EINTR;
851ba692 7995 vcpu->run->exit_reason = KVM_EXIT_INTR;
09cec754 7996 ++vcpu->stat.signal_exits;
362c698f 7997 break;
09cec754
GN
7998 }
7999 if (need_resched()) {
f656ce01 8000 srcu_read_unlock(&kvm->srcu, vcpu->srcu_idx);
c08ac06a 8001 cond_resched();
f656ce01 8002 vcpu->srcu_idx = srcu_read_lock(&kvm->srcu);
d7690175 8003 }
b6c7a5dc
HB
8004 }
8005
f656ce01 8006 srcu_read_unlock(&kvm->srcu, vcpu->srcu_idx);
b6c7a5dc
HB
8007
8008 return r;
8009}
8010
716d51ab
GN
8011static inline int complete_emulated_io(struct kvm_vcpu *vcpu)
8012{
8013 int r;
8014 vcpu->srcu_idx = srcu_read_lock(&vcpu->kvm->srcu);
0ce97a2b 8015 r = kvm_emulate_instruction(vcpu, EMULTYPE_NO_DECODE);
716d51ab
GN
8016 srcu_read_unlock(&vcpu->kvm->srcu, vcpu->srcu_idx);
8017 if (r != EMULATE_DONE)
8018 return 0;
8019 return 1;
8020}
8021
8022static int complete_emulated_pio(struct kvm_vcpu *vcpu)
8023{
8024 BUG_ON(!vcpu->arch.pio.count);
8025
8026 return complete_emulated_io(vcpu);
8027}
8028
f78146b0
AK
8029/*
8030 * Implements the following, as a state machine:
8031 *
8032 * read:
8033 * for each fragment
87da7e66
XG
8034 * for each mmio piece in the fragment
8035 * write gpa, len
8036 * exit
8037 * copy data
f78146b0
AK
8038 * execute insn
8039 *
8040 * write:
8041 * for each fragment
87da7e66
XG
8042 * for each mmio piece in the fragment
8043 * write gpa, len
8044 * copy data
8045 * exit
f78146b0 8046 */
716d51ab 8047static int complete_emulated_mmio(struct kvm_vcpu *vcpu)
5287f194
AK
8048{
8049 struct kvm_run *run = vcpu->run;
f78146b0 8050 struct kvm_mmio_fragment *frag;
87da7e66 8051 unsigned len;
5287f194 8052
716d51ab 8053 BUG_ON(!vcpu->mmio_needed);
5287f194 8054
716d51ab 8055 /* Complete previous fragment */
87da7e66
XG
8056 frag = &vcpu->mmio_fragments[vcpu->mmio_cur_fragment];
8057 len = min(8u, frag->len);
716d51ab 8058 if (!vcpu->mmio_is_write)
87da7e66
XG
8059 memcpy(frag->data, run->mmio.data, len);
8060
8061 if (frag->len <= 8) {
8062 /* Switch to the next fragment. */
8063 frag++;
8064 vcpu->mmio_cur_fragment++;
8065 } else {
8066 /* Go forward to the next mmio piece. */
8067 frag->data += len;
8068 frag->gpa += len;
8069 frag->len -= len;
8070 }
8071
a08d3b3b 8072 if (vcpu->mmio_cur_fragment >= vcpu->mmio_nr_fragments) {
716d51ab 8073 vcpu->mmio_needed = 0;
0912c977
PB
8074
8075 /* FIXME: return into emulator if single-stepping. */
cef4dea0 8076 if (vcpu->mmio_is_write)
716d51ab
GN
8077 return 1;
8078 vcpu->mmio_read_completed = 1;
8079 return complete_emulated_io(vcpu);
8080 }
87da7e66 8081
716d51ab
GN
8082 run->exit_reason = KVM_EXIT_MMIO;
8083 run->mmio.phys_addr = frag->gpa;
8084 if (vcpu->mmio_is_write)
87da7e66
XG
8085 memcpy(run->mmio.data, frag->data, min(8u, frag->len));
8086 run->mmio.len = min(8u, frag->len);
716d51ab
GN
8087 run->mmio.is_write = vcpu->mmio_is_write;
8088 vcpu->arch.complete_userspace_io = complete_emulated_mmio;
8089 return 0;
5287f194
AK
8090}
8091
822f312d
SAS
8092/* Swap (qemu) user FPU context for the guest FPU context. */
8093static void kvm_load_guest_fpu(struct kvm_vcpu *vcpu)
8094{
8095 preempt_disable();
240c35a3 8096 copy_fpregs_to_fpstate(&current->thread.fpu);
822f312d 8097 /* PKRU is separately restored in kvm_x86_ops->run. */
b666a4b6 8098 __copy_kernel_to_fpregs(&vcpu->arch.guest_fpu->state,
822f312d
SAS
8099 ~XFEATURE_MASK_PKRU);
8100 preempt_enable();
8101 trace_kvm_fpu(1);
8102}
8103
8104/* When vcpu_run ends, restore user space FPU context. */
8105static void kvm_put_guest_fpu(struct kvm_vcpu *vcpu)
8106{
8107 preempt_disable();
b666a4b6 8108 copy_fpregs_to_fpstate(vcpu->arch.guest_fpu);
240c35a3 8109 copy_kernel_to_fpregs(&current->thread.fpu.state);
822f312d
SAS
8110 preempt_enable();
8111 ++vcpu->stat.fpu_reload;
8112 trace_kvm_fpu(0);
8113}
8114
b6c7a5dc
HB
8115int kvm_arch_vcpu_ioctl_run(struct kvm_vcpu *vcpu, struct kvm_run *kvm_run)
8116{
8117 int r;
b6c7a5dc 8118
accb757d 8119 vcpu_load(vcpu);
20b7035c 8120 kvm_sigset_activate(vcpu);
5663d8f9
PX
8121 kvm_load_guest_fpu(vcpu);
8122
a4535290 8123 if (unlikely(vcpu->arch.mp_state == KVM_MP_STATE_UNINITIALIZED)) {
2f173d26
JS
8124 if (kvm_run->immediate_exit) {
8125 r = -EINTR;
8126 goto out;
8127 }
b6c7a5dc 8128 kvm_vcpu_block(vcpu);
66450a21 8129 kvm_apic_accept_events(vcpu);
72875d8a 8130 kvm_clear_request(KVM_REQ_UNHALT, vcpu);
ac9f6dc0 8131 r = -EAGAIN;
a0595000
JS
8132 if (signal_pending(current)) {
8133 r = -EINTR;
8134 vcpu->run->exit_reason = KVM_EXIT_INTR;
8135 ++vcpu->stat.signal_exits;
8136 }
ac9f6dc0 8137 goto out;
b6c7a5dc
HB
8138 }
8139
01643c51
KH
8140 if (vcpu->run->kvm_valid_regs & ~KVM_SYNC_X86_VALID_FIELDS) {
8141 r = -EINVAL;
8142 goto out;
8143 }
8144
8145 if (vcpu->run->kvm_dirty_regs) {
8146 r = sync_regs(vcpu);
8147 if (r != 0)
8148 goto out;
8149 }
8150
b6c7a5dc 8151 /* re-sync apic's tpr */
35754c98 8152 if (!lapic_in_kernel(vcpu)) {
eea1cff9
AP
8153 if (kvm_set_cr8(vcpu, kvm_run->cr8) != 0) {
8154 r = -EINVAL;
8155 goto out;
8156 }
8157 }
b6c7a5dc 8158
716d51ab
GN
8159 if (unlikely(vcpu->arch.complete_userspace_io)) {
8160 int (*cui)(struct kvm_vcpu *) = vcpu->arch.complete_userspace_io;
8161 vcpu->arch.complete_userspace_io = NULL;
8162 r = cui(vcpu);
8163 if (r <= 0)
5663d8f9 8164 goto out;
716d51ab
GN
8165 } else
8166 WARN_ON(vcpu->arch.pio.count || vcpu->mmio_needed);
5287f194 8167
460df4c1
PB
8168 if (kvm_run->immediate_exit)
8169 r = -EINTR;
8170 else
8171 r = vcpu_run(vcpu);
b6c7a5dc
HB
8172
8173out:
5663d8f9 8174 kvm_put_guest_fpu(vcpu);
01643c51
KH
8175 if (vcpu->run->kvm_valid_regs)
8176 store_regs(vcpu);
f1d86e46 8177 post_kvm_run_save(vcpu);
20b7035c 8178 kvm_sigset_deactivate(vcpu);
b6c7a5dc 8179
accb757d 8180 vcpu_put(vcpu);
b6c7a5dc
HB
8181 return r;
8182}
8183
01643c51 8184static void __get_regs(struct kvm_vcpu *vcpu, struct kvm_regs *regs)
b6c7a5dc 8185{
7ae441ea
GN
8186 if (vcpu->arch.emulate_regs_need_sync_to_vcpu) {
8187 /*
8188 * We are here if userspace calls get_regs() in the middle of
8189 * instruction emulation. Registers state needs to be copied
4a969980 8190 * back from emulation context to vcpu. Userspace shouldn't do
7ae441ea
GN
8191 * that usually, but some bad designed PV devices (vmware
8192 * backdoor interface) need this to work
8193 */
dd856efa 8194 emulator_writeback_register_cache(&vcpu->arch.emulate_ctxt);
7ae441ea
GN
8195 vcpu->arch.emulate_regs_need_sync_to_vcpu = false;
8196 }
5fdbf976
MT
8197 regs->rax = kvm_register_read(vcpu, VCPU_REGS_RAX);
8198 regs->rbx = kvm_register_read(vcpu, VCPU_REGS_RBX);
8199 regs->rcx = kvm_register_read(vcpu, VCPU_REGS_RCX);
8200 regs->rdx = kvm_register_read(vcpu, VCPU_REGS_RDX);
8201 regs->rsi = kvm_register_read(vcpu, VCPU_REGS_RSI);
8202 regs->rdi = kvm_register_read(vcpu, VCPU_REGS_RDI);
8203 regs->rsp = kvm_register_read(vcpu, VCPU_REGS_RSP);
8204 regs->rbp = kvm_register_read(vcpu, VCPU_REGS_RBP);
b6c7a5dc 8205#ifdef CONFIG_X86_64
5fdbf976
MT
8206 regs->r8 = kvm_register_read(vcpu, VCPU_REGS_R8);
8207 regs->r9 = kvm_register_read(vcpu, VCPU_REGS_R9);
8208 regs->r10 = kvm_register_read(vcpu, VCPU_REGS_R10);
8209 regs->r11 = kvm_register_read(vcpu, VCPU_REGS_R11);
8210 regs->r12 = kvm_register_read(vcpu, VCPU_REGS_R12);
8211 regs->r13 = kvm_register_read(vcpu, VCPU_REGS_R13);
8212 regs->r14 = kvm_register_read(vcpu, VCPU_REGS_R14);
8213 regs->r15 = kvm_register_read(vcpu, VCPU_REGS_R15);
b6c7a5dc
HB
8214#endif
8215
5fdbf976 8216 regs->rip = kvm_rip_read(vcpu);
91586a3b 8217 regs->rflags = kvm_get_rflags(vcpu);
01643c51 8218}
b6c7a5dc 8219
01643c51
KH
8220int kvm_arch_vcpu_ioctl_get_regs(struct kvm_vcpu *vcpu, struct kvm_regs *regs)
8221{
8222 vcpu_load(vcpu);
8223 __get_regs(vcpu, regs);
1fc9b76b 8224 vcpu_put(vcpu);
b6c7a5dc
HB
8225 return 0;
8226}
8227
01643c51 8228static void __set_regs(struct kvm_vcpu *vcpu, struct kvm_regs *regs)
b6c7a5dc 8229{
7ae441ea
GN
8230 vcpu->arch.emulate_regs_need_sync_from_vcpu = true;
8231 vcpu->arch.emulate_regs_need_sync_to_vcpu = false;
8232
5fdbf976
MT
8233 kvm_register_write(vcpu, VCPU_REGS_RAX, regs->rax);
8234 kvm_register_write(vcpu, VCPU_REGS_RBX, regs->rbx);
8235 kvm_register_write(vcpu, VCPU_REGS_RCX, regs->rcx);
8236 kvm_register_write(vcpu, VCPU_REGS_RDX, regs->rdx);
8237 kvm_register_write(vcpu, VCPU_REGS_RSI, regs->rsi);
8238 kvm_register_write(vcpu, VCPU_REGS_RDI, regs->rdi);
8239 kvm_register_write(vcpu, VCPU_REGS_RSP, regs->rsp);
8240 kvm_register_write(vcpu, VCPU_REGS_RBP, regs->rbp);
b6c7a5dc 8241#ifdef CONFIG_X86_64
5fdbf976
MT
8242 kvm_register_write(vcpu, VCPU_REGS_R8, regs->r8);
8243 kvm_register_write(vcpu, VCPU_REGS_R9, regs->r9);
8244 kvm_register_write(vcpu, VCPU_REGS_R10, regs->r10);
8245 kvm_register_write(vcpu, VCPU_REGS_R11, regs->r11);
8246 kvm_register_write(vcpu, VCPU_REGS_R12, regs->r12);
8247 kvm_register_write(vcpu, VCPU_REGS_R13, regs->r13);
8248 kvm_register_write(vcpu, VCPU_REGS_R14, regs->r14);
8249 kvm_register_write(vcpu, VCPU_REGS_R15, regs->r15);
b6c7a5dc
HB
8250#endif
8251
5fdbf976 8252 kvm_rip_write(vcpu, regs->rip);
d73235d1 8253 kvm_set_rflags(vcpu, regs->rflags | X86_EFLAGS_FIXED);
b6c7a5dc 8254
b4f14abd
JK
8255 vcpu->arch.exception.pending = false;
8256
3842d135 8257 kvm_make_request(KVM_REQ_EVENT, vcpu);
01643c51 8258}
3842d135 8259
01643c51
KH
8260int kvm_arch_vcpu_ioctl_set_regs(struct kvm_vcpu *vcpu, struct kvm_regs *regs)
8261{
8262 vcpu_load(vcpu);
8263 __set_regs(vcpu, regs);
875656fe 8264 vcpu_put(vcpu);
b6c7a5dc
HB
8265 return 0;
8266}
8267
b6c7a5dc
HB
8268void kvm_get_cs_db_l_bits(struct kvm_vcpu *vcpu, int *db, int *l)
8269{
8270 struct kvm_segment cs;
8271
3e6e0aab 8272 kvm_get_segment(vcpu, &cs, VCPU_SREG_CS);
b6c7a5dc
HB
8273 *db = cs.db;
8274 *l = cs.l;
8275}
8276EXPORT_SYMBOL_GPL(kvm_get_cs_db_l_bits);
8277
01643c51 8278static void __get_sregs(struct kvm_vcpu *vcpu, struct kvm_sregs *sregs)
b6c7a5dc 8279{
89a27f4d 8280 struct desc_ptr dt;
b6c7a5dc 8281
3e6e0aab
GT
8282 kvm_get_segment(vcpu, &sregs->cs, VCPU_SREG_CS);
8283 kvm_get_segment(vcpu, &sregs->ds, VCPU_SREG_DS);
8284 kvm_get_segment(vcpu, &sregs->es, VCPU_SREG_ES);
8285 kvm_get_segment(vcpu, &sregs->fs, VCPU_SREG_FS);
8286 kvm_get_segment(vcpu, &sregs->gs, VCPU_SREG_GS);
8287 kvm_get_segment(vcpu, &sregs->ss, VCPU_SREG_SS);
b6c7a5dc 8288
3e6e0aab
GT
8289 kvm_get_segment(vcpu, &sregs->tr, VCPU_SREG_TR);
8290 kvm_get_segment(vcpu, &sregs->ldt, VCPU_SREG_LDTR);
b6c7a5dc
HB
8291
8292 kvm_x86_ops->get_idt(vcpu, &dt);
89a27f4d
GN
8293 sregs->idt.limit = dt.size;
8294 sregs->idt.base = dt.address;
b6c7a5dc 8295 kvm_x86_ops->get_gdt(vcpu, &dt);
89a27f4d
GN
8296 sregs->gdt.limit = dt.size;
8297 sregs->gdt.base = dt.address;
b6c7a5dc 8298
4d4ec087 8299 sregs->cr0 = kvm_read_cr0(vcpu);
ad312c7c 8300 sregs->cr2 = vcpu->arch.cr2;
9f8fe504 8301 sregs->cr3 = kvm_read_cr3(vcpu);
fc78f519 8302 sregs->cr4 = kvm_read_cr4(vcpu);
2d3ad1f4 8303 sregs->cr8 = kvm_get_cr8(vcpu);
f6801dff 8304 sregs->efer = vcpu->arch.efer;
b6c7a5dc
HB
8305 sregs->apic_base = kvm_get_apic_base(vcpu);
8306
0e96f31e 8307 memset(sregs->interrupt_bitmap, 0, sizeof(sregs->interrupt_bitmap));
b6c7a5dc 8308
04140b41 8309 if (vcpu->arch.interrupt.injected && !vcpu->arch.interrupt.soft)
14d0bc1f
GN
8310 set_bit(vcpu->arch.interrupt.nr,
8311 (unsigned long *)sregs->interrupt_bitmap);
01643c51 8312}
16d7a191 8313
01643c51
KH
8314int kvm_arch_vcpu_ioctl_get_sregs(struct kvm_vcpu *vcpu,
8315 struct kvm_sregs *sregs)
8316{
8317 vcpu_load(vcpu);
8318 __get_sregs(vcpu, sregs);
bcdec41c 8319 vcpu_put(vcpu);
b6c7a5dc
HB
8320 return 0;
8321}
8322
62d9f0db
MT
8323int kvm_arch_vcpu_ioctl_get_mpstate(struct kvm_vcpu *vcpu,
8324 struct kvm_mp_state *mp_state)
8325{
fd232561
CD
8326 vcpu_load(vcpu);
8327
66450a21 8328 kvm_apic_accept_events(vcpu);
6aef266c
SV
8329 if (vcpu->arch.mp_state == KVM_MP_STATE_HALTED &&
8330 vcpu->arch.pv.pv_unhalted)
8331 mp_state->mp_state = KVM_MP_STATE_RUNNABLE;
8332 else
8333 mp_state->mp_state = vcpu->arch.mp_state;
8334
fd232561 8335 vcpu_put(vcpu);
62d9f0db
MT
8336 return 0;
8337}
8338
8339int kvm_arch_vcpu_ioctl_set_mpstate(struct kvm_vcpu *vcpu,
8340 struct kvm_mp_state *mp_state)
8341{
e83dff5e
CD
8342 int ret = -EINVAL;
8343
8344 vcpu_load(vcpu);
8345
bce87cce 8346 if (!lapic_in_kernel(vcpu) &&
66450a21 8347 mp_state->mp_state != KVM_MP_STATE_RUNNABLE)
e83dff5e 8348 goto out;
66450a21 8349
28bf2888
DH
8350 /* INITs are latched while in SMM */
8351 if ((is_smm(vcpu) || vcpu->arch.smi_pending) &&
8352 (mp_state->mp_state == KVM_MP_STATE_SIPI_RECEIVED ||
8353 mp_state->mp_state == KVM_MP_STATE_INIT_RECEIVED))
e83dff5e 8354 goto out;
28bf2888 8355
66450a21
JK
8356 if (mp_state->mp_state == KVM_MP_STATE_SIPI_RECEIVED) {
8357 vcpu->arch.mp_state = KVM_MP_STATE_INIT_RECEIVED;
8358 set_bit(KVM_APIC_SIPI, &vcpu->arch.apic->pending_events);
8359 } else
8360 vcpu->arch.mp_state = mp_state->mp_state;
3842d135 8361 kvm_make_request(KVM_REQ_EVENT, vcpu);
e83dff5e
CD
8362
8363 ret = 0;
8364out:
8365 vcpu_put(vcpu);
8366 return ret;
62d9f0db
MT
8367}
8368
7f3d35fd
KW
8369int kvm_task_switch(struct kvm_vcpu *vcpu, u16 tss_selector, int idt_index,
8370 int reason, bool has_error_code, u32 error_code)
b6c7a5dc 8371{
9d74191a 8372 struct x86_emulate_ctxt *ctxt = &vcpu->arch.emulate_ctxt;
8ec4722d 8373 int ret;
e01c2426 8374
8ec4722d 8375 init_emulate_ctxt(vcpu);
c697518a 8376
7f3d35fd 8377 ret = emulator_task_switch(ctxt, tss_selector, idt_index, reason,
9d74191a 8378 has_error_code, error_code);
c697518a 8379
c697518a 8380 if (ret)
19d04437 8381 return EMULATE_FAIL;
37817f29 8382
9d74191a
TY
8383 kvm_rip_write(vcpu, ctxt->eip);
8384 kvm_set_rflags(vcpu, ctxt->eflags);
3842d135 8385 kvm_make_request(KVM_REQ_EVENT, vcpu);
19d04437 8386 return EMULATE_DONE;
37817f29
IE
8387}
8388EXPORT_SYMBOL_GPL(kvm_task_switch);
8389
3140c156 8390static int kvm_valid_sregs(struct kvm_vcpu *vcpu, struct kvm_sregs *sregs)
f2981033 8391{
74fec5b9
TL
8392 if (!guest_cpuid_has(vcpu, X86_FEATURE_XSAVE) &&
8393 (sregs->cr4 & X86_CR4_OSXSAVE))
8394 return -EINVAL;
8395
37b95951 8396 if ((sregs->efer & EFER_LME) && (sregs->cr0 & X86_CR0_PG)) {
f2981033
LT
8397 /*
8398 * When EFER.LME and CR0.PG are set, the processor is in
8399 * 64-bit mode (though maybe in a 32-bit code segment).
8400 * CR4.PAE and EFER.LMA must be set.
8401 */
37b95951 8402 if (!(sregs->cr4 & X86_CR4_PAE)
f2981033
LT
8403 || !(sregs->efer & EFER_LMA))
8404 return -EINVAL;
8405 } else {
8406 /*
8407 * Not in 64-bit mode: EFER.LMA is clear and the code
8408 * segment cannot be 64-bit.
8409 */
8410 if (sregs->efer & EFER_LMA || sregs->cs.l)
8411 return -EINVAL;
8412 }
8413
8414 return 0;
8415}
8416
01643c51 8417static int __set_sregs(struct kvm_vcpu *vcpu, struct kvm_sregs *sregs)
b6c7a5dc 8418{
58cb628d 8419 struct msr_data apic_base_msr;
b6c7a5dc 8420 int mmu_reset_needed = 0;
c4d21882 8421 int cpuid_update_needed = 0;
63f42e02 8422 int pending_vec, max_bits, idx;
89a27f4d 8423 struct desc_ptr dt;
b4ef9d4e
CD
8424 int ret = -EINVAL;
8425
f2981033 8426 if (kvm_valid_sregs(vcpu, sregs))
8dbfb2bf 8427 goto out;
f2981033 8428
d3802286
JM
8429 apic_base_msr.data = sregs->apic_base;
8430 apic_base_msr.host_initiated = true;
8431 if (kvm_set_apic_base(vcpu, &apic_base_msr))
b4ef9d4e 8432 goto out;
6d1068b3 8433
89a27f4d
GN
8434 dt.size = sregs->idt.limit;
8435 dt.address = sregs->idt.base;
b6c7a5dc 8436 kvm_x86_ops->set_idt(vcpu, &dt);
89a27f4d
GN
8437 dt.size = sregs->gdt.limit;
8438 dt.address = sregs->gdt.base;
b6c7a5dc
HB
8439 kvm_x86_ops->set_gdt(vcpu, &dt);
8440
ad312c7c 8441 vcpu->arch.cr2 = sregs->cr2;
9f8fe504 8442 mmu_reset_needed |= kvm_read_cr3(vcpu) != sregs->cr3;
dc7e795e 8443 vcpu->arch.cr3 = sregs->cr3;
aff48baa 8444 __set_bit(VCPU_EXREG_CR3, (ulong *)&vcpu->arch.regs_avail);
b6c7a5dc 8445
2d3ad1f4 8446 kvm_set_cr8(vcpu, sregs->cr8);
b6c7a5dc 8447
f6801dff 8448 mmu_reset_needed |= vcpu->arch.efer != sregs->efer;
b6c7a5dc 8449 kvm_x86_ops->set_efer(vcpu, sregs->efer);
b6c7a5dc 8450
4d4ec087 8451 mmu_reset_needed |= kvm_read_cr0(vcpu) != sregs->cr0;
b6c7a5dc 8452 kvm_x86_ops->set_cr0(vcpu, sregs->cr0);
d7306163 8453 vcpu->arch.cr0 = sregs->cr0;
b6c7a5dc 8454
fc78f519 8455 mmu_reset_needed |= kvm_read_cr4(vcpu) != sregs->cr4;
c4d21882
WH
8456 cpuid_update_needed |= ((kvm_read_cr4(vcpu) ^ sregs->cr4) &
8457 (X86_CR4_OSXSAVE | X86_CR4_PKE));
b6c7a5dc 8458 kvm_x86_ops->set_cr4(vcpu, sregs->cr4);
c4d21882 8459 if (cpuid_update_needed)
00b27a3e 8460 kvm_update_cpuid(vcpu);
63f42e02
XG
8461
8462 idx = srcu_read_lock(&vcpu->kvm->srcu);
d35b34a9 8463 if (!is_long_mode(vcpu) && is_pae(vcpu) && is_paging(vcpu)) {
9f8fe504 8464 load_pdptrs(vcpu, vcpu->arch.walk_mmu, kvm_read_cr3(vcpu));
7c93be44
MT
8465 mmu_reset_needed = 1;
8466 }
63f42e02 8467 srcu_read_unlock(&vcpu->kvm->srcu, idx);
b6c7a5dc
HB
8468
8469 if (mmu_reset_needed)
8470 kvm_mmu_reset_context(vcpu);
8471
a50abc3b 8472 max_bits = KVM_NR_INTERRUPTS;
923c61bb
GN
8473 pending_vec = find_first_bit(
8474 (const unsigned long *)sregs->interrupt_bitmap, max_bits);
8475 if (pending_vec < max_bits) {
66fd3f7f 8476 kvm_queue_interrupt(vcpu, pending_vec, false);
923c61bb 8477 pr_debug("Set back pending irq %d\n", pending_vec);
b6c7a5dc
HB
8478 }
8479
3e6e0aab
GT
8480 kvm_set_segment(vcpu, &sregs->cs, VCPU_SREG_CS);
8481 kvm_set_segment(vcpu, &sregs->ds, VCPU_SREG_DS);
8482 kvm_set_segment(vcpu, &sregs->es, VCPU_SREG_ES);
8483 kvm_set_segment(vcpu, &sregs->fs, VCPU_SREG_FS);
8484 kvm_set_segment(vcpu, &sregs->gs, VCPU_SREG_GS);
8485 kvm_set_segment(vcpu, &sregs->ss, VCPU_SREG_SS);
b6c7a5dc 8486
3e6e0aab
GT
8487 kvm_set_segment(vcpu, &sregs->tr, VCPU_SREG_TR);
8488 kvm_set_segment(vcpu, &sregs->ldt, VCPU_SREG_LDTR);
b6c7a5dc 8489
5f0269f5
ME
8490 update_cr8_intercept(vcpu);
8491
9c3e4aab 8492 /* Older userspace won't unhalt the vcpu on reset. */
c5af89b6 8493 if (kvm_vcpu_is_bsp(vcpu) && kvm_rip_read(vcpu) == 0xfff0 &&
9c3e4aab 8494 sregs->cs.selector == 0xf000 && sregs->cs.base == 0xffff0000 &&
3eeb3288 8495 !is_protmode(vcpu))
9c3e4aab
MT
8496 vcpu->arch.mp_state = KVM_MP_STATE_RUNNABLE;
8497
3842d135
AK
8498 kvm_make_request(KVM_REQ_EVENT, vcpu);
8499
b4ef9d4e
CD
8500 ret = 0;
8501out:
01643c51
KH
8502 return ret;
8503}
8504
8505int kvm_arch_vcpu_ioctl_set_sregs(struct kvm_vcpu *vcpu,
8506 struct kvm_sregs *sregs)
8507{
8508 int ret;
8509
8510 vcpu_load(vcpu);
8511 ret = __set_sregs(vcpu, sregs);
b4ef9d4e
CD
8512 vcpu_put(vcpu);
8513 return ret;
b6c7a5dc
HB
8514}
8515
d0bfb940
JK
8516int kvm_arch_vcpu_ioctl_set_guest_debug(struct kvm_vcpu *vcpu,
8517 struct kvm_guest_debug *dbg)
b6c7a5dc 8518{
355be0b9 8519 unsigned long rflags;
ae675ef0 8520 int i, r;
b6c7a5dc 8521
66b56562
CD
8522 vcpu_load(vcpu);
8523
4f926bf2
JK
8524 if (dbg->control & (KVM_GUESTDBG_INJECT_DB | KVM_GUESTDBG_INJECT_BP)) {
8525 r = -EBUSY;
8526 if (vcpu->arch.exception.pending)
2122ff5e 8527 goto out;
4f926bf2
JK
8528 if (dbg->control & KVM_GUESTDBG_INJECT_DB)
8529 kvm_queue_exception(vcpu, DB_VECTOR);
8530 else
8531 kvm_queue_exception(vcpu, BP_VECTOR);
8532 }
8533
91586a3b
JK
8534 /*
8535 * Read rflags as long as potentially injected trace flags are still
8536 * filtered out.
8537 */
8538 rflags = kvm_get_rflags(vcpu);
355be0b9
JK
8539
8540 vcpu->guest_debug = dbg->control;
8541 if (!(vcpu->guest_debug & KVM_GUESTDBG_ENABLE))
8542 vcpu->guest_debug = 0;
8543
8544 if (vcpu->guest_debug & KVM_GUESTDBG_USE_HW_BP) {
ae675ef0
JK
8545 for (i = 0; i < KVM_NR_DB_REGS; ++i)
8546 vcpu->arch.eff_db[i] = dbg->arch.debugreg[i];
c8639010 8547 vcpu->arch.guest_debug_dr7 = dbg->arch.debugreg[7];
ae675ef0
JK
8548 } else {
8549 for (i = 0; i < KVM_NR_DB_REGS; i++)
8550 vcpu->arch.eff_db[i] = vcpu->arch.db[i];
ae675ef0 8551 }
c8639010 8552 kvm_update_dr7(vcpu);
ae675ef0 8553
f92653ee
JK
8554 if (vcpu->guest_debug & KVM_GUESTDBG_SINGLESTEP)
8555 vcpu->arch.singlestep_rip = kvm_rip_read(vcpu) +
8556 get_segment_base(vcpu, VCPU_SREG_CS);
94fe45da 8557
91586a3b
JK
8558 /*
8559 * Trigger an rflags update that will inject or remove the trace
8560 * flags.
8561 */
8562 kvm_set_rflags(vcpu, rflags);
b6c7a5dc 8563
a96036b8 8564 kvm_x86_ops->update_bp_intercept(vcpu);
b6c7a5dc 8565
4f926bf2 8566 r = 0;
d0bfb940 8567
2122ff5e 8568out:
66b56562 8569 vcpu_put(vcpu);
b6c7a5dc
HB
8570 return r;
8571}
8572
8b006791
ZX
8573/*
8574 * Translate a guest virtual address to a guest physical address.
8575 */
8576int kvm_arch_vcpu_ioctl_translate(struct kvm_vcpu *vcpu,
8577 struct kvm_translation *tr)
8578{
8579 unsigned long vaddr = tr->linear_address;
8580 gpa_t gpa;
f656ce01 8581 int idx;
8b006791 8582
1da5b61d
CD
8583 vcpu_load(vcpu);
8584
f656ce01 8585 idx = srcu_read_lock(&vcpu->kvm->srcu);
1871c602 8586 gpa = kvm_mmu_gva_to_gpa_system(vcpu, vaddr, NULL);
f656ce01 8587 srcu_read_unlock(&vcpu->kvm->srcu, idx);
8b006791
ZX
8588 tr->physical_address = gpa;
8589 tr->valid = gpa != UNMAPPED_GVA;
8590 tr->writeable = 1;
8591 tr->usermode = 0;
8b006791 8592
1da5b61d 8593 vcpu_put(vcpu);
8b006791
ZX
8594 return 0;
8595}
8596
d0752060
HB
8597int kvm_arch_vcpu_ioctl_get_fpu(struct kvm_vcpu *vcpu, struct kvm_fpu *fpu)
8598{
1393123e 8599 struct fxregs_state *fxsave;
d0752060 8600
1393123e 8601 vcpu_load(vcpu);
d0752060 8602
b666a4b6 8603 fxsave = &vcpu->arch.guest_fpu->state.fxsave;
d0752060
HB
8604 memcpy(fpu->fpr, fxsave->st_space, 128);
8605 fpu->fcw = fxsave->cwd;
8606 fpu->fsw = fxsave->swd;
8607 fpu->ftwx = fxsave->twd;
8608 fpu->last_opcode = fxsave->fop;
8609 fpu->last_ip = fxsave->rip;
8610 fpu->last_dp = fxsave->rdp;
0e96f31e 8611 memcpy(fpu->xmm, fxsave->xmm_space, sizeof(fxsave->xmm_space));
d0752060 8612
1393123e 8613 vcpu_put(vcpu);
d0752060
HB
8614 return 0;
8615}
8616
8617int kvm_arch_vcpu_ioctl_set_fpu(struct kvm_vcpu *vcpu, struct kvm_fpu *fpu)
8618{
6a96bc7f
CD
8619 struct fxregs_state *fxsave;
8620
8621 vcpu_load(vcpu);
8622
b666a4b6 8623 fxsave = &vcpu->arch.guest_fpu->state.fxsave;
d0752060 8624
d0752060
HB
8625 memcpy(fxsave->st_space, fpu->fpr, 128);
8626 fxsave->cwd = fpu->fcw;
8627 fxsave->swd = fpu->fsw;
8628 fxsave->twd = fpu->ftwx;
8629 fxsave->fop = fpu->last_opcode;
8630 fxsave->rip = fpu->last_ip;
8631 fxsave->rdp = fpu->last_dp;
0e96f31e 8632 memcpy(fxsave->xmm_space, fpu->xmm, sizeof(fxsave->xmm_space));
d0752060 8633
6a96bc7f 8634 vcpu_put(vcpu);
d0752060
HB
8635 return 0;
8636}
8637
01643c51
KH
8638static void store_regs(struct kvm_vcpu *vcpu)
8639{
8640 BUILD_BUG_ON(sizeof(struct kvm_sync_regs) > SYNC_REGS_SIZE_BYTES);
8641
8642 if (vcpu->run->kvm_valid_regs & KVM_SYNC_X86_REGS)
8643 __get_regs(vcpu, &vcpu->run->s.regs.regs);
8644
8645 if (vcpu->run->kvm_valid_regs & KVM_SYNC_X86_SREGS)
8646 __get_sregs(vcpu, &vcpu->run->s.regs.sregs);
8647
8648 if (vcpu->run->kvm_valid_regs & KVM_SYNC_X86_EVENTS)
8649 kvm_vcpu_ioctl_x86_get_vcpu_events(
8650 vcpu, &vcpu->run->s.regs.events);
8651}
8652
8653static int sync_regs(struct kvm_vcpu *vcpu)
8654{
8655 if (vcpu->run->kvm_dirty_regs & ~KVM_SYNC_X86_VALID_FIELDS)
8656 return -EINVAL;
8657
8658 if (vcpu->run->kvm_dirty_regs & KVM_SYNC_X86_REGS) {
8659 __set_regs(vcpu, &vcpu->run->s.regs.regs);
8660 vcpu->run->kvm_dirty_regs &= ~KVM_SYNC_X86_REGS;
8661 }
8662 if (vcpu->run->kvm_dirty_regs & KVM_SYNC_X86_SREGS) {
8663 if (__set_sregs(vcpu, &vcpu->run->s.regs.sregs))
8664 return -EINVAL;
8665 vcpu->run->kvm_dirty_regs &= ~KVM_SYNC_X86_SREGS;
8666 }
8667 if (vcpu->run->kvm_dirty_regs & KVM_SYNC_X86_EVENTS) {
8668 if (kvm_vcpu_ioctl_x86_set_vcpu_events(
8669 vcpu, &vcpu->run->s.regs.events))
8670 return -EINVAL;
8671 vcpu->run->kvm_dirty_regs &= ~KVM_SYNC_X86_EVENTS;
8672 }
8673
8674 return 0;
8675}
8676
0ee6a517 8677static void fx_init(struct kvm_vcpu *vcpu)
d0752060 8678{
b666a4b6 8679 fpstate_init(&vcpu->arch.guest_fpu->state);
782511b0 8680 if (boot_cpu_has(X86_FEATURE_XSAVES))
b666a4b6 8681 vcpu->arch.guest_fpu->state.xsave.header.xcomp_bv =
df1daba7 8682 host_xcr0 | XSTATE_COMPACTION_ENABLED;
d0752060 8683
2acf923e
DC
8684 /*
8685 * Ensure guest xcr0 is valid for loading
8686 */
d91cab78 8687 vcpu->arch.xcr0 = XFEATURE_MASK_FP;
2acf923e 8688
ad312c7c 8689 vcpu->arch.cr0 |= X86_CR0_ET;
d0752060 8690}
d0752060 8691
e9b11c17
ZX
8692void kvm_arch_vcpu_free(struct kvm_vcpu *vcpu)
8693{
bd768e14
IY
8694 void *wbinvd_dirty_mask = vcpu->arch.wbinvd_dirty_mask;
8695
12f9a48f 8696 kvmclock_reset(vcpu);
7f1ea208 8697
e9b11c17 8698 kvm_x86_ops->vcpu_free(vcpu);
bd768e14 8699 free_cpumask_var(wbinvd_dirty_mask);
e9b11c17
ZX
8700}
8701
8702struct kvm_vcpu *kvm_arch_vcpu_create(struct kvm *kvm,
8703 unsigned int id)
8704{
c447e76b
LL
8705 struct kvm_vcpu *vcpu;
8706
b0c39dc6 8707 if (kvm_check_tsc_unstable() && atomic_read(&kvm->online_vcpus) != 0)
6755bae8
ZA
8708 printk_once(KERN_WARNING
8709 "kvm: SMP vm created on host with unstable TSC; "
8710 "guest TSC will not be reliable\n");
c447e76b
LL
8711
8712 vcpu = kvm_x86_ops->vcpu_create(kvm, id);
8713
c447e76b 8714 return vcpu;
26e5215f 8715}
e9b11c17 8716
26e5215f
AK
8717int kvm_arch_vcpu_setup(struct kvm_vcpu *vcpu)
8718{
e53d88af 8719 vcpu->arch.msr_platform_info = MSR_PLATFORM_INFO_CPUID_FAULT;
19efffa2 8720 kvm_vcpu_mtrr_init(vcpu);
ec7660cc 8721 vcpu_load(vcpu);
d28bc9dd 8722 kvm_vcpu_reset(vcpu, false);
e1732991 8723 kvm_init_mmu(vcpu, false);
e9b11c17 8724 vcpu_put(vcpu);
ec7660cc 8725 return 0;
e9b11c17
ZX
8726}
8727
31928aa5 8728void kvm_arch_vcpu_postcreate(struct kvm_vcpu *vcpu)
42897d86 8729{
8fe8ab46 8730 struct msr_data msr;
332967a3 8731 struct kvm *kvm = vcpu->kvm;
42897d86 8732
d3457c87
RK
8733 kvm_hv_vcpu_postcreate(vcpu);
8734
ec7660cc 8735 if (mutex_lock_killable(&vcpu->mutex))
31928aa5 8736 return;
ec7660cc 8737 vcpu_load(vcpu);
8fe8ab46
WA
8738 msr.data = 0x0;
8739 msr.index = MSR_IA32_TSC;
8740 msr.host_initiated = true;
8741 kvm_write_tsc(vcpu, &msr);
42897d86 8742 vcpu_put(vcpu);
ec7660cc 8743 mutex_unlock(&vcpu->mutex);
42897d86 8744
630994b3
MT
8745 if (!kvmclock_periodic_sync)
8746 return;
8747
332967a3
AJ
8748 schedule_delayed_work(&kvm->arch.kvmclock_sync_work,
8749 KVMCLOCK_SYNC_PERIOD);
42897d86
MT
8750}
8751
d40ccc62 8752void kvm_arch_vcpu_destroy(struct kvm_vcpu *vcpu)
e9b11c17 8753{
344d9588
GN
8754 vcpu->arch.apf.msr_val = 0;
8755
ec7660cc 8756 vcpu_load(vcpu);
e9b11c17
ZX
8757 kvm_mmu_unload(vcpu);
8758 vcpu_put(vcpu);
8759
8760 kvm_x86_ops->vcpu_free(vcpu);
8761}
8762
d28bc9dd 8763void kvm_vcpu_reset(struct kvm_vcpu *vcpu, bool init_event)
e9b11c17 8764{
b7e31be3
RK
8765 kvm_lapic_reset(vcpu, init_event);
8766
e69fab5d
PB
8767 vcpu->arch.hflags = 0;
8768
c43203ca 8769 vcpu->arch.smi_pending = 0;
52797bf9 8770 vcpu->arch.smi_count = 0;
7460fb4a
AK
8771 atomic_set(&vcpu->arch.nmi_queued, 0);
8772 vcpu->arch.nmi_pending = 0;
448fa4a9 8773 vcpu->arch.nmi_injected = false;
5f7552d4
NA
8774 kvm_clear_interrupt_queue(vcpu);
8775 kvm_clear_exception_queue(vcpu);
664f8e26 8776 vcpu->arch.exception.pending = false;
448fa4a9 8777
42dbaa5a 8778 memset(vcpu->arch.db, 0, sizeof(vcpu->arch.db));
ae561ede 8779 kvm_update_dr0123(vcpu);
6f43ed01 8780 vcpu->arch.dr6 = DR6_INIT;
73aaf249 8781 kvm_update_dr6(vcpu);
42dbaa5a 8782 vcpu->arch.dr7 = DR7_FIXED_1;
c8639010 8783 kvm_update_dr7(vcpu);
42dbaa5a 8784
1119022c
NA
8785 vcpu->arch.cr2 = 0;
8786
3842d135 8787 kvm_make_request(KVM_REQ_EVENT, vcpu);
344d9588 8788 vcpu->arch.apf.msr_val = 0;
c9aaa895 8789 vcpu->arch.st.msr_val = 0;
3842d135 8790
12f9a48f
GC
8791 kvmclock_reset(vcpu);
8792
af585b92
GN
8793 kvm_clear_async_pf_completion_queue(vcpu);
8794 kvm_async_pf_hash_reset(vcpu);
8795 vcpu->arch.apf.halted = false;
3842d135 8796
a554d207
WL
8797 if (kvm_mpx_supported()) {
8798 void *mpx_state_buffer;
8799
8800 /*
8801 * To avoid have the INIT path from kvm_apic_has_events() that be
8802 * called with loaded FPU and does not let userspace fix the state.
8803 */
f775b13e
RR
8804 if (init_event)
8805 kvm_put_guest_fpu(vcpu);
b666a4b6 8806 mpx_state_buffer = get_xsave_addr(&vcpu->arch.guest_fpu->state.xsave,
a554d207
WL
8807 XFEATURE_MASK_BNDREGS);
8808 if (mpx_state_buffer)
8809 memset(mpx_state_buffer, 0, sizeof(struct mpx_bndreg_state));
b666a4b6 8810 mpx_state_buffer = get_xsave_addr(&vcpu->arch.guest_fpu->state.xsave,
a554d207
WL
8811 XFEATURE_MASK_BNDCSR);
8812 if (mpx_state_buffer)
8813 memset(mpx_state_buffer, 0, sizeof(struct mpx_bndcsr));
f775b13e
RR
8814 if (init_event)
8815 kvm_load_guest_fpu(vcpu);
a554d207
WL
8816 }
8817
64d60670 8818 if (!init_event) {
d28bc9dd 8819 kvm_pmu_reset(vcpu);
64d60670 8820 vcpu->arch.smbase = 0x30000;
db2336a8 8821
db2336a8 8822 vcpu->arch.msr_misc_features_enables = 0;
a554d207
WL
8823
8824 vcpu->arch.xcr0 = XFEATURE_MASK_FP;
64d60670 8825 }
f5132b01 8826
66f7b72e
JS
8827 memset(vcpu->arch.regs, 0, sizeof(vcpu->arch.regs));
8828 vcpu->arch.regs_avail = ~0;
8829 vcpu->arch.regs_dirty = ~0;
8830
a554d207
WL
8831 vcpu->arch.ia32_xss = 0;
8832
d28bc9dd 8833 kvm_x86_ops->vcpu_reset(vcpu, init_event);
e9b11c17
ZX
8834}
8835
2b4a273b 8836void kvm_vcpu_deliver_sipi_vector(struct kvm_vcpu *vcpu, u8 vector)
66450a21
JK
8837{
8838 struct kvm_segment cs;
8839
8840 kvm_get_segment(vcpu, &cs, VCPU_SREG_CS);
8841 cs.selector = vector << 8;
8842 cs.base = vector << 12;
8843 kvm_set_segment(vcpu, &cs, VCPU_SREG_CS);
8844 kvm_rip_write(vcpu, 0);
e9b11c17
ZX
8845}
8846
13a34e06 8847int kvm_arch_hardware_enable(void)
e9b11c17 8848{
ca84d1a2
ZA
8849 struct kvm *kvm;
8850 struct kvm_vcpu *vcpu;
8851 int i;
0dd6a6ed
ZA
8852 int ret;
8853 u64 local_tsc;
8854 u64 max_tsc = 0;
8855 bool stable, backwards_tsc = false;
18863bdd
AK
8856
8857 kvm_shared_msr_cpu_online();
13a34e06 8858 ret = kvm_x86_ops->hardware_enable();
0dd6a6ed
ZA
8859 if (ret != 0)
8860 return ret;
8861
4ea1636b 8862 local_tsc = rdtsc();
b0c39dc6 8863 stable = !kvm_check_tsc_unstable();
0dd6a6ed
ZA
8864 list_for_each_entry(kvm, &vm_list, vm_list) {
8865 kvm_for_each_vcpu(i, vcpu, kvm) {
8866 if (!stable && vcpu->cpu == smp_processor_id())
105b21bb 8867 kvm_make_request(KVM_REQ_CLOCK_UPDATE, vcpu);
0dd6a6ed
ZA
8868 if (stable && vcpu->arch.last_host_tsc > local_tsc) {
8869 backwards_tsc = true;
8870 if (vcpu->arch.last_host_tsc > max_tsc)
8871 max_tsc = vcpu->arch.last_host_tsc;
8872 }
8873 }
8874 }
8875
8876 /*
8877 * Sometimes, even reliable TSCs go backwards. This happens on
8878 * platforms that reset TSC during suspend or hibernate actions, but
8879 * maintain synchronization. We must compensate. Fortunately, we can
8880 * detect that condition here, which happens early in CPU bringup,
8881 * before any KVM threads can be running. Unfortunately, we can't
8882 * bring the TSCs fully up to date with real time, as we aren't yet far
8883 * enough into CPU bringup that we know how much real time has actually
108b249c 8884 * elapsed; our helper function, ktime_get_boot_ns() will be using boot
0dd6a6ed
ZA
8885 * variables that haven't been updated yet.
8886 *
8887 * So we simply find the maximum observed TSC above, then record the
8888 * adjustment to TSC in each VCPU. When the VCPU later gets loaded,
8889 * the adjustment will be applied. Note that we accumulate
8890 * adjustments, in case multiple suspend cycles happen before some VCPU
8891 * gets a chance to run again. In the event that no KVM threads get a
8892 * chance to run, we will miss the entire elapsed period, as we'll have
8893 * reset last_host_tsc, so VCPUs will not have the TSC adjusted and may
8894 * loose cycle time. This isn't too big a deal, since the loss will be
8895 * uniform across all VCPUs (not to mention the scenario is extremely
8896 * unlikely). It is possible that a second hibernate recovery happens
8897 * much faster than a first, causing the observed TSC here to be
8898 * smaller; this would require additional padding adjustment, which is
8899 * why we set last_host_tsc to the local tsc observed here.
8900 *
8901 * N.B. - this code below runs only on platforms with reliable TSC,
8902 * as that is the only way backwards_tsc is set above. Also note
8903 * that this runs for ALL vcpus, which is not a bug; all VCPUs should
8904 * have the same delta_cyc adjustment applied if backwards_tsc
8905 * is detected. Note further, this adjustment is only done once,
8906 * as we reset last_host_tsc on all VCPUs to stop this from being
8907 * called multiple times (one for each physical CPU bringup).
8908 *
4a969980 8909 * Platforms with unreliable TSCs don't have to deal with this, they
0dd6a6ed
ZA
8910 * will be compensated by the logic in vcpu_load, which sets the TSC to
8911 * catchup mode. This will catchup all VCPUs to real time, but cannot
8912 * guarantee that they stay in perfect synchronization.
8913 */
8914 if (backwards_tsc) {
8915 u64 delta_cyc = max_tsc - local_tsc;
8916 list_for_each_entry(kvm, &vm_list, vm_list) {
a826faf1 8917 kvm->arch.backwards_tsc_observed = true;
0dd6a6ed
ZA
8918 kvm_for_each_vcpu(i, vcpu, kvm) {
8919 vcpu->arch.tsc_offset_adjustment += delta_cyc;
8920 vcpu->arch.last_host_tsc = local_tsc;
105b21bb 8921 kvm_make_request(KVM_REQ_MASTERCLOCK_UPDATE, vcpu);
0dd6a6ed
ZA
8922 }
8923
8924 /*
8925 * We have to disable TSC offset matching.. if you were
8926 * booting a VM while issuing an S4 host suspend....
8927 * you may have some problem. Solving this issue is
8928 * left as an exercise to the reader.
8929 */
8930 kvm->arch.last_tsc_nsec = 0;
8931 kvm->arch.last_tsc_write = 0;
8932 }
8933
8934 }
8935 return 0;
e9b11c17
ZX
8936}
8937
13a34e06 8938void kvm_arch_hardware_disable(void)
e9b11c17 8939{
13a34e06
RK
8940 kvm_x86_ops->hardware_disable();
8941 drop_user_return_notifiers();
e9b11c17
ZX
8942}
8943
8944int kvm_arch_hardware_setup(void)
8945{
9e9c3fe4
NA
8946 int r;
8947
8948 r = kvm_x86_ops->hardware_setup();
8949 if (r != 0)
8950 return r;
8951
35181e86
HZ
8952 if (kvm_has_tsc_control) {
8953 /*
8954 * Make sure the user can only configure tsc_khz values that
8955 * fit into a signed integer.
273ba457 8956 * A min value is not calculated because it will always
35181e86
HZ
8957 * be 1 on all machines.
8958 */
8959 u64 max = min(0x7fffffffULL,
8960 __scale_tsc(kvm_max_tsc_scaling_ratio, tsc_khz));
8961 kvm_max_guest_tsc_khz = max;
8962
ad721883 8963 kvm_default_tsc_scaling_ratio = 1ULL << kvm_tsc_scaling_ratio_frac_bits;
35181e86 8964 }
ad721883 8965
9e9c3fe4
NA
8966 kvm_init_msr_list();
8967 return 0;
e9b11c17
ZX
8968}
8969
8970void kvm_arch_hardware_unsetup(void)
8971{
8972 kvm_x86_ops->hardware_unsetup();
8973}
8974
8975void kvm_arch_check_processor_compat(void *rtn)
8976{
8977 kvm_x86_ops->check_processor_compatibility(rtn);
d71ba788
PB
8978}
8979
8980bool kvm_vcpu_is_reset_bsp(struct kvm_vcpu *vcpu)
8981{
8982 return vcpu->kvm->arch.bsp_vcpu_id == vcpu->vcpu_id;
8983}
8984EXPORT_SYMBOL_GPL(kvm_vcpu_is_reset_bsp);
8985
8986bool kvm_vcpu_is_bsp(struct kvm_vcpu *vcpu)
8987{
8988 return (vcpu->arch.apic_base & MSR_IA32_APICBASE_BSP) != 0;
e9b11c17
ZX
8989}
8990
54e9818f 8991struct static_key kvm_no_apic_vcpu __read_mostly;
bce87cce 8992EXPORT_SYMBOL_GPL(kvm_no_apic_vcpu);
54e9818f 8993
e9b11c17
ZX
8994int kvm_arch_vcpu_init(struct kvm_vcpu *vcpu)
8995{
8996 struct page *page;
e9b11c17
ZX
8997 int r;
8998
b2a05fef 8999 vcpu->arch.apicv_active = kvm_x86_ops->get_enable_apicv(vcpu);
9aabc88f 9000 vcpu->arch.emulate_ctxt.ops = &emulate_ops;
26de7988 9001 if (!irqchip_in_kernel(vcpu->kvm) || kvm_vcpu_is_reset_bsp(vcpu))
a4535290 9002 vcpu->arch.mp_state = KVM_MP_STATE_RUNNABLE;
e9b11c17 9003 else
a4535290 9004 vcpu->arch.mp_state = KVM_MP_STATE_UNINITIALIZED;
e9b11c17
ZX
9005
9006 page = alloc_page(GFP_KERNEL | __GFP_ZERO);
9007 if (!page) {
9008 r = -ENOMEM;
9009 goto fail;
9010 }
ad312c7c 9011 vcpu->arch.pio_data = page_address(page);
e9b11c17 9012
cc578287 9013 kvm_set_tsc_khz(vcpu, max_tsc_khz);
c285545f 9014
e9b11c17
ZX
9015 r = kvm_mmu_create(vcpu);
9016 if (r < 0)
9017 goto fail_free_pio_data;
9018
26de7988 9019 if (irqchip_in_kernel(vcpu->kvm)) {
e9b11c17
ZX
9020 r = kvm_create_lapic(vcpu);
9021 if (r < 0)
9022 goto fail_mmu_destroy;
54e9818f
GN
9023 } else
9024 static_key_slow_inc(&kvm_no_apic_vcpu);
e9b11c17 9025
890ca9ae
HY
9026 vcpu->arch.mce_banks = kzalloc(KVM_MAX_MCE_BANKS * sizeof(u64) * 4,
9027 GFP_KERNEL);
9028 if (!vcpu->arch.mce_banks) {
9029 r = -ENOMEM;
443c39bc 9030 goto fail_free_lapic;
890ca9ae
HY
9031 }
9032 vcpu->arch.mcg_cap = KVM_MAX_MCE_BANKS;
9033
f1797359
WY
9034 if (!zalloc_cpumask_var(&vcpu->arch.wbinvd_dirty_mask, GFP_KERNEL)) {
9035 r = -ENOMEM;
f5f48ee1 9036 goto fail_free_mce_banks;
f1797359 9037 }
f5f48ee1 9038
0ee6a517 9039 fx_init(vcpu);
66f7b72e 9040
4344ee98 9041 vcpu->arch.guest_xstate_size = XSAVE_HDR_SIZE + XSAVE_HDR_OFFSET;
d7876f1b 9042
5a4f55cd
EK
9043 vcpu->arch.maxphyaddr = cpuid_query_maxphyaddr(vcpu);
9044
74545705
RK
9045 vcpu->arch.pat = MSR_IA32_CR_PAT_DEFAULT;
9046
af585b92 9047 kvm_async_pf_hash_reset(vcpu);
f5132b01 9048 kvm_pmu_init(vcpu);
af585b92 9049
1c1a9ce9 9050 vcpu->arch.pending_external_vector = -1;
de63ad4c 9051 vcpu->arch.preempted_in_kernel = false;
1c1a9ce9 9052
5c919412
AS
9053 kvm_hv_vcpu_init(vcpu);
9054
e9b11c17 9055 return 0;
0ee6a517 9056
f5f48ee1
SY
9057fail_free_mce_banks:
9058 kfree(vcpu->arch.mce_banks);
443c39bc
WY
9059fail_free_lapic:
9060 kvm_free_lapic(vcpu);
e9b11c17
ZX
9061fail_mmu_destroy:
9062 kvm_mmu_destroy(vcpu);
9063fail_free_pio_data:
ad312c7c 9064 free_page((unsigned long)vcpu->arch.pio_data);
e9b11c17
ZX
9065fail:
9066 return r;
9067}
9068
9069void kvm_arch_vcpu_uninit(struct kvm_vcpu *vcpu)
9070{
f656ce01
MT
9071 int idx;
9072
1f4b34f8 9073 kvm_hv_vcpu_uninit(vcpu);
f5132b01 9074 kvm_pmu_destroy(vcpu);
36cb93fd 9075 kfree(vcpu->arch.mce_banks);
e9b11c17 9076 kvm_free_lapic(vcpu);
f656ce01 9077 idx = srcu_read_lock(&vcpu->kvm->srcu);
e9b11c17 9078 kvm_mmu_destroy(vcpu);
f656ce01 9079 srcu_read_unlock(&vcpu->kvm->srcu, idx);
ad312c7c 9080 free_page((unsigned long)vcpu->arch.pio_data);
35754c98 9081 if (!lapic_in_kernel(vcpu))
54e9818f 9082 static_key_slow_dec(&kvm_no_apic_vcpu);
e9b11c17 9083}
d19a9cd2 9084
e790d9ef
RK
9085void kvm_arch_sched_in(struct kvm_vcpu *vcpu, int cpu)
9086{
c595ceee 9087 vcpu->arch.l1tf_flush_l1d = true;
ae97a3b8 9088 kvm_x86_ops->sched_in(vcpu, cpu);
e790d9ef
RK
9089}
9090
e08b9637 9091int kvm_arch_init_vm(struct kvm *kvm, unsigned long type)
d19a9cd2 9092{
e08b9637
CO
9093 if (type)
9094 return -EINVAL;
9095
6ef768fa 9096 INIT_HLIST_HEAD(&kvm->arch.mask_notifier_list);
f05e70ac 9097 INIT_LIST_HEAD(&kvm->arch.active_mmu_pages);
365c8868 9098 INIT_LIST_HEAD(&kvm->arch.zapped_obsolete_pages);
4d5c5d0f 9099 INIT_LIST_HEAD(&kvm->arch.assigned_dev_head);
e0f0bbc5 9100 atomic_set(&kvm->arch.noncoherent_dma_count, 0);
d19a9cd2 9101
5550af4d
SY
9102 /* Reserve bit 0 of irq_sources_bitmap for userspace irq source */
9103 set_bit(KVM_USERSPACE_IRQ_SOURCE_ID, &kvm->arch.irq_sources_bitmap);
7a84428a
AW
9104 /* Reserve bit 1 of irq_sources_bitmap for irqfd-resampler */
9105 set_bit(KVM_IRQFD_RESAMPLE_IRQ_SOURCE_ID,
9106 &kvm->arch.irq_sources_bitmap);
5550af4d 9107
038f8c11 9108 raw_spin_lock_init(&kvm->arch.tsc_write_lock);
1e08ec4a 9109 mutex_init(&kvm->arch.apic_map_lock);
d828199e
MT
9110 spin_lock_init(&kvm->arch.pvclock_gtod_sync_lock);
9111
108b249c 9112 kvm->arch.kvmclock_offset = -ktime_get_boot_ns();
d828199e 9113 pvclock_update_vm_gtod_copy(kvm);
53f658b3 9114
6fbbde9a
DS
9115 kvm->arch.guest_can_read_msr_platform_info = true;
9116
7e44e449 9117 INIT_DELAYED_WORK(&kvm->arch.kvmclock_update_work, kvmclock_update_fn);
332967a3 9118 INIT_DELAYED_WORK(&kvm->arch.kvmclock_sync_work, kvmclock_sync_fn);
7e44e449 9119
cbc0236a 9120 kvm_hv_init_vm(kvm);
0eb05bf2 9121 kvm_page_track_init(kvm);
13d268ca 9122 kvm_mmu_init_vm(kvm);
0eb05bf2 9123
03543133
SS
9124 if (kvm_x86_ops->vm_init)
9125 return kvm_x86_ops->vm_init(kvm);
9126
d89f5eff 9127 return 0;
d19a9cd2
ZX
9128}
9129
9130static void kvm_unload_vcpu_mmu(struct kvm_vcpu *vcpu)
9131{
ec7660cc 9132 vcpu_load(vcpu);
d19a9cd2
ZX
9133 kvm_mmu_unload(vcpu);
9134 vcpu_put(vcpu);
9135}
9136
9137static void kvm_free_vcpus(struct kvm *kvm)
9138{
9139 unsigned int i;
988a2cae 9140 struct kvm_vcpu *vcpu;
d19a9cd2
ZX
9141
9142 /*
9143 * Unpin any mmu pages first.
9144 */
af585b92
GN
9145 kvm_for_each_vcpu(i, vcpu, kvm) {
9146 kvm_clear_async_pf_completion_queue(vcpu);
988a2cae 9147 kvm_unload_vcpu_mmu(vcpu);
af585b92 9148 }
988a2cae
GN
9149 kvm_for_each_vcpu(i, vcpu, kvm)
9150 kvm_arch_vcpu_free(vcpu);
9151
9152 mutex_lock(&kvm->lock);
9153 for (i = 0; i < atomic_read(&kvm->online_vcpus); i++)
9154 kvm->vcpus[i] = NULL;
d19a9cd2 9155
988a2cae
GN
9156 atomic_set(&kvm->online_vcpus, 0);
9157 mutex_unlock(&kvm->lock);
d19a9cd2
ZX
9158}
9159
ad8ba2cd
SY
9160void kvm_arch_sync_events(struct kvm *kvm)
9161{
332967a3 9162 cancel_delayed_work_sync(&kvm->arch.kvmclock_sync_work);
7e44e449 9163 cancel_delayed_work_sync(&kvm->arch.kvmclock_update_work);
aea924f6 9164 kvm_free_pit(kvm);
ad8ba2cd
SY
9165}
9166
1d8007bd 9167int __x86_set_memory_region(struct kvm *kvm, int id, gpa_t gpa, u32 size)
9da0e4d5
PB
9168{
9169 int i, r;
25188b99 9170 unsigned long hva;
f0d648bd
PB
9171 struct kvm_memslots *slots = kvm_memslots(kvm);
9172 struct kvm_memory_slot *slot, old;
9da0e4d5
PB
9173
9174 /* Called with kvm->slots_lock held. */
1d8007bd
PB
9175 if (WARN_ON(id >= KVM_MEM_SLOTS_NUM))
9176 return -EINVAL;
9da0e4d5 9177
f0d648bd
PB
9178 slot = id_to_memslot(slots, id);
9179 if (size) {
b21629da 9180 if (slot->npages)
f0d648bd
PB
9181 return -EEXIST;
9182
9183 /*
9184 * MAP_SHARED to prevent internal slot pages from being moved
9185 * by fork()/COW.
9186 */
9187 hva = vm_mmap(NULL, 0, size, PROT_READ | PROT_WRITE,
9188 MAP_SHARED | MAP_ANONYMOUS, 0);
9189 if (IS_ERR((void *)hva))
9190 return PTR_ERR((void *)hva);
9191 } else {
9192 if (!slot->npages)
9193 return 0;
9194
9195 hva = 0;
9196 }
9197
9198 old = *slot;
9da0e4d5 9199 for (i = 0; i < KVM_ADDRESS_SPACE_NUM; i++) {
1d8007bd 9200 struct kvm_userspace_memory_region m;
9da0e4d5 9201
1d8007bd
PB
9202 m.slot = id | (i << 16);
9203 m.flags = 0;
9204 m.guest_phys_addr = gpa;
f0d648bd 9205 m.userspace_addr = hva;
1d8007bd 9206 m.memory_size = size;
9da0e4d5
PB
9207 r = __kvm_set_memory_region(kvm, &m);
9208 if (r < 0)
9209 return r;
9210 }
9211
103c763c
EB
9212 if (!size)
9213 vm_munmap(old.userspace_addr, old.npages * PAGE_SIZE);
f0d648bd 9214
9da0e4d5
PB
9215 return 0;
9216}
9217EXPORT_SYMBOL_GPL(__x86_set_memory_region);
9218
1d8007bd 9219int x86_set_memory_region(struct kvm *kvm, int id, gpa_t gpa, u32 size)
9da0e4d5
PB
9220{
9221 int r;
9222
9223 mutex_lock(&kvm->slots_lock);
1d8007bd 9224 r = __x86_set_memory_region(kvm, id, gpa, size);
9da0e4d5
PB
9225 mutex_unlock(&kvm->slots_lock);
9226
9227 return r;
9228}
9229EXPORT_SYMBOL_GPL(x86_set_memory_region);
9230
d19a9cd2
ZX
9231void kvm_arch_destroy_vm(struct kvm *kvm)
9232{
27469d29
AH
9233 if (current->mm == kvm->mm) {
9234 /*
9235 * Free memory regions allocated on behalf of userspace,
9236 * unless the the memory map has changed due to process exit
9237 * or fd copying.
9238 */
1d8007bd
PB
9239 x86_set_memory_region(kvm, APIC_ACCESS_PAGE_PRIVATE_MEMSLOT, 0, 0);
9240 x86_set_memory_region(kvm, IDENTITY_PAGETABLE_PRIVATE_MEMSLOT, 0, 0);
9241 x86_set_memory_region(kvm, TSS_PRIVATE_MEMSLOT, 0, 0);
27469d29 9242 }
03543133
SS
9243 if (kvm_x86_ops->vm_destroy)
9244 kvm_x86_ops->vm_destroy(kvm);
c761159c
PX
9245 kvm_pic_destroy(kvm);
9246 kvm_ioapic_destroy(kvm);
d19a9cd2 9247 kvm_free_vcpus(kvm);
af1bae54 9248 kvfree(rcu_dereference_check(kvm->arch.apic_map, 1));
13d268ca 9249 kvm_mmu_uninit_vm(kvm);
2beb6dad 9250 kvm_page_track_cleanup(kvm);
cbc0236a 9251 kvm_hv_destroy_vm(kvm);
d19a9cd2 9252}
0de10343 9253
5587027c 9254void kvm_arch_free_memslot(struct kvm *kvm, struct kvm_memory_slot *free,
db3fe4eb
TY
9255 struct kvm_memory_slot *dont)
9256{
9257 int i;
9258
d89cc617
TY
9259 for (i = 0; i < KVM_NR_PAGE_SIZES; ++i) {
9260 if (!dont || free->arch.rmap[i] != dont->arch.rmap[i]) {
548ef284 9261 kvfree(free->arch.rmap[i]);
d89cc617 9262 free->arch.rmap[i] = NULL;
77d11309 9263 }
d89cc617
TY
9264 if (i == 0)
9265 continue;
9266
9267 if (!dont || free->arch.lpage_info[i - 1] !=
9268 dont->arch.lpage_info[i - 1]) {
548ef284 9269 kvfree(free->arch.lpage_info[i - 1]);
d89cc617 9270 free->arch.lpage_info[i - 1] = NULL;
db3fe4eb
TY
9271 }
9272 }
21ebbeda
XG
9273
9274 kvm_page_track_free_memslot(free, dont);
db3fe4eb
TY
9275}
9276
5587027c
AK
9277int kvm_arch_create_memslot(struct kvm *kvm, struct kvm_memory_slot *slot,
9278 unsigned long npages)
db3fe4eb
TY
9279{
9280 int i;
9281
d89cc617 9282 for (i = 0; i < KVM_NR_PAGE_SIZES; ++i) {
92f94f1e 9283 struct kvm_lpage_info *linfo;
db3fe4eb
TY
9284 unsigned long ugfn;
9285 int lpages;
d89cc617 9286 int level = i + 1;
db3fe4eb
TY
9287
9288 lpages = gfn_to_index(slot->base_gfn + npages - 1,
9289 slot->base_gfn, level) + 1;
9290
d89cc617 9291 slot->arch.rmap[i] =
778e1cdd
KC
9292 kvcalloc(lpages, sizeof(*slot->arch.rmap[i]),
9293 GFP_KERNEL);
d89cc617 9294 if (!slot->arch.rmap[i])
77d11309 9295 goto out_free;
d89cc617
TY
9296 if (i == 0)
9297 continue;
77d11309 9298
778e1cdd 9299 linfo = kvcalloc(lpages, sizeof(*linfo), GFP_KERNEL);
92f94f1e 9300 if (!linfo)
db3fe4eb
TY
9301 goto out_free;
9302
92f94f1e
XG
9303 slot->arch.lpage_info[i - 1] = linfo;
9304
db3fe4eb 9305 if (slot->base_gfn & (KVM_PAGES_PER_HPAGE(level) - 1))
92f94f1e 9306 linfo[0].disallow_lpage = 1;
db3fe4eb 9307 if ((slot->base_gfn + npages) & (KVM_PAGES_PER_HPAGE(level) - 1))
92f94f1e 9308 linfo[lpages - 1].disallow_lpage = 1;
db3fe4eb
TY
9309 ugfn = slot->userspace_addr >> PAGE_SHIFT;
9310 /*
9311 * If the gfn and userspace address are not aligned wrt each
9312 * other, or if explicitly asked to, disable large page
9313 * support for this slot
9314 */
9315 if ((slot->base_gfn ^ ugfn) & (KVM_PAGES_PER_HPAGE(level) - 1) ||
9316 !kvm_largepages_enabled()) {
9317 unsigned long j;
9318
9319 for (j = 0; j < lpages; ++j)
92f94f1e 9320 linfo[j].disallow_lpage = 1;
db3fe4eb
TY
9321 }
9322 }
9323
21ebbeda
XG
9324 if (kvm_page_track_create_memslot(slot, npages))
9325 goto out_free;
9326
db3fe4eb
TY
9327 return 0;
9328
9329out_free:
d89cc617 9330 for (i = 0; i < KVM_NR_PAGE_SIZES; ++i) {
548ef284 9331 kvfree(slot->arch.rmap[i]);
d89cc617
TY
9332 slot->arch.rmap[i] = NULL;
9333 if (i == 0)
9334 continue;
9335
548ef284 9336 kvfree(slot->arch.lpage_info[i - 1]);
d89cc617 9337 slot->arch.lpage_info[i - 1] = NULL;
db3fe4eb
TY
9338 }
9339 return -ENOMEM;
9340}
9341
15f46015 9342void kvm_arch_memslots_updated(struct kvm *kvm, struct kvm_memslots *slots)
e59dbe09 9343{
e6dff7d1
TY
9344 /*
9345 * memslots->generation has been incremented.
9346 * mmio generation may have reached its maximum value.
9347 */
54bf36aa 9348 kvm_mmu_invalidate_mmio_sptes(kvm, slots);
e59dbe09
TY
9349}
9350
f7784b8e
MT
9351int kvm_arch_prepare_memory_region(struct kvm *kvm,
9352 struct kvm_memory_slot *memslot,
09170a49 9353 const struct kvm_userspace_memory_region *mem,
7b6195a9 9354 enum kvm_mr_change change)
0de10343 9355{
f7784b8e
MT
9356 return 0;
9357}
9358
88178fd4
KH
9359static void kvm_mmu_slot_apply_flags(struct kvm *kvm,
9360 struct kvm_memory_slot *new)
9361{
9362 /* Still write protect RO slot */
9363 if (new->flags & KVM_MEM_READONLY) {
9364 kvm_mmu_slot_remove_write_access(kvm, new);
9365 return;
9366 }
9367
9368 /*
9369 * Call kvm_x86_ops dirty logging hooks when they are valid.
9370 *
9371 * kvm_x86_ops->slot_disable_log_dirty is called when:
9372 *
9373 * - KVM_MR_CREATE with dirty logging is disabled
9374 * - KVM_MR_FLAGS_ONLY with dirty logging is disabled in new flag
9375 *
9376 * The reason is, in case of PML, we need to set D-bit for any slots
9377 * with dirty logging disabled in order to eliminate unnecessary GPA
9378 * logging in PML buffer (and potential PML buffer full VMEXT). This
9379 * guarantees leaving PML enabled during guest's lifetime won't have
bdd303cb 9380 * any additional overhead from PML when guest is running with dirty
88178fd4
KH
9381 * logging disabled for memory slots.
9382 *
9383 * kvm_x86_ops->slot_enable_log_dirty is called when switching new slot
9384 * to dirty logging mode.
9385 *
9386 * If kvm_x86_ops dirty logging hooks are invalid, use write protect.
9387 *
9388 * In case of write protect:
9389 *
9390 * Write protect all pages for dirty logging.
9391 *
9392 * All the sptes including the large sptes which point to this
9393 * slot are set to readonly. We can not create any new large
9394 * spte on this slot until the end of the logging.
9395 *
9396 * See the comments in fast_page_fault().
9397 */
9398 if (new->flags & KVM_MEM_LOG_DIRTY_PAGES) {
9399 if (kvm_x86_ops->slot_enable_log_dirty)
9400 kvm_x86_ops->slot_enable_log_dirty(kvm, new);
9401 else
9402 kvm_mmu_slot_remove_write_access(kvm, new);
9403 } else {
9404 if (kvm_x86_ops->slot_disable_log_dirty)
9405 kvm_x86_ops->slot_disable_log_dirty(kvm, new);
9406 }
9407}
9408
f7784b8e 9409void kvm_arch_commit_memory_region(struct kvm *kvm,
09170a49 9410 const struct kvm_userspace_memory_region *mem,
8482644a 9411 const struct kvm_memory_slot *old,
f36f3f28 9412 const struct kvm_memory_slot *new,
8482644a 9413 enum kvm_mr_change change)
f7784b8e 9414{
8482644a 9415 int nr_mmu_pages = 0;
f7784b8e 9416
48c0e4e9
XG
9417 if (!kvm->arch.n_requested_mmu_pages)
9418 nr_mmu_pages = kvm_mmu_calculate_mmu_pages(kvm);
9419
48c0e4e9 9420 if (nr_mmu_pages)
0de10343 9421 kvm_mmu_change_mmu_pages(kvm, nr_mmu_pages);
1c91cad4 9422
3ea3b7fa
WL
9423 /*
9424 * Dirty logging tracks sptes in 4k granularity, meaning that large
9425 * sptes have to be split. If live migration is successful, the guest
9426 * in the source machine will be destroyed and large sptes will be
9427 * created in the destination. However, if the guest continues to run
9428 * in the source machine (for example if live migration fails), small
9429 * sptes will remain around and cause bad performance.
9430 *
9431 * Scan sptes if dirty logging has been stopped, dropping those
9432 * which can be collapsed into a single large-page spte. Later
9433 * page faults will create the large-page sptes.
9434 */
9435 if ((change != KVM_MR_DELETE) &&
9436 (old->flags & KVM_MEM_LOG_DIRTY_PAGES) &&
9437 !(new->flags & KVM_MEM_LOG_DIRTY_PAGES))
9438 kvm_mmu_zap_collapsible_sptes(kvm, new);
9439
c972f3b1 9440 /*
88178fd4 9441 * Set up write protection and/or dirty logging for the new slot.
c126d94f 9442 *
88178fd4
KH
9443 * For KVM_MR_DELETE and KVM_MR_MOVE, the shadow pages of old slot have
9444 * been zapped so no dirty logging staff is needed for old slot. For
9445 * KVM_MR_FLAGS_ONLY, the old slot is essentially the same one as the
9446 * new and it's also covered when dealing with the new slot.
f36f3f28
PB
9447 *
9448 * FIXME: const-ify all uses of struct kvm_memory_slot.
c972f3b1 9449 */
88178fd4 9450 if (change != KVM_MR_DELETE)
f36f3f28 9451 kvm_mmu_slot_apply_flags(kvm, (struct kvm_memory_slot *) new);
0de10343 9452}
1d737c8a 9453
2df72e9b 9454void kvm_arch_flush_shadow_all(struct kvm *kvm)
34d4cb8f 9455{
6ca18b69 9456 kvm_mmu_invalidate_zap_all_pages(kvm);
34d4cb8f
MT
9457}
9458
2df72e9b
MT
9459void kvm_arch_flush_shadow_memslot(struct kvm *kvm,
9460 struct kvm_memory_slot *slot)
9461{
ae7cd873 9462 kvm_page_track_flush_slot(kvm, slot);
2df72e9b
MT
9463}
9464
e6c67d8c
LA
9465static inline bool kvm_guest_apic_has_interrupt(struct kvm_vcpu *vcpu)
9466{
9467 return (is_guest_mode(vcpu) &&
9468 kvm_x86_ops->guest_apic_has_interrupt &&
9469 kvm_x86_ops->guest_apic_has_interrupt(vcpu));
9470}
9471
5d9bc648
PB
9472static inline bool kvm_vcpu_has_events(struct kvm_vcpu *vcpu)
9473{
9474 if (!list_empty_careful(&vcpu->async_pf.done))
9475 return true;
9476
9477 if (kvm_apic_has_events(vcpu))
9478 return true;
9479
9480 if (vcpu->arch.pv.pv_unhalted)
9481 return true;
9482
a5f01f8e
WL
9483 if (vcpu->arch.exception.pending)
9484 return true;
9485
47a66eed
Z
9486 if (kvm_test_request(KVM_REQ_NMI, vcpu) ||
9487 (vcpu->arch.nmi_pending &&
9488 kvm_x86_ops->nmi_allowed(vcpu)))
5d9bc648
PB
9489 return true;
9490
47a66eed
Z
9491 if (kvm_test_request(KVM_REQ_SMI, vcpu) ||
9492 (vcpu->arch.smi_pending && !is_smm(vcpu)))
73917739
PB
9493 return true;
9494
5d9bc648 9495 if (kvm_arch_interrupt_allowed(vcpu) &&
e6c67d8c
LA
9496 (kvm_cpu_has_interrupt(vcpu) ||
9497 kvm_guest_apic_has_interrupt(vcpu)))
5d9bc648
PB
9498 return true;
9499
1f4b34f8
AS
9500 if (kvm_hv_has_stimer_pending(vcpu))
9501 return true;
9502
5d9bc648
PB
9503 return false;
9504}
9505
1d737c8a
ZX
9506int kvm_arch_vcpu_runnable(struct kvm_vcpu *vcpu)
9507{
5d9bc648 9508 return kvm_vcpu_running(vcpu) || kvm_vcpu_has_events(vcpu);
1d737c8a 9509}
5736199a 9510
199b5763
LM
9511bool kvm_arch_vcpu_in_kernel(struct kvm_vcpu *vcpu)
9512{
de63ad4c 9513 return vcpu->arch.preempted_in_kernel;
199b5763
LM
9514}
9515
b6d33834 9516int kvm_arch_vcpu_should_kick(struct kvm_vcpu *vcpu)
5736199a 9517{
b6d33834 9518 return kvm_vcpu_exiting_guest_mode(vcpu) == IN_GUEST_MODE;
5736199a 9519}
78646121
GN
9520
9521int kvm_arch_interrupt_allowed(struct kvm_vcpu *vcpu)
9522{
9523 return kvm_x86_ops->interrupt_allowed(vcpu);
9524}
229456fc 9525
82b32774 9526unsigned long kvm_get_linear_rip(struct kvm_vcpu *vcpu)
f92653ee 9527{
82b32774
NA
9528 if (is_64_bit_mode(vcpu))
9529 return kvm_rip_read(vcpu);
9530 return (u32)(get_segment_base(vcpu, VCPU_SREG_CS) +
9531 kvm_rip_read(vcpu));
9532}
9533EXPORT_SYMBOL_GPL(kvm_get_linear_rip);
f92653ee 9534
82b32774
NA
9535bool kvm_is_linear_rip(struct kvm_vcpu *vcpu, unsigned long linear_rip)
9536{
9537 return kvm_get_linear_rip(vcpu) == linear_rip;
f92653ee
JK
9538}
9539EXPORT_SYMBOL_GPL(kvm_is_linear_rip);
9540
94fe45da
JK
9541unsigned long kvm_get_rflags(struct kvm_vcpu *vcpu)
9542{
9543 unsigned long rflags;
9544
9545 rflags = kvm_x86_ops->get_rflags(vcpu);
9546 if (vcpu->guest_debug & KVM_GUESTDBG_SINGLESTEP)
c310bac5 9547 rflags &= ~X86_EFLAGS_TF;
94fe45da
JK
9548 return rflags;
9549}
9550EXPORT_SYMBOL_GPL(kvm_get_rflags);
9551
6addfc42 9552static void __kvm_set_rflags(struct kvm_vcpu *vcpu, unsigned long rflags)
94fe45da
JK
9553{
9554 if (vcpu->guest_debug & KVM_GUESTDBG_SINGLESTEP &&
f92653ee 9555 kvm_is_linear_rip(vcpu, vcpu->arch.singlestep_rip))
c310bac5 9556 rflags |= X86_EFLAGS_TF;
94fe45da 9557 kvm_x86_ops->set_rflags(vcpu, rflags);
6addfc42
PB
9558}
9559
9560void kvm_set_rflags(struct kvm_vcpu *vcpu, unsigned long rflags)
9561{
9562 __kvm_set_rflags(vcpu, rflags);
3842d135 9563 kvm_make_request(KVM_REQ_EVENT, vcpu);
94fe45da
JK
9564}
9565EXPORT_SYMBOL_GPL(kvm_set_rflags);
9566
56028d08
GN
9567void kvm_arch_async_page_ready(struct kvm_vcpu *vcpu, struct kvm_async_pf *work)
9568{
9569 int r;
9570
44dd3ffa 9571 if ((vcpu->arch.mmu->direct_map != work->arch.direct_map) ||
f2e10669 9572 work->wakeup_all)
56028d08
GN
9573 return;
9574
9575 r = kvm_mmu_reload(vcpu);
9576 if (unlikely(r))
9577 return;
9578
44dd3ffa
VK
9579 if (!vcpu->arch.mmu->direct_map &&
9580 work->arch.cr3 != vcpu->arch.mmu->get_cr3(vcpu))
fb67e14f
XG
9581 return;
9582
44dd3ffa 9583 vcpu->arch.mmu->page_fault(vcpu, work->gva, 0, true);
56028d08
GN
9584}
9585
af585b92
GN
9586static inline u32 kvm_async_pf_hash_fn(gfn_t gfn)
9587{
9588 return hash_32(gfn & 0xffffffff, order_base_2(ASYNC_PF_PER_VCPU));
9589}
9590
9591static inline u32 kvm_async_pf_next_probe(u32 key)
9592{
9593 return (key + 1) & (roundup_pow_of_two(ASYNC_PF_PER_VCPU) - 1);
9594}
9595
9596static void kvm_add_async_pf_gfn(struct kvm_vcpu *vcpu, gfn_t gfn)
9597{
9598 u32 key = kvm_async_pf_hash_fn(gfn);
9599
9600 while (vcpu->arch.apf.gfns[key] != ~0)
9601 key = kvm_async_pf_next_probe(key);
9602
9603 vcpu->arch.apf.gfns[key] = gfn;
9604}
9605
9606static u32 kvm_async_pf_gfn_slot(struct kvm_vcpu *vcpu, gfn_t gfn)
9607{
9608 int i;
9609 u32 key = kvm_async_pf_hash_fn(gfn);
9610
9611 for (i = 0; i < roundup_pow_of_two(ASYNC_PF_PER_VCPU) &&
c7d28c24
XG
9612 (vcpu->arch.apf.gfns[key] != gfn &&
9613 vcpu->arch.apf.gfns[key] != ~0); i++)
af585b92
GN
9614 key = kvm_async_pf_next_probe(key);
9615
9616 return key;
9617}
9618
9619bool kvm_find_async_pf_gfn(struct kvm_vcpu *vcpu, gfn_t gfn)
9620{
9621 return vcpu->arch.apf.gfns[kvm_async_pf_gfn_slot(vcpu, gfn)] == gfn;
9622}
9623
9624static void kvm_del_async_pf_gfn(struct kvm_vcpu *vcpu, gfn_t gfn)
9625{
9626 u32 i, j, k;
9627
9628 i = j = kvm_async_pf_gfn_slot(vcpu, gfn);
9629 while (true) {
9630 vcpu->arch.apf.gfns[i] = ~0;
9631 do {
9632 j = kvm_async_pf_next_probe(j);
9633 if (vcpu->arch.apf.gfns[j] == ~0)
9634 return;
9635 k = kvm_async_pf_hash_fn(vcpu->arch.apf.gfns[j]);
9636 /*
9637 * k lies cyclically in ]i,j]
9638 * | i.k.j |
9639 * |....j i.k.| or |.k..j i...|
9640 */
9641 } while ((i <= j) ? (i < k && k <= j) : (i < k || k <= j));
9642 vcpu->arch.apf.gfns[i] = vcpu->arch.apf.gfns[j];
9643 i = j;
9644 }
9645}
9646
7c90705b
GN
9647static int apf_put_user(struct kvm_vcpu *vcpu, u32 val)
9648{
4e335d9e
PB
9649
9650 return kvm_write_guest_cached(vcpu->kvm, &vcpu->arch.apf.data, &val,
9651 sizeof(val));
7c90705b
GN
9652}
9653
9a6e7c39
WL
9654static int apf_get_user(struct kvm_vcpu *vcpu, u32 *val)
9655{
9656
9657 return kvm_read_guest_cached(vcpu->kvm, &vcpu->arch.apf.data, val,
9658 sizeof(u32));
9659}
9660
af585b92
GN
9661void kvm_arch_async_page_not_present(struct kvm_vcpu *vcpu,
9662 struct kvm_async_pf *work)
9663{
6389ee94
AK
9664 struct x86_exception fault;
9665
7c90705b 9666 trace_kvm_async_pf_not_present(work->arch.token, work->gva);
af585b92 9667 kvm_add_async_pf_gfn(vcpu, work->arch.gfn);
7c90705b
GN
9668
9669 if (!(vcpu->arch.apf.msr_val & KVM_ASYNC_PF_ENABLED) ||
fc5f06fa
GN
9670 (vcpu->arch.apf.send_user_only &&
9671 kvm_x86_ops->get_cpl(vcpu) == 0))
7c90705b
GN
9672 kvm_make_request(KVM_REQ_APF_HALT, vcpu);
9673 else if (!apf_put_user(vcpu, KVM_PV_REASON_PAGE_NOT_PRESENT)) {
6389ee94
AK
9674 fault.vector = PF_VECTOR;
9675 fault.error_code_valid = true;
9676 fault.error_code = 0;
9677 fault.nested_page_fault = false;
9678 fault.address = work->arch.token;
adfe20fb 9679 fault.async_page_fault = true;
6389ee94 9680 kvm_inject_page_fault(vcpu, &fault);
7c90705b 9681 }
af585b92
GN
9682}
9683
9684void kvm_arch_async_page_present(struct kvm_vcpu *vcpu,
9685 struct kvm_async_pf *work)
9686{
6389ee94 9687 struct x86_exception fault;
9a6e7c39 9688 u32 val;
6389ee94 9689
f2e10669 9690 if (work->wakeup_all)
7c90705b
GN
9691 work->arch.token = ~0; /* broadcast wakeup */
9692 else
9693 kvm_del_async_pf_gfn(vcpu, work->arch.gfn);
24dccf83 9694 trace_kvm_async_pf_ready(work->arch.token, work->gva);
7c90705b 9695
9a6e7c39
WL
9696 if (vcpu->arch.apf.msr_val & KVM_ASYNC_PF_ENABLED &&
9697 !apf_get_user(vcpu, &val)) {
9698 if (val == KVM_PV_REASON_PAGE_NOT_PRESENT &&
9699 vcpu->arch.exception.pending &&
9700 vcpu->arch.exception.nr == PF_VECTOR &&
9701 !apf_put_user(vcpu, 0)) {
9702 vcpu->arch.exception.injected = false;
9703 vcpu->arch.exception.pending = false;
9704 vcpu->arch.exception.nr = 0;
9705 vcpu->arch.exception.has_error_code = false;
9706 vcpu->arch.exception.error_code = 0;
c851436a
JM
9707 vcpu->arch.exception.has_payload = false;
9708 vcpu->arch.exception.payload = 0;
9a6e7c39
WL
9709 } else if (!apf_put_user(vcpu, KVM_PV_REASON_PAGE_READY)) {
9710 fault.vector = PF_VECTOR;
9711 fault.error_code_valid = true;
9712 fault.error_code = 0;
9713 fault.nested_page_fault = false;
9714 fault.address = work->arch.token;
9715 fault.async_page_fault = true;
9716 kvm_inject_page_fault(vcpu, &fault);
9717 }
7c90705b 9718 }
e6d53e3b 9719 vcpu->arch.apf.halted = false;
a4fa1635 9720 vcpu->arch.mp_state = KVM_MP_STATE_RUNNABLE;
7c90705b
GN
9721}
9722
9723bool kvm_arch_can_inject_async_page_present(struct kvm_vcpu *vcpu)
9724{
9725 if (!(vcpu->arch.apf.msr_val & KVM_ASYNC_PF_ENABLED))
9726 return true;
9727 else
9bc1f09f 9728 return kvm_can_do_async_pf(vcpu);
af585b92
GN
9729}
9730
5544eb9b
PB
9731void kvm_arch_start_assignment(struct kvm *kvm)
9732{
9733 atomic_inc(&kvm->arch.assigned_device_count);
9734}
9735EXPORT_SYMBOL_GPL(kvm_arch_start_assignment);
9736
9737void kvm_arch_end_assignment(struct kvm *kvm)
9738{
9739 atomic_dec(&kvm->arch.assigned_device_count);
9740}
9741EXPORT_SYMBOL_GPL(kvm_arch_end_assignment);
9742
9743bool kvm_arch_has_assigned_device(struct kvm *kvm)
9744{
9745 return atomic_read(&kvm->arch.assigned_device_count);
9746}
9747EXPORT_SYMBOL_GPL(kvm_arch_has_assigned_device);
9748
e0f0bbc5
AW
9749void kvm_arch_register_noncoherent_dma(struct kvm *kvm)
9750{
9751 atomic_inc(&kvm->arch.noncoherent_dma_count);
9752}
9753EXPORT_SYMBOL_GPL(kvm_arch_register_noncoherent_dma);
9754
9755void kvm_arch_unregister_noncoherent_dma(struct kvm *kvm)
9756{
9757 atomic_dec(&kvm->arch.noncoherent_dma_count);
9758}
9759EXPORT_SYMBOL_GPL(kvm_arch_unregister_noncoherent_dma);
9760
9761bool kvm_arch_has_noncoherent_dma(struct kvm *kvm)
9762{
9763 return atomic_read(&kvm->arch.noncoherent_dma_count);
9764}
9765EXPORT_SYMBOL_GPL(kvm_arch_has_noncoherent_dma);
9766
14717e20
AW
9767bool kvm_arch_has_irq_bypass(void)
9768{
9769 return kvm_x86_ops->update_pi_irte != NULL;
9770}
9771
87276880
FW
9772int kvm_arch_irq_bypass_add_producer(struct irq_bypass_consumer *cons,
9773 struct irq_bypass_producer *prod)
9774{
9775 struct kvm_kernel_irqfd *irqfd =
9776 container_of(cons, struct kvm_kernel_irqfd, consumer);
9777
14717e20 9778 irqfd->producer = prod;
87276880 9779
14717e20
AW
9780 return kvm_x86_ops->update_pi_irte(irqfd->kvm,
9781 prod->irq, irqfd->gsi, 1);
87276880
FW
9782}
9783
9784void kvm_arch_irq_bypass_del_producer(struct irq_bypass_consumer *cons,
9785 struct irq_bypass_producer *prod)
9786{
9787 int ret;
9788 struct kvm_kernel_irqfd *irqfd =
9789 container_of(cons, struct kvm_kernel_irqfd, consumer);
9790
87276880
FW
9791 WARN_ON(irqfd->producer != prod);
9792 irqfd->producer = NULL;
9793
9794 /*
9795 * When producer of consumer is unregistered, we change back to
9796 * remapped mode, so we can re-use the current implementation
bb3541f1 9797 * when the irq is masked/disabled or the consumer side (KVM
87276880
FW
9798 * int this case doesn't want to receive the interrupts.
9799 */
9800 ret = kvm_x86_ops->update_pi_irte(irqfd->kvm, prod->irq, irqfd->gsi, 0);
9801 if (ret)
9802 printk(KERN_INFO "irq bypass consumer (token %p) unregistration"
9803 " fails: %d\n", irqfd->consumer.token, ret);
9804}
9805
9806int kvm_arch_update_irqfd_routing(struct kvm *kvm, unsigned int host_irq,
9807 uint32_t guest_irq, bool set)
9808{
9809 if (!kvm_x86_ops->update_pi_irte)
9810 return -EINVAL;
9811
9812 return kvm_x86_ops->update_pi_irte(kvm, host_irq, guest_irq, set);
9813}
9814
52004014
FW
9815bool kvm_vector_hashing_enabled(void)
9816{
9817 return vector_hashing;
9818}
9819EXPORT_SYMBOL_GPL(kvm_vector_hashing_enabled);
9820
229456fc 9821EXPORT_TRACEPOINT_SYMBOL_GPL(kvm_exit);
931c33b1 9822EXPORT_TRACEPOINT_SYMBOL_GPL(kvm_fast_mmio);
229456fc
MT
9823EXPORT_TRACEPOINT_SYMBOL_GPL(kvm_inj_virq);
9824EXPORT_TRACEPOINT_SYMBOL_GPL(kvm_page_fault);
9825EXPORT_TRACEPOINT_SYMBOL_GPL(kvm_msr);
9826EXPORT_TRACEPOINT_SYMBOL_GPL(kvm_cr);
0ac406de 9827EXPORT_TRACEPOINT_SYMBOL_GPL(kvm_nested_vmrun);
d8cabddf 9828EXPORT_TRACEPOINT_SYMBOL_GPL(kvm_nested_vmexit);
17897f36 9829EXPORT_TRACEPOINT_SYMBOL_GPL(kvm_nested_vmexit_inject);
236649de 9830EXPORT_TRACEPOINT_SYMBOL_GPL(kvm_nested_intr_vmexit);
ec1ff790 9831EXPORT_TRACEPOINT_SYMBOL_GPL(kvm_invlpga);
532a46b9 9832EXPORT_TRACEPOINT_SYMBOL_GPL(kvm_skinit);
2e554e8d 9833EXPORT_TRACEPOINT_SYMBOL_GPL(kvm_nested_intercepts);
489223ed 9834EXPORT_TRACEPOINT_SYMBOL_GPL(kvm_write_tsc_offset);
7b46268d 9835EXPORT_TRACEPOINT_SYMBOL_GPL(kvm_ple_window);
843e4330 9836EXPORT_TRACEPOINT_SYMBOL_GPL(kvm_pml_full);
efc64404 9837EXPORT_TRACEPOINT_SYMBOL_GPL(kvm_pi_irte_update);
18f40c53
SS
9838EXPORT_TRACEPOINT_SYMBOL_GPL(kvm_avic_unaccelerated_access);
9839EXPORT_TRACEPOINT_SYMBOL_GPL(kvm_avic_incomplete_ipi);