]> git.proxmox.com Git - mirror_ubuntu-jammy-kernel.git/blame - arch/x86/kvm/x86.c
KVM: SEV-ES: rename guest_ins_data to sev_pio_data
[mirror_ubuntu-jammy-kernel.git] / arch / x86 / kvm / x86.c
CommitLineData
20c8ccb1 1// SPDX-License-Identifier: GPL-2.0-only
043405e1
CO
2/*
3 * Kernel-based Virtual Machine driver for Linux
4 *
5 * derived from drivers/kvm/kvm_main.c
6 *
7 * Copyright (C) 2006 Qumranet, Inc.
4d5c5d0f
BAY
8 * Copyright (C) 2008 Qumranet, Inc.
9 * Copyright IBM Corporation, 2008
9611c187 10 * Copyright 2010 Red Hat, Inc. and/or its affiliates.
043405e1
CO
11 *
12 * Authors:
13 * Avi Kivity <avi@qumranet.com>
14 * Yaniv Kamay <yaniv@qumranet.com>
4d5c5d0f
BAY
15 * Amit Shah <amit.shah@qumranet.com>
16 * Ben-Ami Yassour <benami@il.ibm.com>
043405e1
CO
17 */
18
edf88417 19#include <linux/kvm_host.h>
313a3dc7 20#include "irq.h"
88197e6a 21#include "ioapic.h"
1d737c8a 22#include "mmu.h"
7837699f 23#include "i8254.h"
37817f29 24#include "tss.h"
5fdbf976 25#include "kvm_cache_regs.h"
2f728d66 26#include "kvm_emulate.h"
26eef70c 27#include "x86.h"
00b27a3e 28#include "cpuid.h"
474a5bb9 29#include "pmu.h"
e83d5887 30#include "hyperv.h"
8df14af4 31#include "lapic.h"
23200b7a 32#include "xen.h"
313a3dc7 33
18068523 34#include <linux/clocksource.h>
4d5c5d0f 35#include <linux/interrupt.h>
313a3dc7
CO
36#include <linux/kvm.h>
37#include <linux/fs.h>
38#include <linux/vmalloc.h>
1767e931
PG
39#include <linux/export.h>
40#include <linux/moduleparam.h>
0de10343 41#include <linux/mman.h>
2bacc55c 42#include <linux/highmem.h>
19de40a8 43#include <linux/iommu.h>
62c476c7 44#include <linux/intel-iommu.h>
c8076604 45#include <linux/cpufreq.h>
18863bdd 46#include <linux/user-return-notifier.h>
a983fb23 47#include <linux/srcu.h>
5a0e3ad6 48#include <linux/slab.h>
ff9d07a0 49#include <linux/perf_event.h>
7bee342a 50#include <linux/uaccess.h>
af585b92 51#include <linux/hash.h>
a1b60c1c 52#include <linux/pci.h>
16e8d74d
MT
53#include <linux/timekeeper_internal.h>
54#include <linux/pvclock_gtod.h>
87276880
FW
55#include <linux/kvm_irqfd.h>
56#include <linux/irqbypass.h>
3905f9ad 57#include <linux/sched/stat.h>
0c5f81da 58#include <linux/sched/isolation.h>
d0ec49d4 59#include <linux/mem_encrypt.h>
72c3c0fe 60#include <linux/entry-kvm.h>
7d62874f 61#include <linux/suspend.h>
3905f9ad 62
aec51dc4 63#include <trace/events/kvm.h>
2ed152af 64
24f1e32c 65#include <asm/debugreg.h>
d825ed0a 66#include <asm/msr.h>
a5f61300 67#include <asm/desc.h>
890ca9ae 68#include <asm/mce.h>
784a4661 69#include <asm/pkru.h>
f89e32e0 70#include <linux/kernel_stat.h>
78f7f1e5 71#include <asm/fpu/internal.h> /* Ugh! */
1d5f066e 72#include <asm/pvclock.h>
217fc9cf 73#include <asm/div64.h>
efc64404 74#include <asm/irq_remapping.h>
b0c39dc6 75#include <asm/mshyperv.h>
0092e434 76#include <asm/hypervisor.h>
9715092f 77#include <asm/tlbflush.h>
bf8c55d8 78#include <asm/intel_pt.h>
b3dc0695 79#include <asm/emulate_prefix.h>
fe7e9488 80#include <asm/sgx.h>
dd2cb348 81#include <clocksource/hyperv_timer.h>
043405e1 82
d1898b73
DH
83#define CREATE_TRACE_POINTS
84#include "trace.h"
85
313a3dc7 86#define MAX_IO_MSRS 256
890ca9ae 87#define KVM_MAX_MCE_BANKS 32
c45dcc71
AR
88u64 __read_mostly kvm_mce_cap_supported = MCG_CTL_P | MCG_SER_P;
89EXPORT_SYMBOL_GPL(kvm_mce_cap_supported);
890ca9ae 90
0f65dd70 91#define emul_to_vcpu(ctxt) \
c9b8b07c 92 ((struct kvm_vcpu *)(ctxt)->vcpu)
0f65dd70 93
50a37eb4
JR
94/* EFER defaults:
95 * - enable syscall per default because its emulated by KVM
96 * - enable LME and LMA per default on 64 bit KVM
97 */
98#ifdef CONFIG_X86_64
1260edbe
LJ
99static
100u64 __read_mostly efer_reserved_bits = ~((u64)(EFER_SCE | EFER_LME | EFER_LMA));
50a37eb4 101#else
1260edbe 102static u64 __read_mostly efer_reserved_bits = ~((u64)EFER_SCE);
50a37eb4 103#endif
313a3dc7 104
b11306b5
SC
105static u64 __read_mostly cr4_reserved_bits = CR4_RESERVED_BITS;
106
0dbb1123
AK
107#define KVM_EXIT_HYPERCALL_VALID_MASK (1 << KVM_HC_MAP_GPA_RANGE)
108
c519265f
RK
109#define KVM_X2APIC_API_VALID_FLAGS (KVM_X2APIC_API_USE_32BIT_IDS | \
110 KVM_X2APIC_API_DISABLE_BROADCAST_QUIRK)
37131313 111
cb142eb7 112static void update_cr8_intercept(struct kvm_vcpu *vcpu);
7460fb4a 113static void process_nmi(struct kvm_vcpu *vcpu);
1f7becf1 114static void process_smi(struct kvm_vcpu *vcpu);
ee2cd4b7 115static void enter_smm(struct kvm_vcpu *vcpu);
6addfc42 116static void __kvm_set_rflags(struct kvm_vcpu *vcpu, unsigned long rflags);
01643c51
KH
117static void store_regs(struct kvm_vcpu *vcpu);
118static int sync_regs(struct kvm_vcpu *vcpu);
674eea0f 119
6dba9403
ML
120static int __set_sregs2(struct kvm_vcpu *vcpu, struct kvm_sregs2 *sregs2);
121static void __get_sregs2(struct kvm_vcpu *vcpu, struct kvm_sregs2 *sregs2);
122
afaf0b2f 123struct kvm_x86_ops kvm_x86_ops __read_mostly;
5fdbf976 124EXPORT_SYMBOL_GPL(kvm_x86_ops);
97896d04 125
9af5471b
JB
126#define KVM_X86_OP(func) \
127 DEFINE_STATIC_CALL_NULL(kvm_x86_##func, \
128 *(((struct kvm_x86_ops *)0)->func));
129#define KVM_X86_OP_NULL KVM_X86_OP
130#include <asm/kvm-x86-ops.h>
131EXPORT_STATIC_CALL_GPL(kvm_x86_get_cs_db_l_bits);
132EXPORT_STATIC_CALL_GPL(kvm_x86_cache_reg);
133EXPORT_STATIC_CALL_GPL(kvm_x86_tlb_flush_current);
134
893590c7 135static bool __read_mostly ignore_msrs = 0;
476bc001 136module_param(ignore_msrs, bool, S_IRUGO | S_IWUSR);
ed85c068 137
d855066f 138bool __read_mostly report_ignored_msrs = true;
fab0aa3b 139module_param(report_ignored_msrs, bool, S_IRUGO | S_IWUSR);
d855066f 140EXPORT_SYMBOL_GPL(report_ignored_msrs);
fab0aa3b 141
4c27625b 142unsigned int min_timer_period_us = 200;
9ed96e87
MT
143module_param(min_timer_period_us, uint, S_IRUGO | S_IWUSR);
144
630994b3
MT
145static bool __read_mostly kvmclock_periodic_sync = true;
146module_param(kvmclock_periodic_sync, bool, S_IRUGO);
147
893590c7 148bool __read_mostly kvm_has_tsc_control;
92a1f12d 149EXPORT_SYMBOL_GPL(kvm_has_tsc_control);
893590c7 150u32 __read_mostly kvm_max_guest_tsc_khz;
92a1f12d 151EXPORT_SYMBOL_GPL(kvm_max_guest_tsc_khz);
bc9b961b
HZ
152u8 __read_mostly kvm_tsc_scaling_ratio_frac_bits;
153EXPORT_SYMBOL_GPL(kvm_tsc_scaling_ratio_frac_bits);
154u64 __read_mostly kvm_max_tsc_scaling_ratio;
155EXPORT_SYMBOL_GPL(kvm_max_tsc_scaling_ratio);
64672c95
YJ
156u64 __read_mostly kvm_default_tsc_scaling_ratio;
157EXPORT_SYMBOL_GPL(kvm_default_tsc_scaling_ratio);
fe6b6bc8
CQ
158bool __read_mostly kvm_has_bus_lock_exit;
159EXPORT_SYMBOL_GPL(kvm_has_bus_lock_exit);
92a1f12d 160
cc578287 161/* tsc tolerance in parts per million - default to 1/2 of the NTP threshold */
893590c7 162static u32 __read_mostly tsc_tolerance_ppm = 250;
cc578287
ZA
163module_param(tsc_tolerance_ppm, uint, S_IRUGO | S_IWUSR);
164
c3941d9e
SC
165/*
166 * lapic timer advance (tscdeadline mode only) in nanoseconds. '-1' enables
d9f6e12f 167 * adaptive tuning starting from default advancement of 1000ns. '0' disables
c3941d9e 168 * advancement entirely. Any other value is used as-is and disables adaptive
d9f6e12f 169 * tuning, i.e. allows privileged userspace to set an exact advancement time.
c3941d9e
SC
170 */
171static int __read_mostly lapic_timer_advance_ns = -1;
0e6edceb 172module_param(lapic_timer_advance_ns, int, S_IRUGO | S_IWUSR);
d0659d94 173
52004014
FW
174static bool __read_mostly vector_hashing = true;
175module_param(vector_hashing, bool, S_IRUGO);
176
c4ae60e4
LA
177bool __read_mostly enable_vmware_backdoor = false;
178module_param(enable_vmware_backdoor, bool, S_IRUGO);
179EXPORT_SYMBOL_GPL(enable_vmware_backdoor);
180
6c86eedc
WL
181static bool __read_mostly force_emulation_prefix = false;
182module_param(force_emulation_prefix, bool, S_IRUGO);
183
0c5f81da
WL
184int __read_mostly pi_inject_timer = -1;
185module_param(pi_inject_timer, bint, S_IRUGO | S_IWUSR);
186
7e34fbd0
SC
187/*
188 * Restoring the host value for MSRs that are only consumed when running in
189 * usermode, e.g. SYSCALL MSRs and TSC_AUX, can be deferred until the CPU
190 * returns to userspace, i.e. the kernel can run with the guest's value.
191 */
192#define KVM_MAX_NR_USER_RETURN_MSRS 16
18863bdd 193
7e34fbd0 194struct kvm_user_return_msrs {
18863bdd
AK
195 struct user_return_notifier urn;
196 bool registered;
7e34fbd0 197 struct kvm_user_return_msr_values {
2bf78fa7
SY
198 u64 host;
199 u64 curr;
7e34fbd0 200 } values[KVM_MAX_NR_USER_RETURN_MSRS];
18863bdd
AK
201};
202
9cc39a5a
SC
203u32 __read_mostly kvm_nr_uret_msrs;
204EXPORT_SYMBOL_GPL(kvm_nr_uret_msrs);
205static u32 __read_mostly kvm_uret_msrs_list[KVM_MAX_NR_USER_RETURN_MSRS];
7e34fbd0 206static struct kvm_user_return_msrs __percpu *user_return_msrs;
18863bdd 207
cfc48181
SC
208#define KVM_SUPPORTED_XCR0 (XFEATURE_MASK_FP | XFEATURE_MASK_SSE \
209 | XFEATURE_MASK_YMM | XFEATURE_MASK_BNDREGS \
210 | XFEATURE_MASK_BNDCSR | XFEATURE_MASK_AVX512 \
211 | XFEATURE_MASK_PKRU)
212
91661989
SC
213u64 __read_mostly host_efer;
214EXPORT_SYMBOL_GPL(host_efer);
215
b96e6506 216bool __read_mostly allow_smaller_maxphyaddr = 0;
3edd6839
MG
217EXPORT_SYMBOL_GPL(allow_smaller_maxphyaddr);
218
fdf513e3
VK
219bool __read_mostly enable_apicv = true;
220EXPORT_SYMBOL_GPL(enable_apicv);
221
86137773
TL
222u64 __read_mostly host_xss;
223EXPORT_SYMBOL_GPL(host_xss);
408e9a31
PB
224u64 __read_mostly supported_xss;
225EXPORT_SYMBOL_GPL(supported_xss);
139a12cf 226
fcfe1bae
JZ
227const struct _kvm_stats_desc kvm_vm_stats_desc[] = {
228 KVM_GENERIC_VM_STATS(),
229 STATS_DESC_COUNTER(VM, mmu_shadow_zapped),
230 STATS_DESC_COUNTER(VM, mmu_pte_write),
231 STATS_DESC_COUNTER(VM, mmu_pde_zapped),
232 STATS_DESC_COUNTER(VM, mmu_flooded),
233 STATS_DESC_COUNTER(VM, mmu_recycled),
234 STATS_DESC_COUNTER(VM, mmu_cache_miss),
235 STATS_DESC_ICOUNTER(VM, mmu_unsync),
71f51d2c
MZ
236 STATS_DESC_ICOUNTER(VM, pages_4k),
237 STATS_DESC_ICOUNTER(VM, pages_2m),
238 STATS_DESC_ICOUNTER(VM, pages_1g),
fcfe1bae 239 STATS_DESC_ICOUNTER(VM, nx_lpage_splits),
ec1cf69c 240 STATS_DESC_PCOUNTER(VM, max_mmu_rmap_size),
bc9e9e67 241 STATS_DESC_PCOUNTER(VM, max_mmu_page_hash_collisions)
fcfe1bae 242};
fcfe1bae
JZ
243
244const struct kvm_stats_header kvm_vm_stats_header = {
245 .name_size = KVM_STATS_NAME_SIZE,
246 .num_desc = ARRAY_SIZE(kvm_vm_stats_desc),
247 .id_offset = sizeof(struct kvm_stats_header),
248 .desc_offset = sizeof(struct kvm_stats_header) + KVM_STATS_NAME_SIZE,
249 .data_offset = sizeof(struct kvm_stats_header) + KVM_STATS_NAME_SIZE +
250 sizeof(kvm_vm_stats_desc),
251};
252
ce55c049
JZ
253const struct _kvm_stats_desc kvm_vcpu_stats_desc[] = {
254 KVM_GENERIC_VCPU_STATS(),
255 STATS_DESC_COUNTER(VCPU, pf_fixed),
256 STATS_DESC_COUNTER(VCPU, pf_guest),
257 STATS_DESC_COUNTER(VCPU, tlb_flush),
258 STATS_DESC_COUNTER(VCPU, invlpg),
259 STATS_DESC_COUNTER(VCPU, exits),
260 STATS_DESC_COUNTER(VCPU, io_exits),
261 STATS_DESC_COUNTER(VCPU, mmio_exits),
262 STATS_DESC_COUNTER(VCPU, signal_exits),
263 STATS_DESC_COUNTER(VCPU, irq_window_exits),
264 STATS_DESC_COUNTER(VCPU, nmi_window_exits),
265 STATS_DESC_COUNTER(VCPU, l1d_flush),
266 STATS_DESC_COUNTER(VCPU, halt_exits),
267 STATS_DESC_COUNTER(VCPU, request_irq_exits),
268 STATS_DESC_COUNTER(VCPU, irq_exits),
269 STATS_DESC_COUNTER(VCPU, host_state_reload),
270 STATS_DESC_COUNTER(VCPU, fpu_reload),
271 STATS_DESC_COUNTER(VCPU, insn_emulation),
272 STATS_DESC_COUNTER(VCPU, insn_emulation_fail),
273 STATS_DESC_COUNTER(VCPU, hypercalls),
274 STATS_DESC_COUNTER(VCPU, irq_injections),
275 STATS_DESC_COUNTER(VCPU, nmi_injections),
276 STATS_DESC_COUNTER(VCPU, req_event),
277 STATS_DESC_COUNTER(VCPU, nested_run),
278 STATS_DESC_COUNTER(VCPU, directed_yield_attempted),
279 STATS_DESC_COUNTER(VCPU, directed_yield_successful),
280 STATS_DESC_ICOUNTER(VCPU, guest_mode)
281};
ce55c049
JZ
282
283const struct kvm_stats_header kvm_vcpu_stats_header = {
284 .name_size = KVM_STATS_NAME_SIZE,
285 .num_desc = ARRAY_SIZE(kvm_vcpu_stats_desc),
286 .id_offset = sizeof(struct kvm_stats_header),
287 .desc_offset = sizeof(struct kvm_stats_header) + KVM_STATS_NAME_SIZE,
288 .data_offset = sizeof(struct kvm_stats_header) + KVM_STATS_NAME_SIZE +
289 sizeof(kvm_vcpu_stats_desc),
290};
291
2acf923e 292u64 __read_mostly host_xcr0;
cfc48181
SC
293u64 __read_mostly supported_xcr0;
294EXPORT_SYMBOL_GPL(supported_xcr0);
2acf923e 295
80fbd280 296static struct kmem_cache *x86_fpu_cache;
b666a4b6 297
c9b8b07c
SC
298static struct kmem_cache *x86_emulator_cache;
299
6abe9c13
PX
300/*
301 * When called, it means the previous get/set msr reached an invalid msr.
cc4cb017 302 * Return true if we want to ignore/silent this failed msr access.
6abe9c13 303 */
d632826f 304static bool kvm_msr_ignored_check(u32 msr, u64 data, bool write)
6abe9c13
PX
305{
306 const char *op = write ? "wrmsr" : "rdmsr";
307
308 if (ignore_msrs) {
309 if (report_ignored_msrs)
d383b314
TI
310 kvm_pr_unimpl("ignored %s: 0x%x data 0x%llx\n",
311 op, msr, data);
6abe9c13 312 /* Mask the error */
cc4cb017 313 return true;
6abe9c13 314 } else {
d383b314
TI
315 kvm_debug_ratelimited("unhandled %s: 0x%x data 0x%llx\n",
316 op, msr, data);
cc4cb017 317 return false;
6abe9c13
PX
318 }
319}
320
c9b8b07c
SC
321static struct kmem_cache *kvm_alloc_emulator_cache(void)
322{
06add254
SC
323 unsigned int useroffset = offsetof(struct x86_emulate_ctxt, src);
324 unsigned int size = sizeof(struct x86_emulate_ctxt);
325
326 return kmem_cache_create_usercopy("x86_emulator", size,
c9b8b07c 327 __alignof__(struct x86_emulate_ctxt),
06add254
SC
328 SLAB_ACCOUNT, useroffset,
329 size - useroffset, NULL);
c9b8b07c
SC
330}
331
b6785def 332static int emulator_fix_hypercall(struct x86_emulate_ctxt *ctxt);
d6aa1000 333
af585b92
GN
334static inline void kvm_async_pf_hash_reset(struct kvm_vcpu *vcpu)
335{
336 int i;
dd03bcaa 337 for (i = 0; i < ASYNC_PF_PER_VCPU; i++)
af585b92
GN
338 vcpu->arch.apf.gfns[i] = ~0;
339}
340
18863bdd
AK
341static void kvm_on_user_return(struct user_return_notifier *urn)
342{
343 unsigned slot;
7e34fbd0
SC
344 struct kvm_user_return_msrs *msrs
345 = container_of(urn, struct kvm_user_return_msrs, urn);
346 struct kvm_user_return_msr_values *values;
1650b4eb
IA
347 unsigned long flags;
348
349 /*
350 * Disabling irqs at this point since the following code could be
351 * interrupted and executed through kvm_arch_hardware_disable()
352 */
353 local_irq_save(flags);
7e34fbd0
SC
354 if (msrs->registered) {
355 msrs->registered = false;
1650b4eb
IA
356 user_return_notifier_unregister(urn);
357 }
358 local_irq_restore(flags);
9cc39a5a 359 for (slot = 0; slot < kvm_nr_uret_msrs; ++slot) {
7e34fbd0 360 values = &msrs->values[slot];
2bf78fa7 361 if (values->host != values->curr) {
9cc39a5a 362 wrmsrl(kvm_uret_msrs_list[slot], values->host);
2bf78fa7 363 values->curr = values->host;
18863bdd
AK
364 }
365 }
18863bdd
AK
366}
367
e5fda4bb 368static int kvm_probe_user_return_msr(u32 msr)
5104d7ff
SC
369{
370 u64 val;
371 int ret;
372
373 preempt_disable();
374 ret = rdmsrl_safe(msr, &val);
375 if (ret)
376 goto out;
377 ret = wrmsrl_safe(msr, val);
378out:
379 preempt_enable();
380 return ret;
381}
5104d7ff 382
e5fda4bb 383int kvm_add_user_return_msr(u32 msr)
2bf78fa7 384{
e5fda4bb
SC
385 BUG_ON(kvm_nr_uret_msrs >= KVM_MAX_NR_USER_RETURN_MSRS);
386
387 if (kvm_probe_user_return_msr(msr))
388 return -1;
389
390 kvm_uret_msrs_list[kvm_nr_uret_msrs] = msr;
391 return kvm_nr_uret_msrs++;
18863bdd 392}
e5fda4bb 393EXPORT_SYMBOL_GPL(kvm_add_user_return_msr);
18863bdd 394
8ea8b8d6
SC
395int kvm_find_user_return_msr(u32 msr)
396{
397 int i;
398
9cc39a5a
SC
399 for (i = 0; i < kvm_nr_uret_msrs; ++i) {
400 if (kvm_uret_msrs_list[i] == msr)
8ea8b8d6
SC
401 return i;
402 }
403 return -1;
404}
405EXPORT_SYMBOL_GPL(kvm_find_user_return_msr);
406
7e34fbd0 407static void kvm_user_return_msr_cpu_online(void)
18863bdd 408{
05c19c2f 409 unsigned int cpu = smp_processor_id();
7e34fbd0 410 struct kvm_user_return_msrs *msrs = per_cpu_ptr(user_return_msrs, cpu);
05c19c2f
SC
411 u64 value;
412 int i;
18863bdd 413
9cc39a5a
SC
414 for (i = 0; i < kvm_nr_uret_msrs; ++i) {
415 rdmsrl_safe(kvm_uret_msrs_list[i], &value);
7e34fbd0
SC
416 msrs->values[i].host = value;
417 msrs->values[i].curr = value;
05c19c2f 418 }
18863bdd
AK
419}
420
7e34fbd0 421int kvm_set_user_return_msr(unsigned slot, u64 value, u64 mask)
18863bdd 422{
013f6a5d 423 unsigned int cpu = smp_processor_id();
7e34fbd0 424 struct kvm_user_return_msrs *msrs = per_cpu_ptr(user_return_msrs, cpu);
8b3c3104 425 int err;
18863bdd 426
7e34fbd0
SC
427 value = (value & mask) | (msrs->values[slot].host & ~mask);
428 if (value == msrs->values[slot].curr)
8b3c3104 429 return 0;
9cc39a5a 430 err = wrmsrl_safe(kvm_uret_msrs_list[slot], value);
8b3c3104
AH
431 if (err)
432 return 1;
433
7e34fbd0
SC
434 msrs->values[slot].curr = value;
435 if (!msrs->registered) {
436 msrs->urn.on_user_return = kvm_on_user_return;
437 user_return_notifier_register(&msrs->urn);
438 msrs->registered = true;
18863bdd 439 }
8b3c3104 440 return 0;
18863bdd 441}
7e34fbd0 442EXPORT_SYMBOL_GPL(kvm_set_user_return_msr);
18863bdd 443
13a34e06 444static void drop_user_return_notifiers(void)
3548bab5 445{
013f6a5d 446 unsigned int cpu = smp_processor_id();
7e34fbd0 447 struct kvm_user_return_msrs *msrs = per_cpu_ptr(user_return_msrs, cpu);
3548bab5 448
7e34fbd0
SC
449 if (msrs->registered)
450 kvm_on_user_return(&msrs->urn);
3548bab5
AK
451}
452
6866b83e
CO
453u64 kvm_get_apic_base(struct kvm_vcpu *vcpu)
454{
8a5a87d9 455 return vcpu->arch.apic_base;
6866b83e
CO
456}
457EXPORT_SYMBOL_GPL(kvm_get_apic_base);
458
58871649
JM
459enum lapic_mode kvm_get_apic_mode(struct kvm_vcpu *vcpu)
460{
461 return kvm_apic_mode(kvm_get_apic_base(vcpu));
462}
463EXPORT_SYMBOL_GPL(kvm_get_apic_mode);
464
58cb628d
JK
465int kvm_set_apic_base(struct kvm_vcpu *vcpu, struct msr_data *msr_info)
466{
58871649
JM
467 enum lapic_mode old_mode = kvm_get_apic_mode(vcpu);
468 enum lapic_mode new_mode = kvm_apic_mode(msr_info->data);
a8ac864a 469 u64 reserved_bits = kvm_vcpu_reserved_gpa_bits_raw(vcpu) | 0x2ff |
d6321d49 470 (guest_cpuid_has(vcpu, X86_FEATURE_X2APIC) ? 0 : X2APIC_ENABLE);
58cb628d 471
58871649 472 if ((msr_info->data & reserved_bits) != 0 || new_mode == LAPIC_MODE_INVALID)
58cb628d 473 return 1;
58871649
JM
474 if (!msr_info->host_initiated) {
475 if (old_mode == LAPIC_MODE_X2APIC && new_mode == LAPIC_MODE_XAPIC)
476 return 1;
477 if (old_mode == LAPIC_MODE_DISABLED && new_mode == LAPIC_MODE_X2APIC)
478 return 1;
479 }
58cb628d
JK
480
481 kvm_lapic_set_base(vcpu, msr_info->data);
4abaffce 482 kvm_recalculate_apic_map(vcpu->kvm);
58cb628d 483 return 0;
6866b83e
CO
484}
485EXPORT_SYMBOL_GPL(kvm_set_apic_base);
486
ad0577c3
SC
487/*
488 * Handle a fault on a hardware virtualization (VMX or SVM) instruction.
489 *
490 * Hardware virtualization extension instructions may fault if a reboot turns
491 * off virtualization while processes are running. Usually after catching the
492 * fault we just panic; during reboot instead the instruction is ignored.
493 */
494noinstr void kvm_spurious_fault(void)
e3ba45b8
GL
495{
496 /* Fault while not rebooting. We want the trace. */
b4fdcf60 497 BUG_ON(!kvm_rebooting);
e3ba45b8
GL
498}
499EXPORT_SYMBOL_GPL(kvm_spurious_fault);
500
3fd28fce
ED
501#define EXCPT_BENIGN 0
502#define EXCPT_CONTRIBUTORY 1
503#define EXCPT_PF 2
504
505static int exception_class(int vector)
506{
507 switch (vector) {
508 case PF_VECTOR:
509 return EXCPT_PF;
510 case DE_VECTOR:
511 case TS_VECTOR:
512 case NP_VECTOR:
513 case SS_VECTOR:
514 case GP_VECTOR:
515 return EXCPT_CONTRIBUTORY;
516 default:
517 break;
518 }
519 return EXCPT_BENIGN;
520}
521
d6e8c854
NA
522#define EXCPT_FAULT 0
523#define EXCPT_TRAP 1
524#define EXCPT_ABORT 2
525#define EXCPT_INTERRUPT 3
526
527static int exception_type(int vector)
528{
529 unsigned int mask;
530
531 if (WARN_ON(vector > 31 || vector == NMI_VECTOR))
532 return EXCPT_INTERRUPT;
533
534 mask = 1 << vector;
535
536 /* #DB is trap, as instruction watchpoints are handled elsewhere */
537 if (mask & ((1 << DB_VECTOR) | (1 << BP_VECTOR) | (1 << OF_VECTOR)))
538 return EXCPT_TRAP;
539
540 if (mask & ((1 << DF_VECTOR) | (1 << MC_VECTOR)))
541 return EXCPT_ABORT;
542
543 /* Reserved exceptions will result in fault */
544 return EXCPT_FAULT;
545}
546
da998b46
JM
547void kvm_deliver_exception_payload(struct kvm_vcpu *vcpu)
548{
549 unsigned nr = vcpu->arch.exception.nr;
550 bool has_payload = vcpu->arch.exception.has_payload;
551 unsigned long payload = vcpu->arch.exception.payload;
552
553 if (!has_payload)
554 return;
555
556 switch (nr) {
f10c729f
JM
557 case DB_VECTOR:
558 /*
559 * "Certain debug exceptions may clear bit 0-3. The
560 * remaining contents of the DR6 register are never
561 * cleared by the processor".
562 */
563 vcpu->arch.dr6 &= ~DR_TRAP_BITS;
564 /*
9a3ecd5e
CQ
565 * In order to reflect the #DB exception payload in guest
566 * dr6, three components need to be considered: active low
567 * bit, FIXED_1 bits and active high bits (e.g. DR6_BD,
568 * DR6_BS and DR6_BT)
569 * DR6_ACTIVE_LOW contains the FIXED_1 and active low bits.
570 * In the target guest dr6:
571 * FIXED_1 bits should always be set.
572 * Active low bits should be cleared if 1-setting in payload.
573 * Active high bits should be set if 1-setting in payload.
574 *
575 * Note, the payload is compatible with the pending debug
576 * exceptions/exit qualification under VMX, that active_low bits
577 * are active high in payload.
578 * So they need to be flipped for DR6.
f10c729f 579 */
9a3ecd5e 580 vcpu->arch.dr6 |= DR6_ACTIVE_LOW;
f10c729f 581 vcpu->arch.dr6 |= payload;
9a3ecd5e 582 vcpu->arch.dr6 ^= payload & DR6_ACTIVE_LOW;
307f1cfa
OU
583
584 /*
585 * The #DB payload is defined as compatible with the 'pending
586 * debug exceptions' field under VMX, not DR6. While bit 12 is
587 * defined in the 'pending debug exceptions' field (enabled
588 * breakpoint), it is reserved and must be zero in DR6.
589 */
590 vcpu->arch.dr6 &= ~BIT(12);
f10c729f 591 break;
da998b46
JM
592 case PF_VECTOR:
593 vcpu->arch.cr2 = payload;
594 break;
595 }
596
597 vcpu->arch.exception.has_payload = false;
598 vcpu->arch.exception.payload = 0;
599}
600EXPORT_SYMBOL_GPL(kvm_deliver_exception_payload);
601
3fd28fce 602static void kvm_multiple_exception(struct kvm_vcpu *vcpu,
ce7ddec4 603 unsigned nr, bool has_error, u32 error_code,
91e86d22 604 bool has_payload, unsigned long payload, bool reinject)
3fd28fce
ED
605{
606 u32 prev_nr;
607 int class1, class2;
608
3842d135
AK
609 kvm_make_request(KVM_REQ_EVENT, vcpu);
610
664f8e26 611 if (!vcpu->arch.exception.pending && !vcpu->arch.exception.injected) {
3fd28fce 612 queue:
664f8e26
WL
613 if (reinject) {
614 /*
615 * On vmentry, vcpu->arch.exception.pending is only
616 * true if an event injection was blocked by
617 * nested_run_pending. In that case, however,
618 * vcpu_enter_guest requests an immediate exit,
619 * and the guest shouldn't proceed far enough to
620 * need reinjection.
621 */
622 WARN_ON_ONCE(vcpu->arch.exception.pending);
623 vcpu->arch.exception.injected = true;
91e86d22
JM
624 if (WARN_ON_ONCE(has_payload)) {
625 /*
626 * A reinjected event has already
627 * delivered its payload.
628 */
629 has_payload = false;
630 payload = 0;
631 }
664f8e26
WL
632 } else {
633 vcpu->arch.exception.pending = true;
634 vcpu->arch.exception.injected = false;
635 }
3fd28fce
ED
636 vcpu->arch.exception.has_error_code = has_error;
637 vcpu->arch.exception.nr = nr;
638 vcpu->arch.exception.error_code = error_code;
91e86d22
JM
639 vcpu->arch.exception.has_payload = has_payload;
640 vcpu->arch.exception.payload = payload;
a06230b6 641 if (!is_guest_mode(vcpu))
da998b46 642 kvm_deliver_exception_payload(vcpu);
3fd28fce
ED
643 return;
644 }
645
646 /* to check exception */
647 prev_nr = vcpu->arch.exception.nr;
648 if (prev_nr == DF_VECTOR) {
649 /* triple fault -> shutdown */
a8eeb04a 650 kvm_make_request(KVM_REQ_TRIPLE_FAULT, vcpu);
3fd28fce
ED
651 return;
652 }
653 class1 = exception_class(prev_nr);
654 class2 = exception_class(nr);
655 if ((class1 == EXCPT_CONTRIBUTORY && class2 == EXCPT_CONTRIBUTORY)
656 || (class1 == EXCPT_PF && class2 != EXCPT_BENIGN)) {
664f8e26
WL
657 /*
658 * Generate double fault per SDM Table 5-5. Set
659 * exception.pending = true so that the double fault
660 * can trigger a nested vmexit.
661 */
3fd28fce 662 vcpu->arch.exception.pending = true;
664f8e26 663 vcpu->arch.exception.injected = false;
3fd28fce
ED
664 vcpu->arch.exception.has_error_code = true;
665 vcpu->arch.exception.nr = DF_VECTOR;
666 vcpu->arch.exception.error_code = 0;
c851436a
JM
667 vcpu->arch.exception.has_payload = false;
668 vcpu->arch.exception.payload = 0;
3fd28fce
ED
669 } else
670 /* replace previous exception with a new one in a hope
671 that instruction re-execution will regenerate lost
672 exception */
673 goto queue;
674}
675
298101da
AK
676void kvm_queue_exception(struct kvm_vcpu *vcpu, unsigned nr)
677{
91e86d22 678 kvm_multiple_exception(vcpu, nr, false, 0, false, 0, false);
298101da
AK
679}
680EXPORT_SYMBOL_GPL(kvm_queue_exception);
681
ce7ddec4
JR
682void kvm_requeue_exception(struct kvm_vcpu *vcpu, unsigned nr)
683{
91e86d22 684 kvm_multiple_exception(vcpu, nr, false, 0, false, 0, true);
ce7ddec4
JR
685}
686EXPORT_SYMBOL_GPL(kvm_requeue_exception);
687
4d5523cf
PB
688void kvm_queue_exception_p(struct kvm_vcpu *vcpu, unsigned nr,
689 unsigned long payload)
f10c729f
JM
690{
691 kvm_multiple_exception(vcpu, nr, false, 0, true, payload, false);
692}
4d5523cf 693EXPORT_SYMBOL_GPL(kvm_queue_exception_p);
f10c729f 694
da998b46
JM
695static void kvm_queue_exception_e_p(struct kvm_vcpu *vcpu, unsigned nr,
696 u32 error_code, unsigned long payload)
697{
698 kvm_multiple_exception(vcpu, nr, true, error_code,
699 true, payload, false);
700}
701
6affcbed 702int kvm_complete_insn_gp(struct kvm_vcpu *vcpu, int err)
c3c91fee 703{
db8fcefa
AP
704 if (err)
705 kvm_inject_gp(vcpu, 0);
706 else
6affcbed
KH
707 return kvm_skip_emulated_instruction(vcpu);
708
709 return 1;
db8fcefa
AP
710}
711EXPORT_SYMBOL_GPL(kvm_complete_insn_gp);
8df25a32 712
6389ee94 713void kvm_inject_page_fault(struct kvm_vcpu *vcpu, struct x86_exception *fault)
c3c91fee
AK
714{
715 ++vcpu->stat.pf_guest;
adfe20fb
WL
716 vcpu->arch.exception.nested_apf =
717 is_guest_mode(vcpu) && fault->async_page_fault;
da998b46 718 if (vcpu->arch.exception.nested_apf) {
adfe20fb 719 vcpu->arch.apf.nested_apf_token = fault->address;
da998b46
JM
720 kvm_queue_exception_e(vcpu, PF_VECTOR, fault->error_code);
721 } else {
722 kvm_queue_exception_e_p(vcpu, PF_VECTOR, fault->error_code,
723 fault->address);
724 }
c3c91fee 725}
27d6c865 726EXPORT_SYMBOL_GPL(kvm_inject_page_fault);
c3c91fee 727
53b3d8e9
SC
728bool kvm_inject_emulated_page_fault(struct kvm_vcpu *vcpu,
729 struct x86_exception *fault)
d4f8cf66 730{
0cd665bd 731 struct kvm_mmu *fault_mmu;
53b3d8e9
SC
732 WARN_ON_ONCE(fault->vector != PF_VECTOR);
733
0cd665bd
PB
734 fault_mmu = fault->nested_page_fault ? vcpu->arch.mmu :
735 vcpu->arch.walk_mmu;
ef54bcfe 736
ee1fa209
JS
737 /*
738 * Invalidate the TLB entry for the faulting address, if it exists,
739 * else the access will fault indefinitely (and to emulate hardware).
740 */
741 if ((fault->error_code & PFERR_PRESENT_MASK) &&
742 !(fault->error_code & PFERR_RSVD_MASK))
743 kvm_mmu_invalidate_gva(vcpu, fault_mmu, fault->address,
744 fault_mmu->root_hpa);
745
746 fault_mmu->inject_page_fault(vcpu, fault);
ef54bcfe 747 return fault->nested_page_fault;
d4f8cf66 748}
53b3d8e9 749EXPORT_SYMBOL_GPL(kvm_inject_emulated_page_fault);
d4f8cf66 750
3419ffc8
SY
751void kvm_inject_nmi(struct kvm_vcpu *vcpu)
752{
7460fb4a
AK
753 atomic_inc(&vcpu->arch.nmi_queued);
754 kvm_make_request(KVM_REQ_NMI, vcpu);
3419ffc8
SY
755}
756EXPORT_SYMBOL_GPL(kvm_inject_nmi);
757
298101da
AK
758void kvm_queue_exception_e(struct kvm_vcpu *vcpu, unsigned nr, u32 error_code)
759{
91e86d22 760 kvm_multiple_exception(vcpu, nr, true, error_code, false, 0, false);
298101da
AK
761}
762EXPORT_SYMBOL_GPL(kvm_queue_exception_e);
763
ce7ddec4
JR
764void kvm_requeue_exception_e(struct kvm_vcpu *vcpu, unsigned nr, u32 error_code)
765{
91e86d22 766 kvm_multiple_exception(vcpu, nr, true, error_code, false, 0, true);
ce7ddec4
JR
767}
768EXPORT_SYMBOL_GPL(kvm_requeue_exception_e);
769
0a79b009
AK
770/*
771 * Checks if cpl <= required_cpl; if true, return true. Otherwise queue
772 * a #GP and return false.
773 */
774bool kvm_require_cpl(struct kvm_vcpu *vcpu, int required_cpl)
298101da 775{
b3646477 776 if (static_call(kvm_x86_get_cpl)(vcpu) <= required_cpl)
0a79b009
AK
777 return true;
778 kvm_queue_exception_e(vcpu, GP_VECTOR, 0);
779 return false;
298101da 780}
0a79b009 781EXPORT_SYMBOL_GPL(kvm_require_cpl);
298101da 782
16f8a6f9
NA
783bool kvm_require_dr(struct kvm_vcpu *vcpu, int dr)
784{
785 if ((dr != 4 && dr != 5) || !kvm_read_cr4_bits(vcpu, X86_CR4_DE))
786 return true;
787
788 kvm_queue_exception(vcpu, UD_VECTOR);
789 return false;
790}
791EXPORT_SYMBOL_GPL(kvm_require_dr);
792
ec92fe44
JR
793/*
794 * This function will be used to read from the physical memory of the currently
54bf36aa 795 * running guest. The difference to kvm_vcpu_read_guest_page is that this function
ec92fe44
JR
796 * can read from guest physical or from the guest's guest physical memory.
797 */
798int kvm_read_guest_page_mmu(struct kvm_vcpu *vcpu, struct kvm_mmu *mmu,
799 gfn_t ngfn, void *data, int offset, int len,
800 u32 access)
801{
54987b7a 802 struct x86_exception exception;
ec92fe44
JR
803 gfn_t real_gfn;
804 gpa_t ngpa;
805
806 ngpa = gfn_to_gpa(ngfn);
54987b7a 807 real_gfn = mmu->translate_gpa(vcpu, ngpa, access, &exception);
ec92fe44
JR
808 if (real_gfn == UNMAPPED_GVA)
809 return -EFAULT;
810
811 real_gfn = gpa_to_gfn(real_gfn);
812
54bf36aa 813 return kvm_vcpu_read_guest_page(vcpu, real_gfn, data, offset, len);
ec92fe44
JR
814}
815EXPORT_SYMBOL_GPL(kvm_read_guest_page_mmu);
816
16cfacc8
SC
817static inline u64 pdptr_rsvd_bits(struct kvm_vcpu *vcpu)
818{
5b7f575c 819 return vcpu->arch.reserved_gpa_bits | rsvd_bits(5, 8) | rsvd_bits(1, 2);
16cfacc8
SC
820}
821
a03490ed 822/*
16cfacc8 823 * Load the pae pdptrs. Return 1 if they are all valid, 0 otherwise.
a03490ed 824 */
ff03a073 825int load_pdptrs(struct kvm_vcpu *vcpu, struct kvm_mmu *mmu, unsigned long cr3)
a03490ed
CO
826{
827 gfn_t pdpt_gfn = cr3 >> PAGE_SHIFT;
828 unsigned offset = ((cr3 & (PAGE_SIZE-1)) >> 5) << 2;
829 int i;
830 int ret;
ff03a073 831 u64 pdpte[ARRAY_SIZE(mmu->pdptrs)];
a03490ed 832
ff03a073
JR
833 ret = kvm_read_guest_page_mmu(vcpu, mmu, pdpt_gfn, pdpte,
834 offset * sizeof(u64), sizeof(pdpte),
835 PFERR_USER_MASK|PFERR_WRITE_MASK);
a03490ed
CO
836 if (ret < 0) {
837 ret = 0;
838 goto out;
839 }
840 for (i = 0; i < ARRAY_SIZE(pdpte); ++i) {
812f30b2 841 if ((pdpte[i] & PT_PRESENT_MASK) &&
16cfacc8 842 (pdpte[i] & pdptr_rsvd_bits(vcpu))) {
a03490ed
CO
843 ret = 0;
844 goto out;
845 }
846 }
847 ret = 1;
848
ff03a073 849 memcpy(mmu->pdptrs, pdpte, sizeof(mmu->pdptrs));
cb3c1e2f 850 kvm_register_mark_dirty(vcpu, VCPU_EXREG_PDPTR);
158a48ec
ML
851 vcpu->arch.pdptrs_from_userspace = false;
852
a03490ed 853out:
a03490ed
CO
854
855 return ret;
856}
cc4b6871 857EXPORT_SYMBOL_GPL(load_pdptrs);
a03490ed 858
f27ad38a
TL
859void kvm_post_set_cr0(struct kvm_vcpu *vcpu, unsigned long old_cr0, unsigned long cr0)
860{
f27ad38a
TL
861 if ((cr0 ^ old_cr0) & X86_CR0_PG) {
862 kvm_clear_async_pf_completion_queue(vcpu);
863 kvm_async_pf_hash_reset(vcpu);
864 }
865
20f632bd 866 if ((cr0 ^ old_cr0) & KVM_MMU_CR0_ROLE_BITS)
f27ad38a
TL
867 kvm_mmu_reset_context(vcpu);
868
869 if (((cr0 ^ old_cr0) & X86_CR0_CD) &&
870 kvm_arch_has_noncoherent_dma(vcpu->kvm) &&
871 !kvm_check_has_quirk(vcpu->kvm, KVM_X86_QUIRK_CD_NW_CLEARED))
872 kvm_zap_gfn_range(vcpu->kvm, 0, ~0ULL);
873}
874EXPORT_SYMBOL_GPL(kvm_post_set_cr0);
875
49a9b07e 876int kvm_set_cr0(struct kvm_vcpu *vcpu, unsigned long cr0)
a03490ed 877{
aad82703 878 unsigned long old_cr0 = kvm_read_cr0(vcpu);
d42e3fae 879 unsigned long pdptr_bits = X86_CR0_CD | X86_CR0_NW | X86_CR0_PG;
aad82703 880
f9a48e6a
AK
881 cr0 |= X86_CR0_ET;
882
ab344828 883#ifdef CONFIG_X86_64
0f12244f
GN
884 if (cr0 & 0xffffffff00000000UL)
885 return 1;
ab344828
GN
886#endif
887
888 cr0 &= ~CR0_RESERVED_BITS;
a03490ed 889
0f12244f
GN
890 if ((cr0 & X86_CR0_NW) && !(cr0 & X86_CR0_CD))
891 return 1;
a03490ed 892
0f12244f
GN
893 if ((cr0 & X86_CR0_PG) && !(cr0 & X86_CR0_PE))
894 return 1;
a03490ed 895
a03490ed 896#ifdef CONFIG_X86_64
05487215
SC
897 if ((vcpu->arch.efer & EFER_LME) && !is_paging(vcpu) &&
898 (cr0 & X86_CR0_PG)) {
899 int cs_db, cs_l;
900
901 if (!is_pae(vcpu))
902 return 1;
b3646477 903 static_call(kvm_x86_get_cs_db_l_bits)(vcpu, &cs_db, &cs_l);
05487215 904 if (cs_l)
0f12244f 905 return 1;
a03490ed 906 }
05487215
SC
907#endif
908 if (!(vcpu->arch.efer & EFER_LME) && (cr0 & X86_CR0_PG) &&
909 is_pae(vcpu) && ((cr0 ^ old_cr0) & pdptr_bits) &&
910 !load_pdptrs(vcpu, vcpu->arch.walk_mmu, kvm_read_cr3(vcpu)))
911 return 1;
a03490ed 912
ad756a16
MJ
913 if (!(cr0 & X86_CR0_PG) && kvm_read_cr4_bits(vcpu, X86_CR4_PCIDE))
914 return 1;
915
b3646477 916 static_call(kvm_x86_set_cr0)(vcpu, cr0);
a03490ed 917
f27ad38a 918 kvm_post_set_cr0(vcpu, old_cr0, cr0);
b18d5431 919
0f12244f
GN
920 return 0;
921}
2d3ad1f4 922EXPORT_SYMBOL_GPL(kvm_set_cr0);
a03490ed 923
2d3ad1f4 924void kvm_lmsw(struct kvm_vcpu *vcpu, unsigned long msw)
a03490ed 925{
49a9b07e 926 (void)kvm_set_cr0(vcpu, kvm_read_cr0_bits(vcpu, ~0x0eul) | (msw & 0x0f));
a03490ed 927}
2d3ad1f4 928EXPORT_SYMBOL_GPL(kvm_lmsw);
a03490ed 929
139a12cf 930void kvm_load_guest_xsave_state(struct kvm_vcpu *vcpu)
42bdf991 931{
16809ecd
TL
932 if (vcpu->arch.guest_state_protected)
933 return;
934
139a12cf
AL
935 if (kvm_read_cr4_bits(vcpu, X86_CR4_OSXSAVE)) {
936
937 if (vcpu->arch.xcr0 != host_xcr0)
938 xsetbv(XCR_XFEATURE_ENABLED_MASK, vcpu->arch.xcr0);
939
940 if (vcpu->arch.xsaves_enabled &&
941 vcpu->arch.ia32_xss != host_xss)
942 wrmsrl(MSR_IA32_XSS, vcpu->arch.ia32_xss);
943 }
37486135
BM
944
945 if (static_cpu_has(X86_FEATURE_PKU) &&
946 (kvm_read_cr4_bits(vcpu, X86_CR4_PKE) ||
947 (vcpu->arch.xcr0 & XFEATURE_MASK_PKRU)) &&
948 vcpu->arch.pkru != vcpu->arch.host_pkru)
72a6c08c 949 write_pkru(vcpu->arch.pkru);
42bdf991 950}
139a12cf 951EXPORT_SYMBOL_GPL(kvm_load_guest_xsave_state);
42bdf991 952
139a12cf 953void kvm_load_host_xsave_state(struct kvm_vcpu *vcpu)
42bdf991 954{
16809ecd
TL
955 if (vcpu->arch.guest_state_protected)
956 return;
957
37486135
BM
958 if (static_cpu_has(X86_FEATURE_PKU) &&
959 (kvm_read_cr4_bits(vcpu, X86_CR4_PKE) ||
960 (vcpu->arch.xcr0 & XFEATURE_MASK_PKRU))) {
961 vcpu->arch.pkru = rdpkru();
962 if (vcpu->arch.pkru != vcpu->arch.host_pkru)
72a6c08c 963 write_pkru(vcpu->arch.host_pkru);
37486135
BM
964 }
965
139a12cf
AL
966 if (kvm_read_cr4_bits(vcpu, X86_CR4_OSXSAVE)) {
967
968 if (vcpu->arch.xcr0 != host_xcr0)
969 xsetbv(XCR_XFEATURE_ENABLED_MASK, host_xcr0);
970
971 if (vcpu->arch.xsaves_enabled &&
972 vcpu->arch.ia32_xss != host_xss)
973 wrmsrl(MSR_IA32_XSS, host_xss);
974 }
975
42bdf991 976}
139a12cf 977EXPORT_SYMBOL_GPL(kvm_load_host_xsave_state);
42bdf991 978
69b0049a 979static int __kvm_set_xcr(struct kvm_vcpu *vcpu, u32 index, u64 xcr)
2acf923e 980{
56c103ec
LJ
981 u64 xcr0 = xcr;
982 u64 old_xcr0 = vcpu->arch.xcr0;
46c34cb0 983 u64 valid_bits;
2acf923e
DC
984
985 /* Only support XCR_XFEATURE_ENABLED_MASK(xcr0) now */
986 if (index != XCR_XFEATURE_ENABLED_MASK)
987 return 1;
d91cab78 988 if (!(xcr0 & XFEATURE_MASK_FP))
2acf923e 989 return 1;
d91cab78 990 if ((xcr0 & XFEATURE_MASK_YMM) && !(xcr0 & XFEATURE_MASK_SSE))
2acf923e 991 return 1;
46c34cb0
PB
992
993 /*
994 * Do not allow the guest to set bits that we do not support
995 * saving. However, xcr0 bit 0 is always set, even if the
996 * emulated CPU does not support XSAVE (see fx_init).
997 */
d91cab78 998 valid_bits = vcpu->arch.guest_supported_xcr0 | XFEATURE_MASK_FP;
46c34cb0 999 if (xcr0 & ~valid_bits)
2acf923e 1000 return 1;
46c34cb0 1001
d91cab78
DH
1002 if ((!(xcr0 & XFEATURE_MASK_BNDREGS)) !=
1003 (!(xcr0 & XFEATURE_MASK_BNDCSR)))
390bd528
LJ
1004 return 1;
1005
d91cab78
DH
1006 if (xcr0 & XFEATURE_MASK_AVX512) {
1007 if (!(xcr0 & XFEATURE_MASK_YMM))
612263b3 1008 return 1;
d91cab78 1009 if ((xcr0 & XFEATURE_MASK_AVX512) != XFEATURE_MASK_AVX512)
612263b3
CP
1010 return 1;
1011 }
2acf923e 1012 vcpu->arch.xcr0 = xcr0;
56c103ec 1013
d91cab78 1014 if ((xcr0 ^ old_xcr0) & XFEATURE_MASK_EXTEND)
aedbaf4f 1015 kvm_update_cpuid_runtime(vcpu);
2acf923e
DC
1016 return 0;
1017}
1018
92f9895c 1019int kvm_emulate_xsetbv(struct kvm_vcpu *vcpu)
2acf923e 1020{
92f9895c
SC
1021 if (static_call(kvm_x86_get_cpl)(vcpu) != 0 ||
1022 __kvm_set_xcr(vcpu, kvm_rcx_read(vcpu), kvm_read_edx_eax(vcpu))) {
1023 kvm_inject_gp(vcpu, 0);
1024 return 1;
1025 }
bbefd4fc 1026
92f9895c 1027 return kvm_skip_emulated_instruction(vcpu);
2acf923e 1028}
92f9895c 1029EXPORT_SYMBOL_GPL(kvm_emulate_xsetbv);
2acf923e 1030
ee69c92b 1031bool kvm_is_valid_cr4(struct kvm_vcpu *vcpu, unsigned long cr4)
a03490ed 1032{
b11306b5 1033 if (cr4 & cr4_reserved_bits)
ee69c92b 1034 return false;
b9baba86 1035
b899c132 1036 if (cr4 & vcpu->arch.cr4_guest_rsvd_bits)
ee69c92b 1037 return false;
3ca94192 1038
b3646477 1039 return static_call(kvm_x86_is_valid_cr4)(vcpu, cr4);
3ca94192 1040}
ee69c92b 1041EXPORT_SYMBOL_GPL(kvm_is_valid_cr4);
3ca94192 1042
5b51cb13
TL
1043void kvm_post_set_cr4(struct kvm_vcpu *vcpu, unsigned long old_cr4, unsigned long cr4)
1044{
20f632bd 1045 if (((cr4 ^ old_cr4) & KVM_MMU_CR4_ROLE_BITS) ||
5b51cb13
TL
1046 (!(cr4 & X86_CR4_PCIDE) && (old_cr4 & X86_CR4_PCIDE)))
1047 kvm_mmu_reset_context(vcpu);
3ca94192 1048}
5b51cb13 1049EXPORT_SYMBOL_GPL(kvm_post_set_cr4);
3ca94192
WL
1050
1051int kvm_set_cr4(struct kvm_vcpu *vcpu, unsigned long cr4)
1052{
1053 unsigned long old_cr4 = kvm_read_cr4(vcpu);
1054 unsigned long pdptr_bits = X86_CR4_PGE | X86_CR4_PSE | X86_CR4_PAE |
cb957adb 1055 X86_CR4_SMEP;
3ca94192 1056
ee69c92b 1057 if (!kvm_is_valid_cr4(vcpu, cr4))
ae3e61e1
PB
1058 return 1;
1059
a03490ed 1060 if (is_long_mode(vcpu)) {
0f12244f
GN
1061 if (!(cr4 & X86_CR4_PAE))
1062 return 1;
d74fcfc1
SC
1063 if ((cr4 ^ old_cr4) & X86_CR4_LA57)
1064 return 1;
a2edf57f
AK
1065 } else if (is_paging(vcpu) && (cr4 & X86_CR4_PAE)
1066 && ((cr4 ^ old_cr4) & pdptr_bits)
9f8fe504
AK
1067 && !load_pdptrs(vcpu, vcpu->arch.walk_mmu,
1068 kvm_read_cr3(vcpu)))
0f12244f
GN
1069 return 1;
1070
ad756a16 1071 if ((cr4 & X86_CR4_PCIDE) && !(old_cr4 & X86_CR4_PCIDE)) {
d6321d49 1072 if (!guest_cpuid_has(vcpu, X86_FEATURE_PCID))
ad756a16
MJ
1073 return 1;
1074
1075 /* PCID can not be enabled when cr3[11:0]!=000H or EFER.LMA=0 */
1076 if ((kvm_read_cr3(vcpu) & X86_CR3_PCID_MASK) || !is_long_mode(vcpu))
1077 return 1;
1078 }
1079
b3646477 1080 static_call(kvm_x86_set_cr4)(vcpu, cr4);
a03490ed 1081
5b51cb13 1082 kvm_post_set_cr4(vcpu, old_cr4, cr4);
2acf923e 1083
0f12244f
GN
1084 return 0;
1085}
2d3ad1f4 1086EXPORT_SYMBOL_GPL(kvm_set_cr4);
a03490ed 1087
21823fbd
SC
1088static void kvm_invalidate_pcid(struct kvm_vcpu *vcpu, unsigned long pcid)
1089{
1090 struct kvm_mmu *mmu = vcpu->arch.mmu;
1091 unsigned long roots_to_free = 0;
1092 int i;
1093
1094 /*
1095 * If neither the current CR3 nor any of the prev_roots use the given
1096 * PCID, then nothing needs to be done here because a resync will
1097 * happen anyway before switching to any other CR3.
1098 */
1099 if (kvm_get_active_pcid(vcpu) == pcid) {
e62f1aa8 1100 kvm_make_request(KVM_REQ_MMU_SYNC, vcpu);
21823fbd
SC
1101 kvm_make_request(KVM_REQ_TLB_FLUSH_CURRENT, vcpu);
1102 }
1103
1104 for (i = 0; i < KVM_MMU_NUM_PREV_ROOTS; i++)
1105 if (kvm_get_pcid(vcpu, mmu->prev_roots[i].pgd) == pcid)
1106 roots_to_free |= KVM_MMU_ROOT_PREVIOUS(i);
1107
1108 kvm_mmu_free_roots(vcpu, mmu, roots_to_free);
1109}
1110
2390218b 1111int kvm_set_cr3(struct kvm_vcpu *vcpu, unsigned long cr3)
a03490ed 1112{
ade61e28 1113 bool skip_tlb_flush = false;
21823fbd 1114 unsigned long pcid = 0;
ac146235 1115#ifdef CONFIG_X86_64
c19986fe
JS
1116 bool pcid_enabled = kvm_read_cr4_bits(vcpu, X86_CR4_PCIDE);
1117
ade61e28 1118 if (pcid_enabled) {
208320ba
JS
1119 skip_tlb_flush = cr3 & X86_CR3_PCID_NOFLUSH;
1120 cr3 &= ~X86_CR3_PCID_NOFLUSH;
21823fbd 1121 pcid = cr3 & X86_CR3_PCID_MASK;
ade61e28 1122 }
ac146235 1123#endif
9d88fca7 1124
c7313155 1125 /* PDPTRs are always reloaded for PAE paging. */
21823fbd
SC
1126 if (cr3 == kvm_read_cr3(vcpu) && !is_pae_paging(vcpu))
1127 goto handle_tlb_flush;
d835dfec 1128
886bbcc7
SC
1129 /*
1130 * Do not condition the GPA check on long mode, this helper is used to
1131 * stuff CR3, e.g. for RSM emulation, and there is no guarantee that
1132 * the current vCPU mode is accurate.
1133 */
1134 if (kvm_vcpu_is_illegal_gpa(vcpu, cr3))
d1cd3ce9 1135 return 1;
886bbcc7
SC
1136
1137 if (is_pae_paging(vcpu) && !load_pdptrs(vcpu, vcpu->arch.walk_mmu, cr3))
346874c9 1138 return 1;
a03490ed 1139
21823fbd 1140 if (cr3 != kvm_read_cr3(vcpu))
b5129100 1141 kvm_mmu_new_pgd(vcpu, cr3);
21823fbd 1142
0f12244f 1143 vcpu->arch.cr3 = cr3;
cb3c1e2f 1144 kvm_register_mark_available(vcpu, VCPU_EXREG_CR3);
7c390d35 1145
21823fbd
SC
1146handle_tlb_flush:
1147 /*
1148 * A load of CR3 that flushes the TLB flushes only the current PCID,
1149 * even if PCID is disabled, in which case PCID=0 is flushed. It's a
1150 * moot point in the end because _disabling_ PCID will flush all PCIDs,
1151 * and it's impossible to use a non-zero PCID when PCID is disabled,
1152 * i.e. only PCID=0 can be relevant.
1153 */
1154 if (!skip_tlb_flush)
1155 kvm_invalidate_pcid(vcpu, pcid);
1156
0f12244f
GN
1157 return 0;
1158}
2d3ad1f4 1159EXPORT_SYMBOL_GPL(kvm_set_cr3);
a03490ed 1160
eea1cff9 1161int kvm_set_cr8(struct kvm_vcpu *vcpu, unsigned long cr8)
a03490ed 1162{
0f12244f
GN
1163 if (cr8 & CR8_RESERVED_BITS)
1164 return 1;
35754c98 1165 if (lapic_in_kernel(vcpu))
a03490ed
CO
1166 kvm_lapic_set_tpr(vcpu, cr8);
1167 else
ad312c7c 1168 vcpu->arch.cr8 = cr8;
0f12244f
GN
1169 return 0;
1170}
2d3ad1f4 1171EXPORT_SYMBOL_GPL(kvm_set_cr8);
a03490ed 1172
2d3ad1f4 1173unsigned long kvm_get_cr8(struct kvm_vcpu *vcpu)
a03490ed 1174{
35754c98 1175 if (lapic_in_kernel(vcpu))
a03490ed
CO
1176 return kvm_lapic_get_cr8(vcpu);
1177 else
ad312c7c 1178 return vcpu->arch.cr8;
a03490ed 1179}
2d3ad1f4 1180EXPORT_SYMBOL_GPL(kvm_get_cr8);
a03490ed 1181
ae561ede
NA
1182static void kvm_update_dr0123(struct kvm_vcpu *vcpu)
1183{
1184 int i;
1185
1186 if (!(vcpu->guest_debug & KVM_GUESTDBG_USE_HW_BP)) {
1187 for (i = 0; i < KVM_NR_DB_REGS; i++)
1188 vcpu->arch.eff_db[i] = vcpu->arch.db[i];
ae561ede
NA
1189 }
1190}
1191
7c86663b 1192void kvm_update_dr7(struct kvm_vcpu *vcpu)
c8639010
JK
1193{
1194 unsigned long dr7;
1195
1196 if (vcpu->guest_debug & KVM_GUESTDBG_USE_HW_BP)
1197 dr7 = vcpu->arch.guest_debug_dr7;
1198 else
1199 dr7 = vcpu->arch.dr7;
b3646477 1200 static_call(kvm_x86_set_dr7)(vcpu, dr7);
360b948d
PB
1201 vcpu->arch.switch_db_regs &= ~KVM_DEBUGREG_BP_ENABLED;
1202 if (dr7 & DR7_BP_EN_MASK)
1203 vcpu->arch.switch_db_regs |= KVM_DEBUGREG_BP_ENABLED;
c8639010 1204}
7c86663b 1205EXPORT_SYMBOL_GPL(kvm_update_dr7);
c8639010 1206
6f43ed01
NA
1207static u64 kvm_dr6_fixed(struct kvm_vcpu *vcpu)
1208{
1209 u64 fixed = DR6_FIXED_1;
1210
d6321d49 1211 if (!guest_cpuid_has(vcpu, X86_FEATURE_RTM))
6f43ed01 1212 fixed |= DR6_RTM;
e8ea85fb
CQ
1213
1214 if (!guest_cpuid_has(vcpu, X86_FEATURE_BUS_LOCK_DETECT))
1215 fixed |= DR6_BUS_LOCK;
6f43ed01
NA
1216 return fixed;
1217}
1218
996ff542 1219int kvm_set_dr(struct kvm_vcpu *vcpu, int dr, unsigned long val)
020df079 1220{
ea740059
MP
1221 size_t size = ARRAY_SIZE(vcpu->arch.db);
1222
020df079
GN
1223 switch (dr) {
1224 case 0 ... 3:
ea740059 1225 vcpu->arch.db[array_index_nospec(dr, size)] = val;
020df079
GN
1226 if (!(vcpu->guest_debug & KVM_GUESTDBG_USE_HW_BP))
1227 vcpu->arch.eff_db[dr] = val;
1228 break;
1229 case 4:
020df079 1230 case 6:
f5f6145e 1231 if (!kvm_dr6_valid(val))
996ff542 1232 return 1; /* #GP */
6f43ed01 1233 vcpu->arch.dr6 = (val & DR6_VOLATILE) | kvm_dr6_fixed(vcpu);
020df079
GN
1234 break;
1235 case 5:
020df079 1236 default: /* 7 */
b91991bf 1237 if (!kvm_dr7_valid(val))
996ff542 1238 return 1; /* #GP */
020df079 1239 vcpu->arch.dr7 = (val & DR7_VOLATILE) | DR7_FIXED_1;
c8639010 1240 kvm_update_dr7(vcpu);
020df079
GN
1241 break;
1242 }
1243
1244 return 0;
1245}
1246EXPORT_SYMBOL_GPL(kvm_set_dr);
1247
29d6ca41 1248void kvm_get_dr(struct kvm_vcpu *vcpu, int dr, unsigned long *val)
020df079 1249{
ea740059
MP
1250 size_t size = ARRAY_SIZE(vcpu->arch.db);
1251
020df079
GN
1252 switch (dr) {
1253 case 0 ... 3:
ea740059 1254 *val = vcpu->arch.db[array_index_nospec(dr, size)];
020df079
GN
1255 break;
1256 case 4:
020df079 1257 case 6:
5679b803 1258 *val = vcpu->arch.dr6;
020df079
GN
1259 break;
1260 case 5:
020df079
GN
1261 default: /* 7 */
1262 *val = vcpu->arch.dr7;
1263 break;
1264 }
338dbc97 1265}
020df079
GN
1266EXPORT_SYMBOL_GPL(kvm_get_dr);
1267
c483c454 1268int kvm_emulate_rdpmc(struct kvm_vcpu *vcpu)
022cd0e8 1269{
de3cd117 1270 u32 ecx = kvm_rcx_read(vcpu);
022cd0e8 1271 u64 data;
022cd0e8 1272
c483c454
SC
1273 if (kvm_pmu_rdpmc(vcpu, ecx, &data)) {
1274 kvm_inject_gp(vcpu, 0);
1275 return 1;
1276 }
1277
de3cd117
SC
1278 kvm_rax_write(vcpu, (u32)data);
1279 kvm_rdx_write(vcpu, data >> 32);
c483c454 1280 return kvm_skip_emulated_instruction(vcpu);
022cd0e8 1281}
c483c454 1282EXPORT_SYMBOL_GPL(kvm_emulate_rdpmc);
022cd0e8 1283
043405e1
CO
1284/*
1285 * List of msr numbers which we expose to userspace through KVM_GET_MSRS
1286 * and KVM_SET_MSRS, and KVM_GET_MSR_INDEX_LIST.
1287 *
7a5ee6ed
CQ
1288 * The three MSR lists(msrs_to_save, emulated_msrs, msr_based_features)
1289 * extract the supported MSRs from the related const lists.
1290 * msrs_to_save is selected from the msrs_to_save_all to reflect the
e3267cbb 1291 * capabilities of the host cpu. This capabilities test skips MSRs that are
7a5ee6ed 1292 * kvm-specific. Those are put in emulated_msrs_all; filtering of emulated_msrs
62ef68bb 1293 * may depend on host virtualization features rather than host cpu features.
043405e1 1294 */
e3267cbb 1295
7a5ee6ed 1296static const u32 msrs_to_save_all[] = {
043405e1 1297 MSR_IA32_SYSENTER_CS, MSR_IA32_SYSENTER_ESP, MSR_IA32_SYSENTER_EIP,
8c06585d 1298 MSR_STAR,
043405e1
CO
1299#ifdef CONFIG_X86_64
1300 MSR_CSTAR, MSR_KERNEL_GS_BASE, MSR_SYSCALL_MASK, MSR_LSTAR,
1301#endif
b3897a49 1302 MSR_IA32_TSC, MSR_IA32_CR_PAT, MSR_VM_HSAVE_PA,
32ad73db 1303 MSR_IA32_FEAT_CTL, MSR_IA32_BNDCFGS, MSR_TSC_AUX,
2bdb76c0 1304 MSR_IA32_SPEC_CTRL,
bf8c55d8
CP
1305 MSR_IA32_RTIT_CTL, MSR_IA32_RTIT_STATUS, MSR_IA32_RTIT_CR3_MATCH,
1306 MSR_IA32_RTIT_OUTPUT_BASE, MSR_IA32_RTIT_OUTPUT_MASK,
1307 MSR_IA32_RTIT_ADDR0_A, MSR_IA32_RTIT_ADDR0_B,
1308 MSR_IA32_RTIT_ADDR1_A, MSR_IA32_RTIT_ADDR1_B,
1309 MSR_IA32_RTIT_ADDR2_A, MSR_IA32_RTIT_ADDR2_B,
1310 MSR_IA32_RTIT_ADDR3_A, MSR_IA32_RTIT_ADDR3_B,
6e3ba4ab
TX
1311 MSR_IA32_UMWAIT_CONTROL,
1312
e2ada66e
JM
1313 MSR_ARCH_PERFMON_FIXED_CTR0, MSR_ARCH_PERFMON_FIXED_CTR1,
1314 MSR_ARCH_PERFMON_FIXED_CTR0 + 2, MSR_ARCH_PERFMON_FIXED_CTR0 + 3,
1315 MSR_CORE_PERF_FIXED_CTR_CTRL, MSR_CORE_PERF_GLOBAL_STATUS,
1316 MSR_CORE_PERF_GLOBAL_CTRL, MSR_CORE_PERF_GLOBAL_OVF_CTRL,
1317 MSR_ARCH_PERFMON_PERFCTR0, MSR_ARCH_PERFMON_PERFCTR1,
1318 MSR_ARCH_PERFMON_PERFCTR0 + 2, MSR_ARCH_PERFMON_PERFCTR0 + 3,
1319 MSR_ARCH_PERFMON_PERFCTR0 + 4, MSR_ARCH_PERFMON_PERFCTR0 + 5,
1320 MSR_ARCH_PERFMON_PERFCTR0 + 6, MSR_ARCH_PERFMON_PERFCTR0 + 7,
1321 MSR_ARCH_PERFMON_PERFCTR0 + 8, MSR_ARCH_PERFMON_PERFCTR0 + 9,
1322 MSR_ARCH_PERFMON_PERFCTR0 + 10, MSR_ARCH_PERFMON_PERFCTR0 + 11,
1323 MSR_ARCH_PERFMON_PERFCTR0 + 12, MSR_ARCH_PERFMON_PERFCTR0 + 13,
1324 MSR_ARCH_PERFMON_PERFCTR0 + 14, MSR_ARCH_PERFMON_PERFCTR0 + 15,
1325 MSR_ARCH_PERFMON_PERFCTR0 + 16, MSR_ARCH_PERFMON_PERFCTR0 + 17,
e2ada66e
JM
1326 MSR_ARCH_PERFMON_EVENTSEL0, MSR_ARCH_PERFMON_EVENTSEL1,
1327 MSR_ARCH_PERFMON_EVENTSEL0 + 2, MSR_ARCH_PERFMON_EVENTSEL0 + 3,
1328 MSR_ARCH_PERFMON_EVENTSEL0 + 4, MSR_ARCH_PERFMON_EVENTSEL0 + 5,
1329 MSR_ARCH_PERFMON_EVENTSEL0 + 6, MSR_ARCH_PERFMON_EVENTSEL0 + 7,
1330 MSR_ARCH_PERFMON_EVENTSEL0 + 8, MSR_ARCH_PERFMON_EVENTSEL0 + 9,
1331 MSR_ARCH_PERFMON_EVENTSEL0 + 10, MSR_ARCH_PERFMON_EVENTSEL0 + 11,
1332 MSR_ARCH_PERFMON_EVENTSEL0 + 12, MSR_ARCH_PERFMON_EVENTSEL0 + 13,
1333 MSR_ARCH_PERFMON_EVENTSEL0 + 14, MSR_ARCH_PERFMON_EVENTSEL0 + 15,
1334 MSR_ARCH_PERFMON_EVENTSEL0 + 16, MSR_ARCH_PERFMON_EVENTSEL0 + 17,
e1fc1553
FM
1335
1336 MSR_K7_EVNTSEL0, MSR_K7_EVNTSEL1, MSR_K7_EVNTSEL2, MSR_K7_EVNTSEL3,
1337 MSR_K7_PERFCTR0, MSR_K7_PERFCTR1, MSR_K7_PERFCTR2, MSR_K7_PERFCTR3,
1338 MSR_F15H_PERF_CTL0, MSR_F15H_PERF_CTL1, MSR_F15H_PERF_CTL2,
1339 MSR_F15H_PERF_CTL3, MSR_F15H_PERF_CTL4, MSR_F15H_PERF_CTL5,
1340 MSR_F15H_PERF_CTR0, MSR_F15H_PERF_CTR1, MSR_F15H_PERF_CTR2,
1341 MSR_F15H_PERF_CTR3, MSR_F15H_PERF_CTR4, MSR_F15H_PERF_CTR5,
043405e1
CO
1342};
1343
7a5ee6ed 1344static u32 msrs_to_save[ARRAY_SIZE(msrs_to_save_all)];
043405e1
CO
1345static unsigned num_msrs_to_save;
1346
7a5ee6ed 1347static const u32 emulated_msrs_all[] = {
62ef68bb
PB
1348 MSR_KVM_SYSTEM_TIME, MSR_KVM_WALL_CLOCK,
1349 MSR_KVM_SYSTEM_TIME_NEW, MSR_KVM_WALL_CLOCK_NEW,
1350 HV_X64_MSR_GUEST_OS_ID, HV_X64_MSR_HYPERCALL,
1351 HV_X64_MSR_TIME_REF_COUNT, HV_X64_MSR_REFERENCE_TSC,
72c139ba 1352 HV_X64_MSR_TSC_FREQUENCY, HV_X64_MSR_APIC_FREQUENCY,
e7d9513b
AS
1353 HV_X64_MSR_CRASH_P0, HV_X64_MSR_CRASH_P1, HV_X64_MSR_CRASH_P2,
1354 HV_X64_MSR_CRASH_P3, HV_X64_MSR_CRASH_P4, HV_X64_MSR_CRASH_CTL,
e516cebb 1355 HV_X64_MSR_RESET,
11c4b1ca 1356 HV_X64_MSR_VP_INDEX,
9eec50b8 1357 HV_X64_MSR_VP_RUNTIME,
5c919412 1358 HV_X64_MSR_SCONTROL,
1f4b34f8 1359 HV_X64_MSR_STIMER0_CONFIG,
d4abc577 1360 HV_X64_MSR_VP_ASSIST_PAGE,
a2e164e7
VK
1361 HV_X64_MSR_REENLIGHTENMENT_CONTROL, HV_X64_MSR_TSC_EMULATION_CONTROL,
1362 HV_X64_MSR_TSC_EMULATION_STATUS,
f97f5a56
JD
1363 HV_X64_MSR_SYNDBG_OPTIONS,
1364 HV_X64_MSR_SYNDBG_CONTROL, HV_X64_MSR_SYNDBG_STATUS,
1365 HV_X64_MSR_SYNDBG_SEND_BUFFER, HV_X64_MSR_SYNDBG_RECV_BUFFER,
1366 HV_X64_MSR_SYNDBG_PENDING_BUFFER,
a2e164e7
VK
1367
1368 MSR_KVM_ASYNC_PF_EN, MSR_KVM_STEAL_TIME,
557a961a 1369 MSR_KVM_PV_EOI_EN, MSR_KVM_ASYNC_PF_INT, MSR_KVM_ASYNC_PF_ACK,
62ef68bb 1370
ba904635 1371 MSR_IA32_TSC_ADJUST,
09141ec0 1372 MSR_IA32_TSC_DEADLINE,
2bdb76c0 1373 MSR_IA32_ARCH_CAPABILITIES,
27461da3 1374 MSR_IA32_PERF_CAPABILITIES,
043405e1 1375 MSR_IA32_MISC_ENABLE,
908e75f3
AK
1376 MSR_IA32_MCG_STATUS,
1377 MSR_IA32_MCG_CTL,
c45dcc71 1378 MSR_IA32_MCG_EXT_CTL,
64d60670 1379 MSR_IA32_SMBASE,
52797bf9 1380 MSR_SMI_COUNT,
db2336a8
KH
1381 MSR_PLATFORM_INFO,
1382 MSR_MISC_FEATURES_ENABLES,
bc226f07 1383 MSR_AMD64_VIRT_SPEC_CTRL,
6c6a2ab9 1384 MSR_IA32_POWER_CTL,
99634e3e 1385 MSR_IA32_UCODE_REV,
191c8137 1386
95c5c7c7
PB
1387 /*
1388 * The following list leaves out MSRs whose values are determined
1389 * by arch/x86/kvm/vmx/nested.c based on CPUID or other MSRs.
1390 * We always support the "true" VMX control MSRs, even if the host
1391 * processor does not, so I am putting these registers here rather
7a5ee6ed 1392 * than in msrs_to_save_all.
95c5c7c7
PB
1393 */
1394 MSR_IA32_VMX_BASIC,
1395 MSR_IA32_VMX_TRUE_PINBASED_CTLS,
1396 MSR_IA32_VMX_TRUE_PROCBASED_CTLS,
1397 MSR_IA32_VMX_TRUE_EXIT_CTLS,
1398 MSR_IA32_VMX_TRUE_ENTRY_CTLS,
1399 MSR_IA32_VMX_MISC,
1400 MSR_IA32_VMX_CR0_FIXED0,
1401 MSR_IA32_VMX_CR4_FIXED0,
1402 MSR_IA32_VMX_VMCS_ENUM,
1403 MSR_IA32_VMX_PROCBASED_CTLS2,
1404 MSR_IA32_VMX_EPT_VPID_CAP,
1405 MSR_IA32_VMX_VMFUNC,
1406
191c8137 1407 MSR_K7_HWCR,
2d5ba19b 1408 MSR_KVM_POLL_CONTROL,
043405e1
CO
1409};
1410
7a5ee6ed 1411static u32 emulated_msrs[ARRAY_SIZE(emulated_msrs_all)];
62ef68bb
PB
1412static unsigned num_emulated_msrs;
1413
801e459a
TL
1414/*
1415 * List of msr numbers which are used to expose MSR-based features that
1416 * can be used by a hypervisor to validate requested CPU features.
1417 */
7a5ee6ed 1418static const u32 msr_based_features_all[] = {
1389309c
PB
1419 MSR_IA32_VMX_BASIC,
1420 MSR_IA32_VMX_TRUE_PINBASED_CTLS,
1421 MSR_IA32_VMX_PINBASED_CTLS,
1422 MSR_IA32_VMX_TRUE_PROCBASED_CTLS,
1423 MSR_IA32_VMX_PROCBASED_CTLS,
1424 MSR_IA32_VMX_TRUE_EXIT_CTLS,
1425 MSR_IA32_VMX_EXIT_CTLS,
1426 MSR_IA32_VMX_TRUE_ENTRY_CTLS,
1427 MSR_IA32_VMX_ENTRY_CTLS,
1428 MSR_IA32_VMX_MISC,
1429 MSR_IA32_VMX_CR0_FIXED0,
1430 MSR_IA32_VMX_CR0_FIXED1,
1431 MSR_IA32_VMX_CR4_FIXED0,
1432 MSR_IA32_VMX_CR4_FIXED1,
1433 MSR_IA32_VMX_VMCS_ENUM,
1434 MSR_IA32_VMX_PROCBASED_CTLS2,
1435 MSR_IA32_VMX_EPT_VPID_CAP,
1436 MSR_IA32_VMX_VMFUNC,
1437
d1d93fa9 1438 MSR_F10H_DECFG,
518e7b94 1439 MSR_IA32_UCODE_REV,
cd283252 1440 MSR_IA32_ARCH_CAPABILITIES,
27461da3 1441 MSR_IA32_PERF_CAPABILITIES,
801e459a
TL
1442};
1443
7a5ee6ed 1444static u32 msr_based_features[ARRAY_SIZE(msr_based_features_all)];
801e459a
TL
1445static unsigned int num_msr_based_features;
1446
4d22c17c 1447static u64 kvm_get_arch_capabilities(void)
5b76a3cf 1448{
4d22c17c 1449 u64 data = 0;
5b76a3cf 1450
4d22c17c
XL
1451 if (boot_cpu_has(X86_FEATURE_ARCH_CAPABILITIES))
1452 rdmsrl(MSR_IA32_ARCH_CAPABILITIES, data);
5b76a3cf 1453
b8e8c830
PB
1454 /*
1455 * If nx_huge_pages is enabled, KVM's shadow paging will ensure that
1456 * the nested hypervisor runs with NX huge pages. If it is not,
d9f6e12f 1457 * L1 is anyway vulnerable to ITLB_MULTIHIT exploits from other
b8e8c830
PB
1458 * L1 guests, so it need not worry about its own (L2) guests.
1459 */
1460 data |= ARCH_CAP_PSCHANGE_MC_NO;
1461
5b76a3cf
PB
1462 /*
1463 * If we're doing cache flushes (either "always" or "cond")
1464 * we will do one whenever the guest does a vmlaunch/vmresume.
1465 * If an outer hypervisor is doing the cache flush for us
1466 * (VMENTER_L1D_FLUSH_NESTED_VM), we can safely pass that
1467 * capability to the guest too, and if EPT is disabled we're not
1468 * vulnerable. Overall, only VMENTER_L1D_FLUSH_NEVER will
1469 * require a nested hypervisor to do a flush of its own.
1470 */
1471 if (l1tf_vmx_mitigation != VMENTER_L1D_FLUSH_NEVER)
1472 data |= ARCH_CAP_SKIP_VMENTRY_L1DFLUSH;
1473
0c54914d
PB
1474 if (!boot_cpu_has_bug(X86_BUG_CPU_MELTDOWN))
1475 data |= ARCH_CAP_RDCL_NO;
1476 if (!boot_cpu_has_bug(X86_BUG_SPEC_STORE_BYPASS))
1477 data |= ARCH_CAP_SSB_NO;
1478 if (!boot_cpu_has_bug(X86_BUG_MDS))
1479 data |= ARCH_CAP_MDS_NO;
1480
7131636e
PB
1481 if (!boot_cpu_has(X86_FEATURE_RTM)) {
1482 /*
1483 * If RTM=0 because the kernel has disabled TSX, the host might
1484 * have TAA_NO or TSX_CTRL. Clear TAA_NO (the guest sees RTM=0
1485 * and therefore knows that there cannot be TAA) but keep
1486 * TSX_CTRL: some buggy userspaces leave it set on tsx=on hosts,
1487 * and we want to allow migrating those guests to tsx=off hosts.
1488 */
1489 data &= ~ARCH_CAP_TAA_NO;
1490 } else if (!boot_cpu_has_bug(X86_BUG_TAA)) {
cbbaa272 1491 data |= ARCH_CAP_TAA_NO;
7131636e
PB
1492 } else {
1493 /*
1494 * Nothing to do here; we emulate TSX_CTRL if present on the
1495 * host so the guest can choose between disabling TSX or
1496 * using VERW to clear CPU buffers.
1497 */
1498 }
e1d38b63 1499
5b76a3cf
PB
1500 return data;
1501}
5b76a3cf 1502
66421c1e
WL
1503static int kvm_get_msr_feature(struct kvm_msr_entry *msr)
1504{
1505 switch (msr->index) {
cd283252 1506 case MSR_IA32_ARCH_CAPABILITIES:
5b76a3cf
PB
1507 msr->data = kvm_get_arch_capabilities();
1508 break;
1509 case MSR_IA32_UCODE_REV:
cd283252 1510 rdmsrl_safe(msr->index, &msr->data);
518e7b94 1511 break;
66421c1e 1512 default:
b3646477 1513 return static_call(kvm_x86_get_msr_feature)(msr);
66421c1e
WL
1514 }
1515 return 0;
1516}
1517
801e459a
TL
1518static int do_get_msr_feature(struct kvm_vcpu *vcpu, unsigned index, u64 *data)
1519{
1520 struct kvm_msr_entry msr;
66421c1e 1521 int r;
801e459a
TL
1522
1523 msr.index = index;
66421c1e 1524 r = kvm_get_msr_feature(&msr);
12bc2132
PX
1525
1526 if (r == KVM_MSR_RET_INVALID) {
1527 /* Unconditionally clear the output for simplicity */
1528 *data = 0;
d632826f 1529 if (kvm_msr_ignored_check(index, 0, false))
cc4cb017 1530 r = 0;
12bc2132
PX
1531 }
1532
66421c1e
WL
1533 if (r)
1534 return r;
801e459a
TL
1535
1536 *data = msr.data;
1537
1538 return 0;
1539}
1540
11988499 1541static bool __kvm_valid_efer(struct kvm_vcpu *vcpu, u64 efer)
15c4a640 1542{
1b4d56b8 1543 if (efer & EFER_FFXSR && !guest_cpuid_has(vcpu, X86_FEATURE_FXSR_OPT))
11988499 1544 return false;
1b2fd70c 1545
1b4d56b8 1546 if (efer & EFER_SVME && !guest_cpuid_has(vcpu, X86_FEATURE_SVM))
11988499 1547 return false;
d8017474 1548
0a629563
SC
1549 if (efer & (EFER_LME | EFER_LMA) &&
1550 !guest_cpuid_has(vcpu, X86_FEATURE_LM))
1551 return false;
1552
1553 if (efer & EFER_NX && !guest_cpuid_has(vcpu, X86_FEATURE_NX))
1554 return false;
d8017474 1555
384bb783 1556 return true;
11988499
SC
1557
1558}
1559bool kvm_valid_efer(struct kvm_vcpu *vcpu, u64 efer)
1560{
1561 if (efer & efer_reserved_bits)
1562 return false;
1563
1564 return __kvm_valid_efer(vcpu, efer);
384bb783
JK
1565}
1566EXPORT_SYMBOL_GPL(kvm_valid_efer);
1567
11988499 1568static int set_efer(struct kvm_vcpu *vcpu, struct msr_data *msr_info)
384bb783
JK
1569{
1570 u64 old_efer = vcpu->arch.efer;
11988499 1571 u64 efer = msr_info->data;
72f211ec 1572 int r;
384bb783 1573
11988499 1574 if (efer & efer_reserved_bits)
66f61c92 1575 return 1;
384bb783 1576
11988499
SC
1577 if (!msr_info->host_initiated) {
1578 if (!__kvm_valid_efer(vcpu, efer))
1579 return 1;
1580
1581 if (is_paging(vcpu) &&
1582 (vcpu->arch.efer & EFER_LME) != (efer & EFER_LME))
1583 return 1;
1584 }
384bb783 1585
15c4a640 1586 efer &= ~EFER_LMA;
f6801dff 1587 efer |= vcpu->arch.efer & EFER_LMA;
15c4a640 1588
b3646477 1589 r = static_call(kvm_x86_set_efer)(vcpu, efer);
72f211ec
ML
1590 if (r) {
1591 WARN_ON(r > 0);
1592 return r;
1593 }
a3d204e2 1594
aad82703
SY
1595 /* Update reserved bits */
1596 if ((efer ^ old_efer) & EFER_NX)
1597 kvm_mmu_reset_context(vcpu);
1598
b69e8cae 1599 return 0;
15c4a640
CO
1600}
1601
f2b4b7dd
JR
1602void kvm_enable_efer_bits(u64 mask)
1603{
1604 efer_reserved_bits &= ~mask;
1605}
1606EXPORT_SYMBOL_GPL(kvm_enable_efer_bits);
1607
51de8151
AG
1608bool kvm_msr_allowed(struct kvm_vcpu *vcpu, u32 index, u32 type)
1609{
b318e8de
SC
1610 struct kvm_x86_msr_filter *msr_filter;
1611 struct msr_bitmap_range *ranges;
1a155254 1612 struct kvm *kvm = vcpu->kvm;
b318e8de 1613 bool allowed;
1a155254 1614 int idx;
b318e8de 1615 u32 i;
1a155254 1616
b318e8de
SC
1617 /* x2APIC MSRs do not support filtering. */
1618 if (index >= 0x800 && index <= 0x8ff)
1a155254
AG
1619 return true;
1620
1a155254
AG
1621 idx = srcu_read_lock(&kvm->srcu);
1622
b318e8de
SC
1623 msr_filter = srcu_dereference(kvm->arch.msr_filter, &kvm->srcu);
1624 if (!msr_filter) {
1625 allowed = true;
1626 goto out;
1627 }
1628
1629 allowed = msr_filter->default_allow;
1630 ranges = msr_filter->ranges;
1631
1632 for (i = 0; i < msr_filter->count; i++) {
1a155254
AG
1633 u32 start = ranges[i].base;
1634 u32 end = start + ranges[i].nmsrs;
1635 u32 flags = ranges[i].flags;
1636 unsigned long *bitmap = ranges[i].bitmap;
1637
1638 if ((index >= start) && (index < end) && (flags & type)) {
b318e8de 1639 allowed = !!test_bit(index - start, bitmap);
1a155254
AG
1640 break;
1641 }
1642 }
1643
b318e8de 1644out:
1a155254
AG
1645 srcu_read_unlock(&kvm->srcu, idx);
1646
b318e8de 1647 return allowed;
51de8151
AG
1648}
1649EXPORT_SYMBOL_GPL(kvm_msr_allowed);
1650
15c4a640 1651/*
f20935d8
SC
1652 * Write @data into the MSR specified by @index. Select MSR specific fault
1653 * checks are bypassed if @host_initiated is %true.
15c4a640
CO
1654 * Returns 0 on success, non-0 otherwise.
1655 * Assumes vcpu_load() was already called.
1656 */
f20935d8
SC
1657static int __kvm_set_msr(struct kvm_vcpu *vcpu, u32 index, u64 data,
1658 bool host_initiated)
15c4a640 1659{
f20935d8
SC
1660 struct msr_data msr;
1661
1a155254 1662 if (!host_initiated && !kvm_msr_allowed(vcpu, index, KVM_MSR_FILTER_WRITE))
cc4cb017 1663 return KVM_MSR_RET_FILTERED;
1a155254 1664
f20935d8 1665 switch (index) {
854e8bb1
NA
1666 case MSR_FS_BASE:
1667 case MSR_GS_BASE:
1668 case MSR_KERNEL_GS_BASE:
1669 case MSR_CSTAR:
1670 case MSR_LSTAR:
f20935d8 1671 if (is_noncanonical_address(data, vcpu))
854e8bb1
NA
1672 return 1;
1673 break;
1674 case MSR_IA32_SYSENTER_EIP:
1675 case MSR_IA32_SYSENTER_ESP:
1676 /*
1677 * IA32_SYSENTER_ESP and IA32_SYSENTER_EIP cause #GP if
1678 * non-canonical address is written on Intel but not on
1679 * AMD (which ignores the top 32-bits, because it does
1680 * not implement 64-bit SYSENTER).
1681 *
1682 * 64-bit code should hence be able to write a non-canonical
1683 * value on AMD. Making the address canonical ensures that
1684 * vmentry does not fail on Intel after writing a non-canonical
1685 * value, and that something deterministic happens if the guest
1686 * invokes 64-bit SYSENTER.
1687 */
f20935d8 1688 data = get_canonical(data, vcpu_virt_addr_bits(vcpu));
61a05d44
SC
1689 break;
1690 case MSR_TSC_AUX:
1691 if (!kvm_is_supported_user_return_msr(MSR_TSC_AUX))
1692 return 1;
1693
1694 if (!host_initiated &&
1695 !guest_cpuid_has(vcpu, X86_FEATURE_RDTSCP) &&
1696 !guest_cpuid_has(vcpu, X86_FEATURE_RDPID))
1697 return 1;
1698
1699 /*
1700 * Per Intel's SDM, bits 63:32 are reserved, but AMD's APM has
1701 * incomplete and conflicting architectural behavior. Current
1702 * AMD CPUs completely ignore bits 63:32, i.e. they aren't
1703 * reserved and always read as zeros. Enforce Intel's reserved
1704 * bits check if and only if the guest CPU is Intel, and clear
1705 * the bits in all other cases. This ensures cross-vendor
1706 * migration will provide consistent behavior for the guest.
1707 */
1708 if (guest_cpuid_is_intel(vcpu) && (data >> 32) != 0)
1709 return 1;
1710
1711 data = (u32)data;
1712 break;
854e8bb1 1713 }
f20935d8
SC
1714
1715 msr.data = data;
1716 msr.index = index;
1717 msr.host_initiated = host_initiated;
1718
b3646477 1719 return static_call(kvm_x86_set_msr)(vcpu, &msr);
15c4a640
CO
1720}
1721
6abe9c13
PX
1722static int kvm_set_msr_ignored_check(struct kvm_vcpu *vcpu,
1723 u32 index, u64 data, bool host_initiated)
1724{
1725 int ret = __kvm_set_msr(vcpu, index, data, host_initiated);
1726
1727 if (ret == KVM_MSR_RET_INVALID)
d632826f 1728 if (kvm_msr_ignored_check(index, data, true))
cc4cb017 1729 ret = 0;
6abe9c13
PX
1730
1731 return ret;
1732}
1733
313a3dc7 1734/*
f20935d8
SC
1735 * Read the MSR specified by @index into @data. Select MSR specific fault
1736 * checks are bypassed if @host_initiated is %true.
1737 * Returns 0 on success, non-0 otherwise.
1738 * Assumes vcpu_load() was already called.
313a3dc7 1739 */
edef5c36
PB
1740int __kvm_get_msr(struct kvm_vcpu *vcpu, u32 index, u64 *data,
1741 bool host_initiated)
609e36d3
PB
1742{
1743 struct msr_data msr;
f20935d8 1744 int ret;
609e36d3 1745
1a155254 1746 if (!host_initiated && !kvm_msr_allowed(vcpu, index, KVM_MSR_FILTER_READ))
cc4cb017 1747 return KVM_MSR_RET_FILTERED;
1a155254 1748
61a05d44
SC
1749 switch (index) {
1750 case MSR_TSC_AUX:
1751 if (!kvm_is_supported_user_return_msr(MSR_TSC_AUX))
1752 return 1;
1753
1754 if (!host_initiated &&
1755 !guest_cpuid_has(vcpu, X86_FEATURE_RDTSCP) &&
1756 !guest_cpuid_has(vcpu, X86_FEATURE_RDPID))
1757 return 1;
1758 break;
1759 }
1760
609e36d3 1761 msr.index = index;
f20935d8 1762 msr.host_initiated = host_initiated;
609e36d3 1763
b3646477 1764 ret = static_call(kvm_x86_get_msr)(vcpu, &msr);
f20935d8
SC
1765 if (!ret)
1766 *data = msr.data;
1767 return ret;
609e36d3
PB
1768}
1769
6abe9c13
PX
1770static int kvm_get_msr_ignored_check(struct kvm_vcpu *vcpu,
1771 u32 index, u64 *data, bool host_initiated)
1772{
1773 int ret = __kvm_get_msr(vcpu, index, data, host_initiated);
1774
1775 if (ret == KVM_MSR_RET_INVALID) {
1776 /* Unconditionally clear *data for simplicity */
1777 *data = 0;
d632826f 1778 if (kvm_msr_ignored_check(index, 0, false))
cc4cb017 1779 ret = 0;
6abe9c13
PX
1780 }
1781
1782 return ret;
1783}
1784
f20935d8 1785int kvm_get_msr(struct kvm_vcpu *vcpu, u32 index, u64 *data)
313a3dc7 1786{
6abe9c13 1787 return kvm_get_msr_ignored_check(vcpu, index, data, false);
f20935d8
SC
1788}
1789EXPORT_SYMBOL_GPL(kvm_get_msr);
8fe8ab46 1790
f20935d8
SC
1791int kvm_set_msr(struct kvm_vcpu *vcpu, u32 index, u64 data)
1792{
6abe9c13 1793 return kvm_set_msr_ignored_check(vcpu, index, data, false);
f20935d8
SC
1794}
1795EXPORT_SYMBOL_GPL(kvm_set_msr);
1796
8b474427 1797static int complete_emulated_rdmsr(struct kvm_vcpu *vcpu)
1ae09954 1798{
8b474427
PB
1799 int err = vcpu->run->msr.error;
1800 if (!err) {
1ae09954
AG
1801 kvm_rax_write(vcpu, (u32)vcpu->run->msr.data);
1802 kvm_rdx_write(vcpu, vcpu->run->msr.data >> 32);
1803 }
1804
b3646477 1805 return static_call(kvm_x86_complete_emulated_msr)(vcpu, err);
1ae09954
AG
1806}
1807
1808static int complete_emulated_wrmsr(struct kvm_vcpu *vcpu)
1809{
b3646477 1810 return static_call(kvm_x86_complete_emulated_msr)(vcpu, vcpu->run->msr.error);
1ae09954
AG
1811}
1812
1813static u64 kvm_msr_reason(int r)
1814{
1815 switch (r) {
cc4cb017 1816 case KVM_MSR_RET_INVALID:
1ae09954 1817 return KVM_MSR_EXIT_REASON_UNKNOWN;
cc4cb017 1818 case KVM_MSR_RET_FILTERED:
1a155254 1819 return KVM_MSR_EXIT_REASON_FILTER;
1ae09954
AG
1820 default:
1821 return KVM_MSR_EXIT_REASON_INVAL;
1822 }
1823}
1824
1825static int kvm_msr_user_space(struct kvm_vcpu *vcpu, u32 index,
1826 u32 exit_reason, u64 data,
1827 int (*completion)(struct kvm_vcpu *vcpu),
1828 int r)
1829{
1830 u64 msr_reason = kvm_msr_reason(r);
1831
1832 /* Check if the user wanted to know about this MSR fault */
1833 if (!(vcpu->kvm->arch.user_space_msr_mask & msr_reason))
1834 return 0;
1835
1836 vcpu->run->exit_reason = exit_reason;
1837 vcpu->run->msr.error = 0;
1838 memset(vcpu->run->msr.pad, 0, sizeof(vcpu->run->msr.pad));
1839 vcpu->run->msr.reason = msr_reason;
1840 vcpu->run->msr.index = index;
1841 vcpu->run->msr.data = data;
1842 vcpu->arch.complete_userspace_io = completion;
1843
1844 return 1;
1845}
1846
1847static int kvm_get_msr_user_space(struct kvm_vcpu *vcpu, u32 index, int r)
1848{
1849 return kvm_msr_user_space(vcpu, index, KVM_EXIT_X86_RDMSR, 0,
1850 complete_emulated_rdmsr, r);
1851}
1852
1853static int kvm_set_msr_user_space(struct kvm_vcpu *vcpu, u32 index, u64 data, int r)
1854{
1855 return kvm_msr_user_space(vcpu, index, KVM_EXIT_X86_WRMSR, data,
1856 complete_emulated_wrmsr, r);
1857}
1858
1edce0a9
SC
1859int kvm_emulate_rdmsr(struct kvm_vcpu *vcpu)
1860{
1861 u32 ecx = kvm_rcx_read(vcpu);
1862 u64 data;
1ae09954
AG
1863 int r;
1864
1865 r = kvm_get_msr(vcpu, ecx, &data);
1edce0a9 1866
1ae09954
AG
1867 /* MSR read failed? See if we should ask user space */
1868 if (r && kvm_get_msr_user_space(vcpu, ecx, r)) {
1869 /* Bounce to user space */
1870 return 0;
1871 }
1872
8b474427
PB
1873 if (!r) {
1874 trace_kvm_msr_read(ecx, data);
1875
1876 kvm_rax_write(vcpu, data & -1u);
1877 kvm_rdx_write(vcpu, (data >> 32) & -1u);
1878 } else {
1edce0a9 1879 trace_kvm_msr_read_ex(ecx);
1edce0a9
SC
1880 }
1881
b3646477 1882 return static_call(kvm_x86_complete_emulated_msr)(vcpu, r);
1edce0a9
SC
1883}
1884EXPORT_SYMBOL_GPL(kvm_emulate_rdmsr);
1885
1886int kvm_emulate_wrmsr(struct kvm_vcpu *vcpu)
1887{
1888 u32 ecx = kvm_rcx_read(vcpu);
1889 u64 data = kvm_read_edx_eax(vcpu);
1ae09954 1890 int r;
1edce0a9 1891
1ae09954
AG
1892 r = kvm_set_msr(vcpu, ecx, data);
1893
1894 /* MSR write failed? See if we should ask user space */
7dffecaf 1895 if (r && kvm_set_msr_user_space(vcpu, ecx, data, r))
1ae09954
AG
1896 /* Bounce to user space */
1897 return 0;
7dffecaf
ML
1898
1899 /* Signal all other negative errors to userspace */
1900 if (r < 0)
1901 return r;
1ae09954 1902
8b474427
PB
1903 if (!r)
1904 trace_kvm_msr_write(ecx, data);
1905 else
1edce0a9 1906 trace_kvm_msr_write_ex(ecx, data);
1edce0a9 1907
b3646477 1908 return static_call(kvm_x86_complete_emulated_msr)(vcpu, r);
1edce0a9
SC
1909}
1910EXPORT_SYMBOL_GPL(kvm_emulate_wrmsr);
1911
5ff3a351
SC
1912int kvm_emulate_as_nop(struct kvm_vcpu *vcpu)
1913{
1914 return kvm_skip_emulated_instruction(vcpu);
1915}
1916EXPORT_SYMBOL_GPL(kvm_emulate_as_nop);
1917
1918int kvm_emulate_invd(struct kvm_vcpu *vcpu)
1919{
1920 /* Treat an INVD instruction as a NOP and just skip it. */
1921 return kvm_emulate_as_nop(vcpu);
1922}
1923EXPORT_SYMBOL_GPL(kvm_emulate_invd);
1924
1925int kvm_emulate_mwait(struct kvm_vcpu *vcpu)
1926{
1927 pr_warn_once("kvm: MWAIT instruction emulated as NOP!\n");
1928 return kvm_emulate_as_nop(vcpu);
1929}
1930EXPORT_SYMBOL_GPL(kvm_emulate_mwait);
1931
1932int kvm_handle_invalid_op(struct kvm_vcpu *vcpu)
1933{
1934 kvm_queue_exception(vcpu, UD_VECTOR);
1935 return 1;
1936}
1937EXPORT_SYMBOL_GPL(kvm_handle_invalid_op);
1938
1939int kvm_emulate_monitor(struct kvm_vcpu *vcpu)
1940{
1941 pr_warn_once("kvm: MONITOR instruction emulated as NOP!\n");
1942 return kvm_emulate_as_nop(vcpu);
1943}
1944EXPORT_SYMBOL_GPL(kvm_emulate_monitor);
1945
d89d04ab 1946static inline bool kvm_vcpu_exit_request(struct kvm_vcpu *vcpu)
5a9f5443 1947{
4ae7dc97 1948 xfer_to_guest_mode_prepare();
5a9f5443 1949 return vcpu->mode == EXITING_GUEST_MODE || kvm_request_pending(vcpu) ||
72c3c0fe 1950 xfer_to_guest_mode_work_pending();
5a9f5443 1951}
5a9f5443 1952
1e9e2622
WL
1953/*
1954 * The fast path for frequent and performance sensitive wrmsr emulation,
1955 * i.e. the sending of IPI, sending IPI early in the VM-Exit flow reduces
1956 * the latency of virtual IPI by avoiding the expensive bits of transitioning
1957 * from guest to host, e.g. reacquiring KVM's SRCU lock. In contrast to the
1958 * other cases which must be called after interrupts are enabled on the host.
1959 */
1960static int handle_fastpath_set_x2apic_icr_irqoff(struct kvm_vcpu *vcpu, u64 data)
1961{
e1be9ac8
WL
1962 if (!lapic_in_kernel(vcpu) || !apic_x2apic_mode(vcpu->arch.apic))
1963 return 1;
1964
1965 if (((data & APIC_SHORT_MASK) == APIC_DEST_NOSHORT) &&
1e9e2622 1966 ((data & APIC_DEST_MASK) == APIC_DEST_PHYSICAL) &&
4064a4c6
WL
1967 ((data & APIC_MODE_MASK) == APIC_DM_FIXED) &&
1968 ((u32)(data >> 32) != X2APIC_BROADCAST)) {
1e9e2622 1969
d5361678
WL
1970 data &= ~(1 << 12);
1971 kvm_apic_send_ipi(vcpu->arch.apic, (u32)data, (u32)(data >> 32));
1e9e2622 1972 kvm_lapic_set_reg(vcpu->arch.apic, APIC_ICR2, (u32)(data >> 32));
d5361678
WL
1973 kvm_lapic_set_reg(vcpu->arch.apic, APIC_ICR, (u32)data);
1974 trace_kvm_apic_write(APIC_ICR, (u32)data);
1975 return 0;
1e9e2622
WL
1976 }
1977
1978 return 1;
1979}
1980
ae95f566
WL
1981static int handle_fastpath_set_tscdeadline(struct kvm_vcpu *vcpu, u64 data)
1982{
1983 if (!kvm_can_use_hv_timer(vcpu))
1984 return 1;
1985
1986 kvm_set_lapic_tscdeadline_msr(vcpu, data);
1987 return 0;
1988}
1989
404d5d7b 1990fastpath_t handle_fastpath_set_msr_irqoff(struct kvm_vcpu *vcpu)
1e9e2622
WL
1991{
1992 u32 msr = kvm_rcx_read(vcpu);
8a1038de 1993 u64 data;
404d5d7b 1994 fastpath_t ret = EXIT_FASTPATH_NONE;
1e9e2622
WL
1995
1996 switch (msr) {
1997 case APIC_BASE_MSR + (APIC_ICR >> 4):
8a1038de 1998 data = kvm_read_edx_eax(vcpu);
404d5d7b
WL
1999 if (!handle_fastpath_set_x2apic_icr_irqoff(vcpu, data)) {
2000 kvm_skip_emulated_instruction(vcpu);
2001 ret = EXIT_FASTPATH_EXIT_HANDLED;
80bc97f2 2002 }
1e9e2622 2003 break;
09141ec0 2004 case MSR_IA32_TSC_DEADLINE:
ae95f566
WL
2005 data = kvm_read_edx_eax(vcpu);
2006 if (!handle_fastpath_set_tscdeadline(vcpu, data)) {
2007 kvm_skip_emulated_instruction(vcpu);
2008 ret = EXIT_FASTPATH_REENTER_GUEST;
2009 }
2010 break;
1e9e2622 2011 default:
404d5d7b 2012 break;
1e9e2622
WL
2013 }
2014
404d5d7b 2015 if (ret != EXIT_FASTPATH_NONE)
1e9e2622 2016 trace_kvm_msr_write(msr, data);
1e9e2622 2017
404d5d7b 2018 return ret;
1e9e2622
WL
2019}
2020EXPORT_SYMBOL_GPL(handle_fastpath_set_msr_irqoff);
2021
f20935d8
SC
2022/*
2023 * Adapt set_msr() to msr_io()'s calling convention
2024 */
2025static int do_get_msr(struct kvm_vcpu *vcpu, unsigned index, u64 *data)
2026{
6abe9c13 2027 return kvm_get_msr_ignored_check(vcpu, index, data, true);
f20935d8
SC
2028}
2029
2030static int do_set_msr(struct kvm_vcpu *vcpu, unsigned index, u64 *data)
2031{
6abe9c13 2032 return kvm_set_msr_ignored_check(vcpu, index, *data, true);
313a3dc7
CO
2033}
2034
16e8d74d 2035#ifdef CONFIG_X86_64
53fafdbb
MT
2036struct pvclock_clock {
2037 int vclock_mode;
2038 u64 cycle_last;
2039 u64 mask;
2040 u32 mult;
2041 u32 shift;
917f9475
PB
2042 u64 base_cycles;
2043 u64 offset;
53fafdbb
MT
2044};
2045
16e8d74d
MT
2046struct pvclock_gtod_data {
2047 seqcount_t seq;
2048
53fafdbb
MT
2049 struct pvclock_clock clock; /* extract of a clocksource struct */
2050 struct pvclock_clock raw_clock; /* extract of a clocksource struct */
16e8d74d 2051
917f9475 2052 ktime_t offs_boot;
55dd00a7 2053 u64 wall_time_sec;
16e8d74d
MT
2054};
2055
2056static struct pvclock_gtod_data pvclock_gtod_data;
2057
2058static void update_pvclock_gtod(struct timekeeper *tk)
2059{
2060 struct pvclock_gtod_data *vdata = &pvclock_gtod_data;
2061
2062 write_seqcount_begin(&vdata->seq);
2063
2064 /* copy pvclock gtod data */
b95a8a27 2065 vdata->clock.vclock_mode = tk->tkr_mono.clock->vdso_clock_mode;
876e7881
PZ
2066 vdata->clock.cycle_last = tk->tkr_mono.cycle_last;
2067 vdata->clock.mask = tk->tkr_mono.mask;
2068 vdata->clock.mult = tk->tkr_mono.mult;
2069 vdata->clock.shift = tk->tkr_mono.shift;
917f9475
PB
2070 vdata->clock.base_cycles = tk->tkr_mono.xtime_nsec;
2071 vdata->clock.offset = tk->tkr_mono.base;
16e8d74d 2072
b95a8a27 2073 vdata->raw_clock.vclock_mode = tk->tkr_raw.clock->vdso_clock_mode;
53fafdbb
MT
2074 vdata->raw_clock.cycle_last = tk->tkr_raw.cycle_last;
2075 vdata->raw_clock.mask = tk->tkr_raw.mask;
2076 vdata->raw_clock.mult = tk->tkr_raw.mult;
2077 vdata->raw_clock.shift = tk->tkr_raw.shift;
917f9475
PB
2078 vdata->raw_clock.base_cycles = tk->tkr_raw.xtime_nsec;
2079 vdata->raw_clock.offset = tk->tkr_raw.base;
16e8d74d 2080
55dd00a7
MT
2081 vdata->wall_time_sec = tk->xtime_sec;
2082
917f9475 2083 vdata->offs_boot = tk->offs_boot;
53fafdbb 2084
16e8d74d
MT
2085 write_seqcount_end(&vdata->seq);
2086}
8171cd68
PB
2087
2088static s64 get_kvmclock_base_ns(void)
2089{
2090 /* Count up from boot time, but with the frequency of the raw clock. */
2091 return ktime_to_ns(ktime_add(ktime_get_raw(), pvclock_gtod_data.offs_boot));
2092}
2093#else
2094static s64 get_kvmclock_base_ns(void)
2095{
2096 /* Master clock not used, so we can just use CLOCK_BOOTTIME. */
2097 return ktime_get_boottime_ns();
2098}
16e8d74d
MT
2099#endif
2100
629b5348 2101void kvm_write_wall_clock(struct kvm *kvm, gpa_t wall_clock, int sec_hi_ofs)
18068523 2102{
9ed3c444
AK
2103 int version;
2104 int r;
50d0a0f9 2105 struct pvclock_wall_clock wc;
629b5348 2106 u32 wc_sec_hi;
8171cd68 2107 u64 wall_nsec;
18068523
GOC
2108
2109 if (!wall_clock)
2110 return;
2111
9ed3c444
AK
2112 r = kvm_read_guest(kvm, wall_clock, &version, sizeof(version));
2113 if (r)
2114 return;
2115
2116 if (version & 1)
2117 ++version; /* first time write, random junk */
2118
2119 ++version;
18068523 2120
1dab1345
NK
2121 if (kvm_write_guest(kvm, wall_clock, &version, sizeof(version)))
2122 return;
18068523 2123
50d0a0f9
GH
2124 /*
2125 * The guest calculates current wall clock time by adding
34c238a1 2126 * system time (updated by kvm_guest_time_update below) to the
8171cd68 2127 * wall clock specified here. We do the reverse here.
50d0a0f9 2128 */
8171cd68 2129 wall_nsec = ktime_get_real_ns() - get_kvmclock_ns(kvm);
50d0a0f9 2130
8171cd68
PB
2131 wc.nsec = do_div(wall_nsec, 1000000000);
2132 wc.sec = (u32)wall_nsec; /* overflow in 2106 guest time */
50d0a0f9 2133 wc.version = version;
18068523
GOC
2134
2135 kvm_write_guest(kvm, wall_clock, &wc, sizeof(wc));
2136
629b5348
JM
2137 if (sec_hi_ofs) {
2138 wc_sec_hi = wall_nsec >> 32;
2139 kvm_write_guest(kvm, wall_clock + sec_hi_ofs,
2140 &wc_sec_hi, sizeof(wc_sec_hi));
2141 }
2142
18068523
GOC
2143 version++;
2144 kvm_write_guest(kvm, wall_clock, &version, sizeof(version));
18068523
GOC
2145}
2146
5b9bb0eb
OU
2147static void kvm_write_system_time(struct kvm_vcpu *vcpu, gpa_t system_time,
2148 bool old_msr, bool host_initiated)
2149{
2150 struct kvm_arch *ka = &vcpu->kvm->arch;
2151
2152 if (vcpu->vcpu_id == 0 && !host_initiated) {
1e293d1a 2153 if (ka->boot_vcpu_runs_old_kvmclock != old_msr)
5b9bb0eb
OU
2154 kvm_make_request(KVM_REQ_MASTERCLOCK_UPDATE, vcpu);
2155
2156 ka->boot_vcpu_runs_old_kvmclock = old_msr;
2157 }
2158
2159 vcpu->arch.time = system_time;
2160 kvm_make_request(KVM_REQ_GLOBAL_CLOCK_UPDATE, vcpu);
2161
2162 /* we verify if the enable bit is set... */
2163 vcpu->arch.pv_time_enabled = false;
2164 if (!(system_time & 1))
2165 return;
2166
2167 if (!kvm_gfn_to_hva_cache_init(vcpu->kvm,
2168 &vcpu->arch.pv_time, system_time & ~1ULL,
2169 sizeof(struct pvclock_vcpu_time_info)))
2170 vcpu->arch.pv_time_enabled = true;
2171
2172 return;
2173}
2174
50d0a0f9
GH
2175static uint32_t div_frac(uint32_t dividend, uint32_t divisor)
2176{
b51012de
PB
2177 do_shl32_div32(dividend, divisor);
2178 return dividend;
50d0a0f9
GH
2179}
2180
3ae13faa 2181static void kvm_get_time_scale(uint64_t scaled_hz, uint64_t base_hz,
5f4e3f88 2182 s8 *pshift, u32 *pmultiplier)
50d0a0f9 2183{
5f4e3f88 2184 uint64_t scaled64;
50d0a0f9
GH
2185 int32_t shift = 0;
2186 uint64_t tps64;
2187 uint32_t tps32;
2188
3ae13faa
PB
2189 tps64 = base_hz;
2190 scaled64 = scaled_hz;
50933623 2191 while (tps64 > scaled64*2 || tps64 & 0xffffffff00000000ULL) {
50d0a0f9
GH
2192 tps64 >>= 1;
2193 shift--;
2194 }
2195
2196 tps32 = (uint32_t)tps64;
50933623
JK
2197 while (tps32 <= scaled64 || scaled64 & 0xffffffff00000000ULL) {
2198 if (scaled64 & 0xffffffff00000000ULL || tps32 & 0x80000000)
5f4e3f88
ZA
2199 scaled64 >>= 1;
2200 else
2201 tps32 <<= 1;
50d0a0f9
GH
2202 shift++;
2203 }
2204
5f4e3f88
ZA
2205 *pshift = shift;
2206 *pmultiplier = div_frac(scaled64, tps32);
50d0a0f9
GH
2207}
2208
d828199e 2209#ifdef CONFIG_X86_64
16e8d74d 2210static atomic_t kvm_guest_has_master_clock = ATOMIC_INIT(0);
d828199e 2211#endif
16e8d74d 2212
c8076604 2213static DEFINE_PER_CPU(unsigned long, cpu_tsc_khz);
69b0049a 2214static unsigned long max_tsc_khz;
c8076604 2215
cc578287 2216static u32 adjust_tsc_khz(u32 khz, s32 ppm)
1e993611 2217{
cc578287
ZA
2218 u64 v = (u64)khz * (1000000 + ppm);
2219 do_div(v, 1000000);
2220 return v;
1e993611
JR
2221}
2222
1ab9287a
IS
2223static void kvm_vcpu_write_tsc_multiplier(struct kvm_vcpu *vcpu, u64 l1_multiplier);
2224
381d585c
HZ
2225static int set_tsc_khz(struct kvm_vcpu *vcpu, u32 user_tsc_khz, bool scale)
2226{
2227 u64 ratio;
2228
2229 /* Guest TSC same frequency as host TSC? */
2230 if (!scale) {
1ab9287a 2231 kvm_vcpu_write_tsc_multiplier(vcpu, kvm_default_tsc_scaling_ratio);
381d585c
HZ
2232 return 0;
2233 }
2234
2235 /* TSC scaling supported? */
2236 if (!kvm_has_tsc_control) {
2237 if (user_tsc_khz > tsc_khz) {
2238 vcpu->arch.tsc_catchup = 1;
2239 vcpu->arch.tsc_always_catchup = 1;
2240 return 0;
2241 } else {
3f16a5c3 2242 pr_warn_ratelimited("user requested TSC rate below hardware speed\n");
381d585c
HZ
2243 return -1;
2244 }
2245 }
2246
2247 /* TSC scaling required - calculate ratio */
2248 ratio = mul_u64_u32_div(1ULL << kvm_tsc_scaling_ratio_frac_bits,
2249 user_tsc_khz, tsc_khz);
2250
2251 if (ratio == 0 || ratio >= kvm_max_tsc_scaling_ratio) {
3f16a5c3
PB
2252 pr_warn_ratelimited("Invalid TSC scaling ratio - virtual-tsc-khz=%u\n",
2253 user_tsc_khz);
381d585c
HZ
2254 return -1;
2255 }
2256
1ab9287a 2257 kvm_vcpu_write_tsc_multiplier(vcpu, ratio);
381d585c
HZ
2258 return 0;
2259}
2260
4941b8cb 2261static int kvm_set_tsc_khz(struct kvm_vcpu *vcpu, u32 user_tsc_khz)
759379dd 2262{
cc578287
ZA
2263 u32 thresh_lo, thresh_hi;
2264 int use_scaling = 0;
217fc9cf 2265
03ba32ca 2266 /* tsc_khz can be zero if TSC calibration fails */
4941b8cb 2267 if (user_tsc_khz == 0) {
ad721883 2268 /* set tsc_scaling_ratio to a safe value */
1ab9287a 2269 kvm_vcpu_write_tsc_multiplier(vcpu, kvm_default_tsc_scaling_ratio);
381d585c 2270 return -1;
ad721883 2271 }
03ba32ca 2272
c285545f 2273 /* Compute a scale to convert nanoseconds in TSC cycles */
3ae13faa 2274 kvm_get_time_scale(user_tsc_khz * 1000LL, NSEC_PER_SEC,
cc578287
ZA
2275 &vcpu->arch.virtual_tsc_shift,
2276 &vcpu->arch.virtual_tsc_mult);
4941b8cb 2277 vcpu->arch.virtual_tsc_khz = user_tsc_khz;
cc578287
ZA
2278
2279 /*
2280 * Compute the variation in TSC rate which is acceptable
2281 * within the range of tolerance and decide if the
2282 * rate being applied is within that bounds of the hardware
2283 * rate. If so, no scaling or compensation need be done.
2284 */
2285 thresh_lo = adjust_tsc_khz(tsc_khz, -tsc_tolerance_ppm);
2286 thresh_hi = adjust_tsc_khz(tsc_khz, tsc_tolerance_ppm);
4941b8cb
PB
2287 if (user_tsc_khz < thresh_lo || user_tsc_khz > thresh_hi) {
2288 pr_debug("kvm: requested TSC rate %u falls outside tolerance [%u,%u]\n", user_tsc_khz, thresh_lo, thresh_hi);
cc578287
ZA
2289 use_scaling = 1;
2290 }
4941b8cb 2291 return set_tsc_khz(vcpu, user_tsc_khz, use_scaling);
c285545f
ZA
2292}
2293
2294static u64 compute_guest_tsc(struct kvm_vcpu *vcpu, s64 kernel_ns)
2295{
e26101b1 2296 u64 tsc = pvclock_scale_delta(kernel_ns-vcpu->arch.this_tsc_nsec,
cc578287
ZA
2297 vcpu->arch.virtual_tsc_mult,
2298 vcpu->arch.virtual_tsc_shift);
e26101b1 2299 tsc += vcpu->arch.this_tsc_write;
c285545f
ZA
2300 return tsc;
2301}
2302
b0c39dc6
VK
2303static inline int gtod_is_based_on_tsc(int mode)
2304{
b95a8a27 2305 return mode == VDSO_CLOCKMODE_TSC || mode == VDSO_CLOCKMODE_HVCLOCK;
b0c39dc6
VK
2306}
2307
69b0049a 2308static void kvm_track_tsc_matching(struct kvm_vcpu *vcpu)
b48aa97e
MT
2309{
2310#ifdef CONFIG_X86_64
2311 bool vcpus_matched;
b48aa97e
MT
2312 struct kvm_arch *ka = &vcpu->kvm->arch;
2313 struct pvclock_gtod_data *gtod = &pvclock_gtod_data;
2314
2315 vcpus_matched = (ka->nr_vcpus_matched_tsc + 1 ==
2316 atomic_read(&vcpu->kvm->online_vcpus));
2317
7f187922
MT
2318 /*
2319 * Once the masterclock is enabled, always perform request in
2320 * order to update it.
2321 *
2322 * In order to enable masterclock, the host clocksource must be TSC
2323 * and the vcpus need to have matched TSCs. When that happens,
2324 * perform request to enable masterclock.
2325 */
2326 if (ka->use_master_clock ||
b0c39dc6 2327 (gtod_is_based_on_tsc(gtod->clock.vclock_mode) && vcpus_matched))
b48aa97e
MT
2328 kvm_make_request(KVM_REQ_MASTERCLOCK_UPDATE, vcpu);
2329
2330 trace_kvm_track_tsc(vcpu->vcpu_id, ka->nr_vcpus_matched_tsc,
2331 atomic_read(&vcpu->kvm->online_vcpus),
2332 ka->use_master_clock, gtod->clock.vclock_mode);
2333#endif
2334}
2335
35181e86
HZ
2336/*
2337 * Multiply tsc by a fixed point number represented by ratio.
2338 *
2339 * The most significant 64-N bits (mult) of ratio represent the
2340 * integral part of the fixed point number; the remaining N bits
2341 * (frac) represent the fractional part, ie. ratio represents a fixed
2342 * point number (mult + frac * 2^(-N)).
2343 *
2344 * N equals to kvm_tsc_scaling_ratio_frac_bits.
2345 */
2346static inline u64 __scale_tsc(u64 ratio, u64 tsc)
2347{
2348 return mul_u64_u64_shr(tsc, ratio, kvm_tsc_scaling_ratio_frac_bits);
2349}
2350
fe3eb504 2351u64 kvm_scale_tsc(struct kvm_vcpu *vcpu, u64 tsc, u64 ratio)
35181e86
HZ
2352{
2353 u64 _tsc = tsc;
35181e86
HZ
2354
2355 if (ratio != kvm_default_tsc_scaling_ratio)
2356 _tsc = __scale_tsc(ratio, tsc);
2357
2358 return _tsc;
2359}
2360EXPORT_SYMBOL_GPL(kvm_scale_tsc);
2361
9b399dfd 2362static u64 kvm_compute_l1_tsc_offset(struct kvm_vcpu *vcpu, u64 target_tsc)
07c1419a
HZ
2363{
2364 u64 tsc;
2365
fe3eb504 2366 tsc = kvm_scale_tsc(vcpu, rdtsc(), vcpu->arch.l1_tsc_scaling_ratio);
07c1419a
HZ
2367
2368 return target_tsc - tsc;
2369}
2370
4ba76538
HZ
2371u64 kvm_read_l1_tsc(struct kvm_vcpu *vcpu, u64 host_tsc)
2372{
fe3eb504
IS
2373 return vcpu->arch.l1_tsc_offset +
2374 kvm_scale_tsc(vcpu, host_tsc, vcpu->arch.l1_tsc_scaling_ratio);
4ba76538
HZ
2375}
2376EXPORT_SYMBOL_GPL(kvm_read_l1_tsc);
2377
83150f29
IS
2378u64 kvm_calc_nested_tsc_offset(u64 l1_offset, u64 l2_offset, u64 l2_multiplier)
2379{
2380 u64 nested_offset;
2381
2382 if (l2_multiplier == kvm_default_tsc_scaling_ratio)
2383 nested_offset = l1_offset;
2384 else
2385 nested_offset = mul_s64_u64_shr((s64) l1_offset, l2_multiplier,
2386 kvm_tsc_scaling_ratio_frac_bits);
2387
2388 nested_offset += l2_offset;
2389 return nested_offset;
2390}
2391EXPORT_SYMBOL_GPL(kvm_calc_nested_tsc_offset);
2392
2393u64 kvm_calc_nested_tsc_multiplier(u64 l1_multiplier, u64 l2_multiplier)
2394{
2395 if (l2_multiplier != kvm_default_tsc_scaling_ratio)
2396 return mul_u64_u64_shr(l1_multiplier, l2_multiplier,
2397 kvm_tsc_scaling_ratio_frac_bits);
2398
2399 return l1_multiplier;
2400}
2401EXPORT_SYMBOL_GPL(kvm_calc_nested_tsc_multiplier);
2402
edcfe540 2403static void kvm_vcpu_write_tsc_offset(struct kvm_vcpu *vcpu, u64 l1_offset)
a545ab6a 2404{
edcfe540
IS
2405 trace_kvm_write_tsc_offset(vcpu->vcpu_id,
2406 vcpu->arch.l1_tsc_offset,
2407 l1_offset);
2408
2409 vcpu->arch.l1_tsc_offset = l1_offset;
2410
2411 /*
2412 * If we are here because L1 chose not to trap WRMSR to TSC then
2413 * according to the spec this should set L1's TSC (as opposed to
2414 * setting L1's offset for L2).
2415 */
2416 if (is_guest_mode(vcpu))
2417 vcpu->arch.tsc_offset = kvm_calc_nested_tsc_offset(
2418 l1_offset,
2419 static_call(kvm_x86_get_l2_tsc_offset)(vcpu),
2420 static_call(kvm_x86_get_l2_tsc_multiplier)(vcpu));
2421 else
2422 vcpu->arch.tsc_offset = l1_offset;
2423
2424 static_call(kvm_x86_write_tsc_offset)(vcpu, vcpu->arch.tsc_offset);
a545ab6a
LC
2425}
2426
1ab9287a
IS
2427static void kvm_vcpu_write_tsc_multiplier(struct kvm_vcpu *vcpu, u64 l1_multiplier)
2428{
2429 vcpu->arch.l1_tsc_scaling_ratio = l1_multiplier;
2430
2431 /* Userspace is changing the multiplier while L2 is active */
2432 if (is_guest_mode(vcpu))
2433 vcpu->arch.tsc_scaling_ratio = kvm_calc_nested_tsc_multiplier(
2434 l1_multiplier,
2435 static_call(kvm_x86_get_l2_tsc_multiplier)(vcpu));
2436 else
2437 vcpu->arch.tsc_scaling_ratio = l1_multiplier;
2438
2439 if (kvm_has_tsc_control)
2440 static_call(kvm_x86_write_tsc_multiplier)(
2441 vcpu, vcpu->arch.tsc_scaling_ratio);
2442}
2443
b0c39dc6
VK
2444static inline bool kvm_check_tsc_unstable(void)
2445{
2446#ifdef CONFIG_X86_64
2447 /*
2448 * TSC is marked unstable when we're running on Hyper-V,
2449 * 'TSC page' clocksource is good.
2450 */
b95a8a27 2451 if (pvclock_gtod_data.clock.vclock_mode == VDSO_CLOCKMODE_HVCLOCK)
b0c39dc6
VK
2452 return false;
2453#endif
2454 return check_tsc_unstable();
2455}
2456
0c899c25 2457static void kvm_synchronize_tsc(struct kvm_vcpu *vcpu, u64 data)
99e3e30a
ZA
2458{
2459 struct kvm *kvm = vcpu->kvm;
f38e098f 2460 u64 offset, ns, elapsed;
99e3e30a 2461 unsigned long flags;
b48aa97e 2462 bool matched;
0d3da0d2 2463 bool already_matched;
c5e8ec8e 2464 bool synchronizing = false;
99e3e30a 2465
038f8c11 2466 raw_spin_lock_irqsave(&kvm->arch.tsc_write_lock, flags);
9b399dfd 2467 offset = kvm_compute_l1_tsc_offset(vcpu, data);
8171cd68 2468 ns = get_kvmclock_base_ns();
f38e098f 2469 elapsed = ns - kvm->arch.last_tsc_nsec;
5d3cb0f6 2470
03ba32ca 2471 if (vcpu->arch.virtual_tsc_khz) {
0c899c25 2472 if (data == 0) {
bd8fab39
DP
2473 /*
2474 * detection of vcpu initialization -- need to sync
2475 * with other vCPUs. This particularly helps to keep
2476 * kvm_clock stable after CPU hotplug
2477 */
2478 synchronizing = true;
2479 } else {
2480 u64 tsc_exp = kvm->arch.last_tsc_write +
2481 nsec_to_cycles(vcpu, elapsed);
2482 u64 tsc_hz = vcpu->arch.virtual_tsc_khz * 1000LL;
2483 /*
2484 * Special case: TSC write with a small delta (1 second)
2485 * of virtual cycle time against real time is
2486 * interpreted as an attempt to synchronize the CPU.
2487 */
2488 synchronizing = data < tsc_exp + tsc_hz &&
2489 data + tsc_hz > tsc_exp;
2490 }
c5e8ec8e 2491 }
f38e098f
ZA
2492
2493 /*
5d3cb0f6
ZA
2494 * For a reliable TSC, we can match TSC offsets, and for an unstable
2495 * TSC, we add elapsed time in this computation. We could let the
2496 * compensation code attempt to catch up if we fall behind, but
2497 * it's better to try to match offsets from the beginning.
2498 */
c5e8ec8e 2499 if (synchronizing &&
5d3cb0f6 2500 vcpu->arch.virtual_tsc_khz == kvm->arch.last_tsc_khz) {
b0c39dc6 2501 if (!kvm_check_tsc_unstable()) {
e26101b1 2502 offset = kvm->arch.cur_tsc_offset;
f38e098f 2503 } else {
857e4099 2504 u64 delta = nsec_to_cycles(vcpu, elapsed);
5d3cb0f6 2505 data += delta;
9b399dfd 2506 offset = kvm_compute_l1_tsc_offset(vcpu, data);
f38e098f 2507 }
b48aa97e 2508 matched = true;
0d3da0d2 2509 already_matched = (vcpu->arch.this_tsc_generation == kvm->arch.cur_tsc_generation);
e26101b1
ZA
2510 } else {
2511 /*
2512 * We split periods of matched TSC writes into generations.
2513 * For each generation, we track the original measured
2514 * nanosecond time, offset, and write, so if TSCs are in
2515 * sync, we can match exact offset, and if not, we can match
4a969980 2516 * exact software computation in compute_guest_tsc()
e26101b1
ZA
2517 *
2518 * These values are tracked in kvm->arch.cur_xxx variables.
2519 */
2520 kvm->arch.cur_tsc_generation++;
2521 kvm->arch.cur_tsc_nsec = ns;
2522 kvm->arch.cur_tsc_write = data;
2523 kvm->arch.cur_tsc_offset = offset;
b48aa97e 2524 matched = false;
f38e098f 2525 }
e26101b1
ZA
2526
2527 /*
2528 * We also track th most recent recorded KHZ, write and time to
2529 * allow the matching interval to be extended at each write.
2530 */
f38e098f
ZA
2531 kvm->arch.last_tsc_nsec = ns;
2532 kvm->arch.last_tsc_write = data;
5d3cb0f6 2533 kvm->arch.last_tsc_khz = vcpu->arch.virtual_tsc_khz;
99e3e30a 2534
b183aa58 2535 vcpu->arch.last_guest_tsc = data;
e26101b1
ZA
2536
2537 /* Keep track of which generation this VCPU has synchronized to */
2538 vcpu->arch.this_tsc_generation = kvm->arch.cur_tsc_generation;
2539 vcpu->arch.this_tsc_nsec = kvm->arch.cur_tsc_nsec;
2540 vcpu->arch.this_tsc_write = kvm->arch.cur_tsc_write;
2541
a545ab6a 2542 kvm_vcpu_write_tsc_offset(vcpu, offset);
e26101b1 2543 raw_spin_unlock_irqrestore(&kvm->arch.tsc_write_lock, flags);
b48aa97e 2544
a83829f5 2545 spin_lock_irqsave(&kvm->arch.pvclock_gtod_sync_lock, flags);
0d3da0d2 2546 if (!matched) {
b48aa97e 2547 kvm->arch.nr_vcpus_matched_tsc = 0;
0d3da0d2
TG
2548 } else if (!already_matched) {
2549 kvm->arch.nr_vcpus_matched_tsc++;
2550 }
b48aa97e
MT
2551
2552 kvm_track_tsc_matching(vcpu);
a83829f5 2553 spin_unlock_irqrestore(&kvm->arch.pvclock_gtod_sync_lock, flags);
99e3e30a 2554}
e26101b1 2555
58ea6767
HZ
2556static inline void adjust_tsc_offset_guest(struct kvm_vcpu *vcpu,
2557 s64 adjustment)
2558{
56ba77a4 2559 u64 tsc_offset = vcpu->arch.l1_tsc_offset;
326e7425 2560 kvm_vcpu_write_tsc_offset(vcpu, tsc_offset + adjustment);
58ea6767
HZ
2561}
2562
2563static inline void adjust_tsc_offset_host(struct kvm_vcpu *vcpu, s64 adjustment)
2564{
805d705f 2565 if (vcpu->arch.l1_tsc_scaling_ratio != kvm_default_tsc_scaling_ratio)
58ea6767 2566 WARN_ON(adjustment < 0);
fe3eb504
IS
2567 adjustment = kvm_scale_tsc(vcpu, (u64) adjustment,
2568 vcpu->arch.l1_tsc_scaling_ratio);
ea26e4ec 2569 adjust_tsc_offset_guest(vcpu, adjustment);
58ea6767
HZ
2570}
2571
d828199e
MT
2572#ifdef CONFIG_X86_64
2573
a5a1d1c2 2574static u64 read_tsc(void)
d828199e 2575{
a5a1d1c2 2576 u64 ret = (u64)rdtsc_ordered();
03b9730b 2577 u64 last = pvclock_gtod_data.clock.cycle_last;
d828199e
MT
2578
2579 if (likely(ret >= last))
2580 return ret;
2581
2582 /*
2583 * GCC likes to generate cmov here, but this branch is extremely
6a6256f9 2584 * predictable (it's just a function of time and the likely is
d828199e
MT
2585 * very likely) and there's a data dependence, so force GCC
2586 * to generate a branch instead. I don't barrier() because
2587 * we don't actually need a barrier, and if this function
2588 * ever gets inlined it will generate worse code.
2589 */
2590 asm volatile ("");
2591 return last;
2592}
2593
53fafdbb
MT
2594static inline u64 vgettsc(struct pvclock_clock *clock, u64 *tsc_timestamp,
2595 int *mode)
d828199e
MT
2596{
2597 long v;
b0c39dc6
VK
2598 u64 tsc_pg_val;
2599
53fafdbb 2600 switch (clock->vclock_mode) {
b95a8a27 2601 case VDSO_CLOCKMODE_HVCLOCK:
b0c39dc6
VK
2602 tsc_pg_val = hv_read_tsc_page_tsc(hv_get_tsc_page(),
2603 tsc_timestamp);
2604 if (tsc_pg_val != U64_MAX) {
2605 /* TSC page valid */
b95a8a27 2606 *mode = VDSO_CLOCKMODE_HVCLOCK;
53fafdbb
MT
2607 v = (tsc_pg_val - clock->cycle_last) &
2608 clock->mask;
b0c39dc6
VK
2609 } else {
2610 /* TSC page invalid */
b95a8a27 2611 *mode = VDSO_CLOCKMODE_NONE;
b0c39dc6
VK
2612 }
2613 break;
b95a8a27
TG
2614 case VDSO_CLOCKMODE_TSC:
2615 *mode = VDSO_CLOCKMODE_TSC;
b0c39dc6 2616 *tsc_timestamp = read_tsc();
53fafdbb
MT
2617 v = (*tsc_timestamp - clock->cycle_last) &
2618 clock->mask;
b0c39dc6
VK
2619 break;
2620 default:
b95a8a27 2621 *mode = VDSO_CLOCKMODE_NONE;
b0c39dc6 2622 }
d828199e 2623
b95a8a27 2624 if (*mode == VDSO_CLOCKMODE_NONE)
b0c39dc6 2625 *tsc_timestamp = v = 0;
d828199e 2626
53fafdbb 2627 return v * clock->mult;
d828199e
MT
2628}
2629
53fafdbb 2630static int do_monotonic_raw(s64 *t, u64 *tsc_timestamp)
d828199e 2631{
cbcf2dd3 2632 struct pvclock_gtod_data *gtod = &pvclock_gtod_data;
d828199e 2633 unsigned long seq;
d828199e 2634 int mode;
cbcf2dd3 2635 u64 ns;
d828199e 2636
d828199e
MT
2637 do {
2638 seq = read_seqcount_begin(&gtod->seq);
917f9475 2639 ns = gtod->raw_clock.base_cycles;
53fafdbb 2640 ns += vgettsc(&gtod->raw_clock, tsc_timestamp, &mode);
917f9475
PB
2641 ns >>= gtod->raw_clock.shift;
2642 ns += ktime_to_ns(ktime_add(gtod->raw_clock.offset, gtod->offs_boot));
d828199e 2643 } while (unlikely(read_seqcount_retry(&gtod->seq, seq)));
cbcf2dd3 2644 *t = ns;
d828199e
MT
2645
2646 return mode;
2647}
2648
899a31f5 2649static int do_realtime(struct timespec64 *ts, u64 *tsc_timestamp)
55dd00a7
MT
2650{
2651 struct pvclock_gtod_data *gtod = &pvclock_gtod_data;
2652 unsigned long seq;
2653 int mode;
2654 u64 ns;
2655
2656 do {
2657 seq = read_seqcount_begin(&gtod->seq);
55dd00a7 2658 ts->tv_sec = gtod->wall_time_sec;
917f9475 2659 ns = gtod->clock.base_cycles;
53fafdbb 2660 ns += vgettsc(&gtod->clock, tsc_timestamp, &mode);
55dd00a7
MT
2661 ns >>= gtod->clock.shift;
2662 } while (unlikely(read_seqcount_retry(&gtod->seq, seq)));
2663
2664 ts->tv_sec += __iter_div_u64_rem(ns, NSEC_PER_SEC, &ns);
2665 ts->tv_nsec = ns;
2666
2667 return mode;
2668}
2669
b0c39dc6
VK
2670/* returns true if host is using TSC based clocksource */
2671static bool kvm_get_time_and_clockread(s64 *kernel_ns, u64 *tsc_timestamp)
d828199e 2672{
d828199e 2673 /* checked again under seqlock below */
b0c39dc6 2674 if (!gtod_is_based_on_tsc(pvclock_gtod_data.clock.vclock_mode))
d828199e
MT
2675 return false;
2676
53fafdbb 2677 return gtod_is_based_on_tsc(do_monotonic_raw(kernel_ns,
b0c39dc6 2678 tsc_timestamp));
d828199e 2679}
55dd00a7 2680
b0c39dc6 2681/* returns true if host is using TSC based clocksource */
899a31f5 2682static bool kvm_get_walltime_and_clockread(struct timespec64 *ts,
b0c39dc6 2683 u64 *tsc_timestamp)
55dd00a7
MT
2684{
2685 /* checked again under seqlock below */
b0c39dc6 2686 if (!gtod_is_based_on_tsc(pvclock_gtod_data.clock.vclock_mode))
55dd00a7
MT
2687 return false;
2688
b0c39dc6 2689 return gtod_is_based_on_tsc(do_realtime(ts, tsc_timestamp));
55dd00a7 2690}
d828199e
MT
2691#endif
2692
2693/*
2694 *
b48aa97e
MT
2695 * Assuming a stable TSC across physical CPUS, and a stable TSC
2696 * across virtual CPUs, the following condition is possible.
2697 * Each numbered line represents an event visible to both
d828199e
MT
2698 * CPUs at the next numbered event.
2699 *
2700 * "timespecX" represents host monotonic time. "tscX" represents
2701 * RDTSC value.
2702 *
2703 * VCPU0 on CPU0 | VCPU1 on CPU1
2704 *
2705 * 1. read timespec0,tsc0
2706 * 2. | timespec1 = timespec0 + N
2707 * | tsc1 = tsc0 + M
2708 * 3. transition to guest | transition to guest
2709 * 4. ret0 = timespec0 + (rdtsc - tsc0) |
2710 * 5. | ret1 = timespec1 + (rdtsc - tsc1)
2711 * | ret1 = timespec0 + N + (rdtsc - (tsc0 + M))
2712 *
2713 * Since ret0 update is visible to VCPU1 at time 5, to obey monotonicity:
2714 *
2715 * - ret0 < ret1
2716 * - timespec0 + (rdtsc - tsc0) < timespec0 + N + (rdtsc - (tsc0 + M))
2717 * ...
2718 * - 0 < N - M => M < N
2719 *
2720 * That is, when timespec0 != timespec1, M < N. Unfortunately that is not
2721 * always the case (the difference between two distinct xtime instances
2722 * might be smaller then the difference between corresponding TSC reads,
2723 * when updating guest vcpus pvclock areas).
2724 *
2725 * To avoid that problem, do not allow visibility of distinct
2726 * system_timestamp/tsc_timestamp values simultaneously: use a master
2727 * copy of host monotonic time values. Update that master copy
2728 * in lockstep.
2729 *
b48aa97e 2730 * Rely on synchronization of host TSCs and guest TSCs for monotonicity.
d828199e
MT
2731 *
2732 */
2733
2734static void pvclock_update_vm_gtod_copy(struct kvm *kvm)
2735{
2736#ifdef CONFIG_X86_64
2737 struct kvm_arch *ka = &kvm->arch;
2738 int vclock_mode;
b48aa97e
MT
2739 bool host_tsc_clocksource, vcpus_matched;
2740
2741 vcpus_matched = (ka->nr_vcpus_matched_tsc + 1 ==
2742 atomic_read(&kvm->online_vcpus));
d828199e
MT
2743
2744 /*
2745 * If the host uses TSC clock, then passthrough TSC as stable
2746 * to the guest.
2747 */
b48aa97e 2748 host_tsc_clocksource = kvm_get_time_and_clockread(
d828199e
MT
2749 &ka->master_kernel_ns,
2750 &ka->master_cycle_now);
2751
16a96021 2752 ka->use_master_clock = host_tsc_clocksource && vcpus_matched
a826faf1 2753 && !ka->backwards_tsc_observed
54750f2c 2754 && !ka->boot_vcpu_runs_old_kvmclock;
b48aa97e 2755
d828199e
MT
2756 if (ka->use_master_clock)
2757 atomic_set(&kvm_guest_has_master_clock, 1);
2758
2759 vclock_mode = pvclock_gtod_data.clock.vclock_mode;
b48aa97e
MT
2760 trace_kvm_update_master_clock(ka->use_master_clock, vclock_mode,
2761 vcpus_matched);
d828199e
MT
2762#endif
2763}
2764
2860c4b1
PB
2765void kvm_make_mclock_inprogress_request(struct kvm *kvm)
2766{
2767 kvm_make_all_cpus_request(kvm, KVM_REQ_MCLOCK_INPROGRESS);
2768}
2769
2e762ff7
MT
2770static void kvm_gen_update_masterclock(struct kvm *kvm)
2771{
2772#ifdef CONFIG_X86_64
2773 int i;
2774 struct kvm_vcpu *vcpu;
2775 struct kvm_arch *ka = &kvm->arch;
a83829f5 2776 unsigned long flags;
2e762ff7 2777
e880c6ea
VK
2778 kvm_hv_invalidate_tsc_page(kvm);
2779
2e762ff7 2780 kvm_make_mclock_inprogress_request(kvm);
c2c647f9 2781
2e762ff7 2782 /* no guest entries from this point */
a83829f5 2783 spin_lock_irqsave(&ka->pvclock_gtod_sync_lock, flags);
2e762ff7 2784 pvclock_update_vm_gtod_copy(kvm);
a83829f5 2785 spin_unlock_irqrestore(&ka->pvclock_gtod_sync_lock, flags);
2e762ff7
MT
2786
2787 kvm_for_each_vcpu(i, vcpu, kvm)
105b21bb 2788 kvm_make_request(KVM_REQ_CLOCK_UPDATE, vcpu);
2e762ff7
MT
2789
2790 /* guest entries allowed */
2791 kvm_for_each_vcpu(i, vcpu, kvm)
72875d8a 2792 kvm_clear_request(KVM_REQ_MCLOCK_INPROGRESS, vcpu);
2e762ff7
MT
2793#endif
2794}
2795
e891a32e 2796u64 get_kvmclock_ns(struct kvm *kvm)
108b249c 2797{
108b249c 2798 struct kvm_arch *ka = &kvm->arch;
8b953440 2799 struct pvclock_vcpu_time_info hv_clock;
a83829f5 2800 unsigned long flags;
e2c2206a 2801 u64 ret;
108b249c 2802
a83829f5 2803 spin_lock_irqsave(&ka->pvclock_gtod_sync_lock, flags);
8b953440 2804 if (!ka->use_master_clock) {
a83829f5 2805 spin_unlock_irqrestore(&ka->pvclock_gtod_sync_lock, flags);
8171cd68 2806 return get_kvmclock_base_ns() + ka->kvmclock_offset;
108b249c
PB
2807 }
2808
8b953440
PB
2809 hv_clock.tsc_timestamp = ka->master_cycle_now;
2810 hv_clock.system_time = ka->master_kernel_ns + ka->kvmclock_offset;
a83829f5 2811 spin_unlock_irqrestore(&ka->pvclock_gtod_sync_lock, flags);
8b953440 2812
e2c2206a
WL
2813 /* both __this_cpu_read() and rdtsc() should be on the same cpu */
2814 get_cpu();
2815
e70b57a6
WL
2816 if (__this_cpu_read(cpu_tsc_khz)) {
2817 kvm_get_time_scale(NSEC_PER_SEC, __this_cpu_read(cpu_tsc_khz) * 1000LL,
2818 &hv_clock.tsc_shift,
2819 &hv_clock.tsc_to_system_mul);
2820 ret = __pvclock_read_cycles(&hv_clock, rdtsc());
2821 } else
8171cd68 2822 ret = get_kvmclock_base_ns() + ka->kvmclock_offset;
e2c2206a
WL
2823
2824 put_cpu();
2825
2826 return ret;
108b249c
PB
2827}
2828
aa096aa0
JM
2829static void kvm_setup_pvclock_page(struct kvm_vcpu *v,
2830 struct gfn_to_hva_cache *cache,
2831 unsigned int offset)
0d6dd2ff
PB
2832{
2833 struct kvm_vcpu_arch *vcpu = &v->arch;
2834 struct pvclock_vcpu_time_info guest_hv_clock;
2835
aa096aa0
JM
2836 if (unlikely(kvm_read_guest_offset_cached(v->kvm, cache,
2837 &guest_hv_clock, offset, sizeof(guest_hv_clock))))
0d6dd2ff
PB
2838 return;
2839
2840 /* This VCPU is paused, but it's legal for a guest to read another
2841 * VCPU's kvmclock, so we really have to follow the specification where
2842 * it says that version is odd if data is being modified, and even after
2843 * it is consistent.
2844 *
2845 * Version field updates must be kept separate. This is because
2846 * kvm_write_guest_cached might use a "rep movs" instruction, and
2847 * writes within a string instruction are weakly ordered. So there
2848 * are three writes overall.
2849 *
2850 * As a small optimization, only write the version field in the first
2851 * and third write. The vcpu->pv_time cache is still valid, because the
2852 * version field is the first in the struct.
2853 */
2854 BUILD_BUG_ON(offsetof(struct pvclock_vcpu_time_info, version) != 0);
2855
51c4b8bb
LA
2856 if (guest_hv_clock.version & 1)
2857 ++guest_hv_clock.version; /* first time write, random junk */
2858
0d6dd2ff 2859 vcpu->hv_clock.version = guest_hv_clock.version + 1;
aa096aa0
JM
2860 kvm_write_guest_offset_cached(v->kvm, cache,
2861 &vcpu->hv_clock, offset,
2862 sizeof(vcpu->hv_clock.version));
0d6dd2ff
PB
2863
2864 smp_wmb();
2865
2866 /* retain PVCLOCK_GUEST_STOPPED if set in guest copy */
2867 vcpu->hv_clock.flags |= (guest_hv_clock.flags & PVCLOCK_GUEST_STOPPED);
2868
2869 if (vcpu->pvclock_set_guest_stopped_request) {
2870 vcpu->hv_clock.flags |= PVCLOCK_GUEST_STOPPED;
2871 vcpu->pvclock_set_guest_stopped_request = false;
2872 }
2873
2874 trace_kvm_pvclock_update(v->vcpu_id, &vcpu->hv_clock);
2875
aa096aa0
JM
2876 kvm_write_guest_offset_cached(v->kvm, cache,
2877 &vcpu->hv_clock, offset,
2878 sizeof(vcpu->hv_clock));
0d6dd2ff
PB
2879
2880 smp_wmb();
2881
2882 vcpu->hv_clock.version++;
aa096aa0
JM
2883 kvm_write_guest_offset_cached(v->kvm, cache,
2884 &vcpu->hv_clock, offset,
2885 sizeof(vcpu->hv_clock.version));
0d6dd2ff
PB
2886}
2887
34c238a1 2888static int kvm_guest_time_update(struct kvm_vcpu *v)
18068523 2889{
78db6a50 2890 unsigned long flags, tgt_tsc_khz;
18068523 2891 struct kvm_vcpu_arch *vcpu = &v->arch;
d828199e 2892 struct kvm_arch *ka = &v->kvm->arch;
f25e656d 2893 s64 kernel_ns;
d828199e 2894 u64 tsc_timestamp, host_tsc;
51d59c6b 2895 u8 pvclock_flags;
d828199e
MT
2896 bool use_master_clock;
2897
2898 kernel_ns = 0;
2899 host_tsc = 0;
18068523 2900
d828199e
MT
2901 /*
2902 * If the host uses TSC clock, then passthrough TSC as stable
2903 * to the guest.
2904 */
a83829f5 2905 spin_lock_irqsave(&ka->pvclock_gtod_sync_lock, flags);
d828199e
MT
2906 use_master_clock = ka->use_master_clock;
2907 if (use_master_clock) {
2908 host_tsc = ka->master_cycle_now;
2909 kernel_ns = ka->master_kernel_ns;
2910 }
a83829f5 2911 spin_unlock_irqrestore(&ka->pvclock_gtod_sync_lock, flags);
c09664bb
MT
2912
2913 /* Keep irq disabled to prevent changes to the clock */
2914 local_irq_save(flags);
78db6a50
PB
2915 tgt_tsc_khz = __this_cpu_read(cpu_tsc_khz);
2916 if (unlikely(tgt_tsc_khz == 0)) {
c09664bb
MT
2917 local_irq_restore(flags);
2918 kvm_make_request(KVM_REQ_CLOCK_UPDATE, v);
2919 return 1;
2920 }
d828199e 2921 if (!use_master_clock) {
4ea1636b 2922 host_tsc = rdtsc();
8171cd68 2923 kernel_ns = get_kvmclock_base_ns();
d828199e
MT
2924 }
2925
4ba76538 2926 tsc_timestamp = kvm_read_l1_tsc(v, host_tsc);
d828199e 2927
c285545f
ZA
2928 /*
2929 * We may have to catch up the TSC to match elapsed wall clock
2930 * time for two reasons, even if kvmclock is used.
2931 * 1) CPU could have been running below the maximum TSC rate
2932 * 2) Broken TSC compensation resets the base at each VCPU
2933 * entry to avoid unknown leaps of TSC even when running
2934 * again on the same CPU. This may cause apparent elapsed
2935 * time to disappear, and the guest to stand still or run
2936 * very slowly.
2937 */
2938 if (vcpu->tsc_catchup) {
2939 u64 tsc = compute_guest_tsc(v, kernel_ns);
2940 if (tsc > tsc_timestamp) {
f1e2b260 2941 adjust_tsc_offset_guest(v, tsc - tsc_timestamp);
c285545f
ZA
2942 tsc_timestamp = tsc;
2943 }
50d0a0f9
GH
2944 }
2945
18068523
GOC
2946 local_irq_restore(flags);
2947
0d6dd2ff 2948 /* With all the info we got, fill in the values */
18068523 2949
78db6a50 2950 if (kvm_has_tsc_control)
fe3eb504
IS
2951 tgt_tsc_khz = kvm_scale_tsc(v, tgt_tsc_khz,
2952 v->arch.l1_tsc_scaling_ratio);
78db6a50
PB
2953
2954 if (unlikely(vcpu->hw_tsc_khz != tgt_tsc_khz)) {
3ae13faa 2955 kvm_get_time_scale(NSEC_PER_SEC, tgt_tsc_khz * 1000LL,
5f4e3f88
ZA
2956 &vcpu->hv_clock.tsc_shift,
2957 &vcpu->hv_clock.tsc_to_system_mul);
78db6a50 2958 vcpu->hw_tsc_khz = tgt_tsc_khz;
8cfdc000
ZA
2959 }
2960
1d5f066e 2961 vcpu->hv_clock.tsc_timestamp = tsc_timestamp;
759379dd 2962 vcpu->hv_clock.system_time = kernel_ns + v->kvm->arch.kvmclock_offset;
28e4639a 2963 vcpu->last_guest_tsc = tsc_timestamp;
51d59c6b 2964
d828199e 2965 /* If the host uses TSC clocksource, then it is stable */
0d6dd2ff 2966 pvclock_flags = 0;
d828199e
MT
2967 if (use_master_clock)
2968 pvclock_flags |= PVCLOCK_TSC_STABLE_BIT;
2969
78c0337a
MT
2970 vcpu->hv_clock.flags = pvclock_flags;
2971
095cf55d 2972 if (vcpu->pv_time_enabled)
aa096aa0
JM
2973 kvm_setup_pvclock_page(v, &vcpu->pv_time, 0);
2974 if (vcpu->xen.vcpu_info_set)
2975 kvm_setup_pvclock_page(v, &vcpu->xen.vcpu_info_cache,
2976 offsetof(struct compat_vcpu_info, time));
f2340cd9
JM
2977 if (vcpu->xen.vcpu_time_info_set)
2978 kvm_setup_pvclock_page(v, &vcpu->xen.vcpu_time_info_cache, 0);
94c245a2 2979 if (!v->vcpu_idx)
095cf55d 2980 kvm_hv_setup_tsc_page(v->kvm, &vcpu->hv_clock);
8cfdc000 2981 return 0;
c8076604
GH
2982}
2983
0061d53d
MT
2984/*
2985 * kvmclock updates which are isolated to a given vcpu, such as
2986 * vcpu->cpu migration, should not allow system_timestamp from
2987 * the rest of the vcpus to remain static. Otherwise ntp frequency
2988 * correction applies to one vcpu's system_timestamp but not
2989 * the others.
2990 *
2991 * So in those cases, request a kvmclock update for all vcpus.
7e44e449
AJ
2992 * We need to rate-limit these requests though, as they can
2993 * considerably slow guests that have a large number of vcpus.
2994 * The time for a remote vcpu to update its kvmclock is bound
2995 * by the delay we use to rate-limit the updates.
0061d53d
MT
2996 */
2997
7e44e449
AJ
2998#define KVMCLOCK_UPDATE_DELAY msecs_to_jiffies(100)
2999
3000static void kvmclock_update_fn(struct work_struct *work)
0061d53d
MT
3001{
3002 int i;
7e44e449
AJ
3003 struct delayed_work *dwork = to_delayed_work(work);
3004 struct kvm_arch *ka = container_of(dwork, struct kvm_arch,
3005 kvmclock_update_work);
3006 struct kvm *kvm = container_of(ka, struct kvm, arch);
0061d53d
MT
3007 struct kvm_vcpu *vcpu;
3008
3009 kvm_for_each_vcpu(i, vcpu, kvm) {
105b21bb 3010 kvm_make_request(KVM_REQ_CLOCK_UPDATE, vcpu);
0061d53d
MT
3011 kvm_vcpu_kick(vcpu);
3012 }
3013}
3014
7e44e449
AJ
3015static void kvm_gen_kvmclock_update(struct kvm_vcpu *v)
3016{
3017 struct kvm *kvm = v->kvm;
3018
105b21bb 3019 kvm_make_request(KVM_REQ_CLOCK_UPDATE, v);
7e44e449
AJ
3020 schedule_delayed_work(&kvm->arch.kvmclock_update_work,
3021 KVMCLOCK_UPDATE_DELAY);
3022}
3023
332967a3
AJ
3024#define KVMCLOCK_SYNC_PERIOD (300 * HZ)
3025
3026static void kvmclock_sync_fn(struct work_struct *work)
3027{
3028 struct delayed_work *dwork = to_delayed_work(work);
3029 struct kvm_arch *ka = container_of(dwork, struct kvm_arch,
3030 kvmclock_sync_work);
3031 struct kvm *kvm = container_of(ka, struct kvm, arch);
3032
630994b3
MT
3033 if (!kvmclock_periodic_sync)
3034 return;
3035
332967a3
AJ
3036 schedule_delayed_work(&kvm->arch.kvmclock_update_work, 0);
3037 schedule_delayed_work(&kvm->arch.kvmclock_sync_work,
3038 KVMCLOCK_SYNC_PERIOD);
3039}
3040
191c8137
BP
3041/*
3042 * On AMD, HWCR[McStatusWrEn] controls whether setting MCi_STATUS results in #GP.
3043 */
3044static bool can_set_mci_status(struct kvm_vcpu *vcpu)
3045{
3046 /* McStatusWrEn enabled? */
23493d0a 3047 if (guest_cpuid_is_amd_or_hygon(vcpu))
191c8137
BP
3048 return !!(vcpu->arch.msr_hwcr & BIT_ULL(18));
3049
3050 return false;
3051}
3052
9ffd986c 3053static int set_msr_mce(struct kvm_vcpu *vcpu, struct msr_data *msr_info)
15c4a640 3054{
890ca9ae
HY
3055 u64 mcg_cap = vcpu->arch.mcg_cap;
3056 unsigned bank_num = mcg_cap & 0xff;
9ffd986c
WL
3057 u32 msr = msr_info->index;
3058 u64 data = msr_info->data;
890ca9ae 3059
15c4a640 3060 switch (msr) {
15c4a640 3061 case MSR_IA32_MCG_STATUS:
890ca9ae 3062 vcpu->arch.mcg_status = data;
15c4a640 3063 break;
c7ac679c 3064 case MSR_IA32_MCG_CTL:
44883f01
PB
3065 if (!(mcg_cap & MCG_CTL_P) &&
3066 (data || !msr_info->host_initiated))
890ca9ae
HY
3067 return 1;
3068 if (data != 0 && data != ~(u64)0)
44883f01 3069 return 1;
890ca9ae
HY
3070 vcpu->arch.mcg_ctl = data;
3071 break;
3072 default:
3073 if (msr >= MSR_IA32_MC0_CTL &&
81760dcc 3074 msr < MSR_IA32_MCx_CTL(bank_num)) {
6ec4c5ee
MP
3075 u32 offset = array_index_nospec(
3076 msr - MSR_IA32_MC0_CTL,
3077 MSR_IA32_MCx_CTL(bank_num) - MSR_IA32_MC0_CTL);
3078
114be429
AP
3079 /* only 0 or all 1s can be written to IA32_MCi_CTL
3080 * some Linux kernels though clear bit 10 in bank 4 to
3081 * workaround a BIOS/GART TBL issue on AMD K8s, ignore
3082 * this to avoid an uncatched #GP in the guest
3083 */
890ca9ae 3084 if ((offset & 0x3) == 0 &&
114be429 3085 data != 0 && (data | (1 << 10)) != ~(u64)0)
890ca9ae 3086 return -1;
191c8137
BP
3087
3088 /* MCi_STATUS */
9ffd986c 3089 if (!msr_info->host_initiated &&
191c8137
BP
3090 (offset & 0x3) == 1 && data != 0) {
3091 if (!can_set_mci_status(vcpu))
3092 return -1;
3093 }
3094
890ca9ae
HY
3095 vcpu->arch.mce_banks[offset] = data;
3096 break;
3097 }
3098 return 1;
3099 }
3100 return 0;
3101}
3102
2635b5c4
VK
3103static inline bool kvm_pv_async_pf_enabled(struct kvm_vcpu *vcpu)
3104{
3105 u64 mask = KVM_ASYNC_PF_ENABLED | KVM_ASYNC_PF_DELIVERY_AS_INT;
3106
3107 return (vcpu->arch.apf.msr_en_val & mask) == mask;
3108}
3109
344d9588
GN
3110static int kvm_pv_enable_async_pf(struct kvm_vcpu *vcpu, u64 data)
3111{
3112 gpa_t gpa = data & ~0x3f;
3113
2635b5c4
VK
3114 /* Bits 4:5 are reserved, Should be zero */
3115 if (data & 0x30)
344d9588
GN
3116 return 1;
3117
66570e96
OU
3118 if (!guest_pv_has(vcpu, KVM_FEATURE_ASYNC_PF_VMEXIT) &&
3119 (data & KVM_ASYNC_PF_DELIVERY_AS_PF_VMEXIT))
3120 return 1;
3121
3122 if (!guest_pv_has(vcpu, KVM_FEATURE_ASYNC_PF_INT) &&
3123 (data & KVM_ASYNC_PF_DELIVERY_AS_INT))
3124 return 1;
3125
9d3c447c 3126 if (!lapic_in_kernel(vcpu))
d831de17 3127 return data ? 1 : 0;
9d3c447c 3128
2635b5c4 3129 vcpu->arch.apf.msr_en_val = data;
344d9588 3130
2635b5c4 3131 if (!kvm_pv_async_pf_enabled(vcpu)) {
344d9588
GN
3132 kvm_clear_async_pf_completion_queue(vcpu);
3133 kvm_async_pf_hash_reset(vcpu);
3134 return 0;
3135 }
3136
4e335d9e 3137 if (kvm_gfn_to_hva_cache_init(vcpu->kvm, &vcpu->arch.apf.data, gpa,
68fd66f1 3138 sizeof(u64)))
344d9588
GN
3139 return 1;
3140
6adba527 3141 vcpu->arch.apf.send_user_only = !(data & KVM_ASYNC_PF_SEND_ALWAYS);
52a5c155 3142 vcpu->arch.apf.delivery_as_pf_vmexit = data & KVM_ASYNC_PF_DELIVERY_AS_PF_VMEXIT;
2635b5c4 3143
344d9588 3144 kvm_async_pf_wakeup_all(vcpu);
2635b5c4
VK
3145
3146 return 0;
3147}
3148
3149static int kvm_pv_enable_async_pf_int(struct kvm_vcpu *vcpu, u64 data)
3150{
3151 /* Bits 8-63 are reserved */
3152 if (data >> 8)
3153 return 1;
3154
3155 if (!lapic_in_kernel(vcpu))
3156 return 1;
3157
3158 vcpu->arch.apf.msr_int_val = data;
3159
3160 vcpu->arch.apf.vec = data & KVM_ASYNC_PF_VEC_MASK;
3161
344d9588
GN
3162 return 0;
3163}
3164
12f9a48f
GC
3165static void kvmclock_reset(struct kvm_vcpu *vcpu)
3166{
0b79459b 3167 vcpu->arch.pv_time_enabled = false;
49dedf0d 3168 vcpu->arch.time = 0;
12f9a48f
GC
3169}
3170
7780938c 3171static void kvm_vcpu_flush_tlb_all(struct kvm_vcpu *vcpu)
f38a7b75
WL
3172{
3173 ++vcpu->stat.tlb_flush;
b3646477 3174 static_call(kvm_x86_tlb_flush_all)(vcpu);
f38a7b75
WL
3175}
3176
0baedd79
VK
3177static void kvm_vcpu_flush_tlb_guest(struct kvm_vcpu *vcpu)
3178{
3179 ++vcpu->stat.tlb_flush;
b53e84ee
LJ
3180
3181 if (!tdp_enabled) {
3182 /*
3183 * A TLB flush on behalf of the guest is equivalent to
3184 * INVPCID(all), toggling CR4.PGE, etc., which requires
3185 * a forced sync of the shadow page tables. Unload the
3186 * entire MMU here and the subsequent load will sync the
3187 * shadow page tables, and also flush the TLB.
3188 */
3189 kvm_mmu_unload(vcpu);
3190 return;
3191 }
3192
b3646477 3193 static_call(kvm_x86_tlb_flush_guest)(vcpu);
0baedd79
VK
3194}
3195
c9aaa895
GC
3196static void record_steal_time(struct kvm_vcpu *vcpu)
3197{
b0431382
BO
3198 struct kvm_host_map map;
3199 struct kvm_steal_time *st;
3200
30b5c851
DW
3201 if (kvm_xen_msr_enabled(vcpu->kvm)) {
3202 kvm_xen_runstate_set_running(vcpu);
3203 return;
3204 }
3205
c9aaa895
GC
3206 if (!(vcpu->arch.st.msr_val & KVM_MSR_ENABLED))
3207 return;
3208
b0431382
BO
3209 /* -EAGAIN is returned in atomic context so we can just return. */
3210 if (kvm_map_gfn(vcpu, vcpu->arch.st.msr_val >> PAGE_SHIFT,
3211 &map, &vcpu->arch.st.cache, false))
c9aaa895
GC
3212 return;
3213
b0431382
BO
3214 st = map.hva +
3215 offset_in_page(vcpu->arch.st.msr_val & KVM_STEAL_VALID_BITS);
3216
f38a7b75
WL
3217 /*
3218 * Doing a TLB flush here, on the guest's behalf, can avoid
3219 * expensive IPIs.
3220 */
66570e96 3221 if (guest_pv_has(vcpu, KVM_FEATURE_PV_TLB_FLUSH)) {
af3511ff
LJ
3222 u8 st_preempted = xchg(&st->preempted, 0);
3223
66570e96 3224 trace_kvm_pv_tlb_flush(vcpu->vcpu_id,
af3511ff
LJ
3225 st_preempted & KVM_VCPU_FLUSH_TLB);
3226 if (st_preempted & KVM_VCPU_FLUSH_TLB)
66570e96 3227 kvm_vcpu_flush_tlb_guest(vcpu);
1eff0ada
WL
3228 } else {
3229 st->preempted = 0;
66570e96 3230 }
0b9f6c46 3231
a6bd811f 3232 vcpu->arch.st.preempted = 0;
35f3fae1 3233
b0431382
BO
3234 if (st->version & 1)
3235 st->version += 1; /* first time write, random junk */
35f3fae1 3236
b0431382 3237 st->version += 1;
35f3fae1
WL
3238
3239 smp_wmb();
3240
b0431382 3241 st->steal += current->sched_info.run_delay -
c54cdf14
LC
3242 vcpu->arch.st.last_steal;
3243 vcpu->arch.st.last_steal = current->sched_info.run_delay;
35f3fae1 3244
35f3fae1
WL
3245 smp_wmb();
3246
b0431382 3247 st->version += 1;
c9aaa895 3248
b0431382 3249 kvm_unmap_gfn(vcpu, &map, &vcpu->arch.st.cache, true, false);
c9aaa895
GC
3250}
3251
8fe8ab46 3252int kvm_set_msr_common(struct kvm_vcpu *vcpu, struct msr_data *msr_info)
15c4a640 3253{
5753785f 3254 bool pr = false;
8fe8ab46
WA
3255 u32 msr = msr_info->index;
3256 u64 data = msr_info->data;
5753785f 3257
1232f8e6 3258 if (msr && msr == vcpu->kvm->arch.xen_hvm_config.msr)
23200b7a 3259 return kvm_xen_write_hypercall_page(vcpu, data);
1232f8e6 3260
15c4a640 3261 switch (msr) {
2e32b719 3262 case MSR_AMD64_NB_CFG:
2e32b719
BP
3263 case MSR_IA32_UCODE_WRITE:
3264 case MSR_VM_HSAVE_PA:
3265 case MSR_AMD64_PATCH_LOADER:
3266 case MSR_AMD64_BU_CFG2:
405a353a 3267 case MSR_AMD64_DC_CFG:
0e1b869f 3268 case MSR_F15H_EX_CFG:
2e32b719
BP
3269 break;
3270
518e7b94
WL
3271 case MSR_IA32_UCODE_REV:
3272 if (msr_info->host_initiated)
3273 vcpu->arch.microcode_version = data;
3274 break;
0cf9135b
SC
3275 case MSR_IA32_ARCH_CAPABILITIES:
3276 if (!msr_info->host_initiated)
3277 return 1;
3278 vcpu->arch.arch_capabilities = data;
3279 break;
d574c539
VK
3280 case MSR_IA32_PERF_CAPABILITIES: {
3281 struct kvm_msr_entry msr_ent = {.index = msr, .data = 0};
3282
3283 if (!msr_info->host_initiated)
3284 return 1;
3285 if (guest_cpuid_has(vcpu, X86_FEATURE_PDCM) && kvm_get_msr_feature(&msr_ent))
3286 return 1;
3287 if (data & ~msr_ent.data)
3288 return 1;
3289
3290 vcpu->arch.perf_capabilities = data;
3291
3292 return 0;
3293 }
15c4a640 3294 case MSR_EFER:
11988499 3295 return set_efer(vcpu, msr_info);
8f1589d9
AP
3296 case MSR_K7_HWCR:
3297 data &= ~(u64)0x40; /* ignore flush filter disable */
82494028 3298 data &= ~(u64)0x100; /* ignore ignne emulation enable */
a223c313 3299 data &= ~(u64)0x8; /* ignore TLB cache disable */
191c8137
BP
3300
3301 /* Handle McStatusWrEn */
3302 if (data == BIT_ULL(18)) {
3303 vcpu->arch.msr_hwcr = data;
3304 } else if (data != 0) {
a737f256
CD
3305 vcpu_unimpl(vcpu, "unimplemented HWCR wrmsr: 0x%llx\n",
3306 data);
8f1589d9
AP
3307 return 1;
3308 }
15c4a640 3309 break;
f7c6d140
AP
3310 case MSR_FAM10H_MMIO_CONF_BASE:
3311 if (data != 0) {
a737f256
CD
3312 vcpu_unimpl(vcpu, "unimplemented MMIO_CONF_BASE wrmsr: "
3313 "0x%llx\n", data);
f7c6d140
AP
3314 return 1;
3315 }
15c4a640 3316 break;
9ba075a6 3317 case 0x200 ... 0x2ff:
ff53604b 3318 return kvm_mtrr_set_msr(vcpu, msr, data);
15c4a640 3319 case MSR_IA32_APICBASE:
58cb628d 3320 return kvm_set_apic_base(vcpu, msr_info);
bf10bd0b 3321 case APIC_BASE_MSR ... APIC_BASE_MSR + 0xff:
0105d1a5 3322 return kvm_x2apic_msr_write(vcpu, msr, data);
09141ec0 3323 case MSR_IA32_TSC_DEADLINE:
a3e06bbe
LJ
3324 kvm_set_lapic_tscdeadline_msr(vcpu, data);
3325 break;
ba904635 3326 case MSR_IA32_TSC_ADJUST:
d6321d49 3327 if (guest_cpuid_has(vcpu, X86_FEATURE_TSC_ADJUST)) {
ba904635 3328 if (!msr_info->host_initiated) {
d913b904 3329 s64 adj = data - vcpu->arch.ia32_tsc_adjust_msr;
d7add054 3330 adjust_tsc_offset_guest(vcpu, adj);
d9130a2d
ZD
3331 /* Before back to guest, tsc_timestamp must be adjusted
3332 * as well, otherwise guest's percpu pvclock time could jump.
3333 */
3334 kvm_make_request(KVM_REQ_CLOCK_UPDATE, vcpu);
ba904635
WA
3335 }
3336 vcpu->arch.ia32_tsc_adjust_msr = data;
3337 }
3338 break;
15c4a640 3339 case MSR_IA32_MISC_ENABLE:
511a8556
WL
3340 if (!kvm_check_has_quirk(vcpu->kvm, KVM_X86_QUIRK_MISC_ENABLE_NO_MWAIT) &&
3341 ((vcpu->arch.ia32_misc_enable_msr ^ data) & MSR_IA32_MISC_ENABLE_MWAIT)) {
3342 if (!guest_cpuid_has(vcpu, X86_FEATURE_XMM3))
3343 return 1;
3344 vcpu->arch.ia32_misc_enable_msr = data;
aedbaf4f 3345 kvm_update_cpuid_runtime(vcpu);
511a8556
WL
3346 } else {
3347 vcpu->arch.ia32_misc_enable_msr = data;
3348 }
15c4a640 3349 break;
64d60670
PB
3350 case MSR_IA32_SMBASE:
3351 if (!msr_info->host_initiated)
3352 return 1;
3353 vcpu->arch.smbase = data;
3354 break;
73f624f4
PB
3355 case MSR_IA32_POWER_CTL:
3356 vcpu->arch.msr_ia32_power_ctl = data;
3357 break;
dd259935 3358 case MSR_IA32_TSC:
0c899c25
PB
3359 if (msr_info->host_initiated) {
3360 kvm_synchronize_tsc(vcpu, data);
3361 } else {
9b399dfd 3362 u64 adj = kvm_compute_l1_tsc_offset(vcpu, data) - vcpu->arch.l1_tsc_offset;
0c899c25
PB
3363 adjust_tsc_offset_guest(vcpu, adj);
3364 vcpu->arch.ia32_tsc_adjust_msr += adj;
3365 }
dd259935 3366 break;
864e2ab2
AL
3367 case MSR_IA32_XSS:
3368 if (!msr_info->host_initiated &&
3369 !guest_cpuid_has(vcpu, X86_FEATURE_XSAVES))
3370 return 1;
3371 /*
a1bead2a
SC
3372 * KVM supports exposing PT to the guest, but does not support
3373 * IA32_XSS[bit 8]. Guests have to use RDMSR/WRMSR rather than
3374 * XSAVES/XRSTORS to save/restore PT MSRs.
864e2ab2 3375 */
408e9a31 3376 if (data & ~supported_xss)
864e2ab2
AL
3377 return 1;
3378 vcpu->arch.ia32_xss = data;
3379 break;
52797bf9
LA
3380 case MSR_SMI_COUNT:
3381 if (!msr_info->host_initiated)
3382 return 1;
3383 vcpu->arch.smi_count = data;
3384 break;
11c6bffa 3385 case MSR_KVM_WALL_CLOCK_NEW:
66570e96
OU
3386 if (!guest_pv_has(vcpu, KVM_FEATURE_CLOCKSOURCE2))
3387 return 1;
3388
629b5348
JM
3389 vcpu->kvm->arch.wall_clock = data;
3390 kvm_write_wall_clock(vcpu->kvm, data, 0);
66570e96 3391 break;
18068523 3392 case MSR_KVM_WALL_CLOCK:
66570e96
OU
3393 if (!guest_pv_has(vcpu, KVM_FEATURE_CLOCKSOURCE))
3394 return 1;
3395
629b5348
JM
3396 vcpu->kvm->arch.wall_clock = data;
3397 kvm_write_wall_clock(vcpu->kvm, data, 0);
18068523 3398 break;
11c6bffa 3399 case MSR_KVM_SYSTEM_TIME_NEW:
66570e96
OU
3400 if (!guest_pv_has(vcpu, KVM_FEATURE_CLOCKSOURCE2))
3401 return 1;
3402
5b9bb0eb
OU
3403 kvm_write_system_time(vcpu, data, false, msr_info->host_initiated);
3404 break;
3405 case MSR_KVM_SYSTEM_TIME:
66570e96
OU
3406 if (!guest_pv_has(vcpu, KVM_FEATURE_CLOCKSOURCE))
3407 return 1;
3408
3409 kvm_write_system_time(vcpu, data, true, msr_info->host_initiated);
18068523 3410 break;
344d9588 3411 case MSR_KVM_ASYNC_PF_EN:
66570e96
OU
3412 if (!guest_pv_has(vcpu, KVM_FEATURE_ASYNC_PF))
3413 return 1;
3414
344d9588
GN
3415 if (kvm_pv_enable_async_pf(vcpu, data))
3416 return 1;
3417 break;
2635b5c4 3418 case MSR_KVM_ASYNC_PF_INT:
66570e96
OU
3419 if (!guest_pv_has(vcpu, KVM_FEATURE_ASYNC_PF_INT))
3420 return 1;
3421
2635b5c4
VK
3422 if (kvm_pv_enable_async_pf_int(vcpu, data))
3423 return 1;
3424 break;
557a961a 3425 case MSR_KVM_ASYNC_PF_ACK:
0a31df68 3426 if (!guest_pv_has(vcpu, KVM_FEATURE_ASYNC_PF_INT))
66570e96 3427 return 1;
557a961a
VK
3428 if (data & 0x1) {
3429 vcpu->arch.apf.pageready_pending = false;
3430 kvm_check_async_pf_completion(vcpu);
3431 }
3432 break;
c9aaa895 3433 case MSR_KVM_STEAL_TIME:
66570e96
OU
3434 if (!guest_pv_has(vcpu, KVM_FEATURE_STEAL_TIME))
3435 return 1;
c9aaa895
GC
3436
3437 if (unlikely(!sched_info_on()))
3438 return 1;
3439
3440 if (data & KVM_STEAL_RESERVED_MASK)
3441 return 1;
3442
c9aaa895
GC
3443 vcpu->arch.st.msr_val = data;
3444
3445 if (!(data & KVM_MSR_ENABLED))
3446 break;
3447
c9aaa895
GC
3448 kvm_make_request(KVM_REQ_STEAL_UPDATE, vcpu);
3449
3450 break;
ae7a2a3f 3451 case MSR_KVM_PV_EOI_EN:
66570e96
OU
3452 if (!guest_pv_has(vcpu, KVM_FEATURE_PV_EOI))
3453 return 1;
3454
72bbf935 3455 if (kvm_lapic_enable_pv_eoi(vcpu, data, sizeof(u8)))
ae7a2a3f
MT
3456 return 1;
3457 break;
c9aaa895 3458
2d5ba19b 3459 case MSR_KVM_POLL_CONTROL:
66570e96
OU
3460 if (!guest_pv_has(vcpu, KVM_FEATURE_POLL_CONTROL))
3461 return 1;
3462
2d5ba19b
MT
3463 /* only enable bit supported */
3464 if (data & (-1ULL << 1))
3465 return 1;
3466
3467 vcpu->arch.msr_kvm_poll_control = data;
3468 break;
3469
890ca9ae
HY
3470 case MSR_IA32_MCG_CTL:
3471 case MSR_IA32_MCG_STATUS:
81760dcc 3472 case MSR_IA32_MC0_CTL ... MSR_IA32_MCx_CTL(KVM_MAX_MCE_BANKS) - 1:
9ffd986c 3473 return set_msr_mce(vcpu, msr_info);
71db6023 3474
6912ac32
WH
3475 case MSR_K7_PERFCTR0 ... MSR_K7_PERFCTR3:
3476 case MSR_P6_PERFCTR0 ... MSR_P6_PERFCTR1:
df561f66
GS
3477 pr = true;
3478 fallthrough;
6912ac32
WH
3479 case MSR_K7_EVNTSEL0 ... MSR_K7_EVNTSEL3:
3480 case MSR_P6_EVNTSEL0 ... MSR_P6_EVNTSEL1:
c6702c9d 3481 if (kvm_pmu_is_valid_msr(vcpu, msr))
afd80d85 3482 return kvm_pmu_set_msr(vcpu, msr_info);
5753785f
GN
3483
3484 if (pr || data != 0)
a737f256
CD
3485 vcpu_unimpl(vcpu, "disabled perfctr wrmsr: "
3486 "0x%x data 0x%llx\n", msr, data);
5753785f 3487 break;
84e0cefa
JS
3488 case MSR_K7_CLK_CTL:
3489 /*
3490 * Ignore all writes to this no longer documented MSR.
3491 * Writes are only relevant for old K7 processors,
3492 * all pre-dating SVM, but a recommended workaround from
4a969980 3493 * AMD for these chips. It is possible to specify the
84e0cefa
JS
3494 * affected processor models on the command line, hence
3495 * the need to ignore the workaround.
3496 */
3497 break;
55cd8e5a 3498 case HV_X64_MSR_GUEST_OS_ID ... HV_X64_MSR_SINT15:
f97f5a56
JD
3499 case HV_X64_MSR_SYNDBG_CONTROL ... HV_X64_MSR_SYNDBG_PENDING_BUFFER:
3500 case HV_X64_MSR_SYNDBG_OPTIONS:
e7d9513b
AS
3501 case HV_X64_MSR_CRASH_P0 ... HV_X64_MSR_CRASH_P4:
3502 case HV_X64_MSR_CRASH_CTL:
1f4b34f8 3503 case HV_X64_MSR_STIMER0_CONFIG ... HV_X64_MSR_STIMER3_COUNT:
a2e164e7
VK
3504 case HV_X64_MSR_REENLIGHTENMENT_CONTROL:
3505 case HV_X64_MSR_TSC_EMULATION_CONTROL:
3506 case HV_X64_MSR_TSC_EMULATION_STATUS:
e7d9513b
AS
3507 return kvm_hv_set_msr_common(vcpu, msr, data,
3508 msr_info->host_initiated);
91c9c3ed 3509 case MSR_IA32_BBL_CR_CTL3:
3510 /* Drop writes to this legacy MSR -- see rdmsr
3511 * counterpart for further detail.
3512 */
fab0aa3b
EM
3513 if (report_ignored_msrs)
3514 vcpu_unimpl(vcpu, "ignored wrmsr: 0x%x data 0x%llx\n",
3515 msr, data);
91c9c3ed 3516 break;
2b036c6b 3517 case MSR_AMD64_OSVW_ID_LENGTH:
d6321d49 3518 if (!guest_cpuid_has(vcpu, X86_FEATURE_OSVW))
2b036c6b
BO
3519 return 1;
3520 vcpu->arch.osvw.length = data;
3521 break;
3522 case MSR_AMD64_OSVW_STATUS:
d6321d49 3523 if (!guest_cpuid_has(vcpu, X86_FEATURE_OSVW))
2b036c6b
BO
3524 return 1;
3525 vcpu->arch.osvw.status = data;
3526 break;
db2336a8
KH
3527 case MSR_PLATFORM_INFO:
3528 if (!msr_info->host_initiated ||
db2336a8
KH
3529 (!(data & MSR_PLATFORM_INFO_CPUID_FAULT) &&
3530 cpuid_fault_enabled(vcpu)))
3531 return 1;
3532 vcpu->arch.msr_platform_info = data;
3533 break;
3534 case MSR_MISC_FEATURES_ENABLES:
3535 if (data & ~MSR_MISC_FEATURES_ENABLES_CPUID_FAULT ||
3536 (data & MSR_MISC_FEATURES_ENABLES_CPUID_FAULT &&
3537 !supports_cpuid_fault(vcpu)))
3538 return 1;
3539 vcpu->arch.msr_misc_features_enables = data;
3540 break;
15c4a640 3541 default:
c6702c9d 3542 if (kvm_pmu_is_valid_msr(vcpu, msr))
afd80d85 3543 return kvm_pmu_set_msr(vcpu, msr_info);
6abe9c13 3544 return KVM_MSR_RET_INVALID;
15c4a640
CO
3545 }
3546 return 0;
3547}
3548EXPORT_SYMBOL_GPL(kvm_set_msr_common);
3549
44883f01 3550static int get_msr_mce(struct kvm_vcpu *vcpu, u32 msr, u64 *pdata, bool host)
15c4a640
CO
3551{
3552 u64 data;
890ca9ae
HY
3553 u64 mcg_cap = vcpu->arch.mcg_cap;
3554 unsigned bank_num = mcg_cap & 0xff;
15c4a640
CO
3555
3556 switch (msr) {
15c4a640
CO
3557 case MSR_IA32_P5_MC_ADDR:
3558 case MSR_IA32_P5_MC_TYPE:
890ca9ae
HY
3559 data = 0;
3560 break;
15c4a640 3561 case MSR_IA32_MCG_CAP:
890ca9ae
HY
3562 data = vcpu->arch.mcg_cap;
3563 break;
c7ac679c 3564 case MSR_IA32_MCG_CTL:
44883f01 3565 if (!(mcg_cap & MCG_CTL_P) && !host)
890ca9ae
HY
3566 return 1;
3567 data = vcpu->arch.mcg_ctl;
3568 break;
3569 case MSR_IA32_MCG_STATUS:
3570 data = vcpu->arch.mcg_status;
3571 break;
3572 default:
3573 if (msr >= MSR_IA32_MC0_CTL &&
81760dcc 3574 msr < MSR_IA32_MCx_CTL(bank_num)) {
6ec4c5ee
MP
3575 u32 offset = array_index_nospec(
3576 msr - MSR_IA32_MC0_CTL,
3577 MSR_IA32_MCx_CTL(bank_num) - MSR_IA32_MC0_CTL);
3578
890ca9ae
HY
3579 data = vcpu->arch.mce_banks[offset];
3580 break;
3581 }
3582 return 1;
3583 }
3584 *pdata = data;
3585 return 0;
3586}
3587
609e36d3 3588int kvm_get_msr_common(struct kvm_vcpu *vcpu, struct msr_data *msr_info)
890ca9ae 3589{
609e36d3 3590 switch (msr_info->index) {
890ca9ae 3591 case MSR_IA32_PLATFORM_ID:
15c4a640 3592 case MSR_IA32_EBL_CR_POWERON:
b5e2fec0
AG
3593 case MSR_IA32_LASTBRANCHFROMIP:
3594 case MSR_IA32_LASTBRANCHTOIP:
3595 case MSR_IA32_LASTINTFROMIP:
3596 case MSR_IA32_LASTINTTOIP:
059e5c32 3597 case MSR_AMD64_SYSCFG:
3afb1121
PB
3598 case MSR_K8_TSEG_ADDR:
3599 case MSR_K8_TSEG_MASK:
61a6bd67 3600 case MSR_VM_HSAVE_PA:
1fdbd48c 3601 case MSR_K8_INT_PENDING_MSG:
c323c0e5 3602 case MSR_AMD64_NB_CFG:
f7c6d140 3603 case MSR_FAM10H_MMIO_CONF_BASE:
2e32b719 3604 case MSR_AMD64_BU_CFG2:
0c2df2a1 3605 case MSR_IA32_PERF_CTL:
405a353a 3606 case MSR_AMD64_DC_CFG:
0e1b869f 3607 case MSR_F15H_EX_CFG:
2ca1a06a
VS
3608 /*
3609 * Intel Sandy Bridge CPUs must support the RAPL (running average power
3610 * limit) MSRs. Just return 0, as we do not want to expose the host
3611 * data here. Do not conditionalize this on CPUID, as KVM does not do
3612 * so for existing CPU-specific MSRs.
3613 */
3614 case MSR_RAPL_POWER_UNIT:
3615 case MSR_PP0_ENERGY_STATUS: /* Power plane 0 (core) */
3616 case MSR_PP1_ENERGY_STATUS: /* Power plane 1 (graphics uncore) */
3617 case MSR_PKG_ENERGY_STATUS: /* Total package */
3618 case MSR_DRAM_ENERGY_STATUS: /* DRAM controller */
609e36d3 3619 msr_info->data = 0;
15c4a640 3620 break;
c51eb52b 3621 case MSR_F15H_PERF_CTL0 ... MSR_F15H_PERF_CTR5:
c28fa560
VK
3622 if (kvm_pmu_is_valid_msr(vcpu, msr_info->index))
3623 return kvm_pmu_get_msr(vcpu, msr_info);
3624 if (!msr_info->host_initiated)
3625 return 1;
3626 msr_info->data = 0;
3627 break;
6912ac32
WH
3628 case MSR_K7_EVNTSEL0 ... MSR_K7_EVNTSEL3:
3629 case MSR_K7_PERFCTR0 ... MSR_K7_PERFCTR3:
3630 case MSR_P6_PERFCTR0 ... MSR_P6_PERFCTR1:
3631 case MSR_P6_EVNTSEL0 ... MSR_P6_EVNTSEL1:
c6702c9d 3632 if (kvm_pmu_is_valid_msr(vcpu, msr_info->index))
cbd71758 3633 return kvm_pmu_get_msr(vcpu, msr_info);
609e36d3 3634 msr_info->data = 0;
5753785f 3635 break;
742bc670 3636 case MSR_IA32_UCODE_REV:
518e7b94 3637 msr_info->data = vcpu->arch.microcode_version;
742bc670 3638 break;
0cf9135b
SC
3639 case MSR_IA32_ARCH_CAPABILITIES:
3640 if (!msr_info->host_initiated &&
3641 !guest_cpuid_has(vcpu, X86_FEATURE_ARCH_CAPABILITIES))
3642 return 1;
3643 msr_info->data = vcpu->arch.arch_capabilities;
3644 break;
d574c539
VK
3645 case MSR_IA32_PERF_CAPABILITIES:
3646 if (!msr_info->host_initiated &&
3647 !guest_cpuid_has(vcpu, X86_FEATURE_PDCM))
3648 return 1;
3649 msr_info->data = vcpu->arch.perf_capabilities;
3650 break;
73f624f4
PB
3651 case MSR_IA32_POWER_CTL:
3652 msr_info->data = vcpu->arch.msr_ia32_power_ctl;
3653 break;
cc5b54dd
ML
3654 case MSR_IA32_TSC: {
3655 /*
3656 * Intel SDM states that MSR_IA32_TSC read adds the TSC offset
3657 * even when not intercepted. AMD manual doesn't explicitly
3658 * state this but appears to behave the same.
3659 *
ee6fa053 3660 * On userspace reads and writes, however, we unconditionally
c0623f5e 3661 * return L1's TSC value to ensure backwards-compatible
ee6fa053 3662 * behavior for migration.
cc5b54dd 3663 */
fe3eb504 3664 u64 offset, ratio;
cc5b54dd 3665
fe3eb504
IS
3666 if (msr_info->host_initiated) {
3667 offset = vcpu->arch.l1_tsc_offset;
3668 ratio = vcpu->arch.l1_tsc_scaling_ratio;
3669 } else {
3670 offset = vcpu->arch.tsc_offset;
3671 ratio = vcpu->arch.tsc_scaling_ratio;
3672 }
3673
3674 msr_info->data = kvm_scale_tsc(vcpu, rdtsc(), ratio) + offset;
dd259935 3675 break;
cc5b54dd 3676 }
9ba075a6 3677 case MSR_MTRRcap:
9ba075a6 3678 case 0x200 ... 0x2ff:
ff53604b 3679 return kvm_mtrr_get_msr(vcpu, msr_info->index, &msr_info->data);
15c4a640 3680 case 0xcd: /* fsb frequency */
609e36d3 3681 msr_info->data = 3;
15c4a640 3682 break;
7b914098
JS
3683 /*
3684 * MSR_EBC_FREQUENCY_ID
3685 * Conservative value valid for even the basic CPU models.
3686 * Models 0,1: 000 in bits 23:21 indicating a bus speed of
3687 * 100MHz, model 2 000 in bits 18:16 indicating 100MHz,
3688 * and 266MHz for model 3, or 4. Set Core Clock
3689 * Frequency to System Bus Frequency Ratio to 1 (bits
3690 * 31:24) even though these are only valid for CPU
3691 * models > 2, however guests may end up dividing or
3692 * multiplying by zero otherwise.
3693 */
3694 case MSR_EBC_FREQUENCY_ID:
609e36d3 3695 msr_info->data = 1 << 24;
7b914098 3696 break;
15c4a640 3697 case MSR_IA32_APICBASE:
609e36d3 3698 msr_info->data = kvm_get_apic_base(vcpu);
15c4a640 3699 break;
bf10bd0b 3700 case APIC_BASE_MSR ... APIC_BASE_MSR + 0xff:
609e36d3 3701 return kvm_x2apic_msr_read(vcpu, msr_info->index, &msr_info->data);
09141ec0 3702 case MSR_IA32_TSC_DEADLINE:
609e36d3 3703 msr_info->data = kvm_get_lapic_tscdeadline_msr(vcpu);
a3e06bbe 3704 break;
ba904635 3705 case MSR_IA32_TSC_ADJUST:
609e36d3 3706 msr_info->data = (u64)vcpu->arch.ia32_tsc_adjust_msr;
ba904635 3707 break;
15c4a640 3708 case MSR_IA32_MISC_ENABLE:
609e36d3 3709 msr_info->data = vcpu->arch.ia32_misc_enable_msr;
15c4a640 3710 break;
64d60670
PB
3711 case MSR_IA32_SMBASE:
3712 if (!msr_info->host_initiated)
3713 return 1;
3714 msr_info->data = vcpu->arch.smbase;
15c4a640 3715 break;
52797bf9
LA
3716 case MSR_SMI_COUNT:
3717 msr_info->data = vcpu->arch.smi_count;
3718 break;
847f0ad8
AG
3719 case MSR_IA32_PERF_STATUS:
3720 /* TSC increment by tick */
609e36d3 3721 msr_info->data = 1000ULL;
847f0ad8 3722 /* CPU multiplier */
b0996ae4 3723 msr_info->data |= (((uint64_t)4ULL) << 40);
847f0ad8 3724 break;
15c4a640 3725 case MSR_EFER:
609e36d3 3726 msr_info->data = vcpu->arch.efer;
15c4a640 3727 break;
18068523 3728 case MSR_KVM_WALL_CLOCK:
1930e5dd
OU
3729 if (!guest_pv_has(vcpu, KVM_FEATURE_CLOCKSOURCE))
3730 return 1;
3731
3732 msr_info->data = vcpu->kvm->arch.wall_clock;
3733 break;
11c6bffa 3734 case MSR_KVM_WALL_CLOCK_NEW:
1930e5dd
OU
3735 if (!guest_pv_has(vcpu, KVM_FEATURE_CLOCKSOURCE2))
3736 return 1;
3737
609e36d3 3738 msr_info->data = vcpu->kvm->arch.wall_clock;
18068523
GOC
3739 break;
3740 case MSR_KVM_SYSTEM_TIME:
1930e5dd
OU
3741 if (!guest_pv_has(vcpu, KVM_FEATURE_CLOCKSOURCE))
3742 return 1;
3743
3744 msr_info->data = vcpu->arch.time;
3745 break;
11c6bffa 3746 case MSR_KVM_SYSTEM_TIME_NEW:
1930e5dd
OU
3747 if (!guest_pv_has(vcpu, KVM_FEATURE_CLOCKSOURCE2))
3748 return 1;
3749
609e36d3 3750 msr_info->data = vcpu->arch.time;
18068523 3751 break;
344d9588 3752 case MSR_KVM_ASYNC_PF_EN:
1930e5dd
OU
3753 if (!guest_pv_has(vcpu, KVM_FEATURE_ASYNC_PF))
3754 return 1;
3755
2635b5c4
VK
3756 msr_info->data = vcpu->arch.apf.msr_en_val;
3757 break;
3758 case MSR_KVM_ASYNC_PF_INT:
1930e5dd
OU
3759 if (!guest_pv_has(vcpu, KVM_FEATURE_ASYNC_PF_INT))
3760 return 1;
3761
2635b5c4 3762 msr_info->data = vcpu->arch.apf.msr_int_val;
344d9588 3763 break;
557a961a 3764 case MSR_KVM_ASYNC_PF_ACK:
0a31df68 3765 if (!guest_pv_has(vcpu, KVM_FEATURE_ASYNC_PF_INT))
1930e5dd
OU
3766 return 1;
3767
557a961a
VK
3768 msr_info->data = 0;
3769 break;
c9aaa895 3770 case MSR_KVM_STEAL_TIME:
1930e5dd
OU
3771 if (!guest_pv_has(vcpu, KVM_FEATURE_STEAL_TIME))
3772 return 1;
3773
609e36d3 3774 msr_info->data = vcpu->arch.st.msr_val;
c9aaa895 3775 break;
1d92128f 3776 case MSR_KVM_PV_EOI_EN:
1930e5dd
OU
3777 if (!guest_pv_has(vcpu, KVM_FEATURE_PV_EOI))
3778 return 1;
3779
609e36d3 3780 msr_info->data = vcpu->arch.pv_eoi.msr_val;
1d92128f 3781 break;
2d5ba19b 3782 case MSR_KVM_POLL_CONTROL:
1930e5dd
OU
3783 if (!guest_pv_has(vcpu, KVM_FEATURE_POLL_CONTROL))
3784 return 1;
3785
2d5ba19b
MT
3786 msr_info->data = vcpu->arch.msr_kvm_poll_control;
3787 break;
890ca9ae
HY
3788 case MSR_IA32_P5_MC_ADDR:
3789 case MSR_IA32_P5_MC_TYPE:
3790 case MSR_IA32_MCG_CAP:
3791 case MSR_IA32_MCG_CTL:
3792 case MSR_IA32_MCG_STATUS:
81760dcc 3793 case MSR_IA32_MC0_CTL ... MSR_IA32_MCx_CTL(KVM_MAX_MCE_BANKS) - 1:
44883f01
PB
3794 return get_msr_mce(vcpu, msr_info->index, &msr_info->data,
3795 msr_info->host_initiated);
864e2ab2
AL
3796 case MSR_IA32_XSS:
3797 if (!msr_info->host_initiated &&
3798 !guest_cpuid_has(vcpu, X86_FEATURE_XSAVES))
3799 return 1;
3800 msr_info->data = vcpu->arch.ia32_xss;
3801 break;
84e0cefa
JS
3802 case MSR_K7_CLK_CTL:
3803 /*
3804 * Provide expected ramp-up count for K7. All other
3805 * are set to zero, indicating minimum divisors for
3806 * every field.
3807 *
3808 * This prevents guest kernels on AMD host with CPU
3809 * type 6, model 8 and higher from exploding due to
3810 * the rdmsr failing.
3811 */
609e36d3 3812 msr_info->data = 0x20000000;
84e0cefa 3813 break;
55cd8e5a 3814 case HV_X64_MSR_GUEST_OS_ID ... HV_X64_MSR_SINT15:
f97f5a56
JD
3815 case HV_X64_MSR_SYNDBG_CONTROL ... HV_X64_MSR_SYNDBG_PENDING_BUFFER:
3816 case HV_X64_MSR_SYNDBG_OPTIONS:
e7d9513b
AS
3817 case HV_X64_MSR_CRASH_P0 ... HV_X64_MSR_CRASH_P4:
3818 case HV_X64_MSR_CRASH_CTL:
1f4b34f8 3819 case HV_X64_MSR_STIMER0_CONFIG ... HV_X64_MSR_STIMER3_COUNT:
a2e164e7
VK
3820 case HV_X64_MSR_REENLIGHTENMENT_CONTROL:
3821 case HV_X64_MSR_TSC_EMULATION_CONTROL:
3822 case HV_X64_MSR_TSC_EMULATION_STATUS:
e83d5887 3823 return kvm_hv_get_msr_common(vcpu,
44883f01
PB
3824 msr_info->index, &msr_info->data,
3825 msr_info->host_initiated);
91c9c3ed 3826 case MSR_IA32_BBL_CR_CTL3:
3827 /* This legacy MSR exists but isn't fully documented in current
3828 * silicon. It is however accessed by winxp in very narrow
3829 * scenarios where it sets bit #19, itself documented as
3830 * a "reserved" bit. Best effort attempt to source coherent
3831 * read data here should the balance of the register be
3832 * interpreted by the guest:
3833 *
3834 * L2 cache control register 3: 64GB range, 256KB size,
3835 * enabled, latency 0x1, configured
3836 */
609e36d3 3837 msr_info->data = 0xbe702111;
91c9c3ed 3838 break;
2b036c6b 3839 case MSR_AMD64_OSVW_ID_LENGTH:
d6321d49 3840 if (!guest_cpuid_has(vcpu, X86_FEATURE_OSVW))
2b036c6b 3841 return 1;
609e36d3 3842 msr_info->data = vcpu->arch.osvw.length;
2b036c6b
BO
3843 break;
3844 case MSR_AMD64_OSVW_STATUS:
d6321d49 3845 if (!guest_cpuid_has(vcpu, X86_FEATURE_OSVW))
2b036c6b 3846 return 1;
609e36d3 3847 msr_info->data = vcpu->arch.osvw.status;
2b036c6b 3848 break;
db2336a8 3849 case MSR_PLATFORM_INFO:
6fbbde9a
DS
3850 if (!msr_info->host_initiated &&
3851 !vcpu->kvm->arch.guest_can_read_msr_platform_info)
3852 return 1;
db2336a8
KH
3853 msr_info->data = vcpu->arch.msr_platform_info;
3854 break;
3855 case MSR_MISC_FEATURES_ENABLES:
3856 msr_info->data = vcpu->arch.msr_misc_features_enables;
3857 break;
191c8137
BP
3858 case MSR_K7_HWCR:
3859 msr_info->data = vcpu->arch.msr_hwcr;
3860 break;
15c4a640 3861 default:
c6702c9d 3862 if (kvm_pmu_is_valid_msr(vcpu, msr_info->index))
cbd71758 3863 return kvm_pmu_get_msr(vcpu, msr_info);
6abe9c13 3864 return KVM_MSR_RET_INVALID;
15c4a640 3865 }
15c4a640
CO
3866 return 0;
3867}
3868EXPORT_SYMBOL_GPL(kvm_get_msr_common);
3869
313a3dc7
CO
3870/*
3871 * Read or write a bunch of msrs. All parameters are kernel addresses.
3872 *
3873 * @return number of msrs set successfully.
3874 */
3875static int __msr_io(struct kvm_vcpu *vcpu, struct kvm_msrs *msrs,
3876 struct kvm_msr_entry *entries,
3877 int (*do_msr)(struct kvm_vcpu *vcpu,
3878 unsigned index, u64 *data))
3879{
801e459a 3880 int i;
313a3dc7 3881
313a3dc7
CO
3882 for (i = 0; i < msrs->nmsrs; ++i)
3883 if (do_msr(vcpu, entries[i].index, &entries[i].data))
3884 break;
3885
313a3dc7
CO
3886 return i;
3887}
3888
3889/*
3890 * Read or write a bunch of msrs. Parameters are user addresses.
3891 *
3892 * @return number of msrs set successfully.
3893 */
3894static int msr_io(struct kvm_vcpu *vcpu, struct kvm_msrs __user *user_msrs,
3895 int (*do_msr)(struct kvm_vcpu *vcpu,
3896 unsigned index, u64 *data),
3897 int writeback)
3898{
3899 struct kvm_msrs msrs;
3900 struct kvm_msr_entry *entries;
3901 int r, n;
3902 unsigned size;
3903
3904 r = -EFAULT;
0e96f31e 3905 if (copy_from_user(&msrs, user_msrs, sizeof(msrs)))
313a3dc7
CO
3906 goto out;
3907
3908 r = -E2BIG;
3909 if (msrs.nmsrs >= MAX_IO_MSRS)
3910 goto out;
3911
313a3dc7 3912 size = sizeof(struct kvm_msr_entry) * msrs.nmsrs;
ff5c2c03
SL
3913 entries = memdup_user(user_msrs->entries, size);
3914 if (IS_ERR(entries)) {
3915 r = PTR_ERR(entries);
313a3dc7 3916 goto out;
ff5c2c03 3917 }
313a3dc7
CO
3918
3919 r = n = __msr_io(vcpu, &msrs, entries, do_msr);
3920 if (r < 0)
3921 goto out_free;
3922
3923 r = -EFAULT;
3924 if (writeback && copy_to_user(user_msrs->entries, entries, size))
3925 goto out_free;
3926
3927 r = n;
3928
3929out_free:
7a73c028 3930 kfree(entries);
313a3dc7
CO
3931out:
3932 return r;
3933}
3934
4d5422ce
WL
3935static inline bool kvm_can_mwait_in_guest(void)
3936{
3937 return boot_cpu_has(X86_FEATURE_MWAIT) &&
8e9b29b6
KA
3938 !boot_cpu_has_bug(X86_BUG_MONITOR) &&
3939 boot_cpu_has(X86_FEATURE_ARAT);
4d5422ce
WL
3940}
3941
c21d54f0
VK
3942static int kvm_ioctl_get_supported_hv_cpuid(struct kvm_vcpu *vcpu,
3943 struct kvm_cpuid2 __user *cpuid_arg)
3944{
3945 struct kvm_cpuid2 cpuid;
3946 int r;
3947
3948 r = -EFAULT;
3949 if (copy_from_user(&cpuid, cpuid_arg, sizeof(cpuid)))
3950 return r;
3951
3952 r = kvm_get_hv_cpuid(vcpu, &cpuid, cpuid_arg->entries);
3953 if (r)
3954 return r;
3955
3956 r = -EFAULT;
3957 if (copy_to_user(cpuid_arg, &cpuid, sizeof(cpuid)))
3958 return r;
3959
3960 return 0;
3961}
3962
784aa3d7 3963int kvm_vm_ioctl_check_extension(struct kvm *kvm, long ext)
018d00d2 3964{
4d5422ce 3965 int r = 0;
018d00d2
ZX
3966
3967 switch (ext) {
3968 case KVM_CAP_IRQCHIP:
3969 case KVM_CAP_HLT:
3970 case KVM_CAP_MMU_SHADOW_CACHE_CONTROL:
018d00d2 3971 case KVM_CAP_SET_TSS_ADDR:
07716717 3972 case KVM_CAP_EXT_CPUID:
9c15bb1d 3973 case KVM_CAP_EXT_EMUL_CPUID:
c8076604 3974 case KVM_CAP_CLOCKSOURCE:
7837699f 3975 case KVM_CAP_PIT:
a28e4f5a 3976 case KVM_CAP_NOP_IO_DELAY:
62d9f0db 3977 case KVM_CAP_MP_STATE:
ed848624 3978 case KVM_CAP_SYNC_MMU:
a355c85c 3979 case KVM_CAP_USER_NMI:
52d939a0 3980 case KVM_CAP_REINJECT_CONTROL:
4925663a 3981 case KVM_CAP_IRQ_INJECT_STATUS:
d34e6b17 3982 case KVM_CAP_IOEVENTFD:
f848a5a8 3983 case KVM_CAP_IOEVENTFD_NO_LENGTH:
c5ff41ce 3984 case KVM_CAP_PIT2:
e9f42757 3985 case KVM_CAP_PIT_STATE2:
b927a3ce 3986 case KVM_CAP_SET_IDENTITY_MAP_ADDR:
3cfc3092 3987 case KVM_CAP_VCPU_EVENTS:
55cd8e5a 3988 case KVM_CAP_HYPERV:
10388a07 3989 case KVM_CAP_HYPERV_VAPIC:
c25bc163 3990 case KVM_CAP_HYPERV_SPIN:
5c919412 3991 case KVM_CAP_HYPERV_SYNIC:
efc479e6 3992 case KVM_CAP_HYPERV_SYNIC2:
d3457c87 3993 case KVM_CAP_HYPERV_VP_INDEX:
faeb7833 3994 case KVM_CAP_HYPERV_EVENTFD:
c1aea919 3995 case KVM_CAP_HYPERV_TLBFLUSH:
214ff83d 3996 case KVM_CAP_HYPERV_SEND_IPI:
2bc39970 3997 case KVM_CAP_HYPERV_CPUID:
644f7067 3998 case KVM_CAP_HYPERV_ENFORCE_CPUID:
c21d54f0 3999 case KVM_CAP_SYS_HYPERV_CPUID:
ab9f4ecb 4000 case KVM_CAP_PCI_SEGMENT:
a1efbe77 4001 case KVM_CAP_DEBUGREGS:
d2be1651 4002 case KVM_CAP_X86_ROBUST_SINGLESTEP:
2d5b5a66 4003 case KVM_CAP_XSAVE:
344d9588 4004 case KVM_CAP_ASYNC_PF:
72de5fa4 4005 case KVM_CAP_ASYNC_PF_INT:
92a1f12d 4006 case KVM_CAP_GET_TSC_KHZ:
1c0b28c2 4007 case KVM_CAP_KVMCLOCK_CTRL:
4d8b81ab 4008 case KVM_CAP_READONLY_MEM:
5f66b620 4009 case KVM_CAP_HYPERV_TIME:
100943c5 4010 case KVM_CAP_IOAPIC_POLARITY_IGNORED:
defcf51f 4011 case KVM_CAP_TSC_DEADLINE_TIMER:
90de4a18 4012 case KVM_CAP_DISABLE_QUIRKS:
d71ba788 4013 case KVM_CAP_SET_BOOT_CPU_ID:
49df6397 4014 case KVM_CAP_SPLIT_IRQCHIP:
460df4c1 4015 case KVM_CAP_IMMEDIATE_EXIT:
66bb8a06 4016 case KVM_CAP_PMU_EVENT_FILTER:
801e459a 4017 case KVM_CAP_GET_MSR_FEATURES:
6fbbde9a 4018 case KVM_CAP_MSR_PLATFORM_INFO:
c4f55198 4019 case KVM_CAP_EXCEPTION_PAYLOAD:
b9b2782c 4020 case KVM_CAP_SET_GUEST_DEBUG:
1aa561b1 4021 case KVM_CAP_LAST_CPU:
1ae09954 4022 case KVM_CAP_X86_USER_SPACE_MSR:
1a155254 4023 case KVM_CAP_X86_MSR_FILTER:
66570e96 4024 case KVM_CAP_ENFORCE_PV_FEATURE_CPUID:
fe7e9488
SC
4025#ifdef CONFIG_X86_SGX_KVM
4026 case KVM_CAP_SGX_ATTRIBUTE:
4027#endif
54526d1f 4028 case KVM_CAP_VM_COPY_ENC_CONTEXT_FROM:
6dba9403 4029 case KVM_CAP_SREGS2:
19238e75 4030 case KVM_CAP_EXIT_ON_EMULATION_FAILURE:
018d00d2
ZX
4031 r = 1;
4032 break;
0dbb1123
AK
4033 case KVM_CAP_EXIT_HYPERCALL:
4034 r = KVM_EXIT_HYPERCALL_VALID_MASK;
4035 break;
7e582ccb
ML
4036 case KVM_CAP_SET_GUEST_DEBUG2:
4037 return KVM_GUESTDBG_VALID_MASK;
b59b153d 4038#ifdef CONFIG_KVM_XEN
23200b7a
JM
4039 case KVM_CAP_XEN_HVM:
4040 r = KVM_XEN_HVM_CONFIG_HYPERCALL_MSR |
8d4e7e80
DW
4041 KVM_XEN_HVM_CONFIG_INTERCEPT_HCALL |
4042 KVM_XEN_HVM_CONFIG_SHARED_INFO;
30b5c851
DW
4043 if (sched_info_on())
4044 r |= KVM_XEN_HVM_CONFIG_RUNSTATE;
23200b7a 4045 break;
b59b153d 4046#endif
01643c51
KH
4047 case KVM_CAP_SYNC_REGS:
4048 r = KVM_SYNC_X86_VALID_FIELDS;
4049 break;
e3fd9a93
PB
4050 case KVM_CAP_ADJUST_CLOCK:
4051 r = KVM_CLOCK_TSC_STABLE;
4052 break;
4d5422ce 4053 case KVM_CAP_X86_DISABLE_EXITS:
b5170063
WL
4054 r |= KVM_X86_DISABLE_EXITS_HLT | KVM_X86_DISABLE_EXITS_PAUSE |
4055 KVM_X86_DISABLE_EXITS_CSTATE;
4d5422ce
WL
4056 if(kvm_can_mwait_in_guest())
4057 r |= KVM_X86_DISABLE_EXITS_MWAIT;
668fffa3 4058 break;
6d396b55
PB
4059 case KVM_CAP_X86_SMM:
4060 /* SMBASE is usually relocated above 1M on modern chipsets,
4061 * and SMM handlers might indeed rely on 4G segment limits,
4062 * so do not report SMM to be available if real mode is
4063 * emulated via vm86 mode. Still, do not go to great lengths
4064 * to avoid userspace's usage of the feature, because it is a
4065 * fringe case that is not enabled except via specific settings
4066 * of the module parameters.
4067 */
b3646477 4068 r = static_call(kvm_x86_has_emulated_msr)(kvm, MSR_IA32_SMBASE);
6d396b55 4069 break;
774ead3a 4070 case KVM_CAP_VAPIC:
b3646477 4071 r = !static_call(kvm_x86_cpu_has_accelerated_tpr)();
774ead3a 4072 break;
f725230a 4073 case KVM_CAP_NR_VCPUS:
8c3ba334
SL
4074 r = KVM_SOFT_MAX_VCPUS;
4075 break;
4076 case KVM_CAP_MAX_VCPUS:
f725230a
AK
4077 r = KVM_MAX_VCPUS;
4078 break;
a86cb413
TH
4079 case KVM_CAP_MAX_VCPU_ID:
4080 r = KVM_MAX_VCPU_ID;
4081 break;
a68a6a72
MT
4082 case KVM_CAP_PV_MMU: /* obsolete */
4083 r = 0;
2f333bcb 4084 break;
890ca9ae
HY
4085 case KVM_CAP_MCE:
4086 r = KVM_MAX_MCE_BANKS;
4087 break;
2d5b5a66 4088 case KVM_CAP_XCRS:
d366bf7e 4089 r = boot_cpu_has(X86_FEATURE_XSAVE);
2d5b5a66 4090 break;
92a1f12d
JR
4091 case KVM_CAP_TSC_CONTROL:
4092 r = kvm_has_tsc_control;
4093 break;
37131313
RK
4094 case KVM_CAP_X2APIC_API:
4095 r = KVM_X2APIC_API_VALID_FLAGS;
4096 break;
8fcc4b59 4097 case KVM_CAP_NESTED_STATE:
33b22172
PB
4098 r = kvm_x86_ops.nested_ops->get_state ?
4099 kvm_x86_ops.nested_ops->get_state(NULL, NULL, 0) : 0;
8fcc4b59 4100 break;
344c6c80 4101 case KVM_CAP_HYPERV_DIRECT_TLBFLUSH:
afaf0b2f 4102 r = kvm_x86_ops.enable_direct_tlbflush != NULL;
5a0165f6
VK
4103 break;
4104 case KVM_CAP_HYPERV_ENLIGHTENED_VMCS:
33b22172 4105 r = kvm_x86_ops.nested_ops->enable_evmcs != NULL;
344c6c80 4106 break;
3edd6839
MG
4107 case KVM_CAP_SMALLER_MAXPHYADDR:
4108 r = (int) allow_smaller_maxphyaddr;
4109 break;
004a0124
AJ
4110 case KVM_CAP_STEAL_TIME:
4111 r = sched_info_on();
4112 break;
fe6b6bc8
CQ
4113 case KVM_CAP_X86_BUS_LOCK_EXIT:
4114 if (kvm_has_bus_lock_exit)
4115 r = KVM_BUS_LOCK_DETECTION_OFF |
4116 KVM_BUS_LOCK_DETECTION_EXIT;
4117 else
4118 r = 0;
4119 break;
018d00d2 4120 default:
018d00d2
ZX
4121 break;
4122 }
4123 return r;
4124
4125}
4126
043405e1
CO
4127long kvm_arch_dev_ioctl(struct file *filp,
4128 unsigned int ioctl, unsigned long arg)
4129{
4130 void __user *argp = (void __user *)arg;
4131 long r;
4132
4133 switch (ioctl) {
4134 case KVM_GET_MSR_INDEX_LIST: {
4135 struct kvm_msr_list __user *user_msr_list = argp;
4136 struct kvm_msr_list msr_list;
4137 unsigned n;
4138
4139 r = -EFAULT;
0e96f31e 4140 if (copy_from_user(&msr_list, user_msr_list, sizeof(msr_list)))
043405e1
CO
4141 goto out;
4142 n = msr_list.nmsrs;
62ef68bb 4143 msr_list.nmsrs = num_msrs_to_save + num_emulated_msrs;
0e96f31e 4144 if (copy_to_user(user_msr_list, &msr_list, sizeof(msr_list)))
043405e1
CO
4145 goto out;
4146 r = -E2BIG;
e125e7b6 4147 if (n < msr_list.nmsrs)
043405e1
CO
4148 goto out;
4149 r = -EFAULT;
4150 if (copy_to_user(user_msr_list->indices, &msrs_to_save,
4151 num_msrs_to_save * sizeof(u32)))
4152 goto out;
e125e7b6 4153 if (copy_to_user(user_msr_list->indices + num_msrs_to_save,
043405e1 4154 &emulated_msrs,
62ef68bb 4155 num_emulated_msrs * sizeof(u32)))
043405e1
CO
4156 goto out;
4157 r = 0;
4158 break;
4159 }
9c15bb1d
BP
4160 case KVM_GET_SUPPORTED_CPUID:
4161 case KVM_GET_EMULATED_CPUID: {
674eea0f
AK
4162 struct kvm_cpuid2 __user *cpuid_arg = argp;
4163 struct kvm_cpuid2 cpuid;
4164
4165 r = -EFAULT;
0e96f31e 4166 if (copy_from_user(&cpuid, cpuid_arg, sizeof(cpuid)))
674eea0f 4167 goto out;
9c15bb1d
BP
4168
4169 r = kvm_dev_ioctl_get_cpuid(&cpuid, cpuid_arg->entries,
4170 ioctl);
674eea0f
AK
4171 if (r)
4172 goto out;
4173
4174 r = -EFAULT;
0e96f31e 4175 if (copy_to_user(cpuid_arg, &cpuid, sizeof(cpuid)))
674eea0f
AK
4176 goto out;
4177 r = 0;
4178 break;
4179 }
cf6c26ec 4180 case KVM_X86_GET_MCE_CAP_SUPPORTED:
890ca9ae 4181 r = -EFAULT;
c45dcc71
AR
4182 if (copy_to_user(argp, &kvm_mce_cap_supported,
4183 sizeof(kvm_mce_cap_supported)))
890ca9ae
HY
4184 goto out;
4185 r = 0;
4186 break;
801e459a
TL
4187 case KVM_GET_MSR_FEATURE_INDEX_LIST: {
4188 struct kvm_msr_list __user *user_msr_list = argp;
4189 struct kvm_msr_list msr_list;
4190 unsigned int n;
4191
4192 r = -EFAULT;
4193 if (copy_from_user(&msr_list, user_msr_list, sizeof(msr_list)))
4194 goto out;
4195 n = msr_list.nmsrs;
4196 msr_list.nmsrs = num_msr_based_features;
4197 if (copy_to_user(user_msr_list, &msr_list, sizeof(msr_list)))
4198 goto out;
4199 r = -E2BIG;
4200 if (n < msr_list.nmsrs)
4201 goto out;
4202 r = -EFAULT;
4203 if (copy_to_user(user_msr_list->indices, &msr_based_features,
4204 num_msr_based_features * sizeof(u32)))
4205 goto out;
4206 r = 0;
4207 break;
4208 }
4209 case KVM_GET_MSRS:
4210 r = msr_io(NULL, argp, do_get_msr_feature, 1);
4211 break;
c21d54f0
VK
4212 case KVM_GET_SUPPORTED_HV_CPUID:
4213 r = kvm_ioctl_get_supported_hv_cpuid(NULL, argp);
4214 break;
043405e1
CO
4215 default:
4216 r = -EINVAL;
cf6c26ec 4217 break;
043405e1
CO
4218 }
4219out:
4220 return r;
4221}
4222
f5f48ee1
SY
4223static void wbinvd_ipi(void *garbage)
4224{
4225 wbinvd();
4226}
4227
4228static bool need_emulate_wbinvd(struct kvm_vcpu *vcpu)
4229{
e0f0bbc5 4230 return kvm_arch_has_noncoherent_dma(vcpu->kvm);
f5f48ee1
SY
4231}
4232
313a3dc7
CO
4233void kvm_arch_vcpu_load(struct kvm_vcpu *vcpu, int cpu)
4234{
f5f48ee1
SY
4235 /* Address WBINVD may be executed by guest */
4236 if (need_emulate_wbinvd(vcpu)) {
b3646477 4237 if (static_call(kvm_x86_has_wbinvd_exit)())
f5f48ee1
SY
4238 cpumask_set_cpu(cpu, vcpu->arch.wbinvd_dirty_mask);
4239 else if (vcpu->cpu != -1 && vcpu->cpu != cpu)
4240 smp_call_function_single(vcpu->cpu,
4241 wbinvd_ipi, NULL, 1);
4242 }
4243
b3646477 4244 static_call(kvm_x86_vcpu_load)(vcpu, cpu);
8f6055cb 4245
37486135
BM
4246 /* Save host pkru register if supported */
4247 vcpu->arch.host_pkru = read_pkru();
4248
0dd6a6ed
ZA
4249 /* Apply any externally detected TSC adjustments (due to suspend) */
4250 if (unlikely(vcpu->arch.tsc_offset_adjustment)) {
4251 adjust_tsc_offset_host(vcpu, vcpu->arch.tsc_offset_adjustment);
4252 vcpu->arch.tsc_offset_adjustment = 0;
105b21bb 4253 kvm_make_request(KVM_REQ_CLOCK_UPDATE, vcpu);
0dd6a6ed 4254 }
8f6055cb 4255
b0c39dc6 4256 if (unlikely(vcpu->cpu != cpu) || kvm_check_tsc_unstable()) {
6f526ec5 4257 s64 tsc_delta = !vcpu->arch.last_host_tsc ? 0 :
4ea1636b 4258 rdtsc() - vcpu->arch.last_host_tsc;
e48672fa
ZA
4259 if (tsc_delta < 0)
4260 mark_tsc_unstable("KVM discovered backwards TSC");
ce7a058a 4261
b0c39dc6 4262 if (kvm_check_tsc_unstable()) {
9b399dfd 4263 u64 offset = kvm_compute_l1_tsc_offset(vcpu,
b183aa58 4264 vcpu->arch.last_guest_tsc);
a545ab6a 4265 kvm_vcpu_write_tsc_offset(vcpu, offset);
c285545f 4266 vcpu->arch.tsc_catchup = 1;
c285545f 4267 }
a749e247
PB
4268
4269 if (kvm_lapic_hv_timer_in_use(vcpu))
4270 kvm_lapic_restart_hv_timer(vcpu);
4271
d98d07ca
MT
4272 /*
4273 * On a host with synchronized TSC, there is no need to update
4274 * kvmclock on vcpu->cpu migration
4275 */
4276 if (!vcpu->kvm->arch.use_master_clock || vcpu->cpu == -1)
0061d53d 4277 kvm_make_request(KVM_REQ_GLOBAL_CLOCK_UPDATE, vcpu);
c285545f 4278 if (vcpu->cpu != cpu)
1bd2009e 4279 kvm_make_request(KVM_REQ_MIGRATE_TIMER, vcpu);
e48672fa 4280 vcpu->cpu = cpu;
6b7d7e76 4281 }
c9aaa895 4282
c9aaa895 4283 kvm_make_request(KVM_REQ_STEAL_UPDATE, vcpu);
313a3dc7
CO
4284}
4285
0b9f6c46
PX
4286static void kvm_steal_time_set_preempted(struct kvm_vcpu *vcpu)
4287{
b0431382
BO
4288 struct kvm_host_map map;
4289 struct kvm_steal_time *st;
4290
0b9f6c46
PX
4291 if (!(vcpu->arch.st.msr_val & KVM_MSR_ENABLED))
4292 return;
4293
a6bd811f 4294 if (vcpu->arch.st.preempted)
8c6de56a
BO
4295 return;
4296
b0431382
BO
4297 if (kvm_map_gfn(vcpu, vcpu->arch.st.msr_val >> PAGE_SHIFT, &map,
4298 &vcpu->arch.st.cache, true))
9c1a0744 4299 return;
b0431382
BO
4300
4301 st = map.hva +
4302 offset_in_page(vcpu->arch.st.msr_val & KVM_STEAL_VALID_BITS);
0b9f6c46 4303
a6bd811f 4304 st->preempted = vcpu->arch.st.preempted = KVM_VCPU_PREEMPTED;
0b9f6c46 4305
b0431382 4306 kvm_unmap_gfn(vcpu, &map, &vcpu->arch.st.cache, true, true);
0b9f6c46
PX
4307}
4308
313a3dc7
CO
4309void kvm_arch_vcpu_put(struct kvm_vcpu *vcpu)
4310{
9c1a0744
WL
4311 int idx;
4312
f1c6366e 4313 if (vcpu->preempted && !vcpu->arch.guest_state_protected)
b3646477 4314 vcpu->arch.preempted_in_kernel = !static_call(kvm_x86_get_cpl)(vcpu);
de63ad4c 4315
9c1a0744
WL
4316 /*
4317 * Take the srcu lock as memslots will be accessed to check the gfn
4318 * cache generation against the memslots generation.
4319 */
4320 idx = srcu_read_lock(&vcpu->kvm->srcu);
30b5c851
DW
4321 if (kvm_xen_msr_enabled(vcpu->kvm))
4322 kvm_xen_runstate_set_preempted(vcpu);
4323 else
4324 kvm_steal_time_set_preempted(vcpu);
9c1a0744 4325 srcu_read_unlock(&vcpu->kvm->srcu, idx);
30b5c851 4326
b3646477 4327 static_call(kvm_x86_vcpu_put)(vcpu);
4ea1636b 4328 vcpu->arch.last_host_tsc = rdtsc();
313a3dc7
CO
4329}
4330
313a3dc7
CO
4331static int kvm_vcpu_ioctl_get_lapic(struct kvm_vcpu *vcpu,
4332 struct kvm_lapic_state *s)
4333{
fa59cc00 4334 if (vcpu->arch.apicv_active)
b3646477 4335 static_call(kvm_x86_sync_pir_to_irr)(vcpu);
d62caabb 4336
a92e2543 4337 return kvm_apic_get_state(vcpu, s);
313a3dc7
CO
4338}
4339
4340static int kvm_vcpu_ioctl_set_lapic(struct kvm_vcpu *vcpu,
4341 struct kvm_lapic_state *s)
4342{
a92e2543
RK
4343 int r;
4344
4345 r = kvm_apic_set_state(vcpu, s);
4346 if (r)
4347 return r;
cb142eb7 4348 update_cr8_intercept(vcpu);
313a3dc7
CO
4349
4350 return 0;
4351}
4352
127a457a
MG
4353static int kvm_cpu_accept_dm_intr(struct kvm_vcpu *vcpu)
4354{
71cc849b
PB
4355 /*
4356 * We can accept userspace's request for interrupt injection
4357 * as long as we have a place to store the interrupt number.
4358 * The actual injection will happen when the CPU is able to
4359 * deliver the interrupt.
4360 */
4361 if (kvm_cpu_has_extint(vcpu))
4362 return false;
4363
4364 /* Acknowledging ExtINT does not happen if LINT0 is masked. */
127a457a
MG
4365 return (!lapic_in_kernel(vcpu) ||
4366 kvm_apic_accept_pic_intr(vcpu));
4367}
4368
782d422b
MG
4369static int kvm_vcpu_ready_for_interrupt_injection(struct kvm_vcpu *vcpu)
4370{
fa7a549d
PB
4371 /*
4372 * Do not cause an interrupt window exit if an exception
4373 * is pending or an event needs reinjection; userspace
4374 * might want to inject the interrupt manually using KVM_SET_REGS
4375 * or KVM_SET_SREGS. For that to work, we must be at an
4376 * instruction boundary and with no events half-injected.
4377 */
4378 return (kvm_arch_interrupt_allowed(vcpu) &&
4379 kvm_cpu_accept_dm_intr(vcpu) &&
4380 !kvm_event_needs_reinjection(vcpu) &&
4381 !vcpu->arch.exception.pending);
782d422b
MG
4382}
4383
f77bc6a4
ZX
4384static int kvm_vcpu_ioctl_interrupt(struct kvm_vcpu *vcpu,
4385 struct kvm_interrupt *irq)
4386{
02cdb50f 4387 if (irq->irq >= KVM_NR_INTERRUPTS)
f77bc6a4 4388 return -EINVAL;
1c1a9ce9
SR
4389
4390 if (!irqchip_in_kernel(vcpu->kvm)) {
4391 kvm_queue_interrupt(vcpu, irq->irq, false);
4392 kvm_make_request(KVM_REQ_EVENT, vcpu);
4393 return 0;
4394 }
4395
4396 /*
4397 * With in-kernel LAPIC, we only use this to inject EXTINT, so
4398 * fail for in-kernel 8259.
4399 */
4400 if (pic_in_kernel(vcpu->kvm))
f77bc6a4 4401 return -ENXIO;
f77bc6a4 4402
1c1a9ce9
SR
4403 if (vcpu->arch.pending_external_vector != -1)
4404 return -EEXIST;
f77bc6a4 4405
1c1a9ce9 4406 vcpu->arch.pending_external_vector = irq->irq;
934bf653 4407 kvm_make_request(KVM_REQ_EVENT, vcpu);
f77bc6a4
ZX
4408 return 0;
4409}
4410
c4abb7c9
JK
4411static int kvm_vcpu_ioctl_nmi(struct kvm_vcpu *vcpu)
4412{
c4abb7c9 4413 kvm_inject_nmi(vcpu);
c4abb7c9
JK
4414
4415 return 0;
4416}
4417
f077825a
PB
4418static int kvm_vcpu_ioctl_smi(struct kvm_vcpu *vcpu)
4419{
64d60670
PB
4420 kvm_make_request(KVM_REQ_SMI, vcpu);
4421
f077825a
PB
4422 return 0;
4423}
4424
b209749f
AK
4425static int vcpu_ioctl_tpr_access_reporting(struct kvm_vcpu *vcpu,
4426 struct kvm_tpr_access_ctl *tac)
4427{
4428 if (tac->flags)
4429 return -EINVAL;
4430 vcpu->arch.tpr_access_reporting = !!tac->enabled;
4431 return 0;
4432}
4433
890ca9ae
HY
4434static int kvm_vcpu_ioctl_x86_setup_mce(struct kvm_vcpu *vcpu,
4435 u64 mcg_cap)
4436{
4437 int r;
4438 unsigned bank_num = mcg_cap & 0xff, bank;
4439
4440 r = -EINVAL;
c4e0e4ab 4441 if (!bank_num || bank_num > KVM_MAX_MCE_BANKS)
890ca9ae 4442 goto out;
c45dcc71 4443 if (mcg_cap & ~(kvm_mce_cap_supported | 0xff | 0xff0000))
890ca9ae
HY
4444 goto out;
4445 r = 0;
4446 vcpu->arch.mcg_cap = mcg_cap;
4447 /* Init IA32_MCG_CTL to all 1s */
4448 if (mcg_cap & MCG_CTL_P)
4449 vcpu->arch.mcg_ctl = ~(u64)0;
4450 /* Init IA32_MCi_CTL to all 1s */
4451 for (bank = 0; bank < bank_num; bank++)
4452 vcpu->arch.mce_banks[bank*4] = ~(u64)0;
c45dcc71 4453
b3646477 4454 static_call(kvm_x86_setup_mce)(vcpu);
890ca9ae
HY
4455out:
4456 return r;
4457}
4458
4459static int kvm_vcpu_ioctl_x86_set_mce(struct kvm_vcpu *vcpu,
4460 struct kvm_x86_mce *mce)
4461{
4462 u64 mcg_cap = vcpu->arch.mcg_cap;
4463 unsigned bank_num = mcg_cap & 0xff;
4464 u64 *banks = vcpu->arch.mce_banks;
4465
4466 if (mce->bank >= bank_num || !(mce->status & MCI_STATUS_VAL))
4467 return -EINVAL;
4468 /*
4469 * if IA32_MCG_CTL is not all 1s, the uncorrected error
4470 * reporting is disabled
4471 */
4472 if ((mce->status & MCI_STATUS_UC) && (mcg_cap & MCG_CTL_P) &&
4473 vcpu->arch.mcg_ctl != ~(u64)0)
4474 return 0;
4475 banks += 4 * mce->bank;
4476 /*
4477 * if IA32_MCi_CTL is not all 1s, the uncorrected error
4478 * reporting is disabled for the bank
4479 */
4480 if ((mce->status & MCI_STATUS_UC) && banks[0] != ~(u64)0)
4481 return 0;
4482 if (mce->status & MCI_STATUS_UC) {
4483 if ((vcpu->arch.mcg_status & MCG_STATUS_MCIP) ||
fc78f519 4484 !kvm_read_cr4_bits(vcpu, X86_CR4_MCE)) {
a8eeb04a 4485 kvm_make_request(KVM_REQ_TRIPLE_FAULT, vcpu);
890ca9ae
HY
4486 return 0;
4487 }
4488 if (banks[1] & MCI_STATUS_VAL)
4489 mce->status |= MCI_STATUS_OVER;
4490 banks[2] = mce->addr;
4491 banks[3] = mce->misc;
4492 vcpu->arch.mcg_status = mce->mcg_status;
4493 banks[1] = mce->status;
4494 kvm_queue_exception(vcpu, MC_VECTOR);
4495 } else if (!(banks[1] & MCI_STATUS_VAL)
4496 || !(banks[1] & MCI_STATUS_UC)) {
4497 if (banks[1] & MCI_STATUS_VAL)
4498 mce->status |= MCI_STATUS_OVER;
4499 banks[2] = mce->addr;
4500 banks[3] = mce->misc;
4501 banks[1] = mce->status;
4502 } else
4503 banks[1] |= MCI_STATUS_OVER;
4504 return 0;
4505}
4506
3cfc3092
JK
4507static void kvm_vcpu_ioctl_x86_get_vcpu_events(struct kvm_vcpu *vcpu,
4508 struct kvm_vcpu_events *events)
4509{
7460fb4a 4510 process_nmi(vcpu);
59073aaf 4511
1f7becf1
JZ
4512 if (kvm_check_request(KVM_REQ_SMI, vcpu))
4513 process_smi(vcpu);
4514
a06230b6
OU
4515 /*
4516 * In guest mode, payload delivery should be deferred,
4517 * so that the L1 hypervisor can intercept #PF before
4518 * CR2 is modified (or intercept #DB before DR6 is
4519 * modified under nVMX). Unless the per-VM capability,
4520 * KVM_CAP_EXCEPTION_PAYLOAD, is set, we may not defer the delivery of
4521 * an exception payload and handle after a KVM_GET_VCPU_EVENTS. Since we
4522 * opportunistically defer the exception payload, deliver it if the
4523 * capability hasn't been requested before processing a
4524 * KVM_GET_VCPU_EVENTS.
4525 */
4526 if (!vcpu->kvm->arch.exception_payload_enabled &&
4527 vcpu->arch.exception.pending && vcpu->arch.exception.has_payload)
4528 kvm_deliver_exception_payload(vcpu);
4529
664f8e26 4530 /*
59073aaf
JM
4531 * The API doesn't provide the instruction length for software
4532 * exceptions, so don't report them. As long as the guest RIP
4533 * isn't advanced, we should expect to encounter the exception
4534 * again.
664f8e26 4535 */
59073aaf
JM
4536 if (kvm_exception_is_soft(vcpu->arch.exception.nr)) {
4537 events->exception.injected = 0;
4538 events->exception.pending = 0;
4539 } else {
4540 events->exception.injected = vcpu->arch.exception.injected;
4541 events->exception.pending = vcpu->arch.exception.pending;
4542 /*
4543 * For ABI compatibility, deliberately conflate
4544 * pending and injected exceptions when
4545 * KVM_CAP_EXCEPTION_PAYLOAD isn't enabled.
4546 */
4547 if (!vcpu->kvm->arch.exception_payload_enabled)
4548 events->exception.injected |=
4549 vcpu->arch.exception.pending;
4550 }
3cfc3092
JK
4551 events->exception.nr = vcpu->arch.exception.nr;
4552 events->exception.has_error_code = vcpu->arch.exception.has_error_code;
4553 events->exception.error_code = vcpu->arch.exception.error_code;
59073aaf
JM
4554 events->exception_has_payload = vcpu->arch.exception.has_payload;
4555 events->exception_payload = vcpu->arch.exception.payload;
3cfc3092 4556
03b82a30 4557 events->interrupt.injected =
04140b41 4558 vcpu->arch.interrupt.injected && !vcpu->arch.interrupt.soft;
3cfc3092 4559 events->interrupt.nr = vcpu->arch.interrupt.nr;
03b82a30 4560 events->interrupt.soft = 0;
b3646477 4561 events->interrupt.shadow = static_call(kvm_x86_get_interrupt_shadow)(vcpu);
3cfc3092
JK
4562
4563 events->nmi.injected = vcpu->arch.nmi_injected;
7460fb4a 4564 events->nmi.pending = vcpu->arch.nmi_pending != 0;
b3646477 4565 events->nmi.masked = static_call(kvm_x86_get_nmi_mask)(vcpu);
97e69aa6 4566 events->nmi.pad = 0;
3cfc3092 4567
66450a21 4568 events->sipi_vector = 0; /* never valid when reporting to user space */
3cfc3092 4569
f077825a
PB
4570 events->smi.smm = is_smm(vcpu);
4571 events->smi.pending = vcpu->arch.smi_pending;
4572 events->smi.smm_inside_nmi =
4573 !!(vcpu->arch.hflags & HF_SMM_INSIDE_NMI_MASK);
4574 events->smi.latched_init = kvm_lapic_latched_init(vcpu);
4575
dab4b911 4576 events->flags = (KVM_VCPUEVENT_VALID_NMI_PENDING
f077825a
PB
4577 | KVM_VCPUEVENT_VALID_SHADOW
4578 | KVM_VCPUEVENT_VALID_SMM);
59073aaf
JM
4579 if (vcpu->kvm->arch.exception_payload_enabled)
4580 events->flags |= KVM_VCPUEVENT_VALID_PAYLOAD;
4581
97e69aa6 4582 memset(&events->reserved, 0, sizeof(events->reserved));
3cfc3092
JK
4583}
4584
dc87275f 4585static void kvm_smm_changed(struct kvm_vcpu *vcpu, bool entering_smm);
6ef4e07e 4586
3cfc3092
JK
4587static int kvm_vcpu_ioctl_x86_set_vcpu_events(struct kvm_vcpu *vcpu,
4588 struct kvm_vcpu_events *events)
4589{
dab4b911 4590 if (events->flags & ~(KVM_VCPUEVENT_VALID_NMI_PENDING
48005f64 4591 | KVM_VCPUEVENT_VALID_SIPI_VECTOR
f077825a 4592 | KVM_VCPUEVENT_VALID_SHADOW
59073aaf
JM
4593 | KVM_VCPUEVENT_VALID_SMM
4594 | KVM_VCPUEVENT_VALID_PAYLOAD))
3cfc3092
JK
4595 return -EINVAL;
4596
59073aaf
JM
4597 if (events->flags & KVM_VCPUEVENT_VALID_PAYLOAD) {
4598 if (!vcpu->kvm->arch.exception_payload_enabled)
4599 return -EINVAL;
4600 if (events->exception.pending)
4601 events->exception.injected = 0;
4602 else
4603 events->exception_has_payload = 0;
4604 } else {
4605 events->exception.pending = 0;
4606 events->exception_has_payload = 0;
4607 }
4608
4609 if ((events->exception.injected || events->exception.pending) &&
4610 (events->exception.nr > 31 || events->exception.nr == NMI_VECTOR))
78e546c8
PB
4611 return -EINVAL;
4612
28bf2888
DH
4613 /* INITs are latched while in SMM */
4614 if (events->flags & KVM_VCPUEVENT_VALID_SMM &&
4615 (events->smi.smm || events->smi.pending) &&
4616 vcpu->arch.mp_state == KVM_MP_STATE_INIT_RECEIVED)
4617 return -EINVAL;
4618
7460fb4a 4619 process_nmi(vcpu);
59073aaf
JM
4620 vcpu->arch.exception.injected = events->exception.injected;
4621 vcpu->arch.exception.pending = events->exception.pending;
3cfc3092
JK
4622 vcpu->arch.exception.nr = events->exception.nr;
4623 vcpu->arch.exception.has_error_code = events->exception.has_error_code;
4624 vcpu->arch.exception.error_code = events->exception.error_code;
59073aaf
JM
4625 vcpu->arch.exception.has_payload = events->exception_has_payload;
4626 vcpu->arch.exception.payload = events->exception_payload;
3cfc3092 4627
04140b41 4628 vcpu->arch.interrupt.injected = events->interrupt.injected;
3cfc3092
JK
4629 vcpu->arch.interrupt.nr = events->interrupt.nr;
4630 vcpu->arch.interrupt.soft = events->interrupt.soft;
48005f64 4631 if (events->flags & KVM_VCPUEVENT_VALID_SHADOW)
b3646477
JB
4632 static_call(kvm_x86_set_interrupt_shadow)(vcpu,
4633 events->interrupt.shadow);
3cfc3092
JK
4634
4635 vcpu->arch.nmi_injected = events->nmi.injected;
dab4b911
JK
4636 if (events->flags & KVM_VCPUEVENT_VALID_NMI_PENDING)
4637 vcpu->arch.nmi_pending = events->nmi.pending;
b3646477 4638 static_call(kvm_x86_set_nmi_mask)(vcpu, events->nmi.masked);
3cfc3092 4639
66450a21 4640 if (events->flags & KVM_VCPUEVENT_VALID_SIPI_VECTOR &&
bce87cce 4641 lapic_in_kernel(vcpu))
66450a21 4642 vcpu->arch.apic->sipi_vector = events->sipi_vector;
3cfc3092 4643
f077825a 4644 if (events->flags & KVM_VCPUEVENT_VALID_SMM) {
dc87275f
SC
4645 if (!!(vcpu->arch.hflags & HF_SMM_MASK) != events->smi.smm)
4646 kvm_smm_changed(vcpu, events->smi.smm);
6ef4e07e 4647
f077825a 4648 vcpu->arch.smi_pending = events->smi.pending;
f4ef1910
WL
4649
4650 if (events->smi.smm) {
4651 if (events->smi.smm_inside_nmi)
4652 vcpu->arch.hflags |= HF_SMM_INSIDE_NMI_MASK;
f077825a 4653 else
f4ef1910 4654 vcpu->arch.hflags &= ~HF_SMM_INSIDE_NMI_MASK;
ff90afa7
LA
4655 }
4656
4657 if (lapic_in_kernel(vcpu)) {
4658 if (events->smi.latched_init)
4659 set_bit(KVM_APIC_INIT, &vcpu->arch.apic->pending_events);
4660 else
4661 clear_bit(KVM_APIC_INIT, &vcpu->arch.apic->pending_events);
f077825a
PB
4662 }
4663 }
4664
3842d135
AK
4665 kvm_make_request(KVM_REQ_EVENT, vcpu);
4666
3cfc3092
JK
4667 return 0;
4668}
4669
a1efbe77
JK
4670static void kvm_vcpu_ioctl_x86_get_debugregs(struct kvm_vcpu *vcpu,
4671 struct kvm_debugregs *dbgregs)
4672{
73aaf249
JK
4673 unsigned long val;
4674
a1efbe77 4675 memcpy(dbgregs->db, vcpu->arch.db, sizeof(vcpu->arch.db));
16f8a6f9 4676 kvm_get_dr(vcpu, 6, &val);
73aaf249 4677 dbgregs->dr6 = val;
a1efbe77
JK
4678 dbgregs->dr7 = vcpu->arch.dr7;
4679 dbgregs->flags = 0;
97e69aa6 4680 memset(&dbgregs->reserved, 0, sizeof(dbgregs->reserved));
a1efbe77
JK
4681}
4682
4683static int kvm_vcpu_ioctl_x86_set_debugregs(struct kvm_vcpu *vcpu,
4684 struct kvm_debugregs *dbgregs)
4685{
4686 if (dbgregs->flags)
4687 return -EINVAL;
4688
fd238002 4689 if (!kvm_dr6_valid(dbgregs->dr6))
d14bdb55 4690 return -EINVAL;
fd238002 4691 if (!kvm_dr7_valid(dbgregs->dr7))
d14bdb55
PB
4692 return -EINVAL;
4693
a1efbe77 4694 memcpy(vcpu->arch.db, dbgregs->db, sizeof(vcpu->arch.db));
ae561ede 4695 kvm_update_dr0123(vcpu);
a1efbe77
JK
4696 vcpu->arch.dr6 = dbgregs->dr6;
4697 vcpu->arch.dr7 = dbgregs->dr7;
9926c9fd 4698 kvm_update_dr7(vcpu);
a1efbe77 4699
a1efbe77
JK
4700 return 0;
4701}
4702
df1daba7
PB
4703#define XSTATE_COMPACTION_ENABLED (1ULL << 63)
4704
4705static void fill_xsave(u8 *dest, struct kvm_vcpu *vcpu)
4706{
b666a4b6 4707 struct xregs_state *xsave = &vcpu->arch.guest_fpu->state.xsave;
400e4b20 4708 u64 xstate_bv = xsave->header.xfeatures;
df1daba7
PB
4709 u64 valid;
4710
4711 /*
4712 * Copy legacy XSAVE area, to avoid complications with CPUID
4713 * leaves 0 and 1 in the loop below.
4714 */
4715 memcpy(dest, xsave, XSAVE_HDR_OFFSET);
4716
4717 /* Set XSTATE_BV */
00c87e9a 4718 xstate_bv &= vcpu->arch.guest_supported_xcr0 | XFEATURE_MASK_FPSSE;
df1daba7
PB
4719 *(u64 *)(dest + XSAVE_HDR_OFFSET) = xstate_bv;
4720
4721 /*
4722 * Copy each region from the possibly compacted offset to the
4723 * non-compacted offset.
4724 */
d91cab78 4725 valid = xstate_bv & ~XFEATURE_MASK_FPSSE;
df1daba7 4726 while (valid) {
71ef4533 4727 u32 size, offset, ecx, edx;
abd16d68
SAS
4728 u64 xfeature_mask = valid & -valid;
4729 int xfeature_nr = fls64(xfeature_mask) - 1;
71ef4533
DH
4730 void *src;
4731
4732 cpuid_count(XSTATE_CPUID, xfeature_nr,
4733 &size, &offset, &ecx, &edx);
38cfd5e3 4734
71ef4533
DH
4735 if (xfeature_nr == XFEATURE_PKRU) {
4736 memcpy(dest + offset, &vcpu->arch.pkru,
4737 sizeof(vcpu->arch.pkru));
4738 } else {
4739 src = get_xsave_addr(xsave, xfeature_nr);
4740 if (src)
4741 memcpy(dest + offset, src, size);
df1daba7
PB
4742 }
4743
abd16d68 4744 valid -= xfeature_mask;
df1daba7
PB
4745 }
4746}
4747
4748static void load_xsave(struct kvm_vcpu *vcpu, u8 *src)
4749{
b666a4b6 4750 struct xregs_state *xsave = &vcpu->arch.guest_fpu->state.xsave;
df1daba7
PB
4751 u64 xstate_bv = *(u64 *)(src + XSAVE_HDR_OFFSET);
4752 u64 valid;
4753
4754 /*
4755 * Copy legacy XSAVE area, to avoid complications with CPUID
4756 * leaves 0 and 1 in the loop below.
4757 */
4758 memcpy(xsave, src, XSAVE_HDR_OFFSET);
4759
4760 /* Set XSTATE_BV and possibly XCOMP_BV. */
400e4b20 4761 xsave->header.xfeatures = xstate_bv;
782511b0 4762 if (boot_cpu_has(X86_FEATURE_XSAVES))
3a54450b 4763 xsave->header.xcomp_bv = host_xcr0 | XSTATE_COMPACTION_ENABLED;
df1daba7
PB
4764
4765 /*
4766 * Copy each region from the non-compacted offset to the
4767 * possibly compacted offset.
4768 */
d91cab78 4769 valid = xstate_bv & ~XFEATURE_MASK_FPSSE;
df1daba7 4770 while (valid) {
71ef4533 4771 u32 size, offset, ecx, edx;
abd16d68
SAS
4772 u64 xfeature_mask = valid & -valid;
4773 int xfeature_nr = fls64(xfeature_mask) - 1;
71ef4533
DH
4774
4775 cpuid_count(XSTATE_CPUID, xfeature_nr,
4776 &size, &offset, &ecx, &edx);
4777
4778 if (xfeature_nr == XFEATURE_PKRU) {
4779 memcpy(&vcpu->arch.pkru, src + offset,
4780 sizeof(vcpu->arch.pkru));
4781 } else {
4782 void *dest = get_xsave_addr(xsave, xfeature_nr);
4783
4784 if (dest)
38cfd5e3 4785 memcpy(dest, src + offset, size);
ee4100da 4786 }
df1daba7 4787
abd16d68 4788 valid -= xfeature_mask;
df1daba7
PB
4789 }
4790}
4791
2d5b5a66
SY
4792static void kvm_vcpu_ioctl_x86_get_xsave(struct kvm_vcpu *vcpu,
4793 struct kvm_xsave *guest_xsave)
4794{
ed02b213
TL
4795 if (!vcpu->arch.guest_fpu)
4796 return;
4797
d366bf7e 4798 if (boot_cpu_has(X86_FEATURE_XSAVE)) {
df1daba7
PB
4799 memset(guest_xsave, 0, sizeof(struct kvm_xsave));
4800 fill_xsave((u8 *) guest_xsave->region, vcpu);
4344ee98 4801 } else {
2d5b5a66 4802 memcpy(guest_xsave->region,
b666a4b6 4803 &vcpu->arch.guest_fpu->state.fxsave,
c47ada30 4804 sizeof(struct fxregs_state));
2d5b5a66 4805 *(u64 *)&guest_xsave->region[XSAVE_HDR_OFFSET / sizeof(u32)] =
d91cab78 4806 XFEATURE_MASK_FPSSE;
2d5b5a66
SY
4807 }
4808}
4809
a575813b
WL
4810#define XSAVE_MXCSR_OFFSET 24
4811
2d5b5a66
SY
4812static int kvm_vcpu_ioctl_x86_set_xsave(struct kvm_vcpu *vcpu,
4813 struct kvm_xsave *guest_xsave)
4814{
ed02b213
TL
4815 u64 xstate_bv;
4816 u32 mxcsr;
4817
4818 if (!vcpu->arch.guest_fpu)
4819 return 0;
4820
4821 xstate_bv = *(u64 *)&guest_xsave->region[XSAVE_HDR_OFFSET / sizeof(u32)];
4822 mxcsr = *(u32 *)&guest_xsave->region[XSAVE_MXCSR_OFFSET / sizeof(u32)];
2d5b5a66 4823
d366bf7e 4824 if (boot_cpu_has(X86_FEATURE_XSAVE)) {
d7876f1b
PB
4825 /*
4826 * Here we allow setting states that are not present in
4827 * CPUID leaf 0xD, index 0, EDX:EAX. This is for compatibility
4828 * with old userspace.
4829 */
cfc48181 4830 if (xstate_bv & ~supported_xcr0 || mxcsr & ~mxcsr_feature_mask)
d7876f1b 4831 return -EINVAL;
df1daba7 4832 load_xsave(vcpu, (u8 *)guest_xsave->region);
d7876f1b 4833 } else {
a575813b
WL
4834 if (xstate_bv & ~XFEATURE_MASK_FPSSE ||
4835 mxcsr & ~mxcsr_feature_mask)
2d5b5a66 4836 return -EINVAL;
b666a4b6 4837 memcpy(&vcpu->arch.guest_fpu->state.fxsave,
c47ada30 4838 guest_xsave->region, sizeof(struct fxregs_state));
2d5b5a66
SY
4839 }
4840 return 0;
4841}
4842
4843static void kvm_vcpu_ioctl_x86_get_xcrs(struct kvm_vcpu *vcpu,
4844 struct kvm_xcrs *guest_xcrs)
4845{
d366bf7e 4846 if (!boot_cpu_has(X86_FEATURE_XSAVE)) {
2d5b5a66
SY
4847 guest_xcrs->nr_xcrs = 0;
4848 return;
4849 }
4850
4851 guest_xcrs->nr_xcrs = 1;
4852 guest_xcrs->flags = 0;
4853 guest_xcrs->xcrs[0].xcr = XCR_XFEATURE_ENABLED_MASK;
4854 guest_xcrs->xcrs[0].value = vcpu->arch.xcr0;
4855}
4856
4857static int kvm_vcpu_ioctl_x86_set_xcrs(struct kvm_vcpu *vcpu,
4858 struct kvm_xcrs *guest_xcrs)
4859{
4860 int i, r = 0;
4861
d366bf7e 4862 if (!boot_cpu_has(X86_FEATURE_XSAVE))
2d5b5a66
SY
4863 return -EINVAL;
4864
4865 if (guest_xcrs->nr_xcrs > KVM_MAX_XCRS || guest_xcrs->flags)
4866 return -EINVAL;
4867
4868 for (i = 0; i < guest_xcrs->nr_xcrs; i++)
4869 /* Only support XCR0 currently */
c67a04cb 4870 if (guest_xcrs->xcrs[i].xcr == XCR_XFEATURE_ENABLED_MASK) {
2d5b5a66 4871 r = __kvm_set_xcr(vcpu, XCR_XFEATURE_ENABLED_MASK,
c67a04cb 4872 guest_xcrs->xcrs[i].value);
2d5b5a66
SY
4873 break;
4874 }
4875 if (r)
4876 r = -EINVAL;
4877 return r;
4878}
4879
1c0b28c2
EM
4880/*
4881 * kvm_set_guest_paused() indicates to the guest kernel that it has been
4882 * stopped by the hypervisor. This function will be called from the host only.
4883 * EINVAL is returned when the host attempts to set the flag for a guest that
4884 * does not support pv clocks.
4885 */
4886static int kvm_set_guest_paused(struct kvm_vcpu *vcpu)
4887{
0b79459b 4888 if (!vcpu->arch.pv_time_enabled)
1c0b28c2 4889 return -EINVAL;
51d59c6b 4890 vcpu->arch.pvclock_set_guest_stopped_request = true;
1c0b28c2
EM
4891 kvm_make_request(KVM_REQ_CLOCK_UPDATE, vcpu);
4892 return 0;
4893}
4894
5c919412
AS
4895static int kvm_vcpu_ioctl_enable_cap(struct kvm_vcpu *vcpu,
4896 struct kvm_enable_cap *cap)
4897{
57b119da
VK
4898 int r;
4899 uint16_t vmcs_version;
4900 void __user *user_ptr;
4901
5c919412
AS
4902 if (cap->flags)
4903 return -EINVAL;
4904
4905 switch (cap->cap) {
efc479e6
RK
4906 case KVM_CAP_HYPERV_SYNIC2:
4907 if (cap->args[0])
4908 return -EINVAL;
df561f66 4909 fallthrough;
b2869f28 4910
5c919412 4911 case KVM_CAP_HYPERV_SYNIC:
546d87e5
WL
4912 if (!irqchip_in_kernel(vcpu->kvm))
4913 return -EINVAL;
efc479e6
RK
4914 return kvm_hv_activate_synic(vcpu, cap->cap ==
4915 KVM_CAP_HYPERV_SYNIC2);
57b119da 4916 case KVM_CAP_HYPERV_ENLIGHTENED_VMCS:
33b22172 4917 if (!kvm_x86_ops.nested_ops->enable_evmcs)
5158917c 4918 return -ENOTTY;
33b22172 4919 r = kvm_x86_ops.nested_ops->enable_evmcs(vcpu, &vmcs_version);
57b119da
VK
4920 if (!r) {
4921 user_ptr = (void __user *)(uintptr_t)cap->args[0];
4922 if (copy_to_user(user_ptr, &vmcs_version,
4923 sizeof(vmcs_version)))
4924 r = -EFAULT;
4925 }
4926 return r;
344c6c80 4927 case KVM_CAP_HYPERV_DIRECT_TLBFLUSH:
afaf0b2f 4928 if (!kvm_x86_ops.enable_direct_tlbflush)
344c6c80
TL
4929 return -ENOTTY;
4930
b3646477 4931 return static_call(kvm_x86_enable_direct_tlbflush)(vcpu);
57b119da 4932
644f7067
VK
4933 case KVM_CAP_HYPERV_ENFORCE_CPUID:
4934 return kvm_hv_set_enforce_cpuid(vcpu, cap->args[0]);
4935
66570e96
OU
4936 case KVM_CAP_ENFORCE_PV_FEATURE_CPUID:
4937 vcpu->arch.pv_cpuid.enforce = cap->args[0];
01b4f510
OU
4938 if (vcpu->arch.pv_cpuid.enforce)
4939 kvm_update_pv_runtime(vcpu);
66570e96
OU
4940
4941 return 0;
5c919412
AS
4942 default:
4943 return -EINVAL;
4944 }
4945}
4946
313a3dc7
CO
4947long kvm_arch_vcpu_ioctl(struct file *filp,
4948 unsigned int ioctl, unsigned long arg)
4949{
4950 struct kvm_vcpu *vcpu = filp->private_data;
4951 void __user *argp = (void __user *)arg;
4952 int r;
d1ac91d8 4953 union {
6dba9403 4954 struct kvm_sregs2 *sregs2;
d1ac91d8
AK
4955 struct kvm_lapic_state *lapic;
4956 struct kvm_xsave *xsave;
4957 struct kvm_xcrs *xcrs;
4958 void *buffer;
4959 } u;
4960
9b062471
CD
4961 vcpu_load(vcpu);
4962
d1ac91d8 4963 u.buffer = NULL;
313a3dc7
CO
4964 switch (ioctl) {
4965 case KVM_GET_LAPIC: {
2204ae3c 4966 r = -EINVAL;
bce87cce 4967 if (!lapic_in_kernel(vcpu))
2204ae3c 4968 goto out;
254272ce
BG
4969 u.lapic = kzalloc(sizeof(struct kvm_lapic_state),
4970 GFP_KERNEL_ACCOUNT);
313a3dc7 4971
b772ff36 4972 r = -ENOMEM;
d1ac91d8 4973 if (!u.lapic)
b772ff36 4974 goto out;
d1ac91d8 4975 r = kvm_vcpu_ioctl_get_lapic(vcpu, u.lapic);
313a3dc7
CO
4976 if (r)
4977 goto out;
4978 r = -EFAULT;
d1ac91d8 4979 if (copy_to_user(argp, u.lapic, sizeof(struct kvm_lapic_state)))
313a3dc7
CO
4980 goto out;
4981 r = 0;
4982 break;
4983 }
4984 case KVM_SET_LAPIC: {
2204ae3c 4985 r = -EINVAL;
bce87cce 4986 if (!lapic_in_kernel(vcpu))
2204ae3c 4987 goto out;
ff5c2c03 4988 u.lapic = memdup_user(argp, sizeof(*u.lapic));
9b062471
CD
4989 if (IS_ERR(u.lapic)) {
4990 r = PTR_ERR(u.lapic);
4991 goto out_nofree;
4992 }
ff5c2c03 4993
d1ac91d8 4994 r = kvm_vcpu_ioctl_set_lapic(vcpu, u.lapic);
313a3dc7
CO
4995 break;
4996 }
f77bc6a4
ZX
4997 case KVM_INTERRUPT: {
4998 struct kvm_interrupt irq;
4999
5000 r = -EFAULT;
0e96f31e 5001 if (copy_from_user(&irq, argp, sizeof(irq)))
f77bc6a4
ZX
5002 goto out;
5003 r = kvm_vcpu_ioctl_interrupt(vcpu, &irq);
f77bc6a4
ZX
5004 break;
5005 }
c4abb7c9
JK
5006 case KVM_NMI: {
5007 r = kvm_vcpu_ioctl_nmi(vcpu);
c4abb7c9
JK
5008 break;
5009 }
f077825a
PB
5010 case KVM_SMI: {
5011 r = kvm_vcpu_ioctl_smi(vcpu);
5012 break;
5013 }
313a3dc7
CO
5014 case KVM_SET_CPUID: {
5015 struct kvm_cpuid __user *cpuid_arg = argp;
5016 struct kvm_cpuid cpuid;
5017
5018 r = -EFAULT;
0e96f31e 5019 if (copy_from_user(&cpuid, cpuid_arg, sizeof(cpuid)))
313a3dc7
CO
5020 goto out;
5021 r = kvm_vcpu_ioctl_set_cpuid(vcpu, &cpuid, cpuid_arg->entries);
313a3dc7
CO
5022 break;
5023 }
07716717
DK
5024 case KVM_SET_CPUID2: {
5025 struct kvm_cpuid2 __user *cpuid_arg = argp;
5026 struct kvm_cpuid2 cpuid;
5027
5028 r = -EFAULT;
0e96f31e 5029 if (copy_from_user(&cpuid, cpuid_arg, sizeof(cpuid)))
07716717
DK
5030 goto out;
5031 r = kvm_vcpu_ioctl_set_cpuid2(vcpu, &cpuid,
19355475 5032 cpuid_arg->entries);
07716717
DK
5033 break;
5034 }
5035 case KVM_GET_CPUID2: {
5036 struct kvm_cpuid2 __user *cpuid_arg = argp;
5037 struct kvm_cpuid2 cpuid;
5038
5039 r = -EFAULT;
0e96f31e 5040 if (copy_from_user(&cpuid, cpuid_arg, sizeof(cpuid)))
07716717
DK
5041 goto out;
5042 r = kvm_vcpu_ioctl_get_cpuid2(vcpu, &cpuid,
19355475 5043 cpuid_arg->entries);
07716717
DK
5044 if (r)
5045 goto out;
5046 r = -EFAULT;
0e96f31e 5047 if (copy_to_user(cpuid_arg, &cpuid, sizeof(cpuid)))
07716717
DK
5048 goto out;
5049 r = 0;
5050 break;
5051 }
801e459a
TL
5052 case KVM_GET_MSRS: {
5053 int idx = srcu_read_lock(&vcpu->kvm->srcu);
609e36d3 5054 r = msr_io(vcpu, argp, do_get_msr, 1);
801e459a 5055 srcu_read_unlock(&vcpu->kvm->srcu, idx);
313a3dc7 5056 break;
801e459a
TL
5057 }
5058 case KVM_SET_MSRS: {
5059 int idx = srcu_read_lock(&vcpu->kvm->srcu);
313a3dc7 5060 r = msr_io(vcpu, argp, do_set_msr, 0);
801e459a 5061 srcu_read_unlock(&vcpu->kvm->srcu, idx);
313a3dc7 5062 break;
801e459a 5063 }
b209749f
AK
5064 case KVM_TPR_ACCESS_REPORTING: {
5065 struct kvm_tpr_access_ctl tac;
5066
5067 r = -EFAULT;
0e96f31e 5068 if (copy_from_user(&tac, argp, sizeof(tac)))
b209749f
AK
5069 goto out;
5070 r = vcpu_ioctl_tpr_access_reporting(vcpu, &tac);
5071 if (r)
5072 goto out;
5073 r = -EFAULT;
0e96f31e 5074 if (copy_to_user(argp, &tac, sizeof(tac)))
b209749f
AK
5075 goto out;
5076 r = 0;
5077 break;
5078 };
b93463aa
AK
5079 case KVM_SET_VAPIC_ADDR: {
5080 struct kvm_vapic_addr va;
7301d6ab 5081 int idx;
b93463aa
AK
5082
5083 r = -EINVAL;
35754c98 5084 if (!lapic_in_kernel(vcpu))
b93463aa
AK
5085 goto out;
5086 r = -EFAULT;
0e96f31e 5087 if (copy_from_user(&va, argp, sizeof(va)))
b93463aa 5088 goto out;
7301d6ab 5089 idx = srcu_read_lock(&vcpu->kvm->srcu);
fda4e2e8 5090 r = kvm_lapic_set_vapic_addr(vcpu, va.vapic_addr);
7301d6ab 5091 srcu_read_unlock(&vcpu->kvm->srcu, idx);
b93463aa
AK
5092 break;
5093 }
890ca9ae
HY
5094 case KVM_X86_SETUP_MCE: {
5095 u64 mcg_cap;
5096
5097 r = -EFAULT;
0e96f31e 5098 if (copy_from_user(&mcg_cap, argp, sizeof(mcg_cap)))
890ca9ae
HY
5099 goto out;
5100 r = kvm_vcpu_ioctl_x86_setup_mce(vcpu, mcg_cap);
5101 break;
5102 }
5103 case KVM_X86_SET_MCE: {
5104 struct kvm_x86_mce mce;
5105
5106 r = -EFAULT;
0e96f31e 5107 if (copy_from_user(&mce, argp, sizeof(mce)))
890ca9ae
HY
5108 goto out;
5109 r = kvm_vcpu_ioctl_x86_set_mce(vcpu, &mce);
5110 break;
5111 }
3cfc3092
JK
5112 case KVM_GET_VCPU_EVENTS: {
5113 struct kvm_vcpu_events events;
5114
5115 kvm_vcpu_ioctl_x86_get_vcpu_events(vcpu, &events);
5116
5117 r = -EFAULT;
5118 if (copy_to_user(argp, &events, sizeof(struct kvm_vcpu_events)))
5119 break;
5120 r = 0;
5121 break;
5122 }
5123 case KVM_SET_VCPU_EVENTS: {
5124 struct kvm_vcpu_events events;
5125
5126 r = -EFAULT;
5127 if (copy_from_user(&events, argp, sizeof(struct kvm_vcpu_events)))
5128 break;
5129
5130 r = kvm_vcpu_ioctl_x86_set_vcpu_events(vcpu, &events);
5131 break;
5132 }
a1efbe77
JK
5133 case KVM_GET_DEBUGREGS: {
5134 struct kvm_debugregs dbgregs;
5135
5136 kvm_vcpu_ioctl_x86_get_debugregs(vcpu, &dbgregs);
5137
5138 r = -EFAULT;
5139 if (copy_to_user(argp, &dbgregs,
5140 sizeof(struct kvm_debugregs)))
5141 break;
5142 r = 0;
5143 break;
5144 }
5145 case KVM_SET_DEBUGREGS: {
5146 struct kvm_debugregs dbgregs;
5147
5148 r = -EFAULT;
5149 if (copy_from_user(&dbgregs, argp,
5150 sizeof(struct kvm_debugregs)))
5151 break;
5152
5153 r = kvm_vcpu_ioctl_x86_set_debugregs(vcpu, &dbgregs);
5154 break;
5155 }
2d5b5a66 5156 case KVM_GET_XSAVE: {
254272ce 5157 u.xsave = kzalloc(sizeof(struct kvm_xsave), GFP_KERNEL_ACCOUNT);
2d5b5a66 5158 r = -ENOMEM;
d1ac91d8 5159 if (!u.xsave)
2d5b5a66
SY
5160 break;
5161
d1ac91d8 5162 kvm_vcpu_ioctl_x86_get_xsave(vcpu, u.xsave);
2d5b5a66
SY
5163
5164 r = -EFAULT;
d1ac91d8 5165 if (copy_to_user(argp, u.xsave, sizeof(struct kvm_xsave)))
2d5b5a66
SY
5166 break;
5167 r = 0;
5168 break;
5169 }
5170 case KVM_SET_XSAVE: {
ff5c2c03 5171 u.xsave = memdup_user(argp, sizeof(*u.xsave));
9b062471
CD
5172 if (IS_ERR(u.xsave)) {
5173 r = PTR_ERR(u.xsave);
5174 goto out_nofree;
5175 }
2d5b5a66 5176
d1ac91d8 5177 r = kvm_vcpu_ioctl_x86_set_xsave(vcpu, u.xsave);
2d5b5a66
SY
5178 break;
5179 }
5180 case KVM_GET_XCRS: {
254272ce 5181 u.xcrs = kzalloc(sizeof(struct kvm_xcrs), GFP_KERNEL_ACCOUNT);
2d5b5a66 5182 r = -ENOMEM;
d1ac91d8 5183 if (!u.xcrs)
2d5b5a66
SY
5184 break;
5185
d1ac91d8 5186 kvm_vcpu_ioctl_x86_get_xcrs(vcpu, u.xcrs);
2d5b5a66
SY
5187
5188 r = -EFAULT;
d1ac91d8 5189 if (copy_to_user(argp, u.xcrs,
2d5b5a66
SY
5190 sizeof(struct kvm_xcrs)))
5191 break;
5192 r = 0;
5193 break;
5194 }
5195 case KVM_SET_XCRS: {
ff5c2c03 5196 u.xcrs = memdup_user(argp, sizeof(*u.xcrs));
9b062471
CD
5197 if (IS_ERR(u.xcrs)) {
5198 r = PTR_ERR(u.xcrs);
5199 goto out_nofree;
5200 }
2d5b5a66 5201
d1ac91d8 5202 r = kvm_vcpu_ioctl_x86_set_xcrs(vcpu, u.xcrs);
2d5b5a66
SY
5203 break;
5204 }
92a1f12d
JR
5205 case KVM_SET_TSC_KHZ: {
5206 u32 user_tsc_khz;
5207
5208 r = -EINVAL;
92a1f12d
JR
5209 user_tsc_khz = (u32)arg;
5210
26769f96
MT
5211 if (kvm_has_tsc_control &&
5212 user_tsc_khz >= kvm_max_guest_tsc_khz)
92a1f12d
JR
5213 goto out;
5214
cc578287
ZA
5215 if (user_tsc_khz == 0)
5216 user_tsc_khz = tsc_khz;
5217
381d585c
HZ
5218 if (!kvm_set_tsc_khz(vcpu, user_tsc_khz))
5219 r = 0;
92a1f12d 5220
92a1f12d
JR
5221 goto out;
5222 }
5223 case KVM_GET_TSC_KHZ: {
cc578287 5224 r = vcpu->arch.virtual_tsc_khz;
92a1f12d
JR
5225 goto out;
5226 }
1c0b28c2
EM
5227 case KVM_KVMCLOCK_CTRL: {
5228 r = kvm_set_guest_paused(vcpu);
5229 goto out;
5230 }
5c919412
AS
5231 case KVM_ENABLE_CAP: {
5232 struct kvm_enable_cap cap;
5233
5234 r = -EFAULT;
5235 if (copy_from_user(&cap, argp, sizeof(cap)))
5236 goto out;
5237 r = kvm_vcpu_ioctl_enable_cap(vcpu, &cap);
5238 break;
5239 }
8fcc4b59
JM
5240 case KVM_GET_NESTED_STATE: {
5241 struct kvm_nested_state __user *user_kvm_nested_state = argp;
5242 u32 user_data_size;
5243
5244 r = -EINVAL;
33b22172 5245 if (!kvm_x86_ops.nested_ops->get_state)
8fcc4b59
JM
5246 break;
5247
5248 BUILD_BUG_ON(sizeof(user_data_size) != sizeof(user_kvm_nested_state->size));
26b471c7 5249 r = -EFAULT;
8fcc4b59 5250 if (get_user(user_data_size, &user_kvm_nested_state->size))
26b471c7 5251 break;
8fcc4b59 5252
33b22172
PB
5253 r = kvm_x86_ops.nested_ops->get_state(vcpu, user_kvm_nested_state,
5254 user_data_size);
8fcc4b59 5255 if (r < 0)
26b471c7 5256 break;
8fcc4b59
JM
5257
5258 if (r > user_data_size) {
5259 if (put_user(r, &user_kvm_nested_state->size))
26b471c7
LA
5260 r = -EFAULT;
5261 else
5262 r = -E2BIG;
5263 break;
8fcc4b59 5264 }
26b471c7 5265
8fcc4b59
JM
5266 r = 0;
5267 break;
5268 }
5269 case KVM_SET_NESTED_STATE: {
5270 struct kvm_nested_state __user *user_kvm_nested_state = argp;
5271 struct kvm_nested_state kvm_state;
ad5996d9 5272 int idx;
8fcc4b59
JM
5273
5274 r = -EINVAL;
33b22172 5275 if (!kvm_x86_ops.nested_ops->set_state)
8fcc4b59
JM
5276 break;
5277
26b471c7 5278 r = -EFAULT;
8fcc4b59 5279 if (copy_from_user(&kvm_state, user_kvm_nested_state, sizeof(kvm_state)))
26b471c7 5280 break;
8fcc4b59 5281
26b471c7 5282 r = -EINVAL;
8fcc4b59 5283 if (kvm_state.size < sizeof(kvm_state))
26b471c7 5284 break;
8fcc4b59
JM
5285
5286 if (kvm_state.flags &
8cab6507 5287 ~(KVM_STATE_NESTED_RUN_PENDING | KVM_STATE_NESTED_GUEST_MODE
cc440cda
PB
5288 | KVM_STATE_NESTED_EVMCS | KVM_STATE_NESTED_MTF_PENDING
5289 | KVM_STATE_NESTED_GIF_SET))
26b471c7 5290 break;
8fcc4b59
JM
5291
5292 /* nested_run_pending implies guest_mode. */
8cab6507
VK
5293 if ((kvm_state.flags & KVM_STATE_NESTED_RUN_PENDING)
5294 && !(kvm_state.flags & KVM_STATE_NESTED_GUEST_MODE))
26b471c7 5295 break;
8fcc4b59 5296
ad5996d9 5297 idx = srcu_read_lock(&vcpu->kvm->srcu);
33b22172 5298 r = kvm_x86_ops.nested_ops->set_state(vcpu, user_kvm_nested_state, &kvm_state);
ad5996d9 5299 srcu_read_unlock(&vcpu->kvm->srcu, idx);
8fcc4b59
JM
5300 break;
5301 }
c21d54f0
VK
5302 case KVM_GET_SUPPORTED_HV_CPUID:
5303 r = kvm_ioctl_get_supported_hv_cpuid(vcpu, argp);
2bc39970 5304 break;
b59b153d 5305#ifdef CONFIG_KVM_XEN
3e324615
DW
5306 case KVM_XEN_VCPU_GET_ATTR: {
5307 struct kvm_xen_vcpu_attr xva;
5308
5309 r = -EFAULT;
5310 if (copy_from_user(&xva, argp, sizeof(xva)))
5311 goto out;
5312 r = kvm_xen_vcpu_get_attr(vcpu, &xva);
5313 if (!r && copy_to_user(argp, &xva, sizeof(xva)))
5314 r = -EFAULT;
5315 break;
5316 }
5317 case KVM_XEN_VCPU_SET_ATTR: {
5318 struct kvm_xen_vcpu_attr xva;
5319
5320 r = -EFAULT;
5321 if (copy_from_user(&xva, argp, sizeof(xva)))
5322 goto out;
5323 r = kvm_xen_vcpu_set_attr(vcpu, &xva);
5324 break;
5325 }
b59b153d 5326#endif
6dba9403
ML
5327 case KVM_GET_SREGS2: {
5328 u.sregs2 = kzalloc(sizeof(struct kvm_sregs2), GFP_KERNEL);
5329 r = -ENOMEM;
5330 if (!u.sregs2)
5331 goto out;
5332 __get_sregs2(vcpu, u.sregs2);
5333 r = -EFAULT;
5334 if (copy_to_user(argp, u.sregs2, sizeof(struct kvm_sregs2)))
5335 goto out;
5336 r = 0;
5337 break;
5338 }
5339 case KVM_SET_SREGS2: {
5340 u.sregs2 = memdup_user(argp, sizeof(struct kvm_sregs2));
5341 if (IS_ERR(u.sregs2)) {
5342 r = PTR_ERR(u.sregs2);
5343 u.sregs2 = NULL;
5344 goto out;
5345 }
5346 r = __set_sregs2(vcpu, u.sregs2);
5347 break;
5348 }
313a3dc7
CO
5349 default:
5350 r = -EINVAL;
5351 }
5352out:
d1ac91d8 5353 kfree(u.buffer);
9b062471
CD
5354out_nofree:
5355 vcpu_put(vcpu);
313a3dc7
CO
5356 return r;
5357}
5358
1499fa80 5359vm_fault_t kvm_arch_vcpu_fault(struct kvm_vcpu *vcpu, struct vm_fault *vmf)
5b1c1493
CO
5360{
5361 return VM_FAULT_SIGBUS;
5362}
5363
1fe779f8
CO
5364static int kvm_vm_ioctl_set_tss_addr(struct kvm *kvm, unsigned long addr)
5365{
5366 int ret;
5367
5368 if (addr > (unsigned int)(-3 * PAGE_SIZE))
951179ce 5369 return -EINVAL;
b3646477 5370 ret = static_call(kvm_x86_set_tss_addr)(kvm, addr);
1fe779f8
CO
5371 return ret;
5372}
5373
b927a3ce
SY
5374static int kvm_vm_ioctl_set_identity_map_addr(struct kvm *kvm,
5375 u64 ident_addr)
5376{
b3646477 5377 return static_call(kvm_x86_set_identity_map_addr)(kvm, ident_addr);
b927a3ce
SY
5378}
5379
1fe779f8 5380static int kvm_vm_ioctl_set_nr_mmu_pages(struct kvm *kvm,
bc8a3d89 5381 unsigned long kvm_nr_mmu_pages)
1fe779f8
CO
5382{
5383 if (kvm_nr_mmu_pages < KVM_MIN_ALLOC_MMU_PAGES)
5384 return -EINVAL;
5385
79fac95e 5386 mutex_lock(&kvm->slots_lock);
1fe779f8
CO
5387
5388 kvm_mmu_change_mmu_pages(kvm, kvm_nr_mmu_pages);
f05e70ac 5389 kvm->arch.n_requested_mmu_pages = kvm_nr_mmu_pages;
1fe779f8 5390
79fac95e 5391 mutex_unlock(&kvm->slots_lock);
1fe779f8
CO
5392 return 0;
5393}
5394
bc8a3d89 5395static unsigned long kvm_vm_ioctl_get_nr_mmu_pages(struct kvm *kvm)
1fe779f8 5396{
39de71ec 5397 return kvm->arch.n_max_mmu_pages;
1fe779f8
CO
5398}
5399
1fe779f8
CO
5400static int kvm_vm_ioctl_get_irqchip(struct kvm *kvm, struct kvm_irqchip *chip)
5401{
90bca052 5402 struct kvm_pic *pic = kvm->arch.vpic;
1fe779f8
CO
5403 int r;
5404
5405 r = 0;
5406 switch (chip->chip_id) {
5407 case KVM_IRQCHIP_PIC_MASTER:
90bca052 5408 memcpy(&chip->chip.pic, &pic->pics[0],
1fe779f8
CO
5409 sizeof(struct kvm_pic_state));
5410 break;
5411 case KVM_IRQCHIP_PIC_SLAVE:
90bca052 5412 memcpy(&chip->chip.pic, &pic->pics[1],
1fe779f8
CO
5413 sizeof(struct kvm_pic_state));
5414 break;
5415 case KVM_IRQCHIP_IOAPIC:
33392b49 5416 kvm_get_ioapic(kvm, &chip->chip.ioapic);
1fe779f8
CO
5417 break;
5418 default:
5419 r = -EINVAL;
5420 break;
5421 }
5422 return r;
5423}
5424
5425static int kvm_vm_ioctl_set_irqchip(struct kvm *kvm, struct kvm_irqchip *chip)
5426{
90bca052 5427 struct kvm_pic *pic = kvm->arch.vpic;
1fe779f8
CO
5428 int r;
5429
5430 r = 0;
5431 switch (chip->chip_id) {
5432 case KVM_IRQCHIP_PIC_MASTER:
90bca052
DH
5433 spin_lock(&pic->lock);
5434 memcpy(&pic->pics[0], &chip->chip.pic,
1fe779f8 5435 sizeof(struct kvm_pic_state));
90bca052 5436 spin_unlock(&pic->lock);
1fe779f8
CO
5437 break;
5438 case KVM_IRQCHIP_PIC_SLAVE:
90bca052
DH
5439 spin_lock(&pic->lock);
5440 memcpy(&pic->pics[1], &chip->chip.pic,
1fe779f8 5441 sizeof(struct kvm_pic_state));
90bca052 5442 spin_unlock(&pic->lock);
1fe779f8
CO
5443 break;
5444 case KVM_IRQCHIP_IOAPIC:
33392b49 5445 kvm_set_ioapic(kvm, &chip->chip.ioapic);
1fe779f8
CO
5446 break;
5447 default:
5448 r = -EINVAL;
5449 break;
5450 }
90bca052 5451 kvm_pic_update_irq(pic);
1fe779f8
CO
5452 return r;
5453}
5454
e0f63cb9
SY
5455static int kvm_vm_ioctl_get_pit(struct kvm *kvm, struct kvm_pit_state *ps)
5456{
34f3941c
RK
5457 struct kvm_kpit_state *kps = &kvm->arch.vpit->pit_state;
5458
5459 BUILD_BUG_ON(sizeof(*ps) != sizeof(kps->channels));
5460
5461 mutex_lock(&kps->lock);
5462 memcpy(ps, &kps->channels, sizeof(*ps));
5463 mutex_unlock(&kps->lock);
2da29bcc 5464 return 0;
e0f63cb9
SY
5465}
5466
5467static int kvm_vm_ioctl_set_pit(struct kvm *kvm, struct kvm_pit_state *ps)
5468{
0185604c 5469 int i;
09edea72
RK
5470 struct kvm_pit *pit = kvm->arch.vpit;
5471
5472 mutex_lock(&pit->pit_state.lock);
34f3941c 5473 memcpy(&pit->pit_state.channels, ps, sizeof(*ps));
0185604c 5474 for (i = 0; i < 3; i++)
09edea72
RK
5475 kvm_pit_load_count(pit, i, ps->channels[i].count, 0);
5476 mutex_unlock(&pit->pit_state.lock);
2da29bcc 5477 return 0;
e9f42757
BK
5478}
5479
5480static int kvm_vm_ioctl_get_pit2(struct kvm *kvm, struct kvm_pit_state2 *ps)
5481{
e9f42757
BK
5482 mutex_lock(&kvm->arch.vpit->pit_state.lock);
5483 memcpy(ps->channels, &kvm->arch.vpit->pit_state.channels,
5484 sizeof(ps->channels));
5485 ps->flags = kvm->arch.vpit->pit_state.flags;
5486 mutex_unlock(&kvm->arch.vpit->pit_state.lock);
97e69aa6 5487 memset(&ps->reserved, 0, sizeof(ps->reserved));
2da29bcc 5488 return 0;
e9f42757
BK
5489}
5490
5491static int kvm_vm_ioctl_set_pit2(struct kvm *kvm, struct kvm_pit_state2 *ps)
5492{
2da29bcc 5493 int start = 0;
0185604c 5494 int i;
e9f42757 5495 u32 prev_legacy, cur_legacy;
09edea72
RK
5496 struct kvm_pit *pit = kvm->arch.vpit;
5497
5498 mutex_lock(&pit->pit_state.lock);
5499 prev_legacy = pit->pit_state.flags & KVM_PIT_FLAGS_HPET_LEGACY;
e9f42757
BK
5500 cur_legacy = ps->flags & KVM_PIT_FLAGS_HPET_LEGACY;
5501 if (!prev_legacy && cur_legacy)
5502 start = 1;
09edea72
RK
5503 memcpy(&pit->pit_state.channels, &ps->channels,
5504 sizeof(pit->pit_state.channels));
5505 pit->pit_state.flags = ps->flags;
0185604c 5506 for (i = 0; i < 3; i++)
09edea72 5507 kvm_pit_load_count(pit, i, pit->pit_state.channels[i].count,
e5e57e7a 5508 start && i == 0);
09edea72 5509 mutex_unlock(&pit->pit_state.lock);
2da29bcc 5510 return 0;
e0f63cb9
SY
5511}
5512
52d939a0
MT
5513static int kvm_vm_ioctl_reinject(struct kvm *kvm,
5514 struct kvm_reinject_control *control)
5515{
71474e2f
RK
5516 struct kvm_pit *pit = kvm->arch.vpit;
5517
71474e2f
RK
5518 /* pit->pit_state.lock was overloaded to prevent userspace from getting
5519 * an inconsistent state after running multiple KVM_REINJECT_CONTROL
5520 * ioctls in parallel. Use a separate lock if that ioctl isn't rare.
5521 */
5522 mutex_lock(&pit->pit_state.lock);
5523 kvm_pit_set_reinject(pit, control->pit_reinject);
5524 mutex_unlock(&pit->pit_state.lock);
b39c90b6 5525
52d939a0
MT
5526 return 0;
5527}
5528
0dff0846 5529void kvm_arch_sync_dirty_log(struct kvm *kvm, struct kvm_memory_slot *memslot)
5bb064dc 5530{
a018eba5 5531
88178fd4 5532 /*
a018eba5
SC
5533 * Flush all CPUs' dirty log buffers to the dirty_bitmap. Called
5534 * before reporting dirty_bitmap to userspace. KVM flushes the buffers
5535 * on all VM-Exits, thus we only need to kick running vCPUs to force a
5536 * VM-Exit.
88178fd4 5537 */
a018eba5
SC
5538 struct kvm_vcpu *vcpu;
5539 int i;
5540
5541 kvm_for_each_vcpu(i, vcpu, kvm)
5542 kvm_vcpu_kick(vcpu);
5bb064dc
ZX
5543}
5544
aa2fbe6d
YZ
5545int kvm_vm_ioctl_irq_line(struct kvm *kvm, struct kvm_irq_level *irq_event,
5546 bool line_status)
23d43cf9
CD
5547{
5548 if (!irqchip_in_kernel(kvm))
5549 return -ENXIO;
5550
5551 irq_event->status = kvm_set_irq(kvm, KVM_USERSPACE_IRQ_SOURCE_ID,
aa2fbe6d
YZ
5552 irq_event->irq, irq_event->level,
5553 line_status);
23d43cf9
CD
5554 return 0;
5555}
5556
e5d83c74
PB
5557int kvm_vm_ioctl_enable_cap(struct kvm *kvm,
5558 struct kvm_enable_cap *cap)
90de4a18
NA
5559{
5560 int r;
5561
5562 if (cap->flags)
5563 return -EINVAL;
5564
5565 switch (cap->cap) {
5566 case KVM_CAP_DISABLE_QUIRKS:
5567 kvm->arch.disabled_quirks = cap->args[0];
5568 r = 0;
5569 break;
49df6397
SR
5570 case KVM_CAP_SPLIT_IRQCHIP: {
5571 mutex_lock(&kvm->lock);
b053b2ae
SR
5572 r = -EINVAL;
5573 if (cap->args[0] > MAX_NR_RESERVED_IOAPIC_PINS)
5574 goto split_irqchip_unlock;
49df6397
SR
5575 r = -EEXIST;
5576 if (irqchip_in_kernel(kvm))
5577 goto split_irqchip_unlock;
557abc40 5578 if (kvm->created_vcpus)
49df6397
SR
5579 goto split_irqchip_unlock;
5580 r = kvm_setup_empty_irq_routing(kvm);
5c0aea0e 5581 if (r)
49df6397
SR
5582 goto split_irqchip_unlock;
5583 /* Pairs with irqchip_in_kernel. */
5584 smp_wmb();
49776faf 5585 kvm->arch.irqchip_mode = KVM_IRQCHIP_SPLIT;
b053b2ae 5586 kvm->arch.nr_reserved_ioapic_pins = cap->args[0];
49df6397
SR
5587 r = 0;
5588split_irqchip_unlock:
5589 mutex_unlock(&kvm->lock);
5590 break;
5591 }
37131313
RK
5592 case KVM_CAP_X2APIC_API:
5593 r = -EINVAL;
5594 if (cap->args[0] & ~KVM_X2APIC_API_VALID_FLAGS)
5595 break;
5596
5597 if (cap->args[0] & KVM_X2APIC_API_USE_32BIT_IDS)
5598 kvm->arch.x2apic_format = true;
c519265f
RK
5599 if (cap->args[0] & KVM_X2APIC_API_DISABLE_BROADCAST_QUIRK)
5600 kvm->arch.x2apic_broadcast_quirk_disabled = true;
37131313
RK
5601
5602 r = 0;
5603 break;
4d5422ce
WL
5604 case KVM_CAP_X86_DISABLE_EXITS:
5605 r = -EINVAL;
5606 if (cap->args[0] & ~KVM_X86_DISABLE_VALID_EXITS)
5607 break;
5608
5609 if ((cap->args[0] & KVM_X86_DISABLE_EXITS_MWAIT) &&
5610 kvm_can_mwait_in_guest())
5611 kvm->arch.mwait_in_guest = true;
766d3571 5612 if (cap->args[0] & KVM_X86_DISABLE_EXITS_HLT)
caa057a2 5613 kvm->arch.hlt_in_guest = true;
b31c114b
WL
5614 if (cap->args[0] & KVM_X86_DISABLE_EXITS_PAUSE)
5615 kvm->arch.pause_in_guest = true;
b5170063
WL
5616 if (cap->args[0] & KVM_X86_DISABLE_EXITS_CSTATE)
5617 kvm->arch.cstate_in_guest = true;
4d5422ce
WL
5618 r = 0;
5619 break;
6fbbde9a
DS
5620 case KVM_CAP_MSR_PLATFORM_INFO:
5621 kvm->arch.guest_can_read_msr_platform_info = cap->args[0];
5622 r = 0;
c4f55198
JM
5623 break;
5624 case KVM_CAP_EXCEPTION_PAYLOAD:
5625 kvm->arch.exception_payload_enabled = cap->args[0];
5626 r = 0;
6fbbde9a 5627 break;
1ae09954
AG
5628 case KVM_CAP_X86_USER_SPACE_MSR:
5629 kvm->arch.user_space_msr_mask = cap->args[0];
5630 r = 0;
5631 break;
fe6b6bc8
CQ
5632 case KVM_CAP_X86_BUS_LOCK_EXIT:
5633 r = -EINVAL;
5634 if (cap->args[0] & ~KVM_BUS_LOCK_DETECTION_VALID_MODE)
5635 break;
5636
5637 if ((cap->args[0] & KVM_BUS_LOCK_DETECTION_OFF) &&
5638 (cap->args[0] & KVM_BUS_LOCK_DETECTION_EXIT))
5639 break;
5640
5641 if (kvm_has_bus_lock_exit &&
5642 cap->args[0] & KVM_BUS_LOCK_DETECTION_EXIT)
5643 kvm->arch.bus_lock_detection_enabled = true;
5644 r = 0;
5645 break;
fe7e9488
SC
5646#ifdef CONFIG_X86_SGX_KVM
5647 case KVM_CAP_SGX_ATTRIBUTE: {
5648 unsigned long allowed_attributes = 0;
5649
5650 r = sgx_set_attribute(&allowed_attributes, cap->args[0]);
5651 if (r)
5652 break;
5653
5654 /* KVM only supports the PROVISIONKEY privileged attribute. */
5655 if ((allowed_attributes & SGX_ATTR_PROVISIONKEY) &&
5656 !(allowed_attributes & ~SGX_ATTR_PROVISIONKEY))
5657 kvm->arch.sgx_provisioning_allowed = true;
5658 else
5659 r = -EINVAL;
5660 break;
5661 }
5662#endif
54526d1f
NT
5663 case KVM_CAP_VM_COPY_ENC_CONTEXT_FROM:
5664 r = -EINVAL;
5665 if (kvm_x86_ops.vm_copy_enc_context_from)
5666 r = kvm_x86_ops.vm_copy_enc_context_from(kvm, cap->args[0]);
5667 return r;
0dbb1123
AK
5668 case KVM_CAP_EXIT_HYPERCALL:
5669 if (cap->args[0] & ~KVM_EXIT_HYPERCALL_VALID_MASK) {
5670 r = -EINVAL;
5671 break;
5672 }
5673 kvm->arch.hypercall_exit_enabled = cap->args[0];
5674 r = 0;
5675 break;
19238e75
AL
5676 case KVM_CAP_EXIT_ON_EMULATION_FAILURE:
5677 r = -EINVAL;
5678 if (cap->args[0] & ~1)
5679 break;
5680 kvm->arch.exit_on_emulation_error = cap->args[0];
5681 r = 0;
5682 break;
90de4a18
NA
5683 default:
5684 r = -EINVAL;
5685 break;
5686 }
5687 return r;
5688}
5689
b318e8de
SC
5690static struct kvm_x86_msr_filter *kvm_alloc_msr_filter(bool default_allow)
5691{
5692 struct kvm_x86_msr_filter *msr_filter;
5693
5694 msr_filter = kzalloc(sizeof(*msr_filter), GFP_KERNEL_ACCOUNT);
5695 if (!msr_filter)
5696 return NULL;
5697
5698 msr_filter->default_allow = default_allow;
5699 return msr_filter;
5700}
5701
5702static void kvm_free_msr_filter(struct kvm_x86_msr_filter *msr_filter)
1a155254
AG
5703{
5704 u32 i;
1a155254 5705
b318e8de
SC
5706 if (!msr_filter)
5707 return;
5708
5709 for (i = 0; i < msr_filter->count; i++)
5710 kfree(msr_filter->ranges[i].bitmap);
1a155254 5711
b318e8de 5712 kfree(msr_filter);
1a155254
AG
5713}
5714
b318e8de
SC
5715static int kvm_add_msr_filter(struct kvm_x86_msr_filter *msr_filter,
5716 struct kvm_msr_filter_range *user_range)
1a155254 5717{
1a155254
AG
5718 unsigned long *bitmap = NULL;
5719 size_t bitmap_size;
1a155254
AG
5720
5721 if (!user_range->nmsrs)
5722 return 0;
5723
aca35288
SC
5724 if (user_range->flags & ~(KVM_MSR_FILTER_READ | KVM_MSR_FILTER_WRITE))
5725 return -EINVAL;
5726
5727 if (!user_range->flags)
5728 return -EINVAL;
5729
1a155254
AG
5730 bitmap_size = BITS_TO_LONGS(user_range->nmsrs) * sizeof(long);
5731 if (!bitmap_size || bitmap_size > KVM_MSR_FILTER_MAX_BITMAP_SIZE)
5732 return -EINVAL;
5733
5734 bitmap = memdup_user((__user u8*)user_range->bitmap, bitmap_size);
5735 if (IS_ERR(bitmap))
5736 return PTR_ERR(bitmap);
5737
aca35288 5738 msr_filter->ranges[msr_filter->count] = (struct msr_bitmap_range) {
1a155254
AG
5739 .flags = user_range->flags,
5740 .base = user_range->base,
5741 .nmsrs = user_range->nmsrs,
5742 .bitmap = bitmap,
5743 };
5744
b318e8de 5745 msr_filter->count++;
1a155254 5746 return 0;
1a155254
AG
5747}
5748
5749static int kvm_vm_ioctl_set_msr_filter(struct kvm *kvm, void __user *argp)
5750{
5751 struct kvm_msr_filter __user *user_msr_filter = argp;
b318e8de 5752 struct kvm_x86_msr_filter *new_filter, *old_filter;
1a155254
AG
5753 struct kvm_msr_filter filter;
5754 bool default_allow;
043248b3 5755 bool empty = true;
b318e8de 5756 int r = 0;
1a155254
AG
5757 u32 i;
5758
5759 if (copy_from_user(&filter, user_msr_filter, sizeof(filter)))
5760 return -EFAULT;
5761
043248b3
PB
5762 for (i = 0; i < ARRAY_SIZE(filter.ranges); i++)
5763 empty &= !filter.ranges[i].nmsrs;
1a155254
AG
5764
5765 default_allow = !(filter.flags & KVM_MSR_FILTER_DEFAULT_DENY);
043248b3
PB
5766 if (empty && !default_allow)
5767 return -EINVAL;
5768
b318e8de
SC
5769 new_filter = kvm_alloc_msr_filter(default_allow);
5770 if (!new_filter)
5771 return -ENOMEM;
1a155254 5772
1a155254 5773 for (i = 0; i < ARRAY_SIZE(filter.ranges); i++) {
b318e8de
SC
5774 r = kvm_add_msr_filter(new_filter, &filter.ranges[i]);
5775 if (r) {
5776 kvm_free_msr_filter(new_filter);
5777 return r;
5778 }
1a155254
AG
5779 }
5780
b318e8de
SC
5781 mutex_lock(&kvm->lock);
5782
5783 /* The per-VM filter is protected by kvm->lock... */
5784 old_filter = srcu_dereference_check(kvm->arch.msr_filter, &kvm->srcu, 1);
5785
5786 rcu_assign_pointer(kvm->arch.msr_filter, new_filter);
5787 synchronize_srcu(&kvm->srcu);
5788
5789 kvm_free_msr_filter(old_filter);
5790
1a155254
AG
5791 kvm_make_all_cpus_request(kvm, KVM_REQ_MSR_FILTER_CHANGED);
5792 mutex_unlock(&kvm->lock);
5793
b318e8de 5794 return 0;
1a155254
AG
5795}
5796
7d62874f
SS
5797#ifdef CONFIG_HAVE_KVM_PM_NOTIFIER
5798static int kvm_arch_suspend_notifier(struct kvm *kvm)
5799{
5800 struct kvm_vcpu *vcpu;
5801 int i, ret = 0;
5802
5803 mutex_lock(&kvm->lock);
5804 kvm_for_each_vcpu(i, vcpu, kvm) {
5805 if (!vcpu->arch.pv_time_enabled)
5806 continue;
5807
5808 ret = kvm_set_guest_paused(vcpu);
5809 if (ret) {
5810 kvm_err("Failed to pause guest VCPU%d: %d\n",
5811 vcpu->vcpu_id, ret);
5812 break;
5813 }
5814 }
5815 mutex_unlock(&kvm->lock);
5816
5817 return ret ? NOTIFY_BAD : NOTIFY_DONE;
5818}
5819
5820int kvm_arch_pm_notifier(struct kvm *kvm, unsigned long state)
5821{
5822 switch (state) {
5823 case PM_HIBERNATION_PREPARE:
5824 case PM_SUSPEND_PREPARE:
5825 return kvm_arch_suspend_notifier(kvm);
5826 }
5827
5828 return NOTIFY_DONE;
5829}
5830#endif /* CONFIG_HAVE_KVM_PM_NOTIFIER */
5831
1fe779f8
CO
5832long kvm_arch_vm_ioctl(struct file *filp,
5833 unsigned int ioctl, unsigned long arg)
5834{
5835 struct kvm *kvm = filp->private_data;
5836 void __user *argp = (void __user *)arg;
367e1319 5837 int r = -ENOTTY;
f0d66275
DH
5838 /*
5839 * This union makes it completely explicit to gcc-3.x
5840 * that these two variables' stack usage should be
5841 * combined, not added together.
5842 */
5843 union {
5844 struct kvm_pit_state ps;
e9f42757 5845 struct kvm_pit_state2 ps2;
c5ff41ce 5846 struct kvm_pit_config pit_config;
f0d66275 5847 } u;
1fe779f8
CO
5848
5849 switch (ioctl) {
5850 case KVM_SET_TSS_ADDR:
5851 r = kvm_vm_ioctl_set_tss_addr(kvm, arg);
1fe779f8 5852 break;
b927a3ce
SY
5853 case KVM_SET_IDENTITY_MAP_ADDR: {
5854 u64 ident_addr;
5855
1af1ac91
DH
5856 mutex_lock(&kvm->lock);
5857 r = -EINVAL;
5858 if (kvm->created_vcpus)
5859 goto set_identity_unlock;
b927a3ce 5860 r = -EFAULT;
0e96f31e 5861 if (copy_from_user(&ident_addr, argp, sizeof(ident_addr)))
1af1ac91 5862 goto set_identity_unlock;
b927a3ce 5863 r = kvm_vm_ioctl_set_identity_map_addr(kvm, ident_addr);
1af1ac91
DH
5864set_identity_unlock:
5865 mutex_unlock(&kvm->lock);
b927a3ce
SY
5866 break;
5867 }
1fe779f8
CO
5868 case KVM_SET_NR_MMU_PAGES:
5869 r = kvm_vm_ioctl_set_nr_mmu_pages(kvm, arg);
1fe779f8
CO
5870 break;
5871 case KVM_GET_NR_MMU_PAGES:
5872 r = kvm_vm_ioctl_get_nr_mmu_pages(kvm);
5873 break;
3ddea128 5874 case KVM_CREATE_IRQCHIP: {
3ddea128 5875 mutex_lock(&kvm->lock);
09941366 5876
3ddea128 5877 r = -EEXIST;
35e6eaa3 5878 if (irqchip_in_kernel(kvm))
3ddea128 5879 goto create_irqchip_unlock;
09941366 5880
3e515705 5881 r = -EINVAL;
557abc40 5882 if (kvm->created_vcpus)
3e515705 5883 goto create_irqchip_unlock;
09941366
RK
5884
5885 r = kvm_pic_init(kvm);
5886 if (r)
3ddea128 5887 goto create_irqchip_unlock;
09941366
RK
5888
5889 r = kvm_ioapic_init(kvm);
5890 if (r) {
09941366 5891 kvm_pic_destroy(kvm);
3ddea128 5892 goto create_irqchip_unlock;
09941366
RK
5893 }
5894
399ec807
AK
5895 r = kvm_setup_default_irq_routing(kvm);
5896 if (r) {
72bb2fcd 5897 kvm_ioapic_destroy(kvm);
09941366 5898 kvm_pic_destroy(kvm);
71ba994c 5899 goto create_irqchip_unlock;
399ec807 5900 }
49776faf 5901 /* Write kvm->irq_routing before enabling irqchip_in_kernel. */
71ba994c 5902 smp_wmb();
49776faf 5903 kvm->arch.irqchip_mode = KVM_IRQCHIP_KERNEL;
3ddea128
MT
5904 create_irqchip_unlock:
5905 mutex_unlock(&kvm->lock);
1fe779f8 5906 break;
3ddea128 5907 }
7837699f 5908 case KVM_CREATE_PIT:
c5ff41ce
JK
5909 u.pit_config.flags = KVM_PIT_SPEAKER_DUMMY;
5910 goto create_pit;
5911 case KVM_CREATE_PIT2:
5912 r = -EFAULT;
5913 if (copy_from_user(&u.pit_config, argp,
5914 sizeof(struct kvm_pit_config)))
5915 goto out;
5916 create_pit:
250715a6 5917 mutex_lock(&kvm->lock);
269e05e4
AK
5918 r = -EEXIST;
5919 if (kvm->arch.vpit)
5920 goto create_pit_unlock;
7837699f 5921 r = -ENOMEM;
c5ff41ce 5922 kvm->arch.vpit = kvm_create_pit(kvm, u.pit_config.flags);
7837699f
SY
5923 if (kvm->arch.vpit)
5924 r = 0;
269e05e4 5925 create_pit_unlock:
250715a6 5926 mutex_unlock(&kvm->lock);
7837699f 5927 break;
1fe779f8
CO
5928 case KVM_GET_IRQCHIP: {
5929 /* 0: PIC master, 1: PIC slave, 2: IOAPIC */
ff5c2c03 5930 struct kvm_irqchip *chip;
1fe779f8 5931
ff5c2c03
SL
5932 chip = memdup_user(argp, sizeof(*chip));
5933 if (IS_ERR(chip)) {
5934 r = PTR_ERR(chip);
1fe779f8 5935 goto out;
ff5c2c03
SL
5936 }
5937
1fe779f8 5938 r = -ENXIO;
826da321 5939 if (!irqchip_kernel(kvm))
f0d66275
DH
5940 goto get_irqchip_out;
5941 r = kvm_vm_ioctl_get_irqchip(kvm, chip);
1fe779f8 5942 if (r)
f0d66275 5943 goto get_irqchip_out;
1fe779f8 5944 r = -EFAULT;
0e96f31e 5945 if (copy_to_user(argp, chip, sizeof(*chip)))
f0d66275 5946 goto get_irqchip_out;
1fe779f8 5947 r = 0;
f0d66275
DH
5948 get_irqchip_out:
5949 kfree(chip);
1fe779f8
CO
5950 break;
5951 }
5952 case KVM_SET_IRQCHIP: {
5953 /* 0: PIC master, 1: PIC slave, 2: IOAPIC */
ff5c2c03 5954 struct kvm_irqchip *chip;
1fe779f8 5955
ff5c2c03
SL
5956 chip = memdup_user(argp, sizeof(*chip));
5957 if (IS_ERR(chip)) {
5958 r = PTR_ERR(chip);
1fe779f8 5959 goto out;
ff5c2c03
SL
5960 }
5961
1fe779f8 5962 r = -ENXIO;
826da321 5963 if (!irqchip_kernel(kvm))
f0d66275
DH
5964 goto set_irqchip_out;
5965 r = kvm_vm_ioctl_set_irqchip(kvm, chip);
f0d66275
DH
5966 set_irqchip_out:
5967 kfree(chip);
1fe779f8
CO
5968 break;
5969 }
e0f63cb9 5970 case KVM_GET_PIT: {
e0f63cb9 5971 r = -EFAULT;
f0d66275 5972 if (copy_from_user(&u.ps, argp, sizeof(struct kvm_pit_state)))
e0f63cb9
SY
5973 goto out;
5974 r = -ENXIO;
5975 if (!kvm->arch.vpit)
5976 goto out;
f0d66275 5977 r = kvm_vm_ioctl_get_pit(kvm, &u.ps);
e0f63cb9
SY
5978 if (r)
5979 goto out;
5980 r = -EFAULT;
f0d66275 5981 if (copy_to_user(argp, &u.ps, sizeof(struct kvm_pit_state)))
e0f63cb9
SY
5982 goto out;
5983 r = 0;
5984 break;
5985 }
5986 case KVM_SET_PIT: {
e0f63cb9 5987 r = -EFAULT;
0e96f31e 5988 if (copy_from_user(&u.ps, argp, sizeof(u.ps)))
e0f63cb9 5989 goto out;
7289fdb5 5990 mutex_lock(&kvm->lock);
e0f63cb9
SY
5991 r = -ENXIO;
5992 if (!kvm->arch.vpit)
7289fdb5 5993 goto set_pit_out;
f0d66275 5994 r = kvm_vm_ioctl_set_pit(kvm, &u.ps);
7289fdb5
SR
5995set_pit_out:
5996 mutex_unlock(&kvm->lock);
e0f63cb9
SY
5997 break;
5998 }
e9f42757
BK
5999 case KVM_GET_PIT2: {
6000 r = -ENXIO;
6001 if (!kvm->arch.vpit)
6002 goto out;
6003 r = kvm_vm_ioctl_get_pit2(kvm, &u.ps2);
6004 if (r)
6005 goto out;
6006 r = -EFAULT;
6007 if (copy_to_user(argp, &u.ps2, sizeof(u.ps2)))
6008 goto out;
6009 r = 0;
6010 break;
6011 }
6012 case KVM_SET_PIT2: {
6013 r = -EFAULT;
6014 if (copy_from_user(&u.ps2, argp, sizeof(u.ps2)))
6015 goto out;
7289fdb5 6016 mutex_lock(&kvm->lock);
e9f42757
BK
6017 r = -ENXIO;
6018 if (!kvm->arch.vpit)
7289fdb5 6019 goto set_pit2_out;
e9f42757 6020 r = kvm_vm_ioctl_set_pit2(kvm, &u.ps2);
7289fdb5
SR
6021set_pit2_out:
6022 mutex_unlock(&kvm->lock);
e9f42757
BK
6023 break;
6024 }
52d939a0
MT
6025 case KVM_REINJECT_CONTROL: {
6026 struct kvm_reinject_control control;
6027 r = -EFAULT;
6028 if (copy_from_user(&control, argp, sizeof(control)))
6029 goto out;
cad23e72
ML
6030 r = -ENXIO;
6031 if (!kvm->arch.vpit)
6032 goto out;
52d939a0 6033 r = kvm_vm_ioctl_reinject(kvm, &control);
52d939a0
MT
6034 break;
6035 }
d71ba788
PB
6036 case KVM_SET_BOOT_CPU_ID:
6037 r = 0;
6038 mutex_lock(&kvm->lock);
557abc40 6039 if (kvm->created_vcpus)
d71ba788
PB
6040 r = -EBUSY;
6041 else
6042 kvm->arch.bsp_vcpu_id = arg;
6043 mutex_unlock(&kvm->lock);
6044 break;
b59b153d 6045#ifdef CONFIG_KVM_XEN
ffde22ac 6046 case KVM_XEN_HVM_CONFIG: {
51776043 6047 struct kvm_xen_hvm_config xhc;
ffde22ac 6048 r = -EFAULT;
51776043 6049 if (copy_from_user(&xhc, argp, sizeof(xhc)))
ffde22ac 6050 goto out;
78e9878c 6051 r = kvm_xen_hvm_config(kvm, &xhc);
ffde22ac
ES
6052 break;
6053 }
a76b9641
JM
6054 case KVM_XEN_HVM_GET_ATTR: {
6055 struct kvm_xen_hvm_attr xha;
6056
6057 r = -EFAULT;
6058 if (copy_from_user(&xha, argp, sizeof(xha)))
ffde22ac 6059 goto out;
a76b9641
JM
6060 r = kvm_xen_hvm_get_attr(kvm, &xha);
6061 if (!r && copy_to_user(argp, &xha, sizeof(xha)))
6062 r = -EFAULT;
6063 break;
6064 }
6065 case KVM_XEN_HVM_SET_ATTR: {
6066 struct kvm_xen_hvm_attr xha;
6067
6068 r = -EFAULT;
6069 if (copy_from_user(&xha, argp, sizeof(xha)))
6070 goto out;
6071 r = kvm_xen_hvm_set_attr(kvm, &xha);
ffde22ac
ES
6072 break;
6073 }
b59b153d 6074#endif
afbcf7ab 6075 case KVM_SET_CLOCK: {
77fcbe82 6076 struct kvm_arch *ka = &kvm->arch;
afbcf7ab
GC
6077 struct kvm_clock_data user_ns;
6078 u64 now_ns;
afbcf7ab
GC
6079
6080 r = -EFAULT;
6081 if (copy_from_user(&user_ns, argp, sizeof(user_ns)))
6082 goto out;
6083
6084 r = -EINVAL;
6085 if (user_ns.flags)
6086 goto out;
6087
6088 r = 0;
0bc48bea
RK
6089 /*
6090 * TODO: userspace has to take care of races with VCPU_RUN, so
6091 * kvm_gen_update_masterclock() can be cut down to locked
6092 * pvclock_update_vm_gtod_copy().
6093 */
6094 kvm_gen_update_masterclock(kvm);
77fcbe82
VK
6095
6096 /*
6097 * This pairs with kvm_guest_time_update(): when masterclock is
6098 * in use, we use master_kernel_ns + kvmclock_offset to set
6099 * unsigned 'system_time' so if we use get_kvmclock_ns() (which
6100 * is slightly ahead) here we risk going negative on unsigned
6101 * 'system_time' when 'user_ns.clock' is very small.
6102 */
6103 spin_lock_irq(&ka->pvclock_gtod_sync_lock);
6104 if (kvm->arch.use_master_clock)
6105 now_ns = ka->master_kernel_ns;
6106 else
6107 now_ns = get_kvmclock_base_ns();
6108 ka->kvmclock_offset = user_ns.clock - now_ns;
6109 spin_unlock_irq(&ka->pvclock_gtod_sync_lock);
6110
0bc48bea 6111 kvm_make_all_cpus_request(kvm, KVM_REQ_CLOCK_UPDATE);
afbcf7ab
GC
6112 break;
6113 }
6114 case KVM_GET_CLOCK: {
afbcf7ab
GC
6115 struct kvm_clock_data user_ns;
6116 u64 now_ns;
6117
e891a32e 6118 now_ns = get_kvmclock_ns(kvm);
108b249c 6119 user_ns.clock = now_ns;
e3fd9a93 6120 user_ns.flags = kvm->arch.use_master_clock ? KVM_CLOCK_TSC_STABLE : 0;
97e69aa6 6121 memset(&user_ns.pad, 0, sizeof(user_ns.pad));
afbcf7ab
GC
6122
6123 r = -EFAULT;
6124 if (copy_to_user(argp, &user_ns, sizeof(user_ns)))
6125 goto out;
6126 r = 0;
6127 break;
6128 }
5acc5c06
BS
6129 case KVM_MEMORY_ENCRYPT_OP: {
6130 r = -ENOTTY;
afaf0b2f 6131 if (kvm_x86_ops.mem_enc_op)
b3646477 6132 r = static_call(kvm_x86_mem_enc_op)(kvm, argp);
5acc5c06
BS
6133 break;
6134 }
69eaedee
BS
6135 case KVM_MEMORY_ENCRYPT_REG_REGION: {
6136 struct kvm_enc_region region;
6137
6138 r = -EFAULT;
6139 if (copy_from_user(&region, argp, sizeof(region)))
6140 goto out;
6141
6142 r = -ENOTTY;
afaf0b2f 6143 if (kvm_x86_ops.mem_enc_reg_region)
b3646477 6144 r = static_call(kvm_x86_mem_enc_reg_region)(kvm, &region);
69eaedee
BS
6145 break;
6146 }
6147 case KVM_MEMORY_ENCRYPT_UNREG_REGION: {
6148 struct kvm_enc_region region;
6149
6150 r = -EFAULT;
6151 if (copy_from_user(&region, argp, sizeof(region)))
6152 goto out;
6153
6154 r = -ENOTTY;
afaf0b2f 6155 if (kvm_x86_ops.mem_enc_unreg_region)
b3646477 6156 r = static_call(kvm_x86_mem_enc_unreg_region)(kvm, &region);
69eaedee
BS
6157 break;
6158 }
faeb7833
RK
6159 case KVM_HYPERV_EVENTFD: {
6160 struct kvm_hyperv_eventfd hvevfd;
6161
6162 r = -EFAULT;
6163 if (copy_from_user(&hvevfd, argp, sizeof(hvevfd)))
6164 goto out;
6165 r = kvm_vm_ioctl_hv_eventfd(kvm, &hvevfd);
6166 break;
6167 }
66bb8a06
EH
6168 case KVM_SET_PMU_EVENT_FILTER:
6169 r = kvm_vm_ioctl_set_pmu_event_filter(kvm, argp);
6170 break;
1a155254
AG
6171 case KVM_X86_SET_MSR_FILTER:
6172 r = kvm_vm_ioctl_set_msr_filter(kvm, argp);
6173 break;
1fe779f8 6174 default:
ad6260da 6175 r = -ENOTTY;
1fe779f8
CO
6176 }
6177out:
6178 return r;
6179}
6180
a16b043c 6181static void kvm_init_msr_list(void)
043405e1 6182{
24c29b7a 6183 struct x86_pmu_capability x86_pmu;
043405e1 6184 u32 dummy[2];
7a5ee6ed 6185 unsigned i;
043405e1 6186
e2ada66e 6187 BUILD_BUG_ON_MSG(INTEL_PMC_MAX_FIXED != 4,
7a5ee6ed 6188 "Please update the fixed PMCs in msrs_to_saved_all[]");
24c29b7a
PB
6189
6190 perf_get_x86_pmu_capability(&x86_pmu);
e2ada66e 6191
6cbee2b9
XL
6192 num_msrs_to_save = 0;
6193 num_emulated_msrs = 0;
6194 num_msr_based_features = 0;
6195
7a5ee6ed
CQ
6196 for (i = 0; i < ARRAY_SIZE(msrs_to_save_all); i++) {
6197 if (rdmsr_safe(msrs_to_save_all[i], &dummy[0], &dummy[1]) < 0)
043405e1 6198 continue;
93c4adc7
PB
6199
6200 /*
6201 * Even MSRs that are valid in the host may not be exposed
9dbe6cf9 6202 * to the guests in some cases.
93c4adc7 6203 */
7a5ee6ed 6204 switch (msrs_to_save_all[i]) {
93c4adc7 6205 case MSR_IA32_BNDCFGS:
503234b3 6206 if (!kvm_mpx_supported())
93c4adc7
PB
6207 continue;
6208 break;
9dbe6cf9 6209 case MSR_TSC_AUX:
36fa06f9
SC
6210 if (!kvm_cpu_cap_has(X86_FEATURE_RDTSCP) &&
6211 !kvm_cpu_cap_has(X86_FEATURE_RDPID))
9dbe6cf9
PB
6212 continue;
6213 break;
f4cfcd2d
ML
6214 case MSR_IA32_UMWAIT_CONTROL:
6215 if (!kvm_cpu_cap_has(X86_FEATURE_WAITPKG))
6216 continue;
6217 break;
bf8c55d8
CP
6218 case MSR_IA32_RTIT_CTL:
6219 case MSR_IA32_RTIT_STATUS:
7b874c26 6220 if (!kvm_cpu_cap_has(X86_FEATURE_INTEL_PT))
bf8c55d8
CP
6221 continue;
6222 break;
6223 case MSR_IA32_RTIT_CR3_MATCH:
7b874c26 6224 if (!kvm_cpu_cap_has(X86_FEATURE_INTEL_PT) ||
bf8c55d8
CP
6225 !intel_pt_validate_hw_cap(PT_CAP_cr3_filtering))
6226 continue;
6227 break;
6228 case MSR_IA32_RTIT_OUTPUT_BASE:
6229 case MSR_IA32_RTIT_OUTPUT_MASK:
7b874c26 6230 if (!kvm_cpu_cap_has(X86_FEATURE_INTEL_PT) ||
bf8c55d8
CP
6231 (!intel_pt_validate_hw_cap(PT_CAP_topa_output) &&
6232 !intel_pt_validate_hw_cap(PT_CAP_single_range_output)))
6233 continue;
6234 break;
7cb85fc4 6235 case MSR_IA32_RTIT_ADDR0_A ... MSR_IA32_RTIT_ADDR3_B:
7b874c26 6236 if (!kvm_cpu_cap_has(X86_FEATURE_INTEL_PT) ||
7a5ee6ed 6237 msrs_to_save_all[i] - MSR_IA32_RTIT_ADDR0_A >=
bf8c55d8
CP
6238 intel_pt_validate_hw_cap(PT_CAP_num_address_ranges) * 2)
6239 continue;
6240 break;
cf05a67b 6241 case MSR_ARCH_PERFMON_PERFCTR0 ... MSR_ARCH_PERFMON_PERFCTR0 + 17:
7a5ee6ed 6242 if (msrs_to_save_all[i] - MSR_ARCH_PERFMON_PERFCTR0 >=
24c29b7a
PB
6243 min(INTEL_PMC_MAX_GENERIC, x86_pmu.num_counters_gp))
6244 continue;
6245 break;
cf05a67b 6246 case MSR_ARCH_PERFMON_EVENTSEL0 ... MSR_ARCH_PERFMON_EVENTSEL0 + 17:
7a5ee6ed 6247 if (msrs_to_save_all[i] - MSR_ARCH_PERFMON_EVENTSEL0 >=
24c29b7a
PB
6248 min(INTEL_PMC_MAX_GENERIC, x86_pmu.num_counters_gp))
6249 continue;
7cb85fc4 6250 break;
93c4adc7
PB
6251 default:
6252 break;
6253 }
6254
7a5ee6ed 6255 msrs_to_save[num_msrs_to_save++] = msrs_to_save_all[i];
043405e1 6256 }
62ef68bb 6257
7a5ee6ed 6258 for (i = 0; i < ARRAY_SIZE(emulated_msrs_all); i++) {
b3646477 6259 if (!static_call(kvm_x86_has_emulated_msr)(NULL, emulated_msrs_all[i]))
bc226f07 6260 continue;
62ef68bb 6261
7a5ee6ed 6262 emulated_msrs[num_emulated_msrs++] = emulated_msrs_all[i];
62ef68bb 6263 }
801e459a 6264
7a5ee6ed 6265 for (i = 0; i < ARRAY_SIZE(msr_based_features_all); i++) {
801e459a
TL
6266 struct kvm_msr_entry msr;
6267
7a5ee6ed 6268 msr.index = msr_based_features_all[i];
66421c1e 6269 if (kvm_get_msr_feature(&msr))
801e459a
TL
6270 continue;
6271
7a5ee6ed 6272 msr_based_features[num_msr_based_features++] = msr_based_features_all[i];
801e459a 6273 }
043405e1
CO
6274}
6275
bda9020e
MT
6276static int vcpu_mmio_write(struct kvm_vcpu *vcpu, gpa_t addr, int len,
6277 const void *v)
bbd9b64e 6278{
70252a10
AK
6279 int handled = 0;
6280 int n;
6281
6282 do {
6283 n = min(len, 8);
bce87cce 6284 if (!(lapic_in_kernel(vcpu) &&
e32edf4f
NN
6285 !kvm_iodevice_write(vcpu, &vcpu->arch.apic->dev, addr, n, v))
6286 && kvm_io_bus_write(vcpu, KVM_MMIO_BUS, addr, n, v))
70252a10
AK
6287 break;
6288 handled += n;
6289 addr += n;
6290 len -= n;
6291 v += n;
6292 } while (len);
bbd9b64e 6293
70252a10 6294 return handled;
bbd9b64e
CO
6295}
6296
bda9020e 6297static int vcpu_mmio_read(struct kvm_vcpu *vcpu, gpa_t addr, int len, void *v)
bbd9b64e 6298{
70252a10
AK
6299 int handled = 0;
6300 int n;
6301
6302 do {
6303 n = min(len, 8);
bce87cce 6304 if (!(lapic_in_kernel(vcpu) &&
e32edf4f
NN
6305 !kvm_iodevice_read(vcpu, &vcpu->arch.apic->dev,
6306 addr, n, v))
6307 && kvm_io_bus_read(vcpu, KVM_MMIO_BUS, addr, n, v))
70252a10 6308 break;
e39d200f 6309 trace_kvm_mmio(KVM_TRACE_MMIO_READ, n, addr, v);
70252a10
AK
6310 handled += n;
6311 addr += n;
6312 len -= n;
6313 v += n;
6314 } while (len);
bbd9b64e 6315
70252a10 6316 return handled;
bbd9b64e
CO
6317}
6318
2dafc6c2
GN
6319static void kvm_set_segment(struct kvm_vcpu *vcpu,
6320 struct kvm_segment *var, int seg)
6321{
b3646477 6322 static_call(kvm_x86_set_segment)(vcpu, var, seg);
2dafc6c2
GN
6323}
6324
6325void kvm_get_segment(struct kvm_vcpu *vcpu,
6326 struct kvm_segment *var, int seg)
6327{
b3646477 6328 static_call(kvm_x86_get_segment)(vcpu, var, seg);
2dafc6c2
GN
6329}
6330
54987b7a
PB
6331gpa_t translate_nested_gpa(struct kvm_vcpu *vcpu, gpa_t gpa, u32 access,
6332 struct x86_exception *exception)
02f59dc9
JR
6333{
6334 gpa_t t_gpa;
02f59dc9
JR
6335
6336 BUG_ON(!mmu_is_nested(vcpu));
6337
6338 /* NPT walks are always user-walks */
6339 access |= PFERR_USER_MASK;
44dd3ffa 6340 t_gpa = vcpu->arch.mmu->gva_to_gpa(vcpu, gpa, access, exception);
02f59dc9
JR
6341
6342 return t_gpa;
6343}
6344
ab9ae313
AK
6345gpa_t kvm_mmu_gva_to_gpa_read(struct kvm_vcpu *vcpu, gva_t gva,
6346 struct x86_exception *exception)
1871c602 6347{
b3646477 6348 u32 access = (static_call(kvm_x86_get_cpl)(vcpu) == 3) ? PFERR_USER_MASK : 0;
ab9ae313 6349 return vcpu->arch.walk_mmu->gva_to_gpa(vcpu, gva, access, exception);
1871c602 6350}
54f958cd 6351EXPORT_SYMBOL_GPL(kvm_mmu_gva_to_gpa_read);
1871c602 6352
ab9ae313
AK
6353 gpa_t kvm_mmu_gva_to_gpa_fetch(struct kvm_vcpu *vcpu, gva_t gva,
6354 struct x86_exception *exception)
1871c602 6355{
b3646477 6356 u32 access = (static_call(kvm_x86_get_cpl)(vcpu) == 3) ? PFERR_USER_MASK : 0;
1871c602 6357 access |= PFERR_FETCH_MASK;
ab9ae313 6358 return vcpu->arch.walk_mmu->gva_to_gpa(vcpu, gva, access, exception);
1871c602
GN
6359}
6360
ab9ae313
AK
6361gpa_t kvm_mmu_gva_to_gpa_write(struct kvm_vcpu *vcpu, gva_t gva,
6362 struct x86_exception *exception)
1871c602 6363{
b3646477 6364 u32 access = (static_call(kvm_x86_get_cpl)(vcpu) == 3) ? PFERR_USER_MASK : 0;
1871c602 6365 access |= PFERR_WRITE_MASK;
ab9ae313 6366 return vcpu->arch.walk_mmu->gva_to_gpa(vcpu, gva, access, exception);
1871c602 6367}
54f958cd 6368EXPORT_SYMBOL_GPL(kvm_mmu_gva_to_gpa_write);
1871c602
GN
6369
6370/* uses this to access any guest's mapped memory without checking CPL */
ab9ae313
AK
6371gpa_t kvm_mmu_gva_to_gpa_system(struct kvm_vcpu *vcpu, gva_t gva,
6372 struct x86_exception *exception)
1871c602 6373{
ab9ae313 6374 return vcpu->arch.walk_mmu->gva_to_gpa(vcpu, gva, 0, exception);
1871c602
GN
6375}
6376
6377static int kvm_read_guest_virt_helper(gva_t addr, void *val, unsigned int bytes,
6378 struct kvm_vcpu *vcpu, u32 access,
bcc55cba 6379 struct x86_exception *exception)
bbd9b64e
CO
6380{
6381 void *data = val;
10589a46 6382 int r = X86EMUL_CONTINUE;
bbd9b64e
CO
6383
6384 while (bytes) {
14dfe855 6385 gpa_t gpa = vcpu->arch.walk_mmu->gva_to_gpa(vcpu, addr, access,
ab9ae313 6386 exception);
bbd9b64e 6387 unsigned offset = addr & (PAGE_SIZE-1);
77c2002e 6388 unsigned toread = min(bytes, (unsigned)PAGE_SIZE - offset);
bbd9b64e
CO
6389 int ret;
6390
bcc55cba 6391 if (gpa == UNMAPPED_GVA)
ab9ae313 6392 return X86EMUL_PROPAGATE_FAULT;
54bf36aa
PB
6393 ret = kvm_vcpu_read_guest_page(vcpu, gpa >> PAGE_SHIFT, data,
6394 offset, toread);
10589a46 6395 if (ret < 0) {
c3cd7ffa 6396 r = X86EMUL_IO_NEEDED;
10589a46
MT
6397 goto out;
6398 }
bbd9b64e 6399
77c2002e
IE
6400 bytes -= toread;
6401 data += toread;
6402 addr += toread;
bbd9b64e 6403 }
10589a46 6404out:
10589a46 6405 return r;
bbd9b64e 6406}
77c2002e 6407
1871c602 6408/* used for instruction fetching */
0f65dd70
AK
6409static int kvm_fetch_guest_virt(struct x86_emulate_ctxt *ctxt,
6410 gva_t addr, void *val, unsigned int bytes,
bcc55cba 6411 struct x86_exception *exception)
1871c602 6412{
0f65dd70 6413 struct kvm_vcpu *vcpu = emul_to_vcpu(ctxt);
b3646477 6414 u32 access = (static_call(kvm_x86_get_cpl)(vcpu) == 3) ? PFERR_USER_MASK : 0;
44583cba
PB
6415 unsigned offset;
6416 int ret;
0f65dd70 6417
44583cba
PB
6418 /* Inline kvm_read_guest_virt_helper for speed. */
6419 gpa_t gpa = vcpu->arch.walk_mmu->gva_to_gpa(vcpu, addr, access|PFERR_FETCH_MASK,
6420 exception);
6421 if (unlikely(gpa == UNMAPPED_GVA))
6422 return X86EMUL_PROPAGATE_FAULT;
6423
6424 offset = addr & (PAGE_SIZE-1);
6425 if (WARN_ON(offset + bytes > PAGE_SIZE))
6426 bytes = (unsigned)PAGE_SIZE - offset;
54bf36aa
PB
6427 ret = kvm_vcpu_read_guest_page(vcpu, gpa >> PAGE_SHIFT, val,
6428 offset, bytes);
44583cba
PB
6429 if (unlikely(ret < 0))
6430 return X86EMUL_IO_NEEDED;
6431
6432 return X86EMUL_CONTINUE;
1871c602
GN
6433}
6434
ce14e868 6435int kvm_read_guest_virt(struct kvm_vcpu *vcpu,
0f65dd70 6436 gva_t addr, void *val, unsigned int bytes,
bcc55cba 6437 struct x86_exception *exception)
1871c602 6438{
b3646477 6439 u32 access = (static_call(kvm_x86_get_cpl)(vcpu) == 3) ? PFERR_USER_MASK : 0;
0f65dd70 6440
353c0956
PB
6441 /*
6442 * FIXME: this should call handle_emulation_failure if X86EMUL_IO_NEEDED
6443 * is returned, but our callers are not ready for that and they blindly
6444 * call kvm_inject_page_fault. Ensure that they at least do not leak
6445 * uninitialized kernel stack memory into cr2 and error code.
6446 */
6447 memset(exception, 0, sizeof(*exception));
1871c602 6448 return kvm_read_guest_virt_helper(addr, val, bytes, vcpu, access,
bcc55cba 6449 exception);
1871c602 6450}
064aea77 6451EXPORT_SYMBOL_GPL(kvm_read_guest_virt);
1871c602 6452
ce14e868
PB
6453static int emulator_read_std(struct x86_emulate_ctxt *ctxt,
6454 gva_t addr, void *val, unsigned int bytes,
3c9fa24c 6455 struct x86_exception *exception, bool system)
1871c602 6456{
0f65dd70 6457 struct kvm_vcpu *vcpu = emul_to_vcpu(ctxt);
3c9fa24c
PB
6458 u32 access = 0;
6459
b3646477 6460 if (!system && static_call(kvm_x86_get_cpl)(vcpu) == 3)
3c9fa24c
PB
6461 access |= PFERR_USER_MASK;
6462
6463 return kvm_read_guest_virt_helper(addr, val, bytes, vcpu, access, exception);
1871c602
GN
6464}
6465
7a036a6f
RK
6466static int kvm_read_guest_phys_system(struct x86_emulate_ctxt *ctxt,
6467 unsigned long addr, void *val, unsigned int bytes)
6468{
6469 struct kvm_vcpu *vcpu = emul_to_vcpu(ctxt);
6470 int r = kvm_vcpu_read_guest(vcpu, addr, val, bytes);
6471
6472 return r < 0 ? X86EMUL_IO_NEEDED : X86EMUL_CONTINUE;
6473}
6474
ce14e868
PB
6475static int kvm_write_guest_virt_helper(gva_t addr, void *val, unsigned int bytes,
6476 struct kvm_vcpu *vcpu, u32 access,
6477 struct x86_exception *exception)
77c2002e
IE
6478{
6479 void *data = val;
6480 int r = X86EMUL_CONTINUE;
6481
6482 while (bytes) {
14dfe855 6483 gpa_t gpa = vcpu->arch.walk_mmu->gva_to_gpa(vcpu, addr,
ce14e868 6484 access,
ab9ae313 6485 exception);
77c2002e
IE
6486 unsigned offset = addr & (PAGE_SIZE-1);
6487 unsigned towrite = min(bytes, (unsigned)PAGE_SIZE - offset);
6488 int ret;
6489
bcc55cba 6490 if (gpa == UNMAPPED_GVA)
ab9ae313 6491 return X86EMUL_PROPAGATE_FAULT;
54bf36aa 6492 ret = kvm_vcpu_write_guest(vcpu, gpa, data, towrite);
77c2002e 6493 if (ret < 0) {
c3cd7ffa 6494 r = X86EMUL_IO_NEEDED;
77c2002e
IE
6495 goto out;
6496 }
6497
6498 bytes -= towrite;
6499 data += towrite;
6500 addr += towrite;
6501 }
6502out:
6503 return r;
6504}
ce14e868
PB
6505
6506static int emulator_write_std(struct x86_emulate_ctxt *ctxt, gva_t addr, void *val,
3c9fa24c
PB
6507 unsigned int bytes, struct x86_exception *exception,
6508 bool system)
ce14e868
PB
6509{
6510 struct kvm_vcpu *vcpu = emul_to_vcpu(ctxt);
3c9fa24c
PB
6511 u32 access = PFERR_WRITE_MASK;
6512
b3646477 6513 if (!system && static_call(kvm_x86_get_cpl)(vcpu) == 3)
3c9fa24c 6514 access |= PFERR_USER_MASK;
ce14e868
PB
6515
6516 return kvm_write_guest_virt_helper(addr, val, bytes, vcpu,
3c9fa24c 6517 access, exception);
ce14e868
PB
6518}
6519
6520int kvm_write_guest_virt_system(struct kvm_vcpu *vcpu, gva_t addr, void *val,
6521 unsigned int bytes, struct x86_exception *exception)
6522{
c595ceee
PB
6523 /* kvm_write_guest_virt_system can pull in tons of pages. */
6524 vcpu->arch.l1tf_flush_l1d = true;
6525
ce14e868
PB
6526 return kvm_write_guest_virt_helper(addr, val, bytes, vcpu,
6527 PFERR_WRITE_MASK, exception);
6528}
6a4d7550 6529EXPORT_SYMBOL_GPL(kvm_write_guest_virt_system);
77c2002e 6530
082d06ed
WL
6531int handle_ud(struct kvm_vcpu *vcpu)
6532{
b3dc0695 6533 static const char kvm_emulate_prefix[] = { __KVM_EMULATE_PREFIX };
6c86eedc 6534 int emul_type = EMULTYPE_TRAP_UD;
6c86eedc
WL
6535 char sig[5]; /* ud2; .ascii "kvm" */
6536 struct x86_exception e;
6537
b3646477 6538 if (unlikely(!static_call(kvm_x86_can_emulate_instruction)(vcpu, NULL, 0)))
09e3e2a1
SC
6539 return 1;
6540
6c86eedc 6541 if (force_emulation_prefix &&
3c9fa24c
PB
6542 kvm_read_guest_virt(vcpu, kvm_get_linear_rip(vcpu),
6543 sig, sizeof(sig), &e) == 0 &&
b3dc0695 6544 memcmp(sig, kvm_emulate_prefix, sizeof(sig)) == 0) {
6c86eedc 6545 kvm_rip_write(vcpu, kvm_rip_read(vcpu) + sizeof(sig));
b4000606 6546 emul_type = EMULTYPE_TRAP_UD_FORCED;
6c86eedc 6547 }
082d06ed 6548
60fc3d02 6549 return kvm_emulate_instruction(vcpu, emul_type);
082d06ed
WL
6550}
6551EXPORT_SYMBOL_GPL(handle_ud);
6552
0f89b207
TL
6553static int vcpu_is_mmio_gpa(struct kvm_vcpu *vcpu, unsigned long gva,
6554 gpa_t gpa, bool write)
6555{
6556 /* For APIC access vmexit */
6557 if ((gpa & PAGE_MASK) == APIC_DEFAULT_PHYS_BASE)
6558 return 1;
6559
6560 if (vcpu_match_mmio_gpa(vcpu, gpa)) {
6561 trace_vcpu_match_mmio(gva, gpa, write, true);
6562 return 1;
6563 }
6564
6565 return 0;
6566}
6567
af7cc7d1
XG
6568static int vcpu_mmio_gva_to_gpa(struct kvm_vcpu *vcpu, unsigned long gva,
6569 gpa_t *gpa, struct x86_exception *exception,
6570 bool write)
6571{
b3646477 6572 u32 access = ((static_call(kvm_x86_get_cpl)(vcpu) == 3) ? PFERR_USER_MASK : 0)
97d64b78 6573 | (write ? PFERR_WRITE_MASK : 0);
af7cc7d1 6574
be94f6b7
HH
6575 /*
6576 * currently PKRU is only applied to ept enabled guest so
6577 * there is no pkey in EPT page table for L1 guest or EPT
6578 * shadow page table for L2 guest.
6579 */
908b7d43
SC
6580 if (vcpu_match_mmio_gva(vcpu, gva) && (!is_paging(vcpu) ||
6581 !permission_fault(vcpu, vcpu->arch.walk_mmu,
6582 vcpu->arch.mmio_access, 0, access))) {
bebb106a
XG
6583 *gpa = vcpu->arch.mmio_gfn << PAGE_SHIFT |
6584 (gva & (PAGE_SIZE - 1));
4f022648 6585 trace_vcpu_match_mmio(gva, *gpa, write, false);
bebb106a
XG
6586 return 1;
6587 }
6588
af7cc7d1
XG
6589 *gpa = vcpu->arch.walk_mmu->gva_to_gpa(vcpu, gva, access, exception);
6590
6591 if (*gpa == UNMAPPED_GVA)
6592 return -1;
6593
0f89b207 6594 return vcpu_is_mmio_gpa(vcpu, gva, *gpa, write);
af7cc7d1
XG
6595}
6596
3200f405 6597int emulator_write_phys(struct kvm_vcpu *vcpu, gpa_t gpa,
bcc55cba 6598 const void *val, int bytes)
bbd9b64e
CO
6599{
6600 int ret;
6601
54bf36aa 6602 ret = kvm_vcpu_write_guest(vcpu, gpa, val, bytes);
9f811285 6603 if (ret < 0)
bbd9b64e 6604 return 0;
0eb05bf2 6605 kvm_page_track_write(vcpu, gpa, val, bytes);
bbd9b64e
CO
6606 return 1;
6607}
6608
77d197b2
XG
6609struct read_write_emulator_ops {
6610 int (*read_write_prepare)(struct kvm_vcpu *vcpu, void *val,
6611 int bytes);
6612 int (*read_write_emulate)(struct kvm_vcpu *vcpu, gpa_t gpa,
6613 void *val, int bytes);
6614 int (*read_write_mmio)(struct kvm_vcpu *vcpu, gpa_t gpa,
6615 int bytes, void *val);
6616 int (*read_write_exit_mmio)(struct kvm_vcpu *vcpu, gpa_t gpa,
6617 void *val, int bytes);
6618 bool write;
6619};
6620
6621static int read_prepare(struct kvm_vcpu *vcpu, void *val, int bytes)
6622{
6623 if (vcpu->mmio_read_completed) {
77d197b2 6624 trace_kvm_mmio(KVM_TRACE_MMIO_READ, bytes,
e39d200f 6625 vcpu->mmio_fragments[0].gpa, val);
77d197b2
XG
6626 vcpu->mmio_read_completed = 0;
6627 return 1;
6628 }
6629
6630 return 0;
6631}
6632
6633static int read_emulate(struct kvm_vcpu *vcpu, gpa_t gpa,
6634 void *val, int bytes)
6635{
54bf36aa 6636 return !kvm_vcpu_read_guest(vcpu, gpa, val, bytes);
77d197b2
XG
6637}
6638
6639static int write_emulate(struct kvm_vcpu *vcpu, gpa_t gpa,
6640 void *val, int bytes)
6641{
6642 return emulator_write_phys(vcpu, gpa, val, bytes);
6643}
6644
6645static int write_mmio(struct kvm_vcpu *vcpu, gpa_t gpa, int bytes, void *val)
6646{
e39d200f 6647 trace_kvm_mmio(KVM_TRACE_MMIO_WRITE, bytes, gpa, val);
77d197b2
XG
6648 return vcpu_mmio_write(vcpu, gpa, bytes, val);
6649}
6650
6651static int read_exit_mmio(struct kvm_vcpu *vcpu, gpa_t gpa,
6652 void *val, int bytes)
6653{
e39d200f 6654 trace_kvm_mmio(KVM_TRACE_MMIO_READ_UNSATISFIED, bytes, gpa, NULL);
77d197b2
XG
6655 return X86EMUL_IO_NEEDED;
6656}
6657
6658static int write_exit_mmio(struct kvm_vcpu *vcpu, gpa_t gpa,
6659 void *val, int bytes)
6660{
f78146b0
AK
6661 struct kvm_mmio_fragment *frag = &vcpu->mmio_fragments[0];
6662
87da7e66 6663 memcpy(vcpu->run->mmio.data, frag->data, min(8u, frag->len));
77d197b2
XG
6664 return X86EMUL_CONTINUE;
6665}
6666
0fbe9b0b 6667static const struct read_write_emulator_ops read_emultor = {
77d197b2
XG
6668 .read_write_prepare = read_prepare,
6669 .read_write_emulate = read_emulate,
6670 .read_write_mmio = vcpu_mmio_read,
6671 .read_write_exit_mmio = read_exit_mmio,
6672};
6673
0fbe9b0b 6674static const struct read_write_emulator_ops write_emultor = {
77d197b2
XG
6675 .read_write_emulate = write_emulate,
6676 .read_write_mmio = write_mmio,
6677 .read_write_exit_mmio = write_exit_mmio,
6678 .write = true,
6679};
6680
22388a3c
XG
6681static int emulator_read_write_onepage(unsigned long addr, void *val,
6682 unsigned int bytes,
6683 struct x86_exception *exception,
6684 struct kvm_vcpu *vcpu,
0fbe9b0b 6685 const struct read_write_emulator_ops *ops)
bbd9b64e 6686{
af7cc7d1
XG
6687 gpa_t gpa;
6688 int handled, ret;
22388a3c 6689 bool write = ops->write;
f78146b0 6690 struct kvm_mmio_fragment *frag;
c9b8b07c 6691 struct x86_emulate_ctxt *ctxt = vcpu->arch.emulate_ctxt;
0f89b207
TL
6692
6693 /*
6694 * If the exit was due to a NPF we may already have a GPA.
6695 * If the GPA is present, use it to avoid the GVA to GPA table walk.
6696 * Note, this cannot be used on string operations since string
6697 * operation using rep will only have the initial GPA from the NPF
6698 * occurred.
6699 */
744e699c
SC
6700 if (ctxt->gpa_available && emulator_can_use_gpa(ctxt) &&
6701 (addr & ~PAGE_MASK) == (ctxt->gpa_val & ~PAGE_MASK)) {
6702 gpa = ctxt->gpa_val;
618232e2
BS
6703 ret = vcpu_is_mmio_gpa(vcpu, addr, gpa, write);
6704 } else {
6705 ret = vcpu_mmio_gva_to_gpa(vcpu, addr, &gpa, exception, write);
6706 if (ret < 0)
6707 return X86EMUL_PROPAGATE_FAULT;
0f89b207 6708 }
10589a46 6709
618232e2 6710 if (!ret && ops->read_write_emulate(vcpu, gpa, val, bytes))
bbd9b64e
CO
6711 return X86EMUL_CONTINUE;
6712
bbd9b64e
CO
6713 /*
6714 * Is this MMIO handled locally?
6715 */
22388a3c 6716 handled = ops->read_write_mmio(vcpu, gpa, bytes, val);
70252a10 6717 if (handled == bytes)
bbd9b64e 6718 return X86EMUL_CONTINUE;
bbd9b64e 6719
70252a10
AK
6720 gpa += handled;
6721 bytes -= handled;
6722 val += handled;
6723
87da7e66
XG
6724 WARN_ON(vcpu->mmio_nr_fragments >= KVM_MAX_MMIO_FRAGMENTS);
6725 frag = &vcpu->mmio_fragments[vcpu->mmio_nr_fragments++];
6726 frag->gpa = gpa;
6727 frag->data = val;
6728 frag->len = bytes;
f78146b0 6729 return X86EMUL_CONTINUE;
bbd9b64e
CO
6730}
6731
52eb5a6d
XL
6732static int emulator_read_write(struct x86_emulate_ctxt *ctxt,
6733 unsigned long addr,
22388a3c
XG
6734 void *val, unsigned int bytes,
6735 struct x86_exception *exception,
0fbe9b0b 6736 const struct read_write_emulator_ops *ops)
bbd9b64e 6737{
0f65dd70 6738 struct kvm_vcpu *vcpu = emul_to_vcpu(ctxt);
f78146b0
AK
6739 gpa_t gpa;
6740 int rc;
6741
6742 if (ops->read_write_prepare &&
6743 ops->read_write_prepare(vcpu, val, bytes))
6744 return X86EMUL_CONTINUE;
6745
6746 vcpu->mmio_nr_fragments = 0;
0f65dd70 6747
bbd9b64e
CO
6748 /* Crossing a page boundary? */
6749 if (((addr + bytes - 1) ^ addr) & PAGE_MASK) {
f78146b0 6750 int now;
bbd9b64e
CO
6751
6752 now = -addr & ~PAGE_MASK;
22388a3c
XG
6753 rc = emulator_read_write_onepage(addr, val, now, exception,
6754 vcpu, ops);
6755
bbd9b64e
CO
6756 if (rc != X86EMUL_CONTINUE)
6757 return rc;
6758 addr += now;
bac15531
NA
6759 if (ctxt->mode != X86EMUL_MODE_PROT64)
6760 addr = (u32)addr;
bbd9b64e
CO
6761 val += now;
6762 bytes -= now;
6763 }
22388a3c 6764
f78146b0
AK
6765 rc = emulator_read_write_onepage(addr, val, bytes, exception,
6766 vcpu, ops);
6767 if (rc != X86EMUL_CONTINUE)
6768 return rc;
6769
6770 if (!vcpu->mmio_nr_fragments)
6771 return rc;
6772
6773 gpa = vcpu->mmio_fragments[0].gpa;
6774
6775 vcpu->mmio_needed = 1;
6776 vcpu->mmio_cur_fragment = 0;
6777
87da7e66 6778 vcpu->run->mmio.len = min(8u, vcpu->mmio_fragments[0].len);
f78146b0
AK
6779 vcpu->run->mmio.is_write = vcpu->mmio_is_write = ops->write;
6780 vcpu->run->exit_reason = KVM_EXIT_MMIO;
6781 vcpu->run->mmio.phys_addr = gpa;
6782
6783 return ops->read_write_exit_mmio(vcpu, gpa, val, bytes);
22388a3c
XG
6784}
6785
6786static int emulator_read_emulated(struct x86_emulate_ctxt *ctxt,
6787 unsigned long addr,
6788 void *val,
6789 unsigned int bytes,
6790 struct x86_exception *exception)
6791{
6792 return emulator_read_write(ctxt, addr, val, bytes,
6793 exception, &read_emultor);
6794}
6795
52eb5a6d 6796static int emulator_write_emulated(struct x86_emulate_ctxt *ctxt,
22388a3c
XG
6797 unsigned long addr,
6798 const void *val,
6799 unsigned int bytes,
6800 struct x86_exception *exception)
6801{
6802 return emulator_read_write(ctxt, addr, (void *)val, bytes,
6803 exception, &write_emultor);
bbd9b64e 6804}
bbd9b64e 6805
daea3e73
AK
6806#define CMPXCHG_TYPE(t, ptr, old, new) \
6807 (cmpxchg((t *)(ptr), *(t *)(old), *(t *)(new)) == *(t *)(old))
6808
6809#ifdef CONFIG_X86_64
6810# define CMPXCHG64(ptr, old, new) CMPXCHG_TYPE(u64, ptr, old, new)
6811#else
6812# define CMPXCHG64(ptr, old, new) \
9749a6c0 6813 (cmpxchg64((u64 *)(ptr), *(u64 *)(old), *(u64 *)(new)) == *(u64 *)(old))
daea3e73
AK
6814#endif
6815
0f65dd70
AK
6816static int emulator_cmpxchg_emulated(struct x86_emulate_ctxt *ctxt,
6817 unsigned long addr,
bbd9b64e
CO
6818 const void *old,
6819 const void *new,
6820 unsigned int bytes,
0f65dd70 6821 struct x86_exception *exception)
bbd9b64e 6822{
42e35f80 6823 struct kvm_host_map map;
0f65dd70 6824 struct kvm_vcpu *vcpu = emul_to_vcpu(ctxt);
9de6fe3c 6825 u64 page_line_mask;
daea3e73 6826 gpa_t gpa;
daea3e73
AK
6827 char *kaddr;
6828 bool exchanged;
2bacc55c 6829
daea3e73
AK
6830 /* guests cmpxchg8b have to be emulated atomically */
6831 if (bytes > 8 || (bytes & (bytes - 1)))
6832 goto emul_write;
10589a46 6833
daea3e73 6834 gpa = kvm_mmu_gva_to_gpa_write(vcpu, addr, NULL);
2bacc55c 6835
daea3e73
AK
6836 if (gpa == UNMAPPED_GVA ||
6837 (gpa & PAGE_MASK) == APIC_DEFAULT_PHYS_BASE)
6838 goto emul_write;
2bacc55c 6839
9de6fe3c
XL
6840 /*
6841 * Emulate the atomic as a straight write to avoid #AC if SLD is
6842 * enabled in the host and the access splits a cache line.
6843 */
6844 if (boot_cpu_has(X86_FEATURE_SPLIT_LOCK_DETECT))
6845 page_line_mask = ~(cache_line_size() - 1);
6846 else
6847 page_line_mask = PAGE_MASK;
6848
6849 if (((gpa + bytes - 1) & page_line_mask) != (gpa & page_line_mask))
daea3e73 6850 goto emul_write;
72dc67a6 6851
42e35f80 6852 if (kvm_vcpu_map(vcpu, gpa_to_gfn(gpa), &map))
c19b8bd6 6853 goto emul_write;
72dc67a6 6854
42e35f80
KA
6855 kaddr = map.hva + offset_in_page(gpa);
6856
daea3e73
AK
6857 switch (bytes) {
6858 case 1:
6859 exchanged = CMPXCHG_TYPE(u8, kaddr, old, new);
6860 break;
6861 case 2:
6862 exchanged = CMPXCHG_TYPE(u16, kaddr, old, new);
6863 break;
6864 case 4:
6865 exchanged = CMPXCHG_TYPE(u32, kaddr, old, new);
6866 break;
6867 case 8:
6868 exchanged = CMPXCHG64(kaddr, old, new);
6869 break;
6870 default:
6871 BUG();
2bacc55c 6872 }
42e35f80
KA
6873
6874 kvm_vcpu_unmap(vcpu, &map, true);
daea3e73
AK
6875
6876 if (!exchanged)
6877 return X86EMUL_CMPXCHG_FAILED;
6878
0eb05bf2 6879 kvm_page_track_write(vcpu, gpa, new, bytes);
8f6abd06
GN
6880
6881 return X86EMUL_CONTINUE;
4a5f48f6 6882
3200f405 6883emul_write:
daea3e73 6884 printk_once(KERN_WARNING "kvm: emulating exchange as write\n");
2bacc55c 6885
0f65dd70 6886 return emulator_write_emulated(ctxt, addr, new, bytes, exception);
bbd9b64e
CO
6887}
6888
cf8f70bf
GN
6889static int kernel_pio(struct kvm_vcpu *vcpu, void *pd)
6890{
cbfc6c91 6891 int r = 0, i;
cf8f70bf 6892
cbfc6c91
WL
6893 for (i = 0; i < vcpu->arch.pio.count; i++) {
6894 if (vcpu->arch.pio.in)
6895 r = kvm_io_bus_read(vcpu, KVM_PIO_BUS, vcpu->arch.pio.port,
6896 vcpu->arch.pio.size, pd);
6897 else
6898 r = kvm_io_bus_write(vcpu, KVM_PIO_BUS,
6899 vcpu->arch.pio.port, vcpu->arch.pio.size,
6900 pd);
6901 if (r)
6902 break;
6903 pd += vcpu->arch.pio.size;
6904 }
cf8f70bf
GN
6905 return r;
6906}
6907
6f6fbe98
XG
6908static int emulator_pio_in_out(struct kvm_vcpu *vcpu, int size,
6909 unsigned short port, void *val,
6910 unsigned int count, bool in)
cf8f70bf 6911{
cf8f70bf 6912 vcpu->arch.pio.port = port;
6f6fbe98 6913 vcpu->arch.pio.in = in;
7972995b 6914 vcpu->arch.pio.count = count;
cf8f70bf
GN
6915 vcpu->arch.pio.size = size;
6916
6917 if (!kernel_pio(vcpu, vcpu->arch.pio_data)) {
7972995b 6918 vcpu->arch.pio.count = 0;
cf8f70bf
GN
6919 return 1;
6920 }
6921
6922 vcpu->run->exit_reason = KVM_EXIT_IO;
6f6fbe98 6923 vcpu->run->io.direction = in ? KVM_EXIT_IO_IN : KVM_EXIT_IO_OUT;
cf8f70bf
GN
6924 vcpu->run->io.size = size;
6925 vcpu->run->io.data_offset = KVM_PIO_PAGE_OFFSET * PAGE_SIZE;
6926 vcpu->run->io.count = count;
6927 vcpu->run->io.port = port;
6928
6929 return 0;
6930}
6931
2e3bb4d8
SC
6932static int emulator_pio_in(struct kvm_vcpu *vcpu, int size,
6933 unsigned short port, void *val, unsigned int count)
cf8f70bf 6934{
6f6fbe98 6935 int ret;
ca1d4a9e 6936
6f6fbe98
XG
6937 if (vcpu->arch.pio.count)
6938 goto data_avail;
cf8f70bf 6939
cbfc6c91
WL
6940 memset(vcpu->arch.pio_data, 0, size * count);
6941
6f6fbe98
XG
6942 ret = emulator_pio_in_out(vcpu, size, port, val, count, true);
6943 if (ret) {
6944data_avail:
6945 memcpy(val, vcpu->arch.pio_data, size * count);
1171903d 6946 trace_kvm_pio(KVM_PIO_IN, port, size, count, vcpu->arch.pio_data);
7972995b 6947 vcpu->arch.pio.count = 0;
cf8f70bf
GN
6948 return 1;
6949 }
6950
cf8f70bf
GN
6951 return 0;
6952}
6953
2e3bb4d8
SC
6954static int emulator_pio_in_emulated(struct x86_emulate_ctxt *ctxt,
6955 int size, unsigned short port, void *val,
6956 unsigned int count)
6f6fbe98 6957{
2e3bb4d8 6958 return emulator_pio_in(emul_to_vcpu(ctxt), size, port, val, count);
6f6fbe98 6959
2e3bb4d8 6960}
6f6fbe98 6961
2e3bb4d8
SC
6962static int emulator_pio_out(struct kvm_vcpu *vcpu, int size,
6963 unsigned short port, const void *val,
6964 unsigned int count)
6965{
6f6fbe98 6966 memcpy(vcpu->arch.pio_data, val, size * count);
1171903d 6967 trace_kvm_pio(KVM_PIO_OUT, port, size, count, vcpu->arch.pio_data);
6f6fbe98
XG
6968 return emulator_pio_in_out(vcpu, size, port, (void *)val, count, false);
6969}
6970
2e3bb4d8
SC
6971static int emulator_pio_out_emulated(struct x86_emulate_ctxt *ctxt,
6972 int size, unsigned short port,
6973 const void *val, unsigned int count)
6974{
6975 return emulator_pio_out(emul_to_vcpu(ctxt), size, port, val, count);
6976}
6977
bbd9b64e
CO
6978static unsigned long get_segment_base(struct kvm_vcpu *vcpu, int seg)
6979{
b3646477 6980 return static_call(kvm_x86_get_segment_base)(vcpu, seg);
bbd9b64e
CO
6981}
6982
3cb16fe7 6983static void emulator_invlpg(struct x86_emulate_ctxt *ctxt, ulong address)
bbd9b64e 6984{
3cb16fe7 6985 kvm_mmu_invlpg(emul_to_vcpu(ctxt), address);
bbd9b64e
CO
6986}
6987
ae6a2375 6988static int kvm_emulate_wbinvd_noskip(struct kvm_vcpu *vcpu)
f5f48ee1
SY
6989{
6990 if (!need_emulate_wbinvd(vcpu))
6991 return X86EMUL_CONTINUE;
6992
b3646477 6993 if (static_call(kvm_x86_has_wbinvd_exit)()) {
2eec7343
JK
6994 int cpu = get_cpu();
6995
6996 cpumask_set_cpu(cpu, vcpu->arch.wbinvd_dirty_mask);
c2162e13 6997 on_each_cpu_mask(vcpu->arch.wbinvd_dirty_mask,
f5f48ee1 6998 wbinvd_ipi, NULL, 1);
2eec7343 6999 put_cpu();
f5f48ee1 7000 cpumask_clear(vcpu->arch.wbinvd_dirty_mask);
2eec7343
JK
7001 } else
7002 wbinvd();
f5f48ee1
SY
7003 return X86EMUL_CONTINUE;
7004}
5cb56059
JS
7005
7006int kvm_emulate_wbinvd(struct kvm_vcpu *vcpu)
7007{
6affcbed
KH
7008 kvm_emulate_wbinvd_noskip(vcpu);
7009 return kvm_skip_emulated_instruction(vcpu);
5cb56059 7010}
f5f48ee1
SY
7011EXPORT_SYMBOL_GPL(kvm_emulate_wbinvd);
7012
5cb56059
JS
7013
7014
bcaf5cc5
AK
7015static void emulator_wbinvd(struct x86_emulate_ctxt *ctxt)
7016{
5cb56059 7017 kvm_emulate_wbinvd_noskip(emul_to_vcpu(ctxt));
bcaf5cc5
AK
7018}
7019
29d6ca41
PB
7020static void emulator_get_dr(struct x86_emulate_ctxt *ctxt, int dr,
7021 unsigned long *dest)
bbd9b64e 7022{
29d6ca41 7023 kvm_get_dr(emul_to_vcpu(ctxt), dr, dest);
bbd9b64e
CO
7024}
7025
52eb5a6d
XL
7026static int emulator_set_dr(struct x86_emulate_ctxt *ctxt, int dr,
7027 unsigned long value)
bbd9b64e 7028{
338dbc97 7029
996ff542 7030 return kvm_set_dr(emul_to_vcpu(ctxt), dr, value);
bbd9b64e
CO
7031}
7032
52a46617 7033static u64 mk_cr_64(u64 curr_cr, u32 new_val)
5fdbf976 7034{
52a46617 7035 return (curr_cr & ~((1ULL << 32) - 1)) | new_val;
5fdbf976
MT
7036}
7037
717746e3 7038static unsigned long emulator_get_cr(struct x86_emulate_ctxt *ctxt, int cr)
bbd9b64e 7039{
717746e3 7040 struct kvm_vcpu *vcpu = emul_to_vcpu(ctxt);
52a46617
GN
7041 unsigned long value;
7042
7043 switch (cr) {
7044 case 0:
7045 value = kvm_read_cr0(vcpu);
7046 break;
7047 case 2:
7048 value = vcpu->arch.cr2;
7049 break;
7050 case 3:
9f8fe504 7051 value = kvm_read_cr3(vcpu);
52a46617
GN
7052 break;
7053 case 4:
7054 value = kvm_read_cr4(vcpu);
7055 break;
7056 case 8:
7057 value = kvm_get_cr8(vcpu);
7058 break;
7059 default:
a737f256 7060 kvm_err("%s: unexpected cr %u\n", __func__, cr);
52a46617
GN
7061 return 0;
7062 }
7063
7064 return value;
7065}
7066
717746e3 7067static int emulator_set_cr(struct x86_emulate_ctxt *ctxt, int cr, ulong val)
52a46617 7068{
717746e3 7069 struct kvm_vcpu *vcpu = emul_to_vcpu(ctxt);
0f12244f
GN
7070 int res = 0;
7071
52a46617
GN
7072 switch (cr) {
7073 case 0:
49a9b07e 7074 res = kvm_set_cr0(vcpu, mk_cr_64(kvm_read_cr0(vcpu), val));
52a46617
GN
7075 break;
7076 case 2:
7077 vcpu->arch.cr2 = val;
7078 break;
7079 case 3:
2390218b 7080 res = kvm_set_cr3(vcpu, val);
52a46617
GN
7081 break;
7082 case 4:
a83b29c6 7083 res = kvm_set_cr4(vcpu, mk_cr_64(kvm_read_cr4(vcpu), val));
52a46617
GN
7084 break;
7085 case 8:
eea1cff9 7086 res = kvm_set_cr8(vcpu, val);
52a46617
GN
7087 break;
7088 default:
a737f256 7089 kvm_err("%s: unexpected cr %u\n", __func__, cr);
0f12244f 7090 res = -1;
52a46617 7091 }
0f12244f
GN
7092
7093 return res;
52a46617
GN
7094}
7095
717746e3 7096static int emulator_get_cpl(struct x86_emulate_ctxt *ctxt)
9c537244 7097{
b3646477 7098 return static_call(kvm_x86_get_cpl)(emul_to_vcpu(ctxt));
9c537244
GN
7099}
7100
4bff1e86 7101static void emulator_get_gdt(struct x86_emulate_ctxt *ctxt, struct desc_ptr *dt)
2dafc6c2 7102{
b3646477 7103 static_call(kvm_x86_get_gdt)(emul_to_vcpu(ctxt), dt);
2dafc6c2
GN
7104}
7105
4bff1e86 7106static void emulator_get_idt(struct x86_emulate_ctxt *ctxt, struct desc_ptr *dt)
160ce1f1 7107{
b3646477 7108 static_call(kvm_x86_get_idt)(emul_to_vcpu(ctxt), dt);
160ce1f1
MG
7109}
7110
1ac9d0cf
AK
7111static void emulator_set_gdt(struct x86_emulate_ctxt *ctxt, struct desc_ptr *dt)
7112{
b3646477 7113 static_call(kvm_x86_set_gdt)(emul_to_vcpu(ctxt), dt);
1ac9d0cf
AK
7114}
7115
7116static void emulator_set_idt(struct x86_emulate_ctxt *ctxt, struct desc_ptr *dt)
7117{
b3646477 7118 static_call(kvm_x86_set_idt)(emul_to_vcpu(ctxt), dt);
1ac9d0cf
AK
7119}
7120
4bff1e86
AK
7121static unsigned long emulator_get_cached_segment_base(
7122 struct x86_emulate_ctxt *ctxt, int seg)
5951c442 7123{
4bff1e86 7124 return get_segment_base(emul_to_vcpu(ctxt), seg);
5951c442
GN
7125}
7126
1aa36616
AK
7127static bool emulator_get_segment(struct x86_emulate_ctxt *ctxt, u16 *selector,
7128 struct desc_struct *desc, u32 *base3,
7129 int seg)
2dafc6c2
GN
7130{
7131 struct kvm_segment var;
7132
4bff1e86 7133 kvm_get_segment(emul_to_vcpu(ctxt), &var, seg);
1aa36616 7134 *selector = var.selector;
2dafc6c2 7135
378a8b09
GN
7136 if (var.unusable) {
7137 memset(desc, 0, sizeof(*desc));
f0367ee1
RK
7138 if (base3)
7139 *base3 = 0;
2dafc6c2 7140 return false;
378a8b09 7141 }
2dafc6c2
GN
7142
7143 if (var.g)
7144 var.limit >>= 12;
7145 set_desc_limit(desc, var.limit);
7146 set_desc_base(desc, (unsigned long)var.base);
5601d05b
GN
7147#ifdef CONFIG_X86_64
7148 if (base3)
7149 *base3 = var.base >> 32;
7150#endif
2dafc6c2
GN
7151 desc->type = var.type;
7152 desc->s = var.s;
7153 desc->dpl = var.dpl;
7154 desc->p = var.present;
7155 desc->avl = var.avl;
7156 desc->l = var.l;
7157 desc->d = var.db;
7158 desc->g = var.g;
7159
7160 return true;
7161}
7162
1aa36616
AK
7163static void emulator_set_segment(struct x86_emulate_ctxt *ctxt, u16 selector,
7164 struct desc_struct *desc, u32 base3,
7165 int seg)
2dafc6c2 7166{
4bff1e86 7167 struct kvm_vcpu *vcpu = emul_to_vcpu(ctxt);
2dafc6c2
GN
7168 struct kvm_segment var;
7169
1aa36616 7170 var.selector = selector;
2dafc6c2 7171 var.base = get_desc_base(desc);
5601d05b
GN
7172#ifdef CONFIG_X86_64
7173 var.base |= ((u64)base3) << 32;
7174#endif
2dafc6c2
GN
7175 var.limit = get_desc_limit(desc);
7176 if (desc->g)
7177 var.limit = (var.limit << 12) | 0xfff;
7178 var.type = desc->type;
2dafc6c2
GN
7179 var.dpl = desc->dpl;
7180 var.db = desc->d;
7181 var.s = desc->s;
7182 var.l = desc->l;
7183 var.g = desc->g;
7184 var.avl = desc->avl;
7185 var.present = desc->p;
7186 var.unusable = !var.present;
7187 var.padding = 0;
7188
7189 kvm_set_segment(vcpu, &var, seg);
7190 return;
7191}
7192
717746e3
AK
7193static int emulator_get_msr(struct x86_emulate_ctxt *ctxt,
7194 u32 msr_index, u64 *pdata)
7195{
1ae09954
AG
7196 struct kvm_vcpu *vcpu = emul_to_vcpu(ctxt);
7197 int r;
7198
7199 r = kvm_get_msr(vcpu, msr_index, pdata);
7200
7201 if (r && kvm_get_msr_user_space(vcpu, msr_index, r)) {
7202 /* Bounce to user space */
7203 return X86EMUL_IO_NEEDED;
7204 }
7205
7206 return r;
717746e3
AK
7207}
7208
7209static int emulator_set_msr(struct x86_emulate_ctxt *ctxt,
7210 u32 msr_index, u64 data)
7211{
1ae09954
AG
7212 struct kvm_vcpu *vcpu = emul_to_vcpu(ctxt);
7213 int r;
7214
7215 r = kvm_set_msr(vcpu, msr_index, data);
7216
7217 if (r && kvm_set_msr_user_space(vcpu, msr_index, data, r)) {
7218 /* Bounce to user space */
7219 return X86EMUL_IO_NEEDED;
7220 }
7221
7222 return r;
717746e3
AK
7223}
7224
64d60670
PB
7225static u64 emulator_get_smbase(struct x86_emulate_ctxt *ctxt)
7226{
7227 struct kvm_vcpu *vcpu = emul_to_vcpu(ctxt);
7228
7229 return vcpu->arch.smbase;
7230}
7231
7232static void emulator_set_smbase(struct x86_emulate_ctxt *ctxt, u64 smbase)
7233{
7234 struct kvm_vcpu *vcpu = emul_to_vcpu(ctxt);
7235
7236 vcpu->arch.smbase = smbase;
7237}
7238
67f4d428
NA
7239static int emulator_check_pmc(struct x86_emulate_ctxt *ctxt,
7240 u32 pmc)
7241{
98ff80f5 7242 return kvm_pmu_is_valid_rdpmc_ecx(emul_to_vcpu(ctxt), pmc);
67f4d428
NA
7243}
7244
222d21aa
AK
7245static int emulator_read_pmc(struct x86_emulate_ctxt *ctxt,
7246 u32 pmc, u64 *pdata)
7247{
c6702c9d 7248 return kvm_pmu_rdpmc(emul_to_vcpu(ctxt), pmc, pdata);
222d21aa
AK
7249}
7250
6c3287f7
AK
7251static void emulator_halt(struct x86_emulate_ctxt *ctxt)
7252{
7253 emul_to_vcpu(ctxt)->arch.halt_request = 1;
7254}
7255
2953538e 7256static int emulator_intercept(struct x86_emulate_ctxt *ctxt,
8a76d7f2 7257 struct x86_instruction_info *info,
c4f035c6
AK
7258 enum x86_intercept_stage stage)
7259{
b3646477 7260 return static_call(kvm_x86_check_intercept)(emul_to_vcpu(ctxt), info, stage,
21f1b8f2 7261 &ctxt->exception);
c4f035c6
AK
7262}
7263
e911eb3b 7264static bool emulator_get_cpuid(struct x86_emulate_ctxt *ctxt,
f91af517
SC
7265 u32 *eax, u32 *ebx, u32 *ecx, u32 *edx,
7266 bool exact_only)
bdb42f5a 7267{
f91af517 7268 return kvm_cpuid(emul_to_vcpu(ctxt), eax, ebx, ecx, edx, exact_only);
bdb42f5a
SB
7269}
7270
5ae78e95
SC
7271static bool emulator_guest_has_long_mode(struct x86_emulate_ctxt *ctxt)
7272{
7273 return guest_cpuid_has(emul_to_vcpu(ctxt), X86_FEATURE_LM);
7274}
7275
7276static bool emulator_guest_has_movbe(struct x86_emulate_ctxt *ctxt)
7277{
7278 return guest_cpuid_has(emul_to_vcpu(ctxt), X86_FEATURE_MOVBE);
7279}
7280
7281static bool emulator_guest_has_fxsr(struct x86_emulate_ctxt *ctxt)
7282{
7283 return guest_cpuid_has(emul_to_vcpu(ctxt), X86_FEATURE_FXSR);
7284}
7285
dd856efa
AK
7286static ulong emulator_read_gpr(struct x86_emulate_ctxt *ctxt, unsigned reg)
7287{
27b4a9c4 7288 return kvm_register_read_raw(emul_to_vcpu(ctxt), reg);
dd856efa
AK
7289}
7290
7291static void emulator_write_gpr(struct x86_emulate_ctxt *ctxt, unsigned reg, ulong val)
7292{
27b4a9c4 7293 kvm_register_write_raw(emul_to_vcpu(ctxt), reg, val);
dd856efa
AK
7294}
7295
801806d9
NA
7296static void emulator_set_nmi_mask(struct x86_emulate_ctxt *ctxt, bool masked)
7297{
b3646477 7298 static_call(kvm_x86_set_nmi_mask)(emul_to_vcpu(ctxt), masked);
801806d9
NA
7299}
7300
6ed071f0
LP
7301static unsigned emulator_get_hflags(struct x86_emulate_ctxt *ctxt)
7302{
7303 return emul_to_vcpu(ctxt)->arch.hflags;
7304}
7305
edce4654 7306static void emulator_exiting_smm(struct x86_emulate_ctxt *ctxt)
6ed071f0 7307{
78fcb2c9
SC
7308 struct kvm_vcpu *vcpu = emul_to_vcpu(ctxt);
7309
dc87275f 7310 kvm_smm_changed(vcpu, false);
6ed071f0
LP
7311}
7312
ecc513e5 7313static int emulator_leave_smm(struct x86_emulate_ctxt *ctxt,
ed19321f 7314 const char *smstate)
0234bf88 7315{
ecc513e5 7316 return static_call(kvm_x86_leave_smm)(emul_to_vcpu(ctxt), smstate);
0234bf88
LP
7317}
7318
25b17226
SC
7319static void emulator_triple_fault(struct x86_emulate_ctxt *ctxt)
7320{
7321 kvm_make_request(KVM_REQ_TRIPLE_FAULT, emul_to_vcpu(ctxt));
7322}
7323
02d4160f
VK
7324static int emulator_set_xcr(struct x86_emulate_ctxt *ctxt, u32 index, u64 xcr)
7325{
7326 return __kvm_set_xcr(emul_to_vcpu(ctxt), index, xcr);
7327}
7328
0225fb50 7329static const struct x86_emulate_ops emulate_ops = {
dd856efa
AK
7330 .read_gpr = emulator_read_gpr,
7331 .write_gpr = emulator_write_gpr,
ce14e868
PB
7332 .read_std = emulator_read_std,
7333 .write_std = emulator_write_std,
7a036a6f 7334 .read_phys = kvm_read_guest_phys_system,
1871c602 7335 .fetch = kvm_fetch_guest_virt,
bbd9b64e
CO
7336 .read_emulated = emulator_read_emulated,
7337 .write_emulated = emulator_write_emulated,
7338 .cmpxchg_emulated = emulator_cmpxchg_emulated,
3cb16fe7 7339 .invlpg = emulator_invlpg,
cf8f70bf
GN
7340 .pio_in_emulated = emulator_pio_in_emulated,
7341 .pio_out_emulated = emulator_pio_out_emulated,
1aa36616
AK
7342 .get_segment = emulator_get_segment,
7343 .set_segment = emulator_set_segment,
5951c442 7344 .get_cached_segment_base = emulator_get_cached_segment_base,
2dafc6c2 7345 .get_gdt = emulator_get_gdt,
160ce1f1 7346 .get_idt = emulator_get_idt,
1ac9d0cf
AK
7347 .set_gdt = emulator_set_gdt,
7348 .set_idt = emulator_set_idt,
52a46617
GN
7349 .get_cr = emulator_get_cr,
7350 .set_cr = emulator_set_cr,
9c537244 7351 .cpl = emulator_get_cpl,
35aa5375
GN
7352 .get_dr = emulator_get_dr,
7353 .set_dr = emulator_set_dr,
64d60670
PB
7354 .get_smbase = emulator_get_smbase,
7355 .set_smbase = emulator_set_smbase,
717746e3
AK
7356 .set_msr = emulator_set_msr,
7357 .get_msr = emulator_get_msr,
67f4d428 7358 .check_pmc = emulator_check_pmc,
222d21aa 7359 .read_pmc = emulator_read_pmc,
6c3287f7 7360 .halt = emulator_halt,
bcaf5cc5 7361 .wbinvd = emulator_wbinvd,
d6aa1000 7362 .fix_hypercall = emulator_fix_hypercall,
c4f035c6 7363 .intercept = emulator_intercept,
bdb42f5a 7364 .get_cpuid = emulator_get_cpuid,
5ae78e95
SC
7365 .guest_has_long_mode = emulator_guest_has_long_mode,
7366 .guest_has_movbe = emulator_guest_has_movbe,
7367 .guest_has_fxsr = emulator_guest_has_fxsr,
801806d9 7368 .set_nmi_mask = emulator_set_nmi_mask,
6ed071f0 7369 .get_hflags = emulator_get_hflags,
edce4654 7370 .exiting_smm = emulator_exiting_smm,
ecc513e5 7371 .leave_smm = emulator_leave_smm,
25b17226 7372 .triple_fault = emulator_triple_fault,
02d4160f 7373 .set_xcr = emulator_set_xcr,
bbd9b64e
CO
7374};
7375
95cb2295
GN
7376static void toggle_interruptibility(struct kvm_vcpu *vcpu, u32 mask)
7377{
b3646477 7378 u32 int_shadow = static_call(kvm_x86_get_interrupt_shadow)(vcpu);
95cb2295
GN
7379 /*
7380 * an sti; sti; sequence only disable interrupts for the first
7381 * instruction. So, if the last instruction, be it emulated or
7382 * not, left the system with the INT_STI flag enabled, it
7383 * means that the last instruction is an sti. We should not
7384 * leave the flag on in this case. The same goes for mov ss
7385 */
37ccdcbe
PB
7386 if (int_shadow & mask)
7387 mask = 0;
6addfc42 7388 if (unlikely(int_shadow || mask)) {
b3646477 7389 static_call(kvm_x86_set_interrupt_shadow)(vcpu, mask);
6addfc42
PB
7390 if (!mask)
7391 kvm_make_request(KVM_REQ_EVENT, vcpu);
7392 }
95cb2295
GN
7393}
7394
ef54bcfe 7395static bool inject_emulated_exception(struct kvm_vcpu *vcpu)
54b8486f 7396{
c9b8b07c 7397 struct x86_emulate_ctxt *ctxt = vcpu->arch.emulate_ctxt;
da9cb575 7398 if (ctxt->exception.vector == PF_VECTOR)
53b3d8e9 7399 return kvm_inject_emulated_page_fault(vcpu, &ctxt->exception);
ef54bcfe
PB
7400
7401 if (ctxt->exception.error_code_valid)
da9cb575
AK
7402 kvm_queue_exception_e(vcpu, ctxt->exception.vector,
7403 ctxt->exception.error_code);
54b8486f 7404 else
da9cb575 7405 kvm_queue_exception(vcpu, ctxt->exception.vector);
ef54bcfe 7406 return false;
54b8486f
GN
7407}
7408
c9b8b07c
SC
7409static struct x86_emulate_ctxt *alloc_emulate_ctxt(struct kvm_vcpu *vcpu)
7410{
7411 struct x86_emulate_ctxt *ctxt;
7412
7413 ctxt = kmem_cache_zalloc(x86_emulator_cache, GFP_KERNEL_ACCOUNT);
7414 if (!ctxt) {
7415 pr_err("kvm: failed to allocate vcpu's emulator\n");
7416 return NULL;
7417 }
7418
7419 ctxt->vcpu = vcpu;
7420 ctxt->ops = &emulate_ops;
7421 vcpu->arch.emulate_ctxt = ctxt;
7422
7423 return ctxt;
7424}
7425
8ec4722d
MG
7426static void init_emulate_ctxt(struct kvm_vcpu *vcpu)
7427{
c9b8b07c 7428 struct x86_emulate_ctxt *ctxt = vcpu->arch.emulate_ctxt;
8ec4722d
MG
7429 int cs_db, cs_l;
7430
b3646477 7431 static_call(kvm_x86_get_cs_db_l_bits)(vcpu, &cs_db, &cs_l);
8ec4722d 7432
744e699c 7433 ctxt->gpa_available = false;
adf52235 7434 ctxt->eflags = kvm_get_rflags(vcpu);
c8401dda
PB
7435 ctxt->tf = (ctxt->eflags & X86_EFLAGS_TF) != 0;
7436
adf52235
TY
7437 ctxt->eip = kvm_rip_read(vcpu);
7438 ctxt->mode = (!is_protmode(vcpu)) ? X86EMUL_MODE_REAL :
7439 (ctxt->eflags & X86_EFLAGS_VM) ? X86EMUL_MODE_VM86 :
42bf549f 7440 (cs_l && is_long_mode(vcpu)) ? X86EMUL_MODE_PROT64 :
adf52235
TY
7441 cs_db ? X86EMUL_MODE_PROT32 :
7442 X86EMUL_MODE_PROT16;
a584539b 7443 BUILD_BUG_ON(HF_GUEST_MASK != X86EMUL_GUEST_MASK);
64d60670
PB
7444 BUILD_BUG_ON(HF_SMM_MASK != X86EMUL_SMM_MASK);
7445 BUILD_BUG_ON(HF_SMM_INSIDE_NMI_MASK != X86EMUL_SMM_INSIDE_NMI_MASK);
adf52235 7446
da6393cd
WL
7447 ctxt->interruptibility = 0;
7448 ctxt->have_exception = false;
7449 ctxt->exception.vector = -1;
7450 ctxt->perm_ok = false;
7451
dd856efa 7452 init_decode_cache(ctxt);
7ae441ea 7453 vcpu->arch.emulate_regs_need_sync_from_vcpu = false;
8ec4722d
MG
7454}
7455
9497e1f2 7456void kvm_inject_realmode_interrupt(struct kvm_vcpu *vcpu, int irq, int inc_eip)
63995653 7457{
c9b8b07c 7458 struct x86_emulate_ctxt *ctxt = vcpu->arch.emulate_ctxt;
63995653
MG
7459 int ret;
7460
7461 init_emulate_ctxt(vcpu);
7462
9dac77fa
AK
7463 ctxt->op_bytes = 2;
7464 ctxt->ad_bytes = 2;
7465 ctxt->_eip = ctxt->eip + inc_eip;
9d74191a 7466 ret = emulate_int_real(ctxt, irq);
63995653 7467
9497e1f2
SC
7468 if (ret != X86EMUL_CONTINUE) {
7469 kvm_make_request(KVM_REQ_TRIPLE_FAULT, vcpu);
7470 } else {
7471 ctxt->eip = ctxt->_eip;
7472 kvm_rip_write(vcpu, ctxt->eip);
7473 kvm_set_rflags(vcpu, ctxt->eflags);
7474 }
63995653
MG
7475}
7476EXPORT_SYMBOL_GPL(kvm_inject_realmode_interrupt);
7477
19238e75
AL
7478static void prepare_emulation_failure_exit(struct kvm_vcpu *vcpu)
7479{
7480 struct x86_emulate_ctxt *ctxt = vcpu->arch.emulate_ctxt;
7481 u32 insn_size = ctxt->fetch.end - ctxt->fetch.data;
7482 struct kvm_run *run = vcpu->run;
7483
7484 run->exit_reason = KVM_EXIT_INTERNAL_ERROR;
7485 run->emulation_failure.suberror = KVM_INTERNAL_ERROR_EMULATION;
7486 run->emulation_failure.ndata = 0;
7487 run->emulation_failure.flags = 0;
7488
7489 if (insn_size) {
7490 run->emulation_failure.ndata = 3;
7491 run->emulation_failure.flags |=
7492 KVM_INTERNAL_ERROR_EMULATION_FLAG_INSTRUCTION_BYTES;
7493 run->emulation_failure.insn_size = insn_size;
7494 memset(run->emulation_failure.insn_bytes, 0x90,
7495 sizeof(run->emulation_failure.insn_bytes));
7496 memcpy(run->emulation_failure.insn_bytes,
7497 ctxt->fetch.data, insn_size);
7498 }
7499}
7500
e2366171 7501static int handle_emulation_failure(struct kvm_vcpu *vcpu, int emulation_type)
6d77dbfc 7502{
19238e75
AL
7503 struct kvm *kvm = vcpu->kvm;
7504
6d77dbfc
GN
7505 ++vcpu->stat.insn_emulation_fail;
7506 trace_kvm_emulate_insn_failed(vcpu);
e2366171 7507
42cbf068
SC
7508 if (emulation_type & EMULTYPE_VMWARE_GP) {
7509 kvm_queue_exception_e(vcpu, GP_VECTOR, 0);
60fc3d02 7510 return 1;
42cbf068 7511 }
e2366171 7512
19238e75
AL
7513 if (kvm->arch.exit_on_emulation_error ||
7514 (emulation_type & EMULTYPE_SKIP)) {
7515 prepare_emulation_failure_exit(vcpu);
60fc3d02 7516 return 0;
738fece4
SC
7517 }
7518
22da61c9
SC
7519 kvm_queue_exception(vcpu, UD_VECTOR);
7520
b3646477 7521 if (!is_guest_mode(vcpu) && static_call(kvm_x86_get_cpl)(vcpu) == 0) {
fc3a9157
JR
7522 vcpu->run->exit_reason = KVM_EXIT_INTERNAL_ERROR;
7523 vcpu->run->internal.suberror = KVM_INTERNAL_ERROR_EMULATION;
7524 vcpu->run->internal.ndata = 0;
60fc3d02 7525 return 0;
fc3a9157 7526 }
e2366171 7527
60fc3d02 7528 return 1;
6d77dbfc
GN
7529}
7530
736c291c 7531static bool reexecute_instruction(struct kvm_vcpu *vcpu, gpa_t cr2_or_gpa,
991eebf9
GN
7532 bool write_fault_to_shadow_pgtable,
7533 int emulation_type)
a6f177ef 7534{
736c291c 7535 gpa_t gpa = cr2_or_gpa;
ba049e93 7536 kvm_pfn_t pfn;
a6f177ef 7537
92daa48b 7538 if (!(emulation_type & EMULTYPE_ALLOW_RETRY_PF))
991eebf9
GN
7539 return false;
7540
92daa48b
SC
7541 if (WARN_ON_ONCE(is_guest_mode(vcpu)) ||
7542 WARN_ON_ONCE(!(emulation_type & EMULTYPE_PF)))
6c3dfeb6
SC
7543 return false;
7544
44dd3ffa 7545 if (!vcpu->arch.mmu->direct_map) {
95b3cf69
XG
7546 /*
7547 * Write permission should be allowed since only
7548 * write access need to be emulated.
7549 */
736c291c 7550 gpa = kvm_mmu_gva_to_gpa_write(vcpu, cr2_or_gpa, NULL);
a6f177ef 7551
95b3cf69
XG
7552 /*
7553 * If the mapping is invalid in guest, let cpu retry
7554 * it to generate fault.
7555 */
7556 if (gpa == UNMAPPED_GVA)
7557 return true;
7558 }
a6f177ef 7559
8e3d9d06
XG
7560 /*
7561 * Do not retry the unhandleable instruction if it faults on the
7562 * readonly host memory, otherwise it will goto a infinite loop:
7563 * retry instruction -> write #PF -> emulation fail -> retry
7564 * instruction -> ...
7565 */
7566 pfn = gfn_to_pfn(vcpu->kvm, gpa_to_gfn(gpa));
95b3cf69
XG
7567
7568 /*
7569 * If the instruction failed on the error pfn, it can not be fixed,
7570 * report the error to userspace.
7571 */
7572 if (is_error_noslot_pfn(pfn))
7573 return false;
7574
7575 kvm_release_pfn_clean(pfn);
7576
7577 /* The instructions are well-emulated on direct mmu. */
44dd3ffa 7578 if (vcpu->arch.mmu->direct_map) {
95b3cf69
XG
7579 unsigned int indirect_shadow_pages;
7580
531810ca 7581 write_lock(&vcpu->kvm->mmu_lock);
95b3cf69 7582 indirect_shadow_pages = vcpu->kvm->arch.indirect_shadow_pages;
531810ca 7583 write_unlock(&vcpu->kvm->mmu_lock);
95b3cf69
XG
7584
7585 if (indirect_shadow_pages)
7586 kvm_mmu_unprotect_page(vcpu->kvm, gpa_to_gfn(gpa));
7587
a6f177ef 7588 return true;
8e3d9d06 7589 }
a6f177ef 7590
95b3cf69
XG
7591 /*
7592 * if emulation was due to access to shadowed page table
7593 * and it failed try to unshadow page and re-enter the
7594 * guest to let CPU execute the instruction.
7595 */
7596 kvm_mmu_unprotect_page(vcpu->kvm, gpa_to_gfn(gpa));
93c05d3e
XG
7597
7598 /*
7599 * If the access faults on its page table, it can not
7600 * be fixed by unprotecting shadow page and it should
7601 * be reported to userspace.
7602 */
7603 return !write_fault_to_shadow_pgtable;
a6f177ef
GN
7604}
7605
1cb3f3ae 7606static bool retry_instruction(struct x86_emulate_ctxt *ctxt,
736c291c 7607 gpa_t cr2_or_gpa, int emulation_type)
1cb3f3ae
XG
7608{
7609 struct kvm_vcpu *vcpu = emul_to_vcpu(ctxt);
736c291c 7610 unsigned long last_retry_eip, last_retry_addr, gpa = cr2_or_gpa;
1cb3f3ae
XG
7611
7612 last_retry_eip = vcpu->arch.last_retry_eip;
7613 last_retry_addr = vcpu->arch.last_retry_addr;
7614
7615 /*
7616 * If the emulation is caused by #PF and it is non-page_table
7617 * writing instruction, it means the VM-EXIT is caused by shadow
7618 * page protected, we can zap the shadow page and retry this
7619 * instruction directly.
7620 *
7621 * Note: if the guest uses a non-page-table modifying instruction
7622 * on the PDE that points to the instruction, then we will unmap
7623 * the instruction and go to an infinite loop. So, we cache the
7624 * last retried eip and the last fault address, if we meet the eip
7625 * and the address again, we can break out of the potential infinite
7626 * loop.
7627 */
7628 vcpu->arch.last_retry_eip = vcpu->arch.last_retry_addr = 0;
7629
92daa48b 7630 if (!(emulation_type & EMULTYPE_ALLOW_RETRY_PF))
1cb3f3ae
XG
7631 return false;
7632
92daa48b
SC
7633 if (WARN_ON_ONCE(is_guest_mode(vcpu)) ||
7634 WARN_ON_ONCE(!(emulation_type & EMULTYPE_PF)))
6c3dfeb6
SC
7635 return false;
7636
1cb3f3ae
XG
7637 if (x86_page_table_writing_insn(ctxt))
7638 return false;
7639
736c291c 7640 if (ctxt->eip == last_retry_eip && last_retry_addr == cr2_or_gpa)
1cb3f3ae
XG
7641 return false;
7642
7643 vcpu->arch.last_retry_eip = ctxt->eip;
736c291c 7644 vcpu->arch.last_retry_addr = cr2_or_gpa;
1cb3f3ae 7645
44dd3ffa 7646 if (!vcpu->arch.mmu->direct_map)
736c291c 7647 gpa = kvm_mmu_gva_to_gpa_write(vcpu, cr2_or_gpa, NULL);
1cb3f3ae 7648
22368028 7649 kvm_mmu_unprotect_page(vcpu->kvm, gpa_to_gfn(gpa));
1cb3f3ae
XG
7650
7651 return true;
7652}
7653
716d51ab
GN
7654static int complete_emulated_mmio(struct kvm_vcpu *vcpu);
7655static int complete_emulated_pio(struct kvm_vcpu *vcpu);
7656
dc87275f 7657static void kvm_smm_changed(struct kvm_vcpu *vcpu, bool entering_smm)
a584539b 7658{
1270e647 7659 trace_kvm_smm_transition(vcpu->vcpu_id, vcpu->arch.smbase, entering_smm);
0d7ee6f4 7660
dc87275f
SC
7661 if (entering_smm) {
7662 vcpu->arch.hflags |= HF_SMM_MASK;
7663 } else {
7664 vcpu->arch.hflags &= ~(HF_SMM_MASK | HF_SMM_INSIDE_NMI_MASK);
7665
c43203ca
PB
7666 /* Process a latched INIT or SMI, if any. */
7667 kvm_make_request(KVM_REQ_EVENT, vcpu);
37687c40
ML
7668
7669 /*
7670 * Even if KVM_SET_SREGS2 loaded PDPTRs out of band,
7671 * on SMM exit we still need to reload them from
7672 * guest memory
7673 */
7674 vcpu->arch.pdptrs_from_userspace = false;
64d60670 7675 }
699023e2
PB
7676
7677 kvm_mmu_reset_context(vcpu);
64d60670
PB
7678}
7679
4a1e10d5
PB
7680static int kvm_vcpu_check_hw_bp(unsigned long addr, u32 type, u32 dr7,
7681 unsigned long *db)
7682{
7683 u32 dr6 = 0;
7684 int i;
7685 u32 enable, rwlen;
7686
7687 enable = dr7;
7688 rwlen = dr7 >> 16;
7689 for (i = 0; i < 4; i++, enable >>= 2, rwlen >>= 4)
7690 if ((enable & 3) && (rwlen & 15) == type && db[i] == addr)
7691 dr6 |= (1 << i);
7692 return dr6;
7693}
7694
120c2c4f 7695static int kvm_vcpu_do_singlestep(struct kvm_vcpu *vcpu)
663f4c61
PB
7696{
7697 struct kvm_run *kvm_run = vcpu->run;
7698
c8401dda 7699 if (vcpu->guest_debug & KVM_GUESTDBG_SINGLESTEP) {
9a3ecd5e 7700 kvm_run->debug.arch.dr6 = DR6_BS | DR6_ACTIVE_LOW;
d5d260c5 7701 kvm_run->debug.arch.pc = kvm_get_linear_rip(vcpu);
c8401dda
PB
7702 kvm_run->debug.arch.exception = DB_VECTOR;
7703 kvm_run->exit_reason = KVM_EXIT_DEBUG;
60fc3d02 7704 return 0;
663f4c61 7705 }
120c2c4f 7706 kvm_queue_exception_p(vcpu, DB_VECTOR, DR6_BS);
60fc3d02 7707 return 1;
663f4c61
PB
7708}
7709
6affcbed
KH
7710int kvm_skip_emulated_instruction(struct kvm_vcpu *vcpu)
7711{
b3646477 7712 unsigned long rflags = static_call(kvm_x86_get_rflags)(vcpu);
f8ea7c60 7713 int r;
6affcbed 7714
b3646477 7715 r = static_call(kvm_x86_skip_emulated_instruction)(vcpu);
60fc3d02 7716 if (unlikely(!r))
f8ea7c60 7717 return 0;
c8401dda
PB
7718
7719 /*
7720 * rflags is the old, "raw" value of the flags. The new value has
7721 * not been saved yet.
7722 *
7723 * This is correct even for TF set by the guest, because "the
7724 * processor will not generate this exception after the instruction
7725 * that sets the TF flag".
7726 */
7727 if (unlikely(rflags & X86_EFLAGS_TF))
120c2c4f 7728 r = kvm_vcpu_do_singlestep(vcpu);
60fc3d02 7729 return r;
6affcbed
KH
7730}
7731EXPORT_SYMBOL_GPL(kvm_skip_emulated_instruction);
7732
4a1e10d5
PB
7733static bool kvm_vcpu_check_breakpoint(struct kvm_vcpu *vcpu, int *r)
7734{
4a1e10d5
PB
7735 if (unlikely(vcpu->guest_debug & KVM_GUESTDBG_USE_HW_BP) &&
7736 (vcpu->arch.guest_debug_dr7 & DR7_BP_EN_MASK)) {
82b32774
NA
7737 struct kvm_run *kvm_run = vcpu->run;
7738 unsigned long eip = kvm_get_linear_rip(vcpu);
7739 u32 dr6 = kvm_vcpu_check_hw_bp(eip, 0,
4a1e10d5
PB
7740 vcpu->arch.guest_debug_dr7,
7741 vcpu->arch.eff_db);
7742
7743 if (dr6 != 0) {
9a3ecd5e 7744 kvm_run->debug.arch.dr6 = dr6 | DR6_ACTIVE_LOW;
82b32774 7745 kvm_run->debug.arch.pc = eip;
4a1e10d5
PB
7746 kvm_run->debug.arch.exception = DB_VECTOR;
7747 kvm_run->exit_reason = KVM_EXIT_DEBUG;
60fc3d02 7748 *r = 0;
4a1e10d5
PB
7749 return true;
7750 }
7751 }
7752
4161a569
NA
7753 if (unlikely(vcpu->arch.dr7 & DR7_BP_EN_MASK) &&
7754 !(kvm_get_rflags(vcpu) & X86_EFLAGS_RF)) {
82b32774
NA
7755 unsigned long eip = kvm_get_linear_rip(vcpu);
7756 u32 dr6 = kvm_vcpu_check_hw_bp(eip, 0,
4a1e10d5
PB
7757 vcpu->arch.dr7,
7758 vcpu->arch.db);
7759
7760 if (dr6 != 0) {
4d5523cf 7761 kvm_queue_exception_p(vcpu, DB_VECTOR, dr6);
60fc3d02 7762 *r = 1;
4a1e10d5
PB
7763 return true;
7764 }
7765 }
7766
7767 return false;
7768}
7769
04789b66
LA
7770static bool is_vmware_backdoor_opcode(struct x86_emulate_ctxt *ctxt)
7771{
2d7921c4
AM
7772 switch (ctxt->opcode_len) {
7773 case 1:
7774 switch (ctxt->b) {
7775 case 0xe4: /* IN */
7776 case 0xe5:
7777 case 0xec:
7778 case 0xed:
7779 case 0xe6: /* OUT */
7780 case 0xe7:
7781 case 0xee:
7782 case 0xef:
7783 case 0x6c: /* INS */
7784 case 0x6d:
7785 case 0x6e: /* OUTS */
7786 case 0x6f:
7787 return true;
7788 }
7789 break;
7790 case 2:
7791 switch (ctxt->b) {
7792 case 0x33: /* RDPMC */
7793 return true;
7794 }
7795 break;
04789b66
LA
7796 }
7797
7798 return false;
7799}
7800
4aa2691d
WH
7801/*
7802 * Decode to be emulated instruction. Return EMULATION_OK if success.
7803 */
7804int x86_decode_emulated_instruction(struct kvm_vcpu *vcpu, int emulation_type,
7805 void *insn, int insn_len)
7806{
7807 int r = EMULATION_OK;
7808 struct x86_emulate_ctxt *ctxt = vcpu->arch.emulate_ctxt;
7809
7810 init_emulate_ctxt(vcpu);
7811
7812 /*
7813 * We will reenter on the same instruction since we do not set
7814 * complete_userspace_io. This does not handle watchpoints yet,
7815 * those would be handled in the emulate_ops.
7816 */
7817 if (!(emulation_type & EMULTYPE_SKIP) &&
7818 kvm_vcpu_check_breakpoint(vcpu, &r))
7819 return r;
7820
b35491e6 7821 r = x86_decode_insn(ctxt, insn, insn_len, emulation_type);
4aa2691d
WH
7822
7823 trace_kvm_emulate_insn_start(vcpu);
7824 ++vcpu->stat.insn_emulation;
7825
7826 return r;
7827}
7828EXPORT_SYMBOL_GPL(x86_decode_emulated_instruction);
7829
736c291c
SC
7830int x86_emulate_instruction(struct kvm_vcpu *vcpu, gpa_t cr2_or_gpa,
7831 int emulation_type, void *insn, int insn_len)
bbd9b64e 7832{
95cb2295 7833 int r;
c9b8b07c 7834 struct x86_emulate_ctxt *ctxt = vcpu->arch.emulate_ctxt;
7ae441ea 7835 bool writeback = true;
09e3e2a1
SC
7836 bool write_fault_to_spt;
7837
b3646477 7838 if (unlikely(!static_call(kvm_x86_can_emulate_instruction)(vcpu, insn, insn_len)))
09e3e2a1 7839 return 1;
bbd9b64e 7840
c595ceee
PB
7841 vcpu->arch.l1tf_flush_l1d = true;
7842
93c05d3e
XG
7843 /*
7844 * Clear write_fault_to_shadow_pgtable here to ensure it is
7845 * never reused.
7846 */
09e3e2a1 7847 write_fault_to_spt = vcpu->arch.write_fault_to_shadow_pgtable;
93c05d3e 7848 vcpu->arch.write_fault_to_shadow_pgtable = false;
8d7d8102 7849
571008da 7850 if (!(emulation_type & EMULTYPE_NO_DECODE)) {
4aa2691d 7851 kvm_clear_exception_queue(vcpu);
4a1e10d5 7852
4aa2691d
WH
7853 r = x86_decode_emulated_instruction(vcpu, emulation_type,
7854 insn, insn_len);
1d2887e2 7855 if (r != EMULATION_OK) {
b4000606 7856 if ((emulation_type & EMULTYPE_TRAP_UD) ||
c83fad65
SC
7857 (emulation_type & EMULTYPE_TRAP_UD_FORCED)) {
7858 kvm_queue_exception(vcpu, UD_VECTOR);
60fc3d02 7859 return 1;
c83fad65 7860 }
736c291c
SC
7861 if (reexecute_instruction(vcpu, cr2_or_gpa,
7862 write_fault_to_spt,
7863 emulation_type))
60fc3d02 7864 return 1;
8530a79c 7865 if (ctxt->have_exception) {
c8848cee
JD
7866 /*
7867 * #UD should result in just EMULATION_FAILED, and trap-like
7868 * exception should not be encountered during decode.
7869 */
7870 WARN_ON_ONCE(ctxt->exception.vector == UD_VECTOR ||
7871 exception_type(ctxt->exception.vector) == EXCPT_TRAP);
8530a79c 7872 inject_emulated_exception(vcpu);
60fc3d02 7873 return 1;
8530a79c 7874 }
e2366171 7875 return handle_emulation_failure(vcpu, emulation_type);
bbd9b64e
CO
7876 }
7877 }
7878
42cbf068
SC
7879 if ((emulation_type & EMULTYPE_VMWARE_GP) &&
7880 !is_vmware_backdoor_opcode(ctxt)) {
7881 kvm_queue_exception_e(vcpu, GP_VECTOR, 0);
60fc3d02 7882 return 1;
42cbf068 7883 }
04789b66 7884
1957aa63
SC
7885 /*
7886 * Note, EMULTYPE_SKIP is intended for use *only* by vendor callbacks
7887 * for kvm_skip_emulated_instruction(). The caller is responsible for
7888 * updating interruptibility state and injecting single-step #DBs.
7889 */
ba8afb6b 7890 if (emulation_type & EMULTYPE_SKIP) {
9dac77fa 7891 kvm_rip_write(vcpu, ctxt->_eip);
bb663c7a
NA
7892 if (ctxt->eflags & X86_EFLAGS_RF)
7893 kvm_set_rflags(vcpu, ctxt->eflags & ~X86_EFLAGS_RF);
60fc3d02 7894 return 1;
ba8afb6b
GN
7895 }
7896
736c291c 7897 if (retry_instruction(ctxt, cr2_or_gpa, emulation_type))
60fc3d02 7898 return 1;
1cb3f3ae 7899
7ae441ea 7900 /* this is needed for vmware backdoor interface to work since it
4d2179e1 7901 changes registers values during IO operation */
7ae441ea
GN
7902 if (vcpu->arch.emulate_regs_need_sync_from_vcpu) {
7903 vcpu->arch.emulate_regs_need_sync_from_vcpu = false;
dd856efa 7904 emulator_invalidate_register_cache(ctxt);
7ae441ea 7905 }
4d2179e1 7906
5cd21917 7907restart:
92daa48b
SC
7908 if (emulation_type & EMULTYPE_PF) {
7909 /* Save the faulting GPA (cr2) in the address field */
7910 ctxt->exception.address = cr2_or_gpa;
7911
7912 /* With shadow page tables, cr2 contains a GVA or nGPA. */
7913 if (vcpu->arch.mmu->direct_map) {
744e699c
SC
7914 ctxt->gpa_available = true;
7915 ctxt->gpa_val = cr2_or_gpa;
92daa48b
SC
7916 }
7917 } else {
7918 /* Sanitize the address out of an abundance of paranoia. */
7919 ctxt->exception.address = 0;
7920 }
0f89b207 7921
9d74191a 7922 r = x86_emulate_insn(ctxt);
bbd9b64e 7923
775fde86 7924 if (r == EMULATION_INTERCEPTED)
60fc3d02 7925 return 1;
775fde86 7926
d2ddd1c4 7927 if (r == EMULATION_FAILED) {
736c291c 7928 if (reexecute_instruction(vcpu, cr2_or_gpa, write_fault_to_spt,
991eebf9 7929 emulation_type))
60fc3d02 7930 return 1;
c3cd7ffa 7931
e2366171 7932 return handle_emulation_failure(vcpu, emulation_type);
bbd9b64e
CO
7933 }
7934
9d74191a 7935 if (ctxt->have_exception) {
60fc3d02 7936 r = 1;
ef54bcfe
PB
7937 if (inject_emulated_exception(vcpu))
7938 return r;
d2ddd1c4 7939 } else if (vcpu->arch.pio.count) {
0912c977
PB
7940 if (!vcpu->arch.pio.in) {
7941 /* FIXME: return into emulator if single-stepping. */
3457e419 7942 vcpu->arch.pio.count = 0;
0912c977 7943 } else {
7ae441ea 7944 writeback = false;
716d51ab
GN
7945 vcpu->arch.complete_userspace_io = complete_emulated_pio;
7946 }
60fc3d02 7947 r = 0;
7ae441ea 7948 } else if (vcpu->mmio_needed) {
bc8a0aaf
SC
7949 ++vcpu->stat.mmio_exits;
7950
7ae441ea
GN
7951 if (!vcpu->mmio_is_write)
7952 writeback = false;
60fc3d02 7953 r = 0;
716d51ab 7954 vcpu->arch.complete_userspace_io = complete_emulated_mmio;
7ae441ea 7955 } else if (r == EMULATION_RESTART)
5cd21917 7956 goto restart;
d2ddd1c4 7957 else
60fc3d02 7958 r = 1;
f850e2e6 7959
7ae441ea 7960 if (writeback) {
b3646477 7961 unsigned long rflags = static_call(kvm_x86_get_rflags)(vcpu);
9d74191a 7962 toggle_interruptibility(vcpu, ctxt->interruptibility);
7ae441ea 7963 vcpu->arch.emulate_regs_need_sync_to_vcpu = false;
38827dbd 7964 if (!ctxt->have_exception ||
75ee23b3
SC
7965 exception_type(ctxt->exception.vector) == EXCPT_TRAP) {
7966 kvm_rip_write(vcpu, ctxt->eip);
384dea1c 7967 if (r && (ctxt->tf || (vcpu->guest_debug & KVM_GUESTDBG_SINGLESTEP)))
120c2c4f 7968 r = kvm_vcpu_do_singlestep(vcpu);
afaf0b2f 7969 if (kvm_x86_ops.update_emulated_instruction)
b3646477 7970 static_call(kvm_x86_update_emulated_instruction)(vcpu);
38827dbd 7971 __kvm_set_rflags(vcpu, ctxt->eflags);
75ee23b3 7972 }
6addfc42
PB
7973
7974 /*
7975 * For STI, interrupts are shadowed; so KVM_REQ_EVENT will
7976 * do nothing, and it will be requested again as soon as
7977 * the shadow expires. But we still need to check here,
7978 * because POPF has no interrupt shadow.
7979 */
7980 if (unlikely((ctxt->eflags & ~rflags) & X86_EFLAGS_IF))
7981 kvm_make_request(KVM_REQ_EVENT, vcpu);
7ae441ea
GN
7982 } else
7983 vcpu->arch.emulate_regs_need_sync_to_vcpu = true;
e85d28f8
GN
7984
7985 return r;
de7d789a 7986}
c60658d1
SC
7987
7988int kvm_emulate_instruction(struct kvm_vcpu *vcpu, int emulation_type)
7989{
7990 return x86_emulate_instruction(vcpu, 0, emulation_type, NULL, 0);
7991}
7992EXPORT_SYMBOL_GPL(kvm_emulate_instruction);
7993
7994int kvm_emulate_instruction_from_buffer(struct kvm_vcpu *vcpu,
7995 void *insn, int insn_len)
7996{
7997 return x86_emulate_instruction(vcpu, 0, 0, insn, insn_len);
7998}
7999EXPORT_SYMBOL_GPL(kvm_emulate_instruction_from_buffer);
de7d789a 8000
8764ed55
SC
8001static int complete_fast_pio_out_port_0x7e(struct kvm_vcpu *vcpu)
8002{
8003 vcpu->arch.pio.count = 0;
8004 return 1;
8005}
8006
45def77e
SC
8007static int complete_fast_pio_out(struct kvm_vcpu *vcpu)
8008{
8009 vcpu->arch.pio.count = 0;
8010
8011 if (unlikely(!kvm_is_linear_rip(vcpu, vcpu->arch.pio.linear_rip)))
8012 return 1;
8013
8014 return kvm_skip_emulated_instruction(vcpu);
8015}
8016
dca7f128
SC
8017static int kvm_fast_pio_out(struct kvm_vcpu *vcpu, int size,
8018 unsigned short port)
de7d789a 8019{
de3cd117 8020 unsigned long val = kvm_rax_read(vcpu);
2e3bb4d8
SC
8021 int ret = emulator_pio_out(vcpu, size, port, &val, 1);
8022
8764ed55
SC
8023 if (ret)
8024 return ret;
45def77e 8025
8764ed55
SC
8026 /*
8027 * Workaround userspace that relies on old KVM behavior of %rip being
8028 * incremented prior to exiting to userspace to handle "OUT 0x7e".
8029 */
8030 if (port == 0x7e &&
8031 kvm_check_has_quirk(vcpu->kvm, KVM_X86_QUIRK_OUT_7E_INC_RIP)) {
8032 vcpu->arch.complete_userspace_io =
8033 complete_fast_pio_out_port_0x7e;
8034 kvm_skip_emulated_instruction(vcpu);
8035 } else {
45def77e
SC
8036 vcpu->arch.pio.linear_rip = kvm_get_linear_rip(vcpu);
8037 vcpu->arch.complete_userspace_io = complete_fast_pio_out;
8038 }
8764ed55 8039 return 0;
de7d789a 8040}
de7d789a 8041
8370c3d0
TL
8042static int complete_fast_pio_in(struct kvm_vcpu *vcpu)
8043{
8044 unsigned long val;
8045
8046 /* We should only ever be called with arch.pio.count equal to 1 */
8047 BUG_ON(vcpu->arch.pio.count != 1);
8048
45def77e
SC
8049 if (unlikely(!kvm_is_linear_rip(vcpu, vcpu->arch.pio.linear_rip))) {
8050 vcpu->arch.pio.count = 0;
8051 return 1;
8052 }
8053
8370c3d0 8054 /* For size less than 4 we merge, else we zero extend */
de3cd117 8055 val = (vcpu->arch.pio.size < 4) ? kvm_rax_read(vcpu) : 0;
8370c3d0
TL
8056
8057 /*
2e3bb4d8 8058 * Since vcpu->arch.pio.count == 1 let emulator_pio_in perform
8370c3d0
TL
8059 * the copy and tracing
8060 */
2e3bb4d8 8061 emulator_pio_in(vcpu, vcpu->arch.pio.size, vcpu->arch.pio.port, &val, 1);
de3cd117 8062 kvm_rax_write(vcpu, val);
8370c3d0 8063
45def77e 8064 return kvm_skip_emulated_instruction(vcpu);
8370c3d0
TL
8065}
8066
dca7f128
SC
8067static int kvm_fast_pio_in(struct kvm_vcpu *vcpu, int size,
8068 unsigned short port)
8370c3d0
TL
8069{
8070 unsigned long val;
8071 int ret;
8072
8073 /* For size less than 4 we merge, else we zero extend */
de3cd117 8074 val = (size < 4) ? kvm_rax_read(vcpu) : 0;
8370c3d0 8075
2e3bb4d8 8076 ret = emulator_pio_in(vcpu, size, port, &val, 1);
8370c3d0 8077 if (ret) {
de3cd117 8078 kvm_rax_write(vcpu, val);
8370c3d0
TL
8079 return ret;
8080 }
8081
45def77e 8082 vcpu->arch.pio.linear_rip = kvm_get_linear_rip(vcpu);
8370c3d0
TL
8083 vcpu->arch.complete_userspace_io = complete_fast_pio_in;
8084
8085 return 0;
8086}
dca7f128
SC
8087
8088int kvm_fast_pio(struct kvm_vcpu *vcpu, int size, unsigned short port, int in)
8089{
45def77e 8090 int ret;
dca7f128 8091
dca7f128 8092 if (in)
45def77e 8093 ret = kvm_fast_pio_in(vcpu, size, port);
dca7f128 8094 else
45def77e
SC
8095 ret = kvm_fast_pio_out(vcpu, size, port);
8096 return ret && kvm_skip_emulated_instruction(vcpu);
dca7f128
SC
8097}
8098EXPORT_SYMBOL_GPL(kvm_fast_pio);
8370c3d0 8099
251a5fd6 8100static int kvmclock_cpu_down_prep(unsigned int cpu)
8cfdc000 8101{
0a3aee0d 8102 __this_cpu_write(cpu_tsc_khz, 0);
251a5fd6 8103 return 0;
8cfdc000
ZA
8104}
8105
8106static void tsc_khz_changed(void *data)
c8076604 8107{
8cfdc000
ZA
8108 struct cpufreq_freqs *freq = data;
8109 unsigned long khz = 0;
8110
8111 if (data)
8112 khz = freq->new;
8113 else if (!boot_cpu_has(X86_FEATURE_CONSTANT_TSC))
8114 khz = cpufreq_quick_get(raw_smp_processor_id());
8115 if (!khz)
8116 khz = tsc_khz;
0a3aee0d 8117 __this_cpu_write(cpu_tsc_khz, khz);
c8076604
GH
8118}
8119
5fa4ec9c 8120#ifdef CONFIG_X86_64
0092e434
VK
8121static void kvm_hyperv_tsc_notifier(void)
8122{
0092e434
VK
8123 struct kvm *kvm;
8124 struct kvm_vcpu *vcpu;
8125 int cpu;
a83829f5 8126 unsigned long flags;
0092e434 8127
0d9ce162 8128 mutex_lock(&kvm_lock);
0092e434
VK
8129 list_for_each_entry(kvm, &vm_list, vm_list)
8130 kvm_make_mclock_inprogress_request(kvm);
8131
8132 hyperv_stop_tsc_emulation();
8133
8134 /* TSC frequency always matches when on Hyper-V */
8135 for_each_present_cpu(cpu)
8136 per_cpu(cpu_tsc_khz, cpu) = tsc_khz;
8137 kvm_max_guest_tsc_khz = tsc_khz;
8138
8139 list_for_each_entry(kvm, &vm_list, vm_list) {
8140 struct kvm_arch *ka = &kvm->arch;
8141
a83829f5 8142 spin_lock_irqsave(&ka->pvclock_gtod_sync_lock, flags);
0092e434 8143 pvclock_update_vm_gtod_copy(kvm);
a83829f5 8144 spin_unlock_irqrestore(&ka->pvclock_gtod_sync_lock, flags);
0092e434
VK
8145
8146 kvm_for_each_vcpu(cpu, vcpu, kvm)
8147 kvm_make_request(KVM_REQ_CLOCK_UPDATE, vcpu);
8148
8149 kvm_for_each_vcpu(cpu, vcpu, kvm)
8150 kvm_clear_request(KVM_REQ_MCLOCK_INPROGRESS, vcpu);
0092e434 8151 }
0d9ce162 8152 mutex_unlock(&kvm_lock);
0092e434 8153}
5fa4ec9c 8154#endif
0092e434 8155
df24014a 8156static void __kvmclock_cpufreq_notifier(struct cpufreq_freqs *freq, int cpu)
c8076604 8157{
c8076604
GH
8158 struct kvm *kvm;
8159 struct kvm_vcpu *vcpu;
8160 int i, send_ipi = 0;
8161
8cfdc000
ZA
8162 /*
8163 * We allow guests to temporarily run on slowing clocks,
8164 * provided we notify them after, or to run on accelerating
8165 * clocks, provided we notify them before. Thus time never
8166 * goes backwards.
8167 *
8168 * However, we have a problem. We can't atomically update
8169 * the frequency of a given CPU from this function; it is
8170 * merely a notifier, which can be called from any CPU.
8171 * Changing the TSC frequency at arbitrary points in time
8172 * requires a recomputation of local variables related to
8173 * the TSC for each VCPU. We must flag these local variables
8174 * to be updated and be sure the update takes place with the
8175 * new frequency before any guests proceed.
8176 *
8177 * Unfortunately, the combination of hotplug CPU and frequency
8178 * change creates an intractable locking scenario; the order
8179 * of when these callouts happen is undefined with respect to
8180 * CPU hotplug, and they can race with each other. As such,
8181 * merely setting per_cpu(cpu_tsc_khz) = X during a hotadd is
8182 * undefined; you can actually have a CPU frequency change take
8183 * place in between the computation of X and the setting of the
8184 * variable. To protect against this problem, all updates of
8185 * the per_cpu tsc_khz variable are done in an interrupt
8186 * protected IPI, and all callers wishing to update the value
8187 * must wait for a synchronous IPI to complete (which is trivial
8188 * if the caller is on the CPU already). This establishes the
8189 * necessary total order on variable updates.
8190 *
8191 * Note that because a guest time update may take place
8192 * anytime after the setting of the VCPU's request bit, the
8193 * correct TSC value must be set before the request. However,
8194 * to ensure the update actually makes it to any guest which
8195 * starts running in hardware virtualization between the set
8196 * and the acquisition of the spinlock, we must also ping the
8197 * CPU after setting the request bit.
8198 *
8199 */
8200
df24014a 8201 smp_call_function_single(cpu, tsc_khz_changed, freq, 1);
c8076604 8202
0d9ce162 8203 mutex_lock(&kvm_lock);
c8076604 8204 list_for_each_entry(kvm, &vm_list, vm_list) {
988a2cae 8205 kvm_for_each_vcpu(i, vcpu, kvm) {
df24014a 8206 if (vcpu->cpu != cpu)
c8076604 8207 continue;
c285545f 8208 kvm_make_request(KVM_REQ_CLOCK_UPDATE, vcpu);
0d9ce162 8209 if (vcpu->cpu != raw_smp_processor_id())
8cfdc000 8210 send_ipi = 1;
c8076604
GH
8211 }
8212 }
0d9ce162 8213 mutex_unlock(&kvm_lock);
c8076604
GH
8214
8215 if (freq->old < freq->new && send_ipi) {
8216 /*
8217 * We upscale the frequency. Must make the guest
8218 * doesn't see old kvmclock values while running with
8219 * the new frequency, otherwise we risk the guest sees
8220 * time go backwards.
8221 *
8222 * In case we update the frequency for another cpu
8223 * (which might be in guest context) send an interrupt
8224 * to kick the cpu out of guest context. Next time
8225 * guest context is entered kvmclock will be updated,
8226 * so the guest will not see stale values.
8227 */
df24014a 8228 smp_call_function_single(cpu, tsc_khz_changed, freq, 1);
c8076604 8229 }
df24014a
VK
8230}
8231
8232static int kvmclock_cpufreq_notifier(struct notifier_block *nb, unsigned long val,
8233 void *data)
8234{
8235 struct cpufreq_freqs *freq = data;
8236 int cpu;
8237
8238 if (val == CPUFREQ_PRECHANGE && freq->old > freq->new)
8239 return 0;
8240 if (val == CPUFREQ_POSTCHANGE && freq->old < freq->new)
8241 return 0;
8242
8243 for_each_cpu(cpu, freq->policy->cpus)
8244 __kvmclock_cpufreq_notifier(freq, cpu);
8245
c8076604
GH
8246 return 0;
8247}
8248
8249static struct notifier_block kvmclock_cpufreq_notifier_block = {
8cfdc000
ZA
8250 .notifier_call = kvmclock_cpufreq_notifier
8251};
8252
251a5fd6 8253static int kvmclock_cpu_online(unsigned int cpu)
8cfdc000 8254{
251a5fd6
SAS
8255 tsc_khz_changed(NULL);
8256 return 0;
8cfdc000
ZA
8257}
8258
b820cc0c
ZA
8259static void kvm_timer_init(void)
8260{
c285545f 8261 max_tsc_khz = tsc_khz;
460dd42e 8262
b820cc0c 8263 if (!boot_cpu_has(X86_FEATURE_CONSTANT_TSC)) {
c285545f 8264#ifdef CONFIG_CPU_FREQ
aaec7c03 8265 struct cpufreq_policy *policy;
758f588d
BP
8266 int cpu;
8267
3e26f230 8268 cpu = get_cpu();
aaec7c03 8269 policy = cpufreq_cpu_get(cpu);
9a11997e
WL
8270 if (policy) {
8271 if (policy->cpuinfo.max_freq)
8272 max_tsc_khz = policy->cpuinfo.max_freq;
8273 cpufreq_cpu_put(policy);
8274 }
3e26f230 8275 put_cpu();
c285545f 8276#endif
b820cc0c
ZA
8277 cpufreq_register_notifier(&kvmclock_cpufreq_notifier_block,
8278 CPUFREQ_TRANSITION_NOTIFIER);
8279 }
460dd42e 8280
73c1b41e 8281 cpuhp_setup_state(CPUHP_AP_X86_KVM_CLK_ONLINE, "x86/kvm/clk:online",
251a5fd6 8282 kvmclock_cpu_online, kvmclock_cpu_down_prep);
b820cc0c
ZA
8283}
8284
dd60d217
AK
8285DEFINE_PER_CPU(struct kvm_vcpu *, current_vcpu);
8286EXPORT_PER_CPU_SYMBOL_GPL(current_vcpu);
ff9d07a0 8287
f5132b01 8288int kvm_is_in_guest(void)
ff9d07a0 8289{
086c9855 8290 return __this_cpu_read(current_vcpu) != NULL;
ff9d07a0
ZY
8291}
8292
8293static int kvm_is_user_mode(void)
8294{
8295 int user_mode = 3;
dcf46b94 8296
086c9855 8297 if (__this_cpu_read(current_vcpu))
b3646477 8298 user_mode = static_call(kvm_x86_get_cpl)(__this_cpu_read(current_vcpu));
dcf46b94 8299
ff9d07a0
ZY
8300 return user_mode != 0;
8301}
8302
8303static unsigned long kvm_get_guest_ip(void)
8304{
8305 unsigned long ip = 0;
dcf46b94 8306
086c9855
AS
8307 if (__this_cpu_read(current_vcpu))
8308 ip = kvm_rip_read(__this_cpu_read(current_vcpu));
dcf46b94 8309
ff9d07a0
ZY
8310 return ip;
8311}
8312
8479e04e
LK
8313static void kvm_handle_intel_pt_intr(void)
8314{
8315 struct kvm_vcpu *vcpu = __this_cpu_read(current_vcpu);
8316
8317 kvm_make_request(KVM_REQ_PMI, vcpu);
8318 __set_bit(MSR_CORE_PERF_GLOBAL_OVF_CTRL_TRACE_TOPA_PMI_BIT,
8319 (unsigned long *)&vcpu->arch.pmu.global_status);
8320}
8321
ff9d07a0
ZY
8322static struct perf_guest_info_callbacks kvm_guest_cbs = {
8323 .is_in_guest = kvm_is_in_guest,
8324 .is_user_mode = kvm_is_user_mode,
8325 .get_guest_ip = kvm_get_guest_ip,
8479e04e 8326 .handle_intel_pt_intr = kvm_handle_intel_pt_intr,
ff9d07a0
ZY
8327};
8328
16e8d74d
MT
8329#ifdef CONFIG_X86_64
8330static void pvclock_gtod_update_fn(struct work_struct *work)
8331{
d828199e
MT
8332 struct kvm *kvm;
8333
8334 struct kvm_vcpu *vcpu;
8335 int i;
8336
0d9ce162 8337 mutex_lock(&kvm_lock);
d828199e
MT
8338 list_for_each_entry(kvm, &vm_list, vm_list)
8339 kvm_for_each_vcpu(i, vcpu, kvm)
105b21bb 8340 kvm_make_request(KVM_REQ_MASTERCLOCK_UPDATE, vcpu);
d828199e 8341 atomic_set(&kvm_guest_has_master_clock, 0);
0d9ce162 8342 mutex_unlock(&kvm_lock);
16e8d74d
MT
8343}
8344
8345static DECLARE_WORK(pvclock_gtod_work, pvclock_gtod_update_fn);
8346
3f804f6d
TG
8347/*
8348 * Indirection to move queue_work() out of the tk_core.seq write held
8349 * region to prevent possible deadlocks against time accessors which
8350 * are invoked with work related locks held.
8351 */
8352static void pvclock_irq_work_fn(struct irq_work *w)
8353{
8354 queue_work(system_long_wq, &pvclock_gtod_work);
8355}
8356
8357static DEFINE_IRQ_WORK(pvclock_irq_work, pvclock_irq_work_fn);
8358
16e8d74d
MT
8359/*
8360 * Notification about pvclock gtod data update.
8361 */
8362static int pvclock_gtod_notify(struct notifier_block *nb, unsigned long unused,
8363 void *priv)
8364{
8365 struct pvclock_gtod_data *gtod = &pvclock_gtod_data;
8366 struct timekeeper *tk = priv;
8367
8368 update_pvclock_gtod(tk);
8369
3f804f6d
TG
8370 /*
8371 * Disable master clock if host does not trust, or does not use,
8372 * TSC based clocksource. Delegate queue_work() to irq_work as
8373 * this is invoked with tk_core.seq write held.
16e8d74d 8374 */
b0c39dc6 8375 if (!gtod_is_based_on_tsc(gtod->clock.vclock_mode) &&
16e8d74d 8376 atomic_read(&kvm_guest_has_master_clock) != 0)
3f804f6d 8377 irq_work_queue(&pvclock_irq_work);
16e8d74d
MT
8378 return 0;
8379}
8380
8381static struct notifier_block pvclock_gtod_notifier = {
8382 .notifier_call = pvclock_gtod_notify,
8383};
8384#endif
8385
f8c16bba 8386int kvm_arch_init(void *opaque)
043405e1 8387{
d008dfdb 8388 struct kvm_x86_init_ops *ops = opaque;
b820cc0c 8389 int r;
f8c16bba 8390
afaf0b2f 8391 if (kvm_x86_ops.hardware_enable) {
f8c16bba 8392 printk(KERN_ERR "kvm: already loaded the other module\n");
56c6d28a
ZX
8393 r = -EEXIST;
8394 goto out;
f8c16bba
ZX
8395 }
8396
8397 if (!ops->cpu_has_kvm_support()) {
ef935c25 8398 pr_err_ratelimited("kvm: no hardware support\n");
56c6d28a
ZX
8399 r = -EOPNOTSUPP;
8400 goto out;
f8c16bba
ZX
8401 }
8402 if (ops->disabled_by_bios()) {
ef935c25 8403 pr_err_ratelimited("kvm: disabled by bios\n");
56c6d28a
ZX
8404 r = -EOPNOTSUPP;
8405 goto out;
f8c16bba
ZX
8406 }
8407
b666a4b6
MO
8408 /*
8409 * KVM explicitly assumes that the guest has an FPU and
8410 * FXSAVE/FXRSTOR. For example, the KVM_GET_FPU explicitly casts the
8411 * vCPU's FPU state as a fxregs_state struct.
8412 */
8413 if (!boot_cpu_has(X86_FEATURE_FPU) || !boot_cpu_has(X86_FEATURE_FXSR)) {
8414 printk(KERN_ERR "kvm: inadequate fpu\n");
8415 r = -EOPNOTSUPP;
8416 goto out;
8417 }
8418
013f6a5d 8419 r = -ENOMEM;
ed8e4812 8420 x86_fpu_cache = kmem_cache_create("x86_fpu", sizeof(struct fpu),
b666a4b6
MO
8421 __alignof__(struct fpu), SLAB_ACCOUNT,
8422 NULL);
8423 if (!x86_fpu_cache) {
8424 printk(KERN_ERR "kvm: failed to allocate cache for x86 fpu\n");
8425 goto out;
8426 }
8427
c9b8b07c
SC
8428 x86_emulator_cache = kvm_alloc_emulator_cache();
8429 if (!x86_emulator_cache) {
8430 pr_err("kvm: failed to allocate cache for x86 emulator\n");
8431 goto out_free_x86_fpu_cache;
8432 }
8433
7e34fbd0
SC
8434 user_return_msrs = alloc_percpu(struct kvm_user_return_msrs);
8435 if (!user_return_msrs) {
8436 printk(KERN_ERR "kvm: failed to allocate percpu kvm_user_return_msrs\n");
c9b8b07c 8437 goto out_free_x86_emulator_cache;
013f6a5d 8438 }
e5fda4bb 8439 kvm_nr_uret_msrs = 0;
013f6a5d 8440
97db56ce
AK
8441 r = kvm_mmu_module_init();
8442 if (r)
013f6a5d 8443 goto out_free_percpu;
97db56ce 8444
b820cc0c 8445 kvm_timer_init();
c8076604 8446
ff9d07a0
ZY
8447 perf_register_guest_info_callbacks(&kvm_guest_cbs);
8448
cfc48181 8449 if (boot_cpu_has(X86_FEATURE_XSAVE)) {
2acf923e 8450 host_xcr0 = xgetbv(XCR_XFEATURE_ENABLED_MASK);
cfc48181
SC
8451 supported_xcr0 = host_xcr0 & KVM_SUPPORTED_XCR0;
8452 }
2acf923e 8453
0c5f81da
WL
8454 if (pi_inject_timer == -1)
8455 pi_inject_timer = housekeeping_enabled(HK_FLAG_TIMER);
16e8d74d
MT
8456#ifdef CONFIG_X86_64
8457 pvclock_gtod_register_notifier(&pvclock_gtod_notifier);
0092e434 8458
5fa4ec9c 8459 if (hypervisor_is_type(X86_HYPER_MS_HYPERV))
0092e434 8460 set_hv_tscchange_cb(kvm_hyperv_tsc_notifier);
16e8d74d
MT
8461#endif
8462
f8c16bba 8463 return 0;
56c6d28a 8464
013f6a5d 8465out_free_percpu:
7e34fbd0 8466 free_percpu(user_return_msrs);
c9b8b07c
SC
8467out_free_x86_emulator_cache:
8468 kmem_cache_destroy(x86_emulator_cache);
b666a4b6
MO
8469out_free_x86_fpu_cache:
8470 kmem_cache_destroy(x86_fpu_cache);
56c6d28a 8471out:
56c6d28a 8472 return r;
043405e1 8473}
8776e519 8474
f8c16bba
ZX
8475void kvm_arch_exit(void)
8476{
0092e434 8477#ifdef CONFIG_X86_64
5fa4ec9c 8478 if (hypervisor_is_type(X86_HYPER_MS_HYPERV))
0092e434
VK
8479 clear_hv_tscchange_cb();
8480#endif
cef84c30 8481 kvm_lapic_exit();
ff9d07a0
ZY
8482 perf_unregister_guest_info_callbacks(&kvm_guest_cbs);
8483
888d256e
JK
8484 if (!boot_cpu_has(X86_FEATURE_CONSTANT_TSC))
8485 cpufreq_unregister_notifier(&kvmclock_cpufreq_notifier_block,
8486 CPUFREQ_TRANSITION_NOTIFIER);
251a5fd6 8487 cpuhp_remove_state_nocalls(CPUHP_AP_X86_KVM_CLK_ONLINE);
16e8d74d
MT
8488#ifdef CONFIG_X86_64
8489 pvclock_gtod_unregister_notifier(&pvclock_gtod_notifier);
3f804f6d 8490 irq_work_sync(&pvclock_irq_work);
594b27e6 8491 cancel_work_sync(&pvclock_gtod_work);
16e8d74d 8492#endif
afaf0b2f 8493 kvm_x86_ops.hardware_enable = NULL;
56c6d28a 8494 kvm_mmu_module_exit();
7e34fbd0 8495 free_percpu(user_return_msrs);
dfdc0a71 8496 kmem_cache_destroy(x86_emulator_cache);
b666a4b6 8497 kmem_cache_destroy(x86_fpu_cache);
b59b153d 8498#ifdef CONFIG_KVM_XEN
c462f859 8499 static_key_deferred_flush(&kvm_xen_enabled);
7d6bbebb 8500 WARN_ON(static_branch_unlikely(&kvm_xen_enabled.key));
b59b153d 8501#endif
56c6d28a 8502}
f8c16bba 8503
872f36eb 8504static int __kvm_vcpu_halt(struct kvm_vcpu *vcpu, int state, int reason)
8776e519
HB
8505{
8506 ++vcpu->stat.halt_exits;
35754c98 8507 if (lapic_in_kernel(vcpu)) {
647daca2 8508 vcpu->arch.mp_state = state;
8776e519
HB
8509 return 1;
8510 } else {
647daca2 8511 vcpu->run->exit_reason = reason;
8776e519
HB
8512 return 0;
8513 }
8514}
647daca2
TL
8515
8516int kvm_vcpu_halt(struct kvm_vcpu *vcpu)
8517{
8518 return __kvm_vcpu_halt(vcpu, KVM_MP_STATE_HALTED, KVM_EXIT_HLT);
8519}
5cb56059
JS
8520EXPORT_SYMBOL_GPL(kvm_vcpu_halt);
8521
8522int kvm_emulate_halt(struct kvm_vcpu *vcpu)
8523{
6affcbed
KH
8524 int ret = kvm_skip_emulated_instruction(vcpu);
8525 /*
8526 * TODO: we might be squashing a GUESTDBG_SINGLESTEP-triggered
8527 * KVM_EXIT_DEBUG here.
8528 */
8529 return kvm_vcpu_halt(vcpu) && ret;
5cb56059 8530}
8776e519
HB
8531EXPORT_SYMBOL_GPL(kvm_emulate_halt);
8532
647daca2
TL
8533int kvm_emulate_ap_reset_hold(struct kvm_vcpu *vcpu)
8534{
8535 int ret = kvm_skip_emulated_instruction(vcpu);
8536
8537 return __kvm_vcpu_halt(vcpu, KVM_MP_STATE_AP_RESET_HOLD, KVM_EXIT_AP_RESET_HOLD) && ret;
8538}
8539EXPORT_SYMBOL_GPL(kvm_emulate_ap_reset_hold);
8540
8ef81a9a 8541#ifdef CONFIG_X86_64
55dd00a7
MT
8542static int kvm_pv_clock_pairing(struct kvm_vcpu *vcpu, gpa_t paddr,
8543 unsigned long clock_type)
8544{
8545 struct kvm_clock_pairing clock_pairing;
899a31f5 8546 struct timespec64 ts;
80fbd89c 8547 u64 cycle;
55dd00a7
MT
8548 int ret;
8549
8550 if (clock_type != KVM_CLOCK_PAIRING_WALLCLOCK)
8551 return -KVM_EOPNOTSUPP;
8552
7ca7f3b9 8553 if (!kvm_get_walltime_and_clockread(&ts, &cycle))
55dd00a7
MT
8554 return -KVM_EOPNOTSUPP;
8555
8556 clock_pairing.sec = ts.tv_sec;
8557 clock_pairing.nsec = ts.tv_nsec;
8558 clock_pairing.tsc = kvm_read_l1_tsc(vcpu, cycle);
8559 clock_pairing.flags = 0;
bcbfbd8e 8560 memset(&clock_pairing.pad, 0, sizeof(clock_pairing.pad));
55dd00a7
MT
8561
8562 ret = 0;
8563 if (kvm_write_guest(vcpu->kvm, paddr, &clock_pairing,
8564 sizeof(struct kvm_clock_pairing)))
8565 ret = -KVM_EFAULT;
8566
8567 return ret;
8568}
8ef81a9a 8569#endif
55dd00a7 8570
6aef266c
SV
8571/*
8572 * kvm_pv_kick_cpu_op: Kick a vcpu.
8573 *
8574 * @apicid - apicid of vcpu to be kicked.
8575 */
8576static void kvm_pv_kick_cpu_op(struct kvm *kvm, unsigned long flags, int apicid)
8577{
24d2166b 8578 struct kvm_lapic_irq lapic_irq;
6aef266c 8579
150a84fe 8580 lapic_irq.shorthand = APIC_DEST_NOSHORT;
c96001c5 8581 lapic_irq.dest_mode = APIC_DEST_PHYSICAL;
ebd28fcb 8582 lapic_irq.level = 0;
24d2166b 8583 lapic_irq.dest_id = apicid;
93bbf0b8 8584 lapic_irq.msi_redir_hint = false;
6aef266c 8585
24d2166b 8586 lapic_irq.delivery_mode = APIC_DM_REMRD;
795a149e 8587 kvm_irq_delivery_to_apic(kvm, NULL, &lapic_irq, NULL);
6aef266c
SV
8588}
8589
4e19c36f
SS
8590bool kvm_apicv_activated(struct kvm *kvm)
8591{
8592 return (READ_ONCE(kvm->arch.apicv_inhibit_reasons) == 0);
8593}
8594EXPORT_SYMBOL_GPL(kvm_apicv_activated);
8595
4651fc56 8596static void kvm_apicv_init(struct kvm *kvm)
4e19c36f 8597{
b0a1637f
ML
8598 mutex_init(&kvm->arch.apicv_update_lock);
8599
4651fc56 8600 if (enable_apicv)
4e19c36f
SS
8601 clear_bit(APICV_INHIBIT_REASON_DISABLE,
8602 &kvm->arch.apicv_inhibit_reasons);
8603 else
8604 set_bit(APICV_INHIBIT_REASON_DISABLE,
8605 &kvm->arch.apicv_inhibit_reasons);
8606}
4e19c36f 8607
4a7132ef 8608static void kvm_sched_yield(struct kvm_vcpu *vcpu, unsigned long dest_id)
71506297
WL
8609{
8610 struct kvm_vcpu *target = NULL;
8611 struct kvm_apic_map *map;
8612
4a7132ef
WL
8613 vcpu->stat.directed_yield_attempted++;
8614
72b268a8
WL
8615 if (single_task_running())
8616 goto no_yield;
8617
71506297 8618 rcu_read_lock();
4a7132ef 8619 map = rcu_dereference(vcpu->kvm->arch.apic_map);
71506297
WL
8620
8621 if (likely(map) && dest_id <= map->max_apic_id && map->phys_map[dest_id])
8622 target = map->phys_map[dest_id]->vcpu;
8623
8624 rcu_read_unlock();
8625
4a7132ef
WL
8626 if (!target || !READ_ONCE(target->ready))
8627 goto no_yield;
8628
a1fa4cbd
WL
8629 /* Ignore requests to yield to self */
8630 if (vcpu == target)
8631 goto no_yield;
8632
4a7132ef
WL
8633 if (kvm_vcpu_yield_to(target) <= 0)
8634 goto no_yield;
8635
8636 vcpu->stat.directed_yield_successful++;
8637
8638no_yield:
8639 return;
71506297
WL
8640}
8641
0dbb1123
AK
8642static int complete_hypercall_exit(struct kvm_vcpu *vcpu)
8643{
8644 u64 ret = vcpu->run->hypercall.ret;
8645
8646 if (!is_64_bit_mode(vcpu))
8647 ret = (u32)ret;
8648 kvm_rax_write(vcpu, ret);
8649 ++vcpu->stat.hypercalls;
8650 return kvm_skip_emulated_instruction(vcpu);
8651}
8652
8776e519
HB
8653int kvm_emulate_hypercall(struct kvm_vcpu *vcpu)
8654{
8655 unsigned long nr, a0, a1, a2, a3, ret;
6356ee0c 8656 int op_64_bit;
8776e519 8657
23200b7a
JM
8658 if (kvm_xen_hypercall_enabled(vcpu->kvm))
8659 return kvm_xen_hypercall(vcpu);
8660
8f014550 8661 if (kvm_hv_hypercall_enabled(vcpu))
696ca779 8662 return kvm_hv_hypercall(vcpu);
55cd8e5a 8663
de3cd117
SC
8664 nr = kvm_rax_read(vcpu);
8665 a0 = kvm_rbx_read(vcpu);
8666 a1 = kvm_rcx_read(vcpu);
8667 a2 = kvm_rdx_read(vcpu);
8668 a3 = kvm_rsi_read(vcpu);
8776e519 8669
229456fc 8670 trace_kvm_hypercall(nr, a0, a1, a2, a3);
2714d1d3 8671
a449c7aa
NA
8672 op_64_bit = is_64_bit_mode(vcpu);
8673 if (!op_64_bit) {
8776e519
HB
8674 nr &= 0xFFFFFFFF;
8675 a0 &= 0xFFFFFFFF;
8676 a1 &= 0xFFFFFFFF;
8677 a2 &= 0xFFFFFFFF;
8678 a3 &= 0xFFFFFFFF;
8679 }
8680
b3646477 8681 if (static_call(kvm_x86_get_cpl)(vcpu) != 0) {
07708c4a 8682 ret = -KVM_EPERM;
696ca779 8683 goto out;
07708c4a
JK
8684 }
8685
66570e96
OU
8686 ret = -KVM_ENOSYS;
8687
8776e519 8688 switch (nr) {
b93463aa
AK
8689 case KVM_HC_VAPIC_POLL_IRQ:
8690 ret = 0;
8691 break;
6aef266c 8692 case KVM_HC_KICK_CPU:
66570e96
OU
8693 if (!guest_pv_has(vcpu, KVM_FEATURE_PV_UNHALT))
8694 break;
8695
6aef266c 8696 kvm_pv_kick_cpu_op(vcpu->kvm, a0, a1);
4a7132ef 8697 kvm_sched_yield(vcpu, a1);
6aef266c
SV
8698 ret = 0;
8699 break;
8ef81a9a 8700#ifdef CONFIG_X86_64
55dd00a7
MT
8701 case KVM_HC_CLOCK_PAIRING:
8702 ret = kvm_pv_clock_pairing(vcpu, a0, a1);
8703 break;
1ed199a4 8704#endif
4180bf1b 8705 case KVM_HC_SEND_IPI:
66570e96
OU
8706 if (!guest_pv_has(vcpu, KVM_FEATURE_PV_SEND_IPI))
8707 break;
8708
4180bf1b
WL
8709 ret = kvm_pv_send_ipi(vcpu->kvm, a0, a1, a2, a3, op_64_bit);
8710 break;
71506297 8711 case KVM_HC_SCHED_YIELD:
66570e96
OU
8712 if (!guest_pv_has(vcpu, KVM_FEATURE_PV_SCHED_YIELD))
8713 break;
8714
4a7132ef 8715 kvm_sched_yield(vcpu, a0);
71506297
WL
8716 ret = 0;
8717 break;
0dbb1123
AK
8718 case KVM_HC_MAP_GPA_RANGE: {
8719 u64 gpa = a0, npages = a1, attrs = a2;
8720
8721 ret = -KVM_ENOSYS;
8722 if (!(vcpu->kvm->arch.hypercall_exit_enabled & (1 << KVM_HC_MAP_GPA_RANGE)))
8723 break;
8724
8725 if (!PAGE_ALIGNED(gpa) || !npages ||
8726 gpa_to_gfn(gpa) + npages <= gpa_to_gfn(gpa)) {
8727 ret = -KVM_EINVAL;
8728 break;
8729 }
8730
8731 vcpu->run->exit_reason = KVM_EXIT_HYPERCALL;
8732 vcpu->run->hypercall.nr = KVM_HC_MAP_GPA_RANGE;
8733 vcpu->run->hypercall.args[0] = gpa;
8734 vcpu->run->hypercall.args[1] = npages;
8735 vcpu->run->hypercall.args[2] = attrs;
8736 vcpu->run->hypercall.longmode = op_64_bit;
8737 vcpu->arch.complete_userspace_io = complete_hypercall_exit;
8738 return 0;
8739 }
8776e519
HB
8740 default:
8741 ret = -KVM_ENOSYS;
8742 break;
8743 }
696ca779 8744out:
a449c7aa
NA
8745 if (!op_64_bit)
8746 ret = (u32)ret;
de3cd117 8747 kvm_rax_write(vcpu, ret);
6356ee0c 8748
f11c3a8d 8749 ++vcpu->stat.hypercalls;
6356ee0c 8750 return kvm_skip_emulated_instruction(vcpu);
8776e519
HB
8751}
8752EXPORT_SYMBOL_GPL(kvm_emulate_hypercall);
8753
b6785def 8754static int emulator_fix_hypercall(struct x86_emulate_ctxt *ctxt)
8776e519 8755{
d6aa1000 8756 struct kvm_vcpu *vcpu = emul_to_vcpu(ctxt);
8776e519 8757 char instruction[3];
5fdbf976 8758 unsigned long rip = kvm_rip_read(vcpu);
8776e519 8759
b3646477 8760 static_call(kvm_x86_patch_hypercall)(vcpu, instruction);
8776e519 8761
ce2e852e
DV
8762 return emulator_write_emulated(ctxt, rip, instruction, 3,
8763 &ctxt->exception);
8776e519
HB
8764}
8765
851ba692 8766static int dm_request_for_irq_injection(struct kvm_vcpu *vcpu)
b6c7a5dc 8767{
782d422b
MG
8768 return vcpu->run->request_interrupt_window &&
8769 likely(!pic_in_kernel(vcpu->kvm));
b6c7a5dc
HB
8770}
8771
851ba692 8772static void post_kvm_run_save(struct kvm_vcpu *vcpu)
b6c7a5dc 8773{
851ba692
AK
8774 struct kvm_run *kvm_run = vcpu->run;
8775
f1c6366e
TL
8776 /*
8777 * if_flag is obsolete and useless, so do not bother
8778 * setting it for SEV-ES guests. Userspace can just
8779 * use kvm_run->ready_for_interrupt_injection.
8780 */
8781 kvm_run->if_flag = !vcpu->arch.guest_state_protected
8782 && (kvm_get_rflags(vcpu) & X86_EFLAGS_IF) != 0;
8783
2d3ad1f4 8784 kvm_run->cr8 = kvm_get_cr8(vcpu);
b6c7a5dc 8785 kvm_run->apic_base = kvm_get_apic_base(vcpu);
127a457a
MG
8786 kvm_run->ready_for_interrupt_injection =
8787 pic_in_kernel(vcpu->kvm) ||
782d422b 8788 kvm_vcpu_ready_for_interrupt_injection(vcpu);
15aad3be
CQ
8789
8790 if (is_smm(vcpu))
8791 kvm_run->flags |= KVM_RUN_X86_SMM;
b6c7a5dc
HB
8792}
8793
95ba8273
GN
8794static void update_cr8_intercept(struct kvm_vcpu *vcpu)
8795{
8796 int max_irr, tpr;
8797
afaf0b2f 8798 if (!kvm_x86_ops.update_cr8_intercept)
95ba8273
GN
8799 return;
8800
bce87cce 8801 if (!lapic_in_kernel(vcpu))
88c808fd
AK
8802 return;
8803
d62caabb
AS
8804 if (vcpu->arch.apicv_active)
8805 return;
8806
8db3baa2
GN
8807 if (!vcpu->arch.apic->vapic_addr)
8808 max_irr = kvm_lapic_find_highest_irr(vcpu);
8809 else
8810 max_irr = -1;
95ba8273
GN
8811
8812 if (max_irr != -1)
8813 max_irr >>= 4;
8814
8815 tpr = kvm_lapic_get_cr8(vcpu);
8816
b3646477 8817 static_call(kvm_x86_update_cr8_intercept)(vcpu, tpr, max_irr);
95ba8273
GN
8818}
8819
b97f0745 8820
cb6a32c2
SC
8821int kvm_check_nested_events(struct kvm_vcpu *vcpu)
8822{
cb6a32c2
SC
8823 if (kvm_check_request(KVM_REQ_TRIPLE_FAULT, vcpu)) {
8824 kvm_x86_ops.nested_ops->triple_fault(vcpu);
8825 return 1;
8826 }
8827
8828 return kvm_x86_ops.nested_ops->check_events(vcpu);
8829}
8830
b97f0745
ML
8831static void kvm_inject_exception(struct kvm_vcpu *vcpu)
8832{
8833 if (vcpu->arch.exception.error_code && !is_protmode(vcpu))
8834 vcpu->arch.exception.error_code = false;
8835 static_call(kvm_x86_queue_exception)(vcpu);
8836}
8837
a5f6909a 8838static int inject_pending_event(struct kvm_vcpu *vcpu, bool *req_immediate_exit)
95ba8273 8839{
b6b8a145 8840 int r;
c6b22f59 8841 bool can_inject = true;
b6b8a145 8842
95ba8273 8843 /* try to reinject previous events if any */
664f8e26 8844
c6b22f59 8845 if (vcpu->arch.exception.injected) {
b97f0745 8846 kvm_inject_exception(vcpu);
c6b22f59
PB
8847 can_inject = false;
8848 }
664f8e26 8849 /*
a042c26f
LA
8850 * Do not inject an NMI or interrupt if there is a pending
8851 * exception. Exceptions and interrupts are recognized at
8852 * instruction boundaries, i.e. the start of an instruction.
8853 * Trap-like exceptions, e.g. #DB, have higher priority than
8854 * NMIs and interrupts, i.e. traps are recognized before an
8855 * NMI/interrupt that's pending on the same instruction.
8856 * Fault-like exceptions, e.g. #GP and #PF, are the lowest
8857 * priority, but are only generated (pended) during instruction
8858 * execution, i.e. a pending fault-like exception means the
8859 * fault occurred on the *previous* instruction and must be
8860 * serviced prior to recognizing any new events in order to
8861 * fully complete the previous instruction.
664f8e26 8862 */
1a680e35 8863 else if (!vcpu->arch.exception.pending) {
c6b22f59 8864 if (vcpu->arch.nmi_injected) {
b3646477 8865 static_call(kvm_x86_set_nmi)(vcpu);
c6b22f59
PB
8866 can_inject = false;
8867 } else if (vcpu->arch.interrupt.injected) {
b3646477 8868 static_call(kvm_x86_set_irq)(vcpu);
c6b22f59
PB
8869 can_inject = false;
8870 }
664f8e26
WL
8871 }
8872
3b82b8d7
SC
8873 WARN_ON_ONCE(vcpu->arch.exception.injected &&
8874 vcpu->arch.exception.pending);
8875
1a680e35
LA
8876 /*
8877 * Call check_nested_events() even if we reinjected a previous event
8878 * in order for caller to determine if it should require immediate-exit
8879 * from L2 to L1 due to pending L1 events which require exit
8880 * from L2 to L1.
8881 */
56083bdf 8882 if (is_guest_mode(vcpu)) {
cb6a32c2 8883 r = kvm_check_nested_events(vcpu);
c9d40913 8884 if (r < 0)
a5f6909a 8885 goto out;
664f8e26
WL
8886 }
8887
8888 /* try to inject new event if pending */
b59bb7bd 8889 if (vcpu->arch.exception.pending) {
5c1c85d0
AK
8890 trace_kvm_inj_exception(vcpu->arch.exception.nr,
8891 vcpu->arch.exception.has_error_code,
8892 vcpu->arch.exception.error_code);
d6e8c854 8893
664f8e26
WL
8894 vcpu->arch.exception.pending = false;
8895 vcpu->arch.exception.injected = true;
8896
d6e8c854
NA
8897 if (exception_type(vcpu->arch.exception.nr) == EXCPT_FAULT)
8898 __kvm_set_rflags(vcpu, kvm_get_rflags(vcpu) |
8899 X86_EFLAGS_RF);
8900
f10c729f 8901 if (vcpu->arch.exception.nr == DB_VECTOR) {
f10c729f
JM
8902 kvm_deliver_exception_payload(vcpu);
8903 if (vcpu->arch.dr7 & DR7_GD) {
8904 vcpu->arch.dr7 &= ~DR7_GD;
8905 kvm_update_dr7(vcpu);
8906 }
6bdf0662
NA
8907 }
8908
b97f0745 8909 kvm_inject_exception(vcpu);
c6b22f59 8910 can_inject = false;
1a680e35
LA
8911 }
8912
61e5f69e
ML
8913 /* Don't inject interrupts if the user asked to avoid doing so */
8914 if (vcpu->guest_debug & KVM_GUESTDBG_BLOCKIRQ)
8915 return 0;
8916
c9d40913
PB
8917 /*
8918 * Finally, inject interrupt events. If an event cannot be injected
8919 * due to architectural conditions (e.g. IF=0) a window-open exit
8920 * will re-request KVM_REQ_EVENT. Sometimes however an event is pending
8921 * and can architecturally be injected, but we cannot do it right now:
8922 * an interrupt could have arrived just now and we have to inject it
8923 * as a vmexit, or there could already an event in the queue, which is
8924 * indicated by can_inject. In that case we request an immediate exit
8925 * in order to make progress and get back here for another iteration.
8926 * The kvm_x86_ops hooks communicate this by returning -EBUSY.
8927 */
8928 if (vcpu->arch.smi_pending) {
b3646477 8929 r = can_inject ? static_call(kvm_x86_smi_allowed)(vcpu, true) : -EBUSY;
c9d40913 8930 if (r < 0)
a5f6909a 8931 goto out;
c9d40913
PB
8932 if (r) {
8933 vcpu->arch.smi_pending = false;
8934 ++vcpu->arch.smi_count;
8935 enter_smm(vcpu);
8936 can_inject = false;
8937 } else
b3646477 8938 static_call(kvm_x86_enable_smi_window)(vcpu);
c9d40913
PB
8939 }
8940
8941 if (vcpu->arch.nmi_pending) {
b3646477 8942 r = can_inject ? static_call(kvm_x86_nmi_allowed)(vcpu, true) : -EBUSY;
c9d40913 8943 if (r < 0)
a5f6909a 8944 goto out;
c9d40913
PB
8945 if (r) {
8946 --vcpu->arch.nmi_pending;
8947 vcpu->arch.nmi_injected = true;
b3646477 8948 static_call(kvm_x86_set_nmi)(vcpu);
c9d40913 8949 can_inject = false;
b3646477 8950 WARN_ON(static_call(kvm_x86_nmi_allowed)(vcpu, true) < 0);
c9d40913
PB
8951 }
8952 if (vcpu->arch.nmi_pending)
b3646477 8953 static_call(kvm_x86_enable_nmi_window)(vcpu);
c9d40913 8954 }
1a680e35 8955
c9d40913 8956 if (kvm_cpu_has_injectable_intr(vcpu)) {
b3646477 8957 r = can_inject ? static_call(kvm_x86_interrupt_allowed)(vcpu, true) : -EBUSY;
c9d40913 8958 if (r < 0)
a5f6909a 8959 goto out;
c9d40913
PB
8960 if (r) {
8961 kvm_queue_interrupt(vcpu, kvm_cpu_get_interrupt(vcpu), false);
b3646477
JB
8962 static_call(kvm_x86_set_irq)(vcpu);
8963 WARN_ON(static_call(kvm_x86_interrupt_allowed)(vcpu, true) < 0);
c9d40913
PB
8964 }
8965 if (kvm_cpu_has_injectable_intr(vcpu))
b3646477 8966 static_call(kvm_x86_enable_irq_window)(vcpu);
95ba8273 8967 }
ee2cd4b7 8968
c9d40913
PB
8969 if (is_guest_mode(vcpu) &&
8970 kvm_x86_ops.nested_ops->hv_timer_pending &&
8971 kvm_x86_ops.nested_ops->hv_timer_pending(vcpu))
8972 *req_immediate_exit = true;
8973
8974 WARN_ON(vcpu->arch.exception.pending);
a5f6909a 8975 return 0;
c9d40913 8976
a5f6909a
JM
8977out:
8978 if (r == -EBUSY) {
8979 *req_immediate_exit = true;
8980 r = 0;
8981 }
8982 return r;
95ba8273
GN
8983}
8984
7460fb4a
AK
8985static void process_nmi(struct kvm_vcpu *vcpu)
8986{
8987 unsigned limit = 2;
8988
8989 /*
8990 * x86 is limited to one NMI running, and one NMI pending after it.
8991 * If an NMI is already in progress, limit further NMIs to just one.
8992 * Otherwise, allow two (and we'll inject the first one immediately).
8993 */
b3646477 8994 if (static_call(kvm_x86_get_nmi_mask)(vcpu) || vcpu->arch.nmi_injected)
7460fb4a
AK
8995 limit = 1;
8996
8997 vcpu->arch.nmi_pending += atomic_xchg(&vcpu->arch.nmi_queued, 0);
8998 vcpu->arch.nmi_pending = min(vcpu->arch.nmi_pending, limit);
8999 kvm_make_request(KVM_REQ_EVENT, vcpu);
9000}
9001
ee2cd4b7 9002static u32 enter_smm_get_segment_flags(struct kvm_segment *seg)
660a5d51
PB
9003{
9004 u32 flags = 0;
9005 flags |= seg->g << 23;
9006 flags |= seg->db << 22;
9007 flags |= seg->l << 21;
9008 flags |= seg->avl << 20;
9009 flags |= seg->present << 15;
9010 flags |= seg->dpl << 13;
9011 flags |= seg->s << 12;
9012 flags |= seg->type << 8;
9013 return flags;
9014}
9015
ee2cd4b7 9016static void enter_smm_save_seg_32(struct kvm_vcpu *vcpu, char *buf, int n)
660a5d51
PB
9017{
9018 struct kvm_segment seg;
9019 int offset;
9020
9021 kvm_get_segment(vcpu, &seg, n);
9022 put_smstate(u32, buf, 0x7fa8 + n * 4, seg.selector);
9023
9024 if (n < 3)
9025 offset = 0x7f84 + n * 12;
9026 else
9027 offset = 0x7f2c + (n - 3) * 12;
9028
9029 put_smstate(u32, buf, offset + 8, seg.base);
9030 put_smstate(u32, buf, offset + 4, seg.limit);
ee2cd4b7 9031 put_smstate(u32, buf, offset, enter_smm_get_segment_flags(&seg));
660a5d51
PB
9032}
9033
efbb288a 9034#ifdef CONFIG_X86_64
ee2cd4b7 9035static void enter_smm_save_seg_64(struct kvm_vcpu *vcpu, char *buf, int n)
660a5d51
PB
9036{
9037 struct kvm_segment seg;
9038 int offset;
9039 u16 flags;
9040
9041 kvm_get_segment(vcpu, &seg, n);
9042 offset = 0x7e00 + n * 16;
9043
ee2cd4b7 9044 flags = enter_smm_get_segment_flags(&seg) >> 8;
660a5d51
PB
9045 put_smstate(u16, buf, offset, seg.selector);
9046 put_smstate(u16, buf, offset + 2, flags);
9047 put_smstate(u32, buf, offset + 4, seg.limit);
9048 put_smstate(u64, buf, offset + 8, seg.base);
9049}
efbb288a 9050#endif
660a5d51 9051
ee2cd4b7 9052static void enter_smm_save_state_32(struct kvm_vcpu *vcpu, char *buf)
660a5d51
PB
9053{
9054 struct desc_ptr dt;
9055 struct kvm_segment seg;
9056 unsigned long val;
9057 int i;
9058
9059 put_smstate(u32, buf, 0x7ffc, kvm_read_cr0(vcpu));
9060 put_smstate(u32, buf, 0x7ff8, kvm_read_cr3(vcpu));
9061 put_smstate(u32, buf, 0x7ff4, kvm_get_rflags(vcpu));
9062 put_smstate(u32, buf, 0x7ff0, kvm_rip_read(vcpu));
9063
9064 for (i = 0; i < 8; i++)
27b4a9c4 9065 put_smstate(u32, buf, 0x7fd0 + i * 4, kvm_register_read_raw(vcpu, i));
660a5d51
PB
9066
9067 kvm_get_dr(vcpu, 6, &val);
9068 put_smstate(u32, buf, 0x7fcc, (u32)val);
9069 kvm_get_dr(vcpu, 7, &val);
9070 put_smstate(u32, buf, 0x7fc8, (u32)val);
9071
9072 kvm_get_segment(vcpu, &seg, VCPU_SREG_TR);
9073 put_smstate(u32, buf, 0x7fc4, seg.selector);
9074 put_smstate(u32, buf, 0x7f64, seg.base);
9075 put_smstate(u32, buf, 0x7f60, seg.limit);
ee2cd4b7 9076 put_smstate(u32, buf, 0x7f5c, enter_smm_get_segment_flags(&seg));
660a5d51
PB
9077
9078 kvm_get_segment(vcpu, &seg, VCPU_SREG_LDTR);
9079 put_smstate(u32, buf, 0x7fc0, seg.selector);
9080 put_smstate(u32, buf, 0x7f80, seg.base);
9081 put_smstate(u32, buf, 0x7f7c, seg.limit);
ee2cd4b7 9082 put_smstate(u32, buf, 0x7f78, enter_smm_get_segment_flags(&seg));
660a5d51 9083
b3646477 9084 static_call(kvm_x86_get_gdt)(vcpu, &dt);
660a5d51
PB
9085 put_smstate(u32, buf, 0x7f74, dt.address);
9086 put_smstate(u32, buf, 0x7f70, dt.size);
9087
b3646477 9088 static_call(kvm_x86_get_idt)(vcpu, &dt);
660a5d51
PB
9089 put_smstate(u32, buf, 0x7f58, dt.address);
9090 put_smstate(u32, buf, 0x7f54, dt.size);
9091
9092 for (i = 0; i < 6; i++)
ee2cd4b7 9093 enter_smm_save_seg_32(vcpu, buf, i);
660a5d51
PB
9094
9095 put_smstate(u32, buf, 0x7f14, kvm_read_cr4(vcpu));
9096
9097 /* revision id */
9098 put_smstate(u32, buf, 0x7efc, 0x00020000);
9099 put_smstate(u32, buf, 0x7ef8, vcpu->arch.smbase);
9100}
9101
b68f3cc7 9102#ifdef CONFIG_X86_64
ee2cd4b7 9103static void enter_smm_save_state_64(struct kvm_vcpu *vcpu, char *buf)
660a5d51 9104{
660a5d51
PB
9105 struct desc_ptr dt;
9106 struct kvm_segment seg;
9107 unsigned long val;
9108 int i;
9109
9110 for (i = 0; i < 16; i++)
27b4a9c4 9111 put_smstate(u64, buf, 0x7ff8 - i * 8, kvm_register_read_raw(vcpu, i));
660a5d51
PB
9112
9113 put_smstate(u64, buf, 0x7f78, kvm_rip_read(vcpu));
9114 put_smstate(u32, buf, 0x7f70, kvm_get_rflags(vcpu));
9115
9116 kvm_get_dr(vcpu, 6, &val);
9117 put_smstate(u64, buf, 0x7f68, val);
9118 kvm_get_dr(vcpu, 7, &val);
9119 put_smstate(u64, buf, 0x7f60, val);
9120
9121 put_smstate(u64, buf, 0x7f58, kvm_read_cr0(vcpu));
9122 put_smstate(u64, buf, 0x7f50, kvm_read_cr3(vcpu));
9123 put_smstate(u64, buf, 0x7f48, kvm_read_cr4(vcpu));
9124
9125 put_smstate(u32, buf, 0x7f00, vcpu->arch.smbase);
9126
9127 /* revision id */
9128 put_smstate(u32, buf, 0x7efc, 0x00020064);
9129
9130 put_smstate(u64, buf, 0x7ed0, vcpu->arch.efer);
9131
9132 kvm_get_segment(vcpu, &seg, VCPU_SREG_TR);
9133 put_smstate(u16, buf, 0x7e90, seg.selector);
ee2cd4b7 9134 put_smstate(u16, buf, 0x7e92, enter_smm_get_segment_flags(&seg) >> 8);
660a5d51
PB
9135 put_smstate(u32, buf, 0x7e94, seg.limit);
9136 put_smstate(u64, buf, 0x7e98, seg.base);
9137
b3646477 9138 static_call(kvm_x86_get_idt)(vcpu, &dt);
660a5d51
PB
9139 put_smstate(u32, buf, 0x7e84, dt.size);
9140 put_smstate(u64, buf, 0x7e88, dt.address);
9141
9142 kvm_get_segment(vcpu, &seg, VCPU_SREG_LDTR);
9143 put_smstate(u16, buf, 0x7e70, seg.selector);
ee2cd4b7 9144 put_smstate(u16, buf, 0x7e72, enter_smm_get_segment_flags(&seg) >> 8);
660a5d51
PB
9145 put_smstate(u32, buf, 0x7e74, seg.limit);
9146 put_smstate(u64, buf, 0x7e78, seg.base);
9147
b3646477 9148 static_call(kvm_x86_get_gdt)(vcpu, &dt);
660a5d51
PB
9149 put_smstate(u32, buf, 0x7e64, dt.size);
9150 put_smstate(u64, buf, 0x7e68, dt.address);
9151
9152 for (i = 0; i < 6; i++)
ee2cd4b7 9153 enter_smm_save_seg_64(vcpu, buf, i);
660a5d51 9154}
b68f3cc7 9155#endif
660a5d51 9156
ee2cd4b7 9157static void enter_smm(struct kvm_vcpu *vcpu)
64d60670 9158{
660a5d51 9159 struct kvm_segment cs, ds;
18c3626e 9160 struct desc_ptr dt;
dbc4739b 9161 unsigned long cr0;
660a5d51 9162 char buf[512];
660a5d51 9163
660a5d51 9164 memset(buf, 0, 512);
b68f3cc7 9165#ifdef CONFIG_X86_64
d6321d49 9166 if (guest_cpuid_has(vcpu, X86_FEATURE_LM))
ee2cd4b7 9167 enter_smm_save_state_64(vcpu, buf);
660a5d51 9168 else
b68f3cc7 9169#endif
ee2cd4b7 9170 enter_smm_save_state_32(vcpu, buf);
660a5d51 9171
0234bf88 9172 /*
ecc513e5
SC
9173 * Give enter_smm() a chance to make ISA-specific changes to the vCPU
9174 * state (e.g. leave guest mode) after we've saved the state into the
9175 * SMM state-save area.
0234bf88 9176 */
ecc513e5 9177 static_call(kvm_x86_enter_smm)(vcpu, buf);
0234bf88 9178
dc87275f 9179 kvm_smm_changed(vcpu, true);
54bf36aa 9180 kvm_vcpu_write_guest(vcpu, vcpu->arch.smbase + 0xfe00, buf, sizeof(buf));
660a5d51 9181
b3646477 9182 if (static_call(kvm_x86_get_nmi_mask)(vcpu))
660a5d51
PB
9183 vcpu->arch.hflags |= HF_SMM_INSIDE_NMI_MASK;
9184 else
b3646477 9185 static_call(kvm_x86_set_nmi_mask)(vcpu, true);
660a5d51
PB
9186
9187 kvm_set_rflags(vcpu, X86_EFLAGS_FIXED);
9188 kvm_rip_write(vcpu, 0x8000);
9189
9190 cr0 = vcpu->arch.cr0 & ~(X86_CR0_PE | X86_CR0_EM | X86_CR0_TS | X86_CR0_PG);
b3646477 9191 static_call(kvm_x86_set_cr0)(vcpu, cr0);
660a5d51
PB
9192 vcpu->arch.cr0 = cr0;
9193
b3646477 9194 static_call(kvm_x86_set_cr4)(vcpu, 0);
660a5d51 9195
18c3626e
PB
9196 /* Undocumented: IDT limit is set to zero on entry to SMM. */
9197 dt.address = dt.size = 0;
b3646477 9198 static_call(kvm_x86_set_idt)(vcpu, &dt);
18c3626e 9199
996ff542 9200 kvm_set_dr(vcpu, 7, DR7_FIXED_1);
660a5d51
PB
9201
9202 cs.selector = (vcpu->arch.smbase >> 4) & 0xffff;
9203 cs.base = vcpu->arch.smbase;
9204
9205 ds.selector = 0;
9206 ds.base = 0;
9207
9208 cs.limit = ds.limit = 0xffffffff;
9209 cs.type = ds.type = 0x3;
9210 cs.dpl = ds.dpl = 0;
9211 cs.db = ds.db = 0;
9212 cs.s = ds.s = 1;
9213 cs.l = ds.l = 0;
9214 cs.g = ds.g = 1;
9215 cs.avl = ds.avl = 0;
9216 cs.present = ds.present = 1;
9217 cs.unusable = ds.unusable = 0;
9218 cs.padding = ds.padding = 0;
9219
9220 kvm_set_segment(vcpu, &cs, VCPU_SREG_CS);
9221 kvm_set_segment(vcpu, &ds, VCPU_SREG_DS);
9222 kvm_set_segment(vcpu, &ds, VCPU_SREG_ES);
9223 kvm_set_segment(vcpu, &ds, VCPU_SREG_FS);
9224 kvm_set_segment(vcpu, &ds, VCPU_SREG_GS);
9225 kvm_set_segment(vcpu, &ds, VCPU_SREG_SS);
9226
b68f3cc7 9227#ifdef CONFIG_X86_64
d6321d49 9228 if (guest_cpuid_has(vcpu, X86_FEATURE_LM))
b3646477 9229 static_call(kvm_x86_set_efer)(vcpu, 0);
b68f3cc7 9230#endif
660a5d51 9231
aedbaf4f 9232 kvm_update_cpuid_runtime(vcpu);
660a5d51 9233 kvm_mmu_reset_context(vcpu);
64d60670
PB
9234}
9235
ee2cd4b7 9236static void process_smi(struct kvm_vcpu *vcpu)
c43203ca
PB
9237{
9238 vcpu->arch.smi_pending = true;
9239 kvm_make_request(KVM_REQ_EVENT, vcpu);
9240}
9241
7ee30bc1
NNL
9242void kvm_make_scan_ioapic_request_mask(struct kvm *kvm,
9243 unsigned long *vcpu_bitmap)
9244{
9245 cpumask_var_t cpus;
7ee30bc1
NNL
9246
9247 zalloc_cpumask_var(&cpus, GFP_ATOMIC);
9248
db5a95ec 9249 kvm_make_vcpus_request_mask(kvm, KVM_REQ_SCAN_IOAPIC,
54163a34 9250 NULL, vcpu_bitmap, cpus);
7ee30bc1
NNL
9251
9252 free_cpumask_var(cpus);
9253}
9254
2860c4b1
PB
9255void kvm_make_scan_ioapic_request(struct kvm *kvm)
9256{
9257 kvm_make_all_cpus_request(kvm, KVM_REQ_SCAN_IOAPIC);
9258}
9259
8df14af4
SS
9260void kvm_vcpu_update_apicv(struct kvm_vcpu *vcpu)
9261{
06ef8134
ML
9262 bool activate;
9263
8df14af4
SS
9264 if (!lapic_in_kernel(vcpu))
9265 return;
9266
b0a1637f
ML
9267 mutex_lock(&vcpu->kvm->arch.apicv_update_lock);
9268
06ef8134
ML
9269 activate = kvm_apicv_activated(vcpu->kvm);
9270 if (vcpu->arch.apicv_active == activate)
9271 goto out;
9272
9273 vcpu->arch.apicv_active = activate;
8df14af4 9274 kvm_apic_update_apicv(vcpu);
b3646477 9275 static_call(kvm_x86_refresh_apicv_exec_ctrl)(vcpu);
bca66dbc
VK
9276
9277 /*
9278 * When APICv gets disabled, we may still have injected interrupts
9279 * pending. At the same time, KVM_REQ_EVENT may not be set as APICv was
9280 * still active when the interrupt got accepted. Make sure
9281 * inject_pending_event() is called to check for that.
9282 */
9283 if (!vcpu->arch.apicv_active)
9284 kvm_make_request(KVM_REQ_EVENT, vcpu);
b0a1637f 9285
06ef8134 9286out:
b0a1637f 9287 mutex_unlock(&vcpu->kvm->arch.apicv_update_lock);
8df14af4
SS
9288}
9289EXPORT_SYMBOL_GPL(kvm_vcpu_update_apicv);
9290
b0a1637f 9291void __kvm_request_apicv_update(struct kvm *kvm, bool activate, ulong bit)
8df14af4 9292{
b0a1637f 9293 unsigned long old, new;
8e205a6b 9294
afaf0b2f 9295 if (!kvm_x86_ops.check_apicv_inhibit_reasons ||
b3646477 9296 !static_call(kvm_x86_check_apicv_inhibit_reasons)(bit))
ef8efd7a
SS
9297 return;
9298
b0a1637f
ML
9299 old = new = kvm->arch.apicv_inhibit_reasons;
9300
9301 if (activate)
9302 __clear_bit(bit, &new);
9303 else
9304 __set_bit(bit, &new);
8e205a6b 9305
36222b11
ML
9306 if (!!old != !!new) {
9307 trace_kvm_apicv_update_request(activate, bit);
9308 kvm_make_all_cpus_request(kvm, KVM_REQ_APICV_UPDATE);
b0a1637f 9309 kvm->arch.apicv_inhibit_reasons = new;
36222b11
ML
9310 if (new) {
9311 unsigned long gfn = gpa_to_gfn(APIC_DEFAULT_PHYS_BASE);
36222b11
ML
9312 kvm_zap_gfn_range(kvm, gfn, gfn+1);
9313 }
b0a1637f
ML
9314 } else
9315 kvm->arch.apicv_inhibit_reasons = new;
9316}
9317EXPORT_SYMBOL_GPL(__kvm_request_apicv_update);
7d611233 9318
b0a1637f
ML
9319void kvm_request_apicv_update(struct kvm *kvm, bool activate, ulong bit)
9320{
9321 mutex_lock(&kvm->arch.apicv_update_lock);
9322 __kvm_request_apicv_update(kvm, activate, bit);
9323 mutex_unlock(&kvm->arch.apicv_update_lock);
8df14af4
SS
9324}
9325EXPORT_SYMBOL_GPL(kvm_request_apicv_update);
9326
3d81bc7e 9327static void vcpu_scan_ioapic(struct kvm_vcpu *vcpu)
c7c9c56c 9328{
dcbd3e49 9329 if (!kvm_apic_present(vcpu))
3d81bc7e 9330 return;
c7c9c56c 9331
6308630b 9332 bitmap_zero(vcpu->arch.ioapic_handled_vectors, 256);
c7c9c56c 9333
b053b2ae 9334 if (irqchip_split(vcpu->kvm))
6308630b 9335 kvm_scan_ioapic_routes(vcpu, vcpu->arch.ioapic_handled_vectors);
db2bdcbb 9336 else {
fa59cc00 9337 if (vcpu->arch.apicv_active)
b3646477 9338 static_call(kvm_x86_sync_pir_to_irr)(vcpu);
e97f852f
WL
9339 if (ioapic_in_kernel(vcpu->kvm))
9340 kvm_ioapic_scan_entry(vcpu, vcpu->arch.ioapic_handled_vectors);
db2bdcbb 9341 }
e40ff1d6
LA
9342
9343 if (is_guest_mode(vcpu))
9344 vcpu->arch.load_eoi_exitmap_pending = true;
9345 else
9346 kvm_make_request(KVM_REQ_LOAD_EOI_EXITMAP, vcpu);
9347}
9348
9349static void vcpu_load_eoi_exitmap(struct kvm_vcpu *vcpu)
9350{
9351 u64 eoi_exit_bitmap[4];
9352
9353 if (!kvm_apic_hw_enabled(vcpu->arch.apic))
9354 return;
9355
f2bc14b6
VK
9356 if (to_hv_vcpu(vcpu))
9357 bitmap_or((ulong *)eoi_exit_bitmap,
9358 vcpu->arch.ioapic_handled_vectors,
9359 to_hv_synic(vcpu)->vec_bitmap, 256);
9360
b3646477 9361 static_call(kvm_x86_load_eoi_exitmap)(vcpu, eoi_exit_bitmap);
c7c9c56c
YZ
9362}
9363
e649b3f0
ET
9364void kvm_arch_mmu_notifier_invalidate_range(struct kvm *kvm,
9365 unsigned long start, unsigned long end)
b1394e74
RK
9366{
9367 unsigned long apic_address;
9368
9369 /*
9370 * The physical address of apic access page is stored in the VMCS.
9371 * Update it when it becomes invalid.
9372 */
9373 apic_address = gfn_to_hva(kvm, APIC_DEFAULT_PHYS_BASE >> PAGE_SHIFT);
9374 if (start <= apic_address && apic_address < end)
9375 kvm_make_all_cpus_request(kvm, KVM_REQ_APIC_PAGE_RELOAD);
9376}
9377
4256f43f
TC
9378void kvm_vcpu_reload_apic_access_page(struct kvm_vcpu *vcpu)
9379{
35754c98 9380 if (!lapic_in_kernel(vcpu))
f439ed27
PB
9381 return;
9382
afaf0b2f 9383 if (!kvm_x86_ops.set_apic_access_page_addr)
4256f43f
TC
9384 return;
9385
b3646477 9386 static_call(kvm_x86_set_apic_access_page_addr)(vcpu);
4256f43f 9387}
4256f43f 9388
d264ee0c
SC
9389void __kvm_request_immediate_exit(struct kvm_vcpu *vcpu)
9390{
9391 smp_send_reschedule(vcpu->cpu);
9392}
9393EXPORT_SYMBOL_GPL(__kvm_request_immediate_exit);
9394
9357d939 9395/*
362c698f 9396 * Returns 1 to let vcpu_run() continue the guest execution loop without
9357d939
TY
9397 * exiting to the userspace. Otherwise, the value will be returned to the
9398 * userspace.
9399 */
851ba692 9400static int vcpu_enter_guest(struct kvm_vcpu *vcpu)
b6c7a5dc
HB
9401{
9402 int r;
62a193ed
MG
9403 bool req_int_win =
9404 dm_request_for_irq_injection(vcpu) &&
9405 kvm_cpu_accept_dm_intr(vcpu);
404d5d7b 9406 fastpath_t exit_fastpath;
62a193ed 9407
730dca42 9408 bool req_immediate_exit = false;
b6c7a5dc 9409
fb04a1ed
PX
9410 /* Forbid vmenter if vcpu dirty ring is soft-full */
9411 if (unlikely(vcpu->kvm->dirty_ring_size &&
9412 kvm_dirty_ring_soft_full(&vcpu->dirty_ring))) {
9413 vcpu->run->exit_reason = KVM_EXIT_DIRTY_RING_FULL;
9414 trace_kvm_dirty_ring_exit(vcpu);
9415 r = 0;
9416 goto out;
9417 }
9418
2fa6e1e1 9419 if (kvm_request_pending(vcpu)) {
67369273
SC
9420 if (kvm_check_request(KVM_REQ_VM_BUGGED, vcpu)) {
9421 r = -EIO;
9422 goto out;
9423 }
729c15c2 9424 if (kvm_check_request(KVM_REQ_GET_NESTED_STATE_PAGES, vcpu)) {
9a78e158 9425 if (unlikely(!kvm_x86_ops.nested_ops->get_nested_state_pages(vcpu))) {
671ddc70
JM
9426 r = 0;
9427 goto out;
9428 }
9429 }
a8eeb04a 9430 if (kvm_check_request(KVM_REQ_MMU_RELOAD, vcpu))
2e53d63a 9431 kvm_mmu_unload(vcpu);
a8eeb04a 9432 if (kvm_check_request(KVM_REQ_MIGRATE_TIMER, vcpu))
2f599714 9433 __kvm_migrate_timers(vcpu);
d828199e
MT
9434 if (kvm_check_request(KVM_REQ_MASTERCLOCK_UPDATE, vcpu))
9435 kvm_gen_update_masterclock(vcpu->kvm);
0061d53d
MT
9436 if (kvm_check_request(KVM_REQ_GLOBAL_CLOCK_UPDATE, vcpu))
9437 kvm_gen_kvmclock_update(vcpu);
34c238a1
ZA
9438 if (kvm_check_request(KVM_REQ_CLOCK_UPDATE, vcpu)) {
9439 r = kvm_guest_time_update(vcpu);
8cfdc000
ZA
9440 if (unlikely(r))
9441 goto out;
9442 }
a8eeb04a 9443 if (kvm_check_request(KVM_REQ_MMU_SYNC, vcpu))
4731d4c7 9444 kvm_mmu_sync_roots(vcpu);
727a7e27
PB
9445 if (kvm_check_request(KVM_REQ_LOAD_MMU_PGD, vcpu))
9446 kvm_mmu_load_pgd(vcpu);
eeeb4f67 9447 if (kvm_check_request(KVM_REQ_TLB_FLUSH, vcpu)) {
7780938c 9448 kvm_vcpu_flush_tlb_all(vcpu);
eeeb4f67
SC
9449
9450 /* Flushing all ASIDs flushes the current ASID... */
9451 kvm_clear_request(KVM_REQ_TLB_FLUSH_CURRENT, vcpu);
9452 }
9453 if (kvm_check_request(KVM_REQ_TLB_FLUSH_CURRENT, vcpu))
9454 kvm_vcpu_flush_tlb_current(vcpu);
07ffaf34 9455 if (kvm_check_request(KVM_REQ_TLB_FLUSH_GUEST, vcpu))
0baedd79 9456 kvm_vcpu_flush_tlb_guest(vcpu);
eeeb4f67 9457
a8eeb04a 9458 if (kvm_check_request(KVM_REQ_REPORT_TPR_ACCESS, vcpu)) {
851ba692 9459 vcpu->run->exit_reason = KVM_EXIT_TPR_ACCESS;
b93463aa
AK
9460 r = 0;
9461 goto out;
9462 }
a8eeb04a 9463 if (kvm_check_request(KVM_REQ_TRIPLE_FAULT, vcpu)) {
cb6a32c2
SC
9464 if (is_guest_mode(vcpu)) {
9465 kvm_x86_ops.nested_ops->triple_fault(vcpu);
9466 } else {
9467 vcpu->run->exit_reason = KVM_EXIT_SHUTDOWN;
9468 vcpu->mmio_needed = 0;
9469 r = 0;
9470 goto out;
9471 }
71c4dfaf 9472 }
af585b92
GN
9473 if (kvm_check_request(KVM_REQ_APF_HALT, vcpu)) {
9474 /* Page is swapped out. Do synthetic halt */
9475 vcpu->arch.apf.halted = true;
9476 r = 1;
9477 goto out;
9478 }
c9aaa895
GC
9479 if (kvm_check_request(KVM_REQ_STEAL_UPDATE, vcpu))
9480 record_steal_time(vcpu);
64d60670
PB
9481 if (kvm_check_request(KVM_REQ_SMI, vcpu))
9482 process_smi(vcpu);
7460fb4a
AK
9483 if (kvm_check_request(KVM_REQ_NMI, vcpu))
9484 process_nmi(vcpu);
f5132b01 9485 if (kvm_check_request(KVM_REQ_PMU, vcpu))
c6702c9d 9486 kvm_pmu_handle_event(vcpu);
f5132b01 9487 if (kvm_check_request(KVM_REQ_PMI, vcpu))
c6702c9d 9488 kvm_pmu_deliver_pmi(vcpu);
7543a635
SR
9489 if (kvm_check_request(KVM_REQ_IOAPIC_EOI_EXIT, vcpu)) {
9490 BUG_ON(vcpu->arch.pending_ioapic_eoi > 255);
9491 if (test_bit(vcpu->arch.pending_ioapic_eoi,
6308630b 9492 vcpu->arch.ioapic_handled_vectors)) {
7543a635
SR
9493 vcpu->run->exit_reason = KVM_EXIT_IOAPIC_EOI;
9494 vcpu->run->eoi.vector =
9495 vcpu->arch.pending_ioapic_eoi;
9496 r = 0;
9497 goto out;
9498 }
9499 }
3d81bc7e
YZ
9500 if (kvm_check_request(KVM_REQ_SCAN_IOAPIC, vcpu))
9501 vcpu_scan_ioapic(vcpu);
e40ff1d6
LA
9502 if (kvm_check_request(KVM_REQ_LOAD_EOI_EXITMAP, vcpu))
9503 vcpu_load_eoi_exitmap(vcpu);
4256f43f
TC
9504 if (kvm_check_request(KVM_REQ_APIC_PAGE_RELOAD, vcpu))
9505 kvm_vcpu_reload_apic_access_page(vcpu);
2ce79189
AS
9506 if (kvm_check_request(KVM_REQ_HV_CRASH, vcpu)) {
9507 vcpu->run->exit_reason = KVM_EXIT_SYSTEM_EVENT;
9508 vcpu->run->system_event.type = KVM_SYSTEM_EVENT_CRASH;
9509 r = 0;
9510 goto out;
9511 }
e516cebb
AS
9512 if (kvm_check_request(KVM_REQ_HV_RESET, vcpu)) {
9513 vcpu->run->exit_reason = KVM_EXIT_SYSTEM_EVENT;
9514 vcpu->run->system_event.type = KVM_SYSTEM_EVENT_RESET;
9515 r = 0;
9516 goto out;
9517 }
db397571 9518 if (kvm_check_request(KVM_REQ_HV_EXIT, vcpu)) {
9ff5e030
VK
9519 struct kvm_vcpu_hv *hv_vcpu = to_hv_vcpu(vcpu);
9520
db397571 9521 vcpu->run->exit_reason = KVM_EXIT_HYPERV;
9ff5e030 9522 vcpu->run->hyperv = hv_vcpu->exit;
db397571
AS
9523 r = 0;
9524 goto out;
9525 }
f3b138c5
AS
9526
9527 /*
9528 * KVM_REQ_HV_STIMER has to be processed after
9529 * KVM_REQ_CLOCK_UPDATE, because Hyper-V SynIC timers
9530 * depend on the guest clock being up-to-date
9531 */
1f4b34f8
AS
9532 if (kvm_check_request(KVM_REQ_HV_STIMER, vcpu))
9533 kvm_hv_process_stimers(vcpu);
8df14af4
SS
9534 if (kvm_check_request(KVM_REQ_APICV_UPDATE, vcpu))
9535 kvm_vcpu_update_apicv(vcpu);
557a961a
VK
9536 if (kvm_check_request(KVM_REQ_APF_READY, vcpu))
9537 kvm_check_async_pf_completion(vcpu);
1a155254 9538 if (kvm_check_request(KVM_REQ_MSR_FILTER_CHANGED, vcpu))
b3646477 9539 static_call(kvm_x86_msr_filter_changed)(vcpu);
a85863c2
MS
9540
9541 if (kvm_check_request(KVM_REQ_UPDATE_CPU_DIRTY_LOGGING, vcpu))
9542 static_call(kvm_x86_update_cpu_dirty_logging)(vcpu);
2f52d58c 9543 }
b93463aa 9544
40da8ccd
DW
9545 if (kvm_check_request(KVM_REQ_EVENT, vcpu) || req_int_win ||
9546 kvm_xen_has_interrupt(vcpu)) {
0f1e261e 9547 ++vcpu->stat.req_event;
4fe09bcf
JM
9548 r = kvm_apic_accept_events(vcpu);
9549 if (r < 0) {
9550 r = 0;
9551 goto out;
9552 }
66450a21
JK
9553 if (vcpu->arch.mp_state == KVM_MP_STATE_INIT_RECEIVED) {
9554 r = 1;
9555 goto out;
9556 }
9557
a5f6909a
JM
9558 r = inject_pending_event(vcpu, &req_immediate_exit);
9559 if (r < 0) {
9560 r = 0;
9561 goto out;
9562 }
c9d40913 9563 if (req_int_win)
b3646477 9564 static_call(kvm_x86_enable_irq_window)(vcpu);
b463a6f7
AK
9565
9566 if (kvm_lapic_enabled(vcpu)) {
9567 update_cr8_intercept(vcpu);
9568 kvm_lapic_sync_to_vapic(vcpu);
9569 }
9570 }
9571
d8368af8
AK
9572 r = kvm_mmu_reload(vcpu);
9573 if (unlikely(r)) {
d905c069 9574 goto cancel_injection;
d8368af8
AK
9575 }
9576
b6c7a5dc
HB
9577 preempt_disable();
9578
b3646477 9579 static_call(kvm_x86_prepare_guest_switch)(vcpu);
b95234c8
PB
9580
9581 /*
9582 * Disable IRQs before setting IN_GUEST_MODE. Posted interrupt
9583 * IPI are then delayed after guest entry, which ensures that they
9584 * result in virtual interrupt delivery.
9585 */
9586 local_irq_disable();
6b7e2d09
XG
9587 vcpu->mode = IN_GUEST_MODE;
9588
01b71917
MT
9589 srcu_read_unlock(&vcpu->kvm->srcu, vcpu->srcu_idx);
9590
0f127d12 9591 /*
b95234c8 9592 * 1) We should set ->mode before checking ->requests. Please see
cde9af6e 9593 * the comment in kvm_vcpu_exiting_guest_mode().
b95234c8 9594 *
81b01667 9595 * 2) For APICv, we should set ->mode before checking PID.ON. This
b95234c8
PB
9596 * pairs with the memory barrier implicit in pi_test_and_set_on
9597 * (see vmx_deliver_posted_interrupt).
9598 *
9599 * 3) This also orders the write to mode from any reads to the page
9600 * tables done while the VCPU is running. Please see the comment
9601 * in kvm_flush_remote_tlbs.
6b7e2d09 9602 */
01b71917 9603 smp_mb__after_srcu_read_unlock();
b6c7a5dc 9604
b95234c8
PB
9605 /*
9606 * This handles the case where a posted interrupt was
9607 * notified with kvm_vcpu_kick.
9608 */
fa59cc00 9609 if (kvm_lapic_enabled(vcpu) && vcpu->arch.apicv_active)
b3646477 9610 static_call(kvm_x86_sync_pir_to_irr)(vcpu);
32f88400 9611
5a9f5443 9612 if (kvm_vcpu_exit_request(vcpu)) {
6b7e2d09 9613 vcpu->mode = OUTSIDE_GUEST_MODE;
d94e1dc9 9614 smp_wmb();
6c142801
AK
9615 local_irq_enable();
9616 preempt_enable();
01b71917 9617 vcpu->srcu_idx = srcu_read_lock(&vcpu->kvm->srcu);
6c142801 9618 r = 1;
d905c069 9619 goto cancel_injection;
6c142801
AK
9620 }
9621
c43203ca
PB
9622 if (req_immediate_exit) {
9623 kvm_make_request(KVM_REQ_EVENT, vcpu);
b3646477 9624 static_call(kvm_x86_request_immediate_exit)(vcpu);
c43203ca 9625 }
d6185f20 9626
2620fe26
SC
9627 fpregs_assert_state_consistent();
9628 if (test_thread_flag(TIF_NEED_FPU_LOAD))
9629 switch_fpu_return();
5f409e20 9630
42dbaa5a 9631 if (unlikely(vcpu->arch.switch_db_regs)) {
42dbaa5a
JK
9632 set_debugreg(0, 7);
9633 set_debugreg(vcpu->arch.eff_db[0], 0);
9634 set_debugreg(vcpu->arch.eff_db[1], 1);
9635 set_debugreg(vcpu->arch.eff_db[2], 2);
9636 set_debugreg(vcpu->arch.eff_db[3], 3);
f85d4016
LJ
9637 } else if (unlikely(hw_breakpoint_active())) {
9638 set_debugreg(0, 7);
42dbaa5a 9639 }
b6c7a5dc 9640
d89d04ab
PB
9641 for (;;) {
9642 exit_fastpath = static_call(kvm_x86_run)(vcpu);
9643 if (likely(exit_fastpath != EXIT_FASTPATH_REENTER_GUEST))
9644 break;
9645
de7cd3f6
PB
9646 if (vcpu->arch.apicv_active)
9647 static_call(kvm_x86_sync_pir_to_irr)(vcpu);
9648
9649 if (unlikely(kvm_vcpu_exit_request(vcpu))) {
d89d04ab
PB
9650 exit_fastpath = EXIT_FASTPATH_EXIT_HANDLED;
9651 break;
9652 }
de7cd3f6 9653 }
b6c7a5dc 9654
c77fb5fe
PB
9655 /*
9656 * Do this here before restoring debug registers on the host. And
9657 * since we do this before handling the vmexit, a DR access vmexit
9658 * can (a) read the correct value of the debug registers, (b) set
9659 * KVM_DEBUGREG_WONT_EXIT again.
9660 */
9661 if (unlikely(vcpu->arch.switch_db_regs & KVM_DEBUGREG_WONT_EXIT)) {
c77fb5fe 9662 WARN_ON(vcpu->guest_debug & KVM_GUESTDBG_USE_HW_BP);
b3646477 9663 static_call(kvm_x86_sync_dirty_debug_regs)(vcpu);
70e4da7a 9664 kvm_update_dr0123(vcpu);
70e4da7a 9665 kvm_update_dr7(vcpu);
c77fb5fe
PB
9666 }
9667
24f1e32c
FW
9668 /*
9669 * If the guest has used debug registers, at least dr7
9670 * will be disabled while returning to the host.
9671 * If we don't have active breakpoints in the host, we don't
9672 * care about the messed up debug address registers. But if
9673 * we have some of them active, restore the old state.
9674 */
59d8eb53 9675 if (hw_breakpoint_active())
24f1e32c 9676 hw_breakpoint_restore();
42dbaa5a 9677
c967118d 9678 vcpu->arch.last_vmentry_cpu = vcpu->cpu;
4ba76538 9679 vcpu->arch.last_guest_tsc = kvm_read_l1_tsc(vcpu, rdtsc());
1d5f066e 9680
6b7e2d09 9681 vcpu->mode = OUTSIDE_GUEST_MODE;
d94e1dc9 9682 smp_wmb();
a547c6db 9683
b3646477 9684 static_call(kvm_x86_handle_exit_irqoff)(vcpu);
b6c7a5dc 9685
d7a08882
SC
9686 /*
9687 * Consume any pending interrupts, including the possible source of
9688 * VM-Exit on SVM and any ticks that occur between VM-Exit and now.
9689 * An instruction is required after local_irq_enable() to fully unblock
9690 * interrupts on processors that implement an interrupt shadow, the
9691 * stat.exits increment will do nicely.
9692 */
9693 kvm_before_interrupt(vcpu);
9694 local_irq_enable();
b6c7a5dc 9695 ++vcpu->stat.exits;
d7a08882
SC
9696 local_irq_disable();
9697 kvm_after_interrupt(vcpu);
b6c7a5dc 9698
16045714
WL
9699 /*
9700 * Wait until after servicing IRQs to account guest time so that any
9701 * ticks that occurred while running the guest are properly accounted
9702 * to the guest. Waiting until IRQs are enabled degrades the accuracy
9703 * of accounting via context tracking, but the loss of accuracy is
9704 * acceptable for all known use cases.
9705 */
9706 vtime_account_guest_exit();
9707
ec0671d5
WL
9708 if (lapic_in_kernel(vcpu)) {
9709 s64 delta = vcpu->arch.apic->lapic_timer.advance_expire_delta;
9710 if (delta != S64_MIN) {
9711 trace_kvm_wait_lapic_expire(vcpu->vcpu_id, delta);
9712 vcpu->arch.apic->lapic_timer.advance_expire_delta = S64_MIN;
9713 }
9714 }
b6c7a5dc 9715
f2485b3e 9716 local_irq_enable();
b6c7a5dc
HB
9717 preempt_enable();
9718
f656ce01 9719 vcpu->srcu_idx = srcu_read_lock(&vcpu->kvm->srcu);
3200f405 9720
b6c7a5dc
HB
9721 /*
9722 * Profile KVM exit RIPs:
9723 */
9724 if (unlikely(prof_on == KVM_PROFILING)) {
5fdbf976
MT
9725 unsigned long rip = kvm_rip_read(vcpu);
9726 profile_hit(KVM_PROFILING, (void *)rip);
b6c7a5dc
HB
9727 }
9728
cc578287
ZA
9729 if (unlikely(vcpu->arch.tsc_always_catchup))
9730 kvm_make_request(KVM_REQ_CLOCK_UPDATE, vcpu);
298101da 9731
5cfb1d5a
MT
9732 if (vcpu->arch.apic_attention)
9733 kvm_lapic_sync_from_vapic(vcpu);
b93463aa 9734
b3646477 9735 r = static_call(kvm_x86_handle_exit)(vcpu, exit_fastpath);
d905c069
MT
9736 return r;
9737
9738cancel_injection:
8081ad06
SC
9739 if (req_immediate_exit)
9740 kvm_make_request(KVM_REQ_EVENT, vcpu);
b3646477 9741 static_call(kvm_x86_cancel_injection)(vcpu);
ae7a2a3f
MT
9742 if (unlikely(vcpu->arch.apic_attention))
9743 kvm_lapic_sync_from_vapic(vcpu);
d7690175
MT
9744out:
9745 return r;
9746}
b6c7a5dc 9747
362c698f
PB
9748static inline int vcpu_block(struct kvm *kvm, struct kvm_vcpu *vcpu)
9749{
bf9f6ac8 9750 if (!kvm_arch_vcpu_runnable(vcpu) &&
b3646477 9751 (!kvm_x86_ops.pre_block || static_call(kvm_x86_pre_block)(vcpu) == 0)) {
9c8fd1ba
PB
9752 srcu_read_unlock(&kvm->srcu, vcpu->srcu_idx);
9753 kvm_vcpu_block(vcpu);
9754 vcpu->srcu_idx = srcu_read_lock(&kvm->srcu);
bf9f6ac8 9755
afaf0b2f 9756 if (kvm_x86_ops.post_block)
b3646477 9757 static_call(kvm_x86_post_block)(vcpu);
bf9f6ac8 9758
9c8fd1ba
PB
9759 if (!kvm_check_request(KVM_REQ_UNHALT, vcpu))
9760 return 1;
9761 }
362c698f 9762
4fe09bcf
JM
9763 if (kvm_apic_accept_events(vcpu) < 0)
9764 return 0;
362c698f
PB
9765 switch(vcpu->arch.mp_state) {
9766 case KVM_MP_STATE_HALTED:
647daca2 9767 case KVM_MP_STATE_AP_RESET_HOLD:
362c698f
PB
9768 vcpu->arch.pv.pv_unhalted = false;
9769 vcpu->arch.mp_state =
9770 KVM_MP_STATE_RUNNABLE;
df561f66 9771 fallthrough;
362c698f
PB
9772 case KVM_MP_STATE_RUNNABLE:
9773 vcpu->arch.apf.halted = false;
9774 break;
9775 case KVM_MP_STATE_INIT_RECEIVED:
9776 break;
9777 default:
9778 return -EINTR;
362c698f
PB
9779 }
9780 return 1;
9781}
09cec754 9782
5d9bc648
PB
9783static inline bool kvm_vcpu_running(struct kvm_vcpu *vcpu)
9784{
56083bdf 9785 if (is_guest_mode(vcpu))
cb6a32c2 9786 kvm_check_nested_events(vcpu);
0ad3bed6 9787
5d9bc648
PB
9788 return (vcpu->arch.mp_state == KVM_MP_STATE_RUNNABLE &&
9789 !vcpu->arch.apf.halted);
9790}
9791
362c698f 9792static int vcpu_run(struct kvm_vcpu *vcpu)
d7690175
MT
9793{
9794 int r;
f656ce01 9795 struct kvm *kvm = vcpu->kvm;
d7690175 9796
f656ce01 9797 vcpu->srcu_idx = srcu_read_lock(&kvm->srcu);
c595ceee 9798 vcpu->arch.l1tf_flush_l1d = true;
d7690175 9799
362c698f 9800 for (;;) {
58f800d5 9801 if (kvm_vcpu_running(vcpu)) {
851ba692 9802 r = vcpu_enter_guest(vcpu);
bf9f6ac8 9803 } else {
362c698f 9804 r = vcpu_block(kvm, vcpu);
bf9f6ac8
FW
9805 }
9806
09cec754
GN
9807 if (r <= 0)
9808 break;
9809
084071d5 9810 kvm_clear_request(KVM_REQ_UNBLOCK, vcpu);
09cec754
GN
9811 if (kvm_cpu_has_pending_timer(vcpu))
9812 kvm_inject_pending_timer_irqs(vcpu);
9813
782d422b
MG
9814 if (dm_request_for_irq_injection(vcpu) &&
9815 kvm_vcpu_ready_for_interrupt_injection(vcpu)) {
4ca7dd8c
PB
9816 r = 0;
9817 vcpu->run->exit_reason = KVM_EXIT_IRQ_WINDOW_OPEN;
09cec754 9818 ++vcpu->stat.request_irq_exits;
362c698f 9819 break;
09cec754 9820 }
af585b92 9821
f3020b88 9822 if (__xfer_to_guest_mode_work_pending()) {
f656ce01 9823 srcu_read_unlock(&kvm->srcu, vcpu->srcu_idx);
72c3c0fe
TG
9824 r = xfer_to_guest_mode_handle_work(vcpu);
9825 if (r)
9826 return r;
f656ce01 9827 vcpu->srcu_idx = srcu_read_lock(&kvm->srcu);
d7690175 9828 }
b6c7a5dc
HB
9829 }
9830
f656ce01 9831 srcu_read_unlock(&kvm->srcu, vcpu->srcu_idx);
b6c7a5dc
HB
9832
9833 return r;
9834}
9835
716d51ab
GN
9836static inline int complete_emulated_io(struct kvm_vcpu *vcpu)
9837{
9838 int r;
60fc3d02 9839
716d51ab 9840 vcpu->srcu_idx = srcu_read_lock(&vcpu->kvm->srcu);
0ce97a2b 9841 r = kvm_emulate_instruction(vcpu, EMULTYPE_NO_DECODE);
716d51ab 9842 srcu_read_unlock(&vcpu->kvm->srcu, vcpu->srcu_idx);
60fc3d02 9843 return r;
716d51ab
GN
9844}
9845
9846static int complete_emulated_pio(struct kvm_vcpu *vcpu)
9847{
9848 BUG_ON(!vcpu->arch.pio.count);
9849
9850 return complete_emulated_io(vcpu);
9851}
9852
f78146b0
AK
9853/*
9854 * Implements the following, as a state machine:
9855 *
9856 * read:
9857 * for each fragment
87da7e66
XG
9858 * for each mmio piece in the fragment
9859 * write gpa, len
9860 * exit
9861 * copy data
f78146b0
AK
9862 * execute insn
9863 *
9864 * write:
9865 * for each fragment
87da7e66
XG
9866 * for each mmio piece in the fragment
9867 * write gpa, len
9868 * copy data
9869 * exit
f78146b0 9870 */
716d51ab 9871static int complete_emulated_mmio(struct kvm_vcpu *vcpu)
5287f194
AK
9872{
9873 struct kvm_run *run = vcpu->run;
f78146b0 9874 struct kvm_mmio_fragment *frag;
87da7e66 9875 unsigned len;
5287f194 9876
716d51ab 9877 BUG_ON(!vcpu->mmio_needed);
5287f194 9878
716d51ab 9879 /* Complete previous fragment */
87da7e66
XG
9880 frag = &vcpu->mmio_fragments[vcpu->mmio_cur_fragment];
9881 len = min(8u, frag->len);
716d51ab 9882 if (!vcpu->mmio_is_write)
87da7e66
XG
9883 memcpy(frag->data, run->mmio.data, len);
9884
9885 if (frag->len <= 8) {
9886 /* Switch to the next fragment. */
9887 frag++;
9888 vcpu->mmio_cur_fragment++;
9889 } else {
9890 /* Go forward to the next mmio piece. */
9891 frag->data += len;
9892 frag->gpa += len;
9893 frag->len -= len;
9894 }
9895
a08d3b3b 9896 if (vcpu->mmio_cur_fragment >= vcpu->mmio_nr_fragments) {
716d51ab 9897 vcpu->mmio_needed = 0;
0912c977
PB
9898
9899 /* FIXME: return into emulator if single-stepping. */
cef4dea0 9900 if (vcpu->mmio_is_write)
716d51ab
GN
9901 return 1;
9902 vcpu->mmio_read_completed = 1;
9903 return complete_emulated_io(vcpu);
9904 }
87da7e66 9905
716d51ab
GN
9906 run->exit_reason = KVM_EXIT_MMIO;
9907 run->mmio.phys_addr = frag->gpa;
9908 if (vcpu->mmio_is_write)
87da7e66
XG
9909 memcpy(run->mmio.data, frag->data, min(8u, frag->len));
9910 run->mmio.len = min(8u, frag->len);
716d51ab
GN
9911 run->mmio.is_write = vcpu->mmio_is_write;
9912 vcpu->arch.complete_userspace_io = complete_emulated_mmio;
9913 return 0;
5287f194
AK
9914}
9915
c9aef3b8
SC
9916static void kvm_save_current_fpu(struct fpu *fpu)
9917{
9918 /*
9919 * If the target FPU state is not resident in the CPU registers, just
9920 * memcpy() from current, else save CPU state directly to the target.
9921 */
9922 if (test_thread_flag(TIF_NEED_FPU_LOAD))
9923 memcpy(&fpu->state, &current->thread.fpu.state,
9924 fpu_kernel_xstate_size);
9925 else
ebe7234b 9926 save_fpregs_to_fpstate(fpu);
c9aef3b8
SC
9927}
9928
822f312d
SAS
9929/* Swap (qemu) user FPU context for the guest FPU context. */
9930static void kvm_load_guest_fpu(struct kvm_vcpu *vcpu)
9931{
5f409e20
RR
9932 fpregs_lock();
9933
c9aef3b8
SC
9934 kvm_save_current_fpu(vcpu->arch.user_fpu);
9935
ed02b213
TL
9936 /*
9937 * Guests with protected state can't have it set by the hypervisor,
9938 * so skip trying to set it.
9939 */
9940 if (vcpu->arch.guest_fpu)
9941 /* PKRU is separately restored in kvm_x86_ops.run. */
1c61fada 9942 __restore_fpregs_from_fpstate(&vcpu->arch.guest_fpu->state,
ed02b213 9943 ~XFEATURE_MASK_PKRU);
5f409e20
RR
9944
9945 fpregs_mark_activate();
9946 fpregs_unlock();
9947
822f312d
SAS
9948 trace_kvm_fpu(1);
9949}
9950
9951/* When vcpu_run ends, restore user space FPU context. */
9952static void kvm_put_guest_fpu(struct kvm_vcpu *vcpu)
9953{
5f409e20
RR
9954 fpregs_lock();
9955
ed02b213
TL
9956 /*
9957 * Guests with protected state can't have it read by the hypervisor,
9958 * so skip trying to save it.
9959 */
9960 if (vcpu->arch.guest_fpu)
9961 kvm_save_current_fpu(vcpu->arch.guest_fpu);
c9aef3b8 9962
1c61fada 9963 restore_fpregs_from_fpstate(&vcpu->arch.user_fpu->state);
5f409e20
RR
9964
9965 fpregs_mark_activate();
9966 fpregs_unlock();
9967
822f312d
SAS
9968 ++vcpu->stat.fpu_reload;
9969 trace_kvm_fpu(0);
9970}
9971
1b94f6f8 9972int kvm_arch_vcpu_ioctl_run(struct kvm_vcpu *vcpu)
b6c7a5dc 9973{
1b94f6f8 9974 struct kvm_run *kvm_run = vcpu->run;
b6c7a5dc 9975 int r;
b6c7a5dc 9976
accb757d 9977 vcpu_load(vcpu);
20b7035c 9978 kvm_sigset_activate(vcpu);
15aad3be 9979 kvm_run->flags = 0;
5663d8f9
PX
9980 kvm_load_guest_fpu(vcpu);
9981
a4535290 9982 if (unlikely(vcpu->arch.mp_state == KVM_MP_STATE_UNINITIALIZED)) {
2f173d26
JS
9983 if (kvm_run->immediate_exit) {
9984 r = -EINTR;
9985 goto out;
9986 }
b6c7a5dc 9987 kvm_vcpu_block(vcpu);
4fe09bcf
JM
9988 if (kvm_apic_accept_events(vcpu) < 0) {
9989 r = 0;
9990 goto out;
9991 }
72875d8a 9992 kvm_clear_request(KVM_REQ_UNHALT, vcpu);
ac9f6dc0 9993 r = -EAGAIN;
a0595000
JS
9994 if (signal_pending(current)) {
9995 r = -EINTR;
1b94f6f8 9996 kvm_run->exit_reason = KVM_EXIT_INTR;
a0595000
JS
9997 ++vcpu->stat.signal_exits;
9998 }
ac9f6dc0 9999 goto out;
b6c7a5dc
HB
10000 }
10001
e489a4a6
SC
10002 if ((kvm_run->kvm_valid_regs & ~KVM_SYNC_X86_VALID_FIELDS) ||
10003 (kvm_run->kvm_dirty_regs & ~KVM_SYNC_X86_VALID_FIELDS)) {
01643c51
KH
10004 r = -EINVAL;
10005 goto out;
10006 }
10007
1b94f6f8 10008 if (kvm_run->kvm_dirty_regs) {
01643c51
KH
10009 r = sync_regs(vcpu);
10010 if (r != 0)
10011 goto out;
10012 }
10013
b6c7a5dc 10014 /* re-sync apic's tpr */
35754c98 10015 if (!lapic_in_kernel(vcpu)) {
eea1cff9
AP
10016 if (kvm_set_cr8(vcpu, kvm_run->cr8) != 0) {
10017 r = -EINVAL;
10018 goto out;
10019 }
10020 }
b6c7a5dc 10021
716d51ab
GN
10022 if (unlikely(vcpu->arch.complete_userspace_io)) {
10023 int (*cui)(struct kvm_vcpu *) = vcpu->arch.complete_userspace_io;
10024 vcpu->arch.complete_userspace_io = NULL;
10025 r = cui(vcpu);
10026 if (r <= 0)
5663d8f9 10027 goto out;
716d51ab
GN
10028 } else
10029 WARN_ON(vcpu->arch.pio.count || vcpu->mmio_needed);
5287f194 10030
460df4c1
PB
10031 if (kvm_run->immediate_exit)
10032 r = -EINTR;
10033 else
10034 r = vcpu_run(vcpu);
b6c7a5dc
HB
10035
10036out:
5663d8f9 10037 kvm_put_guest_fpu(vcpu);
1b94f6f8 10038 if (kvm_run->kvm_valid_regs)
01643c51 10039 store_regs(vcpu);
f1d86e46 10040 post_kvm_run_save(vcpu);
20b7035c 10041 kvm_sigset_deactivate(vcpu);
b6c7a5dc 10042
accb757d 10043 vcpu_put(vcpu);
b6c7a5dc
HB
10044 return r;
10045}
10046
01643c51 10047static void __get_regs(struct kvm_vcpu *vcpu, struct kvm_regs *regs)
b6c7a5dc 10048{
7ae441ea
GN
10049 if (vcpu->arch.emulate_regs_need_sync_to_vcpu) {
10050 /*
10051 * We are here if userspace calls get_regs() in the middle of
10052 * instruction emulation. Registers state needs to be copied
4a969980 10053 * back from emulation context to vcpu. Userspace shouldn't do
7ae441ea
GN
10054 * that usually, but some bad designed PV devices (vmware
10055 * backdoor interface) need this to work
10056 */
c9b8b07c 10057 emulator_writeback_register_cache(vcpu->arch.emulate_ctxt);
7ae441ea
GN
10058 vcpu->arch.emulate_regs_need_sync_to_vcpu = false;
10059 }
de3cd117
SC
10060 regs->rax = kvm_rax_read(vcpu);
10061 regs->rbx = kvm_rbx_read(vcpu);
10062 regs->rcx = kvm_rcx_read(vcpu);
10063 regs->rdx = kvm_rdx_read(vcpu);
10064 regs->rsi = kvm_rsi_read(vcpu);
10065 regs->rdi = kvm_rdi_read(vcpu);
e9c16c78 10066 regs->rsp = kvm_rsp_read(vcpu);
de3cd117 10067 regs->rbp = kvm_rbp_read(vcpu);
b6c7a5dc 10068#ifdef CONFIG_X86_64
de3cd117
SC
10069 regs->r8 = kvm_r8_read(vcpu);
10070 regs->r9 = kvm_r9_read(vcpu);
10071 regs->r10 = kvm_r10_read(vcpu);
10072 regs->r11 = kvm_r11_read(vcpu);
10073 regs->r12 = kvm_r12_read(vcpu);
10074 regs->r13 = kvm_r13_read(vcpu);
10075 regs->r14 = kvm_r14_read(vcpu);
10076 regs->r15 = kvm_r15_read(vcpu);
b6c7a5dc
HB
10077#endif
10078
5fdbf976 10079 regs->rip = kvm_rip_read(vcpu);
91586a3b 10080 regs->rflags = kvm_get_rflags(vcpu);
01643c51 10081}
b6c7a5dc 10082
01643c51
KH
10083int kvm_arch_vcpu_ioctl_get_regs(struct kvm_vcpu *vcpu, struct kvm_regs *regs)
10084{
10085 vcpu_load(vcpu);
10086 __get_regs(vcpu, regs);
1fc9b76b 10087 vcpu_put(vcpu);
b6c7a5dc
HB
10088 return 0;
10089}
10090
01643c51 10091static void __set_regs(struct kvm_vcpu *vcpu, struct kvm_regs *regs)
b6c7a5dc 10092{
7ae441ea
GN
10093 vcpu->arch.emulate_regs_need_sync_from_vcpu = true;
10094 vcpu->arch.emulate_regs_need_sync_to_vcpu = false;
10095
de3cd117
SC
10096 kvm_rax_write(vcpu, regs->rax);
10097 kvm_rbx_write(vcpu, regs->rbx);
10098 kvm_rcx_write(vcpu, regs->rcx);
10099 kvm_rdx_write(vcpu, regs->rdx);
10100 kvm_rsi_write(vcpu, regs->rsi);
10101 kvm_rdi_write(vcpu, regs->rdi);
e9c16c78 10102 kvm_rsp_write(vcpu, regs->rsp);
de3cd117 10103 kvm_rbp_write(vcpu, regs->rbp);
b6c7a5dc 10104#ifdef CONFIG_X86_64
de3cd117
SC
10105 kvm_r8_write(vcpu, regs->r8);
10106 kvm_r9_write(vcpu, regs->r9);
10107 kvm_r10_write(vcpu, regs->r10);
10108 kvm_r11_write(vcpu, regs->r11);
10109 kvm_r12_write(vcpu, regs->r12);
10110 kvm_r13_write(vcpu, regs->r13);
10111 kvm_r14_write(vcpu, regs->r14);
10112 kvm_r15_write(vcpu, regs->r15);
b6c7a5dc
HB
10113#endif
10114
5fdbf976 10115 kvm_rip_write(vcpu, regs->rip);
d73235d1 10116 kvm_set_rflags(vcpu, regs->rflags | X86_EFLAGS_FIXED);
b6c7a5dc 10117
b4f14abd
JK
10118 vcpu->arch.exception.pending = false;
10119
3842d135 10120 kvm_make_request(KVM_REQ_EVENT, vcpu);
01643c51 10121}
3842d135 10122
01643c51
KH
10123int kvm_arch_vcpu_ioctl_set_regs(struct kvm_vcpu *vcpu, struct kvm_regs *regs)
10124{
10125 vcpu_load(vcpu);
10126 __set_regs(vcpu, regs);
875656fe 10127 vcpu_put(vcpu);
b6c7a5dc
HB
10128 return 0;
10129}
10130
b6c7a5dc
HB
10131void kvm_get_cs_db_l_bits(struct kvm_vcpu *vcpu, int *db, int *l)
10132{
10133 struct kvm_segment cs;
10134
3e6e0aab 10135 kvm_get_segment(vcpu, &cs, VCPU_SREG_CS);
b6c7a5dc
HB
10136 *db = cs.db;
10137 *l = cs.l;
10138}
10139EXPORT_SYMBOL_GPL(kvm_get_cs_db_l_bits);
10140
6dba9403 10141static void __get_sregs_common(struct kvm_vcpu *vcpu, struct kvm_sregs *sregs)
b6c7a5dc 10142{
89a27f4d 10143 struct desc_ptr dt;
b6c7a5dc 10144
5265713a
TL
10145 if (vcpu->arch.guest_state_protected)
10146 goto skip_protected_regs;
10147
3e6e0aab
GT
10148 kvm_get_segment(vcpu, &sregs->cs, VCPU_SREG_CS);
10149 kvm_get_segment(vcpu, &sregs->ds, VCPU_SREG_DS);
10150 kvm_get_segment(vcpu, &sregs->es, VCPU_SREG_ES);
10151 kvm_get_segment(vcpu, &sregs->fs, VCPU_SREG_FS);
10152 kvm_get_segment(vcpu, &sregs->gs, VCPU_SREG_GS);
10153 kvm_get_segment(vcpu, &sregs->ss, VCPU_SREG_SS);
b6c7a5dc 10154
3e6e0aab
GT
10155 kvm_get_segment(vcpu, &sregs->tr, VCPU_SREG_TR);
10156 kvm_get_segment(vcpu, &sregs->ldt, VCPU_SREG_LDTR);
b6c7a5dc 10157
b3646477 10158 static_call(kvm_x86_get_idt)(vcpu, &dt);
89a27f4d
GN
10159 sregs->idt.limit = dt.size;
10160 sregs->idt.base = dt.address;
b3646477 10161 static_call(kvm_x86_get_gdt)(vcpu, &dt);
89a27f4d
GN
10162 sregs->gdt.limit = dt.size;
10163 sregs->gdt.base = dt.address;
b6c7a5dc 10164
ad312c7c 10165 sregs->cr2 = vcpu->arch.cr2;
9f8fe504 10166 sregs->cr3 = kvm_read_cr3(vcpu);
5265713a
TL
10167
10168skip_protected_regs:
10169 sregs->cr0 = kvm_read_cr0(vcpu);
fc78f519 10170 sregs->cr4 = kvm_read_cr4(vcpu);
2d3ad1f4 10171 sregs->cr8 = kvm_get_cr8(vcpu);
f6801dff 10172 sregs->efer = vcpu->arch.efer;
b6c7a5dc 10173 sregs->apic_base = kvm_get_apic_base(vcpu);
6dba9403 10174}
b6c7a5dc 10175
6dba9403
ML
10176static void __get_sregs(struct kvm_vcpu *vcpu, struct kvm_sregs *sregs)
10177{
10178 __get_sregs_common(vcpu, sregs);
10179
10180 if (vcpu->arch.guest_state_protected)
10181 return;
b6c7a5dc 10182
04140b41 10183 if (vcpu->arch.interrupt.injected && !vcpu->arch.interrupt.soft)
14d0bc1f
GN
10184 set_bit(vcpu->arch.interrupt.nr,
10185 (unsigned long *)sregs->interrupt_bitmap);
01643c51 10186}
16d7a191 10187
6dba9403
ML
10188static void __get_sregs2(struct kvm_vcpu *vcpu, struct kvm_sregs2 *sregs2)
10189{
10190 int i;
10191
10192 __get_sregs_common(vcpu, (struct kvm_sregs *)sregs2);
10193
10194 if (vcpu->arch.guest_state_protected)
10195 return;
10196
10197 if (is_pae_paging(vcpu)) {
10198 for (i = 0 ; i < 4 ; i++)
10199 sregs2->pdptrs[i] = kvm_pdptr_read(vcpu, i);
10200 sregs2->flags |= KVM_SREGS2_FLAGS_PDPTRS_VALID;
10201 }
10202}
10203
01643c51
KH
10204int kvm_arch_vcpu_ioctl_get_sregs(struct kvm_vcpu *vcpu,
10205 struct kvm_sregs *sregs)
10206{
10207 vcpu_load(vcpu);
10208 __get_sregs(vcpu, sregs);
bcdec41c 10209 vcpu_put(vcpu);
b6c7a5dc
HB
10210 return 0;
10211}
10212
62d9f0db
MT
10213int kvm_arch_vcpu_ioctl_get_mpstate(struct kvm_vcpu *vcpu,
10214 struct kvm_mp_state *mp_state)
10215{
4fe09bcf
JM
10216 int r;
10217
fd232561 10218 vcpu_load(vcpu);
f958bd23
SC
10219 if (kvm_mpx_supported())
10220 kvm_load_guest_fpu(vcpu);
fd232561 10221
4fe09bcf
JM
10222 r = kvm_apic_accept_events(vcpu);
10223 if (r < 0)
10224 goto out;
10225 r = 0;
10226
647daca2
TL
10227 if ((vcpu->arch.mp_state == KVM_MP_STATE_HALTED ||
10228 vcpu->arch.mp_state == KVM_MP_STATE_AP_RESET_HOLD) &&
10229 vcpu->arch.pv.pv_unhalted)
6aef266c
SV
10230 mp_state->mp_state = KVM_MP_STATE_RUNNABLE;
10231 else
10232 mp_state->mp_state = vcpu->arch.mp_state;
10233
4fe09bcf 10234out:
f958bd23
SC
10235 if (kvm_mpx_supported())
10236 kvm_put_guest_fpu(vcpu);
fd232561 10237 vcpu_put(vcpu);
4fe09bcf 10238 return r;
62d9f0db
MT
10239}
10240
10241int kvm_arch_vcpu_ioctl_set_mpstate(struct kvm_vcpu *vcpu,
10242 struct kvm_mp_state *mp_state)
10243{
e83dff5e
CD
10244 int ret = -EINVAL;
10245
10246 vcpu_load(vcpu);
10247
bce87cce 10248 if (!lapic_in_kernel(vcpu) &&
66450a21 10249 mp_state->mp_state != KVM_MP_STATE_RUNNABLE)
e83dff5e 10250 goto out;
66450a21 10251
27cbe7d6
LA
10252 /*
10253 * KVM_MP_STATE_INIT_RECEIVED means the processor is in
10254 * INIT state; latched init should be reported using
10255 * KVM_SET_VCPU_EVENTS, so reject it here.
10256 */
10257 if ((kvm_vcpu_latch_init(vcpu) || vcpu->arch.smi_pending) &&
28bf2888
DH
10258 (mp_state->mp_state == KVM_MP_STATE_SIPI_RECEIVED ||
10259 mp_state->mp_state == KVM_MP_STATE_INIT_RECEIVED))
e83dff5e 10260 goto out;
28bf2888 10261
66450a21
JK
10262 if (mp_state->mp_state == KVM_MP_STATE_SIPI_RECEIVED) {
10263 vcpu->arch.mp_state = KVM_MP_STATE_INIT_RECEIVED;
10264 set_bit(KVM_APIC_SIPI, &vcpu->arch.apic->pending_events);
10265 } else
10266 vcpu->arch.mp_state = mp_state->mp_state;
3842d135 10267 kvm_make_request(KVM_REQ_EVENT, vcpu);
e83dff5e
CD
10268
10269 ret = 0;
10270out:
10271 vcpu_put(vcpu);
10272 return ret;
62d9f0db
MT
10273}
10274
7f3d35fd
KW
10275int kvm_task_switch(struct kvm_vcpu *vcpu, u16 tss_selector, int idt_index,
10276 int reason, bool has_error_code, u32 error_code)
b6c7a5dc 10277{
c9b8b07c 10278 struct x86_emulate_ctxt *ctxt = vcpu->arch.emulate_ctxt;
8ec4722d 10279 int ret;
e01c2426 10280
8ec4722d 10281 init_emulate_ctxt(vcpu);
c697518a 10282
7f3d35fd 10283 ret = emulator_task_switch(ctxt, tss_selector, idt_index, reason,
9d74191a 10284 has_error_code, error_code);
1051778f
SC
10285 if (ret) {
10286 vcpu->run->exit_reason = KVM_EXIT_INTERNAL_ERROR;
10287 vcpu->run->internal.suberror = KVM_INTERNAL_ERROR_EMULATION;
10288 vcpu->run->internal.ndata = 0;
60fc3d02 10289 return 0;
1051778f 10290 }
37817f29 10291
9d74191a
TY
10292 kvm_rip_write(vcpu, ctxt->eip);
10293 kvm_set_rflags(vcpu, ctxt->eflags);
60fc3d02 10294 return 1;
37817f29
IE
10295}
10296EXPORT_SYMBOL_GPL(kvm_task_switch);
10297
ee69c92b 10298static bool kvm_is_valid_sregs(struct kvm_vcpu *vcpu, struct kvm_sregs *sregs)
f2981033 10299{
37b95951 10300 if ((sregs->efer & EFER_LME) && (sregs->cr0 & X86_CR0_PG)) {
f2981033
LT
10301 /*
10302 * When EFER.LME and CR0.PG are set, the processor is in
10303 * 64-bit mode (though maybe in a 32-bit code segment).
10304 * CR4.PAE and EFER.LMA must be set.
10305 */
ee69c92b
SC
10306 if (!(sregs->cr4 & X86_CR4_PAE) || !(sregs->efer & EFER_LMA))
10307 return false;
ca29e145 10308 if (kvm_vcpu_is_illegal_gpa(vcpu, sregs->cr3))
c1c35cf7 10309 return false;
f2981033
LT
10310 } else {
10311 /*
10312 * Not in 64-bit mode: EFER.LMA is clear and the code
10313 * segment cannot be 64-bit.
10314 */
10315 if (sregs->efer & EFER_LMA || sregs->cs.l)
ee69c92b 10316 return false;
f2981033
LT
10317 }
10318
ee69c92b 10319 return kvm_is_valid_cr4(vcpu, sregs->cr4);
f2981033
LT
10320}
10321
6dba9403
ML
10322static int __set_sregs_common(struct kvm_vcpu *vcpu, struct kvm_sregs *sregs,
10323 int *mmu_reset_needed, bool update_pdptrs)
b6c7a5dc 10324{
58cb628d 10325 struct msr_data apic_base_msr;
6dba9403 10326 int idx;
89a27f4d 10327 struct desc_ptr dt;
b4ef9d4e 10328
ee69c92b 10329 if (!kvm_is_valid_sregs(vcpu, sregs))
6dba9403 10330 return -EINVAL;
f2981033 10331
d3802286
JM
10332 apic_base_msr.data = sregs->apic_base;
10333 apic_base_msr.host_initiated = true;
10334 if (kvm_set_apic_base(vcpu, &apic_base_msr))
6dba9403 10335 return -EINVAL;
6d1068b3 10336
5265713a 10337 if (vcpu->arch.guest_state_protected)
6dba9403 10338 return 0;
5265713a 10339
89a27f4d
GN
10340 dt.size = sregs->idt.limit;
10341 dt.address = sregs->idt.base;
b3646477 10342 static_call(kvm_x86_set_idt)(vcpu, &dt);
89a27f4d
GN
10343 dt.size = sregs->gdt.limit;
10344 dt.address = sregs->gdt.base;
b3646477 10345 static_call(kvm_x86_set_gdt)(vcpu, &dt);
b6c7a5dc 10346
ad312c7c 10347 vcpu->arch.cr2 = sregs->cr2;
6dba9403 10348 *mmu_reset_needed |= kvm_read_cr3(vcpu) != sregs->cr3;
dc7e795e 10349 vcpu->arch.cr3 = sregs->cr3;
cb3c1e2f 10350 kvm_register_mark_available(vcpu, VCPU_EXREG_CR3);
b6c7a5dc 10351
2d3ad1f4 10352 kvm_set_cr8(vcpu, sregs->cr8);
b6c7a5dc 10353
6dba9403 10354 *mmu_reset_needed |= vcpu->arch.efer != sregs->efer;
b3646477 10355 static_call(kvm_x86_set_efer)(vcpu, sregs->efer);
b6c7a5dc 10356
6dba9403 10357 *mmu_reset_needed |= kvm_read_cr0(vcpu) != sregs->cr0;
b3646477 10358 static_call(kvm_x86_set_cr0)(vcpu, sregs->cr0);
d7306163 10359 vcpu->arch.cr0 = sregs->cr0;
b6c7a5dc 10360
6dba9403 10361 *mmu_reset_needed |= kvm_read_cr4(vcpu) != sregs->cr4;
b3646477 10362 static_call(kvm_x86_set_cr4)(vcpu, sregs->cr4);
63f42e02 10363
6dba9403
ML
10364 if (update_pdptrs) {
10365 idx = srcu_read_lock(&vcpu->kvm->srcu);
10366 if (is_pae_paging(vcpu)) {
10367 load_pdptrs(vcpu, vcpu->arch.walk_mmu, kvm_read_cr3(vcpu));
10368 *mmu_reset_needed = 1;
10369 }
10370 srcu_read_unlock(&vcpu->kvm->srcu, idx);
7c93be44 10371 }
b6c7a5dc 10372
3e6e0aab
GT
10373 kvm_set_segment(vcpu, &sregs->cs, VCPU_SREG_CS);
10374 kvm_set_segment(vcpu, &sregs->ds, VCPU_SREG_DS);
10375 kvm_set_segment(vcpu, &sregs->es, VCPU_SREG_ES);
10376 kvm_set_segment(vcpu, &sregs->fs, VCPU_SREG_FS);
10377 kvm_set_segment(vcpu, &sregs->gs, VCPU_SREG_GS);
10378 kvm_set_segment(vcpu, &sregs->ss, VCPU_SREG_SS);
b6c7a5dc 10379
3e6e0aab
GT
10380 kvm_set_segment(vcpu, &sregs->tr, VCPU_SREG_TR);
10381 kvm_set_segment(vcpu, &sregs->ldt, VCPU_SREG_LDTR);
b6c7a5dc 10382
5f0269f5
ME
10383 update_cr8_intercept(vcpu);
10384
9c3e4aab 10385 /* Older userspace won't unhalt the vcpu on reset. */
c5af89b6 10386 if (kvm_vcpu_is_bsp(vcpu) && kvm_rip_read(vcpu) == 0xfff0 &&
9c3e4aab 10387 sregs->cs.selector == 0xf000 && sregs->cs.base == 0xffff0000 &&
3eeb3288 10388 !is_protmode(vcpu))
9c3e4aab
MT
10389 vcpu->arch.mp_state = KVM_MP_STATE_RUNNABLE;
10390
6dba9403
ML
10391 return 0;
10392}
10393
10394static int __set_sregs(struct kvm_vcpu *vcpu, struct kvm_sregs *sregs)
10395{
10396 int pending_vec, max_bits;
10397 int mmu_reset_needed = 0;
10398 int ret = __set_sregs_common(vcpu, sregs, &mmu_reset_needed, true);
10399
10400 if (ret)
10401 return ret;
10402
10403 if (mmu_reset_needed)
10404 kvm_mmu_reset_context(vcpu);
10405
5265713a
TL
10406 max_bits = KVM_NR_INTERRUPTS;
10407 pending_vec = find_first_bit(
10408 (const unsigned long *)sregs->interrupt_bitmap, max_bits);
6dba9403 10409
5265713a
TL
10410 if (pending_vec < max_bits) {
10411 kvm_queue_interrupt(vcpu, pending_vec, false);
10412 pr_debug("Set back pending irq %d\n", pending_vec);
6dba9403 10413 kvm_make_request(KVM_REQ_EVENT, vcpu);
5265713a 10414 }
6dba9403
ML
10415 return 0;
10416}
5265713a 10417
6dba9403
ML
10418static int __set_sregs2(struct kvm_vcpu *vcpu, struct kvm_sregs2 *sregs2)
10419{
10420 int mmu_reset_needed = 0;
10421 bool valid_pdptrs = sregs2->flags & KVM_SREGS2_FLAGS_PDPTRS_VALID;
10422 bool pae = (sregs2->cr0 & X86_CR0_PG) && (sregs2->cr4 & X86_CR4_PAE) &&
10423 !(sregs2->efer & EFER_LMA);
10424 int i, ret;
3842d135 10425
6dba9403
ML
10426 if (sregs2->flags & ~KVM_SREGS2_FLAGS_PDPTRS_VALID)
10427 return -EINVAL;
10428
10429 if (valid_pdptrs && (!pae || vcpu->arch.guest_state_protected))
10430 return -EINVAL;
10431
10432 ret = __set_sregs_common(vcpu, (struct kvm_sregs *)sregs2,
10433 &mmu_reset_needed, !valid_pdptrs);
10434 if (ret)
10435 return ret;
10436
10437 if (valid_pdptrs) {
10438 for (i = 0; i < 4 ; i++)
10439 kvm_pdptr_write(vcpu, i, sregs2->pdptrs[i]);
10440
10441 kvm_register_mark_dirty(vcpu, VCPU_EXREG_PDPTR);
10442 mmu_reset_needed = 1;
158a48ec 10443 vcpu->arch.pdptrs_from_userspace = true;
6dba9403
ML
10444 }
10445 if (mmu_reset_needed)
10446 kvm_mmu_reset_context(vcpu);
10447 return 0;
01643c51
KH
10448}
10449
10450int kvm_arch_vcpu_ioctl_set_sregs(struct kvm_vcpu *vcpu,
10451 struct kvm_sregs *sregs)
10452{
10453 int ret;
10454
10455 vcpu_load(vcpu);
10456 ret = __set_sregs(vcpu, sregs);
b4ef9d4e
CD
10457 vcpu_put(vcpu);
10458 return ret;
b6c7a5dc
HB
10459}
10460
d0bfb940
JK
10461int kvm_arch_vcpu_ioctl_set_guest_debug(struct kvm_vcpu *vcpu,
10462 struct kvm_guest_debug *dbg)
b6c7a5dc 10463{
355be0b9 10464 unsigned long rflags;
ae675ef0 10465 int i, r;
b6c7a5dc 10466
8d4846b9
TL
10467 if (vcpu->arch.guest_state_protected)
10468 return -EINVAL;
10469
66b56562
CD
10470 vcpu_load(vcpu);
10471
4f926bf2
JK
10472 if (dbg->control & (KVM_GUESTDBG_INJECT_DB | KVM_GUESTDBG_INJECT_BP)) {
10473 r = -EBUSY;
10474 if (vcpu->arch.exception.pending)
2122ff5e 10475 goto out;
4f926bf2
JK
10476 if (dbg->control & KVM_GUESTDBG_INJECT_DB)
10477 kvm_queue_exception(vcpu, DB_VECTOR);
10478 else
10479 kvm_queue_exception(vcpu, BP_VECTOR);
10480 }
10481
91586a3b
JK
10482 /*
10483 * Read rflags as long as potentially injected trace flags are still
10484 * filtered out.
10485 */
10486 rflags = kvm_get_rflags(vcpu);
355be0b9
JK
10487
10488 vcpu->guest_debug = dbg->control;
10489 if (!(vcpu->guest_debug & KVM_GUESTDBG_ENABLE))
10490 vcpu->guest_debug = 0;
10491
10492 if (vcpu->guest_debug & KVM_GUESTDBG_USE_HW_BP) {
ae675ef0
JK
10493 for (i = 0; i < KVM_NR_DB_REGS; ++i)
10494 vcpu->arch.eff_db[i] = dbg->arch.debugreg[i];
c8639010 10495 vcpu->arch.guest_debug_dr7 = dbg->arch.debugreg[7];
ae675ef0
JK
10496 } else {
10497 for (i = 0; i < KVM_NR_DB_REGS; i++)
10498 vcpu->arch.eff_db[i] = vcpu->arch.db[i];
ae675ef0 10499 }
c8639010 10500 kvm_update_dr7(vcpu);
ae675ef0 10501
f92653ee 10502 if (vcpu->guest_debug & KVM_GUESTDBG_SINGLESTEP)
e87e46d5 10503 vcpu->arch.singlestep_rip = kvm_get_linear_rip(vcpu);
94fe45da 10504
91586a3b
JK
10505 /*
10506 * Trigger an rflags update that will inject or remove the trace
10507 * flags.
10508 */
10509 kvm_set_rflags(vcpu, rflags);
b6c7a5dc 10510
b3646477 10511 static_call(kvm_x86_update_exception_bitmap)(vcpu);
b6c7a5dc 10512
4f926bf2 10513 r = 0;
d0bfb940 10514
2122ff5e 10515out:
66b56562 10516 vcpu_put(vcpu);
b6c7a5dc
HB
10517 return r;
10518}
10519
8b006791
ZX
10520/*
10521 * Translate a guest virtual address to a guest physical address.
10522 */
10523int kvm_arch_vcpu_ioctl_translate(struct kvm_vcpu *vcpu,
10524 struct kvm_translation *tr)
10525{
10526 unsigned long vaddr = tr->linear_address;
10527 gpa_t gpa;
f656ce01 10528 int idx;
8b006791 10529
1da5b61d
CD
10530 vcpu_load(vcpu);
10531
f656ce01 10532 idx = srcu_read_lock(&vcpu->kvm->srcu);
1871c602 10533 gpa = kvm_mmu_gva_to_gpa_system(vcpu, vaddr, NULL);
f656ce01 10534 srcu_read_unlock(&vcpu->kvm->srcu, idx);
8b006791
ZX
10535 tr->physical_address = gpa;
10536 tr->valid = gpa != UNMAPPED_GVA;
10537 tr->writeable = 1;
10538 tr->usermode = 0;
8b006791 10539
1da5b61d 10540 vcpu_put(vcpu);
8b006791
ZX
10541 return 0;
10542}
10543
d0752060
HB
10544int kvm_arch_vcpu_ioctl_get_fpu(struct kvm_vcpu *vcpu, struct kvm_fpu *fpu)
10545{
1393123e 10546 struct fxregs_state *fxsave;
d0752060 10547
ed02b213
TL
10548 if (!vcpu->arch.guest_fpu)
10549 return 0;
10550
1393123e 10551 vcpu_load(vcpu);
d0752060 10552
b666a4b6 10553 fxsave = &vcpu->arch.guest_fpu->state.fxsave;
d0752060
HB
10554 memcpy(fpu->fpr, fxsave->st_space, 128);
10555 fpu->fcw = fxsave->cwd;
10556 fpu->fsw = fxsave->swd;
10557 fpu->ftwx = fxsave->twd;
10558 fpu->last_opcode = fxsave->fop;
10559 fpu->last_ip = fxsave->rip;
10560 fpu->last_dp = fxsave->rdp;
0e96f31e 10561 memcpy(fpu->xmm, fxsave->xmm_space, sizeof(fxsave->xmm_space));
d0752060 10562
1393123e 10563 vcpu_put(vcpu);
d0752060
HB
10564 return 0;
10565}
10566
10567int kvm_arch_vcpu_ioctl_set_fpu(struct kvm_vcpu *vcpu, struct kvm_fpu *fpu)
10568{
6a96bc7f
CD
10569 struct fxregs_state *fxsave;
10570
ed02b213
TL
10571 if (!vcpu->arch.guest_fpu)
10572 return 0;
10573
6a96bc7f
CD
10574 vcpu_load(vcpu);
10575
b666a4b6 10576 fxsave = &vcpu->arch.guest_fpu->state.fxsave;
d0752060 10577
d0752060
HB
10578 memcpy(fxsave->st_space, fpu->fpr, 128);
10579 fxsave->cwd = fpu->fcw;
10580 fxsave->swd = fpu->fsw;
10581 fxsave->twd = fpu->ftwx;
10582 fxsave->fop = fpu->last_opcode;
10583 fxsave->rip = fpu->last_ip;
10584 fxsave->rdp = fpu->last_dp;
0e96f31e 10585 memcpy(fxsave->xmm_space, fpu->xmm, sizeof(fxsave->xmm_space));
d0752060 10586
6a96bc7f 10587 vcpu_put(vcpu);
d0752060
HB
10588 return 0;
10589}
10590
01643c51
KH
10591static void store_regs(struct kvm_vcpu *vcpu)
10592{
10593 BUILD_BUG_ON(sizeof(struct kvm_sync_regs) > SYNC_REGS_SIZE_BYTES);
10594
10595 if (vcpu->run->kvm_valid_regs & KVM_SYNC_X86_REGS)
10596 __get_regs(vcpu, &vcpu->run->s.regs.regs);
10597
10598 if (vcpu->run->kvm_valid_regs & KVM_SYNC_X86_SREGS)
10599 __get_sregs(vcpu, &vcpu->run->s.regs.sregs);
10600
10601 if (vcpu->run->kvm_valid_regs & KVM_SYNC_X86_EVENTS)
10602 kvm_vcpu_ioctl_x86_get_vcpu_events(
10603 vcpu, &vcpu->run->s.regs.events);
10604}
10605
10606static int sync_regs(struct kvm_vcpu *vcpu)
10607{
01643c51
KH
10608 if (vcpu->run->kvm_dirty_regs & KVM_SYNC_X86_REGS) {
10609 __set_regs(vcpu, &vcpu->run->s.regs.regs);
10610 vcpu->run->kvm_dirty_regs &= ~KVM_SYNC_X86_REGS;
10611 }
10612 if (vcpu->run->kvm_dirty_regs & KVM_SYNC_X86_SREGS) {
10613 if (__set_sregs(vcpu, &vcpu->run->s.regs.sregs))
10614 return -EINVAL;
10615 vcpu->run->kvm_dirty_regs &= ~KVM_SYNC_X86_SREGS;
10616 }
10617 if (vcpu->run->kvm_dirty_regs & KVM_SYNC_X86_EVENTS) {
10618 if (kvm_vcpu_ioctl_x86_set_vcpu_events(
10619 vcpu, &vcpu->run->s.regs.events))
10620 return -EINVAL;
10621 vcpu->run->kvm_dirty_regs &= ~KVM_SYNC_X86_EVENTS;
10622 }
10623
10624 return 0;
10625}
10626
0ee6a517 10627static void fx_init(struct kvm_vcpu *vcpu)
d0752060 10628{
ed02b213
TL
10629 if (!vcpu->arch.guest_fpu)
10630 return;
10631
b666a4b6 10632 fpstate_init(&vcpu->arch.guest_fpu->state);
782511b0 10633 if (boot_cpu_has(X86_FEATURE_XSAVES))
b666a4b6 10634 vcpu->arch.guest_fpu->state.xsave.header.xcomp_bv =
df1daba7 10635 host_xcr0 | XSTATE_COMPACTION_ENABLED;
d0752060 10636
2acf923e
DC
10637 /*
10638 * Ensure guest xcr0 is valid for loading
10639 */
d91cab78 10640 vcpu->arch.xcr0 = XFEATURE_MASK_FP;
2acf923e 10641
ad312c7c 10642 vcpu->arch.cr0 |= X86_CR0_ET;
d0752060 10643}
d0752060 10644
ed02b213
TL
10645void kvm_free_guest_fpu(struct kvm_vcpu *vcpu)
10646{
10647 if (vcpu->arch.guest_fpu) {
10648 kmem_cache_free(x86_fpu_cache, vcpu->arch.guest_fpu);
10649 vcpu->arch.guest_fpu = NULL;
10650 }
10651}
10652EXPORT_SYMBOL_GPL(kvm_free_guest_fpu);
10653
897cc38e 10654int kvm_arch_vcpu_precreate(struct kvm *kvm, unsigned int id)
e9b11c17 10655{
897cc38e
SC
10656 if (kvm_check_tsc_unstable() && atomic_read(&kvm->online_vcpus) != 0)
10657 pr_warn_once("kvm: SMP vm created on host with unstable TSC; "
10658 "guest TSC will not be reliable\n");
7f1ea208 10659
897cc38e 10660 return 0;
e9b11c17
ZX
10661}
10662
e529ef66 10663int kvm_arch_vcpu_create(struct kvm_vcpu *vcpu)
e9b11c17 10664{
95a0d01e
SC
10665 struct page *page;
10666 int r;
c447e76b 10667
63f5a190 10668 vcpu->arch.last_vmentry_cpu = -1;
7117003f
SC
10669 vcpu->arch.regs_avail = ~0;
10670 vcpu->arch.regs_dirty = ~0;
63f5a190 10671
95a0d01e
SC
10672 if (!irqchip_in_kernel(vcpu->kvm) || kvm_vcpu_is_reset_bsp(vcpu))
10673 vcpu->arch.mp_state = KVM_MP_STATE_RUNNABLE;
10674 else
10675 vcpu->arch.mp_state = KVM_MP_STATE_UNINITIALIZED;
c447e76b 10676
95a0d01e
SC
10677 r = kvm_mmu_create(vcpu);
10678 if (r < 0)
10679 return r;
10680
10681 if (irqchip_in_kernel(vcpu->kvm)) {
95a0d01e
SC
10682 r = kvm_create_lapic(vcpu, lapic_timer_advance_ns);
10683 if (r < 0)
10684 goto fail_mmu_destroy;
4e19c36f
SS
10685 if (kvm_apicv_activated(vcpu->kvm))
10686 vcpu->arch.apicv_active = true;
95a0d01e 10687 } else
6e4e3b4d 10688 static_branch_inc(&kvm_has_noapic_vcpu);
95a0d01e
SC
10689
10690 r = -ENOMEM;
10691
93bb59ca 10692 page = alloc_page(GFP_KERNEL_ACCOUNT | __GFP_ZERO);
95a0d01e
SC
10693 if (!page)
10694 goto fail_free_lapic;
10695 vcpu->arch.pio_data = page_address(page);
10696
10697 vcpu->arch.mce_banks = kzalloc(KVM_MAX_MCE_BANKS * sizeof(u64) * 4,
10698 GFP_KERNEL_ACCOUNT);
10699 if (!vcpu->arch.mce_banks)
10700 goto fail_free_pio_data;
10701 vcpu->arch.mcg_cap = KVM_MAX_MCE_BANKS;
10702
10703 if (!zalloc_cpumask_var(&vcpu->arch.wbinvd_dirty_mask,
10704 GFP_KERNEL_ACCOUNT))
10705 goto fail_free_mce_banks;
10706
c9b8b07c
SC
10707 if (!alloc_emulate_ctxt(vcpu))
10708 goto free_wbinvd_dirty_mask;
10709
95a0d01e
SC
10710 vcpu->arch.user_fpu = kmem_cache_zalloc(x86_fpu_cache,
10711 GFP_KERNEL_ACCOUNT);
10712 if (!vcpu->arch.user_fpu) {
10713 pr_err("kvm: failed to allocate userspace's fpu\n");
c9b8b07c 10714 goto free_emulate_ctxt;
95a0d01e
SC
10715 }
10716
10717 vcpu->arch.guest_fpu = kmem_cache_zalloc(x86_fpu_cache,
10718 GFP_KERNEL_ACCOUNT);
10719 if (!vcpu->arch.guest_fpu) {
10720 pr_err("kvm: failed to allocate vcpu's fpu\n");
10721 goto free_user_fpu;
10722 }
10723 fx_init(vcpu);
10724
95a0d01e 10725 vcpu->arch.maxphyaddr = cpuid_query_maxphyaddr(vcpu);
a8ac864a 10726 vcpu->arch.reserved_gpa_bits = kvm_vcpu_reserved_gpa_bits_raw(vcpu);
95a0d01e
SC
10727
10728 vcpu->arch.pat = MSR_IA32_CR_PAT_DEFAULT;
10729
10730 kvm_async_pf_hash_reset(vcpu);
10731 kvm_pmu_init(vcpu);
10732
10733 vcpu->arch.pending_external_vector = -1;
10734 vcpu->arch.preempted_in_kernel = false;
10735
3c86c0d3
VP
10736#if IS_ENABLED(CONFIG_HYPERV)
10737 vcpu->arch.hv_root_tdp = INVALID_PAGE;
10738#endif
10739
b3646477 10740 r = static_call(kvm_x86_vcpu_create)(vcpu);
95a0d01e
SC
10741 if (r)
10742 goto free_guest_fpu;
e9b11c17 10743
0cf9135b 10744 vcpu->arch.arch_capabilities = kvm_get_arch_capabilities();
e53d88af 10745 vcpu->arch.msr_platform_info = MSR_PLATFORM_INFO_CPUID_FAULT;
19efffa2 10746 kvm_vcpu_mtrr_init(vcpu);
ec7660cc 10747 vcpu_load(vcpu);
1ab9287a 10748 kvm_set_tsc_khz(vcpu, max_tsc_khz);
d28bc9dd 10749 kvm_vcpu_reset(vcpu, false);
c9060662 10750 kvm_init_mmu(vcpu);
e9b11c17 10751 vcpu_put(vcpu);
ec7660cc 10752 return 0;
95a0d01e
SC
10753
10754free_guest_fpu:
ed02b213 10755 kvm_free_guest_fpu(vcpu);
95a0d01e
SC
10756free_user_fpu:
10757 kmem_cache_free(x86_fpu_cache, vcpu->arch.user_fpu);
c9b8b07c
SC
10758free_emulate_ctxt:
10759 kmem_cache_free(x86_emulator_cache, vcpu->arch.emulate_ctxt);
95a0d01e
SC
10760free_wbinvd_dirty_mask:
10761 free_cpumask_var(vcpu->arch.wbinvd_dirty_mask);
10762fail_free_mce_banks:
10763 kfree(vcpu->arch.mce_banks);
10764fail_free_pio_data:
10765 free_page((unsigned long)vcpu->arch.pio_data);
10766fail_free_lapic:
10767 kvm_free_lapic(vcpu);
10768fail_mmu_destroy:
10769 kvm_mmu_destroy(vcpu);
10770 return r;
e9b11c17
ZX
10771}
10772
31928aa5 10773void kvm_arch_vcpu_postcreate(struct kvm_vcpu *vcpu)
42897d86 10774{
332967a3 10775 struct kvm *kvm = vcpu->kvm;
42897d86 10776
ec7660cc 10777 if (mutex_lock_killable(&vcpu->mutex))
31928aa5 10778 return;
ec7660cc 10779 vcpu_load(vcpu);
0c899c25 10780 kvm_synchronize_tsc(vcpu, 0);
42897d86 10781 vcpu_put(vcpu);
2d5ba19b
MT
10782
10783 /* poll control enabled by default */
10784 vcpu->arch.msr_kvm_poll_control = 1;
10785
ec7660cc 10786 mutex_unlock(&vcpu->mutex);
42897d86 10787
b34de572
WL
10788 if (kvmclock_periodic_sync && vcpu->vcpu_idx == 0)
10789 schedule_delayed_work(&kvm->arch.kvmclock_sync_work,
10790 KVMCLOCK_SYNC_PERIOD);
42897d86
MT
10791}
10792
d40ccc62 10793void kvm_arch_vcpu_destroy(struct kvm_vcpu *vcpu)
e9b11c17 10794{
4cbc418a 10795 struct gfn_to_pfn_cache *cache = &vcpu->arch.st.cache;
95a0d01e 10796 int idx;
344d9588 10797
4cbc418a
PB
10798 kvm_release_pfn(cache->pfn, cache->dirty, cache);
10799
50b143e1 10800 kvmclock_reset(vcpu);
e9b11c17 10801
b3646477 10802 static_call(kvm_x86_vcpu_free)(vcpu);
50b143e1 10803
c9b8b07c 10804 kmem_cache_free(x86_emulator_cache, vcpu->arch.emulate_ctxt);
50b143e1
SC
10805 free_cpumask_var(vcpu->arch.wbinvd_dirty_mask);
10806 kmem_cache_free(x86_fpu_cache, vcpu->arch.user_fpu);
ed02b213 10807 kvm_free_guest_fpu(vcpu);
95a0d01e
SC
10808
10809 kvm_hv_vcpu_uninit(vcpu);
10810 kvm_pmu_destroy(vcpu);
10811 kfree(vcpu->arch.mce_banks);
10812 kvm_free_lapic(vcpu);
10813 idx = srcu_read_lock(&vcpu->kvm->srcu);
10814 kvm_mmu_destroy(vcpu);
10815 srcu_read_unlock(&vcpu->kvm->srcu, idx);
10816 free_page((unsigned long)vcpu->arch.pio_data);
255cbecf 10817 kvfree(vcpu->arch.cpuid_entries);
95a0d01e 10818 if (!lapic_in_kernel(vcpu))
6e4e3b4d 10819 static_branch_dec(&kvm_has_noapic_vcpu);
e9b11c17
ZX
10820}
10821
d28bc9dd 10822void kvm_vcpu_reset(struct kvm_vcpu *vcpu, bool init_event)
e9b11c17 10823{
0aa18375 10824 unsigned long old_cr0 = kvm_read_cr0(vcpu);
4c72ab5a 10825 unsigned long new_cr0;
49d8665c 10826 u32 eax, dummy;
0aa18375 10827
b7e31be3
RK
10828 kvm_lapic_reset(vcpu, init_event);
10829
e69fab5d
PB
10830 vcpu->arch.hflags = 0;
10831
c43203ca 10832 vcpu->arch.smi_pending = 0;
52797bf9 10833 vcpu->arch.smi_count = 0;
7460fb4a
AK
10834 atomic_set(&vcpu->arch.nmi_queued, 0);
10835 vcpu->arch.nmi_pending = 0;
448fa4a9 10836 vcpu->arch.nmi_injected = false;
5f7552d4
NA
10837 kvm_clear_interrupt_queue(vcpu);
10838 kvm_clear_exception_queue(vcpu);
448fa4a9 10839
42dbaa5a 10840 memset(vcpu->arch.db, 0, sizeof(vcpu->arch.db));
ae561ede 10841 kvm_update_dr0123(vcpu);
9a3ecd5e 10842 vcpu->arch.dr6 = DR6_ACTIVE_LOW;
42dbaa5a 10843 vcpu->arch.dr7 = DR7_FIXED_1;
c8639010 10844 kvm_update_dr7(vcpu);
42dbaa5a 10845
1119022c
NA
10846 vcpu->arch.cr2 = 0;
10847
3842d135 10848 kvm_make_request(KVM_REQ_EVENT, vcpu);
2635b5c4
VK
10849 vcpu->arch.apf.msr_en_val = 0;
10850 vcpu->arch.apf.msr_int_val = 0;
c9aaa895 10851 vcpu->arch.st.msr_val = 0;
3842d135 10852
12f9a48f
GC
10853 kvmclock_reset(vcpu);
10854
af585b92
GN
10855 kvm_clear_async_pf_completion_queue(vcpu);
10856 kvm_async_pf_hash_reset(vcpu);
10857 vcpu->arch.apf.halted = false;
3842d135 10858
ed02b213 10859 if (vcpu->arch.guest_fpu && kvm_mpx_supported()) {
a554d207
WL
10860 void *mpx_state_buffer;
10861
10862 /*
10863 * To avoid have the INIT path from kvm_apic_has_events() that be
10864 * called with loaded FPU and does not let userspace fix the state.
10865 */
f775b13e
RR
10866 if (init_event)
10867 kvm_put_guest_fpu(vcpu);
b666a4b6 10868 mpx_state_buffer = get_xsave_addr(&vcpu->arch.guest_fpu->state.xsave,
abd16d68 10869 XFEATURE_BNDREGS);
a554d207
WL
10870 if (mpx_state_buffer)
10871 memset(mpx_state_buffer, 0, sizeof(struct mpx_bndreg_state));
b666a4b6 10872 mpx_state_buffer = get_xsave_addr(&vcpu->arch.guest_fpu->state.xsave,
abd16d68 10873 XFEATURE_BNDCSR);
a554d207
WL
10874 if (mpx_state_buffer)
10875 memset(mpx_state_buffer, 0, sizeof(struct mpx_bndcsr));
f775b13e
RR
10876 if (init_event)
10877 kvm_load_guest_fpu(vcpu);
a554d207
WL
10878 }
10879
64d60670 10880 if (!init_event) {
d28bc9dd 10881 kvm_pmu_reset(vcpu);
64d60670 10882 vcpu->arch.smbase = 0x30000;
db2336a8 10883
db2336a8 10884 vcpu->arch.msr_misc_features_enables = 0;
a554d207
WL
10885
10886 vcpu->arch.xcr0 = XFEATURE_MASK_FP;
64d60670 10887 }
f5132b01 10888
66f7b72e
JS
10889 memset(vcpu->arch.regs, 0, sizeof(vcpu->arch.regs));
10890 vcpu->arch.regs_avail = ~0;
10891 vcpu->arch.regs_dirty = ~0;
10892
49d8665c
SC
10893 /*
10894 * Fall back to KVM's default Family/Model/Stepping of 0x600 (P6/Athlon)
10895 * if no CPUID match is found. Note, it's impossible to get a match at
10896 * RESET since KVM emulates RESET before exposing the vCPU to userspace,
10897 * i.e. it'simpossible for kvm_cpuid() to find a valid entry on RESET.
10898 * But, go through the motions in case that's ever remedied.
10899 */
10900 eax = 1;
10901 if (!kvm_cpuid(vcpu, &eax, &dummy, &dummy, &dummy, true))
10902 eax = 0x600;
10903 kvm_rdx_write(vcpu, eax);
10904
a554d207
WL
10905 vcpu->arch.ia32_xss = 0;
10906
b3646477 10907 static_call(kvm_x86_vcpu_reset)(vcpu, init_event);
0aa18375 10908
f39e805e
SC
10909 kvm_set_rflags(vcpu, X86_EFLAGS_FIXED);
10910 kvm_rip_write(vcpu, 0xfff0);
10911
03a6e840
SC
10912 vcpu->arch.cr3 = 0;
10913 kvm_register_mark_dirty(vcpu, VCPU_EXREG_CR3);
10914
4c72ab5a
SC
10915 /*
10916 * CR0.CD/NW are set on RESET, preserved on INIT. Note, some versions
10917 * of Intel's SDM list CD/NW as being set on INIT, but they contradict
10918 * (or qualify) that with a footnote stating that CD/NW are preserved.
10919 */
10920 new_cr0 = X86_CR0_ET;
10921 if (init_event)
10922 new_cr0 |= (old_cr0 & (X86_CR0_NW | X86_CR0_CD));
10923 else
10924 new_cr0 |= X86_CR0_NW | X86_CR0_CD;
10925
10926 static_call(kvm_x86_set_cr0)(vcpu, new_cr0);
f39e805e
SC
10927 static_call(kvm_x86_set_cr4)(vcpu, 0);
10928 static_call(kvm_x86_set_efer)(vcpu, 0);
10929 static_call(kvm_x86_update_exception_bitmap)(vcpu);
10930
0aa18375
SC
10931 /*
10932 * Reset the MMU context if paging was enabled prior to INIT (which is
10933 * implied if CR0.PG=1 as CR0 will be '0' prior to RESET). Unlike the
10934 * standard CR0/CR4/EFER modification paths, only CR0.PG needs to be
10935 * checked because it is unconditionally cleared on INIT and all other
10936 * paging related bits are ignored if paging is disabled, i.e. CR0.WP,
10937 * CR4, and EFER changes are all irrelevant if CR0.PG was '0'.
10938 */
10939 if (old_cr0 & X86_CR0_PG)
10940 kvm_mmu_reset_context(vcpu);
df37ed38
SC
10941
10942 /*
10943 * Intel's SDM states that all TLB entries are flushed on INIT. AMD's
10944 * APM states the TLBs are untouched by INIT, but it also states that
10945 * the TLBs are flushed on "External initialization of the processor."
10946 * Flush the guest TLB regardless of vendor, there is no meaningful
10947 * benefit in relying on the guest to flush the TLB immediately after
10948 * INIT. A spurious TLB flush is benign and likely negligible from a
10949 * performance perspective.
10950 */
10951 if (init_event)
10952 kvm_make_request(KVM_REQ_TLB_FLUSH_GUEST, vcpu);
e9b11c17 10953}
265e4353 10954EXPORT_SYMBOL_GPL(kvm_vcpu_reset);
e9b11c17 10955
2b4a273b 10956void kvm_vcpu_deliver_sipi_vector(struct kvm_vcpu *vcpu, u8 vector)
66450a21
JK
10957{
10958 struct kvm_segment cs;
10959
10960 kvm_get_segment(vcpu, &cs, VCPU_SREG_CS);
10961 cs.selector = vector << 8;
10962 cs.base = vector << 12;
10963 kvm_set_segment(vcpu, &cs, VCPU_SREG_CS);
10964 kvm_rip_write(vcpu, 0);
e9b11c17 10965}
647daca2 10966EXPORT_SYMBOL_GPL(kvm_vcpu_deliver_sipi_vector);
e9b11c17 10967
13a34e06 10968int kvm_arch_hardware_enable(void)
e9b11c17 10969{
ca84d1a2
ZA
10970 struct kvm *kvm;
10971 struct kvm_vcpu *vcpu;
10972 int i;
0dd6a6ed
ZA
10973 int ret;
10974 u64 local_tsc;
10975 u64 max_tsc = 0;
10976 bool stable, backwards_tsc = false;
18863bdd 10977
7e34fbd0 10978 kvm_user_return_msr_cpu_online();
b3646477 10979 ret = static_call(kvm_x86_hardware_enable)();
0dd6a6ed
ZA
10980 if (ret != 0)
10981 return ret;
10982
4ea1636b 10983 local_tsc = rdtsc();
b0c39dc6 10984 stable = !kvm_check_tsc_unstable();
0dd6a6ed
ZA
10985 list_for_each_entry(kvm, &vm_list, vm_list) {
10986 kvm_for_each_vcpu(i, vcpu, kvm) {
10987 if (!stable && vcpu->cpu == smp_processor_id())
105b21bb 10988 kvm_make_request(KVM_REQ_CLOCK_UPDATE, vcpu);
0dd6a6ed
ZA
10989 if (stable && vcpu->arch.last_host_tsc > local_tsc) {
10990 backwards_tsc = true;
10991 if (vcpu->arch.last_host_tsc > max_tsc)
10992 max_tsc = vcpu->arch.last_host_tsc;
10993 }
10994 }
10995 }
10996
10997 /*
10998 * Sometimes, even reliable TSCs go backwards. This happens on
10999 * platforms that reset TSC during suspend or hibernate actions, but
11000 * maintain synchronization. We must compensate. Fortunately, we can
11001 * detect that condition here, which happens early in CPU bringup,
11002 * before any KVM threads can be running. Unfortunately, we can't
11003 * bring the TSCs fully up to date with real time, as we aren't yet far
11004 * enough into CPU bringup that we know how much real time has actually
9285ec4c 11005 * elapsed; our helper function, ktime_get_boottime_ns() will be using boot
0dd6a6ed
ZA
11006 * variables that haven't been updated yet.
11007 *
11008 * So we simply find the maximum observed TSC above, then record the
11009 * adjustment to TSC in each VCPU. When the VCPU later gets loaded,
11010 * the adjustment will be applied. Note that we accumulate
11011 * adjustments, in case multiple suspend cycles happen before some VCPU
11012 * gets a chance to run again. In the event that no KVM threads get a
11013 * chance to run, we will miss the entire elapsed period, as we'll have
11014 * reset last_host_tsc, so VCPUs will not have the TSC adjusted and may
11015 * loose cycle time. This isn't too big a deal, since the loss will be
11016 * uniform across all VCPUs (not to mention the scenario is extremely
11017 * unlikely). It is possible that a second hibernate recovery happens
11018 * much faster than a first, causing the observed TSC here to be
11019 * smaller; this would require additional padding adjustment, which is
11020 * why we set last_host_tsc to the local tsc observed here.
11021 *
11022 * N.B. - this code below runs only on platforms with reliable TSC,
11023 * as that is the only way backwards_tsc is set above. Also note
11024 * that this runs for ALL vcpus, which is not a bug; all VCPUs should
11025 * have the same delta_cyc adjustment applied if backwards_tsc
11026 * is detected. Note further, this adjustment is only done once,
11027 * as we reset last_host_tsc on all VCPUs to stop this from being
11028 * called multiple times (one for each physical CPU bringup).
11029 *
4a969980 11030 * Platforms with unreliable TSCs don't have to deal with this, they
0dd6a6ed
ZA
11031 * will be compensated by the logic in vcpu_load, which sets the TSC to
11032 * catchup mode. This will catchup all VCPUs to real time, but cannot
11033 * guarantee that they stay in perfect synchronization.
11034 */
11035 if (backwards_tsc) {
11036 u64 delta_cyc = max_tsc - local_tsc;
11037 list_for_each_entry(kvm, &vm_list, vm_list) {
a826faf1 11038 kvm->arch.backwards_tsc_observed = true;
0dd6a6ed
ZA
11039 kvm_for_each_vcpu(i, vcpu, kvm) {
11040 vcpu->arch.tsc_offset_adjustment += delta_cyc;
11041 vcpu->arch.last_host_tsc = local_tsc;
105b21bb 11042 kvm_make_request(KVM_REQ_MASTERCLOCK_UPDATE, vcpu);
0dd6a6ed
ZA
11043 }
11044
11045 /*
11046 * We have to disable TSC offset matching.. if you were
11047 * booting a VM while issuing an S4 host suspend....
11048 * you may have some problem. Solving this issue is
11049 * left as an exercise to the reader.
11050 */
11051 kvm->arch.last_tsc_nsec = 0;
11052 kvm->arch.last_tsc_write = 0;
11053 }
11054
11055 }
11056 return 0;
e9b11c17
ZX
11057}
11058
13a34e06 11059void kvm_arch_hardware_disable(void)
e9b11c17 11060{
b3646477 11061 static_call(kvm_x86_hardware_disable)();
13a34e06 11062 drop_user_return_notifiers();
e9b11c17
ZX
11063}
11064
b9904085 11065int kvm_arch_hardware_setup(void *opaque)
e9b11c17 11066{
d008dfdb 11067 struct kvm_x86_init_ops *ops = opaque;
9e9c3fe4
NA
11068 int r;
11069
91661989
SC
11070 rdmsrl_safe(MSR_EFER, &host_efer);
11071
408e9a31
PB
11072 if (boot_cpu_has(X86_FEATURE_XSAVES))
11073 rdmsrl(MSR_IA32_XSS, host_xss);
11074
d008dfdb 11075 r = ops->hardware_setup();
9e9c3fe4
NA
11076 if (r != 0)
11077 return r;
11078
afaf0b2f 11079 memcpy(&kvm_x86_ops, ops->runtime_ops, sizeof(kvm_x86_ops));
b3646477 11080 kvm_ops_static_call_update();
69c6f69a 11081
408e9a31
PB
11082 if (!kvm_cpu_cap_has(X86_FEATURE_XSAVES))
11083 supported_xss = 0;
11084
139f7425
PB
11085#define __kvm_cpu_cap_has(UNUSED_, f) kvm_cpu_cap_has(f)
11086 cr4_reserved_bits = __cr4_reserved_bits(__kvm_cpu_cap_has, UNUSED_);
11087#undef __kvm_cpu_cap_has
b11306b5 11088
35181e86
HZ
11089 if (kvm_has_tsc_control) {
11090 /*
11091 * Make sure the user can only configure tsc_khz values that
11092 * fit into a signed integer.
273ba457 11093 * A min value is not calculated because it will always
35181e86
HZ
11094 * be 1 on all machines.
11095 */
11096 u64 max = min(0x7fffffffULL,
11097 __scale_tsc(kvm_max_tsc_scaling_ratio, tsc_khz));
11098 kvm_max_guest_tsc_khz = max;
11099
ad721883 11100 kvm_default_tsc_scaling_ratio = 1ULL << kvm_tsc_scaling_ratio_frac_bits;
35181e86 11101 }
ad721883 11102
9e9c3fe4
NA
11103 kvm_init_msr_list();
11104 return 0;
e9b11c17
ZX
11105}
11106
11107void kvm_arch_hardware_unsetup(void)
11108{
b3646477 11109 static_call(kvm_x86_hardware_unsetup)();
e9b11c17
ZX
11110}
11111
b9904085 11112int kvm_arch_check_processor_compat(void *opaque)
e9b11c17 11113{
f1cdecf5 11114 struct cpuinfo_x86 *c = &cpu_data(smp_processor_id());
d008dfdb 11115 struct kvm_x86_init_ops *ops = opaque;
f1cdecf5
SC
11116
11117 WARN_ON(!irqs_disabled());
11118
139f7425
PB
11119 if (__cr4_reserved_bits(cpu_has, c) !=
11120 __cr4_reserved_bits(cpu_has, &boot_cpu_data))
f1cdecf5
SC
11121 return -EIO;
11122
d008dfdb 11123 return ops->check_processor_compatibility();
d71ba788
PB
11124}
11125
11126bool kvm_vcpu_is_reset_bsp(struct kvm_vcpu *vcpu)
11127{
11128 return vcpu->kvm->arch.bsp_vcpu_id == vcpu->vcpu_id;
11129}
11130EXPORT_SYMBOL_GPL(kvm_vcpu_is_reset_bsp);
11131
11132bool kvm_vcpu_is_bsp(struct kvm_vcpu *vcpu)
11133{
11134 return (vcpu->arch.apic_base & MSR_IA32_APICBASE_BSP) != 0;
e9b11c17
ZX
11135}
11136
6e4e3b4d
CL
11137__read_mostly DEFINE_STATIC_KEY_FALSE(kvm_has_noapic_vcpu);
11138EXPORT_SYMBOL_GPL(kvm_has_noapic_vcpu);
54e9818f 11139
e790d9ef
RK
11140void kvm_arch_sched_in(struct kvm_vcpu *vcpu, int cpu)
11141{
b35e5548
LX
11142 struct kvm_pmu *pmu = vcpu_to_pmu(vcpu);
11143
c595ceee 11144 vcpu->arch.l1tf_flush_l1d = true;
b35e5548
LX
11145 if (pmu->version && unlikely(pmu->event_count)) {
11146 pmu->need_cleanup = true;
11147 kvm_make_request(KVM_REQ_PMU, vcpu);
11148 }
b3646477 11149 static_call(kvm_x86_sched_in)(vcpu, cpu);
e790d9ef
RK
11150}
11151
562b6b08
SC
11152void kvm_arch_free_vm(struct kvm *kvm)
11153{
05f04ae4 11154 kfree(to_kvm_hv(kvm)->hv_pa_pg);
562b6b08 11155 vfree(kvm);
e790d9ef
RK
11156}
11157
562b6b08 11158
e08b9637 11159int kvm_arch_init_vm(struct kvm *kvm, unsigned long type)
d19a9cd2 11160{
eb7511bf
HZ
11161 int ret;
11162
e08b9637
CO
11163 if (type)
11164 return -EINVAL;
11165
eb7511bf
HZ
11166 ret = kvm_page_track_init(kvm);
11167 if (ret)
11168 return ret;
11169
6ef768fa 11170 INIT_HLIST_HEAD(&kvm->arch.mask_notifier_list);
f05e70ac 11171 INIT_LIST_HEAD(&kvm->arch.active_mmu_pages);
10605204 11172 INIT_LIST_HEAD(&kvm->arch.zapped_obsolete_pages);
1aa9b957 11173 INIT_LIST_HEAD(&kvm->arch.lpage_disallowed_mmu_pages);
4d5c5d0f 11174 INIT_LIST_HEAD(&kvm->arch.assigned_dev_head);
e0f0bbc5 11175 atomic_set(&kvm->arch.noncoherent_dma_count, 0);
d19a9cd2 11176
5550af4d
SY
11177 /* Reserve bit 0 of irq_sources_bitmap for userspace irq source */
11178 set_bit(KVM_USERSPACE_IRQ_SOURCE_ID, &kvm->arch.irq_sources_bitmap);
7a84428a
AW
11179 /* Reserve bit 1 of irq_sources_bitmap for irqfd-resampler */
11180 set_bit(KVM_IRQFD_RESAMPLE_IRQ_SOURCE_ID,
11181 &kvm->arch.irq_sources_bitmap);
5550af4d 11182
038f8c11 11183 raw_spin_lock_init(&kvm->arch.tsc_write_lock);
1e08ec4a 11184 mutex_init(&kvm->arch.apic_map_lock);
d828199e
MT
11185 spin_lock_init(&kvm->arch.pvclock_gtod_sync_lock);
11186
8171cd68 11187 kvm->arch.kvmclock_offset = -get_kvmclock_base_ns();
d828199e 11188 pvclock_update_vm_gtod_copy(kvm);
53f658b3 11189
6fbbde9a
DS
11190 kvm->arch.guest_can_read_msr_platform_info = true;
11191
3c86c0d3
VP
11192#if IS_ENABLED(CONFIG_HYPERV)
11193 spin_lock_init(&kvm->arch.hv_root_tdp_lock);
11194 kvm->arch.hv_root_tdp = INVALID_PAGE;
11195#endif
11196
7e44e449 11197 INIT_DELAYED_WORK(&kvm->arch.kvmclock_update_work, kvmclock_update_fn);
332967a3 11198 INIT_DELAYED_WORK(&kvm->arch.kvmclock_sync_work, kvmclock_sync_fn);
7e44e449 11199
4651fc56 11200 kvm_apicv_init(kvm);
cbc0236a 11201 kvm_hv_init_vm(kvm);
13d268ca 11202 kvm_mmu_init_vm(kvm);
319afe68 11203 kvm_xen_init_vm(kvm);
0eb05bf2 11204
b3646477 11205 return static_call(kvm_x86_vm_init)(kvm);
d19a9cd2
ZX
11206}
11207
1aa9b957
JS
11208int kvm_arch_post_init_vm(struct kvm *kvm)
11209{
11210 return kvm_mmu_post_init_vm(kvm);
11211}
11212
d19a9cd2
ZX
11213static void kvm_unload_vcpu_mmu(struct kvm_vcpu *vcpu)
11214{
ec7660cc 11215 vcpu_load(vcpu);
d19a9cd2
ZX
11216 kvm_mmu_unload(vcpu);
11217 vcpu_put(vcpu);
11218}
11219
11220static void kvm_free_vcpus(struct kvm *kvm)
11221{
11222 unsigned int i;
988a2cae 11223 struct kvm_vcpu *vcpu;
d19a9cd2
ZX
11224
11225 /*
11226 * Unpin any mmu pages first.
11227 */
af585b92
GN
11228 kvm_for_each_vcpu(i, vcpu, kvm) {
11229 kvm_clear_async_pf_completion_queue(vcpu);
988a2cae 11230 kvm_unload_vcpu_mmu(vcpu);
af585b92 11231 }
988a2cae 11232 kvm_for_each_vcpu(i, vcpu, kvm)
4543bdc0 11233 kvm_vcpu_destroy(vcpu);
988a2cae
GN
11234
11235 mutex_lock(&kvm->lock);
11236 for (i = 0; i < atomic_read(&kvm->online_vcpus); i++)
11237 kvm->vcpus[i] = NULL;
d19a9cd2 11238
988a2cae
GN
11239 atomic_set(&kvm->online_vcpus, 0);
11240 mutex_unlock(&kvm->lock);
d19a9cd2
ZX
11241}
11242
ad8ba2cd
SY
11243void kvm_arch_sync_events(struct kvm *kvm)
11244{
332967a3 11245 cancel_delayed_work_sync(&kvm->arch.kvmclock_sync_work);
7e44e449 11246 cancel_delayed_work_sync(&kvm->arch.kvmclock_update_work);
aea924f6 11247 kvm_free_pit(kvm);
ad8ba2cd
SY
11248}
11249
ff5a983c
PX
11250#define ERR_PTR_USR(e) ((void __user *)ERR_PTR(e))
11251
11252/**
11253 * __x86_set_memory_region: Setup KVM internal memory slot
11254 *
11255 * @kvm: the kvm pointer to the VM.
11256 * @id: the slot ID to setup.
11257 * @gpa: the GPA to install the slot (unused when @size == 0).
11258 * @size: the size of the slot. Set to zero to uninstall a slot.
11259 *
11260 * This function helps to setup a KVM internal memory slot. Specify
11261 * @size > 0 to install a new slot, while @size == 0 to uninstall a
11262 * slot. The return code can be one of the following:
11263 *
11264 * HVA: on success (uninstall will return a bogus HVA)
11265 * -errno: on error
11266 *
11267 * The caller should always use IS_ERR() to check the return value
11268 * before use. Note, the KVM internal memory slots are guaranteed to
11269 * remain valid and unchanged until the VM is destroyed, i.e., the
11270 * GPA->HVA translation will not change. However, the HVA is a user
11271 * address, i.e. its accessibility is not guaranteed, and must be
11272 * accessed via __copy_{to,from}_user().
11273 */
11274void __user * __x86_set_memory_region(struct kvm *kvm, int id, gpa_t gpa,
11275 u32 size)
9da0e4d5
PB
11276{
11277 int i, r;
3f649ab7 11278 unsigned long hva, old_npages;
f0d648bd 11279 struct kvm_memslots *slots = kvm_memslots(kvm);
0577d1ab 11280 struct kvm_memory_slot *slot;
9da0e4d5
PB
11281
11282 /* Called with kvm->slots_lock held. */
1d8007bd 11283 if (WARN_ON(id >= KVM_MEM_SLOTS_NUM))
ff5a983c 11284 return ERR_PTR_USR(-EINVAL);
9da0e4d5 11285
f0d648bd
PB
11286 slot = id_to_memslot(slots, id);
11287 if (size) {
0577d1ab 11288 if (slot && slot->npages)
ff5a983c 11289 return ERR_PTR_USR(-EEXIST);
f0d648bd
PB
11290
11291 /*
11292 * MAP_SHARED to prevent internal slot pages from being moved
11293 * by fork()/COW.
11294 */
11295 hva = vm_mmap(NULL, 0, size, PROT_READ | PROT_WRITE,
11296 MAP_SHARED | MAP_ANONYMOUS, 0);
11297 if (IS_ERR((void *)hva))
ff5a983c 11298 return (void __user *)hva;
f0d648bd 11299 } else {
0577d1ab 11300 if (!slot || !slot->npages)
46914534 11301 return NULL;
f0d648bd 11302
0577d1ab 11303 old_npages = slot->npages;
b66f9bab 11304 hva = slot->userspace_addr;
f0d648bd
PB
11305 }
11306
9da0e4d5 11307 for (i = 0; i < KVM_ADDRESS_SPACE_NUM; i++) {
1d8007bd 11308 struct kvm_userspace_memory_region m;
9da0e4d5 11309
1d8007bd
PB
11310 m.slot = id | (i << 16);
11311 m.flags = 0;
11312 m.guest_phys_addr = gpa;
f0d648bd 11313 m.userspace_addr = hva;
1d8007bd 11314 m.memory_size = size;
9da0e4d5
PB
11315 r = __kvm_set_memory_region(kvm, &m);
11316 if (r < 0)
ff5a983c 11317 return ERR_PTR_USR(r);
9da0e4d5
PB
11318 }
11319
103c763c 11320 if (!size)
0577d1ab 11321 vm_munmap(hva, old_npages * PAGE_SIZE);
f0d648bd 11322
ff5a983c 11323 return (void __user *)hva;
9da0e4d5
PB
11324}
11325EXPORT_SYMBOL_GPL(__x86_set_memory_region);
11326
1aa9b957
JS
11327void kvm_arch_pre_destroy_vm(struct kvm *kvm)
11328{
11329 kvm_mmu_pre_destroy_vm(kvm);
11330}
11331
d19a9cd2
ZX
11332void kvm_arch_destroy_vm(struct kvm *kvm)
11333{
27469d29
AH
11334 if (current->mm == kvm->mm) {
11335 /*
11336 * Free memory regions allocated on behalf of userspace,
11337 * unless the the memory map has changed due to process exit
11338 * or fd copying.
11339 */
6a3c623b
PX
11340 mutex_lock(&kvm->slots_lock);
11341 __x86_set_memory_region(kvm, APIC_ACCESS_PAGE_PRIVATE_MEMSLOT,
11342 0, 0);
11343 __x86_set_memory_region(kvm, IDENTITY_PAGETABLE_PRIVATE_MEMSLOT,
11344 0, 0);
11345 __x86_set_memory_region(kvm, TSS_PRIVATE_MEMSLOT, 0, 0);
11346 mutex_unlock(&kvm->slots_lock);
27469d29 11347 }
b3646477 11348 static_call_cond(kvm_x86_vm_destroy)(kvm);
b318e8de 11349 kvm_free_msr_filter(srcu_dereference_check(kvm->arch.msr_filter, &kvm->srcu, 1));
c761159c
PX
11350 kvm_pic_destroy(kvm);
11351 kvm_ioapic_destroy(kvm);
d19a9cd2 11352 kvm_free_vcpus(kvm);
af1bae54 11353 kvfree(rcu_dereference_check(kvm->arch.apic_map, 1));
66bb8a06 11354 kfree(srcu_dereference_check(kvm->arch.pmu_event_filter, &kvm->srcu, 1));
13d268ca 11355 kvm_mmu_uninit_vm(kvm);
2beb6dad 11356 kvm_page_track_cleanup(kvm);
7d6bbebb 11357 kvm_xen_destroy_vm(kvm);
cbc0236a 11358 kvm_hv_destroy_vm(kvm);
d19a9cd2 11359}
0de10343 11360
c9b929b3 11361static void memslot_rmap_free(struct kvm_memory_slot *slot)
db3fe4eb
TY
11362{
11363 int i;
11364
d89cc617 11365 for (i = 0; i < KVM_NR_PAGE_SIZES; ++i) {
e96c81ee
SC
11366 kvfree(slot->arch.rmap[i]);
11367 slot->arch.rmap[i] = NULL;
c9b929b3
BG
11368 }
11369}
e96c81ee 11370
c9b929b3
BG
11371void kvm_arch_free_memslot(struct kvm *kvm, struct kvm_memory_slot *slot)
11372{
11373 int i;
11374
11375 memslot_rmap_free(slot);
d89cc617 11376
c9b929b3 11377 for (i = 1; i < KVM_NR_PAGE_SIZES; ++i) {
e96c81ee
SC
11378 kvfree(slot->arch.lpage_info[i - 1]);
11379 slot->arch.lpage_info[i - 1] = NULL;
db3fe4eb 11380 }
21ebbeda 11381
e96c81ee 11382 kvm_page_track_free_memslot(slot);
db3fe4eb
TY
11383}
11384
56dd1019
BG
11385static int memslot_rmap_alloc(struct kvm_memory_slot *slot,
11386 unsigned long npages)
11387{
11388 const int sz = sizeof(*slot->arch.rmap[0]);
11389 int i;
11390
11391 for (i = 0; i < KVM_NR_PAGE_SIZES; ++i) {
11392 int level = i + 1;
4139b197 11393 int lpages = __kvm_mmu_slot_lpages(slot, npages, level);
56dd1019 11394
fa13843d
PB
11395 if (slot->arch.rmap[i])
11396 continue;
d501f747 11397
56dd1019
BG
11398 slot->arch.rmap[i] = kvcalloc(lpages, sz, GFP_KERNEL_ACCOUNT);
11399 if (!slot->arch.rmap[i]) {
11400 memslot_rmap_free(slot);
11401 return -ENOMEM;
11402 }
11403 }
11404
11405 return 0;
11406}
11407
d501f747
BG
11408int alloc_all_memslots_rmaps(struct kvm *kvm)
11409{
11410 struct kvm_memslots *slots;
11411 struct kvm_memory_slot *slot;
11412 int r, i;
11413
11414 /*
11415 * Check if memslots alreday have rmaps early before acquiring
11416 * the slots_arch_lock below.
11417 */
11418 if (kvm_memslots_have_rmaps(kvm))
11419 return 0;
11420
11421 mutex_lock(&kvm->slots_arch_lock);
11422
11423 /*
11424 * Read memslots_have_rmaps again, under the slots arch lock,
11425 * before allocating the rmaps
11426 */
11427 if (kvm_memslots_have_rmaps(kvm)) {
11428 mutex_unlock(&kvm->slots_arch_lock);
11429 return 0;
11430 }
11431
11432 for (i = 0; i < KVM_ADDRESS_SPACE_NUM; i++) {
11433 slots = __kvm_memslots(kvm, i);
11434 kvm_for_each_memslot(slot, slots) {
11435 r = memslot_rmap_alloc(slot, slot->npages);
11436 if (r) {
11437 mutex_unlock(&kvm->slots_arch_lock);
11438 return r;
11439 }
11440 }
11441 }
11442
11443 /*
11444 * Ensure that memslots_have_rmaps becomes true strictly after
11445 * all the rmap pointers are set.
11446 */
11447 smp_store_release(&kvm->arch.memslots_have_rmaps, true);
11448 mutex_unlock(&kvm->slots_arch_lock);
11449 return 0;
11450}
11451
a2557408
BG
11452static int kvm_alloc_memslot_metadata(struct kvm *kvm,
11453 struct kvm_memory_slot *slot,
0dab98b7 11454 unsigned long npages)
db3fe4eb 11455{
56dd1019 11456 int i, r;
db3fe4eb 11457
edd4fa37
SC
11458 /*
11459 * Clear out the previous array pointers for the KVM_MR_MOVE case. The
11460 * old arrays will be freed by __kvm_set_memory_region() if installing
11461 * the new memslot is successful.
11462 */
11463 memset(&slot->arch, 0, sizeof(slot->arch));
11464
e2209710 11465 if (kvm_memslots_have_rmaps(kvm)) {
a2557408
BG
11466 r = memslot_rmap_alloc(slot, npages);
11467 if (r)
11468 return r;
11469 }
56dd1019
BG
11470
11471 for (i = 1; i < KVM_NR_PAGE_SIZES; ++i) {
92f94f1e 11472 struct kvm_lpage_info *linfo;
db3fe4eb
TY
11473 unsigned long ugfn;
11474 int lpages;
d89cc617 11475 int level = i + 1;
db3fe4eb 11476
4139b197 11477 lpages = __kvm_mmu_slot_lpages(slot, npages, level);
db3fe4eb 11478
254272ce 11479 linfo = kvcalloc(lpages, sizeof(*linfo), GFP_KERNEL_ACCOUNT);
92f94f1e 11480 if (!linfo)
db3fe4eb
TY
11481 goto out_free;
11482
92f94f1e
XG
11483 slot->arch.lpage_info[i - 1] = linfo;
11484
db3fe4eb 11485 if (slot->base_gfn & (KVM_PAGES_PER_HPAGE(level) - 1))
92f94f1e 11486 linfo[0].disallow_lpage = 1;
db3fe4eb 11487 if ((slot->base_gfn + npages) & (KVM_PAGES_PER_HPAGE(level) - 1))
92f94f1e 11488 linfo[lpages - 1].disallow_lpage = 1;
db3fe4eb
TY
11489 ugfn = slot->userspace_addr >> PAGE_SHIFT;
11490 /*
11491 * If the gfn and userspace address are not aligned wrt each
600087b6 11492 * other, disable large page support for this slot.
db3fe4eb 11493 */
600087b6 11494 if ((slot->base_gfn ^ ugfn) & (KVM_PAGES_PER_HPAGE(level) - 1)) {
db3fe4eb
TY
11495 unsigned long j;
11496
11497 for (j = 0; j < lpages; ++j)
92f94f1e 11498 linfo[j].disallow_lpage = 1;
db3fe4eb
TY
11499 }
11500 }
11501
21ebbeda
XG
11502 if (kvm_page_track_create_memslot(slot, npages))
11503 goto out_free;
11504
db3fe4eb
TY
11505 return 0;
11506
11507out_free:
c9b929b3 11508 memslot_rmap_free(slot);
d89cc617 11509
c9b929b3 11510 for (i = 1; i < KVM_NR_PAGE_SIZES; ++i) {
548ef284 11511 kvfree(slot->arch.lpage_info[i - 1]);
d89cc617 11512 slot->arch.lpage_info[i - 1] = NULL;
db3fe4eb
TY
11513 }
11514 return -ENOMEM;
11515}
11516
15248258 11517void kvm_arch_memslots_updated(struct kvm *kvm, u64 gen)
e59dbe09 11518{
91724814
BO
11519 struct kvm_vcpu *vcpu;
11520 int i;
11521
e6dff7d1
TY
11522 /*
11523 * memslots->generation has been incremented.
11524 * mmio generation may have reached its maximum value.
11525 */
15248258 11526 kvm_mmu_invalidate_mmio_sptes(kvm, gen);
91724814
BO
11527
11528 /* Force re-initialization of steal_time cache */
11529 kvm_for_each_vcpu(i, vcpu, kvm)
11530 kvm_vcpu_kick(vcpu);
e59dbe09
TY
11531}
11532
f7784b8e
MT
11533int kvm_arch_prepare_memory_region(struct kvm *kvm,
11534 struct kvm_memory_slot *memslot,
09170a49 11535 const struct kvm_userspace_memory_region *mem,
7b6195a9 11536 enum kvm_mr_change change)
0de10343 11537{
0dab98b7 11538 if (change == KVM_MR_CREATE || change == KVM_MR_MOVE)
a2557408 11539 return kvm_alloc_memslot_metadata(kvm, memslot,
0dab98b7 11540 mem->memory_size >> PAGE_SHIFT);
f7784b8e
MT
11541 return 0;
11542}
11543
a85863c2
MS
11544
11545static void kvm_mmu_update_cpu_dirty_logging(struct kvm *kvm, bool enable)
11546{
11547 struct kvm_arch *ka = &kvm->arch;
11548
11549 if (!kvm_x86_ops.cpu_dirty_log_size)
11550 return;
11551
11552 if ((enable && ++ka->cpu_dirty_logging_count == 1) ||
11553 (!enable && --ka->cpu_dirty_logging_count == 0))
11554 kvm_make_all_cpus_request(kvm, KVM_REQ_UPDATE_CPU_DIRTY_LOGGING);
11555
11556 WARN_ON_ONCE(ka->cpu_dirty_logging_count < 0);
11557}
11558
88178fd4 11559static void kvm_mmu_slot_apply_flags(struct kvm *kvm,
3741679b 11560 struct kvm_memory_slot *old,
269e9552 11561 const struct kvm_memory_slot *new,
3741679b 11562 enum kvm_mr_change change)
88178fd4 11563{
a85863c2
MS
11564 bool log_dirty_pages = new->flags & KVM_MEM_LOG_DIRTY_PAGES;
11565
3741679b 11566 /*
a85863c2
MS
11567 * Update CPU dirty logging if dirty logging is being toggled. This
11568 * applies to all operations.
3741679b 11569 */
a85863c2
MS
11570 if ((old->flags ^ new->flags) & KVM_MEM_LOG_DIRTY_PAGES)
11571 kvm_mmu_update_cpu_dirty_logging(kvm, log_dirty_pages);
88178fd4
KH
11572
11573 /*
a85863c2 11574 * Nothing more to do for RO slots (which can't be dirtied and can't be
b6e16ae5 11575 * made writable) or CREATE/MOVE/DELETE of a slot.
88178fd4 11576 *
b6e16ae5 11577 * For a memslot with dirty logging disabled:
3741679b
AY
11578 * CREATE: No dirty mappings will already exist.
11579 * MOVE/DELETE: The old mappings will already have been cleaned up by
11580 * kvm_arch_flush_shadow_memslot()
b6e16ae5
SC
11581 *
11582 * For a memslot with dirty logging enabled:
11583 * CREATE: No shadow pages exist, thus nothing to write-protect
11584 * and no dirty bits to clear.
11585 * MOVE/DELETE: The old mappings will already have been cleaned up by
11586 * kvm_arch_flush_shadow_memslot().
3741679b 11587 */
3741679b 11588 if ((change != KVM_MR_FLAGS_ONLY) || (new->flags & KVM_MEM_READONLY))
88178fd4 11589 return;
3741679b
AY
11590
11591 /*
52f46079
SC
11592 * READONLY and non-flags changes were filtered out above, and the only
11593 * other flag is LOG_DIRTY_PAGES, i.e. something is wrong if dirty
11594 * logging isn't being toggled on or off.
88178fd4 11595 */
52f46079
SC
11596 if (WARN_ON_ONCE(!((old->flags ^ new->flags) & KVM_MEM_LOG_DIRTY_PAGES)))
11597 return;
11598
b6e16ae5
SC
11599 if (!log_dirty_pages) {
11600 /*
11601 * Dirty logging tracks sptes in 4k granularity, meaning that
11602 * large sptes have to be split. If live migration succeeds,
11603 * the guest in the source machine will be destroyed and large
11604 * sptes will be created in the destination. However, if the
11605 * guest continues to run in the source machine (for example if
11606 * live migration fails), small sptes will remain around and
11607 * cause bad performance.
11608 *
11609 * Scan sptes if dirty logging has been stopped, dropping those
11610 * which can be collapsed into a single large-page spte. Later
11611 * page faults will create the large-page sptes.
11612 */
3741679b 11613 kvm_mmu_zap_collapsible_sptes(kvm, new);
b6e16ae5 11614 } else {
89212919
KZ
11615 /*
11616 * Initially-all-set does not require write protecting any page,
11617 * because they're all assumed to be dirty.
11618 */
11619 if (kvm_dirty_log_manual_protect_and_init_set(kvm))
11620 return;
a1419f8b 11621
a018eba5 11622 if (kvm_x86_ops.cpu_dirty_log_size) {
89212919
KZ
11623 kvm_mmu_slot_leaf_clear_dirty(kvm, new);
11624 kvm_mmu_slot_remove_write_access(kvm, new, PG_LEVEL_2M);
11625 } else {
11626 kvm_mmu_slot_remove_write_access(kvm, new, PG_LEVEL_4K);
3c9bd400 11627 }
88178fd4
KH
11628 }
11629}
11630
f7784b8e 11631void kvm_arch_commit_memory_region(struct kvm *kvm,
09170a49 11632 const struct kvm_userspace_memory_region *mem,
9d4c197c 11633 struct kvm_memory_slot *old,
f36f3f28 11634 const struct kvm_memory_slot *new,
8482644a 11635 enum kvm_mr_change change)
f7784b8e 11636{
48c0e4e9 11637 if (!kvm->arch.n_requested_mmu_pages)
4d66623c
WY
11638 kvm_mmu_change_mmu_pages(kvm,
11639 kvm_mmu_calculate_default_mmu_pages(kvm));
1c91cad4 11640
269e9552 11641 kvm_mmu_slot_apply_flags(kvm, old, new, change);
21198846
SC
11642
11643 /* Free the arrays associated with the old memslot. */
11644 if (change == KVM_MR_MOVE)
e96c81ee 11645 kvm_arch_free_memslot(kvm, old);
0de10343 11646}
1d737c8a 11647
2df72e9b 11648void kvm_arch_flush_shadow_all(struct kvm *kvm)
34d4cb8f 11649{
7390de1e 11650 kvm_mmu_zap_all(kvm);
34d4cb8f
MT
11651}
11652
2df72e9b
MT
11653void kvm_arch_flush_shadow_memslot(struct kvm *kvm,
11654 struct kvm_memory_slot *slot)
11655{
ae7cd873 11656 kvm_page_track_flush_slot(kvm, slot);
2df72e9b
MT
11657}
11658
e6c67d8c
LA
11659static inline bool kvm_guest_apic_has_interrupt(struct kvm_vcpu *vcpu)
11660{
11661 return (is_guest_mode(vcpu) &&
afaf0b2f 11662 kvm_x86_ops.guest_apic_has_interrupt &&
b3646477 11663 static_call(kvm_x86_guest_apic_has_interrupt)(vcpu));
e6c67d8c
LA
11664}
11665
5d9bc648
PB
11666static inline bool kvm_vcpu_has_events(struct kvm_vcpu *vcpu)
11667{
11668 if (!list_empty_careful(&vcpu->async_pf.done))
11669 return true;
11670
11671 if (kvm_apic_has_events(vcpu))
11672 return true;
11673
11674 if (vcpu->arch.pv.pv_unhalted)
11675 return true;
11676
a5f01f8e
WL
11677 if (vcpu->arch.exception.pending)
11678 return true;
11679
47a66eed
Z
11680 if (kvm_test_request(KVM_REQ_NMI, vcpu) ||
11681 (vcpu->arch.nmi_pending &&
b3646477 11682 static_call(kvm_x86_nmi_allowed)(vcpu, false)))
5d9bc648
PB
11683 return true;
11684
47a66eed 11685 if (kvm_test_request(KVM_REQ_SMI, vcpu) ||
a9fa7cb6 11686 (vcpu->arch.smi_pending &&
b3646477 11687 static_call(kvm_x86_smi_allowed)(vcpu, false)))
73917739
PB
11688 return true;
11689
5d9bc648 11690 if (kvm_arch_interrupt_allowed(vcpu) &&
e6c67d8c
LA
11691 (kvm_cpu_has_interrupt(vcpu) ||
11692 kvm_guest_apic_has_interrupt(vcpu)))
5d9bc648
PB
11693 return true;
11694
1f4b34f8
AS
11695 if (kvm_hv_has_stimer_pending(vcpu))
11696 return true;
11697
d2060bd4
SC
11698 if (is_guest_mode(vcpu) &&
11699 kvm_x86_ops.nested_ops->hv_timer_pending &&
11700 kvm_x86_ops.nested_ops->hv_timer_pending(vcpu))
11701 return true;
11702
5d9bc648
PB
11703 return false;
11704}
11705
1d737c8a
ZX
11706int kvm_arch_vcpu_runnable(struct kvm_vcpu *vcpu)
11707{
5d9bc648 11708 return kvm_vcpu_running(vcpu) || kvm_vcpu_has_events(vcpu);
1d737c8a 11709}
5736199a 11710
10dbdf98 11711bool kvm_arch_dy_has_pending_interrupt(struct kvm_vcpu *vcpu)
17e433b5 11712{
b3646477 11713 if (vcpu->arch.apicv_active && static_call(kvm_x86_dy_apicv_has_pending_interrupt)(vcpu))
52acd22f
WL
11714 return true;
11715
11716 return false;
11717}
11718
17e433b5
WL
11719bool kvm_arch_dy_runnable(struct kvm_vcpu *vcpu)
11720{
11721 if (READ_ONCE(vcpu->arch.pv.pv_unhalted))
11722 return true;
11723
11724 if (kvm_test_request(KVM_REQ_NMI, vcpu) ||
11725 kvm_test_request(KVM_REQ_SMI, vcpu) ||
11726 kvm_test_request(KVM_REQ_EVENT, vcpu))
11727 return true;
11728
10dbdf98 11729 return kvm_arch_dy_has_pending_interrupt(vcpu);
17e433b5
WL
11730}
11731
199b5763
LM
11732bool kvm_arch_vcpu_in_kernel(struct kvm_vcpu *vcpu)
11733{
b86bb11e
WL
11734 if (vcpu->arch.guest_state_protected)
11735 return true;
11736
de63ad4c 11737 return vcpu->arch.preempted_in_kernel;
199b5763
LM
11738}
11739
b6d33834 11740int kvm_arch_vcpu_should_kick(struct kvm_vcpu *vcpu)
5736199a 11741{
b6d33834 11742 return kvm_vcpu_exiting_guest_mode(vcpu) == IN_GUEST_MODE;
5736199a 11743}
78646121
GN
11744
11745int kvm_arch_interrupt_allowed(struct kvm_vcpu *vcpu)
11746{
b3646477 11747 return static_call(kvm_x86_interrupt_allowed)(vcpu, false);
78646121 11748}
229456fc 11749
82b32774 11750unsigned long kvm_get_linear_rip(struct kvm_vcpu *vcpu)
f92653ee 11751{
7ed9abfe
TL
11752 /* Can't read the RIP when guest state is protected, just return 0 */
11753 if (vcpu->arch.guest_state_protected)
11754 return 0;
11755
82b32774
NA
11756 if (is_64_bit_mode(vcpu))
11757 return kvm_rip_read(vcpu);
11758 return (u32)(get_segment_base(vcpu, VCPU_SREG_CS) +
11759 kvm_rip_read(vcpu));
11760}
11761EXPORT_SYMBOL_GPL(kvm_get_linear_rip);
f92653ee 11762
82b32774
NA
11763bool kvm_is_linear_rip(struct kvm_vcpu *vcpu, unsigned long linear_rip)
11764{
11765 return kvm_get_linear_rip(vcpu) == linear_rip;
f92653ee
JK
11766}
11767EXPORT_SYMBOL_GPL(kvm_is_linear_rip);
11768
94fe45da
JK
11769unsigned long kvm_get_rflags(struct kvm_vcpu *vcpu)
11770{
11771 unsigned long rflags;
11772
b3646477 11773 rflags = static_call(kvm_x86_get_rflags)(vcpu);
94fe45da 11774 if (vcpu->guest_debug & KVM_GUESTDBG_SINGLESTEP)
c310bac5 11775 rflags &= ~X86_EFLAGS_TF;
94fe45da
JK
11776 return rflags;
11777}
11778EXPORT_SYMBOL_GPL(kvm_get_rflags);
11779
6addfc42 11780static void __kvm_set_rflags(struct kvm_vcpu *vcpu, unsigned long rflags)
94fe45da
JK
11781{
11782 if (vcpu->guest_debug & KVM_GUESTDBG_SINGLESTEP &&
f92653ee 11783 kvm_is_linear_rip(vcpu, vcpu->arch.singlestep_rip))
c310bac5 11784 rflags |= X86_EFLAGS_TF;
b3646477 11785 static_call(kvm_x86_set_rflags)(vcpu, rflags);
6addfc42
PB
11786}
11787
11788void kvm_set_rflags(struct kvm_vcpu *vcpu, unsigned long rflags)
11789{
11790 __kvm_set_rflags(vcpu, rflags);
3842d135 11791 kvm_make_request(KVM_REQ_EVENT, vcpu);
94fe45da
JK
11792}
11793EXPORT_SYMBOL_GPL(kvm_set_rflags);
11794
56028d08
GN
11795void kvm_arch_async_page_ready(struct kvm_vcpu *vcpu, struct kvm_async_pf *work)
11796{
11797 int r;
11798
44dd3ffa 11799 if ((vcpu->arch.mmu->direct_map != work->arch.direct_map) ||
f2e10669 11800 work->wakeup_all)
56028d08
GN
11801 return;
11802
11803 r = kvm_mmu_reload(vcpu);
11804 if (unlikely(r))
11805 return;
11806
44dd3ffa 11807 if (!vcpu->arch.mmu->direct_map &&
d8dd54e0 11808 work->arch.cr3 != vcpu->arch.mmu->get_guest_pgd(vcpu))
fb67e14f
XG
11809 return;
11810
7a02674d 11811 kvm_mmu_do_page_fault(vcpu, work->cr2_or_gpa, 0, true);
56028d08
GN
11812}
11813
af585b92
GN
11814static inline u32 kvm_async_pf_hash_fn(gfn_t gfn)
11815{
dd03bcaa
PX
11816 BUILD_BUG_ON(!is_power_of_2(ASYNC_PF_PER_VCPU));
11817
af585b92
GN
11818 return hash_32(gfn & 0xffffffff, order_base_2(ASYNC_PF_PER_VCPU));
11819}
11820
11821static inline u32 kvm_async_pf_next_probe(u32 key)
11822{
dd03bcaa 11823 return (key + 1) & (ASYNC_PF_PER_VCPU - 1);
af585b92
GN
11824}
11825
11826static void kvm_add_async_pf_gfn(struct kvm_vcpu *vcpu, gfn_t gfn)
11827{
11828 u32 key = kvm_async_pf_hash_fn(gfn);
11829
11830 while (vcpu->arch.apf.gfns[key] != ~0)
11831 key = kvm_async_pf_next_probe(key);
11832
11833 vcpu->arch.apf.gfns[key] = gfn;
11834}
11835
11836static u32 kvm_async_pf_gfn_slot(struct kvm_vcpu *vcpu, gfn_t gfn)
11837{
11838 int i;
11839 u32 key = kvm_async_pf_hash_fn(gfn);
11840
dd03bcaa 11841 for (i = 0; i < ASYNC_PF_PER_VCPU &&
c7d28c24
XG
11842 (vcpu->arch.apf.gfns[key] != gfn &&
11843 vcpu->arch.apf.gfns[key] != ~0); i++)
af585b92
GN
11844 key = kvm_async_pf_next_probe(key);
11845
11846 return key;
11847}
11848
11849bool kvm_find_async_pf_gfn(struct kvm_vcpu *vcpu, gfn_t gfn)
11850{
11851 return vcpu->arch.apf.gfns[kvm_async_pf_gfn_slot(vcpu, gfn)] == gfn;
11852}
11853
11854static void kvm_del_async_pf_gfn(struct kvm_vcpu *vcpu, gfn_t gfn)
11855{
11856 u32 i, j, k;
11857
11858 i = j = kvm_async_pf_gfn_slot(vcpu, gfn);
0fd46044
PX
11859
11860 if (WARN_ON_ONCE(vcpu->arch.apf.gfns[i] != gfn))
11861 return;
11862
af585b92
GN
11863 while (true) {
11864 vcpu->arch.apf.gfns[i] = ~0;
11865 do {
11866 j = kvm_async_pf_next_probe(j);
11867 if (vcpu->arch.apf.gfns[j] == ~0)
11868 return;
11869 k = kvm_async_pf_hash_fn(vcpu->arch.apf.gfns[j]);
11870 /*
11871 * k lies cyclically in ]i,j]
11872 * | i.k.j |
11873 * |....j i.k.| or |.k..j i...|
11874 */
11875 } while ((i <= j) ? (i < k && k <= j) : (i < k || k <= j));
11876 vcpu->arch.apf.gfns[i] = vcpu->arch.apf.gfns[j];
11877 i = j;
11878 }
11879}
11880
68fd66f1 11881static inline int apf_put_user_notpresent(struct kvm_vcpu *vcpu)
7c90705b 11882{
68fd66f1
VK
11883 u32 reason = KVM_PV_REASON_PAGE_NOT_PRESENT;
11884
11885 return kvm_write_guest_cached(vcpu->kvm, &vcpu->arch.apf.data, &reason,
11886 sizeof(reason));
11887}
11888
11889static inline int apf_put_user_ready(struct kvm_vcpu *vcpu, u32 token)
11890{
2635b5c4 11891 unsigned int offset = offsetof(struct kvm_vcpu_pv_apf_data, token);
4e335d9e 11892
2635b5c4
VK
11893 return kvm_write_guest_offset_cached(vcpu->kvm, &vcpu->arch.apf.data,
11894 &token, offset, sizeof(token));
11895}
11896
11897static inline bool apf_pageready_slot_free(struct kvm_vcpu *vcpu)
11898{
11899 unsigned int offset = offsetof(struct kvm_vcpu_pv_apf_data, token);
11900 u32 val;
11901
11902 if (kvm_read_guest_offset_cached(vcpu->kvm, &vcpu->arch.apf.data,
11903 &val, offset, sizeof(val)))
11904 return false;
11905
11906 return !val;
7c90705b
GN
11907}
11908
1dfdb45e
PB
11909static bool kvm_can_deliver_async_pf(struct kvm_vcpu *vcpu)
11910{
11911 if (!vcpu->arch.apf.delivery_as_pf_vmexit && is_guest_mode(vcpu))
11912 return false;
11913
2635b5c4 11914 if (!kvm_pv_async_pf_enabled(vcpu) ||
b3646477 11915 (vcpu->arch.apf.send_user_only && static_call(kvm_x86_get_cpl)(vcpu) == 0))
1dfdb45e
PB
11916 return false;
11917
11918 return true;
11919}
11920
11921bool kvm_can_do_async_pf(struct kvm_vcpu *vcpu)
11922{
11923 if (unlikely(!lapic_in_kernel(vcpu) ||
11924 kvm_event_needs_reinjection(vcpu) ||
11925 vcpu->arch.exception.pending))
11926 return false;
11927
11928 if (kvm_hlt_in_guest(vcpu->kvm) && !kvm_can_deliver_async_pf(vcpu))
11929 return false;
11930
11931 /*
11932 * If interrupts are off we cannot even use an artificial
11933 * halt state.
11934 */
c300ab9f 11935 return kvm_arch_interrupt_allowed(vcpu);
1dfdb45e
PB
11936}
11937
2a18b7e7 11938bool kvm_arch_async_page_not_present(struct kvm_vcpu *vcpu,
af585b92
GN
11939 struct kvm_async_pf *work)
11940{
6389ee94
AK
11941 struct x86_exception fault;
11942
736c291c 11943 trace_kvm_async_pf_not_present(work->arch.token, work->cr2_or_gpa);
af585b92 11944 kvm_add_async_pf_gfn(vcpu, work->arch.gfn);
7c90705b 11945
1dfdb45e 11946 if (kvm_can_deliver_async_pf(vcpu) &&
68fd66f1 11947 !apf_put_user_notpresent(vcpu)) {
6389ee94
AK
11948 fault.vector = PF_VECTOR;
11949 fault.error_code_valid = true;
11950 fault.error_code = 0;
11951 fault.nested_page_fault = false;
11952 fault.address = work->arch.token;
adfe20fb 11953 fault.async_page_fault = true;
6389ee94 11954 kvm_inject_page_fault(vcpu, &fault);
2a18b7e7 11955 return true;
1dfdb45e
PB
11956 } else {
11957 /*
11958 * It is not possible to deliver a paravirtualized asynchronous
11959 * page fault, but putting the guest in an artificial halt state
11960 * can be beneficial nevertheless: if an interrupt arrives, we
11961 * can deliver it timely and perhaps the guest will schedule
11962 * another process. When the instruction that triggered a page
11963 * fault is retried, hopefully the page will be ready in the host.
11964 */
11965 kvm_make_request(KVM_REQ_APF_HALT, vcpu);
2a18b7e7 11966 return false;
7c90705b 11967 }
af585b92
GN
11968}
11969
11970void kvm_arch_async_page_present(struct kvm_vcpu *vcpu,
11971 struct kvm_async_pf *work)
11972{
2635b5c4
VK
11973 struct kvm_lapic_irq irq = {
11974 .delivery_mode = APIC_DM_FIXED,
11975 .vector = vcpu->arch.apf.vec
11976 };
6389ee94 11977
f2e10669 11978 if (work->wakeup_all)
7c90705b
GN
11979 work->arch.token = ~0; /* broadcast wakeup */
11980 else
11981 kvm_del_async_pf_gfn(vcpu, work->arch.gfn);
736c291c 11982 trace_kvm_async_pf_ready(work->arch.token, work->cr2_or_gpa);
7c90705b 11983
2a18b7e7
VK
11984 if ((work->wakeup_all || work->notpresent_injected) &&
11985 kvm_pv_async_pf_enabled(vcpu) &&
557a961a
VK
11986 !apf_put_user_ready(vcpu, work->arch.token)) {
11987 vcpu->arch.apf.pageready_pending = true;
2635b5c4 11988 kvm_apic_set_irq(vcpu, &irq, NULL);
557a961a 11989 }
2635b5c4 11990
e6d53e3b 11991 vcpu->arch.apf.halted = false;
a4fa1635 11992 vcpu->arch.mp_state = KVM_MP_STATE_RUNNABLE;
7c90705b
GN
11993}
11994
557a961a
VK
11995void kvm_arch_async_page_present_queued(struct kvm_vcpu *vcpu)
11996{
11997 kvm_make_request(KVM_REQ_APF_READY, vcpu);
11998 if (!vcpu->arch.apf.pageready_pending)
11999 kvm_vcpu_kick(vcpu);
12000}
12001
7c0ade6c 12002bool kvm_arch_can_dequeue_async_page_present(struct kvm_vcpu *vcpu)
7c90705b 12003{
2635b5c4 12004 if (!kvm_pv_async_pf_enabled(vcpu))
7c90705b
GN
12005 return true;
12006 else
2f15d027 12007 return kvm_lapic_enabled(vcpu) && apf_pageready_slot_free(vcpu);
af585b92
GN
12008}
12009
5544eb9b
PB
12010void kvm_arch_start_assignment(struct kvm *kvm)
12011{
57ab8794
MT
12012 if (atomic_inc_return(&kvm->arch.assigned_device_count) == 1)
12013 static_call_cond(kvm_x86_start_assignment)(kvm);
5544eb9b
PB
12014}
12015EXPORT_SYMBOL_GPL(kvm_arch_start_assignment);
12016
12017void kvm_arch_end_assignment(struct kvm *kvm)
12018{
12019 atomic_dec(&kvm->arch.assigned_device_count);
12020}
12021EXPORT_SYMBOL_GPL(kvm_arch_end_assignment);
12022
12023bool kvm_arch_has_assigned_device(struct kvm *kvm)
12024{
12025 return atomic_read(&kvm->arch.assigned_device_count);
12026}
12027EXPORT_SYMBOL_GPL(kvm_arch_has_assigned_device);
12028
e0f0bbc5
AW
12029void kvm_arch_register_noncoherent_dma(struct kvm *kvm)
12030{
12031 atomic_inc(&kvm->arch.noncoherent_dma_count);
12032}
12033EXPORT_SYMBOL_GPL(kvm_arch_register_noncoherent_dma);
12034
12035void kvm_arch_unregister_noncoherent_dma(struct kvm *kvm)
12036{
12037 atomic_dec(&kvm->arch.noncoherent_dma_count);
12038}
12039EXPORT_SYMBOL_GPL(kvm_arch_unregister_noncoherent_dma);
12040
12041bool kvm_arch_has_noncoherent_dma(struct kvm *kvm)
12042{
12043 return atomic_read(&kvm->arch.noncoherent_dma_count);
12044}
12045EXPORT_SYMBOL_GPL(kvm_arch_has_noncoherent_dma);
12046
14717e20
AW
12047bool kvm_arch_has_irq_bypass(void)
12048{
92735b1b 12049 return true;
14717e20
AW
12050}
12051
87276880
FW
12052int kvm_arch_irq_bypass_add_producer(struct irq_bypass_consumer *cons,
12053 struct irq_bypass_producer *prod)
12054{
12055 struct kvm_kernel_irqfd *irqfd =
12056 container_of(cons, struct kvm_kernel_irqfd, consumer);
2edd9cb7 12057 int ret;
87276880 12058
14717e20 12059 irqfd->producer = prod;
2edd9cb7 12060 kvm_arch_start_assignment(irqfd->kvm);
b3646477 12061 ret = static_call(kvm_x86_update_pi_irte)(irqfd->kvm,
2edd9cb7
ZL
12062 prod->irq, irqfd->gsi, 1);
12063
12064 if (ret)
12065 kvm_arch_end_assignment(irqfd->kvm);
87276880 12066
2edd9cb7 12067 return ret;
87276880
FW
12068}
12069
12070void kvm_arch_irq_bypass_del_producer(struct irq_bypass_consumer *cons,
12071 struct irq_bypass_producer *prod)
12072{
12073 int ret;
12074 struct kvm_kernel_irqfd *irqfd =
12075 container_of(cons, struct kvm_kernel_irqfd, consumer);
12076
87276880
FW
12077 WARN_ON(irqfd->producer != prod);
12078 irqfd->producer = NULL;
12079
12080 /*
12081 * When producer of consumer is unregistered, we change back to
12082 * remapped mode, so we can re-use the current implementation
bb3541f1 12083 * when the irq is masked/disabled or the consumer side (KVM
87276880
FW
12084 * int this case doesn't want to receive the interrupts.
12085 */
b3646477 12086 ret = static_call(kvm_x86_update_pi_irte)(irqfd->kvm, prod->irq, irqfd->gsi, 0);
87276880
FW
12087 if (ret)
12088 printk(KERN_INFO "irq bypass consumer (token %p) unregistration"
12089 " fails: %d\n", irqfd->consumer.token, ret);
2edd9cb7
ZL
12090
12091 kvm_arch_end_assignment(irqfd->kvm);
87276880
FW
12092}
12093
12094int kvm_arch_update_irqfd_routing(struct kvm *kvm, unsigned int host_irq,
12095 uint32_t guest_irq, bool set)
12096{
b3646477 12097 return static_call(kvm_x86_update_pi_irte)(kvm, host_irq, guest_irq, set);
87276880
FW
12098}
12099
52004014
FW
12100bool kvm_vector_hashing_enabled(void)
12101{
12102 return vector_hashing;
12103}
52004014 12104
2d5ba19b
MT
12105bool kvm_arch_no_poll(struct kvm_vcpu *vcpu)
12106{
12107 return (vcpu->arch.msr_kvm_poll_control & 1) == 0;
12108}
12109EXPORT_SYMBOL_GPL(kvm_arch_no_poll);
12110
841c2be0
ML
12111
12112int kvm_spec_ctrl_test_value(u64 value)
6441fa61 12113{
841c2be0
ML
12114 /*
12115 * test that setting IA32_SPEC_CTRL to given value
12116 * is allowed by the host processor
12117 */
6441fa61 12118
841c2be0
ML
12119 u64 saved_value;
12120 unsigned long flags;
12121 int ret = 0;
6441fa61 12122
841c2be0 12123 local_irq_save(flags);
6441fa61 12124
841c2be0
ML
12125 if (rdmsrl_safe(MSR_IA32_SPEC_CTRL, &saved_value))
12126 ret = 1;
12127 else if (wrmsrl_safe(MSR_IA32_SPEC_CTRL, value))
12128 ret = 1;
12129 else
12130 wrmsrl(MSR_IA32_SPEC_CTRL, saved_value);
6441fa61 12131
841c2be0 12132 local_irq_restore(flags);
6441fa61 12133
841c2be0 12134 return ret;
6441fa61 12135}
841c2be0 12136EXPORT_SYMBOL_GPL(kvm_spec_ctrl_test_value);
2d5ba19b 12137
89786147
MG
12138void kvm_fixup_and_inject_pf_error(struct kvm_vcpu *vcpu, gva_t gva, u16 error_code)
12139{
12140 struct x86_exception fault;
19cf4b7e
PB
12141 u32 access = error_code &
12142 (PFERR_WRITE_MASK | PFERR_FETCH_MASK | PFERR_USER_MASK);
89786147
MG
12143
12144 if (!(error_code & PFERR_PRESENT_MASK) ||
19cf4b7e 12145 vcpu->arch.walk_mmu->gva_to_gpa(vcpu, gva, access, &fault) != UNMAPPED_GVA) {
89786147
MG
12146 /*
12147 * If vcpu->arch.walk_mmu->gva_to_gpa succeeded, the page
12148 * tables probably do not match the TLB. Just proceed
12149 * with the error code that the processor gave.
12150 */
12151 fault.vector = PF_VECTOR;
12152 fault.error_code_valid = true;
12153 fault.error_code = error_code;
12154 fault.nested_page_fault = false;
12155 fault.address = gva;
12156 }
12157 vcpu->arch.walk_mmu->inject_page_fault(vcpu, &fault);
6441fa61 12158}
89786147 12159EXPORT_SYMBOL_GPL(kvm_fixup_and_inject_pf_error);
2d5ba19b 12160
3f3393b3
BM
12161/*
12162 * Handles kvm_read/write_guest_virt*() result and either injects #PF or returns
12163 * KVM_EXIT_INTERNAL_ERROR for cases not currently handled by KVM. Return value
12164 * indicates whether exit to userspace is needed.
12165 */
12166int kvm_handle_memory_failure(struct kvm_vcpu *vcpu, int r,
12167 struct x86_exception *e)
12168{
12169 if (r == X86EMUL_PROPAGATE_FAULT) {
12170 kvm_inject_emulated_page_fault(vcpu, e);
12171 return 1;
12172 }
12173
12174 /*
12175 * In case kvm_read/write_guest_virt*() failed with X86EMUL_IO_NEEDED
12176 * while handling a VMX instruction KVM could've handled the request
12177 * correctly by exiting to userspace and performing I/O but there
12178 * doesn't seem to be a real use-case behind such requests, just return
12179 * KVM_EXIT_INTERNAL_ERROR for now.
12180 */
12181 vcpu->run->exit_reason = KVM_EXIT_INTERNAL_ERROR;
12182 vcpu->run->internal.suberror = KVM_INTERNAL_ERROR_EMULATION;
12183 vcpu->run->internal.ndata = 0;
12184
12185 return 0;
12186}
12187EXPORT_SYMBOL_GPL(kvm_handle_memory_failure);
12188
9715092f
BM
12189int kvm_handle_invpcid(struct kvm_vcpu *vcpu, unsigned long type, gva_t gva)
12190{
12191 bool pcid_enabled;
12192 struct x86_exception e;
9715092f
BM
12193 struct {
12194 u64 pcid;
12195 u64 gla;
12196 } operand;
12197 int r;
12198
12199 r = kvm_read_guest_virt(vcpu, gva, &operand, sizeof(operand), &e);
12200 if (r != X86EMUL_CONTINUE)
12201 return kvm_handle_memory_failure(vcpu, r, &e);
12202
12203 if (operand.pcid >> 12 != 0) {
12204 kvm_inject_gp(vcpu, 0);
12205 return 1;
12206 }
12207
12208 pcid_enabled = kvm_read_cr4_bits(vcpu, X86_CR4_PCIDE);
12209
12210 switch (type) {
12211 case INVPCID_TYPE_INDIV_ADDR:
12212 if ((!pcid_enabled && (operand.pcid != 0)) ||
12213 is_noncanonical_address(operand.gla, vcpu)) {
12214 kvm_inject_gp(vcpu, 0);
12215 return 1;
12216 }
12217 kvm_mmu_invpcid_gva(vcpu, operand.gla, operand.pcid);
12218 return kvm_skip_emulated_instruction(vcpu);
12219
12220 case INVPCID_TYPE_SINGLE_CTXT:
12221 if (!pcid_enabled && (operand.pcid != 0)) {
12222 kvm_inject_gp(vcpu, 0);
12223 return 1;
12224 }
12225
21823fbd 12226 kvm_invalidate_pcid(vcpu, operand.pcid);
9715092f
BM
12227 return kvm_skip_emulated_instruction(vcpu);
12228
12229 case INVPCID_TYPE_ALL_NON_GLOBAL:
12230 /*
12231 * Currently, KVM doesn't mark global entries in the shadow
12232 * page tables, so a non-global flush just degenerates to a
12233 * global flush. If needed, we could optimize this later by
12234 * keeping track of global entries in shadow page tables.
12235 */
12236
12237 fallthrough;
12238 case INVPCID_TYPE_ALL_INCL_GLOBAL:
28f28d45 12239 kvm_make_request(KVM_REQ_TLB_FLUSH_GUEST, vcpu);
9715092f
BM
12240 return kvm_skip_emulated_instruction(vcpu);
12241
12242 default:
12243 BUG(); /* We have already checked above that type <= 3 */
12244 }
12245}
12246EXPORT_SYMBOL_GPL(kvm_handle_invpcid);
12247
8f423a80
TL
12248static int complete_sev_es_emulated_mmio(struct kvm_vcpu *vcpu)
12249{
12250 struct kvm_run *run = vcpu->run;
12251 struct kvm_mmio_fragment *frag;
12252 unsigned int len;
12253
12254 BUG_ON(!vcpu->mmio_needed);
12255
12256 /* Complete previous fragment */
12257 frag = &vcpu->mmio_fragments[vcpu->mmio_cur_fragment];
12258 len = min(8u, frag->len);
12259 if (!vcpu->mmio_is_write)
12260 memcpy(frag->data, run->mmio.data, len);
12261
12262 if (frag->len <= 8) {
12263 /* Switch to the next fragment. */
12264 frag++;
12265 vcpu->mmio_cur_fragment++;
12266 } else {
12267 /* Go forward to the next mmio piece. */
12268 frag->data += len;
12269 frag->gpa += len;
12270 frag->len -= len;
12271 }
12272
12273 if (vcpu->mmio_cur_fragment >= vcpu->mmio_nr_fragments) {
12274 vcpu->mmio_needed = 0;
12275
12276 // VMG change, at this point, we're always done
12277 // RIP has already been advanced
12278 return 1;
12279 }
12280
12281 // More MMIO is needed
12282 run->mmio.phys_addr = frag->gpa;
12283 run->mmio.len = min(8u, frag->len);
12284 run->mmio.is_write = vcpu->mmio_is_write;
12285 if (run->mmio.is_write)
12286 memcpy(run->mmio.data, frag->data, min(8u, frag->len));
12287 run->exit_reason = KVM_EXIT_MMIO;
12288
12289 vcpu->arch.complete_userspace_io = complete_sev_es_emulated_mmio;
12290
12291 return 0;
12292}
12293
12294int kvm_sev_es_mmio_write(struct kvm_vcpu *vcpu, gpa_t gpa, unsigned int bytes,
12295 void *data)
12296{
12297 int handled;
12298 struct kvm_mmio_fragment *frag;
12299
12300 if (!data)
12301 return -EINVAL;
12302
12303 handled = write_emultor.read_write_mmio(vcpu, gpa, bytes, data);
12304 if (handled == bytes)
12305 return 1;
12306
12307 bytes -= handled;
12308 gpa += handled;
12309 data += handled;
12310
12311 /*TODO: Check if need to increment number of frags */
12312 frag = vcpu->mmio_fragments;
12313 vcpu->mmio_nr_fragments = 1;
12314 frag->len = bytes;
12315 frag->gpa = gpa;
12316 frag->data = data;
12317
12318 vcpu->mmio_needed = 1;
12319 vcpu->mmio_cur_fragment = 0;
12320
12321 vcpu->run->mmio.phys_addr = gpa;
12322 vcpu->run->mmio.len = min(8u, frag->len);
12323 vcpu->run->mmio.is_write = 1;
12324 memcpy(vcpu->run->mmio.data, frag->data, min(8u, frag->len));
12325 vcpu->run->exit_reason = KVM_EXIT_MMIO;
12326
12327 vcpu->arch.complete_userspace_io = complete_sev_es_emulated_mmio;
12328
12329 return 0;
12330}
12331EXPORT_SYMBOL_GPL(kvm_sev_es_mmio_write);
12332
12333int kvm_sev_es_mmio_read(struct kvm_vcpu *vcpu, gpa_t gpa, unsigned int bytes,
12334 void *data)
12335{
12336 int handled;
12337 struct kvm_mmio_fragment *frag;
12338
12339 if (!data)
12340 return -EINVAL;
12341
12342 handled = read_emultor.read_write_mmio(vcpu, gpa, bytes, data);
12343 if (handled == bytes)
12344 return 1;
12345
12346 bytes -= handled;
12347 gpa += handled;
12348 data += handled;
12349
12350 /*TODO: Check if need to increment number of frags */
12351 frag = vcpu->mmio_fragments;
12352 vcpu->mmio_nr_fragments = 1;
12353 frag->len = bytes;
12354 frag->gpa = gpa;
12355 frag->data = data;
12356
12357 vcpu->mmio_needed = 1;
12358 vcpu->mmio_cur_fragment = 0;
12359
12360 vcpu->run->mmio.phys_addr = gpa;
12361 vcpu->run->mmio.len = min(8u, frag->len);
12362 vcpu->run->mmio.is_write = 0;
12363 vcpu->run->exit_reason = KVM_EXIT_MMIO;
12364
12365 vcpu->arch.complete_userspace_io = complete_sev_es_emulated_mmio;
12366
12367 return 0;
12368}
12369EXPORT_SYMBOL_GPL(kvm_sev_es_mmio_read);
12370
7ed9abfe
TL
12371static int complete_sev_es_emulated_ins(struct kvm_vcpu *vcpu)
12372{
b5998402 12373 memcpy(vcpu->arch.sev_pio_data, vcpu->arch.pio_data,
7ed9abfe
TL
12374 vcpu->arch.pio.count * vcpu->arch.pio.size);
12375 vcpu->arch.pio.count = 0;
12376
12377 return 1;
12378}
12379
12380static int kvm_sev_es_outs(struct kvm_vcpu *vcpu, unsigned int size,
12381 unsigned int port, void *data, unsigned int count)
12382{
12383 int ret;
12384
12385 ret = emulator_pio_out_emulated(vcpu->arch.emulate_ctxt, size, port,
12386 data, count);
12387 if (ret)
12388 return ret;
12389
12390 vcpu->arch.pio.count = 0;
12391
12392 return 0;
12393}
12394
12395static int kvm_sev_es_ins(struct kvm_vcpu *vcpu, unsigned int size,
12396 unsigned int port, void *data, unsigned int count)
12397{
12398 int ret;
12399
12400 ret = emulator_pio_in_emulated(vcpu->arch.emulate_ctxt, size, port,
12401 data, count);
12402 if (ret) {
12403 vcpu->arch.pio.count = 0;
12404 } else {
b5998402 12405 vcpu->arch.sev_pio_data = data;
7ed9abfe
TL
12406 vcpu->arch.complete_userspace_io = complete_sev_es_emulated_ins;
12407 }
12408
12409 return 0;
12410}
12411
12412int kvm_sev_es_string_io(struct kvm_vcpu *vcpu, unsigned int size,
12413 unsigned int port, void *data, unsigned int count,
12414 int in)
12415{
12416 return in ? kvm_sev_es_ins(vcpu, size, port, data, count)
12417 : kvm_sev_es_outs(vcpu, size, port, data, count);
12418}
12419EXPORT_SYMBOL_GPL(kvm_sev_es_string_io);
12420
d95df951 12421EXPORT_TRACEPOINT_SYMBOL_GPL(kvm_entry);
229456fc 12422EXPORT_TRACEPOINT_SYMBOL_GPL(kvm_exit);
931c33b1 12423EXPORT_TRACEPOINT_SYMBOL_GPL(kvm_fast_mmio);
229456fc
MT
12424EXPORT_TRACEPOINT_SYMBOL_GPL(kvm_inj_virq);
12425EXPORT_TRACEPOINT_SYMBOL_GPL(kvm_page_fault);
12426EXPORT_TRACEPOINT_SYMBOL_GPL(kvm_msr);
12427EXPORT_TRACEPOINT_SYMBOL_GPL(kvm_cr);
0ac406de 12428EXPORT_TRACEPOINT_SYMBOL_GPL(kvm_nested_vmrun);
d8cabddf 12429EXPORT_TRACEPOINT_SYMBOL_GPL(kvm_nested_vmexit);
17897f36 12430EXPORT_TRACEPOINT_SYMBOL_GPL(kvm_nested_vmexit_inject);
236649de 12431EXPORT_TRACEPOINT_SYMBOL_GPL(kvm_nested_intr_vmexit);
5497b955 12432EXPORT_TRACEPOINT_SYMBOL_GPL(kvm_nested_vmenter_failed);
ec1ff790 12433EXPORT_TRACEPOINT_SYMBOL_GPL(kvm_invlpga);
532a46b9 12434EXPORT_TRACEPOINT_SYMBOL_GPL(kvm_skinit);
2e554e8d 12435EXPORT_TRACEPOINT_SYMBOL_GPL(kvm_nested_intercepts);
489223ed 12436EXPORT_TRACEPOINT_SYMBOL_GPL(kvm_write_tsc_offset);
4f75bcc3 12437EXPORT_TRACEPOINT_SYMBOL_GPL(kvm_ple_window_update);
843e4330 12438EXPORT_TRACEPOINT_SYMBOL_GPL(kvm_pml_full);
efc64404 12439EXPORT_TRACEPOINT_SYMBOL_GPL(kvm_pi_irte_update);
18f40c53
SS
12440EXPORT_TRACEPOINT_SYMBOL_GPL(kvm_avic_unaccelerated_access);
12441EXPORT_TRACEPOINT_SYMBOL_GPL(kvm_avic_incomplete_ipi);
ab56f8e6 12442EXPORT_TRACEPOINT_SYMBOL_GPL(kvm_avic_ga_log);
24bbf74c 12443EXPORT_TRACEPOINT_SYMBOL_GPL(kvm_apicv_update_request);
d523ab6b
TL
12444EXPORT_TRACEPOINT_SYMBOL_GPL(kvm_vmgexit_enter);
12445EXPORT_TRACEPOINT_SYMBOL_GPL(kvm_vmgexit_exit);
59e38b58
TL
12446EXPORT_TRACEPOINT_SYMBOL_GPL(kvm_vmgexit_msr_protocol_enter);
12447EXPORT_TRACEPOINT_SYMBOL_GPL(kvm_vmgexit_msr_protocol_exit);