]> git.proxmox.com Git - mirror_ubuntu-bionic-kernel.git/blame - arch/x86/mm/init.c
KVM: lapic: Split out x2apic ldr calculation
[mirror_ubuntu-bionic-kernel.git] / arch / x86 / mm / init.c
CommitLineData
5a0e3ad6 1#include <linux/gfp.h>
2c1b284e 2#include <linux/initrd.h>
540aca06 3#include <linux/ioport.h>
e5b2bb55 4#include <linux/swap.h>
a9ce6bc1 5#include <linux/memblock.h>
17623915 6#include <linux/bootmem.h> /* for max_low_pfn */
540aca06 7
d1163651 8#include <asm/set_memory.h>
66441bd3 9#include <asm/e820/api.h>
4fcb2083 10#include <asm/init.h>
e5b2bb55 11#include <asm/page.h>
540aca06 12#include <asm/page_types.h>
e5b2bb55 13#include <asm/sections.h>
49834396 14#include <asm/setup.h>
f765090a 15#include <asm/tlbflush.h>
9518e0e4 16#include <asm/tlb.h>
76c06927 17#include <asm/proto.h>
17623915 18#include <asm/dma.h> /* for MAX_DMA_PFN */
cd745be8 19#include <asm/microcode.h>
0483e1fa 20#include <asm/kaslr.h>
c138d811 21#include <asm/hypervisor.h>
c7ad5ad2 22#include <asm/cpufeature.h>
9518e0e4 23
d17d8f9d
DH
24/*
25 * We need to define the tracepoints somewhere, and tlb.c
26 * is only compied when SMP=y.
27 */
28#define CREATE_TRACE_POINTS
29#include <trace/events/tlb.h>
30
5c51bdbe
YL
31#include "mm_internal.h"
32
281d4078
JG
33/*
34 * Tables translating between page_cache_type_t and pte encoding.
c709feda 35 *
d5dc861b
TK
36 * The default values are defined statically as minimal supported mode;
37 * WC and WT fall back to UC-. pat_init() updates these values to support
38 * more cache modes, WC and WT, when it is safe to do so. See pat_init()
39 * for the details. Note, __early_ioremap() used during early boot-time
40 * takes pgprot_t (pte encoding) and does not use these tables.
c709feda
IM
41 *
42 * Index into __cachemode2pte_tbl[] is the cachemode.
43 *
44 * Index into __pte2cachemode_tbl[] are the caching attribute bits of the pte
45 * (_PAGE_PWT, _PAGE_PCD, _PAGE_PAT) at index bit positions 0, 1, 2.
281d4078
JG
46 */
47uint16_t __cachemode2pte_tbl[_PAGE_CACHE_MODE_NUM] = {
c709feda 48 [_PAGE_CACHE_MODE_WB ] = 0 | 0 ,
9cd25aac 49 [_PAGE_CACHE_MODE_WC ] = 0 | _PAGE_PCD,
c709feda
IM
50 [_PAGE_CACHE_MODE_UC_MINUS] = 0 | _PAGE_PCD,
51 [_PAGE_CACHE_MODE_UC ] = _PAGE_PWT | _PAGE_PCD,
52 [_PAGE_CACHE_MODE_WT ] = 0 | _PAGE_PCD,
53 [_PAGE_CACHE_MODE_WP ] = 0 | _PAGE_PCD,
281d4078 54};
31bb7723 55EXPORT_SYMBOL(__cachemode2pte_tbl);
c709feda 56
281d4078 57uint8_t __pte2cachemode_tbl[8] = {
c709feda 58 [__pte2cm_idx( 0 | 0 | 0 )] = _PAGE_CACHE_MODE_WB,
9cd25aac 59 [__pte2cm_idx(_PAGE_PWT | 0 | 0 )] = _PAGE_CACHE_MODE_UC_MINUS,
c709feda
IM
60 [__pte2cm_idx( 0 | _PAGE_PCD | 0 )] = _PAGE_CACHE_MODE_UC_MINUS,
61 [__pte2cm_idx(_PAGE_PWT | _PAGE_PCD | 0 )] = _PAGE_CACHE_MODE_UC,
62 [__pte2cm_idx( 0 | 0 | _PAGE_PAT)] = _PAGE_CACHE_MODE_WB,
9cd25aac 63 [__pte2cm_idx(_PAGE_PWT | 0 | _PAGE_PAT)] = _PAGE_CACHE_MODE_UC_MINUS,
c709feda 64 [__pte2cm_idx(0 | _PAGE_PCD | _PAGE_PAT)] = _PAGE_CACHE_MODE_UC_MINUS,
281d4078
JG
65 [__pte2cm_idx(_PAGE_PWT | _PAGE_PCD | _PAGE_PAT)] = _PAGE_CACHE_MODE_UC,
66};
31bb7723 67EXPORT_SYMBOL(__pte2cachemode_tbl);
281d4078 68
cf470659
YL
69static unsigned long __initdata pgt_buf_start;
70static unsigned long __initdata pgt_buf_end;
71static unsigned long __initdata pgt_buf_top;
f765090a 72
9985b4c6
YL
73static unsigned long min_pfn_mapped;
74
c9b3234a
YL
75static bool __initdata can_use_brk_pgt = true;
76
ddd3509d
SS
77/*
78 * Pages returned are already directly mapped.
79 *
80 * Changing that is likely to break Xen, see commit:
81 *
82 * 279b706 x86,xen: introduce x86_init.mapping.pagetable_reserve
83 *
84 * for detailed information.
85 */
22c8ca2a 86__ref void *alloc_low_pages(unsigned int num)
5c51bdbe
YL
87{
88 unsigned long pfn;
22c8ca2a 89 int i;
5c51bdbe 90
5c51bdbe 91 if (after_bootmem) {
22c8ca2a 92 unsigned int order;
5c51bdbe 93
22c8ca2a 94 order = get_order((unsigned long)num << PAGE_SHIFT);
75f296d9 95 return (void *)__get_free_pages(GFP_ATOMIC | __GFP_ZERO, order);
5c51bdbe 96 }
5c51bdbe 97
c9b3234a 98 if ((pgt_buf_end + num) > pgt_buf_top || !can_use_brk_pgt) {
5c51bdbe
YL
99 unsigned long ret;
100 if (min_pfn_mapped >= max_pfn_mapped)
d4dd100f 101 panic("alloc_low_pages: ran out of memory");
5c51bdbe
YL
102 ret = memblock_find_in_range(min_pfn_mapped << PAGE_SHIFT,
103 max_pfn_mapped << PAGE_SHIFT,
22c8ca2a 104 PAGE_SIZE * num , PAGE_SIZE);
5c51bdbe 105 if (!ret)
d4dd100f 106 panic("alloc_low_pages: can not alloc memory");
22c8ca2a 107 memblock_reserve(ret, PAGE_SIZE * num);
5c51bdbe 108 pfn = ret >> PAGE_SHIFT;
22c8ca2a
YL
109 } else {
110 pfn = pgt_buf_end;
111 pgt_buf_end += num;
c9b3234a
YL
112 printk(KERN_DEBUG "BRK [%#010lx, %#010lx] PGTABLE\n",
113 pfn << PAGE_SHIFT, (pgt_buf_end << PAGE_SHIFT) - 1);
22c8ca2a
YL
114 }
115
116 for (i = 0; i < num; i++) {
117 void *adr;
118
119 adr = __va((pfn + i) << PAGE_SHIFT);
120 clear_page(adr);
121 }
5c51bdbe 122
22c8ca2a 123 return __va(pfn << PAGE_SHIFT);
5c51bdbe
YL
124}
125
fb754f95
TG
126/*
127 * By default need 3 4k for initial PMD_SIZE, 3 4k for 0-ISA_END_ADDRESS.
128 * With KASLR memory randomization, depending on the machine e820 memory
129 * and the PUD alignment. We may need twice more pages when KASLR memory
130 * randomization is enabled.
131 */
132#ifndef CONFIG_RANDOMIZE_MEMORY
133#define INIT_PGD_PAGE_COUNT 6
134#else
135#define INIT_PGD_PAGE_COUNT 12
136#endif
137#define INIT_PGT_BUF_SIZE (INIT_PGD_PAGE_COUNT * PAGE_SIZE)
8d57470d
YL
138RESERVE_BRK(early_pgt_alloc, INIT_PGT_BUF_SIZE);
139void __init early_alloc_pgt_buf(void)
140{
141 unsigned long tables = INIT_PGT_BUF_SIZE;
142 phys_addr_t base;
143
144 base = __pa(extend_brk(tables, PAGE_SIZE));
145
146 pgt_buf_start = base >> PAGE_SHIFT;
147 pgt_buf_end = pgt_buf_start;
148 pgt_buf_top = pgt_buf_start + (tables >> PAGE_SHIFT);
149}
150
f765090a
PE
151int after_bootmem;
152
10971ab2 153early_param_on_off("gbpages", "nogbpages", direct_gbpages, CONFIG_X86_DIRECT_GBPAGES);
148b2098 154
844ab6f9
JS
155struct map_range {
156 unsigned long start;
157 unsigned long end;
158 unsigned page_size_mask;
159};
160
fa62aafe 161static int page_size_mask;
f765090a 162
22ddfcaa 163static void __init probe_page_size_mask(void)
fa62aafe 164{
fa62aafe 165 /*
4675ff05 166 * For pagealloc debugging, identity mapping will use small pages.
fa62aafe
YL
167 * This will simplify cpa(), which otherwise needs to support splitting
168 * large pages into small in interrupt context, etc.
169 */
4675ff05 170 if (boot_cpu_has(X86_FEATURE_PSE) && !debug_pagealloc_enabled())
fa62aafe 171 page_size_mask |= 1 << PG_LEVEL_2M;
d9ee35ac
VB
172 else
173 direct_gbpages = 0;
fa62aafe
YL
174
175 /* Enable PSE if available */
16bf9226 176 if (boot_cpu_has(X86_FEATURE_PSE))
375074cc 177 cr4_set_bits_and_update_boot(X86_CR4_PSE);
fa62aafe
YL
178
179 /* Enable PGE if available */
c109bf95 180 if (boot_cpu_has(X86_FEATURE_PGE)) {
375074cc 181 cr4_set_bits_and_update_boot(X86_CR4_PGE);
fa62aafe 182 __supported_pte_mask |= _PAGE_GLOBAL;
0cdb81be
JB
183 } else
184 __supported_pte_mask &= ~_PAGE_GLOBAL;
e61980a7
IM
185
186 /* Enable 1 GB linear kernel mappings if available: */
b8291adc 187 if (direct_gbpages && boot_cpu_has(X86_FEATURE_GBPAGES)) {
e61980a7
IM
188 printk(KERN_INFO "Using GB pages for direct mapping\n");
189 page_size_mask |= 1 << PG_LEVEL_1G;
190 } else {
191 direct_gbpages = 0;
192 }
fa62aafe 193}
279b706b 194
c7ad5ad2
AL
195static void setup_pcid(void)
196{
197#ifdef CONFIG_X86_64
198 if (boot_cpu_has(X86_FEATURE_PCID)) {
199 if (boot_cpu_has(X86_FEATURE_PGE)) {
200 /*
201 * This can't be cr4_set_bits_and_update_boot() --
202 * the trampoline code can't handle CR4.PCIDE and
203 * it wouldn't do any good anyway. Despite the name,
204 * cr4_set_bits_and_update_boot() doesn't actually
205 * cause the bits in question to remain set all the
206 * way through the secondary boot asm.
207 *
208 * Instead, we brute-force it and set CR4.PCIDE
209 * manually in start_secondary().
210 */
211 cr4_set_bits(X86_CR4_PCIDE);
212 } else {
213 /*
214 * flush_tlb_all(), as currently implemented, won't
215 * work if PCID is on but PGE is not. Since that
216 * combination doesn't exist on real hardware, there's
217 * no reason to try to fully support it, but it's
218 * polite to avoid corrupting data if we're on
219 * an improperly configured VM.
220 */
221 setup_clear_cpu_cap(X86_FEATURE_PCID);
222 }
223 }
224#endif
225}
226
f765090a
PE
227#ifdef CONFIG_X86_32
228#define NR_RANGE_MR 3
229#else /* CONFIG_X86_64 */
230#define NR_RANGE_MR 5
231#endif
232
dc9dd5cc
JB
233static int __meminit save_mr(struct map_range *mr, int nr_range,
234 unsigned long start_pfn, unsigned long end_pfn,
235 unsigned long page_size_mask)
f765090a
PE
236{
237 if (start_pfn < end_pfn) {
238 if (nr_range >= NR_RANGE_MR)
239 panic("run out of range for init_memory_mapping\n");
240 mr[nr_range].start = start_pfn<<PAGE_SHIFT;
241 mr[nr_range].end = end_pfn<<PAGE_SHIFT;
242 mr[nr_range].page_size_mask = page_size_mask;
243 nr_range++;
244 }
245
246 return nr_range;
247}
248
aeebe84c
YL
249/*
250 * adjust the page_size_mask for small range to go with
251 * big page size instead small one if nearby are ram too.
252 */
bd721ea7 253static void __ref adjust_range_page_size_mask(struct map_range *mr,
aeebe84c
YL
254 int nr_range)
255{
256 int i;
257
258 for (i = 0; i < nr_range; i++) {
259 if ((page_size_mask & (1<<PG_LEVEL_2M)) &&
260 !(mr[i].page_size_mask & (1<<PG_LEVEL_2M))) {
261 unsigned long start = round_down(mr[i].start, PMD_SIZE);
262 unsigned long end = round_up(mr[i].end, PMD_SIZE);
263
264#ifdef CONFIG_X86_32
265 if ((end >> PAGE_SHIFT) > max_low_pfn)
266 continue;
267#endif
268
269 if (memblock_is_region_memory(start, end - start))
270 mr[i].page_size_mask |= 1<<PG_LEVEL_2M;
271 }
272 if ((page_size_mask & (1<<PG_LEVEL_1G)) &&
273 !(mr[i].page_size_mask & (1<<PG_LEVEL_1G))) {
274 unsigned long start = round_down(mr[i].start, PUD_SIZE);
275 unsigned long end = round_up(mr[i].end, PUD_SIZE);
276
277 if (memblock_is_region_memory(start, end - start))
278 mr[i].page_size_mask |= 1<<PG_LEVEL_1G;
279 }
280 }
281}
282
f15e0518
DH
283static const char *page_size_string(struct map_range *mr)
284{
285 static const char str_1g[] = "1G";
286 static const char str_2m[] = "2M";
287 static const char str_4m[] = "4M";
288 static const char str_4k[] = "4k";
289
290 if (mr->page_size_mask & (1<<PG_LEVEL_1G))
291 return str_1g;
292 /*
293 * 32-bit without PAE has a 4M large page size.
294 * PG_LEVEL_2M is misnamed, but we can at least
295 * print out the right size in the string.
296 */
297 if (IS_ENABLED(CONFIG_X86_32) &&
298 !IS_ENABLED(CONFIG_X86_PAE) &&
299 mr->page_size_mask & (1<<PG_LEVEL_2M))
300 return str_4m;
301
302 if (mr->page_size_mask & (1<<PG_LEVEL_2M))
303 return str_2m;
304
305 return str_4k;
306}
307
4e33e065
YL
308static int __meminit split_mem_range(struct map_range *mr, int nr_range,
309 unsigned long start,
310 unsigned long end)
f765090a 311{
2e8059ed 312 unsigned long start_pfn, end_pfn, limit_pfn;
1829ae9a 313 unsigned long pfn;
4e33e065 314 int i;
f765090a 315
2e8059ed
YL
316 limit_pfn = PFN_DOWN(end);
317
f765090a 318 /* head if not big page alignment ? */
1829ae9a 319 pfn = start_pfn = PFN_DOWN(start);
f765090a
PE
320#ifdef CONFIG_X86_32
321 /*
322 * Don't use a large page for the first 2/4MB of memory
323 * because there are often fixed size MTRRs in there
324 * and overlapping MTRRs into large pages can cause
325 * slowdowns.
326 */
1829ae9a 327 if (pfn == 0)
84d77001 328 end_pfn = PFN_DOWN(PMD_SIZE);
f765090a 329 else
1829ae9a 330 end_pfn = round_up(pfn, PFN_DOWN(PMD_SIZE));
f765090a 331#else /* CONFIG_X86_64 */
1829ae9a 332 end_pfn = round_up(pfn, PFN_DOWN(PMD_SIZE));
f765090a 333#endif
2e8059ed
YL
334 if (end_pfn > limit_pfn)
335 end_pfn = limit_pfn;
f765090a
PE
336 if (start_pfn < end_pfn) {
337 nr_range = save_mr(mr, nr_range, start_pfn, end_pfn, 0);
1829ae9a 338 pfn = end_pfn;
f765090a
PE
339 }
340
341 /* big page (2M) range */
1829ae9a 342 start_pfn = round_up(pfn, PFN_DOWN(PMD_SIZE));
f765090a 343#ifdef CONFIG_X86_32
2e8059ed 344 end_pfn = round_down(limit_pfn, PFN_DOWN(PMD_SIZE));
f765090a 345#else /* CONFIG_X86_64 */
1829ae9a 346 end_pfn = round_up(pfn, PFN_DOWN(PUD_SIZE));
2e8059ed
YL
347 if (end_pfn > round_down(limit_pfn, PFN_DOWN(PMD_SIZE)))
348 end_pfn = round_down(limit_pfn, PFN_DOWN(PMD_SIZE));
f765090a
PE
349#endif
350
351 if (start_pfn < end_pfn) {
352 nr_range = save_mr(mr, nr_range, start_pfn, end_pfn,
353 page_size_mask & (1<<PG_LEVEL_2M));
1829ae9a 354 pfn = end_pfn;
f765090a
PE
355 }
356
357#ifdef CONFIG_X86_64
358 /* big page (1G) range */
1829ae9a 359 start_pfn = round_up(pfn, PFN_DOWN(PUD_SIZE));
2e8059ed 360 end_pfn = round_down(limit_pfn, PFN_DOWN(PUD_SIZE));
f765090a
PE
361 if (start_pfn < end_pfn) {
362 nr_range = save_mr(mr, nr_range, start_pfn, end_pfn,
363 page_size_mask &
364 ((1<<PG_LEVEL_2M)|(1<<PG_LEVEL_1G)));
1829ae9a 365 pfn = end_pfn;
f765090a
PE
366 }
367
368 /* tail is not big page (1G) alignment */
1829ae9a 369 start_pfn = round_up(pfn, PFN_DOWN(PMD_SIZE));
2e8059ed 370 end_pfn = round_down(limit_pfn, PFN_DOWN(PMD_SIZE));
f765090a
PE
371 if (start_pfn < end_pfn) {
372 nr_range = save_mr(mr, nr_range, start_pfn, end_pfn,
373 page_size_mask & (1<<PG_LEVEL_2M));
1829ae9a 374 pfn = end_pfn;
f765090a
PE
375 }
376#endif
377
378 /* tail is not big page (2M) alignment */
1829ae9a 379 start_pfn = pfn;
2e8059ed 380 end_pfn = limit_pfn;
f765090a
PE
381 nr_range = save_mr(mr, nr_range, start_pfn, end_pfn, 0);
382
7de3d66b
YL
383 if (!after_bootmem)
384 adjust_range_page_size_mask(mr, nr_range);
385
f765090a
PE
386 /* try to merge same page size and continuous */
387 for (i = 0; nr_range > 1 && i < nr_range - 1; i++) {
388 unsigned long old_start;
389 if (mr[i].end != mr[i+1].start ||
390 mr[i].page_size_mask != mr[i+1].page_size_mask)
391 continue;
392 /* move it */
393 old_start = mr[i].start;
394 memmove(&mr[i], &mr[i+1],
395 (nr_range - 1 - i) * sizeof(struct map_range));
396 mr[i--].start = old_start;
397 nr_range--;
398 }
399
400 for (i = 0; i < nr_range; i++)
c9cdaeb2 401 pr_debug(" [mem %#010lx-%#010lx] page %s\n",
365811d6 402 mr[i].start, mr[i].end - 1,
f15e0518 403 page_size_string(&mr[i]));
f765090a 404
4e33e065
YL
405 return nr_range;
406}
407
08b46d5d 408struct range pfn_mapped[E820_MAX_ENTRIES];
0e691cf8 409int nr_pfn_mapped;
66520ebc
JS
410
411static void add_pfn_range_mapped(unsigned long start_pfn, unsigned long end_pfn)
412{
08b46d5d 413 nr_pfn_mapped = add_range_with_merge(pfn_mapped, E820_MAX_ENTRIES,
66520ebc 414 nr_pfn_mapped, start_pfn, end_pfn);
08b46d5d 415 nr_pfn_mapped = clean_sort_range(pfn_mapped, E820_MAX_ENTRIES);
66520ebc
JS
416
417 max_pfn_mapped = max(max_pfn_mapped, end_pfn);
418
419 if (start_pfn < (1UL<<(32-PAGE_SHIFT)))
420 max_low_pfn_mapped = max(max_low_pfn_mapped,
421 min(end_pfn, 1UL<<(32-PAGE_SHIFT)));
422}
423
424bool pfn_range_is_mapped(unsigned long start_pfn, unsigned long end_pfn)
425{
426 int i;
427
428 for (i = 0; i < nr_pfn_mapped; i++)
429 if ((start_pfn >= pfn_mapped[i].start) &&
430 (end_pfn <= pfn_mapped[i].end))
431 return true;
432
433 return false;
434}
435
4e33e065
YL
436/*
437 * Setup the direct mapping of the physical memory at PAGE_OFFSET.
438 * This runs before bootmem is initialized and gets pages directly from
439 * the physical memory. To access them they are temporarily mapped.
440 */
bd721ea7 441unsigned long __ref init_memory_mapping(unsigned long start,
4e33e065
YL
442 unsigned long end)
443{
444 struct map_range mr[NR_RANGE_MR];
445 unsigned long ret = 0;
446 int nr_range, i;
447
c9cdaeb2 448 pr_debug("init_memory_mapping: [mem %#010lx-%#010lx]\n",
4e33e065
YL
449 start, end - 1);
450
451 memset(mr, 0, sizeof(mr));
452 nr_range = split_mem_range(mr, 0, start, end);
453
f765090a
PE
454 for (i = 0; i < nr_range; i++)
455 ret = kernel_physical_mapping_init(mr[i].start, mr[i].end,
456 mr[i].page_size_mask);
f765090a 457
66520ebc
JS
458 add_pfn_range_mapped(start >> PAGE_SHIFT, ret >> PAGE_SHIFT);
459
c14fa0b6
YL
460 return ret >> PAGE_SHIFT;
461}
462
66520ebc 463/*
cf8b166d 464 * We need to iterate through the E820 memory map and create direct mappings
09821ff1 465 * for only E820_TYPE_RAM and E820_KERN_RESERVED regions. We cannot simply
cf8b166d
ZY
466 * create direct mappings for all pfns from [0 to max_low_pfn) and
467 * [4GB to max_pfn) because of possible memory holes in high addresses
468 * that cannot be marked as UC by fixed/variable range MTRRs.
469 * Depending on the alignment of E820 ranges, this may possibly result
470 * in using smaller size (i.e. 4K instead of 2M or 1G) page tables.
471 *
472 * init_mem_mapping() calls init_range_memory_mapping() with big range.
473 * That range would have hole in the middle or ends, and only ram parts
474 * will be mapped in init_range_memory_mapping().
66520ebc 475 */
8d57470d 476static unsigned long __init init_range_memory_mapping(
b8fd39c0
YL
477 unsigned long r_start,
478 unsigned long r_end)
66520ebc
JS
479{
480 unsigned long start_pfn, end_pfn;
8d57470d 481 unsigned long mapped_ram_size = 0;
66520ebc
JS
482 int i;
483
66520ebc 484 for_each_mem_pfn_range(i, MAX_NUMNODES, &start_pfn, &end_pfn, NULL) {
b8fd39c0
YL
485 u64 start = clamp_val(PFN_PHYS(start_pfn), r_start, r_end);
486 u64 end = clamp_val(PFN_PHYS(end_pfn), r_start, r_end);
487 if (start >= end)
66520ebc
JS
488 continue;
489
c9b3234a
YL
490 /*
491 * if it is overlapping with brk pgt, we need to
492 * alloc pgt buf from memblock instead.
493 */
494 can_use_brk_pgt = max(start, (u64)pgt_buf_end<<PAGE_SHIFT) >=
495 min(end, (u64)pgt_buf_top<<PAGE_SHIFT);
f763ad1d 496 init_memory_mapping(start, end);
8d57470d 497 mapped_ram_size += end - start;
c9b3234a 498 can_use_brk_pgt = true;
66520ebc 499 }
8d57470d
YL
500
501 return mapped_ram_size;
66520ebc
JS
502}
503
6979287a
YL
504static unsigned long __init get_new_step_size(unsigned long step_size)
505{
506 /*
132978b9 507 * Initial mapped size is PMD_SIZE (2M).
6979287a
YL
508 * We can not set step_size to be PUD_SIZE (1G) yet.
509 * In worse case, when we cross the 1G boundary, and
510 * PG_LEVEL_2M is not set, we will need 1+1+512 pages (2M + 8k)
132978b9
JB
511 * to map 1G range with PTE. Hence we use one less than the
512 * difference of page table level shifts.
6979287a 513 *
132978b9
JB
514 * Don't need to worry about overflow in the top-down case, on 32bit,
515 * when step_size is 0, round_down() returns 0 for start, and that
516 * turns it into 0x100000000ULL.
517 * In the bottom-up case, round_up(x, 0) returns 0 though too, which
518 * needs to be taken into consideration by the code below.
6979287a 519 */
132978b9 520 return step_size << (PMD_SHIFT - PAGE_SHIFT - 1);
6979287a
YL
521}
522
0167d7d8
TC
523/**
524 * memory_map_top_down - Map [map_start, map_end) top down
525 * @map_start: start address of the target memory range
526 * @map_end: end address of the target memory range
527 *
528 * This function will setup direct mapping for memory range
529 * [map_start, map_end) in top-down. That said, the page tables
530 * will be allocated at the end of the memory, and we map the
531 * memory in top-down.
532 */
533static void __init memory_map_top_down(unsigned long map_start,
534 unsigned long map_end)
c14fa0b6 535{
0167d7d8 536 unsigned long real_end, start, last_start;
8d57470d
YL
537 unsigned long step_size;
538 unsigned long addr;
539 unsigned long mapped_ram_size = 0;
ab951937 540
98e7a989 541 /* xen has big range in reserved near end of ram, skip it at first.*/
0167d7d8 542 addr = memblock_find_in_range(map_start, map_end, PMD_SIZE, PMD_SIZE);
8d57470d
YL
543 real_end = addr + PMD_SIZE;
544
545 /* step_size need to be small so pgt_buf from BRK could cover it */
546 step_size = PMD_SIZE;
547 max_pfn_mapped = 0; /* will get exact value next */
548 min_pfn_mapped = real_end >> PAGE_SHIFT;
549 last_start = start = real_end;
cf8b166d
ZY
550
551 /*
552 * We start from the top (end of memory) and go to the bottom.
553 * The memblock_find_in_range() gets us a block of RAM from the
554 * end of RAM in [min_pfn_mapped, max_pfn_mapped) used as new pages
555 * for page table.
556 */
0167d7d8 557 while (last_start > map_start) {
8d57470d
YL
558 if (last_start > step_size) {
559 start = round_down(last_start - 1, step_size);
0167d7d8
TC
560 if (start < map_start)
561 start = map_start;
8d57470d 562 } else
0167d7d8 563 start = map_start;
132978b9 564 mapped_ram_size += init_range_memory_mapping(start,
8d57470d
YL
565 last_start);
566 last_start = start;
567 min_pfn_mapped = last_start >> PAGE_SHIFT;
132978b9 568 if (mapped_ram_size >= step_size)
6979287a 569 step_size = get_new_step_size(step_size);
8d57470d
YL
570 }
571
0167d7d8
TC
572 if (real_end < map_end)
573 init_range_memory_mapping(real_end, map_end);
574}
575
b959ed6c
TC
576/**
577 * memory_map_bottom_up - Map [map_start, map_end) bottom up
578 * @map_start: start address of the target memory range
579 * @map_end: end address of the target memory range
580 *
581 * This function will setup direct mapping for memory range
582 * [map_start, map_end) in bottom-up. Since we have limited the
583 * bottom-up allocation above the kernel, the page tables will
584 * be allocated just above the kernel and we map the memory
585 * in [map_start, map_end) in bottom-up.
586 */
587static void __init memory_map_bottom_up(unsigned long map_start,
588 unsigned long map_end)
589{
132978b9 590 unsigned long next, start;
b959ed6c
TC
591 unsigned long mapped_ram_size = 0;
592 /* step_size need to be small so pgt_buf from BRK could cover it */
593 unsigned long step_size = PMD_SIZE;
594
595 start = map_start;
596 min_pfn_mapped = start >> PAGE_SHIFT;
597
598 /*
599 * We start from the bottom (@map_start) and go to the top (@map_end).
600 * The memblock_find_in_range() gets us a block of RAM from the
601 * end of RAM in [min_pfn_mapped, max_pfn_mapped) used as new pages
602 * for page table.
603 */
604 while (start < map_end) {
132978b9 605 if (step_size && map_end - start > step_size) {
b959ed6c
TC
606 next = round_up(start + 1, step_size);
607 if (next > map_end)
608 next = map_end;
132978b9 609 } else {
b959ed6c 610 next = map_end;
132978b9 611 }
b959ed6c 612
132978b9 613 mapped_ram_size += init_range_memory_mapping(start, next);
b959ed6c
TC
614 start = next;
615
132978b9 616 if (mapped_ram_size >= step_size)
b959ed6c 617 step_size = get_new_step_size(step_size);
b959ed6c
TC
618 }
619}
620
0167d7d8
TC
621void __init init_mem_mapping(void)
622{
623 unsigned long end;
624
625 probe_page_size_mask();
c7ad5ad2 626 setup_pcid();
0167d7d8
TC
627
628#ifdef CONFIG_X86_64
629 end = max_pfn << PAGE_SHIFT;
630#else
631 end = max_low_pfn << PAGE_SHIFT;
632#endif
633
634 /* the ISA range is always mapped regardless of memory holes */
635 init_memory_mapping(0, ISA_END_ADDRESS);
636
b234e8a0
TG
637 /* Init the trampoline, possibly with KASLR memory offset */
638 init_trampoline();
639
b959ed6c
TC
640 /*
641 * If the allocation is in bottom-up direction, we setup direct mapping
642 * in bottom-up, otherwise we setup direct mapping in top-down.
643 */
644 if (memblock_bottom_up()) {
645 unsigned long kernel_end = __pa_symbol(_end);
646
647 /*
648 * we need two separate calls here. This is because we want to
649 * allocate page tables above the kernel. So we first map
650 * [kernel_end, end) to make memory above the kernel be mapped
651 * as soon as possible. And then use page tables allocated above
652 * the kernel to map [ISA_END_ADDRESS, kernel_end).
653 */
654 memory_map_bottom_up(kernel_end, end);
655 memory_map_bottom_up(ISA_END_ADDRESS, kernel_end);
656 } else {
657 memory_map_top_down(ISA_END_ADDRESS, end);
658 }
8d57470d 659
f763ad1d
YL
660#ifdef CONFIG_X86_64
661 if (max_pfn > max_low_pfn) {
662 /* can we preseve max_low_pfn ?*/
663 max_low_pfn = max_pfn;
664 }
719272c4
YL
665#else
666 early_ioremap_page_table_range_init();
8170e6be
PA
667#endif
668
719272c4
YL
669 load_cr3(swapper_pg_dir);
670 __flush_tlb_all();
719272c4 671
f72e38e8 672 x86_init.hyper.init_mem_mapping();
c138d811 673
c14fa0b6 674 early_memtest(0, max_pfn_mapped << PAGE_SHIFT);
22ddfcaa 675}
e5b2bb55 676
540aca06
PE
677/*
678 * devmem_is_allowed() checks to see if /dev/mem access to a certain address
679 * is valid. The argument is a physical page number.
680 *
a4866aa8
KC
681 * On x86, access has to be given to the first megabyte of RAM because that
682 * area traditionally contains BIOS code and data regions used by X, dosemu,
683 * and similar apps. Since they map the entire memory range, the whole range
684 * must be allowed (for mapping), but any areas that would otherwise be
685 * disallowed are flagged as being "zero filled" instead of rejected.
686 * Access has to be given to non-kernel-ram areas as well, these contain the
687 * PCI mmio resources as well as potential bios/acpi data regions.
540aca06
PE
688 */
689int devmem_is_allowed(unsigned long pagenr)
690{
a4866aa8
KC
691 if (page_is_ram(pagenr)) {
692 /*
693 * For disallowed memory regions in the low 1MB range,
694 * request that the page be shown as all zeros.
695 */
696 if (pagenr < 256)
697 return 2;
698
699 return 0;
700 }
701
702 /*
703 * This must follow RAM test, since System RAM is considered a
704 * restricted resource under CONFIG_STRICT_IOMEM.
705 */
706 if (iomem_is_exclusive(pagenr << PAGE_SHIFT)) {
707 /* Low 1MB bypasses iomem restrictions. */
708 if (pagenr < 256)
709 return 1;
710
540aca06 711 return 0;
a4866aa8
KC
712 }
713
714 return 1;
540aca06
PE
715}
716
e5b2bb55
PE
717void free_init_pages(char *what, unsigned long begin, unsigned long end)
718{
c967da6a 719 unsigned long begin_aligned, end_aligned;
e5b2bb55 720
c967da6a
YL
721 /* Make sure boundaries are page aligned */
722 begin_aligned = PAGE_ALIGN(begin);
723 end_aligned = end & PAGE_MASK;
724
725 if (WARN_ON(begin_aligned != begin || end_aligned != end)) {
726 begin = begin_aligned;
727 end = end_aligned;
728 }
729
730 if (begin >= end)
e5b2bb55
PE
731 return;
732
733 /*
734 * If debugging page accesses then do not free this memory but
735 * mark them not present - any buggy init-section access will
736 * create a kernel page fault:
737 */
a75e1f63
CB
738 if (debug_pagealloc_enabled()) {
739 pr_info("debug: unmapping init [mem %#010lx-%#010lx]\n",
740 begin, end - 1);
741 set_memory_np(begin, (end - begin) >> PAGE_SHIFT);
742 } else {
743 /*
744 * We just marked the kernel text read only above, now that
745 * we are going to free part of that, we need to make that
746 * writeable and non-executable first.
747 */
748 set_memory_nx(begin, (end - begin) >> PAGE_SHIFT);
749 set_memory_rw(begin, (end - begin) >> PAGE_SHIFT);
e5b2bb55 750
a75e1f63
CB
751 free_reserved_area((void *)begin, (void *)end,
752 POISON_FREE_INITMEM, what);
753 }
e5b2bb55
PE
754}
755
18278229 756void __ref free_initmem(void)
e5b2bb55 757{
0c6fc11a 758 e820__reallocate_tables();
47533968 759
c88442ec 760 free_init_pages("unused kernel",
e5b2bb55
PE
761 (unsigned long)(&__init_begin),
762 (unsigned long)(&__init_end));
763}
731ddea6
PE
764
765#ifdef CONFIG_BLK_DEV_INITRD
0d26d1d8 766void __init free_initrd_mem(unsigned long start, unsigned long end)
731ddea6 767{
c967da6a
YL
768 /*
769 * end could be not aligned, and We can not align that,
770 * decompresser could be confused by aligned initrd_end
771 * We already reserve the end partial page before in
772 * - i386_start_kernel()
773 * - x86_64_start_kernel()
774 * - relocate_initrd()
775 * So here We can do PAGE_ALIGN() safely to get partial page to be freed
776 */
c88442ec 777 free_init_pages("initrd", start, PAGE_ALIGN(end));
731ddea6
PE
778}
779#endif
17623915 780
4270fd8b
IM
781/*
782 * Calculate the precise size of the DMA zone (first 16 MB of RAM),
783 * and pass it to the MM layer - to help it set zone watermarks more
784 * accurately.
785 *
786 * Done on 64-bit systems only for the time being, although 32-bit systems
787 * might benefit from this as well.
788 */
789void __init memblock_find_dma_reserve(void)
790{
791#ifdef CONFIG_X86_64
792 u64 nr_pages = 0, nr_free_pages = 0;
793 unsigned long start_pfn, end_pfn;
794 phys_addr_t start_addr, end_addr;
795 int i;
796 u64 u;
797
798 /*
799 * Iterate over all memory ranges (free and reserved ones alike),
800 * to calculate the total number of pages in the first 16 MB of RAM:
801 */
802 nr_pages = 0;
803 for_each_mem_pfn_range(i, MAX_NUMNODES, &start_pfn, &end_pfn, NULL) {
804 start_pfn = min(start_pfn, MAX_DMA_PFN);
805 end_pfn = min(end_pfn, MAX_DMA_PFN);
806
807 nr_pages += end_pfn - start_pfn;
808 }
809
810 /*
811 * Iterate over free memory ranges to calculate the number of free
812 * pages in the DMA zone, while not counting potential partial
813 * pages at the beginning or the end of the range:
814 */
815 nr_free_pages = 0;
816 for_each_free_mem_range(u, NUMA_NO_NODE, MEMBLOCK_NONE, &start_addr, &end_addr, NULL) {
817 start_pfn = min_t(unsigned long, PFN_UP(start_addr), MAX_DMA_PFN);
818 end_pfn = min_t(unsigned long, PFN_DOWN(end_addr), MAX_DMA_PFN);
819
820 if (start_pfn < end_pfn)
821 nr_free_pages += end_pfn - start_pfn;
822 }
823
824 set_dma_reserve(nr_pages - nr_free_pages);
825#endif
826}
827
17623915
PE
828void __init zone_sizes_init(void)
829{
830 unsigned long max_zone_pfns[MAX_NR_ZONES];
831
832 memset(max_zone_pfns, 0, sizeof(max_zone_pfns));
833
834#ifdef CONFIG_ZONE_DMA
c072b90c 835 max_zone_pfns[ZONE_DMA] = min(MAX_DMA_PFN, max_low_pfn);
17623915
PE
836#endif
837#ifdef CONFIG_ZONE_DMA32
c072b90c 838 max_zone_pfns[ZONE_DMA32] = min(MAX_DMA32_PFN, max_low_pfn);
17623915
PE
839#endif
840 max_zone_pfns[ZONE_NORMAL] = max_low_pfn;
841#ifdef CONFIG_HIGHMEM
842 max_zone_pfns[ZONE_HIGHMEM] = max_pfn;
843#endif
844
845 free_area_init_nodes(max_zone_pfns);
846}
847
1e02ce4c 848DEFINE_PER_CPU_SHARED_ALIGNED(struct tlb_state, cpu_tlbstate) = {
3d28ebce 849 .loaded_mm = &init_mm,
10af6235 850 .next_asid = 1,
1e02ce4c
AL
851 .cr4 = ~0UL, /* fail hard if we screw up cr4 shadow initialization */
852};
853EXPORT_SYMBOL_GPL(cpu_tlbstate);
854
bd809af1
JG
855void update_cache_mode_entry(unsigned entry, enum page_cache_mode cache)
856{
857 /* entry 0 MUST be WB (hardwired to speed up translations) */
858 BUG_ON(!entry && cache != _PAGE_CACHE_MODE_WB);
859
860 __cachemode2pte_tbl[cache] = __cm_idx2pte(entry);
861 __pte2cachemode_tbl[entry] = cache;
862}