]> git.proxmox.com Git - mirror_ubuntu-bionic-kernel.git/blame - arch/x86/mm/init.c
x86/tlb: Drop the _GPL from the cpu_tlbstate export
[mirror_ubuntu-bionic-kernel.git] / arch / x86 / mm / init.c
CommitLineData
5a0e3ad6 1#include <linux/gfp.h>
2c1b284e 2#include <linux/initrd.h>
540aca06 3#include <linux/ioport.h>
e5b2bb55 4#include <linux/swap.h>
a9ce6bc1 5#include <linux/memblock.h>
17623915 6#include <linux/bootmem.h> /* for max_low_pfn */
540aca06 7
d1163651 8#include <asm/set_memory.h>
66441bd3 9#include <asm/e820/api.h>
4fcb2083 10#include <asm/init.h>
e5b2bb55 11#include <asm/page.h>
540aca06 12#include <asm/page_types.h>
e5b2bb55 13#include <asm/sections.h>
49834396 14#include <asm/setup.h>
f765090a 15#include <asm/tlbflush.h>
9518e0e4 16#include <asm/tlb.h>
76c06927 17#include <asm/proto.h>
17623915 18#include <asm/dma.h> /* for MAX_DMA_PFN */
cd745be8 19#include <asm/microcode.h>
0483e1fa 20#include <asm/kaslr.h>
c138d811 21#include <asm/hypervisor.h>
c7ad5ad2 22#include <asm/cpufeature.h>
aa8c6248 23#include <asm/pti.h>
9518e0e4 24
d17d8f9d
DH
25/*
26 * We need to define the tracepoints somewhere, and tlb.c
27 * is only compied when SMP=y.
28 */
29#define CREATE_TRACE_POINTS
30#include <trace/events/tlb.h>
31
5c51bdbe
YL
32#include "mm_internal.h"
33
281d4078
JG
34/*
35 * Tables translating between page_cache_type_t and pte encoding.
c709feda 36 *
d5dc861b
TK
37 * The default values are defined statically as minimal supported mode;
38 * WC and WT fall back to UC-. pat_init() updates these values to support
39 * more cache modes, WC and WT, when it is safe to do so. See pat_init()
40 * for the details. Note, __early_ioremap() used during early boot-time
41 * takes pgprot_t (pte encoding) and does not use these tables.
c709feda
IM
42 *
43 * Index into __cachemode2pte_tbl[] is the cachemode.
44 *
45 * Index into __pte2cachemode_tbl[] are the caching attribute bits of the pte
46 * (_PAGE_PWT, _PAGE_PCD, _PAGE_PAT) at index bit positions 0, 1, 2.
281d4078
JG
47 */
48uint16_t __cachemode2pte_tbl[_PAGE_CACHE_MODE_NUM] = {
c709feda 49 [_PAGE_CACHE_MODE_WB ] = 0 | 0 ,
9cd25aac 50 [_PAGE_CACHE_MODE_WC ] = 0 | _PAGE_PCD,
c709feda
IM
51 [_PAGE_CACHE_MODE_UC_MINUS] = 0 | _PAGE_PCD,
52 [_PAGE_CACHE_MODE_UC ] = _PAGE_PWT | _PAGE_PCD,
53 [_PAGE_CACHE_MODE_WT ] = 0 | _PAGE_PCD,
54 [_PAGE_CACHE_MODE_WP ] = 0 | _PAGE_PCD,
281d4078 55};
31bb7723 56EXPORT_SYMBOL(__cachemode2pte_tbl);
c709feda 57
281d4078 58uint8_t __pte2cachemode_tbl[8] = {
c709feda 59 [__pte2cm_idx( 0 | 0 | 0 )] = _PAGE_CACHE_MODE_WB,
9cd25aac 60 [__pte2cm_idx(_PAGE_PWT | 0 | 0 )] = _PAGE_CACHE_MODE_UC_MINUS,
c709feda
IM
61 [__pte2cm_idx( 0 | _PAGE_PCD | 0 )] = _PAGE_CACHE_MODE_UC_MINUS,
62 [__pte2cm_idx(_PAGE_PWT | _PAGE_PCD | 0 )] = _PAGE_CACHE_MODE_UC,
63 [__pte2cm_idx( 0 | 0 | _PAGE_PAT)] = _PAGE_CACHE_MODE_WB,
9cd25aac 64 [__pte2cm_idx(_PAGE_PWT | 0 | _PAGE_PAT)] = _PAGE_CACHE_MODE_UC_MINUS,
c709feda 65 [__pte2cm_idx(0 | _PAGE_PCD | _PAGE_PAT)] = _PAGE_CACHE_MODE_UC_MINUS,
281d4078
JG
66 [__pte2cm_idx(_PAGE_PWT | _PAGE_PCD | _PAGE_PAT)] = _PAGE_CACHE_MODE_UC,
67};
31bb7723 68EXPORT_SYMBOL(__pte2cachemode_tbl);
281d4078 69
cf470659
YL
70static unsigned long __initdata pgt_buf_start;
71static unsigned long __initdata pgt_buf_end;
72static unsigned long __initdata pgt_buf_top;
f765090a 73
9985b4c6
YL
74static unsigned long min_pfn_mapped;
75
c9b3234a
YL
76static bool __initdata can_use_brk_pgt = true;
77
ddd3509d
SS
78/*
79 * Pages returned are already directly mapped.
80 *
81 * Changing that is likely to break Xen, see commit:
82 *
83 * 279b706 x86,xen: introduce x86_init.mapping.pagetable_reserve
84 *
85 * for detailed information.
86 */
22c8ca2a 87__ref void *alloc_low_pages(unsigned int num)
5c51bdbe
YL
88{
89 unsigned long pfn;
22c8ca2a 90 int i;
5c51bdbe 91
5c51bdbe 92 if (after_bootmem) {
22c8ca2a 93 unsigned int order;
5c51bdbe 94
22c8ca2a
YL
95 order = get_order((unsigned long)num << PAGE_SHIFT);
96 return (void *)__get_free_pages(GFP_ATOMIC | __GFP_NOTRACK |
97 __GFP_ZERO, order);
5c51bdbe 98 }
5c51bdbe 99
c9b3234a 100 if ((pgt_buf_end + num) > pgt_buf_top || !can_use_brk_pgt) {
5c51bdbe
YL
101 unsigned long ret;
102 if (min_pfn_mapped >= max_pfn_mapped)
d4dd100f 103 panic("alloc_low_pages: ran out of memory");
5c51bdbe
YL
104 ret = memblock_find_in_range(min_pfn_mapped << PAGE_SHIFT,
105 max_pfn_mapped << PAGE_SHIFT,
22c8ca2a 106 PAGE_SIZE * num , PAGE_SIZE);
5c51bdbe 107 if (!ret)
d4dd100f 108 panic("alloc_low_pages: can not alloc memory");
22c8ca2a 109 memblock_reserve(ret, PAGE_SIZE * num);
5c51bdbe 110 pfn = ret >> PAGE_SHIFT;
22c8ca2a
YL
111 } else {
112 pfn = pgt_buf_end;
113 pgt_buf_end += num;
c9b3234a
YL
114 printk(KERN_DEBUG "BRK [%#010lx, %#010lx] PGTABLE\n",
115 pfn << PAGE_SHIFT, (pgt_buf_end << PAGE_SHIFT) - 1);
22c8ca2a
YL
116 }
117
118 for (i = 0; i < num; i++) {
119 void *adr;
120
121 adr = __va((pfn + i) << PAGE_SHIFT);
122 clear_page(adr);
123 }
5c51bdbe 124
22c8ca2a 125 return __va(pfn << PAGE_SHIFT);
5c51bdbe
YL
126}
127
fb754f95
TG
128/*
129 * By default need 3 4k for initial PMD_SIZE, 3 4k for 0-ISA_END_ADDRESS.
130 * With KASLR memory randomization, depending on the machine e820 memory
131 * and the PUD alignment. We may need twice more pages when KASLR memory
132 * randomization is enabled.
133 */
134#ifndef CONFIG_RANDOMIZE_MEMORY
135#define INIT_PGD_PAGE_COUNT 6
136#else
137#define INIT_PGD_PAGE_COUNT 12
138#endif
139#define INIT_PGT_BUF_SIZE (INIT_PGD_PAGE_COUNT * PAGE_SIZE)
8d57470d
YL
140RESERVE_BRK(early_pgt_alloc, INIT_PGT_BUF_SIZE);
141void __init early_alloc_pgt_buf(void)
142{
143 unsigned long tables = INIT_PGT_BUF_SIZE;
144 phys_addr_t base;
145
146 base = __pa(extend_brk(tables, PAGE_SIZE));
147
148 pgt_buf_start = base >> PAGE_SHIFT;
149 pgt_buf_end = pgt_buf_start;
150 pgt_buf_top = pgt_buf_start + (tables >> PAGE_SHIFT);
151}
152
f765090a
PE
153int after_bootmem;
154
10971ab2 155early_param_on_off("gbpages", "nogbpages", direct_gbpages, CONFIG_X86_DIRECT_GBPAGES);
148b2098 156
844ab6f9
JS
157struct map_range {
158 unsigned long start;
159 unsigned long end;
160 unsigned page_size_mask;
161};
162
fa62aafe 163static int page_size_mask;
f765090a 164
c313ec66
DH
165static void enable_global_pages(void)
166{
167 if (!static_cpu_has(X86_FEATURE_PTI))
168 __supported_pte_mask |= _PAGE_GLOBAL;
169}
170
22ddfcaa 171static void __init probe_page_size_mask(void)
fa62aafe 172{
fa62aafe 173 /*
288cf3c6
CB
174 * For CONFIG_KMEMCHECK or pagealloc debugging, identity mapping will
175 * use small pages.
fa62aafe
YL
176 * This will simplify cpa(), which otherwise needs to support splitting
177 * large pages into small in interrupt context, etc.
178 */
d9ee35ac 179 if (boot_cpu_has(X86_FEATURE_PSE) && !debug_pagealloc_enabled() && !IS_ENABLED(CONFIG_KMEMCHECK))
fa62aafe 180 page_size_mask |= 1 << PG_LEVEL_2M;
d9ee35ac
VB
181 else
182 direct_gbpages = 0;
fa62aafe
YL
183
184 /* Enable PSE if available */
16bf9226 185 if (boot_cpu_has(X86_FEATURE_PSE))
375074cc 186 cr4_set_bits_and_update_boot(X86_CR4_PSE);
fa62aafe
YL
187
188 /* Enable PGE if available */
c313ec66 189 __supported_pte_mask &= ~_PAGE_GLOBAL;
c109bf95 190 if (boot_cpu_has(X86_FEATURE_PGE)) {
375074cc 191 cr4_set_bits_and_update_boot(X86_CR4_PGE);
c313ec66
DH
192 enable_global_pages();
193 }
e61980a7
IM
194
195 /* Enable 1 GB linear kernel mappings if available: */
b8291adc 196 if (direct_gbpages && boot_cpu_has(X86_FEATURE_GBPAGES)) {
e61980a7
IM
197 printk(KERN_INFO "Using GB pages for direct mapping\n");
198 page_size_mask |= 1 << PG_LEVEL_1G;
199 } else {
200 direct_gbpages = 0;
201 }
fa62aafe 202}
279b706b 203
c7ad5ad2
AL
204static void setup_pcid(void)
205{
6cff64b8
DH
206 if (!IS_ENABLED(CONFIG_X86_64))
207 return;
208
209 if (!boot_cpu_has(X86_FEATURE_PCID))
210 return;
211
212 if (boot_cpu_has(X86_FEATURE_PGE)) {
213 /*
214 * This can't be cr4_set_bits_and_update_boot() -- the
215 * trampoline code can't handle CR4.PCIDE and it wouldn't
216 * do any good anyway. Despite the name,
217 * cr4_set_bits_and_update_boot() doesn't actually cause
218 * the bits in question to remain set all the way through
219 * the secondary boot asm.
220 *
221 * Instead, we brute-force it and set CR4.PCIDE manually in
222 * start_secondary().
223 */
224 cr4_set_bits(X86_CR4_PCIDE);
225
226 /*
227 * INVPCID's single-context modes (2/3) only work if we set
228 * X86_CR4_PCIDE, *and* we INVPCID support. It's unusable
229 * on systems that have X86_CR4_PCIDE clear, or that have
230 * no INVPCID support at all.
231 */
232 if (boot_cpu_has(X86_FEATURE_INVPCID))
233 setup_force_cpu_cap(X86_FEATURE_INVPCID_SINGLE);
234 } else {
235 /*
236 * flush_tlb_all(), as currently implemented, won't work if
237 * PCID is on but PGE is not. Since that combination
238 * doesn't exist on real hardware, there's no reason to try
239 * to fully support it, but it's polite to avoid corrupting
240 * data if we're on an improperly configured VM.
241 */
242 setup_clear_cpu_cap(X86_FEATURE_PCID);
c7ad5ad2 243 }
c7ad5ad2
AL
244}
245
f765090a
PE
246#ifdef CONFIG_X86_32
247#define NR_RANGE_MR 3
248#else /* CONFIG_X86_64 */
249#define NR_RANGE_MR 5
250#endif
251
dc9dd5cc
JB
252static int __meminit save_mr(struct map_range *mr, int nr_range,
253 unsigned long start_pfn, unsigned long end_pfn,
254 unsigned long page_size_mask)
f765090a
PE
255{
256 if (start_pfn < end_pfn) {
257 if (nr_range >= NR_RANGE_MR)
258 panic("run out of range for init_memory_mapping\n");
259 mr[nr_range].start = start_pfn<<PAGE_SHIFT;
260 mr[nr_range].end = end_pfn<<PAGE_SHIFT;
261 mr[nr_range].page_size_mask = page_size_mask;
262 nr_range++;
263 }
264
265 return nr_range;
266}
267
aeebe84c
YL
268/*
269 * adjust the page_size_mask for small range to go with
270 * big page size instead small one if nearby are ram too.
271 */
bd721ea7 272static void __ref adjust_range_page_size_mask(struct map_range *mr,
aeebe84c
YL
273 int nr_range)
274{
275 int i;
276
277 for (i = 0; i < nr_range; i++) {
278 if ((page_size_mask & (1<<PG_LEVEL_2M)) &&
279 !(mr[i].page_size_mask & (1<<PG_LEVEL_2M))) {
280 unsigned long start = round_down(mr[i].start, PMD_SIZE);
281 unsigned long end = round_up(mr[i].end, PMD_SIZE);
282
283#ifdef CONFIG_X86_32
284 if ((end >> PAGE_SHIFT) > max_low_pfn)
285 continue;
286#endif
287
288 if (memblock_is_region_memory(start, end - start))
289 mr[i].page_size_mask |= 1<<PG_LEVEL_2M;
290 }
291 if ((page_size_mask & (1<<PG_LEVEL_1G)) &&
292 !(mr[i].page_size_mask & (1<<PG_LEVEL_1G))) {
293 unsigned long start = round_down(mr[i].start, PUD_SIZE);
294 unsigned long end = round_up(mr[i].end, PUD_SIZE);
295
296 if (memblock_is_region_memory(start, end - start))
297 mr[i].page_size_mask |= 1<<PG_LEVEL_1G;
298 }
299 }
300}
301
f15e0518
DH
302static const char *page_size_string(struct map_range *mr)
303{
304 static const char str_1g[] = "1G";
305 static const char str_2m[] = "2M";
306 static const char str_4m[] = "4M";
307 static const char str_4k[] = "4k";
308
309 if (mr->page_size_mask & (1<<PG_LEVEL_1G))
310 return str_1g;
311 /*
312 * 32-bit without PAE has a 4M large page size.
313 * PG_LEVEL_2M is misnamed, but we can at least
314 * print out the right size in the string.
315 */
316 if (IS_ENABLED(CONFIG_X86_32) &&
317 !IS_ENABLED(CONFIG_X86_PAE) &&
318 mr->page_size_mask & (1<<PG_LEVEL_2M))
319 return str_4m;
320
321 if (mr->page_size_mask & (1<<PG_LEVEL_2M))
322 return str_2m;
323
324 return str_4k;
325}
326
4e33e065
YL
327static int __meminit split_mem_range(struct map_range *mr, int nr_range,
328 unsigned long start,
329 unsigned long end)
f765090a 330{
2e8059ed 331 unsigned long start_pfn, end_pfn, limit_pfn;
1829ae9a 332 unsigned long pfn;
4e33e065 333 int i;
f765090a 334
2e8059ed
YL
335 limit_pfn = PFN_DOWN(end);
336
f765090a 337 /* head if not big page alignment ? */
1829ae9a 338 pfn = start_pfn = PFN_DOWN(start);
f765090a
PE
339#ifdef CONFIG_X86_32
340 /*
341 * Don't use a large page for the first 2/4MB of memory
342 * because there are often fixed size MTRRs in there
343 * and overlapping MTRRs into large pages can cause
344 * slowdowns.
345 */
1829ae9a 346 if (pfn == 0)
84d77001 347 end_pfn = PFN_DOWN(PMD_SIZE);
f765090a 348 else
1829ae9a 349 end_pfn = round_up(pfn, PFN_DOWN(PMD_SIZE));
f765090a 350#else /* CONFIG_X86_64 */
1829ae9a 351 end_pfn = round_up(pfn, PFN_DOWN(PMD_SIZE));
f765090a 352#endif
2e8059ed
YL
353 if (end_pfn > limit_pfn)
354 end_pfn = limit_pfn;
f765090a
PE
355 if (start_pfn < end_pfn) {
356 nr_range = save_mr(mr, nr_range, start_pfn, end_pfn, 0);
1829ae9a 357 pfn = end_pfn;
f765090a
PE
358 }
359
360 /* big page (2M) range */
1829ae9a 361 start_pfn = round_up(pfn, PFN_DOWN(PMD_SIZE));
f765090a 362#ifdef CONFIG_X86_32
2e8059ed 363 end_pfn = round_down(limit_pfn, PFN_DOWN(PMD_SIZE));
f765090a 364#else /* CONFIG_X86_64 */
1829ae9a 365 end_pfn = round_up(pfn, PFN_DOWN(PUD_SIZE));
2e8059ed
YL
366 if (end_pfn > round_down(limit_pfn, PFN_DOWN(PMD_SIZE)))
367 end_pfn = round_down(limit_pfn, PFN_DOWN(PMD_SIZE));
f765090a
PE
368#endif
369
370 if (start_pfn < end_pfn) {
371 nr_range = save_mr(mr, nr_range, start_pfn, end_pfn,
372 page_size_mask & (1<<PG_LEVEL_2M));
1829ae9a 373 pfn = end_pfn;
f765090a
PE
374 }
375
376#ifdef CONFIG_X86_64
377 /* big page (1G) range */
1829ae9a 378 start_pfn = round_up(pfn, PFN_DOWN(PUD_SIZE));
2e8059ed 379 end_pfn = round_down(limit_pfn, PFN_DOWN(PUD_SIZE));
f765090a
PE
380 if (start_pfn < end_pfn) {
381 nr_range = save_mr(mr, nr_range, start_pfn, end_pfn,
382 page_size_mask &
383 ((1<<PG_LEVEL_2M)|(1<<PG_LEVEL_1G)));
1829ae9a 384 pfn = end_pfn;
f765090a
PE
385 }
386
387 /* tail is not big page (1G) alignment */
1829ae9a 388 start_pfn = round_up(pfn, PFN_DOWN(PMD_SIZE));
2e8059ed 389 end_pfn = round_down(limit_pfn, PFN_DOWN(PMD_SIZE));
f765090a
PE
390 if (start_pfn < end_pfn) {
391 nr_range = save_mr(mr, nr_range, start_pfn, end_pfn,
392 page_size_mask & (1<<PG_LEVEL_2M));
1829ae9a 393 pfn = end_pfn;
f765090a
PE
394 }
395#endif
396
397 /* tail is not big page (2M) alignment */
1829ae9a 398 start_pfn = pfn;
2e8059ed 399 end_pfn = limit_pfn;
f765090a
PE
400 nr_range = save_mr(mr, nr_range, start_pfn, end_pfn, 0);
401
7de3d66b
YL
402 if (!after_bootmem)
403 adjust_range_page_size_mask(mr, nr_range);
404
f765090a
PE
405 /* try to merge same page size and continuous */
406 for (i = 0; nr_range > 1 && i < nr_range - 1; i++) {
407 unsigned long old_start;
408 if (mr[i].end != mr[i+1].start ||
409 mr[i].page_size_mask != mr[i+1].page_size_mask)
410 continue;
411 /* move it */
412 old_start = mr[i].start;
413 memmove(&mr[i], &mr[i+1],
414 (nr_range - 1 - i) * sizeof(struct map_range));
415 mr[i--].start = old_start;
416 nr_range--;
417 }
418
419 for (i = 0; i < nr_range; i++)
c9cdaeb2 420 pr_debug(" [mem %#010lx-%#010lx] page %s\n",
365811d6 421 mr[i].start, mr[i].end - 1,
f15e0518 422 page_size_string(&mr[i]));
f765090a 423
4e33e065
YL
424 return nr_range;
425}
426
08b46d5d 427struct range pfn_mapped[E820_MAX_ENTRIES];
0e691cf8 428int nr_pfn_mapped;
66520ebc
JS
429
430static void add_pfn_range_mapped(unsigned long start_pfn, unsigned long end_pfn)
431{
08b46d5d 432 nr_pfn_mapped = add_range_with_merge(pfn_mapped, E820_MAX_ENTRIES,
66520ebc 433 nr_pfn_mapped, start_pfn, end_pfn);
08b46d5d 434 nr_pfn_mapped = clean_sort_range(pfn_mapped, E820_MAX_ENTRIES);
66520ebc
JS
435
436 max_pfn_mapped = max(max_pfn_mapped, end_pfn);
437
438 if (start_pfn < (1UL<<(32-PAGE_SHIFT)))
439 max_low_pfn_mapped = max(max_low_pfn_mapped,
440 min(end_pfn, 1UL<<(32-PAGE_SHIFT)));
441}
442
443bool pfn_range_is_mapped(unsigned long start_pfn, unsigned long end_pfn)
444{
445 int i;
446
447 for (i = 0; i < nr_pfn_mapped; i++)
448 if ((start_pfn >= pfn_mapped[i].start) &&
449 (end_pfn <= pfn_mapped[i].end))
450 return true;
451
452 return false;
453}
454
4e33e065
YL
455/*
456 * Setup the direct mapping of the physical memory at PAGE_OFFSET.
457 * This runs before bootmem is initialized and gets pages directly from
458 * the physical memory. To access them they are temporarily mapped.
459 */
bd721ea7 460unsigned long __ref init_memory_mapping(unsigned long start,
4e33e065
YL
461 unsigned long end)
462{
463 struct map_range mr[NR_RANGE_MR];
464 unsigned long ret = 0;
465 int nr_range, i;
466
c9cdaeb2 467 pr_debug("init_memory_mapping: [mem %#010lx-%#010lx]\n",
4e33e065
YL
468 start, end - 1);
469
470 memset(mr, 0, sizeof(mr));
471 nr_range = split_mem_range(mr, 0, start, end);
472
f765090a
PE
473 for (i = 0; i < nr_range; i++)
474 ret = kernel_physical_mapping_init(mr[i].start, mr[i].end,
475 mr[i].page_size_mask);
f765090a 476
66520ebc
JS
477 add_pfn_range_mapped(start >> PAGE_SHIFT, ret >> PAGE_SHIFT);
478
c14fa0b6
YL
479 return ret >> PAGE_SHIFT;
480}
481
66520ebc 482/*
cf8b166d 483 * We need to iterate through the E820 memory map and create direct mappings
09821ff1 484 * for only E820_TYPE_RAM and E820_KERN_RESERVED regions. We cannot simply
cf8b166d
ZY
485 * create direct mappings for all pfns from [0 to max_low_pfn) and
486 * [4GB to max_pfn) because of possible memory holes in high addresses
487 * that cannot be marked as UC by fixed/variable range MTRRs.
488 * Depending on the alignment of E820 ranges, this may possibly result
489 * in using smaller size (i.e. 4K instead of 2M or 1G) page tables.
490 *
491 * init_mem_mapping() calls init_range_memory_mapping() with big range.
492 * That range would have hole in the middle or ends, and only ram parts
493 * will be mapped in init_range_memory_mapping().
66520ebc 494 */
8d57470d 495static unsigned long __init init_range_memory_mapping(
b8fd39c0
YL
496 unsigned long r_start,
497 unsigned long r_end)
66520ebc
JS
498{
499 unsigned long start_pfn, end_pfn;
8d57470d 500 unsigned long mapped_ram_size = 0;
66520ebc
JS
501 int i;
502
66520ebc 503 for_each_mem_pfn_range(i, MAX_NUMNODES, &start_pfn, &end_pfn, NULL) {
b8fd39c0
YL
504 u64 start = clamp_val(PFN_PHYS(start_pfn), r_start, r_end);
505 u64 end = clamp_val(PFN_PHYS(end_pfn), r_start, r_end);
506 if (start >= end)
66520ebc
JS
507 continue;
508
c9b3234a
YL
509 /*
510 * if it is overlapping with brk pgt, we need to
511 * alloc pgt buf from memblock instead.
512 */
513 can_use_brk_pgt = max(start, (u64)pgt_buf_end<<PAGE_SHIFT) >=
514 min(end, (u64)pgt_buf_top<<PAGE_SHIFT);
f763ad1d 515 init_memory_mapping(start, end);
8d57470d 516 mapped_ram_size += end - start;
c9b3234a 517 can_use_brk_pgt = true;
66520ebc 518 }
8d57470d
YL
519
520 return mapped_ram_size;
66520ebc
JS
521}
522
6979287a
YL
523static unsigned long __init get_new_step_size(unsigned long step_size)
524{
525 /*
132978b9 526 * Initial mapped size is PMD_SIZE (2M).
6979287a
YL
527 * We can not set step_size to be PUD_SIZE (1G) yet.
528 * In worse case, when we cross the 1G boundary, and
529 * PG_LEVEL_2M is not set, we will need 1+1+512 pages (2M + 8k)
132978b9
JB
530 * to map 1G range with PTE. Hence we use one less than the
531 * difference of page table level shifts.
6979287a 532 *
132978b9
JB
533 * Don't need to worry about overflow in the top-down case, on 32bit,
534 * when step_size is 0, round_down() returns 0 for start, and that
535 * turns it into 0x100000000ULL.
536 * In the bottom-up case, round_up(x, 0) returns 0 though too, which
537 * needs to be taken into consideration by the code below.
6979287a 538 */
132978b9 539 return step_size << (PMD_SHIFT - PAGE_SHIFT - 1);
6979287a
YL
540}
541
0167d7d8
TC
542/**
543 * memory_map_top_down - Map [map_start, map_end) top down
544 * @map_start: start address of the target memory range
545 * @map_end: end address of the target memory range
546 *
547 * This function will setup direct mapping for memory range
548 * [map_start, map_end) in top-down. That said, the page tables
549 * will be allocated at the end of the memory, and we map the
550 * memory in top-down.
551 */
552static void __init memory_map_top_down(unsigned long map_start,
553 unsigned long map_end)
c14fa0b6 554{
0167d7d8 555 unsigned long real_end, start, last_start;
8d57470d
YL
556 unsigned long step_size;
557 unsigned long addr;
558 unsigned long mapped_ram_size = 0;
ab951937 559
98e7a989 560 /* xen has big range in reserved near end of ram, skip it at first.*/
0167d7d8 561 addr = memblock_find_in_range(map_start, map_end, PMD_SIZE, PMD_SIZE);
8d57470d
YL
562 real_end = addr + PMD_SIZE;
563
564 /* step_size need to be small so pgt_buf from BRK could cover it */
565 step_size = PMD_SIZE;
566 max_pfn_mapped = 0; /* will get exact value next */
567 min_pfn_mapped = real_end >> PAGE_SHIFT;
568 last_start = start = real_end;
cf8b166d
ZY
569
570 /*
571 * We start from the top (end of memory) and go to the bottom.
572 * The memblock_find_in_range() gets us a block of RAM from the
573 * end of RAM in [min_pfn_mapped, max_pfn_mapped) used as new pages
574 * for page table.
575 */
0167d7d8 576 while (last_start > map_start) {
8d57470d
YL
577 if (last_start > step_size) {
578 start = round_down(last_start - 1, step_size);
0167d7d8
TC
579 if (start < map_start)
580 start = map_start;
8d57470d 581 } else
0167d7d8 582 start = map_start;
132978b9 583 mapped_ram_size += init_range_memory_mapping(start,
8d57470d
YL
584 last_start);
585 last_start = start;
586 min_pfn_mapped = last_start >> PAGE_SHIFT;
132978b9 587 if (mapped_ram_size >= step_size)
6979287a 588 step_size = get_new_step_size(step_size);
8d57470d
YL
589 }
590
0167d7d8
TC
591 if (real_end < map_end)
592 init_range_memory_mapping(real_end, map_end);
593}
594
b959ed6c
TC
595/**
596 * memory_map_bottom_up - Map [map_start, map_end) bottom up
597 * @map_start: start address of the target memory range
598 * @map_end: end address of the target memory range
599 *
600 * This function will setup direct mapping for memory range
601 * [map_start, map_end) in bottom-up. Since we have limited the
602 * bottom-up allocation above the kernel, the page tables will
603 * be allocated just above the kernel and we map the memory
604 * in [map_start, map_end) in bottom-up.
605 */
606static void __init memory_map_bottom_up(unsigned long map_start,
607 unsigned long map_end)
608{
132978b9 609 unsigned long next, start;
b959ed6c
TC
610 unsigned long mapped_ram_size = 0;
611 /* step_size need to be small so pgt_buf from BRK could cover it */
612 unsigned long step_size = PMD_SIZE;
613
614 start = map_start;
615 min_pfn_mapped = start >> PAGE_SHIFT;
616
617 /*
618 * We start from the bottom (@map_start) and go to the top (@map_end).
619 * The memblock_find_in_range() gets us a block of RAM from the
620 * end of RAM in [min_pfn_mapped, max_pfn_mapped) used as new pages
621 * for page table.
622 */
623 while (start < map_end) {
132978b9 624 if (step_size && map_end - start > step_size) {
b959ed6c
TC
625 next = round_up(start + 1, step_size);
626 if (next > map_end)
627 next = map_end;
132978b9 628 } else {
b959ed6c 629 next = map_end;
132978b9 630 }
b959ed6c 631
132978b9 632 mapped_ram_size += init_range_memory_mapping(start, next);
b959ed6c
TC
633 start = next;
634
132978b9 635 if (mapped_ram_size >= step_size)
b959ed6c 636 step_size = get_new_step_size(step_size);
b959ed6c
TC
637 }
638}
639
0167d7d8
TC
640void __init init_mem_mapping(void)
641{
642 unsigned long end;
643
aa8c6248 644 pti_check_boottime_disable();
0167d7d8 645 probe_page_size_mask();
c7ad5ad2 646 setup_pcid();
0167d7d8
TC
647
648#ifdef CONFIG_X86_64
649 end = max_pfn << PAGE_SHIFT;
650#else
651 end = max_low_pfn << PAGE_SHIFT;
652#endif
653
654 /* the ISA range is always mapped regardless of memory holes */
655 init_memory_mapping(0, ISA_END_ADDRESS);
656
b234e8a0
TG
657 /* Init the trampoline, possibly with KASLR memory offset */
658 init_trampoline();
659
b959ed6c
TC
660 /*
661 * If the allocation is in bottom-up direction, we setup direct mapping
662 * in bottom-up, otherwise we setup direct mapping in top-down.
663 */
664 if (memblock_bottom_up()) {
665 unsigned long kernel_end = __pa_symbol(_end);
666
667 /*
668 * we need two separate calls here. This is because we want to
669 * allocate page tables above the kernel. So we first map
670 * [kernel_end, end) to make memory above the kernel be mapped
671 * as soon as possible. And then use page tables allocated above
672 * the kernel to map [ISA_END_ADDRESS, kernel_end).
673 */
674 memory_map_bottom_up(kernel_end, end);
675 memory_map_bottom_up(ISA_END_ADDRESS, kernel_end);
676 } else {
677 memory_map_top_down(ISA_END_ADDRESS, end);
678 }
8d57470d 679
f763ad1d
YL
680#ifdef CONFIG_X86_64
681 if (max_pfn > max_low_pfn) {
682 /* can we preseve max_low_pfn ?*/
683 max_low_pfn = max_pfn;
684 }
719272c4
YL
685#else
686 early_ioremap_page_table_range_init();
8170e6be
PA
687#endif
688
719272c4
YL
689 load_cr3(swapper_pg_dir);
690 __flush_tlb_all();
719272c4 691
f72e38e8 692 x86_init.hyper.init_mem_mapping();
c138d811 693
c14fa0b6 694 early_memtest(0, max_pfn_mapped << PAGE_SHIFT);
22ddfcaa 695}
e5b2bb55 696
540aca06
PE
697/*
698 * devmem_is_allowed() checks to see if /dev/mem access to a certain address
699 * is valid. The argument is a physical page number.
700 *
a4866aa8
KC
701 * On x86, access has to be given to the first megabyte of RAM because that
702 * area traditionally contains BIOS code and data regions used by X, dosemu,
703 * and similar apps. Since they map the entire memory range, the whole range
704 * must be allowed (for mapping), but any areas that would otherwise be
705 * disallowed are flagged as being "zero filled" instead of rejected.
706 * Access has to be given to non-kernel-ram areas as well, these contain the
707 * PCI mmio resources as well as potential bios/acpi data regions.
540aca06
PE
708 */
709int devmem_is_allowed(unsigned long pagenr)
710{
a4866aa8
KC
711 if (page_is_ram(pagenr)) {
712 /*
713 * For disallowed memory regions in the low 1MB range,
714 * request that the page be shown as all zeros.
715 */
716 if (pagenr < 256)
717 return 2;
718
719 return 0;
720 }
721
722 /*
723 * This must follow RAM test, since System RAM is considered a
724 * restricted resource under CONFIG_STRICT_IOMEM.
725 */
726 if (iomem_is_exclusive(pagenr << PAGE_SHIFT)) {
727 /* Low 1MB bypasses iomem restrictions. */
728 if (pagenr < 256)
729 return 1;
730
540aca06 731 return 0;
a4866aa8
KC
732 }
733
734 return 1;
540aca06
PE
735}
736
e5b2bb55
PE
737void free_init_pages(char *what, unsigned long begin, unsigned long end)
738{
c967da6a 739 unsigned long begin_aligned, end_aligned;
e5b2bb55 740
c967da6a
YL
741 /* Make sure boundaries are page aligned */
742 begin_aligned = PAGE_ALIGN(begin);
743 end_aligned = end & PAGE_MASK;
744
745 if (WARN_ON(begin_aligned != begin || end_aligned != end)) {
746 begin = begin_aligned;
747 end = end_aligned;
748 }
749
750 if (begin >= end)
e5b2bb55
PE
751 return;
752
753 /*
754 * If debugging page accesses then do not free this memory but
755 * mark them not present - any buggy init-section access will
756 * create a kernel page fault:
757 */
a75e1f63
CB
758 if (debug_pagealloc_enabled()) {
759 pr_info("debug: unmapping init [mem %#010lx-%#010lx]\n",
760 begin, end - 1);
761 set_memory_np(begin, (end - begin) >> PAGE_SHIFT);
762 } else {
763 /*
764 * We just marked the kernel text read only above, now that
765 * we are going to free part of that, we need to make that
766 * writeable and non-executable first.
767 */
768 set_memory_nx(begin, (end - begin) >> PAGE_SHIFT);
769 set_memory_rw(begin, (end - begin) >> PAGE_SHIFT);
e5b2bb55 770
a75e1f63
CB
771 free_reserved_area((void *)begin, (void *)end,
772 POISON_FREE_INITMEM, what);
773 }
e5b2bb55
PE
774}
775
18278229 776void __ref free_initmem(void)
e5b2bb55 777{
0c6fc11a 778 e820__reallocate_tables();
47533968 779
c88442ec 780 free_init_pages("unused kernel",
e5b2bb55
PE
781 (unsigned long)(&__init_begin),
782 (unsigned long)(&__init_end));
783}
731ddea6
PE
784
785#ifdef CONFIG_BLK_DEV_INITRD
0d26d1d8 786void __init free_initrd_mem(unsigned long start, unsigned long end)
731ddea6 787{
c967da6a
YL
788 /*
789 * end could be not aligned, and We can not align that,
790 * decompresser could be confused by aligned initrd_end
791 * We already reserve the end partial page before in
792 * - i386_start_kernel()
793 * - x86_64_start_kernel()
794 * - relocate_initrd()
795 * So here We can do PAGE_ALIGN() safely to get partial page to be freed
796 */
c88442ec 797 free_init_pages("initrd", start, PAGE_ALIGN(end));
731ddea6
PE
798}
799#endif
17623915 800
4270fd8b
IM
801/*
802 * Calculate the precise size of the DMA zone (first 16 MB of RAM),
803 * and pass it to the MM layer - to help it set zone watermarks more
804 * accurately.
805 *
806 * Done on 64-bit systems only for the time being, although 32-bit systems
807 * might benefit from this as well.
808 */
809void __init memblock_find_dma_reserve(void)
810{
811#ifdef CONFIG_X86_64
812 u64 nr_pages = 0, nr_free_pages = 0;
813 unsigned long start_pfn, end_pfn;
814 phys_addr_t start_addr, end_addr;
815 int i;
816 u64 u;
817
818 /*
819 * Iterate over all memory ranges (free and reserved ones alike),
820 * to calculate the total number of pages in the first 16 MB of RAM:
821 */
822 nr_pages = 0;
823 for_each_mem_pfn_range(i, MAX_NUMNODES, &start_pfn, &end_pfn, NULL) {
824 start_pfn = min(start_pfn, MAX_DMA_PFN);
825 end_pfn = min(end_pfn, MAX_DMA_PFN);
826
827 nr_pages += end_pfn - start_pfn;
828 }
829
830 /*
831 * Iterate over free memory ranges to calculate the number of free
832 * pages in the DMA zone, while not counting potential partial
833 * pages at the beginning or the end of the range:
834 */
835 nr_free_pages = 0;
836 for_each_free_mem_range(u, NUMA_NO_NODE, MEMBLOCK_NONE, &start_addr, &end_addr, NULL) {
837 start_pfn = min_t(unsigned long, PFN_UP(start_addr), MAX_DMA_PFN);
838 end_pfn = min_t(unsigned long, PFN_DOWN(end_addr), MAX_DMA_PFN);
839
840 if (start_pfn < end_pfn)
841 nr_free_pages += end_pfn - start_pfn;
842 }
843
844 set_dma_reserve(nr_pages - nr_free_pages);
845#endif
846}
847
17623915
PE
848void __init zone_sizes_init(void)
849{
850 unsigned long max_zone_pfns[MAX_NR_ZONES];
851
852 memset(max_zone_pfns, 0, sizeof(max_zone_pfns));
853
854#ifdef CONFIG_ZONE_DMA
c072b90c 855 max_zone_pfns[ZONE_DMA] = min(MAX_DMA_PFN, max_low_pfn);
17623915
PE
856#endif
857#ifdef CONFIG_ZONE_DMA32
c072b90c 858 max_zone_pfns[ZONE_DMA32] = min(MAX_DMA32_PFN, max_low_pfn);
17623915
PE
859#endif
860 max_zone_pfns[ZONE_NORMAL] = max_low_pfn;
861#ifdef CONFIG_HIGHMEM
862 max_zone_pfns[ZONE_HIGHMEM] = max_pfn;
863#endif
864
865 free_area_init_nodes(max_zone_pfns);
866}
867
6fd166aa 868__visible DEFINE_PER_CPU_SHARED_ALIGNED(struct tlb_state, cpu_tlbstate) = {
3d28ebce 869 .loaded_mm = &init_mm,
10af6235 870 .next_asid = 1,
1e02ce4c
AL
871 .cr4 = ~0UL, /* fail hard if we screw up cr4 shadow initialization */
872};
1e547681 873EXPORT_PER_CPU_SYMBOL(cpu_tlbstate);
1e02ce4c 874
bd809af1
JG
875void update_cache_mode_entry(unsigned entry, enum page_cache_mode cache)
876{
877 /* entry 0 MUST be WB (hardwired to speed up translations) */
878 BUG_ON(!entry && cache != _PAGE_CACHE_MODE_WB);
879
880 __cachemode2pte_tbl[cache] = __cm_idx2pte(entry);
881 __pte2cachemode_tbl[entry] = cache;
882}