]> git.proxmox.com Git - mirror_ubuntu-artful-kernel.git/blame - arch/x86/mm/init.c
Merge tag 'for-linus-20170825' of git://git.infradead.org/linux-mtd
[mirror_ubuntu-artful-kernel.git] / arch / x86 / mm / init.c
CommitLineData
5a0e3ad6 1#include <linux/gfp.h>
2c1b284e 2#include <linux/initrd.h>
540aca06 3#include <linux/ioport.h>
e5b2bb55 4#include <linux/swap.h>
a9ce6bc1 5#include <linux/memblock.h>
17623915 6#include <linux/bootmem.h> /* for max_low_pfn */
540aca06 7
d1163651 8#include <asm/set_memory.h>
66441bd3 9#include <asm/e820/api.h>
4fcb2083 10#include <asm/init.h>
e5b2bb55 11#include <asm/page.h>
540aca06 12#include <asm/page_types.h>
e5b2bb55 13#include <asm/sections.h>
49834396 14#include <asm/setup.h>
f765090a 15#include <asm/tlbflush.h>
9518e0e4 16#include <asm/tlb.h>
76c06927 17#include <asm/proto.h>
17623915 18#include <asm/dma.h> /* for MAX_DMA_PFN */
cd745be8 19#include <asm/microcode.h>
0483e1fa 20#include <asm/kaslr.h>
c138d811 21#include <asm/hypervisor.h>
9518e0e4 22
d17d8f9d
DH
23/*
24 * We need to define the tracepoints somewhere, and tlb.c
25 * is only compied when SMP=y.
26 */
27#define CREATE_TRACE_POINTS
28#include <trace/events/tlb.h>
29
5c51bdbe
YL
30#include "mm_internal.h"
31
281d4078
JG
32/*
33 * Tables translating between page_cache_type_t and pte encoding.
c709feda 34 *
d5dc861b
TK
35 * The default values are defined statically as minimal supported mode;
36 * WC and WT fall back to UC-. pat_init() updates these values to support
37 * more cache modes, WC and WT, when it is safe to do so. See pat_init()
38 * for the details. Note, __early_ioremap() used during early boot-time
39 * takes pgprot_t (pte encoding) and does not use these tables.
c709feda
IM
40 *
41 * Index into __cachemode2pte_tbl[] is the cachemode.
42 *
43 * Index into __pte2cachemode_tbl[] are the caching attribute bits of the pte
44 * (_PAGE_PWT, _PAGE_PCD, _PAGE_PAT) at index bit positions 0, 1, 2.
281d4078
JG
45 */
46uint16_t __cachemode2pte_tbl[_PAGE_CACHE_MODE_NUM] = {
c709feda 47 [_PAGE_CACHE_MODE_WB ] = 0 | 0 ,
9cd25aac 48 [_PAGE_CACHE_MODE_WC ] = 0 | _PAGE_PCD,
c709feda
IM
49 [_PAGE_CACHE_MODE_UC_MINUS] = 0 | _PAGE_PCD,
50 [_PAGE_CACHE_MODE_UC ] = _PAGE_PWT | _PAGE_PCD,
51 [_PAGE_CACHE_MODE_WT ] = 0 | _PAGE_PCD,
52 [_PAGE_CACHE_MODE_WP ] = 0 | _PAGE_PCD,
281d4078 53};
31bb7723 54EXPORT_SYMBOL(__cachemode2pte_tbl);
c709feda 55
281d4078 56uint8_t __pte2cachemode_tbl[8] = {
c709feda 57 [__pte2cm_idx( 0 | 0 | 0 )] = _PAGE_CACHE_MODE_WB,
9cd25aac 58 [__pte2cm_idx(_PAGE_PWT | 0 | 0 )] = _PAGE_CACHE_MODE_UC_MINUS,
c709feda
IM
59 [__pte2cm_idx( 0 | _PAGE_PCD | 0 )] = _PAGE_CACHE_MODE_UC_MINUS,
60 [__pte2cm_idx(_PAGE_PWT | _PAGE_PCD | 0 )] = _PAGE_CACHE_MODE_UC,
61 [__pte2cm_idx( 0 | 0 | _PAGE_PAT)] = _PAGE_CACHE_MODE_WB,
9cd25aac 62 [__pte2cm_idx(_PAGE_PWT | 0 | _PAGE_PAT)] = _PAGE_CACHE_MODE_UC_MINUS,
c709feda 63 [__pte2cm_idx(0 | _PAGE_PCD | _PAGE_PAT)] = _PAGE_CACHE_MODE_UC_MINUS,
281d4078
JG
64 [__pte2cm_idx(_PAGE_PWT | _PAGE_PCD | _PAGE_PAT)] = _PAGE_CACHE_MODE_UC,
65};
31bb7723 66EXPORT_SYMBOL(__pte2cachemode_tbl);
281d4078 67
cf470659
YL
68static unsigned long __initdata pgt_buf_start;
69static unsigned long __initdata pgt_buf_end;
70static unsigned long __initdata pgt_buf_top;
f765090a 71
9985b4c6
YL
72static unsigned long min_pfn_mapped;
73
c9b3234a
YL
74static bool __initdata can_use_brk_pgt = true;
75
ddd3509d
SS
76/*
77 * Pages returned are already directly mapped.
78 *
79 * Changing that is likely to break Xen, see commit:
80 *
81 * 279b706 x86,xen: introduce x86_init.mapping.pagetable_reserve
82 *
83 * for detailed information.
84 */
22c8ca2a 85__ref void *alloc_low_pages(unsigned int num)
5c51bdbe
YL
86{
87 unsigned long pfn;
22c8ca2a 88 int i;
5c51bdbe 89
5c51bdbe 90 if (after_bootmem) {
22c8ca2a 91 unsigned int order;
5c51bdbe 92
22c8ca2a
YL
93 order = get_order((unsigned long)num << PAGE_SHIFT);
94 return (void *)__get_free_pages(GFP_ATOMIC | __GFP_NOTRACK |
95 __GFP_ZERO, order);
5c51bdbe 96 }
5c51bdbe 97
c9b3234a 98 if ((pgt_buf_end + num) > pgt_buf_top || !can_use_brk_pgt) {
5c51bdbe
YL
99 unsigned long ret;
100 if (min_pfn_mapped >= max_pfn_mapped)
d4dd100f 101 panic("alloc_low_pages: ran out of memory");
5c51bdbe
YL
102 ret = memblock_find_in_range(min_pfn_mapped << PAGE_SHIFT,
103 max_pfn_mapped << PAGE_SHIFT,
22c8ca2a 104 PAGE_SIZE * num , PAGE_SIZE);
5c51bdbe 105 if (!ret)
d4dd100f 106 panic("alloc_low_pages: can not alloc memory");
22c8ca2a 107 memblock_reserve(ret, PAGE_SIZE * num);
5c51bdbe 108 pfn = ret >> PAGE_SHIFT;
22c8ca2a
YL
109 } else {
110 pfn = pgt_buf_end;
111 pgt_buf_end += num;
c9b3234a
YL
112 printk(KERN_DEBUG "BRK [%#010lx, %#010lx] PGTABLE\n",
113 pfn << PAGE_SHIFT, (pgt_buf_end << PAGE_SHIFT) - 1);
22c8ca2a
YL
114 }
115
116 for (i = 0; i < num; i++) {
117 void *adr;
118
119 adr = __va((pfn + i) << PAGE_SHIFT);
120 clear_page(adr);
121 }
5c51bdbe 122
22c8ca2a 123 return __va(pfn << PAGE_SHIFT);
5c51bdbe
YL
124}
125
fb754f95
TG
126/*
127 * By default need 3 4k for initial PMD_SIZE, 3 4k for 0-ISA_END_ADDRESS.
128 * With KASLR memory randomization, depending on the machine e820 memory
129 * and the PUD alignment. We may need twice more pages when KASLR memory
130 * randomization is enabled.
131 */
132#ifndef CONFIG_RANDOMIZE_MEMORY
133#define INIT_PGD_PAGE_COUNT 6
134#else
135#define INIT_PGD_PAGE_COUNT 12
136#endif
137#define INIT_PGT_BUF_SIZE (INIT_PGD_PAGE_COUNT * PAGE_SIZE)
8d57470d
YL
138RESERVE_BRK(early_pgt_alloc, INIT_PGT_BUF_SIZE);
139void __init early_alloc_pgt_buf(void)
140{
141 unsigned long tables = INIT_PGT_BUF_SIZE;
142 phys_addr_t base;
143
144 base = __pa(extend_brk(tables, PAGE_SIZE));
145
146 pgt_buf_start = base >> PAGE_SHIFT;
147 pgt_buf_end = pgt_buf_start;
148 pgt_buf_top = pgt_buf_start + (tables >> PAGE_SHIFT);
149}
150
f765090a
PE
151int after_bootmem;
152
10971ab2 153early_param_on_off("gbpages", "nogbpages", direct_gbpages, CONFIG_X86_DIRECT_GBPAGES);
148b2098 154
844ab6f9
JS
155struct map_range {
156 unsigned long start;
157 unsigned long end;
158 unsigned page_size_mask;
159};
160
fa62aafe 161static int page_size_mask;
f765090a 162
22ddfcaa 163static void __init probe_page_size_mask(void)
fa62aafe 164{
fa62aafe 165 /*
288cf3c6
CB
166 * For CONFIG_KMEMCHECK or pagealloc debugging, identity mapping will
167 * use small pages.
fa62aafe
YL
168 * This will simplify cpa(), which otherwise needs to support splitting
169 * large pages into small in interrupt context, etc.
170 */
d9ee35ac 171 if (boot_cpu_has(X86_FEATURE_PSE) && !debug_pagealloc_enabled() && !IS_ENABLED(CONFIG_KMEMCHECK))
fa62aafe 172 page_size_mask |= 1 << PG_LEVEL_2M;
d9ee35ac
VB
173 else
174 direct_gbpages = 0;
fa62aafe
YL
175
176 /* Enable PSE if available */
16bf9226 177 if (boot_cpu_has(X86_FEATURE_PSE))
375074cc 178 cr4_set_bits_and_update_boot(X86_CR4_PSE);
fa62aafe
YL
179
180 /* Enable PGE if available */
c109bf95 181 if (boot_cpu_has(X86_FEATURE_PGE)) {
375074cc 182 cr4_set_bits_and_update_boot(X86_CR4_PGE);
fa62aafe 183 __supported_pte_mask |= _PAGE_GLOBAL;
0cdb81be
JB
184 } else
185 __supported_pte_mask &= ~_PAGE_GLOBAL;
e61980a7
IM
186
187 /* Enable 1 GB linear kernel mappings if available: */
b8291adc 188 if (direct_gbpages && boot_cpu_has(X86_FEATURE_GBPAGES)) {
e61980a7
IM
189 printk(KERN_INFO "Using GB pages for direct mapping\n");
190 page_size_mask |= 1 << PG_LEVEL_1G;
191 } else {
192 direct_gbpages = 0;
193 }
fa62aafe 194}
279b706b 195
f765090a
PE
196#ifdef CONFIG_X86_32
197#define NR_RANGE_MR 3
198#else /* CONFIG_X86_64 */
199#define NR_RANGE_MR 5
200#endif
201
dc9dd5cc
JB
202static int __meminit save_mr(struct map_range *mr, int nr_range,
203 unsigned long start_pfn, unsigned long end_pfn,
204 unsigned long page_size_mask)
f765090a
PE
205{
206 if (start_pfn < end_pfn) {
207 if (nr_range >= NR_RANGE_MR)
208 panic("run out of range for init_memory_mapping\n");
209 mr[nr_range].start = start_pfn<<PAGE_SHIFT;
210 mr[nr_range].end = end_pfn<<PAGE_SHIFT;
211 mr[nr_range].page_size_mask = page_size_mask;
212 nr_range++;
213 }
214
215 return nr_range;
216}
217
aeebe84c
YL
218/*
219 * adjust the page_size_mask for small range to go with
220 * big page size instead small one if nearby are ram too.
221 */
bd721ea7 222static void __ref adjust_range_page_size_mask(struct map_range *mr,
aeebe84c
YL
223 int nr_range)
224{
225 int i;
226
227 for (i = 0; i < nr_range; i++) {
228 if ((page_size_mask & (1<<PG_LEVEL_2M)) &&
229 !(mr[i].page_size_mask & (1<<PG_LEVEL_2M))) {
230 unsigned long start = round_down(mr[i].start, PMD_SIZE);
231 unsigned long end = round_up(mr[i].end, PMD_SIZE);
232
233#ifdef CONFIG_X86_32
234 if ((end >> PAGE_SHIFT) > max_low_pfn)
235 continue;
236#endif
237
238 if (memblock_is_region_memory(start, end - start))
239 mr[i].page_size_mask |= 1<<PG_LEVEL_2M;
240 }
241 if ((page_size_mask & (1<<PG_LEVEL_1G)) &&
242 !(mr[i].page_size_mask & (1<<PG_LEVEL_1G))) {
243 unsigned long start = round_down(mr[i].start, PUD_SIZE);
244 unsigned long end = round_up(mr[i].end, PUD_SIZE);
245
246 if (memblock_is_region_memory(start, end - start))
247 mr[i].page_size_mask |= 1<<PG_LEVEL_1G;
248 }
249 }
250}
251
f15e0518
DH
252static const char *page_size_string(struct map_range *mr)
253{
254 static const char str_1g[] = "1G";
255 static const char str_2m[] = "2M";
256 static const char str_4m[] = "4M";
257 static const char str_4k[] = "4k";
258
259 if (mr->page_size_mask & (1<<PG_LEVEL_1G))
260 return str_1g;
261 /*
262 * 32-bit without PAE has a 4M large page size.
263 * PG_LEVEL_2M is misnamed, but we can at least
264 * print out the right size in the string.
265 */
266 if (IS_ENABLED(CONFIG_X86_32) &&
267 !IS_ENABLED(CONFIG_X86_PAE) &&
268 mr->page_size_mask & (1<<PG_LEVEL_2M))
269 return str_4m;
270
271 if (mr->page_size_mask & (1<<PG_LEVEL_2M))
272 return str_2m;
273
274 return str_4k;
275}
276
4e33e065
YL
277static int __meminit split_mem_range(struct map_range *mr, int nr_range,
278 unsigned long start,
279 unsigned long end)
f765090a 280{
2e8059ed 281 unsigned long start_pfn, end_pfn, limit_pfn;
1829ae9a 282 unsigned long pfn;
4e33e065 283 int i;
f765090a 284
2e8059ed
YL
285 limit_pfn = PFN_DOWN(end);
286
f765090a 287 /* head if not big page alignment ? */
1829ae9a 288 pfn = start_pfn = PFN_DOWN(start);
f765090a
PE
289#ifdef CONFIG_X86_32
290 /*
291 * Don't use a large page for the first 2/4MB of memory
292 * because there are often fixed size MTRRs in there
293 * and overlapping MTRRs into large pages can cause
294 * slowdowns.
295 */
1829ae9a 296 if (pfn == 0)
84d77001 297 end_pfn = PFN_DOWN(PMD_SIZE);
f765090a 298 else
1829ae9a 299 end_pfn = round_up(pfn, PFN_DOWN(PMD_SIZE));
f765090a 300#else /* CONFIG_X86_64 */
1829ae9a 301 end_pfn = round_up(pfn, PFN_DOWN(PMD_SIZE));
f765090a 302#endif
2e8059ed
YL
303 if (end_pfn > limit_pfn)
304 end_pfn = limit_pfn;
f765090a
PE
305 if (start_pfn < end_pfn) {
306 nr_range = save_mr(mr, nr_range, start_pfn, end_pfn, 0);
1829ae9a 307 pfn = end_pfn;
f765090a
PE
308 }
309
310 /* big page (2M) range */
1829ae9a 311 start_pfn = round_up(pfn, PFN_DOWN(PMD_SIZE));
f765090a 312#ifdef CONFIG_X86_32
2e8059ed 313 end_pfn = round_down(limit_pfn, PFN_DOWN(PMD_SIZE));
f765090a 314#else /* CONFIG_X86_64 */
1829ae9a 315 end_pfn = round_up(pfn, PFN_DOWN(PUD_SIZE));
2e8059ed
YL
316 if (end_pfn > round_down(limit_pfn, PFN_DOWN(PMD_SIZE)))
317 end_pfn = round_down(limit_pfn, PFN_DOWN(PMD_SIZE));
f765090a
PE
318#endif
319
320 if (start_pfn < end_pfn) {
321 nr_range = save_mr(mr, nr_range, start_pfn, end_pfn,
322 page_size_mask & (1<<PG_LEVEL_2M));
1829ae9a 323 pfn = end_pfn;
f765090a
PE
324 }
325
326#ifdef CONFIG_X86_64
327 /* big page (1G) range */
1829ae9a 328 start_pfn = round_up(pfn, PFN_DOWN(PUD_SIZE));
2e8059ed 329 end_pfn = round_down(limit_pfn, PFN_DOWN(PUD_SIZE));
f765090a
PE
330 if (start_pfn < end_pfn) {
331 nr_range = save_mr(mr, nr_range, start_pfn, end_pfn,
332 page_size_mask &
333 ((1<<PG_LEVEL_2M)|(1<<PG_LEVEL_1G)));
1829ae9a 334 pfn = end_pfn;
f765090a
PE
335 }
336
337 /* tail is not big page (1G) alignment */
1829ae9a 338 start_pfn = round_up(pfn, PFN_DOWN(PMD_SIZE));
2e8059ed 339 end_pfn = round_down(limit_pfn, PFN_DOWN(PMD_SIZE));
f765090a
PE
340 if (start_pfn < end_pfn) {
341 nr_range = save_mr(mr, nr_range, start_pfn, end_pfn,
342 page_size_mask & (1<<PG_LEVEL_2M));
1829ae9a 343 pfn = end_pfn;
f765090a
PE
344 }
345#endif
346
347 /* tail is not big page (2M) alignment */
1829ae9a 348 start_pfn = pfn;
2e8059ed 349 end_pfn = limit_pfn;
f765090a
PE
350 nr_range = save_mr(mr, nr_range, start_pfn, end_pfn, 0);
351
7de3d66b
YL
352 if (!after_bootmem)
353 adjust_range_page_size_mask(mr, nr_range);
354
f765090a
PE
355 /* try to merge same page size and continuous */
356 for (i = 0; nr_range > 1 && i < nr_range - 1; i++) {
357 unsigned long old_start;
358 if (mr[i].end != mr[i+1].start ||
359 mr[i].page_size_mask != mr[i+1].page_size_mask)
360 continue;
361 /* move it */
362 old_start = mr[i].start;
363 memmove(&mr[i], &mr[i+1],
364 (nr_range - 1 - i) * sizeof(struct map_range));
365 mr[i--].start = old_start;
366 nr_range--;
367 }
368
369 for (i = 0; i < nr_range; i++)
c9cdaeb2 370 pr_debug(" [mem %#010lx-%#010lx] page %s\n",
365811d6 371 mr[i].start, mr[i].end - 1,
f15e0518 372 page_size_string(&mr[i]));
f765090a 373
4e33e065
YL
374 return nr_range;
375}
376
08b46d5d 377struct range pfn_mapped[E820_MAX_ENTRIES];
0e691cf8 378int nr_pfn_mapped;
66520ebc
JS
379
380static void add_pfn_range_mapped(unsigned long start_pfn, unsigned long end_pfn)
381{
08b46d5d 382 nr_pfn_mapped = add_range_with_merge(pfn_mapped, E820_MAX_ENTRIES,
66520ebc 383 nr_pfn_mapped, start_pfn, end_pfn);
08b46d5d 384 nr_pfn_mapped = clean_sort_range(pfn_mapped, E820_MAX_ENTRIES);
66520ebc
JS
385
386 max_pfn_mapped = max(max_pfn_mapped, end_pfn);
387
388 if (start_pfn < (1UL<<(32-PAGE_SHIFT)))
389 max_low_pfn_mapped = max(max_low_pfn_mapped,
390 min(end_pfn, 1UL<<(32-PAGE_SHIFT)));
391}
392
393bool pfn_range_is_mapped(unsigned long start_pfn, unsigned long end_pfn)
394{
395 int i;
396
397 for (i = 0; i < nr_pfn_mapped; i++)
398 if ((start_pfn >= pfn_mapped[i].start) &&
399 (end_pfn <= pfn_mapped[i].end))
400 return true;
401
402 return false;
403}
404
4e33e065
YL
405/*
406 * Setup the direct mapping of the physical memory at PAGE_OFFSET.
407 * This runs before bootmem is initialized and gets pages directly from
408 * the physical memory. To access them they are temporarily mapped.
409 */
bd721ea7 410unsigned long __ref init_memory_mapping(unsigned long start,
4e33e065
YL
411 unsigned long end)
412{
413 struct map_range mr[NR_RANGE_MR];
414 unsigned long ret = 0;
415 int nr_range, i;
416
c9cdaeb2 417 pr_debug("init_memory_mapping: [mem %#010lx-%#010lx]\n",
4e33e065
YL
418 start, end - 1);
419
420 memset(mr, 0, sizeof(mr));
421 nr_range = split_mem_range(mr, 0, start, end);
422
f765090a
PE
423 for (i = 0; i < nr_range; i++)
424 ret = kernel_physical_mapping_init(mr[i].start, mr[i].end,
425 mr[i].page_size_mask);
f765090a 426
66520ebc
JS
427 add_pfn_range_mapped(start >> PAGE_SHIFT, ret >> PAGE_SHIFT);
428
c14fa0b6
YL
429 return ret >> PAGE_SHIFT;
430}
431
66520ebc 432/*
cf8b166d 433 * We need to iterate through the E820 memory map and create direct mappings
09821ff1 434 * for only E820_TYPE_RAM and E820_KERN_RESERVED regions. We cannot simply
cf8b166d
ZY
435 * create direct mappings for all pfns from [0 to max_low_pfn) and
436 * [4GB to max_pfn) because of possible memory holes in high addresses
437 * that cannot be marked as UC by fixed/variable range MTRRs.
438 * Depending on the alignment of E820 ranges, this may possibly result
439 * in using smaller size (i.e. 4K instead of 2M or 1G) page tables.
440 *
441 * init_mem_mapping() calls init_range_memory_mapping() with big range.
442 * That range would have hole in the middle or ends, and only ram parts
443 * will be mapped in init_range_memory_mapping().
66520ebc 444 */
8d57470d 445static unsigned long __init init_range_memory_mapping(
b8fd39c0
YL
446 unsigned long r_start,
447 unsigned long r_end)
66520ebc
JS
448{
449 unsigned long start_pfn, end_pfn;
8d57470d 450 unsigned long mapped_ram_size = 0;
66520ebc
JS
451 int i;
452
66520ebc 453 for_each_mem_pfn_range(i, MAX_NUMNODES, &start_pfn, &end_pfn, NULL) {
b8fd39c0
YL
454 u64 start = clamp_val(PFN_PHYS(start_pfn), r_start, r_end);
455 u64 end = clamp_val(PFN_PHYS(end_pfn), r_start, r_end);
456 if (start >= end)
66520ebc
JS
457 continue;
458
c9b3234a
YL
459 /*
460 * if it is overlapping with brk pgt, we need to
461 * alloc pgt buf from memblock instead.
462 */
463 can_use_brk_pgt = max(start, (u64)pgt_buf_end<<PAGE_SHIFT) >=
464 min(end, (u64)pgt_buf_top<<PAGE_SHIFT);
f763ad1d 465 init_memory_mapping(start, end);
8d57470d 466 mapped_ram_size += end - start;
c9b3234a 467 can_use_brk_pgt = true;
66520ebc 468 }
8d57470d
YL
469
470 return mapped_ram_size;
66520ebc
JS
471}
472
6979287a
YL
473static unsigned long __init get_new_step_size(unsigned long step_size)
474{
475 /*
132978b9 476 * Initial mapped size is PMD_SIZE (2M).
6979287a
YL
477 * We can not set step_size to be PUD_SIZE (1G) yet.
478 * In worse case, when we cross the 1G boundary, and
479 * PG_LEVEL_2M is not set, we will need 1+1+512 pages (2M + 8k)
132978b9
JB
480 * to map 1G range with PTE. Hence we use one less than the
481 * difference of page table level shifts.
6979287a 482 *
132978b9
JB
483 * Don't need to worry about overflow in the top-down case, on 32bit,
484 * when step_size is 0, round_down() returns 0 for start, and that
485 * turns it into 0x100000000ULL.
486 * In the bottom-up case, round_up(x, 0) returns 0 though too, which
487 * needs to be taken into consideration by the code below.
6979287a 488 */
132978b9 489 return step_size << (PMD_SHIFT - PAGE_SHIFT - 1);
6979287a
YL
490}
491
0167d7d8
TC
492/**
493 * memory_map_top_down - Map [map_start, map_end) top down
494 * @map_start: start address of the target memory range
495 * @map_end: end address of the target memory range
496 *
497 * This function will setup direct mapping for memory range
498 * [map_start, map_end) in top-down. That said, the page tables
499 * will be allocated at the end of the memory, and we map the
500 * memory in top-down.
501 */
502static void __init memory_map_top_down(unsigned long map_start,
503 unsigned long map_end)
c14fa0b6 504{
0167d7d8 505 unsigned long real_end, start, last_start;
8d57470d
YL
506 unsigned long step_size;
507 unsigned long addr;
508 unsigned long mapped_ram_size = 0;
ab951937 509
98e7a989 510 /* xen has big range in reserved near end of ram, skip it at first.*/
0167d7d8 511 addr = memblock_find_in_range(map_start, map_end, PMD_SIZE, PMD_SIZE);
8d57470d
YL
512 real_end = addr + PMD_SIZE;
513
514 /* step_size need to be small so pgt_buf from BRK could cover it */
515 step_size = PMD_SIZE;
516 max_pfn_mapped = 0; /* will get exact value next */
517 min_pfn_mapped = real_end >> PAGE_SHIFT;
518 last_start = start = real_end;
cf8b166d
ZY
519
520 /*
521 * We start from the top (end of memory) and go to the bottom.
522 * The memblock_find_in_range() gets us a block of RAM from the
523 * end of RAM in [min_pfn_mapped, max_pfn_mapped) used as new pages
524 * for page table.
525 */
0167d7d8 526 while (last_start > map_start) {
8d57470d
YL
527 if (last_start > step_size) {
528 start = round_down(last_start - 1, step_size);
0167d7d8
TC
529 if (start < map_start)
530 start = map_start;
8d57470d 531 } else
0167d7d8 532 start = map_start;
132978b9 533 mapped_ram_size += init_range_memory_mapping(start,
8d57470d
YL
534 last_start);
535 last_start = start;
536 min_pfn_mapped = last_start >> PAGE_SHIFT;
132978b9 537 if (mapped_ram_size >= step_size)
6979287a 538 step_size = get_new_step_size(step_size);
8d57470d
YL
539 }
540
0167d7d8
TC
541 if (real_end < map_end)
542 init_range_memory_mapping(real_end, map_end);
543}
544
b959ed6c
TC
545/**
546 * memory_map_bottom_up - Map [map_start, map_end) bottom up
547 * @map_start: start address of the target memory range
548 * @map_end: end address of the target memory range
549 *
550 * This function will setup direct mapping for memory range
551 * [map_start, map_end) in bottom-up. Since we have limited the
552 * bottom-up allocation above the kernel, the page tables will
553 * be allocated just above the kernel and we map the memory
554 * in [map_start, map_end) in bottom-up.
555 */
556static void __init memory_map_bottom_up(unsigned long map_start,
557 unsigned long map_end)
558{
132978b9 559 unsigned long next, start;
b959ed6c
TC
560 unsigned long mapped_ram_size = 0;
561 /* step_size need to be small so pgt_buf from BRK could cover it */
562 unsigned long step_size = PMD_SIZE;
563
564 start = map_start;
565 min_pfn_mapped = start >> PAGE_SHIFT;
566
567 /*
568 * We start from the bottom (@map_start) and go to the top (@map_end).
569 * The memblock_find_in_range() gets us a block of RAM from the
570 * end of RAM in [min_pfn_mapped, max_pfn_mapped) used as new pages
571 * for page table.
572 */
573 while (start < map_end) {
132978b9 574 if (step_size && map_end - start > step_size) {
b959ed6c
TC
575 next = round_up(start + 1, step_size);
576 if (next > map_end)
577 next = map_end;
132978b9 578 } else {
b959ed6c 579 next = map_end;
132978b9 580 }
b959ed6c 581
132978b9 582 mapped_ram_size += init_range_memory_mapping(start, next);
b959ed6c
TC
583 start = next;
584
132978b9 585 if (mapped_ram_size >= step_size)
b959ed6c 586 step_size = get_new_step_size(step_size);
b959ed6c
TC
587 }
588}
589
0167d7d8
TC
590void __init init_mem_mapping(void)
591{
592 unsigned long end;
593
594 probe_page_size_mask();
595
596#ifdef CONFIG_X86_64
597 end = max_pfn << PAGE_SHIFT;
598#else
599 end = max_low_pfn << PAGE_SHIFT;
600#endif
601
602 /* the ISA range is always mapped regardless of memory holes */
603 init_memory_mapping(0, ISA_END_ADDRESS);
604
b234e8a0
TG
605 /* Init the trampoline, possibly with KASLR memory offset */
606 init_trampoline();
607
b959ed6c
TC
608 /*
609 * If the allocation is in bottom-up direction, we setup direct mapping
610 * in bottom-up, otherwise we setup direct mapping in top-down.
611 */
612 if (memblock_bottom_up()) {
613 unsigned long kernel_end = __pa_symbol(_end);
614
615 /*
616 * we need two separate calls here. This is because we want to
617 * allocate page tables above the kernel. So we first map
618 * [kernel_end, end) to make memory above the kernel be mapped
619 * as soon as possible. And then use page tables allocated above
620 * the kernel to map [ISA_END_ADDRESS, kernel_end).
621 */
622 memory_map_bottom_up(kernel_end, end);
623 memory_map_bottom_up(ISA_END_ADDRESS, kernel_end);
624 } else {
625 memory_map_top_down(ISA_END_ADDRESS, end);
626 }
8d57470d 627
f763ad1d
YL
628#ifdef CONFIG_X86_64
629 if (max_pfn > max_low_pfn) {
630 /* can we preseve max_low_pfn ?*/
631 max_low_pfn = max_pfn;
632 }
719272c4
YL
633#else
634 early_ioremap_page_table_range_init();
8170e6be
PA
635#endif
636
719272c4
YL
637 load_cr3(swapper_pg_dir);
638 __flush_tlb_all();
719272c4 639
c138d811
JG
640 hypervisor_init_mem_mapping();
641
c14fa0b6 642 early_memtest(0, max_pfn_mapped << PAGE_SHIFT);
22ddfcaa 643}
e5b2bb55 644
540aca06
PE
645/*
646 * devmem_is_allowed() checks to see if /dev/mem access to a certain address
647 * is valid. The argument is a physical page number.
648 *
a4866aa8
KC
649 * On x86, access has to be given to the first megabyte of RAM because that
650 * area traditionally contains BIOS code and data regions used by X, dosemu,
651 * and similar apps. Since they map the entire memory range, the whole range
652 * must be allowed (for mapping), but any areas that would otherwise be
653 * disallowed are flagged as being "zero filled" instead of rejected.
654 * Access has to be given to non-kernel-ram areas as well, these contain the
655 * PCI mmio resources as well as potential bios/acpi data regions.
540aca06
PE
656 */
657int devmem_is_allowed(unsigned long pagenr)
658{
a4866aa8
KC
659 if (page_is_ram(pagenr)) {
660 /*
661 * For disallowed memory regions in the low 1MB range,
662 * request that the page be shown as all zeros.
663 */
664 if (pagenr < 256)
665 return 2;
666
667 return 0;
668 }
669
670 /*
671 * This must follow RAM test, since System RAM is considered a
672 * restricted resource under CONFIG_STRICT_IOMEM.
673 */
674 if (iomem_is_exclusive(pagenr << PAGE_SHIFT)) {
675 /* Low 1MB bypasses iomem restrictions. */
676 if (pagenr < 256)
677 return 1;
678
540aca06 679 return 0;
a4866aa8
KC
680 }
681
682 return 1;
540aca06
PE
683}
684
e5b2bb55
PE
685void free_init_pages(char *what, unsigned long begin, unsigned long end)
686{
c967da6a 687 unsigned long begin_aligned, end_aligned;
e5b2bb55 688
c967da6a
YL
689 /* Make sure boundaries are page aligned */
690 begin_aligned = PAGE_ALIGN(begin);
691 end_aligned = end & PAGE_MASK;
692
693 if (WARN_ON(begin_aligned != begin || end_aligned != end)) {
694 begin = begin_aligned;
695 end = end_aligned;
696 }
697
698 if (begin >= end)
e5b2bb55
PE
699 return;
700
701 /*
702 * If debugging page accesses then do not free this memory but
703 * mark them not present - any buggy init-section access will
704 * create a kernel page fault:
705 */
a75e1f63
CB
706 if (debug_pagealloc_enabled()) {
707 pr_info("debug: unmapping init [mem %#010lx-%#010lx]\n",
708 begin, end - 1);
709 set_memory_np(begin, (end - begin) >> PAGE_SHIFT);
710 } else {
711 /*
712 * We just marked the kernel text read only above, now that
713 * we are going to free part of that, we need to make that
714 * writeable and non-executable first.
715 */
716 set_memory_nx(begin, (end - begin) >> PAGE_SHIFT);
717 set_memory_rw(begin, (end - begin) >> PAGE_SHIFT);
e5b2bb55 718
a75e1f63
CB
719 free_reserved_area((void *)begin, (void *)end,
720 POISON_FREE_INITMEM, what);
721 }
e5b2bb55
PE
722}
723
18278229 724void __ref free_initmem(void)
e5b2bb55 725{
0c6fc11a 726 e820__reallocate_tables();
47533968 727
c88442ec 728 free_init_pages("unused kernel",
e5b2bb55
PE
729 (unsigned long)(&__init_begin),
730 (unsigned long)(&__init_end));
731}
731ddea6
PE
732
733#ifdef CONFIG_BLK_DEV_INITRD
0d26d1d8 734void __init free_initrd_mem(unsigned long start, unsigned long end)
731ddea6 735{
c967da6a
YL
736 /*
737 * end could be not aligned, and We can not align that,
738 * decompresser could be confused by aligned initrd_end
739 * We already reserve the end partial page before in
740 * - i386_start_kernel()
741 * - x86_64_start_kernel()
742 * - relocate_initrd()
743 * So here We can do PAGE_ALIGN() safely to get partial page to be freed
744 */
c88442ec 745 free_init_pages("initrd", start, PAGE_ALIGN(end));
731ddea6
PE
746}
747#endif
17623915 748
4270fd8b
IM
749/*
750 * Calculate the precise size of the DMA zone (first 16 MB of RAM),
751 * and pass it to the MM layer - to help it set zone watermarks more
752 * accurately.
753 *
754 * Done on 64-bit systems only for the time being, although 32-bit systems
755 * might benefit from this as well.
756 */
757void __init memblock_find_dma_reserve(void)
758{
759#ifdef CONFIG_X86_64
760 u64 nr_pages = 0, nr_free_pages = 0;
761 unsigned long start_pfn, end_pfn;
762 phys_addr_t start_addr, end_addr;
763 int i;
764 u64 u;
765
766 /*
767 * Iterate over all memory ranges (free and reserved ones alike),
768 * to calculate the total number of pages in the first 16 MB of RAM:
769 */
770 nr_pages = 0;
771 for_each_mem_pfn_range(i, MAX_NUMNODES, &start_pfn, &end_pfn, NULL) {
772 start_pfn = min(start_pfn, MAX_DMA_PFN);
773 end_pfn = min(end_pfn, MAX_DMA_PFN);
774
775 nr_pages += end_pfn - start_pfn;
776 }
777
778 /*
779 * Iterate over free memory ranges to calculate the number of free
780 * pages in the DMA zone, while not counting potential partial
781 * pages at the beginning or the end of the range:
782 */
783 nr_free_pages = 0;
784 for_each_free_mem_range(u, NUMA_NO_NODE, MEMBLOCK_NONE, &start_addr, &end_addr, NULL) {
785 start_pfn = min_t(unsigned long, PFN_UP(start_addr), MAX_DMA_PFN);
786 end_pfn = min_t(unsigned long, PFN_DOWN(end_addr), MAX_DMA_PFN);
787
788 if (start_pfn < end_pfn)
789 nr_free_pages += end_pfn - start_pfn;
790 }
791
792 set_dma_reserve(nr_pages - nr_free_pages);
793#endif
794}
795
17623915
PE
796void __init zone_sizes_init(void)
797{
798 unsigned long max_zone_pfns[MAX_NR_ZONES];
799
800 memset(max_zone_pfns, 0, sizeof(max_zone_pfns));
801
802#ifdef CONFIG_ZONE_DMA
c072b90c 803 max_zone_pfns[ZONE_DMA] = min(MAX_DMA_PFN, max_low_pfn);
17623915
PE
804#endif
805#ifdef CONFIG_ZONE_DMA32
c072b90c 806 max_zone_pfns[ZONE_DMA32] = min(MAX_DMA32_PFN, max_low_pfn);
17623915
PE
807#endif
808 max_zone_pfns[ZONE_NORMAL] = max_low_pfn;
809#ifdef CONFIG_HIGHMEM
810 max_zone_pfns[ZONE_HIGHMEM] = max_pfn;
811#endif
812
813 free_area_init_nodes(max_zone_pfns);
814}
815
1e02ce4c 816DEFINE_PER_CPU_SHARED_ALIGNED(struct tlb_state, cpu_tlbstate) = {
3d28ebce 817 .loaded_mm = &init_mm,
1e02ce4c 818 .state = 0,
1e02ce4c
AL
819 .cr4 = ~0UL, /* fail hard if we screw up cr4 shadow initialization */
820};
821EXPORT_SYMBOL_GPL(cpu_tlbstate);
822
bd809af1
JG
823void update_cache_mode_entry(unsigned entry, enum page_cache_mode cache)
824{
825 /* entry 0 MUST be WB (hardwired to speed up translations) */
826 BUG_ON(!entry && cache != _PAGE_CACHE_MODE_WB);
827
828 __cachemode2pte_tbl[cache] = __cm_idx2pte(entry);
829 __pte2cachemode_tbl[entry] = cache;
830}