]> git.proxmox.com Git - mirror_ubuntu-hirsute-kernel.git/blame - arch/x86/mm/pageattr.c
x86: Support PAT bit in pagetable dump for lower levels
[mirror_ubuntu-hirsute-kernel.git] / arch / x86 / mm / pageattr.c
CommitLineData
9f4c815c
IM
1/*
2 * Copyright 2002 Andi Kleen, SuSE Labs.
1da177e4 3 * Thanks to Ben LaHaise for precious feedback.
9f4c815c 4 */
1da177e4 5#include <linux/highmem.h>
8192206d 6#include <linux/bootmem.h>
1da177e4 7#include <linux/module.h>
9f4c815c 8#include <linux/sched.h>
9f4c815c 9#include <linux/mm.h>
76ebd054 10#include <linux/interrupt.h>
ee7ae7a1
TG
11#include <linux/seq_file.h>
12#include <linux/debugfs.h>
e59a1bb2 13#include <linux/pfn.h>
8c4bfc6e 14#include <linux/percpu.h>
5a0e3ad6 15#include <linux/gfp.h>
5bd5a452 16#include <linux/pci.h>
9f4c815c 17
950f9d95 18#include <asm/e820.h>
1da177e4
LT
19#include <asm/processor.h>
20#include <asm/tlbflush.h>
f8af095d 21#include <asm/sections.h>
93dbda7c 22#include <asm/setup.h>
9f4c815c
IM
23#include <asm/uaccess.h>
24#include <asm/pgalloc.h>
c31c7d48 25#include <asm/proto.h>
1219333d 26#include <asm/pat.h>
1da177e4 27
9df84993
IM
28/*
29 * The current flushing context - we pass it instead of 5 arguments:
30 */
72e458df 31struct cpa_data {
d75586ad 32 unsigned long *vaddr;
0fd64c23 33 pgd_t *pgd;
72e458df
TG
34 pgprot_t mask_set;
35 pgprot_t mask_clr;
65e074df 36 int numpages;
d75586ad 37 int flags;
c31c7d48 38 unsigned long pfn;
c9caa02c 39 unsigned force_split : 1;
d75586ad 40 int curpage;
9ae28475 41 struct page **pages;
72e458df
TG
42};
43
ad5ca55f
SS
44/*
45 * Serialize cpa() (for !DEBUG_PAGEALLOC which uses large identity mappings)
46 * using cpa_lock. So that we don't allow any other cpu, with stale large tlb
47 * entries change the page attribute in parallel to some other cpu
48 * splitting a large page entry along with changing the attribute.
49 */
50static DEFINE_SPINLOCK(cpa_lock);
51
d75586ad
SL
52#define CPA_FLUSHTLB 1
53#define CPA_ARRAY 2
9ae28475 54#define CPA_PAGES_ARRAY 4
d75586ad 55
65280e61 56#ifdef CONFIG_PROC_FS
ce0c0e50
AK
57static unsigned long direct_pages_count[PG_LEVEL_NUM];
58
65280e61 59void update_page_count(int level, unsigned long pages)
ce0c0e50 60{
ce0c0e50 61 /* Protect against CPA */
a79e53d8 62 spin_lock(&pgd_lock);
ce0c0e50 63 direct_pages_count[level] += pages;
a79e53d8 64 spin_unlock(&pgd_lock);
65280e61
TG
65}
66
67static void split_page_count(int level)
68{
69 direct_pages_count[level]--;
70 direct_pages_count[level - 1] += PTRS_PER_PTE;
71}
72
e1759c21 73void arch_report_meminfo(struct seq_file *m)
65280e61 74{
b9c3bfc2 75 seq_printf(m, "DirectMap4k: %8lu kB\n",
a06de630
HD
76 direct_pages_count[PG_LEVEL_4K] << 2);
77#if defined(CONFIG_X86_64) || defined(CONFIG_X86_PAE)
b9c3bfc2 78 seq_printf(m, "DirectMap2M: %8lu kB\n",
a06de630
HD
79 direct_pages_count[PG_LEVEL_2M] << 11);
80#else
b9c3bfc2 81 seq_printf(m, "DirectMap4M: %8lu kB\n",
a06de630
HD
82 direct_pages_count[PG_LEVEL_2M] << 12);
83#endif
65280e61 84#ifdef CONFIG_X86_64
a06de630 85 if (direct_gbpages)
b9c3bfc2 86 seq_printf(m, "DirectMap1G: %8lu kB\n",
a06de630 87 direct_pages_count[PG_LEVEL_1G] << 20);
ce0c0e50
AK
88#endif
89}
65280e61
TG
90#else
91static inline void split_page_count(int level) { }
92#endif
ce0c0e50 93
c31c7d48
TG
94#ifdef CONFIG_X86_64
95
96static inline unsigned long highmap_start_pfn(void)
97{
fc8d7826 98 return __pa_symbol(_text) >> PAGE_SHIFT;
c31c7d48
TG
99}
100
101static inline unsigned long highmap_end_pfn(void)
102{
fc8d7826 103 return __pa_symbol(roundup(_brk_end, PMD_SIZE)) >> PAGE_SHIFT;
c31c7d48
TG
104}
105
106#endif
107
92cb54a3
IM
108#ifdef CONFIG_DEBUG_PAGEALLOC
109# define debug_pagealloc 1
110#else
111# define debug_pagealloc 0
112#endif
113
ed724be6
AV
114static inline int
115within(unsigned long addr, unsigned long start, unsigned long end)
687c4825 116{
ed724be6
AV
117 return addr >= start && addr < end;
118}
119
d7c8f21a
TG
120/*
121 * Flushing functions
122 */
cd8ddf1a 123
cd8ddf1a
TG
124/**
125 * clflush_cache_range - flush a cache range with clflush
9efc31b8 126 * @vaddr: virtual start address
cd8ddf1a
TG
127 * @size: number of bytes to flush
128 *
8b80fd8b
RZ
129 * clflushopt is an unordered instruction which needs fencing with mfence or
130 * sfence to avoid ordering issues.
cd8ddf1a 131 */
4c61afcd 132void clflush_cache_range(void *vaddr, unsigned int size)
d7c8f21a 133{
4c61afcd 134 void *vend = vaddr + size - 1;
d7c8f21a 135
cd8ddf1a 136 mb();
4c61afcd
IM
137
138 for (; vaddr < vend; vaddr += boot_cpu_data.x86_clflush_size)
8b80fd8b 139 clflushopt(vaddr);
4c61afcd
IM
140 /*
141 * Flush any possible final partial cacheline:
142 */
8b80fd8b 143 clflushopt(vend);
4c61afcd 144
cd8ddf1a 145 mb();
d7c8f21a 146}
e517a5e9 147EXPORT_SYMBOL_GPL(clflush_cache_range);
d7c8f21a 148
af1e6844 149static void __cpa_flush_all(void *arg)
d7c8f21a 150{
6bb8383b
AK
151 unsigned long cache = (unsigned long)arg;
152
d7c8f21a
TG
153 /*
154 * Flush all to work around Errata in early athlons regarding
155 * large page flushing.
156 */
157 __flush_tlb_all();
158
0b827537 159 if (cache && boot_cpu_data.x86 >= 4)
d7c8f21a
TG
160 wbinvd();
161}
162
6bb8383b 163static void cpa_flush_all(unsigned long cache)
d7c8f21a
TG
164{
165 BUG_ON(irqs_disabled());
166
15c8b6c1 167 on_each_cpu(__cpa_flush_all, (void *) cache, 1);
d7c8f21a
TG
168}
169
57a6a46a
TG
170static void __cpa_flush_range(void *arg)
171{
57a6a46a
TG
172 /*
173 * We could optimize that further and do individual per page
174 * tlb invalidates for a low number of pages. Caveat: we must
175 * flush the high aliases on 64bit as well.
176 */
177 __flush_tlb_all();
57a6a46a
TG
178}
179
6bb8383b 180static void cpa_flush_range(unsigned long start, int numpages, int cache)
57a6a46a 181{
4c61afcd
IM
182 unsigned int i, level;
183 unsigned long addr;
184
57a6a46a 185 BUG_ON(irqs_disabled());
4c61afcd 186 WARN_ON(PAGE_ALIGN(start) != start);
57a6a46a 187
15c8b6c1 188 on_each_cpu(__cpa_flush_range, NULL, 1);
57a6a46a 189
6bb8383b
AK
190 if (!cache)
191 return;
192
3b233e52
TG
193 /*
194 * We only need to flush on one CPU,
195 * clflush is a MESI-coherent instruction that
196 * will cause all other CPUs to flush the same
197 * cachelines:
198 */
4c61afcd
IM
199 for (i = 0, addr = start; i < numpages; i++, addr += PAGE_SIZE) {
200 pte_t *pte = lookup_address(addr, &level);
201
202 /*
203 * Only flush present addresses:
204 */
7bfb72e8 205 if (pte && (pte_val(*pte) & _PAGE_PRESENT))
4c61afcd
IM
206 clflush_cache_range((void *) addr, PAGE_SIZE);
207 }
57a6a46a
TG
208}
209
9ae28475 210static void cpa_flush_array(unsigned long *start, int numpages, int cache,
211 int in_flags, struct page **pages)
d75586ad
SL
212{
213 unsigned int i, level;
2171787b 214 unsigned long do_wbinvd = cache && numpages >= 1024; /* 4M threshold */
d75586ad
SL
215
216 BUG_ON(irqs_disabled());
217
2171787b 218 on_each_cpu(__cpa_flush_all, (void *) do_wbinvd, 1);
d75586ad 219
2171787b 220 if (!cache || do_wbinvd)
d75586ad
SL
221 return;
222
d75586ad
SL
223 /*
224 * We only need to flush on one CPU,
225 * clflush is a MESI-coherent instruction that
226 * will cause all other CPUs to flush the same
227 * cachelines:
228 */
9ae28475 229 for (i = 0; i < numpages; i++) {
230 unsigned long addr;
231 pte_t *pte;
232
233 if (in_flags & CPA_PAGES_ARRAY)
234 addr = (unsigned long)page_address(pages[i]);
235 else
236 addr = start[i];
237
238 pte = lookup_address(addr, &level);
d75586ad
SL
239
240 /*
241 * Only flush present addresses:
242 */
243 if (pte && (pte_val(*pte) & _PAGE_PRESENT))
9ae28475 244 clflush_cache_range((void *)addr, PAGE_SIZE);
d75586ad
SL
245 }
246}
247
ed724be6
AV
248/*
249 * Certain areas of memory on x86 require very specific protection flags,
250 * for example the BIOS area or kernel text. Callers don't always get this
251 * right (again, ioremap() on BIOS memory is not uncommon) so this function
252 * checks and fixes these known static required protection bits.
253 */
c31c7d48
TG
254static inline pgprot_t static_protections(pgprot_t prot, unsigned long address,
255 unsigned long pfn)
ed724be6
AV
256{
257 pgprot_t forbidden = __pgprot(0);
258
687c4825 259 /*
ed724be6
AV
260 * The BIOS area between 640k and 1Mb needs to be executable for
261 * PCI BIOS based config access (CONFIG_PCI_GOBIOS) support.
687c4825 262 */
5bd5a452
MC
263#ifdef CONFIG_PCI_BIOS
264 if (pcibios_enabled && within(pfn, BIOS_BEGIN >> PAGE_SHIFT, BIOS_END >> PAGE_SHIFT))
ed724be6 265 pgprot_val(forbidden) |= _PAGE_NX;
5bd5a452 266#endif
ed724be6
AV
267
268 /*
269 * The kernel text needs to be executable for obvious reasons
c31c7d48
TG
270 * Does not cover __inittext since that is gone later on. On
271 * 64bit we do not enforce !NX on the low mapping
ed724be6
AV
272 */
273 if (within(address, (unsigned long)_text, (unsigned long)_etext))
274 pgprot_val(forbidden) |= _PAGE_NX;
cc0f21bb 275
cc0f21bb 276 /*
c31c7d48
TG
277 * The .rodata section needs to be read-only. Using the pfn
278 * catches all aliases.
cc0f21bb 279 */
fc8d7826
AD
280 if (within(pfn, __pa_symbol(__start_rodata) >> PAGE_SHIFT,
281 __pa_symbol(__end_rodata) >> PAGE_SHIFT))
cc0f21bb 282 pgprot_val(forbidden) |= _PAGE_RW;
ed724be6 283
55ca3cc1 284#if defined(CONFIG_X86_64) && defined(CONFIG_DEBUG_RODATA)
74e08179 285 /*
502f6604
SS
286 * Once the kernel maps the text as RO (kernel_set_to_readonly is set),
287 * kernel text mappings for the large page aligned text, rodata sections
288 * will be always read-only. For the kernel identity mappings covering
289 * the holes caused by this alignment can be anything that user asks.
74e08179
SS
290 *
291 * This will preserve the large page mappings for kernel text/data
292 * at no extra cost.
293 */
502f6604
SS
294 if (kernel_set_to_readonly &&
295 within(address, (unsigned long)_text,
281ff33b
SS
296 (unsigned long)__end_rodata_hpage_align)) {
297 unsigned int level;
298
299 /*
300 * Don't enforce the !RW mapping for the kernel text mapping,
301 * if the current mapping is already using small page mapping.
302 * No need to work hard to preserve large page mappings in this
303 * case.
304 *
305 * This also fixes the Linux Xen paravirt guest boot failure
306 * (because of unexpected read-only mappings for kernel identity
307 * mappings). In this paravirt guest case, the kernel text
308 * mapping and the kernel identity mapping share the same
309 * page-table pages. Thus we can't really use different
310 * protections for the kernel text and identity mappings. Also,
311 * these shared mappings are made of small page mappings.
312 * Thus this don't enforce !RW mapping for small page kernel
313 * text mapping logic will help Linux Xen parvirt guest boot
0d2eb44f 314 * as well.
281ff33b
SS
315 */
316 if (lookup_address(address, &level) && (level != PG_LEVEL_4K))
317 pgprot_val(forbidden) |= _PAGE_RW;
318 }
74e08179
SS
319#endif
320
ed724be6 321 prot = __pgprot(pgprot_val(prot) & ~pgprot_val(forbidden));
687c4825
IM
322
323 return prot;
324}
325
426e34cc
MF
326/*
327 * Lookup the page table entry for a virtual address in a specific pgd.
328 * Return a pointer to the entry and the level of the mapping.
329 */
330pte_t *lookup_address_in_pgd(pgd_t *pgd, unsigned long address,
331 unsigned int *level)
9f4c815c 332{
1da177e4
LT
333 pud_t *pud;
334 pmd_t *pmd;
9f4c815c 335
30551bb3
TG
336 *level = PG_LEVEL_NONE;
337
1da177e4
LT
338 if (pgd_none(*pgd))
339 return NULL;
9df84993 340
1da177e4
LT
341 pud = pud_offset(pgd, address);
342 if (pud_none(*pud))
343 return NULL;
c2f71ee2
AK
344
345 *level = PG_LEVEL_1G;
346 if (pud_large(*pud) || !pud_present(*pud))
347 return (pte_t *)pud;
348
1da177e4
LT
349 pmd = pmd_offset(pud, address);
350 if (pmd_none(*pmd))
351 return NULL;
30551bb3
TG
352
353 *level = PG_LEVEL_2M;
9a14aefc 354 if (pmd_large(*pmd) || !pmd_present(*pmd))
1da177e4 355 return (pte_t *)pmd;
1da177e4 356
30551bb3 357 *level = PG_LEVEL_4K;
9df84993 358
9f4c815c
IM
359 return pte_offset_kernel(pmd, address);
360}
0fd64c23
BP
361
362/*
363 * Lookup the page table entry for a virtual address. Return a pointer
364 * to the entry and the level of the mapping.
365 *
366 * Note: We return pud and pmd either when the entry is marked large
367 * or when the present bit is not set. Otherwise we would return a
368 * pointer to a nonexisting mapping.
369 */
370pte_t *lookup_address(unsigned long address, unsigned int *level)
371{
426e34cc 372 return lookup_address_in_pgd(pgd_offset_k(address), address, level);
0fd64c23 373}
75bb8835 374EXPORT_SYMBOL_GPL(lookup_address);
9f4c815c 375
0fd64c23
BP
376static pte_t *_lookup_address_cpa(struct cpa_data *cpa, unsigned long address,
377 unsigned int *level)
378{
379 if (cpa->pgd)
426e34cc 380 return lookup_address_in_pgd(cpa->pgd + pgd_index(address),
0fd64c23
BP
381 address, level);
382
383 return lookup_address(address, level);
384}
385
d7656534
DH
386/*
387 * This is necessary because __pa() does not work on some
388 * kinds of memory, like vmalloc() or the alloc_remap()
389 * areas on 32-bit NUMA systems. The percpu areas can
390 * end up in this kind of memory, for instance.
391 *
392 * This could be optimized, but it is only intended to be
393 * used at inititalization time, and keeping it
394 * unoptimized should increase the testing coverage for
395 * the more obscure platforms.
396 */
397phys_addr_t slow_virt_to_phys(void *__virt_addr)
398{
399 unsigned long virt_addr = (unsigned long)__virt_addr;
400 phys_addr_t phys_addr;
401 unsigned long offset;
402 enum pg_level level;
403 unsigned long psize;
404 unsigned long pmask;
405 pte_t *pte;
406
407 pte = lookup_address(virt_addr, &level);
408 BUG_ON(!pte);
409 psize = page_level_size(level);
410 pmask = page_level_mask(level);
411 offset = virt_addr & ~pmask;
412 phys_addr = pte_pfn(*pte) << PAGE_SHIFT;
413 return (phys_addr | offset);
414}
415EXPORT_SYMBOL_GPL(slow_virt_to_phys);
416
9df84993
IM
417/*
418 * Set the new pmd in all the pgds we know about:
419 */
9a3dc780 420static void __set_pmd_pte(pte_t *kpte, unsigned long address, pte_t pte)
9f4c815c 421{
9f4c815c
IM
422 /* change init_mm */
423 set_pte_atomic(kpte, pte);
44af6c41 424#ifdef CONFIG_X86_32
e4b71dcf 425 if (!SHARED_KERNEL_PMD) {
44af6c41
IM
426 struct page *page;
427
e3ed910d 428 list_for_each_entry(page, &pgd_list, lru) {
44af6c41
IM
429 pgd_t *pgd;
430 pud_t *pud;
431 pmd_t *pmd;
432
433 pgd = (pgd_t *)page_address(page) + pgd_index(address);
434 pud = pud_offset(pgd, address);
435 pmd = pmd_offset(pud, address);
436 set_pte_atomic((pte_t *)pmd, pte);
437 }
1da177e4 438 }
44af6c41 439#endif
1da177e4
LT
440}
441
9df84993
IM
442static int
443try_preserve_large_page(pte_t *kpte, unsigned long address,
444 struct cpa_data *cpa)
65e074df 445{
a79e53d8 446 unsigned long nextpage_addr, numpages, pmask, psize, addr, pfn;
65e074df 447 pte_t new_pte, old_pte, *tmp;
64edc8ed 448 pgprot_t old_prot, new_prot, req_prot;
fac84939 449 int i, do_split = 1;
f3c4fbb6 450 enum pg_level level;
65e074df 451
c9caa02c
AK
452 if (cpa->force_split)
453 return 1;
454
a79e53d8 455 spin_lock(&pgd_lock);
65e074df
TG
456 /*
457 * Check for races, another CPU might have split this page
458 * up already:
459 */
82f0712c 460 tmp = _lookup_address_cpa(cpa, address, &level);
65e074df
TG
461 if (tmp != kpte)
462 goto out_unlock;
463
464 switch (level) {
465 case PG_LEVEL_2M:
f07333fd 466#ifdef CONFIG_X86_64
65e074df 467 case PG_LEVEL_1G:
f07333fd 468#endif
f3c4fbb6
DH
469 psize = page_level_size(level);
470 pmask = page_level_mask(level);
471 break;
65e074df 472 default:
beaff633 473 do_split = -EINVAL;
65e074df
TG
474 goto out_unlock;
475 }
476
477 /*
478 * Calculate the number of pages, which fit into this large
479 * page starting at address:
480 */
481 nextpage_addr = (address + psize) & pmask;
482 numpages = (nextpage_addr - address) >> PAGE_SHIFT;
9b5cf48b
RW
483 if (numpages < cpa->numpages)
484 cpa->numpages = numpages;
65e074df
TG
485
486 /*
487 * We are safe now. Check whether the new pgprot is the same:
488 */
489 old_pte = *kpte;
f76cfa3c 490 old_prot = req_prot = pte_pgprot(old_pte);
65e074df 491
64edc8ed
MC
492 pgprot_val(req_prot) &= ~pgprot_val(cpa->mask_clr);
493 pgprot_val(req_prot) |= pgprot_val(cpa->mask_set);
c31c7d48 494
a8aed3e0
AA
495 /*
496 * Set the PSE and GLOBAL flags only if the PRESENT flag is
497 * set otherwise pmd_present/pmd_huge will return true even on
498 * a non present pmd. The canon_pgprot will clear _PAGE_GLOBAL
499 * for the ancient hardware that doesn't support it.
500 */
f76cfa3c
AA
501 if (pgprot_val(req_prot) & _PAGE_PRESENT)
502 pgprot_val(req_prot) |= _PAGE_PSE | _PAGE_GLOBAL;
a8aed3e0 503 else
f76cfa3c 504 pgprot_val(req_prot) &= ~(_PAGE_PSE | _PAGE_GLOBAL);
a8aed3e0 505
f76cfa3c 506 req_prot = canon_pgprot(req_prot);
a8aed3e0 507
c31c7d48
TG
508 /*
509 * old_pte points to the large page base address. So we need
510 * to add the offset of the virtual address:
511 */
512 pfn = pte_pfn(old_pte) + ((address & (psize - 1)) >> PAGE_SHIFT);
513 cpa->pfn = pfn;
514
64edc8ed 515 new_prot = static_protections(req_prot, address, pfn);
65e074df 516
fac84939
TG
517 /*
518 * We need to check the full range, whether
519 * static_protection() requires a different pgprot for one of
520 * the pages in the range we try to preserve:
521 */
64edc8ed
MC
522 addr = address & pmask;
523 pfn = pte_pfn(old_pte);
524 for (i = 0; i < (psize >> PAGE_SHIFT); i++, addr += PAGE_SIZE, pfn++) {
525 pgprot_t chk_prot = static_protections(req_prot, addr, pfn);
fac84939
TG
526
527 if (pgprot_val(chk_prot) != pgprot_val(new_prot))
528 goto out_unlock;
529 }
530
65e074df
TG
531 /*
532 * If there are no changes, return. maxpages has been updated
533 * above:
534 */
535 if (pgprot_val(new_prot) == pgprot_val(old_prot)) {
beaff633 536 do_split = 0;
65e074df
TG
537 goto out_unlock;
538 }
539
540 /*
541 * We need to change the attributes. Check, whether we can
542 * change the large page in one go. We request a split, when
543 * the address is not aligned and the number of pages is
544 * smaller than the number of pages in the large page. Note
545 * that we limited the number of possible pages already to
546 * the number of pages in the large page.
547 */
64edc8ed 548 if (address == (address & pmask) && cpa->numpages == (psize >> PAGE_SHIFT)) {
65e074df
TG
549 /*
550 * The address is aligned and the number of pages
551 * covers the full page.
552 */
a8aed3e0 553 new_pte = pfn_pte(pte_pfn(old_pte), new_prot);
65e074df 554 __set_pmd_pte(kpte, address, new_pte);
d75586ad 555 cpa->flags |= CPA_FLUSHTLB;
beaff633 556 do_split = 0;
65e074df
TG
557 }
558
559out_unlock:
a79e53d8 560 spin_unlock(&pgd_lock);
9df84993 561
beaff633 562 return do_split;
65e074df
TG
563}
564
5952886b 565static int
82f0712c
BP
566__split_large_page(struct cpa_data *cpa, pte_t *kpte, unsigned long address,
567 struct page *base)
bb5c2dbd 568{
5952886b 569 pte_t *pbase = (pte_t *)page_address(base);
a79e53d8 570 unsigned long pfn, pfninc = 1;
9df84993 571 unsigned int i, level;
ae9aae9e 572 pte_t *tmp;
9df84993 573 pgprot_t ref_prot;
bb5c2dbd 574
a79e53d8 575 spin_lock(&pgd_lock);
bb5c2dbd
IM
576 /*
577 * Check for races, another CPU might have split this page
578 * up for us already:
579 */
82f0712c 580 tmp = _lookup_address_cpa(cpa, address, &level);
ae9aae9e
WC
581 if (tmp != kpte) {
582 spin_unlock(&pgd_lock);
583 return 1;
584 }
bb5c2dbd 585
6944a9c8 586 paravirt_alloc_pte(&init_mm, page_to_pfn(base));
07cf89c0 587 ref_prot = pte_pgprot(pte_clrhuge(*kpte));
7a5714e0
IM
588 /*
589 * If we ever want to utilize the PAT bit, we need to
590 * update this function to make sure it's converted from
591 * bit 12 to bit 7 when we cross from the 2MB level to
592 * the 4K level:
593 */
594 WARN_ON_ONCE(pgprot_val(ref_prot) & _PAGE_PAT_LARGE);
bb5c2dbd 595
f07333fd
AK
596#ifdef CONFIG_X86_64
597 if (level == PG_LEVEL_1G) {
598 pfninc = PMD_PAGE_SIZE >> PAGE_SHIFT;
a8aed3e0
AA
599 /*
600 * Set the PSE flags only if the PRESENT flag is set
601 * otherwise pmd_present/pmd_huge will return true
602 * even on a non present pmd.
603 */
604 if (pgprot_val(ref_prot) & _PAGE_PRESENT)
605 pgprot_val(ref_prot) |= _PAGE_PSE;
606 else
607 pgprot_val(ref_prot) &= ~_PAGE_PSE;
f07333fd
AK
608 }
609#endif
610
a8aed3e0
AA
611 /*
612 * Set the GLOBAL flags only if the PRESENT flag is set
613 * otherwise pmd/pte_present will return true even on a non
614 * present pmd/pte. The canon_pgprot will clear _PAGE_GLOBAL
615 * for the ancient hardware that doesn't support it.
616 */
617 if (pgprot_val(ref_prot) & _PAGE_PRESENT)
618 pgprot_val(ref_prot) |= _PAGE_GLOBAL;
619 else
620 pgprot_val(ref_prot) &= ~_PAGE_GLOBAL;
621
63c1dcf4
TG
622 /*
623 * Get the target pfn from the original entry:
624 */
625 pfn = pte_pfn(*kpte);
f07333fd 626 for (i = 0; i < PTRS_PER_PTE; i++, pfn += pfninc)
a8aed3e0 627 set_pte(&pbase[i], pfn_pte(pfn, canon_pgprot(ref_prot)));
bb5c2dbd 628
8eb5779f
YL
629 if (pfn_range_is_mapped(PFN_DOWN(__pa(address)),
630 PFN_DOWN(__pa(address)) + 1))
f361a450
YL
631 split_page_count(level);
632
bb5c2dbd 633 /*
07a66d7c 634 * Install the new, split up pagetable.
4c881ca1 635 *
07a66d7c
IM
636 * We use the standard kernel pagetable protections for the new
637 * pagetable protections, the actual ptes set above control the
638 * primary protection behavior:
bb5c2dbd 639 */
07a66d7c 640 __set_pmd_pte(kpte, address, mk_pte(base, __pgprot(_KERNPG_TABLE)));
211b3d03
IM
641
642 /*
643 * Intel Atom errata AAH41 workaround.
644 *
645 * The real fix should be in hw or in a microcode update, but
646 * we also probabilistically try to reduce the window of having
647 * a large TLB mixed with 4K TLBs while instruction fetches are
648 * going on.
649 */
650 __flush_tlb_all();
ae9aae9e 651 spin_unlock(&pgd_lock);
211b3d03 652
ae9aae9e
WC
653 return 0;
654}
bb5c2dbd 655
82f0712c
BP
656static int split_large_page(struct cpa_data *cpa, pte_t *kpte,
657 unsigned long address)
ae9aae9e 658{
ae9aae9e
WC
659 struct page *base;
660
661 if (!debug_pagealloc)
662 spin_unlock(&cpa_lock);
663 base = alloc_pages(GFP_KERNEL | __GFP_NOTRACK, 0);
664 if (!debug_pagealloc)
665 spin_lock(&cpa_lock);
666 if (!base)
667 return -ENOMEM;
668
82f0712c 669 if (__split_large_page(cpa, kpte, address, base))
8311eb84 670 __free_page(base);
bb5c2dbd 671
bb5c2dbd
IM
672 return 0;
673}
674
52a628fb
BP
675static bool try_to_free_pte_page(pte_t *pte)
676{
677 int i;
678
679 for (i = 0; i < PTRS_PER_PTE; i++)
680 if (!pte_none(pte[i]))
681 return false;
682
683 free_page((unsigned long)pte);
684 return true;
685}
686
687static bool try_to_free_pmd_page(pmd_t *pmd)
688{
689 int i;
690
691 for (i = 0; i < PTRS_PER_PMD; i++)
692 if (!pmd_none(pmd[i]))
693 return false;
694
695 free_page((unsigned long)pmd);
696 return true;
697}
698
42a54772
BP
699static bool try_to_free_pud_page(pud_t *pud)
700{
701 int i;
702
703 for (i = 0; i < PTRS_PER_PUD; i++)
704 if (!pud_none(pud[i]))
705 return false;
706
707 free_page((unsigned long)pud);
708 return true;
709}
710
52a628fb
BP
711static bool unmap_pte_range(pmd_t *pmd, unsigned long start, unsigned long end)
712{
713 pte_t *pte = pte_offset_kernel(pmd, start);
714
715 while (start < end) {
716 set_pte(pte, __pte(0));
717
718 start += PAGE_SIZE;
719 pte++;
720 }
721
722 if (try_to_free_pte_page((pte_t *)pmd_page_vaddr(*pmd))) {
723 pmd_clear(pmd);
724 return true;
725 }
726 return false;
727}
728
729static void __unmap_pmd_range(pud_t *pud, pmd_t *pmd,
730 unsigned long start, unsigned long end)
731{
732 if (unmap_pte_range(pmd, start, end))
733 if (try_to_free_pmd_page((pmd_t *)pud_page_vaddr(*pud)))
734 pud_clear(pud);
735}
736
737static void unmap_pmd_range(pud_t *pud, unsigned long start, unsigned long end)
738{
739 pmd_t *pmd = pmd_offset(pud, start);
740
741 /*
742 * Not on a 2MB page boundary?
743 */
744 if (start & (PMD_SIZE - 1)) {
745 unsigned long next_page = (start + PMD_SIZE) & PMD_MASK;
746 unsigned long pre_end = min_t(unsigned long, end, next_page);
747
748 __unmap_pmd_range(pud, pmd, start, pre_end);
749
750 start = pre_end;
751 pmd++;
752 }
753
754 /*
755 * Try to unmap in 2M chunks.
756 */
757 while (end - start >= PMD_SIZE) {
758 if (pmd_large(*pmd))
759 pmd_clear(pmd);
760 else
761 __unmap_pmd_range(pud, pmd, start, start + PMD_SIZE);
762
763 start += PMD_SIZE;
764 pmd++;
765 }
766
767 /*
768 * 4K leftovers?
769 */
770 if (start < end)
771 return __unmap_pmd_range(pud, pmd, start, end);
772
773 /*
774 * Try again to free the PMD page if haven't succeeded above.
775 */
776 if (!pud_none(*pud))
777 if (try_to_free_pmd_page((pmd_t *)pud_page_vaddr(*pud)))
778 pud_clear(pud);
779}
0bb8aeee
BP
780
781static void unmap_pud_range(pgd_t *pgd, unsigned long start, unsigned long end)
782{
783 pud_t *pud = pud_offset(pgd, start);
784
785 /*
786 * Not on a GB page boundary?
787 */
788 if (start & (PUD_SIZE - 1)) {
789 unsigned long next_page = (start + PUD_SIZE) & PUD_MASK;
790 unsigned long pre_end = min_t(unsigned long, end, next_page);
791
792 unmap_pmd_range(pud, start, pre_end);
793
794 start = pre_end;
795 pud++;
796 }
797
798 /*
799 * Try to unmap in 1G chunks?
800 */
801 while (end - start >= PUD_SIZE) {
802
803 if (pud_large(*pud))
804 pud_clear(pud);
805 else
806 unmap_pmd_range(pud, start, start + PUD_SIZE);
807
808 start += PUD_SIZE;
809 pud++;
810 }
811
812 /*
813 * 2M leftovers?
814 */
815 if (start < end)
816 unmap_pmd_range(pud, start, end);
817
818 /*
819 * No need to try to free the PUD page because we'll free it in
820 * populate_pgd's error path
821 */
822}
823
42a54772
BP
824static void unmap_pgd_range(pgd_t *root, unsigned long addr, unsigned long end)
825{
826 pgd_t *pgd_entry = root + pgd_index(addr);
827
828 unmap_pud_range(pgd_entry, addr, end);
829
830 if (try_to_free_pud_page((pud_t *)pgd_page_vaddr(*pgd_entry)))
831 pgd_clear(pgd_entry);
832}
833
f900a4b8
BP
834static int alloc_pte_page(pmd_t *pmd)
835{
836 pte_t *pte = (pte_t *)get_zeroed_page(GFP_KERNEL | __GFP_NOTRACK);
837 if (!pte)
838 return -1;
839
840 set_pmd(pmd, __pmd(__pa(pte) | _KERNPG_TABLE));
841 return 0;
842}
843
4b23538d
BP
844static int alloc_pmd_page(pud_t *pud)
845{
846 pmd_t *pmd = (pmd_t *)get_zeroed_page(GFP_KERNEL | __GFP_NOTRACK);
847 if (!pmd)
848 return -1;
849
850 set_pud(pud, __pud(__pa(pmd) | _KERNPG_TABLE));
851 return 0;
852}
853
c6b6f363
BP
854static void populate_pte(struct cpa_data *cpa,
855 unsigned long start, unsigned long end,
856 unsigned num_pages, pmd_t *pmd, pgprot_t pgprot)
857{
858 pte_t *pte;
859
860 pte = pte_offset_kernel(pmd, start);
861
862 while (num_pages-- && start < end) {
863
864 /* deal with the NX bit */
865 if (!(pgprot_val(pgprot) & _PAGE_NX))
866 cpa->pfn &= ~_PAGE_NX;
867
868 set_pte(pte, pfn_pte(cpa->pfn >> PAGE_SHIFT, pgprot));
869
870 start += PAGE_SIZE;
871 cpa->pfn += PAGE_SIZE;
872 pte++;
873 }
874}
f900a4b8
BP
875
876static int populate_pmd(struct cpa_data *cpa,
877 unsigned long start, unsigned long end,
878 unsigned num_pages, pud_t *pud, pgprot_t pgprot)
879{
880 unsigned int cur_pages = 0;
881 pmd_t *pmd;
882
883 /*
884 * Not on a 2M boundary?
885 */
886 if (start & (PMD_SIZE - 1)) {
887 unsigned long pre_end = start + (num_pages << PAGE_SHIFT);
888 unsigned long next_page = (start + PMD_SIZE) & PMD_MASK;
889
890 pre_end = min_t(unsigned long, pre_end, next_page);
891 cur_pages = (pre_end - start) >> PAGE_SHIFT;
892 cur_pages = min_t(unsigned int, num_pages, cur_pages);
893
894 /*
895 * Need a PTE page?
896 */
897 pmd = pmd_offset(pud, start);
898 if (pmd_none(*pmd))
899 if (alloc_pte_page(pmd))
900 return -1;
901
902 populate_pte(cpa, start, pre_end, cur_pages, pmd, pgprot);
903
904 start = pre_end;
905 }
906
907 /*
908 * We mapped them all?
909 */
910 if (num_pages == cur_pages)
911 return cur_pages;
912
913 while (end - start >= PMD_SIZE) {
914
915 /*
916 * We cannot use a 1G page so allocate a PMD page if needed.
917 */
918 if (pud_none(*pud))
919 if (alloc_pmd_page(pud))
920 return -1;
921
922 pmd = pmd_offset(pud, start);
923
924 set_pmd(pmd, __pmd(cpa->pfn | _PAGE_PSE | massage_pgprot(pgprot)));
925
926 start += PMD_SIZE;
927 cpa->pfn += PMD_SIZE;
928 cur_pages += PMD_SIZE >> PAGE_SHIFT;
929 }
930
931 /*
932 * Map trailing 4K pages.
933 */
934 if (start < end) {
935 pmd = pmd_offset(pud, start);
936 if (pmd_none(*pmd))
937 if (alloc_pte_page(pmd))
938 return -1;
939
940 populate_pte(cpa, start, end, num_pages - cur_pages,
941 pmd, pgprot);
942 }
943 return num_pages;
944}
4b23538d
BP
945
946static int populate_pud(struct cpa_data *cpa, unsigned long start, pgd_t *pgd,
947 pgprot_t pgprot)
948{
949 pud_t *pud;
950 unsigned long end;
951 int cur_pages = 0;
952
953 end = start + (cpa->numpages << PAGE_SHIFT);
954
955 /*
956 * Not on a Gb page boundary? => map everything up to it with
957 * smaller pages.
958 */
959 if (start & (PUD_SIZE - 1)) {
960 unsigned long pre_end;
961 unsigned long next_page = (start + PUD_SIZE) & PUD_MASK;
962
963 pre_end = min_t(unsigned long, end, next_page);
964 cur_pages = (pre_end - start) >> PAGE_SHIFT;
965 cur_pages = min_t(int, (int)cpa->numpages, cur_pages);
966
967 pud = pud_offset(pgd, start);
968
969 /*
970 * Need a PMD page?
971 */
972 if (pud_none(*pud))
973 if (alloc_pmd_page(pud))
974 return -1;
975
976 cur_pages = populate_pmd(cpa, start, pre_end, cur_pages,
977 pud, pgprot);
978 if (cur_pages < 0)
979 return cur_pages;
980
981 start = pre_end;
982 }
983
984 /* We mapped them all? */
985 if (cpa->numpages == cur_pages)
986 return cur_pages;
987
988 pud = pud_offset(pgd, start);
989
990 /*
991 * Map everything starting from the Gb boundary, possibly with 1G pages
992 */
993 while (end - start >= PUD_SIZE) {
994 set_pud(pud, __pud(cpa->pfn | _PAGE_PSE | massage_pgprot(pgprot)));
995
996 start += PUD_SIZE;
997 cpa->pfn += PUD_SIZE;
998 cur_pages += PUD_SIZE >> PAGE_SHIFT;
999 pud++;
1000 }
1001
1002 /* Map trailing leftover */
1003 if (start < end) {
1004 int tmp;
1005
1006 pud = pud_offset(pgd, start);
1007 if (pud_none(*pud))
1008 if (alloc_pmd_page(pud))
1009 return -1;
1010
1011 tmp = populate_pmd(cpa, start, end, cpa->numpages - cur_pages,
1012 pud, pgprot);
1013 if (tmp < 0)
1014 return cur_pages;
1015
1016 cur_pages += tmp;
1017 }
1018 return cur_pages;
1019}
f3f72966
BP
1020
1021/*
1022 * Restrictions for kernel page table do not necessarily apply when mapping in
1023 * an alternate PGD.
1024 */
1025static int populate_pgd(struct cpa_data *cpa, unsigned long addr)
1026{
1027 pgprot_t pgprot = __pgprot(_KERNPG_TABLE);
f3f72966 1028 pud_t *pud = NULL; /* shut up gcc */
42a54772 1029 pgd_t *pgd_entry;
f3f72966
BP
1030 int ret;
1031
1032 pgd_entry = cpa->pgd + pgd_index(addr);
1033
1034 /*
1035 * Allocate a PUD page and hand it down for mapping.
1036 */
1037 if (pgd_none(*pgd_entry)) {
1038 pud = (pud_t *)get_zeroed_page(GFP_KERNEL | __GFP_NOTRACK);
1039 if (!pud)
1040 return -1;
1041
1042 set_pgd(pgd_entry, __pgd(__pa(pud) | _KERNPG_TABLE));
f3f72966
BP
1043 }
1044
1045 pgprot_val(pgprot) &= ~pgprot_val(cpa->mask_clr);
1046 pgprot_val(pgprot) |= pgprot_val(cpa->mask_set);
1047
1048 ret = populate_pud(cpa, addr, pgd_entry, pgprot);
0bb8aeee 1049 if (ret < 0) {
42a54772 1050 unmap_pgd_range(cpa->pgd, addr,
0bb8aeee 1051 addr + (cpa->numpages << PAGE_SHIFT));
f3f72966 1052 return ret;
0bb8aeee 1053 }
42a54772 1054
f3f72966
BP
1055 cpa->numpages = ret;
1056 return 0;
1057}
1058
a1e46212
SS
1059static int __cpa_process_fault(struct cpa_data *cpa, unsigned long vaddr,
1060 int primary)
1061{
82f0712c
BP
1062 if (cpa->pgd)
1063 return populate_pgd(cpa, vaddr);
1064
a1e46212
SS
1065 /*
1066 * Ignore all non primary paths.
1067 */
1068 if (!primary)
1069 return 0;
1070
1071 /*
1072 * Ignore the NULL PTE for kernel identity mapping, as it is expected
1073 * to have holes.
1074 * Also set numpages to '1' indicating that we processed cpa req for
1075 * one virtual address page and its pfn. TBD: numpages can be set based
1076 * on the initial value and the level returned by lookup_address().
1077 */
1078 if (within(vaddr, PAGE_OFFSET,
1079 PAGE_OFFSET + (max_pfn_mapped << PAGE_SHIFT))) {
1080 cpa->numpages = 1;
1081 cpa->pfn = __pa(vaddr) >> PAGE_SHIFT;
1082 return 0;
1083 } else {
1084 WARN(1, KERN_WARNING "CPA: called for zero pte. "
1085 "vaddr = %lx cpa->vaddr = %lx\n", vaddr,
1086 *cpa->vaddr);
1087
1088 return -EFAULT;
1089 }
1090}
1091
c31c7d48 1092static int __change_page_attr(struct cpa_data *cpa, int primary)
9f4c815c 1093{
d75586ad 1094 unsigned long address;
da7bfc50
HH
1095 int do_split, err;
1096 unsigned int level;
c31c7d48 1097 pte_t *kpte, old_pte;
1da177e4 1098
8523acfe
TH
1099 if (cpa->flags & CPA_PAGES_ARRAY) {
1100 struct page *page = cpa->pages[cpa->curpage];
1101 if (unlikely(PageHighMem(page)))
1102 return 0;
1103 address = (unsigned long)page_address(page);
1104 } else if (cpa->flags & CPA_ARRAY)
d75586ad
SL
1105 address = cpa->vaddr[cpa->curpage];
1106 else
1107 address = *cpa->vaddr;
97f99fed 1108repeat:
82f0712c 1109 kpte = _lookup_address_cpa(cpa, address, &level);
1da177e4 1110 if (!kpte)
a1e46212 1111 return __cpa_process_fault(cpa, address, primary);
c31c7d48
TG
1112
1113 old_pte = *kpte;
a1e46212
SS
1114 if (!pte_val(old_pte))
1115 return __cpa_process_fault(cpa, address, primary);
9f4c815c 1116
30551bb3 1117 if (level == PG_LEVEL_4K) {
c31c7d48 1118 pte_t new_pte;
626c2c9d 1119 pgprot_t new_prot = pte_pgprot(old_pte);
c31c7d48 1120 unsigned long pfn = pte_pfn(old_pte);
86f03989 1121
72e458df
TG
1122 pgprot_val(new_prot) &= ~pgprot_val(cpa->mask_clr);
1123 pgprot_val(new_prot) |= pgprot_val(cpa->mask_set);
86f03989 1124
c31c7d48 1125 new_prot = static_protections(new_prot, address, pfn);
86f03989 1126
a8aed3e0
AA
1127 /*
1128 * Set the GLOBAL flags only if the PRESENT flag is
1129 * set otherwise pte_present will return true even on
1130 * a non present pte. The canon_pgprot will clear
1131 * _PAGE_GLOBAL for the ancient hardware that doesn't
1132 * support it.
1133 */
1134 if (pgprot_val(new_prot) & _PAGE_PRESENT)
1135 pgprot_val(new_prot) |= _PAGE_GLOBAL;
1136 else
1137 pgprot_val(new_prot) &= ~_PAGE_GLOBAL;
1138
626c2c9d
AV
1139 /*
1140 * We need to keep the pfn from the existing PTE,
1141 * after all we're only going to change it's attributes
1142 * not the memory it points to
1143 */
c31c7d48
TG
1144 new_pte = pfn_pte(pfn, canon_pgprot(new_prot));
1145 cpa->pfn = pfn;
f4ae5da0
TG
1146 /*
1147 * Do we really change anything ?
1148 */
1149 if (pte_val(old_pte) != pte_val(new_pte)) {
1150 set_pte_atomic(kpte, new_pte);
d75586ad 1151 cpa->flags |= CPA_FLUSHTLB;
f4ae5da0 1152 }
9b5cf48b 1153 cpa->numpages = 1;
65e074df 1154 return 0;
1da177e4 1155 }
65e074df
TG
1156
1157 /*
1158 * Check, whether we can keep the large page intact
1159 * and just change the pte:
1160 */
beaff633 1161 do_split = try_preserve_large_page(kpte, address, cpa);
65e074df
TG
1162 /*
1163 * When the range fits into the existing large page,
9b5cf48b 1164 * return. cp->numpages and cpa->tlbflush have been updated in
65e074df
TG
1165 * try_large_page:
1166 */
87f7f8fe
IM
1167 if (do_split <= 0)
1168 return do_split;
65e074df
TG
1169
1170 /*
1171 * We have to split the large page:
1172 */
82f0712c 1173 err = split_large_page(cpa, kpte, address);
87f7f8fe 1174 if (!err) {
ad5ca55f
SS
1175 /*
1176 * Do a global flush tlb after splitting the large page
1177 * and before we do the actual change page attribute in the PTE.
1178 *
1179 * With out this, we violate the TLB application note, that says
1180 * "The TLBs may contain both ordinary and large-page
1181 * translations for a 4-KByte range of linear addresses. This
1182 * may occur if software modifies the paging structures so that
1183 * the page size used for the address range changes. If the two
1184 * translations differ with respect to page frame or attributes
1185 * (e.g., permissions), processor behavior is undefined and may
1186 * be implementation-specific."
1187 *
1188 * We do this global tlb flush inside the cpa_lock, so that we
1189 * don't allow any other cpu, with stale tlb entries change the
1190 * page attribute in parallel, that also falls into the
1191 * just split large page entry.
1192 */
1193 flush_tlb_all();
87f7f8fe
IM
1194 goto repeat;
1195 }
beaff633 1196
87f7f8fe 1197 return err;
9f4c815c 1198}
1da177e4 1199
c31c7d48
TG
1200static int __change_page_attr_set_clr(struct cpa_data *cpa, int checkalias);
1201
1202static int cpa_process_alias(struct cpa_data *cpa)
1da177e4 1203{
c31c7d48 1204 struct cpa_data alias_cpa;
992f4c1c 1205 unsigned long laddr = (unsigned long)__va(cpa->pfn << PAGE_SHIFT);
e933a73f 1206 unsigned long vaddr;
992f4c1c 1207 int ret;
44af6c41 1208
8eb5779f 1209 if (!pfn_range_is_mapped(cpa->pfn, cpa->pfn + 1))
c31c7d48 1210 return 0;
626c2c9d 1211
f34b439f
TG
1212 /*
1213 * No need to redo, when the primary call touched the direct
1214 * mapping already:
1215 */
8523acfe
TH
1216 if (cpa->flags & CPA_PAGES_ARRAY) {
1217 struct page *page = cpa->pages[cpa->curpage];
1218 if (unlikely(PageHighMem(page)))
1219 return 0;
1220 vaddr = (unsigned long)page_address(page);
1221 } else if (cpa->flags & CPA_ARRAY)
d75586ad
SL
1222 vaddr = cpa->vaddr[cpa->curpage];
1223 else
1224 vaddr = *cpa->vaddr;
1225
1226 if (!(within(vaddr, PAGE_OFFSET,
a1e46212 1227 PAGE_OFFSET + (max_pfn_mapped << PAGE_SHIFT)))) {
44af6c41 1228
f34b439f 1229 alias_cpa = *cpa;
992f4c1c 1230 alias_cpa.vaddr = &laddr;
9ae28475 1231 alias_cpa.flags &= ~(CPA_PAGES_ARRAY | CPA_ARRAY);
d75586ad 1232
f34b439f 1233 ret = __change_page_attr_set_clr(&alias_cpa, 0);
992f4c1c
TH
1234 if (ret)
1235 return ret;
f34b439f 1236 }
44af6c41 1237
44af6c41 1238#ifdef CONFIG_X86_64
488fd995 1239 /*
992f4c1c
TH
1240 * If the primary call didn't touch the high mapping already
1241 * and the physical address is inside the kernel map, we need
0879750f 1242 * to touch the high mapped kernel as well:
488fd995 1243 */
992f4c1c
TH
1244 if (!within(vaddr, (unsigned long)_text, _brk_end) &&
1245 within(cpa->pfn, highmap_start_pfn(), highmap_end_pfn())) {
1246 unsigned long temp_cpa_vaddr = (cpa->pfn << PAGE_SHIFT) +
1247 __START_KERNEL_map - phys_base;
1248 alias_cpa = *cpa;
1249 alias_cpa.vaddr = &temp_cpa_vaddr;
1250 alias_cpa.flags &= ~(CPA_PAGES_ARRAY | CPA_ARRAY);
c31c7d48 1251
992f4c1c
TH
1252 /*
1253 * The high mapping range is imprecise, so ignore the
1254 * return value.
1255 */
1256 __change_page_attr_set_clr(&alias_cpa, 0);
1257 }
488fd995 1258#endif
992f4c1c
TH
1259
1260 return 0;
1da177e4
LT
1261}
1262
c31c7d48 1263static int __change_page_attr_set_clr(struct cpa_data *cpa, int checkalias)
ff31452b 1264{
65e074df 1265 int ret, numpages = cpa->numpages;
ff31452b 1266
65e074df
TG
1267 while (numpages) {
1268 /*
1269 * Store the remaining nr of pages for the large page
1270 * preservation check.
1271 */
9b5cf48b 1272 cpa->numpages = numpages;
d75586ad 1273 /* for array changes, we can't use large page */
9ae28475 1274 if (cpa->flags & (CPA_ARRAY | CPA_PAGES_ARRAY))
d75586ad 1275 cpa->numpages = 1;
c31c7d48 1276
ad5ca55f
SS
1277 if (!debug_pagealloc)
1278 spin_lock(&cpa_lock);
c31c7d48 1279 ret = __change_page_attr(cpa, checkalias);
ad5ca55f
SS
1280 if (!debug_pagealloc)
1281 spin_unlock(&cpa_lock);
ff31452b
TG
1282 if (ret)
1283 return ret;
ff31452b 1284
c31c7d48
TG
1285 if (checkalias) {
1286 ret = cpa_process_alias(cpa);
1287 if (ret)
1288 return ret;
1289 }
1290
65e074df
TG
1291 /*
1292 * Adjust the number of pages with the result of the
1293 * CPA operation. Either a large page has been
1294 * preserved or a single page update happened.
1295 */
9b5cf48b
RW
1296 BUG_ON(cpa->numpages > numpages);
1297 numpages -= cpa->numpages;
9ae28475 1298 if (cpa->flags & (CPA_PAGES_ARRAY | CPA_ARRAY))
d75586ad
SL
1299 cpa->curpage++;
1300 else
1301 *cpa->vaddr += cpa->numpages * PAGE_SIZE;
1302
65e074df 1303 }
ff31452b
TG
1304 return 0;
1305}
1306
d75586ad 1307static int change_page_attr_set_clr(unsigned long *addr, int numpages,
c9caa02c 1308 pgprot_t mask_set, pgprot_t mask_clr,
9ae28475 1309 int force_split, int in_flag,
1310 struct page **pages)
ff31452b 1311{
72e458df 1312 struct cpa_data cpa;
cacf8906 1313 int ret, cache, checkalias;
fa526d0d 1314 unsigned long baddr = 0;
331e4065 1315
82f0712c
BP
1316 memset(&cpa, 0, sizeof(cpa));
1317
331e4065
TG
1318 /*
1319 * Check, if we are requested to change a not supported
1320 * feature:
1321 */
1322 mask_set = canon_pgprot(mask_set);
1323 mask_clr = canon_pgprot(mask_clr);
c9caa02c 1324 if (!pgprot_val(mask_set) && !pgprot_val(mask_clr) && !force_split)
331e4065
TG
1325 return 0;
1326
69b1415e 1327 /* Ensure we are PAGE_SIZE aligned */
9ae28475 1328 if (in_flag & CPA_ARRAY) {
d75586ad
SL
1329 int i;
1330 for (i = 0; i < numpages; i++) {
1331 if (addr[i] & ~PAGE_MASK) {
1332 addr[i] &= PAGE_MASK;
1333 WARN_ON_ONCE(1);
1334 }
1335 }
9ae28475 1336 } else if (!(in_flag & CPA_PAGES_ARRAY)) {
1337 /*
1338 * in_flag of CPA_PAGES_ARRAY implies it is aligned.
1339 * No need to cehck in that case
1340 */
1341 if (*addr & ~PAGE_MASK) {
1342 *addr &= PAGE_MASK;
1343 /*
1344 * People should not be passing in unaligned addresses:
1345 */
1346 WARN_ON_ONCE(1);
1347 }
fa526d0d
JS
1348 /*
1349 * Save address for cache flush. *addr is modified in the call
1350 * to __change_page_attr_set_clr() below.
1351 */
1352 baddr = *addr;
69b1415e
TG
1353 }
1354
5843d9a4
NP
1355 /* Must avoid aliasing mappings in the highmem code */
1356 kmap_flush_unused();
1357
db64fe02
NP
1358 vm_unmap_aliases();
1359
72e458df 1360 cpa.vaddr = addr;
9ae28475 1361 cpa.pages = pages;
72e458df
TG
1362 cpa.numpages = numpages;
1363 cpa.mask_set = mask_set;
1364 cpa.mask_clr = mask_clr;
d75586ad
SL
1365 cpa.flags = 0;
1366 cpa.curpage = 0;
c9caa02c 1367 cpa.force_split = force_split;
72e458df 1368
9ae28475 1369 if (in_flag & (CPA_ARRAY | CPA_PAGES_ARRAY))
1370 cpa.flags |= in_flag;
d75586ad 1371
af96e443
TG
1372 /* No alias checking for _NX bit modifications */
1373 checkalias = (pgprot_val(mask_set) | pgprot_val(mask_clr)) != _PAGE_NX;
1374
1375 ret = __change_page_attr_set_clr(&cpa, checkalias);
ff31452b 1376
f4ae5da0
TG
1377 /*
1378 * Check whether we really changed something:
1379 */
d75586ad 1380 if (!(cpa.flags & CPA_FLUSHTLB))
1ac2f7d5 1381 goto out;
cacf8906 1382
6bb8383b
AK
1383 /*
1384 * No need to flush, when we did not set any of the caching
1385 * attributes:
1386 */
c06814d8 1387 cache = !!pgprot2cachemode(mask_set);
6bb8383b 1388
57a6a46a 1389 /*
b82ad3d3
BP
1390 * On success we use CLFLUSH, when the CPU supports it to
1391 * avoid the WBINVD. If the CPU does not support it and in the
f026cfa8 1392 * error case we fall back to cpa_flush_all (which uses
b82ad3d3 1393 * WBINVD):
57a6a46a 1394 */
f026cfa8 1395 if (!ret && cpu_has_clflush) {
9ae28475 1396 if (cpa.flags & (CPA_PAGES_ARRAY | CPA_ARRAY)) {
1397 cpa_flush_array(addr, numpages, cache,
1398 cpa.flags, pages);
1399 } else
fa526d0d 1400 cpa_flush_range(baddr, numpages, cache);
d75586ad 1401 } else
6bb8383b 1402 cpa_flush_all(cache);
cacf8906 1403
76ebd054 1404out:
ff31452b
TG
1405 return ret;
1406}
1407
d75586ad
SL
1408static inline int change_page_attr_set(unsigned long *addr, int numpages,
1409 pgprot_t mask, int array)
75cbade8 1410{
d75586ad 1411 return change_page_attr_set_clr(addr, numpages, mask, __pgprot(0), 0,
9ae28475 1412 (array ? CPA_ARRAY : 0), NULL);
75cbade8
AV
1413}
1414
d75586ad
SL
1415static inline int change_page_attr_clear(unsigned long *addr, int numpages,
1416 pgprot_t mask, int array)
72932c7a 1417{
d75586ad 1418 return change_page_attr_set_clr(addr, numpages, __pgprot(0), mask, 0,
9ae28475 1419 (array ? CPA_ARRAY : 0), NULL);
72932c7a
TG
1420}
1421
0f350755 1422static inline int cpa_set_pages_array(struct page **pages, int numpages,
1423 pgprot_t mask)
1424{
1425 return change_page_attr_set_clr(NULL, numpages, mask, __pgprot(0), 0,
1426 CPA_PAGES_ARRAY, pages);
1427}
1428
1429static inline int cpa_clear_pages_array(struct page **pages, int numpages,
1430 pgprot_t mask)
1431{
1432 return change_page_attr_set_clr(NULL, numpages, __pgprot(0), mask, 0,
1433 CPA_PAGES_ARRAY, pages);
1434}
1435
1219333d 1436int _set_memory_uc(unsigned long addr, int numpages)
72932c7a 1437{
de33c442
SS
1438 /*
1439 * for now UC MINUS. see comments in ioremap_nocache()
1440 */
d75586ad 1441 return change_page_attr_set(&addr, numpages,
c06814d8
JG
1442 cachemode2pgprot(_PAGE_CACHE_MODE_UC_MINUS),
1443 0);
75cbade8 1444}
1219333d 1445
1446int set_memory_uc(unsigned long addr, int numpages)
1447{
9fa3ab39 1448 int ret;
1449
de33c442
SS
1450 /*
1451 * for now UC MINUS. see comments in ioremap_nocache()
1452 */
9fa3ab39 1453 ret = reserve_memtype(__pa(addr), __pa(addr) + numpages * PAGE_SIZE,
e00c8cc9 1454 _PAGE_CACHE_MODE_UC_MINUS, NULL);
9fa3ab39 1455 if (ret)
1456 goto out_err;
1457
1458 ret = _set_memory_uc(addr, numpages);
1459 if (ret)
1460 goto out_free;
1461
1462 return 0;
1219333d 1463
9fa3ab39 1464out_free:
1465 free_memtype(__pa(addr), __pa(addr) + numpages * PAGE_SIZE);
1466out_err:
1467 return ret;
1219333d 1468}
75cbade8
AV
1469EXPORT_SYMBOL(set_memory_uc);
1470
2d070eff 1471static int _set_memory_array(unsigned long *addr, int addrinarray,
c06814d8 1472 enum page_cache_mode new_type)
d75586ad 1473{
9fa3ab39 1474 int i, j;
1475 int ret;
1476
d75586ad
SL
1477 /*
1478 * for now UC MINUS. see comments in ioremap_nocache()
1479 */
1480 for (i = 0; i < addrinarray; i++) {
9fa3ab39 1481 ret = reserve_memtype(__pa(addr[i]), __pa(addr[i]) + PAGE_SIZE,
e00c8cc9 1482 new_type, NULL);
9fa3ab39 1483 if (ret)
1484 goto out_free;
d75586ad
SL
1485 }
1486
9fa3ab39 1487 ret = change_page_attr_set(addr, addrinarray,
c06814d8
JG
1488 cachemode2pgprot(_PAGE_CACHE_MODE_UC_MINUS),
1489 1);
4f646254 1490
c06814d8 1491 if (!ret && new_type == _PAGE_CACHE_MODE_WC)
4f646254 1492 ret = change_page_attr_set_clr(addr, addrinarray,
c06814d8
JG
1493 cachemode2pgprot(
1494 _PAGE_CACHE_MODE_WC),
4f646254
PN
1495 __pgprot(_PAGE_CACHE_MASK),
1496 0, CPA_ARRAY, NULL);
9fa3ab39 1497 if (ret)
1498 goto out_free;
1499
1500 return 0;
1501
1502out_free:
1503 for (j = 0; j < i; j++)
1504 free_memtype(__pa(addr[j]), __pa(addr[j]) + PAGE_SIZE);
1505
1506 return ret;
d75586ad 1507}
4f646254
PN
1508
1509int set_memory_array_uc(unsigned long *addr, int addrinarray)
1510{
c06814d8 1511 return _set_memory_array(addr, addrinarray, _PAGE_CACHE_MODE_UC_MINUS);
4f646254 1512}
d75586ad
SL
1513EXPORT_SYMBOL(set_memory_array_uc);
1514
4f646254
PN
1515int set_memory_array_wc(unsigned long *addr, int addrinarray)
1516{
c06814d8 1517 return _set_memory_array(addr, addrinarray, _PAGE_CACHE_MODE_WC);
4f646254
PN
1518}
1519EXPORT_SYMBOL(set_memory_array_wc);
1520
ef354af4 1521int _set_memory_wc(unsigned long addr, int numpages)
1522{
3869c4aa 1523 int ret;
bdc6340f
PV
1524 unsigned long addr_copy = addr;
1525
3869c4aa 1526 ret = change_page_attr_set(&addr, numpages,
c06814d8
JG
1527 cachemode2pgprot(_PAGE_CACHE_MODE_UC_MINUS),
1528 0);
3869c4aa 1529 if (!ret) {
bdc6340f 1530 ret = change_page_attr_set_clr(&addr_copy, numpages,
c06814d8
JG
1531 cachemode2pgprot(
1532 _PAGE_CACHE_MODE_WC),
bdc6340f
PV
1533 __pgprot(_PAGE_CACHE_MASK),
1534 0, 0, NULL);
3869c4aa 1535 }
1536 return ret;
ef354af4 1537}
1538
1539int set_memory_wc(unsigned long addr, int numpages)
1540{
9fa3ab39 1541 int ret;
1542
499f8f84 1543 if (!pat_enabled)
ef354af4 1544 return set_memory_uc(addr, numpages);
1545
9fa3ab39 1546 ret = reserve_memtype(__pa(addr), __pa(addr) + numpages * PAGE_SIZE,
e00c8cc9 1547 _PAGE_CACHE_MODE_WC, NULL);
9fa3ab39 1548 if (ret)
1549 goto out_err;
ef354af4 1550
9fa3ab39 1551 ret = _set_memory_wc(addr, numpages);
1552 if (ret)
1553 goto out_free;
1554
1555 return 0;
1556
1557out_free:
1558 free_memtype(__pa(addr), __pa(addr) + numpages * PAGE_SIZE);
1559out_err:
1560 return ret;
ef354af4 1561}
1562EXPORT_SYMBOL(set_memory_wc);
1563
1219333d 1564int _set_memory_wb(unsigned long addr, int numpages)
75cbade8 1565{
c06814d8 1566 /* WB cache mode is hard wired to all cache attribute bits being 0 */
d75586ad
SL
1567 return change_page_attr_clear(&addr, numpages,
1568 __pgprot(_PAGE_CACHE_MASK), 0);
75cbade8 1569}
1219333d 1570
1571int set_memory_wb(unsigned long addr, int numpages)
1572{
9fa3ab39 1573 int ret;
1574
1575 ret = _set_memory_wb(addr, numpages);
1576 if (ret)
1577 return ret;
1578
c15238df 1579 free_memtype(__pa(addr), __pa(addr) + numpages * PAGE_SIZE);
9fa3ab39 1580 return 0;
1219333d 1581}
75cbade8
AV
1582EXPORT_SYMBOL(set_memory_wb);
1583
d75586ad
SL
1584int set_memory_array_wb(unsigned long *addr, int addrinarray)
1585{
1586 int i;
a5593e0b 1587 int ret;
1588
c06814d8 1589 /* WB cache mode is hard wired to all cache attribute bits being 0 */
a5593e0b 1590 ret = change_page_attr_clear(addr, addrinarray,
1591 __pgprot(_PAGE_CACHE_MASK), 1);
9fa3ab39 1592 if (ret)
1593 return ret;
d75586ad 1594
9fa3ab39 1595 for (i = 0; i < addrinarray; i++)
1596 free_memtype(__pa(addr[i]), __pa(addr[i]) + PAGE_SIZE);
c5e147cf 1597
9fa3ab39 1598 return 0;
d75586ad
SL
1599}
1600EXPORT_SYMBOL(set_memory_array_wb);
1601
75cbade8
AV
1602int set_memory_x(unsigned long addr, int numpages)
1603{
583140af
PA
1604 if (!(__supported_pte_mask & _PAGE_NX))
1605 return 0;
1606
d75586ad 1607 return change_page_attr_clear(&addr, numpages, __pgprot(_PAGE_NX), 0);
75cbade8
AV
1608}
1609EXPORT_SYMBOL(set_memory_x);
1610
1611int set_memory_nx(unsigned long addr, int numpages)
1612{
583140af
PA
1613 if (!(__supported_pte_mask & _PAGE_NX))
1614 return 0;
1615
d75586ad 1616 return change_page_attr_set(&addr, numpages, __pgprot(_PAGE_NX), 0);
75cbade8
AV
1617}
1618EXPORT_SYMBOL(set_memory_nx);
1619
1620int set_memory_ro(unsigned long addr, int numpages)
1621{
d75586ad 1622 return change_page_attr_clear(&addr, numpages, __pgprot(_PAGE_RW), 0);
75cbade8 1623}
a03352d2 1624EXPORT_SYMBOL_GPL(set_memory_ro);
75cbade8
AV
1625
1626int set_memory_rw(unsigned long addr, int numpages)
1627{
d75586ad 1628 return change_page_attr_set(&addr, numpages, __pgprot(_PAGE_RW), 0);
75cbade8 1629}
a03352d2 1630EXPORT_SYMBOL_GPL(set_memory_rw);
f62d0f00
IM
1631
1632int set_memory_np(unsigned long addr, int numpages)
1633{
d75586ad 1634 return change_page_attr_clear(&addr, numpages, __pgprot(_PAGE_PRESENT), 0);
f62d0f00 1635}
75cbade8 1636
c9caa02c
AK
1637int set_memory_4k(unsigned long addr, int numpages)
1638{
d75586ad 1639 return change_page_attr_set_clr(&addr, numpages, __pgprot(0),
9ae28475 1640 __pgprot(0), 1, 0, NULL);
c9caa02c
AK
1641}
1642
75cbade8
AV
1643int set_pages_uc(struct page *page, int numpages)
1644{
1645 unsigned long addr = (unsigned long)page_address(page);
75cbade8 1646
d7c8f21a 1647 return set_memory_uc(addr, numpages);
75cbade8
AV
1648}
1649EXPORT_SYMBOL(set_pages_uc);
1650
4f646254 1651static int _set_pages_array(struct page **pages, int addrinarray,
c06814d8 1652 enum page_cache_mode new_type)
0f350755 1653{
1654 unsigned long start;
1655 unsigned long end;
1656 int i;
1657 int free_idx;
4f646254 1658 int ret;
0f350755 1659
1660 for (i = 0; i < addrinarray; i++) {
8523acfe
TH
1661 if (PageHighMem(pages[i]))
1662 continue;
1663 start = page_to_pfn(pages[i]) << PAGE_SHIFT;
0f350755 1664 end = start + PAGE_SIZE;
e00c8cc9 1665 if (reserve_memtype(start, end, new_type, NULL))
0f350755 1666 goto err_out;
1667 }
1668
4f646254 1669 ret = cpa_set_pages_array(pages, addrinarray,
c06814d8
JG
1670 cachemode2pgprot(_PAGE_CACHE_MODE_UC_MINUS));
1671 if (!ret && new_type == _PAGE_CACHE_MODE_WC)
4f646254 1672 ret = change_page_attr_set_clr(NULL, addrinarray,
c06814d8
JG
1673 cachemode2pgprot(
1674 _PAGE_CACHE_MODE_WC),
4f646254
PN
1675 __pgprot(_PAGE_CACHE_MASK),
1676 0, CPA_PAGES_ARRAY, pages);
1677 if (ret)
1678 goto err_out;
1679 return 0; /* Success */
0f350755 1680err_out:
1681 free_idx = i;
1682 for (i = 0; i < free_idx; i++) {
8523acfe
TH
1683 if (PageHighMem(pages[i]))
1684 continue;
1685 start = page_to_pfn(pages[i]) << PAGE_SHIFT;
0f350755 1686 end = start + PAGE_SIZE;
1687 free_memtype(start, end);
1688 }
1689 return -EINVAL;
1690}
4f646254
PN
1691
1692int set_pages_array_uc(struct page **pages, int addrinarray)
1693{
c06814d8 1694 return _set_pages_array(pages, addrinarray, _PAGE_CACHE_MODE_UC_MINUS);
4f646254 1695}
0f350755 1696EXPORT_SYMBOL(set_pages_array_uc);
1697
4f646254
PN
1698int set_pages_array_wc(struct page **pages, int addrinarray)
1699{
c06814d8 1700 return _set_pages_array(pages, addrinarray, _PAGE_CACHE_MODE_WC);
4f646254
PN
1701}
1702EXPORT_SYMBOL(set_pages_array_wc);
1703
75cbade8
AV
1704int set_pages_wb(struct page *page, int numpages)
1705{
1706 unsigned long addr = (unsigned long)page_address(page);
75cbade8 1707
d7c8f21a 1708 return set_memory_wb(addr, numpages);
75cbade8
AV
1709}
1710EXPORT_SYMBOL(set_pages_wb);
1711
0f350755 1712int set_pages_array_wb(struct page **pages, int addrinarray)
1713{
1714 int retval;
1715 unsigned long start;
1716 unsigned long end;
1717 int i;
1718
c06814d8 1719 /* WB cache mode is hard wired to all cache attribute bits being 0 */
0f350755 1720 retval = cpa_clear_pages_array(pages, addrinarray,
1721 __pgprot(_PAGE_CACHE_MASK));
9fa3ab39 1722 if (retval)
1723 return retval;
0f350755 1724
1725 for (i = 0; i < addrinarray; i++) {
8523acfe
TH
1726 if (PageHighMem(pages[i]))
1727 continue;
1728 start = page_to_pfn(pages[i]) << PAGE_SHIFT;
0f350755 1729 end = start + PAGE_SIZE;
1730 free_memtype(start, end);
1731 }
1732
9fa3ab39 1733 return 0;
0f350755 1734}
1735EXPORT_SYMBOL(set_pages_array_wb);
1736
75cbade8
AV
1737int set_pages_x(struct page *page, int numpages)
1738{
1739 unsigned long addr = (unsigned long)page_address(page);
75cbade8 1740
d7c8f21a 1741 return set_memory_x(addr, numpages);
75cbade8
AV
1742}
1743EXPORT_SYMBOL(set_pages_x);
1744
1745int set_pages_nx(struct page *page, int numpages)
1746{
1747 unsigned long addr = (unsigned long)page_address(page);
75cbade8 1748
d7c8f21a 1749 return set_memory_nx(addr, numpages);
75cbade8
AV
1750}
1751EXPORT_SYMBOL(set_pages_nx);
1752
1753int set_pages_ro(struct page *page, int numpages)
1754{
1755 unsigned long addr = (unsigned long)page_address(page);
75cbade8 1756
d7c8f21a 1757 return set_memory_ro(addr, numpages);
75cbade8 1758}
75cbade8
AV
1759
1760int set_pages_rw(struct page *page, int numpages)
1761{
1762 unsigned long addr = (unsigned long)page_address(page);
e81d5dc4 1763
d7c8f21a 1764 return set_memory_rw(addr, numpages);
78c94aba
IM
1765}
1766
1da177e4 1767#ifdef CONFIG_DEBUG_PAGEALLOC
f62d0f00
IM
1768
1769static int __set_pages_p(struct page *page, int numpages)
1770{
d75586ad
SL
1771 unsigned long tempaddr = (unsigned long) page_address(page);
1772 struct cpa_data cpa = { .vaddr = &tempaddr,
82f0712c 1773 .pgd = NULL,
72e458df
TG
1774 .numpages = numpages,
1775 .mask_set = __pgprot(_PAGE_PRESENT | _PAGE_RW),
d75586ad
SL
1776 .mask_clr = __pgprot(0),
1777 .flags = 0};
72932c7a 1778
55121b43
SS
1779 /*
1780 * No alias checking needed for setting present flag. otherwise,
1781 * we may need to break large pages for 64-bit kernel text
1782 * mappings (this adds to complexity if we want to do this from
1783 * atomic context especially). Let's keep it simple!
1784 */
1785 return __change_page_attr_set_clr(&cpa, 0);
f62d0f00
IM
1786}
1787
1788static int __set_pages_np(struct page *page, int numpages)
1789{
d75586ad
SL
1790 unsigned long tempaddr = (unsigned long) page_address(page);
1791 struct cpa_data cpa = { .vaddr = &tempaddr,
82f0712c 1792 .pgd = NULL,
72e458df
TG
1793 .numpages = numpages,
1794 .mask_set = __pgprot(0),
d75586ad
SL
1795 .mask_clr = __pgprot(_PAGE_PRESENT | _PAGE_RW),
1796 .flags = 0};
72932c7a 1797
55121b43
SS
1798 /*
1799 * No alias checking needed for setting not present flag. otherwise,
1800 * we may need to break large pages for 64-bit kernel text
1801 * mappings (this adds to complexity if we want to do this from
1802 * atomic context especially). Let's keep it simple!
1803 */
1804 return __change_page_attr_set_clr(&cpa, 0);
f62d0f00
IM
1805}
1806
1da177e4
LT
1807void kernel_map_pages(struct page *page, int numpages, int enable)
1808{
1809 if (PageHighMem(page))
1810 return;
9f4c815c 1811 if (!enable) {
f9b8404c
IM
1812 debug_check_no_locks_freed(page_address(page),
1813 numpages * PAGE_SIZE);
9f4c815c 1814 }
de5097c2 1815
9f4c815c 1816 /*
f8d8406b 1817 * The return value is ignored as the calls cannot fail.
55121b43
SS
1818 * Large pages for identity mappings are not used at boot time
1819 * and hence no memory allocations during large page split.
1da177e4 1820 */
f62d0f00
IM
1821 if (enable)
1822 __set_pages_p(page, numpages);
1823 else
1824 __set_pages_np(page, numpages);
9f4c815c
IM
1825
1826 /*
e4b71dcf
IM
1827 * We should perform an IPI and flush all tlbs,
1828 * but that can deadlock->flush only current cpu:
1da177e4
LT
1829 */
1830 __flush_tlb_all();
26564600
BO
1831
1832 arch_flush_lazy_mmu_mode();
ee7ae7a1
TG
1833}
1834
8a235efa
RW
1835#ifdef CONFIG_HIBERNATION
1836
1837bool kernel_page_present(struct page *page)
1838{
1839 unsigned int level;
1840 pte_t *pte;
1841
1842 if (PageHighMem(page))
1843 return false;
1844
1845 pte = lookup_address((unsigned long)page_address(page), &level);
1846 return (pte_val(*pte) & _PAGE_PRESENT);
1847}
1848
1849#endif /* CONFIG_HIBERNATION */
1850
1851#endif /* CONFIG_DEBUG_PAGEALLOC */
d1028a15 1852
82f0712c
BP
1853int kernel_map_pages_in_pgd(pgd_t *pgd, u64 pfn, unsigned long address,
1854 unsigned numpages, unsigned long page_flags)
1855{
1856 int retval = -EINVAL;
1857
1858 struct cpa_data cpa = {
1859 .vaddr = &address,
1860 .pfn = pfn,
1861 .pgd = pgd,
1862 .numpages = numpages,
1863 .mask_set = __pgprot(0),
1864 .mask_clr = __pgprot(0),
1865 .flags = 0,
1866 };
1867
1868 if (!(__supported_pte_mask & _PAGE_NX))
1869 goto out;
1870
1871 if (!(page_flags & _PAGE_NX))
1872 cpa.mask_clr = __pgprot(_PAGE_NX);
1873
1874 cpa.mask_set = __pgprot(_PAGE_PRESENT | page_flags);
1875
1876 retval = __change_page_attr_set_clr(&cpa, 0);
1877 __flush_tlb_all();
1878
1879out:
1880 return retval;
1881}
1882
42a54772
BP
1883void kernel_unmap_pages_in_pgd(pgd_t *root, unsigned long address,
1884 unsigned numpages)
1885{
1886 unmap_pgd_range(root, address, address + (numpages << PAGE_SHIFT));
1887}
1888
d1028a15
AV
1889/*
1890 * The testcases use internal knowledge of the implementation that shouldn't
1891 * be exposed to the rest of the kernel. Include these directly here.
1892 */
1893#ifdef CONFIG_CPA_DEBUG
1894#include "pageattr-test.c"
1895#endif