]> git.proxmox.com Git - mirror_ubuntu-artful-kernel.git/blame - arch/x86/mm/pat.c
x86/PAT: Fix Xorg regression on CPUs that don't support PAT
[mirror_ubuntu-artful-kernel.git] / arch / x86 / mm / pat.c
CommitLineData
2e5d9c85 1/*
2 * Handle caching attributes in page tables (PAT)
3 *
4 * Authors: Venkatesh Pallipadi <venkatesh.pallipadi@intel.com>
5 * Suresh B Siddha <suresh.b.siddha@intel.com>
6 *
7 * Loosely based on earlier PAT patchset from Eric Biederman and Andi Kleen.
8 */
9
ad2cde16
IM
10#include <linux/seq_file.h>
11#include <linux/bootmem.h>
12#include <linux/debugfs.h>
9de94dbb 13#include <linux/ioport.h>
2e5d9c85 14#include <linux/kernel.h>
f25748e3 15#include <linux/pfn_t.h>
5a0e3ad6 16#include <linux/slab.h>
ad2cde16 17#include <linux/mm.h>
2e5d9c85 18#include <linux/fs.h>
335ef896 19#include <linux/rbtree.h>
2e5d9c85 20
ad2cde16 21#include <asm/cacheflush.h>
2e5d9c85 22#include <asm/processor.h>
ad2cde16 23#include <asm/tlbflush.h>
fd12a0d6 24#include <asm/x86_init.h>
2e5d9c85 25#include <asm/pgtable.h>
2e5d9c85 26#include <asm/fcntl.h>
66441bd3 27#include <asm/e820/api.h>
2e5d9c85 28#include <asm/mtrr.h>
ad2cde16
IM
29#include <asm/page.h>
30#include <asm/msr.h>
31#include <asm/pat.h>
e7f260a2 32#include <asm/io.h>
2e5d9c85 33
be5a0c12 34#include "pat_internal.h"
bd809af1 35#include "mm_internal.h"
be5a0c12 36
9e76561f
LR
37#undef pr_fmt
38#define pr_fmt(fmt) "" fmt
39
9dac6290
BP
40static bool boot_cpu_done;
41
cb32edf6 42static int __read_mostly __pat_enabled = IS_ENABLED(CONFIG_X86_PAT);
224bb1e5 43static void init_cache_modes(void);
2e5d9c85 44
224bb1e5 45void pat_disable(const char *reason)
2e5d9c85 46{
224bb1e5
TK
47 if (!__pat_enabled)
48 return;
49
50 if (boot_cpu_done) {
51 WARN_ONCE(1, "x86/PAT: PAT cannot be disabled after initialization\n");
52 return;
53 }
54
cb32edf6 55 __pat_enabled = 0;
9e76561f 56 pr_info("x86/PAT: %s\n", reason);
224bb1e5
TK
57
58 init_cache_modes();
2e5d9c85 59}
2e5d9c85 60
be524fb9 61static int __init nopat(char *str)
2e5d9c85 62{
8d4a4300 63 pat_disable("PAT support disabled.");
2e5d9c85 64 return 0;
65}
8d4a4300 66early_param("nopat", nopat);
cb32edf6 67
cbed27cd
MP
68static bool __read_mostly __pat_initialized = false;
69
cb32edf6 70bool pat_enabled(void)
75a04811 71{
cbed27cd 72 return __pat_initialized;
75a04811 73}
fbe7193a 74EXPORT_SYMBOL_GPL(pat_enabled);
77b52b4c 75
be5a0c12 76int pat_debug_enable;
ad2cde16 77
77b52b4c
VP
78static int __init pat_debug_setup(char *str)
79{
be5a0c12 80 pat_debug_enable = 1;
77b52b4c
VP
81 return 0;
82}
83__setup("debugpat", pat_debug_setup);
84
0dbcae88
TG
85#ifdef CONFIG_X86_PAT
86/*
35a5a104
TK
87 * X86 PAT uses page flags arch_1 and uncached together to keep track of
88 * memory type of pages that have backing page struct.
89 *
90 * X86 PAT supports 4 different memory types:
91 * - _PAGE_CACHE_MODE_WB
92 * - _PAGE_CACHE_MODE_WC
93 * - _PAGE_CACHE_MODE_UC_MINUS
94 * - _PAGE_CACHE_MODE_WT
95 *
96 * _PAGE_CACHE_MODE_WB is the default type.
0dbcae88
TG
97 */
98
35a5a104 99#define _PGMT_WB 0
0dbcae88
TG
100#define _PGMT_WC (1UL << PG_arch_1)
101#define _PGMT_UC_MINUS (1UL << PG_uncached)
35a5a104 102#define _PGMT_WT (1UL << PG_uncached | 1UL << PG_arch_1)
0dbcae88
TG
103#define _PGMT_MASK (1UL << PG_uncached | 1UL << PG_arch_1)
104#define _PGMT_CLEAR_MASK (~_PGMT_MASK)
105
106static inline enum page_cache_mode get_page_memtype(struct page *pg)
107{
108 unsigned long pg_flags = pg->flags & _PGMT_MASK;
109
35a5a104
TK
110 if (pg_flags == _PGMT_WB)
111 return _PAGE_CACHE_MODE_WB;
0dbcae88
TG
112 else if (pg_flags == _PGMT_WC)
113 return _PAGE_CACHE_MODE_WC;
114 else if (pg_flags == _PGMT_UC_MINUS)
115 return _PAGE_CACHE_MODE_UC_MINUS;
116 else
35a5a104 117 return _PAGE_CACHE_MODE_WT;
0dbcae88
TG
118}
119
120static inline void set_page_memtype(struct page *pg,
121 enum page_cache_mode memtype)
122{
123 unsigned long memtype_flags;
124 unsigned long old_flags;
125 unsigned long new_flags;
126
127 switch (memtype) {
128 case _PAGE_CACHE_MODE_WC:
129 memtype_flags = _PGMT_WC;
130 break;
131 case _PAGE_CACHE_MODE_UC_MINUS:
132 memtype_flags = _PGMT_UC_MINUS;
133 break;
35a5a104
TK
134 case _PAGE_CACHE_MODE_WT:
135 memtype_flags = _PGMT_WT;
0dbcae88 136 break;
35a5a104 137 case _PAGE_CACHE_MODE_WB:
0dbcae88 138 default:
35a5a104 139 memtype_flags = _PGMT_WB;
0dbcae88
TG
140 break;
141 }
142
143 do {
144 old_flags = pg->flags;
145 new_flags = (old_flags & _PGMT_CLEAR_MASK) | memtype_flags;
146 } while (cmpxchg(&pg->flags, old_flags, new_flags) != old_flags);
147}
148#else
149static inline enum page_cache_mode get_page_memtype(struct page *pg)
150{
151 return -1;
152}
153static inline void set_page_memtype(struct page *pg,
154 enum page_cache_mode memtype)
155{
156}
157#endif
158
2e5d9c85 159enum {
160 PAT_UC = 0, /* uncached */
161 PAT_WC = 1, /* Write combining */
162 PAT_WT = 4, /* Write Through */
163 PAT_WP = 5, /* Write Protected */
164 PAT_WB = 6, /* Write Back (default) */
6a6256f9 165 PAT_UC_MINUS = 7, /* UC, but can be overridden by MTRR */
2e5d9c85 166};
167
bd809af1
JG
168#define CM(c) (_PAGE_CACHE_MODE_ ## c)
169
170static enum page_cache_mode pat_get_cache_mode(unsigned pat_val, char *msg)
171{
172 enum page_cache_mode cache;
173 char *cache_mode;
174
175 switch (pat_val) {
176 case PAT_UC: cache = CM(UC); cache_mode = "UC "; break;
177 case PAT_WC: cache = CM(WC); cache_mode = "WC "; break;
178 case PAT_WT: cache = CM(WT); cache_mode = "WT "; break;
179 case PAT_WP: cache = CM(WP); cache_mode = "WP "; break;
180 case PAT_WB: cache = CM(WB); cache_mode = "WB "; break;
181 case PAT_UC_MINUS: cache = CM(UC_MINUS); cache_mode = "UC- "; break;
182 default: cache = CM(WB); cache_mode = "WB "; break;
183 }
184
185 memcpy(msg, cache_mode, 4);
186
187 return cache;
188}
189
190#undef CM
191
192/*
193 * Update the cache mode to pgprot translation tables according to PAT
194 * configuration.
195 * Using lower indices is preferred, so we start with highest index.
196 */
88ba2811 197static void __init_cache_modes(u64 pat)
bd809af1 198{
bd809af1
JG
199 enum page_cache_mode cache;
200 char pat_msg[33];
9cd25aac 201 int i;
bd809af1 202
bd809af1
JG
203 pat_msg[32] = 0;
204 for (i = 7; i >= 0; i--) {
205 cache = pat_get_cache_mode((pat >> (i * 8)) & 7,
206 pat_msg + 4 * i);
207 update_cache_mode_entry(i, cache);
208 }
9e76561f 209 pr_info("x86/PAT: Configuration [0-7]: %s\n", pat_msg);
bd809af1
JG
210}
211
cd7a4e93 212#define PAT(x, y) ((u64)PAT_ ## y << ((x)*8))
2e5d9c85 213
9dac6290 214static void pat_bsp_init(u64 pat)
2e5d9c85 215{
9cd25aac
BP
216 u64 tmp_pat;
217
d63dcf49 218 if (!boot_cpu_has(X86_FEATURE_PAT)) {
9dac6290
BP
219 pat_disable("PAT not supported by CPU.");
220 return;
221 }
2e5d9c85 222
9cd25aac
BP
223 rdmsrl(MSR_IA32_CR_PAT, tmp_pat);
224 if (!tmp_pat) {
9dac6290 225 pat_disable("PAT MSR is 0, disabled.");
2e5d9c85 226 return;
9dac6290
BP
227 }
228
229 wrmsrl(MSR_IA32_CR_PAT, pat);
cbed27cd 230 __pat_initialized = true;
2e5d9c85 231
02f037d6 232 __init_cache_modes(pat);
9dac6290
BP
233}
234
235static void pat_ap_init(u64 pat)
236{
cbed27cd 237 if (!this_cpu_has(X86_FEATURE_PAT)) {
9dac6290
BP
238 /*
239 * If this happens we are on a secondary CPU, but switched to
240 * PAT on the boot CPU. We have no way to undo PAT.
241 */
242 panic("x86/PAT: PAT enabled, but not supported by secondary CPU\n");
8d4a4300 243 }
2e5d9c85 244
9dac6290
BP
245 wrmsrl(MSR_IA32_CR_PAT, pat);
246}
247
02f037d6 248static void init_cache_modes(void)
9dac6290 249{
02f037d6
TK
250 u64 pat = 0;
251 static int init_cm_done;
9dac6290 252
02f037d6
TK
253 if (init_cm_done)
254 return;
255
256 if (boot_cpu_has(X86_FEATURE_PAT)) {
257 /*
258 * CPU supports PAT. Set PAT table to be consistent with
259 * PAT MSR. This case supports "nopat" boot option, and
260 * virtual machine environments which support PAT without
261 * MTRRs. In specific, Xen has unique setup to PAT MSR.
262 *
263 * If PAT MSR returns 0, it is considered invalid and emulates
264 * as No PAT.
265 */
266 rdmsrl(MSR_IA32_CR_PAT, pat);
267 }
268
269 if (!pat) {
9cd25aac
BP
270 /*
271 * No PAT. Emulate the PAT table that corresponds to the two
02f037d6
TK
272 * cache bits, PWT (Write Through) and PCD (Cache Disable).
273 * This setup is also the same as the BIOS default setup.
9cd25aac 274 *
d79a40ca 275 * PTE encoding:
9cd25aac
BP
276 *
277 * PCD
278 * |PWT PAT
279 * || slot
280 * 00 0 WB : _PAGE_CACHE_MODE_WB
281 * 01 1 WT : _PAGE_CACHE_MODE_WT
282 * 10 2 UC-: _PAGE_CACHE_MODE_UC_MINUS
283 * 11 3 UC : _PAGE_CACHE_MODE_UC
284 *
285 * NOTE: When WC or WP is used, it is redirected to UC- per
286 * the default setup in __cachemode2pte_tbl[].
287 */
288 pat = PAT(0, WB) | PAT(1, WT) | PAT(2, UC_MINUS) | PAT(3, UC) |
289 PAT(4, WB) | PAT(5, WT) | PAT(6, UC_MINUS) | PAT(7, UC);
02f037d6
TK
290 }
291
292 __init_cache_modes(pat);
293
294 init_cm_done = 1;
295}
296
297/**
298 * pat_init - Initialize PAT MSR and PAT table
299 *
300 * This function initializes PAT MSR and PAT table with an OS-defined value
301 * to enable additional cache attributes, WC and WT.
302 *
303 * This function must be called on all CPUs using the specific sequence of
304 * operations defined in Intel SDM. mtrr_rendezvous_handler() provides this
305 * procedure for PAT.
306 */
307void pat_init(void)
308{
309 u64 pat;
310 struct cpuinfo_x86 *c = &boot_cpu_data;
311
cbed27cd 312 if (!__pat_enabled) {
02f037d6
TK
313 init_cache_modes();
314 return;
315 }
d79a40ca 316
02f037d6
TK
317 if ((c->x86_vendor == X86_VENDOR_INTEL) &&
318 (((c->x86 == 0x6) && (c->x86_model <= 0xd)) ||
319 ((c->x86 == 0xf) && (c->x86_model <= 0x6)))) {
9cd25aac 320 /*
d79a40ca
TK
321 * PAT support with the lower four entries. Intel Pentium 2,
322 * 3, M, and 4 are affected by PAT errata, which makes the
323 * upper four entries unusable. To be on the safe side, we don't
324 * use those.
325 *
326 * PTE encoding:
9cd25aac
BP
327 * PAT
328 * |PCD
d79a40ca
TK
329 * ||PWT PAT
330 * ||| slot
331 * 000 0 WB : _PAGE_CACHE_MODE_WB
332 * 001 1 WC : _PAGE_CACHE_MODE_WC
333 * 010 2 UC-: _PAGE_CACHE_MODE_UC_MINUS
334 * 011 3 UC : _PAGE_CACHE_MODE_UC
9cd25aac 335 * PAT bit unused
d79a40ca
TK
336 *
337 * NOTE: When WT or WP is used, it is redirected to UC- per
338 * the default setup in __cachemode2pte_tbl[].
9cd25aac
BP
339 */
340 pat = PAT(0, WB) | PAT(1, WC) | PAT(2, UC_MINUS) | PAT(3, UC) |
341 PAT(4, WB) | PAT(5, WC) | PAT(6, UC_MINUS) | PAT(7, UC);
d79a40ca
TK
342 } else {
343 /*
344 * Full PAT support. We put WT in slot 7 to improve
345 * robustness in the presence of errata that might cause
346 * the high PAT bit to be ignored. This way, a buggy slot 7
347 * access will hit slot 3, and slot 3 is UC, so at worst
348 * we lose performance without causing a correctness issue.
349 * Pentium 4 erratum N46 is an example for such an erratum,
350 * although we try not to use PAT at all on affected CPUs.
351 *
352 * PTE encoding:
353 * PAT
354 * |PCD
355 * ||PWT PAT
356 * ||| slot
357 * 000 0 WB : _PAGE_CACHE_MODE_WB
358 * 001 1 WC : _PAGE_CACHE_MODE_WC
359 * 010 2 UC-: _PAGE_CACHE_MODE_UC_MINUS
360 * 011 3 UC : _PAGE_CACHE_MODE_UC
361 * 100 4 WB : Reserved
362 * 101 5 WC : Reserved
363 * 110 6 UC-: Reserved
364 * 111 7 WT : _PAGE_CACHE_MODE_WT
365 *
366 * The reserved slots are unused, but mapped to their
367 * corresponding types in the presence of PAT errata.
368 */
369 pat = PAT(0, WB) | PAT(1, WC) | PAT(2, UC_MINUS) | PAT(3, UC) |
370 PAT(4, WB) | PAT(5, WC) | PAT(6, UC_MINUS) | PAT(7, WT);
9cd25aac 371 }
2e5d9c85 372
9dac6290
BP
373 if (!boot_cpu_done) {
374 pat_bsp_init(pat);
375 boot_cpu_done = true;
376 } else {
377 pat_ap_init(pat);
9d34cfdf 378 }
2e5d9c85 379}
380
381#undef PAT
382
9e41a49a 383static DEFINE_SPINLOCK(memtype_lock); /* protects memtype accesses */
335ef896 384
2e5d9c85 385/*
386 * Does intersection of PAT memory type and MTRR memory type and returns
387 * the resulting memory type as PAT understands it.
388 * (Type in pat and mtrr will not have same value)
389 * The intersection is based on "Effective Memory Type" tables in IA-32
390 * SDM vol 3a
391 */
e00c8cc9
JG
392static unsigned long pat_x_mtrr_type(u64 start, u64 end,
393 enum page_cache_mode req_type)
2e5d9c85 394{
c26421d0
VP
395 /*
396 * Look for MTRR hint to get the effective type in case where PAT
397 * request is for WB.
398 */
e00c8cc9 399 if (req_type == _PAGE_CACHE_MODE_WB) {
b73522e0 400 u8 mtrr_type, uniform;
dd0c7c49 401
b73522e0 402 mtrr_type = mtrr_type_lookup(start, end, &uniform);
b6ff32d9 403 if (mtrr_type != MTRR_TYPE_WRBACK)
e00c8cc9 404 return _PAGE_CACHE_MODE_UC_MINUS;
b6ff32d9 405
e00c8cc9 406 return _PAGE_CACHE_MODE_WB;
dd0c7c49
AH
407 }
408
409 return req_type;
2e5d9c85 410}
411
fa83523f
JD
412struct pagerange_state {
413 unsigned long cur_pfn;
414 int ram;
415 int not_ram;
416};
417
418static int
419pagerange_is_ram_callback(unsigned long initial_pfn, unsigned long total_nr_pages, void *arg)
420{
421 struct pagerange_state *state = arg;
422
423 state->not_ram |= initial_pfn > state->cur_pfn;
424 state->ram |= total_nr_pages > 0;
425 state->cur_pfn = initial_pfn + total_nr_pages;
426
427 return state->ram && state->not_ram;
428}
429
3709c857 430static int pat_pagerange_is_ram(resource_size_t start, resource_size_t end)
be03d9e8 431{
fa83523f
JD
432 int ret = 0;
433 unsigned long start_pfn = start >> PAGE_SHIFT;
434 unsigned long end_pfn = (end + PAGE_SIZE - 1) >> PAGE_SHIFT;
435 struct pagerange_state state = {start_pfn, 0, 0};
436
437 /*
438 * For legacy reasons, physical address range in the legacy ISA
439 * region is tracked as non-RAM. This will allow users of
440 * /dev/mem to map portions of legacy ISA region, even when
441 * some of those portions are listed(or not even listed) with
442 * different e820 types(RAM/reserved/..)
443 */
444 if (start_pfn < ISA_END_ADDRESS >> PAGE_SHIFT)
445 start_pfn = ISA_END_ADDRESS >> PAGE_SHIFT;
446
447 if (start_pfn < end_pfn) {
448 ret = walk_system_ram_range(start_pfn, end_pfn - start_pfn,
449 &state, pagerange_is_ram_callback);
be03d9e8
SS
450 }
451
fa83523f 452 return (ret > 0) ? -1 : (state.ram ? 1 : 0);
be03d9e8
SS
453}
454
9542ada8 455/*
f5841740 456 * For RAM pages, we use page flags to mark the pages with appropriate type.
35a5a104
TK
457 * The page flags are limited to four types, WB (default), WC, WT and UC-.
458 * WP request fails with -EINVAL, and UC gets redirected to UC-. Setting
459 * a new memory type is only allowed for a page mapped with the default WB
460 * type.
0d69bdff
TK
461 *
462 * Here we do two passes:
463 * - Find the memtype of all the pages in the range, look for any conflicts.
464 * - In case of no conflicts, set the new memtype for pages in the range.
9542ada8 465 */
e00c8cc9
JG
466static int reserve_ram_pages_type(u64 start, u64 end,
467 enum page_cache_mode req_type,
468 enum page_cache_mode *new_type)
9542ada8
SS
469{
470 struct page *page;
f5841740
VP
471 u64 pfn;
472
35a5a104 473 if (req_type == _PAGE_CACHE_MODE_WP) {
0d69bdff
TK
474 if (new_type)
475 *new_type = _PAGE_CACHE_MODE_UC_MINUS;
476 return -EINVAL;
477 }
478
e00c8cc9 479 if (req_type == _PAGE_CACHE_MODE_UC) {
f5841740
VP
480 /* We do not support strong UC */
481 WARN_ON_ONCE(1);
e00c8cc9 482 req_type = _PAGE_CACHE_MODE_UC_MINUS;
f5841740 483 }
9542ada8
SS
484
485 for (pfn = (start >> PAGE_SHIFT); pfn < (end >> PAGE_SHIFT); ++pfn) {
e00c8cc9 486 enum page_cache_mode type;
9542ada8 487
f5841740
VP
488 page = pfn_to_page(pfn);
489 type = get_page_memtype(page);
35a5a104 490 if (type != _PAGE_CACHE_MODE_WB) {
9e76561f 491 pr_info("x86/PAT: reserve_ram_pages_type failed [mem %#010Lx-%#010Lx], track 0x%x, req 0x%x\n",
365811d6 492 start, end - 1, type, req_type);
f5841740
VP
493 if (new_type)
494 *new_type = type;
495
496 return -EBUSY;
497 }
9542ada8 498 }
9542ada8 499
f5841740
VP
500 if (new_type)
501 *new_type = req_type;
502
503 for (pfn = (start >> PAGE_SHIFT); pfn < (end >> PAGE_SHIFT); ++pfn) {
9542ada8 504 page = pfn_to_page(pfn);
f5841740 505 set_page_memtype(page, req_type);
9542ada8 506 }
f5841740 507 return 0;
9542ada8
SS
508}
509
510static int free_ram_pages_type(u64 start, u64 end)
511{
512 struct page *page;
f5841740 513 u64 pfn;
9542ada8
SS
514
515 for (pfn = (start >> PAGE_SHIFT); pfn < (end >> PAGE_SHIFT); ++pfn) {
516 page = pfn_to_page(pfn);
35a5a104 517 set_page_memtype(page, _PAGE_CACHE_MODE_WB);
9542ada8
SS
518 }
519 return 0;
9542ada8
SS
520}
521
e7f260a2 522/*
523 * req_type typically has one of the:
e00c8cc9
JG
524 * - _PAGE_CACHE_MODE_WB
525 * - _PAGE_CACHE_MODE_WC
526 * - _PAGE_CACHE_MODE_UC_MINUS
527 * - _PAGE_CACHE_MODE_UC
0d69bdff 528 * - _PAGE_CACHE_MODE_WT
e7f260a2 529 *
ac97991e
AH
530 * If new_type is NULL, function will return an error if it cannot reserve the
531 * region with req_type. If new_type is non-NULL, function will return
532 * available type in new_type in case of no error. In case of any error
e7f260a2 533 * it will return a negative return value.
534 */
e00c8cc9
JG
535int reserve_memtype(u64 start, u64 end, enum page_cache_mode req_type,
536 enum page_cache_mode *new_type)
2e5d9c85 537{
be5a0c12 538 struct memtype *new;
e00c8cc9 539 enum page_cache_mode actual_type;
9542ada8 540 int is_range_ram;
ad2cde16 541 int err = 0;
2e5d9c85 542
ad2cde16 543 BUG_ON(start >= end); /* end is exclusive */
69e26be9 544
cb32edf6 545 if (!pat_enabled()) {
e7f260a2 546 /* This is identical to page table setting without PAT */
7202fdb1
BP
547 if (new_type)
548 *new_type = req_type;
2e5d9c85 549 return 0;
550 }
551
552 /* Low ISA region is always mapped WB in page table. No need to track */
8a271389 553 if (x86_platform.is_untracked_pat_range(start, end)) {
ac97991e 554 if (new_type)
e00c8cc9 555 *new_type = _PAGE_CACHE_MODE_WB;
2e5d9c85 556 return 0;
557 }
558
b6ff32d9
SS
559 /*
560 * Call mtrr_lookup to get the type hint. This is an
561 * optimization for /dev/mem mmap'ers into WB memory (BIOS
562 * tools and ACPI tools). Use WB request for WB memory and use
563 * UC_MINUS otherwise.
564 */
e00c8cc9 565 actual_type = pat_x_mtrr_type(start, end, req_type);
2e5d9c85 566
95971342
SS
567 if (new_type)
568 *new_type = actual_type;
569
be03d9e8 570 is_range_ram = pat_pagerange_is_ram(start, end);
f5841740
VP
571 if (is_range_ram == 1) {
572
f5841740 573 err = reserve_ram_pages_type(start, end, req_type, new_type);
f5841740
VP
574
575 return err;
576 } else if (is_range_ram < 0) {
9542ada8 577 return -EINVAL;
f5841740 578 }
9542ada8 579
6a4f3b52 580 new = kzalloc(sizeof(struct memtype), GFP_KERNEL);
ac97991e 581 if (!new)
2e5d9c85 582 return -ENOMEM;
583
ad2cde16
IM
584 new->start = start;
585 new->end = end;
586 new->type = actual_type;
2e5d9c85 587
2e5d9c85 588 spin_lock(&memtype_lock);
589
9e41a49a 590 err = rbt_memtype_check_insert(new, new_type);
2e5d9c85 591 if (err) {
9e76561f
LR
592 pr_info("x86/PAT: reserve_memtype failed [mem %#010Lx-%#010Lx], track %s, req %s\n",
593 start, end - 1,
594 cattr_name(new->type), cattr_name(req_type));
ac97991e 595 kfree(new);
2e5d9c85 596 spin_unlock(&memtype_lock);
ad2cde16 597
2e5d9c85 598 return err;
599 }
600
2e5d9c85 601 spin_unlock(&memtype_lock);
3e9c83b3 602
365811d6
BH
603 dprintk("reserve_memtype added [mem %#010Lx-%#010Lx], track %s, req %s, ret %s\n",
604 start, end - 1, cattr_name(new->type), cattr_name(req_type),
3e9c83b3
AH
605 new_type ? cattr_name(*new_type) : "-");
606
2e5d9c85 607 return err;
608}
609
610int free_memtype(u64 start, u64 end)
611{
2e5d9c85 612 int err = -EINVAL;
9542ada8 613 int is_range_ram;
20413f27 614 struct memtype *entry;
2e5d9c85 615
cb32edf6 616 if (!pat_enabled())
2e5d9c85 617 return 0;
2e5d9c85 618
619 /* Low ISA region is always mapped WB. No need to track */
8a271389 620 if (x86_platform.is_untracked_pat_range(start, end))
2e5d9c85 621 return 0;
2e5d9c85 622
be03d9e8 623 is_range_ram = pat_pagerange_is_ram(start, end);
f5841740
VP
624 if (is_range_ram == 1) {
625
f5841740 626 err = free_ram_pages_type(start, end);
f5841740
VP
627
628 return err;
629 } else if (is_range_ram < 0) {
9542ada8 630 return -EINVAL;
f5841740 631 }
9542ada8 632
2e5d9c85 633 spin_lock(&memtype_lock);
20413f27 634 entry = rbt_memtype_erase(start, end);
2e5d9c85 635 spin_unlock(&memtype_lock);
636
2039e6ac 637 if (IS_ERR(entry)) {
9e76561f
LR
638 pr_info("x86/PAT: %s:%d freeing invalid memtype [mem %#010Lx-%#010Lx]\n",
639 current->comm, current->pid, start, end - 1);
20413f27 640 return -EINVAL;
2e5d9c85 641 }
6997ab49 642
20413f27
XF
643 kfree(entry);
644
365811d6 645 dprintk("free_memtype request [mem %#010Lx-%#010Lx]\n", start, end - 1);
ad2cde16 646
20413f27 647 return 0;
2e5d9c85 648}
649
f0970c13 650
637b86e7
VP
651/**
652 * lookup_memtype - Looksup the memory type for a physical address
653 * @paddr: physical address of which memory type needs to be looked up
654 *
655 * Only to be called when PAT is enabled
656 *
2a374698 657 * Returns _PAGE_CACHE_MODE_WB, _PAGE_CACHE_MODE_WC, _PAGE_CACHE_MODE_UC_MINUS
35a5a104 658 * or _PAGE_CACHE_MODE_WT.
637b86e7 659 */
2a374698 660static enum page_cache_mode lookup_memtype(u64 paddr)
637b86e7 661{
2a374698 662 enum page_cache_mode rettype = _PAGE_CACHE_MODE_WB;
637b86e7
VP
663 struct memtype *entry;
664
8a271389 665 if (x86_platform.is_untracked_pat_range(paddr, paddr + PAGE_SIZE))
637b86e7
VP
666 return rettype;
667
668 if (pat_pagerange_is_ram(paddr, paddr + PAGE_SIZE)) {
669 struct page *page;
637b86e7 670
35a5a104
TK
671 page = pfn_to_page(paddr >> PAGE_SHIFT);
672 return get_page_memtype(page);
637b86e7
VP
673 }
674
675 spin_lock(&memtype_lock);
676
9e41a49a 677 entry = rbt_memtype_lookup(paddr);
637b86e7
VP
678 if (entry != NULL)
679 rettype = entry->type;
680 else
2a374698 681 rettype = _PAGE_CACHE_MODE_UC_MINUS;
637b86e7
VP
682
683 spin_unlock(&memtype_lock);
684 return rettype;
685}
686
9fd126bc
VP
687/**
688 * io_reserve_memtype - Request a memory type mapping for a region of memory
689 * @start: start (physical address) of the region
690 * @end: end (physical address) of the region
691 * @type: A pointer to memtype, with requested type. On success, requested
692 * or any other compatible type that was available for the region is returned
693 *
694 * On success, returns 0
695 * On failure, returns non-zero
696 */
697int io_reserve_memtype(resource_size_t start, resource_size_t end,
49a3b3cb 698 enum page_cache_mode *type)
9fd126bc 699{
b855192c 700 resource_size_t size = end - start;
49a3b3cb
JG
701 enum page_cache_mode req_type = *type;
702 enum page_cache_mode new_type;
9fd126bc
VP
703 int ret;
704
b855192c 705 WARN_ON_ONCE(iomem_map_sanity_check(start, size));
9fd126bc
VP
706
707 ret = reserve_memtype(start, end, req_type, &new_type);
708 if (ret)
709 goto out_err;
710
b855192c 711 if (!is_new_memtype_allowed(start, size, req_type, new_type))
9fd126bc
VP
712 goto out_free;
713
b855192c 714 if (kernel_map_sync_memtype(start, size, new_type) < 0)
9fd126bc
VP
715 goto out_free;
716
717 *type = new_type;
718 return 0;
719
720out_free:
721 free_memtype(start, end);
722 ret = -EBUSY;
723out_err:
724 return ret;
725}
726
727/**
728 * io_free_memtype - Release a memory type mapping for a region of memory
729 * @start: start (physical address) of the region
730 * @end: end (physical address) of the region
731 */
732void io_free_memtype(resource_size_t start, resource_size_t end)
733{
734 free_memtype(start, end);
735}
736
8ef42276
DA
737int arch_io_reserve_memtype_wc(resource_size_t start, resource_size_t size)
738{
739 enum page_cache_mode type = _PAGE_CACHE_MODE_WC;
740
741 return io_reserve_memtype(start, start + size, &type);
742}
743EXPORT_SYMBOL(arch_io_reserve_memtype_wc);
744
745void arch_io_free_memtype_wc(resource_size_t start, resource_size_t size)
746{
747 io_free_memtype(start, start + size);
748}
749EXPORT_SYMBOL(arch_io_free_memtype_wc);
750
f0970c13 751pgprot_t phys_mem_access_prot(struct file *file, unsigned long pfn,
752 unsigned long size, pgprot_t vma_prot)
753{
754 return vma_prot;
755}
756
d092633b 757#ifdef CONFIG_STRICT_DEVMEM
1f40a8bf 758/* This check is done in drivers/char/mem.c in case of STRICT_DEVMEM */
0124cecf
VP
759static inline int range_is_allowed(unsigned long pfn, unsigned long size)
760{
761 return 1;
762}
763#else
9e41bff2 764/* This check is needed to avoid cache aliasing when PAT is enabled */
0124cecf
VP
765static inline int range_is_allowed(unsigned long pfn, unsigned long size)
766{
767 u64 from = ((u64)pfn) << PAGE_SHIFT;
768 u64 to = from + size;
769 u64 cursor = from;
770
cb32edf6 771 if (!pat_enabled())
9e41bff2
RT
772 return 1;
773
0124cecf 774 while (cursor < to) {
39380b80 775 if (!devmem_is_allowed(pfn))
0124cecf 776 return 0;
0124cecf
VP
777 cursor += PAGE_SIZE;
778 pfn++;
779 }
780 return 1;
781}
d092633b 782#endif /* CONFIG_STRICT_DEVMEM */
0124cecf 783
f0970c13 784int phys_mem_access_prot_allowed(struct file *file, unsigned long pfn,
785 unsigned long size, pgprot_t *vma_prot)
786{
e00c8cc9 787 enum page_cache_mode pcm = _PAGE_CACHE_MODE_WB;
f0970c13 788
0124cecf
VP
789 if (!range_is_allowed(pfn, size))
790 return 0;
791
6b2f3d1f 792 if (file->f_flags & O_DSYNC)
e00c8cc9 793 pcm = _PAGE_CACHE_MODE_UC_MINUS;
f0970c13 794
e7f260a2 795 *vma_prot = __pgprot((pgprot_val(*vma_prot) & ~_PAGE_CACHE_MASK) |
e00c8cc9 796 cachemode2protval(pcm));
f0970c13 797 return 1;
798}
e7f260a2 799
7880f746
VP
800/*
801 * Change the memory type for the physial address range in kernel identity
802 * mapping space if that range is a part of identity map.
803 */
b14097bd
JG
804int kernel_map_sync_memtype(u64 base, unsigned long size,
805 enum page_cache_mode pcm)
7880f746
VP
806{
807 unsigned long id_sz;
808
a25b9316 809 if (base > __pa(high_memory-1))
7880f746
VP
810 return 0;
811
60f583d5
DH
812 /*
813 * some areas in the middle of the kernel identity range
814 * are not mapped, like the PCI space.
815 */
816 if (!page_is_ram(base >> PAGE_SHIFT))
817 return 0;
818
a25b9316 819 id_sz = (__pa(high_memory-1) <= base + size) ?
7880f746
VP
820 __pa(high_memory) - base :
821 size;
822
b14097bd 823 if (ioremap_change_attr((unsigned long)__va(base), id_sz, pcm) < 0) {
9e76561f 824 pr_info("x86/PAT: %s:%d ioremap_change_attr failed %s for [mem %#010Lx-%#010Lx]\n",
7880f746 825 current->comm, current->pid,
e00c8cc9 826 cattr_name(pcm),
365811d6 827 base, (unsigned long long)(base + size-1));
7880f746
VP
828 return -EINVAL;
829 }
830 return 0;
831}
832
5899329b 833/*
834 * Internal interface to reserve a range of physical memory with prot.
835 * Reserved non RAM regions only and after successful reserve_memtype,
836 * this func also keeps identity mapping (if any) in sync with this new prot.
837 */
cdecff68 838static int reserve_pfn_range(u64 paddr, unsigned long size, pgprot_t *vma_prot,
839 int strict_prot)
5899329b 840{
841 int is_ram = 0;
7880f746 842 int ret;
e00c8cc9
JG
843 enum page_cache_mode want_pcm = pgprot2cachemode(*vma_prot);
844 enum page_cache_mode pcm = want_pcm;
5899329b 845
be03d9e8 846 is_ram = pat_pagerange_is_ram(paddr, paddr + size);
5899329b 847
be03d9e8 848 /*
d886c73c
VP
849 * reserve_pfn_range() for RAM pages. We do not refcount to keep
850 * track of number of mappings of RAM pages. We can assert that
851 * the type requested matches the type of first page in the range.
be03d9e8 852 */
d886c73c 853 if (is_ram) {
cb32edf6 854 if (!pat_enabled())
d886c73c
VP
855 return 0;
856
e00c8cc9
JG
857 pcm = lookup_memtype(paddr);
858 if (want_pcm != pcm) {
9e76561f 859 pr_warn("x86/PAT: %s:%d map pfn RAM range req %s for [mem %#010Lx-%#010Lx], got %s\n",
d886c73c 860 current->comm, current->pid,
e00c8cc9 861 cattr_name(want_pcm),
d886c73c 862 (unsigned long long)paddr,
365811d6 863 (unsigned long long)(paddr + size - 1),
e00c8cc9 864 cattr_name(pcm));
d886c73c 865 *vma_prot = __pgprot((pgprot_val(*vma_prot) &
e00c8cc9
JG
866 (~_PAGE_CACHE_MASK)) |
867 cachemode2protval(pcm));
d886c73c 868 }
4bb9c5c0 869 return 0;
d886c73c 870 }
5899329b 871
e00c8cc9 872 ret = reserve_memtype(paddr, paddr + size, want_pcm, &pcm);
5899329b 873 if (ret)
874 return ret;
875
e00c8cc9 876 if (pcm != want_pcm) {
1adcaafe 877 if (strict_prot ||
e00c8cc9 878 !is_new_memtype_allowed(paddr, size, want_pcm, pcm)) {
cdecff68 879 free_memtype(paddr, paddr + size);
9e76561f
LR
880 pr_err("x86/PAT: %s:%d map pfn expected mapping type %s for [mem %#010Lx-%#010Lx], got %s\n",
881 current->comm, current->pid,
882 cattr_name(want_pcm),
883 (unsigned long long)paddr,
884 (unsigned long long)(paddr + size - 1),
885 cattr_name(pcm));
cdecff68 886 return -EINVAL;
887 }
888 /*
889 * We allow returning different type than the one requested in
890 * non strict case.
891 */
892 *vma_prot = __pgprot((pgprot_val(*vma_prot) &
893 (~_PAGE_CACHE_MASK)) |
e00c8cc9 894 cachemode2protval(pcm));
5899329b 895 }
896
e00c8cc9 897 if (kernel_map_sync_memtype(paddr, size, pcm) < 0) {
5899329b 898 free_memtype(paddr, paddr + size);
5899329b 899 return -EINVAL;
900 }
901 return 0;
902}
903
904/*
905 * Internal interface to free a range of physical memory.
906 * Frees non RAM regions only.
907 */
908static void free_pfn_range(u64 paddr, unsigned long size)
909{
910 int is_ram;
911
be03d9e8 912 is_ram = pat_pagerange_is_ram(paddr, paddr + size);
5899329b 913 if (is_ram == 0)
914 free_memtype(paddr, paddr + size);
915}
916
917/*
5180da41 918 * track_pfn_copy is called when vma that is covering the pfnmap gets
5899329b 919 * copied through copy_page_range().
920 *
921 * If the vma has a linear pfn mapping for the entire range, we get the prot
922 * from pte and reserve the entire vma range with single reserve_pfn_range call.
5899329b 923 */
5180da41 924int track_pfn_copy(struct vm_area_struct *vma)
5899329b 925{
c1c15b65 926 resource_size_t paddr;
982d789a 927 unsigned long prot;
4b065046 928 unsigned long vma_size = vma->vm_end - vma->vm_start;
cdecff68 929 pgprot_t pgprot;
5899329b 930
b3b9c293 931 if (vma->vm_flags & VM_PAT) {
5899329b 932 /*
982d789a 933 * reserve the whole chunk covered by vma. We need the
934 * starting address and protection from pte.
5899329b 935 */
4b065046 936 if (follow_phys(vma, vma->vm_start, 0, &prot, &paddr)) {
5899329b 937 WARN_ON_ONCE(1);
982d789a 938 return -EINVAL;
5899329b 939 }
cdecff68 940 pgprot = __pgprot(prot);
941 return reserve_pfn_range(paddr, vma_size, &pgprot, 1);
5899329b 942 }
943
5899329b 944 return 0;
5899329b 945}
946
947/*
9049771f
DW
948 * prot is passed in as a parameter for the new mapping. If the vma has
949 * a linear pfn mapping for the entire range, or no vma is provided,
950 * reserve the entire pfn + size range with single reserve_pfn_range
951 * call.
5899329b 952 */
5180da41 953int track_pfn_remap(struct vm_area_struct *vma, pgprot_t *prot,
b3b9c293 954 unsigned long pfn, unsigned long addr, unsigned long size)
5899329b 955{
b1a86e15 956 resource_size_t paddr = (resource_size_t)pfn << PAGE_SHIFT;
2a374698 957 enum page_cache_mode pcm;
5899329b 958
b1a86e15 959 /* reserve the whole chunk starting from paddr */
9049771f
DW
960 if (!vma || (addr == vma->vm_start
961 && size == (vma->vm_end - vma->vm_start))) {
b3b9c293
KK
962 int ret;
963
964 ret = reserve_pfn_range(paddr, size, prot, 0);
9049771f 965 if (ret == 0 && vma)
b3b9c293
KK
966 vma->vm_flags |= VM_PAT;
967 return ret;
968 }
5899329b 969
cb32edf6 970 if (!pat_enabled())
10876376
VP
971 return 0;
972
5180da41
SS
973 /*
974 * For anything smaller than the vma size we set prot based on the
975 * lookup.
976 */
2a374698 977 pcm = lookup_memtype(paddr);
5180da41
SS
978
979 /* Check memtype for the remaining pages */
980 while (size > PAGE_SIZE) {
981 size -= PAGE_SIZE;
982 paddr += PAGE_SIZE;
2a374698 983 if (pcm != lookup_memtype(paddr))
5180da41
SS
984 return -EINVAL;
985 }
986
dd7b6847 987 *prot = __pgprot((pgprot_val(*prot) & (~_PAGE_CACHE_MASK)) |
2a374698 988 cachemode2protval(pcm));
5180da41
SS
989
990 return 0;
991}
992
308a047c 993void track_pfn_insert(struct vm_area_struct *vma, pgprot_t *prot, pfn_t pfn)
5180da41 994{
2a374698 995 enum page_cache_mode pcm;
5180da41 996
cb32edf6 997 if (!pat_enabled())
308a047c 998 return;
5180da41
SS
999
1000 /* Set prot based on lookup */
f25748e3 1001 pcm = lookup_memtype(pfn_t_to_phys(pfn));
dd7b6847 1002 *prot = __pgprot((pgprot_val(*prot) & (~_PAGE_CACHE_MASK)) |
2a374698 1003 cachemode2protval(pcm));
5899329b 1004}
1005
1006/*
5180da41 1007 * untrack_pfn is called while unmapping a pfnmap for a region.
5899329b 1008 * untrack can be called for a specific region indicated by pfn and size or
b1a86e15 1009 * can be for the entire vma (in which case pfn, size are zero).
5899329b 1010 */
5180da41
SS
1011void untrack_pfn(struct vm_area_struct *vma, unsigned long pfn,
1012 unsigned long size)
5899329b 1013{
c1c15b65 1014 resource_size_t paddr;
b1a86e15 1015 unsigned long prot;
5899329b 1016
9049771f 1017 if (vma && !(vma->vm_flags & VM_PAT))
5899329b 1018 return;
b1a86e15
SS
1019
1020 /* free the chunk starting from pfn or the whole chunk */
1021 paddr = (resource_size_t)pfn << PAGE_SHIFT;
1022 if (!paddr && !size) {
1023 if (follow_phys(vma, vma->vm_start, 0, &prot, &paddr)) {
1024 WARN_ON_ONCE(1);
1025 return;
1026 }
1027
1028 size = vma->vm_end - vma->vm_start;
5899329b 1029 }
b1a86e15 1030 free_pfn_range(paddr, size);
9049771f
DW
1031 if (vma)
1032 vma->vm_flags &= ~VM_PAT;
5899329b 1033}
1034
d9fe4fab
TK
1035/*
1036 * untrack_pfn_moved is called, while mremapping a pfnmap for a new region,
1037 * with the old vma after its pfnmap page table has been removed. The new
1038 * vma has a new pfnmap to the same pfn & cache type with VM_PAT set.
1039 */
1040void untrack_pfn_moved(struct vm_area_struct *vma)
1041{
1042 vma->vm_flags &= ~VM_PAT;
1043}
1044
2520bd31 1045pgprot_t pgprot_writecombine(pgprot_t prot)
1046{
7202fdb1 1047 return __pgprot(pgprot_val(prot) |
e00c8cc9 1048 cachemode2protval(_PAGE_CACHE_MODE_WC));
2520bd31 1049}
92b9af9e 1050EXPORT_SYMBOL_GPL(pgprot_writecombine);
2520bd31 1051
d1b4bfbf
TK
1052pgprot_t pgprot_writethrough(pgprot_t prot)
1053{
1054 return __pgprot(pgprot_val(prot) |
1055 cachemode2protval(_PAGE_CACHE_MODE_WT));
1056}
1057EXPORT_SYMBOL_GPL(pgprot_writethrough);
1058
012f09e7 1059#if defined(CONFIG_DEBUG_FS) && defined(CONFIG_X86_PAT)
fec0962e 1060
fec0962e 1061static struct memtype *memtype_get_idx(loff_t pos)
1062{
be5a0c12 1063 struct memtype *print_entry;
1064 int ret;
fec0962e 1065
be5a0c12 1066 print_entry = kzalloc(sizeof(struct memtype), GFP_KERNEL);
fec0962e 1067 if (!print_entry)
1068 return NULL;
1069
1070 spin_lock(&memtype_lock);
9e41a49a 1071 ret = rbt_memtype_copy_nth_element(print_entry, pos);
fec0962e 1072 spin_unlock(&memtype_lock);
ad2cde16 1073
be5a0c12 1074 if (!ret) {
1075 return print_entry;
1076 } else {
1077 kfree(print_entry);
1078 return NULL;
1079 }
fec0962e 1080}
1081
1082static void *memtype_seq_start(struct seq_file *seq, loff_t *pos)
1083{
1084 if (*pos == 0) {
1085 ++*pos;
3736708f 1086 seq_puts(seq, "PAT memtype list:\n");
fec0962e 1087 }
1088
1089 return memtype_get_idx(*pos);
1090}
1091
1092static void *memtype_seq_next(struct seq_file *seq, void *v, loff_t *pos)
1093{
1094 ++*pos;
1095 return memtype_get_idx(*pos);
1096}
1097
1098static void memtype_seq_stop(struct seq_file *seq, void *v)
1099{
1100}
1101
1102static int memtype_seq_show(struct seq_file *seq, void *v)
1103{
1104 struct memtype *print_entry = (struct memtype *)v;
1105
1106 seq_printf(seq, "%s @ 0x%Lx-0x%Lx\n", cattr_name(print_entry->type),
1107 print_entry->start, print_entry->end);
1108 kfree(print_entry);
ad2cde16 1109
fec0962e 1110 return 0;
1111}
1112
d535e431 1113static const struct seq_operations memtype_seq_ops = {
fec0962e 1114 .start = memtype_seq_start,
1115 .next = memtype_seq_next,
1116 .stop = memtype_seq_stop,
1117 .show = memtype_seq_show,
1118};
1119
1120static int memtype_seq_open(struct inode *inode, struct file *file)
1121{
1122 return seq_open(file, &memtype_seq_ops);
1123}
1124
1125static const struct file_operations memtype_fops = {
1126 .open = memtype_seq_open,
1127 .read = seq_read,
1128 .llseek = seq_lseek,
1129 .release = seq_release,
1130};
1131
1132static int __init pat_memtype_list_init(void)
1133{
cb32edf6 1134 if (pat_enabled()) {
dd4377b0
XF
1135 debugfs_create_file("pat_memtype_list", S_IRUSR,
1136 arch_debugfs_dir, NULL, &memtype_fops);
1137 }
fec0962e 1138 return 0;
1139}
1140
1141late_initcall(pat_memtype_list_init);
1142
012f09e7 1143#endif /* CONFIG_DEBUG_FS && CONFIG_X86_PAT */