]> git.proxmox.com Git - mirror_qemu.git/blame - block/nvme.c
osdep: Move memalign-related functions to their own header
[mirror_qemu.git] / block / nvme.c
CommitLineData
bdd6a90a
FZ
1/*
2 * NVMe block driver based on vfio
3 *
4 * Copyright 2016 - 2018 Red Hat, Inc.
5 *
6 * Authors:
7 * Fam Zheng <famz@redhat.com>
8 * Paolo Bonzini <pbonzini@redhat.com>
9 *
10 * This work is licensed under the terms of the GNU GPL, version 2 or later.
11 * See the COPYING file in the top-level directory.
12 */
13
14#include "qemu/osdep.h"
15#include <linux/vfio.h>
16#include "qapi/error.h"
17#include "qapi/qmp/qdict.h"
18#include "qapi/qmp/qstring.h"
19#include "qemu/error-report.h"
db725815 20#include "qemu/main-loop.h"
0b8fa32f 21#include "qemu/module.h"
bdd6a90a 22#include "qemu/cutils.h"
922a01a0 23#include "qemu/option.h"
5df022cf 24#include "qemu/memalign.h"
bdd6a90a
FZ
25#include "qemu/vfio-helpers.h"
26#include "block/block_int.h"
e4ec5ad4 27#include "sysemu/replay.h"
bdd6a90a
FZ
28#include "trace.h"
29
a3d9a352 30#include "block/nvme.h"
bdd6a90a
FZ
31
32#define NVME_SQ_ENTRY_BYTES 64
33#define NVME_CQ_ENTRY_BYTES 16
34#define NVME_QUEUE_SIZE 128
f6845323 35#define NVME_DOORBELL_SIZE 4096
bdd6a90a 36
1086e95d
SH
37/*
38 * We have to leave one slot empty as that is the full queue case where
39 * head == tail + 1.
40 */
41#define NVME_NUM_REQS (NVME_QUEUE_SIZE - 1)
42
b75fd5f5
SH
43typedef struct BDRVNVMeState BDRVNVMeState;
44
3214b0f0
PMD
45/* Same index is used for queues and IRQs */
46#define INDEX_ADMIN 0
47#define INDEX_IO(n) (1 + n)
48
49/* This driver shares a single MSIX IRQ for the admin and I/O queues */
50enum {
51 MSIX_SHARED_IRQ_IDX = 0,
52 MSIX_IRQ_COUNT = 1
53};
54
bdd6a90a
FZ
55typedef struct {
56 int32_t head, tail;
57 uint8_t *queue;
58 uint64_t iova;
59 /* Hardware MMIO register */
60 volatile uint32_t *doorbell;
61} NVMeQueue;
62
63typedef struct {
64 BlockCompletionFunc *cb;
65 void *opaque;
66 int cid;
67 void *prp_list_page;
68 uint64_t prp_list_iova;
1086e95d 69 int free_req_next; /* q->reqs[] index of next free req */
bdd6a90a
FZ
70} NVMeRequest;
71
72typedef struct {
bdd6a90a
FZ
73 QemuMutex lock;
74
b75fd5f5
SH
75 /* Read from I/O code path, initialized under BQL */
76 BDRVNVMeState *s;
77 int index;
78
bdd6a90a 79 /* Fields protected by BQL */
bdd6a90a
FZ
80 uint8_t *prp_list_pages;
81
82 /* Fields protected by @lock */
a5db74f3 83 CoQueue free_req_queue;
bdd6a90a
FZ
84 NVMeQueue sq, cq;
85 int cq_phase;
1086e95d
SH
86 int free_req_head;
87 NVMeRequest reqs[NVME_NUM_REQS];
bdd6a90a
FZ
88 int need_kick;
89 int inflight;
7838c67f
SH
90
91 /* Thread-safe, no lock necessary */
92 QEMUBH *completion_bh;
bdd6a90a
FZ
93} NVMeQueuePair;
94
b75fd5f5 95struct BDRVNVMeState {
bdd6a90a
FZ
96 AioContext *aio_context;
97 QEMUVFIOState *vfio;
4b19e9b8 98 void *bar0_wo_map;
f6845323
PMD
99 /* Memory mapped registers */
100 volatile struct {
101 uint32_t sq_tail;
102 uint32_t cq_head;
103 } *doorbells;
bdd6a90a
FZ
104 /* The submission/completion queue pairs.
105 * [0]: admin queue.
106 * [1..]: io queues.
107 */
108 NVMeQueuePair **queues;
1b539bd6 109 unsigned queue_count;
bdd6a90a
FZ
110 size_t page_size;
111 /* How many uint32_t elements does each doorbell entry take. */
112 size_t doorbell_scale;
113 bool write_cache_supported;
b111b3fc 114 EventNotifier irq_notifier[MSIX_IRQ_COUNT];
118d1b6a 115
bdd6a90a
FZ
116 uint64_t nsze; /* Namespace size reported by identify command */
117 int nsid; /* The namespace id to read/write data. */
1120407b 118 int blkshift;
118d1b6a 119
bdd6a90a 120 uint64_t max_transfer;
2f0d8947 121 bool plugged;
bdd6a90a 122
e0dd95e3 123 bool supports_write_zeroes;
e87a09d6 124 bool supports_discard;
e0dd95e3 125
bdd6a90a
FZ
126 CoMutex dma_map_lock;
127 CoQueue dma_flush_queue;
128
129 /* Total size of mapped qiov, accessed under dma_map_lock */
130 int dma_map_count;
cc61b074
HR
131
132 /* PCI address (required for nvme_refresh_filename()) */
133 char *device;
f25e7ab2
PMD
134
135 struct {
136 uint64_t completion_errors;
137 uint64_t aligned_accesses;
138 uint64_t unaligned_accesses;
139 } stats;
b75fd5f5 140};
bdd6a90a
FZ
141
142#define NVME_BLOCK_OPT_DEVICE "device"
143#define NVME_BLOCK_OPT_NAMESPACE "namespace"
144
7838c67f
SH
145static void nvme_process_completion_bh(void *opaque);
146
bdd6a90a
FZ
147static QemuOptsList runtime_opts = {
148 .name = "nvme",
149 .head = QTAILQ_HEAD_INITIALIZER(runtime_opts.head),
150 .desc = {
151 {
152 .name = NVME_BLOCK_OPT_DEVICE,
153 .type = QEMU_OPT_STRING,
154 .help = "NVMe PCI device address",
155 },
156 {
157 .name = NVME_BLOCK_OPT_NAMESPACE,
158 .type = QEMU_OPT_NUMBER,
159 .help = "NVMe namespace",
160 },
161 { /* end of list */ }
162 },
163};
164
dfa9c6c6
PMD
165/* Returns true on success, false on failure. */
166static bool nvme_init_queue(BDRVNVMeState *s, NVMeQueue *q,
1b539bd6 167 unsigned nentries, size_t entry_bytes, Error **errp)
bdd6a90a 168{
bdd6a90a
FZ
169 size_t bytes;
170 int r;
171
2387aace 172 bytes = ROUND_UP(nentries * entry_bytes, qemu_real_host_page_size);
bdd6a90a 173 q->head = q->tail = 0;
2387aace 174 q->queue = qemu_try_memalign(qemu_real_host_page_size, bytes);
bdd6a90a
FZ
175 if (!q->queue) {
176 error_setg(errp, "Cannot allocate queue");
dfa9c6c6 177 return false;
bdd6a90a 178 }
2ed84693 179 memset(q->queue, 0, bytes);
521b97cd 180 r = qemu_vfio_dma_map(s->vfio, q->queue, bytes, false, &q->iova, errp);
bdd6a90a 181 if (r) {
521b97cd 182 error_prepend(errp, "Cannot map queue: ");
bdd6a90a 183 }
521b97cd 184 return r == 0;
bdd6a90a
FZ
185}
186
a8951438
PMD
187static void nvme_free_queue(NVMeQueue *q)
188{
189 qemu_vfree(q->queue);
190}
191
b75fd5f5 192static void nvme_free_queue_pair(NVMeQueuePair *q)
bdd6a90a 193{
53cedeaa 194 trace_nvme_free_queue_pair(q->index, q, &q->cq, &q->sq);
7838c67f
SH
195 if (q->completion_bh) {
196 qemu_bh_delete(q->completion_bh);
197 }
a8951438
PMD
198 nvme_free_queue(&q->sq);
199 nvme_free_queue(&q->cq);
bdd6a90a 200 qemu_vfree(q->prp_list_pages);
bdd6a90a
FZ
201 qemu_mutex_destroy(&q->lock);
202 g_free(q);
203}
204
205static void nvme_free_req_queue_cb(void *opaque)
206{
207 NVMeQueuePair *q = opaque;
208
209 qemu_mutex_lock(&q->lock);
cf4fbc30
SH
210 while (q->free_req_head != -1 &&
211 qemu_co_enter_next(&q->free_req_queue, &q->lock)) {
212 /* Retry waiting requests */
bdd6a90a
FZ
213 }
214 qemu_mutex_unlock(&q->lock);
215}
216
0a28b02e
PMD
217static NVMeQueuePair *nvme_create_queue_pair(BDRVNVMeState *s,
218 AioContext *aio_context,
1b539bd6 219 unsigned idx, size_t size,
bdd6a90a
FZ
220 Error **errp)
221{
222 int i, r;
0ea45f76 223 NVMeQueuePair *q;
bdd6a90a 224 uint64_t prp_list_iova;
f8fd3eba 225 size_t bytes;
bdd6a90a 226
0ea45f76
PMD
227 q = g_try_new0(NVMeQueuePair, 1);
228 if (!q) {
526c37c1 229 error_setg(errp, "Cannot allocate queue pair");
0ea45f76
PMD
230 return NULL;
231 }
6e1e9ff2
PMD
232 trace_nvme_create_queue_pair(idx, q, size, aio_context,
233 event_notifier_get_fd(s->irq_notifier));
f8fd3eba
EA
234 bytes = QEMU_ALIGN_UP(s->page_size * NVME_NUM_REQS,
235 qemu_real_host_page_size);
236 q->prp_list_pages = qemu_try_memalign(qemu_real_host_page_size, bytes);
0ea45f76 237 if (!q->prp_list_pages) {
526c37c1 238 error_setg(errp, "Cannot allocate PRP page list");
0ea45f76
PMD
239 goto fail;
240 }
f8fd3eba 241 memset(q->prp_list_pages, 0, bytes);
bdd6a90a 242 qemu_mutex_init(&q->lock);
b75fd5f5 243 q->s = s;
bdd6a90a
FZ
244 q->index = idx;
245 qemu_co_queue_init(&q->free_req_queue);
0a28b02e 246 q->completion_bh = aio_bh_new(aio_context, nvme_process_completion_bh, q);
f8fd3eba 247 r = qemu_vfio_dma_map(s->vfio, q->prp_list_pages, bytes,
521b97cd 248 false, &prp_list_iova, errp);
bdd6a90a 249 if (r) {
521b97cd 250 error_prepend(errp, "Cannot map buffer for DMA: ");
bdd6a90a
FZ
251 goto fail;
252 }
1086e95d
SH
253 q->free_req_head = -1;
254 for (i = 0; i < NVME_NUM_REQS; i++) {
bdd6a90a
FZ
255 NVMeRequest *req = &q->reqs[i];
256 req->cid = i + 1;
1086e95d
SH
257 req->free_req_next = q->free_req_head;
258 q->free_req_head = i;
bdd6a90a
FZ
259 req->prp_list_page = q->prp_list_pages + i * s->page_size;
260 req->prp_list_iova = prp_list_iova + i * s->page_size;
261 }
1086e95d 262
dfa9c6c6 263 if (!nvme_init_queue(s, &q->sq, size, NVME_SQ_ENTRY_BYTES, errp)) {
bdd6a90a
FZ
264 goto fail;
265 }
f6845323 266 q->sq.doorbell = &s->doorbells[idx * s->doorbell_scale].sq_tail;
bdd6a90a 267
dfa9c6c6 268 if (!nvme_init_queue(s, &q->cq, size, NVME_CQ_ENTRY_BYTES, errp)) {
bdd6a90a
FZ
269 goto fail;
270 }
f6845323 271 q->cq.doorbell = &s->doorbells[idx * s->doorbell_scale].cq_head;
bdd6a90a
FZ
272
273 return q;
274fail:
b75fd5f5 275 nvme_free_queue_pair(q);
bdd6a90a
FZ
276 return NULL;
277}
278
279/* With q->lock */
b75fd5f5 280static void nvme_kick(NVMeQueuePair *q)
bdd6a90a 281{
b75fd5f5
SH
282 BDRVNVMeState *s = q->s;
283
bdd6a90a
FZ
284 if (s->plugged || !q->need_kick) {
285 return;
286 }
287 trace_nvme_kick(s, q->index);
288 assert(!(q->sq.tail & 0xFF00));
289 /* Fence the write to submission queue entry before notifying the device. */
290 smp_wmb();
291 *q->sq.doorbell = cpu_to_le32(q->sq.tail);
292 q->inflight += q->need_kick;
293 q->need_kick = 0;
294}
295
296/* Find a free request element if any, otherwise:
297 * a) if in coroutine context, try to wait for one to become available;
298 * b) if not in coroutine, return NULL;
299 */
300static NVMeRequest *nvme_get_free_req(NVMeQueuePair *q)
301{
1086e95d 302 NVMeRequest *req;
bdd6a90a
FZ
303
304 qemu_mutex_lock(&q->lock);
1086e95d
SH
305
306 while (q->free_req_head == -1) {
bdd6a90a 307 if (qemu_in_coroutine()) {
51e98b6d 308 trace_nvme_free_req_queue_wait(q->s, q->index);
bdd6a90a
FZ
309 qemu_co_queue_wait(&q->free_req_queue, &q->lock);
310 } else {
311 qemu_mutex_unlock(&q->lock);
312 return NULL;
313 }
314 }
1086e95d
SH
315
316 req = &q->reqs[q->free_req_head];
317 q->free_req_head = req->free_req_next;
318 req->free_req_next = -1;
319
bdd6a90a
FZ
320 qemu_mutex_unlock(&q->lock);
321 return req;
322}
323
1086e95d
SH
324/* With q->lock */
325static void nvme_put_free_req_locked(NVMeQueuePair *q, NVMeRequest *req)
326{
327 req->free_req_next = q->free_req_head;
328 q->free_req_head = req - q->reqs;
329}
330
331/* With q->lock */
b75fd5f5 332static void nvme_wake_free_req_locked(NVMeQueuePair *q)
1086e95d
SH
333{
334 if (!qemu_co_queue_empty(&q->free_req_queue)) {
b75fd5f5 335 replay_bh_schedule_oneshot_event(q->s->aio_context,
1086e95d
SH
336 nvme_free_req_queue_cb, q);
337 }
338}
339
340/* Insert a request in the freelist and wake waiters */
b75fd5f5 341static void nvme_put_free_req_and_wake(NVMeQueuePair *q, NVMeRequest *req)
1086e95d
SH
342{
343 qemu_mutex_lock(&q->lock);
344 nvme_put_free_req_locked(q, req);
b75fd5f5 345 nvme_wake_free_req_locked(q);
1086e95d
SH
346 qemu_mutex_unlock(&q->lock);
347}
348
bdd6a90a
FZ
349static inline int nvme_translate_error(const NvmeCqe *c)
350{
351 uint16_t status = (le16_to_cpu(c->status) >> 1) & 0xFF;
352 if (status) {
353 trace_nvme_error(le32_to_cpu(c->result),
354 le16_to_cpu(c->sq_head),
355 le16_to_cpu(c->sq_id),
356 le16_to_cpu(c->cid),
357 le16_to_cpu(status));
358 }
359 switch (status) {
360 case 0:
361 return 0;
362 case 1:
363 return -ENOSYS;
364 case 2:
365 return -EINVAL;
366 default:
367 return -EIO;
368 }
369}
370
371/* With q->lock */
b75fd5f5 372static bool nvme_process_completion(NVMeQueuePair *q)
bdd6a90a 373{
b75fd5f5 374 BDRVNVMeState *s = q->s;
bdd6a90a
FZ
375 bool progress = false;
376 NVMeRequest *preq;
377 NVMeRequest req;
378 NvmeCqe *c;
379
380 trace_nvme_process_completion(s, q->index, q->inflight);
7838c67f
SH
381 if (s->plugged) {
382 trace_nvme_process_completion_queue_plugged(s, q->index);
bdd6a90a
FZ
383 return false;
384 }
7838c67f
SH
385
386 /*
387 * Support re-entrancy when a request cb() function invokes aio_poll().
388 * Pending completions must be visible to aio_poll() so that a cb()
389 * function can wait for the completion of another request.
390 *
391 * The aio_poll() loop will execute our BH and we'll resume completion
392 * processing there.
393 */
394 qemu_bh_schedule(q->completion_bh);
395
bdd6a90a
FZ
396 assert(q->inflight >= 0);
397 while (q->inflight) {
04b3fb39 398 int ret;
bdd6a90a 399 int16_t cid;
04b3fb39 400
bdd6a90a 401 c = (NvmeCqe *)&q->cq.queue[q->cq.head * NVME_CQ_ENTRY_BYTES];
258867d1 402 if ((le16_to_cpu(c->status) & 0x1) == q->cq_phase) {
bdd6a90a
FZ
403 break;
404 }
04b3fb39 405 ret = nvme_translate_error(c);
f25e7ab2
PMD
406 if (ret) {
407 s->stats.completion_errors++;
408 }
bdd6a90a
FZ
409 q->cq.head = (q->cq.head + 1) % NVME_QUEUE_SIZE;
410 if (!q->cq.head) {
411 q->cq_phase = !q->cq_phase;
412 }
413 cid = le16_to_cpu(c->cid);
414 if (cid == 0 || cid > NVME_QUEUE_SIZE) {
58ad6ae0
PMD
415 warn_report("NVMe: Unexpected CID in completion queue: %"PRIu32", "
416 "queue size: %u", cid, NVME_QUEUE_SIZE);
bdd6a90a
FZ
417 continue;
418 }
bdd6a90a
FZ
419 trace_nvme_complete_command(s, q->index, cid);
420 preq = &q->reqs[cid - 1];
421 req = *preq;
422 assert(req.cid == cid);
423 assert(req.cb);
1086e95d 424 nvme_put_free_req_locked(q, preq);
bdd6a90a 425 preq->cb = preq->opaque = NULL;
7838c67f 426 q->inflight--;
bdd6a90a 427 qemu_mutex_unlock(&q->lock);
04b3fb39 428 req.cb(req.opaque, ret);
bdd6a90a 429 qemu_mutex_lock(&q->lock);
bdd6a90a
FZ
430 progress = true;
431 }
432 if (progress) {
433 /* Notify the device so it can post more completions. */
434 smp_mb_release();
435 *q->cq.doorbell = cpu_to_le32(q->cq.head);
b75fd5f5 436 nvme_wake_free_req_locked(q);
bdd6a90a 437 }
7838c67f
SH
438
439 qemu_bh_cancel(q->completion_bh);
440
bdd6a90a
FZ
441 return progress;
442}
443
7838c67f
SH
444static void nvme_process_completion_bh(void *opaque)
445{
446 NVMeQueuePair *q = opaque;
447
448 /*
449 * We're being invoked because a nvme_process_completion() cb() function
450 * called aio_poll(). The callback may be waiting for further completions
451 * so notify the device that it has space to fill in more completions now.
452 */
453 smp_mb_release();
454 *q->cq.doorbell = cpu_to_le32(q->cq.head);
455 nvme_wake_free_req_locked(q);
456
457 nvme_process_completion(q);
458}
459
bdd6a90a
FZ
460static void nvme_trace_command(const NvmeCmd *cmd)
461{
462 int i;
463
e266f52c
PMD
464 if (!trace_event_get_state_backends(TRACE_NVME_SUBMIT_COMMAND_RAW)) {
465 return;
466 }
bdd6a90a
FZ
467 for (i = 0; i < 8; ++i) {
468 uint8_t *cmdp = (uint8_t *)cmd + i * 8;
469 trace_nvme_submit_command_raw(cmdp[0], cmdp[1], cmdp[2], cmdp[3],
470 cmdp[4], cmdp[5], cmdp[6], cmdp[7]);
471 }
472}
473
b75fd5f5 474static void nvme_submit_command(NVMeQueuePair *q, NVMeRequest *req,
bdd6a90a
FZ
475 NvmeCmd *cmd, BlockCompletionFunc cb,
476 void *opaque)
477{
478 assert(!req->cb);
479 req->cb = cb;
480 req->opaque = opaque;
a0546a7b 481 cmd->cid = cpu_to_le16(req->cid);
bdd6a90a 482
b75fd5f5 483 trace_nvme_submit_command(q->s, q->index, req->cid);
bdd6a90a
FZ
484 nvme_trace_command(cmd);
485 qemu_mutex_lock(&q->lock);
486 memcpy((uint8_t *)q->sq.queue +
487 q->sq.tail * NVME_SQ_ENTRY_BYTES, cmd, sizeof(*cmd));
488 q->sq.tail = (q->sq.tail + 1) % NVME_QUEUE_SIZE;
489 q->need_kick++;
b75fd5f5
SH
490 nvme_kick(q);
491 nvme_process_completion(q);
bdd6a90a
FZ
492 qemu_mutex_unlock(&q->lock);
493}
494
08d54067 495static void nvme_admin_cmd_sync_cb(void *opaque, int ret)
bdd6a90a
FZ
496{
497 int *pret = opaque;
498 *pret = ret;
4720cbee 499 aio_wait_kick();
bdd6a90a
FZ
500}
501
08d54067 502static int nvme_admin_cmd_sync(BlockDriverState *bs, NvmeCmd *cmd)
bdd6a90a 503{
08d54067
PMD
504 BDRVNVMeState *s = bs->opaque;
505 NVMeQueuePair *q = s->queues[INDEX_ADMIN];
073a0697 506 AioContext *aio_context = bdrv_get_aio_context(bs);
bdd6a90a 507 NVMeRequest *req;
bdd6a90a
FZ
508 int ret = -EINPROGRESS;
509 req = nvme_get_free_req(q);
510 if (!req) {
511 return -EBUSY;
512 }
08d54067 513 nvme_submit_command(q, req, cmd, nvme_admin_cmd_sync_cb, &ret);
bdd6a90a 514
073a0697 515 AIO_WAIT_WHILE(aio_context, ret == -EINPROGRESS);
bdd6a90a
FZ
516 return ret;
517}
518
7a5f00dd
PMD
519/* Returns true on success, false on failure. */
520static bool nvme_identify(BlockDriverState *bs, int namespace, Error **errp)
bdd6a90a
FZ
521{
522 BDRVNVMeState *s = bs->opaque;
7a5f00dd 523 bool ret = false;
4a613bd8 524 QEMU_AUTO_VFREE union {
7d3b214a
PMD
525 NvmeIdCtrl ctrl;
526 NvmeIdNs ns;
4a613bd8 527 } *id = NULL;
118d1b6a 528 NvmeLBAF *lbaf;
e0dd95e3 529 uint16_t oncs;
1120407b 530 int r;
bdd6a90a
FZ
531 uint64_t iova;
532 NvmeCmd cmd = {
533 .opcode = NVME_ADM_CMD_IDENTIFY,
534 .cdw10 = cpu_to_le32(0x1),
535 };
0aecd060 536 size_t id_size = QEMU_ALIGN_UP(sizeof(*id), qemu_real_host_page_size);
bdd6a90a 537
0aecd060 538 id = qemu_try_memalign(qemu_real_host_page_size, id_size);
4d980939 539 if (!id) {
bdd6a90a
FZ
540 error_setg(errp, "Cannot allocate buffer for identify response");
541 goto out;
542 }
521b97cd 543 r = qemu_vfio_dma_map(s->vfio, id, id_size, true, &iova, errp);
bdd6a90a 544 if (r) {
521b97cd 545 error_prepend(errp, "Cannot map buffer for DMA: ");
bdd6a90a
FZ
546 goto out;
547 }
bdd6a90a 548
0aecd060 549 memset(id, 0, id_size);
2ed84693 550 cmd.dptr.prp1 = cpu_to_le64(iova);
08d54067 551 if (nvme_admin_cmd_sync(bs, &cmd)) {
bdd6a90a
FZ
552 error_setg(errp, "Failed to identify controller");
553 goto out;
554 }
555
7d3b214a 556 if (le32_to_cpu(id->ctrl.nn) < namespace) {
bdd6a90a
FZ
557 error_setg(errp, "Invalid namespace");
558 goto out;
559 }
7d3b214a
PMD
560 s->write_cache_supported = le32_to_cpu(id->ctrl.vwc) & 0x1;
561 s->max_transfer = (id->ctrl.mdts ? 1 << id->ctrl.mdts : 0) * s->page_size;
bdd6a90a
FZ
562 /* For now the page list buffer per command is one page, to hold at most
563 * s->page_size / sizeof(uint64_t) entries. */
564 s->max_transfer = MIN_NON_ZERO(s->max_transfer,
565 s->page_size / sizeof(uint64_t) * s->page_size);
566
7d3b214a 567 oncs = le16_to_cpu(id->ctrl.oncs);
69265150 568 s->supports_write_zeroes = !!(oncs & NVME_ONCS_WRITE_ZEROES);
e87a09d6 569 s->supports_discard = !!(oncs & NVME_ONCS_DSM);
e0dd95e3 570
0aecd060 571 memset(id, 0, id_size);
bdd6a90a
FZ
572 cmd.cdw10 = 0;
573 cmd.nsid = cpu_to_le32(namespace);
08d54067 574 if (nvme_admin_cmd_sync(bs, &cmd)) {
bdd6a90a
FZ
575 error_setg(errp, "Failed to identify namespace");
576 goto out;
577 }
578
7d3b214a
PMD
579 s->nsze = le64_to_cpu(id->ns.nsze);
580 lbaf = &id->ns.lbaf[NVME_ID_NS_FLBAS_INDEX(id->ns.flbas)];
118d1b6a 581
7d3b214a
PMD
582 if (NVME_ID_NS_DLFEAT_WRITE_ZEROES(id->ns.dlfeat) &&
583 NVME_ID_NS_DLFEAT_READ_BEHAVIOR(id->ns.dlfeat) ==
e0dd95e3
ML
584 NVME_ID_NS_DLFEAT_READ_BEHAVIOR_ZEROES) {
585 bs->supported_write_flags |= BDRV_REQ_MAY_UNMAP;
586 }
587
118d1b6a
ML
588 if (lbaf->ms) {
589 error_setg(errp, "Namespaces with metadata are not yet supported");
590 goto out;
591 }
592
1120407b
HR
593 if (lbaf->ds < BDRV_SECTOR_BITS || lbaf->ds > 12 ||
594 (1 << lbaf->ds) > s->page_size)
595 {
596 error_setg(errp, "Namespace has unsupported block size (2^%d)",
597 lbaf->ds);
118d1b6a
ML
598 goto out;
599 }
bdd6a90a 600
7a5f00dd 601 ret = true;
118d1b6a 602 s->blkshift = lbaf->ds;
bdd6a90a 603out:
4d980939 604 qemu_vfio_dma_unmap(s->vfio, id);
7a5f00dd
PMD
605
606 return ret;
bdd6a90a
FZ
607}
608
826cc324 609static void nvme_poll_queue(NVMeQueuePair *q)
7a1fb2ef 610{
7a1fb2ef
PMD
611 const size_t cqe_offset = q->cq.head * NVME_CQ_ENTRY_BYTES;
612 NvmeCqe *cqe = (NvmeCqe *)&q->cq.queue[cqe_offset];
613
1c914cd1 614 trace_nvme_poll_queue(q->s, q->index);
7a1fb2ef
PMD
615 /*
616 * Do an early check for completions. q->lock isn't needed because
617 * nvme_process_completion() only runs in the event loop thread and
618 * cannot race with itself.
619 */
620 if ((le16_to_cpu(cqe->status) & 0x1) == q->cq_phase) {
826cc324 621 return;
7a1fb2ef
PMD
622 }
623
624 qemu_mutex_lock(&q->lock);
625 while (nvme_process_completion(q)) {
626 /* Keep polling */
7a1fb2ef
PMD
627 }
628 qemu_mutex_unlock(&q->lock);
7a1fb2ef
PMD
629}
630
826cc324 631static void nvme_poll_queues(BDRVNVMeState *s)
bdd6a90a 632{
bdd6a90a
FZ
633 int i;
634
1b539bd6 635 for (i = 0; i < s->queue_count; i++) {
826cc324 636 nvme_poll_queue(s->queues[i]);
bdd6a90a 637 }
bdd6a90a
FZ
638}
639
640static void nvme_handle_event(EventNotifier *n)
641{
b111b3fc
PMD
642 BDRVNVMeState *s = container_of(n, BDRVNVMeState,
643 irq_notifier[MSIX_SHARED_IRQ_IDX]);
bdd6a90a
FZ
644
645 trace_nvme_handle_event(s);
bdd6a90a
FZ
646 event_notifier_test_and_clear(n);
647 nvme_poll_queues(s);
bdd6a90a
FZ
648}
649
650static bool nvme_add_io_queue(BlockDriverState *bs, Error **errp)
651{
652 BDRVNVMeState *s = bs->opaque;
1b539bd6 653 unsigned n = s->queue_count;
bdd6a90a
FZ
654 NVMeQueuePair *q;
655 NvmeCmd cmd;
1b539bd6 656 unsigned queue_size = NVME_QUEUE_SIZE;
bdd6a90a 657
76a24781 658 assert(n <= UINT16_MAX);
0a28b02e
PMD
659 q = nvme_create_queue_pair(s, bdrv_get_aio_context(bs),
660 n, queue_size, errp);
bdd6a90a
FZ
661 if (!q) {
662 return false;
663 }
664 cmd = (NvmeCmd) {
665 .opcode = NVME_ADM_CMD_CREATE_CQ,
c26f2173 666 .dptr.prp1 = cpu_to_le64(q->cq.iova),
76a24781
PMD
667 .cdw10 = cpu_to_le32(((queue_size - 1) << 16) | n),
668 .cdw11 = cpu_to_le32(NVME_CQ_IEN | NVME_CQ_PC),
bdd6a90a 669 };
08d54067 670 if (nvme_admin_cmd_sync(bs, &cmd)) {
1b539bd6 671 error_setg(errp, "Failed to create CQ io queue [%u]", n);
c8edbfb2 672 goto out_error;
bdd6a90a
FZ
673 }
674 cmd = (NvmeCmd) {
675 .opcode = NVME_ADM_CMD_CREATE_SQ,
c26f2173 676 .dptr.prp1 = cpu_to_le64(q->sq.iova),
76a24781
PMD
677 .cdw10 = cpu_to_le32(((queue_size - 1) << 16) | n),
678 .cdw11 = cpu_to_le32(NVME_SQ_PC | (n << 16)),
bdd6a90a 679 };
08d54067 680 if (nvme_admin_cmd_sync(bs, &cmd)) {
1b539bd6 681 error_setg(errp, "Failed to create SQ io queue [%u]", n);
c8edbfb2 682 goto out_error;
bdd6a90a
FZ
683 }
684 s->queues = g_renew(NVMeQueuePair *, s->queues, n + 1);
685 s->queues[n] = q;
1b539bd6 686 s->queue_count++;
bdd6a90a 687 return true;
c8edbfb2
PMD
688out_error:
689 nvme_free_queue_pair(q);
690 return false;
bdd6a90a
FZ
691}
692
693static bool nvme_poll_cb(void *opaque)
694{
695 EventNotifier *e = opaque;
b111b3fc
PMD
696 BDRVNVMeState *s = container_of(e, BDRVNVMeState,
697 irq_notifier[MSIX_SHARED_IRQ_IDX]);
826cc324 698 int i;
bdd6a90a 699
826cc324
SH
700 for (i = 0; i < s->queue_count; i++) {
701 NVMeQueuePair *q = s->queues[i];
702 const size_t cqe_offset = q->cq.head * NVME_CQ_ENTRY_BYTES;
703 NvmeCqe *cqe = (NvmeCqe *)&q->cq.queue[cqe_offset];
704
705 /*
706 * q->lock isn't needed because nvme_process_completion() only runs in
707 * the event loop thread and cannot race with itself.
708 */
709 if ((le16_to_cpu(cqe->status) & 0x1) != q->cq_phase) {
710 return true;
711 }
712 }
713 return false;
714}
715
716static void nvme_poll_ready(EventNotifier *e)
717{
718 BDRVNVMeState *s = container_of(e, BDRVNVMeState,
719 irq_notifier[MSIX_SHARED_IRQ_IDX]);
720
721 nvme_poll_queues(s);
bdd6a90a
FZ
722}
723
724static int nvme_init(BlockDriverState *bs, const char *device, int namespace,
725 Error **errp)
726{
727 BDRVNVMeState *s = bs->opaque;
52b75ea8 728 NVMeQueuePair *q;
0a28b02e 729 AioContext *aio_context = bdrv_get_aio_context(bs);
bdd6a90a
FZ
730 int ret;
731 uint64_t cap;
fcc8672a 732 uint32_t ver;
bdd6a90a
FZ
733 uint64_t timeout_ms;
734 uint64_t deadline, now;
9406e0d9 735 volatile NvmeBar *regs = NULL;
bdd6a90a
FZ
736
737 qemu_co_mutex_init(&s->dma_map_lock);
738 qemu_co_queue_init(&s->dma_flush_queue);
cc61b074 739 s->device = g_strdup(device);
bdd6a90a
FZ
740 s->nsid = namespace;
741 s->aio_context = bdrv_get_aio_context(bs);
b111b3fc 742 ret = event_notifier_init(&s->irq_notifier[MSIX_SHARED_IRQ_IDX], 0);
bdd6a90a
FZ
743 if (ret) {
744 error_setg(errp, "Failed to init event notifier");
745 return ret;
746 }
747
748 s->vfio = qemu_vfio_open_pci(device, errp);
749 if (!s->vfio) {
750 ret = -EINVAL;
9582f357 751 goto out;
bdd6a90a
FZ
752 }
753
37d7a45a
PMD
754 regs = qemu_vfio_pci_map_bar(s->vfio, 0, 0, sizeof(NvmeBar),
755 PROT_READ | PROT_WRITE, errp);
756 if (!regs) {
bdd6a90a 757 ret = -EINVAL;
9582f357 758 goto out;
bdd6a90a 759 }
bdd6a90a
FZ
760 /* Perform initialize sequence as described in NVMe spec "7.6.1
761 * Initialization". */
762
9406e0d9 763 cap = le64_to_cpu(regs->cap);
15b2260b
PMD
764 trace_nvme_controller_capability_raw(cap);
765 trace_nvme_controller_capability("Maximum Queue Entries Supported",
766 1 + NVME_CAP_MQES(cap));
767 trace_nvme_controller_capability("Contiguous Queues Required",
768 NVME_CAP_CQR(cap));
769 trace_nvme_controller_capability("Doorbell Stride",
97b709f3 770 1 << (2 + NVME_CAP_DSTRD(cap)));
15b2260b
PMD
771 trace_nvme_controller_capability("Subsystem Reset Supported",
772 NVME_CAP_NSSRS(cap));
773 trace_nvme_controller_capability("Memory Page Size Minimum",
774 1 << (12 + NVME_CAP_MPSMIN(cap)));
775 trace_nvme_controller_capability("Memory Page Size Maximum",
776 1 << (12 + NVME_CAP_MPSMAX(cap)));
fad1eb68 777 if (!NVME_CAP_CSS(cap)) {
bdd6a90a
FZ
778 error_setg(errp, "Device doesn't support NVMe command set");
779 ret = -EINVAL;
9582f357 780 goto out;
bdd6a90a
FZ
781 }
782
a652a3ec 783 s->page_size = 1u << (12 + NVME_CAP_MPSMIN(cap));
fad1eb68 784 s->doorbell_scale = (4 << NVME_CAP_DSTRD(cap)) / sizeof(uint32_t);
bdd6a90a 785 bs->bl.opt_mem_alignment = s->page_size;
c8228ac3 786 bs->bl.request_alignment = s->page_size;
fad1eb68 787 timeout_ms = MIN(500 * NVME_CAP_TO(cap), 30000);
bdd6a90a 788
fcc8672a
PMD
789 ver = le32_to_cpu(regs->vs);
790 trace_nvme_controller_spec_version(extract32(ver, 16, 16),
791 extract32(ver, 8, 8),
792 extract32(ver, 0, 8));
793
bdd6a90a 794 /* Reset device to get a clean state. */
9406e0d9 795 regs->cc = cpu_to_le32(le32_to_cpu(regs->cc) & 0xFE);
bdd6a90a 796 /* Wait for CSTS.RDY = 0. */
e4f310fe 797 deadline = qemu_clock_get_ns(QEMU_CLOCK_REALTIME) + timeout_ms * SCALE_MS;
fad1eb68 798 while (NVME_CSTS_RDY(le32_to_cpu(regs->csts))) {
bdd6a90a
FZ
799 if (qemu_clock_get_ns(QEMU_CLOCK_REALTIME) > deadline) {
800 error_setg(errp, "Timeout while waiting for device to reset (%"
801 PRId64 " ms)",
802 timeout_ms);
803 ret = -ETIMEDOUT;
9582f357 804 goto out;
bdd6a90a
FZ
805 }
806 }
807
4b19e9b8
PMD
808 s->bar0_wo_map = qemu_vfio_pci_map_bar(s->vfio, 0, 0,
809 sizeof(NvmeBar) + NVME_DOORBELL_SIZE,
810 PROT_WRITE, errp);
811 s->doorbells = (void *)((uintptr_t)s->bar0_wo_map + sizeof(NvmeBar));
f6845323
PMD
812 if (!s->doorbells) {
813 ret = -EINVAL;
814 goto out;
815 }
816
bdd6a90a
FZ
817 /* Set up admin queue. */
818 s->queues = g_new(NVMeQueuePair *, 1);
52b75ea8
PMD
819 q = nvme_create_queue_pair(s, aio_context, 0, NVME_QUEUE_SIZE, errp);
820 if (!q) {
bdd6a90a 821 ret = -EINVAL;
9582f357 822 goto out;
bdd6a90a 823 }
52b75ea8 824 s->queues[INDEX_ADMIN] = q;
1b539bd6 825 s->queue_count = 1;
3c363c07
PMD
826 QEMU_BUILD_BUG_ON((NVME_QUEUE_SIZE - 1) & 0xF000);
827 regs->aqa = cpu_to_le32(((NVME_QUEUE_SIZE - 1) << AQA_ACQS_SHIFT) |
828 ((NVME_QUEUE_SIZE - 1) << AQA_ASQS_SHIFT));
52b75ea8
PMD
829 regs->asq = cpu_to_le64(q->sq.iova);
830 regs->acq = cpu_to_le64(q->cq.iova);
bdd6a90a
FZ
831
832 /* After setting up all control registers we can enable device now. */
fad1eb68
PMD
833 regs->cc = cpu_to_le32((ctz32(NVME_CQ_ENTRY_BYTES) << CC_IOCQES_SHIFT) |
834 (ctz32(NVME_SQ_ENTRY_BYTES) << CC_IOSQES_SHIFT) |
835 CC_EN_MASK);
bdd6a90a
FZ
836 /* Wait for CSTS.RDY = 1. */
837 now = qemu_clock_get_ns(QEMU_CLOCK_REALTIME);
eefffb02 838 deadline = now + timeout_ms * SCALE_MS;
fad1eb68 839 while (!NVME_CSTS_RDY(le32_to_cpu(regs->csts))) {
bdd6a90a
FZ
840 if (qemu_clock_get_ns(QEMU_CLOCK_REALTIME) > deadline) {
841 error_setg(errp, "Timeout while waiting for device to start (%"
842 PRId64 " ms)",
843 timeout_ms);
844 ret = -ETIMEDOUT;
9582f357 845 goto out;
bdd6a90a
FZ
846 }
847 }
848
b111b3fc 849 ret = qemu_vfio_pci_init_irq(s->vfio, s->irq_notifier,
bdd6a90a
FZ
850 VFIO_PCI_MSIX_IRQ_INDEX, errp);
851 if (ret) {
9582f357 852 goto out;
bdd6a90a 853 }
b111b3fc
PMD
854 aio_set_event_notifier(bdrv_get_aio_context(bs),
855 &s->irq_notifier[MSIX_SHARED_IRQ_IDX],
826cc324
SH
856 false, nvme_handle_event, nvme_poll_cb,
857 nvme_poll_ready);
bdd6a90a 858
7a5f00dd 859 if (!nvme_identify(bs, namespace, errp)) {
bdd6a90a 860 ret = -EIO;
9582f357 861 goto out;
bdd6a90a
FZ
862 }
863
864 /* Set up command queues. */
865 if (!nvme_add_io_queue(bs, errp)) {
866 ret = -EIO;
bdd6a90a 867 }
9582f357 868out:
37d7a45a
PMD
869 if (regs) {
870 qemu_vfio_pci_unmap_bar(s->vfio, 0, (void *)regs, 0, sizeof(NvmeBar));
871 }
872
9582f357 873 /* Cleaning up is done in nvme_file_open() upon error. */
bdd6a90a
FZ
874 return ret;
875}
876
877/* Parse a filename in the format of nvme://XXXX:XX:XX.X/X. Example:
878 *
879 * nvme://0000:44:00.0/1
880 *
881 * where the "nvme://" is a fixed form of the protocol prefix, the middle part
882 * is the PCI address, and the last part is the namespace number starting from
883 * 1 according to the NVMe spec. */
884static void nvme_parse_filename(const char *filename, QDict *options,
885 Error **errp)
886{
887 int pref = strlen("nvme://");
888
889 if (strlen(filename) > pref && !strncmp(filename, "nvme://", pref)) {
890 const char *tmp = filename + pref;
891 char *device;
892 const char *namespace;
893 unsigned long ns;
894 const char *slash = strchr(tmp, '/');
895 if (!slash) {
625eaca9 896 qdict_put_str(options, NVME_BLOCK_OPT_DEVICE, tmp);
bdd6a90a
FZ
897 return;
898 }
899 device = g_strndup(tmp, slash - tmp);
625eaca9 900 qdict_put_str(options, NVME_BLOCK_OPT_DEVICE, device);
bdd6a90a
FZ
901 g_free(device);
902 namespace = slash + 1;
903 if (*namespace && qemu_strtoul(namespace, NULL, 10, &ns)) {
904 error_setg(errp, "Invalid namespace '%s', positive number expected",
905 namespace);
906 return;
907 }
625eaca9
LV
908 qdict_put_str(options, NVME_BLOCK_OPT_NAMESPACE,
909 *namespace ? namespace : "1");
bdd6a90a
FZ
910 }
911}
912
913static int nvme_enable_disable_write_cache(BlockDriverState *bs, bool enable,
914 Error **errp)
915{
916 int ret;
917 BDRVNVMeState *s = bs->opaque;
918 NvmeCmd cmd = {
919 .opcode = NVME_ADM_CMD_SET_FEATURES,
920 .nsid = cpu_to_le32(s->nsid),
921 .cdw10 = cpu_to_le32(0x06),
922 .cdw11 = cpu_to_le32(enable ? 0x01 : 0x00),
923 };
924
08d54067 925 ret = nvme_admin_cmd_sync(bs, &cmd);
bdd6a90a
FZ
926 if (ret) {
927 error_setg(errp, "Failed to configure NVMe write cache");
928 }
929 return ret;
930}
931
932static void nvme_close(BlockDriverState *bs)
933{
bdd6a90a
FZ
934 BDRVNVMeState *s = bs->opaque;
935
1b539bd6 936 for (unsigned i = 0; i < s->queue_count; ++i) {
b75fd5f5 937 nvme_free_queue_pair(s->queues[i]);
bdd6a90a 938 }
9582f357 939 g_free(s->queues);
b111b3fc
PMD
940 aio_set_event_notifier(bdrv_get_aio_context(bs),
941 &s->irq_notifier[MSIX_SHARED_IRQ_IDX],
826cc324 942 false, NULL, NULL, NULL);
b111b3fc 943 event_notifier_cleanup(&s->irq_notifier[MSIX_SHARED_IRQ_IDX]);
4b19e9b8
PMD
944 qemu_vfio_pci_unmap_bar(s->vfio, 0, s->bar0_wo_map,
945 0, sizeof(NvmeBar) + NVME_DOORBELL_SIZE);
bdd6a90a 946 qemu_vfio_close(s->vfio);
cc61b074
HR
947
948 g_free(s->device);
bdd6a90a
FZ
949}
950
951static int nvme_file_open(BlockDriverState *bs, QDict *options, int flags,
952 Error **errp)
953{
954 const char *device;
955 QemuOpts *opts;
956 int namespace;
957 int ret;
958 BDRVNVMeState *s = bs->opaque;
959
e0dd95e3
ML
960 bs->supported_write_flags = BDRV_REQ_FUA;
961
bdd6a90a
FZ
962 opts = qemu_opts_create(&runtime_opts, NULL, 0, &error_abort);
963 qemu_opts_absorb_qdict(opts, options, &error_abort);
964 device = qemu_opt_get(opts, NVME_BLOCK_OPT_DEVICE);
965 if (!device) {
966 error_setg(errp, "'" NVME_BLOCK_OPT_DEVICE "' option is required");
967 qemu_opts_del(opts);
968 return -EINVAL;
969 }
970
971 namespace = qemu_opt_get_number(opts, NVME_BLOCK_OPT_NAMESPACE, 1);
972 ret = nvme_init(bs, device, namespace, errp);
973 qemu_opts_del(opts);
974 if (ret) {
975 goto fail;
976 }
977 if (flags & BDRV_O_NOCACHE) {
978 if (!s->write_cache_supported) {
979 error_setg(errp,
980 "NVMe controller doesn't support write cache configuration");
981 ret = -EINVAL;
982 } else {
983 ret = nvme_enable_disable_write_cache(bs, !(flags & BDRV_O_NOCACHE),
984 errp);
985 }
986 if (ret) {
987 goto fail;
988 }
989 }
bdd6a90a
FZ
990 return 0;
991fail:
992 nvme_close(bs);
993 return ret;
994}
995
996static int64_t nvme_getlength(BlockDriverState *bs)
997{
998 BDRVNVMeState *s = bs->opaque;
118d1b6a
ML
999 return s->nsze << s->blkshift;
1000}
bdd6a90a 1001
1120407b 1002static uint32_t nvme_get_blocksize(BlockDriverState *bs)
118d1b6a
ML
1003{
1004 BDRVNVMeState *s = bs->opaque;
1120407b
HR
1005 assert(s->blkshift >= BDRV_SECTOR_BITS && s->blkshift <= 12);
1006 return UINT32_C(1) << s->blkshift;
118d1b6a
ML
1007}
1008
1009static int nvme_probe_blocksizes(BlockDriverState *bs, BlockSizes *bsz)
1010{
1120407b 1011 uint32_t blocksize = nvme_get_blocksize(bs);
118d1b6a
ML
1012 bsz->phys = blocksize;
1013 bsz->log = blocksize;
1014 return 0;
bdd6a90a
FZ
1015}
1016
1017/* Called with s->dma_map_lock */
1018static coroutine_fn int nvme_cmd_unmap_qiov(BlockDriverState *bs,
1019 QEMUIOVector *qiov)
1020{
1021 int r = 0;
1022 BDRVNVMeState *s = bs->opaque;
1023
1024 s->dma_map_count -= qiov->size;
1025 if (!s->dma_map_count && !qemu_co_queue_empty(&s->dma_flush_queue)) {
1026 r = qemu_vfio_dma_reset_temporary(s->vfio);
1027 if (!r) {
1028 qemu_co_queue_restart_all(&s->dma_flush_queue);
1029 }
1030 }
1031 return r;
1032}
1033
1034/* Called with s->dma_map_lock */
1035static coroutine_fn int nvme_cmd_map_qiov(BlockDriverState *bs, NvmeCmd *cmd,
1036 NVMeRequest *req, QEMUIOVector *qiov)
1037{
1038 BDRVNVMeState *s = bs->opaque;
1039 uint64_t *pagelist = req->prp_list_page;
1040 int i, j, r;
1041 int entries = 0;
9bd2788f 1042 Error *local_err = NULL, **errp = NULL;
bdd6a90a
FZ
1043
1044 assert(qiov->size);
1045 assert(QEMU_IS_ALIGNED(qiov->size, s->page_size));
1046 assert(qiov->size / s->page_size <= s->page_size / sizeof(uint64_t));
1047 for (i = 0; i < qiov->niov; ++i) {
1048 bool retry = true;
1049 uint64_t iova;
9e13d598
EA
1050 size_t len = QEMU_ALIGN_UP(qiov->iov[i].iov_len,
1051 qemu_real_host_page_size);
bdd6a90a
FZ
1052try_map:
1053 r = qemu_vfio_dma_map(s->vfio,
1054 qiov->iov[i].iov_base,
9bd2788f 1055 len, true, &iova, errp);
15a730e7
PMD
1056 if (r == -ENOSPC) {
1057 /*
1058 * In addition to the -ENOMEM error, the VFIO_IOMMU_MAP_DMA
1059 * ioctl returns -ENOSPC to signal the user exhausted the DMA
1060 * mappings available for a container since Linux kernel commit
1061 * 492855939bdb ("vfio/type1: Limit DMA mappings per container",
1062 * April 2019, see CVE-2019-3882).
1063 *
1064 * This block driver already handles this error path by checking
1065 * for the -ENOMEM error, so we directly replace -ENOSPC by
1066 * -ENOMEM. Beside, -ENOSPC has a specific meaning for blockdev
1067 * coroutines: it triggers BLOCKDEV_ON_ERROR_ENOSPC and
1068 * BLOCK_ERROR_ACTION_STOP which stops the VM, asking the operator
1069 * to add more storage to the blockdev. Not something we can do
1070 * easily with an IOMMU :)
1071 */
1072 r = -ENOMEM;
1073 }
bdd6a90a 1074 if (r == -ENOMEM && retry) {
15a730e7
PMD
1075 /*
1076 * We exhausted the DMA mappings available for our container:
1077 * recycle the volatile IOVA mappings.
1078 */
bdd6a90a
FZ
1079 retry = false;
1080 trace_nvme_dma_flush_queue_wait(s);
1081 if (s->dma_map_count) {
1082 trace_nvme_dma_map_flush(s);
1083 qemu_co_queue_wait(&s->dma_flush_queue, &s->dma_map_lock);
1084 } else {
1085 r = qemu_vfio_dma_reset_temporary(s->vfio);
1086 if (r) {
1087 goto fail;
1088 }
1089 }
9bd2788f
PMD
1090 errp = &local_err;
1091
bdd6a90a
FZ
1092 goto try_map;
1093 }
1094 if (r) {
1095 goto fail;
1096 }
1097
1098 for (j = 0; j < qiov->iov[i].iov_len / s->page_size; j++) {
2916405a 1099 pagelist[entries++] = cpu_to_le64(iova + j * s->page_size);
bdd6a90a
FZ
1100 }
1101 trace_nvme_cmd_map_qiov_iov(s, i, qiov->iov[i].iov_base,
1102 qiov->iov[i].iov_len / s->page_size);
1103 }
1104
1105 s->dma_map_count += qiov->size;
1106
1107 assert(entries <= s->page_size / sizeof(uint64_t));
1108 switch (entries) {
1109 case 0:
1110 abort();
1111 case 1:
c26f2173
KJ
1112 cmd->dptr.prp1 = pagelist[0];
1113 cmd->dptr.prp2 = 0;
bdd6a90a
FZ
1114 break;
1115 case 2:
c26f2173
KJ
1116 cmd->dptr.prp1 = pagelist[0];
1117 cmd->dptr.prp2 = pagelist[1];
bdd6a90a
FZ
1118 break;
1119 default:
c26f2173
KJ
1120 cmd->dptr.prp1 = pagelist[0];
1121 cmd->dptr.prp2 = cpu_to_le64(req->prp_list_iova + sizeof(uint64_t));
bdd6a90a
FZ
1122 break;
1123 }
1124 trace_nvme_cmd_map_qiov(s, cmd, req, qiov, entries);
1125 for (i = 0; i < entries; ++i) {
1126 trace_nvme_cmd_map_qiov_pages(s, i, pagelist[i]);
1127 }
1128 return 0;
1129fail:
1130 /* No need to unmap [0 - i) iovs even if we've failed, since we don't
1131 * increment s->dma_map_count. This is okay for fixed mapping memory areas
1132 * because they are already mapped before calling this function; for
1133 * temporary mappings, a later nvme_cmd_(un)map_qiov will reclaim by
1134 * calling qemu_vfio_dma_reset_temporary when necessary. */
9bd2788f
PMD
1135 if (local_err) {
1136 error_reportf_err(local_err, "Cannot map buffer for DMA: ");
1137 }
bdd6a90a
FZ
1138 return r;
1139}
1140
1141typedef struct {
1142 Coroutine *co;
1143 int ret;
1144 AioContext *ctx;
1145} NVMeCoData;
1146
1147static void nvme_rw_cb_bh(void *opaque)
1148{
1149 NVMeCoData *data = opaque;
1150 qemu_coroutine_enter(data->co);
1151}
1152
1153static void nvme_rw_cb(void *opaque, int ret)
1154{
1155 NVMeCoData *data = opaque;
1156 data->ret = ret;
1157 if (!data->co) {
1158 /* The rw coroutine hasn't yielded, don't try to enter. */
1159 return;
1160 }
e4ec5ad4 1161 replay_bh_schedule_oneshot_event(data->ctx, nvme_rw_cb_bh, data);
bdd6a90a
FZ
1162}
1163
1164static coroutine_fn int nvme_co_prw_aligned(BlockDriverState *bs,
1165 uint64_t offset, uint64_t bytes,
1166 QEMUIOVector *qiov,
1167 bool is_write,
1168 int flags)
1169{
1170 int r;
1171 BDRVNVMeState *s = bs->opaque;
73159e52 1172 NVMeQueuePair *ioq = s->queues[INDEX_IO(0)];
bdd6a90a 1173 NVMeRequest *req;
118d1b6a
ML
1174
1175 uint32_t cdw12 = (((bytes >> s->blkshift) - 1) & 0xFFFF) |
bdd6a90a
FZ
1176 (flags & BDRV_REQ_FUA ? 1 << 30 : 0);
1177 NvmeCmd cmd = {
1178 .opcode = is_write ? NVME_CMD_WRITE : NVME_CMD_READ,
1179 .nsid = cpu_to_le32(s->nsid),
118d1b6a
ML
1180 .cdw10 = cpu_to_le32((offset >> s->blkshift) & 0xFFFFFFFF),
1181 .cdw11 = cpu_to_le32(((offset >> s->blkshift) >> 32) & 0xFFFFFFFF),
bdd6a90a
FZ
1182 .cdw12 = cpu_to_le32(cdw12),
1183 };
1184 NVMeCoData data = {
1185 .ctx = bdrv_get_aio_context(bs),
1186 .ret = -EINPROGRESS,
1187 };
1188
1189 trace_nvme_prw_aligned(s, is_write, offset, bytes, flags, qiov->niov);
1b539bd6 1190 assert(s->queue_count > 1);
bdd6a90a
FZ
1191 req = nvme_get_free_req(ioq);
1192 assert(req);
1193
1194 qemu_co_mutex_lock(&s->dma_map_lock);
1195 r = nvme_cmd_map_qiov(bs, &cmd, req, qiov);
1196 qemu_co_mutex_unlock(&s->dma_map_lock);
1197 if (r) {
b75fd5f5 1198 nvme_put_free_req_and_wake(ioq, req);
bdd6a90a
FZ
1199 return r;
1200 }
b75fd5f5 1201 nvme_submit_command(ioq, req, &cmd, nvme_rw_cb, &data);
bdd6a90a
FZ
1202
1203 data.co = qemu_coroutine_self();
1204 while (data.ret == -EINPROGRESS) {
1205 qemu_coroutine_yield();
1206 }
1207
1208 qemu_co_mutex_lock(&s->dma_map_lock);
1209 r = nvme_cmd_unmap_qiov(bs, qiov);
1210 qemu_co_mutex_unlock(&s->dma_map_lock);
1211 if (r) {
1212 return r;
1213 }
1214
1215 trace_nvme_rw_done(s, is_write, offset, bytes, data.ret);
1216 return data.ret;
1217}
1218
1219static inline bool nvme_qiov_aligned(BlockDriverState *bs,
1220 const QEMUIOVector *qiov)
1221{
1222 int i;
1223 BDRVNVMeState *s = bs->opaque;
1224
1225 for (i = 0; i < qiov->niov; ++i) {
9e13d598
EA
1226 if (!QEMU_PTR_IS_ALIGNED(qiov->iov[i].iov_base,
1227 qemu_real_host_page_size) ||
1228 !QEMU_IS_ALIGNED(qiov->iov[i].iov_len, qemu_real_host_page_size)) {
bdd6a90a
FZ
1229 trace_nvme_qiov_unaligned(qiov, i, qiov->iov[i].iov_base,
1230 qiov->iov[i].iov_len, s->page_size);
1231 return false;
1232 }
1233 }
1234 return true;
1235}
1236
1237static int nvme_co_prw(BlockDriverState *bs, uint64_t offset, uint64_t bytes,
1238 QEMUIOVector *qiov, bool is_write, int flags)
1239{
1240 BDRVNVMeState *s = bs->opaque;
1241 int r;
4a613bd8 1242 QEMU_AUTO_VFREE uint8_t *buf = NULL;
bdd6a90a 1243 QEMUIOVector local_qiov;
9e13d598 1244 size_t len = QEMU_ALIGN_UP(bytes, qemu_real_host_page_size);
bdd6a90a
FZ
1245 assert(QEMU_IS_ALIGNED(offset, s->page_size));
1246 assert(QEMU_IS_ALIGNED(bytes, s->page_size));
1247 assert(bytes <= s->max_transfer);
1248 if (nvme_qiov_aligned(bs, qiov)) {
f25e7ab2 1249 s->stats.aligned_accesses++;
bdd6a90a
FZ
1250 return nvme_co_prw_aligned(bs, offset, bytes, qiov, is_write, flags);
1251 }
f25e7ab2 1252 s->stats.unaligned_accesses++;
bdd6a90a 1253 trace_nvme_prw_buffered(s, offset, bytes, qiov->niov, is_write);
9e13d598 1254 buf = qemu_try_memalign(qemu_real_host_page_size, len);
bdd6a90a
FZ
1255
1256 if (!buf) {
1257 return -ENOMEM;
1258 }
1259 qemu_iovec_init(&local_qiov, 1);
1260 if (is_write) {
1261 qemu_iovec_to_buf(qiov, 0, buf, bytes);
1262 }
1263 qemu_iovec_add(&local_qiov, buf, bytes);
1264 r = nvme_co_prw_aligned(bs, offset, bytes, &local_qiov, is_write, flags);
1265 qemu_iovec_destroy(&local_qiov);
1266 if (!r && !is_write) {
1267 qemu_iovec_from_buf(qiov, 0, buf, bytes);
1268 }
bdd6a90a
FZ
1269 return r;
1270}
1271
1272static coroutine_fn int nvme_co_preadv(BlockDriverState *bs,
f7ef38dd
VSO
1273 int64_t offset, int64_t bytes,
1274 QEMUIOVector *qiov,
1275 BdrvRequestFlags flags)
bdd6a90a
FZ
1276{
1277 return nvme_co_prw(bs, offset, bytes, qiov, false, flags);
1278}
1279
1280static coroutine_fn int nvme_co_pwritev(BlockDriverState *bs,
e75abeda
VSO
1281 int64_t offset, int64_t bytes,
1282 QEMUIOVector *qiov,
1283 BdrvRequestFlags flags)
bdd6a90a
FZ
1284{
1285 return nvme_co_prw(bs, offset, bytes, qiov, true, flags);
1286}
1287
1288static coroutine_fn int nvme_co_flush(BlockDriverState *bs)
1289{
1290 BDRVNVMeState *s = bs->opaque;
73159e52 1291 NVMeQueuePair *ioq = s->queues[INDEX_IO(0)];
bdd6a90a
FZ
1292 NVMeRequest *req;
1293 NvmeCmd cmd = {
1294 .opcode = NVME_CMD_FLUSH,
1295 .nsid = cpu_to_le32(s->nsid),
1296 };
1297 NVMeCoData data = {
1298 .ctx = bdrv_get_aio_context(bs),
1299 .ret = -EINPROGRESS,
1300 };
1301
1b539bd6 1302 assert(s->queue_count > 1);
bdd6a90a
FZ
1303 req = nvme_get_free_req(ioq);
1304 assert(req);
b75fd5f5 1305 nvme_submit_command(ioq, req, &cmd, nvme_rw_cb, &data);
bdd6a90a
FZ
1306
1307 data.co = qemu_coroutine_self();
1308 if (data.ret == -EINPROGRESS) {
1309 qemu_coroutine_yield();
1310 }
1311
1312 return data.ret;
1313}
1314
1315
e0dd95e3
ML
1316static coroutine_fn int nvme_co_pwrite_zeroes(BlockDriverState *bs,
1317 int64_t offset,
f34b2bcf 1318 int64_t bytes,
e0dd95e3
ML
1319 BdrvRequestFlags flags)
1320{
1321 BDRVNVMeState *s = bs->opaque;
73159e52 1322 NVMeQueuePair *ioq = s->queues[INDEX_IO(0)];
e0dd95e3 1323 NVMeRequest *req;
f34b2bcf 1324 uint32_t cdw12;
e0dd95e3
ML
1325
1326 if (!s->supports_write_zeroes) {
1327 return -ENOTSUP;
1328 }
1329
f34b2bcf
VSO
1330 if (bytes == 0) {
1331 return 0;
1332 }
1333
1334 cdw12 = ((bytes >> s->blkshift) - 1) & 0xFFFF;
1335 /*
1336 * We should not lose information. pwrite_zeroes_alignment and
1337 * max_pwrite_zeroes guarantees it.
1338 */
1339 assert(((cdw12 + 1) << s->blkshift) == bytes);
1340
e0dd95e3 1341 NvmeCmd cmd = {
69265150 1342 .opcode = NVME_CMD_WRITE_ZEROES,
e0dd95e3
ML
1343 .nsid = cpu_to_le32(s->nsid),
1344 .cdw10 = cpu_to_le32((offset >> s->blkshift) & 0xFFFFFFFF),
1345 .cdw11 = cpu_to_le32(((offset >> s->blkshift) >> 32) & 0xFFFFFFFF),
1346 };
1347
1348 NVMeCoData data = {
1349 .ctx = bdrv_get_aio_context(bs),
1350 .ret = -EINPROGRESS,
1351 };
1352
1353 if (flags & BDRV_REQ_MAY_UNMAP) {
1354 cdw12 |= (1 << 25);
1355 }
1356
1357 if (flags & BDRV_REQ_FUA) {
1358 cdw12 |= (1 << 30);
1359 }
1360
1361 cmd.cdw12 = cpu_to_le32(cdw12);
1362
1363 trace_nvme_write_zeroes(s, offset, bytes, flags);
1b539bd6 1364 assert(s->queue_count > 1);
e0dd95e3
ML
1365 req = nvme_get_free_req(ioq);
1366 assert(req);
1367
b75fd5f5 1368 nvme_submit_command(ioq, req, &cmd, nvme_rw_cb, &data);
e0dd95e3
ML
1369
1370 data.co = qemu_coroutine_self();
1371 while (data.ret == -EINPROGRESS) {
1372 qemu_coroutine_yield();
1373 }
1374
1375 trace_nvme_rw_done(s, true, offset, bytes, data.ret);
1376 return data.ret;
1377}
1378
1379
e87a09d6
ML
1380static int coroutine_fn nvme_co_pdiscard(BlockDriverState *bs,
1381 int64_t offset,
0c802287 1382 int64_t bytes)
e87a09d6
ML
1383{
1384 BDRVNVMeState *s = bs->opaque;
73159e52 1385 NVMeQueuePair *ioq = s->queues[INDEX_IO(0)];
e87a09d6 1386 NVMeRequest *req;
4a613bd8 1387 QEMU_AUTO_VFREE NvmeDsmRange *buf = NULL;
e87a09d6
ML
1388 QEMUIOVector local_qiov;
1389 int ret;
1390
1391 NvmeCmd cmd = {
1392 .opcode = NVME_CMD_DSM,
1393 .nsid = cpu_to_le32(s->nsid),
1394 .cdw10 = cpu_to_le32(0), /*number of ranges - 0 based*/
1395 .cdw11 = cpu_to_le32(1 << 2), /*deallocate bit*/
1396 };
1397
1398 NVMeCoData data = {
1399 .ctx = bdrv_get_aio_context(bs),
1400 .ret = -EINPROGRESS,
1401 };
1402
1403 if (!s->supports_discard) {
1404 return -ENOTSUP;
1405 }
1406
1b539bd6 1407 assert(s->queue_count > 1);
e87a09d6 1408
0c802287
VSO
1409 /*
1410 * Filling the @buf requires @offset and @bytes to satisfy restrictions
1411 * defined in nvme_refresh_limits().
1412 */
1413 assert(QEMU_IS_ALIGNED(bytes, 1UL << s->blkshift));
1414 assert(QEMU_IS_ALIGNED(offset, 1UL << s->blkshift));
1415 assert((bytes >> s->blkshift) <= UINT32_MAX);
1416
38e1f818 1417 buf = qemu_try_memalign(s->page_size, s->page_size);
e87a09d6
ML
1418 if (!buf) {
1419 return -ENOMEM;
1420 }
2ed84693 1421 memset(buf, 0, s->page_size);
e87a09d6
ML
1422 buf->nlb = cpu_to_le32(bytes >> s->blkshift);
1423 buf->slba = cpu_to_le64(offset >> s->blkshift);
1424 buf->cattr = 0;
1425
1426 qemu_iovec_init(&local_qiov, 1);
1427 qemu_iovec_add(&local_qiov, buf, 4096);
1428
1429 req = nvme_get_free_req(ioq);
1430 assert(req);
1431
1432 qemu_co_mutex_lock(&s->dma_map_lock);
1433 ret = nvme_cmd_map_qiov(bs, &cmd, req, &local_qiov);
1434 qemu_co_mutex_unlock(&s->dma_map_lock);
1435
1436 if (ret) {
b75fd5f5 1437 nvme_put_free_req_and_wake(ioq, req);
e87a09d6
ML
1438 goto out;
1439 }
1440
1441 trace_nvme_dsm(s, offset, bytes);
1442
b75fd5f5 1443 nvme_submit_command(ioq, req, &cmd, nvme_rw_cb, &data);
e87a09d6
ML
1444
1445 data.co = qemu_coroutine_self();
1446 while (data.ret == -EINPROGRESS) {
1447 qemu_coroutine_yield();
1448 }
1449
1450 qemu_co_mutex_lock(&s->dma_map_lock);
1451 ret = nvme_cmd_unmap_qiov(bs, &local_qiov);
1452 qemu_co_mutex_unlock(&s->dma_map_lock);
1453
1454 if (ret) {
1455 goto out;
1456 }
1457
1458 ret = data.ret;
1459 trace_nvme_dsm_done(s, offset, bytes, ret);
1460out:
1461 qemu_iovec_destroy(&local_qiov);
e87a09d6
ML
1462 return ret;
1463
1464}
1465
c8807c5e
PMD
1466static int coroutine_fn nvme_co_truncate(BlockDriverState *bs, int64_t offset,
1467 bool exact, PreallocMode prealloc,
1468 BdrvRequestFlags flags, Error **errp)
1469{
1470 int64_t cur_length;
1471
1472 if (prealloc != PREALLOC_MODE_OFF) {
1473 error_setg(errp, "Unsupported preallocation mode '%s'",
1474 PreallocMode_str(prealloc));
1475 return -ENOTSUP;
1476 }
1477
1478 cur_length = nvme_getlength(bs);
1479 if (offset != cur_length && exact) {
1480 error_setg(errp, "Cannot resize NVMe devices");
1481 return -ENOTSUP;
1482 } else if (offset > cur_length) {
1483 error_setg(errp, "Cannot grow NVMe devices");
1484 return -EINVAL;
1485 }
1486
1487 return 0;
1488}
e87a09d6 1489
bdd6a90a
FZ
1490static int nvme_reopen_prepare(BDRVReopenState *reopen_state,
1491 BlockReopenQueue *queue, Error **errp)
1492{
1493 return 0;
1494}
1495
998b3a1e 1496static void nvme_refresh_filename(BlockDriverState *bs)
bdd6a90a 1497{
cc61b074 1498 BDRVNVMeState *s = bs->opaque;
bdd6a90a 1499
cc61b074
HR
1500 snprintf(bs->exact_filename, sizeof(bs->exact_filename), "nvme://%s/%i",
1501 s->device, s->nsid);
bdd6a90a
FZ
1502}
1503
1504static void nvme_refresh_limits(BlockDriverState *bs, Error **errp)
1505{
1506 BDRVNVMeState *s = bs->opaque;
1507
1508 bs->bl.opt_mem_alignment = s->page_size;
1509 bs->bl.request_alignment = s->page_size;
1510 bs->bl.max_transfer = s->max_transfer;
f34b2bcf
VSO
1511
1512 /*
1513 * Look at nvme_co_pwrite_zeroes: after shift and decrement we should get
1514 * at most 0xFFFF
1515 */
1516 bs->bl.max_pwrite_zeroes = 1ULL << (s->blkshift + 16);
1517 bs->bl.pwrite_zeroes_alignment = MAX(bs->bl.request_alignment,
1518 1UL << s->blkshift);
0c802287
VSO
1519
1520 bs->bl.max_pdiscard = (uint64_t)UINT32_MAX << s->blkshift;
1521 bs->bl.pdiscard_alignment = MAX(bs->bl.request_alignment,
1522 1UL << s->blkshift);
bdd6a90a
FZ
1523}
1524
1525static void nvme_detach_aio_context(BlockDriverState *bs)
1526{
1527 BDRVNVMeState *s = bs->opaque;
1528
1b539bd6 1529 for (unsigned i = 0; i < s->queue_count; i++) {
7838c67f
SH
1530 NVMeQueuePair *q = s->queues[i];
1531
1532 qemu_bh_delete(q->completion_bh);
1533 q->completion_bh = NULL;
1534 }
1535
b111b3fc
PMD
1536 aio_set_event_notifier(bdrv_get_aio_context(bs),
1537 &s->irq_notifier[MSIX_SHARED_IRQ_IDX],
826cc324 1538 false, NULL, NULL, NULL);
bdd6a90a
FZ
1539}
1540
1541static void nvme_attach_aio_context(BlockDriverState *bs,
1542 AioContext *new_context)
1543{
1544 BDRVNVMeState *s = bs->opaque;
1545
1546 s->aio_context = new_context;
b111b3fc 1547 aio_set_event_notifier(new_context, &s->irq_notifier[MSIX_SHARED_IRQ_IDX],
826cc324
SH
1548 false, nvme_handle_event, nvme_poll_cb,
1549 nvme_poll_ready);
7838c67f 1550
1b539bd6 1551 for (unsigned i = 0; i < s->queue_count; i++) {
7838c67f
SH
1552 NVMeQueuePair *q = s->queues[i];
1553
1554 q->completion_bh =
1555 aio_bh_new(new_context, nvme_process_completion_bh, q);
1556 }
bdd6a90a
FZ
1557}
1558
1559static void nvme_aio_plug(BlockDriverState *bs)
1560{
1561 BDRVNVMeState *s = bs->opaque;
2f0d8947
PB
1562 assert(!s->plugged);
1563 s->plugged = true;
bdd6a90a
FZ
1564}
1565
1566static void nvme_aio_unplug(BlockDriverState *bs)
1567{
bdd6a90a
FZ
1568 BDRVNVMeState *s = bs->opaque;
1569 assert(s->plugged);
2f0d8947 1570 s->plugged = false;
1b539bd6 1571 for (unsigned i = INDEX_IO(0); i < s->queue_count; i++) {
2f0d8947
PB
1572 NVMeQueuePair *q = s->queues[i];
1573 qemu_mutex_lock(&q->lock);
b75fd5f5
SH
1574 nvme_kick(q);
1575 nvme_process_completion(q);
2f0d8947 1576 qemu_mutex_unlock(&q->lock);
bdd6a90a
FZ
1577 }
1578}
1579
9ed61612
FZ
1580static void nvme_register_buf(BlockDriverState *bs, void *host, size_t size)
1581{
1582 int ret;
521b97cd 1583 Error *local_err = NULL;
9ed61612
FZ
1584 BDRVNVMeState *s = bs->opaque;
1585
521b97cd 1586 ret = qemu_vfio_dma_map(s->vfio, host, size, false, NULL, &local_err);
9ed61612
FZ
1587 if (ret) {
1588 /* FIXME: we may run out of IOVA addresses after repeated
1589 * bdrv_register_buf/bdrv_unregister_buf, because nvme_vfio_dma_unmap
1590 * doesn't reclaim addresses for fixed mappings. */
521b97cd 1591 error_reportf_err(local_err, "nvme_register_buf failed: ");
9ed61612
FZ
1592 }
1593}
1594
1595static void nvme_unregister_buf(BlockDriverState *bs, void *host)
1596{
1597 BDRVNVMeState *s = bs->opaque;
1598
1599 qemu_vfio_dma_unmap(s->vfio, host);
1600}
1601
f25e7ab2
PMD
1602static BlockStatsSpecific *nvme_get_specific_stats(BlockDriverState *bs)
1603{
1604 BlockStatsSpecific *stats = g_new(BlockStatsSpecific, 1);
1605 BDRVNVMeState *s = bs->opaque;
1606
1607 stats->driver = BLOCKDEV_DRIVER_NVME;
1608 stats->u.nvme = (BlockStatsSpecificNvme) {
1609 .completion_errors = s->stats.completion_errors,
1610 .aligned_accesses = s->stats.aligned_accesses,
1611 .unaligned_accesses = s->stats.unaligned_accesses,
1612 };
1613
1614 return stats;
1615}
1616
2654267c
HR
1617static const char *const nvme_strong_runtime_opts[] = {
1618 NVME_BLOCK_OPT_DEVICE,
1619 NVME_BLOCK_OPT_NAMESPACE,
1620
1621 NULL
1622};
1623
bdd6a90a
FZ
1624static BlockDriver bdrv_nvme = {
1625 .format_name = "nvme",
1626 .protocol_name = "nvme",
1627 .instance_size = sizeof(BDRVNVMeState),
1628
5a5e7f8c
ML
1629 .bdrv_co_create_opts = bdrv_co_create_opts_simple,
1630 .create_opts = &bdrv_create_opts_simple,
1631
bdd6a90a
FZ
1632 .bdrv_parse_filename = nvme_parse_filename,
1633 .bdrv_file_open = nvme_file_open,
1634 .bdrv_close = nvme_close,
1635 .bdrv_getlength = nvme_getlength,
118d1b6a 1636 .bdrv_probe_blocksizes = nvme_probe_blocksizes,
c8807c5e 1637 .bdrv_co_truncate = nvme_co_truncate,
bdd6a90a
FZ
1638
1639 .bdrv_co_preadv = nvme_co_preadv,
1640 .bdrv_co_pwritev = nvme_co_pwritev,
e0dd95e3
ML
1641
1642 .bdrv_co_pwrite_zeroes = nvme_co_pwrite_zeroes,
e87a09d6 1643 .bdrv_co_pdiscard = nvme_co_pdiscard,
e0dd95e3 1644
bdd6a90a
FZ
1645 .bdrv_co_flush_to_disk = nvme_co_flush,
1646 .bdrv_reopen_prepare = nvme_reopen_prepare,
1647
bdd6a90a
FZ
1648 .bdrv_refresh_filename = nvme_refresh_filename,
1649 .bdrv_refresh_limits = nvme_refresh_limits,
2654267c 1650 .strong_runtime_opts = nvme_strong_runtime_opts,
f25e7ab2 1651 .bdrv_get_specific_stats = nvme_get_specific_stats,
bdd6a90a
FZ
1652
1653 .bdrv_detach_aio_context = nvme_detach_aio_context,
1654 .bdrv_attach_aio_context = nvme_attach_aio_context,
1655
1656 .bdrv_io_plug = nvme_aio_plug,
1657 .bdrv_io_unplug = nvme_aio_unplug,
9ed61612
FZ
1658
1659 .bdrv_register_buf = nvme_register_buf,
1660 .bdrv_unregister_buf = nvme_unregister_buf,
bdd6a90a
FZ
1661};
1662
1663static void bdrv_nvme_init(void)
1664{
1665 bdrv_register(&bdrv_nvme);
1666}
1667
1668block_init(bdrv_nvme_init);