]> git.proxmox.com Git - mirror_qemu.git/blame - cpu-common.h
memory: introduce memory_region_name()
[mirror_qemu.git] / cpu-common.h
CommitLineData
1ad2134f
PB
1#ifndef CPU_COMMON_H
2#define CPU_COMMON_H 1
3
07f35073 4/* CPU interfaces that are target independent. */
1ad2134f 5
37b76cfd
PB
6#ifdef TARGET_PHYS_ADDR_BITS
7#include "targphys.h"
8#endif
9
10#ifndef NEED_CPU_H
11#include "poison.h"
12#endif
13
1ad2134f 14#include "bswap.h"
f6f3fbca 15#include "qemu-queue.h"
1ad2134f 16
b3755a91
PB
17#if !defined(CONFIG_USER_ONLY)
18
dd310534
AG
19enum device_endian {
20 DEVICE_NATIVE_ENDIAN,
21 DEVICE_BIG_ENDIAN,
22 DEVICE_LITTLE_ENDIAN,
23};
24
1ad2134f 25/* address in the RAM (different from a physical address) */
f15fbc4b
AP
26#if defined(CONFIG_XEN_BACKEND) && TARGET_PHYS_ADDR_BITS == 64
27typedef uint64_t ram_addr_t;
28# define RAM_ADDR_MAX UINT64_MAX
29# define RAM_ADDR_FMT "%" PRIx64
30#else
c227f099 31typedef unsigned long ram_addr_t;
f15fbc4b
AP
32# define RAM_ADDR_MAX ULONG_MAX
33# define RAM_ADDR_FMT "%lx"
34#endif
1ad2134f
PB
35
36/* memory API */
37
c227f099
AL
38typedef void CPUWriteMemoryFunc(void *opaque, target_phys_addr_t addr, uint32_t value);
39typedef uint32_t CPUReadMemoryFunc(void *opaque, target_phys_addr_t addr);
1ad2134f 40
cd19cfa2 41void qemu_ram_remap(ram_addr_t addr, ram_addr_t length);
1ad2134f 42/* This should only be used for ram local to a device. */
c227f099 43void *qemu_get_ram_ptr(ram_addr_t addr);
8ab934f9 44void *qemu_ram_ptr_length(ram_addr_t addr, ram_addr_t *size);
b2e0a138
MT
45/* Same but slower, to use for migration, where the order of
46 * RAMBlocks must not change. */
47void *qemu_safe_ram_ptr(ram_addr_t addr);
050a0ddf 48void qemu_put_ram_ptr(void *addr);
1ad2134f 49/* This should not be used by devices. */
e890261f
MT
50int qemu_ram_addr_from_host(void *ptr, ram_addr_t *ram_addr);
51ram_addr_t qemu_ram_addr_from_host_nofail(void *ptr);
1ad2134f 52
c227f099 53void cpu_physical_memory_rw(target_phys_addr_t addr, uint8_t *buf,
1ad2134f 54 int len, int is_write);
c227f099 55static inline void cpu_physical_memory_read(target_phys_addr_t addr,
3bad9814 56 void *buf, int len)
1ad2134f
PB
57{
58 cpu_physical_memory_rw(addr, buf, len, 0);
59}
c227f099 60static inline void cpu_physical_memory_write(target_phys_addr_t addr,
3bad9814 61 const void *buf, int len)
1ad2134f 62{
3bad9814 63 cpu_physical_memory_rw(addr, (void *)buf, len, 1);
1ad2134f 64}
c227f099
AL
65void *cpu_physical_memory_map(target_phys_addr_t addr,
66 target_phys_addr_t *plen,
1ad2134f 67 int is_write);
c227f099
AL
68void cpu_physical_memory_unmap(void *buffer, target_phys_addr_t len,
69 int is_write, target_phys_addr_t access_len);
1ad2134f
PB
70void *cpu_register_map_client(void *opaque, void (*callback)(void *opaque));
71void cpu_unregister_map_client(void *cookie);
72
6842a08e
BS
73/* Coalesced MMIO regions are areas where write operations can be reordered.
74 * This usually implies that write operations are side-effect free. This allows
75 * batching which can make a major impact on performance when using
76 * virtualization.
77 */
6842a08e
BS
78void qemu_flush_coalesced_mmio_buffer(void);
79
c227f099 80uint32_t ldub_phys(target_phys_addr_t addr);
1e78bcc1
AG
81uint32_t lduw_le_phys(target_phys_addr_t addr);
82uint32_t lduw_be_phys(target_phys_addr_t addr);
1e78bcc1
AG
83uint32_t ldl_le_phys(target_phys_addr_t addr);
84uint32_t ldl_be_phys(target_phys_addr_t addr);
1e78bcc1
AG
85uint64_t ldq_le_phys(target_phys_addr_t addr);
86uint64_t ldq_be_phys(target_phys_addr_t addr);
c227f099 87void stb_phys(target_phys_addr_t addr, uint32_t val);
1e78bcc1
AG
88void stw_le_phys(target_phys_addr_t addr, uint32_t val);
89void stw_be_phys(target_phys_addr_t addr, uint32_t val);
1e78bcc1
AG
90void stl_le_phys(target_phys_addr_t addr, uint32_t val);
91void stl_be_phys(target_phys_addr_t addr, uint32_t val);
1e78bcc1
AG
92void stq_le_phys(target_phys_addr_t addr, uint64_t val);
93void stq_be_phys(target_phys_addr_t addr, uint64_t val);
c227f099 94
21673cde
BS
95#ifdef NEED_CPU_H
96uint32_t lduw_phys(target_phys_addr_t addr);
97uint32_t ldl_phys(target_phys_addr_t addr);
98uint64_t ldq_phys(target_phys_addr_t addr);
99void stl_phys_notdirty(target_phys_addr_t addr, uint32_t val);
100void stq_phys_notdirty(target_phys_addr_t addr, uint64_t val);
101void stw_phys(target_phys_addr_t addr, uint32_t val);
102void stl_phys(target_phys_addr_t addr, uint32_t val);
103void stq_phys(target_phys_addr_t addr, uint64_t val);
104#endif
105
c227f099 106void cpu_physical_memory_write_rom(target_phys_addr_t addr,
1ad2134f
PB
107 const uint8_t *buf, int len);
108
109#define IO_MEM_SHIFT 3
110
111#define IO_MEM_RAM (0 << IO_MEM_SHIFT) /* hardcoded offset */
112#define IO_MEM_ROM (1 << IO_MEM_SHIFT) /* hardcoded offset */
113#define IO_MEM_UNASSIGNED (2 << IO_MEM_SHIFT)
114#define IO_MEM_NOTDIRTY (3 << IO_MEM_SHIFT)
56384e8b 115#define IO_MEM_SUBPAGE_RAM (4 << IO_MEM_SHIFT)
1ad2134f
PB
116
117/* Acts like a ROM when read and like a device when written. */
118#define IO_MEM_ROMD (1)
119#define IO_MEM_SUBPAGE (2)
1ad2134f 120
b3755a91
PB
121#endif
122
1ad2134f 123#endif /* !CPU_COMMON_H */