]> git.proxmox.com Git - mirror_qemu.git/blame - cpu-exec.c
Merge remote-tracking branch 'remotes/mcayland/tags/qemu-openbios-signed' into staging
[mirror_qemu.git] / cpu-exec.c
CommitLineData
7d13299d 1/*
e965fc38 2 * emulator main execution loop
5fafdf24 3 *
66321a11 4 * Copyright (c) 2003-2005 Fabrice Bellard
7d13299d 5 *
3ef693a0
FB
6 * This library is free software; you can redistribute it and/or
7 * modify it under the terms of the GNU Lesser General Public
8 * License as published by the Free Software Foundation; either
9 * version 2 of the License, or (at your option) any later version.
7d13299d 10 *
3ef693a0
FB
11 * This library is distributed in the hope that it will be useful,
12 * but WITHOUT ANY WARRANTY; without even the implied warranty of
13 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU
14 * Lesser General Public License for more details.
7d13299d 15 *
3ef693a0 16 * You should have received a copy of the GNU Lesser General Public
8167ee88 17 * License along with this library; if not, see <http://www.gnu.org/licenses/>.
7d13299d 18 */
e4533c7a 19#include "config.h"
cea5f9a2 20#include "cpu.h"
6db8b538 21#include "trace.h"
76cad711 22#include "disas/disas.h"
7cb69cae 23#include "tcg.h"
1de7afc9 24#include "qemu/atomic.h"
9c17d615 25#include "sysemu/qtest.h"
c2aa5f81
ST
26#include "qemu/timer.h"
27
28/* -icount align implementation. */
29
30typedef struct SyncClocks {
31 int64_t diff_clk;
32 int64_t last_cpu_icount;
7f7bc144 33 int64_t realtime_clock;
c2aa5f81
ST
34} SyncClocks;
35
36#if !defined(CONFIG_USER_ONLY)
37/* Allow the guest to have a max 3ms advance.
38 * The difference between the 2 clocks could therefore
39 * oscillate around 0.
40 */
41#define VM_CLOCK_ADVANCE 3000000
7f7bc144
ST
42#define THRESHOLD_REDUCE 1.5
43#define MAX_DELAY_PRINT_RATE 2000000000LL
44#define MAX_NB_PRINTS 100
c2aa5f81
ST
45
46static void align_clocks(SyncClocks *sc, const CPUState *cpu)
47{
48 int64_t cpu_icount;
49
50 if (!icount_align_option) {
51 return;
52 }
53
54 cpu_icount = cpu->icount_extra + cpu->icount_decr.u16.low;
55 sc->diff_clk += cpu_icount_to_ns(sc->last_cpu_icount - cpu_icount);
56 sc->last_cpu_icount = cpu_icount;
57
58 if (sc->diff_clk > VM_CLOCK_ADVANCE) {
59#ifndef _WIN32
60 struct timespec sleep_delay, rem_delay;
61 sleep_delay.tv_sec = sc->diff_clk / 1000000000LL;
62 sleep_delay.tv_nsec = sc->diff_clk % 1000000000LL;
63 if (nanosleep(&sleep_delay, &rem_delay) < 0) {
64 sc->diff_clk -= (sleep_delay.tv_sec - rem_delay.tv_sec) * 1000000000LL;
65 sc->diff_clk -= sleep_delay.tv_nsec - rem_delay.tv_nsec;
66 } else {
67 sc->diff_clk = 0;
68 }
69#else
70 Sleep(sc->diff_clk / SCALE_MS);
71 sc->diff_clk = 0;
72#endif
73 }
74}
75
7f7bc144
ST
76static void print_delay(const SyncClocks *sc)
77{
78 static float threshold_delay;
79 static int64_t last_realtime_clock;
80 static int nb_prints;
81
82 if (icount_align_option &&
83 sc->realtime_clock - last_realtime_clock >= MAX_DELAY_PRINT_RATE &&
84 nb_prints < MAX_NB_PRINTS) {
85 if ((-sc->diff_clk / (float)1000000000LL > threshold_delay) ||
86 (-sc->diff_clk / (float)1000000000LL <
87 (threshold_delay - THRESHOLD_REDUCE))) {
88 threshold_delay = (-sc->diff_clk / 1000000000LL) + 1;
89 printf("Warning: The guest is now late by %.1f to %.1f seconds\n",
90 threshold_delay - 1,
91 threshold_delay);
92 nb_prints++;
93 last_realtime_clock = sc->realtime_clock;
94 }
95 }
96}
97
c2aa5f81
ST
98static void init_delay_params(SyncClocks *sc,
99 const CPUState *cpu)
100{
101 if (!icount_align_option) {
102 return;
103 }
7f7bc144 104 sc->realtime_clock = qemu_clock_get_ns(QEMU_CLOCK_REALTIME);
c2aa5f81 105 sc->diff_clk = qemu_clock_get_ns(QEMU_CLOCK_VIRTUAL) -
7f7bc144 106 sc->realtime_clock +
c2aa5f81
ST
107 cpu_get_clock_offset();
108 sc->last_cpu_icount = cpu->icount_extra + cpu->icount_decr.u16.low;
27498bef
ST
109 if (sc->diff_clk < max_delay) {
110 max_delay = sc->diff_clk;
111 }
112 if (sc->diff_clk > max_advance) {
113 max_advance = sc->diff_clk;
114 }
7f7bc144
ST
115
116 /* Print every 2s max if the guest is late. We limit the number
117 of printed messages to NB_PRINT_MAX(currently 100) */
118 print_delay(sc);
c2aa5f81
ST
119}
120#else
121static void align_clocks(SyncClocks *sc, const CPUState *cpu)
122{
123}
124
125static void init_delay_params(SyncClocks *sc, const CPUState *cpu)
126{
127}
128#endif /* CONFIG USER ONLY */
7d13299d 129
5638d180 130void cpu_loop_exit(CPUState *cpu)
e4533c7a 131{
d77953b9 132 cpu->current_tb = NULL;
6f03bef0 133 siglongjmp(cpu->jmp_env, 1);
e4533c7a 134}
bfed01fc 135
fbf9eeb3
FB
136/* exit the current TB from a signal handler. The host registers are
137 restored in a state compatible with the CPU emulator
138 */
9eff14f3 139#if defined(CONFIG_SOFTMMU)
0ea8cb88 140void cpu_resume_from_signal(CPUState *cpu, void *puc)
9eff14f3 141{
9eff14f3
BS
142 /* XXX: restore cpu registers saved in host registers */
143
27103424 144 cpu->exception_index = -1;
6f03bef0 145 siglongjmp(cpu->jmp_env, 1);
9eff14f3 146}
9eff14f3 147#endif
fbf9eeb3 148
77211379
PM
149/* Execute a TB, and fix up the CPU state afterwards if necessary */
150static inline tcg_target_ulong cpu_tb_exec(CPUState *cpu, uint8_t *tb_ptr)
151{
152 CPUArchState *env = cpu->env_ptr;
03afa5f8
RH
153 uintptr_t next_tb;
154
155#if defined(DEBUG_DISAS)
156 if (qemu_loglevel_mask(CPU_LOG_TB_CPU)) {
157#if defined(TARGET_I386)
158 log_cpu_state(cpu, CPU_DUMP_CCOP);
159#elif defined(TARGET_M68K)
160 /* ??? Should not modify env state for dumping. */
161 cpu_m68k_flush_flags(env, env->cc_op);
162 env->cc_op = CC_OP_FLAGS;
163 env->sr = (env->sr & 0xffe0) | env->cc_dest | (env->cc_x << 4);
164 log_cpu_state(cpu, 0);
165#else
166 log_cpu_state(cpu, 0);
167#endif
168 }
169#endif /* DEBUG_DISAS */
170
171 next_tb = tcg_qemu_tb_exec(env, tb_ptr);
6db8b538
AB
172 trace_exec_tb_exit((void *) (next_tb & ~TB_EXIT_MASK),
173 next_tb & TB_EXIT_MASK);
174
77211379
PM
175 if ((next_tb & TB_EXIT_MASK) > TB_EXIT_IDX1) {
176 /* We didn't start executing this TB (eg because the instruction
177 * counter hit zero); we must restore the guest PC to the address
178 * of the start of the TB.
179 */
bdf7ae5b 180 CPUClass *cc = CPU_GET_CLASS(cpu);
77211379 181 TranslationBlock *tb = (TranslationBlock *)(next_tb & ~TB_EXIT_MASK);
bdf7ae5b
AF
182 if (cc->synchronize_from_tb) {
183 cc->synchronize_from_tb(cpu, tb);
184 } else {
185 assert(cc->set_pc);
186 cc->set_pc(cpu, tb->pc);
187 }
77211379 188 }
378df4b2
PM
189 if ((next_tb & TB_EXIT_MASK) == TB_EXIT_REQUESTED) {
190 /* We were asked to stop executing TBs (probably a pending
191 * interrupt. We've now stopped, so clear the flag.
192 */
193 cpu->tcg_exit_req = 0;
194 }
77211379
PM
195 return next_tb;
196}
197
2e70f6ef
PB
198/* Execute the code without caching the generated code. An interpreter
199 could be used if available. */
9349b4f9 200static void cpu_exec_nocache(CPUArchState *env, int max_cycles,
cea5f9a2 201 TranslationBlock *orig_tb)
2e70f6ef 202{
d77953b9 203 CPUState *cpu = ENV_GET_CPU(env);
2e70f6ef
PB
204 TranslationBlock *tb;
205
206 /* Should never happen.
207 We only end up here when an existing TB is too long. */
208 if (max_cycles > CF_COUNT_MASK)
209 max_cycles = CF_COUNT_MASK;
210
648f034c 211 tb = tb_gen_code(cpu, orig_tb->pc, orig_tb->cs_base, orig_tb->flags,
2e70f6ef 212 max_cycles);
d77953b9 213 cpu->current_tb = tb;
2e70f6ef 214 /* execute the generated code */
6db8b538 215 trace_exec_tb_nocache(tb, tb->pc);
77211379 216 cpu_tb_exec(cpu, tb->tc_ptr);
d77953b9 217 cpu->current_tb = NULL;
2e70f6ef
PB
218 tb_phys_invalidate(tb, -1);
219 tb_free(tb);
220}
221
9349b4f9 222static TranslationBlock *tb_find_slow(CPUArchState *env,
cea5f9a2 223 target_ulong pc,
8a40a180 224 target_ulong cs_base,
c068688b 225 uint64_t flags)
8a40a180 226{
8cd70437 227 CPUState *cpu = ENV_GET_CPU(env);
8a40a180 228 TranslationBlock *tb, **ptb1;
8a40a180 229 unsigned int h;
337fc758 230 tb_page_addr_t phys_pc, phys_page1;
41c1b1c9 231 target_ulong virt_page2;
3b46e624 232
5e5f07e0 233 tcg_ctx.tb_ctx.tb_invalidated_flag = 0;
3b46e624 234
8a40a180 235 /* find translated block using physical mappings */
41c1b1c9 236 phys_pc = get_page_addr_code(env, pc);
8a40a180 237 phys_page1 = phys_pc & TARGET_PAGE_MASK;
8a40a180 238 h = tb_phys_hash_func(phys_pc);
5e5f07e0 239 ptb1 = &tcg_ctx.tb_ctx.tb_phys_hash[h];
8a40a180
FB
240 for(;;) {
241 tb = *ptb1;
242 if (!tb)
243 goto not_found;
5fafdf24 244 if (tb->pc == pc &&
8a40a180 245 tb->page_addr[0] == phys_page1 &&
5fafdf24 246 tb->cs_base == cs_base &&
8a40a180
FB
247 tb->flags == flags) {
248 /* check next page if needed */
249 if (tb->page_addr[1] != -1) {
337fc758
BS
250 tb_page_addr_t phys_page2;
251
5fafdf24 252 virt_page2 = (pc & TARGET_PAGE_MASK) +
8a40a180 253 TARGET_PAGE_SIZE;
41c1b1c9 254 phys_page2 = get_page_addr_code(env, virt_page2);
8a40a180
FB
255 if (tb->page_addr[1] == phys_page2)
256 goto found;
257 } else {
258 goto found;
259 }
260 }
261 ptb1 = &tb->phys_hash_next;
262 }
263 not_found:
2e70f6ef 264 /* if no translated code available, then translate it now */
648f034c 265 tb = tb_gen_code(cpu, pc, cs_base, flags, 0);
3b46e624 266
8a40a180 267 found:
2c90fe2b
KB
268 /* Move the last found TB to the head of the list */
269 if (likely(*ptb1)) {
270 *ptb1 = tb->phys_hash_next;
5e5f07e0
EV
271 tb->phys_hash_next = tcg_ctx.tb_ctx.tb_phys_hash[h];
272 tcg_ctx.tb_ctx.tb_phys_hash[h] = tb;
2c90fe2b 273 }
8a40a180 274 /* we add the TB in the virtual pc hash table */
8cd70437 275 cpu->tb_jmp_cache[tb_jmp_cache_hash_func(pc)] = tb;
8a40a180
FB
276 return tb;
277}
278
9349b4f9 279static inline TranslationBlock *tb_find_fast(CPUArchState *env)
8a40a180 280{
8cd70437 281 CPUState *cpu = ENV_GET_CPU(env);
8a40a180
FB
282 TranslationBlock *tb;
283 target_ulong cs_base, pc;
6b917547 284 int flags;
8a40a180
FB
285
286 /* we record a subset of the CPU state. It will
287 always be the same before a given translated block
288 is executed. */
6b917547 289 cpu_get_tb_cpu_state(env, &pc, &cs_base, &flags);
8cd70437 290 tb = cpu->tb_jmp_cache[tb_jmp_cache_hash_func(pc)];
551bd27f
TS
291 if (unlikely(!tb || tb->pc != pc || tb->cs_base != cs_base ||
292 tb->flags != flags)) {
cea5f9a2 293 tb = tb_find_slow(env, pc, cs_base, flags);
8a40a180
FB
294 }
295 return tb;
296}
297
9349b4f9 298static void cpu_handle_debug_exception(CPUArchState *env)
1009d2ed 299{
ff4700b0 300 CPUState *cpu = ENV_GET_CPU(env);
86025ee4 301 CPUClass *cc = CPU_GET_CLASS(cpu);
1009d2ed
JK
302 CPUWatchpoint *wp;
303
ff4700b0
AF
304 if (!cpu->watchpoint_hit) {
305 QTAILQ_FOREACH(wp, &cpu->watchpoints, entry) {
1009d2ed
JK
306 wp->flags &= ~BP_WATCHPOINT_HIT;
307 }
308 }
86025ee4
PM
309
310 cc->debug_excp_handler(cpu);
1009d2ed
JK
311}
312
7d13299d
FB
313/* main execution loop */
314
1a28cac3
MT
315volatile sig_atomic_t exit_request;
316
9349b4f9 317int cpu_exec(CPUArchState *env)
7d13299d 318{
c356a1bc 319 CPUState *cpu = ENV_GET_CPU(env);
97a8ea5a
AF
320#if !(defined(CONFIG_USER_ONLY) && \
321 (defined(TARGET_M68K) || defined(TARGET_PPC) || defined(TARGET_S390X)))
322 CPUClass *cc = CPU_GET_CLASS(cpu);
693fa551
AF
323#endif
324#ifdef TARGET_I386
325 X86CPU *x86_cpu = X86_CPU(cpu);
97a8ea5a 326#endif
8a40a180 327 int ret, interrupt_request;
8a40a180 328 TranslationBlock *tb;
c27004ec 329 uint8_t *tc_ptr;
3e9bd63a 330 uintptr_t next_tb;
c2aa5f81
ST
331 SyncClocks sc;
332
bae2c270
PM
333 /* This must be volatile so it is not trashed by longjmp() */
334 volatile bool have_tb_lock = false;
8c6939c0 335
259186a7 336 if (cpu->halted) {
3993c6bd 337 if (!cpu_has_work(cpu)) {
eda48c34
PB
338 return EXCP_HALTED;
339 }
340
259186a7 341 cpu->halted = 0;
eda48c34 342 }
5a1e3cfc 343
4917cf44 344 current_cpu = cpu;
e4533c7a 345
4917cf44 346 /* As long as current_cpu is null, up to the assignment just above,
ec9bd89f
OH
347 * requests by other threads to exit the execution loop are expected to
348 * be issued using the exit_request global. We must make sure that our
4917cf44 349 * evaluation of the global value is performed past the current_cpu
ec9bd89f
OH
350 * value transition point, which requires a memory barrier as well as
351 * an instruction scheduling constraint on modern architectures. */
352 smp_mb();
353
c629a4bc 354 if (unlikely(exit_request)) {
fcd7d003 355 cpu->exit_request = 1;
1a28cac3
MT
356 }
357
ecb644f4 358#if defined(TARGET_I386)
6792a57b
JK
359 /* put eflags in CPU temporary format */
360 CC_SRC = env->eflags & (CC_O | CC_S | CC_Z | CC_A | CC_P | CC_C);
80cf2c81 361 env->df = 1 - (2 * ((env->eflags >> 10) & 1));
6792a57b
JK
362 CC_OP = CC_OP_EFLAGS;
363 env->eflags &= ~(DF_MASK | CC_O | CC_S | CC_Z | CC_A | CC_P | CC_C);
93ac68bc 364#elif defined(TARGET_SPARC)
e6e5906b
PB
365#elif defined(TARGET_M68K)
366 env->cc_op = CC_OP_FLAGS;
367 env->cc_dest = env->sr & 0xf;
368 env->cc_x = (env->sr >> 4) & 1;
ecb644f4
TS
369#elif defined(TARGET_ALPHA)
370#elif defined(TARGET_ARM)
d2fbca94 371#elif defined(TARGET_UNICORE32)
ecb644f4 372#elif defined(TARGET_PPC)
4e85f82c 373 env->reserve_addr = -1;
81ea0e13 374#elif defined(TARGET_LM32)
b779e29e 375#elif defined(TARGET_MICROBLAZE)
6af0bf9c 376#elif defined(TARGET_MIPS)
d15a9c23 377#elif defined(TARGET_MOXIE)
e67db06e 378#elif defined(TARGET_OPENRISC)
fdf9b3e8 379#elif defined(TARGET_SH4)
f1ccf904 380#elif defined(TARGET_CRIS)
10ec5117 381#elif defined(TARGET_S390X)
2328826b 382#elif defined(TARGET_XTENSA)
48e06fe0 383#elif defined(TARGET_TRICORE)
fdf9b3e8 384 /* XXXXX */
e4533c7a
FB
385#else
386#error unsupported target CPU
387#endif
27103424 388 cpu->exception_index = -1;
9d27abd9 389
c2aa5f81
ST
390 /* Calculate difference between guest clock and host clock.
391 * This delay includes the delay of the last cycle, so
392 * what we have to do is sleep until it is 0. As for the
393 * advance/delay we gain here, we try to fix it next time.
394 */
395 init_delay_params(&sc, cpu);
396
7d13299d 397 /* prepare setjmp context for exception handling */
3fb2ded1 398 for(;;) {
6f03bef0 399 if (sigsetjmp(cpu->jmp_env, 0) == 0) {
3fb2ded1 400 /* if an exception is pending, we execute it here */
27103424
AF
401 if (cpu->exception_index >= 0) {
402 if (cpu->exception_index >= EXCP_INTERRUPT) {
3fb2ded1 403 /* exit request from the cpu execution loop */
27103424 404 ret = cpu->exception_index;
1009d2ed
JK
405 if (ret == EXCP_DEBUG) {
406 cpu_handle_debug_exception(env);
407 }
3fb2ded1 408 break;
72d239ed
AJ
409 } else {
410#if defined(CONFIG_USER_ONLY)
3fb2ded1 411 /* if user mode only, we simulate a fake exception
9f083493 412 which will be handled outside the cpu execution
3fb2ded1 413 loop */
83479e77 414#if defined(TARGET_I386)
97a8ea5a 415 cc->do_interrupt(cpu);
83479e77 416#endif
27103424 417 ret = cpu->exception_index;
3fb2ded1 418 break;
72d239ed 419#else
97a8ea5a 420 cc->do_interrupt(cpu);
27103424 421 cpu->exception_index = -1;
83479e77 422#endif
3fb2ded1 423 }
5fafdf24 424 }
9df217a3 425
b5fc09ae 426 next_tb = 0; /* force lookup of first TB */
3fb2ded1 427 for(;;) {
259186a7 428 interrupt_request = cpu->interrupt_request;
e1638bd8 429 if (unlikely(interrupt_request)) {
ed2803da 430 if (unlikely(cpu->singlestep_enabled & SSTEP_NOIRQ)) {
e1638bd8 431 /* Mask out external interrupts for this step. */
3125f763 432 interrupt_request &= ~CPU_INTERRUPT_SSTEP_MASK;
e1638bd8 433 }
6658ffb8 434 if (interrupt_request & CPU_INTERRUPT_DEBUG) {
259186a7 435 cpu->interrupt_request &= ~CPU_INTERRUPT_DEBUG;
27103424 436 cpu->exception_index = EXCP_DEBUG;
5638d180 437 cpu_loop_exit(cpu);
6658ffb8 438 }
a90b7318 439#if defined(TARGET_ARM) || defined(TARGET_SPARC) || defined(TARGET_MIPS) || \
b779e29e 440 defined(TARGET_PPC) || defined(TARGET_ALPHA) || defined(TARGET_CRIS) || \
48e06fe0
BK
441 defined(TARGET_MICROBLAZE) || defined(TARGET_LM32) || \
442 defined(TARGET_UNICORE32) || defined(TARGET_TRICORE)
a90b7318 443 if (interrupt_request & CPU_INTERRUPT_HALT) {
259186a7
AF
444 cpu->interrupt_request &= ~CPU_INTERRUPT_HALT;
445 cpu->halted = 1;
27103424 446 cpu->exception_index = EXCP_HLT;
5638d180 447 cpu_loop_exit(cpu);
a90b7318
AZ
448 }
449#endif
4a92a558
PB
450#if defined(TARGET_I386)
451 if (interrupt_request & CPU_INTERRUPT_INIT) {
452 cpu_svm_check_intercept_param(env, SVM_EXIT_INIT, 0);
453 do_cpu_init(x86_cpu);
454 cpu->exception_index = EXCP_HALTED;
455 cpu_loop_exit(cpu);
456 }
457#else
458 if (interrupt_request & CPU_INTERRUPT_RESET) {
459 cpu_reset(cpu);
460 }
461#endif
68a79315 462#if defined(TARGET_I386)
5d62c43a
JK
463#if !defined(CONFIG_USER_ONLY)
464 if (interrupt_request & CPU_INTERRUPT_POLL) {
259186a7 465 cpu->interrupt_request &= ~CPU_INTERRUPT_POLL;
693fa551 466 apic_poll_irq(x86_cpu->apic_state);
5d62c43a
JK
467 }
468#endif
4a92a558 469 if (interrupt_request & CPU_INTERRUPT_SIPI) {
693fa551 470 do_cpu_sipi(x86_cpu);
b09ea7d5 471 } else if (env->hflags2 & HF2_GIF_MASK) {
db620f46
FB
472 if ((interrupt_request & CPU_INTERRUPT_SMI) &&
473 !(env->hflags & HF_SMM_MASK)) {
77b2bc2c
BS
474 cpu_svm_check_intercept_param(env, SVM_EXIT_SMI,
475 0);
259186a7 476 cpu->interrupt_request &= ~CPU_INTERRUPT_SMI;
693fa551 477 do_smm_enter(x86_cpu);
db620f46
FB
478 next_tb = 0;
479 } else if ((interrupt_request & CPU_INTERRUPT_NMI) &&
480 !(env->hflags2 & HF2_NMI_MASK)) {
259186a7 481 cpu->interrupt_request &= ~CPU_INTERRUPT_NMI;
db620f46 482 env->hflags2 |= HF2_NMI_MASK;
e694d4e2 483 do_interrupt_x86_hardirq(env, EXCP02_NMI, 1);
db620f46 484 next_tb = 0;
e965fc38 485 } else if (interrupt_request & CPU_INTERRUPT_MCE) {
259186a7 486 cpu->interrupt_request &= ~CPU_INTERRUPT_MCE;
e694d4e2 487 do_interrupt_x86_hardirq(env, EXCP12_MCHK, 0);
79c4f6b0 488 next_tb = 0;
db620f46
FB
489 } else if ((interrupt_request & CPU_INTERRUPT_HARD) &&
490 (((env->hflags2 & HF2_VINTR_MASK) &&
491 (env->hflags2 & HF2_HIF_MASK)) ||
492 (!(env->hflags2 & HF2_VINTR_MASK) &&
493 (env->eflags & IF_MASK &&
494 !(env->hflags & HF_INHIBIT_IRQ_MASK))))) {
495 int intno;
77b2bc2c
BS
496 cpu_svm_check_intercept_param(env, SVM_EXIT_INTR,
497 0);
259186a7
AF
498 cpu->interrupt_request &= ~(CPU_INTERRUPT_HARD |
499 CPU_INTERRUPT_VIRQ);
db620f46 500 intno = cpu_get_pic_interrupt(env);
4f213879 501 qemu_log_mask(CPU_LOG_TB_IN_ASM, "Servicing hardware INT=0x%02x\n", intno);
502 do_interrupt_x86_hardirq(env, intno, 1);
503 /* ensure that no TB jump will be modified as
504 the program flow was changed */
505 next_tb = 0;
0573fbfc 506#if !defined(CONFIG_USER_ONLY)
db620f46
FB
507 } else if ((interrupt_request & CPU_INTERRUPT_VIRQ) &&
508 (env->eflags & IF_MASK) &&
509 !(env->hflags & HF_INHIBIT_IRQ_MASK)) {
510 int intno;
511 /* FIXME: this should respect TPR */
77b2bc2c
BS
512 cpu_svm_check_intercept_param(env, SVM_EXIT_VINTR,
513 0);
fdfba1a2
EI
514 intno = ldl_phys(cpu->as,
515 env->vm_vmcb
516 + offsetof(struct vmcb,
517 control.int_vector));
93fcfe39 518 qemu_log_mask(CPU_LOG_TB_IN_ASM, "Servicing virtual hardware INT=0x%02x\n", intno);
e694d4e2 519 do_interrupt_x86_hardirq(env, intno, 1);
259186a7 520 cpu->interrupt_request &= ~CPU_INTERRUPT_VIRQ;
db620f46 521 next_tb = 0;
907a5b26 522#endif
db620f46 523 }
68a79315 524 }
ce09776b 525#elif defined(TARGET_PPC)
47103572 526 if (interrupt_request & CPU_INTERRUPT_HARD) {
e9df014c 527 ppc_hw_interrupt(env);
259186a7
AF
528 if (env->pending_interrupts == 0) {
529 cpu->interrupt_request &= ~CPU_INTERRUPT_HARD;
530 }
b5fc09ae 531 next_tb = 0;
ce09776b 532 }
81ea0e13
MW
533#elif defined(TARGET_LM32)
534 if ((interrupt_request & CPU_INTERRUPT_HARD)
535 && (env->ie & IE_IE)) {
27103424 536 cpu->exception_index = EXCP_IRQ;
97a8ea5a 537 cc->do_interrupt(cpu);
81ea0e13
MW
538 next_tb = 0;
539 }
b779e29e
EI
540#elif defined(TARGET_MICROBLAZE)
541 if ((interrupt_request & CPU_INTERRUPT_HARD)
542 && (env->sregs[SR_MSR] & MSR_IE)
543 && !(env->sregs[SR_MSR] & (MSR_EIP | MSR_BIP))
544 && !(env->iflags & (D_FLAG | IMM_FLAG))) {
27103424 545 cpu->exception_index = EXCP_IRQ;
97a8ea5a 546 cc->do_interrupt(cpu);
b779e29e
EI
547 next_tb = 0;
548 }
6af0bf9c
FB
549#elif defined(TARGET_MIPS)
550 if ((interrupt_request & CPU_INTERRUPT_HARD) &&
4cdc1cd1 551 cpu_mips_hw_interrupts_pending(env)) {
6af0bf9c 552 /* Raise it */
27103424 553 cpu->exception_index = EXCP_EXT_INTERRUPT;
6af0bf9c 554 env->error_code = 0;
97a8ea5a 555 cc->do_interrupt(cpu);
b5fc09ae 556 next_tb = 0;
6af0bf9c 557 }
48e06fe0
BK
558#elif defined(TARGET_TRICORE)
559 if ((interrupt_request & CPU_INTERRUPT_HARD)) {
560 cc->do_interrupt(cpu);
561 next_tb = 0;
562 }
563
b6a71ef7
JL
564#elif defined(TARGET_OPENRISC)
565 {
566 int idx = -1;
567 if ((interrupt_request & CPU_INTERRUPT_HARD)
568 && (env->sr & SR_IEE)) {
569 idx = EXCP_INT;
570 }
571 if ((interrupt_request & CPU_INTERRUPT_TIMER)
572 && (env->sr & SR_TEE)) {
573 idx = EXCP_TICK;
574 }
575 if (idx >= 0) {
27103424 576 cpu->exception_index = idx;
97a8ea5a 577 cc->do_interrupt(cpu);
b6a71ef7
JL
578 next_tb = 0;
579 }
580 }
e95c8d51 581#elif defined(TARGET_SPARC)
d532b26c
IK
582 if (interrupt_request & CPU_INTERRUPT_HARD) {
583 if (cpu_interrupts_enabled(env) &&
584 env->interrupt_index > 0) {
585 int pil = env->interrupt_index & 0xf;
586 int type = env->interrupt_index & 0xf0;
587
588 if (((type == TT_EXTINT) &&
589 cpu_pil_allowed(env, pil)) ||
590 type != TT_EXTINT) {
27103424 591 cpu->exception_index = env->interrupt_index;
97a8ea5a 592 cc->do_interrupt(cpu);
d532b26c
IK
593 next_tb = 0;
594 }
595 }
e965fc38 596 }
b5ff1b31
FB
597#elif defined(TARGET_ARM)
598 if (interrupt_request & CPU_INTERRUPT_FIQ
4cc35614 599 && !(env->daif & PSTATE_F)) {
27103424 600 cpu->exception_index = EXCP_FIQ;
97a8ea5a 601 cc->do_interrupt(cpu);
b5fc09ae 602 next_tb = 0;
b5ff1b31 603 }
9ee6e8bb
PB
604 /* ARMv7-M interrupt return works by loading a magic value
605 into the PC. On real hardware the load causes the
606 return to occur. The qemu implementation performs the
607 jump normally, then does the exception return when the
608 CPU tries to execute code at the magic address.
609 This will cause the magic PC value to be pushed to
a1c7273b 610 the stack if an interrupt occurred at the wrong time.
9ee6e8bb
PB
611 We avoid this by disabling interrupts when
612 pc contains a magic address. */
b5ff1b31 613 if (interrupt_request & CPU_INTERRUPT_HARD
c3c8d6b3
DH
614 && !(env->daif & PSTATE_I)
615 && (!IS_M(env) || env->regs[15] < 0xfffffff0)) {
27103424 616 cpu->exception_index = EXCP_IRQ;
97a8ea5a 617 cc->do_interrupt(cpu);
b5fc09ae 618 next_tb = 0;
b5ff1b31 619 }
d2fbca94
GX
620#elif defined(TARGET_UNICORE32)
621 if (interrupt_request & CPU_INTERRUPT_HARD
622 && !(env->uncached_asr & ASR_I)) {
27103424 623 cpu->exception_index = UC32_EXCP_INTR;
97a8ea5a 624 cc->do_interrupt(cpu);
d2fbca94
GX
625 next_tb = 0;
626 }
fdf9b3e8 627#elif defined(TARGET_SH4)
e96e2044 628 if (interrupt_request & CPU_INTERRUPT_HARD) {
97a8ea5a 629 cc->do_interrupt(cpu);
b5fc09ae 630 next_tb = 0;
e96e2044 631 }
eddf68a6 632#elif defined(TARGET_ALPHA)
6a80e088
RH
633 {
634 int idx = -1;
635 /* ??? This hard-codes the OSF/1 interrupt levels. */
e965fc38 636 switch (env->pal_mode ? 7 : env->ps & PS_INT_MASK) {
6a80e088
RH
637 case 0 ... 3:
638 if (interrupt_request & CPU_INTERRUPT_HARD) {
639 idx = EXCP_DEV_INTERRUPT;
640 }
641 /* FALLTHRU */
642 case 4:
643 if (interrupt_request & CPU_INTERRUPT_TIMER) {
644 idx = EXCP_CLK_INTERRUPT;
645 }
646 /* FALLTHRU */
647 case 5:
648 if (interrupt_request & CPU_INTERRUPT_SMP) {
649 idx = EXCP_SMP_INTERRUPT;
650 }
651 /* FALLTHRU */
652 case 6:
653 if (interrupt_request & CPU_INTERRUPT_MCHK) {
654 idx = EXCP_MCHK;
655 }
656 }
657 if (idx >= 0) {
27103424 658 cpu->exception_index = idx;
6a80e088 659 env->error_code = 0;
97a8ea5a 660 cc->do_interrupt(cpu);
6a80e088
RH
661 next_tb = 0;
662 }
eddf68a6 663 }
f1ccf904 664#elif defined(TARGET_CRIS)
1b1a38b0 665 if (interrupt_request & CPU_INTERRUPT_HARD
fb9fb692
EI
666 && (env->pregs[PR_CCS] & I_FLAG)
667 && !env->locked_irq) {
27103424 668 cpu->exception_index = EXCP_IRQ;
97a8ea5a 669 cc->do_interrupt(cpu);
1b1a38b0
EI
670 next_tb = 0;
671 }
8219314b
LP
672 if (interrupt_request & CPU_INTERRUPT_NMI) {
673 unsigned int m_flag_archval;
674 if (env->pregs[PR_VR] < 32) {
675 m_flag_archval = M_FLAG_V10;
676 } else {
677 m_flag_archval = M_FLAG_V32;
678 }
679 if ((env->pregs[PR_CCS] & m_flag_archval)) {
27103424 680 cpu->exception_index = EXCP_NMI;
97a8ea5a 681 cc->do_interrupt(cpu);
8219314b
LP
682 next_tb = 0;
683 }
f1ccf904 684 }
0633879f
PB
685#elif defined(TARGET_M68K)
686 if (interrupt_request & CPU_INTERRUPT_HARD
687 && ((env->sr & SR_I) >> SR_I_SHIFT)
688 < env->pending_level) {
689 /* Real hardware gets the interrupt vector via an
690 IACK cycle at this point. Current emulated
691 hardware doesn't rely on this, so we
692 provide/save the vector when the interrupt is
693 first signalled. */
27103424 694 cpu->exception_index = env->pending_vector;
3c688828 695 do_interrupt_m68k_hardirq(env);
b5fc09ae 696 next_tb = 0;
0633879f 697 }
3110e292
AG
698#elif defined(TARGET_S390X) && !defined(CONFIG_USER_ONLY)
699 if ((interrupt_request & CPU_INTERRUPT_HARD) &&
700 (env->psw.mask & PSW_MASK_EXT)) {
97a8ea5a 701 cc->do_interrupt(cpu);
3110e292
AG
702 next_tb = 0;
703 }
40643d7c
MF
704#elif defined(TARGET_XTENSA)
705 if (interrupt_request & CPU_INTERRUPT_HARD) {
27103424 706 cpu->exception_index = EXC_IRQ;
97a8ea5a 707 cc->do_interrupt(cpu);
40643d7c
MF
708 next_tb = 0;
709 }
68a79315 710#endif
ff2712ba 711 /* Don't use the cached interrupt_request value,
9d05095e 712 do_interrupt may have updated the EXITTB flag. */
259186a7
AF
713 if (cpu->interrupt_request & CPU_INTERRUPT_EXITTB) {
714 cpu->interrupt_request &= ~CPU_INTERRUPT_EXITTB;
bf3e8bf1
FB
715 /* ensure that no TB jump will be modified as
716 the program flow was changed */
b5fc09ae 717 next_tb = 0;
bf3e8bf1 718 }
be214e6c 719 }
fcd7d003
AF
720 if (unlikely(cpu->exit_request)) {
721 cpu->exit_request = 0;
27103424 722 cpu->exception_index = EXCP_INTERRUPT;
5638d180 723 cpu_loop_exit(cpu);
3fb2ded1 724 }
5e5f07e0 725 spin_lock(&tcg_ctx.tb_ctx.tb_lock);
bae2c270 726 have_tb_lock = true;
cea5f9a2 727 tb = tb_find_fast(env);
d5975363
PB
728 /* Note: we do it here to avoid a gcc bug on Mac OS X when
729 doing it in tb_find_slow */
5e5f07e0 730 if (tcg_ctx.tb_ctx.tb_invalidated_flag) {
d5975363
PB
731 /* as some TB could have been invalidated because
732 of memory exceptions while generating the code, we
733 must recompute the hash index here */
734 next_tb = 0;
5e5f07e0 735 tcg_ctx.tb_ctx.tb_invalidated_flag = 0;
d5975363 736 }
c30d1aea
PM
737 if (qemu_loglevel_mask(CPU_LOG_EXEC)) {
738 qemu_log("Trace %p [" TARGET_FMT_lx "] %s\n",
739 tb->tc_ptr, tb->pc, lookup_symbol(tb->pc));
740 }
8a40a180
FB
741 /* see if we can patch the calling TB. When the TB
742 spans two pages, we cannot safely do a direct
743 jump. */
040f2fb2 744 if (next_tb != 0 && tb->page_addr[1] == -1) {
0980011b
PM
745 tb_add_jump((TranslationBlock *)(next_tb & ~TB_EXIT_MASK),
746 next_tb & TB_EXIT_MASK, tb);
3fb2ded1 747 }
bae2c270 748 have_tb_lock = false;
5e5f07e0 749 spin_unlock(&tcg_ctx.tb_ctx.tb_lock);
55e8b85e 750
751 /* cpu_interrupt might be called while translating the
752 TB, but before it is linked into a potentially
753 infinite loop and becomes env->current_tb. Avoid
754 starting execution if there is a pending interrupt. */
d77953b9 755 cpu->current_tb = tb;
b0052d15 756 barrier();
fcd7d003 757 if (likely(!cpu->exit_request)) {
6db8b538 758 trace_exec_tb(tb, tb->pc);
2e70f6ef 759 tc_ptr = tb->tc_ptr;
e965fc38 760 /* execute the generated code */
77211379 761 next_tb = cpu_tb_exec(cpu, tc_ptr);
378df4b2
PM
762 switch (next_tb & TB_EXIT_MASK) {
763 case TB_EXIT_REQUESTED:
764 /* Something asked us to stop executing
765 * chained TBs; just continue round the main
766 * loop. Whatever requested the exit will also
767 * have set something else (eg exit_request or
768 * interrupt_request) which we will handle
769 * next time around the loop.
770 */
771 tb = (TranslationBlock *)(next_tb & ~TB_EXIT_MASK);
772 next_tb = 0;
773 break;
774 case TB_EXIT_ICOUNT_EXPIRED:
775 {
bf20dc07 776 /* Instruction counter expired. */
2e70f6ef 777 int insns_left;
0980011b 778 tb = (TranslationBlock *)(next_tb & ~TB_EXIT_MASK);
28ecfd7a 779 insns_left = cpu->icount_decr.u32;
efee7340 780 if (cpu->icount_extra && insns_left >= 0) {
2e70f6ef 781 /* Refill decrementer and continue execution. */
efee7340
AF
782 cpu->icount_extra += insns_left;
783 if (cpu->icount_extra > 0xffff) {
2e70f6ef
PB
784 insns_left = 0xffff;
785 } else {
efee7340 786 insns_left = cpu->icount_extra;
2e70f6ef 787 }
efee7340 788 cpu->icount_extra -= insns_left;
28ecfd7a 789 cpu->icount_decr.u16.low = insns_left;
2e70f6ef
PB
790 } else {
791 if (insns_left > 0) {
792 /* Execute remaining instructions. */
cea5f9a2 793 cpu_exec_nocache(env, insns_left, tb);
c2aa5f81 794 align_clocks(&sc, cpu);
2e70f6ef 795 }
27103424 796 cpu->exception_index = EXCP_INTERRUPT;
2e70f6ef 797 next_tb = 0;
5638d180 798 cpu_loop_exit(cpu);
2e70f6ef 799 }
378df4b2
PM
800 break;
801 }
802 default:
803 break;
2e70f6ef
PB
804 }
805 }
d77953b9 806 cpu->current_tb = NULL;
c2aa5f81
ST
807 /* Try to align the host and virtual clocks
808 if the guest is in advance */
809 align_clocks(&sc, cpu);
4cbf74b6
FB
810 /* reset soft MMU for next block (it can currently
811 only be set by a memory fault) */
50a518e3 812 } /* for(;;) */
0d101938
JK
813 } else {
814 /* Reload env after longjmp - the compiler may have smashed all
815 * local variables as longjmp is marked 'noreturn'. */
4917cf44
AF
816 cpu = current_cpu;
817 env = cpu->env_ptr;
6c78f29a
JL
818#if !(defined(CONFIG_USER_ONLY) && \
819 (defined(TARGET_M68K) || defined(TARGET_PPC) || defined(TARGET_S390X)))
820 cc = CPU_GET_CLASS(cpu);
693fa551
AF
821#endif
822#ifdef TARGET_I386
823 x86_cpu = X86_CPU(cpu);
6c78f29a 824#endif
bae2c270
PM
825 if (have_tb_lock) {
826 spin_unlock(&tcg_ctx.tb_ctx.tb_lock);
827 have_tb_lock = false;
828 }
7d13299d 829 }
3fb2ded1
FB
830 } /* for(;;) */
831
7d13299d 832
e4533c7a 833#if defined(TARGET_I386)
9de5e440 834 /* restore flags in standard format */
e694d4e2 835 env->eflags = env->eflags | cpu_cc_compute_all(env, CC_OP)
80cf2c81 836 | (env->df & DF_MASK);
e4533c7a 837#elif defined(TARGET_ARM)
b7bcbe95 838 /* XXX: Save/restore host fpu exception state?. */
d2fbca94 839#elif defined(TARGET_UNICORE32)
93ac68bc 840#elif defined(TARGET_SPARC)
67867308 841#elif defined(TARGET_PPC)
81ea0e13 842#elif defined(TARGET_LM32)
e6e5906b
PB
843#elif defined(TARGET_M68K)
844 cpu_m68k_flush_flags(env, env->cc_op);
845 env->cc_op = CC_OP_FLAGS;
846 env->sr = (env->sr & 0xffe0)
847 | env->cc_dest | (env->cc_x << 4);
b779e29e 848#elif defined(TARGET_MICROBLAZE)
6af0bf9c 849#elif defined(TARGET_MIPS)
48e06fe0 850#elif defined(TARGET_TRICORE)
d15a9c23 851#elif defined(TARGET_MOXIE)
e67db06e 852#elif defined(TARGET_OPENRISC)
fdf9b3e8 853#elif defined(TARGET_SH4)
eddf68a6 854#elif defined(TARGET_ALPHA)
f1ccf904 855#elif defined(TARGET_CRIS)
10ec5117 856#elif defined(TARGET_S390X)
2328826b 857#elif defined(TARGET_XTENSA)
fdf9b3e8 858 /* XXXXX */
e4533c7a
FB
859#else
860#error unsupported target CPU
861#endif
1057eaa7 862
4917cf44
AF
863 /* fail safe : never use current_cpu outside cpu_exec() */
864 current_cpu = NULL;
7d13299d
FB
865 return ret;
866}