]> git.proxmox.com Git - mirror_ubuntu-zesty-kernel.git/blame - drivers/ata/libata-core.c
libata: Update queued trim blacklist for M5x0 drives
[mirror_ubuntu-zesty-kernel.git] / drivers / ata / libata-core.c
CommitLineData
1da177e4 1/*
af36d7f0
JG
2 * libata-core.c - helper library for ATA
3 *
8c3d3d4b 4 * Maintained by: Tejun Heo <tj@kernel.org>
af36d7f0
JG
5 * Please ALWAYS copy linux-ide@vger.kernel.org
6 * on emails.
7 *
8 * Copyright 2003-2004 Red Hat, Inc. All rights reserved.
9 * Copyright 2003-2004 Jeff Garzik
10 *
11 *
12 * This program is free software; you can redistribute it and/or modify
13 * it under the terms of the GNU General Public License as published by
14 * the Free Software Foundation; either version 2, or (at your option)
15 * any later version.
16 *
17 * This program is distributed in the hope that it will be useful,
18 * but WITHOUT ANY WARRANTY; without even the implied warranty of
19 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
20 * GNU General Public License for more details.
21 *
22 * You should have received a copy of the GNU General Public License
23 * along with this program; see the file COPYING. If not, write to
24 * the Free Software Foundation, 675 Mass Ave, Cambridge, MA 02139, USA.
25 *
26 *
27 * libata documentation is available via 'make {ps|pdf}docs',
28 * as Documentation/DocBook/libata.*
29 *
30 * Hardware documentation available from http://www.t13.org/ and
31 * http://www.sata-io.org/
32 *
92c52c52
AC
33 * Standards documents from:
34 * http://www.t13.org (ATA standards, PCI DMA IDE spec)
35 * http://www.t10.org (SCSI MMC - for ATAPI MMC)
36 * http://www.sata-io.org (SATA)
37 * http://www.compactflash.org (CF)
38 * http://www.qic.org (QIC157 - Tape and DSC)
39 * http://www.ce-ata.org (CE-ATA: not supported)
40 *
1da177e4
LT
41 */
42
1da177e4
LT
43#include <linux/kernel.h>
44#include <linux/module.h>
45#include <linux/pci.h>
46#include <linux/init.h>
47#include <linux/list.h>
48#include <linux/mm.h>
1da177e4
LT
49#include <linux/spinlock.h>
50#include <linux/blkdev.h>
51#include <linux/delay.h>
52#include <linux/timer.h>
53#include <linux/interrupt.h>
54#include <linux/completion.h>
55#include <linux/suspend.h>
56#include <linux/workqueue.h>
378f058c 57#include <linux/scatterlist.h>
2dcb407e 58#include <linux/io.h>
79318057 59#include <linux/async.h>
e18086d6 60#include <linux/log2.h>
5a0e3ad6 61#include <linux/slab.h>
1da177e4 62#include <scsi/scsi.h>
193515d5 63#include <scsi/scsi_cmnd.h>
1da177e4
LT
64#include <scsi/scsi_host.h>
65#include <linux/libata.h>
1da177e4 66#include <asm/byteorder.h>
140b5e59 67#include <linux/cdrom.h>
9990b6f3 68#include <linux/ratelimit.h>
9ee4f393 69#include <linux/pm_runtime.h>
b7db04d9 70#include <linux/platform_device.h>
1da177e4
LT
71
72#include "libata.h"
d9027470 73#include "libata-transport.h"
fda0efc5 74
d7bb4cc7 75/* debounce timing parameters in msecs { interval, duration, timeout } */
e9c83914
TH
76const unsigned long sata_deb_timing_normal[] = { 5, 100, 2000 };
77const unsigned long sata_deb_timing_hotplug[] = { 25, 500, 2000 };
78const unsigned long sata_deb_timing_long[] = { 100, 2000, 5000 };
d7bb4cc7 79
029cfd6b 80const struct ata_port_operations ata_base_port_ops = {
0aa1113d 81 .prereset = ata_std_prereset,
203c75b8 82 .postreset = ata_std_postreset,
a1efdaba 83 .error_handler = ata_std_error_handler,
e4a9c373
DW
84 .sched_eh = ata_std_sched_eh,
85 .end_eh = ata_std_end_eh,
029cfd6b
TH
86};
87
88const struct ata_port_operations sata_port_ops = {
89 .inherits = &ata_base_port_ops,
90
91 .qc_defer = ata_std_qc_defer,
57c9efdf 92 .hardreset = sata_std_hardreset,
029cfd6b
TH
93};
94
3373efd8
TH
95static unsigned int ata_dev_init_params(struct ata_device *dev,
96 u16 heads, u16 sectors);
97static unsigned int ata_dev_set_xfermode(struct ata_device *dev);
98static void ata_dev_xfermask(struct ata_device *dev);
75683fe7 99static unsigned long ata_dev_blacklisted(const struct ata_device *dev);
1da177e4 100
a78f57af 101atomic_t ata_print_id = ATOMIC_INIT(0);
1da177e4 102
33267325
TH
103struct ata_force_param {
104 const char *name;
105 unsigned int cbl;
106 int spd_limit;
107 unsigned long xfer_mask;
108 unsigned int horkage_on;
109 unsigned int horkage_off;
05944bdf 110 unsigned int lflags;
33267325
TH
111};
112
113struct ata_force_ent {
114 int port;
115 int device;
116 struct ata_force_param param;
117};
118
119static struct ata_force_ent *ata_force_tbl;
120static int ata_force_tbl_size;
121
122static char ata_force_param_buf[PAGE_SIZE] __initdata;
7afb4222
TH
123/* param_buf is thrown away after initialization, disallow read */
124module_param_string(force, ata_force_param_buf, sizeof(ata_force_param_buf), 0);
33267325
TH
125MODULE_PARM_DESC(force, "Force ATA configurations including cable type, link speed and transfer mode (see Documentation/kernel-parameters.txt for details)");
126
2486fa56 127static int atapi_enabled = 1;
1623c81e 128module_param(atapi_enabled, int, 0444);
ad5d8eac 129MODULE_PARM_DESC(atapi_enabled, "Enable discovery of ATAPI devices (0=off, 1=on [default])");
1623c81e 130
c5c61bda 131static int atapi_dmadir = 0;
95de719a 132module_param(atapi_dmadir, int, 0444);
ad5d8eac 133MODULE_PARM_DESC(atapi_dmadir, "Enable ATAPI DMADIR bridge support (0=off [default], 1=on)");
95de719a 134
baf4fdfa
ML
135int atapi_passthru16 = 1;
136module_param(atapi_passthru16, int, 0444);
ad5d8eac 137MODULE_PARM_DESC(atapi_passthru16, "Enable ATA_16 passthru for ATAPI devices (0=off, 1=on [default])");
baf4fdfa 138
c3c013a2
JG
139int libata_fua = 0;
140module_param_named(fua, libata_fua, int, 0444);
ad5d8eac 141MODULE_PARM_DESC(fua, "FUA support (0=off [default], 1=on)");
c3c013a2 142
2dcb407e 143static int ata_ignore_hpa;
1e999736
AC
144module_param_named(ignore_hpa, ata_ignore_hpa, int, 0644);
145MODULE_PARM_DESC(ignore_hpa, "Ignore HPA limit (0=keep BIOS limits, 1=ignore limits, using full disk)");
146
b3a70601
AC
147static int libata_dma_mask = ATA_DMA_MASK_ATA|ATA_DMA_MASK_ATAPI|ATA_DMA_MASK_CFA;
148module_param_named(dma, libata_dma_mask, int, 0444);
149MODULE_PARM_DESC(dma, "DMA enable/disable (0x1==ATA, 0x2==ATAPI, 0x4==CF)");
150
87fbc5a0 151static int ata_probe_timeout;
a8601e5f
AM
152module_param(ata_probe_timeout, int, 0444);
153MODULE_PARM_DESC(ata_probe_timeout, "Set ATA probing timeout (seconds)");
154
6ebe9d86 155int libata_noacpi = 0;
d7d0dad6 156module_param_named(noacpi, libata_noacpi, int, 0444);
ad5d8eac 157MODULE_PARM_DESC(noacpi, "Disable the use of ACPI in probe/suspend/resume (0=off [default], 1=on)");
11ef697b 158
ae8d4ee7
AC
159int libata_allow_tpm = 0;
160module_param_named(allow_tpm, libata_allow_tpm, int, 0444);
ad5d8eac 161MODULE_PARM_DESC(allow_tpm, "Permit the use of TPM commands (0=off [default], 1=on)");
ae8d4ee7 162
e7ecd435
TH
163static int atapi_an;
164module_param(atapi_an, int, 0444);
165MODULE_PARM_DESC(atapi_an, "Enable ATAPI AN media presence notification (0=0ff [default], 1=on)");
166
1da177e4
LT
167MODULE_AUTHOR("Jeff Garzik");
168MODULE_DESCRIPTION("Library module for ATA devices");
169MODULE_LICENSE("GPL");
170MODULE_VERSION(DRV_VERSION);
171
0baab86b 172
9913ff8a
TH
173static bool ata_sstatus_online(u32 sstatus)
174{
175 return (sstatus & 0xf) == 0x3;
176}
177
1eca4365
TH
178/**
179 * ata_link_next - link iteration helper
180 * @link: the previous link, NULL to start
181 * @ap: ATA port containing links to iterate
182 * @mode: iteration mode, one of ATA_LITER_*
183 *
184 * LOCKING:
185 * Host lock or EH context.
aadffb68 186 *
1eca4365
TH
187 * RETURNS:
188 * Pointer to the next link.
aadffb68 189 */
1eca4365
TH
190struct ata_link *ata_link_next(struct ata_link *link, struct ata_port *ap,
191 enum ata_link_iter_mode mode)
aadffb68 192{
1eca4365
TH
193 BUG_ON(mode != ATA_LITER_EDGE &&
194 mode != ATA_LITER_PMP_FIRST && mode != ATA_LITER_HOST_FIRST);
195
aadffb68 196 /* NULL link indicates start of iteration */
1eca4365
TH
197 if (!link)
198 switch (mode) {
199 case ATA_LITER_EDGE:
200 case ATA_LITER_PMP_FIRST:
201 if (sata_pmp_attached(ap))
202 return ap->pmp_link;
203 /* fall through */
204 case ATA_LITER_HOST_FIRST:
205 return &ap->link;
206 }
aadffb68 207
1eca4365
TH
208 /* we just iterated over the host link, what's next? */
209 if (link == &ap->link)
210 switch (mode) {
211 case ATA_LITER_HOST_FIRST:
212 if (sata_pmp_attached(ap))
213 return ap->pmp_link;
214 /* fall through */
215 case ATA_LITER_PMP_FIRST:
216 if (unlikely(ap->slave_link))
b1c72916 217 return ap->slave_link;
1eca4365
TH
218 /* fall through */
219 case ATA_LITER_EDGE:
aadffb68 220 return NULL;
b1c72916 221 }
aadffb68 222
b1c72916
TH
223 /* slave_link excludes PMP */
224 if (unlikely(link == ap->slave_link))
225 return NULL;
226
1eca4365 227 /* we were over a PMP link */
aadffb68
TH
228 if (++link < ap->pmp_link + ap->nr_pmp_links)
229 return link;
1eca4365
TH
230
231 if (mode == ATA_LITER_PMP_FIRST)
232 return &ap->link;
233
aadffb68
TH
234 return NULL;
235}
236
1eca4365
TH
237/**
238 * ata_dev_next - device iteration helper
239 * @dev: the previous device, NULL to start
240 * @link: ATA link containing devices to iterate
241 * @mode: iteration mode, one of ATA_DITER_*
242 *
243 * LOCKING:
244 * Host lock or EH context.
245 *
246 * RETURNS:
247 * Pointer to the next device.
248 */
249struct ata_device *ata_dev_next(struct ata_device *dev, struct ata_link *link,
250 enum ata_dev_iter_mode mode)
251{
252 BUG_ON(mode != ATA_DITER_ENABLED && mode != ATA_DITER_ENABLED_REVERSE &&
253 mode != ATA_DITER_ALL && mode != ATA_DITER_ALL_REVERSE);
254
255 /* NULL dev indicates start of iteration */
256 if (!dev)
257 switch (mode) {
258 case ATA_DITER_ENABLED:
259 case ATA_DITER_ALL:
260 dev = link->device;
261 goto check;
262 case ATA_DITER_ENABLED_REVERSE:
263 case ATA_DITER_ALL_REVERSE:
264 dev = link->device + ata_link_max_devices(link) - 1;
265 goto check;
266 }
267
268 next:
269 /* move to the next one */
270 switch (mode) {
271 case ATA_DITER_ENABLED:
272 case ATA_DITER_ALL:
273 if (++dev < link->device + ata_link_max_devices(link))
274 goto check;
275 return NULL;
276 case ATA_DITER_ENABLED_REVERSE:
277 case ATA_DITER_ALL_REVERSE:
278 if (--dev >= link->device)
279 goto check;
280 return NULL;
281 }
282
283 check:
284 if ((mode == ATA_DITER_ENABLED || mode == ATA_DITER_ENABLED_REVERSE) &&
285 !ata_dev_enabled(dev))
286 goto next;
287 return dev;
288}
289
b1c72916
TH
290/**
291 * ata_dev_phys_link - find physical link for a device
292 * @dev: ATA device to look up physical link for
293 *
294 * Look up physical link which @dev is attached to. Note that
295 * this is different from @dev->link only when @dev is on slave
296 * link. For all other cases, it's the same as @dev->link.
297 *
298 * LOCKING:
299 * Don't care.
300 *
301 * RETURNS:
302 * Pointer to the found physical link.
303 */
304struct ata_link *ata_dev_phys_link(struct ata_device *dev)
305{
306 struct ata_port *ap = dev->link->ap;
307
308 if (!ap->slave_link)
309 return dev->link;
310 if (!dev->devno)
311 return &ap->link;
312 return ap->slave_link;
313}
314
33267325
TH
315/**
316 * ata_force_cbl - force cable type according to libata.force
4cdfa1b3 317 * @ap: ATA port of interest
33267325
TH
318 *
319 * Force cable type according to libata.force and whine about it.
320 * The last entry which has matching port number is used, so it
321 * can be specified as part of device force parameters. For
322 * example, both "a:40c,1.00:udma4" and "1.00:40c,udma4" have the
323 * same effect.
324 *
325 * LOCKING:
326 * EH context.
327 */
328void ata_force_cbl(struct ata_port *ap)
329{
330 int i;
331
332 for (i = ata_force_tbl_size - 1; i >= 0; i--) {
333 const struct ata_force_ent *fe = &ata_force_tbl[i];
334
335 if (fe->port != -1 && fe->port != ap->print_id)
336 continue;
337
338 if (fe->param.cbl == ATA_CBL_NONE)
339 continue;
340
341 ap->cbl = fe->param.cbl;
a9a79dfe 342 ata_port_notice(ap, "FORCE: cable set to %s\n", fe->param.name);
33267325
TH
343 return;
344 }
345}
346
347/**
05944bdf 348 * ata_force_link_limits - force link limits according to libata.force
33267325
TH
349 * @link: ATA link of interest
350 *
05944bdf
TH
351 * Force link flags and SATA spd limit according to libata.force
352 * and whine about it. When only the port part is specified
353 * (e.g. 1:), the limit applies to all links connected to both
354 * the host link and all fan-out ports connected via PMP. If the
355 * device part is specified as 0 (e.g. 1.00:), it specifies the
356 * first fan-out link not the host link. Device number 15 always
b1c72916
TH
357 * points to the host link whether PMP is attached or not. If the
358 * controller has slave link, device number 16 points to it.
33267325
TH
359 *
360 * LOCKING:
361 * EH context.
362 */
05944bdf 363static void ata_force_link_limits(struct ata_link *link)
33267325 364{
05944bdf 365 bool did_spd = false;
b1c72916
TH
366 int linkno = link->pmp;
367 int i;
33267325
TH
368
369 if (ata_is_host_link(link))
b1c72916 370 linkno += 15;
33267325
TH
371
372 for (i = ata_force_tbl_size - 1; i >= 0; i--) {
373 const struct ata_force_ent *fe = &ata_force_tbl[i];
374
375 if (fe->port != -1 && fe->port != link->ap->print_id)
376 continue;
377
378 if (fe->device != -1 && fe->device != linkno)
379 continue;
380
05944bdf
TH
381 /* only honor the first spd limit */
382 if (!did_spd && fe->param.spd_limit) {
383 link->hw_sata_spd_limit = (1 << fe->param.spd_limit) - 1;
a9a79dfe 384 ata_link_notice(link, "FORCE: PHY spd limit set to %s\n",
05944bdf
TH
385 fe->param.name);
386 did_spd = true;
387 }
33267325 388
05944bdf
TH
389 /* let lflags stack */
390 if (fe->param.lflags) {
391 link->flags |= fe->param.lflags;
a9a79dfe 392 ata_link_notice(link,
05944bdf
TH
393 "FORCE: link flag 0x%x forced -> 0x%x\n",
394 fe->param.lflags, link->flags);
395 }
33267325
TH
396 }
397}
398
399/**
400 * ata_force_xfermask - force xfermask according to libata.force
401 * @dev: ATA device of interest
402 *
403 * Force xfer_mask according to libata.force and whine about it.
404 * For consistency with link selection, device number 15 selects
405 * the first device connected to the host link.
406 *
407 * LOCKING:
408 * EH context.
409 */
410static void ata_force_xfermask(struct ata_device *dev)
411{
412 int devno = dev->link->pmp + dev->devno;
413 int alt_devno = devno;
414 int i;
415
b1c72916
TH
416 /* allow n.15/16 for devices attached to host port */
417 if (ata_is_host_link(dev->link))
418 alt_devno += 15;
33267325
TH
419
420 for (i = ata_force_tbl_size - 1; i >= 0; i--) {
421 const struct ata_force_ent *fe = &ata_force_tbl[i];
422 unsigned long pio_mask, mwdma_mask, udma_mask;
423
424 if (fe->port != -1 && fe->port != dev->link->ap->print_id)
425 continue;
426
427 if (fe->device != -1 && fe->device != devno &&
428 fe->device != alt_devno)
429 continue;
430
431 if (!fe->param.xfer_mask)
432 continue;
433
434 ata_unpack_xfermask(fe->param.xfer_mask,
435 &pio_mask, &mwdma_mask, &udma_mask);
436 if (udma_mask)
437 dev->udma_mask = udma_mask;
438 else if (mwdma_mask) {
439 dev->udma_mask = 0;
440 dev->mwdma_mask = mwdma_mask;
441 } else {
442 dev->udma_mask = 0;
443 dev->mwdma_mask = 0;
444 dev->pio_mask = pio_mask;
445 }
446
a9a79dfe
JP
447 ata_dev_notice(dev, "FORCE: xfer_mask set to %s\n",
448 fe->param.name);
33267325
TH
449 return;
450 }
451}
452
453/**
454 * ata_force_horkage - force horkage according to libata.force
455 * @dev: ATA device of interest
456 *
457 * Force horkage according to libata.force and whine about it.
458 * For consistency with link selection, device number 15 selects
459 * the first device connected to the host link.
460 *
461 * LOCKING:
462 * EH context.
463 */
464static void ata_force_horkage(struct ata_device *dev)
465{
466 int devno = dev->link->pmp + dev->devno;
467 int alt_devno = devno;
468 int i;
469
b1c72916
TH
470 /* allow n.15/16 for devices attached to host port */
471 if (ata_is_host_link(dev->link))
472 alt_devno += 15;
33267325
TH
473
474 for (i = 0; i < ata_force_tbl_size; i++) {
475 const struct ata_force_ent *fe = &ata_force_tbl[i];
476
477 if (fe->port != -1 && fe->port != dev->link->ap->print_id)
478 continue;
479
480 if (fe->device != -1 && fe->device != devno &&
481 fe->device != alt_devno)
482 continue;
483
484 if (!(~dev->horkage & fe->param.horkage_on) &&
485 !(dev->horkage & fe->param.horkage_off))
486 continue;
487
488 dev->horkage |= fe->param.horkage_on;
489 dev->horkage &= ~fe->param.horkage_off;
490
a9a79dfe
JP
491 ata_dev_notice(dev, "FORCE: horkage modified (%s)\n",
492 fe->param.name);
33267325
TH
493 }
494}
495
436d34b3
TH
496/**
497 * atapi_cmd_type - Determine ATAPI command type from SCSI opcode
498 * @opcode: SCSI opcode
499 *
500 * Determine ATAPI command type from @opcode.
501 *
502 * LOCKING:
503 * None.
504 *
505 * RETURNS:
506 * ATAPI_{READ|WRITE|READ_CD|PASS_THRU|MISC}
507 */
508int atapi_cmd_type(u8 opcode)
509{
510 switch (opcode) {
511 case GPCMD_READ_10:
512 case GPCMD_READ_12:
513 return ATAPI_READ;
514
515 case GPCMD_WRITE_10:
516 case GPCMD_WRITE_12:
517 case GPCMD_WRITE_AND_VERIFY_10:
518 return ATAPI_WRITE;
519
520 case GPCMD_READ_CD:
521 case GPCMD_READ_CD_MSF:
522 return ATAPI_READ_CD;
523
e52dcc48
TH
524 case ATA_16:
525 case ATA_12:
526 if (atapi_passthru16)
527 return ATAPI_PASS_THRU;
528 /* fall thru */
436d34b3
TH
529 default:
530 return ATAPI_MISC;
531 }
532}
533
1da177e4
LT
534/**
535 * ata_tf_to_fis - Convert ATA taskfile to SATA FIS structure
536 * @tf: Taskfile to convert
1da177e4 537 * @pmp: Port multiplier port
9977126c
TH
538 * @is_cmd: This FIS is for command
539 * @fis: Buffer into which data will output
1da177e4
LT
540 *
541 * Converts a standard ATA taskfile to a Serial ATA
542 * FIS structure (Register - Host to Device).
543 *
544 * LOCKING:
545 * Inherited from caller.
546 */
9977126c 547void ata_tf_to_fis(const struct ata_taskfile *tf, u8 pmp, int is_cmd, u8 *fis)
1da177e4 548{
9977126c
TH
549 fis[0] = 0x27; /* Register - Host to Device FIS */
550 fis[1] = pmp & 0xf; /* Port multiplier number*/
551 if (is_cmd)
552 fis[1] |= (1 << 7); /* bit 7 indicates Command FIS */
553
1da177e4
LT
554 fis[2] = tf->command;
555 fis[3] = tf->feature;
556
557 fis[4] = tf->lbal;
558 fis[5] = tf->lbam;
559 fis[6] = tf->lbah;
560 fis[7] = tf->device;
561
562 fis[8] = tf->hob_lbal;
563 fis[9] = tf->hob_lbam;
564 fis[10] = tf->hob_lbah;
565 fis[11] = tf->hob_feature;
566
567 fis[12] = tf->nsect;
568 fis[13] = tf->hob_nsect;
569 fis[14] = 0;
570 fis[15] = tf->ctl;
571
86a565e6
MC
572 fis[16] = tf->auxiliary & 0xff;
573 fis[17] = (tf->auxiliary >> 8) & 0xff;
574 fis[18] = (tf->auxiliary >> 16) & 0xff;
575 fis[19] = (tf->auxiliary >> 24) & 0xff;
1da177e4
LT
576}
577
578/**
579 * ata_tf_from_fis - Convert SATA FIS to ATA taskfile
580 * @fis: Buffer from which data will be input
581 * @tf: Taskfile to output
582 *
e12a1be6 583 * Converts a serial ATA FIS structure to a standard ATA taskfile.
1da177e4
LT
584 *
585 * LOCKING:
586 * Inherited from caller.
587 */
588
057ace5e 589void ata_tf_from_fis(const u8 *fis, struct ata_taskfile *tf)
1da177e4
LT
590{
591 tf->command = fis[2]; /* status */
592 tf->feature = fis[3]; /* error */
593
594 tf->lbal = fis[4];
595 tf->lbam = fis[5];
596 tf->lbah = fis[6];
597 tf->device = fis[7];
598
599 tf->hob_lbal = fis[8];
600 tf->hob_lbam = fis[9];
601 tf->hob_lbah = fis[10];
602
603 tf->nsect = fis[12];
604 tf->hob_nsect = fis[13];
605}
606
8cbd6df1
AL
607static const u8 ata_rw_cmds[] = {
608 /* pio multi */
609 ATA_CMD_READ_MULTI,
610 ATA_CMD_WRITE_MULTI,
611 ATA_CMD_READ_MULTI_EXT,
612 ATA_CMD_WRITE_MULTI_EXT,
9a3dccc4
TH
613 0,
614 0,
615 0,
616 ATA_CMD_WRITE_MULTI_FUA_EXT,
8cbd6df1
AL
617 /* pio */
618 ATA_CMD_PIO_READ,
619 ATA_CMD_PIO_WRITE,
620 ATA_CMD_PIO_READ_EXT,
621 ATA_CMD_PIO_WRITE_EXT,
9a3dccc4
TH
622 0,
623 0,
624 0,
625 0,
8cbd6df1
AL
626 /* dma */
627 ATA_CMD_READ,
628 ATA_CMD_WRITE,
629 ATA_CMD_READ_EXT,
9a3dccc4
TH
630 ATA_CMD_WRITE_EXT,
631 0,
632 0,
633 0,
634 ATA_CMD_WRITE_FUA_EXT
8cbd6df1 635};
1da177e4
LT
636
637/**
8cbd6df1 638 * ata_rwcmd_protocol - set taskfile r/w commands and protocol
bd056d7e
TH
639 * @tf: command to examine and configure
640 * @dev: device tf belongs to
1da177e4 641 *
2e9edbf8 642 * Examine the device configuration and tf->flags to calculate
8cbd6df1 643 * the proper read/write commands and protocol to use.
1da177e4
LT
644 *
645 * LOCKING:
646 * caller.
647 */
bd056d7e 648static int ata_rwcmd_protocol(struct ata_taskfile *tf, struct ata_device *dev)
1da177e4 649{
9a3dccc4 650 u8 cmd;
1da177e4 651
9a3dccc4 652 int index, fua, lba48, write;
2e9edbf8 653
9a3dccc4 654 fua = (tf->flags & ATA_TFLAG_FUA) ? 4 : 0;
8cbd6df1
AL
655 lba48 = (tf->flags & ATA_TFLAG_LBA48) ? 2 : 0;
656 write = (tf->flags & ATA_TFLAG_WRITE) ? 1 : 0;
1da177e4 657
8cbd6df1
AL
658 if (dev->flags & ATA_DFLAG_PIO) {
659 tf->protocol = ATA_PROT_PIO;
9a3dccc4 660 index = dev->multi_count ? 0 : 8;
9af5c9c9 661 } else if (lba48 && (dev->link->ap->flags & ATA_FLAG_PIO_LBA48)) {
8d238e01
AC
662 /* Unable to use DMA due to host limitation */
663 tf->protocol = ATA_PROT_PIO;
0565c26d 664 index = dev->multi_count ? 0 : 8;
8cbd6df1
AL
665 } else {
666 tf->protocol = ATA_PROT_DMA;
9a3dccc4 667 index = 16;
8cbd6df1 668 }
1da177e4 669
9a3dccc4
TH
670 cmd = ata_rw_cmds[index + fua + lba48 + write];
671 if (cmd) {
672 tf->command = cmd;
673 return 0;
674 }
675 return -1;
1da177e4
LT
676}
677
35b649fe
TH
678/**
679 * ata_tf_read_block - Read block address from ATA taskfile
680 * @tf: ATA taskfile of interest
681 * @dev: ATA device @tf belongs to
682 *
683 * LOCKING:
684 * None.
685 *
686 * Read block address from @tf. This function can handle all
687 * three address formats - LBA, LBA48 and CHS. tf->protocol and
688 * flags select the address format to use.
689 *
690 * RETURNS:
691 * Block address read from @tf.
692 */
693u64 ata_tf_read_block(struct ata_taskfile *tf, struct ata_device *dev)
694{
695 u64 block = 0;
696
697 if (tf->flags & ATA_TFLAG_LBA) {
698 if (tf->flags & ATA_TFLAG_LBA48) {
699 block |= (u64)tf->hob_lbah << 40;
700 block |= (u64)tf->hob_lbam << 32;
44901a96 701 block |= (u64)tf->hob_lbal << 24;
35b649fe
TH
702 } else
703 block |= (tf->device & 0xf) << 24;
704
705 block |= tf->lbah << 16;
706 block |= tf->lbam << 8;
707 block |= tf->lbal;
708 } else {
709 u32 cyl, head, sect;
710
711 cyl = tf->lbam | (tf->lbah << 8);
712 head = tf->device & 0xf;
713 sect = tf->lbal;
714
ac8672ea 715 if (!sect) {
a9a79dfe
JP
716 ata_dev_warn(dev,
717 "device reported invalid CHS sector 0\n");
ac8672ea
TH
718 sect = 1; /* oh well */
719 }
720
721 block = (cyl * dev->heads + head) * dev->sectors + sect - 1;
35b649fe
TH
722 }
723
724 return block;
725}
726
bd056d7e
TH
727/**
728 * ata_build_rw_tf - Build ATA taskfile for given read/write request
729 * @tf: Target ATA taskfile
730 * @dev: ATA device @tf belongs to
731 * @block: Block address
732 * @n_block: Number of blocks
733 * @tf_flags: RW/FUA etc...
734 * @tag: tag
735 *
736 * LOCKING:
737 * None.
738 *
739 * Build ATA taskfile @tf for read/write request described by
740 * @block, @n_block, @tf_flags and @tag on @dev.
741 *
742 * RETURNS:
743 *
744 * 0 on success, -ERANGE if the request is too large for @dev,
745 * -EINVAL if the request is invalid.
746 */
747int ata_build_rw_tf(struct ata_taskfile *tf, struct ata_device *dev,
748 u64 block, u32 n_block, unsigned int tf_flags,
749 unsigned int tag)
750{
751 tf->flags |= ATA_TFLAG_ISADDR | ATA_TFLAG_DEVICE;
752 tf->flags |= tf_flags;
753
6d1245bf 754 if (ata_ncq_enabled(dev) && likely(tag != ATA_TAG_INTERNAL)) {
bd056d7e
TH
755 /* yay, NCQ */
756 if (!lba_48_ok(block, n_block))
757 return -ERANGE;
758
759 tf->protocol = ATA_PROT_NCQ;
760 tf->flags |= ATA_TFLAG_LBA | ATA_TFLAG_LBA48;
761
762 if (tf->flags & ATA_TFLAG_WRITE)
763 tf->command = ATA_CMD_FPDMA_WRITE;
764 else
765 tf->command = ATA_CMD_FPDMA_READ;
766
767 tf->nsect = tag << 3;
768 tf->hob_feature = (n_block >> 8) & 0xff;
769 tf->feature = n_block & 0xff;
770
771 tf->hob_lbah = (block >> 40) & 0xff;
772 tf->hob_lbam = (block >> 32) & 0xff;
773 tf->hob_lbal = (block >> 24) & 0xff;
774 tf->lbah = (block >> 16) & 0xff;
775 tf->lbam = (block >> 8) & 0xff;
776 tf->lbal = block & 0xff;
777
9ca7cfa4 778 tf->device = ATA_LBA;
bd056d7e
TH
779 if (tf->flags & ATA_TFLAG_FUA)
780 tf->device |= 1 << 7;
781 } else if (dev->flags & ATA_DFLAG_LBA) {
782 tf->flags |= ATA_TFLAG_LBA;
783
784 if (lba_28_ok(block, n_block)) {
785 /* use LBA28 */
786 tf->device |= (block >> 24) & 0xf;
787 } else if (lba_48_ok(block, n_block)) {
788 if (!(dev->flags & ATA_DFLAG_LBA48))
789 return -ERANGE;
790
791 /* use LBA48 */
792 tf->flags |= ATA_TFLAG_LBA48;
793
794 tf->hob_nsect = (n_block >> 8) & 0xff;
795
796 tf->hob_lbah = (block >> 40) & 0xff;
797 tf->hob_lbam = (block >> 32) & 0xff;
798 tf->hob_lbal = (block >> 24) & 0xff;
799 } else
800 /* request too large even for LBA48 */
801 return -ERANGE;
802
803 if (unlikely(ata_rwcmd_protocol(tf, dev) < 0))
804 return -EINVAL;
805
806 tf->nsect = n_block & 0xff;
807
808 tf->lbah = (block >> 16) & 0xff;
809 tf->lbam = (block >> 8) & 0xff;
810 tf->lbal = block & 0xff;
811
812 tf->device |= ATA_LBA;
813 } else {
814 /* CHS */
815 u32 sect, head, cyl, track;
816
817 /* The request -may- be too large for CHS addressing. */
818 if (!lba_28_ok(block, n_block))
819 return -ERANGE;
820
821 if (unlikely(ata_rwcmd_protocol(tf, dev) < 0))
822 return -EINVAL;
823
824 /* Convert LBA to CHS */
825 track = (u32)block / dev->sectors;
826 cyl = track / dev->heads;
827 head = track % dev->heads;
828 sect = (u32)block % dev->sectors + 1;
829
830 DPRINTK("block %u track %u cyl %u head %u sect %u\n",
831 (u32)block, track, cyl, head, sect);
832
833 /* Check whether the converted CHS can fit.
834 Cylinder: 0-65535
835 Head: 0-15
836 Sector: 1-255*/
837 if ((cyl >> 16) || (head >> 4) || (sect >> 8) || (!sect))
838 return -ERANGE;
839
840 tf->nsect = n_block & 0xff; /* Sector count 0 means 256 sectors */
841 tf->lbal = sect;
842 tf->lbam = cyl;
843 tf->lbah = cyl >> 8;
844 tf->device |= head;
845 }
846
847 return 0;
848}
849
cb95d562
TH
850/**
851 * ata_pack_xfermask - Pack pio, mwdma and udma masks into xfer_mask
852 * @pio_mask: pio_mask
853 * @mwdma_mask: mwdma_mask
854 * @udma_mask: udma_mask
855 *
856 * Pack @pio_mask, @mwdma_mask and @udma_mask into a single
857 * unsigned int xfer_mask.
858 *
859 * LOCKING:
860 * None.
861 *
862 * RETURNS:
863 * Packed xfer_mask.
864 */
7dc951ae
TH
865unsigned long ata_pack_xfermask(unsigned long pio_mask,
866 unsigned long mwdma_mask,
867 unsigned long udma_mask)
cb95d562
TH
868{
869 return ((pio_mask << ATA_SHIFT_PIO) & ATA_MASK_PIO) |
870 ((mwdma_mask << ATA_SHIFT_MWDMA) & ATA_MASK_MWDMA) |
871 ((udma_mask << ATA_SHIFT_UDMA) & ATA_MASK_UDMA);
872}
873
c0489e4e
TH
874/**
875 * ata_unpack_xfermask - Unpack xfer_mask into pio, mwdma and udma masks
876 * @xfer_mask: xfer_mask to unpack
877 * @pio_mask: resulting pio_mask
878 * @mwdma_mask: resulting mwdma_mask
879 * @udma_mask: resulting udma_mask
880 *
881 * Unpack @xfer_mask into @pio_mask, @mwdma_mask and @udma_mask.
882 * Any NULL distination masks will be ignored.
883 */
7dc951ae
TH
884void ata_unpack_xfermask(unsigned long xfer_mask, unsigned long *pio_mask,
885 unsigned long *mwdma_mask, unsigned long *udma_mask)
c0489e4e
TH
886{
887 if (pio_mask)
888 *pio_mask = (xfer_mask & ATA_MASK_PIO) >> ATA_SHIFT_PIO;
889 if (mwdma_mask)
890 *mwdma_mask = (xfer_mask & ATA_MASK_MWDMA) >> ATA_SHIFT_MWDMA;
891 if (udma_mask)
892 *udma_mask = (xfer_mask & ATA_MASK_UDMA) >> ATA_SHIFT_UDMA;
893}
894
cb95d562 895static const struct ata_xfer_ent {
be9a50c8 896 int shift, bits;
cb95d562
TH
897 u8 base;
898} ata_xfer_tbl[] = {
70cd071e
TH
899 { ATA_SHIFT_PIO, ATA_NR_PIO_MODES, XFER_PIO_0 },
900 { ATA_SHIFT_MWDMA, ATA_NR_MWDMA_MODES, XFER_MW_DMA_0 },
901 { ATA_SHIFT_UDMA, ATA_NR_UDMA_MODES, XFER_UDMA_0 },
cb95d562
TH
902 { -1, },
903};
904
905/**
906 * ata_xfer_mask2mode - Find matching XFER_* for the given xfer_mask
907 * @xfer_mask: xfer_mask of interest
908 *
909 * Return matching XFER_* value for @xfer_mask. Only the highest
910 * bit of @xfer_mask is considered.
911 *
912 * LOCKING:
913 * None.
914 *
915 * RETURNS:
70cd071e 916 * Matching XFER_* value, 0xff if no match found.
cb95d562 917 */
7dc951ae 918u8 ata_xfer_mask2mode(unsigned long xfer_mask)
cb95d562
TH
919{
920 int highbit = fls(xfer_mask) - 1;
921 const struct ata_xfer_ent *ent;
922
923 for (ent = ata_xfer_tbl; ent->shift >= 0; ent++)
924 if (highbit >= ent->shift && highbit < ent->shift + ent->bits)
925 return ent->base + highbit - ent->shift;
70cd071e 926 return 0xff;
cb95d562
TH
927}
928
929/**
930 * ata_xfer_mode2mask - Find matching xfer_mask for XFER_*
931 * @xfer_mode: XFER_* of interest
932 *
933 * Return matching xfer_mask for @xfer_mode.
934 *
935 * LOCKING:
936 * None.
937 *
938 * RETURNS:
939 * Matching xfer_mask, 0 if no match found.
940 */
7dc951ae 941unsigned long ata_xfer_mode2mask(u8 xfer_mode)
cb95d562
TH
942{
943 const struct ata_xfer_ent *ent;
944
945 for (ent = ata_xfer_tbl; ent->shift >= 0; ent++)
946 if (xfer_mode >= ent->base && xfer_mode < ent->base + ent->bits)
70cd071e
TH
947 return ((2 << (ent->shift + xfer_mode - ent->base)) - 1)
948 & ~((1 << ent->shift) - 1);
cb95d562
TH
949 return 0;
950}
951
952/**
953 * ata_xfer_mode2shift - Find matching xfer_shift for XFER_*
954 * @xfer_mode: XFER_* of interest
955 *
956 * Return matching xfer_shift for @xfer_mode.
957 *
958 * LOCKING:
959 * None.
960 *
961 * RETURNS:
962 * Matching xfer_shift, -1 if no match found.
963 */
7dc951ae 964int ata_xfer_mode2shift(unsigned long xfer_mode)
cb95d562
TH
965{
966 const struct ata_xfer_ent *ent;
967
968 for (ent = ata_xfer_tbl; ent->shift >= 0; ent++)
969 if (xfer_mode >= ent->base && xfer_mode < ent->base + ent->bits)
970 return ent->shift;
971 return -1;
972}
973
1da177e4 974/**
1da7b0d0
TH
975 * ata_mode_string - convert xfer_mask to string
976 * @xfer_mask: mask of bits supported; only highest bit counts.
1da177e4
LT
977 *
978 * Determine string which represents the highest speed
1da7b0d0 979 * (highest bit in @modemask).
1da177e4
LT
980 *
981 * LOCKING:
982 * None.
983 *
984 * RETURNS:
985 * Constant C string representing highest speed listed in
1da7b0d0 986 * @mode_mask, or the constant C string "<n/a>".
1da177e4 987 */
7dc951ae 988const char *ata_mode_string(unsigned long xfer_mask)
1da177e4 989{
75f554bc
TH
990 static const char * const xfer_mode_str[] = {
991 "PIO0",
992 "PIO1",
993 "PIO2",
994 "PIO3",
995 "PIO4",
b352e57d
AC
996 "PIO5",
997 "PIO6",
75f554bc
TH
998 "MWDMA0",
999 "MWDMA1",
1000 "MWDMA2",
b352e57d
AC
1001 "MWDMA3",
1002 "MWDMA4",
75f554bc
TH
1003 "UDMA/16",
1004 "UDMA/25",
1005 "UDMA/33",
1006 "UDMA/44",
1007 "UDMA/66",
1008 "UDMA/100",
1009 "UDMA/133",
1010 "UDMA7",
1011 };
1da7b0d0 1012 int highbit;
1da177e4 1013
1da7b0d0
TH
1014 highbit = fls(xfer_mask) - 1;
1015 if (highbit >= 0 && highbit < ARRAY_SIZE(xfer_mode_str))
1016 return xfer_mode_str[highbit];
1da177e4 1017 return "<n/a>";
1da177e4
LT
1018}
1019
d9027470 1020const char *sata_spd_string(unsigned int spd)
4c360c81
TH
1021{
1022 static const char * const spd_str[] = {
1023 "1.5 Gbps",
1024 "3.0 Gbps",
8522ee25 1025 "6.0 Gbps",
4c360c81
TH
1026 };
1027
1028 if (spd == 0 || (spd - 1) >= ARRAY_SIZE(spd_str))
1029 return "<unknown>";
1030 return spd_str[spd - 1];
1031}
1032
1da177e4
LT
1033/**
1034 * ata_dev_classify - determine device type based on ATA-spec signature
1035 * @tf: ATA taskfile register set for device to be identified
1036 *
1037 * Determine from taskfile register contents whether a device is
1038 * ATA or ATAPI, as per "Signature and persistence" section
1039 * of ATA/PI spec (volume 1, sect 5.14).
1040 *
1041 * LOCKING:
1042 * None.
1043 *
1044 * RETURNS:
633273a3
TH
1045 * Device type, %ATA_DEV_ATA, %ATA_DEV_ATAPI, %ATA_DEV_PMP or
1046 * %ATA_DEV_UNKNOWN the event of failure.
1da177e4 1047 */
057ace5e 1048unsigned int ata_dev_classify(const struct ata_taskfile *tf)
1da177e4
LT
1049{
1050 /* Apple's open source Darwin code hints that some devices only
1051 * put a proper signature into the LBA mid/high registers,
1052 * So, we only check those. It's sufficient for uniqueness.
633273a3
TH
1053 *
1054 * ATA/ATAPI-7 (d1532v1r1: Feb. 19, 2003) specified separate
1055 * signatures for ATA and ATAPI devices attached on SerialATA,
1056 * 0x3c/0xc3 and 0x69/0x96 respectively. However, SerialATA
1057 * spec has never mentioned about using different signatures
1058 * for ATA/ATAPI devices. Then, Serial ATA II: Port
1059 * Multiplier specification began to use 0x69/0x96 to identify
1060 * port multpliers and 0x3c/0xc3 to identify SEMB device.
1061 * ATA/ATAPI-7 dropped descriptions about 0x3c/0xc3 and
1062 * 0x69/0x96 shortly and described them as reserved for
1063 * SerialATA.
1064 *
1065 * We follow the current spec and consider that 0x69/0x96
1066 * identifies a port multiplier and 0x3c/0xc3 a SEMB device.
79b42bab
TH
1067 * Unfortunately, WDC WD1600JS-62MHB5 (a hard drive) reports
1068 * SEMB signature. This is worked around in
1069 * ata_dev_read_id().
1da177e4 1070 */
633273a3 1071 if ((tf->lbam == 0) && (tf->lbah == 0)) {
1da177e4
LT
1072 DPRINTK("found ATA device by sig\n");
1073 return ATA_DEV_ATA;
1074 }
1075
633273a3 1076 if ((tf->lbam == 0x14) && (tf->lbah == 0xeb)) {
1da177e4
LT
1077 DPRINTK("found ATAPI device by sig\n");
1078 return ATA_DEV_ATAPI;
1079 }
1080
633273a3
TH
1081 if ((tf->lbam == 0x69) && (tf->lbah == 0x96)) {
1082 DPRINTK("found PMP device by sig\n");
1083 return ATA_DEV_PMP;
1084 }
1085
1086 if ((tf->lbam == 0x3c) && (tf->lbah == 0xc3)) {
79b42bab
TH
1087 DPRINTK("found SEMB device by sig (could be ATA device)\n");
1088 return ATA_DEV_SEMB;
633273a3
TH
1089 }
1090
1da177e4
LT
1091 DPRINTK("unknown device\n");
1092 return ATA_DEV_UNKNOWN;
1093}
1094
1da177e4 1095/**
6a62a04d 1096 * ata_id_string - Convert IDENTIFY DEVICE page into string
1da177e4
LT
1097 * @id: IDENTIFY DEVICE results we will examine
1098 * @s: string into which data is output
1099 * @ofs: offset into identify device page
1100 * @len: length of string to return. must be an even number.
1101 *
1102 * The strings in the IDENTIFY DEVICE page are broken up into
1103 * 16-bit chunks. Run through the string, and output each
1104 * 8-bit chunk linearly, regardless of platform.
1105 *
1106 * LOCKING:
1107 * caller.
1108 */
1109
6a62a04d
TH
1110void ata_id_string(const u16 *id, unsigned char *s,
1111 unsigned int ofs, unsigned int len)
1da177e4
LT
1112{
1113 unsigned int c;
1114
963e4975
AC
1115 BUG_ON(len & 1);
1116
1da177e4
LT
1117 while (len > 0) {
1118 c = id[ofs] >> 8;
1119 *s = c;
1120 s++;
1121
1122 c = id[ofs] & 0xff;
1123 *s = c;
1124 s++;
1125
1126 ofs++;
1127 len -= 2;
1128 }
1129}
1130
0e949ff3 1131/**
6a62a04d 1132 * ata_id_c_string - Convert IDENTIFY DEVICE page into C string
0e949ff3
TH
1133 * @id: IDENTIFY DEVICE results we will examine
1134 * @s: string into which data is output
1135 * @ofs: offset into identify device page
1136 * @len: length of string to return. must be an odd number.
1137 *
6a62a04d 1138 * This function is identical to ata_id_string except that it
0e949ff3
TH
1139 * trims trailing spaces and terminates the resulting string with
1140 * null. @len must be actual maximum length (even number) + 1.
1141 *
1142 * LOCKING:
1143 * caller.
1144 */
6a62a04d
TH
1145void ata_id_c_string(const u16 *id, unsigned char *s,
1146 unsigned int ofs, unsigned int len)
0e949ff3
TH
1147{
1148 unsigned char *p;
1149
6a62a04d 1150 ata_id_string(id, s, ofs, len - 1);
0e949ff3
TH
1151
1152 p = s + strnlen(s, len - 1);
1153 while (p > s && p[-1] == ' ')
1154 p--;
1155 *p = '\0';
1156}
0baab86b 1157
db6f8759
TH
1158static u64 ata_id_n_sectors(const u16 *id)
1159{
1160 if (ata_id_has_lba(id)) {
1161 if (ata_id_has_lba48(id))
968e594a 1162 return ata_id_u64(id, ATA_ID_LBA_CAPACITY_2);
db6f8759 1163 else
968e594a 1164 return ata_id_u32(id, ATA_ID_LBA_CAPACITY);
db6f8759
TH
1165 } else {
1166 if (ata_id_current_chs_valid(id))
968e594a
RH
1167 return id[ATA_ID_CUR_CYLS] * id[ATA_ID_CUR_HEADS] *
1168 id[ATA_ID_CUR_SECTORS];
db6f8759 1169 else
968e594a
RH
1170 return id[ATA_ID_CYLS] * id[ATA_ID_HEADS] *
1171 id[ATA_ID_SECTORS];
db6f8759
TH
1172 }
1173}
1174
a5987e0a 1175u64 ata_tf_to_lba48(const struct ata_taskfile *tf)
1e999736
AC
1176{
1177 u64 sectors = 0;
1178
1179 sectors |= ((u64)(tf->hob_lbah & 0xff)) << 40;
1180 sectors |= ((u64)(tf->hob_lbam & 0xff)) << 32;
ba14a9c2 1181 sectors |= ((u64)(tf->hob_lbal & 0xff)) << 24;
1e999736
AC
1182 sectors |= (tf->lbah & 0xff) << 16;
1183 sectors |= (tf->lbam & 0xff) << 8;
1184 sectors |= (tf->lbal & 0xff);
1185
a5987e0a 1186 return sectors;
1e999736
AC
1187}
1188
a5987e0a 1189u64 ata_tf_to_lba(const struct ata_taskfile *tf)
1e999736
AC
1190{
1191 u64 sectors = 0;
1192
1193 sectors |= (tf->device & 0x0f) << 24;
1194 sectors |= (tf->lbah & 0xff) << 16;
1195 sectors |= (tf->lbam & 0xff) << 8;
1196 sectors |= (tf->lbal & 0xff);
1197
a5987e0a 1198 return sectors;
1e999736
AC
1199}
1200
1201/**
c728a914
TH
1202 * ata_read_native_max_address - Read native max address
1203 * @dev: target device
1204 * @max_sectors: out parameter for the result native max address
1e999736 1205 *
c728a914
TH
1206 * Perform an LBA48 or LBA28 native size query upon the device in
1207 * question.
1e999736 1208 *
c728a914
TH
1209 * RETURNS:
1210 * 0 on success, -EACCES if command is aborted by the drive.
1211 * -EIO on other errors.
1e999736 1212 */
c728a914 1213static int ata_read_native_max_address(struct ata_device *dev, u64 *max_sectors)
1e999736 1214{
c728a914 1215 unsigned int err_mask;
1e999736 1216 struct ata_taskfile tf;
c728a914 1217 int lba48 = ata_id_has_lba48(dev->id);
1e999736
AC
1218
1219 ata_tf_init(dev, &tf);
1220
c728a914 1221 /* always clear all address registers */
1e999736 1222 tf.flags |= ATA_TFLAG_DEVICE | ATA_TFLAG_ISADDR;
1e999736 1223
c728a914
TH
1224 if (lba48) {
1225 tf.command = ATA_CMD_READ_NATIVE_MAX_EXT;
1226 tf.flags |= ATA_TFLAG_LBA48;
1227 } else
1228 tf.command = ATA_CMD_READ_NATIVE_MAX;
1e999736 1229
1e999736 1230 tf.protocol |= ATA_PROT_NODATA;
c728a914
TH
1231 tf.device |= ATA_LBA;
1232
2b789108 1233 err_mask = ata_exec_internal(dev, &tf, NULL, DMA_NONE, NULL, 0, 0);
c728a914 1234 if (err_mask) {
a9a79dfe
JP
1235 ata_dev_warn(dev,
1236 "failed to read native max address (err_mask=0x%x)\n",
1237 err_mask);
c728a914
TH
1238 if (err_mask == AC_ERR_DEV && (tf.feature & ATA_ABORTED))
1239 return -EACCES;
1240 return -EIO;
1241 }
1e999736 1242
c728a914 1243 if (lba48)
a5987e0a 1244 *max_sectors = ata_tf_to_lba48(&tf) + 1;
c728a914 1245 else
a5987e0a 1246 *max_sectors = ata_tf_to_lba(&tf) + 1;
2dcb407e 1247 if (dev->horkage & ATA_HORKAGE_HPA_SIZE)
93328e11 1248 (*max_sectors)--;
c728a914 1249 return 0;
1e999736
AC
1250}
1251
1252/**
c728a914
TH
1253 * ata_set_max_sectors - Set max sectors
1254 * @dev: target device
6b38d1d1 1255 * @new_sectors: new max sectors value to set for the device
1e999736 1256 *
c728a914
TH
1257 * Set max sectors of @dev to @new_sectors.
1258 *
1259 * RETURNS:
1260 * 0 on success, -EACCES if command is aborted or denied (due to
1261 * previous non-volatile SET_MAX) by the drive. -EIO on other
1262 * errors.
1e999736 1263 */
05027adc 1264static int ata_set_max_sectors(struct ata_device *dev, u64 new_sectors)
1e999736 1265{
c728a914 1266 unsigned int err_mask;
1e999736 1267 struct ata_taskfile tf;
c728a914 1268 int lba48 = ata_id_has_lba48(dev->id);
1e999736
AC
1269
1270 new_sectors--;
1271
1272 ata_tf_init(dev, &tf);
1273
1e999736 1274 tf.flags |= ATA_TFLAG_DEVICE | ATA_TFLAG_ISADDR;
c728a914
TH
1275
1276 if (lba48) {
1277 tf.command = ATA_CMD_SET_MAX_EXT;
1278 tf.flags |= ATA_TFLAG_LBA48;
1279
1280 tf.hob_lbal = (new_sectors >> 24) & 0xff;
1281 tf.hob_lbam = (new_sectors >> 32) & 0xff;
1282 tf.hob_lbah = (new_sectors >> 40) & 0xff;
1e582ba4 1283 } else {
c728a914
TH
1284 tf.command = ATA_CMD_SET_MAX;
1285
1e582ba4
TH
1286 tf.device |= (new_sectors >> 24) & 0xf;
1287 }
1288
1e999736 1289 tf.protocol |= ATA_PROT_NODATA;
c728a914 1290 tf.device |= ATA_LBA;
1e999736
AC
1291
1292 tf.lbal = (new_sectors >> 0) & 0xff;
1293 tf.lbam = (new_sectors >> 8) & 0xff;
1294 tf.lbah = (new_sectors >> 16) & 0xff;
1e999736 1295
2b789108 1296 err_mask = ata_exec_internal(dev, &tf, NULL, DMA_NONE, NULL, 0, 0);
c728a914 1297 if (err_mask) {
a9a79dfe
JP
1298 ata_dev_warn(dev,
1299 "failed to set max address (err_mask=0x%x)\n",
1300 err_mask);
c728a914
TH
1301 if (err_mask == AC_ERR_DEV &&
1302 (tf.feature & (ATA_ABORTED | ATA_IDNF)))
1303 return -EACCES;
1304 return -EIO;
1305 }
1306
c728a914 1307 return 0;
1e999736
AC
1308}
1309
1310/**
1311 * ata_hpa_resize - Resize a device with an HPA set
1312 * @dev: Device to resize
1313 *
1314 * Read the size of an LBA28 or LBA48 disk with HPA features and resize
1315 * it if required to the full size of the media. The caller must check
1316 * the drive has the HPA feature set enabled.
05027adc
TH
1317 *
1318 * RETURNS:
1319 * 0 on success, -errno on failure.
1e999736 1320 */
05027adc 1321static int ata_hpa_resize(struct ata_device *dev)
1e999736 1322{
05027adc
TH
1323 struct ata_eh_context *ehc = &dev->link->eh_context;
1324 int print_info = ehc->i.flags & ATA_EHI_PRINTINFO;
445d211b 1325 bool unlock_hpa = ata_ignore_hpa || dev->flags & ATA_DFLAG_UNLOCK_HPA;
05027adc
TH
1326 u64 sectors = ata_id_n_sectors(dev->id);
1327 u64 native_sectors;
c728a914 1328 int rc;
a617c09f 1329
05027adc
TH
1330 /* do we need to do it? */
1331 if (dev->class != ATA_DEV_ATA ||
1332 !ata_id_has_lba(dev->id) || !ata_id_hpa_enabled(dev->id) ||
1333 (dev->horkage & ATA_HORKAGE_BROKEN_HPA))
c728a914 1334 return 0;
1e999736 1335
05027adc
TH
1336 /* read native max address */
1337 rc = ata_read_native_max_address(dev, &native_sectors);
1338 if (rc) {
dda7aba1
TH
1339 /* If device aborted the command or HPA isn't going to
1340 * be unlocked, skip HPA resizing.
05027adc 1341 */
445d211b 1342 if (rc == -EACCES || !unlock_hpa) {
a9a79dfe
JP
1343 ata_dev_warn(dev,
1344 "HPA support seems broken, skipping HPA handling\n");
05027adc
TH
1345 dev->horkage |= ATA_HORKAGE_BROKEN_HPA;
1346
1347 /* we can continue if device aborted the command */
1348 if (rc == -EACCES)
1349 rc = 0;
1e999736 1350 }
37301a55 1351
05027adc
TH
1352 return rc;
1353 }
5920dadf 1354 dev->n_native_sectors = native_sectors;
05027adc
TH
1355
1356 /* nothing to do? */
445d211b 1357 if (native_sectors <= sectors || !unlock_hpa) {
05027adc
TH
1358 if (!print_info || native_sectors == sectors)
1359 return 0;
1360
1361 if (native_sectors > sectors)
a9a79dfe 1362 ata_dev_info(dev,
05027adc
TH
1363 "HPA detected: current %llu, native %llu\n",
1364 (unsigned long long)sectors,
1365 (unsigned long long)native_sectors);
1366 else if (native_sectors < sectors)
a9a79dfe
JP
1367 ata_dev_warn(dev,
1368 "native sectors (%llu) is smaller than sectors (%llu)\n",
05027adc
TH
1369 (unsigned long long)native_sectors,
1370 (unsigned long long)sectors);
1371 return 0;
1372 }
1373
1374 /* let's unlock HPA */
1375 rc = ata_set_max_sectors(dev, native_sectors);
1376 if (rc == -EACCES) {
1377 /* if device aborted the command, skip HPA resizing */
a9a79dfe
JP
1378 ata_dev_warn(dev,
1379 "device aborted resize (%llu -> %llu), skipping HPA handling\n",
1380 (unsigned long long)sectors,
1381 (unsigned long long)native_sectors);
05027adc
TH
1382 dev->horkage |= ATA_HORKAGE_BROKEN_HPA;
1383 return 0;
1384 } else if (rc)
1385 return rc;
1386
1387 /* re-read IDENTIFY data */
1388 rc = ata_dev_reread_id(dev, 0);
1389 if (rc) {
a9a79dfe
JP
1390 ata_dev_err(dev,
1391 "failed to re-read IDENTIFY data after HPA resizing\n");
05027adc
TH
1392 return rc;
1393 }
1394
1395 if (print_info) {
1396 u64 new_sectors = ata_id_n_sectors(dev->id);
a9a79dfe 1397 ata_dev_info(dev,
05027adc
TH
1398 "HPA unlocked: %llu -> %llu, native %llu\n",
1399 (unsigned long long)sectors,
1400 (unsigned long long)new_sectors,
1401 (unsigned long long)native_sectors);
1402 }
1403
1404 return 0;
1e999736
AC
1405}
1406
1da177e4
LT
1407/**
1408 * ata_dump_id - IDENTIFY DEVICE info debugging output
0bd3300a 1409 * @id: IDENTIFY DEVICE page to dump
1da177e4 1410 *
0bd3300a
TH
1411 * Dump selected 16-bit words from the given IDENTIFY DEVICE
1412 * page.
1da177e4
LT
1413 *
1414 * LOCKING:
1415 * caller.
1416 */
1417
0bd3300a 1418static inline void ata_dump_id(const u16 *id)
1da177e4
LT
1419{
1420 DPRINTK("49==0x%04x "
1421 "53==0x%04x "
1422 "63==0x%04x "
1423 "64==0x%04x "
1424 "75==0x%04x \n",
0bd3300a
TH
1425 id[49],
1426 id[53],
1427 id[63],
1428 id[64],
1429 id[75]);
1da177e4
LT
1430 DPRINTK("80==0x%04x "
1431 "81==0x%04x "
1432 "82==0x%04x "
1433 "83==0x%04x "
1434 "84==0x%04x \n",
0bd3300a
TH
1435 id[80],
1436 id[81],
1437 id[82],
1438 id[83],
1439 id[84]);
1da177e4
LT
1440 DPRINTK("88==0x%04x "
1441 "93==0x%04x\n",
0bd3300a
TH
1442 id[88],
1443 id[93]);
1da177e4
LT
1444}
1445
cb95d562
TH
1446/**
1447 * ata_id_xfermask - Compute xfermask from the given IDENTIFY data
1448 * @id: IDENTIFY data to compute xfer mask from
1449 *
1450 * Compute the xfermask for this device. This is not as trivial
1451 * as it seems if we must consider early devices correctly.
1452 *
1453 * FIXME: pre IDE drive timing (do we care ?).
1454 *
1455 * LOCKING:
1456 * None.
1457 *
1458 * RETURNS:
1459 * Computed xfermask
1460 */
7dc951ae 1461unsigned long ata_id_xfermask(const u16 *id)
cb95d562 1462{
7dc951ae 1463 unsigned long pio_mask, mwdma_mask, udma_mask;
cb95d562
TH
1464
1465 /* Usual case. Word 53 indicates word 64 is valid */
1466 if (id[ATA_ID_FIELD_VALID] & (1 << 1)) {
1467 pio_mask = id[ATA_ID_PIO_MODES] & 0x03;
1468 pio_mask <<= 3;
1469 pio_mask |= 0x7;
1470 } else {
1471 /* If word 64 isn't valid then Word 51 high byte holds
1472 * the PIO timing number for the maximum. Turn it into
1473 * a mask.
1474 */
7a0f1c8a 1475 u8 mode = (id[ATA_ID_OLD_PIO_MODES] >> 8) & 0xFF;
46767aeb 1476 if (mode < 5) /* Valid PIO range */
2dcb407e 1477 pio_mask = (2 << mode) - 1;
46767aeb
AC
1478 else
1479 pio_mask = 1;
cb95d562
TH
1480
1481 /* But wait.. there's more. Design your standards by
1482 * committee and you too can get a free iordy field to
1483 * process. However its the speeds not the modes that
1484 * are supported... Note drivers using the timing API
1485 * will get this right anyway
1486 */
1487 }
1488
1489 mwdma_mask = id[ATA_ID_MWDMA_MODES] & 0x07;
fb21f0d0 1490
b352e57d
AC
1491 if (ata_id_is_cfa(id)) {
1492 /*
1493 * Process compact flash extended modes
1494 */
62afe5d7
SS
1495 int pio = (id[ATA_ID_CFA_MODES] >> 0) & 0x7;
1496 int dma = (id[ATA_ID_CFA_MODES] >> 3) & 0x7;
b352e57d
AC
1497
1498 if (pio)
1499 pio_mask |= (1 << 5);
1500 if (pio > 1)
1501 pio_mask |= (1 << 6);
1502 if (dma)
1503 mwdma_mask |= (1 << 3);
1504 if (dma > 1)
1505 mwdma_mask |= (1 << 4);
1506 }
1507
fb21f0d0
TH
1508 udma_mask = 0;
1509 if (id[ATA_ID_FIELD_VALID] & (1 << 2))
1510 udma_mask = id[ATA_ID_UDMA_MODES] & 0xff;
cb95d562
TH
1511
1512 return ata_pack_xfermask(pio_mask, mwdma_mask, udma_mask);
1513}
1514
7102d230 1515static void ata_qc_complete_internal(struct ata_queued_cmd *qc)
a2a7a662 1516{
77853bf2 1517 struct completion *waiting = qc->private_data;
a2a7a662 1518
a2a7a662 1519 complete(waiting);
a2a7a662
TH
1520}
1521
1522/**
2432697b 1523 * ata_exec_internal_sg - execute libata internal command
a2a7a662
TH
1524 * @dev: Device to which the command is sent
1525 * @tf: Taskfile registers for the command and the result
d69cf37d 1526 * @cdb: CDB for packet command
a2a7a662 1527 * @dma_dir: Data tranfer direction of the command
5c1ad8b3 1528 * @sgl: sg list for the data buffer of the command
2432697b 1529 * @n_elem: Number of sg entries
2b789108 1530 * @timeout: Timeout in msecs (0 for default)
a2a7a662
TH
1531 *
1532 * Executes libata internal command with timeout. @tf contains
1533 * command on entry and result on return. Timeout and error
1534 * conditions are reported via return value. No recovery action
1535 * is taken after a command times out. It's caller's duty to
1536 * clean up after timeout.
1537 *
1538 * LOCKING:
1539 * None. Should be called with kernel context, might sleep.
551e8889
TH
1540 *
1541 * RETURNS:
1542 * Zero on success, AC_ERR_* mask on failure
a2a7a662 1543 */
2432697b
TH
1544unsigned ata_exec_internal_sg(struct ata_device *dev,
1545 struct ata_taskfile *tf, const u8 *cdb,
87260216 1546 int dma_dir, struct scatterlist *sgl,
2b789108 1547 unsigned int n_elem, unsigned long timeout)
a2a7a662 1548{
9af5c9c9
TH
1549 struct ata_link *link = dev->link;
1550 struct ata_port *ap = link->ap;
a2a7a662 1551 u8 command = tf->command;
87fbc5a0 1552 int auto_timeout = 0;
a2a7a662 1553 struct ata_queued_cmd *qc;
2ab7db1f 1554 unsigned int tag, preempted_tag;
dedaf2b0 1555 u32 preempted_sactive, preempted_qc_active;
da917d69 1556 int preempted_nr_active_links;
60be6b9a 1557 DECLARE_COMPLETION_ONSTACK(wait);
a2a7a662 1558 unsigned long flags;
77853bf2 1559 unsigned int err_mask;
d95a717f 1560 int rc;
a2a7a662 1561
ba6a1308 1562 spin_lock_irqsave(ap->lock, flags);
a2a7a662 1563
e3180499 1564 /* no internal command while frozen */
b51e9e5d 1565 if (ap->pflags & ATA_PFLAG_FROZEN) {
ba6a1308 1566 spin_unlock_irqrestore(ap->lock, flags);
e3180499
TH
1567 return AC_ERR_SYSTEM;
1568 }
1569
2ab7db1f 1570 /* initialize internal qc */
a2a7a662 1571
2ab7db1f
TH
1572 /* XXX: Tag 0 is used for drivers with legacy EH as some
1573 * drivers choke if any other tag is given. This breaks
1574 * ata_tag_internal() test for those drivers. Don't use new
1575 * EH stuff without converting to it.
1576 */
1577 if (ap->ops->error_handler)
1578 tag = ATA_TAG_INTERNAL;
1579 else
1580 tag = 0;
1581
8a8bc223
TH
1582 if (test_and_set_bit(tag, &ap->qc_allocated))
1583 BUG();
f69499f4 1584 qc = __ata_qc_from_tag(ap, tag);
2ab7db1f
TH
1585
1586 qc->tag = tag;
1587 qc->scsicmd = NULL;
1588 qc->ap = ap;
1589 qc->dev = dev;
1590 ata_qc_reinit(qc);
1591
9af5c9c9
TH
1592 preempted_tag = link->active_tag;
1593 preempted_sactive = link->sactive;
dedaf2b0 1594 preempted_qc_active = ap->qc_active;
da917d69 1595 preempted_nr_active_links = ap->nr_active_links;
9af5c9c9
TH
1596 link->active_tag = ATA_TAG_POISON;
1597 link->sactive = 0;
dedaf2b0 1598 ap->qc_active = 0;
da917d69 1599 ap->nr_active_links = 0;
2ab7db1f
TH
1600
1601 /* prepare & issue qc */
a2a7a662 1602 qc->tf = *tf;
d69cf37d
TH
1603 if (cdb)
1604 memcpy(qc->cdb, cdb, ATAPI_CDB_LEN);
e771451c
VP
1605
1606 /* some SATA bridges need us to indicate data xfer direction */
1607 if (tf->protocol == ATAPI_PROT_DMA && (dev->flags & ATA_DFLAG_DMADIR) &&
1608 dma_dir == DMA_FROM_DEVICE)
1609 qc->tf.feature |= ATAPI_DMADIR;
1610
e61e0672 1611 qc->flags |= ATA_QCFLAG_RESULT_TF;
a2a7a662
TH
1612 qc->dma_dir = dma_dir;
1613 if (dma_dir != DMA_NONE) {
2432697b 1614 unsigned int i, buflen = 0;
87260216 1615 struct scatterlist *sg;
2432697b 1616
87260216
JA
1617 for_each_sg(sgl, sg, n_elem, i)
1618 buflen += sg->length;
2432697b 1619
87260216 1620 ata_sg_init(qc, sgl, n_elem);
49c80429 1621 qc->nbytes = buflen;
a2a7a662
TH
1622 }
1623
77853bf2 1624 qc->private_data = &wait;
a2a7a662
TH
1625 qc->complete_fn = ata_qc_complete_internal;
1626
8e0e694a 1627 ata_qc_issue(qc);
a2a7a662 1628
ba6a1308 1629 spin_unlock_irqrestore(ap->lock, flags);
a2a7a662 1630
87fbc5a0
TH
1631 if (!timeout) {
1632 if (ata_probe_timeout)
1633 timeout = ata_probe_timeout * 1000;
1634 else {
1635 timeout = ata_internal_cmd_timeout(dev, command);
1636 auto_timeout = 1;
1637 }
1638 }
2b789108 1639
c0c362b6
TH
1640 if (ap->ops->error_handler)
1641 ata_eh_release(ap);
1642
2b789108 1643 rc = wait_for_completion_timeout(&wait, msecs_to_jiffies(timeout));
d95a717f 1644
c0c362b6
TH
1645 if (ap->ops->error_handler)
1646 ata_eh_acquire(ap);
1647
c429137a 1648 ata_sff_flush_pio_task(ap);
41ade50c 1649
d95a717f 1650 if (!rc) {
ba6a1308 1651 spin_lock_irqsave(ap->lock, flags);
a2a7a662
TH
1652
1653 /* We're racing with irq here. If we lose, the
1654 * following test prevents us from completing the qc
d95a717f
TH
1655 * twice. If we win, the port is frozen and will be
1656 * cleaned up by ->post_internal_cmd().
a2a7a662 1657 */
77853bf2 1658 if (qc->flags & ATA_QCFLAG_ACTIVE) {
d95a717f
TH
1659 qc->err_mask |= AC_ERR_TIMEOUT;
1660
1661 if (ap->ops->error_handler)
1662 ata_port_freeze(ap);
1663 else
1664 ata_qc_complete(qc);
f15a1daf 1665
0dd4b21f 1666 if (ata_msg_warn(ap))
a9a79dfe
JP
1667 ata_dev_warn(dev, "qc timeout (cmd 0x%x)\n",
1668 command);
a2a7a662
TH
1669 }
1670
ba6a1308 1671 spin_unlock_irqrestore(ap->lock, flags);
a2a7a662
TH
1672 }
1673
d95a717f
TH
1674 /* do post_internal_cmd */
1675 if (ap->ops->post_internal_cmd)
1676 ap->ops->post_internal_cmd(qc);
1677
a51d644a
TH
1678 /* perform minimal error analysis */
1679 if (qc->flags & ATA_QCFLAG_FAILED) {
1680 if (qc->result_tf.command & (ATA_ERR | ATA_DF))
1681 qc->err_mask |= AC_ERR_DEV;
1682
1683 if (!qc->err_mask)
1684 qc->err_mask |= AC_ERR_OTHER;
1685
1686 if (qc->err_mask & ~AC_ERR_OTHER)
1687 qc->err_mask &= ~AC_ERR_OTHER;
d95a717f
TH
1688 }
1689
15869303 1690 /* finish up */
ba6a1308 1691 spin_lock_irqsave(ap->lock, flags);
15869303 1692
e61e0672 1693 *tf = qc->result_tf;
77853bf2
TH
1694 err_mask = qc->err_mask;
1695
1696 ata_qc_free(qc);
9af5c9c9
TH
1697 link->active_tag = preempted_tag;
1698 link->sactive = preempted_sactive;
dedaf2b0 1699 ap->qc_active = preempted_qc_active;
da917d69 1700 ap->nr_active_links = preempted_nr_active_links;
77853bf2 1701
ba6a1308 1702 spin_unlock_irqrestore(ap->lock, flags);
15869303 1703
87fbc5a0
TH
1704 if ((err_mask & AC_ERR_TIMEOUT) && auto_timeout)
1705 ata_internal_cmd_timed_out(dev, command);
1706
77853bf2 1707 return err_mask;
a2a7a662
TH
1708}
1709
2432697b 1710/**
33480a0e 1711 * ata_exec_internal - execute libata internal command
2432697b
TH
1712 * @dev: Device to which the command is sent
1713 * @tf: Taskfile registers for the command and the result
1714 * @cdb: CDB for packet command
1715 * @dma_dir: Data tranfer direction of the command
1716 * @buf: Data buffer of the command
1717 * @buflen: Length of data buffer
2b789108 1718 * @timeout: Timeout in msecs (0 for default)
2432697b
TH
1719 *
1720 * Wrapper around ata_exec_internal_sg() which takes simple
1721 * buffer instead of sg list.
1722 *
1723 * LOCKING:
1724 * None. Should be called with kernel context, might sleep.
1725 *
1726 * RETURNS:
1727 * Zero on success, AC_ERR_* mask on failure
1728 */
1729unsigned ata_exec_internal(struct ata_device *dev,
1730 struct ata_taskfile *tf, const u8 *cdb,
2b789108
TH
1731 int dma_dir, void *buf, unsigned int buflen,
1732 unsigned long timeout)
2432697b 1733{
33480a0e
TH
1734 struct scatterlist *psg = NULL, sg;
1735 unsigned int n_elem = 0;
2432697b 1736
33480a0e
TH
1737 if (dma_dir != DMA_NONE) {
1738 WARN_ON(!buf);
1739 sg_init_one(&sg, buf, buflen);
1740 psg = &sg;
1741 n_elem++;
1742 }
2432697b 1743
2b789108
TH
1744 return ata_exec_internal_sg(dev, tf, cdb, dma_dir, psg, n_elem,
1745 timeout);
2432697b
TH
1746}
1747
977e6b9f
TH
1748/**
1749 * ata_do_simple_cmd - execute simple internal command
1750 * @dev: Device to which the command is sent
1751 * @cmd: Opcode to execute
1752 *
1753 * Execute a 'simple' command, that only consists of the opcode
1754 * 'cmd' itself, without filling any other registers
1755 *
1756 * LOCKING:
1757 * Kernel thread context (may sleep).
1758 *
1759 * RETURNS:
1760 * Zero on success, AC_ERR_* mask on failure
e58eb583 1761 */
77b08fb5 1762unsigned int ata_do_simple_cmd(struct ata_device *dev, u8 cmd)
e58eb583
TH
1763{
1764 struct ata_taskfile tf;
e58eb583
TH
1765
1766 ata_tf_init(dev, &tf);
1767
1768 tf.command = cmd;
1769 tf.flags |= ATA_TFLAG_DEVICE;
1770 tf.protocol = ATA_PROT_NODATA;
1771
2b789108 1772 return ata_exec_internal(dev, &tf, NULL, DMA_NONE, NULL, 0, 0);
e58eb583
TH
1773}
1774
1bc4ccff
AC
1775/**
1776 * ata_pio_need_iordy - check if iordy needed
1777 * @adev: ATA device
1778 *
1779 * Check if the current speed of the device requires IORDY. Used
1780 * by various controllers for chip configuration.
1781 */
1bc4ccff
AC
1782unsigned int ata_pio_need_iordy(const struct ata_device *adev)
1783{
0d9e6659
TH
1784 /* Don't set IORDY if we're preparing for reset. IORDY may
1785 * lead to controller lock up on certain controllers if the
1786 * port is not occupied. See bko#11703 for details.
1787 */
1788 if (adev->link->ap->pflags & ATA_PFLAG_RESETTING)
1789 return 0;
1790 /* Controller doesn't support IORDY. Probably a pointless
1791 * check as the caller should know this.
1792 */
9af5c9c9 1793 if (adev->link->ap->flags & ATA_FLAG_NO_IORDY)
1bc4ccff 1794 return 0;
5c18c4d2
DD
1795 /* CF spec. r4.1 Table 22 says no iordy on PIO5 and PIO6. */
1796 if (ata_id_is_cfa(adev->id)
1797 && (adev->pio_mode == XFER_PIO_5 || adev->pio_mode == XFER_PIO_6))
1798 return 0;
432729f0
AC
1799 /* PIO3 and higher it is mandatory */
1800 if (adev->pio_mode > XFER_PIO_2)
1801 return 1;
1802 /* We turn it on when possible */
1803 if (ata_id_has_iordy(adev->id))
1bc4ccff 1804 return 1;
432729f0
AC
1805 return 0;
1806}
2e9edbf8 1807
432729f0
AC
1808/**
1809 * ata_pio_mask_no_iordy - Return the non IORDY mask
1810 * @adev: ATA device
1811 *
1812 * Compute the highest mode possible if we are not using iordy. Return
1813 * -1 if no iordy mode is available.
1814 */
432729f0
AC
1815static u32 ata_pio_mask_no_iordy(const struct ata_device *adev)
1816{
1bc4ccff 1817 /* If we have no drive specific rule, then PIO 2 is non IORDY */
1bc4ccff 1818 if (adev->id[ATA_ID_FIELD_VALID] & 2) { /* EIDE */
432729f0 1819 u16 pio = adev->id[ATA_ID_EIDE_PIO];
1bc4ccff
AC
1820 /* Is the speed faster than the drive allows non IORDY ? */
1821 if (pio) {
1822 /* This is cycle times not frequency - watch the logic! */
1823 if (pio > 240) /* PIO2 is 240nS per cycle */
432729f0
AC
1824 return 3 << ATA_SHIFT_PIO;
1825 return 7 << ATA_SHIFT_PIO;
1bc4ccff
AC
1826 }
1827 }
432729f0 1828 return 3 << ATA_SHIFT_PIO;
1bc4ccff
AC
1829}
1830
963e4975
AC
1831/**
1832 * ata_do_dev_read_id - default ID read method
1833 * @dev: device
1834 * @tf: proposed taskfile
1835 * @id: data buffer
1836 *
1837 * Issue the identify taskfile and hand back the buffer containing
1838 * identify data. For some RAID controllers and for pre ATA devices
1839 * this function is wrapped or replaced by the driver
1840 */
1841unsigned int ata_do_dev_read_id(struct ata_device *dev,
1842 struct ata_taskfile *tf, u16 *id)
1843{
1844 return ata_exec_internal(dev, tf, NULL, DMA_FROM_DEVICE,
1845 id, sizeof(id[0]) * ATA_ID_WORDS, 0);
1846}
1847
1da177e4 1848/**
49016aca 1849 * ata_dev_read_id - Read ID data from the specified device
49016aca
TH
1850 * @dev: target device
1851 * @p_class: pointer to class of the target device (may be changed)
bff04647 1852 * @flags: ATA_READID_* flags
fe635c7e 1853 * @id: buffer to read IDENTIFY data into
1da177e4 1854 *
49016aca
TH
1855 * Read ID data from the specified device. ATA_CMD_ID_ATA is
1856 * performed on ATA devices and ATA_CMD_ID_ATAPI on ATAPI
aec5c3c1
TH
1857 * devices. This function also issues ATA_CMD_INIT_DEV_PARAMS
1858 * for pre-ATA4 drives.
1da177e4 1859 *
50a99018 1860 * FIXME: ATA_CMD_ID_ATA is optional for early drives and right
2dcb407e 1861 * now we abort if we hit that case.
50a99018 1862 *
1da177e4 1863 * LOCKING:
49016aca
TH
1864 * Kernel thread context (may sleep)
1865 *
1866 * RETURNS:
1867 * 0 on success, -errno otherwise.
1da177e4 1868 */
a9beec95 1869int ata_dev_read_id(struct ata_device *dev, unsigned int *p_class,
bff04647 1870 unsigned int flags, u16 *id)
1da177e4 1871{
9af5c9c9 1872 struct ata_port *ap = dev->link->ap;
49016aca 1873 unsigned int class = *p_class;
a0123703 1874 struct ata_taskfile tf;
49016aca
TH
1875 unsigned int err_mask = 0;
1876 const char *reason;
79b42bab 1877 bool is_semb = class == ATA_DEV_SEMB;
54936f8b 1878 int may_fallback = 1, tried_spinup = 0;
49016aca 1879 int rc;
1da177e4 1880
0dd4b21f 1881 if (ata_msg_ctl(ap))
a9a79dfe 1882 ata_dev_dbg(dev, "%s: ENTER\n", __func__);
1da177e4 1883
963e4975 1884retry:
3373efd8 1885 ata_tf_init(dev, &tf);
a0123703 1886
49016aca 1887 switch (class) {
79b42bab
TH
1888 case ATA_DEV_SEMB:
1889 class = ATA_DEV_ATA; /* some hard drives report SEMB sig */
49016aca 1890 case ATA_DEV_ATA:
a0123703 1891 tf.command = ATA_CMD_ID_ATA;
49016aca
TH
1892 break;
1893 case ATA_DEV_ATAPI:
a0123703 1894 tf.command = ATA_CMD_ID_ATAPI;
49016aca
TH
1895 break;
1896 default:
1897 rc = -ENODEV;
1898 reason = "unsupported class";
1899 goto err_out;
1da177e4
LT
1900 }
1901
a0123703 1902 tf.protocol = ATA_PROT_PIO;
81afe893
TH
1903
1904 /* Some devices choke if TF registers contain garbage. Make
1905 * sure those are properly initialized.
1906 */
1907 tf.flags |= ATA_TFLAG_ISADDR | ATA_TFLAG_DEVICE;
1908
1909 /* Device presence detection is unreliable on some
1910 * controllers. Always poll IDENTIFY if available.
1911 */
1912 tf.flags |= ATA_TFLAG_POLLING;
1da177e4 1913
963e4975
AC
1914 if (ap->ops->read_id)
1915 err_mask = ap->ops->read_id(dev, &tf, id);
1916 else
1917 err_mask = ata_do_dev_read_id(dev, &tf, id);
1918
a0123703 1919 if (err_mask) {
800b3996 1920 if (err_mask & AC_ERR_NODEV_HINT) {
a9a79dfe 1921 ata_dev_dbg(dev, "NODEV after polling detection\n");
55a8e2c8
TH
1922 return -ENOENT;
1923 }
1924
79b42bab 1925 if (is_semb) {
a9a79dfe
JP
1926 ata_dev_info(dev,
1927 "IDENTIFY failed on device w/ SEMB sig, disabled\n");
79b42bab
TH
1928 /* SEMB is not supported yet */
1929 *p_class = ATA_DEV_SEMB_UNSUP;
1930 return 0;
1931 }
1932
1ffc151f
TH
1933 if ((err_mask == AC_ERR_DEV) && (tf.feature & ATA_ABORTED)) {
1934 /* Device or controller might have reported
1935 * the wrong device class. Give a shot at the
1936 * other IDENTIFY if the current one is
1937 * aborted by the device.
1938 */
1939 if (may_fallback) {
1940 may_fallback = 0;
1941
1942 if (class == ATA_DEV_ATA)
1943 class = ATA_DEV_ATAPI;
1944 else
1945 class = ATA_DEV_ATA;
1946 goto retry;
1947 }
1948
1949 /* Control reaches here iff the device aborted
1950 * both flavors of IDENTIFYs which happens
1951 * sometimes with phantom devices.
1952 */
a9a79dfe
JP
1953 ata_dev_dbg(dev,
1954 "both IDENTIFYs aborted, assuming NODEV\n");
1ffc151f 1955 return -ENOENT;
54936f8b
TH
1956 }
1957
49016aca
TH
1958 rc = -EIO;
1959 reason = "I/O error";
1da177e4
LT
1960 goto err_out;
1961 }
1962
43c9c591 1963 if (dev->horkage & ATA_HORKAGE_DUMP_ID) {
a9a79dfe
JP
1964 ata_dev_dbg(dev, "dumping IDENTIFY data, "
1965 "class=%d may_fallback=%d tried_spinup=%d\n",
1966 class, may_fallback, tried_spinup);
43c9c591
TH
1967 print_hex_dump(KERN_DEBUG, "", DUMP_PREFIX_OFFSET,
1968 16, 2, id, ATA_ID_WORDS * sizeof(*id), true);
1969 }
1970
54936f8b
TH
1971 /* Falling back doesn't make sense if ID data was read
1972 * successfully at least once.
1973 */
1974 may_fallback = 0;
1975
49016aca 1976 swap_buf_le16(id, ATA_ID_WORDS);
1da177e4 1977
49016aca 1978 /* sanity check */
a4f5749b 1979 rc = -EINVAL;
6070068b 1980 reason = "device reports invalid type";
a4f5749b
TH
1981
1982 if (class == ATA_DEV_ATA) {
1983 if (!ata_id_is_ata(id) && !ata_id_is_cfa(id))
1984 goto err_out;
db63a4c8
AW
1985 if (ap->host->flags & ATA_HOST_IGNORE_ATA &&
1986 ata_id_is_ata(id)) {
1987 ata_dev_dbg(dev,
1988 "host indicates ignore ATA devices, ignored\n");
1989 return -ENOENT;
1990 }
a4f5749b
TH
1991 } else {
1992 if (ata_id_is_ata(id))
1993 goto err_out;
49016aca
TH
1994 }
1995
169439c2
ML
1996 if (!tried_spinup && (id[2] == 0x37c8 || id[2] == 0x738c)) {
1997 tried_spinup = 1;
1998 /*
1999 * Drive powered-up in standby mode, and requires a specific
2000 * SET_FEATURES spin-up subcommand before it will accept
2001 * anything other than the original IDENTIFY command.
2002 */
218f3d30 2003 err_mask = ata_dev_set_feature(dev, SETFEATURES_SPINUP, 0);
fb0582f9 2004 if (err_mask && id[2] != 0x738c) {
169439c2
ML
2005 rc = -EIO;
2006 reason = "SPINUP failed";
2007 goto err_out;
2008 }
2009 /*
2010 * If the drive initially returned incomplete IDENTIFY info,
2011 * we now must reissue the IDENTIFY command.
2012 */
2013 if (id[2] == 0x37c8)
2014 goto retry;
2015 }
2016
bff04647 2017 if ((flags & ATA_READID_POSTRESET) && class == ATA_DEV_ATA) {
49016aca
TH
2018 /*
2019 * The exact sequence expected by certain pre-ATA4 drives is:
2020 * SRST RESET
50a99018
AC
2021 * IDENTIFY (optional in early ATA)
2022 * INITIALIZE DEVICE PARAMETERS (later IDE and ATA)
49016aca
TH
2023 * anything else..
2024 * Some drives were very specific about that exact sequence.
50a99018
AC
2025 *
2026 * Note that ATA4 says lba is mandatory so the second check
c9404c9c 2027 * should never trigger.
49016aca
TH
2028 */
2029 if (ata_id_major_version(id) < 4 || !ata_id_has_lba(id)) {
3373efd8 2030 err_mask = ata_dev_init_params(dev, id[3], id[6]);
49016aca
TH
2031 if (err_mask) {
2032 rc = -EIO;
2033 reason = "INIT_DEV_PARAMS failed";
2034 goto err_out;
2035 }
2036
2037 /* current CHS translation info (id[53-58]) might be
2038 * changed. reread the identify device info.
2039 */
bff04647 2040 flags &= ~ATA_READID_POSTRESET;
49016aca
TH
2041 goto retry;
2042 }
2043 }
2044
2045 *p_class = class;
fe635c7e 2046
49016aca
TH
2047 return 0;
2048
2049 err_out:
88574551 2050 if (ata_msg_warn(ap))
a9a79dfe
JP
2051 ata_dev_warn(dev, "failed to IDENTIFY (%s, err_mask=0x%x)\n",
2052 reason, err_mask);
49016aca
TH
2053 return rc;
2054}
2055
9062712f
TH
2056static int ata_do_link_spd_horkage(struct ata_device *dev)
2057{
2058 struct ata_link *plink = ata_dev_phys_link(dev);
2059 u32 target, target_limit;
2060
2061 if (!sata_scr_valid(plink))
2062 return 0;
2063
2064 if (dev->horkage & ATA_HORKAGE_1_5_GBPS)
2065 target = 1;
2066 else
2067 return 0;
2068
2069 target_limit = (1 << target) - 1;
2070
2071 /* if already on stricter limit, no need to push further */
2072 if (plink->sata_spd_limit <= target_limit)
2073 return 0;
2074
2075 plink->sata_spd_limit = target_limit;
2076
2077 /* Request another EH round by returning -EAGAIN if link is
2078 * going faster than the target speed. Forward progress is
2079 * guaranteed by setting sata_spd_limit to target_limit above.
2080 */
2081 if (plink->sata_spd > target) {
a9a79dfe
JP
2082 ata_dev_info(dev, "applying link speed limit horkage to %s\n",
2083 sata_spd_string(target));
9062712f
TH
2084 return -EAGAIN;
2085 }
2086 return 0;
2087}
2088
3373efd8 2089static inline u8 ata_dev_knobble(struct ata_device *dev)
4b2f3ede 2090{
9af5c9c9 2091 struct ata_port *ap = dev->link->ap;
9ce8e307
JA
2092
2093 if (ata_dev_blacklisted(dev) & ATA_HORKAGE_BRIDGE_OK)
2094 return 0;
2095
9af5c9c9 2096 return ((ap->cbl == ATA_CBL_SATA) && (!ata_id_is_sata(dev->id)));
4b2f3ede
TH
2097}
2098
388539f3 2099static int ata_dev_config_ncq(struct ata_device *dev,
a6e6ce8e
TH
2100 char *desc, size_t desc_sz)
2101{
9af5c9c9 2102 struct ata_port *ap = dev->link->ap;
a6e6ce8e 2103 int hdepth = 0, ddepth = ata_id_queue_depth(dev->id);
388539f3
SL
2104 unsigned int err_mask;
2105 char *aa_desc = "";
a6e6ce8e
TH
2106
2107 if (!ata_id_has_ncq(dev->id)) {
2108 desc[0] = '\0';
388539f3 2109 return 0;
a6e6ce8e 2110 }
75683fe7 2111 if (dev->horkage & ATA_HORKAGE_NONCQ) {
6919a0a6 2112 snprintf(desc, desc_sz, "NCQ (not used)");
388539f3 2113 return 0;
6919a0a6 2114 }
a6e6ce8e 2115 if (ap->flags & ATA_FLAG_NCQ) {
cca3974e 2116 hdepth = min(ap->scsi_host->can_queue, ATA_MAX_QUEUE - 1);
a6e6ce8e
TH
2117 dev->flags |= ATA_DFLAG_NCQ;
2118 }
2119
388539f3
SL
2120 if (!(dev->horkage & ATA_HORKAGE_BROKEN_FPDMA_AA) &&
2121 (ap->flags & ATA_FLAG_FPDMA_AA) &&
2122 ata_id_has_fpdma_aa(dev->id)) {
2123 err_mask = ata_dev_set_feature(dev, SETFEATURES_SATA_ENABLE,
2124 SATA_FPDMA_AA);
2125 if (err_mask) {
a9a79dfe
JP
2126 ata_dev_err(dev,
2127 "failed to enable AA (error_mask=0x%x)\n",
2128 err_mask);
388539f3
SL
2129 if (err_mask != AC_ERR_DEV) {
2130 dev->horkage |= ATA_HORKAGE_BROKEN_FPDMA_AA;
2131 return -EIO;
2132 }
2133 } else
2134 aa_desc = ", AA";
2135 }
2136
a6e6ce8e 2137 if (hdepth >= ddepth)
388539f3 2138 snprintf(desc, desc_sz, "NCQ (depth %d)%s", ddepth, aa_desc);
a6e6ce8e 2139 else
388539f3
SL
2140 snprintf(desc, desc_sz, "NCQ (depth %d/%d)%s", hdepth,
2141 ddepth, aa_desc);
ed36911c
MC
2142
2143 if ((ap->flags & ATA_FLAG_FPDMA_AUX) &&
2144 ata_id_has_ncq_send_and_recv(dev->id)) {
2145 err_mask = ata_read_log_page(dev, ATA_LOG_NCQ_SEND_RECV,
2146 0, ap->sector_buf, 1);
2147 if (err_mask) {
2148 ata_dev_dbg(dev,
2149 "failed to get NCQ Send/Recv Log Emask 0x%x\n",
2150 err_mask);
2151 } else {
f78dea06
MC
2152 u8 *cmds = dev->ncq_send_recv_cmds;
2153
ed36911c 2154 dev->flags |= ATA_DFLAG_NCQ_SEND_RECV;
f78dea06
MC
2155 memcpy(cmds, ap->sector_buf, ATA_LOG_NCQ_SEND_RECV_SIZE);
2156
2157 if (dev->horkage & ATA_HORKAGE_NO_NCQ_TRIM) {
2158 ata_dev_dbg(dev, "disabling queued TRIM support\n");
2159 cmds[ATA_LOG_NCQ_SEND_RECV_DSM_OFFSET] &=
2160 ~ATA_LOG_NCQ_SEND_RECV_DSM_TRIM;
2161 }
ed36911c
MC
2162 }
2163 }
2164
388539f3 2165 return 0;
a6e6ce8e
TH
2166}
2167
49016aca 2168/**
ffeae418 2169 * ata_dev_configure - Configure the specified ATA/ATAPI device
ffeae418
TH
2170 * @dev: Target device to configure
2171 *
2172 * Configure @dev according to @dev->id. Generic and low-level
2173 * driver specific fixups are also applied.
49016aca
TH
2174 *
2175 * LOCKING:
ffeae418
TH
2176 * Kernel thread context (may sleep)
2177 *
2178 * RETURNS:
2179 * 0 on success, -errno otherwise
49016aca 2180 */
efdaedc4 2181int ata_dev_configure(struct ata_device *dev)
49016aca 2182{
9af5c9c9
TH
2183 struct ata_port *ap = dev->link->ap;
2184 struct ata_eh_context *ehc = &dev->link->eh_context;
6746544c 2185 int print_info = ehc->i.flags & ATA_EHI_PRINTINFO;
1148c3a7 2186 const u16 *id = dev->id;
7dc951ae 2187 unsigned long xfer_mask;
65fe1f0f 2188 unsigned int err_mask;
b352e57d 2189 char revbuf[7]; /* XYZ-99\0 */
3f64f565
EM
2190 char fwrevbuf[ATA_ID_FW_REV_LEN+1];
2191 char modelbuf[ATA_ID_PROD_LEN+1];
e6d902a3 2192 int rc;
49016aca 2193
0dd4b21f 2194 if (!ata_dev_enabled(dev) && ata_msg_info(ap)) {
a9a79dfe 2195 ata_dev_info(dev, "%s: ENTER/EXIT -- nodev\n", __func__);
ffeae418 2196 return 0;
49016aca
TH
2197 }
2198
0dd4b21f 2199 if (ata_msg_probe(ap))
a9a79dfe 2200 ata_dev_dbg(dev, "%s: ENTER\n", __func__);
1da177e4 2201
75683fe7
TH
2202 /* set horkage */
2203 dev->horkage |= ata_dev_blacklisted(dev);
33267325 2204 ata_force_horkage(dev);
75683fe7 2205
50af2fa1 2206 if (dev->horkage & ATA_HORKAGE_DISABLE) {
a9a79dfe 2207 ata_dev_info(dev, "unsupported device, disabling\n");
50af2fa1
TH
2208 ata_dev_disable(dev);
2209 return 0;
2210 }
2211
2486fa56
TH
2212 if ((!atapi_enabled || (ap->flags & ATA_FLAG_NO_ATAPI)) &&
2213 dev->class == ATA_DEV_ATAPI) {
a9a79dfe
JP
2214 ata_dev_warn(dev, "WARNING: ATAPI is %s, device ignored\n",
2215 atapi_enabled ? "not supported with this driver"
2216 : "disabled");
2486fa56
TH
2217 ata_dev_disable(dev);
2218 return 0;
2219 }
2220
9062712f
TH
2221 rc = ata_do_link_spd_horkage(dev);
2222 if (rc)
2223 return rc;
2224
ecd75ad5
TH
2225 /* some WD SATA-1 drives have issues with LPM, turn on NOLPM for them */
2226 if ((dev->horkage & ATA_HORKAGE_WD_BROKEN_LPM) &&
2227 (id[ATA_ID_SATA_CAPABILITY] & 0xe) == 0x2)
2228 dev->horkage |= ATA_HORKAGE_NOLPM;
2229
2230 if (dev->horkage & ATA_HORKAGE_NOLPM) {
2231 ata_dev_warn(dev, "LPM support broken, forcing max_power\n");
2232 dev->link->ap->target_lpm_policy = ATA_LPM_MAX_POWER;
2233 }
2234
6746544c
TH
2235 /* let ACPI work its magic */
2236 rc = ata_acpi_on_devcfg(dev);
2237 if (rc)
2238 return rc;
08573a86 2239
05027adc
TH
2240 /* massage HPA, do it early as it might change IDENTIFY data */
2241 rc = ata_hpa_resize(dev);
2242 if (rc)
2243 return rc;
2244
c39f5ebe 2245 /* print device capabilities */
0dd4b21f 2246 if (ata_msg_probe(ap))
a9a79dfe
JP
2247 ata_dev_dbg(dev,
2248 "%s: cfg 49:%04x 82:%04x 83:%04x 84:%04x "
2249 "85:%04x 86:%04x 87:%04x 88:%04x\n",
2250 __func__,
2251 id[49], id[82], id[83], id[84],
2252 id[85], id[86], id[87], id[88]);
c39f5ebe 2253
208a9933 2254 /* initialize to-be-configured parameters */
ea1dd4e1 2255 dev->flags &= ~ATA_DFLAG_CFG_MASK;
208a9933
TH
2256 dev->max_sectors = 0;
2257 dev->cdb_len = 0;
2258 dev->n_sectors = 0;
2259 dev->cylinders = 0;
2260 dev->heads = 0;
2261 dev->sectors = 0;
e18086d6 2262 dev->multi_count = 0;
208a9933 2263
1da177e4
LT
2264 /*
2265 * common ATA, ATAPI feature tests
2266 */
2267
ff8854b2 2268 /* find max transfer mode; for printk only */
1148c3a7 2269 xfer_mask = ata_id_xfermask(id);
1da177e4 2270
0dd4b21f
BP
2271 if (ata_msg_probe(ap))
2272 ata_dump_id(id);
1da177e4 2273
ef143d57
AL
2274 /* SCSI only uses 4-char revisions, dump full 8 chars from ATA */
2275 ata_id_c_string(dev->id, fwrevbuf, ATA_ID_FW_REV,
2276 sizeof(fwrevbuf));
2277
2278 ata_id_c_string(dev->id, modelbuf, ATA_ID_PROD,
2279 sizeof(modelbuf));
2280
1da177e4
LT
2281 /* ATA-specific feature tests */
2282 if (dev->class == ATA_DEV_ATA) {
b352e57d 2283 if (ata_id_is_cfa(id)) {
62afe5d7
SS
2284 /* CPRM may make this media unusable */
2285 if (id[ATA_ID_CFA_KEY_MGMT] & 1)
a9a79dfe
JP
2286 ata_dev_warn(dev,
2287 "supports DRM functions and may not be fully accessible\n");
b352e57d 2288 snprintf(revbuf, 7, "CFA");
ae8d4ee7 2289 } else {
2dcb407e 2290 snprintf(revbuf, 7, "ATA-%d", ata_id_major_version(id));
ae8d4ee7
AC
2291 /* Warn the user if the device has TPM extensions */
2292 if (ata_id_has_tpm(id))
a9a79dfe
JP
2293 ata_dev_warn(dev,
2294 "supports DRM functions and may not be fully accessible\n");
ae8d4ee7 2295 }
b352e57d 2296
1148c3a7 2297 dev->n_sectors = ata_id_n_sectors(id);
2940740b 2298
e18086d6
ML
2299 /* get current R/W Multiple count setting */
2300 if ((dev->id[47] >> 8) == 0x80 && (dev->id[59] & 0x100)) {
2301 unsigned int max = dev->id[47] & 0xff;
2302 unsigned int cnt = dev->id[59] & 0xff;
2303 /* only recognize/allow powers of two here */
2304 if (is_power_of_2(max) && is_power_of_2(cnt))
2305 if (cnt <= max)
2306 dev->multi_count = cnt;
2307 }
3f64f565 2308
1148c3a7 2309 if (ata_id_has_lba(id)) {
4c2d721a 2310 const char *lba_desc;
388539f3 2311 char ncq_desc[24];
8bf62ece 2312
4c2d721a
TH
2313 lba_desc = "LBA";
2314 dev->flags |= ATA_DFLAG_LBA;
1148c3a7 2315 if (ata_id_has_lba48(id)) {
8bf62ece 2316 dev->flags |= ATA_DFLAG_LBA48;
4c2d721a 2317 lba_desc = "LBA48";
6fc49adb
TH
2318
2319 if (dev->n_sectors >= (1UL << 28) &&
2320 ata_id_has_flush_ext(id))
2321 dev->flags |= ATA_DFLAG_FLUSH_EXT;
4c2d721a 2322 }
8bf62ece 2323
a6e6ce8e 2324 /* config NCQ */
388539f3
SL
2325 rc = ata_dev_config_ncq(dev, ncq_desc, sizeof(ncq_desc));
2326 if (rc)
2327 return rc;
a6e6ce8e 2328
8bf62ece 2329 /* print device info to dmesg */
3f64f565 2330 if (ata_msg_drv(ap) && print_info) {
a9a79dfe
JP
2331 ata_dev_info(dev, "%s: %s, %s, max %s\n",
2332 revbuf, modelbuf, fwrevbuf,
2333 ata_mode_string(xfer_mask));
2334 ata_dev_info(dev,
2335 "%llu sectors, multi %u: %s %s\n",
f15a1daf 2336 (unsigned long long)dev->n_sectors,
3f64f565
EM
2337 dev->multi_count, lba_desc, ncq_desc);
2338 }
ffeae418 2339 } else {
8bf62ece
AL
2340 /* CHS */
2341
2342 /* Default translation */
1148c3a7
TH
2343 dev->cylinders = id[1];
2344 dev->heads = id[3];
2345 dev->sectors = id[6];
8bf62ece 2346
1148c3a7 2347 if (ata_id_current_chs_valid(id)) {
8bf62ece 2348 /* Current CHS translation is valid. */
1148c3a7
TH
2349 dev->cylinders = id[54];
2350 dev->heads = id[55];
2351 dev->sectors = id[56];
8bf62ece
AL
2352 }
2353
2354 /* print device info to dmesg */
3f64f565 2355 if (ata_msg_drv(ap) && print_info) {
a9a79dfe
JP
2356 ata_dev_info(dev, "%s: %s, %s, max %s\n",
2357 revbuf, modelbuf, fwrevbuf,
2358 ata_mode_string(xfer_mask));
2359 ata_dev_info(dev,
2360 "%llu sectors, multi %u, CHS %u/%u/%u\n",
2361 (unsigned long long)dev->n_sectors,
2362 dev->multi_count, dev->cylinders,
2363 dev->heads, dev->sectors);
3f64f565 2364 }
07f6f7d0
AL
2365 }
2366
803739d2
SH
2367 /* Check and mark DevSlp capability. Get DevSlp timing variables
2368 * from SATA Settings page of Identify Device Data Log.
65fe1f0f 2369 */
803739d2 2370 if (ata_id_has_devslp(dev->id)) {
8e725c7f 2371 u8 *sata_setting = ap->sector_buf;
803739d2
SH
2372 int i, j;
2373
2374 dev->flags |= ATA_DFLAG_DEVSLP;
65fe1f0f
SH
2375 err_mask = ata_read_log_page(dev,
2376 ATA_LOG_SATA_ID_DEV_DATA,
2377 ATA_LOG_SATA_SETTINGS,
803739d2 2378 sata_setting,
65fe1f0f
SH
2379 1);
2380 if (err_mask)
2381 ata_dev_dbg(dev,
2382 "failed to get Identify Device Data, Emask 0x%x\n",
2383 err_mask);
803739d2
SH
2384 else
2385 for (i = 0; i < ATA_LOG_DEVSLP_SIZE; i++) {
2386 j = ATA_LOG_DEVSLP_OFFSET + i;
2387 dev->devslp_timing[i] = sata_setting[j];
2388 }
65fe1f0f
SH
2389 }
2390
6e7846e9 2391 dev->cdb_len = 16;
1da177e4
LT
2392 }
2393
2394 /* ATAPI-specific feature tests */
2c13b7ce 2395 else if (dev->class == ATA_DEV_ATAPI) {
854c73a2
TH
2396 const char *cdb_intr_string = "";
2397 const char *atapi_an_string = "";
91163006 2398 const char *dma_dir_string = "";
7d77b247 2399 u32 sntf;
08a556db 2400
1148c3a7 2401 rc = atapi_cdb_len(id);
1da177e4 2402 if ((rc < 12) || (rc > ATAPI_CDB_LEN)) {
0dd4b21f 2403 if (ata_msg_warn(ap))
a9a79dfe 2404 ata_dev_warn(dev, "unsupported CDB len\n");
ffeae418 2405 rc = -EINVAL;
1da177e4
LT
2406 goto err_out_nosup;
2407 }
6e7846e9 2408 dev->cdb_len = (unsigned int) rc;
1da177e4 2409
7d77b247
TH
2410 /* Enable ATAPI AN if both the host and device have
2411 * the support. If PMP is attached, SNTF is required
2412 * to enable ATAPI AN to discern between PHY status
2413 * changed notifications and ATAPI ANs.
9f45cbd3 2414 */
e7ecd435
TH
2415 if (atapi_an &&
2416 (ap->flags & ATA_FLAG_AN) && ata_id_has_atapi_AN(id) &&
071f44b1 2417 (!sata_pmp_attached(ap) ||
7d77b247 2418 sata_scr_read(&ap->link, SCR_NOTIFICATION, &sntf) == 0)) {
9f45cbd3 2419 /* issue SET feature command to turn this on */
218f3d30
JG
2420 err_mask = ata_dev_set_feature(dev,
2421 SETFEATURES_SATA_ENABLE, SATA_AN);
854c73a2 2422 if (err_mask)
a9a79dfe
JP
2423 ata_dev_err(dev,
2424 "failed to enable ATAPI AN (err_mask=0x%x)\n",
2425 err_mask);
854c73a2 2426 else {
9f45cbd3 2427 dev->flags |= ATA_DFLAG_AN;
854c73a2
TH
2428 atapi_an_string = ", ATAPI AN";
2429 }
9f45cbd3
KCA
2430 }
2431
08a556db 2432 if (ata_id_cdb_intr(dev->id)) {
312f7da2 2433 dev->flags |= ATA_DFLAG_CDB_INTR;
08a556db
AL
2434 cdb_intr_string = ", CDB intr";
2435 }
312f7da2 2436
966fbe19 2437 if (atapi_dmadir || (dev->horkage & ATA_HORKAGE_ATAPI_DMADIR) || atapi_id_dmadir(dev->id)) {
91163006
TH
2438 dev->flags |= ATA_DFLAG_DMADIR;
2439 dma_dir_string = ", DMADIR";
2440 }
2441
afe75951 2442 if (ata_id_has_da(dev->id)) {
b1354cbb 2443 dev->flags |= ATA_DFLAG_DA;
afe75951
AL
2444 zpodd_init(dev);
2445 }
b1354cbb 2446
1da177e4 2447 /* print device info to dmesg */
5afc8142 2448 if (ata_msg_drv(ap) && print_info)
a9a79dfe
JP
2449 ata_dev_info(dev,
2450 "ATAPI: %s, %s, max %s%s%s%s\n",
2451 modelbuf, fwrevbuf,
2452 ata_mode_string(xfer_mask),
2453 cdb_intr_string, atapi_an_string,
2454 dma_dir_string);
1da177e4
LT
2455 }
2456
914ed354
TH
2457 /* determine max_sectors */
2458 dev->max_sectors = ATA_MAX_SECTORS;
2459 if (dev->flags & ATA_DFLAG_LBA48)
2460 dev->max_sectors = ATA_MAX_SECTORS_LBA48;
2461
c5038fc0
AC
2462 /* Limit PATA drive on SATA cable bridge transfers to udma5,
2463 200 sectors */
3373efd8 2464 if (ata_dev_knobble(dev)) {
5afc8142 2465 if (ata_msg_drv(ap) && print_info)
a9a79dfe 2466 ata_dev_info(dev, "applying bridge limits\n");
5a529139 2467 dev->udma_mask &= ATA_UDMA5;
4b2f3ede
TH
2468 dev->max_sectors = ATA_MAX_SECTORS;
2469 }
2470
f8d8e579 2471 if ((dev->class == ATA_DEV_ATAPI) &&
f442cd86 2472 (atapi_command_packet_set(id) == TYPE_TAPE)) {
f8d8e579 2473 dev->max_sectors = ATA_MAX_SECTORS_TAPE;
f442cd86
AL
2474 dev->horkage |= ATA_HORKAGE_STUCK_ERR;
2475 }
f8d8e579 2476
75683fe7 2477 if (dev->horkage & ATA_HORKAGE_MAX_SEC_128)
03ec52de
TH
2478 dev->max_sectors = min_t(unsigned int, ATA_MAX_SECTORS_128,
2479 dev->max_sectors);
18d6e9d5 2480
a32450e1
SH
2481 if (dev->horkage & ATA_HORKAGE_MAX_SEC_LBA48)
2482 dev->max_sectors = ATA_MAX_SECTORS_LBA48;
2483
4b2f3ede 2484 if (ap->ops->dev_config)
cd0d3bbc 2485 ap->ops->dev_config(dev);
4b2f3ede 2486
c5038fc0
AC
2487 if (dev->horkage & ATA_HORKAGE_DIAGNOSTIC) {
2488 /* Let the user know. We don't want to disallow opens for
2489 rescue purposes, or in case the vendor is just a blithering
2490 idiot. Do this after the dev_config call as some controllers
2491 with buggy firmware may want to avoid reporting false device
2492 bugs */
2493
2494 if (print_info) {
a9a79dfe 2495 ata_dev_warn(dev,
c5038fc0 2496"Drive reports diagnostics failure. This may indicate a drive\n");
a9a79dfe 2497 ata_dev_warn(dev,
c5038fc0
AC
2498"fault or invalid emulation. Contact drive vendor for information.\n");
2499 }
2500 }
2501
ac70a964 2502 if ((dev->horkage & ATA_HORKAGE_FIRMWARE_WARN) && print_info) {
a9a79dfe
JP
2503 ata_dev_warn(dev, "WARNING: device requires firmware update to be fully functional\n");
2504 ata_dev_warn(dev, " contact the vendor or visit http://ata.wiki.kernel.org\n");
ac70a964
TH
2505 }
2506
ffeae418 2507 return 0;
1da177e4
LT
2508
2509err_out_nosup:
0dd4b21f 2510 if (ata_msg_probe(ap))
a9a79dfe 2511 ata_dev_dbg(dev, "%s: EXIT, err\n", __func__);
ffeae418 2512 return rc;
1da177e4
LT
2513}
2514
be0d18df 2515/**
2e41e8e6 2516 * ata_cable_40wire - return 40 wire cable type
be0d18df
AC
2517 * @ap: port
2518 *
2e41e8e6 2519 * Helper method for drivers which want to hardwire 40 wire cable
be0d18df
AC
2520 * detection.
2521 */
2522
2523int ata_cable_40wire(struct ata_port *ap)
2524{
2525 return ATA_CBL_PATA40;
2526}
2527
2528/**
2e41e8e6 2529 * ata_cable_80wire - return 80 wire cable type
be0d18df
AC
2530 * @ap: port
2531 *
2e41e8e6 2532 * Helper method for drivers which want to hardwire 80 wire cable
be0d18df
AC
2533 * detection.
2534 */
2535
2536int ata_cable_80wire(struct ata_port *ap)
2537{
2538 return ATA_CBL_PATA80;
2539}
2540
2541/**
2542 * ata_cable_unknown - return unknown PATA cable.
2543 * @ap: port
2544 *
2545 * Helper method for drivers which have no PATA cable detection.
2546 */
2547
2548int ata_cable_unknown(struct ata_port *ap)
2549{
2550 return ATA_CBL_PATA_UNK;
2551}
2552
c88f90c3
TH
2553/**
2554 * ata_cable_ignore - return ignored PATA cable.
2555 * @ap: port
2556 *
2557 * Helper method for drivers which don't use cable type to limit
2558 * transfer mode.
2559 */
2560int ata_cable_ignore(struct ata_port *ap)
2561{
2562 return ATA_CBL_PATA_IGN;
2563}
2564
be0d18df
AC
2565/**
2566 * ata_cable_sata - return SATA cable type
2567 * @ap: port
2568 *
2569 * Helper method for drivers which have SATA cables
2570 */
2571
2572int ata_cable_sata(struct ata_port *ap)
2573{
2574 return ATA_CBL_SATA;
2575}
2576
1da177e4
LT
2577/**
2578 * ata_bus_probe - Reset and probe ATA bus
2579 * @ap: Bus to probe
2580 *
0cba632b
JG
2581 * Master ATA bus probing function. Initiates a hardware-dependent
2582 * bus reset, then attempts to identify any devices found on
2583 * the bus.
2584 *
1da177e4 2585 * LOCKING:
0cba632b 2586 * PCI/etc. bus probe sem.
1da177e4
LT
2587 *
2588 * RETURNS:
96072e69 2589 * Zero on success, negative errno otherwise.
1da177e4
LT
2590 */
2591
80289167 2592int ata_bus_probe(struct ata_port *ap)
1da177e4 2593{
28ca5c57 2594 unsigned int classes[ATA_MAX_DEVICES];
14d2bac1 2595 int tries[ATA_MAX_DEVICES];
f58229f8 2596 int rc;
e82cbdb9 2597 struct ata_device *dev;
1da177e4 2598
1eca4365 2599 ata_for_each_dev(dev, &ap->link, ALL)
f58229f8 2600 tries[dev->devno] = ATA_PROBE_MAX_TRIES;
14d2bac1
TH
2601
2602 retry:
1eca4365 2603 ata_for_each_dev(dev, &ap->link, ALL) {
cdeab114
TH
2604 /* If we issue an SRST then an ATA drive (not ATAPI)
2605 * may change configuration and be in PIO0 timing. If
2606 * we do a hard reset (or are coming from power on)
2607 * this is true for ATA or ATAPI. Until we've set a
2608 * suitable controller mode we should not touch the
2609 * bus as we may be talking too fast.
2610 */
2611 dev->pio_mode = XFER_PIO_0;
5416912a 2612 dev->dma_mode = 0xff;
cdeab114
TH
2613
2614 /* If the controller has a pio mode setup function
2615 * then use it to set the chipset to rights. Don't
2616 * touch the DMA setup as that will be dealt with when
2617 * configuring devices.
2618 */
2619 if (ap->ops->set_piomode)
2620 ap->ops->set_piomode(ap, dev);
2621 }
2622
2044470c 2623 /* reset and determine device classes */
52783c5d 2624 ap->ops->phy_reset(ap);
2061a47a 2625
1eca4365 2626 ata_for_each_dev(dev, &ap->link, ALL) {
3e4ec344 2627 if (dev->class != ATA_DEV_UNKNOWN)
52783c5d
TH
2628 classes[dev->devno] = dev->class;
2629 else
2630 classes[dev->devno] = ATA_DEV_NONE;
2044470c 2631
52783c5d 2632 dev->class = ATA_DEV_UNKNOWN;
28ca5c57 2633 }
1da177e4 2634
f31f0cc2
JG
2635 /* read IDENTIFY page and configure devices. We have to do the identify
2636 specific sequence bass-ackwards so that PDIAG- is released by
2637 the slave device */
2638
1eca4365 2639 ata_for_each_dev(dev, &ap->link, ALL_REVERSE) {
f58229f8
TH
2640 if (tries[dev->devno])
2641 dev->class = classes[dev->devno];
ffeae418 2642
14d2bac1 2643 if (!ata_dev_enabled(dev))
ffeae418 2644 continue;
ffeae418 2645
bff04647
TH
2646 rc = ata_dev_read_id(dev, &dev->class, ATA_READID_POSTRESET,
2647 dev->id);
14d2bac1
TH
2648 if (rc)
2649 goto fail;
f31f0cc2
JG
2650 }
2651
be0d18df
AC
2652 /* Now ask for the cable type as PDIAG- should have been released */
2653 if (ap->ops->cable_detect)
2654 ap->cbl = ap->ops->cable_detect(ap);
2655
1eca4365
TH
2656 /* We may have SATA bridge glue hiding here irrespective of
2657 * the reported cable types and sensed types. When SATA
2658 * drives indicate we have a bridge, we don't know which end
2659 * of the link the bridge is which is a problem.
2660 */
2661 ata_for_each_dev(dev, &ap->link, ENABLED)
614fe29b
AC
2662 if (ata_id_is_sata(dev->id))
2663 ap->cbl = ATA_CBL_SATA;
614fe29b 2664
f31f0cc2
JG
2665 /* After the identify sequence we can now set up the devices. We do
2666 this in the normal order so that the user doesn't get confused */
2667
1eca4365 2668 ata_for_each_dev(dev, &ap->link, ENABLED) {
9af5c9c9 2669 ap->link.eh_context.i.flags |= ATA_EHI_PRINTINFO;
efdaedc4 2670 rc = ata_dev_configure(dev);
9af5c9c9 2671 ap->link.eh_context.i.flags &= ~ATA_EHI_PRINTINFO;
14d2bac1
TH
2672 if (rc)
2673 goto fail;
1da177e4
LT
2674 }
2675
e82cbdb9 2676 /* configure transfer mode */
0260731f 2677 rc = ata_set_mode(&ap->link, &dev);
4ae72a1e 2678 if (rc)
51713d35 2679 goto fail;
1da177e4 2680
1eca4365
TH
2681 ata_for_each_dev(dev, &ap->link, ENABLED)
2682 return 0;
1da177e4 2683
96072e69 2684 return -ENODEV;
14d2bac1
TH
2685
2686 fail:
4ae72a1e
TH
2687 tries[dev->devno]--;
2688
14d2bac1
TH
2689 switch (rc) {
2690 case -EINVAL:
4ae72a1e 2691 /* eeek, something went very wrong, give up */
14d2bac1
TH
2692 tries[dev->devno] = 0;
2693 break;
4ae72a1e
TH
2694
2695 case -ENODEV:
2696 /* give it just one more chance */
2697 tries[dev->devno] = min(tries[dev->devno], 1);
14d2bac1 2698 case -EIO:
4ae72a1e
TH
2699 if (tries[dev->devno] == 1) {
2700 /* This is the last chance, better to slow
2701 * down than lose it.
2702 */
a07d499b 2703 sata_down_spd_limit(&ap->link, 0);
4ae72a1e
TH
2704 ata_down_xfermask_limit(dev, ATA_DNXFER_PIO);
2705 }
14d2bac1
TH
2706 }
2707
4ae72a1e 2708 if (!tries[dev->devno])
3373efd8 2709 ata_dev_disable(dev);
ec573755 2710
14d2bac1 2711 goto retry;
1da177e4
LT
2712}
2713
3be680b7
TH
2714/**
2715 * sata_print_link_status - Print SATA link status
936fd732 2716 * @link: SATA link to printk link status about
3be680b7
TH
2717 *
2718 * This function prints link speed and status of a SATA link.
2719 *
2720 * LOCKING:
2721 * None.
2722 */
6bdb4fc9 2723static void sata_print_link_status(struct ata_link *link)
3be680b7 2724{
6d5f9732 2725 u32 sstatus, scontrol, tmp;
3be680b7 2726
936fd732 2727 if (sata_scr_read(link, SCR_STATUS, &sstatus))
3be680b7 2728 return;
936fd732 2729 sata_scr_read(link, SCR_CONTROL, &scontrol);
3be680b7 2730
b1c72916 2731 if (ata_phys_link_online(link)) {
3be680b7 2732 tmp = (sstatus >> 4) & 0xf;
a9a79dfe
JP
2733 ata_link_info(link, "SATA link up %s (SStatus %X SControl %X)\n",
2734 sata_spd_string(tmp), sstatus, scontrol);
3be680b7 2735 } else {
a9a79dfe
JP
2736 ata_link_info(link, "SATA link down (SStatus %X SControl %X)\n",
2737 sstatus, scontrol);
3be680b7
TH
2738 }
2739}
2740
ebdfca6e
AC
2741/**
2742 * ata_dev_pair - return other device on cable
ebdfca6e
AC
2743 * @adev: device
2744 *
2745 * Obtain the other device on the same cable, or if none is
2746 * present NULL is returned
2747 */
2e9edbf8 2748
3373efd8 2749struct ata_device *ata_dev_pair(struct ata_device *adev)
ebdfca6e 2750{
9af5c9c9
TH
2751 struct ata_link *link = adev->link;
2752 struct ata_device *pair = &link->device[1 - adev->devno];
e1211e3f 2753 if (!ata_dev_enabled(pair))
ebdfca6e
AC
2754 return NULL;
2755 return pair;
2756}
2757
1c3fae4d 2758/**
3c567b7d 2759 * sata_down_spd_limit - adjust SATA spd limit downward
936fd732 2760 * @link: Link to adjust SATA spd limit for
a07d499b 2761 * @spd_limit: Additional limit
1c3fae4d 2762 *
936fd732 2763 * Adjust SATA spd limit of @link downward. Note that this
1c3fae4d 2764 * function only adjusts the limit. The change must be applied
3c567b7d 2765 * using sata_set_spd().
1c3fae4d 2766 *
a07d499b
TH
2767 * If @spd_limit is non-zero, the speed is limited to equal to or
2768 * lower than @spd_limit if such speed is supported. If
2769 * @spd_limit is slower than any supported speed, only the lowest
2770 * supported speed is allowed.
2771 *
1c3fae4d
TH
2772 * LOCKING:
2773 * Inherited from caller.
2774 *
2775 * RETURNS:
2776 * 0 on success, negative errno on failure
2777 */
a07d499b 2778int sata_down_spd_limit(struct ata_link *link, u32 spd_limit)
1c3fae4d 2779{
81952c54 2780 u32 sstatus, spd, mask;
a07d499b 2781 int rc, bit;
1c3fae4d 2782
936fd732 2783 if (!sata_scr_valid(link))
008a7896
TH
2784 return -EOPNOTSUPP;
2785
2786 /* If SCR can be read, use it to determine the current SPD.
936fd732 2787 * If not, use cached value in link->sata_spd.
008a7896 2788 */
936fd732 2789 rc = sata_scr_read(link, SCR_STATUS, &sstatus);
9913ff8a 2790 if (rc == 0 && ata_sstatus_online(sstatus))
008a7896
TH
2791 spd = (sstatus >> 4) & 0xf;
2792 else
936fd732 2793 spd = link->sata_spd;
1c3fae4d 2794
936fd732 2795 mask = link->sata_spd_limit;
1c3fae4d
TH
2796 if (mask <= 1)
2797 return -EINVAL;
008a7896
TH
2798
2799 /* unconditionally mask off the highest bit */
a07d499b
TH
2800 bit = fls(mask) - 1;
2801 mask &= ~(1 << bit);
1c3fae4d 2802
008a7896
TH
2803 /* Mask off all speeds higher than or equal to the current
2804 * one. Force 1.5Gbps if current SPD is not available.
2805 */
2806 if (spd > 1)
2807 mask &= (1 << (spd - 1)) - 1;
2808 else
2809 mask &= 1;
2810
2811 /* were we already at the bottom? */
1c3fae4d
TH
2812 if (!mask)
2813 return -EINVAL;
2814
a07d499b
TH
2815 if (spd_limit) {
2816 if (mask & ((1 << spd_limit) - 1))
2817 mask &= (1 << spd_limit) - 1;
2818 else {
2819 bit = ffs(mask) - 1;
2820 mask = 1 << bit;
2821 }
2822 }
2823
936fd732 2824 link->sata_spd_limit = mask;
1c3fae4d 2825
a9a79dfe
JP
2826 ata_link_warn(link, "limiting SATA link speed to %s\n",
2827 sata_spd_string(fls(mask)));
1c3fae4d
TH
2828
2829 return 0;
2830}
2831
936fd732 2832static int __sata_set_spd_needed(struct ata_link *link, u32 *scontrol)
1c3fae4d 2833{
5270222f
TH
2834 struct ata_link *host_link = &link->ap->link;
2835 u32 limit, target, spd;
1c3fae4d 2836
5270222f
TH
2837 limit = link->sata_spd_limit;
2838
2839 /* Don't configure downstream link faster than upstream link.
2840 * It doesn't speed up anything and some PMPs choke on such
2841 * configuration.
2842 */
2843 if (!ata_is_host_link(link) && host_link->sata_spd)
2844 limit &= (1 << host_link->sata_spd) - 1;
2845
2846 if (limit == UINT_MAX)
2847 target = 0;
1c3fae4d 2848 else
5270222f 2849 target = fls(limit);
1c3fae4d
TH
2850
2851 spd = (*scontrol >> 4) & 0xf;
5270222f 2852 *scontrol = (*scontrol & ~0xf0) | ((target & 0xf) << 4);
1c3fae4d 2853
5270222f 2854 return spd != target;
1c3fae4d
TH
2855}
2856
2857/**
3c567b7d 2858 * sata_set_spd_needed - is SATA spd configuration needed
936fd732 2859 * @link: Link in question
1c3fae4d
TH
2860 *
2861 * Test whether the spd limit in SControl matches
936fd732 2862 * @link->sata_spd_limit. This function is used to determine
1c3fae4d
TH
2863 * whether hardreset is necessary to apply SATA spd
2864 * configuration.
2865 *
2866 * LOCKING:
2867 * Inherited from caller.
2868 *
2869 * RETURNS:
2870 * 1 if SATA spd configuration is needed, 0 otherwise.
2871 */
1dc55e87 2872static int sata_set_spd_needed(struct ata_link *link)
1c3fae4d
TH
2873{
2874 u32 scontrol;
2875
936fd732 2876 if (sata_scr_read(link, SCR_CONTROL, &scontrol))
db64bcf3 2877 return 1;
1c3fae4d 2878
936fd732 2879 return __sata_set_spd_needed(link, &scontrol);
1c3fae4d
TH
2880}
2881
2882/**
3c567b7d 2883 * sata_set_spd - set SATA spd according to spd limit
936fd732 2884 * @link: Link to set SATA spd for
1c3fae4d 2885 *
936fd732 2886 * Set SATA spd of @link according to sata_spd_limit.
1c3fae4d
TH
2887 *
2888 * LOCKING:
2889 * Inherited from caller.
2890 *
2891 * RETURNS:
2892 * 0 if spd doesn't need to be changed, 1 if spd has been
81952c54 2893 * changed. Negative errno if SCR registers are inaccessible.
1c3fae4d 2894 */
936fd732 2895int sata_set_spd(struct ata_link *link)
1c3fae4d
TH
2896{
2897 u32 scontrol;
81952c54 2898 int rc;
1c3fae4d 2899
936fd732 2900 if ((rc = sata_scr_read(link, SCR_CONTROL, &scontrol)))
81952c54 2901 return rc;
1c3fae4d 2902
936fd732 2903 if (!__sata_set_spd_needed(link, &scontrol))
1c3fae4d
TH
2904 return 0;
2905
936fd732 2906 if ((rc = sata_scr_write(link, SCR_CONTROL, scontrol)))
81952c54
TH
2907 return rc;
2908
1c3fae4d
TH
2909 return 1;
2910}
2911
452503f9
AC
2912/*
2913 * This mode timing computation functionality is ported over from
2914 * drivers/ide/ide-timing.h and was originally written by Vojtech Pavlik
2915 */
2916/*
b352e57d 2917 * PIO 0-4, MWDMA 0-2 and UDMA 0-6 timings (in nanoseconds).
452503f9 2918 * These were taken from ATA/ATAPI-6 standard, rev 0a, except
b352e57d
AC
2919 * for UDMA6, which is currently supported only by Maxtor drives.
2920 *
2921 * For PIO 5/6 MWDMA 3/4 see the CFA specification 3.0.
452503f9
AC
2922 */
2923
2924static const struct ata_timing ata_timing[] = {
3ada9c12
DD
2925/* { XFER_PIO_SLOW, 120, 290, 240, 960, 290, 240, 0, 960, 0 }, */
2926 { XFER_PIO_0, 70, 290, 240, 600, 165, 150, 0, 600, 0 },
2927 { XFER_PIO_1, 50, 290, 93, 383, 125, 100, 0, 383, 0 },
2928 { XFER_PIO_2, 30, 290, 40, 330, 100, 90, 0, 240, 0 },
2929 { XFER_PIO_3, 30, 80, 70, 180, 80, 70, 0, 180, 0 },
2930 { XFER_PIO_4, 25, 70, 25, 120, 70, 25, 0, 120, 0 },
2931 { XFER_PIO_5, 15, 65, 25, 100, 65, 25, 0, 100, 0 },
2932 { XFER_PIO_6, 10, 55, 20, 80, 55, 20, 0, 80, 0 },
2933
2934 { XFER_SW_DMA_0, 120, 0, 0, 0, 480, 480, 50, 960, 0 },
2935 { XFER_SW_DMA_1, 90, 0, 0, 0, 240, 240, 30, 480, 0 },
2936 { XFER_SW_DMA_2, 60, 0, 0, 0, 120, 120, 20, 240, 0 },
2937
2938 { XFER_MW_DMA_0, 60, 0, 0, 0, 215, 215, 20, 480, 0 },
2939 { XFER_MW_DMA_1, 45, 0, 0, 0, 80, 50, 5, 150, 0 },
2940 { XFER_MW_DMA_2, 25, 0, 0, 0, 70, 25, 5, 120, 0 },
2941 { XFER_MW_DMA_3, 25, 0, 0, 0, 65, 25, 5, 100, 0 },
2942 { XFER_MW_DMA_4, 25, 0, 0, 0, 55, 20, 5, 80, 0 },
2943
2944/* { XFER_UDMA_SLOW, 0, 0, 0, 0, 0, 0, 0, 0, 150 }, */
2945 { XFER_UDMA_0, 0, 0, 0, 0, 0, 0, 0, 0, 120 },
2946 { XFER_UDMA_1, 0, 0, 0, 0, 0, 0, 0, 0, 80 },
2947 { XFER_UDMA_2, 0, 0, 0, 0, 0, 0, 0, 0, 60 },
2948 { XFER_UDMA_3, 0, 0, 0, 0, 0, 0, 0, 0, 45 },
2949 { XFER_UDMA_4, 0, 0, 0, 0, 0, 0, 0, 0, 30 },
2950 { XFER_UDMA_5, 0, 0, 0, 0, 0, 0, 0, 0, 20 },
2951 { XFER_UDMA_6, 0, 0, 0, 0, 0, 0, 0, 0, 15 },
452503f9
AC
2952
2953 { 0xFF }
2954};
2955
2dcb407e
JG
2956#define ENOUGH(v, unit) (((v)-1)/(unit)+1)
2957#define EZ(v, unit) ((v)?ENOUGH(v, unit):0)
452503f9
AC
2958
2959static void ata_timing_quantize(const struct ata_timing *t, struct ata_timing *q, int T, int UT)
2960{
3ada9c12
DD
2961 q->setup = EZ(t->setup * 1000, T);
2962 q->act8b = EZ(t->act8b * 1000, T);
2963 q->rec8b = EZ(t->rec8b * 1000, T);
2964 q->cyc8b = EZ(t->cyc8b * 1000, T);
2965 q->active = EZ(t->active * 1000, T);
2966 q->recover = EZ(t->recover * 1000, T);
2967 q->dmack_hold = EZ(t->dmack_hold * 1000, T);
2968 q->cycle = EZ(t->cycle * 1000, T);
2969 q->udma = EZ(t->udma * 1000, UT);
452503f9
AC
2970}
2971
2972void ata_timing_merge(const struct ata_timing *a, const struct ata_timing *b,
2973 struct ata_timing *m, unsigned int what)
2974{
2975 if (what & ATA_TIMING_SETUP ) m->setup = max(a->setup, b->setup);
2976 if (what & ATA_TIMING_ACT8B ) m->act8b = max(a->act8b, b->act8b);
2977 if (what & ATA_TIMING_REC8B ) m->rec8b = max(a->rec8b, b->rec8b);
2978 if (what & ATA_TIMING_CYC8B ) m->cyc8b = max(a->cyc8b, b->cyc8b);
2979 if (what & ATA_TIMING_ACTIVE ) m->active = max(a->active, b->active);
2980 if (what & ATA_TIMING_RECOVER) m->recover = max(a->recover, b->recover);
3ada9c12 2981 if (what & ATA_TIMING_DMACK_HOLD) m->dmack_hold = max(a->dmack_hold, b->dmack_hold);
452503f9
AC
2982 if (what & ATA_TIMING_CYCLE ) m->cycle = max(a->cycle, b->cycle);
2983 if (what & ATA_TIMING_UDMA ) m->udma = max(a->udma, b->udma);
2984}
2985
6357357c 2986const struct ata_timing *ata_timing_find_mode(u8 xfer_mode)
452503f9 2987{
70cd071e
TH
2988 const struct ata_timing *t = ata_timing;
2989
2990 while (xfer_mode > t->mode)
2991 t++;
452503f9 2992
70cd071e
TH
2993 if (xfer_mode == t->mode)
2994 return t;
cd705d5a
BP
2995
2996 WARN_ONCE(true, "%s: unable to find timing for xfer_mode 0x%x\n",
2997 __func__, xfer_mode);
2998
70cd071e 2999 return NULL;
452503f9
AC
3000}
3001
3002int ata_timing_compute(struct ata_device *adev, unsigned short speed,
3003 struct ata_timing *t, int T, int UT)
3004{
9e8808a9 3005 const u16 *id = adev->id;
452503f9
AC
3006 const struct ata_timing *s;
3007 struct ata_timing p;
3008
3009 /*
2e9edbf8 3010 * Find the mode.
75b1f2f8 3011 */
452503f9
AC
3012
3013 if (!(s = ata_timing_find_mode(speed)))
3014 return -EINVAL;
3015
75b1f2f8
AL
3016 memcpy(t, s, sizeof(*s));
3017
452503f9
AC
3018 /*
3019 * If the drive is an EIDE drive, it can tell us it needs extended
3020 * PIO/MW_DMA cycle timing.
3021 */
3022
9e8808a9 3023 if (id[ATA_ID_FIELD_VALID] & 2) { /* EIDE drive */
452503f9 3024 memset(&p, 0, sizeof(p));
9e8808a9 3025
bff00256 3026 if (speed >= XFER_PIO_0 && speed < XFER_SW_DMA_0) {
9e8808a9
BZ
3027 if (speed <= XFER_PIO_2)
3028 p.cycle = p.cyc8b = id[ATA_ID_EIDE_PIO];
3029 else if ((speed <= XFER_PIO_4) ||
3030 (speed == XFER_PIO_5 && !ata_id_is_cfa(id)))
3031 p.cycle = p.cyc8b = id[ATA_ID_EIDE_PIO_IORDY];
3032 } else if (speed >= XFER_MW_DMA_0 && speed <= XFER_MW_DMA_2)
3033 p.cycle = id[ATA_ID_EIDE_DMA_MIN];
3034
452503f9
AC
3035 ata_timing_merge(&p, t, t, ATA_TIMING_CYCLE | ATA_TIMING_CYC8B);
3036 }
3037
3038 /*
3039 * Convert the timing to bus clock counts.
3040 */
3041
75b1f2f8 3042 ata_timing_quantize(t, t, T, UT);
452503f9
AC
3043
3044 /*
c893a3ae
RD
3045 * Even in DMA/UDMA modes we still use PIO access for IDENTIFY,
3046 * S.M.A.R.T * and some other commands. We have to ensure that the
3047 * DMA cycle timing is slower/equal than the fastest PIO timing.
452503f9
AC
3048 */
3049
fd3367af 3050 if (speed > XFER_PIO_6) {
452503f9
AC
3051 ata_timing_compute(adev, adev->pio_mode, &p, T, UT);
3052 ata_timing_merge(&p, t, t, ATA_TIMING_ALL);
3053 }
3054
3055 /*
c893a3ae 3056 * Lengthen active & recovery time so that cycle time is correct.
452503f9
AC
3057 */
3058
3059 if (t->act8b + t->rec8b < t->cyc8b) {
3060 t->act8b += (t->cyc8b - (t->act8b + t->rec8b)) / 2;
3061 t->rec8b = t->cyc8b - t->act8b;
3062 }
3063
3064 if (t->active + t->recover < t->cycle) {
3065 t->active += (t->cycle - (t->active + t->recover)) / 2;
3066 t->recover = t->cycle - t->active;
3067 }
a617c09f 3068
4f701d1e
AC
3069 /* In a few cases quantisation may produce enough errors to
3070 leave t->cycle too low for the sum of active and recovery
3071 if so we must correct this */
3072 if (t->active + t->recover > t->cycle)
3073 t->cycle = t->active + t->recover;
452503f9
AC
3074
3075 return 0;
3076}
3077
a0f79b92
TH
3078/**
3079 * ata_timing_cycle2mode - find xfer mode for the specified cycle duration
3080 * @xfer_shift: ATA_SHIFT_* value for transfer type to examine.
3081 * @cycle: cycle duration in ns
3082 *
3083 * Return matching xfer mode for @cycle. The returned mode is of
3084 * the transfer type specified by @xfer_shift. If @cycle is too
3085 * slow for @xfer_shift, 0xff is returned. If @cycle is faster
3086 * than the fastest known mode, the fasted mode is returned.
3087 *
3088 * LOCKING:
3089 * None.
3090 *
3091 * RETURNS:
3092 * Matching xfer_mode, 0xff if no match found.
3093 */
3094u8 ata_timing_cycle2mode(unsigned int xfer_shift, int cycle)
3095{
3096 u8 base_mode = 0xff, last_mode = 0xff;
3097 const struct ata_xfer_ent *ent;
3098 const struct ata_timing *t;
3099
3100 for (ent = ata_xfer_tbl; ent->shift >= 0; ent++)
3101 if (ent->shift == xfer_shift)
3102 base_mode = ent->base;
3103
3104 for (t = ata_timing_find_mode(base_mode);
3105 t && ata_xfer_mode2shift(t->mode) == xfer_shift; t++) {
3106 unsigned short this_cycle;
3107
3108 switch (xfer_shift) {
3109 case ATA_SHIFT_PIO:
3110 case ATA_SHIFT_MWDMA:
3111 this_cycle = t->cycle;
3112 break;
3113 case ATA_SHIFT_UDMA:
3114 this_cycle = t->udma;
3115 break;
3116 default:
3117 return 0xff;
3118 }
3119
3120 if (cycle > this_cycle)
3121 break;
3122
3123 last_mode = t->mode;
3124 }
3125
3126 return last_mode;
3127}
3128
cf176e1a
TH
3129/**
3130 * ata_down_xfermask_limit - adjust dev xfer masks downward
cf176e1a 3131 * @dev: Device to adjust xfer masks
458337db 3132 * @sel: ATA_DNXFER_* selector
cf176e1a
TH
3133 *
3134 * Adjust xfer masks of @dev downward. Note that this function
3135 * does not apply the change. Invoking ata_set_mode() afterwards
3136 * will apply the limit.
3137 *
3138 * LOCKING:
3139 * Inherited from caller.
3140 *
3141 * RETURNS:
3142 * 0 on success, negative errno on failure
3143 */
458337db 3144int ata_down_xfermask_limit(struct ata_device *dev, unsigned int sel)
cf176e1a 3145{
458337db 3146 char buf[32];
7dc951ae
TH
3147 unsigned long orig_mask, xfer_mask;
3148 unsigned long pio_mask, mwdma_mask, udma_mask;
458337db 3149 int quiet, highbit;
cf176e1a 3150
458337db
TH
3151 quiet = !!(sel & ATA_DNXFER_QUIET);
3152 sel &= ~ATA_DNXFER_QUIET;
cf176e1a 3153
458337db
TH
3154 xfer_mask = orig_mask = ata_pack_xfermask(dev->pio_mask,
3155 dev->mwdma_mask,
3156 dev->udma_mask);
3157 ata_unpack_xfermask(xfer_mask, &pio_mask, &mwdma_mask, &udma_mask);
cf176e1a 3158
458337db
TH
3159 switch (sel) {
3160 case ATA_DNXFER_PIO:
3161 highbit = fls(pio_mask) - 1;
3162 pio_mask &= ~(1 << highbit);
3163 break;
3164
3165 case ATA_DNXFER_DMA:
3166 if (udma_mask) {
3167 highbit = fls(udma_mask) - 1;
3168 udma_mask &= ~(1 << highbit);
3169 if (!udma_mask)
3170 return -ENOENT;
3171 } else if (mwdma_mask) {
3172 highbit = fls(mwdma_mask) - 1;
3173 mwdma_mask &= ~(1 << highbit);
3174 if (!mwdma_mask)
3175 return -ENOENT;
3176 }
3177 break;
3178
3179 case ATA_DNXFER_40C:
3180 udma_mask &= ATA_UDMA_MASK_40C;
3181 break;
3182
3183 case ATA_DNXFER_FORCE_PIO0:
3184 pio_mask &= 1;
3185 case ATA_DNXFER_FORCE_PIO:
3186 mwdma_mask = 0;
3187 udma_mask = 0;
3188 break;
3189
458337db
TH
3190 default:
3191 BUG();
3192 }
3193
3194 xfer_mask &= ata_pack_xfermask(pio_mask, mwdma_mask, udma_mask);
3195
3196 if (!(xfer_mask & ATA_MASK_PIO) || xfer_mask == orig_mask)
3197 return -ENOENT;
3198
3199 if (!quiet) {
3200 if (xfer_mask & (ATA_MASK_MWDMA | ATA_MASK_UDMA))
3201 snprintf(buf, sizeof(buf), "%s:%s",
3202 ata_mode_string(xfer_mask),
3203 ata_mode_string(xfer_mask & ATA_MASK_PIO));
3204 else
3205 snprintf(buf, sizeof(buf), "%s",
3206 ata_mode_string(xfer_mask));
3207
a9a79dfe 3208 ata_dev_warn(dev, "limiting speed to %s\n", buf);
458337db 3209 }
cf176e1a
TH
3210
3211 ata_unpack_xfermask(xfer_mask, &dev->pio_mask, &dev->mwdma_mask,
3212 &dev->udma_mask);
3213
cf176e1a 3214 return 0;
cf176e1a
TH
3215}
3216
3373efd8 3217static int ata_dev_set_mode(struct ata_device *dev)
1da177e4 3218{
d0cb43b3 3219 struct ata_port *ap = dev->link->ap;
9af5c9c9 3220 struct ata_eh_context *ehc = &dev->link->eh_context;
d0cb43b3 3221 const bool nosetxfer = dev->horkage & ATA_HORKAGE_NOSETXFER;
4055dee7
TH
3222 const char *dev_err_whine = "";
3223 int ign_dev_err = 0;
d0cb43b3 3224 unsigned int err_mask = 0;
83206a29 3225 int rc;
1da177e4 3226
e8384607 3227 dev->flags &= ~ATA_DFLAG_PIO;
1da177e4
LT
3228 if (dev->xfer_shift == ATA_SHIFT_PIO)
3229 dev->flags |= ATA_DFLAG_PIO;
3230
d0cb43b3
TH
3231 if (nosetxfer && ap->flags & ATA_FLAG_SATA && ata_id_is_sata(dev->id))
3232 dev_err_whine = " (SET_XFERMODE skipped)";
3233 else {
3234 if (nosetxfer)
a9a79dfe
JP
3235 ata_dev_warn(dev,
3236 "NOSETXFER but PATA detected - can't "
3237 "skip SETXFER, might malfunction\n");
d0cb43b3
TH
3238 err_mask = ata_dev_set_xfermode(dev);
3239 }
2dcb407e 3240
4055dee7
TH
3241 if (err_mask & ~AC_ERR_DEV)
3242 goto fail;
3243
3244 /* revalidate */
3245 ehc->i.flags |= ATA_EHI_POST_SETMODE;
3246 rc = ata_dev_revalidate(dev, ATA_DEV_UNKNOWN, 0);
3247 ehc->i.flags &= ~ATA_EHI_POST_SETMODE;
3248 if (rc)
3249 return rc;
3250
b93fda12
AC
3251 if (dev->xfer_shift == ATA_SHIFT_PIO) {
3252 /* Old CFA may refuse this command, which is just fine */
3253 if (ata_id_is_cfa(dev->id))
3254 ign_dev_err = 1;
3255 /* Catch several broken garbage emulations plus some pre
3256 ATA devices */
3257 if (ata_id_major_version(dev->id) == 0 &&
3258 dev->pio_mode <= XFER_PIO_2)
3259 ign_dev_err = 1;
3260 /* Some very old devices and some bad newer ones fail
3261 any kind of SET_XFERMODE request but support PIO0-2
3262 timings and no IORDY */
3263 if (!ata_id_has_iordy(dev->id) && dev->pio_mode <= XFER_PIO_2)
3264 ign_dev_err = 1;
3265 }
3acaf94b
AC
3266 /* Early MWDMA devices do DMA but don't allow DMA mode setting.
3267 Don't fail an MWDMA0 set IFF the device indicates it is in MWDMA0 */
c5038fc0 3268 if (dev->xfer_shift == ATA_SHIFT_MWDMA &&
3acaf94b
AC
3269 dev->dma_mode == XFER_MW_DMA_0 &&
3270 (dev->id[63] >> 8) & 1)
4055dee7 3271 ign_dev_err = 1;
3acaf94b 3272
4055dee7
TH
3273 /* if the device is actually configured correctly, ignore dev err */
3274 if (dev->xfer_mode == ata_xfer_mask2mode(ata_id_xfermask(dev->id)))
3275 ign_dev_err = 1;
1da177e4 3276
4055dee7
TH
3277 if (err_mask & AC_ERR_DEV) {
3278 if (!ign_dev_err)
3279 goto fail;
3280 else
3281 dev_err_whine = " (device error ignored)";
3282 }
48a8a14f 3283
23e71c3d
TH
3284 DPRINTK("xfer_shift=%u, xfer_mode=0x%x\n",
3285 dev->xfer_shift, (int)dev->xfer_mode);
1da177e4 3286
a9a79dfe
JP
3287 ata_dev_info(dev, "configured for %s%s\n",
3288 ata_mode_string(ata_xfer_mode2mask(dev->xfer_mode)),
3289 dev_err_whine);
4055dee7 3290
83206a29 3291 return 0;
4055dee7
TH
3292
3293 fail:
a9a79dfe 3294 ata_dev_err(dev, "failed to set xfermode (err_mask=0x%x)\n", err_mask);
4055dee7 3295 return -EIO;
1da177e4
LT
3296}
3297
1da177e4 3298/**
04351821 3299 * ata_do_set_mode - Program timings and issue SET FEATURES - XFER
0260731f 3300 * @link: link on which timings will be programmed
1967b7ff 3301 * @r_failed_dev: out parameter for failed device
1da177e4 3302 *
04351821
AC
3303 * Standard implementation of the function used to tune and set
3304 * ATA device disk transfer mode (PIO3, UDMA6, etc.). If
3305 * ata_dev_set_mode() fails, pointer to the failing device is
e82cbdb9 3306 * returned in @r_failed_dev.
780a87f7 3307 *
1da177e4 3308 * LOCKING:
0cba632b 3309 * PCI/etc. bus probe sem.
e82cbdb9
TH
3310 *
3311 * RETURNS:
3312 * 0 on success, negative errno otherwise
1da177e4 3313 */
04351821 3314
0260731f 3315int ata_do_set_mode(struct ata_link *link, struct ata_device **r_failed_dev)
1da177e4 3316{
0260731f 3317 struct ata_port *ap = link->ap;
e8e0619f 3318 struct ata_device *dev;
f58229f8 3319 int rc = 0, used_dma = 0, found = 0;
3adcebb2 3320
a6d5a51c 3321 /* step 1: calculate xfer_mask */
1eca4365 3322 ata_for_each_dev(dev, link, ENABLED) {
7dc951ae 3323 unsigned long pio_mask, dma_mask;
b3a70601 3324 unsigned int mode_mask;
a6d5a51c 3325
b3a70601
AC
3326 mode_mask = ATA_DMA_MASK_ATA;
3327 if (dev->class == ATA_DEV_ATAPI)
3328 mode_mask = ATA_DMA_MASK_ATAPI;
3329 else if (ata_id_is_cfa(dev->id))
3330 mode_mask = ATA_DMA_MASK_CFA;
3331
3373efd8 3332 ata_dev_xfermask(dev);
33267325 3333 ata_force_xfermask(dev);
1da177e4 3334
acf356b1 3335 pio_mask = ata_pack_xfermask(dev->pio_mask, 0, 0);
b3a70601
AC
3336
3337 if (libata_dma_mask & mode_mask)
80a9c430
SS
3338 dma_mask = ata_pack_xfermask(0, dev->mwdma_mask,
3339 dev->udma_mask);
b3a70601
AC
3340 else
3341 dma_mask = 0;
3342
acf356b1
TH
3343 dev->pio_mode = ata_xfer_mask2mode(pio_mask);
3344 dev->dma_mode = ata_xfer_mask2mode(dma_mask);
5444a6f4 3345
4f65977d 3346 found = 1;
b15b3eba 3347 if (ata_dma_enabled(dev))
5444a6f4 3348 used_dma = 1;
a6d5a51c 3349 }
4f65977d 3350 if (!found)
e82cbdb9 3351 goto out;
a6d5a51c
TH
3352
3353 /* step 2: always set host PIO timings */
1eca4365 3354 ata_for_each_dev(dev, link, ENABLED) {
70cd071e 3355 if (dev->pio_mode == 0xff) {
a9a79dfe 3356 ata_dev_warn(dev, "no PIO support\n");
e8e0619f 3357 rc = -EINVAL;
e82cbdb9 3358 goto out;
e8e0619f
TH
3359 }
3360
3361 dev->xfer_mode = dev->pio_mode;
3362 dev->xfer_shift = ATA_SHIFT_PIO;
3363 if (ap->ops->set_piomode)
3364 ap->ops->set_piomode(ap, dev);
3365 }
1da177e4 3366
a6d5a51c 3367 /* step 3: set host DMA timings */
1eca4365
TH
3368 ata_for_each_dev(dev, link, ENABLED) {
3369 if (!ata_dma_enabled(dev))
e8e0619f
TH
3370 continue;
3371
3372 dev->xfer_mode = dev->dma_mode;
3373 dev->xfer_shift = ata_xfer_mode2shift(dev->dma_mode);
3374 if (ap->ops->set_dmamode)
3375 ap->ops->set_dmamode(ap, dev);
3376 }
1da177e4
LT
3377
3378 /* step 4: update devices' xfer mode */
1eca4365 3379 ata_for_each_dev(dev, link, ENABLED) {
3373efd8 3380 rc = ata_dev_set_mode(dev);
5bbc53f4 3381 if (rc)
e82cbdb9 3382 goto out;
83206a29 3383 }
1da177e4 3384
e8e0619f
TH
3385 /* Record simplex status. If we selected DMA then the other
3386 * host channels are not permitted to do so.
5444a6f4 3387 */
cca3974e 3388 if (used_dma && (ap->host->flags & ATA_HOST_SIMPLEX))
032af1ce 3389 ap->host->simplex_claimed = ap;
5444a6f4 3390
e82cbdb9
TH
3391 out:
3392 if (rc)
3393 *r_failed_dev = dev;
3394 return rc;
1da177e4
LT
3395}
3396
aa2731ad
TH
3397/**
3398 * ata_wait_ready - wait for link to become ready
3399 * @link: link to be waited on
3400 * @deadline: deadline jiffies for the operation
3401 * @check_ready: callback to check link readiness
3402 *
3403 * Wait for @link to become ready. @check_ready should return
3404 * positive number if @link is ready, 0 if it isn't, -ENODEV if
3405 * link doesn't seem to be occupied, other errno for other error
3406 * conditions.
3407 *
3408 * Transient -ENODEV conditions are allowed for
3409 * ATA_TMOUT_FF_WAIT.
3410 *
3411 * LOCKING:
3412 * EH context.
3413 *
3414 * RETURNS:
3415 * 0 if @linke is ready before @deadline; otherwise, -errno.
3416 */
3417int ata_wait_ready(struct ata_link *link, unsigned long deadline,
3418 int (*check_ready)(struct ata_link *link))
3419{
3420 unsigned long start = jiffies;
b48d58f5 3421 unsigned long nodev_deadline;
aa2731ad
TH
3422 int warned = 0;
3423
b48d58f5
TH
3424 /* choose which 0xff timeout to use, read comment in libata.h */
3425 if (link->ap->host->flags & ATA_HOST_PARALLEL_SCAN)
3426 nodev_deadline = ata_deadline(start, ATA_TMOUT_FF_WAIT_LONG);
3427 else
3428 nodev_deadline = ata_deadline(start, ATA_TMOUT_FF_WAIT);
3429
b1c72916
TH
3430 /* Slave readiness can't be tested separately from master. On
3431 * M/S emulation configuration, this function should be called
3432 * only on the master and it will handle both master and slave.
3433 */
3434 WARN_ON(link == link->ap->slave_link);
3435
aa2731ad
TH
3436 if (time_after(nodev_deadline, deadline))
3437 nodev_deadline = deadline;
3438
3439 while (1) {
3440 unsigned long now = jiffies;
3441 int ready, tmp;
3442
3443 ready = tmp = check_ready(link);
3444 if (ready > 0)
3445 return 0;
3446
b48d58f5
TH
3447 /*
3448 * -ENODEV could be transient. Ignore -ENODEV if link
aa2731ad 3449 * is online. Also, some SATA devices take a long
b48d58f5
TH
3450 * time to clear 0xff after reset. Wait for
3451 * ATA_TMOUT_FF_WAIT[_LONG] on -ENODEV if link isn't
3452 * offline.
aa2731ad
TH
3453 *
3454 * Note that some PATA controllers (pata_ali) explode
3455 * if status register is read more than once when
3456 * there's no device attached.
3457 */
3458 if (ready == -ENODEV) {
3459 if (ata_link_online(link))
3460 ready = 0;
3461 else if ((link->ap->flags & ATA_FLAG_SATA) &&
3462 !ata_link_offline(link) &&
3463 time_before(now, nodev_deadline))
3464 ready = 0;
3465 }
3466
3467 if (ready)
3468 return ready;
3469 if (time_after(now, deadline))
3470 return -EBUSY;
3471
3472 if (!warned && time_after(now, start + 5 * HZ) &&
3473 (deadline - now > 3 * HZ)) {
a9a79dfe 3474 ata_link_warn(link,
aa2731ad
TH
3475 "link is slow to respond, please be patient "
3476 "(ready=%d)\n", tmp);
3477 warned = 1;
3478 }
3479
97750ceb 3480 ata_msleep(link->ap, 50);
aa2731ad
TH
3481 }
3482}
3483
3484/**
3485 * ata_wait_after_reset - wait for link to become ready after reset
3486 * @link: link to be waited on
3487 * @deadline: deadline jiffies for the operation
3488 * @check_ready: callback to check link readiness
3489 *
3490 * Wait for @link to become ready after reset.
3491 *
3492 * LOCKING:
3493 * EH context.
3494 *
3495 * RETURNS:
3496 * 0 if @linke is ready before @deadline; otherwise, -errno.
3497 */
2b4221bb 3498int ata_wait_after_reset(struct ata_link *link, unsigned long deadline,
aa2731ad
TH
3499 int (*check_ready)(struct ata_link *link))
3500{
97750ceb 3501 ata_msleep(link->ap, ATA_WAIT_AFTER_RESET);
aa2731ad
TH
3502
3503 return ata_wait_ready(link, deadline, check_ready);
3504}
3505
d7bb4cc7 3506/**
936fd732
TH
3507 * sata_link_debounce - debounce SATA phy status
3508 * @link: ATA link to debounce SATA phy status for
d7bb4cc7 3509 * @params: timing parameters { interval, duratinon, timeout } in msec
d4b2bab4 3510 * @deadline: deadline jiffies for the operation
d7bb4cc7 3511 *
1152b261 3512 * Make sure SStatus of @link reaches stable state, determined by
d7bb4cc7
TH
3513 * holding the same value where DET is not 1 for @duration polled
3514 * every @interval, before @timeout. Timeout constraints the
d4b2bab4
TH
3515 * beginning of the stable state. Because DET gets stuck at 1 on
3516 * some controllers after hot unplugging, this functions waits
d7bb4cc7
TH
3517 * until timeout then returns 0 if DET is stable at 1.
3518 *
d4b2bab4
TH
3519 * @timeout is further limited by @deadline. The sooner of the
3520 * two is used.
3521 *
d7bb4cc7
TH
3522 * LOCKING:
3523 * Kernel thread context (may sleep)
3524 *
3525 * RETURNS:
3526 * 0 on success, -errno on failure.
3527 */
936fd732
TH
3528int sata_link_debounce(struct ata_link *link, const unsigned long *params,
3529 unsigned long deadline)
7a7921e8 3530{
341c2c95
TH
3531 unsigned long interval = params[0];
3532 unsigned long duration = params[1];
d4b2bab4 3533 unsigned long last_jiffies, t;
d7bb4cc7
TH
3534 u32 last, cur;
3535 int rc;
3536
341c2c95 3537 t = ata_deadline(jiffies, params[2]);
d4b2bab4
TH
3538 if (time_before(t, deadline))
3539 deadline = t;
3540
936fd732 3541 if ((rc = sata_scr_read(link, SCR_STATUS, &cur)))
d7bb4cc7
TH
3542 return rc;
3543 cur &= 0xf;
3544
3545 last = cur;
3546 last_jiffies = jiffies;
3547
3548 while (1) {
97750ceb 3549 ata_msleep(link->ap, interval);
936fd732 3550 if ((rc = sata_scr_read(link, SCR_STATUS, &cur)))
d7bb4cc7
TH
3551 return rc;
3552 cur &= 0xf;
3553
3554 /* DET stable? */
3555 if (cur == last) {
d4b2bab4 3556 if (cur == 1 && time_before(jiffies, deadline))
d7bb4cc7 3557 continue;
341c2c95
TH
3558 if (time_after(jiffies,
3559 ata_deadline(last_jiffies, duration)))
d7bb4cc7
TH
3560 return 0;
3561 continue;
3562 }
3563
3564 /* unstable, start over */
3565 last = cur;
3566 last_jiffies = jiffies;
3567
f1545154
TH
3568 /* Check deadline. If debouncing failed, return
3569 * -EPIPE to tell upper layer to lower link speed.
3570 */
d4b2bab4 3571 if (time_after(jiffies, deadline))
f1545154 3572 return -EPIPE;
d7bb4cc7
TH
3573 }
3574}
3575
3576/**
936fd732
TH
3577 * sata_link_resume - resume SATA link
3578 * @link: ATA link to resume SATA
d7bb4cc7 3579 * @params: timing parameters { interval, duratinon, timeout } in msec
d4b2bab4 3580 * @deadline: deadline jiffies for the operation
d7bb4cc7 3581 *
936fd732 3582 * Resume SATA phy @link and debounce it.
d7bb4cc7
TH
3583 *
3584 * LOCKING:
3585 * Kernel thread context (may sleep)
3586 *
3587 * RETURNS:
3588 * 0 on success, -errno on failure.
3589 */
936fd732
TH
3590int sata_link_resume(struct ata_link *link, const unsigned long *params,
3591 unsigned long deadline)
d7bb4cc7 3592{
5040ab67 3593 int tries = ATA_LINK_RESUME_TRIES;
ac371987 3594 u32 scontrol, serror;
81952c54
TH
3595 int rc;
3596
936fd732 3597 if ((rc = sata_scr_read(link, SCR_CONTROL, &scontrol)))
81952c54 3598 return rc;
7a7921e8 3599
5040ab67
TH
3600 /*
3601 * Writes to SControl sometimes get ignored under certain
3602 * controllers (ata_piix SIDPR). Make sure DET actually is
3603 * cleared.
3604 */
3605 do {
3606 scontrol = (scontrol & 0x0f0) | 0x300;
3607 if ((rc = sata_scr_write(link, SCR_CONTROL, scontrol)))
3608 return rc;
3609 /*
3610 * Some PHYs react badly if SStatus is pounded
3611 * immediately after resuming. Delay 200ms before
3612 * debouncing.
3613 */
97750ceb 3614 ata_msleep(link->ap, 200);
81952c54 3615
5040ab67
TH
3616 /* is SControl restored correctly? */
3617 if ((rc = sata_scr_read(link, SCR_CONTROL, &scontrol)))
3618 return rc;
3619 } while ((scontrol & 0xf0f) != 0x300 && --tries);
7a7921e8 3620
5040ab67 3621 if ((scontrol & 0xf0f) != 0x300) {
38941c95 3622 ata_link_warn(link, "failed to resume link (SControl %X)\n",
a9a79dfe 3623 scontrol);
5040ab67
TH
3624 return 0;
3625 }
3626
3627 if (tries < ATA_LINK_RESUME_TRIES)
a9a79dfe
JP
3628 ata_link_warn(link, "link resume succeeded after %d retries\n",
3629 ATA_LINK_RESUME_TRIES - tries);
7a7921e8 3630
ac371987
TH
3631 if ((rc = sata_link_debounce(link, params, deadline)))
3632 return rc;
3633
f046519f 3634 /* clear SError, some PHYs require this even for SRST to work */
ac371987
TH
3635 if (!(rc = sata_scr_read(link, SCR_ERROR, &serror)))
3636 rc = sata_scr_write(link, SCR_ERROR, serror);
ac371987 3637
f046519f 3638 return rc != -EINVAL ? rc : 0;
7a7921e8
TH
3639}
3640
1152b261
TH
3641/**
3642 * sata_link_scr_lpm - manipulate SControl IPM and SPM fields
3643 * @link: ATA link to manipulate SControl for
3644 * @policy: LPM policy to configure
3645 * @spm_wakeup: initiate LPM transition to active state
3646 *
3647 * Manipulate the IPM field of the SControl register of @link
3648 * according to @policy. If @policy is ATA_LPM_MAX_POWER and
3649 * @spm_wakeup is %true, the SPM field is manipulated to wake up
3650 * the link. This function also clears PHYRDY_CHG before
3651 * returning.
3652 *
3653 * LOCKING:
3654 * EH context.
3655 *
3656 * RETURNS:
3657 * 0 on succes, -errno otherwise.
3658 */
3659int sata_link_scr_lpm(struct ata_link *link, enum ata_lpm_policy policy,
3660 bool spm_wakeup)
3661{
3662 struct ata_eh_context *ehc = &link->eh_context;
3663 bool woken_up = false;
3664 u32 scontrol;
3665 int rc;
3666
3667 rc = sata_scr_read(link, SCR_CONTROL, &scontrol);
3668 if (rc)
3669 return rc;
3670
3671 switch (policy) {
3672 case ATA_LPM_MAX_POWER:
3673 /* disable all LPM transitions */
65fe1f0f 3674 scontrol |= (0x7 << 8);
1152b261
TH
3675 /* initiate transition to active state */
3676 if (spm_wakeup) {
3677 scontrol |= (0x4 << 12);
3678 woken_up = true;
3679 }
3680 break;
3681 case ATA_LPM_MED_POWER:
3682 /* allow LPM to PARTIAL */
3683 scontrol &= ~(0x1 << 8);
65fe1f0f 3684 scontrol |= (0x6 << 8);
1152b261
TH
3685 break;
3686 case ATA_LPM_MIN_POWER:
8a745f1f
KCA
3687 if (ata_link_nr_enabled(link) > 0)
3688 /* no restrictions on LPM transitions */
65fe1f0f 3689 scontrol &= ~(0x7 << 8);
8a745f1f
KCA
3690 else {
3691 /* empty port, power off */
3692 scontrol &= ~0xf;
3693 scontrol |= (0x1 << 2);
3694 }
1152b261
TH
3695 break;
3696 default:
3697 WARN_ON(1);
3698 }
3699
3700 rc = sata_scr_write(link, SCR_CONTROL, scontrol);
3701 if (rc)
3702 return rc;
3703
3704 /* give the link time to transit out of LPM state */
3705 if (woken_up)
3706 msleep(10);
3707
3708 /* clear PHYRDY_CHG from SError */
3709 ehc->i.serror &= ~SERR_PHYRDY_CHG;
3710 return sata_scr_write(link, SCR_ERROR, SERR_PHYRDY_CHG);
3711}
3712
f5914a46 3713/**
0aa1113d 3714 * ata_std_prereset - prepare for reset
cc0680a5 3715 * @link: ATA link to be reset
d4b2bab4 3716 * @deadline: deadline jiffies for the operation
f5914a46 3717 *
cc0680a5 3718 * @link is about to be reset. Initialize it. Failure from
b8cffc6a
TH
3719 * prereset makes libata abort whole reset sequence and give up
3720 * that port, so prereset should be best-effort. It does its
3721 * best to prepare for reset sequence but if things go wrong, it
3722 * should just whine, not fail.
f5914a46
TH
3723 *
3724 * LOCKING:
3725 * Kernel thread context (may sleep)
3726 *
3727 * RETURNS:
3728 * 0 on success, -errno otherwise.
3729 */
0aa1113d 3730int ata_std_prereset(struct ata_link *link, unsigned long deadline)
f5914a46 3731{
cc0680a5 3732 struct ata_port *ap = link->ap;
936fd732 3733 struct ata_eh_context *ehc = &link->eh_context;
e9c83914 3734 const unsigned long *timing = sata_ehc_deb_timing(ehc);
f5914a46
TH
3735 int rc;
3736
f5914a46
TH
3737 /* if we're about to do hardreset, nothing more to do */
3738 if (ehc->i.action & ATA_EH_HARDRESET)
3739 return 0;
3740
936fd732 3741 /* if SATA, resume link */
a16abc0b 3742 if (ap->flags & ATA_FLAG_SATA) {
936fd732 3743 rc = sata_link_resume(link, timing, deadline);
b8cffc6a
TH
3744 /* whine about phy resume failure but proceed */
3745 if (rc && rc != -EOPNOTSUPP)
a9a79dfe
JP
3746 ata_link_warn(link,
3747 "failed to resume link for reset (errno=%d)\n",
3748 rc);
f5914a46
TH
3749 }
3750
45db2f6c 3751 /* no point in trying softreset on offline link */
b1c72916 3752 if (ata_phys_link_offline(link))
45db2f6c
TH
3753 ehc->i.action &= ~ATA_EH_SOFTRESET;
3754
f5914a46
TH
3755 return 0;
3756}
3757
c2bd5804 3758/**
624d5c51
TH
3759 * sata_link_hardreset - reset link via SATA phy reset
3760 * @link: link to reset
3761 * @timing: timing parameters { interval, duratinon, timeout } in msec
d4b2bab4 3762 * @deadline: deadline jiffies for the operation
9dadd45b
TH
3763 * @online: optional out parameter indicating link onlineness
3764 * @check_ready: optional callback to check link readiness
c2bd5804 3765 *
624d5c51 3766 * SATA phy-reset @link using DET bits of SControl register.
9dadd45b
TH
3767 * After hardreset, link readiness is waited upon using
3768 * ata_wait_ready() if @check_ready is specified. LLDs are
3769 * allowed to not specify @check_ready and wait itself after this
3770 * function returns. Device classification is LLD's
3771 * responsibility.
3772 *
3773 * *@online is set to one iff reset succeeded and @link is online
3774 * after reset.
c2bd5804
TH
3775 *
3776 * LOCKING:
3777 * Kernel thread context (may sleep)
3778 *
3779 * RETURNS:
3780 * 0 on success, -errno otherwise.
3781 */
624d5c51 3782int sata_link_hardreset(struct ata_link *link, const unsigned long *timing,
9dadd45b
TH
3783 unsigned long deadline,
3784 bool *online, int (*check_ready)(struct ata_link *))
c2bd5804 3785{
624d5c51 3786 u32 scontrol;
81952c54 3787 int rc;
852ee16a 3788
c2bd5804
TH
3789 DPRINTK("ENTER\n");
3790
9dadd45b
TH
3791 if (online)
3792 *online = false;
3793
936fd732 3794 if (sata_set_spd_needed(link)) {
1c3fae4d
TH
3795 /* SATA spec says nothing about how to reconfigure
3796 * spd. To be on the safe side, turn off phy during
3797 * reconfiguration. This works for at least ICH7 AHCI
3798 * and Sil3124.
3799 */
936fd732 3800 if ((rc = sata_scr_read(link, SCR_CONTROL, &scontrol)))
b6103f6d 3801 goto out;
81952c54 3802
a34b6fc0 3803 scontrol = (scontrol & 0x0f0) | 0x304;
81952c54 3804
936fd732 3805 if ((rc = sata_scr_write(link, SCR_CONTROL, scontrol)))
b6103f6d 3806 goto out;
1c3fae4d 3807
936fd732 3808 sata_set_spd(link);
1c3fae4d
TH
3809 }
3810
3811 /* issue phy wake/reset */
936fd732 3812 if ((rc = sata_scr_read(link, SCR_CONTROL, &scontrol)))
b6103f6d 3813 goto out;
81952c54 3814
852ee16a 3815 scontrol = (scontrol & 0x0f0) | 0x301;
81952c54 3816
936fd732 3817 if ((rc = sata_scr_write_flush(link, SCR_CONTROL, scontrol)))
b6103f6d 3818 goto out;
c2bd5804 3819
1c3fae4d 3820 /* Couldn't find anything in SATA I/II specs, but AHCI-1.1
c2bd5804
TH
3821 * 10.4.2 says at least 1 ms.
3822 */
97750ceb 3823 ata_msleep(link->ap, 1);
c2bd5804 3824
936fd732
TH
3825 /* bring link back */
3826 rc = sata_link_resume(link, timing, deadline);
9dadd45b
TH
3827 if (rc)
3828 goto out;
3829 /* if link is offline nothing more to do */
b1c72916 3830 if (ata_phys_link_offline(link))
9dadd45b
TH
3831 goto out;
3832
3833 /* Link is online. From this point, -ENODEV too is an error. */
3834 if (online)
3835 *online = true;
3836
071f44b1 3837 if (sata_pmp_supported(link->ap) && ata_is_host_link(link)) {
9dadd45b
TH
3838 /* If PMP is supported, we have to do follow-up SRST.
3839 * Some PMPs don't send D2H Reg FIS after hardreset if
3840 * the first port is empty. Wait only for
3841 * ATA_TMOUT_PMP_SRST_WAIT.
3842 */
3843 if (check_ready) {
3844 unsigned long pmp_deadline;
3845
341c2c95
TH
3846 pmp_deadline = ata_deadline(jiffies,
3847 ATA_TMOUT_PMP_SRST_WAIT);
9dadd45b
TH
3848 if (time_after(pmp_deadline, deadline))
3849 pmp_deadline = deadline;
3850 ata_wait_ready(link, pmp_deadline, check_ready);
3851 }
3852 rc = -EAGAIN;
3853 goto out;
3854 }
3855
3856 rc = 0;
3857 if (check_ready)
3858 rc = ata_wait_ready(link, deadline, check_ready);
b6103f6d 3859 out:
0cbf0711
TH
3860 if (rc && rc != -EAGAIN) {
3861 /* online is set iff link is online && reset succeeded */
3862 if (online)
3863 *online = false;
a9a79dfe 3864 ata_link_err(link, "COMRESET failed (errno=%d)\n", rc);
0cbf0711 3865 }
b6103f6d
TH
3866 DPRINTK("EXIT, rc=%d\n", rc);
3867 return rc;
3868}
3869
57c9efdf
TH
3870/**
3871 * sata_std_hardreset - COMRESET w/o waiting or classification
3872 * @link: link to reset
3873 * @class: resulting class of attached device
3874 * @deadline: deadline jiffies for the operation
3875 *
3876 * Standard SATA COMRESET w/o waiting or classification.
3877 *
3878 * LOCKING:
3879 * Kernel thread context (may sleep)
3880 *
3881 * RETURNS:
3882 * 0 if link offline, -EAGAIN if link online, -errno on errors.
3883 */
3884int sata_std_hardreset(struct ata_link *link, unsigned int *class,
3885 unsigned long deadline)
3886{
3887 const unsigned long *timing = sata_ehc_deb_timing(&link->eh_context);
3888 bool online;
3889 int rc;
3890
3891 /* do hardreset */
3892 rc = sata_link_hardreset(link, timing, deadline, &online, NULL);
57c9efdf
TH
3893 return online ? -EAGAIN : rc;
3894}
3895
c2bd5804 3896/**
203c75b8 3897 * ata_std_postreset - standard postreset callback
cc0680a5 3898 * @link: the target ata_link
c2bd5804
TH
3899 * @classes: classes of attached devices
3900 *
3901 * This function is invoked after a successful reset. Note that
3902 * the device might have been reset more than once using
3903 * different reset methods before postreset is invoked.
c2bd5804 3904 *
c2bd5804
TH
3905 * LOCKING:
3906 * Kernel thread context (may sleep)
3907 */
203c75b8 3908void ata_std_postreset(struct ata_link *link, unsigned int *classes)
c2bd5804 3909{
f046519f
TH
3910 u32 serror;
3911
c2bd5804
TH
3912 DPRINTK("ENTER\n");
3913
f046519f
TH
3914 /* reset complete, clear SError */
3915 if (!sata_scr_read(link, SCR_ERROR, &serror))
3916 sata_scr_write(link, SCR_ERROR, serror);
3917
c2bd5804 3918 /* print link status */
936fd732 3919 sata_print_link_status(link);
c2bd5804 3920
c2bd5804
TH
3921 DPRINTK("EXIT\n");
3922}
3923
623a3128
TH
3924/**
3925 * ata_dev_same_device - Determine whether new ID matches configured device
623a3128
TH
3926 * @dev: device to compare against
3927 * @new_class: class of the new device
3928 * @new_id: IDENTIFY page of the new device
3929 *
3930 * Compare @new_class and @new_id against @dev and determine
3931 * whether @dev is the device indicated by @new_class and
3932 * @new_id.
3933 *
3934 * LOCKING:
3935 * None.
3936 *
3937 * RETURNS:
3938 * 1 if @dev matches @new_class and @new_id, 0 otherwise.
3939 */
3373efd8
TH
3940static int ata_dev_same_device(struct ata_device *dev, unsigned int new_class,
3941 const u16 *new_id)
623a3128
TH
3942{
3943 const u16 *old_id = dev->id;
a0cf733b
TH
3944 unsigned char model[2][ATA_ID_PROD_LEN + 1];
3945 unsigned char serial[2][ATA_ID_SERNO_LEN + 1];
623a3128
TH
3946
3947 if (dev->class != new_class) {
a9a79dfe
JP
3948 ata_dev_info(dev, "class mismatch %d != %d\n",
3949 dev->class, new_class);
623a3128
TH
3950 return 0;
3951 }
3952
a0cf733b
TH
3953 ata_id_c_string(old_id, model[0], ATA_ID_PROD, sizeof(model[0]));
3954 ata_id_c_string(new_id, model[1], ATA_ID_PROD, sizeof(model[1]));
3955 ata_id_c_string(old_id, serial[0], ATA_ID_SERNO, sizeof(serial[0]));
3956 ata_id_c_string(new_id, serial[1], ATA_ID_SERNO, sizeof(serial[1]));
623a3128
TH
3957
3958 if (strcmp(model[0], model[1])) {
a9a79dfe
JP
3959 ata_dev_info(dev, "model number mismatch '%s' != '%s'\n",
3960 model[0], model[1]);
623a3128
TH
3961 return 0;
3962 }
3963
3964 if (strcmp(serial[0], serial[1])) {
a9a79dfe
JP
3965 ata_dev_info(dev, "serial number mismatch '%s' != '%s'\n",
3966 serial[0], serial[1]);
623a3128
TH
3967 return 0;
3968 }
3969
623a3128
TH
3970 return 1;
3971}
3972
3973/**
fe30911b 3974 * ata_dev_reread_id - Re-read IDENTIFY data
3fae450c 3975 * @dev: target ATA device
bff04647 3976 * @readid_flags: read ID flags
623a3128
TH
3977 *
3978 * Re-read IDENTIFY page and make sure @dev is still attached to
3979 * the port.
3980 *
3981 * LOCKING:
3982 * Kernel thread context (may sleep)
3983 *
3984 * RETURNS:
3985 * 0 on success, negative errno otherwise
3986 */
fe30911b 3987int ata_dev_reread_id(struct ata_device *dev, unsigned int readid_flags)
623a3128 3988{
5eb45c02 3989 unsigned int class = dev->class;
9af5c9c9 3990 u16 *id = (void *)dev->link->ap->sector_buf;
623a3128
TH
3991 int rc;
3992
fe635c7e 3993 /* read ID data */
bff04647 3994 rc = ata_dev_read_id(dev, &class, readid_flags, id);
623a3128 3995 if (rc)
fe30911b 3996 return rc;
623a3128
TH
3997
3998 /* is the device still there? */
fe30911b
TH
3999 if (!ata_dev_same_device(dev, class, id))
4000 return -ENODEV;
623a3128 4001
fe635c7e 4002 memcpy(dev->id, id, sizeof(id[0]) * ATA_ID_WORDS);
fe30911b
TH
4003 return 0;
4004}
4005
4006/**
4007 * ata_dev_revalidate - Revalidate ATA device
4008 * @dev: device to revalidate
422c9daa 4009 * @new_class: new class code
fe30911b
TH
4010 * @readid_flags: read ID flags
4011 *
4012 * Re-read IDENTIFY page, make sure @dev is still attached to the
4013 * port and reconfigure it according to the new IDENTIFY page.
4014 *
4015 * LOCKING:
4016 * Kernel thread context (may sleep)
4017 *
4018 * RETURNS:
4019 * 0 on success, negative errno otherwise
4020 */
422c9daa
TH
4021int ata_dev_revalidate(struct ata_device *dev, unsigned int new_class,
4022 unsigned int readid_flags)
fe30911b 4023{
6ddcd3b0 4024 u64 n_sectors = dev->n_sectors;
5920dadf 4025 u64 n_native_sectors = dev->n_native_sectors;
fe30911b
TH
4026 int rc;
4027
4028 if (!ata_dev_enabled(dev))
4029 return -ENODEV;
4030
422c9daa
TH
4031 /* fail early if !ATA && !ATAPI to avoid issuing [P]IDENTIFY to PMP */
4032 if (ata_class_enabled(new_class) &&
f0d0613d
BP
4033 new_class != ATA_DEV_ATA &&
4034 new_class != ATA_DEV_ATAPI &&
4035 new_class != ATA_DEV_SEMB) {
a9a79dfe
JP
4036 ata_dev_info(dev, "class mismatch %u != %u\n",
4037 dev->class, new_class);
422c9daa
TH
4038 rc = -ENODEV;
4039 goto fail;
4040 }
4041
fe30911b
TH
4042 /* re-read ID */
4043 rc = ata_dev_reread_id(dev, readid_flags);
4044 if (rc)
4045 goto fail;
623a3128
TH
4046
4047 /* configure device according to the new ID */
efdaedc4 4048 rc = ata_dev_configure(dev);
6ddcd3b0
TH
4049 if (rc)
4050 goto fail;
4051
4052 /* verify n_sectors hasn't changed */
445d211b
TH
4053 if (dev->class != ATA_DEV_ATA || !n_sectors ||
4054 dev->n_sectors == n_sectors)
4055 return 0;
4056
4057 /* n_sectors has changed */
a9a79dfe
JP
4058 ata_dev_warn(dev, "n_sectors mismatch %llu != %llu\n",
4059 (unsigned long long)n_sectors,
4060 (unsigned long long)dev->n_sectors);
445d211b
TH
4061
4062 /*
4063 * Something could have caused HPA to be unlocked
4064 * involuntarily. If n_native_sectors hasn't changed and the
4065 * new size matches it, keep the device.
4066 */
4067 if (dev->n_native_sectors == n_native_sectors &&
4068 dev->n_sectors > n_sectors && dev->n_sectors == n_native_sectors) {
a9a79dfe
JP
4069 ata_dev_warn(dev,
4070 "new n_sectors matches native, probably "
4071 "late HPA unlock, n_sectors updated\n");
68939ce5 4072 /* use the larger n_sectors */
445d211b 4073 return 0;
6ddcd3b0
TH
4074 }
4075
445d211b
TH
4076 /*
4077 * Some BIOSes boot w/o HPA but resume w/ HPA locked. Try
4078 * unlocking HPA in those cases.
4079 *
4080 * https://bugzilla.kernel.org/show_bug.cgi?id=15396
4081 */
4082 if (dev->n_native_sectors == n_native_sectors &&
4083 dev->n_sectors < n_sectors && n_sectors == n_native_sectors &&
4084 !(dev->horkage & ATA_HORKAGE_BROKEN_HPA)) {
a9a79dfe
JP
4085 ata_dev_warn(dev,
4086 "old n_sectors matches native, probably "
4087 "late HPA lock, will try to unlock HPA\n");
445d211b
TH
4088 /* try unlocking HPA */
4089 dev->flags |= ATA_DFLAG_UNLOCK_HPA;
4090 rc = -EIO;
4091 } else
4092 rc = -ENODEV;
623a3128 4093
445d211b
TH
4094 /* restore original n_[native_]sectors and fail */
4095 dev->n_native_sectors = n_native_sectors;
4096 dev->n_sectors = n_sectors;
623a3128 4097 fail:
a9a79dfe 4098 ata_dev_err(dev, "revalidation failed (errno=%d)\n", rc);
623a3128
TH
4099 return rc;
4100}
4101
6919a0a6
AC
4102struct ata_blacklist_entry {
4103 const char *model_num;
4104 const char *model_rev;
4105 unsigned long horkage;
4106};
4107
4108static const struct ata_blacklist_entry ata_device_blacklist [] = {
4109 /* Devices with DMA related problems under Linux */
4110 { "WDC AC11000H", NULL, ATA_HORKAGE_NODMA },
4111 { "WDC AC22100H", NULL, ATA_HORKAGE_NODMA },
4112 { "WDC AC32500H", NULL, ATA_HORKAGE_NODMA },
4113 { "WDC AC33100H", NULL, ATA_HORKAGE_NODMA },
4114 { "WDC AC31600H", NULL, ATA_HORKAGE_NODMA },
4115 { "WDC AC32100H", "24.09P07", ATA_HORKAGE_NODMA },
4116 { "WDC AC23200L", "21.10N21", ATA_HORKAGE_NODMA },
4117 { "Compaq CRD-8241B", NULL, ATA_HORKAGE_NODMA },
4118 { "CRD-8400B", NULL, ATA_HORKAGE_NODMA },
7da4c935 4119 { "CRD-848[02]B", NULL, ATA_HORKAGE_NODMA },
6919a0a6
AC
4120 { "CRD-84", NULL, ATA_HORKAGE_NODMA },
4121 { "SanDisk SDP3B", NULL, ATA_HORKAGE_NODMA },
4122 { "SanDisk SDP3B-64", NULL, ATA_HORKAGE_NODMA },
4123 { "SANYO CD-ROM CRD", NULL, ATA_HORKAGE_NODMA },
4124 { "HITACHI CDR-8", NULL, ATA_HORKAGE_NODMA },
7da4c935 4125 { "HITACHI CDR-8[34]35",NULL, ATA_HORKAGE_NODMA },
6919a0a6
AC
4126 { "Toshiba CD-ROM XM-6202B", NULL, ATA_HORKAGE_NODMA },
4127 { "TOSHIBA CD-ROM XM-1702BC", NULL, ATA_HORKAGE_NODMA },
4128 { "CD-532E-A", NULL, ATA_HORKAGE_NODMA },
4129 { "E-IDE CD-ROM CR-840",NULL, ATA_HORKAGE_NODMA },
4130 { "CD-ROM Drive/F5A", NULL, ATA_HORKAGE_NODMA },
4131 { "WPI CDD-820", NULL, ATA_HORKAGE_NODMA },
4132 { "SAMSUNG CD-ROM SC-148C", NULL, ATA_HORKAGE_NODMA },
4133 { "SAMSUNG CD-ROM SC", NULL, ATA_HORKAGE_NODMA },
6919a0a6
AC
4134 { "ATAPI CD-ROM DRIVE 40X MAXIMUM",NULL,ATA_HORKAGE_NODMA },
4135 { "_NEC DV5800A", NULL, ATA_HORKAGE_NODMA },
2dcb407e 4136 { "SAMSUNG CD-ROM SN-124", "N001", ATA_HORKAGE_NODMA },
39f19886 4137 { "Seagate STT20000A", NULL, ATA_HORKAGE_NODMA },
d17d794c 4138 { " 2GB ATA Flash Disk", "ADMA428M", ATA_HORKAGE_NODMA },
3af9a77a 4139 /* Odd clown on sil3726/4726 PMPs */
50af2fa1 4140 { "Config Disk", NULL, ATA_HORKAGE_DISABLE },
6919a0a6 4141
18d6e9d5 4142 /* Weird ATAPI devices */
40a1d531 4143 { "TORiSAN DVD-ROM DRD-N216", NULL, ATA_HORKAGE_MAX_SEC_128 },
6a87e42e 4144 { "QUANTUM DAT DAT72-000", NULL, ATA_HORKAGE_ATAPI_MOD16_DMA },
a32450e1 4145 { "Slimtype DVD A DS8A8SH", NULL, ATA_HORKAGE_MAX_SEC_LBA48 },
0523f037 4146 { "Slimtype DVD A DS8A9SH", NULL, ATA_HORKAGE_MAX_SEC_LBA48 },
18d6e9d5 4147
6919a0a6
AC
4148 /* Devices we expect to fail diagnostics */
4149
4150 /* Devices where NCQ should be avoided */
4151 /* NCQ is slow */
2dcb407e 4152 { "WDC WD740ADFD-00", NULL, ATA_HORKAGE_NONCQ },
459ad688 4153 { "WDC WD740ADFD-00NLR1", NULL, ATA_HORKAGE_NONCQ, },
09125ea6
TH
4154 /* http://thread.gmane.org/gmane.linux.ide/14907 */
4155 { "FUJITSU MHT2060BH", NULL, ATA_HORKAGE_NONCQ },
7acfaf30 4156 /* NCQ is broken */
539cc7c7 4157 { "Maxtor *", "BANC*", ATA_HORKAGE_NONCQ },
0e3dbc01 4158 { "Maxtor 7V300F0", "VA111630", ATA_HORKAGE_NONCQ },
da6f0ec2 4159 { "ST380817AS", "3.42", ATA_HORKAGE_NONCQ },
e41bd3e8 4160 { "ST3160023AS", "3.42", ATA_HORKAGE_NONCQ },
5ccfca97 4161 { "OCZ CORE_SSD", "02.10104", ATA_HORKAGE_NONCQ },
539cc7c7 4162
ac70a964 4163 /* Seagate NCQ + FLUSH CACHE firmware bug */
4d1f9082 4164 { "ST31500341AS", "SD1[5-9]", ATA_HORKAGE_NONCQ |
ac70a964 4165 ATA_HORKAGE_FIRMWARE_WARN },
d10d491f 4166
4d1f9082 4167 { "ST31000333AS", "SD1[5-9]", ATA_HORKAGE_NONCQ |
d10d491f
TH
4168 ATA_HORKAGE_FIRMWARE_WARN },
4169
4d1f9082 4170 { "ST3640[36]23AS", "SD1[5-9]", ATA_HORKAGE_NONCQ |
d10d491f
TH
4171 ATA_HORKAGE_FIRMWARE_WARN },
4172
4d1f9082 4173 { "ST3320[68]13AS", "SD1[5-9]", ATA_HORKAGE_NONCQ |
ac70a964
TH
4174 ATA_HORKAGE_FIRMWARE_WARN },
4175
87809942
MB
4176 /* Seagate Momentus SpinPoint M8 seem to have FPMDA_AA issues */
4177 { "ST1000LM024 HN-M101MBB", "2AR10001", ATA_HORKAGE_BROKEN_FPDMA_AA },
b28a613e 4178 { "ST1000LM024 HN-M101MBB", "2BA30001", ATA_HORKAGE_BROKEN_FPDMA_AA },
87809942 4179
36e337d0
RH
4180 /* Blacklist entries taken from Silicon Image 3124/3132
4181 Windows driver .inf file - also several Linux problem reports */
4182 { "HTS541060G9SA00", "MB3OC60D", ATA_HORKAGE_NONCQ, },
4183 { "HTS541080G9SA00", "MB4OC60D", ATA_HORKAGE_NONCQ, },
4184 { "HTS541010G9SA00", "MBZOC60D", ATA_HORKAGE_NONCQ, },
6919a0a6 4185
68b0ddb2
TH
4186 /* https://bugzilla.kernel.org/show_bug.cgi?id=15573 */
4187 { "C300-CTFDDAC128MAG", "0001", ATA_HORKAGE_NONCQ, },
4188
16c55b03
TH
4189 /* devices which puke on READ_NATIVE_MAX */
4190 { "HDS724040KLSA80", "KFAOA20N", ATA_HORKAGE_BROKEN_HPA, },
4191 { "WDC WD3200JD-00KLB0", "WD-WCAMR1130137", ATA_HORKAGE_BROKEN_HPA },
4192 { "WDC WD2500JD-00HBB0", "WD-WMAL71490727", ATA_HORKAGE_BROKEN_HPA },
4193 { "MAXTOR 6L080L4", "A93.0500", ATA_HORKAGE_BROKEN_HPA },
6919a0a6 4194
7831387b
TH
4195 /* this one allows HPA unlocking but fails IOs on the area */
4196 { "OCZ-VERTEX", "1.30", ATA_HORKAGE_BROKEN_HPA },
4197
93328e11
AC
4198 /* Devices which report 1 sector over size HPA */
4199 { "ST340823A", NULL, ATA_HORKAGE_HPA_SIZE, },
4200 { "ST320413A", NULL, ATA_HORKAGE_HPA_SIZE, },
b152fcd3 4201 { "ST310211A", NULL, ATA_HORKAGE_HPA_SIZE, },
93328e11 4202
6bbfd53d
AC
4203 /* Devices which get the IVB wrong */
4204 { "QUANTUM FIREBALLlct10 05", "A03.0900", ATA_HORKAGE_IVB, },
a79067e5 4205 /* Maybe we should just blacklist TSSTcorp... */
7da4c935 4206 { "TSSTcorp CDDVDW SH-S202[HJN]", "SB0[01]", ATA_HORKAGE_IVB, },
6bbfd53d 4207
9ce8e307
JA
4208 /* Devices that do not need bridging limits applied */
4209 { "MTRON MSP-SATA*", NULL, ATA_HORKAGE_BRIDGE_OK, },
04d0f1b8 4210 { "BUFFALO HD-QSU2/R5", NULL, ATA_HORKAGE_BRIDGE_OK, },
9ce8e307 4211
9062712f
TH
4212 /* Devices which aren't very happy with higher link speeds */
4213 { "WD My Book", NULL, ATA_HORKAGE_1_5_GBPS, },
c531077f 4214 { "Seagate FreeAgent GoFlex", NULL, ATA_HORKAGE_1_5_GBPS, },
9062712f 4215
d0cb43b3
TH
4216 /*
4217 * Devices which choke on SETXFER. Applies only if both the
4218 * device and controller are SATA.
4219 */
cd691876 4220 { "PIONEER DVD-RW DVRTD08", NULL, ATA_HORKAGE_NOSETXFER },
3a25179e
VL
4221 { "PIONEER DVD-RW DVRTD08A", NULL, ATA_HORKAGE_NOSETXFER },
4222 { "PIONEER DVD-RW DVR-215", NULL, ATA_HORKAGE_NOSETXFER },
cd691876
TH
4223 { "PIONEER DVD-RW DVR-212D", NULL, ATA_HORKAGE_NOSETXFER },
4224 { "PIONEER DVD-RW DVR-216D", NULL, ATA_HORKAGE_NOSETXFER },
d0cb43b3 4225
f78dea06 4226 /* devices that don't properly handle queued TRIM commands */
d121f7d0
MP
4227 { "Micron_M500*", "MU0[1-4]*", ATA_HORKAGE_NO_NCQ_TRIM, },
4228 { "Crucial_CT???M500SSD*", "MU0[1-4]*", ATA_HORKAGE_NO_NCQ_TRIM, },
4229 { "Micron_M550*", NULL, ATA_HORKAGE_NO_NCQ_TRIM, },
4230 { "Crucial_CT???M550SSD*", NULL, ATA_HORKAGE_NO_NCQ_TRIM, },
f78dea06 4231
ecd75ad5
TH
4232 /*
4233 * Some WD SATA-I drives spin up and down erratically when the link
4234 * is put into the slumber mode. We don't have full list of the
4235 * affected devices. Disable LPM if the device matches one of the
4236 * known prefixes and is SATA-1. As a side effect LPM partial is
4237 * lost too.
4238 *
4239 * https://bugzilla.kernel.org/show_bug.cgi?id=57211
4240 */
4241 { "WDC WD800JD-*", NULL, ATA_HORKAGE_WD_BROKEN_LPM },
4242 { "WDC WD1200JD-*", NULL, ATA_HORKAGE_WD_BROKEN_LPM },
4243 { "WDC WD1600JD-*", NULL, ATA_HORKAGE_WD_BROKEN_LPM },
4244 { "WDC WD2000JD-*", NULL, ATA_HORKAGE_WD_BROKEN_LPM },
4245 { "WDC WD2500JD-*", NULL, ATA_HORKAGE_WD_BROKEN_LPM },
4246 { "WDC WD3000JD-*", NULL, ATA_HORKAGE_WD_BROKEN_LPM },
4247 { "WDC WD3200JD-*", NULL, ATA_HORKAGE_WD_BROKEN_LPM },
4248
6919a0a6
AC
4249 /* End Marker */
4250 { }
1da177e4 4251};
2e9edbf8 4252
bce036ce
ML
4253/**
4254 * glob_match - match a text string against a glob-style pattern
4255 * @text: the string to be examined
4256 * @pattern: the glob-style pattern to be matched against
4257 *
4258 * Either/both of text and pattern can be empty strings.
4259 *
4260 * Match text against a glob-style pattern, with wildcards and simple sets:
4261 *
4262 * ? matches any single character.
4263 * * matches any run of characters.
4264 * [xyz] matches a single character from the set: x, y, or z.
2f9e4d16
ML
4265 * [a-d] matches a single character from the range: a, b, c, or d.
4266 * [a-d0-9] matches a single character from either range.
bce036ce 4267 *
2f9e4d16
ML
4268 * The special characters ?, [, -, or *, can be matched using a set, eg. [*]
4269 * Behaviour with malformed patterns is undefined, though generally reasonable.
bce036ce 4270 *
3d2be54b 4271 * Sample patterns: "SD1?", "SD1[0-5]", "*R0", "SD*1?[012]*xx"
bce036ce
ML
4272 *
4273 * This function uses one level of recursion per '*' in pattern.
4274 * Since it calls _nothing_ else, and has _no_ explicit local variables,
4275 * this will not cause stack problems for any reasonable use here.
4276 *
4277 * RETURNS:
4278 * 0 on match, 1 otherwise.
4279 */
4280static int glob_match (const char *text, const char *pattern)
539cc7c7 4281{
bce036ce
ML
4282 do {
4283 /* Match single character or a '?' wildcard */
4284 if (*text == *pattern || *pattern == '?') {
4285 if (!*pattern++)
4286 return 0; /* End of both strings: match */
4287 } else {
4288 /* Match single char against a '[' bracketed ']' pattern set */
4289 if (!*text || *pattern != '[')
4290 break; /* Not a pattern set */
2f9e4d16
ML
4291 while (*++pattern && *pattern != ']' && *text != *pattern) {
4292 if (*pattern == '-' && *(pattern - 1) != '[')
4293 if (*text > *(pattern - 1) && *text < *(pattern + 1)) {
4294 ++pattern;
4295 break;
4296 }
4297 }
bce036ce
ML
4298 if (!*pattern || *pattern == ']')
4299 return 1; /* No match */
4300 while (*pattern && *pattern++ != ']');
4301 }
4302 } while (*++text && *pattern);
4303
4304 /* Match any run of chars against a '*' wildcard */
4305 if (*pattern == '*') {
4306 if (!*++pattern)
4307 return 0; /* Match: avoid recursion at end of pattern */
4308 /* Loop to handle additional pattern chars after the wildcard */
4309 while (*text) {
4310 if (glob_match(text, pattern) == 0)
4311 return 0; /* Remainder matched */
4312 ++text; /* Absorb (match) this char and try again */
317b50b8
AP
4313 }
4314 }
bce036ce
ML
4315 if (!*text && !*pattern)
4316 return 0; /* End of both strings: match */
4317 return 1; /* No match */
539cc7c7 4318}
4fca377f 4319
75683fe7 4320static unsigned long ata_dev_blacklisted(const struct ata_device *dev)
1da177e4 4321{
8bfa79fc
TH
4322 unsigned char model_num[ATA_ID_PROD_LEN + 1];
4323 unsigned char model_rev[ATA_ID_FW_REV_LEN + 1];
6919a0a6 4324 const struct ata_blacklist_entry *ad = ata_device_blacklist;
3a778275 4325
8bfa79fc
TH
4326 ata_id_c_string(dev->id, model_num, ATA_ID_PROD, sizeof(model_num));
4327 ata_id_c_string(dev->id, model_rev, ATA_ID_FW_REV, sizeof(model_rev));
1da177e4 4328
6919a0a6 4329 while (ad->model_num) {
bce036ce 4330 if (!glob_match(model_num, ad->model_num)) {
6919a0a6
AC
4331 if (ad->model_rev == NULL)
4332 return ad->horkage;
bce036ce 4333 if (!glob_match(model_rev, ad->model_rev))
6919a0a6 4334 return ad->horkage;
f4b15fef 4335 }
6919a0a6 4336 ad++;
f4b15fef 4337 }
1da177e4
LT
4338 return 0;
4339}
4340
6919a0a6
AC
4341static int ata_dma_blacklisted(const struct ata_device *dev)
4342{
4343 /* We don't support polling DMA.
4344 * DMA blacklist those ATAPI devices with CDB-intr (and use PIO)
4345 * if the LLDD handles only interrupts in the HSM_ST_LAST state.
4346 */
9af5c9c9 4347 if ((dev->link->ap->flags & ATA_FLAG_PIO_POLLING) &&
6919a0a6
AC
4348 (dev->flags & ATA_DFLAG_CDB_INTR))
4349 return 1;
75683fe7 4350 return (dev->horkage & ATA_HORKAGE_NODMA) ? 1 : 0;
6919a0a6
AC
4351}
4352
6bbfd53d
AC
4353/**
4354 * ata_is_40wire - check drive side detection
4355 * @dev: device
4356 *
4357 * Perform drive side detection decoding, allowing for device vendors
4358 * who can't follow the documentation.
4359 */
4360
4361static int ata_is_40wire(struct ata_device *dev)
4362{
4363 if (dev->horkage & ATA_HORKAGE_IVB)
4364 return ata_drive_40wire_relaxed(dev->id);
4365 return ata_drive_40wire(dev->id);
4366}
4367
15a5551c
AC
4368/**
4369 * cable_is_40wire - 40/80/SATA decider
4370 * @ap: port to consider
4371 *
4372 * This function encapsulates the policy for speed management
4373 * in one place. At the moment we don't cache the result but
4374 * there is a good case for setting ap->cbl to the result when
4375 * we are called with unknown cables (and figuring out if it
4376 * impacts hotplug at all).
4377 *
4378 * Return 1 if the cable appears to be 40 wire.
4379 */
4380
4381static int cable_is_40wire(struct ata_port *ap)
4382{
4383 struct ata_link *link;
4384 struct ata_device *dev;
4385
4a9c7b33 4386 /* If the controller thinks we are 40 wire, we are. */
15a5551c
AC
4387 if (ap->cbl == ATA_CBL_PATA40)
4388 return 1;
4a9c7b33
TH
4389
4390 /* If the controller thinks we are 80 wire, we are. */
15a5551c
AC
4391 if (ap->cbl == ATA_CBL_PATA80 || ap->cbl == ATA_CBL_SATA)
4392 return 0;
4a9c7b33
TH
4393
4394 /* If the system is known to be 40 wire short cable (eg
4395 * laptop), then we allow 80 wire modes even if the drive
4396 * isn't sure.
4397 */
f792068e
AC
4398 if (ap->cbl == ATA_CBL_PATA40_SHORT)
4399 return 0;
4a9c7b33
TH
4400
4401 /* If the controller doesn't know, we scan.
4402 *
4403 * Note: We look for all 40 wire detects at this point. Any
4404 * 80 wire detect is taken to be 80 wire cable because
4405 * - in many setups only the one drive (slave if present) will
4406 * give a valid detect
4407 * - if you have a non detect capable drive you don't want it
4408 * to colour the choice
4409 */
1eca4365
TH
4410 ata_for_each_link(link, ap, EDGE) {
4411 ata_for_each_dev(dev, link, ENABLED) {
4412 if (!ata_is_40wire(dev))
15a5551c
AC
4413 return 0;
4414 }
4415 }
4416 return 1;
4417}
4418
a6d5a51c
TH
4419/**
4420 * ata_dev_xfermask - Compute supported xfermask of the given device
a6d5a51c
TH
4421 * @dev: Device to compute xfermask for
4422 *
acf356b1
TH
4423 * Compute supported xfermask of @dev and store it in
4424 * dev->*_mask. This function is responsible for applying all
4425 * known limits including host controller limits, device
4426 * blacklist, etc...
a6d5a51c
TH
4427 *
4428 * LOCKING:
4429 * None.
a6d5a51c 4430 */
3373efd8 4431static void ata_dev_xfermask(struct ata_device *dev)
1da177e4 4432{
9af5c9c9
TH
4433 struct ata_link *link = dev->link;
4434 struct ata_port *ap = link->ap;
cca3974e 4435 struct ata_host *host = ap->host;
a6d5a51c 4436 unsigned long xfer_mask;
1da177e4 4437
37deecb5 4438 /* controller modes available */
565083e1
TH
4439 xfer_mask = ata_pack_xfermask(ap->pio_mask,
4440 ap->mwdma_mask, ap->udma_mask);
4441
8343f889 4442 /* drive modes available */
37deecb5
TH
4443 xfer_mask &= ata_pack_xfermask(dev->pio_mask,
4444 dev->mwdma_mask, dev->udma_mask);
4445 xfer_mask &= ata_id_xfermask(dev->id);
565083e1 4446
b352e57d
AC
4447 /*
4448 * CFA Advanced TrueIDE timings are not allowed on a shared
4449 * cable
4450 */
4451 if (ata_dev_pair(dev)) {
4452 /* No PIO5 or PIO6 */
4453 xfer_mask &= ~(0x03 << (ATA_SHIFT_PIO + 5));
4454 /* No MWDMA3 or MWDMA 4 */
4455 xfer_mask &= ~(0x03 << (ATA_SHIFT_MWDMA + 3));
4456 }
4457
37deecb5
TH
4458 if (ata_dma_blacklisted(dev)) {
4459 xfer_mask &= ~(ATA_MASK_MWDMA | ATA_MASK_UDMA);
a9a79dfe
JP
4460 ata_dev_warn(dev,
4461 "device is on DMA blacklist, disabling DMA\n");
37deecb5 4462 }
a6d5a51c 4463
14d66ab7 4464 if ((host->flags & ATA_HOST_SIMPLEX) &&
2dcb407e 4465 host->simplex_claimed && host->simplex_claimed != ap) {
37deecb5 4466 xfer_mask &= ~(ATA_MASK_MWDMA | ATA_MASK_UDMA);
a9a79dfe
JP
4467 ata_dev_warn(dev,
4468 "simplex DMA is claimed by other device, disabling DMA\n");
5444a6f4 4469 }
565083e1 4470
e424675f
JG
4471 if (ap->flags & ATA_FLAG_NO_IORDY)
4472 xfer_mask &= ata_pio_mask_no_iordy(dev);
4473
5444a6f4 4474 if (ap->ops->mode_filter)
a76b62ca 4475 xfer_mask = ap->ops->mode_filter(dev, xfer_mask);
5444a6f4 4476
8343f889
RH
4477 /* Apply cable rule here. Don't apply it early because when
4478 * we handle hot plug the cable type can itself change.
4479 * Check this last so that we know if the transfer rate was
4480 * solely limited by the cable.
4481 * Unknown or 80 wire cables reported host side are checked
4482 * drive side as well. Cases where we know a 40wire cable
4483 * is used safely for 80 are not checked here.
4484 */
4485 if (xfer_mask & (0xF8 << ATA_SHIFT_UDMA))
4486 /* UDMA/44 or higher would be available */
15a5551c 4487 if (cable_is_40wire(ap)) {
a9a79dfe
JP
4488 ata_dev_warn(dev,
4489 "limited to UDMA/33 due to 40-wire cable\n");
8343f889
RH
4490 xfer_mask &= ~(0xF8 << ATA_SHIFT_UDMA);
4491 }
4492
565083e1
TH
4493 ata_unpack_xfermask(xfer_mask, &dev->pio_mask,
4494 &dev->mwdma_mask, &dev->udma_mask);
1da177e4
LT
4495}
4496
1da177e4
LT
4497/**
4498 * ata_dev_set_xfermode - Issue SET FEATURES - XFER MODE command
1da177e4
LT
4499 * @dev: Device to which command will be sent
4500 *
780a87f7
JG
4501 * Issue SET FEATURES - XFER MODE command to device @dev
4502 * on port @ap.
4503 *
1da177e4 4504 * LOCKING:
0cba632b 4505 * PCI/etc. bus probe sem.
83206a29
TH
4506 *
4507 * RETURNS:
4508 * 0 on success, AC_ERR_* mask otherwise.
1da177e4
LT
4509 */
4510
3373efd8 4511static unsigned int ata_dev_set_xfermode(struct ata_device *dev)
1da177e4 4512{
a0123703 4513 struct ata_taskfile tf;
83206a29 4514 unsigned int err_mask;
1da177e4
LT
4515
4516 /* set up set-features taskfile */
4517 DPRINTK("set features - xfer mode\n");
4518
464cf177
TH
4519 /* Some controllers and ATAPI devices show flaky interrupt
4520 * behavior after setting xfer mode. Use polling instead.
4521 */
3373efd8 4522 ata_tf_init(dev, &tf);
a0123703
TH
4523 tf.command = ATA_CMD_SET_FEATURES;
4524 tf.feature = SETFEATURES_XFER;
464cf177 4525 tf.flags |= ATA_TFLAG_ISADDR | ATA_TFLAG_DEVICE | ATA_TFLAG_POLLING;
a0123703 4526 tf.protocol = ATA_PROT_NODATA;
b9f8ab2d 4527 /* If we are using IORDY we must send the mode setting command */
11b7becc
JG
4528 if (ata_pio_need_iordy(dev))
4529 tf.nsect = dev->xfer_mode;
b9f8ab2d
AC
4530 /* If the device has IORDY and the controller does not - turn it off */
4531 else if (ata_id_has_iordy(dev->id))
11b7becc 4532 tf.nsect = 0x01;
b9f8ab2d
AC
4533 else /* In the ancient relic department - skip all of this */
4534 return 0;
1da177e4 4535
2b789108 4536 err_mask = ata_exec_internal(dev, &tf, NULL, DMA_NONE, NULL, 0, 0);
9f45cbd3
KCA
4537
4538 DPRINTK("EXIT, err_mask=%x\n", err_mask);
4539 return err_mask;
4540}
1152b261 4541
9f45cbd3 4542/**
218f3d30 4543 * ata_dev_set_feature - Issue SET FEATURES - SATA FEATURES
9f45cbd3
KCA
4544 * @dev: Device to which command will be sent
4545 * @enable: Whether to enable or disable the feature
218f3d30 4546 * @feature: The sector count represents the feature to set
9f45cbd3
KCA
4547 *
4548 * Issue SET FEATURES - SATA FEATURES command to device @dev
218f3d30 4549 * on port @ap with sector count
9f45cbd3
KCA
4550 *
4551 * LOCKING:
4552 * PCI/etc. bus probe sem.
4553 *
4554 * RETURNS:
4555 * 0 on success, AC_ERR_* mask otherwise.
4556 */
1152b261 4557unsigned int ata_dev_set_feature(struct ata_device *dev, u8 enable, u8 feature)
9f45cbd3
KCA
4558{
4559 struct ata_taskfile tf;
4560 unsigned int err_mask;
4561
4562 /* set up set-features taskfile */
4563 DPRINTK("set features - SATA features\n");
4564
4565 ata_tf_init(dev, &tf);
4566 tf.command = ATA_CMD_SET_FEATURES;
4567 tf.feature = enable;
4568 tf.flags |= ATA_TFLAG_ISADDR | ATA_TFLAG_DEVICE;
4569 tf.protocol = ATA_PROT_NODATA;
218f3d30 4570 tf.nsect = feature;
9f45cbd3 4571
2b789108 4572 err_mask = ata_exec_internal(dev, &tf, NULL, DMA_NONE, NULL, 0, 0);
1da177e4 4573
83206a29
TH
4574 DPRINTK("EXIT, err_mask=%x\n", err_mask);
4575 return err_mask;
1da177e4 4576}
633de4cc 4577EXPORT_SYMBOL_GPL(ata_dev_set_feature);
1da177e4 4578
8bf62ece
AL
4579/**
4580 * ata_dev_init_params - Issue INIT DEV PARAMS command
8bf62ece 4581 * @dev: Device to which command will be sent
e2a7f77a
RD
4582 * @heads: Number of heads (taskfile parameter)
4583 * @sectors: Number of sectors (taskfile parameter)
8bf62ece
AL
4584 *
4585 * LOCKING:
6aff8f1f
TH
4586 * Kernel thread context (may sleep)
4587 *
4588 * RETURNS:
4589 * 0 on success, AC_ERR_* mask otherwise.
8bf62ece 4590 */
3373efd8
TH
4591static unsigned int ata_dev_init_params(struct ata_device *dev,
4592 u16 heads, u16 sectors)
8bf62ece 4593{
a0123703 4594 struct ata_taskfile tf;
6aff8f1f 4595 unsigned int err_mask;
8bf62ece
AL
4596
4597 /* Number of sectors per track 1-255. Number of heads 1-16 */
4598 if (sectors < 1 || sectors > 255 || heads < 1 || heads > 16)
00b6f5e9 4599 return AC_ERR_INVALID;
8bf62ece
AL
4600
4601 /* set up init dev params taskfile */
4602 DPRINTK("init dev params \n");
4603
3373efd8 4604 ata_tf_init(dev, &tf);
a0123703
TH
4605 tf.command = ATA_CMD_INIT_DEV_PARAMS;
4606 tf.flags |= ATA_TFLAG_ISADDR | ATA_TFLAG_DEVICE;
4607 tf.protocol = ATA_PROT_NODATA;
4608 tf.nsect = sectors;
4609 tf.device |= (heads - 1) & 0x0f; /* max head = num. of heads - 1 */
8bf62ece 4610
2b789108 4611 err_mask = ata_exec_internal(dev, &tf, NULL, DMA_NONE, NULL, 0, 0);
18b2466c
AC
4612 /* A clean abort indicates an original or just out of spec drive
4613 and we should continue as we issue the setup based on the
4614 drive reported working geometry */
4615 if (err_mask == AC_ERR_DEV && (tf.feature & ATA_ABORTED))
4616 err_mask = 0;
8bf62ece 4617
6aff8f1f
TH
4618 DPRINTK("EXIT, err_mask=%x\n", err_mask);
4619 return err_mask;
8bf62ece
AL
4620}
4621
1da177e4 4622/**
0cba632b
JG
4623 * ata_sg_clean - Unmap DMA memory associated with command
4624 * @qc: Command containing DMA memory to be released
4625 *
4626 * Unmap all mapped DMA memory associated with this command.
1da177e4
LT
4627 *
4628 * LOCKING:
cca3974e 4629 * spin_lock_irqsave(host lock)
1da177e4 4630 */
70e6ad0c 4631void ata_sg_clean(struct ata_queued_cmd *qc)
1da177e4
LT
4632{
4633 struct ata_port *ap = qc->ap;
ff2aeb1e 4634 struct scatterlist *sg = qc->sg;
1da177e4
LT
4635 int dir = qc->dma_dir;
4636
efcb3cf7 4637 WARN_ON_ONCE(sg == NULL);
1da177e4 4638
dde20207 4639 VPRINTK("unmapping %u sg elements\n", qc->n_elem);
1da177e4 4640
dde20207 4641 if (qc->n_elem)
5825627c 4642 dma_unmap_sg(ap->dev, sg, qc->orig_n_elem, dir);
1da177e4
LT
4643
4644 qc->flags &= ~ATA_QCFLAG_DMAMAP;
ff2aeb1e 4645 qc->sg = NULL;
1da177e4
LT
4646}
4647
1da177e4 4648/**
5895ef9a 4649 * atapi_check_dma - Check whether ATAPI DMA can be supported
1da177e4
LT
4650 * @qc: Metadata associated with taskfile to check
4651 *
780a87f7
JG
4652 * Allow low-level driver to filter ATA PACKET commands, returning
4653 * a status indicating whether or not it is OK to use DMA for the
4654 * supplied PACKET command.
4655 *
1da177e4 4656 * LOCKING:
624d5c51
TH
4657 * spin_lock_irqsave(host lock)
4658 *
4659 * RETURNS: 0 when ATAPI DMA can be used
4660 * nonzero otherwise
4661 */
5895ef9a 4662int atapi_check_dma(struct ata_queued_cmd *qc)
624d5c51
TH
4663{
4664 struct ata_port *ap = qc->ap;
71601958 4665
624d5c51
TH
4666 /* Don't allow DMA if it isn't multiple of 16 bytes. Quite a
4667 * few ATAPI devices choke on such DMA requests.
4668 */
6a87e42e
TH
4669 if (!(qc->dev->horkage & ATA_HORKAGE_ATAPI_MOD16_DMA) &&
4670 unlikely(qc->nbytes & 15))
624d5c51 4671 return 1;
e2cec771 4672
624d5c51
TH
4673 if (ap->ops->check_atapi_dma)
4674 return ap->ops->check_atapi_dma(qc);
e2cec771 4675
624d5c51
TH
4676 return 0;
4677}
1da177e4 4678
624d5c51
TH
4679/**
4680 * ata_std_qc_defer - Check whether a qc needs to be deferred
4681 * @qc: ATA command in question
4682 *
4683 * Non-NCQ commands cannot run with any other command, NCQ or
4684 * not. As upper layer only knows the queue depth, we are
4685 * responsible for maintaining exclusion. This function checks
4686 * whether a new command @qc can be issued.
4687 *
4688 * LOCKING:
4689 * spin_lock_irqsave(host lock)
4690 *
4691 * RETURNS:
4692 * ATA_DEFER_* if deferring is needed, 0 otherwise.
4693 */
4694int ata_std_qc_defer(struct ata_queued_cmd *qc)
4695{
4696 struct ata_link *link = qc->dev->link;
e2cec771 4697
624d5c51
TH
4698 if (qc->tf.protocol == ATA_PROT_NCQ) {
4699 if (!ata_tag_valid(link->active_tag))
4700 return 0;
4701 } else {
4702 if (!ata_tag_valid(link->active_tag) && !link->sactive)
4703 return 0;
4704 }
e2cec771 4705
624d5c51
TH
4706 return ATA_DEFER_LINK;
4707}
6912ccd5 4708
624d5c51 4709void ata_noop_qc_prep(struct ata_queued_cmd *qc) { }
1da177e4 4710
624d5c51
TH
4711/**
4712 * ata_sg_init - Associate command with scatter-gather table.
4713 * @qc: Command to be associated
4714 * @sg: Scatter-gather table.
4715 * @n_elem: Number of elements in s/g table.
4716 *
4717 * Initialize the data-related elements of queued_cmd @qc
4718 * to point to a scatter-gather table @sg, containing @n_elem
4719 * elements.
4720 *
4721 * LOCKING:
4722 * spin_lock_irqsave(host lock)
4723 */
4724void ata_sg_init(struct ata_queued_cmd *qc, struct scatterlist *sg,
4725 unsigned int n_elem)
4726{
4727 qc->sg = sg;
4728 qc->n_elem = n_elem;
4729 qc->cursg = qc->sg;
4730}
bb5cb290 4731
624d5c51
TH
4732/**
4733 * ata_sg_setup - DMA-map the scatter-gather table associated with a command.
4734 * @qc: Command with scatter-gather table to be mapped.
4735 *
4736 * DMA-map the scatter-gather table associated with queued_cmd @qc.
4737 *
4738 * LOCKING:
4739 * spin_lock_irqsave(host lock)
4740 *
4741 * RETURNS:
4742 * Zero on success, negative on error.
4743 *
4744 */
4745static int ata_sg_setup(struct ata_queued_cmd *qc)
4746{
4747 struct ata_port *ap = qc->ap;
4748 unsigned int n_elem;
1da177e4 4749
624d5c51 4750 VPRINTK("ENTER, ata%u\n", ap->print_id);
e2cec771 4751
624d5c51
TH
4752 n_elem = dma_map_sg(ap->dev, qc->sg, qc->n_elem, qc->dma_dir);
4753 if (n_elem < 1)
4754 return -1;
bb5cb290 4755
624d5c51 4756 DPRINTK("%d sg elements mapped\n", n_elem);
5825627c 4757 qc->orig_n_elem = qc->n_elem;
624d5c51
TH
4758 qc->n_elem = n_elem;
4759 qc->flags |= ATA_QCFLAG_DMAMAP;
1da177e4 4760
624d5c51 4761 return 0;
1da177e4
LT
4762}
4763
624d5c51
TH
4764/**
4765 * swap_buf_le16 - swap halves of 16-bit words in place
4766 * @buf: Buffer to swap
4767 * @buf_words: Number of 16-bit words in buffer.
4768 *
4769 * Swap halves of 16-bit words if needed to convert from
4770 * little-endian byte order to native cpu byte order, or
4771 * vice-versa.
4772 *
4773 * LOCKING:
4774 * Inherited from caller.
4775 */
4776void swap_buf_le16(u16 *buf, unsigned int buf_words)
8061f5f0 4777{
624d5c51
TH
4778#ifdef __BIG_ENDIAN
4779 unsigned int i;
8061f5f0 4780
624d5c51
TH
4781 for (i = 0; i < buf_words; i++)
4782 buf[i] = le16_to_cpu(buf[i]);
4783#endif /* __BIG_ENDIAN */
8061f5f0
TH
4784}
4785
8a8bc223
TH
4786/**
4787 * ata_qc_new - Request an available ATA command, for queueing
5eb66fe0 4788 * @ap: target port
8a8bc223
TH
4789 *
4790 * LOCKING:
4791 * None.
4792 */
4793
4794static struct ata_queued_cmd *ata_qc_new(struct ata_port *ap)
4795{
4796 struct ata_queued_cmd *qc = NULL;
4797 unsigned int i;
4798
4799 /* no command while frozen */
4800 if (unlikely(ap->pflags & ATA_PFLAG_FROZEN))
4801 return NULL;
4802
4803 /* the last tag is reserved for internal command. */
4804 for (i = 0; i < ATA_MAX_QUEUE - 1; i++)
4805 if (!test_and_set_bit(i, &ap->qc_allocated)) {
4806 qc = __ata_qc_from_tag(ap, i);
4807 break;
4808 }
4809
4810 if (qc)
4811 qc->tag = i;
4812
4813 return qc;
4814}
4815
1da177e4
LT
4816/**
4817 * ata_qc_new_init - Request an available ATA command, and initialize it
1da177e4
LT
4818 * @dev: Device from whom we request an available command structure
4819 *
4820 * LOCKING:
0cba632b 4821 * None.
1da177e4
LT
4822 */
4823
8a8bc223 4824struct ata_queued_cmd *ata_qc_new_init(struct ata_device *dev)
1da177e4 4825{
9af5c9c9 4826 struct ata_port *ap = dev->link->ap;
1da177e4
LT
4827 struct ata_queued_cmd *qc;
4828
8a8bc223 4829 qc = ata_qc_new(ap);
1da177e4 4830 if (qc) {
1da177e4
LT
4831 qc->scsicmd = NULL;
4832 qc->ap = ap;
4833 qc->dev = dev;
1da177e4 4834
2c13b7ce 4835 ata_qc_reinit(qc);
1da177e4
LT
4836 }
4837
4838 return qc;
4839}
4840
8a8bc223
TH
4841/**
4842 * ata_qc_free - free unused ata_queued_cmd
4843 * @qc: Command to complete
4844 *
4845 * Designed to free unused ata_queued_cmd object
4846 * in case something prevents using it.
4847 *
4848 * LOCKING:
4849 * spin_lock_irqsave(host lock)
4850 */
4851void ata_qc_free(struct ata_queued_cmd *qc)
4852{
a1104016 4853 struct ata_port *ap;
8a8bc223
TH
4854 unsigned int tag;
4855
efcb3cf7 4856 WARN_ON_ONCE(qc == NULL); /* ata_qc_from_tag _might_ return NULL */
a1104016 4857 ap = qc->ap;
8a8bc223
TH
4858
4859 qc->flags = 0;
4860 tag = qc->tag;
4861 if (likely(ata_tag_valid(tag))) {
4862 qc->tag = ATA_TAG_POISON;
4863 clear_bit(tag, &ap->qc_allocated);
4864 }
4865}
4866
76014427 4867void __ata_qc_complete(struct ata_queued_cmd *qc)
1da177e4 4868{
a1104016
JL
4869 struct ata_port *ap;
4870 struct ata_link *link;
dedaf2b0 4871
efcb3cf7
TH
4872 WARN_ON_ONCE(qc == NULL); /* ata_qc_from_tag _might_ return NULL */
4873 WARN_ON_ONCE(!(qc->flags & ATA_QCFLAG_ACTIVE));
a1104016
JL
4874 ap = qc->ap;
4875 link = qc->dev->link;
1da177e4
LT
4876
4877 if (likely(qc->flags & ATA_QCFLAG_DMAMAP))
4878 ata_sg_clean(qc);
4879
7401abf2 4880 /* command should be marked inactive atomically with qc completion */
da917d69 4881 if (qc->tf.protocol == ATA_PROT_NCQ) {
9af5c9c9 4882 link->sactive &= ~(1 << qc->tag);
da917d69
TH
4883 if (!link->sactive)
4884 ap->nr_active_links--;
4885 } else {
9af5c9c9 4886 link->active_tag = ATA_TAG_POISON;
da917d69
TH
4887 ap->nr_active_links--;
4888 }
4889
4890 /* clear exclusive status */
4891 if (unlikely(qc->flags & ATA_QCFLAG_CLEAR_EXCL &&
4892 ap->excl_link == link))
4893 ap->excl_link = NULL;
7401abf2 4894
3f3791d3
AL
4895 /* atapi: mark qc as inactive to prevent the interrupt handler
4896 * from completing the command twice later, before the error handler
4897 * is called. (when rc != 0 and atapi request sense is needed)
4898 */
4899 qc->flags &= ~ATA_QCFLAG_ACTIVE;
dedaf2b0 4900 ap->qc_active &= ~(1 << qc->tag);
3f3791d3 4901
1da177e4 4902 /* call completion callback */
77853bf2 4903 qc->complete_fn(qc);
1da177e4
LT
4904}
4905
39599a53
TH
4906static void fill_result_tf(struct ata_queued_cmd *qc)
4907{
4908 struct ata_port *ap = qc->ap;
4909
39599a53 4910 qc->result_tf.flags = qc->tf.flags;
22183bf5 4911 ap->ops->qc_fill_rtf(qc);
39599a53
TH
4912}
4913
00115e0f
TH
4914static void ata_verify_xfer(struct ata_queued_cmd *qc)
4915{
4916 struct ata_device *dev = qc->dev;
4917
00115e0f
TH
4918 if (ata_is_nodata(qc->tf.protocol))
4919 return;
4920
4921 if ((dev->mwdma_mask || dev->udma_mask) && ata_is_pio(qc->tf.protocol))
4922 return;
4923
4924 dev->flags &= ~ATA_DFLAG_DUBIOUS_XFER;
4925}
4926
f686bcb8
TH
4927/**
4928 * ata_qc_complete - Complete an active ATA command
4929 * @qc: Command to complete
f686bcb8 4930 *
1aadf5c3
TH
4931 * Indicate to the mid and upper layers that an ATA command has
4932 * completed, with either an ok or not-ok status.
4933 *
4934 * Refrain from calling this function multiple times when
4935 * successfully completing multiple NCQ commands.
4936 * ata_qc_complete_multiple() should be used instead, which will
4937 * properly update IRQ expect state.
f686bcb8
TH
4938 *
4939 * LOCKING:
cca3974e 4940 * spin_lock_irqsave(host lock)
f686bcb8
TH
4941 */
4942void ata_qc_complete(struct ata_queued_cmd *qc)
4943{
4944 struct ata_port *ap = qc->ap;
4945
4946 /* XXX: New EH and old EH use different mechanisms to
4947 * synchronize EH with regular execution path.
4948 *
4949 * In new EH, a failed qc is marked with ATA_QCFLAG_FAILED.
4950 * Normal execution path is responsible for not accessing a
4951 * failed qc. libata core enforces the rule by returning NULL
4952 * from ata_qc_from_tag() for failed qcs.
4953 *
4954 * Old EH depends on ata_qc_complete() nullifying completion
4955 * requests if ATA_QCFLAG_EH_SCHEDULED is set. Old EH does
4956 * not synchronize with interrupt handler. Only PIO task is
4957 * taken care of.
4958 */
4959 if (ap->ops->error_handler) {
4dbfa39b
TH
4960 struct ata_device *dev = qc->dev;
4961 struct ata_eh_info *ehi = &dev->link->eh_info;
4962
f686bcb8
TH
4963 if (unlikely(qc->err_mask))
4964 qc->flags |= ATA_QCFLAG_FAILED;
4965
f08dc1ac
TH
4966 /*
4967 * Finish internal commands without any further processing
4968 * and always with the result TF filled.
4969 */
4970 if (unlikely(ata_tag_internal(qc->tag))) {
f4b31db9 4971 fill_result_tf(qc);
f08dc1ac
TH
4972 __ata_qc_complete(qc);
4973 return;
4974 }
f4b31db9 4975
f08dc1ac
TH
4976 /*
4977 * Non-internal qc has failed. Fill the result TF and
4978 * summon EH.
4979 */
4980 if (unlikely(qc->flags & ATA_QCFLAG_FAILED)) {
4981 fill_result_tf(qc);
4982 ata_qc_schedule_eh(qc);
f4b31db9 4983 return;
f686bcb8
TH
4984 }
4985
4dc738ed
TH
4986 WARN_ON_ONCE(ap->pflags & ATA_PFLAG_FROZEN);
4987
f686bcb8
TH
4988 /* read result TF if requested */
4989 if (qc->flags & ATA_QCFLAG_RESULT_TF)
39599a53 4990 fill_result_tf(qc);
f686bcb8 4991
4dbfa39b
TH
4992 /* Some commands need post-processing after successful
4993 * completion.
4994 */
4995 switch (qc->tf.command) {
4996 case ATA_CMD_SET_FEATURES:
4997 if (qc->tf.feature != SETFEATURES_WC_ON &&
4998 qc->tf.feature != SETFEATURES_WC_OFF)
4999 break;
5000 /* fall through */
5001 case ATA_CMD_INIT_DEV_PARAMS: /* CHS translation changed */
5002 case ATA_CMD_SET_MULTI: /* multi_count changed */
5003 /* revalidate device */
5004 ehi->dev_action[dev->devno] |= ATA_EH_REVALIDATE;
5005 ata_port_schedule_eh(ap);
5006 break;
054a5fba
TH
5007
5008 case ATA_CMD_SLEEP:
5009 dev->flags |= ATA_DFLAG_SLEEPING;
5010 break;
4dbfa39b
TH
5011 }
5012
00115e0f
TH
5013 if (unlikely(dev->flags & ATA_DFLAG_DUBIOUS_XFER))
5014 ata_verify_xfer(qc);
5015
f686bcb8
TH
5016 __ata_qc_complete(qc);
5017 } else {
5018 if (qc->flags & ATA_QCFLAG_EH_SCHEDULED)
5019 return;
5020
5021 /* read result TF if failed or requested */
5022 if (qc->err_mask || qc->flags & ATA_QCFLAG_RESULT_TF)
39599a53 5023 fill_result_tf(qc);
f686bcb8
TH
5024
5025 __ata_qc_complete(qc);
5026 }
5027}
5028
dedaf2b0
TH
5029/**
5030 * ata_qc_complete_multiple - Complete multiple qcs successfully
5031 * @ap: port in question
5032 * @qc_active: new qc_active mask
dedaf2b0
TH
5033 *
5034 * Complete in-flight commands. This functions is meant to be
5035 * called from low-level driver's interrupt routine to complete
5036 * requests normally. ap->qc_active and @qc_active is compared
5037 * and commands are completed accordingly.
5038 *
1aadf5c3
TH
5039 * Always use this function when completing multiple NCQ commands
5040 * from IRQ handlers instead of calling ata_qc_complete()
5041 * multiple times to keep IRQ expect status properly in sync.
5042 *
dedaf2b0 5043 * LOCKING:
cca3974e 5044 * spin_lock_irqsave(host lock)
dedaf2b0
TH
5045 *
5046 * RETURNS:
5047 * Number of completed commands on success, -errno otherwise.
5048 */
79f97dad 5049int ata_qc_complete_multiple(struct ata_port *ap, u32 qc_active)
dedaf2b0
TH
5050{
5051 int nr_done = 0;
5052 u32 done_mask;
dedaf2b0
TH
5053
5054 done_mask = ap->qc_active ^ qc_active;
5055
5056 if (unlikely(done_mask & qc_active)) {
a9a79dfe
JP
5057 ata_port_err(ap, "illegal qc_active transition (%08x->%08x)\n",
5058 ap->qc_active, qc_active);
dedaf2b0
TH
5059 return -EINVAL;
5060 }
5061
43768180 5062 while (done_mask) {
dedaf2b0 5063 struct ata_queued_cmd *qc;
43768180 5064 unsigned int tag = __ffs(done_mask);
dedaf2b0 5065
43768180
JA
5066 qc = ata_qc_from_tag(ap, tag);
5067 if (qc) {
dedaf2b0
TH
5068 ata_qc_complete(qc);
5069 nr_done++;
5070 }
43768180 5071 done_mask &= ~(1 << tag);
dedaf2b0
TH
5072 }
5073
5074 return nr_done;
5075}
5076
1da177e4
LT
5077/**
5078 * ata_qc_issue - issue taskfile to device
5079 * @qc: command to issue to device
5080 *
5081 * Prepare an ATA command to submission to device.
5082 * This includes mapping the data into a DMA-able
5083 * area, filling in the S/G table, and finally
5084 * writing the taskfile to hardware, starting the command.
5085 *
5086 * LOCKING:
cca3974e 5087 * spin_lock_irqsave(host lock)
1da177e4 5088 */
8e0e694a 5089void ata_qc_issue(struct ata_queued_cmd *qc)
1da177e4
LT
5090{
5091 struct ata_port *ap = qc->ap;
9af5c9c9 5092 struct ata_link *link = qc->dev->link;
405e66b3 5093 u8 prot = qc->tf.protocol;
1da177e4 5094
dedaf2b0
TH
5095 /* Make sure only one non-NCQ command is outstanding. The
5096 * check is skipped for old EH because it reuses active qc to
5097 * request ATAPI sense.
5098 */
efcb3cf7 5099 WARN_ON_ONCE(ap->ops->error_handler && ata_tag_valid(link->active_tag));
dedaf2b0 5100
1973a023 5101 if (ata_is_ncq(prot)) {
efcb3cf7 5102 WARN_ON_ONCE(link->sactive & (1 << qc->tag));
da917d69
TH
5103
5104 if (!link->sactive)
5105 ap->nr_active_links++;
9af5c9c9 5106 link->sactive |= 1 << qc->tag;
dedaf2b0 5107 } else {
efcb3cf7 5108 WARN_ON_ONCE(link->sactive);
da917d69
TH
5109
5110 ap->nr_active_links++;
9af5c9c9 5111 link->active_tag = qc->tag;
dedaf2b0
TH
5112 }
5113
e4a70e76 5114 qc->flags |= ATA_QCFLAG_ACTIVE;
dedaf2b0 5115 ap->qc_active |= 1 << qc->tag;
e4a70e76 5116
60f5d6ef
TH
5117 /*
5118 * We guarantee to LLDs that they will have at least one
f92a2636
TH
5119 * non-zero sg if the command is a data command.
5120 */
60f5d6ef
TH
5121 if (WARN_ON_ONCE(ata_is_data(prot) &&
5122 (!qc->sg || !qc->n_elem || !qc->nbytes)))
5123 goto sys_err;
f92a2636 5124
405e66b3 5125 if (ata_is_dma(prot) || (ata_is_pio(prot) &&
f92a2636 5126 (ap->flags & ATA_FLAG_PIO_DMA)))
001102d7 5127 if (ata_sg_setup(qc))
60f5d6ef 5128 goto sys_err;
1da177e4 5129
cf480626 5130 /* if device is sleeping, schedule reset and abort the link */
054a5fba 5131 if (unlikely(qc->dev->flags & ATA_DFLAG_SLEEPING)) {
cf480626 5132 link->eh_info.action |= ATA_EH_RESET;
054a5fba
TH
5133 ata_ehi_push_desc(&link->eh_info, "waking up from sleep");
5134 ata_link_abort(link);
5135 return;
5136 }
5137
1da177e4
LT
5138 ap->ops->qc_prep(qc);
5139
8e0e694a
TH
5140 qc->err_mask |= ap->ops->qc_issue(qc);
5141 if (unlikely(qc->err_mask))
5142 goto err;
5143 return;
1da177e4 5144
60f5d6ef 5145sys_err:
8e0e694a
TH
5146 qc->err_mask |= AC_ERR_SYSTEM;
5147err:
5148 ata_qc_complete(qc);
1da177e4
LT
5149}
5150
34bf2170
TH
5151/**
5152 * sata_scr_valid - test whether SCRs are accessible
936fd732 5153 * @link: ATA link to test SCR accessibility for
34bf2170 5154 *
936fd732 5155 * Test whether SCRs are accessible for @link.
34bf2170
TH
5156 *
5157 * LOCKING:
5158 * None.
5159 *
5160 * RETURNS:
5161 * 1 if SCRs are accessible, 0 otherwise.
5162 */
936fd732 5163int sata_scr_valid(struct ata_link *link)
34bf2170 5164{
936fd732
TH
5165 struct ata_port *ap = link->ap;
5166
a16abc0b 5167 return (ap->flags & ATA_FLAG_SATA) && ap->ops->scr_read;
34bf2170
TH
5168}
5169
5170/**
5171 * sata_scr_read - read SCR register of the specified port
936fd732 5172 * @link: ATA link to read SCR for
34bf2170
TH
5173 * @reg: SCR to read
5174 * @val: Place to store read value
5175 *
936fd732 5176 * Read SCR register @reg of @link into *@val. This function is
633273a3
TH
5177 * guaranteed to succeed if @link is ap->link, the cable type of
5178 * the port is SATA and the port implements ->scr_read.
34bf2170
TH
5179 *
5180 * LOCKING:
633273a3 5181 * None if @link is ap->link. Kernel thread context otherwise.
34bf2170
TH
5182 *
5183 * RETURNS:
5184 * 0 on success, negative errno on failure.
5185 */
936fd732 5186int sata_scr_read(struct ata_link *link, int reg, u32 *val)
34bf2170 5187{
633273a3 5188 if (ata_is_host_link(link)) {
633273a3 5189 if (sata_scr_valid(link))
82ef04fb 5190 return link->ap->ops->scr_read(link, reg, val);
633273a3
TH
5191 return -EOPNOTSUPP;
5192 }
5193
5194 return sata_pmp_scr_read(link, reg, val);
34bf2170
TH
5195}
5196
5197/**
5198 * sata_scr_write - write SCR register of the specified port
936fd732 5199 * @link: ATA link to write SCR for
34bf2170
TH
5200 * @reg: SCR to write
5201 * @val: value to write
5202 *
936fd732 5203 * Write @val to SCR register @reg of @link. This function is
633273a3
TH
5204 * guaranteed to succeed if @link is ap->link, the cable type of
5205 * the port is SATA and the port implements ->scr_read.
34bf2170
TH
5206 *
5207 * LOCKING:
633273a3 5208 * None if @link is ap->link. Kernel thread context otherwise.
34bf2170
TH
5209 *
5210 * RETURNS:
5211 * 0 on success, negative errno on failure.
5212 */
936fd732 5213int sata_scr_write(struct ata_link *link, int reg, u32 val)
34bf2170 5214{
633273a3 5215 if (ata_is_host_link(link)) {
633273a3 5216 if (sata_scr_valid(link))
82ef04fb 5217 return link->ap->ops->scr_write(link, reg, val);
633273a3
TH
5218 return -EOPNOTSUPP;
5219 }
936fd732 5220
633273a3 5221 return sata_pmp_scr_write(link, reg, val);
34bf2170
TH
5222}
5223
5224/**
5225 * sata_scr_write_flush - write SCR register of the specified port and flush
936fd732 5226 * @link: ATA link to write SCR for
34bf2170
TH
5227 * @reg: SCR to write
5228 * @val: value to write
5229 *
5230 * This function is identical to sata_scr_write() except that this
5231 * function performs flush after writing to the register.
5232 *
5233 * LOCKING:
633273a3 5234 * None if @link is ap->link. Kernel thread context otherwise.
34bf2170
TH
5235 *
5236 * RETURNS:
5237 * 0 on success, negative errno on failure.
5238 */
936fd732 5239int sata_scr_write_flush(struct ata_link *link, int reg, u32 val)
34bf2170 5240{
633273a3 5241 if (ata_is_host_link(link)) {
633273a3 5242 int rc;
da3dbb17 5243
633273a3 5244 if (sata_scr_valid(link)) {
82ef04fb 5245 rc = link->ap->ops->scr_write(link, reg, val);
633273a3 5246 if (rc == 0)
82ef04fb 5247 rc = link->ap->ops->scr_read(link, reg, &val);
633273a3
TH
5248 return rc;
5249 }
5250 return -EOPNOTSUPP;
34bf2170 5251 }
633273a3
TH
5252
5253 return sata_pmp_scr_write(link, reg, val);
34bf2170
TH
5254}
5255
5256/**
b1c72916 5257 * ata_phys_link_online - test whether the given link is online
936fd732 5258 * @link: ATA link to test
34bf2170 5259 *
936fd732
TH
5260 * Test whether @link is online. Note that this function returns
5261 * 0 if online status of @link cannot be obtained, so
5262 * ata_link_online(link) != !ata_link_offline(link).
34bf2170
TH
5263 *
5264 * LOCKING:
5265 * None.
5266 *
5267 * RETURNS:
b5b3fa38 5268 * True if the port online status is available and online.
34bf2170 5269 */
b1c72916 5270bool ata_phys_link_online(struct ata_link *link)
34bf2170
TH
5271{
5272 u32 sstatus;
5273
936fd732 5274 if (sata_scr_read(link, SCR_STATUS, &sstatus) == 0 &&
9913ff8a 5275 ata_sstatus_online(sstatus))
b5b3fa38
TH
5276 return true;
5277 return false;
34bf2170
TH
5278}
5279
5280/**
b1c72916 5281 * ata_phys_link_offline - test whether the given link is offline
936fd732 5282 * @link: ATA link to test
34bf2170 5283 *
936fd732
TH
5284 * Test whether @link is offline. Note that this function
5285 * returns 0 if offline status of @link cannot be obtained, so
5286 * ata_link_online(link) != !ata_link_offline(link).
34bf2170
TH
5287 *
5288 * LOCKING:
5289 * None.
5290 *
5291 * RETURNS:
b5b3fa38 5292 * True if the port offline status is available and offline.
34bf2170 5293 */
b1c72916 5294bool ata_phys_link_offline(struct ata_link *link)
34bf2170
TH
5295{
5296 u32 sstatus;
5297
936fd732 5298 if (sata_scr_read(link, SCR_STATUS, &sstatus) == 0 &&
9913ff8a 5299 !ata_sstatus_online(sstatus))
b5b3fa38
TH
5300 return true;
5301 return false;
34bf2170 5302}
0baab86b 5303
b1c72916
TH
5304/**
5305 * ata_link_online - test whether the given link is online
5306 * @link: ATA link to test
5307 *
5308 * Test whether @link is online. This is identical to
5309 * ata_phys_link_online() when there's no slave link. When
5310 * there's a slave link, this function should only be called on
5311 * the master link and will return true if any of M/S links is
5312 * online.
5313 *
5314 * LOCKING:
5315 * None.
5316 *
5317 * RETURNS:
5318 * True if the port online status is available and online.
5319 */
5320bool ata_link_online(struct ata_link *link)
5321{
5322 struct ata_link *slave = link->ap->slave_link;
5323
5324 WARN_ON(link == slave); /* shouldn't be called on slave link */
5325
5326 return ata_phys_link_online(link) ||
5327 (slave && ata_phys_link_online(slave));
5328}
5329
5330/**
5331 * ata_link_offline - test whether the given link is offline
5332 * @link: ATA link to test
5333 *
5334 * Test whether @link is offline. This is identical to
5335 * ata_phys_link_offline() when there's no slave link. When
5336 * there's a slave link, this function should only be called on
5337 * the master link and will return true if both M/S links are
5338 * offline.
5339 *
5340 * LOCKING:
5341 * None.
5342 *
5343 * RETURNS:
5344 * True if the port offline status is available and offline.
5345 */
5346bool ata_link_offline(struct ata_link *link)
5347{
5348 struct ata_link *slave = link->ap->slave_link;
5349
5350 WARN_ON(link == slave); /* shouldn't be called on slave link */
5351
5352 return ata_phys_link_offline(link) &&
5353 (!slave || ata_phys_link_offline(slave));
5354}
5355
6ffa01d8 5356#ifdef CONFIG_PM
bc6e7c4b
DW
5357static void ata_port_request_pm(struct ata_port *ap, pm_message_t mesg,
5358 unsigned int action, unsigned int ehi_flags,
5359 bool async)
500530f6 5360{
5ef41082 5361 struct ata_link *link;
500530f6 5362 unsigned long flags;
500530f6 5363
5ef41082
LM
5364 /* Previous resume operation might still be in
5365 * progress. Wait for PM_PENDING to clear.
5366 */
5367 if (ap->pflags & ATA_PFLAG_PM_PENDING) {
5368 ata_port_wait_eh(ap);
5369 WARN_ON(ap->pflags & ATA_PFLAG_PM_PENDING);
5370 }
500530f6 5371
5ef41082
LM
5372 /* request PM ops to EH */
5373 spin_lock_irqsave(ap->lock, flags);
500530f6 5374
5ef41082 5375 ap->pm_mesg = mesg;
5ef41082
LM
5376 ap->pflags |= ATA_PFLAG_PM_PENDING;
5377 ata_for_each_link(link, ap, HOST_FIRST) {
5378 link->eh_info.action |= action;
5379 link->eh_info.flags |= ehi_flags;
5380 }
500530f6 5381
5ef41082 5382 ata_port_schedule_eh(ap);
500530f6 5383
5ef41082 5384 spin_unlock_irqrestore(ap->lock, flags);
500530f6 5385
2fcbdcb4 5386 if (!async) {
5ef41082
LM
5387 ata_port_wait_eh(ap);
5388 WARN_ON(ap->pflags & ATA_PFLAG_PM_PENDING);
500530f6 5389 }
500530f6
TH
5390}
5391
bc6e7c4b
DW
5392/*
5393 * On some hardware, device fails to respond after spun down for suspend. As
5394 * the device won't be used before being resumed, we don't need to touch the
5395 * device. Ask EH to skip the usual stuff and proceed directly to suspend.
5396 *
5397 * http://thread.gmane.org/gmane.linux.ide/46764
5398 */
5399static const unsigned int ata_port_suspend_ehi = ATA_EHI_QUIET
5400 | ATA_EHI_NO_AUTOPSY
5401 | ATA_EHI_NO_RECOVERY;
5402
5403static void ata_port_suspend(struct ata_port *ap, pm_message_t mesg)
5ef41082 5404{
bc6e7c4b 5405 ata_port_request_pm(ap, mesg, 0, ata_port_suspend_ehi, false);
5ef41082
LM
5406}
5407
bc6e7c4b 5408static void ata_port_suspend_async(struct ata_port *ap, pm_message_t mesg)
2fcbdcb4 5409{
bc6e7c4b 5410 ata_port_request_pm(ap, mesg, 0, ata_port_suspend_ehi, true);
2fcbdcb4
DW
5411}
5412
bc6e7c4b 5413static int ata_port_pm_suspend(struct device *dev)
5ef41082 5414{
bc6e7c4b
DW
5415 struct ata_port *ap = to_ata_port(dev);
5416
5ef41082
LM
5417 if (pm_runtime_suspended(dev))
5418 return 0;
5419
bc6e7c4b
DW
5420 ata_port_suspend(ap, PMSG_SUSPEND);
5421 return 0;
33574d68
LM
5422}
5423
bc6e7c4b 5424static int ata_port_pm_freeze(struct device *dev)
33574d68 5425{
bc6e7c4b
DW
5426 struct ata_port *ap = to_ata_port(dev);
5427
33574d68 5428 if (pm_runtime_suspended(dev))
f5e6d0d0 5429 return 0;
33574d68 5430
bc6e7c4b
DW
5431 ata_port_suspend(ap, PMSG_FREEZE);
5432 return 0;
33574d68
LM
5433}
5434
bc6e7c4b 5435static int ata_port_pm_poweroff(struct device *dev)
33574d68 5436{
bc6e7c4b
DW
5437 ata_port_suspend(to_ata_port(dev), PMSG_HIBERNATE);
5438 return 0;
5ef41082
LM
5439}
5440
bc6e7c4b
DW
5441static const unsigned int ata_port_resume_ehi = ATA_EHI_NO_AUTOPSY
5442 | ATA_EHI_QUIET;
5ef41082 5443
bc6e7c4b
DW
5444static void ata_port_resume(struct ata_port *ap, pm_message_t mesg)
5445{
5446 ata_port_request_pm(ap, mesg, ATA_EH_RESET, ata_port_resume_ehi, false);
5ef41082
LM
5447}
5448
bc6e7c4b 5449static void ata_port_resume_async(struct ata_port *ap, pm_message_t mesg)
2fcbdcb4 5450{
bc6e7c4b 5451 ata_port_request_pm(ap, mesg, ATA_EH_RESET, ata_port_resume_ehi, true);
2fcbdcb4
DW
5452}
5453
bc6e7c4b 5454static int ata_port_pm_resume(struct device *dev)
e90b1e5a 5455{
200421a8 5456 ata_port_resume_async(to_ata_port(dev), PMSG_RESUME);
bc6e7c4b
DW
5457 pm_runtime_disable(dev);
5458 pm_runtime_set_active(dev);
5459 pm_runtime_enable(dev);
5460 return 0;
e90b1e5a
LM
5461}
5462
7e15e9be
AL
5463/*
5464 * For ODDs, the upper layer will poll for media change every few seconds,
5465 * which will make it enter and leave suspend state every few seconds. And
5466 * as each suspend will cause a hard/soft reset, the gain of runtime suspend
5467 * is very little and the ODD may malfunction after constantly being reset.
5468 * So the idle callback here will not proceed to suspend if a non-ZPODD capable
5469 * ODD is attached to the port.
5470 */
9ee4f393
LM
5471static int ata_port_runtime_idle(struct device *dev)
5472{
7e15e9be
AL
5473 struct ata_port *ap = to_ata_port(dev);
5474 struct ata_link *link;
5475 struct ata_device *adev;
5476
5477 ata_for_each_link(link, ap, HOST_FIRST) {
5478 ata_for_each_dev(adev, link, ENABLED)
5479 if (adev->class == ATA_DEV_ATAPI &&
5480 !zpodd_dev_enabled(adev))
5481 return -EBUSY;
5482 }
5483
45f0a85c 5484 return 0;
9ee4f393
LM
5485}
5486
a7ff60db
AL
5487static int ata_port_runtime_suspend(struct device *dev)
5488{
bc6e7c4b
DW
5489 ata_port_suspend(to_ata_port(dev), PMSG_AUTO_SUSPEND);
5490 return 0;
a7ff60db
AL
5491}
5492
5493static int ata_port_runtime_resume(struct device *dev)
5494{
bc6e7c4b
DW
5495 ata_port_resume(to_ata_port(dev), PMSG_AUTO_RESUME);
5496 return 0;
a7ff60db
AL
5497}
5498
5ef41082 5499static const struct dev_pm_ops ata_port_pm_ops = {
bc6e7c4b
DW
5500 .suspend = ata_port_pm_suspend,
5501 .resume = ata_port_pm_resume,
5502 .freeze = ata_port_pm_freeze,
5503 .thaw = ata_port_pm_resume,
5504 .poweroff = ata_port_pm_poweroff,
5505 .restore = ata_port_pm_resume,
9ee4f393 5506
a7ff60db
AL
5507 .runtime_suspend = ata_port_runtime_suspend,
5508 .runtime_resume = ata_port_runtime_resume,
9ee4f393 5509 .runtime_idle = ata_port_runtime_idle,
5ef41082
LM
5510};
5511
2fcbdcb4
DW
5512/* sas ports don't participate in pm runtime management of ata_ports,
5513 * and need to resume ata devices at the domain level, not the per-port
5514 * level. sas suspend/resume is async to allow parallel port recovery
5515 * since sas has multiple ata_port instances per Scsi_Host.
5516 */
bc6e7c4b 5517void ata_sas_port_suspend(struct ata_port *ap)
2fcbdcb4 5518{
bc6e7c4b 5519 ata_port_suspend_async(ap, PMSG_SUSPEND);
2fcbdcb4 5520}
bc6e7c4b 5521EXPORT_SYMBOL_GPL(ata_sas_port_suspend);
2fcbdcb4 5522
bc6e7c4b 5523void ata_sas_port_resume(struct ata_port *ap)
2fcbdcb4 5524{
bc6e7c4b 5525 ata_port_resume_async(ap, PMSG_RESUME);
2fcbdcb4 5526}
bc6e7c4b 5527EXPORT_SYMBOL_GPL(ata_sas_port_resume);
2fcbdcb4 5528
500530f6 5529/**
cca3974e
JG
5530 * ata_host_suspend - suspend host
5531 * @host: host to suspend
500530f6
TH
5532 * @mesg: PM message
5533 *
5ef41082 5534 * Suspend @host. Actual operation is performed by port suspend.
500530f6 5535 */
cca3974e 5536int ata_host_suspend(struct ata_host *host, pm_message_t mesg)
500530f6 5537{
5ef41082
LM
5538 host->dev->power.power_state = mesg;
5539 return 0;
500530f6
TH
5540}
5541
5542/**
cca3974e
JG
5543 * ata_host_resume - resume host
5544 * @host: host to resume
500530f6 5545 *
5ef41082 5546 * Resume @host. Actual operation is performed by port resume.
500530f6 5547 */
cca3974e 5548void ata_host_resume(struct ata_host *host)
500530f6 5549{
72ad6ec4 5550 host->dev->power.power_state = PMSG_ON;
500530f6 5551}
6ffa01d8 5552#endif
500530f6 5553
5ef41082
LM
5554struct device_type ata_port_type = {
5555 .name = "ata_port",
5556#ifdef CONFIG_PM
5557 .pm = &ata_port_pm_ops,
5558#endif
5559};
5560
3ef3b43d
TH
5561/**
5562 * ata_dev_init - Initialize an ata_device structure
5563 * @dev: Device structure to initialize
5564 *
5565 * Initialize @dev in preparation for probing.
5566 *
5567 * LOCKING:
5568 * Inherited from caller.
5569 */
5570void ata_dev_init(struct ata_device *dev)
5571{
b1c72916 5572 struct ata_link *link = ata_dev_phys_link(dev);
9af5c9c9 5573 struct ata_port *ap = link->ap;
72fa4b74
TH
5574 unsigned long flags;
5575
b1c72916 5576 /* SATA spd limit is bound to the attached device, reset together */
9af5c9c9
TH
5577 link->sata_spd_limit = link->hw_sata_spd_limit;
5578 link->sata_spd = 0;
5a04bf4b 5579
72fa4b74
TH
5580 /* High bits of dev->flags are used to record warm plug
5581 * requests which occur asynchronously. Synchronize using
cca3974e 5582 * host lock.
72fa4b74 5583 */
ba6a1308 5584 spin_lock_irqsave(ap->lock, flags);
72fa4b74 5585 dev->flags &= ~ATA_DFLAG_INIT_MASK;
3dcc323f 5586 dev->horkage = 0;
ba6a1308 5587 spin_unlock_irqrestore(ap->lock, flags);
3ef3b43d 5588
99cf610a
TH
5589 memset((void *)dev + ATA_DEVICE_CLEAR_BEGIN, 0,
5590 ATA_DEVICE_CLEAR_END - ATA_DEVICE_CLEAR_BEGIN);
3ef3b43d
TH
5591 dev->pio_mask = UINT_MAX;
5592 dev->mwdma_mask = UINT_MAX;
5593 dev->udma_mask = UINT_MAX;
5594}
5595
4fb37a25
TH
5596/**
5597 * ata_link_init - Initialize an ata_link structure
5598 * @ap: ATA port link is attached to
5599 * @link: Link structure to initialize
8989805d 5600 * @pmp: Port multiplier port number
4fb37a25
TH
5601 *
5602 * Initialize @link.
5603 *
5604 * LOCKING:
5605 * Kernel thread context (may sleep)
5606 */
fb7fd614 5607void ata_link_init(struct ata_port *ap, struct ata_link *link, int pmp)
4fb37a25
TH
5608{
5609 int i;
5610
5611 /* clear everything except for devices */
d9027470
GG
5612 memset((void *)link + ATA_LINK_CLEAR_BEGIN, 0,
5613 ATA_LINK_CLEAR_END - ATA_LINK_CLEAR_BEGIN);
4fb37a25
TH
5614
5615 link->ap = ap;
8989805d 5616 link->pmp = pmp;
4fb37a25
TH
5617 link->active_tag = ATA_TAG_POISON;
5618 link->hw_sata_spd_limit = UINT_MAX;
5619
5620 /* can't use iterator, ap isn't initialized yet */
5621 for (i = 0; i < ATA_MAX_DEVICES; i++) {
5622 struct ata_device *dev = &link->device[i];
5623
5624 dev->link = link;
5625 dev->devno = dev - link->device;
110f66d2
TH
5626#ifdef CONFIG_ATA_ACPI
5627 dev->gtf_filter = ata_acpi_gtf_filter;
5628#endif
4fb37a25
TH
5629 ata_dev_init(dev);
5630 }
5631}
5632
5633/**
5634 * sata_link_init_spd - Initialize link->sata_spd_limit
5635 * @link: Link to configure sata_spd_limit for
5636 *
5637 * Initialize @link->[hw_]sata_spd_limit to the currently
5638 * configured value.
5639 *
5640 * LOCKING:
5641 * Kernel thread context (may sleep).
5642 *
5643 * RETURNS:
5644 * 0 on success, -errno on failure.
5645 */
fb7fd614 5646int sata_link_init_spd(struct ata_link *link)
4fb37a25 5647{
33267325 5648 u8 spd;
4fb37a25
TH
5649 int rc;
5650
d127ea7b 5651 rc = sata_scr_read(link, SCR_CONTROL, &link->saved_scontrol);
4fb37a25
TH
5652 if (rc)
5653 return rc;
5654
d127ea7b 5655 spd = (link->saved_scontrol >> 4) & 0xf;
4fb37a25
TH
5656 if (spd)
5657 link->hw_sata_spd_limit &= (1 << spd) - 1;
5658
05944bdf 5659 ata_force_link_limits(link);
33267325 5660
4fb37a25
TH
5661 link->sata_spd_limit = link->hw_sata_spd_limit;
5662
5663 return 0;
5664}
5665
1da177e4 5666/**
f3187195
TH
5667 * ata_port_alloc - allocate and initialize basic ATA port resources
5668 * @host: ATA host this allocated port belongs to
1da177e4 5669 *
f3187195
TH
5670 * Allocate and initialize basic ATA port resources.
5671 *
5672 * RETURNS:
5673 * Allocate ATA port on success, NULL on failure.
0cba632b 5674 *
1da177e4 5675 * LOCKING:
f3187195 5676 * Inherited from calling layer (may sleep).
1da177e4 5677 */
f3187195 5678struct ata_port *ata_port_alloc(struct ata_host *host)
1da177e4 5679{
f3187195 5680 struct ata_port *ap;
1da177e4 5681
f3187195
TH
5682 DPRINTK("ENTER\n");
5683
5684 ap = kzalloc(sizeof(*ap), GFP_KERNEL);
5685 if (!ap)
5686 return NULL;
4fca377f 5687
7b3a24c5 5688 ap->pflags |= ATA_PFLAG_INITIALIZING | ATA_PFLAG_FROZEN;
cca3974e 5689 ap->lock = &host->lock;
f3187195 5690 ap->print_id = -1;
e628dc99 5691 ap->local_port_no = -1;
cca3974e 5692 ap->host = host;
f3187195 5693 ap->dev = host->dev;
bd5d825c
BP
5694
5695#if defined(ATA_VERBOSE_DEBUG)
5696 /* turn on all debugging levels */
5697 ap->msg_enable = 0x00FF;
5698#elif defined(ATA_DEBUG)
5699 ap->msg_enable = ATA_MSG_DRV | ATA_MSG_INFO | ATA_MSG_CTL | ATA_MSG_WARN | ATA_MSG_ERR;
88574551 5700#else
0dd4b21f 5701 ap->msg_enable = ATA_MSG_DRV | ATA_MSG_ERR | ATA_MSG_WARN;
bd5d825c 5702#endif
1da177e4 5703
ad72cf98 5704 mutex_init(&ap->scsi_scan_mutex);
65f27f38
DH
5705 INIT_DELAYED_WORK(&ap->hotplug_task, ata_scsi_hotplug);
5706 INIT_WORK(&ap->scsi_rescan_task, ata_scsi_dev_rescan);
a72ec4ce 5707 INIT_LIST_HEAD(&ap->eh_done_q);
c6cf9e99 5708 init_waitqueue_head(&ap->eh_wait_q);
45fabbb7 5709 init_completion(&ap->park_req_pending);
5ddf24c5
TH
5710 init_timer_deferrable(&ap->fastdrain_timer);
5711 ap->fastdrain_timer.function = ata_eh_fastdrain_timerfn;
5712 ap->fastdrain_timer.data = (unsigned long)ap;
1da177e4 5713
838df628 5714 ap->cbl = ATA_CBL_NONE;
838df628 5715
8989805d 5716 ata_link_init(ap, &ap->link, 0);
1da177e4
LT
5717
5718#ifdef ATA_IRQ_TRAP
5719 ap->stats.unhandled_irq = 1;
5720 ap->stats.idle_irq = 1;
5721#endif
270390e1
TH
5722 ata_sff_port_init(ap);
5723
1da177e4 5724 return ap;
1da177e4
LT
5725}
5726
f0d36efd
TH
5727static void ata_host_release(struct device *gendev, void *res)
5728{
5729 struct ata_host *host = dev_get_drvdata(gendev);
5730 int i;
5731
1aa506e4
TH
5732 for (i = 0; i < host->n_ports; i++) {
5733 struct ata_port *ap = host->ports[i];
5734
4911487a
TH
5735 if (!ap)
5736 continue;
5737
5738 if (ap->scsi_host)
1aa506e4
TH
5739 scsi_host_put(ap->scsi_host);
5740
633273a3 5741 kfree(ap->pmp_link);
b1c72916 5742 kfree(ap->slave_link);
4911487a 5743 kfree(ap);
1aa506e4
TH
5744 host->ports[i] = NULL;
5745 }
5746
1aa56cca 5747 dev_set_drvdata(gendev, NULL);
f0d36efd
TH
5748}
5749
f3187195
TH
5750/**
5751 * ata_host_alloc - allocate and init basic ATA host resources
5752 * @dev: generic device this host is associated with
5753 * @max_ports: maximum number of ATA ports associated with this host
5754 *
5755 * Allocate and initialize basic ATA host resources. LLD calls
5756 * this function to allocate a host, initializes it fully and
5757 * attaches it using ata_host_register().
5758 *
5759 * @max_ports ports are allocated and host->n_ports is
5760 * initialized to @max_ports. The caller is allowed to decrease
5761 * host->n_ports before calling ata_host_register(). The unused
5762 * ports will be automatically freed on registration.
5763 *
5764 * RETURNS:
5765 * Allocate ATA host on success, NULL on failure.
5766 *
5767 * LOCKING:
5768 * Inherited from calling layer (may sleep).
5769 */
5770struct ata_host *ata_host_alloc(struct device *dev, int max_ports)
5771{
5772 struct ata_host *host;
5773 size_t sz;
5774 int i;
5775
5776 DPRINTK("ENTER\n");
5777
5778 if (!devres_open_group(dev, NULL, GFP_KERNEL))
5779 return NULL;
5780
5781 /* alloc a container for our list of ATA ports (buses) */
5782 sz = sizeof(struct ata_host) + (max_ports + 1) * sizeof(void *);
5783 /* alloc a container for our list of ATA ports (buses) */
5784 host = devres_alloc(ata_host_release, sz, GFP_KERNEL);
5785 if (!host)
5786 goto err_out;
5787
5788 devres_add(dev, host);
5789 dev_set_drvdata(dev, host);
5790
5791 spin_lock_init(&host->lock);
c0c362b6 5792 mutex_init(&host->eh_mutex);
f3187195
TH
5793 host->dev = dev;
5794 host->n_ports = max_ports;
5795
5796 /* allocate ports bound to this host */
5797 for (i = 0; i < max_ports; i++) {
5798 struct ata_port *ap;
5799
5800 ap = ata_port_alloc(host);
5801 if (!ap)
5802 goto err_out;
5803
5804 ap->port_no = i;
5805 host->ports[i] = ap;
5806 }
5807
5808 devres_remove_group(dev, NULL);
5809 return host;
5810
5811 err_out:
5812 devres_release_group(dev, NULL);
5813 return NULL;
5814}
5815
f5cda257
TH
5816/**
5817 * ata_host_alloc_pinfo - alloc host and init with port_info array
5818 * @dev: generic device this host is associated with
5819 * @ppi: array of ATA port_info to initialize host with
5820 * @n_ports: number of ATA ports attached to this host
5821 *
5822 * Allocate ATA host and initialize with info from @ppi. If NULL
5823 * terminated, @ppi may contain fewer entries than @n_ports. The
5824 * last entry will be used for the remaining ports.
5825 *
5826 * RETURNS:
5827 * Allocate ATA host on success, NULL on failure.
5828 *
5829 * LOCKING:
5830 * Inherited from calling layer (may sleep).
5831 */
5832struct ata_host *ata_host_alloc_pinfo(struct device *dev,
5833 const struct ata_port_info * const * ppi,
5834 int n_ports)
5835{
5836 const struct ata_port_info *pi;
5837 struct ata_host *host;
5838 int i, j;
5839
5840 host = ata_host_alloc(dev, n_ports);
5841 if (!host)
5842 return NULL;
5843
5844 for (i = 0, j = 0, pi = NULL; i < host->n_ports; i++) {
5845 struct ata_port *ap = host->ports[i];
5846
5847 if (ppi[j])
5848 pi = ppi[j++];
5849
5850 ap->pio_mask = pi->pio_mask;
5851 ap->mwdma_mask = pi->mwdma_mask;
5852 ap->udma_mask = pi->udma_mask;
5853 ap->flags |= pi->flags;
0c88758b 5854 ap->link.flags |= pi->link_flags;
f5cda257
TH
5855 ap->ops = pi->port_ops;
5856
5857 if (!host->ops && (pi->port_ops != &ata_dummy_port_ops))
5858 host->ops = pi->port_ops;
f5cda257
TH
5859 }
5860
5861 return host;
5862}
5863
b1c72916
TH
5864/**
5865 * ata_slave_link_init - initialize slave link
5866 * @ap: port to initialize slave link for
5867 *
5868 * Create and initialize slave link for @ap. This enables slave
5869 * link handling on the port.
5870 *
5871 * In libata, a port contains links and a link contains devices.
5872 * There is single host link but if a PMP is attached to it,
5873 * there can be multiple fan-out links. On SATA, there's usually
5874 * a single device connected to a link but PATA and SATA
5875 * controllers emulating TF based interface can have two - master
5876 * and slave.
5877 *
5878 * However, there are a few controllers which don't fit into this
5879 * abstraction too well - SATA controllers which emulate TF
5880 * interface with both master and slave devices but also have
5881 * separate SCR register sets for each device. These controllers
5882 * need separate links for physical link handling
5883 * (e.g. onlineness, link speed) but should be treated like a
5884 * traditional M/S controller for everything else (e.g. command
5885 * issue, softreset).
5886 *
5887 * slave_link is libata's way of handling this class of
5888 * controllers without impacting core layer too much. For
5889 * anything other than physical link handling, the default host
5890 * link is used for both master and slave. For physical link
5891 * handling, separate @ap->slave_link is used. All dirty details
5892 * are implemented inside libata core layer. From LLD's POV, the
5893 * only difference is that prereset, hardreset and postreset are
5894 * called once more for the slave link, so the reset sequence
5895 * looks like the following.
5896 *
5897 * prereset(M) -> prereset(S) -> hardreset(M) -> hardreset(S) ->
5898 * softreset(M) -> postreset(M) -> postreset(S)
5899 *
5900 * Note that softreset is called only for the master. Softreset
5901 * resets both M/S by definition, so SRST on master should handle
5902 * both (the standard method will work just fine).
5903 *
5904 * LOCKING:
5905 * Should be called before host is registered.
5906 *
5907 * RETURNS:
5908 * 0 on success, -errno on failure.
5909 */
5910int ata_slave_link_init(struct ata_port *ap)
5911{
5912 struct ata_link *link;
5913
5914 WARN_ON(ap->slave_link);
5915 WARN_ON(ap->flags & ATA_FLAG_PMP);
5916
5917 link = kzalloc(sizeof(*link), GFP_KERNEL);
5918 if (!link)
5919 return -ENOMEM;
5920
5921 ata_link_init(ap, link, 1);
5922 ap->slave_link = link;
5923 return 0;
5924}
5925
32ebbc0c
TH
5926static void ata_host_stop(struct device *gendev, void *res)
5927{
5928 struct ata_host *host = dev_get_drvdata(gendev);
5929 int i;
5930
5931 WARN_ON(!(host->flags & ATA_HOST_STARTED));
5932
5933 for (i = 0; i < host->n_ports; i++) {
5934 struct ata_port *ap = host->ports[i];
5935
5936 if (ap->ops->port_stop)
5937 ap->ops->port_stop(ap);
5938 }
5939
5940 if (host->ops->host_stop)
5941 host->ops->host_stop(host);
5942}
5943
029cfd6b
TH
5944/**
5945 * ata_finalize_port_ops - finalize ata_port_operations
5946 * @ops: ata_port_operations to finalize
5947 *
5948 * An ata_port_operations can inherit from another ops and that
5949 * ops can again inherit from another. This can go on as many
5950 * times as necessary as long as there is no loop in the
5951 * inheritance chain.
5952 *
5953 * Ops tables are finalized when the host is started. NULL or
5954 * unspecified entries are inherited from the closet ancestor
5955 * which has the method and the entry is populated with it.
5956 * After finalization, the ops table directly points to all the
5957 * methods and ->inherits is no longer necessary and cleared.
5958 *
5959 * Using ATA_OP_NULL, inheriting ops can force a method to NULL.
5960 *
5961 * LOCKING:
5962 * None.
5963 */
5964static void ata_finalize_port_ops(struct ata_port_operations *ops)
5965{
2da67659 5966 static DEFINE_SPINLOCK(lock);
029cfd6b
TH
5967 const struct ata_port_operations *cur;
5968 void **begin = (void **)ops;
5969 void **end = (void **)&ops->inherits;
5970 void **pp;
5971
5972 if (!ops || !ops->inherits)
5973 return;
5974
5975 spin_lock(&lock);
5976
5977 for (cur = ops->inherits; cur; cur = cur->inherits) {
5978 void **inherit = (void **)cur;
5979
5980 for (pp = begin; pp < end; pp++, inherit++)
5981 if (!*pp)
5982 *pp = *inherit;
5983 }
5984
5985 for (pp = begin; pp < end; pp++)
5986 if (IS_ERR(*pp))
5987 *pp = NULL;
5988
5989 ops->inherits = NULL;
5990
5991 spin_unlock(&lock);
5992}
5993
ecef7253
TH
5994/**
5995 * ata_host_start - start and freeze ports of an ATA host
5996 * @host: ATA host to start ports for
5997 *
5998 * Start and then freeze ports of @host. Started status is
5999 * recorded in host->flags, so this function can be called
6000 * multiple times. Ports are guaranteed to get started only
f3187195
TH
6001 * once. If host->ops isn't initialized yet, its set to the
6002 * first non-dummy port ops.
ecef7253
TH
6003 *
6004 * LOCKING:
6005 * Inherited from calling layer (may sleep).
6006 *
6007 * RETURNS:
6008 * 0 if all ports are started successfully, -errno otherwise.
6009 */
6010int ata_host_start(struct ata_host *host)
6011{
32ebbc0c
TH
6012 int have_stop = 0;
6013 void *start_dr = NULL;
ecef7253
TH
6014 int i, rc;
6015
6016 if (host->flags & ATA_HOST_STARTED)
6017 return 0;
6018
029cfd6b
TH
6019 ata_finalize_port_ops(host->ops);
6020
ecef7253
TH
6021 for (i = 0; i < host->n_ports; i++) {
6022 struct ata_port *ap = host->ports[i];
6023
029cfd6b
TH
6024 ata_finalize_port_ops(ap->ops);
6025
f3187195
TH
6026 if (!host->ops && !ata_port_is_dummy(ap))
6027 host->ops = ap->ops;
6028
32ebbc0c
TH
6029 if (ap->ops->port_stop)
6030 have_stop = 1;
6031 }
6032
6033 if (host->ops->host_stop)
6034 have_stop = 1;
6035
6036 if (have_stop) {
6037 start_dr = devres_alloc(ata_host_stop, 0, GFP_KERNEL);
6038 if (!start_dr)
6039 return -ENOMEM;
6040 }
6041
6042 for (i = 0; i < host->n_ports; i++) {
6043 struct ata_port *ap = host->ports[i];
6044
ecef7253
TH
6045 if (ap->ops->port_start) {
6046 rc = ap->ops->port_start(ap);
6047 if (rc) {
0f9fe9b7 6048 if (rc != -ENODEV)
a44fec1f
JP
6049 dev_err(host->dev,
6050 "failed to start port %d (errno=%d)\n",
6051 i, rc);
ecef7253
TH
6052 goto err_out;
6053 }
6054 }
ecef7253
TH
6055 ata_eh_freeze_port(ap);
6056 }
6057
32ebbc0c
TH
6058 if (start_dr)
6059 devres_add(host->dev, start_dr);
ecef7253
TH
6060 host->flags |= ATA_HOST_STARTED;
6061 return 0;
6062
6063 err_out:
6064 while (--i >= 0) {
6065 struct ata_port *ap = host->ports[i];
6066
6067 if (ap->ops->port_stop)
6068 ap->ops->port_stop(ap);
6069 }
32ebbc0c 6070 devres_free(start_dr);
ecef7253
TH
6071 return rc;
6072}
6073
b03732f0 6074/**
8d8e7d13 6075 * ata_sas_host_init - Initialize a host struct for sas (ipr, libsas)
cca3974e
JG
6076 * @host: host to initialize
6077 * @dev: device host is attached to
cca3974e 6078 * @ops: port_ops
b03732f0 6079 *
b03732f0 6080 */
cca3974e 6081void ata_host_init(struct ata_host *host, struct device *dev,
8d8e7d13 6082 struct ata_port_operations *ops)
b03732f0 6083{
cca3974e 6084 spin_lock_init(&host->lock);
c0c362b6 6085 mutex_init(&host->eh_mutex);
cca3974e 6086 host->dev = dev;
cca3974e 6087 host->ops = ops;
b03732f0
BK
6088}
6089
9508a66f 6090void __ata_port_probe(struct ata_port *ap)
79318057 6091{
9508a66f
DW
6092 struct ata_eh_info *ehi = &ap->link.eh_info;
6093 unsigned long flags;
886ad09f 6094
9508a66f
DW
6095 /* kick EH for boot probing */
6096 spin_lock_irqsave(ap->lock, flags);
79318057 6097
9508a66f
DW
6098 ehi->probe_mask |= ATA_ALL_DEVICES;
6099 ehi->action |= ATA_EH_RESET;
6100 ehi->flags |= ATA_EHI_NO_AUTOPSY | ATA_EHI_QUIET;
79318057 6101
9508a66f
DW
6102 ap->pflags &= ~ATA_PFLAG_INITIALIZING;
6103 ap->pflags |= ATA_PFLAG_LOADING;
6104 ata_port_schedule_eh(ap);
79318057 6105
9508a66f
DW
6106 spin_unlock_irqrestore(ap->lock, flags);
6107}
79318057 6108
9508a66f
DW
6109int ata_port_probe(struct ata_port *ap)
6110{
6111 int rc = 0;
79318057 6112
9508a66f
DW
6113 if (ap->ops->error_handler) {
6114 __ata_port_probe(ap);
79318057
AV
6115 ata_port_wait_eh(ap);
6116 } else {
6117 DPRINTK("ata%u: bus probe begin\n", ap->print_id);
6118 rc = ata_bus_probe(ap);
6119 DPRINTK("ata%u: bus probe end\n", ap->print_id);
79318057 6120 }
238c9cf9
JB
6121 return rc;
6122}
6123
6124
6125static void async_port_probe(void *data, async_cookie_t cookie)
6126{
6127 struct ata_port *ap = data;
4fca377f 6128
238c9cf9
JB
6129 /*
6130 * If we're not allowed to scan this host in parallel,
6131 * we need to wait until all previous scans have completed
6132 * before going further.
6133 * Jeff Garzik says this is only within a controller, so we
6134 * don't need to wait for port 0, only for later ports.
6135 */
6136 if (!(ap->host->flags & ATA_HOST_PARALLEL_SCAN) && ap->port_no != 0)
6137 async_synchronize_cookie(cookie);
6138
6139 (void)ata_port_probe(ap);
f29d3b23
AV
6140
6141 /* in order to keep device order, we need to synchronize at this point */
6142 async_synchronize_cookie(cookie);
6143
6144 ata_scsi_scan_host(ap, 1);
79318057 6145}
238c9cf9 6146
f3187195
TH
6147/**
6148 * ata_host_register - register initialized ATA host
6149 * @host: ATA host to register
6150 * @sht: template for SCSI host
6151 *
6152 * Register initialized ATA host. @host is allocated using
6153 * ata_host_alloc() and fully initialized by LLD. This function
6154 * starts ports, registers @host with ATA and SCSI layers and
6155 * probe registered devices.
6156 *
6157 * LOCKING:
6158 * Inherited from calling layer (may sleep).
6159 *
6160 * RETURNS:
6161 * 0 on success, -errno otherwise.
6162 */
6163int ata_host_register(struct ata_host *host, struct scsi_host_template *sht)
6164{
6165 int i, rc;
6166
6167 /* host must have been started */
6168 if (!(host->flags & ATA_HOST_STARTED)) {
a44fec1f 6169 dev_err(host->dev, "BUG: trying to register unstarted host\n");
f3187195
TH
6170 WARN_ON(1);
6171 return -EINVAL;
6172 }
6173
6174 /* Blow away unused ports. This happens when LLD can't
6175 * determine the exact number of ports to allocate at
6176 * allocation time.
6177 */
6178 for (i = host->n_ports; host->ports[i]; i++)
6179 kfree(host->ports[i]);
6180
6181 /* give ports names and add SCSI hosts */
e628dc99 6182 for (i = 0; i < host->n_ports; i++) {
85d6725b 6183 host->ports[i]->print_id = atomic_inc_return(&ata_print_id);
e628dc99
DM
6184 host->ports[i]->local_port_no = i + 1;
6185 }
4fca377f 6186
d9027470
GG
6187 /* Create associated sysfs transport objects */
6188 for (i = 0; i < host->n_ports; i++) {
6189 rc = ata_tport_add(host->dev,host->ports[i]);
6190 if (rc) {
6191 goto err_tadd;
6192 }
6193 }
6194
f3187195
TH
6195 rc = ata_scsi_add_hosts(host, sht);
6196 if (rc)
d9027470 6197 goto err_tadd;
f3187195
TH
6198
6199 /* set cable, sata_spd_limit and report */
6200 for (i = 0; i < host->n_ports; i++) {
6201 struct ata_port *ap = host->ports[i];
f3187195
TH
6202 unsigned long xfer_mask;
6203
6204 /* set SATA cable type if still unset */
6205 if (ap->cbl == ATA_CBL_NONE && (ap->flags & ATA_FLAG_SATA))
6206 ap->cbl = ATA_CBL_SATA;
6207
6208 /* init sata_spd_limit to the current value */
4fb37a25 6209 sata_link_init_spd(&ap->link);
b1c72916
TH
6210 if (ap->slave_link)
6211 sata_link_init_spd(ap->slave_link);
f3187195 6212
cbcdd875 6213 /* print per-port info to dmesg */
f3187195
TH
6214 xfer_mask = ata_pack_xfermask(ap->pio_mask, ap->mwdma_mask,
6215 ap->udma_mask);
6216
abf6e8ed 6217 if (!ata_port_is_dummy(ap)) {
a9a79dfe
JP
6218 ata_port_info(ap, "%cATA max %s %s\n",
6219 (ap->flags & ATA_FLAG_SATA) ? 'S' : 'P',
6220 ata_mode_string(xfer_mask),
6221 ap->link.eh_info.desc);
abf6e8ed
TH
6222 ata_ehi_clear_desc(&ap->link.eh_info);
6223 } else
a9a79dfe 6224 ata_port_info(ap, "DUMMY\n");
f3187195
TH
6225 }
6226
f6005354 6227 /* perform each probe asynchronously */
f3187195
TH
6228 for (i = 0; i < host->n_ports; i++) {
6229 struct ata_port *ap = host->ports[i];
79318057 6230 async_schedule(async_port_probe, ap);
f3187195 6231 }
f3187195
TH
6232
6233 return 0;
d9027470
GG
6234
6235 err_tadd:
6236 while (--i >= 0) {
6237 ata_tport_delete(host->ports[i]);
6238 }
6239 return rc;
6240
f3187195
TH
6241}
6242
f5cda257
TH
6243/**
6244 * ata_host_activate - start host, request IRQ and register it
6245 * @host: target ATA host
6246 * @irq: IRQ to request
6247 * @irq_handler: irq_handler used when requesting IRQ
6248 * @irq_flags: irq_flags used when requesting IRQ
6249 * @sht: scsi_host_template to use when registering the host
6250 *
6251 * After allocating an ATA host and initializing it, most libata
6252 * LLDs perform three steps to activate the host - start host,
6253 * request IRQ and register it. This helper takes necessasry
6254 * arguments and performs the three steps in one go.
6255 *
3d46b2e2
PM
6256 * An invalid IRQ skips the IRQ registration and expects the host to
6257 * have set polling mode on the port. In this case, @irq_handler
6258 * should be NULL.
6259 *
f5cda257
TH
6260 * LOCKING:
6261 * Inherited from calling layer (may sleep).
6262 *
6263 * RETURNS:
6264 * 0 on success, -errno otherwise.
6265 */
6266int ata_host_activate(struct ata_host *host, int irq,
6267 irq_handler_t irq_handler, unsigned long irq_flags,
6268 struct scsi_host_template *sht)
6269{
cbcdd875 6270 int i, rc;
f5cda257
TH
6271
6272 rc = ata_host_start(host);
6273 if (rc)
6274 return rc;
6275
3d46b2e2
PM
6276 /* Special case for polling mode */
6277 if (!irq) {
6278 WARN_ON(irq_handler);
6279 return ata_host_register(host, sht);
6280 }
6281
f5cda257
TH
6282 rc = devm_request_irq(host->dev, irq, irq_handler, irq_flags,
6283 dev_driver_string(host->dev), host);
6284 if (rc)
6285 return rc;
6286
cbcdd875
TH
6287 for (i = 0; i < host->n_ports; i++)
6288 ata_port_desc(host->ports[i], "irq %d", irq);
4031826b 6289
f5cda257
TH
6290 rc = ata_host_register(host, sht);
6291 /* if failed, just free the IRQ and leave ports alone */
6292 if (rc)
6293 devm_free_irq(host->dev, irq, host);
6294
6295 return rc;
6296}
6297
720ba126
TH
6298/**
6299 * ata_port_detach - Detach ATA port in prepration of device removal
6300 * @ap: ATA port to be detached
6301 *
6302 * Detach all ATA devices and the associated SCSI devices of @ap;
6303 * then, remove the associated SCSI host. @ap is guaranteed to
6304 * be quiescent on return from this function.
6305 *
6306 * LOCKING:
6307 * Kernel thread context (may sleep).
6308 */
741b7763 6309static void ata_port_detach(struct ata_port *ap)
720ba126
TH
6310{
6311 unsigned long flags;
720ba126
TH
6312
6313 if (!ap->ops->error_handler)
c3cf30a9 6314 goto skip_eh;
720ba126
TH
6315
6316 /* tell EH we're leaving & flush EH */
ba6a1308 6317 spin_lock_irqsave(ap->lock, flags);
b51e9e5d 6318 ap->pflags |= ATA_PFLAG_UNLOADING;
ece180d1 6319 ata_port_schedule_eh(ap);
ba6a1308 6320 spin_unlock_irqrestore(ap->lock, flags);
720ba126 6321
ece180d1 6322 /* wait till EH commits suicide */
720ba126
TH
6323 ata_port_wait_eh(ap);
6324
ece180d1
TH
6325 /* it better be dead now */
6326 WARN_ON(!(ap->pflags & ATA_PFLAG_UNLOADED));
720ba126 6327
afe2c511 6328 cancel_delayed_work_sync(&ap->hotplug_task);
720ba126 6329
c3cf30a9 6330 skip_eh:
d9027470
GG
6331 if (ap->pmp_link) {
6332 int i;
6333 for (i = 0; i < SATA_PMP_MAX_PORTS; i++)
6334 ata_tlink_delete(&ap->pmp_link[i]);
6335 }
720ba126 6336 /* remove the associated SCSI host */
cca3974e 6337 scsi_remove_host(ap->scsi_host);
c5700766 6338 ata_tport_delete(ap);
720ba126
TH
6339}
6340
0529c159
TH
6341/**
6342 * ata_host_detach - Detach all ports of an ATA host
6343 * @host: Host to detach
6344 *
6345 * Detach all ports of @host.
6346 *
6347 * LOCKING:
6348 * Kernel thread context (may sleep).
6349 */
6350void ata_host_detach(struct ata_host *host)
6351{
6352 int i;
6353
6354 for (i = 0; i < host->n_ports; i++)
6355 ata_port_detach(host->ports[i]);
562f0c2d
TH
6356
6357 /* the host is dead now, dissociate ACPI */
6358 ata_acpi_dissociate(host);
0529c159
TH
6359}
6360
374b1873
JG
6361#ifdef CONFIG_PCI
6362
1da177e4
LT
6363/**
6364 * ata_pci_remove_one - PCI layer callback for device removal
6365 * @pdev: PCI device that was removed
6366 *
b878ca5d
TH
6367 * PCI layer indicates to libata via this hook that hot-unplug or
6368 * module unload event has occurred. Detach all ports. Resource
6369 * release is handled via devres.
1da177e4
LT
6370 *
6371 * LOCKING:
6372 * Inherited from PCI layer (may sleep).
6373 */
f0d36efd 6374void ata_pci_remove_one(struct pci_dev *pdev)
1da177e4 6375{
04a3f5b7 6376 struct ata_host *host = pci_get_drvdata(pdev);
1da177e4 6377
b878ca5d 6378 ata_host_detach(host);
1da177e4
LT
6379}
6380
6381/* move to PCI subsystem */
057ace5e 6382int pci_test_config_bits(struct pci_dev *pdev, const struct pci_bits *bits)
1da177e4
LT
6383{
6384 unsigned long tmp = 0;
6385
6386 switch (bits->width) {
6387 case 1: {
6388 u8 tmp8 = 0;
6389 pci_read_config_byte(pdev, bits->reg, &tmp8);
6390 tmp = tmp8;
6391 break;
6392 }
6393 case 2: {
6394 u16 tmp16 = 0;
6395 pci_read_config_word(pdev, bits->reg, &tmp16);
6396 tmp = tmp16;
6397 break;
6398 }
6399 case 4: {
6400 u32 tmp32 = 0;
6401 pci_read_config_dword(pdev, bits->reg, &tmp32);
6402 tmp = tmp32;
6403 break;
6404 }
6405
6406 default:
6407 return -EINVAL;
6408 }
6409
6410 tmp &= bits->mask;
6411
6412 return (tmp == bits->val) ? 1 : 0;
6413}
9b847548 6414
6ffa01d8 6415#ifdef CONFIG_PM
3c5100c1 6416void ata_pci_device_do_suspend(struct pci_dev *pdev, pm_message_t mesg)
9b847548
JA
6417{
6418 pci_save_state(pdev);
4c90d971 6419 pci_disable_device(pdev);
500530f6 6420
3a2d5b70 6421 if (mesg.event & PM_EVENT_SLEEP)
500530f6 6422 pci_set_power_state(pdev, PCI_D3hot);
9b847548
JA
6423}
6424
553c4aa6 6425int ata_pci_device_do_resume(struct pci_dev *pdev)
9b847548 6426{
553c4aa6
TH
6427 int rc;
6428
9b847548
JA
6429 pci_set_power_state(pdev, PCI_D0);
6430 pci_restore_state(pdev);
553c4aa6 6431
b878ca5d 6432 rc = pcim_enable_device(pdev);
553c4aa6 6433 if (rc) {
a44fec1f
JP
6434 dev_err(&pdev->dev,
6435 "failed to enable device after resume (%d)\n", rc);
553c4aa6
TH
6436 return rc;
6437 }
6438
9b847548 6439 pci_set_master(pdev);
553c4aa6 6440 return 0;
500530f6
TH
6441}
6442
3c5100c1 6443int ata_pci_device_suspend(struct pci_dev *pdev, pm_message_t mesg)
500530f6 6444{
04a3f5b7 6445 struct ata_host *host = pci_get_drvdata(pdev);
500530f6
TH
6446 int rc = 0;
6447
cca3974e 6448 rc = ata_host_suspend(host, mesg);
500530f6
TH
6449 if (rc)
6450 return rc;
6451
3c5100c1 6452 ata_pci_device_do_suspend(pdev, mesg);
500530f6
TH
6453
6454 return 0;
6455}
6456
6457int ata_pci_device_resume(struct pci_dev *pdev)
6458{
04a3f5b7 6459 struct ata_host *host = pci_get_drvdata(pdev);
553c4aa6 6460 int rc;
500530f6 6461
553c4aa6
TH
6462 rc = ata_pci_device_do_resume(pdev);
6463 if (rc == 0)
6464 ata_host_resume(host);
6465 return rc;
9b847548 6466}
6ffa01d8
TH
6467#endif /* CONFIG_PM */
6468
1da177e4
LT
6469#endif /* CONFIG_PCI */
6470
b7db04d9
BN
6471/**
6472 * ata_platform_remove_one - Platform layer callback for device removal
6473 * @pdev: Platform device that was removed
6474 *
6475 * Platform layer indicates to libata via this hook that hot-unplug or
6476 * module unload event has occurred. Detach all ports. Resource
6477 * release is handled via devres.
6478 *
6479 * LOCKING:
6480 * Inherited from platform layer (may sleep).
6481 */
6482int ata_platform_remove_one(struct platform_device *pdev)
6483{
6484 struct ata_host *host = platform_get_drvdata(pdev);
6485
6486 ata_host_detach(host);
6487
6488 return 0;
6489}
6490
33267325
TH
6491static int __init ata_parse_force_one(char **cur,
6492 struct ata_force_ent *force_ent,
6493 const char **reason)
6494{
6495 /* FIXME: Currently, there's no way to tag init const data and
6496 * using __initdata causes build failure on some versions of
6497 * gcc. Once __initdataconst is implemented, add const to the
6498 * following structure.
6499 */
6500 static struct ata_force_param force_tbl[] __initdata = {
6501 { "40c", .cbl = ATA_CBL_PATA40 },
6502 { "80c", .cbl = ATA_CBL_PATA80 },
6503 { "short40c", .cbl = ATA_CBL_PATA40_SHORT },
6504 { "unk", .cbl = ATA_CBL_PATA_UNK },
6505 { "ign", .cbl = ATA_CBL_PATA_IGN },
6506 { "sata", .cbl = ATA_CBL_SATA },
6507 { "1.5Gbps", .spd_limit = 1 },
6508 { "3.0Gbps", .spd_limit = 2 },
6509 { "noncq", .horkage_on = ATA_HORKAGE_NONCQ },
6510 { "ncq", .horkage_off = ATA_HORKAGE_NONCQ },
43c9c591 6511 { "dump_id", .horkage_on = ATA_HORKAGE_DUMP_ID },
33267325
TH
6512 { "pio0", .xfer_mask = 1 << (ATA_SHIFT_PIO + 0) },
6513 { "pio1", .xfer_mask = 1 << (ATA_SHIFT_PIO + 1) },
6514 { "pio2", .xfer_mask = 1 << (ATA_SHIFT_PIO + 2) },
6515 { "pio3", .xfer_mask = 1 << (ATA_SHIFT_PIO + 3) },
6516 { "pio4", .xfer_mask = 1 << (ATA_SHIFT_PIO + 4) },
6517 { "pio5", .xfer_mask = 1 << (ATA_SHIFT_PIO + 5) },
6518 { "pio6", .xfer_mask = 1 << (ATA_SHIFT_PIO + 6) },
6519 { "mwdma0", .xfer_mask = 1 << (ATA_SHIFT_MWDMA + 0) },
6520 { "mwdma1", .xfer_mask = 1 << (ATA_SHIFT_MWDMA + 1) },
6521 { "mwdma2", .xfer_mask = 1 << (ATA_SHIFT_MWDMA + 2) },
6522 { "mwdma3", .xfer_mask = 1 << (ATA_SHIFT_MWDMA + 3) },
6523 { "mwdma4", .xfer_mask = 1 << (ATA_SHIFT_MWDMA + 4) },
6524 { "udma0", .xfer_mask = 1 << (ATA_SHIFT_UDMA + 0) },
6525 { "udma16", .xfer_mask = 1 << (ATA_SHIFT_UDMA + 0) },
6526 { "udma/16", .xfer_mask = 1 << (ATA_SHIFT_UDMA + 0) },
6527 { "udma1", .xfer_mask = 1 << (ATA_SHIFT_UDMA + 1) },
6528 { "udma25", .xfer_mask = 1 << (ATA_SHIFT_UDMA + 1) },
6529 { "udma/25", .xfer_mask = 1 << (ATA_SHIFT_UDMA + 1) },
6530 { "udma2", .xfer_mask = 1 << (ATA_SHIFT_UDMA + 2) },
6531 { "udma33", .xfer_mask = 1 << (ATA_SHIFT_UDMA + 2) },
6532 { "udma/33", .xfer_mask = 1 << (ATA_SHIFT_UDMA + 2) },
6533 { "udma3", .xfer_mask = 1 << (ATA_SHIFT_UDMA + 3) },
6534 { "udma44", .xfer_mask = 1 << (ATA_SHIFT_UDMA + 3) },
6535 { "udma/44", .xfer_mask = 1 << (ATA_SHIFT_UDMA + 3) },
6536 { "udma4", .xfer_mask = 1 << (ATA_SHIFT_UDMA + 4) },
6537 { "udma66", .xfer_mask = 1 << (ATA_SHIFT_UDMA + 4) },
6538 { "udma/66", .xfer_mask = 1 << (ATA_SHIFT_UDMA + 4) },
6539 { "udma5", .xfer_mask = 1 << (ATA_SHIFT_UDMA + 5) },
6540 { "udma100", .xfer_mask = 1 << (ATA_SHIFT_UDMA + 5) },
6541 { "udma/100", .xfer_mask = 1 << (ATA_SHIFT_UDMA + 5) },
6542 { "udma6", .xfer_mask = 1 << (ATA_SHIFT_UDMA + 6) },
6543 { "udma133", .xfer_mask = 1 << (ATA_SHIFT_UDMA + 6) },
6544 { "udma/133", .xfer_mask = 1 << (ATA_SHIFT_UDMA + 6) },
6545 { "udma7", .xfer_mask = 1 << (ATA_SHIFT_UDMA + 7) },
05944bdf
TH
6546 { "nohrst", .lflags = ATA_LFLAG_NO_HRST },
6547 { "nosrst", .lflags = ATA_LFLAG_NO_SRST },
6548 { "norst", .lflags = ATA_LFLAG_NO_HRST | ATA_LFLAG_NO_SRST },
ca6d43b0 6549 { "rstonce", .lflags = ATA_LFLAG_RST_ONCE },
966fbe19 6550 { "atapi_dmadir", .horkage_on = ATA_HORKAGE_ATAPI_DMADIR },
b8bd6dc3 6551 { "disable", .horkage_on = ATA_HORKAGE_DISABLE },
33267325
TH
6552 };
6553 char *start = *cur, *p = *cur;
6554 char *id, *val, *endp;
6555 const struct ata_force_param *match_fp = NULL;
6556 int nr_matches = 0, i;
6557
6558 /* find where this param ends and update *cur */
6559 while (*p != '\0' && *p != ',')
6560 p++;
6561
6562 if (*p == '\0')
6563 *cur = p;
6564 else
6565 *cur = p + 1;
6566
6567 *p = '\0';
6568
6569 /* parse */
6570 p = strchr(start, ':');
6571 if (!p) {
6572 val = strstrip(start);
6573 goto parse_val;
6574 }
6575 *p = '\0';
6576
6577 id = strstrip(start);
6578 val = strstrip(p + 1);
6579
6580 /* parse id */
6581 p = strchr(id, '.');
6582 if (p) {
6583 *p++ = '\0';
6584 force_ent->device = simple_strtoul(p, &endp, 10);
6585 if (p == endp || *endp != '\0') {
6586 *reason = "invalid device";
6587 return -EINVAL;
6588 }
6589 }
6590
6591 force_ent->port = simple_strtoul(id, &endp, 10);
6592 if (p == endp || *endp != '\0') {
6593 *reason = "invalid port/link";
6594 return -EINVAL;
6595 }
6596
6597 parse_val:
6598 /* parse val, allow shortcuts so that both 1.5 and 1.5Gbps work */
6599 for (i = 0; i < ARRAY_SIZE(force_tbl); i++) {
6600 const struct ata_force_param *fp = &force_tbl[i];
6601
6602 if (strncasecmp(val, fp->name, strlen(val)))
6603 continue;
6604
6605 nr_matches++;
6606 match_fp = fp;
6607
6608 if (strcasecmp(val, fp->name) == 0) {
6609 nr_matches = 1;
6610 break;
6611 }
6612 }
6613
6614 if (!nr_matches) {
6615 *reason = "unknown value";
6616 return -EINVAL;
6617 }
6618 if (nr_matches > 1) {
6619 *reason = "ambigious value";
6620 return -EINVAL;
6621 }
6622
6623 force_ent->param = *match_fp;
6624
6625 return 0;
6626}
6627
6628static void __init ata_parse_force_param(void)
6629{
6630 int idx = 0, size = 1;
6631 int last_port = -1, last_device = -1;
6632 char *p, *cur, *next;
6633
6634 /* calculate maximum number of params and allocate force_tbl */
6635 for (p = ata_force_param_buf; *p; p++)
6636 if (*p == ',')
6637 size++;
6638
6639 ata_force_tbl = kzalloc(sizeof(ata_force_tbl[0]) * size, GFP_KERNEL);
6640 if (!ata_force_tbl) {
6641 printk(KERN_WARNING "ata: failed to extend force table, "
6642 "libata.force ignored\n");
6643 return;
6644 }
6645
6646 /* parse and populate the table */
6647 for (cur = ata_force_param_buf; *cur != '\0'; cur = next) {
6648 const char *reason = "";
6649 struct ata_force_ent te = { .port = -1, .device = -1 };
6650
6651 next = cur;
6652 if (ata_parse_force_one(&next, &te, &reason)) {
6653 printk(KERN_WARNING "ata: failed to parse force "
6654 "parameter \"%s\" (%s)\n",
6655 cur, reason);
6656 continue;
6657 }
6658
6659 if (te.port == -1) {
6660 te.port = last_port;
6661 te.device = last_device;
6662 }
6663
6664 ata_force_tbl[idx++] = te;
6665
6666 last_port = te.port;
6667 last_device = te.device;
6668 }
6669
6670 ata_force_tbl_size = idx;
6671}
1da177e4 6672
1da177e4
LT
6673static int __init ata_init(void)
6674{
d9027470 6675 int rc;
270390e1 6676
33267325
TH
6677 ata_parse_force_param();
6678
270390e1 6679 rc = ata_sff_init();
ad72cf98
TH
6680 if (rc) {
6681 kfree(ata_force_tbl);
6682 return rc;
6683 }
453b07ac 6684
d9027470
GG
6685 libata_transport_init();
6686 ata_scsi_transport_template = ata_attach_transport();
6687 if (!ata_scsi_transport_template) {
6688 ata_sff_exit();
6689 rc = -ENOMEM;
6690 goto err_out;
4fca377f 6691 }
d9027470 6692
1da177e4
LT
6693 printk(KERN_DEBUG "libata version " DRV_VERSION " loaded.\n");
6694 return 0;
d9027470
GG
6695
6696err_out:
6697 return rc;
1da177e4
LT
6698}
6699
6700static void __exit ata_exit(void)
6701{
d9027470
GG
6702 ata_release_transport(ata_scsi_transport_template);
6703 libata_transport_exit();
270390e1 6704 ata_sff_exit();
33267325 6705 kfree(ata_force_tbl);
1da177e4
LT
6706}
6707
a4625085 6708subsys_initcall(ata_init);
1da177e4
LT
6709module_exit(ata_exit);
6710
9990b6f3 6711static DEFINE_RATELIMIT_STATE(ratelimit, HZ / 5, 1);
67846b30
JG
6712
6713int ata_ratelimit(void)
6714{
9990b6f3 6715 return __ratelimit(&ratelimit);
67846b30
JG
6716}
6717
c0c362b6
TH
6718/**
6719 * ata_msleep - ATA EH owner aware msleep
6720 * @ap: ATA port to attribute the sleep to
6721 * @msecs: duration to sleep in milliseconds
6722 *
6723 * Sleeps @msecs. If the current task is owner of @ap's EH, the
6724 * ownership is released before going to sleep and reacquired
6725 * after the sleep is complete. IOW, other ports sharing the
6726 * @ap->host will be allowed to own the EH while this task is
6727 * sleeping.
6728 *
6729 * LOCKING:
6730 * Might sleep.
6731 */
97750ceb
TH
6732void ata_msleep(struct ata_port *ap, unsigned int msecs)
6733{
c0c362b6
TH
6734 bool owns_eh = ap && ap->host->eh_owner == current;
6735
6736 if (owns_eh)
6737 ata_eh_release(ap);
6738
97750ceb 6739 msleep(msecs);
c0c362b6
TH
6740
6741 if (owns_eh)
6742 ata_eh_acquire(ap);
97750ceb
TH
6743}
6744
c22daff4
TH
6745/**
6746 * ata_wait_register - wait until register value changes
97750ceb 6747 * @ap: ATA port to wait register for, can be NULL
c22daff4
TH
6748 * @reg: IO-mapped register
6749 * @mask: Mask to apply to read register value
6750 * @val: Wait condition
341c2c95
TH
6751 * @interval: polling interval in milliseconds
6752 * @timeout: timeout in milliseconds
c22daff4
TH
6753 *
6754 * Waiting for some bits of register to change is a common
6755 * operation for ATA controllers. This function reads 32bit LE
6756 * IO-mapped register @reg and tests for the following condition.
6757 *
6758 * (*@reg & mask) != val
6759 *
6760 * If the condition is met, it returns; otherwise, the process is
6761 * repeated after @interval_msec until timeout.
6762 *
6763 * LOCKING:
6764 * Kernel thread context (may sleep)
6765 *
6766 * RETURNS:
6767 * The final register value.
6768 */
97750ceb 6769u32 ata_wait_register(struct ata_port *ap, void __iomem *reg, u32 mask, u32 val,
341c2c95 6770 unsigned long interval, unsigned long timeout)
c22daff4 6771{
341c2c95 6772 unsigned long deadline;
c22daff4
TH
6773 u32 tmp;
6774
6775 tmp = ioread32(reg);
6776
6777 /* Calculate timeout _after_ the first read to make sure
6778 * preceding writes reach the controller before starting to
6779 * eat away the timeout.
6780 */
341c2c95 6781 deadline = ata_deadline(jiffies, timeout);
c22daff4 6782
341c2c95 6783 while ((tmp & mask) == val && time_before(jiffies, deadline)) {
97750ceb 6784 ata_msleep(ap, interval);
c22daff4
TH
6785 tmp = ioread32(reg);
6786 }
6787
6788 return tmp;
6789}
6790
dd5b06c4
TH
6791/*
6792 * Dummy port_ops
6793 */
182d7bba 6794static unsigned int ata_dummy_qc_issue(struct ata_queued_cmd *qc)
dd5b06c4 6795{
182d7bba 6796 return AC_ERR_SYSTEM;
dd5b06c4
TH
6797}
6798
182d7bba 6799static void ata_dummy_error_handler(struct ata_port *ap)
dd5b06c4 6800{
182d7bba 6801 /* truly dummy */
dd5b06c4
TH
6802}
6803
029cfd6b 6804struct ata_port_operations ata_dummy_port_ops = {
dd5b06c4
TH
6805 .qc_prep = ata_noop_qc_prep,
6806 .qc_issue = ata_dummy_qc_issue,
182d7bba 6807 .error_handler = ata_dummy_error_handler,
e4a9c373
DW
6808 .sched_eh = ata_std_sched_eh,
6809 .end_eh = ata_std_end_eh,
dd5b06c4
TH
6810};
6811
21b0ad4f
TH
6812const struct ata_port_info ata_dummy_port_info = {
6813 .port_ops = &ata_dummy_port_ops,
6814};
6815
a9a79dfe
JP
6816/*
6817 * Utility print functions
6818 */
6819int ata_port_printk(const struct ata_port *ap, const char *level,
6820 const char *fmt, ...)
6821{
6822 struct va_format vaf;
6823 va_list args;
6824 int r;
6825
6826 va_start(args, fmt);
6827
6828 vaf.fmt = fmt;
6829 vaf.va = &args;
6830
6831 r = printk("%sata%u: %pV", level, ap->print_id, &vaf);
6832
6833 va_end(args);
6834
6835 return r;
6836}
6837EXPORT_SYMBOL(ata_port_printk);
6838
6839int ata_link_printk(const struct ata_link *link, const char *level,
6840 const char *fmt, ...)
6841{
6842 struct va_format vaf;
6843 va_list args;
6844 int r;
6845
6846 va_start(args, fmt);
6847
6848 vaf.fmt = fmt;
6849 vaf.va = &args;
6850
6851 if (sata_pmp_attached(link->ap) || link->ap->slave_link)
6852 r = printk("%sata%u.%02u: %pV",
6853 level, link->ap->print_id, link->pmp, &vaf);
6854 else
6855 r = printk("%sata%u: %pV",
6856 level, link->ap->print_id, &vaf);
6857
6858 va_end(args);
6859
6860 return r;
6861}
6862EXPORT_SYMBOL(ata_link_printk);
6863
6864int ata_dev_printk(const struct ata_device *dev, const char *level,
6865 const char *fmt, ...)
6866{
6867 struct va_format vaf;
6868 va_list args;
6869 int r;
6870
6871 va_start(args, fmt);
6872
6873 vaf.fmt = fmt;
6874 vaf.va = &args;
6875
6876 r = printk("%sata%u.%02u: %pV",
6877 level, dev->link->ap->print_id, dev->link->pmp + dev->devno,
6878 &vaf);
6879
6880 va_end(args);
6881
6882 return r;
6883}
6884EXPORT_SYMBOL(ata_dev_printk);
6885
06296a1e
JP
6886void ata_print_version(const struct device *dev, const char *version)
6887{
6888 dev_printk(KERN_DEBUG, dev, "version %s\n", version);
6889}
6890EXPORT_SYMBOL(ata_print_version);
6891
1da177e4
LT
6892/*
6893 * libata is essentially a library of internal helper functions for
6894 * low-level ATA host controller drivers. As such, the API/ABI is
6895 * likely to change as new drivers are added and updated.
6896 * Do not depend on ABI/API stability.
6897 */
e9c83914
TH
6898EXPORT_SYMBOL_GPL(sata_deb_timing_normal);
6899EXPORT_SYMBOL_GPL(sata_deb_timing_hotplug);
6900EXPORT_SYMBOL_GPL(sata_deb_timing_long);
029cfd6b
TH
6901EXPORT_SYMBOL_GPL(ata_base_port_ops);
6902EXPORT_SYMBOL_GPL(sata_port_ops);
dd5b06c4 6903EXPORT_SYMBOL_GPL(ata_dummy_port_ops);
21b0ad4f 6904EXPORT_SYMBOL_GPL(ata_dummy_port_info);
1eca4365
TH
6905EXPORT_SYMBOL_GPL(ata_link_next);
6906EXPORT_SYMBOL_GPL(ata_dev_next);
1da177e4 6907EXPORT_SYMBOL_GPL(ata_std_bios_param);
d8d9129e 6908EXPORT_SYMBOL_GPL(ata_scsi_unlock_native_capacity);
cca3974e 6909EXPORT_SYMBOL_GPL(ata_host_init);
f3187195 6910EXPORT_SYMBOL_GPL(ata_host_alloc);
f5cda257 6911EXPORT_SYMBOL_GPL(ata_host_alloc_pinfo);
b1c72916 6912EXPORT_SYMBOL_GPL(ata_slave_link_init);
ecef7253 6913EXPORT_SYMBOL_GPL(ata_host_start);
f3187195 6914EXPORT_SYMBOL_GPL(ata_host_register);
f5cda257 6915EXPORT_SYMBOL_GPL(ata_host_activate);
0529c159 6916EXPORT_SYMBOL_GPL(ata_host_detach);
1da177e4 6917EXPORT_SYMBOL_GPL(ata_sg_init);
f686bcb8 6918EXPORT_SYMBOL_GPL(ata_qc_complete);
dedaf2b0 6919EXPORT_SYMBOL_GPL(ata_qc_complete_multiple);
436d34b3 6920EXPORT_SYMBOL_GPL(atapi_cmd_type);
1da177e4
LT
6921EXPORT_SYMBOL_GPL(ata_tf_to_fis);
6922EXPORT_SYMBOL_GPL(ata_tf_from_fis);
6357357c
TH
6923EXPORT_SYMBOL_GPL(ata_pack_xfermask);
6924EXPORT_SYMBOL_GPL(ata_unpack_xfermask);
6925EXPORT_SYMBOL_GPL(ata_xfer_mask2mode);
6926EXPORT_SYMBOL_GPL(ata_xfer_mode2mask);
6927EXPORT_SYMBOL_GPL(ata_xfer_mode2shift);
6928EXPORT_SYMBOL_GPL(ata_mode_string);
6929EXPORT_SYMBOL_GPL(ata_id_xfermask);
04351821 6930EXPORT_SYMBOL_GPL(ata_do_set_mode);
31cc23b3 6931EXPORT_SYMBOL_GPL(ata_std_qc_defer);
e46834cd 6932EXPORT_SYMBOL_GPL(ata_noop_qc_prep);
10305f0f 6933EXPORT_SYMBOL_GPL(ata_dev_disable);
3c567b7d 6934EXPORT_SYMBOL_GPL(sata_set_spd);
aa2731ad 6935EXPORT_SYMBOL_GPL(ata_wait_after_reset);
936fd732
TH
6936EXPORT_SYMBOL_GPL(sata_link_debounce);
6937EXPORT_SYMBOL_GPL(sata_link_resume);
1152b261 6938EXPORT_SYMBOL_GPL(sata_link_scr_lpm);
0aa1113d 6939EXPORT_SYMBOL_GPL(ata_std_prereset);
cc0680a5 6940EXPORT_SYMBOL_GPL(sata_link_hardreset);
57c9efdf 6941EXPORT_SYMBOL_GPL(sata_std_hardreset);
203c75b8 6942EXPORT_SYMBOL_GPL(ata_std_postreset);
2e9edbf8
JG
6943EXPORT_SYMBOL_GPL(ata_dev_classify);
6944EXPORT_SYMBOL_GPL(ata_dev_pair);
67846b30 6945EXPORT_SYMBOL_GPL(ata_ratelimit);
97750ceb 6946EXPORT_SYMBOL_GPL(ata_msleep);
c22daff4 6947EXPORT_SYMBOL_GPL(ata_wait_register);
1da177e4 6948EXPORT_SYMBOL_GPL(ata_scsi_queuecmd);
1da177e4 6949EXPORT_SYMBOL_GPL(ata_scsi_slave_config);
83c47bcb 6950EXPORT_SYMBOL_GPL(ata_scsi_slave_destroy);
a6e6ce8e 6951EXPORT_SYMBOL_GPL(ata_scsi_change_queue_depth);
f6e67035 6952EXPORT_SYMBOL_GPL(__ata_change_queue_depth);
34bf2170
TH
6953EXPORT_SYMBOL_GPL(sata_scr_valid);
6954EXPORT_SYMBOL_GPL(sata_scr_read);
6955EXPORT_SYMBOL_GPL(sata_scr_write);
6956EXPORT_SYMBOL_GPL(sata_scr_write_flush);
936fd732
TH
6957EXPORT_SYMBOL_GPL(ata_link_online);
6958EXPORT_SYMBOL_GPL(ata_link_offline);
6ffa01d8 6959#ifdef CONFIG_PM
cca3974e
JG
6960EXPORT_SYMBOL_GPL(ata_host_suspend);
6961EXPORT_SYMBOL_GPL(ata_host_resume);
6ffa01d8 6962#endif /* CONFIG_PM */
6a62a04d
TH
6963EXPORT_SYMBOL_GPL(ata_id_string);
6964EXPORT_SYMBOL_GPL(ata_id_c_string);
963e4975 6965EXPORT_SYMBOL_GPL(ata_do_dev_read_id);
1da177e4
LT
6966EXPORT_SYMBOL_GPL(ata_scsi_simulate);
6967
1bc4ccff 6968EXPORT_SYMBOL_GPL(ata_pio_need_iordy);
6357357c 6969EXPORT_SYMBOL_GPL(ata_timing_find_mode);
452503f9
AC
6970EXPORT_SYMBOL_GPL(ata_timing_compute);
6971EXPORT_SYMBOL_GPL(ata_timing_merge);
a0f79b92 6972EXPORT_SYMBOL_GPL(ata_timing_cycle2mode);
452503f9 6973
1da177e4
LT
6974#ifdef CONFIG_PCI
6975EXPORT_SYMBOL_GPL(pci_test_config_bits);
1da177e4 6976EXPORT_SYMBOL_GPL(ata_pci_remove_one);
6ffa01d8 6977#ifdef CONFIG_PM
500530f6
TH
6978EXPORT_SYMBOL_GPL(ata_pci_device_do_suspend);
6979EXPORT_SYMBOL_GPL(ata_pci_device_do_resume);
9b847548
JA
6980EXPORT_SYMBOL_GPL(ata_pci_device_suspend);
6981EXPORT_SYMBOL_GPL(ata_pci_device_resume);
6ffa01d8 6982#endif /* CONFIG_PM */
1da177e4 6983#endif /* CONFIG_PCI */
9b847548 6984
b7db04d9
BN
6985EXPORT_SYMBOL_GPL(ata_platform_remove_one);
6986
b64bbc39
TH
6987EXPORT_SYMBOL_GPL(__ata_ehi_push_desc);
6988EXPORT_SYMBOL_GPL(ata_ehi_push_desc);
6989EXPORT_SYMBOL_GPL(ata_ehi_clear_desc);
cbcdd875
TH
6990EXPORT_SYMBOL_GPL(ata_port_desc);
6991#ifdef CONFIG_PCI
6992EXPORT_SYMBOL_GPL(ata_port_pbar_desc);
6993#endif /* CONFIG_PCI */
7b70fc03 6994EXPORT_SYMBOL_GPL(ata_port_schedule_eh);
dbd82616 6995EXPORT_SYMBOL_GPL(ata_link_abort);
7b70fc03 6996EXPORT_SYMBOL_GPL(ata_port_abort);
e3180499 6997EXPORT_SYMBOL_GPL(ata_port_freeze);
7d77b247 6998EXPORT_SYMBOL_GPL(sata_async_notification);
e3180499
TH
6999EXPORT_SYMBOL_GPL(ata_eh_freeze_port);
7000EXPORT_SYMBOL_GPL(ata_eh_thaw_port);
ece1d636
TH
7001EXPORT_SYMBOL_GPL(ata_eh_qc_complete);
7002EXPORT_SYMBOL_GPL(ata_eh_qc_retry);
10acf3b0 7003EXPORT_SYMBOL_GPL(ata_eh_analyze_ncq_error);
022bdb07 7004EXPORT_SYMBOL_GPL(ata_do_eh);
a1efdaba 7005EXPORT_SYMBOL_GPL(ata_std_error_handler);
be0d18df
AC
7006
7007EXPORT_SYMBOL_GPL(ata_cable_40wire);
7008EXPORT_SYMBOL_GPL(ata_cable_80wire);
7009EXPORT_SYMBOL_GPL(ata_cable_unknown);
c88f90c3 7010EXPORT_SYMBOL_GPL(ata_cable_ignore);
be0d18df 7011EXPORT_SYMBOL_GPL(ata_cable_sata);