]> git.proxmox.com Git - mirror_ubuntu-artful-kernel.git/blame - drivers/ata/pata_cs5535.c
x86/cpu: Make alternative_msr_write work for 32-bit code
[mirror_ubuntu-artful-kernel.git] / drivers / ata / pata_cs5535.c
CommitLineData
669a5db4
JG
1/*
2 * pata-cs5535.c - CS5535 PATA for new ATA layer
3 * (C) 2005-2006 Red Hat Inc
ab771630 4 * Alan Cox <alan@lxorguk.ukuu.org.uk>
669a5db4
JG
5 *
6 * based upon cs5535.c from AMD <Jens.Altmann@amd.com> as cleaned up and
d914e5b7 7 * made readable and Linux style by Wolfgang Zuleger <wolfgang.zuleger@gmx.de>
669a5db4
JG
8 * and Alexander Kiausch <alex.kiausch@t-online.de>
9 *
10 * This program is free software; you can redistribute it and/or modify
11 * it under the terms of the GNU General Public License version 2 as
12 * published by the Free Software Foundation.
13 *
14 * This program is distributed in the hope that it will be useful,
15 * but WITHOUT ANY WARRANTY; without even the implied warranty of
16 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
17 * GNU General Public License for more details.
18 *
19 * You should have received a copy of the GNU General Public License
20 * along with this program; if not, write to the Free Software
21 * Foundation, Inc., 59 Temple Place, Suite 330, Boston, MA 02111-1307 USA
22 *
23 * Loosely based on the piix & svwks drivers.
24 *
25 * Documentation:
26 * Available from AMD web site.
27 * TODO
3a4fa0a2 28 * Review errata to see if serializing is necessary
669a5db4
JG
29 */
30
31#include <linux/kernel.h>
32#include <linux/module.h>
33#include <linux/pci.h>
669a5db4
JG
34#include <linux/blkdev.h>
35#include <linux/delay.h>
36#include <scsi/scsi_host.h>
37#include <linux/libata.h>
38#include <asm/msr.h>
39
e9f7cd51 40#define DRV_NAME "pata_cs5535"
8bc3fc47 41#define DRV_VERSION "0.2.12"
669a5db4
JG
42
43/*
44 * The Geode (Aka Athlon GX now) uses an internal MSR based
45 * bus system for control. Demented but there you go.
46 */
47
48#define MSR_ATAC_BASE 0x51300000
49#define ATAC_GLD_MSR_CAP (MSR_ATAC_BASE+0)
50#define ATAC_GLD_MSR_CONFIG (MSR_ATAC_BASE+0x01)
51#define ATAC_GLD_MSR_SMI (MSR_ATAC_BASE+0x02)
52#define ATAC_GLD_MSR_ERROR (MSR_ATAC_BASE+0x03)
53#define ATAC_GLD_MSR_PM (MSR_ATAC_BASE+0x04)
54#define ATAC_GLD_MSR_DIAG (MSR_ATAC_BASE+0x05)
55#define ATAC_IO_BAR (MSR_ATAC_BASE+0x08)
56#define ATAC_RESET (MSR_ATAC_BASE+0x10)
57#define ATAC_CH0D0_PIO (MSR_ATAC_BASE+0x20)
58#define ATAC_CH0D0_DMA (MSR_ATAC_BASE+0x21)
59#define ATAC_CH0D1_PIO (MSR_ATAC_BASE+0x22)
60#define ATAC_CH0D1_DMA (MSR_ATAC_BASE+0x23)
61#define ATAC_PCI_ABRTERR (MSR_ATAC_BASE+0x24)
62
63#define ATAC_BM0_CMD_PRIM 0x00
64#define ATAC_BM0_STS_PRIM 0x02
65#define ATAC_BM0_PRD 0x04
66
67#define CS5535_CABLE_DETECT 0x48
68
669a5db4 69/**
eb4a2c7f 70 * cs5535_cable_detect - detect cable type
669a5db4
JG
71 * @ap: Port to detect on
72 *
73 * Perform cable detection for ATA66 capable cable. Return a libata
74 * cable type.
75 */
76
eb4a2c7f 77static int cs5535_cable_detect(struct ata_port *ap)
669a5db4
JG
78{
79 u8 cable;
80 struct pci_dev *pdev = to_pci_dev(ap->host->dev);
81
82 pci_read_config_byte(pdev, CS5535_CABLE_DETECT, &cable);
83 if (cable & 1)
eb4a2c7f 84 return ATA_CBL_PATA80;
669a5db4 85 else
eb4a2c7f 86 return ATA_CBL_PATA40;
669a5db4
JG
87}
88
89/**
90 * cs5535_set_piomode - PIO setup
91 * @ap: ATA interface
92 * @adev: device on the interface
93 *
94 * Set our PIO requirements. The CS5535 is pretty clean about all this
95 */
96
97static void cs5535_set_piomode(struct ata_port *ap, struct ata_device *adev)
98{
99 static const u16 pio_timings[5] = {
8ebf4738 100 0xF7F4, 0xF173, 0x8141, 0x5131, 0x1131
669a5db4
JG
101 };
102 static const u16 pio_cmd_timings[5] = {
103 0xF7F4, 0x53F3, 0x13F1, 0x5131, 0x1131
104 };
105 u32 reg, dummy;
106 struct ata_device *pair = ata_dev_pair(adev);
107
108 int mode = adev->pio_mode - XFER_PIO_0;
109 int cmdmode = mode;
110
111 /* Command timing has to be for the lowest of the pair of devices */
112 if (pair) {
113 int pairmode = pair->pio_mode - XFER_PIO_0;
114 cmdmode = min(mode, pairmode);
115 /* Write the other drive timing register if it changed */
116 if (cmdmode < pairmode)
117 wrmsr(ATAC_CH0D0_PIO + 2 * pair->devno,
118 pio_cmd_timings[cmdmode] << 16 | pio_timings[pairmode], 0);
119 }
120 /* Write the drive timing register */
121 wrmsr(ATAC_CH0D0_PIO + 2 * adev->devno,
122 pio_cmd_timings[cmdmode] << 16 | pio_timings[mode], 0);
123
124 /* Set the PIO "format 1" bit in the DMA timing register */
125 rdmsr(ATAC_CH0D0_DMA + 2 * adev->devno, reg, dummy);
126 wrmsr(ATAC_CH0D0_DMA + 2 * adev->devno, reg | 0x80000000UL, 0);
127}
128
129/**
130 * cs5535_set_dmamode - DMA timing setup
131 * @ap: ATA interface
132 * @adev: Device being configured
133 *
134 */
135
136static void cs5535_set_dmamode(struct ata_port *ap, struct ata_device *adev)
137{
138 static const u32 udma_timings[5] = {
139 0x7F7436A1, 0x7F733481, 0x7F723261, 0x7F713161, 0x7F703061
140 };
141 static const u32 mwdma_timings[3] = {
142 0x7F0FFFF3, 0x7F035352, 0x7F024241
143 };
144 u32 reg, dummy;
145 int mode = adev->dma_mode;
146
147 rdmsr(ATAC_CH0D0_DMA + 2 * adev->devno, reg, dummy);
148 reg &= 0x80000000UL;
149 if (mode >= XFER_UDMA_0)
150 reg |= udma_timings[mode - XFER_UDMA_0];
151 else
152 reg |= mwdma_timings[mode - XFER_MW_DMA_0];
153 wrmsr(ATAC_CH0D0_DMA + 2 * adev->devno, reg, 0);
154}
155
156static struct scsi_host_template cs5535_sht = {
68d1d07b 157 ATA_BMDMA_SHT(DRV_NAME),
669a5db4
JG
158};
159
160static struct ata_port_operations cs5535_port_ops = {
029cfd6b
TH
161 .inherits = &ata_bmdma_port_ops,
162 .cable_detect = cs5535_cable_detect,
669a5db4
JG
163 .set_piomode = cs5535_set_piomode,
164 .set_dmamode = cs5535_set_dmamode,
669a5db4
JG
165};
166
167/**
168 * cs5535_init_one - Initialise a CS5530
169 * @dev: PCI device
170 * @id: Entry in match table
171 *
172 * Install a driver for the newly found CS5530 companion chip. Most of
173 * this is just housekeeping. We have to set the chip up correctly and
174 * turn off various bits of emulation magic.
175 */
176
177static int cs5535_init_one(struct pci_dev *dev, const struct pci_device_id *id)
178{
1626aeb8 179 static const struct ata_port_info info = {
1d2808fd 180 .flags = ATA_FLAG_SLAVE_POSS,
14bdef98
EIB
181 .pio_mask = ATA_PIO4,
182 .mwdma_mask = ATA_MWDMA2,
bf6263a8 183 .udma_mask = ATA_UDMA4,
669a5db4
JG
184 .port_ops = &cs5535_port_ops
185 };
1626aeb8 186 const struct ata_port_info *ppi[] = { &info, &ata_dummy_port_info };
669a5db4 187
1c5afdf7 188 return ata_pci_bmdma_init_one(dev, ppi, &cs5535_sht, NULL, 0);
669a5db4
JG
189}
190
2d2744fc 191static const struct pci_device_id cs5535[] = {
02cb009b
OS
192 { PCI_VDEVICE(NS, PCI_DEVICE_ID_NS_CS5535_IDE), },
193 { PCI_VDEVICE(AMD, PCI_DEVICE_ID_AMD_CS5535_IDE), },
2d2744fc
JG
194
195 { },
669a5db4
JG
196};
197
198static struct pci_driver cs5535_pci_driver = {
199 .name = DRV_NAME,
200 .id_table = cs5535,
201 .probe = cs5535_init_one,
3ac551a6 202 .remove = ata_pci_remove_one,
58eb8cd5 203#ifdef CONFIG_PM_SLEEP
30ced0f0
AC
204 .suspend = ata_pci_device_suspend,
205 .resume = ata_pci_device_resume,
438ac6d5 206#endif
669a5db4
JG
207};
208
2fc75da0 209module_pci_driver(cs5535_pci_driver);
669a5db4 210
669a5db4 211MODULE_AUTHOR("Alan Cox, Jens Altmann, Wolfgan Zuleger, Alexander Kiausch");
e9f7cd51 212MODULE_DESCRIPTION("low-level driver for the NS/AMD 5535");
669a5db4
JG
213MODULE_LICENSE("GPL");
214MODULE_DEVICE_TABLE(pci, cs5535);
215MODULE_VERSION(DRV_VERSION);