]> git.proxmox.com Git - mirror_ubuntu-eoan-kernel.git/blame - drivers/ata/pata_hpt37x.c
pata_hpt366: remove redundant code
[mirror_ubuntu-eoan-kernel.git] / drivers / ata / pata_hpt37x.c
CommitLineData
669a5db4
JG
1/*
2 * Libata driver for the highpoint 37x and 30x UDMA66 ATA controllers.
3 *
4 * This driver is heavily based upon:
5 *
6 * linux/drivers/ide/pci/hpt366.c Version 0.36 April 25, 2003
7 *
8 * Copyright (C) 1999-2003 Andre Hedrick <andre@linux-ide.org>
9 * Portions Copyright (C) 2001 Sun Microsystems, Inc.
10 * Portions Copyright (C) 2003 Red Hat Inc
265b7215 11 * Portions Copyright (C) 2005-2009 MontaVista Software, Inc.
669a5db4
JG
12 *
13 * TODO
d44a65f7 14 * Look into engine reset on timeout errors. Should not be required.
669a5db4
JG
15 */
16
17#include <linux/kernel.h>
18#include <linux/module.h>
19#include <linux/pci.h>
20#include <linux/init.h>
21#include <linux/blkdev.h>
22#include <linux/delay.h>
23#include <scsi/scsi_host.h>
24#include <linux/libata.h>
25
26#define DRV_NAME "pata_hpt37x"
1a1b172b 27#define DRV_VERSION "0.6.15"
669a5db4
JG
28
29struct hpt_clock {
30 u8 xfer_speed;
31 u32 timing;
32};
33
34struct hpt_chip {
35 const char *name;
36 unsigned int base;
37 struct hpt_clock const *clocks[4];
38};
39
40/* key for bus clock timings
41 * bit
42 * 0:3 data_high_time. inactive time of DIOW_/DIOR_ for PIO and MW
43 * DMA. cycles = value + 1
44 * 4:8 data_low_time. active time of DIOW_/DIOR_ for PIO and MW
45 * DMA. cycles = value + 1
46 * 9:12 cmd_high_time. inactive time of DIOW_/DIOR_ during task file
47 * register access.
48 * 13:17 cmd_low_time. active time of DIOW_/DIOR_ during task file
49 * register access.
50 * 18:21 udma_cycle_time. clock freq and clock cycles for UDMA xfer.
51 * during task file register access.
52 * 22:24 pre_high_time. time to initialize 1st cycle for PIO and MW DMA
53 * xfer.
54 * 25:27 cmd_pre_high_time. time to initialize 1st PIO cycle for task
55 * register access.
56 * 28 UDMA enable
57 * 29 DMA enable
58 * 30 PIO_MST enable. if set, the chip is in bus master mode during
59 * PIO.
60 * 31 FIFO enable.
61 */
62
fcc2f69a
AC
63static struct hpt_clock hpt37x_timings_33[] = {
64 { XFER_UDMA_6, 0x12446231 }, /* 0x12646231 ?? */
65 { XFER_UDMA_5, 0x12446231 },
66 { XFER_UDMA_4, 0x12446231 },
67 { XFER_UDMA_3, 0x126c6231 },
68 { XFER_UDMA_2, 0x12486231 },
69 { XFER_UDMA_1, 0x124c6233 },
70 { XFER_UDMA_0, 0x12506297 },
71
72 { XFER_MW_DMA_2, 0x22406c31 },
73 { XFER_MW_DMA_1, 0x22406c33 },
74 { XFER_MW_DMA_0, 0x22406c97 },
75
76 { XFER_PIO_4, 0x06414e31 },
77 { XFER_PIO_3, 0x06414e42 },
78 { XFER_PIO_2, 0x06414e53 },
79 { XFER_PIO_1, 0x06814e93 },
80 { XFER_PIO_0, 0x06814ea7 }
669a5db4
JG
81};
82
fcc2f69a
AC
83static struct hpt_clock hpt37x_timings_50[] = {
84 { XFER_UDMA_6, 0x12848242 },
85 { XFER_UDMA_5, 0x12848242 },
86 { XFER_UDMA_4, 0x12ac8242 },
87 { XFER_UDMA_3, 0x128c8242 },
88 { XFER_UDMA_2, 0x120c8242 },
89 { XFER_UDMA_1, 0x12148254 },
90 { XFER_UDMA_0, 0x121882ea },
91
92 { XFER_MW_DMA_2, 0x22808242 },
93 { XFER_MW_DMA_1, 0x22808254 },
94 { XFER_MW_DMA_0, 0x228082ea },
95
96 { XFER_PIO_4, 0x0a81f442 },
97 { XFER_PIO_3, 0x0a81f443 },
98 { XFER_PIO_2, 0x0a81f454 },
99 { XFER_PIO_1, 0x0ac1f465 },
100 { XFER_PIO_0, 0x0ac1f48a }
669a5db4
JG
101};
102
fcc2f69a
AC
103static struct hpt_clock hpt37x_timings_66[] = {
104 { XFER_UDMA_6, 0x1c869c62 },
105 { XFER_UDMA_5, 0x1cae9c62 }, /* 0x1c8a9c62 */
106 { XFER_UDMA_4, 0x1c8a9c62 },
107 { XFER_UDMA_3, 0x1c8e9c62 },
108 { XFER_UDMA_2, 0x1c929c62 },
109 { XFER_UDMA_1, 0x1c9a9c62 },
110 { XFER_UDMA_0, 0x1c829c62 },
111
112 { XFER_MW_DMA_2, 0x2c829c62 },
113 { XFER_MW_DMA_1, 0x2c829c66 },
114 { XFER_MW_DMA_0, 0x2c829d2e },
115
116 { XFER_PIO_4, 0x0c829c62 },
117 { XFER_PIO_3, 0x0c829c84 },
118 { XFER_PIO_2, 0x0c829ca6 },
119 { XFER_PIO_1, 0x0d029d26 },
120 { XFER_PIO_0, 0x0d029d5e }
669a5db4
JG
121};
122
669a5db4
JG
123
124static const struct hpt_chip hpt370 = {
125 "HPT370",
126 48,
127 {
fcc2f69a 128 hpt37x_timings_33,
669a5db4
JG
129 NULL,
130 NULL,
a4734468 131 NULL
669a5db4
JG
132 }
133};
134
135static const struct hpt_chip hpt370a = {
136 "HPT370A",
137 48,
138 {
fcc2f69a 139 hpt37x_timings_33,
669a5db4 140 NULL,
fcc2f69a 141 hpt37x_timings_50,
a4734468 142 NULL
669a5db4
JG
143 }
144};
145
146static const struct hpt_chip hpt372 = {
147 "HPT372",
148 55,
149 {
fcc2f69a 150 hpt37x_timings_33,
669a5db4 151 NULL,
fcc2f69a
AC
152 hpt37x_timings_50,
153 hpt37x_timings_66
669a5db4
JG
154 }
155};
156
157static const struct hpt_chip hpt302 = {
158 "HPT302",
159 66,
160 {
fcc2f69a 161 hpt37x_timings_33,
669a5db4 162 NULL,
fcc2f69a
AC
163 hpt37x_timings_50,
164 hpt37x_timings_66
669a5db4
JG
165 }
166};
167
168static const struct hpt_chip hpt371 = {
169 "HPT371",
170 66,
171 {
fcc2f69a 172 hpt37x_timings_33,
669a5db4 173 NULL,
fcc2f69a
AC
174 hpt37x_timings_50,
175 hpt37x_timings_66
669a5db4
JG
176 }
177};
178
179static const struct hpt_chip hpt372a = {
180 "HPT372A",
181 66,
182 {
fcc2f69a 183 hpt37x_timings_33,
669a5db4 184 NULL,
fcc2f69a
AC
185 hpt37x_timings_50,
186 hpt37x_timings_66
669a5db4
JG
187 }
188};
189
190static const struct hpt_chip hpt374 = {
191 "HPT374",
192 48,
193 {
fcc2f69a 194 hpt37x_timings_33,
669a5db4
JG
195 NULL,
196 NULL,
197 NULL
198 }
199};
200
201/**
202 * hpt37x_find_mode - reset the hpt37x bus
203 * @ap: ATA port
204 * @speed: transfer mode
205 *
206 * Return the 32bit register programming information for this channel
207 * that matches the speed provided.
208 */
85cd7251 209
669a5db4
JG
210static u32 hpt37x_find_mode(struct ata_port *ap, int speed)
211{
212 struct hpt_clock *clocks = ap->host->private_data;
85cd7251 213
669a5db4
JG
214 while(clocks->xfer_speed) {
215 if (clocks->xfer_speed == speed)
216 return clocks->timing;
217 clocks++;
218 }
219 BUG();
220 return 0xffffffffU; /* silence compiler warning */
221}
222
223static int hpt_dma_blacklisted(const struct ata_device *dev, char *modestr, const char *list[])
224{
8bfa79fc 225 unsigned char model_num[ATA_ID_PROD_LEN + 1];
669a5db4
JG
226 int i = 0;
227
8bfa79fc 228 ata_id_c_string(dev->id, model_num, ATA_ID_PROD, sizeof(model_num));
669a5db4 229
8bfa79fc
TH
230 while (list[i] != NULL) {
231 if (!strcmp(list[i], model_num)) {
85cd7251 232 printk(KERN_WARNING DRV_NAME ": %s is not supported for %s.\n",
669a5db4
JG
233 modestr, list[i]);
234 return 1;
235 }
236 i++;
237 }
238 return 0;
239}
240
241static const char *bad_ata33[] = {
242 "Maxtor 92720U8", "Maxtor 92040U6", "Maxtor 91360U4", "Maxtor 91020U3", "Maxtor 90845U3", "Maxtor 90650U2",
243 "Maxtor 91360D8", "Maxtor 91190D7", "Maxtor 91020D6", "Maxtor 90845D5", "Maxtor 90680D4", "Maxtor 90510D3", "Maxtor 90340D2",
244 "Maxtor 91152D8", "Maxtor 91008D7", "Maxtor 90845D6", "Maxtor 90840D6", "Maxtor 90720D5", "Maxtor 90648D5", "Maxtor 90576D4",
245 "Maxtor 90510D4",
246 "Maxtor 90432D3", "Maxtor 90288D2", "Maxtor 90256D2",
247 "Maxtor 91000D8", "Maxtor 90910D8", "Maxtor 90875D7", "Maxtor 90840D7", "Maxtor 90750D6", "Maxtor 90625D5", "Maxtor 90500D4",
248 "Maxtor 91728D8", "Maxtor 91512D7", "Maxtor 91303D6", "Maxtor 91080D5", "Maxtor 90845D4", "Maxtor 90680D4", "Maxtor 90648D3", "Maxtor 90432D2",
249 NULL
250};
251
252static const char *bad_ata100_5[] = {
253 "IBM-DTLA-307075",
254 "IBM-DTLA-307060",
255 "IBM-DTLA-307045",
256 "IBM-DTLA-307030",
257 "IBM-DTLA-307020",
258 "IBM-DTLA-307015",
259 "IBM-DTLA-305040",
260 "IBM-DTLA-305030",
261 "IBM-DTLA-305020",
262 "IC35L010AVER07-0",
263 "IC35L020AVER07-0",
264 "IC35L030AVER07-0",
265 "IC35L040AVER07-0",
266 "IC35L060AVER07-0",
267 "WDC AC310200R",
268 NULL
269};
270
271/**
272 * hpt370_filter - mode selection filter
669a5db4
JG
273 * @adev: ATA device
274 *
275 * Block UDMA on devices that cause trouble with this controller.
276 */
85cd7251 277
a76b62ca 278static unsigned long hpt370_filter(struct ata_device *adev, unsigned long mask)
669a5db4 279{
6929da44 280 if (adev->class == ATA_DEV_ATA) {
669a5db4
JG
281 if (hpt_dma_blacklisted(adev, "UDMA", bad_ata33))
282 mask &= ~ATA_MASK_UDMA;
283 if (hpt_dma_blacklisted(adev, "UDMA100", bad_ata100_5))
6ddd6861 284 mask &= ~(0xE0 << ATA_SHIFT_UDMA);
669a5db4 285 }
9363c382 286 return ata_bmdma_mode_filter(adev, mask);
669a5db4
JG
287}
288
289/**
290 * hpt370a_filter - mode selection filter
669a5db4
JG
291 * @adev: ATA device
292 *
293 * Block UDMA on devices that cause trouble with this controller.
294 */
85cd7251 295
a76b62ca 296static unsigned long hpt370a_filter(struct ata_device *adev, unsigned long mask)
669a5db4 297{
73946f9f 298 if (adev->class == ATA_DEV_ATA) {
669a5db4 299 if (hpt_dma_blacklisted(adev, "UDMA100", bad_ata100_5))
6ddd6861 300 mask &= ~(0xE0 << ATA_SHIFT_UDMA);
669a5db4 301 }
9363c382 302 return ata_bmdma_mode_filter(adev, mask);
669a5db4 303}
85cd7251 304
9e87be9e
BZ
305/**
306 * hpt37x_cable_detect - Detect the cable type
307 * @ap: ATA port to detect on
308 *
309 * Return the cable type attached to this port
310 */
311
312static int hpt37x_cable_detect(struct ata_port *ap)
313{
314 struct pci_dev *pdev = to_pci_dev(ap->host->dev);
315 u8 scr2, ata66;
316
317 pci_read_config_byte(pdev, 0x5B, &scr2);
318 pci_write_config_byte(pdev, 0x5B, scr2 & ~0x01);
10a9c969
BZ
319
320 udelay(10); /* debounce */
321
9e87be9e
BZ
322 /* Cable register now active */
323 pci_read_config_byte(pdev, 0x5A, &ata66);
324 /* Restore state */
325 pci_write_config_byte(pdev, 0x5B, scr2);
326
327 if (ata66 & (2 >> ap->port_no))
328 return ATA_CBL_PATA40;
329 else
330 return ATA_CBL_PATA80;
331}
332
333/**
334 * hpt374_fn1_cable_detect - Detect the cable type
335 * @ap: ATA port to detect on
336 *
337 * Return the cable type attached to this port
338 */
339
340static int hpt374_fn1_cable_detect(struct ata_port *ap)
341{
342 struct pci_dev *pdev = to_pci_dev(ap->host->dev);
343 unsigned int mcrbase = 0x50 + 4 * ap->port_no;
344 u16 mcr3;
345 u8 ata66;
346
347 /* Do the extra channel work */
348 pci_read_config_word(pdev, mcrbase + 2, &mcr3);
349 /* Set bit 15 of 0x52 to enable TCBLID as input */
350 pci_write_config_word(pdev, mcrbase + 2, mcr3 | 0x8000);
351 pci_read_config_byte(pdev, 0x5A, &ata66);
352 /* Reset TCBLID/FCBLID to output */
353 pci_write_config_word(pdev, mcrbase + 2, mcr3);
354
355 if (ata66 & (2 >> ap->port_no))
356 return ATA_CBL_PATA40;
357 else
358 return ATA_CBL_PATA80;
359}
360
669a5db4
JG
361/**
362 * hpt37x_pre_reset - reset the hpt37x bus
cc0680a5 363 * @link: ATA link to reset
d4b2bab4 364 * @deadline: deadline jiffies for the operation
669a5db4 365 *
ab81a505 366 * Perform the initial reset handling for the HPT37x.
669a5db4 367 */
85cd7251 368
cc0680a5 369static int hpt37x_pre_reset(struct ata_link *link, unsigned long deadline)
669a5db4 370{
cc0680a5 371 struct ata_port *ap = link->ap;
669a5db4 372 struct pci_dev *pdev = to_pci_dev(ap->host->dev);
b5bf24b9
AC
373 static const struct pci_bits hpt37x_enable_bits[] = {
374 { 0x50, 1, 0x04, 0x04 },
375 { 0x54, 1, 0x04, 0x04 }
376 };
377 if (!pci_test_config_bits(pdev, &hpt37x_enable_bits[ap->port_no]))
378 return -ENOENT;
f20b16ff 379
669a5db4 380 /* Reset the state machine */
fcc2f69a 381 pci_write_config_byte(pdev, 0x50 + 4 * ap->port_no, 0x37);
669a5db4 382 udelay(100);
85cd7251 383
9363c382 384 return ata_sff_prereset(link, deadline);
669a5db4
JG
385}
386
1a1b172b
SS
387static void hpt370_set_mode(struct ata_port *ap, struct ata_device *adev,
388 u8 mode)
669a5db4
JG
389{
390 struct pci_dev *pdev = to_pci_dev(ap->host->dev);
391 u32 addr1, addr2;
1a1b172b 392 u32 reg, timing, mask;
669a5db4
JG
393 u8 fast;
394
395 addr1 = 0x40 + 4 * (adev->devno + 2 * ap->port_no);
396 addr2 = 0x51 + 4 * ap->port_no;
85cd7251 397
669a5db4
JG
398 /* Fast interrupt prediction disable, hold off interrupt disable */
399 pci_read_config_byte(pdev, addr2, &fast);
400 fast &= ~0x02;
401 fast |= 0x01;
402 pci_write_config_byte(pdev, addr2, fast);
85cd7251 403
1a1b172b
SS
404 /* Determine timing mask and find matching mode entry */
405 if (mode < XFER_MW_DMA_0)
406 mask = 0xcfc3ffff;
407 else if (mode < XFER_UDMA_0)
408 mask = 0x31c001ff;
409 else
410 mask = 0x303c0000;
411
412 timing = hpt37x_find_mode(ap, mode);
413
669a5db4 414 pci_read_config_dword(pdev, addr1, &reg);
1a1b172b
SS
415 reg = (reg & ~mask) | (timing & mask);
416 pci_write_config_dword(pdev, addr1, reg);
417}
418/**
419 * hpt370_set_piomode - PIO setup
420 * @ap: ATA interface
421 * @adev: device on the interface
422 *
423 * Perform PIO mode setup.
424 */
425
426static void hpt370_set_piomode(struct ata_port *ap, struct ata_device *adev)
427{
428 hpt370_set_mode(ap, adev, adev->pio_mode);
669a5db4
JG
429}
430
431/**
432 * hpt370_set_dmamode - DMA timing setup
433 * @ap: ATA interface
434 * @adev: Device being configured
435 *
1a1b172b 436 * Set up the channel for MWDMA or UDMA modes.
669a5db4 437 */
85cd7251 438
669a5db4
JG
439static void hpt370_set_dmamode(struct ata_port *ap, struct ata_device *adev)
440{
1a1b172b 441 hpt370_set_mode(ap, adev, adev->dma_mode);
669a5db4
JG
442}
443
669a5db4
JG
444/**
445 * hpt370_bmdma_end - DMA engine stop
446 * @qc: ATA command
447 *
448 * Work around the HPT370 DMA engine.
449 */
85cd7251 450
669a5db4
JG
451static void hpt370_bmdma_stop(struct ata_queued_cmd *qc)
452{
453 struct ata_port *ap = qc->ap;
454 struct pci_dev *pdev = to_pci_dev(ap->host->dev);
0d5ff566 455 void __iomem *bmdma = ap->ioaddr.bmdma_addr;
56f46f8c
SS
456 u8 dma_stat = ioread8(bmdma + ATA_DMA_STATUS);
457 u8 dma_cmd;
85cd7251 458
56f46f8c 459 if (dma_stat & ATA_DMA_ACTIVE) {
669a5db4 460 udelay(20);
56f46f8c 461 dma_stat = ioread8(bmdma + ATA_DMA_STATUS);
669a5db4 462 }
56f46f8c 463 if (dma_stat & ATA_DMA_ACTIVE) {
669a5db4
JG
464 /* Clear the engine */
465 pci_write_config_byte(pdev, 0x50 + 4 * ap->port_no, 0x37);
466 udelay(10);
467 /* Stop DMA */
56f46f8c
SS
468 dma_cmd = ioread8(bmdma + ATA_DMA_CMD);
469 iowrite8(dma_cmd & ~ATA_DMA_START, bmdma + ATA_DMA_CMD);
669a5db4 470 /* Clear Error */
56f46f8c
SS
471 dma_stat = ioread8(bmdma + ATA_DMA_STATUS);
472 iowrite8(dma_stat | ATA_DMA_INTR | ATA_DMA_ERR,
473 bmdma + ATA_DMA_STATUS);
669a5db4
JG
474 /* Clear the engine */
475 pci_write_config_byte(pdev, 0x50 + 4 * ap->port_no, 0x37);
476 udelay(10);
477 }
478 ata_bmdma_stop(qc);
479}
480
1a1b172b
SS
481static void hpt372_set_mode(struct ata_port *ap, struct ata_device *adev,
482 u8 mode)
669a5db4
JG
483{
484 struct pci_dev *pdev = to_pci_dev(ap->host->dev);
485 u32 addr1, addr2;
1a1b172b 486 u32 reg, timing, mask;
669a5db4
JG
487 u8 fast;
488
489 addr1 = 0x40 + 4 * (adev->devno + 2 * ap->port_no);
490 addr2 = 0x51 + 4 * ap->port_no;
85cd7251 491
669a5db4
JG
492 /* Fast interrupt prediction disable, hold off interrupt disable */
493 pci_read_config_byte(pdev, addr2, &fast);
494 fast &= ~0x07;
495 pci_write_config_byte(pdev, addr2, fast);
85cd7251 496
1a1b172b
SS
497 /* Determine timing mask and find matching mode entry */
498 if (mode < XFER_MW_DMA_0)
499 mask = 0xcfc3ffff;
500 else if (mode < XFER_UDMA_0)
501 mask = 0x31c001ff;
502 else
503 mask = 0x303c0000;
504
505 timing = hpt37x_find_mode(ap, mode);
506
669a5db4 507 pci_read_config_dword(pdev, addr1, &reg);
1a1b172b
SS
508 reg = (reg & ~mask) | (timing & mask);
509 pci_write_config_dword(pdev, addr1, reg);
510}
85cd7251 511
1a1b172b
SS
512/**
513 * hpt372_set_piomode - PIO setup
514 * @ap: ATA interface
515 * @adev: device on the interface
516 *
517 * Perform PIO mode setup.
518 */
519
520static void hpt372_set_piomode(struct ata_port *ap, struct ata_device *adev)
521{
522 hpt372_set_mode(ap, adev, adev->pio_mode);
669a5db4
JG
523}
524
525/**
526 * hpt372_set_dmamode - DMA timing setup
527 * @ap: ATA interface
528 * @adev: Device being configured
529 *
1a1b172b 530 * Set up the channel for MWDMA or UDMA modes.
669a5db4 531 */
85cd7251 532
669a5db4
JG
533static void hpt372_set_dmamode(struct ata_port *ap, struct ata_device *adev)
534{
1a1b172b 535 hpt372_set_mode(ap, adev, adev->dma_mode);
669a5db4
JG
536}
537
538/**
539 * hpt37x_bmdma_end - DMA engine stop
540 * @qc: ATA command
541 *
542 * Clean up after the HPT372 and later DMA engine
543 */
85cd7251 544
669a5db4
JG
545static void hpt37x_bmdma_stop(struct ata_queued_cmd *qc)
546{
547 struct ata_port *ap = qc->ap;
548 struct pci_dev *pdev = to_pci_dev(ap->host->dev);
6929da44 549 int mscreg = 0x50 + 4 * ap->port_no;
669a5db4 550 u8 bwsr_stat, msc_stat;
85cd7251 551
669a5db4
JG
552 pci_read_config_byte(pdev, 0x6A, &bwsr_stat);
553 pci_read_config_byte(pdev, mscreg, &msc_stat);
554 if (bwsr_stat & (1 << ap->port_no))
555 pci_write_config_byte(pdev, mscreg, msc_stat | 0x30);
556 ata_bmdma_stop(qc);
557}
558
559
560static struct scsi_host_template hpt37x_sht = {
68d1d07b 561 ATA_BMDMA_SHT(DRV_NAME),
669a5db4
JG
562};
563
564/*
565 * Configuration for HPT370
566 */
85cd7251 567
669a5db4 568static struct ata_port_operations hpt370_port_ops = {
029cfd6b 569 .inherits = &ata_bmdma_port_ops,
669a5db4 570
669a5db4 571 .bmdma_stop = hpt370_bmdma_stop,
669a5db4 572
029cfd6b 573 .mode_filter = hpt370_filter,
9e87be9e 574 .cable_detect = hpt37x_cable_detect,
029cfd6b
TH
575 .set_piomode = hpt370_set_piomode,
576 .set_dmamode = hpt370_set_dmamode,
a1efdaba 577 .prereset = hpt37x_pre_reset,
85cd7251 578};
669a5db4
JG
579
580/*
581 * Configuration for HPT370A. Close to 370 but less filters
582 */
85cd7251 583
669a5db4 584static struct ata_port_operations hpt370a_port_ops = {
029cfd6b 585 .inherits = &hpt370_port_ops,
669a5db4 586 .mode_filter = hpt370a_filter,
85cd7251 587};
669a5db4
JG
588
589/*
590 * Configuration for HPT372, HPT371, HPT302. Slightly different PIO
591 * and DMA mode setting functionality.
592 */
85cd7251 593
669a5db4 594static struct ata_port_operations hpt372_port_ops = {
029cfd6b 595 .inherits = &ata_bmdma_port_ops,
669a5db4 596
669a5db4 597 .bmdma_stop = hpt37x_bmdma_stop,
669a5db4 598
9e87be9e 599 .cable_detect = hpt37x_cable_detect,
029cfd6b
TH
600 .set_piomode = hpt372_set_piomode,
601 .set_dmamode = hpt372_set_dmamode,
a1efdaba 602 .prereset = hpt37x_pre_reset,
85cd7251 603};
669a5db4
JG
604
605/*
606 * Configuration for HPT374. Mode setting works like 372 and friends
a1efdaba 607 * but we have a different cable detection procedure for function 1.
669a5db4 608 */
85cd7251 609
a1efdaba 610static struct ata_port_operations hpt374_fn1_port_ops = {
029cfd6b 611 .inherits = &hpt372_port_ops,
9e87be9e 612 .cable_detect = hpt374_fn1_cable_detect,
ab81a505 613 .prereset = hpt37x_pre_reset,
85cd7251 614};
669a5db4
JG
615
616/**
ad452d64 617 * hpt37x_clock_slot - Turn timing to PC clock entry
669a5db4
JG
618 * @freq: Reported frequency timing
619 * @base: Base timing
620 *
621 * Turn the timing data intoa clock slot (0 for 33, 1 for 40, 2 for 50
622 * and 3 for 66Mhz)
623 */
85cd7251 624
669a5db4
JG
625static int hpt37x_clock_slot(unsigned int freq, unsigned int base)
626{
627 unsigned int f = (base * freq) / 192; /* Mhz */
628 if (f < 40)
629 return 0; /* 33Mhz slot */
630 if (f < 45)
631 return 1; /* 40Mhz slot */
632 if (f < 55)
633 return 2; /* 50Mhz slot */
634 return 3; /* 60Mhz slot */
635}
636
637/**
638 * hpt37x_calibrate_dpll - Calibrate the DPLL loop
85cd7251 639 * @dev: PCI device
669a5db4
JG
640 *
641 * Perform a calibration cycle on the HPT37x DPLL. Returns 1 if this
642 * succeeds
643 */
644
645static int hpt37x_calibrate_dpll(struct pci_dev *dev)
646{
647 u8 reg5b;
648 u32 reg5c;
649 int tries;
85cd7251 650
669a5db4
JG
651 for(tries = 0; tries < 0x5000; tries++) {
652 udelay(50);
653 pci_read_config_byte(dev, 0x5b, &reg5b);
654 if (reg5b & 0x80) {
655 /* See if it stays set */
656 for(tries = 0; tries < 0x1000; tries ++) {
657 pci_read_config_byte(dev, 0x5b, &reg5b);
658 /* Failed ? */
659 if ((reg5b & 0x80) == 0)
660 return 0;
661 }
662 /* Turn off tuning, we have the DPLL set */
663 pci_read_config_dword(dev, 0x5c, &reg5c);
664 pci_write_config_dword(dev, 0x5c, reg5c & ~ 0x100);
665 return 1;
666 }
667 }
668 /* Never went stable */
669 return 0;
670}
73946f9f
AC
671
672static u32 hpt374_read_freq(struct pci_dev *pdev)
673{
674 u32 freq;
675 unsigned long io_base = pci_resource_start(pdev, 4);
676 if (PCI_FUNC(pdev->devfn) & 1) {
40f46f17
AM
677 struct pci_dev *pdev_0;
678
679 pdev_0 = pci_get_slot(pdev->bus, pdev->devfn - 1);
73946f9f
AC
680 /* Someone hot plugged the controller on us ? */
681 if (pdev_0 == NULL)
682 return 0;
683 io_base = pci_resource_start(pdev_0, 4);
684 freq = inl(io_base + 0x90);
685 pci_dev_put(pdev_0);
40f46f17 686 } else
73946f9f
AC
687 freq = inl(io_base + 0x90);
688 return freq;
689}
690
669a5db4
JG
691/**
692 * hpt37x_init_one - Initialise an HPT37X/302
693 * @dev: PCI device
694 * @id: Entry in match table
695 *
696 * Initialise an HPT37x device. There are some interesting complications
697 * here. Firstly the chip may report 366 and be one of several variants.
698 * Secondly all the timings depend on the clock for the chip which we must
699 * detect and look up
700 *
701 * This is the known chip mappings. It may be missing a couple of later
702 * releases.
703 *
704 * Chip version PCI Rev Notes
705 * HPT366 4 (HPT366) 0 Other driver
706 * HPT366 4 (HPT366) 1 Other driver
707 * HPT368 4 (HPT366) 2 Other driver
708 * HPT370 4 (HPT366) 3 UDMA100
709 * HPT370A 4 (HPT366) 4 UDMA100
710 * HPT372 4 (HPT366) 5 UDMA133 (1)
711 * HPT372N 4 (HPT366) 6 Other driver
712 * HPT372A 5 (HPT372) 1 UDMA133 (1)
713 * HPT372N 5 (HPT372) 2 Other driver
714 * HPT302 6 (HPT302) 1 UDMA133
715 * HPT302N 6 (HPT302) 2 Other driver
716 * HPT371 7 (HPT371) * UDMA133
717 * HPT374 8 (HPT374) * UDMA133 4 channel
718 * HPT372N 9 (HPT372N) * Other driver
719 *
720 * (1) UDMA133 support depends on the bus clock
721 */
85cd7251 722
669a5db4
JG
723static int hpt37x_init_one(struct pci_dev *dev, const struct pci_device_id *id)
724{
725 /* HPT370 - UDMA100 */
1626aeb8 726 static const struct ata_port_info info_hpt370 = {
1d2808fd 727 .flags = ATA_FLAG_SLAVE_POSS,
14bdef98
EIB
728 .pio_mask = ATA_PIO4,
729 .mwdma_mask = ATA_MWDMA2,
bf6263a8 730 .udma_mask = ATA_UDMA5,
669a5db4
JG
731 .port_ops = &hpt370_port_ops
732 };
733 /* HPT370A - UDMA100 */
1626aeb8 734 static const struct ata_port_info info_hpt370a = {
1d2808fd 735 .flags = ATA_FLAG_SLAVE_POSS,
14bdef98
EIB
736 .pio_mask = ATA_PIO4,
737 .mwdma_mask = ATA_MWDMA2,
bf6263a8 738 .udma_mask = ATA_UDMA5,
669a5db4
JG
739 .port_ops = &hpt370a_port_ops
740 };
fcc2f69a 741 /* HPT370 - UDMA100 */
1626aeb8 742 static const struct ata_port_info info_hpt370_33 = {
1d2808fd 743 .flags = ATA_FLAG_SLAVE_POSS,
14bdef98
EIB
744 .pio_mask = ATA_PIO4,
745 .mwdma_mask = ATA_MWDMA2,
73946f9f 746 .udma_mask = ATA_UDMA5,
fcc2f69a
AC
747 .port_ops = &hpt370_port_ops
748 };
749 /* HPT370A - UDMA100 */
1626aeb8 750 static const struct ata_port_info info_hpt370a_33 = {
1d2808fd 751 .flags = ATA_FLAG_SLAVE_POSS,
14bdef98
EIB
752 .pio_mask = ATA_PIO4,
753 .mwdma_mask = ATA_MWDMA2,
73946f9f 754 .udma_mask = ATA_UDMA5,
fcc2f69a
AC
755 .port_ops = &hpt370a_port_ops
756 };
669a5db4 757 /* HPT371, 372 and friends - UDMA133 */
1626aeb8 758 static const struct ata_port_info info_hpt372 = {
1d2808fd 759 .flags = ATA_FLAG_SLAVE_POSS,
14bdef98
EIB
760 .pio_mask = ATA_PIO4,
761 .mwdma_mask = ATA_MWDMA2,
bf6263a8 762 .udma_mask = ATA_UDMA6,
669a5db4
JG
763 .port_ops = &hpt372_port_ops
764 };
a1efdaba
TH
765 /* HPT374 - UDMA100, function 1 uses different prereset method */
766 static const struct ata_port_info info_hpt374_fn0 = {
767 .flags = ATA_FLAG_SLAVE_POSS,
14bdef98
EIB
768 .pio_mask = ATA_PIO4,
769 .mwdma_mask = ATA_MWDMA2,
a1efdaba
TH
770 .udma_mask = ATA_UDMA5,
771 .port_ops = &hpt372_port_ops
772 };
773 static const struct ata_port_info info_hpt374_fn1 = {
1d2808fd 774 .flags = ATA_FLAG_SLAVE_POSS,
14bdef98
EIB
775 .pio_mask = ATA_PIO4,
776 .mwdma_mask = ATA_MWDMA2,
bf6263a8 777 .udma_mask = ATA_UDMA5,
a1efdaba 778 .port_ops = &hpt374_fn1_port_ops
669a5db4
JG
779 };
780
781 static const int MHz[4] = { 33, 40, 50, 66 };
1626aeb8 782 void *private_data = NULL;
887125e3 783 const struct ata_port_info *ppi[] = { NULL, NULL };
89d3b360 784 u8 rev = dev->revision;
669a5db4 785 u8 irqmask;
fcc2f69a 786 u8 mcr1;
669a5db4 787 u32 freq;
fcc2f69a 788 int prefer_dpll = 1;
a617c09f 789
fcc2f69a 790 unsigned long iobase = pci_resource_start(dev, 4);
669a5db4
JG
791
792 const struct hpt_chip *chip_table;
793 int clock_slot;
f08048e9
TH
794 int rc;
795
796 rc = pcim_enable_device(dev);
797 if (rc)
798 return rc;
669a5db4 799
669a5db4
JG
800 if (dev->device == PCI_DEVICE_ID_TTI_HPT366) {
801 /* May be a later chip in disguise. Check */
802 /* Older chips are in the HPT366 driver. Ignore them */
89d3b360 803 if (rev < 3)
669a5db4
JG
804 return -ENODEV;
805 /* N series chips have their own driver. Ignore */
89d3b360 806 if (rev == 6)
669a5db4
JG
807 return -ENODEV;
808
89d3b360 809 switch(rev) {
669a5db4 810 case 3:
887125e3 811 ppi[0] = &info_hpt370;
669a5db4 812 chip_table = &hpt370;
fcc2f69a 813 prefer_dpll = 0;
669a5db4
JG
814 break;
815 case 4:
887125e3 816 ppi[0] = &info_hpt370a;
669a5db4 817 chip_table = &hpt370a;
fcc2f69a 818 prefer_dpll = 0;
669a5db4
JG
819 break;
820 case 5:
887125e3 821 ppi[0] = &info_hpt372;
669a5db4
JG
822 chip_table = &hpt372;
823 break;
824 default:
89d3b360
SS
825 printk(KERN_ERR "pata_hpt37x: Unknown HPT366 "
826 "subtype, please report (%d).\n", rev);
669a5db4
JG
827 return -ENODEV;
828 }
829 } else {
830 switch(dev->device) {
831 case PCI_DEVICE_ID_TTI_HPT372:
832 /* 372N if rev >= 2*/
89d3b360 833 if (rev >= 2)
669a5db4 834 return -ENODEV;
887125e3 835 ppi[0] = &info_hpt372;
669a5db4
JG
836 chip_table = &hpt372a;
837 break;
838 case PCI_DEVICE_ID_TTI_HPT302:
839 /* 302N if rev > 1 */
89d3b360 840 if (rev > 1)
669a5db4 841 return -ENODEV;
887125e3 842 ppi[0] = &info_hpt372;
669a5db4
JG
843 /* Check this */
844 chip_table = &hpt302;
845 break;
846 case PCI_DEVICE_ID_TTI_HPT371:
89d3b360 847 if (rev > 1)
fcc2f69a 848 return -ENODEV;
887125e3 849 ppi[0] = &info_hpt372;
669a5db4 850 chip_table = &hpt371;
a4734468
AC
851 /* Single channel device, master is not present
852 but the BIOS (or us for non x86) must mark it
fcc2f69a
AC
853 absent */
854 pci_read_config_byte(dev, 0x50, &mcr1);
855 mcr1 &= ~0x04;
856 pci_write_config_byte(dev, 0x50, mcr1);
669a5db4
JG
857 break;
858 case PCI_DEVICE_ID_TTI_HPT374:
859 chip_table = &hpt374;
a1efdaba
TH
860 if (!(PCI_FUNC(dev->devfn) & 1))
861 *ppi = &info_hpt374_fn0;
862 else
863 *ppi = &info_hpt374_fn1;
669a5db4
JG
864 break;
865 default:
866 printk(KERN_ERR "pata_hpt37x: PCI table is bogus please report (%d).\n", dev->device);
867 return -ENODEV;
868 }
869 }
870 /* Ok so this is a chip we support */
871
872 pci_write_config_byte(dev, PCI_CACHE_LINE_SIZE, (L1_CACHE_BYTES / 4));
873 pci_write_config_byte(dev, PCI_LATENCY_TIMER, 0x78);
874 pci_write_config_byte(dev, PCI_MIN_GNT, 0x08);
875 pci_write_config_byte(dev, PCI_MAX_LAT, 0x08);
876
877 pci_read_config_byte(dev, 0x5A, &irqmask);
878 irqmask &= ~0x10;
879 pci_write_config_byte(dev, 0x5a, irqmask);
880
881 /*
882 * default to pci clock. make sure MA15/16 are set to output
883 * to prevent drives having problems with 40-pin cables. Needed
884 * for some drives such as IBM-DTLA which will not enter ready
885 * state on reset when PDIAG is a input.
886 */
887
85cd7251 888 pci_write_config_byte(dev, 0x5b, 0x23);
a617c09f 889
fcc2f69a
AC
890 /*
891 * HighPoint does this for HPT372A.
892 * NOTE: This register is only writeable via I/O space.
893 */
894 if (chip_table == &hpt372a)
895 outb(0x0e, iobase + 0x9c);
85cd7251 896
fcc2f69a 897 /* Some devices do not let this value be accessed via PCI space
73946f9f
AC
898 according to the old driver. In addition we must use the value
899 from FN 0 on the HPT374 */
900
901 if (chip_table == &hpt374) {
902 freq = hpt374_read_freq(dev);
903 if (freq == 0)
904 return -ENODEV;
905 } else
906 freq = inl(iobase + 0x90);
fcc2f69a 907
669a5db4
JG
908 if ((freq >> 12) != 0xABCDE) {
909 int i;
910 u8 sr;
911 u32 total = 0;
85cd7251 912
669a5db4 913 printk(KERN_WARNING "pata_hpt37x: BIOS has not set timing clocks.\n");
85cd7251 914
669a5db4
JG
915 /* This is the process the HPT371 BIOS is reported to use */
916 for(i = 0; i < 128; i++) {
917 pci_read_config_byte(dev, 0x78, &sr);
fcc2f69a 918 total += sr & 0x1FF;
669a5db4
JG
919 udelay(15);
920 }
921 freq = total / 128;
922 }
923 freq &= 0x1FF;
85cd7251 924
669a5db4
JG
925 /*
926 * Turn the frequency check into a band and then find a timing
927 * table to match it.
928 */
a617c09f 929
669a5db4 930 clock_slot = hpt37x_clock_slot(freq, chip_table->base);
fcc2f69a 931 if (chip_table->clocks[clock_slot] == NULL || prefer_dpll) {
669a5db4
JG
932 /*
933 * We need to try PLL mode instead
fcc2f69a
AC
934 *
935 * For non UDMA133 capable devices we should
936 * use a 50MHz DPLL by choice
669a5db4 937 */
fcc2f69a 938 unsigned int f_low, f_high;
960c8a10 939 int dpll, adjust;
a617c09f 940
960c8a10 941 /* Compute DPLL */
887125e3 942 dpll = (ppi[0]->udma_mask & 0xC0) ? 3 : 2;
a617c09f 943
960c8a10 944 f_low = (MHz[clock_slot] * 48) / MHz[dpll];
fcc2f69a 945 f_high = f_low + 2;
960c8a10
AC
946 if (clock_slot > 1)
947 f_high += 2;
fcc2f69a
AC
948
949 /* Select the DPLL clock. */
950 pci_write_config_byte(dev, 0x5b, 0x21);
64a81709 951 pci_write_config_dword(dev, 0x5C, (f_high << 16) | f_low | 0x100);
85cd7251 952
669a5db4
JG
953 for(adjust = 0; adjust < 8; adjust++) {
954 if (hpt37x_calibrate_dpll(dev))
955 break;
956 /* See if it'll settle at a fractionally different clock */
64a81709
AC
957 if (adjust & 1)
958 f_low -= adjust >> 1;
959 else
960 f_high += adjust >> 1;
961 pci_write_config_dword(dev, 0x5C, (f_high << 16) | f_low | 0x100);
669a5db4
JG
962 }
963 if (adjust == 8) {
80b8987c 964 printk(KERN_ERR "pata_hpt37x: DPLL did not stabilize!\n");
669a5db4
JG
965 return -ENODEV;
966 }
960c8a10 967 if (dpll == 3)
1626aeb8 968 private_data = (void *)hpt37x_timings_66;
fcc2f69a 969 else
1626aeb8 970 private_data = (void *)hpt37x_timings_50;
85cd7251 971
80b8987c
SS
972 printk(KERN_INFO "pata_hpt37x: bus clock %dMHz, using %dMHz DPLL.\n",
973 MHz[clock_slot], MHz[dpll]);
669a5db4 974 } else {
1626aeb8 975 private_data = (void *)chip_table->clocks[clock_slot];
669a5db4 976 /*
a4734468
AC
977 * Perform a final fixup. Note that we will have used the
978 * DPLL on the HPT372 which means we don't have to worry
979 * about lack of UDMA133 support on lower clocks
980 */
85cd7251 981
887125e3
TH
982 if (clock_slot < 2 && ppi[0] == &info_hpt370)
983 ppi[0] = &info_hpt370_33;
984 if (clock_slot < 2 && ppi[0] == &info_hpt370a)
985 ppi[0] = &info_hpt370a_33;
80b8987c
SS
986 printk(KERN_INFO "pata_hpt37x: %s using %dMHz bus clock.\n",
987 chip_table->name, MHz[clock_slot]);
669a5db4 988 }
fcc2f69a 989
669a5db4 990 /* Now kick off ATA set up */
9363c382 991 return ata_pci_sff_init_one(dev, ppi, &hpt37x_sht, private_data);
669a5db4
JG
992}
993
2d2744fc
JG
994static const struct pci_device_id hpt37x[] = {
995 { PCI_VDEVICE(TTI, PCI_DEVICE_ID_TTI_HPT366), },
996 { PCI_VDEVICE(TTI, PCI_DEVICE_ID_TTI_HPT371), },
997 { PCI_VDEVICE(TTI, PCI_DEVICE_ID_TTI_HPT372), },
998 { PCI_VDEVICE(TTI, PCI_DEVICE_ID_TTI_HPT374), },
999 { PCI_VDEVICE(TTI, PCI_DEVICE_ID_TTI_HPT302), },
1000
1001 { },
669a5db4
JG
1002};
1003
1004static struct pci_driver hpt37x_pci_driver = {
2d2744fc 1005 .name = DRV_NAME,
669a5db4
JG
1006 .id_table = hpt37x,
1007 .probe = hpt37x_init_one,
1008 .remove = ata_pci_remove_one
1009};
1010
1011static int __init hpt37x_init(void)
1012{
1013 return pci_register_driver(&hpt37x_pci_driver);
1014}
1015
669a5db4
JG
1016static void __exit hpt37x_exit(void)
1017{
1018 pci_unregister_driver(&hpt37x_pci_driver);
1019}
1020
669a5db4
JG
1021MODULE_AUTHOR("Alan Cox");
1022MODULE_DESCRIPTION("low-level driver for the Highpoint HPT37x/30x");
1023MODULE_LICENSE("GPL");
1024MODULE_DEVICE_TABLE(pci, hpt37x);
1025MODULE_VERSION(DRV_VERSION);
1026
1027module_init(hpt37x_init);
1028module_exit(hpt37x_exit);