]> git.proxmox.com Git - mirror_ubuntu-bionic-kernel.git/blame - drivers/ata/pata_pdc202xx_old.c
libata: implement ata_wait_after_reset()
[mirror_ubuntu-bionic-kernel.git] / drivers / ata / pata_pdc202xx_old.c
CommitLineData
669a5db4
JG
1/*
2 * pata_pdc202xx_old.c - Promise PDC202xx PATA for new ATA layer
3 * (C) 2005 Red Hat Inc
4 * Alan Cox <alan@redhat.com>
63ed7101 5 * (C) 2007 Bartlomiej Zolnierkiewicz
669a5db4
JG
6 *
7 * Based in part on linux/drivers/ide/pci/pdc202xx_old.c
8 *
9 * First cut with LBA48/ATAPI
10 *
11 * TODO:
06b74dd2 12 * Channel interlock/reset on both required ?
669a5db4 13 */
85cd7251 14
669a5db4
JG
15#include <linux/kernel.h>
16#include <linux/module.h>
17#include <linux/pci.h>
18#include <linux/init.h>
19#include <linux/blkdev.h>
20#include <linux/delay.h>
21#include <scsi/scsi_host.h>
22#include <linux/libata.h>
23
24#define DRV_NAME "pata_pdc202xx_old"
06b74dd2 25#define DRV_VERSION "0.4.3"
669a5db4 26
a0fcdc02 27static int pdc2026x_cable_detect(struct ata_port *ap)
669a5db4
JG
28{
29 struct pci_dev *pdev = to_pci_dev(ap->host->dev);
30 u16 cis;
85cd7251 31
669a5db4
JG
32 pci_read_config_word(pdev, 0x50, &cis);
33 if (cis & (1 << (10 + ap->port_no)))
a0ac38f1
AC
34 return ATA_CBL_PATA40;
35 return ATA_CBL_PATA80;
669a5db4
JG
36}
37
38/**
ada406c8 39 * pdc202xx_configure_piomode - set chip PIO timing
669a5db4
JG
40 * @ap: ATA interface
41 * @adev: ATA device
42 * @pio: PIO mode
43 *
44 * Called to do the PIO mode setup. Our timing registers are shared
45 * so a configure_dmamode call will undo any work we do here and vice
46 * versa
47 */
85cd7251 48
ada406c8 49static void pdc202xx_configure_piomode(struct ata_port *ap, struct ata_device *adev, int pio)
669a5db4
JG
50{
51 struct pci_dev *pdev = to_pci_dev(ap->host->dev);
63ed7101 52 int port = 0x60 + 8 * ap->port_no + 4 * adev->devno;
669a5db4
JG
53 static u16 pio_timing[5] = {
54 0x0913, 0x050C , 0x0308, 0x0206, 0x0104
55 };
56 u8 r_ap, r_bp;
57
58 pci_read_config_byte(pdev, port, &r_ap);
59 pci_read_config_byte(pdev, port + 1, &r_bp);
60 r_ap &= ~0x3F; /* Preserve ERRDY_EN, SYNC_IN */
63ed7101 61 r_bp &= ~0x1F;
669a5db4
JG
62 r_ap |= (pio_timing[pio] >> 8);
63 r_bp |= (pio_timing[pio] & 0xFF);
85cd7251 64
669a5db4
JG
65 if (ata_pio_need_iordy(adev))
66 r_ap |= 0x20; /* IORDY enable */
67 if (adev->class == ATA_DEV_ATA)
68 r_ap |= 0x10; /* FIFO enable */
69 pci_write_config_byte(pdev, port, r_ap);
70 pci_write_config_byte(pdev, port + 1, r_bp);
71}
72
73/**
ada406c8 74 * pdc202xx_set_piomode - set initial PIO mode data
669a5db4
JG
75 * @ap: ATA interface
76 * @adev: ATA device
77 *
78 * Called to do the PIO mode setup. Our timing registers are shared
79 * but we want to set the PIO timing by default.
80 */
85cd7251 81
ada406c8 82static void pdc202xx_set_piomode(struct ata_port *ap, struct ata_device *adev)
669a5db4 83{
ada406c8 84 pdc202xx_configure_piomode(ap, adev, adev->pio_mode - XFER_PIO_0);
669a5db4
JG
85}
86
87/**
ada406c8 88 * pdc202xx_configure_dmamode - set DMA mode in chip
669a5db4
JG
89 * @ap: ATA interface
90 * @adev: ATA device
91 *
92 * Load DMA cycle times into the chip ready for a DMA transfer
93 * to occur.
94 */
85cd7251 95
ada406c8 96static void pdc202xx_set_dmamode(struct ata_port *ap, struct ata_device *adev)
669a5db4
JG
97{
98 struct pci_dev *pdev = to_pci_dev(ap->host->dev);
63ed7101 99 int port = 0x60 + 8 * ap->port_no + 4 * adev->devno;
669a5db4
JG
100 static u8 udma_timing[6][2] = {
101 { 0x60, 0x03 }, /* 33 Mhz Clock */
102 { 0x40, 0x02 },
103 { 0x20, 0x01 },
104 { 0x40, 0x02 }, /* 66 Mhz Clock */
105 { 0x20, 0x01 },
85cd7251 106 { 0x20, 0x01 }
669a5db4 107 };
63ed7101 108 static u8 mdma_timing[3][2] = {
63ed7101 109 { 0xe0, 0x0f },
06b74dd2
AC
110 { 0x60, 0x04 },
111 { 0x60, 0x03 },
63ed7101 112 };
669a5db4 113 u8 r_bp, r_cp;
85cd7251 114
669a5db4
JG
115 pci_read_config_byte(pdev, port + 1, &r_bp);
116 pci_read_config_byte(pdev, port + 2, &r_cp);
85cd7251 117
63ed7101 118 r_bp &= ~0xE0;
669a5db4 119 r_cp &= ~0x0F;
85cd7251 120
669a5db4
JG
121 if (adev->dma_mode >= XFER_UDMA_0) {
122 int speed = adev->dma_mode - XFER_UDMA_0;
123 r_bp |= udma_timing[speed][0];
124 r_cp |= udma_timing[speed][1];
85cd7251 125
669a5db4
JG
126 } else {
127 int speed = adev->dma_mode - XFER_MW_DMA_0;
63ed7101
BZ
128 r_bp |= mdma_timing[speed][0];
129 r_cp |= mdma_timing[speed][1];
669a5db4
JG
130 }
131 pci_write_config_byte(pdev, port + 1, r_bp);
132 pci_write_config_byte(pdev, port + 2, r_cp);
85cd7251 133
669a5db4
JG
134}
135
136/**
137 * pdc2026x_bmdma_start - DMA engine begin
138 * @qc: ATA command
139 *
140 * In UDMA3 or higher we have to clock switch for the duration of the
141 * DMA transfer sequence.
06b74dd2
AC
142 *
143 * Note: The host lock held by the libata layer protects
144 * us from two channels both trying to set DMA bits at once
669a5db4 145 */
85cd7251 146
669a5db4
JG
147static void pdc2026x_bmdma_start(struct ata_queued_cmd *qc)
148{
149 struct ata_port *ap = qc->ap;
150 struct ata_device *adev = qc->dev;
151 struct ata_taskfile *tf = &qc->tf;
152 int sel66 = ap->port_no ? 0x08: 0x02;
153
0d5ff566
TH
154 void __iomem *master = ap->host->ports[0]->ioaddr.bmdma_addr;
155 void __iomem *clock = master + 0x11;
156 void __iomem *atapi_reg = master + 0x20 + (4 * ap->port_no);
85cd7251 157
669a5db4 158 u32 len;
85cd7251 159
669a5db4
JG
160 /* Check we keep host level locking here */
161 if (adev->dma_mode >= XFER_UDMA_2)
0d5ff566 162 iowrite8(ioread8(clock) | sel66, clock);
669a5db4 163 else
0d5ff566 164 iowrite8(ioread8(clock) & ~sel66, clock);
669a5db4 165
85cd7251 166 /* The DMA clocks may have been trashed by a reset. FIXME: make conditional
669a5db4 167 and move to qc_issue ? */
ada406c8 168 pdc202xx_set_dmamode(ap, qc->dev);
669a5db4
JG
169
170 /* Cases the state machine will not complete correctly without help */
171 if ((tf->flags & ATA_TFLAG_LBA48) || tf->protocol == ATA_PROT_ATAPI_DMA)
172 {
5e518810 173 len = qc->nbytes / 2;
85cd7251 174
669a5db4
JG
175 if (tf->flags & ATA_TFLAG_WRITE)
176 len |= 0x06000000;
177 else
178 len |= 0x05000000;
85cd7251 179
0d5ff566 180 iowrite32(len, atapi_reg);
669a5db4 181 }
85cd7251
JG
182
183 /* Activate DMA */
669a5db4
JG
184 ata_bmdma_start(qc);
185}
186
187/**
188 * pdc2026x_bmdma_end - DMA engine stop
189 * @qc: ATA command
190 *
191 * After a DMA completes we need to put the clock back to 33MHz for
192 * PIO timings.
06b74dd2
AC
193 *
194 * Note: The host lock held by the libata layer protects
195 * us from two channels both trying to set DMA bits at once
669a5db4 196 */
85cd7251 197
669a5db4
JG
198static void pdc2026x_bmdma_stop(struct ata_queued_cmd *qc)
199{
200 struct ata_port *ap = qc->ap;
201 struct ata_device *adev = qc->dev;
202 struct ata_taskfile *tf = &qc->tf;
85cd7251 203
669a5db4
JG
204 int sel66 = ap->port_no ? 0x08: 0x02;
205 /* The clock bits are in the same register for both channels */
0d5ff566
TH
206 void __iomem *master = ap->host->ports[0]->ioaddr.bmdma_addr;
207 void __iomem *clock = master + 0x11;
208 void __iomem *atapi_reg = master + 0x20 + (4 * ap->port_no);
85cd7251 209
669a5db4
JG
210 /* Cases the state machine will not complete correctly */
211 if (tf->protocol == ATA_PROT_ATAPI_DMA || ( tf->flags & ATA_TFLAG_LBA48)) {
0d5ff566
TH
212 iowrite32(0, atapi_reg);
213 iowrite8(ioread8(clock) & ~sel66, clock);
669a5db4 214 }
669a5db4
JG
215 /* Flip back to 33Mhz for PIO */
216 if (adev->dma_mode >= XFER_UDMA_2)
0d5ff566 217 iowrite8(ioread8(clock) & ~sel66, clock);
669a5db4
JG
218
219 ata_bmdma_stop(qc);
220}
221
222/**
223 * pdc2026x_dev_config - device setup hook
669a5db4
JG
224 * @adev: newly found device
225 *
226 * Perform chip specific early setup. We need to lock the transfer
227 * sizes to 8bit to avoid making the state engine on the 2026x cards
228 * barf.
229 */
85cd7251 230
cd0d3bbc 231static void pdc2026x_dev_config(struct ata_device *adev)
669a5db4
JG
232{
233 adev->max_sectors = 256;
234}
235
ada406c8 236static struct scsi_host_template pdc202xx_sht = {
669a5db4
JG
237 .module = THIS_MODULE,
238 .name = DRV_NAME,
239 .ioctl = ata_scsi_ioctl,
240 .queuecommand = ata_scsi_queuecmd,
241 .can_queue = ATA_DEF_QUEUE,
242 .this_id = ATA_SHT_THIS_ID,
243 .sg_tablesize = LIBATA_MAX_PRD,
669a5db4
JG
244 .cmd_per_lun = ATA_SHT_CMD_PER_LUN,
245 .emulated = ATA_SHT_EMULATED,
246 .use_clustering = ATA_SHT_USE_CLUSTERING,
247 .proc_name = DRV_NAME,
248 .dma_boundary = ATA_DMA_BOUNDARY,
249 .slave_configure = ata_scsi_slave_config,
afdfe899 250 .slave_destroy = ata_scsi_slave_destroy,
669a5db4
JG
251 .bios_param = ata_std_bios_param,
252};
253
254static struct ata_port_operations pdc2024x_port_ops = {
ada406c8
AC
255 .set_piomode = pdc202xx_set_piomode,
256 .set_dmamode = pdc202xx_set_dmamode,
669a5db4
JG
257 .mode_filter = ata_pci_default_filter,
258 .tf_load = ata_tf_load,
259 .tf_read = ata_tf_read,
260 .check_status = ata_check_status,
261 .exec_command = ata_exec_command,
262 .dev_select = ata_std_dev_select,
263
264 .freeze = ata_bmdma_freeze,
265 .thaw = ata_bmdma_thaw,
a0fcdc02 266 .error_handler = ata_bmdma_error_handler,
669a5db4 267 .post_internal_cmd = ata_bmdma_post_internal_cmd,
a0fcdc02 268 .cable_detect = ata_cable_40wire,
669a5db4
JG
269
270 .bmdma_setup = ata_bmdma_setup,
271 .bmdma_start = ata_bmdma_start,
272 .bmdma_stop = ata_bmdma_stop,
273 .bmdma_status = ata_bmdma_status,
274
275 .qc_prep = ata_qc_prep,
276 .qc_issue = ata_qc_issue_prot,
0d5ff566 277 .data_xfer = ata_data_xfer,
669a5db4
JG
278
279 .irq_handler = ata_interrupt,
280 .irq_clear = ata_bmdma_irq_clear,
246ce3b6 281 .irq_on = ata_irq_on,
85cd7251 282
81ad1837 283 .port_start = ata_sff_port_start,
85cd7251 284};
669a5db4
JG
285
286static struct ata_port_operations pdc2026x_port_ops = {
ada406c8
AC
287 .set_piomode = pdc202xx_set_piomode,
288 .set_dmamode = pdc202xx_set_dmamode,
669a5db4
JG
289 .mode_filter = ata_pci_default_filter,
290 .tf_load = ata_tf_load,
291 .tf_read = ata_tf_read,
292 .check_status = ata_check_status,
293 .exec_command = ata_exec_command,
294 .dev_select = ata_std_dev_select,
295 .dev_config = pdc2026x_dev_config,
296
297 .freeze = ata_bmdma_freeze,
298 .thaw = ata_bmdma_thaw,
a0fcdc02 299 .error_handler = ata_bmdma_error_handler,
669a5db4 300 .post_internal_cmd = ata_bmdma_post_internal_cmd,
a0fcdc02 301 .cable_detect = pdc2026x_cable_detect,
669a5db4
JG
302
303 .bmdma_setup = ata_bmdma_setup,
304 .bmdma_start = pdc2026x_bmdma_start,
305 .bmdma_stop = pdc2026x_bmdma_stop,
306 .bmdma_status = ata_bmdma_status,
307
308 .qc_prep = ata_qc_prep,
309 .qc_issue = ata_qc_issue_prot,
0d5ff566 310 .data_xfer = ata_data_xfer,
669a5db4
JG
311
312 .irq_handler = ata_interrupt,
313 .irq_clear = ata_bmdma_irq_clear,
246ce3b6 314 .irq_on = ata_irq_on,
85cd7251 315
81ad1837 316 .port_start = ata_sff_port_start,
85cd7251 317};
669a5db4 318
ada406c8 319static int pdc202xx_init_one(struct pci_dev *dev, const struct pci_device_id *id)
669a5db4 320{
1626aeb8 321 static const struct ata_port_info info[3] = {
669a5db4 322 {
ada406c8 323 .sht = &pdc202xx_sht,
1d2808fd 324 .flags = ATA_FLAG_SLAVE_POSS,
669a5db4
JG
325 .pio_mask = 0x1f,
326 .mwdma_mask = 0x07,
327 .udma_mask = ATA_UDMA2,
328 .port_ops = &pdc2024x_port_ops
85cd7251 329 },
669a5db4 330 {
ada406c8 331 .sht = &pdc202xx_sht,
1d2808fd 332 .flags = ATA_FLAG_SLAVE_POSS,
669a5db4
JG
333 .pio_mask = 0x1f,
334 .mwdma_mask = 0x07,
335 .udma_mask = ATA_UDMA4,
336 .port_ops = &pdc2026x_port_ops
337 },
338 {
ada406c8 339 .sht = &pdc202xx_sht,
1d2808fd 340 .flags = ATA_FLAG_SLAVE_POSS,
669a5db4
JG
341 .pio_mask = 0x1f,
342 .mwdma_mask = 0x07,
343 .udma_mask = ATA_UDMA5,
344 .port_ops = &pdc2026x_port_ops
345 }
85cd7251 346
669a5db4 347 };
1626aeb8 348 const struct ata_port_info *ppi[] = { &info[id->driver_data], NULL };
85cd7251 349
669a5db4
JG
350 if (dev->device == PCI_DEVICE_ID_PROMISE_20265) {
351 struct pci_dev *bridge = dev->bus->self;
352 /* Don't grab anything behind a Promise I2O RAID */
353 if (bridge && bridge->vendor == PCI_VENDOR_ID_INTEL) {
354 if( bridge->device == PCI_DEVICE_ID_INTEL_I960)
355 return -ENODEV;
356 if( bridge->device == PCI_DEVICE_ID_INTEL_I960RM)
357 return -ENODEV;
358 }
359 }
1626aeb8 360 return ata_pci_init_one(dev, ppi);
669a5db4
JG
361}
362
ada406c8 363static const struct pci_device_id pdc202xx[] = {
2d2744fc
JG
364 { PCI_VDEVICE(PROMISE, PCI_DEVICE_ID_PROMISE_20246), 0 },
365 { PCI_VDEVICE(PROMISE, PCI_DEVICE_ID_PROMISE_20262), 1 },
366 { PCI_VDEVICE(PROMISE, PCI_DEVICE_ID_PROMISE_20263), 1 },
367 { PCI_VDEVICE(PROMISE, PCI_DEVICE_ID_PROMISE_20265), 2 },
368 { PCI_VDEVICE(PROMISE, PCI_DEVICE_ID_PROMISE_20267), 2 },
369
370 { },
669a5db4
JG
371};
372
ada406c8 373static struct pci_driver pdc202xx_pci_driver = {
2d2744fc 374 .name = DRV_NAME,
ada406c8
AC
375 .id_table = pdc202xx,
376 .probe = pdc202xx_init_one,
62d64ae0 377 .remove = ata_pci_remove_one,
438ac6d5 378#ifdef CONFIG_PM
62d64ae0
AC
379 .suspend = ata_pci_device_suspend,
380 .resume = ata_pci_device_resume,
438ac6d5 381#endif
669a5db4
JG
382};
383
ada406c8 384static int __init pdc202xx_init(void)
669a5db4 385{
ada406c8 386 return pci_register_driver(&pdc202xx_pci_driver);
669a5db4
JG
387}
388
ada406c8 389static void __exit pdc202xx_exit(void)
669a5db4 390{
ada406c8 391 pci_unregister_driver(&pdc202xx_pci_driver);
669a5db4
JG
392}
393
669a5db4
JG
394MODULE_AUTHOR("Alan Cox");
395MODULE_DESCRIPTION("low-level driver for Promise 2024x and 20262-20267");
396MODULE_LICENSE("GPL");
ada406c8 397MODULE_DEVICE_TABLE(pci, pdc202xx);
669a5db4
JG
398MODULE_VERSION(DRV_VERSION);
399
ada406c8
AC
400module_init(pdc202xx_init);
401module_exit(pdc202xx_exit);