]> git.proxmox.com Git - mirror_ubuntu-zesty-kernel.git/blame - drivers/ata/sata_mv.c
dma-mapping: replace all DMA_39BIT_MASK macro with DMA_BIT_MASK(39)
[mirror_ubuntu-zesty-kernel.git] / drivers / ata / sata_mv.c
CommitLineData
20f733e7
BR
1/*
2 * sata_mv.c - Marvell SATA support
3 *
40f21b11 4 * Copyright 2008-2009: Marvell Corporation, all rights reserved.
8b260248 5 * Copyright 2005: EMC Corporation, all rights reserved.
e2b1be56 6 * Copyright 2005 Red Hat, Inc. All rights reserved.
20f733e7 7 *
40f21b11
ML
8 * Originally written by Brett Russ.
9 * Extensive overhaul and enhancement by Mark Lord <mlord@pobox.com>.
10 *
20f733e7
BR
11 * Please ALWAYS copy linux-ide@vger.kernel.org on emails.
12 *
13 * This program is free software; you can redistribute it and/or modify
14 * it under the terms of the GNU General Public License as published by
15 * the Free Software Foundation; version 2 of the License.
16 *
17 * This program is distributed in the hope that it will be useful,
18 * but WITHOUT ANY WARRANTY; without even the implied warranty of
19 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
20 * GNU General Public License for more details.
21 *
22 * You should have received a copy of the GNU General Public License
23 * along with this program; if not, write to the Free Software
24 * Foundation, Inc., 59 Temple Place, Suite 330, Boston, MA 02111-1307 USA
25 *
26 */
27
4a05e209 28/*
85afb934
ML
29 * sata_mv TODO list:
30 *
85afb934
ML
31 * --> More errata workarounds for PCI-X.
32 *
33 * --> Complete a full errata audit for all chipsets to identify others.
34 *
85afb934
ML
35 * --> Develop a low-power-consumption strategy, and implement it.
36 *
2b748a0a 37 * --> Add sysfs attributes for per-chip / per-HC IRQ coalescing thresholds.
85afb934
ML
38 *
39 * --> [Experiment, Marvell value added] Is it possible to use target
40 * mode to cross-connect two Linux boxes with Marvell cards? If so,
41 * creating LibATA target mode support would be very interesting.
42 *
43 * Target mode, for those without docs, is the ability to directly
44 * connect two SATA ports.
45 */
4a05e209 46
20f733e7
BR
47#include <linux/kernel.h>
48#include <linux/module.h>
49#include <linux/pci.h>
50#include <linux/init.h>
51#include <linux/blkdev.h>
52#include <linux/delay.h>
53#include <linux/interrupt.h>
8d8b6004 54#include <linux/dmapool.h>
20f733e7 55#include <linux/dma-mapping.h>
a9524a76 56#include <linux/device.h>
f351b2d6
SB
57#include <linux/platform_device.h>
58#include <linux/ata_platform.h>
15a32632 59#include <linux/mbus.h>
c46938cc 60#include <linux/bitops.h>
20f733e7 61#include <scsi/scsi_host.h>
193515d5 62#include <scsi/scsi_cmnd.h>
6c08772e 63#include <scsi/scsi_device.h>
20f733e7 64#include <linux/libata.h>
20f733e7
BR
65
66#define DRV_NAME "sata_mv"
2b748a0a 67#define DRV_VERSION "1.27"
20f733e7 68
40f21b11
ML
69/*
70 * module options
71 */
72
73static int msi;
74#ifdef CONFIG_PCI
75module_param(msi, int, S_IRUGO);
76MODULE_PARM_DESC(msi, "Enable use of PCI MSI (0=off, 1=on)");
77#endif
78
2b748a0a
ML
79static int irq_coalescing_io_count;
80module_param(irq_coalescing_io_count, int, S_IRUGO);
81MODULE_PARM_DESC(irq_coalescing_io_count,
82 "IRQ coalescing I/O count threshold (0..255)");
83
84static int irq_coalescing_usecs;
85module_param(irq_coalescing_usecs, int, S_IRUGO);
86MODULE_PARM_DESC(irq_coalescing_usecs,
87 "IRQ coalescing time threshold in usecs");
88
20f733e7
BR
89enum {
90 /* BAR's are enumerated in terms of pci_resource_start() terms */
91 MV_PRIMARY_BAR = 0, /* offset 0x10: memory space */
92 MV_IO_BAR = 2, /* offset 0x18: IO space */
93 MV_MISC_BAR = 3, /* offset 0x1c: FLASH, NVRAM, SRAM */
94
95 MV_MAJOR_REG_AREA_SZ = 0x10000, /* 64KB */
96 MV_MINOR_REG_AREA_SZ = 0x2000, /* 8KB */
97
2b748a0a
ML
98 /* For use with both IRQ coalescing methods ("all ports" or "per-HC" */
99 COAL_CLOCKS_PER_USEC = 150, /* for calculating COAL_TIMEs */
100 MAX_COAL_TIME_THRESHOLD = ((1 << 24) - 1), /* internal clocks count */
101 MAX_COAL_IO_COUNT = 255, /* completed I/O count */
102
20f733e7 103 MV_PCI_REG_BASE = 0,
615ab953 104
2b748a0a
ML
105 /*
106 * Per-chip ("all ports") interrupt coalescing feature.
107 * This is only for GEN_II / GEN_IIE hardware.
108 *
109 * Coalescing defers the interrupt until either the IO_THRESHOLD
110 * (count of completed I/Os) is met, or the TIME_THRESHOLD is met.
111 */
112 MV_COAL_REG_BASE = 0x18000,
113 MV_IRQ_COAL_CAUSE = (MV_COAL_REG_BASE + 0x08),
114 ALL_PORTS_COAL_IRQ = (1 << 4), /* all ports irq event */
115
116 MV_IRQ_COAL_IO_THRESHOLD = (MV_COAL_REG_BASE + 0xcc),
117 MV_IRQ_COAL_TIME_THRESHOLD = (MV_COAL_REG_BASE + 0xd0),
118
119 /*
120 * Registers for the (unused here) transaction coalescing feature:
121 */
122 MV_TRAN_COAL_CAUSE_LO = (MV_COAL_REG_BASE + 0x88),
123 MV_TRAN_COAL_CAUSE_HI = (MV_COAL_REG_BASE + 0x8c),
124
20f733e7 125 MV_SATAHC0_REG_BASE = 0x20000,
8e7decdb
ML
126 MV_FLASH_CTL_OFS = 0x1046c,
127 MV_GPIO_PORT_CTL_OFS = 0x104f0,
128 MV_RESET_CFG_OFS = 0x180d8,
20f733e7
BR
129
130 MV_PCI_REG_SZ = MV_MAJOR_REG_AREA_SZ,
131 MV_SATAHC_REG_SZ = MV_MAJOR_REG_AREA_SZ,
132 MV_SATAHC_ARBTR_REG_SZ = MV_MINOR_REG_AREA_SZ, /* arbiter */
133 MV_PORT_REG_SZ = MV_MINOR_REG_AREA_SZ,
134
31961943
BR
135 MV_MAX_Q_DEPTH = 32,
136 MV_MAX_Q_DEPTH_MASK = MV_MAX_Q_DEPTH - 1,
137
138 /* CRQB needs alignment on a 1KB boundary. Size == 1KB
139 * CRPB needs alignment on a 256B boundary. Size == 256B
31961943
BR
140 * ePRD (SG) entries need alignment on a 16B boundary. Size == 16B
141 */
142 MV_CRQB_Q_SZ = (32 * MV_MAX_Q_DEPTH),
143 MV_CRPB_Q_SZ = (8 * MV_MAX_Q_DEPTH),
da2fa9ba 144 MV_MAX_SG_CT = 256,
31961943 145 MV_SG_TBL_SZ = (16 * MV_MAX_SG_CT),
31961943 146
352fab70 147 /* Determine hc from 0-7 port: hc = port >> MV_PORT_HC_SHIFT */
20f733e7 148 MV_PORT_HC_SHIFT = 2,
352fab70
ML
149 MV_PORTS_PER_HC = (1 << MV_PORT_HC_SHIFT), /* 4 */
150 /* Determine hc port from 0-7 port: hardport = port & MV_PORT_MASK */
151 MV_PORT_MASK = (MV_PORTS_PER_HC - 1), /* 3 */
20f733e7
BR
152
153 /* Host Flags */
154 MV_FLAG_DUAL_HC = (1 << 30), /* two SATA Host Controllers */
7bb3c529 155
c5d3e45a 156 MV_COMMON_FLAGS = ATA_FLAG_SATA | ATA_FLAG_NO_LEGACY |
91b1a84c 157 ATA_FLAG_MMIO | ATA_FLAG_PIO_POLLING,
ad3aef51 158
91b1a84c 159 MV_GEN_I_FLAGS = MV_COMMON_FLAGS | ATA_FLAG_NO_ATAPI,
20f733e7 160
40f21b11
ML
161 MV_GEN_II_FLAGS = MV_COMMON_FLAGS | ATA_FLAG_NCQ |
162 ATA_FLAG_PMP | ATA_FLAG_ACPI_SATA,
91b1a84c
ML
163
164 MV_GEN_IIE_FLAGS = MV_GEN_II_FLAGS | ATA_FLAG_AN,
ad3aef51 165
31961943
BR
166 CRQB_FLAG_READ = (1 << 0),
167 CRQB_TAG_SHIFT = 1,
c5d3e45a 168 CRQB_IOID_SHIFT = 6, /* CRQB Gen-II/IIE IO Id shift */
e12bef50 169 CRQB_PMP_SHIFT = 12, /* CRQB Gen-II/IIE PMP shift */
c5d3e45a 170 CRQB_HOSTQ_SHIFT = 17, /* CRQB Gen-II/IIE HostQueTag shift */
31961943
BR
171 CRQB_CMD_ADDR_SHIFT = 8,
172 CRQB_CMD_CS = (0x2 << 11),
173 CRQB_CMD_LAST = (1 << 15),
174
175 CRPB_FLAG_STATUS_SHIFT = 8,
c5d3e45a
JG
176 CRPB_IOID_SHIFT_6 = 5, /* CRPB Gen-II IO Id shift */
177 CRPB_IOID_SHIFT_7 = 7, /* CRPB Gen-IIE IO Id shift */
31961943
BR
178
179 EPRD_FLAG_END_OF_TBL = (1 << 31),
180
20f733e7
BR
181 /* PCI interface registers */
182
31961943 183 PCI_COMMAND_OFS = 0xc00,
8e7decdb 184 PCI_COMMAND_MRDTRIG = (1 << 7), /* PCI Master Read Trigger */
31961943 185
20f733e7
BR
186 PCI_MAIN_CMD_STS_OFS = 0xd30,
187 STOP_PCI_MASTER = (1 << 2),
188 PCI_MASTER_EMPTY = (1 << 3),
189 GLOB_SFT_RST = (1 << 4),
190
8e7decdb
ML
191 MV_PCI_MODE_OFS = 0xd00,
192 MV_PCI_MODE_MASK = 0x30,
193
522479fb
JG
194 MV_PCI_EXP_ROM_BAR_CTL = 0xd2c,
195 MV_PCI_DISC_TIMER = 0xd04,
196 MV_PCI_MSI_TRIGGER = 0xc38,
197 MV_PCI_SERR_MASK = 0xc28,
8e7decdb 198 MV_PCI_XBAR_TMOUT_OFS = 0x1d04,
522479fb
JG
199 MV_PCI_ERR_LOW_ADDRESS = 0x1d40,
200 MV_PCI_ERR_HIGH_ADDRESS = 0x1d44,
201 MV_PCI_ERR_ATTRIBUTE = 0x1d48,
202 MV_PCI_ERR_COMMAND = 0x1d50,
203
02a121da
ML
204 PCI_IRQ_CAUSE_OFS = 0x1d58,
205 PCI_IRQ_MASK_OFS = 0x1d5c,
20f733e7
BR
206 PCI_UNMASK_ALL_IRQS = 0x7fffff, /* bits 22-0 */
207
02a121da
ML
208 PCIE_IRQ_CAUSE_OFS = 0x1900,
209 PCIE_IRQ_MASK_OFS = 0x1910,
646a4da5 210 PCIE_UNMASK_ALL_IRQS = 0x40a, /* assorted bits */
02a121da 211
7368f919
ML
212 /* Host Controller Main Interrupt Cause/Mask registers (1 per-chip) */
213 PCI_HC_MAIN_IRQ_CAUSE_OFS = 0x1d60,
214 PCI_HC_MAIN_IRQ_MASK_OFS = 0x1d64,
215 SOC_HC_MAIN_IRQ_CAUSE_OFS = 0x20020,
216 SOC_HC_MAIN_IRQ_MASK_OFS = 0x20024,
40f21b11
ML
217 ERR_IRQ = (1 << 0), /* shift by (2 * port #) */
218 DONE_IRQ = (1 << 1), /* shift by (2 * port #) */
20f733e7
BR
219 HC0_IRQ_PEND = 0x1ff, /* bits 0-8 = HC0's ports */
220 HC_SHIFT = 9, /* bits 9-17 = HC1's ports */
2b748a0a
ML
221 DONE_IRQ_0_3 = 0x000000aa, /* DONE_IRQ ports 0,1,2,3 */
222 DONE_IRQ_4_7 = (DONE_IRQ_0_3 << HC_SHIFT), /* 4,5,6,7 */
20f733e7 223 PCI_ERR = (1 << 18),
40f21b11
ML
224 TRAN_COAL_LO_DONE = (1 << 19), /* transaction coalescing */
225 TRAN_COAL_HI_DONE = (1 << 20), /* transaction coalescing */
226 PORTS_0_3_COAL_DONE = (1 << 8), /* HC0 IRQ coalescing */
227 PORTS_4_7_COAL_DONE = (1 << 17), /* HC1 IRQ coalescing */
228 ALL_PORTS_COAL_DONE = (1 << 21), /* GEN_II(E) IRQ coalescing */
20f733e7
BR
229 GPIO_INT = (1 << 22),
230 SELF_INT = (1 << 23),
231 TWSI_INT = (1 << 24),
232 HC_MAIN_RSVD = (0x7f << 25), /* bits 31-25 */
fb621e2f 233 HC_MAIN_RSVD_5 = (0x1fff << 19), /* bits 31-19 */
e12bef50 234 HC_MAIN_RSVD_SOC = (0x3fffffb << 6), /* bits 31-9, 7-6 */
20f733e7
BR
235
236 /* SATAHC registers */
237 HC_CFG_OFS = 0,
238
239 HC_IRQ_CAUSE_OFS = 0x14,
352fab70
ML
240 DMA_IRQ = (1 << 0), /* shift by port # */
241 HC_COAL_IRQ = (1 << 4), /* IRQ coalescing */
20f733e7
BR
242 DEV_IRQ = (1 << 8), /* shift by port # */
243
2b748a0a
ML
244 /*
245 * Per-HC (Host-Controller) interrupt coalescing feature.
246 * This is present on all chip generations.
247 *
248 * Coalescing defers the interrupt until either the IO_THRESHOLD
249 * (count of completed I/Os) is met, or the TIME_THRESHOLD is met.
250 */
251 HC_IRQ_COAL_IO_THRESHOLD_OFS = 0x000c,
252 HC_IRQ_COAL_TIME_THRESHOLD_OFS = 0x0010,
253
000b344f
ML
254 SOC_LED_CTRL_OFS = 0x2c,
255 SOC_LED_CTRL_BLINK = (1 << 0), /* Active LED blink */
256 SOC_LED_CTRL_ACT_PRESENCE = (1 << 2), /* Multiplex dev presence */
257 /* with dev activity LED */
258
20f733e7 259 /* Shadow block registers */
31961943
BR
260 SHD_BLK_OFS = 0x100,
261 SHD_CTL_AST_OFS = 0x20, /* ofs from SHD_BLK_OFS */
20f733e7
BR
262
263 /* SATA registers */
264 SATA_STATUS_OFS = 0x300, /* ctrl, err regs follow status */
265 SATA_ACTIVE_OFS = 0x350,
0c58912e 266 SATA_FIS_IRQ_CAUSE_OFS = 0x364,
c443c500 267 SATA_FIS_IRQ_AN = (1 << 9), /* async notification */
17c5aab5 268
e12bef50 269 LTMODE_OFS = 0x30c,
17c5aab5
ML
270 LTMODE_BIT8 = (1 << 8), /* unknown, but necessary */
271
47c2b677 272 PHY_MODE3 = 0x310,
bca1c4eb 273 PHY_MODE4 = 0x314,
ba069e37
ML
274 PHY_MODE4_CFG_MASK = 0x00000003, /* phy internal config field */
275 PHY_MODE4_CFG_VALUE = 0x00000001, /* phy internal config field */
276 PHY_MODE4_RSVD_ZEROS = 0x5de3fffa, /* Gen2e always write zeros */
277 PHY_MODE4_RSVD_ONES = 0x00000005, /* Gen2e always write ones */
278
bca1c4eb 279 PHY_MODE2 = 0x330,
e12bef50 280 SATA_IFCTL_OFS = 0x344,
8e7decdb 281 SATA_TESTCTL_OFS = 0x348,
e12bef50
ML
282 SATA_IFSTAT_OFS = 0x34c,
283 VENDOR_UNIQUE_FIS_OFS = 0x35c,
17c5aab5 284
8e7decdb
ML
285 FISCFG_OFS = 0x360,
286 FISCFG_WAIT_DEV_ERR = (1 << 8), /* wait for host on DevErr */
287 FISCFG_SINGLE_SYNC = (1 << 16), /* SYNC on DMA activation */
17c5aab5 288
c9d39130 289 MV5_PHY_MODE = 0x74,
8e7decdb
ML
290 MV5_LTMODE_OFS = 0x30,
291 MV5_PHY_CTL_OFS = 0x0C,
292 SATA_INTERFACE_CFG_OFS = 0x050,
bca1c4eb
JG
293
294 MV_M2_PREAMP_MASK = 0x7e0,
20f733e7
BR
295
296 /* Port registers */
297 EDMA_CFG_OFS = 0,
0c58912e
ML
298 EDMA_CFG_Q_DEPTH = 0x1f, /* max device queue depth */
299 EDMA_CFG_NCQ = (1 << 5), /* for R/W FPDMA queued */
300 EDMA_CFG_NCQ_GO_ON_ERR = (1 << 14), /* continue on error */
301 EDMA_CFG_RD_BRST_EXT = (1 << 11), /* read burst 512B */
302 EDMA_CFG_WR_BUFF_LEN = (1 << 13), /* write buffer 512B */
e12bef50
ML
303 EDMA_CFG_EDMA_FBS = (1 << 16), /* EDMA FIS-Based Switching */
304 EDMA_CFG_FBS = (1 << 26), /* FIS-Based Switching */
20f733e7
BR
305
306 EDMA_ERR_IRQ_CAUSE_OFS = 0x8,
307 EDMA_ERR_IRQ_MASK_OFS = 0xc,
6c1153e0
JG
308 EDMA_ERR_D_PAR = (1 << 0), /* UDMA data parity err */
309 EDMA_ERR_PRD_PAR = (1 << 1), /* UDMA PRD parity err */
310 EDMA_ERR_DEV = (1 << 2), /* device error */
311 EDMA_ERR_DEV_DCON = (1 << 3), /* device disconnect */
312 EDMA_ERR_DEV_CON = (1 << 4), /* device connected */
313 EDMA_ERR_SERR = (1 << 5), /* SError bits [WBDST] raised */
c5d3e45a
JG
314 EDMA_ERR_SELF_DIS = (1 << 7), /* Gen II/IIE self-disable */
315 EDMA_ERR_SELF_DIS_5 = (1 << 8), /* Gen I self-disable */
6c1153e0 316 EDMA_ERR_BIST_ASYNC = (1 << 8), /* BIST FIS or Async Notify */
c5d3e45a 317 EDMA_ERR_TRANS_IRQ_7 = (1 << 8), /* Gen IIE transprt layer irq */
6c1153e0
JG
318 EDMA_ERR_CRQB_PAR = (1 << 9), /* CRQB parity error */
319 EDMA_ERR_CRPB_PAR = (1 << 10), /* CRPB parity error */
320 EDMA_ERR_INTRL_PAR = (1 << 11), /* internal parity error */
321 EDMA_ERR_IORDY = (1 << 12), /* IORdy timeout */
646a4da5 322
6c1153e0 323 EDMA_ERR_LNK_CTRL_RX = (0xf << 13), /* link ctrl rx error */
646a4da5
ML
324 EDMA_ERR_LNK_CTRL_RX_0 = (1 << 13), /* transient: CRC err */
325 EDMA_ERR_LNK_CTRL_RX_1 = (1 << 14), /* transient: FIFO err */
326 EDMA_ERR_LNK_CTRL_RX_2 = (1 << 15), /* fatal: caught SYNC */
327 EDMA_ERR_LNK_CTRL_RX_3 = (1 << 16), /* transient: FIS rx err */
328
6c1153e0 329 EDMA_ERR_LNK_DATA_RX = (0xf << 17), /* link data rx error */
646a4da5 330
6c1153e0 331 EDMA_ERR_LNK_CTRL_TX = (0x1f << 21), /* link ctrl tx error */
646a4da5
ML
332 EDMA_ERR_LNK_CTRL_TX_0 = (1 << 21), /* transient: CRC err */
333 EDMA_ERR_LNK_CTRL_TX_1 = (1 << 22), /* transient: FIFO err */
334 EDMA_ERR_LNK_CTRL_TX_2 = (1 << 23), /* transient: caught SYNC */
335 EDMA_ERR_LNK_CTRL_TX_3 = (1 << 24), /* transient: caught DMAT */
336 EDMA_ERR_LNK_CTRL_TX_4 = (1 << 25), /* transient: FIS collision */
337
6c1153e0 338 EDMA_ERR_LNK_DATA_TX = (0x1f << 26), /* link data tx error */
646a4da5 339
6c1153e0 340 EDMA_ERR_TRANS_PROTO = (1 << 31), /* transport protocol error */
c5d3e45a
JG
341 EDMA_ERR_OVERRUN_5 = (1 << 5),
342 EDMA_ERR_UNDERRUN_5 = (1 << 6),
646a4da5
ML
343
344 EDMA_ERR_IRQ_TRANSIENT = EDMA_ERR_LNK_CTRL_RX_0 |
345 EDMA_ERR_LNK_CTRL_RX_1 |
346 EDMA_ERR_LNK_CTRL_RX_3 |
85afb934 347 EDMA_ERR_LNK_CTRL_TX,
646a4da5 348
bdd4ddde
JG
349 EDMA_EH_FREEZE = EDMA_ERR_D_PAR |
350 EDMA_ERR_PRD_PAR |
351 EDMA_ERR_DEV_DCON |
352 EDMA_ERR_DEV_CON |
353 EDMA_ERR_SERR |
354 EDMA_ERR_SELF_DIS |
6c1153e0 355 EDMA_ERR_CRQB_PAR |
bdd4ddde
JG
356 EDMA_ERR_CRPB_PAR |
357 EDMA_ERR_INTRL_PAR |
358 EDMA_ERR_IORDY |
359 EDMA_ERR_LNK_CTRL_RX_2 |
360 EDMA_ERR_LNK_DATA_RX |
361 EDMA_ERR_LNK_DATA_TX |
362 EDMA_ERR_TRANS_PROTO,
e12bef50 363
bdd4ddde
JG
364 EDMA_EH_FREEZE_5 = EDMA_ERR_D_PAR |
365 EDMA_ERR_PRD_PAR |
366 EDMA_ERR_DEV_DCON |
367 EDMA_ERR_DEV_CON |
368 EDMA_ERR_OVERRUN_5 |
369 EDMA_ERR_UNDERRUN_5 |
370 EDMA_ERR_SELF_DIS_5 |
6c1153e0 371 EDMA_ERR_CRQB_PAR |
bdd4ddde
JG
372 EDMA_ERR_CRPB_PAR |
373 EDMA_ERR_INTRL_PAR |
374 EDMA_ERR_IORDY,
20f733e7 375
31961943
BR
376 EDMA_REQ_Q_BASE_HI_OFS = 0x10,
377 EDMA_REQ_Q_IN_PTR_OFS = 0x14, /* also contains BASE_LO */
31961943
BR
378
379 EDMA_REQ_Q_OUT_PTR_OFS = 0x18,
380 EDMA_REQ_Q_PTR_SHIFT = 5,
381
382 EDMA_RSP_Q_BASE_HI_OFS = 0x1c,
383 EDMA_RSP_Q_IN_PTR_OFS = 0x20,
384 EDMA_RSP_Q_OUT_PTR_OFS = 0x24, /* also contains BASE_LO */
31961943
BR
385 EDMA_RSP_Q_PTR_SHIFT = 3,
386
0ea9e179
JG
387 EDMA_CMD_OFS = 0x28, /* EDMA command register */
388 EDMA_EN = (1 << 0), /* enable EDMA */
389 EDMA_DS = (1 << 1), /* disable EDMA; self-negated */
8e7decdb
ML
390 EDMA_RESET = (1 << 2), /* reset eng/trans/link/phy */
391
392 EDMA_STATUS_OFS = 0x30, /* EDMA engine status */
393 EDMA_STATUS_CACHE_EMPTY = (1 << 6), /* GenIIe command cache empty */
394 EDMA_STATUS_IDLE = (1 << 7), /* GenIIe EDMA enabled/idle */
20f733e7 395
8e7decdb
ML
396 EDMA_IORDY_TMOUT_OFS = 0x34,
397 EDMA_ARB_CFG_OFS = 0x38,
398
399 EDMA_HALTCOND_OFS = 0x60, /* GenIIe halt conditions */
c01e8a23 400 EDMA_UNKNOWN_RSVD_OFS = 0x6C, /* GenIIe unknown/reserved */
da14265e
ML
401
402 BMDMA_CMD_OFS = 0x224, /* bmdma command register */
403 BMDMA_STATUS_OFS = 0x228, /* bmdma status register */
404 BMDMA_PRD_LOW_OFS = 0x22c, /* bmdma PRD addr 31:0 */
405 BMDMA_PRD_HIGH_OFS = 0x230, /* bmdma PRD addr 63:32 */
406
31961943
BR
407 /* Host private flags (hp_flags) */
408 MV_HP_FLAG_MSI = (1 << 0),
47c2b677
JG
409 MV_HP_ERRATA_50XXB0 = (1 << 1),
410 MV_HP_ERRATA_50XXB2 = (1 << 2),
411 MV_HP_ERRATA_60X1B2 = (1 << 3),
412 MV_HP_ERRATA_60X1C0 = (1 << 4),
0ea9e179
JG
413 MV_HP_GEN_I = (1 << 6), /* Generation I: 50xx */
414 MV_HP_GEN_II = (1 << 7), /* Generation II: 60xx */
415 MV_HP_GEN_IIE = (1 << 8), /* Generation IIE: 6042/7042 */
02a121da 416 MV_HP_PCIE = (1 << 9), /* PCIe bus/regs: 7042 */
616d4a98 417 MV_HP_CUT_THROUGH = (1 << 10), /* can use EDMA cut-through */
1f398472 418 MV_HP_FLAG_SOC = (1 << 11), /* SystemOnChip, no PCI */
000b344f 419 MV_HP_QUIRK_LED_BLINK_EN = (1 << 12), /* is led blinking enabled? */
20f733e7 420
31961943 421 /* Port private flags (pp_flags) */
0ea9e179 422 MV_PP_FLAG_EDMA_EN = (1 << 0), /* is EDMA engine enabled? */
72109168 423 MV_PP_FLAG_NCQ_EN = (1 << 1), /* is EDMA set up for NCQ? */
00f42eab 424 MV_PP_FLAG_FBS_EN = (1 << 2), /* is EDMA set up for FBS? */
29d187bb 425 MV_PP_FLAG_DELAYED_EH = (1 << 3), /* delayed dev err handling */
d16ab3f6 426 MV_PP_FLAG_FAKE_ATA_BUSY = (1 << 4), /* ignore initial ATA_DRDY */
20f733e7
BR
427};
428
ee9ccdf7
JG
429#define IS_GEN_I(hpriv) ((hpriv)->hp_flags & MV_HP_GEN_I)
430#define IS_GEN_II(hpriv) ((hpriv)->hp_flags & MV_HP_GEN_II)
e4e7b892 431#define IS_GEN_IIE(hpriv) ((hpriv)->hp_flags & MV_HP_GEN_IIE)
8e7decdb 432#define IS_PCIE(hpriv) ((hpriv)->hp_flags & MV_HP_PCIE)
1f398472 433#define IS_SOC(hpriv) ((hpriv)->hp_flags & MV_HP_FLAG_SOC)
bca1c4eb 434
15a32632
LB
435#define WINDOW_CTRL(i) (0x20030 + ((i) << 4))
436#define WINDOW_BASE(i) (0x20034 + ((i) << 4))
437
095fec88 438enum {
baf14aa1
JG
439 /* DMA boundary 0xffff is required by the s/g splitting
440 * we need on /length/ in mv_fill-sg().
441 */
442 MV_DMA_BOUNDARY = 0xffffU,
095fec88 443
0ea9e179
JG
444 /* mask of register bits containing lower 32 bits
445 * of EDMA request queue DMA address
446 */
095fec88
JG
447 EDMA_REQ_Q_BASE_LO_MASK = 0xfffffc00U,
448
0ea9e179 449 /* ditto, for response queue */
095fec88
JG
450 EDMA_RSP_Q_BASE_LO_MASK = 0xffffff00U,
451};
452
522479fb
JG
453enum chip_type {
454 chip_504x,
455 chip_508x,
456 chip_5080,
457 chip_604x,
458 chip_608x,
e4e7b892
JG
459 chip_6042,
460 chip_7042,
f351b2d6 461 chip_soc,
522479fb
JG
462};
463
31961943
BR
464/* Command ReQuest Block: 32B */
465struct mv_crqb {
e1469874
ML
466 __le32 sg_addr;
467 __le32 sg_addr_hi;
468 __le16 ctrl_flags;
469 __le16 ata_cmd[11];
31961943 470};
20f733e7 471
e4e7b892 472struct mv_crqb_iie {
e1469874
ML
473 __le32 addr;
474 __le32 addr_hi;
475 __le32 flags;
476 __le32 len;
477 __le32 ata_cmd[4];
e4e7b892
JG
478};
479
31961943
BR
480/* Command ResPonse Block: 8B */
481struct mv_crpb {
e1469874
ML
482 __le16 id;
483 __le16 flags;
484 __le32 tmstmp;
20f733e7
BR
485};
486
31961943
BR
487/* EDMA Physical Region Descriptor (ePRD); A.K.A. SG */
488struct mv_sg {
e1469874
ML
489 __le32 addr;
490 __le32 flags_size;
491 __le32 addr_hi;
492 __le32 reserved;
31961943 493};
20f733e7 494
08da1759
ML
495/*
496 * We keep a local cache of a few frequently accessed port
497 * registers here, to avoid having to read them (very slow)
498 * when switching between EDMA and non-EDMA modes.
499 */
500struct mv_cached_regs {
501 u32 fiscfg;
502 u32 ltmode;
503 u32 haltcond;
c01e8a23 504 u32 unknown_rsvd;
08da1759
ML
505};
506
31961943
BR
507struct mv_port_priv {
508 struct mv_crqb *crqb;
509 dma_addr_t crqb_dma;
510 struct mv_crpb *crpb;
511 dma_addr_t crpb_dma;
eb73d558
ML
512 struct mv_sg *sg_tbl[MV_MAX_Q_DEPTH];
513 dma_addr_t sg_tbl_dma[MV_MAX_Q_DEPTH];
bdd4ddde
JG
514
515 unsigned int req_idx;
516 unsigned int resp_idx;
517
31961943 518 u32 pp_flags;
08da1759 519 struct mv_cached_regs cached;
29d187bb 520 unsigned int delayed_eh_pmp_map;
31961943
BR
521};
522
bca1c4eb
JG
523struct mv_port_signal {
524 u32 amps;
525 u32 pre;
526};
527
02a121da
ML
528struct mv_host_priv {
529 u32 hp_flags;
96e2c487 530 u32 main_irq_mask;
02a121da
ML
531 struct mv_port_signal signal[8];
532 const struct mv_hw_ops *ops;
f351b2d6
SB
533 int n_ports;
534 void __iomem *base;
7368f919
ML
535 void __iomem *main_irq_cause_addr;
536 void __iomem *main_irq_mask_addr;
02a121da
ML
537 u32 irq_cause_ofs;
538 u32 irq_mask_ofs;
539 u32 unmask_all_irqs;
da2fa9ba
ML
540 /*
541 * These consistent DMA memory pools give us guaranteed
542 * alignment for hardware-accessed data structures,
543 * and less memory waste in accomplishing the alignment.
544 */
545 struct dma_pool *crqb_pool;
546 struct dma_pool *crpb_pool;
547 struct dma_pool *sg_tbl_pool;
02a121da
ML
548};
549
47c2b677 550struct mv_hw_ops {
2a47ce06
JG
551 void (*phy_errata)(struct mv_host_priv *hpriv, void __iomem *mmio,
552 unsigned int port);
47c2b677
JG
553 void (*enable_leds)(struct mv_host_priv *hpriv, void __iomem *mmio);
554 void (*read_preamp)(struct mv_host_priv *hpriv, int idx,
555 void __iomem *mmio);
c9d39130
JG
556 int (*reset_hc)(struct mv_host_priv *hpriv, void __iomem *mmio,
557 unsigned int n_hc);
522479fb 558 void (*reset_flash)(struct mv_host_priv *hpriv, void __iomem *mmio);
7bb3c529 559 void (*reset_bus)(struct ata_host *host, void __iomem *mmio);
47c2b677
JG
560};
561
82ef04fb
TH
562static int mv_scr_read(struct ata_link *link, unsigned int sc_reg_in, u32 *val);
563static int mv_scr_write(struct ata_link *link, unsigned int sc_reg_in, u32 val);
564static int mv5_scr_read(struct ata_link *link, unsigned int sc_reg_in, u32 *val);
565static int mv5_scr_write(struct ata_link *link, unsigned int sc_reg_in, u32 val);
31961943
BR
566static int mv_port_start(struct ata_port *ap);
567static void mv_port_stop(struct ata_port *ap);
3e4a1391 568static int mv_qc_defer(struct ata_queued_cmd *qc);
31961943 569static void mv_qc_prep(struct ata_queued_cmd *qc);
e4e7b892 570static void mv_qc_prep_iie(struct ata_queued_cmd *qc);
9a3d9eb0 571static unsigned int mv_qc_issue(struct ata_queued_cmd *qc);
a1efdaba
TH
572static int mv_hardreset(struct ata_link *link, unsigned int *class,
573 unsigned long deadline);
bdd4ddde
JG
574static void mv_eh_freeze(struct ata_port *ap);
575static void mv_eh_thaw(struct ata_port *ap);
f273827e 576static void mv6_dev_config(struct ata_device *dev);
20f733e7 577
2a47ce06
JG
578static void mv5_phy_errata(struct mv_host_priv *hpriv, void __iomem *mmio,
579 unsigned int port);
47c2b677
JG
580static void mv5_enable_leds(struct mv_host_priv *hpriv, void __iomem *mmio);
581static void mv5_read_preamp(struct mv_host_priv *hpriv, int idx,
582 void __iomem *mmio);
c9d39130
JG
583static int mv5_reset_hc(struct mv_host_priv *hpriv, void __iomem *mmio,
584 unsigned int n_hc);
522479fb 585static void mv5_reset_flash(struct mv_host_priv *hpriv, void __iomem *mmio);
7bb3c529 586static void mv5_reset_bus(struct ata_host *host, void __iomem *mmio);
47c2b677 587
2a47ce06
JG
588static void mv6_phy_errata(struct mv_host_priv *hpriv, void __iomem *mmio,
589 unsigned int port);
47c2b677
JG
590static void mv6_enable_leds(struct mv_host_priv *hpriv, void __iomem *mmio);
591static void mv6_read_preamp(struct mv_host_priv *hpriv, int idx,
592 void __iomem *mmio);
c9d39130
JG
593static int mv6_reset_hc(struct mv_host_priv *hpriv, void __iomem *mmio,
594 unsigned int n_hc);
522479fb 595static void mv6_reset_flash(struct mv_host_priv *hpriv, void __iomem *mmio);
f351b2d6
SB
596static void mv_soc_enable_leds(struct mv_host_priv *hpriv,
597 void __iomem *mmio);
598static void mv_soc_read_preamp(struct mv_host_priv *hpriv, int idx,
599 void __iomem *mmio);
600static int mv_soc_reset_hc(struct mv_host_priv *hpriv,
601 void __iomem *mmio, unsigned int n_hc);
602static void mv_soc_reset_flash(struct mv_host_priv *hpriv,
603 void __iomem *mmio);
604static void mv_soc_reset_bus(struct ata_host *host, void __iomem *mmio);
7bb3c529 605static void mv_reset_pci_bus(struct ata_host *host, void __iomem *mmio);
e12bef50 606static void mv_reset_channel(struct mv_host_priv *hpriv, void __iomem *mmio,
c9d39130 607 unsigned int port_no);
e12bef50 608static int mv_stop_edma(struct ata_port *ap);
b562468c 609static int mv_stop_edma_engine(void __iomem *port_mmio);
00b81235 610static void mv_edma_cfg(struct ata_port *ap, int want_ncq, int want_edma);
47c2b677 611
e49856d8
ML
612static void mv_pmp_select(struct ata_port *ap, int pmp);
613static int mv_pmp_hardreset(struct ata_link *link, unsigned int *class,
614 unsigned long deadline);
615static int mv_softreset(struct ata_link *link, unsigned int *class,
616 unsigned long deadline);
29d187bb 617static void mv_pmp_error_handler(struct ata_port *ap);
4c299ca3
ML
618static void mv_process_crpb_entries(struct ata_port *ap,
619 struct mv_port_priv *pp);
47c2b677 620
da14265e
ML
621static void mv_sff_irq_clear(struct ata_port *ap);
622static int mv_check_atapi_dma(struct ata_queued_cmd *qc);
623static void mv_bmdma_setup(struct ata_queued_cmd *qc);
624static void mv_bmdma_start(struct ata_queued_cmd *qc);
625static void mv_bmdma_stop(struct ata_queued_cmd *qc);
626static u8 mv_bmdma_status(struct ata_port *ap);
d16ab3f6 627static u8 mv_sff_check_status(struct ata_port *ap);
da14265e 628
eb73d558
ML
629/* .sg_tablesize is (MV_MAX_SG_CT / 2) in the structures below
630 * because we have to allow room for worst case splitting of
631 * PRDs for 64K boundaries in mv_fill_sg().
632 */
c5d3e45a 633static struct scsi_host_template mv5_sht = {
68d1d07b 634 ATA_BASE_SHT(DRV_NAME),
baf14aa1 635 .sg_tablesize = MV_MAX_SG_CT / 2,
c5d3e45a 636 .dma_boundary = MV_DMA_BOUNDARY,
c5d3e45a
JG
637};
638
639static struct scsi_host_template mv6_sht = {
68d1d07b 640 ATA_NCQ_SHT(DRV_NAME),
138bfdd0 641 .can_queue = MV_MAX_Q_DEPTH - 1,
baf14aa1 642 .sg_tablesize = MV_MAX_SG_CT / 2,
20f733e7 643 .dma_boundary = MV_DMA_BOUNDARY,
20f733e7
BR
644};
645
029cfd6b
TH
646static struct ata_port_operations mv5_ops = {
647 .inherits = &ata_sff_port_ops,
c9d39130 648
c96f1732
AC
649 .lost_interrupt = ATA_OP_NULL,
650
3e4a1391 651 .qc_defer = mv_qc_defer,
c9d39130
JG
652 .qc_prep = mv_qc_prep,
653 .qc_issue = mv_qc_issue,
c9d39130 654
bdd4ddde
JG
655 .freeze = mv_eh_freeze,
656 .thaw = mv_eh_thaw,
a1efdaba 657 .hardreset = mv_hardreset,
a1efdaba 658 .error_handler = ata_std_error_handler, /* avoid SFF EH */
029cfd6b 659 .post_internal_cmd = ATA_OP_NULL,
bdd4ddde 660
c9d39130
JG
661 .scr_read = mv5_scr_read,
662 .scr_write = mv5_scr_write,
663
664 .port_start = mv_port_start,
665 .port_stop = mv_port_stop,
c9d39130
JG
666};
667
029cfd6b
TH
668static struct ata_port_operations mv6_ops = {
669 .inherits = &mv5_ops,
f273827e 670 .dev_config = mv6_dev_config,
20f733e7
BR
671 .scr_read = mv_scr_read,
672 .scr_write = mv_scr_write,
673
e49856d8
ML
674 .pmp_hardreset = mv_pmp_hardreset,
675 .pmp_softreset = mv_softreset,
676 .softreset = mv_softreset,
29d187bb 677 .error_handler = mv_pmp_error_handler,
da14265e 678
40f21b11 679 .sff_check_status = mv_sff_check_status,
da14265e
ML
680 .sff_irq_clear = mv_sff_irq_clear,
681 .check_atapi_dma = mv_check_atapi_dma,
682 .bmdma_setup = mv_bmdma_setup,
683 .bmdma_start = mv_bmdma_start,
684 .bmdma_stop = mv_bmdma_stop,
685 .bmdma_status = mv_bmdma_status,
20f733e7
BR
686};
687
029cfd6b
TH
688static struct ata_port_operations mv_iie_ops = {
689 .inherits = &mv6_ops,
690 .dev_config = ATA_OP_NULL,
e4e7b892 691 .qc_prep = mv_qc_prep_iie,
e4e7b892
JG
692};
693
98ac62de 694static const struct ata_port_info mv_port_info[] = {
20f733e7 695 { /* chip_504x */
91b1a84c 696 .flags = MV_GEN_I_FLAGS,
31961943 697 .pio_mask = 0x1f, /* pio0-4 */
bf6263a8 698 .udma_mask = ATA_UDMA6,
c9d39130 699 .port_ops = &mv5_ops,
20f733e7
BR
700 },
701 { /* chip_508x */
91b1a84c 702 .flags = MV_GEN_I_FLAGS | MV_FLAG_DUAL_HC,
31961943 703 .pio_mask = 0x1f, /* pio0-4 */
bf6263a8 704 .udma_mask = ATA_UDMA6,
c9d39130 705 .port_ops = &mv5_ops,
20f733e7 706 },
47c2b677 707 { /* chip_5080 */
91b1a84c 708 .flags = MV_GEN_I_FLAGS | MV_FLAG_DUAL_HC,
47c2b677 709 .pio_mask = 0x1f, /* pio0-4 */
bf6263a8 710 .udma_mask = ATA_UDMA6,
c9d39130 711 .port_ops = &mv5_ops,
47c2b677 712 },
20f733e7 713 { /* chip_604x */
91b1a84c 714 .flags = MV_GEN_II_FLAGS,
31961943 715 .pio_mask = 0x1f, /* pio0-4 */
bf6263a8 716 .udma_mask = ATA_UDMA6,
c9d39130 717 .port_ops = &mv6_ops,
20f733e7
BR
718 },
719 { /* chip_608x */
91b1a84c 720 .flags = MV_GEN_II_FLAGS | MV_FLAG_DUAL_HC,
31961943 721 .pio_mask = 0x1f, /* pio0-4 */
bf6263a8 722 .udma_mask = ATA_UDMA6,
c9d39130 723 .port_ops = &mv6_ops,
20f733e7 724 },
e4e7b892 725 { /* chip_6042 */
91b1a84c 726 .flags = MV_GEN_IIE_FLAGS,
e4e7b892 727 .pio_mask = 0x1f, /* pio0-4 */
bf6263a8 728 .udma_mask = ATA_UDMA6,
e4e7b892
JG
729 .port_ops = &mv_iie_ops,
730 },
731 { /* chip_7042 */
91b1a84c 732 .flags = MV_GEN_IIE_FLAGS,
e4e7b892 733 .pio_mask = 0x1f, /* pio0-4 */
bf6263a8 734 .udma_mask = ATA_UDMA6,
e4e7b892
JG
735 .port_ops = &mv_iie_ops,
736 },
f351b2d6 737 { /* chip_soc */
91b1a84c 738 .flags = MV_GEN_IIE_FLAGS,
17c5aab5
ML
739 .pio_mask = 0x1f, /* pio0-4 */
740 .udma_mask = ATA_UDMA6,
741 .port_ops = &mv_iie_ops,
f351b2d6 742 },
20f733e7
BR
743};
744
3b7d697d 745static const struct pci_device_id mv_pci_tbl[] = {
2d2744fc
JG
746 { PCI_VDEVICE(MARVELL, 0x5040), chip_504x },
747 { PCI_VDEVICE(MARVELL, 0x5041), chip_504x },
748 { PCI_VDEVICE(MARVELL, 0x5080), chip_5080 },
749 { PCI_VDEVICE(MARVELL, 0x5081), chip_508x },
46c5784c
ML
750 /* RocketRAID 1720/174x have different identifiers */
751 { PCI_VDEVICE(TTI, 0x1720), chip_6042 },
4462254a
ML
752 { PCI_VDEVICE(TTI, 0x1740), chip_6042 },
753 { PCI_VDEVICE(TTI, 0x1742), chip_6042 },
2d2744fc
JG
754
755 { PCI_VDEVICE(MARVELL, 0x6040), chip_604x },
756 { PCI_VDEVICE(MARVELL, 0x6041), chip_604x },
757 { PCI_VDEVICE(MARVELL, 0x6042), chip_6042 },
758 { PCI_VDEVICE(MARVELL, 0x6080), chip_608x },
759 { PCI_VDEVICE(MARVELL, 0x6081), chip_608x },
760
761 { PCI_VDEVICE(ADAPTEC2, 0x0241), chip_604x },
762
d9f9c6bc
FA
763 /* Adaptec 1430SA */
764 { PCI_VDEVICE(ADAPTEC2, 0x0243), chip_7042 },
765
02a121da 766 /* Marvell 7042 support */
6a3d586d
MT
767 { PCI_VDEVICE(MARVELL, 0x7042), chip_7042 },
768
02a121da
ML
769 /* Highpoint RocketRAID PCIe series */
770 { PCI_VDEVICE(TTI, 0x2300), chip_7042 },
771 { PCI_VDEVICE(TTI, 0x2310), chip_7042 },
772
2d2744fc 773 { } /* terminate list */
20f733e7
BR
774};
775
47c2b677
JG
776static const struct mv_hw_ops mv5xxx_ops = {
777 .phy_errata = mv5_phy_errata,
778 .enable_leds = mv5_enable_leds,
779 .read_preamp = mv5_read_preamp,
780 .reset_hc = mv5_reset_hc,
522479fb
JG
781 .reset_flash = mv5_reset_flash,
782 .reset_bus = mv5_reset_bus,
47c2b677
JG
783};
784
785static const struct mv_hw_ops mv6xxx_ops = {
786 .phy_errata = mv6_phy_errata,
787 .enable_leds = mv6_enable_leds,
788 .read_preamp = mv6_read_preamp,
789 .reset_hc = mv6_reset_hc,
522479fb
JG
790 .reset_flash = mv6_reset_flash,
791 .reset_bus = mv_reset_pci_bus,
47c2b677
JG
792};
793
f351b2d6
SB
794static const struct mv_hw_ops mv_soc_ops = {
795 .phy_errata = mv6_phy_errata,
796 .enable_leds = mv_soc_enable_leds,
797 .read_preamp = mv_soc_read_preamp,
798 .reset_hc = mv_soc_reset_hc,
799 .reset_flash = mv_soc_reset_flash,
800 .reset_bus = mv_soc_reset_bus,
801};
802
20f733e7
BR
803/*
804 * Functions
805 */
806
807static inline void writelfl(unsigned long data, void __iomem *addr)
808{
809 writel(data, addr);
810 (void) readl(addr); /* flush to avoid PCI posted write */
811}
812
c9d39130
JG
813static inline unsigned int mv_hc_from_port(unsigned int port)
814{
815 return port >> MV_PORT_HC_SHIFT;
816}
817
818static inline unsigned int mv_hardport_from_port(unsigned int port)
819{
820 return port & MV_PORT_MASK;
821}
822
1cfd19ae
ML
823/*
824 * Consolidate some rather tricky bit shift calculations.
825 * This is hot-path stuff, so not a function.
826 * Simple code, with two return values, so macro rather than inline.
827 *
828 * port is the sole input, in range 0..7.
7368f919
ML
829 * shift is one output, for use with main_irq_cause / main_irq_mask registers.
830 * hardport is the other output, in range 0..3.
1cfd19ae
ML
831 *
832 * Note that port and hardport may be the same variable in some cases.
833 */
834#define MV_PORT_TO_SHIFT_AND_HARDPORT(port, shift, hardport) \
835{ \
836 shift = mv_hc_from_port(port) * HC_SHIFT; \
837 hardport = mv_hardport_from_port(port); \
838 shift += hardport * 2; \
839}
840
352fab70
ML
841static inline void __iomem *mv_hc_base(void __iomem *base, unsigned int hc)
842{
843 return (base + MV_SATAHC0_REG_BASE + (hc * MV_SATAHC_REG_SZ));
844}
845
c9d39130
JG
846static inline void __iomem *mv_hc_base_from_port(void __iomem *base,
847 unsigned int port)
848{
849 return mv_hc_base(base, mv_hc_from_port(port));
850}
851
20f733e7
BR
852static inline void __iomem *mv_port_base(void __iomem *base, unsigned int port)
853{
c9d39130 854 return mv_hc_base_from_port(base, port) +
8b260248 855 MV_SATAHC_ARBTR_REG_SZ +
c9d39130 856 (mv_hardport_from_port(port) * MV_PORT_REG_SZ);
20f733e7
BR
857}
858
e12bef50
ML
859static void __iomem *mv5_phy_base(void __iomem *mmio, unsigned int port)
860{
861 void __iomem *hc_mmio = mv_hc_base_from_port(mmio, port);
862 unsigned long ofs = (mv_hardport_from_port(port) + 1) * 0x100UL;
863
864 return hc_mmio + ofs;
865}
866
f351b2d6
SB
867static inline void __iomem *mv_host_base(struct ata_host *host)
868{
869 struct mv_host_priv *hpriv = host->private_data;
870 return hpriv->base;
871}
872
20f733e7
BR
873static inline void __iomem *mv_ap_base(struct ata_port *ap)
874{
f351b2d6 875 return mv_port_base(mv_host_base(ap->host), ap->port_no);
20f733e7
BR
876}
877
cca3974e 878static inline int mv_get_hc_count(unsigned long port_flags)
31961943 879{
cca3974e 880 return ((port_flags & MV_FLAG_DUAL_HC) ? 2 : 1);
31961943
BR
881}
882
08da1759
ML
883/**
884 * mv_save_cached_regs - (re-)initialize cached port registers
885 * @ap: the port whose registers we are caching
886 *
887 * Initialize the local cache of port registers,
888 * so that reading them over and over again can
889 * be avoided on the hotter paths of this driver.
890 * This saves a few microseconds each time we switch
891 * to/from EDMA mode to perform (eg.) a drive cache flush.
892 */
893static void mv_save_cached_regs(struct ata_port *ap)
894{
895 void __iomem *port_mmio = mv_ap_base(ap);
896 struct mv_port_priv *pp = ap->private_data;
897
898 pp->cached.fiscfg = readl(port_mmio + FISCFG_OFS);
899 pp->cached.ltmode = readl(port_mmio + LTMODE_OFS);
900 pp->cached.haltcond = readl(port_mmio + EDMA_HALTCOND_OFS);
c01e8a23 901 pp->cached.unknown_rsvd = readl(port_mmio + EDMA_UNKNOWN_RSVD_OFS);
08da1759
ML
902}
903
904/**
905 * mv_write_cached_reg - write to a cached port register
906 * @addr: hardware address of the register
907 * @old: pointer to cached value of the register
908 * @new: new value for the register
909 *
910 * Write a new value to a cached register,
911 * but only if the value is different from before.
912 */
913static inline void mv_write_cached_reg(void __iomem *addr, u32 *old, u32 new)
914{
915 if (new != *old) {
916 *old = new;
917 writel(new, addr);
918 }
919}
920
c5d3e45a
JG
921static void mv_set_edma_ptrs(void __iomem *port_mmio,
922 struct mv_host_priv *hpriv,
923 struct mv_port_priv *pp)
924{
bdd4ddde
JG
925 u32 index;
926
c5d3e45a
JG
927 /*
928 * initialize request queue
929 */
fcfb1f77
ML
930 pp->req_idx &= MV_MAX_Q_DEPTH_MASK; /* paranoia */
931 index = pp->req_idx << EDMA_REQ_Q_PTR_SHIFT;
bdd4ddde 932
c5d3e45a
JG
933 WARN_ON(pp->crqb_dma & 0x3ff);
934 writel((pp->crqb_dma >> 16) >> 16, port_mmio + EDMA_REQ_Q_BASE_HI_OFS);
bdd4ddde 935 writelfl((pp->crqb_dma & EDMA_REQ_Q_BASE_LO_MASK) | index,
c5d3e45a 936 port_mmio + EDMA_REQ_Q_IN_PTR_OFS);
5cf73bfb 937 writelfl(index, port_mmio + EDMA_REQ_Q_OUT_PTR_OFS);
c5d3e45a
JG
938
939 /*
940 * initialize response queue
941 */
fcfb1f77
ML
942 pp->resp_idx &= MV_MAX_Q_DEPTH_MASK; /* paranoia */
943 index = pp->resp_idx << EDMA_RSP_Q_PTR_SHIFT;
bdd4ddde 944
c5d3e45a
JG
945 WARN_ON(pp->crpb_dma & 0xff);
946 writel((pp->crpb_dma >> 16) >> 16, port_mmio + EDMA_RSP_Q_BASE_HI_OFS);
5cf73bfb 947 writelfl(index, port_mmio + EDMA_RSP_Q_IN_PTR_OFS);
bdd4ddde 948 writelfl((pp->crpb_dma & EDMA_RSP_Q_BASE_LO_MASK) | index,
c5d3e45a 949 port_mmio + EDMA_RSP_Q_OUT_PTR_OFS);
c5d3e45a
JG
950}
951
2b748a0a
ML
952static void mv_write_main_irq_mask(u32 mask, struct mv_host_priv *hpriv)
953{
954 /*
955 * When writing to the main_irq_mask in hardware,
956 * we must ensure exclusivity between the interrupt coalescing bits
957 * and the corresponding individual port DONE_IRQ bits.
958 *
959 * Note that this register is really an "IRQ enable" register,
960 * not an "IRQ mask" register as Marvell's naming might suggest.
961 */
962 if (mask & (ALL_PORTS_COAL_DONE | PORTS_0_3_COAL_DONE))
963 mask &= ~DONE_IRQ_0_3;
964 if (mask & (ALL_PORTS_COAL_DONE | PORTS_4_7_COAL_DONE))
965 mask &= ~DONE_IRQ_4_7;
966 writelfl(mask, hpriv->main_irq_mask_addr);
967}
968
c4de573b
ML
969static void mv_set_main_irq_mask(struct ata_host *host,
970 u32 disable_bits, u32 enable_bits)
971{
972 struct mv_host_priv *hpriv = host->private_data;
973 u32 old_mask, new_mask;
974
96e2c487 975 old_mask = hpriv->main_irq_mask;
c4de573b 976 new_mask = (old_mask & ~disable_bits) | enable_bits;
96e2c487
ML
977 if (new_mask != old_mask) {
978 hpriv->main_irq_mask = new_mask;
2b748a0a 979 mv_write_main_irq_mask(new_mask, hpriv);
96e2c487 980 }
c4de573b
ML
981}
982
983static void mv_enable_port_irqs(struct ata_port *ap,
984 unsigned int port_bits)
985{
986 unsigned int shift, hardport, port = ap->port_no;
987 u32 disable_bits, enable_bits;
988
989 MV_PORT_TO_SHIFT_AND_HARDPORT(port, shift, hardport);
990
991 disable_bits = (DONE_IRQ | ERR_IRQ) << shift;
992 enable_bits = port_bits << shift;
993 mv_set_main_irq_mask(ap->host, disable_bits, enable_bits);
994}
995
00b81235
ML
996static void mv_clear_and_enable_port_irqs(struct ata_port *ap,
997 void __iomem *port_mmio,
998 unsigned int port_irqs)
999{
1000 struct mv_host_priv *hpriv = ap->host->private_data;
1001 int hardport = mv_hardport_from_port(ap->port_no);
1002 void __iomem *hc_mmio = mv_hc_base_from_port(
1003 mv_host_base(ap->host), ap->port_no);
1004 u32 hc_irq_cause;
1005
1006 /* clear EDMA event indicators, if any */
1007 writelfl(0, port_mmio + EDMA_ERR_IRQ_CAUSE_OFS);
1008
1009 /* clear pending irq events */
1010 hc_irq_cause = ~((DEV_IRQ | DMA_IRQ) << hardport);
1011 writelfl(hc_irq_cause, hc_mmio + HC_IRQ_CAUSE_OFS);
1012
1013 /* clear FIS IRQ Cause */
1014 if (IS_GEN_IIE(hpriv))
1015 writelfl(0, port_mmio + SATA_FIS_IRQ_CAUSE_OFS);
1016
1017 mv_enable_port_irqs(ap, port_irqs);
1018}
1019
2b748a0a
ML
1020static void mv_set_irq_coalescing(struct ata_host *host,
1021 unsigned int count, unsigned int usecs)
1022{
1023 struct mv_host_priv *hpriv = host->private_data;
1024 void __iomem *mmio = hpriv->base, *hc_mmio;
1025 u32 coal_enable = 0;
1026 unsigned long flags;
6abf4678 1027 unsigned int clks, is_dual_hc = hpriv->n_ports > MV_PORTS_PER_HC;
2b748a0a
ML
1028 const u32 coal_disable = PORTS_0_3_COAL_DONE | PORTS_4_7_COAL_DONE |
1029 ALL_PORTS_COAL_DONE;
1030
1031 /* Disable IRQ coalescing if either threshold is zero */
1032 if (!usecs || !count) {
1033 clks = count = 0;
1034 } else {
1035 /* Respect maximum limits of the hardware */
1036 clks = usecs * COAL_CLOCKS_PER_USEC;
1037 if (clks > MAX_COAL_TIME_THRESHOLD)
1038 clks = MAX_COAL_TIME_THRESHOLD;
1039 if (count > MAX_COAL_IO_COUNT)
1040 count = MAX_COAL_IO_COUNT;
1041 }
1042
1043 spin_lock_irqsave(&host->lock, flags);
6abf4678 1044 mv_set_main_irq_mask(host, coal_disable, 0);
2b748a0a 1045
6abf4678 1046 if (is_dual_hc && !IS_GEN_I(hpriv)) {
2b748a0a 1047 /*
6abf4678
ML
1048 * GEN_II/GEN_IIE with dual host controllers:
1049 * one set of global thresholds for the entire chip.
2b748a0a
ML
1050 */
1051 writel(clks, mmio + MV_IRQ_COAL_TIME_THRESHOLD);
1052 writel(count, mmio + MV_IRQ_COAL_IO_THRESHOLD);
1053 /* clear leftover coal IRQ bit */
6abf4678
ML
1054 writel(~ALL_PORTS_COAL_IRQ, mmio + MV_IRQ_COAL_CAUSE);
1055 if (count)
1056 coal_enable = ALL_PORTS_COAL_DONE;
1057 clks = count = 0; /* force clearing of regular regs below */
2b748a0a 1058 }
6abf4678 1059
2b748a0a
ML
1060 /*
1061 * All chips: independent thresholds for each HC on the chip.
1062 */
1063 hc_mmio = mv_hc_base_from_port(mmio, 0);
1064 writel(clks, hc_mmio + HC_IRQ_COAL_TIME_THRESHOLD_OFS);
1065 writel(count, hc_mmio + HC_IRQ_COAL_IO_THRESHOLD_OFS);
6abf4678
ML
1066 writel(~HC_COAL_IRQ, hc_mmio + HC_IRQ_CAUSE_OFS);
1067 if (count)
1068 coal_enable |= PORTS_0_3_COAL_DONE;
1069 if (is_dual_hc) {
2b748a0a
ML
1070 hc_mmio = mv_hc_base_from_port(mmio, MV_PORTS_PER_HC);
1071 writel(clks, hc_mmio + HC_IRQ_COAL_TIME_THRESHOLD_OFS);
1072 writel(count, hc_mmio + HC_IRQ_COAL_IO_THRESHOLD_OFS);
6abf4678
ML
1073 writel(~HC_COAL_IRQ, hc_mmio + HC_IRQ_CAUSE_OFS);
1074 if (count)
1075 coal_enable |= PORTS_4_7_COAL_DONE;
2b748a0a 1076 }
2b748a0a 1077
6abf4678 1078 mv_set_main_irq_mask(host, 0, coal_enable);
2b748a0a
ML
1079 spin_unlock_irqrestore(&host->lock, flags);
1080}
1081
05b308e1 1082/**
00b81235 1083 * mv_start_edma - Enable eDMA engine
05b308e1
BR
1084 * @base: port base address
1085 * @pp: port private data
1086 *
beec7dbc
TH
1087 * Verify the local cache of the eDMA state is accurate with a
1088 * WARN_ON.
05b308e1
BR
1089 *
1090 * LOCKING:
1091 * Inherited from caller.
1092 */
00b81235 1093static void mv_start_edma(struct ata_port *ap, void __iomem *port_mmio,
72109168 1094 struct mv_port_priv *pp, u8 protocol)
20f733e7 1095{
72109168
ML
1096 int want_ncq = (protocol == ATA_PROT_NCQ);
1097
1098 if (pp->pp_flags & MV_PP_FLAG_EDMA_EN) {
1099 int using_ncq = ((pp->pp_flags & MV_PP_FLAG_NCQ_EN) != 0);
1100 if (want_ncq != using_ncq)
b562468c 1101 mv_stop_edma(ap);
72109168 1102 }
c5d3e45a 1103 if (!(pp->pp_flags & MV_PP_FLAG_EDMA_EN)) {
0c58912e 1104 struct mv_host_priv *hpriv = ap->host->private_data;
0c58912e 1105
00b81235 1106 mv_edma_cfg(ap, want_ncq, 1);
0c58912e 1107
f630d562 1108 mv_set_edma_ptrs(port_mmio, hpriv, pp);
00b81235 1109 mv_clear_and_enable_port_irqs(ap, port_mmio, DONE_IRQ|ERR_IRQ);
bdd4ddde 1110
f630d562 1111 writelfl(EDMA_EN, port_mmio + EDMA_CMD_OFS);
afb0edd9
BR
1112 pp->pp_flags |= MV_PP_FLAG_EDMA_EN;
1113 }
20f733e7
BR
1114}
1115
9b2c4e0b
ML
1116static void mv_wait_for_edma_empty_idle(struct ata_port *ap)
1117{
1118 void __iomem *port_mmio = mv_ap_base(ap);
1119 const u32 empty_idle = (EDMA_STATUS_CACHE_EMPTY | EDMA_STATUS_IDLE);
1120 const int per_loop = 5, timeout = (15 * 1000 / per_loop);
1121 int i;
1122
1123 /*
1124 * Wait for the EDMA engine to finish transactions in progress.
c46938cc
ML
1125 * No idea what a good "timeout" value might be, but measurements
1126 * indicate that it often requires hundreds of microseconds
1127 * with two drives in-use. So we use the 15msec value above
1128 * as a rough guess at what even more drives might require.
9b2c4e0b
ML
1129 */
1130 for (i = 0; i < timeout; ++i) {
1131 u32 edma_stat = readl(port_mmio + EDMA_STATUS_OFS);
1132 if ((edma_stat & empty_idle) == empty_idle)
1133 break;
1134 udelay(per_loop);
1135 }
1136 /* ata_port_printk(ap, KERN_INFO, "%s: %u+ usecs\n", __func__, i); */
1137}
1138
05b308e1 1139/**
e12bef50 1140 * mv_stop_edma_engine - Disable eDMA engine
b562468c 1141 * @port_mmio: io base address
05b308e1
BR
1142 *
1143 * LOCKING:
1144 * Inherited from caller.
1145 */
b562468c 1146static int mv_stop_edma_engine(void __iomem *port_mmio)
20f733e7 1147{
b562468c 1148 int i;
31961943 1149
b562468c
ML
1150 /* Disable eDMA. The disable bit auto clears. */
1151 writelfl(EDMA_DS, port_mmio + EDMA_CMD_OFS);
8b260248 1152
b562468c
ML
1153 /* Wait for the chip to confirm eDMA is off. */
1154 for (i = 10000; i > 0; i--) {
1155 u32 reg = readl(port_mmio + EDMA_CMD_OFS);
4537deb5 1156 if (!(reg & EDMA_EN))
b562468c
ML
1157 return 0;
1158 udelay(10);
31961943 1159 }
b562468c 1160 return -EIO;
20f733e7
BR
1161}
1162
e12bef50 1163static int mv_stop_edma(struct ata_port *ap)
0ea9e179 1164{
b562468c
ML
1165 void __iomem *port_mmio = mv_ap_base(ap);
1166 struct mv_port_priv *pp = ap->private_data;
66e57a2c 1167 int err = 0;
0ea9e179 1168
b562468c
ML
1169 if (!(pp->pp_flags & MV_PP_FLAG_EDMA_EN))
1170 return 0;
1171 pp->pp_flags &= ~MV_PP_FLAG_EDMA_EN;
9b2c4e0b 1172 mv_wait_for_edma_empty_idle(ap);
b562468c
ML
1173 if (mv_stop_edma_engine(port_mmio)) {
1174 ata_port_printk(ap, KERN_ERR, "Unable to stop eDMA\n");
66e57a2c 1175 err = -EIO;
b562468c 1176 }
66e57a2c
ML
1177 mv_edma_cfg(ap, 0, 0);
1178 return err;
0ea9e179
JG
1179}
1180
8a70f8dc 1181#ifdef ATA_DEBUG
31961943 1182static void mv_dump_mem(void __iomem *start, unsigned bytes)
20f733e7 1183{
31961943
BR
1184 int b, w;
1185 for (b = 0; b < bytes; ) {
1186 DPRINTK("%p: ", start + b);
1187 for (w = 0; b < bytes && w < 4; w++) {
2dcb407e 1188 printk("%08x ", readl(start + b));
31961943
BR
1189 b += sizeof(u32);
1190 }
1191 printk("\n");
1192 }
31961943 1193}
8a70f8dc
JG
1194#endif
1195
31961943
BR
1196static void mv_dump_pci_cfg(struct pci_dev *pdev, unsigned bytes)
1197{
1198#ifdef ATA_DEBUG
1199 int b, w;
1200 u32 dw;
1201 for (b = 0; b < bytes; ) {
1202 DPRINTK("%02x: ", b);
1203 for (w = 0; b < bytes && w < 4; w++) {
2dcb407e
JG
1204 (void) pci_read_config_dword(pdev, b, &dw);
1205 printk("%08x ", dw);
31961943
BR
1206 b += sizeof(u32);
1207 }
1208 printk("\n");
1209 }
1210#endif
1211}
1212static void mv_dump_all_regs(void __iomem *mmio_base, int port,
1213 struct pci_dev *pdev)
1214{
1215#ifdef ATA_DEBUG
8b260248 1216 void __iomem *hc_base = mv_hc_base(mmio_base,
31961943
BR
1217 port >> MV_PORT_HC_SHIFT);
1218 void __iomem *port_base;
1219 int start_port, num_ports, p, start_hc, num_hcs, hc;
1220
1221 if (0 > port) {
1222 start_hc = start_port = 0;
1223 num_ports = 8; /* shld be benign for 4 port devs */
1224 num_hcs = 2;
1225 } else {
1226 start_hc = port >> MV_PORT_HC_SHIFT;
1227 start_port = port;
1228 num_ports = num_hcs = 1;
1229 }
8b260248 1230 DPRINTK("All registers for port(s) %u-%u:\n", start_port,
31961943
BR
1231 num_ports > 1 ? num_ports - 1 : start_port);
1232
1233 if (NULL != pdev) {
1234 DPRINTK("PCI config space regs:\n");
1235 mv_dump_pci_cfg(pdev, 0x68);
1236 }
1237 DPRINTK("PCI regs:\n");
1238 mv_dump_mem(mmio_base+0xc00, 0x3c);
1239 mv_dump_mem(mmio_base+0xd00, 0x34);
1240 mv_dump_mem(mmio_base+0xf00, 0x4);
1241 mv_dump_mem(mmio_base+0x1d00, 0x6c);
1242 for (hc = start_hc; hc < start_hc + num_hcs; hc++) {
d220c37e 1243 hc_base = mv_hc_base(mmio_base, hc);
31961943
BR
1244 DPRINTK("HC regs (HC %i):\n", hc);
1245 mv_dump_mem(hc_base, 0x1c);
1246 }
1247 for (p = start_port; p < start_port + num_ports; p++) {
1248 port_base = mv_port_base(mmio_base, p);
2dcb407e 1249 DPRINTK("EDMA regs (port %i):\n", p);
31961943 1250 mv_dump_mem(port_base, 0x54);
2dcb407e 1251 DPRINTK("SATA regs (port %i):\n", p);
31961943
BR
1252 mv_dump_mem(port_base+0x300, 0x60);
1253 }
1254#endif
20f733e7
BR
1255}
1256
1257static unsigned int mv_scr_offset(unsigned int sc_reg_in)
1258{
1259 unsigned int ofs;
1260
1261 switch (sc_reg_in) {
1262 case SCR_STATUS:
1263 case SCR_CONTROL:
1264 case SCR_ERROR:
1265 ofs = SATA_STATUS_OFS + (sc_reg_in * sizeof(u32));
1266 break;
1267 case SCR_ACTIVE:
1268 ofs = SATA_ACTIVE_OFS; /* active is not with the others */
1269 break;
1270 default:
1271 ofs = 0xffffffffU;
1272 break;
1273 }
1274 return ofs;
1275}
1276
82ef04fb 1277static int mv_scr_read(struct ata_link *link, unsigned int sc_reg_in, u32 *val)
20f733e7
BR
1278{
1279 unsigned int ofs = mv_scr_offset(sc_reg_in);
1280
da3dbb17 1281 if (ofs != 0xffffffffU) {
82ef04fb 1282 *val = readl(mv_ap_base(link->ap) + ofs);
da3dbb17
TH
1283 return 0;
1284 } else
1285 return -EINVAL;
20f733e7
BR
1286}
1287
82ef04fb 1288static int mv_scr_write(struct ata_link *link, unsigned int sc_reg_in, u32 val)
20f733e7
BR
1289{
1290 unsigned int ofs = mv_scr_offset(sc_reg_in);
1291
da3dbb17 1292 if (ofs != 0xffffffffU) {
82ef04fb 1293 writelfl(val, mv_ap_base(link->ap) + ofs);
da3dbb17
TH
1294 return 0;
1295 } else
1296 return -EINVAL;
20f733e7
BR
1297}
1298
f273827e
ML
1299static void mv6_dev_config(struct ata_device *adev)
1300{
1301 /*
e49856d8
ML
1302 * Deal with Gen-II ("mv6") hardware quirks/restrictions:
1303 *
1304 * Gen-II does not support NCQ over a port multiplier
1305 * (no FIS-based switching).
f273827e 1306 */
e49856d8 1307 if (adev->flags & ATA_DFLAG_NCQ) {
352fab70 1308 if (sata_pmp_attached(adev->link->ap)) {
e49856d8 1309 adev->flags &= ~ATA_DFLAG_NCQ;
352fab70
ML
1310 ata_dev_printk(adev, KERN_INFO,
1311 "NCQ disabled for command-based switching\n");
352fab70 1312 }
e49856d8 1313 }
f273827e
ML
1314}
1315
3e4a1391
ML
1316static int mv_qc_defer(struct ata_queued_cmd *qc)
1317{
1318 struct ata_link *link = qc->dev->link;
1319 struct ata_port *ap = link->ap;
1320 struct mv_port_priv *pp = ap->private_data;
1321
29d187bb
ML
1322 /*
1323 * Don't allow new commands if we're in a delayed EH state
1324 * for NCQ and/or FIS-based switching.
1325 */
1326 if (pp->pp_flags & MV_PP_FLAG_DELAYED_EH)
1327 return ATA_DEFER_PORT;
3e4a1391
ML
1328 /*
1329 * If the port is completely idle, then allow the new qc.
1330 */
1331 if (ap->nr_active_links == 0)
1332 return 0;
1333
4bdee6c5
TH
1334 /*
1335 * The port is operating in host queuing mode (EDMA) with NCQ
1336 * enabled, allow multiple NCQ commands. EDMA also allows
1337 * queueing multiple DMA commands but libata core currently
1338 * doesn't allow it.
1339 */
1340 if ((pp->pp_flags & MV_PP_FLAG_EDMA_EN) &&
1341 (pp->pp_flags & MV_PP_FLAG_NCQ_EN) && ata_is_ncq(qc->tf.protocol))
1342 return 0;
1343
3e4a1391
ML
1344 return ATA_DEFER_PORT;
1345}
1346
08da1759 1347static void mv_config_fbs(struct ata_port *ap, int want_ncq, int want_fbs)
e49856d8 1348{
08da1759
ML
1349 struct mv_port_priv *pp = ap->private_data;
1350 void __iomem *port_mmio;
00f42eab 1351
08da1759
ML
1352 u32 fiscfg, *old_fiscfg = &pp->cached.fiscfg;
1353 u32 ltmode, *old_ltmode = &pp->cached.ltmode;
1354 u32 haltcond, *old_haltcond = &pp->cached.haltcond;
00f42eab 1355
08da1759
ML
1356 ltmode = *old_ltmode & ~LTMODE_BIT8;
1357 haltcond = *old_haltcond | EDMA_ERR_DEV;
00f42eab
ML
1358
1359 if (want_fbs) {
08da1759
ML
1360 fiscfg = *old_fiscfg | FISCFG_SINGLE_SYNC;
1361 ltmode = *old_ltmode | LTMODE_BIT8;
4c299ca3 1362 if (want_ncq)
08da1759 1363 haltcond &= ~EDMA_ERR_DEV;
4c299ca3 1364 else
08da1759
ML
1365 fiscfg |= FISCFG_WAIT_DEV_ERR;
1366 } else {
1367 fiscfg = *old_fiscfg & ~(FISCFG_SINGLE_SYNC | FISCFG_WAIT_DEV_ERR);
e49856d8 1368 }
00f42eab 1369
08da1759
ML
1370 port_mmio = mv_ap_base(ap);
1371 mv_write_cached_reg(port_mmio + FISCFG_OFS, old_fiscfg, fiscfg);
1372 mv_write_cached_reg(port_mmio + LTMODE_OFS, old_ltmode, ltmode);
1373 mv_write_cached_reg(port_mmio + EDMA_HALTCOND_OFS, old_haltcond, haltcond);
f273827e
ML
1374}
1375
dd2890f6
ML
1376static void mv_60x1_errata_sata25(struct ata_port *ap, int want_ncq)
1377{
1378 struct mv_host_priv *hpriv = ap->host->private_data;
1379 u32 old, new;
1380
1381 /* workaround for 88SX60x1 FEr SATA#25 (part 1) */
1382 old = readl(hpriv->base + MV_GPIO_PORT_CTL_OFS);
1383 if (want_ncq)
1384 new = old | (1 << 22);
1385 else
1386 new = old & ~(1 << 22);
1387 if (new != old)
1388 writel(new, hpriv->base + MV_GPIO_PORT_CTL_OFS);
1389}
1390
c01e8a23 1391/**
40f21b11
ML
1392 * mv_bmdma_enable - set a magic bit on GEN_IIE to allow bmdma
1393 * @ap: Port being initialized
c01e8a23
ML
1394 *
1395 * There are two DMA modes on these chips: basic DMA, and EDMA.
1396 *
1397 * Bit-0 of the "EDMA RESERVED" register enables/disables use
1398 * of basic DMA on the GEN_IIE versions of the chips.
1399 *
1400 * This bit survives EDMA resets, and must be set for basic DMA
1401 * to function, and should be cleared when EDMA is active.
1402 */
1403static void mv_bmdma_enable_iie(struct ata_port *ap, int enable_bmdma)
1404{
1405 struct mv_port_priv *pp = ap->private_data;
1406 u32 new, *old = &pp->cached.unknown_rsvd;
1407
1408 if (enable_bmdma)
1409 new = *old | 1;
1410 else
1411 new = *old & ~1;
1412 mv_write_cached_reg(mv_ap_base(ap) + EDMA_UNKNOWN_RSVD_OFS, old, new);
1413}
1414
000b344f
ML
1415/*
1416 * SOC chips have an issue whereby the HDD LEDs don't always blink
1417 * during I/O when NCQ is enabled. Enabling a special "LED blink" mode
1418 * of the SOC takes care of it, generating a steady blink rate when
1419 * any drive on the chip is active.
1420 *
1421 * Unfortunately, the blink mode is a global hardware setting for the SOC,
1422 * so we must use it whenever at least one port on the SOC has NCQ enabled.
1423 *
1424 * We turn "LED blink" off when NCQ is not in use anywhere, because the normal
1425 * LED operation works then, and provides better (more accurate) feedback.
1426 *
1427 * Note that this code assumes that an SOC never has more than one HC onboard.
1428 */
1429static void mv_soc_led_blink_enable(struct ata_port *ap)
1430{
1431 struct ata_host *host = ap->host;
1432 struct mv_host_priv *hpriv = host->private_data;
1433 void __iomem *hc_mmio;
1434 u32 led_ctrl;
1435
1436 if (hpriv->hp_flags & MV_HP_QUIRK_LED_BLINK_EN)
1437 return;
1438 hpriv->hp_flags |= MV_HP_QUIRK_LED_BLINK_EN;
1439 hc_mmio = mv_hc_base_from_port(mv_host_base(host), ap->port_no);
1440 led_ctrl = readl(hc_mmio + SOC_LED_CTRL_OFS);
1441 writel(led_ctrl | SOC_LED_CTRL_BLINK, hc_mmio + SOC_LED_CTRL_OFS);
1442}
1443
1444static void mv_soc_led_blink_disable(struct ata_port *ap)
1445{
1446 struct ata_host *host = ap->host;
1447 struct mv_host_priv *hpriv = host->private_data;
1448 void __iomem *hc_mmio;
1449 u32 led_ctrl;
1450 unsigned int port;
1451
1452 if (!(hpriv->hp_flags & MV_HP_QUIRK_LED_BLINK_EN))
1453 return;
1454
1455 /* disable led-blink only if no ports are using NCQ */
1456 for (port = 0; port < hpriv->n_ports; port++) {
1457 struct ata_port *this_ap = host->ports[port];
1458 struct mv_port_priv *pp = this_ap->private_data;
1459
1460 if (pp->pp_flags & MV_PP_FLAG_NCQ_EN)
1461 return;
1462 }
1463
1464 hpriv->hp_flags &= ~MV_HP_QUIRK_LED_BLINK_EN;
1465 hc_mmio = mv_hc_base_from_port(mv_host_base(host), ap->port_no);
1466 led_ctrl = readl(hc_mmio + SOC_LED_CTRL_OFS);
1467 writel(led_ctrl & ~SOC_LED_CTRL_BLINK, hc_mmio + SOC_LED_CTRL_OFS);
1468}
1469
00b81235 1470static void mv_edma_cfg(struct ata_port *ap, int want_ncq, int want_edma)
e4e7b892 1471{
0c58912e 1472 u32 cfg;
e12bef50
ML
1473 struct mv_port_priv *pp = ap->private_data;
1474 struct mv_host_priv *hpriv = ap->host->private_data;
1475 void __iomem *port_mmio = mv_ap_base(ap);
e4e7b892
JG
1476
1477 /* set up non-NCQ EDMA configuration */
0c58912e 1478 cfg = EDMA_CFG_Q_DEPTH; /* always 0x1f for *all* chips */
d16ab3f6
ML
1479 pp->pp_flags &=
1480 ~(MV_PP_FLAG_FBS_EN | MV_PP_FLAG_NCQ_EN | MV_PP_FLAG_FAKE_ATA_BUSY);
e4e7b892 1481
0c58912e 1482 if (IS_GEN_I(hpriv))
e4e7b892
JG
1483 cfg |= (1 << 8); /* enab config burst size mask */
1484
dd2890f6 1485 else if (IS_GEN_II(hpriv)) {
e4e7b892 1486 cfg |= EDMA_CFG_RD_BRST_EXT | EDMA_CFG_WR_BUFF_LEN;
dd2890f6 1487 mv_60x1_errata_sata25(ap, want_ncq);
e4e7b892 1488
dd2890f6 1489 } else if (IS_GEN_IIE(hpriv)) {
00f42eab
ML
1490 int want_fbs = sata_pmp_attached(ap);
1491 /*
1492 * Possible future enhancement:
1493 *
1494 * The chip can use FBS with non-NCQ, if we allow it,
1495 * But first we need to have the error handling in place
1496 * for this mode (datasheet section 7.3.15.4.2.3).
1497 * So disallow non-NCQ FBS for now.
1498 */
1499 want_fbs &= want_ncq;
1500
08da1759 1501 mv_config_fbs(ap, want_ncq, want_fbs);
00f42eab
ML
1502
1503 if (want_fbs) {
1504 pp->pp_flags |= MV_PP_FLAG_FBS_EN;
1505 cfg |= EDMA_CFG_EDMA_FBS; /* FIS-based switching */
1506 }
1507
e728eabe 1508 cfg |= (1 << 23); /* do not mask PM field in rx'd FIS */
00b81235
ML
1509 if (want_edma) {
1510 cfg |= (1 << 22); /* enab 4-entry host queue cache */
1511 if (!IS_SOC(hpriv))
1512 cfg |= (1 << 18); /* enab early completion */
1513 }
616d4a98
ML
1514 if (hpriv->hp_flags & MV_HP_CUT_THROUGH)
1515 cfg |= (1 << 17); /* enab cut-thru (dis stor&forwrd) */
c01e8a23 1516 mv_bmdma_enable_iie(ap, !want_edma);
000b344f
ML
1517
1518 if (IS_SOC(hpriv)) {
1519 if (want_ncq)
1520 mv_soc_led_blink_enable(ap);
1521 else
1522 mv_soc_led_blink_disable(ap);
1523 }
e4e7b892
JG
1524 }
1525
72109168
ML
1526 if (want_ncq) {
1527 cfg |= EDMA_CFG_NCQ;
1528 pp->pp_flags |= MV_PP_FLAG_NCQ_EN;
00b81235 1529 }
72109168 1530
e4e7b892
JG
1531 writelfl(cfg, port_mmio + EDMA_CFG_OFS);
1532}
1533
da2fa9ba
ML
1534static void mv_port_free_dma_mem(struct ata_port *ap)
1535{
1536 struct mv_host_priv *hpriv = ap->host->private_data;
1537 struct mv_port_priv *pp = ap->private_data;
eb73d558 1538 int tag;
da2fa9ba
ML
1539
1540 if (pp->crqb) {
1541 dma_pool_free(hpriv->crqb_pool, pp->crqb, pp->crqb_dma);
1542 pp->crqb = NULL;
1543 }
1544 if (pp->crpb) {
1545 dma_pool_free(hpriv->crpb_pool, pp->crpb, pp->crpb_dma);
1546 pp->crpb = NULL;
1547 }
eb73d558
ML
1548 /*
1549 * For GEN_I, there's no NCQ, so we have only a single sg_tbl.
1550 * For later hardware, we have one unique sg_tbl per NCQ tag.
1551 */
1552 for (tag = 0; tag < MV_MAX_Q_DEPTH; ++tag) {
1553 if (pp->sg_tbl[tag]) {
1554 if (tag == 0 || !IS_GEN_I(hpriv))
1555 dma_pool_free(hpriv->sg_tbl_pool,
1556 pp->sg_tbl[tag],
1557 pp->sg_tbl_dma[tag]);
1558 pp->sg_tbl[tag] = NULL;
1559 }
da2fa9ba
ML
1560 }
1561}
1562
05b308e1
BR
1563/**
1564 * mv_port_start - Port specific init/start routine.
1565 * @ap: ATA channel to manipulate
1566 *
1567 * Allocate and point to DMA memory, init port private memory,
1568 * zero indices.
1569 *
1570 * LOCKING:
1571 * Inherited from caller.
1572 */
31961943
BR
1573static int mv_port_start(struct ata_port *ap)
1574{
cca3974e
JG
1575 struct device *dev = ap->host->dev;
1576 struct mv_host_priv *hpriv = ap->host->private_data;
31961943 1577 struct mv_port_priv *pp;
dde20207 1578 int tag;
31961943 1579
24dc5f33 1580 pp = devm_kzalloc(dev, sizeof(*pp), GFP_KERNEL);
6037d6bb 1581 if (!pp)
24dc5f33 1582 return -ENOMEM;
da2fa9ba 1583 ap->private_data = pp;
31961943 1584
da2fa9ba
ML
1585 pp->crqb = dma_pool_alloc(hpriv->crqb_pool, GFP_KERNEL, &pp->crqb_dma);
1586 if (!pp->crqb)
1587 return -ENOMEM;
1588 memset(pp->crqb, 0, MV_CRQB_Q_SZ);
31961943 1589
da2fa9ba
ML
1590 pp->crpb = dma_pool_alloc(hpriv->crpb_pool, GFP_KERNEL, &pp->crpb_dma);
1591 if (!pp->crpb)
1592 goto out_port_free_dma_mem;
1593 memset(pp->crpb, 0, MV_CRPB_Q_SZ);
31961943 1594
3bd0a70e
ML
1595 /* 6041/6081 Rev. "C0" (and newer) are okay with async notify */
1596 if (hpriv->hp_flags & MV_HP_ERRATA_60X1C0)
1597 ap->flags |= ATA_FLAG_AN;
eb73d558
ML
1598 /*
1599 * For GEN_I, there's no NCQ, so we only allocate a single sg_tbl.
1600 * For later hardware, we need one unique sg_tbl per NCQ tag.
1601 */
1602 for (tag = 0; tag < MV_MAX_Q_DEPTH; ++tag) {
1603 if (tag == 0 || !IS_GEN_I(hpriv)) {
1604 pp->sg_tbl[tag] = dma_pool_alloc(hpriv->sg_tbl_pool,
1605 GFP_KERNEL, &pp->sg_tbl_dma[tag]);
1606 if (!pp->sg_tbl[tag])
1607 goto out_port_free_dma_mem;
1608 } else {
1609 pp->sg_tbl[tag] = pp->sg_tbl[0];
1610 pp->sg_tbl_dma[tag] = pp->sg_tbl_dma[0];
1611 }
1612 }
08da1759 1613 mv_save_cached_regs(ap);
66e57a2c 1614 mv_edma_cfg(ap, 0, 0);
31961943 1615 return 0;
da2fa9ba
ML
1616
1617out_port_free_dma_mem:
1618 mv_port_free_dma_mem(ap);
1619 return -ENOMEM;
31961943
BR
1620}
1621
05b308e1
BR
1622/**
1623 * mv_port_stop - Port specific cleanup/stop routine.
1624 * @ap: ATA channel to manipulate
1625 *
1626 * Stop DMA, cleanup port memory.
1627 *
1628 * LOCKING:
cca3974e 1629 * This routine uses the host lock to protect the DMA stop.
05b308e1 1630 */
31961943
BR
1631static void mv_port_stop(struct ata_port *ap)
1632{
e12bef50 1633 mv_stop_edma(ap);
88e675e1 1634 mv_enable_port_irqs(ap, 0);
da2fa9ba 1635 mv_port_free_dma_mem(ap);
31961943
BR
1636}
1637
05b308e1
BR
1638/**
1639 * mv_fill_sg - Fill out the Marvell ePRD (scatter gather) entries
1640 * @qc: queued command whose SG list to source from
1641 *
1642 * Populate the SG list and mark the last entry.
1643 *
1644 * LOCKING:
1645 * Inherited from caller.
1646 */
6c08772e 1647static void mv_fill_sg(struct ata_queued_cmd *qc)
31961943
BR
1648{
1649 struct mv_port_priv *pp = qc->ap->private_data;
972c26bd 1650 struct scatterlist *sg;
3be6cbd7 1651 struct mv_sg *mv_sg, *last_sg = NULL;
ff2aeb1e 1652 unsigned int si;
31961943 1653
eb73d558 1654 mv_sg = pp->sg_tbl[qc->tag];
ff2aeb1e 1655 for_each_sg(qc->sg, sg, qc->n_elem, si) {
d88184fb
JG
1656 dma_addr_t addr = sg_dma_address(sg);
1657 u32 sg_len = sg_dma_len(sg);
22374677 1658
4007b493
OJ
1659 while (sg_len) {
1660 u32 offset = addr & 0xffff;
1661 u32 len = sg_len;
22374677 1662
32cd11a6 1663 if (offset + len > 0x10000)
4007b493
OJ
1664 len = 0x10000 - offset;
1665
1666 mv_sg->addr = cpu_to_le32(addr & 0xffffffff);
1667 mv_sg->addr_hi = cpu_to_le32((addr >> 16) >> 16);
6c08772e 1668 mv_sg->flags_size = cpu_to_le32(len & 0xffff);
32cd11a6 1669 mv_sg->reserved = 0;
4007b493
OJ
1670
1671 sg_len -= len;
1672 addr += len;
1673
3be6cbd7 1674 last_sg = mv_sg;
4007b493 1675 mv_sg++;
4007b493 1676 }
31961943 1677 }
3be6cbd7
JG
1678
1679 if (likely(last_sg))
1680 last_sg->flags_size |= cpu_to_le32(EPRD_FLAG_END_OF_TBL);
32cd11a6 1681 mb(); /* ensure data structure is visible to the chipset */
31961943
BR
1682}
1683
5796d1c4 1684static void mv_crqb_pack_cmd(__le16 *cmdw, u8 data, u8 addr, unsigned last)
31961943 1685{
559eedad 1686 u16 tmp = data | (addr << CRQB_CMD_ADDR_SHIFT) | CRQB_CMD_CS |
31961943 1687 (last ? CRQB_CMD_LAST : 0);
559eedad 1688 *cmdw = cpu_to_le16(tmp);
31961943
BR
1689}
1690
da14265e
ML
1691/**
1692 * mv_sff_irq_clear - Clear hardware interrupt after DMA.
1693 * @ap: Port associated with this ATA transaction.
1694 *
1695 * We need this only for ATAPI bmdma transactions,
1696 * as otherwise we experience spurious interrupts
1697 * after libata-sff handles the bmdma interrupts.
1698 */
1699static void mv_sff_irq_clear(struct ata_port *ap)
1700{
1701 mv_clear_and_enable_port_irqs(ap, mv_ap_base(ap), ERR_IRQ);
1702}
1703
1704/**
1705 * mv_check_atapi_dma - Filter ATAPI cmds which are unsuitable for DMA.
1706 * @qc: queued command to check for chipset/DMA compatibility.
1707 *
1708 * The bmdma engines cannot handle speculative data sizes
1709 * (bytecount under/over flow). So only allow DMA for
1710 * data transfer commands with known data sizes.
1711 *
1712 * LOCKING:
1713 * Inherited from caller.
1714 */
1715static int mv_check_atapi_dma(struct ata_queued_cmd *qc)
1716{
1717 struct scsi_cmnd *scmd = qc->scsicmd;
1718
1719 if (scmd) {
1720 switch (scmd->cmnd[0]) {
1721 case READ_6:
1722 case READ_10:
1723 case READ_12:
1724 case WRITE_6:
1725 case WRITE_10:
1726 case WRITE_12:
1727 case GPCMD_READ_CD:
1728 case GPCMD_SEND_DVD_STRUCTURE:
1729 case GPCMD_SEND_CUE_SHEET:
1730 return 0; /* DMA is safe */
1731 }
1732 }
1733 return -EOPNOTSUPP; /* use PIO instead */
1734}
1735
1736/**
1737 * mv_bmdma_setup - Set up BMDMA transaction
1738 * @qc: queued command to prepare DMA for.
1739 *
1740 * LOCKING:
1741 * Inherited from caller.
1742 */
1743static void mv_bmdma_setup(struct ata_queued_cmd *qc)
1744{
1745 struct ata_port *ap = qc->ap;
1746 void __iomem *port_mmio = mv_ap_base(ap);
1747 struct mv_port_priv *pp = ap->private_data;
1748
1749 mv_fill_sg(qc);
1750
1751 /* clear all DMA cmd bits */
1752 writel(0, port_mmio + BMDMA_CMD_OFS);
1753
1754 /* load PRD table addr. */
1755 writel((pp->sg_tbl_dma[qc->tag] >> 16) >> 16,
1756 port_mmio + BMDMA_PRD_HIGH_OFS);
1757 writelfl(pp->sg_tbl_dma[qc->tag],
1758 port_mmio + BMDMA_PRD_LOW_OFS);
1759
1760 /* issue r/w command */
1761 ap->ops->sff_exec_command(ap, &qc->tf);
1762}
1763
1764/**
1765 * mv_bmdma_start - Start a BMDMA transaction
1766 * @qc: queued command to start DMA on.
1767 *
1768 * LOCKING:
1769 * Inherited from caller.
1770 */
1771static void mv_bmdma_start(struct ata_queued_cmd *qc)
1772{
1773 struct ata_port *ap = qc->ap;
1774 void __iomem *port_mmio = mv_ap_base(ap);
1775 unsigned int rw = (qc->tf.flags & ATA_TFLAG_WRITE);
1776 u32 cmd = (rw ? 0 : ATA_DMA_WR) | ATA_DMA_START;
1777
1778 /* start host DMA transaction */
1779 writelfl(cmd, port_mmio + BMDMA_CMD_OFS);
1780}
1781
1782/**
1783 * mv_bmdma_stop - Stop BMDMA transfer
1784 * @qc: queued command to stop DMA on.
1785 *
1786 * Clears the ATA_DMA_START flag in the bmdma control register
1787 *
1788 * LOCKING:
1789 * Inherited from caller.
1790 */
1791static void mv_bmdma_stop(struct ata_queued_cmd *qc)
1792{
1793 struct ata_port *ap = qc->ap;
1794 void __iomem *port_mmio = mv_ap_base(ap);
1795 u32 cmd;
1796
1797 /* clear start/stop bit */
1798 cmd = readl(port_mmio + BMDMA_CMD_OFS);
1799 cmd &= ~ATA_DMA_START;
1800 writelfl(cmd, port_mmio + BMDMA_CMD_OFS);
1801
1802 /* one-PIO-cycle guaranteed wait, per spec, for HDMA1:0 transition */
1803 ata_sff_dma_pause(ap);
1804}
1805
1806/**
1807 * mv_bmdma_status - Read BMDMA status
1808 * @ap: port for which to retrieve DMA status.
1809 *
1810 * Read and return equivalent of the sff BMDMA status register.
1811 *
1812 * LOCKING:
1813 * Inherited from caller.
1814 */
1815static u8 mv_bmdma_status(struct ata_port *ap)
1816{
1817 void __iomem *port_mmio = mv_ap_base(ap);
1818 u32 reg, status;
1819
1820 /*
1821 * Other bits are valid only if ATA_DMA_ACTIVE==0,
1822 * and the ATA_DMA_INTR bit doesn't exist.
1823 */
1824 reg = readl(port_mmio + BMDMA_STATUS_OFS);
1825 if (reg & ATA_DMA_ACTIVE)
1826 status = ATA_DMA_ACTIVE;
1827 else
1828 status = (reg & ATA_DMA_ERR) | ATA_DMA_INTR;
1829 return status;
1830}
1831
05b308e1
BR
1832/**
1833 * mv_qc_prep - Host specific command preparation.
1834 * @qc: queued command to prepare
1835 *
1836 * This routine simply redirects to the general purpose routine
1837 * if command is not DMA. Else, it handles prep of the CRQB
1838 * (command request block), does some sanity checking, and calls
1839 * the SG load routine.
1840 *
1841 * LOCKING:
1842 * Inherited from caller.
1843 */
31961943
BR
1844static void mv_qc_prep(struct ata_queued_cmd *qc)
1845{
1846 struct ata_port *ap = qc->ap;
1847 struct mv_port_priv *pp = ap->private_data;
e1469874 1848 __le16 *cw;
31961943
BR
1849 struct ata_taskfile *tf;
1850 u16 flags = 0;
a6432436 1851 unsigned in_index;
31961943 1852
138bfdd0
ML
1853 if ((qc->tf.protocol != ATA_PROT_DMA) &&
1854 (qc->tf.protocol != ATA_PROT_NCQ))
31961943 1855 return;
20f733e7 1856
31961943
BR
1857 /* Fill in command request block
1858 */
e4e7b892 1859 if (!(qc->tf.flags & ATA_TFLAG_WRITE))
31961943 1860 flags |= CRQB_FLAG_READ;
beec7dbc 1861 WARN_ON(MV_MAX_Q_DEPTH <= qc->tag);
31961943 1862 flags |= qc->tag << CRQB_TAG_SHIFT;
e49856d8 1863 flags |= (qc->dev->link->pmp & 0xf) << CRQB_PMP_SHIFT;
31961943 1864
bdd4ddde 1865 /* get current queue index from software */
fcfb1f77 1866 in_index = pp->req_idx;
a6432436
ML
1867
1868 pp->crqb[in_index].sg_addr =
eb73d558 1869 cpu_to_le32(pp->sg_tbl_dma[qc->tag] & 0xffffffff);
a6432436 1870 pp->crqb[in_index].sg_addr_hi =
eb73d558 1871 cpu_to_le32((pp->sg_tbl_dma[qc->tag] >> 16) >> 16);
a6432436 1872 pp->crqb[in_index].ctrl_flags = cpu_to_le16(flags);
31961943 1873
a6432436 1874 cw = &pp->crqb[in_index].ata_cmd[0];
31961943
BR
1875 tf = &qc->tf;
1876
1877 /* Sadly, the CRQB cannot accomodate all registers--there are
1878 * only 11 bytes...so we must pick and choose required
1879 * registers based on the command. So, we drop feature and
1880 * hob_feature for [RW] DMA commands, but they are needed for
cd12e1f7
ML
1881 * NCQ. NCQ will drop hob_nsect, which is not needed there
1882 * (nsect is used only for the tag; feat/hob_feat hold true nsect).
20f733e7 1883 */
31961943
BR
1884 switch (tf->command) {
1885 case ATA_CMD_READ:
1886 case ATA_CMD_READ_EXT:
1887 case ATA_CMD_WRITE:
1888 case ATA_CMD_WRITE_EXT:
c15d85c8 1889 case ATA_CMD_WRITE_FUA_EXT:
31961943
BR
1890 mv_crqb_pack_cmd(cw++, tf->hob_nsect, ATA_REG_NSECT, 0);
1891 break;
31961943
BR
1892 case ATA_CMD_FPDMA_READ:
1893 case ATA_CMD_FPDMA_WRITE:
8b260248 1894 mv_crqb_pack_cmd(cw++, tf->hob_feature, ATA_REG_FEATURE, 0);
31961943
BR
1895 mv_crqb_pack_cmd(cw++, tf->feature, ATA_REG_FEATURE, 0);
1896 break;
31961943
BR
1897 default:
1898 /* The only other commands EDMA supports in non-queued and
1899 * non-NCQ mode are: [RW] STREAM DMA and W DMA FUA EXT, none
1900 * of which are defined/used by Linux. If we get here, this
1901 * driver needs work.
1902 *
1903 * FIXME: modify libata to give qc_prep a return value and
1904 * return error here.
1905 */
1906 BUG_ON(tf->command);
1907 break;
1908 }
1909 mv_crqb_pack_cmd(cw++, tf->nsect, ATA_REG_NSECT, 0);
1910 mv_crqb_pack_cmd(cw++, tf->hob_lbal, ATA_REG_LBAL, 0);
1911 mv_crqb_pack_cmd(cw++, tf->lbal, ATA_REG_LBAL, 0);
1912 mv_crqb_pack_cmd(cw++, tf->hob_lbam, ATA_REG_LBAM, 0);
1913 mv_crqb_pack_cmd(cw++, tf->lbam, ATA_REG_LBAM, 0);
1914 mv_crqb_pack_cmd(cw++, tf->hob_lbah, ATA_REG_LBAH, 0);
1915 mv_crqb_pack_cmd(cw++, tf->lbah, ATA_REG_LBAH, 0);
1916 mv_crqb_pack_cmd(cw++, tf->device, ATA_REG_DEVICE, 0);
1917 mv_crqb_pack_cmd(cw++, tf->command, ATA_REG_CMD, 1); /* last */
1918
e4e7b892
JG
1919 if (!(qc->flags & ATA_QCFLAG_DMAMAP))
1920 return;
1921 mv_fill_sg(qc);
1922}
1923
1924/**
1925 * mv_qc_prep_iie - Host specific command preparation.
1926 * @qc: queued command to prepare
1927 *
1928 * This routine simply redirects to the general purpose routine
1929 * if command is not DMA. Else, it handles prep of the CRQB
1930 * (command request block), does some sanity checking, and calls
1931 * the SG load routine.
1932 *
1933 * LOCKING:
1934 * Inherited from caller.
1935 */
1936static void mv_qc_prep_iie(struct ata_queued_cmd *qc)
1937{
1938 struct ata_port *ap = qc->ap;
1939 struct mv_port_priv *pp = ap->private_data;
1940 struct mv_crqb_iie *crqb;
1941 struct ata_taskfile *tf;
a6432436 1942 unsigned in_index;
e4e7b892
JG
1943 u32 flags = 0;
1944
138bfdd0
ML
1945 if ((qc->tf.protocol != ATA_PROT_DMA) &&
1946 (qc->tf.protocol != ATA_PROT_NCQ))
e4e7b892
JG
1947 return;
1948
e12bef50 1949 /* Fill in Gen IIE command request block */
e4e7b892
JG
1950 if (!(qc->tf.flags & ATA_TFLAG_WRITE))
1951 flags |= CRQB_FLAG_READ;
1952
beec7dbc 1953 WARN_ON(MV_MAX_Q_DEPTH <= qc->tag);
e4e7b892 1954 flags |= qc->tag << CRQB_TAG_SHIFT;
8c0aeb4a 1955 flags |= qc->tag << CRQB_HOSTQ_SHIFT;
e49856d8 1956 flags |= (qc->dev->link->pmp & 0xf) << CRQB_PMP_SHIFT;
e4e7b892 1957
bdd4ddde 1958 /* get current queue index from software */
fcfb1f77 1959 in_index = pp->req_idx;
a6432436
ML
1960
1961 crqb = (struct mv_crqb_iie *) &pp->crqb[in_index];
eb73d558
ML
1962 crqb->addr = cpu_to_le32(pp->sg_tbl_dma[qc->tag] & 0xffffffff);
1963 crqb->addr_hi = cpu_to_le32((pp->sg_tbl_dma[qc->tag] >> 16) >> 16);
e4e7b892
JG
1964 crqb->flags = cpu_to_le32(flags);
1965
1966 tf = &qc->tf;
1967 crqb->ata_cmd[0] = cpu_to_le32(
1968 (tf->command << 16) |
1969 (tf->feature << 24)
1970 );
1971 crqb->ata_cmd[1] = cpu_to_le32(
1972 (tf->lbal << 0) |
1973 (tf->lbam << 8) |
1974 (tf->lbah << 16) |
1975 (tf->device << 24)
1976 );
1977 crqb->ata_cmd[2] = cpu_to_le32(
1978 (tf->hob_lbal << 0) |
1979 (tf->hob_lbam << 8) |
1980 (tf->hob_lbah << 16) |
1981 (tf->hob_feature << 24)
1982 );
1983 crqb->ata_cmd[3] = cpu_to_le32(
1984 (tf->nsect << 0) |
1985 (tf->hob_nsect << 8)
1986 );
1987
1988 if (!(qc->flags & ATA_QCFLAG_DMAMAP))
31961943 1989 return;
31961943
BR
1990 mv_fill_sg(qc);
1991}
1992
d16ab3f6
ML
1993/**
1994 * mv_sff_check_status - fetch device status, if valid
1995 * @ap: ATA port to fetch status from
1996 *
1997 * When using command issue via mv_qc_issue_fis(),
1998 * the initial ATA_BUSY state does not show up in the
1999 * ATA status (shadow) register. This can confuse libata!
2000 *
2001 * So we have a hook here to fake ATA_BUSY for that situation,
2002 * until the first time a BUSY, DRQ, or ERR bit is seen.
2003 *
2004 * The rest of the time, it simply returns the ATA status register.
2005 */
2006static u8 mv_sff_check_status(struct ata_port *ap)
2007{
2008 u8 stat = ioread8(ap->ioaddr.status_addr);
2009 struct mv_port_priv *pp = ap->private_data;
2010
2011 if (pp->pp_flags & MV_PP_FLAG_FAKE_ATA_BUSY) {
2012 if (stat & (ATA_BUSY | ATA_DRQ | ATA_ERR))
2013 pp->pp_flags &= ~MV_PP_FLAG_FAKE_ATA_BUSY;
2014 else
2015 stat = ATA_BUSY;
2016 }
2017 return stat;
2018}
2019
70f8b79c
ML
2020/**
2021 * mv_send_fis - Send a FIS, using the "Vendor-Unique FIS" register
2022 * @fis: fis to be sent
2023 * @nwords: number of 32-bit words in the fis
2024 */
2025static unsigned int mv_send_fis(struct ata_port *ap, u32 *fis, int nwords)
2026{
2027 void __iomem *port_mmio = mv_ap_base(ap);
2028 u32 ifctl, old_ifctl, ifstat;
2029 int i, timeout = 200, final_word = nwords - 1;
2030
2031 /* Initiate FIS transmission mode */
2032 old_ifctl = readl(port_mmio + SATA_IFCTL_OFS);
2033 ifctl = 0x100 | (old_ifctl & 0xf);
2034 writelfl(ifctl, port_mmio + SATA_IFCTL_OFS);
2035
2036 /* Send all words of the FIS except for the final word */
2037 for (i = 0; i < final_word; ++i)
2038 writel(fis[i], port_mmio + VENDOR_UNIQUE_FIS_OFS);
2039
2040 /* Flag end-of-transmission, and then send the final word */
2041 writelfl(ifctl | 0x200, port_mmio + SATA_IFCTL_OFS);
2042 writelfl(fis[final_word], port_mmio + VENDOR_UNIQUE_FIS_OFS);
2043
2044 /*
2045 * Wait for FIS transmission to complete.
2046 * This typically takes just a single iteration.
2047 */
2048 do {
2049 ifstat = readl(port_mmio + SATA_IFSTAT_OFS);
2050 } while (!(ifstat & 0x1000) && --timeout);
2051
2052 /* Restore original port configuration */
2053 writelfl(old_ifctl, port_mmio + SATA_IFCTL_OFS);
2054
2055 /* See if it worked */
2056 if ((ifstat & 0x3000) != 0x1000) {
2057 ata_port_printk(ap, KERN_WARNING,
2058 "%s transmission error, ifstat=%08x\n",
2059 __func__, ifstat);
2060 return AC_ERR_OTHER;
2061 }
2062 return 0;
2063}
2064
2065/**
2066 * mv_qc_issue_fis - Issue a command directly as a FIS
2067 * @qc: queued command to start
2068 *
2069 * Note that the ATA shadow registers are not updated
2070 * after command issue, so the device will appear "READY"
2071 * if polled, even while it is BUSY processing the command.
2072 *
2073 * So we use a status hook to fake ATA_BUSY until the drive changes state.
2074 *
2075 * Note: we don't get updated shadow regs on *completion*
2076 * of non-data commands. So avoid sending them via this function,
2077 * as they will appear to have completed immediately.
2078 *
2079 * GEN_IIE has special registers that we could get the result tf from,
2080 * but earlier chipsets do not. For now, we ignore those registers.
2081 */
2082static unsigned int mv_qc_issue_fis(struct ata_queued_cmd *qc)
2083{
2084 struct ata_port *ap = qc->ap;
2085 struct mv_port_priv *pp = ap->private_data;
2086 struct ata_link *link = qc->dev->link;
2087 u32 fis[5];
2088 int err = 0;
2089
2090 ata_tf_to_fis(&qc->tf, link->pmp, 1, (void *)fis);
2091 err = mv_send_fis(ap, fis, sizeof(fis) / sizeof(fis[0]));
2092 if (err)
2093 return err;
2094
2095 switch (qc->tf.protocol) {
2096 case ATAPI_PROT_PIO:
2097 pp->pp_flags |= MV_PP_FLAG_FAKE_ATA_BUSY;
2098 /* fall through */
2099 case ATAPI_PROT_NODATA:
2100 ap->hsm_task_state = HSM_ST_FIRST;
2101 break;
2102 case ATA_PROT_PIO:
2103 pp->pp_flags |= MV_PP_FLAG_FAKE_ATA_BUSY;
2104 if (qc->tf.flags & ATA_TFLAG_WRITE)
2105 ap->hsm_task_state = HSM_ST_FIRST;
2106 else
2107 ap->hsm_task_state = HSM_ST;
2108 break;
2109 default:
2110 ap->hsm_task_state = HSM_ST_LAST;
2111 break;
2112 }
2113
2114 if (qc->tf.flags & ATA_TFLAG_POLLING)
2115 ata_pio_queue_task(ap, qc, 0);
2116 return 0;
2117}
2118
05b308e1
BR
2119/**
2120 * mv_qc_issue - Initiate a command to the host
2121 * @qc: queued command to start
2122 *
2123 * This routine simply redirects to the general purpose routine
2124 * if command is not DMA. Else, it sanity checks our local
2125 * caches of the request producer/consumer indices then enables
2126 * DMA and bumps the request producer index.
2127 *
2128 * LOCKING:
2129 * Inherited from caller.
2130 */
9a3d9eb0 2131static unsigned int mv_qc_issue(struct ata_queued_cmd *qc)
31961943 2132{
f48765cc 2133 static int limit_warnings = 10;
c5d3e45a
JG
2134 struct ata_port *ap = qc->ap;
2135 void __iomem *port_mmio = mv_ap_base(ap);
2136 struct mv_port_priv *pp = ap->private_data;
bdd4ddde 2137 u32 in_index;
42ed893d 2138 unsigned int port_irqs;
f48765cc 2139
d16ab3f6
ML
2140 pp->pp_flags &= ~MV_PP_FLAG_FAKE_ATA_BUSY; /* paranoia */
2141
f48765cc
ML
2142 switch (qc->tf.protocol) {
2143 case ATA_PROT_DMA:
2144 case ATA_PROT_NCQ:
2145 mv_start_edma(ap, port_mmio, pp, qc->tf.protocol);
2146 pp->req_idx = (pp->req_idx + 1) & MV_MAX_Q_DEPTH_MASK;
2147 in_index = pp->req_idx << EDMA_REQ_Q_PTR_SHIFT;
2148
2149 /* Write the request in pointer to kick the EDMA to life */
2150 writelfl((pp->crqb_dma & EDMA_REQ_Q_BASE_LO_MASK) | in_index,
2151 port_mmio + EDMA_REQ_Q_IN_PTR_OFS);
2152 return 0;
31961943 2153
f48765cc 2154 case ATA_PROT_PIO:
c6112bd8
ML
2155 /*
2156 * Errata SATA#16, SATA#24: warn if multiple DRQs expected.
2157 *
2158 * Someday, we might implement special polling workarounds
2159 * for these, but it all seems rather unnecessary since we
2160 * normally use only DMA for commands which transfer more
2161 * than a single block of data.
2162 *
2163 * Much of the time, this could just work regardless.
2164 * So for now, just log the incident, and allow the attempt.
2165 */
c7843e8f 2166 if (limit_warnings > 0 && (qc->nbytes / qc->sect_size) > 1) {
c6112bd8
ML
2167 --limit_warnings;
2168 ata_link_printk(qc->dev->link, KERN_WARNING, DRV_NAME
2169 ": attempting PIO w/multiple DRQ: "
2170 "this may fail due to h/w errata\n");
2171 }
f48765cc 2172 /* drop through */
42ed893d 2173 case ATA_PROT_NODATA:
f48765cc 2174 case ATAPI_PROT_PIO:
42ed893d
ML
2175 case ATAPI_PROT_NODATA:
2176 if (ap->flags & ATA_FLAG_PIO_POLLING)
2177 qc->tf.flags |= ATA_TFLAG_POLLING;
2178 break;
31961943 2179 }
42ed893d
ML
2180
2181 if (qc->tf.flags & ATA_TFLAG_POLLING)
2182 port_irqs = ERR_IRQ; /* mask device interrupt when polling */
2183 else
2184 port_irqs = ERR_IRQ | DONE_IRQ; /* unmask all interrupts */
2185
2186 /*
2187 * We're about to send a non-EDMA capable command to the
2188 * port. Turn off EDMA so there won't be problems accessing
2189 * shadow block, etc registers.
2190 */
2191 mv_stop_edma(ap);
2192 mv_clear_and_enable_port_irqs(ap, mv_ap_base(ap), port_irqs);
2193 mv_pmp_select(ap, qc->dev->link->pmp);
70f8b79c
ML
2194
2195 if (qc->tf.command == ATA_CMD_READ_LOG_EXT) {
2196 struct mv_host_priv *hpriv = ap->host->private_data;
2197 /*
2198 * Workaround for 88SX60x1 FEr SATA#25 (part 2).
40f21b11 2199 *
70f8b79c
ML
2200 * After any NCQ error, the READ_LOG_EXT command
2201 * from libata-eh *must* use mv_qc_issue_fis().
2202 * Otherwise it might fail, due to chip errata.
2203 *
2204 * Rather than special-case it, we'll just *always*
2205 * use this method here for READ_LOG_EXT, making for
2206 * easier testing.
2207 */
2208 if (IS_GEN_II(hpriv))
2209 return mv_qc_issue_fis(qc);
2210 }
42ed893d 2211 return ata_sff_qc_issue(qc);
31961943
BR
2212}
2213
8f767f8a
ML
2214static struct ata_queued_cmd *mv_get_active_qc(struct ata_port *ap)
2215{
2216 struct mv_port_priv *pp = ap->private_data;
2217 struct ata_queued_cmd *qc;
2218
2219 if (pp->pp_flags & MV_PP_FLAG_NCQ_EN)
2220 return NULL;
2221 qc = ata_qc_from_tag(ap, ap->link.active_tag);
95db5051
ML
2222 if (qc) {
2223 if (qc->tf.flags & ATA_TFLAG_POLLING)
2224 qc = NULL;
2225 else if (!(qc->flags & ATA_QCFLAG_ACTIVE))
2226 qc = NULL;
2227 }
8f767f8a
ML
2228 return qc;
2229}
2230
29d187bb
ML
2231static void mv_pmp_error_handler(struct ata_port *ap)
2232{
2233 unsigned int pmp, pmp_map;
2234 struct mv_port_priv *pp = ap->private_data;
2235
2236 if (pp->pp_flags & MV_PP_FLAG_DELAYED_EH) {
2237 /*
2238 * Perform NCQ error analysis on failed PMPs
2239 * before we freeze the port entirely.
2240 *
2241 * The failed PMPs are marked earlier by mv_pmp_eh_prep().
2242 */
2243 pmp_map = pp->delayed_eh_pmp_map;
2244 pp->pp_flags &= ~MV_PP_FLAG_DELAYED_EH;
2245 for (pmp = 0; pmp_map != 0; pmp++) {
2246 unsigned int this_pmp = (1 << pmp);
2247 if (pmp_map & this_pmp) {
2248 struct ata_link *link = &ap->pmp_link[pmp];
2249 pmp_map &= ~this_pmp;
2250 ata_eh_analyze_ncq_error(link);
2251 }
2252 }
2253 ata_port_freeze(ap);
2254 }
2255 sata_pmp_error_handler(ap);
2256}
2257
4c299ca3
ML
2258static unsigned int mv_get_err_pmp_map(struct ata_port *ap)
2259{
2260 void __iomem *port_mmio = mv_ap_base(ap);
2261
2262 return readl(port_mmio + SATA_TESTCTL_OFS) >> 16;
2263}
2264
4c299ca3
ML
2265static void mv_pmp_eh_prep(struct ata_port *ap, unsigned int pmp_map)
2266{
2267 struct ata_eh_info *ehi;
2268 unsigned int pmp;
2269
2270 /*
2271 * Initialize EH info for PMPs which saw device errors
2272 */
2273 ehi = &ap->link.eh_info;
2274 for (pmp = 0; pmp_map != 0; pmp++) {
2275 unsigned int this_pmp = (1 << pmp);
2276 if (pmp_map & this_pmp) {
2277 struct ata_link *link = &ap->pmp_link[pmp];
2278
2279 pmp_map &= ~this_pmp;
2280 ehi = &link->eh_info;
2281 ata_ehi_clear_desc(ehi);
2282 ata_ehi_push_desc(ehi, "dev err");
2283 ehi->err_mask |= AC_ERR_DEV;
2284 ehi->action |= ATA_EH_RESET;
2285 ata_link_abort(link);
2286 }
2287 }
2288}
2289
06aaca3f
ML
2290static int mv_req_q_empty(struct ata_port *ap)
2291{
2292 void __iomem *port_mmio = mv_ap_base(ap);
2293 u32 in_ptr, out_ptr;
2294
2295 in_ptr = (readl(port_mmio + EDMA_REQ_Q_IN_PTR_OFS)
2296 >> EDMA_REQ_Q_PTR_SHIFT) & MV_MAX_Q_DEPTH_MASK;
2297 out_ptr = (readl(port_mmio + EDMA_REQ_Q_OUT_PTR_OFS)
2298 >> EDMA_REQ_Q_PTR_SHIFT) & MV_MAX_Q_DEPTH_MASK;
2299 return (in_ptr == out_ptr); /* 1 == queue_is_empty */
2300}
2301
4c299ca3
ML
2302static int mv_handle_fbs_ncq_dev_err(struct ata_port *ap)
2303{
2304 struct mv_port_priv *pp = ap->private_data;
2305 int failed_links;
2306 unsigned int old_map, new_map;
2307
2308 /*
2309 * Device error during FBS+NCQ operation:
2310 *
2311 * Set a port flag to prevent further I/O being enqueued.
2312 * Leave the EDMA running to drain outstanding commands from this port.
2313 * Perform the post-mortem/EH only when all responses are complete.
2314 * Follow recovery sequence from 6042/7042 datasheet (7.3.15.4.2.2).
2315 */
2316 if (!(pp->pp_flags & MV_PP_FLAG_DELAYED_EH)) {
2317 pp->pp_flags |= MV_PP_FLAG_DELAYED_EH;
2318 pp->delayed_eh_pmp_map = 0;
2319 }
2320 old_map = pp->delayed_eh_pmp_map;
2321 new_map = old_map | mv_get_err_pmp_map(ap);
2322
2323 if (old_map != new_map) {
2324 pp->delayed_eh_pmp_map = new_map;
2325 mv_pmp_eh_prep(ap, new_map & ~old_map);
2326 }
c46938cc 2327 failed_links = hweight16(new_map);
4c299ca3
ML
2328
2329 ata_port_printk(ap, KERN_INFO, "%s: pmp_map=%04x qc_map=%04x "
2330 "failed_links=%d nr_active_links=%d\n",
2331 __func__, pp->delayed_eh_pmp_map,
2332 ap->qc_active, failed_links,
2333 ap->nr_active_links);
2334
06aaca3f 2335 if (ap->nr_active_links <= failed_links && mv_req_q_empty(ap)) {
4c299ca3
ML
2336 mv_process_crpb_entries(ap, pp);
2337 mv_stop_edma(ap);
2338 mv_eh_freeze(ap);
2339 ata_port_printk(ap, KERN_INFO, "%s: done\n", __func__);
2340 return 1; /* handled */
2341 }
2342 ata_port_printk(ap, KERN_INFO, "%s: waiting\n", __func__);
2343 return 1; /* handled */
2344}
2345
2346static int mv_handle_fbs_non_ncq_dev_err(struct ata_port *ap)
2347{
2348 /*
2349 * Possible future enhancement:
2350 *
2351 * FBS+non-NCQ operation is not yet implemented.
2352 * See related notes in mv_edma_cfg().
2353 *
2354 * Device error during FBS+non-NCQ operation:
2355 *
2356 * We need to snapshot the shadow registers for each failed command.
2357 * Follow recovery sequence from 6042/7042 datasheet (7.3.15.4.2.3).
2358 */
2359 return 0; /* not handled */
2360}
2361
2362static int mv_handle_dev_err(struct ata_port *ap, u32 edma_err_cause)
2363{
2364 struct mv_port_priv *pp = ap->private_data;
2365
2366 if (!(pp->pp_flags & MV_PP_FLAG_EDMA_EN))
2367 return 0; /* EDMA was not active: not handled */
2368 if (!(pp->pp_flags & MV_PP_FLAG_FBS_EN))
2369 return 0; /* FBS was not active: not handled */
2370
2371 if (!(edma_err_cause & EDMA_ERR_DEV))
2372 return 0; /* non DEV error: not handled */
2373 edma_err_cause &= ~EDMA_ERR_IRQ_TRANSIENT;
2374 if (edma_err_cause & ~(EDMA_ERR_DEV | EDMA_ERR_SELF_DIS))
2375 return 0; /* other problems: not handled */
2376
2377 if (pp->pp_flags & MV_PP_FLAG_NCQ_EN) {
2378 /*
2379 * EDMA should NOT have self-disabled for this case.
2380 * If it did, then something is wrong elsewhere,
2381 * and we cannot handle it here.
2382 */
2383 if (edma_err_cause & EDMA_ERR_SELF_DIS) {
2384 ata_port_printk(ap, KERN_WARNING,
2385 "%s: err_cause=0x%x pp_flags=0x%x\n",
2386 __func__, edma_err_cause, pp->pp_flags);
2387 return 0; /* not handled */
2388 }
2389 return mv_handle_fbs_ncq_dev_err(ap);
2390 } else {
2391 /*
2392 * EDMA should have self-disabled for this case.
2393 * If it did not, then something is wrong elsewhere,
2394 * and we cannot handle it here.
2395 */
2396 if (!(edma_err_cause & EDMA_ERR_SELF_DIS)) {
2397 ata_port_printk(ap, KERN_WARNING,
2398 "%s: err_cause=0x%x pp_flags=0x%x\n",
2399 __func__, edma_err_cause, pp->pp_flags);
2400 return 0; /* not handled */
2401 }
2402 return mv_handle_fbs_non_ncq_dev_err(ap);
2403 }
2404 return 0; /* not handled */
2405}
2406
a9010329 2407static void mv_unexpected_intr(struct ata_port *ap, int edma_was_enabled)
8f767f8a 2408{
8f767f8a 2409 struct ata_eh_info *ehi = &ap->link.eh_info;
a9010329 2410 char *when = "idle";
8f767f8a 2411
8f767f8a 2412 ata_ehi_clear_desc(ehi);
a9010329
ML
2413 if (!ap || (ap->flags & ATA_FLAG_DISABLED)) {
2414 when = "disabled";
2415 } else if (edma_was_enabled) {
2416 when = "EDMA enabled";
8f767f8a
ML
2417 } else {
2418 struct ata_queued_cmd *qc = ata_qc_from_tag(ap, ap->link.active_tag);
2419 if (qc && (qc->tf.flags & ATA_TFLAG_POLLING))
a9010329 2420 when = "polling";
8f767f8a 2421 }
a9010329 2422 ata_ehi_push_desc(ehi, "unexpected device interrupt while %s", when);
8f767f8a
ML
2423 ehi->err_mask |= AC_ERR_OTHER;
2424 ehi->action |= ATA_EH_RESET;
2425 ata_port_freeze(ap);
2426}
2427
05b308e1
BR
2428/**
2429 * mv_err_intr - Handle error interrupts on the port
2430 * @ap: ATA channel to manipulate
2431 *
8d07379d
ML
2432 * Most cases require a full reset of the chip's state machine,
2433 * which also performs a COMRESET.
2434 * Also, if the port disabled DMA, update our cached copy to match.
05b308e1
BR
2435 *
2436 * LOCKING:
2437 * Inherited from caller.
2438 */
37b9046a 2439static void mv_err_intr(struct ata_port *ap)
31961943
BR
2440{
2441 void __iomem *port_mmio = mv_ap_base(ap);
bdd4ddde 2442 u32 edma_err_cause, eh_freeze_mask, serr = 0;
e4006077 2443 u32 fis_cause = 0;
bdd4ddde
JG
2444 struct mv_port_priv *pp = ap->private_data;
2445 struct mv_host_priv *hpriv = ap->host->private_data;
bdd4ddde 2446 unsigned int action = 0, err_mask = 0;
9af5c9c9 2447 struct ata_eh_info *ehi = &ap->link.eh_info;
37b9046a
ML
2448 struct ata_queued_cmd *qc;
2449 int abort = 0;
20f733e7 2450
8d07379d 2451 /*
37b9046a 2452 * Read and clear the SError and err_cause bits.
e4006077
ML
2453 * For GenIIe, if EDMA_ERR_TRANS_IRQ_7 is set, we also must read/clear
2454 * the FIS_IRQ_CAUSE register before clearing edma_err_cause.
8d07379d 2455 */
37b9046a
ML
2456 sata_scr_read(&ap->link, SCR_ERROR, &serr);
2457 sata_scr_write_flush(&ap->link, SCR_ERROR, serr);
2458
bdd4ddde 2459 edma_err_cause = readl(port_mmio + EDMA_ERR_IRQ_CAUSE_OFS);
e4006077
ML
2460 if (IS_GEN_IIE(hpriv) && (edma_err_cause & EDMA_ERR_TRANS_IRQ_7)) {
2461 fis_cause = readl(port_mmio + SATA_FIS_IRQ_CAUSE_OFS);
2462 writelfl(~fis_cause, port_mmio + SATA_FIS_IRQ_CAUSE_OFS);
2463 }
8d07379d 2464 writelfl(~edma_err_cause, port_mmio + EDMA_ERR_IRQ_CAUSE_OFS);
bdd4ddde 2465
4c299ca3
ML
2466 if (edma_err_cause & EDMA_ERR_DEV) {
2467 /*
2468 * Device errors during FIS-based switching operation
2469 * require special handling.
2470 */
2471 if (mv_handle_dev_err(ap, edma_err_cause))
2472 return;
2473 }
2474
37b9046a
ML
2475 qc = mv_get_active_qc(ap);
2476 ata_ehi_clear_desc(ehi);
2477 ata_ehi_push_desc(ehi, "edma_err_cause=%08x pp_flags=%08x",
2478 edma_err_cause, pp->pp_flags);
e4006077 2479
c443c500 2480 if (IS_GEN_IIE(hpriv) && (edma_err_cause & EDMA_ERR_TRANS_IRQ_7)) {
e4006077 2481 ata_ehi_push_desc(ehi, "fis_cause=%08x", fis_cause);
c443c500
ML
2482 if (fis_cause & SATA_FIS_IRQ_AN) {
2483 u32 ec = edma_err_cause &
2484 ~(EDMA_ERR_TRANS_IRQ_7 | EDMA_ERR_IRQ_TRANSIENT);
2485 sata_async_notification(ap);
2486 if (!ec)
2487 return; /* Just an AN; no need for the nukes */
2488 ata_ehi_push_desc(ehi, "SDB notify");
2489 }
2490 }
bdd4ddde 2491 /*
352fab70 2492 * All generations share these EDMA error cause bits:
bdd4ddde 2493 */
37b9046a 2494 if (edma_err_cause & EDMA_ERR_DEV) {
bdd4ddde 2495 err_mask |= AC_ERR_DEV;
37b9046a
ML
2496 action |= ATA_EH_RESET;
2497 ata_ehi_push_desc(ehi, "dev error");
2498 }
bdd4ddde 2499 if (edma_err_cause & (EDMA_ERR_D_PAR | EDMA_ERR_PRD_PAR |
6c1153e0 2500 EDMA_ERR_CRQB_PAR | EDMA_ERR_CRPB_PAR |
bdd4ddde
JG
2501 EDMA_ERR_INTRL_PAR)) {
2502 err_mask |= AC_ERR_ATA_BUS;
cf480626 2503 action |= ATA_EH_RESET;
b64bbc39 2504 ata_ehi_push_desc(ehi, "parity error");
bdd4ddde
JG
2505 }
2506 if (edma_err_cause & (EDMA_ERR_DEV_DCON | EDMA_ERR_DEV_CON)) {
2507 ata_ehi_hotplugged(ehi);
2508 ata_ehi_push_desc(ehi, edma_err_cause & EDMA_ERR_DEV_DCON ?
b64bbc39 2509 "dev disconnect" : "dev connect");
cf480626 2510 action |= ATA_EH_RESET;
bdd4ddde
JG
2511 }
2512
352fab70
ML
2513 /*
2514 * Gen-I has a different SELF_DIS bit,
2515 * different FREEZE bits, and no SERR bit:
2516 */
ee9ccdf7 2517 if (IS_GEN_I(hpriv)) {
bdd4ddde 2518 eh_freeze_mask = EDMA_EH_FREEZE_5;
bdd4ddde 2519 if (edma_err_cause & EDMA_ERR_SELF_DIS_5) {
bdd4ddde 2520 pp->pp_flags &= ~MV_PP_FLAG_EDMA_EN;
b64bbc39 2521 ata_ehi_push_desc(ehi, "EDMA self-disable");
bdd4ddde
JG
2522 }
2523 } else {
2524 eh_freeze_mask = EDMA_EH_FREEZE;
bdd4ddde 2525 if (edma_err_cause & EDMA_ERR_SELF_DIS) {
bdd4ddde 2526 pp->pp_flags &= ~MV_PP_FLAG_EDMA_EN;
b64bbc39 2527 ata_ehi_push_desc(ehi, "EDMA self-disable");
bdd4ddde 2528 }
bdd4ddde 2529 if (edma_err_cause & EDMA_ERR_SERR) {
8d07379d
ML
2530 ata_ehi_push_desc(ehi, "SError=%08x", serr);
2531 err_mask |= AC_ERR_ATA_BUS;
cf480626 2532 action |= ATA_EH_RESET;
bdd4ddde 2533 }
afb0edd9 2534 }
20f733e7 2535
bdd4ddde
JG
2536 if (!err_mask) {
2537 err_mask = AC_ERR_OTHER;
cf480626 2538 action |= ATA_EH_RESET;
bdd4ddde
JG
2539 }
2540
2541 ehi->serror |= serr;
2542 ehi->action |= action;
2543
2544 if (qc)
2545 qc->err_mask |= err_mask;
2546 else
2547 ehi->err_mask |= err_mask;
2548
37b9046a
ML
2549 if (err_mask == AC_ERR_DEV) {
2550 /*
2551 * Cannot do ata_port_freeze() here,
2552 * because it would kill PIO access,
2553 * which is needed for further diagnosis.
2554 */
2555 mv_eh_freeze(ap);
2556 abort = 1;
2557 } else if (edma_err_cause & eh_freeze_mask) {
2558 /*
2559 * Note to self: ata_port_freeze() calls ata_port_abort()
2560 */
bdd4ddde 2561 ata_port_freeze(ap);
37b9046a
ML
2562 } else {
2563 abort = 1;
2564 }
2565
2566 if (abort) {
2567 if (qc)
2568 ata_link_abort(qc->dev->link);
2569 else
2570 ata_port_abort(ap);
2571 }
bdd4ddde
JG
2572}
2573
fcfb1f77
ML
2574static void mv_process_crpb_response(struct ata_port *ap,
2575 struct mv_crpb *response, unsigned int tag, int ncq_enabled)
2576{
2577 struct ata_queued_cmd *qc = ata_qc_from_tag(ap, tag);
2578
2579 if (qc) {
2580 u8 ata_status;
2581 u16 edma_status = le16_to_cpu(response->flags);
2582 /*
2583 * edma_status from a response queue entry:
2584 * LSB is from EDMA_ERR_IRQ_CAUSE_OFS (non-NCQ only).
2585 * MSB is saved ATA status from command completion.
2586 */
2587 if (!ncq_enabled) {
2588 u8 err_cause = edma_status & 0xff & ~EDMA_ERR_DEV;
2589 if (err_cause) {
2590 /*
2591 * Error will be seen/handled by mv_err_intr().
2592 * So do nothing at all here.
2593 */
2594 return;
2595 }
2596 }
2597 ata_status = edma_status >> CRPB_FLAG_STATUS_SHIFT;
37b9046a
ML
2598 if (!ac_err_mask(ata_status))
2599 ata_qc_complete(qc);
2600 /* else: leave it for mv_err_intr() */
fcfb1f77
ML
2601 } else {
2602 ata_port_printk(ap, KERN_ERR, "%s: no qc for tag=%d\n",
2603 __func__, tag);
2604 }
2605}
2606
2607static void mv_process_crpb_entries(struct ata_port *ap, struct mv_port_priv *pp)
bdd4ddde
JG
2608{
2609 void __iomem *port_mmio = mv_ap_base(ap);
2610 struct mv_host_priv *hpriv = ap->host->private_data;
fcfb1f77 2611 u32 in_index;
bdd4ddde 2612 bool work_done = false;
fcfb1f77 2613 int ncq_enabled = (pp->pp_flags & MV_PP_FLAG_NCQ_EN);
bdd4ddde 2614
fcfb1f77 2615 /* Get the hardware queue position index */
bdd4ddde
JG
2616 in_index = (readl(port_mmio + EDMA_RSP_Q_IN_PTR_OFS)
2617 >> EDMA_RSP_Q_PTR_SHIFT) & MV_MAX_Q_DEPTH_MASK;
2618
fcfb1f77
ML
2619 /* Process new responses from since the last time we looked */
2620 while (in_index != pp->resp_idx) {
6c1153e0 2621 unsigned int tag;
fcfb1f77 2622 struct mv_crpb *response = &pp->crpb[pp->resp_idx];
bdd4ddde 2623
fcfb1f77 2624 pp->resp_idx = (pp->resp_idx + 1) & MV_MAX_Q_DEPTH_MASK;
bdd4ddde 2625
fcfb1f77
ML
2626 if (IS_GEN_I(hpriv)) {
2627 /* 50xx: no NCQ, only one command active at a time */
9af5c9c9 2628 tag = ap->link.active_tag;
fcfb1f77
ML
2629 } else {
2630 /* Gen II/IIE: get command tag from CRPB entry */
2631 tag = le16_to_cpu(response->id) & 0x1f;
bdd4ddde 2632 }
fcfb1f77 2633 mv_process_crpb_response(ap, response, tag, ncq_enabled);
bdd4ddde 2634 work_done = true;
bdd4ddde
JG
2635 }
2636
352fab70 2637 /* Update the software queue position index in hardware */
bdd4ddde
JG
2638 if (work_done)
2639 writelfl((pp->crpb_dma & EDMA_RSP_Q_BASE_LO_MASK) |
fcfb1f77 2640 (pp->resp_idx << EDMA_RSP_Q_PTR_SHIFT),
bdd4ddde 2641 port_mmio + EDMA_RSP_Q_OUT_PTR_OFS);
20f733e7
BR
2642}
2643
a9010329
ML
2644static void mv_port_intr(struct ata_port *ap, u32 port_cause)
2645{
2646 struct mv_port_priv *pp;
2647 int edma_was_enabled;
2648
2649 if (!ap || (ap->flags & ATA_FLAG_DISABLED)) {
2650 mv_unexpected_intr(ap, 0);
2651 return;
2652 }
2653 /*
2654 * Grab a snapshot of the EDMA_EN flag setting,
2655 * so that we have a consistent view for this port,
2656 * even if something we call of our routines changes it.
2657 */
2658 pp = ap->private_data;
2659 edma_was_enabled = (pp->pp_flags & MV_PP_FLAG_EDMA_EN);
2660 /*
2661 * Process completed CRPB response(s) before other events.
2662 */
2663 if (edma_was_enabled && (port_cause & DONE_IRQ)) {
2664 mv_process_crpb_entries(ap, pp);
4c299ca3
ML
2665 if (pp->pp_flags & MV_PP_FLAG_DELAYED_EH)
2666 mv_handle_fbs_ncq_dev_err(ap);
a9010329
ML
2667 }
2668 /*
2669 * Handle chip-reported errors, or continue on to handle PIO.
2670 */
2671 if (unlikely(port_cause & ERR_IRQ)) {
2672 mv_err_intr(ap);
2673 } else if (!edma_was_enabled) {
2674 struct ata_queued_cmd *qc = mv_get_active_qc(ap);
2675 if (qc)
2676 ata_sff_host_intr(ap, qc);
2677 else
2678 mv_unexpected_intr(ap, edma_was_enabled);
2679 }
2680}
2681
05b308e1
BR
2682/**
2683 * mv_host_intr - Handle all interrupts on the given host controller
cca3974e 2684 * @host: host specific structure
7368f919 2685 * @main_irq_cause: Main interrupt cause register for the chip.
05b308e1
BR
2686 *
2687 * LOCKING:
2688 * Inherited from caller.
2689 */
7368f919 2690static int mv_host_intr(struct ata_host *host, u32 main_irq_cause)
20f733e7 2691{
f351b2d6 2692 struct mv_host_priv *hpriv = host->private_data;
eabd5eb1 2693 void __iomem *mmio = hpriv->base, *hc_mmio;
a3718c1f 2694 unsigned int handled = 0, port;
20f733e7 2695
2b748a0a
ML
2696 /* If asserted, clear the "all ports" IRQ coalescing bit */
2697 if (main_irq_cause & ALL_PORTS_COAL_DONE)
2698 writel(~ALL_PORTS_COAL_IRQ, mmio + MV_IRQ_COAL_CAUSE);
2699
a3718c1f 2700 for (port = 0; port < hpriv->n_ports; port++) {
cca3974e 2701 struct ata_port *ap = host->ports[port];
eabd5eb1
ML
2702 unsigned int p, shift, hardport, port_cause;
2703
a3718c1f 2704 MV_PORT_TO_SHIFT_AND_HARDPORT(port, shift, hardport);
a3718c1f 2705 /*
eabd5eb1
ML
2706 * Each hc within the host has its own hc_irq_cause register,
2707 * where the interrupting ports bits get ack'd.
a3718c1f 2708 */
eabd5eb1
ML
2709 if (hardport == 0) { /* first port on this hc ? */
2710 u32 hc_cause = (main_irq_cause >> shift) & HC0_IRQ_PEND;
2711 u32 port_mask, ack_irqs;
2712 /*
2713 * Skip this entire hc if nothing pending for any ports
2714 */
2715 if (!hc_cause) {
2716 port += MV_PORTS_PER_HC - 1;
2717 continue;
2718 }
2719 /*
2720 * We don't need/want to read the hc_irq_cause register,
2721 * because doing so hurts performance, and
2722 * main_irq_cause already gives us everything we need.
2723 *
2724 * But we do have to *write* to the hc_irq_cause to ack
2725 * the ports that we are handling this time through.
2726 *
2727 * This requires that we create a bitmap for those
2728 * ports which interrupted us, and use that bitmap
2729 * to ack (only) those ports via hc_irq_cause.
2730 */
2731 ack_irqs = 0;
2b748a0a
ML
2732 if (hc_cause & PORTS_0_3_COAL_DONE)
2733 ack_irqs = HC_COAL_IRQ;
eabd5eb1
ML
2734 for (p = 0; p < MV_PORTS_PER_HC; ++p) {
2735 if ((port + p) >= hpriv->n_ports)
2736 break;
2737 port_mask = (DONE_IRQ | ERR_IRQ) << (p * 2);
2738 if (hc_cause & port_mask)
2739 ack_irqs |= (DMA_IRQ | DEV_IRQ) << p;
2740 }
a3718c1f 2741 hc_mmio = mv_hc_base_from_port(mmio, port);
eabd5eb1 2742 writelfl(~ack_irqs, hc_mmio + HC_IRQ_CAUSE_OFS);
a3718c1f
ML
2743 handled = 1;
2744 }
8f767f8a 2745 /*
a9010329 2746 * Handle interrupts signalled for this port:
8f767f8a 2747 */
a9010329
ML
2748 port_cause = (main_irq_cause >> shift) & (DONE_IRQ | ERR_IRQ);
2749 if (port_cause)
2750 mv_port_intr(ap, port_cause);
20f733e7 2751 }
a3718c1f 2752 return handled;
20f733e7
BR
2753}
2754
a3718c1f 2755static int mv_pci_error(struct ata_host *host, void __iomem *mmio)
bdd4ddde 2756{
02a121da 2757 struct mv_host_priv *hpriv = host->private_data;
bdd4ddde
JG
2758 struct ata_port *ap;
2759 struct ata_queued_cmd *qc;
2760 struct ata_eh_info *ehi;
2761 unsigned int i, err_mask, printed = 0;
2762 u32 err_cause;
2763
02a121da 2764 err_cause = readl(mmio + hpriv->irq_cause_ofs);
bdd4ddde
JG
2765
2766 dev_printk(KERN_ERR, host->dev, "PCI ERROR; PCI IRQ cause=0x%08x\n",
2767 err_cause);
2768
2769 DPRINTK("All regs @ PCI error\n");
2770 mv_dump_all_regs(mmio, -1, to_pci_dev(host->dev));
2771
02a121da 2772 writelfl(0, mmio + hpriv->irq_cause_ofs);
bdd4ddde
JG
2773
2774 for (i = 0; i < host->n_ports; i++) {
2775 ap = host->ports[i];
936fd732 2776 if (!ata_link_offline(&ap->link)) {
9af5c9c9 2777 ehi = &ap->link.eh_info;
bdd4ddde
JG
2778 ata_ehi_clear_desc(ehi);
2779 if (!printed++)
2780 ata_ehi_push_desc(ehi,
2781 "PCI err cause 0x%08x", err_cause);
2782 err_mask = AC_ERR_HOST_BUS;
cf480626 2783 ehi->action = ATA_EH_RESET;
9af5c9c9 2784 qc = ata_qc_from_tag(ap, ap->link.active_tag);
bdd4ddde
JG
2785 if (qc)
2786 qc->err_mask |= err_mask;
2787 else
2788 ehi->err_mask |= err_mask;
2789
2790 ata_port_freeze(ap);
2791 }
2792 }
a3718c1f 2793 return 1; /* handled */
bdd4ddde
JG
2794}
2795
05b308e1 2796/**
c5d3e45a 2797 * mv_interrupt - Main interrupt event handler
05b308e1
BR
2798 * @irq: unused
2799 * @dev_instance: private data; in this case the host structure
05b308e1
BR
2800 *
2801 * Read the read only register to determine if any host
2802 * controllers have pending interrupts. If so, call lower level
2803 * routine to handle. Also check for PCI errors which are only
2804 * reported here.
2805 *
8b260248 2806 * LOCKING:
cca3974e 2807 * This routine holds the host lock while processing pending
05b308e1
BR
2808 * interrupts.
2809 */
7d12e780 2810static irqreturn_t mv_interrupt(int irq, void *dev_instance)
20f733e7 2811{
cca3974e 2812 struct ata_host *host = dev_instance;
f351b2d6 2813 struct mv_host_priv *hpriv = host->private_data;
a3718c1f 2814 unsigned int handled = 0;
6d3c30ef 2815 int using_msi = hpriv->hp_flags & MV_HP_FLAG_MSI;
96e2c487 2816 u32 main_irq_cause, pending_irqs;
20f733e7 2817
646a4da5 2818 spin_lock(&host->lock);
6d3c30ef
ML
2819
2820 /* for MSI: block new interrupts while in here */
2821 if (using_msi)
2b748a0a 2822 mv_write_main_irq_mask(0, hpriv);
6d3c30ef 2823
7368f919 2824 main_irq_cause = readl(hpriv->main_irq_cause_addr);
96e2c487 2825 pending_irqs = main_irq_cause & hpriv->main_irq_mask;
352fab70
ML
2826 /*
2827 * Deal with cases where we either have nothing pending, or have read
2828 * a bogus register value which can indicate HW removal or PCI fault.
20f733e7 2829 */
a44253d2 2830 if (pending_irqs && main_irq_cause != 0xffffffffU) {
1f398472 2831 if (unlikely((pending_irqs & PCI_ERR) && !IS_SOC(hpriv)))
a3718c1f
ML
2832 handled = mv_pci_error(host, hpriv->base);
2833 else
a44253d2 2834 handled = mv_host_intr(host, pending_irqs);
bdd4ddde 2835 }
6d3c30ef
ML
2836
2837 /* for MSI: unmask; interrupt cause bits will retrigger now */
2838 if (using_msi)
2b748a0a 2839 mv_write_main_irq_mask(hpriv->main_irq_mask, hpriv);
6d3c30ef 2840
9d51af7b
ML
2841 spin_unlock(&host->lock);
2842
20f733e7
BR
2843 return IRQ_RETVAL(handled);
2844}
2845
c9d39130
JG
2846static unsigned int mv5_scr_offset(unsigned int sc_reg_in)
2847{
2848 unsigned int ofs;
2849
2850 switch (sc_reg_in) {
2851 case SCR_STATUS:
2852 case SCR_ERROR:
2853 case SCR_CONTROL:
2854 ofs = sc_reg_in * sizeof(u32);
2855 break;
2856 default:
2857 ofs = 0xffffffffU;
2858 break;
2859 }
2860 return ofs;
2861}
2862
82ef04fb 2863static int mv5_scr_read(struct ata_link *link, unsigned int sc_reg_in, u32 *val)
c9d39130 2864{
82ef04fb 2865 struct mv_host_priv *hpriv = link->ap->host->private_data;
f351b2d6 2866 void __iomem *mmio = hpriv->base;
82ef04fb 2867 void __iomem *addr = mv5_phy_base(mmio, link->ap->port_no);
c9d39130
JG
2868 unsigned int ofs = mv5_scr_offset(sc_reg_in);
2869
da3dbb17
TH
2870 if (ofs != 0xffffffffU) {
2871 *val = readl(addr + ofs);
2872 return 0;
2873 } else
2874 return -EINVAL;
c9d39130
JG
2875}
2876
82ef04fb 2877static int mv5_scr_write(struct ata_link *link, unsigned int sc_reg_in, u32 val)
c9d39130 2878{
82ef04fb 2879 struct mv_host_priv *hpriv = link->ap->host->private_data;
f351b2d6 2880 void __iomem *mmio = hpriv->base;
82ef04fb 2881 void __iomem *addr = mv5_phy_base(mmio, link->ap->port_no);
c9d39130
JG
2882 unsigned int ofs = mv5_scr_offset(sc_reg_in);
2883
da3dbb17 2884 if (ofs != 0xffffffffU) {
0d5ff566 2885 writelfl(val, addr + ofs);
da3dbb17
TH
2886 return 0;
2887 } else
2888 return -EINVAL;
c9d39130
JG
2889}
2890
7bb3c529 2891static void mv5_reset_bus(struct ata_host *host, void __iomem *mmio)
522479fb 2892{
7bb3c529 2893 struct pci_dev *pdev = to_pci_dev(host->dev);
522479fb
JG
2894 int early_5080;
2895
44c10138 2896 early_5080 = (pdev->device == 0x5080) && (pdev->revision == 0);
522479fb
JG
2897
2898 if (!early_5080) {
2899 u32 tmp = readl(mmio + MV_PCI_EXP_ROM_BAR_CTL);
2900 tmp |= (1 << 0);
2901 writel(tmp, mmio + MV_PCI_EXP_ROM_BAR_CTL);
2902 }
2903
7bb3c529 2904 mv_reset_pci_bus(host, mmio);
522479fb
JG
2905}
2906
2907static void mv5_reset_flash(struct mv_host_priv *hpriv, void __iomem *mmio)
2908{
8e7decdb 2909 writel(0x0fcfffff, mmio + MV_FLASH_CTL_OFS);
522479fb
JG
2910}
2911
47c2b677 2912static void mv5_read_preamp(struct mv_host_priv *hpriv, int idx,
ba3fe8fb
JG
2913 void __iomem *mmio)
2914{
c9d39130
JG
2915 void __iomem *phy_mmio = mv5_phy_base(mmio, idx);
2916 u32 tmp;
2917
2918 tmp = readl(phy_mmio + MV5_PHY_MODE);
2919
2920 hpriv->signal[idx].pre = tmp & 0x1800; /* bits 12:11 */
2921 hpriv->signal[idx].amps = tmp & 0xe0; /* bits 7:5 */
ba3fe8fb
JG
2922}
2923
47c2b677 2924static void mv5_enable_leds(struct mv_host_priv *hpriv, void __iomem *mmio)
ba3fe8fb 2925{
522479fb
JG
2926 u32 tmp;
2927
8e7decdb 2928 writel(0, mmio + MV_GPIO_PORT_CTL_OFS);
522479fb
JG
2929
2930 /* FIXME: handle MV_HP_ERRATA_50XXB2 errata */
2931
2932 tmp = readl(mmio + MV_PCI_EXP_ROM_BAR_CTL);
2933 tmp |= ~(1 << 0);
2934 writel(tmp, mmio + MV_PCI_EXP_ROM_BAR_CTL);
ba3fe8fb
JG
2935}
2936
2a47ce06
JG
2937static void mv5_phy_errata(struct mv_host_priv *hpriv, void __iomem *mmio,
2938 unsigned int port)
bca1c4eb 2939{
c9d39130
JG
2940 void __iomem *phy_mmio = mv5_phy_base(mmio, port);
2941 const u32 mask = (1<<12) | (1<<11) | (1<<7) | (1<<6) | (1<<5);
2942 u32 tmp;
2943 int fix_apm_sq = (hpriv->hp_flags & MV_HP_ERRATA_50XXB0);
2944
2945 if (fix_apm_sq) {
8e7decdb 2946 tmp = readl(phy_mmio + MV5_LTMODE_OFS);
c9d39130 2947 tmp |= (1 << 19);
8e7decdb 2948 writel(tmp, phy_mmio + MV5_LTMODE_OFS);
c9d39130 2949
8e7decdb 2950 tmp = readl(phy_mmio + MV5_PHY_CTL_OFS);
c9d39130
JG
2951 tmp &= ~0x3;
2952 tmp |= 0x1;
8e7decdb 2953 writel(tmp, phy_mmio + MV5_PHY_CTL_OFS);
c9d39130
JG
2954 }
2955
2956 tmp = readl(phy_mmio + MV5_PHY_MODE);
2957 tmp &= ~mask;
2958 tmp |= hpriv->signal[port].pre;
2959 tmp |= hpriv->signal[port].amps;
2960 writel(tmp, phy_mmio + MV5_PHY_MODE);
bca1c4eb
JG
2961}
2962
c9d39130
JG
2963
2964#undef ZERO
2965#define ZERO(reg) writel(0, port_mmio + (reg))
2966static void mv5_reset_hc_port(struct mv_host_priv *hpriv, void __iomem *mmio,
2967 unsigned int port)
2968{
2969 void __iomem *port_mmio = mv_port_base(mmio, port);
2970
e12bef50 2971 mv_reset_channel(hpriv, mmio, port);
c9d39130
JG
2972
2973 ZERO(0x028); /* command */
2974 writel(0x11f, port_mmio + EDMA_CFG_OFS);
2975 ZERO(0x004); /* timer */
2976 ZERO(0x008); /* irq err cause */
2977 ZERO(0x00c); /* irq err mask */
2978 ZERO(0x010); /* rq bah */
2979 ZERO(0x014); /* rq inp */
2980 ZERO(0x018); /* rq outp */
2981 ZERO(0x01c); /* respq bah */
2982 ZERO(0x024); /* respq outp */
2983 ZERO(0x020); /* respq inp */
2984 ZERO(0x02c); /* test control */
8e7decdb 2985 writel(0xbc, port_mmio + EDMA_IORDY_TMOUT_OFS);
c9d39130
JG
2986}
2987#undef ZERO
2988
2989#define ZERO(reg) writel(0, hc_mmio + (reg))
2990static void mv5_reset_one_hc(struct mv_host_priv *hpriv, void __iomem *mmio,
2991 unsigned int hc)
47c2b677 2992{
c9d39130
JG
2993 void __iomem *hc_mmio = mv_hc_base(mmio, hc);
2994 u32 tmp;
2995
2996 ZERO(0x00c);
2997 ZERO(0x010);
2998 ZERO(0x014);
2999 ZERO(0x018);
3000
3001 tmp = readl(hc_mmio + 0x20);
3002 tmp &= 0x1c1c1c1c;
3003 tmp |= 0x03030303;
3004 writel(tmp, hc_mmio + 0x20);
3005}
3006#undef ZERO
3007
3008static int mv5_reset_hc(struct mv_host_priv *hpriv, void __iomem *mmio,
3009 unsigned int n_hc)
3010{
3011 unsigned int hc, port;
3012
3013 for (hc = 0; hc < n_hc; hc++) {
3014 for (port = 0; port < MV_PORTS_PER_HC; port++)
3015 mv5_reset_hc_port(hpriv, mmio,
3016 (hc * MV_PORTS_PER_HC) + port);
3017
3018 mv5_reset_one_hc(hpriv, mmio, hc);
3019 }
3020
3021 return 0;
47c2b677
JG
3022}
3023
101ffae2
JG
3024#undef ZERO
3025#define ZERO(reg) writel(0, mmio + (reg))
7bb3c529 3026static void mv_reset_pci_bus(struct ata_host *host, void __iomem *mmio)
101ffae2 3027{
02a121da 3028 struct mv_host_priv *hpriv = host->private_data;
101ffae2
JG
3029 u32 tmp;
3030
8e7decdb 3031 tmp = readl(mmio + MV_PCI_MODE_OFS);
101ffae2 3032 tmp &= 0xff00ffff;
8e7decdb 3033 writel(tmp, mmio + MV_PCI_MODE_OFS);
101ffae2
JG
3034
3035 ZERO(MV_PCI_DISC_TIMER);
3036 ZERO(MV_PCI_MSI_TRIGGER);
8e7decdb 3037 writel(0x000100ff, mmio + MV_PCI_XBAR_TMOUT_OFS);
101ffae2 3038 ZERO(MV_PCI_SERR_MASK);
02a121da
ML
3039 ZERO(hpriv->irq_cause_ofs);
3040 ZERO(hpriv->irq_mask_ofs);
101ffae2
JG
3041 ZERO(MV_PCI_ERR_LOW_ADDRESS);
3042 ZERO(MV_PCI_ERR_HIGH_ADDRESS);
3043 ZERO(MV_PCI_ERR_ATTRIBUTE);
3044 ZERO(MV_PCI_ERR_COMMAND);
3045}
3046#undef ZERO
3047
3048static void mv6_reset_flash(struct mv_host_priv *hpriv, void __iomem *mmio)
3049{
3050 u32 tmp;
3051
3052 mv5_reset_flash(hpriv, mmio);
3053
8e7decdb 3054 tmp = readl(mmio + MV_GPIO_PORT_CTL_OFS);
101ffae2
JG
3055 tmp &= 0x3;
3056 tmp |= (1 << 5) | (1 << 6);
8e7decdb 3057 writel(tmp, mmio + MV_GPIO_PORT_CTL_OFS);
101ffae2
JG
3058}
3059
3060/**
3061 * mv6_reset_hc - Perform the 6xxx global soft reset
3062 * @mmio: base address of the HBA
3063 *
3064 * This routine only applies to 6xxx parts.
3065 *
3066 * LOCKING:
3067 * Inherited from caller.
3068 */
c9d39130
JG
3069static int mv6_reset_hc(struct mv_host_priv *hpriv, void __iomem *mmio,
3070 unsigned int n_hc)
101ffae2
JG
3071{
3072 void __iomem *reg = mmio + PCI_MAIN_CMD_STS_OFS;
3073 int i, rc = 0;
3074 u32 t;
3075
3076 /* Following procedure defined in PCI "main command and status
3077 * register" table.
3078 */
3079 t = readl(reg);
3080 writel(t | STOP_PCI_MASTER, reg);
3081
3082 for (i = 0; i < 1000; i++) {
3083 udelay(1);
3084 t = readl(reg);
2dcb407e 3085 if (PCI_MASTER_EMPTY & t)
101ffae2 3086 break;
101ffae2
JG
3087 }
3088 if (!(PCI_MASTER_EMPTY & t)) {
3089 printk(KERN_ERR DRV_NAME ": PCI master won't flush\n");
3090 rc = 1;
3091 goto done;
3092 }
3093
3094 /* set reset */
3095 i = 5;
3096 do {
3097 writel(t | GLOB_SFT_RST, reg);
3098 t = readl(reg);
3099 udelay(1);
3100 } while (!(GLOB_SFT_RST & t) && (i-- > 0));
3101
3102 if (!(GLOB_SFT_RST & t)) {
3103 printk(KERN_ERR DRV_NAME ": can't set global reset\n");
3104 rc = 1;
3105 goto done;
3106 }
3107
3108 /* clear reset and *reenable the PCI master* (not mentioned in spec) */
3109 i = 5;
3110 do {
3111 writel(t & ~(GLOB_SFT_RST | STOP_PCI_MASTER), reg);
3112 t = readl(reg);
3113 udelay(1);
3114 } while ((GLOB_SFT_RST & t) && (i-- > 0));
3115
3116 if (GLOB_SFT_RST & t) {
3117 printk(KERN_ERR DRV_NAME ": can't clear global reset\n");
3118 rc = 1;
3119 }
3120done:
3121 return rc;
3122}
3123
47c2b677 3124static void mv6_read_preamp(struct mv_host_priv *hpriv, int idx,
ba3fe8fb
JG
3125 void __iomem *mmio)
3126{
3127 void __iomem *port_mmio;
3128 u32 tmp;
3129
8e7decdb 3130 tmp = readl(mmio + MV_RESET_CFG_OFS);
ba3fe8fb 3131 if ((tmp & (1 << 0)) == 0) {
47c2b677 3132 hpriv->signal[idx].amps = 0x7 << 8;
ba3fe8fb
JG
3133 hpriv->signal[idx].pre = 0x1 << 5;
3134 return;
3135 }
3136
3137 port_mmio = mv_port_base(mmio, idx);
3138 tmp = readl(port_mmio + PHY_MODE2);
3139
3140 hpriv->signal[idx].amps = tmp & 0x700; /* bits 10:8 */
3141 hpriv->signal[idx].pre = tmp & 0xe0; /* bits 7:5 */
3142}
3143
47c2b677 3144static void mv6_enable_leds(struct mv_host_priv *hpriv, void __iomem *mmio)
ba3fe8fb 3145{
8e7decdb 3146 writel(0x00000060, mmio + MV_GPIO_PORT_CTL_OFS);
ba3fe8fb
JG
3147}
3148
c9d39130 3149static void mv6_phy_errata(struct mv_host_priv *hpriv, void __iomem *mmio,
2a47ce06 3150 unsigned int port)
bca1c4eb 3151{
c9d39130
JG
3152 void __iomem *port_mmio = mv_port_base(mmio, port);
3153
bca1c4eb 3154 u32 hp_flags = hpriv->hp_flags;
47c2b677
JG
3155 int fix_phy_mode2 =
3156 hp_flags & (MV_HP_ERRATA_60X1B2 | MV_HP_ERRATA_60X1C0);
bca1c4eb 3157 int fix_phy_mode4 =
47c2b677 3158 hp_flags & (MV_HP_ERRATA_60X1B2 | MV_HP_ERRATA_60X1C0);
8c30a8b9 3159 u32 m2, m3;
47c2b677
JG
3160
3161 if (fix_phy_mode2) {
3162 m2 = readl(port_mmio + PHY_MODE2);
3163 m2 &= ~(1 << 16);
3164 m2 |= (1 << 31);
3165 writel(m2, port_mmio + PHY_MODE2);
3166
3167 udelay(200);
3168
3169 m2 = readl(port_mmio + PHY_MODE2);
3170 m2 &= ~((1 << 16) | (1 << 31));
3171 writel(m2, port_mmio + PHY_MODE2);
3172
3173 udelay(200);
3174 }
3175
8c30a8b9
ML
3176 /*
3177 * Gen-II/IIe PHY_MODE3 errata RM#2:
3178 * Achieves better receiver noise performance than the h/w default:
3179 */
3180 m3 = readl(port_mmio + PHY_MODE3);
3181 m3 = (m3 & 0x1f) | (0x5555601 << 5);
bca1c4eb 3182
0388a8c0
ML
3183 /* Guideline 88F5182 (GL# SATA-S11) */
3184 if (IS_SOC(hpriv))
3185 m3 &= ~0x1c;
3186
bca1c4eb 3187 if (fix_phy_mode4) {
ba069e37
ML
3188 u32 m4 = readl(port_mmio + PHY_MODE4);
3189 /*
3190 * Enforce reserved-bit restrictions on GenIIe devices only.
3191 * For earlier chipsets, force only the internal config field
3192 * (workaround for errata FEr SATA#10 part 1).
3193 */
8c30a8b9 3194 if (IS_GEN_IIE(hpriv))
ba069e37
ML
3195 m4 = (m4 & ~PHY_MODE4_RSVD_ZEROS) | PHY_MODE4_RSVD_ONES;
3196 else
3197 m4 = (m4 & ~PHY_MODE4_CFG_MASK) | PHY_MODE4_CFG_VALUE;
8c30a8b9 3198 writel(m4, port_mmio + PHY_MODE4);
bca1c4eb 3199 }
b406c7a6
ML
3200 /*
3201 * Workaround for 60x1-B2 errata SATA#13:
3202 * Any write to PHY_MODE4 (above) may corrupt PHY_MODE3,
3203 * so we must always rewrite PHY_MODE3 after PHY_MODE4.
3204 */
3205 writel(m3, port_mmio + PHY_MODE3);
bca1c4eb
JG
3206
3207 /* Revert values of pre-emphasis and signal amps to the saved ones */
3208 m2 = readl(port_mmio + PHY_MODE2);
3209
3210 m2 &= ~MV_M2_PREAMP_MASK;
2a47ce06
JG
3211 m2 |= hpriv->signal[port].amps;
3212 m2 |= hpriv->signal[port].pre;
47c2b677 3213 m2 &= ~(1 << 16);
bca1c4eb 3214
e4e7b892
JG
3215 /* according to mvSata 3.6.1, some IIE values are fixed */
3216 if (IS_GEN_IIE(hpriv)) {
3217 m2 &= ~0xC30FF01F;
3218 m2 |= 0x0000900F;
3219 }
3220
bca1c4eb
JG
3221 writel(m2, port_mmio + PHY_MODE2);
3222}
3223
f351b2d6
SB
3224/* TODO: use the generic LED interface to configure the SATA Presence */
3225/* & Acitivy LEDs on the board */
3226static void mv_soc_enable_leds(struct mv_host_priv *hpriv,
3227 void __iomem *mmio)
3228{
3229 return;
3230}
3231
3232static void mv_soc_read_preamp(struct mv_host_priv *hpriv, int idx,
3233 void __iomem *mmio)
3234{
3235 void __iomem *port_mmio;
3236 u32 tmp;
3237
3238 port_mmio = mv_port_base(mmio, idx);
3239 tmp = readl(port_mmio + PHY_MODE2);
3240
3241 hpriv->signal[idx].amps = tmp & 0x700; /* bits 10:8 */
3242 hpriv->signal[idx].pre = tmp & 0xe0; /* bits 7:5 */
3243}
3244
3245#undef ZERO
3246#define ZERO(reg) writel(0, port_mmio + (reg))
3247static void mv_soc_reset_hc_port(struct mv_host_priv *hpriv,
3248 void __iomem *mmio, unsigned int port)
3249{
3250 void __iomem *port_mmio = mv_port_base(mmio, port);
3251
e12bef50 3252 mv_reset_channel(hpriv, mmio, port);
f351b2d6
SB
3253
3254 ZERO(0x028); /* command */
3255 writel(0x101f, port_mmio + EDMA_CFG_OFS);
3256 ZERO(0x004); /* timer */
3257 ZERO(0x008); /* irq err cause */
3258 ZERO(0x00c); /* irq err mask */
3259 ZERO(0x010); /* rq bah */
3260 ZERO(0x014); /* rq inp */
3261 ZERO(0x018); /* rq outp */
3262 ZERO(0x01c); /* respq bah */
3263 ZERO(0x024); /* respq outp */
3264 ZERO(0x020); /* respq inp */
3265 ZERO(0x02c); /* test control */
8e7decdb 3266 writel(0xbc, port_mmio + EDMA_IORDY_TMOUT_OFS);
f351b2d6
SB
3267}
3268
3269#undef ZERO
3270
3271#define ZERO(reg) writel(0, hc_mmio + (reg))
3272static void mv_soc_reset_one_hc(struct mv_host_priv *hpriv,
3273 void __iomem *mmio)
3274{
3275 void __iomem *hc_mmio = mv_hc_base(mmio, 0);
3276
3277 ZERO(0x00c);
3278 ZERO(0x010);
3279 ZERO(0x014);
3280
3281}
3282
3283#undef ZERO
3284
3285static int mv_soc_reset_hc(struct mv_host_priv *hpriv,
3286 void __iomem *mmio, unsigned int n_hc)
3287{
3288 unsigned int port;
3289
3290 for (port = 0; port < hpriv->n_ports; port++)
3291 mv_soc_reset_hc_port(hpriv, mmio, port);
3292
3293 mv_soc_reset_one_hc(hpriv, mmio);
3294
3295 return 0;
3296}
3297
3298static void mv_soc_reset_flash(struct mv_host_priv *hpriv,
3299 void __iomem *mmio)
3300{
3301 return;
3302}
3303
3304static void mv_soc_reset_bus(struct ata_host *host, void __iomem *mmio)
3305{
3306 return;
3307}
3308
8e7decdb 3309static void mv_setup_ifcfg(void __iomem *port_mmio, int want_gen2i)
b67a1064 3310{
8e7decdb 3311 u32 ifcfg = readl(port_mmio + SATA_INTERFACE_CFG_OFS);
b67a1064 3312
8e7decdb 3313 ifcfg = (ifcfg & 0xf7f) | 0x9b1000; /* from chip spec */
b67a1064 3314 if (want_gen2i)
8e7decdb
ML
3315 ifcfg |= (1 << 7); /* enable gen2i speed */
3316 writelfl(ifcfg, port_mmio + SATA_INTERFACE_CFG_OFS);
b67a1064
ML
3317}
3318
e12bef50 3319static void mv_reset_channel(struct mv_host_priv *hpriv, void __iomem *mmio,
c9d39130
JG
3320 unsigned int port_no)
3321{
3322 void __iomem *port_mmio = mv_port_base(mmio, port_no);
3323
8e7decdb
ML
3324 /*
3325 * The datasheet warns against setting EDMA_RESET when EDMA is active
3326 * (but doesn't say what the problem might be). So we first try
3327 * to disable the EDMA engine before doing the EDMA_RESET operation.
3328 */
0d8be5cb 3329 mv_stop_edma_engine(port_mmio);
8e7decdb 3330 writelfl(EDMA_RESET, port_mmio + EDMA_CMD_OFS);
c9d39130 3331
b67a1064 3332 if (!IS_GEN_I(hpriv)) {
8e7decdb
ML
3333 /* Enable 3.0gb/s link speed: this survives EDMA_RESET */
3334 mv_setup_ifcfg(port_mmio, 1);
c9d39130 3335 }
b67a1064 3336 /*
8e7decdb 3337 * Strobing EDMA_RESET here causes a hard reset of the SATA transport,
b67a1064
ML
3338 * link, and physical layers. It resets all SATA interface registers
3339 * (except for SATA_INTERFACE_CFG), and issues a COMRESET to the dev.
c9d39130 3340 */
8e7decdb 3341 writelfl(EDMA_RESET, port_mmio + EDMA_CMD_OFS);
b67a1064 3342 udelay(25); /* allow reset propagation */
c9d39130
JG
3343 writelfl(0, port_mmio + EDMA_CMD_OFS);
3344
3345 hpriv->ops->phy_errata(hpriv, mmio, port_no);
3346
ee9ccdf7 3347 if (IS_GEN_I(hpriv))
c9d39130
JG
3348 mdelay(1);
3349}
3350
e49856d8 3351static void mv_pmp_select(struct ata_port *ap, int pmp)
20f733e7 3352{
e49856d8
ML
3353 if (sata_pmp_supported(ap)) {
3354 void __iomem *port_mmio = mv_ap_base(ap);
3355 u32 reg = readl(port_mmio + SATA_IFCTL_OFS);
3356 int old = reg & 0xf;
22374677 3357
e49856d8
ML
3358 if (old != pmp) {
3359 reg = (reg & ~0xf) | pmp;
3360 writelfl(reg, port_mmio + SATA_IFCTL_OFS);
3361 }
22374677 3362 }
20f733e7
BR
3363}
3364
e49856d8
ML
3365static int mv_pmp_hardreset(struct ata_link *link, unsigned int *class,
3366 unsigned long deadline)
22374677 3367{
e49856d8
ML
3368 mv_pmp_select(link->ap, sata_srst_pmp(link));
3369 return sata_std_hardreset(link, class, deadline);
3370}
bdd4ddde 3371
e49856d8
ML
3372static int mv_softreset(struct ata_link *link, unsigned int *class,
3373 unsigned long deadline)
3374{
3375 mv_pmp_select(link->ap, sata_srst_pmp(link));
3376 return ata_sff_softreset(link, class, deadline);
22374677
JG
3377}
3378
cc0680a5 3379static int mv_hardreset(struct ata_link *link, unsigned int *class,
bdd4ddde 3380 unsigned long deadline)
31961943 3381{
cc0680a5 3382 struct ata_port *ap = link->ap;
bdd4ddde 3383 struct mv_host_priv *hpriv = ap->host->private_data;
b562468c 3384 struct mv_port_priv *pp = ap->private_data;
f351b2d6 3385 void __iomem *mmio = hpriv->base;
0d8be5cb
ML
3386 int rc, attempts = 0, extra = 0;
3387 u32 sstatus;
3388 bool online;
31961943 3389
e12bef50 3390 mv_reset_channel(hpriv, mmio, ap->port_no);
b562468c 3391 pp->pp_flags &= ~MV_PP_FLAG_EDMA_EN;
d16ab3f6
ML
3392 pp->pp_flags &=
3393 ~(MV_PP_FLAG_FBS_EN | MV_PP_FLAG_NCQ_EN | MV_PP_FLAG_FAKE_ATA_BUSY);
bdd4ddde 3394
0d8be5cb
ML
3395 /* Workaround for errata FEr SATA#10 (part 2) */
3396 do {
17c5aab5
ML
3397 const unsigned long *timing =
3398 sata_ehc_deb_timing(&link->eh_context);
bdd4ddde 3399
17c5aab5
ML
3400 rc = sata_link_hardreset(link, timing, deadline + extra,
3401 &online, NULL);
9dcffd99 3402 rc = online ? -EAGAIN : rc;
17c5aab5 3403 if (rc)
0d8be5cb 3404 return rc;
0d8be5cb
ML
3405 sata_scr_read(link, SCR_STATUS, &sstatus);
3406 if (!IS_GEN_I(hpriv) && ++attempts >= 5 && sstatus == 0x121) {
3407 /* Force 1.5gb/s link speed and try again */
8e7decdb 3408 mv_setup_ifcfg(mv_ap_base(ap), 0);
0d8be5cb
ML
3409 if (time_after(jiffies + HZ, deadline))
3410 extra = HZ; /* only extend it once, max */
3411 }
3412 } while (sstatus != 0x0 && sstatus != 0x113 && sstatus != 0x123);
08da1759 3413 mv_save_cached_regs(ap);
66e57a2c 3414 mv_edma_cfg(ap, 0, 0);
bdd4ddde 3415
17c5aab5 3416 return rc;
bdd4ddde
JG
3417}
3418
bdd4ddde
JG
3419static void mv_eh_freeze(struct ata_port *ap)
3420{
1cfd19ae 3421 mv_stop_edma(ap);
c4de573b 3422 mv_enable_port_irqs(ap, 0);
bdd4ddde
JG
3423}
3424
3425static void mv_eh_thaw(struct ata_port *ap)
3426{
f351b2d6 3427 struct mv_host_priv *hpriv = ap->host->private_data;
c4de573b
ML
3428 unsigned int port = ap->port_no;
3429 unsigned int hardport = mv_hardport_from_port(port);
1cfd19ae 3430 void __iomem *hc_mmio = mv_hc_base_from_port(hpriv->base, port);
bdd4ddde 3431 void __iomem *port_mmio = mv_ap_base(ap);
c4de573b 3432 u32 hc_irq_cause;
bdd4ddde 3433
bdd4ddde
JG
3434 /* clear EDMA errors on this port */
3435 writel(0, port_mmio + EDMA_ERR_IRQ_CAUSE_OFS);
3436
3437 /* clear pending irq events */
cae6edc3 3438 hc_irq_cause = ~((DEV_IRQ | DMA_IRQ) << hardport);
1cfd19ae 3439 writelfl(hc_irq_cause, hc_mmio + HC_IRQ_CAUSE_OFS);
bdd4ddde 3440
88e675e1 3441 mv_enable_port_irqs(ap, ERR_IRQ);
31961943
BR
3442}
3443
05b308e1
BR
3444/**
3445 * mv_port_init - Perform some early initialization on a single port.
3446 * @port: libata data structure storing shadow register addresses
3447 * @port_mmio: base address of the port
3448 *
3449 * Initialize shadow register mmio addresses, clear outstanding
3450 * interrupts on the port, and unmask interrupts for the future
3451 * start of the port.
3452 *
3453 * LOCKING:
3454 * Inherited from caller.
3455 */
31961943 3456static void mv_port_init(struct ata_ioports *port, void __iomem *port_mmio)
20f733e7 3457{
0d5ff566 3458 void __iomem *shd_base = port_mmio + SHD_BLK_OFS;
31961943
BR
3459 unsigned serr_ofs;
3460
8b260248 3461 /* PIO related setup
31961943
BR
3462 */
3463 port->data_addr = shd_base + (sizeof(u32) * ATA_REG_DATA);
8b260248 3464 port->error_addr =
31961943
BR
3465 port->feature_addr = shd_base + (sizeof(u32) * ATA_REG_ERR);
3466 port->nsect_addr = shd_base + (sizeof(u32) * ATA_REG_NSECT);
3467 port->lbal_addr = shd_base + (sizeof(u32) * ATA_REG_LBAL);
3468 port->lbam_addr = shd_base + (sizeof(u32) * ATA_REG_LBAM);
3469 port->lbah_addr = shd_base + (sizeof(u32) * ATA_REG_LBAH);
3470 port->device_addr = shd_base + (sizeof(u32) * ATA_REG_DEVICE);
8b260248 3471 port->status_addr =
31961943
BR
3472 port->command_addr = shd_base + (sizeof(u32) * ATA_REG_STATUS);
3473 /* special case: control/altstatus doesn't have ATA_REG_ address */
3474 port->altstatus_addr = port->ctl_addr = shd_base + SHD_CTL_AST_OFS;
3475
3476 /* unused: */
8d9db2d2 3477 port->cmd_addr = port->bmdma_addr = port->scr_addr = NULL;
20f733e7 3478
31961943
BR
3479 /* Clear any currently outstanding port interrupt conditions */
3480 serr_ofs = mv_scr_offset(SCR_ERROR);
3481 writelfl(readl(port_mmio + serr_ofs), port_mmio + serr_ofs);
3482 writelfl(0, port_mmio + EDMA_ERR_IRQ_CAUSE_OFS);
3483
646a4da5
ML
3484 /* unmask all non-transient EDMA error interrupts */
3485 writelfl(~EDMA_ERR_IRQ_TRANSIENT, port_mmio + EDMA_ERR_IRQ_MASK_OFS);
20f733e7 3486
8b260248 3487 VPRINTK("EDMA cfg=0x%08x EDMA IRQ err cause/mask=0x%08x/0x%08x\n",
31961943
BR
3488 readl(port_mmio + EDMA_CFG_OFS),
3489 readl(port_mmio + EDMA_ERR_IRQ_CAUSE_OFS),
3490 readl(port_mmio + EDMA_ERR_IRQ_MASK_OFS));
20f733e7
BR
3491}
3492
616d4a98
ML
3493static unsigned int mv_in_pcix_mode(struct ata_host *host)
3494{
3495 struct mv_host_priv *hpriv = host->private_data;
3496 void __iomem *mmio = hpriv->base;
3497 u32 reg;
3498
1f398472 3499 if (IS_SOC(hpriv) || !IS_PCIE(hpriv))
616d4a98
ML
3500 return 0; /* not PCI-X capable */
3501 reg = readl(mmio + MV_PCI_MODE_OFS);
3502 if ((reg & MV_PCI_MODE_MASK) == 0)
3503 return 0; /* conventional PCI mode */
3504 return 1; /* chip is in PCI-X mode */
3505}
3506
3507static int mv_pci_cut_through_okay(struct ata_host *host)
3508{
3509 struct mv_host_priv *hpriv = host->private_data;
3510 void __iomem *mmio = hpriv->base;
3511 u32 reg;
3512
3513 if (!mv_in_pcix_mode(host)) {
3514 reg = readl(mmio + PCI_COMMAND_OFS);
3515 if (reg & PCI_COMMAND_MRDTRIG)
3516 return 0; /* not okay */
3517 }
3518 return 1; /* okay */
3519}
3520
4447d351 3521static int mv_chip_id(struct ata_host *host, unsigned int board_idx)
bca1c4eb 3522{
4447d351
TH
3523 struct pci_dev *pdev = to_pci_dev(host->dev);
3524 struct mv_host_priv *hpriv = host->private_data;
bca1c4eb
JG
3525 u32 hp_flags = hpriv->hp_flags;
3526
5796d1c4 3527 switch (board_idx) {
47c2b677
JG
3528 case chip_5080:
3529 hpriv->ops = &mv5xxx_ops;
ee9ccdf7 3530 hp_flags |= MV_HP_GEN_I;
47c2b677 3531
44c10138 3532 switch (pdev->revision) {
47c2b677
JG
3533 case 0x1:
3534 hp_flags |= MV_HP_ERRATA_50XXB0;
3535 break;
3536 case 0x3:
3537 hp_flags |= MV_HP_ERRATA_50XXB2;
3538 break;
3539 default:
3540 dev_printk(KERN_WARNING, &pdev->dev,
3541 "Applying 50XXB2 workarounds to unknown rev\n");
3542 hp_flags |= MV_HP_ERRATA_50XXB2;
3543 break;
3544 }
3545 break;
3546
bca1c4eb
JG
3547 case chip_504x:
3548 case chip_508x:
47c2b677 3549 hpriv->ops = &mv5xxx_ops;
ee9ccdf7 3550 hp_flags |= MV_HP_GEN_I;
bca1c4eb 3551
44c10138 3552 switch (pdev->revision) {
47c2b677
JG
3553 case 0x0:
3554 hp_flags |= MV_HP_ERRATA_50XXB0;
3555 break;
3556 case 0x3:
3557 hp_flags |= MV_HP_ERRATA_50XXB2;
3558 break;
3559 default:
3560 dev_printk(KERN_WARNING, &pdev->dev,
3561 "Applying B2 workarounds to unknown rev\n");
3562 hp_flags |= MV_HP_ERRATA_50XXB2;
3563 break;
bca1c4eb
JG
3564 }
3565 break;
3566
3567 case chip_604x:
3568 case chip_608x:
47c2b677 3569 hpriv->ops = &mv6xxx_ops;
ee9ccdf7 3570 hp_flags |= MV_HP_GEN_II;
47c2b677 3571
44c10138 3572 switch (pdev->revision) {
47c2b677
JG
3573 case 0x7:
3574 hp_flags |= MV_HP_ERRATA_60X1B2;
3575 break;
3576 case 0x9:
3577 hp_flags |= MV_HP_ERRATA_60X1C0;
bca1c4eb
JG
3578 break;
3579 default:
3580 dev_printk(KERN_WARNING, &pdev->dev,
47c2b677
JG
3581 "Applying B2 workarounds to unknown rev\n");
3582 hp_flags |= MV_HP_ERRATA_60X1B2;
bca1c4eb
JG
3583 break;
3584 }
3585 break;
3586
e4e7b892 3587 case chip_7042:
616d4a98 3588 hp_flags |= MV_HP_PCIE | MV_HP_CUT_THROUGH;
306b30f7
ML
3589 if (pdev->vendor == PCI_VENDOR_ID_TTI &&
3590 (pdev->device == 0x2300 || pdev->device == 0x2310))
3591 {
4e520033
ML
3592 /*
3593 * Highpoint RocketRAID PCIe 23xx series cards:
3594 *
3595 * Unconfigured drives are treated as "Legacy"
3596 * by the BIOS, and it overwrites sector 8 with
3597 * a "Lgcy" metadata block prior to Linux boot.
3598 *
3599 * Configured drives (RAID or JBOD) leave sector 8
3600 * alone, but instead overwrite a high numbered
3601 * sector for the RAID metadata. This sector can
3602 * be determined exactly, by truncating the physical
3603 * drive capacity to a nice even GB value.
3604 *
3605 * RAID metadata is at: (dev->n_sectors & ~0xfffff)
3606 *
3607 * Warn the user, lest they think we're just buggy.
3608 */
3609 printk(KERN_WARNING DRV_NAME ": Highpoint RocketRAID"
3610 " BIOS CORRUPTS DATA on all attached drives,"
3611 " regardless of if/how they are configured."
3612 " BEWARE!\n");
3613 printk(KERN_WARNING DRV_NAME ": For data safety, do not"
3614 " use sectors 8-9 on \"Legacy\" drives,"
3615 " and avoid the final two gigabytes on"
3616 " all RocketRAID BIOS initialized drives.\n");
306b30f7 3617 }
8e7decdb 3618 /* drop through */
e4e7b892
JG
3619 case chip_6042:
3620 hpriv->ops = &mv6xxx_ops;
e4e7b892 3621 hp_flags |= MV_HP_GEN_IIE;
616d4a98
ML
3622 if (board_idx == chip_6042 && mv_pci_cut_through_okay(host))
3623 hp_flags |= MV_HP_CUT_THROUGH;
e4e7b892 3624
44c10138 3625 switch (pdev->revision) {
5cf73bfb 3626 case 0x2: /* Rev.B0: the first/only public release */
e4e7b892
JG
3627 hp_flags |= MV_HP_ERRATA_60X1C0;
3628 break;
3629 default:
3630 dev_printk(KERN_WARNING, &pdev->dev,
3631 "Applying 60X1C0 workarounds to unknown rev\n");
3632 hp_flags |= MV_HP_ERRATA_60X1C0;
3633 break;
3634 }
3635 break;
f351b2d6
SB
3636 case chip_soc:
3637 hpriv->ops = &mv_soc_ops;
eb3a55a9
SB
3638 hp_flags |= MV_HP_FLAG_SOC | MV_HP_GEN_IIE |
3639 MV_HP_ERRATA_60X1C0;
f351b2d6 3640 break;
e4e7b892 3641
bca1c4eb 3642 default:
f351b2d6 3643 dev_printk(KERN_ERR, host->dev,
5796d1c4 3644 "BUG: invalid board index %u\n", board_idx);
bca1c4eb
JG
3645 return 1;
3646 }
3647
3648 hpriv->hp_flags = hp_flags;
02a121da
ML
3649 if (hp_flags & MV_HP_PCIE) {
3650 hpriv->irq_cause_ofs = PCIE_IRQ_CAUSE_OFS;
3651 hpriv->irq_mask_ofs = PCIE_IRQ_MASK_OFS;
3652 hpriv->unmask_all_irqs = PCIE_UNMASK_ALL_IRQS;
3653 } else {
3654 hpriv->irq_cause_ofs = PCI_IRQ_CAUSE_OFS;
3655 hpriv->irq_mask_ofs = PCI_IRQ_MASK_OFS;
3656 hpriv->unmask_all_irqs = PCI_UNMASK_ALL_IRQS;
3657 }
bca1c4eb
JG
3658
3659 return 0;
3660}
3661
05b308e1 3662/**
47c2b677 3663 * mv_init_host - Perform some early initialization of the host.
4447d351
TH
3664 * @host: ATA host to initialize
3665 * @board_idx: controller index
05b308e1
BR
3666 *
3667 * If possible, do an early global reset of the host. Then do
3668 * our port init and clear/unmask all/relevant host interrupts.
3669 *
3670 * LOCKING:
3671 * Inherited from caller.
3672 */
4447d351 3673static int mv_init_host(struct ata_host *host, unsigned int board_idx)
20f733e7
BR
3674{
3675 int rc = 0, n_hc, port, hc;
4447d351 3676 struct mv_host_priv *hpriv = host->private_data;
f351b2d6 3677 void __iomem *mmio = hpriv->base;
47c2b677 3678
4447d351 3679 rc = mv_chip_id(host, board_idx);
bca1c4eb 3680 if (rc)
352fab70 3681 goto done;
f351b2d6 3682
1f398472 3683 if (IS_SOC(hpriv)) {
7368f919
ML
3684 hpriv->main_irq_cause_addr = mmio + SOC_HC_MAIN_IRQ_CAUSE_OFS;
3685 hpriv->main_irq_mask_addr = mmio + SOC_HC_MAIN_IRQ_MASK_OFS;
1f398472
ML
3686 } else {
3687 hpriv->main_irq_cause_addr = mmio + PCI_HC_MAIN_IRQ_CAUSE_OFS;
3688 hpriv->main_irq_mask_addr = mmio + PCI_HC_MAIN_IRQ_MASK_OFS;
f351b2d6 3689 }
352fab70 3690
5d0fb2e7
TR
3691 /* initialize shadow irq mask with register's value */
3692 hpriv->main_irq_mask = readl(hpriv->main_irq_mask_addr);
3693
352fab70 3694 /* global interrupt mask: 0 == mask everything */
c4de573b 3695 mv_set_main_irq_mask(host, ~0, 0);
bca1c4eb 3696
4447d351 3697 n_hc = mv_get_hc_count(host->ports[0]->flags);
bca1c4eb 3698
4447d351 3699 for (port = 0; port < host->n_ports; port++)
47c2b677 3700 hpriv->ops->read_preamp(hpriv, port, mmio);
20f733e7 3701
c9d39130 3702 rc = hpriv->ops->reset_hc(hpriv, mmio, n_hc);
47c2b677 3703 if (rc)
20f733e7 3704 goto done;
20f733e7 3705
522479fb 3706 hpriv->ops->reset_flash(hpriv, mmio);
7bb3c529 3707 hpriv->ops->reset_bus(host, mmio);
47c2b677 3708 hpriv->ops->enable_leds(hpriv, mmio);
20f733e7 3709
4447d351 3710 for (port = 0; port < host->n_ports; port++) {
cbcdd875 3711 struct ata_port *ap = host->ports[port];
2a47ce06 3712 void __iomem *port_mmio = mv_port_base(mmio, port);
cbcdd875
TH
3713
3714 mv_port_init(&ap->ioaddr, port_mmio);
3715
7bb3c529 3716#ifdef CONFIG_PCI
1f398472 3717 if (!IS_SOC(hpriv)) {
f351b2d6
SB
3718 unsigned int offset = port_mmio - mmio;
3719 ata_port_pbar_desc(ap, MV_PRIMARY_BAR, -1, "mmio");
3720 ata_port_pbar_desc(ap, MV_PRIMARY_BAR, offset, "port");
3721 }
7bb3c529 3722#endif
20f733e7
BR
3723 }
3724
3725 for (hc = 0; hc < n_hc; hc++) {
31961943
BR
3726 void __iomem *hc_mmio = mv_hc_base(mmio, hc);
3727
3728 VPRINTK("HC%i: HC config=0x%08x HC IRQ cause "
3729 "(before clear)=0x%08x\n", hc,
3730 readl(hc_mmio + HC_CFG_OFS),
3731 readl(hc_mmio + HC_IRQ_CAUSE_OFS));
3732
3733 /* Clear any currently outstanding hc interrupt conditions */
3734 writelfl(0, hc_mmio + HC_IRQ_CAUSE_OFS);
20f733e7
BR
3735 }
3736
6be96ac1
ML
3737 /* Clear any currently outstanding host interrupt conditions */
3738 writelfl(0, mmio + hpriv->irq_cause_ofs);
31961943 3739
6be96ac1
ML
3740 /* and unmask interrupt generation for host regs */
3741 writelfl(hpriv->unmask_all_irqs, mmio + hpriv->irq_mask_ofs);
51de32d2 3742
6be96ac1
ML
3743 /*
3744 * enable only global host interrupts for now.
3745 * The per-port interrupts get done later as ports are set up.
3746 */
3747 mv_set_main_irq_mask(host, 0, PCI_ERR);
2b748a0a
ML
3748 mv_set_irq_coalescing(host, irq_coalescing_io_count,
3749 irq_coalescing_usecs);
f351b2d6
SB
3750done:
3751 return rc;
3752}
fb621e2f 3753
fbf14e2f
BB
3754static int mv_create_dma_pools(struct mv_host_priv *hpriv, struct device *dev)
3755{
3756 hpriv->crqb_pool = dmam_pool_create("crqb_q", dev, MV_CRQB_Q_SZ,
3757 MV_CRQB_Q_SZ, 0);
3758 if (!hpriv->crqb_pool)
3759 return -ENOMEM;
3760
3761 hpriv->crpb_pool = dmam_pool_create("crpb_q", dev, MV_CRPB_Q_SZ,
3762 MV_CRPB_Q_SZ, 0);
3763 if (!hpriv->crpb_pool)
3764 return -ENOMEM;
3765
3766 hpriv->sg_tbl_pool = dmam_pool_create("sg_tbl", dev, MV_SG_TBL_SZ,
3767 MV_SG_TBL_SZ, 0);
3768 if (!hpriv->sg_tbl_pool)
3769 return -ENOMEM;
3770
3771 return 0;
3772}
3773
15a32632
LB
3774static void mv_conf_mbus_windows(struct mv_host_priv *hpriv,
3775 struct mbus_dram_target_info *dram)
3776{
3777 int i;
3778
3779 for (i = 0; i < 4; i++) {
3780 writel(0, hpriv->base + WINDOW_CTRL(i));
3781 writel(0, hpriv->base + WINDOW_BASE(i));
3782 }
3783
3784 for (i = 0; i < dram->num_cs; i++) {
3785 struct mbus_dram_window *cs = dram->cs + i;
3786
3787 writel(((cs->size - 1) & 0xffff0000) |
3788 (cs->mbus_attr << 8) |
3789 (dram->mbus_dram_target_id << 4) | 1,
3790 hpriv->base + WINDOW_CTRL(i));
3791 writel(cs->base, hpriv->base + WINDOW_BASE(i));
3792 }
3793}
3794
f351b2d6
SB
3795/**
3796 * mv_platform_probe - handle a positive probe of an soc Marvell
3797 * host
3798 * @pdev: platform device found
3799 *
3800 * LOCKING:
3801 * Inherited from caller.
3802 */
3803static int mv_platform_probe(struct platform_device *pdev)
3804{
3805 static int printed_version;
3806 const struct mv_sata_platform_data *mv_platform_data;
3807 const struct ata_port_info *ppi[] =
3808 { &mv_port_info[chip_soc], NULL };
3809 struct ata_host *host;
3810 struct mv_host_priv *hpriv;
3811 struct resource *res;
3812 int n_ports, rc;
20f733e7 3813
f351b2d6
SB
3814 if (!printed_version++)
3815 dev_printk(KERN_INFO, &pdev->dev, "version " DRV_VERSION "\n");
bca1c4eb 3816
f351b2d6
SB
3817 /*
3818 * Simple resource validation ..
3819 */
3820 if (unlikely(pdev->num_resources != 2)) {
3821 dev_err(&pdev->dev, "invalid number of resources\n");
3822 return -EINVAL;
3823 }
3824
3825 /*
3826 * Get the register base first
3827 */
3828 res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
3829 if (res == NULL)
3830 return -EINVAL;
3831
3832 /* allocate host */
3833 mv_platform_data = pdev->dev.platform_data;
3834 n_ports = mv_platform_data->n_ports;
3835
3836 host = ata_host_alloc_pinfo(&pdev->dev, ppi, n_ports);
3837 hpriv = devm_kzalloc(&pdev->dev, sizeof(*hpriv), GFP_KERNEL);
3838
3839 if (!host || !hpriv)
3840 return -ENOMEM;
3841 host->private_data = hpriv;
3842 hpriv->n_ports = n_ports;
3843
3844 host->iomap = NULL;
f1cb0ea1
SB
3845 hpriv->base = devm_ioremap(&pdev->dev, res->start,
3846 res->end - res->start + 1);
f351b2d6
SB
3847 hpriv->base -= MV_SATAHC0_REG_BASE;
3848
15a32632
LB
3849 /*
3850 * (Re-)program MBUS remapping windows if we are asked to.
3851 */
3852 if (mv_platform_data->dram != NULL)
3853 mv_conf_mbus_windows(hpriv, mv_platform_data->dram);
3854
fbf14e2f
BB
3855 rc = mv_create_dma_pools(hpriv, &pdev->dev);
3856 if (rc)
3857 return rc;
3858
f351b2d6
SB
3859 /* initialize adapter */
3860 rc = mv_init_host(host, chip_soc);
3861 if (rc)
3862 return rc;
3863
3864 dev_printk(KERN_INFO, &pdev->dev,
3865 "slots %u ports %d\n", (unsigned)MV_MAX_Q_DEPTH,
3866 host->n_ports);
3867
3868 return ata_host_activate(host, platform_get_irq(pdev, 0), mv_interrupt,
3869 IRQF_SHARED, &mv6_sht);
3870}
3871
3872/*
3873 *
3874 * mv_platform_remove - unplug a platform interface
3875 * @pdev: platform device
3876 *
3877 * A platform bus SATA device has been unplugged. Perform the needed
3878 * cleanup. Also called on module unload for any active devices.
3879 */
3880static int __devexit mv_platform_remove(struct platform_device *pdev)
3881{
3882 struct device *dev = &pdev->dev;
3883 struct ata_host *host = dev_get_drvdata(dev);
f351b2d6
SB
3884
3885 ata_host_detach(host);
f351b2d6 3886 return 0;
20f733e7
BR
3887}
3888
f351b2d6
SB
3889static struct platform_driver mv_platform_driver = {
3890 .probe = mv_platform_probe,
3891 .remove = __devexit_p(mv_platform_remove),
3892 .driver = {
3893 .name = DRV_NAME,
3894 .owner = THIS_MODULE,
3895 },
3896};
3897
3898
7bb3c529 3899#ifdef CONFIG_PCI
f351b2d6
SB
3900static int mv_pci_init_one(struct pci_dev *pdev,
3901 const struct pci_device_id *ent);
3902
7bb3c529
SB
3903
3904static struct pci_driver mv_pci_driver = {
3905 .name = DRV_NAME,
3906 .id_table = mv_pci_tbl,
f351b2d6 3907 .probe = mv_pci_init_one,
7bb3c529
SB
3908 .remove = ata_pci_remove_one,
3909};
3910
7bb3c529
SB
3911/* move to PCI layer or libata core? */
3912static int pci_go_64(struct pci_dev *pdev)
3913{
3914 int rc;
3915
6a35528a
YH
3916 if (!pci_set_dma_mask(pdev, DMA_BIT_MASK(64))) {
3917 rc = pci_set_consistent_dma_mask(pdev, DMA_BIT_MASK(64));
7bb3c529
SB
3918 if (rc) {
3919 rc = pci_set_consistent_dma_mask(pdev, DMA_32BIT_MASK);
3920 if (rc) {
3921 dev_printk(KERN_ERR, &pdev->dev,
3922 "64-bit DMA enable failed\n");
3923 return rc;
3924 }
3925 }
3926 } else {
3927 rc = pci_set_dma_mask(pdev, DMA_32BIT_MASK);
3928 if (rc) {
3929 dev_printk(KERN_ERR, &pdev->dev,
3930 "32-bit DMA enable failed\n");
3931 return rc;
3932 }
3933 rc = pci_set_consistent_dma_mask(pdev, DMA_32BIT_MASK);
3934 if (rc) {
3935 dev_printk(KERN_ERR, &pdev->dev,
3936 "32-bit consistent DMA enable failed\n");
3937 return rc;
3938 }
3939 }
3940
3941 return rc;
3942}
3943
05b308e1
BR
3944/**
3945 * mv_print_info - Dump key info to kernel log for perusal.
4447d351 3946 * @host: ATA host to print info about
05b308e1
BR
3947 *
3948 * FIXME: complete this.
3949 *
3950 * LOCKING:
3951 * Inherited from caller.
3952 */
4447d351 3953static void mv_print_info(struct ata_host *host)
31961943 3954{
4447d351
TH
3955 struct pci_dev *pdev = to_pci_dev(host->dev);
3956 struct mv_host_priv *hpriv = host->private_data;
44c10138 3957 u8 scc;
c1e4fe71 3958 const char *scc_s, *gen;
31961943
BR
3959
3960 /* Use this to determine the HW stepping of the chip so we know
3961 * what errata to workaround
3962 */
31961943
BR
3963 pci_read_config_byte(pdev, PCI_CLASS_DEVICE, &scc);
3964 if (scc == 0)
3965 scc_s = "SCSI";
3966 else if (scc == 0x01)
3967 scc_s = "RAID";
3968 else
c1e4fe71
JG
3969 scc_s = "?";
3970
3971 if (IS_GEN_I(hpriv))
3972 gen = "I";
3973 else if (IS_GEN_II(hpriv))
3974 gen = "II";
3975 else if (IS_GEN_IIE(hpriv))
3976 gen = "IIE";
3977 else
3978 gen = "?";
31961943 3979
a9524a76 3980 dev_printk(KERN_INFO, &pdev->dev,
c1e4fe71
JG
3981 "Gen-%s %u slots %u ports %s mode IRQ via %s\n",
3982 gen, (unsigned)MV_MAX_Q_DEPTH, host->n_ports,
31961943
BR
3983 scc_s, (MV_HP_FLAG_MSI & hpriv->hp_flags) ? "MSI" : "INTx");
3984}
3985
05b308e1 3986/**
f351b2d6 3987 * mv_pci_init_one - handle a positive probe of a PCI Marvell host
05b308e1
BR
3988 * @pdev: PCI device found
3989 * @ent: PCI device ID entry for the matched host
3990 *
3991 * LOCKING:
3992 * Inherited from caller.
3993 */
f351b2d6
SB
3994static int mv_pci_init_one(struct pci_dev *pdev,
3995 const struct pci_device_id *ent)
20f733e7 3996{
2dcb407e 3997 static int printed_version;
20f733e7 3998 unsigned int board_idx = (unsigned int)ent->driver_data;
4447d351
TH
3999 const struct ata_port_info *ppi[] = { &mv_port_info[board_idx], NULL };
4000 struct ata_host *host;
4001 struct mv_host_priv *hpriv;
4002 int n_ports, rc;
20f733e7 4003
a9524a76
JG
4004 if (!printed_version++)
4005 dev_printk(KERN_INFO, &pdev->dev, "version " DRV_VERSION "\n");
20f733e7 4006
4447d351
TH
4007 /* allocate host */
4008 n_ports = mv_get_hc_count(ppi[0]->flags) * MV_PORTS_PER_HC;
4009
4010 host = ata_host_alloc_pinfo(&pdev->dev, ppi, n_ports);
4011 hpriv = devm_kzalloc(&pdev->dev, sizeof(*hpriv), GFP_KERNEL);
4012 if (!host || !hpriv)
4013 return -ENOMEM;
4014 host->private_data = hpriv;
f351b2d6 4015 hpriv->n_ports = n_ports;
4447d351
TH
4016
4017 /* acquire resources */
24dc5f33
TH
4018 rc = pcim_enable_device(pdev);
4019 if (rc)
20f733e7 4020 return rc;
20f733e7 4021
0d5ff566
TH
4022 rc = pcim_iomap_regions(pdev, 1 << MV_PRIMARY_BAR, DRV_NAME);
4023 if (rc == -EBUSY)
24dc5f33 4024 pcim_pin_device(pdev);
0d5ff566 4025 if (rc)
24dc5f33 4026 return rc;
4447d351 4027 host->iomap = pcim_iomap_table(pdev);
f351b2d6 4028 hpriv->base = host->iomap[MV_PRIMARY_BAR];
20f733e7 4029
d88184fb
JG
4030 rc = pci_go_64(pdev);
4031 if (rc)
4032 return rc;
4033
da2fa9ba
ML
4034 rc = mv_create_dma_pools(hpriv, &pdev->dev);
4035 if (rc)
4036 return rc;
4037
20f733e7 4038 /* initialize adapter */
4447d351 4039 rc = mv_init_host(host, board_idx);
24dc5f33
TH
4040 if (rc)
4041 return rc;
20f733e7 4042
6d3c30ef
ML
4043 /* Enable message-switched interrupts, if requested */
4044 if (msi && pci_enable_msi(pdev) == 0)
4045 hpriv->hp_flags |= MV_HP_FLAG_MSI;
20f733e7 4046
31961943 4047 mv_dump_pci_cfg(pdev, 0x68);
4447d351 4048 mv_print_info(host);
20f733e7 4049
4447d351 4050 pci_set_master(pdev);
ea8b4db9 4051 pci_try_set_mwi(pdev);
4447d351 4052 return ata_host_activate(host, pdev->irq, mv_interrupt, IRQF_SHARED,
c5d3e45a 4053 IS_GEN_I(hpriv) ? &mv5_sht : &mv6_sht);
20f733e7 4054}
7bb3c529 4055#endif
20f733e7 4056
f351b2d6
SB
4057static int mv_platform_probe(struct platform_device *pdev);
4058static int __devexit mv_platform_remove(struct platform_device *pdev);
4059
20f733e7
BR
4060static int __init mv_init(void)
4061{
7bb3c529
SB
4062 int rc = -ENODEV;
4063#ifdef CONFIG_PCI
4064 rc = pci_register_driver(&mv_pci_driver);
f351b2d6
SB
4065 if (rc < 0)
4066 return rc;
4067#endif
4068 rc = platform_driver_register(&mv_platform_driver);
4069
4070#ifdef CONFIG_PCI
4071 if (rc < 0)
4072 pci_unregister_driver(&mv_pci_driver);
7bb3c529
SB
4073#endif
4074 return rc;
20f733e7
BR
4075}
4076
4077static void __exit mv_exit(void)
4078{
7bb3c529 4079#ifdef CONFIG_PCI
20f733e7 4080 pci_unregister_driver(&mv_pci_driver);
7bb3c529 4081#endif
f351b2d6 4082 platform_driver_unregister(&mv_platform_driver);
20f733e7
BR
4083}
4084
4085MODULE_AUTHOR("Brett Russ");
4086MODULE_DESCRIPTION("SCSI low-level driver for Marvell SATA controllers");
4087MODULE_LICENSE("GPL");
4088MODULE_DEVICE_TABLE(pci, mv_pci_tbl);
4089MODULE_VERSION(DRV_VERSION);
17c5aab5 4090MODULE_ALIAS("platform:" DRV_NAME);
20f733e7
BR
4091
4092module_init(mv_init);
4093module_exit(mv_exit);