]>
Commit | Line | Data |
---|---|---|
1da177e4 LT |
1 | /* |
2 | * sata_qstor.c - Pacific Digital Corporation QStor SATA | |
3 | * | |
4 | * Maintained by: Mark Lord <mlord@pobox.com> | |
5 | * | |
6 | * Copyright 2005 Pacific Digital Corporation. | |
7 | * (OSL/GPL code release authorized by Jalil Fadavi). | |
8 | * | |
af36d7f0 JG |
9 | * |
10 | * This program is free software; you can redistribute it and/or modify | |
11 | * it under the terms of the GNU General Public License as published by | |
12 | * the Free Software Foundation; either version 2, or (at your option) | |
13 | * any later version. | |
14 | * | |
15 | * This program is distributed in the hope that it will be useful, | |
16 | * but WITHOUT ANY WARRANTY; without even the implied warranty of | |
17 | * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the | |
18 | * GNU General Public License for more details. | |
19 | * | |
20 | * You should have received a copy of the GNU General Public License | |
21 | * along with this program; see the file COPYING. If not, write to | |
22 | * the Free Software Foundation, 675 Mass Ave, Cambridge, MA 02139, USA. | |
23 | * | |
24 | * | |
25 | * libata documentation is available via 'make {ps|pdf}docs', | |
26 | * as Documentation/DocBook/libata.* | |
1da177e4 LT |
27 | * |
28 | */ | |
29 | ||
30 | #include <linux/kernel.h> | |
31 | #include <linux/module.h> | |
5a0e3ad6 | 32 | #include <linux/gfp.h> |
1da177e4 LT |
33 | #include <linux/pci.h> |
34 | #include <linux/init.h> | |
35 | #include <linux/blkdev.h> | |
36 | #include <linux/delay.h> | |
37 | #include <linux/interrupt.h> | |
a9524a76 | 38 | #include <linux/device.h> |
1da177e4 | 39 | #include <scsi/scsi_host.h> |
1da177e4 LT |
40 | #include <linux/libata.h> |
41 | ||
42 | #define DRV_NAME "sata_qstor" | |
2a3103ce | 43 | #define DRV_VERSION "0.09" |
1da177e4 LT |
44 | |
45 | enum { | |
0d5ff566 TH |
46 | QS_MMIO_BAR = 4, |
47 | ||
1da177e4 LT |
48 | QS_PORTS = 4, |
49 | QS_MAX_PRD = LIBATA_MAX_PRD, | |
50 | QS_CPB_ORDER = 6, | |
51 | QS_CPB_BYTES = (1 << QS_CPB_ORDER), | |
52 | QS_PRD_BYTES = QS_MAX_PRD * 16, | |
53 | QS_PKT_BYTES = QS_CPB_BYTES + QS_PRD_BYTES, | |
54 | ||
1da177e4 LT |
55 | /* global register offsets */ |
56 | QS_HCF_CNFG3 = 0x0003, /* host configuration offset */ | |
57 | QS_HID_HPHY = 0x0004, /* host physical interface info */ | |
58 | QS_HCT_CTRL = 0x00e4, /* global interrupt mask offset */ | |
59 | QS_HST_SFF = 0x0100, /* host status fifo offset */ | |
60 | QS_HVS_SERD3 = 0x0393, /* PHY enable offset */ | |
61 | ||
62 | /* global control bits */ | |
63 | QS_HPHY_64BIT = (1 << 1), /* 64-bit bus detected */ | |
64 | QS_CNFG3_GSRST = 0x01, /* global chip reset */ | |
65 | QS_SERD3_PHY_ENA = 0xf0, /* PHY detection ENAble*/ | |
66 | ||
67 | /* per-channel register offsets */ | |
68 | QS_CCF_CPBA = 0x0710, /* chan CPB base address */ | |
69 | QS_CCF_CSEP = 0x0718, /* chan CPB separation factor */ | |
70 | QS_CFC_HUFT = 0x0800, /* host upstream fifo threshold */ | |
71 | QS_CFC_HDFT = 0x0804, /* host downstream fifo threshold */ | |
72 | QS_CFC_DUFT = 0x0808, /* dev upstream fifo threshold */ | |
73 | QS_CFC_DDFT = 0x080c, /* dev downstream fifo threshold */ | |
74 | QS_CCT_CTR0 = 0x0900, /* chan control-0 offset */ | |
75 | QS_CCT_CTR1 = 0x0901, /* chan control-1 offset */ | |
76 | QS_CCT_CFF = 0x0a00, /* chan command fifo offset */ | |
77 | ||
78 | /* channel control bits */ | |
79 | QS_CTR0_REG = (1 << 1), /* register mode (vs. pkt mode) */ | |
80 | QS_CTR0_CLER = (1 << 2), /* clear channel errors */ | |
81 | QS_CTR1_RDEV = (1 << 1), /* sata phy/comms reset */ | |
82 | QS_CTR1_RCHN = (1 << 4), /* reset channel logic */ | |
83 | QS_CCF_RUN_PKT = 0x107, /* RUN a new dma PKT */ | |
84 | ||
85 | /* pkt sub-field headers */ | |
86 | QS_HCB_HDR = 0x01, /* Host Control Block header */ | |
87 | QS_DCB_HDR = 0x02, /* Device Control Block header */ | |
88 | ||
89 | /* pkt HCB flag bits */ | |
90 | QS_HF_DIRO = (1 << 0), /* data DIRection Out */ | |
91 | QS_HF_DAT = (1 << 3), /* DATa pkt */ | |
92 | QS_HF_IEN = (1 << 4), /* Interrupt ENable */ | |
93 | QS_HF_VLD = (1 << 5), /* VaLiD pkt */ | |
94 | ||
95 | /* pkt DCB flag bits */ | |
96 | QS_DF_PORD = (1 << 2), /* Pio OR Dma */ | |
97 | QS_DF_ELBA = (1 << 3), /* Extended LBA (lba48) */ | |
98 | ||
99 | /* PCI device IDs */ | |
100 | board_2068_idx = 0, /* QStor 4-port SATA/RAID */ | |
101 | }; | |
102 | ||
0420dd12 AV |
103 | enum { |
104 | QS_DMA_BOUNDARY = ~0UL | |
105 | }; | |
106 | ||
12ee7d3c | 107 | typedef enum { qs_state_mmio, qs_state_pkt } qs_state_t; |
1da177e4 LT |
108 | |
109 | struct qs_port_priv { | |
110 | u8 *pkt; | |
111 | dma_addr_t pkt_dma; | |
112 | qs_state_t state; | |
113 | }; | |
114 | ||
82ef04fb TH |
115 | static int qs_scr_read(struct ata_link *link, unsigned int sc_reg, u32 *val); |
116 | static int qs_scr_write(struct ata_link *link, unsigned int sc_reg, u32 val); | |
5796d1c4 | 117 | static int qs_ata_init_one(struct pci_dev *pdev, const struct pci_device_id *ent); |
1da177e4 | 118 | static int qs_port_start(struct ata_port *ap); |
cca3974e | 119 | static void qs_host_stop(struct ata_host *host); |
1da177e4 | 120 | static void qs_qc_prep(struct ata_queued_cmd *qc); |
9a3d9eb0 | 121 | static unsigned int qs_qc_issue(struct ata_queued_cmd *qc); |
1da177e4 | 122 | static int qs_check_atapi_dma(struct ata_queued_cmd *qc); |
b73fc89f | 123 | static void qs_bmdma_stop(struct ata_queued_cmd *qc); |
1da177e4 | 124 | static u8 qs_bmdma_status(struct ata_port *ap); |
6004bda1 ML |
125 | static void qs_freeze(struct ata_port *ap); |
126 | static void qs_thaw(struct ata_port *ap); | |
a1efdaba | 127 | static int qs_prereset(struct ata_link *link, unsigned long deadline); |
6004bda1 | 128 | static void qs_error_handler(struct ata_port *ap); |
1da177e4 | 129 | |
193515d5 | 130 | static struct scsi_host_template qs_ata_sht = { |
68d1d07b | 131 | ATA_BASE_SHT(DRV_NAME), |
1da177e4 | 132 | .sg_tablesize = QS_MAX_PRD, |
1da177e4 | 133 | .dma_boundary = QS_DMA_BOUNDARY, |
1da177e4 LT |
134 | }; |
135 | ||
029cfd6b TH |
136 | static struct ata_port_operations qs_ata_ops = { |
137 | .inherits = &ata_sff_port_ops, | |
138 | ||
1da177e4 | 139 | .check_atapi_dma = qs_check_atapi_dma, |
029cfd6b TH |
140 | .bmdma_stop = qs_bmdma_stop, |
141 | .bmdma_status = qs_bmdma_status, | |
1da177e4 LT |
142 | .qc_prep = qs_qc_prep, |
143 | .qc_issue = qs_qc_issue, | |
029cfd6b | 144 | |
6004bda1 ML |
145 | .freeze = qs_freeze, |
146 | .thaw = qs_thaw, | |
a1efdaba TH |
147 | .prereset = qs_prereset, |
148 | .softreset = ATA_OP_NULL, | |
6004bda1 | 149 | .error_handler = qs_error_handler, |
c96f1732 | 150 | .lost_interrupt = ATA_OP_NULL, |
029cfd6b | 151 | |
1da177e4 LT |
152 | .scr_read = qs_scr_read, |
153 | .scr_write = qs_scr_write, | |
029cfd6b | 154 | |
1da177e4 | 155 | .port_start = qs_port_start, |
1da177e4 | 156 | .host_stop = qs_host_stop, |
1da177e4 LT |
157 | }; |
158 | ||
98ac62de | 159 | static const struct ata_port_info qs_port_info[] = { |
1da177e4 LT |
160 | /* board_2068_idx */ |
161 | { | |
cca3974e | 162 | .flags = ATA_FLAG_SATA | ATA_FLAG_NO_LEGACY | |
e50362ec | 163 | ATA_FLAG_MMIO | ATA_FLAG_PIO_POLLING, |
14bdef98 | 164 | .pio_mask = ATA_PIO4_ONLY, |
bf6263a8 | 165 | .udma_mask = ATA_UDMA6, |
1da177e4 LT |
166 | .port_ops = &qs_ata_ops, |
167 | }, | |
168 | }; | |
169 | ||
3b7d697d | 170 | static const struct pci_device_id qs_ata_pci_tbl[] = { |
2d2744fc | 171 | { PCI_VDEVICE(PDC, 0x2068), board_2068_idx }, |
1da177e4 LT |
172 | |
173 | { } /* terminate list */ | |
174 | }; | |
175 | ||
176 | static struct pci_driver qs_ata_pci_driver = { | |
177 | .name = DRV_NAME, | |
178 | .id_table = qs_ata_pci_tbl, | |
179 | .probe = qs_ata_init_one, | |
180 | .remove = ata_pci_remove_one, | |
181 | }; | |
182 | ||
0d5ff566 TH |
183 | static void __iomem *qs_mmio_base(struct ata_host *host) |
184 | { | |
185 | return host->iomap[QS_MMIO_BAR]; | |
186 | } | |
187 | ||
1da177e4 LT |
188 | static int qs_check_atapi_dma(struct ata_queued_cmd *qc) |
189 | { | |
190 | return 1; /* ATAPI DMA not supported */ | |
191 | } | |
192 | ||
d18d36b4 | 193 | static void qs_bmdma_stop(struct ata_queued_cmd *qc) |
1da177e4 LT |
194 | { |
195 | /* nothing */ | |
196 | } | |
197 | ||
198 | static u8 qs_bmdma_status(struct ata_port *ap) | |
199 | { | |
200 | return 0; | |
201 | } | |
202 | ||
1da177e4 LT |
203 | static inline void qs_enter_reg_mode(struct ata_port *ap) |
204 | { | |
0d5ff566 | 205 | u8 __iomem *chan = qs_mmio_base(ap->host) + (ap->port_no * 0x4000); |
12ee7d3c | 206 | struct qs_port_priv *pp = ap->private_data; |
1da177e4 | 207 | |
12ee7d3c | 208 | pp->state = qs_state_mmio; |
1da177e4 LT |
209 | writeb(QS_CTR0_REG, chan + QS_CCT_CTR0); |
210 | readb(chan + QS_CCT_CTR0); /* flush */ | |
211 | } | |
212 | ||
213 | static inline void qs_reset_channel_logic(struct ata_port *ap) | |
214 | { | |
0d5ff566 | 215 | u8 __iomem *chan = qs_mmio_base(ap->host) + (ap->port_no * 0x4000); |
1da177e4 LT |
216 | |
217 | writeb(QS_CTR1_RCHN, chan + QS_CCT_CTR1); | |
218 | readb(chan + QS_CCT_CTR0); /* flush */ | |
219 | qs_enter_reg_mode(ap); | |
220 | } | |
221 | ||
6004bda1 | 222 | static void qs_freeze(struct ata_port *ap) |
1da177e4 | 223 | { |
6004bda1 ML |
224 | u8 __iomem *mmio_base = qs_mmio_base(ap->host); |
225 | ||
226 | writeb(0, mmio_base + QS_HCT_CTRL); /* disable host interrupts */ | |
227 | qs_enter_reg_mode(ap); | |
1da177e4 LT |
228 | } |
229 | ||
6004bda1 | 230 | static void qs_thaw(struct ata_port *ap) |
1da177e4 | 231 | { |
6004bda1 ML |
232 | u8 __iomem *mmio_base = qs_mmio_base(ap->host); |
233 | ||
234 | qs_enter_reg_mode(ap); | |
235 | writeb(1, mmio_base + QS_HCT_CTRL); /* enable host interrupts */ | |
236 | } | |
237 | ||
238 | static int qs_prereset(struct ata_link *link, unsigned long deadline) | |
239 | { | |
240 | struct ata_port *ap = link->ap; | |
241 | ||
1da177e4 | 242 | qs_reset_channel_logic(ap); |
9363c382 | 243 | return ata_sff_prereset(link, deadline); |
1da177e4 LT |
244 | } |
245 | ||
82ef04fb | 246 | static int qs_scr_read(struct ata_link *link, unsigned int sc_reg, u32 *val) |
1da177e4 LT |
247 | { |
248 | if (sc_reg > SCR_CONTROL) | |
da3dbb17 | 249 | return -EINVAL; |
82ef04fb | 250 | *val = readl(link->ap->ioaddr.scr_addr + (sc_reg * 8)); |
da3dbb17 | 251 | return 0; |
1da177e4 LT |
252 | } |
253 | ||
6004bda1 ML |
254 | static void qs_error_handler(struct ata_port *ap) |
255 | { | |
256 | qs_enter_reg_mode(ap); | |
fe06e5f9 | 257 | ata_sff_error_handler(ap); |
6004bda1 ML |
258 | } |
259 | ||
82ef04fb | 260 | static int qs_scr_write(struct ata_link *link, unsigned int sc_reg, u32 val) |
1da177e4 LT |
261 | { |
262 | if (sc_reg > SCR_CONTROL) | |
da3dbb17 | 263 | return -EINVAL; |
82ef04fb | 264 | writel(val, link->ap->ioaddr.scr_addr + (sc_reg * 8)); |
da3dbb17 | 265 | return 0; |
1da177e4 LT |
266 | } |
267 | ||
828d09de | 268 | static unsigned int qs_fill_sg(struct ata_queued_cmd *qc) |
1da177e4 | 269 | { |
cedc9a47 | 270 | struct scatterlist *sg; |
1da177e4 LT |
271 | struct ata_port *ap = qc->ap; |
272 | struct qs_port_priv *pp = ap->private_data; | |
1da177e4 | 273 | u8 *prd = pp->pkt + QS_CPB_BYTES; |
ff2aeb1e | 274 | unsigned int si; |
1da177e4 | 275 | |
ff2aeb1e | 276 | for_each_sg(qc->sg, sg, qc->n_elem, si) { |
1da177e4 LT |
277 | u64 addr; |
278 | u32 len; | |
279 | ||
280 | addr = sg_dma_address(sg); | |
281 | *(__le64 *)prd = cpu_to_le64(addr); | |
282 | prd += sizeof(u64); | |
283 | ||
284 | len = sg_dma_len(sg); | |
285 | *(__le32 *)prd = cpu_to_le32(len); | |
286 | prd += sizeof(u64); | |
287 | ||
ff2aeb1e | 288 | VPRINTK("PRD[%u] = (0x%llX, 0x%X)\n", si, |
1da177e4 LT |
289 | (unsigned long long)addr, len); |
290 | } | |
828d09de | 291 | |
ff2aeb1e | 292 | return si; |
1da177e4 LT |
293 | } |
294 | ||
295 | static void qs_qc_prep(struct ata_queued_cmd *qc) | |
296 | { | |
297 | struct qs_port_priv *pp = qc->ap->private_data; | |
298 | u8 dflags = QS_DF_PORD, *buf = pp->pkt; | |
299 | u8 hflags = QS_HF_DAT | QS_HF_IEN | QS_HF_VLD; | |
300 | u64 addr; | |
828d09de | 301 | unsigned int nelem; |
1da177e4 LT |
302 | |
303 | VPRINTK("ENTER\n"); | |
304 | ||
305 | qs_enter_reg_mode(qc->ap); | |
306 | if (qc->tf.protocol != ATA_PROT_DMA) { | |
9363c382 | 307 | ata_sff_qc_prep(qc); |
1da177e4 LT |
308 | return; |
309 | } | |
310 | ||
828d09de | 311 | nelem = qs_fill_sg(qc); |
1da177e4 LT |
312 | |
313 | if ((qc->tf.flags & ATA_TFLAG_WRITE)) | |
314 | hflags |= QS_HF_DIRO; | |
315 | if ((qc->tf.flags & ATA_TFLAG_LBA48)) | |
316 | dflags |= QS_DF_ELBA; | |
317 | ||
318 | /* host control block (HCB) */ | |
319 | buf[ 0] = QS_HCB_HDR; | |
320 | buf[ 1] = hflags; | |
726f0785 | 321 | *(__le32 *)(&buf[ 4]) = cpu_to_le32(qc->nbytes); |
828d09de | 322 | *(__le32 *)(&buf[ 8]) = cpu_to_le32(nelem); |
1da177e4 LT |
323 | addr = ((u64)pp->pkt_dma) + QS_CPB_BYTES; |
324 | *(__le64 *)(&buf[16]) = cpu_to_le64(addr); | |
325 | ||
326 | /* device control block (DCB) */ | |
327 | buf[24] = QS_DCB_HDR; | |
328 | buf[28] = dflags; | |
329 | ||
330 | /* frame information structure (FIS) */ | |
9977126c | 331 | ata_tf_to_fis(&qc->tf, 0, 1, &buf[32]); |
1da177e4 LT |
332 | } |
333 | ||
334 | static inline void qs_packet_start(struct ata_queued_cmd *qc) | |
335 | { | |
336 | struct ata_port *ap = qc->ap; | |
0d5ff566 | 337 | u8 __iomem *chan = qs_mmio_base(ap->host) + (ap->port_no * 0x4000); |
1da177e4 LT |
338 | |
339 | VPRINTK("ENTER, ap %p\n", ap); | |
340 | ||
341 | writeb(QS_CTR0_CLER, chan + QS_CCT_CTR0); | |
342 | wmb(); /* flush PRDs and pkt to memory */ | |
343 | writel(QS_CCF_RUN_PKT, chan + QS_CCT_CFF); | |
344 | readl(chan + QS_CCT_CFF); /* flush */ | |
345 | } | |
346 | ||
9a3d9eb0 | 347 | static unsigned int qs_qc_issue(struct ata_queued_cmd *qc) |
1da177e4 LT |
348 | { |
349 | struct qs_port_priv *pp = qc->ap->private_data; | |
350 | ||
351 | switch (qc->tf.protocol) { | |
352 | case ATA_PROT_DMA: | |
1da177e4 LT |
353 | pp->state = qs_state_pkt; |
354 | qs_packet_start(qc); | |
355 | return 0; | |
356 | ||
0dc36888 | 357 | case ATAPI_PROT_DMA: |
1da177e4 LT |
358 | BUG(); |
359 | break; | |
360 | ||
361 | default: | |
362 | break; | |
363 | } | |
364 | ||
365 | pp->state = qs_state_mmio; | |
9363c382 | 366 | return ata_sff_qc_issue(qc); |
1da177e4 LT |
367 | } |
368 | ||
6004bda1 ML |
369 | static void qs_do_or_die(struct ata_queued_cmd *qc, u8 status) |
370 | { | |
371 | qc->err_mask |= ac_err_mask(status); | |
372 | ||
373 | if (!qc->err_mask) { | |
374 | ata_qc_complete(qc); | |
375 | } else { | |
376 | struct ata_port *ap = qc->ap; | |
377 | struct ata_eh_info *ehi = &ap->link.eh_info; | |
378 | ||
379 | ata_ehi_clear_desc(ehi); | |
380 | ata_ehi_push_desc(ehi, "status 0x%02X", status); | |
381 | ||
382 | if (qc->err_mask == AC_ERR_DEV) | |
383 | ata_port_abort(ap); | |
384 | else | |
385 | ata_port_freeze(ap); | |
386 | } | |
387 | } | |
388 | ||
cca3974e | 389 | static inline unsigned int qs_intr_pkt(struct ata_host *host) |
1da177e4 LT |
390 | { |
391 | unsigned int handled = 0; | |
392 | u8 sFFE; | |
0d5ff566 | 393 | u8 __iomem *mmio_base = qs_mmio_base(host); |
1da177e4 LT |
394 | |
395 | do { | |
396 | u32 sff0 = readl(mmio_base + QS_HST_SFF); | |
397 | u32 sff1 = readl(mmio_base + QS_HST_SFF + 4); | |
398 | u8 sEVLD = (sff1 >> 30) & 0x01; /* valid flag */ | |
399 | sFFE = sff1 >> 31; /* empty flag */ | |
400 | ||
401 | if (sEVLD) { | |
402 | u8 sDST = sff0 >> 16; /* dev status */ | |
403 | u8 sHST = sff1 & 0x3f; /* host status */ | |
404 | unsigned int port_no = (sff1 >> 8) & 0x03; | |
cca3974e | 405 | struct ata_port *ap = host->ports[port_no]; |
3e4ec344 TH |
406 | struct qs_port_priv *pp = ap->private_data; |
407 | struct ata_queued_cmd *qc; | |
1da177e4 LT |
408 | |
409 | DPRINTK("SFF=%08x%08x: sCHAN=%u sHST=%d sDST=%02x\n", | |
410 | sff1, sff0, port_no, sHST, sDST); | |
411 | handled = 1; | |
3e4ec344 TH |
412 | if (!pp || pp->state != qs_state_pkt) |
413 | continue; | |
414 | qc = ata_qc_from_tag(ap, ap->link.active_tag); | |
415 | if (qc && (!(qc->tf.flags & ATA_TFLAG_POLLING))) { | |
416 | switch (sHST) { | |
417 | case 0: /* successful CPB */ | |
418 | case 3: /* device error */ | |
419 | qs_enter_reg_mode(qc->ap); | |
420 | qs_do_or_die(qc, sDST); | |
421 | break; | |
422 | default: | |
423 | break; | |
1da177e4 LT |
424 | } |
425 | } | |
426 | } | |
427 | } while (!sFFE); | |
428 | return handled; | |
429 | } | |
430 | ||
cca3974e | 431 | static inline unsigned int qs_intr_mmio(struct ata_host *host) |
1da177e4 LT |
432 | { |
433 | unsigned int handled = 0, port_no; | |
434 | ||
cca3974e | 435 | for (port_no = 0; port_no < host->n_ports; ++port_no) { |
3e4ec344 TH |
436 | struct ata_port *ap = host->ports[port_no]; |
437 | struct qs_port_priv *pp = ap->private_data; | |
438 | struct ata_queued_cmd *qc; | |
439 | ||
440 | qc = ata_qc_from_tag(ap, ap->link.active_tag); | |
441 | if (!qc) { | |
442 | /* | |
443 | * The qstor hardware generates spurious | |
444 | * interrupts from time to time when switching | |
445 | * in and out of packet mode. There's no | |
446 | * obvious way to know if we're here now due | |
447 | * to that, so just ack the irq and pretend we | |
448 | * knew it was ours.. (ugh). This does not | |
449 | * affect packet mode. | |
450 | */ | |
451 | ata_sff_check_status(ap); | |
452 | handled = 1; | |
453 | continue; | |
1da177e4 | 454 | } |
3e4ec344 TH |
455 | |
456 | if (!pp || pp->state != qs_state_mmio) | |
457 | continue; | |
458 | if (!(qc->tf.flags & ATA_TFLAG_POLLING)) | |
459 | handled |= ata_sff_host_intr(ap, qc); | |
1da177e4 LT |
460 | } |
461 | return handled; | |
462 | } | |
463 | ||
7d12e780 | 464 | static irqreturn_t qs_intr(int irq, void *dev_instance) |
1da177e4 | 465 | { |
cca3974e | 466 | struct ata_host *host = dev_instance; |
1da177e4 | 467 | unsigned int handled = 0; |
904c7bad | 468 | unsigned long flags; |
1da177e4 LT |
469 | |
470 | VPRINTK("ENTER\n"); | |
471 | ||
904c7bad | 472 | spin_lock_irqsave(&host->lock, flags); |
cca3974e | 473 | handled = qs_intr_pkt(host) | qs_intr_mmio(host); |
904c7bad | 474 | spin_unlock_irqrestore(&host->lock, flags); |
1da177e4 LT |
475 | |
476 | VPRINTK("EXIT\n"); | |
477 | ||
478 | return IRQ_RETVAL(handled); | |
479 | } | |
480 | ||
0d5ff566 | 481 | static void qs_ata_setup_port(struct ata_ioports *port, void __iomem *base) |
1da177e4 LT |
482 | { |
483 | port->cmd_addr = | |
484 | port->data_addr = base + 0x400; | |
485 | port->error_addr = | |
486 | port->feature_addr = base + 0x408; /* hob_feature = 0x409 */ | |
487 | port->nsect_addr = base + 0x410; /* hob_nsect = 0x411 */ | |
488 | port->lbal_addr = base + 0x418; /* hob_lbal = 0x419 */ | |
489 | port->lbam_addr = base + 0x420; /* hob_lbam = 0x421 */ | |
490 | port->lbah_addr = base + 0x428; /* hob_lbah = 0x429 */ | |
491 | port->device_addr = base + 0x430; | |
492 | port->status_addr = | |
493 | port->command_addr = base + 0x438; | |
494 | port->altstatus_addr = | |
495 | port->ctl_addr = base + 0x440; | |
496 | port->scr_addr = base + 0xc00; | |
497 | } | |
498 | ||
499 | static int qs_port_start(struct ata_port *ap) | |
500 | { | |
cca3974e | 501 | struct device *dev = ap->host->dev; |
1da177e4 | 502 | struct qs_port_priv *pp; |
0d5ff566 | 503 | void __iomem *mmio_base = qs_mmio_base(ap->host); |
1da177e4 LT |
504 | void __iomem *chan = mmio_base + (ap->port_no * 0x4000); |
505 | u64 addr; | |
1da177e4 | 506 | |
24dc5f33 TH |
507 | pp = devm_kzalloc(dev, sizeof(*pp), GFP_KERNEL); |
508 | if (!pp) | |
509 | return -ENOMEM; | |
510 | pp->pkt = dmam_alloc_coherent(dev, QS_PKT_BYTES, &pp->pkt_dma, | |
511 | GFP_KERNEL); | |
512 | if (!pp->pkt) | |
513 | return -ENOMEM; | |
1da177e4 LT |
514 | memset(pp->pkt, 0, QS_PKT_BYTES); |
515 | ap->private_data = pp; | |
516 | ||
12ee7d3c | 517 | qs_enter_reg_mode(ap); |
1da177e4 LT |
518 | addr = (u64)pp->pkt_dma; |
519 | writel((u32) addr, chan + QS_CCF_CPBA); | |
520 | writel((u32)(addr >> 32), chan + QS_CCF_CPBA + 4); | |
521 | return 0; | |
1da177e4 LT |
522 | } |
523 | ||
cca3974e | 524 | static void qs_host_stop(struct ata_host *host) |
1da177e4 | 525 | { |
0d5ff566 | 526 | void __iomem *mmio_base = qs_mmio_base(host); |
1da177e4 LT |
527 | |
528 | writeb(0, mmio_base + QS_HCT_CTRL); /* disable host interrupts */ | |
529 | writeb(QS_CNFG3_GSRST, mmio_base + QS_HCF_CNFG3); /* global reset */ | |
530 | } | |
531 | ||
4447d351 | 532 | static void qs_host_init(struct ata_host *host, unsigned int chip_id) |
1da177e4 | 533 | { |
4447d351 | 534 | void __iomem *mmio_base = host->iomap[QS_MMIO_BAR]; |
1da177e4 LT |
535 | unsigned int port_no; |
536 | ||
537 | writeb(0, mmio_base + QS_HCT_CTRL); /* disable host interrupts */ | |
538 | writeb(QS_CNFG3_GSRST, mmio_base + QS_HCF_CNFG3); /* global reset */ | |
539 | ||
540 | /* reset each channel in turn */ | |
4447d351 | 541 | for (port_no = 0; port_no < host->n_ports; ++port_no) { |
1da177e4 LT |
542 | u8 __iomem *chan = mmio_base + (port_no * 0x4000); |
543 | writeb(QS_CTR1_RDEV|QS_CTR1_RCHN, chan + QS_CCT_CTR1); | |
544 | writeb(QS_CTR0_REG, chan + QS_CCT_CTR0); | |
545 | readb(chan + QS_CCT_CTR0); /* flush */ | |
546 | } | |
547 | writeb(QS_SERD3_PHY_ENA, mmio_base + QS_HVS_SERD3); /* enable phy */ | |
548 | ||
4447d351 | 549 | for (port_no = 0; port_no < host->n_ports; ++port_no) { |
1da177e4 LT |
550 | u8 __iomem *chan = mmio_base + (port_no * 0x4000); |
551 | /* set FIFO depths to same settings as Windows driver */ | |
552 | writew(32, chan + QS_CFC_HUFT); | |
553 | writew(32, chan + QS_CFC_HDFT); | |
554 | writew(10, chan + QS_CFC_DUFT); | |
555 | writew( 8, chan + QS_CFC_DDFT); | |
556 | /* set CPB size in bytes, as a power of two */ | |
557 | writeb(QS_CPB_ORDER, chan + QS_CCF_CSEP); | |
558 | } | |
559 | writeb(1, mmio_base + QS_HCT_CTRL); /* enable host interrupts */ | |
560 | } | |
561 | ||
562 | /* | |
563 | * The QStor understands 64-bit buses, and uses 64-bit fields | |
564 | * for DMA pointers regardless of bus width. We just have to | |
565 | * make sure our DMA masks are set appropriately for whatever | |
566 | * bridge lies between us and the QStor, and then the DMA mapping | |
567 | * code will ensure we only ever "see" appropriate buffer addresses. | |
568 | * If we're 32-bit limited somewhere, then our 64-bit fields will | |
569 | * just end up with zeros in the upper 32-bits, without any special | |
570 | * logic required outside of this routine (below). | |
571 | */ | |
572 | static int qs_set_dma_masks(struct pci_dev *pdev, void __iomem *mmio_base) | |
573 | { | |
574 | u32 bus_info = readl(mmio_base + QS_HID_HPHY); | |
575 | int rc, have_64bit_bus = (bus_info & QS_HPHY_64BIT); | |
576 | ||
577 | if (have_64bit_bus && | |
6a35528a YH |
578 | !pci_set_dma_mask(pdev, DMA_BIT_MASK(64))) { |
579 | rc = pci_set_consistent_dma_mask(pdev, DMA_BIT_MASK(64)); | |
1da177e4 | 580 | if (rc) { |
284901a9 | 581 | rc = pci_set_consistent_dma_mask(pdev, DMA_BIT_MASK(32)); |
1da177e4 | 582 | if (rc) { |
a9524a76 JG |
583 | dev_printk(KERN_ERR, &pdev->dev, |
584 | "64-bit DMA enable failed\n"); | |
1da177e4 LT |
585 | return rc; |
586 | } | |
587 | } | |
588 | } else { | |
284901a9 | 589 | rc = pci_set_dma_mask(pdev, DMA_BIT_MASK(32)); |
1da177e4 | 590 | if (rc) { |
a9524a76 JG |
591 | dev_printk(KERN_ERR, &pdev->dev, |
592 | "32-bit DMA enable failed\n"); | |
1da177e4 LT |
593 | return rc; |
594 | } | |
284901a9 | 595 | rc = pci_set_consistent_dma_mask(pdev, DMA_BIT_MASK(32)); |
1da177e4 | 596 | if (rc) { |
a9524a76 JG |
597 | dev_printk(KERN_ERR, &pdev->dev, |
598 | "32-bit consistent DMA enable failed\n"); | |
1da177e4 LT |
599 | return rc; |
600 | } | |
601 | } | |
602 | return 0; | |
603 | } | |
604 | ||
605 | static int qs_ata_init_one(struct pci_dev *pdev, | |
606 | const struct pci_device_id *ent) | |
607 | { | |
608 | static int printed_version; | |
1da177e4 | 609 | unsigned int board_idx = (unsigned int) ent->driver_data; |
4447d351 TH |
610 | const struct ata_port_info *ppi[] = { &qs_port_info[board_idx], NULL }; |
611 | struct ata_host *host; | |
1da177e4 LT |
612 | int rc, port_no; |
613 | ||
614 | if (!printed_version++) | |
a9524a76 | 615 | dev_printk(KERN_DEBUG, &pdev->dev, "version " DRV_VERSION "\n"); |
1da177e4 | 616 | |
4447d351 TH |
617 | /* alloc host */ |
618 | host = ata_host_alloc_pinfo(&pdev->dev, ppi, QS_PORTS); | |
619 | if (!host) | |
620 | return -ENOMEM; | |
621 | ||
622 | /* acquire resources and fill host */ | |
24dc5f33 | 623 | rc = pcim_enable_device(pdev); |
1da177e4 LT |
624 | if (rc) |
625 | return rc; | |
626 | ||
0d5ff566 | 627 | if ((pci_resource_flags(pdev, QS_MMIO_BAR) & IORESOURCE_MEM) == 0) |
24dc5f33 | 628 | return -ENODEV; |
1da177e4 | 629 | |
0d5ff566 TH |
630 | rc = pcim_iomap_regions(pdev, 1 << QS_MMIO_BAR, DRV_NAME); |
631 | if (rc) | |
632 | return rc; | |
4447d351 | 633 | host->iomap = pcim_iomap_table(pdev); |
1da177e4 | 634 | |
4447d351 | 635 | rc = qs_set_dma_masks(pdev, host->iomap[QS_MMIO_BAR]); |
1da177e4 | 636 | if (rc) |
24dc5f33 | 637 | return rc; |
1da177e4 | 638 | |
4447d351 | 639 | for (port_no = 0; port_no < host->n_ports; ++port_no) { |
cbcdd875 TH |
640 | struct ata_port *ap = host->ports[port_no]; |
641 | unsigned int offset = port_no * 0x4000; | |
642 | void __iomem *chan = host->iomap[QS_MMIO_BAR] + offset; | |
643 | ||
644 | qs_ata_setup_port(&ap->ioaddr, chan); | |
645 | ||
646 | ata_port_pbar_desc(ap, QS_MMIO_BAR, -1, "mmio"); | |
647 | ata_port_pbar_desc(ap, QS_MMIO_BAR, offset, "port"); | |
1da177e4 LT |
648 | } |
649 | ||
1da177e4 | 650 | /* initialize adapter */ |
4447d351 | 651 | qs_host_init(host, board_idx); |
1da177e4 | 652 | |
4447d351 TH |
653 | pci_set_master(pdev); |
654 | return ata_host_activate(host, pdev->irq, qs_intr, IRQF_SHARED, | |
655 | &qs_ata_sht); | |
1da177e4 LT |
656 | } |
657 | ||
658 | static int __init qs_ata_init(void) | |
659 | { | |
b7887196 | 660 | return pci_register_driver(&qs_ata_pci_driver); |
1da177e4 LT |
661 | } |
662 | ||
663 | static void __exit qs_ata_exit(void) | |
664 | { | |
665 | pci_unregister_driver(&qs_ata_pci_driver); | |
666 | } | |
667 | ||
668 | MODULE_AUTHOR("Mark Lord"); | |
669 | MODULE_DESCRIPTION("Pacific Digital Corporation QStor SATA low-level driver"); | |
670 | MODULE_LICENSE("GPL"); | |
671 | MODULE_DEVICE_TABLE(pci, qs_ata_pci_tbl); | |
672 | MODULE_VERSION(DRV_VERSION); | |
673 | ||
674 | module_init(qs_ata_init); | |
675 | module_exit(qs_ata_exit); |