]> git.proxmox.com Git - mirror_ubuntu-focal-kernel.git/blame - drivers/ata/sata_sil24.c
libata: implement and use ops inheritance
[mirror_ubuntu-focal-kernel.git] / drivers / ata / sata_sil24.c
CommitLineData
edb33667
TH
1/*
2 * sata_sil24.c - Driver for Silicon Image 3124/3132 SATA-2 controllers
3 *
4 * Copyright 2005 Tejun Heo
5 *
6 * Based on preview driver from Silicon Image.
7 *
edb33667
TH
8 * This program is free software; you can redistribute it and/or modify it
9 * under the terms of the GNU General Public License as published by the
10 * Free Software Foundation; either version 2, or (at your option) any
11 * later version.
12 *
13 * This program is distributed in the hope that it will be useful, but
14 * WITHOUT ANY WARRANTY; without even the implied warranty of
15 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU
16 * General Public License for more details.
17 *
18 */
19
20#include <linux/kernel.h>
21#include <linux/module.h>
22#include <linux/pci.h>
23#include <linux/blkdev.h>
24#include <linux/delay.h>
25#include <linux/interrupt.h>
26#include <linux/dma-mapping.h>
a9524a76 27#include <linux/device.h>
edb33667 28#include <scsi/scsi_host.h>
193515d5 29#include <scsi/scsi_cmnd.h>
edb33667 30#include <linux/libata.h>
edb33667
TH
31
32#define DRV_NAME "sata_sil24"
3454dc69 33#define DRV_VERSION "1.1"
edb33667 34
edb33667
TH
35/*
36 * Port request block (PRB) 32 bytes
37 */
38struct sil24_prb {
b4772574
AD
39 __le16 ctrl;
40 __le16 prot;
41 __le32 rx_cnt;
edb33667
TH
42 u8 fis[6 * 4];
43};
44
45/*
46 * Scatter gather entry (SGE) 16 bytes
47 */
48struct sil24_sge {
b4772574
AD
49 __le64 addr;
50 __le32 cnt;
51 __le32 flags;
edb33667
TH
52};
53
54/*
55 * Port multiplier
56 */
57struct sil24_port_multiplier {
b4772574
AD
58 __le32 diag;
59 __le32 sactive;
edb33667
TH
60};
61
62enum {
0d5ff566
TH
63 SIL24_HOST_BAR = 0,
64 SIL24_PORT_BAR = 2,
65
93e2618e
TH
66 /* sil24 fetches in chunks of 64bytes. The first block
67 * contains the PRB and two SGEs. From the second block, it's
68 * consisted of four SGEs and called SGT. Calculate the
69 * number of SGTs that fit into one page.
70 */
71 SIL24_PRB_SZ = sizeof(struct sil24_prb)
72 + 2 * sizeof(struct sil24_sge),
73 SIL24_MAX_SGT = (PAGE_SIZE - SIL24_PRB_SZ)
74 / (4 * sizeof(struct sil24_sge)),
75
76 /* This will give us one unused SGEs for ATA. This extra SGE
77 * will be used to store CDB for ATAPI devices.
78 */
79 SIL24_MAX_SGE = 4 * SIL24_MAX_SGT + 1,
80
edb33667
TH
81 /*
82 * Global controller registers (128 bytes @ BAR0)
83 */
84 /* 32 bit regs */
85 HOST_SLOT_STAT = 0x00, /* 32 bit slot stat * 4 */
86 HOST_CTRL = 0x40,
87 HOST_IRQ_STAT = 0x44,
88 HOST_PHY_CFG = 0x48,
89 HOST_BIST_CTRL = 0x50,
90 HOST_BIST_PTRN = 0x54,
91 HOST_BIST_STAT = 0x58,
92 HOST_MEM_BIST_STAT = 0x5c,
93 HOST_FLASH_CMD = 0x70,
94 /* 8 bit regs */
95 HOST_FLASH_DATA = 0x74,
96 HOST_TRANSITION_DETECT = 0x75,
97 HOST_GPIO_CTRL = 0x76,
98 HOST_I2C_ADDR = 0x78, /* 32 bit */
99 HOST_I2C_DATA = 0x7c,
100 HOST_I2C_XFER_CNT = 0x7e,
101 HOST_I2C_CTRL = 0x7f,
102
103 /* HOST_SLOT_STAT bits */
104 HOST_SSTAT_ATTN = (1 << 31),
105
7dafc3fd
TH
106 /* HOST_CTRL bits */
107 HOST_CTRL_M66EN = (1 << 16), /* M66EN PCI bus signal */
108 HOST_CTRL_TRDY = (1 << 17), /* latched PCI TRDY */
109 HOST_CTRL_STOP = (1 << 18), /* latched PCI STOP */
110 HOST_CTRL_DEVSEL = (1 << 19), /* latched PCI DEVSEL */
111 HOST_CTRL_REQ64 = (1 << 20), /* latched PCI REQ64 */
d2298dca 112 HOST_CTRL_GLOBAL_RST = (1 << 31), /* global reset */
7dafc3fd 113
edb33667
TH
114 /*
115 * Port registers
116 * (8192 bytes @ +0x0000, +0x2000, +0x4000 and +0x6000 @ BAR2)
117 */
118 PORT_REGS_SIZE = 0x2000,
135da345 119
28c8f3b4 120 PORT_LRAM = 0x0000, /* 31 LRAM slots and PMP regs */
135da345 121 PORT_LRAM_SLOT_SZ = 0x0080, /* 32 bytes PRB + 2 SGE, ACT... */
edb33667 122
28c8f3b4 123 PORT_PMP = 0x0f80, /* 8 bytes PMP * 16 (128 bytes) */
c0c55908
TH
124 PORT_PMP_STATUS = 0x0000, /* port device status offset */
125 PORT_PMP_QACTIVE = 0x0004, /* port device QActive offset */
126 PORT_PMP_SIZE = 0x0008, /* 8 bytes per PMP */
127
edb33667 128 /* 32 bit regs */
83bbecc9
TH
129 PORT_CTRL_STAT = 0x1000, /* write: ctrl-set, read: stat */
130 PORT_CTRL_CLR = 0x1004, /* write: ctrl-clear */
131 PORT_IRQ_STAT = 0x1008, /* high: status, low: interrupt */
132 PORT_IRQ_ENABLE_SET = 0x1010, /* write: enable-set */
133 PORT_IRQ_ENABLE_CLR = 0x1014, /* write: enable-clear */
edb33667 134 PORT_ACTIVATE_UPPER_ADDR= 0x101c,
83bbecc9
TH
135 PORT_EXEC_FIFO = 0x1020, /* command execution fifo */
136 PORT_CMD_ERR = 0x1024, /* command error number */
edb33667
TH
137 PORT_FIS_CFG = 0x1028,
138 PORT_FIFO_THRES = 0x102c,
139 /* 16 bit regs */
140 PORT_DECODE_ERR_CNT = 0x1040,
141 PORT_DECODE_ERR_THRESH = 0x1042,
142 PORT_CRC_ERR_CNT = 0x1044,
143 PORT_CRC_ERR_THRESH = 0x1046,
144 PORT_HSHK_ERR_CNT = 0x1048,
145 PORT_HSHK_ERR_THRESH = 0x104a,
146 /* 32 bit regs */
147 PORT_PHY_CFG = 0x1050,
148 PORT_SLOT_STAT = 0x1800,
149 PORT_CMD_ACTIVATE = 0x1c00, /* 64 bit cmd activate * 31 (248 bytes) */
c0c55908 150 PORT_CONTEXT = 0x1e04,
edb33667
TH
151 PORT_EXEC_DIAG = 0x1e00, /* 32bit exec diag * 16 (64 bytes, 0-10 used on 3124) */
152 PORT_PSD_DIAG = 0x1e40, /* 32bit psd diag * 16 (64 bytes, 0-8 used on 3124) */
153 PORT_SCONTROL = 0x1f00,
154 PORT_SSTATUS = 0x1f04,
155 PORT_SERROR = 0x1f08,
156 PORT_SACTIVE = 0x1f0c,
157
158 /* PORT_CTRL_STAT bits */
159 PORT_CS_PORT_RST = (1 << 0), /* port reset */
160 PORT_CS_DEV_RST = (1 << 1), /* device reset */
161 PORT_CS_INIT = (1 << 2), /* port initialize */
162 PORT_CS_IRQ_WOC = (1 << 3), /* interrupt write one to clear */
d10cb35a 163 PORT_CS_CDB16 = (1 << 5), /* 0=12b cdb, 1=16b cdb */
28c8f3b4 164 PORT_CS_PMP_RESUME = (1 << 6), /* PMP resume */
e382eb1d 165 PORT_CS_32BIT_ACTV = (1 << 10), /* 32-bit activation */
28c8f3b4 166 PORT_CS_PMP_EN = (1 << 13), /* port multiplier enable */
e382eb1d 167 PORT_CS_RDY = (1 << 31), /* port ready to accept commands */
edb33667
TH
168
169 /* PORT_IRQ_STAT/ENABLE_SET/CLR */
170 /* bits[11:0] are masked */
171 PORT_IRQ_COMPLETE = (1 << 0), /* command(s) completed */
172 PORT_IRQ_ERROR = (1 << 1), /* command execution error */
173 PORT_IRQ_PORTRDY_CHG = (1 << 2), /* port ready change */
174 PORT_IRQ_PWR_CHG = (1 << 3), /* power management change */
175 PORT_IRQ_PHYRDY_CHG = (1 << 4), /* PHY ready change */
176 PORT_IRQ_COMWAKE = (1 << 5), /* COMWAKE received */
7dafc3fd
TH
177 PORT_IRQ_UNK_FIS = (1 << 6), /* unknown FIS received */
178 PORT_IRQ_DEV_XCHG = (1 << 7), /* device exchanged */
179 PORT_IRQ_8B10B = (1 << 8), /* 8b/10b decode error threshold */
180 PORT_IRQ_CRC = (1 << 9), /* CRC error threshold */
181 PORT_IRQ_HANDSHAKE = (1 << 10), /* handshake error threshold */
3b9f1d0f 182 PORT_IRQ_SDB_NOTIFY = (1 << 11), /* SDB notify received */
edb33667 183
88ce7550 184 DEF_PORT_IRQ = PORT_IRQ_COMPLETE | PORT_IRQ_ERROR |
0542925b 185 PORT_IRQ_PHYRDY_CHG | PORT_IRQ_DEV_XCHG |
854c73a2 186 PORT_IRQ_UNK_FIS | PORT_IRQ_SDB_NOTIFY,
88ce7550 187
edb33667
TH
188 /* bits[27:16] are unmasked (raw) */
189 PORT_IRQ_RAW_SHIFT = 16,
190 PORT_IRQ_MASKED_MASK = 0x7ff,
191 PORT_IRQ_RAW_MASK = (0x7ff << PORT_IRQ_RAW_SHIFT),
192
193 /* ENABLE_SET/CLR specific, intr steering - 2 bit field */
194 PORT_IRQ_STEER_SHIFT = 30,
195 PORT_IRQ_STEER_MASK = (3 << PORT_IRQ_STEER_SHIFT),
196
197 /* PORT_CMD_ERR constants */
198 PORT_CERR_DEV = 1, /* Error bit in D2H Register FIS */
199 PORT_CERR_SDB = 2, /* Error bit in SDB FIS */
200 PORT_CERR_DATA = 3, /* Error in data FIS not detected by dev */
201 PORT_CERR_SEND = 4, /* Initial cmd FIS transmission failure */
202 PORT_CERR_INCONSISTENT = 5, /* Protocol mismatch */
203 PORT_CERR_DIRECTION = 6, /* Data direction mismatch */
204 PORT_CERR_UNDERRUN = 7, /* Ran out of SGEs while writing */
205 PORT_CERR_OVERRUN = 8, /* Ran out of SGEs while reading */
206 PORT_CERR_PKT_PROT = 11, /* DIR invalid in 1st PIO setup of ATAPI */
207 PORT_CERR_SGT_BOUNDARY = 16, /* PLD ecode 00 - SGT not on qword boundary */
208 PORT_CERR_SGT_TGTABRT = 17, /* PLD ecode 01 - target abort */
209 PORT_CERR_SGT_MSTABRT = 18, /* PLD ecode 10 - master abort */
210 PORT_CERR_SGT_PCIPERR = 19, /* PLD ecode 11 - PCI parity err while fetching SGT */
211 PORT_CERR_CMD_BOUNDARY = 24, /* ctrl[15:13] 001 - PRB not on qword boundary */
212 PORT_CERR_CMD_TGTABRT = 25, /* ctrl[15:13] 010 - target abort */
213 PORT_CERR_CMD_MSTABRT = 26, /* ctrl[15:13] 100 - master abort */
214 PORT_CERR_CMD_PCIPERR = 27, /* ctrl[15:13] 110 - PCI parity err while fetching PRB */
215 PORT_CERR_XFR_UNDEF = 32, /* PSD ecode 00 - undefined */
216 PORT_CERR_XFR_TGTABRT = 33, /* PSD ecode 01 - target abort */
64008802 217 PORT_CERR_XFR_MSTABRT = 34, /* PSD ecode 10 - master abort */
edb33667 218 PORT_CERR_XFR_PCIPERR = 35, /* PSD ecode 11 - PCI prity err during transfer */
83bbecc9 219 PORT_CERR_SENDSERVICE = 36, /* FIS received while sending service */
edb33667 220
d10cb35a
TH
221 /* bits of PRB control field */
222 PRB_CTRL_PROTOCOL = (1 << 0), /* override def. ATA protocol */
223 PRB_CTRL_PACKET_READ = (1 << 4), /* PACKET cmd read */
224 PRB_CTRL_PACKET_WRITE = (1 << 5), /* PACKET cmd write */
225 PRB_CTRL_NIEN = (1 << 6), /* Mask completion irq */
226 PRB_CTRL_SRST = (1 << 7), /* Soft reset request (ign BSY?) */
227
228 /* PRB protocol field */
229 PRB_PROT_PACKET = (1 << 0),
230 PRB_PROT_TCQ = (1 << 1),
231 PRB_PROT_NCQ = (1 << 2),
232 PRB_PROT_READ = (1 << 3),
233 PRB_PROT_WRITE = (1 << 4),
234 PRB_PROT_TRANSPARENT = (1 << 5),
235
edb33667
TH
236 /*
237 * Other constants
238 */
239 SGE_TRM = (1 << 31), /* Last SGE in chain */
d10cb35a
TH
240 SGE_LNK = (1 << 30), /* linked list
241 Points to SGT, not SGE */
242 SGE_DRD = (1 << 29), /* discard data read (/dev/null)
243 data address ignored */
edb33667 244
aee10a03
TH
245 SIL24_MAX_CMDS = 31,
246
edb33667
TH
247 /* board id */
248 BID_SIL3124 = 0,
249 BID_SIL3132 = 1,
042c21fd 250 BID_SIL3131 = 2,
edb33667 251
9466d85b
TH
252 /* host flags */
253 SIL24_COMMON_FLAGS = ATA_FLAG_SATA | ATA_FLAG_NO_LEGACY |
aee10a03 254 ATA_FLAG_MMIO | ATA_FLAG_PIO_DMA |
854c73a2 255 ATA_FLAG_NCQ | ATA_FLAG_ACPI_SATA |
3454dc69 256 ATA_FLAG_AN | ATA_FLAG_PMP,
37024e8e 257 SIL24_FLAG_PCIX_IRQ_WOC = (1 << 24), /* IRQ loss errata on PCI-X */
9466d85b 258
edb33667
TH
259 IRQ_STAT_4PORTS = 0xf,
260};
261
69ad185f 262struct sil24_ata_block {
edb33667 263 struct sil24_prb prb;
93e2618e 264 struct sil24_sge sge[SIL24_MAX_SGE];
edb33667
TH
265};
266
69ad185f
TH
267struct sil24_atapi_block {
268 struct sil24_prb prb;
269 u8 cdb[16];
93e2618e 270 struct sil24_sge sge[SIL24_MAX_SGE];
69ad185f
TH
271};
272
273union sil24_cmd_block {
274 struct sil24_ata_block ata;
275 struct sil24_atapi_block atapi;
276};
277
88ce7550
TH
278static struct sil24_cerr_info {
279 unsigned int err_mask, action;
280 const char *desc;
281} sil24_cerr_db[] = {
f90f0828 282 [0] = { AC_ERR_DEV, 0,
88ce7550 283 "device error" },
f90f0828 284 [PORT_CERR_DEV] = { AC_ERR_DEV, 0,
88ce7550 285 "device error via D2H FIS" },
f90f0828 286 [PORT_CERR_SDB] = { AC_ERR_DEV, 0,
88ce7550 287 "device error via SDB FIS" },
cf480626 288 [PORT_CERR_DATA] = { AC_ERR_ATA_BUS, ATA_EH_RESET,
88ce7550 289 "error in data FIS" },
cf480626 290 [PORT_CERR_SEND] = { AC_ERR_ATA_BUS, ATA_EH_RESET,
88ce7550 291 "failed to transmit command FIS" },
cf480626 292 [PORT_CERR_INCONSISTENT] = { AC_ERR_HSM, ATA_EH_RESET,
88ce7550 293 "protocol mismatch" },
cf480626 294 [PORT_CERR_DIRECTION] = { AC_ERR_HSM, ATA_EH_RESET,
88ce7550 295 "data directon mismatch" },
cf480626 296 [PORT_CERR_UNDERRUN] = { AC_ERR_HSM, ATA_EH_RESET,
88ce7550 297 "ran out of SGEs while writing" },
cf480626 298 [PORT_CERR_OVERRUN] = { AC_ERR_HSM, ATA_EH_RESET,
88ce7550 299 "ran out of SGEs while reading" },
cf480626 300 [PORT_CERR_PKT_PROT] = { AC_ERR_HSM, ATA_EH_RESET,
88ce7550 301 "invalid data directon for ATAPI CDB" },
cf480626 302 [PORT_CERR_SGT_BOUNDARY] = { AC_ERR_SYSTEM, ATA_EH_RESET,
7293fa8f 303 "SGT not on qword boundary" },
cf480626 304 [PORT_CERR_SGT_TGTABRT] = { AC_ERR_HOST_BUS, ATA_EH_RESET,
88ce7550 305 "PCI target abort while fetching SGT" },
cf480626 306 [PORT_CERR_SGT_MSTABRT] = { AC_ERR_HOST_BUS, ATA_EH_RESET,
88ce7550 307 "PCI master abort while fetching SGT" },
cf480626 308 [PORT_CERR_SGT_PCIPERR] = { AC_ERR_HOST_BUS, ATA_EH_RESET,
88ce7550 309 "PCI parity error while fetching SGT" },
cf480626 310 [PORT_CERR_CMD_BOUNDARY] = { AC_ERR_SYSTEM, ATA_EH_RESET,
88ce7550 311 "PRB not on qword boundary" },
cf480626 312 [PORT_CERR_CMD_TGTABRT] = { AC_ERR_HOST_BUS, ATA_EH_RESET,
88ce7550 313 "PCI target abort while fetching PRB" },
cf480626 314 [PORT_CERR_CMD_MSTABRT] = { AC_ERR_HOST_BUS, ATA_EH_RESET,
88ce7550 315 "PCI master abort while fetching PRB" },
cf480626 316 [PORT_CERR_CMD_PCIPERR] = { AC_ERR_HOST_BUS, ATA_EH_RESET,
88ce7550 317 "PCI parity error while fetching PRB" },
cf480626 318 [PORT_CERR_XFR_UNDEF] = { AC_ERR_HOST_BUS, ATA_EH_RESET,
88ce7550 319 "undefined error while transferring data" },
cf480626 320 [PORT_CERR_XFR_TGTABRT] = { AC_ERR_HOST_BUS, ATA_EH_RESET,
88ce7550 321 "PCI target abort while transferring data" },
cf480626 322 [PORT_CERR_XFR_MSTABRT] = { AC_ERR_HOST_BUS, ATA_EH_RESET,
88ce7550 323 "PCI master abort while transferring data" },
cf480626 324 [PORT_CERR_XFR_PCIPERR] = { AC_ERR_HOST_BUS, ATA_EH_RESET,
88ce7550 325 "PCI parity error while transferring data" },
cf480626 326 [PORT_CERR_SENDSERVICE] = { AC_ERR_HSM, ATA_EH_RESET,
88ce7550
TH
327 "FIS received while sending service FIS" },
328};
329
edb33667
TH
330/*
331 * ap->private_data
332 *
333 * The preview driver always returned 0 for status. We emulate it
334 * here from the previous interrupt.
335 */
336struct sil24_port_priv {
69ad185f 337 union sil24_cmd_block *cmd_block; /* 32 cmd blocks */
edb33667 338 dma_addr_t cmd_block_dma; /* DMA base addr for them */
6a575fa9 339 struct ata_taskfile tf; /* Cached taskfile registers */
23818034 340 int do_port_rst;
edb33667
TH
341};
342
cd0d3bbc 343static void sil24_dev_config(struct ata_device *dev);
edb33667 344static u8 sil24_check_status(struct ata_port *ap);
da3dbb17
TH
345static int sil24_scr_read(struct ata_port *ap, unsigned sc_reg, u32 *val);
346static int sil24_scr_write(struct ata_port *ap, unsigned sc_reg, u32 val);
7f726d12 347static void sil24_tf_read(struct ata_port *ap, struct ata_taskfile *tf);
3454dc69 348static int sil24_qc_defer(struct ata_queued_cmd *qc);
edb33667 349static void sil24_qc_prep(struct ata_queued_cmd *qc);
9a3d9eb0 350static unsigned int sil24_qc_issue(struct ata_queued_cmd *qc);
3454dc69
TH
351static void sil24_pmp_attach(struct ata_port *ap);
352static void sil24_pmp_detach(struct ata_port *ap);
88ce7550
TH
353static void sil24_freeze(struct ata_port *ap);
354static void sil24_thaw(struct ata_port *ap);
355static void sil24_error_handler(struct ata_port *ap);
356static void sil24_post_internal_cmd(struct ata_queued_cmd *qc);
edb33667 357static int sil24_port_start(struct ata_port *ap);
edb33667 358static int sil24_init_one(struct pci_dev *pdev, const struct pci_device_id *ent);
281d426c 359#ifdef CONFIG_PM
d2298dca 360static int sil24_pci_device_resume(struct pci_dev *pdev);
3454dc69 361static int sil24_port_resume(struct ata_port *ap);
281d426c 362#endif
edb33667 363
3b7d697d 364static const struct pci_device_id sil24_pci_tbl[] = {
54bb3a94
JG
365 { PCI_VDEVICE(CMD, 0x3124), BID_SIL3124 },
366 { PCI_VDEVICE(INTEL, 0x3124), BID_SIL3124 },
367 { PCI_VDEVICE(CMD, 0x3132), BID_SIL3132 },
722d67b6 368 { PCI_VDEVICE(CMD, 0x0242), BID_SIL3132 },
54bb3a94
JG
369 { PCI_VDEVICE(CMD, 0x3131), BID_SIL3131 },
370 { PCI_VDEVICE(CMD, 0x3531), BID_SIL3131 },
371
1fcce839 372 { } /* terminate list */
edb33667
TH
373};
374
375static struct pci_driver sil24_pci_driver = {
376 .name = DRV_NAME,
377 .id_table = sil24_pci_tbl,
378 .probe = sil24_init_one,
24dc5f33 379 .remove = ata_pci_remove_one,
281d426c 380#ifdef CONFIG_PM
d2298dca
TH
381 .suspend = ata_pci_device_suspend,
382 .resume = sil24_pci_device_resume,
281d426c 383#endif
edb33667
TH
384};
385
193515d5 386static struct scsi_host_template sil24_sht = {
68d1d07b 387 ATA_NCQ_SHT(DRV_NAME),
aee10a03 388 .can_queue = SIL24_MAX_CMDS,
93e2618e 389 .sg_tablesize = SIL24_MAX_SGE,
edb33667 390 .dma_boundary = ATA_DMA_BOUNDARY,
edb33667
TH
391};
392
029cfd6b
TH
393static struct ata_port_operations sil24_ops = {
394 .inherits = &sata_pmp_port_ops,
69ad185f 395
edb33667
TH
396 .check_status = sil24_check_status,
397 .check_altstatus = sil24_check_status,
7f726d12 398 .tf_read = sil24_tf_read,
3454dc69 399 .qc_defer = sil24_qc_defer,
edb33667
TH
400 .qc_prep = sil24_qc_prep,
401 .qc_issue = sil24_qc_issue,
402
029cfd6b
TH
403 .freeze = sil24_freeze,
404 .thaw = sil24_thaw,
405 .error_handler = sil24_error_handler,
406 .post_internal_cmd = sil24_post_internal_cmd,
407 .dev_config = sil24_dev_config,
edb33667
TH
408
409 .scr_read = sil24_scr_read,
410 .scr_write = sil24_scr_write,
3454dc69
TH
411 .pmp_attach = sil24_pmp_attach,
412 .pmp_detach = sil24_pmp_detach,
3454dc69 413
edb33667 414 .port_start = sil24_port_start,
3454dc69
TH
415#ifdef CONFIG_PM
416 .port_resume = sil24_port_resume,
417#endif
edb33667
TH
418};
419
042c21fd 420/*
cca3974e 421 * Use bits 30-31 of port_flags to encode available port numbers.
042c21fd
TH
422 * Current maxium is 4.
423 */
424#define SIL24_NPORTS2FLAG(nports) ((((unsigned)(nports) - 1) & 0x3) << 30)
425#define SIL24_FLAG2NPORTS(flag) ((((flag) >> 30) & 0x3) + 1)
426
4447d351 427static const struct ata_port_info sil24_port_info[] = {
edb33667
TH
428 /* sil_3124 */
429 {
cca3974e 430 .flags = SIL24_COMMON_FLAGS | SIL24_NPORTS2FLAG(4) |
37024e8e 431 SIL24_FLAG_PCIX_IRQ_WOC,
edb33667
TH
432 .pio_mask = 0x1f, /* pio0-4 */
433 .mwdma_mask = 0x07, /* mwdma0-2 */
bf6263a8 434 .udma_mask = ATA_UDMA5, /* udma0-5 */
edb33667
TH
435 .port_ops = &sil24_ops,
436 },
2e9edbf8 437 /* sil_3132 */
edb33667 438 {
cca3974e 439 .flags = SIL24_COMMON_FLAGS | SIL24_NPORTS2FLAG(2),
042c21fd
TH
440 .pio_mask = 0x1f, /* pio0-4 */
441 .mwdma_mask = 0x07, /* mwdma0-2 */
bf6263a8 442 .udma_mask = ATA_UDMA5, /* udma0-5 */
042c21fd
TH
443 .port_ops = &sil24_ops,
444 },
445 /* sil_3131/sil_3531 */
446 {
cca3974e 447 .flags = SIL24_COMMON_FLAGS | SIL24_NPORTS2FLAG(1),
edb33667
TH
448 .pio_mask = 0x1f, /* pio0-4 */
449 .mwdma_mask = 0x07, /* mwdma0-2 */
bf6263a8 450 .udma_mask = ATA_UDMA5, /* udma0-5 */
edb33667
TH
451 .port_ops = &sil24_ops,
452 },
453};
454
aee10a03
TH
455static int sil24_tag(int tag)
456{
457 if (unlikely(ata_tag_internal(tag)))
458 return 0;
459 return tag;
460}
461
cd0d3bbc 462static void sil24_dev_config(struct ata_device *dev)
69ad185f 463{
9af5c9c9 464 void __iomem *port = dev->link->ap->ioaddr.cmd_addr;
69ad185f 465
6e7846e9 466 if (dev->cdb_len == 16)
69ad185f
TH
467 writel(PORT_CS_CDB16, port + PORT_CTRL_STAT);
468 else
469 writel(PORT_CS_CDB16, port + PORT_CTRL_CLR);
470}
471
e59f0dad 472static void sil24_read_tf(struct ata_port *ap, int tag, struct ata_taskfile *tf)
6a575fa9 473{
0d5ff566 474 void __iomem *port = ap->ioaddr.cmd_addr;
e59f0dad 475 struct sil24_prb __iomem *prb;
4b4a5eae 476 u8 fis[6 * 4];
6a575fa9 477
e59f0dad
TH
478 prb = port + PORT_LRAM + sil24_tag(tag) * PORT_LRAM_SLOT_SZ;
479 memcpy_fromio(fis, prb->fis, sizeof(fis));
480 ata_tf_from_fis(fis, tf);
6a575fa9
TH
481}
482
edb33667
TH
483static u8 sil24_check_status(struct ata_port *ap)
484{
6a575fa9
TH
485 struct sil24_port_priv *pp = ap->private_data;
486 return pp->tf.command;
edb33667
TH
487}
488
edb33667
TH
489static int sil24_scr_map[] = {
490 [SCR_CONTROL] = 0,
491 [SCR_STATUS] = 1,
492 [SCR_ERROR] = 2,
493 [SCR_ACTIVE] = 3,
494};
495
da3dbb17 496static int sil24_scr_read(struct ata_port *ap, unsigned sc_reg, u32 *val)
edb33667 497{
0d5ff566 498 void __iomem *scr_addr = ap->ioaddr.scr_addr;
da3dbb17 499
edb33667 500 if (sc_reg < ARRAY_SIZE(sil24_scr_map)) {
4b4a5eae 501 void __iomem *addr;
edb33667 502 addr = scr_addr + sil24_scr_map[sc_reg] * 4;
da3dbb17
TH
503 *val = readl(scr_addr + sil24_scr_map[sc_reg] * 4);
504 return 0;
edb33667 505 }
da3dbb17 506 return -EINVAL;
edb33667
TH
507}
508
da3dbb17 509static int sil24_scr_write(struct ata_port *ap, unsigned sc_reg, u32 val)
edb33667 510{
0d5ff566 511 void __iomem *scr_addr = ap->ioaddr.scr_addr;
da3dbb17 512
edb33667 513 if (sc_reg < ARRAY_SIZE(sil24_scr_map)) {
4b4a5eae 514 void __iomem *addr;
edb33667
TH
515 addr = scr_addr + sil24_scr_map[sc_reg] * 4;
516 writel(val, scr_addr + sil24_scr_map[sc_reg] * 4);
da3dbb17 517 return 0;
edb33667 518 }
da3dbb17 519 return -EINVAL;
edb33667
TH
520}
521
7f726d12
TH
522static void sil24_tf_read(struct ata_port *ap, struct ata_taskfile *tf)
523{
524 struct sil24_port_priv *pp = ap->private_data;
525 *tf = pp->tf;
526}
527
23818034
TH
528static void sil24_config_port(struct ata_port *ap)
529{
530 void __iomem *port = ap->ioaddr.cmd_addr;
531
532 /* configure IRQ WoC */
533 if (ap->flags & SIL24_FLAG_PCIX_IRQ_WOC)
534 writel(PORT_CS_IRQ_WOC, port + PORT_CTRL_STAT);
535 else
536 writel(PORT_CS_IRQ_WOC, port + PORT_CTRL_CLR);
537
538 /* zero error counters. */
539 writel(0x8000, port + PORT_DECODE_ERR_THRESH);
540 writel(0x8000, port + PORT_CRC_ERR_THRESH);
541 writel(0x8000, port + PORT_HSHK_ERR_THRESH);
542 writel(0x0000, port + PORT_DECODE_ERR_CNT);
543 writel(0x0000, port + PORT_CRC_ERR_CNT);
544 writel(0x0000, port + PORT_HSHK_ERR_CNT);
545
546 /* always use 64bit activation */
547 writel(PORT_CS_32BIT_ACTV, port + PORT_CTRL_CLR);
548
549 /* clear port multiplier enable and resume bits */
550 writel(PORT_CS_PMP_EN | PORT_CS_PMP_RESUME, port + PORT_CTRL_CLR);
551}
552
3454dc69
TH
553static void sil24_config_pmp(struct ata_port *ap, int attached)
554{
555 void __iomem *port = ap->ioaddr.cmd_addr;
556
557 if (attached)
558 writel(PORT_CS_PMP_EN, port + PORT_CTRL_STAT);
559 else
560 writel(PORT_CS_PMP_EN, port + PORT_CTRL_CLR);
561}
562
563static void sil24_clear_pmp(struct ata_port *ap)
564{
565 void __iomem *port = ap->ioaddr.cmd_addr;
566 int i;
567
568 writel(PORT_CS_PMP_RESUME, port + PORT_CTRL_CLR);
569
570 for (i = 0; i < SATA_PMP_MAX_PORTS; i++) {
571 void __iomem *pmp_base = port + PORT_PMP + i * PORT_PMP_SIZE;
572
573 writel(0, pmp_base + PORT_PMP_STATUS);
574 writel(0, pmp_base + PORT_PMP_QACTIVE);
575 }
576}
577
b5bc421c
TH
578static int sil24_init_port(struct ata_port *ap)
579{
0d5ff566 580 void __iomem *port = ap->ioaddr.cmd_addr;
23818034 581 struct sil24_port_priv *pp = ap->private_data;
b5bc421c
TH
582 u32 tmp;
583
3454dc69
TH
584 /* clear PMP error status */
585 if (ap->nr_pmp_links)
586 sil24_clear_pmp(ap);
587
b5bc421c
TH
588 writel(PORT_CS_INIT, port + PORT_CTRL_STAT);
589 ata_wait_register(port + PORT_CTRL_STAT,
590 PORT_CS_INIT, PORT_CS_INIT, 10, 100);
591 tmp = ata_wait_register(port + PORT_CTRL_STAT,
592 PORT_CS_RDY, 0, 10, 100);
593
23818034
TH
594 if ((tmp & (PORT_CS_INIT | PORT_CS_RDY)) != PORT_CS_RDY) {
595 pp->do_port_rst = 1;
cf480626 596 ap->link.eh_context.i.action |= ATA_EH_RESET;
b5bc421c 597 return -EIO;
23818034
TH
598 }
599
b5bc421c
TH
600 return 0;
601}
602
37b99cba
TH
603static int sil24_exec_polled_cmd(struct ata_port *ap, int pmp,
604 const struct ata_taskfile *tf,
605 int is_cmd, u32 ctrl,
606 unsigned long timeout_msec)
edb33667 607{
0d5ff566 608 void __iomem *port = ap->ioaddr.cmd_addr;
ca45160d 609 struct sil24_port_priv *pp = ap->private_data;
69ad185f 610 struct sil24_prb *prb = &pp->cmd_block[0].ata.prb;
ca45160d 611 dma_addr_t paddr = pp->cmd_block_dma;
37b99cba
TH
612 u32 irq_enabled, irq_mask, irq_stat;
613 int rc;
614
615 prb->ctrl = cpu_to_le16(ctrl);
616 ata_tf_to_fis(tf, pmp, is_cmd, prb->fis);
617
618 /* temporarily plug completion and error interrupts */
619 irq_enabled = readl(port + PORT_IRQ_ENABLE_SET);
620 writel(PORT_IRQ_COMPLETE | PORT_IRQ_ERROR, port + PORT_IRQ_ENABLE_CLR);
621
622 writel((u32)paddr, port + PORT_CMD_ACTIVATE);
623 writel((u64)paddr >> 32, port + PORT_CMD_ACTIVATE + 4);
624
625 irq_mask = (PORT_IRQ_COMPLETE | PORT_IRQ_ERROR) << PORT_IRQ_RAW_SHIFT;
626 irq_stat = ata_wait_register(port + PORT_IRQ_STAT, irq_mask, 0x0,
627 10, timeout_msec);
628
629 writel(irq_mask, port + PORT_IRQ_STAT); /* clear IRQs */
630 irq_stat >>= PORT_IRQ_RAW_SHIFT;
631
632 if (irq_stat & PORT_IRQ_COMPLETE)
633 rc = 0;
634 else {
635 /* force port into known state */
636 sil24_init_port(ap);
637
638 if (irq_stat & PORT_IRQ_ERROR)
639 rc = -EIO;
640 else
641 rc = -EBUSY;
642 }
643
644 /* restore IRQ enabled */
645 writel(irq_enabled, port + PORT_IRQ_ENABLE_SET);
646
647 return rc;
648}
649
cc0680a5 650static int sil24_do_softreset(struct ata_link *link, unsigned int *class,
975530e8 651 int pmp, unsigned long deadline)
37b99cba 652{
cc0680a5 653 struct ata_port *ap = link->ap;
37b99cba 654 unsigned long timeout_msec = 0;
e59f0dad 655 struct ata_taskfile tf;
643be977 656 const char *reason;
37b99cba 657 int rc;
ca45160d 658
07b73470
TH
659 DPRINTK("ENTER\n");
660
cc0680a5 661 if (ata_link_offline(link)) {
10d996ad
TH
662 DPRINTK("PHY reports no device\n");
663 *class = ATA_DEV_NONE;
664 goto out;
665 }
666
2555d6c2
TH
667 /* put the port into known state */
668 if (sil24_init_port(ap)) {
5796d1c4 669 reason = "port not ready";
2555d6c2
TH
670 goto err;
671 }
672
0eaa6058 673 /* do SRST */
37b99cba
TH
674 if (time_after(deadline, jiffies))
675 timeout_msec = jiffies_to_msecs(deadline - jiffies);
ca45160d 676
cc0680a5 677 ata_tf_init(link->device, &tf); /* doesn't really matter */
975530e8
TH
678 rc = sil24_exec_polled_cmd(ap, pmp, &tf, 0, PRB_CTRL_SRST,
679 timeout_msec);
37b99cba
TH
680 if (rc == -EBUSY) {
681 reason = "timeout";
682 goto err;
683 } else if (rc) {
684 reason = "SRST command error";
643be977 685 goto err;
07b73470 686 }
10d996ad 687
e59f0dad
TH
688 sil24_read_tf(ap, 0, &tf);
689 *class = ata_dev_classify(&tf);
10d996ad 690
07b73470
TH
691 if (*class == ATA_DEV_UNKNOWN)
692 *class = ATA_DEV_NONE;
ca45160d 693
10d996ad 694 out:
07b73470 695 DPRINTK("EXIT, class=%u\n", *class);
ca45160d 696 return 0;
643be977
TH
697
698 err:
cc0680a5 699 ata_link_printk(link, KERN_ERR, "softreset failed (%s)\n", reason);
643be977 700 return -EIO;
ca45160d
TH
701}
702
cc0680a5 703static int sil24_softreset(struct ata_link *link, unsigned int *class,
975530e8
TH
704 unsigned long deadline)
705{
3454dc69 706 return sil24_do_softreset(link, class, SATA_PMP_CTRL_PORT, deadline);
975530e8
TH
707}
708
cc0680a5 709static int sil24_hardreset(struct ata_link *link, unsigned int *class,
d4b2bab4 710 unsigned long deadline)
489ff4c7 711{
cc0680a5 712 struct ata_port *ap = link->ap;
0d5ff566 713 void __iomem *port = ap->ioaddr.cmd_addr;
23818034
TH
714 struct sil24_port_priv *pp = ap->private_data;
715 int did_port_rst = 0;
ecc2e2b9 716 const char *reason;
e8e008e7 717 int tout_msec, rc;
ecc2e2b9
TH
718 u32 tmp;
719
23818034
TH
720 retry:
721 /* Sometimes, DEV_RST is not enough to recover the controller.
722 * This happens often after PM DMA CS errata.
723 */
724 if (pp->do_port_rst) {
725 ata_port_printk(ap, KERN_WARNING, "controller in dubious "
726 "state, performing PORT_RST\n");
727
728 writel(PORT_CS_PORT_RST, port + PORT_CTRL_STAT);
729 msleep(10);
730 writel(PORT_CS_PORT_RST, port + PORT_CTRL_CLR);
731 ata_wait_register(port + PORT_CTRL_STAT, PORT_CS_RDY, 0,
732 10, 5000);
733
734 /* restore port configuration */
735 sil24_config_port(ap);
736 sil24_config_pmp(ap, ap->nr_pmp_links);
737
738 pp->do_port_rst = 0;
739 did_port_rst = 1;
740 }
741
ecc2e2b9 742 /* sil24 does the right thing(tm) without any protection */
cc0680a5 743 sata_set_spd(link);
ecc2e2b9
TH
744
745 tout_msec = 100;
cc0680a5 746 if (ata_link_online(link))
ecc2e2b9
TH
747 tout_msec = 5000;
748
749 writel(PORT_CS_DEV_RST, port + PORT_CTRL_STAT);
750 tmp = ata_wait_register(port + PORT_CTRL_STAT,
5796d1c4
JG
751 PORT_CS_DEV_RST, PORT_CS_DEV_RST, 10,
752 tout_msec);
ecc2e2b9 753
e8e008e7
TH
754 /* SStatus oscillates between zero and valid status after
755 * DEV_RST, debounce it.
ecc2e2b9 756 */
cc0680a5 757 rc = sata_link_debounce(link, sata_deb_timing_long, deadline);
e8e008e7
TH
758 if (rc) {
759 reason = "PHY debouncing failed";
760 goto err;
761 }
ecc2e2b9
TH
762
763 if (tmp & PORT_CS_DEV_RST) {
cc0680a5 764 if (ata_link_offline(link))
ecc2e2b9
TH
765 return 0;
766 reason = "link not ready";
767 goto err;
768 }
769
e8e008e7
TH
770 /* Sil24 doesn't store signature FIS after hardreset, so we
771 * can't wait for BSY to clear. Some devices take a long time
772 * to get ready and those devices will choke if we don't wait
773 * for BSY clearance here. Tell libata to perform follow-up
774 * softreset.
ecc2e2b9 775 */
e8e008e7 776 return -EAGAIN;
ecc2e2b9
TH
777
778 err:
23818034
TH
779 if (!did_port_rst) {
780 pp->do_port_rst = 1;
781 goto retry;
782 }
783
cc0680a5 784 ata_link_printk(link, KERN_ERR, "hardreset failed (%s)\n", reason);
ecc2e2b9 785 return -EIO;
489ff4c7
TH
786}
787
edb33667 788static inline void sil24_fill_sg(struct ata_queued_cmd *qc,
69ad185f 789 struct sil24_sge *sge)
edb33667 790{
972c26bd 791 struct scatterlist *sg;
3be6cbd7 792 struct sil24_sge *last_sge = NULL;
ff2aeb1e 793 unsigned int si;
edb33667 794
ff2aeb1e 795 for_each_sg(qc->sg, sg, qc->n_elem, si) {
edb33667
TH
796 sge->addr = cpu_to_le64(sg_dma_address(sg));
797 sge->cnt = cpu_to_le32(sg_dma_len(sg));
3be6cbd7
JG
798 sge->flags = 0;
799
800 last_sge = sge;
972c26bd 801 sge++;
edb33667 802 }
3be6cbd7 803
ff2aeb1e 804 last_sge->flags = cpu_to_le32(SGE_TRM);
edb33667
TH
805}
806
3454dc69
TH
807static int sil24_qc_defer(struct ata_queued_cmd *qc)
808{
809 struct ata_link *link = qc->dev->link;
810 struct ata_port *ap = link->ap;
811 u8 prot = qc->tf.protocol;
13cc546b
GG
812
813 /*
814 * There is a bug in the chip:
815 * Port LRAM Causes the PRB/SGT Data to be Corrupted
816 * If the host issues a read request for LRAM and SActive registers
817 * while active commands are available in the port, PRB/SGT data in
818 * the LRAM can become corrupted. This issue applies only when
819 * reading from, but not writing to, the LRAM.
820 *
821 * Therefore, reading LRAM when there is no particular error [and
822 * other commands may be outstanding] is prohibited.
823 *
824 * To avoid this bug there are two situations where a command must run
825 * exclusive of any other commands on the port:
826 *
827 * - ATAPI commands which check the sense data
828 * - Passthrough ATA commands which always have ATA_QCFLAG_RESULT_TF
829 * set.
830 *
831 */
405e66b3 832 int is_excl = (ata_is_atapi(prot) ||
13cc546b
GG
833 (qc->flags & ATA_QCFLAG_RESULT_TF));
834
3454dc69
TH
835 if (unlikely(ap->excl_link)) {
836 if (link == ap->excl_link) {
837 if (ap->nr_active_links)
838 return ATA_DEFER_PORT;
839 qc->flags |= ATA_QCFLAG_CLEAR_EXCL;
840 } else
841 return ATA_DEFER_PORT;
13cc546b 842 } else if (unlikely(is_excl)) {
3454dc69
TH
843 ap->excl_link = link;
844 if (ap->nr_active_links)
845 return ATA_DEFER_PORT;
846 qc->flags |= ATA_QCFLAG_CLEAR_EXCL;
847 }
848
849 return ata_std_qc_defer(qc);
850}
851
edb33667
TH
852static void sil24_qc_prep(struct ata_queued_cmd *qc)
853{
854 struct ata_port *ap = qc->ap;
855 struct sil24_port_priv *pp = ap->private_data;
aee10a03 856 union sil24_cmd_block *cb;
69ad185f
TH
857 struct sil24_prb *prb;
858 struct sil24_sge *sge;
bad28a37 859 u16 ctrl = 0;
edb33667 860
aee10a03
TH
861 cb = &pp->cmd_block[sil24_tag(qc->tag)];
862
405e66b3 863 if (!ata_is_atapi(qc->tf.protocol)) {
69ad185f
TH
864 prb = &cb->ata.prb;
865 sge = cb->ata.sge;
405e66b3 866 } else {
69ad185f
TH
867 prb = &cb->atapi.prb;
868 sge = cb->atapi.sge;
869 memset(cb->atapi.cdb, 0, 32);
6e7846e9 870 memcpy(cb->atapi.cdb, qc->cdb, qc->dev->cdb_len);
69ad185f 871
405e66b3 872 if (ata_is_data(qc->tf.protocol)) {
69ad185f 873 if (qc->tf.flags & ATA_TFLAG_WRITE)
bad28a37 874 ctrl = PRB_CTRL_PACKET_WRITE;
69ad185f 875 else
bad28a37
TH
876 ctrl = PRB_CTRL_PACKET_READ;
877 }
edb33667
TH
878 }
879
bad28a37 880 prb->ctrl = cpu_to_le16(ctrl);
3454dc69 881 ata_tf_to_fis(&qc->tf, qc->dev->link->pmp, 1, prb->fis);
edb33667
TH
882
883 if (qc->flags & ATA_QCFLAG_DMAMAP)
69ad185f 884 sil24_fill_sg(qc, sge);
edb33667
TH
885}
886
9a3d9eb0 887static unsigned int sil24_qc_issue(struct ata_queued_cmd *qc)
edb33667
TH
888{
889 struct ata_port *ap = qc->ap;
890 struct sil24_port_priv *pp = ap->private_data;
0d5ff566 891 void __iomem *port = ap->ioaddr.cmd_addr;
aee10a03
TH
892 unsigned int tag = sil24_tag(qc->tag);
893 dma_addr_t paddr;
894 void __iomem *activate;
edb33667 895
aee10a03
TH
896 paddr = pp->cmd_block_dma + tag * sizeof(*pp->cmd_block);
897 activate = port + PORT_CMD_ACTIVATE + tag * 8;
898
899 writel((u32)paddr, activate);
900 writel((u64)paddr >> 32, activate + 4);
26ec634c 901
edb33667
TH
902 return 0;
903}
904
3454dc69
TH
905static void sil24_pmp_attach(struct ata_port *ap)
906{
907 sil24_config_pmp(ap, 1);
908 sil24_init_port(ap);
909}
910
911static void sil24_pmp_detach(struct ata_port *ap)
912{
913 sil24_init_port(ap);
914 sil24_config_pmp(ap, 0);
915}
916
3454dc69
TH
917static int sil24_pmp_softreset(struct ata_link *link, unsigned int *class,
918 unsigned long deadline)
919{
920 return sil24_do_softreset(link, class, link->pmp, deadline);
921}
922
923static int sil24_pmp_hardreset(struct ata_link *link, unsigned int *class,
924 unsigned long deadline)
925{
926 int rc;
927
928 rc = sil24_init_port(link->ap);
929 if (rc) {
930 ata_link_printk(link, KERN_ERR,
931 "hardreset failed (port not ready)\n");
932 return rc;
933 }
934
935 return sata_pmp_std_hardreset(link, class, deadline);
936}
937
88ce7550 938static void sil24_freeze(struct ata_port *ap)
7d1ce682 939{
0d5ff566 940 void __iomem *port = ap->ioaddr.cmd_addr;
7d1ce682 941
88ce7550
TH
942 /* Port-wide IRQ mask in HOST_CTRL doesn't really work, clear
943 * PORT_IRQ_ENABLE instead.
944 */
945 writel(0xffff, port + PORT_IRQ_ENABLE_CLR);
7d1ce682
TH
946}
947
88ce7550 948static void sil24_thaw(struct ata_port *ap)
edb33667 949{
0d5ff566 950 void __iomem *port = ap->ioaddr.cmd_addr;
edb33667
TH
951 u32 tmp;
952
88ce7550
TH
953 /* clear IRQ */
954 tmp = readl(port + PORT_IRQ_STAT);
955 writel(tmp, port + PORT_IRQ_STAT);
edb33667 956
88ce7550
TH
957 /* turn IRQ back on */
958 writel(DEF_PORT_IRQ, port + PORT_IRQ_ENABLE_SET);
edb33667
TH
959}
960
88ce7550 961static void sil24_error_intr(struct ata_port *ap)
8746618d 962{
0d5ff566 963 void __iomem *port = ap->ioaddr.cmd_addr;
e59f0dad 964 struct sil24_port_priv *pp = ap->private_data;
3454dc69
TH
965 struct ata_queued_cmd *qc = NULL;
966 struct ata_link *link;
967 struct ata_eh_info *ehi;
968 int abort = 0, freeze = 0;
88ce7550 969 u32 irq_stat;
8746618d 970
88ce7550 971 /* on error, we need to clear IRQ explicitly */
8746618d 972 irq_stat = readl(port + PORT_IRQ_STAT);
88ce7550 973 writel(irq_stat, port + PORT_IRQ_STAT);
ad6e90f6 974
88ce7550 975 /* first, analyze and record host port events */
3454dc69
TH
976 link = &ap->link;
977 ehi = &link->eh_info;
88ce7550 978 ata_ehi_clear_desc(ehi);
ad6e90f6 979
88ce7550 980 ata_ehi_push_desc(ehi, "irq_stat 0x%08x", irq_stat);
8746618d 981
854c73a2 982 if (irq_stat & PORT_IRQ_SDB_NOTIFY) {
854c73a2 983 ata_ehi_push_desc(ehi, "SDB notify");
7d77b247 984 sata_async_notification(ap);
854c73a2
TH
985 }
986
0542925b
TH
987 if (irq_stat & (PORT_IRQ_PHYRDY_CHG | PORT_IRQ_DEV_XCHG)) {
988 ata_ehi_hotplugged(ehi);
b64bbc39
TH
989 ata_ehi_push_desc(ehi, "%s",
990 irq_stat & PORT_IRQ_PHYRDY_CHG ?
991 "PHY RDY changed" : "device exchanged");
88ce7550 992 freeze = 1;
6a575fa9
TH
993 }
994
88ce7550
TH
995 if (irq_stat & PORT_IRQ_UNK_FIS) {
996 ehi->err_mask |= AC_ERR_HSM;
cf480626 997 ehi->action |= ATA_EH_RESET;
b64bbc39 998 ata_ehi_push_desc(ehi, "unknown FIS");
88ce7550
TH
999 freeze = 1;
1000 }
1001
1002 /* deal with command error */
1003 if (irq_stat & PORT_IRQ_ERROR) {
1004 struct sil24_cerr_info *ci = NULL;
1005 unsigned int err_mask = 0, action = 0;
3454dc69
TH
1006 u32 context, cerr;
1007 int pmp;
1008
1009 abort = 1;
1010
1011 /* DMA Context Switch Failure in Port Multiplier Mode
1012 * errata. If we have active commands to 3 or more
1013 * devices, any error condition on active devices can
1014 * corrupt DMA context switching.
1015 */
1016 if (ap->nr_active_links >= 3) {
1017 ehi->err_mask |= AC_ERR_OTHER;
cf480626 1018 ehi->action |= ATA_EH_RESET;
3454dc69 1019 ata_ehi_push_desc(ehi, "PMP DMA CS errata");
23818034 1020 pp->do_port_rst = 1;
3454dc69
TH
1021 freeze = 1;
1022 }
1023
1024 /* find out the offending link and qc */
1025 if (ap->nr_pmp_links) {
1026 context = readl(port + PORT_CONTEXT);
1027 pmp = (context >> 5) & 0xf;
1028
1029 if (pmp < ap->nr_pmp_links) {
1030 link = &ap->pmp_link[pmp];
1031 ehi = &link->eh_info;
1032 qc = ata_qc_from_tag(ap, link->active_tag);
1033
1034 ata_ehi_clear_desc(ehi);
1035 ata_ehi_push_desc(ehi, "irq_stat 0x%08x",
1036 irq_stat);
1037 } else {
1038 err_mask |= AC_ERR_HSM;
cf480626 1039 action |= ATA_EH_RESET;
3454dc69
TH
1040 freeze = 1;
1041 }
1042 } else
1043 qc = ata_qc_from_tag(ap, link->active_tag);
88ce7550
TH
1044
1045 /* analyze CMD_ERR */
1046 cerr = readl(port + PORT_CMD_ERR);
1047 if (cerr < ARRAY_SIZE(sil24_cerr_db))
1048 ci = &sil24_cerr_db[cerr];
1049
1050 if (ci && ci->desc) {
1051 err_mask |= ci->err_mask;
1052 action |= ci->action;
cf480626 1053 if (action & ATA_EH_RESET)
c2e14f11 1054 freeze = 1;
b64bbc39 1055 ata_ehi_push_desc(ehi, "%s", ci->desc);
88ce7550
TH
1056 } else {
1057 err_mask |= AC_ERR_OTHER;
cf480626 1058 action |= ATA_EH_RESET;
c2e14f11 1059 freeze = 1;
b64bbc39 1060 ata_ehi_push_desc(ehi, "unknown command error %d",
88ce7550
TH
1061 cerr);
1062 }
1063
1064 /* record error info */
88ce7550 1065 if (qc) {
e59f0dad 1066 sil24_read_tf(ap, qc->tag, &pp->tf);
88ce7550
TH
1067 qc->err_mask |= err_mask;
1068 } else
1069 ehi->err_mask |= err_mask;
1070
1071 ehi->action |= action;
3454dc69
TH
1072
1073 /* if PMP, resume */
1074 if (ap->nr_pmp_links)
1075 writel(PORT_CS_PMP_RESUME, port + PORT_CTRL_STAT);
a22e2eb0 1076 }
88ce7550
TH
1077
1078 /* freeze or abort */
1079 if (freeze)
1080 ata_port_freeze(ap);
3454dc69
TH
1081 else if (abort) {
1082 if (qc)
1083 ata_link_abort(qc->dev->link);
1084 else
1085 ata_port_abort(ap);
1086 }
8746618d
TH
1087}
1088
aee10a03
TH
1089static void sil24_finish_qc(struct ata_queued_cmd *qc)
1090{
e59f0dad
TH
1091 struct ata_port *ap = qc->ap;
1092 struct sil24_port_priv *pp = ap->private_data;
1093
aee10a03 1094 if (qc->flags & ATA_QCFLAG_RESULT_TF)
e59f0dad 1095 sil24_read_tf(ap, qc->tag, &pp->tf);
aee10a03
TH
1096}
1097
edb33667
TH
1098static inline void sil24_host_intr(struct ata_port *ap)
1099{
0d5ff566 1100 void __iomem *port = ap->ioaddr.cmd_addr;
aee10a03
TH
1101 u32 slot_stat, qc_active;
1102 int rc;
edb33667 1103
228f47b9
TH
1104 /* If PCIX_IRQ_WOC, there's an inherent race window between
1105 * clearing IRQ pending status and reading PORT_SLOT_STAT
1106 * which may cause spurious interrupts afterwards. This is
1107 * unavoidable and much better than losing interrupts which
1108 * happens if IRQ pending is cleared after reading
1109 * PORT_SLOT_STAT.
1110 */
1111 if (ap->flags & SIL24_FLAG_PCIX_IRQ_WOC)
1112 writel(PORT_IRQ_COMPLETE, port + PORT_IRQ_STAT);
1113
edb33667 1114 slot_stat = readl(port + PORT_SLOT_STAT);
37024e8e 1115
88ce7550
TH
1116 if (unlikely(slot_stat & HOST_SSTAT_ATTN)) {
1117 sil24_error_intr(ap);
1118 return;
1119 }
1120
aee10a03
TH
1121 qc_active = slot_stat & ~HOST_SSTAT_ATTN;
1122 rc = ata_qc_complete_multiple(ap, qc_active, sil24_finish_qc);
1123 if (rc > 0)
1124 return;
1125 if (rc < 0) {
9af5c9c9 1126 struct ata_eh_info *ehi = &ap->link.eh_info;
aee10a03 1127 ehi->err_mask |= AC_ERR_HSM;
cf480626 1128 ehi->action |= ATA_EH_RESET;
aee10a03 1129 ata_port_freeze(ap);
88ce7550
TH
1130 return;
1131 }
1132
228f47b9
TH
1133 /* spurious interrupts are expected if PCIX_IRQ_WOC */
1134 if (!(ap->flags & SIL24_FLAG_PCIX_IRQ_WOC) && ata_ratelimit())
88ce7550 1135 ata_port_printk(ap, KERN_INFO, "spurious interrupt "
aee10a03 1136 "(slot_stat 0x%x active_tag %d sactive 0x%x)\n",
9af5c9c9 1137 slot_stat, ap->link.active_tag, ap->link.sactive);
edb33667
TH
1138}
1139
7d12e780 1140static irqreturn_t sil24_interrupt(int irq, void *dev_instance)
edb33667 1141{
cca3974e 1142 struct ata_host *host = dev_instance;
0d5ff566 1143 void __iomem *host_base = host->iomap[SIL24_HOST_BAR];
edb33667
TH
1144 unsigned handled = 0;
1145 u32 status;
1146 int i;
1147
0d5ff566 1148 status = readl(host_base + HOST_IRQ_STAT);
edb33667 1149
06460aea
TH
1150 if (status == 0xffffffff) {
1151 printk(KERN_ERR DRV_NAME ": IRQ status == 0xffffffff, "
1152 "PCI fault or device removal?\n");
1153 goto out;
1154 }
1155
edb33667
TH
1156 if (!(status & IRQ_STAT_4PORTS))
1157 goto out;
1158
cca3974e 1159 spin_lock(&host->lock);
edb33667 1160
cca3974e 1161 for (i = 0; i < host->n_ports; i++)
edb33667 1162 if (status & (1 << i)) {
cca3974e 1163 struct ata_port *ap = host->ports[i];
198e0fed 1164 if (ap && !(ap->flags & ATA_FLAG_DISABLED)) {
825cd6dd 1165 sil24_host_intr(ap);
3cc4571c
TH
1166 handled++;
1167 } else
1168 printk(KERN_ERR DRV_NAME
1169 ": interrupt from disabled port %d\n", i);
edb33667
TH
1170 }
1171
cca3974e 1172 spin_unlock(&host->lock);
edb33667
TH
1173 out:
1174 return IRQ_RETVAL(handled);
1175}
1176
88ce7550
TH
1177static void sil24_error_handler(struct ata_port *ap)
1178{
23818034
TH
1179 struct sil24_port_priv *pp = ap->private_data;
1180
3454dc69 1181 if (sil24_init_port(ap))
88ce7550 1182 ata_eh_freeze_port(ap);
88ce7550
TH
1183
1184 /* perform recovery */
3454dc69
TH
1185 sata_pmp_do_eh(ap, ata_std_prereset, sil24_softreset, sil24_hardreset,
1186 ata_std_postreset, sata_pmp_std_prereset,
1187 sil24_pmp_softreset, sil24_pmp_hardreset,
1188 sata_pmp_std_postreset);
23818034
TH
1189
1190 pp->do_port_rst = 0;
88ce7550
TH
1191}
1192
1193static void sil24_post_internal_cmd(struct ata_queued_cmd *qc)
1194{
1195 struct ata_port *ap = qc->ap;
1196
88ce7550 1197 /* make DMA engine forget about the failed command */
3454dc69
TH
1198 if ((qc->flags & ATA_QCFLAG_FAILED) && sil24_init_port(ap))
1199 ata_eh_freeze_port(ap);
88ce7550
TH
1200}
1201
edb33667
TH
1202static int sil24_port_start(struct ata_port *ap)
1203{
cca3974e 1204 struct device *dev = ap->host->dev;
edb33667 1205 struct sil24_port_priv *pp;
69ad185f 1206 union sil24_cmd_block *cb;
aee10a03 1207 size_t cb_size = sizeof(*cb) * SIL24_MAX_CMDS;
edb33667
TH
1208 dma_addr_t cb_dma;
1209
24dc5f33 1210 pp = devm_kzalloc(dev, sizeof(*pp), GFP_KERNEL);
edb33667 1211 if (!pp)
24dc5f33 1212 return -ENOMEM;
edb33667 1213
6a575fa9
TH
1214 pp->tf.command = ATA_DRDY;
1215
24dc5f33 1216 cb = dmam_alloc_coherent(dev, cb_size, &cb_dma, GFP_KERNEL);
6037d6bb 1217 if (!cb)
24dc5f33 1218 return -ENOMEM;
edb33667
TH
1219 memset(cb, 0, cb_size);
1220
edb33667
TH
1221 pp->cmd_block = cb;
1222 pp->cmd_block_dma = cb_dma;
1223
1224 ap->private_data = pp;
1225
1226 return 0;
edb33667
TH
1227}
1228
4447d351 1229static void sil24_init_controller(struct ata_host *host)
2a41a610 1230{
4447d351 1231 void __iomem *host_base = host->iomap[SIL24_HOST_BAR];
2a41a610
TH
1232 u32 tmp;
1233 int i;
1234
1235 /* GPIO off */
1236 writel(0, host_base + HOST_FLASH_CMD);
1237
1238 /* clear global reset & mask interrupts during initialization */
1239 writel(0, host_base + HOST_CTRL);
1240
1241 /* init ports */
4447d351 1242 for (i = 0; i < host->n_ports; i++) {
23818034
TH
1243 struct ata_port *ap = host->ports[i];
1244 void __iomem *port = ap->ioaddr.cmd_addr;
2a41a610
TH
1245
1246 /* Initial PHY setting */
1247 writel(0x20c, port + PORT_PHY_CFG);
1248
1249 /* Clear port RST */
1250 tmp = readl(port + PORT_CTRL_STAT);
1251 if (tmp & PORT_CS_PORT_RST) {
1252 writel(PORT_CS_PORT_RST, port + PORT_CTRL_CLR);
1253 tmp = ata_wait_register(port + PORT_CTRL_STAT,
1254 PORT_CS_PORT_RST,
1255 PORT_CS_PORT_RST, 10, 100);
1256 if (tmp & PORT_CS_PORT_RST)
4447d351 1257 dev_printk(KERN_ERR, host->dev,
5796d1c4 1258 "failed to clear port RST\n");
2a41a610
TH
1259 }
1260
23818034
TH
1261 /* configure port */
1262 sil24_config_port(ap);
2a41a610
TH
1263 }
1264
1265 /* Turn on interrupts */
1266 writel(IRQ_STAT_4PORTS, host_base + HOST_CTRL);
1267}
1268
edb33667
TH
1269static int sil24_init_one(struct pci_dev *pdev, const struct pci_device_id *ent)
1270{
93e2618e 1271 extern int __MARKER__sil24_cmd_block_is_sized_wrongly;
5796d1c4 1272 static int printed_version;
4447d351
TH
1273 struct ata_port_info pi = sil24_port_info[ent->driver_data];
1274 const struct ata_port_info *ppi[] = { &pi, NULL };
1275 void __iomem * const *iomap;
1276 struct ata_host *host;
edb33667 1277 int i, rc;
37024e8e 1278 u32 tmp;
edb33667 1279
93e2618e
TH
1280 /* cause link error if sil24_cmd_block is sized wrongly */
1281 if (sizeof(union sil24_cmd_block) != PAGE_SIZE)
1282 __MARKER__sil24_cmd_block_is_sized_wrongly = 1;
1283
edb33667 1284 if (!printed_version++)
a9524a76 1285 dev_printk(KERN_DEBUG, &pdev->dev, "version " DRV_VERSION "\n");
edb33667 1286
4447d351 1287 /* acquire resources */
24dc5f33 1288 rc = pcim_enable_device(pdev);
edb33667
TH
1289 if (rc)
1290 return rc;
1291
0d5ff566
TH
1292 rc = pcim_iomap_regions(pdev,
1293 (1 << SIL24_HOST_BAR) | (1 << SIL24_PORT_BAR),
1294 DRV_NAME);
edb33667 1295 if (rc)
24dc5f33 1296 return rc;
4447d351 1297 iomap = pcim_iomap_table(pdev);
edb33667 1298
4447d351
TH
1299 /* apply workaround for completion IRQ loss on PCI-X errata */
1300 if (pi.flags & SIL24_FLAG_PCIX_IRQ_WOC) {
1301 tmp = readl(iomap[SIL24_HOST_BAR] + HOST_CTRL);
1302 if (tmp & (HOST_CTRL_TRDY | HOST_CTRL_STOP | HOST_CTRL_DEVSEL))
1303 dev_printk(KERN_INFO, &pdev->dev,
1304 "Applying completion IRQ loss on PCI-X "
1305 "errata fix\n");
1306 else
1307 pi.flags &= ~SIL24_FLAG_PCIX_IRQ_WOC;
1308 }
edb33667 1309
4447d351
TH
1310 /* allocate and fill host */
1311 host = ata_host_alloc_pinfo(&pdev->dev, ppi,
1312 SIL24_FLAG2NPORTS(ppi[0]->flags));
1313 if (!host)
1314 return -ENOMEM;
1315 host->iomap = iomap;
edb33667 1316
4447d351 1317 for (i = 0; i < host->n_ports; i++) {
cbcdd875
TH
1318 struct ata_port *ap = host->ports[i];
1319 size_t offset = ap->port_no * PORT_REGS_SIZE;
1320 void __iomem *port = iomap[SIL24_PORT_BAR] + offset;
edb33667 1321
4447d351
TH
1322 host->ports[i]->ioaddr.cmd_addr = port;
1323 host->ports[i]->ioaddr.scr_addr = port + PORT_SCONTROL;
edb33667 1324
cbcdd875
TH
1325 ata_port_pbar_desc(ap, SIL24_HOST_BAR, -1, "host");
1326 ata_port_pbar_desc(ap, SIL24_PORT_BAR, offset, "port");
4447d351 1327 }
edb33667 1328
4447d351 1329 /* configure and activate the device */
26ec634c
TH
1330 if (!pci_set_dma_mask(pdev, DMA_64BIT_MASK)) {
1331 rc = pci_set_consistent_dma_mask(pdev, DMA_64BIT_MASK);
1332 if (rc) {
1333 rc = pci_set_consistent_dma_mask(pdev, DMA_32BIT_MASK);
1334 if (rc) {
1335 dev_printk(KERN_ERR, &pdev->dev,
1336 "64-bit DMA enable failed\n");
24dc5f33 1337 return rc;
26ec634c
TH
1338 }
1339 }
1340 } else {
1341 rc = pci_set_dma_mask(pdev, DMA_32BIT_MASK);
1342 if (rc) {
1343 dev_printk(KERN_ERR, &pdev->dev,
1344 "32-bit DMA enable failed\n");
24dc5f33 1345 return rc;
26ec634c
TH
1346 }
1347 rc = pci_set_consistent_dma_mask(pdev, DMA_32BIT_MASK);
1348 if (rc) {
1349 dev_printk(KERN_ERR, &pdev->dev,
1350 "32-bit consistent DMA enable failed\n");
24dc5f33 1351 return rc;
26ec634c 1352 }
edb33667
TH
1353 }
1354
4447d351 1355 sil24_init_controller(host);
edb33667
TH
1356
1357 pci_set_master(pdev);
4447d351
TH
1358 return ata_host_activate(host, pdev->irq, sil24_interrupt, IRQF_SHARED,
1359 &sil24_sht);
edb33667
TH
1360}
1361
281d426c 1362#ifdef CONFIG_PM
d2298dca
TH
1363static int sil24_pci_device_resume(struct pci_dev *pdev)
1364{
cca3974e 1365 struct ata_host *host = dev_get_drvdata(&pdev->dev);
0d5ff566 1366 void __iomem *host_base = host->iomap[SIL24_HOST_BAR];
553c4aa6 1367 int rc;
d2298dca 1368
553c4aa6
TH
1369 rc = ata_pci_device_do_resume(pdev);
1370 if (rc)
1371 return rc;
d2298dca
TH
1372
1373 if (pdev->dev.power.power_state.event == PM_EVENT_SUSPEND)
0d5ff566 1374 writel(HOST_CTRL_GLOBAL_RST, host_base + HOST_CTRL);
d2298dca 1375
4447d351 1376 sil24_init_controller(host);
d2298dca 1377
cca3974e 1378 ata_host_resume(host);
d2298dca
TH
1379
1380 return 0;
1381}
3454dc69
TH
1382
1383static int sil24_port_resume(struct ata_port *ap)
1384{
1385 sil24_config_pmp(ap, ap->nr_pmp_links);
1386 return 0;
1387}
281d426c 1388#endif
d2298dca 1389
edb33667
TH
1390static int __init sil24_init(void)
1391{
b7887196 1392 return pci_register_driver(&sil24_pci_driver);
edb33667
TH
1393}
1394
1395static void __exit sil24_exit(void)
1396{
1397 pci_unregister_driver(&sil24_pci_driver);
1398}
1399
1400MODULE_AUTHOR("Tejun Heo");
1401MODULE_DESCRIPTION("Silicon Image 3124/3132 SATA low-level driver");
1402MODULE_LICENSE("GPL");
1403MODULE_DEVICE_TABLE(pci, sil24_pci_tbl);
1404
1405module_init(sil24_init);
1406module_exit(sil24_exit);