]> git.proxmox.com Git - mirror_ubuntu-artful-kernel.git/blame - drivers/ata/sata_sx4.c
libata: normalize port_info, port_operations and sht tables
[mirror_ubuntu-artful-kernel.git] / drivers / ata / sata_sx4.c
CommitLineData
1da177e4
LT
1/*
2 * sata_sx4.c - Promise SATA
3 *
4 * Maintained by: Jeff Garzik <jgarzik@pobox.com>
5 * Please ALWAYS copy linux-ide@vger.kernel.org
6 * on emails.
7 *
8 * Copyright 2003-2004 Red Hat, Inc.
9 *
af36d7f0
JG
10 *
11 * This program is free software; you can redistribute it and/or modify
12 * it under the terms of the GNU General Public License as published by
13 * the Free Software Foundation; either version 2, or (at your option)
14 * any later version.
15 *
16 * This program is distributed in the hope that it will be useful,
17 * but WITHOUT ANY WARRANTY; without even the implied warranty of
18 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
19 * GNU General Public License for more details.
20 *
21 * You should have received a copy of the GNU General Public License
22 * along with this program; see the file COPYING. If not, write to
23 * the Free Software Foundation, 675 Mass Ave, Cambridge, MA 02139, USA.
24 *
25 *
26 * libata documentation is available via 'make {ps|pdf}docs',
27 * as Documentation/DocBook/libata.*
28 *
29 * Hardware documentation available under NDA.
1da177e4
LT
30 *
31 */
32
a09060ff
JG
33/*
34 Theory of operation
35 -------------------
36
37 The SX4 (PDC20621) chip features a single Host DMA (HDMA) copy
38 engine, DIMM memory, and four ATA engines (one per SATA port).
39 Data is copied to/from DIMM memory by the HDMA engine, before
40 handing off to one (or more) of the ATA engines. The ATA
41 engines operate solely on DIMM memory.
42
43 The SX4 behaves like a PATA chip, with no SATA controls or
44 knowledge whatsoever, leading to the presumption that
45 PATA<->SATA bridges exist on SX4 boards, external to the
46 PDC20621 chip itself.
47
48 The chip is quite capable, supporting an XOR engine and linked
49 hardware commands (permits a string to transactions to be
50 submitted and waited-on as a single unit), and an optional
51 microprocessor.
52
53 The limiting factor is largely software. This Linux driver was
54 written to multiplex the single HDMA engine to copy disk
55 transactions into a fixed DIMM memory space, from where an ATA
56 engine takes over. As a result, each WRITE looks like this:
57
58 submit HDMA packet to hardware
59 hardware copies data from system memory to DIMM
60 hardware raises interrupt
61
62 submit ATA packet to hardware
63 hardware executes ATA WRITE command, w/ data in DIMM
64 hardware raises interrupt
2dcb407e 65
a09060ff
JG
66 and each READ looks like this:
67
68 submit ATA packet to hardware
69 hardware executes ATA READ command, w/ data in DIMM
70 hardware raises interrupt
2dcb407e 71
a09060ff
JG
72 submit HDMA packet to hardware
73 hardware copies data from DIMM to system memory
74 hardware raises interrupt
75
76 This is a very slow, lock-step way of doing things that can
77 certainly be improved by motivated kernel hackers.
78
79 */
80
1da177e4
LT
81#include <linux/kernel.h>
82#include <linux/module.h>
83#include <linux/pci.h>
84#include <linux/init.h>
85#include <linux/blkdev.h>
86#include <linux/delay.h>
87#include <linux/interrupt.h>
a9524a76 88#include <linux/device.h>
1da177e4 89#include <scsi/scsi_host.h>
193515d5 90#include <scsi/scsi_cmnd.h>
1da177e4 91#include <linux/libata.h>
1da177e4
LT
92#include "sata_promise.h"
93
94#define DRV_NAME "sata_sx4"
2a3103ce 95#define DRV_VERSION "0.12"
1da177e4
LT
96
97
98enum {
0d5ff566
TH
99 PDC_MMIO_BAR = 3,
100 PDC_DIMM_BAR = 4,
101
1da177e4
LT
102 PDC_PRD_TBL = 0x44, /* Direct command DMA table addr */
103
104 PDC_PKT_SUBMIT = 0x40, /* Command packet pointer addr */
105 PDC_HDMA_PKT_SUBMIT = 0x100, /* Host DMA packet pointer addr */
106 PDC_INT_SEQMASK = 0x40, /* Mask of asserted SEQ INTs */
107 PDC_HDMA_CTLSTAT = 0x12C, /* Host DMA control / status */
108
a09060ff
JG
109 PDC_CTLSTAT = 0x60, /* IDEn control / status */
110
1da177e4
LT
111 PDC_20621_SEQCTL = 0x400,
112 PDC_20621_SEQMASK = 0x480,
113 PDC_20621_GENERAL_CTL = 0x484,
114 PDC_20621_PAGE_SIZE = (32 * 1024),
115
116 /* chosen, not constant, values; we design our own DIMM mem map */
117 PDC_20621_DIMM_WINDOW = 0x0C, /* page# for 32K DIMM window */
118 PDC_20621_DIMM_BASE = 0x00200000,
119 PDC_20621_DIMM_DATA = (64 * 1024),
120 PDC_DIMM_DATA_STEP = (256 * 1024),
121 PDC_DIMM_WINDOW_STEP = (8 * 1024),
122 PDC_DIMM_HOST_PRD = (6 * 1024),
123 PDC_DIMM_HOST_PKT = (128 * 0),
124 PDC_DIMM_HPKT_PRD = (128 * 1),
125 PDC_DIMM_ATA_PKT = (128 * 2),
126 PDC_DIMM_APKT_PRD = (128 * 3),
127 PDC_DIMM_HEADER_SZ = PDC_DIMM_APKT_PRD + 128,
128 PDC_PAGE_WINDOW = 0x40,
129 PDC_PAGE_DATA = PDC_PAGE_WINDOW +
130 (PDC_20621_DIMM_DATA / PDC_20621_PAGE_SIZE),
131 PDC_PAGE_SET = PDC_DIMM_DATA_STEP / PDC_20621_PAGE_SIZE,
132
133 PDC_CHIP0_OFS = 0xC0000, /* offset of chip #0 */
134
135 PDC_20621_ERR_MASK = (1<<19) | (1<<20) | (1<<21) | (1<<22) |
136 (1<<23),
137
138 board_20621 = 0, /* FastTrak S150 SX4 */
139
b2d46b61
JG
140 PDC_MASK_INT = (1 << 10), /* HDMA/ATA mask int */
141 PDC_RESET = (1 << 11), /* HDMA/ATA reset */
a09060ff 142 PDC_DMA_ENABLE = (1 << 7), /* DMA start/stop */
1da177e4
LT
143
144 PDC_MAX_HDMA = 32,
145 PDC_HDMA_Q_MASK = (PDC_MAX_HDMA - 1),
146
b2d46b61
JG
147 PDC_DIMM0_SPD_DEV_ADDRESS = 0x50,
148 PDC_DIMM1_SPD_DEV_ADDRESS = 0x51,
149 PDC_I2C_CONTROL = 0x48,
150 PDC_I2C_ADDR_DATA = 0x4C,
151 PDC_DIMM0_CONTROL = 0x80,
152 PDC_DIMM1_CONTROL = 0x84,
153 PDC_SDRAM_CONTROL = 0x88,
154 PDC_I2C_WRITE = 0, /* master -> slave */
155 PDC_I2C_READ = (1 << 6), /* master <- slave */
156 PDC_I2C_START = (1 << 7), /* start I2C proto */
157 PDC_I2C_MASK_INT = (1 << 5), /* mask I2C interrupt */
158 PDC_I2C_COMPLETE = (1 << 16), /* I2C normal compl. */
159 PDC_I2C_NO_ACK = (1 << 20), /* slave no-ack addr */
160 PDC_DIMM_SPD_SUBADDRESS_START = 0x00,
161 PDC_DIMM_SPD_SUBADDRESS_END = 0x7F,
162 PDC_DIMM_SPD_ROW_NUM = 3,
163 PDC_DIMM_SPD_COLUMN_NUM = 4,
164 PDC_DIMM_SPD_MODULE_ROW = 5,
165 PDC_DIMM_SPD_TYPE = 11,
166 PDC_DIMM_SPD_FRESH_RATE = 12,
167 PDC_DIMM_SPD_BANK_NUM = 17,
168 PDC_DIMM_SPD_CAS_LATENCY = 18,
169 PDC_DIMM_SPD_ATTRIBUTE = 21,
170 PDC_DIMM_SPD_ROW_PRE_CHARGE = 27,
171 PDC_DIMM_SPD_ROW_ACTIVE_DELAY = 28,
172 PDC_DIMM_SPD_RAS_CAS_DELAY = 29,
173 PDC_DIMM_SPD_ACTIVE_PRECHARGE = 30,
174 PDC_DIMM_SPD_SYSTEM_FREQ = 126,
175 PDC_CTL_STATUS = 0x08,
176 PDC_DIMM_WINDOW_CTLR = 0x0C,
177 PDC_TIME_CONTROL = 0x3C,
178 PDC_TIME_PERIOD = 0x40,
179 PDC_TIME_COUNTER = 0x44,
180 PDC_GENERAL_CTLR = 0x484,
181 PCI_PLL_INIT = 0x8A531824,
182 PCI_X_TCOUNT = 0xEE1E5CFF,
183
184 /* PDC_TIME_CONTROL bits */
185 PDC_TIMER_BUZZER = (1 << 10),
186 PDC_TIMER_MODE_PERIODIC = 0, /* bits 9:8 == 00 */
187 PDC_TIMER_MODE_ONCE = (1 << 8), /* bits 9:8 == 01 */
188 PDC_TIMER_ENABLE = (1 << 7),
189 PDC_TIMER_MASK_INT = (1 << 5),
190 PDC_TIMER_SEQ_MASK = 0x1f, /* SEQ ID for timer */
191 PDC_TIMER_DEFAULT = PDC_TIMER_MODE_ONCE |
192 PDC_TIMER_ENABLE |
193 PDC_TIMER_MASK_INT,
1da177e4
LT
194};
195
196
197struct pdc_port_priv {
198 u8 dimm_buf[(ATA_PRD_SZ * ATA_MAX_PRD) + 512];
199 u8 *pkt;
200 dma_addr_t pkt_dma;
201};
202
203struct pdc_host_priv {
1da177e4
LT
204 unsigned int doing_hdma;
205 unsigned int hdma_prod;
206 unsigned int hdma_cons;
207 struct {
208 struct ata_queued_cmd *qc;
209 unsigned int seq;
210 unsigned long pkt_ofs;
211 } hdma[32];
212};
213
214
5796d1c4 215static int pdc_sata_init_one(struct pci_dev *pdev, const struct pci_device_id *ent);
1da177e4 216static void pdc_eng_timeout(struct ata_port *ap);
5796d1c4 217static void pdc_20621_phy_reset(struct ata_port *ap);
1da177e4 218static int pdc_port_start(struct ata_port *ap);
1da177e4 219static void pdc20621_qc_prep(struct ata_queued_cmd *qc);
057ace5e
JG
220static void pdc_tf_load_mmio(struct ata_port *ap, const struct ata_taskfile *tf);
221static void pdc_exec_command_mmio(struct ata_port *ap, const struct ata_taskfile *tf);
4447d351
TH
222static unsigned int pdc20621_dimm_init(struct ata_host *host);
223static int pdc20621_detect_dimm(struct ata_host *host);
224static unsigned int pdc20621_i2c_read(struct ata_host *host,
1da177e4 225 u32 device, u32 subaddr, u32 *pdata);
4447d351
TH
226static int pdc20621_prog_dimm0(struct ata_host *host);
227static unsigned int pdc20621_prog_dimm_global(struct ata_host *host);
1da177e4 228#ifdef ATA_VERBOSE_DEBUG
4447d351 229static void pdc20621_get_from_dimm(struct ata_host *host,
1da177e4
LT
230 void *psource, u32 offset, u32 size);
231#endif
4447d351 232static void pdc20621_put_to_dimm(struct ata_host *host,
1da177e4
LT
233 void *psource, u32 offset, u32 size);
234static void pdc20621_irq_clear(struct ata_port *ap);
9a3d9eb0 235static unsigned int pdc20621_qc_issue_prot(struct ata_queued_cmd *qc);
1da177e4
LT
236
237
193515d5 238static struct scsi_host_template pdc_sata_sht = {
1da177e4
LT
239 .module = THIS_MODULE,
240 .name = DRV_NAME,
241 .ioctl = ata_scsi_ioctl,
242 .queuecommand = ata_scsi_queuecmd,
1da177e4
LT
243 .can_queue = ATA_DEF_QUEUE,
244 .this_id = ATA_SHT_THIS_ID,
245 .sg_tablesize = LIBATA_MAX_PRD,
1da177e4
LT
246 .cmd_per_lun = ATA_SHT_CMD_PER_LUN,
247 .emulated = ATA_SHT_EMULATED,
248 .use_clustering = ATA_SHT_USE_CLUSTERING,
249 .proc_name = DRV_NAME,
250 .dma_boundary = ATA_DMA_BOUNDARY,
251 .slave_configure = ata_scsi_slave_config,
ccf68c34 252 .slave_destroy = ata_scsi_slave_destroy,
1da177e4 253 .bios_param = ata_std_bios_param,
1da177e4
LT
254};
255
057ace5e 256static const struct ata_port_operations pdc_20621_ops = {
1da177e4
LT
257 .tf_load = pdc_tf_load_mmio,
258 .tf_read = ata_tf_read,
259 .check_status = ata_check_status,
260 .exec_command = pdc_exec_command_mmio,
261 .dev_select = ata_std_dev_select,
262 .phy_reset = pdc_20621_phy_reset,
263 .qc_prep = pdc20621_qc_prep,
264 .qc_issue = pdc20621_qc_issue_prot,
0d5ff566 265 .data_xfer = ata_data_xfer,
1da177e4 266 .eng_timeout = pdc_eng_timeout,
1da177e4 267 .irq_clear = pdc20621_irq_clear,
246ce3b6 268 .irq_on = ata_irq_on,
1da177e4 269 .port_start = pdc_port_start,
1da177e4
LT
270};
271
98ac62de 272static const struct ata_port_info pdc_port_info[] = {
1da177e4
LT
273 /* board_20621 */
274 {
cca3974e 275 .flags = ATA_FLAG_SATA | ATA_FLAG_NO_LEGACY |
50630195 276 ATA_FLAG_SRST | ATA_FLAG_MMIO |
1f3461a7 277 ATA_FLAG_NO_ATAPI | ATA_FLAG_PIO_POLLING,
1da177e4
LT
278 .pio_mask = 0x1f, /* pio0-4 */
279 .mwdma_mask = 0x07, /* mwdma0-2 */
469248ab 280 .udma_mask = ATA_UDMA6,
1da177e4
LT
281 .port_ops = &pdc_20621_ops,
282 },
283
284};
285
3b7d697d 286static const struct pci_device_id pdc_sata_pci_tbl[] = {
54bb3a94
JG
287 { PCI_VDEVICE(PROMISE, 0x6622), board_20621 },
288
1da177e4
LT
289 { } /* terminate list */
290};
291
1da177e4
LT
292static struct pci_driver pdc_sata_pci_driver = {
293 .name = DRV_NAME,
294 .id_table = pdc_sata_pci_tbl,
295 .probe = pdc_sata_init_one,
296 .remove = ata_pci_remove_one,
297};
298
299
1da177e4
LT
300static int pdc_port_start(struct ata_port *ap)
301{
cca3974e 302 struct device *dev = ap->host->dev;
1da177e4
LT
303 struct pdc_port_priv *pp;
304 int rc;
305
306 rc = ata_port_start(ap);
307 if (rc)
308 return rc;
309
24dc5f33
TH
310 pp = devm_kzalloc(dev, sizeof(*pp), GFP_KERNEL);
311 if (!pp)
312 return -ENOMEM;
1da177e4 313
24dc5f33
TH
314 pp->pkt = dmam_alloc_coherent(dev, 128, &pp->pkt_dma, GFP_KERNEL);
315 if (!pp->pkt)
316 return -ENOMEM;
1da177e4
LT
317
318 ap->private_data = pp;
319
320 return 0;
1da177e4
LT
321}
322
5796d1c4 323static void pdc_20621_phy_reset(struct ata_port *ap)
1da177e4
LT
324{
325 VPRINTK("ENTER\n");
5796d1c4
JG
326 ap->cbl = ATA_CBL_SATA;
327 ata_port_probe(ap);
328 ata_bus_reset(ap);
1da177e4
LT
329}
330
331static inline void pdc20621_ata_sg(struct ata_taskfile *tf, u8 *buf,
5796d1c4 332 unsigned int portno,
1da177e4
LT
333 unsigned int total_len)
334{
335 u32 addr;
336 unsigned int dw = PDC_DIMM_APKT_PRD >> 2;
4ca4e439 337 __le32 *buf32 = (__le32 *) buf;
1da177e4
LT
338
339 /* output ATA packet S/G table */
340 addr = PDC_20621_DIMM_BASE + PDC_20621_DIMM_DATA +
341 (PDC_DIMM_DATA_STEP * portno);
342 VPRINTK("ATA sg addr 0x%x, %d\n", addr, addr);
343 buf32[dw] = cpu_to_le32(addr);
344 buf32[dw + 1] = cpu_to_le32(total_len | ATA_PRD_EOT);
345
346 VPRINTK("ATA PSG @ %x == (0x%x, 0x%x)\n",
347 PDC_20621_DIMM_BASE +
348 (PDC_DIMM_WINDOW_STEP * portno) +
349 PDC_DIMM_APKT_PRD,
350 buf32[dw], buf32[dw + 1]);
351}
352
353static inline void pdc20621_host_sg(struct ata_taskfile *tf, u8 *buf,
5796d1c4 354 unsigned int portno,
1da177e4
LT
355 unsigned int total_len)
356{
357 u32 addr;
358 unsigned int dw = PDC_DIMM_HPKT_PRD >> 2;
4ca4e439 359 __le32 *buf32 = (__le32 *) buf;
1da177e4
LT
360
361 /* output Host DMA packet S/G table */
362 addr = PDC_20621_DIMM_BASE + PDC_20621_DIMM_DATA +
363 (PDC_DIMM_DATA_STEP * portno);
364
365 buf32[dw] = cpu_to_le32(addr);
366 buf32[dw + 1] = cpu_to_le32(total_len | ATA_PRD_EOT);
367
368 VPRINTK("HOST PSG @ %x == (0x%x, 0x%x)\n",
369 PDC_20621_DIMM_BASE +
370 (PDC_DIMM_WINDOW_STEP * portno) +
371 PDC_DIMM_HPKT_PRD,
372 buf32[dw], buf32[dw + 1]);
373}
374
375static inline unsigned int pdc20621_ata_pkt(struct ata_taskfile *tf,
376 unsigned int devno, u8 *buf,
377 unsigned int portno)
378{
379 unsigned int i, dw;
4ca4e439 380 __le32 *buf32 = (__le32 *) buf;
1da177e4
LT
381 u8 dev_reg;
382
383 unsigned int dimm_sg = PDC_20621_DIMM_BASE +
384 (PDC_DIMM_WINDOW_STEP * portno) +
385 PDC_DIMM_APKT_PRD;
386 VPRINTK("ENTER, dimm_sg == 0x%x, %d\n", dimm_sg, dimm_sg);
387
388 i = PDC_DIMM_ATA_PKT;
389
390 /*
391 * Set up ATA packet
392 */
393 if ((tf->protocol == ATA_PROT_DMA) && (!(tf->flags & ATA_TFLAG_WRITE)))
394 buf[i++] = PDC_PKT_READ;
395 else if (tf->protocol == ATA_PROT_NODATA)
396 buf[i++] = PDC_PKT_NODATA;
397 else
398 buf[i++] = 0;
399 buf[i++] = 0; /* reserved */
400 buf[i++] = portno + 1; /* seq. id */
401 buf[i++] = 0xff; /* delay seq. id */
402
403 /* dimm dma S/G, and next-pkt */
404 dw = i >> 2;
405 if (tf->protocol == ATA_PROT_NODATA)
406 buf32[dw] = 0;
407 else
408 buf32[dw] = cpu_to_le32(dimm_sg);
409 buf32[dw + 1] = 0;
410 i += 8;
411
412 if (devno == 0)
413 dev_reg = ATA_DEVICE_OBS;
414 else
415 dev_reg = ATA_DEVICE_OBS | ATA_DEV1;
416
417 /* select device */
418 buf[i++] = (1 << 5) | PDC_PKT_CLEAR_BSY | ATA_REG_DEVICE;
419 buf[i++] = dev_reg;
420
421 /* device control register */
422 buf[i++] = (1 << 5) | PDC_REG_DEVCTL;
423 buf[i++] = tf->ctl;
424
425 return i;
426}
427
428static inline void pdc20621_host_pkt(struct ata_taskfile *tf, u8 *buf,
429 unsigned int portno)
430{
431 unsigned int dw;
4ca4e439
AV
432 u32 tmp;
433 __le32 *buf32 = (__le32 *) buf;
1da177e4
LT
434
435 unsigned int host_sg = PDC_20621_DIMM_BASE +
436 (PDC_DIMM_WINDOW_STEP * portno) +
437 PDC_DIMM_HOST_PRD;
438 unsigned int dimm_sg = PDC_20621_DIMM_BASE +
439 (PDC_DIMM_WINDOW_STEP * portno) +
440 PDC_DIMM_HPKT_PRD;
441 VPRINTK("ENTER, dimm_sg == 0x%x, %d\n", dimm_sg, dimm_sg);
442 VPRINTK("host_sg == 0x%x, %d\n", host_sg, host_sg);
443
444 dw = PDC_DIMM_HOST_PKT >> 2;
445
446 /*
447 * Set up Host DMA packet
448 */
449 if ((tf->protocol == ATA_PROT_DMA) && (!(tf->flags & ATA_TFLAG_WRITE)))
450 tmp = PDC_PKT_READ;
451 else
452 tmp = 0;
453 tmp |= ((portno + 1 + 4) << 16); /* seq. id */
454 tmp |= (0xff << 24); /* delay seq. id */
455 buf32[dw + 0] = cpu_to_le32(tmp);
456 buf32[dw + 1] = cpu_to_le32(host_sg);
457 buf32[dw + 2] = cpu_to_le32(dimm_sg);
458 buf32[dw + 3] = 0;
459
460 VPRINTK("HOST PKT @ %x == (0x%x 0x%x 0x%x 0x%x)\n",
461 PDC_20621_DIMM_BASE + (PDC_DIMM_WINDOW_STEP * portno) +
462 PDC_DIMM_HOST_PKT,
463 buf32[dw + 0],
464 buf32[dw + 1],
465 buf32[dw + 2],
466 buf32[dw + 3]);
467}
468
469static void pdc20621_dma_prep(struct ata_queued_cmd *qc)
470{
cedc9a47 471 struct scatterlist *sg;
1da177e4
LT
472 struct ata_port *ap = qc->ap;
473 struct pdc_port_priv *pp = ap->private_data;
0d5ff566
TH
474 void __iomem *mmio = ap->host->iomap[PDC_MMIO_BAR];
475 void __iomem *dimm_mmio = ap->host->iomap[PDC_DIMM_BAR];
1da177e4 476 unsigned int portno = ap->port_no;
ff2aeb1e 477 unsigned int i, si, idx, total_len = 0, sgt_len;
1da177e4
LT
478 u32 *buf = (u32 *) &pp->dimm_buf[PDC_DIMM_HEADER_SZ];
479
beec7dbc 480 WARN_ON(!(qc->flags & ATA_QCFLAG_DMAMAP));
1da177e4 481
44877b4e 482 VPRINTK("ata%u: ENTER\n", ap->print_id);
1da177e4
LT
483
484 /* hard-code chip #0 */
485 mmio += PDC_CHIP0_OFS;
486
487 /*
488 * Build S/G table
489 */
1da177e4 490 idx = 0;
ff2aeb1e 491 for_each_sg(qc->sg, sg, qc->n_elem, si) {
cedc9a47
JG
492 buf[idx++] = cpu_to_le32(sg_dma_address(sg));
493 buf[idx++] = cpu_to_le32(sg_dma_len(sg));
494 total_len += sg_dma_len(sg);
1da177e4
LT
495 }
496 buf[idx - 1] |= cpu_to_le32(ATA_PRD_EOT);
497 sgt_len = idx * 4;
498
499 /*
500 * Build ATA, host DMA packets
501 */
502 pdc20621_host_sg(&qc->tf, &pp->dimm_buf[0], portno, total_len);
503 pdc20621_host_pkt(&qc->tf, &pp->dimm_buf[0], portno);
504
505 pdc20621_ata_sg(&qc->tf, &pp->dimm_buf[0], portno, total_len);
506 i = pdc20621_ata_pkt(&qc->tf, qc->dev->devno, &pp->dimm_buf[0], portno);
507
508 if (qc->tf.flags & ATA_TFLAG_LBA48)
509 i = pdc_prep_lba48(&qc->tf, &pp->dimm_buf[0], i);
510 else
511 i = pdc_prep_lba28(&qc->tf, &pp->dimm_buf[0], i);
512
513 pdc_pkt_footer(&qc->tf, &pp->dimm_buf[0], i);
514
515 /* copy three S/G tables and two packets to DIMM MMIO window */
516 memcpy_toio(dimm_mmio + (portno * PDC_DIMM_WINDOW_STEP),
517 &pp->dimm_buf, PDC_DIMM_HEADER_SZ);
518 memcpy_toio(dimm_mmio + (portno * PDC_DIMM_WINDOW_STEP) +
519 PDC_DIMM_HOST_PRD,
520 &pp->dimm_buf[PDC_DIMM_HEADER_SZ], sgt_len);
521
522 /* force host FIFO dump */
523 writel(0x00000001, mmio + PDC_20621_GENERAL_CTL);
524
525 readl(dimm_mmio); /* MMIO PCI posting flush */
526
527 VPRINTK("ata pkt buf ofs %u, prd size %u, mmio copied\n", i, sgt_len);
528}
529
530static void pdc20621_nodata_prep(struct ata_queued_cmd *qc)
531{
532 struct ata_port *ap = qc->ap;
533 struct pdc_port_priv *pp = ap->private_data;
0d5ff566
TH
534 void __iomem *mmio = ap->host->iomap[PDC_MMIO_BAR];
535 void __iomem *dimm_mmio = ap->host->iomap[PDC_DIMM_BAR];
1da177e4
LT
536 unsigned int portno = ap->port_no;
537 unsigned int i;
538
44877b4e 539 VPRINTK("ata%u: ENTER\n", ap->print_id);
1da177e4
LT
540
541 /* hard-code chip #0 */
542 mmio += PDC_CHIP0_OFS;
543
544 i = pdc20621_ata_pkt(&qc->tf, qc->dev->devno, &pp->dimm_buf[0], portno);
545
546 if (qc->tf.flags & ATA_TFLAG_LBA48)
547 i = pdc_prep_lba48(&qc->tf, &pp->dimm_buf[0], i);
548 else
549 i = pdc_prep_lba28(&qc->tf, &pp->dimm_buf[0], i);
550
551 pdc_pkt_footer(&qc->tf, &pp->dimm_buf[0], i);
552
553 /* copy three S/G tables and two packets to DIMM MMIO window */
554 memcpy_toio(dimm_mmio + (portno * PDC_DIMM_WINDOW_STEP),
555 &pp->dimm_buf, PDC_DIMM_HEADER_SZ);
556
557 /* force host FIFO dump */
558 writel(0x00000001, mmio + PDC_20621_GENERAL_CTL);
559
560 readl(dimm_mmio); /* MMIO PCI posting flush */
561
562 VPRINTK("ata pkt buf ofs %u, mmio copied\n", i);
563}
564
565static void pdc20621_qc_prep(struct ata_queued_cmd *qc)
566{
567 switch (qc->tf.protocol) {
568 case ATA_PROT_DMA:
569 pdc20621_dma_prep(qc);
570 break;
571 case ATA_PROT_NODATA:
572 pdc20621_nodata_prep(qc);
573 break;
574 default:
575 break;
576 }
577}
578
579static void __pdc20621_push_hdma(struct ata_queued_cmd *qc,
580 unsigned int seq,
581 u32 pkt_ofs)
582{
583 struct ata_port *ap = qc->ap;
cca3974e 584 struct ata_host *host = ap->host;
0d5ff566 585 void __iomem *mmio = host->iomap[PDC_MMIO_BAR];
1da177e4
LT
586
587 /* hard-code chip #0 */
588 mmio += PDC_CHIP0_OFS;
589
590 writel(0x00000001, mmio + PDC_20621_SEQCTL + (seq * 4));
591 readl(mmio + PDC_20621_SEQCTL + (seq * 4)); /* flush */
592
593 writel(pkt_ofs, mmio + PDC_HDMA_PKT_SUBMIT);
594 readl(mmio + PDC_HDMA_PKT_SUBMIT); /* flush */
595}
596
597static void pdc20621_push_hdma(struct ata_queued_cmd *qc,
598 unsigned int seq,
599 u32 pkt_ofs)
600{
601 struct ata_port *ap = qc->ap;
cca3974e 602 struct pdc_host_priv *pp = ap->host->private_data;
1da177e4
LT
603 unsigned int idx = pp->hdma_prod & PDC_HDMA_Q_MASK;
604
605 if (!pp->doing_hdma) {
606 __pdc20621_push_hdma(qc, seq, pkt_ofs);
607 pp->doing_hdma = 1;
608 return;
609 }
610
611 pp->hdma[idx].qc = qc;
612 pp->hdma[idx].seq = seq;
613 pp->hdma[idx].pkt_ofs = pkt_ofs;
614 pp->hdma_prod++;
615}
616
617static void pdc20621_pop_hdma(struct ata_queued_cmd *qc)
618{
619 struct ata_port *ap = qc->ap;
cca3974e 620 struct pdc_host_priv *pp = ap->host->private_data;
1da177e4
LT
621 unsigned int idx = pp->hdma_cons & PDC_HDMA_Q_MASK;
622
623 /* if nothing on queue, we're done */
624 if (pp->hdma_prod == pp->hdma_cons) {
625 pp->doing_hdma = 0;
626 return;
627 }
628
629 __pdc20621_push_hdma(pp->hdma[idx].qc, pp->hdma[idx].seq,
630 pp->hdma[idx].pkt_ofs);
631 pp->hdma_cons++;
632}
633
634#ifdef ATA_VERBOSE_DEBUG
635static void pdc20621_dump_hdma(struct ata_queued_cmd *qc)
636{
637 struct ata_port *ap = qc->ap;
638 unsigned int port_no = ap->port_no;
0d5ff566 639 void __iomem *dimm_mmio = ap->host->iomap[PDC_DIMM_BAR];
1da177e4
LT
640
641 dimm_mmio += (port_no * PDC_DIMM_WINDOW_STEP);
642 dimm_mmio += PDC_DIMM_HOST_PKT;
643
644 printk(KERN_ERR "HDMA[0] == 0x%08X\n", readl(dimm_mmio));
645 printk(KERN_ERR "HDMA[1] == 0x%08X\n", readl(dimm_mmio + 4));
646 printk(KERN_ERR "HDMA[2] == 0x%08X\n", readl(dimm_mmio + 8));
647 printk(KERN_ERR "HDMA[3] == 0x%08X\n", readl(dimm_mmio + 12));
648}
649#else
650static inline void pdc20621_dump_hdma(struct ata_queued_cmd *qc) { }
651#endif /* ATA_VERBOSE_DEBUG */
652
653static void pdc20621_packet_start(struct ata_queued_cmd *qc)
654{
655 struct ata_port *ap = qc->ap;
cca3974e 656 struct ata_host *host = ap->host;
1da177e4 657 unsigned int port_no = ap->port_no;
0d5ff566 658 void __iomem *mmio = host->iomap[PDC_MMIO_BAR];
1da177e4
LT
659 unsigned int rw = (qc->tf.flags & ATA_TFLAG_WRITE);
660 u8 seq = (u8) (port_no + 1);
661 unsigned int port_ofs;
662
663 /* hard-code chip #0 */
664 mmio += PDC_CHIP0_OFS;
665
44877b4e 666 VPRINTK("ata%u: ENTER\n", ap->print_id);
1da177e4
LT
667
668 wmb(); /* flush PRD, pkt writes */
669
670 port_ofs = PDC_20621_DIMM_BASE + (PDC_DIMM_WINDOW_STEP * port_no);
671
672 /* if writing, we (1) DMA to DIMM, then (2) do ATA command */
673 if (rw && qc->tf.protocol == ATA_PROT_DMA) {
674 seq += 4;
675
676 pdc20621_dump_hdma(qc);
677 pdc20621_push_hdma(qc, seq, port_ofs + PDC_DIMM_HOST_PKT);
678 VPRINTK("queued ofs 0x%x (%u), seq %u\n",
679 port_ofs + PDC_DIMM_HOST_PKT,
680 port_ofs + PDC_DIMM_HOST_PKT,
681 seq);
682 } else {
683 writel(0x00000001, mmio + PDC_20621_SEQCTL + (seq * 4));
684 readl(mmio + PDC_20621_SEQCTL + (seq * 4)); /* flush */
685
686 writel(port_ofs + PDC_DIMM_ATA_PKT,
0d5ff566
TH
687 ap->ioaddr.cmd_addr + PDC_PKT_SUBMIT);
688 readl(ap->ioaddr.cmd_addr + PDC_PKT_SUBMIT);
1da177e4
LT
689 VPRINTK("submitted ofs 0x%x (%u), seq %u\n",
690 port_ofs + PDC_DIMM_ATA_PKT,
691 port_ofs + PDC_DIMM_ATA_PKT,
692 seq);
693 }
694}
695
9a3d9eb0 696static unsigned int pdc20621_qc_issue_prot(struct ata_queued_cmd *qc)
1da177e4
LT
697{
698 switch (qc->tf.protocol) {
699 case ATA_PROT_DMA:
700 case ATA_PROT_NODATA:
701 pdc20621_packet_start(qc);
702 return 0;
703
0dc36888 704 case ATAPI_PROT_DMA:
1da177e4
LT
705 BUG();
706 break;
707
708 default:
709 break;
710 }
711
712 return ata_qc_issue_prot(qc);
713}
714
5796d1c4
JG
715static inline unsigned int pdc20621_host_intr(struct ata_port *ap,
716 struct ata_queued_cmd *qc,
1da177e4 717 unsigned int doing_hdma,
ea6ba10b 718 void __iomem *mmio)
1da177e4
LT
719{
720 unsigned int port_no = ap->port_no;
721 unsigned int port_ofs =
722 PDC_20621_DIMM_BASE + (PDC_DIMM_WINDOW_STEP * port_no);
723 u8 status;
724 unsigned int handled = 0;
725
726 VPRINTK("ENTER\n");
727
728 if ((qc->tf.protocol == ATA_PROT_DMA) && /* read */
729 (!(qc->tf.flags & ATA_TFLAG_WRITE))) {
730
731 /* step two - DMA from DIMM to host */
732 if (doing_hdma) {
44877b4e 733 VPRINTK("ata%u: read hdma, 0x%x 0x%x\n", ap->print_id,
1da177e4
LT
734 readl(mmio + 0x104), readl(mmio + PDC_HDMA_CTLSTAT));
735 /* get drive status; clear intr; complete txn */
a22e2eb0
AL
736 qc->err_mask |= ac_err_mask(ata_wait_idle(ap));
737 ata_qc_complete(qc);
1da177e4
LT
738 pdc20621_pop_hdma(qc);
739 }
740
741 /* step one - exec ATA command */
742 else {
743 u8 seq = (u8) (port_no + 1 + 4);
44877b4e 744 VPRINTK("ata%u: read ata, 0x%x 0x%x\n", ap->print_id,
1da177e4
LT
745 readl(mmio + 0x104), readl(mmio + PDC_HDMA_CTLSTAT));
746
747 /* submit hdma pkt */
748 pdc20621_dump_hdma(qc);
749 pdc20621_push_hdma(qc, seq,
750 port_ofs + PDC_DIMM_HOST_PKT);
751 }
752 handled = 1;
753
754 } else if (qc->tf.protocol == ATA_PROT_DMA) { /* write */
755
756 /* step one - DMA from host to DIMM */
757 if (doing_hdma) {
758 u8 seq = (u8) (port_no + 1);
44877b4e 759 VPRINTK("ata%u: write hdma, 0x%x 0x%x\n", ap->print_id,
1da177e4
LT
760 readl(mmio + 0x104), readl(mmio + PDC_HDMA_CTLSTAT));
761
762 /* submit ata pkt */
763 writel(0x00000001, mmio + PDC_20621_SEQCTL + (seq * 4));
764 readl(mmio + PDC_20621_SEQCTL + (seq * 4));
765 writel(port_ofs + PDC_DIMM_ATA_PKT,
0d5ff566
TH
766 ap->ioaddr.cmd_addr + PDC_PKT_SUBMIT);
767 readl(ap->ioaddr.cmd_addr + PDC_PKT_SUBMIT);
1da177e4
LT
768 }
769
770 /* step two - execute ATA command */
771 else {
44877b4e 772 VPRINTK("ata%u: write ata, 0x%x 0x%x\n", ap->print_id,
1da177e4
LT
773 readl(mmio + 0x104), readl(mmio + PDC_HDMA_CTLSTAT));
774 /* get drive status; clear intr; complete txn */
a22e2eb0
AL
775 qc->err_mask |= ac_err_mask(ata_wait_idle(ap));
776 ata_qc_complete(qc);
1da177e4
LT
777 pdc20621_pop_hdma(qc);
778 }
779 handled = 1;
780
781 /* command completion, but no data xfer */
782 } else if (qc->tf.protocol == ATA_PROT_NODATA) {
783
784 status = ata_busy_wait(ap, ATA_BUSY | ATA_DRQ, 1000);
785 DPRINTK("BUS_NODATA (drv_stat 0x%X)\n", status);
a22e2eb0
AL
786 qc->err_mask |= ac_err_mask(status);
787 ata_qc_complete(qc);
1da177e4
LT
788 handled = 1;
789
790 } else {
791 ap->stats.idle_irq++;
792 }
793
794 return handled;
795}
796
797static void pdc20621_irq_clear(struct ata_port *ap)
798{
cca3974e 799 struct ata_host *host = ap->host;
0d5ff566 800 void __iomem *mmio = host->iomap[PDC_MMIO_BAR];
1da177e4
LT
801
802 mmio += PDC_CHIP0_OFS;
803
804 readl(mmio + PDC_20621_SEQMASK);
805}
806
5796d1c4 807static irqreturn_t pdc20621_interrupt(int irq, void *dev_instance)
1da177e4 808{
cca3974e 809 struct ata_host *host = dev_instance;
1da177e4
LT
810 struct ata_port *ap;
811 u32 mask = 0;
812 unsigned int i, tmp, port_no;
813 unsigned int handled = 0;
ea6ba10b 814 void __iomem *mmio_base;
1da177e4
LT
815
816 VPRINTK("ENTER\n");
817
0d5ff566 818 if (!host || !host->iomap[PDC_MMIO_BAR]) {
1da177e4
LT
819 VPRINTK("QUICK EXIT\n");
820 return IRQ_NONE;
821 }
822
0d5ff566 823 mmio_base = host->iomap[PDC_MMIO_BAR];
1da177e4
LT
824
825 /* reading should also clear interrupts */
826 mmio_base += PDC_CHIP0_OFS;
827 mask = readl(mmio_base + PDC_20621_SEQMASK);
828 VPRINTK("mask == 0x%x\n", mask);
829
830 if (mask == 0xffffffff) {
831 VPRINTK("QUICK EXIT 2\n");
832 return IRQ_NONE;
833 }
834 mask &= 0xffff; /* only 16 tags possible */
835 if (!mask) {
836 VPRINTK("QUICK EXIT 3\n");
837 return IRQ_NONE;
838 }
839
5796d1c4 840 spin_lock(&host->lock);
1da177e4 841
5796d1c4 842 for (i = 1; i < 9; i++) {
1da177e4
LT
843 port_no = i - 1;
844 if (port_no > 3)
845 port_no -= 4;
cca3974e 846 if (port_no >= host->n_ports)
1da177e4
LT
847 ap = NULL;
848 else
cca3974e 849 ap = host->ports[port_no];
1da177e4
LT
850 tmp = mask & (1 << i);
851 VPRINTK("seq %u, port_no %u, ap %p, tmp %x\n", i, port_no, ap, tmp);
c1389503 852 if (tmp && ap &&
029f5468 853 !(ap->flags & ATA_FLAG_DISABLED)) {
1da177e4
LT
854 struct ata_queued_cmd *qc;
855
9af5c9c9 856 qc = ata_qc_from_tag(ap, ap->link.active_tag);
e50362ec 857 if (qc && (!(qc->tf.flags & ATA_TFLAG_POLLING)))
1da177e4
LT
858 handled += pdc20621_host_intr(ap, qc, (i > 4),
859 mmio_base);
860 }
861 }
862
5796d1c4 863 spin_unlock(&host->lock);
1da177e4
LT
864
865 VPRINTK("mask == 0x%x\n", mask);
866
867 VPRINTK("EXIT\n");
868
869 return IRQ_RETVAL(handled);
870}
871
872static void pdc_eng_timeout(struct ata_port *ap)
873{
874 u8 drv_stat;
cca3974e 875 struct ata_host *host = ap->host;
1da177e4 876 struct ata_queued_cmd *qc;
b8f6153e 877 unsigned long flags;
1da177e4
LT
878
879 DPRINTK("ENTER\n");
880
cca3974e 881 spin_lock_irqsave(&host->lock, flags);
b8f6153e 882
9af5c9c9 883 qc = ata_qc_from_tag(ap, ap->link.active_tag);
1da177e4 884
1da177e4
LT
885 switch (qc->tf.protocol) {
886 case ATA_PROT_DMA:
887 case ATA_PROT_NODATA:
f15a1daf 888 ata_port_printk(ap, KERN_ERR, "command timeout\n");
a22e2eb0 889 qc->err_mask |= __ac_err_mask(ata_wait_idle(ap));
1da177e4
LT
890 break;
891
892 default:
893 drv_stat = ata_busy_wait(ap, ATA_BUSY | ATA_DRQ, 1000);
894
f15a1daf
TH
895 ata_port_printk(ap, KERN_ERR,
896 "unknown timeout, cmd 0x%x stat 0x%x\n",
897 qc->tf.command, drv_stat);
1da177e4 898
a22e2eb0 899 qc->err_mask |= ac_err_mask(drv_stat);
1da177e4
LT
900 break;
901 }
902
cca3974e 903 spin_unlock_irqrestore(&host->lock, flags);
f6379020 904 ata_eh_qc_complete(qc);
1da177e4
LT
905 DPRINTK("EXIT\n");
906}
907
057ace5e 908static void pdc_tf_load_mmio(struct ata_port *ap, const struct ata_taskfile *tf)
1da177e4 909{
5796d1c4
JG
910 WARN_ON(tf->protocol == ATA_PROT_DMA ||
911 tf->protocol == ATA_PROT_NODATA);
1da177e4
LT
912 ata_tf_load(ap, tf);
913}
914
915
057ace5e 916static void pdc_exec_command_mmio(struct ata_port *ap, const struct ata_taskfile *tf)
1da177e4 917{
5796d1c4
JG
918 WARN_ON(tf->protocol == ATA_PROT_DMA ||
919 tf->protocol == ATA_PROT_NODATA);
1da177e4
LT
920 ata_exec_command(ap, tf);
921}
922
923
0d5ff566 924static void pdc_sata_setup_port(struct ata_ioports *port, void __iomem *base)
1da177e4
LT
925{
926 port->cmd_addr = base;
927 port->data_addr = base;
928 port->feature_addr =
929 port->error_addr = base + 0x4;
930 port->nsect_addr = base + 0x8;
931 port->lbal_addr = base + 0xc;
932 port->lbam_addr = base + 0x10;
933 port->lbah_addr = base + 0x14;
934 port->device_addr = base + 0x18;
935 port->command_addr =
936 port->status_addr = base + 0x1c;
937 port->altstatus_addr =
938 port->ctl_addr = base + 0x38;
939}
940
941
942#ifdef ATA_VERBOSE_DEBUG
4447d351 943static void pdc20621_get_from_dimm(struct ata_host *host, void *psource,
1da177e4
LT
944 u32 offset, u32 size)
945{
946 u32 window_size;
947 u16 idx;
948 u8 page_mask;
949 long dist;
4447d351
TH
950 void __iomem *mmio = host->iomap[PDC_MMIO_BAR];
951 void __iomem *dimm_mmio = host->iomap[PDC_DIMM_BAR];
1da177e4
LT
952
953 /* hard-code chip #0 */
954 mmio += PDC_CHIP0_OFS;
955
8a60a071 956 page_mask = 0x00;
5796d1c4 957 window_size = 0x2000 * 4; /* 32K byte uchar size */
8a60a071 958 idx = (u16) (offset / window_size);
1da177e4
LT
959
960 writel(0x01, mmio + PDC_GENERAL_CTLR);
961 readl(mmio + PDC_GENERAL_CTLR);
962 writel(((idx) << page_mask), mmio + PDC_DIMM_WINDOW_CTLR);
963 readl(mmio + PDC_DIMM_WINDOW_CTLR);
964
965 offset -= (idx * window_size);
966 idx++;
8a60a071 967 dist = ((long) (window_size - (offset + size))) >= 0 ? size :
1da177e4 968 (long) (window_size - offset);
8a60a071 969 memcpy_fromio((char *) psource, (char *) (dimm_mmio + offset / 4),
1da177e4
LT
970 dist);
971
8a60a071 972 psource += dist;
1da177e4
LT
973 size -= dist;
974 for (; (long) size >= (long) window_size ;) {
975 writel(0x01, mmio + PDC_GENERAL_CTLR);
976 readl(mmio + PDC_GENERAL_CTLR);
977 writel(((idx) << page_mask), mmio + PDC_DIMM_WINDOW_CTLR);
978 readl(mmio + PDC_DIMM_WINDOW_CTLR);
8a60a071 979 memcpy_fromio((char *) psource, (char *) (dimm_mmio),
1da177e4
LT
980 window_size / 4);
981 psource += window_size;
982 size -= window_size;
5796d1c4 983 idx++;
1da177e4
LT
984 }
985
986 if (size) {
987 writel(0x01, mmio + PDC_GENERAL_CTLR);
988 readl(mmio + PDC_GENERAL_CTLR);
989 writel(((idx) << page_mask), mmio + PDC_DIMM_WINDOW_CTLR);
990 readl(mmio + PDC_DIMM_WINDOW_CTLR);
8a60a071 991 memcpy_fromio((char *) psource, (char *) (dimm_mmio),
1da177e4
LT
992 size / 4);
993 }
994}
995#endif
996
997
4447d351 998static void pdc20621_put_to_dimm(struct ata_host *host, void *psource,
1da177e4
LT
999 u32 offset, u32 size)
1000{
1001 u32 window_size;
1002 u16 idx;
1003 u8 page_mask;
1004 long dist;
4447d351
TH
1005 void __iomem *mmio = host->iomap[PDC_MMIO_BAR];
1006 void __iomem *dimm_mmio = host->iomap[PDC_DIMM_BAR];
1da177e4 1007
8a60a071 1008 /* hard-code chip #0 */
1da177e4
LT
1009 mmio += PDC_CHIP0_OFS;
1010
8a60a071 1011 page_mask = 0x00;
5796d1c4 1012 window_size = 0x2000 * 4; /* 32K byte uchar size */
1da177e4
LT
1013 idx = (u16) (offset / window_size);
1014
1015 writel(((idx) << page_mask), mmio + PDC_DIMM_WINDOW_CTLR);
1016 readl(mmio + PDC_DIMM_WINDOW_CTLR);
8a60a071 1017 offset -= (idx * window_size);
1da177e4
LT
1018 idx++;
1019 dist = ((long)(s32)(window_size - (offset + size))) >= 0 ? size :
1020 (long) (window_size - offset);
a9afd7cd 1021 memcpy_toio(dimm_mmio + offset / 4, psource, dist);
1da177e4
LT
1022 writel(0x01, mmio + PDC_GENERAL_CTLR);
1023 readl(mmio + PDC_GENERAL_CTLR);
1024
8a60a071 1025 psource += dist;
1da177e4
LT
1026 size -= dist;
1027 for (; (long) size >= (long) window_size ;) {
1028 writel(((idx) << page_mask), mmio + PDC_DIMM_WINDOW_CTLR);
1029 readl(mmio + PDC_DIMM_WINDOW_CTLR);
a9afd7cd 1030 memcpy_toio(dimm_mmio, psource, window_size / 4);
1da177e4
LT
1031 writel(0x01, mmio + PDC_GENERAL_CTLR);
1032 readl(mmio + PDC_GENERAL_CTLR);
1033 psource += window_size;
1034 size -= window_size;
5796d1c4 1035 idx++;
1da177e4 1036 }
8a60a071 1037
1da177e4
LT
1038 if (size) {
1039 writel(((idx) << page_mask), mmio + PDC_DIMM_WINDOW_CTLR);
1040 readl(mmio + PDC_DIMM_WINDOW_CTLR);
a9afd7cd 1041 memcpy_toio(dimm_mmio, psource, size / 4);
1da177e4
LT
1042 writel(0x01, mmio + PDC_GENERAL_CTLR);
1043 readl(mmio + PDC_GENERAL_CTLR);
1044 }
1045}
1046
1047
4447d351 1048static unsigned int pdc20621_i2c_read(struct ata_host *host, u32 device,
1da177e4
LT
1049 u32 subaddr, u32 *pdata)
1050{
4447d351 1051 void __iomem *mmio = host->iomap[PDC_MMIO_BAR];
1da177e4 1052 u32 i2creg = 0;
8a60a071 1053 u32 status;
5796d1c4 1054 u32 count = 0;
1da177e4
LT
1055
1056 /* hard-code chip #0 */
1057 mmio += PDC_CHIP0_OFS;
1058
1059 i2creg |= device << 24;
1060 i2creg |= subaddr << 16;
1061
1062 /* Set the device and subaddress */
b2d46b61
JG
1063 writel(i2creg, mmio + PDC_I2C_ADDR_DATA);
1064 readl(mmio + PDC_I2C_ADDR_DATA);
1da177e4
LT
1065
1066 /* Write Control to perform read operation, mask int */
8a60a071 1067 writel(PDC_I2C_READ | PDC_I2C_START | PDC_I2C_MASK_INT,
b2d46b61 1068 mmio + PDC_I2C_CONTROL);
1da177e4
LT
1069
1070 for (count = 0; count <= 1000; count ++) {
b2d46b61 1071 status = readl(mmio + PDC_I2C_CONTROL);
1da177e4 1072 if (status & PDC_I2C_COMPLETE) {
b2d46b61 1073 status = readl(mmio + PDC_I2C_ADDR_DATA);
1da177e4
LT
1074 break;
1075 } else if (count == 1000)
1076 return 0;
1077 }
1078
1079 *pdata = (status >> 8) & 0x000000ff;
8a60a071 1080 return 1;
1da177e4
LT
1081}
1082
1083
4447d351 1084static int pdc20621_detect_dimm(struct ata_host *host)
1da177e4 1085{
5796d1c4 1086 u32 data = 0;
4447d351 1087 if (pdc20621_i2c_read(host, PDC_DIMM0_SPD_DEV_ADDRESS,
1da177e4 1088 PDC_DIMM_SPD_SYSTEM_FREQ, &data)) {
5796d1c4 1089 if (data == 100)
1da177e4 1090 return 100;
5796d1c4 1091 } else
1da177e4 1092 return 0;
8a60a071 1093
4447d351 1094 if (pdc20621_i2c_read(host, PDC_DIMM0_SPD_DEV_ADDRESS, 9, &data)) {
b447916e 1095 if (data <= 0x75)
1da177e4 1096 return 133;
5796d1c4 1097 } else
1da177e4 1098 return 0;
8a60a071 1099
5796d1c4 1100 return 0;
1da177e4
LT
1101}
1102
1103
4447d351 1104static int pdc20621_prog_dimm0(struct ata_host *host)
1da177e4
LT
1105{
1106 u32 spd0[50];
1107 u32 data = 0;
5796d1c4
JG
1108 int size, i;
1109 u8 bdimmsize;
4447d351 1110 void __iomem *mmio = host->iomap[PDC_MMIO_BAR];
1da177e4
LT
1111 static const struct {
1112 unsigned int reg;
1113 unsigned int ofs;
1114 } pdc_i2c_read_data [] = {
8a60a071 1115 { PDC_DIMM_SPD_TYPE, 11 },
1da177e4 1116 { PDC_DIMM_SPD_FRESH_RATE, 12 },
8a60a071 1117 { PDC_DIMM_SPD_COLUMN_NUM, 4 },
1da177e4
LT
1118 { PDC_DIMM_SPD_ATTRIBUTE, 21 },
1119 { PDC_DIMM_SPD_ROW_NUM, 3 },
1120 { PDC_DIMM_SPD_BANK_NUM, 17 },
1121 { PDC_DIMM_SPD_MODULE_ROW, 5 },
1122 { PDC_DIMM_SPD_ROW_PRE_CHARGE, 27 },
1123 { PDC_DIMM_SPD_ROW_ACTIVE_DELAY, 28 },
1124 { PDC_DIMM_SPD_RAS_CAS_DELAY, 29 },
1125 { PDC_DIMM_SPD_ACTIVE_PRECHARGE, 30 },
8a60a071 1126 { PDC_DIMM_SPD_CAS_LATENCY, 18 },
1da177e4
LT
1127 };
1128
1129 /* hard-code chip #0 */
1130 mmio += PDC_CHIP0_OFS;
1131
5796d1c4 1132 for (i = 0; i < ARRAY_SIZE(pdc_i2c_read_data); i++)
4447d351 1133 pdc20621_i2c_read(host, PDC_DIMM0_SPD_DEV_ADDRESS,
8a60a071 1134 pdc_i2c_read_data[i].reg,
1da177e4 1135 &spd0[pdc_i2c_read_data[i].ofs]);
8a60a071 1136
5796d1c4
JG
1137 data |= (spd0[4] - 8) | ((spd0[21] != 0) << 3) | ((spd0[3]-11) << 4);
1138 data |= ((spd0[17] / 4) << 6) | ((spd0[5] / 2) << 7) |
1da177e4 1139 ((((spd0[27] + 9) / 10) - 1) << 8) ;
5796d1c4 1140 data |= (((((spd0[29] > spd0[28])
8a60a071 1141 ? spd0[29] : spd0[28]) + 9) / 10) - 1) << 10;
5796d1c4 1142 data |= ((spd0[30] - spd0[29] + 9) / 10 - 2) << 12;
8a60a071 1143
5796d1c4 1144 if (spd0[18] & 0x08)
1da177e4 1145 data |= ((0x03) << 14);
5796d1c4 1146 else if (spd0[18] & 0x04)
1da177e4 1147 data |= ((0x02) << 14);
5796d1c4 1148 else if (spd0[18] & 0x01)
1da177e4 1149 data |= ((0x01) << 14);
5796d1c4 1150 else
1da177e4
LT
1151 data |= (0 << 14);
1152
5796d1c4 1153 /*
1da177e4
LT
1154 Calculate the size of bDIMMSize (power of 2) and
1155 merge the DIMM size by program start/end address.
1156 */
1157
5796d1c4
JG
1158 bdimmsize = spd0[4] + (spd0[5] / 2) + spd0[3] + (spd0[17] / 2) + 3;
1159 size = (1 << bdimmsize) >> 20; /* size = xxx(MB) */
1160 data |= (((size / 16) - 1) << 16);
1161 data |= (0 << 23);
1da177e4 1162 data |= 8;
5796d1c4 1163 writel(data, mmio + PDC_DIMM0_CONTROL);
b2d46b61 1164 readl(mmio + PDC_DIMM0_CONTROL);
5796d1c4 1165 return size;
1da177e4
LT
1166}
1167
1168
4447d351 1169static unsigned int pdc20621_prog_dimm_global(struct ata_host *host)
1da177e4
LT
1170{
1171 u32 data, spd0;
0d5ff566 1172 int error, i;
4447d351 1173 void __iomem *mmio = host->iomap[PDC_MMIO_BAR];
1da177e4
LT
1174
1175 /* hard-code chip #0 */
5796d1c4 1176 mmio += PDC_CHIP0_OFS;
1da177e4 1177
5796d1c4 1178 /*
1da177e4
LT
1179 Set To Default : DIMM Module Global Control Register (0x022259F1)
1180 DIMM Arbitration Disable (bit 20)
1181 DIMM Data/Control Output Driving Selection (bit12 - bit15)
1182 Refresh Enable (bit 17)
1183 */
1184
8a60a071 1185 data = 0x022259F1;
b2d46b61
JG
1186 writel(data, mmio + PDC_SDRAM_CONTROL);
1187 readl(mmio + PDC_SDRAM_CONTROL);
1da177e4
LT
1188
1189 /* Turn on for ECC */
4447d351 1190 pdc20621_i2c_read(host, PDC_DIMM0_SPD_DEV_ADDRESS,
1da177e4
LT
1191 PDC_DIMM_SPD_TYPE, &spd0);
1192 if (spd0 == 0x02) {
1193 data |= (0x01 << 16);
b2d46b61
JG
1194 writel(data, mmio + PDC_SDRAM_CONTROL);
1195 readl(mmio + PDC_SDRAM_CONTROL);
1da177e4 1196 printk(KERN_ERR "Local DIMM ECC Enabled\n");
5796d1c4 1197 }
1da177e4 1198
5796d1c4
JG
1199 /* DIMM Initialization Select/Enable (bit 18/19) */
1200 data &= (~(1<<18));
1201 data |= (1<<19);
1202 writel(data, mmio + PDC_SDRAM_CONTROL);
1da177e4 1203
5796d1c4
JG
1204 error = 1;
1205 for (i = 1; i <= 10; i++) { /* polling ~5 secs */
b2d46b61 1206 data = readl(mmio + PDC_SDRAM_CONTROL);
1da177e4 1207 if (!(data & (1<<19))) {
5796d1c4
JG
1208 error = 0;
1209 break;
1da177e4
LT
1210 }
1211 msleep(i*100);
5796d1c4
JG
1212 }
1213 return error;
1da177e4 1214}
8a60a071 1215
1da177e4 1216
4447d351 1217static unsigned int pdc20621_dimm_init(struct ata_host *host)
1da177e4 1218{
8a60a071 1219 int speed, size, length;
5796d1c4
JG
1220 u32 addr, spd0, pci_status;
1221 u32 tmp = 0;
1222 u32 time_period = 0;
1223 u32 tcount = 0;
1224 u32 ticks = 0;
1225 u32 clock = 0;
1226 u32 fparam = 0;
4447d351 1227 void __iomem *mmio = host->iomap[PDC_MMIO_BAR];
1da177e4
LT
1228
1229 /* hard-code chip #0 */
5796d1c4 1230 mmio += PDC_CHIP0_OFS;
1da177e4
LT
1231
1232 /* Initialize PLL based upon PCI Bus Frequency */
1233
1234 /* Initialize Time Period Register */
1235 writel(0xffffffff, mmio + PDC_TIME_PERIOD);
1236 time_period = readl(mmio + PDC_TIME_PERIOD);
1237 VPRINTK("Time Period Register (0x40): 0x%x\n", time_period);
1238
1239 /* Enable timer */
b2d46b61 1240 writel(PDC_TIMER_DEFAULT, mmio + PDC_TIME_CONTROL);
1da177e4
LT
1241 readl(mmio + PDC_TIME_CONTROL);
1242
1243 /* Wait 3 seconds */
1244 msleep(3000);
1245
8a60a071 1246 /*
1da177e4
LT
1247 When timer is enabled, counter is decreased every internal
1248 clock cycle.
1249 */
1250
1251 tcount = readl(mmio + PDC_TIME_COUNTER);
1252 VPRINTK("Time Counter Register (0x44): 0x%x\n", tcount);
1253
8a60a071 1254 /*
1da177e4
LT
1255 If SX4 is on PCI-X bus, after 3 seconds, the timer counter
1256 register should be >= (0xffffffff - 3x10^8).
1257 */
b447916e 1258 if (tcount >= PCI_X_TCOUNT) {
1da177e4
LT
1259 ticks = (time_period - tcount);
1260 VPRINTK("Num counters 0x%x (%d)\n", ticks, ticks);
8a60a071 1261
1da177e4
LT
1262 clock = (ticks / 300000);
1263 VPRINTK("10 * Internal clk = 0x%x (%d)\n", clock, clock);
8a60a071 1264
1da177e4
LT
1265 clock = (clock * 33);
1266 VPRINTK("10 * Internal clk * 33 = 0x%x (%d)\n", clock, clock);
1267
1268 /* PLL F Param (bit 22:16) */
1269 fparam = (1400000 / clock) - 2;
1270 VPRINTK("PLL F Param: 0x%x (%d)\n", fparam, fparam);
8a60a071 1271
1da177e4
LT
1272 /* OD param = 0x2 (bit 31:30), R param = 0x5 (bit 29:25) */
1273 pci_status = (0x8a001824 | (fparam << 16));
1274 } else
1275 pci_status = PCI_PLL_INIT;
1276
1277 /* Initialize PLL. */
1278 VPRINTK("pci_status: 0x%x\n", pci_status);
1279 writel(pci_status, mmio + PDC_CTL_STATUS);
1280 readl(mmio + PDC_CTL_STATUS);
1281
8a60a071 1282 /*
1da177e4
LT
1283 Read SPD of DIMM by I2C interface,
1284 and program the DIMM Module Controller.
1285 */
4447d351 1286 if (!(speed = pdc20621_detect_dimm(host))) {
8a60a071 1287 printk(KERN_ERR "Detect Local DIMM Fail\n");
1da177e4 1288 return 1; /* DIMM error */
5796d1c4
JG
1289 }
1290 VPRINTK("Local DIMM Speed = %d\n", speed);
1da177e4 1291
5796d1c4 1292 /* Programming DIMM0 Module Control Register (index_CID0:80h) */
4447d351 1293 size = pdc20621_prog_dimm0(host);
5796d1c4 1294 VPRINTK("Local DIMM Size = %dMB\n", size);
1da177e4 1295
5796d1c4 1296 /* Programming DIMM Module Global Control Register (index_CID0:88h) */
4447d351 1297 if (pdc20621_prog_dimm_global(host)) {
1da177e4
LT
1298 printk(KERN_ERR "Programming DIMM Module Global Control Register Fail\n");
1299 return 1;
5796d1c4 1300 }
1da177e4
LT
1301
1302#ifdef ATA_VERBOSE_DEBUG
1303 {
5796d1c4
JG
1304 u8 test_parttern1[40] =
1305 {0x55,0xAA,'P','r','o','m','i','s','e',' ',
1306 'N','o','t',' ','Y','e','t',' ',
1307 'D','e','f','i','n','e','d',' ',
1308 '1','.','1','0',
1309 '9','8','0','3','1','6','1','2',0,0};
1da177e4
LT
1310 u8 test_parttern2[40] = {0};
1311
5796d1c4
JG
1312 pdc20621_put_to_dimm(host, test_parttern2, 0x10040, 40);
1313 pdc20621_put_to_dimm(host, test_parttern2, 0x40, 40);
1da177e4 1314
5796d1c4
JG
1315 pdc20621_put_to_dimm(host, test_parttern1, 0x10040, 40);
1316 pdc20621_get_from_dimm(host, test_parttern2, 0x40, 40);
8a60a071 1317 printk(KERN_ERR "%x, %x, %s\n", test_parttern2[0],
1da177e4 1318 test_parttern2[1], &(test_parttern2[2]));
5796d1c4 1319 pdc20621_get_from_dimm(host, test_parttern2, 0x10040,
1da177e4 1320 40);
8a60a071 1321 printk(KERN_ERR "%x, %x, %s\n", test_parttern2[0],
1da177e4
LT
1322 test_parttern2[1], &(test_parttern2[2]));
1323
5796d1c4
JG
1324 pdc20621_put_to_dimm(host, test_parttern1, 0x40, 40);
1325 pdc20621_get_from_dimm(host, test_parttern2, 0x40, 40);
8a60a071 1326 printk(KERN_ERR "%x, %x, %s\n", test_parttern2[0],
1da177e4
LT
1327 test_parttern2[1], &(test_parttern2[2]));
1328 }
1329#endif
1330
1331 /* ECC initiliazation. */
1332
4447d351 1333 pdc20621_i2c_read(host, PDC_DIMM0_SPD_DEV_ADDRESS,
1da177e4
LT
1334 PDC_DIMM_SPD_TYPE, &spd0);
1335 if (spd0 == 0x02) {
1336 VPRINTK("Start ECC initialization\n");
1337 addr = 0;
1338 length = size * 1024 * 1024;
1339 while (addr < length) {
4447d351 1340 pdc20621_put_to_dimm(host, (void *) &tmp, addr,
1da177e4
LT
1341 sizeof(u32));
1342 addr += sizeof(u32);
1343 }
1344 VPRINTK("Finish ECC initialization\n");
1345 }
1346 return 0;
1347}
1348
1349
4447d351 1350static void pdc_20621_init(struct ata_host *host)
1da177e4
LT
1351{
1352 u32 tmp;
4447d351 1353 void __iomem *mmio = host->iomap[PDC_MMIO_BAR];
1da177e4
LT
1354
1355 /* hard-code chip #0 */
1356 mmio += PDC_CHIP0_OFS;
1357
1358 /*
1359 * Select page 0x40 for our 32k DIMM window
1360 */
1361 tmp = readl(mmio + PDC_20621_DIMM_WINDOW) & 0xffff0000;
1362 tmp |= PDC_PAGE_WINDOW; /* page 40h; arbitrarily selected */
1363 writel(tmp, mmio + PDC_20621_DIMM_WINDOW);
1364
1365 /*
1366 * Reset Host DMA
1367 */
1368 tmp = readl(mmio + PDC_HDMA_CTLSTAT);
1369 tmp |= PDC_RESET;
1370 writel(tmp, mmio + PDC_HDMA_CTLSTAT);
1371 readl(mmio + PDC_HDMA_CTLSTAT); /* flush */
1372
1373 udelay(10);
1374
1375 tmp = readl(mmio + PDC_HDMA_CTLSTAT);
1376 tmp &= ~PDC_RESET;
1377 writel(tmp, mmio + PDC_HDMA_CTLSTAT);
1378 readl(mmio + PDC_HDMA_CTLSTAT); /* flush */
1379}
1380
5796d1c4
JG
1381static int pdc_sata_init_one(struct pci_dev *pdev,
1382 const struct pci_device_id *ent)
1da177e4
LT
1383{
1384 static int printed_version;
4447d351
TH
1385 const struct ata_port_info *ppi[] =
1386 { &pdc_port_info[ent->driver_data], NULL };
1387 struct ata_host *host;
24dc5f33 1388 struct pdc_host_priv *hpriv;
cbcdd875 1389 int i, rc;
1da177e4
LT
1390
1391 if (!printed_version++)
a9524a76 1392 dev_printk(KERN_DEBUG, &pdev->dev, "version " DRV_VERSION "\n");
1da177e4 1393
4447d351
TH
1394 /* allocate host */
1395 host = ata_host_alloc_pinfo(&pdev->dev, ppi, 4);
1396 hpriv = devm_kzalloc(&pdev->dev, sizeof(*hpriv), GFP_KERNEL);
1397 if (!host || !hpriv)
1398 return -ENOMEM;
1399
1400 host->private_data = hpriv;
1401
1402 /* acquire resources and fill host */
24dc5f33 1403 rc = pcim_enable_device(pdev);
1da177e4
LT
1404 if (rc)
1405 return rc;
1406
0d5ff566
TH
1407 rc = pcim_iomap_regions(pdev, (1 << PDC_MMIO_BAR) | (1 << PDC_DIMM_BAR),
1408 DRV_NAME);
1409 if (rc == -EBUSY)
24dc5f33 1410 pcim_pin_device(pdev);
0d5ff566 1411 if (rc)
24dc5f33 1412 return rc;
4447d351
TH
1413 host->iomap = pcim_iomap_table(pdev);
1414
cbcdd875
TH
1415 for (i = 0; i < 4; i++) {
1416 struct ata_port *ap = host->ports[i];
1417 void __iomem *base = host->iomap[PDC_MMIO_BAR] + PDC_CHIP0_OFS;
1418 unsigned int offset = 0x200 + i * 0x80;
1419
1420 pdc_sata_setup_port(&ap->ioaddr, base + offset);
1421
1422 ata_port_pbar_desc(ap, PDC_MMIO_BAR, -1, "mmio");
1423 ata_port_pbar_desc(ap, PDC_DIMM_BAR, -1, "dimm");
1424 ata_port_pbar_desc(ap, PDC_MMIO_BAR, offset, "port");
1425 }
1da177e4 1426
4447d351 1427 /* configure and activate */
1da177e4
LT
1428 rc = pci_set_dma_mask(pdev, ATA_DMA_MASK);
1429 if (rc)
24dc5f33 1430 return rc;
1da177e4
LT
1431 rc = pci_set_consistent_dma_mask(pdev, ATA_DMA_MASK);
1432 if (rc)
24dc5f33 1433 return rc;
1da177e4 1434
4447d351 1435 if (pdc20621_dimm_init(host))
24dc5f33 1436 return -ENOMEM;
4447d351 1437 pdc_20621_init(host);
1da177e4
LT
1438
1439 pci_set_master(pdev);
4447d351
TH
1440 return ata_host_activate(host, pdev->irq, pdc20621_interrupt,
1441 IRQF_SHARED, &pdc_sata_sht);
1da177e4
LT
1442}
1443
1444
1445static int __init pdc_sata_init(void)
1446{
b7887196 1447 return pci_register_driver(&pdc_sata_pci_driver);
1da177e4
LT
1448}
1449
1450
1451static void __exit pdc_sata_exit(void)
1452{
1453 pci_unregister_driver(&pdc_sata_pci_driver);
1454}
1455
1456
1457MODULE_AUTHOR("Jeff Garzik");
1458MODULE_DESCRIPTION("Promise SATA low-level driver");
1459MODULE_LICENSE("GPL");
1460MODULE_DEVICE_TABLE(pci, pdc_sata_pci_tbl);
1461MODULE_VERSION(DRV_VERSION);
1462
1463module_init(pdc_sata_init);
1464module_exit(pdc_sata_exit);