]> git.proxmox.com Git - mirror_ubuntu-artful-kernel.git/blame - drivers/clocksource/timer-imx-gpt.c
qmi_wwan: Add missing skb_reset_mac_header-call
[mirror_ubuntu-artful-kernel.git] / drivers / clocksource / timer-imx-gpt.c
CommitLineData
d0f349fb
JB
1/*
2 * linux/arch/arm/plat-mxc/time.c
3 *
4 * Copyright (C) 2000-2001 Deep Blue Solutions
5 * Copyright (C) 2002 Shane Nay (shane@minirl.com)
6 * Copyright (C) 2006-2007 Pavel Pisa (ppisa@pikron.com)
7 * Copyright (C) 2008 Juergen Beisert (kernel@pengutronix.de)
8 *
9 * This program is free software; you can redistribute it and/or
10 * modify it under the terms of the GNU General Public License
11 * as published by the Free Software Foundation; either version 2
12 * of the License, or (at your option) any later version.
13 * This program is distributed in the hope that it will be useful,
14 * but WITHOUT ANY WARRANTY; without even the implied warranty of
15 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
16 * GNU General Public License for more details.
17 *
18 * You should have received a copy of the GNU General Public License
19 * along with this program; if not, write to the Free Software
20 * Foundation, Inc., 51 Franklin Street, Fifth Floor, Boston,
21 * MA 02110-1301, USA.
22 */
23
24#include <linux/interrupt.h>
25#include <linux/irq.h>
26#include <linux/clockchips.h>
27#include <linux/clk.h>
1119c84a 28#include <linux/delay.h>
821dc4df 29#include <linux/err.h>
38ff87f7 30#include <linux/sched_clock.h>
6dd74782 31#include <linux/slab.h>
876292d6
GC
32#include <linux/of.h>
33#include <linux/of_address.h>
34#include <linux/of_irq.h>
0931aff7 35#include <soc/imx/timer.h>
d0f349fb 36
0f3332c4 37/*
65d0a16d
SW
38 * There are 4 versions of the timer hardware on Freescale MXC hardware.
39 * - MX1/MXL
40 * - MX21, MX27.
41 * - MX25, MX31, MX35, MX37, MX51, MX6Q(rev1.0)
42 * - MX6DL, MX6SX, MX6Q(rev1.1+)
0f3332c4
SH
43 */
44
ec996ba9
SH
45/* defines common for all i.MX */
46#define MXC_TCTL 0x00
0f3332c4 47#define MXC_TCTL_TEN (1 << 0) /* Enable module */
ec996ba9
SH
48#define MXC_TPRER 0x04
49
50/* MX1, MX21, MX27 */
51#define MX1_2_TCTL_CLK_PCLK1 (1 << 1)
52#define MX1_2_TCTL_IRQEN (1 << 4)
53#define MX1_2_TCTL_FRR (1 << 8)
54#define MX1_2_TCMP 0x08
55#define MX1_2_TCN 0x10
56#define MX1_2_TSTAT 0x14
57
58/* MX21, MX27 */
59#define MX2_TSTAT_CAPT (1 << 1)
60#define MX2_TSTAT_COMP (1 << 0)
61
bad3db10 62/* MX31, MX35, MX25, MX5, MX6 */
38a66f51
AK
63#define V2_TCTL_WAITEN (1 << 3) /* Wait enable mode */
64#define V2_TCTL_CLK_IPG (1 << 6)
1f152b48 65#define V2_TCTL_CLK_PER (2 << 6)
bad3db10 66#define V2_TCTL_CLK_OSC_DIV8 (5 << 6)
38a66f51 67#define V2_TCTL_FRR (1 << 9)
bad3db10
AH
68#define V2_TCTL_24MEN (1 << 10)
69#define V2_TPRER_PRE24M 12
38a66f51
AK
70#define V2_IR 0x0c
71#define V2_TSTAT 0x08
72#define V2_TSTAT_OF1 (1 << 0)
73#define V2_TCN 0x24
74#define V2_TCMP 0x10
d0f349fb 75
bad3db10
AH
76#define V2_TIMER_RATE_OSC_DIV8 3000000
77
6dd74782 78struct imx_timer {
0931aff7 79 enum imx_gpt_type type;
6dd74782
SG
80 void __iomem *base;
81 int irq;
82 struct clk *clk_per;
83 struct clk *clk_ipg;
9c8694bd 84 const struct imx_gpt_data *gpt;
e510d201 85 struct clock_event_device ced;
e510d201 86 struct irqaction act;
9c8694bd
SG
87};
88
89struct imx_gpt_data {
24f74ad1
SG
90 int reg_tstat;
91 int reg_tcn;
92 int reg_tcmp;
9c8694bd 93 void (*gpt_setup_tctl)(struct imx_timer *imxtm);
db2ae4b4
SG
94 void (*gpt_irq_enable)(struct imx_timer *imxtm);
95 void (*gpt_irq_disable)(struct imx_timer *imxtm);
96 void (*gpt_irq_acknowledge)(struct imx_timer *imxtm);
5ab0475b
SG
97 int (*set_next_event)(unsigned long evt,
98 struct clock_event_device *ced);
6dd74782
SG
99};
100
e510d201
SG
101static inline struct imx_timer *to_imx_timer(struct clock_event_device *ced)
102{
103 return container_of(ced, struct imx_timer, ced);
104}
105
db2ae4b4 106static void imx1_gpt_irq_disable(struct imx_timer *imxtm)
d0f349fb 107{
ec996ba9
SH
108 unsigned int tmp;
109
db2ae4b4
SG
110 tmp = readl_relaxed(imxtm->base + MXC_TCTL);
111 writel_relaxed(tmp & ~MX1_2_TCTL_IRQEN, imxtm->base + MXC_TCTL);
ec996ba9 112}
db2ae4b4 113#define imx21_gpt_irq_disable imx1_gpt_irq_disable
ec996ba9 114
db2ae4b4 115static void imx31_gpt_irq_disable(struct imx_timer *imxtm)
ec996ba9 116{
db2ae4b4
SG
117 writel_relaxed(0, imxtm->base + V2_IR);
118}
119#define imx6dl_gpt_irq_disable imx31_gpt_irq_disable
120
121static void imx1_gpt_irq_enable(struct imx_timer *imxtm)
122{
123 unsigned int tmp;
124
125 tmp = readl_relaxed(imxtm->base + MXC_TCTL);
126 writel_relaxed(tmp | MX1_2_TCTL_IRQEN, imxtm->base + MXC_TCTL);
127}
128#define imx21_gpt_irq_enable imx1_gpt_irq_enable
129
130static void imx31_gpt_irq_enable(struct imx_timer *imxtm)
131{
132 writel_relaxed(1<<0, imxtm->base + V2_IR);
133}
134#define imx6dl_gpt_irq_enable imx31_gpt_irq_enable
135
136static void imx1_gpt_irq_acknowledge(struct imx_timer *imxtm)
137{
138 writel_relaxed(0, imxtm->base + MX1_2_TSTAT);
ec996ba9
SH
139}
140
db2ae4b4 141static void imx21_gpt_irq_acknowledge(struct imx_timer *imxtm)
ec996ba9 142{
db2ae4b4 143 writel_relaxed(MX2_TSTAT_CAPT | MX2_TSTAT_COMP,
89955520 144 imxtm->base + MX1_2_TSTAT);
ec996ba9
SH
145}
146
db2ae4b4
SG
147static void imx31_gpt_irq_acknowledge(struct imx_timer *imxtm)
148{
149 writel_relaxed(V2_TSTAT_OF1, imxtm->base + V2_TSTAT);
150}
151#define imx6dl_gpt_irq_acknowledge imx31_gpt_irq_acknowledge
152
234b6ced 153static void __iomem *sched_clock_reg;
d0f349fb 154
b93767e3 155static u64 notrace mxc_read_sched_clock(void)
c124befc 156{
c7770bba 157 return sched_clock_reg ? readl_relaxed(sched_clock_reg) : 0;
c124befc
JW
158}
159
1119c84a
SAS
160static struct delay_timer imx_delay_timer;
161
162static unsigned long imx_read_current_timer(void)
163{
c7770bba 164 return readl_relaxed(sched_clock_reg);
1119c84a
SAS
165}
166
6dd74782 167static int __init mxc_clocksource_init(struct imx_timer *imxtm)
d0f349fb 168{
6dd74782 169 unsigned int c = clk_get_rate(imxtm->clk_per);
24f74ad1 170 void __iomem *reg = imxtm->base + imxtm->gpt->reg_tcn;
d0f349fb 171
1119c84a
SAS
172 imx_delay_timer.read_current_timer = &imx_read_current_timer;
173 imx_delay_timer.freq = c;
174 register_current_timer_delay(&imx_delay_timer);
175
234b6ced 176 sched_clock_reg = reg;
ec996ba9 177
b93767e3 178 sched_clock_register(mxc_read_sched_clock, 32, c);
234b6ced
RK
179 return clocksource_mmio_init(reg, "mxc_timer1", c, 200, 32,
180 clocksource_mmio_readl_up);
d0f349fb
JB
181}
182
183/* clock event */
184
ec996ba9 185static int mx1_2_set_next_event(unsigned long evt,
89955520 186 struct clock_event_device *ced)
d0f349fb 187{
89955520 188 struct imx_timer *imxtm = to_imx_timer(ced);
d0f349fb
JB
189 unsigned long tcmp;
190
89955520 191 tcmp = readl_relaxed(imxtm->base + MX1_2_TCN) + evt;
d0f349fb 192
89955520 193 writel_relaxed(tcmp, imxtm->base + MX1_2_TCMP);
ec996ba9 194
89955520 195 return (int)(tcmp - readl_relaxed(imxtm->base + MX1_2_TCN)) < 0 ?
ec996ba9
SH
196 -ETIME : 0;
197}
198
38a66f51 199static int v2_set_next_event(unsigned long evt,
89955520 200 struct clock_event_device *ced)
ec996ba9 201{
89955520 202 struct imx_timer *imxtm = to_imx_timer(ced);
ec996ba9
SH
203 unsigned long tcmp;
204
89955520 205 tcmp = readl_relaxed(imxtm->base + V2_TCN) + evt;
ec996ba9 206
89955520 207 writel_relaxed(tcmp, imxtm->base + V2_TCMP);
ec996ba9 208
eea8e326 209 return evt < 0x7fffffff &&
89955520 210 (int)(tcmp - readl_relaxed(imxtm->base + V2_TCN)) < 0 ?
d0f349fb
JB
211 -ETIME : 0;
212}
213
26b91f04
VK
214static int mxc_shutdown(struct clock_event_device *ced)
215{
216 struct imx_timer *imxtm = to_imx_timer(ced);
217 unsigned long flags;
218 u32 tcn;
219
220 /*
221 * The timer interrupt generation is disabled at least
222 * for enough time to call mxc_set_next_event()
223 */
224 local_irq_save(flags);
225
226 /* Disable interrupt in GPT module */
227 imxtm->gpt->gpt_irq_disable(imxtm);
228
229 tcn = readl_relaxed(imxtm->base + imxtm->gpt->reg_tcn);
230 /* Set event time into far-far future */
231 writel_relaxed(tcn - 3, imxtm->base + imxtm->gpt->reg_tcmp);
232
233 /* Clear pending interrupt */
234 imxtm->gpt->gpt_irq_acknowledge(imxtm);
235
d0f349fb 236#ifdef DEBUG
26b91f04 237 printk(KERN_INFO "%s: changing mode\n", __func__);
d0f349fb
JB
238#endif /* DEBUG */
239
26b91f04
VK
240 local_irq_restore(flags);
241
242 return 0;
243}
244
245static int mxc_set_oneshot(struct clock_event_device *ced)
d0f349fb 246{
e510d201 247 struct imx_timer *imxtm = to_imx_timer(ced);
d0f349fb
JB
248 unsigned long flags;
249
250 /*
251 * The timer interrupt generation is disabled at least
252 * for enough time to call mxc_set_next_event()
253 */
254 local_irq_save(flags);
255
256 /* Disable interrupt in GPT module */
db2ae4b4 257 imxtm->gpt->gpt_irq_disable(imxtm);
d0f349fb 258
26b91f04 259 if (!clockevent_state_oneshot(ced)) {
24f74ad1 260 u32 tcn = readl_relaxed(imxtm->base + imxtm->gpt->reg_tcn);
d0f349fb 261 /* Set event time into far-far future */
24f74ad1 262 writel_relaxed(tcn - 3, imxtm->base + imxtm->gpt->reg_tcmp);
ec996ba9 263
d0f349fb 264 /* Clear pending interrupt */
db2ae4b4 265 imxtm->gpt->gpt_irq_acknowledge(imxtm);
d0f349fb
JB
266 }
267
268#ifdef DEBUG
26b91f04 269 printk(KERN_INFO "%s: changing mode\n", __func__);
d0f349fb
JB
270#endif /* DEBUG */
271
d0f349fb
JB
272 /*
273 * Do not put overhead of interrupt enable/disable into
274 * mxc_set_next_event(), the core has about 4 minutes
275 * to call mxc_set_next_event() or shutdown clock after
276 * mode switching
277 */
26b91f04
VK
278 imxtm->gpt->gpt_irq_enable(imxtm);
279 local_irq_restore(flags);
280
281 return 0;
d0f349fb
JB
282}
283
284/*
285 * IRQ handler for the timer
286 */
287static irqreturn_t mxc_timer_interrupt(int irq, void *dev_id)
288{
e510d201 289 struct clock_event_device *ced = dev_id;
24f74ad1 290 struct imx_timer *imxtm = to_imx_timer(ced);
d0f349fb
JB
291 uint32_t tstat;
292
24f74ad1 293 tstat = readl_relaxed(imxtm->base + imxtm->gpt->reg_tstat);
d0f349fb 294
db2ae4b4 295 imxtm->gpt->gpt_irq_acknowledge(imxtm);
d0f349fb 296
e510d201 297 ced->event_handler(ced);
d0f349fb
JB
298
299 return IRQ_HANDLED;
300}
301
6dd74782 302static int __init mxc_clockevent_init(struct imx_timer *imxtm)
d0f349fb 303{
e510d201
SG
304 struct clock_event_device *ced = &imxtm->ced;
305 struct irqaction *act = &imxtm->act;
306
e510d201 307 ced->name = "mxc_timer1";
f1c08c9b 308 ced->features = CLOCK_EVT_FEAT_ONESHOT | CLOCK_EVT_FEAT_DYNIRQ;
26b91f04
VK
309 ced->set_state_shutdown = mxc_shutdown;
310 ced->set_state_oneshot = mxc_set_oneshot;
311 ced->tick_resume = mxc_shutdown;
e510d201
SG
312 ced->set_next_event = imxtm->gpt->set_next_event;
313 ced->rating = 200;
314 ced->cpumask = cpumask_of(0);
f1c08c9b 315 ced->irq = imxtm->irq;
e510d201 316 clockevents_config_and_register(ced, clk_get_rate(imxtm->clk_per),
838a2ae8 317 0xff, 0xfffffffe);
d0f349fb 318
e510d201
SG
319 act->name = "i.MX Timer Tick";
320 act->flags = IRQF_TIMER | IRQF_IRQPOLL;
321 act->handler = mxc_timer_interrupt;
322 act->dev_id = ced;
323
324 return setup_irq(imxtm->irq, act);
d0f349fb
JB
325}
326
9c8694bd
SG
327static void imx1_gpt_setup_tctl(struct imx_timer *imxtm)
328{
329 u32 tctl_val;
330
331 tctl_val = MX1_2_TCTL_FRR | MX1_2_TCTL_CLK_PCLK1 | MXC_TCTL_TEN;
332 writel_relaxed(tctl_val, imxtm->base + MXC_TCTL);
333}
334#define imx21_gpt_setup_tctl imx1_gpt_setup_tctl
335
336static void imx31_gpt_setup_tctl(struct imx_timer *imxtm)
337{
338 u32 tctl_val;
339
340 tctl_val = V2_TCTL_FRR | V2_TCTL_WAITEN | MXC_TCTL_TEN;
341 if (clk_get_rate(imxtm->clk_per) == V2_TIMER_RATE_OSC_DIV8)
342 tctl_val |= V2_TCTL_CLK_OSC_DIV8;
343 else
344 tctl_val |= V2_TCTL_CLK_PER;
345
346 writel_relaxed(tctl_val, imxtm->base + MXC_TCTL);
347}
348
349static void imx6dl_gpt_setup_tctl(struct imx_timer *imxtm)
d0f349fb 350{
9c8694bd
SG
351 u32 tctl_val;
352
353 tctl_val = V2_TCTL_FRR | V2_TCTL_WAITEN | MXC_TCTL_TEN;
354 if (clk_get_rate(imxtm->clk_per) == V2_TIMER_RATE_OSC_DIV8) {
355 tctl_val |= V2_TCTL_CLK_OSC_DIV8;
356 /* 24 / 8 = 3 MHz */
357 writel_relaxed(7 << V2_TPRER_PRE24M, imxtm->base + MXC_TPRER);
358 tctl_val |= V2_TCTL_24MEN;
359 } else {
360 tctl_val |= V2_TCTL_CLK_PER;
361 }
362
363 writel_relaxed(tctl_val, imxtm->base + MXC_TCTL);
364}
821dc4df 365
9c8694bd 366static const struct imx_gpt_data imx1_gpt_data = {
24f74ad1
SG
367 .reg_tstat = MX1_2_TSTAT,
368 .reg_tcn = MX1_2_TCN,
369 .reg_tcmp = MX1_2_TCMP,
db2ae4b4
SG
370 .gpt_irq_enable = imx1_gpt_irq_enable,
371 .gpt_irq_disable = imx1_gpt_irq_disable,
372 .gpt_irq_acknowledge = imx1_gpt_irq_acknowledge,
9c8694bd 373 .gpt_setup_tctl = imx1_gpt_setup_tctl,
5ab0475b 374 .set_next_event = mx1_2_set_next_event,
9c8694bd
SG
375};
376
377static const struct imx_gpt_data imx21_gpt_data = {
24f74ad1
SG
378 .reg_tstat = MX1_2_TSTAT,
379 .reg_tcn = MX1_2_TCN,
380 .reg_tcmp = MX1_2_TCMP,
db2ae4b4
SG
381 .gpt_irq_enable = imx21_gpt_irq_enable,
382 .gpt_irq_disable = imx21_gpt_irq_disable,
383 .gpt_irq_acknowledge = imx21_gpt_irq_acknowledge,
9c8694bd 384 .gpt_setup_tctl = imx21_gpt_setup_tctl,
5ab0475b 385 .set_next_event = mx1_2_set_next_event,
9c8694bd
SG
386};
387
388static const struct imx_gpt_data imx31_gpt_data = {
24f74ad1
SG
389 .reg_tstat = V2_TSTAT,
390 .reg_tcn = V2_TCN,
391 .reg_tcmp = V2_TCMP,
db2ae4b4
SG
392 .gpt_irq_enable = imx31_gpt_irq_enable,
393 .gpt_irq_disable = imx31_gpt_irq_disable,
394 .gpt_irq_acknowledge = imx31_gpt_irq_acknowledge,
9c8694bd 395 .gpt_setup_tctl = imx31_gpt_setup_tctl,
5ab0475b 396 .set_next_event = v2_set_next_event,
9c8694bd
SG
397};
398
399static const struct imx_gpt_data imx6dl_gpt_data = {
24f74ad1
SG
400 .reg_tstat = V2_TSTAT,
401 .reg_tcn = V2_TCN,
402 .reg_tcmp = V2_TCMP,
db2ae4b4
SG
403 .gpt_irq_enable = imx6dl_gpt_irq_enable,
404 .gpt_irq_disable = imx6dl_gpt_irq_disable,
405 .gpt_irq_acknowledge = imx6dl_gpt_irq_acknowledge,
9c8694bd 406 .gpt_setup_tctl = imx6dl_gpt_setup_tctl,
5ab0475b 407 .set_next_event = v2_set_next_event,
9c8694bd
SG
408};
409
c11cd416 410static int __init _mxc_timer_init(struct imx_timer *imxtm)
9c8694bd 411{
c11cd416
DL
412 int ret;
413
9c8694bd
SG
414 switch (imxtm->type) {
415 case GPT_TYPE_IMX1:
416 imxtm->gpt = &imx1_gpt_data;
417 break;
418 case GPT_TYPE_IMX21:
419 imxtm->gpt = &imx21_gpt_data;
420 break;
421 case GPT_TYPE_IMX31:
422 imxtm->gpt = &imx31_gpt_data;
423 break;
424 case GPT_TYPE_IMX6DL:
425 imxtm->gpt = &imx6dl_gpt_data;
426 break;
427 default:
c11cd416 428 return -EINVAL;
9c8694bd
SG
429 }
430
6dd74782 431 if (IS_ERR(imxtm->clk_per)) {
2cfb4518 432 pr_err("i.MX timer: unable to get clk\n");
c11cd416 433 return PTR_ERR(imxtm->clk_per);
821dc4df 434 }
ec996ba9 435
6dd74782
SG
436 if (!IS_ERR(imxtm->clk_ipg))
437 clk_prepare_enable(imxtm->clk_ipg);
2cfb4518 438
6dd74782 439 clk_prepare_enable(imxtm->clk_per);
d0f349fb
JB
440
441 /*
442 * Initialise to a known state (all timers off, and timing reset)
443 */
d0f349fb 444
6dd74782
SG
445 writel_relaxed(0, imxtm->base + MXC_TCTL);
446 writel_relaxed(0, imxtm->base + MXC_TPRER); /* see datasheet note */
ec996ba9 447
9c8694bd 448 imxtm->gpt->gpt_setup_tctl(imxtm);
d0f349fb
JB
449
450 /* init and register the timer to the framework */
c11cd416
DL
451 ret = mxc_clocksource_init(imxtm);
452 if (ret)
453 return ret;
454
455 return mxc_clockevent_init(imxtm);
d0f349fb 456}
876292d6 457
0931aff7 458void __init mxc_timer_init(unsigned long pbase, int irq, enum imx_gpt_type type)
f4696752 459{
6dd74782
SG
460 struct imx_timer *imxtm;
461
462 imxtm = kzalloc(sizeof(*imxtm), GFP_KERNEL);
463 BUG_ON(!imxtm);
f4696752 464
6dd74782
SG
465 imxtm->clk_per = clk_get_sys("imx-gpt.0", "per");
466 imxtm->clk_ipg = clk_get_sys("imx-gpt.0", "ipg");
d7f98915 467
6dd74782
SG
468 imxtm->base = ioremap(pbase, SZ_4K);
469 BUG_ON(!imxtm->base);
470
0931aff7 471 imxtm->type = type;
be3b0f9b 472 imxtm->irq = irq;
0931aff7 473
6dd74782 474 _mxc_timer_init(imxtm);
f4696752
AS
475}
476
c11cd416 477static int __init mxc_timer_init_dt(struct device_node *np, enum imx_gpt_type type)
876292d6 478{
6dd74782
SG
479 struct imx_timer *imxtm;
480 static int initialized;
c11cd416 481 int ret;
876292d6 482
6dd74782
SG
483 /* Support one instance only */
484 if (initialized)
c11cd416 485 return 0;
fd4959d8 486
6dd74782 487 imxtm = kzalloc(sizeof(*imxtm), GFP_KERNEL);
c11cd416
DL
488 if (!imxtm)
489 return -ENOMEM;
876292d6 490
6dd74782 491 imxtm->base = of_iomap(np, 0);
c11cd416
DL
492 if (!imxtm->base)
493 return -ENXIO;
494
6dd74782 495 imxtm->irq = irq_of_parse_and_map(np, 0);
c11cd416
DL
496 if (imxtm->irq <= 0)
497 return -EINVAL;
6dd74782
SG
498
499 imxtm->clk_ipg = of_clk_get_by_name(np, "ipg");
f4696752 500
bad3db10 501 /* Try osc_per first, and fall back to per otherwise */
6dd74782
SG
502 imxtm->clk_per = of_clk_get_by_name(np, "osc_per");
503 if (IS_ERR(imxtm->clk_per))
504 imxtm->clk_per = of_clk_get_by_name(np, "per");
505
bef11c88
SG
506 imxtm->type = type;
507
c11cd416
DL
508 ret = _mxc_timer_init(imxtm);
509 if (ret)
510 return ret;
bad3db10 511
6dd74782 512 initialized = 1;
c11cd416
DL
513
514 return 0;
876292d6 515}
bef11c88 516
c11cd416 517static int __init imx1_timer_init_dt(struct device_node *np)
bef11c88 518{
c11cd416 519 return mxc_timer_init_dt(np, GPT_TYPE_IMX1);
bef11c88
SG
520}
521
c11cd416 522static int __init imx21_timer_init_dt(struct device_node *np)
bef11c88 523{
c11cd416 524 return mxc_timer_init_dt(np, GPT_TYPE_IMX21);
bef11c88
SG
525}
526
c11cd416 527static int __init imx31_timer_init_dt(struct device_node *np)
bef11c88
SG
528{
529 enum imx_gpt_type type = GPT_TYPE_IMX31;
530
531 /*
532 * We were using the same compatible string for i.MX6Q/D and i.MX6DL/S
533 * GPT device, while they actually have different programming model.
534 * This is a workaround to keep the existing i.MX6DL/S DTBs continue
535 * working with the new kernel.
536 */
537 if (of_machine_is_compatible("fsl,imx6dl"))
538 type = GPT_TYPE_IMX6DL;
539
c11cd416 540 return mxc_timer_init_dt(np, type);
bef11c88
SG
541}
542
c11cd416 543static int __init imx6dl_timer_init_dt(struct device_node *np)
bef11c88 544{
c11cd416 545 return mxc_timer_init_dt(np, GPT_TYPE_IMX6DL);
bef11c88
SG
546}
547
17273395
DL
548TIMER_OF_DECLARE(imx1_timer, "fsl,imx1-gpt", imx1_timer_init_dt);
549TIMER_OF_DECLARE(imx21_timer, "fsl,imx21-gpt", imx21_timer_init_dt);
550TIMER_OF_DECLARE(imx27_timer, "fsl,imx27-gpt", imx21_timer_init_dt);
551TIMER_OF_DECLARE(imx31_timer, "fsl,imx31-gpt", imx31_timer_init_dt);
552TIMER_OF_DECLARE(imx25_timer, "fsl,imx25-gpt", imx31_timer_init_dt);
553TIMER_OF_DECLARE(imx50_timer, "fsl,imx50-gpt", imx31_timer_init_dt);
554TIMER_OF_DECLARE(imx51_timer, "fsl,imx51-gpt", imx31_timer_init_dt);
555TIMER_OF_DECLARE(imx53_timer, "fsl,imx53-gpt", imx31_timer_init_dt);
556TIMER_OF_DECLARE(imx6q_timer, "fsl,imx6q-gpt", imx31_timer_init_dt);
557TIMER_OF_DECLARE(imx6dl_timer, "fsl,imx6dl-gpt", imx6dl_timer_init_dt);
558TIMER_OF_DECLARE(imx6sl_timer, "fsl,imx6sl-gpt", imx6dl_timer_init_dt);
559TIMER_OF_DECLARE(imx6sx_timer, "fsl,imx6sx-gpt", imx6dl_timer_init_dt);