]> git.proxmox.com Git - mirror_ubuntu-bionic-kernel.git/blame - drivers/cpufreq/acpi-cpufreq.c
Merge branch 'cpufreq-fixes' of git://git.linaro.org/people/vireshk/linux into pm...
[mirror_ubuntu-bionic-kernel.git] / drivers / cpufreq / acpi-cpufreq.c
CommitLineData
1da177e4 1/*
3a58df35 2 * acpi-cpufreq.c - ACPI Processor P-States Driver
1da177e4
LT
3 *
4 * Copyright (C) 2001, 2002 Andy Grover <andrew.grover@intel.com>
5 * Copyright (C) 2001, 2002 Paul Diefenbaugh <paul.s.diefenbaugh@intel.com>
6 * Copyright (C) 2002 - 2004 Dominik Brodowski <linux@brodo.de>
fe27cb35 7 * Copyright (C) 2006 Denis Sadykov <denis.m.sadykov@intel.com>
1da177e4
LT
8 *
9 * ~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~
10 *
11 * This program is free software; you can redistribute it and/or modify
12 * it under the terms of the GNU General Public License as published by
13 * the Free Software Foundation; either version 2 of the License, or (at
14 * your option) any later version.
15 *
16 * This program is distributed in the hope that it will be useful, but
17 * WITHOUT ANY WARRANTY; without even the implied warranty of
18 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU
19 * General Public License for more details.
20 *
21 * You should have received a copy of the GNU General Public License along
22 * with this program; if not, write to the Free Software Foundation, Inc.,
23 * 59 Temple Place, Suite 330, Boston, MA 02111-1307 USA.
24 *
25 * ~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~
26 */
27
1da177e4
LT
28#include <linux/kernel.h>
29#include <linux/module.h>
30#include <linux/init.h>
fe27cb35
VP
31#include <linux/smp.h>
32#include <linux/sched.h>
1da177e4 33#include <linux/cpufreq.h>
d395bf12 34#include <linux/compiler.h>
8adcc0c6 35#include <linux/dmi.h>
5a0e3ad6 36#include <linux/slab.h>
1da177e4
LT
37
38#include <linux/acpi.h>
3a58df35
DJ
39#include <linux/io.h>
40#include <linux/delay.h>
41#include <linux/uaccess.h>
42
1da177e4
LT
43#include <acpi/processor.h>
44
dde9f7ba 45#include <asm/msr.h>
fe27cb35
VP
46#include <asm/processor.h>
47#include <asm/cpufeature.h>
fe27cb35 48
1da177e4
LT
49MODULE_AUTHOR("Paul Diefenbaugh, Dominik Brodowski");
50MODULE_DESCRIPTION("ACPI Processor P-States Driver");
51MODULE_LICENSE("GPL");
52
acd31624
AP
53#define PFX "acpi-cpufreq: "
54
dde9f7ba
VP
55enum {
56 UNDEFINED_CAPABLE = 0,
57 SYSTEM_INTEL_MSR_CAPABLE,
3dc9a633 58 SYSTEM_AMD_MSR_CAPABLE,
dde9f7ba
VP
59 SYSTEM_IO_CAPABLE,
60};
61
62#define INTEL_MSR_RANGE (0xffff)
3dc9a633 63#define AMD_MSR_RANGE (0x7)
dde9f7ba 64
615b7300
AP
65#define MSR_K7_HWCR_CPB_DIS (1ULL << 25)
66
fe27cb35 67struct acpi_cpufreq_data {
64be7eed
VP
68 struct acpi_processor_performance *acpi_data;
69 struct cpufreq_frequency_table *freq_table;
70 unsigned int resume;
71 unsigned int cpu_feature;
f4fd3797 72 cpumask_var_t freqdomain_cpus;
1da177e4
LT
73};
74
f1625066 75static DEFINE_PER_CPU(struct acpi_cpufreq_data *, acfreq_data);
ea348f3e 76
50109292 77/* acpi_perf_data is a pointer to percpu data. */
3f6c4df7 78static struct acpi_processor_performance __percpu *acpi_perf_data;
1da177e4
LT
79
80static struct cpufreq_driver acpi_cpufreq_driver;
81
d395bf12 82static unsigned int acpi_pstate_strict;
615b7300
AP
83static bool boost_enabled, boost_supported;
84static struct msr __percpu *msrs;
85
86static bool boost_state(unsigned int cpu)
87{
88 u32 lo, hi;
89 u64 msr;
90
91 switch (boot_cpu_data.x86_vendor) {
92 case X86_VENDOR_INTEL:
93 rdmsr_on_cpu(cpu, MSR_IA32_MISC_ENABLE, &lo, &hi);
94 msr = lo | ((u64)hi << 32);
95 return !(msr & MSR_IA32_MISC_ENABLE_TURBO_DISABLE);
96 case X86_VENDOR_AMD:
97 rdmsr_on_cpu(cpu, MSR_K7_HWCR, &lo, &hi);
98 msr = lo | ((u64)hi << 32);
99 return !(msr & MSR_K7_HWCR_CPB_DIS);
100 }
101 return false;
102}
103
104static void boost_set_msrs(bool enable, const struct cpumask *cpumask)
105{
106 u32 cpu;
107 u32 msr_addr;
108 u64 msr_mask;
109
110 switch (boot_cpu_data.x86_vendor) {
111 case X86_VENDOR_INTEL:
112 msr_addr = MSR_IA32_MISC_ENABLE;
113 msr_mask = MSR_IA32_MISC_ENABLE_TURBO_DISABLE;
114 break;
115 case X86_VENDOR_AMD:
116 msr_addr = MSR_K7_HWCR;
117 msr_mask = MSR_K7_HWCR_CPB_DIS;
118 break;
119 default:
120 return;
121 }
122
123 rdmsr_on_cpus(cpumask, msr_addr, msrs);
124
125 for_each_cpu(cpu, cpumask) {
126 struct msr *reg = per_cpu_ptr(msrs, cpu);
127 if (enable)
128 reg->q &= ~msr_mask;
129 else
130 reg->q |= msr_mask;
131 }
132
133 wrmsr_on_cpus(cpumask, msr_addr, msrs);
134}
135
11269ff5 136static ssize_t _store_boost(const char *buf, size_t count)
615b7300
AP
137{
138 int ret;
139 unsigned long val = 0;
140
141 if (!boost_supported)
142 return -EINVAL;
143
144 ret = kstrtoul(buf, 10, &val);
145 if (ret || (val > 1))
146 return -EINVAL;
147
148 if ((val && boost_enabled) || (!val && !boost_enabled))
149 return count;
150
151 get_online_cpus();
152
153 boost_set_msrs(val, cpu_online_mask);
154
155 put_online_cpus();
156
157 boost_enabled = val;
158 pr_debug("Core Boosting %sabled.\n", val ? "en" : "dis");
159
160 return count;
161}
162
11269ff5
AP
163static ssize_t store_global_boost(struct kobject *kobj, struct attribute *attr,
164 const char *buf, size_t count)
165{
166 return _store_boost(buf, count);
167}
168
615b7300
AP
169static ssize_t show_global_boost(struct kobject *kobj,
170 struct attribute *attr, char *buf)
171{
172 return sprintf(buf, "%u\n", boost_enabled);
173}
174
175static struct global_attr global_boost = __ATTR(boost, 0644,
176 show_global_boost,
177 store_global_boost);
d395bf12 178
f4fd3797
LT
179static ssize_t show_freqdomain_cpus(struct cpufreq_policy *policy, char *buf)
180{
181 struct acpi_cpufreq_data *data = per_cpu(acfreq_data, policy->cpu);
182
183 return cpufreq_show_cpus(data->freqdomain_cpus, buf);
184}
185
186cpufreq_freq_attr_ro(freqdomain_cpus);
187
11269ff5
AP
188#ifdef CONFIG_X86_ACPI_CPUFREQ_CPB
189static ssize_t store_cpb(struct cpufreq_policy *policy, const char *buf,
190 size_t count)
191{
192 return _store_boost(buf, count);
193}
194
195static ssize_t show_cpb(struct cpufreq_policy *policy, char *buf)
196{
197 return sprintf(buf, "%u\n", boost_enabled);
198}
199
200static struct freq_attr cpb = __ATTR(cpb, 0644, show_cpb, store_cpb);
201#endif
202
dde9f7ba
VP
203static int check_est_cpu(unsigned int cpuid)
204{
92cb7612 205 struct cpuinfo_x86 *cpu = &cpu_data(cpuid);
dde9f7ba 206
0de51088 207 return cpu_has(cpu, X86_FEATURE_EST);
dde9f7ba
VP
208}
209
3dc9a633
MG
210static int check_amd_hwpstate_cpu(unsigned int cpuid)
211{
212 struct cpuinfo_x86 *cpu = &cpu_data(cpuid);
213
214 return cpu_has(cpu, X86_FEATURE_HW_PSTATE);
215}
216
dde9f7ba 217static unsigned extract_io(u32 value, struct acpi_cpufreq_data *data)
fe27cb35 218{
64be7eed
VP
219 struct acpi_processor_performance *perf;
220 int i;
fe27cb35
VP
221
222 perf = data->acpi_data;
223
3a58df35 224 for (i = 0; i < perf->state_count; i++) {
fe27cb35
VP
225 if (value == perf->states[i].status)
226 return data->freq_table[i].frequency;
227 }
228 return 0;
229}
230
dde9f7ba
VP
231static unsigned extract_msr(u32 msr, struct acpi_cpufreq_data *data)
232{
233 int i;
a6f6e6e6 234 struct acpi_processor_performance *perf;
dde9f7ba 235
3dc9a633
MG
236 if (boot_cpu_data.x86_vendor == X86_VENDOR_AMD)
237 msr &= AMD_MSR_RANGE;
238 else
239 msr &= INTEL_MSR_RANGE;
240
a6f6e6e6
VP
241 perf = data->acpi_data;
242
3a58df35 243 for (i = 0; data->freq_table[i].frequency != CPUFREQ_TABLE_END; i++) {
50701588 244 if (msr == perf->states[data->freq_table[i].driver_data].status)
dde9f7ba
VP
245 return data->freq_table[i].frequency;
246 }
247 return data->freq_table[0].frequency;
248}
249
dde9f7ba
VP
250static unsigned extract_freq(u32 val, struct acpi_cpufreq_data *data)
251{
252 switch (data->cpu_feature) {
64be7eed 253 case SYSTEM_INTEL_MSR_CAPABLE:
3dc9a633 254 case SYSTEM_AMD_MSR_CAPABLE:
dde9f7ba 255 return extract_msr(val, data);
64be7eed 256 case SYSTEM_IO_CAPABLE:
dde9f7ba 257 return extract_io(val, data);
64be7eed 258 default:
dde9f7ba
VP
259 return 0;
260 }
261}
262
dde9f7ba
VP
263struct msr_addr {
264 u32 reg;
265};
266
fe27cb35
VP
267struct io_addr {
268 u16 port;
269 u8 bit_width;
270};
271
272struct drv_cmd {
dde9f7ba 273 unsigned int type;
bfa318ad 274 const struct cpumask *mask;
3a58df35
DJ
275 union {
276 struct msr_addr msr;
277 struct io_addr io;
278 } addr;
fe27cb35
VP
279 u32 val;
280};
281
01599fca
AM
282/* Called via smp_call_function_single(), on the target CPU */
283static void do_drv_read(void *_cmd)
1da177e4 284{
72859081 285 struct drv_cmd *cmd = _cmd;
dde9f7ba
VP
286 u32 h;
287
288 switch (cmd->type) {
64be7eed 289 case SYSTEM_INTEL_MSR_CAPABLE:
3dc9a633 290 case SYSTEM_AMD_MSR_CAPABLE:
dde9f7ba
VP
291 rdmsr(cmd->addr.msr.reg, cmd->val, h);
292 break;
64be7eed 293 case SYSTEM_IO_CAPABLE:
4e581ff1
VP
294 acpi_os_read_port((acpi_io_address)cmd->addr.io.port,
295 &cmd->val,
296 (u32)cmd->addr.io.bit_width);
dde9f7ba 297 break;
64be7eed 298 default:
dde9f7ba
VP
299 break;
300 }
fe27cb35 301}
1da177e4 302
01599fca
AM
303/* Called via smp_call_function_many(), on the target CPUs */
304static void do_drv_write(void *_cmd)
fe27cb35 305{
72859081 306 struct drv_cmd *cmd = _cmd;
13424f65 307 u32 lo, hi;
dde9f7ba
VP
308
309 switch (cmd->type) {
64be7eed 310 case SYSTEM_INTEL_MSR_CAPABLE:
13424f65
VP
311 rdmsr(cmd->addr.msr.reg, lo, hi);
312 lo = (lo & ~INTEL_MSR_RANGE) | (cmd->val & INTEL_MSR_RANGE);
313 wrmsr(cmd->addr.msr.reg, lo, hi);
dde9f7ba 314 break;
3dc9a633
MG
315 case SYSTEM_AMD_MSR_CAPABLE:
316 wrmsr(cmd->addr.msr.reg, cmd->val, 0);
317 break;
64be7eed 318 case SYSTEM_IO_CAPABLE:
4e581ff1
VP
319 acpi_os_write_port((acpi_io_address)cmd->addr.io.port,
320 cmd->val,
321 (u32)cmd->addr.io.bit_width);
dde9f7ba 322 break;
64be7eed 323 default:
dde9f7ba
VP
324 break;
325 }
fe27cb35 326}
1da177e4 327
95dd7227 328static void drv_read(struct drv_cmd *cmd)
fe27cb35 329{
4a28395d 330 int err;
fe27cb35
VP
331 cmd->val = 0;
332
4a28395d
AM
333 err = smp_call_function_any(cmd->mask, do_drv_read, cmd, 1);
334 WARN_ON_ONCE(err); /* smp_call_function_any() was buggy? */
fe27cb35
VP
335}
336
337static void drv_write(struct drv_cmd *cmd)
338{
ea34f43a
LT
339 int this_cpu;
340
341 this_cpu = get_cpu();
342 if (cpumask_test_cpu(this_cpu, cmd->mask))
343 do_drv_write(cmd);
01599fca 344 smp_call_function_many(cmd->mask, do_drv_write, cmd, 1);
ea34f43a 345 put_cpu();
fe27cb35 346}
1da177e4 347
4d8bb537 348static u32 get_cur_val(const struct cpumask *mask)
fe27cb35 349{
64be7eed
VP
350 struct acpi_processor_performance *perf;
351 struct drv_cmd cmd;
1da177e4 352
4d8bb537 353 if (unlikely(cpumask_empty(mask)))
fe27cb35 354 return 0;
1da177e4 355
f1625066 356 switch (per_cpu(acfreq_data, cpumask_first(mask))->cpu_feature) {
dde9f7ba
VP
357 case SYSTEM_INTEL_MSR_CAPABLE:
358 cmd.type = SYSTEM_INTEL_MSR_CAPABLE;
8673b83b 359 cmd.addr.msr.reg = MSR_IA32_PERF_CTL;
dde9f7ba 360 break;
3dc9a633
MG
361 case SYSTEM_AMD_MSR_CAPABLE:
362 cmd.type = SYSTEM_AMD_MSR_CAPABLE;
8673b83b 363 cmd.addr.msr.reg = MSR_AMD_PERF_CTL;
3dc9a633 364 break;
dde9f7ba
VP
365 case SYSTEM_IO_CAPABLE:
366 cmd.type = SYSTEM_IO_CAPABLE;
f1625066 367 perf = per_cpu(acfreq_data, cpumask_first(mask))->acpi_data;
dde9f7ba
VP
368 cmd.addr.io.port = perf->control_register.address;
369 cmd.addr.io.bit_width = perf->control_register.bit_width;
370 break;
371 default:
372 return 0;
373 }
374
bfa318ad 375 cmd.mask = mask;
fe27cb35 376 drv_read(&cmd);
1da177e4 377
2d06d8c4 378 pr_debug("get_cur_val = %u\n", cmd.val);
fe27cb35
VP
379
380 return cmd.val;
381}
1da177e4 382
fe27cb35
VP
383static unsigned int get_cur_freq_on_cpu(unsigned int cpu)
384{
f1625066 385 struct acpi_cpufreq_data *data = per_cpu(acfreq_data, cpu);
64be7eed 386 unsigned int freq;
e56a727b 387 unsigned int cached_freq;
fe27cb35 388
2d06d8c4 389 pr_debug("get_cur_freq_on_cpu (%d)\n", cpu);
fe27cb35
VP
390
391 if (unlikely(data == NULL ||
64be7eed 392 data->acpi_data == NULL || data->freq_table == NULL)) {
fe27cb35 393 return 0;
1da177e4
LT
394 }
395
e56a727b 396 cached_freq = data->freq_table[data->acpi_data->state].frequency;
e39ad415 397 freq = extract_freq(get_cur_val(cpumask_of(cpu)), data);
e56a727b
VP
398 if (freq != cached_freq) {
399 /*
400 * The dreaded BIOS frequency change behind our back.
401 * Force set the frequency on next target call.
402 */
403 data->resume = 1;
404 }
405
2d06d8c4 406 pr_debug("cur freq = %u\n", freq);
1da177e4 407
fe27cb35 408 return freq;
1da177e4
LT
409}
410
72859081 411static unsigned int check_freqs(const struct cpumask *mask, unsigned int freq,
64be7eed 412 struct acpi_cpufreq_data *data)
fe27cb35 413{
64be7eed
VP
414 unsigned int cur_freq;
415 unsigned int i;
1da177e4 416
3a58df35 417 for (i = 0; i < 100; i++) {
fe27cb35
VP
418 cur_freq = extract_freq(get_cur_val(mask), data);
419 if (cur_freq == freq)
420 return 1;
421 udelay(10);
422 }
423 return 0;
424}
425
426static int acpi_cpufreq_target(struct cpufreq_policy *policy,
64be7eed 427 unsigned int target_freq, unsigned int relation)
1da177e4 428{
f1625066 429 struct acpi_cpufreq_data *data = per_cpu(acfreq_data, policy->cpu);
64be7eed
VP
430 struct acpi_processor_performance *perf;
431 struct cpufreq_freqs freqs;
64be7eed 432 struct drv_cmd cmd;
8edc59d9
VP
433 unsigned int next_state = 0; /* Index into freq_table */
434 unsigned int next_perf_state = 0; /* Index into perf table */
64be7eed 435 int result = 0;
fe27cb35 436
2d06d8c4 437 pr_debug("acpi_cpufreq_target %d (%d)\n", target_freq, policy->cpu);
fe27cb35
VP
438
439 if (unlikely(data == NULL ||
95dd7227 440 data->acpi_data == NULL || data->freq_table == NULL)) {
fe27cb35
VP
441 return -ENODEV;
442 }
1da177e4 443
fe27cb35 444 perf = data->acpi_data;
1da177e4 445 result = cpufreq_frequency_table_target(policy,
64be7eed
VP
446 data->freq_table,
447 target_freq,
448 relation, &next_state);
4d8bb537
MT
449 if (unlikely(result)) {
450 result = -ENODEV;
451 goto out;
452 }
1da177e4 453
50701588 454 next_perf_state = data->freq_table[next_state].driver_data;
7650b281 455 if (perf->state == next_perf_state) {
fe27cb35 456 if (unlikely(data->resume)) {
2d06d8c4 457 pr_debug("Called after resume, resetting to P%d\n",
64be7eed 458 next_perf_state);
fe27cb35
VP
459 data->resume = 0;
460 } else {
2d06d8c4 461 pr_debug("Already at target state (P%d)\n",
64be7eed 462 next_perf_state);
4d8bb537 463 goto out;
fe27cb35 464 }
09b4d1ee
VP
465 }
466
64be7eed
VP
467 switch (data->cpu_feature) {
468 case SYSTEM_INTEL_MSR_CAPABLE:
469 cmd.type = SYSTEM_INTEL_MSR_CAPABLE;
470 cmd.addr.msr.reg = MSR_IA32_PERF_CTL;
13424f65 471 cmd.val = (u32) perf->states[next_perf_state].control;
64be7eed 472 break;
3dc9a633
MG
473 case SYSTEM_AMD_MSR_CAPABLE:
474 cmd.type = SYSTEM_AMD_MSR_CAPABLE;
475 cmd.addr.msr.reg = MSR_AMD_PERF_CTL;
476 cmd.val = (u32) perf->states[next_perf_state].control;
477 break;
64be7eed
VP
478 case SYSTEM_IO_CAPABLE:
479 cmd.type = SYSTEM_IO_CAPABLE;
480 cmd.addr.io.port = perf->control_register.address;
481 cmd.addr.io.bit_width = perf->control_register.bit_width;
482 cmd.val = (u32) perf->states[next_perf_state].control;
483 break;
484 default:
4d8bb537
MT
485 result = -ENODEV;
486 goto out;
64be7eed 487 }
09b4d1ee 488
4d8bb537 489 /* cpufreq holds the hotplug lock, so we are safe from here on */
fe27cb35 490 if (policy->shared_type != CPUFREQ_SHARED_TYPE_ANY)
bfa318ad 491 cmd.mask = policy->cpus;
fe27cb35 492 else
bfa318ad 493 cmd.mask = cpumask_of(policy->cpu);
09b4d1ee 494
8edc59d9
VP
495 freqs.old = perf->states[perf->state].core_frequency * 1000;
496 freqs.new = data->freq_table[next_state].frequency;
b43a7ffb 497 cpufreq_notify_transition(policy, &freqs, CPUFREQ_PRECHANGE);
1da177e4 498
fe27cb35 499 drv_write(&cmd);
09b4d1ee 500
fe27cb35 501 if (acpi_pstate_strict) {
4d8bb537 502 if (!check_freqs(cmd.mask, freqs.new, data)) {
2d06d8c4 503 pr_debug("acpi_cpufreq_target failed (%d)\n",
64be7eed 504 policy->cpu);
4d8bb537 505 result = -EAGAIN;
e15d8309 506 freqs.new = freqs.old;
09b4d1ee
VP
507 }
508 }
509
b43a7ffb 510 cpufreq_notify_transition(policy, &freqs, CPUFREQ_POSTCHANGE);
e15d8309
VK
511
512 if (!result)
513 perf->state = next_perf_state;
fe27cb35 514
4d8bb537 515out:
fe27cb35 516 return result;
1da177e4
LT
517}
518
64be7eed 519static int acpi_cpufreq_verify(struct cpufreq_policy *policy)
1da177e4 520{
f1625066 521 struct acpi_cpufreq_data *data = per_cpu(acfreq_data, policy->cpu);
1da177e4 522
2d06d8c4 523 pr_debug("acpi_cpufreq_verify\n");
1da177e4 524
fe27cb35 525 return cpufreq_frequency_table_verify(policy, data->freq_table);
1da177e4
LT
526}
527
1da177e4 528static unsigned long
64be7eed 529acpi_cpufreq_guess_freq(struct acpi_cpufreq_data *data, unsigned int cpu)
1da177e4 530{
64be7eed 531 struct acpi_processor_performance *perf = data->acpi_data;
09b4d1ee 532
1da177e4
LT
533 if (cpu_khz) {
534 /* search the closest match to cpu_khz */
535 unsigned int i;
536 unsigned long freq;
09b4d1ee 537 unsigned long freqn = perf->states[0].core_frequency * 1000;
1da177e4 538
3a58df35 539 for (i = 0; i < (perf->state_count-1); i++) {
1da177e4 540 freq = freqn;
95dd7227 541 freqn = perf->states[i+1].core_frequency * 1000;
1da177e4 542 if ((2 * cpu_khz) > (freqn + freq)) {
09b4d1ee 543 perf->state = i;
64be7eed 544 return freq;
1da177e4
LT
545 }
546 }
95dd7227 547 perf->state = perf->state_count-1;
64be7eed 548 return freqn;
09b4d1ee 549 } else {
1da177e4 550 /* assume CPU is at P0... */
09b4d1ee
VP
551 perf->state = 0;
552 return perf->states[0].core_frequency * 1000;
553 }
1da177e4
LT
554}
555
2fdf66b4
RR
556static void free_acpi_perf_data(void)
557{
558 unsigned int i;
559
560 /* Freeing a NULL pointer is OK, and alloc_percpu zeroes. */
561 for_each_possible_cpu(i)
562 free_cpumask_var(per_cpu_ptr(acpi_perf_data, i)
563 ->shared_cpu_map);
564 free_percpu(acpi_perf_data);
565}
566
615b7300
AP
567static int boost_notify(struct notifier_block *nb, unsigned long action,
568 void *hcpu)
569{
570 unsigned cpu = (long)hcpu;
571 const struct cpumask *cpumask;
572
573 cpumask = get_cpu_mask(cpu);
574
575 /*
576 * Clear the boost-disable bit on the CPU_DOWN path so that
577 * this cpu cannot block the remaining ones from boosting. On
578 * the CPU_UP path we simply keep the boost-disable flag in
579 * sync with the current global state.
580 */
581
582 switch (action) {
583 case CPU_UP_PREPARE:
584 case CPU_UP_PREPARE_FROZEN:
585 boost_set_msrs(boost_enabled, cpumask);
586 break;
587
588 case CPU_DOWN_PREPARE:
589 case CPU_DOWN_PREPARE_FROZEN:
590 boost_set_msrs(1, cpumask);
591 break;
592
593 default:
594 break;
595 }
596
597 return NOTIFY_OK;
598}
599
600
601static struct notifier_block boost_nb = {
602 .notifier_call = boost_notify,
603};
604
09b4d1ee
VP
605/*
606 * acpi_cpufreq_early_init - initialize ACPI P-States library
607 *
608 * Initialize the ACPI P-States library (drivers/acpi/processor_perflib.c)
609 * in order to determine correct frequency and voltage pairings. We can
610 * do _PDC and _PSD and find out the processor dependency for the
611 * actual init that will happen later...
612 */
50109292 613static int __init acpi_cpufreq_early_init(void)
09b4d1ee 614{
2fdf66b4 615 unsigned int i;
2d06d8c4 616 pr_debug("acpi_cpufreq_early_init\n");
09b4d1ee 617
50109292
FY
618 acpi_perf_data = alloc_percpu(struct acpi_processor_performance);
619 if (!acpi_perf_data) {
2d06d8c4 620 pr_debug("Memory allocation error for acpi_perf_data.\n");
50109292 621 return -ENOMEM;
09b4d1ee 622 }
2fdf66b4 623 for_each_possible_cpu(i) {
eaa95840 624 if (!zalloc_cpumask_var_node(
80855f73
MT
625 &per_cpu_ptr(acpi_perf_data, i)->shared_cpu_map,
626 GFP_KERNEL, cpu_to_node(i))) {
2fdf66b4
RR
627
628 /* Freeing a NULL pointer is OK: alloc_percpu zeroes. */
629 free_acpi_perf_data();
630 return -ENOMEM;
631 }
632 }
09b4d1ee
VP
633
634 /* Do initialization in ACPI core */
fe27cb35
VP
635 acpi_processor_preregister_performance(acpi_perf_data);
636 return 0;
09b4d1ee
VP
637}
638
95625b8f 639#ifdef CONFIG_SMP
8adcc0c6
VP
640/*
641 * Some BIOSes do SW_ANY coordination internally, either set it up in hw
642 * or do it in BIOS firmware and won't inform about it to OS. If not
643 * detected, this has a side effect of making CPU run at a different speed
644 * than OS intended it to run at. Detect it and handle it cleanly.
645 */
646static int bios_with_sw_any_bug;
647
1855256c 648static int sw_any_bug_found(const struct dmi_system_id *d)
8adcc0c6
VP
649{
650 bios_with_sw_any_bug = 1;
651 return 0;
652}
653
1855256c 654static const struct dmi_system_id sw_any_bug_dmi_table[] = {
8adcc0c6
VP
655 {
656 .callback = sw_any_bug_found,
657 .ident = "Supermicro Server X6DLP",
658 .matches = {
659 DMI_MATCH(DMI_SYS_VENDOR, "Supermicro"),
660 DMI_MATCH(DMI_BIOS_VERSION, "080010"),
661 DMI_MATCH(DMI_PRODUCT_NAME, "X6DLP"),
662 },
663 },
664 { }
665};
1a8e42fa
PB
666
667static int acpi_cpufreq_blacklist(struct cpuinfo_x86 *c)
668{
293afe44
JV
669 /* Intel Xeon Processor 7100 Series Specification Update
670 * http://www.intel.com/Assets/PDF/specupdate/314554.pdf
1a8e42fa
PB
671 * AL30: A Machine Check Exception (MCE) Occurring during an
672 * Enhanced Intel SpeedStep Technology Ratio Change May Cause
293afe44 673 * Both Processor Cores to Lock Up. */
1a8e42fa
PB
674 if (c->x86_vendor == X86_VENDOR_INTEL) {
675 if ((c->x86 == 15) &&
676 (c->x86_model == 6) &&
293afe44
JV
677 (c->x86_mask == 8)) {
678 printk(KERN_INFO "acpi-cpufreq: Intel(R) "
679 "Xeon(R) 7100 Errata AL30, processors may "
680 "lock up on frequency changes: disabling "
681 "acpi-cpufreq.\n");
1a8e42fa 682 return -ENODEV;
293afe44 683 }
1a8e42fa
PB
684 }
685 return 0;
686}
95625b8f 687#endif
8adcc0c6 688
64be7eed 689static int acpi_cpufreq_cpu_init(struct cpufreq_policy *policy)
1da177e4 690{
64be7eed
VP
691 unsigned int i;
692 unsigned int valid_states = 0;
693 unsigned int cpu = policy->cpu;
694 struct acpi_cpufreq_data *data;
64be7eed 695 unsigned int result = 0;
92cb7612 696 struct cpuinfo_x86 *c = &cpu_data(policy->cpu);
64be7eed 697 struct acpi_processor_performance *perf;
293afe44
JV
698#ifdef CONFIG_SMP
699 static int blacklisted;
700#endif
1da177e4 701
2d06d8c4 702 pr_debug("acpi_cpufreq_cpu_init\n");
1da177e4 703
1a8e42fa 704#ifdef CONFIG_SMP
293afe44
JV
705 if (blacklisted)
706 return blacklisted;
707 blacklisted = acpi_cpufreq_blacklist(c);
708 if (blacklisted)
709 return blacklisted;
1a8e42fa
PB
710#endif
711
d5b73cd8 712 data = kzalloc(sizeof(*data), GFP_KERNEL);
1da177e4 713 if (!data)
64be7eed 714 return -ENOMEM;
1da177e4 715
f4fd3797
LT
716 if (!zalloc_cpumask_var(&data->freqdomain_cpus, GFP_KERNEL)) {
717 result = -ENOMEM;
718 goto err_free;
719 }
720
b36128c8 721 data->acpi_data = per_cpu_ptr(acpi_perf_data, cpu);
f1625066 722 per_cpu(acfreq_data, cpu) = data;
1da177e4 723
95dd7227 724 if (cpu_has(c, X86_FEATURE_CONSTANT_TSC))
fe27cb35 725 acpi_cpufreq_driver.flags |= CPUFREQ_CONST_LOOPS;
1da177e4 726
fe27cb35 727 result = acpi_processor_register_performance(data->acpi_data, cpu);
1da177e4 728 if (result)
f4fd3797 729 goto err_free_mask;
1da177e4 730
09b4d1ee 731 perf = data->acpi_data;
09b4d1ee 732 policy->shared_type = perf->shared_type;
95dd7227 733
46f18e3a 734 /*
95dd7227 735 * Will let policy->cpus know about dependency only when software
46f18e3a
VP
736 * coordination is required.
737 */
738 if (policy->shared_type == CPUFREQ_SHARED_TYPE_ALL ||
8adcc0c6 739 policy->shared_type == CPUFREQ_SHARED_TYPE_ANY) {
835481d9 740 cpumask_copy(policy->cpus, perf->shared_cpu_map);
8adcc0c6 741 }
f4fd3797 742 cpumask_copy(data->freqdomain_cpus, perf->shared_cpu_map);
8adcc0c6
VP
743
744#ifdef CONFIG_SMP
745 dmi_check_system(sw_any_bug_dmi_table);
2624f90c 746 if (bios_with_sw_any_bug && !policy_is_shared(policy)) {
8adcc0c6 747 policy->shared_type = CPUFREQ_SHARED_TYPE_ALL;
835481d9 748 cpumask_copy(policy->cpus, cpu_core_mask(cpu));
8adcc0c6 749 }
acd31624
AP
750
751 if (check_amd_hwpstate_cpu(cpu) && !acpi_pstate_strict) {
752 cpumask_clear(policy->cpus);
753 cpumask_set_cpu(cpu, policy->cpus);
f4fd3797 754 cpumask_copy(data->freqdomain_cpus, cpu_sibling_mask(cpu));
acd31624
AP
755 policy->shared_type = CPUFREQ_SHARED_TYPE_HW;
756 pr_info_once(PFX "overriding BIOS provided _PSD data\n");
757 }
8adcc0c6 758#endif
09b4d1ee 759
1da177e4 760 /* capability check */
09b4d1ee 761 if (perf->state_count <= 1) {
2d06d8c4 762 pr_debug("No P-States\n");
1da177e4
LT
763 result = -ENODEV;
764 goto err_unreg;
765 }
09b4d1ee 766
fe27cb35
VP
767 if (perf->control_register.space_id != perf->status_register.space_id) {
768 result = -ENODEV;
769 goto err_unreg;
770 }
771
772 switch (perf->control_register.space_id) {
64be7eed 773 case ACPI_ADR_SPACE_SYSTEM_IO:
c40a4518
MG
774 if (boot_cpu_data.x86_vendor == X86_VENDOR_AMD &&
775 boot_cpu_data.x86 == 0xf) {
776 pr_debug("AMD K8 systems must use native drivers.\n");
777 result = -ENODEV;
778 goto err_unreg;
779 }
2d06d8c4 780 pr_debug("SYSTEM IO addr space\n");
dde9f7ba
VP
781 data->cpu_feature = SYSTEM_IO_CAPABLE;
782 break;
64be7eed 783 case ACPI_ADR_SPACE_FIXED_HARDWARE:
2d06d8c4 784 pr_debug("HARDWARE addr space\n");
3dc9a633
MG
785 if (check_est_cpu(cpu)) {
786 data->cpu_feature = SYSTEM_INTEL_MSR_CAPABLE;
787 break;
dde9f7ba 788 }
3dc9a633
MG
789 if (check_amd_hwpstate_cpu(cpu)) {
790 data->cpu_feature = SYSTEM_AMD_MSR_CAPABLE;
791 break;
792 }
793 result = -ENODEV;
794 goto err_unreg;
64be7eed 795 default:
2d06d8c4 796 pr_debug("Unknown addr space %d\n",
64be7eed 797 (u32) (perf->control_register.space_id));
1da177e4
LT
798 result = -ENODEV;
799 goto err_unreg;
800 }
801
d5b73cd8 802 data->freq_table = kmalloc(sizeof(*data->freq_table) *
95dd7227 803 (perf->state_count+1), GFP_KERNEL);
1da177e4
LT
804 if (!data->freq_table) {
805 result = -ENOMEM;
806 goto err_unreg;
807 }
808
809 /* detect transition latency */
810 policy->cpuinfo.transition_latency = 0;
3a58df35 811 for (i = 0; i < perf->state_count; i++) {
64be7eed
VP
812 if ((perf->states[i].transition_latency * 1000) >
813 policy->cpuinfo.transition_latency)
814 policy->cpuinfo.transition_latency =
815 perf->states[i].transition_latency * 1000;
1da177e4 816 }
1da177e4 817
a59d1637
PV
818 /* Check for high latency (>20uS) from buggy BIOSes, like on T42 */
819 if (perf->control_register.space_id == ACPI_ADR_SPACE_FIXED_HARDWARE &&
820 policy->cpuinfo.transition_latency > 20 * 1000) {
a59d1637 821 policy->cpuinfo.transition_latency = 20 * 1000;
61c8c67e
JP
822 printk_once(KERN_INFO
823 "P-state transition latency capped at 20 uS\n");
a59d1637
PV
824 }
825
1da177e4 826 /* table init */
3a58df35
DJ
827 for (i = 0; i < perf->state_count; i++) {
828 if (i > 0 && perf->states[i].core_frequency >=
3cdf552b 829 data->freq_table[valid_states-1].frequency / 1000)
fe27cb35
VP
830 continue;
831
50701588 832 data->freq_table[valid_states].driver_data = i;
fe27cb35 833 data->freq_table[valid_states].frequency =
64be7eed 834 perf->states[i].core_frequency * 1000;
fe27cb35 835 valid_states++;
1da177e4 836 }
3d4a7ef3 837 data->freq_table[valid_states].frequency = CPUFREQ_TABLE_END;
8edc59d9 838 perf->state = 0;
1da177e4
LT
839
840 result = cpufreq_frequency_table_cpuinfo(policy, data->freq_table);
95dd7227 841 if (result)
1da177e4 842 goto err_freqfree;
1da177e4 843
d876dfbb
TR
844 if (perf->states[0].core_frequency * 1000 != policy->cpuinfo.max_freq)
845 printk(KERN_WARNING FW_WARN "P-state 0 is not max freq\n");
846
a507ac4b 847 switch (perf->control_register.space_id) {
64be7eed 848 case ACPI_ADR_SPACE_SYSTEM_IO:
dde9f7ba
VP
849 /* Current speed is unknown and not detectable by IO port */
850 policy->cur = acpi_cpufreq_guess_freq(data, policy->cpu);
851 break;
64be7eed 852 case ACPI_ADR_SPACE_FIXED_HARDWARE:
7650b281 853 acpi_cpufreq_driver.get = get_cur_freq_on_cpu;
a507ac4b 854 policy->cur = get_cur_freq_on_cpu(cpu);
dde9f7ba 855 break;
64be7eed 856 default:
dde9f7ba
VP
857 break;
858 }
859
1da177e4
LT
860 /* notify BIOS that we exist */
861 acpi_processor_notify_smm(THIS_MODULE);
862
2d06d8c4 863 pr_debug("CPU%u - ACPI performance management activated.\n", cpu);
09b4d1ee 864 for (i = 0; i < perf->state_count; i++)
2d06d8c4 865 pr_debug(" %cP%d: %d MHz, %d mW, %d uS\n",
64be7eed 866 (i == perf->state ? '*' : ' '), i,
09b4d1ee
VP
867 (u32) perf->states[i].core_frequency,
868 (u32) perf->states[i].power,
869 (u32) perf->states[i].transition_latency);
1da177e4
LT
870
871 cpufreq_frequency_table_get_attr(data->freq_table, policy->cpu);
64be7eed 872
4b31e774
DB
873 /*
874 * the first call to ->target() should result in us actually
875 * writing something to the appropriate registers.
876 */
877 data->resume = 1;
64be7eed 878
fe27cb35 879 return result;
1da177e4 880
95dd7227 881err_freqfree:
1da177e4 882 kfree(data->freq_table);
95dd7227 883err_unreg:
09b4d1ee 884 acpi_processor_unregister_performance(perf, cpu);
f4fd3797
LT
885err_free_mask:
886 free_cpumask_var(data->freqdomain_cpus);
95dd7227 887err_free:
1da177e4 888 kfree(data);
f1625066 889 per_cpu(acfreq_data, cpu) = NULL;
1da177e4 890
64be7eed 891 return result;
1da177e4
LT
892}
893
64be7eed 894static int acpi_cpufreq_cpu_exit(struct cpufreq_policy *policy)
1da177e4 895{
f1625066 896 struct acpi_cpufreq_data *data = per_cpu(acfreq_data, policy->cpu);
1da177e4 897
2d06d8c4 898 pr_debug("acpi_cpufreq_cpu_exit\n");
1da177e4
LT
899
900 if (data) {
901 cpufreq_frequency_table_put_attr(policy->cpu);
f1625066 902 per_cpu(acfreq_data, policy->cpu) = NULL;
64be7eed
VP
903 acpi_processor_unregister_performance(data->acpi_data,
904 policy->cpu);
f4fd3797 905 free_cpumask_var(data->freqdomain_cpus);
dab5fff1 906 kfree(data->freq_table);
1da177e4
LT
907 kfree(data);
908 }
909
64be7eed 910 return 0;
1da177e4
LT
911}
912
64be7eed 913static int acpi_cpufreq_resume(struct cpufreq_policy *policy)
1da177e4 914{
f1625066 915 struct acpi_cpufreq_data *data = per_cpu(acfreq_data, policy->cpu);
1da177e4 916
2d06d8c4 917 pr_debug("acpi_cpufreq_resume\n");
1da177e4
LT
918
919 data->resume = 1;
920
64be7eed 921 return 0;
1da177e4
LT
922}
923
64be7eed 924static struct freq_attr *acpi_cpufreq_attr[] = {
1da177e4 925 &cpufreq_freq_attr_scaling_available_freqs,
f4fd3797 926 &freqdomain_cpus,
11269ff5 927 NULL, /* this is a placeholder for cpb, do not remove */
1da177e4
LT
928 NULL,
929};
930
931static struct cpufreq_driver acpi_cpufreq_driver = {
e2f74f35
TR
932 .verify = acpi_cpufreq_verify,
933 .target = acpi_cpufreq_target,
934 .bios_limit = acpi_processor_get_bios_limit,
935 .init = acpi_cpufreq_cpu_init,
936 .exit = acpi_cpufreq_cpu_exit,
937 .resume = acpi_cpufreq_resume,
938 .name = "acpi-cpufreq",
e2f74f35 939 .attr = acpi_cpufreq_attr,
1da177e4
LT
940};
941
615b7300
AP
942static void __init acpi_cpufreq_boost_init(void)
943{
944 if (boot_cpu_has(X86_FEATURE_CPB) || boot_cpu_has(X86_FEATURE_IDA)) {
945 msrs = msrs_alloc();
946
947 if (!msrs)
948 return;
949
950 boost_supported = true;
951 boost_enabled = boost_state(0);
952
953 get_online_cpus();
954
955 /* Force all MSRs to the same value */
956 boost_set_msrs(boost_enabled, cpu_online_mask);
957
958 register_cpu_notifier(&boost_nb);
959
960 put_online_cpus();
961 } else
962 global_boost.attr.mode = 0444;
963
964 /* We create the boost file in any case, though for systems without
965 * hardware support it will be read-only and hardwired to return 0.
966 */
2361be23 967 if (cpufreq_sysfs_create_file(&(global_boost.attr)))
615b7300
AP
968 pr_warn(PFX "could not register global boost sysfs file\n");
969 else
970 pr_debug("registered global boost sysfs file\n");
971}
972
973static void __exit acpi_cpufreq_boost_exit(void)
974{
2361be23 975 cpufreq_sysfs_remove_file(&(global_boost.attr));
615b7300
AP
976
977 if (msrs) {
978 unregister_cpu_notifier(&boost_nb);
979
980 msrs_free(msrs);
981 msrs = NULL;
982 }
983}
984
64be7eed 985static int __init acpi_cpufreq_init(void)
1da177e4 986{
50109292
FY
987 int ret;
988
ee297533
YL
989 if (acpi_disabled)
990 return 0;
991
2d06d8c4 992 pr_debug("acpi_cpufreq_init\n");
1da177e4 993
50109292
FY
994 ret = acpi_cpufreq_early_init();
995 if (ret)
996 return ret;
09b4d1ee 997
11269ff5
AP
998#ifdef CONFIG_X86_ACPI_CPUFREQ_CPB
999 /* this is a sysfs file with a strange name and an even stranger
1000 * semantic - per CPU instantiation, but system global effect.
1001 * Lets enable it only on AMD CPUs for compatibility reasons and
1002 * only if configured. This is considered legacy code, which
1003 * will probably be removed at some point in the future.
1004 */
1005 if (check_amd_hwpstate_cpu(0)) {
1006 struct freq_attr **iter;
1007
1008 pr_debug("adding sysfs entry for cpb\n");
1009
1010 for (iter = acpi_cpufreq_attr; *iter != NULL; iter++)
1011 ;
1012
1013 /* make sure there is a terminator behind it */
1014 if (iter[1] == NULL)
1015 *iter = &cpb;
1016 }
1017#endif
1018
847aef6f
AM
1019 ret = cpufreq_register_driver(&acpi_cpufreq_driver);
1020 if (ret)
2fdf66b4 1021 free_acpi_perf_data();
615b7300
AP
1022 else
1023 acpi_cpufreq_boost_init();
847aef6f
AM
1024
1025 return ret;
1da177e4
LT
1026}
1027
64be7eed 1028static void __exit acpi_cpufreq_exit(void)
1da177e4 1029{
2d06d8c4 1030 pr_debug("acpi_cpufreq_exit\n");
1da177e4 1031
615b7300
AP
1032 acpi_cpufreq_boost_exit();
1033
1da177e4
LT
1034 cpufreq_unregister_driver(&acpi_cpufreq_driver);
1035
50f4ddd4 1036 free_acpi_perf_data();
1da177e4
LT
1037}
1038
d395bf12 1039module_param(acpi_pstate_strict, uint, 0644);
64be7eed 1040MODULE_PARM_DESC(acpi_pstate_strict,
95dd7227
DJ
1041 "value 0 or non-zero. non-zero -> strict ACPI checks are "
1042 "performed during frequency changes.");
1da177e4
LT
1043
1044late_initcall(acpi_cpufreq_init);
1045module_exit(acpi_cpufreq_exit);
1046
efa17194
MG
1047static const struct x86_cpu_id acpi_cpufreq_ids[] = {
1048 X86_FEATURE_MATCH(X86_FEATURE_ACPI),
1049 X86_FEATURE_MATCH(X86_FEATURE_HW_PSTATE),
1050 {}
1051};
1052MODULE_DEVICE_TABLE(x86cpu, acpi_cpufreq_ids);
1053
c655affb
RW
1054static const struct acpi_device_id processor_device_ids[] = {
1055 {ACPI_PROCESSOR_OBJECT_HID, },
1056 {ACPI_PROCESSOR_DEVICE_HID, },
1057 {},
1058};
1059MODULE_DEVICE_TABLE(acpi, processor_device_ids);
1060
1da177e4 1061MODULE_ALIAS("acpi");