]> git.proxmox.com Git - mirror_ubuntu-jammy-kernel.git/blame - drivers/cpufreq/intel_pstate.c
cpufreq: intel_pstate: clean remnant struct element
[mirror_ubuntu-jammy-kernel.git] / drivers / cpufreq / intel_pstate.c
CommitLineData
93f0822d 1/*
d1b68485 2 * intel_pstate.c: Native P state management for Intel processors
93f0822d
DB
3 *
4 * (C) Copyright 2012 Intel Corporation
5 * Author: Dirk Brandewie <dirk.j.brandewie@intel.com>
6 *
7 * This program is free software; you can redistribute it and/or
8 * modify it under the terms of the GNU General Public License
9 * as published by the Free Software Foundation; version 2
10 * of the License.
11 */
12
4836df17
JP
13#define pr_fmt(fmt) KBUILD_MODNAME ": " fmt
14
93f0822d
DB
15#include <linux/kernel.h>
16#include <linux/kernel_stat.h>
17#include <linux/module.h>
18#include <linux/ktime.h>
19#include <linux/hrtimer.h>
20#include <linux/tick.h>
21#include <linux/slab.h>
22#include <linux/sched.h>
23#include <linux/list.h>
24#include <linux/cpu.h>
25#include <linux/cpufreq.h>
26#include <linux/sysfs.h>
27#include <linux/types.h>
28#include <linux/fs.h>
29#include <linux/debugfs.h>
fbbcdc07 30#include <linux/acpi.h>
d6472302 31#include <linux/vmalloc.h>
93f0822d
DB
32#include <trace/events/power.h>
33
34#include <asm/div64.h>
35#include <asm/msr.h>
36#include <asm/cpu_device_id.h>
64df1fdf 37#include <asm/cpufeature.h>
5b20c944 38#include <asm/intel-family.h>
93f0822d 39
938d21a2
PL
40#define ATOM_RATIOS 0x66a
41#define ATOM_VIDS 0x66b
42#define ATOM_TURBO_RATIOS 0x66c
43#define ATOM_TURBO_VIDS 0x66d
61d8d2ab 44
9522a2ff
SP
45#ifdef CONFIG_ACPI
46#include <acpi/processor.h>
47#endif
48
f0fe3cd7 49#define FRAC_BITS 8
93f0822d
DB
50#define int_tofp(X) ((int64_t)(X) << FRAC_BITS)
51#define fp_toint(X) ((X) >> FRAC_BITS)
f0fe3cd7 52
a1c9787d
RW
53#define EXT_BITS 6
54#define EXT_FRAC_BITS (EXT_BITS + FRAC_BITS)
55
93f0822d
DB
56static inline int32_t mul_fp(int32_t x, int32_t y)
57{
58 return ((int64_t)x * (int64_t)y) >> FRAC_BITS;
59}
60
7180dddf 61static inline int32_t div_fp(s64 x, s64 y)
93f0822d 62{
7180dddf 63 return div64_s64((int64_t)x << FRAC_BITS, y);
93f0822d
DB
64}
65
d022a65e
DB
66static inline int ceiling_fp(int32_t x)
67{
68 int mask, ret;
69
70 ret = fp_toint(x);
71 mask = (1 << FRAC_BITS) - 1;
72 if (x & mask)
73 ret += 1;
74 return ret;
75}
76
a1c9787d
RW
77static inline u64 mul_ext_fp(u64 x, u64 y)
78{
79 return (x * y) >> EXT_FRAC_BITS;
80}
81
82static inline u64 div_ext_fp(u64 x, u64 y)
83{
84 return div64_u64(x << EXT_FRAC_BITS, y);
85}
86
13ad7701
SP
87/**
88 * struct sample - Store performance sample
a1c9787d 89 * @core_avg_perf: Ratio of APERF/MPERF which is the actual average
13ad7701
SP
90 * performance during last sample period
91 * @busy_scaled: Scaled busy value which is used to calculate next
a1c9787d 92 * P state. This can be different than core_avg_perf
13ad7701
SP
93 * to account for cpu idle period
94 * @aperf: Difference of actual performance frequency clock count
95 * read from APERF MSR between last and current sample
96 * @mperf: Difference of maximum performance frequency clock count
97 * read from MPERF MSR between last and current sample
98 * @tsc: Difference of time stamp counter between last and
99 * current sample
13ad7701
SP
100 * @time: Current time from scheduler
101 *
102 * This structure is used in the cpudata structure to store performance sample
103 * data for choosing next P State.
104 */
93f0822d 105struct sample {
a1c9787d 106 int32_t core_avg_perf;
157386b6 107 int32_t busy_scaled;
93f0822d
DB
108 u64 aperf;
109 u64 mperf;
4055fad3 110 u64 tsc;
a4675fbc 111 u64 time;
93f0822d
DB
112};
113
13ad7701
SP
114/**
115 * struct pstate_data - Store P state data
116 * @current_pstate: Current requested P state
117 * @min_pstate: Min P state possible for this platform
118 * @max_pstate: Max P state possible for this platform
119 * @max_pstate_physical:This is physical Max P state for a processor
120 * This can be higher than the max_pstate which can
121 * be limited by platform thermal design power limits
122 * @scaling: Scaling factor to convert frequency to cpufreq
123 * frequency units
124 * @turbo_pstate: Max Turbo P state possible for this platform
125 *
126 * Stores the per cpu model P state limits and current P state.
127 */
93f0822d
DB
128struct pstate_data {
129 int current_pstate;
130 int min_pstate;
131 int max_pstate;
3bcc6fa9 132 int max_pstate_physical;
b27580b0 133 int scaling;
93f0822d
DB
134 int turbo_pstate;
135};
136
13ad7701
SP
137/**
138 * struct vid_data - Stores voltage information data
139 * @min: VID data for this platform corresponding to
140 * the lowest P state
141 * @max: VID data corresponding to the highest P State.
142 * @turbo: VID data for turbo P state
143 * @ratio: Ratio of (vid max - vid min) /
144 * (max P state - Min P State)
145 *
146 * Stores the voltage data for DVFS (Dynamic Voltage and Frequency Scaling)
147 * This data is used in Atom platforms, where in addition to target P state,
148 * the voltage data needs to be specified to select next P State.
149 */
007bea09 150struct vid_data {
21855ff5
DB
151 int min;
152 int max;
153 int turbo;
007bea09
DB
154 int32_t ratio;
155};
156
13ad7701
SP
157/**
158 * struct _pid - Stores PID data
159 * @setpoint: Target set point for busyness or performance
160 * @integral: Storage for accumulated error values
161 * @p_gain: PID proportional gain
162 * @i_gain: PID integral gain
163 * @d_gain: PID derivative gain
164 * @deadband: PID deadband
165 * @last_err: Last error storage for integral part of PID calculation
166 *
167 * Stores PID coefficients and last error for PID controller.
168 */
93f0822d
DB
169struct _pid {
170 int setpoint;
171 int32_t integral;
172 int32_t p_gain;
173 int32_t i_gain;
174 int32_t d_gain;
175 int deadband;
d253d2a5 176 int32_t last_err;
93f0822d
DB
177};
178
13ad7701
SP
179/**
180 * struct cpudata - Per CPU instance data storage
181 * @cpu: CPU number for this instance data
182 * @update_util: CPUFreq utility callback information
4578ee7e 183 * @update_util_set: CPUFreq utility callback is set
13ad7701
SP
184 * @pstate: Stores P state limits for this CPU
185 * @vid: Stores VID limits for this CPU
186 * @pid: Stores PID parameters for this CPU
187 * @last_sample_time: Last Sample time
188 * @prev_aperf: Last APERF value read from APERF MSR
189 * @prev_mperf: Last MPERF value read from MPERF MSR
190 * @prev_tsc: Last timestamp counter (TSC) value
191 * @prev_cummulative_iowait: IO Wait time difference from last and
192 * current sample
193 * @sample: Storage for storing last Sample data
9522a2ff
SP
194 * @acpi_perf_data: Stores ACPI perf information read from _PSS
195 * @valid_pss_table: Set to true for valid ACPI _PSS entries found
13ad7701
SP
196 *
197 * This structure stores per CPU instance data for all CPUs.
198 */
93f0822d
DB
199struct cpudata {
200 int cpu;
201
a4675fbc 202 struct update_util_data update_util;
4578ee7e 203 bool update_util_set;
93f0822d 204
93f0822d 205 struct pstate_data pstate;
007bea09 206 struct vid_data vid;
93f0822d 207 struct _pid pid;
93f0822d 208
a4675fbc 209 u64 last_sample_time;
93f0822d
DB
210 u64 prev_aperf;
211 u64 prev_mperf;
4055fad3 212 u64 prev_tsc;
63d1d656 213 u64 prev_cummulative_iowait;
d37e2b76 214 struct sample sample;
9522a2ff
SP
215#ifdef CONFIG_ACPI
216 struct acpi_processor_performance acpi_perf_data;
217 bool valid_pss_table;
218#endif
93f0822d
DB
219};
220
221static struct cpudata **all_cpu_data;
13ad7701
SP
222
223/**
224 * struct pid_adjust_policy - Stores static PID configuration data
225 * @sample_rate_ms: PID calculation sample rate in ms
226 * @sample_rate_ns: Sample rate calculation in ns
227 * @deadband: PID deadband
228 * @setpoint: PID Setpoint
229 * @p_gain_pct: PID proportional gain
230 * @i_gain_pct: PID integral gain
231 * @d_gain_pct: PID derivative gain
232 *
233 * Stores per CPU model static PID configuration data.
234 */
93f0822d
DB
235struct pstate_adjust_policy {
236 int sample_rate_ms;
a4675fbc 237 s64 sample_rate_ns;
93f0822d
DB
238 int deadband;
239 int setpoint;
240 int p_gain_pct;
241 int d_gain_pct;
242 int i_gain_pct;
243};
244
13ad7701
SP
245/**
246 * struct pstate_funcs - Per CPU model specific callbacks
247 * @get_max: Callback to get maximum non turbo effective P state
248 * @get_max_physical: Callback to get maximum non turbo physical P state
249 * @get_min: Callback to get minimum P state
250 * @get_turbo: Callback to get turbo P state
251 * @get_scaling: Callback to get frequency scaling factor
252 * @get_val: Callback to convert P state to actual MSR write value
253 * @get_vid: Callback to get VID data for Atom platforms
254 * @get_target_pstate: Callback to a function to calculate next P state to use
255 *
256 * Core and Atom CPU models have different way to get P State limits. This
257 * structure is used to store those callbacks.
258 */
016c8150
DB
259struct pstate_funcs {
260 int (*get_max)(void);
3bcc6fa9 261 int (*get_max_physical)(void);
016c8150
DB
262 int (*get_min)(void);
263 int (*get_turbo)(void);
b27580b0 264 int (*get_scaling)(void);
fdfdb2b1 265 u64 (*get_val)(struct cpudata*, int pstate);
007bea09 266 void (*get_vid)(struct cpudata *);
157386b6 267 int32_t (*get_target_pstate)(struct cpudata *);
93f0822d
DB
268};
269
13ad7701
SP
270/**
271 * struct cpu_defaults- Per CPU model default config data
272 * @pid_policy: PID config data
273 * @funcs: Callback function data
274 */
016c8150
DB
275struct cpu_defaults {
276 struct pstate_adjust_policy pid_policy;
277 struct pstate_funcs funcs;
93f0822d
DB
278};
279
157386b6 280static inline int32_t get_target_pstate_use_performance(struct cpudata *cpu);
e70eed2b 281static inline int32_t get_target_pstate_use_cpu_load(struct cpudata *cpu);
157386b6 282
4a7cb7a9
JZ
283static struct pstate_adjust_policy pid_params __read_mostly;
284static struct pstate_funcs pstate_funcs __read_mostly;
285static int hwp_active __read_mostly;
016c8150 286
9522a2ff
SP
287#ifdef CONFIG_ACPI
288static bool acpi_ppc;
289#endif
13ad7701
SP
290
291/**
292 * struct perf_limits - Store user and policy limits
293 * @no_turbo: User requested turbo state from intel_pstate sysfs
294 * @turbo_disabled: Platform turbo status either from msr
295 * MSR_IA32_MISC_ENABLE or when maximum available pstate
296 * matches the maximum turbo pstate
297 * @max_perf_pct: Effective maximum performance limit in percentage, this
298 * is minimum of either limits enforced by cpufreq policy
299 * or limits from user set limits via intel_pstate sysfs
300 * @min_perf_pct: Effective minimum performance limit in percentage, this
301 * is maximum of either limits enforced by cpufreq policy
302 * or limits from user set limits via intel_pstate sysfs
303 * @max_perf: This is a scaled value between 0 to 255 for max_perf_pct
304 * This value is used to limit max pstate
305 * @min_perf: This is a scaled value between 0 to 255 for min_perf_pct
306 * This value is used to limit min pstate
307 * @max_policy_pct: The maximum performance in percentage enforced by
308 * cpufreq setpolicy interface
309 * @max_sysfs_pct: The maximum performance in percentage enforced by
310 * intel pstate sysfs interface
311 * @min_policy_pct: The minimum performance in percentage enforced by
312 * cpufreq setpolicy interface
313 * @min_sysfs_pct: The minimum performance in percentage enforced by
314 * intel pstate sysfs interface
315 *
316 * Storage for user and policy defined limits.
317 */
93f0822d
DB
318struct perf_limits {
319 int no_turbo;
dd5fbf70 320 int turbo_disabled;
93f0822d
DB
321 int max_perf_pct;
322 int min_perf_pct;
323 int32_t max_perf;
324 int32_t min_perf;
d8f469e9
DB
325 int max_policy_pct;
326 int max_sysfs_pct;
a0475992
KCA
327 int min_policy_pct;
328 int min_sysfs_pct;
93f0822d
DB
329};
330
51443fbf
PB
331static struct perf_limits performance_limits = {
332 .no_turbo = 0,
333 .turbo_disabled = 0,
334 .max_perf_pct = 100,
335 .max_perf = int_tofp(1),
336 .min_perf_pct = 100,
337 .min_perf = int_tofp(1),
338 .max_policy_pct = 100,
339 .max_sysfs_pct = 100,
340 .min_policy_pct = 0,
341 .min_sysfs_pct = 0,
342};
343
344static struct perf_limits powersave_limits = {
93f0822d 345 .no_turbo = 0,
4521e1a0 346 .turbo_disabled = 0,
93f0822d
DB
347 .max_perf_pct = 100,
348 .max_perf = int_tofp(1),
349 .min_perf_pct = 0,
350 .min_perf = 0,
d8f469e9
DB
351 .max_policy_pct = 100,
352 .max_sysfs_pct = 100,
a0475992
KCA
353 .min_policy_pct = 0,
354 .min_sysfs_pct = 0,
93f0822d
DB
355};
356
51443fbf
PB
357#ifdef CONFIG_CPU_FREQ_DEFAULT_GOV_PERFORMANCE
358static struct perf_limits *limits = &performance_limits;
359#else
360static struct perf_limits *limits = &powersave_limits;
361#endif
362
9522a2ff 363#ifdef CONFIG_ACPI
2b3ec765
SP
364
365static bool intel_pstate_get_ppc_enable_status(void)
366{
367 if (acpi_gbl_FADT.preferred_profile == PM_ENTERPRISE_SERVER ||
368 acpi_gbl_FADT.preferred_profile == PM_PERFORMANCE_SERVER)
369 return true;
370
371 return acpi_ppc;
372}
373
9522a2ff
SP
374static void intel_pstate_init_acpi_perf_limits(struct cpufreq_policy *policy)
375{
376 struct cpudata *cpu;
9522a2ff
SP
377 int ret;
378 int i;
379
e59a8f7f
SP
380 if (hwp_active)
381 return;
382
2b3ec765 383 if (!intel_pstate_get_ppc_enable_status())
9522a2ff
SP
384 return;
385
386 cpu = all_cpu_data[policy->cpu];
387
388 ret = acpi_processor_register_performance(&cpu->acpi_perf_data,
389 policy->cpu);
390 if (ret)
391 return;
392
393 /*
394 * Check if the control value in _PSS is for PERF_CTL MSR, which should
395 * guarantee that the states returned by it map to the states in our
396 * list directly.
397 */
398 if (cpu->acpi_perf_data.control_register.space_id !=
399 ACPI_ADR_SPACE_FIXED_HARDWARE)
400 goto err;
401
402 /*
403 * If there is only one entry _PSS, simply ignore _PSS and continue as
404 * usual without taking _PSS into account
405 */
406 if (cpu->acpi_perf_data.state_count < 2)
407 goto err;
408
409 pr_debug("CPU%u - ACPI _PSS perf data\n", policy->cpu);
410 for (i = 0; i < cpu->acpi_perf_data.state_count; i++) {
411 pr_debug(" %cP%d: %u MHz, %u mW, 0x%x\n",
412 (i == cpu->acpi_perf_data.state ? '*' : ' '), i,
413 (u32) cpu->acpi_perf_data.states[i].core_frequency,
414 (u32) cpu->acpi_perf_data.states[i].power,
415 (u32) cpu->acpi_perf_data.states[i].control);
416 }
417
418 /*
419 * The _PSS table doesn't contain whole turbo frequency range.
420 * This just contains +1 MHZ above the max non turbo frequency,
421 * with control value corresponding to max turbo ratio. But
422 * when cpufreq set policy is called, it will call with this
423 * max frequency, which will cause a reduced performance as
424 * this driver uses real max turbo frequency as the max
425 * frequency. So correct this frequency in _PSS table to
b00345d1 426 * correct max turbo frequency based on the turbo state.
9522a2ff
SP
427 * Also need to convert to MHz as _PSS freq is in MHz.
428 */
b00345d1 429 if (!limits->turbo_disabled)
9522a2ff
SP
430 cpu->acpi_perf_data.states[0].core_frequency =
431 policy->cpuinfo.max_freq / 1000;
432 cpu->valid_pss_table = true;
6cacd115 433 pr_debug("_PPC limits will be enforced\n");
9522a2ff
SP
434
435 return;
436
437 err:
438 cpu->valid_pss_table = false;
439 acpi_processor_unregister_performance(policy->cpu);
440}
441
442static void intel_pstate_exit_perf_limits(struct cpufreq_policy *policy)
443{
444 struct cpudata *cpu;
445
446 cpu = all_cpu_data[policy->cpu];
447 if (!cpu->valid_pss_table)
448 return;
449
450 acpi_processor_unregister_performance(policy->cpu);
451}
452
453#else
454static void intel_pstate_init_acpi_perf_limits(struct cpufreq_policy *policy)
455{
456}
457
458static void intel_pstate_exit_perf_limits(struct cpufreq_policy *policy)
459{
460}
461#endif
462
93f0822d 463static inline void pid_reset(struct _pid *pid, int setpoint, int busy,
c410833a 464 int deadband, int integral) {
b54a0dfd
PL
465 pid->setpoint = int_tofp(setpoint);
466 pid->deadband = int_tofp(deadband);
93f0822d 467 pid->integral = int_tofp(integral);
d98d099b 468 pid->last_err = int_tofp(setpoint) - int_tofp(busy);
93f0822d
DB
469}
470
471static inline void pid_p_gain_set(struct _pid *pid, int percent)
472{
22590efb 473 pid->p_gain = div_fp(percent, 100);
93f0822d
DB
474}
475
476static inline void pid_i_gain_set(struct _pid *pid, int percent)
477{
22590efb 478 pid->i_gain = div_fp(percent, 100);
93f0822d
DB
479}
480
481static inline void pid_d_gain_set(struct _pid *pid, int percent)
482{
22590efb 483 pid->d_gain = div_fp(percent, 100);
93f0822d
DB
484}
485
d253d2a5 486static signed int pid_calc(struct _pid *pid, int32_t busy)
93f0822d 487{
d253d2a5 488 signed int result;
93f0822d
DB
489 int32_t pterm, dterm, fp_error;
490 int32_t integral_limit;
491
b54a0dfd 492 fp_error = pid->setpoint - busy;
93f0822d 493
b54a0dfd 494 if (abs(fp_error) <= pid->deadband)
93f0822d
DB
495 return 0;
496
497 pterm = mul_fp(pid->p_gain, fp_error);
498
499 pid->integral += fp_error;
500
e0d4c8f8
KCA
501 /*
502 * We limit the integral here so that it will never
503 * get higher than 30. This prevents it from becoming
504 * too large an input over long periods of time and allows
505 * it to get factored out sooner.
506 *
507 * The value of 30 was chosen through experimentation.
508 */
93f0822d
DB
509 integral_limit = int_tofp(30);
510 if (pid->integral > integral_limit)
511 pid->integral = integral_limit;
512 if (pid->integral < -integral_limit)
513 pid->integral = -integral_limit;
514
d253d2a5
BS
515 dterm = mul_fp(pid->d_gain, fp_error - pid->last_err);
516 pid->last_err = fp_error;
93f0822d
DB
517
518 result = pterm + mul_fp(pid->integral, pid->i_gain) + dterm;
51d211e9 519 result = result + (1 << (FRAC_BITS-1));
93f0822d
DB
520 return (signed int)fp_toint(result);
521}
522
523static inline void intel_pstate_busy_pid_reset(struct cpudata *cpu)
524{
016c8150
DB
525 pid_p_gain_set(&cpu->pid, pid_params.p_gain_pct);
526 pid_d_gain_set(&cpu->pid, pid_params.d_gain_pct);
527 pid_i_gain_set(&cpu->pid, pid_params.i_gain_pct);
93f0822d 528
2d8d1f18 529 pid_reset(&cpu->pid, pid_params.setpoint, 100, pid_params.deadband, 0);
93f0822d
DB
530}
531
93f0822d
DB
532static inline void intel_pstate_reset_all_pid(void)
533{
534 unsigned int cpu;
845c1cbe 535
93f0822d
DB
536 for_each_online_cpu(cpu) {
537 if (all_cpu_data[cpu])
538 intel_pstate_busy_pid_reset(all_cpu_data[cpu]);
539 }
540}
541
4521e1a0
GM
542static inline void update_turbo_state(void)
543{
544 u64 misc_en;
545 struct cpudata *cpu;
546
547 cpu = all_cpu_data[0];
548 rdmsrl(MSR_IA32_MISC_ENABLE, misc_en);
51443fbf 549 limits->turbo_disabled =
4521e1a0
GM
550 (misc_en & MSR_IA32_MISC_ENABLE_TURBO_DISABLE ||
551 cpu->pstate.max_pstate == cpu->pstate.turbo_pstate);
552}
553
41cfd64c 554static void intel_pstate_hwp_set(const struct cpumask *cpumask)
2f86dc4c 555{
74da56ce
KCA
556 int min, hw_min, max, hw_max, cpu, range, adj_range;
557 u64 value, cap;
558
559 rdmsrl(MSR_HWP_CAPABILITIES, cap);
560 hw_min = HWP_LOWEST_PERF(cap);
561 hw_max = HWP_HIGHEST_PERF(cap);
562 range = hw_max - hw_min;
2f86dc4c 563
41cfd64c 564 for_each_cpu(cpu, cpumask) {
2f86dc4c 565 rdmsrl_on_cpu(cpu, MSR_HWP_REQUEST, &value);
51443fbf 566 adj_range = limits->min_perf_pct * range / 100;
74da56ce 567 min = hw_min + adj_range;
2f86dc4c
DB
568 value &= ~HWP_MIN_PERF(~0L);
569 value |= HWP_MIN_PERF(min);
570
51443fbf 571 adj_range = limits->max_perf_pct * range / 100;
74da56ce 572 max = hw_min + adj_range;
51443fbf 573 if (limits->no_turbo) {
74da56ce
KCA
574 hw_max = HWP_GUARANTEED_PERF(cap);
575 if (hw_max < max)
576 max = hw_max;
2f86dc4c
DB
577 }
578
579 value &= ~HWP_MAX_PERF(~0L);
580 value |= HWP_MAX_PERF(max);
581 wrmsrl_on_cpu(cpu, MSR_HWP_REQUEST, value);
582 }
41cfd64c 583}
2f86dc4c 584
ba41e1bc
RW
585static int intel_pstate_hwp_set_policy(struct cpufreq_policy *policy)
586{
587 if (hwp_active)
588 intel_pstate_hwp_set(policy->cpus);
589
590 return 0;
591}
592
41cfd64c
VK
593static void intel_pstate_hwp_set_online_cpus(void)
594{
595 get_online_cpus();
596 intel_pstate_hwp_set(cpu_online_mask);
2f86dc4c
DB
597 put_online_cpus();
598}
599
93f0822d
DB
600/************************** debugfs begin ************************/
601static int pid_param_set(void *data, u64 val)
602{
603 *(u32 *)data = val;
604 intel_pstate_reset_all_pid();
605 return 0;
606}
845c1cbe 607
93f0822d
DB
608static int pid_param_get(void *data, u64 *val)
609{
610 *val = *(u32 *)data;
611 return 0;
612}
2d8d1f18 613DEFINE_SIMPLE_ATTRIBUTE(fops_pid_param, pid_param_get, pid_param_set, "%llu\n");
93f0822d
DB
614
615struct pid_param {
616 char *name;
617 void *value;
618};
619
620static struct pid_param pid_files[] = {
016c8150
DB
621 {"sample_rate_ms", &pid_params.sample_rate_ms},
622 {"d_gain_pct", &pid_params.d_gain_pct},
623 {"i_gain_pct", &pid_params.i_gain_pct},
624 {"deadband", &pid_params.deadband},
625 {"setpoint", &pid_params.setpoint},
626 {"p_gain_pct", &pid_params.p_gain_pct},
93f0822d
DB
627 {NULL, NULL}
628};
629
317dd50e 630static void __init intel_pstate_debug_expose_params(void)
93f0822d 631{
317dd50e 632 struct dentry *debugfs_parent;
93f0822d
DB
633 int i = 0;
634
2f86dc4c
DB
635 if (hwp_active)
636 return;
93f0822d
DB
637 debugfs_parent = debugfs_create_dir("pstate_snb", NULL);
638 if (IS_ERR_OR_NULL(debugfs_parent))
639 return;
640 while (pid_files[i].name) {
641 debugfs_create_file(pid_files[i].name, 0660,
c410833a
SK
642 debugfs_parent, pid_files[i].value,
643 &fops_pid_param);
93f0822d
DB
644 i++;
645 }
646}
647
648/************************** debugfs end ************************/
649
650/************************** sysfs begin ************************/
651#define show_one(file_name, object) \
652 static ssize_t show_##file_name \
653 (struct kobject *kobj, struct attribute *attr, char *buf) \
654 { \
51443fbf 655 return sprintf(buf, "%u\n", limits->object); \
93f0822d
DB
656 }
657
d01b1f48
KCA
658static ssize_t show_turbo_pct(struct kobject *kobj,
659 struct attribute *attr, char *buf)
660{
661 struct cpudata *cpu;
662 int total, no_turbo, turbo_pct;
663 uint32_t turbo_fp;
664
665 cpu = all_cpu_data[0];
666
667 total = cpu->pstate.turbo_pstate - cpu->pstate.min_pstate + 1;
668 no_turbo = cpu->pstate.max_pstate - cpu->pstate.min_pstate + 1;
22590efb 669 turbo_fp = div_fp(no_turbo, total);
d01b1f48
KCA
670 turbo_pct = 100 - fp_toint(mul_fp(turbo_fp, int_tofp(100)));
671 return sprintf(buf, "%u\n", turbo_pct);
672}
673
0522424e
KCA
674static ssize_t show_num_pstates(struct kobject *kobj,
675 struct attribute *attr, char *buf)
676{
677 struct cpudata *cpu;
678 int total;
679
680 cpu = all_cpu_data[0];
681 total = cpu->pstate.turbo_pstate - cpu->pstate.min_pstate + 1;
682 return sprintf(buf, "%u\n", total);
683}
684
4521e1a0
GM
685static ssize_t show_no_turbo(struct kobject *kobj,
686 struct attribute *attr, char *buf)
687{
688 ssize_t ret;
689
690 update_turbo_state();
51443fbf
PB
691 if (limits->turbo_disabled)
692 ret = sprintf(buf, "%u\n", limits->turbo_disabled);
4521e1a0 693 else
51443fbf 694 ret = sprintf(buf, "%u\n", limits->no_turbo);
4521e1a0
GM
695
696 return ret;
697}
698
93f0822d 699static ssize_t store_no_turbo(struct kobject *a, struct attribute *b,
c410833a 700 const char *buf, size_t count)
93f0822d
DB
701{
702 unsigned int input;
703 int ret;
845c1cbe 704
93f0822d
DB
705 ret = sscanf(buf, "%u", &input);
706 if (ret != 1)
707 return -EINVAL;
4521e1a0
GM
708
709 update_turbo_state();
51443fbf 710 if (limits->turbo_disabled) {
4836df17 711 pr_warn("Turbo disabled by BIOS or unavailable on processor\n");
4521e1a0 712 return -EPERM;
dd5fbf70 713 }
2f86dc4c 714
51443fbf 715 limits->no_turbo = clamp_t(int, input, 0, 1);
4521e1a0 716
2f86dc4c 717 if (hwp_active)
41cfd64c 718 intel_pstate_hwp_set_online_cpus();
2f86dc4c 719
93f0822d
DB
720 return count;
721}
722
723static ssize_t store_max_perf_pct(struct kobject *a, struct attribute *b,
c410833a 724 const char *buf, size_t count)
93f0822d
DB
725{
726 unsigned int input;
727 int ret;
845c1cbe 728
93f0822d
DB
729 ret = sscanf(buf, "%u", &input);
730 if (ret != 1)
731 return -EINVAL;
732
51443fbf
PB
733 limits->max_sysfs_pct = clamp_t(int, input, 0 , 100);
734 limits->max_perf_pct = min(limits->max_policy_pct,
735 limits->max_sysfs_pct);
736 limits->max_perf_pct = max(limits->min_policy_pct,
737 limits->max_perf_pct);
738 limits->max_perf_pct = max(limits->min_perf_pct,
739 limits->max_perf_pct);
22590efb 740 limits->max_perf = div_fp(limits->max_perf_pct, 100);
845c1cbe 741
2f86dc4c 742 if (hwp_active)
41cfd64c 743 intel_pstate_hwp_set_online_cpus();
93f0822d
DB
744 return count;
745}
746
747static ssize_t store_min_perf_pct(struct kobject *a, struct attribute *b,
c410833a 748 const char *buf, size_t count)
93f0822d
DB
749{
750 unsigned int input;
751 int ret;
845c1cbe 752
93f0822d
DB
753 ret = sscanf(buf, "%u", &input);
754 if (ret != 1)
755 return -EINVAL;
a0475992 756
51443fbf
PB
757 limits->min_sysfs_pct = clamp_t(int, input, 0 , 100);
758 limits->min_perf_pct = max(limits->min_policy_pct,
759 limits->min_sysfs_pct);
760 limits->min_perf_pct = min(limits->max_policy_pct,
761 limits->min_perf_pct);
762 limits->min_perf_pct = min(limits->max_perf_pct,
763 limits->min_perf_pct);
22590efb 764 limits->min_perf = div_fp(limits->min_perf_pct, 100);
93f0822d 765
2f86dc4c 766 if (hwp_active)
41cfd64c 767 intel_pstate_hwp_set_online_cpus();
93f0822d
DB
768 return count;
769}
770
93f0822d
DB
771show_one(max_perf_pct, max_perf_pct);
772show_one(min_perf_pct, min_perf_pct);
773
774define_one_global_rw(no_turbo);
775define_one_global_rw(max_perf_pct);
776define_one_global_rw(min_perf_pct);
d01b1f48 777define_one_global_ro(turbo_pct);
0522424e 778define_one_global_ro(num_pstates);
93f0822d
DB
779
780static struct attribute *intel_pstate_attributes[] = {
781 &no_turbo.attr,
782 &max_perf_pct.attr,
783 &min_perf_pct.attr,
d01b1f48 784 &turbo_pct.attr,
0522424e 785 &num_pstates.attr,
93f0822d
DB
786 NULL
787};
788
789static struct attribute_group intel_pstate_attr_group = {
790 .attrs = intel_pstate_attributes,
791};
93f0822d 792
317dd50e 793static void __init intel_pstate_sysfs_expose_params(void)
93f0822d 794{
317dd50e 795 struct kobject *intel_pstate_kobject;
93f0822d
DB
796 int rc;
797
798 intel_pstate_kobject = kobject_create_and_add("intel_pstate",
799 &cpu_subsys.dev_root->kobj);
800 BUG_ON(!intel_pstate_kobject);
2d8d1f18 801 rc = sysfs_create_group(intel_pstate_kobject, &intel_pstate_attr_group);
93f0822d
DB
802 BUG_ON(rc);
803}
93f0822d 804/************************** sysfs end ************************/
2f86dc4c 805
ba88d433 806static void intel_pstate_hwp_enable(struct cpudata *cpudata)
2f86dc4c 807{
f05c9665
SP
808 /* First disable HWP notification interrupt as we don't process them */
809 wrmsrl_on_cpu(cpudata->cpu, MSR_HWP_INTERRUPT, 0x00);
810
ba88d433 811 wrmsrl_on_cpu(cpudata->cpu, MSR_PM_ENABLE, 0x1);
2f86dc4c
DB
812}
813
938d21a2 814static int atom_get_min_pstate(void)
19e77c28
DB
815{
816 u64 value;
845c1cbe 817
938d21a2 818 rdmsrl(ATOM_RATIOS, value);
c16ed060 819 return (value >> 8) & 0x7F;
19e77c28
DB
820}
821
938d21a2 822static int atom_get_max_pstate(void)
19e77c28
DB
823{
824 u64 value;
845c1cbe 825
938d21a2 826 rdmsrl(ATOM_RATIOS, value);
c16ed060 827 return (value >> 16) & 0x7F;
19e77c28 828}
93f0822d 829
938d21a2 830static int atom_get_turbo_pstate(void)
61d8d2ab
DB
831{
832 u64 value;
845c1cbe 833
938d21a2 834 rdmsrl(ATOM_TURBO_RATIOS, value);
c16ed060 835 return value & 0x7F;
61d8d2ab
DB
836}
837
fdfdb2b1 838static u64 atom_get_val(struct cpudata *cpudata, int pstate)
007bea09
DB
839{
840 u64 val;
841 int32_t vid_fp;
842 u32 vid;
843
144c8e17 844 val = (u64)pstate << 8;
51443fbf 845 if (limits->no_turbo && !limits->turbo_disabled)
007bea09
DB
846 val |= (u64)1 << 32;
847
848 vid_fp = cpudata->vid.min + mul_fp(
849 int_tofp(pstate - cpudata->pstate.min_pstate),
850 cpudata->vid.ratio);
851
852 vid_fp = clamp_t(int32_t, vid_fp, cpudata->vid.min, cpudata->vid.max);
d022a65e 853 vid = ceiling_fp(vid_fp);
007bea09 854
21855ff5
DB
855 if (pstate > cpudata->pstate.max_pstate)
856 vid = cpudata->vid.turbo;
857
fdfdb2b1 858 return val | vid;
007bea09
DB
859}
860
1421df63 861static int silvermont_get_scaling(void)
b27580b0
DB
862{
863 u64 value;
864 int i;
1421df63
PL
865 /* Defined in Table 35-6 from SDM (Sept 2015) */
866 static int silvermont_freq_table[] = {
867 83300, 100000, 133300, 116700, 80000};
b27580b0
DB
868
869 rdmsrl(MSR_FSB_FREQ, value);
1421df63
PL
870 i = value & 0x7;
871 WARN_ON(i > 4);
b27580b0 872
1421df63
PL
873 return silvermont_freq_table[i];
874}
b27580b0 875
1421df63
PL
876static int airmont_get_scaling(void)
877{
878 u64 value;
879 int i;
880 /* Defined in Table 35-10 from SDM (Sept 2015) */
881 static int airmont_freq_table[] = {
882 83300, 100000, 133300, 116700, 80000,
883 93300, 90000, 88900, 87500};
884
885 rdmsrl(MSR_FSB_FREQ, value);
886 i = value & 0xF;
887 WARN_ON(i > 8);
888
889 return airmont_freq_table[i];
b27580b0
DB
890}
891
938d21a2 892static void atom_get_vid(struct cpudata *cpudata)
007bea09
DB
893{
894 u64 value;
895
938d21a2 896 rdmsrl(ATOM_VIDS, value);
c16ed060
DB
897 cpudata->vid.min = int_tofp((value >> 8) & 0x7f);
898 cpudata->vid.max = int_tofp((value >> 16) & 0x7f);
007bea09
DB
899 cpudata->vid.ratio = div_fp(
900 cpudata->vid.max - cpudata->vid.min,
901 int_tofp(cpudata->pstate.max_pstate -
902 cpudata->pstate.min_pstate));
21855ff5 903
938d21a2 904 rdmsrl(ATOM_TURBO_VIDS, value);
21855ff5 905 cpudata->vid.turbo = value & 0x7f;
007bea09
DB
906}
907
016c8150 908static int core_get_min_pstate(void)
93f0822d
DB
909{
910 u64 value;
845c1cbe 911
05e99c8c 912 rdmsrl(MSR_PLATFORM_INFO, value);
93f0822d
DB
913 return (value >> 40) & 0xFF;
914}
915
3bcc6fa9 916static int core_get_max_pstate_physical(void)
93f0822d
DB
917{
918 u64 value;
845c1cbe 919
05e99c8c 920 rdmsrl(MSR_PLATFORM_INFO, value);
93f0822d
DB
921 return (value >> 8) & 0xFF;
922}
923
016c8150 924static int core_get_max_pstate(void)
93f0822d 925{
6a35fc2d
SP
926 u64 tar;
927 u64 plat_info;
928 int max_pstate;
929 int err;
930
931 rdmsrl(MSR_PLATFORM_INFO, plat_info);
932 max_pstate = (plat_info >> 8) & 0xFF;
933
934 err = rdmsrl_safe(MSR_TURBO_ACTIVATION_RATIO, &tar);
935 if (!err) {
936 /* Do some sanity checking for safety */
937 if (plat_info & 0x600000000) {
938 u64 tdp_ctrl;
939 u64 tdp_ratio;
940 int tdp_msr;
941
942 err = rdmsrl_safe(MSR_CONFIG_TDP_CONTROL, &tdp_ctrl);
943 if (err)
944 goto skip_tar;
945
5fc8f707 946 tdp_msr = MSR_CONFIG_TDP_NOMINAL + (tdp_ctrl & 0x3);
6a35fc2d
SP
947 err = rdmsrl_safe(tdp_msr, &tdp_ratio);
948 if (err)
949 goto skip_tar;
950
1becf035
SP
951 /* For level 1 and 2, bits[23:16] contain the ratio */
952 if (tdp_ctrl)
953 tdp_ratio >>= 16;
954
955 tdp_ratio &= 0xff; /* ratios are only 8 bits long */
6a35fc2d
SP
956 if (tdp_ratio - 1 == tar) {
957 max_pstate = tar;
958 pr_debug("max_pstate=TAC %x\n", max_pstate);
959 } else {
960 goto skip_tar;
961 }
962 }
963 }
845c1cbe 964
6a35fc2d
SP
965skip_tar:
966 return max_pstate;
93f0822d
DB
967}
968
016c8150 969static int core_get_turbo_pstate(void)
93f0822d
DB
970{
971 u64 value;
972 int nont, ret;
845c1cbe 973
05e99c8c 974 rdmsrl(MSR_NHM_TURBO_RATIO_LIMIT, value);
016c8150 975 nont = core_get_max_pstate();
285cb990 976 ret = (value) & 255;
93f0822d
DB
977 if (ret <= nont)
978 ret = nont;
979 return ret;
980}
981
b27580b0
DB
982static inline int core_get_scaling(void)
983{
984 return 100000;
985}
986
fdfdb2b1 987static u64 core_get_val(struct cpudata *cpudata, int pstate)
016c8150
DB
988{
989 u64 val;
990
144c8e17 991 val = (u64)pstate << 8;
51443fbf 992 if (limits->no_turbo && !limits->turbo_disabled)
016c8150
DB
993 val |= (u64)1 << 32;
994
fdfdb2b1 995 return val;
016c8150
DB
996}
997
b34ef932
DC
998static int knl_get_turbo_pstate(void)
999{
1000 u64 value;
1001 int nont, ret;
1002
1003 rdmsrl(MSR_NHM_TURBO_RATIO_LIMIT, value);
1004 nont = core_get_max_pstate();
1005 ret = (((value) >> 8) & 0xFF);
1006 if (ret <= nont)
1007 ret = nont;
1008 return ret;
1009}
1010
016c8150
DB
1011static struct cpu_defaults core_params = {
1012 .pid_policy = {
1013 .sample_rate_ms = 10,
1014 .deadband = 0,
1015 .setpoint = 97,
1016 .p_gain_pct = 20,
1017 .d_gain_pct = 0,
1018 .i_gain_pct = 0,
1019 },
1020 .funcs = {
1021 .get_max = core_get_max_pstate,
3bcc6fa9 1022 .get_max_physical = core_get_max_pstate_physical,
016c8150
DB
1023 .get_min = core_get_min_pstate,
1024 .get_turbo = core_get_turbo_pstate,
b27580b0 1025 .get_scaling = core_get_scaling,
fdfdb2b1 1026 .get_val = core_get_val,
157386b6 1027 .get_target_pstate = get_target_pstate_use_performance,
016c8150
DB
1028 },
1029};
1030
1421df63
PL
1031static struct cpu_defaults silvermont_params = {
1032 .pid_policy = {
1033 .sample_rate_ms = 10,
1034 .deadband = 0,
1035 .setpoint = 60,
1036 .p_gain_pct = 14,
1037 .d_gain_pct = 0,
1038 .i_gain_pct = 4,
1039 },
1040 .funcs = {
1041 .get_max = atom_get_max_pstate,
1042 .get_max_physical = atom_get_max_pstate,
1043 .get_min = atom_get_min_pstate,
1044 .get_turbo = atom_get_turbo_pstate,
fdfdb2b1 1045 .get_val = atom_get_val,
1421df63
PL
1046 .get_scaling = silvermont_get_scaling,
1047 .get_vid = atom_get_vid,
e70eed2b 1048 .get_target_pstate = get_target_pstate_use_cpu_load,
1421df63
PL
1049 },
1050};
1051
1052static struct cpu_defaults airmont_params = {
19e77c28
DB
1053 .pid_policy = {
1054 .sample_rate_ms = 10,
1055 .deadband = 0,
6a82ba6d 1056 .setpoint = 60,
19e77c28
DB
1057 .p_gain_pct = 14,
1058 .d_gain_pct = 0,
1059 .i_gain_pct = 4,
1060 },
1061 .funcs = {
938d21a2
PL
1062 .get_max = atom_get_max_pstate,
1063 .get_max_physical = atom_get_max_pstate,
1064 .get_min = atom_get_min_pstate,
1065 .get_turbo = atom_get_turbo_pstate,
fdfdb2b1 1066 .get_val = atom_get_val,
1421df63 1067 .get_scaling = airmont_get_scaling,
938d21a2 1068 .get_vid = atom_get_vid,
e70eed2b 1069 .get_target_pstate = get_target_pstate_use_cpu_load,
19e77c28
DB
1070 },
1071};
1072
b34ef932
DC
1073static struct cpu_defaults knl_params = {
1074 .pid_policy = {
1075 .sample_rate_ms = 10,
1076 .deadband = 0,
1077 .setpoint = 97,
1078 .p_gain_pct = 20,
1079 .d_gain_pct = 0,
1080 .i_gain_pct = 0,
1081 },
1082 .funcs = {
1083 .get_max = core_get_max_pstate,
3bcc6fa9 1084 .get_max_physical = core_get_max_pstate_physical,
b34ef932
DC
1085 .get_min = core_get_min_pstate,
1086 .get_turbo = knl_get_turbo_pstate,
69cefc27 1087 .get_scaling = core_get_scaling,
fdfdb2b1 1088 .get_val = core_get_val,
157386b6 1089 .get_target_pstate = get_target_pstate_use_performance,
b34ef932
DC
1090 },
1091};
1092
41bad47f
SP
1093static struct cpu_defaults bxt_params = {
1094 .pid_policy = {
1095 .sample_rate_ms = 10,
1096 .deadband = 0,
1097 .setpoint = 60,
1098 .p_gain_pct = 14,
1099 .d_gain_pct = 0,
1100 .i_gain_pct = 4,
1101 },
1102 .funcs = {
1103 .get_max = core_get_max_pstate,
1104 .get_max_physical = core_get_max_pstate_physical,
1105 .get_min = core_get_min_pstate,
1106 .get_turbo = core_get_turbo_pstate,
1107 .get_scaling = core_get_scaling,
1108 .get_val = core_get_val,
1109 .get_target_pstate = get_target_pstate_use_cpu_load,
1110 },
1111};
1112
93f0822d
DB
1113static void intel_pstate_get_min_max(struct cpudata *cpu, int *min, int *max)
1114{
1115 int max_perf = cpu->pstate.turbo_pstate;
7244cb62 1116 int max_perf_adj;
93f0822d 1117 int min_perf;
845c1cbe 1118
51443fbf 1119 if (limits->no_turbo || limits->turbo_disabled)
93f0822d
DB
1120 max_perf = cpu->pstate.max_pstate;
1121
e0d4c8f8
KCA
1122 /*
1123 * performance can be limited by user through sysfs, by cpufreq
1124 * policy, or by cpu specific default values determined through
1125 * experimentation.
1126 */
a158bed5 1127 max_perf_adj = fp_toint(max_perf * limits->max_perf);
799281a3
RW
1128 *max = clamp_t(int, max_perf_adj,
1129 cpu->pstate.min_pstate, cpu->pstate.turbo_pstate);
93f0822d 1130
a158bed5 1131 min_perf = fp_toint(max_perf * limits->min_perf);
799281a3 1132 *min = clamp_t(int, min_perf, cpu->pstate.min_pstate, max_perf);
93f0822d
DB
1133}
1134
fdfdb2b1 1135static inline void intel_pstate_record_pstate(struct cpudata *cpu, int pstate)
93f0822d 1136{
b27580b0 1137 trace_cpu_frequency(pstate * cpu->pstate.scaling, cpu->cpu);
93f0822d 1138 cpu->pstate.current_pstate = pstate;
fdfdb2b1 1139}
93f0822d 1140
fdfdb2b1
RW
1141static void intel_pstate_set_min_pstate(struct cpudata *cpu)
1142{
1143 int pstate = cpu->pstate.min_pstate;
1144
1145 intel_pstate_record_pstate(cpu, pstate);
1146 /*
1147 * Generally, there is no guarantee that this code will always run on
1148 * the CPU being updated, so force the register update to run on the
1149 * right CPU.
1150 */
1151 wrmsrl_on_cpu(cpu->cpu, MSR_IA32_PERF_CTL,
1152 pstate_funcs.get_val(cpu, pstate));
93f0822d
DB
1153}
1154
93f0822d
DB
1155static void intel_pstate_get_cpu_pstates(struct cpudata *cpu)
1156{
016c8150
DB
1157 cpu->pstate.min_pstate = pstate_funcs.get_min();
1158 cpu->pstate.max_pstate = pstate_funcs.get_max();
3bcc6fa9 1159 cpu->pstate.max_pstate_physical = pstate_funcs.get_max_physical();
016c8150 1160 cpu->pstate.turbo_pstate = pstate_funcs.get_turbo();
b27580b0 1161 cpu->pstate.scaling = pstate_funcs.get_scaling();
93f0822d 1162
007bea09
DB
1163 if (pstate_funcs.get_vid)
1164 pstate_funcs.get_vid(cpu);
fdfdb2b1
RW
1165
1166 intel_pstate_set_min_pstate(cpu);
93f0822d
DB
1167}
1168
a1c9787d 1169static inline void intel_pstate_calc_avg_perf(struct cpudata *cpu)
93f0822d 1170{
6b17ddb2 1171 struct sample *sample = &cpu->sample;
e66c1768 1172
a1c9787d 1173 sample->core_avg_perf = div_ext_fp(sample->aperf, sample->mperf);
93f0822d
DB
1174}
1175
4fec7ad5 1176static inline bool intel_pstate_sample(struct cpudata *cpu, u64 time)
93f0822d 1177{
93f0822d 1178 u64 aperf, mperf;
4ab60c3f 1179 unsigned long flags;
4055fad3 1180 u64 tsc;
93f0822d 1181
4ab60c3f 1182 local_irq_save(flags);
93f0822d
DB
1183 rdmsrl(MSR_IA32_APERF, aperf);
1184 rdmsrl(MSR_IA32_MPERF, mperf);
e70eed2b 1185 tsc = rdtsc();
4fec7ad5 1186 if (cpu->prev_mperf == mperf || cpu->prev_tsc == tsc) {
8e601a9f 1187 local_irq_restore(flags);
4fec7ad5 1188 return false;
8e601a9f 1189 }
4ab60c3f 1190 local_irq_restore(flags);
b69880f9 1191
c4ee841f 1192 cpu->last_sample_time = cpu->sample.time;
a4675fbc 1193 cpu->sample.time = time;
d37e2b76
DB
1194 cpu->sample.aperf = aperf;
1195 cpu->sample.mperf = mperf;
4055fad3 1196 cpu->sample.tsc = tsc;
d37e2b76
DB
1197 cpu->sample.aperf -= cpu->prev_aperf;
1198 cpu->sample.mperf -= cpu->prev_mperf;
4055fad3 1199 cpu->sample.tsc -= cpu->prev_tsc;
1abc4b20 1200
93f0822d
DB
1201 cpu->prev_aperf = aperf;
1202 cpu->prev_mperf = mperf;
4055fad3 1203 cpu->prev_tsc = tsc;
febce40f
RW
1204 /*
1205 * First time this function is invoked in a given cycle, all of the
1206 * previous sample data fields are equal to zero or stale and they must
1207 * be populated with meaningful numbers for things to work, so assume
1208 * that sample.time will always be reset before setting the utilization
1209 * update hook and make the caller skip the sample then.
1210 */
1211 return !!cpu->last_sample_time;
93f0822d
DB
1212}
1213
8fa520af
PL
1214static inline int32_t get_avg_frequency(struct cpudata *cpu)
1215{
a1c9787d
RW
1216 return mul_ext_fp(cpu->sample.core_avg_perf,
1217 cpu->pstate.max_pstate_physical * cpu->pstate.scaling);
8fa520af
PL
1218}
1219
bdcaa23f
PL
1220static inline int32_t get_avg_pstate(struct cpudata *cpu)
1221{
8edb0a6e
RW
1222 return mul_ext_fp(cpu->pstate.max_pstate_physical,
1223 cpu->sample.core_avg_perf);
bdcaa23f
PL
1224}
1225
e70eed2b
PL
1226static inline int32_t get_target_pstate_use_cpu_load(struct cpudata *cpu)
1227{
1228 struct sample *sample = &cpu->sample;
63d1d656
PL
1229 u64 cummulative_iowait, delta_iowait_us;
1230 u64 delta_iowait_mperf;
1231 u64 mperf, now;
e70eed2b
PL
1232 int32_t cpu_load;
1233
63d1d656
PL
1234 cummulative_iowait = get_cpu_iowait_time_us(cpu->cpu, &now);
1235
1236 /*
1237 * Convert iowait time into number of IO cycles spent at max_freq.
1238 * IO is considered as busy only for the cpu_load algorithm. For
1239 * performance this is not needed since we always try to reach the
1240 * maximum P-State, so we are already boosting the IOs.
1241 */
1242 delta_iowait_us = cummulative_iowait - cpu->prev_cummulative_iowait;
1243 delta_iowait_mperf = div64_u64(delta_iowait_us * cpu->pstate.scaling *
1244 cpu->pstate.max_pstate, MSEC_PER_SEC);
1245
1246 mperf = cpu->sample.mperf + delta_iowait_mperf;
1247 cpu->prev_cummulative_iowait = cummulative_iowait;
1248
e70eed2b
PL
1249 /*
1250 * The load can be estimated as the ratio of the mperf counter
1251 * running at a constant frequency during active periods
1252 * (C0) and the time stamp counter running at the same frequency
1253 * also during C-states.
1254 */
63d1d656 1255 cpu_load = div64_u64(int_tofp(100) * mperf, sample->tsc);
e70eed2b
PL
1256 cpu->sample.busy_scaled = cpu_load;
1257
bdcaa23f 1258 return get_avg_pstate(cpu) - pid_calc(&cpu->pid, cpu_load);
e70eed2b
PL
1259}
1260
157386b6 1261static inline int32_t get_target_pstate_use_performance(struct cpudata *cpu)
93f0822d 1262{
1aa7a6e2 1263 int32_t perf_scaled, max_pstate, current_pstate, sample_ratio;
a4675fbc 1264 u64 duration_ns;
93f0822d 1265
e0d4c8f8 1266 /*
1aa7a6e2
RW
1267 * perf_scaled is the average performance during the last sampling
1268 * period scaled by the ratio of the maximum P-state to the P-state
1269 * requested last time (in percent). That measures the system's
1270 * response to the previous P-state selection.
e0d4c8f8 1271 */
22590efb
RW
1272 max_pstate = cpu->pstate.max_pstate_physical;
1273 current_pstate = cpu->pstate.current_pstate;
1aa7a6e2 1274 perf_scaled = mul_ext_fp(cpu->sample.core_avg_perf,
a1c9787d 1275 div_fp(100 * max_pstate, current_pstate));
c4ee841f 1276
e0d4c8f8 1277 /*
a4675fbc
RW
1278 * Since our utilization update callback will not run unless we are
1279 * in C0, check if the actual elapsed time is significantly greater (3x)
1280 * than our sample interval. If it is, then we were idle for a long
1aa7a6e2 1281 * enough period of time to adjust our performance metric.
e0d4c8f8 1282 */
a4675fbc 1283 duration_ns = cpu->sample.time - cpu->last_sample_time;
febce40f 1284 if ((s64)duration_ns > pid_params.sample_rate_ns * 3) {
22590efb 1285 sample_ratio = div_fp(pid_params.sample_rate_ns, duration_ns);
1aa7a6e2 1286 perf_scaled = mul_fp(perf_scaled, sample_ratio);
ffb81056
RW
1287 } else {
1288 sample_ratio = div_fp(100 * cpu->sample.mperf, cpu->sample.tsc);
1289 if (sample_ratio < int_tofp(1))
1aa7a6e2 1290 perf_scaled = 0;
c4ee841f
DB
1291 }
1292
1aa7a6e2
RW
1293 cpu->sample.busy_scaled = perf_scaled;
1294 return cpu->pstate.current_pstate - pid_calc(&cpu->pid, perf_scaled);
93f0822d
DB
1295}
1296
fdfdb2b1
RW
1297static inline void intel_pstate_update_pstate(struct cpudata *cpu, int pstate)
1298{
1299 int max_perf, min_perf;
1300
1301 update_turbo_state();
1302
1303 intel_pstate_get_min_max(cpu, &min_perf, &max_perf);
1304 pstate = clamp_t(int, pstate, min_perf, max_perf);
1305 if (pstate == cpu->pstate.current_pstate)
1306 return;
1307
1308 intel_pstate_record_pstate(cpu, pstate);
1309 wrmsrl(MSR_IA32_PERF_CTL, pstate_funcs.get_val(cpu, pstate));
1310}
1311
93f0822d
DB
1312static inline void intel_pstate_adjust_busy_pstate(struct cpudata *cpu)
1313{
157386b6 1314 int from, target_pstate;
4055fad3
DS
1315 struct sample *sample;
1316
1317 from = cpu->pstate.current_pstate;
93f0822d 1318
157386b6 1319 target_pstate = pstate_funcs.get_target_pstate(cpu);
93f0822d 1320
fdfdb2b1 1321 intel_pstate_update_pstate(cpu, target_pstate);
4055fad3
DS
1322
1323 sample = &cpu->sample;
a1c9787d 1324 trace_pstate_sample(mul_ext_fp(100, sample->core_avg_perf),
157386b6 1325 fp_toint(sample->busy_scaled),
4055fad3
DS
1326 from,
1327 cpu->pstate.current_pstate,
1328 sample->mperf,
1329 sample->aperf,
1330 sample->tsc,
8fa520af 1331 get_avg_frequency(cpu));
93f0822d
DB
1332}
1333
a4675fbc
RW
1334static void intel_pstate_update_util(struct update_util_data *data, u64 time,
1335 unsigned long util, unsigned long max)
93f0822d 1336{
a4675fbc
RW
1337 struct cpudata *cpu = container_of(data, struct cpudata, update_util);
1338 u64 delta_ns = time - cpu->sample.time;
b69880f9 1339
a4675fbc 1340 if ((s64)delta_ns >= pid_params.sample_rate_ns) {
4fec7ad5
RW
1341 bool sample_taken = intel_pstate_sample(cpu, time);
1342
6d45b719 1343 if (sample_taken) {
a1c9787d 1344 intel_pstate_calc_avg_perf(cpu);
6d45b719
RW
1345 if (!hwp_active)
1346 intel_pstate_adjust_busy_pstate(cpu);
1347 }
a4675fbc 1348 }
93f0822d
DB
1349}
1350
1351#define ICPU(model, policy) \
6cbd7ee1
DB
1352 { X86_VENDOR_INTEL, 6, model, X86_FEATURE_APERFMPERF,\
1353 (unsigned long)&policy }
93f0822d
DB
1354
1355static const struct x86_cpu_id intel_pstate_cpu_ids[] = {
5b20c944
DH
1356 ICPU(INTEL_FAM6_SANDYBRIDGE, core_params),
1357 ICPU(INTEL_FAM6_SANDYBRIDGE_X, core_params),
1358 ICPU(INTEL_FAM6_ATOM_SILVERMONT1, silvermont_params),
1359 ICPU(INTEL_FAM6_IVYBRIDGE, core_params),
1360 ICPU(INTEL_FAM6_HASWELL_CORE, core_params),
1361 ICPU(INTEL_FAM6_BROADWELL_CORE, core_params),
1362 ICPU(INTEL_FAM6_IVYBRIDGE_X, core_params),
1363 ICPU(INTEL_FAM6_HASWELL_X, core_params),
1364 ICPU(INTEL_FAM6_HASWELL_ULT, core_params),
1365 ICPU(INTEL_FAM6_HASWELL_GT3E, core_params),
1366 ICPU(INTEL_FAM6_BROADWELL_GT3E, core_params),
1367 ICPU(INTEL_FAM6_ATOM_AIRMONT, airmont_params),
1368 ICPU(INTEL_FAM6_SKYLAKE_MOBILE, core_params),
1369 ICPU(INTEL_FAM6_BROADWELL_X, core_params),
1370 ICPU(INTEL_FAM6_SKYLAKE_DESKTOP, core_params),
1371 ICPU(INTEL_FAM6_BROADWELL_XEON_D, core_params),
1372 ICPU(INTEL_FAM6_XEON_PHI_KNL, knl_params),
41bad47f 1373 ICPU(INTEL_FAM6_ATOM_GOLDMONT, bxt_params),
93f0822d
DB
1374 {}
1375};
1376MODULE_DEVICE_TABLE(x86cpu, intel_pstate_cpu_ids);
1377
29327c84 1378static const struct x86_cpu_id intel_pstate_cpu_oob_ids[] __initconst = {
5b20c944 1379 ICPU(INTEL_FAM6_BROADWELL_XEON_D, core_params),
2f86dc4c
DB
1380 {}
1381};
1382
93f0822d
DB
1383static int intel_pstate_init_cpu(unsigned int cpunum)
1384{
93f0822d
DB
1385 struct cpudata *cpu;
1386
c0348717
DB
1387 if (!all_cpu_data[cpunum])
1388 all_cpu_data[cpunum] = kzalloc(sizeof(struct cpudata),
1389 GFP_KERNEL);
93f0822d
DB
1390 if (!all_cpu_data[cpunum])
1391 return -ENOMEM;
1392
1393 cpu = all_cpu_data[cpunum];
1394
93f0822d 1395 cpu->cpu = cpunum;
ba88d433 1396
a4675fbc 1397 if (hwp_active) {
ba88d433 1398 intel_pstate_hwp_enable(cpu);
a4675fbc
RW
1399 pid_params.sample_rate_ms = 50;
1400 pid_params.sample_rate_ns = 50 * NSEC_PER_MSEC;
1401 }
ba88d433 1402
179e8471 1403 intel_pstate_get_cpu_pstates(cpu);
016c8150 1404
93f0822d 1405 intel_pstate_busy_pid_reset(cpu);
93f0822d 1406
4836df17 1407 pr_debug("controlling: cpu %d\n", cpunum);
93f0822d
DB
1408
1409 return 0;
1410}
1411
1412static unsigned int intel_pstate_get(unsigned int cpu_num)
1413{
f96fd0c8 1414 struct cpudata *cpu = all_cpu_data[cpu_num];
93f0822d 1415
f96fd0c8 1416 return cpu ? get_avg_frequency(cpu) : 0;
93f0822d
DB
1417}
1418
febce40f 1419static void intel_pstate_set_update_util_hook(unsigned int cpu_num)
bb6ab52f 1420{
febce40f
RW
1421 struct cpudata *cpu = all_cpu_data[cpu_num];
1422
5ab666e0
RW
1423 if (cpu->update_util_set)
1424 return;
1425
febce40f
RW
1426 /* Prevent intel_pstate_update_util() from using stale data. */
1427 cpu->sample.time = 0;
0bed612b
RW
1428 cpufreq_add_update_util_hook(cpu_num, &cpu->update_util,
1429 intel_pstate_update_util);
4578ee7e 1430 cpu->update_util_set = true;
bb6ab52f
RW
1431}
1432
1433static void intel_pstate_clear_update_util_hook(unsigned int cpu)
1434{
4578ee7e
CY
1435 struct cpudata *cpu_data = all_cpu_data[cpu];
1436
1437 if (!cpu_data->update_util_set)
1438 return;
1439
0bed612b 1440 cpufreq_remove_update_util_hook(cpu);
4578ee7e 1441 cpu_data->update_util_set = false;
bb6ab52f
RW
1442 synchronize_sched();
1443}
1444
30a39153
SP
1445static void intel_pstate_set_performance_limits(struct perf_limits *limits)
1446{
1447 limits->no_turbo = 0;
1448 limits->turbo_disabled = 0;
1449 limits->max_perf_pct = 100;
1450 limits->max_perf = int_tofp(1);
1451 limits->min_perf_pct = 100;
1452 limits->min_perf = int_tofp(1);
1453 limits->max_policy_pct = 100;
1454 limits->max_sysfs_pct = 100;
1455 limits->min_policy_pct = 0;
1456 limits->min_sysfs_pct = 0;
1457}
1458
93f0822d
DB
1459static int intel_pstate_set_policy(struct cpufreq_policy *policy)
1460{
3be9200d
SP
1461 struct cpudata *cpu;
1462
d3929b83
DB
1463 if (!policy->cpuinfo.max_freq)
1464 return -ENODEV;
1465
2c2c1af4
SP
1466 pr_debug("set_policy cpuinfo.max %u policy->max %u\n",
1467 policy->cpuinfo.max_freq, policy->max);
1468
3be9200d 1469 cpu = all_cpu_data[0];
c749c64f
RW
1470 if (cpu->pstate.max_pstate_physical > cpu->pstate.max_pstate &&
1471 policy->max < policy->cpuinfo.max_freq &&
1472 policy->max > cpu->pstate.max_pstate * cpu->pstate.scaling) {
1473 pr_debug("policy->max > max non turbo frequency\n");
1474 policy->max = policy->cpuinfo.max_freq;
3be9200d
SP
1475 }
1476
30a39153 1477 if (policy->policy == CPUFREQ_POLICY_PERFORMANCE) {
51443fbf 1478 limits = &performance_limits;
30a39153 1479 if (policy->max >= policy->cpuinfo.max_freq) {
4836df17 1480 pr_debug("set performance\n");
30a39153
SP
1481 intel_pstate_set_performance_limits(limits);
1482 goto out;
1483 }
1484 } else {
4836df17 1485 pr_debug("set powersave\n");
30a39153 1486 limits = &powersave_limits;
93f0822d 1487 }
2f86dc4c 1488
51443fbf
PB
1489 limits->min_policy_pct = (policy->min * 100) / policy->cpuinfo.max_freq;
1490 limits->min_policy_pct = clamp_t(int, limits->min_policy_pct, 0 , 100);
8478f539
PB
1491 limits->max_policy_pct = DIV_ROUND_UP(policy->max * 100,
1492 policy->cpuinfo.max_freq);
51443fbf 1493 limits->max_policy_pct = clamp_t(int, limits->max_policy_pct, 0 , 100);
43717aad
CY
1494
1495 /* Normalize user input to [min_policy_pct, max_policy_pct] */
51443fbf
PB
1496 limits->min_perf_pct = max(limits->min_policy_pct,
1497 limits->min_sysfs_pct);
1498 limits->min_perf_pct = min(limits->max_policy_pct,
1499 limits->min_perf_pct);
1500 limits->max_perf_pct = min(limits->max_policy_pct,
1501 limits->max_sysfs_pct);
1502 limits->max_perf_pct = max(limits->min_policy_pct,
1503 limits->max_perf_pct);
43717aad
CY
1504
1505 /* Make sure min_perf_pct <= max_perf_pct */
51443fbf 1506 limits->min_perf_pct = min(limits->max_perf_pct, limits->min_perf_pct);
43717aad 1507
22590efb
RW
1508 limits->min_perf = div_fp(limits->min_perf_pct, 100);
1509 limits->max_perf = div_fp(limits->max_perf_pct, 100);
2c2c1af4 1510 limits->max_perf = round_up(limits->max_perf, FRAC_BITS);
93f0822d 1511
bb6ab52f
RW
1512 out:
1513 intel_pstate_set_update_util_hook(policy->cpu);
1514
ba41e1bc 1515 intel_pstate_hwp_set_policy(policy);
2f86dc4c 1516
93f0822d
DB
1517 return 0;
1518}
1519
1520static int intel_pstate_verify_policy(struct cpufreq_policy *policy)
1521{
be49e346 1522 cpufreq_verify_within_cpu_limits(policy);
93f0822d 1523
285cb990 1524 if (policy->policy != CPUFREQ_POLICY_POWERSAVE &&
c410833a 1525 policy->policy != CPUFREQ_POLICY_PERFORMANCE)
93f0822d
DB
1526 return -EINVAL;
1527
1528 return 0;
1529}
1530
bb18008f 1531static void intel_pstate_stop_cpu(struct cpufreq_policy *policy)
93f0822d 1532{
bb18008f
DB
1533 int cpu_num = policy->cpu;
1534 struct cpudata *cpu = all_cpu_data[cpu_num];
93f0822d 1535
4836df17 1536 pr_debug("CPU %d exiting\n", cpu_num);
bb18008f 1537
bb6ab52f 1538 intel_pstate_clear_update_util_hook(cpu_num);
a4675fbc 1539
2f86dc4c
DB
1540 if (hwp_active)
1541 return;
1542
fdfdb2b1 1543 intel_pstate_set_min_pstate(cpu);
93f0822d
DB
1544}
1545
2760984f 1546static int intel_pstate_cpu_init(struct cpufreq_policy *policy)
93f0822d 1547{
93f0822d 1548 struct cpudata *cpu;
52e0a509 1549 int rc;
93f0822d
DB
1550
1551 rc = intel_pstate_init_cpu(policy->cpu);
1552 if (rc)
1553 return rc;
1554
1555 cpu = all_cpu_data[policy->cpu];
1556
51443fbf 1557 if (limits->min_perf_pct == 100 && limits->max_perf_pct == 100)
93f0822d
DB
1558 policy->policy = CPUFREQ_POLICY_PERFORMANCE;
1559 else
1560 policy->policy = CPUFREQ_POLICY_POWERSAVE;
1561
b27580b0
DB
1562 policy->min = cpu->pstate.min_pstate * cpu->pstate.scaling;
1563 policy->max = cpu->pstate.turbo_pstate * cpu->pstate.scaling;
93f0822d
DB
1564
1565 /* cpuinfo and default policy values */
b27580b0 1566 policy->cpuinfo.min_freq = cpu->pstate.min_pstate * cpu->pstate.scaling;
983e600e
SP
1567 update_turbo_state();
1568 policy->cpuinfo.max_freq = limits->turbo_disabled ?
1569 cpu->pstate.max_pstate : cpu->pstate.turbo_pstate;
1570 policy->cpuinfo.max_freq *= cpu->pstate.scaling;
1571
9522a2ff 1572 intel_pstate_init_acpi_perf_limits(policy);
93f0822d
DB
1573 policy->cpuinfo.transition_latency = CPUFREQ_ETERNAL;
1574 cpumask_set_cpu(policy->cpu, policy->cpus);
1575
1576 return 0;
1577}
1578
9522a2ff
SP
1579static int intel_pstate_cpu_exit(struct cpufreq_policy *policy)
1580{
1581 intel_pstate_exit_perf_limits(policy);
1582
1583 return 0;
1584}
1585
93f0822d
DB
1586static struct cpufreq_driver intel_pstate_driver = {
1587 .flags = CPUFREQ_CONST_LOOPS,
1588 .verify = intel_pstate_verify_policy,
1589 .setpolicy = intel_pstate_set_policy,
ba41e1bc 1590 .resume = intel_pstate_hwp_set_policy,
93f0822d
DB
1591 .get = intel_pstate_get,
1592 .init = intel_pstate_cpu_init,
9522a2ff 1593 .exit = intel_pstate_cpu_exit,
bb18008f 1594 .stop_cpu = intel_pstate_stop_cpu,
93f0822d 1595 .name = "intel_pstate",
93f0822d
DB
1596};
1597
eed43609
JZ
1598static int no_load __initdata;
1599static int no_hwp __initdata;
1600static int hwp_only __initdata;
29327c84 1601static unsigned int force_load __initdata;
6be26498 1602
29327c84 1603static int __init intel_pstate_msrs_not_valid(void)
b563b4e3 1604{
016c8150 1605 if (!pstate_funcs.get_max() ||
c410833a
SK
1606 !pstate_funcs.get_min() ||
1607 !pstate_funcs.get_turbo())
b563b4e3
DB
1608 return -ENODEV;
1609
b563b4e3
DB
1610 return 0;
1611}
016c8150 1612
29327c84 1613static void __init copy_pid_params(struct pstate_adjust_policy *policy)
016c8150
DB
1614{
1615 pid_params.sample_rate_ms = policy->sample_rate_ms;
a4675fbc 1616 pid_params.sample_rate_ns = pid_params.sample_rate_ms * NSEC_PER_MSEC;
016c8150
DB
1617 pid_params.p_gain_pct = policy->p_gain_pct;
1618 pid_params.i_gain_pct = policy->i_gain_pct;
1619 pid_params.d_gain_pct = policy->d_gain_pct;
1620 pid_params.deadband = policy->deadband;
1621 pid_params.setpoint = policy->setpoint;
1622}
1623
29327c84 1624static void __init copy_cpu_funcs(struct pstate_funcs *funcs)
016c8150
DB
1625{
1626 pstate_funcs.get_max = funcs->get_max;
3bcc6fa9 1627 pstate_funcs.get_max_physical = funcs->get_max_physical;
016c8150
DB
1628 pstate_funcs.get_min = funcs->get_min;
1629 pstate_funcs.get_turbo = funcs->get_turbo;
b27580b0 1630 pstate_funcs.get_scaling = funcs->get_scaling;
fdfdb2b1 1631 pstate_funcs.get_val = funcs->get_val;
007bea09 1632 pstate_funcs.get_vid = funcs->get_vid;
157386b6
PL
1633 pstate_funcs.get_target_pstate = funcs->get_target_pstate;
1634
016c8150
DB
1635}
1636
9522a2ff 1637#ifdef CONFIG_ACPI
fbbcdc07 1638
29327c84 1639static bool __init intel_pstate_no_acpi_pss(void)
fbbcdc07
AH
1640{
1641 int i;
1642
1643 for_each_possible_cpu(i) {
1644 acpi_status status;
1645 union acpi_object *pss;
1646 struct acpi_buffer buffer = { ACPI_ALLOCATE_BUFFER, NULL };
1647 struct acpi_processor *pr = per_cpu(processors, i);
1648
1649 if (!pr)
1650 continue;
1651
1652 status = acpi_evaluate_object(pr->handle, "_PSS", NULL, &buffer);
1653 if (ACPI_FAILURE(status))
1654 continue;
1655
1656 pss = buffer.pointer;
1657 if (pss && pss->type == ACPI_TYPE_PACKAGE) {
1658 kfree(pss);
1659 return false;
1660 }
1661
1662 kfree(pss);
1663 }
1664
1665 return true;
1666}
1667
29327c84 1668static bool __init intel_pstate_has_acpi_ppc(void)
966916ea 1669{
1670 int i;
1671
1672 for_each_possible_cpu(i) {
1673 struct acpi_processor *pr = per_cpu(processors, i);
1674
1675 if (!pr)
1676 continue;
1677 if (acpi_has_method(pr->handle, "_PPC"))
1678 return true;
1679 }
1680 return false;
1681}
1682
1683enum {
1684 PSS,
1685 PPC,
1686};
1687
fbbcdc07
AH
1688struct hw_vendor_info {
1689 u16 valid;
1690 char oem_id[ACPI_OEM_ID_SIZE];
1691 char oem_table_id[ACPI_OEM_TABLE_ID_SIZE];
966916ea 1692 int oem_pwr_table;
fbbcdc07
AH
1693};
1694
1695/* Hardware vendor-specific info that has its own power management modes */
29327c84 1696static struct hw_vendor_info vendor_info[] __initdata = {
966916ea 1697 {1, "HP ", "ProLiant", PSS},
1698 {1, "ORACLE", "X4-2 ", PPC},
1699 {1, "ORACLE", "X4-2L ", PPC},
1700 {1, "ORACLE", "X4-2B ", PPC},
1701 {1, "ORACLE", "X3-2 ", PPC},
1702 {1, "ORACLE", "X3-2L ", PPC},
1703 {1, "ORACLE", "X3-2B ", PPC},
1704 {1, "ORACLE", "X4470M2 ", PPC},
1705 {1, "ORACLE", "X4270M3 ", PPC},
1706 {1, "ORACLE", "X4270M2 ", PPC},
1707 {1, "ORACLE", "X4170M2 ", PPC},
5aecc3c8
EZ
1708 {1, "ORACLE", "X4170 M3", PPC},
1709 {1, "ORACLE", "X4275 M3", PPC},
1710 {1, "ORACLE", "X6-2 ", PPC},
1711 {1, "ORACLE", "Sudbury ", PPC},
fbbcdc07
AH
1712 {0, "", ""},
1713};
1714
29327c84 1715static bool __init intel_pstate_platform_pwr_mgmt_exists(void)
fbbcdc07
AH
1716{
1717 struct acpi_table_header hdr;
1718 struct hw_vendor_info *v_info;
2f86dc4c
DB
1719 const struct x86_cpu_id *id;
1720 u64 misc_pwr;
1721
1722 id = x86_match_cpu(intel_pstate_cpu_oob_ids);
1723 if (id) {
1724 rdmsrl(MSR_MISC_PWR_MGMT, misc_pwr);
1725 if ( misc_pwr & (1 << 8))
1726 return true;
1727 }
fbbcdc07 1728
c410833a
SK
1729 if (acpi_disabled ||
1730 ACPI_FAILURE(acpi_get_table_header(ACPI_SIG_FADT, 0, &hdr)))
fbbcdc07
AH
1731 return false;
1732
1733 for (v_info = vendor_info; v_info->valid; v_info++) {
c410833a 1734 if (!strncmp(hdr.oem_id, v_info->oem_id, ACPI_OEM_ID_SIZE) &&
966916ea 1735 !strncmp(hdr.oem_table_id, v_info->oem_table_id,
1736 ACPI_OEM_TABLE_ID_SIZE))
1737 switch (v_info->oem_pwr_table) {
1738 case PSS:
1739 return intel_pstate_no_acpi_pss();
1740 case PPC:
aa4ea34d
EZ
1741 return intel_pstate_has_acpi_ppc() &&
1742 (!force_load);
966916ea 1743 }
fbbcdc07
AH
1744 }
1745
1746 return false;
1747}
1748#else /* CONFIG_ACPI not enabled */
1749static inline bool intel_pstate_platform_pwr_mgmt_exists(void) { return false; }
966916ea 1750static inline bool intel_pstate_has_acpi_ppc(void) { return false; }
fbbcdc07
AH
1751#endif /* CONFIG_ACPI */
1752
7791e4aa
SP
1753static const struct x86_cpu_id hwp_support_ids[] __initconst = {
1754 { X86_VENDOR_INTEL, 6, X86_MODEL_ANY, X86_FEATURE_HWP },
1755 {}
1756};
1757
93f0822d
DB
1758static int __init intel_pstate_init(void)
1759{
907cc908 1760 int cpu, rc = 0;
93f0822d 1761 const struct x86_cpu_id *id;
64df1fdf 1762 struct cpu_defaults *cpu_def;
93f0822d 1763
6be26498
DB
1764 if (no_load)
1765 return -ENODEV;
1766
7791e4aa
SP
1767 if (x86_match_cpu(hwp_support_ids) && !no_hwp) {
1768 copy_cpu_funcs(&core_params.funcs);
1769 hwp_active++;
1770 goto hwp_cpu_matched;
1771 }
1772
93f0822d
DB
1773 id = x86_match_cpu(intel_pstate_cpu_ids);
1774 if (!id)
1775 return -ENODEV;
1776
64df1fdf 1777 cpu_def = (struct cpu_defaults *)id->driver_data;
016c8150 1778
64df1fdf
BP
1779 copy_pid_params(&cpu_def->pid_policy);
1780 copy_cpu_funcs(&cpu_def->funcs);
016c8150 1781
b563b4e3
DB
1782 if (intel_pstate_msrs_not_valid())
1783 return -ENODEV;
1784
7791e4aa
SP
1785hwp_cpu_matched:
1786 /*
1787 * The Intel pstate driver will be ignored if the platform
1788 * firmware has its own power management modes.
1789 */
1790 if (intel_pstate_platform_pwr_mgmt_exists())
1791 return -ENODEV;
1792
4836df17 1793 pr_info("Intel P-state driver initializing\n");
93f0822d 1794
b57ffac5 1795 all_cpu_data = vzalloc(sizeof(void *) * num_possible_cpus());
93f0822d
DB
1796 if (!all_cpu_data)
1797 return -ENOMEM;
93f0822d 1798
d64c3b0b
KCA
1799 if (!hwp_active && hwp_only)
1800 goto out;
1801
93f0822d
DB
1802 rc = cpufreq_register_driver(&intel_pstate_driver);
1803 if (rc)
1804 goto out;
1805
1806 intel_pstate_debug_expose_params();
1807 intel_pstate_sysfs_expose_params();
b69880f9 1808
7791e4aa 1809 if (hwp_active)
4836df17 1810 pr_info("HWP enabled\n");
7791e4aa 1811
93f0822d
DB
1812 return rc;
1813out:
907cc908
DB
1814 get_online_cpus();
1815 for_each_online_cpu(cpu) {
1816 if (all_cpu_data[cpu]) {
bb6ab52f 1817 intel_pstate_clear_update_util_hook(cpu);
907cc908
DB
1818 kfree(all_cpu_data[cpu]);
1819 }
1820 }
1821
1822 put_online_cpus();
1823 vfree(all_cpu_data);
93f0822d
DB
1824 return -ENODEV;
1825}
1826device_initcall(intel_pstate_init);
1827
6be26498
DB
1828static int __init intel_pstate_setup(char *str)
1829{
1830 if (!str)
1831 return -EINVAL;
1832
1833 if (!strcmp(str, "disable"))
1834 no_load = 1;
539342f6 1835 if (!strcmp(str, "no_hwp")) {
4836df17 1836 pr_info("HWP disabled\n");
2f86dc4c 1837 no_hwp = 1;
539342f6 1838 }
aa4ea34d
EZ
1839 if (!strcmp(str, "force"))
1840 force_load = 1;
d64c3b0b
KCA
1841 if (!strcmp(str, "hwp_only"))
1842 hwp_only = 1;
9522a2ff
SP
1843
1844#ifdef CONFIG_ACPI
1845 if (!strcmp(str, "support_acpi_ppc"))
1846 acpi_ppc = true;
1847#endif
1848
6be26498
DB
1849 return 0;
1850}
1851early_param("intel_pstate", intel_pstate_setup);
1852
93f0822d
DB
1853MODULE_AUTHOR("Dirk Brandewie <dirk.j.brandewie@intel.com>");
1854MODULE_DESCRIPTION("'intel_pstate' - P state driver Intel Core processors");
1855MODULE_LICENSE("GPL");