]> git.proxmox.com Git - mirror_ubuntu-bionic-kernel.git/blame - drivers/dma/amba-pl08x.c
DMA: PL08x: select LLI bus only once per LLI setup
[mirror_ubuntu-bionic-kernel.git] / drivers / dma / amba-pl08x.c
CommitLineData
e8689e63
LW
1/*
2 * Copyright (c) 2006 ARM Ltd.
3 * Copyright (c) 2010 ST-Ericsson SA
4 *
5 * Author: Peter Pearse <peter.pearse@arm.com>
6 * Author: Linus Walleij <linus.walleij@stericsson.com>
7 *
8 * This program is free software; you can redistribute it and/or modify it
9 * under the terms of the GNU General Public License as published by the Free
10 * Software Foundation; either version 2 of the License, or (at your option)
11 * any later version.
12 *
13 * This program is distributed in the hope that it will be useful, but WITHOUT
14 * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
15 * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
16 * more details.
17 *
18 * You should have received a copy of the GNU General Public License along with
19 * this program; if not, write to the Free Software Foundation, Inc., 59
20 * Temple Place - Suite 330, Boston, MA 02111-1307, USA.
21 *
94ae8522
RKAL
22 * The full GNU General Public License is in this distribution in the file
23 * called COPYING.
e8689e63
LW
24 *
25 * Documentation: ARM DDI 0196G == PL080
94ae8522 26 * Documentation: ARM DDI 0218E == PL081
e8689e63 27 *
94ae8522
RKAL
28 * PL080 & PL081 both have 16 sets of DMA signals that can be routed to any
29 * channel.
e8689e63
LW
30 *
31 * The PL080 has 8 channels available for simultaneous use, and the PL081
32 * has only two channels. So on these DMA controllers the number of channels
33 * and the number of incoming DMA signals are two totally different things.
34 * It is usually not possible to theoretically handle all physical signals,
35 * so a multiplexing scheme with possible denial of use is necessary.
36 *
37 * The PL080 has a dual bus master, PL081 has a single master.
38 *
39 * Memory to peripheral transfer may be visualized as
40 * Get data from memory to DMAC
41 * Until no data left
42 * On burst request from peripheral
43 * Destination burst from DMAC to peripheral
44 * Clear burst request
45 * Raise terminal count interrupt
46 *
47 * For peripherals with a FIFO:
48 * Source burst size == half the depth of the peripheral FIFO
49 * Destination burst size == the depth of the peripheral FIFO
50 *
51 * (Bursts are irrelevant for mem to mem transfers - there are no burst
52 * signals, the DMA controller will simply facilitate its AHB master.)
53 *
54 * ASSUMES default (little) endianness for DMA transfers
55 *
9dc2c200
RKAL
56 * The PL08x has two flow control settings:
57 * - DMAC flow control: the transfer size defines the number of transfers
58 * which occur for the current LLI entry, and the DMAC raises TC at the
59 * end of every LLI entry. Observed behaviour shows the DMAC listening
60 * to both the BREQ and SREQ signals (contrary to documented),
61 * transferring data if either is active. The LBREQ and LSREQ signals
62 * are ignored.
63 *
64 * - Peripheral flow control: the transfer size is ignored (and should be
65 * zero). The data is transferred from the current LLI entry, until
66 * after the final transfer signalled by LBREQ or LSREQ. The DMAC
67 * will then move to the next LLI entry.
68 *
69 * Only the former works sanely with scatter lists, so we only implement
70 * the DMAC flow control method. However, peripherals which use the LBREQ
71 * and LSREQ signals (eg, MMCI) are unable to use this mode, which through
72 * these hardware restrictions prevents them from using scatter DMA.
e8689e63
LW
73 *
74 * Global TODO:
75 * - Break out common code from arch/arm/mach-s3c64xx and share
76 */
77#include <linux/device.h>
78#include <linux/init.h>
79#include <linux/module.h>
e8689e63
LW
80#include <linux/interrupt.h>
81#include <linux/slab.h>
81796616 82#include <linux/delay.h>
e8689e63 83#include <linux/dmapool.h>
e8689e63 84#include <linux/dmaengine.h>
730404ac 85#include <linux/amba/bus.h>
e8689e63
LW
86#include <linux/amba/pl08x.h>
87#include <linux/debugfs.h>
88#include <linux/seq_file.h>
89
90#include <asm/hardware/pl080.h>
e8689e63
LW
91
92#define DRIVER_NAME "pl08xdmac"
93
94/**
94ae8522 95 * struct vendor_data - vendor-specific config parameters for PL08x derivatives
e8689e63 96 * @channels: the number of channels available in this variant
94ae8522 97 * @dualmaster: whether this version supports dual AHB masters or not.
e8689e63
LW
98 */
99struct vendor_data {
e8689e63
LW
100 u8 channels;
101 bool dualmaster;
102};
103
104/*
105 * PL08X private data structures
e8b5e11d 106 * An LLI struct - see PL08x TRM. Note that next uses bit[0] as a bus bit,
e25761d7
RKAL
107 * start & end do not - their bus bit info is in cctl. Also note that these
108 * are fixed 32-bit quantities.
e8689e63 109 */
7cb72ad9 110struct pl08x_lli {
e25761d7
RKAL
111 u32 src;
112 u32 dst;
bfddfb45 113 u32 lli;
e8689e63
LW
114 u32 cctl;
115};
116
117/**
118 * struct pl08x_driver_data - the local state holder for the PL08x
119 * @slave: slave engine for this instance
120 * @memcpy: memcpy engine for this instance
121 * @base: virtual memory base (remapped) for the PL08x
122 * @adev: the corresponding AMBA (PrimeCell) bus entry
123 * @vd: vendor data for this PL08x variant
124 * @pd: platform data passed in from the platform/machine
125 * @phy_chans: array of data for the physical channels
126 * @pool: a pool for the LLI descriptors
127 * @pool_ctr: counter of LLIs in the pool
30749cb4
RKAL
128 * @lli_buses: bitmask to or in to LLI pointer selecting AHB port for LLI fetches
129 * @mem_buses: set to indicate memory transfers on AHB2.
e8689e63
LW
130 * @lock: a spinlock for this struct
131 */
132struct pl08x_driver_data {
133 struct dma_device slave;
134 struct dma_device memcpy;
135 void __iomem *base;
136 struct amba_device *adev;
f96ca9ec 137 const struct vendor_data *vd;
e8689e63
LW
138 struct pl08x_platform_data *pd;
139 struct pl08x_phy_chan *phy_chans;
140 struct dma_pool *pool;
141 int pool_ctr;
30749cb4
RKAL
142 u8 lli_buses;
143 u8 mem_buses;
e8689e63
LW
144 spinlock_t lock;
145};
146
147/*
148 * PL08X specific defines
149 */
150
151/*
152 * Memory boundaries: the manual for PL08x says that the controller
153 * cannot read past a 1KiB boundary, so these defines are used to
154 * create transfer LLIs that do not cross such boundaries.
155 */
156#define PL08X_BOUNDARY_SHIFT (10) /* 1KB 0x400 */
157#define PL08X_BOUNDARY_SIZE (1 << PL08X_BOUNDARY_SHIFT)
158
e8689e63
LW
159/* Size (bytes) of each LLI buffer allocated for one transfer */
160# define PL08X_LLI_TSFR_SIZE 0x2000
161
e8b5e11d 162/* Maximum times we call dma_pool_alloc on this pool without freeing */
7cb72ad9 163#define MAX_NUM_TSFR_LLIS (PL08X_LLI_TSFR_SIZE/sizeof(struct pl08x_lli))
e8689e63
LW
164#define PL08X_ALIGN 8
165
166static inline struct pl08x_dma_chan *to_pl08x_chan(struct dma_chan *chan)
167{
168 return container_of(chan, struct pl08x_dma_chan, chan);
169}
170
501e67e8
RKAL
171static inline struct pl08x_txd *to_pl08x_txd(struct dma_async_tx_descriptor *tx)
172{
173 return container_of(tx, struct pl08x_txd, tx);
174}
175
e8689e63
LW
176/*
177 * Physical channel handling
178 */
179
180/* Whether a certain channel is busy or not */
181static int pl08x_phy_channel_busy(struct pl08x_phy_chan *ch)
182{
183 unsigned int val;
184
185 val = readl(ch->base + PL080_CH_CONFIG);
186 return val & PL080_CONFIG_ACTIVE;
187}
188
189/*
190 * Set the initial DMA register values i.e. those for the first LLI
e8b5e11d 191 * The next LLI pointer and the configuration interrupt bit have
c885bee4
RKAL
192 * been set when the LLIs were constructed. Poke them into the hardware
193 * and start the transfer.
e8689e63 194 */
c885bee4
RKAL
195static void pl08x_start_txd(struct pl08x_dma_chan *plchan,
196 struct pl08x_txd *txd)
e8689e63 197{
c885bee4 198 struct pl08x_driver_data *pl08x = plchan->host;
e8689e63 199 struct pl08x_phy_chan *phychan = plchan->phychan;
19524d77 200 struct pl08x_lli *lli = &txd->llis_va[0];
09b3c323 201 u32 val;
c885bee4
RKAL
202
203 plchan->at = txd;
e8689e63 204
c885bee4
RKAL
205 /* Wait for channel inactive */
206 while (pl08x_phy_channel_busy(phychan))
207 cpu_relax();
e8689e63 208
c885bee4
RKAL
209 dev_vdbg(&pl08x->adev->dev,
210 "WRITE channel %d: csrc=0x%08x, cdst=0x%08x, "
19524d77
RKAL
211 "clli=0x%08x, cctl=0x%08x, ccfg=0x%08x\n",
212 phychan->id, lli->src, lli->dst, lli->lli, lli->cctl,
09b3c323 213 txd->ccfg);
19524d77
RKAL
214
215 writel(lli->src, phychan->base + PL080_CH_SRC_ADDR);
216 writel(lli->dst, phychan->base + PL080_CH_DST_ADDR);
217 writel(lli->lli, phychan->base + PL080_CH_LLI);
218 writel(lli->cctl, phychan->base + PL080_CH_CONTROL);
09b3c323 219 writel(txd->ccfg, phychan->base + PL080_CH_CONFIG);
c885bee4
RKAL
220
221 /* Enable the DMA channel */
222 /* Do not access config register until channel shows as disabled */
223 while (readl(pl08x->base + PL080_EN_CHAN) & (1 << phychan->id))
19386b32 224 cpu_relax();
e8689e63 225
c885bee4
RKAL
226 /* Do not access config register until channel shows as inactive */
227 val = readl(phychan->base + PL080_CH_CONFIG);
e8689e63 228 while ((val & PL080_CONFIG_ACTIVE) || (val & PL080_CONFIG_ENABLE))
c885bee4 229 val = readl(phychan->base + PL080_CH_CONFIG);
e8689e63 230
c885bee4 231 writel(val | PL080_CONFIG_ENABLE, phychan->base + PL080_CH_CONFIG);
e8689e63
LW
232}
233
234/*
81796616 235 * Pause the channel by setting the HALT bit.
e8689e63 236 *
81796616
RKAL
237 * For M->P transfers, pause the DMAC first and then stop the peripheral -
238 * the FIFO can only drain if the peripheral is still requesting data.
239 * (note: this can still timeout if the DMAC FIFO never drains of data.)
e8689e63 240 *
81796616
RKAL
241 * For P->M transfers, disable the peripheral first to stop it filling
242 * the DMAC FIFO, and then pause the DMAC.
e8689e63
LW
243 */
244static void pl08x_pause_phy_chan(struct pl08x_phy_chan *ch)
245{
246 u32 val;
81796616 247 int timeout;
e8689e63
LW
248
249 /* Set the HALT bit and wait for the FIFO to drain */
250 val = readl(ch->base + PL080_CH_CONFIG);
251 val |= PL080_CONFIG_HALT;
252 writel(val, ch->base + PL080_CH_CONFIG);
253
254 /* Wait for channel inactive */
81796616
RKAL
255 for (timeout = 1000; timeout; timeout--) {
256 if (!pl08x_phy_channel_busy(ch))
257 break;
258 udelay(1);
259 }
260 if (pl08x_phy_channel_busy(ch))
261 pr_err("pl08x: channel%u timeout waiting for pause\n", ch->id);
e8689e63
LW
262}
263
264static void pl08x_resume_phy_chan(struct pl08x_phy_chan *ch)
265{
266 u32 val;
267
268 /* Clear the HALT bit */
269 val = readl(ch->base + PL080_CH_CONFIG);
270 val &= ~PL080_CONFIG_HALT;
271 writel(val, ch->base + PL080_CH_CONFIG);
272}
273
274
fb526210
RKAL
275/*
276 * pl08x_terminate_phy_chan() stops the channel, clears the FIFO and
277 * clears any pending interrupt status. This should not be used for
278 * an on-going transfer, but as a method of shutting down a channel
279 * (eg, when it's no longer used) or terminating a transfer.
280 */
281static void pl08x_terminate_phy_chan(struct pl08x_driver_data *pl08x,
282 struct pl08x_phy_chan *ch)
e8689e63 283{
fb526210 284 u32 val = readl(ch->base + PL080_CH_CONFIG);
e8689e63 285
fb526210
RKAL
286 val &= ~(PL080_CONFIG_ENABLE | PL080_CONFIG_ERR_IRQ_MASK |
287 PL080_CONFIG_TC_IRQ_MASK);
e8689e63 288
e8689e63 289 writel(val, ch->base + PL080_CH_CONFIG);
fb526210
RKAL
290
291 writel(1 << ch->id, pl08x->base + PL080_ERR_CLEAR);
292 writel(1 << ch->id, pl08x->base + PL080_TC_CLEAR);
e8689e63
LW
293}
294
295static inline u32 get_bytes_in_cctl(u32 cctl)
296{
297 /* The source width defines the number of bytes */
298 u32 bytes = cctl & PL080_CONTROL_TRANSFER_SIZE_MASK;
299
300 switch (cctl >> PL080_CONTROL_SWIDTH_SHIFT) {
301 case PL080_WIDTH_8BIT:
302 break;
303 case PL080_WIDTH_16BIT:
304 bytes *= 2;
305 break;
306 case PL080_WIDTH_32BIT:
307 bytes *= 4;
308 break;
309 }
310 return bytes;
311}
312
313/* The channel should be paused when calling this */
314static u32 pl08x_getbytes_chan(struct pl08x_dma_chan *plchan)
315{
316 struct pl08x_phy_chan *ch;
e8689e63
LW
317 struct pl08x_txd *txd;
318 unsigned long flags;
cace6585 319 size_t bytes = 0;
e8689e63
LW
320
321 spin_lock_irqsave(&plchan->lock, flags);
e8689e63
LW
322 ch = plchan->phychan;
323 txd = plchan->at;
324
325 /*
db9f136a
RKAL
326 * Follow the LLIs to get the number of remaining
327 * bytes in the currently active transaction.
e8689e63
LW
328 */
329 if (ch && txd) {
4c0df6a3 330 u32 clli = readl(ch->base + PL080_CH_LLI) & ~PL080_LLI_LM_AHB2;
e8689e63 331
db9f136a 332 /* First get the remaining bytes in the active transfer */
e8689e63
LW
333 bytes = get_bytes_in_cctl(readl(ch->base + PL080_CH_CONTROL));
334
335 if (clli) {
db9f136a
RKAL
336 struct pl08x_lli *llis_va = txd->llis_va;
337 dma_addr_t llis_bus = txd->llis_bus;
338 int index;
339
340 BUG_ON(clli < llis_bus || clli >= llis_bus +
341 sizeof(struct pl08x_lli) * MAX_NUM_TSFR_LLIS);
e8689e63 342
db9f136a
RKAL
343 /*
344 * Locate the next LLI - as this is an array,
345 * it's simple maths to find.
346 */
347 index = (clli - llis_bus) / sizeof(struct pl08x_lli);
348
349 for (; index < MAX_NUM_TSFR_LLIS; index++) {
350 bytes += get_bytes_in_cctl(llis_va[index].cctl);
e8689e63 351
e8689e63 352 /*
e8b5e11d 353 * A LLI pointer of 0 terminates the LLI list
e8689e63 354 */
db9f136a
RKAL
355 if (!llis_va[index].lli)
356 break;
e8689e63
LW
357 }
358 }
359 }
360
361 /* Sum up all queued transactions */
15c17232 362 if (!list_empty(&plchan->pend_list)) {
db9f136a 363 struct pl08x_txd *txdi;
15c17232 364 list_for_each_entry(txdi, &plchan->pend_list, node) {
e8689e63
LW
365 bytes += txdi->len;
366 }
e8689e63
LW
367 }
368
369 spin_unlock_irqrestore(&plchan->lock, flags);
370
371 return bytes;
372}
373
374/*
375 * Allocate a physical channel for a virtual channel
94ae8522
RKAL
376 *
377 * Try to locate a physical channel to be used for this transfer. If all
378 * are taken return NULL and the requester will have to cope by using
379 * some fallback PIO mode or retrying later.
e8689e63
LW
380 */
381static struct pl08x_phy_chan *
382pl08x_get_phy_channel(struct pl08x_driver_data *pl08x,
383 struct pl08x_dma_chan *virt_chan)
384{
385 struct pl08x_phy_chan *ch = NULL;
386 unsigned long flags;
387 int i;
388
e8689e63
LW
389 for (i = 0; i < pl08x->vd->channels; i++) {
390 ch = &pl08x->phy_chans[i];
391
392 spin_lock_irqsave(&ch->lock, flags);
393
394 if (!ch->serving) {
395 ch->serving = virt_chan;
396 ch->signal = -1;
397 spin_unlock_irqrestore(&ch->lock, flags);
398 break;
399 }
400
401 spin_unlock_irqrestore(&ch->lock, flags);
402 }
403
404 if (i == pl08x->vd->channels) {
405 /* No physical channel available, cope with it */
406 return NULL;
407 }
408
409 return ch;
410}
411
412static inline void pl08x_put_phy_channel(struct pl08x_driver_data *pl08x,
413 struct pl08x_phy_chan *ch)
414{
415 unsigned long flags;
416
fb526210
RKAL
417 spin_lock_irqsave(&ch->lock, flags);
418
e8689e63 419 /* Stop the channel and clear its interrupts */
fb526210 420 pl08x_terminate_phy_chan(pl08x, ch);
e8689e63
LW
421
422 /* Mark it as free */
e8689e63
LW
423 ch->serving = NULL;
424 spin_unlock_irqrestore(&ch->lock, flags);
425}
426
427/*
428 * LLI handling
429 */
430
431static inline unsigned int pl08x_get_bytes_for_cctl(unsigned int coded)
432{
433 switch (coded) {
434 case PL080_WIDTH_8BIT:
435 return 1;
436 case PL080_WIDTH_16BIT:
437 return 2;
438 case PL080_WIDTH_32BIT:
439 return 4;
440 default:
441 break;
442 }
443 BUG();
444 return 0;
445}
446
447static inline u32 pl08x_cctl_bits(u32 cctl, u8 srcwidth, u8 dstwidth,
cace6585 448 size_t tsize)
e8689e63
LW
449{
450 u32 retbits = cctl;
451
e8b5e11d 452 /* Remove all src, dst and transfer size bits */
e8689e63
LW
453 retbits &= ~PL080_CONTROL_DWIDTH_MASK;
454 retbits &= ~PL080_CONTROL_SWIDTH_MASK;
455 retbits &= ~PL080_CONTROL_TRANSFER_SIZE_MASK;
456
457 /* Then set the bits according to the parameters */
458 switch (srcwidth) {
459 case 1:
460 retbits |= PL080_WIDTH_8BIT << PL080_CONTROL_SWIDTH_SHIFT;
461 break;
462 case 2:
463 retbits |= PL080_WIDTH_16BIT << PL080_CONTROL_SWIDTH_SHIFT;
464 break;
465 case 4:
466 retbits |= PL080_WIDTH_32BIT << PL080_CONTROL_SWIDTH_SHIFT;
467 break;
468 default:
469 BUG();
470 break;
471 }
472
473 switch (dstwidth) {
474 case 1:
475 retbits |= PL080_WIDTH_8BIT << PL080_CONTROL_DWIDTH_SHIFT;
476 break;
477 case 2:
478 retbits |= PL080_WIDTH_16BIT << PL080_CONTROL_DWIDTH_SHIFT;
479 break;
480 case 4:
481 retbits |= PL080_WIDTH_32BIT << PL080_CONTROL_DWIDTH_SHIFT;
482 break;
483 default:
484 BUG();
485 break;
486 }
487
488 retbits |= tsize << PL080_CONTROL_TRANSFER_SIZE_SHIFT;
489 return retbits;
490}
491
542361f8
RKAL
492struct pl08x_lli_build_data {
493 struct pl08x_txd *txd;
542361f8
RKAL
494 struct pl08x_bus_data srcbus;
495 struct pl08x_bus_data dstbus;
496 size_t remainder;
25c94f7f 497 u32 lli_bus;
542361f8
RKAL
498};
499
e8689e63 500/*
94ae8522
RKAL
501 * Autoselect a master bus to use for the transfer this prefers the
502 * destination bus if both available if fixed address on one bus the
503 * other will be chosen
e8689e63 504 */
542361f8
RKAL
505static void pl08x_choose_master_bus(struct pl08x_lli_build_data *bd,
506 struct pl08x_bus_data **mbus, struct pl08x_bus_data **sbus, u32 cctl)
e8689e63
LW
507{
508 if (!(cctl & PL080_CONTROL_DST_INCR)) {
542361f8
RKAL
509 *mbus = &bd->srcbus;
510 *sbus = &bd->dstbus;
e8689e63 511 } else if (!(cctl & PL080_CONTROL_SRC_INCR)) {
542361f8
RKAL
512 *mbus = &bd->dstbus;
513 *sbus = &bd->srcbus;
e8689e63 514 } else {
542361f8
RKAL
515 if (bd->dstbus.buswidth == 4) {
516 *mbus = &bd->dstbus;
517 *sbus = &bd->srcbus;
518 } else if (bd->srcbus.buswidth == 4) {
519 *mbus = &bd->srcbus;
520 *sbus = &bd->dstbus;
521 } else if (bd->dstbus.buswidth == 2) {
522 *mbus = &bd->dstbus;
523 *sbus = &bd->srcbus;
524 } else if (bd->srcbus.buswidth == 2) {
525 *mbus = &bd->srcbus;
526 *sbus = &bd->dstbus;
e8689e63 527 } else {
542361f8
RKAL
528 /* bd->srcbus.buswidth == 1 */
529 *mbus = &bd->dstbus;
530 *sbus = &bd->srcbus;
e8689e63
LW
531 }
532 }
533}
534
535/*
94ae8522 536 * Fills in one LLI for a certain transfer descriptor and advance the counter
e8689e63 537 */
542361f8
RKAL
538static void pl08x_fill_lli_for_desc(struct pl08x_lli_build_data *bd,
539 int num_llis, int len, u32 cctl)
e8689e63 540{
542361f8
RKAL
541 struct pl08x_lli *llis_va = bd->txd->llis_va;
542 dma_addr_t llis_bus = bd->txd->llis_bus;
e8689e63
LW
543
544 BUG_ON(num_llis >= MAX_NUM_TSFR_LLIS);
545
30749cb4 546 llis_va[num_llis].cctl = cctl;
542361f8
RKAL
547 llis_va[num_llis].src = bd->srcbus.addr;
548 llis_va[num_llis].dst = bd->dstbus.addr;
bfddfb45 549 llis_va[num_llis].lli = llis_bus + (num_llis + 1) * sizeof(struct pl08x_lli);
25c94f7f 550 llis_va[num_llis].lli |= bd->lli_bus;
e8689e63
LW
551
552 if (cctl & PL080_CONTROL_SRC_INCR)
542361f8 553 bd->srcbus.addr += len;
e8689e63 554 if (cctl & PL080_CONTROL_DST_INCR)
542361f8 555 bd->dstbus.addr += len;
e8689e63 556
542361f8 557 BUG_ON(bd->remainder < len);
cace6585 558
542361f8 559 bd->remainder -= len;
e8689e63
LW
560}
561
562/*
b61be8d7
RKAL
563 * Return number of bytes to fill to boundary, or len.
564 * This calculation works for any value of addr.
e8689e63 565 */
cace6585 566static inline size_t pl08x_pre_boundary(u32 addr, size_t len)
e8689e63 567{
b61be8d7
RKAL
568 size_t boundary_len = PL08X_BOUNDARY_SIZE -
569 (addr & (PL08X_BOUNDARY_SIZE - 1));
e8689e63 570
b61be8d7 571 return min(boundary_len, len);
e8689e63
LW
572}
573
574/*
575 * This fills in the table of LLIs for the transfer descriptor
576 * Note that we assume we never have to change the burst sizes
577 * Return 0 for error
578 */
579static int pl08x_fill_llis_for_desc(struct pl08x_driver_data *pl08x,
580 struct pl08x_txd *txd)
581{
e8689e63 582 struct pl08x_bus_data *mbus, *sbus;
542361f8 583 struct pl08x_lli_build_data bd;
e8689e63
LW
584 int num_llis = 0;
585 u32 cctl;
cace6585
RKAL
586 size_t max_bytes_per_lli;
587 size_t total_bytes = 0;
7cb72ad9 588 struct pl08x_lli *llis_va;
e8689e63 589
e8689e63
LW
590 txd->llis_va = dma_pool_alloc(pl08x->pool, GFP_NOWAIT,
591 &txd->llis_bus);
592 if (!txd->llis_va) {
593 dev_err(&pl08x->adev->dev, "%s no memory for llis\n", __func__);
594 return 0;
595 }
596
597 pl08x->pool_ctr++;
598
70b5ed6b
RKAL
599 /* Get the default CCTL */
600 cctl = txd->cctl;
e8689e63 601
542361f8 602 bd.txd = txd;
d7244e9a
RKAL
603 bd.srcbus.addr = txd->src_addr;
604 bd.dstbus.addr = txd->dst_addr;
25c94f7f 605 bd.lli_bus = (pl08x->lli_buses & PL08X_AHB2) ? PL080_LLI_LM_AHB2 : 0;
542361f8 606
e8689e63 607 /* Find maximum width of the source bus */
542361f8 608 bd.srcbus.maxwidth =
e8689e63
LW
609 pl08x_get_bytes_for_cctl((cctl & PL080_CONTROL_SWIDTH_MASK) >>
610 PL080_CONTROL_SWIDTH_SHIFT);
611
612 /* Find maximum width of the destination bus */
542361f8 613 bd.dstbus.maxwidth =
e8689e63
LW
614 pl08x_get_bytes_for_cctl((cctl & PL080_CONTROL_DWIDTH_MASK) >>
615 PL080_CONTROL_DWIDTH_SHIFT);
616
617 /* Set up the bus widths to the maximum */
542361f8
RKAL
618 bd.srcbus.buswidth = bd.srcbus.maxwidth;
619 bd.dstbus.buswidth = bd.dstbus.maxwidth;
e8689e63
LW
620 dev_vdbg(&pl08x->adev->dev,
621 "%s source bus is %d bytes wide, dest bus is %d bytes wide\n",
542361f8 622 __func__, bd.srcbus.buswidth, bd.dstbus.buswidth);
e8689e63
LW
623
624
625 /*
626 * Bytes transferred == tsize * MIN(buswidths), not max(buswidths)
627 */
542361f8 628 max_bytes_per_lli = min(bd.srcbus.buswidth, bd.dstbus.buswidth) *
e8689e63
LW
629 PL080_CONTROL_TRANSFER_SIZE_MASK;
630 dev_vdbg(&pl08x->adev->dev,
cace6585 631 "%s max bytes per lli = %zu\n",
e8689e63
LW
632 __func__, max_bytes_per_lli);
633
634 /* We need to count this down to zero */
542361f8 635 bd.remainder = txd->len;
e8689e63 636 dev_vdbg(&pl08x->adev->dev,
cace6585 637 "%s remainder = %zu\n",
542361f8 638 __func__, bd.remainder);
e8689e63
LW
639
640 /*
641 * Choose bus to align to
642 * - prefers destination bus if both available
643 * - if fixed address on one bus chooses other
e8689e63 644 */
542361f8 645 pl08x_choose_master_bus(&bd, &mbus, &sbus, cctl);
e8689e63 646
e8689e63 647 if (txd->len < mbus->buswidth) {
94ae8522 648 /* Less than a bus width available - send as single bytes */
542361f8 649 while (bd.remainder) {
e8689e63
LW
650 dev_vdbg(&pl08x->adev->dev,
651 "%s single byte LLIs for a transfer of "
9c132992 652 "less than a bus width (remain 0x%08x)\n",
542361f8 653 __func__, bd.remainder);
e8689e63 654 cctl = pl08x_cctl_bits(cctl, 1, 1, 1);
542361f8 655 pl08x_fill_lli_for_desc(&bd, num_llis++, 1, cctl);
e8689e63
LW
656 total_bytes++;
657 }
658 } else {
94ae8522 659 /* Make one byte LLIs until master bus is aligned */
e8689e63
LW
660 while ((mbus->addr) % (mbus->buswidth)) {
661 dev_vdbg(&pl08x->adev->dev,
662 "%s adjustment lli for less than bus width "
9c132992 663 "(remain 0x%08x)\n",
542361f8 664 __func__, bd.remainder);
e8689e63 665 cctl = pl08x_cctl_bits(cctl, 1, 1, 1);
542361f8 666 pl08x_fill_lli_for_desc(&bd, num_llis++, 1, cctl);
e8689e63
LW
667 total_bytes++;
668 }
669
670 /*
94ae8522 671 * Master now aligned
e8689e63
LW
672 * - if slave is not then we must set its width down
673 */
674 if (sbus->addr % sbus->buswidth) {
675 dev_dbg(&pl08x->adev->dev,
676 "%s set down bus width to one byte\n",
677 __func__);
678
679 sbus->buswidth = 1;
680 }
681
682 /*
683 * Make largest possible LLIs until less than one bus
684 * width left
685 */
542361f8 686 while (bd.remainder > (mbus->buswidth - 1)) {
cace6585 687 size_t lli_len, target_len, tsize, odd_bytes;
e8689e63
LW
688
689 /*
690 * If enough left try to send max possible,
691 * otherwise try to send the remainder
692 */
542361f8 693 target_len = min(bd.remainder, max_bytes_per_lli);
e8689e63
LW
694
695 /*
5f638b4f
RKAL
696 * Set bus lengths for incrementing buses to the
697 * number of bytes which fill to next memory boundary,
698 * limiting on the target length calculated above.
e8689e63
LW
699 */
700 if (cctl & PL080_CONTROL_SRC_INCR)
542361f8
RKAL
701 bd.srcbus.fill_bytes =
702 pl08x_pre_boundary(bd.srcbus.addr,
5f638b4f 703 target_len);
e8689e63 704 else
542361f8 705 bd.srcbus.fill_bytes = target_len;
e8689e63
LW
706
707 if (cctl & PL080_CONTROL_DST_INCR)
542361f8
RKAL
708 bd.dstbus.fill_bytes =
709 pl08x_pre_boundary(bd.dstbus.addr,
5f638b4f 710 target_len);
e8689e63 711 else
542361f8 712 bd.dstbus.fill_bytes = target_len;
e8689e63 713
5f638b4f 714 /* Find the nearest */
542361f8
RKAL
715 lli_len = min(bd.srcbus.fill_bytes,
716 bd.dstbus.fill_bytes);
e8689e63 717
542361f8 718 BUG_ON(lli_len > bd.remainder);
e8689e63
LW
719
720 if (lli_len <= 0) {
721 dev_err(&pl08x->adev->dev,
cace6585 722 "%s lli_len is %zu, <= 0\n",
e8689e63
LW
723 __func__, lli_len);
724 return 0;
725 }
726
727 if (lli_len == target_len) {
728 /*
94ae8522
RKAL
729 * Can send what we wanted.
730 * Maintain alignment
e8689e63
LW
731 */
732 lli_len = (lli_len/mbus->buswidth) *
733 mbus->buswidth;
734 odd_bytes = 0;
735 } else {
736 /*
737 * So now we know how many bytes to transfer
94ae8522
RKAL
738 * to get to the nearest boundary. The next
739 * LLI will past the boundary. However, we
740 * may be working to a boundary on the slave
741 * bus. We need to ensure the master stays
742 * aligned, and that we are working in
743 * multiples of the bus widths.
e8689e63
LW
744 */
745 odd_bytes = lli_len % mbus->buswidth;
e8689e63
LW
746 lli_len -= odd_bytes;
747
748 }
749
750 if (lli_len) {
751 /*
752 * Check against minimum bus alignment:
753 * Calculate actual transfer size in relation
754 * to bus width an get a maximum remainder of
755 * the smallest bus width - 1
756 */
757 /* FIXME: use round_down()? */
758 tsize = lli_len / min(mbus->buswidth,
759 sbus->buswidth);
760 lli_len = tsize * min(mbus->buswidth,
761 sbus->buswidth);
762
763 if (target_len != lli_len) {
764 dev_vdbg(&pl08x->adev->dev,
cace6585 765 "%s can't send what we want. Desired 0x%08zx, lli of 0x%08zx bytes in txd of 0x%08zx\n",
e8689e63
LW
766 __func__, target_len, lli_len, txd->len);
767 }
768
769 cctl = pl08x_cctl_bits(cctl,
542361f8
RKAL
770 bd.srcbus.buswidth,
771 bd.dstbus.buswidth,
e8689e63
LW
772 tsize);
773
774 dev_vdbg(&pl08x->adev->dev,
cace6585 775 "%s fill lli with single lli chunk of size 0x%08zx (remainder 0x%08zx)\n",
542361f8
RKAL
776 __func__, lli_len, bd.remainder);
777 pl08x_fill_lli_for_desc(&bd, num_llis++,
778 lli_len, cctl);
e8689e63
LW
779 total_bytes += lli_len;
780 }
781
782
783 if (odd_bytes) {
784 /*
94ae8522
RKAL
785 * Creep past the boundary, maintaining
786 * master alignment
e8689e63
LW
787 */
788 int j;
789 for (j = 0; (j < mbus->buswidth)
542361f8 790 && (bd.remainder); j++) {
e8689e63
LW
791 cctl = pl08x_cctl_bits(cctl, 1, 1, 1);
792 dev_vdbg(&pl08x->adev->dev,
cace6585 793 "%s align with boundary, single byte (remain 0x%08zx)\n",
542361f8
RKAL
794 __func__, bd.remainder);
795 pl08x_fill_lli_for_desc(&bd,
796 num_llis++, 1, cctl);
e8689e63
LW
797 total_bytes++;
798 }
799 }
800 }
801
802 /*
803 * Send any odd bytes
804 */
542361f8 805 while (bd.remainder) {
e8689e63
LW
806 cctl = pl08x_cctl_bits(cctl, 1, 1, 1);
807 dev_vdbg(&pl08x->adev->dev,
cace6585 808 "%s align with boundary, single odd byte (remain %zu)\n",
542361f8
RKAL
809 __func__, bd.remainder);
810 pl08x_fill_lli_for_desc(&bd, num_llis++, 1, cctl);
e8689e63
LW
811 total_bytes++;
812 }
813 }
814 if (total_bytes != txd->len) {
815 dev_err(&pl08x->adev->dev,
cace6585 816 "%s size of encoded lli:s don't match total txd, transferred 0x%08zx from size 0x%08zx\n",
e8689e63
LW
817 __func__, total_bytes, txd->len);
818 return 0;
819 }
820
821 if (num_llis >= MAX_NUM_TSFR_LLIS) {
822 dev_err(&pl08x->adev->dev,
823 "%s need to increase MAX_NUM_TSFR_LLIS from 0x%08x\n",
824 __func__, (u32) MAX_NUM_TSFR_LLIS);
825 return 0;
826 }
b58b6b5b
RKAL
827
828 llis_va = txd->llis_va;
94ae8522 829 /* The final LLI terminates the LLI. */
bfddfb45 830 llis_va[num_llis - 1].lli = 0;
94ae8522 831 /* The final LLI element shall also fire an interrupt. */
b58b6b5b 832 llis_va[num_llis - 1].cctl |= PL080_CONTROL_TC_IRQ_EN;
e8689e63 833
e8689e63
LW
834#ifdef VERBOSE_DEBUG
835 {
836 int i;
837
838 for (i = 0; i < num_llis; i++) {
839 dev_vdbg(&pl08x->adev->dev,
9c132992 840 "lli %d @%p: csrc=0x%08x, cdst=0x%08x, cctl=0x%08x, clli=0x%08x\n",
e8689e63
LW
841 i,
842 &llis_va[i],
843 llis_va[i].src,
844 llis_va[i].dst,
845 llis_va[i].cctl,
bfddfb45 846 llis_va[i].lli
e8689e63
LW
847 );
848 }
849 }
850#endif
851
852 return num_llis;
853}
854
855/* You should call this with the struct pl08x lock held */
856static void pl08x_free_txd(struct pl08x_driver_data *pl08x,
857 struct pl08x_txd *txd)
858{
e8689e63 859 /* Free the LLI */
56b61882 860 dma_pool_free(pl08x->pool, txd->llis_va, txd->llis_bus);
e8689e63
LW
861
862 pl08x->pool_ctr--;
863
864 kfree(txd);
865}
866
867static void pl08x_free_txd_list(struct pl08x_driver_data *pl08x,
868 struct pl08x_dma_chan *plchan)
869{
870 struct pl08x_txd *txdi = NULL;
871 struct pl08x_txd *next;
872
15c17232 873 if (!list_empty(&plchan->pend_list)) {
e8689e63 874 list_for_each_entry_safe(txdi,
15c17232 875 next, &plchan->pend_list, node) {
e8689e63
LW
876 list_del(&txdi->node);
877 pl08x_free_txd(pl08x, txdi);
878 }
e8689e63
LW
879 }
880}
881
882/*
883 * The DMA ENGINE API
884 */
885static int pl08x_alloc_chan_resources(struct dma_chan *chan)
886{
887 return 0;
888}
889
890static void pl08x_free_chan_resources(struct dma_chan *chan)
891{
892}
893
894/*
895 * This should be called with the channel plchan->lock held
896 */
897static int prep_phy_channel(struct pl08x_dma_chan *plchan,
898 struct pl08x_txd *txd)
899{
900 struct pl08x_driver_data *pl08x = plchan->host;
901 struct pl08x_phy_chan *ch;
902 int ret;
903
904 /* Check if we already have a channel */
905 if (plchan->phychan)
906 return 0;
907
908 ch = pl08x_get_phy_channel(pl08x, plchan);
909 if (!ch) {
910 /* No physical channel available, cope with it */
911 dev_dbg(&pl08x->adev->dev, "no physical channel available for xfer on %s\n", plchan->name);
912 return -EBUSY;
913 }
914
915 /*
916 * OK we have a physical channel: for memcpy() this is all we
917 * need, but for slaves the physical signals may be muxed!
918 * Can the platform allow us to use this channel?
919 */
920 if (plchan->slave &&
921 ch->signal < 0 &&
922 pl08x->pd->get_signal) {
923 ret = pl08x->pd->get_signal(plchan);
924 if (ret < 0) {
925 dev_dbg(&pl08x->adev->dev,
926 "unable to use physical channel %d for transfer on %s due to platform restrictions\n",
927 ch->id, plchan->name);
928 /* Release physical channel & return */
929 pl08x_put_phy_channel(pl08x, ch);
930 return -EBUSY;
931 }
932 ch->signal = ret;
09b3c323
RKAL
933
934 /* Assign the flow control signal to this channel */
935 if (txd->direction == DMA_TO_DEVICE)
936 txd->ccfg |= ch->signal << PL080_CONFIG_DST_SEL_SHIFT;
937 else if (txd->direction == DMA_FROM_DEVICE)
938 txd->ccfg |= ch->signal << PL080_CONFIG_SRC_SEL_SHIFT;
e8689e63
LW
939 }
940
941 dev_dbg(&pl08x->adev->dev, "allocated physical channel %d and signal %d for xfer on %s\n",
942 ch->id,
943 ch->signal,
944 plchan->name);
945
8087aacd 946 plchan->phychan_hold++;
e8689e63
LW
947 plchan->phychan = ch;
948
949 return 0;
950}
951
8c8cc2b1
RKAL
952static void release_phy_channel(struct pl08x_dma_chan *plchan)
953{
954 struct pl08x_driver_data *pl08x = plchan->host;
955
956 if ((plchan->phychan->signal >= 0) && pl08x->pd->put_signal) {
957 pl08x->pd->put_signal(plchan);
958 plchan->phychan->signal = -1;
959 }
960 pl08x_put_phy_channel(pl08x, plchan->phychan);
961 plchan->phychan = NULL;
962}
963
e8689e63
LW
964static dma_cookie_t pl08x_tx_submit(struct dma_async_tx_descriptor *tx)
965{
966 struct pl08x_dma_chan *plchan = to_pl08x_chan(tx->chan);
501e67e8 967 struct pl08x_txd *txd = to_pl08x_txd(tx);
c370e594
RKAL
968 unsigned long flags;
969
970 spin_lock_irqsave(&plchan->lock, flags);
e8689e63 971
91aa5fad
RKAL
972 plchan->chan.cookie += 1;
973 if (plchan->chan.cookie < 0)
974 plchan->chan.cookie = 1;
975 tx->cookie = plchan->chan.cookie;
501e67e8
RKAL
976
977 /* Put this onto the pending list */
978 list_add_tail(&txd->node, &plchan->pend_list);
979
980 /*
981 * If there was no physical channel available for this memcpy,
982 * stack the request up and indicate that the channel is waiting
983 * for a free physical channel.
984 */
985 if (!plchan->slave && !plchan->phychan) {
986 /* Do this memcpy whenever there is a channel ready */
987 plchan->state = PL08X_CHAN_WAITING;
988 plchan->waiting = txd;
8087aacd
RKAL
989 } else {
990 plchan->phychan_hold--;
501e67e8
RKAL
991 }
992
c370e594 993 spin_unlock_irqrestore(&plchan->lock, flags);
e8689e63
LW
994
995 return tx->cookie;
996}
997
998static struct dma_async_tx_descriptor *pl08x_prep_dma_interrupt(
999 struct dma_chan *chan, unsigned long flags)
1000{
1001 struct dma_async_tx_descriptor *retval = NULL;
1002
1003 return retval;
1004}
1005
1006/*
94ae8522
RKAL
1007 * Code accessing dma_async_is_complete() in a tight loop may give problems.
1008 * If slaves are relying on interrupts to signal completion this function
1009 * must not be called with interrupts disabled.
e8689e63
LW
1010 */
1011static enum dma_status
1012pl08x_dma_tx_status(struct dma_chan *chan,
1013 dma_cookie_t cookie,
1014 struct dma_tx_state *txstate)
1015{
1016 struct pl08x_dma_chan *plchan = to_pl08x_chan(chan);
1017 dma_cookie_t last_used;
1018 dma_cookie_t last_complete;
1019 enum dma_status ret;
1020 u32 bytesleft = 0;
1021
91aa5fad 1022 last_used = plchan->chan.cookie;
e8689e63
LW
1023 last_complete = plchan->lc;
1024
1025 ret = dma_async_is_complete(cookie, last_complete, last_used);
1026 if (ret == DMA_SUCCESS) {
1027 dma_set_tx_state(txstate, last_complete, last_used, 0);
1028 return ret;
1029 }
1030
e8689e63
LW
1031 /*
1032 * This cookie not complete yet
1033 */
91aa5fad 1034 last_used = plchan->chan.cookie;
e8689e63
LW
1035 last_complete = plchan->lc;
1036
1037 /* Get number of bytes left in the active transactions and queue */
1038 bytesleft = pl08x_getbytes_chan(plchan);
1039
1040 dma_set_tx_state(txstate, last_complete, last_used,
1041 bytesleft);
1042
1043 if (plchan->state == PL08X_CHAN_PAUSED)
1044 return DMA_PAUSED;
1045
1046 /* Whether waiting or running, we're in progress */
1047 return DMA_IN_PROGRESS;
1048}
1049
1050/* PrimeCell DMA extension */
1051struct burst_table {
1052 int burstwords;
1053 u32 reg;
1054};
1055
1056static const struct burst_table burst_sizes[] = {
1057 {
1058 .burstwords = 256,
1059 .reg = (PL080_BSIZE_256 << PL080_CONTROL_SB_SIZE_SHIFT) |
1060 (PL080_BSIZE_256 << PL080_CONTROL_DB_SIZE_SHIFT),
1061 },
1062 {
1063 .burstwords = 128,
1064 .reg = (PL080_BSIZE_128 << PL080_CONTROL_SB_SIZE_SHIFT) |
1065 (PL080_BSIZE_128 << PL080_CONTROL_DB_SIZE_SHIFT),
1066 },
1067 {
1068 .burstwords = 64,
1069 .reg = (PL080_BSIZE_64 << PL080_CONTROL_SB_SIZE_SHIFT) |
1070 (PL080_BSIZE_64 << PL080_CONTROL_DB_SIZE_SHIFT),
1071 },
1072 {
1073 .burstwords = 32,
1074 .reg = (PL080_BSIZE_32 << PL080_CONTROL_SB_SIZE_SHIFT) |
1075 (PL080_BSIZE_32 << PL080_CONTROL_DB_SIZE_SHIFT),
1076 },
1077 {
1078 .burstwords = 16,
1079 .reg = (PL080_BSIZE_16 << PL080_CONTROL_SB_SIZE_SHIFT) |
1080 (PL080_BSIZE_16 << PL080_CONTROL_DB_SIZE_SHIFT),
1081 },
1082 {
1083 .burstwords = 8,
1084 .reg = (PL080_BSIZE_8 << PL080_CONTROL_SB_SIZE_SHIFT) |
1085 (PL080_BSIZE_8 << PL080_CONTROL_DB_SIZE_SHIFT),
1086 },
1087 {
1088 .burstwords = 4,
1089 .reg = (PL080_BSIZE_4 << PL080_CONTROL_SB_SIZE_SHIFT) |
1090 (PL080_BSIZE_4 << PL080_CONTROL_DB_SIZE_SHIFT),
1091 },
1092 {
1093 .burstwords = 1,
1094 .reg = (PL080_BSIZE_1 << PL080_CONTROL_SB_SIZE_SHIFT) |
1095 (PL080_BSIZE_1 << PL080_CONTROL_DB_SIZE_SHIFT),
1096 },
1097};
1098
f0fd9446
RKAL
1099static int dma_set_runtime_config(struct dma_chan *chan,
1100 struct dma_slave_config *config)
e8689e63
LW
1101{
1102 struct pl08x_dma_chan *plchan = to_pl08x_chan(chan);
1103 struct pl08x_driver_data *pl08x = plchan->host;
1104 struct pl08x_channel_data *cd = plchan->cd;
1105 enum dma_slave_buswidth addr_width;
f0fd9446 1106 dma_addr_t addr;
e8689e63
LW
1107 u32 maxburst;
1108 u32 cctl = 0;
4440aacf 1109 int i;
b7f75865
RKAL
1110
1111 if (!plchan->slave)
1112 return -EINVAL;
e8689e63
LW
1113
1114 /* Transfer direction */
1115 plchan->runtime_direction = config->direction;
1116 if (config->direction == DMA_TO_DEVICE) {
f0fd9446 1117 addr = config->dst_addr;
e8689e63
LW
1118 addr_width = config->dst_addr_width;
1119 maxburst = config->dst_maxburst;
1120 } else if (config->direction == DMA_FROM_DEVICE) {
f0fd9446 1121 addr = config->src_addr;
e8689e63
LW
1122 addr_width = config->src_addr_width;
1123 maxburst = config->src_maxburst;
1124 } else {
1125 dev_err(&pl08x->adev->dev,
1126 "bad runtime_config: alien transfer direction\n");
f0fd9446 1127 return -EINVAL;
e8689e63
LW
1128 }
1129
1130 switch (addr_width) {
1131 case DMA_SLAVE_BUSWIDTH_1_BYTE:
1132 cctl |= (PL080_WIDTH_8BIT << PL080_CONTROL_SWIDTH_SHIFT) |
1133 (PL080_WIDTH_8BIT << PL080_CONTROL_DWIDTH_SHIFT);
1134 break;
1135 case DMA_SLAVE_BUSWIDTH_2_BYTES:
1136 cctl |= (PL080_WIDTH_16BIT << PL080_CONTROL_SWIDTH_SHIFT) |
1137 (PL080_WIDTH_16BIT << PL080_CONTROL_DWIDTH_SHIFT);
1138 break;
1139 case DMA_SLAVE_BUSWIDTH_4_BYTES:
1140 cctl |= (PL080_WIDTH_32BIT << PL080_CONTROL_SWIDTH_SHIFT) |
1141 (PL080_WIDTH_32BIT << PL080_CONTROL_DWIDTH_SHIFT);
1142 break;
1143 default:
1144 dev_err(&pl08x->adev->dev,
1145 "bad runtime_config: alien address width\n");
f0fd9446 1146 return -EINVAL;
e8689e63
LW
1147 }
1148
1149 /*
1150 * Now decide on a maxburst:
4440aacf
RKAL
1151 * If this channel will only request single transfers, set this
1152 * down to ONE element. Also select one element if no maxburst
1153 * is specified.
e8689e63 1154 */
4440aacf 1155 if (plchan->cd->single || maxburst == 0) {
e8689e63
LW
1156 cctl |= (PL080_BSIZE_1 << PL080_CONTROL_SB_SIZE_SHIFT) |
1157 (PL080_BSIZE_1 << PL080_CONTROL_DB_SIZE_SHIFT);
1158 } else {
4440aacf 1159 for (i = 0; i < ARRAY_SIZE(burst_sizes); i++)
e8689e63
LW
1160 if (burst_sizes[i].burstwords <= maxburst)
1161 break;
e8689e63
LW
1162 cctl |= burst_sizes[i].reg;
1163 }
1164
f0fd9446
RKAL
1165 plchan->runtime_addr = addr;
1166
e8689e63
LW
1167 /* Modify the default channel data to fit PrimeCell request */
1168 cd->cctl = cctl;
e8689e63
LW
1169
1170 dev_dbg(&pl08x->adev->dev,
1171 "configured channel %s (%s) for %s, data width %d, "
4983a04f 1172 "maxburst %d words, LE, CCTL=0x%08x\n",
e8689e63
LW
1173 dma_chan_name(chan), plchan->name,
1174 (config->direction == DMA_FROM_DEVICE) ? "RX" : "TX",
1175 addr_width,
1176 maxburst,
4983a04f 1177 cctl);
f0fd9446
RKAL
1178
1179 return 0;
e8689e63
LW
1180}
1181
1182/*
1183 * Slave transactions callback to the slave device to allow
1184 * synchronization of slave DMA signals with the DMAC enable
1185 */
1186static void pl08x_issue_pending(struct dma_chan *chan)
1187{
1188 struct pl08x_dma_chan *plchan = to_pl08x_chan(chan);
e8689e63
LW
1189 unsigned long flags;
1190
1191 spin_lock_irqsave(&plchan->lock, flags);
9c0bb43b
RKAL
1192 /* Something is already active, or we're waiting for a channel... */
1193 if (plchan->at || plchan->state == PL08X_CHAN_WAITING) {
1194 spin_unlock_irqrestore(&plchan->lock, flags);
e8689e63 1195 return;
9c0bb43b 1196 }
e8689e63
LW
1197
1198 /* Take the first element in the queue and execute it */
15c17232 1199 if (!list_empty(&plchan->pend_list)) {
e8689e63
LW
1200 struct pl08x_txd *next;
1201
15c17232 1202 next = list_first_entry(&plchan->pend_list,
e8689e63
LW
1203 struct pl08x_txd,
1204 node);
1205 list_del(&next->node);
e8689e63
LW
1206 plchan->state = PL08X_CHAN_RUNNING;
1207
c885bee4 1208 pl08x_start_txd(plchan, next);
e8689e63
LW
1209 }
1210
1211 spin_unlock_irqrestore(&plchan->lock, flags);
1212}
1213
1214static int pl08x_prep_channel_resources(struct pl08x_dma_chan *plchan,
1215 struct pl08x_txd *txd)
1216{
e8689e63 1217 struct pl08x_driver_data *pl08x = plchan->host;
c370e594
RKAL
1218 unsigned long flags;
1219 int num_llis, ret;
e8689e63
LW
1220
1221 num_llis = pl08x_fill_llis_for_desc(pl08x, txd);
dafa7317
RKAL
1222 if (!num_llis) {
1223 kfree(txd);
e8689e63 1224 return -EINVAL;
dafa7317 1225 }
e8689e63 1226
c370e594 1227 spin_lock_irqsave(&plchan->lock, flags);
e8689e63 1228
e8689e63
LW
1229 /*
1230 * See if we already have a physical channel allocated,
1231 * else this is the time to try to get one.
1232 */
1233 ret = prep_phy_channel(plchan, txd);
1234 if (ret) {
1235 /*
501e67e8
RKAL
1236 * No physical channel was available.
1237 *
1238 * memcpy transfers can be sorted out at submission time.
1239 *
1240 * Slave transfers may have been denied due to platform
1241 * channel muxing restrictions. Since there is no guarantee
1242 * that this will ever be resolved, and the signal must be
1243 * acquired AFTER acquiring the physical channel, we will let
1244 * them be NACK:ed with -EBUSY here. The drivers can retry
1245 * the prep() call if they are eager on doing this using DMA.
e8689e63
LW
1246 */
1247 if (plchan->slave) {
1248 pl08x_free_txd_list(pl08x, plchan);
501e67e8 1249 pl08x_free_txd(pl08x, txd);
c370e594 1250 spin_unlock_irqrestore(&plchan->lock, flags);
e8689e63
LW
1251 return -EBUSY;
1252 }
e8689e63
LW
1253 } else
1254 /*
94ae8522
RKAL
1255 * Else we're all set, paused and ready to roll, status
1256 * will switch to PL08X_CHAN_RUNNING when we call
1257 * issue_pending(). If there is something running on the
1258 * channel already we don't change its state.
e8689e63
LW
1259 */
1260 if (plchan->state == PL08X_CHAN_IDLE)
1261 plchan->state = PL08X_CHAN_PAUSED;
1262
c370e594 1263 spin_unlock_irqrestore(&plchan->lock, flags);
e8689e63
LW
1264
1265 return 0;
1266}
1267
30749cb4
RKAL
1268/*
1269 * Given the source and destination available bus masks, select which
1270 * will be routed to each port. We try to have source and destination
1271 * on separate ports, but always respect the allowable settings.
1272 */
1273static u32 pl08x_select_bus(struct pl08x_driver_data *pl08x, u8 src, u8 dst)
1274{
1275 u32 cctl = 0;
1276
1277 if (!(dst & PL08X_AHB1) || ((dst & PL08X_AHB2) && (src & PL08X_AHB1)))
1278 cctl |= PL080_CONTROL_DST_AHB2;
1279 if (!(src & PL08X_AHB1) || ((src & PL08X_AHB2) && !(dst & PL08X_AHB2)))
1280 cctl |= PL080_CONTROL_SRC_AHB2;
1281
1282 return cctl;
1283}
1284
c0428794
RKAL
1285static struct pl08x_txd *pl08x_get_txd(struct pl08x_dma_chan *plchan,
1286 unsigned long flags)
ac3cd20d
RKAL
1287{
1288 struct pl08x_txd *txd = kzalloc(sizeof(struct pl08x_txd), GFP_NOWAIT);
1289
1290 if (txd) {
1291 dma_async_tx_descriptor_init(&txd->tx, &plchan->chan);
c0428794 1292 txd->tx.flags = flags;
ac3cd20d
RKAL
1293 txd->tx.tx_submit = pl08x_tx_submit;
1294 INIT_LIST_HEAD(&txd->node);
4983a04f
RKAL
1295
1296 /* Always enable error and terminal interrupts */
1297 txd->ccfg = PL080_CONFIG_ERR_IRQ_MASK |
1298 PL080_CONFIG_TC_IRQ_MASK;
ac3cd20d
RKAL
1299 }
1300 return txd;
1301}
1302
e8689e63
LW
1303/*
1304 * Initialize a descriptor to be used by memcpy submit
1305 */
1306static struct dma_async_tx_descriptor *pl08x_prep_dma_memcpy(
1307 struct dma_chan *chan, dma_addr_t dest, dma_addr_t src,
1308 size_t len, unsigned long flags)
1309{
1310 struct pl08x_dma_chan *plchan = to_pl08x_chan(chan);
1311 struct pl08x_driver_data *pl08x = plchan->host;
1312 struct pl08x_txd *txd;
1313 int ret;
1314
c0428794 1315 txd = pl08x_get_txd(plchan, flags);
e8689e63
LW
1316 if (!txd) {
1317 dev_err(&pl08x->adev->dev,
1318 "%s no memory for descriptor\n", __func__);
1319 return NULL;
1320 }
1321
e8689e63 1322 txd->direction = DMA_NONE;
d7244e9a
RKAL
1323 txd->src_addr = src;
1324 txd->dst_addr = dest;
c7da9a56 1325 txd->len = len;
e8689e63
LW
1326
1327 /* Set platform data for m2m */
4983a04f 1328 txd->ccfg |= PL080_FLOW_MEM2MEM << PL080_CONFIG_FLOW_CONTROL_SHIFT;
c7da9a56
RKAL
1329 txd->cctl = pl08x->pd->memcpy_channel.cctl &
1330 ~(PL080_CONTROL_DST_AHB2 | PL080_CONTROL_SRC_AHB2);
4983a04f 1331
e8689e63 1332 /* Both to be incremented or the code will break */
70b5ed6b 1333 txd->cctl |= PL080_CONTROL_SRC_INCR | PL080_CONTROL_DST_INCR;
c7da9a56 1334
c7da9a56 1335 if (pl08x->vd->dualmaster)
30749cb4
RKAL
1336 txd->cctl |= pl08x_select_bus(pl08x,
1337 pl08x->mem_buses, pl08x->mem_buses);
e8689e63 1338
e8689e63
LW
1339 ret = pl08x_prep_channel_resources(plchan, txd);
1340 if (ret)
1341 return NULL;
e8689e63
LW
1342
1343 return &txd->tx;
1344}
1345
3e2a037c 1346static struct dma_async_tx_descriptor *pl08x_prep_slave_sg(
e8689e63
LW
1347 struct dma_chan *chan, struct scatterlist *sgl,
1348 unsigned int sg_len, enum dma_data_direction direction,
1349 unsigned long flags)
1350{
1351 struct pl08x_dma_chan *plchan = to_pl08x_chan(chan);
1352 struct pl08x_driver_data *pl08x = plchan->host;
1353 struct pl08x_txd *txd;
30749cb4 1354 u8 src_buses, dst_buses;
e8689e63
LW
1355 int ret;
1356
1357 /*
1358 * Current implementation ASSUMES only one sg
1359 */
1360 if (sg_len != 1) {
1361 dev_err(&pl08x->adev->dev, "%s prepared too long sglist\n",
1362 __func__);
1363 BUG();
1364 }
1365
1366 dev_dbg(&pl08x->adev->dev, "%s prepare transaction of %d bytes from %s\n",
1367 __func__, sgl->length, plchan->name);
1368
c0428794 1369 txd = pl08x_get_txd(plchan, flags);
e8689e63
LW
1370 if (!txd) {
1371 dev_err(&pl08x->adev->dev, "%s no txd\n", __func__);
1372 return NULL;
1373 }
1374
e8689e63
LW
1375 if (direction != plchan->runtime_direction)
1376 dev_err(&pl08x->adev->dev, "%s DMA setup does not match "
1377 "the direction configured for the PrimeCell\n",
1378 __func__);
1379
1380 /*
1381 * Set up addresses, the PrimeCell configured address
1382 * will take precedence since this may configure the
1383 * channel target address dynamically at runtime.
1384 */
1385 txd->direction = direction;
c7da9a56
RKAL
1386 txd->len = sgl->length;
1387
1cae78f1 1388 txd->cctl = plchan->cd->cctl &
c7da9a56
RKAL
1389 ~(PL080_CONTROL_SRC_AHB2 | PL080_CONTROL_DST_AHB2 |
1390 PL080_CONTROL_SRC_INCR | PL080_CONTROL_DST_INCR |
1cae78f1
RKAL
1391 PL080_CONTROL_PROT_MASK);
1392
1393 /* Access the cell in privileged mode, non-bufferable, non-cacheable */
1394 txd->cctl |= PL080_CONTROL_PROT_SYS;
70b5ed6b 1395
e8689e63 1396 if (direction == DMA_TO_DEVICE) {
4983a04f 1397 txd->ccfg |= PL080_FLOW_MEM2PER << PL080_CONFIG_FLOW_CONTROL_SHIFT;
1cae78f1 1398 txd->cctl |= PL080_CONTROL_SRC_INCR;
d7244e9a 1399 txd->src_addr = sgl->dma_address;
e8689e63 1400 if (plchan->runtime_addr)
d7244e9a 1401 txd->dst_addr = plchan->runtime_addr;
e8689e63 1402 else
d7244e9a 1403 txd->dst_addr = plchan->cd->addr;
30749cb4
RKAL
1404 src_buses = pl08x->mem_buses;
1405 dst_buses = plchan->cd->periph_buses;
e8689e63 1406 } else if (direction == DMA_FROM_DEVICE) {
4983a04f 1407 txd->ccfg |= PL080_FLOW_PER2MEM << PL080_CONFIG_FLOW_CONTROL_SHIFT;
1cae78f1 1408 txd->cctl |= PL080_CONTROL_DST_INCR;
e8689e63 1409 if (plchan->runtime_addr)
d7244e9a 1410 txd->src_addr = plchan->runtime_addr;
e8689e63 1411 else
d7244e9a
RKAL
1412 txd->src_addr = plchan->cd->addr;
1413 txd->dst_addr = sgl->dma_address;
30749cb4
RKAL
1414 src_buses = plchan->cd->periph_buses;
1415 dst_buses = pl08x->mem_buses;
e8689e63
LW
1416 } else {
1417 dev_err(&pl08x->adev->dev,
1418 "%s direction unsupported\n", __func__);
1419 return NULL;
1420 }
e8689e63 1421
30749cb4
RKAL
1422 txd->cctl |= pl08x_select_bus(pl08x, src_buses, dst_buses);
1423
e8689e63
LW
1424 ret = pl08x_prep_channel_resources(plchan, txd);
1425 if (ret)
1426 return NULL;
e8689e63
LW
1427
1428 return &txd->tx;
1429}
1430
1431static int pl08x_control(struct dma_chan *chan, enum dma_ctrl_cmd cmd,
1432 unsigned long arg)
1433{
1434 struct pl08x_dma_chan *plchan = to_pl08x_chan(chan);
1435 struct pl08x_driver_data *pl08x = plchan->host;
1436 unsigned long flags;
1437 int ret = 0;
1438
1439 /* Controls applicable to inactive channels */
1440 if (cmd == DMA_SLAVE_CONFIG) {
f0fd9446
RKAL
1441 return dma_set_runtime_config(chan,
1442 (struct dma_slave_config *)arg);
e8689e63
LW
1443 }
1444
1445 /*
1446 * Anything succeeds on channels with no physical allocation and
1447 * no queued transfers.
1448 */
1449 spin_lock_irqsave(&plchan->lock, flags);
1450 if (!plchan->phychan && !plchan->at) {
1451 spin_unlock_irqrestore(&plchan->lock, flags);
1452 return 0;
1453 }
1454
1455 switch (cmd) {
1456 case DMA_TERMINATE_ALL:
1457 plchan->state = PL08X_CHAN_IDLE;
1458
1459 if (plchan->phychan) {
fb526210 1460 pl08x_terminate_phy_chan(pl08x, plchan->phychan);
e8689e63
LW
1461
1462 /*
1463 * Mark physical channel as free and free any slave
1464 * signal
1465 */
8c8cc2b1 1466 release_phy_channel(plchan);
e8689e63 1467 }
e8689e63
LW
1468 /* Dequeue jobs and free LLIs */
1469 if (plchan->at) {
1470 pl08x_free_txd(pl08x, plchan->at);
1471 plchan->at = NULL;
1472 }
1473 /* Dequeue jobs not yet fired as well */
1474 pl08x_free_txd_list(pl08x, plchan);
1475 break;
1476 case DMA_PAUSE:
1477 pl08x_pause_phy_chan(plchan->phychan);
1478 plchan->state = PL08X_CHAN_PAUSED;
1479 break;
1480 case DMA_RESUME:
1481 pl08x_resume_phy_chan(plchan->phychan);
1482 plchan->state = PL08X_CHAN_RUNNING;
1483 break;
1484 default:
1485 /* Unknown command */
1486 ret = -ENXIO;
1487 break;
1488 }
1489
1490 spin_unlock_irqrestore(&plchan->lock, flags);
1491
1492 return ret;
1493}
1494
1495bool pl08x_filter_id(struct dma_chan *chan, void *chan_id)
1496{
1497 struct pl08x_dma_chan *plchan = to_pl08x_chan(chan);
1498 char *name = chan_id;
1499
1500 /* Check that the channel is not taken! */
1501 if (!strcmp(plchan->name, name))
1502 return true;
1503
1504 return false;
1505}
1506
1507/*
1508 * Just check that the device is there and active
94ae8522
RKAL
1509 * TODO: turn this bit on/off depending on the number of physical channels
1510 * actually used, if it is zero... well shut it off. That will save some
1511 * power. Cut the clock at the same time.
e8689e63
LW
1512 */
1513static void pl08x_ensure_on(struct pl08x_driver_data *pl08x)
1514{
1515 u32 val;
1516
1517 val = readl(pl08x->base + PL080_CONFIG);
1518 val &= ~(PL080_CONFIG_M2_BE | PL080_CONFIG_M1_BE | PL080_CONFIG_ENABLE);
e8b5e11d 1519 /* We implicitly clear bit 1 and that means little-endian mode */
e8689e63
LW
1520 val |= PL080_CONFIG_ENABLE;
1521 writel(val, pl08x->base + PL080_CONFIG);
1522}
1523
3d992e1a
RKAL
1524static void pl08x_unmap_buffers(struct pl08x_txd *txd)
1525{
1526 struct device *dev = txd->tx.chan->device->dev;
1527
1528 if (!(txd->tx.flags & DMA_COMPL_SKIP_SRC_UNMAP)) {
1529 if (txd->tx.flags & DMA_COMPL_SRC_UNMAP_SINGLE)
1530 dma_unmap_single(dev, txd->src_addr, txd->len,
1531 DMA_TO_DEVICE);
1532 else
1533 dma_unmap_page(dev, txd->src_addr, txd->len,
1534 DMA_TO_DEVICE);
1535 }
1536 if (!(txd->tx.flags & DMA_COMPL_SKIP_DEST_UNMAP)) {
1537 if (txd->tx.flags & DMA_COMPL_DEST_UNMAP_SINGLE)
1538 dma_unmap_single(dev, txd->dst_addr, txd->len,
1539 DMA_FROM_DEVICE);
1540 else
1541 dma_unmap_page(dev, txd->dst_addr, txd->len,
1542 DMA_FROM_DEVICE);
1543 }
1544}
1545
e8689e63
LW
1546static void pl08x_tasklet(unsigned long data)
1547{
1548 struct pl08x_dma_chan *plchan = (struct pl08x_dma_chan *) data;
e8689e63 1549 struct pl08x_driver_data *pl08x = plchan->host;
858c21c0 1550 struct pl08x_txd *txd;
bf072af4 1551 unsigned long flags;
e8689e63 1552
bf072af4 1553 spin_lock_irqsave(&plchan->lock, flags);
e8689e63 1554
858c21c0
RKAL
1555 txd = plchan->at;
1556 plchan->at = NULL;
e8689e63 1557
858c21c0 1558 if (txd) {
94ae8522 1559 /* Update last completed */
858c21c0 1560 plchan->lc = txd->tx.cookie;
e8689e63 1561 }
8087aacd 1562
94ae8522 1563 /* If a new descriptor is queued, set it up plchan->at is NULL here */
15c17232 1564 if (!list_empty(&plchan->pend_list)) {
e8689e63
LW
1565 struct pl08x_txd *next;
1566
15c17232 1567 next = list_first_entry(&plchan->pend_list,
e8689e63
LW
1568 struct pl08x_txd,
1569 node);
1570 list_del(&next->node);
c885bee4
RKAL
1571
1572 pl08x_start_txd(plchan, next);
8087aacd
RKAL
1573 } else if (plchan->phychan_hold) {
1574 /*
1575 * This channel is still in use - we have a new txd being
1576 * prepared and will soon be queued. Don't give up the
1577 * physical channel.
1578 */
e8689e63
LW
1579 } else {
1580 struct pl08x_dma_chan *waiting = NULL;
1581
1582 /*
1583 * No more jobs, so free up the physical channel
1584 * Free any allocated signal on slave transfers too
1585 */
8c8cc2b1 1586 release_phy_channel(plchan);
e8689e63
LW
1587 plchan->state = PL08X_CHAN_IDLE;
1588
1589 /*
94ae8522
RKAL
1590 * And NOW before anyone else can grab that free:d up
1591 * physical channel, see if there is some memcpy pending
1592 * that seriously needs to start because of being stacked
1593 * up while we were choking the physical channels with data.
e8689e63
LW
1594 */
1595 list_for_each_entry(waiting, &pl08x->memcpy.channels,
1596 chan.device_node) {
1597 if (waiting->state == PL08X_CHAN_WAITING &&
1598 waiting->waiting != NULL) {
1599 int ret;
1600
1601 /* This should REALLY not fail now */
1602 ret = prep_phy_channel(waiting,
1603 waiting->waiting);
1604 BUG_ON(ret);
8087aacd 1605 waiting->phychan_hold--;
e8689e63
LW
1606 waiting->state = PL08X_CHAN_RUNNING;
1607 waiting->waiting = NULL;
1608 pl08x_issue_pending(&waiting->chan);
1609 break;
1610 }
1611 }
1612 }
1613
bf072af4 1614 spin_unlock_irqrestore(&plchan->lock, flags);
858c21c0 1615
3d992e1a
RKAL
1616 if (txd) {
1617 dma_async_tx_callback callback = txd->tx.callback;
1618 void *callback_param = txd->tx.callback_param;
1619
1620 /* Don't try to unmap buffers on slave channels */
1621 if (!plchan->slave)
1622 pl08x_unmap_buffers(txd);
1623
1624 /* Free the descriptor */
1625 spin_lock_irqsave(&plchan->lock, flags);
1626 pl08x_free_txd(pl08x, txd);
1627 spin_unlock_irqrestore(&plchan->lock, flags);
1628
1629 /* Callback to signal completion */
1630 if (callback)
1631 callback(callback_param);
1632 }
e8689e63
LW
1633}
1634
1635static irqreturn_t pl08x_irq(int irq, void *dev)
1636{
1637 struct pl08x_driver_data *pl08x = dev;
1638 u32 mask = 0;
1639 u32 val;
1640 int i;
1641
1642 val = readl(pl08x->base + PL080_ERR_STATUS);
1643 if (val) {
94ae8522 1644 /* An error interrupt (on one or more channels) */
e8689e63
LW
1645 dev_err(&pl08x->adev->dev,
1646 "%s error interrupt, register value 0x%08x\n",
1647 __func__, val);
1648 /*
1649 * Simply clear ALL PL08X error interrupts,
1650 * regardless of channel and cause
1651 * FIXME: should be 0x00000003 on PL081 really.
1652 */
1653 writel(0x000000FF, pl08x->base + PL080_ERR_CLEAR);
1654 }
1655 val = readl(pl08x->base + PL080_INT_STATUS);
1656 for (i = 0; i < pl08x->vd->channels; i++) {
1657 if ((1 << i) & val) {
1658 /* Locate physical channel */
1659 struct pl08x_phy_chan *phychan = &pl08x->phy_chans[i];
1660 struct pl08x_dma_chan *plchan = phychan->serving;
1661
1662 /* Schedule tasklet on this channel */
1663 tasklet_schedule(&plchan->tasklet);
1664
1665 mask |= (1 << i);
1666 }
1667 }
94ae8522 1668 /* Clear only the terminal interrupts on channels we processed */
e8689e63
LW
1669 writel(mask, pl08x->base + PL080_TC_CLEAR);
1670
1671 return mask ? IRQ_HANDLED : IRQ_NONE;
1672}
1673
1674/*
1675 * Initialise the DMAC memcpy/slave channels.
1676 * Make a local wrapper to hold required data
1677 */
1678static int pl08x_dma_init_virtual_channels(struct pl08x_driver_data *pl08x,
1679 struct dma_device *dmadev,
1680 unsigned int channels,
1681 bool slave)
1682{
1683 struct pl08x_dma_chan *chan;
1684 int i;
1685
1686 INIT_LIST_HEAD(&dmadev->channels);
94ae8522 1687
e8689e63
LW
1688 /*
1689 * Register as many many memcpy as we have physical channels,
1690 * we won't always be able to use all but the code will have
1691 * to cope with that situation.
1692 */
1693 for (i = 0; i < channels; i++) {
1694 chan = kzalloc(sizeof(struct pl08x_dma_chan), GFP_KERNEL);
1695 if (!chan) {
1696 dev_err(&pl08x->adev->dev,
1697 "%s no memory for channel\n", __func__);
1698 return -ENOMEM;
1699 }
1700
1701 chan->host = pl08x;
1702 chan->state = PL08X_CHAN_IDLE;
1703
1704 if (slave) {
1705 chan->slave = true;
1706 chan->name = pl08x->pd->slave_channels[i].bus_id;
1707 chan->cd = &pl08x->pd->slave_channels[i];
1708 } else {
1709 chan->cd = &pl08x->pd->memcpy_channel;
1710 chan->name = kasprintf(GFP_KERNEL, "memcpy%d", i);
1711 if (!chan->name) {
1712 kfree(chan);
1713 return -ENOMEM;
1714 }
1715 }
b58b6b5b
RKAL
1716 if (chan->cd->circular_buffer) {
1717 dev_err(&pl08x->adev->dev,
1718 "channel %s: circular buffers not supported\n",
1719 chan->name);
1720 kfree(chan);
1721 continue;
1722 }
e8689e63
LW
1723 dev_info(&pl08x->adev->dev,
1724 "initialize virtual channel \"%s\"\n",
1725 chan->name);
1726
1727 chan->chan.device = dmadev;
91aa5fad
RKAL
1728 chan->chan.cookie = 0;
1729 chan->lc = 0;
e8689e63
LW
1730
1731 spin_lock_init(&chan->lock);
15c17232 1732 INIT_LIST_HEAD(&chan->pend_list);
e8689e63
LW
1733 tasklet_init(&chan->tasklet, pl08x_tasklet,
1734 (unsigned long) chan);
1735
1736 list_add_tail(&chan->chan.device_node, &dmadev->channels);
1737 }
1738 dev_info(&pl08x->adev->dev, "initialized %d virtual %s channels\n",
1739 i, slave ? "slave" : "memcpy");
1740 return i;
1741}
1742
1743static void pl08x_free_virtual_channels(struct dma_device *dmadev)
1744{
1745 struct pl08x_dma_chan *chan = NULL;
1746 struct pl08x_dma_chan *next;
1747
1748 list_for_each_entry_safe(chan,
1749 next, &dmadev->channels, chan.device_node) {
1750 list_del(&chan->chan.device_node);
1751 kfree(chan);
1752 }
1753}
1754
1755#ifdef CONFIG_DEBUG_FS
1756static const char *pl08x_state_str(enum pl08x_dma_chan_state state)
1757{
1758 switch (state) {
1759 case PL08X_CHAN_IDLE:
1760 return "idle";
1761 case PL08X_CHAN_RUNNING:
1762 return "running";
1763 case PL08X_CHAN_PAUSED:
1764 return "paused";
1765 case PL08X_CHAN_WAITING:
1766 return "waiting";
1767 default:
1768 break;
1769 }
1770 return "UNKNOWN STATE";
1771}
1772
1773static int pl08x_debugfs_show(struct seq_file *s, void *data)
1774{
1775 struct pl08x_driver_data *pl08x = s->private;
1776 struct pl08x_dma_chan *chan;
1777 struct pl08x_phy_chan *ch;
1778 unsigned long flags;
1779 int i;
1780
1781 seq_printf(s, "PL08x physical channels:\n");
1782 seq_printf(s, "CHANNEL:\tUSER:\n");
1783 seq_printf(s, "--------\t-----\n");
1784 for (i = 0; i < pl08x->vd->channels; i++) {
1785 struct pl08x_dma_chan *virt_chan;
1786
1787 ch = &pl08x->phy_chans[i];
1788
1789 spin_lock_irqsave(&ch->lock, flags);
1790 virt_chan = ch->serving;
1791
1792 seq_printf(s, "%d\t\t%s\n",
1793 ch->id, virt_chan ? virt_chan->name : "(none)");
1794
1795 spin_unlock_irqrestore(&ch->lock, flags);
1796 }
1797
1798 seq_printf(s, "\nPL08x virtual memcpy channels:\n");
1799 seq_printf(s, "CHANNEL:\tSTATE:\n");
1800 seq_printf(s, "--------\t------\n");
1801 list_for_each_entry(chan, &pl08x->memcpy.channels, chan.device_node) {
3e2a037c 1802 seq_printf(s, "%s\t\t%s\n", chan->name,
e8689e63
LW
1803 pl08x_state_str(chan->state));
1804 }
1805
1806 seq_printf(s, "\nPL08x virtual slave channels:\n");
1807 seq_printf(s, "CHANNEL:\tSTATE:\n");
1808 seq_printf(s, "--------\t------\n");
1809 list_for_each_entry(chan, &pl08x->slave.channels, chan.device_node) {
3e2a037c 1810 seq_printf(s, "%s\t\t%s\n", chan->name,
e8689e63
LW
1811 pl08x_state_str(chan->state));
1812 }
1813
1814 return 0;
1815}
1816
1817static int pl08x_debugfs_open(struct inode *inode, struct file *file)
1818{
1819 return single_open(file, pl08x_debugfs_show, inode->i_private);
1820}
1821
1822static const struct file_operations pl08x_debugfs_operations = {
1823 .open = pl08x_debugfs_open,
1824 .read = seq_read,
1825 .llseek = seq_lseek,
1826 .release = single_release,
1827};
1828
1829static void init_pl08x_debugfs(struct pl08x_driver_data *pl08x)
1830{
1831 /* Expose a simple debugfs interface to view all clocks */
1832 (void) debugfs_create_file(dev_name(&pl08x->adev->dev), S_IFREG | S_IRUGO,
1833 NULL, pl08x,
1834 &pl08x_debugfs_operations);
1835}
1836
1837#else
1838static inline void init_pl08x_debugfs(struct pl08x_driver_data *pl08x)
1839{
1840}
1841#endif
1842
aa25afad 1843static int pl08x_probe(struct amba_device *adev, const struct amba_id *id)
e8689e63
LW
1844{
1845 struct pl08x_driver_data *pl08x;
f96ca9ec 1846 const struct vendor_data *vd = id->data;
e8689e63
LW
1847 int ret = 0;
1848 int i;
1849
1850 ret = amba_request_regions(adev, NULL);
1851 if (ret)
1852 return ret;
1853
1854 /* Create the driver state holder */
1855 pl08x = kzalloc(sizeof(struct pl08x_driver_data), GFP_KERNEL);
1856 if (!pl08x) {
1857 ret = -ENOMEM;
1858 goto out_no_pl08x;
1859 }
1860
1861 /* Initialize memcpy engine */
1862 dma_cap_set(DMA_MEMCPY, pl08x->memcpy.cap_mask);
1863 pl08x->memcpy.dev = &adev->dev;
1864 pl08x->memcpy.device_alloc_chan_resources = pl08x_alloc_chan_resources;
1865 pl08x->memcpy.device_free_chan_resources = pl08x_free_chan_resources;
1866 pl08x->memcpy.device_prep_dma_memcpy = pl08x_prep_dma_memcpy;
1867 pl08x->memcpy.device_prep_dma_interrupt = pl08x_prep_dma_interrupt;
1868 pl08x->memcpy.device_tx_status = pl08x_dma_tx_status;
1869 pl08x->memcpy.device_issue_pending = pl08x_issue_pending;
1870 pl08x->memcpy.device_control = pl08x_control;
1871
1872 /* Initialize slave engine */
1873 dma_cap_set(DMA_SLAVE, pl08x->slave.cap_mask);
1874 pl08x->slave.dev = &adev->dev;
1875 pl08x->slave.device_alloc_chan_resources = pl08x_alloc_chan_resources;
1876 pl08x->slave.device_free_chan_resources = pl08x_free_chan_resources;
1877 pl08x->slave.device_prep_dma_interrupt = pl08x_prep_dma_interrupt;
1878 pl08x->slave.device_tx_status = pl08x_dma_tx_status;
1879 pl08x->slave.device_issue_pending = pl08x_issue_pending;
1880 pl08x->slave.device_prep_slave_sg = pl08x_prep_slave_sg;
1881 pl08x->slave.device_control = pl08x_control;
1882
1883 /* Get the platform data */
1884 pl08x->pd = dev_get_platdata(&adev->dev);
1885 if (!pl08x->pd) {
1886 dev_err(&adev->dev, "no platform data supplied\n");
1887 goto out_no_platdata;
1888 }
1889
1890 /* Assign useful pointers to the driver state */
1891 pl08x->adev = adev;
1892 pl08x->vd = vd;
1893
30749cb4
RKAL
1894 /* By default, AHB1 only. If dualmaster, from platform */
1895 pl08x->lli_buses = PL08X_AHB1;
1896 pl08x->mem_buses = PL08X_AHB1;
1897 if (pl08x->vd->dualmaster) {
1898 pl08x->lli_buses = pl08x->pd->lli_buses;
1899 pl08x->mem_buses = pl08x->pd->mem_buses;
1900 }
1901
e8689e63
LW
1902 /* A DMA memory pool for LLIs, align on 1-byte boundary */
1903 pl08x->pool = dma_pool_create(DRIVER_NAME, &pl08x->adev->dev,
1904 PL08X_LLI_TSFR_SIZE, PL08X_ALIGN, 0);
1905 if (!pl08x->pool) {
1906 ret = -ENOMEM;
1907 goto out_no_lli_pool;
1908 }
1909
1910 spin_lock_init(&pl08x->lock);
1911
1912 pl08x->base = ioremap(adev->res.start, resource_size(&adev->res));
1913 if (!pl08x->base) {
1914 ret = -ENOMEM;
1915 goto out_no_ioremap;
1916 }
1917
1918 /* Turn on the PL08x */
1919 pl08x_ensure_on(pl08x);
1920
94ae8522 1921 /* Attach the interrupt handler */
e8689e63
LW
1922 writel(0x000000FF, pl08x->base + PL080_ERR_CLEAR);
1923 writel(0x000000FF, pl08x->base + PL080_TC_CLEAR);
1924
1925 ret = request_irq(adev->irq[0], pl08x_irq, IRQF_DISABLED,
b05cd8f4 1926 DRIVER_NAME, pl08x);
e8689e63
LW
1927 if (ret) {
1928 dev_err(&adev->dev, "%s failed to request interrupt %d\n",
1929 __func__, adev->irq[0]);
1930 goto out_no_irq;
1931 }
1932
1933 /* Initialize physical channels */
1934 pl08x->phy_chans = kmalloc((vd->channels * sizeof(struct pl08x_phy_chan)),
1935 GFP_KERNEL);
1936 if (!pl08x->phy_chans) {
1937 dev_err(&adev->dev, "%s failed to allocate "
1938 "physical channel holders\n",
1939 __func__);
1940 goto out_no_phychans;
1941 }
1942
1943 for (i = 0; i < vd->channels; i++) {
1944 struct pl08x_phy_chan *ch = &pl08x->phy_chans[i];
1945
1946 ch->id = i;
1947 ch->base = pl08x->base + PL080_Cx_BASE(i);
1948 spin_lock_init(&ch->lock);
1949 ch->serving = NULL;
1950 ch->signal = -1;
1951 dev_info(&adev->dev,
1952 "physical channel %d is %s\n", i,
1953 pl08x_phy_channel_busy(ch) ? "BUSY" : "FREE");
1954 }
1955
1956 /* Register as many memcpy channels as there are physical channels */
1957 ret = pl08x_dma_init_virtual_channels(pl08x, &pl08x->memcpy,
1958 pl08x->vd->channels, false);
1959 if (ret <= 0) {
1960 dev_warn(&pl08x->adev->dev,
1961 "%s failed to enumerate memcpy channels - %d\n",
1962 __func__, ret);
1963 goto out_no_memcpy;
1964 }
1965 pl08x->memcpy.chancnt = ret;
1966
1967 /* Register slave channels */
1968 ret = pl08x_dma_init_virtual_channels(pl08x, &pl08x->slave,
1969 pl08x->pd->num_slave_channels,
1970 true);
1971 if (ret <= 0) {
1972 dev_warn(&pl08x->adev->dev,
1973 "%s failed to enumerate slave channels - %d\n",
1974 __func__, ret);
1975 goto out_no_slave;
1976 }
1977 pl08x->slave.chancnt = ret;
1978
1979 ret = dma_async_device_register(&pl08x->memcpy);
1980 if (ret) {
1981 dev_warn(&pl08x->adev->dev,
1982 "%s failed to register memcpy as an async device - %d\n",
1983 __func__, ret);
1984 goto out_no_memcpy_reg;
1985 }
1986
1987 ret = dma_async_device_register(&pl08x->slave);
1988 if (ret) {
1989 dev_warn(&pl08x->adev->dev,
1990 "%s failed to register slave as an async device - %d\n",
1991 __func__, ret);
1992 goto out_no_slave_reg;
1993 }
1994
1995 amba_set_drvdata(adev, pl08x);
1996 init_pl08x_debugfs(pl08x);
b05cd8f4
RKAL
1997 dev_info(&pl08x->adev->dev, "DMA: PL%03x rev%u at 0x%08llx irq %d\n",
1998 amba_part(adev), amba_rev(adev),
1999 (unsigned long long)adev->res.start, adev->irq[0]);
e8689e63
LW
2000 return 0;
2001
2002out_no_slave_reg:
2003 dma_async_device_unregister(&pl08x->memcpy);
2004out_no_memcpy_reg:
2005 pl08x_free_virtual_channels(&pl08x->slave);
2006out_no_slave:
2007 pl08x_free_virtual_channels(&pl08x->memcpy);
2008out_no_memcpy:
2009 kfree(pl08x->phy_chans);
2010out_no_phychans:
2011 free_irq(adev->irq[0], pl08x);
2012out_no_irq:
2013 iounmap(pl08x->base);
2014out_no_ioremap:
2015 dma_pool_destroy(pl08x->pool);
2016out_no_lli_pool:
2017out_no_platdata:
2018 kfree(pl08x);
2019out_no_pl08x:
2020 amba_release_regions(adev);
2021 return ret;
2022}
2023
2024/* PL080 has 8 channels and the PL080 have just 2 */
2025static struct vendor_data vendor_pl080 = {
e8689e63
LW
2026 .channels = 8,
2027 .dualmaster = true,
2028};
2029
2030static struct vendor_data vendor_pl081 = {
e8689e63
LW
2031 .channels = 2,
2032 .dualmaster = false,
2033};
2034
2035static struct amba_id pl08x_ids[] = {
2036 /* PL080 */
2037 {
2038 .id = 0x00041080,
2039 .mask = 0x000fffff,
2040 .data = &vendor_pl080,
2041 },
2042 /* PL081 */
2043 {
2044 .id = 0x00041081,
2045 .mask = 0x000fffff,
2046 .data = &vendor_pl081,
2047 },
2048 /* Nomadik 8815 PL080 variant */
2049 {
2050 .id = 0x00280880,
2051 .mask = 0x00ffffff,
2052 .data = &vendor_pl080,
2053 },
2054 { 0, 0 },
2055};
2056
2057static struct amba_driver pl08x_amba_driver = {
2058 .drv.name = DRIVER_NAME,
2059 .id_table = pl08x_ids,
2060 .probe = pl08x_probe,
2061};
2062
2063static int __init pl08x_init(void)
2064{
2065 int retval;
2066 retval = amba_driver_register(&pl08x_amba_driver);
2067 if (retval)
2068 printk(KERN_WARNING DRIVER_NAME
e8b5e11d 2069 "failed to register as an AMBA device (%d)\n",
e8689e63
LW
2070 retval);
2071 return retval;
2072}
2073subsys_initcall(pl08x_init);