]> git.proxmox.com Git - mirror_ubuntu-bionic-kernel.git/blame - drivers/dma/amba-pl08x.c
dmaengine: PL08x: Add support for different maximum transfer size
[mirror_ubuntu-bionic-kernel.git] / drivers / dma / amba-pl08x.c
CommitLineData
e8689e63
LW
1/*
2 * Copyright (c) 2006 ARM Ltd.
3 * Copyright (c) 2010 ST-Ericsson SA
4 *
5 * Author: Peter Pearse <peter.pearse@arm.com>
6 * Author: Linus Walleij <linus.walleij@stericsson.com>
7 *
8 * This program is free software; you can redistribute it and/or modify it
9 * under the terms of the GNU General Public License as published by the Free
10 * Software Foundation; either version 2 of the License, or (at your option)
11 * any later version.
12 *
13 * This program is distributed in the hope that it will be useful, but WITHOUT
14 * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
15 * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
16 * more details.
17 *
18 * You should have received a copy of the GNU General Public License along with
19 * this program; if not, write to the Free Software Foundation, Inc., 59
20 * Temple Place - Suite 330, Boston, MA 02111-1307, USA.
21 *
94ae8522
RKAL
22 * The full GNU General Public License is in this distribution in the file
23 * called COPYING.
e8689e63
LW
24 *
25 * Documentation: ARM DDI 0196G == PL080
94ae8522 26 * Documentation: ARM DDI 0218E == PL081
da1b6c05 27 * Documentation: S3C6410 User's Manual == PL080S
e8689e63 28 *
94ae8522
RKAL
29 * PL080 & PL081 both have 16 sets of DMA signals that can be routed to any
30 * channel.
e8689e63
LW
31 *
32 * The PL080 has 8 channels available for simultaneous use, and the PL081
33 * has only two channels. So on these DMA controllers the number of channels
34 * and the number of incoming DMA signals are two totally different things.
35 * It is usually not possible to theoretically handle all physical signals,
36 * so a multiplexing scheme with possible denial of use is necessary.
37 *
38 * The PL080 has a dual bus master, PL081 has a single master.
39 *
da1b6c05
TF
40 * PL080S is a version modified by Samsung and used in S3C64xx SoCs.
41 * It differs in following aspects:
42 * - CH_CONFIG register at different offset,
43 * - separate CH_CONTROL2 register for transfer size,
44 * - bigger maximum transfer size,
45 * - 8-word aligned LLI, instead of 4-word, due to extra CCTL2 word,
46 * - no support for peripheral flow control.
47 *
e8689e63
LW
48 * Memory to peripheral transfer may be visualized as
49 * Get data from memory to DMAC
50 * Until no data left
51 * On burst request from peripheral
52 * Destination burst from DMAC to peripheral
53 * Clear burst request
54 * Raise terminal count interrupt
55 *
56 * For peripherals with a FIFO:
57 * Source burst size == half the depth of the peripheral FIFO
58 * Destination burst size == the depth of the peripheral FIFO
59 *
60 * (Bursts are irrelevant for mem to mem transfers - there are no burst
61 * signals, the DMA controller will simply facilitate its AHB master.)
62 *
63 * ASSUMES default (little) endianness for DMA transfers
64 *
9dc2c200
RKAL
65 * The PL08x has two flow control settings:
66 * - DMAC flow control: the transfer size defines the number of transfers
67 * which occur for the current LLI entry, and the DMAC raises TC at the
68 * end of every LLI entry. Observed behaviour shows the DMAC listening
69 * to both the BREQ and SREQ signals (contrary to documented),
70 * transferring data if either is active. The LBREQ and LSREQ signals
71 * are ignored.
72 *
73 * - Peripheral flow control: the transfer size is ignored (and should be
74 * zero). The data is transferred from the current LLI entry, until
75 * after the final transfer signalled by LBREQ or LSREQ. The DMAC
da1b6c05 76 * will then move to the next LLI entry. Unsupported by PL080S.
e8689e63 77 */
730404ac 78#include <linux/amba/bus.h>
e8689e63
LW
79#include <linux/amba/pl08x.h>
80#include <linux/debugfs.h>
0c38d701
VK
81#include <linux/delay.h>
82#include <linux/device.h>
83#include <linux/dmaengine.h>
84#include <linux/dmapool.h>
8516f52f 85#include <linux/dma-mapping.h>
0c38d701
VK
86#include <linux/init.h>
87#include <linux/interrupt.h>
88#include <linux/module.h>
b7b6018b 89#include <linux/pm_runtime.h>
e8689e63 90#include <linux/seq_file.h>
0c38d701 91#include <linux/slab.h>
3a95b9fb 92#include <linux/amba/pl080.h>
e8689e63 93
d2ebfb33 94#include "dmaengine.h"
01d8dc64 95#include "virt-dma.h"
d2ebfb33 96
e8689e63
LW
97#define DRIVER_NAME "pl08xdmac"
98
7703eac9 99static struct amba_driver pl08x_amba_driver;
b23f204c 100struct pl08x_driver_data;
7703eac9 101
e8689e63 102/**
94ae8522 103 * struct vendor_data - vendor-specific config parameters for PL08x derivatives
e8689e63 104 * @channels: the number of channels available in this variant
94ae8522 105 * @dualmaster: whether this version supports dual AHB masters or not.
affa115e
LW
106 * @nomadik: whether the channels have Nomadik security extension bits
107 * that need to be checked for permission before use and some registers are
108 * missing
da1b6c05
TF
109 * @pl080s: whether this version is a PL080S, which has separate register and
110 * LLI word for transfer size.
e8689e63
LW
111 */
112struct vendor_data {
d86ccea7 113 u8 config_offset;
e8689e63
LW
114 u8 channels;
115 bool dualmaster;
affa115e 116 bool nomadik;
da1b6c05 117 bool pl080s;
5110e51d 118 u32 max_transfer_size;
e8689e63
LW
119};
120
b23f204c
RK
121/**
122 * struct pl08x_bus_data - information of source or destination
123 * busses for a transfer
124 * @addr: current address
125 * @maxwidth: the maximum width of a transfer on this bus
126 * @buswidth: the width of this bus in bytes: 1, 2 or 4
127 */
128struct pl08x_bus_data {
129 dma_addr_t addr;
130 u8 maxwidth;
131 u8 buswidth;
132};
133
134/**
135 * struct pl08x_phy_chan - holder for the physical channels
136 * @id: physical index to this channel
137 * @lock: a lock to use when altering an instance of this struct
b23f204c
RK
138 * @serving: the virtual channel currently being served by this physical
139 * channel
ad0de2ac
RK
140 * @locked: channel unavailable for the system, e.g. dedicated to secure
141 * world
b23f204c
RK
142 */
143struct pl08x_phy_chan {
144 unsigned int id;
145 void __iomem *base;
d86ccea7 146 void __iomem *reg_config;
b23f204c 147 spinlock_t lock;
b23f204c 148 struct pl08x_dma_chan *serving;
ad0de2ac 149 bool locked;
b23f204c
RK
150};
151
152/**
153 * struct pl08x_sg - structure containing data per sg
154 * @src_addr: src address of sg
155 * @dst_addr: dst address of sg
156 * @len: transfer len in bytes
157 * @node: node for txd's dsg_list
158 */
159struct pl08x_sg {
160 dma_addr_t src_addr;
161 dma_addr_t dst_addr;
162 size_t len;
163 struct list_head node;
164};
165
166/**
167 * struct pl08x_txd - wrapper for struct dma_async_tx_descriptor
01d8dc64 168 * @vd: virtual DMA descriptor
b23f204c 169 * @dsg_list: list of children sg's
b23f204c
RK
170 * @llis_bus: DMA memory address (physical) start for the LLIs
171 * @llis_va: virtual memory address start for the LLIs
172 * @cctl: control reg values for current txd
173 * @ccfg: config reg values for current txd
18536134
RK
174 * @done: this marks completed descriptors, which should not have their
175 * mux released.
b23f204c
RK
176 */
177struct pl08x_txd {
01d8dc64 178 struct virt_dma_desc vd;
b23f204c 179 struct list_head dsg_list;
b23f204c 180 dma_addr_t llis_bus;
ba6785ff 181 u32 *llis_va;
b23f204c
RK
182 /* Default cctl value for LLIs */
183 u32 cctl;
184 /*
185 * Settings to be put into the physical channel when we
186 * trigger this txd. Other registers are in llis_va[0].
187 */
188 u32 ccfg;
18536134 189 bool done;
b23f204c
RK
190};
191
192/**
193 * struct pl08x_dma_chan_state - holds the PL08x specific virtual channel
194 * states
195 * @PL08X_CHAN_IDLE: the channel is idle
196 * @PL08X_CHAN_RUNNING: the channel has allocated a physical transport
197 * channel and is running a transfer on it
198 * @PL08X_CHAN_PAUSED: the channel has allocated a physical transport
199 * channel, but the transfer is currently paused
200 * @PL08X_CHAN_WAITING: the channel is waiting for a physical transport
201 * channel to become available (only pertains to memcpy channels)
202 */
203enum pl08x_dma_chan_state {
204 PL08X_CHAN_IDLE,
205 PL08X_CHAN_RUNNING,
206 PL08X_CHAN_PAUSED,
207 PL08X_CHAN_WAITING,
208};
209
210/**
211 * struct pl08x_dma_chan - this structure wraps a DMA ENGINE channel
01d8dc64 212 * @vc: wrappped virtual channel
b23f204c 213 * @phychan: the physical channel utilized by this channel, if there is one
b23f204c
RK
214 * @name: name of channel
215 * @cd: channel platform data
216 * @runtime_addr: address for RX/TX according to the runtime config
b23f204c
RK
217 * @at: active transaction on this channel
218 * @lock: a lock for this channel data
219 * @host: a pointer to the host (internal use)
220 * @state: whether the channel is idle, paused, running etc
221 * @slave: whether this channel is a device (slave) or for memcpy
ad0de2ac 222 * @signal: the physical DMA request signal which this channel is using
5e2479bd 223 * @mux_use: count of descriptors using this DMA request signal setting
b23f204c
RK
224 */
225struct pl08x_dma_chan {
01d8dc64 226 struct virt_dma_chan vc;
b23f204c 227 struct pl08x_phy_chan *phychan;
550ec36f 228 const char *name;
b23f204c 229 const struct pl08x_channel_data *cd;
ed91c13d 230 struct dma_slave_config cfg;
b23f204c 231 struct pl08x_txd *at;
b23f204c
RK
232 struct pl08x_driver_data *host;
233 enum pl08x_dma_chan_state state;
234 bool slave;
ad0de2ac 235 int signal;
5e2479bd 236 unsigned mux_use;
b23f204c
RK
237};
238
e8689e63
LW
239/**
240 * struct pl08x_driver_data - the local state holder for the PL08x
241 * @slave: slave engine for this instance
242 * @memcpy: memcpy engine for this instance
243 * @base: virtual memory base (remapped) for the PL08x
244 * @adev: the corresponding AMBA (PrimeCell) bus entry
245 * @vd: vendor data for this PL08x variant
246 * @pd: platform data passed in from the platform/machine
247 * @phy_chans: array of data for the physical channels
248 * @pool: a pool for the LLI descriptors
3e27ee84
VK
249 * @lli_buses: bitmask to or in to LLI pointer selecting AHB port for LLI
250 * fetches
30749cb4 251 * @mem_buses: set to indicate memory transfers on AHB2.
e8689e63
LW
252 * @lock: a spinlock for this struct
253 */
254struct pl08x_driver_data {
255 struct dma_device slave;
256 struct dma_device memcpy;
257 void __iomem *base;
258 struct amba_device *adev;
f96ca9ec 259 const struct vendor_data *vd;
e8689e63
LW
260 struct pl08x_platform_data *pd;
261 struct pl08x_phy_chan *phy_chans;
262 struct dma_pool *pool;
30749cb4
RKAL
263 u8 lli_buses;
264 u8 mem_buses;
ba6785ff 265 u8 lli_words;
e8689e63
LW
266};
267
268/*
269 * PL08X specific defines
270 */
271
ba6785ff
TF
272/* The order of words in an LLI. */
273#define PL080_LLI_SRC 0
274#define PL080_LLI_DST 1
275#define PL080_LLI_LLI 2
276#define PL080_LLI_CCTL 3
da1b6c05 277#define PL080S_LLI_CCTL2 4
ba6785ff
TF
278
279/* Total words in an LLI. */
280#define PL080_LLI_WORDS 4
da1b6c05 281#define PL080S_LLI_WORDS 8
e8689e63 282
ba6785ff
TF
283/*
284 * Number of LLIs in each LLI buffer allocated for one transfer
285 * (maximum times we call dma_pool_alloc on this pool without freeing)
286 */
287#define MAX_NUM_TSFR_LLIS 512
e8689e63
LW
288#define PL08X_ALIGN 8
289
290static inline struct pl08x_dma_chan *to_pl08x_chan(struct dma_chan *chan)
291{
01d8dc64 292 return container_of(chan, struct pl08x_dma_chan, vc.chan);
e8689e63
LW
293}
294
501e67e8
RKAL
295static inline struct pl08x_txd *to_pl08x_txd(struct dma_async_tx_descriptor *tx)
296{
01d8dc64 297 return container_of(tx, struct pl08x_txd, vd.tx);
501e67e8
RKAL
298}
299
6b16c8b1
RK
300/*
301 * Mux handling.
302 *
303 * This gives us the DMA request input to the PL08x primecell which the
304 * peripheral described by the channel data will be routed to, possibly
305 * via a board/SoC specific external MUX. One important point to note
306 * here is that this does not depend on the physical channel.
307 */
ad0de2ac 308static int pl08x_request_mux(struct pl08x_dma_chan *plchan)
6b16c8b1
RK
309{
310 const struct pl08x_platform_data *pd = plchan->host->pd;
311 int ret;
312
d7cabeed
MB
313 if (plchan->mux_use++ == 0 && pd->get_xfer_signal) {
314 ret = pd->get_xfer_signal(plchan->cd);
5e2479bd
RK
315 if (ret < 0) {
316 plchan->mux_use = 0;
6b16c8b1 317 return ret;
5e2479bd 318 }
6b16c8b1 319
ad0de2ac 320 plchan->signal = ret;
6b16c8b1
RK
321 }
322 return 0;
323}
324
325static void pl08x_release_mux(struct pl08x_dma_chan *plchan)
326{
327 const struct pl08x_platform_data *pd = plchan->host->pd;
328
5e2479bd
RK
329 if (plchan->signal >= 0) {
330 WARN_ON(plchan->mux_use == 0);
331
d7cabeed
MB
332 if (--plchan->mux_use == 0 && pd->put_xfer_signal) {
333 pd->put_xfer_signal(plchan->cd, plchan->signal);
5e2479bd
RK
334 plchan->signal = -1;
335 }
6b16c8b1
RK
336 }
337}
338
e8689e63
LW
339/*
340 * Physical channel handling
341 */
342
343/* Whether a certain channel is busy or not */
344static int pl08x_phy_channel_busy(struct pl08x_phy_chan *ch)
345{
346 unsigned int val;
347
d86ccea7 348 val = readl(ch->reg_config);
e8689e63
LW
349 return val & PL080_CONFIG_ACTIVE;
350}
351
ba6785ff
TF
352static void pl08x_write_lli(struct pl08x_driver_data *pl08x,
353 struct pl08x_phy_chan *phychan, const u32 *lli, u32 ccfg)
354{
da1b6c05
TF
355 if (pl08x->vd->pl080s)
356 dev_vdbg(&pl08x->adev->dev,
357 "WRITE channel %d: csrc=0x%08x, cdst=0x%08x, "
358 "clli=0x%08x, cctl=0x%08x, cctl2=0x%08x, ccfg=0x%08x\n",
359 phychan->id, lli[PL080_LLI_SRC], lli[PL080_LLI_DST],
360 lli[PL080_LLI_LLI], lli[PL080_LLI_CCTL],
361 lli[PL080S_LLI_CCTL2], ccfg);
362 else
363 dev_vdbg(&pl08x->adev->dev,
364 "WRITE channel %d: csrc=0x%08x, cdst=0x%08x, "
365 "clli=0x%08x, cctl=0x%08x, ccfg=0x%08x\n",
366 phychan->id, lli[PL080_LLI_SRC], lli[PL080_LLI_DST],
367 lli[PL080_LLI_LLI], lli[PL080_LLI_CCTL], ccfg);
ba6785ff
TF
368
369 writel_relaxed(lli[PL080_LLI_SRC], phychan->base + PL080_CH_SRC_ADDR);
370 writel_relaxed(lli[PL080_LLI_DST], phychan->base + PL080_CH_DST_ADDR);
371 writel_relaxed(lli[PL080_LLI_LLI], phychan->base + PL080_CH_LLI);
372 writel_relaxed(lli[PL080_LLI_CCTL], phychan->base + PL080_CH_CONTROL);
373
da1b6c05
TF
374 if (pl08x->vd->pl080s)
375 writel_relaxed(lli[PL080S_LLI_CCTL2],
376 phychan->base + PL080S_CH_CONTROL2);
377
ba6785ff
TF
378 writel(ccfg, phychan->reg_config);
379}
380
e8689e63
LW
381/*
382 * Set the initial DMA register values i.e. those for the first LLI
e8b5e11d 383 * The next LLI pointer and the configuration interrupt bit have
c885bee4
RKAL
384 * been set when the LLIs were constructed. Poke them into the hardware
385 * and start the transfer.
e8689e63 386 */
eab82533 387static void pl08x_start_next_txd(struct pl08x_dma_chan *plchan)
e8689e63 388{
c885bee4 389 struct pl08x_driver_data *pl08x = plchan->host;
e8689e63 390 struct pl08x_phy_chan *phychan = plchan->phychan;
879f127b
RK
391 struct virt_dma_desc *vd = vchan_next_desc(&plchan->vc);
392 struct pl08x_txd *txd = to_pl08x_txd(&vd->tx);
09b3c323 393 u32 val;
c885bee4 394
879f127b 395 list_del(&txd->vd.node);
eab82533 396
c885bee4 397 plchan->at = txd;
e8689e63 398
c885bee4
RKAL
399 /* Wait for channel inactive */
400 while (pl08x_phy_channel_busy(phychan))
401 cpu_relax();
e8689e63 402
ba6785ff 403 pl08x_write_lli(pl08x, phychan, &txd->llis_va[0], txd->ccfg);
c885bee4
RKAL
404
405 /* Enable the DMA channel */
406 /* Do not access config register until channel shows as disabled */
407 while (readl(pl08x->base + PL080_EN_CHAN) & (1 << phychan->id))
19386b32 408 cpu_relax();
e8689e63 409
c885bee4 410 /* Do not access config register until channel shows as inactive */
d86ccea7 411 val = readl(phychan->reg_config);
e8689e63 412 while ((val & PL080_CONFIG_ACTIVE) || (val & PL080_CONFIG_ENABLE))
d86ccea7 413 val = readl(phychan->reg_config);
e8689e63 414
d86ccea7 415 writel(val | PL080_CONFIG_ENABLE, phychan->reg_config);
e8689e63
LW
416}
417
418/*
81796616 419 * Pause the channel by setting the HALT bit.
e8689e63 420 *
81796616
RKAL
421 * For M->P transfers, pause the DMAC first and then stop the peripheral -
422 * the FIFO can only drain if the peripheral is still requesting data.
423 * (note: this can still timeout if the DMAC FIFO never drains of data.)
e8689e63 424 *
81796616
RKAL
425 * For P->M transfers, disable the peripheral first to stop it filling
426 * the DMAC FIFO, and then pause the DMAC.
e8689e63
LW
427 */
428static void pl08x_pause_phy_chan(struct pl08x_phy_chan *ch)
429{
430 u32 val;
81796616 431 int timeout;
e8689e63
LW
432
433 /* Set the HALT bit and wait for the FIFO to drain */
d86ccea7 434 val = readl(ch->reg_config);
e8689e63 435 val |= PL080_CONFIG_HALT;
d86ccea7 436 writel(val, ch->reg_config);
e8689e63
LW
437
438 /* Wait for channel inactive */
81796616
RKAL
439 for (timeout = 1000; timeout; timeout--) {
440 if (!pl08x_phy_channel_busy(ch))
441 break;
442 udelay(1);
443 }
444 if (pl08x_phy_channel_busy(ch))
445 pr_err("pl08x: channel%u timeout waiting for pause\n", ch->id);
e8689e63
LW
446}
447
448static void pl08x_resume_phy_chan(struct pl08x_phy_chan *ch)
449{
450 u32 val;
451
452 /* Clear the HALT bit */
d86ccea7 453 val = readl(ch->reg_config);
e8689e63 454 val &= ~PL080_CONFIG_HALT;
d86ccea7 455 writel(val, ch->reg_config);
e8689e63
LW
456}
457
fb526210
RKAL
458/*
459 * pl08x_terminate_phy_chan() stops the channel, clears the FIFO and
460 * clears any pending interrupt status. This should not be used for
461 * an on-going transfer, but as a method of shutting down a channel
462 * (eg, when it's no longer used) or terminating a transfer.
463 */
464static void pl08x_terminate_phy_chan(struct pl08x_driver_data *pl08x,
465 struct pl08x_phy_chan *ch)
e8689e63 466{
d86ccea7 467 u32 val = readl(ch->reg_config);
e8689e63 468
fb526210
RKAL
469 val &= ~(PL080_CONFIG_ENABLE | PL080_CONFIG_ERR_IRQ_MASK |
470 PL080_CONFIG_TC_IRQ_MASK);
e8689e63 471
d86ccea7 472 writel(val, ch->reg_config);
fb526210
RKAL
473
474 writel(1 << ch->id, pl08x->base + PL080_ERR_CLEAR);
475 writel(1 << ch->id, pl08x->base + PL080_TC_CLEAR);
e8689e63
LW
476}
477
478static inline u32 get_bytes_in_cctl(u32 cctl)
479{
480 /* The source width defines the number of bytes */
481 u32 bytes = cctl & PL080_CONTROL_TRANSFER_SIZE_MASK;
482
483 switch (cctl >> PL080_CONTROL_SWIDTH_SHIFT) {
484 case PL080_WIDTH_8BIT:
485 break;
486 case PL080_WIDTH_16BIT:
487 bytes *= 2;
488 break;
489 case PL080_WIDTH_32BIT:
490 bytes *= 4;
491 break;
492 }
493 return bytes;
494}
495
da1b6c05
TF
496static inline u32 get_bytes_in_cctl_pl080s(u32 cctl, u32 cctl1)
497{
498 /* The source width defines the number of bytes */
499 u32 bytes = cctl1 & PL080S_CONTROL_TRANSFER_SIZE_MASK;
500
501 switch (cctl >> PL080_CONTROL_SWIDTH_SHIFT) {
502 case PL080_WIDTH_8BIT:
503 break;
504 case PL080_WIDTH_16BIT:
505 bytes *= 2;
506 break;
507 case PL080_WIDTH_32BIT:
508 bytes *= 4;
509 break;
510 }
511 return bytes;
512}
513
e8689e63
LW
514/* The channel should be paused when calling this */
515static u32 pl08x_getbytes_chan(struct pl08x_dma_chan *plchan)
516{
ba6785ff
TF
517 struct pl08x_driver_data *pl08x = plchan->host;
518 const u32 *llis_va, *llis_va_limit;
e8689e63 519 struct pl08x_phy_chan *ch;
68a7faa2 520 dma_addr_t llis_bus;
e8689e63 521 struct pl08x_txd *txd;
ba6785ff 522 u32 llis_max_words;
68a7faa2 523 size_t bytes;
68a7faa2 524 u32 clli;
e8689e63 525
e8689e63
LW
526 ch = plchan->phychan;
527 txd = plchan->at;
528
68a7faa2
TF
529 if (!ch || !txd)
530 return 0;
531
e8689e63 532 /*
db9f136a
RKAL
533 * Follow the LLIs to get the number of remaining
534 * bytes in the currently active transaction.
e8689e63 535 */
68a7faa2 536 clli = readl(ch->base + PL080_CH_LLI) & ~PL080_LLI_LM_AHB2;
e8689e63 537
68a7faa2 538 /* First get the remaining bytes in the active transfer */
da1b6c05
TF
539 if (pl08x->vd->pl080s)
540 bytes = get_bytes_in_cctl_pl080s(
541 readl(ch->base + PL080_CH_CONTROL),
542 readl(ch->base + PL080S_CH_CONTROL2));
543 else
544 bytes = get_bytes_in_cctl(readl(ch->base + PL080_CH_CONTROL));
e8689e63 545
68a7faa2
TF
546 if (!clli)
547 return bytes;
db9f136a 548
68a7faa2
TF
549 llis_va = txd->llis_va;
550 llis_bus = txd->llis_bus;
551
ba6785ff 552 llis_max_words = pl08x->lli_words * MAX_NUM_TSFR_LLIS;
68a7faa2 553 BUG_ON(clli < llis_bus || clli >= llis_bus +
ba6785ff 554 sizeof(u32) * llis_max_words);
e8689e63 555
68a7faa2
TF
556 /*
557 * Locate the next LLI - as this is an array,
558 * it's simple maths to find.
559 */
ba6785ff 560 llis_va += (clli - llis_bus) / sizeof(u32);
68a7faa2 561
ba6785ff
TF
562 llis_va_limit = llis_va + llis_max_words;
563
564 for (; llis_va < llis_va_limit; llis_va += pl08x->lli_words) {
da1b6c05
TF
565 if (pl08x->vd->pl080s)
566 bytes += get_bytes_in_cctl_pl080s(
567 llis_va[PL080_LLI_CCTL],
568 llis_va[PL080S_LLI_CCTL2]);
569 else
570 bytes += get_bytes_in_cctl(llis_va[PL080_LLI_CCTL]);
68a7faa2
TF
571
572 /*
573 * A LLI pointer of 0 terminates the LLI list
574 */
ba6785ff 575 if (!llis_va[PL080_LLI_LLI])
68a7faa2 576 break;
e8689e63
LW
577 }
578
e8689e63
LW
579 return bytes;
580}
581
582/*
583 * Allocate a physical channel for a virtual channel
94ae8522
RKAL
584 *
585 * Try to locate a physical channel to be used for this transfer. If all
586 * are taken return NULL and the requester will have to cope by using
587 * some fallback PIO mode or retrying later.
e8689e63
LW
588 */
589static struct pl08x_phy_chan *
590pl08x_get_phy_channel(struct pl08x_driver_data *pl08x,
591 struct pl08x_dma_chan *virt_chan)
592{
593 struct pl08x_phy_chan *ch = NULL;
594 unsigned long flags;
595 int i;
596
e8689e63
LW
597 for (i = 0; i < pl08x->vd->channels; i++) {
598 ch = &pl08x->phy_chans[i];
599
600 spin_lock_irqsave(&ch->lock, flags);
601
affa115e 602 if (!ch->locked && !ch->serving) {
e8689e63 603 ch->serving = virt_chan;
e8689e63
LW
604 spin_unlock_irqrestore(&ch->lock, flags);
605 break;
606 }
607
608 spin_unlock_irqrestore(&ch->lock, flags);
609 }
610
611 if (i == pl08x->vd->channels) {
612 /* No physical channel available, cope with it */
613 return NULL;
614 }
615
616 return ch;
617}
618
a5a488db 619/* Mark the physical channel as free. Note, this write is atomic. */
e8689e63
LW
620static inline void pl08x_put_phy_channel(struct pl08x_driver_data *pl08x,
621 struct pl08x_phy_chan *ch)
622{
a5a488db
RK
623 ch->serving = NULL;
624}
e8689e63 625
a5a488db
RK
626/*
627 * Try to allocate a physical channel. When successful, assign it to
628 * this virtual channel, and initiate the next descriptor. The
629 * virtual channel lock must be held at this point.
630 */
631static void pl08x_phy_alloc_and_start(struct pl08x_dma_chan *plchan)
632{
633 struct pl08x_driver_data *pl08x = plchan->host;
634 struct pl08x_phy_chan *ch;
fb526210 635
a5a488db
RK
636 ch = pl08x_get_phy_channel(pl08x, plchan);
637 if (!ch) {
638 dev_dbg(&pl08x->adev->dev, "no physical channel available for xfer on %s\n", plchan->name);
639 plchan->state = PL08X_CHAN_WAITING;
640 return;
641 }
e8689e63 642
a5a488db
RK
643 dev_dbg(&pl08x->adev->dev, "allocated physical channel %d for xfer on %s\n",
644 ch->id, plchan->name);
645
646 plchan->phychan = ch;
647 plchan->state = PL08X_CHAN_RUNNING;
648 pl08x_start_next_txd(plchan);
649}
650
651static void pl08x_phy_reassign_start(struct pl08x_phy_chan *ch,
652 struct pl08x_dma_chan *plchan)
653{
654 struct pl08x_driver_data *pl08x = plchan->host;
655
656 dev_dbg(&pl08x->adev->dev, "reassigned physical channel %d for xfer on %s\n",
657 ch->id, plchan->name);
658
659 /*
660 * We do this without taking the lock; we're really only concerned
661 * about whether this pointer is NULL or not, and we're guaranteed
662 * that this will only be called when it _already_ is non-NULL.
663 */
664 ch->serving = plchan;
665 plchan->phychan = ch;
666 plchan->state = PL08X_CHAN_RUNNING;
667 pl08x_start_next_txd(plchan);
668}
669
670/*
671 * Free a physical DMA channel, potentially reallocating it to another
672 * virtual channel if we have any pending.
673 */
674static void pl08x_phy_free(struct pl08x_dma_chan *plchan)
675{
676 struct pl08x_driver_data *pl08x = plchan->host;
677 struct pl08x_dma_chan *p, *next;
678
679 retry:
680 next = NULL;
681
682 /* Find a waiting virtual channel for the next transfer. */
01d8dc64 683 list_for_each_entry(p, &pl08x->memcpy.channels, vc.chan.device_node)
a5a488db
RK
684 if (p->state == PL08X_CHAN_WAITING) {
685 next = p;
686 break;
687 }
688
689 if (!next) {
01d8dc64 690 list_for_each_entry(p, &pl08x->slave.channels, vc.chan.device_node)
a5a488db
RK
691 if (p->state == PL08X_CHAN_WAITING) {
692 next = p;
693 break;
694 }
695 }
696
697 /* Ensure that the physical channel is stopped */
698 pl08x_terminate_phy_chan(pl08x, plchan->phychan);
699
700 if (next) {
701 bool success;
702
703 /*
704 * Eww. We know this isn't going to deadlock
705 * but lockdep probably doesn't.
706 */
083be28a 707 spin_lock(&next->vc.lock);
a5a488db
RK
708 /* Re-check the state now that we have the lock */
709 success = next->state == PL08X_CHAN_WAITING;
710 if (success)
711 pl08x_phy_reassign_start(plchan->phychan, next);
083be28a 712 spin_unlock(&next->vc.lock);
a5a488db
RK
713
714 /* If the state changed, try to find another channel */
715 if (!success)
716 goto retry;
717 } else {
718 /* No more jobs, so free up the physical channel */
719 pl08x_put_phy_channel(pl08x, plchan->phychan);
720 }
721
722 plchan->phychan = NULL;
723 plchan->state = PL08X_CHAN_IDLE;
e8689e63
LW
724}
725
726/*
727 * LLI handling
728 */
729
730static inline unsigned int pl08x_get_bytes_for_cctl(unsigned int coded)
731{
732 switch (coded) {
733 case PL080_WIDTH_8BIT:
734 return 1;
735 case PL080_WIDTH_16BIT:
736 return 2;
737 case PL080_WIDTH_32BIT:
738 return 4;
739 default:
740 break;
741 }
742 BUG();
743 return 0;
744}
745
746static inline u32 pl08x_cctl_bits(u32 cctl, u8 srcwidth, u8 dstwidth,
cace6585 747 size_t tsize)
e8689e63
LW
748{
749 u32 retbits = cctl;
750
e8b5e11d 751 /* Remove all src, dst and transfer size bits */
e8689e63
LW
752 retbits &= ~PL080_CONTROL_DWIDTH_MASK;
753 retbits &= ~PL080_CONTROL_SWIDTH_MASK;
754 retbits &= ~PL080_CONTROL_TRANSFER_SIZE_MASK;
755
756 /* Then set the bits according to the parameters */
757 switch (srcwidth) {
758 case 1:
759 retbits |= PL080_WIDTH_8BIT << PL080_CONTROL_SWIDTH_SHIFT;
760 break;
761 case 2:
762 retbits |= PL080_WIDTH_16BIT << PL080_CONTROL_SWIDTH_SHIFT;
763 break;
764 case 4:
765 retbits |= PL080_WIDTH_32BIT << PL080_CONTROL_SWIDTH_SHIFT;
766 break;
767 default:
768 BUG();
769 break;
770 }
771
772 switch (dstwidth) {
773 case 1:
774 retbits |= PL080_WIDTH_8BIT << PL080_CONTROL_DWIDTH_SHIFT;
775 break;
776 case 2:
777 retbits |= PL080_WIDTH_16BIT << PL080_CONTROL_DWIDTH_SHIFT;
778 break;
779 case 4:
780 retbits |= PL080_WIDTH_32BIT << PL080_CONTROL_DWIDTH_SHIFT;
781 break;
782 default:
783 BUG();
784 break;
785 }
786
5110e51d 787 tsize &= PL080_CONTROL_TRANSFER_SIZE_MASK;
e8689e63
LW
788 retbits |= tsize << PL080_CONTROL_TRANSFER_SIZE_SHIFT;
789 return retbits;
790}
791
542361f8
RKAL
792struct pl08x_lli_build_data {
793 struct pl08x_txd *txd;
542361f8
RKAL
794 struct pl08x_bus_data srcbus;
795 struct pl08x_bus_data dstbus;
796 size_t remainder;
25c94f7f 797 u32 lli_bus;
542361f8
RKAL
798};
799
e8689e63 800/*
0532e6fc
VK
801 * Autoselect a master bus to use for the transfer. Slave will be the chosen as
802 * victim in case src & dest are not similarly aligned. i.e. If after aligning
803 * masters address with width requirements of transfer (by sending few byte by
804 * byte data), slave is still not aligned, then its width will be reduced to
805 * BYTE.
806 * - prefers the destination bus if both available
036f05fd 807 * - prefers bus with fixed address (i.e. peripheral)
e8689e63 808 */
542361f8
RKAL
809static void pl08x_choose_master_bus(struct pl08x_lli_build_data *bd,
810 struct pl08x_bus_data **mbus, struct pl08x_bus_data **sbus, u32 cctl)
e8689e63
LW
811{
812 if (!(cctl & PL080_CONTROL_DST_INCR)) {
542361f8
RKAL
813 *mbus = &bd->dstbus;
814 *sbus = &bd->srcbus;
036f05fd
VK
815 } else if (!(cctl & PL080_CONTROL_SRC_INCR)) {
816 *mbus = &bd->srcbus;
817 *sbus = &bd->dstbus;
e8689e63 818 } else {
036f05fd 819 if (bd->dstbus.buswidth >= bd->srcbus.buswidth) {
542361f8
RKAL
820 *mbus = &bd->dstbus;
821 *sbus = &bd->srcbus;
036f05fd 822 } else {
542361f8
RKAL
823 *mbus = &bd->srcbus;
824 *sbus = &bd->dstbus;
e8689e63
LW
825 }
826 }
827}
828
829/*
94ae8522 830 * Fills in one LLI for a certain transfer descriptor and advance the counter
e8689e63 831 */
ba6785ff
TF
832static void pl08x_fill_lli_for_desc(struct pl08x_driver_data *pl08x,
833 struct pl08x_lli_build_data *bd,
da1b6c05 834 int num_llis, int len, u32 cctl, u32 cctl2)
e8689e63 835{
ba6785ff
TF
836 u32 offset = num_llis * pl08x->lli_words;
837 u32 *llis_va = bd->txd->llis_va + offset;
542361f8 838 dma_addr_t llis_bus = bd->txd->llis_bus;
e8689e63
LW
839
840 BUG_ON(num_llis >= MAX_NUM_TSFR_LLIS);
841
ba6785ff
TF
842 /* Advance the offset to next LLI. */
843 offset += pl08x->lli_words;
844
845 llis_va[PL080_LLI_SRC] = bd->srcbus.addr;
846 llis_va[PL080_LLI_DST] = bd->dstbus.addr;
847 llis_va[PL080_LLI_LLI] = (llis_bus + sizeof(u32) * offset);
848 llis_va[PL080_LLI_LLI] |= bd->lli_bus;
849 llis_va[PL080_LLI_CCTL] = cctl;
da1b6c05
TF
850 if (pl08x->vd->pl080s)
851 llis_va[PL080S_LLI_CCTL2] = cctl2;
e8689e63
LW
852
853 if (cctl & PL080_CONTROL_SRC_INCR)
542361f8 854 bd->srcbus.addr += len;
e8689e63 855 if (cctl & PL080_CONTROL_DST_INCR)
542361f8 856 bd->dstbus.addr += len;
e8689e63 857
542361f8 858 BUG_ON(bd->remainder < len);
cace6585 859
542361f8 860 bd->remainder -= len;
e8689e63
LW
861}
862
ba6785ff
TF
863static inline void prep_byte_width_lli(struct pl08x_driver_data *pl08x,
864 struct pl08x_lli_build_data *bd, u32 *cctl, u32 len,
865 int num_llis, size_t *total_bytes)
e8689e63 866{
03af500f 867 *cctl = pl08x_cctl_bits(*cctl, 1, 1, len);
da1b6c05 868 pl08x_fill_lli_for_desc(pl08x, bd, num_llis, len, *cctl, len);
03af500f 869 (*total_bytes) += len;
e8689e63
LW
870}
871
48924e42
TF
872#ifdef VERBOSE_DEBUG
873static void pl08x_dump_lli(struct pl08x_driver_data *pl08x,
874 const u32 *llis_va, int num_llis)
875{
876 int i;
877
da1b6c05 878 if (pl08x->vd->pl080s) {
48924e42 879 dev_vdbg(&pl08x->adev->dev,
da1b6c05
TF
880 "%-3s %-9s %-10s %-10s %-10s %-10s %s\n",
881 "lli", "", "csrc", "cdst", "clli", "cctl", "cctl2");
882 for (i = 0; i < num_llis; i++) {
883 dev_vdbg(&pl08x->adev->dev,
884 "%3d @%p: 0x%08x 0x%08x 0x%08x 0x%08x 0x%08x\n",
885 i, llis_va, llis_va[PL080_LLI_SRC],
886 llis_va[PL080_LLI_DST], llis_va[PL080_LLI_LLI],
887 llis_va[PL080_LLI_CCTL],
888 llis_va[PL080S_LLI_CCTL2]);
889 llis_va += pl08x->lli_words;
890 }
891 } else {
892 dev_vdbg(&pl08x->adev->dev,
893 "%-3s %-9s %-10s %-10s %-10s %s\n",
894 "lli", "", "csrc", "cdst", "clli", "cctl");
895 for (i = 0; i < num_llis; i++) {
896 dev_vdbg(&pl08x->adev->dev,
897 "%3d @%p: 0x%08x 0x%08x 0x%08x 0x%08x\n",
898 i, llis_va, llis_va[PL080_LLI_SRC],
899 llis_va[PL080_LLI_DST], llis_va[PL080_LLI_LLI],
900 llis_va[PL080_LLI_CCTL]);
901 llis_va += pl08x->lli_words;
902 }
48924e42
TF
903 }
904}
905#else
906static inline void pl08x_dump_lli(struct pl08x_driver_data *pl08x,
907 const u32 *llis_va, int num_llis) {}
908#endif
909
e8689e63
LW
910/*
911 * This fills in the table of LLIs for the transfer descriptor
912 * Note that we assume we never have to change the burst sizes
913 * Return 0 for error
914 */
915static int pl08x_fill_llis_for_desc(struct pl08x_driver_data *pl08x,
916 struct pl08x_txd *txd)
917{
e8689e63 918 struct pl08x_bus_data *mbus, *sbus;
542361f8 919 struct pl08x_lli_build_data bd;
e8689e63 920 int num_llis = 0;
03af500f 921 u32 cctl, early_bytes = 0;
b7f69d9d 922 size_t max_bytes_per_lli, total_bytes;
ba6785ff 923 u32 *llis_va, *last_lli;
b7f69d9d 924 struct pl08x_sg *dsg;
e8689e63 925
3e27ee84 926 txd->llis_va = dma_pool_alloc(pl08x->pool, GFP_NOWAIT, &txd->llis_bus);
e8689e63
LW
927 if (!txd->llis_va) {
928 dev_err(&pl08x->adev->dev, "%s no memory for llis\n", __func__);
929 return 0;
930 }
931
542361f8 932 bd.txd = txd;
25c94f7f 933 bd.lli_bus = (pl08x->lli_buses & PL08X_AHB2) ? PL080_LLI_LM_AHB2 : 0;
b7f69d9d 934 cctl = txd->cctl;
542361f8 935
e8689e63 936 /* Find maximum width of the source bus */
542361f8 937 bd.srcbus.maxwidth =
e8689e63
LW
938 pl08x_get_bytes_for_cctl((cctl & PL080_CONTROL_SWIDTH_MASK) >>
939 PL080_CONTROL_SWIDTH_SHIFT);
940
941 /* Find maximum width of the destination bus */
542361f8 942 bd.dstbus.maxwidth =
e8689e63
LW
943 pl08x_get_bytes_for_cctl((cctl & PL080_CONTROL_DWIDTH_MASK) >>
944 PL080_CONTROL_DWIDTH_SHIFT);
945
b7f69d9d
VK
946 list_for_each_entry(dsg, &txd->dsg_list, node) {
947 total_bytes = 0;
948 cctl = txd->cctl;
e8689e63 949
b7f69d9d
VK
950 bd.srcbus.addr = dsg->src_addr;
951 bd.dstbus.addr = dsg->dst_addr;
952 bd.remainder = dsg->len;
953 bd.srcbus.buswidth = bd.srcbus.maxwidth;
954 bd.dstbus.buswidth = bd.dstbus.maxwidth;
e8689e63 955
b7f69d9d 956 pl08x_choose_master_bus(&bd, &mbus, &sbus, cctl);
e8689e63 957
b7f69d9d
VK
958 dev_vdbg(&pl08x->adev->dev, "src=0x%08x%s/%u dst=0x%08x%s/%u len=%zu\n",
959 bd.srcbus.addr, cctl & PL080_CONTROL_SRC_INCR ? "+" : "",
960 bd.srcbus.buswidth,
961 bd.dstbus.addr, cctl & PL080_CONTROL_DST_INCR ? "+" : "",
962 bd.dstbus.buswidth,
963 bd.remainder);
964 dev_vdbg(&pl08x->adev->dev, "mbus=%s sbus=%s\n",
965 mbus == &bd.srcbus ? "src" : "dst",
966 sbus == &bd.srcbus ? "src" : "dst");
fc74eb79 967
b7f69d9d
VK
968 /*
969 * Zero length is only allowed if all these requirements are
970 * met:
971 * - flow controller is peripheral.
972 * - src.addr is aligned to src.width
973 * - dst.addr is aligned to dst.width
974 *
975 * sg_len == 1 should be true, as there can be two cases here:
976 *
977 * - Memory addresses are contiguous and are not scattered.
978 * Here, Only one sg will be passed by user driver, with
979 * memory address and zero length. We pass this to controller
980 * and after the transfer it will receive the last burst
981 * request from peripheral and so transfer finishes.
982 *
983 * - Memory addresses are scattered and are not contiguous.
984 * Here, Obviously as DMA controller doesn't know when a lli's
985 * transfer gets over, it can't load next lli. So in this
986 * case, there has to be an assumption that only one lli is
987 * supported. Thus, we can't have scattered addresses.
988 */
989 if (!bd.remainder) {
990 u32 fc = (txd->ccfg & PL080_CONFIG_FLOW_CONTROL_MASK) >>
991 PL080_CONFIG_FLOW_CONTROL_SHIFT;
992 if (!((fc >= PL080_FLOW_SRC2DST_DST) &&
0a235657 993 (fc <= PL080_FLOW_SRC2DST_SRC))) {
b7f69d9d
VK
994 dev_err(&pl08x->adev->dev, "%s sg len can't be zero",
995 __func__);
996 return 0;
997 }
0a235657 998
b7f69d9d 999 if ((bd.srcbus.addr % bd.srcbus.buswidth) ||
880db3ff 1000 (bd.dstbus.addr % bd.dstbus.buswidth)) {
b7f69d9d
VK
1001 dev_err(&pl08x->adev->dev,
1002 "%s src & dst address must be aligned to src"
1003 " & dst width if peripheral is flow controller",
1004 __func__);
1005 return 0;
1006 }
03af500f 1007
b7f69d9d
VK
1008 cctl = pl08x_cctl_bits(cctl, bd.srcbus.buswidth,
1009 bd.dstbus.buswidth, 0);
ba6785ff 1010 pl08x_fill_lli_for_desc(pl08x, &bd, num_llis++,
da1b6c05 1011 0, cctl, 0);
b7f69d9d
VK
1012 break;
1013 }
e8689e63
LW
1014
1015 /*
b7f69d9d
VK
1016 * Send byte by byte for following cases
1017 * - Less than a bus width available
1018 * - until master bus is aligned
e8689e63 1019 */
b7f69d9d
VK
1020 if (bd.remainder < mbus->buswidth)
1021 early_bytes = bd.remainder;
1022 else if ((mbus->addr) % (mbus->buswidth)) {
1023 early_bytes = mbus->buswidth - (mbus->addr) %
1024 (mbus->buswidth);
1025 if ((bd.remainder - early_bytes) < mbus->buswidth)
1026 early_bytes = bd.remainder;
1027 }
e8689e63 1028
b7f69d9d
VK
1029 if (early_bytes) {
1030 dev_vdbg(&pl08x->adev->dev,
1031 "%s byte width LLIs (remain 0x%08x)\n",
1032 __func__, bd.remainder);
ba6785ff
TF
1033 prep_byte_width_lli(pl08x, &bd, &cctl, early_bytes,
1034 num_llis++, &total_bytes);
e8689e63
LW
1035 }
1036
b7f69d9d
VK
1037 if (bd.remainder) {
1038 /*
1039 * Master now aligned
1040 * - if slave is not then we must set its width down
1041 */
1042 if (sbus->addr % sbus->buswidth) {
1043 dev_dbg(&pl08x->adev->dev,
1044 "%s set down bus width to one byte\n",
1045 __func__);
fa6a940b 1046
b7f69d9d
VK
1047 sbus->buswidth = 1;
1048 }
e8689e63
LW
1049
1050 /*
b7f69d9d
VK
1051 * Bytes transferred = tsize * src width, not
1052 * MIN(buswidths)
e8689e63 1053 */
b7f69d9d 1054 max_bytes_per_lli = bd.srcbus.buswidth *
5110e51d 1055 pl08x->vd->max_transfer_size;
b7f69d9d
VK
1056 dev_vdbg(&pl08x->adev->dev,
1057 "%s max bytes per lli = %zu\n",
1058 __func__, max_bytes_per_lli);
e8689e63
LW
1059
1060 /*
b7f69d9d
VK
1061 * Make largest possible LLIs until less than one bus
1062 * width left
e8689e63 1063 */
b7f69d9d
VK
1064 while (bd.remainder > (mbus->buswidth - 1)) {
1065 size_t lli_len, tsize, width;
e8689e63 1066
b7f69d9d
VK
1067 /*
1068 * If enough left try to send max possible,
1069 * otherwise try to send the remainder
1070 */
1071 lli_len = min(bd.remainder, max_bytes_per_lli);
16a2e7d3 1072
b7f69d9d
VK
1073 /*
1074 * Check against maximum bus alignment:
1075 * Calculate actual transfer size in relation to
1076 * bus width an get a maximum remainder of the
1077 * highest bus width - 1
1078 */
1079 width = max(mbus->buswidth, sbus->buswidth);
1080 lli_len = (lli_len / width) * width;
1081 tsize = lli_len / bd.srcbus.buswidth;
1082
1083 dev_vdbg(&pl08x->adev->dev,
1084 "%s fill lli with single lli chunk of "
1085 "size 0x%08zx (remainder 0x%08zx)\n",
1086 __func__, lli_len, bd.remainder);
1087
1088 cctl = pl08x_cctl_bits(cctl, bd.srcbus.buswidth,
16a2e7d3 1089 bd.dstbus.buswidth, tsize);
ba6785ff 1090 pl08x_fill_lli_for_desc(pl08x, &bd, num_llis++,
da1b6c05 1091 lli_len, cctl, tsize);
b7f69d9d
VK
1092 total_bytes += lli_len;
1093 }
e8689e63 1094
b7f69d9d
VK
1095 /*
1096 * Send any odd bytes
1097 */
1098 if (bd.remainder) {
1099 dev_vdbg(&pl08x->adev->dev,
1100 "%s align with boundary, send odd bytes (remain %zu)\n",
1101 __func__, bd.remainder);
ba6785ff
TF
1102 prep_byte_width_lli(pl08x, &bd, &cctl,
1103 bd.remainder, num_llis++, &total_bytes);
b7f69d9d 1104 }
e8689e63 1105 }
16a2e7d3 1106
b7f69d9d
VK
1107 if (total_bytes != dsg->len) {
1108 dev_err(&pl08x->adev->dev,
1109 "%s size of encoded lli:s don't match total txd, transferred 0x%08zx from size 0x%08zx\n",
1110 __func__, total_bytes, dsg->len);
1111 return 0;
1112 }
e8689e63 1113
b7f69d9d
VK
1114 if (num_llis >= MAX_NUM_TSFR_LLIS) {
1115 dev_err(&pl08x->adev->dev,
1116 "%s need to increase MAX_NUM_TSFR_LLIS from 0x%08x\n",
ba6785ff 1117 __func__, MAX_NUM_TSFR_LLIS);
b7f69d9d
VK
1118 return 0;
1119 }
e8689e63 1120 }
b58b6b5b
RKAL
1121
1122 llis_va = txd->llis_va;
ba6785ff 1123 last_lli = llis_va + (num_llis - 1) * pl08x->lli_words;
94ae8522 1124 /* The final LLI terminates the LLI. */
ba6785ff 1125 last_lli[PL080_LLI_LLI] = 0;
94ae8522 1126 /* The final LLI element shall also fire an interrupt. */
ba6785ff 1127 last_lli[PL080_LLI_CCTL] |= PL080_CONTROL_TC_IRQ_EN;
e8689e63 1128
48924e42 1129 pl08x_dump_lli(pl08x, llis_va, num_llis);
e8689e63
LW
1130
1131 return num_llis;
1132}
1133
e8689e63
LW
1134static void pl08x_free_txd(struct pl08x_driver_data *pl08x,
1135 struct pl08x_txd *txd)
1136{
b7f69d9d
VK
1137 struct pl08x_sg *dsg, *_dsg;
1138
c1205646
VK
1139 if (txd->llis_va)
1140 dma_pool_free(pl08x->pool, txd->llis_va, txd->llis_bus);
e8689e63 1141
b7f69d9d
VK
1142 list_for_each_entry_safe(dsg, _dsg, &txd->dsg_list, node) {
1143 list_del(&dsg->node);
1144 kfree(dsg);
1145 }
1146
e8689e63
LW
1147 kfree(txd);
1148}
1149
18536134
RK
1150static void pl08x_unmap_buffers(struct pl08x_txd *txd)
1151{
1152 struct device *dev = txd->vd.tx.chan->device->dev;
1153 struct pl08x_sg *dsg;
1154
1155 if (!(txd->vd.tx.flags & DMA_COMPL_SKIP_SRC_UNMAP)) {
1156 if (txd->vd.tx.flags & DMA_COMPL_SRC_UNMAP_SINGLE)
1157 list_for_each_entry(dsg, &txd->dsg_list, node)
1158 dma_unmap_single(dev, dsg->src_addr, dsg->len,
1159 DMA_TO_DEVICE);
1160 else {
1161 list_for_each_entry(dsg, &txd->dsg_list, node)
1162 dma_unmap_page(dev, dsg->src_addr, dsg->len,
1163 DMA_TO_DEVICE);
1164 }
1165 }
1166 if (!(txd->vd.tx.flags & DMA_COMPL_SKIP_DEST_UNMAP)) {
1167 if (txd->vd.tx.flags & DMA_COMPL_DEST_UNMAP_SINGLE)
1168 list_for_each_entry(dsg, &txd->dsg_list, node)
1169 dma_unmap_single(dev, dsg->dst_addr, dsg->len,
1170 DMA_FROM_DEVICE);
1171 else
1172 list_for_each_entry(dsg, &txd->dsg_list, node)
1173 dma_unmap_page(dev, dsg->dst_addr, dsg->len,
1174 DMA_FROM_DEVICE);
1175 }
1176}
1177
1178static void pl08x_desc_free(struct virt_dma_desc *vd)
1179{
1180 struct pl08x_txd *txd = to_pl08x_txd(&vd->tx);
1181 struct pl08x_dma_chan *plchan = to_pl08x_chan(vd->tx.chan);
18536134
RK
1182
1183 if (!plchan->slave)
1184 pl08x_unmap_buffers(txd);
1185
1186 if (!txd->done)
1187 pl08x_release_mux(plchan);
1188
18536134 1189 pl08x_free_txd(plchan->host, txd);
18536134
RK
1190}
1191
e8689e63
LW
1192static void pl08x_free_txd_list(struct pl08x_driver_data *pl08x,
1193 struct pl08x_dma_chan *plchan)
1194{
ea160561 1195 LIST_HEAD(head);
e8689e63 1196
879f127b 1197 vchan_get_all_descriptors(&plchan->vc, &head);
91998261 1198 vchan_dma_desc_free_list(&plchan->vc, &head);
e8689e63
LW
1199}
1200
1201/*
1202 * The DMA ENGINE API
1203 */
1204static int pl08x_alloc_chan_resources(struct dma_chan *chan)
1205{
1206 return 0;
1207}
1208
1209static void pl08x_free_chan_resources(struct dma_chan *chan)
1210{
a068682c
RK
1211 /* Ensure all queued descriptors are freed */
1212 vchan_free_chan_resources(to_virt_chan(chan));
e8689e63
LW
1213}
1214
e8689e63
LW
1215static struct dma_async_tx_descriptor *pl08x_prep_dma_interrupt(
1216 struct dma_chan *chan, unsigned long flags)
1217{
1218 struct dma_async_tx_descriptor *retval = NULL;
1219
1220 return retval;
1221}
1222
1223/*
94ae8522
RKAL
1224 * Code accessing dma_async_is_complete() in a tight loop may give problems.
1225 * If slaves are relying on interrupts to signal completion this function
1226 * must not be called with interrupts disabled.
e8689e63 1227 */
3e27ee84
VK
1228static enum dma_status pl08x_dma_tx_status(struct dma_chan *chan,
1229 dma_cookie_t cookie, struct dma_tx_state *txstate)
e8689e63
LW
1230{
1231 struct pl08x_dma_chan *plchan = to_pl08x_chan(chan);
06e885b7
RK
1232 struct virt_dma_desc *vd;
1233 unsigned long flags;
e8689e63 1234 enum dma_status ret;
06e885b7 1235 size_t bytes = 0;
e8689e63 1236
96a2af41
RKAL
1237 ret = dma_cookie_status(chan, cookie, txstate);
1238 if (ret == DMA_SUCCESS)
e8689e63 1239 return ret;
e8689e63 1240
06e885b7
RK
1241 /*
1242 * There's no point calculating the residue if there's
1243 * no txstate to store the value.
1244 */
1245 if (!txstate) {
1246 if (plchan->state == PL08X_CHAN_PAUSED)
1247 ret = DMA_PAUSED;
1248 return ret;
1249 }
1250
1251 spin_lock_irqsave(&plchan->vc.lock, flags);
1252 ret = dma_cookie_status(chan, cookie, txstate);
1253 if (ret != DMA_SUCCESS) {
1254 vd = vchan_find_desc(&plchan->vc, cookie);
1255 if (vd) {
1256 /* On the issued list, so hasn't been processed yet */
1257 struct pl08x_txd *txd = to_pl08x_txd(&vd->tx);
1258 struct pl08x_sg *dsg;
1259
1260 list_for_each_entry(dsg, &txd->dsg_list, node)
1261 bytes += dsg->len;
1262 } else {
1263 bytes = pl08x_getbytes_chan(plchan);
1264 }
1265 }
1266 spin_unlock_irqrestore(&plchan->vc.lock, flags);
1267
e8689e63
LW
1268 /*
1269 * This cookie not complete yet
96a2af41 1270 * Get number of bytes left in the active transactions and queue
e8689e63 1271 */
06e885b7 1272 dma_set_residue(txstate, bytes);
e8689e63 1273
06e885b7
RK
1274 if (plchan->state == PL08X_CHAN_PAUSED && ret == DMA_IN_PROGRESS)
1275 ret = DMA_PAUSED;
e8689e63
LW
1276
1277 /* Whether waiting or running, we're in progress */
06e885b7 1278 return ret;
e8689e63
LW
1279}
1280
1281/* PrimeCell DMA extension */
1282struct burst_table {
760596c6 1283 u32 burstwords;
e8689e63
LW
1284 u32 reg;
1285};
1286
1287static const struct burst_table burst_sizes[] = {
1288 {
1289 .burstwords = 256,
760596c6 1290 .reg = PL080_BSIZE_256,
e8689e63
LW
1291 },
1292 {
1293 .burstwords = 128,
760596c6 1294 .reg = PL080_BSIZE_128,
e8689e63
LW
1295 },
1296 {
1297 .burstwords = 64,
760596c6 1298 .reg = PL080_BSIZE_64,
e8689e63
LW
1299 },
1300 {
1301 .burstwords = 32,
760596c6 1302 .reg = PL080_BSIZE_32,
e8689e63
LW
1303 },
1304 {
1305 .burstwords = 16,
760596c6 1306 .reg = PL080_BSIZE_16,
e8689e63
LW
1307 },
1308 {
1309 .burstwords = 8,
760596c6 1310 .reg = PL080_BSIZE_8,
e8689e63
LW
1311 },
1312 {
1313 .burstwords = 4,
760596c6 1314 .reg = PL080_BSIZE_4,
e8689e63
LW
1315 },
1316 {
760596c6
RKAL
1317 .burstwords = 0,
1318 .reg = PL080_BSIZE_1,
e8689e63
LW
1319 },
1320};
1321
121c8476
RKAL
1322/*
1323 * Given the source and destination available bus masks, select which
1324 * will be routed to each port. We try to have source and destination
1325 * on separate ports, but always respect the allowable settings.
1326 */
1327static u32 pl08x_select_bus(u8 src, u8 dst)
1328{
1329 u32 cctl = 0;
1330
1331 if (!(dst & PL08X_AHB1) || ((dst & PL08X_AHB2) && (src & PL08X_AHB1)))
1332 cctl |= PL080_CONTROL_DST_AHB2;
1333 if (!(src & PL08X_AHB1) || ((src & PL08X_AHB2) && !(dst & PL08X_AHB2)))
1334 cctl |= PL080_CONTROL_SRC_AHB2;
1335
1336 return cctl;
1337}
1338
f14c426c
RKAL
1339static u32 pl08x_cctl(u32 cctl)
1340{
1341 cctl &= ~(PL080_CONTROL_SRC_AHB2 | PL080_CONTROL_DST_AHB2 |
1342 PL080_CONTROL_SRC_INCR | PL080_CONTROL_DST_INCR |
1343 PL080_CONTROL_PROT_MASK);
1344
1345 /* Access the cell in privileged mode, non-bufferable, non-cacheable */
1346 return cctl | PL080_CONTROL_PROT_SYS;
1347}
1348
aa88cdaa
RKAL
1349static u32 pl08x_width(enum dma_slave_buswidth width)
1350{
1351 switch (width) {
1352 case DMA_SLAVE_BUSWIDTH_1_BYTE:
1353 return PL080_WIDTH_8BIT;
1354 case DMA_SLAVE_BUSWIDTH_2_BYTES:
1355 return PL080_WIDTH_16BIT;
1356 case DMA_SLAVE_BUSWIDTH_4_BYTES:
1357 return PL080_WIDTH_32BIT;
f32807f1
VK
1358 default:
1359 return ~0;
aa88cdaa 1360 }
aa88cdaa
RKAL
1361}
1362
760596c6
RKAL
1363static u32 pl08x_burst(u32 maxburst)
1364{
1365 int i;
1366
1367 for (i = 0; i < ARRAY_SIZE(burst_sizes); i++)
1368 if (burst_sizes[i].burstwords <= maxburst)
1369 break;
1370
1371 return burst_sizes[i].reg;
1372}
1373
9862ba17
RK
1374static u32 pl08x_get_cctl(struct pl08x_dma_chan *plchan,
1375 enum dma_slave_buswidth addr_width, u32 maxburst)
1376{
1377 u32 width, burst, cctl = 0;
1378
1379 width = pl08x_width(addr_width);
1380 if (width == ~0)
1381 return ~0;
1382
1383 cctl |= width << PL080_CONTROL_SWIDTH_SHIFT;
1384 cctl |= width << PL080_CONTROL_DWIDTH_SHIFT;
1385
1386 /*
1387 * If this channel will only request single transfers, set this
1388 * down to ONE element. Also select one element if no maxburst
1389 * is specified.
1390 */
1391 if (plchan->cd->single)
1392 maxburst = 1;
1393
1394 burst = pl08x_burst(maxburst);
1395 cctl |= burst << PL080_CONTROL_SB_SIZE_SHIFT;
1396 cctl |= burst << PL080_CONTROL_DB_SIZE_SHIFT;
1397
1398 return pl08x_cctl(cctl);
1399}
1400
f0fd9446
RKAL
1401static int dma_set_runtime_config(struct dma_chan *chan,
1402 struct dma_slave_config *config)
e8689e63
LW
1403{
1404 struct pl08x_dma_chan *plchan = to_pl08x_chan(chan);
da1b6c05 1405 struct pl08x_driver_data *pl08x = plchan->host;
b7f75865
RKAL
1406
1407 if (!plchan->slave)
1408 return -EINVAL;
e8689e63 1409
dc8d5f8d
RK
1410 /* Reject definitely invalid configurations */
1411 if (config->src_addr_width == DMA_SLAVE_BUSWIDTH_8_BYTES ||
1412 config->dst_addr_width == DMA_SLAVE_BUSWIDTH_8_BYTES)
f0fd9446 1413 return -EINVAL;
e8689e63 1414
da1b6c05
TF
1415 if (config->device_fc && pl08x->vd->pl080s) {
1416 dev_err(&pl08x->adev->dev,
1417 "%s: PL080S does not support peripheral flow control\n",
1418 __func__);
1419 return -EINVAL;
1420 }
1421
ed91c13d
RK
1422 plchan->cfg = *config;
1423
f0fd9446 1424 return 0;
e8689e63
LW
1425}
1426
1427/*
1428 * Slave transactions callback to the slave device to allow
1429 * synchronization of slave DMA signals with the DMAC enable
1430 */
1431static void pl08x_issue_pending(struct dma_chan *chan)
1432{
1433 struct pl08x_dma_chan *plchan = to_pl08x_chan(chan);
e8689e63
LW
1434 unsigned long flags;
1435
083be28a 1436 spin_lock_irqsave(&plchan->vc.lock, flags);
879f127b 1437 if (vchan_issue_pending(&plchan->vc)) {
a5a488db
RK
1438 if (!plchan->phychan && plchan->state != PL08X_CHAN_WAITING)
1439 pl08x_phy_alloc_and_start(plchan);
e8689e63 1440 }
083be28a 1441 spin_unlock_irqrestore(&plchan->vc.lock, flags);
e8689e63
LW
1442}
1443
879f127b 1444static struct pl08x_txd *pl08x_get_txd(struct pl08x_dma_chan *plchan)
ac3cd20d 1445{
b201c111 1446 struct pl08x_txd *txd = kzalloc(sizeof(*txd), GFP_NOWAIT);
ac3cd20d
RKAL
1447
1448 if (txd) {
b7f69d9d 1449 INIT_LIST_HEAD(&txd->dsg_list);
4983a04f
RKAL
1450
1451 /* Always enable error and terminal interrupts */
1452 txd->ccfg = PL080_CONFIG_ERR_IRQ_MASK |
1453 PL080_CONFIG_TC_IRQ_MASK;
ac3cd20d
RKAL
1454 }
1455 return txd;
1456}
1457
e8689e63
LW
1458/*
1459 * Initialize a descriptor to be used by memcpy submit
1460 */
1461static struct dma_async_tx_descriptor *pl08x_prep_dma_memcpy(
1462 struct dma_chan *chan, dma_addr_t dest, dma_addr_t src,
1463 size_t len, unsigned long flags)
1464{
1465 struct pl08x_dma_chan *plchan = to_pl08x_chan(chan);
1466 struct pl08x_driver_data *pl08x = plchan->host;
1467 struct pl08x_txd *txd;
b7f69d9d 1468 struct pl08x_sg *dsg;
e8689e63
LW
1469 int ret;
1470
879f127b 1471 txd = pl08x_get_txd(plchan);
e8689e63
LW
1472 if (!txd) {
1473 dev_err(&pl08x->adev->dev,
1474 "%s no memory for descriptor\n", __func__);
1475 return NULL;
1476 }
1477
b7f69d9d
VK
1478 dsg = kzalloc(sizeof(struct pl08x_sg), GFP_NOWAIT);
1479 if (!dsg) {
1480 pl08x_free_txd(pl08x, txd);
1481 dev_err(&pl08x->adev->dev, "%s no memory for pl080 sg\n",
1482 __func__);
1483 return NULL;
1484 }
1485 list_add_tail(&dsg->node, &txd->dsg_list);
1486
b7f69d9d
VK
1487 dsg->src_addr = src;
1488 dsg->dst_addr = dest;
1489 dsg->len = len;
e8689e63
LW
1490
1491 /* Set platform data for m2m */
4983a04f 1492 txd->ccfg |= PL080_FLOW_MEM2MEM << PL080_CONFIG_FLOW_CONTROL_SHIFT;
dc8d5f8d 1493 txd->cctl = pl08x->pd->memcpy_channel.cctl_memcpy &
c7da9a56 1494 ~(PL080_CONTROL_DST_AHB2 | PL080_CONTROL_SRC_AHB2);
4983a04f 1495
e8689e63 1496 /* Both to be incremented or the code will break */
70b5ed6b 1497 txd->cctl |= PL080_CONTROL_SRC_INCR | PL080_CONTROL_DST_INCR;
c7da9a56 1498
c7da9a56 1499 if (pl08x->vd->dualmaster)
121c8476
RKAL
1500 txd->cctl |= pl08x_select_bus(pl08x->mem_buses,
1501 pl08x->mem_buses);
e8689e63 1502
aa4afb75
RK
1503 ret = pl08x_fill_llis_for_desc(plchan->host, txd);
1504 if (!ret) {
1505 pl08x_free_txd(pl08x, txd);
e8689e63 1506 return NULL;
aa4afb75 1507 }
e8689e63 1508
879f127b 1509 return vchan_tx_prep(&plchan->vc, &txd->vd, flags);
e8689e63
LW
1510}
1511
3e2a037c 1512static struct dma_async_tx_descriptor *pl08x_prep_slave_sg(
e8689e63 1513 struct dma_chan *chan, struct scatterlist *sgl,
db8196df 1514 unsigned int sg_len, enum dma_transfer_direction direction,
185ecb5f 1515 unsigned long flags, void *context)
e8689e63
LW
1516{
1517 struct pl08x_dma_chan *plchan = to_pl08x_chan(chan);
1518 struct pl08x_driver_data *pl08x = plchan->host;
1519 struct pl08x_txd *txd;
b7f69d9d
VK
1520 struct pl08x_sg *dsg;
1521 struct scatterlist *sg;
dc8d5f8d 1522 enum dma_slave_buswidth addr_width;
b7f69d9d 1523 dma_addr_t slave_addr;
0a235657 1524 int ret, tmp;
409ec8db 1525 u8 src_buses, dst_buses;
dc8d5f8d 1526 u32 maxburst, cctl;
e8689e63 1527
e8689e63 1528 dev_dbg(&pl08x->adev->dev, "%s prepare transaction of %d bytes from %s\n",
fdaf9c4b 1529 __func__, sg_dma_len(sgl), plchan->name);
e8689e63 1530
879f127b 1531 txd = pl08x_get_txd(plchan);
e8689e63
LW
1532 if (!txd) {
1533 dev_err(&pl08x->adev->dev, "%s no txd\n", __func__);
1534 return NULL;
1535 }
1536
e8689e63
LW
1537 /*
1538 * Set up addresses, the PrimeCell configured address
1539 * will take precedence since this may configure the
1540 * channel target address dynamically at runtime.
1541 */
db8196df 1542 if (direction == DMA_MEM_TO_DEV) {
dc8d5f8d 1543 cctl = PL080_CONTROL_SRC_INCR;
ed91c13d 1544 slave_addr = plchan->cfg.dst_addr;
dc8d5f8d
RK
1545 addr_width = plchan->cfg.dst_addr_width;
1546 maxburst = plchan->cfg.dst_maxburst;
409ec8db
RK
1547 src_buses = pl08x->mem_buses;
1548 dst_buses = plchan->cd->periph_buses;
db8196df 1549 } else if (direction == DMA_DEV_TO_MEM) {
dc8d5f8d 1550 cctl = PL080_CONTROL_DST_INCR;
ed91c13d 1551 slave_addr = plchan->cfg.src_addr;
dc8d5f8d
RK
1552 addr_width = plchan->cfg.src_addr_width;
1553 maxburst = plchan->cfg.src_maxburst;
409ec8db
RK
1554 src_buses = plchan->cd->periph_buses;
1555 dst_buses = pl08x->mem_buses;
e8689e63 1556 } else {
b7f69d9d 1557 pl08x_free_txd(pl08x, txd);
e8689e63
LW
1558 dev_err(&pl08x->adev->dev,
1559 "%s direction unsupported\n", __func__);
1560 return NULL;
1561 }
e8689e63 1562
dc8d5f8d 1563 cctl |= pl08x_get_cctl(plchan, addr_width, maxburst);
800d683e
RK
1564 if (cctl == ~0) {
1565 pl08x_free_txd(pl08x, txd);
1566 dev_err(&pl08x->adev->dev,
1567 "DMA slave configuration botched?\n");
1568 return NULL;
1569 }
1570
409ec8db
RK
1571 txd->cctl = cctl | pl08x_select_bus(src_buses, dst_buses);
1572
95442b22 1573 if (plchan->cfg.device_fc)
db8196df 1574 tmp = (direction == DMA_MEM_TO_DEV) ? PL080_FLOW_MEM2PER_PER :
0a235657
VK
1575 PL080_FLOW_PER2MEM_PER;
1576 else
db8196df 1577 tmp = (direction == DMA_MEM_TO_DEV) ? PL080_FLOW_MEM2PER :
0a235657
VK
1578 PL080_FLOW_PER2MEM;
1579
1580 txd->ccfg |= tmp << PL080_CONFIG_FLOW_CONTROL_SHIFT;
1581
c48d4963
RK
1582 ret = pl08x_request_mux(plchan);
1583 if (ret < 0) {
1584 pl08x_free_txd(pl08x, txd);
1585 dev_dbg(&pl08x->adev->dev,
1586 "unable to mux for transfer on %s due to platform restrictions\n",
1587 plchan->name);
1588 return NULL;
1589 }
1590
1591 dev_dbg(&pl08x->adev->dev, "allocated DMA request signal %d for xfer on %s\n",
1592 plchan->signal, plchan->name);
1593
1594 /* Assign the flow control signal to this channel */
1595 if (direction == DMA_MEM_TO_DEV)
1596 txd->ccfg |= plchan->signal << PL080_CONFIG_DST_SEL_SHIFT;
1597 else
1598 txd->ccfg |= plchan->signal << PL080_CONFIG_SRC_SEL_SHIFT;
1599
b7f69d9d
VK
1600 for_each_sg(sgl, sg, sg_len, tmp) {
1601 dsg = kzalloc(sizeof(struct pl08x_sg), GFP_NOWAIT);
1602 if (!dsg) {
c48d4963 1603 pl08x_release_mux(plchan);
b7f69d9d
VK
1604 pl08x_free_txd(pl08x, txd);
1605 dev_err(&pl08x->adev->dev, "%s no mem for pl080 sg\n",
1606 __func__);
1607 return NULL;
1608 }
1609 list_add_tail(&dsg->node, &txd->dsg_list);
1610
1611 dsg->len = sg_dma_len(sg);
db8196df 1612 if (direction == DMA_MEM_TO_DEV) {
cbb796cc 1613 dsg->src_addr = sg_dma_address(sg);
b7f69d9d
VK
1614 dsg->dst_addr = slave_addr;
1615 } else {
1616 dsg->src_addr = slave_addr;
cbb796cc 1617 dsg->dst_addr = sg_dma_address(sg);
b7f69d9d
VK
1618 }
1619 }
1620
aa4afb75
RK
1621 ret = pl08x_fill_llis_for_desc(plchan->host, txd);
1622 if (!ret) {
1623 pl08x_release_mux(plchan);
1624 pl08x_free_txd(pl08x, txd);
e8689e63 1625 return NULL;
aa4afb75 1626 }
e8689e63 1627
879f127b 1628 return vchan_tx_prep(&plchan->vc, &txd->vd, flags);
e8689e63
LW
1629}
1630
1631static int pl08x_control(struct dma_chan *chan, enum dma_ctrl_cmd cmd,
1632 unsigned long arg)
1633{
1634 struct pl08x_dma_chan *plchan = to_pl08x_chan(chan);
1635 struct pl08x_driver_data *pl08x = plchan->host;
1636 unsigned long flags;
1637 int ret = 0;
1638
1639 /* Controls applicable to inactive channels */
1640 if (cmd == DMA_SLAVE_CONFIG) {
f0fd9446
RKAL
1641 return dma_set_runtime_config(chan,
1642 (struct dma_slave_config *)arg);
e8689e63
LW
1643 }
1644
1645 /*
1646 * Anything succeeds on channels with no physical allocation and
1647 * no queued transfers.
1648 */
083be28a 1649 spin_lock_irqsave(&plchan->vc.lock, flags);
e8689e63 1650 if (!plchan->phychan && !plchan->at) {
083be28a 1651 spin_unlock_irqrestore(&plchan->vc.lock, flags);
e8689e63
LW
1652 return 0;
1653 }
1654
1655 switch (cmd) {
1656 case DMA_TERMINATE_ALL:
1657 plchan->state = PL08X_CHAN_IDLE;
1658
1659 if (plchan->phychan) {
e8689e63
LW
1660 /*
1661 * Mark physical channel as free and free any slave
1662 * signal
1663 */
a5a488db 1664 pl08x_phy_free(plchan);
e8689e63 1665 }
e8689e63
LW
1666 /* Dequeue jobs and free LLIs */
1667 if (plchan->at) {
18536134 1668 pl08x_desc_free(&plchan->at->vd);
e8689e63
LW
1669 plchan->at = NULL;
1670 }
1671 /* Dequeue jobs not yet fired as well */
1672 pl08x_free_txd_list(pl08x, plchan);
1673 break;
1674 case DMA_PAUSE:
1675 pl08x_pause_phy_chan(plchan->phychan);
1676 plchan->state = PL08X_CHAN_PAUSED;
1677 break;
1678 case DMA_RESUME:
1679 pl08x_resume_phy_chan(plchan->phychan);
1680 plchan->state = PL08X_CHAN_RUNNING;
1681 break;
1682 default:
1683 /* Unknown command */
1684 ret = -ENXIO;
1685 break;
1686 }
1687
083be28a 1688 spin_unlock_irqrestore(&plchan->vc.lock, flags);
e8689e63
LW
1689
1690 return ret;
1691}
1692
1693bool pl08x_filter_id(struct dma_chan *chan, void *chan_id)
1694{
7703eac9 1695 struct pl08x_dma_chan *plchan;
e8689e63
LW
1696 char *name = chan_id;
1697
7703eac9
RKAL
1698 /* Reject channels for devices not bound to this driver */
1699 if (chan->device->dev->driver != &pl08x_amba_driver.drv)
1700 return false;
1701
1702 plchan = to_pl08x_chan(chan);
1703
e8689e63
LW
1704 /* Check that the channel is not taken! */
1705 if (!strcmp(plchan->name, name))
1706 return true;
1707
1708 return false;
1709}
1710
1711/*
1712 * Just check that the device is there and active
94ae8522
RKAL
1713 * TODO: turn this bit on/off depending on the number of physical channels
1714 * actually used, if it is zero... well shut it off. That will save some
1715 * power. Cut the clock at the same time.
e8689e63
LW
1716 */
1717static void pl08x_ensure_on(struct pl08x_driver_data *pl08x)
1718{
affa115e
LW
1719 /* The Nomadik variant does not have the config register */
1720 if (pl08x->vd->nomadik)
1721 return;
48a59ef3 1722 writel(PL080_CONFIG_ENABLE, pl08x->base + PL080_CONFIG);
e8689e63
LW
1723}
1724
e8689e63
LW
1725static irqreturn_t pl08x_irq(int irq, void *dev)
1726{
1727 struct pl08x_driver_data *pl08x = dev;
28da2836
VK
1728 u32 mask = 0, err, tc, i;
1729
1730 /* check & clear - ERR & TC interrupts */
1731 err = readl(pl08x->base + PL080_ERR_STATUS);
1732 if (err) {
1733 dev_err(&pl08x->adev->dev, "%s error interrupt, register value 0x%08x\n",
1734 __func__, err);
1735 writel(err, pl08x->base + PL080_ERR_CLEAR);
e8689e63 1736 }
d29bf019 1737 tc = readl(pl08x->base + PL080_TC_STATUS);
28da2836
VK
1738 if (tc)
1739 writel(tc, pl08x->base + PL080_TC_CLEAR);
1740
1741 if (!err && !tc)
1742 return IRQ_NONE;
1743
e8689e63 1744 for (i = 0; i < pl08x->vd->channels; i++) {
28da2836 1745 if (((1 << i) & err) || ((1 << i) & tc)) {
e8689e63
LW
1746 /* Locate physical channel */
1747 struct pl08x_phy_chan *phychan = &pl08x->phy_chans[i];
1748 struct pl08x_dma_chan *plchan = phychan->serving;
a936e793 1749 struct pl08x_txd *tx;
e8689e63 1750
28da2836
VK
1751 if (!plchan) {
1752 dev_err(&pl08x->adev->dev,
1753 "%s Error TC interrupt on unused channel: 0x%08x\n",
1754 __func__, i);
1755 continue;
1756 }
1757
083be28a 1758 spin_lock(&plchan->vc.lock);
a936e793
RK
1759 tx = plchan->at;
1760 if (tx) {
1761 plchan->at = NULL;
c48d4963
RK
1762 /*
1763 * This descriptor is done, release its mux
1764 * reservation.
1765 */
1766 pl08x_release_mux(plchan);
18536134
RK
1767 tx->done = true;
1768 vchan_cookie_complete(&tx->vd);
c33b644c 1769
a5a488db
RK
1770 /*
1771 * And start the next descriptor (if any),
1772 * otherwise free this channel.
1773 */
879f127b 1774 if (vchan_next_desc(&plchan->vc))
c33b644c 1775 pl08x_start_next_txd(plchan);
a5a488db
RK
1776 else
1777 pl08x_phy_free(plchan);
a936e793 1778 }
083be28a 1779 spin_unlock(&plchan->vc.lock);
a936e793 1780
e8689e63
LW
1781 mask |= (1 << i);
1782 }
1783 }
e8689e63
LW
1784
1785 return mask ? IRQ_HANDLED : IRQ_NONE;
1786}
1787
121c8476
RKAL
1788static void pl08x_dma_slave_init(struct pl08x_dma_chan *chan)
1789{
121c8476
RKAL
1790 chan->slave = true;
1791 chan->name = chan->cd->bus_id;
ed91c13d
RK
1792 chan->cfg.src_addr = chan->cd->addr;
1793 chan->cfg.dst_addr = chan->cd->addr;
121c8476
RKAL
1794}
1795
e8689e63
LW
1796/*
1797 * Initialise the DMAC memcpy/slave channels.
1798 * Make a local wrapper to hold required data
1799 */
1800static int pl08x_dma_init_virtual_channels(struct pl08x_driver_data *pl08x,
3e27ee84 1801 struct dma_device *dmadev, unsigned int channels, bool slave)
e8689e63
LW
1802{
1803 struct pl08x_dma_chan *chan;
1804 int i;
1805
1806 INIT_LIST_HEAD(&dmadev->channels);
94ae8522 1807
e8689e63
LW
1808 /*
1809 * Register as many many memcpy as we have physical channels,
1810 * we won't always be able to use all but the code will have
1811 * to cope with that situation.
1812 */
1813 for (i = 0; i < channels; i++) {
b201c111 1814 chan = kzalloc(sizeof(*chan), GFP_KERNEL);
e8689e63
LW
1815 if (!chan) {
1816 dev_err(&pl08x->adev->dev,
1817 "%s no memory for channel\n", __func__);
1818 return -ENOMEM;
1819 }
1820
1821 chan->host = pl08x;
1822 chan->state = PL08X_CHAN_IDLE;
ad0de2ac 1823 chan->signal = -1;
e8689e63
LW
1824
1825 if (slave) {
e8689e63 1826 chan->cd = &pl08x->pd->slave_channels[i];
121c8476 1827 pl08x_dma_slave_init(chan);
e8689e63
LW
1828 } else {
1829 chan->cd = &pl08x->pd->memcpy_channel;
1830 chan->name = kasprintf(GFP_KERNEL, "memcpy%d", i);
1831 if (!chan->name) {
1832 kfree(chan);
1833 return -ENOMEM;
1834 }
1835 }
175a5e61 1836 dev_dbg(&pl08x->adev->dev,
e8689e63
LW
1837 "initialize virtual channel \"%s\"\n",
1838 chan->name);
1839
18536134 1840 chan->vc.desc_free = pl08x_desc_free;
083be28a 1841 vchan_init(&chan->vc, dmadev);
e8689e63
LW
1842 }
1843 dev_info(&pl08x->adev->dev, "initialized %d virtual %s channels\n",
1844 i, slave ? "slave" : "memcpy");
1845 return i;
1846}
1847
1848static void pl08x_free_virtual_channels(struct dma_device *dmadev)
1849{
1850 struct pl08x_dma_chan *chan = NULL;
1851 struct pl08x_dma_chan *next;
1852
1853 list_for_each_entry_safe(chan,
01d8dc64
RK
1854 next, &dmadev->channels, vc.chan.device_node) {
1855 list_del(&chan->vc.chan.device_node);
e8689e63
LW
1856 kfree(chan);
1857 }
1858}
1859
1860#ifdef CONFIG_DEBUG_FS
1861static const char *pl08x_state_str(enum pl08x_dma_chan_state state)
1862{
1863 switch (state) {
1864 case PL08X_CHAN_IDLE:
1865 return "idle";
1866 case PL08X_CHAN_RUNNING:
1867 return "running";
1868 case PL08X_CHAN_PAUSED:
1869 return "paused";
1870 case PL08X_CHAN_WAITING:
1871 return "waiting";
1872 default:
1873 break;
1874 }
1875 return "UNKNOWN STATE";
1876}
1877
1878static int pl08x_debugfs_show(struct seq_file *s, void *data)
1879{
1880 struct pl08x_driver_data *pl08x = s->private;
1881 struct pl08x_dma_chan *chan;
1882 struct pl08x_phy_chan *ch;
1883 unsigned long flags;
1884 int i;
1885
1886 seq_printf(s, "PL08x physical channels:\n");
1887 seq_printf(s, "CHANNEL:\tUSER:\n");
1888 seq_printf(s, "--------\t-----\n");
1889 for (i = 0; i < pl08x->vd->channels; i++) {
1890 struct pl08x_dma_chan *virt_chan;
1891
1892 ch = &pl08x->phy_chans[i];
1893
1894 spin_lock_irqsave(&ch->lock, flags);
1895 virt_chan = ch->serving;
1896
affa115e
LW
1897 seq_printf(s, "%d\t\t%s%s\n",
1898 ch->id,
1899 virt_chan ? virt_chan->name : "(none)",
1900 ch->locked ? " LOCKED" : "");
e8689e63
LW
1901
1902 spin_unlock_irqrestore(&ch->lock, flags);
1903 }
1904
1905 seq_printf(s, "\nPL08x virtual memcpy channels:\n");
1906 seq_printf(s, "CHANNEL:\tSTATE:\n");
1907 seq_printf(s, "--------\t------\n");
01d8dc64 1908 list_for_each_entry(chan, &pl08x->memcpy.channels, vc.chan.device_node) {
3e2a037c 1909 seq_printf(s, "%s\t\t%s\n", chan->name,
e8689e63
LW
1910 pl08x_state_str(chan->state));
1911 }
1912
1913 seq_printf(s, "\nPL08x virtual slave channels:\n");
1914 seq_printf(s, "CHANNEL:\tSTATE:\n");
1915 seq_printf(s, "--------\t------\n");
01d8dc64 1916 list_for_each_entry(chan, &pl08x->slave.channels, vc.chan.device_node) {
3e2a037c 1917 seq_printf(s, "%s\t\t%s\n", chan->name,
e8689e63
LW
1918 pl08x_state_str(chan->state));
1919 }
1920
1921 return 0;
1922}
1923
1924static int pl08x_debugfs_open(struct inode *inode, struct file *file)
1925{
1926 return single_open(file, pl08x_debugfs_show, inode->i_private);
1927}
1928
1929static const struct file_operations pl08x_debugfs_operations = {
1930 .open = pl08x_debugfs_open,
1931 .read = seq_read,
1932 .llseek = seq_lseek,
1933 .release = single_release,
1934};
1935
1936static void init_pl08x_debugfs(struct pl08x_driver_data *pl08x)
1937{
1938 /* Expose a simple debugfs interface to view all clocks */
3e27ee84
VK
1939 (void) debugfs_create_file(dev_name(&pl08x->adev->dev),
1940 S_IFREG | S_IRUGO, NULL, pl08x,
1941 &pl08x_debugfs_operations);
e8689e63
LW
1942}
1943
1944#else
1945static inline void init_pl08x_debugfs(struct pl08x_driver_data *pl08x)
1946{
1947}
1948#endif
1949
aa25afad 1950static int pl08x_probe(struct amba_device *adev, const struct amba_id *id)
e8689e63
LW
1951{
1952 struct pl08x_driver_data *pl08x;
f96ca9ec 1953 const struct vendor_data *vd = id->data;
ba6785ff 1954 u32 tsfr_size;
e8689e63
LW
1955 int ret = 0;
1956 int i;
1957
1958 ret = amba_request_regions(adev, NULL);
1959 if (ret)
1960 return ret;
1961
1962 /* Create the driver state holder */
b201c111 1963 pl08x = kzalloc(sizeof(*pl08x), GFP_KERNEL);
e8689e63
LW
1964 if (!pl08x) {
1965 ret = -ENOMEM;
1966 goto out_no_pl08x;
1967 }
1968
1969 /* Initialize memcpy engine */
1970 dma_cap_set(DMA_MEMCPY, pl08x->memcpy.cap_mask);
1971 pl08x->memcpy.dev = &adev->dev;
1972 pl08x->memcpy.device_alloc_chan_resources = pl08x_alloc_chan_resources;
1973 pl08x->memcpy.device_free_chan_resources = pl08x_free_chan_resources;
1974 pl08x->memcpy.device_prep_dma_memcpy = pl08x_prep_dma_memcpy;
1975 pl08x->memcpy.device_prep_dma_interrupt = pl08x_prep_dma_interrupt;
1976 pl08x->memcpy.device_tx_status = pl08x_dma_tx_status;
1977 pl08x->memcpy.device_issue_pending = pl08x_issue_pending;
1978 pl08x->memcpy.device_control = pl08x_control;
1979
1980 /* Initialize slave engine */
1981 dma_cap_set(DMA_SLAVE, pl08x->slave.cap_mask);
1982 pl08x->slave.dev = &adev->dev;
1983 pl08x->slave.device_alloc_chan_resources = pl08x_alloc_chan_resources;
1984 pl08x->slave.device_free_chan_resources = pl08x_free_chan_resources;
1985 pl08x->slave.device_prep_dma_interrupt = pl08x_prep_dma_interrupt;
1986 pl08x->slave.device_tx_status = pl08x_dma_tx_status;
1987 pl08x->slave.device_issue_pending = pl08x_issue_pending;
1988 pl08x->slave.device_prep_slave_sg = pl08x_prep_slave_sg;
1989 pl08x->slave.device_control = pl08x_control;
1990
1991 /* Get the platform data */
1992 pl08x->pd = dev_get_platdata(&adev->dev);
1993 if (!pl08x->pd) {
1994 dev_err(&adev->dev, "no platform data supplied\n");
983d7beb 1995 ret = -EINVAL;
e8689e63
LW
1996 goto out_no_platdata;
1997 }
1998
1999 /* Assign useful pointers to the driver state */
2000 pl08x->adev = adev;
2001 pl08x->vd = vd;
2002
30749cb4
RKAL
2003 /* By default, AHB1 only. If dualmaster, from platform */
2004 pl08x->lli_buses = PL08X_AHB1;
2005 pl08x->mem_buses = PL08X_AHB1;
2006 if (pl08x->vd->dualmaster) {
2007 pl08x->lli_buses = pl08x->pd->lli_buses;
2008 pl08x->mem_buses = pl08x->pd->mem_buses;
2009 }
2010
da1b6c05
TF
2011 if (vd->pl080s)
2012 pl08x->lli_words = PL080S_LLI_WORDS;
2013 else
2014 pl08x->lli_words = PL080_LLI_WORDS;
ba6785ff
TF
2015 tsfr_size = MAX_NUM_TSFR_LLIS * pl08x->lli_words * sizeof(u32);
2016
e8689e63
LW
2017 /* A DMA memory pool for LLIs, align on 1-byte boundary */
2018 pl08x->pool = dma_pool_create(DRIVER_NAME, &pl08x->adev->dev,
ba6785ff 2019 tsfr_size, PL08X_ALIGN, 0);
e8689e63
LW
2020 if (!pl08x->pool) {
2021 ret = -ENOMEM;
2022 goto out_no_lli_pool;
2023 }
2024
e8689e63
LW
2025 pl08x->base = ioremap(adev->res.start, resource_size(&adev->res));
2026 if (!pl08x->base) {
2027 ret = -ENOMEM;
2028 goto out_no_ioremap;
2029 }
2030
2031 /* Turn on the PL08x */
2032 pl08x_ensure_on(pl08x);
2033
94ae8522 2034 /* Attach the interrupt handler */
e8689e63
LW
2035 writel(0x000000FF, pl08x->base + PL080_ERR_CLEAR);
2036 writel(0x000000FF, pl08x->base + PL080_TC_CLEAR);
2037
2038 ret = request_irq(adev->irq[0], pl08x_irq, IRQF_DISABLED,
b05cd8f4 2039 DRIVER_NAME, pl08x);
e8689e63
LW
2040 if (ret) {
2041 dev_err(&adev->dev, "%s failed to request interrupt %d\n",
2042 __func__, adev->irq[0]);
2043 goto out_no_irq;
2044 }
2045
2046 /* Initialize physical channels */
affa115e 2047 pl08x->phy_chans = kzalloc((vd->channels * sizeof(*pl08x->phy_chans)),
e8689e63
LW
2048 GFP_KERNEL);
2049 if (!pl08x->phy_chans) {
2050 dev_err(&adev->dev, "%s failed to allocate "
2051 "physical channel holders\n",
2052 __func__);
983d7beb 2053 ret = -ENOMEM;
e8689e63
LW
2054 goto out_no_phychans;
2055 }
2056
2057 for (i = 0; i < vd->channels; i++) {
2058 struct pl08x_phy_chan *ch = &pl08x->phy_chans[i];
2059
2060 ch->id = i;
2061 ch->base = pl08x->base + PL080_Cx_BASE(i);
d86ccea7 2062 ch->reg_config = ch->base + vd->config_offset;
e8689e63 2063 spin_lock_init(&ch->lock);
affa115e
LW
2064
2065 /*
2066 * Nomadik variants can have channels that are locked
2067 * down for the secure world only. Lock up these channels
2068 * by perpetually serving a dummy virtual channel.
2069 */
2070 if (vd->nomadik) {
2071 u32 val;
2072
d86ccea7 2073 val = readl(ch->reg_config);
affa115e
LW
2074 if (val & (PL080N_CONFIG_ITPROT | PL080N_CONFIG_SECPROT)) {
2075 dev_info(&adev->dev, "physical channel %d reserved for secure access only\n", i);
2076 ch->locked = true;
2077 }
2078 }
2079
175a5e61
VK
2080 dev_dbg(&adev->dev, "physical channel %d is %s\n",
2081 i, pl08x_phy_channel_busy(ch) ? "BUSY" : "FREE");
e8689e63
LW
2082 }
2083
2084 /* Register as many memcpy channels as there are physical channels */
2085 ret = pl08x_dma_init_virtual_channels(pl08x, &pl08x->memcpy,
2086 pl08x->vd->channels, false);
2087 if (ret <= 0) {
2088 dev_warn(&pl08x->adev->dev,
2089 "%s failed to enumerate memcpy channels - %d\n",
2090 __func__, ret);
2091 goto out_no_memcpy;
2092 }
2093 pl08x->memcpy.chancnt = ret;
2094
2095 /* Register slave channels */
2096 ret = pl08x_dma_init_virtual_channels(pl08x, &pl08x->slave,
3e27ee84 2097 pl08x->pd->num_slave_channels, true);
e8689e63
LW
2098 if (ret <= 0) {
2099 dev_warn(&pl08x->adev->dev,
2100 "%s failed to enumerate slave channels - %d\n",
2101 __func__, ret);
2102 goto out_no_slave;
2103 }
2104 pl08x->slave.chancnt = ret;
2105
2106 ret = dma_async_device_register(&pl08x->memcpy);
2107 if (ret) {
2108 dev_warn(&pl08x->adev->dev,
2109 "%s failed to register memcpy as an async device - %d\n",
2110 __func__, ret);
2111 goto out_no_memcpy_reg;
2112 }
2113
2114 ret = dma_async_device_register(&pl08x->slave);
2115 if (ret) {
2116 dev_warn(&pl08x->adev->dev,
2117 "%s failed to register slave as an async device - %d\n",
2118 __func__, ret);
2119 goto out_no_slave_reg;
2120 }
2121
2122 amba_set_drvdata(adev, pl08x);
2123 init_pl08x_debugfs(pl08x);
da1b6c05
TF
2124 dev_info(&pl08x->adev->dev, "DMA: PL%03x%s rev%u at 0x%08llx irq %d\n",
2125 amba_part(adev), pl08x->vd->pl080s ? "s" : "", amba_rev(adev),
b05cd8f4 2126 (unsigned long long)adev->res.start, adev->irq[0]);
b7b6018b 2127
e8689e63
LW
2128 return 0;
2129
2130out_no_slave_reg:
2131 dma_async_device_unregister(&pl08x->memcpy);
2132out_no_memcpy_reg:
2133 pl08x_free_virtual_channels(&pl08x->slave);
2134out_no_slave:
2135 pl08x_free_virtual_channels(&pl08x->memcpy);
2136out_no_memcpy:
2137 kfree(pl08x->phy_chans);
2138out_no_phychans:
2139 free_irq(adev->irq[0], pl08x);
2140out_no_irq:
2141 iounmap(pl08x->base);
2142out_no_ioremap:
2143 dma_pool_destroy(pl08x->pool);
2144out_no_lli_pool:
2145out_no_platdata:
2146 kfree(pl08x);
2147out_no_pl08x:
2148 amba_release_regions(adev);
2149 return ret;
2150}
2151
2152/* PL080 has 8 channels and the PL080 have just 2 */
2153static struct vendor_data vendor_pl080 = {
d86ccea7 2154 .config_offset = PL080_CH_CONFIG,
e8689e63
LW
2155 .channels = 8,
2156 .dualmaster = true,
5110e51d 2157 .max_transfer_size = PL080_CONTROL_TRANSFER_SIZE_MASK,
e8689e63
LW
2158};
2159
affa115e 2160static struct vendor_data vendor_nomadik = {
d86ccea7 2161 .config_offset = PL080_CH_CONFIG,
affa115e
LW
2162 .channels = 8,
2163 .dualmaster = true,
2164 .nomadik = true,
5110e51d 2165 .max_transfer_size = PL080_CONTROL_TRANSFER_SIZE_MASK,
affa115e
LW
2166};
2167
da1b6c05
TF
2168static struct vendor_data vendor_pl080s = {
2169 .config_offset = PL080S_CH_CONFIG,
2170 .channels = 8,
2171 .pl080s = true,
5110e51d 2172 .max_transfer_size = PL080S_CONTROL_TRANSFER_SIZE_MASK,
da1b6c05
TF
2173};
2174
e8689e63 2175static struct vendor_data vendor_pl081 = {
d86ccea7 2176 .config_offset = PL080_CH_CONFIG,
e8689e63
LW
2177 .channels = 2,
2178 .dualmaster = false,
5110e51d 2179 .max_transfer_size = PL080_CONTROL_TRANSFER_SIZE_MASK,
e8689e63
LW
2180};
2181
2182static struct amba_id pl08x_ids[] = {
da1b6c05
TF
2183 /* Samsung PL080S variant */
2184 {
2185 .id = 0x0a141080,
2186 .mask = 0xffffffff,
2187 .data = &vendor_pl080s,
2188 },
e8689e63
LW
2189 /* PL080 */
2190 {
2191 .id = 0x00041080,
2192 .mask = 0x000fffff,
2193 .data = &vendor_pl080,
2194 },
2195 /* PL081 */
2196 {
2197 .id = 0x00041081,
2198 .mask = 0x000fffff,
2199 .data = &vendor_pl081,
2200 },
2201 /* Nomadik 8815 PL080 variant */
2202 {
affa115e 2203 .id = 0x00280080,
e8689e63 2204 .mask = 0x00ffffff,
affa115e 2205 .data = &vendor_nomadik,
e8689e63
LW
2206 },
2207 { 0, 0 },
2208};
2209
037566df
DM
2210MODULE_DEVICE_TABLE(amba, pl08x_ids);
2211
e8689e63
LW
2212static struct amba_driver pl08x_amba_driver = {
2213 .drv.name = DRIVER_NAME,
2214 .id_table = pl08x_ids,
2215 .probe = pl08x_probe,
2216};
2217
2218static int __init pl08x_init(void)
2219{
2220 int retval;
2221 retval = amba_driver_register(&pl08x_amba_driver);
2222 if (retval)
2223 printk(KERN_WARNING DRIVER_NAME
e8b5e11d 2224 "failed to register as an AMBA device (%d)\n",
e8689e63
LW
2225 retval);
2226 return retval;
2227}
2228subsys_initcall(pl08x_init);