]> git.proxmox.com Git - mirror_ubuntu-bionic-kernel.git/blame - drivers/dma/amba-pl08x.c
dmaengine/amba-pl08x: Add support for sg len greater than one for slave transfers
[mirror_ubuntu-bionic-kernel.git] / drivers / dma / amba-pl08x.c
CommitLineData
e8689e63
LW
1/*
2 * Copyright (c) 2006 ARM Ltd.
3 * Copyright (c) 2010 ST-Ericsson SA
4 *
5 * Author: Peter Pearse <peter.pearse@arm.com>
6 * Author: Linus Walleij <linus.walleij@stericsson.com>
7 *
8 * This program is free software; you can redistribute it and/or modify it
9 * under the terms of the GNU General Public License as published by the Free
10 * Software Foundation; either version 2 of the License, or (at your option)
11 * any later version.
12 *
13 * This program is distributed in the hope that it will be useful, but WITHOUT
14 * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
15 * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
16 * more details.
17 *
18 * You should have received a copy of the GNU General Public License along with
19 * this program; if not, write to the Free Software Foundation, Inc., 59
20 * Temple Place - Suite 330, Boston, MA 02111-1307, USA.
21 *
94ae8522
RKAL
22 * The full GNU General Public License is in this distribution in the file
23 * called COPYING.
e8689e63
LW
24 *
25 * Documentation: ARM DDI 0196G == PL080
94ae8522 26 * Documentation: ARM DDI 0218E == PL081
e8689e63 27 *
94ae8522
RKAL
28 * PL080 & PL081 both have 16 sets of DMA signals that can be routed to any
29 * channel.
e8689e63
LW
30 *
31 * The PL080 has 8 channels available for simultaneous use, and the PL081
32 * has only two channels. So on these DMA controllers the number of channels
33 * and the number of incoming DMA signals are two totally different things.
34 * It is usually not possible to theoretically handle all physical signals,
35 * so a multiplexing scheme with possible denial of use is necessary.
36 *
37 * The PL080 has a dual bus master, PL081 has a single master.
38 *
39 * Memory to peripheral transfer may be visualized as
40 * Get data from memory to DMAC
41 * Until no data left
42 * On burst request from peripheral
43 * Destination burst from DMAC to peripheral
44 * Clear burst request
45 * Raise terminal count interrupt
46 *
47 * For peripherals with a FIFO:
48 * Source burst size == half the depth of the peripheral FIFO
49 * Destination burst size == the depth of the peripheral FIFO
50 *
51 * (Bursts are irrelevant for mem to mem transfers - there are no burst
52 * signals, the DMA controller will simply facilitate its AHB master.)
53 *
54 * ASSUMES default (little) endianness for DMA transfers
55 *
9dc2c200
RKAL
56 * The PL08x has two flow control settings:
57 * - DMAC flow control: the transfer size defines the number of transfers
58 * which occur for the current LLI entry, and the DMAC raises TC at the
59 * end of every LLI entry. Observed behaviour shows the DMAC listening
60 * to both the BREQ and SREQ signals (contrary to documented),
61 * transferring data if either is active. The LBREQ and LSREQ signals
62 * are ignored.
63 *
64 * - Peripheral flow control: the transfer size is ignored (and should be
65 * zero). The data is transferred from the current LLI entry, until
66 * after the final transfer signalled by LBREQ or LSREQ. The DMAC
67 * will then move to the next LLI entry.
68 *
e8689e63
LW
69 * Global TODO:
70 * - Break out common code from arch/arm/mach-s3c64xx and share
71 */
730404ac 72#include <linux/amba/bus.h>
e8689e63
LW
73#include <linux/amba/pl08x.h>
74#include <linux/debugfs.h>
0c38d701
VK
75#include <linux/delay.h>
76#include <linux/device.h>
77#include <linux/dmaengine.h>
78#include <linux/dmapool.h>
8516f52f 79#include <linux/dma-mapping.h>
0c38d701
VK
80#include <linux/init.h>
81#include <linux/interrupt.h>
82#include <linux/module.h>
b7b6018b 83#include <linux/pm_runtime.h>
e8689e63 84#include <linux/seq_file.h>
0c38d701 85#include <linux/slab.h>
e8689e63 86#include <asm/hardware/pl080.h>
e8689e63
LW
87
88#define DRIVER_NAME "pl08xdmac"
89
7703eac9
RKAL
90static struct amba_driver pl08x_amba_driver;
91
e8689e63 92/**
94ae8522 93 * struct vendor_data - vendor-specific config parameters for PL08x derivatives
e8689e63 94 * @channels: the number of channels available in this variant
94ae8522 95 * @dualmaster: whether this version supports dual AHB masters or not.
e8689e63
LW
96 */
97struct vendor_data {
e8689e63
LW
98 u8 channels;
99 bool dualmaster;
100};
101
102/*
103 * PL08X private data structures
e8b5e11d 104 * An LLI struct - see PL08x TRM. Note that next uses bit[0] as a bus bit,
e25761d7
RKAL
105 * start & end do not - their bus bit info is in cctl. Also note that these
106 * are fixed 32-bit quantities.
e8689e63 107 */
7cb72ad9 108struct pl08x_lli {
e25761d7
RKAL
109 u32 src;
110 u32 dst;
bfddfb45 111 u32 lli;
e8689e63
LW
112 u32 cctl;
113};
114
115/**
116 * struct pl08x_driver_data - the local state holder for the PL08x
117 * @slave: slave engine for this instance
118 * @memcpy: memcpy engine for this instance
119 * @base: virtual memory base (remapped) for the PL08x
120 * @adev: the corresponding AMBA (PrimeCell) bus entry
121 * @vd: vendor data for this PL08x variant
122 * @pd: platform data passed in from the platform/machine
123 * @phy_chans: array of data for the physical channels
124 * @pool: a pool for the LLI descriptors
125 * @pool_ctr: counter of LLIs in the pool
3e27ee84
VK
126 * @lli_buses: bitmask to or in to LLI pointer selecting AHB port for LLI
127 * fetches
30749cb4 128 * @mem_buses: set to indicate memory transfers on AHB2.
e8689e63
LW
129 * @lock: a spinlock for this struct
130 */
131struct pl08x_driver_data {
132 struct dma_device slave;
133 struct dma_device memcpy;
134 void __iomem *base;
135 struct amba_device *adev;
f96ca9ec 136 const struct vendor_data *vd;
e8689e63
LW
137 struct pl08x_platform_data *pd;
138 struct pl08x_phy_chan *phy_chans;
139 struct dma_pool *pool;
140 int pool_ctr;
30749cb4
RKAL
141 u8 lli_buses;
142 u8 mem_buses;
e8689e63
LW
143 spinlock_t lock;
144};
145
146/*
147 * PL08X specific defines
148 */
149
e8689e63
LW
150/* Size (bytes) of each LLI buffer allocated for one transfer */
151# define PL08X_LLI_TSFR_SIZE 0x2000
152
e8b5e11d 153/* Maximum times we call dma_pool_alloc on this pool without freeing */
7cb72ad9 154#define MAX_NUM_TSFR_LLIS (PL08X_LLI_TSFR_SIZE/sizeof(struct pl08x_lli))
e8689e63
LW
155#define PL08X_ALIGN 8
156
157static inline struct pl08x_dma_chan *to_pl08x_chan(struct dma_chan *chan)
158{
159 return container_of(chan, struct pl08x_dma_chan, chan);
160}
161
501e67e8
RKAL
162static inline struct pl08x_txd *to_pl08x_txd(struct dma_async_tx_descriptor *tx)
163{
164 return container_of(tx, struct pl08x_txd, tx);
165}
166
e8689e63
LW
167/*
168 * Physical channel handling
169 */
170
171/* Whether a certain channel is busy or not */
172static int pl08x_phy_channel_busy(struct pl08x_phy_chan *ch)
173{
174 unsigned int val;
175
176 val = readl(ch->base + PL080_CH_CONFIG);
177 return val & PL080_CONFIG_ACTIVE;
178}
179
180/*
181 * Set the initial DMA register values i.e. those for the first LLI
e8b5e11d 182 * The next LLI pointer and the configuration interrupt bit have
c885bee4
RKAL
183 * been set when the LLIs were constructed. Poke them into the hardware
184 * and start the transfer.
e8689e63 185 */
c885bee4
RKAL
186static void pl08x_start_txd(struct pl08x_dma_chan *plchan,
187 struct pl08x_txd *txd)
e8689e63 188{
c885bee4 189 struct pl08x_driver_data *pl08x = plchan->host;
e8689e63 190 struct pl08x_phy_chan *phychan = plchan->phychan;
19524d77 191 struct pl08x_lli *lli = &txd->llis_va[0];
09b3c323 192 u32 val;
c885bee4
RKAL
193
194 plchan->at = txd;
e8689e63 195
c885bee4
RKAL
196 /* Wait for channel inactive */
197 while (pl08x_phy_channel_busy(phychan))
198 cpu_relax();
e8689e63 199
c885bee4
RKAL
200 dev_vdbg(&pl08x->adev->dev,
201 "WRITE channel %d: csrc=0x%08x, cdst=0x%08x, "
19524d77
RKAL
202 "clli=0x%08x, cctl=0x%08x, ccfg=0x%08x\n",
203 phychan->id, lli->src, lli->dst, lli->lli, lli->cctl,
09b3c323 204 txd->ccfg);
19524d77
RKAL
205
206 writel(lli->src, phychan->base + PL080_CH_SRC_ADDR);
207 writel(lli->dst, phychan->base + PL080_CH_DST_ADDR);
208 writel(lli->lli, phychan->base + PL080_CH_LLI);
209 writel(lli->cctl, phychan->base + PL080_CH_CONTROL);
09b3c323 210 writel(txd->ccfg, phychan->base + PL080_CH_CONFIG);
c885bee4
RKAL
211
212 /* Enable the DMA channel */
213 /* Do not access config register until channel shows as disabled */
214 while (readl(pl08x->base + PL080_EN_CHAN) & (1 << phychan->id))
19386b32 215 cpu_relax();
e8689e63 216
c885bee4
RKAL
217 /* Do not access config register until channel shows as inactive */
218 val = readl(phychan->base + PL080_CH_CONFIG);
e8689e63 219 while ((val & PL080_CONFIG_ACTIVE) || (val & PL080_CONFIG_ENABLE))
c885bee4 220 val = readl(phychan->base + PL080_CH_CONFIG);
e8689e63 221
c885bee4 222 writel(val | PL080_CONFIG_ENABLE, phychan->base + PL080_CH_CONFIG);
e8689e63
LW
223}
224
225/*
81796616 226 * Pause the channel by setting the HALT bit.
e8689e63 227 *
81796616
RKAL
228 * For M->P transfers, pause the DMAC first and then stop the peripheral -
229 * the FIFO can only drain if the peripheral is still requesting data.
230 * (note: this can still timeout if the DMAC FIFO never drains of data.)
e8689e63 231 *
81796616
RKAL
232 * For P->M transfers, disable the peripheral first to stop it filling
233 * the DMAC FIFO, and then pause the DMAC.
e8689e63
LW
234 */
235static void pl08x_pause_phy_chan(struct pl08x_phy_chan *ch)
236{
237 u32 val;
81796616 238 int timeout;
e8689e63
LW
239
240 /* Set the HALT bit and wait for the FIFO to drain */
241 val = readl(ch->base + PL080_CH_CONFIG);
242 val |= PL080_CONFIG_HALT;
243 writel(val, ch->base + PL080_CH_CONFIG);
244
245 /* Wait for channel inactive */
81796616
RKAL
246 for (timeout = 1000; timeout; timeout--) {
247 if (!pl08x_phy_channel_busy(ch))
248 break;
249 udelay(1);
250 }
251 if (pl08x_phy_channel_busy(ch))
252 pr_err("pl08x: channel%u timeout waiting for pause\n", ch->id);
e8689e63
LW
253}
254
255static void pl08x_resume_phy_chan(struct pl08x_phy_chan *ch)
256{
257 u32 val;
258
259 /* Clear the HALT bit */
260 val = readl(ch->base + PL080_CH_CONFIG);
261 val &= ~PL080_CONFIG_HALT;
262 writel(val, ch->base + PL080_CH_CONFIG);
263}
264
fb526210
RKAL
265/*
266 * pl08x_terminate_phy_chan() stops the channel, clears the FIFO and
267 * clears any pending interrupt status. This should not be used for
268 * an on-going transfer, but as a method of shutting down a channel
269 * (eg, when it's no longer used) or terminating a transfer.
270 */
271static void pl08x_terminate_phy_chan(struct pl08x_driver_data *pl08x,
272 struct pl08x_phy_chan *ch)
e8689e63 273{
fb526210 274 u32 val = readl(ch->base + PL080_CH_CONFIG);
e8689e63 275
fb526210
RKAL
276 val &= ~(PL080_CONFIG_ENABLE | PL080_CONFIG_ERR_IRQ_MASK |
277 PL080_CONFIG_TC_IRQ_MASK);
e8689e63 278
e8689e63 279 writel(val, ch->base + PL080_CH_CONFIG);
fb526210
RKAL
280
281 writel(1 << ch->id, pl08x->base + PL080_ERR_CLEAR);
282 writel(1 << ch->id, pl08x->base + PL080_TC_CLEAR);
e8689e63
LW
283}
284
285static inline u32 get_bytes_in_cctl(u32 cctl)
286{
287 /* The source width defines the number of bytes */
288 u32 bytes = cctl & PL080_CONTROL_TRANSFER_SIZE_MASK;
289
290 switch (cctl >> PL080_CONTROL_SWIDTH_SHIFT) {
291 case PL080_WIDTH_8BIT:
292 break;
293 case PL080_WIDTH_16BIT:
294 bytes *= 2;
295 break;
296 case PL080_WIDTH_32BIT:
297 bytes *= 4;
298 break;
299 }
300 return bytes;
301}
302
303/* The channel should be paused when calling this */
304static u32 pl08x_getbytes_chan(struct pl08x_dma_chan *plchan)
305{
306 struct pl08x_phy_chan *ch;
e8689e63
LW
307 struct pl08x_txd *txd;
308 unsigned long flags;
cace6585 309 size_t bytes = 0;
e8689e63
LW
310
311 spin_lock_irqsave(&plchan->lock, flags);
e8689e63
LW
312 ch = plchan->phychan;
313 txd = plchan->at;
314
315 /*
db9f136a
RKAL
316 * Follow the LLIs to get the number of remaining
317 * bytes in the currently active transaction.
e8689e63
LW
318 */
319 if (ch && txd) {
4c0df6a3 320 u32 clli = readl(ch->base + PL080_CH_LLI) & ~PL080_LLI_LM_AHB2;
e8689e63 321
db9f136a 322 /* First get the remaining bytes in the active transfer */
e8689e63
LW
323 bytes = get_bytes_in_cctl(readl(ch->base + PL080_CH_CONTROL));
324
325 if (clli) {
db9f136a
RKAL
326 struct pl08x_lli *llis_va = txd->llis_va;
327 dma_addr_t llis_bus = txd->llis_bus;
328 int index;
329
330 BUG_ON(clli < llis_bus || clli >= llis_bus +
331 sizeof(struct pl08x_lli) * MAX_NUM_TSFR_LLIS);
e8689e63 332
db9f136a
RKAL
333 /*
334 * Locate the next LLI - as this is an array,
335 * it's simple maths to find.
336 */
337 index = (clli - llis_bus) / sizeof(struct pl08x_lli);
338
339 for (; index < MAX_NUM_TSFR_LLIS; index++) {
340 bytes += get_bytes_in_cctl(llis_va[index].cctl);
e8689e63 341
e8689e63 342 /*
e8b5e11d 343 * A LLI pointer of 0 terminates the LLI list
e8689e63 344 */
db9f136a
RKAL
345 if (!llis_va[index].lli)
346 break;
e8689e63
LW
347 }
348 }
349 }
350
351 /* Sum up all queued transactions */
15c17232 352 if (!list_empty(&plchan->pend_list)) {
db9f136a 353 struct pl08x_txd *txdi;
15c17232 354 list_for_each_entry(txdi, &plchan->pend_list, node) {
b7f69d9d
VK
355 struct pl08x_sg *dsg;
356 list_for_each_entry(dsg, &txd->dsg_list, node)
357 bytes += dsg->len;
e8689e63 358 }
e8689e63
LW
359 }
360
361 spin_unlock_irqrestore(&plchan->lock, flags);
362
363 return bytes;
364}
365
366/*
367 * Allocate a physical channel for a virtual channel
94ae8522
RKAL
368 *
369 * Try to locate a physical channel to be used for this transfer. If all
370 * are taken return NULL and the requester will have to cope by using
371 * some fallback PIO mode or retrying later.
e8689e63
LW
372 */
373static struct pl08x_phy_chan *
374pl08x_get_phy_channel(struct pl08x_driver_data *pl08x,
375 struct pl08x_dma_chan *virt_chan)
376{
377 struct pl08x_phy_chan *ch = NULL;
378 unsigned long flags;
379 int i;
380
e8689e63
LW
381 for (i = 0; i < pl08x->vd->channels; i++) {
382 ch = &pl08x->phy_chans[i];
383
384 spin_lock_irqsave(&ch->lock, flags);
385
386 if (!ch->serving) {
387 ch->serving = virt_chan;
388 ch->signal = -1;
389 spin_unlock_irqrestore(&ch->lock, flags);
390 break;
391 }
392
393 spin_unlock_irqrestore(&ch->lock, flags);
394 }
395
396 if (i == pl08x->vd->channels) {
397 /* No physical channel available, cope with it */
398 return NULL;
399 }
400
b7b6018b 401 pm_runtime_get_sync(&pl08x->adev->dev);
e8689e63
LW
402 return ch;
403}
404
405static inline void pl08x_put_phy_channel(struct pl08x_driver_data *pl08x,
406 struct pl08x_phy_chan *ch)
407{
408 unsigned long flags;
409
fb526210
RKAL
410 spin_lock_irqsave(&ch->lock, flags);
411
e8689e63 412 /* Stop the channel and clear its interrupts */
fb526210 413 pl08x_terminate_phy_chan(pl08x, ch);
e8689e63 414
b7b6018b
VK
415 pm_runtime_put(&pl08x->adev->dev);
416
e8689e63 417 /* Mark it as free */
e8689e63
LW
418 ch->serving = NULL;
419 spin_unlock_irqrestore(&ch->lock, flags);
420}
421
422/*
423 * LLI handling
424 */
425
426static inline unsigned int pl08x_get_bytes_for_cctl(unsigned int coded)
427{
428 switch (coded) {
429 case PL080_WIDTH_8BIT:
430 return 1;
431 case PL080_WIDTH_16BIT:
432 return 2;
433 case PL080_WIDTH_32BIT:
434 return 4;
435 default:
436 break;
437 }
438 BUG();
439 return 0;
440}
441
442static inline u32 pl08x_cctl_bits(u32 cctl, u8 srcwidth, u8 dstwidth,
cace6585 443 size_t tsize)
e8689e63
LW
444{
445 u32 retbits = cctl;
446
e8b5e11d 447 /* Remove all src, dst and transfer size bits */
e8689e63
LW
448 retbits &= ~PL080_CONTROL_DWIDTH_MASK;
449 retbits &= ~PL080_CONTROL_SWIDTH_MASK;
450 retbits &= ~PL080_CONTROL_TRANSFER_SIZE_MASK;
451
452 /* Then set the bits according to the parameters */
453 switch (srcwidth) {
454 case 1:
455 retbits |= PL080_WIDTH_8BIT << PL080_CONTROL_SWIDTH_SHIFT;
456 break;
457 case 2:
458 retbits |= PL080_WIDTH_16BIT << PL080_CONTROL_SWIDTH_SHIFT;
459 break;
460 case 4:
461 retbits |= PL080_WIDTH_32BIT << PL080_CONTROL_SWIDTH_SHIFT;
462 break;
463 default:
464 BUG();
465 break;
466 }
467
468 switch (dstwidth) {
469 case 1:
470 retbits |= PL080_WIDTH_8BIT << PL080_CONTROL_DWIDTH_SHIFT;
471 break;
472 case 2:
473 retbits |= PL080_WIDTH_16BIT << PL080_CONTROL_DWIDTH_SHIFT;
474 break;
475 case 4:
476 retbits |= PL080_WIDTH_32BIT << PL080_CONTROL_DWIDTH_SHIFT;
477 break;
478 default:
479 BUG();
480 break;
481 }
482
483 retbits |= tsize << PL080_CONTROL_TRANSFER_SIZE_SHIFT;
484 return retbits;
485}
486
542361f8
RKAL
487struct pl08x_lli_build_data {
488 struct pl08x_txd *txd;
542361f8
RKAL
489 struct pl08x_bus_data srcbus;
490 struct pl08x_bus_data dstbus;
491 size_t remainder;
25c94f7f 492 u32 lli_bus;
542361f8
RKAL
493};
494
e8689e63 495/*
0532e6fc
VK
496 * Autoselect a master bus to use for the transfer. Slave will be the chosen as
497 * victim in case src & dest are not similarly aligned. i.e. If after aligning
498 * masters address with width requirements of transfer (by sending few byte by
499 * byte data), slave is still not aligned, then its width will be reduced to
500 * BYTE.
501 * - prefers the destination bus if both available
036f05fd 502 * - prefers bus with fixed address (i.e. peripheral)
e8689e63 503 */
542361f8
RKAL
504static void pl08x_choose_master_bus(struct pl08x_lli_build_data *bd,
505 struct pl08x_bus_data **mbus, struct pl08x_bus_data **sbus, u32 cctl)
e8689e63
LW
506{
507 if (!(cctl & PL080_CONTROL_DST_INCR)) {
542361f8
RKAL
508 *mbus = &bd->dstbus;
509 *sbus = &bd->srcbus;
036f05fd
VK
510 } else if (!(cctl & PL080_CONTROL_SRC_INCR)) {
511 *mbus = &bd->srcbus;
512 *sbus = &bd->dstbus;
e8689e63 513 } else {
036f05fd 514 if (bd->dstbus.buswidth >= bd->srcbus.buswidth) {
542361f8
RKAL
515 *mbus = &bd->dstbus;
516 *sbus = &bd->srcbus;
036f05fd 517 } else {
542361f8
RKAL
518 *mbus = &bd->srcbus;
519 *sbus = &bd->dstbus;
e8689e63
LW
520 }
521 }
522}
523
524/*
94ae8522 525 * Fills in one LLI for a certain transfer descriptor and advance the counter
e8689e63 526 */
542361f8
RKAL
527static void pl08x_fill_lli_for_desc(struct pl08x_lli_build_data *bd,
528 int num_llis, int len, u32 cctl)
e8689e63 529{
542361f8
RKAL
530 struct pl08x_lli *llis_va = bd->txd->llis_va;
531 dma_addr_t llis_bus = bd->txd->llis_bus;
e8689e63
LW
532
533 BUG_ON(num_llis >= MAX_NUM_TSFR_LLIS);
534
30749cb4 535 llis_va[num_llis].cctl = cctl;
542361f8
RKAL
536 llis_va[num_llis].src = bd->srcbus.addr;
537 llis_va[num_llis].dst = bd->dstbus.addr;
3e27ee84
VK
538 llis_va[num_llis].lli = llis_bus + (num_llis + 1) *
539 sizeof(struct pl08x_lli);
25c94f7f 540 llis_va[num_llis].lli |= bd->lli_bus;
e8689e63
LW
541
542 if (cctl & PL080_CONTROL_SRC_INCR)
542361f8 543 bd->srcbus.addr += len;
e8689e63 544 if (cctl & PL080_CONTROL_DST_INCR)
542361f8 545 bd->dstbus.addr += len;
e8689e63 546
542361f8 547 BUG_ON(bd->remainder < len);
cace6585 548
542361f8 549 bd->remainder -= len;
e8689e63
LW
550}
551
03af500f
VK
552static inline void prep_byte_width_lli(struct pl08x_lli_build_data *bd,
553 u32 *cctl, u32 len, int num_llis, size_t *total_bytes)
e8689e63 554{
03af500f
VK
555 *cctl = pl08x_cctl_bits(*cctl, 1, 1, len);
556 pl08x_fill_lli_for_desc(bd, num_llis, len, *cctl);
557 (*total_bytes) += len;
e8689e63
LW
558}
559
560/*
561 * This fills in the table of LLIs for the transfer descriptor
562 * Note that we assume we never have to change the burst sizes
563 * Return 0 for error
564 */
565static int pl08x_fill_llis_for_desc(struct pl08x_driver_data *pl08x,
566 struct pl08x_txd *txd)
567{
e8689e63 568 struct pl08x_bus_data *mbus, *sbus;
542361f8 569 struct pl08x_lli_build_data bd;
e8689e63 570 int num_llis = 0;
03af500f 571 u32 cctl, early_bytes = 0;
b7f69d9d 572 size_t max_bytes_per_lli, total_bytes;
7cb72ad9 573 struct pl08x_lli *llis_va;
b7f69d9d 574 struct pl08x_sg *dsg;
e8689e63 575
3e27ee84 576 txd->llis_va = dma_pool_alloc(pl08x->pool, GFP_NOWAIT, &txd->llis_bus);
e8689e63
LW
577 if (!txd->llis_va) {
578 dev_err(&pl08x->adev->dev, "%s no memory for llis\n", __func__);
579 return 0;
580 }
581
582 pl08x->pool_ctr++;
583
542361f8 584 bd.txd = txd;
25c94f7f 585 bd.lli_bus = (pl08x->lli_buses & PL08X_AHB2) ? PL080_LLI_LM_AHB2 : 0;
b7f69d9d 586 cctl = txd->cctl;
542361f8 587
e8689e63 588 /* Find maximum width of the source bus */
542361f8 589 bd.srcbus.maxwidth =
e8689e63
LW
590 pl08x_get_bytes_for_cctl((cctl & PL080_CONTROL_SWIDTH_MASK) >>
591 PL080_CONTROL_SWIDTH_SHIFT);
592
593 /* Find maximum width of the destination bus */
542361f8 594 bd.dstbus.maxwidth =
e8689e63
LW
595 pl08x_get_bytes_for_cctl((cctl & PL080_CONTROL_DWIDTH_MASK) >>
596 PL080_CONTROL_DWIDTH_SHIFT);
597
b7f69d9d
VK
598 list_for_each_entry(dsg, &txd->dsg_list, node) {
599 total_bytes = 0;
600 cctl = txd->cctl;
e8689e63 601
b7f69d9d
VK
602 bd.srcbus.addr = dsg->src_addr;
603 bd.dstbus.addr = dsg->dst_addr;
604 bd.remainder = dsg->len;
605 bd.srcbus.buswidth = bd.srcbus.maxwidth;
606 bd.dstbus.buswidth = bd.dstbus.maxwidth;
e8689e63 607
b7f69d9d 608 pl08x_choose_master_bus(&bd, &mbus, &sbus, cctl);
e8689e63 609
b7f69d9d
VK
610 dev_vdbg(&pl08x->adev->dev, "src=0x%08x%s/%u dst=0x%08x%s/%u len=%zu\n",
611 bd.srcbus.addr, cctl & PL080_CONTROL_SRC_INCR ? "+" : "",
612 bd.srcbus.buswidth,
613 bd.dstbus.addr, cctl & PL080_CONTROL_DST_INCR ? "+" : "",
614 bd.dstbus.buswidth,
615 bd.remainder);
616 dev_vdbg(&pl08x->adev->dev, "mbus=%s sbus=%s\n",
617 mbus == &bd.srcbus ? "src" : "dst",
618 sbus == &bd.srcbus ? "src" : "dst");
fc74eb79 619
b7f69d9d
VK
620 /*
621 * Zero length is only allowed if all these requirements are
622 * met:
623 * - flow controller is peripheral.
624 * - src.addr is aligned to src.width
625 * - dst.addr is aligned to dst.width
626 *
627 * sg_len == 1 should be true, as there can be two cases here:
628 *
629 * - Memory addresses are contiguous and are not scattered.
630 * Here, Only one sg will be passed by user driver, with
631 * memory address and zero length. We pass this to controller
632 * and after the transfer it will receive the last burst
633 * request from peripheral and so transfer finishes.
634 *
635 * - Memory addresses are scattered and are not contiguous.
636 * Here, Obviously as DMA controller doesn't know when a lli's
637 * transfer gets over, it can't load next lli. So in this
638 * case, there has to be an assumption that only one lli is
639 * supported. Thus, we can't have scattered addresses.
640 */
641 if (!bd.remainder) {
642 u32 fc = (txd->ccfg & PL080_CONFIG_FLOW_CONTROL_MASK) >>
643 PL080_CONFIG_FLOW_CONTROL_SHIFT;
644 if (!((fc >= PL080_FLOW_SRC2DST_DST) &&
0a235657 645 (fc <= PL080_FLOW_SRC2DST_SRC))) {
b7f69d9d
VK
646 dev_err(&pl08x->adev->dev, "%s sg len can't be zero",
647 __func__);
648 return 0;
649 }
0a235657 650
b7f69d9d
VK
651 if ((bd.srcbus.addr % bd.srcbus.buswidth) ||
652 (bd.srcbus.addr % bd.srcbus.buswidth)) {
653 dev_err(&pl08x->adev->dev,
654 "%s src & dst address must be aligned to src"
655 " & dst width if peripheral is flow controller",
656 __func__);
657 return 0;
658 }
03af500f 659
b7f69d9d
VK
660 cctl = pl08x_cctl_bits(cctl, bd.srcbus.buswidth,
661 bd.dstbus.buswidth, 0);
662 pl08x_fill_lli_for_desc(&bd, num_llis++, 0, cctl);
663 break;
664 }
e8689e63
LW
665
666 /*
b7f69d9d
VK
667 * Send byte by byte for following cases
668 * - Less than a bus width available
669 * - until master bus is aligned
e8689e63 670 */
b7f69d9d
VK
671 if (bd.remainder < mbus->buswidth)
672 early_bytes = bd.remainder;
673 else if ((mbus->addr) % (mbus->buswidth)) {
674 early_bytes = mbus->buswidth - (mbus->addr) %
675 (mbus->buswidth);
676 if ((bd.remainder - early_bytes) < mbus->buswidth)
677 early_bytes = bd.remainder;
678 }
e8689e63 679
b7f69d9d
VK
680 if (early_bytes) {
681 dev_vdbg(&pl08x->adev->dev,
682 "%s byte width LLIs (remain 0x%08x)\n",
683 __func__, bd.remainder);
684 prep_byte_width_lli(&bd, &cctl, early_bytes, num_llis++,
685 &total_bytes);
e8689e63
LW
686 }
687
b7f69d9d
VK
688 if (bd.remainder) {
689 /*
690 * Master now aligned
691 * - if slave is not then we must set its width down
692 */
693 if (sbus->addr % sbus->buswidth) {
694 dev_dbg(&pl08x->adev->dev,
695 "%s set down bus width to one byte\n",
696 __func__);
fa6a940b 697
b7f69d9d
VK
698 sbus->buswidth = 1;
699 }
e8689e63
LW
700
701 /*
b7f69d9d
VK
702 * Bytes transferred = tsize * src width, not
703 * MIN(buswidths)
e8689e63 704 */
b7f69d9d
VK
705 max_bytes_per_lli = bd.srcbus.buswidth *
706 PL080_CONTROL_TRANSFER_SIZE_MASK;
707 dev_vdbg(&pl08x->adev->dev,
708 "%s max bytes per lli = %zu\n",
709 __func__, max_bytes_per_lli);
e8689e63
LW
710
711 /*
b7f69d9d
VK
712 * Make largest possible LLIs until less than one bus
713 * width left
e8689e63 714 */
b7f69d9d
VK
715 while (bd.remainder > (mbus->buswidth - 1)) {
716 size_t lli_len, tsize, width;
e8689e63 717
b7f69d9d
VK
718 /*
719 * If enough left try to send max possible,
720 * otherwise try to send the remainder
721 */
722 lli_len = min(bd.remainder, max_bytes_per_lli);
16a2e7d3 723
b7f69d9d
VK
724 /*
725 * Check against maximum bus alignment:
726 * Calculate actual transfer size in relation to
727 * bus width an get a maximum remainder of the
728 * highest bus width - 1
729 */
730 width = max(mbus->buswidth, sbus->buswidth);
731 lli_len = (lli_len / width) * width;
732 tsize = lli_len / bd.srcbus.buswidth;
733
734 dev_vdbg(&pl08x->adev->dev,
735 "%s fill lli with single lli chunk of "
736 "size 0x%08zx (remainder 0x%08zx)\n",
737 __func__, lli_len, bd.remainder);
738
739 cctl = pl08x_cctl_bits(cctl, bd.srcbus.buswidth,
16a2e7d3 740 bd.dstbus.buswidth, tsize);
b7f69d9d
VK
741 pl08x_fill_lli_for_desc(&bd, num_llis++,
742 lli_len, cctl);
743 total_bytes += lli_len;
744 }
e8689e63 745
b7f69d9d
VK
746 /*
747 * Send any odd bytes
748 */
749 if (bd.remainder) {
750 dev_vdbg(&pl08x->adev->dev,
751 "%s align with boundary, send odd bytes (remain %zu)\n",
752 __func__, bd.remainder);
753 prep_byte_width_lli(&bd, &cctl, bd.remainder,
754 num_llis++, &total_bytes);
755 }
e8689e63 756 }
16a2e7d3 757
b7f69d9d
VK
758 if (total_bytes != dsg->len) {
759 dev_err(&pl08x->adev->dev,
760 "%s size of encoded lli:s don't match total txd, transferred 0x%08zx from size 0x%08zx\n",
761 __func__, total_bytes, dsg->len);
762 return 0;
763 }
e8689e63 764
b7f69d9d
VK
765 if (num_llis >= MAX_NUM_TSFR_LLIS) {
766 dev_err(&pl08x->adev->dev,
767 "%s need to increase MAX_NUM_TSFR_LLIS from 0x%08x\n",
768 __func__, (u32) MAX_NUM_TSFR_LLIS);
769 return 0;
770 }
e8689e63 771 }
b58b6b5b
RKAL
772
773 llis_va = txd->llis_va;
94ae8522 774 /* The final LLI terminates the LLI. */
bfddfb45 775 llis_va[num_llis - 1].lli = 0;
94ae8522 776 /* The final LLI element shall also fire an interrupt. */
b58b6b5b 777 llis_va[num_llis - 1].cctl |= PL080_CONTROL_TC_IRQ_EN;
e8689e63 778
e8689e63
LW
779#ifdef VERBOSE_DEBUG
780 {
781 int i;
782
fc74eb79
RKAL
783 dev_vdbg(&pl08x->adev->dev,
784 "%-3s %-9s %-10s %-10s %-10s %s\n",
785 "lli", "", "csrc", "cdst", "clli", "cctl");
e8689e63
LW
786 for (i = 0; i < num_llis; i++) {
787 dev_vdbg(&pl08x->adev->dev,
fc74eb79
RKAL
788 "%3d @%p: 0x%08x 0x%08x 0x%08x 0x%08x\n",
789 i, &llis_va[i], llis_va[i].src,
790 llis_va[i].dst, llis_va[i].lli, llis_va[i].cctl
e8689e63
LW
791 );
792 }
793 }
794#endif
795
796 return num_llis;
797}
798
799/* You should call this with the struct pl08x lock held */
800static void pl08x_free_txd(struct pl08x_driver_data *pl08x,
801 struct pl08x_txd *txd)
802{
b7f69d9d
VK
803 struct pl08x_sg *dsg, *_dsg;
804
e8689e63 805 /* Free the LLI */
56b61882 806 dma_pool_free(pl08x->pool, txd->llis_va, txd->llis_bus);
e8689e63
LW
807
808 pl08x->pool_ctr--;
809
b7f69d9d
VK
810 list_for_each_entry_safe(dsg, _dsg, &txd->dsg_list, node) {
811 list_del(&dsg->node);
812 kfree(dsg);
813 }
814
e8689e63
LW
815 kfree(txd);
816}
817
818static void pl08x_free_txd_list(struct pl08x_driver_data *pl08x,
819 struct pl08x_dma_chan *plchan)
820{
821 struct pl08x_txd *txdi = NULL;
822 struct pl08x_txd *next;
823
15c17232 824 if (!list_empty(&plchan->pend_list)) {
e8689e63 825 list_for_each_entry_safe(txdi,
15c17232 826 next, &plchan->pend_list, node) {
e8689e63
LW
827 list_del(&txdi->node);
828 pl08x_free_txd(pl08x, txdi);
829 }
e8689e63
LW
830 }
831}
832
833/*
834 * The DMA ENGINE API
835 */
836static int pl08x_alloc_chan_resources(struct dma_chan *chan)
837{
838 return 0;
839}
840
841static void pl08x_free_chan_resources(struct dma_chan *chan)
842{
843}
844
845/*
846 * This should be called with the channel plchan->lock held
847 */
848static int prep_phy_channel(struct pl08x_dma_chan *plchan,
849 struct pl08x_txd *txd)
850{
851 struct pl08x_driver_data *pl08x = plchan->host;
852 struct pl08x_phy_chan *ch;
853 int ret;
854
855 /* Check if we already have a channel */
856 if (plchan->phychan)
857 return 0;
858
859 ch = pl08x_get_phy_channel(pl08x, plchan);
860 if (!ch) {
861 /* No physical channel available, cope with it */
862 dev_dbg(&pl08x->adev->dev, "no physical channel available for xfer on %s\n", plchan->name);
863 return -EBUSY;
864 }
865
866 /*
867 * OK we have a physical channel: for memcpy() this is all we
868 * need, but for slaves the physical signals may be muxed!
869 * Can the platform allow us to use this channel?
870 */
16ca8105 871 if (plchan->slave && pl08x->pd->get_signal) {
e8689e63
LW
872 ret = pl08x->pd->get_signal(plchan);
873 if (ret < 0) {
874 dev_dbg(&pl08x->adev->dev,
875 "unable to use physical channel %d for transfer on %s due to platform restrictions\n",
876 ch->id, plchan->name);
877 /* Release physical channel & return */
878 pl08x_put_phy_channel(pl08x, ch);
879 return -EBUSY;
880 }
881 ch->signal = ret;
09b3c323
RKAL
882
883 /* Assign the flow control signal to this channel */
884 if (txd->direction == DMA_TO_DEVICE)
885 txd->ccfg |= ch->signal << PL080_CONFIG_DST_SEL_SHIFT;
886 else if (txd->direction == DMA_FROM_DEVICE)
887 txd->ccfg |= ch->signal << PL080_CONFIG_SRC_SEL_SHIFT;
e8689e63
LW
888 }
889
890 dev_dbg(&pl08x->adev->dev, "allocated physical channel %d and signal %d for xfer on %s\n",
891 ch->id,
892 ch->signal,
893 plchan->name);
894
8087aacd 895 plchan->phychan_hold++;
e8689e63
LW
896 plchan->phychan = ch;
897
898 return 0;
899}
900
8c8cc2b1
RKAL
901static void release_phy_channel(struct pl08x_dma_chan *plchan)
902{
903 struct pl08x_driver_data *pl08x = plchan->host;
904
905 if ((plchan->phychan->signal >= 0) && pl08x->pd->put_signal) {
906 pl08x->pd->put_signal(plchan);
907 plchan->phychan->signal = -1;
908 }
909 pl08x_put_phy_channel(pl08x, plchan->phychan);
910 plchan->phychan = NULL;
911}
912
e8689e63
LW
913static dma_cookie_t pl08x_tx_submit(struct dma_async_tx_descriptor *tx)
914{
915 struct pl08x_dma_chan *plchan = to_pl08x_chan(tx->chan);
501e67e8 916 struct pl08x_txd *txd = to_pl08x_txd(tx);
c370e594
RKAL
917 unsigned long flags;
918
919 spin_lock_irqsave(&plchan->lock, flags);
e8689e63 920
91aa5fad
RKAL
921 plchan->chan.cookie += 1;
922 if (plchan->chan.cookie < 0)
923 plchan->chan.cookie = 1;
924 tx->cookie = plchan->chan.cookie;
501e67e8
RKAL
925
926 /* Put this onto the pending list */
927 list_add_tail(&txd->node, &plchan->pend_list);
928
929 /*
930 * If there was no physical channel available for this memcpy,
931 * stack the request up and indicate that the channel is waiting
932 * for a free physical channel.
933 */
934 if (!plchan->slave && !plchan->phychan) {
935 /* Do this memcpy whenever there is a channel ready */
936 plchan->state = PL08X_CHAN_WAITING;
937 plchan->waiting = txd;
8087aacd
RKAL
938 } else {
939 plchan->phychan_hold--;
501e67e8
RKAL
940 }
941
c370e594 942 spin_unlock_irqrestore(&plchan->lock, flags);
e8689e63
LW
943
944 return tx->cookie;
945}
946
947static struct dma_async_tx_descriptor *pl08x_prep_dma_interrupt(
948 struct dma_chan *chan, unsigned long flags)
949{
950 struct dma_async_tx_descriptor *retval = NULL;
951
952 return retval;
953}
954
955/*
94ae8522
RKAL
956 * Code accessing dma_async_is_complete() in a tight loop may give problems.
957 * If slaves are relying on interrupts to signal completion this function
958 * must not be called with interrupts disabled.
e8689e63 959 */
3e27ee84
VK
960static enum dma_status pl08x_dma_tx_status(struct dma_chan *chan,
961 dma_cookie_t cookie, struct dma_tx_state *txstate)
e8689e63
LW
962{
963 struct pl08x_dma_chan *plchan = to_pl08x_chan(chan);
964 dma_cookie_t last_used;
965 dma_cookie_t last_complete;
966 enum dma_status ret;
967 u32 bytesleft = 0;
968
91aa5fad 969 last_used = plchan->chan.cookie;
e8689e63
LW
970 last_complete = plchan->lc;
971
972 ret = dma_async_is_complete(cookie, last_complete, last_used);
973 if (ret == DMA_SUCCESS) {
974 dma_set_tx_state(txstate, last_complete, last_used, 0);
975 return ret;
976 }
977
e8689e63
LW
978 /*
979 * This cookie not complete yet
980 */
91aa5fad 981 last_used = plchan->chan.cookie;
e8689e63
LW
982 last_complete = plchan->lc;
983
984 /* Get number of bytes left in the active transactions and queue */
985 bytesleft = pl08x_getbytes_chan(plchan);
986
987 dma_set_tx_state(txstate, last_complete, last_used,
988 bytesleft);
989
990 if (plchan->state == PL08X_CHAN_PAUSED)
991 return DMA_PAUSED;
992
993 /* Whether waiting or running, we're in progress */
994 return DMA_IN_PROGRESS;
995}
996
997/* PrimeCell DMA extension */
998struct burst_table {
760596c6 999 u32 burstwords;
e8689e63
LW
1000 u32 reg;
1001};
1002
1003static const struct burst_table burst_sizes[] = {
1004 {
1005 .burstwords = 256,
760596c6 1006 .reg = PL080_BSIZE_256,
e8689e63
LW
1007 },
1008 {
1009 .burstwords = 128,
760596c6 1010 .reg = PL080_BSIZE_128,
e8689e63
LW
1011 },
1012 {
1013 .burstwords = 64,
760596c6 1014 .reg = PL080_BSIZE_64,
e8689e63
LW
1015 },
1016 {
1017 .burstwords = 32,
760596c6 1018 .reg = PL080_BSIZE_32,
e8689e63
LW
1019 },
1020 {
1021 .burstwords = 16,
760596c6 1022 .reg = PL080_BSIZE_16,
e8689e63
LW
1023 },
1024 {
1025 .burstwords = 8,
760596c6 1026 .reg = PL080_BSIZE_8,
e8689e63
LW
1027 },
1028 {
1029 .burstwords = 4,
760596c6 1030 .reg = PL080_BSIZE_4,
e8689e63
LW
1031 },
1032 {
760596c6
RKAL
1033 .burstwords = 0,
1034 .reg = PL080_BSIZE_1,
e8689e63
LW
1035 },
1036};
1037
121c8476
RKAL
1038/*
1039 * Given the source and destination available bus masks, select which
1040 * will be routed to each port. We try to have source and destination
1041 * on separate ports, but always respect the allowable settings.
1042 */
1043static u32 pl08x_select_bus(u8 src, u8 dst)
1044{
1045 u32 cctl = 0;
1046
1047 if (!(dst & PL08X_AHB1) || ((dst & PL08X_AHB2) && (src & PL08X_AHB1)))
1048 cctl |= PL080_CONTROL_DST_AHB2;
1049 if (!(src & PL08X_AHB1) || ((src & PL08X_AHB2) && !(dst & PL08X_AHB2)))
1050 cctl |= PL080_CONTROL_SRC_AHB2;
1051
1052 return cctl;
1053}
1054
f14c426c
RKAL
1055static u32 pl08x_cctl(u32 cctl)
1056{
1057 cctl &= ~(PL080_CONTROL_SRC_AHB2 | PL080_CONTROL_DST_AHB2 |
1058 PL080_CONTROL_SRC_INCR | PL080_CONTROL_DST_INCR |
1059 PL080_CONTROL_PROT_MASK);
1060
1061 /* Access the cell in privileged mode, non-bufferable, non-cacheable */
1062 return cctl | PL080_CONTROL_PROT_SYS;
1063}
1064
aa88cdaa
RKAL
1065static u32 pl08x_width(enum dma_slave_buswidth width)
1066{
1067 switch (width) {
1068 case DMA_SLAVE_BUSWIDTH_1_BYTE:
1069 return PL080_WIDTH_8BIT;
1070 case DMA_SLAVE_BUSWIDTH_2_BYTES:
1071 return PL080_WIDTH_16BIT;
1072 case DMA_SLAVE_BUSWIDTH_4_BYTES:
1073 return PL080_WIDTH_32BIT;
f32807f1
VK
1074 default:
1075 return ~0;
aa88cdaa 1076 }
aa88cdaa
RKAL
1077}
1078
760596c6
RKAL
1079static u32 pl08x_burst(u32 maxburst)
1080{
1081 int i;
1082
1083 for (i = 0; i < ARRAY_SIZE(burst_sizes); i++)
1084 if (burst_sizes[i].burstwords <= maxburst)
1085 break;
1086
1087 return burst_sizes[i].reg;
1088}
1089
f0fd9446
RKAL
1090static int dma_set_runtime_config(struct dma_chan *chan,
1091 struct dma_slave_config *config)
e8689e63
LW
1092{
1093 struct pl08x_dma_chan *plchan = to_pl08x_chan(chan);
1094 struct pl08x_driver_data *pl08x = plchan->host;
e8689e63 1095 enum dma_slave_buswidth addr_width;
760596c6 1096 u32 width, burst, maxburst;
e8689e63 1097 u32 cctl = 0;
b7f75865
RKAL
1098
1099 if (!plchan->slave)
1100 return -EINVAL;
e8689e63
LW
1101
1102 /* Transfer direction */
1103 plchan->runtime_direction = config->direction;
1104 if (config->direction == DMA_TO_DEVICE) {
e8689e63
LW
1105 addr_width = config->dst_addr_width;
1106 maxburst = config->dst_maxburst;
1107 } else if (config->direction == DMA_FROM_DEVICE) {
e8689e63
LW
1108 addr_width = config->src_addr_width;
1109 maxburst = config->src_maxburst;
1110 } else {
1111 dev_err(&pl08x->adev->dev,
1112 "bad runtime_config: alien transfer direction\n");
f0fd9446 1113 return -EINVAL;
e8689e63
LW
1114 }
1115
aa88cdaa
RKAL
1116 width = pl08x_width(addr_width);
1117 if (width == ~0) {
e8689e63
LW
1118 dev_err(&pl08x->adev->dev,
1119 "bad runtime_config: alien address width\n");
f0fd9446 1120 return -EINVAL;
e8689e63
LW
1121 }
1122
aa88cdaa
RKAL
1123 cctl |= width << PL080_CONTROL_SWIDTH_SHIFT;
1124 cctl |= width << PL080_CONTROL_DWIDTH_SHIFT;
1125
e8689e63 1126 /*
4440aacf
RKAL
1127 * If this channel will only request single transfers, set this
1128 * down to ONE element. Also select one element if no maxburst
1129 * is specified.
e8689e63 1130 */
760596c6
RKAL
1131 if (plchan->cd->single)
1132 maxburst = 1;
1133
1134 burst = pl08x_burst(maxburst);
1135 cctl |= burst << PL080_CONTROL_SB_SIZE_SHIFT;
1136 cctl |= burst << PL080_CONTROL_DB_SIZE_SHIFT;
e8689e63 1137
b207b4d0
RKAL
1138 if (plchan->runtime_direction == DMA_FROM_DEVICE) {
1139 plchan->src_addr = config->src_addr;
121c8476
RKAL
1140 plchan->src_cctl = pl08x_cctl(cctl) | PL080_CONTROL_DST_INCR |
1141 pl08x_select_bus(plchan->cd->periph_buses,
1142 pl08x->mem_buses);
b207b4d0
RKAL
1143 } else {
1144 plchan->dst_addr = config->dst_addr;
121c8476
RKAL
1145 plchan->dst_cctl = pl08x_cctl(cctl) | PL080_CONTROL_SRC_INCR |
1146 pl08x_select_bus(pl08x->mem_buses,
1147 plchan->cd->periph_buses);
b207b4d0 1148 }
f0fd9446 1149
e8689e63
LW
1150 dev_dbg(&pl08x->adev->dev,
1151 "configured channel %s (%s) for %s, data width %d, "
4983a04f 1152 "maxburst %d words, LE, CCTL=0x%08x\n",
e8689e63
LW
1153 dma_chan_name(chan), plchan->name,
1154 (config->direction == DMA_FROM_DEVICE) ? "RX" : "TX",
1155 addr_width,
1156 maxburst,
4983a04f 1157 cctl);
f0fd9446
RKAL
1158
1159 return 0;
e8689e63
LW
1160}
1161
1162/*
1163 * Slave transactions callback to the slave device to allow
1164 * synchronization of slave DMA signals with the DMAC enable
1165 */
1166static void pl08x_issue_pending(struct dma_chan *chan)
1167{
1168 struct pl08x_dma_chan *plchan = to_pl08x_chan(chan);
e8689e63
LW
1169 unsigned long flags;
1170
1171 spin_lock_irqsave(&plchan->lock, flags);
9c0bb43b
RKAL
1172 /* Something is already active, or we're waiting for a channel... */
1173 if (plchan->at || plchan->state == PL08X_CHAN_WAITING) {
1174 spin_unlock_irqrestore(&plchan->lock, flags);
e8689e63 1175 return;
9c0bb43b 1176 }
e8689e63
LW
1177
1178 /* Take the first element in the queue and execute it */
15c17232 1179 if (!list_empty(&plchan->pend_list)) {
e8689e63
LW
1180 struct pl08x_txd *next;
1181
15c17232 1182 next = list_first_entry(&plchan->pend_list,
e8689e63
LW
1183 struct pl08x_txd,
1184 node);
1185 list_del(&next->node);
e8689e63
LW
1186 plchan->state = PL08X_CHAN_RUNNING;
1187
c885bee4 1188 pl08x_start_txd(plchan, next);
e8689e63
LW
1189 }
1190
1191 spin_unlock_irqrestore(&plchan->lock, flags);
1192}
1193
1194static int pl08x_prep_channel_resources(struct pl08x_dma_chan *plchan,
1195 struct pl08x_txd *txd)
1196{
e8689e63 1197 struct pl08x_driver_data *pl08x = plchan->host;
c370e594
RKAL
1198 unsigned long flags;
1199 int num_llis, ret;
e8689e63
LW
1200
1201 num_llis = pl08x_fill_llis_for_desc(pl08x, txd);
dafa7317 1202 if (!num_llis) {
57001a60
VK
1203 spin_lock_irqsave(&plchan->lock, flags);
1204 pl08x_free_txd(pl08x, txd);
1205 spin_unlock_irqrestore(&plchan->lock, flags);
e8689e63 1206 return -EINVAL;
dafa7317 1207 }
e8689e63 1208
c370e594 1209 spin_lock_irqsave(&plchan->lock, flags);
e8689e63 1210
e8689e63
LW
1211 /*
1212 * See if we already have a physical channel allocated,
1213 * else this is the time to try to get one.
1214 */
1215 ret = prep_phy_channel(plchan, txd);
1216 if (ret) {
1217 /*
501e67e8
RKAL
1218 * No physical channel was available.
1219 *
1220 * memcpy transfers can be sorted out at submission time.
1221 *
1222 * Slave transfers may have been denied due to platform
1223 * channel muxing restrictions. Since there is no guarantee
1224 * that this will ever be resolved, and the signal must be
1225 * acquired AFTER acquiring the physical channel, we will let
1226 * them be NACK:ed with -EBUSY here. The drivers can retry
1227 * the prep() call if they are eager on doing this using DMA.
e8689e63
LW
1228 */
1229 if (plchan->slave) {
1230 pl08x_free_txd_list(pl08x, plchan);
501e67e8 1231 pl08x_free_txd(pl08x, txd);
c370e594 1232 spin_unlock_irqrestore(&plchan->lock, flags);
e8689e63
LW
1233 return -EBUSY;
1234 }
e8689e63
LW
1235 } else
1236 /*
94ae8522
RKAL
1237 * Else we're all set, paused and ready to roll, status
1238 * will switch to PL08X_CHAN_RUNNING when we call
1239 * issue_pending(). If there is something running on the
1240 * channel already we don't change its state.
e8689e63
LW
1241 */
1242 if (plchan->state == PL08X_CHAN_IDLE)
1243 plchan->state = PL08X_CHAN_PAUSED;
1244
c370e594 1245 spin_unlock_irqrestore(&plchan->lock, flags);
e8689e63
LW
1246
1247 return 0;
1248}
1249
c0428794
RKAL
1250static struct pl08x_txd *pl08x_get_txd(struct pl08x_dma_chan *plchan,
1251 unsigned long flags)
ac3cd20d 1252{
b201c111 1253 struct pl08x_txd *txd = kzalloc(sizeof(*txd), GFP_NOWAIT);
ac3cd20d
RKAL
1254
1255 if (txd) {
1256 dma_async_tx_descriptor_init(&txd->tx, &plchan->chan);
c0428794 1257 txd->tx.flags = flags;
ac3cd20d
RKAL
1258 txd->tx.tx_submit = pl08x_tx_submit;
1259 INIT_LIST_HEAD(&txd->node);
b7f69d9d 1260 INIT_LIST_HEAD(&txd->dsg_list);
4983a04f
RKAL
1261
1262 /* Always enable error and terminal interrupts */
1263 txd->ccfg = PL080_CONFIG_ERR_IRQ_MASK |
1264 PL080_CONFIG_TC_IRQ_MASK;
ac3cd20d
RKAL
1265 }
1266 return txd;
1267}
1268
e8689e63
LW
1269/*
1270 * Initialize a descriptor to be used by memcpy submit
1271 */
1272static struct dma_async_tx_descriptor *pl08x_prep_dma_memcpy(
1273 struct dma_chan *chan, dma_addr_t dest, dma_addr_t src,
1274 size_t len, unsigned long flags)
1275{
1276 struct pl08x_dma_chan *plchan = to_pl08x_chan(chan);
1277 struct pl08x_driver_data *pl08x = plchan->host;
1278 struct pl08x_txd *txd;
b7f69d9d 1279 struct pl08x_sg *dsg;
e8689e63
LW
1280 int ret;
1281
c0428794 1282 txd = pl08x_get_txd(plchan, flags);
e8689e63
LW
1283 if (!txd) {
1284 dev_err(&pl08x->adev->dev,
1285 "%s no memory for descriptor\n", __func__);
1286 return NULL;
1287 }
1288
b7f69d9d
VK
1289 dsg = kzalloc(sizeof(struct pl08x_sg), GFP_NOWAIT);
1290 if (!dsg) {
1291 pl08x_free_txd(pl08x, txd);
1292 dev_err(&pl08x->adev->dev, "%s no memory for pl080 sg\n",
1293 __func__);
1294 return NULL;
1295 }
1296 list_add_tail(&dsg->node, &txd->dsg_list);
1297
e8689e63 1298 txd->direction = DMA_NONE;
b7f69d9d
VK
1299 dsg->src_addr = src;
1300 dsg->dst_addr = dest;
1301 dsg->len = len;
e8689e63
LW
1302
1303 /* Set platform data for m2m */
4983a04f 1304 txd->ccfg |= PL080_FLOW_MEM2MEM << PL080_CONFIG_FLOW_CONTROL_SHIFT;
c7da9a56
RKAL
1305 txd->cctl = pl08x->pd->memcpy_channel.cctl &
1306 ~(PL080_CONTROL_DST_AHB2 | PL080_CONTROL_SRC_AHB2);
4983a04f 1307
e8689e63 1308 /* Both to be incremented or the code will break */
70b5ed6b 1309 txd->cctl |= PL080_CONTROL_SRC_INCR | PL080_CONTROL_DST_INCR;
c7da9a56 1310
c7da9a56 1311 if (pl08x->vd->dualmaster)
121c8476
RKAL
1312 txd->cctl |= pl08x_select_bus(pl08x->mem_buses,
1313 pl08x->mem_buses);
e8689e63 1314
e8689e63
LW
1315 ret = pl08x_prep_channel_resources(plchan, txd);
1316 if (ret)
1317 return NULL;
e8689e63
LW
1318
1319 return &txd->tx;
1320}
1321
3e2a037c 1322static struct dma_async_tx_descriptor *pl08x_prep_slave_sg(
e8689e63
LW
1323 struct dma_chan *chan, struct scatterlist *sgl,
1324 unsigned int sg_len, enum dma_data_direction direction,
1325 unsigned long flags)
1326{
1327 struct pl08x_dma_chan *plchan = to_pl08x_chan(chan);
1328 struct pl08x_driver_data *pl08x = plchan->host;
1329 struct pl08x_txd *txd;
b7f69d9d
VK
1330 struct pl08x_sg *dsg;
1331 struct scatterlist *sg;
1332 dma_addr_t slave_addr;
0a235657 1333 int ret, tmp;
e8689e63 1334
e8689e63 1335 dev_dbg(&pl08x->adev->dev, "%s prepare transaction of %d bytes from %s\n",
b7f69d9d 1336 __func__, sgl->length, plchan->name);
e8689e63 1337
c0428794 1338 txd = pl08x_get_txd(plchan, flags);
e8689e63
LW
1339 if (!txd) {
1340 dev_err(&pl08x->adev->dev, "%s no txd\n", __func__);
1341 return NULL;
1342 }
1343
e8689e63
LW
1344 if (direction != plchan->runtime_direction)
1345 dev_err(&pl08x->adev->dev, "%s DMA setup does not match "
1346 "the direction configured for the PrimeCell\n",
1347 __func__);
1348
1349 /*
1350 * Set up addresses, the PrimeCell configured address
1351 * will take precedence since this may configure the
1352 * channel target address dynamically at runtime.
1353 */
1354 txd->direction = direction;
c7da9a56 1355
e8689e63 1356 if (direction == DMA_TO_DEVICE) {
121c8476 1357 txd->cctl = plchan->dst_cctl;
b7f69d9d 1358 slave_addr = plchan->dst_addr;
e8689e63 1359 } else if (direction == DMA_FROM_DEVICE) {
121c8476 1360 txd->cctl = plchan->src_cctl;
b7f69d9d 1361 slave_addr = plchan->src_addr;
e8689e63 1362 } else {
b7f69d9d 1363 pl08x_free_txd(pl08x, txd);
e8689e63
LW
1364 dev_err(&pl08x->adev->dev,
1365 "%s direction unsupported\n", __func__);
1366 return NULL;
1367 }
e8689e63 1368
0a235657
VK
1369 if (plchan->cd->device_fc)
1370 tmp = (direction == DMA_TO_DEVICE) ? PL080_FLOW_MEM2PER_PER :
1371 PL080_FLOW_PER2MEM_PER;
1372 else
1373 tmp = (direction == DMA_TO_DEVICE) ? PL080_FLOW_MEM2PER :
1374 PL080_FLOW_PER2MEM;
1375
1376 txd->ccfg |= tmp << PL080_CONFIG_FLOW_CONTROL_SHIFT;
1377
b7f69d9d
VK
1378 for_each_sg(sgl, sg, sg_len, tmp) {
1379 dsg = kzalloc(sizeof(struct pl08x_sg), GFP_NOWAIT);
1380 if (!dsg) {
1381 pl08x_free_txd(pl08x, txd);
1382 dev_err(&pl08x->adev->dev, "%s no mem for pl080 sg\n",
1383 __func__);
1384 return NULL;
1385 }
1386 list_add_tail(&dsg->node, &txd->dsg_list);
1387
1388 dsg->len = sg_dma_len(sg);
1389 if (direction == DMA_TO_DEVICE) {
1390 dsg->src_addr = sg_phys(sg);
1391 dsg->dst_addr = slave_addr;
1392 } else {
1393 dsg->src_addr = slave_addr;
1394 dsg->dst_addr = sg_phys(sg);
1395 }
1396 }
1397
e8689e63
LW
1398 ret = pl08x_prep_channel_resources(plchan, txd);
1399 if (ret)
1400 return NULL;
e8689e63
LW
1401
1402 return &txd->tx;
1403}
1404
1405static int pl08x_control(struct dma_chan *chan, enum dma_ctrl_cmd cmd,
1406 unsigned long arg)
1407{
1408 struct pl08x_dma_chan *plchan = to_pl08x_chan(chan);
1409 struct pl08x_driver_data *pl08x = plchan->host;
1410 unsigned long flags;
1411 int ret = 0;
1412
1413 /* Controls applicable to inactive channels */
1414 if (cmd == DMA_SLAVE_CONFIG) {
f0fd9446
RKAL
1415 return dma_set_runtime_config(chan,
1416 (struct dma_slave_config *)arg);
e8689e63
LW
1417 }
1418
1419 /*
1420 * Anything succeeds on channels with no physical allocation and
1421 * no queued transfers.
1422 */
1423 spin_lock_irqsave(&plchan->lock, flags);
1424 if (!plchan->phychan && !plchan->at) {
1425 spin_unlock_irqrestore(&plchan->lock, flags);
1426 return 0;
1427 }
1428
1429 switch (cmd) {
1430 case DMA_TERMINATE_ALL:
1431 plchan->state = PL08X_CHAN_IDLE;
1432
1433 if (plchan->phychan) {
fb526210 1434 pl08x_terminate_phy_chan(pl08x, plchan->phychan);
e8689e63
LW
1435
1436 /*
1437 * Mark physical channel as free and free any slave
1438 * signal
1439 */
8c8cc2b1 1440 release_phy_channel(plchan);
e8689e63 1441 }
e8689e63
LW
1442 /* Dequeue jobs and free LLIs */
1443 if (plchan->at) {
1444 pl08x_free_txd(pl08x, plchan->at);
1445 plchan->at = NULL;
1446 }
1447 /* Dequeue jobs not yet fired as well */
1448 pl08x_free_txd_list(pl08x, plchan);
1449 break;
1450 case DMA_PAUSE:
1451 pl08x_pause_phy_chan(plchan->phychan);
1452 plchan->state = PL08X_CHAN_PAUSED;
1453 break;
1454 case DMA_RESUME:
1455 pl08x_resume_phy_chan(plchan->phychan);
1456 plchan->state = PL08X_CHAN_RUNNING;
1457 break;
1458 default:
1459 /* Unknown command */
1460 ret = -ENXIO;
1461 break;
1462 }
1463
1464 spin_unlock_irqrestore(&plchan->lock, flags);
1465
1466 return ret;
1467}
1468
1469bool pl08x_filter_id(struct dma_chan *chan, void *chan_id)
1470{
7703eac9 1471 struct pl08x_dma_chan *plchan;
e8689e63
LW
1472 char *name = chan_id;
1473
7703eac9
RKAL
1474 /* Reject channels for devices not bound to this driver */
1475 if (chan->device->dev->driver != &pl08x_amba_driver.drv)
1476 return false;
1477
1478 plchan = to_pl08x_chan(chan);
1479
e8689e63
LW
1480 /* Check that the channel is not taken! */
1481 if (!strcmp(plchan->name, name))
1482 return true;
1483
1484 return false;
1485}
1486
1487/*
1488 * Just check that the device is there and active
94ae8522
RKAL
1489 * TODO: turn this bit on/off depending on the number of physical channels
1490 * actually used, if it is zero... well shut it off. That will save some
1491 * power. Cut the clock at the same time.
e8689e63
LW
1492 */
1493static void pl08x_ensure_on(struct pl08x_driver_data *pl08x)
1494{
48a59ef3 1495 writel(PL080_CONFIG_ENABLE, pl08x->base + PL080_CONFIG);
e8689e63
LW
1496}
1497
3d992e1a
RKAL
1498static void pl08x_unmap_buffers(struct pl08x_txd *txd)
1499{
1500 struct device *dev = txd->tx.chan->device->dev;
b7f69d9d 1501 struct pl08x_sg *dsg;
3d992e1a
RKAL
1502
1503 if (!(txd->tx.flags & DMA_COMPL_SKIP_SRC_UNMAP)) {
1504 if (txd->tx.flags & DMA_COMPL_SRC_UNMAP_SINGLE)
b7f69d9d
VK
1505 list_for_each_entry(dsg, &txd->dsg_list, node)
1506 dma_unmap_single(dev, dsg->src_addr, dsg->len,
1507 DMA_TO_DEVICE);
1508 else {
1509 list_for_each_entry(dsg, &txd->dsg_list, node)
1510 dma_unmap_page(dev, dsg->src_addr, dsg->len,
1511 DMA_TO_DEVICE);
1512 }
3d992e1a
RKAL
1513 }
1514 if (!(txd->tx.flags & DMA_COMPL_SKIP_DEST_UNMAP)) {
1515 if (txd->tx.flags & DMA_COMPL_DEST_UNMAP_SINGLE)
b7f69d9d
VK
1516 list_for_each_entry(dsg, &txd->dsg_list, node)
1517 dma_unmap_single(dev, dsg->dst_addr, dsg->len,
1518 DMA_FROM_DEVICE);
3d992e1a 1519 else
b7f69d9d
VK
1520 list_for_each_entry(dsg, &txd->dsg_list, node)
1521 dma_unmap_page(dev, dsg->dst_addr, dsg->len,
1522 DMA_FROM_DEVICE);
3d992e1a
RKAL
1523 }
1524}
1525
e8689e63
LW
1526static void pl08x_tasklet(unsigned long data)
1527{
1528 struct pl08x_dma_chan *plchan = (struct pl08x_dma_chan *) data;
e8689e63 1529 struct pl08x_driver_data *pl08x = plchan->host;
858c21c0 1530 struct pl08x_txd *txd;
bf072af4 1531 unsigned long flags;
e8689e63 1532
bf072af4 1533 spin_lock_irqsave(&plchan->lock, flags);
e8689e63 1534
858c21c0
RKAL
1535 txd = plchan->at;
1536 plchan->at = NULL;
e8689e63 1537
858c21c0 1538 if (txd) {
94ae8522 1539 /* Update last completed */
858c21c0 1540 plchan->lc = txd->tx.cookie;
e8689e63 1541 }
8087aacd 1542
94ae8522 1543 /* If a new descriptor is queued, set it up plchan->at is NULL here */
15c17232 1544 if (!list_empty(&plchan->pend_list)) {
e8689e63
LW
1545 struct pl08x_txd *next;
1546
15c17232 1547 next = list_first_entry(&plchan->pend_list,
e8689e63
LW
1548 struct pl08x_txd,
1549 node);
1550 list_del(&next->node);
c885bee4
RKAL
1551
1552 pl08x_start_txd(plchan, next);
8087aacd
RKAL
1553 } else if (plchan->phychan_hold) {
1554 /*
1555 * This channel is still in use - we have a new txd being
1556 * prepared and will soon be queued. Don't give up the
1557 * physical channel.
1558 */
e8689e63
LW
1559 } else {
1560 struct pl08x_dma_chan *waiting = NULL;
1561
1562 /*
1563 * No more jobs, so free up the physical channel
1564 * Free any allocated signal on slave transfers too
1565 */
8c8cc2b1 1566 release_phy_channel(plchan);
e8689e63
LW
1567 plchan->state = PL08X_CHAN_IDLE;
1568
1569 /*
94ae8522
RKAL
1570 * And NOW before anyone else can grab that free:d up
1571 * physical channel, see if there is some memcpy pending
1572 * that seriously needs to start because of being stacked
1573 * up while we were choking the physical channels with data.
e8689e63
LW
1574 */
1575 list_for_each_entry(waiting, &pl08x->memcpy.channels,
1576 chan.device_node) {
3e27ee84
VK
1577 if (waiting->state == PL08X_CHAN_WAITING &&
1578 waiting->waiting != NULL) {
e8689e63
LW
1579 int ret;
1580
1581 /* This should REALLY not fail now */
1582 ret = prep_phy_channel(waiting,
1583 waiting->waiting);
1584 BUG_ON(ret);
8087aacd 1585 waiting->phychan_hold--;
e8689e63
LW
1586 waiting->state = PL08X_CHAN_RUNNING;
1587 waiting->waiting = NULL;
1588 pl08x_issue_pending(&waiting->chan);
1589 break;
1590 }
1591 }
1592 }
1593
bf072af4 1594 spin_unlock_irqrestore(&plchan->lock, flags);
858c21c0 1595
3d992e1a
RKAL
1596 if (txd) {
1597 dma_async_tx_callback callback = txd->tx.callback;
1598 void *callback_param = txd->tx.callback_param;
1599
1600 /* Don't try to unmap buffers on slave channels */
1601 if (!plchan->slave)
1602 pl08x_unmap_buffers(txd);
1603
1604 /* Free the descriptor */
1605 spin_lock_irqsave(&plchan->lock, flags);
1606 pl08x_free_txd(pl08x, txd);
1607 spin_unlock_irqrestore(&plchan->lock, flags);
1608
1609 /* Callback to signal completion */
1610 if (callback)
1611 callback(callback_param);
1612 }
e8689e63
LW
1613}
1614
1615static irqreturn_t pl08x_irq(int irq, void *dev)
1616{
1617 struct pl08x_driver_data *pl08x = dev;
28da2836
VK
1618 u32 mask = 0, err, tc, i;
1619
1620 /* check & clear - ERR & TC interrupts */
1621 err = readl(pl08x->base + PL080_ERR_STATUS);
1622 if (err) {
1623 dev_err(&pl08x->adev->dev, "%s error interrupt, register value 0x%08x\n",
1624 __func__, err);
1625 writel(err, pl08x->base + PL080_ERR_CLEAR);
e8689e63 1626 }
28da2836
VK
1627 tc = readl(pl08x->base + PL080_INT_STATUS);
1628 if (tc)
1629 writel(tc, pl08x->base + PL080_TC_CLEAR);
1630
1631 if (!err && !tc)
1632 return IRQ_NONE;
1633
e8689e63 1634 for (i = 0; i < pl08x->vd->channels; i++) {
28da2836 1635 if (((1 << i) & err) || ((1 << i) & tc)) {
e8689e63
LW
1636 /* Locate physical channel */
1637 struct pl08x_phy_chan *phychan = &pl08x->phy_chans[i];
1638 struct pl08x_dma_chan *plchan = phychan->serving;
1639
28da2836
VK
1640 if (!plchan) {
1641 dev_err(&pl08x->adev->dev,
1642 "%s Error TC interrupt on unused channel: 0x%08x\n",
1643 __func__, i);
1644 continue;
1645 }
1646
e8689e63
LW
1647 /* Schedule tasklet on this channel */
1648 tasklet_schedule(&plchan->tasklet);
e8689e63
LW
1649 mask |= (1 << i);
1650 }
1651 }
e8689e63
LW
1652
1653 return mask ? IRQ_HANDLED : IRQ_NONE;
1654}
1655
121c8476
RKAL
1656static void pl08x_dma_slave_init(struct pl08x_dma_chan *chan)
1657{
1658 u32 cctl = pl08x_cctl(chan->cd->cctl);
1659
1660 chan->slave = true;
1661 chan->name = chan->cd->bus_id;
1662 chan->src_addr = chan->cd->addr;
1663 chan->dst_addr = chan->cd->addr;
1664 chan->src_cctl = cctl | PL080_CONTROL_DST_INCR |
1665 pl08x_select_bus(chan->cd->periph_buses, chan->host->mem_buses);
1666 chan->dst_cctl = cctl | PL080_CONTROL_SRC_INCR |
1667 pl08x_select_bus(chan->host->mem_buses, chan->cd->periph_buses);
1668}
1669
e8689e63
LW
1670/*
1671 * Initialise the DMAC memcpy/slave channels.
1672 * Make a local wrapper to hold required data
1673 */
1674static int pl08x_dma_init_virtual_channels(struct pl08x_driver_data *pl08x,
3e27ee84 1675 struct dma_device *dmadev, unsigned int channels, bool slave)
e8689e63
LW
1676{
1677 struct pl08x_dma_chan *chan;
1678 int i;
1679
1680 INIT_LIST_HEAD(&dmadev->channels);
94ae8522 1681
e8689e63
LW
1682 /*
1683 * Register as many many memcpy as we have physical channels,
1684 * we won't always be able to use all but the code will have
1685 * to cope with that situation.
1686 */
1687 for (i = 0; i < channels; i++) {
b201c111 1688 chan = kzalloc(sizeof(*chan), GFP_KERNEL);
e8689e63
LW
1689 if (!chan) {
1690 dev_err(&pl08x->adev->dev,
1691 "%s no memory for channel\n", __func__);
1692 return -ENOMEM;
1693 }
1694
1695 chan->host = pl08x;
1696 chan->state = PL08X_CHAN_IDLE;
1697
1698 if (slave) {
e8689e63 1699 chan->cd = &pl08x->pd->slave_channels[i];
121c8476 1700 pl08x_dma_slave_init(chan);
e8689e63
LW
1701 } else {
1702 chan->cd = &pl08x->pd->memcpy_channel;
1703 chan->name = kasprintf(GFP_KERNEL, "memcpy%d", i);
1704 if (!chan->name) {
1705 kfree(chan);
1706 return -ENOMEM;
1707 }
1708 }
b58b6b5b
RKAL
1709 if (chan->cd->circular_buffer) {
1710 dev_err(&pl08x->adev->dev,
1711 "channel %s: circular buffers not supported\n",
1712 chan->name);
1713 kfree(chan);
1714 continue;
1715 }
175a5e61 1716 dev_dbg(&pl08x->adev->dev,
e8689e63
LW
1717 "initialize virtual channel \"%s\"\n",
1718 chan->name);
1719
1720 chan->chan.device = dmadev;
91aa5fad
RKAL
1721 chan->chan.cookie = 0;
1722 chan->lc = 0;
e8689e63
LW
1723
1724 spin_lock_init(&chan->lock);
15c17232 1725 INIT_LIST_HEAD(&chan->pend_list);
e8689e63
LW
1726 tasklet_init(&chan->tasklet, pl08x_tasklet,
1727 (unsigned long) chan);
1728
1729 list_add_tail(&chan->chan.device_node, &dmadev->channels);
1730 }
1731 dev_info(&pl08x->adev->dev, "initialized %d virtual %s channels\n",
1732 i, slave ? "slave" : "memcpy");
1733 return i;
1734}
1735
1736static void pl08x_free_virtual_channels(struct dma_device *dmadev)
1737{
1738 struct pl08x_dma_chan *chan = NULL;
1739 struct pl08x_dma_chan *next;
1740
1741 list_for_each_entry_safe(chan,
1742 next, &dmadev->channels, chan.device_node) {
1743 list_del(&chan->chan.device_node);
1744 kfree(chan);
1745 }
1746}
1747
1748#ifdef CONFIG_DEBUG_FS
1749static const char *pl08x_state_str(enum pl08x_dma_chan_state state)
1750{
1751 switch (state) {
1752 case PL08X_CHAN_IDLE:
1753 return "idle";
1754 case PL08X_CHAN_RUNNING:
1755 return "running";
1756 case PL08X_CHAN_PAUSED:
1757 return "paused";
1758 case PL08X_CHAN_WAITING:
1759 return "waiting";
1760 default:
1761 break;
1762 }
1763 return "UNKNOWN STATE";
1764}
1765
1766static int pl08x_debugfs_show(struct seq_file *s, void *data)
1767{
1768 struct pl08x_driver_data *pl08x = s->private;
1769 struct pl08x_dma_chan *chan;
1770 struct pl08x_phy_chan *ch;
1771 unsigned long flags;
1772 int i;
1773
1774 seq_printf(s, "PL08x physical channels:\n");
1775 seq_printf(s, "CHANNEL:\tUSER:\n");
1776 seq_printf(s, "--------\t-----\n");
1777 for (i = 0; i < pl08x->vd->channels; i++) {
1778 struct pl08x_dma_chan *virt_chan;
1779
1780 ch = &pl08x->phy_chans[i];
1781
1782 spin_lock_irqsave(&ch->lock, flags);
1783 virt_chan = ch->serving;
1784
1785 seq_printf(s, "%d\t\t%s\n",
1786 ch->id, virt_chan ? virt_chan->name : "(none)");
1787
1788 spin_unlock_irqrestore(&ch->lock, flags);
1789 }
1790
1791 seq_printf(s, "\nPL08x virtual memcpy channels:\n");
1792 seq_printf(s, "CHANNEL:\tSTATE:\n");
1793 seq_printf(s, "--------\t------\n");
1794 list_for_each_entry(chan, &pl08x->memcpy.channels, chan.device_node) {
3e2a037c 1795 seq_printf(s, "%s\t\t%s\n", chan->name,
e8689e63
LW
1796 pl08x_state_str(chan->state));
1797 }
1798
1799 seq_printf(s, "\nPL08x virtual slave channels:\n");
1800 seq_printf(s, "CHANNEL:\tSTATE:\n");
1801 seq_printf(s, "--------\t------\n");
1802 list_for_each_entry(chan, &pl08x->slave.channels, chan.device_node) {
3e2a037c 1803 seq_printf(s, "%s\t\t%s\n", chan->name,
e8689e63
LW
1804 pl08x_state_str(chan->state));
1805 }
1806
1807 return 0;
1808}
1809
1810static int pl08x_debugfs_open(struct inode *inode, struct file *file)
1811{
1812 return single_open(file, pl08x_debugfs_show, inode->i_private);
1813}
1814
1815static const struct file_operations pl08x_debugfs_operations = {
1816 .open = pl08x_debugfs_open,
1817 .read = seq_read,
1818 .llseek = seq_lseek,
1819 .release = single_release,
1820};
1821
1822static void init_pl08x_debugfs(struct pl08x_driver_data *pl08x)
1823{
1824 /* Expose a simple debugfs interface to view all clocks */
3e27ee84
VK
1825 (void) debugfs_create_file(dev_name(&pl08x->adev->dev),
1826 S_IFREG | S_IRUGO, NULL, pl08x,
1827 &pl08x_debugfs_operations);
e8689e63
LW
1828}
1829
1830#else
1831static inline void init_pl08x_debugfs(struct pl08x_driver_data *pl08x)
1832{
1833}
1834#endif
1835
aa25afad 1836static int pl08x_probe(struct amba_device *adev, const struct amba_id *id)
e8689e63
LW
1837{
1838 struct pl08x_driver_data *pl08x;
f96ca9ec 1839 const struct vendor_data *vd = id->data;
e8689e63
LW
1840 int ret = 0;
1841 int i;
1842
1843 ret = amba_request_regions(adev, NULL);
1844 if (ret)
1845 return ret;
1846
1847 /* Create the driver state holder */
b201c111 1848 pl08x = kzalloc(sizeof(*pl08x), GFP_KERNEL);
e8689e63
LW
1849 if (!pl08x) {
1850 ret = -ENOMEM;
1851 goto out_no_pl08x;
1852 }
1853
b7b6018b
VK
1854 pm_runtime_set_active(&adev->dev);
1855 pm_runtime_enable(&adev->dev);
1856
e8689e63
LW
1857 /* Initialize memcpy engine */
1858 dma_cap_set(DMA_MEMCPY, pl08x->memcpy.cap_mask);
1859 pl08x->memcpy.dev = &adev->dev;
1860 pl08x->memcpy.device_alloc_chan_resources = pl08x_alloc_chan_resources;
1861 pl08x->memcpy.device_free_chan_resources = pl08x_free_chan_resources;
1862 pl08x->memcpy.device_prep_dma_memcpy = pl08x_prep_dma_memcpy;
1863 pl08x->memcpy.device_prep_dma_interrupt = pl08x_prep_dma_interrupt;
1864 pl08x->memcpy.device_tx_status = pl08x_dma_tx_status;
1865 pl08x->memcpy.device_issue_pending = pl08x_issue_pending;
1866 pl08x->memcpy.device_control = pl08x_control;
1867
1868 /* Initialize slave engine */
1869 dma_cap_set(DMA_SLAVE, pl08x->slave.cap_mask);
1870 pl08x->slave.dev = &adev->dev;
1871 pl08x->slave.device_alloc_chan_resources = pl08x_alloc_chan_resources;
1872 pl08x->slave.device_free_chan_resources = pl08x_free_chan_resources;
1873 pl08x->slave.device_prep_dma_interrupt = pl08x_prep_dma_interrupt;
1874 pl08x->slave.device_tx_status = pl08x_dma_tx_status;
1875 pl08x->slave.device_issue_pending = pl08x_issue_pending;
1876 pl08x->slave.device_prep_slave_sg = pl08x_prep_slave_sg;
1877 pl08x->slave.device_control = pl08x_control;
1878
1879 /* Get the platform data */
1880 pl08x->pd = dev_get_platdata(&adev->dev);
1881 if (!pl08x->pd) {
1882 dev_err(&adev->dev, "no platform data supplied\n");
1883 goto out_no_platdata;
1884 }
1885
1886 /* Assign useful pointers to the driver state */
1887 pl08x->adev = adev;
1888 pl08x->vd = vd;
1889
30749cb4
RKAL
1890 /* By default, AHB1 only. If dualmaster, from platform */
1891 pl08x->lli_buses = PL08X_AHB1;
1892 pl08x->mem_buses = PL08X_AHB1;
1893 if (pl08x->vd->dualmaster) {
1894 pl08x->lli_buses = pl08x->pd->lli_buses;
1895 pl08x->mem_buses = pl08x->pd->mem_buses;
1896 }
1897
e8689e63
LW
1898 /* A DMA memory pool for LLIs, align on 1-byte boundary */
1899 pl08x->pool = dma_pool_create(DRIVER_NAME, &pl08x->adev->dev,
1900 PL08X_LLI_TSFR_SIZE, PL08X_ALIGN, 0);
1901 if (!pl08x->pool) {
1902 ret = -ENOMEM;
1903 goto out_no_lli_pool;
1904 }
1905
1906 spin_lock_init(&pl08x->lock);
1907
1908 pl08x->base = ioremap(adev->res.start, resource_size(&adev->res));
1909 if (!pl08x->base) {
1910 ret = -ENOMEM;
1911 goto out_no_ioremap;
1912 }
1913
1914 /* Turn on the PL08x */
1915 pl08x_ensure_on(pl08x);
1916
94ae8522 1917 /* Attach the interrupt handler */
e8689e63
LW
1918 writel(0x000000FF, pl08x->base + PL080_ERR_CLEAR);
1919 writel(0x000000FF, pl08x->base + PL080_TC_CLEAR);
1920
1921 ret = request_irq(adev->irq[0], pl08x_irq, IRQF_DISABLED,
b05cd8f4 1922 DRIVER_NAME, pl08x);
e8689e63
LW
1923 if (ret) {
1924 dev_err(&adev->dev, "%s failed to request interrupt %d\n",
1925 __func__, adev->irq[0]);
1926 goto out_no_irq;
1927 }
1928
1929 /* Initialize physical channels */
b201c111 1930 pl08x->phy_chans = kmalloc((vd->channels * sizeof(*pl08x->phy_chans)),
e8689e63
LW
1931 GFP_KERNEL);
1932 if (!pl08x->phy_chans) {
1933 dev_err(&adev->dev, "%s failed to allocate "
1934 "physical channel holders\n",
1935 __func__);
1936 goto out_no_phychans;
1937 }
1938
1939 for (i = 0; i < vd->channels; i++) {
1940 struct pl08x_phy_chan *ch = &pl08x->phy_chans[i];
1941
1942 ch->id = i;
1943 ch->base = pl08x->base + PL080_Cx_BASE(i);
1944 spin_lock_init(&ch->lock);
1945 ch->serving = NULL;
1946 ch->signal = -1;
175a5e61
VK
1947 dev_dbg(&adev->dev, "physical channel %d is %s\n",
1948 i, pl08x_phy_channel_busy(ch) ? "BUSY" : "FREE");
e8689e63
LW
1949 }
1950
1951 /* Register as many memcpy channels as there are physical channels */
1952 ret = pl08x_dma_init_virtual_channels(pl08x, &pl08x->memcpy,
1953 pl08x->vd->channels, false);
1954 if (ret <= 0) {
1955 dev_warn(&pl08x->adev->dev,
1956 "%s failed to enumerate memcpy channels - %d\n",
1957 __func__, ret);
1958 goto out_no_memcpy;
1959 }
1960 pl08x->memcpy.chancnt = ret;
1961
1962 /* Register slave channels */
1963 ret = pl08x_dma_init_virtual_channels(pl08x, &pl08x->slave,
3e27ee84 1964 pl08x->pd->num_slave_channels, true);
e8689e63
LW
1965 if (ret <= 0) {
1966 dev_warn(&pl08x->adev->dev,
1967 "%s failed to enumerate slave channels - %d\n",
1968 __func__, ret);
1969 goto out_no_slave;
1970 }
1971 pl08x->slave.chancnt = ret;
1972
1973 ret = dma_async_device_register(&pl08x->memcpy);
1974 if (ret) {
1975 dev_warn(&pl08x->adev->dev,
1976 "%s failed to register memcpy as an async device - %d\n",
1977 __func__, ret);
1978 goto out_no_memcpy_reg;
1979 }
1980
1981 ret = dma_async_device_register(&pl08x->slave);
1982 if (ret) {
1983 dev_warn(&pl08x->adev->dev,
1984 "%s failed to register slave as an async device - %d\n",
1985 __func__, ret);
1986 goto out_no_slave_reg;
1987 }
1988
1989 amba_set_drvdata(adev, pl08x);
1990 init_pl08x_debugfs(pl08x);
b05cd8f4
RKAL
1991 dev_info(&pl08x->adev->dev, "DMA: PL%03x rev%u at 0x%08llx irq %d\n",
1992 amba_part(adev), amba_rev(adev),
1993 (unsigned long long)adev->res.start, adev->irq[0]);
b7b6018b
VK
1994
1995 pm_runtime_put(&adev->dev);
e8689e63
LW
1996 return 0;
1997
1998out_no_slave_reg:
1999 dma_async_device_unregister(&pl08x->memcpy);
2000out_no_memcpy_reg:
2001 pl08x_free_virtual_channels(&pl08x->slave);
2002out_no_slave:
2003 pl08x_free_virtual_channels(&pl08x->memcpy);
2004out_no_memcpy:
2005 kfree(pl08x->phy_chans);
2006out_no_phychans:
2007 free_irq(adev->irq[0], pl08x);
2008out_no_irq:
2009 iounmap(pl08x->base);
2010out_no_ioremap:
2011 dma_pool_destroy(pl08x->pool);
2012out_no_lli_pool:
2013out_no_platdata:
b7b6018b
VK
2014 pm_runtime_put(&adev->dev);
2015 pm_runtime_disable(&adev->dev);
2016
e8689e63
LW
2017 kfree(pl08x);
2018out_no_pl08x:
2019 amba_release_regions(adev);
2020 return ret;
2021}
2022
2023/* PL080 has 8 channels and the PL080 have just 2 */
2024static struct vendor_data vendor_pl080 = {
e8689e63
LW
2025 .channels = 8,
2026 .dualmaster = true,
2027};
2028
2029static struct vendor_data vendor_pl081 = {
e8689e63
LW
2030 .channels = 2,
2031 .dualmaster = false,
2032};
2033
2034static struct amba_id pl08x_ids[] = {
2035 /* PL080 */
2036 {
2037 .id = 0x00041080,
2038 .mask = 0x000fffff,
2039 .data = &vendor_pl080,
2040 },
2041 /* PL081 */
2042 {
2043 .id = 0x00041081,
2044 .mask = 0x000fffff,
2045 .data = &vendor_pl081,
2046 },
2047 /* Nomadik 8815 PL080 variant */
2048 {
2049 .id = 0x00280880,
2050 .mask = 0x00ffffff,
2051 .data = &vendor_pl080,
2052 },
2053 { 0, 0 },
2054};
2055
2056static struct amba_driver pl08x_amba_driver = {
2057 .drv.name = DRIVER_NAME,
2058 .id_table = pl08x_ids,
2059 .probe = pl08x_probe,
2060};
2061
2062static int __init pl08x_init(void)
2063{
2064 int retval;
2065 retval = amba_driver_register(&pl08x_amba_driver);
2066 if (retval)
2067 printk(KERN_WARNING DRIVER_NAME
e8b5e11d 2068 "failed to register as an AMBA device (%d)\n",
e8689e63
LW
2069 retval);
2070 return retval;
2071}
2072subsys_initcall(pl08x_init);