]> git.proxmox.com Git - mirror_ubuntu-bionic-kernel.git/blame - drivers/dma/amba-pl08x.c
dmaengine/amba-pl08x: Align lli_len to max(src.width, dst.width)
[mirror_ubuntu-bionic-kernel.git] / drivers / dma / amba-pl08x.c
CommitLineData
e8689e63
LW
1/*
2 * Copyright (c) 2006 ARM Ltd.
3 * Copyright (c) 2010 ST-Ericsson SA
4 *
5 * Author: Peter Pearse <peter.pearse@arm.com>
6 * Author: Linus Walleij <linus.walleij@stericsson.com>
7 *
8 * This program is free software; you can redistribute it and/or modify it
9 * under the terms of the GNU General Public License as published by the Free
10 * Software Foundation; either version 2 of the License, or (at your option)
11 * any later version.
12 *
13 * This program is distributed in the hope that it will be useful, but WITHOUT
14 * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
15 * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
16 * more details.
17 *
18 * You should have received a copy of the GNU General Public License along with
19 * this program; if not, write to the Free Software Foundation, Inc., 59
20 * Temple Place - Suite 330, Boston, MA 02111-1307, USA.
21 *
94ae8522
RKAL
22 * The full GNU General Public License is in this distribution in the file
23 * called COPYING.
e8689e63
LW
24 *
25 * Documentation: ARM DDI 0196G == PL080
94ae8522 26 * Documentation: ARM DDI 0218E == PL081
e8689e63 27 *
94ae8522
RKAL
28 * PL080 & PL081 both have 16 sets of DMA signals that can be routed to any
29 * channel.
e8689e63
LW
30 *
31 * The PL080 has 8 channels available for simultaneous use, and the PL081
32 * has only two channels. So on these DMA controllers the number of channels
33 * and the number of incoming DMA signals are two totally different things.
34 * It is usually not possible to theoretically handle all physical signals,
35 * so a multiplexing scheme with possible denial of use is necessary.
36 *
37 * The PL080 has a dual bus master, PL081 has a single master.
38 *
39 * Memory to peripheral transfer may be visualized as
40 * Get data from memory to DMAC
41 * Until no data left
42 * On burst request from peripheral
43 * Destination burst from DMAC to peripheral
44 * Clear burst request
45 * Raise terminal count interrupt
46 *
47 * For peripherals with a FIFO:
48 * Source burst size == half the depth of the peripheral FIFO
49 * Destination burst size == the depth of the peripheral FIFO
50 *
51 * (Bursts are irrelevant for mem to mem transfers - there are no burst
52 * signals, the DMA controller will simply facilitate its AHB master.)
53 *
54 * ASSUMES default (little) endianness for DMA transfers
55 *
9dc2c200
RKAL
56 * The PL08x has two flow control settings:
57 * - DMAC flow control: the transfer size defines the number of transfers
58 * which occur for the current LLI entry, and the DMAC raises TC at the
59 * end of every LLI entry. Observed behaviour shows the DMAC listening
60 * to both the BREQ and SREQ signals (contrary to documented),
61 * transferring data if either is active. The LBREQ and LSREQ signals
62 * are ignored.
63 *
64 * - Peripheral flow control: the transfer size is ignored (and should be
65 * zero). The data is transferred from the current LLI entry, until
66 * after the final transfer signalled by LBREQ or LSREQ. The DMAC
67 * will then move to the next LLI entry.
68 *
69 * Only the former works sanely with scatter lists, so we only implement
70 * the DMAC flow control method. However, peripherals which use the LBREQ
71 * and LSREQ signals (eg, MMCI) are unable to use this mode, which through
72 * these hardware restrictions prevents them from using scatter DMA.
e8689e63
LW
73 *
74 * Global TODO:
75 * - Break out common code from arch/arm/mach-s3c64xx and share
76 */
730404ac 77#include <linux/amba/bus.h>
e8689e63
LW
78#include <linux/amba/pl08x.h>
79#include <linux/debugfs.h>
0c38d701
VK
80#include <linux/delay.h>
81#include <linux/device.h>
82#include <linux/dmaengine.h>
83#include <linux/dmapool.h>
84#include <linux/init.h>
85#include <linux/interrupt.h>
86#include <linux/module.h>
b7b6018b 87#include <linux/pm_runtime.h>
e8689e63 88#include <linux/seq_file.h>
0c38d701 89#include <linux/slab.h>
e8689e63 90#include <asm/hardware/pl080.h>
e8689e63
LW
91
92#define DRIVER_NAME "pl08xdmac"
93
94/**
94ae8522 95 * struct vendor_data - vendor-specific config parameters for PL08x derivatives
e8689e63 96 * @channels: the number of channels available in this variant
94ae8522 97 * @dualmaster: whether this version supports dual AHB masters or not.
e8689e63
LW
98 */
99struct vendor_data {
e8689e63
LW
100 u8 channels;
101 bool dualmaster;
102};
103
104/*
105 * PL08X private data structures
e8b5e11d 106 * An LLI struct - see PL08x TRM. Note that next uses bit[0] as a bus bit,
e25761d7
RKAL
107 * start & end do not - their bus bit info is in cctl. Also note that these
108 * are fixed 32-bit quantities.
e8689e63 109 */
7cb72ad9 110struct pl08x_lli {
e25761d7
RKAL
111 u32 src;
112 u32 dst;
bfddfb45 113 u32 lli;
e8689e63
LW
114 u32 cctl;
115};
116
117/**
118 * struct pl08x_driver_data - the local state holder for the PL08x
119 * @slave: slave engine for this instance
120 * @memcpy: memcpy engine for this instance
121 * @base: virtual memory base (remapped) for the PL08x
122 * @adev: the corresponding AMBA (PrimeCell) bus entry
123 * @vd: vendor data for this PL08x variant
124 * @pd: platform data passed in from the platform/machine
125 * @phy_chans: array of data for the physical channels
126 * @pool: a pool for the LLI descriptors
127 * @pool_ctr: counter of LLIs in the pool
3e27ee84
VK
128 * @lli_buses: bitmask to or in to LLI pointer selecting AHB port for LLI
129 * fetches
30749cb4 130 * @mem_buses: set to indicate memory transfers on AHB2.
e8689e63
LW
131 * @lock: a spinlock for this struct
132 */
133struct pl08x_driver_data {
134 struct dma_device slave;
135 struct dma_device memcpy;
136 void __iomem *base;
137 struct amba_device *adev;
f96ca9ec 138 const struct vendor_data *vd;
e8689e63
LW
139 struct pl08x_platform_data *pd;
140 struct pl08x_phy_chan *phy_chans;
141 struct dma_pool *pool;
142 int pool_ctr;
30749cb4
RKAL
143 u8 lli_buses;
144 u8 mem_buses;
e8689e63
LW
145 spinlock_t lock;
146};
147
148/*
149 * PL08X specific defines
150 */
151
e8689e63
LW
152/* Size (bytes) of each LLI buffer allocated for one transfer */
153# define PL08X_LLI_TSFR_SIZE 0x2000
154
e8b5e11d 155/* Maximum times we call dma_pool_alloc on this pool without freeing */
7cb72ad9 156#define MAX_NUM_TSFR_LLIS (PL08X_LLI_TSFR_SIZE/sizeof(struct pl08x_lli))
e8689e63
LW
157#define PL08X_ALIGN 8
158
159static inline struct pl08x_dma_chan *to_pl08x_chan(struct dma_chan *chan)
160{
161 return container_of(chan, struct pl08x_dma_chan, chan);
162}
163
501e67e8
RKAL
164static inline struct pl08x_txd *to_pl08x_txd(struct dma_async_tx_descriptor *tx)
165{
166 return container_of(tx, struct pl08x_txd, tx);
167}
168
e8689e63
LW
169/*
170 * Physical channel handling
171 */
172
173/* Whether a certain channel is busy or not */
174static int pl08x_phy_channel_busy(struct pl08x_phy_chan *ch)
175{
176 unsigned int val;
177
178 val = readl(ch->base + PL080_CH_CONFIG);
179 return val & PL080_CONFIG_ACTIVE;
180}
181
182/*
183 * Set the initial DMA register values i.e. those for the first LLI
e8b5e11d 184 * The next LLI pointer and the configuration interrupt bit have
c885bee4
RKAL
185 * been set when the LLIs were constructed. Poke them into the hardware
186 * and start the transfer.
e8689e63 187 */
c885bee4
RKAL
188static void pl08x_start_txd(struct pl08x_dma_chan *plchan,
189 struct pl08x_txd *txd)
e8689e63 190{
c885bee4 191 struct pl08x_driver_data *pl08x = plchan->host;
e8689e63 192 struct pl08x_phy_chan *phychan = plchan->phychan;
19524d77 193 struct pl08x_lli *lli = &txd->llis_va[0];
09b3c323 194 u32 val;
c885bee4
RKAL
195
196 plchan->at = txd;
e8689e63 197
c885bee4
RKAL
198 /* Wait for channel inactive */
199 while (pl08x_phy_channel_busy(phychan))
200 cpu_relax();
e8689e63 201
c885bee4
RKAL
202 dev_vdbg(&pl08x->adev->dev,
203 "WRITE channel %d: csrc=0x%08x, cdst=0x%08x, "
19524d77
RKAL
204 "clli=0x%08x, cctl=0x%08x, ccfg=0x%08x\n",
205 phychan->id, lli->src, lli->dst, lli->lli, lli->cctl,
09b3c323 206 txd->ccfg);
19524d77
RKAL
207
208 writel(lli->src, phychan->base + PL080_CH_SRC_ADDR);
209 writel(lli->dst, phychan->base + PL080_CH_DST_ADDR);
210 writel(lli->lli, phychan->base + PL080_CH_LLI);
211 writel(lli->cctl, phychan->base + PL080_CH_CONTROL);
09b3c323 212 writel(txd->ccfg, phychan->base + PL080_CH_CONFIG);
c885bee4
RKAL
213
214 /* Enable the DMA channel */
215 /* Do not access config register until channel shows as disabled */
216 while (readl(pl08x->base + PL080_EN_CHAN) & (1 << phychan->id))
19386b32 217 cpu_relax();
e8689e63 218
c885bee4
RKAL
219 /* Do not access config register until channel shows as inactive */
220 val = readl(phychan->base + PL080_CH_CONFIG);
e8689e63 221 while ((val & PL080_CONFIG_ACTIVE) || (val & PL080_CONFIG_ENABLE))
c885bee4 222 val = readl(phychan->base + PL080_CH_CONFIG);
e8689e63 223
c885bee4 224 writel(val | PL080_CONFIG_ENABLE, phychan->base + PL080_CH_CONFIG);
e8689e63
LW
225}
226
227/*
81796616 228 * Pause the channel by setting the HALT bit.
e8689e63 229 *
81796616
RKAL
230 * For M->P transfers, pause the DMAC first and then stop the peripheral -
231 * the FIFO can only drain if the peripheral is still requesting data.
232 * (note: this can still timeout if the DMAC FIFO never drains of data.)
e8689e63 233 *
81796616
RKAL
234 * For P->M transfers, disable the peripheral first to stop it filling
235 * the DMAC FIFO, and then pause the DMAC.
e8689e63
LW
236 */
237static void pl08x_pause_phy_chan(struct pl08x_phy_chan *ch)
238{
239 u32 val;
81796616 240 int timeout;
e8689e63
LW
241
242 /* Set the HALT bit and wait for the FIFO to drain */
243 val = readl(ch->base + PL080_CH_CONFIG);
244 val |= PL080_CONFIG_HALT;
245 writel(val, ch->base + PL080_CH_CONFIG);
246
247 /* Wait for channel inactive */
81796616
RKAL
248 for (timeout = 1000; timeout; timeout--) {
249 if (!pl08x_phy_channel_busy(ch))
250 break;
251 udelay(1);
252 }
253 if (pl08x_phy_channel_busy(ch))
254 pr_err("pl08x: channel%u timeout waiting for pause\n", ch->id);
e8689e63
LW
255}
256
257static void pl08x_resume_phy_chan(struct pl08x_phy_chan *ch)
258{
259 u32 val;
260
261 /* Clear the HALT bit */
262 val = readl(ch->base + PL080_CH_CONFIG);
263 val &= ~PL080_CONFIG_HALT;
264 writel(val, ch->base + PL080_CH_CONFIG);
265}
266
fb526210
RKAL
267/*
268 * pl08x_terminate_phy_chan() stops the channel, clears the FIFO and
269 * clears any pending interrupt status. This should not be used for
270 * an on-going transfer, but as a method of shutting down a channel
271 * (eg, when it's no longer used) or terminating a transfer.
272 */
273static void pl08x_terminate_phy_chan(struct pl08x_driver_data *pl08x,
274 struct pl08x_phy_chan *ch)
e8689e63 275{
fb526210 276 u32 val = readl(ch->base + PL080_CH_CONFIG);
e8689e63 277
fb526210
RKAL
278 val &= ~(PL080_CONFIG_ENABLE | PL080_CONFIG_ERR_IRQ_MASK |
279 PL080_CONFIG_TC_IRQ_MASK);
e8689e63 280
e8689e63 281 writel(val, ch->base + PL080_CH_CONFIG);
fb526210
RKAL
282
283 writel(1 << ch->id, pl08x->base + PL080_ERR_CLEAR);
284 writel(1 << ch->id, pl08x->base + PL080_TC_CLEAR);
e8689e63
LW
285}
286
287static inline u32 get_bytes_in_cctl(u32 cctl)
288{
289 /* The source width defines the number of bytes */
290 u32 bytes = cctl & PL080_CONTROL_TRANSFER_SIZE_MASK;
291
292 switch (cctl >> PL080_CONTROL_SWIDTH_SHIFT) {
293 case PL080_WIDTH_8BIT:
294 break;
295 case PL080_WIDTH_16BIT:
296 bytes *= 2;
297 break;
298 case PL080_WIDTH_32BIT:
299 bytes *= 4;
300 break;
301 }
302 return bytes;
303}
304
305/* The channel should be paused when calling this */
306static u32 pl08x_getbytes_chan(struct pl08x_dma_chan *plchan)
307{
308 struct pl08x_phy_chan *ch;
e8689e63
LW
309 struct pl08x_txd *txd;
310 unsigned long flags;
cace6585 311 size_t bytes = 0;
e8689e63
LW
312
313 spin_lock_irqsave(&plchan->lock, flags);
e8689e63
LW
314 ch = plchan->phychan;
315 txd = plchan->at;
316
317 /*
db9f136a
RKAL
318 * Follow the LLIs to get the number of remaining
319 * bytes in the currently active transaction.
e8689e63
LW
320 */
321 if (ch && txd) {
4c0df6a3 322 u32 clli = readl(ch->base + PL080_CH_LLI) & ~PL080_LLI_LM_AHB2;
e8689e63 323
db9f136a 324 /* First get the remaining bytes in the active transfer */
e8689e63
LW
325 bytes = get_bytes_in_cctl(readl(ch->base + PL080_CH_CONTROL));
326
327 if (clli) {
db9f136a
RKAL
328 struct pl08x_lli *llis_va = txd->llis_va;
329 dma_addr_t llis_bus = txd->llis_bus;
330 int index;
331
332 BUG_ON(clli < llis_bus || clli >= llis_bus +
333 sizeof(struct pl08x_lli) * MAX_NUM_TSFR_LLIS);
e8689e63 334
db9f136a
RKAL
335 /*
336 * Locate the next LLI - as this is an array,
337 * it's simple maths to find.
338 */
339 index = (clli - llis_bus) / sizeof(struct pl08x_lli);
340
341 for (; index < MAX_NUM_TSFR_LLIS; index++) {
342 bytes += get_bytes_in_cctl(llis_va[index].cctl);
e8689e63 343
e8689e63 344 /*
e8b5e11d 345 * A LLI pointer of 0 terminates the LLI list
e8689e63 346 */
db9f136a
RKAL
347 if (!llis_va[index].lli)
348 break;
e8689e63
LW
349 }
350 }
351 }
352
353 /* Sum up all queued transactions */
15c17232 354 if (!list_empty(&plchan->pend_list)) {
db9f136a 355 struct pl08x_txd *txdi;
15c17232 356 list_for_each_entry(txdi, &plchan->pend_list, node) {
e8689e63
LW
357 bytes += txdi->len;
358 }
e8689e63
LW
359 }
360
361 spin_unlock_irqrestore(&plchan->lock, flags);
362
363 return bytes;
364}
365
366/*
367 * Allocate a physical channel for a virtual channel
94ae8522
RKAL
368 *
369 * Try to locate a physical channel to be used for this transfer. If all
370 * are taken return NULL and the requester will have to cope by using
371 * some fallback PIO mode or retrying later.
e8689e63
LW
372 */
373static struct pl08x_phy_chan *
374pl08x_get_phy_channel(struct pl08x_driver_data *pl08x,
375 struct pl08x_dma_chan *virt_chan)
376{
377 struct pl08x_phy_chan *ch = NULL;
378 unsigned long flags;
379 int i;
380
e8689e63
LW
381 for (i = 0; i < pl08x->vd->channels; i++) {
382 ch = &pl08x->phy_chans[i];
383
384 spin_lock_irqsave(&ch->lock, flags);
385
386 if (!ch->serving) {
387 ch->serving = virt_chan;
388 ch->signal = -1;
389 spin_unlock_irqrestore(&ch->lock, flags);
390 break;
391 }
392
393 spin_unlock_irqrestore(&ch->lock, flags);
394 }
395
396 if (i == pl08x->vd->channels) {
397 /* No physical channel available, cope with it */
398 return NULL;
399 }
400
b7b6018b 401 pm_runtime_get_sync(&pl08x->adev->dev);
e8689e63
LW
402 return ch;
403}
404
405static inline void pl08x_put_phy_channel(struct pl08x_driver_data *pl08x,
406 struct pl08x_phy_chan *ch)
407{
408 unsigned long flags;
409
fb526210
RKAL
410 spin_lock_irqsave(&ch->lock, flags);
411
e8689e63 412 /* Stop the channel and clear its interrupts */
fb526210 413 pl08x_terminate_phy_chan(pl08x, ch);
e8689e63 414
b7b6018b
VK
415 pm_runtime_put(&pl08x->adev->dev);
416
e8689e63 417 /* Mark it as free */
e8689e63
LW
418 ch->serving = NULL;
419 spin_unlock_irqrestore(&ch->lock, flags);
420}
421
422/*
423 * LLI handling
424 */
425
426static inline unsigned int pl08x_get_bytes_for_cctl(unsigned int coded)
427{
428 switch (coded) {
429 case PL080_WIDTH_8BIT:
430 return 1;
431 case PL080_WIDTH_16BIT:
432 return 2;
433 case PL080_WIDTH_32BIT:
434 return 4;
435 default:
436 break;
437 }
438 BUG();
439 return 0;
440}
441
442static inline u32 pl08x_cctl_bits(u32 cctl, u8 srcwidth, u8 dstwidth,
cace6585 443 size_t tsize)
e8689e63
LW
444{
445 u32 retbits = cctl;
446
e8b5e11d 447 /* Remove all src, dst and transfer size bits */
e8689e63
LW
448 retbits &= ~PL080_CONTROL_DWIDTH_MASK;
449 retbits &= ~PL080_CONTROL_SWIDTH_MASK;
450 retbits &= ~PL080_CONTROL_TRANSFER_SIZE_MASK;
451
452 /* Then set the bits according to the parameters */
453 switch (srcwidth) {
454 case 1:
455 retbits |= PL080_WIDTH_8BIT << PL080_CONTROL_SWIDTH_SHIFT;
456 break;
457 case 2:
458 retbits |= PL080_WIDTH_16BIT << PL080_CONTROL_SWIDTH_SHIFT;
459 break;
460 case 4:
461 retbits |= PL080_WIDTH_32BIT << PL080_CONTROL_SWIDTH_SHIFT;
462 break;
463 default:
464 BUG();
465 break;
466 }
467
468 switch (dstwidth) {
469 case 1:
470 retbits |= PL080_WIDTH_8BIT << PL080_CONTROL_DWIDTH_SHIFT;
471 break;
472 case 2:
473 retbits |= PL080_WIDTH_16BIT << PL080_CONTROL_DWIDTH_SHIFT;
474 break;
475 case 4:
476 retbits |= PL080_WIDTH_32BIT << PL080_CONTROL_DWIDTH_SHIFT;
477 break;
478 default:
479 BUG();
480 break;
481 }
482
483 retbits |= tsize << PL080_CONTROL_TRANSFER_SIZE_SHIFT;
484 return retbits;
485}
486
542361f8
RKAL
487struct pl08x_lli_build_data {
488 struct pl08x_txd *txd;
542361f8
RKAL
489 struct pl08x_bus_data srcbus;
490 struct pl08x_bus_data dstbus;
491 size_t remainder;
25c94f7f 492 u32 lli_bus;
542361f8
RKAL
493};
494
e8689e63 495/*
0532e6fc
VK
496 * Autoselect a master bus to use for the transfer. Slave will be the chosen as
497 * victim in case src & dest are not similarly aligned. i.e. If after aligning
498 * masters address with width requirements of transfer (by sending few byte by
499 * byte data), slave is still not aligned, then its width will be reduced to
500 * BYTE.
501 * - prefers the destination bus if both available
502 * - if fixed address on one bus the other will be chosen
e8689e63 503 */
542361f8
RKAL
504static void pl08x_choose_master_bus(struct pl08x_lli_build_data *bd,
505 struct pl08x_bus_data **mbus, struct pl08x_bus_data **sbus, u32 cctl)
e8689e63
LW
506{
507 if (!(cctl & PL080_CONTROL_DST_INCR)) {
542361f8
RKAL
508 *mbus = &bd->srcbus;
509 *sbus = &bd->dstbus;
e8689e63 510 } else if (!(cctl & PL080_CONTROL_SRC_INCR)) {
542361f8
RKAL
511 *mbus = &bd->dstbus;
512 *sbus = &bd->srcbus;
e8689e63 513 } else {
542361f8
RKAL
514 if (bd->dstbus.buswidth == 4) {
515 *mbus = &bd->dstbus;
516 *sbus = &bd->srcbus;
517 } else if (bd->srcbus.buswidth == 4) {
518 *mbus = &bd->srcbus;
519 *sbus = &bd->dstbus;
520 } else if (bd->dstbus.buswidth == 2) {
521 *mbus = &bd->dstbus;
522 *sbus = &bd->srcbus;
523 } else if (bd->srcbus.buswidth == 2) {
524 *mbus = &bd->srcbus;
525 *sbus = &bd->dstbus;
e8689e63 526 } else {
542361f8
RKAL
527 /* bd->srcbus.buswidth == 1 */
528 *mbus = &bd->dstbus;
529 *sbus = &bd->srcbus;
e8689e63
LW
530 }
531 }
532}
533
534/*
94ae8522 535 * Fills in one LLI for a certain transfer descriptor and advance the counter
e8689e63 536 */
542361f8
RKAL
537static void pl08x_fill_lli_for_desc(struct pl08x_lli_build_data *bd,
538 int num_llis, int len, u32 cctl)
e8689e63 539{
542361f8
RKAL
540 struct pl08x_lli *llis_va = bd->txd->llis_va;
541 dma_addr_t llis_bus = bd->txd->llis_bus;
e8689e63
LW
542
543 BUG_ON(num_llis >= MAX_NUM_TSFR_LLIS);
544
30749cb4 545 llis_va[num_llis].cctl = cctl;
542361f8
RKAL
546 llis_va[num_llis].src = bd->srcbus.addr;
547 llis_va[num_llis].dst = bd->dstbus.addr;
3e27ee84
VK
548 llis_va[num_llis].lli = llis_bus + (num_llis + 1) *
549 sizeof(struct pl08x_lli);
25c94f7f 550 llis_va[num_llis].lli |= bd->lli_bus;
e8689e63
LW
551
552 if (cctl & PL080_CONTROL_SRC_INCR)
542361f8 553 bd->srcbus.addr += len;
e8689e63 554 if (cctl & PL080_CONTROL_DST_INCR)
542361f8 555 bd->dstbus.addr += len;
e8689e63 556
542361f8 557 BUG_ON(bd->remainder < len);
cace6585 558
542361f8 559 bd->remainder -= len;
e8689e63
LW
560}
561
03af500f
VK
562static inline void prep_byte_width_lli(struct pl08x_lli_build_data *bd,
563 u32 *cctl, u32 len, int num_llis, size_t *total_bytes)
564{
565 *cctl = pl08x_cctl_bits(*cctl, 1, 1, len);
566 pl08x_fill_lli_for_desc(bd, num_llis, len, *cctl);
567 (*total_bytes) += len;
568}
569
e8689e63
LW
570/*
571 * This fills in the table of LLIs for the transfer descriptor
572 * Note that we assume we never have to change the burst sizes
573 * Return 0 for error
574 */
575static int pl08x_fill_llis_for_desc(struct pl08x_driver_data *pl08x,
576 struct pl08x_txd *txd)
577{
e8689e63 578 struct pl08x_bus_data *mbus, *sbus;
542361f8 579 struct pl08x_lli_build_data bd;
e8689e63 580 int num_llis = 0;
03af500f 581 u32 cctl, early_bytes = 0;
3e27ee84 582 size_t max_bytes_per_lli, total_bytes = 0;
7cb72ad9 583 struct pl08x_lli *llis_va;
e8689e63 584
3e27ee84 585 txd->llis_va = dma_pool_alloc(pl08x->pool, GFP_NOWAIT, &txd->llis_bus);
e8689e63
LW
586 if (!txd->llis_va) {
587 dev_err(&pl08x->adev->dev, "%s no memory for llis\n", __func__);
588 return 0;
589 }
590
591 pl08x->pool_ctr++;
592
70b5ed6b
RKAL
593 /* Get the default CCTL */
594 cctl = txd->cctl;
e8689e63 595
542361f8 596 bd.txd = txd;
d7244e9a
RKAL
597 bd.srcbus.addr = txd->src_addr;
598 bd.dstbus.addr = txd->dst_addr;
25c94f7f 599 bd.lli_bus = (pl08x->lli_buses & PL08X_AHB2) ? PL080_LLI_LM_AHB2 : 0;
542361f8 600
e8689e63 601 /* Find maximum width of the source bus */
542361f8 602 bd.srcbus.maxwidth =
e8689e63
LW
603 pl08x_get_bytes_for_cctl((cctl & PL080_CONTROL_SWIDTH_MASK) >>
604 PL080_CONTROL_SWIDTH_SHIFT);
605
606 /* Find maximum width of the destination bus */
542361f8 607 bd.dstbus.maxwidth =
e8689e63
LW
608 pl08x_get_bytes_for_cctl((cctl & PL080_CONTROL_DWIDTH_MASK) >>
609 PL080_CONTROL_DWIDTH_SHIFT);
610
611 /* Set up the bus widths to the maximum */
542361f8
RKAL
612 bd.srcbus.buswidth = bd.srcbus.maxwidth;
613 bd.dstbus.buswidth = bd.dstbus.maxwidth;
e8689e63 614
e8689e63 615 /* We need to count this down to zero */
542361f8 616 bd.remainder = txd->len;
e8689e63 617
542361f8 618 pl08x_choose_master_bus(&bd, &mbus, &sbus, cctl);
e8689e63 619
fa6a940b 620 dev_vdbg(&pl08x->adev->dev, "src=0x%08x%s/%u dst=0x%08x%s/%u len=%zu\n",
fc74eb79
RKAL
621 bd.srcbus.addr, cctl & PL080_CONTROL_SRC_INCR ? "+" : "",
622 bd.srcbus.buswidth,
623 bd.dstbus.addr, cctl & PL080_CONTROL_DST_INCR ? "+" : "",
624 bd.dstbus.buswidth,
fa6a940b 625 bd.remainder);
fc74eb79
RKAL
626 dev_vdbg(&pl08x->adev->dev, "mbus=%s sbus=%s\n",
627 mbus == &bd.srcbus ? "src" : "dst",
628 sbus == &bd.srcbus ? "src" : "dst");
629
03af500f
VK
630 /*
631 * Send byte by byte for following cases
632 * - Less than a bus width available
633 * - until master bus is aligned
634 */
635 if (bd.remainder < mbus->buswidth)
636 early_bytes = bd.remainder;
637 else if ((mbus->addr) % (mbus->buswidth)) {
638 early_bytes = mbus->buswidth - (mbus->addr) % (mbus->buswidth);
639 if ((bd.remainder - early_bytes) < mbus->buswidth)
640 early_bytes = bd.remainder;
641 }
642
643 if (early_bytes) {
644 dev_vdbg(&pl08x->adev->dev, "%s byte width LLIs "
645 "(remain 0x%08x)\n", __func__, bd.remainder);
646 prep_byte_width_lli(&bd, &cctl, early_bytes, num_llis++,
647 &total_bytes);
648 }
e8689e63 649
03af500f 650 if (bd.remainder) {
e8689e63 651 /*
94ae8522 652 * Master now aligned
e8689e63
LW
653 * - if slave is not then we must set its width down
654 */
655 if (sbus->addr % sbus->buswidth) {
656 dev_dbg(&pl08x->adev->dev,
657 "%s set down bus width to one byte\n",
658 __func__);
659
660 sbus->buswidth = 1;
661 }
662
fa6a940b
VK
663 /* Bytes transferred = tsize * src width, not MIN(buswidths) */
664 max_bytes_per_lli = bd.srcbus.buswidth *
665 PL080_CONTROL_TRANSFER_SIZE_MASK;
666
e8689e63
LW
667 /*
668 * Make largest possible LLIs until less than one bus
669 * width left
670 */
542361f8 671 while (bd.remainder > (mbus->buswidth - 1)) {
e0719165 672 size_t lli_len, tsize, width;
e8689e63
LW
673
674 /*
675 * If enough left try to send max possible,
676 * otherwise try to send the remainder
677 */
16a2e7d3 678 lli_len = min(bd.remainder, max_bytes_per_lli);
e0719165 679
e8689e63 680 /*
e0719165 681 * Check against maximum bus alignment: Calculate actual
16a2e7d3 682 * transfer size in relation to bus width and get a
e0719165 683 * maximum remainder of the highest bus width - 1
e8689e63 684 */
e0719165
VK
685 width = max(mbus->buswidth, sbus->buswidth);
686 lli_len = (lli_len / width) * width;
687 tsize = lli_len / bd.srcbus.buswidth;
e8689e63 688
16a2e7d3
VK
689 dev_vdbg(&pl08x->adev->dev,
690 "%s fill lli with single lli chunk of "
691 "size 0x%08zx (remainder 0x%08zx)\n",
692 __func__, lli_len, bd.remainder);
693
694 cctl = pl08x_cctl_bits(cctl, bd.srcbus.buswidth,
695 bd.dstbus.buswidth, tsize);
696 pl08x_fill_lli_for_desc(&bd, num_llis++, lli_len, cctl);
697 total_bytes += lli_len;
e8689e63
LW
698 }
699
700 /*
701 * Send any odd bytes
702 */
03af500f 703 if (bd.remainder) {
e8689e63 704 dev_vdbg(&pl08x->adev->dev,
03af500f 705 "%s align with boundary, send odd bytes (remain %zu)\n",
542361f8 706 __func__, bd.remainder);
03af500f
VK
707 prep_byte_width_lli(&bd, &cctl, bd.remainder,
708 num_llis++, &total_bytes);
e8689e63
LW
709 }
710 }
16a2e7d3 711
e8689e63
LW
712 if (total_bytes != txd->len) {
713 dev_err(&pl08x->adev->dev,
cace6585 714 "%s size of encoded lli:s don't match total txd, transferred 0x%08zx from size 0x%08zx\n",
e8689e63
LW
715 __func__, total_bytes, txd->len);
716 return 0;
717 }
718
719 if (num_llis >= MAX_NUM_TSFR_LLIS) {
720 dev_err(&pl08x->adev->dev,
721 "%s need to increase MAX_NUM_TSFR_LLIS from 0x%08x\n",
722 __func__, (u32) MAX_NUM_TSFR_LLIS);
723 return 0;
724 }
b58b6b5b
RKAL
725
726 llis_va = txd->llis_va;
94ae8522 727 /* The final LLI terminates the LLI. */
bfddfb45 728 llis_va[num_llis - 1].lli = 0;
94ae8522 729 /* The final LLI element shall also fire an interrupt. */
b58b6b5b 730 llis_va[num_llis - 1].cctl |= PL080_CONTROL_TC_IRQ_EN;
e8689e63 731
e8689e63
LW
732#ifdef VERBOSE_DEBUG
733 {
734 int i;
735
fc74eb79
RKAL
736 dev_vdbg(&pl08x->adev->dev,
737 "%-3s %-9s %-10s %-10s %-10s %s\n",
738 "lli", "", "csrc", "cdst", "clli", "cctl");
e8689e63
LW
739 for (i = 0; i < num_llis; i++) {
740 dev_vdbg(&pl08x->adev->dev,
fc74eb79
RKAL
741 "%3d @%p: 0x%08x 0x%08x 0x%08x 0x%08x\n",
742 i, &llis_va[i], llis_va[i].src,
743 llis_va[i].dst, llis_va[i].lli, llis_va[i].cctl
e8689e63
LW
744 );
745 }
746 }
747#endif
748
749 return num_llis;
750}
751
752/* You should call this with the struct pl08x lock held */
753static void pl08x_free_txd(struct pl08x_driver_data *pl08x,
754 struct pl08x_txd *txd)
755{
e8689e63 756 /* Free the LLI */
56b61882 757 dma_pool_free(pl08x->pool, txd->llis_va, txd->llis_bus);
e8689e63
LW
758
759 pl08x->pool_ctr--;
760
761 kfree(txd);
762}
763
764static void pl08x_free_txd_list(struct pl08x_driver_data *pl08x,
765 struct pl08x_dma_chan *plchan)
766{
767 struct pl08x_txd *txdi = NULL;
768 struct pl08x_txd *next;
769
15c17232 770 if (!list_empty(&plchan->pend_list)) {
e8689e63 771 list_for_each_entry_safe(txdi,
15c17232 772 next, &plchan->pend_list, node) {
e8689e63
LW
773 list_del(&txdi->node);
774 pl08x_free_txd(pl08x, txdi);
775 }
e8689e63
LW
776 }
777}
778
779/*
780 * The DMA ENGINE API
781 */
782static int pl08x_alloc_chan_resources(struct dma_chan *chan)
783{
784 return 0;
785}
786
787static void pl08x_free_chan_resources(struct dma_chan *chan)
788{
789}
790
791/*
792 * This should be called with the channel plchan->lock held
793 */
794static int prep_phy_channel(struct pl08x_dma_chan *plchan,
795 struct pl08x_txd *txd)
796{
797 struct pl08x_driver_data *pl08x = plchan->host;
798 struct pl08x_phy_chan *ch;
799 int ret;
800
801 /* Check if we already have a channel */
802 if (plchan->phychan)
803 return 0;
804
805 ch = pl08x_get_phy_channel(pl08x, plchan);
806 if (!ch) {
807 /* No physical channel available, cope with it */
808 dev_dbg(&pl08x->adev->dev, "no physical channel available for xfer on %s\n", plchan->name);
809 return -EBUSY;
810 }
811
812 /*
813 * OK we have a physical channel: for memcpy() this is all we
814 * need, but for slaves the physical signals may be muxed!
815 * Can the platform allow us to use this channel?
816 */
16ca8105 817 if (plchan->slave && pl08x->pd->get_signal) {
e8689e63
LW
818 ret = pl08x->pd->get_signal(plchan);
819 if (ret < 0) {
820 dev_dbg(&pl08x->adev->dev,
821 "unable to use physical channel %d for transfer on %s due to platform restrictions\n",
822 ch->id, plchan->name);
823 /* Release physical channel & return */
824 pl08x_put_phy_channel(pl08x, ch);
825 return -EBUSY;
826 }
827 ch->signal = ret;
09b3c323
RKAL
828
829 /* Assign the flow control signal to this channel */
830 if (txd->direction == DMA_TO_DEVICE)
831 txd->ccfg |= ch->signal << PL080_CONFIG_DST_SEL_SHIFT;
832 else if (txd->direction == DMA_FROM_DEVICE)
833 txd->ccfg |= ch->signal << PL080_CONFIG_SRC_SEL_SHIFT;
e8689e63
LW
834 }
835
836 dev_dbg(&pl08x->adev->dev, "allocated physical channel %d and signal %d for xfer on %s\n",
837 ch->id,
838 ch->signal,
839 plchan->name);
840
8087aacd 841 plchan->phychan_hold++;
e8689e63
LW
842 plchan->phychan = ch;
843
844 return 0;
845}
846
8c8cc2b1
RKAL
847static void release_phy_channel(struct pl08x_dma_chan *plchan)
848{
849 struct pl08x_driver_data *pl08x = plchan->host;
850
851 if ((plchan->phychan->signal >= 0) && pl08x->pd->put_signal) {
852 pl08x->pd->put_signal(plchan);
853 plchan->phychan->signal = -1;
854 }
855 pl08x_put_phy_channel(pl08x, plchan->phychan);
856 plchan->phychan = NULL;
857}
858
e8689e63
LW
859static dma_cookie_t pl08x_tx_submit(struct dma_async_tx_descriptor *tx)
860{
861 struct pl08x_dma_chan *plchan = to_pl08x_chan(tx->chan);
501e67e8 862 struct pl08x_txd *txd = to_pl08x_txd(tx);
c370e594
RKAL
863 unsigned long flags;
864
865 spin_lock_irqsave(&plchan->lock, flags);
e8689e63 866
91aa5fad
RKAL
867 plchan->chan.cookie += 1;
868 if (plchan->chan.cookie < 0)
869 plchan->chan.cookie = 1;
870 tx->cookie = plchan->chan.cookie;
501e67e8
RKAL
871
872 /* Put this onto the pending list */
873 list_add_tail(&txd->node, &plchan->pend_list);
874
875 /*
876 * If there was no physical channel available for this memcpy,
877 * stack the request up and indicate that the channel is waiting
878 * for a free physical channel.
879 */
880 if (!plchan->slave && !plchan->phychan) {
881 /* Do this memcpy whenever there is a channel ready */
882 plchan->state = PL08X_CHAN_WAITING;
883 plchan->waiting = txd;
8087aacd
RKAL
884 } else {
885 plchan->phychan_hold--;
501e67e8
RKAL
886 }
887
c370e594 888 spin_unlock_irqrestore(&plchan->lock, flags);
e8689e63
LW
889
890 return tx->cookie;
891}
892
893static struct dma_async_tx_descriptor *pl08x_prep_dma_interrupt(
894 struct dma_chan *chan, unsigned long flags)
895{
896 struct dma_async_tx_descriptor *retval = NULL;
897
898 return retval;
899}
900
901/*
94ae8522
RKAL
902 * Code accessing dma_async_is_complete() in a tight loop may give problems.
903 * If slaves are relying on interrupts to signal completion this function
904 * must not be called with interrupts disabled.
e8689e63 905 */
3e27ee84
VK
906static enum dma_status pl08x_dma_tx_status(struct dma_chan *chan,
907 dma_cookie_t cookie, struct dma_tx_state *txstate)
e8689e63
LW
908{
909 struct pl08x_dma_chan *plchan = to_pl08x_chan(chan);
910 dma_cookie_t last_used;
911 dma_cookie_t last_complete;
912 enum dma_status ret;
913 u32 bytesleft = 0;
914
91aa5fad 915 last_used = plchan->chan.cookie;
e8689e63
LW
916 last_complete = plchan->lc;
917
918 ret = dma_async_is_complete(cookie, last_complete, last_used);
919 if (ret == DMA_SUCCESS) {
920 dma_set_tx_state(txstate, last_complete, last_used, 0);
921 return ret;
922 }
923
e8689e63
LW
924 /*
925 * This cookie not complete yet
926 */
91aa5fad 927 last_used = plchan->chan.cookie;
e8689e63
LW
928 last_complete = plchan->lc;
929
930 /* Get number of bytes left in the active transactions and queue */
931 bytesleft = pl08x_getbytes_chan(plchan);
932
933 dma_set_tx_state(txstate, last_complete, last_used,
934 bytesleft);
935
936 if (plchan->state == PL08X_CHAN_PAUSED)
937 return DMA_PAUSED;
938
939 /* Whether waiting or running, we're in progress */
940 return DMA_IN_PROGRESS;
941}
942
943/* PrimeCell DMA extension */
944struct burst_table {
760596c6 945 u32 burstwords;
e8689e63
LW
946 u32 reg;
947};
948
949static const struct burst_table burst_sizes[] = {
950 {
951 .burstwords = 256,
760596c6 952 .reg = PL080_BSIZE_256,
e8689e63
LW
953 },
954 {
955 .burstwords = 128,
760596c6 956 .reg = PL080_BSIZE_128,
e8689e63
LW
957 },
958 {
959 .burstwords = 64,
760596c6 960 .reg = PL080_BSIZE_64,
e8689e63
LW
961 },
962 {
963 .burstwords = 32,
760596c6 964 .reg = PL080_BSIZE_32,
e8689e63
LW
965 },
966 {
967 .burstwords = 16,
760596c6 968 .reg = PL080_BSIZE_16,
e8689e63
LW
969 },
970 {
971 .burstwords = 8,
760596c6 972 .reg = PL080_BSIZE_8,
e8689e63
LW
973 },
974 {
975 .burstwords = 4,
760596c6 976 .reg = PL080_BSIZE_4,
e8689e63
LW
977 },
978 {
760596c6
RKAL
979 .burstwords = 0,
980 .reg = PL080_BSIZE_1,
e8689e63
LW
981 },
982};
983
121c8476
RKAL
984/*
985 * Given the source and destination available bus masks, select which
986 * will be routed to each port. We try to have source and destination
987 * on separate ports, but always respect the allowable settings.
988 */
989static u32 pl08x_select_bus(u8 src, u8 dst)
990{
991 u32 cctl = 0;
992
993 if (!(dst & PL08X_AHB1) || ((dst & PL08X_AHB2) && (src & PL08X_AHB1)))
994 cctl |= PL080_CONTROL_DST_AHB2;
995 if (!(src & PL08X_AHB1) || ((src & PL08X_AHB2) && !(dst & PL08X_AHB2)))
996 cctl |= PL080_CONTROL_SRC_AHB2;
997
998 return cctl;
999}
1000
f14c426c
RKAL
1001static u32 pl08x_cctl(u32 cctl)
1002{
1003 cctl &= ~(PL080_CONTROL_SRC_AHB2 | PL080_CONTROL_DST_AHB2 |
1004 PL080_CONTROL_SRC_INCR | PL080_CONTROL_DST_INCR |
1005 PL080_CONTROL_PROT_MASK);
1006
1007 /* Access the cell in privileged mode, non-bufferable, non-cacheable */
1008 return cctl | PL080_CONTROL_PROT_SYS;
1009}
1010
aa88cdaa
RKAL
1011static u32 pl08x_width(enum dma_slave_buswidth width)
1012{
1013 switch (width) {
1014 case DMA_SLAVE_BUSWIDTH_1_BYTE:
1015 return PL080_WIDTH_8BIT;
1016 case DMA_SLAVE_BUSWIDTH_2_BYTES:
1017 return PL080_WIDTH_16BIT;
1018 case DMA_SLAVE_BUSWIDTH_4_BYTES:
1019 return PL080_WIDTH_32BIT;
f32807f1
VK
1020 default:
1021 return ~0;
aa88cdaa 1022 }
aa88cdaa
RKAL
1023}
1024
760596c6
RKAL
1025static u32 pl08x_burst(u32 maxburst)
1026{
1027 int i;
1028
1029 for (i = 0; i < ARRAY_SIZE(burst_sizes); i++)
1030 if (burst_sizes[i].burstwords <= maxburst)
1031 break;
1032
1033 return burst_sizes[i].reg;
1034}
1035
f0fd9446
RKAL
1036static int dma_set_runtime_config(struct dma_chan *chan,
1037 struct dma_slave_config *config)
e8689e63
LW
1038{
1039 struct pl08x_dma_chan *plchan = to_pl08x_chan(chan);
1040 struct pl08x_driver_data *pl08x = plchan->host;
e8689e63 1041 enum dma_slave_buswidth addr_width;
760596c6 1042 u32 width, burst, maxburst;
e8689e63 1043 u32 cctl = 0;
b7f75865
RKAL
1044
1045 if (!plchan->slave)
1046 return -EINVAL;
e8689e63
LW
1047
1048 /* Transfer direction */
1049 plchan->runtime_direction = config->direction;
1050 if (config->direction == DMA_TO_DEVICE) {
e8689e63
LW
1051 addr_width = config->dst_addr_width;
1052 maxburst = config->dst_maxburst;
1053 } else if (config->direction == DMA_FROM_DEVICE) {
e8689e63
LW
1054 addr_width = config->src_addr_width;
1055 maxburst = config->src_maxburst;
1056 } else {
1057 dev_err(&pl08x->adev->dev,
1058 "bad runtime_config: alien transfer direction\n");
f0fd9446 1059 return -EINVAL;
e8689e63
LW
1060 }
1061
aa88cdaa
RKAL
1062 width = pl08x_width(addr_width);
1063 if (width == ~0) {
e8689e63
LW
1064 dev_err(&pl08x->adev->dev,
1065 "bad runtime_config: alien address width\n");
f0fd9446 1066 return -EINVAL;
e8689e63
LW
1067 }
1068
aa88cdaa
RKAL
1069 cctl |= width << PL080_CONTROL_SWIDTH_SHIFT;
1070 cctl |= width << PL080_CONTROL_DWIDTH_SHIFT;
1071
e8689e63 1072 /*
4440aacf
RKAL
1073 * If this channel will only request single transfers, set this
1074 * down to ONE element. Also select one element if no maxburst
1075 * is specified.
e8689e63 1076 */
760596c6
RKAL
1077 if (plchan->cd->single)
1078 maxburst = 1;
1079
1080 burst = pl08x_burst(maxburst);
1081 cctl |= burst << PL080_CONTROL_SB_SIZE_SHIFT;
1082 cctl |= burst << PL080_CONTROL_DB_SIZE_SHIFT;
e8689e63 1083
b207b4d0
RKAL
1084 if (plchan->runtime_direction == DMA_FROM_DEVICE) {
1085 plchan->src_addr = config->src_addr;
121c8476
RKAL
1086 plchan->src_cctl = pl08x_cctl(cctl) | PL080_CONTROL_DST_INCR |
1087 pl08x_select_bus(plchan->cd->periph_buses,
1088 pl08x->mem_buses);
b207b4d0
RKAL
1089 } else {
1090 plchan->dst_addr = config->dst_addr;
121c8476
RKAL
1091 plchan->dst_cctl = pl08x_cctl(cctl) | PL080_CONTROL_SRC_INCR |
1092 pl08x_select_bus(pl08x->mem_buses,
1093 plchan->cd->periph_buses);
b207b4d0 1094 }
f0fd9446 1095
e8689e63
LW
1096 dev_dbg(&pl08x->adev->dev,
1097 "configured channel %s (%s) for %s, data width %d, "
4983a04f 1098 "maxburst %d words, LE, CCTL=0x%08x\n",
e8689e63
LW
1099 dma_chan_name(chan), plchan->name,
1100 (config->direction == DMA_FROM_DEVICE) ? "RX" : "TX",
1101 addr_width,
1102 maxburst,
4983a04f 1103 cctl);
f0fd9446
RKAL
1104
1105 return 0;
e8689e63
LW
1106}
1107
1108/*
1109 * Slave transactions callback to the slave device to allow
1110 * synchronization of slave DMA signals with the DMAC enable
1111 */
1112static void pl08x_issue_pending(struct dma_chan *chan)
1113{
1114 struct pl08x_dma_chan *plchan = to_pl08x_chan(chan);
e8689e63
LW
1115 unsigned long flags;
1116
1117 spin_lock_irqsave(&plchan->lock, flags);
9c0bb43b
RKAL
1118 /* Something is already active, or we're waiting for a channel... */
1119 if (plchan->at || plchan->state == PL08X_CHAN_WAITING) {
1120 spin_unlock_irqrestore(&plchan->lock, flags);
e8689e63 1121 return;
9c0bb43b 1122 }
e8689e63
LW
1123
1124 /* Take the first element in the queue and execute it */
15c17232 1125 if (!list_empty(&plchan->pend_list)) {
e8689e63
LW
1126 struct pl08x_txd *next;
1127
15c17232 1128 next = list_first_entry(&plchan->pend_list,
e8689e63
LW
1129 struct pl08x_txd,
1130 node);
1131 list_del(&next->node);
e8689e63
LW
1132 plchan->state = PL08X_CHAN_RUNNING;
1133
c885bee4 1134 pl08x_start_txd(plchan, next);
e8689e63
LW
1135 }
1136
1137 spin_unlock_irqrestore(&plchan->lock, flags);
1138}
1139
1140static int pl08x_prep_channel_resources(struct pl08x_dma_chan *plchan,
1141 struct pl08x_txd *txd)
1142{
e8689e63 1143 struct pl08x_driver_data *pl08x = plchan->host;
c370e594
RKAL
1144 unsigned long flags;
1145 int num_llis, ret;
e8689e63
LW
1146
1147 num_llis = pl08x_fill_llis_for_desc(pl08x, txd);
dafa7317
RKAL
1148 if (!num_llis) {
1149 kfree(txd);
e8689e63 1150 return -EINVAL;
dafa7317 1151 }
e8689e63 1152
c370e594 1153 spin_lock_irqsave(&plchan->lock, flags);
e8689e63 1154
e8689e63
LW
1155 /*
1156 * See if we already have a physical channel allocated,
1157 * else this is the time to try to get one.
1158 */
1159 ret = prep_phy_channel(plchan, txd);
1160 if (ret) {
1161 /*
501e67e8
RKAL
1162 * No physical channel was available.
1163 *
1164 * memcpy transfers can be sorted out at submission time.
1165 *
1166 * Slave transfers may have been denied due to platform
1167 * channel muxing restrictions. Since there is no guarantee
1168 * that this will ever be resolved, and the signal must be
1169 * acquired AFTER acquiring the physical channel, we will let
1170 * them be NACK:ed with -EBUSY here. The drivers can retry
1171 * the prep() call if they are eager on doing this using DMA.
e8689e63
LW
1172 */
1173 if (plchan->slave) {
1174 pl08x_free_txd_list(pl08x, plchan);
501e67e8 1175 pl08x_free_txd(pl08x, txd);
c370e594 1176 spin_unlock_irqrestore(&plchan->lock, flags);
e8689e63
LW
1177 return -EBUSY;
1178 }
e8689e63
LW
1179 } else
1180 /*
94ae8522
RKAL
1181 * Else we're all set, paused and ready to roll, status
1182 * will switch to PL08X_CHAN_RUNNING when we call
1183 * issue_pending(). If there is something running on the
1184 * channel already we don't change its state.
e8689e63
LW
1185 */
1186 if (plchan->state == PL08X_CHAN_IDLE)
1187 plchan->state = PL08X_CHAN_PAUSED;
1188
c370e594 1189 spin_unlock_irqrestore(&plchan->lock, flags);
e8689e63
LW
1190
1191 return 0;
1192}
1193
c0428794
RKAL
1194static struct pl08x_txd *pl08x_get_txd(struct pl08x_dma_chan *plchan,
1195 unsigned long flags)
ac3cd20d 1196{
b201c111 1197 struct pl08x_txd *txd = kzalloc(sizeof(*txd), GFP_NOWAIT);
ac3cd20d
RKAL
1198
1199 if (txd) {
1200 dma_async_tx_descriptor_init(&txd->tx, &plchan->chan);
c0428794 1201 txd->tx.flags = flags;
ac3cd20d
RKAL
1202 txd->tx.tx_submit = pl08x_tx_submit;
1203 INIT_LIST_HEAD(&txd->node);
4983a04f
RKAL
1204
1205 /* Always enable error and terminal interrupts */
1206 txd->ccfg = PL080_CONFIG_ERR_IRQ_MASK |
1207 PL080_CONFIG_TC_IRQ_MASK;
ac3cd20d
RKAL
1208 }
1209 return txd;
1210}
1211
e8689e63
LW
1212/*
1213 * Initialize a descriptor to be used by memcpy submit
1214 */
1215static struct dma_async_tx_descriptor *pl08x_prep_dma_memcpy(
1216 struct dma_chan *chan, dma_addr_t dest, dma_addr_t src,
1217 size_t len, unsigned long flags)
1218{
1219 struct pl08x_dma_chan *plchan = to_pl08x_chan(chan);
1220 struct pl08x_driver_data *pl08x = plchan->host;
1221 struct pl08x_txd *txd;
1222 int ret;
1223
c0428794 1224 txd = pl08x_get_txd(plchan, flags);
e8689e63
LW
1225 if (!txd) {
1226 dev_err(&pl08x->adev->dev,
1227 "%s no memory for descriptor\n", __func__);
1228 return NULL;
1229 }
1230
e8689e63 1231 txd->direction = DMA_NONE;
d7244e9a
RKAL
1232 txd->src_addr = src;
1233 txd->dst_addr = dest;
c7da9a56 1234 txd->len = len;
e8689e63
LW
1235
1236 /* Set platform data for m2m */
4983a04f 1237 txd->ccfg |= PL080_FLOW_MEM2MEM << PL080_CONFIG_FLOW_CONTROL_SHIFT;
c7da9a56
RKAL
1238 txd->cctl = pl08x->pd->memcpy_channel.cctl &
1239 ~(PL080_CONTROL_DST_AHB2 | PL080_CONTROL_SRC_AHB2);
4983a04f 1240
e8689e63 1241 /* Both to be incremented or the code will break */
70b5ed6b 1242 txd->cctl |= PL080_CONTROL_SRC_INCR | PL080_CONTROL_DST_INCR;
c7da9a56 1243
c7da9a56 1244 if (pl08x->vd->dualmaster)
121c8476
RKAL
1245 txd->cctl |= pl08x_select_bus(pl08x->mem_buses,
1246 pl08x->mem_buses);
e8689e63 1247
e8689e63
LW
1248 ret = pl08x_prep_channel_resources(plchan, txd);
1249 if (ret)
1250 return NULL;
e8689e63
LW
1251
1252 return &txd->tx;
1253}
1254
3e2a037c 1255static struct dma_async_tx_descriptor *pl08x_prep_slave_sg(
e8689e63
LW
1256 struct dma_chan *chan, struct scatterlist *sgl,
1257 unsigned int sg_len, enum dma_data_direction direction,
1258 unsigned long flags)
1259{
1260 struct pl08x_dma_chan *plchan = to_pl08x_chan(chan);
1261 struct pl08x_driver_data *pl08x = plchan->host;
1262 struct pl08x_txd *txd;
1263 int ret;
1264
1265 /*
1266 * Current implementation ASSUMES only one sg
1267 */
1268 if (sg_len != 1) {
1269 dev_err(&pl08x->adev->dev, "%s prepared too long sglist\n",
1270 __func__);
1271 BUG();
1272 }
1273
1274 dev_dbg(&pl08x->adev->dev, "%s prepare transaction of %d bytes from %s\n",
1275 __func__, sgl->length, plchan->name);
1276
c0428794 1277 txd = pl08x_get_txd(plchan, flags);
e8689e63
LW
1278 if (!txd) {
1279 dev_err(&pl08x->adev->dev, "%s no txd\n", __func__);
1280 return NULL;
1281 }
1282
e8689e63
LW
1283 if (direction != plchan->runtime_direction)
1284 dev_err(&pl08x->adev->dev, "%s DMA setup does not match "
1285 "the direction configured for the PrimeCell\n",
1286 __func__);
1287
1288 /*
1289 * Set up addresses, the PrimeCell configured address
1290 * will take precedence since this may configure the
1291 * channel target address dynamically at runtime.
1292 */
1293 txd->direction = direction;
c7da9a56
RKAL
1294 txd->len = sgl->length;
1295
e8689e63 1296 if (direction == DMA_TO_DEVICE) {
4983a04f 1297 txd->ccfg |= PL080_FLOW_MEM2PER << PL080_CONFIG_FLOW_CONTROL_SHIFT;
121c8476 1298 txd->cctl = plchan->dst_cctl;
d7244e9a 1299 txd->src_addr = sgl->dma_address;
b207b4d0 1300 txd->dst_addr = plchan->dst_addr;
e8689e63 1301 } else if (direction == DMA_FROM_DEVICE) {
4983a04f 1302 txd->ccfg |= PL080_FLOW_PER2MEM << PL080_CONFIG_FLOW_CONTROL_SHIFT;
121c8476 1303 txd->cctl = plchan->src_cctl;
b207b4d0 1304 txd->src_addr = plchan->src_addr;
d7244e9a 1305 txd->dst_addr = sgl->dma_address;
e8689e63
LW
1306 } else {
1307 dev_err(&pl08x->adev->dev,
1308 "%s direction unsupported\n", __func__);
1309 return NULL;
1310 }
e8689e63
LW
1311
1312 ret = pl08x_prep_channel_resources(plchan, txd);
1313 if (ret)
1314 return NULL;
e8689e63
LW
1315
1316 return &txd->tx;
1317}
1318
1319static int pl08x_control(struct dma_chan *chan, enum dma_ctrl_cmd cmd,
1320 unsigned long arg)
1321{
1322 struct pl08x_dma_chan *plchan = to_pl08x_chan(chan);
1323 struct pl08x_driver_data *pl08x = plchan->host;
1324 unsigned long flags;
1325 int ret = 0;
1326
1327 /* Controls applicable to inactive channels */
1328 if (cmd == DMA_SLAVE_CONFIG) {
f0fd9446
RKAL
1329 return dma_set_runtime_config(chan,
1330 (struct dma_slave_config *)arg);
e8689e63
LW
1331 }
1332
1333 /*
1334 * Anything succeeds on channels with no physical allocation and
1335 * no queued transfers.
1336 */
1337 spin_lock_irqsave(&plchan->lock, flags);
1338 if (!plchan->phychan && !plchan->at) {
1339 spin_unlock_irqrestore(&plchan->lock, flags);
1340 return 0;
1341 }
1342
1343 switch (cmd) {
1344 case DMA_TERMINATE_ALL:
1345 plchan->state = PL08X_CHAN_IDLE;
1346
1347 if (plchan->phychan) {
fb526210 1348 pl08x_terminate_phy_chan(pl08x, plchan->phychan);
e8689e63
LW
1349
1350 /*
1351 * Mark physical channel as free and free any slave
1352 * signal
1353 */
8c8cc2b1 1354 release_phy_channel(plchan);
e8689e63 1355 }
e8689e63
LW
1356 /* Dequeue jobs and free LLIs */
1357 if (plchan->at) {
1358 pl08x_free_txd(pl08x, plchan->at);
1359 plchan->at = NULL;
1360 }
1361 /* Dequeue jobs not yet fired as well */
1362 pl08x_free_txd_list(pl08x, plchan);
1363 break;
1364 case DMA_PAUSE:
1365 pl08x_pause_phy_chan(plchan->phychan);
1366 plchan->state = PL08X_CHAN_PAUSED;
1367 break;
1368 case DMA_RESUME:
1369 pl08x_resume_phy_chan(plchan->phychan);
1370 plchan->state = PL08X_CHAN_RUNNING;
1371 break;
1372 default:
1373 /* Unknown command */
1374 ret = -ENXIO;
1375 break;
1376 }
1377
1378 spin_unlock_irqrestore(&plchan->lock, flags);
1379
1380 return ret;
1381}
1382
1383bool pl08x_filter_id(struct dma_chan *chan, void *chan_id)
1384{
1385 struct pl08x_dma_chan *plchan = to_pl08x_chan(chan);
1386 char *name = chan_id;
1387
1388 /* Check that the channel is not taken! */
1389 if (!strcmp(plchan->name, name))
1390 return true;
1391
1392 return false;
1393}
1394
1395/*
1396 * Just check that the device is there and active
94ae8522
RKAL
1397 * TODO: turn this bit on/off depending on the number of physical channels
1398 * actually used, if it is zero... well shut it off. That will save some
1399 * power. Cut the clock at the same time.
e8689e63
LW
1400 */
1401static void pl08x_ensure_on(struct pl08x_driver_data *pl08x)
1402{
48a59ef3 1403 writel(PL080_CONFIG_ENABLE, pl08x->base + PL080_CONFIG);
e8689e63
LW
1404}
1405
3d992e1a
RKAL
1406static void pl08x_unmap_buffers(struct pl08x_txd *txd)
1407{
1408 struct device *dev = txd->tx.chan->device->dev;
1409
1410 if (!(txd->tx.flags & DMA_COMPL_SKIP_SRC_UNMAP)) {
1411 if (txd->tx.flags & DMA_COMPL_SRC_UNMAP_SINGLE)
1412 dma_unmap_single(dev, txd->src_addr, txd->len,
1413 DMA_TO_DEVICE);
1414 else
1415 dma_unmap_page(dev, txd->src_addr, txd->len,
1416 DMA_TO_DEVICE);
1417 }
1418 if (!(txd->tx.flags & DMA_COMPL_SKIP_DEST_UNMAP)) {
1419 if (txd->tx.flags & DMA_COMPL_DEST_UNMAP_SINGLE)
1420 dma_unmap_single(dev, txd->dst_addr, txd->len,
1421 DMA_FROM_DEVICE);
1422 else
1423 dma_unmap_page(dev, txd->dst_addr, txd->len,
1424 DMA_FROM_DEVICE);
1425 }
1426}
1427
e8689e63
LW
1428static void pl08x_tasklet(unsigned long data)
1429{
1430 struct pl08x_dma_chan *plchan = (struct pl08x_dma_chan *) data;
e8689e63 1431 struct pl08x_driver_data *pl08x = plchan->host;
858c21c0 1432 struct pl08x_txd *txd;
bf072af4 1433 unsigned long flags;
e8689e63 1434
bf072af4 1435 spin_lock_irqsave(&plchan->lock, flags);
e8689e63 1436
858c21c0
RKAL
1437 txd = plchan->at;
1438 plchan->at = NULL;
e8689e63 1439
858c21c0 1440 if (txd) {
94ae8522 1441 /* Update last completed */
858c21c0 1442 plchan->lc = txd->tx.cookie;
e8689e63 1443 }
8087aacd 1444
94ae8522 1445 /* If a new descriptor is queued, set it up plchan->at is NULL here */
15c17232 1446 if (!list_empty(&plchan->pend_list)) {
e8689e63
LW
1447 struct pl08x_txd *next;
1448
15c17232 1449 next = list_first_entry(&plchan->pend_list,
e8689e63
LW
1450 struct pl08x_txd,
1451 node);
1452 list_del(&next->node);
c885bee4
RKAL
1453
1454 pl08x_start_txd(plchan, next);
8087aacd
RKAL
1455 } else if (plchan->phychan_hold) {
1456 /*
1457 * This channel is still in use - we have a new txd being
1458 * prepared and will soon be queued. Don't give up the
1459 * physical channel.
1460 */
e8689e63
LW
1461 } else {
1462 struct pl08x_dma_chan *waiting = NULL;
1463
1464 /*
1465 * No more jobs, so free up the physical channel
1466 * Free any allocated signal on slave transfers too
1467 */
8c8cc2b1 1468 release_phy_channel(plchan);
e8689e63
LW
1469 plchan->state = PL08X_CHAN_IDLE;
1470
1471 /*
94ae8522
RKAL
1472 * And NOW before anyone else can grab that free:d up
1473 * physical channel, see if there is some memcpy pending
1474 * that seriously needs to start because of being stacked
1475 * up while we were choking the physical channels with data.
e8689e63
LW
1476 */
1477 list_for_each_entry(waiting, &pl08x->memcpy.channels,
1478 chan.device_node) {
3e27ee84
VK
1479 if (waiting->state == PL08X_CHAN_WAITING &&
1480 waiting->waiting != NULL) {
e8689e63
LW
1481 int ret;
1482
1483 /* This should REALLY not fail now */
1484 ret = prep_phy_channel(waiting,
1485 waiting->waiting);
1486 BUG_ON(ret);
8087aacd 1487 waiting->phychan_hold--;
e8689e63
LW
1488 waiting->state = PL08X_CHAN_RUNNING;
1489 waiting->waiting = NULL;
1490 pl08x_issue_pending(&waiting->chan);
1491 break;
1492 }
1493 }
1494 }
1495
bf072af4 1496 spin_unlock_irqrestore(&plchan->lock, flags);
858c21c0 1497
3d992e1a
RKAL
1498 if (txd) {
1499 dma_async_tx_callback callback = txd->tx.callback;
1500 void *callback_param = txd->tx.callback_param;
1501
1502 /* Don't try to unmap buffers on slave channels */
1503 if (!plchan->slave)
1504 pl08x_unmap_buffers(txd);
1505
1506 /* Free the descriptor */
1507 spin_lock_irqsave(&plchan->lock, flags);
1508 pl08x_free_txd(pl08x, txd);
1509 spin_unlock_irqrestore(&plchan->lock, flags);
1510
1511 /* Callback to signal completion */
1512 if (callback)
1513 callback(callback_param);
1514 }
e8689e63
LW
1515}
1516
1517static irqreturn_t pl08x_irq(int irq, void *dev)
1518{
1519 struct pl08x_driver_data *pl08x = dev;
28da2836
VK
1520 u32 mask = 0, err, tc, i;
1521
1522 /* check & clear - ERR & TC interrupts */
1523 err = readl(pl08x->base + PL080_ERR_STATUS);
1524 if (err) {
1525 dev_err(&pl08x->adev->dev, "%s error interrupt, register value 0x%08x\n",
1526 __func__, err);
1527 writel(err, pl08x->base + PL080_ERR_CLEAR);
e8689e63 1528 }
28da2836
VK
1529 tc = readl(pl08x->base + PL080_INT_STATUS);
1530 if (tc)
1531 writel(tc, pl08x->base + PL080_TC_CLEAR);
1532
1533 if (!err && !tc)
1534 return IRQ_NONE;
1535
e8689e63 1536 for (i = 0; i < pl08x->vd->channels; i++) {
28da2836 1537 if (((1 << i) & err) || ((1 << i) & tc)) {
e8689e63
LW
1538 /* Locate physical channel */
1539 struct pl08x_phy_chan *phychan = &pl08x->phy_chans[i];
1540 struct pl08x_dma_chan *plchan = phychan->serving;
1541
28da2836
VK
1542 if (!plchan) {
1543 dev_err(&pl08x->adev->dev,
1544 "%s Error TC interrupt on unused channel: 0x%08x\n",
1545 __func__, i);
1546 continue;
1547 }
1548
e8689e63
LW
1549 /* Schedule tasklet on this channel */
1550 tasklet_schedule(&plchan->tasklet);
e8689e63
LW
1551 mask |= (1 << i);
1552 }
1553 }
e8689e63
LW
1554
1555 return mask ? IRQ_HANDLED : IRQ_NONE;
1556}
1557
121c8476
RKAL
1558static void pl08x_dma_slave_init(struct pl08x_dma_chan *chan)
1559{
1560 u32 cctl = pl08x_cctl(chan->cd->cctl);
1561
1562 chan->slave = true;
1563 chan->name = chan->cd->bus_id;
1564 chan->src_addr = chan->cd->addr;
1565 chan->dst_addr = chan->cd->addr;
1566 chan->src_cctl = cctl | PL080_CONTROL_DST_INCR |
1567 pl08x_select_bus(chan->cd->periph_buses, chan->host->mem_buses);
1568 chan->dst_cctl = cctl | PL080_CONTROL_SRC_INCR |
1569 pl08x_select_bus(chan->host->mem_buses, chan->cd->periph_buses);
1570}
1571
e8689e63
LW
1572/*
1573 * Initialise the DMAC memcpy/slave channels.
1574 * Make a local wrapper to hold required data
1575 */
1576static int pl08x_dma_init_virtual_channels(struct pl08x_driver_data *pl08x,
3e27ee84 1577 struct dma_device *dmadev, unsigned int channels, bool slave)
e8689e63
LW
1578{
1579 struct pl08x_dma_chan *chan;
1580 int i;
1581
1582 INIT_LIST_HEAD(&dmadev->channels);
94ae8522 1583
e8689e63
LW
1584 /*
1585 * Register as many many memcpy as we have physical channels,
1586 * we won't always be able to use all but the code will have
1587 * to cope with that situation.
1588 */
1589 for (i = 0; i < channels; i++) {
b201c111 1590 chan = kzalloc(sizeof(*chan), GFP_KERNEL);
e8689e63
LW
1591 if (!chan) {
1592 dev_err(&pl08x->adev->dev,
1593 "%s no memory for channel\n", __func__);
1594 return -ENOMEM;
1595 }
1596
1597 chan->host = pl08x;
1598 chan->state = PL08X_CHAN_IDLE;
1599
1600 if (slave) {
e8689e63 1601 chan->cd = &pl08x->pd->slave_channels[i];
121c8476 1602 pl08x_dma_slave_init(chan);
e8689e63
LW
1603 } else {
1604 chan->cd = &pl08x->pd->memcpy_channel;
1605 chan->name = kasprintf(GFP_KERNEL, "memcpy%d", i);
1606 if (!chan->name) {
1607 kfree(chan);
1608 return -ENOMEM;
1609 }
1610 }
b58b6b5b
RKAL
1611 if (chan->cd->circular_buffer) {
1612 dev_err(&pl08x->adev->dev,
1613 "channel %s: circular buffers not supported\n",
1614 chan->name);
1615 kfree(chan);
1616 continue;
1617 }
175a5e61 1618 dev_dbg(&pl08x->adev->dev,
e8689e63
LW
1619 "initialize virtual channel \"%s\"\n",
1620 chan->name);
1621
1622 chan->chan.device = dmadev;
91aa5fad
RKAL
1623 chan->chan.cookie = 0;
1624 chan->lc = 0;
e8689e63
LW
1625
1626 spin_lock_init(&chan->lock);
15c17232 1627 INIT_LIST_HEAD(&chan->pend_list);
e8689e63
LW
1628 tasklet_init(&chan->tasklet, pl08x_tasklet,
1629 (unsigned long) chan);
1630
1631 list_add_tail(&chan->chan.device_node, &dmadev->channels);
1632 }
1633 dev_info(&pl08x->adev->dev, "initialized %d virtual %s channels\n",
1634 i, slave ? "slave" : "memcpy");
1635 return i;
1636}
1637
1638static void pl08x_free_virtual_channels(struct dma_device *dmadev)
1639{
1640 struct pl08x_dma_chan *chan = NULL;
1641 struct pl08x_dma_chan *next;
1642
1643 list_for_each_entry_safe(chan,
1644 next, &dmadev->channels, chan.device_node) {
1645 list_del(&chan->chan.device_node);
1646 kfree(chan);
1647 }
1648}
1649
1650#ifdef CONFIG_DEBUG_FS
1651static const char *pl08x_state_str(enum pl08x_dma_chan_state state)
1652{
1653 switch (state) {
1654 case PL08X_CHAN_IDLE:
1655 return "idle";
1656 case PL08X_CHAN_RUNNING:
1657 return "running";
1658 case PL08X_CHAN_PAUSED:
1659 return "paused";
1660 case PL08X_CHAN_WAITING:
1661 return "waiting";
1662 default:
1663 break;
1664 }
1665 return "UNKNOWN STATE";
1666}
1667
1668static int pl08x_debugfs_show(struct seq_file *s, void *data)
1669{
1670 struct pl08x_driver_data *pl08x = s->private;
1671 struct pl08x_dma_chan *chan;
1672 struct pl08x_phy_chan *ch;
1673 unsigned long flags;
1674 int i;
1675
1676 seq_printf(s, "PL08x physical channels:\n");
1677 seq_printf(s, "CHANNEL:\tUSER:\n");
1678 seq_printf(s, "--------\t-----\n");
1679 for (i = 0; i < pl08x->vd->channels; i++) {
1680 struct pl08x_dma_chan *virt_chan;
1681
1682 ch = &pl08x->phy_chans[i];
1683
1684 spin_lock_irqsave(&ch->lock, flags);
1685 virt_chan = ch->serving;
1686
1687 seq_printf(s, "%d\t\t%s\n",
1688 ch->id, virt_chan ? virt_chan->name : "(none)");
1689
1690 spin_unlock_irqrestore(&ch->lock, flags);
1691 }
1692
1693 seq_printf(s, "\nPL08x virtual memcpy channels:\n");
1694 seq_printf(s, "CHANNEL:\tSTATE:\n");
1695 seq_printf(s, "--------\t------\n");
1696 list_for_each_entry(chan, &pl08x->memcpy.channels, chan.device_node) {
3e2a037c 1697 seq_printf(s, "%s\t\t%s\n", chan->name,
e8689e63
LW
1698 pl08x_state_str(chan->state));
1699 }
1700
1701 seq_printf(s, "\nPL08x virtual slave channels:\n");
1702 seq_printf(s, "CHANNEL:\tSTATE:\n");
1703 seq_printf(s, "--------\t------\n");
1704 list_for_each_entry(chan, &pl08x->slave.channels, chan.device_node) {
3e2a037c 1705 seq_printf(s, "%s\t\t%s\n", chan->name,
e8689e63
LW
1706 pl08x_state_str(chan->state));
1707 }
1708
1709 return 0;
1710}
1711
1712static int pl08x_debugfs_open(struct inode *inode, struct file *file)
1713{
1714 return single_open(file, pl08x_debugfs_show, inode->i_private);
1715}
1716
1717static const struct file_operations pl08x_debugfs_operations = {
1718 .open = pl08x_debugfs_open,
1719 .read = seq_read,
1720 .llseek = seq_lseek,
1721 .release = single_release,
1722};
1723
1724static void init_pl08x_debugfs(struct pl08x_driver_data *pl08x)
1725{
1726 /* Expose a simple debugfs interface to view all clocks */
3e27ee84
VK
1727 (void) debugfs_create_file(dev_name(&pl08x->adev->dev),
1728 S_IFREG | S_IRUGO, NULL, pl08x,
1729 &pl08x_debugfs_operations);
e8689e63
LW
1730}
1731
1732#else
1733static inline void init_pl08x_debugfs(struct pl08x_driver_data *pl08x)
1734{
1735}
1736#endif
1737
aa25afad 1738static int pl08x_probe(struct amba_device *adev, const struct amba_id *id)
e8689e63
LW
1739{
1740 struct pl08x_driver_data *pl08x;
f96ca9ec 1741 const struct vendor_data *vd = id->data;
e8689e63
LW
1742 int ret = 0;
1743 int i;
1744
1745 ret = amba_request_regions(adev, NULL);
1746 if (ret)
1747 return ret;
1748
1749 /* Create the driver state holder */
b201c111 1750 pl08x = kzalloc(sizeof(*pl08x), GFP_KERNEL);
e8689e63
LW
1751 if (!pl08x) {
1752 ret = -ENOMEM;
1753 goto out_no_pl08x;
1754 }
1755
b7b6018b
VK
1756 pm_runtime_set_active(&adev->dev);
1757 pm_runtime_enable(&adev->dev);
1758
e8689e63
LW
1759 /* Initialize memcpy engine */
1760 dma_cap_set(DMA_MEMCPY, pl08x->memcpy.cap_mask);
1761 pl08x->memcpy.dev = &adev->dev;
1762 pl08x->memcpy.device_alloc_chan_resources = pl08x_alloc_chan_resources;
1763 pl08x->memcpy.device_free_chan_resources = pl08x_free_chan_resources;
1764 pl08x->memcpy.device_prep_dma_memcpy = pl08x_prep_dma_memcpy;
1765 pl08x->memcpy.device_prep_dma_interrupt = pl08x_prep_dma_interrupt;
1766 pl08x->memcpy.device_tx_status = pl08x_dma_tx_status;
1767 pl08x->memcpy.device_issue_pending = pl08x_issue_pending;
1768 pl08x->memcpy.device_control = pl08x_control;
1769
1770 /* Initialize slave engine */
1771 dma_cap_set(DMA_SLAVE, pl08x->slave.cap_mask);
1772 pl08x->slave.dev = &adev->dev;
1773 pl08x->slave.device_alloc_chan_resources = pl08x_alloc_chan_resources;
1774 pl08x->slave.device_free_chan_resources = pl08x_free_chan_resources;
1775 pl08x->slave.device_prep_dma_interrupt = pl08x_prep_dma_interrupt;
1776 pl08x->slave.device_tx_status = pl08x_dma_tx_status;
1777 pl08x->slave.device_issue_pending = pl08x_issue_pending;
1778 pl08x->slave.device_prep_slave_sg = pl08x_prep_slave_sg;
1779 pl08x->slave.device_control = pl08x_control;
1780
1781 /* Get the platform data */
1782 pl08x->pd = dev_get_platdata(&adev->dev);
1783 if (!pl08x->pd) {
1784 dev_err(&adev->dev, "no platform data supplied\n");
1785 goto out_no_platdata;
1786 }
1787
1788 /* Assign useful pointers to the driver state */
1789 pl08x->adev = adev;
1790 pl08x->vd = vd;
1791
30749cb4
RKAL
1792 /* By default, AHB1 only. If dualmaster, from platform */
1793 pl08x->lli_buses = PL08X_AHB1;
1794 pl08x->mem_buses = PL08X_AHB1;
1795 if (pl08x->vd->dualmaster) {
1796 pl08x->lli_buses = pl08x->pd->lli_buses;
1797 pl08x->mem_buses = pl08x->pd->mem_buses;
1798 }
1799
e8689e63
LW
1800 /* A DMA memory pool for LLIs, align on 1-byte boundary */
1801 pl08x->pool = dma_pool_create(DRIVER_NAME, &pl08x->adev->dev,
1802 PL08X_LLI_TSFR_SIZE, PL08X_ALIGN, 0);
1803 if (!pl08x->pool) {
1804 ret = -ENOMEM;
1805 goto out_no_lli_pool;
1806 }
1807
1808 spin_lock_init(&pl08x->lock);
1809
1810 pl08x->base = ioremap(adev->res.start, resource_size(&adev->res));
1811 if (!pl08x->base) {
1812 ret = -ENOMEM;
1813 goto out_no_ioremap;
1814 }
1815
1816 /* Turn on the PL08x */
1817 pl08x_ensure_on(pl08x);
1818
94ae8522 1819 /* Attach the interrupt handler */
e8689e63
LW
1820 writel(0x000000FF, pl08x->base + PL080_ERR_CLEAR);
1821 writel(0x000000FF, pl08x->base + PL080_TC_CLEAR);
1822
1823 ret = request_irq(adev->irq[0], pl08x_irq, IRQF_DISABLED,
b05cd8f4 1824 DRIVER_NAME, pl08x);
e8689e63
LW
1825 if (ret) {
1826 dev_err(&adev->dev, "%s failed to request interrupt %d\n",
1827 __func__, adev->irq[0]);
1828 goto out_no_irq;
1829 }
1830
1831 /* Initialize physical channels */
b201c111 1832 pl08x->phy_chans = kmalloc((vd->channels * sizeof(*pl08x->phy_chans)),
e8689e63
LW
1833 GFP_KERNEL);
1834 if (!pl08x->phy_chans) {
1835 dev_err(&adev->dev, "%s failed to allocate "
1836 "physical channel holders\n",
1837 __func__);
1838 goto out_no_phychans;
1839 }
1840
1841 for (i = 0; i < vd->channels; i++) {
1842 struct pl08x_phy_chan *ch = &pl08x->phy_chans[i];
1843
1844 ch->id = i;
1845 ch->base = pl08x->base + PL080_Cx_BASE(i);
1846 spin_lock_init(&ch->lock);
1847 ch->serving = NULL;
1848 ch->signal = -1;
175a5e61
VK
1849 dev_dbg(&adev->dev, "physical channel %d is %s\n",
1850 i, pl08x_phy_channel_busy(ch) ? "BUSY" : "FREE");
e8689e63
LW
1851 }
1852
1853 /* Register as many memcpy channels as there are physical channels */
1854 ret = pl08x_dma_init_virtual_channels(pl08x, &pl08x->memcpy,
1855 pl08x->vd->channels, false);
1856 if (ret <= 0) {
1857 dev_warn(&pl08x->adev->dev,
1858 "%s failed to enumerate memcpy channels - %d\n",
1859 __func__, ret);
1860 goto out_no_memcpy;
1861 }
1862 pl08x->memcpy.chancnt = ret;
1863
1864 /* Register slave channels */
1865 ret = pl08x_dma_init_virtual_channels(pl08x, &pl08x->slave,
3e27ee84 1866 pl08x->pd->num_slave_channels, true);
e8689e63
LW
1867 if (ret <= 0) {
1868 dev_warn(&pl08x->adev->dev,
1869 "%s failed to enumerate slave channels - %d\n",
1870 __func__, ret);
1871 goto out_no_slave;
1872 }
1873 pl08x->slave.chancnt = ret;
1874
1875 ret = dma_async_device_register(&pl08x->memcpy);
1876 if (ret) {
1877 dev_warn(&pl08x->adev->dev,
1878 "%s failed to register memcpy as an async device - %d\n",
1879 __func__, ret);
1880 goto out_no_memcpy_reg;
1881 }
1882
1883 ret = dma_async_device_register(&pl08x->slave);
1884 if (ret) {
1885 dev_warn(&pl08x->adev->dev,
1886 "%s failed to register slave as an async device - %d\n",
1887 __func__, ret);
1888 goto out_no_slave_reg;
1889 }
1890
1891 amba_set_drvdata(adev, pl08x);
1892 init_pl08x_debugfs(pl08x);
b05cd8f4
RKAL
1893 dev_info(&pl08x->adev->dev, "DMA: PL%03x rev%u at 0x%08llx irq %d\n",
1894 amba_part(adev), amba_rev(adev),
1895 (unsigned long long)adev->res.start, adev->irq[0]);
b7b6018b
VK
1896
1897 pm_runtime_put(&adev->dev);
e8689e63
LW
1898 return 0;
1899
1900out_no_slave_reg:
1901 dma_async_device_unregister(&pl08x->memcpy);
1902out_no_memcpy_reg:
1903 pl08x_free_virtual_channels(&pl08x->slave);
1904out_no_slave:
1905 pl08x_free_virtual_channels(&pl08x->memcpy);
1906out_no_memcpy:
1907 kfree(pl08x->phy_chans);
1908out_no_phychans:
1909 free_irq(adev->irq[0], pl08x);
1910out_no_irq:
1911 iounmap(pl08x->base);
1912out_no_ioremap:
1913 dma_pool_destroy(pl08x->pool);
1914out_no_lli_pool:
1915out_no_platdata:
b7b6018b
VK
1916 pm_runtime_put(&adev->dev);
1917 pm_runtime_disable(&adev->dev);
1918
e8689e63
LW
1919 kfree(pl08x);
1920out_no_pl08x:
1921 amba_release_regions(adev);
1922 return ret;
1923}
1924
1925/* PL080 has 8 channels and the PL080 have just 2 */
1926static struct vendor_data vendor_pl080 = {
e8689e63
LW
1927 .channels = 8,
1928 .dualmaster = true,
1929};
1930
1931static struct vendor_data vendor_pl081 = {
e8689e63
LW
1932 .channels = 2,
1933 .dualmaster = false,
1934};
1935
1936static struct amba_id pl08x_ids[] = {
1937 /* PL080 */
1938 {
1939 .id = 0x00041080,
1940 .mask = 0x000fffff,
1941 .data = &vendor_pl080,
1942 },
1943 /* PL081 */
1944 {
1945 .id = 0x00041081,
1946 .mask = 0x000fffff,
1947 .data = &vendor_pl081,
1948 },
1949 /* Nomadik 8815 PL080 variant */
1950 {
1951 .id = 0x00280880,
1952 .mask = 0x00ffffff,
1953 .data = &vendor_pl080,
1954 },
1955 { 0, 0 },
1956};
1957
1958static struct amba_driver pl08x_amba_driver = {
1959 .drv.name = DRIVER_NAME,
1960 .id_table = pl08x_ids,
1961 .probe = pl08x_probe,
1962};
1963
1964static int __init pl08x_init(void)
1965{
1966 int retval;
1967 retval = amba_driver_register(&pl08x_amba_driver);
1968 if (retval)
1969 printk(KERN_WARNING DRIVER_NAME
e8b5e11d 1970 "failed to register as an AMBA device (%d)\n",
e8689e63
LW
1971 retval);
1972 return retval;
1973}
1974subsys_initcall(pl08x_init);